xref: /freebsd/contrib/llvm-project/llvm/lib/Target/AArch64/AArch64TargetMachine.cpp (revision 5f757f3ff9144b609b3c433dfd370cc6bdc191ad)
10b57cec5SDimitry Andric //===-- AArch64TargetMachine.cpp - Define TargetMachine for AArch64 -------===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric //
100b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
110b57cec5SDimitry Andric 
120b57cec5SDimitry Andric #include "AArch64TargetMachine.h"
130b57cec5SDimitry Andric #include "AArch64.h"
145ffd83dbSDimitry Andric #include "AArch64MachineFunctionInfo.h"
1581ad6265SDimitry Andric #include "AArch64MachineScheduler.h"
160b57cec5SDimitry Andric #include "AArch64MacroFusion.h"
170b57cec5SDimitry Andric #include "AArch64Subtarget.h"
180b57cec5SDimitry Andric #include "AArch64TargetObjectFile.h"
190b57cec5SDimitry Andric #include "AArch64TargetTransformInfo.h"
200b57cec5SDimitry Andric #include "MCTargetDesc/AArch64MCTargetDesc.h"
210b57cec5SDimitry Andric #include "TargetInfo/AArch64TargetInfo.h"
220b57cec5SDimitry Andric #include "llvm/ADT/STLExtras.h"
230b57cec5SDimitry Andric #include "llvm/Analysis/TargetTransformInfo.h"
24*5f757f3fSDimitry Andric #include "llvm/Analysis/ValueTracking.h"
2581ad6265SDimitry Andric #include "llvm/CodeGen/CFIFixup.h"
260b57cec5SDimitry Andric #include "llvm/CodeGen/CSEConfigBase.h"
2781ad6265SDimitry Andric #include "llvm/CodeGen/GlobalISel/CSEInfo.h"
280b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/IRTranslator.h"
290b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/InstructionSelect.h"
300b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/Legalizer.h"
31349cc55cSDimitry Andric #include "llvm/CodeGen/GlobalISel/LoadStoreOpt.h"
320b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/Localizer.h"
330b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/RegBankSelect.h"
345ffd83dbSDimitry Andric #include "llvm/CodeGen/MIRParser/MIParser.h"
350b57cec5SDimitry Andric #include "llvm/CodeGen/MachineScheduler.h"
360b57cec5SDimitry Andric #include "llvm/CodeGen/Passes.h"
3781ad6265SDimitry Andric #include "llvm/CodeGen/TargetInstrInfo.h"
380b57cec5SDimitry Andric #include "llvm/CodeGen/TargetPassConfig.h"
390b57cec5SDimitry Andric #include "llvm/IR/Attributes.h"
400b57cec5SDimitry Andric #include "llvm/IR/Function.h"
41480093f4SDimitry Andric #include "llvm/InitializePasses.h"
420b57cec5SDimitry Andric #include "llvm/MC/MCAsmInfo.h"
430b57cec5SDimitry Andric #include "llvm/MC/MCTargetOptions.h"
44349cc55cSDimitry Andric #include "llvm/MC/TargetRegistry.h"
450b57cec5SDimitry Andric #include "llvm/Pass.h"
460b57cec5SDimitry Andric #include "llvm/Support/CodeGen.h"
470b57cec5SDimitry Andric #include "llvm/Support/CommandLine.h"
480b57cec5SDimitry Andric #include "llvm/Target/TargetLoweringObjectFile.h"
490b57cec5SDimitry Andric #include "llvm/Target/TargetOptions.h"
5006c3fb27SDimitry Andric #include "llvm/TargetParser/Triple.h"
51480093f4SDimitry Andric #include "llvm/Transforms/CFGuard.h"
520b57cec5SDimitry Andric #include "llvm/Transforms/Scalar.h"
530b57cec5SDimitry Andric #include <memory>
54bdd1243dSDimitry Andric #include <optional>
550b57cec5SDimitry Andric #include <string>
560b57cec5SDimitry Andric 
570b57cec5SDimitry Andric using namespace llvm;
580b57cec5SDimitry Andric 
590b57cec5SDimitry Andric static cl::opt<bool> EnableCCMP("aarch64-enable-ccmp",
600b57cec5SDimitry Andric                                 cl::desc("Enable the CCMP formation pass"),
610b57cec5SDimitry Andric                                 cl::init(true), cl::Hidden);
620b57cec5SDimitry Andric 
630b57cec5SDimitry Andric static cl::opt<bool>
640b57cec5SDimitry Andric     EnableCondBrTuning("aarch64-enable-cond-br-tune",
650b57cec5SDimitry Andric                        cl::desc("Enable the conditional branch tuning pass"),
660b57cec5SDimitry Andric                        cl::init(true), cl::Hidden);
670b57cec5SDimitry Andric 
6881ad6265SDimitry Andric static cl::opt<bool> EnableAArch64CopyPropagation(
6981ad6265SDimitry Andric     "aarch64-enable-copy-propagation",
7081ad6265SDimitry Andric     cl::desc("Enable the copy propagation with AArch64 copy instr"),
7181ad6265SDimitry Andric     cl::init(true), cl::Hidden);
7281ad6265SDimitry Andric 
730b57cec5SDimitry Andric static cl::opt<bool> EnableMCR("aarch64-enable-mcr",
740b57cec5SDimitry Andric                                cl::desc("Enable the machine combiner pass"),
750b57cec5SDimitry Andric                                cl::init(true), cl::Hidden);
760b57cec5SDimitry Andric 
770b57cec5SDimitry Andric static cl::opt<bool> EnableStPairSuppress("aarch64-enable-stp-suppress",
780b57cec5SDimitry Andric                                           cl::desc("Suppress STP for AArch64"),
790b57cec5SDimitry Andric                                           cl::init(true), cl::Hidden);
800b57cec5SDimitry Andric 
810b57cec5SDimitry Andric static cl::opt<bool> EnableAdvSIMDScalar(
820b57cec5SDimitry Andric     "aarch64-enable-simd-scalar",
830b57cec5SDimitry Andric     cl::desc("Enable use of AdvSIMD scalar integer instructions"),
840b57cec5SDimitry Andric     cl::init(false), cl::Hidden);
850b57cec5SDimitry Andric 
860b57cec5SDimitry Andric static cl::opt<bool>
870b57cec5SDimitry Andric     EnablePromoteConstant("aarch64-enable-promote-const",
880b57cec5SDimitry Andric                           cl::desc("Enable the promote constant pass"),
890b57cec5SDimitry Andric                           cl::init(true), cl::Hidden);
900b57cec5SDimitry Andric 
910b57cec5SDimitry Andric static cl::opt<bool> EnableCollectLOH(
920b57cec5SDimitry Andric     "aarch64-enable-collect-loh",
930b57cec5SDimitry Andric     cl::desc("Enable the pass that emits the linker optimization hints (LOH)"),
940b57cec5SDimitry Andric     cl::init(true), cl::Hidden);
950b57cec5SDimitry Andric 
960b57cec5SDimitry Andric static cl::opt<bool>
970b57cec5SDimitry Andric     EnableDeadRegisterElimination("aarch64-enable-dead-defs", cl::Hidden,
980b57cec5SDimitry Andric                                   cl::desc("Enable the pass that removes dead"
990b57cec5SDimitry Andric                                            " definitons and replaces stores to"
1000b57cec5SDimitry Andric                                            " them with stores to the zero"
1010b57cec5SDimitry Andric                                            " register"),
1020b57cec5SDimitry Andric                                   cl::init(true));
1030b57cec5SDimitry Andric 
1040b57cec5SDimitry Andric static cl::opt<bool> EnableRedundantCopyElimination(
1050b57cec5SDimitry Andric     "aarch64-enable-copyelim",
1060b57cec5SDimitry Andric     cl::desc("Enable the redundant copy elimination pass"), cl::init(true),
1070b57cec5SDimitry Andric     cl::Hidden);
1080b57cec5SDimitry Andric 
1090b57cec5SDimitry Andric static cl::opt<bool> EnableLoadStoreOpt("aarch64-enable-ldst-opt",
1100b57cec5SDimitry Andric                                         cl::desc("Enable the load/store pair"
1110b57cec5SDimitry Andric                                                  " optimization pass"),
1120b57cec5SDimitry Andric                                         cl::init(true), cl::Hidden);
1130b57cec5SDimitry Andric 
1140b57cec5SDimitry Andric static cl::opt<bool> EnableAtomicTidy(
1150b57cec5SDimitry Andric     "aarch64-enable-atomic-cfg-tidy", cl::Hidden,
1160b57cec5SDimitry Andric     cl::desc("Run SimplifyCFG after expanding atomic operations"
1170b57cec5SDimitry Andric              " to make use of cmpxchg flow-based information"),
1180b57cec5SDimitry Andric     cl::init(true));
1190b57cec5SDimitry Andric 
1200b57cec5SDimitry Andric static cl::opt<bool>
1210b57cec5SDimitry Andric EnableEarlyIfConversion("aarch64-enable-early-ifcvt", cl::Hidden,
1220b57cec5SDimitry Andric                         cl::desc("Run early if-conversion"),
1230b57cec5SDimitry Andric                         cl::init(true));
1240b57cec5SDimitry Andric 
1250b57cec5SDimitry Andric static cl::opt<bool>
1260b57cec5SDimitry Andric     EnableCondOpt("aarch64-enable-condopt",
1270b57cec5SDimitry Andric                   cl::desc("Enable the condition optimizer pass"),
1280b57cec5SDimitry Andric                   cl::init(true), cl::Hidden);
1290b57cec5SDimitry Andric 
1300b57cec5SDimitry Andric static cl::opt<bool>
1310b57cec5SDimitry Andric     EnableGEPOpt("aarch64-enable-gep-opt", cl::Hidden,
1320b57cec5SDimitry Andric                  cl::desc("Enable optimizations on complex GEPs"),
133bdd1243dSDimitry Andric                  cl::init(false));
134bdd1243dSDimitry Andric 
135bdd1243dSDimitry Andric static cl::opt<bool>
136bdd1243dSDimitry Andric     EnableSelectOpt("aarch64-select-opt", cl::Hidden,
137bdd1243dSDimitry Andric                     cl::desc("Enable select to branch optimizations"),
138fcaf7f86SDimitry Andric                     cl::init(true));
1390b57cec5SDimitry Andric 
1400b57cec5SDimitry Andric static cl::opt<bool>
1410b57cec5SDimitry Andric     BranchRelaxation("aarch64-enable-branch-relax", cl::Hidden, cl::init(true),
1420b57cec5SDimitry Andric                      cl::desc("Relax out of range conditional branches"));
1430b57cec5SDimitry Andric 
1440b57cec5SDimitry Andric static cl::opt<bool> EnableCompressJumpTables(
1450b57cec5SDimitry Andric     "aarch64-enable-compress-jump-tables", cl::Hidden, cl::init(true),
1460b57cec5SDimitry Andric     cl::desc("Use smallest entry possible for jump tables"));
1470b57cec5SDimitry Andric 
1480b57cec5SDimitry Andric // FIXME: Unify control over GlobalMerge.
1490b57cec5SDimitry Andric static cl::opt<cl::boolOrDefault>
1500b57cec5SDimitry Andric     EnableGlobalMerge("aarch64-enable-global-merge", cl::Hidden,
1510b57cec5SDimitry Andric                       cl::desc("Enable the global merge pass"));
1520b57cec5SDimitry Andric 
1530b57cec5SDimitry Andric static cl::opt<bool>
1540b57cec5SDimitry Andric     EnableLoopDataPrefetch("aarch64-enable-loop-data-prefetch", cl::Hidden,
1550b57cec5SDimitry Andric                            cl::desc("Enable the loop data prefetch pass"),
1560b57cec5SDimitry Andric                            cl::init(true));
1570b57cec5SDimitry Andric 
1580b57cec5SDimitry Andric static cl::opt<int> EnableGlobalISelAtO(
1590b57cec5SDimitry Andric     "aarch64-enable-global-isel-at-O", cl::Hidden,
1600b57cec5SDimitry Andric     cl::desc("Enable GlobalISel at or below an opt level (-1 to disable)"),
1610b57cec5SDimitry Andric     cl::init(0));
1620b57cec5SDimitry Andric 
163e8d8bef9SDimitry Andric static cl::opt<bool>
164e8d8bef9SDimitry Andric     EnableSVEIntrinsicOpts("aarch64-enable-sve-intrinsic-opts", cl::Hidden,
1655ffd83dbSDimitry Andric                            cl::desc("Enable SVE intrinsic opts"),
1665ffd83dbSDimitry Andric                            cl::init(true));
1675ffd83dbSDimitry Andric 
1680b57cec5SDimitry Andric static cl::opt<bool> EnableFalkorHWPFFix("aarch64-enable-falkor-hwpf-fix",
1690b57cec5SDimitry Andric                                          cl::init(true), cl::Hidden);
1700b57cec5SDimitry Andric 
1710b57cec5SDimitry Andric static cl::opt<bool>
1720b57cec5SDimitry Andric     EnableBranchTargets("aarch64-enable-branch-targets", cl::Hidden,
173fe6060f1SDimitry Andric                         cl::desc("Enable the AArch64 branch target pass"),
1740b57cec5SDimitry Andric                         cl::init(true));
1750b57cec5SDimitry Andric 
176fe6060f1SDimitry Andric static cl::opt<unsigned> SVEVectorBitsMaxOpt(
177fe6060f1SDimitry Andric     "aarch64-sve-vector-bits-max",
178fe6060f1SDimitry Andric     cl::desc("Assume SVE vector registers are at most this big, "
179fe6060f1SDimitry Andric              "with zero meaning no maximum size is assumed."),
180fe6060f1SDimitry Andric     cl::init(0), cl::Hidden);
181fe6060f1SDimitry Andric 
182fe6060f1SDimitry Andric static cl::opt<unsigned> SVEVectorBitsMinOpt(
183fe6060f1SDimitry Andric     "aarch64-sve-vector-bits-min",
184fe6060f1SDimitry Andric     cl::desc("Assume SVE vector registers are at least this big, "
185fe6060f1SDimitry Andric              "with zero meaning no minimum size is assumed."),
186fe6060f1SDimitry Andric     cl::init(0), cl::Hidden);
187fe6060f1SDimitry Andric 
188fe6060f1SDimitry Andric extern cl::opt<bool> EnableHomogeneousPrologEpilog;
189fe6060f1SDimitry Andric 
190349cc55cSDimitry Andric static cl::opt<bool> EnableGISelLoadStoreOptPreLegal(
191349cc55cSDimitry Andric     "aarch64-enable-gisel-ldst-prelegal",
192349cc55cSDimitry Andric     cl::desc("Enable GlobalISel's pre-legalizer load/store optimization pass"),
193349cc55cSDimitry Andric     cl::init(true), cl::Hidden);
194349cc55cSDimitry Andric 
195349cc55cSDimitry Andric static cl::opt<bool> EnableGISelLoadStoreOptPostLegal(
196349cc55cSDimitry Andric     "aarch64-enable-gisel-ldst-postlegal",
197349cc55cSDimitry Andric     cl::desc("Enable GlobalISel's post-legalizer load/store optimization pass"),
198349cc55cSDimitry Andric     cl::init(false), cl::Hidden);
199349cc55cSDimitry Andric 
200*5f757f3fSDimitry Andric static cl::opt<bool>
201*5f757f3fSDimitry Andric     EnableSinkFold("aarch64-enable-sink-fold",
202*5f757f3fSDimitry Andric                    cl::desc("Enable sinking and folding of instruction copies"),
203*5f757f3fSDimitry Andric                    cl::init(true), cl::Hidden);
204*5f757f3fSDimitry Andric 
205480093f4SDimitry Andric extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeAArch64Target() {
2060b57cec5SDimitry Andric   // Register the target.
2070b57cec5SDimitry Andric   RegisterTargetMachine<AArch64leTargetMachine> X(getTheAArch64leTarget());
2080b57cec5SDimitry Andric   RegisterTargetMachine<AArch64beTargetMachine> Y(getTheAArch64beTarget());
2090b57cec5SDimitry Andric   RegisterTargetMachine<AArch64leTargetMachine> Z(getTheARM64Target());
2108bcb0991SDimitry Andric   RegisterTargetMachine<AArch64leTargetMachine> W(getTheARM64_32Target());
2118bcb0991SDimitry Andric   RegisterTargetMachine<AArch64leTargetMachine> V(getTheAArch64_32Target());
2120b57cec5SDimitry Andric   auto PR = PassRegistry::getPassRegistry();
2130b57cec5SDimitry Andric   initializeGlobalISel(*PR);
2140b57cec5SDimitry Andric   initializeAArch64A53Fix835769Pass(*PR);
2150b57cec5SDimitry Andric   initializeAArch64A57FPLoadBalancingPass(*PR);
2160b57cec5SDimitry Andric   initializeAArch64AdvSIMDScalarPass(*PR);
2170b57cec5SDimitry Andric   initializeAArch64BranchTargetsPass(*PR);
2180b57cec5SDimitry Andric   initializeAArch64CollectLOHPass(*PR);
2190b57cec5SDimitry Andric   initializeAArch64CompressJumpTablesPass(*PR);
2200b57cec5SDimitry Andric   initializeAArch64ConditionalComparesPass(*PR);
2210b57cec5SDimitry Andric   initializeAArch64ConditionOptimizerPass(*PR);
2220b57cec5SDimitry Andric   initializeAArch64DeadRegisterDefinitionsPass(*PR);
2230b57cec5SDimitry Andric   initializeAArch64ExpandPseudoPass(*PR);
2240b57cec5SDimitry Andric   initializeAArch64LoadStoreOptPass(*PR);
225349cc55cSDimitry Andric   initializeAArch64MIPeepholeOptPass(*PR);
2260b57cec5SDimitry Andric   initializeAArch64SIMDInstrOptPass(*PR);
227fe6060f1SDimitry Andric   initializeAArch64O0PreLegalizerCombinerPass(*PR);
2280b57cec5SDimitry Andric   initializeAArch64PreLegalizerCombinerPass(*PR);
229*5f757f3fSDimitry Andric   initializeAArch64PointerAuthPass(*PR);
2305ffd83dbSDimitry Andric   initializeAArch64PostLegalizerCombinerPass(*PR);
231e8d8bef9SDimitry Andric   initializeAArch64PostLegalizerLoweringPass(*PR);
232e8d8bef9SDimitry Andric   initializeAArch64PostSelectOptimizePass(*PR);
2330b57cec5SDimitry Andric   initializeAArch64PromoteConstantPass(*PR);
2340b57cec5SDimitry Andric   initializeAArch64RedundantCopyEliminationPass(*PR);
2350b57cec5SDimitry Andric   initializeAArch64StorePairSuppressPass(*PR);
2360b57cec5SDimitry Andric   initializeFalkorHWPFFixPass(*PR);
2370b57cec5SDimitry Andric   initializeFalkorMarkStridedAccessesLegacyPass(*PR);
2380b57cec5SDimitry Andric   initializeLDTLSCleanupPass(*PR);
23906c3fb27SDimitry Andric   initializeKCFIPass(*PR);
240bdd1243dSDimitry Andric   initializeSMEABIPass(*PR);
2415ffd83dbSDimitry Andric   initializeSVEIntrinsicOptsPass(*PR);
2420b57cec5SDimitry Andric   initializeAArch64SpeculationHardeningPass(*PR);
2435ffd83dbSDimitry Andric   initializeAArch64SLSHardeningPass(*PR);
2440b57cec5SDimitry Andric   initializeAArch64StackTaggingPass(*PR);
2458bcb0991SDimitry Andric   initializeAArch64StackTaggingPreRAPass(*PR);
246fe6060f1SDimitry Andric   initializeAArch64LowerHomogeneousPrologEpilogPass(*PR);
247bdd1243dSDimitry Andric   initializeAArch64DAGToDAGISelPass(*PR);
24806c3fb27SDimitry Andric   initializeAArch64GlobalsTaggingPass(*PR);
2490b57cec5SDimitry Andric }
2500b57cec5SDimitry Andric 
2510b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
2520b57cec5SDimitry Andric // AArch64 Lowering public interface.
2530b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
2540b57cec5SDimitry Andric static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
2550b57cec5SDimitry Andric   if (TT.isOSBinFormatMachO())
2568bcb0991SDimitry Andric     return std::make_unique<AArch64_MachoTargetObjectFile>();
2570b57cec5SDimitry Andric   if (TT.isOSBinFormatCOFF())
2588bcb0991SDimitry Andric     return std::make_unique<AArch64_COFFTargetObjectFile>();
2590b57cec5SDimitry Andric 
2608bcb0991SDimitry Andric   return std::make_unique<AArch64_ELFTargetObjectFile>();
2610b57cec5SDimitry Andric }
2620b57cec5SDimitry Andric 
2630b57cec5SDimitry Andric // Helper function to build a DataLayout string
2640b57cec5SDimitry Andric static std::string computeDataLayout(const Triple &TT,
2650b57cec5SDimitry Andric                                      const MCTargetOptions &Options,
2660b57cec5SDimitry Andric                                      bool LittleEndian) {
2678bcb0991SDimitry Andric   if (TT.isOSBinFormatMachO()) {
2688bcb0991SDimitry Andric     if (TT.getArch() == Triple::aarch64_32)
2698bcb0991SDimitry Andric       return "e-m:o-p:32:32-i64:64-i128:128-n32:64-S128";
2700b57cec5SDimitry Andric     return "e-m:o-i64:64-i128:128-n32:64-S128";
2718bcb0991SDimitry Andric   }
2720b57cec5SDimitry Andric   if (TT.isOSBinFormatCOFF())
2730b57cec5SDimitry Andric     return "e-m:w-p:64:64-i32:32-i64:64-i128:128-n32:64-S128";
274e8d8bef9SDimitry Andric   std::string Endian = LittleEndian ? "e" : "E";
275e8d8bef9SDimitry Andric   std::string Ptr32 = TT.getEnvironment() == Triple::GNUILP32 ? "-p:32:32" : "";
276e8d8bef9SDimitry Andric   return Endian + "-m:e" + Ptr32 +
277e8d8bef9SDimitry Andric          "-i8:8:32-i16:16:32-i64:64-i128:128-n32:64-S128";
278e8d8bef9SDimitry Andric }
279e8d8bef9SDimitry Andric 
280e8d8bef9SDimitry Andric static StringRef computeDefaultCPU(const Triple &TT, StringRef CPU) {
281e8d8bef9SDimitry Andric   if (CPU.empty() && TT.isArm64e())
282e8d8bef9SDimitry Andric     return "apple-a12";
283e8d8bef9SDimitry Andric   return CPU;
2840b57cec5SDimitry Andric }
2850b57cec5SDimitry Andric 
2860b57cec5SDimitry Andric static Reloc::Model getEffectiveRelocModel(const Triple &TT,
287bdd1243dSDimitry Andric                                            std::optional<Reloc::Model> RM) {
2880b57cec5SDimitry Andric   // AArch64 Darwin and Windows are always PIC.
2890b57cec5SDimitry Andric   if (TT.isOSDarwin() || TT.isOSWindows())
2900b57cec5SDimitry Andric     return Reloc::PIC_;
2910b57cec5SDimitry Andric   // On ELF platforms the default static relocation model has a smart enough
2920b57cec5SDimitry Andric   // linker to cope with referencing external symbols defined in a shared
2930b57cec5SDimitry Andric   // library. Hence DynamicNoPIC doesn't need to be promoted to PIC.
29481ad6265SDimitry Andric   if (!RM || *RM == Reloc::DynamicNoPIC)
2950b57cec5SDimitry Andric     return Reloc::Static;
2960b57cec5SDimitry Andric   return *RM;
2970b57cec5SDimitry Andric }
2980b57cec5SDimitry Andric 
2990b57cec5SDimitry Andric static CodeModel::Model
300bdd1243dSDimitry Andric getEffectiveAArch64CodeModel(const Triple &TT,
301bdd1243dSDimitry Andric                              std::optional<CodeModel::Model> CM, bool JIT) {
3020b57cec5SDimitry Andric   if (CM) {
3030b57cec5SDimitry Andric     if (*CM != CodeModel::Small && *CM != CodeModel::Tiny &&
3040b57cec5SDimitry Andric         *CM != CodeModel::Large) {
3050b57cec5SDimitry Andric       report_fatal_error(
3060b57cec5SDimitry Andric           "Only small, tiny and large code models are allowed on AArch64");
3070b57cec5SDimitry Andric     } else if (*CM == CodeModel::Tiny && !TT.isOSBinFormatELF())
3080b57cec5SDimitry Andric       report_fatal_error("tiny code model is only supported on ELF");
3090b57cec5SDimitry Andric     return *CM;
3100b57cec5SDimitry Andric   }
3110b57cec5SDimitry Andric   // The default MCJIT memory managers make no guarantees about where they can
3120b57cec5SDimitry Andric   // find an executable page; JITed code needs to be able to refer to globals
3130b57cec5SDimitry Andric   // no matter how far away they are.
314480093f4SDimitry Andric   // We should set the CodeModel::Small for Windows ARM64 in JIT mode,
315480093f4SDimitry Andric   // since with large code model LLVM generating 4 MOV instructions, and
316480093f4SDimitry Andric   // Windows doesn't support relocating these long branch (4 MOVs).
317480093f4SDimitry Andric   if (JIT && !TT.isOSWindows())
3180b57cec5SDimitry Andric     return CodeModel::Large;
3190b57cec5SDimitry Andric   return CodeModel::Small;
3200b57cec5SDimitry Andric }
3210b57cec5SDimitry Andric 
3220b57cec5SDimitry Andric /// Create an AArch64 architecture model.
3230b57cec5SDimitry Andric ///
3240b57cec5SDimitry Andric AArch64TargetMachine::AArch64TargetMachine(const Target &T, const Triple &TT,
3250b57cec5SDimitry Andric                                            StringRef CPU, StringRef FS,
3260b57cec5SDimitry Andric                                            const TargetOptions &Options,
327bdd1243dSDimitry Andric                                            std::optional<Reloc::Model> RM,
328bdd1243dSDimitry Andric                                            std::optional<CodeModel::Model> CM,
329*5f757f3fSDimitry Andric                                            CodeGenOptLevel OL, bool JIT,
3300b57cec5SDimitry Andric                                            bool LittleEndian)
3310b57cec5SDimitry Andric     : LLVMTargetMachine(T,
3320b57cec5SDimitry Andric                         computeDataLayout(TT, Options.MCOptions, LittleEndian),
333e8d8bef9SDimitry Andric                         TT, computeDefaultCPU(TT, CPU), FS, Options,
334e8d8bef9SDimitry Andric                         getEffectiveRelocModel(TT, RM),
3350b57cec5SDimitry Andric                         getEffectiveAArch64CodeModel(TT, CM, JIT), OL),
3360b57cec5SDimitry Andric       TLOF(createTLOF(getTargetTriple())), isLittle(LittleEndian) {
3370b57cec5SDimitry Andric   initAsmInfo();
3380b57cec5SDimitry Andric 
3390b57cec5SDimitry Andric   if (TT.isOSBinFormatMachO()) {
3400b57cec5SDimitry Andric     this->Options.TrapUnreachable = true;
3410b57cec5SDimitry Andric     this->Options.NoTrapAfterNoreturn = true;
3420b57cec5SDimitry Andric   }
3430b57cec5SDimitry Andric 
3440b57cec5SDimitry Andric   if (getMCAsmInfo()->usesWindowsCFI()) {
3450b57cec5SDimitry Andric     // Unwinding can get confused if the last instruction in an
3460b57cec5SDimitry Andric     // exception-handling region (function, funclet, try block, etc.)
3470b57cec5SDimitry Andric     // is a call.
3480b57cec5SDimitry Andric     //
3490b57cec5SDimitry Andric     // FIXME: We could elide the trap if the next instruction would be in
3500b57cec5SDimitry Andric     // the same region anyway.
3510b57cec5SDimitry Andric     this->Options.TrapUnreachable = true;
3520b57cec5SDimitry Andric   }
3530b57cec5SDimitry Andric 
354480093f4SDimitry Andric   if (this->Options.TLSSize == 0) // default
355480093f4SDimitry Andric     this->Options.TLSSize = 24;
356480093f4SDimitry Andric   if ((getCodeModel() == CodeModel::Small ||
357480093f4SDimitry Andric        getCodeModel() == CodeModel::Kernel) &&
358480093f4SDimitry Andric       this->Options.TLSSize > 32)
359480093f4SDimitry Andric     // for the small (and kernel) code model, the maximum TLS size is 4GiB
360480093f4SDimitry Andric     this->Options.TLSSize = 32;
361480093f4SDimitry Andric   else if (getCodeModel() == CodeModel::Tiny && this->Options.TLSSize > 24)
362480093f4SDimitry Andric     // for the tiny code model, the maximum TLS size is 1MiB (< 16MiB)
363480093f4SDimitry Andric     this->Options.TLSSize = 24;
364480093f4SDimitry Andric 
3658bcb0991SDimitry Andric   // Enable GlobalISel at or below EnableGlobalISelAt0, unless this is
3668bcb0991SDimitry Andric   // MachO/CodeModel::Large, which GlobalISel does not support.
367*5f757f3fSDimitry Andric   if (static_cast<int>(getOptLevel()) <= EnableGlobalISelAtO &&
3688bcb0991SDimitry Andric       TT.getArch() != Triple::aarch64_32 &&
369e8d8bef9SDimitry Andric       TT.getEnvironment() != Triple::GNUILP32 &&
3708bcb0991SDimitry Andric       !(getCodeModel() == CodeModel::Large && TT.isOSBinFormatMachO())) {
3710b57cec5SDimitry Andric     setGlobalISel(true);
3720b57cec5SDimitry Andric     setGlobalISelAbort(GlobalISelAbortMode::Disable);
3730b57cec5SDimitry Andric   }
3740b57cec5SDimitry Andric 
3750b57cec5SDimitry Andric   // AArch64 supports the MachineOutliner.
3760b57cec5SDimitry Andric   setMachineOutliner(true);
3770b57cec5SDimitry Andric 
3780b57cec5SDimitry Andric   // AArch64 supports default outlining behaviour.
3790b57cec5SDimitry Andric   setSupportsDefaultOutlining(true);
3805ffd83dbSDimitry Andric 
3815ffd83dbSDimitry Andric   // AArch64 supports the debug entry values.
3825ffd83dbSDimitry Andric   setSupportsDebugEntryValues(true);
38381ad6265SDimitry Andric 
38481ad6265SDimitry Andric   // AArch64 supports fixing up the DWARF unwind information.
38581ad6265SDimitry Andric   if (!getMCAsmInfo()->usesWindowsCFI())
38681ad6265SDimitry Andric     setCFIFixup(true);
3870b57cec5SDimitry Andric }
3880b57cec5SDimitry Andric 
3890b57cec5SDimitry Andric AArch64TargetMachine::~AArch64TargetMachine() = default;
3900b57cec5SDimitry Andric 
3910b57cec5SDimitry Andric const AArch64Subtarget *
3920b57cec5SDimitry Andric AArch64TargetMachine::getSubtargetImpl(const Function &F) const {
3930b57cec5SDimitry Andric   Attribute CPUAttr = F.getFnAttribute("target-cpu");
394349cc55cSDimitry Andric   Attribute TuneAttr = F.getFnAttribute("tune-cpu");
3950b57cec5SDimitry Andric   Attribute FSAttr = F.getFnAttribute("target-features");
3960b57cec5SDimitry Andric 
397bdd1243dSDimitry Andric   StringRef CPU = CPUAttr.isValid() ? CPUAttr.getValueAsString() : TargetCPU;
398bdd1243dSDimitry Andric   StringRef TuneCPU = TuneAttr.isValid() ? TuneAttr.getValueAsString() : CPU;
399bdd1243dSDimitry Andric   StringRef FS = FSAttr.isValid() ? FSAttr.getValueAsString() : TargetFS;
400*5f757f3fSDimitry Andric   bool HasMinSize = F.hasMinSize();
4010b57cec5SDimitry Andric 
40206c3fb27SDimitry Andric   bool StreamingSVEMode = F.hasFnAttribute("aarch64_pstate_sm_enabled") ||
40306c3fb27SDimitry Andric                           F.hasFnAttribute("aarch64_pstate_sm_body");
40406c3fb27SDimitry Andric   bool StreamingCompatibleSVEMode =
40506c3fb27SDimitry Andric       F.hasFnAttribute("aarch64_pstate_sm_compatible");
406fe6060f1SDimitry Andric 
407fe6060f1SDimitry Andric   unsigned MinSVEVectorSize = 0;
408fe6060f1SDimitry Andric   unsigned MaxSVEVectorSize = 0;
409*5f757f3fSDimitry Andric   if (F.hasFnAttribute(Attribute::VScaleRange)) {
410*5f757f3fSDimitry Andric     ConstantRange CR = getVScaleRange(&F, 64);
411*5f757f3fSDimitry Andric     MinSVEVectorSize = CR.getUnsignedMin().getZExtValue() * 128;
412*5f757f3fSDimitry Andric     MaxSVEVectorSize = CR.getUnsignedMax().getZExtValue() * 128;
413fe6060f1SDimitry Andric   } else {
414fe6060f1SDimitry Andric     MinSVEVectorSize = SVEVectorBitsMinOpt;
415fe6060f1SDimitry Andric     MaxSVEVectorSize = SVEVectorBitsMaxOpt;
416fe6060f1SDimitry Andric   }
417fe6060f1SDimitry Andric 
418fe6060f1SDimitry Andric   assert(MinSVEVectorSize % 128 == 0 &&
419fe6060f1SDimitry Andric          "SVE requires vector length in multiples of 128!");
420fe6060f1SDimitry Andric   assert(MaxSVEVectorSize % 128 == 0 &&
421fe6060f1SDimitry Andric          "SVE requires vector length in multiples of 128!");
422fe6060f1SDimitry Andric   assert((MaxSVEVectorSize >= MinSVEVectorSize || MaxSVEVectorSize == 0) &&
423fe6060f1SDimitry Andric          "Minimum SVE vector size should not be larger than its maximum!");
424fe6060f1SDimitry Andric 
425fe6060f1SDimitry Andric   // Sanitize user input in case of no asserts
426*5f757f3fSDimitry Andric   if (MaxSVEVectorSize != 0) {
427*5f757f3fSDimitry Andric     MinSVEVectorSize = std::min(MinSVEVectorSize, MaxSVEVectorSize);
428*5f757f3fSDimitry Andric     MaxSVEVectorSize = std::max(MinSVEVectorSize, MaxSVEVectorSize);
429fe6060f1SDimitry Andric   }
430fe6060f1SDimitry Andric 
431bdd1243dSDimitry Andric   SmallString<512> Key;
432bdd1243dSDimitry Andric   raw_svector_ostream(Key) << "SVEMin" << MinSVEVectorSize << "SVEMax"
43306c3fb27SDimitry Andric                            << MaxSVEVectorSize
43406c3fb27SDimitry Andric                            << "StreamingSVEMode=" << StreamingSVEMode
43506c3fb27SDimitry Andric                            << "StreamingCompatibleSVEMode="
436*5f757f3fSDimitry Andric                            << StreamingCompatibleSVEMode << CPU << TuneCPU << FS
437*5f757f3fSDimitry Andric                            << "HasMinSize=" << HasMinSize;
438fe6060f1SDimitry Andric 
439fe6060f1SDimitry Andric   auto &I = SubtargetMap[Key];
4400b57cec5SDimitry Andric   if (!I) {
4410b57cec5SDimitry Andric     // This needs to be done before we create a new subtarget since any
4420b57cec5SDimitry Andric     // creation will depend on the TM and the code generation flags on the
4430b57cec5SDimitry Andric     // function that reside in TargetOptions.
4440b57cec5SDimitry Andric     resetTargetOptions(F);
445bdd1243dSDimitry Andric     I = std::make_unique<AArch64Subtarget>(
446bdd1243dSDimitry Andric         TargetTriple, CPU, TuneCPU, FS, *this, isLittle, MinSVEVectorSize,
447*5f757f3fSDimitry Andric         MaxSVEVectorSize, StreamingSVEMode, StreamingCompatibleSVEMode,
448*5f757f3fSDimitry Andric         HasMinSize);
4490b57cec5SDimitry Andric   }
45006c3fb27SDimitry Andric 
45106c3fb27SDimitry Andric   assert((!StreamingSVEMode || I->hasSME()) &&
45206c3fb27SDimitry Andric          "Expected SME to be available");
45306c3fb27SDimitry Andric 
4540b57cec5SDimitry Andric   return I.get();
4550b57cec5SDimitry Andric }
4560b57cec5SDimitry Andric 
4570b57cec5SDimitry Andric void AArch64leTargetMachine::anchor() { }
4580b57cec5SDimitry Andric 
4590b57cec5SDimitry Andric AArch64leTargetMachine::AArch64leTargetMachine(
4600b57cec5SDimitry Andric     const Target &T, const Triple &TT, StringRef CPU, StringRef FS,
461bdd1243dSDimitry Andric     const TargetOptions &Options, std::optional<Reloc::Model> RM,
462*5f757f3fSDimitry Andric     std::optional<CodeModel::Model> CM, CodeGenOptLevel OL, bool JIT)
4630b57cec5SDimitry Andric     : AArch64TargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, JIT, true) {}
4640b57cec5SDimitry Andric 
4650b57cec5SDimitry Andric void AArch64beTargetMachine::anchor() { }
4660b57cec5SDimitry Andric 
4670b57cec5SDimitry Andric AArch64beTargetMachine::AArch64beTargetMachine(
4680b57cec5SDimitry Andric     const Target &T, const Triple &TT, StringRef CPU, StringRef FS,
469bdd1243dSDimitry Andric     const TargetOptions &Options, std::optional<Reloc::Model> RM,
470*5f757f3fSDimitry Andric     std::optional<CodeModel::Model> CM, CodeGenOptLevel OL, bool JIT)
4710b57cec5SDimitry Andric     : AArch64TargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, JIT, false) {}
4720b57cec5SDimitry Andric 
4730b57cec5SDimitry Andric namespace {
4740b57cec5SDimitry Andric 
4750b57cec5SDimitry Andric /// AArch64 Code Generator Pass Configuration Options.
4760b57cec5SDimitry Andric class AArch64PassConfig : public TargetPassConfig {
4770b57cec5SDimitry Andric public:
4780b57cec5SDimitry Andric   AArch64PassConfig(AArch64TargetMachine &TM, PassManagerBase &PM)
4790b57cec5SDimitry Andric       : TargetPassConfig(TM, PM) {
480*5f757f3fSDimitry Andric     if (TM.getOptLevel() != CodeGenOptLevel::None)
4810b57cec5SDimitry Andric       substitutePass(&PostRASchedulerID, &PostMachineSchedulerID);
482*5f757f3fSDimitry Andric     setEnableSinkAndFold(EnableSinkFold);
4830b57cec5SDimitry Andric   }
4840b57cec5SDimitry Andric 
4850b57cec5SDimitry Andric   AArch64TargetMachine &getAArch64TargetMachine() const {
4860b57cec5SDimitry Andric     return getTM<AArch64TargetMachine>();
4870b57cec5SDimitry Andric   }
4880b57cec5SDimitry Andric 
4890b57cec5SDimitry Andric   ScheduleDAGInstrs *
4900b57cec5SDimitry Andric   createMachineScheduler(MachineSchedContext *C) const override {
4910b57cec5SDimitry Andric     const AArch64Subtarget &ST = C->MF->getSubtarget<AArch64Subtarget>();
4920b57cec5SDimitry Andric     ScheduleDAGMILive *DAG = createGenericSchedLive(C);
4930b57cec5SDimitry Andric     DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
4940b57cec5SDimitry Andric     DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
4950b57cec5SDimitry Andric     if (ST.hasFusion())
4960b57cec5SDimitry Andric       DAG->addMutation(createAArch64MacroFusionDAGMutation());
4970b57cec5SDimitry Andric     return DAG;
4980b57cec5SDimitry Andric   }
4990b57cec5SDimitry Andric 
5000b57cec5SDimitry Andric   ScheduleDAGInstrs *
5010b57cec5SDimitry Andric   createPostMachineScheduler(MachineSchedContext *C) const override {
5020b57cec5SDimitry Andric     const AArch64Subtarget &ST = C->MF->getSubtarget<AArch64Subtarget>();
50381ad6265SDimitry Andric     ScheduleDAGMI *DAG =
50481ad6265SDimitry Andric         new ScheduleDAGMI(C, std::make_unique<AArch64PostRASchedStrategy>(C),
50581ad6265SDimitry Andric                           /* RemoveKillFlags=*/true);
5060b57cec5SDimitry Andric     if (ST.hasFusion()) {
5070b57cec5SDimitry Andric       // Run the Macro Fusion after RA again since literals are expanded from
5080b57cec5SDimitry Andric       // pseudos then (v. addPreSched2()).
5090b57cec5SDimitry Andric       DAG->addMutation(createAArch64MacroFusionDAGMutation());
5100b57cec5SDimitry Andric       return DAG;
5110b57cec5SDimitry Andric     }
5120b57cec5SDimitry Andric 
51381ad6265SDimitry Andric     return DAG;
5140b57cec5SDimitry Andric   }
5150b57cec5SDimitry Andric 
5160b57cec5SDimitry Andric   void addIRPasses()  override;
5170b57cec5SDimitry Andric   bool addPreISel() override;
518349cc55cSDimitry Andric   void addCodeGenPrepare() override;
5190b57cec5SDimitry Andric   bool addInstSelector() override;
5200b57cec5SDimitry Andric   bool addIRTranslator() override;
5210b57cec5SDimitry Andric   void addPreLegalizeMachineIR() override;
5220b57cec5SDimitry Andric   bool addLegalizeMachineIR() override;
5235ffd83dbSDimitry Andric   void addPreRegBankSelect() override;
5240b57cec5SDimitry Andric   bool addRegBankSelect() override;
5250b57cec5SDimitry Andric   bool addGlobalInstructionSelect() override;
526349cc55cSDimitry Andric   void addMachineSSAOptimization() override;
5270b57cec5SDimitry Andric   bool addILPOpts() override;
5280b57cec5SDimitry Andric   void addPreRegAlloc() override;
5290b57cec5SDimitry Andric   void addPostRegAlloc() override;
5300b57cec5SDimitry Andric   void addPreSched2() override;
5310b57cec5SDimitry Andric   void addPreEmitPass() override;
53206c3fb27SDimitry Andric   void addPostBBSections() override;
533fe6060f1SDimitry Andric   void addPreEmitPass2() override;
5340b57cec5SDimitry Andric 
5350b57cec5SDimitry Andric   std::unique_ptr<CSEConfigBase> getCSEConfig() const override;
5360b57cec5SDimitry Andric };
5370b57cec5SDimitry Andric 
5380b57cec5SDimitry Andric } // end anonymous namespace
5390b57cec5SDimitry Andric 
5400b57cec5SDimitry Andric TargetTransformInfo
54181ad6265SDimitry Andric AArch64TargetMachine::getTargetTransformInfo(const Function &F) const {
5420b57cec5SDimitry Andric   return TargetTransformInfo(AArch64TTIImpl(this, F));
5430b57cec5SDimitry Andric }
5440b57cec5SDimitry Andric 
5450b57cec5SDimitry Andric TargetPassConfig *AArch64TargetMachine::createPassConfig(PassManagerBase &PM) {
5460b57cec5SDimitry Andric   return new AArch64PassConfig(*this, PM);
5470b57cec5SDimitry Andric }
5480b57cec5SDimitry Andric 
5490b57cec5SDimitry Andric std::unique_ptr<CSEConfigBase> AArch64PassConfig::getCSEConfig() const {
5500b57cec5SDimitry Andric   return getStandardCSEConfigForOpt(TM->getOptLevel());
5510b57cec5SDimitry Andric }
5520b57cec5SDimitry Andric 
5530b57cec5SDimitry Andric void AArch64PassConfig::addIRPasses() {
5540b57cec5SDimitry Andric   // Always expand atomic operations, we don't deal with atomicrmw or cmpxchg
5550b57cec5SDimitry Andric   // ourselves.
5560b57cec5SDimitry Andric   addPass(createAtomicExpandPass());
5570b57cec5SDimitry Andric 
5585ffd83dbSDimitry Andric   // Expand any SVE vector library calls that we can't code generate directly.
559*5f757f3fSDimitry Andric   if (EnableSVEIntrinsicOpts &&
560*5f757f3fSDimitry Andric       TM->getOptLevel() == CodeGenOptLevel::Aggressive)
5615ffd83dbSDimitry Andric     addPass(createSVEIntrinsicOptsPass());
5625ffd83dbSDimitry Andric 
5630b57cec5SDimitry Andric   // Cmpxchg instructions are often used with a subsequent comparison to
5640b57cec5SDimitry Andric   // determine whether it succeeded. We can exploit existing control-flow in
5650b57cec5SDimitry Andric   // ldrex/strex loops to simplify this, but it needs tidying up.
566*5f757f3fSDimitry Andric   if (TM->getOptLevel() != CodeGenOptLevel::None && EnableAtomicTidy)
567e8d8bef9SDimitry Andric     addPass(createCFGSimplificationPass(SimplifyCFGOptions()
568e8d8bef9SDimitry Andric                                             .forwardSwitchCondToPhi(true)
569fb03ea46SDimitry Andric                                             .convertSwitchRangeToICmp(true)
570e8d8bef9SDimitry Andric                                             .convertSwitchToLookupTable(true)
571e8d8bef9SDimitry Andric                                             .needCanonicalLoops(false)
572e8d8bef9SDimitry Andric                                             .hoistCommonInsts(true)
573e8d8bef9SDimitry Andric                                             .sinkCommonInsts(true)));
5740b57cec5SDimitry Andric 
5750b57cec5SDimitry Andric   // Run LoopDataPrefetch
5760b57cec5SDimitry Andric   //
5770b57cec5SDimitry Andric   // Run this before LSR to remove the multiplies involved in computing the
5780b57cec5SDimitry Andric   // pointer values N iterations ahead.
579*5f757f3fSDimitry Andric   if (TM->getOptLevel() != CodeGenOptLevel::None) {
5800b57cec5SDimitry Andric     if (EnableLoopDataPrefetch)
5810b57cec5SDimitry Andric       addPass(createLoopDataPrefetchPass());
5820b57cec5SDimitry Andric     if (EnableFalkorHWPFFix)
5830b57cec5SDimitry Andric       addPass(createFalkorMarkStridedAccessesPass());
5840b57cec5SDimitry Andric   }
5850b57cec5SDimitry Andric 
586*5f757f3fSDimitry Andric   if (TM->getOptLevel() == CodeGenOptLevel::Aggressive && EnableGEPOpt) {
5870b57cec5SDimitry Andric     // Call SeparateConstOffsetFromGEP pass to extract constants within indices
5880b57cec5SDimitry Andric     // and lower a GEP with multiple indices to either arithmetic operations or
5890b57cec5SDimitry Andric     // multiple GEPs with single index.
5900b57cec5SDimitry Andric     addPass(createSeparateConstOffsetFromGEPPass(true));
5910b57cec5SDimitry Andric     // Call EarlyCSE pass to find and remove subexpressions in the lowered
5920b57cec5SDimitry Andric     // result.
5930b57cec5SDimitry Andric     addPass(createEarlyCSEPass());
5940b57cec5SDimitry Andric     // Do loop invariant code motion in case part of the lowered result is
5950b57cec5SDimitry Andric     // invariant.
5960b57cec5SDimitry Andric     addPass(createLICMPass());
5970b57cec5SDimitry Andric   }
5980b57cec5SDimitry Andric 
599fcaf7f86SDimitry Andric   TargetPassConfig::addIRPasses();
600fcaf7f86SDimitry Andric 
601*5f757f3fSDimitry Andric   if (getOptLevel() == CodeGenOptLevel::Aggressive && EnableSelectOpt)
602bdd1243dSDimitry Andric     addPass(createSelectOptimizePass());
603bdd1243dSDimitry Andric 
60406c3fb27SDimitry Andric   addPass(createAArch64GlobalsTaggingPass());
605fcaf7f86SDimitry Andric   addPass(createAArch64StackTaggingPass(
606*5f757f3fSDimitry Andric       /*IsOptNone=*/TM->getOptLevel() == CodeGenOptLevel::None));
607fcaf7f86SDimitry Andric 
608bdd1243dSDimitry Andric   // Match complex arithmetic patterns
609*5f757f3fSDimitry Andric   if (TM->getOptLevel() >= CodeGenOptLevel::Default)
610bdd1243dSDimitry Andric     addPass(createComplexDeinterleavingPass(TM));
611bdd1243dSDimitry Andric 
612fcaf7f86SDimitry Andric   // Match interleaved memory accesses to ldN/stN intrinsics.
613*5f757f3fSDimitry Andric   if (TM->getOptLevel() != CodeGenOptLevel::None) {
614fcaf7f86SDimitry Andric     addPass(createInterleavedLoadCombinePass());
615fcaf7f86SDimitry Andric     addPass(createInterleavedAccessPass());
616fcaf7f86SDimitry Andric   }
617fcaf7f86SDimitry Andric 
618bdd1243dSDimitry Andric   // Expand any functions marked with SME attributes which require special
619bdd1243dSDimitry Andric   // changes for the calling convention or that require the lazy-saving
620bdd1243dSDimitry Andric   // mechanism specified in the SME ABI.
621bdd1243dSDimitry Andric   addPass(createSMEABIPass());
622bdd1243dSDimitry Andric 
623480093f4SDimitry Andric   // Add Control Flow Guard checks.
624480093f4SDimitry Andric   if (TM->getTargetTriple().isOSWindows())
625480093f4SDimitry Andric     addPass(createCFGuardCheckPass());
62681ad6265SDimitry Andric 
62781ad6265SDimitry Andric   if (TM->Options.JMCInstrument)
62881ad6265SDimitry Andric     addPass(createJMCInstrumenterPass());
6290b57cec5SDimitry Andric }
6300b57cec5SDimitry Andric 
6310b57cec5SDimitry Andric // Pass Pipeline Configuration
6320b57cec5SDimitry Andric bool AArch64PassConfig::addPreISel() {
6330b57cec5SDimitry Andric   // Run promote constant before global merge, so that the promoted constants
6340b57cec5SDimitry Andric   // get a chance to be merged
635*5f757f3fSDimitry Andric   if (TM->getOptLevel() != CodeGenOptLevel::None && EnablePromoteConstant)
6360b57cec5SDimitry Andric     addPass(createAArch64PromoteConstantPass());
6370b57cec5SDimitry Andric   // FIXME: On AArch64, this depends on the type.
6380b57cec5SDimitry Andric   // Basically, the addressable offsets are up to 4095 * Ty.getSizeInBytes().
6390b57cec5SDimitry Andric   // and the offset has to be a multiple of the related size in bytes.
640*5f757f3fSDimitry Andric   if ((TM->getOptLevel() != CodeGenOptLevel::None &&
6410b57cec5SDimitry Andric        EnableGlobalMerge == cl::BOU_UNSET) ||
6420b57cec5SDimitry Andric       EnableGlobalMerge == cl::BOU_TRUE) {
643*5f757f3fSDimitry Andric     bool OnlyOptimizeForSize =
644*5f757f3fSDimitry Andric         (TM->getOptLevel() < CodeGenOptLevel::Aggressive) &&
6450b57cec5SDimitry Andric         (EnableGlobalMerge == cl::BOU_UNSET);
6460b57cec5SDimitry Andric 
6470b57cec5SDimitry Andric     // Merging of extern globals is enabled by default on non-Mach-O as we
6480b57cec5SDimitry Andric     // expect it to be generally either beneficial or harmless. On Mach-O it
6490b57cec5SDimitry Andric     // is disabled as we emit the .subsections_via_symbols directive which
6500b57cec5SDimitry Andric     // means that merging extern globals is not safe.
6510b57cec5SDimitry Andric     bool MergeExternalByDefault = !TM->getTargetTriple().isOSBinFormatMachO();
6520b57cec5SDimitry Andric 
6530b57cec5SDimitry Andric     // FIXME: extern global merging is only enabled when we optimise for size
6540b57cec5SDimitry Andric     // because there are some regressions with it also enabled for performance.
6550b57cec5SDimitry Andric     if (!OnlyOptimizeForSize)
6560b57cec5SDimitry Andric       MergeExternalByDefault = false;
6570b57cec5SDimitry Andric 
6580b57cec5SDimitry Andric     addPass(createGlobalMergePass(TM, 4095, OnlyOptimizeForSize,
6590b57cec5SDimitry Andric                                   MergeExternalByDefault));
6600b57cec5SDimitry Andric   }
6610b57cec5SDimitry Andric 
6620b57cec5SDimitry Andric   return false;
6630b57cec5SDimitry Andric }
6640b57cec5SDimitry Andric 
665349cc55cSDimitry Andric void AArch64PassConfig::addCodeGenPrepare() {
666*5f757f3fSDimitry Andric   if (getOptLevel() != CodeGenOptLevel::None)
667bdd1243dSDimitry Andric     addPass(createTypePromotionLegacyPass());
668349cc55cSDimitry Andric   TargetPassConfig::addCodeGenPrepare();
669349cc55cSDimitry Andric }
670349cc55cSDimitry Andric 
6710b57cec5SDimitry Andric bool AArch64PassConfig::addInstSelector() {
6720b57cec5SDimitry Andric   addPass(createAArch64ISelDag(getAArch64TargetMachine(), getOptLevel()));
6730b57cec5SDimitry Andric 
6740b57cec5SDimitry Andric   // For ELF, cleanup any local-dynamic TLS accesses (i.e. combine as many
6750b57cec5SDimitry Andric   // references to _TLS_MODULE_BASE_ as possible.
6760b57cec5SDimitry Andric   if (TM->getTargetTriple().isOSBinFormatELF() &&
677*5f757f3fSDimitry Andric       getOptLevel() != CodeGenOptLevel::None)
6780b57cec5SDimitry Andric     addPass(createAArch64CleanupLocalDynamicTLSPass());
6790b57cec5SDimitry Andric 
6800b57cec5SDimitry Andric   return false;
6810b57cec5SDimitry Andric }
6820b57cec5SDimitry Andric 
6830b57cec5SDimitry Andric bool AArch64PassConfig::addIRTranslator() {
684e8d8bef9SDimitry Andric   addPass(new IRTranslator(getOptLevel()));
6850b57cec5SDimitry Andric   return false;
6860b57cec5SDimitry Andric }
6870b57cec5SDimitry Andric 
6880b57cec5SDimitry Andric void AArch64PassConfig::addPreLegalizeMachineIR() {
689*5f757f3fSDimitry Andric   if (getOptLevel() == CodeGenOptLevel::None) {
690fe6060f1SDimitry Andric     addPass(createAArch64O0PreLegalizerCombiner());
69106c3fb27SDimitry Andric     addPass(new Localizer());
69206c3fb27SDimitry Andric   } else {
693fe6060f1SDimitry Andric     addPass(createAArch64PreLegalizerCombiner());
69406c3fb27SDimitry Andric     addPass(new Localizer());
695349cc55cSDimitry Andric     if (EnableGISelLoadStoreOptPreLegal)
696349cc55cSDimitry Andric       addPass(new LoadStoreOpt());
697349cc55cSDimitry Andric   }
6980b57cec5SDimitry Andric }
6990b57cec5SDimitry Andric 
7000b57cec5SDimitry Andric bool AArch64PassConfig::addLegalizeMachineIR() {
7010b57cec5SDimitry Andric   addPass(new Legalizer());
7020b57cec5SDimitry Andric   return false;
7030b57cec5SDimitry Andric }
7040b57cec5SDimitry Andric 
7055ffd83dbSDimitry Andric void AArch64PassConfig::addPreRegBankSelect() {
706*5f757f3fSDimitry Andric   bool IsOptNone = getOptLevel() == CodeGenOptLevel::None;
707349cc55cSDimitry Andric   if (!IsOptNone) {
708e8d8bef9SDimitry Andric     addPass(createAArch64PostLegalizerCombiner(IsOptNone));
709349cc55cSDimitry Andric     if (EnableGISelLoadStoreOptPostLegal)
710349cc55cSDimitry Andric       addPass(new LoadStoreOpt());
711349cc55cSDimitry Andric   }
712e8d8bef9SDimitry Andric   addPass(createAArch64PostLegalizerLowering());
7135ffd83dbSDimitry Andric }
7145ffd83dbSDimitry Andric 
7150b57cec5SDimitry Andric bool AArch64PassConfig::addRegBankSelect() {
7160b57cec5SDimitry Andric   addPass(new RegBankSelect());
7170b57cec5SDimitry Andric   return false;
7180b57cec5SDimitry Andric }
7190b57cec5SDimitry Andric 
7200b57cec5SDimitry Andric bool AArch64PassConfig::addGlobalInstructionSelect() {
721fe6060f1SDimitry Andric   addPass(new InstructionSelect(getOptLevel()));
722*5f757f3fSDimitry Andric   if (getOptLevel() != CodeGenOptLevel::None)
723e8d8bef9SDimitry Andric     addPass(createAArch64PostSelectOptimize());
7240b57cec5SDimitry Andric   return false;
7250b57cec5SDimitry Andric }
7260b57cec5SDimitry Andric 
727349cc55cSDimitry Andric void AArch64PassConfig::addMachineSSAOptimization() {
728349cc55cSDimitry Andric   // Run default MachineSSAOptimization first.
729349cc55cSDimitry Andric   TargetPassConfig::addMachineSSAOptimization();
730349cc55cSDimitry Andric 
731*5f757f3fSDimitry Andric   if (TM->getOptLevel() != CodeGenOptLevel::None)
732349cc55cSDimitry Andric     addPass(createAArch64MIPeepholeOptPass());
733349cc55cSDimitry Andric }
734349cc55cSDimitry Andric 
7350b57cec5SDimitry Andric bool AArch64PassConfig::addILPOpts() {
7360b57cec5SDimitry Andric   if (EnableCondOpt)
7370b57cec5SDimitry Andric     addPass(createAArch64ConditionOptimizerPass());
7380b57cec5SDimitry Andric   if (EnableCCMP)
7390b57cec5SDimitry Andric     addPass(createAArch64ConditionalCompares());
7400b57cec5SDimitry Andric   if (EnableMCR)
7410b57cec5SDimitry Andric     addPass(&MachineCombinerID);
7420b57cec5SDimitry Andric   if (EnableCondBrTuning)
7430b57cec5SDimitry Andric     addPass(createAArch64CondBrTuning());
7440b57cec5SDimitry Andric   if (EnableEarlyIfConversion)
7450b57cec5SDimitry Andric     addPass(&EarlyIfConverterID);
7460b57cec5SDimitry Andric   if (EnableStPairSuppress)
7470b57cec5SDimitry Andric     addPass(createAArch64StorePairSuppressPass());
7480b57cec5SDimitry Andric   addPass(createAArch64SIMDInstrOptPass());
749*5f757f3fSDimitry Andric   if (TM->getOptLevel() != CodeGenOptLevel::None)
7508bcb0991SDimitry Andric     addPass(createAArch64StackTaggingPreRAPass());
7510b57cec5SDimitry Andric   return true;
7520b57cec5SDimitry Andric }
7530b57cec5SDimitry Andric 
7540b57cec5SDimitry Andric void AArch64PassConfig::addPreRegAlloc() {
7550b57cec5SDimitry Andric   // Change dead register definitions to refer to the zero register.
756*5f757f3fSDimitry Andric   if (TM->getOptLevel() != CodeGenOptLevel::None &&
757*5f757f3fSDimitry Andric       EnableDeadRegisterElimination)
7580b57cec5SDimitry Andric     addPass(createAArch64DeadRegisterDefinitions());
7590b57cec5SDimitry Andric 
7600b57cec5SDimitry Andric   // Use AdvSIMD scalar instructions whenever profitable.
761*5f757f3fSDimitry Andric   if (TM->getOptLevel() != CodeGenOptLevel::None && EnableAdvSIMDScalar) {
7620b57cec5SDimitry Andric     addPass(createAArch64AdvSIMDScalar());
7630b57cec5SDimitry Andric     // The AdvSIMD pass may produce copies that can be rewritten to
764480093f4SDimitry Andric     // be register coalescer friendly.
7650b57cec5SDimitry Andric     addPass(&PeepholeOptimizerID);
7660b57cec5SDimitry Andric   }
7670b57cec5SDimitry Andric }
7680b57cec5SDimitry Andric 
7690b57cec5SDimitry Andric void AArch64PassConfig::addPostRegAlloc() {
7700b57cec5SDimitry Andric   // Remove redundant copy instructions.
771*5f757f3fSDimitry Andric   if (TM->getOptLevel() != CodeGenOptLevel::None &&
772*5f757f3fSDimitry Andric       EnableRedundantCopyElimination)
7730b57cec5SDimitry Andric     addPass(createAArch64RedundantCopyEliminationPass());
7740b57cec5SDimitry Andric 
775*5f757f3fSDimitry Andric   if (TM->getOptLevel() != CodeGenOptLevel::None && usingDefaultRegAlloc())
7760b57cec5SDimitry Andric     // Improve performance for some FP/SIMD code for A57.
7770b57cec5SDimitry Andric     addPass(createAArch64A57FPLoadBalancing());
7780b57cec5SDimitry Andric }
7790b57cec5SDimitry Andric 
7800b57cec5SDimitry Andric void AArch64PassConfig::addPreSched2() {
781fe6060f1SDimitry Andric   // Lower homogeneous frame instructions
782fe6060f1SDimitry Andric   if (EnableHomogeneousPrologEpilog)
783fe6060f1SDimitry Andric     addPass(createAArch64LowerHomogeneousPrologEpilogPass());
7840b57cec5SDimitry Andric   // Expand some pseudo instructions to allow proper scheduling.
7850b57cec5SDimitry Andric   addPass(createAArch64ExpandPseudoPass());
7860b57cec5SDimitry Andric   // Use load/store pair instructions when possible.
787*5f757f3fSDimitry Andric   if (TM->getOptLevel() != CodeGenOptLevel::None) {
7880b57cec5SDimitry Andric     if (EnableLoadStoreOpt)
7890b57cec5SDimitry Andric       addPass(createAArch64LoadStoreOptimizationPass());
7900b57cec5SDimitry Andric   }
791bdd1243dSDimitry Andric   // Emit KCFI checks for indirect calls.
79206c3fb27SDimitry Andric   addPass(createKCFIPass());
7930b57cec5SDimitry Andric 
7940b57cec5SDimitry Andric   // The AArch64SpeculationHardeningPass destroys dominator tree and natural
7950b57cec5SDimitry Andric   // loop info, which is needed for the FalkorHWPFFixPass and also later on.
7960b57cec5SDimitry Andric   // Therefore, run the AArch64SpeculationHardeningPass before the
7970b57cec5SDimitry Andric   // FalkorHWPFFixPass to avoid recomputing dominator tree and natural loop
7980b57cec5SDimitry Andric   // info.
7990b57cec5SDimitry Andric   addPass(createAArch64SpeculationHardeningPass());
8000b57cec5SDimitry Andric 
8015ffd83dbSDimitry Andric   addPass(createAArch64IndirectThunks());
8025ffd83dbSDimitry Andric   addPass(createAArch64SLSHardeningPass());
8035ffd83dbSDimitry Andric 
804*5f757f3fSDimitry Andric   if (TM->getOptLevel() != CodeGenOptLevel::None) {
8050b57cec5SDimitry Andric     if (EnableFalkorHWPFFix)
8060b57cec5SDimitry Andric       addPass(createFalkorHWPFFixPass());
8070b57cec5SDimitry Andric   }
8080b57cec5SDimitry Andric }
8090b57cec5SDimitry Andric 
8100b57cec5SDimitry Andric void AArch64PassConfig::addPreEmitPass() {
8110b57cec5SDimitry Andric   // Machine Block Placement might have created new opportunities when run
8120b57cec5SDimitry Andric   // at O3, where the Tail Duplication Threshold is set to 4 instructions.
8130b57cec5SDimitry Andric   // Run the load/store optimizer once more.
814*5f757f3fSDimitry Andric   if (TM->getOptLevel() >= CodeGenOptLevel::Aggressive && EnableLoadStoreOpt)
8150b57cec5SDimitry Andric     addPass(createAArch64LoadStoreOptimizationPass());
8160b57cec5SDimitry Andric 
817*5f757f3fSDimitry Andric   if (TM->getOptLevel() >= CodeGenOptLevel::Aggressive &&
81881ad6265SDimitry Andric       EnableAArch64CopyPropagation)
81981ad6265SDimitry Andric     addPass(createMachineCopyPropagationPass(true));
82081ad6265SDimitry Andric 
8210b57cec5SDimitry Andric   addPass(createAArch64A53Fix835769());
822480093f4SDimitry Andric 
823fe6060f1SDimitry Andric   if (TM->getTargetTriple().isOSWindows()) {
824480093f4SDimitry Andric     // Identify valid longjmp targets for Windows Control Flow Guard.
825480093f4SDimitry Andric     addPass(createCFGuardLongjmpPass());
826fe6060f1SDimitry Andric     // Identify valid eh continuation targets for Windows EHCont Guard.
827fe6060f1SDimitry Andric     addPass(createEHContGuardCatchretPass());
828fe6060f1SDimitry Andric   }
8290b57cec5SDimitry Andric 
830*5f757f3fSDimitry Andric   if (TM->getOptLevel() != CodeGenOptLevel::None && EnableCollectLOH &&
8310b57cec5SDimitry Andric       TM->getTargetTriple().isOSBinFormatMachO())
8320b57cec5SDimitry Andric     addPass(createAArch64CollectLOHPass());
833fe6060f1SDimitry Andric }
8345ffd83dbSDimitry Andric 
83506c3fb27SDimitry Andric void AArch64PassConfig::addPostBBSections() {
836*5f757f3fSDimitry Andric   addPass(createAArch64PointerAuthPass());
837*5f757f3fSDimitry Andric   if (EnableBranchTargets)
838*5f757f3fSDimitry Andric     addPass(createAArch64BranchTargetsPass());
83906c3fb27SDimitry Andric   // Relax conditional branch instructions if they're otherwise out of
84006c3fb27SDimitry Andric   // range of their destination.
84106c3fb27SDimitry Andric   if (BranchRelaxation)
84206c3fb27SDimitry Andric     addPass(&BranchRelaxationPassID);
84306c3fb27SDimitry Andric 
844*5f757f3fSDimitry Andric   if (TM->getOptLevel() != CodeGenOptLevel::None && EnableCompressJumpTables)
84506c3fb27SDimitry Andric     addPass(createAArch64CompressJumpTablesPass());
84606c3fb27SDimitry Andric }
84706c3fb27SDimitry Andric 
848fe6060f1SDimitry Andric void AArch64PassConfig::addPreEmitPass2() {
849fe6060f1SDimitry Andric   // SVE bundles move prefixes with destructive operations. BLR_RVMARKER pseudo
850fe6060f1SDimitry Andric   // instructions are lowered to bundles as well.
8515ffd83dbSDimitry Andric   addPass(createUnpackMachineBundles(nullptr));
8525ffd83dbSDimitry Andric }
8535ffd83dbSDimitry Andric 
854bdd1243dSDimitry Andric MachineFunctionInfo *AArch64TargetMachine::createMachineFunctionInfo(
855bdd1243dSDimitry Andric     BumpPtrAllocator &Allocator, const Function &F,
856bdd1243dSDimitry Andric     const TargetSubtargetInfo *STI) const {
857bdd1243dSDimitry Andric   return AArch64FunctionInfo::create<AArch64FunctionInfo>(
858bdd1243dSDimitry Andric       Allocator, F, static_cast<const AArch64Subtarget *>(STI));
859bdd1243dSDimitry Andric }
860bdd1243dSDimitry Andric 
8615ffd83dbSDimitry Andric yaml::MachineFunctionInfo *
8625ffd83dbSDimitry Andric AArch64TargetMachine::createDefaultFuncInfoYAML() const {
8635ffd83dbSDimitry Andric   return new yaml::AArch64FunctionInfo();
8645ffd83dbSDimitry Andric }
8655ffd83dbSDimitry Andric 
8665ffd83dbSDimitry Andric yaml::MachineFunctionInfo *
8675ffd83dbSDimitry Andric AArch64TargetMachine::convertFuncInfoToYAML(const MachineFunction &MF) const {
8685ffd83dbSDimitry Andric   const auto *MFI = MF.getInfo<AArch64FunctionInfo>();
8695ffd83dbSDimitry Andric   return new yaml::AArch64FunctionInfo(*MFI);
8705ffd83dbSDimitry Andric }
8715ffd83dbSDimitry Andric 
8725ffd83dbSDimitry Andric bool AArch64TargetMachine::parseMachineFunctionInfo(
8735ffd83dbSDimitry Andric     const yaml::MachineFunctionInfo &MFI, PerFunctionMIParsingState &PFS,
8745ffd83dbSDimitry Andric     SMDiagnostic &Error, SMRange &SourceRange) const {
87581ad6265SDimitry Andric   const auto &YamlMFI = static_cast<const yaml::AArch64FunctionInfo &>(MFI);
8765ffd83dbSDimitry Andric   MachineFunction &MF = PFS.MF;
8775ffd83dbSDimitry Andric   MF.getInfo<AArch64FunctionInfo>()->initializeBaseYamlFields(YamlMFI);
8785ffd83dbSDimitry Andric   return false;
8790b57cec5SDimitry Andric }
880