xref: /freebsd/contrib/llvm-project/llvm/lib/Target/AArch64/AArch64Subtarget.cpp (revision fe6060f10f634930ff71b7c50291ddc610da2475)
10b57cec5SDimitry Andric //===-- AArch64Subtarget.cpp - AArch64 Subtarget Information ----*- C++ -*-===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric // This file implements the AArch64 specific subclass of TargetSubtarget.
100b57cec5SDimitry Andric //
110b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
120b57cec5SDimitry Andric 
130b57cec5SDimitry Andric #include "AArch64Subtarget.h"
140b57cec5SDimitry Andric 
150b57cec5SDimitry Andric #include "AArch64.h"
160b57cec5SDimitry Andric #include "AArch64InstrInfo.h"
170b57cec5SDimitry Andric #include "AArch64PBQPRegAlloc.h"
180b57cec5SDimitry Andric #include "AArch64TargetMachine.h"
195ffd83dbSDimitry Andric #include "GISel/AArch64CallLowering.h"
205ffd83dbSDimitry Andric #include "GISel/AArch64LegalizerInfo.h"
215ffd83dbSDimitry Andric #include "GISel/AArch64RegisterBankInfo.h"
220b57cec5SDimitry Andric #include "MCTargetDesc/AArch64AddressingModes.h"
230b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/InstructionSelect.h"
240b57cec5SDimitry Andric #include "llvm/CodeGen/MachineScheduler.h"
250b57cec5SDimitry Andric #include "llvm/IR/GlobalValue.h"
260b57cec5SDimitry Andric #include "llvm/Support/TargetParser.h"
270b57cec5SDimitry Andric 
280b57cec5SDimitry Andric using namespace llvm;
290b57cec5SDimitry Andric 
300b57cec5SDimitry Andric #define DEBUG_TYPE "aarch64-subtarget"
310b57cec5SDimitry Andric 
320b57cec5SDimitry Andric #define GET_SUBTARGETINFO_CTOR
330b57cec5SDimitry Andric #define GET_SUBTARGETINFO_TARGET_DESC
340b57cec5SDimitry Andric #include "AArch64GenSubtargetInfo.inc"
350b57cec5SDimitry Andric 
360b57cec5SDimitry Andric static cl::opt<bool>
370b57cec5SDimitry Andric EnableEarlyIfConvert("aarch64-early-ifcvt", cl::desc("Enable the early if "
380b57cec5SDimitry Andric                      "converter pass"), cl::init(true), cl::Hidden);
390b57cec5SDimitry Andric 
400b57cec5SDimitry Andric // If OS supports TBI, use this flag to enable it.
410b57cec5SDimitry Andric static cl::opt<bool>
420b57cec5SDimitry Andric UseAddressTopByteIgnored("aarch64-use-tbi", cl::desc("Assume that top byte of "
430b57cec5SDimitry Andric                          "an address is ignored"), cl::init(false), cl::Hidden);
440b57cec5SDimitry Andric 
450b57cec5SDimitry Andric static cl::opt<bool>
460b57cec5SDimitry Andric     UseNonLazyBind("aarch64-enable-nonlazybind",
470b57cec5SDimitry Andric                    cl::desc("Call nonlazybind functions via direct GOT load"),
480b57cec5SDimitry Andric                    cl::init(false), cl::Hidden);
490b57cec5SDimitry Andric 
50*fe6060f1SDimitry Andric static cl::opt<bool> UseAA("aarch64-use-aa", cl::init(true),
51*fe6060f1SDimitry Andric                            cl::desc("Enable the use of AA during codegen."));
525ffd83dbSDimitry Andric 
530b57cec5SDimitry Andric AArch64Subtarget &
540b57cec5SDimitry Andric AArch64Subtarget::initializeSubtargetDependencies(StringRef FS,
550b57cec5SDimitry Andric                                                   StringRef CPUString) {
560b57cec5SDimitry Andric   // Determine default and user-specified characteristics
570b57cec5SDimitry Andric 
580b57cec5SDimitry Andric   if (CPUString.empty())
590b57cec5SDimitry Andric     CPUString = "generic";
600b57cec5SDimitry Andric 
61e8d8bef9SDimitry Andric   ParseSubtargetFeatures(CPUString, /*TuneCPU*/ CPUString, FS);
620b57cec5SDimitry Andric   initializeProperties();
630b57cec5SDimitry Andric 
640b57cec5SDimitry Andric   return *this;
650b57cec5SDimitry Andric }
660b57cec5SDimitry Andric 
670b57cec5SDimitry Andric void AArch64Subtarget::initializeProperties() {
680b57cec5SDimitry Andric   // Initialize CPU specific properties. We should add a tablegen feature for
690b57cec5SDimitry Andric   // this in the future so we can specify it together with the subtarget
700b57cec5SDimitry Andric   // features.
710b57cec5SDimitry Andric   switch (ARMProcFamily) {
720b57cec5SDimitry Andric   case Others:
730b57cec5SDimitry Andric     break;
745ffd83dbSDimitry Andric   case Carmel:
755ffd83dbSDimitry Andric     CacheLineSize = 64;
765ffd83dbSDimitry Andric     break;
770b57cec5SDimitry Andric   case CortexA35:
780b57cec5SDimitry Andric     break;
790b57cec5SDimitry Andric   case CortexA53:
800b57cec5SDimitry Andric   case CortexA55:
81*fe6060f1SDimitry Andric     PrefFunctionLogAlignment = 4;
820b57cec5SDimitry Andric     break;
830b57cec5SDimitry Andric   case CortexA57:
840b57cec5SDimitry Andric     MaxInterleaveFactor = 4;
858bcb0991SDimitry Andric     PrefFunctionLogAlignment = 4;
868bcb0991SDimitry Andric     break;
878bcb0991SDimitry Andric   case CortexA65:
888bcb0991SDimitry Andric     PrefFunctionLogAlignment = 3;
890b57cec5SDimitry Andric     break;
900b57cec5SDimitry Andric   case CortexA72:
910b57cec5SDimitry Andric   case CortexA73:
920b57cec5SDimitry Andric   case CortexA75:
930b57cec5SDimitry Andric   case CortexA76:
945ffd83dbSDimitry Andric   case CortexA77:
955ffd83dbSDimitry Andric   case CortexA78:
96e8d8bef9SDimitry Andric   case CortexA78C:
97e8d8bef9SDimitry Andric   case CortexR82:
985ffd83dbSDimitry Andric   case CortexX1:
998bcb0991SDimitry Andric     PrefFunctionLogAlignment = 4;
1000b57cec5SDimitry Andric     break;
1015ffd83dbSDimitry Andric   case A64FX:
1025ffd83dbSDimitry Andric     CacheLineSize = 256;
103e8d8bef9SDimitry Andric     PrefFunctionLogAlignment = 3;
104e8d8bef9SDimitry Andric     PrefLoopLogAlignment = 2;
105e8d8bef9SDimitry Andric     MaxInterleaveFactor = 4;
106e8d8bef9SDimitry Andric     PrefetchDistance = 128;
107e8d8bef9SDimitry Andric     MinPrefetchStride = 1024;
108e8d8bef9SDimitry Andric     MaxPrefetchIterationsAhead = 4;
1095ffd83dbSDimitry Andric     break;
110480093f4SDimitry Andric   case AppleA7:
111480093f4SDimitry Andric   case AppleA10:
112480093f4SDimitry Andric   case AppleA11:
113480093f4SDimitry Andric   case AppleA12:
114480093f4SDimitry Andric   case AppleA13:
115e8d8bef9SDimitry Andric   case AppleA14:
1160b57cec5SDimitry Andric     CacheLineSize = 64;
1170b57cec5SDimitry Andric     PrefetchDistance = 280;
1180b57cec5SDimitry Andric     MinPrefetchStride = 2048;
1190b57cec5SDimitry Andric     MaxPrefetchIterationsAhead = 3;
1200b57cec5SDimitry Andric     break;
1210b57cec5SDimitry Andric   case ExynosM3:
1220b57cec5SDimitry Andric     MaxInterleaveFactor = 4;
1230b57cec5SDimitry Andric     MaxJumpTableSize = 20;
1248bcb0991SDimitry Andric     PrefFunctionLogAlignment = 5;
1258bcb0991SDimitry Andric     PrefLoopLogAlignment = 4;
1260b57cec5SDimitry Andric     break;
1270b57cec5SDimitry Andric   case Falkor:
1280b57cec5SDimitry Andric     MaxInterleaveFactor = 4;
1290b57cec5SDimitry Andric     // FIXME: remove this to enable 64-bit SLP if performance looks good.
1300b57cec5SDimitry Andric     MinVectorRegisterBitWidth = 128;
1310b57cec5SDimitry Andric     CacheLineSize = 128;
1320b57cec5SDimitry Andric     PrefetchDistance = 820;
1330b57cec5SDimitry Andric     MinPrefetchStride = 2048;
1340b57cec5SDimitry Andric     MaxPrefetchIterationsAhead = 8;
1350b57cec5SDimitry Andric     break;
1360b57cec5SDimitry Andric   case Kryo:
1370b57cec5SDimitry Andric     MaxInterleaveFactor = 4;
1380b57cec5SDimitry Andric     VectorInsertExtractBaseCost = 2;
1390b57cec5SDimitry Andric     CacheLineSize = 128;
1400b57cec5SDimitry Andric     PrefetchDistance = 740;
1410b57cec5SDimitry Andric     MinPrefetchStride = 1024;
1420b57cec5SDimitry Andric     MaxPrefetchIterationsAhead = 11;
1430b57cec5SDimitry Andric     // FIXME: remove this to enable 64-bit SLP if performance looks good.
1440b57cec5SDimitry Andric     MinVectorRegisterBitWidth = 128;
1450b57cec5SDimitry Andric     break;
1468bcb0991SDimitry Andric   case NeoverseE1:
1478bcb0991SDimitry Andric     PrefFunctionLogAlignment = 3;
1488bcb0991SDimitry Andric     break;
1498bcb0991SDimitry Andric   case NeoverseN1:
150e8d8bef9SDimitry Andric   case NeoverseN2:
151e8d8bef9SDimitry Andric   case NeoverseV1:
1528bcb0991SDimitry Andric     PrefFunctionLogAlignment = 4;
1538bcb0991SDimitry Andric     break;
1540b57cec5SDimitry Andric   case Saphira:
1550b57cec5SDimitry Andric     MaxInterleaveFactor = 4;
1560b57cec5SDimitry Andric     // FIXME: remove this to enable 64-bit SLP if performance looks good.
1570b57cec5SDimitry Andric     MinVectorRegisterBitWidth = 128;
1580b57cec5SDimitry Andric     break;
1590b57cec5SDimitry Andric   case ThunderX2T99:
1600b57cec5SDimitry Andric     CacheLineSize = 64;
1618bcb0991SDimitry Andric     PrefFunctionLogAlignment = 3;
1628bcb0991SDimitry Andric     PrefLoopLogAlignment = 2;
1630b57cec5SDimitry Andric     MaxInterleaveFactor = 4;
1640b57cec5SDimitry Andric     PrefetchDistance = 128;
1650b57cec5SDimitry Andric     MinPrefetchStride = 1024;
1660b57cec5SDimitry Andric     MaxPrefetchIterationsAhead = 4;
1670b57cec5SDimitry Andric     // FIXME: remove this to enable 64-bit SLP if performance looks good.
1680b57cec5SDimitry Andric     MinVectorRegisterBitWidth = 128;
1690b57cec5SDimitry Andric     break;
1700b57cec5SDimitry Andric   case ThunderX:
1710b57cec5SDimitry Andric   case ThunderXT88:
1720b57cec5SDimitry Andric   case ThunderXT81:
1730b57cec5SDimitry Andric   case ThunderXT83:
1740b57cec5SDimitry Andric     CacheLineSize = 128;
1758bcb0991SDimitry Andric     PrefFunctionLogAlignment = 3;
1768bcb0991SDimitry Andric     PrefLoopLogAlignment = 2;
1770b57cec5SDimitry Andric     // FIXME: remove this to enable 64-bit SLP if performance looks good.
1780b57cec5SDimitry Andric     MinVectorRegisterBitWidth = 128;
1790b57cec5SDimitry Andric     break;
1800b57cec5SDimitry Andric   case TSV110:
1810b57cec5SDimitry Andric     CacheLineSize = 64;
1828bcb0991SDimitry Andric     PrefFunctionLogAlignment = 4;
1838bcb0991SDimitry Andric     PrefLoopLogAlignment = 2;
1840b57cec5SDimitry Andric     break;
185e837bb5cSDimitry Andric   case ThunderX3T110:
186e837bb5cSDimitry Andric     CacheLineSize = 64;
187e837bb5cSDimitry Andric     PrefFunctionLogAlignment = 4;
188e837bb5cSDimitry Andric     PrefLoopLogAlignment = 2;
189e837bb5cSDimitry Andric     MaxInterleaveFactor = 4;
190e837bb5cSDimitry Andric     PrefetchDistance = 128;
191e837bb5cSDimitry Andric     MinPrefetchStride = 1024;
192e837bb5cSDimitry Andric     MaxPrefetchIterationsAhead = 4;
193e837bb5cSDimitry Andric     // FIXME: remove this to enable 64-bit SLP if performance looks good.
194e837bb5cSDimitry Andric     MinVectorRegisterBitWidth = 128;
195e837bb5cSDimitry Andric     break;
1960b57cec5SDimitry Andric   }
1970b57cec5SDimitry Andric }
1980b57cec5SDimitry Andric 
1990b57cec5SDimitry Andric AArch64Subtarget::AArch64Subtarget(const Triple &TT, const std::string &CPU,
2000b57cec5SDimitry Andric                                    const std::string &FS,
201*fe6060f1SDimitry Andric                                    const TargetMachine &TM, bool LittleEndian,
202*fe6060f1SDimitry Andric                                    unsigned MinSVEVectorSizeInBitsOverride,
203*fe6060f1SDimitry Andric                                    unsigned MaxSVEVectorSizeInBitsOverride)
204e8d8bef9SDimitry Andric     : AArch64GenSubtargetInfo(TT, CPU, /*TuneCPU*/ CPU, FS),
2050b57cec5SDimitry Andric       ReserveXRegister(AArch64::GPR64commonRegClass.getNumRegs()),
2060b57cec5SDimitry Andric       CustomCallSavedXRegs(AArch64::GPR64commonRegClass.getNumRegs()),
2070b57cec5SDimitry Andric       IsLittle(LittleEndian),
208*fe6060f1SDimitry Andric       MinSVEVectorSizeInBits(MinSVEVectorSizeInBitsOverride),
209*fe6060f1SDimitry Andric       MaxSVEVectorSizeInBits(MaxSVEVectorSizeInBitsOverride), TargetTriple(TT),
210*fe6060f1SDimitry Andric       FrameLowering(), InstrInfo(initializeSubtargetDependencies(FS, CPU)),
211*fe6060f1SDimitry Andric       TSInfo(), TLInfo(TM, *this) {
2120b57cec5SDimitry Andric   if (AArch64::isX18ReservedByDefault(TT))
2130b57cec5SDimitry Andric     ReserveXRegister.set(18);
2140b57cec5SDimitry Andric 
2150b57cec5SDimitry Andric   CallLoweringInfo.reset(new AArch64CallLowering(*getTargetLowering()));
2165ffd83dbSDimitry Andric   InlineAsmLoweringInfo.reset(new InlineAsmLowering(getTargetLowering()));
2170b57cec5SDimitry Andric   Legalizer.reset(new AArch64LegalizerInfo(*this));
2180b57cec5SDimitry Andric 
2190b57cec5SDimitry Andric   auto *RBI = new AArch64RegisterBankInfo(*getRegisterInfo());
2200b57cec5SDimitry Andric 
2210b57cec5SDimitry Andric   // FIXME: At this point, we can't rely on Subtarget having RBI.
2220b57cec5SDimitry Andric   // It's awkward to mix passing RBI and the Subtarget; should we pass
2230b57cec5SDimitry Andric   // TII/TRI as well?
2240b57cec5SDimitry Andric   InstSelector.reset(createAArch64InstructionSelector(
2250b57cec5SDimitry Andric       *static_cast<const AArch64TargetMachine *>(&TM), *this, *RBI));
2260b57cec5SDimitry Andric 
2270b57cec5SDimitry Andric   RegBankInfo.reset(RBI);
2280b57cec5SDimitry Andric }
2290b57cec5SDimitry Andric 
2300b57cec5SDimitry Andric const CallLowering *AArch64Subtarget::getCallLowering() const {
2310b57cec5SDimitry Andric   return CallLoweringInfo.get();
2320b57cec5SDimitry Andric }
2330b57cec5SDimitry Andric 
2345ffd83dbSDimitry Andric const InlineAsmLowering *AArch64Subtarget::getInlineAsmLowering() const {
2355ffd83dbSDimitry Andric   return InlineAsmLoweringInfo.get();
2365ffd83dbSDimitry Andric }
2375ffd83dbSDimitry Andric 
2388bcb0991SDimitry Andric InstructionSelector *AArch64Subtarget::getInstructionSelector() const {
2390b57cec5SDimitry Andric   return InstSelector.get();
2400b57cec5SDimitry Andric }
2410b57cec5SDimitry Andric 
2420b57cec5SDimitry Andric const LegalizerInfo *AArch64Subtarget::getLegalizerInfo() const {
2430b57cec5SDimitry Andric   return Legalizer.get();
2440b57cec5SDimitry Andric }
2450b57cec5SDimitry Andric 
2460b57cec5SDimitry Andric const RegisterBankInfo *AArch64Subtarget::getRegBankInfo() const {
2470b57cec5SDimitry Andric   return RegBankInfo.get();
2480b57cec5SDimitry Andric }
2490b57cec5SDimitry Andric 
2500b57cec5SDimitry Andric /// Find the target operand flags that describe how a global value should be
2510b57cec5SDimitry Andric /// referenced for the current subtarget.
2528bcb0991SDimitry Andric unsigned
2530b57cec5SDimitry Andric AArch64Subtarget::ClassifyGlobalReference(const GlobalValue *GV,
2540b57cec5SDimitry Andric                                           const TargetMachine &TM) const {
2550b57cec5SDimitry Andric   // MachO large model always goes via a GOT, simply to get a single 8-byte
2560b57cec5SDimitry Andric   // absolute relocation on all global addresses.
2570b57cec5SDimitry Andric   if (TM.getCodeModel() == CodeModel::Large && isTargetMachO())
2580b57cec5SDimitry Andric     return AArch64II::MO_GOT;
2590b57cec5SDimitry Andric 
2600b57cec5SDimitry Andric   if (!TM.shouldAssumeDSOLocal(*GV->getParent(), GV)) {
2610b57cec5SDimitry Andric     if (GV->hasDLLImportStorageClass())
2620b57cec5SDimitry Andric       return AArch64II::MO_GOT | AArch64II::MO_DLLIMPORT;
2630b57cec5SDimitry Andric     if (getTargetTriple().isOSWindows())
2640b57cec5SDimitry Andric       return AArch64II::MO_GOT | AArch64II::MO_COFFSTUB;
2650b57cec5SDimitry Andric     return AArch64II::MO_GOT;
2660b57cec5SDimitry Andric   }
2670b57cec5SDimitry Andric 
2680b57cec5SDimitry Andric   // The small code model's direct accesses use ADRP, which cannot
2690b57cec5SDimitry Andric   // necessarily produce the value 0 (if the code is above 4GB).
2700b57cec5SDimitry Andric   // Same for the tiny code model, where we have a pc relative LDR.
2710b57cec5SDimitry Andric   if ((useSmallAddressing() || TM.getCodeModel() == CodeModel::Tiny) &&
2720b57cec5SDimitry Andric       GV->hasExternalWeakLinkage())
2730b57cec5SDimitry Andric     return AArch64II::MO_GOT;
2740b57cec5SDimitry Andric 
2758bcb0991SDimitry Andric   // References to tagged globals are marked with MO_NC | MO_TAGGED to indicate
2768bcb0991SDimitry Andric   // that their nominal addresses are tagged and outside of the code model. In
2778bcb0991SDimitry Andric   // AArch64ExpandPseudo::expandMI we emit an additional instruction to set the
2788bcb0991SDimitry Andric   // tag if necessary based on MO_TAGGED.
2798bcb0991SDimitry Andric   if (AllowTaggedGlobals && !isa<FunctionType>(GV->getValueType()))
2808bcb0991SDimitry Andric     return AArch64II::MO_NC | AArch64II::MO_TAGGED;
2818bcb0991SDimitry Andric 
2820b57cec5SDimitry Andric   return AArch64II::MO_NO_FLAG;
2830b57cec5SDimitry Andric }
2840b57cec5SDimitry Andric 
2858bcb0991SDimitry Andric unsigned AArch64Subtarget::classifyGlobalFunctionReference(
2860b57cec5SDimitry Andric     const GlobalValue *GV, const TargetMachine &TM) const {
2870b57cec5SDimitry Andric   // MachO large model always goes via a GOT, because we don't have the
2880b57cec5SDimitry Andric   // relocations available to do anything else..
2890b57cec5SDimitry Andric   if (TM.getCodeModel() == CodeModel::Large && isTargetMachO() &&
2900b57cec5SDimitry Andric       !GV->hasInternalLinkage())
2910b57cec5SDimitry Andric     return AArch64II::MO_GOT;
2920b57cec5SDimitry Andric 
2930b57cec5SDimitry Andric   // NonLazyBind goes via GOT unless we know it's available locally.
2940b57cec5SDimitry Andric   auto *F = dyn_cast<Function>(GV);
2950b57cec5SDimitry Andric   if (UseNonLazyBind && F && F->hasFnAttribute(Attribute::NonLazyBind) &&
2960b57cec5SDimitry Andric       !TM.shouldAssumeDSOLocal(*GV->getParent(), GV))
2970b57cec5SDimitry Andric     return AArch64II::MO_GOT;
2980b57cec5SDimitry Andric 
299480093f4SDimitry Andric   // Use ClassifyGlobalReference for setting MO_DLLIMPORT/MO_COFFSTUB.
300480093f4SDimitry Andric   if (getTargetTriple().isOSWindows())
301480093f4SDimitry Andric     return ClassifyGlobalReference(GV, TM);
302480093f4SDimitry Andric 
3030b57cec5SDimitry Andric   return AArch64II::MO_NO_FLAG;
3040b57cec5SDimitry Andric }
3050b57cec5SDimitry Andric 
3060b57cec5SDimitry Andric void AArch64Subtarget::overrideSchedPolicy(MachineSchedPolicy &Policy,
3070b57cec5SDimitry Andric                                            unsigned NumRegionInstrs) const {
3080b57cec5SDimitry Andric   // LNT run (at least on Cyclone) showed reasonably significant gains for
3090b57cec5SDimitry Andric   // bi-directional scheduling. 253.perlbmk.
3100b57cec5SDimitry Andric   Policy.OnlyTopDown = false;
3110b57cec5SDimitry Andric   Policy.OnlyBottomUp = false;
3120b57cec5SDimitry Andric   // Enabling or Disabling the latency heuristic is a close call: It seems to
3130b57cec5SDimitry Andric   // help nearly no benchmark on out-of-order architectures, on the other hand
3140b57cec5SDimitry Andric   // it regresses register pressure on a few benchmarking.
3150b57cec5SDimitry Andric   Policy.DisableLatencyHeuristic = DisableLatencySchedHeuristic;
3160b57cec5SDimitry Andric }
3170b57cec5SDimitry Andric 
3180b57cec5SDimitry Andric bool AArch64Subtarget::enableEarlyIfConversion() const {
3190b57cec5SDimitry Andric   return EnableEarlyIfConvert;
3200b57cec5SDimitry Andric }
3210b57cec5SDimitry Andric 
3220b57cec5SDimitry Andric bool AArch64Subtarget::supportsAddressTopByteIgnored() const {
3230b57cec5SDimitry Andric   if (!UseAddressTopByteIgnored)
3240b57cec5SDimitry Andric     return false;
3250b57cec5SDimitry Andric 
3260b57cec5SDimitry Andric   if (TargetTriple.isiOS()) {
3270b57cec5SDimitry Andric     unsigned Major, Minor, Micro;
3280b57cec5SDimitry Andric     TargetTriple.getiOSVersion(Major, Minor, Micro);
3290b57cec5SDimitry Andric     return Major >= 8;
3300b57cec5SDimitry Andric   }
3310b57cec5SDimitry Andric 
3320b57cec5SDimitry Andric   return false;
3330b57cec5SDimitry Andric }
3340b57cec5SDimitry Andric 
3350b57cec5SDimitry Andric std::unique_ptr<PBQPRAConstraint>
3360b57cec5SDimitry Andric AArch64Subtarget::getCustomPBQPConstraints() const {
3378bcb0991SDimitry Andric   return balanceFPOps() ? std::make_unique<A57ChainingConstraint>() : nullptr;
3380b57cec5SDimitry Andric }
3390b57cec5SDimitry Andric 
3400b57cec5SDimitry Andric void AArch64Subtarget::mirFileLoaded(MachineFunction &MF) const {
3410b57cec5SDimitry Andric   // We usually compute max call frame size after ISel. Do the computation now
3420b57cec5SDimitry Andric   // if the .mir file didn't specify it. Note that this will probably give you
3430b57cec5SDimitry Andric   // bogus values after PEI has eliminated the callframe setup/destroy pseudo
3440b57cec5SDimitry Andric   // instructions, specify explicitly if you need it to be correct.
3450b57cec5SDimitry Andric   MachineFrameInfo &MFI = MF.getFrameInfo();
3460b57cec5SDimitry Andric   if (!MFI.isMaxCallFrameSizeComputed())
3470b57cec5SDimitry Andric     MFI.computeMaxCallFrameSize(MF);
3480b57cec5SDimitry Andric }
3495ffd83dbSDimitry Andric 
350e8d8bef9SDimitry Andric bool AArch64Subtarget::useSVEForFixedLengthVectors() const {
351e8d8bef9SDimitry Andric   // Prefer NEON unless larger SVE registers are available.
352e8d8bef9SDimitry Andric   return hasSVE() && getMinSVEVectorSizeInBits() >= 256;
353e8d8bef9SDimitry Andric }
354*fe6060f1SDimitry Andric 
355*fe6060f1SDimitry Andric bool AArch64Subtarget::useAA() const { return UseAA; }
356