10b57cec5SDimitry Andric //===-- AArch64Subtarget.cpp - AArch64 Subtarget Information ----*- C++ -*-===// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric // 90b57cec5SDimitry Andric // This file implements the AArch64 specific subclass of TargetSubtarget. 100b57cec5SDimitry Andric // 110b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 120b57cec5SDimitry Andric 130b57cec5SDimitry Andric #include "AArch64Subtarget.h" 140b57cec5SDimitry Andric 150b57cec5SDimitry Andric #include "AArch64.h" 160b57cec5SDimitry Andric #include "AArch64InstrInfo.h" 170b57cec5SDimitry Andric #include "AArch64PBQPRegAlloc.h" 180b57cec5SDimitry Andric #include "AArch64TargetMachine.h" 195ffd83dbSDimitry Andric #include "GISel/AArch64CallLowering.h" 205ffd83dbSDimitry Andric #include "GISel/AArch64LegalizerInfo.h" 215ffd83dbSDimitry Andric #include "GISel/AArch64RegisterBankInfo.h" 220b57cec5SDimitry Andric #include "MCTargetDesc/AArch64AddressingModes.h" 230b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/InstructionSelect.h" 240b57cec5SDimitry Andric #include "llvm/CodeGen/MachineScheduler.h" 250b57cec5SDimitry Andric #include "llvm/IR/GlobalValue.h" 26*04eeddc0SDimitry Andric #include "llvm/Support/AArch64TargetParser.h" 270b57cec5SDimitry Andric #include "llvm/Support/TargetParser.h" 280b57cec5SDimitry Andric 290b57cec5SDimitry Andric using namespace llvm; 300b57cec5SDimitry Andric 310b57cec5SDimitry Andric #define DEBUG_TYPE "aarch64-subtarget" 320b57cec5SDimitry Andric 330b57cec5SDimitry Andric #define GET_SUBTARGETINFO_CTOR 340b57cec5SDimitry Andric #define GET_SUBTARGETINFO_TARGET_DESC 350b57cec5SDimitry Andric #include "AArch64GenSubtargetInfo.inc" 360b57cec5SDimitry Andric 370b57cec5SDimitry Andric static cl::opt<bool> 380b57cec5SDimitry Andric EnableEarlyIfConvert("aarch64-early-ifcvt", cl::desc("Enable the early if " 390b57cec5SDimitry Andric "converter pass"), cl::init(true), cl::Hidden); 400b57cec5SDimitry Andric 410b57cec5SDimitry Andric // If OS supports TBI, use this flag to enable it. 420b57cec5SDimitry Andric static cl::opt<bool> 430b57cec5SDimitry Andric UseAddressTopByteIgnored("aarch64-use-tbi", cl::desc("Assume that top byte of " 440b57cec5SDimitry Andric "an address is ignored"), cl::init(false), cl::Hidden); 450b57cec5SDimitry Andric 460b57cec5SDimitry Andric static cl::opt<bool> 470b57cec5SDimitry Andric UseNonLazyBind("aarch64-enable-nonlazybind", 480b57cec5SDimitry Andric cl::desc("Call nonlazybind functions via direct GOT load"), 490b57cec5SDimitry Andric cl::init(false), cl::Hidden); 500b57cec5SDimitry Andric 51fe6060f1SDimitry Andric static cl::opt<bool> UseAA("aarch64-use-aa", cl::init(true), 52fe6060f1SDimitry Andric cl::desc("Enable the use of AA during codegen.")); 535ffd83dbSDimitry Andric 54349cc55cSDimitry Andric AArch64Subtarget &AArch64Subtarget::initializeSubtargetDependencies( 55349cc55cSDimitry Andric StringRef FS, StringRef CPUString, StringRef TuneCPUString) { 560b57cec5SDimitry Andric // Determine default and user-specified characteristics 570b57cec5SDimitry Andric 580b57cec5SDimitry Andric if (CPUString.empty()) 590b57cec5SDimitry Andric CPUString = "generic"; 600b57cec5SDimitry Andric 61349cc55cSDimitry Andric if (TuneCPUString.empty()) 62349cc55cSDimitry Andric TuneCPUString = CPUString; 63349cc55cSDimitry Andric 64349cc55cSDimitry Andric ParseSubtargetFeatures(CPUString, TuneCPUString, FS); 650b57cec5SDimitry Andric initializeProperties(); 660b57cec5SDimitry Andric 670b57cec5SDimitry Andric return *this; 680b57cec5SDimitry Andric } 690b57cec5SDimitry Andric 700b57cec5SDimitry Andric void AArch64Subtarget::initializeProperties() { 710b57cec5SDimitry Andric // Initialize CPU specific properties. We should add a tablegen feature for 720b57cec5SDimitry Andric // this in the future so we can specify it together with the subtarget 730b57cec5SDimitry Andric // features. 740b57cec5SDimitry Andric switch (ARMProcFamily) { 750b57cec5SDimitry Andric case Others: 760b57cec5SDimitry Andric break; 775ffd83dbSDimitry Andric case Carmel: 785ffd83dbSDimitry Andric CacheLineSize = 64; 795ffd83dbSDimitry Andric break; 800b57cec5SDimitry Andric case CortexA35: 810b57cec5SDimitry Andric break; 820b57cec5SDimitry Andric case CortexA53: 830b57cec5SDimitry Andric case CortexA55: 84fe6060f1SDimitry Andric PrefFunctionLogAlignment = 4; 850b57cec5SDimitry Andric break; 860b57cec5SDimitry Andric case CortexA57: 870b57cec5SDimitry Andric MaxInterleaveFactor = 4; 888bcb0991SDimitry Andric PrefFunctionLogAlignment = 4; 898bcb0991SDimitry Andric break; 908bcb0991SDimitry Andric case CortexA65: 918bcb0991SDimitry Andric PrefFunctionLogAlignment = 3; 920b57cec5SDimitry Andric break; 930b57cec5SDimitry Andric case CortexA72: 940b57cec5SDimitry Andric case CortexA73: 950b57cec5SDimitry Andric case CortexA75: 960b57cec5SDimitry Andric case CortexA76: 975ffd83dbSDimitry Andric case CortexA77: 985ffd83dbSDimitry Andric case CortexA78: 99e8d8bef9SDimitry Andric case CortexA78C: 100e8d8bef9SDimitry Andric case CortexR82: 1015ffd83dbSDimitry Andric case CortexX1: 1028bcb0991SDimitry Andric PrefFunctionLogAlignment = 4; 1030b57cec5SDimitry Andric break; 104349cc55cSDimitry Andric case CortexA510: 105349cc55cSDimitry Andric case CortexA710: 106349cc55cSDimitry Andric case CortexX2: 107349cc55cSDimitry Andric PrefFunctionLogAlignment = 4; 108349cc55cSDimitry Andric VScaleForTuning = 1; 109349cc55cSDimitry Andric break; 1105ffd83dbSDimitry Andric case A64FX: 1115ffd83dbSDimitry Andric CacheLineSize = 256; 112e8d8bef9SDimitry Andric PrefFunctionLogAlignment = 3; 113e8d8bef9SDimitry Andric PrefLoopLogAlignment = 2; 114e8d8bef9SDimitry Andric MaxInterleaveFactor = 4; 115e8d8bef9SDimitry Andric PrefetchDistance = 128; 116e8d8bef9SDimitry Andric MinPrefetchStride = 1024; 117e8d8bef9SDimitry Andric MaxPrefetchIterationsAhead = 4; 118349cc55cSDimitry Andric VScaleForTuning = 4; 1195ffd83dbSDimitry Andric break; 120480093f4SDimitry Andric case AppleA7: 121480093f4SDimitry Andric case AppleA10: 122480093f4SDimitry Andric case AppleA11: 123480093f4SDimitry Andric case AppleA12: 124480093f4SDimitry Andric case AppleA13: 125e8d8bef9SDimitry Andric case AppleA14: 1260b57cec5SDimitry Andric CacheLineSize = 64; 1270b57cec5SDimitry Andric PrefetchDistance = 280; 1280b57cec5SDimitry Andric MinPrefetchStride = 2048; 1290b57cec5SDimitry Andric MaxPrefetchIterationsAhead = 3; 1300b57cec5SDimitry Andric break; 1310b57cec5SDimitry Andric case ExynosM3: 1320b57cec5SDimitry Andric MaxInterleaveFactor = 4; 1330b57cec5SDimitry Andric MaxJumpTableSize = 20; 1348bcb0991SDimitry Andric PrefFunctionLogAlignment = 5; 1358bcb0991SDimitry Andric PrefLoopLogAlignment = 4; 1360b57cec5SDimitry Andric break; 1370b57cec5SDimitry Andric case Falkor: 1380b57cec5SDimitry Andric MaxInterleaveFactor = 4; 1390b57cec5SDimitry Andric // FIXME: remove this to enable 64-bit SLP if performance looks good. 1400b57cec5SDimitry Andric MinVectorRegisterBitWidth = 128; 1410b57cec5SDimitry Andric CacheLineSize = 128; 1420b57cec5SDimitry Andric PrefetchDistance = 820; 1430b57cec5SDimitry Andric MinPrefetchStride = 2048; 1440b57cec5SDimitry Andric MaxPrefetchIterationsAhead = 8; 1450b57cec5SDimitry Andric break; 1460b57cec5SDimitry Andric case Kryo: 1470b57cec5SDimitry Andric MaxInterleaveFactor = 4; 1480b57cec5SDimitry Andric VectorInsertExtractBaseCost = 2; 1490b57cec5SDimitry Andric CacheLineSize = 128; 1500b57cec5SDimitry Andric PrefetchDistance = 740; 1510b57cec5SDimitry Andric MinPrefetchStride = 1024; 1520b57cec5SDimitry Andric MaxPrefetchIterationsAhead = 11; 1530b57cec5SDimitry Andric // FIXME: remove this to enable 64-bit SLP if performance looks good. 1540b57cec5SDimitry Andric MinVectorRegisterBitWidth = 128; 1550b57cec5SDimitry Andric break; 1568bcb0991SDimitry Andric case NeoverseE1: 1578bcb0991SDimitry Andric PrefFunctionLogAlignment = 3; 1588bcb0991SDimitry Andric break; 1598bcb0991SDimitry Andric case NeoverseN1: 160349cc55cSDimitry Andric PrefFunctionLogAlignment = 4; 161*04eeddc0SDimitry Andric PrefLoopLogAlignment = 5; 162*04eeddc0SDimitry Andric MaxBytesForLoopAlignment = 16; 163349cc55cSDimitry Andric break; 164e8d8bef9SDimitry Andric case NeoverseN2: 165349cc55cSDimitry Andric PrefFunctionLogAlignment = 4; 166*04eeddc0SDimitry Andric PrefLoopLogAlignment = 5; 167*04eeddc0SDimitry Andric MaxBytesForLoopAlignment = 16; 168349cc55cSDimitry Andric VScaleForTuning = 1; 169349cc55cSDimitry Andric break; 170e8d8bef9SDimitry Andric case NeoverseV1: 1718bcb0991SDimitry Andric PrefFunctionLogAlignment = 4; 172*04eeddc0SDimitry Andric PrefLoopLogAlignment = 5; 173*04eeddc0SDimitry Andric MaxBytesForLoopAlignment = 16; 174349cc55cSDimitry Andric VScaleForTuning = 2; 175349cc55cSDimitry Andric break; 176349cc55cSDimitry Andric case Neoverse512TVB: 177349cc55cSDimitry Andric PrefFunctionLogAlignment = 4; 178349cc55cSDimitry Andric VScaleForTuning = 1; 179349cc55cSDimitry Andric MaxInterleaveFactor = 4; 1808bcb0991SDimitry Andric break; 1810b57cec5SDimitry Andric case Saphira: 1820b57cec5SDimitry Andric MaxInterleaveFactor = 4; 1830b57cec5SDimitry Andric // FIXME: remove this to enable 64-bit SLP if performance looks good. 1840b57cec5SDimitry Andric MinVectorRegisterBitWidth = 128; 1850b57cec5SDimitry Andric break; 1860b57cec5SDimitry Andric case ThunderX2T99: 1870b57cec5SDimitry Andric CacheLineSize = 64; 1888bcb0991SDimitry Andric PrefFunctionLogAlignment = 3; 1898bcb0991SDimitry Andric PrefLoopLogAlignment = 2; 1900b57cec5SDimitry Andric MaxInterleaveFactor = 4; 1910b57cec5SDimitry Andric PrefetchDistance = 128; 1920b57cec5SDimitry Andric MinPrefetchStride = 1024; 1930b57cec5SDimitry Andric MaxPrefetchIterationsAhead = 4; 1940b57cec5SDimitry Andric // FIXME: remove this to enable 64-bit SLP if performance looks good. 1950b57cec5SDimitry Andric MinVectorRegisterBitWidth = 128; 1960b57cec5SDimitry Andric break; 1970b57cec5SDimitry Andric case ThunderX: 1980b57cec5SDimitry Andric case ThunderXT88: 1990b57cec5SDimitry Andric case ThunderXT81: 2000b57cec5SDimitry Andric case ThunderXT83: 2010b57cec5SDimitry Andric CacheLineSize = 128; 2028bcb0991SDimitry Andric PrefFunctionLogAlignment = 3; 2038bcb0991SDimitry Andric PrefLoopLogAlignment = 2; 2040b57cec5SDimitry Andric // FIXME: remove this to enable 64-bit SLP if performance looks good. 2050b57cec5SDimitry Andric MinVectorRegisterBitWidth = 128; 2060b57cec5SDimitry Andric break; 2070b57cec5SDimitry Andric case TSV110: 2080b57cec5SDimitry Andric CacheLineSize = 64; 2098bcb0991SDimitry Andric PrefFunctionLogAlignment = 4; 2108bcb0991SDimitry Andric PrefLoopLogAlignment = 2; 2110b57cec5SDimitry Andric break; 212e837bb5cSDimitry Andric case ThunderX3T110: 213e837bb5cSDimitry Andric CacheLineSize = 64; 214e837bb5cSDimitry Andric PrefFunctionLogAlignment = 4; 215e837bb5cSDimitry Andric PrefLoopLogAlignment = 2; 216e837bb5cSDimitry Andric MaxInterleaveFactor = 4; 217e837bb5cSDimitry Andric PrefetchDistance = 128; 218e837bb5cSDimitry Andric MinPrefetchStride = 1024; 219e837bb5cSDimitry Andric MaxPrefetchIterationsAhead = 4; 220e837bb5cSDimitry Andric // FIXME: remove this to enable 64-bit SLP if performance looks good. 221e837bb5cSDimitry Andric MinVectorRegisterBitWidth = 128; 222e837bb5cSDimitry Andric break; 2230b57cec5SDimitry Andric } 2240b57cec5SDimitry Andric } 2250b57cec5SDimitry Andric 2260b57cec5SDimitry Andric AArch64Subtarget::AArch64Subtarget(const Triple &TT, const std::string &CPU, 227349cc55cSDimitry Andric const std::string &TuneCPU, 2280b57cec5SDimitry Andric const std::string &FS, 229fe6060f1SDimitry Andric const TargetMachine &TM, bool LittleEndian, 230fe6060f1SDimitry Andric unsigned MinSVEVectorSizeInBitsOverride, 231fe6060f1SDimitry Andric unsigned MaxSVEVectorSizeInBitsOverride) 232349cc55cSDimitry Andric : AArch64GenSubtargetInfo(TT, CPU, TuneCPU, FS), 2330b57cec5SDimitry Andric ReserveXRegister(AArch64::GPR64commonRegClass.getNumRegs()), 2340b57cec5SDimitry Andric CustomCallSavedXRegs(AArch64::GPR64commonRegClass.getNumRegs()), 2350b57cec5SDimitry Andric IsLittle(LittleEndian), 236fe6060f1SDimitry Andric MinSVEVectorSizeInBits(MinSVEVectorSizeInBitsOverride), 237fe6060f1SDimitry Andric MaxSVEVectorSizeInBits(MaxSVEVectorSizeInBitsOverride), TargetTriple(TT), 238*04eeddc0SDimitry Andric InstrInfo(initializeSubtargetDependencies(FS, CPU, TuneCPU)), 239349cc55cSDimitry Andric TLInfo(TM, *this) { 2400b57cec5SDimitry Andric if (AArch64::isX18ReservedByDefault(TT)) 2410b57cec5SDimitry Andric ReserveXRegister.set(18); 2420b57cec5SDimitry Andric 2430b57cec5SDimitry Andric CallLoweringInfo.reset(new AArch64CallLowering(*getTargetLowering())); 2445ffd83dbSDimitry Andric InlineAsmLoweringInfo.reset(new InlineAsmLowering(getTargetLowering())); 2450b57cec5SDimitry Andric Legalizer.reset(new AArch64LegalizerInfo(*this)); 2460b57cec5SDimitry Andric 2470b57cec5SDimitry Andric auto *RBI = new AArch64RegisterBankInfo(*getRegisterInfo()); 2480b57cec5SDimitry Andric 2490b57cec5SDimitry Andric // FIXME: At this point, we can't rely on Subtarget having RBI. 2500b57cec5SDimitry Andric // It's awkward to mix passing RBI and the Subtarget; should we pass 2510b57cec5SDimitry Andric // TII/TRI as well? 2520b57cec5SDimitry Andric InstSelector.reset(createAArch64InstructionSelector( 2530b57cec5SDimitry Andric *static_cast<const AArch64TargetMachine *>(&TM), *this, *RBI)); 2540b57cec5SDimitry Andric 2550b57cec5SDimitry Andric RegBankInfo.reset(RBI); 2560b57cec5SDimitry Andric } 2570b57cec5SDimitry Andric 2580b57cec5SDimitry Andric const CallLowering *AArch64Subtarget::getCallLowering() const { 2590b57cec5SDimitry Andric return CallLoweringInfo.get(); 2600b57cec5SDimitry Andric } 2610b57cec5SDimitry Andric 2625ffd83dbSDimitry Andric const InlineAsmLowering *AArch64Subtarget::getInlineAsmLowering() const { 2635ffd83dbSDimitry Andric return InlineAsmLoweringInfo.get(); 2645ffd83dbSDimitry Andric } 2655ffd83dbSDimitry Andric 2668bcb0991SDimitry Andric InstructionSelector *AArch64Subtarget::getInstructionSelector() const { 2670b57cec5SDimitry Andric return InstSelector.get(); 2680b57cec5SDimitry Andric } 2690b57cec5SDimitry Andric 2700b57cec5SDimitry Andric const LegalizerInfo *AArch64Subtarget::getLegalizerInfo() const { 2710b57cec5SDimitry Andric return Legalizer.get(); 2720b57cec5SDimitry Andric } 2730b57cec5SDimitry Andric 2740b57cec5SDimitry Andric const RegisterBankInfo *AArch64Subtarget::getRegBankInfo() const { 2750b57cec5SDimitry Andric return RegBankInfo.get(); 2760b57cec5SDimitry Andric } 2770b57cec5SDimitry Andric 2780b57cec5SDimitry Andric /// Find the target operand flags that describe how a global value should be 2790b57cec5SDimitry Andric /// referenced for the current subtarget. 2808bcb0991SDimitry Andric unsigned 2810b57cec5SDimitry Andric AArch64Subtarget::ClassifyGlobalReference(const GlobalValue *GV, 2820b57cec5SDimitry Andric const TargetMachine &TM) const { 2830b57cec5SDimitry Andric // MachO large model always goes via a GOT, simply to get a single 8-byte 2840b57cec5SDimitry Andric // absolute relocation on all global addresses. 2850b57cec5SDimitry Andric if (TM.getCodeModel() == CodeModel::Large && isTargetMachO()) 2860b57cec5SDimitry Andric return AArch64II::MO_GOT; 2870b57cec5SDimitry Andric 2880b57cec5SDimitry Andric if (!TM.shouldAssumeDSOLocal(*GV->getParent(), GV)) { 2890b57cec5SDimitry Andric if (GV->hasDLLImportStorageClass()) 2900b57cec5SDimitry Andric return AArch64II::MO_GOT | AArch64II::MO_DLLIMPORT; 2910b57cec5SDimitry Andric if (getTargetTriple().isOSWindows()) 2920b57cec5SDimitry Andric return AArch64II::MO_GOT | AArch64II::MO_COFFSTUB; 2930b57cec5SDimitry Andric return AArch64II::MO_GOT; 2940b57cec5SDimitry Andric } 2950b57cec5SDimitry Andric 2960b57cec5SDimitry Andric // The small code model's direct accesses use ADRP, which cannot 2970b57cec5SDimitry Andric // necessarily produce the value 0 (if the code is above 4GB). 2980b57cec5SDimitry Andric // Same for the tiny code model, where we have a pc relative LDR. 2990b57cec5SDimitry Andric if ((useSmallAddressing() || TM.getCodeModel() == CodeModel::Tiny) && 3000b57cec5SDimitry Andric GV->hasExternalWeakLinkage()) 3010b57cec5SDimitry Andric return AArch64II::MO_GOT; 3020b57cec5SDimitry Andric 3038bcb0991SDimitry Andric // References to tagged globals are marked with MO_NC | MO_TAGGED to indicate 3048bcb0991SDimitry Andric // that their nominal addresses are tagged and outside of the code model. In 3058bcb0991SDimitry Andric // AArch64ExpandPseudo::expandMI we emit an additional instruction to set the 3068bcb0991SDimitry Andric // tag if necessary based on MO_TAGGED. 3078bcb0991SDimitry Andric if (AllowTaggedGlobals && !isa<FunctionType>(GV->getValueType())) 3088bcb0991SDimitry Andric return AArch64II::MO_NC | AArch64II::MO_TAGGED; 3098bcb0991SDimitry Andric 3100b57cec5SDimitry Andric return AArch64II::MO_NO_FLAG; 3110b57cec5SDimitry Andric } 3120b57cec5SDimitry Andric 3138bcb0991SDimitry Andric unsigned AArch64Subtarget::classifyGlobalFunctionReference( 3140b57cec5SDimitry Andric const GlobalValue *GV, const TargetMachine &TM) const { 3150b57cec5SDimitry Andric // MachO large model always goes via a GOT, because we don't have the 3160b57cec5SDimitry Andric // relocations available to do anything else.. 3170b57cec5SDimitry Andric if (TM.getCodeModel() == CodeModel::Large && isTargetMachO() && 3180b57cec5SDimitry Andric !GV->hasInternalLinkage()) 3190b57cec5SDimitry Andric return AArch64II::MO_GOT; 3200b57cec5SDimitry Andric 3210b57cec5SDimitry Andric // NonLazyBind goes via GOT unless we know it's available locally. 3220b57cec5SDimitry Andric auto *F = dyn_cast<Function>(GV); 3230b57cec5SDimitry Andric if (UseNonLazyBind && F && F->hasFnAttribute(Attribute::NonLazyBind) && 3240b57cec5SDimitry Andric !TM.shouldAssumeDSOLocal(*GV->getParent(), GV)) 3250b57cec5SDimitry Andric return AArch64II::MO_GOT; 3260b57cec5SDimitry Andric 327480093f4SDimitry Andric // Use ClassifyGlobalReference for setting MO_DLLIMPORT/MO_COFFSTUB. 328480093f4SDimitry Andric if (getTargetTriple().isOSWindows()) 329480093f4SDimitry Andric return ClassifyGlobalReference(GV, TM); 330480093f4SDimitry Andric 3310b57cec5SDimitry Andric return AArch64II::MO_NO_FLAG; 3320b57cec5SDimitry Andric } 3330b57cec5SDimitry Andric 3340b57cec5SDimitry Andric void AArch64Subtarget::overrideSchedPolicy(MachineSchedPolicy &Policy, 3350b57cec5SDimitry Andric unsigned NumRegionInstrs) const { 3360b57cec5SDimitry Andric // LNT run (at least on Cyclone) showed reasonably significant gains for 3370b57cec5SDimitry Andric // bi-directional scheduling. 253.perlbmk. 3380b57cec5SDimitry Andric Policy.OnlyTopDown = false; 3390b57cec5SDimitry Andric Policy.OnlyBottomUp = false; 3400b57cec5SDimitry Andric // Enabling or Disabling the latency heuristic is a close call: It seems to 3410b57cec5SDimitry Andric // help nearly no benchmark on out-of-order architectures, on the other hand 3420b57cec5SDimitry Andric // it regresses register pressure on a few benchmarking. 3430b57cec5SDimitry Andric Policy.DisableLatencyHeuristic = DisableLatencySchedHeuristic; 3440b57cec5SDimitry Andric } 3450b57cec5SDimitry Andric 3460b57cec5SDimitry Andric bool AArch64Subtarget::enableEarlyIfConversion() const { 3470b57cec5SDimitry Andric return EnableEarlyIfConvert; 3480b57cec5SDimitry Andric } 3490b57cec5SDimitry Andric 3500b57cec5SDimitry Andric bool AArch64Subtarget::supportsAddressTopByteIgnored() const { 3510b57cec5SDimitry Andric if (!UseAddressTopByteIgnored) 3520b57cec5SDimitry Andric return false; 3530b57cec5SDimitry Andric 3540b57cec5SDimitry Andric if (TargetTriple.isiOS()) { 3550eae32dcSDimitry Andric return TargetTriple.getiOSVersion() >= VersionTuple(8); 3560b57cec5SDimitry Andric } 3570b57cec5SDimitry Andric 3580b57cec5SDimitry Andric return false; 3590b57cec5SDimitry Andric } 3600b57cec5SDimitry Andric 3610b57cec5SDimitry Andric std::unique_ptr<PBQPRAConstraint> 3620b57cec5SDimitry Andric AArch64Subtarget::getCustomPBQPConstraints() const { 3638bcb0991SDimitry Andric return balanceFPOps() ? std::make_unique<A57ChainingConstraint>() : nullptr; 3640b57cec5SDimitry Andric } 3650b57cec5SDimitry Andric 3660b57cec5SDimitry Andric void AArch64Subtarget::mirFileLoaded(MachineFunction &MF) const { 3670b57cec5SDimitry Andric // We usually compute max call frame size after ISel. Do the computation now 3680b57cec5SDimitry Andric // if the .mir file didn't specify it. Note that this will probably give you 3690b57cec5SDimitry Andric // bogus values after PEI has eliminated the callframe setup/destroy pseudo 3700b57cec5SDimitry Andric // instructions, specify explicitly if you need it to be correct. 3710b57cec5SDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 3720b57cec5SDimitry Andric if (!MFI.isMaxCallFrameSizeComputed()) 3730b57cec5SDimitry Andric MFI.computeMaxCallFrameSize(MF); 3740b57cec5SDimitry Andric } 3755ffd83dbSDimitry Andric 376fe6060f1SDimitry Andric bool AArch64Subtarget::useAA() const { return UseAA; } 377