10b57cec5SDimitry Andric //===- AArch64RegisterInfo.cpp - AArch64 Register Information -------------===// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric // 90b57cec5SDimitry Andric // This file contains the AArch64 implementation of the TargetRegisterInfo 100b57cec5SDimitry Andric // class. 110b57cec5SDimitry Andric // 120b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 130b57cec5SDimitry Andric 140b57cec5SDimitry Andric #include "AArch64RegisterInfo.h" 150b57cec5SDimitry Andric #include "AArch64FrameLowering.h" 160b57cec5SDimitry Andric #include "AArch64InstrInfo.h" 170b57cec5SDimitry Andric #include "AArch64MachineFunctionInfo.h" 180b57cec5SDimitry Andric #include "AArch64Subtarget.h" 190b57cec5SDimitry Andric #include "MCTargetDesc/AArch64AddressingModes.h" 200b57cec5SDimitry Andric #include "llvm/ADT/BitVector.h" 210b57cec5SDimitry Andric #include "llvm/ADT/Triple.h" 220b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h" 230b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h" 240b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h" 250b57cec5SDimitry Andric #include "llvm/CodeGen/RegisterScavenging.h" 260b57cec5SDimitry Andric #include "llvm/CodeGen/TargetFrameLowering.h" 27e8d8bef9SDimitry Andric #include "llvm/IR/DebugInfoMetadata.h" 288bcb0991SDimitry Andric #include "llvm/IR/DiagnosticInfo.h" 298bcb0991SDimitry Andric #include "llvm/IR/Function.h" 308bcb0991SDimitry Andric #include "llvm/Support/raw_ostream.h" 310b57cec5SDimitry Andric #include "llvm/Target/TargetOptions.h" 320b57cec5SDimitry Andric 330b57cec5SDimitry Andric using namespace llvm; 340b57cec5SDimitry Andric 350b57cec5SDimitry Andric #define GET_REGINFO_TARGET_DESC 360b57cec5SDimitry Andric #include "AArch64GenRegisterInfo.inc" 370b57cec5SDimitry Andric 380b57cec5SDimitry Andric AArch64RegisterInfo::AArch64RegisterInfo(const Triple &TT) 390b57cec5SDimitry Andric : AArch64GenRegisterInfo(AArch64::LR), TT(TT) { 400b57cec5SDimitry Andric AArch64_MC::initLLVMToCVRegMapping(this); 410b57cec5SDimitry Andric } 420b57cec5SDimitry Andric 4375b4d546SDimitry Andric /// Return whether the register needs a CFI entry. Not all unwinders may know 4475b4d546SDimitry Andric /// about SVE registers, so we assume the lowest common denominator, i.e. the 4575b4d546SDimitry Andric /// callee-saves required by the base ABI. For the SVE registers z8-z15 only the 4675b4d546SDimitry Andric /// lower 64-bits (d8-d15) need to be saved. The lower 64-bits subreg is 4775b4d546SDimitry Andric /// returned in \p RegToUseForCFI. 4875b4d546SDimitry Andric bool AArch64RegisterInfo::regNeedsCFI(unsigned Reg, 4975b4d546SDimitry Andric unsigned &RegToUseForCFI) const { 5075b4d546SDimitry Andric if (AArch64::PPRRegClass.contains(Reg)) 5175b4d546SDimitry Andric return false; 5275b4d546SDimitry Andric 5375b4d546SDimitry Andric if (AArch64::ZPRRegClass.contains(Reg)) { 5475b4d546SDimitry Andric RegToUseForCFI = getSubReg(Reg, AArch64::dsub); 5575b4d546SDimitry Andric for (int I = 0; CSR_AArch64_AAPCS_SaveList[I]; ++I) { 5675b4d546SDimitry Andric if (CSR_AArch64_AAPCS_SaveList[I] == RegToUseForCFI) 5775b4d546SDimitry Andric return true; 5875b4d546SDimitry Andric } 5975b4d546SDimitry Andric return false; 6075b4d546SDimitry Andric } 6175b4d546SDimitry Andric 6275b4d546SDimitry Andric RegToUseForCFI = Reg; 6375b4d546SDimitry Andric return true; 6475b4d546SDimitry Andric } 6575b4d546SDimitry Andric 6675b4d546SDimitry Andric bool AArch64RegisterInfo::hasSVEArgsOrReturn(const MachineFunction *MF) { 67979e22ffSDimitry Andric const Function &F = MF->getFunction(); 68979e22ffSDimitry Andric return isa<ScalableVectorType>(F.getReturnType()) || 69979e22ffSDimitry Andric any_of(F.args(), [](const Argument &Arg) { 70979e22ffSDimitry Andric return isa<ScalableVectorType>(Arg.getType()); 71979e22ffSDimitry Andric }); 72979e22ffSDimitry Andric } 73979e22ffSDimitry Andric 740b57cec5SDimitry Andric const MCPhysReg * 750b57cec5SDimitry Andric AArch64RegisterInfo::getCalleeSavedRegs(const MachineFunction *MF) const { 760b57cec5SDimitry Andric assert(MF && "Invalid MachineFunction pointer."); 775ffd83dbSDimitry Andric 780b57cec5SDimitry Andric if (MF->getFunction().getCallingConv() == CallingConv::GHC) 790b57cec5SDimitry Andric // GHC set of callee saved regs is empty as all those regs are 800b57cec5SDimitry Andric // used for passing STG regs around 810b57cec5SDimitry Andric return CSR_AArch64_NoRegs_SaveList; 820b57cec5SDimitry Andric if (MF->getFunction().getCallingConv() == CallingConv::AnyReg) 830b57cec5SDimitry Andric return CSR_AArch64_AllRegs_SaveList; 845ffd83dbSDimitry Andric 855ffd83dbSDimitry Andric // Darwin has its own CSR_AArch64_AAPCS_SaveList, which means most CSR save 865ffd83dbSDimitry Andric // lists depending on that will need to have their Darwin variant as well. 875ffd83dbSDimitry Andric if (MF->getSubtarget<AArch64Subtarget>().isTargetDarwin()) 885ffd83dbSDimitry Andric return getDarwinCalleeSavedRegs(MF); 895ffd83dbSDimitry Andric 905ffd83dbSDimitry Andric if (MF->getFunction().getCallingConv() == CallingConv::CFGuard_Check) 915ffd83dbSDimitry Andric return CSR_Win_AArch64_CFGuard_Check_SaveList; 925ffd83dbSDimitry Andric if (MF->getSubtarget<AArch64Subtarget>().isTargetWindows()) 935ffd83dbSDimitry Andric return CSR_Win_AArch64_AAPCS_SaveList; 940b57cec5SDimitry Andric if (MF->getFunction().getCallingConv() == CallingConv::AArch64_VectorCall) 950b57cec5SDimitry Andric return CSR_AArch64_AAVPCS_SaveList; 96480093f4SDimitry Andric if (MF->getFunction().getCallingConv() == CallingConv::AArch64_SVE_VectorCall) 97480093f4SDimitry Andric return CSR_AArch64_SVE_AAPCS_SaveList; 980b57cec5SDimitry Andric if (MF->getSubtarget<AArch64Subtarget>().getTargetLowering() 990b57cec5SDimitry Andric ->supportSwiftError() && 1000b57cec5SDimitry Andric MF->getFunction().getAttributes().hasAttrSomewhere( 1010b57cec5SDimitry Andric Attribute::SwiftError)) 1020b57cec5SDimitry Andric return CSR_AArch64_AAPCS_SwiftError_SaveList; 103*fe6060f1SDimitry Andric if (MF->getFunction().getCallingConv() == CallingConv::SwiftTail) 104*fe6060f1SDimitry Andric return CSR_AArch64_AAPCS_SwiftTail_SaveList; 1050b57cec5SDimitry Andric if (MF->getFunction().getCallingConv() == CallingConv::PreserveMost) 1060b57cec5SDimitry Andric return CSR_AArch64_RT_MostRegs_SaveList; 1075ffd83dbSDimitry Andric if (MF->getFunction().getCallingConv() == CallingConv::Win64) 1085ffd83dbSDimitry Andric // This is for OSes other than Windows; Windows is a separate case further 1095ffd83dbSDimitry Andric // above. 1105ffd83dbSDimitry Andric return CSR_AArch64_AAPCS_X18_SaveList; 111979e22ffSDimitry Andric if (hasSVEArgsOrReturn(MF)) 112979e22ffSDimitry Andric return CSR_AArch64_SVE_AAPCS_SaveList; 1130b57cec5SDimitry Andric return CSR_AArch64_AAPCS_SaveList; 1140b57cec5SDimitry Andric } 1150b57cec5SDimitry Andric 1165ffd83dbSDimitry Andric const MCPhysReg * 1175ffd83dbSDimitry Andric AArch64RegisterInfo::getDarwinCalleeSavedRegs(const MachineFunction *MF) const { 1185ffd83dbSDimitry Andric assert(MF && "Invalid MachineFunction pointer."); 1195ffd83dbSDimitry Andric assert(MF->getSubtarget<AArch64Subtarget>().isTargetDarwin() && 1205ffd83dbSDimitry Andric "Invalid subtarget for getDarwinCalleeSavedRegs"); 1215ffd83dbSDimitry Andric 1225ffd83dbSDimitry Andric if (MF->getFunction().getCallingConv() == CallingConv::CFGuard_Check) 1235ffd83dbSDimitry Andric report_fatal_error( 1245ffd83dbSDimitry Andric "Calling convention CFGuard_Check is unsupported on Darwin."); 1255ffd83dbSDimitry Andric if (MF->getFunction().getCallingConv() == CallingConv::AArch64_VectorCall) 1265ffd83dbSDimitry Andric return CSR_Darwin_AArch64_AAVPCS_SaveList; 1275ffd83dbSDimitry Andric if (MF->getFunction().getCallingConv() == CallingConv::AArch64_SVE_VectorCall) 1285ffd83dbSDimitry Andric report_fatal_error( 1295ffd83dbSDimitry Andric "Calling convention SVE_VectorCall is unsupported on Darwin."); 1305ffd83dbSDimitry Andric if (MF->getFunction().getCallingConv() == CallingConv::CXX_FAST_TLS) 1315ffd83dbSDimitry Andric return MF->getInfo<AArch64FunctionInfo>()->isSplitCSR() 1325ffd83dbSDimitry Andric ? CSR_Darwin_AArch64_CXX_TLS_PE_SaveList 1335ffd83dbSDimitry Andric : CSR_Darwin_AArch64_CXX_TLS_SaveList; 1345ffd83dbSDimitry Andric if (MF->getSubtarget<AArch64Subtarget>().getTargetLowering() 1355ffd83dbSDimitry Andric ->supportSwiftError() && 1365ffd83dbSDimitry Andric MF->getFunction().getAttributes().hasAttrSomewhere( 1375ffd83dbSDimitry Andric Attribute::SwiftError)) 1385ffd83dbSDimitry Andric return CSR_Darwin_AArch64_AAPCS_SwiftError_SaveList; 139*fe6060f1SDimitry Andric if (MF->getFunction().getCallingConv() == CallingConv::SwiftTail) 140*fe6060f1SDimitry Andric return CSR_Darwin_AArch64_AAPCS_SwiftTail_SaveList; 1415ffd83dbSDimitry Andric if (MF->getFunction().getCallingConv() == CallingConv::PreserveMost) 1425ffd83dbSDimitry Andric return CSR_Darwin_AArch64_RT_MostRegs_SaveList; 1435ffd83dbSDimitry Andric return CSR_Darwin_AArch64_AAPCS_SaveList; 1445ffd83dbSDimitry Andric } 1455ffd83dbSDimitry Andric 1460b57cec5SDimitry Andric const MCPhysReg *AArch64RegisterInfo::getCalleeSavedRegsViaCopy( 1470b57cec5SDimitry Andric const MachineFunction *MF) const { 1480b57cec5SDimitry Andric assert(MF && "Invalid MachineFunction pointer."); 1490b57cec5SDimitry Andric if (MF->getFunction().getCallingConv() == CallingConv::CXX_FAST_TLS && 1500b57cec5SDimitry Andric MF->getInfo<AArch64FunctionInfo>()->isSplitCSR()) 1515ffd83dbSDimitry Andric return CSR_Darwin_AArch64_CXX_TLS_ViaCopy_SaveList; 1520b57cec5SDimitry Andric return nullptr; 1530b57cec5SDimitry Andric } 1540b57cec5SDimitry Andric 1550b57cec5SDimitry Andric void AArch64RegisterInfo::UpdateCustomCalleeSavedRegs( 1560b57cec5SDimitry Andric MachineFunction &MF) const { 1570b57cec5SDimitry Andric const MCPhysReg *CSRs = getCalleeSavedRegs(&MF); 1580b57cec5SDimitry Andric SmallVector<MCPhysReg, 32> UpdatedCSRs; 1590b57cec5SDimitry Andric for (const MCPhysReg *I = CSRs; *I; ++I) 1600b57cec5SDimitry Andric UpdatedCSRs.push_back(*I); 1610b57cec5SDimitry Andric 1620b57cec5SDimitry Andric for (size_t i = 0; i < AArch64::GPR64commonRegClass.getNumRegs(); ++i) { 1630b57cec5SDimitry Andric if (MF.getSubtarget<AArch64Subtarget>().isXRegCustomCalleeSaved(i)) { 1640b57cec5SDimitry Andric UpdatedCSRs.push_back(AArch64::GPR64commonRegClass.getRegister(i)); 1650b57cec5SDimitry Andric } 1660b57cec5SDimitry Andric } 1670b57cec5SDimitry Andric // Register lists are zero-terminated. 1680b57cec5SDimitry Andric UpdatedCSRs.push_back(0); 1690b57cec5SDimitry Andric MF.getRegInfo().setCalleeSavedRegs(UpdatedCSRs); 1700b57cec5SDimitry Andric } 1710b57cec5SDimitry Andric 1720b57cec5SDimitry Andric const TargetRegisterClass * 1730b57cec5SDimitry Andric AArch64RegisterInfo::getSubClassWithSubReg(const TargetRegisterClass *RC, 1740b57cec5SDimitry Andric unsigned Idx) const { 1750b57cec5SDimitry Andric // edge case for GPR/FPR register classes 1760b57cec5SDimitry Andric if (RC == &AArch64::GPR32allRegClass && Idx == AArch64::hsub) 1770b57cec5SDimitry Andric return &AArch64::FPR32RegClass; 1780b57cec5SDimitry Andric else if (RC == &AArch64::GPR64allRegClass && Idx == AArch64::hsub) 1790b57cec5SDimitry Andric return &AArch64::FPR64RegClass; 1800b57cec5SDimitry Andric 1810b57cec5SDimitry Andric // Forward to TableGen's default version. 1820b57cec5SDimitry Andric return AArch64GenRegisterInfo::getSubClassWithSubReg(RC, Idx); 1830b57cec5SDimitry Andric } 1840b57cec5SDimitry Andric 1850b57cec5SDimitry Andric const uint32_t * 1865ffd83dbSDimitry Andric AArch64RegisterInfo::getDarwinCallPreservedMask(const MachineFunction &MF, 1875ffd83dbSDimitry Andric CallingConv::ID CC) const { 1885ffd83dbSDimitry Andric assert(MF.getSubtarget<AArch64Subtarget>().isTargetDarwin() && 1895ffd83dbSDimitry Andric "Invalid subtarget for getDarwinCallPreservedMask"); 1905ffd83dbSDimitry Andric 1915ffd83dbSDimitry Andric if (CC == CallingConv::CXX_FAST_TLS) 1925ffd83dbSDimitry Andric return CSR_Darwin_AArch64_CXX_TLS_RegMask; 1935ffd83dbSDimitry Andric if (CC == CallingConv::AArch64_VectorCall) 1945ffd83dbSDimitry Andric return CSR_Darwin_AArch64_AAVPCS_RegMask; 1955ffd83dbSDimitry Andric if (CC == CallingConv::AArch64_SVE_VectorCall) 1965ffd83dbSDimitry Andric report_fatal_error( 1975ffd83dbSDimitry Andric "Calling convention SVE_VectorCall is unsupported on Darwin."); 1985ffd83dbSDimitry Andric if (CC == CallingConv::CFGuard_Check) 1995ffd83dbSDimitry Andric report_fatal_error( 2005ffd83dbSDimitry Andric "Calling convention CFGuard_Check is unsupported on Darwin."); 2015ffd83dbSDimitry Andric if (MF.getSubtarget<AArch64Subtarget>() 2025ffd83dbSDimitry Andric .getTargetLowering() 2035ffd83dbSDimitry Andric ->supportSwiftError() && 2045ffd83dbSDimitry Andric MF.getFunction().getAttributes().hasAttrSomewhere(Attribute::SwiftError)) 2055ffd83dbSDimitry Andric return CSR_Darwin_AArch64_AAPCS_SwiftError_RegMask; 206*fe6060f1SDimitry Andric if (CC == CallingConv::SwiftTail) 207*fe6060f1SDimitry Andric return CSR_Darwin_AArch64_AAPCS_SwiftTail_RegMask; 2085ffd83dbSDimitry Andric if (CC == CallingConv::PreserveMost) 2095ffd83dbSDimitry Andric return CSR_Darwin_AArch64_RT_MostRegs_RegMask; 2105ffd83dbSDimitry Andric return CSR_Darwin_AArch64_AAPCS_RegMask; 2115ffd83dbSDimitry Andric } 2125ffd83dbSDimitry Andric 2135ffd83dbSDimitry Andric const uint32_t * 2140b57cec5SDimitry Andric AArch64RegisterInfo::getCallPreservedMask(const MachineFunction &MF, 2150b57cec5SDimitry Andric CallingConv::ID CC) const { 2160b57cec5SDimitry Andric bool SCS = MF.getFunction().hasFnAttribute(Attribute::ShadowCallStack); 2170b57cec5SDimitry Andric if (CC == CallingConv::GHC) 2180b57cec5SDimitry Andric // This is academic because all GHC calls are (supposed to be) tail calls 2190b57cec5SDimitry Andric return SCS ? CSR_AArch64_NoRegs_SCS_RegMask : CSR_AArch64_NoRegs_RegMask; 2200b57cec5SDimitry Andric if (CC == CallingConv::AnyReg) 2210b57cec5SDimitry Andric return SCS ? CSR_AArch64_AllRegs_SCS_RegMask : CSR_AArch64_AllRegs_RegMask; 2225ffd83dbSDimitry Andric 2235ffd83dbSDimitry Andric // All the following calling conventions are handled differently on Darwin. 2245ffd83dbSDimitry Andric if (MF.getSubtarget<AArch64Subtarget>().isTargetDarwin()) { 2255ffd83dbSDimitry Andric if (SCS) 2265ffd83dbSDimitry Andric report_fatal_error("ShadowCallStack attribute not supported on Darwin."); 2275ffd83dbSDimitry Andric return getDarwinCallPreservedMask(MF, CC); 2285ffd83dbSDimitry Andric } 2295ffd83dbSDimitry Andric 2300b57cec5SDimitry Andric if (CC == CallingConv::AArch64_VectorCall) 2310b57cec5SDimitry Andric return SCS ? CSR_AArch64_AAVPCS_SCS_RegMask : CSR_AArch64_AAVPCS_RegMask; 2328bcb0991SDimitry Andric if (CC == CallingConv::AArch64_SVE_VectorCall) 233480093f4SDimitry Andric return SCS ? CSR_AArch64_SVE_AAPCS_SCS_RegMask 234480093f4SDimitry Andric : CSR_AArch64_SVE_AAPCS_RegMask; 235480093f4SDimitry Andric if (CC == CallingConv::CFGuard_Check) 236480093f4SDimitry Andric return CSR_Win_AArch64_CFGuard_Check_RegMask; 2370b57cec5SDimitry Andric if (MF.getSubtarget<AArch64Subtarget>().getTargetLowering() 2380b57cec5SDimitry Andric ->supportSwiftError() && 2390b57cec5SDimitry Andric MF.getFunction().getAttributes().hasAttrSomewhere(Attribute::SwiftError)) 2400b57cec5SDimitry Andric return SCS ? CSR_AArch64_AAPCS_SwiftError_SCS_RegMask 2410b57cec5SDimitry Andric : CSR_AArch64_AAPCS_SwiftError_RegMask; 242*fe6060f1SDimitry Andric if (CC == CallingConv::SwiftTail) { 243*fe6060f1SDimitry Andric if (SCS) 244*fe6060f1SDimitry Andric report_fatal_error("ShadowCallStack attribute not supported with swifttail"); 245*fe6060f1SDimitry Andric return CSR_AArch64_AAPCS_SwiftTail_RegMask; 246*fe6060f1SDimitry Andric } 2470b57cec5SDimitry Andric if (CC == CallingConv::PreserveMost) 2480b57cec5SDimitry Andric return SCS ? CSR_AArch64_RT_MostRegs_SCS_RegMask 2490b57cec5SDimitry Andric : CSR_AArch64_RT_MostRegs_RegMask; 2500b57cec5SDimitry Andric else 2510b57cec5SDimitry Andric return SCS ? CSR_AArch64_AAPCS_SCS_RegMask : CSR_AArch64_AAPCS_RegMask; 2520b57cec5SDimitry Andric } 2530b57cec5SDimitry Andric 254e8d8bef9SDimitry Andric const uint32_t *AArch64RegisterInfo::getCustomEHPadPreservedMask( 255e8d8bef9SDimitry Andric const MachineFunction &MF) const { 256e8d8bef9SDimitry Andric if (MF.getSubtarget<AArch64Subtarget>().isTargetLinux()) 257e8d8bef9SDimitry Andric return CSR_AArch64_AAPCS_RegMask; 258e8d8bef9SDimitry Andric 259e8d8bef9SDimitry Andric return nullptr; 260e8d8bef9SDimitry Andric } 261e8d8bef9SDimitry Andric 2620b57cec5SDimitry Andric const uint32_t *AArch64RegisterInfo::getTLSCallPreservedMask() const { 2630b57cec5SDimitry Andric if (TT.isOSDarwin()) 2645ffd83dbSDimitry Andric return CSR_Darwin_AArch64_TLS_RegMask; 2650b57cec5SDimitry Andric 2660b57cec5SDimitry Andric assert(TT.isOSBinFormatELF() && "Invalid target"); 2670b57cec5SDimitry Andric return CSR_AArch64_TLS_ELF_RegMask; 2680b57cec5SDimitry Andric } 2690b57cec5SDimitry Andric 2700b57cec5SDimitry Andric void AArch64RegisterInfo::UpdateCustomCallPreservedMask(MachineFunction &MF, 2710b57cec5SDimitry Andric const uint32_t **Mask) const { 2720b57cec5SDimitry Andric uint32_t *UpdatedMask = MF.allocateRegMask(); 2730b57cec5SDimitry Andric unsigned RegMaskSize = MachineOperand::getRegMaskSize(getNumRegs()); 2740b57cec5SDimitry Andric memcpy(UpdatedMask, *Mask, sizeof(UpdatedMask[0]) * RegMaskSize); 2750b57cec5SDimitry Andric 2760b57cec5SDimitry Andric for (size_t i = 0; i < AArch64::GPR64commonRegClass.getNumRegs(); ++i) { 2770b57cec5SDimitry Andric if (MF.getSubtarget<AArch64Subtarget>().isXRegCustomCalleeSaved(i)) { 2780b57cec5SDimitry Andric for (MCSubRegIterator SubReg(AArch64::GPR64commonRegClass.getRegister(i), 2790b57cec5SDimitry Andric this, true); 2800b57cec5SDimitry Andric SubReg.isValid(); ++SubReg) { 2810b57cec5SDimitry Andric // See TargetRegisterInfo::getCallPreservedMask for how to interpret the 2820b57cec5SDimitry Andric // register mask. 2830b57cec5SDimitry Andric UpdatedMask[*SubReg / 32] |= 1u << (*SubReg % 32); 2840b57cec5SDimitry Andric } 2850b57cec5SDimitry Andric } 2860b57cec5SDimitry Andric } 2870b57cec5SDimitry Andric *Mask = UpdatedMask; 2880b57cec5SDimitry Andric } 2890b57cec5SDimitry Andric 2900b57cec5SDimitry Andric const uint32_t *AArch64RegisterInfo::getNoPreservedMask() const { 2910b57cec5SDimitry Andric return CSR_AArch64_NoRegs_RegMask; 2920b57cec5SDimitry Andric } 2930b57cec5SDimitry Andric 2940b57cec5SDimitry Andric const uint32_t * 2950b57cec5SDimitry Andric AArch64RegisterInfo::getThisReturnPreservedMask(const MachineFunction &MF, 2960b57cec5SDimitry Andric CallingConv::ID CC) const { 2970b57cec5SDimitry Andric // This should return a register mask that is the same as that returned by 2980b57cec5SDimitry Andric // getCallPreservedMask but that additionally preserves the register used for 2990b57cec5SDimitry Andric // the first i64 argument (which must also be the register used to return a 3000b57cec5SDimitry Andric // single i64 return value) 3010b57cec5SDimitry Andric // 3020b57cec5SDimitry Andric // In case that the calling convention does not use the same register for 3030b57cec5SDimitry Andric // both, the function should return NULL (does not currently apply) 3040b57cec5SDimitry Andric assert(CC != CallingConv::GHC && "should not be GHC calling convention."); 3055ffd83dbSDimitry Andric if (MF.getSubtarget<AArch64Subtarget>().isTargetDarwin()) 3065ffd83dbSDimitry Andric return CSR_Darwin_AArch64_AAPCS_ThisReturn_RegMask; 3070b57cec5SDimitry Andric return CSR_AArch64_AAPCS_ThisReturn_RegMask; 3080b57cec5SDimitry Andric } 3090b57cec5SDimitry Andric 3100b57cec5SDimitry Andric const uint32_t *AArch64RegisterInfo::getWindowsStackProbePreservedMask() const { 3110b57cec5SDimitry Andric return CSR_AArch64_StackProbe_Windows_RegMask; 3120b57cec5SDimitry Andric } 3130b57cec5SDimitry Andric 3140b57cec5SDimitry Andric BitVector 3150b57cec5SDimitry Andric AArch64RegisterInfo::getReservedRegs(const MachineFunction &MF) const { 3160b57cec5SDimitry Andric const AArch64FrameLowering *TFI = getFrameLowering(MF); 3170b57cec5SDimitry Andric 3180b57cec5SDimitry Andric // FIXME: avoid re-calculating this every time. 3190b57cec5SDimitry Andric BitVector Reserved(getNumRegs()); 3200b57cec5SDimitry Andric markSuperRegs(Reserved, AArch64::WSP); 3210b57cec5SDimitry Andric markSuperRegs(Reserved, AArch64::WZR); 3220b57cec5SDimitry Andric 3230b57cec5SDimitry Andric if (TFI->hasFP(MF) || TT.isOSDarwin()) 3240b57cec5SDimitry Andric markSuperRegs(Reserved, AArch64::W29); 3250b57cec5SDimitry Andric 3260b57cec5SDimitry Andric for (size_t i = 0; i < AArch64::GPR32commonRegClass.getNumRegs(); ++i) { 3270b57cec5SDimitry Andric if (MF.getSubtarget<AArch64Subtarget>().isXRegisterReserved(i)) 3280b57cec5SDimitry Andric markSuperRegs(Reserved, AArch64::GPR32commonRegClass.getRegister(i)); 3290b57cec5SDimitry Andric } 3300b57cec5SDimitry Andric 3310b57cec5SDimitry Andric if (hasBasePointer(MF)) 3320b57cec5SDimitry Andric markSuperRegs(Reserved, AArch64::W19); 3330b57cec5SDimitry Andric 3340b57cec5SDimitry Andric // SLH uses register W16/X16 as the taint register. 3350b57cec5SDimitry Andric if (MF.getFunction().hasFnAttribute(Attribute::SpeculativeLoadHardening)) 3360b57cec5SDimitry Andric markSuperRegs(Reserved, AArch64::W16); 3370b57cec5SDimitry Andric 3380b57cec5SDimitry Andric assert(checkAllSuperRegsMarked(Reserved)); 3390b57cec5SDimitry Andric return Reserved; 3400b57cec5SDimitry Andric } 3410b57cec5SDimitry Andric 3420b57cec5SDimitry Andric bool AArch64RegisterInfo::isReservedReg(const MachineFunction &MF, 3435ffd83dbSDimitry Andric MCRegister Reg) const { 3440b57cec5SDimitry Andric return getReservedRegs(MF)[Reg]; 3450b57cec5SDimitry Andric } 3460b57cec5SDimitry Andric 3470b57cec5SDimitry Andric bool AArch64RegisterInfo::isAnyArgRegReserved(const MachineFunction &MF) const { 348e8d8bef9SDimitry Andric return llvm::any_of(*AArch64::GPR64argRegClass.MC, [this, &MF](MCPhysReg r) { 349e8d8bef9SDimitry Andric return isReservedReg(MF, r); 350e8d8bef9SDimitry Andric }); 3510b57cec5SDimitry Andric } 3520b57cec5SDimitry Andric 3530b57cec5SDimitry Andric void AArch64RegisterInfo::emitReservedArgRegCallError( 3540b57cec5SDimitry Andric const MachineFunction &MF) const { 3550b57cec5SDimitry Andric const Function &F = MF.getFunction(); 356e8d8bef9SDimitry Andric F.getContext().diagnose(DiagnosticInfoUnsupported{F, ("AArch64 doesn't support" 357e8d8bef9SDimitry Andric " function calls if any of the argument registers is reserved.")}); 3580b57cec5SDimitry Andric } 3590b57cec5SDimitry Andric 3600b57cec5SDimitry Andric bool AArch64RegisterInfo::isAsmClobberable(const MachineFunction &MF, 3615ffd83dbSDimitry Andric MCRegister PhysReg) const { 3620b57cec5SDimitry Andric return !isReservedReg(MF, PhysReg); 3630b57cec5SDimitry Andric } 3640b57cec5SDimitry Andric 3655ffd83dbSDimitry Andric bool AArch64RegisterInfo::isConstantPhysReg(MCRegister PhysReg) const { 3660b57cec5SDimitry Andric return PhysReg == AArch64::WZR || PhysReg == AArch64::XZR; 3670b57cec5SDimitry Andric } 3680b57cec5SDimitry Andric 3690b57cec5SDimitry Andric const TargetRegisterClass * 3700b57cec5SDimitry Andric AArch64RegisterInfo::getPointerRegClass(const MachineFunction &MF, 3710b57cec5SDimitry Andric unsigned Kind) const { 3720b57cec5SDimitry Andric return &AArch64::GPR64spRegClass; 3730b57cec5SDimitry Andric } 3740b57cec5SDimitry Andric 3750b57cec5SDimitry Andric const TargetRegisterClass * 3760b57cec5SDimitry Andric AArch64RegisterInfo::getCrossCopyRegClass(const TargetRegisterClass *RC) const { 3770b57cec5SDimitry Andric if (RC == &AArch64::CCRRegClass) 3780b57cec5SDimitry Andric return &AArch64::GPR64RegClass; // Only MSR & MRS copy NZCV. 3790b57cec5SDimitry Andric return RC; 3800b57cec5SDimitry Andric } 3810b57cec5SDimitry Andric 3820b57cec5SDimitry Andric unsigned AArch64RegisterInfo::getBaseRegister() const { return AArch64::X19; } 3830b57cec5SDimitry Andric 3840b57cec5SDimitry Andric bool AArch64RegisterInfo::hasBasePointer(const MachineFunction &MF) const { 3850b57cec5SDimitry Andric const MachineFrameInfo &MFI = MF.getFrameInfo(); 3860b57cec5SDimitry Andric 3870b57cec5SDimitry Andric // In the presence of variable sized objects or funclets, if the fixed stack 3880b57cec5SDimitry Andric // size is large enough that referencing from the FP won't result in things 3890b57cec5SDimitry Andric // being in range relatively often, we can use a base pointer to allow access 3900b57cec5SDimitry Andric // from the other direction like the SP normally works. 3910b57cec5SDimitry Andric // 3920b57cec5SDimitry Andric // Furthermore, if both variable sized objects are present, and the 3930b57cec5SDimitry Andric // stack needs to be dynamically re-aligned, the base pointer is the only 3940b57cec5SDimitry Andric // reliable way to reference the locals. 3950b57cec5SDimitry Andric if (MFI.hasVarSizedObjects() || MF.hasEHFunclets()) { 396*fe6060f1SDimitry Andric if (hasStackRealignment(MF)) 3970b57cec5SDimitry Andric return true; 398979e22ffSDimitry Andric 399979e22ffSDimitry Andric if (MF.getSubtarget<AArch64Subtarget>().hasSVE()) { 400979e22ffSDimitry Andric const AArch64FunctionInfo *AFI = MF.getInfo<AArch64FunctionInfo>(); 401979e22ffSDimitry Andric // Frames that have variable sized objects and scalable SVE objects, 402979e22ffSDimitry Andric // should always use a basepointer. 403979e22ffSDimitry Andric if (!AFI->hasCalculatedStackSizeSVE() || AFI->getStackSizeSVE()) 404979e22ffSDimitry Andric return true; 405979e22ffSDimitry Andric } 406979e22ffSDimitry Andric 4070b57cec5SDimitry Andric // Conservatively estimate whether the negative offset from the frame 4080b57cec5SDimitry Andric // pointer will be sufficient to reach. If a function has a smallish 4090b57cec5SDimitry Andric // frame, it's less likely to have lots of spills and callee saved 4100b57cec5SDimitry Andric // space, so it's all more likely to be within range of the frame pointer. 4110b57cec5SDimitry Andric // If it's wrong, we'll materialize the constant and still get to the 4120b57cec5SDimitry Andric // object; it's just suboptimal. Negative offsets use the unscaled 4130b57cec5SDimitry Andric // load/store instructions, which have a 9-bit signed immediate. 4140b57cec5SDimitry Andric return MFI.getLocalFrameSize() >= 256; 4150b57cec5SDimitry Andric } 4160b57cec5SDimitry Andric 4170b57cec5SDimitry Andric return false; 4180b57cec5SDimitry Andric } 4190b57cec5SDimitry Andric 4200b57cec5SDimitry Andric Register 4210b57cec5SDimitry Andric AArch64RegisterInfo::getFrameRegister(const MachineFunction &MF) const { 4220b57cec5SDimitry Andric const AArch64FrameLowering *TFI = getFrameLowering(MF); 4230b57cec5SDimitry Andric return TFI->hasFP(MF) ? AArch64::FP : AArch64::SP; 4240b57cec5SDimitry Andric } 4250b57cec5SDimitry Andric 4260b57cec5SDimitry Andric bool AArch64RegisterInfo::requiresRegisterScavenging( 4270b57cec5SDimitry Andric const MachineFunction &MF) const { 4280b57cec5SDimitry Andric return true; 4290b57cec5SDimitry Andric } 4300b57cec5SDimitry Andric 4310b57cec5SDimitry Andric bool AArch64RegisterInfo::requiresVirtualBaseRegisters( 4320b57cec5SDimitry Andric const MachineFunction &MF) const { 4330b57cec5SDimitry Andric return true; 4340b57cec5SDimitry Andric } 4350b57cec5SDimitry Andric 4360b57cec5SDimitry Andric bool 4370b57cec5SDimitry Andric AArch64RegisterInfo::useFPForScavengingIndex(const MachineFunction &MF) const { 4380b57cec5SDimitry Andric // This function indicates whether the emergency spillslot should be placed 4390b57cec5SDimitry Andric // close to the beginning of the stackframe (closer to FP) or the end 4400b57cec5SDimitry Andric // (closer to SP). 4410b57cec5SDimitry Andric // 4420b57cec5SDimitry Andric // The beginning works most reliably if we have a frame pointer. 443979e22ffSDimitry Andric // In the presence of any non-constant space between FP and locals, 444979e22ffSDimitry Andric // (e.g. in case of stack realignment or a scalable SVE area), it is 445979e22ffSDimitry Andric // better to use SP or BP. 4460b57cec5SDimitry Andric const AArch64FrameLowering &TFI = *getFrameLowering(MF); 447979e22ffSDimitry Andric const AArch64FunctionInfo *AFI = MF.getInfo<AArch64FunctionInfo>(); 448979e22ffSDimitry Andric assert((!MF.getSubtarget<AArch64Subtarget>().hasSVE() || 449979e22ffSDimitry Andric AFI->hasCalculatedStackSizeSVE()) && 450979e22ffSDimitry Andric "Expected SVE area to be calculated by this point"); 451*fe6060f1SDimitry Andric return TFI.hasFP(MF) && !hasStackRealignment(MF) && !AFI->getStackSizeSVE(); 4520b57cec5SDimitry Andric } 4530b57cec5SDimitry Andric 4540b57cec5SDimitry Andric bool AArch64RegisterInfo::requiresFrameIndexScavenging( 4550b57cec5SDimitry Andric const MachineFunction &MF) const { 4560b57cec5SDimitry Andric return true; 4570b57cec5SDimitry Andric } 4580b57cec5SDimitry Andric 4590b57cec5SDimitry Andric bool 4600b57cec5SDimitry Andric AArch64RegisterInfo::cannotEliminateFrame(const MachineFunction &MF) const { 4610b57cec5SDimitry Andric const MachineFrameInfo &MFI = MF.getFrameInfo(); 4620b57cec5SDimitry Andric if (MF.getTarget().Options.DisableFramePointerElim(MF) && MFI.adjustsStack()) 4630b57cec5SDimitry Andric return true; 4640b57cec5SDimitry Andric return MFI.hasVarSizedObjects() || MFI.isFrameAddressTaken(); 4650b57cec5SDimitry Andric } 4660b57cec5SDimitry Andric 4670b57cec5SDimitry Andric /// needsFrameBaseReg - Returns true if the instruction's frame index 4680b57cec5SDimitry Andric /// reference would be better served by a base register other than FP 4690b57cec5SDimitry Andric /// or SP. Used by LocalStackFrameAllocation to determine which frame index 4700b57cec5SDimitry Andric /// references it should create new base registers for. 4710b57cec5SDimitry Andric bool AArch64RegisterInfo::needsFrameBaseReg(MachineInstr *MI, 4720b57cec5SDimitry Andric int64_t Offset) const { 4730b57cec5SDimitry Andric for (unsigned i = 0; !MI->getOperand(i).isFI(); ++i) 4740b57cec5SDimitry Andric assert(i < MI->getNumOperands() && 4750b57cec5SDimitry Andric "Instr doesn't have FrameIndex operand!"); 4760b57cec5SDimitry Andric 4770b57cec5SDimitry Andric // It's the load/store FI references that cause issues, as it can be difficult 4780b57cec5SDimitry Andric // to materialize the offset if it won't fit in the literal field. Estimate 4790b57cec5SDimitry Andric // based on the size of the local frame and some conservative assumptions 4800b57cec5SDimitry Andric // about the rest of the stack frame (note, this is pre-regalloc, so 4810b57cec5SDimitry Andric // we don't know everything for certain yet) whether this offset is likely 4820b57cec5SDimitry Andric // to be out of range of the immediate. Return true if so. 4830b57cec5SDimitry Andric 4840b57cec5SDimitry Andric // We only generate virtual base registers for loads and stores, so 4850b57cec5SDimitry Andric // return false for everything else. 4860b57cec5SDimitry Andric if (!MI->mayLoad() && !MI->mayStore()) 4870b57cec5SDimitry Andric return false; 4880b57cec5SDimitry Andric 4890b57cec5SDimitry Andric // Without a virtual base register, if the function has variable sized 4900b57cec5SDimitry Andric // objects, all fixed-size local references will be via the frame pointer, 4910b57cec5SDimitry Andric // Approximate the offset and see if it's legal for the instruction. 4920b57cec5SDimitry Andric // Note that the incoming offset is based on the SP value at function entry, 4930b57cec5SDimitry Andric // so it'll be negative. 4940b57cec5SDimitry Andric MachineFunction &MF = *MI->getParent()->getParent(); 4950b57cec5SDimitry Andric const AArch64FrameLowering *TFI = getFrameLowering(MF); 4960b57cec5SDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 4970b57cec5SDimitry Andric 4980b57cec5SDimitry Andric // Estimate an offset from the frame pointer. 4990b57cec5SDimitry Andric // Conservatively assume all GPR callee-saved registers get pushed. 5000b57cec5SDimitry Andric // FP, LR, X19-X28, D8-D15. 64-bits each. 5010b57cec5SDimitry Andric int64_t FPOffset = Offset - 16 * 20; 5020b57cec5SDimitry Andric // Estimate an offset from the stack pointer. 5030b57cec5SDimitry Andric // The incoming offset is relating to the SP at the start of the function, 5040b57cec5SDimitry Andric // but when we access the local it'll be relative to the SP after local 5050b57cec5SDimitry Andric // allocation, so adjust our SP-relative offset by that allocation size. 5060b57cec5SDimitry Andric Offset += MFI.getLocalFrameSize(); 5070b57cec5SDimitry Andric // Assume that we'll have at least some spill slots allocated. 5080b57cec5SDimitry Andric // FIXME: This is a total SWAG number. We should run some statistics 5090b57cec5SDimitry Andric // and pick a real one. 5100b57cec5SDimitry Andric Offset += 128; // 128 bytes of spill slots 5110b57cec5SDimitry Andric 5120b57cec5SDimitry Andric // If there is a frame pointer, try using it. 5130b57cec5SDimitry Andric // The FP is only available if there is no dynamic realignment. We 5140b57cec5SDimitry Andric // don't know for sure yet whether we'll need that, so we guess based 5150b57cec5SDimitry Andric // on whether there are any local variables that would trigger it. 5160b57cec5SDimitry Andric if (TFI->hasFP(MF) && isFrameOffsetLegal(MI, AArch64::FP, FPOffset)) 5170b57cec5SDimitry Andric return false; 5180b57cec5SDimitry Andric 5190b57cec5SDimitry Andric // If we can reference via the stack pointer or base pointer, try that. 5200b57cec5SDimitry Andric // FIXME: This (and the code that resolves the references) can be improved 5210b57cec5SDimitry Andric // to only disallow SP relative references in the live range of 5220b57cec5SDimitry Andric // the VLA(s). In practice, it's unclear how much difference that 5230b57cec5SDimitry Andric // would make, but it may be worth doing. 5240b57cec5SDimitry Andric if (isFrameOffsetLegal(MI, AArch64::SP, Offset)) 5250b57cec5SDimitry Andric return false; 5260b57cec5SDimitry Andric 5275ffd83dbSDimitry Andric // If even offset 0 is illegal, we don't want a virtual base register. 5285ffd83dbSDimitry Andric if (!isFrameOffsetLegal(MI, AArch64::SP, 0)) 5295ffd83dbSDimitry Andric return false; 5305ffd83dbSDimitry Andric 5310b57cec5SDimitry Andric // The offset likely isn't legal; we want to allocate a virtual base register. 5320b57cec5SDimitry Andric return true; 5330b57cec5SDimitry Andric } 5340b57cec5SDimitry Andric 5350b57cec5SDimitry Andric bool AArch64RegisterInfo::isFrameOffsetLegal(const MachineInstr *MI, 5365ffd83dbSDimitry Andric Register BaseReg, 5370b57cec5SDimitry Andric int64_t Offset) const { 5380b57cec5SDimitry Andric assert(MI && "Unable to get the legal offset for nil instruction."); 539e8d8bef9SDimitry Andric StackOffset SaveOffset = StackOffset::getFixed(Offset); 5400b57cec5SDimitry Andric return isAArch64FrameOffsetLegal(*MI, SaveOffset) & AArch64FrameOffsetIsLegal; 5410b57cec5SDimitry Andric } 5420b57cec5SDimitry Andric 5430b57cec5SDimitry Andric /// Insert defining instruction(s) for BaseReg to be a pointer to FrameIdx 5440b57cec5SDimitry Andric /// at the beginning of the basic block. 545e8d8bef9SDimitry Andric Register 546e8d8bef9SDimitry Andric AArch64RegisterInfo::materializeFrameBaseRegister(MachineBasicBlock *MBB, 5470b57cec5SDimitry Andric int FrameIdx, 5480b57cec5SDimitry Andric int64_t Offset) const { 5490b57cec5SDimitry Andric MachineBasicBlock::iterator Ins = MBB->begin(); 5500b57cec5SDimitry Andric DebugLoc DL; // Defaults to "unknown" 5510b57cec5SDimitry Andric if (Ins != MBB->end()) 5520b57cec5SDimitry Andric DL = Ins->getDebugLoc(); 5530b57cec5SDimitry Andric const MachineFunction &MF = *MBB->getParent(); 5540b57cec5SDimitry Andric const AArch64InstrInfo *TII = 5550b57cec5SDimitry Andric MF.getSubtarget<AArch64Subtarget>().getInstrInfo(); 5560b57cec5SDimitry Andric const MCInstrDesc &MCID = TII->get(AArch64::ADDXri); 5570b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo(); 558e8d8bef9SDimitry Andric Register BaseReg = MRI.createVirtualRegister(&AArch64::GPR64spRegClass); 5590b57cec5SDimitry Andric MRI.constrainRegClass(BaseReg, TII->getRegClass(MCID, 0, this, MF)); 5600b57cec5SDimitry Andric unsigned Shifter = AArch64_AM::getShifterImm(AArch64_AM::LSL, 0); 5610b57cec5SDimitry Andric 5620b57cec5SDimitry Andric BuildMI(*MBB, Ins, DL, MCID, BaseReg) 5630b57cec5SDimitry Andric .addFrameIndex(FrameIdx) 5640b57cec5SDimitry Andric .addImm(Offset) 5650b57cec5SDimitry Andric .addImm(Shifter); 566e8d8bef9SDimitry Andric 567e8d8bef9SDimitry Andric return BaseReg; 5680b57cec5SDimitry Andric } 5690b57cec5SDimitry Andric 5705ffd83dbSDimitry Andric void AArch64RegisterInfo::resolveFrameIndex(MachineInstr &MI, Register BaseReg, 5710b57cec5SDimitry Andric int64_t Offset) const { 5728bcb0991SDimitry Andric // ARM doesn't need the general 64-bit offsets 573e8d8bef9SDimitry Andric StackOffset Off = StackOffset::getFixed(Offset); 5748bcb0991SDimitry Andric 5750b57cec5SDimitry Andric unsigned i = 0; 5760b57cec5SDimitry Andric while (!MI.getOperand(i).isFI()) { 5770b57cec5SDimitry Andric ++i; 5780b57cec5SDimitry Andric assert(i < MI.getNumOperands() && "Instr doesn't have FrameIndex operand!"); 5790b57cec5SDimitry Andric } 580e8d8bef9SDimitry Andric 5810b57cec5SDimitry Andric const MachineFunction *MF = MI.getParent()->getParent(); 5820b57cec5SDimitry Andric const AArch64InstrInfo *TII = 5830b57cec5SDimitry Andric MF->getSubtarget<AArch64Subtarget>().getInstrInfo(); 5840b57cec5SDimitry Andric bool Done = rewriteAArch64FrameIndex(MI, i, BaseReg, Off, TII); 5850b57cec5SDimitry Andric assert(Done && "Unable to resolve frame index!"); 5860b57cec5SDimitry Andric (void)Done; 5870b57cec5SDimitry Andric } 5880b57cec5SDimitry Andric 5895ffd83dbSDimitry Andric // Create a scratch register for the frame index elimination in an instruction. 5905ffd83dbSDimitry Andric // This function has special handling of stack tagging loop pseudos, in which 5915ffd83dbSDimitry Andric // case it can also change the instruction opcode (but not the operands). 5925ffd83dbSDimitry Andric static Register 5935ffd83dbSDimitry Andric createScratchRegisterForInstruction(MachineInstr &MI, 5945ffd83dbSDimitry Andric const AArch64InstrInfo *TII) { 5955ffd83dbSDimitry Andric // ST*Gloop have a reserved scratch register in operand 1. Use it, and also 5965ffd83dbSDimitry Andric // replace the instruction with the writeback variant because it will now 5975ffd83dbSDimitry Andric // satisfy the operand constraints for it. 5985ffd83dbSDimitry Andric if (MI.getOpcode() == AArch64::STGloop) { 5995ffd83dbSDimitry Andric MI.setDesc(TII->get(AArch64::STGloop_wback)); 6005ffd83dbSDimitry Andric return MI.getOperand(1).getReg(); 6015ffd83dbSDimitry Andric } else if (MI.getOpcode() == AArch64::STZGloop) { 6025ffd83dbSDimitry Andric MI.setDesc(TII->get(AArch64::STZGloop_wback)); 6035ffd83dbSDimitry Andric return MI.getOperand(1).getReg(); 6045ffd83dbSDimitry Andric } else { 6055ffd83dbSDimitry Andric return MI.getMF()->getRegInfo().createVirtualRegister( 6065ffd83dbSDimitry Andric &AArch64::GPR64RegClass); 6075ffd83dbSDimitry Andric } 6085ffd83dbSDimitry Andric } 6095ffd83dbSDimitry Andric 610e8d8bef9SDimitry Andric void AArch64RegisterInfo::getOffsetOpcodes( 611e8d8bef9SDimitry Andric const StackOffset &Offset, SmallVectorImpl<uint64_t> &Ops) const { 612e8d8bef9SDimitry Andric // The smallest scalable element supported by scaled SVE addressing 613e8d8bef9SDimitry Andric // modes are predicates, which are 2 scalable bytes in size. So the scalable 614e8d8bef9SDimitry Andric // byte offset must always be a multiple of 2. 615e8d8bef9SDimitry Andric assert(Offset.getScalable() % 2 == 0 && "Invalid frame offset"); 616e8d8bef9SDimitry Andric 617e8d8bef9SDimitry Andric // Add fixed-sized offset using existing DIExpression interface. 618e8d8bef9SDimitry Andric DIExpression::appendOffset(Ops, Offset.getFixed()); 619e8d8bef9SDimitry Andric 620e8d8bef9SDimitry Andric unsigned VG = getDwarfRegNum(AArch64::VG, true); 621e8d8bef9SDimitry Andric int64_t VGSized = Offset.getScalable() / 2; 622e8d8bef9SDimitry Andric if (VGSized > 0) { 623e8d8bef9SDimitry Andric Ops.push_back(dwarf::DW_OP_constu); 624e8d8bef9SDimitry Andric Ops.push_back(VGSized); 625e8d8bef9SDimitry Andric Ops.append({dwarf::DW_OP_bregx, VG, 0ULL}); 626e8d8bef9SDimitry Andric Ops.push_back(dwarf::DW_OP_mul); 627e8d8bef9SDimitry Andric Ops.push_back(dwarf::DW_OP_plus); 628e8d8bef9SDimitry Andric } else if (VGSized < 0) { 629e8d8bef9SDimitry Andric Ops.push_back(dwarf::DW_OP_constu); 630e8d8bef9SDimitry Andric Ops.push_back(-VGSized); 631e8d8bef9SDimitry Andric Ops.append({dwarf::DW_OP_bregx, VG, 0ULL}); 632e8d8bef9SDimitry Andric Ops.push_back(dwarf::DW_OP_mul); 633e8d8bef9SDimitry Andric Ops.push_back(dwarf::DW_OP_minus); 634e8d8bef9SDimitry Andric } 635e8d8bef9SDimitry Andric } 636e8d8bef9SDimitry Andric 6370b57cec5SDimitry Andric void AArch64RegisterInfo::eliminateFrameIndex(MachineBasicBlock::iterator II, 6380b57cec5SDimitry Andric int SPAdj, unsigned FIOperandNum, 6390b57cec5SDimitry Andric RegScavenger *RS) const { 6400b57cec5SDimitry Andric assert(SPAdj == 0 && "Unexpected"); 6410b57cec5SDimitry Andric 6420b57cec5SDimitry Andric MachineInstr &MI = *II; 6430b57cec5SDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 6440b57cec5SDimitry Andric MachineFunction &MF = *MBB.getParent(); 6458bcb0991SDimitry Andric const MachineFrameInfo &MFI = MF.getFrameInfo(); 6460b57cec5SDimitry Andric const AArch64InstrInfo *TII = 6470b57cec5SDimitry Andric MF.getSubtarget<AArch64Subtarget>().getInstrInfo(); 6480b57cec5SDimitry Andric const AArch64FrameLowering *TFI = getFrameLowering(MF); 6490b57cec5SDimitry Andric int FrameIndex = MI.getOperand(FIOperandNum).getIndex(); 6508bcb0991SDimitry Andric bool Tagged = 6518bcb0991SDimitry Andric MI.getOperand(FIOperandNum).getTargetFlags() & AArch64II::MO_TAGGED; 6525ffd83dbSDimitry Andric Register FrameReg; 6530b57cec5SDimitry Andric 654e8d8bef9SDimitry Andric // Special handling of dbg_value, stackmap patchpoint statepoint instructions. 655e8d8bef9SDimitry Andric if (MI.getOpcode() == TargetOpcode::STACKMAP || 656e8d8bef9SDimitry Andric MI.getOpcode() == TargetOpcode::PATCHPOINT || 657e8d8bef9SDimitry Andric MI.getOpcode() == TargetOpcode::STATEPOINT) { 6588bcb0991SDimitry Andric StackOffset Offset = 6598bcb0991SDimitry Andric TFI->resolveFrameIndexReference(MF, FrameIndex, FrameReg, 6600b57cec5SDimitry Andric /*PreferFP=*/true, 6610b57cec5SDimitry Andric /*ForSimm=*/false); 662e8d8bef9SDimitry Andric Offset += StackOffset::getFixed(MI.getOperand(FIOperandNum + 1).getImm()); 6630b57cec5SDimitry Andric MI.getOperand(FIOperandNum).ChangeToRegister(FrameReg, false /*isDef*/); 664e8d8bef9SDimitry Andric MI.getOperand(FIOperandNum + 1).ChangeToImmediate(Offset.getFixed()); 6650b57cec5SDimitry Andric return; 6660b57cec5SDimitry Andric } 6670b57cec5SDimitry Andric 6680b57cec5SDimitry Andric if (MI.getOpcode() == TargetOpcode::LOCAL_ESCAPE) { 6690b57cec5SDimitry Andric MachineOperand &FI = MI.getOperand(FIOperandNum); 670e8d8bef9SDimitry Andric StackOffset Offset = TFI->getNonLocalFrameIndexReference(MF, FrameIndex); 671e8d8bef9SDimitry Andric assert(!Offset.getScalable() && 672e8d8bef9SDimitry Andric "Frame offsets with a scalable component are not supported"); 673e8d8bef9SDimitry Andric FI.ChangeToImmediate(Offset.getFixed()); 6740b57cec5SDimitry Andric return; 6750b57cec5SDimitry Andric } 6760b57cec5SDimitry Andric 6778bcb0991SDimitry Andric StackOffset Offset; 6780b57cec5SDimitry Andric if (MI.getOpcode() == AArch64::TAGPstack) { 6790b57cec5SDimitry Andric // TAGPstack must use the virtual frame register in its 3rd operand. 6800b57cec5SDimitry Andric const AArch64FunctionInfo *AFI = MF.getInfo<AArch64FunctionInfo>(); 6810b57cec5SDimitry Andric FrameReg = MI.getOperand(3).getReg(); 682e8d8bef9SDimitry Andric Offset = StackOffset::getFixed(MFI.getObjectOffset(FrameIndex) + 683e8d8bef9SDimitry Andric AFI->getTaggedBasePointerOffset()); 6848bcb0991SDimitry Andric } else if (Tagged) { 685e8d8bef9SDimitry Andric StackOffset SPOffset = StackOffset::getFixed( 686e8d8bef9SDimitry Andric MFI.getObjectOffset(FrameIndex) + (int64_t)MFI.getStackSize()); 6878bcb0991SDimitry Andric if (MFI.hasVarSizedObjects() || 6888bcb0991SDimitry Andric isAArch64FrameOffsetLegal(MI, SPOffset, nullptr, nullptr, nullptr) != 6898bcb0991SDimitry Andric (AArch64FrameOffsetCanUpdate | AArch64FrameOffsetIsLegal)) { 6908bcb0991SDimitry Andric // Can't update to SP + offset in place. Precalculate the tagged pointer 6918bcb0991SDimitry Andric // in a scratch register. 6928bcb0991SDimitry Andric Offset = TFI->resolveFrameIndexReference( 6938bcb0991SDimitry Andric MF, FrameIndex, FrameReg, /*PreferFP=*/false, /*ForSimm=*/true); 6948bcb0991SDimitry Andric Register ScratchReg = 6958bcb0991SDimitry Andric MF.getRegInfo().createVirtualRegister(&AArch64::GPR64RegClass); 6968bcb0991SDimitry Andric emitFrameOffset(MBB, II, MI.getDebugLoc(), ScratchReg, FrameReg, Offset, 6978bcb0991SDimitry Andric TII); 6988bcb0991SDimitry Andric BuildMI(MBB, MI, MI.getDebugLoc(), TII->get(AArch64::LDG), ScratchReg) 6998bcb0991SDimitry Andric .addReg(ScratchReg) 7008bcb0991SDimitry Andric .addReg(ScratchReg) 7018bcb0991SDimitry Andric .addImm(0); 7028bcb0991SDimitry Andric MI.getOperand(FIOperandNum) 7038bcb0991SDimitry Andric .ChangeToRegister(ScratchReg, false, false, true); 7048bcb0991SDimitry Andric return; 7058bcb0991SDimitry Andric } 7068bcb0991SDimitry Andric FrameReg = AArch64::SP; 707e8d8bef9SDimitry Andric Offset = StackOffset::getFixed(MFI.getObjectOffset(FrameIndex) + 708e8d8bef9SDimitry Andric (int64_t)MFI.getStackSize()); 7090b57cec5SDimitry Andric } else { 7100b57cec5SDimitry Andric Offset = TFI->resolveFrameIndexReference( 7110b57cec5SDimitry Andric MF, FrameIndex, FrameReg, /*PreferFP=*/false, /*ForSimm=*/true); 7120b57cec5SDimitry Andric } 7130b57cec5SDimitry Andric 7140b57cec5SDimitry Andric // Modify MI as necessary to handle as much of 'Offset' as possible 7150b57cec5SDimitry Andric if (rewriteAArch64FrameIndex(MI, FIOperandNum, FrameReg, Offset, TII)) 7160b57cec5SDimitry Andric return; 7170b57cec5SDimitry Andric 7180b57cec5SDimitry Andric assert((!RS || !RS->isScavengingFrameIndex(FrameIndex)) && 7190b57cec5SDimitry Andric "Emergency spill slot is out of reach"); 7200b57cec5SDimitry Andric 7210b57cec5SDimitry Andric // If we get here, the immediate doesn't fit into the instruction. We folded 7220b57cec5SDimitry Andric // as much as possible above. Handle the rest, providing a register that is 7230b57cec5SDimitry Andric // SP+LargeImm. 7245ffd83dbSDimitry Andric Register ScratchReg = createScratchRegisterForInstruction(MI, TII); 7250b57cec5SDimitry Andric emitFrameOffset(MBB, II, MI.getDebugLoc(), ScratchReg, FrameReg, Offset, TII); 7260b57cec5SDimitry Andric MI.getOperand(FIOperandNum).ChangeToRegister(ScratchReg, false, false, true); 7270b57cec5SDimitry Andric } 7280b57cec5SDimitry Andric 7290b57cec5SDimitry Andric unsigned AArch64RegisterInfo::getRegPressureLimit(const TargetRegisterClass *RC, 7300b57cec5SDimitry Andric MachineFunction &MF) const { 7310b57cec5SDimitry Andric const AArch64FrameLowering *TFI = getFrameLowering(MF); 7320b57cec5SDimitry Andric 7330b57cec5SDimitry Andric switch (RC->getID()) { 7340b57cec5SDimitry Andric default: 7350b57cec5SDimitry Andric return 0; 7360b57cec5SDimitry Andric case AArch64::GPR32RegClassID: 7370b57cec5SDimitry Andric case AArch64::GPR32spRegClassID: 7380b57cec5SDimitry Andric case AArch64::GPR32allRegClassID: 7390b57cec5SDimitry Andric case AArch64::GPR64spRegClassID: 7400b57cec5SDimitry Andric case AArch64::GPR64allRegClassID: 7410b57cec5SDimitry Andric case AArch64::GPR64RegClassID: 7420b57cec5SDimitry Andric case AArch64::GPR32commonRegClassID: 7430b57cec5SDimitry Andric case AArch64::GPR64commonRegClassID: 7440b57cec5SDimitry Andric return 32 - 1 // XZR/SP 7450b57cec5SDimitry Andric - (TFI->hasFP(MF) || TT.isOSDarwin()) // FP 7460b57cec5SDimitry Andric - MF.getSubtarget<AArch64Subtarget>().getNumXRegisterReserved() 7470b57cec5SDimitry Andric - hasBasePointer(MF); // X19 7480b57cec5SDimitry Andric case AArch64::FPR8RegClassID: 7490b57cec5SDimitry Andric case AArch64::FPR16RegClassID: 7500b57cec5SDimitry Andric case AArch64::FPR32RegClassID: 7510b57cec5SDimitry Andric case AArch64::FPR64RegClassID: 7520b57cec5SDimitry Andric case AArch64::FPR128RegClassID: 7530b57cec5SDimitry Andric return 32; 7540b57cec5SDimitry Andric 755*fe6060f1SDimitry Andric case AArch64::MatrixIndexGPR32_12_15RegClassID: 756*fe6060f1SDimitry Andric return 4; 757*fe6060f1SDimitry Andric 7580b57cec5SDimitry Andric case AArch64::DDRegClassID: 7590b57cec5SDimitry Andric case AArch64::DDDRegClassID: 7600b57cec5SDimitry Andric case AArch64::DDDDRegClassID: 7610b57cec5SDimitry Andric case AArch64::QQRegClassID: 7620b57cec5SDimitry Andric case AArch64::QQQRegClassID: 7630b57cec5SDimitry Andric case AArch64::QQQQRegClassID: 7640b57cec5SDimitry Andric return 32; 7650b57cec5SDimitry Andric 7660b57cec5SDimitry Andric case AArch64::FPR128_loRegClassID: 7675ffd83dbSDimitry Andric case AArch64::FPR64_loRegClassID: 7685ffd83dbSDimitry Andric case AArch64::FPR16_loRegClassID: 7690b57cec5SDimitry Andric return 16; 7700b57cec5SDimitry Andric } 7710b57cec5SDimitry Andric } 7720b57cec5SDimitry Andric 7730b57cec5SDimitry Andric unsigned AArch64RegisterInfo::getLocalAddressRegister( 7740b57cec5SDimitry Andric const MachineFunction &MF) const { 7750b57cec5SDimitry Andric const auto &MFI = MF.getFrameInfo(); 7760b57cec5SDimitry Andric if (!MF.hasEHFunclets() && !MFI.hasVarSizedObjects()) 7770b57cec5SDimitry Andric return AArch64::SP; 778*fe6060f1SDimitry Andric else if (hasStackRealignment(MF)) 7790b57cec5SDimitry Andric return getBaseRegister(); 7800b57cec5SDimitry Andric return getFrameRegister(MF); 7810b57cec5SDimitry Andric } 782e8d8bef9SDimitry Andric 783e8d8bef9SDimitry Andric /// SrcRC and DstRC will be morphed into NewRC if this returns true 784e8d8bef9SDimitry Andric bool AArch64RegisterInfo::shouldCoalesce( 785e8d8bef9SDimitry Andric MachineInstr *MI, const TargetRegisterClass *SrcRC, unsigned SubReg, 786e8d8bef9SDimitry Andric const TargetRegisterClass *DstRC, unsigned DstSubReg, 787e8d8bef9SDimitry Andric const TargetRegisterClass *NewRC, LiveIntervals &LIS) const { 788e8d8bef9SDimitry Andric if (MI->isCopy() && 789e8d8bef9SDimitry Andric ((DstRC->getID() == AArch64::GPR64RegClassID) || 790e8d8bef9SDimitry Andric (DstRC->getID() == AArch64::GPR64commonRegClassID)) && 791e8d8bef9SDimitry Andric MI->getOperand(0).getSubReg() && MI->getOperand(1).getSubReg()) 792e8d8bef9SDimitry Andric // Do not coalesce in the case of a 32-bit subregister copy 793e8d8bef9SDimitry Andric // which implements a 32 to 64 bit zero extension 794e8d8bef9SDimitry Andric // which relies on the upper 32 bits being zeroed. 795e8d8bef9SDimitry Andric return false; 796e8d8bef9SDimitry Andric return true; 797e8d8bef9SDimitry Andric } 798