xref: /freebsd/contrib/llvm-project/llvm/lib/Target/AArch64/AArch64RegisterInfo.cpp (revision e8d8bef961a50d4dc22501cde4fb9fb0be1b2532)
10b57cec5SDimitry Andric //===- AArch64RegisterInfo.cpp - AArch64 Register Information -------------===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric // This file contains the AArch64 implementation of the TargetRegisterInfo
100b57cec5SDimitry Andric // class.
110b57cec5SDimitry Andric //
120b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
130b57cec5SDimitry Andric 
140b57cec5SDimitry Andric #include "AArch64RegisterInfo.h"
150b57cec5SDimitry Andric #include "AArch64FrameLowering.h"
160b57cec5SDimitry Andric #include "AArch64InstrInfo.h"
170b57cec5SDimitry Andric #include "AArch64MachineFunctionInfo.h"
180b57cec5SDimitry Andric #include "AArch64Subtarget.h"
190b57cec5SDimitry Andric #include "MCTargetDesc/AArch64AddressingModes.h"
200b57cec5SDimitry Andric #include "llvm/ADT/BitVector.h"
210b57cec5SDimitry Andric #include "llvm/ADT/Triple.h"
220b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h"
230b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h"
240b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h"
250b57cec5SDimitry Andric #include "llvm/CodeGen/RegisterScavenging.h"
260b57cec5SDimitry Andric #include "llvm/CodeGen/TargetFrameLowering.h"
27*e8d8bef9SDimitry Andric #include "llvm/IR/DebugInfoMetadata.h"
288bcb0991SDimitry Andric #include "llvm/IR/DiagnosticInfo.h"
298bcb0991SDimitry Andric #include "llvm/IR/Function.h"
308bcb0991SDimitry Andric #include "llvm/Support/raw_ostream.h"
310b57cec5SDimitry Andric #include "llvm/Target/TargetOptions.h"
320b57cec5SDimitry Andric 
330b57cec5SDimitry Andric using namespace llvm;
340b57cec5SDimitry Andric 
350b57cec5SDimitry Andric #define GET_REGINFO_TARGET_DESC
360b57cec5SDimitry Andric #include "AArch64GenRegisterInfo.inc"
370b57cec5SDimitry Andric 
380b57cec5SDimitry Andric AArch64RegisterInfo::AArch64RegisterInfo(const Triple &TT)
390b57cec5SDimitry Andric     : AArch64GenRegisterInfo(AArch64::LR), TT(TT) {
400b57cec5SDimitry Andric   AArch64_MC::initLLVMToCVRegMapping(this);
410b57cec5SDimitry Andric }
420b57cec5SDimitry Andric 
4375b4d546SDimitry Andric /// Return whether the register needs a CFI entry. Not all unwinders may know
4475b4d546SDimitry Andric /// about SVE registers, so we assume the lowest common denominator, i.e. the
4575b4d546SDimitry Andric /// callee-saves required by the base ABI. For the SVE registers z8-z15 only the
4675b4d546SDimitry Andric /// lower 64-bits (d8-d15) need to be saved. The lower 64-bits subreg is
4775b4d546SDimitry Andric /// returned in \p RegToUseForCFI.
4875b4d546SDimitry Andric bool AArch64RegisterInfo::regNeedsCFI(unsigned Reg,
4975b4d546SDimitry Andric                                       unsigned &RegToUseForCFI) const {
5075b4d546SDimitry Andric   if (AArch64::PPRRegClass.contains(Reg))
5175b4d546SDimitry Andric     return false;
5275b4d546SDimitry Andric 
5375b4d546SDimitry Andric   if (AArch64::ZPRRegClass.contains(Reg)) {
5475b4d546SDimitry Andric     RegToUseForCFI = getSubReg(Reg, AArch64::dsub);
5575b4d546SDimitry Andric     for (int I = 0; CSR_AArch64_AAPCS_SaveList[I]; ++I) {
5675b4d546SDimitry Andric       if (CSR_AArch64_AAPCS_SaveList[I] == RegToUseForCFI)
5775b4d546SDimitry Andric         return true;
5875b4d546SDimitry Andric     }
5975b4d546SDimitry Andric     return false;
6075b4d546SDimitry Andric   }
6175b4d546SDimitry Andric 
6275b4d546SDimitry Andric   RegToUseForCFI = Reg;
6375b4d546SDimitry Andric   return true;
6475b4d546SDimitry Andric }
6575b4d546SDimitry Andric 
6675b4d546SDimitry Andric bool AArch64RegisterInfo::hasSVEArgsOrReturn(const MachineFunction *MF) {
67979e22ffSDimitry Andric   const Function &F = MF->getFunction();
68979e22ffSDimitry Andric   return isa<ScalableVectorType>(F.getReturnType()) ||
69979e22ffSDimitry Andric          any_of(F.args(), [](const Argument &Arg) {
70979e22ffSDimitry Andric            return isa<ScalableVectorType>(Arg.getType());
71979e22ffSDimitry Andric          });
72979e22ffSDimitry Andric }
73979e22ffSDimitry Andric 
740b57cec5SDimitry Andric const MCPhysReg *
750b57cec5SDimitry Andric AArch64RegisterInfo::getCalleeSavedRegs(const MachineFunction *MF) const {
760b57cec5SDimitry Andric   assert(MF && "Invalid MachineFunction pointer.");
775ffd83dbSDimitry Andric 
780b57cec5SDimitry Andric   if (MF->getFunction().getCallingConv() == CallingConv::GHC)
790b57cec5SDimitry Andric     // GHC set of callee saved regs is empty as all those regs are
800b57cec5SDimitry Andric     // used for passing STG regs around
810b57cec5SDimitry Andric     return CSR_AArch64_NoRegs_SaveList;
820b57cec5SDimitry Andric   if (MF->getFunction().getCallingConv() == CallingConv::AnyReg)
830b57cec5SDimitry Andric     return CSR_AArch64_AllRegs_SaveList;
845ffd83dbSDimitry Andric 
855ffd83dbSDimitry Andric   // Darwin has its own CSR_AArch64_AAPCS_SaveList, which means most CSR save
865ffd83dbSDimitry Andric   // lists depending on that will need to have their Darwin variant as well.
875ffd83dbSDimitry Andric   if (MF->getSubtarget<AArch64Subtarget>().isTargetDarwin())
885ffd83dbSDimitry Andric     return getDarwinCalleeSavedRegs(MF);
895ffd83dbSDimitry Andric 
905ffd83dbSDimitry Andric   if (MF->getFunction().getCallingConv() == CallingConv::CFGuard_Check)
915ffd83dbSDimitry Andric     return CSR_Win_AArch64_CFGuard_Check_SaveList;
925ffd83dbSDimitry Andric   if (MF->getSubtarget<AArch64Subtarget>().isTargetWindows())
935ffd83dbSDimitry Andric     return CSR_Win_AArch64_AAPCS_SaveList;
940b57cec5SDimitry Andric   if (MF->getFunction().getCallingConv() == CallingConv::AArch64_VectorCall)
950b57cec5SDimitry Andric     return CSR_AArch64_AAVPCS_SaveList;
96480093f4SDimitry Andric   if (MF->getFunction().getCallingConv() == CallingConv::AArch64_SVE_VectorCall)
97480093f4SDimitry Andric     return CSR_AArch64_SVE_AAPCS_SaveList;
980b57cec5SDimitry Andric   if (MF->getSubtarget<AArch64Subtarget>().getTargetLowering()
990b57cec5SDimitry Andric           ->supportSwiftError() &&
1000b57cec5SDimitry Andric       MF->getFunction().getAttributes().hasAttrSomewhere(
1010b57cec5SDimitry Andric           Attribute::SwiftError))
1020b57cec5SDimitry Andric     return CSR_AArch64_AAPCS_SwiftError_SaveList;
1030b57cec5SDimitry Andric   if (MF->getFunction().getCallingConv() == CallingConv::PreserveMost)
1040b57cec5SDimitry Andric     return CSR_AArch64_RT_MostRegs_SaveList;
1055ffd83dbSDimitry Andric   if (MF->getFunction().getCallingConv() == CallingConv::Win64)
1065ffd83dbSDimitry Andric     // This is for OSes other than Windows; Windows is a separate case further
1075ffd83dbSDimitry Andric     // above.
1085ffd83dbSDimitry Andric     return CSR_AArch64_AAPCS_X18_SaveList;
109979e22ffSDimitry Andric   if (hasSVEArgsOrReturn(MF))
110979e22ffSDimitry Andric     return CSR_AArch64_SVE_AAPCS_SaveList;
1110b57cec5SDimitry Andric   return CSR_AArch64_AAPCS_SaveList;
1120b57cec5SDimitry Andric }
1130b57cec5SDimitry Andric 
1145ffd83dbSDimitry Andric const MCPhysReg *
1155ffd83dbSDimitry Andric AArch64RegisterInfo::getDarwinCalleeSavedRegs(const MachineFunction *MF) const {
1165ffd83dbSDimitry Andric   assert(MF && "Invalid MachineFunction pointer.");
1175ffd83dbSDimitry Andric   assert(MF->getSubtarget<AArch64Subtarget>().isTargetDarwin() &&
1185ffd83dbSDimitry Andric          "Invalid subtarget for getDarwinCalleeSavedRegs");
1195ffd83dbSDimitry Andric 
1205ffd83dbSDimitry Andric   if (MF->getFunction().getCallingConv() == CallingConv::CFGuard_Check)
1215ffd83dbSDimitry Andric     report_fatal_error(
1225ffd83dbSDimitry Andric         "Calling convention CFGuard_Check is unsupported on Darwin.");
1235ffd83dbSDimitry Andric   if (MF->getFunction().getCallingConv() == CallingConv::AArch64_VectorCall)
1245ffd83dbSDimitry Andric     return CSR_Darwin_AArch64_AAVPCS_SaveList;
1255ffd83dbSDimitry Andric   if (MF->getFunction().getCallingConv() == CallingConv::AArch64_SVE_VectorCall)
1265ffd83dbSDimitry Andric     report_fatal_error(
1275ffd83dbSDimitry Andric         "Calling convention SVE_VectorCall is unsupported on Darwin.");
1285ffd83dbSDimitry Andric   if (MF->getFunction().getCallingConv() == CallingConv::CXX_FAST_TLS)
1295ffd83dbSDimitry Andric     return MF->getInfo<AArch64FunctionInfo>()->isSplitCSR()
1305ffd83dbSDimitry Andric                ? CSR_Darwin_AArch64_CXX_TLS_PE_SaveList
1315ffd83dbSDimitry Andric                : CSR_Darwin_AArch64_CXX_TLS_SaveList;
1325ffd83dbSDimitry Andric   if (MF->getSubtarget<AArch64Subtarget>().getTargetLowering()
1335ffd83dbSDimitry Andric           ->supportSwiftError() &&
1345ffd83dbSDimitry Andric       MF->getFunction().getAttributes().hasAttrSomewhere(
1355ffd83dbSDimitry Andric           Attribute::SwiftError))
1365ffd83dbSDimitry Andric     return CSR_Darwin_AArch64_AAPCS_SwiftError_SaveList;
1375ffd83dbSDimitry Andric   if (MF->getFunction().getCallingConv() == CallingConv::PreserveMost)
1385ffd83dbSDimitry Andric     return CSR_Darwin_AArch64_RT_MostRegs_SaveList;
1395ffd83dbSDimitry Andric   return CSR_Darwin_AArch64_AAPCS_SaveList;
1405ffd83dbSDimitry Andric }
1415ffd83dbSDimitry Andric 
1420b57cec5SDimitry Andric const MCPhysReg *AArch64RegisterInfo::getCalleeSavedRegsViaCopy(
1430b57cec5SDimitry Andric     const MachineFunction *MF) const {
1440b57cec5SDimitry Andric   assert(MF && "Invalid MachineFunction pointer.");
1450b57cec5SDimitry Andric   if (MF->getFunction().getCallingConv() == CallingConv::CXX_FAST_TLS &&
1460b57cec5SDimitry Andric       MF->getInfo<AArch64FunctionInfo>()->isSplitCSR())
1475ffd83dbSDimitry Andric     return CSR_Darwin_AArch64_CXX_TLS_ViaCopy_SaveList;
1480b57cec5SDimitry Andric   return nullptr;
1490b57cec5SDimitry Andric }
1500b57cec5SDimitry Andric 
1510b57cec5SDimitry Andric void AArch64RegisterInfo::UpdateCustomCalleeSavedRegs(
1520b57cec5SDimitry Andric     MachineFunction &MF) const {
1530b57cec5SDimitry Andric   const MCPhysReg *CSRs = getCalleeSavedRegs(&MF);
1540b57cec5SDimitry Andric   SmallVector<MCPhysReg, 32> UpdatedCSRs;
1550b57cec5SDimitry Andric   for (const MCPhysReg *I = CSRs; *I; ++I)
1560b57cec5SDimitry Andric     UpdatedCSRs.push_back(*I);
1570b57cec5SDimitry Andric 
1580b57cec5SDimitry Andric   for (size_t i = 0; i < AArch64::GPR64commonRegClass.getNumRegs(); ++i) {
1590b57cec5SDimitry Andric     if (MF.getSubtarget<AArch64Subtarget>().isXRegCustomCalleeSaved(i)) {
1600b57cec5SDimitry Andric       UpdatedCSRs.push_back(AArch64::GPR64commonRegClass.getRegister(i));
1610b57cec5SDimitry Andric     }
1620b57cec5SDimitry Andric   }
1630b57cec5SDimitry Andric   // Register lists are zero-terminated.
1640b57cec5SDimitry Andric   UpdatedCSRs.push_back(0);
1650b57cec5SDimitry Andric   MF.getRegInfo().setCalleeSavedRegs(UpdatedCSRs);
1660b57cec5SDimitry Andric }
1670b57cec5SDimitry Andric 
1680b57cec5SDimitry Andric const TargetRegisterClass *
1690b57cec5SDimitry Andric AArch64RegisterInfo::getSubClassWithSubReg(const TargetRegisterClass *RC,
1700b57cec5SDimitry Andric                                        unsigned Idx) const {
1710b57cec5SDimitry Andric   // edge case for GPR/FPR register classes
1720b57cec5SDimitry Andric   if (RC == &AArch64::GPR32allRegClass && Idx == AArch64::hsub)
1730b57cec5SDimitry Andric     return &AArch64::FPR32RegClass;
1740b57cec5SDimitry Andric   else if (RC == &AArch64::GPR64allRegClass && Idx == AArch64::hsub)
1750b57cec5SDimitry Andric     return &AArch64::FPR64RegClass;
1760b57cec5SDimitry Andric 
1770b57cec5SDimitry Andric   // Forward to TableGen's default version.
1780b57cec5SDimitry Andric   return AArch64GenRegisterInfo::getSubClassWithSubReg(RC, Idx);
1790b57cec5SDimitry Andric }
1800b57cec5SDimitry Andric 
1810b57cec5SDimitry Andric const uint32_t *
1825ffd83dbSDimitry Andric AArch64RegisterInfo::getDarwinCallPreservedMask(const MachineFunction &MF,
1835ffd83dbSDimitry Andric                                                 CallingConv::ID CC) const {
1845ffd83dbSDimitry Andric   assert(MF.getSubtarget<AArch64Subtarget>().isTargetDarwin() &&
1855ffd83dbSDimitry Andric          "Invalid subtarget for getDarwinCallPreservedMask");
1865ffd83dbSDimitry Andric 
1875ffd83dbSDimitry Andric   if (CC == CallingConv::CXX_FAST_TLS)
1885ffd83dbSDimitry Andric     return CSR_Darwin_AArch64_CXX_TLS_RegMask;
1895ffd83dbSDimitry Andric   if (CC == CallingConv::AArch64_VectorCall)
1905ffd83dbSDimitry Andric     return CSR_Darwin_AArch64_AAVPCS_RegMask;
1915ffd83dbSDimitry Andric   if (CC == CallingConv::AArch64_SVE_VectorCall)
1925ffd83dbSDimitry Andric     report_fatal_error(
1935ffd83dbSDimitry Andric         "Calling convention SVE_VectorCall is unsupported on Darwin.");
1945ffd83dbSDimitry Andric   if (CC == CallingConv::CFGuard_Check)
1955ffd83dbSDimitry Andric     report_fatal_error(
1965ffd83dbSDimitry Andric         "Calling convention CFGuard_Check is unsupported on Darwin.");
1975ffd83dbSDimitry Andric   if (MF.getSubtarget<AArch64Subtarget>()
1985ffd83dbSDimitry Andric           .getTargetLowering()
1995ffd83dbSDimitry Andric           ->supportSwiftError() &&
2005ffd83dbSDimitry Andric       MF.getFunction().getAttributes().hasAttrSomewhere(Attribute::SwiftError))
2015ffd83dbSDimitry Andric     return CSR_Darwin_AArch64_AAPCS_SwiftError_RegMask;
2025ffd83dbSDimitry Andric   if (CC == CallingConv::PreserveMost)
2035ffd83dbSDimitry Andric     return CSR_Darwin_AArch64_RT_MostRegs_RegMask;
2045ffd83dbSDimitry Andric   return CSR_Darwin_AArch64_AAPCS_RegMask;
2055ffd83dbSDimitry Andric }
2065ffd83dbSDimitry Andric 
2075ffd83dbSDimitry Andric const uint32_t *
2080b57cec5SDimitry Andric AArch64RegisterInfo::getCallPreservedMask(const MachineFunction &MF,
2090b57cec5SDimitry Andric                                           CallingConv::ID CC) const {
2100b57cec5SDimitry Andric   bool SCS = MF.getFunction().hasFnAttribute(Attribute::ShadowCallStack);
2110b57cec5SDimitry Andric   if (CC == CallingConv::GHC)
2120b57cec5SDimitry Andric     // This is academic because all GHC calls are (supposed to be) tail calls
2130b57cec5SDimitry Andric     return SCS ? CSR_AArch64_NoRegs_SCS_RegMask : CSR_AArch64_NoRegs_RegMask;
2140b57cec5SDimitry Andric   if (CC == CallingConv::AnyReg)
2150b57cec5SDimitry Andric     return SCS ? CSR_AArch64_AllRegs_SCS_RegMask : CSR_AArch64_AllRegs_RegMask;
2165ffd83dbSDimitry Andric 
2175ffd83dbSDimitry Andric   // All the following calling conventions are handled differently on Darwin.
2185ffd83dbSDimitry Andric   if (MF.getSubtarget<AArch64Subtarget>().isTargetDarwin()) {
2195ffd83dbSDimitry Andric     if (SCS)
2205ffd83dbSDimitry Andric       report_fatal_error("ShadowCallStack attribute not supported on Darwin.");
2215ffd83dbSDimitry Andric     return getDarwinCallPreservedMask(MF, CC);
2225ffd83dbSDimitry Andric   }
2235ffd83dbSDimitry Andric 
2240b57cec5SDimitry Andric   if (CC == CallingConv::AArch64_VectorCall)
2250b57cec5SDimitry Andric     return SCS ? CSR_AArch64_AAVPCS_SCS_RegMask : CSR_AArch64_AAVPCS_RegMask;
2268bcb0991SDimitry Andric   if (CC == CallingConv::AArch64_SVE_VectorCall)
227480093f4SDimitry Andric     return SCS ? CSR_AArch64_SVE_AAPCS_SCS_RegMask
228480093f4SDimitry Andric                : CSR_AArch64_SVE_AAPCS_RegMask;
229480093f4SDimitry Andric   if (CC == CallingConv::CFGuard_Check)
230480093f4SDimitry Andric     return CSR_Win_AArch64_CFGuard_Check_RegMask;
2310b57cec5SDimitry Andric   if (MF.getSubtarget<AArch64Subtarget>().getTargetLowering()
2320b57cec5SDimitry Andric           ->supportSwiftError() &&
2330b57cec5SDimitry Andric       MF.getFunction().getAttributes().hasAttrSomewhere(Attribute::SwiftError))
2340b57cec5SDimitry Andric     return SCS ? CSR_AArch64_AAPCS_SwiftError_SCS_RegMask
2350b57cec5SDimitry Andric                : CSR_AArch64_AAPCS_SwiftError_RegMask;
2360b57cec5SDimitry Andric   if (CC == CallingConv::PreserveMost)
2370b57cec5SDimitry Andric     return SCS ? CSR_AArch64_RT_MostRegs_SCS_RegMask
2380b57cec5SDimitry Andric                : CSR_AArch64_RT_MostRegs_RegMask;
2390b57cec5SDimitry Andric   else
2400b57cec5SDimitry Andric     return SCS ? CSR_AArch64_AAPCS_SCS_RegMask : CSR_AArch64_AAPCS_RegMask;
2410b57cec5SDimitry Andric }
2420b57cec5SDimitry Andric 
243*e8d8bef9SDimitry Andric const uint32_t *AArch64RegisterInfo::getCustomEHPadPreservedMask(
244*e8d8bef9SDimitry Andric     const MachineFunction &MF) const {
245*e8d8bef9SDimitry Andric   if (MF.getSubtarget<AArch64Subtarget>().isTargetLinux())
246*e8d8bef9SDimitry Andric     return CSR_AArch64_AAPCS_RegMask;
247*e8d8bef9SDimitry Andric 
248*e8d8bef9SDimitry Andric   return nullptr;
249*e8d8bef9SDimitry Andric }
250*e8d8bef9SDimitry Andric 
2510b57cec5SDimitry Andric const uint32_t *AArch64RegisterInfo::getTLSCallPreservedMask() const {
2520b57cec5SDimitry Andric   if (TT.isOSDarwin())
2535ffd83dbSDimitry Andric     return CSR_Darwin_AArch64_TLS_RegMask;
2540b57cec5SDimitry Andric 
2550b57cec5SDimitry Andric   assert(TT.isOSBinFormatELF() && "Invalid target");
2560b57cec5SDimitry Andric   return CSR_AArch64_TLS_ELF_RegMask;
2570b57cec5SDimitry Andric }
2580b57cec5SDimitry Andric 
2590b57cec5SDimitry Andric void AArch64RegisterInfo::UpdateCustomCallPreservedMask(MachineFunction &MF,
2600b57cec5SDimitry Andric                                                  const uint32_t **Mask) const {
2610b57cec5SDimitry Andric   uint32_t *UpdatedMask = MF.allocateRegMask();
2620b57cec5SDimitry Andric   unsigned RegMaskSize = MachineOperand::getRegMaskSize(getNumRegs());
2630b57cec5SDimitry Andric   memcpy(UpdatedMask, *Mask, sizeof(UpdatedMask[0]) * RegMaskSize);
2640b57cec5SDimitry Andric 
2650b57cec5SDimitry Andric   for (size_t i = 0; i < AArch64::GPR64commonRegClass.getNumRegs(); ++i) {
2660b57cec5SDimitry Andric     if (MF.getSubtarget<AArch64Subtarget>().isXRegCustomCalleeSaved(i)) {
2670b57cec5SDimitry Andric       for (MCSubRegIterator SubReg(AArch64::GPR64commonRegClass.getRegister(i),
2680b57cec5SDimitry Andric                                    this, true);
2690b57cec5SDimitry Andric            SubReg.isValid(); ++SubReg) {
2700b57cec5SDimitry Andric         // See TargetRegisterInfo::getCallPreservedMask for how to interpret the
2710b57cec5SDimitry Andric         // register mask.
2720b57cec5SDimitry Andric         UpdatedMask[*SubReg / 32] |= 1u << (*SubReg % 32);
2730b57cec5SDimitry Andric       }
2740b57cec5SDimitry Andric     }
2750b57cec5SDimitry Andric   }
2760b57cec5SDimitry Andric   *Mask = UpdatedMask;
2770b57cec5SDimitry Andric }
2780b57cec5SDimitry Andric 
2790b57cec5SDimitry Andric const uint32_t *AArch64RegisterInfo::getNoPreservedMask() const {
2800b57cec5SDimitry Andric   return CSR_AArch64_NoRegs_RegMask;
2810b57cec5SDimitry Andric }
2820b57cec5SDimitry Andric 
2830b57cec5SDimitry Andric const uint32_t *
2840b57cec5SDimitry Andric AArch64RegisterInfo::getThisReturnPreservedMask(const MachineFunction &MF,
2850b57cec5SDimitry Andric                                                 CallingConv::ID CC) const {
2860b57cec5SDimitry Andric   // This should return a register mask that is the same as that returned by
2870b57cec5SDimitry Andric   // getCallPreservedMask but that additionally preserves the register used for
2880b57cec5SDimitry Andric   // the first i64 argument (which must also be the register used to return a
2890b57cec5SDimitry Andric   // single i64 return value)
2900b57cec5SDimitry Andric   //
2910b57cec5SDimitry Andric   // In case that the calling convention does not use the same register for
2920b57cec5SDimitry Andric   // both, the function should return NULL (does not currently apply)
2930b57cec5SDimitry Andric   assert(CC != CallingConv::GHC && "should not be GHC calling convention.");
2945ffd83dbSDimitry Andric   if (MF.getSubtarget<AArch64Subtarget>().isTargetDarwin())
2955ffd83dbSDimitry Andric     return CSR_Darwin_AArch64_AAPCS_ThisReturn_RegMask;
2960b57cec5SDimitry Andric   return CSR_AArch64_AAPCS_ThisReturn_RegMask;
2970b57cec5SDimitry Andric }
2980b57cec5SDimitry Andric 
2990b57cec5SDimitry Andric const uint32_t *AArch64RegisterInfo::getWindowsStackProbePreservedMask() const {
3000b57cec5SDimitry Andric   return CSR_AArch64_StackProbe_Windows_RegMask;
3010b57cec5SDimitry Andric }
3020b57cec5SDimitry Andric 
3030b57cec5SDimitry Andric BitVector
3040b57cec5SDimitry Andric AArch64RegisterInfo::getReservedRegs(const MachineFunction &MF) const {
3050b57cec5SDimitry Andric   const AArch64FrameLowering *TFI = getFrameLowering(MF);
3060b57cec5SDimitry Andric 
3070b57cec5SDimitry Andric   // FIXME: avoid re-calculating this every time.
3080b57cec5SDimitry Andric   BitVector Reserved(getNumRegs());
3090b57cec5SDimitry Andric   markSuperRegs(Reserved, AArch64::WSP);
3100b57cec5SDimitry Andric   markSuperRegs(Reserved, AArch64::WZR);
3110b57cec5SDimitry Andric 
3120b57cec5SDimitry Andric   if (TFI->hasFP(MF) || TT.isOSDarwin())
3130b57cec5SDimitry Andric     markSuperRegs(Reserved, AArch64::W29);
3140b57cec5SDimitry Andric 
3150b57cec5SDimitry Andric   for (size_t i = 0; i < AArch64::GPR32commonRegClass.getNumRegs(); ++i) {
3160b57cec5SDimitry Andric     if (MF.getSubtarget<AArch64Subtarget>().isXRegisterReserved(i))
3170b57cec5SDimitry Andric       markSuperRegs(Reserved, AArch64::GPR32commonRegClass.getRegister(i));
3180b57cec5SDimitry Andric   }
3190b57cec5SDimitry Andric 
3200b57cec5SDimitry Andric   if (hasBasePointer(MF))
3210b57cec5SDimitry Andric     markSuperRegs(Reserved, AArch64::W19);
3220b57cec5SDimitry Andric 
3230b57cec5SDimitry Andric   // SLH uses register W16/X16 as the taint register.
3240b57cec5SDimitry Andric   if (MF.getFunction().hasFnAttribute(Attribute::SpeculativeLoadHardening))
3250b57cec5SDimitry Andric     markSuperRegs(Reserved, AArch64::W16);
3260b57cec5SDimitry Andric 
3270b57cec5SDimitry Andric   assert(checkAllSuperRegsMarked(Reserved));
3280b57cec5SDimitry Andric   return Reserved;
3290b57cec5SDimitry Andric }
3300b57cec5SDimitry Andric 
3310b57cec5SDimitry Andric bool AArch64RegisterInfo::isReservedReg(const MachineFunction &MF,
3325ffd83dbSDimitry Andric                                         MCRegister Reg) const {
3330b57cec5SDimitry Andric   return getReservedRegs(MF)[Reg];
3340b57cec5SDimitry Andric }
3350b57cec5SDimitry Andric 
3360b57cec5SDimitry Andric bool AArch64RegisterInfo::isAnyArgRegReserved(const MachineFunction &MF) const {
337*e8d8bef9SDimitry Andric   return llvm::any_of(*AArch64::GPR64argRegClass.MC, [this, &MF](MCPhysReg r) {
338*e8d8bef9SDimitry Andric     return isReservedReg(MF, r);
339*e8d8bef9SDimitry Andric   });
3400b57cec5SDimitry Andric }
3410b57cec5SDimitry Andric 
3420b57cec5SDimitry Andric void AArch64RegisterInfo::emitReservedArgRegCallError(
3430b57cec5SDimitry Andric     const MachineFunction &MF) const {
3440b57cec5SDimitry Andric   const Function &F = MF.getFunction();
345*e8d8bef9SDimitry Andric   F.getContext().diagnose(DiagnosticInfoUnsupported{F, ("AArch64 doesn't support"
346*e8d8bef9SDimitry Andric     " function calls if any of the argument registers is reserved.")});
3470b57cec5SDimitry Andric }
3480b57cec5SDimitry Andric 
3490b57cec5SDimitry Andric bool AArch64RegisterInfo::isAsmClobberable(const MachineFunction &MF,
3505ffd83dbSDimitry Andric                                           MCRegister PhysReg) const {
3510b57cec5SDimitry Andric   return !isReservedReg(MF, PhysReg);
3520b57cec5SDimitry Andric }
3530b57cec5SDimitry Andric 
3545ffd83dbSDimitry Andric bool AArch64RegisterInfo::isConstantPhysReg(MCRegister PhysReg) const {
3550b57cec5SDimitry Andric   return PhysReg == AArch64::WZR || PhysReg == AArch64::XZR;
3560b57cec5SDimitry Andric }
3570b57cec5SDimitry Andric 
3580b57cec5SDimitry Andric const TargetRegisterClass *
3590b57cec5SDimitry Andric AArch64RegisterInfo::getPointerRegClass(const MachineFunction &MF,
3600b57cec5SDimitry Andric                                       unsigned Kind) const {
3610b57cec5SDimitry Andric   return &AArch64::GPR64spRegClass;
3620b57cec5SDimitry Andric }
3630b57cec5SDimitry Andric 
3640b57cec5SDimitry Andric const TargetRegisterClass *
3650b57cec5SDimitry Andric AArch64RegisterInfo::getCrossCopyRegClass(const TargetRegisterClass *RC) const {
3660b57cec5SDimitry Andric   if (RC == &AArch64::CCRRegClass)
3670b57cec5SDimitry Andric     return &AArch64::GPR64RegClass; // Only MSR & MRS copy NZCV.
3680b57cec5SDimitry Andric   return RC;
3690b57cec5SDimitry Andric }
3700b57cec5SDimitry Andric 
3710b57cec5SDimitry Andric unsigned AArch64RegisterInfo::getBaseRegister() const { return AArch64::X19; }
3720b57cec5SDimitry Andric 
3730b57cec5SDimitry Andric bool AArch64RegisterInfo::hasBasePointer(const MachineFunction &MF) const {
3740b57cec5SDimitry Andric   const MachineFrameInfo &MFI = MF.getFrameInfo();
3750b57cec5SDimitry Andric 
3760b57cec5SDimitry Andric   // In the presence of variable sized objects or funclets, if the fixed stack
3770b57cec5SDimitry Andric   // size is large enough that referencing from the FP won't result in things
3780b57cec5SDimitry Andric   // being in range relatively often, we can use a base pointer to allow access
3790b57cec5SDimitry Andric   // from the other direction like the SP normally works.
3800b57cec5SDimitry Andric   //
3810b57cec5SDimitry Andric   // Furthermore, if both variable sized objects are present, and the
3820b57cec5SDimitry Andric   // stack needs to be dynamically re-aligned, the base pointer is the only
3830b57cec5SDimitry Andric   // reliable way to reference the locals.
3840b57cec5SDimitry Andric   if (MFI.hasVarSizedObjects() || MF.hasEHFunclets()) {
3850b57cec5SDimitry Andric     if (needsStackRealignment(MF))
3860b57cec5SDimitry Andric       return true;
387979e22ffSDimitry Andric 
388979e22ffSDimitry Andric     if (MF.getSubtarget<AArch64Subtarget>().hasSVE()) {
389979e22ffSDimitry Andric       const AArch64FunctionInfo *AFI = MF.getInfo<AArch64FunctionInfo>();
390979e22ffSDimitry Andric       // Frames that have variable sized objects and scalable SVE objects,
391979e22ffSDimitry Andric       // should always use a basepointer.
392979e22ffSDimitry Andric       if (!AFI->hasCalculatedStackSizeSVE() || AFI->getStackSizeSVE())
393979e22ffSDimitry Andric         return true;
394979e22ffSDimitry Andric     }
395979e22ffSDimitry Andric 
3960b57cec5SDimitry Andric     // Conservatively estimate whether the negative offset from the frame
3970b57cec5SDimitry Andric     // pointer will be sufficient to reach. If a function has a smallish
3980b57cec5SDimitry Andric     // frame, it's less likely to have lots of spills and callee saved
3990b57cec5SDimitry Andric     // space, so it's all more likely to be within range of the frame pointer.
4000b57cec5SDimitry Andric     // If it's wrong, we'll materialize the constant and still get to the
4010b57cec5SDimitry Andric     // object; it's just suboptimal. Negative offsets use the unscaled
4020b57cec5SDimitry Andric     // load/store instructions, which have a 9-bit signed immediate.
4030b57cec5SDimitry Andric     return MFI.getLocalFrameSize() >= 256;
4040b57cec5SDimitry Andric   }
4050b57cec5SDimitry Andric 
4060b57cec5SDimitry Andric   return false;
4070b57cec5SDimitry Andric }
4080b57cec5SDimitry Andric 
4090b57cec5SDimitry Andric Register
4100b57cec5SDimitry Andric AArch64RegisterInfo::getFrameRegister(const MachineFunction &MF) const {
4110b57cec5SDimitry Andric   const AArch64FrameLowering *TFI = getFrameLowering(MF);
4120b57cec5SDimitry Andric   return TFI->hasFP(MF) ? AArch64::FP : AArch64::SP;
4130b57cec5SDimitry Andric }
4140b57cec5SDimitry Andric 
4150b57cec5SDimitry Andric bool AArch64RegisterInfo::requiresRegisterScavenging(
4160b57cec5SDimitry Andric     const MachineFunction &MF) const {
4170b57cec5SDimitry Andric   return true;
4180b57cec5SDimitry Andric }
4190b57cec5SDimitry Andric 
4200b57cec5SDimitry Andric bool AArch64RegisterInfo::requiresVirtualBaseRegisters(
4210b57cec5SDimitry Andric     const MachineFunction &MF) const {
4220b57cec5SDimitry Andric   return true;
4230b57cec5SDimitry Andric }
4240b57cec5SDimitry Andric 
4250b57cec5SDimitry Andric bool
4260b57cec5SDimitry Andric AArch64RegisterInfo::useFPForScavengingIndex(const MachineFunction &MF) const {
4270b57cec5SDimitry Andric   // This function indicates whether the emergency spillslot should be placed
4280b57cec5SDimitry Andric   // close to the beginning of the stackframe (closer to FP) or the end
4290b57cec5SDimitry Andric   // (closer to SP).
4300b57cec5SDimitry Andric   //
4310b57cec5SDimitry Andric   // The beginning works most reliably if we have a frame pointer.
432979e22ffSDimitry Andric   // In the presence of any non-constant space between FP and locals,
433979e22ffSDimitry Andric   // (e.g. in case of stack realignment or a scalable SVE area), it is
434979e22ffSDimitry Andric   // better to use SP or BP.
4350b57cec5SDimitry Andric   const AArch64FrameLowering &TFI = *getFrameLowering(MF);
436979e22ffSDimitry Andric   const AArch64FunctionInfo *AFI = MF.getInfo<AArch64FunctionInfo>();
437979e22ffSDimitry Andric   assert((!MF.getSubtarget<AArch64Subtarget>().hasSVE() ||
438979e22ffSDimitry Andric           AFI->hasCalculatedStackSizeSVE()) &&
439979e22ffSDimitry Andric          "Expected SVE area to be calculated by this point");
440979e22ffSDimitry Andric   return TFI.hasFP(MF) && !needsStackRealignment(MF) && !AFI->getStackSizeSVE();
4410b57cec5SDimitry Andric }
4420b57cec5SDimitry Andric 
4430b57cec5SDimitry Andric bool AArch64RegisterInfo::requiresFrameIndexScavenging(
4440b57cec5SDimitry Andric     const MachineFunction &MF) const {
4450b57cec5SDimitry Andric   return true;
4460b57cec5SDimitry Andric }
4470b57cec5SDimitry Andric 
4480b57cec5SDimitry Andric bool
4490b57cec5SDimitry Andric AArch64RegisterInfo::cannotEliminateFrame(const MachineFunction &MF) const {
4500b57cec5SDimitry Andric   const MachineFrameInfo &MFI = MF.getFrameInfo();
4510b57cec5SDimitry Andric   if (MF.getTarget().Options.DisableFramePointerElim(MF) && MFI.adjustsStack())
4520b57cec5SDimitry Andric     return true;
4530b57cec5SDimitry Andric   return MFI.hasVarSizedObjects() || MFI.isFrameAddressTaken();
4540b57cec5SDimitry Andric }
4550b57cec5SDimitry Andric 
4560b57cec5SDimitry Andric /// needsFrameBaseReg - Returns true if the instruction's frame index
4570b57cec5SDimitry Andric /// reference would be better served by a base register other than FP
4580b57cec5SDimitry Andric /// or SP. Used by LocalStackFrameAllocation to determine which frame index
4590b57cec5SDimitry Andric /// references it should create new base registers for.
4600b57cec5SDimitry Andric bool AArch64RegisterInfo::needsFrameBaseReg(MachineInstr *MI,
4610b57cec5SDimitry Andric                                             int64_t Offset) const {
4620b57cec5SDimitry Andric   for (unsigned i = 0; !MI->getOperand(i).isFI(); ++i)
4630b57cec5SDimitry Andric     assert(i < MI->getNumOperands() &&
4640b57cec5SDimitry Andric            "Instr doesn't have FrameIndex operand!");
4650b57cec5SDimitry Andric 
4660b57cec5SDimitry Andric   // It's the load/store FI references that cause issues, as it can be difficult
4670b57cec5SDimitry Andric   // to materialize the offset if it won't fit in the literal field. Estimate
4680b57cec5SDimitry Andric   // based on the size of the local frame and some conservative assumptions
4690b57cec5SDimitry Andric   // about the rest of the stack frame (note, this is pre-regalloc, so
4700b57cec5SDimitry Andric   // we don't know everything for certain yet) whether this offset is likely
4710b57cec5SDimitry Andric   // to be out of range of the immediate. Return true if so.
4720b57cec5SDimitry Andric 
4730b57cec5SDimitry Andric   // We only generate virtual base registers for loads and stores, so
4740b57cec5SDimitry Andric   // return false for everything else.
4750b57cec5SDimitry Andric   if (!MI->mayLoad() && !MI->mayStore())
4760b57cec5SDimitry Andric     return false;
4770b57cec5SDimitry Andric 
4780b57cec5SDimitry Andric   // Without a virtual base register, if the function has variable sized
4790b57cec5SDimitry Andric   // objects, all fixed-size local references will be via the frame pointer,
4800b57cec5SDimitry Andric   // Approximate the offset and see if it's legal for the instruction.
4810b57cec5SDimitry Andric   // Note that the incoming offset is based on the SP value at function entry,
4820b57cec5SDimitry Andric   // so it'll be negative.
4830b57cec5SDimitry Andric   MachineFunction &MF = *MI->getParent()->getParent();
4840b57cec5SDimitry Andric   const AArch64FrameLowering *TFI = getFrameLowering(MF);
4850b57cec5SDimitry Andric   MachineFrameInfo &MFI = MF.getFrameInfo();
4860b57cec5SDimitry Andric 
4870b57cec5SDimitry Andric   // Estimate an offset from the frame pointer.
4880b57cec5SDimitry Andric   // Conservatively assume all GPR callee-saved registers get pushed.
4890b57cec5SDimitry Andric   // FP, LR, X19-X28, D8-D15. 64-bits each.
4900b57cec5SDimitry Andric   int64_t FPOffset = Offset - 16 * 20;
4910b57cec5SDimitry Andric   // Estimate an offset from the stack pointer.
4920b57cec5SDimitry Andric   // The incoming offset is relating to the SP at the start of the function,
4930b57cec5SDimitry Andric   // but when we access the local it'll be relative to the SP after local
4940b57cec5SDimitry Andric   // allocation, so adjust our SP-relative offset by that allocation size.
4950b57cec5SDimitry Andric   Offset += MFI.getLocalFrameSize();
4960b57cec5SDimitry Andric   // Assume that we'll have at least some spill slots allocated.
4970b57cec5SDimitry Andric   // FIXME: This is a total SWAG number. We should run some statistics
4980b57cec5SDimitry Andric   //        and pick a real one.
4990b57cec5SDimitry Andric   Offset += 128; // 128 bytes of spill slots
5000b57cec5SDimitry Andric 
5010b57cec5SDimitry Andric   // If there is a frame pointer, try using it.
5020b57cec5SDimitry Andric   // The FP is only available if there is no dynamic realignment. We
5030b57cec5SDimitry Andric   // don't know for sure yet whether we'll need that, so we guess based
5040b57cec5SDimitry Andric   // on whether there are any local variables that would trigger it.
5050b57cec5SDimitry Andric   if (TFI->hasFP(MF) && isFrameOffsetLegal(MI, AArch64::FP, FPOffset))
5060b57cec5SDimitry Andric     return false;
5070b57cec5SDimitry Andric 
5080b57cec5SDimitry Andric   // If we can reference via the stack pointer or base pointer, try that.
5090b57cec5SDimitry Andric   // FIXME: This (and the code that resolves the references) can be improved
5100b57cec5SDimitry Andric   //        to only disallow SP relative references in the live range of
5110b57cec5SDimitry Andric   //        the VLA(s). In practice, it's unclear how much difference that
5120b57cec5SDimitry Andric   //        would make, but it may be worth doing.
5130b57cec5SDimitry Andric   if (isFrameOffsetLegal(MI, AArch64::SP, Offset))
5140b57cec5SDimitry Andric     return false;
5150b57cec5SDimitry Andric 
5165ffd83dbSDimitry Andric   // If even offset 0 is illegal, we don't want a virtual base register.
5175ffd83dbSDimitry Andric   if (!isFrameOffsetLegal(MI, AArch64::SP, 0))
5185ffd83dbSDimitry Andric     return false;
5195ffd83dbSDimitry Andric 
5200b57cec5SDimitry Andric   // The offset likely isn't legal; we want to allocate a virtual base register.
5210b57cec5SDimitry Andric   return true;
5220b57cec5SDimitry Andric }
5230b57cec5SDimitry Andric 
5240b57cec5SDimitry Andric bool AArch64RegisterInfo::isFrameOffsetLegal(const MachineInstr *MI,
5255ffd83dbSDimitry Andric                                              Register BaseReg,
5260b57cec5SDimitry Andric                                              int64_t Offset) const {
5270b57cec5SDimitry Andric   assert(MI && "Unable to get the legal offset for nil instruction.");
528*e8d8bef9SDimitry Andric   StackOffset SaveOffset = StackOffset::getFixed(Offset);
5290b57cec5SDimitry Andric   return isAArch64FrameOffsetLegal(*MI, SaveOffset) & AArch64FrameOffsetIsLegal;
5300b57cec5SDimitry Andric }
5310b57cec5SDimitry Andric 
5320b57cec5SDimitry Andric /// Insert defining instruction(s) for BaseReg to be a pointer to FrameIdx
5330b57cec5SDimitry Andric /// at the beginning of the basic block.
534*e8d8bef9SDimitry Andric Register
535*e8d8bef9SDimitry Andric AArch64RegisterInfo::materializeFrameBaseRegister(MachineBasicBlock *MBB,
5360b57cec5SDimitry Andric                                                   int FrameIdx,
5370b57cec5SDimitry Andric                                                   int64_t Offset) const {
5380b57cec5SDimitry Andric   MachineBasicBlock::iterator Ins = MBB->begin();
5390b57cec5SDimitry Andric   DebugLoc DL; // Defaults to "unknown"
5400b57cec5SDimitry Andric   if (Ins != MBB->end())
5410b57cec5SDimitry Andric     DL = Ins->getDebugLoc();
5420b57cec5SDimitry Andric   const MachineFunction &MF = *MBB->getParent();
5430b57cec5SDimitry Andric   const AArch64InstrInfo *TII =
5440b57cec5SDimitry Andric       MF.getSubtarget<AArch64Subtarget>().getInstrInfo();
5450b57cec5SDimitry Andric   const MCInstrDesc &MCID = TII->get(AArch64::ADDXri);
5460b57cec5SDimitry Andric   MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
547*e8d8bef9SDimitry Andric   Register BaseReg = MRI.createVirtualRegister(&AArch64::GPR64spRegClass);
5480b57cec5SDimitry Andric   MRI.constrainRegClass(BaseReg, TII->getRegClass(MCID, 0, this, MF));
5490b57cec5SDimitry Andric   unsigned Shifter = AArch64_AM::getShifterImm(AArch64_AM::LSL, 0);
5500b57cec5SDimitry Andric 
5510b57cec5SDimitry Andric   BuildMI(*MBB, Ins, DL, MCID, BaseReg)
5520b57cec5SDimitry Andric       .addFrameIndex(FrameIdx)
5530b57cec5SDimitry Andric       .addImm(Offset)
5540b57cec5SDimitry Andric       .addImm(Shifter);
555*e8d8bef9SDimitry Andric 
556*e8d8bef9SDimitry Andric   return BaseReg;
5570b57cec5SDimitry Andric }
5580b57cec5SDimitry Andric 
5595ffd83dbSDimitry Andric void AArch64RegisterInfo::resolveFrameIndex(MachineInstr &MI, Register BaseReg,
5600b57cec5SDimitry Andric                                             int64_t Offset) const {
5618bcb0991SDimitry Andric   // ARM doesn't need the general 64-bit offsets
562*e8d8bef9SDimitry Andric   StackOffset Off = StackOffset::getFixed(Offset);
5638bcb0991SDimitry Andric 
5640b57cec5SDimitry Andric   unsigned i = 0;
5650b57cec5SDimitry Andric   while (!MI.getOperand(i).isFI()) {
5660b57cec5SDimitry Andric     ++i;
5670b57cec5SDimitry Andric     assert(i < MI.getNumOperands() && "Instr doesn't have FrameIndex operand!");
5680b57cec5SDimitry Andric   }
569*e8d8bef9SDimitry Andric 
5700b57cec5SDimitry Andric   const MachineFunction *MF = MI.getParent()->getParent();
5710b57cec5SDimitry Andric   const AArch64InstrInfo *TII =
5720b57cec5SDimitry Andric       MF->getSubtarget<AArch64Subtarget>().getInstrInfo();
5730b57cec5SDimitry Andric   bool Done = rewriteAArch64FrameIndex(MI, i, BaseReg, Off, TII);
5740b57cec5SDimitry Andric   assert(Done && "Unable to resolve frame index!");
5750b57cec5SDimitry Andric   (void)Done;
5760b57cec5SDimitry Andric }
5770b57cec5SDimitry Andric 
5785ffd83dbSDimitry Andric // Create a scratch register for the frame index elimination in an instruction.
5795ffd83dbSDimitry Andric // This function has special handling of stack tagging loop pseudos, in which
5805ffd83dbSDimitry Andric // case it can also change the instruction opcode (but not the operands).
5815ffd83dbSDimitry Andric static Register
5825ffd83dbSDimitry Andric createScratchRegisterForInstruction(MachineInstr &MI,
5835ffd83dbSDimitry Andric                                     const AArch64InstrInfo *TII) {
5845ffd83dbSDimitry Andric   // ST*Gloop have a reserved scratch register in operand 1. Use it, and also
5855ffd83dbSDimitry Andric   // replace the instruction with the writeback variant because it will now
5865ffd83dbSDimitry Andric   // satisfy the operand constraints for it.
5875ffd83dbSDimitry Andric   if (MI.getOpcode() == AArch64::STGloop) {
5885ffd83dbSDimitry Andric     MI.setDesc(TII->get(AArch64::STGloop_wback));
5895ffd83dbSDimitry Andric     return MI.getOperand(1).getReg();
5905ffd83dbSDimitry Andric   } else if (MI.getOpcode() == AArch64::STZGloop) {
5915ffd83dbSDimitry Andric     MI.setDesc(TII->get(AArch64::STZGloop_wback));
5925ffd83dbSDimitry Andric     return MI.getOperand(1).getReg();
5935ffd83dbSDimitry Andric   } else {
5945ffd83dbSDimitry Andric     return MI.getMF()->getRegInfo().createVirtualRegister(
5955ffd83dbSDimitry Andric         &AArch64::GPR64RegClass);
5965ffd83dbSDimitry Andric   }
5975ffd83dbSDimitry Andric }
5985ffd83dbSDimitry Andric 
599*e8d8bef9SDimitry Andric void AArch64RegisterInfo::getOffsetOpcodes(
600*e8d8bef9SDimitry Andric     const StackOffset &Offset, SmallVectorImpl<uint64_t> &Ops) const {
601*e8d8bef9SDimitry Andric   // The smallest scalable element supported by scaled SVE addressing
602*e8d8bef9SDimitry Andric   // modes are predicates, which are 2 scalable bytes in size. So the scalable
603*e8d8bef9SDimitry Andric   // byte offset must always be a multiple of 2.
604*e8d8bef9SDimitry Andric   assert(Offset.getScalable() % 2 == 0 && "Invalid frame offset");
605*e8d8bef9SDimitry Andric 
606*e8d8bef9SDimitry Andric   // Add fixed-sized offset using existing DIExpression interface.
607*e8d8bef9SDimitry Andric   DIExpression::appendOffset(Ops, Offset.getFixed());
608*e8d8bef9SDimitry Andric 
609*e8d8bef9SDimitry Andric   unsigned VG = getDwarfRegNum(AArch64::VG, true);
610*e8d8bef9SDimitry Andric   int64_t VGSized = Offset.getScalable() / 2;
611*e8d8bef9SDimitry Andric   if (VGSized > 0) {
612*e8d8bef9SDimitry Andric     Ops.push_back(dwarf::DW_OP_constu);
613*e8d8bef9SDimitry Andric     Ops.push_back(VGSized);
614*e8d8bef9SDimitry Andric     Ops.append({dwarf::DW_OP_bregx, VG, 0ULL});
615*e8d8bef9SDimitry Andric     Ops.push_back(dwarf::DW_OP_mul);
616*e8d8bef9SDimitry Andric     Ops.push_back(dwarf::DW_OP_plus);
617*e8d8bef9SDimitry Andric   } else if (VGSized < 0) {
618*e8d8bef9SDimitry Andric     Ops.push_back(dwarf::DW_OP_constu);
619*e8d8bef9SDimitry Andric     Ops.push_back(-VGSized);
620*e8d8bef9SDimitry Andric     Ops.append({dwarf::DW_OP_bregx, VG, 0ULL});
621*e8d8bef9SDimitry Andric     Ops.push_back(dwarf::DW_OP_mul);
622*e8d8bef9SDimitry Andric     Ops.push_back(dwarf::DW_OP_minus);
623*e8d8bef9SDimitry Andric   }
624*e8d8bef9SDimitry Andric }
625*e8d8bef9SDimitry Andric 
6260b57cec5SDimitry Andric void AArch64RegisterInfo::eliminateFrameIndex(MachineBasicBlock::iterator II,
6270b57cec5SDimitry Andric                                               int SPAdj, unsigned FIOperandNum,
6280b57cec5SDimitry Andric                                               RegScavenger *RS) const {
6290b57cec5SDimitry Andric   assert(SPAdj == 0 && "Unexpected");
6300b57cec5SDimitry Andric 
6310b57cec5SDimitry Andric   MachineInstr &MI = *II;
6320b57cec5SDimitry Andric   MachineBasicBlock &MBB = *MI.getParent();
6330b57cec5SDimitry Andric   MachineFunction &MF = *MBB.getParent();
6348bcb0991SDimitry Andric   const MachineFrameInfo &MFI = MF.getFrameInfo();
6350b57cec5SDimitry Andric   const AArch64InstrInfo *TII =
6360b57cec5SDimitry Andric       MF.getSubtarget<AArch64Subtarget>().getInstrInfo();
6370b57cec5SDimitry Andric   const AArch64FrameLowering *TFI = getFrameLowering(MF);
6380b57cec5SDimitry Andric   int FrameIndex = MI.getOperand(FIOperandNum).getIndex();
6398bcb0991SDimitry Andric   bool Tagged =
6408bcb0991SDimitry Andric       MI.getOperand(FIOperandNum).getTargetFlags() & AArch64II::MO_TAGGED;
6415ffd83dbSDimitry Andric   Register FrameReg;
6420b57cec5SDimitry Andric 
643*e8d8bef9SDimitry Andric   // Special handling of dbg_value, stackmap patchpoint statepoint instructions.
644*e8d8bef9SDimitry Andric   if (MI.getOpcode() == TargetOpcode::STACKMAP ||
645*e8d8bef9SDimitry Andric       MI.getOpcode() == TargetOpcode::PATCHPOINT ||
646*e8d8bef9SDimitry Andric       MI.getOpcode() == TargetOpcode::STATEPOINT) {
6478bcb0991SDimitry Andric     StackOffset Offset =
6488bcb0991SDimitry Andric         TFI->resolveFrameIndexReference(MF, FrameIndex, FrameReg,
6490b57cec5SDimitry Andric                                         /*PreferFP=*/true,
6500b57cec5SDimitry Andric                                         /*ForSimm=*/false);
651*e8d8bef9SDimitry Andric     Offset += StackOffset::getFixed(MI.getOperand(FIOperandNum + 1).getImm());
6520b57cec5SDimitry Andric     MI.getOperand(FIOperandNum).ChangeToRegister(FrameReg, false /*isDef*/);
653*e8d8bef9SDimitry Andric     MI.getOperand(FIOperandNum + 1).ChangeToImmediate(Offset.getFixed());
6540b57cec5SDimitry Andric     return;
6550b57cec5SDimitry Andric   }
6560b57cec5SDimitry Andric 
6570b57cec5SDimitry Andric   if (MI.getOpcode() == TargetOpcode::LOCAL_ESCAPE) {
6580b57cec5SDimitry Andric     MachineOperand &FI = MI.getOperand(FIOperandNum);
659*e8d8bef9SDimitry Andric     StackOffset Offset = TFI->getNonLocalFrameIndexReference(MF, FrameIndex);
660*e8d8bef9SDimitry Andric     assert(!Offset.getScalable() &&
661*e8d8bef9SDimitry Andric            "Frame offsets with a scalable component are not supported");
662*e8d8bef9SDimitry Andric     FI.ChangeToImmediate(Offset.getFixed());
6630b57cec5SDimitry Andric     return;
6640b57cec5SDimitry Andric   }
6650b57cec5SDimitry Andric 
6668bcb0991SDimitry Andric   StackOffset Offset;
6670b57cec5SDimitry Andric   if (MI.getOpcode() == AArch64::TAGPstack) {
6680b57cec5SDimitry Andric     // TAGPstack must use the virtual frame register in its 3rd operand.
6690b57cec5SDimitry Andric     const AArch64FunctionInfo *AFI = MF.getInfo<AArch64FunctionInfo>();
6700b57cec5SDimitry Andric     FrameReg = MI.getOperand(3).getReg();
671*e8d8bef9SDimitry Andric     Offset = StackOffset::getFixed(MFI.getObjectOffset(FrameIndex) +
672*e8d8bef9SDimitry Andric                                       AFI->getTaggedBasePointerOffset());
6738bcb0991SDimitry Andric   } else if (Tagged) {
674*e8d8bef9SDimitry Andric     StackOffset SPOffset = StackOffset::getFixed(
675*e8d8bef9SDimitry Andric         MFI.getObjectOffset(FrameIndex) + (int64_t)MFI.getStackSize());
6768bcb0991SDimitry Andric     if (MFI.hasVarSizedObjects() ||
6778bcb0991SDimitry Andric         isAArch64FrameOffsetLegal(MI, SPOffset, nullptr, nullptr, nullptr) !=
6788bcb0991SDimitry Andric             (AArch64FrameOffsetCanUpdate | AArch64FrameOffsetIsLegal)) {
6798bcb0991SDimitry Andric       // Can't update to SP + offset in place. Precalculate the tagged pointer
6808bcb0991SDimitry Andric       // in a scratch register.
6818bcb0991SDimitry Andric       Offset = TFI->resolveFrameIndexReference(
6828bcb0991SDimitry Andric           MF, FrameIndex, FrameReg, /*PreferFP=*/false, /*ForSimm=*/true);
6838bcb0991SDimitry Andric       Register ScratchReg =
6848bcb0991SDimitry Andric           MF.getRegInfo().createVirtualRegister(&AArch64::GPR64RegClass);
6858bcb0991SDimitry Andric       emitFrameOffset(MBB, II, MI.getDebugLoc(), ScratchReg, FrameReg, Offset,
6868bcb0991SDimitry Andric                       TII);
6878bcb0991SDimitry Andric       BuildMI(MBB, MI, MI.getDebugLoc(), TII->get(AArch64::LDG), ScratchReg)
6888bcb0991SDimitry Andric           .addReg(ScratchReg)
6898bcb0991SDimitry Andric           .addReg(ScratchReg)
6908bcb0991SDimitry Andric           .addImm(0);
6918bcb0991SDimitry Andric       MI.getOperand(FIOperandNum)
6928bcb0991SDimitry Andric           .ChangeToRegister(ScratchReg, false, false, true);
6938bcb0991SDimitry Andric       return;
6948bcb0991SDimitry Andric     }
6958bcb0991SDimitry Andric     FrameReg = AArch64::SP;
696*e8d8bef9SDimitry Andric     Offset = StackOffset::getFixed(MFI.getObjectOffset(FrameIndex) +
697*e8d8bef9SDimitry Andric                                    (int64_t)MFI.getStackSize());
6980b57cec5SDimitry Andric   } else {
6990b57cec5SDimitry Andric     Offset = TFI->resolveFrameIndexReference(
7000b57cec5SDimitry Andric         MF, FrameIndex, FrameReg, /*PreferFP=*/false, /*ForSimm=*/true);
7010b57cec5SDimitry Andric   }
7020b57cec5SDimitry Andric 
7030b57cec5SDimitry Andric   // Modify MI as necessary to handle as much of 'Offset' as possible
7040b57cec5SDimitry Andric   if (rewriteAArch64FrameIndex(MI, FIOperandNum, FrameReg, Offset, TII))
7050b57cec5SDimitry Andric     return;
7060b57cec5SDimitry Andric 
7070b57cec5SDimitry Andric   assert((!RS || !RS->isScavengingFrameIndex(FrameIndex)) &&
7080b57cec5SDimitry Andric          "Emergency spill slot is out of reach");
7090b57cec5SDimitry Andric 
7100b57cec5SDimitry Andric   // If we get here, the immediate doesn't fit into the instruction.  We folded
7110b57cec5SDimitry Andric   // as much as possible above.  Handle the rest, providing a register that is
7120b57cec5SDimitry Andric   // SP+LargeImm.
7135ffd83dbSDimitry Andric   Register ScratchReg = createScratchRegisterForInstruction(MI, TII);
7140b57cec5SDimitry Andric   emitFrameOffset(MBB, II, MI.getDebugLoc(), ScratchReg, FrameReg, Offset, TII);
7150b57cec5SDimitry Andric   MI.getOperand(FIOperandNum).ChangeToRegister(ScratchReg, false, false, true);
7160b57cec5SDimitry Andric }
7170b57cec5SDimitry Andric 
7180b57cec5SDimitry Andric unsigned AArch64RegisterInfo::getRegPressureLimit(const TargetRegisterClass *RC,
7190b57cec5SDimitry Andric                                                   MachineFunction &MF) const {
7200b57cec5SDimitry Andric   const AArch64FrameLowering *TFI = getFrameLowering(MF);
7210b57cec5SDimitry Andric 
7220b57cec5SDimitry Andric   switch (RC->getID()) {
7230b57cec5SDimitry Andric   default:
7240b57cec5SDimitry Andric     return 0;
7250b57cec5SDimitry Andric   case AArch64::GPR32RegClassID:
7260b57cec5SDimitry Andric   case AArch64::GPR32spRegClassID:
7270b57cec5SDimitry Andric   case AArch64::GPR32allRegClassID:
7280b57cec5SDimitry Andric   case AArch64::GPR64spRegClassID:
7290b57cec5SDimitry Andric   case AArch64::GPR64allRegClassID:
7300b57cec5SDimitry Andric   case AArch64::GPR64RegClassID:
7310b57cec5SDimitry Andric   case AArch64::GPR32commonRegClassID:
7320b57cec5SDimitry Andric   case AArch64::GPR64commonRegClassID:
7330b57cec5SDimitry Andric     return 32 - 1                                   // XZR/SP
7340b57cec5SDimitry Andric               - (TFI->hasFP(MF) || TT.isOSDarwin()) // FP
7350b57cec5SDimitry Andric               - MF.getSubtarget<AArch64Subtarget>().getNumXRegisterReserved()
7360b57cec5SDimitry Andric               - hasBasePointer(MF);  // X19
7370b57cec5SDimitry Andric   case AArch64::FPR8RegClassID:
7380b57cec5SDimitry Andric   case AArch64::FPR16RegClassID:
7390b57cec5SDimitry Andric   case AArch64::FPR32RegClassID:
7400b57cec5SDimitry Andric   case AArch64::FPR64RegClassID:
7410b57cec5SDimitry Andric   case AArch64::FPR128RegClassID:
7420b57cec5SDimitry Andric     return 32;
7430b57cec5SDimitry Andric 
7440b57cec5SDimitry Andric   case AArch64::DDRegClassID:
7450b57cec5SDimitry Andric   case AArch64::DDDRegClassID:
7460b57cec5SDimitry Andric   case AArch64::DDDDRegClassID:
7470b57cec5SDimitry Andric   case AArch64::QQRegClassID:
7480b57cec5SDimitry Andric   case AArch64::QQQRegClassID:
7490b57cec5SDimitry Andric   case AArch64::QQQQRegClassID:
7500b57cec5SDimitry Andric     return 32;
7510b57cec5SDimitry Andric 
7520b57cec5SDimitry Andric   case AArch64::FPR128_loRegClassID:
7535ffd83dbSDimitry Andric   case AArch64::FPR64_loRegClassID:
7545ffd83dbSDimitry Andric   case AArch64::FPR16_loRegClassID:
7550b57cec5SDimitry Andric     return 16;
7560b57cec5SDimitry Andric   }
7570b57cec5SDimitry Andric }
7580b57cec5SDimitry Andric 
7590b57cec5SDimitry Andric unsigned AArch64RegisterInfo::getLocalAddressRegister(
7600b57cec5SDimitry Andric   const MachineFunction &MF) const {
7610b57cec5SDimitry Andric   const auto &MFI = MF.getFrameInfo();
7620b57cec5SDimitry Andric   if (!MF.hasEHFunclets() && !MFI.hasVarSizedObjects())
7630b57cec5SDimitry Andric     return AArch64::SP;
7640b57cec5SDimitry Andric   else if (needsStackRealignment(MF))
7650b57cec5SDimitry Andric     return getBaseRegister();
7660b57cec5SDimitry Andric   return getFrameRegister(MF);
7670b57cec5SDimitry Andric }
768*e8d8bef9SDimitry Andric 
769*e8d8bef9SDimitry Andric /// SrcRC and DstRC will be morphed into NewRC if this returns true
770*e8d8bef9SDimitry Andric bool AArch64RegisterInfo::shouldCoalesce(
771*e8d8bef9SDimitry Andric     MachineInstr *MI, const TargetRegisterClass *SrcRC, unsigned SubReg,
772*e8d8bef9SDimitry Andric     const TargetRegisterClass *DstRC, unsigned DstSubReg,
773*e8d8bef9SDimitry Andric     const TargetRegisterClass *NewRC, LiveIntervals &LIS) const {
774*e8d8bef9SDimitry Andric   if (MI->isCopy() &&
775*e8d8bef9SDimitry Andric       ((DstRC->getID() == AArch64::GPR64RegClassID) ||
776*e8d8bef9SDimitry Andric        (DstRC->getID() == AArch64::GPR64commonRegClassID)) &&
777*e8d8bef9SDimitry Andric       MI->getOperand(0).getSubReg() && MI->getOperand(1).getSubReg())
778*e8d8bef9SDimitry Andric     // Do not coalesce in the case of a 32-bit subregister copy
779*e8d8bef9SDimitry Andric     // which implements a 32 to 64 bit zero extension
780*e8d8bef9SDimitry Andric     // which relies on the upper 32 bits being zeroed.
781*e8d8bef9SDimitry Andric     return false;
782*e8d8bef9SDimitry Andric   return true;
783*e8d8bef9SDimitry Andric }
784