xref: /freebsd/contrib/llvm-project/llvm/lib/Target/AArch64/AArch64RegisterInfo.cpp (revision 5ffd83dbcc34f10e07f6d3e968ae6365869615f4)
10b57cec5SDimitry Andric //===- AArch64RegisterInfo.cpp - AArch64 Register Information -------------===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric // This file contains the AArch64 implementation of the TargetRegisterInfo
100b57cec5SDimitry Andric // class.
110b57cec5SDimitry Andric //
120b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
130b57cec5SDimitry Andric 
140b57cec5SDimitry Andric #include "AArch64RegisterInfo.h"
150b57cec5SDimitry Andric #include "AArch64FrameLowering.h"
160b57cec5SDimitry Andric #include "AArch64InstrInfo.h"
170b57cec5SDimitry Andric #include "AArch64MachineFunctionInfo.h"
188bcb0991SDimitry Andric #include "AArch64StackOffset.h"
190b57cec5SDimitry Andric #include "AArch64Subtarget.h"
200b57cec5SDimitry Andric #include "MCTargetDesc/AArch64AddressingModes.h"
210b57cec5SDimitry Andric #include "llvm/ADT/BitVector.h"
220b57cec5SDimitry Andric #include "llvm/ADT/Triple.h"
230b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h"
240b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h"
250b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h"
260b57cec5SDimitry Andric #include "llvm/CodeGen/RegisterScavenging.h"
270b57cec5SDimitry Andric #include "llvm/CodeGen/TargetFrameLowering.h"
288bcb0991SDimitry Andric #include "llvm/IR/DiagnosticInfo.h"
298bcb0991SDimitry Andric #include "llvm/IR/Function.h"
308bcb0991SDimitry Andric #include "llvm/Support/raw_ostream.h"
310b57cec5SDimitry Andric #include "llvm/Target/TargetOptions.h"
320b57cec5SDimitry Andric 
330b57cec5SDimitry Andric using namespace llvm;
340b57cec5SDimitry Andric 
350b57cec5SDimitry Andric #define GET_REGINFO_TARGET_DESC
360b57cec5SDimitry Andric #include "AArch64GenRegisterInfo.inc"
370b57cec5SDimitry Andric 
380b57cec5SDimitry Andric AArch64RegisterInfo::AArch64RegisterInfo(const Triple &TT)
390b57cec5SDimitry Andric     : AArch64GenRegisterInfo(AArch64::LR), TT(TT) {
400b57cec5SDimitry Andric   AArch64_MC::initLLVMToCVRegMapping(this);
410b57cec5SDimitry Andric }
420b57cec5SDimitry Andric 
430b57cec5SDimitry Andric const MCPhysReg *
440b57cec5SDimitry Andric AArch64RegisterInfo::getCalleeSavedRegs(const MachineFunction *MF) const {
450b57cec5SDimitry Andric   assert(MF && "Invalid MachineFunction pointer.");
46*5ffd83dbSDimitry Andric 
470b57cec5SDimitry Andric   if (MF->getFunction().getCallingConv() == CallingConv::GHC)
480b57cec5SDimitry Andric     // GHC set of callee saved regs is empty as all those regs are
490b57cec5SDimitry Andric     // used for passing STG regs around
500b57cec5SDimitry Andric     return CSR_AArch64_NoRegs_SaveList;
510b57cec5SDimitry Andric   if (MF->getFunction().getCallingConv() == CallingConv::AnyReg)
520b57cec5SDimitry Andric     return CSR_AArch64_AllRegs_SaveList;
53*5ffd83dbSDimitry Andric 
54*5ffd83dbSDimitry Andric   // Darwin has its own CSR_AArch64_AAPCS_SaveList, which means most CSR save
55*5ffd83dbSDimitry Andric   // lists depending on that will need to have their Darwin variant as well.
56*5ffd83dbSDimitry Andric   if (MF->getSubtarget<AArch64Subtarget>().isTargetDarwin())
57*5ffd83dbSDimitry Andric     return getDarwinCalleeSavedRegs(MF);
58*5ffd83dbSDimitry Andric 
59*5ffd83dbSDimitry Andric   if (MF->getFunction().getCallingConv() == CallingConv::CFGuard_Check)
60*5ffd83dbSDimitry Andric     return CSR_Win_AArch64_CFGuard_Check_SaveList;
61*5ffd83dbSDimitry Andric   if (MF->getSubtarget<AArch64Subtarget>().isTargetWindows())
62*5ffd83dbSDimitry Andric     return CSR_Win_AArch64_AAPCS_SaveList;
630b57cec5SDimitry Andric   if (MF->getFunction().getCallingConv() == CallingConv::AArch64_VectorCall)
640b57cec5SDimitry Andric     return CSR_AArch64_AAVPCS_SaveList;
65480093f4SDimitry Andric   if (MF->getFunction().getCallingConv() == CallingConv::AArch64_SVE_VectorCall)
66480093f4SDimitry Andric     return CSR_AArch64_SVE_AAPCS_SaveList;
670b57cec5SDimitry Andric   if (MF->getSubtarget<AArch64Subtarget>().getTargetLowering()
680b57cec5SDimitry Andric           ->supportSwiftError() &&
690b57cec5SDimitry Andric       MF->getFunction().getAttributes().hasAttrSomewhere(
700b57cec5SDimitry Andric           Attribute::SwiftError))
710b57cec5SDimitry Andric     return CSR_AArch64_AAPCS_SwiftError_SaveList;
720b57cec5SDimitry Andric   if (MF->getFunction().getCallingConv() == CallingConv::PreserveMost)
730b57cec5SDimitry Andric     return CSR_AArch64_RT_MostRegs_SaveList;
74*5ffd83dbSDimitry Andric   if (MF->getFunction().getCallingConv() == CallingConv::Win64)
75*5ffd83dbSDimitry Andric     // This is for OSes other than Windows; Windows is a separate case further
76*5ffd83dbSDimitry Andric     // above.
77*5ffd83dbSDimitry Andric     return CSR_AArch64_AAPCS_X18_SaveList;
780b57cec5SDimitry Andric   return CSR_AArch64_AAPCS_SaveList;
790b57cec5SDimitry Andric }
800b57cec5SDimitry Andric 
81*5ffd83dbSDimitry Andric const MCPhysReg *
82*5ffd83dbSDimitry Andric AArch64RegisterInfo::getDarwinCalleeSavedRegs(const MachineFunction *MF) const {
83*5ffd83dbSDimitry Andric   assert(MF && "Invalid MachineFunction pointer.");
84*5ffd83dbSDimitry Andric   assert(MF->getSubtarget<AArch64Subtarget>().isTargetDarwin() &&
85*5ffd83dbSDimitry Andric          "Invalid subtarget for getDarwinCalleeSavedRegs");
86*5ffd83dbSDimitry Andric 
87*5ffd83dbSDimitry Andric   if (MF->getFunction().getCallingConv() == CallingConv::CFGuard_Check)
88*5ffd83dbSDimitry Andric     report_fatal_error(
89*5ffd83dbSDimitry Andric         "Calling convention CFGuard_Check is unsupported on Darwin.");
90*5ffd83dbSDimitry Andric   if (MF->getFunction().getCallingConv() == CallingConv::AArch64_VectorCall)
91*5ffd83dbSDimitry Andric     return CSR_Darwin_AArch64_AAVPCS_SaveList;
92*5ffd83dbSDimitry Andric   if (MF->getFunction().getCallingConv() == CallingConv::AArch64_SVE_VectorCall)
93*5ffd83dbSDimitry Andric     report_fatal_error(
94*5ffd83dbSDimitry Andric         "Calling convention SVE_VectorCall is unsupported on Darwin.");
95*5ffd83dbSDimitry Andric   if (MF->getFunction().getCallingConv() == CallingConv::CXX_FAST_TLS)
96*5ffd83dbSDimitry Andric     return MF->getInfo<AArch64FunctionInfo>()->isSplitCSR()
97*5ffd83dbSDimitry Andric                ? CSR_Darwin_AArch64_CXX_TLS_PE_SaveList
98*5ffd83dbSDimitry Andric                : CSR_Darwin_AArch64_CXX_TLS_SaveList;
99*5ffd83dbSDimitry Andric   if (MF->getSubtarget<AArch64Subtarget>().getTargetLowering()
100*5ffd83dbSDimitry Andric           ->supportSwiftError() &&
101*5ffd83dbSDimitry Andric       MF->getFunction().getAttributes().hasAttrSomewhere(
102*5ffd83dbSDimitry Andric           Attribute::SwiftError))
103*5ffd83dbSDimitry Andric     return CSR_Darwin_AArch64_AAPCS_SwiftError_SaveList;
104*5ffd83dbSDimitry Andric   if (MF->getFunction().getCallingConv() == CallingConv::PreserveMost)
105*5ffd83dbSDimitry Andric     return CSR_Darwin_AArch64_RT_MostRegs_SaveList;
106*5ffd83dbSDimitry Andric   return CSR_Darwin_AArch64_AAPCS_SaveList;
107*5ffd83dbSDimitry Andric }
108*5ffd83dbSDimitry Andric 
1090b57cec5SDimitry Andric const MCPhysReg *AArch64RegisterInfo::getCalleeSavedRegsViaCopy(
1100b57cec5SDimitry Andric     const MachineFunction *MF) const {
1110b57cec5SDimitry Andric   assert(MF && "Invalid MachineFunction pointer.");
1120b57cec5SDimitry Andric   if (MF->getFunction().getCallingConv() == CallingConv::CXX_FAST_TLS &&
1130b57cec5SDimitry Andric       MF->getInfo<AArch64FunctionInfo>()->isSplitCSR())
114*5ffd83dbSDimitry Andric     return CSR_Darwin_AArch64_CXX_TLS_ViaCopy_SaveList;
1150b57cec5SDimitry Andric   return nullptr;
1160b57cec5SDimitry Andric }
1170b57cec5SDimitry Andric 
1180b57cec5SDimitry Andric void AArch64RegisterInfo::UpdateCustomCalleeSavedRegs(
1190b57cec5SDimitry Andric     MachineFunction &MF) const {
1200b57cec5SDimitry Andric   const MCPhysReg *CSRs = getCalleeSavedRegs(&MF);
1210b57cec5SDimitry Andric   SmallVector<MCPhysReg, 32> UpdatedCSRs;
1220b57cec5SDimitry Andric   for (const MCPhysReg *I = CSRs; *I; ++I)
1230b57cec5SDimitry Andric     UpdatedCSRs.push_back(*I);
1240b57cec5SDimitry Andric 
1250b57cec5SDimitry Andric   for (size_t i = 0; i < AArch64::GPR64commonRegClass.getNumRegs(); ++i) {
1260b57cec5SDimitry Andric     if (MF.getSubtarget<AArch64Subtarget>().isXRegCustomCalleeSaved(i)) {
1270b57cec5SDimitry Andric       UpdatedCSRs.push_back(AArch64::GPR64commonRegClass.getRegister(i));
1280b57cec5SDimitry Andric     }
1290b57cec5SDimitry Andric   }
1300b57cec5SDimitry Andric   // Register lists are zero-terminated.
1310b57cec5SDimitry Andric   UpdatedCSRs.push_back(0);
1320b57cec5SDimitry Andric   MF.getRegInfo().setCalleeSavedRegs(UpdatedCSRs);
1330b57cec5SDimitry Andric }
1340b57cec5SDimitry Andric 
1350b57cec5SDimitry Andric const TargetRegisterClass *
1360b57cec5SDimitry Andric AArch64RegisterInfo::getSubClassWithSubReg(const TargetRegisterClass *RC,
1370b57cec5SDimitry Andric                                        unsigned Idx) const {
1380b57cec5SDimitry Andric   // edge case for GPR/FPR register classes
1390b57cec5SDimitry Andric   if (RC == &AArch64::GPR32allRegClass && Idx == AArch64::hsub)
1400b57cec5SDimitry Andric     return &AArch64::FPR32RegClass;
1410b57cec5SDimitry Andric   else if (RC == &AArch64::GPR64allRegClass && Idx == AArch64::hsub)
1420b57cec5SDimitry Andric     return &AArch64::FPR64RegClass;
1430b57cec5SDimitry Andric 
1440b57cec5SDimitry Andric   // Forward to TableGen's default version.
1450b57cec5SDimitry Andric   return AArch64GenRegisterInfo::getSubClassWithSubReg(RC, Idx);
1460b57cec5SDimitry Andric }
1470b57cec5SDimitry Andric 
1480b57cec5SDimitry Andric const uint32_t *
149*5ffd83dbSDimitry Andric AArch64RegisterInfo::getDarwinCallPreservedMask(const MachineFunction &MF,
150*5ffd83dbSDimitry Andric                                                 CallingConv::ID CC) const {
151*5ffd83dbSDimitry Andric   assert(MF.getSubtarget<AArch64Subtarget>().isTargetDarwin() &&
152*5ffd83dbSDimitry Andric          "Invalid subtarget for getDarwinCallPreservedMask");
153*5ffd83dbSDimitry Andric 
154*5ffd83dbSDimitry Andric   if (CC == CallingConv::CXX_FAST_TLS)
155*5ffd83dbSDimitry Andric     return CSR_Darwin_AArch64_CXX_TLS_RegMask;
156*5ffd83dbSDimitry Andric   if (CC == CallingConv::AArch64_VectorCall)
157*5ffd83dbSDimitry Andric     return CSR_Darwin_AArch64_AAVPCS_RegMask;
158*5ffd83dbSDimitry Andric   if (CC == CallingConv::AArch64_SVE_VectorCall)
159*5ffd83dbSDimitry Andric     report_fatal_error(
160*5ffd83dbSDimitry Andric         "Calling convention SVE_VectorCall is unsupported on Darwin.");
161*5ffd83dbSDimitry Andric   if (CC == CallingConv::CFGuard_Check)
162*5ffd83dbSDimitry Andric     report_fatal_error(
163*5ffd83dbSDimitry Andric         "Calling convention CFGuard_Check is unsupported on Darwin.");
164*5ffd83dbSDimitry Andric   if (MF.getSubtarget<AArch64Subtarget>()
165*5ffd83dbSDimitry Andric           .getTargetLowering()
166*5ffd83dbSDimitry Andric           ->supportSwiftError() &&
167*5ffd83dbSDimitry Andric       MF.getFunction().getAttributes().hasAttrSomewhere(Attribute::SwiftError))
168*5ffd83dbSDimitry Andric     return CSR_Darwin_AArch64_AAPCS_SwiftError_RegMask;
169*5ffd83dbSDimitry Andric   if (CC == CallingConv::PreserveMost)
170*5ffd83dbSDimitry Andric     return CSR_Darwin_AArch64_RT_MostRegs_RegMask;
171*5ffd83dbSDimitry Andric   return CSR_Darwin_AArch64_AAPCS_RegMask;
172*5ffd83dbSDimitry Andric }
173*5ffd83dbSDimitry Andric 
174*5ffd83dbSDimitry Andric const uint32_t *
1750b57cec5SDimitry Andric AArch64RegisterInfo::getCallPreservedMask(const MachineFunction &MF,
1760b57cec5SDimitry Andric                                           CallingConv::ID CC) const {
1770b57cec5SDimitry Andric   bool SCS = MF.getFunction().hasFnAttribute(Attribute::ShadowCallStack);
1780b57cec5SDimitry Andric   if (CC == CallingConv::GHC)
1790b57cec5SDimitry Andric     // This is academic because all GHC calls are (supposed to be) tail calls
1800b57cec5SDimitry Andric     return SCS ? CSR_AArch64_NoRegs_SCS_RegMask : CSR_AArch64_NoRegs_RegMask;
1810b57cec5SDimitry Andric   if (CC == CallingConv::AnyReg)
1820b57cec5SDimitry Andric     return SCS ? CSR_AArch64_AllRegs_SCS_RegMask : CSR_AArch64_AllRegs_RegMask;
183*5ffd83dbSDimitry Andric 
184*5ffd83dbSDimitry Andric   // All the following calling conventions are handled differently on Darwin.
185*5ffd83dbSDimitry Andric   if (MF.getSubtarget<AArch64Subtarget>().isTargetDarwin()) {
186*5ffd83dbSDimitry Andric     if (SCS)
187*5ffd83dbSDimitry Andric       report_fatal_error("ShadowCallStack attribute not supported on Darwin.");
188*5ffd83dbSDimitry Andric     return getDarwinCallPreservedMask(MF, CC);
189*5ffd83dbSDimitry Andric   }
190*5ffd83dbSDimitry Andric 
1910b57cec5SDimitry Andric   if (CC == CallingConv::AArch64_VectorCall)
1920b57cec5SDimitry Andric     return SCS ? CSR_AArch64_AAVPCS_SCS_RegMask : CSR_AArch64_AAVPCS_RegMask;
1938bcb0991SDimitry Andric   if (CC == CallingConv::AArch64_SVE_VectorCall)
194480093f4SDimitry Andric     return SCS ? CSR_AArch64_SVE_AAPCS_SCS_RegMask
195480093f4SDimitry Andric                : CSR_AArch64_SVE_AAPCS_RegMask;
196480093f4SDimitry Andric   if (CC == CallingConv::CFGuard_Check)
197480093f4SDimitry Andric     return CSR_Win_AArch64_CFGuard_Check_RegMask;
1980b57cec5SDimitry Andric   if (MF.getSubtarget<AArch64Subtarget>().getTargetLowering()
1990b57cec5SDimitry Andric           ->supportSwiftError() &&
2000b57cec5SDimitry Andric       MF.getFunction().getAttributes().hasAttrSomewhere(Attribute::SwiftError))
2010b57cec5SDimitry Andric     return SCS ? CSR_AArch64_AAPCS_SwiftError_SCS_RegMask
2020b57cec5SDimitry Andric                : CSR_AArch64_AAPCS_SwiftError_RegMask;
2030b57cec5SDimitry Andric   if (CC == CallingConv::PreserveMost)
2040b57cec5SDimitry Andric     return SCS ? CSR_AArch64_RT_MostRegs_SCS_RegMask
2050b57cec5SDimitry Andric                : CSR_AArch64_RT_MostRegs_RegMask;
2060b57cec5SDimitry Andric   else
2070b57cec5SDimitry Andric     return SCS ? CSR_AArch64_AAPCS_SCS_RegMask : CSR_AArch64_AAPCS_RegMask;
2080b57cec5SDimitry Andric }
2090b57cec5SDimitry Andric 
2100b57cec5SDimitry Andric const uint32_t *AArch64RegisterInfo::getTLSCallPreservedMask() const {
2110b57cec5SDimitry Andric   if (TT.isOSDarwin())
212*5ffd83dbSDimitry Andric     return CSR_Darwin_AArch64_TLS_RegMask;
2130b57cec5SDimitry Andric 
2140b57cec5SDimitry Andric   assert(TT.isOSBinFormatELF() && "Invalid target");
2150b57cec5SDimitry Andric   return CSR_AArch64_TLS_ELF_RegMask;
2160b57cec5SDimitry Andric }
2170b57cec5SDimitry Andric 
2180b57cec5SDimitry Andric void AArch64RegisterInfo::UpdateCustomCallPreservedMask(MachineFunction &MF,
2190b57cec5SDimitry Andric                                                  const uint32_t **Mask) const {
2200b57cec5SDimitry Andric   uint32_t *UpdatedMask = MF.allocateRegMask();
2210b57cec5SDimitry Andric   unsigned RegMaskSize = MachineOperand::getRegMaskSize(getNumRegs());
2220b57cec5SDimitry Andric   memcpy(UpdatedMask, *Mask, sizeof(UpdatedMask[0]) * RegMaskSize);
2230b57cec5SDimitry Andric 
2240b57cec5SDimitry Andric   for (size_t i = 0; i < AArch64::GPR64commonRegClass.getNumRegs(); ++i) {
2250b57cec5SDimitry Andric     if (MF.getSubtarget<AArch64Subtarget>().isXRegCustomCalleeSaved(i)) {
2260b57cec5SDimitry Andric       for (MCSubRegIterator SubReg(AArch64::GPR64commonRegClass.getRegister(i),
2270b57cec5SDimitry Andric                                    this, true);
2280b57cec5SDimitry Andric            SubReg.isValid(); ++SubReg) {
2290b57cec5SDimitry Andric         // See TargetRegisterInfo::getCallPreservedMask for how to interpret the
2300b57cec5SDimitry Andric         // register mask.
2310b57cec5SDimitry Andric         UpdatedMask[*SubReg / 32] |= 1u << (*SubReg % 32);
2320b57cec5SDimitry Andric       }
2330b57cec5SDimitry Andric     }
2340b57cec5SDimitry Andric   }
2350b57cec5SDimitry Andric   *Mask = UpdatedMask;
2360b57cec5SDimitry Andric }
2370b57cec5SDimitry Andric 
2380b57cec5SDimitry Andric const uint32_t *AArch64RegisterInfo::getNoPreservedMask() const {
2390b57cec5SDimitry Andric   return CSR_AArch64_NoRegs_RegMask;
2400b57cec5SDimitry Andric }
2410b57cec5SDimitry Andric 
2420b57cec5SDimitry Andric const uint32_t *
2430b57cec5SDimitry Andric AArch64RegisterInfo::getThisReturnPreservedMask(const MachineFunction &MF,
2440b57cec5SDimitry Andric                                                 CallingConv::ID CC) const {
2450b57cec5SDimitry Andric   // This should return a register mask that is the same as that returned by
2460b57cec5SDimitry Andric   // getCallPreservedMask but that additionally preserves the register used for
2470b57cec5SDimitry Andric   // the first i64 argument (which must also be the register used to return a
2480b57cec5SDimitry Andric   // single i64 return value)
2490b57cec5SDimitry Andric   //
2500b57cec5SDimitry Andric   // In case that the calling convention does not use the same register for
2510b57cec5SDimitry Andric   // both, the function should return NULL (does not currently apply)
2520b57cec5SDimitry Andric   assert(CC != CallingConv::GHC && "should not be GHC calling convention.");
253*5ffd83dbSDimitry Andric   if (MF.getSubtarget<AArch64Subtarget>().isTargetDarwin())
254*5ffd83dbSDimitry Andric     return CSR_Darwin_AArch64_AAPCS_ThisReturn_RegMask;
2550b57cec5SDimitry Andric   return CSR_AArch64_AAPCS_ThisReturn_RegMask;
2560b57cec5SDimitry Andric }
2570b57cec5SDimitry Andric 
2580b57cec5SDimitry Andric const uint32_t *AArch64RegisterInfo::getWindowsStackProbePreservedMask() const {
2590b57cec5SDimitry Andric   return CSR_AArch64_StackProbe_Windows_RegMask;
2600b57cec5SDimitry Andric }
2610b57cec5SDimitry Andric 
2620b57cec5SDimitry Andric BitVector
2630b57cec5SDimitry Andric AArch64RegisterInfo::getReservedRegs(const MachineFunction &MF) const {
2640b57cec5SDimitry Andric   const AArch64FrameLowering *TFI = getFrameLowering(MF);
2650b57cec5SDimitry Andric 
2660b57cec5SDimitry Andric   // FIXME: avoid re-calculating this every time.
2670b57cec5SDimitry Andric   BitVector Reserved(getNumRegs());
2680b57cec5SDimitry Andric   markSuperRegs(Reserved, AArch64::WSP);
2690b57cec5SDimitry Andric   markSuperRegs(Reserved, AArch64::WZR);
2700b57cec5SDimitry Andric 
2710b57cec5SDimitry Andric   if (TFI->hasFP(MF) || TT.isOSDarwin())
2720b57cec5SDimitry Andric     markSuperRegs(Reserved, AArch64::W29);
2730b57cec5SDimitry Andric 
2740b57cec5SDimitry Andric   for (size_t i = 0; i < AArch64::GPR32commonRegClass.getNumRegs(); ++i) {
2750b57cec5SDimitry Andric     if (MF.getSubtarget<AArch64Subtarget>().isXRegisterReserved(i))
2760b57cec5SDimitry Andric       markSuperRegs(Reserved, AArch64::GPR32commonRegClass.getRegister(i));
2770b57cec5SDimitry Andric   }
2780b57cec5SDimitry Andric 
2790b57cec5SDimitry Andric   if (hasBasePointer(MF))
2800b57cec5SDimitry Andric     markSuperRegs(Reserved, AArch64::W19);
2810b57cec5SDimitry Andric 
2820b57cec5SDimitry Andric   // SLH uses register W16/X16 as the taint register.
2830b57cec5SDimitry Andric   if (MF.getFunction().hasFnAttribute(Attribute::SpeculativeLoadHardening))
2840b57cec5SDimitry Andric     markSuperRegs(Reserved, AArch64::W16);
2850b57cec5SDimitry Andric 
2860b57cec5SDimitry Andric   assert(checkAllSuperRegsMarked(Reserved));
2870b57cec5SDimitry Andric   return Reserved;
2880b57cec5SDimitry Andric }
2890b57cec5SDimitry Andric 
2900b57cec5SDimitry Andric bool AArch64RegisterInfo::isReservedReg(const MachineFunction &MF,
291*5ffd83dbSDimitry Andric                                         MCRegister Reg) const {
2920b57cec5SDimitry Andric   return getReservedRegs(MF)[Reg];
2930b57cec5SDimitry Andric }
2940b57cec5SDimitry Andric 
2950b57cec5SDimitry Andric bool AArch64RegisterInfo::isAnyArgRegReserved(const MachineFunction &MF) const {
2960b57cec5SDimitry Andric   return std::any_of(std::begin(*AArch64::GPR64argRegClass.MC),
2970b57cec5SDimitry Andric                      std::end(*AArch64::GPR64argRegClass.MC),
2980b57cec5SDimitry Andric                      [this, &MF](MCPhysReg r){return isReservedReg(MF, r);});
2990b57cec5SDimitry Andric }
3000b57cec5SDimitry Andric 
3010b57cec5SDimitry Andric void AArch64RegisterInfo::emitReservedArgRegCallError(
3020b57cec5SDimitry Andric     const MachineFunction &MF) const {
3030b57cec5SDimitry Andric   const Function &F = MF.getFunction();
3040b57cec5SDimitry Andric   F.getContext().diagnose(DiagnosticInfoUnsupported{F, "AArch64 doesn't support"
3050b57cec5SDimitry Andric     " function calls if any of the argument registers is reserved."});
3060b57cec5SDimitry Andric }
3070b57cec5SDimitry Andric 
3080b57cec5SDimitry Andric bool AArch64RegisterInfo::isAsmClobberable(const MachineFunction &MF,
309*5ffd83dbSDimitry Andric                                           MCRegister PhysReg) const {
3100b57cec5SDimitry Andric   return !isReservedReg(MF, PhysReg);
3110b57cec5SDimitry Andric }
3120b57cec5SDimitry Andric 
313*5ffd83dbSDimitry Andric bool AArch64RegisterInfo::isConstantPhysReg(MCRegister PhysReg) const {
3140b57cec5SDimitry Andric   return PhysReg == AArch64::WZR || PhysReg == AArch64::XZR;
3150b57cec5SDimitry Andric }
3160b57cec5SDimitry Andric 
3170b57cec5SDimitry Andric const TargetRegisterClass *
3180b57cec5SDimitry Andric AArch64RegisterInfo::getPointerRegClass(const MachineFunction &MF,
3190b57cec5SDimitry Andric                                       unsigned Kind) const {
3200b57cec5SDimitry Andric   return &AArch64::GPR64spRegClass;
3210b57cec5SDimitry Andric }
3220b57cec5SDimitry Andric 
3230b57cec5SDimitry Andric const TargetRegisterClass *
3240b57cec5SDimitry Andric AArch64RegisterInfo::getCrossCopyRegClass(const TargetRegisterClass *RC) const {
3250b57cec5SDimitry Andric   if (RC == &AArch64::CCRRegClass)
3260b57cec5SDimitry Andric     return &AArch64::GPR64RegClass; // Only MSR & MRS copy NZCV.
3270b57cec5SDimitry Andric   return RC;
3280b57cec5SDimitry Andric }
3290b57cec5SDimitry Andric 
3300b57cec5SDimitry Andric unsigned AArch64RegisterInfo::getBaseRegister() const { return AArch64::X19; }
3310b57cec5SDimitry Andric 
3320b57cec5SDimitry Andric bool AArch64RegisterInfo::hasBasePointer(const MachineFunction &MF) const {
3330b57cec5SDimitry Andric   const MachineFrameInfo &MFI = MF.getFrameInfo();
3340b57cec5SDimitry Andric 
3350b57cec5SDimitry Andric   // In the presence of variable sized objects or funclets, if the fixed stack
3360b57cec5SDimitry Andric   // size is large enough that referencing from the FP won't result in things
3370b57cec5SDimitry Andric   // being in range relatively often, we can use a base pointer to allow access
3380b57cec5SDimitry Andric   // from the other direction like the SP normally works.
3390b57cec5SDimitry Andric   //
3400b57cec5SDimitry Andric   // Furthermore, if both variable sized objects are present, and the
3410b57cec5SDimitry Andric   // stack needs to be dynamically re-aligned, the base pointer is the only
3420b57cec5SDimitry Andric   // reliable way to reference the locals.
3430b57cec5SDimitry Andric   if (MFI.hasVarSizedObjects() || MF.hasEHFunclets()) {
3440b57cec5SDimitry Andric     if (needsStackRealignment(MF))
3450b57cec5SDimitry Andric       return true;
3460b57cec5SDimitry Andric     // Conservatively estimate whether the negative offset from the frame
3470b57cec5SDimitry Andric     // pointer will be sufficient to reach. If a function has a smallish
3480b57cec5SDimitry Andric     // frame, it's less likely to have lots of spills and callee saved
3490b57cec5SDimitry Andric     // space, so it's all more likely to be within range of the frame pointer.
3500b57cec5SDimitry Andric     // If it's wrong, we'll materialize the constant and still get to the
3510b57cec5SDimitry Andric     // object; it's just suboptimal. Negative offsets use the unscaled
3520b57cec5SDimitry Andric     // load/store instructions, which have a 9-bit signed immediate.
3530b57cec5SDimitry Andric     return MFI.getLocalFrameSize() >= 256;
3540b57cec5SDimitry Andric   }
3550b57cec5SDimitry Andric 
3560b57cec5SDimitry Andric   return false;
3570b57cec5SDimitry Andric }
3580b57cec5SDimitry Andric 
3590b57cec5SDimitry Andric Register
3600b57cec5SDimitry Andric AArch64RegisterInfo::getFrameRegister(const MachineFunction &MF) const {
3610b57cec5SDimitry Andric   const AArch64FrameLowering *TFI = getFrameLowering(MF);
3620b57cec5SDimitry Andric   return TFI->hasFP(MF) ? AArch64::FP : AArch64::SP;
3630b57cec5SDimitry Andric }
3640b57cec5SDimitry Andric 
3650b57cec5SDimitry Andric bool AArch64RegisterInfo::requiresRegisterScavenging(
3660b57cec5SDimitry Andric     const MachineFunction &MF) const {
3670b57cec5SDimitry Andric   return true;
3680b57cec5SDimitry Andric }
3690b57cec5SDimitry Andric 
3700b57cec5SDimitry Andric bool AArch64RegisterInfo::requiresVirtualBaseRegisters(
3710b57cec5SDimitry Andric     const MachineFunction &MF) const {
3720b57cec5SDimitry Andric   return true;
3730b57cec5SDimitry Andric }
3740b57cec5SDimitry Andric 
3750b57cec5SDimitry Andric bool
3760b57cec5SDimitry Andric AArch64RegisterInfo::useFPForScavengingIndex(const MachineFunction &MF) const {
3770b57cec5SDimitry Andric   // This function indicates whether the emergency spillslot should be placed
3780b57cec5SDimitry Andric   // close to the beginning of the stackframe (closer to FP) or the end
3790b57cec5SDimitry Andric   // (closer to SP).
3800b57cec5SDimitry Andric   //
3810b57cec5SDimitry Andric   // The beginning works most reliably if we have a frame pointer.
3820b57cec5SDimitry Andric   const AArch64FrameLowering &TFI = *getFrameLowering(MF);
3830b57cec5SDimitry Andric   return TFI.hasFP(MF);
3840b57cec5SDimitry Andric }
3850b57cec5SDimitry Andric 
3860b57cec5SDimitry Andric bool AArch64RegisterInfo::requiresFrameIndexScavenging(
3870b57cec5SDimitry Andric     const MachineFunction &MF) const {
3880b57cec5SDimitry Andric   return true;
3890b57cec5SDimitry Andric }
3900b57cec5SDimitry Andric 
3910b57cec5SDimitry Andric bool
3920b57cec5SDimitry Andric AArch64RegisterInfo::cannotEliminateFrame(const MachineFunction &MF) const {
3930b57cec5SDimitry Andric   const MachineFrameInfo &MFI = MF.getFrameInfo();
3940b57cec5SDimitry Andric   if (MF.getTarget().Options.DisableFramePointerElim(MF) && MFI.adjustsStack())
3950b57cec5SDimitry Andric     return true;
3960b57cec5SDimitry Andric   return MFI.hasVarSizedObjects() || MFI.isFrameAddressTaken();
3970b57cec5SDimitry Andric }
3980b57cec5SDimitry Andric 
3990b57cec5SDimitry Andric /// needsFrameBaseReg - Returns true if the instruction's frame index
4000b57cec5SDimitry Andric /// reference would be better served by a base register other than FP
4010b57cec5SDimitry Andric /// or SP. Used by LocalStackFrameAllocation to determine which frame index
4020b57cec5SDimitry Andric /// references it should create new base registers for.
4030b57cec5SDimitry Andric bool AArch64RegisterInfo::needsFrameBaseReg(MachineInstr *MI,
4040b57cec5SDimitry Andric                                             int64_t Offset) const {
4050b57cec5SDimitry Andric   for (unsigned i = 0; !MI->getOperand(i).isFI(); ++i)
4060b57cec5SDimitry Andric     assert(i < MI->getNumOperands() &&
4070b57cec5SDimitry Andric            "Instr doesn't have FrameIndex operand!");
4080b57cec5SDimitry Andric 
4090b57cec5SDimitry Andric   // It's the load/store FI references that cause issues, as it can be difficult
4100b57cec5SDimitry Andric   // to materialize the offset if it won't fit in the literal field. Estimate
4110b57cec5SDimitry Andric   // based on the size of the local frame and some conservative assumptions
4120b57cec5SDimitry Andric   // about the rest of the stack frame (note, this is pre-regalloc, so
4130b57cec5SDimitry Andric   // we don't know everything for certain yet) whether this offset is likely
4140b57cec5SDimitry Andric   // to be out of range of the immediate. Return true if so.
4150b57cec5SDimitry Andric 
4160b57cec5SDimitry Andric   // We only generate virtual base registers for loads and stores, so
4170b57cec5SDimitry Andric   // return false for everything else.
4180b57cec5SDimitry Andric   if (!MI->mayLoad() && !MI->mayStore())
4190b57cec5SDimitry Andric     return false;
4200b57cec5SDimitry Andric 
4210b57cec5SDimitry Andric   // Without a virtual base register, if the function has variable sized
4220b57cec5SDimitry Andric   // objects, all fixed-size local references will be via the frame pointer,
4230b57cec5SDimitry Andric   // Approximate the offset and see if it's legal for the instruction.
4240b57cec5SDimitry Andric   // Note that the incoming offset is based on the SP value at function entry,
4250b57cec5SDimitry Andric   // so it'll be negative.
4260b57cec5SDimitry Andric   MachineFunction &MF = *MI->getParent()->getParent();
4270b57cec5SDimitry Andric   const AArch64FrameLowering *TFI = getFrameLowering(MF);
4280b57cec5SDimitry Andric   MachineFrameInfo &MFI = MF.getFrameInfo();
4290b57cec5SDimitry Andric 
4300b57cec5SDimitry Andric   // Estimate an offset from the frame pointer.
4310b57cec5SDimitry Andric   // Conservatively assume all GPR callee-saved registers get pushed.
4320b57cec5SDimitry Andric   // FP, LR, X19-X28, D8-D15. 64-bits each.
4330b57cec5SDimitry Andric   int64_t FPOffset = Offset - 16 * 20;
4340b57cec5SDimitry Andric   // Estimate an offset from the stack pointer.
4350b57cec5SDimitry Andric   // The incoming offset is relating to the SP at the start of the function,
4360b57cec5SDimitry Andric   // but when we access the local it'll be relative to the SP after local
4370b57cec5SDimitry Andric   // allocation, so adjust our SP-relative offset by that allocation size.
4380b57cec5SDimitry Andric   Offset += MFI.getLocalFrameSize();
4390b57cec5SDimitry Andric   // Assume that we'll have at least some spill slots allocated.
4400b57cec5SDimitry Andric   // FIXME: This is a total SWAG number. We should run some statistics
4410b57cec5SDimitry Andric   //        and pick a real one.
4420b57cec5SDimitry Andric   Offset += 128; // 128 bytes of spill slots
4430b57cec5SDimitry Andric 
4440b57cec5SDimitry Andric   // If there is a frame pointer, try using it.
4450b57cec5SDimitry Andric   // The FP is only available if there is no dynamic realignment. We
4460b57cec5SDimitry Andric   // don't know for sure yet whether we'll need that, so we guess based
4470b57cec5SDimitry Andric   // on whether there are any local variables that would trigger it.
4480b57cec5SDimitry Andric   if (TFI->hasFP(MF) && isFrameOffsetLegal(MI, AArch64::FP, FPOffset))
4490b57cec5SDimitry Andric     return false;
4500b57cec5SDimitry Andric 
4510b57cec5SDimitry Andric   // If we can reference via the stack pointer or base pointer, try that.
4520b57cec5SDimitry Andric   // FIXME: This (and the code that resolves the references) can be improved
4530b57cec5SDimitry Andric   //        to only disallow SP relative references in the live range of
4540b57cec5SDimitry Andric   //        the VLA(s). In practice, it's unclear how much difference that
4550b57cec5SDimitry Andric   //        would make, but it may be worth doing.
4560b57cec5SDimitry Andric   if (isFrameOffsetLegal(MI, AArch64::SP, Offset))
4570b57cec5SDimitry Andric     return false;
4580b57cec5SDimitry Andric 
459*5ffd83dbSDimitry Andric   // If even offset 0 is illegal, we don't want a virtual base register.
460*5ffd83dbSDimitry Andric   if (!isFrameOffsetLegal(MI, AArch64::SP, 0))
461*5ffd83dbSDimitry Andric     return false;
462*5ffd83dbSDimitry Andric 
4630b57cec5SDimitry Andric   // The offset likely isn't legal; we want to allocate a virtual base register.
4640b57cec5SDimitry Andric   return true;
4650b57cec5SDimitry Andric }
4660b57cec5SDimitry Andric 
4670b57cec5SDimitry Andric bool AArch64RegisterInfo::isFrameOffsetLegal(const MachineInstr *MI,
468*5ffd83dbSDimitry Andric                                              Register BaseReg,
4690b57cec5SDimitry Andric                                              int64_t Offset) const {
4700b57cec5SDimitry Andric   assert(MI && "Unable to get the legal offset for nil instruction.");
4718bcb0991SDimitry Andric   StackOffset SaveOffset(Offset, MVT::i8);
4720b57cec5SDimitry Andric   return isAArch64FrameOffsetLegal(*MI, SaveOffset) & AArch64FrameOffsetIsLegal;
4730b57cec5SDimitry Andric }
4740b57cec5SDimitry Andric 
4750b57cec5SDimitry Andric /// Insert defining instruction(s) for BaseReg to be a pointer to FrameIdx
4760b57cec5SDimitry Andric /// at the beginning of the basic block.
4770b57cec5SDimitry Andric void AArch64RegisterInfo::materializeFrameBaseRegister(MachineBasicBlock *MBB,
478*5ffd83dbSDimitry Andric                                                        Register BaseReg,
4790b57cec5SDimitry Andric                                                        int FrameIdx,
4800b57cec5SDimitry Andric                                                        int64_t Offset) const {
4810b57cec5SDimitry Andric   MachineBasicBlock::iterator Ins = MBB->begin();
4820b57cec5SDimitry Andric   DebugLoc DL; // Defaults to "unknown"
4830b57cec5SDimitry Andric   if (Ins != MBB->end())
4840b57cec5SDimitry Andric     DL = Ins->getDebugLoc();
4850b57cec5SDimitry Andric   const MachineFunction &MF = *MBB->getParent();
4860b57cec5SDimitry Andric   const AArch64InstrInfo *TII =
4870b57cec5SDimitry Andric       MF.getSubtarget<AArch64Subtarget>().getInstrInfo();
4880b57cec5SDimitry Andric   const MCInstrDesc &MCID = TII->get(AArch64::ADDXri);
4890b57cec5SDimitry Andric   MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
4900b57cec5SDimitry Andric   MRI.constrainRegClass(BaseReg, TII->getRegClass(MCID, 0, this, MF));
4910b57cec5SDimitry Andric   unsigned Shifter = AArch64_AM::getShifterImm(AArch64_AM::LSL, 0);
4920b57cec5SDimitry Andric 
4930b57cec5SDimitry Andric   BuildMI(*MBB, Ins, DL, MCID, BaseReg)
4940b57cec5SDimitry Andric       .addFrameIndex(FrameIdx)
4950b57cec5SDimitry Andric       .addImm(Offset)
4960b57cec5SDimitry Andric       .addImm(Shifter);
4970b57cec5SDimitry Andric }
4980b57cec5SDimitry Andric 
499*5ffd83dbSDimitry Andric void AArch64RegisterInfo::resolveFrameIndex(MachineInstr &MI, Register BaseReg,
5000b57cec5SDimitry Andric                                             int64_t Offset) const {
5018bcb0991SDimitry Andric   // ARM doesn't need the general 64-bit offsets
5028bcb0991SDimitry Andric   StackOffset Off(Offset, MVT::i8);
5038bcb0991SDimitry Andric 
5040b57cec5SDimitry Andric   unsigned i = 0;
5050b57cec5SDimitry Andric 
5060b57cec5SDimitry Andric   while (!MI.getOperand(i).isFI()) {
5070b57cec5SDimitry Andric     ++i;
5080b57cec5SDimitry Andric     assert(i < MI.getNumOperands() && "Instr doesn't have FrameIndex operand!");
5090b57cec5SDimitry Andric   }
5100b57cec5SDimitry Andric   const MachineFunction *MF = MI.getParent()->getParent();
5110b57cec5SDimitry Andric   const AArch64InstrInfo *TII =
5120b57cec5SDimitry Andric       MF->getSubtarget<AArch64Subtarget>().getInstrInfo();
5130b57cec5SDimitry Andric   bool Done = rewriteAArch64FrameIndex(MI, i, BaseReg, Off, TII);
5140b57cec5SDimitry Andric   assert(Done && "Unable to resolve frame index!");
5150b57cec5SDimitry Andric   (void)Done;
5160b57cec5SDimitry Andric }
5170b57cec5SDimitry Andric 
518*5ffd83dbSDimitry Andric // Create a scratch register for the frame index elimination in an instruction.
519*5ffd83dbSDimitry Andric // This function has special handling of stack tagging loop pseudos, in which
520*5ffd83dbSDimitry Andric // case it can also change the instruction opcode (but not the operands).
521*5ffd83dbSDimitry Andric static Register
522*5ffd83dbSDimitry Andric createScratchRegisterForInstruction(MachineInstr &MI,
523*5ffd83dbSDimitry Andric                                     const AArch64InstrInfo *TII) {
524*5ffd83dbSDimitry Andric   // ST*Gloop have a reserved scratch register in operand 1. Use it, and also
525*5ffd83dbSDimitry Andric   // replace the instruction with the writeback variant because it will now
526*5ffd83dbSDimitry Andric   // satisfy the operand constraints for it.
527*5ffd83dbSDimitry Andric   if (MI.getOpcode() == AArch64::STGloop) {
528*5ffd83dbSDimitry Andric     MI.setDesc(TII->get(AArch64::STGloop_wback));
529*5ffd83dbSDimitry Andric     return MI.getOperand(1).getReg();
530*5ffd83dbSDimitry Andric   } else if (MI.getOpcode() == AArch64::STZGloop) {
531*5ffd83dbSDimitry Andric     MI.setDesc(TII->get(AArch64::STZGloop_wback));
532*5ffd83dbSDimitry Andric     return MI.getOperand(1).getReg();
533*5ffd83dbSDimitry Andric   } else {
534*5ffd83dbSDimitry Andric     return MI.getMF()->getRegInfo().createVirtualRegister(
535*5ffd83dbSDimitry Andric         &AArch64::GPR64RegClass);
536*5ffd83dbSDimitry Andric   }
537*5ffd83dbSDimitry Andric }
538*5ffd83dbSDimitry Andric 
5390b57cec5SDimitry Andric void AArch64RegisterInfo::eliminateFrameIndex(MachineBasicBlock::iterator II,
5400b57cec5SDimitry Andric                                               int SPAdj, unsigned FIOperandNum,
5410b57cec5SDimitry Andric                                               RegScavenger *RS) const {
5420b57cec5SDimitry Andric   assert(SPAdj == 0 && "Unexpected");
5430b57cec5SDimitry Andric 
5440b57cec5SDimitry Andric   MachineInstr &MI = *II;
5450b57cec5SDimitry Andric   MachineBasicBlock &MBB = *MI.getParent();
5460b57cec5SDimitry Andric   MachineFunction &MF = *MBB.getParent();
5478bcb0991SDimitry Andric   const MachineFrameInfo &MFI = MF.getFrameInfo();
5480b57cec5SDimitry Andric   const AArch64InstrInfo *TII =
5490b57cec5SDimitry Andric       MF.getSubtarget<AArch64Subtarget>().getInstrInfo();
5500b57cec5SDimitry Andric   const AArch64FrameLowering *TFI = getFrameLowering(MF);
5510b57cec5SDimitry Andric 
5520b57cec5SDimitry Andric   int FrameIndex = MI.getOperand(FIOperandNum).getIndex();
5538bcb0991SDimitry Andric   bool Tagged =
5548bcb0991SDimitry Andric       MI.getOperand(FIOperandNum).getTargetFlags() & AArch64II::MO_TAGGED;
555*5ffd83dbSDimitry Andric   Register FrameReg;
5560b57cec5SDimitry Andric 
5570b57cec5SDimitry Andric   // Special handling of dbg_value, stackmap and patchpoint instructions.
5580b57cec5SDimitry Andric   if (MI.isDebugValue() || MI.getOpcode() == TargetOpcode::STACKMAP ||
5590b57cec5SDimitry Andric       MI.getOpcode() == TargetOpcode::PATCHPOINT) {
5608bcb0991SDimitry Andric     StackOffset Offset =
5618bcb0991SDimitry Andric         TFI->resolveFrameIndexReference(MF, FrameIndex, FrameReg,
5620b57cec5SDimitry Andric                                         /*PreferFP=*/true,
5630b57cec5SDimitry Andric                                         /*ForSimm=*/false);
5648bcb0991SDimitry Andric     Offset += StackOffset(MI.getOperand(FIOperandNum + 1).getImm(), MVT::i8);
5650b57cec5SDimitry Andric     MI.getOperand(FIOperandNum).ChangeToRegister(FrameReg, false /*isDef*/);
5668bcb0991SDimitry Andric     MI.getOperand(FIOperandNum + 1).ChangeToImmediate(Offset.getBytes());
5670b57cec5SDimitry Andric     return;
5680b57cec5SDimitry Andric   }
5690b57cec5SDimitry Andric 
5700b57cec5SDimitry Andric   if (MI.getOpcode() == TargetOpcode::LOCAL_ESCAPE) {
5710b57cec5SDimitry Andric     MachineOperand &FI = MI.getOperand(FIOperandNum);
5728bcb0991SDimitry Andric     int Offset = TFI->getNonLocalFrameIndexReference(MF, FrameIndex);
5730b57cec5SDimitry Andric     FI.ChangeToImmediate(Offset);
5740b57cec5SDimitry Andric     return;
5750b57cec5SDimitry Andric   }
5760b57cec5SDimitry Andric 
5778bcb0991SDimitry Andric   StackOffset Offset;
5780b57cec5SDimitry Andric   if (MI.getOpcode() == AArch64::TAGPstack) {
5790b57cec5SDimitry Andric     // TAGPstack must use the virtual frame register in its 3rd operand.
5800b57cec5SDimitry Andric     const AArch64FunctionInfo *AFI = MF.getInfo<AArch64FunctionInfo>();
5810b57cec5SDimitry Andric     FrameReg = MI.getOperand(3).getReg();
5828bcb0991SDimitry Andric     Offset = {MFI.getObjectOffset(FrameIndex) +
5838bcb0991SDimitry Andric                   AFI->getTaggedBasePointerOffset(),
5848bcb0991SDimitry Andric               MVT::i8};
5858bcb0991SDimitry Andric   } else if (Tagged) {
5868bcb0991SDimitry Andric     StackOffset SPOffset = {
5878bcb0991SDimitry Andric         MFI.getObjectOffset(FrameIndex) + (int64_t)MFI.getStackSize(), MVT::i8};
5888bcb0991SDimitry Andric     if (MFI.hasVarSizedObjects() ||
5898bcb0991SDimitry Andric         isAArch64FrameOffsetLegal(MI, SPOffset, nullptr, nullptr, nullptr) !=
5908bcb0991SDimitry Andric             (AArch64FrameOffsetCanUpdate | AArch64FrameOffsetIsLegal)) {
5918bcb0991SDimitry Andric       // Can't update to SP + offset in place. Precalculate the tagged pointer
5928bcb0991SDimitry Andric       // in a scratch register.
5938bcb0991SDimitry Andric       Offset = TFI->resolveFrameIndexReference(
5948bcb0991SDimitry Andric           MF, FrameIndex, FrameReg, /*PreferFP=*/false, /*ForSimm=*/true);
5958bcb0991SDimitry Andric       Register ScratchReg =
5968bcb0991SDimitry Andric           MF.getRegInfo().createVirtualRegister(&AArch64::GPR64RegClass);
5978bcb0991SDimitry Andric       emitFrameOffset(MBB, II, MI.getDebugLoc(), ScratchReg, FrameReg, Offset,
5988bcb0991SDimitry Andric                       TII);
5998bcb0991SDimitry Andric       BuildMI(MBB, MI, MI.getDebugLoc(), TII->get(AArch64::LDG), ScratchReg)
6008bcb0991SDimitry Andric           .addReg(ScratchReg)
6018bcb0991SDimitry Andric           .addReg(ScratchReg)
6028bcb0991SDimitry Andric           .addImm(0);
6038bcb0991SDimitry Andric       MI.getOperand(FIOperandNum)
6048bcb0991SDimitry Andric           .ChangeToRegister(ScratchReg, false, false, true);
6058bcb0991SDimitry Andric       return;
6068bcb0991SDimitry Andric     }
6078bcb0991SDimitry Andric     FrameReg = AArch64::SP;
6088bcb0991SDimitry Andric     Offset = {MFI.getObjectOffset(FrameIndex) + (int64_t)MFI.getStackSize(),
6098bcb0991SDimitry Andric               MVT::i8};
6100b57cec5SDimitry Andric   } else {
6110b57cec5SDimitry Andric     Offset = TFI->resolveFrameIndexReference(
6120b57cec5SDimitry Andric         MF, FrameIndex, FrameReg, /*PreferFP=*/false, /*ForSimm=*/true);
6130b57cec5SDimitry Andric   }
6140b57cec5SDimitry Andric 
6150b57cec5SDimitry Andric   // Modify MI as necessary to handle as much of 'Offset' as possible
6160b57cec5SDimitry Andric   if (rewriteAArch64FrameIndex(MI, FIOperandNum, FrameReg, Offset, TII))
6170b57cec5SDimitry Andric     return;
6180b57cec5SDimitry Andric 
6190b57cec5SDimitry Andric   assert((!RS || !RS->isScavengingFrameIndex(FrameIndex)) &&
6200b57cec5SDimitry Andric          "Emergency spill slot is out of reach");
6210b57cec5SDimitry Andric 
6220b57cec5SDimitry Andric   // If we get here, the immediate doesn't fit into the instruction.  We folded
6230b57cec5SDimitry Andric   // as much as possible above.  Handle the rest, providing a register that is
6240b57cec5SDimitry Andric   // SP+LargeImm.
625*5ffd83dbSDimitry Andric   Register ScratchReg = createScratchRegisterForInstruction(MI, TII);
6260b57cec5SDimitry Andric   emitFrameOffset(MBB, II, MI.getDebugLoc(), ScratchReg, FrameReg, Offset, TII);
6270b57cec5SDimitry Andric   MI.getOperand(FIOperandNum).ChangeToRegister(ScratchReg, false, false, true);
6280b57cec5SDimitry Andric }
6290b57cec5SDimitry Andric 
6300b57cec5SDimitry Andric unsigned AArch64RegisterInfo::getRegPressureLimit(const TargetRegisterClass *RC,
6310b57cec5SDimitry Andric                                                   MachineFunction &MF) const {
6320b57cec5SDimitry Andric   const AArch64FrameLowering *TFI = getFrameLowering(MF);
6330b57cec5SDimitry Andric 
6340b57cec5SDimitry Andric   switch (RC->getID()) {
6350b57cec5SDimitry Andric   default:
6360b57cec5SDimitry Andric     return 0;
6370b57cec5SDimitry Andric   case AArch64::GPR32RegClassID:
6380b57cec5SDimitry Andric   case AArch64::GPR32spRegClassID:
6390b57cec5SDimitry Andric   case AArch64::GPR32allRegClassID:
6400b57cec5SDimitry Andric   case AArch64::GPR64spRegClassID:
6410b57cec5SDimitry Andric   case AArch64::GPR64allRegClassID:
6420b57cec5SDimitry Andric   case AArch64::GPR64RegClassID:
6430b57cec5SDimitry Andric   case AArch64::GPR32commonRegClassID:
6440b57cec5SDimitry Andric   case AArch64::GPR64commonRegClassID:
6450b57cec5SDimitry Andric     return 32 - 1                                   // XZR/SP
6460b57cec5SDimitry Andric               - (TFI->hasFP(MF) || TT.isOSDarwin()) // FP
6470b57cec5SDimitry Andric               - MF.getSubtarget<AArch64Subtarget>().getNumXRegisterReserved()
6480b57cec5SDimitry Andric               - hasBasePointer(MF);  // X19
6490b57cec5SDimitry Andric   case AArch64::FPR8RegClassID:
6500b57cec5SDimitry Andric   case AArch64::FPR16RegClassID:
6510b57cec5SDimitry Andric   case AArch64::FPR32RegClassID:
6520b57cec5SDimitry Andric   case AArch64::FPR64RegClassID:
6530b57cec5SDimitry Andric   case AArch64::FPR128RegClassID:
6540b57cec5SDimitry Andric     return 32;
6550b57cec5SDimitry Andric 
6560b57cec5SDimitry Andric   case AArch64::DDRegClassID:
6570b57cec5SDimitry Andric   case AArch64::DDDRegClassID:
6580b57cec5SDimitry Andric   case AArch64::DDDDRegClassID:
6590b57cec5SDimitry Andric   case AArch64::QQRegClassID:
6600b57cec5SDimitry Andric   case AArch64::QQQRegClassID:
6610b57cec5SDimitry Andric   case AArch64::QQQQRegClassID:
6620b57cec5SDimitry Andric     return 32;
6630b57cec5SDimitry Andric 
6640b57cec5SDimitry Andric   case AArch64::FPR128_loRegClassID:
665*5ffd83dbSDimitry Andric   case AArch64::FPR64_loRegClassID:
666*5ffd83dbSDimitry Andric   case AArch64::FPR16_loRegClassID:
6670b57cec5SDimitry Andric     return 16;
6680b57cec5SDimitry Andric   }
6690b57cec5SDimitry Andric }
6700b57cec5SDimitry Andric 
6710b57cec5SDimitry Andric unsigned AArch64RegisterInfo::getLocalAddressRegister(
6720b57cec5SDimitry Andric   const MachineFunction &MF) const {
6730b57cec5SDimitry Andric   const auto &MFI = MF.getFrameInfo();
6740b57cec5SDimitry Andric   if (!MF.hasEHFunclets() && !MFI.hasVarSizedObjects())
6750b57cec5SDimitry Andric     return AArch64::SP;
6760b57cec5SDimitry Andric   else if (needsStackRealignment(MF))
6770b57cec5SDimitry Andric     return getBaseRegister();
6780b57cec5SDimitry Andric   return getFrameRegister(MF);
6790b57cec5SDimitry Andric }
680