10b57cec5SDimitry Andric //===-- AArch64ISelDAGToDAG.cpp - A dag to dag inst selector for AArch64 --===// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric // 90b57cec5SDimitry Andric // This file defines an instruction selector for the AArch64 target. 100b57cec5SDimitry Andric // 110b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 120b57cec5SDimitry Andric 130b57cec5SDimitry Andric #include "AArch64TargetMachine.h" 140b57cec5SDimitry Andric #include "MCTargetDesc/AArch64AddressingModes.h" 150b57cec5SDimitry Andric #include "llvm/ADT/APSInt.h" 160b57cec5SDimitry Andric #include "llvm/CodeGen/SelectionDAGISel.h" 170b57cec5SDimitry Andric #include "llvm/IR/Function.h" // To access function attributes. 180b57cec5SDimitry Andric #include "llvm/IR/GlobalValue.h" 190b57cec5SDimitry Andric #include "llvm/IR/Intrinsics.h" 20480093f4SDimitry Andric #include "llvm/IR/IntrinsicsAArch64.h" 210b57cec5SDimitry Andric #include "llvm/Support/Debug.h" 220b57cec5SDimitry Andric #include "llvm/Support/ErrorHandling.h" 230b57cec5SDimitry Andric #include "llvm/Support/KnownBits.h" 240b57cec5SDimitry Andric #include "llvm/Support/MathExtras.h" 250b57cec5SDimitry Andric #include "llvm/Support/raw_ostream.h" 260b57cec5SDimitry Andric 270b57cec5SDimitry Andric using namespace llvm; 280b57cec5SDimitry Andric 290b57cec5SDimitry Andric #define DEBUG_TYPE "aarch64-isel" 300b57cec5SDimitry Andric 310b57cec5SDimitry Andric //===--------------------------------------------------------------------===// 320b57cec5SDimitry Andric /// AArch64DAGToDAGISel - AArch64 specific code to select AArch64 machine 330b57cec5SDimitry Andric /// instructions for SelectionDAG operations. 340b57cec5SDimitry Andric /// 350b57cec5SDimitry Andric namespace { 360b57cec5SDimitry Andric 370b57cec5SDimitry Andric class AArch64DAGToDAGISel : public SelectionDAGISel { 380b57cec5SDimitry Andric 390b57cec5SDimitry Andric /// Subtarget - Keep a pointer to the AArch64Subtarget around so that we can 400b57cec5SDimitry Andric /// make the right decision when generating code for different targets. 410b57cec5SDimitry Andric const AArch64Subtarget *Subtarget; 420b57cec5SDimitry Andric 430b57cec5SDimitry Andric public: 440b57cec5SDimitry Andric explicit AArch64DAGToDAGISel(AArch64TargetMachine &tm, 450b57cec5SDimitry Andric CodeGenOpt::Level OptLevel) 46480093f4SDimitry Andric : SelectionDAGISel(tm, OptLevel), Subtarget(nullptr) {} 470b57cec5SDimitry Andric 480b57cec5SDimitry Andric StringRef getPassName() const override { 490b57cec5SDimitry Andric return "AArch64 Instruction Selection"; 500b57cec5SDimitry Andric } 510b57cec5SDimitry Andric 520b57cec5SDimitry Andric bool runOnMachineFunction(MachineFunction &MF) override { 530b57cec5SDimitry Andric Subtarget = &MF.getSubtarget<AArch64Subtarget>(); 540b57cec5SDimitry Andric return SelectionDAGISel::runOnMachineFunction(MF); 550b57cec5SDimitry Andric } 560b57cec5SDimitry Andric 570b57cec5SDimitry Andric void Select(SDNode *Node) override; 580b57cec5SDimitry Andric 590b57cec5SDimitry Andric /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for 600b57cec5SDimitry Andric /// inline asm expressions. 610b57cec5SDimitry Andric bool SelectInlineAsmMemoryOperand(const SDValue &Op, 620b57cec5SDimitry Andric unsigned ConstraintID, 630b57cec5SDimitry Andric std::vector<SDValue> &OutOps) override; 640b57cec5SDimitry Andric 655ffd83dbSDimitry Andric template <signed Low, signed High, signed Scale> 665ffd83dbSDimitry Andric bool SelectRDVLImm(SDValue N, SDValue &Imm); 675ffd83dbSDimitry Andric 680b57cec5SDimitry Andric bool tryMLAV64LaneV128(SDNode *N); 690b57cec5SDimitry Andric bool tryMULLV64LaneV128(unsigned IntNo, SDNode *N); 700b57cec5SDimitry Andric bool SelectArithExtendedRegister(SDValue N, SDValue &Reg, SDValue &Shift); 710b57cec5SDimitry Andric bool SelectArithImmed(SDValue N, SDValue &Val, SDValue &Shift); 720b57cec5SDimitry Andric bool SelectNegArithImmed(SDValue N, SDValue &Val, SDValue &Shift); 730b57cec5SDimitry Andric bool SelectArithShiftedRegister(SDValue N, SDValue &Reg, SDValue &Shift) { 740b57cec5SDimitry Andric return SelectShiftedRegister(N, false, Reg, Shift); 750b57cec5SDimitry Andric } 760b57cec5SDimitry Andric bool SelectLogicalShiftedRegister(SDValue N, SDValue &Reg, SDValue &Shift) { 770b57cec5SDimitry Andric return SelectShiftedRegister(N, true, Reg, Shift); 780b57cec5SDimitry Andric } 790b57cec5SDimitry Andric bool SelectAddrModeIndexed7S8(SDValue N, SDValue &Base, SDValue &OffImm) { 800b57cec5SDimitry Andric return SelectAddrModeIndexed7S(N, 1, Base, OffImm); 810b57cec5SDimitry Andric } 820b57cec5SDimitry Andric bool SelectAddrModeIndexed7S16(SDValue N, SDValue &Base, SDValue &OffImm) { 830b57cec5SDimitry Andric return SelectAddrModeIndexed7S(N, 2, Base, OffImm); 840b57cec5SDimitry Andric } 850b57cec5SDimitry Andric bool SelectAddrModeIndexed7S32(SDValue N, SDValue &Base, SDValue &OffImm) { 860b57cec5SDimitry Andric return SelectAddrModeIndexed7S(N, 4, Base, OffImm); 870b57cec5SDimitry Andric } 880b57cec5SDimitry Andric bool SelectAddrModeIndexed7S64(SDValue N, SDValue &Base, SDValue &OffImm) { 890b57cec5SDimitry Andric return SelectAddrModeIndexed7S(N, 8, Base, OffImm); 900b57cec5SDimitry Andric } 910b57cec5SDimitry Andric bool SelectAddrModeIndexed7S128(SDValue N, SDValue &Base, SDValue &OffImm) { 920b57cec5SDimitry Andric return SelectAddrModeIndexed7S(N, 16, Base, OffImm); 930b57cec5SDimitry Andric } 940b57cec5SDimitry Andric bool SelectAddrModeIndexedS9S128(SDValue N, SDValue &Base, SDValue &OffImm) { 950b57cec5SDimitry Andric return SelectAddrModeIndexedBitWidth(N, true, 9, 16, Base, OffImm); 960b57cec5SDimitry Andric } 970b57cec5SDimitry Andric bool SelectAddrModeIndexedU6S128(SDValue N, SDValue &Base, SDValue &OffImm) { 980b57cec5SDimitry Andric return SelectAddrModeIndexedBitWidth(N, false, 6, 16, Base, OffImm); 990b57cec5SDimitry Andric } 1000b57cec5SDimitry Andric bool SelectAddrModeIndexed8(SDValue N, SDValue &Base, SDValue &OffImm) { 1010b57cec5SDimitry Andric return SelectAddrModeIndexed(N, 1, Base, OffImm); 1020b57cec5SDimitry Andric } 1030b57cec5SDimitry Andric bool SelectAddrModeIndexed16(SDValue N, SDValue &Base, SDValue &OffImm) { 1040b57cec5SDimitry Andric return SelectAddrModeIndexed(N, 2, Base, OffImm); 1050b57cec5SDimitry Andric } 1060b57cec5SDimitry Andric bool SelectAddrModeIndexed32(SDValue N, SDValue &Base, SDValue &OffImm) { 1070b57cec5SDimitry Andric return SelectAddrModeIndexed(N, 4, Base, OffImm); 1080b57cec5SDimitry Andric } 1090b57cec5SDimitry Andric bool SelectAddrModeIndexed64(SDValue N, SDValue &Base, SDValue &OffImm) { 1100b57cec5SDimitry Andric return SelectAddrModeIndexed(N, 8, Base, OffImm); 1110b57cec5SDimitry Andric } 1120b57cec5SDimitry Andric bool SelectAddrModeIndexed128(SDValue N, SDValue &Base, SDValue &OffImm) { 1130b57cec5SDimitry Andric return SelectAddrModeIndexed(N, 16, Base, OffImm); 1140b57cec5SDimitry Andric } 1150b57cec5SDimitry Andric bool SelectAddrModeUnscaled8(SDValue N, SDValue &Base, SDValue &OffImm) { 1160b57cec5SDimitry Andric return SelectAddrModeUnscaled(N, 1, Base, OffImm); 1170b57cec5SDimitry Andric } 1180b57cec5SDimitry Andric bool SelectAddrModeUnscaled16(SDValue N, SDValue &Base, SDValue &OffImm) { 1190b57cec5SDimitry Andric return SelectAddrModeUnscaled(N, 2, Base, OffImm); 1200b57cec5SDimitry Andric } 1210b57cec5SDimitry Andric bool SelectAddrModeUnscaled32(SDValue N, SDValue &Base, SDValue &OffImm) { 1220b57cec5SDimitry Andric return SelectAddrModeUnscaled(N, 4, Base, OffImm); 1230b57cec5SDimitry Andric } 1240b57cec5SDimitry Andric bool SelectAddrModeUnscaled64(SDValue N, SDValue &Base, SDValue &OffImm) { 1250b57cec5SDimitry Andric return SelectAddrModeUnscaled(N, 8, Base, OffImm); 1260b57cec5SDimitry Andric } 1270b57cec5SDimitry Andric bool SelectAddrModeUnscaled128(SDValue N, SDValue &Base, SDValue &OffImm) { 1280b57cec5SDimitry Andric return SelectAddrModeUnscaled(N, 16, Base, OffImm); 1290b57cec5SDimitry Andric } 1300b57cec5SDimitry Andric 1310b57cec5SDimitry Andric template<int Width> 1320b57cec5SDimitry Andric bool SelectAddrModeWRO(SDValue N, SDValue &Base, SDValue &Offset, 1330b57cec5SDimitry Andric SDValue &SignExtend, SDValue &DoShift) { 1340b57cec5SDimitry Andric return SelectAddrModeWRO(N, Width / 8, Base, Offset, SignExtend, DoShift); 1350b57cec5SDimitry Andric } 1360b57cec5SDimitry Andric 1370b57cec5SDimitry Andric template<int Width> 1380b57cec5SDimitry Andric bool SelectAddrModeXRO(SDValue N, SDValue &Base, SDValue &Offset, 1390b57cec5SDimitry Andric SDValue &SignExtend, SDValue &DoShift) { 1400b57cec5SDimitry Andric return SelectAddrModeXRO(N, Width / 8, Base, Offset, SignExtend, DoShift); 1410b57cec5SDimitry Andric } 1420b57cec5SDimitry Andric 143480093f4SDimitry Andric bool SelectDupZeroOrUndef(SDValue N) { 144480093f4SDimitry Andric switch(N->getOpcode()) { 145480093f4SDimitry Andric case ISD::UNDEF: 146480093f4SDimitry Andric return true; 147480093f4SDimitry Andric case AArch64ISD::DUP: 148480093f4SDimitry Andric case ISD::SPLAT_VECTOR: { 149480093f4SDimitry Andric auto Opnd0 = N->getOperand(0); 150480093f4SDimitry Andric if (auto CN = dyn_cast<ConstantSDNode>(Opnd0)) 151480093f4SDimitry Andric if (CN->isNullValue()) 152480093f4SDimitry Andric return true; 153480093f4SDimitry Andric if (auto CN = dyn_cast<ConstantFPSDNode>(Opnd0)) 154480093f4SDimitry Andric if (CN->isZero()) 155480093f4SDimitry Andric return true; 156480093f4SDimitry Andric break; 157480093f4SDimitry Andric } 158480093f4SDimitry Andric default: 159480093f4SDimitry Andric break; 160480093f4SDimitry Andric } 161480093f4SDimitry Andric 162480093f4SDimitry Andric return false; 163480093f4SDimitry Andric } 164480093f4SDimitry Andric 1655ffd83dbSDimitry Andric bool SelectDupZero(SDValue N) { 1665ffd83dbSDimitry Andric switch(N->getOpcode()) { 1675ffd83dbSDimitry Andric case AArch64ISD::DUP: 1685ffd83dbSDimitry Andric case ISD::SPLAT_VECTOR: { 1695ffd83dbSDimitry Andric auto Opnd0 = N->getOperand(0); 1705ffd83dbSDimitry Andric if (auto CN = dyn_cast<ConstantSDNode>(Opnd0)) 1715ffd83dbSDimitry Andric if (CN->isNullValue()) 1725ffd83dbSDimitry Andric return true; 1735ffd83dbSDimitry Andric if (auto CN = dyn_cast<ConstantFPSDNode>(Opnd0)) 1745ffd83dbSDimitry Andric if (CN->isZero()) 1755ffd83dbSDimitry Andric return true; 1765ffd83dbSDimitry Andric break; 1775ffd83dbSDimitry Andric } 1785ffd83dbSDimitry Andric } 1795ffd83dbSDimitry Andric 1805ffd83dbSDimitry Andric return false; 1815ffd83dbSDimitry Andric } 1825ffd83dbSDimitry Andric 183480093f4SDimitry Andric template<MVT::SimpleValueType VT> 184480093f4SDimitry Andric bool SelectSVEAddSubImm(SDValue N, SDValue &Imm, SDValue &Shift) { 185480093f4SDimitry Andric return SelectSVEAddSubImm(N, VT, Imm, Shift); 186480093f4SDimitry Andric } 187480093f4SDimitry Andric 188480093f4SDimitry Andric template<MVT::SimpleValueType VT> 189480093f4SDimitry Andric bool SelectSVELogicalImm(SDValue N, SDValue &Imm) { 190480093f4SDimitry Andric return SelectSVELogicalImm(N, VT, Imm); 191480093f4SDimitry Andric } 192480093f4SDimitry Andric 1935ffd83dbSDimitry Andric template <unsigned Low, unsigned High> 1945ffd83dbSDimitry Andric bool SelectSVEShiftImm64(SDValue N, SDValue &Imm) { 1955ffd83dbSDimitry Andric return SelectSVEShiftImm64(N, Low, High, Imm); 1965ffd83dbSDimitry Andric } 1975ffd83dbSDimitry Andric 198480093f4SDimitry Andric // Returns a suitable CNT/INC/DEC/RDVL multiplier to calculate VSCALE*N. 199480093f4SDimitry Andric template<signed Min, signed Max, signed Scale, bool Shift> 200480093f4SDimitry Andric bool SelectCntImm(SDValue N, SDValue &Imm) { 201480093f4SDimitry Andric if (!isa<ConstantSDNode>(N)) 202480093f4SDimitry Andric return false; 203480093f4SDimitry Andric 204480093f4SDimitry Andric int64_t MulImm = cast<ConstantSDNode>(N)->getSExtValue(); 205480093f4SDimitry Andric if (Shift) 206480093f4SDimitry Andric MulImm = 1LL << MulImm; 207480093f4SDimitry Andric 208480093f4SDimitry Andric if ((MulImm % std::abs(Scale)) != 0) 209480093f4SDimitry Andric return false; 210480093f4SDimitry Andric 211480093f4SDimitry Andric MulImm /= Scale; 212480093f4SDimitry Andric if ((MulImm >= Min) && (MulImm <= Max)) { 213480093f4SDimitry Andric Imm = CurDAG->getTargetConstant(MulImm, SDLoc(N), MVT::i32); 214480093f4SDimitry Andric return true; 215480093f4SDimitry Andric } 216480093f4SDimitry Andric 217480093f4SDimitry Andric return false; 218480093f4SDimitry Andric } 2190b57cec5SDimitry Andric 2200b57cec5SDimitry Andric /// Form sequences of consecutive 64/128-bit registers for use in NEON 2210b57cec5SDimitry Andric /// instructions making use of a vector-list (e.g. ldN, tbl). Vecs must have 2220b57cec5SDimitry Andric /// between 1 and 4 elements. If it contains a single element that is returned 2230b57cec5SDimitry Andric /// unchanged; otherwise a REG_SEQUENCE value is returned. 2240b57cec5SDimitry Andric SDValue createDTuple(ArrayRef<SDValue> Vecs); 2250b57cec5SDimitry Andric SDValue createQTuple(ArrayRef<SDValue> Vecs); 2265ffd83dbSDimitry Andric // Form a sequence of SVE registers for instructions using list of vectors, 2275ffd83dbSDimitry Andric // e.g. structured loads and stores (ldN, stN). 2285ffd83dbSDimitry Andric SDValue createZTuple(ArrayRef<SDValue> Vecs); 2290b57cec5SDimitry Andric 2300b57cec5SDimitry Andric /// Generic helper for the createDTuple/createQTuple 2310b57cec5SDimitry Andric /// functions. Those should almost always be called instead. 2320b57cec5SDimitry Andric SDValue createTuple(ArrayRef<SDValue> Vecs, const unsigned RegClassIDs[], 2330b57cec5SDimitry Andric const unsigned SubRegs[]); 2340b57cec5SDimitry Andric 2350b57cec5SDimitry Andric void SelectTable(SDNode *N, unsigned NumVecs, unsigned Opc, bool isExt); 2360b57cec5SDimitry Andric 2370b57cec5SDimitry Andric bool tryIndexedLoad(SDNode *N); 2380b57cec5SDimitry Andric 2390b57cec5SDimitry Andric bool trySelectStackSlotTagP(SDNode *N); 2400b57cec5SDimitry Andric void SelectTagP(SDNode *N); 2410b57cec5SDimitry Andric 2420b57cec5SDimitry Andric void SelectLoad(SDNode *N, unsigned NumVecs, unsigned Opc, 2430b57cec5SDimitry Andric unsigned SubRegIdx); 2440b57cec5SDimitry Andric void SelectPostLoad(SDNode *N, unsigned NumVecs, unsigned Opc, 2450b57cec5SDimitry Andric unsigned SubRegIdx); 2460b57cec5SDimitry Andric void SelectLoadLane(SDNode *N, unsigned NumVecs, unsigned Opc); 2470b57cec5SDimitry Andric void SelectPostLoadLane(SDNode *N, unsigned NumVecs, unsigned Opc); 248*979e22ffSDimitry Andric void SelectPredicatedLoad(SDNode *N, unsigned NumVecs, unsigned Scale, 249*979e22ffSDimitry Andric unsigned Opc_rr, unsigned Opc_ri); 2505ffd83dbSDimitry Andric 2515ffd83dbSDimitry Andric bool SelectAddrModeFrameIndexSVE(SDValue N, SDValue &Base, SDValue &OffImm); 2525ffd83dbSDimitry Andric /// SVE Reg+Imm addressing mode. 2535ffd83dbSDimitry Andric template <int64_t Min, int64_t Max> 2545ffd83dbSDimitry Andric bool SelectAddrModeIndexedSVE(SDNode *Root, SDValue N, SDValue &Base, 2555ffd83dbSDimitry Andric SDValue &OffImm); 2565ffd83dbSDimitry Andric /// SVE Reg+Reg address mode. 2575ffd83dbSDimitry Andric template <unsigned Scale> 2585ffd83dbSDimitry Andric bool SelectSVERegRegAddrMode(SDValue N, SDValue &Base, SDValue &Offset) { 2595ffd83dbSDimitry Andric return SelectSVERegRegAddrMode(N, Scale, Base, Offset); 2605ffd83dbSDimitry Andric } 2610b57cec5SDimitry Andric 2620b57cec5SDimitry Andric void SelectStore(SDNode *N, unsigned NumVecs, unsigned Opc); 2630b57cec5SDimitry Andric void SelectPostStore(SDNode *N, unsigned NumVecs, unsigned Opc); 2640b57cec5SDimitry Andric void SelectStoreLane(SDNode *N, unsigned NumVecs, unsigned Opc); 2650b57cec5SDimitry Andric void SelectPostStoreLane(SDNode *N, unsigned NumVecs, unsigned Opc); 266*979e22ffSDimitry Andric void SelectPredicatedStore(SDNode *N, unsigned NumVecs, unsigned Scale, 267*979e22ffSDimitry Andric unsigned Opc_rr, unsigned Opc_ri); 2685ffd83dbSDimitry Andric std::tuple<unsigned, SDValue, SDValue> 269*979e22ffSDimitry Andric findAddrModeSVELoadStore(SDNode *N, unsigned Opc_rr, unsigned Opc_ri, 270*979e22ffSDimitry Andric const SDValue &OldBase, const SDValue &OldOffset, 271*979e22ffSDimitry Andric unsigned Scale); 2720b57cec5SDimitry Andric 2730b57cec5SDimitry Andric bool tryBitfieldExtractOp(SDNode *N); 2740b57cec5SDimitry Andric bool tryBitfieldExtractOpFromSExt(SDNode *N); 2750b57cec5SDimitry Andric bool tryBitfieldInsertOp(SDNode *N); 2760b57cec5SDimitry Andric bool tryBitfieldInsertInZeroOp(SDNode *N); 2770b57cec5SDimitry Andric bool tryShiftAmountMod(SDNode *N); 278480093f4SDimitry Andric bool tryHighFPExt(SDNode *N); 2790b57cec5SDimitry Andric 2800b57cec5SDimitry Andric bool tryReadRegister(SDNode *N); 2810b57cec5SDimitry Andric bool tryWriteRegister(SDNode *N); 2820b57cec5SDimitry Andric 2830b57cec5SDimitry Andric // Include the pieces autogenerated from the target description. 2840b57cec5SDimitry Andric #include "AArch64GenDAGISel.inc" 2850b57cec5SDimitry Andric 2860b57cec5SDimitry Andric private: 2870b57cec5SDimitry Andric bool SelectShiftedRegister(SDValue N, bool AllowROR, SDValue &Reg, 2880b57cec5SDimitry Andric SDValue &Shift); 2890b57cec5SDimitry Andric bool SelectAddrModeIndexed7S(SDValue N, unsigned Size, SDValue &Base, 2900b57cec5SDimitry Andric SDValue &OffImm) { 2910b57cec5SDimitry Andric return SelectAddrModeIndexedBitWidth(N, true, 7, Size, Base, OffImm); 2920b57cec5SDimitry Andric } 2930b57cec5SDimitry Andric bool SelectAddrModeIndexedBitWidth(SDValue N, bool IsSignedImm, unsigned BW, 2940b57cec5SDimitry Andric unsigned Size, SDValue &Base, 2950b57cec5SDimitry Andric SDValue &OffImm); 2960b57cec5SDimitry Andric bool SelectAddrModeIndexed(SDValue N, unsigned Size, SDValue &Base, 2970b57cec5SDimitry Andric SDValue &OffImm); 2980b57cec5SDimitry Andric bool SelectAddrModeUnscaled(SDValue N, unsigned Size, SDValue &Base, 2990b57cec5SDimitry Andric SDValue &OffImm); 3000b57cec5SDimitry Andric bool SelectAddrModeWRO(SDValue N, unsigned Size, SDValue &Base, 3010b57cec5SDimitry Andric SDValue &Offset, SDValue &SignExtend, 3020b57cec5SDimitry Andric SDValue &DoShift); 3030b57cec5SDimitry Andric bool SelectAddrModeXRO(SDValue N, unsigned Size, SDValue &Base, 3040b57cec5SDimitry Andric SDValue &Offset, SDValue &SignExtend, 3050b57cec5SDimitry Andric SDValue &DoShift); 3060b57cec5SDimitry Andric bool isWorthFolding(SDValue V) const; 3070b57cec5SDimitry Andric bool SelectExtendedSHL(SDValue N, unsigned Size, bool WantExtend, 3080b57cec5SDimitry Andric SDValue &Offset, SDValue &SignExtend); 3090b57cec5SDimitry Andric 3100b57cec5SDimitry Andric template<unsigned RegWidth> 3110b57cec5SDimitry Andric bool SelectCVTFixedPosOperand(SDValue N, SDValue &FixedPos) { 3120b57cec5SDimitry Andric return SelectCVTFixedPosOperand(N, FixedPos, RegWidth); 3130b57cec5SDimitry Andric } 3140b57cec5SDimitry Andric 3150b57cec5SDimitry Andric bool SelectCVTFixedPosOperand(SDValue N, SDValue &FixedPos, unsigned Width); 3160b57cec5SDimitry Andric 3170b57cec5SDimitry Andric bool SelectCMP_SWAP(SDNode *N); 3180b57cec5SDimitry Andric 3195ffd83dbSDimitry Andric bool SelectSVE8BitLslImm(SDValue N, SDValue &Imm, SDValue &Shift); 3205ffd83dbSDimitry Andric 321480093f4SDimitry Andric bool SelectSVEAddSubImm(SDValue N, MVT VT, SDValue &Imm, SDValue &Shift); 322480093f4SDimitry Andric 323480093f4SDimitry Andric bool SelectSVELogicalImm(SDValue N, MVT VT, SDValue &Imm); 324480093f4SDimitry Andric 325480093f4SDimitry Andric bool SelectSVESignedArithImm(SDValue N, SDValue &Imm); 3265ffd83dbSDimitry Andric bool SelectSVEShiftImm64(SDValue N, uint64_t Low, uint64_t High, 3275ffd83dbSDimitry Andric SDValue &Imm); 328480093f4SDimitry Andric 329480093f4SDimitry Andric bool SelectSVEArithImm(SDValue N, SDValue &Imm); 3305ffd83dbSDimitry Andric bool SelectSVERegRegAddrMode(SDValue N, unsigned Scale, SDValue &Base, 3315ffd83dbSDimitry Andric SDValue &Offset); 3320b57cec5SDimitry Andric }; 3330b57cec5SDimitry Andric } // end anonymous namespace 3340b57cec5SDimitry Andric 3350b57cec5SDimitry Andric /// isIntImmediate - This method tests to see if the node is a constant 3360b57cec5SDimitry Andric /// operand. If so Imm will receive the 32-bit value. 3370b57cec5SDimitry Andric static bool isIntImmediate(const SDNode *N, uint64_t &Imm) { 3380b57cec5SDimitry Andric if (const ConstantSDNode *C = dyn_cast<const ConstantSDNode>(N)) { 3390b57cec5SDimitry Andric Imm = C->getZExtValue(); 3400b57cec5SDimitry Andric return true; 3410b57cec5SDimitry Andric } 3420b57cec5SDimitry Andric return false; 3430b57cec5SDimitry Andric } 3440b57cec5SDimitry Andric 3450b57cec5SDimitry Andric // isIntImmediate - This method tests to see if a constant operand. 3460b57cec5SDimitry Andric // If so Imm will receive the value. 3470b57cec5SDimitry Andric static bool isIntImmediate(SDValue N, uint64_t &Imm) { 3480b57cec5SDimitry Andric return isIntImmediate(N.getNode(), Imm); 3490b57cec5SDimitry Andric } 3500b57cec5SDimitry Andric 3510b57cec5SDimitry Andric // isOpcWithIntImmediate - This method tests to see if the node is a specific 3520b57cec5SDimitry Andric // opcode and that it has a immediate integer right operand. 3530b57cec5SDimitry Andric // If so Imm will receive the 32 bit value. 3540b57cec5SDimitry Andric static bool isOpcWithIntImmediate(const SDNode *N, unsigned Opc, 3550b57cec5SDimitry Andric uint64_t &Imm) { 3560b57cec5SDimitry Andric return N->getOpcode() == Opc && 3570b57cec5SDimitry Andric isIntImmediate(N->getOperand(1).getNode(), Imm); 3580b57cec5SDimitry Andric } 3590b57cec5SDimitry Andric 3600b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectInlineAsmMemoryOperand( 3610b57cec5SDimitry Andric const SDValue &Op, unsigned ConstraintID, std::vector<SDValue> &OutOps) { 3620b57cec5SDimitry Andric switch(ConstraintID) { 3630b57cec5SDimitry Andric default: 3640b57cec5SDimitry Andric llvm_unreachable("Unexpected asm memory constraint"); 3650b57cec5SDimitry Andric case InlineAsm::Constraint_m: 3660b57cec5SDimitry Andric case InlineAsm::Constraint_Q: 3670b57cec5SDimitry Andric // We need to make sure that this one operand does not end up in XZR, thus 3680b57cec5SDimitry Andric // require the address to be in a PointerRegClass register. 3690b57cec5SDimitry Andric const TargetRegisterInfo *TRI = Subtarget->getRegisterInfo(); 3700b57cec5SDimitry Andric const TargetRegisterClass *TRC = TRI->getPointerRegClass(*MF); 3710b57cec5SDimitry Andric SDLoc dl(Op); 3720b57cec5SDimitry Andric SDValue RC = CurDAG->getTargetConstant(TRC->getID(), dl, MVT::i64); 3730b57cec5SDimitry Andric SDValue NewOp = 3740b57cec5SDimitry Andric SDValue(CurDAG->getMachineNode(TargetOpcode::COPY_TO_REGCLASS, 3750b57cec5SDimitry Andric dl, Op.getValueType(), 3760b57cec5SDimitry Andric Op, RC), 0); 3770b57cec5SDimitry Andric OutOps.push_back(NewOp); 3780b57cec5SDimitry Andric return false; 3790b57cec5SDimitry Andric } 3800b57cec5SDimitry Andric return true; 3810b57cec5SDimitry Andric } 3820b57cec5SDimitry Andric 3830b57cec5SDimitry Andric /// SelectArithImmed - Select an immediate value that can be represented as 3840b57cec5SDimitry Andric /// a 12-bit value shifted left by either 0 or 12. If so, return true with 3850b57cec5SDimitry Andric /// Val set to the 12-bit value and Shift set to the shifter operand. 3860b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectArithImmed(SDValue N, SDValue &Val, 3870b57cec5SDimitry Andric SDValue &Shift) { 3880b57cec5SDimitry Andric // This function is called from the addsub_shifted_imm ComplexPattern, 3890b57cec5SDimitry Andric // which lists [imm] as the list of opcode it's interested in, however 3900b57cec5SDimitry Andric // we still need to check whether the operand is actually an immediate 3910b57cec5SDimitry Andric // here because the ComplexPattern opcode list is only used in 3920b57cec5SDimitry Andric // root-level opcode matching. 3930b57cec5SDimitry Andric if (!isa<ConstantSDNode>(N.getNode())) 3940b57cec5SDimitry Andric return false; 3950b57cec5SDimitry Andric 3960b57cec5SDimitry Andric uint64_t Immed = cast<ConstantSDNode>(N.getNode())->getZExtValue(); 3970b57cec5SDimitry Andric unsigned ShiftAmt; 3980b57cec5SDimitry Andric 3990b57cec5SDimitry Andric if (Immed >> 12 == 0) { 4000b57cec5SDimitry Andric ShiftAmt = 0; 4010b57cec5SDimitry Andric } else if ((Immed & 0xfff) == 0 && Immed >> 24 == 0) { 4020b57cec5SDimitry Andric ShiftAmt = 12; 4030b57cec5SDimitry Andric Immed = Immed >> 12; 4040b57cec5SDimitry Andric } else 4050b57cec5SDimitry Andric return false; 4060b57cec5SDimitry Andric 4070b57cec5SDimitry Andric unsigned ShVal = AArch64_AM::getShifterImm(AArch64_AM::LSL, ShiftAmt); 4080b57cec5SDimitry Andric SDLoc dl(N); 4090b57cec5SDimitry Andric Val = CurDAG->getTargetConstant(Immed, dl, MVT::i32); 4100b57cec5SDimitry Andric Shift = CurDAG->getTargetConstant(ShVal, dl, MVT::i32); 4110b57cec5SDimitry Andric return true; 4120b57cec5SDimitry Andric } 4130b57cec5SDimitry Andric 4140b57cec5SDimitry Andric /// SelectNegArithImmed - As above, but negates the value before trying to 4150b57cec5SDimitry Andric /// select it. 4160b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectNegArithImmed(SDValue N, SDValue &Val, 4170b57cec5SDimitry Andric SDValue &Shift) { 4180b57cec5SDimitry Andric // This function is called from the addsub_shifted_imm ComplexPattern, 4190b57cec5SDimitry Andric // which lists [imm] as the list of opcode it's interested in, however 4200b57cec5SDimitry Andric // we still need to check whether the operand is actually an immediate 4210b57cec5SDimitry Andric // here because the ComplexPattern opcode list is only used in 4220b57cec5SDimitry Andric // root-level opcode matching. 4230b57cec5SDimitry Andric if (!isa<ConstantSDNode>(N.getNode())) 4240b57cec5SDimitry Andric return false; 4250b57cec5SDimitry Andric 4260b57cec5SDimitry Andric // The immediate operand must be a 24-bit zero-extended immediate. 4270b57cec5SDimitry Andric uint64_t Immed = cast<ConstantSDNode>(N.getNode())->getZExtValue(); 4280b57cec5SDimitry Andric 4290b57cec5SDimitry Andric // This negation is almost always valid, but "cmp wN, #0" and "cmn wN, #0" 4300b57cec5SDimitry Andric // have the opposite effect on the C flag, so this pattern mustn't match under 4310b57cec5SDimitry Andric // those circumstances. 4320b57cec5SDimitry Andric if (Immed == 0) 4330b57cec5SDimitry Andric return false; 4340b57cec5SDimitry Andric 4350b57cec5SDimitry Andric if (N.getValueType() == MVT::i32) 4360b57cec5SDimitry Andric Immed = ~((uint32_t)Immed) + 1; 4370b57cec5SDimitry Andric else 4380b57cec5SDimitry Andric Immed = ~Immed + 1ULL; 4390b57cec5SDimitry Andric if (Immed & 0xFFFFFFFFFF000000ULL) 4400b57cec5SDimitry Andric return false; 4410b57cec5SDimitry Andric 4420b57cec5SDimitry Andric Immed &= 0xFFFFFFULL; 4430b57cec5SDimitry Andric return SelectArithImmed(CurDAG->getConstant(Immed, SDLoc(N), MVT::i32), Val, 4440b57cec5SDimitry Andric Shift); 4450b57cec5SDimitry Andric } 4460b57cec5SDimitry Andric 4470b57cec5SDimitry Andric /// getShiftTypeForNode - Translate a shift node to the corresponding 4480b57cec5SDimitry Andric /// ShiftType value. 4490b57cec5SDimitry Andric static AArch64_AM::ShiftExtendType getShiftTypeForNode(SDValue N) { 4500b57cec5SDimitry Andric switch (N.getOpcode()) { 4510b57cec5SDimitry Andric default: 4520b57cec5SDimitry Andric return AArch64_AM::InvalidShiftExtend; 4530b57cec5SDimitry Andric case ISD::SHL: 4540b57cec5SDimitry Andric return AArch64_AM::LSL; 4550b57cec5SDimitry Andric case ISD::SRL: 4560b57cec5SDimitry Andric return AArch64_AM::LSR; 4570b57cec5SDimitry Andric case ISD::SRA: 4580b57cec5SDimitry Andric return AArch64_AM::ASR; 4590b57cec5SDimitry Andric case ISD::ROTR: 4600b57cec5SDimitry Andric return AArch64_AM::ROR; 4610b57cec5SDimitry Andric } 4620b57cec5SDimitry Andric } 4630b57cec5SDimitry Andric 4640b57cec5SDimitry Andric /// Determine whether it is worth it to fold SHL into the addressing 4650b57cec5SDimitry Andric /// mode. 4660b57cec5SDimitry Andric static bool isWorthFoldingSHL(SDValue V) { 4670b57cec5SDimitry Andric assert(V.getOpcode() == ISD::SHL && "invalid opcode"); 4680b57cec5SDimitry Andric // It is worth folding logical shift of up to three places. 4690b57cec5SDimitry Andric auto *CSD = dyn_cast<ConstantSDNode>(V.getOperand(1)); 4700b57cec5SDimitry Andric if (!CSD) 4710b57cec5SDimitry Andric return false; 4720b57cec5SDimitry Andric unsigned ShiftVal = CSD->getZExtValue(); 4730b57cec5SDimitry Andric if (ShiftVal > 3) 4740b57cec5SDimitry Andric return false; 4750b57cec5SDimitry Andric 4760b57cec5SDimitry Andric // Check if this particular node is reused in any non-memory related 4770b57cec5SDimitry Andric // operation. If yes, do not try to fold this node into the address 4780b57cec5SDimitry Andric // computation, since the computation will be kept. 4790b57cec5SDimitry Andric const SDNode *Node = V.getNode(); 4800b57cec5SDimitry Andric for (SDNode *UI : Node->uses()) 4810b57cec5SDimitry Andric if (!isa<MemSDNode>(*UI)) 4820b57cec5SDimitry Andric for (SDNode *UII : UI->uses()) 4830b57cec5SDimitry Andric if (!isa<MemSDNode>(*UII)) 4840b57cec5SDimitry Andric return false; 4850b57cec5SDimitry Andric return true; 4860b57cec5SDimitry Andric } 4870b57cec5SDimitry Andric 4880b57cec5SDimitry Andric /// Determine whether it is worth to fold V into an extended register. 4890b57cec5SDimitry Andric bool AArch64DAGToDAGISel::isWorthFolding(SDValue V) const { 4900b57cec5SDimitry Andric // Trivial if we are optimizing for code size or if there is only 4910b57cec5SDimitry Andric // one use of the value. 492480093f4SDimitry Andric if (CurDAG->shouldOptForSize() || V.hasOneUse()) 4930b57cec5SDimitry Andric return true; 4940b57cec5SDimitry Andric // If a subtarget has a fastpath LSL we can fold a logical shift into 4950b57cec5SDimitry Andric // the addressing mode and save a cycle. 4960b57cec5SDimitry Andric if (Subtarget->hasLSLFast() && V.getOpcode() == ISD::SHL && 4970b57cec5SDimitry Andric isWorthFoldingSHL(V)) 4980b57cec5SDimitry Andric return true; 4990b57cec5SDimitry Andric if (Subtarget->hasLSLFast() && V.getOpcode() == ISD::ADD) { 5000b57cec5SDimitry Andric const SDValue LHS = V.getOperand(0); 5010b57cec5SDimitry Andric const SDValue RHS = V.getOperand(1); 5020b57cec5SDimitry Andric if (LHS.getOpcode() == ISD::SHL && isWorthFoldingSHL(LHS)) 5030b57cec5SDimitry Andric return true; 5040b57cec5SDimitry Andric if (RHS.getOpcode() == ISD::SHL && isWorthFoldingSHL(RHS)) 5050b57cec5SDimitry Andric return true; 5060b57cec5SDimitry Andric } 5070b57cec5SDimitry Andric 5080b57cec5SDimitry Andric // It hurts otherwise, since the value will be reused. 5090b57cec5SDimitry Andric return false; 5100b57cec5SDimitry Andric } 5110b57cec5SDimitry Andric 5120b57cec5SDimitry Andric /// SelectShiftedRegister - Select a "shifted register" operand. If the value 5130b57cec5SDimitry Andric /// is not shifted, set the Shift operand to default of "LSL 0". The logical 5140b57cec5SDimitry Andric /// instructions allow the shifted register to be rotated, but the arithmetic 5150b57cec5SDimitry Andric /// instructions do not. The AllowROR parameter specifies whether ROR is 5160b57cec5SDimitry Andric /// supported. 5170b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectShiftedRegister(SDValue N, bool AllowROR, 5180b57cec5SDimitry Andric SDValue &Reg, SDValue &Shift) { 5190b57cec5SDimitry Andric AArch64_AM::ShiftExtendType ShType = getShiftTypeForNode(N); 5200b57cec5SDimitry Andric if (ShType == AArch64_AM::InvalidShiftExtend) 5210b57cec5SDimitry Andric return false; 5220b57cec5SDimitry Andric if (!AllowROR && ShType == AArch64_AM::ROR) 5230b57cec5SDimitry Andric return false; 5240b57cec5SDimitry Andric 5250b57cec5SDimitry Andric if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { 5260b57cec5SDimitry Andric unsigned BitSize = N.getValueSizeInBits(); 5270b57cec5SDimitry Andric unsigned Val = RHS->getZExtValue() & (BitSize - 1); 5280b57cec5SDimitry Andric unsigned ShVal = AArch64_AM::getShifterImm(ShType, Val); 5290b57cec5SDimitry Andric 5300b57cec5SDimitry Andric Reg = N.getOperand(0); 5310b57cec5SDimitry Andric Shift = CurDAG->getTargetConstant(ShVal, SDLoc(N), MVT::i32); 5320b57cec5SDimitry Andric return isWorthFolding(N); 5330b57cec5SDimitry Andric } 5340b57cec5SDimitry Andric 5350b57cec5SDimitry Andric return false; 5360b57cec5SDimitry Andric } 5370b57cec5SDimitry Andric 5380b57cec5SDimitry Andric /// getExtendTypeForNode - Translate an extend node to the corresponding 5390b57cec5SDimitry Andric /// ExtendType value. 5400b57cec5SDimitry Andric static AArch64_AM::ShiftExtendType 5410b57cec5SDimitry Andric getExtendTypeForNode(SDValue N, bool IsLoadStore = false) { 5420b57cec5SDimitry Andric if (N.getOpcode() == ISD::SIGN_EXTEND || 5430b57cec5SDimitry Andric N.getOpcode() == ISD::SIGN_EXTEND_INREG) { 5440b57cec5SDimitry Andric EVT SrcVT; 5450b57cec5SDimitry Andric if (N.getOpcode() == ISD::SIGN_EXTEND_INREG) 5460b57cec5SDimitry Andric SrcVT = cast<VTSDNode>(N.getOperand(1))->getVT(); 5470b57cec5SDimitry Andric else 5480b57cec5SDimitry Andric SrcVT = N.getOperand(0).getValueType(); 5490b57cec5SDimitry Andric 5500b57cec5SDimitry Andric if (!IsLoadStore && SrcVT == MVT::i8) 5510b57cec5SDimitry Andric return AArch64_AM::SXTB; 5520b57cec5SDimitry Andric else if (!IsLoadStore && SrcVT == MVT::i16) 5530b57cec5SDimitry Andric return AArch64_AM::SXTH; 5540b57cec5SDimitry Andric else if (SrcVT == MVT::i32) 5550b57cec5SDimitry Andric return AArch64_AM::SXTW; 5560b57cec5SDimitry Andric assert(SrcVT != MVT::i64 && "extend from 64-bits?"); 5570b57cec5SDimitry Andric 5580b57cec5SDimitry Andric return AArch64_AM::InvalidShiftExtend; 5590b57cec5SDimitry Andric } else if (N.getOpcode() == ISD::ZERO_EXTEND || 5600b57cec5SDimitry Andric N.getOpcode() == ISD::ANY_EXTEND) { 5610b57cec5SDimitry Andric EVT SrcVT = N.getOperand(0).getValueType(); 5620b57cec5SDimitry Andric if (!IsLoadStore && SrcVT == MVT::i8) 5630b57cec5SDimitry Andric return AArch64_AM::UXTB; 5640b57cec5SDimitry Andric else if (!IsLoadStore && SrcVT == MVT::i16) 5650b57cec5SDimitry Andric return AArch64_AM::UXTH; 5660b57cec5SDimitry Andric else if (SrcVT == MVT::i32) 5670b57cec5SDimitry Andric return AArch64_AM::UXTW; 5680b57cec5SDimitry Andric assert(SrcVT != MVT::i64 && "extend from 64-bits?"); 5690b57cec5SDimitry Andric 5700b57cec5SDimitry Andric return AArch64_AM::InvalidShiftExtend; 5710b57cec5SDimitry Andric } else if (N.getOpcode() == ISD::AND) { 5720b57cec5SDimitry Andric ConstantSDNode *CSD = dyn_cast<ConstantSDNode>(N.getOperand(1)); 5730b57cec5SDimitry Andric if (!CSD) 5740b57cec5SDimitry Andric return AArch64_AM::InvalidShiftExtend; 5750b57cec5SDimitry Andric uint64_t AndMask = CSD->getZExtValue(); 5760b57cec5SDimitry Andric 5770b57cec5SDimitry Andric switch (AndMask) { 5780b57cec5SDimitry Andric default: 5790b57cec5SDimitry Andric return AArch64_AM::InvalidShiftExtend; 5800b57cec5SDimitry Andric case 0xFF: 5810b57cec5SDimitry Andric return !IsLoadStore ? AArch64_AM::UXTB : AArch64_AM::InvalidShiftExtend; 5820b57cec5SDimitry Andric case 0xFFFF: 5830b57cec5SDimitry Andric return !IsLoadStore ? AArch64_AM::UXTH : AArch64_AM::InvalidShiftExtend; 5840b57cec5SDimitry Andric case 0xFFFFFFFF: 5850b57cec5SDimitry Andric return AArch64_AM::UXTW; 5860b57cec5SDimitry Andric } 5870b57cec5SDimitry Andric } 5880b57cec5SDimitry Andric 5890b57cec5SDimitry Andric return AArch64_AM::InvalidShiftExtend; 5900b57cec5SDimitry Andric } 5910b57cec5SDimitry Andric 5920b57cec5SDimitry Andric // Helper for SelectMLAV64LaneV128 - Recognize high lane extracts. 5930b57cec5SDimitry Andric static bool checkHighLaneIndex(SDNode *DL, SDValue &LaneOp, int &LaneIdx) { 5940b57cec5SDimitry Andric if (DL->getOpcode() != AArch64ISD::DUPLANE16 && 5950b57cec5SDimitry Andric DL->getOpcode() != AArch64ISD::DUPLANE32) 5960b57cec5SDimitry Andric return false; 5970b57cec5SDimitry Andric 5980b57cec5SDimitry Andric SDValue SV = DL->getOperand(0); 5990b57cec5SDimitry Andric if (SV.getOpcode() != ISD::INSERT_SUBVECTOR) 6000b57cec5SDimitry Andric return false; 6010b57cec5SDimitry Andric 6020b57cec5SDimitry Andric SDValue EV = SV.getOperand(1); 6030b57cec5SDimitry Andric if (EV.getOpcode() != ISD::EXTRACT_SUBVECTOR) 6040b57cec5SDimitry Andric return false; 6050b57cec5SDimitry Andric 6060b57cec5SDimitry Andric ConstantSDNode *DLidx = cast<ConstantSDNode>(DL->getOperand(1).getNode()); 6070b57cec5SDimitry Andric ConstantSDNode *EVidx = cast<ConstantSDNode>(EV.getOperand(1).getNode()); 6080b57cec5SDimitry Andric LaneIdx = DLidx->getSExtValue() + EVidx->getSExtValue(); 6090b57cec5SDimitry Andric LaneOp = EV.getOperand(0); 6100b57cec5SDimitry Andric 6110b57cec5SDimitry Andric return true; 6120b57cec5SDimitry Andric } 6130b57cec5SDimitry Andric 6140b57cec5SDimitry Andric // Helper for SelectOpcV64LaneV128 - Recognize operations where one operand is a 6150b57cec5SDimitry Andric // high lane extract. 6160b57cec5SDimitry Andric static bool checkV64LaneV128(SDValue Op0, SDValue Op1, SDValue &StdOp, 6170b57cec5SDimitry Andric SDValue &LaneOp, int &LaneIdx) { 6180b57cec5SDimitry Andric 6190b57cec5SDimitry Andric if (!checkHighLaneIndex(Op0.getNode(), LaneOp, LaneIdx)) { 6200b57cec5SDimitry Andric std::swap(Op0, Op1); 6210b57cec5SDimitry Andric if (!checkHighLaneIndex(Op0.getNode(), LaneOp, LaneIdx)) 6220b57cec5SDimitry Andric return false; 6230b57cec5SDimitry Andric } 6240b57cec5SDimitry Andric StdOp = Op1; 6250b57cec5SDimitry Andric return true; 6260b57cec5SDimitry Andric } 6270b57cec5SDimitry Andric 6280b57cec5SDimitry Andric /// SelectMLAV64LaneV128 - AArch64 supports vector MLAs where one multiplicand 6290b57cec5SDimitry Andric /// is a lane in the upper half of a 128-bit vector. Recognize and select this 6300b57cec5SDimitry Andric /// so that we don't emit unnecessary lane extracts. 6310b57cec5SDimitry Andric bool AArch64DAGToDAGISel::tryMLAV64LaneV128(SDNode *N) { 6320b57cec5SDimitry Andric SDLoc dl(N); 6330b57cec5SDimitry Andric SDValue Op0 = N->getOperand(0); 6340b57cec5SDimitry Andric SDValue Op1 = N->getOperand(1); 6350b57cec5SDimitry Andric SDValue MLAOp1; // Will hold ordinary multiplicand for MLA. 6360b57cec5SDimitry Andric SDValue MLAOp2; // Will hold lane-accessed multiplicand for MLA. 6370b57cec5SDimitry Andric int LaneIdx = -1; // Will hold the lane index. 6380b57cec5SDimitry Andric 6390b57cec5SDimitry Andric if (Op1.getOpcode() != ISD::MUL || 6400b57cec5SDimitry Andric !checkV64LaneV128(Op1.getOperand(0), Op1.getOperand(1), MLAOp1, MLAOp2, 6410b57cec5SDimitry Andric LaneIdx)) { 6420b57cec5SDimitry Andric std::swap(Op0, Op1); 6430b57cec5SDimitry Andric if (Op1.getOpcode() != ISD::MUL || 6440b57cec5SDimitry Andric !checkV64LaneV128(Op1.getOperand(0), Op1.getOperand(1), MLAOp1, MLAOp2, 6450b57cec5SDimitry Andric LaneIdx)) 6460b57cec5SDimitry Andric return false; 6470b57cec5SDimitry Andric } 6480b57cec5SDimitry Andric 6490b57cec5SDimitry Andric SDValue LaneIdxVal = CurDAG->getTargetConstant(LaneIdx, dl, MVT::i64); 6500b57cec5SDimitry Andric 6510b57cec5SDimitry Andric SDValue Ops[] = { Op0, MLAOp1, MLAOp2, LaneIdxVal }; 6520b57cec5SDimitry Andric 6530b57cec5SDimitry Andric unsigned MLAOpc = ~0U; 6540b57cec5SDimitry Andric 6550b57cec5SDimitry Andric switch (N->getSimpleValueType(0).SimpleTy) { 6560b57cec5SDimitry Andric default: 6570b57cec5SDimitry Andric llvm_unreachable("Unrecognized MLA."); 6580b57cec5SDimitry Andric case MVT::v4i16: 6590b57cec5SDimitry Andric MLAOpc = AArch64::MLAv4i16_indexed; 6600b57cec5SDimitry Andric break; 6610b57cec5SDimitry Andric case MVT::v8i16: 6620b57cec5SDimitry Andric MLAOpc = AArch64::MLAv8i16_indexed; 6630b57cec5SDimitry Andric break; 6640b57cec5SDimitry Andric case MVT::v2i32: 6650b57cec5SDimitry Andric MLAOpc = AArch64::MLAv2i32_indexed; 6660b57cec5SDimitry Andric break; 6670b57cec5SDimitry Andric case MVT::v4i32: 6680b57cec5SDimitry Andric MLAOpc = AArch64::MLAv4i32_indexed; 6690b57cec5SDimitry Andric break; 6700b57cec5SDimitry Andric } 6710b57cec5SDimitry Andric 6720b57cec5SDimitry Andric ReplaceNode(N, CurDAG->getMachineNode(MLAOpc, dl, N->getValueType(0), Ops)); 6730b57cec5SDimitry Andric return true; 6740b57cec5SDimitry Andric } 6750b57cec5SDimitry Andric 6760b57cec5SDimitry Andric bool AArch64DAGToDAGISel::tryMULLV64LaneV128(unsigned IntNo, SDNode *N) { 6770b57cec5SDimitry Andric SDLoc dl(N); 6780b57cec5SDimitry Andric SDValue SMULLOp0; 6790b57cec5SDimitry Andric SDValue SMULLOp1; 6800b57cec5SDimitry Andric int LaneIdx; 6810b57cec5SDimitry Andric 6820b57cec5SDimitry Andric if (!checkV64LaneV128(N->getOperand(1), N->getOperand(2), SMULLOp0, SMULLOp1, 6830b57cec5SDimitry Andric LaneIdx)) 6840b57cec5SDimitry Andric return false; 6850b57cec5SDimitry Andric 6860b57cec5SDimitry Andric SDValue LaneIdxVal = CurDAG->getTargetConstant(LaneIdx, dl, MVT::i64); 6870b57cec5SDimitry Andric 6880b57cec5SDimitry Andric SDValue Ops[] = { SMULLOp0, SMULLOp1, LaneIdxVal }; 6890b57cec5SDimitry Andric 6900b57cec5SDimitry Andric unsigned SMULLOpc = ~0U; 6910b57cec5SDimitry Andric 6920b57cec5SDimitry Andric if (IntNo == Intrinsic::aarch64_neon_smull) { 6930b57cec5SDimitry Andric switch (N->getSimpleValueType(0).SimpleTy) { 6940b57cec5SDimitry Andric default: 6950b57cec5SDimitry Andric llvm_unreachable("Unrecognized SMULL."); 6960b57cec5SDimitry Andric case MVT::v4i32: 6970b57cec5SDimitry Andric SMULLOpc = AArch64::SMULLv4i16_indexed; 6980b57cec5SDimitry Andric break; 6990b57cec5SDimitry Andric case MVT::v2i64: 7000b57cec5SDimitry Andric SMULLOpc = AArch64::SMULLv2i32_indexed; 7010b57cec5SDimitry Andric break; 7020b57cec5SDimitry Andric } 7030b57cec5SDimitry Andric } else if (IntNo == Intrinsic::aarch64_neon_umull) { 7040b57cec5SDimitry Andric switch (N->getSimpleValueType(0).SimpleTy) { 7050b57cec5SDimitry Andric default: 7060b57cec5SDimitry Andric llvm_unreachable("Unrecognized SMULL."); 7070b57cec5SDimitry Andric case MVT::v4i32: 7080b57cec5SDimitry Andric SMULLOpc = AArch64::UMULLv4i16_indexed; 7090b57cec5SDimitry Andric break; 7100b57cec5SDimitry Andric case MVT::v2i64: 7110b57cec5SDimitry Andric SMULLOpc = AArch64::UMULLv2i32_indexed; 7120b57cec5SDimitry Andric break; 7130b57cec5SDimitry Andric } 7140b57cec5SDimitry Andric } else 7150b57cec5SDimitry Andric llvm_unreachable("Unrecognized intrinsic."); 7160b57cec5SDimitry Andric 7170b57cec5SDimitry Andric ReplaceNode(N, CurDAG->getMachineNode(SMULLOpc, dl, N->getValueType(0), Ops)); 7180b57cec5SDimitry Andric return true; 7190b57cec5SDimitry Andric } 7200b57cec5SDimitry Andric 7210b57cec5SDimitry Andric /// Instructions that accept extend modifiers like UXTW expect the register 7220b57cec5SDimitry Andric /// being extended to be a GPR32, but the incoming DAG might be acting on a 7230b57cec5SDimitry Andric /// GPR64 (either via SEXT_INREG or AND). Extract the appropriate low bits if 7240b57cec5SDimitry Andric /// this is the case. 7250b57cec5SDimitry Andric static SDValue narrowIfNeeded(SelectionDAG *CurDAG, SDValue N) { 7260b57cec5SDimitry Andric if (N.getValueType() == MVT::i32) 7270b57cec5SDimitry Andric return N; 7280b57cec5SDimitry Andric 7290b57cec5SDimitry Andric SDLoc dl(N); 7300b57cec5SDimitry Andric SDValue SubReg = CurDAG->getTargetConstant(AArch64::sub_32, dl, MVT::i32); 7310b57cec5SDimitry Andric MachineSDNode *Node = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG, 7320b57cec5SDimitry Andric dl, MVT::i32, N, SubReg); 7330b57cec5SDimitry Andric return SDValue(Node, 0); 7340b57cec5SDimitry Andric } 7350b57cec5SDimitry Andric 7365ffd83dbSDimitry Andric // Returns a suitable CNT/INC/DEC/RDVL multiplier to calculate VSCALE*N. 7375ffd83dbSDimitry Andric template<signed Low, signed High, signed Scale> 7385ffd83dbSDimitry Andric bool AArch64DAGToDAGISel::SelectRDVLImm(SDValue N, SDValue &Imm) { 7395ffd83dbSDimitry Andric if (!isa<ConstantSDNode>(N)) 7405ffd83dbSDimitry Andric return false; 7415ffd83dbSDimitry Andric 7425ffd83dbSDimitry Andric int64_t MulImm = cast<ConstantSDNode>(N)->getSExtValue(); 7435ffd83dbSDimitry Andric if ((MulImm % std::abs(Scale)) == 0) { 7445ffd83dbSDimitry Andric int64_t RDVLImm = MulImm / Scale; 7455ffd83dbSDimitry Andric if ((RDVLImm >= Low) && (RDVLImm <= High)) { 7465ffd83dbSDimitry Andric Imm = CurDAG->getTargetConstant(RDVLImm, SDLoc(N), MVT::i32); 7475ffd83dbSDimitry Andric return true; 7485ffd83dbSDimitry Andric } 7495ffd83dbSDimitry Andric } 7505ffd83dbSDimitry Andric 7515ffd83dbSDimitry Andric return false; 7525ffd83dbSDimitry Andric } 7530b57cec5SDimitry Andric 7540b57cec5SDimitry Andric /// SelectArithExtendedRegister - Select a "extended register" operand. This 7550b57cec5SDimitry Andric /// operand folds in an extend followed by an optional left shift. 7560b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectArithExtendedRegister(SDValue N, SDValue &Reg, 7570b57cec5SDimitry Andric SDValue &Shift) { 7580b57cec5SDimitry Andric unsigned ShiftVal = 0; 7590b57cec5SDimitry Andric AArch64_AM::ShiftExtendType Ext; 7600b57cec5SDimitry Andric 7610b57cec5SDimitry Andric if (N.getOpcode() == ISD::SHL) { 7620b57cec5SDimitry Andric ConstantSDNode *CSD = dyn_cast<ConstantSDNode>(N.getOperand(1)); 7630b57cec5SDimitry Andric if (!CSD) 7640b57cec5SDimitry Andric return false; 7650b57cec5SDimitry Andric ShiftVal = CSD->getZExtValue(); 7660b57cec5SDimitry Andric if (ShiftVal > 4) 7670b57cec5SDimitry Andric return false; 7680b57cec5SDimitry Andric 7690b57cec5SDimitry Andric Ext = getExtendTypeForNode(N.getOperand(0)); 7700b57cec5SDimitry Andric if (Ext == AArch64_AM::InvalidShiftExtend) 7710b57cec5SDimitry Andric return false; 7720b57cec5SDimitry Andric 7730b57cec5SDimitry Andric Reg = N.getOperand(0).getOperand(0); 7740b57cec5SDimitry Andric } else { 7750b57cec5SDimitry Andric Ext = getExtendTypeForNode(N); 7760b57cec5SDimitry Andric if (Ext == AArch64_AM::InvalidShiftExtend) 7770b57cec5SDimitry Andric return false; 7780b57cec5SDimitry Andric 7790b57cec5SDimitry Andric Reg = N.getOperand(0); 7800b57cec5SDimitry Andric 7810b57cec5SDimitry Andric // Don't match if free 32-bit -> 64-bit zext can be used instead. 7820b57cec5SDimitry Andric if (Ext == AArch64_AM::UXTW && 7830b57cec5SDimitry Andric Reg->getValueType(0).getSizeInBits() == 32 && isDef32(*Reg.getNode())) 7840b57cec5SDimitry Andric return false; 7850b57cec5SDimitry Andric } 7860b57cec5SDimitry Andric 7870b57cec5SDimitry Andric // AArch64 mandates that the RHS of the operation must use the smallest 7880b57cec5SDimitry Andric // register class that could contain the size being extended from. Thus, 7890b57cec5SDimitry Andric // if we're folding a (sext i8), we need the RHS to be a GPR32, even though 7900b57cec5SDimitry Andric // there might not be an actual 32-bit value in the program. We can 7910b57cec5SDimitry Andric // (harmlessly) synthesize one by injected an EXTRACT_SUBREG here. 7920b57cec5SDimitry Andric assert(Ext != AArch64_AM::UXTX && Ext != AArch64_AM::SXTX); 7930b57cec5SDimitry Andric Reg = narrowIfNeeded(CurDAG, Reg); 7940b57cec5SDimitry Andric Shift = CurDAG->getTargetConstant(getArithExtendImm(Ext, ShiftVal), SDLoc(N), 7950b57cec5SDimitry Andric MVT::i32); 7960b57cec5SDimitry Andric return isWorthFolding(N); 7970b57cec5SDimitry Andric } 7980b57cec5SDimitry Andric 7990b57cec5SDimitry Andric /// If there's a use of this ADDlow that's not itself a load/store then we'll 8000b57cec5SDimitry Andric /// need to create a real ADD instruction from it anyway and there's no point in 8010b57cec5SDimitry Andric /// folding it into the mem op. Theoretically, it shouldn't matter, but there's 8020b57cec5SDimitry Andric /// a single pseudo-instruction for an ADRP/ADD pair so over-aggressive folding 8030b57cec5SDimitry Andric /// leads to duplicated ADRP instructions. 8040b57cec5SDimitry Andric static bool isWorthFoldingADDlow(SDValue N) { 8050b57cec5SDimitry Andric for (auto Use : N->uses()) { 8060b57cec5SDimitry Andric if (Use->getOpcode() != ISD::LOAD && Use->getOpcode() != ISD::STORE && 8070b57cec5SDimitry Andric Use->getOpcode() != ISD::ATOMIC_LOAD && 8080b57cec5SDimitry Andric Use->getOpcode() != ISD::ATOMIC_STORE) 8090b57cec5SDimitry Andric return false; 8100b57cec5SDimitry Andric 8110b57cec5SDimitry Andric // ldar and stlr have much more restrictive addressing modes (just a 8120b57cec5SDimitry Andric // register). 8130b57cec5SDimitry Andric if (isStrongerThanMonotonic(cast<MemSDNode>(Use)->getOrdering())) 8140b57cec5SDimitry Andric return false; 8150b57cec5SDimitry Andric } 8160b57cec5SDimitry Andric 8170b57cec5SDimitry Andric return true; 8180b57cec5SDimitry Andric } 8190b57cec5SDimitry Andric 8200b57cec5SDimitry Andric /// SelectAddrModeIndexedBitWidth - Select a "register plus scaled (un)signed BW-bit 8210b57cec5SDimitry Andric /// immediate" address. The "Size" argument is the size in bytes of the memory 8220b57cec5SDimitry Andric /// reference, which determines the scale. 8230b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectAddrModeIndexedBitWidth(SDValue N, bool IsSignedImm, 8240b57cec5SDimitry Andric unsigned BW, unsigned Size, 8250b57cec5SDimitry Andric SDValue &Base, 8260b57cec5SDimitry Andric SDValue &OffImm) { 8270b57cec5SDimitry Andric SDLoc dl(N); 8280b57cec5SDimitry Andric const DataLayout &DL = CurDAG->getDataLayout(); 8290b57cec5SDimitry Andric const TargetLowering *TLI = getTargetLowering(); 8300b57cec5SDimitry Andric if (N.getOpcode() == ISD::FrameIndex) { 8310b57cec5SDimitry Andric int FI = cast<FrameIndexSDNode>(N)->getIndex(); 8320b57cec5SDimitry Andric Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy(DL)); 8330b57cec5SDimitry Andric OffImm = CurDAG->getTargetConstant(0, dl, MVT::i64); 8340b57cec5SDimitry Andric return true; 8350b57cec5SDimitry Andric } 8360b57cec5SDimitry Andric 8370b57cec5SDimitry Andric // As opposed to the (12-bit) Indexed addressing mode below, the 7/9-bit signed 8380b57cec5SDimitry Andric // selected here doesn't support labels/immediates, only base+offset. 8390b57cec5SDimitry Andric if (CurDAG->isBaseWithConstantOffset(N)) { 8400b57cec5SDimitry Andric if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { 8410b57cec5SDimitry Andric if (IsSignedImm) { 8420b57cec5SDimitry Andric int64_t RHSC = RHS->getSExtValue(); 8430b57cec5SDimitry Andric unsigned Scale = Log2_32(Size); 8440b57cec5SDimitry Andric int64_t Range = 0x1LL << (BW - 1); 8450b57cec5SDimitry Andric 8460b57cec5SDimitry Andric if ((RHSC & (Size - 1)) == 0 && RHSC >= -(Range << Scale) && 8470b57cec5SDimitry Andric RHSC < (Range << Scale)) { 8480b57cec5SDimitry Andric Base = N.getOperand(0); 8490b57cec5SDimitry Andric if (Base.getOpcode() == ISD::FrameIndex) { 8500b57cec5SDimitry Andric int FI = cast<FrameIndexSDNode>(Base)->getIndex(); 8510b57cec5SDimitry Andric Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy(DL)); 8520b57cec5SDimitry Andric } 8530b57cec5SDimitry Andric OffImm = CurDAG->getTargetConstant(RHSC >> Scale, dl, MVT::i64); 8540b57cec5SDimitry Andric return true; 8550b57cec5SDimitry Andric } 8560b57cec5SDimitry Andric } else { 8570b57cec5SDimitry Andric // unsigned Immediate 8580b57cec5SDimitry Andric uint64_t RHSC = RHS->getZExtValue(); 8590b57cec5SDimitry Andric unsigned Scale = Log2_32(Size); 8600b57cec5SDimitry Andric uint64_t Range = 0x1ULL << BW; 8610b57cec5SDimitry Andric 8620b57cec5SDimitry Andric if ((RHSC & (Size - 1)) == 0 && RHSC < (Range << Scale)) { 8630b57cec5SDimitry Andric Base = N.getOperand(0); 8640b57cec5SDimitry Andric if (Base.getOpcode() == ISD::FrameIndex) { 8650b57cec5SDimitry Andric int FI = cast<FrameIndexSDNode>(Base)->getIndex(); 8660b57cec5SDimitry Andric Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy(DL)); 8670b57cec5SDimitry Andric } 8680b57cec5SDimitry Andric OffImm = CurDAG->getTargetConstant(RHSC >> Scale, dl, MVT::i64); 8690b57cec5SDimitry Andric return true; 8700b57cec5SDimitry Andric } 8710b57cec5SDimitry Andric } 8720b57cec5SDimitry Andric } 8730b57cec5SDimitry Andric } 8740b57cec5SDimitry Andric // Base only. The address will be materialized into a register before 8750b57cec5SDimitry Andric // the memory is accessed. 8760b57cec5SDimitry Andric // add x0, Xbase, #offset 8770b57cec5SDimitry Andric // stp x1, x2, [x0] 8780b57cec5SDimitry Andric Base = N; 8790b57cec5SDimitry Andric OffImm = CurDAG->getTargetConstant(0, dl, MVT::i64); 8800b57cec5SDimitry Andric return true; 8810b57cec5SDimitry Andric } 8820b57cec5SDimitry Andric 8830b57cec5SDimitry Andric /// SelectAddrModeIndexed - Select a "register plus scaled unsigned 12-bit 8840b57cec5SDimitry Andric /// immediate" address. The "Size" argument is the size in bytes of the memory 8850b57cec5SDimitry Andric /// reference, which determines the scale. 8860b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectAddrModeIndexed(SDValue N, unsigned Size, 8870b57cec5SDimitry Andric SDValue &Base, SDValue &OffImm) { 8880b57cec5SDimitry Andric SDLoc dl(N); 8890b57cec5SDimitry Andric const DataLayout &DL = CurDAG->getDataLayout(); 8900b57cec5SDimitry Andric const TargetLowering *TLI = getTargetLowering(); 8910b57cec5SDimitry Andric if (N.getOpcode() == ISD::FrameIndex) { 8920b57cec5SDimitry Andric int FI = cast<FrameIndexSDNode>(N)->getIndex(); 8930b57cec5SDimitry Andric Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy(DL)); 8940b57cec5SDimitry Andric OffImm = CurDAG->getTargetConstant(0, dl, MVT::i64); 8950b57cec5SDimitry Andric return true; 8960b57cec5SDimitry Andric } 8970b57cec5SDimitry Andric 8980b57cec5SDimitry Andric if (N.getOpcode() == AArch64ISD::ADDlow && isWorthFoldingADDlow(N)) { 8990b57cec5SDimitry Andric GlobalAddressSDNode *GAN = 9000b57cec5SDimitry Andric dyn_cast<GlobalAddressSDNode>(N.getOperand(1).getNode()); 9010b57cec5SDimitry Andric Base = N.getOperand(0); 9020b57cec5SDimitry Andric OffImm = N.getOperand(1); 9030b57cec5SDimitry Andric if (!GAN) 9040b57cec5SDimitry Andric return true; 9050b57cec5SDimitry Andric 9065ffd83dbSDimitry Andric if (GAN->getOffset() % Size == 0 && 9075ffd83dbSDimitry Andric GAN->getGlobal()->getPointerAlignment(DL) >= Size) 9080b57cec5SDimitry Andric return true; 9090b57cec5SDimitry Andric } 9100b57cec5SDimitry Andric 9110b57cec5SDimitry Andric if (CurDAG->isBaseWithConstantOffset(N)) { 9120b57cec5SDimitry Andric if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { 9130b57cec5SDimitry Andric int64_t RHSC = (int64_t)RHS->getZExtValue(); 9140b57cec5SDimitry Andric unsigned Scale = Log2_32(Size); 9150b57cec5SDimitry Andric if ((RHSC & (Size - 1)) == 0 && RHSC >= 0 && RHSC < (0x1000 << Scale)) { 9160b57cec5SDimitry Andric Base = N.getOperand(0); 9170b57cec5SDimitry Andric if (Base.getOpcode() == ISD::FrameIndex) { 9180b57cec5SDimitry Andric int FI = cast<FrameIndexSDNode>(Base)->getIndex(); 9190b57cec5SDimitry Andric Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy(DL)); 9200b57cec5SDimitry Andric } 9210b57cec5SDimitry Andric OffImm = CurDAG->getTargetConstant(RHSC >> Scale, dl, MVT::i64); 9220b57cec5SDimitry Andric return true; 9230b57cec5SDimitry Andric } 9240b57cec5SDimitry Andric } 9250b57cec5SDimitry Andric } 9260b57cec5SDimitry Andric 9270b57cec5SDimitry Andric // Before falling back to our general case, check if the unscaled 9280b57cec5SDimitry Andric // instructions can handle this. If so, that's preferable. 9290b57cec5SDimitry Andric if (SelectAddrModeUnscaled(N, Size, Base, OffImm)) 9300b57cec5SDimitry Andric return false; 9310b57cec5SDimitry Andric 9320b57cec5SDimitry Andric // Base only. The address will be materialized into a register before 9330b57cec5SDimitry Andric // the memory is accessed. 9340b57cec5SDimitry Andric // add x0, Xbase, #offset 9350b57cec5SDimitry Andric // ldr x0, [x0] 9360b57cec5SDimitry Andric Base = N; 9370b57cec5SDimitry Andric OffImm = CurDAG->getTargetConstant(0, dl, MVT::i64); 9380b57cec5SDimitry Andric return true; 9390b57cec5SDimitry Andric } 9400b57cec5SDimitry Andric 9410b57cec5SDimitry Andric /// SelectAddrModeUnscaled - Select a "register plus unscaled signed 9-bit 9420b57cec5SDimitry Andric /// immediate" address. This should only match when there is an offset that 9430b57cec5SDimitry Andric /// is not valid for a scaled immediate addressing mode. The "Size" argument 9440b57cec5SDimitry Andric /// is the size in bytes of the memory reference, which is needed here to know 9450b57cec5SDimitry Andric /// what is valid for a scaled immediate. 9460b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectAddrModeUnscaled(SDValue N, unsigned Size, 9470b57cec5SDimitry Andric SDValue &Base, 9480b57cec5SDimitry Andric SDValue &OffImm) { 9490b57cec5SDimitry Andric if (!CurDAG->isBaseWithConstantOffset(N)) 9500b57cec5SDimitry Andric return false; 9510b57cec5SDimitry Andric if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { 9520b57cec5SDimitry Andric int64_t RHSC = RHS->getSExtValue(); 9530b57cec5SDimitry Andric // If the offset is valid as a scaled immediate, don't match here. 9540b57cec5SDimitry Andric if ((RHSC & (Size - 1)) == 0 && RHSC >= 0 && 9550b57cec5SDimitry Andric RHSC < (0x1000 << Log2_32(Size))) 9560b57cec5SDimitry Andric return false; 9570b57cec5SDimitry Andric if (RHSC >= -256 && RHSC < 256) { 9580b57cec5SDimitry Andric Base = N.getOperand(0); 9590b57cec5SDimitry Andric if (Base.getOpcode() == ISD::FrameIndex) { 9600b57cec5SDimitry Andric int FI = cast<FrameIndexSDNode>(Base)->getIndex(); 9610b57cec5SDimitry Andric const TargetLowering *TLI = getTargetLowering(); 9620b57cec5SDimitry Andric Base = CurDAG->getTargetFrameIndex( 9630b57cec5SDimitry Andric FI, TLI->getPointerTy(CurDAG->getDataLayout())); 9640b57cec5SDimitry Andric } 9650b57cec5SDimitry Andric OffImm = CurDAG->getTargetConstant(RHSC, SDLoc(N), MVT::i64); 9660b57cec5SDimitry Andric return true; 9670b57cec5SDimitry Andric } 9680b57cec5SDimitry Andric } 9690b57cec5SDimitry Andric return false; 9700b57cec5SDimitry Andric } 9710b57cec5SDimitry Andric 9720b57cec5SDimitry Andric static SDValue Widen(SelectionDAG *CurDAG, SDValue N) { 9730b57cec5SDimitry Andric SDLoc dl(N); 9740b57cec5SDimitry Andric SDValue SubReg = CurDAG->getTargetConstant(AArch64::sub_32, dl, MVT::i32); 9750b57cec5SDimitry Andric SDValue ImpDef = SDValue( 9760b57cec5SDimitry Andric CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, MVT::i64), 0); 9770b57cec5SDimitry Andric MachineSDNode *Node = CurDAG->getMachineNode( 9780b57cec5SDimitry Andric TargetOpcode::INSERT_SUBREG, dl, MVT::i64, ImpDef, N, SubReg); 9790b57cec5SDimitry Andric return SDValue(Node, 0); 9800b57cec5SDimitry Andric } 9810b57cec5SDimitry Andric 9820b57cec5SDimitry Andric /// Check if the given SHL node (\p N), can be used to form an 9830b57cec5SDimitry Andric /// extended register for an addressing mode. 9840b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectExtendedSHL(SDValue N, unsigned Size, 9850b57cec5SDimitry Andric bool WantExtend, SDValue &Offset, 9860b57cec5SDimitry Andric SDValue &SignExtend) { 9870b57cec5SDimitry Andric assert(N.getOpcode() == ISD::SHL && "Invalid opcode."); 9880b57cec5SDimitry Andric ConstantSDNode *CSD = dyn_cast<ConstantSDNode>(N.getOperand(1)); 9890b57cec5SDimitry Andric if (!CSD || (CSD->getZExtValue() & 0x7) != CSD->getZExtValue()) 9900b57cec5SDimitry Andric return false; 9910b57cec5SDimitry Andric 9920b57cec5SDimitry Andric SDLoc dl(N); 9930b57cec5SDimitry Andric if (WantExtend) { 9940b57cec5SDimitry Andric AArch64_AM::ShiftExtendType Ext = 9950b57cec5SDimitry Andric getExtendTypeForNode(N.getOperand(0), true); 9960b57cec5SDimitry Andric if (Ext == AArch64_AM::InvalidShiftExtend) 9970b57cec5SDimitry Andric return false; 9980b57cec5SDimitry Andric 9990b57cec5SDimitry Andric Offset = narrowIfNeeded(CurDAG, N.getOperand(0).getOperand(0)); 10000b57cec5SDimitry Andric SignExtend = CurDAG->getTargetConstant(Ext == AArch64_AM::SXTW, dl, 10010b57cec5SDimitry Andric MVT::i32); 10020b57cec5SDimitry Andric } else { 10030b57cec5SDimitry Andric Offset = N.getOperand(0); 10040b57cec5SDimitry Andric SignExtend = CurDAG->getTargetConstant(0, dl, MVT::i32); 10050b57cec5SDimitry Andric } 10060b57cec5SDimitry Andric 10070b57cec5SDimitry Andric unsigned LegalShiftVal = Log2_32(Size); 10080b57cec5SDimitry Andric unsigned ShiftVal = CSD->getZExtValue(); 10090b57cec5SDimitry Andric 10100b57cec5SDimitry Andric if (ShiftVal != 0 && ShiftVal != LegalShiftVal) 10110b57cec5SDimitry Andric return false; 10120b57cec5SDimitry Andric 10130b57cec5SDimitry Andric return isWorthFolding(N); 10140b57cec5SDimitry Andric } 10150b57cec5SDimitry Andric 10160b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectAddrModeWRO(SDValue N, unsigned Size, 10170b57cec5SDimitry Andric SDValue &Base, SDValue &Offset, 10180b57cec5SDimitry Andric SDValue &SignExtend, 10190b57cec5SDimitry Andric SDValue &DoShift) { 10200b57cec5SDimitry Andric if (N.getOpcode() != ISD::ADD) 10210b57cec5SDimitry Andric return false; 10220b57cec5SDimitry Andric SDValue LHS = N.getOperand(0); 10230b57cec5SDimitry Andric SDValue RHS = N.getOperand(1); 10240b57cec5SDimitry Andric SDLoc dl(N); 10250b57cec5SDimitry Andric 10260b57cec5SDimitry Andric // We don't want to match immediate adds here, because they are better lowered 10270b57cec5SDimitry Andric // to the register-immediate addressing modes. 10280b57cec5SDimitry Andric if (isa<ConstantSDNode>(LHS) || isa<ConstantSDNode>(RHS)) 10290b57cec5SDimitry Andric return false; 10300b57cec5SDimitry Andric 10310b57cec5SDimitry Andric // Check if this particular node is reused in any non-memory related 10320b57cec5SDimitry Andric // operation. If yes, do not try to fold this node into the address 10330b57cec5SDimitry Andric // computation, since the computation will be kept. 10340b57cec5SDimitry Andric const SDNode *Node = N.getNode(); 10350b57cec5SDimitry Andric for (SDNode *UI : Node->uses()) { 10360b57cec5SDimitry Andric if (!isa<MemSDNode>(*UI)) 10370b57cec5SDimitry Andric return false; 10380b57cec5SDimitry Andric } 10390b57cec5SDimitry Andric 10400b57cec5SDimitry Andric // Remember if it is worth folding N when it produces extended register. 10410b57cec5SDimitry Andric bool IsExtendedRegisterWorthFolding = isWorthFolding(N); 10420b57cec5SDimitry Andric 10430b57cec5SDimitry Andric // Try to match a shifted extend on the RHS. 10440b57cec5SDimitry Andric if (IsExtendedRegisterWorthFolding && RHS.getOpcode() == ISD::SHL && 10450b57cec5SDimitry Andric SelectExtendedSHL(RHS, Size, true, Offset, SignExtend)) { 10460b57cec5SDimitry Andric Base = LHS; 10470b57cec5SDimitry Andric DoShift = CurDAG->getTargetConstant(true, dl, MVT::i32); 10480b57cec5SDimitry Andric return true; 10490b57cec5SDimitry Andric } 10500b57cec5SDimitry Andric 10510b57cec5SDimitry Andric // Try to match a shifted extend on the LHS. 10520b57cec5SDimitry Andric if (IsExtendedRegisterWorthFolding && LHS.getOpcode() == ISD::SHL && 10530b57cec5SDimitry Andric SelectExtendedSHL(LHS, Size, true, Offset, SignExtend)) { 10540b57cec5SDimitry Andric Base = RHS; 10550b57cec5SDimitry Andric DoShift = CurDAG->getTargetConstant(true, dl, MVT::i32); 10560b57cec5SDimitry Andric return true; 10570b57cec5SDimitry Andric } 10580b57cec5SDimitry Andric 10590b57cec5SDimitry Andric // There was no shift, whatever else we find. 10600b57cec5SDimitry Andric DoShift = CurDAG->getTargetConstant(false, dl, MVT::i32); 10610b57cec5SDimitry Andric 10620b57cec5SDimitry Andric AArch64_AM::ShiftExtendType Ext = AArch64_AM::InvalidShiftExtend; 10630b57cec5SDimitry Andric // Try to match an unshifted extend on the LHS. 10640b57cec5SDimitry Andric if (IsExtendedRegisterWorthFolding && 10650b57cec5SDimitry Andric (Ext = getExtendTypeForNode(LHS, true)) != 10660b57cec5SDimitry Andric AArch64_AM::InvalidShiftExtend) { 10670b57cec5SDimitry Andric Base = RHS; 10680b57cec5SDimitry Andric Offset = narrowIfNeeded(CurDAG, LHS.getOperand(0)); 10690b57cec5SDimitry Andric SignExtend = CurDAG->getTargetConstant(Ext == AArch64_AM::SXTW, dl, 10700b57cec5SDimitry Andric MVT::i32); 10710b57cec5SDimitry Andric if (isWorthFolding(LHS)) 10720b57cec5SDimitry Andric return true; 10730b57cec5SDimitry Andric } 10740b57cec5SDimitry Andric 10750b57cec5SDimitry Andric // Try to match an unshifted extend on the RHS. 10760b57cec5SDimitry Andric if (IsExtendedRegisterWorthFolding && 10770b57cec5SDimitry Andric (Ext = getExtendTypeForNode(RHS, true)) != 10780b57cec5SDimitry Andric AArch64_AM::InvalidShiftExtend) { 10790b57cec5SDimitry Andric Base = LHS; 10800b57cec5SDimitry Andric Offset = narrowIfNeeded(CurDAG, RHS.getOperand(0)); 10810b57cec5SDimitry Andric SignExtend = CurDAG->getTargetConstant(Ext == AArch64_AM::SXTW, dl, 10820b57cec5SDimitry Andric MVT::i32); 10830b57cec5SDimitry Andric if (isWorthFolding(RHS)) 10840b57cec5SDimitry Andric return true; 10850b57cec5SDimitry Andric } 10860b57cec5SDimitry Andric 10870b57cec5SDimitry Andric return false; 10880b57cec5SDimitry Andric } 10890b57cec5SDimitry Andric 10900b57cec5SDimitry Andric // Check if the given immediate is preferred by ADD. If an immediate can be 10910b57cec5SDimitry Andric // encoded in an ADD, or it can be encoded in an "ADD LSL #12" and can not be 10920b57cec5SDimitry Andric // encoded by one MOVZ, return true. 10930b57cec5SDimitry Andric static bool isPreferredADD(int64_t ImmOff) { 10940b57cec5SDimitry Andric // Constant in [0x0, 0xfff] can be encoded in ADD. 10950b57cec5SDimitry Andric if ((ImmOff & 0xfffffffffffff000LL) == 0x0LL) 10960b57cec5SDimitry Andric return true; 10970b57cec5SDimitry Andric // Check if it can be encoded in an "ADD LSL #12". 10980b57cec5SDimitry Andric if ((ImmOff & 0xffffffffff000fffLL) == 0x0LL) 10990b57cec5SDimitry Andric // As a single MOVZ is faster than a "ADD of LSL #12", ignore such constant. 11000b57cec5SDimitry Andric return (ImmOff & 0xffffffffff00ffffLL) != 0x0LL && 11010b57cec5SDimitry Andric (ImmOff & 0xffffffffffff0fffLL) != 0x0LL; 11020b57cec5SDimitry Andric return false; 11030b57cec5SDimitry Andric } 11040b57cec5SDimitry Andric 11050b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectAddrModeXRO(SDValue N, unsigned Size, 11060b57cec5SDimitry Andric SDValue &Base, SDValue &Offset, 11070b57cec5SDimitry Andric SDValue &SignExtend, 11080b57cec5SDimitry Andric SDValue &DoShift) { 11090b57cec5SDimitry Andric if (N.getOpcode() != ISD::ADD) 11100b57cec5SDimitry Andric return false; 11110b57cec5SDimitry Andric SDValue LHS = N.getOperand(0); 11120b57cec5SDimitry Andric SDValue RHS = N.getOperand(1); 11130b57cec5SDimitry Andric SDLoc DL(N); 11140b57cec5SDimitry Andric 11150b57cec5SDimitry Andric // Check if this particular node is reused in any non-memory related 11160b57cec5SDimitry Andric // operation. If yes, do not try to fold this node into the address 11170b57cec5SDimitry Andric // computation, since the computation will be kept. 11180b57cec5SDimitry Andric const SDNode *Node = N.getNode(); 11190b57cec5SDimitry Andric for (SDNode *UI : Node->uses()) { 11200b57cec5SDimitry Andric if (!isa<MemSDNode>(*UI)) 11210b57cec5SDimitry Andric return false; 11220b57cec5SDimitry Andric } 11230b57cec5SDimitry Andric 11240b57cec5SDimitry Andric // Watch out if RHS is a wide immediate, it can not be selected into 11250b57cec5SDimitry Andric // [BaseReg+Imm] addressing mode. Also it may not be able to be encoded into 11260b57cec5SDimitry Andric // ADD/SUB. Instead it will use [BaseReg + 0] address mode and generate 11270b57cec5SDimitry Andric // instructions like: 11280b57cec5SDimitry Andric // MOV X0, WideImmediate 11290b57cec5SDimitry Andric // ADD X1, BaseReg, X0 11300b57cec5SDimitry Andric // LDR X2, [X1, 0] 11310b57cec5SDimitry Andric // For such situation, using [BaseReg, XReg] addressing mode can save one 11320b57cec5SDimitry Andric // ADD/SUB: 11330b57cec5SDimitry Andric // MOV X0, WideImmediate 11340b57cec5SDimitry Andric // LDR X2, [BaseReg, X0] 11350b57cec5SDimitry Andric if (isa<ConstantSDNode>(RHS)) { 11360b57cec5SDimitry Andric int64_t ImmOff = (int64_t)cast<ConstantSDNode>(RHS)->getZExtValue(); 11370b57cec5SDimitry Andric unsigned Scale = Log2_32(Size); 11380b57cec5SDimitry Andric // Skip the immediate can be selected by load/store addressing mode. 11390b57cec5SDimitry Andric // Also skip the immediate can be encoded by a single ADD (SUB is also 11400b57cec5SDimitry Andric // checked by using -ImmOff). 11410b57cec5SDimitry Andric if ((ImmOff % Size == 0 && ImmOff >= 0 && ImmOff < (0x1000 << Scale)) || 11420b57cec5SDimitry Andric isPreferredADD(ImmOff) || isPreferredADD(-ImmOff)) 11430b57cec5SDimitry Andric return false; 11440b57cec5SDimitry Andric 11450b57cec5SDimitry Andric SDValue Ops[] = { RHS }; 11460b57cec5SDimitry Andric SDNode *MOVI = 11470b57cec5SDimitry Andric CurDAG->getMachineNode(AArch64::MOVi64imm, DL, MVT::i64, Ops); 11480b57cec5SDimitry Andric SDValue MOVIV = SDValue(MOVI, 0); 11490b57cec5SDimitry Andric // This ADD of two X register will be selected into [Reg+Reg] mode. 11500b57cec5SDimitry Andric N = CurDAG->getNode(ISD::ADD, DL, MVT::i64, LHS, MOVIV); 11510b57cec5SDimitry Andric } 11520b57cec5SDimitry Andric 11530b57cec5SDimitry Andric // Remember if it is worth folding N when it produces extended register. 11540b57cec5SDimitry Andric bool IsExtendedRegisterWorthFolding = isWorthFolding(N); 11550b57cec5SDimitry Andric 11560b57cec5SDimitry Andric // Try to match a shifted extend on the RHS. 11570b57cec5SDimitry Andric if (IsExtendedRegisterWorthFolding && RHS.getOpcode() == ISD::SHL && 11580b57cec5SDimitry Andric SelectExtendedSHL(RHS, Size, false, Offset, SignExtend)) { 11590b57cec5SDimitry Andric Base = LHS; 11600b57cec5SDimitry Andric DoShift = CurDAG->getTargetConstant(true, DL, MVT::i32); 11610b57cec5SDimitry Andric return true; 11620b57cec5SDimitry Andric } 11630b57cec5SDimitry Andric 11640b57cec5SDimitry Andric // Try to match a shifted extend on the LHS. 11650b57cec5SDimitry Andric if (IsExtendedRegisterWorthFolding && LHS.getOpcode() == ISD::SHL && 11660b57cec5SDimitry Andric SelectExtendedSHL(LHS, Size, false, Offset, SignExtend)) { 11670b57cec5SDimitry Andric Base = RHS; 11680b57cec5SDimitry Andric DoShift = CurDAG->getTargetConstant(true, DL, MVT::i32); 11690b57cec5SDimitry Andric return true; 11700b57cec5SDimitry Andric } 11710b57cec5SDimitry Andric 11720b57cec5SDimitry Andric // Match any non-shifted, non-extend, non-immediate add expression. 11730b57cec5SDimitry Andric Base = LHS; 11740b57cec5SDimitry Andric Offset = RHS; 11750b57cec5SDimitry Andric SignExtend = CurDAG->getTargetConstant(false, DL, MVT::i32); 11760b57cec5SDimitry Andric DoShift = CurDAG->getTargetConstant(false, DL, MVT::i32); 11770b57cec5SDimitry Andric // Reg1 + Reg2 is free: no check needed. 11780b57cec5SDimitry Andric return true; 11790b57cec5SDimitry Andric } 11800b57cec5SDimitry Andric 11810b57cec5SDimitry Andric SDValue AArch64DAGToDAGISel::createDTuple(ArrayRef<SDValue> Regs) { 11820b57cec5SDimitry Andric static const unsigned RegClassIDs[] = { 11830b57cec5SDimitry Andric AArch64::DDRegClassID, AArch64::DDDRegClassID, AArch64::DDDDRegClassID}; 11840b57cec5SDimitry Andric static const unsigned SubRegs[] = {AArch64::dsub0, AArch64::dsub1, 11850b57cec5SDimitry Andric AArch64::dsub2, AArch64::dsub3}; 11860b57cec5SDimitry Andric 11870b57cec5SDimitry Andric return createTuple(Regs, RegClassIDs, SubRegs); 11880b57cec5SDimitry Andric } 11890b57cec5SDimitry Andric 11900b57cec5SDimitry Andric SDValue AArch64DAGToDAGISel::createQTuple(ArrayRef<SDValue> Regs) { 11910b57cec5SDimitry Andric static const unsigned RegClassIDs[] = { 11920b57cec5SDimitry Andric AArch64::QQRegClassID, AArch64::QQQRegClassID, AArch64::QQQQRegClassID}; 11930b57cec5SDimitry Andric static const unsigned SubRegs[] = {AArch64::qsub0, AArch64::qsub1, 11940b57cec5SDimitry Andric AArch64::qsub2, AArch64::qsub3}; 11950b57cec5SDimitry Andric 11960b57cec5SDimitry Andric return createTuple(Regs, RegClassIDs, SubRegs); 11970b57cec5SDimitry Andric } 11980b57cec5SDimitry Andric 11995ffd83dbSDimitry Andric SDValue AArch64DAGToDAGISel::createZTuple(ArrayRef<SDValue> Regs) { 12005ffd83dbSDimitry Andric static const unsigned RegClassIDs[] = {AArch64::ZPR2RegClassID, 12015ffd83dbSDimitry Andric AArch64::ZPR3RegClassID, 12025ffd83dbSDimitry Andric AArch64::ZPR4RegClassID}; 12035ffd83dbSDimitry Andric static const unsigned SubRegs[] = {AArch64::zsub0, AArch64::zsub1, 12045ffd83dbSDimitry Andric AArch64::zsub2, AArch64::zsub3}; 12055ffd83dbSDimitry Andric 12065ffd83dbSDimitry Andric return createTuple(Regs, RegClassIDs, SubRegs); 12075ffd83dbSDimitry Andric } 12085ffd83dbSDimitry Andric 12090b57cec5SDimitry Andric SDValue AArch64DAGToDAGISel::createTuple(ArrayRef<SDValue> Regs, 12100b57cec5SDimitry Andric const unsigned RegClassIDs[], 12110b57cec5SDimitry Andric const unsigned SubRegs[]) { 12120b57cec5SDimitry Andric // There's no special register-class for a vector-list of 1 element: it's just 12130b57cec5SDimitry Andric // a vector. 12140b57cec5SDimitry Andric if (Regs.size() == 1) 12150b57cec5SDimitry Andric return Regs[0]; 12160b57cec5SDimitry Andric 12170b57cec5SDimitry Andric assert(Regs.size() >= 2 && Regs.size() <= 4); 12180b57cec5SDimitry Andric 12190b57cec5SDimitry Andric SDLoc DL(Regs[0]); 12200b57cec5SDimitry Andric 12210b57cec5SDimitry Andric SmallVector<SDValue, 4> Ops; 12220b57cec5SDimitry Andric 12230b57cec5SDimitry Andric // First operand of REG_SEQUENCE is the desired RegClass. 12240b57cec5SDimitry Andric Ops.push_back( 12250b57cec5SDimitry Andric CurDAG->getTargetConstant(RegClassIDs[Regs.size() - 2], DL, MVT::i32)); 12260b57cec5SDimitry Andric 12270b57cec5SDimitry Andric // Then we get pairs of source & subregister-position for the components. 12280b57cec5SDimitry Andric for (unsigned i = 0; i < Regs.size(); ++i) { 12290b57cec5SDimitry Andric Ops.push_back(Regs[i]); 12300b57cec5SDimitry Andric Ops.push_back(CurDAG->getTargetConstant(SubRegs[i], DL, MVT::i32)); 12310b57cec5SDimitry Andric } 12320b57cec5SDimitry Andric 12330b57cec5SDimitry Andric SDNode *N = 12340b57cec5SDimitry Andric CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, DL, MVT::Untyped, Ops); 12350b57cec5SDimitry Andric return SDValue(N, 0); 12360b57cec5SDimitry Andric } 12370b57cec5SDimitry Andric 12380b57cec5SDimitry Andric void AArch64DAGToDAGISel::SelectTable(SDNode *N, unsigned NumVecs, unsigned Opc, 12390b57cec5SDimitry Andric bool isExt) { 12400b57cec5SDimitry Andric SDLoc dl(N); 12410b57cec5SDimitry Andric EVT VT = N->getValueType(0); 12420b57cec5SDimitry Andric 12430b57cec5SDimitry Andric unsigned ExtOff = isExt; 12440b57cec5SDimitry Andric 12450b57cec5SDimitry Andric // Form a REG_SEQUENCE to force register allocation. 12460b57cec5SDimitry Andric unsigned Vec0Off = ExtOff + 1; 12470b57cec5SDimitry Andric SmallVector<SDValue, 4> Regs(N->op_begin() + Vec0Off, 12480b57cec5SDimitry Andric N->op_begin() + Vec0Off + NumVecs); 12490b57cec5SDimitry Andric SDValue RegSeq = createQTuple(Regs); 12500b57cec5SDimitry Andric 12510b57cec5SDimitry Andric SmallVector<SDValue, 6> Ops; 12520b57cec5SDimitry Andric if (isExt) 12530b57cec5SDimitry Andric Ops.push_back(N->getOperand(1)); 12540b57cec5SDimitry Andric Ops.push_back(RegSeq); 12550b57cec5SDimitry Andric Ops.push_back(N->getOperand(NumVecs + ExtOff + 1)); 12560b57cec5SDimitry Andric ReplaceNode(N, CurDAG->getMachineNode(Opc, dl, VT, Ops)); 12570b57cec5SDimitry Andric } 12580b57cec5SDimitry Andric 12590b57cec5SDimitry Andric bool AArch64DAGToDAGISel::tryIndexedLoad(SDNode *N) { 12600b57cec5SDimitry Andric LoadSDNode *LD = cast<LoadSDNode>(N); 12610b57cec5SDimitry Andric if (LD->isUnindexed()) 12620b57cec5SDimitry Andric return false; 12630b57cec5SDimitry Andric EVT VT = LD->getMemoryVT(); 12640b57cec5SDimitry Andric EVT DstVT = N->getValueType(0); 12650b57cec5SDimitry Andric ISD::MemIndexedMode AM = LD->getAddressingMode(); 12660b57cec5SDimitry Andric bool IsPre = AM == ISD::PRE_INC || AM == ISD::PRE_DEC; 12670b57cec5SDimitry Andric 12680b57cec5SDimitry Andric // We're not doing validity checking here. That was done when checking 12690b57cec5SDimitry Andric // if we should mark the load as indexed or not. We're just selecting 12700b57cec5SDimitry Andric // the right instruction. 12710b57cec5SDimitry Andric unsigned Opcode = 0; 12720b57cec5SDimitry Andric 12730b57cec5SDimitry Andric ISD::LoadExtType ExtType = LD->getExtensionType(); 12740b57cec5SDimitry Andric bool InsertTo64 = false; 12750b57cec5SDimitry Andric if (VT == MVT::i64) 12760b57cec5SDimitry Andric Opcode = IsPre ? AArch64::LDRXpre : AArch64::LDRXpost; 12770b57cec5SDimitry Andric else if (VT == MVT::i32) { 12780b57cec5SDimitry Andric if (ExtType == ISD::NON_EXTLOAD) 12790b57cec5SDimitry Andric Opcode = IsPre ? AArch64::LDRWpre : AArch64::LDRWpost; 12800b57cec5SDimitry Andric else if (ExtType == ISD::SEXTLOAD) 12810b57cec5SDimitry Andric Opcode = IsPre ? AArch64::LDRSWpre : AArch64::LDRSWpost; 12820b57cec5SDimitry Andric else { 12830b57cec5SDimitry Andric Opcode = IsPre ? AArch64::LDRWpre : AArch64::LDRWpost; 12840b57cec5SDimitry Andric InsertTo64 = true; 12850b57cec5SDimitry Andric // The result of the load is only i32. It's the subreg_to_reg that makes 12860b57cec5SDimitry Andric // it into an i64. 12870b57cec5SDimitry Andric DstVT = MVT::i32; 12880b57cec5SDimitry Andric } 12890b57cec5SDimitry Andric } else if (VT == MVT::i16) { 12900b57cec5SDimitry Andric if (ExtType == ISD::SEXTLOAD) { 12910b57cec5SDimitry Andric if (DstVT == MVT::i64) 12920b57cec5SDimitry Andric Opcode = IsPre ? AArch64::LDRSHXpre : AArch64::LDRSHXpost; 12930b57cec5SDimitry Andric else 12940b57cec5SDimitry Andric Opcode = IsPre ? AArch64::LDRSHWpre : AArch64::LDRSHWpost; 12950b57cec5SDimitry Andric } else { 12960b57cec5SDimitry Andric Opcode = IsPre ? AArch64::LDRHHpre : AArch64::LDRHHpost; 12970b57cec5SDimitry Andric InsertTo64 = DstVT == MVT::i64; 12980b57cec5SDimitry Andric // The result of the load is only i32. It's the subreg_to_reg that makes 12990b57cec5SDimitry Andric // it into an i64. 13000b57cec5SDimitry Andric DstVT = MVT::i32; 13010b57cec5SDimitry Andric } 13020b57cec5SDimitry Andric } else if (VT == MVT::i8) { 13030b57cec5SDimitry Andric if (ExtType == ISD::SEXTLOAD) { 13040b57cec5SDimitry Andric if (DstVT == MVT::i64) 13050b57cec5SDimitry Andric Opcode = IsPre ? AArch64::LDRSBXpre : AArch64::LDRSBXpost; 13060b57cec5SDimitry Andric else 13070b57cec5SDimitry Andric Opcode = IsPre ? AArch64::LDRSBWpre : AArch64::LDRSBWpost; 13080b57cec5SDimitry Andric } else { 13090b57cec5SDimitry Andric Opcode = IsPre ? AArch64::LDRBBpre : AArch64::LDRBBpost; 13100b57cec5SDimitry Andric InsertTo64 = DstVT == MVT::i64; 13110b57cec5SDimitry Andric // The result of the load is only i32. It's the subreg_to_reg that makes 13120b57cec5SDimitry Andric // it into an i64. 13130b57cec5SDimitry Andric DstVT = MVT::i32; 13140b57cec5SDimitry Andric } 13150b57cec5SDimitry Andric } else if (VT == MVT::f16) { 13160b57cec5SDimitry Andric Opcode = IsPre ? AArch64::LDRHpre : AArch64::LDRHpost; 13175ffd83dbSDimitry Andric } else if (VT == MVT::bf16) { 13185ffd83dbSDimitry Andric Opcode = IsPre ? AArch64::LDRHpre : AArch64::LDRHpost; 13190b57cec5SDimitry Andric } else if (VT == MVT::f32) { 13200b57cec5SDimitry Andric Opcode = IsPre ? AArch64::LDRSpre : AArch64::LDRSpost; 13210b57cec5SDimitry Andric } else if (VT == MVT::f64 || VT.is64BitVector()) { 13220b57cec5SDimitry Andric Opcode = IsPre ? AArch64::LDRDpre : AArch64::LDRDpost; 13230b57cec5SDimitry Andric } else if (VT.is128BitVector()) { 13240b57cec5SDimitry Andric Opcode = IsPre ? AArch64::LDRQpre : AArch64::LDRQpost; 13250b57cec5SDimitry Andric } else 13260b57cec5SDimitry Andric return false; 13270b57cec5SDimitry Andric SDValue Chain = LD->getChain(); 13280b57cec5SDimitry Andric SDValue Base = LD->getBasePtr(); 13290b57cec5SDimitry Andric ConstantSDNode *OffsetOp = cast<ConstantSDNode>(LD->getOffset()); 13300b57cec5SDimitry Andric int OffsetVal = (int)OffsetOp->getZExtValue(); 13310b57cec5SDimitry Andric SDLoc dl(N); 13320b57cec5SDimitry Andric SDValue Offset = CurDAG->getTargetConstant(OffsetVal, dl, MVT::i64); 13330b57cec5SDimitry Andric SDValue Ops[] = { Base, Offset, Chain }; 13340b57cec5SDimitry Andric SDNode *Res = CurDAG->getMachineNode(Opcode, dl, MVT::i64, DstVT, 13350b57cec5SDimitry Andric MVT::Other, Ops); 13360b57cec5SDimitry Andric // Either way, we're replacing the node, so tell the caller that. 13370b57cec5SDimitry Andric SDValue LoadedVal = SDValue(Res, 1); 13380b57cec5SDimitry Andric if (InsertTo64) { 13390b57cec5SDimitry Andric SDValue SubReg = CurDAG->getTargetConstant(AArch64::sub_32, dl, MVT::i32); 13400b57cec5SDimitry Andric LoadedVal = 13410b57cec5SDimitry Andric SDValue(CurDAG->getMachineNode( 13420b57cec5SDimitry Andric AArch64::SUBREG_TO_REG, dl, MVT::i64, 13430b57cec5SDimitry Andric CurDAG->getTargetConstant(0, dl, MVT::i64), LoadedVal, 13440b57cec5SDimitry Andric SubReg), 13450b57cec5SDimitry Andric 0); 13460b57cec5SDimitry Andric } 13470b57cec5SDimitry Andric 13480b57cec5SDimitry Andric ReplaceUses(SDValue(N, 0), LoadedVal); 13490b57cec5SDimitry Andric ReplaceUses(SDValue(N, 1), SDValue(Res, 0)); 13500b57cec5SDimitry Andric ReplaceUses(SDValue(N, 2), SDValue(Res, 2)); 13510b57cec5SDimitry Andric CurDAG->RemoveDeadNode(N); 13520b57cec5SDimitry Andric return true; 13530b57cec5SDimitry Andric } 13540b57cec5SDimitry Andric 13550b57cec5SDimitry Andric void AArch64DAGToDAGISel::SelectLoad(SDNode *N, unsigned NumVecs, unsigned Opc, 13560b57cec5SDimitry Andric unsigned SubRegIdx) { 13570b57cec5SDimitry Andric SDLoc dl(N); 13580b57cec5SDimitry Andric EVT VT = N->getValueType(0); 13590b57cec5SDimitry Andric SDValue Chain = N->getOperand(0); 13600b57cec5SDimitry Andric 13610b57cec5SDimitry Andric SDValue Ops[] = {N->getOperand(2), // Mem operand; 13620b57cec5SDimitry Andric Chain}; 13630b57cec5SDimitry Andric 13640b57cec5SDimitry Andric const EVT ResTys[] = {MVT::Untyped, MVT::Other}; 13650b57cec5SDimitry Andric 13660b57cec5SDimitry Andric SDNode *Ld = CurDAG->getMachineNode(Opc, dl, ResTys, Ops); 13670b57cec5SDimitry Andric SDValue SuperReg = SDValue(Ld, 0); 13680b57cec5SDimitry Andric for (unsigned i = 0; i < NumVecs; ++i) 13690b57cec5SDimitry Andric ReplaceUses(SDValue(N, i), 13700b57cec5SDimitry Andric CurDAG->getTargetExtractSubreg(SubRegIdx + i, dl, VT, SuperReg)); 13710b57cec5SDimitry Andric 13720b57cec5SDimitry Andric ReplaceUses(SDValue(N, NumVecs), SDValue(Ld, 1)); 13730b57cec5SDimitry Andric 13740b57cec5SDimitry Andric // Transfer memoperands. 13750b57cec5SDimitry Andric MachineMemOperand *MemOp = cast<MemIntrinsicSDNode>(N)->getMemOperand(); 13760b57cec5SDimitry Andric CurDAG->setNodeMemRefs(cast<MachineSDNode>(Ld), {MemOp}); 13770b57cec5SDimitry Andric 13780b57cec5SDimitry Andric CurDAG->RemoveDeadNode(N); 13790b57cec5SDimitry Andric } 13800b57cec5SDimitry Andric 13810b57cec5SDimitry Andric void AArch64DAGToDAGISel::SelectPostLoad(SDNode *N, unsigned NumVecs, 13820b57cec5SDimitry Andric unsigned Opc, unsigned SubRegIdx) { 13830b57cec5SDimitry Andric SDLoc dl(N); 13840b57cec5SDimitry Andric EVT VT = N->getValueType(0); 13850b57cec5SDimitry Andric SDValue Chain = N->getOperand(0); 13860b57cec5SDimitry Andric 13870b57cec5SDimitry Andric SDValue Ops[] = {N->getOperand(1), // Mem operand 13880b57cec5SDimitry Andric N->getOperand(2), // Incremental 13890b57cec5SDimitry Andric Chain}; 13900b57cec5SDimitry Andric 13910b57cec5SDimitry Andric const EVT ResTys[] = {MVT::i64, // Type of the write back register 13920b57cec5SDimitry Andric MVT::Untyped, MVT::Other}; 13930b57cec5SDimitry Andric 13940b57cec5SDimitry Andric SDNode *Ld = CurDAG->getMachineNode(Opc, dl, ResTys, Ops); 13950b57cec5SDimitry Andric 13960b57cec5SDimitry Andric // Update uses of write back register 13970b57cec5SDimitry Andric ReplaceUses(SDValue(N, NumVecs), SDValue(Ld, 0)); 13980b57cec5SDimitry Andric 13990b57cec5SDimitry Andric // Update uses of vector list 14000b57cec5SDimitry Andric SDValue SuperReg = SDValue(Ld, 1); 14010b57cec5SDimitry Andric if (NumVecs == 1) 14020b57cec5SDimitry Andric ReplaceUses(SDValue(N, 0), SuperReg); 14030b57cec5SDimitry Andric else 14040b57cec5SDimitry Andric for (unsigned i = 0; i < NumVecs; ++i) 14050b57cec5SDimitry Andric ReplaceUses(SDValue(N, i), 14060b57cec5SDimitry Andric CurDAG->getTargetExtractSubreg(SubRegIdx + i, dl, VT, SuperReg)); 14070b57cec5SDimitry Andric 14080b57cec5SDimitry Andric // Update the chain 14090b57cec5SDimitry Andric ReplaceUses(SDValue(N, NumVecs + 1), SDValue(Ld, 2)); 14100b57cec5SDimitry Andric CurDAG->RemoveDeadNode(N); 14110b57cec5SDimitry Andric } 14120b57cec5SDimitry Andric 14135ffd83dbSDimitry Andric /// Optimize \param OldBase and \param OldOffset selecting the best addressing 14145ffd83dbSDimitry Andric /// mode. Returns a tuple consisting of an Opcode, an SDValue representing the 14155ffd83dbSDimitry Andric /// new Base and an SDValue representing the new offset. 14165ffd83dbSDimitry Andric std::tuple<unsigned, SDValue, SDValue> 1417*979e22ffSDimitry Andric AArch64DAGToDAGISel::findAddrModeSVELoadStore(SDNode *N, unsigned Opc_rr, 1418*979e22ffSDimitry Andric unsigned Opc_ri, 14195ffd83dbSDimitry Andric const SDValue &OldBase, 1420*979e22ffSDimitry Andric const SDValue &OldOffset, 1421*979e22ffSDimitry Andric unsigned Scale) { 14225ffd83dbSDimitry Andric SDValue NewBase = OldBase; 14235ffd83dbSDimitry Andric SDValue NewOffset = OldOffset; 14245ffd83dbSDimitry Andric // Detect a possible Reg+Imm addressing mode. 14255ffd83dbSDimitry Andric const bool IsRegImm = SelectAddrModeIndexedSVE</*Min=*/-8, /*Max=*/7>( 14265ffd83dbSDimitry Andric N, OldBase, NewBase, NewOffset); 14275ffd83dbSDimitry Andric 14285ffd83dbSDimitry Andric // Detect a possible reg+reg addressing mode, but only if we haven't already 14295ffd83dbSDimitry Andric // detected a Reg+Imm one. 14305ffd83dbSDimitry Andric const bool IsRegReg = 1431*979e22ffSDimitry Andric !IsRegImm && SelectSVERegRegAddrMode(OldBase, Scale, NewBase, NewOffset); 14325ffd83dbSDimitry Andric 14335ffd83dbSDimitry Andric // Select the instruction. 14345ffd83dbSDimitry Andric return std::make_tuple(IsRegReg ? Opc_rr : Opc_ri, NewBase, NewOffset); 14355ffd83dbSDimitry Andric } 14365ffd83dbSDimitry Andric 14375ffd83dbSDimitry Andric void AArch64DAGToDAGISel::SelectPredicatedLoad(SDNode *N, unsigned NumVecs, 1438*979e22ffSDimitry Andric unsigned Scale, unsigned Opc_ri, 1439*979e22ffSDimitry Andric unsigned Opc_rr) { 1440*979e22ffSDimitry Andric assert(Scale < 4 && "Invalid scaling value."); 14415ffd83dbSDimitry Andric SDLoc DL(N); 14425ffd83dbSDimitry Andric EVT VT = N->getValueType(0); 14435ffd83dbSDimitry Andric SDValue Chain = N->getOperand(0); 14445ffd83dbSDimitry Andric 1445*979e22ffSDimitry Andric // Optimize addressing mode. 1446*979e22ffSDimitry Andric SDValue Base, Offset; 1447*979e22ffSDimitry Andric unsigned Opc; 1448*979e22ffSDimitry Andric std::tie(Opc, Base, Offset) = findAddrModeSVELoadStore( 1449*979e22ffSDimitry Andric N, Opc_rr, Opc_ri, N->getOperand(2), 1450*979e22ffSDimitry Andric CurDAG->getTargetConstant(0, DL, MVT::i64), Scale); 1451*979e22ffSDimitry Andric 14525ffd83dbSDimitry Andric SDValue Ops[] = {N->getOperand(1), // Predicate 1453*979e22ffSDimitry Andric Base, // Memory operand 1454*979e22ffSDimitry Andric Offset, Chain}; 14555ffd83dbSDimitry Andric 14565ffd83dbSDimitry Andric const EVT ResTys[] = {MVT::Untyped, MVT::Other}; 14575ffd83dbSDimitry Andric 14585ffd83dbSDimitry Andric SDNode *Load = CurDAG->getMachineNode(Opc, DL, ResTys, Ops); 14595ffd83dbSDimitry Andric SDValue SuperReg = SDValue(Load, 0); 14605ffd83dbSDimitry Andric for (unsigned i = 0; i < NumVecs; ++i) 14615ffd83dbSDimitry Andric ReplaceUses(SDValue(N, i), CurDAG->getTargetExtractSubreg( 14625ffd83dbSDimitry Andric AArch64::zsub0 + i, DL, VT, SuperReg)); 14635ffd83dbSDimitry Andric 14645ffd83dbSDimitry Andric // Copy chain 14655ffd83dbSDimitry Andric unsigned ChainIdx = NumVecs; 14665ffd83dbSDimitry Andric ReplaceUses(SDValue(N, ChainIdx), SDValue(Load, 1)); 14675ffd83dbSDimitry Andric CurDAG->RemoveDeadNode(N); 14685ffd83dbSDimitry Andric } 14695ffd83dbSDimitry Andric 14700b57cec5SDimitry Andric void AArch64DAGToDAGISel::SelectStore(SDNode *N, unsigned NumVecs, 14710b57cec5SDimitry Andric unsigned Opc) { 14720b57cec5SDimitry Andric SDLoc dl(N); 14730b57cec5SDimitry Andric EVT VT = N->getOperand(2)->getValueType(0); 14740b57cec5SDimitry Andric 14750b57cec5SDimitry Andric // Form a REG_SEQUENCE to force register allocation. 14760b57cec5SDimitry Andric bool Is128Bit = VT.getSizeInBits() == 128; 14770b57cec5SDimitry Andric SmallVector<SDValue, 4> Regs(N->op_begin() + 2, N->op_begin() + 2 + NumVecs); 14780b57cec5SDimitry Andric SDValue RegSeq = Is128Bit ? createQTuple(Regs) : createDTuple(Regs); 14790b57cec5SDimitry Andric 14800b57cec5SDimitry Andric SDValue Ops[] = {RegSeq, N->getOperand(NumVecs + 2), N->getOperand(0)}; 14810b57cec5SDimitry Andric SDNode *St = CurDAG->getMachineNode(Opc, dl, N->getValueType(0), Ops); 14820b57cec5SDimitry Andric 14830b57cec5SDimitry Andric // Transfer memoperands. 14840b57cec5SDimitry Andric MachineMemOperand *MemOp = cast<MemIntrinsicSDNode>(N)->getMemOperand(); 14850b57cec5SDimitry Andric CurDAG->setNodeMemRefs(cast<MachineSDNode>(St), {MemOp}); 14860b57cec5SDimitry Andric 14870b57cec5SDimitry Andric ReplaceNode(N, St); 14880b57cec5SDimitry Andric } 14890b57cec5SDimitry Andric 14905ffd83dbSDimitry Andric void AArch64DAGToDAGISel::SelectPredicatedStore(SDNode *N, unsigned NumVecs, 1491*979e22ffSDimitry Andric unsigned Scale, unsigned Opc_rr, 1492*979e22ffSDimitry Andric unsigned Opc_ri) { 14935ffd83dbSDimitry Andric SDLoc dl(N); 14945ffd83dbSDimitry Andric 14955ffd83dbSDimitry Andric // Form a REG_SEQUENCE to force register allocation. 14965ffd83dbSDimitry Andric SmallVector<SDValue, 4> Regs(N->op_begin() + 2, N->op_begin() + 2 + NumVecs); 14975ffd83dbSDimitry Andric SDValue RegSeq = createZTuple(Regs); 14985ffd83dbSDimitry Andric 14995ffd83dbSDimitry Andric // Optimize addressing mode. 15005ffd83dbSDimitry Andric unsigned Opc; 15015ffd83dbSDimitry Andric SDValue Offset, Base; 1502*979e22ffSDimitry Andric std::tie(Opc, Base, Offset) = findAddrModeSVELoadStore( 15035ffd83dbSDimitry Andric N, Opc_rr, Opc_ri, N->getOperand(NumVecs + 3), 1504*979e22ffSDimitry Andric CurDAG->getTargetConstant(0, dl, MVT::i64), Scale); 15055ffd83dbSDimitry Andric 15065ffd83dbSDimitry Andric SDValue Ops[] = {RegSeq, N->getOperand(NumVecs + 2), // predicate 15075ffd83dbSDimitry Andric Base, // address 15085ffd83dbSDimitry Andric Offset, // offset 15095ffd83dbSDimitry Andric N->getOperand(0)}; // chain 15105ffd83dbSDimitry Andric SDNode *St = CurDAG->getMachineNode(Opc, dl, N->getValueType(0), Ops); 15115ffd83dbSDimitry Andric 15125ffd83dbSDimitry Andric ReplaceNode(N, St); 15135ffd83dbSDimitry Andric } 15145ffd83dbSDimitry Andric 15155ffd83dbSDimitry Andric bool AArch64DAGToDAGISel::SelectAddrModeFrameIndexSVE(SDValue N, SDValue &Base, 15165ffd83dbSDimitry Andric SDValue &OffImm) { 15175ffd83dbSDimitry Andric SDLoc dl(N); 15185ffd83dbSDimitry Andric const DataLayout &DL = CurDAG->getDataLayout(); 15195ffd83dbSDimitry Andric const TargetLowering *TLI = getTargetLowering(); 15205ffd83dbSDimitry Andric 15215ffd83dbSDimitry Andric // Try to match it for the frame address 15225ffd83dbSDimitry Andric if (auto FINode = dyn_cast<FrameIndexSDNode>(N)) { 15235ffd83dbSDimitry Andric int FI = FINode->getIndex(); 15245ffd83dbSDimitry Andric Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy(DL)); 15255ffd83dbSDimitry Andric OffImm = CurDAG->getTargetConstant(0, dl, MVT::i64); 15265ffd83dbSDimitry Andric return true; 15275ffd83dbSDimitry Andric } 15285ffd83dbSDimitry Andric 15295ffd83dbSDimitry Andric return false; 15305ffd83dbSDimitry Andric } 15315ffd83dbSDimitry Andric 15320b57cec5SDimitry Andric void AArch64DAGToDAGISel::SelectPostStore(SDNode *N, unsigned NumVecs, 15330b57cec5SDimitry Andric unsigned Opc) { 15340b57cec5SDimitry Andric SDLoc dl(N); 15350b57cec5SDimitry Andric EVT VT = N->getOperand(2)->getValueType(0); 15360b57cec5SDimitry Andric const EVT ResTys[] = {MVT::i64, // Type of the write back register 15370b57cec5SDimitry Andric MVT::Other}; // Type for the Chain 15380b57cec5SDimitry Andric 15390b57cec5SDimitry Andric // Form a REG_SEQUENCE to force register allocation. 15400b57cec5SDimitry Andric bool Is128Bit = VT.getSizeInBits() == 128; 15410b57cec5SDimitry Andric SmallVector<SDValue, 4> Regs(N->op_begin() + 1, N->op_begin() + 1 + NumVecs); 15420b57cec5SDimitry Andric SDValue RegSeq = Is128Bit ? createQTuple(Regs) : createDTuple(Regs); 15430b57cec5SDimitry Andric 15440b57cec5SDimitry Andric SDValue Ops[] = {RegSeq, 15450b57cec5SDimitry Andric N->getOperand(NumVecs + 1), // base register 15460b57cec5SDimitry Andric N->getOperand(NumVecs + 2), // Incremental 15470b57cec5SDimitry Andric N->getOperand(0)}; // Chain 15480b57cec5SDimitry Andric SDNode *St = CurDAG->getMachineNode(Opc, dl, ResTys, Ops); 15490b57cec5SDimitry Andric 15500b57cec5SDimitry Andric ReplaceNode(N, St); 15510b57cec5SDimitry Andric } 15520b57cec5SDimitry Andric 15530b57cec5SDimitry Andric namespace { 15540b57cec5SDimitry Andric /// WidenVector - Given a value in the V64 register class, produce the 15550b57cec5SDimitry Andric /// equivalent value in the V128 register class. 15560b57cec5SDimitry Andric class WidenVector { 15570b57cec5SDimitry Andric SelectionDAG &DAG; 15580b57cec5SDimitry Andric 15590b57cec5SDimitry Andric public: 15600b57cec5SDimitry Andric WidenVector(SelectionDAG &DAG) : DAG(DAG) {} 15610b57cec5SDimitry Andric 15620b57cec5SDimitry Andric SDValue operator()(SDValue V64Reg) { 15630b57cec5SDimitry Andric EVT VT = V64Reg.getValueType(); 15640b57cec5SDimitry Andric unsigned NarrowSize = VT.getVectorNumElements(); 15650b57cec5SDimitry Andric MVT EltTy = VT.getVectorElementType().getSimpleVT(); 15660b57cec5SDimitry Andric MVT WideTy = MVT::getVectorVT(EltTy, 2 * NarrowSize); 15670b57cec5SDimitry Andric SDLoc DL(V64Reg); 15680b57cec5SDimitry Andric 15690b57cec5SDimitry Andric SDValue Undef = 15700b57cec5SDimitry Andric SDValue(DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF, DL, WideTy), 0); 15710b57cec5SDimitry Andric return DAG.getTargetInsertSubreg(AArch64::dsub, DL, WideTy, Undef, V64Reg); 15720b57cec5SDimitry Andric } 15730b57cec5SDimitry Andric }; 15740b57cec5SDimitry Andric } // namespace 15750b57cec5SDimitry Andric 15760b57cec5SDimitry Andric /// NarrowVector - Given a value in the V128 register class, produce the 15770b57cec5SDimitry Andric /// equivalent value in the V64 register class. 15780b57cec5SDimitry Andric static SDValue NarrowVector(SDValue V128Reg, SelectionDAG &DAG) { 15790b57cec5SDimitry Andric EVT VT = V128Reg.getValueType(); 15800b57cec5SDimitry Andric unsigned WideSize = VT.getVectorNumElements(); 15810b57cec5SDimitry Andric MVT EltTy = VT.getVectorElementType().getSimpleVT(); 15820b57cec5SDimitry Andric MVT NarrowTy = MVT::getVectorVT(EltTy, WideSize / 2); 15830b57cec5SDimitry Andric 15840b57cec5SDimitry Andric return DAG.getTargetExtractSubreg(AArch64::dsub, SDLoc(V128Reg), NarrowTy, 15850b57cec5SDimitry Andric V128Reg); 15860b57cec5SDimitry Andric } 15870b57cec5SDimitry Andric 15880b57cec5SDimitry Andric void AArch64DAGToDAGISel::SelectLoadLane(SDNode *N, unsigned NumVecs, 15890b57cec5SDimitry Andric unsigned Opc) { 15900b57cec5SDimitry Andric SDLoc dl(N); 15910b57cec5SDimitry Andric EVT VT = N->getValueType(0); 15920b57cec5SDimitry Andric bool Narrow = VT.getSizeInBits() == 64; 15930b57cec5SDimitry Andric 15940b57cec5SDimitry Andric // Form a REG_SEQUENCE to force register allocation. 15950b57cec5SDimitry Andric SmallVector<SDValue, 4> Regs(N->op_begin() + 2, N->op_begin() + 2 + NumVecs); 15960b57cec5SDimitry Andric 15970b57cec5SDimitry Andric if (Narrow) 15980b57cec5SDimitry Andric transform(Regs, Regs.begin(), 15990b57cec5SDimitry Andric WidenVector(*CurDAG)); 16000b57cec5SDimitry Andric 16010b57cec5SDimitry Andric SDValue RegSeq = createQTuple(Regs); 16020b57cec5SDimitry Andric 16030b57cec5SDimitry Andric const EVT ResTys[] = {MVT::Untyped, MVT::Other}; 16040b57cec5SDimitry Andric 16050b57cec5SDimitry Andric unsigned LaneNo = 16060b57cec5SDimitry Andric cast<ConstantSDNode>(N->getOperand(NumVecs + 2))->getZExtValue(); 16070b57cec5SDimitry Andric 16080b57cec5SDimitry Andric SDValue Ops[] = {RegSeq, CurDAG->getTargetConstant(LaneNo, dl, MVT::i64), 16090b57cec5SDimitry Andric N->getOperand(NumVecs + 3), N->getOperand(0)}; 16100b57cec5SDimitry Andric SDNode *Ld = CurDAG->getMachineNode(Opc, dl, ResTys, Ops); 16110b57cec5SDimitry Andric SDValue SuperReg = SDValue(Ld, 0); 16120b57cec5SDimitry Andric 16130b57cec5SDimitry Andric EVT WideVT = RegSeq.getOperand(1)->getValueType(0); 16140b57cec5SDimitry Andric static const unsigned QSubs[] = { AArch64::qsub0, AArch64::qsub1, 16150b57cec5SDimitry Andric AArch64::qsub2, AArch64::qsub3 }; 16160b57cec5SDimitry Andric for (unsigned i = 0; i < NumVecs; ++i) { 16170b57cec5SDimitry Andric SDValue NV = CurDAG->getTargetExtractSubreg(QSubs[i], dl, WideVT, SuperReg); 16180b57cec5SDimitry Andric if (Narrow) 16190b57cec5SDimitry Andric NV = NarrowVector(NV, *CurDAG); 16200b57cec5SDimitry Andric ReplaceUses(SDValue(N, i), NV); 16210b57cec5SDimitry Andric } 16220b57cec5SDimitry Andric 16230b57cec5SDimitry Andric ReplaceUses(SDValue(N, NumVecs), SDValue(Ld, 1)); 16240b57cec5SDimitry Andric CurDAG->RemoveDeadNode(N); 16250b57cec5SDimitry Andric } 16260b57cec5SDimitry Andric 16270b57cec5SDimitry Andric void AArch64DAGToDAGISel::SelectPostLoadLane(SDNode *N, unsigned NumVecs, 16280b57cec5SDimitry Andric unsigned Opc) { 16290b57cec5SDimitry Andric SDLoc dl(N); 16300b57cec5SDimitry Andric EVT VT = N->getValueType(0); 16310b57cec5SDimitry Andric bool Narrow = VT.getSizeInBits() == 64; 16320b57cec5SDimitry Andric 16330b57cec5SDimitry Andric // Form a REG_SEQUENCE to force register allocation. 16340b57cec5SDimitry Andric SmallVector<SDValue, 4> Regs(N->op_begin() + 1, N->op_begin() + 1 + NumVecs); 16350b57cec5SDimitry Andric 16360b57cec5SDimitry Andric if (Narrow) 16370b57cec5SDimitry Andric transform(Regs, Regs.begin(), 16380b57cec5SDimitry Andric WidenVector(*CurDAG)); 16390b57cec5SDimitry Andric 16400b57cec5SDimitry Andric SDValue RegSeq = createQTuple(Regs); 16410b57cec5SDimitry Andric 16420b57cec5SDimitry Andric const EVT ResTys[] = {MVT::i64, // Type of the write back register 16430b57cec5SDimitry Andric RegSeq->getValueType(0), MVT::Other}; 16440b57cec5SDimitry Andric 16450b57cec5SDimitry Andric unsigned LaneNo = 16460b57cec5SDimitry Andric cast<ConstantSDNode>(N->getOperand(NumVecs + 1))->getZExtValue(); 16470b57cec5SDimitry Andric 16480b57cec5SDimitry Andric SDValue Ops[] = {RegSeq, 16490b57cec5SDimitry Andric CurDAG->getTargetConstant(LaneNo, dl, 16500b57cec5SDimitry Andric MVT::i64), // Lane Number 16510b57cec5SDimitry Andric N->getOperand(NumVecs + 2), // Base register 16520b57cec5SDimitry Andric N->getOperand(NumVecs + 3), // Incremental 16530b57cec5SDimitry Andric N->getOperand(0)}; 16540b57cec5SDimitry Andric SDNode *Ld = CurDAG->getMachineNode(Opc, dl, ResTys, Ops); 16550b57cec5SDimitry Andric 16560b57cec5SDimitry Andric // Update uses of the write back register 16570b57cec5SDimitry Andric ReplaceUses(SDValue(N, NumVecs), SDValue(Ld, 0)); 16580b57cec5SDimitry Andric 16590b57cec5SDimitry Andric // Update uses of the vector list 16600b57cec5SDimitry Andric SDValue SuperReg = SDValue(Ld, 1); 16610b57cec5SDimitry Andric if (NumVecs == 1) { 16620b57cec5SDimitry Andric ReplaceUses(SDValue(N, 0), 16630b57cec5SDimitry Andric Narrow ? NarrowVector(SuperReg, *CurDAG) : SuperReg); 16640b57cec5SDimitry Andric } else { 16650b57cec5SDimitry Andric EVT WideVT = RegSeq.getOperand(1)->getValueType(0); 16660b57cec5SDimitry Andric static const unsigned QSubs[] = { AArch64::qsub0, AArch64::qsub1, 16670b57cec5SDimitry Andric AArch64::qsub2, AArch64::qsub3 }; 16680b57cec5SDimitry Andric for (unsigned i = 0; i < NumVecs; ++i) { 16690b57cec5SDimitry Andric SDValue NV = CurDAG->getTargetExtractSubreg(QSubs[i], dl, WideVT, 16700b57cec5SDimitry Andric SuperReg); 16710b57cec5SDimitry Andric if (Narrow) 16720b57cec5SDimitry Andric NV = NarrowVector(NV, *CurDAG); 16730b57cec5SDimitry Andric ReplaceUses(SDValue(N, i), NV); 16740b57cec5SDimitry Andric } 16750b57cec5SDimitry Andric } 16760b57cec5SDimitry Andric 16770b57cec5SDimitry Andric // Update the Chain 16780b57cec5SDimitry Andric ReplaceUses(SDValue(N, NumVecs + 1), SDValue(Ld, 2)); 16790b57cec5SDimitry Andric CurDAG->RemoveDeadNode(N); 16800b57cec5SDimitry Andric } 16810b57cec5SDimitry Andric 16820b57cec5SDimitry Andric void AArch64DAGToDAGISel::SelectStoreLane(SDNode *N, unsigned NumVecs, 16830b57cec5SDimitry Andric unsigned Opc) { 16840b57cec5SDimitry Andric SDLoc dl(N); 16850b57cec5SDimitry Andric EVT VT = N->getOperand(2)->getValueType(0); 16860b57cec5SDimitry Andric bool Narrow = VT.getSizeInBits() == 64; 16870b57cec5SDimitry Andric 16880b57cec5SDimitry Andric // Form a REG_SEQUENCE to force register allocation. 16890b57cec5SDimitry Andric SmallVector<SDValue, 4> Regs(N->op_begin() + 2, N->op_begin() + 2 + NumVecs); 16900b57cec5SDimitry Andric 16910b57cec5SDimitry Andric if (Narrow) 16920b57cec5SDimitry Andric transform(Regs, Regs.begin(), 16930b57cec5SDimitry Andric WidenVector(*CurDAG)); 16940b57cec5SDimitry Andric 16950b57cec5SDimitry Andric SDValue RegSeq = createQTuple(Regs); 16960b57cec5SDimitry Andric 16970b57cec5SDimitry Andric unsigned LaneNo = 16980b57cec5SDimitry Andric cast<ConstantSDNode>(N->getOperand(NumVecs + 2))->getZExtValue(); 16990b57cec5SDimitry Andric 17000b57cec5SDimitry Andric SDValue Ops[] = {RegSeq, CurDAG->getTargetConstant(LaneNo, dl, MVT::i64), 17010b57cec5SDimitry Andric N->getOperand(NumVecs + 3), N->getOperand(0)}; 17020b57cec5SDimitry Andric SDNode *St = CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops); 17030b57cec5SDimitry Andric 17040b57cec5SDimitry Andric // Transfer memoperands. 17050b57cec5SDimitry Andric MachineMemOperand *MemOp = cast<MemIntrinsicSDNode>(N)->getMemOperand(); 17060b57cec5SDimitry Andric CurDAG->setNodeMemRefs(cast<MachineSDNode>(St), {MemOp}); 17070b57cec5SDimitry Andric 17080b57cec5SDimitry Andric ReplaceNode(N, St); 17090b57cec5SDimitry Andric } 17100b57cec5SDimitry Andric 17110b57cec5SDimitry Andric void AArch64DAGToDAGISel::SelectPostStoreLane(SDNode *N, unsigned NumVecs, 17120b57cec5SDimitry Andric unsigned Opc) { 17130b57cec5SDimitry Andric SDLoc dl(N); 17140b57cec5SDimitry Andric EVT VT = N->getOperand(2)->getValueType(0); 17150b57cec5SDimitry Andric bool Narrow = VT.getSizeInBits() == 64; 17160b57cec5SDimitry Andric 17170b57cec5SDimitry Andric // Form a REG_SEQUENCE to force register allocation. 17180b57cec5SDimitry Andric SmallVector<SDValue, 4> Regs(N->op_begin() + 1, N->op_begin() + 1 + NumVecs); 17190b57cec5SDimitry Andric 17200b57cec5SDimitry Andric if (Narrow) 17210b57cec5SDimitry Andric transform(Regs, Regs.begin(), 17220b57cec5SDimitry Andric WidenVector(*CurDAG)); 17230b57cec5SDimitry Andric 17240b57cec5SDimitry Andric SDValue RegSeq = createQTuple(Regs); 17250b57cec5SDimitry Andric 17260b57cec5SDimitry Andric const EVT ResTys[] = {MVT::i64, // Type of the write back register 17270b57cec5SDimitry Andric MVT::Other}; 17280b57cec5SDimitry Andric 17290b57cec5SDimitry Andric unsigned LaneNo = 17300b57cec5SDimitry Andric cast<ConstantSDNode>(N->getOperand(NumVecs + 1))->getZExtValue(); 17310b57cec5SDimitry Andric 17320b57cec5SDimitry Andric SDValue Ops[] = {RegSeq, CurDAG->getTargetConstant(LaneNo, dl, MVT::i64), 17330b57cec5SDimitry Andric N->getOperand(NumVecs + 2), // Base Register 17340b57cec5SDimitry Andric N->getOperand(NumVecs + 3), // Incremental 17350b57cec5SDimitry Andric N->getOperand(0)}; 17360b57cec5SDimitry Andric SDNode *St = CurDAG->getMachineNode(Opc, dl, ResTys, Ops); 17370b57cec5SDimitry Andric 17380b57cec5SDimitry Andric // Transfer memoperands. 17390b57cec5SDimitry Andric MachineMemOperand *MemOp = cast<MemIntrinsicSDNode>(N)->getMemOperand(); 17400b57cec5SDimitry Andric CurDAG->setNodeMemRefs(cast<MachineSDNode>(St), {MemOp}); 17410b57cec5SDimitry Andric 17420b57cec5SDimitry Andric ReplaceNode(N, St); 17430b57cec5SDimitry Andric } 17440b57cec5SDimitry Andric 17450b57cec5SDimitry Andric static bool isBitfieldExtractOpFromAnd(SelectionDAG *CurDAG, SDNode *N, 17460b57cec5SDimitry Andric unsigned &Opc, SDValue &Opd0, 17470b57cec5SDimitry Andric unsigned &LSB, unsigned &MSB, 17480b57cec5SDimitry Andric unsigned NumberOfIgnoredLowBits, 17490b57cec5SDimitry Andric bool BiggerPattern) { 17500b57cec5SDimitry Andric assert(N->getOpcode() == ISD::AND && 17510b57cec5SDimitry Andric "N must be a AND operation to call this function"); 17520b57cec5SDimitry Andric 17530b57cec5SDimitry Andric EVT VT = N->getValueType(0); 17540b57cec5SDimitry Andric 17550b57cec5SDimitry Andric // Here we can test the type of VT and return false when the type does not 17560b57cec5SDimitry Andric // match, but since it is done prior to that call in the current context 17570b57cec5SDimitry Andric // we turned that into an assert to avoid redundant code. 17580b57cec5SDimitry Andric assert((VT == MVT::i32 || VT == MVT::i64) && 17590b57cec5SDimitry Andric "Type checking must have been done before calling this function"); 17600b57cec5SDimitry Andric 17610b57cec5SDimitry Andric // FIXME: simplify-demanded-bits in DAGCombine will probably have 17620b57cec5SDimitry Andric // changed the AND node to a 32-bit mask operation. We'll have to 17630b57cec5SDimitry Andric // undo that as part of the transform here if we want to catch all 17640b57cec5SDimitry Andric // the opportunities. 17650b57cec5SDimitry Andric // Currently the NumberOfIgnoredLowBits argument helps to recover 17660b57cec5SDimitry Andric // form these situations when matching bigger pattern (bitfield insert). 17670b57cec5SDimitry Andric 17680b57cec5SDimitry Andric // For unsigned extracts, check for a shift right and mask 17690b57cec5SDimitry Andric uint64_t AndImm = 0; 17700b57cec5SDimitry Andric if (!isOpcWithIntImmediate(N, ISD::AND, AndImm)) 17710b57cec5SDimitry Andric return false; 17720b57cec5SDimitry Andric 17730b57cec5SDimitry Andric const SDNode *Op0 = N->getOperand(0).getNode(); 17740b57cec5SDimitry Andric 17750b57cec5SDimitry Andric // Because of simplify-demanded-bits in DAGCombine, the mask may have been 17760b57cec5SDimitry Andric // simplified. Try to undo that 17770b57cec5SDimitry Andric AndImm |= maskTrailingOnes<uint64_t>(NumberOfIgnoredLowBits); 17780b57cec5SDimitry Andric 17790b57cec5SDimitry Andric // The immediate is a mask of the low bits iff imm & (imm+1) == 0 17800b57cec5SDimitry Andric if (AndImm & (AndImm + 1)) 17810b57cec5SDimitry Andric return false; 17820b57cec5SDimitry Andric 17830b57cec5SDimitry Andric bool ClampMSB = false; 17840b57cec5SDimitry Andric uint64_t SrlImm = 0; 17850b57cec5SDimitry Andric // Handle the SRL + ANY_EXTEND case. 17860b57cec5SDimitry Andric if (VT == MVT::i64 && Op0->getOpcode() == ISD::ANY_EXTEND && 17870b57cec5SDimitry Andric isOpcWithIntImmediate(Op0->getOperand(0).getNode(), ISD::SRL, SrlImm)) { 17880b57cec5SDimitry Andric // Extend the incoming operand of the SRL to 64-bit. 17890b57cec5SDimitry Andric Opd0 = Widen(CurDAG, Op0->getOperand(0).getOperand(0)); 17900b57cec5SDimitry Andric // Make sure to clamp the MSB so that we preserve the semantics of the 17910b57cec5SDimitry Andric // original operations. 17920b57cec5SDimitry Andric ClampMSB = true; 17930b57cec5SDimitry Andric } else if (VT == MVT::i32 && Op0->getOpcode() == ISD::TRUNCATE && 17940b57cec5SDimitry Andric isOpcWithIntImmediate(Op0->getOperand(0).getNode(), ISD::SRL, 17950b57cec5SDimitry Andric SrlImm)) { 17960b57cec5SDimitry Andric // If the shift result was truncated, we can still combine them. 17970b57cec5SDimitry Andric Opd0 = Op0->getOperand(0).getOperand(0); 17980b57cec5SDimitry Andric 17990b57cec5SDimitry Andric // Use the type of SRL node. 18000b57cec5SDimitry Andric VT = Opd0->getValueType(0); 18010b57cec5SDimitry Andric } else if (isOpcWithIntImmediate(Op0, ISD::SRL, SrlImm)) { 18020b57cec5SDimitry Andric Opd0 = Op0->getOperand(0); 18030b57cec5SDimitry Andric } else if (BiggerPattern) { 18040b57cec5SDimitry Andric // Let's pretend a 0 shift right has been performed. 18050b57cec5SDimitry Andric // The resulting code will be at least as good as the original one 18060b57cec5SDimitry Andric // plus it may expose more opportunities for bitfield insert pattern. 18070b57cec5SDimitry Andric // FIXME: Currently we limit this to the bigger pattern, because 18080b57cec5SDimitry Andric // some optimizations expect AND and not UBFM. 18090b57cec5SDimitry Andric Opd0 = N->getOperand(0); 18100b57cec5SDimitry Andric } else 18110b57cec5SDimitry Andric return false; 18120b57cec5SDimitry Andric 18130b57cec5SDimitry Andric // Bail out on large immediates. This happens when no proper 18140b57cec5SDimitry Andric // combining/constant folding was performed. 18150b57cec5SDimitry Andric if (!BiggerPattern && (SrlImm <= 0 || SrlImm >= VT.getSizeInBits())) { 18160b57cec5SDimitry Andric LLVM_DEBUG( 18170b57cec5SDimitry Andric (dbgs() << N 18180b57cec5SDimitry Andric << ": Found large shift immediate, this should not happen\n")); 18190b57cec5SDimitry Andric return false; 18200b57cec5SDimitry Andric } 18210b57cec5SDimitry Andric 18220b57cec5SDimitry Andric LSB = SrlImm; 18230b57cec5SDimitry Andric MSB = SrlImm + (VT == MVT::i32 ? countTrailingOnes<uint32_t>(AndImm) 18240b57cec5SDimitry Andric : countTrailingOnes<uint64_t>(AndImm)) - 18250b57cec5SDimitry Andric 1; 18260b57cec5SDimitry Andric if (ClampMSB) 18270b57cec5SDimitry Andric // Since we're moving the extend before the right shift operation, we need 18280b57cec5SDimitry Andric // to clamp the MSB to make sure we don't shift in undefined bits instead of 18290b57cec5SDimitry Andric // the zeros which would get shifted in with the original right shift 18300b57cec5SDimitry Andric // operation. 18310b57cec5SDimitry Andric MSB = MSB > 31 ? 31 : MSB; 18320b57cec5SDimitry Andric 18330b57cec5SDimitry Andric Opc = VT == MVT::i32 ? AArch64::UBFMWri : AArch64::UBFMXri; 18340b57cec5SDimitry Andric return true; 18350b57cec5SDimitry Andric } 18360b57cec5SDimitry Andric 18370b57cec5SDimitry Andric static bool isBitfieldExtractOpFromSExtInReg(SDNode *N, unsigned &Opc, 18380b57cec5SDimitry Andric SDValue &Opd0, unsigned &Immr, 18390b57cec5SDimitry Andric unsigned &Imms) { 18400b57cec5SDimitry Andric assert(N->getOpcode() == ISD::SIGN_EXTEND_INREG); 18410b57cec5SDimitry Andric 18420b57cec5SDimitry Andric EVT VT = N->getValueType(0); 18430b57cec5SDimitry Andric unsigned BitWidth = VT.getSizeInBits(); 18440b57cec5SDimitry Andric assert((VT == MVT::i32 || VT == MVT::i64) && 18450b57cec5SDimitry Andric "Type checking must have been done before calling this function"); 18460b57cec5SDimitry Andric 18470b57cec5SDimitry Andric SDValue Op = N->getOperand(0); 18480b57cec5SDimitry Andric if (Op->getOpcode() == ISD::TRUNCATE) { 18490b57cec5SDimitry Andric Op = Op->getOperand(0); 18500b57cec5SDimitry Andric VT = Op->getValueType(0); 18510b57cec5SDimitry Andric BitWidth = VT.getSizeInBits(); 18520b57cec5SDimitry Andric } 18530b57cec5SDimitry Andric 18540b57cec5SDimitry Andric uint64_t ShiftImm; 18550b57cec5SDimitry Andric if (!isOpcWithIntImmediate(Op.getNode(), ISD::SRL, ShiftImm) && 18560b57cec5SDimitry Andric !isOpcWithIntImmediate(Op.getNode(), ISD::SRA, ShiftImm)) 18570b57cec5SDimitry Andric return false; 18580b57cec5SDimitry Andric 18590b57cec5SDimitry Andric unsigned Width = cast<VTSDNode>(N->getOperand(1))->getVT().getSizeInBits(); 18600b57cec5SDimitry Andric if (ShiftImm + Width > BitWidth) 18610b57cec5SDimitry Andric return false; 18620b57cec5SDimitry Andric 18630b57cec5SDimitry Andric Opc = (VT == MVT::i32) ? AArch64::SBFMWri : AArch64::SBFMXri; 18640b57cec5SDimitry Andric Opd0 = Op.getOperand(0); 18650b57cec5SDimitry Andric Immr = ShiftImm; 18660b57cec5SDimitry Andric Imms = ShiftImm + Width - 1; 18670b57cec5SDimitry Andric return true; 18680b57cec5SDimitry Andric } 18690b57cec5SDimitry Andric 18700b57cec5SDimitry Andric static bool isSeveralBitsExtractOpFromShr(SDNode *N, unsigned &Opc, 18710b57cec5SDimitry Andric SDValue &Opd0, unsigned &LSB, 18720b57cec5SDimitry Andric unsigned &MSB) { 18730b57cec5SDimitry Andric // We are looking for the following pattern which basically extracts several 18740b57cec5SDimitry Andric // continuous bits from the source value and places it from the LSB of the 18750b57cec5SDimitry Andric // destination value, all other bits of the destination value or set to zero: 18760b57cec5SDimitry Andric // 18770b57cec5SDimitry Andric // Value2 = AND Value, MaskImm 18780b57cec5SDimitry Andric // SRL Value2, ShiftImm 18790b57cec5SDimitry Andric // 18800b57cec5SDimitry Andric // with MaskImm >> ShiftImm to search for the bit width. 18810b57cec5SDimitry Andric // 18820b57cec5SDimitry Andric // This gets selected into a single UBFM: 18830b57cec5SDimitry Andric // 18840b57cec5SDimitry Andric // UBFM Value, ShiftImm, BitWide + SrlImm -1 18850b57cec5SDimitry Andric // 18860b57cec5SDimitry Andric 18870b57cec5SDimitry Andric if (N->getOpcode() != ISD::SRL) 18880b57cec5SDimitry Andric return false; 18890b57cec5SDimitry Andric 18900b57cec5SDimitry Andric uint64_t AndMask = 0; 18910b57cec5SDimitry Andric if (!isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::AND, AndMask)) 18920b57cec5SDimitry Andric return false; 18930b57cec5SDimitry Andric 18940b57cec5SDimitry Andric Opd0 = N->getOperand(0).getOperand(0); 18950b57cec5SDimitry Andric 18960b57cec5SDimitry Andric uint64_t SrlImm = 0; 18970b57cec5SDimitry Andric if (!isIntImmediate(N->getOperand(1), SrlImm)) 18980b57cec5SDimitry Andric return false; 18990b57cec5SDimitry Andric 19000b57cec5SDimitry Andric // Check whether we really have several bits extract here. 19010b57cec5SDimitry Andric unsigned BitWide = 64 - countLeadingOnes(~(AndMask >> SrlImm)); 19020b57cec5SDimitry Andric if (BitWide && isMask_64(AndMask >> SrlImm)) { 19030b57cec5SDimitry Andric if (N->getValueType(0) == MVT::i32) 19040b57cec5SDimitry Andric Opc = AArch64::UBFMWri; 19050b57cec5SDimitry Andric else 19060b57cec5SDimitry Andric Opc = AArch64::UBFMXri; 19070b57cec5SDimitry Andric 19080b57cec5SDimitry Andric LSB = SrlImm; 19090b57cec5SDimitry Andric MSB = BitWide + SrlImm - 1; 19100b57cec5SDimitry Andric return true; 19110b57cec5SDimitry Andric } 19120b57cec5SDimitry Andric 19130b57cec5SDimitry Andric return false; 19140b57cec5SDimitry Andric } 19150b57cec5SDimitry Andric 19160b57cec5SDimitry Andric static bool isBitfieldExtractOpFromShr(SDNode *N, unsigned &Opc, SDValue &Opd0, 19170b57cec5SDimitry Andric unsigned &Immr, unsigned &Imms, 19180b57cec5SDimitry Andric bool BiggerPattern) { 19190b57cec5SDimitry Andric assert((N->getOpcode() == ISD::SRA || N->getOpcode() == ISD::SRL) && 19200b57cec5SDimitry Andric "N must be a SHR/SRA operation to call this function"); 19210b57cec5SDimitry Andric 19220b57cec5SDimitry Andric EVT VT = N->getValueType(0); 19230b57cec5SDimitry Andric 19240b57cec5SDimitry Andric // Here we can test the type of VT and return false when the type does not 19250b57cec5SDimitry Andric // match, but since it is done prior to that call in the current context 19260b57cec5SDimitry Andric // we turned that into an assert to avoid redundant code. 19270b57cec5SDimitry Andric assert((VT == MVT::i32 || VT == MVT::i64) && 19280b57cec5SDimitry Andric "Type checking must have been done before calling this function"); 19290b57cec5SDimitry Andric 19300b57cec5SDimitry Andric // Check for AND + SRL doing several bits extract. 19310b57cec5SDimitry Andric if (isSeveralBitsExtractOpFromShr(N, Opc, Opd0, Immr, Imms)) 19320b57cec5SDimitry Andric return true; 19330b57cec5SDimitry Andric 19340b57cec5SDimitry Andric // We're looking for a shift of a shift. 19350b57cec5SDimitry Andric uint64_t ShlImm = 0; 19360b57cec5SDimitry Andric uint64_t TruncBits = 0; 19370b57cec5SDimitry Andric if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::SHL, ShlImm)) { 19380b57cec5SDimitry Andric Opd0 = N->getOperand(0).getOperand(0); 19390b57cec5SDimitry Andric } else if (VT == MVT::i32 && N->getOpcode() == ISD::SRL && 19400b57cec5SDimitry Andric N->getOperand(0).getNode()->getOpcode() == ISD::TRUNCATE) { 19410b57cec5SDimitry Andric // We are looking for a shift of truncate. Truncate from i64 to i32 could 19420b57cec5SDimitry Andric // be considered as setting high 32 bits as zero. Our strategy here is to 19430b57cec5SDimitry Andric // always generate 64bit UBFM. This consistency will help the CSE pass 19440b57cec5SDimitry Andric // later find more redundancy. 19450b57cec5SDimitry Andric Opd0 = N->getOperand(0).getOperand(0); 19460b57cec5SDimitry Andric TruncBits = Opd0->getValueType(0).getSizeInBits() - VT.getSizeInBits(); 19470b57cec5SDimitry Andric VT = Opd0.getValueType(); 19480b57cec5SDimitry Andric assert(VT == MVT::i64 && "the promoted type should be i64"); 19490b57cec5SDimitry Andric } else if (BiggerPattern) { 19500b57cec5SDimitry Andric // Let's pretend a 0 shift left has been performed. 19510b57cec5SDimitry Andric // FIXME: Currently we limit this to the bigger pattern case, 19520b57cec5SDimitry Andric // because some optimizations expect AND and not UBFM 19530b57cec5SDimitry Andric Opd0 = N->getOperand(0); 19540b57cec5SDimitry Andric } else 19550b57cec5SDimitry Andric return false; 19560b57cec5SDimitry Andric 19570b57cec5SDimitry Andric // Missing combines/constant folding may have left us with strange 19580b57cec5SDimitry Andric // constants. 19590b57cec5SDimitry Andric if (ShlImm >= VT.getSizeInBits()) { 19600b57cec5SDimitry Andric LLVM_DEBUG( 19610b57cec5SDimitry Andric (dbgs() << N 19620b57cec5SDimitry Andric << ": Found large shift immediate, this should not happen\n")); 19630b57cec5SDimitry Andric return false; 19640b57cec5SDimitry Andric } 19650b57cec5SDimitry Andric 19660b57cec5SDimitry Andric uint64_t SrlImm = 0; 19670b57cec5SDimitry Andric if (!isIntImmediate(N->getOperand(1), SrlImm)) 19680b57cec5SDimitry Andric return false; 19690b57cec5SDimitry Andric 19700b57cec5SDimitry Andric assert(SrlImm > 0 && SrlImm < VT.getSizeInBits() && 19710b57cec5SDimitry Andric "bad amount in shift node!"); 19720b57cec5SDimitry Andric int immr = SrlImm - ShlImm; 19730b57cec5SDimitry Andric Immr = immr < 0 ? immr + VT.getSizeInBits() : immr; 19740b57cec5SDimitry Andric Imms = VT.getSizeInBits() - ShlImm - TruncBits - 1; 19750b57cec5SDimitry Andric // SRA requires a signed extraction 19760b57cec5SDimitry Andric if (VT == MVT::i32) 19770b57cec5SDimitry Andric Opc = N->getOpcode() == ISD::SRA ? AArch64::SBFMWri : AArch64::UBFMWri; 19780b57cec5SDimitry Andric else 19790b57cec5SDimitry Andric Opc = N->getOpcode() == ISD::SRA ? AArch64::SBFMXri : AArch64::UBFMXri; 19800b57cec5SDimitry Andric return true; 19810b57cec5SDimitry Andric } 19820b57cec5SDimitry Andric 19830b57cec5SDimitry Andric bool AArch64DAGToDAGISel::tryBitfieldExtractOpFromSExt(SDNode *N) { 19840b57cec5SDimitry Andric assert(N->getOpcode() == ISD::SIGN_EXTEND); 19850b57cec5SDimitry Andric 19860b57cec5SDimitry Andric EVT VT = N->getValueType(0); 19870b57cec5SDimitry Andric EVT NarrowVT = N->getOperand(0)->getValueType(0); 19880b57cec5SDimitry Andric if (VT != MVT::i64 || NarrowVT != MVT::i32) 19890b57cec5SDimitry Andric return false; 19900b57cec5SDimitry Andric 19910b57cec5SDimitry Andric uint64_t ShiftImm; 19920b57cec5SDimitry Andric SDValue Op = N->getOperand(0); 19930b57cec5SDimitry Andric if (!isOpcWithIntImmediate(Op.getNode(), ISD::SRA, ShiftImm)) 19940b57cec5SDimitry Andric return false; 19950b57cec5SDimitry Andric 19960b57cec5SDimitry Andric SDLoc dl(N); 19970b57cec5SDimitry Andric // Extend the incoming operand of the shift to 64-bits. 19980b57cec5SDimitry Andric SDValue Opd0 = Widen(CurDAG, Op.getOperand(0)); 19990b57cec5SDimitry Andric unsigned Immr = ShiftImm; 20000b57cec5SDimitry Andric unsigned Imms = NarrowVT.getSizeInBits() - 1; 20010b57cec5SDimitry Andric SDValue Ops[] = {Opd0, CurDAG->getTargetConstant(Immr, dl, VT), 20020b57cec5SDimitry Andric CurDAG->getTargetConstant(Imms, dl, VT)}; 20030b57cec5SDimitry Andric CurDAG->SelectNodeTo(N, AArch64::SBFMXri, VT, Ops); 20040b57cec5SDimitry Andric return true; 20050b57cec5SDimitry Andric } 20060b57cec5SDimitry Andric 2007480093f4SDimitry Andric /// Try to form fcvtl2 instructions from a floating-point extend of a high-half 2008480093f4SDimitry Andric /// extract of a subvector. 2009480093f4SDimitry Andric bool AArch64DAGToDAGISel::tryHighFPExt(SDNode *N) { 2010480093f4SDimitry Andric assert(N->getOpcode() == ISD::FP_EXTEND); 2011480093f4SDimitry Andric 2012480093f4SDimitry Andric // There are 2 forms of fcvtl2 - extend to double or extend to float. 2013480093f4SDimitry Andric SDValue Extract = N->getOperand(0); 2014480093f4SDimitry Andric EVT VT = N->getValueType(0); 2015480093f4SDimitry Andric EVT NarrowVT = Extract.getValueType(); 2016480093f4SDimitry Andric if ((VT != MVT::v2f64 || NarrowVT != MVT::v2f32) && 2017480093f4SDimitry Andric (VT != MVT::v4f32 || NarrowVT != MVT::v4f16)) 2018480093f4SDimitry Andric return false; 2019480093f4SDimitry Andric 2020480093f4SDimitry Andric // Optionally look past a bitcast. 2021480093f4SDimitry Andric Extract = peekThroughBitcasts(Extract); 2022480093f4SDimitry Andric if (Extract.getOpcode() != ISD::EXTRACT_SUBVECTOR) 2023480093f4SDimitry Andric return false; 2024480093f4SDimitry Andric 2025480093f4SDimitry Andric // Match extract from start of high half index. 2026480093f4SDimitry Andric // Example: v8i16 -> v4i16 means the extract must begin at index 4. 2027480093f4SDimitry Andric unsigned ExtractIndex = Extract.getConstantOperandVal(1); 2028480093f4SDimitry Andric if (ExtractIndex != Extract.getValueType().getVectorNumElements()) 2029480093f4SDimitry Andric return false; 2030480093f4SDimitry Andric 2031480093f4SDimitry Andric auto Opcode = VT == MVT::v2f64 ? AArch64::FCVTLv4i32 : AArch64::FCVTLv8i16; 2032480093f4SDimitry Andric CurDAG->SelectNodeTo(N, Opcode, VT, Extract.getOperand(0)); 2033480093f4SDimitry Andric return true; 2034480093f4SDimitry Andric } 2035480093f4SDimitry Andric 20360b57cec5SDimitry Andric static bool isBitfieldExtractOp(SelectionDAG *CurDAG, SDNode *N, unsigned &Opc, 20370b57cec5SDimitry Andric SDValue &Opd0, unsigned &Immr, unsigned &Imms, 20380b57cec5SDimitry Andric unsigned NumberOfIgnoredLowBits = 0, 20390b57cec5SDimitry Andric bool BiggerPattern = false) { 20400b57cec5SDimitry Andric if (N->getValueType(0) != MVT::i32 && N->getValueType(0) != MVT::i64) 20410b57cec5SDimitry Andric return false; 20420b57cec5SDimitry Andric 20430b57cec5SDimitry Andric switch (N->getOpcode()) { 20440b57cec5SDimitry Andric default: 20450b57cec5SDimitry Andric if (!N->isMachineOpcode()) 20460b57cec5SDimitry Andric return false; 20470b57cec5SDimitry Andric break; 20480b57cec5SDimitry Andric case ISD::AND: 20490b57cec5SDimitry Andric return isBitfieldExtractOpFromAnd(CurDAG, N, Opc, Opd0, Immr, Imms, 20500b57cec5SDimitry Andric NumberOfIgnoredLowBits, BiggerPattern); 20510b57cec5SDimitry Andric case ISD::SRL: 20520b57cec5SDimitry Andric case ISD::SRA: 20530b57cec5SDimitry Andric return isBitfieldExtractOpFromShr(N, Opc, Opd0, Immr, Imms, BiggerPattern); 20540b57cec5SDimitry Andric 20550b57cec5SDimitry Andric case ISD::SIGN_EXTEND_INREG: 20560b57cec5SDimitry Andric return isBitfieldExtractOpFromSExtInReg(N, Opc, Opd0, Immr, Imms); 20570b57cec5SDimitry Andric } 20580b57cec5SDimitry Andric 20590b57cec5SDimitry Andric unsigned NOpc = N->getMachineOpcode(); 20600b57cec5SDimitry Andric switch (NOpc) { 20610b57cec5SDimitry Andric default: 20620b57cec5SDimitry Andric return false; 20630b57cec5SDimitry Andric case AArch64::SBFMWri: 20640b57cec5SDimitry Andric case AArch64::UBFMWri: 20650b57cec5SDimitry Andric case AArch64::SBFMXri: 20660b57cec5SDimitry Andric case AArch64::UBFMXri: 20670b57cec5SDimitry Andric Opc = NOpc; 20680b57cec5SDimitry Andric Opd0 = N->getOperand(0); 20690b57cec5SDimitry Andric Immr = cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue(); 20700b57cec5SDimitry Andric Imms = cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue(); 20710b57cec5SDimitry Andric return true; 20720b57cec5SDimitry Andric } 20730b57cec5SDimitry Andric // Unreachable 20740b57cec5SDimitry Andric return false; 20750b57cec5SDimitry Andric } 20760b57cec5SDimitry Andric 20770b57cec5SDimitry Andric bool AArch64DAGToDAGISel::tryBitfieldExtractOp(SDNode *N) { 20780b57cec5SDimitry Andric unsigned Opc, Immr, Imms; 20790b57cec5SDimitry Andric SDValue Opd0; 20800b57cec5SDimitry Andric if (!isBitfieldExtractOp(CurDAG, N, Opc, Opd0, Immr, Imms)) 20810b57cec5SDimitry Andric return false; 20820b57cec5SDimitry Andric 20830b57cec5SDimitry Andric EVT VT = N->getValueType(0); 20840b57cec5SDimitry Andric SDLoc dl(N); 20850b57cec5SDimitry Andric 20860b57cec5SDimitry Andric // If the bit extract operation is 64bit but the original type is 32bit, we 20870b57cec5SDimitry Andric // need to add one EXTRACT_SUBREG. 20880b57cec5SDimitry Andric if ((Opc == AArch64::SBFMXri || Opc == AArch64::UBFMXri) && VT == MVT::i32) { 20890b57cec5SDimitry Andric SDValue Ops64[] = {Opd0, CurDAG->getTargetConstant(Immr, dl, MVT::i64), 20900b57cec5SDimitry Andric CurDAG->getTargetConstant(Imms, dl, MVT::i64)}; 20910b57cec5SDimitry Andric 20920b57cec5SDimitry Andric SDNode *BFM = CurDAG->getMachineNode(Opc, dl, MVT::i64, Ops64); 20930b57cec5SDimitry Andric SDValue SubReg = CurDAG->getTargetConstant(AArch64::sub_32, dl, MVT::i32); 20940b57cec5SDimitry Andric ReplaceNode(N, CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG, dl, 20950b57cec5SDimitry Andric MVT::i32, SDValue(BFM, 0), SubReg)); 20960b57cec5SDimitry Andric return true; 20970b57cec5SDimitry Andric } 20980b57cec5SDimitry Andric 20990b57cec5SDimitry Andric SDValue Ops[] = {Opd0, CurDAG->getTargetConstant(Immr, dl, VT), 21000b57cec5SDimitry Andric CurDAG->getTargetConstant(Imms, dl, VT)}; 21010b57cec5SDimitry Andric CurDAG->SelectNodeTo(N, Opc, VT, Ops); 21020b57cec5SDimitry Andric return true; 21030b57cec5SDimitry Andric } 21040b57cec5SDimitry Andric 21050b57cec5SDimitry Andric /// Does DstMask form a complementary pair with the mask provided by 21060b57cec5SDimitry Andric /// BitsToBeInserted, suitable for use in a BFI instruction. Roughly speaking, 21070b57cec5SDimitry Andric /// this asks whether DstMask zeroes precisely those bits that will be set by 21080b57cec5SDimitry Andric /// the other half. 21090b57cec5SDimitry Andric static bool isBitfieldDstMask(uint64_t DstMask, const APInt &BitsToBeInserted, 21100b57cec5SDimitry Andric unsigned NumberOfIgnoredHighBits, EVT VT) { 21110b57cec5SDimitry Andric assert((VT == MVT::i32 || VT == MVT::i64) && 21120b57cec5SDimitry Andric "i32 or i64 mask type expected!"); 21130b57cec5SDimitry Andric unsigned BitWidth = VT.getSizeInBits() - NumberOfIgnoredHighBits; 21140b57cec5SDimitry Andric 21150b57cec5SDimitry Andric APInt SignificantDstMask = APInt(BitWidth, DstMask); 21160b57cec5SDimitry Andric APInt SignificantBitsToBeInserted = BitsToBeInserted.zextOrTrunc(BitWidth); 21170b57cec5SDimitry Andric 21180b57cec5SDimitry Andric return (SignificantDstMask & SignificantBitsToBeInserted) == 0 && 21190b57cec5SDimitry Andric (SignificantDstMask | SignificantBitsToBeInserted).isAllOnesValue(); 21200b57cec5SDimitry Andric } 21210b57cec5SDimitry Andric 21220b57cec5SDimitry Andric // Look for bits that will be useful for later uses. 21230b57cec5SDimitry Andric // A bit is consider useless as soon as it is dropped and never used 21240b57cec5SDimitry Andric // before it as been dropped. 21250b57cec5SDimitry Andric // E.g., looking for useful bit of x 21260b57cec5SDimitry Andric // 1. y = x & 0x7 21270b57cec5SDimitry Andric // 2. z = y >> 2 21280b57cec5SDimitry Andric // After #1, x useful bits are 0x7, then the useful bits of x, live through 21290b57cec5SDimitry Andric // y. 21300b57cec5SDimitry Andric // After #2, the useful bits of x are 0x4. 21310b57cec5SDimitry Andric // However, if x is used on an unpredicatable instruction, then all its bits 21320b57cec5SDimitry Andric // are useful. 21330b57cec5SDimitry Andric // E.g. 21340b57cec5SDimitry Andric // 1. y = x & 0x7 21350b57cec5SDimitry Andric // 2. z = y >> 2 21360b57cec5SDimitry Andric // 3. str x, [@x] 21370b57cec5SDimitry Andric static void getUsefulBits(SDValue Op, APInt &UsefulBits, unsigned Depth = 0); 21380b57cec5SDimitry Andric 21390b57cec5SDimitry Andric static void getUsefulBitsFromAndWithImmediate(SDValue Op, APInt &UsefulBits, 21400b57cec5SDimitry Andric unsigned Depth) { 21410b57cec5SDimitry Andric uint64_t Imm = 21420b57cec5SDimitry Andric cast<const ConstantSDNode>(Op.getOperand(1).getNode())->getZExtValue(); 21430b57cec5SDimitry Andric Imm = AArch64_AM::decodeLogicalImmediate(Imm, UsefulBits.getBitWidth()); 21440b57cec5SDimitry Andric UsefulBits &= APInt(UsefulBits.getBitWidth(), Imm); 21450b57cec5SDimitry Andric getUsefulBits(Op, UsefulBits, Depth + 1); 21460b57cec5SDimitry Andric } 21470b57cec5SDimitry Andric 21480b57cec5SDimitry Andric static void getUsefulBitsFromBitfieldMoveOpd(SDValue Op, APInt &UsefulBits, 21490b57cec5SDimitry Andric uint64_t Imm, uint64_t MSB, 21500b57cec5SDimitry Andric unsigned Depth) { 21510b57cec5SDimitry Andric // inherit the bitwidth value 21520b57cec5SDimitry Andric APInt OpUsefulBits(UsefulBits); 21530b57cec5SDimitry Andric OpUsefulBits = 1; 21540b57cec5SDimitry Andric 21550b57cec5SDimitry Andric if (MSB >= Imm) { 21560b57cec5SDimitry Andric OpUsefulBits <<= MSB - Imm + 1; 21570b57cec5SDimitry Andric --OpUsefulBits; 21580b57cec5SDimitry Andric // The interesting part will be in the lower part of the result 21590b57cec5SDimitry Andric getUsefulBits(Op, OpUsefulBits, Depth + 1); 21600b57cec5SDimitry Andric // The interesting part was starting at Imm in the argument 21610b57cec5SDimitry Andric OpUsefulBits <<= Imm; 21620b57cec5SDimitry Andric } else { 21630b57cec5SDimitry Andric OpUsefulBits <<= MSB + 1; 21640b57cec5SDimitry Andric --OpUsefulBits; 21650b57cec5SDimitry Andric // The interesting part will be shifted in the result 21660b57cec5SDimitry Andric OpUsefulBits <<= OpUsefulBits.getBitWidth() - Imm; 21670b57cec5SDimitry Andric getUsefulBits(Op, OpUsefulBits, Depth + 1); 21680b57cec5SDimitry Andric // The interesting part was at zero in the argument 21690b57cec5SDimitry Andric OpUsefulBits.lshrInPlace(OpUsefulBits.getBitWidth() - Imm); 21700b57cec5SDimitry Andric } 21710b57cec5SDimitry Andric 21720b57cec5SDimitry Andric UsefulBits &= OpUsefulBits; 21730b57cec5SDimitry Andric } 21740b57cec5SDimitry Andric 21750b57cec5SDimitry Andric static void getUsefulBitsFromUBFM(SDValue Op, APInt &UsefulBits, 21760b57cec5SDimitry Andric unsigned Depth) { 21770b57cec5SDimitry Andric uint64_t Imm = 21780b57cec5SDimitry Andric cast<const ConstantSDNode>(Op.getOperand(1).getNode())->getZExtValue(); 21790b57cec5SDimitry Andric uint64_t MSB = 21800b57cec5SDimitry Andric cast<const ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue(); 21810b57cec5SDimitry Andric 21820b57cec5SDimitry Andric getUsefulBitsFromBitfieldMoveOpd(Op, UsefulBits, Imm, MSB, Depth); 21830b57cec5SDimitry Andric } 21840b57cec5SDimitry Andric 21850b57cec5SDimitry Andric static void getUsefulBitsFromOrWithShiftedReg(SDValue Op, APInt &UsefulBits, 21860b57cec5SDimitry Andric unsigned Depth) { 21870b57cec5SDimitry Andric uint64_t ShiftTypeAndValue = 21880b57cec5SDimitry Andric cast<const ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue(); 21890b57cec5SDimitry Andric APInt Mask(UsefulBits); 21900b57cec5SDimitry Andric Mask.clearAllBits(); 21910b57cec5SDimitry Andric Mask.flipAllBits(); 21920b57cec5SDimitry Andric 21930b57cec5SDimitry Andric if (AArch64_AM::getShiftType(ShiftTypeAndValue) == AArch64_AM::LSL) { 21940b57cec5SDimitry Andric // Shift Left 21950b57cec5SDimitry Andric uint64_t ShiftAmt = AArch64_AM::getShiftValue(ShiftTypeAndValue); 21960b57cec5SDimitry Andric Mask <<= ShiftAmt; 21970b57cec5SDimitry Andric getUsefulBits(Op, Mask, Depth + 1); 21980b57cec5SDimitry Andric Mask.lshrInPlace(ShiftAmt); 21990b57cec5SDimitry Andric } else if (AArch64_AM::getShiftType(ShiftTypeAndValue) == AArch64_AM::LSR) { 22000b57cec5SDimitry Andric // Shift Right 22010b57cec5SDimitry Andric // We do not handle AArch64_AM::ASR, because the sign will change the 22020b57cec5SDimitry Andric // number of useful bits 22030b57cec5SDimitry Andric uint64_t ShiftAmt = AArch64_AM::getShiftValue(ShiftTypeAndValue); 22040b57cec5SDimitry Andric Mask.lshrInPlace(ShiftAmt); 22050b57cec5SDimitry Andric getUsefulBits(Op, Mask, Depth + 1); 22060b57cec5SDimitry Andric Mask <<= ShiftAmt; 22070b57cec5SDimitry Andric } else 22080b57cec5SDimitry Andric return; 22090b57cec5SDimitry Andric 22100b57cec5SDimitry Andric UsefulBits &= Mask; 22110b57cec5SDimitry Andric } 22120b57cec5SDimitry Andric 22130b57cec5SDimitry Andric static void getUsefulBitsFromBFM(SDValue Op, SDValue Orig, APInt &UsefulBits, 22140b57cec5SDimitry Andric unsigned Depth) { 22150b57cec5SDimitry Andric uint64_t Imm = 22160b57cec5SDimitry Andric cast<const ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue(); 22170b57cec5SDimitry Andric uint64_t MSB = 22180b57cec5SDimitry Andric cast<const ConstantSDNode>(Op.getOperand(3).getNode())->getZExtValue(); 22190b57cec5SDimitry Andric 22200b57cec5SDimitry Andric APInt OpUsefulBits(UsefulBits); 22210b57cec5SDimitry Andric OpUsefulBits = 1; 22220b57cec5SDimitry Andric 22230b57cec5SDimitry Andric APInt ResultUsefulBits(UsefulBits.getBitWidth(), 0); 22240b57cec5SDimitry Andric ResultUsefulBits.flipAllBits(); 22250b57cec5SDimitry Andric APInt Mask(UsefulBits.getBitWidth(), 0); 22260b57cec5SDimitry Andric 22270b57cec5SDimitry Andric getUsefulBits(Op, ResultUsefulBits, Depth + 1); 22280b57cec5SDimitry Andric 22290b57cec5SDimitry Andric if (MSB >= Imm) { 22300b57cec5SDimitry Andric // The instruction is a BFXIL. 22310b57cec5SDimitry Andric uint64_t Width = MSB - Imm + 1; 22320b57cec5SDimitry Andric uint64_t LSB = Imm; 22330b57cec5SDimitry Andric 22340b57cec5SDimitry Andric OpUsefulBits <<= Width; 22350b57cec5SDimitry Andric --OpUsefulBits; 22360b57cec5SDimitry Andric 22370b57cec5SDimitry Andric if (Op.getOperand(1) == Orig) { 22380b57cec5SDimitry Andric // Copy the low bits from the result to bits starting from LSB. 22390b57cec5SDimitry Andric Mask = ResultUsefulBits & OpUsefulBits; 22400b57cec5SDimitry Andric Mask <<= LSB; 22410b57cec5SDimitry Andric } 22420b57cec5SDimitry Andric 22430b57cec5SDimitry Andric if (Op.getOperand(0) == Orig) 22440b57cec5SDimitry Andric // Bits starting from LSB in the input contribute to the result. 22450b57cec5SDimitry Andric Mask |= (ResultUsefulBits & ~OpUsefulBits); 22460b57cec5SDimitry Andric } else { 22470b57cec5SDimitry Andric // The instruction is a BFI. 22480b57cec5SDimitry Andric uint64_t Width = MSB + 1; 22490b57cec5SDimitry Andric uint64_t LSB = UsefulBits.getBitWidth() - Imm; 22500b57cec5SDimitry Andric 22510b57cec5SDimitry Andric OpUsefulBits <<= Width; 22520b57cec5SDimitry Andric --OpUsefulBits; 22530b57cec5SDimitry Andric OpUsefulBits <<= LSB; 22540b57cec5SDimitry Andric 22550b57cec5SDimitry Andric if (Op.getOperand(1) == Orig) { 22560b57cec5SDimitry Andric // Copy the bits from the result to the zero bits. 22570b57cec5SDimitry Andric Mask = ResultUsefulBits & OpUsefulBits; 22580b57cec5SDimitry Andric Mask.lshrInPlace(LSB); 22590b57cec5SDimitry Andric } 22600b57cec5SDimitry Andric 22610b57cec5SDimitry Andric if (Op.getOperand(0) == Orig) 22620b57cec5SDimitry Andric Mask |= (ResultUsefulBits & ~OpUsefulBits); 22630b57cec5SDimitry Andric } 22640b57cec5SDimitry Andric 22650b57cec5SDimitry Andric UsefulBits &= Mask; 22660b57cec5SDimitry Andric } 22670b57cec5SDimitry Andric 22680b57cec5SDimitry Andric static void getUsefulBitsForUse(SDNode *UserNode, APInt &UsefulBits, 22690b57cec5SDimitry Andric SDValue Orig, unsigned Depth) { 22700b57cec5SDimitry Andric 22710b57cec5SDimitry Andric // Users of this node should have already been instruction selected 22720b57cec5SDimitry Andric // FIXME: Can we turn that into an assert? 22730b57cec5SDimitry Andric if (!UserNode->isMachineOpcode()) 22740b57cec5SDimitry Andric return; 22750b57cec5SDimitry Andric 22760b57cec5SDimitry Andric switch (UserNode->getMachineOpcode()) { 22770b57cec5SDimitry Andric default: 22780b57cec5SDimitry Andric return; 22790b57cec5SDimitry Andric case AArch64::ANDSWri: 22800b57cec5SDimitry Andric case AArch64::ANDSXri: 22810b57cec5SDimitry Andric case AArch64::ANDWri: 22820b57cec5SDimitry Andric case AArch64::ANDXri: 22830b57cec5SDimitry Andric // We increment Depth only when we call the getUsefulBits 22840b57cec5SDimitry Andric return getUsefulBitsFromAndWithImmediate(SDValue(UserNode, 0), UsefulBits, 22850b57cec5SDimitry Andric Depth); 22860b57cec5SDimitry Andric case AArch64::UBFMWri: 22870b57cec5SDimitry Andric case AArch64::UBFMXri: 22880b57cec5SDimitry Andric return getUsefulBitsFromUBFM(SDValue(UserNode, 0), UsefulBits, Depth); 22890b57cec5SDimitry Andric 22900b57cec5SDimitry Andric case AArch64::ORRWrs: 22910b57cec5SDimitry Andric case AArch64::ORRXrs: 22920b57cec5SDimitry Andric if (UserNode->getOperand(1) != Orig) 22930b57cec5SDimitry Andric return; 22940b57cec5SDimitry Andric return getUsefulBitsFromOrWithShiftedReg(SDValue(UserNode, 0), UsefulBits, 22950b57cec5SDimitry Andric Depth); 22960b57cec5SDimitry Andric case AArch64::BFMWri: 22970b57cec5SDimitry Andric case AArch64::BFMXri: 22980b57cec5SDimitry Andric return getUsefulBitsFromBFM(SDValue(UserNode, 0), Orig, UsefulBits, Depth); 22990b57cec5SDimitry Andric 23000b57cec5SDimitry Andric case AArch64::STRBBui: 23010b57cec5SDimitry Andric case AArch64::STURBBi: 23020b57cec5SDimitry Andric if (UserNode->getOperand(0) != Orig) 23030b57cec5SDimitry Andric return; 23040b57cec5SDimitry Andric UsefulBits &= APInt(UsefulBits.getBitWidth(), 0xff); 23050b57cec5SDimitry Andric return; 23060b57cec5SDimitry Andric 23070b57cec5SDimitry Andric case AArch64::STRHHui: 23080b57cec5SDimitry Andric case AArch64::STURHHi: 23090b57cec5SDimitry Andric if (UserNode->getOperand(0) != Orig) 23100b57cec5SDimitry Andric return; 23110b57cec5SDimitry Andric UsefulBits &= APInt(UsefulBits.getBitWidth(), 0xffff); 23120b57cec5SDimitry Andric return; 23130b57cec5SDimitry Andric } 23140b57cec5SDimitry Andric } 23150b57cec5SDimitry Andric 23160b57cec5SDimitry Andric static void getUsefulBits(SDValue Op, APInt &UsefulBits, unsigned Depth) { 23178bcb0991SDimitry Andric if (Depth >= SelectionDAG::MaxRecursionDepth) 23180b57cec5SDimitry Andric return; 23190b57cec5SDimitry Andric // Initialize UsefulBits 23200b57cec5SDimitry Andric if (!Depth) { 23210b57cec5SDimitry Andric unsigned Bitwidth = Op.getScalarValueSizeInBits(); 23220b57cec5SDimitry Andric // At the beginning, assume every produced bits is useful 23230b57cec5SDimitry Andric UsefulBits = APInt(Bitwidth, 0); 23240b57cec5SDimitry Andric UsefulBits.flipAllBits(); 23250b57cec5SDimitry Andric } 23260b57cec5SDimitry Andric APInt UsersUsefulBits(UsefulBits.getBitWidth(), 0); 23270b57cec5SDimitry Andric 23280b57cec5SDimitry Andric for (SDNode *Node : Op.getNode()->uses()) { 23290b57cec5SDimitry Andric // A use cannot produce useful bits 23300b57cec5SDimitry Andric APInt UsefulBitsForUse = APInt(UsefulBits); 23310b57cec5SDimitry Andric getUsefulBitsForUse(Node, UsefulBitsForUse, Op, Depth); 23320b57cec5SDimitry Andric UsersUsefulBits |= UsefulBitsForUse; 23330b57cec5SDimitry Andric } 23340b57cec5SDimitry Andric // UsefulBits contains the produced bits that are meaningful for the 23350b57cec5SDimitry Andric // current definition, thus a user cannot make a bit meaningful at 23360b57cec5SDimitry Andric // this point 23370b57cec5SDimitry Andric UsefulBits &= UsersUsefulBits; 23380b57cec5SDimitry Andric } 23390b57cec5SDimitry Andric 23400b57cec5SDimitry Andric /// Create a machine node performing a notional SHL of Op by ShlAmount. If 23410b57cec5SDimitry Andric /// ShlAmount is negative, do a (logical) right-shift instead. If ShlAmount is 23420b57cec5SDimitry Andric /// 0, return Op unchanged. 23430b57cec5SDimitry Andric static SDValue getLeftShift(SelectionDAG *CurDAG, SDValue Op, int ShlAmount) { 23440b57cec5SDimitry Andric if (ShlAmount == 0) 23450b57cec5SDimitry Andric return Op; 23460b57cec5SDimitry Andric 23470b57cec5SDimitry Andric EVT VT = Op.getValueType(); 23480b57cec5SDimitry Andric SDLoc dl(Op); 23490b57cec5SDimitry Andric unsigned BitWidth = VT.getSizeInBits(); 23500b57cec5SDimitry Andric unsigned UBFMOpc = BitWidth == 32 ? AArch64::UBFMWri : AArch64::UBFMXri; 23510b57cec5SDimitry Andric 23520b57cec5SDimitry Andric SDNode *ShiftNode; 23530b57cec5SDimitry Andric if (ShlAmount > 0) { 23540b57cec5SDimitry Andric // LSL wD, wN, #Amt == UBFM wD, wN, #32-Amt, #31-Amt 23550b57cec5SDimitry Andric ShiftNode = CurDAG->getMachineNode( 23560b57cec5SDimitry Andric UBFMOpc, dl, VT, Op, 23570b57cec5SDimitry Andric CurDAG->getTargetConstant(BitWidth - ShlAmount, dl, VT), 23580b57cec5SDimitry Andric CurDAG->getTargetConstant(BitWidth - 1 - ShlAmount, dl, VT)); 23590b57cec5SDimitry Andric } else { 23600b57cec5SDimitry Andric // LSR wD, wN, #Amt == UBFM wD, wN, #Amt, #32-1 23610b57cec5SDimitry Andric assert(ShlAmount < 0 && "expected right shift"); 23620b57cec5SDimitry Andric int ShrAmount = -ShlAmount; 23630b57cec5SDimitry Andric ShiftNode = CurDAG->getMachineNode( 23640b57cec5SDimitry Andric UBFMOpc, dl, VT, Op, CurDAG->getTargetConstant(ShrAmount, dl, VT), 23650b57cec5SDimitry Andric CurDAG->getTargetConstant(BitWidth - 1, dl, VT)); 23660b57cec5SDimitry Andric } 23670b57cec5SDimitry Andric 23680b57cec5SDimitry Andric return SDValue(ShiftNode, 0); 23690b57cec5SDimitry Andric } 23700b57cec5SDimitry Andric 23710b57cec5SDimitry Andric /// Does this tree qualify as an attempt to move a bitfield into position, 23720b57cec5SDimitry Andric /// essentially "(and (shl VAL, N), Mask)". 23730b57cec5SDimitry Andric static bool isBitfieldPositioningOp(SelectionDAG *CurDAG, SDValue Op, 23740b57cec5SDimitry Andric bool BiggerPattern, 23750b57cec5SDimitry Andric SDValue &Src, int &ShiftAmount, 23760b57cec5SDimitry Andric int &MaskWidth) { 23770b57cec5SDimitry Andric EVT VT = Op.getValueType(); 23780b57cec5SDimitry Andric unsigned BitWidth = VT.getSizeInBits(); 23790b57cec5SDimitry Andric (void)BitWidth; 23800b57cec5SDimitry Andric assert(BitWidth == 32 || BitWidth == 64); 23810b57cec5SDimitry Andric 23820b57cec5SDimitry Andric KnownBits Known = CurDAG->computeKnownBits(Op); 23830b57cec5SDimitry Andric 23840b57cec5SDimitry Andric // Non-zero in the sense that they're not provably zero, which is the key 23850b57cec5SDimitry Andric // point if we want to use this value 23860b57cec5SDimitry Andric uint64_t NonZeroBits = (~Known.Zero).getZExtValue(); 23870b57cec5SDimitry Andric 23880b57cec5SDimitry Andric // Discard a constant AND mask if present. It's safe because the node will 23890b57cec5SDimitry Andric // already have been factored into the computeKnownBits calculation above. 23900b57cec5SDimitry Andric uint64_t AndImm; 23910b57cec5SDimitry Andric if (isOpcWithIntImmediate(Op.getNode(), ISD::AND, AndImm)) { 23920b57cec5SDimitry Andric assert((~APInt(BitWidth, AndImm) & ~Known.Zero) == 0); 23930b57cec5SDimitry Andric Op = Op.getOperand(0); 23940b57cec5SDimitry Andric } 23950b57cec5SDimitry Andric 23960b57cec5SDimitry Andric // Don't match if the SHL has more than one use, since then we'll end up 23970b57cec5SDimitry Andric // generating SHL+UBFIZ instead of just keeping SHL+AND. 23980b57cec5SDimitry Andric if (!BiggerPattern && !Op.hasOneUse()) 23990b57cec5SDimitry Andric return false; 24000b57cec5SDimitry Andric 24010b57cec5SDimitry Andric uint64_t ShlImm; 24020b57cec5SDimitry Andric if (!isOpcWithIntImmediate(Op.getNode(), ISD::SHL, ShlImm)) 24030b57cec5SDimitry Andric return false; 24040b57cec5SDimitry Andric Op = Op.getOperand(0); 24050b57cec5SDimitry Andric 24060b57cec5SDimitry Andric if (!isShiftedMask_64(NonZeroBits)) 24070b57cec5SDimitry Andric return false; 24080b57cec5SDimitry Andric 24090b57cec5SDimitry Andric ShiftAmount = countTrailingZeros(NonZeroBits); 24100b57cec5SDimitry Andric MaskWidth = countTrailingOnes(NonZeroBits >> ShiftAmount); 24110b57cec5SDimitry Andric 24120b57cec5SDimitry Andric // BFI encompasses sufficiently many nodes that it's worth inserting an extra 24130b57cec5SDimitry Andric // LSL/LSR if the mask in NonZeroBits doesn't quite match up with the ISD::SHL 24140b57cec5SDimitry Andric // amount. BiggerPattern is true when this pattern is being matched for BFI, 24150b57cec5SDimitry Andric // BiggerPattern is false when this pattern is being matched for UBFIZ, in 24160b57cec5SDimitry Andric // which case it is not profitable to insert an extra shift. 24170b57cec5SDimitry Andric if (ShlImm - ShiftAmount != 0 && !BiggerPattern) 24180b57cec5SDimitry Andric return false; 24190b57cec5SDimitry Andric Src = getLeftShift(CurDAG, Op, ShlImm - ShiftAmount); 24200b57cec5SDimitry Andric 24210b57cec5SDimitry Andric return true; 24220b57cec5SDimitry Andric } 24230b57cec5SDimitry Andric 24240b57cec5SDimitry Andric static bool isShiftedMask(uint64_t Mask, EVT VT) { 24250b57cec5SDimitry Andric assert(VT == MVT::i32 || VT == MVT::i64); 24260b57cec5SDimitry Andric if (VT == MVT::i32) 24270b57cec5SDimitry Andric return isShiftedMask_32(Mask); 24280b57cec5SDimitry Andric return isShiftedMask_64(Mask); 24290b57cec5SDimitry Andric } 24300b57cec5SDimitry Andric 24310b57cec5SDimitry Andric // Generate a BFI/BFXIL from 'or (and X, MaskImm), OrImm' iff the value being 24320b57cec5SDimitry Andric // inserted only sets known zero bits. 24330b57cec5SDimitry Andric static bool tryBitfieldInsertOpFromOrAndImm(SDNode *N, SelectionDAG *CurDAG) { 24340b57cec5SDimitry Andric assert(N->getOpcode() == ISD::OR && "Expect a OR operation"); 24350b57cec5SDimitry Andric 24360b57cec5SDimitry Andric EVT VT = N->getValueType(0); 24370b57cec5SDimitry Andric if (VT != MVT::i32 && VT != MVT::i64) 24380b57cec5SDimitry Andric return false; 24390b57cec5SDimitry Andric 24400b57cec5SDimitry Andric unsigned BitWidth = VT.getSizeInBits(); 24410b57cec5SDimitry Andric 24420b57cec5SDimitry Andric uint64_t OrImm; 24430b57cec5SDimitry Andric if (!isOpcWithIntImmediate(N, ISD::OR, OrImm)) 24440b57cec5SDimitry Andric return false; 24450b57cec5SDimitry Andric 24460b57cec5SDimitry Andric // Skip this transformation if the ORR immediate can be encoded in the ORR. 24470b57cec5SDimitry Andric // Otherwise, we'll trade an AND+ORR for ORR+BFI/BFXIL, which is most likely 24480b57cec5SDimitry Andric // performance neutral. 24490b57cec5SDimitry Andric if (AArch64_AM::isLogicalImmediate(OrImm, BitWidth)) 24500b57cec5SDimitry Andric return false; 24510b57cec5SDimitry Andric 24520b57cec5SDimitry Andric uint64_t MaskImm; 24530b57cec5SDimitry Andric SDValue And = N->getOperand(0); 24540b57cec5SDimitry Andric // Must be a single use AND with an immediate operand. 24550b57cec5SDimitry Andric if (!And.hasOneUse() || 24560b57cec5SDimitry Andric !isOpcWithIntImmediate(And.getNode(), ISD::AND, MaskImm)) 24570b57cec5SDimitry Andric return false; 24580b57cec5SDimitry Andric 24590b57cec5SDimitry Andric // Compute the Known Zero for the AND as this allows us to catch more general 24600b57cec5SDimitry Andric // cases than just looking for AND with imm. 24610b57cec5SDimitry Andric KnownBits Known = CurDAG->computeKnownBits(And); 24620b57cec5SDimitry Andric 24630b57cec5SDimitry Andric // Non-zero in the sense that they're not provably zero, which is the key 24640b57cec5SDimitry Andric // point if we want to use this value. 24650b57cec5SDimitry Andric uint64_t NotKnownZero = (~Known.Zero).getZExtValue(); 24660b57cec5SDimitry Andric 24670b57cec5SDimitry Andric // The KnownZero mask must be a shifted mask (e.g., 1110..011, 11100..00). 24680b57cec5SDimitry Andric if (!isShiftedMask(Known.Zero.getZExtValue(), VT)) 24690b57cec5SDimitry Andric return false; 24700b57cec5SDimitry Andric 24710b57cec5SDimitry Andric // The bits being inserted must only set those bits that are known to be zero. 24720b57cec5SDimitry Andric if ((OrImm & NotKnownZero) != 0) { 24730b57cec5SDimitry Andric // FIXME: It's okay if the OrImm sets NotKnownZero bits to 1, but we don't 24740b57cec5SDimitry Andric // currently handle this case. 24750b57cec5SDimitry Andric return false; 24760b57cec5SDimitry Andric } 24770b57cec5SDimitry Andric 24780b57cec5SDimitry Andric // BFI/BFXIL dst, src, #lsb, #width. 24790b57cec5SDimitry Andric int LSB = countTrailingOnes(NotKnownZero); 24800b57cec5SDimitry Andric int Width = BitWidth - APInt(BitWidth, NotKnownZero).countPopulation(); 24810b57cec5SDimitry Andric 24820b57cec5SDimitry Andric // BFI/BFXIL is an alias of BFM, so translate to BFM operands. 24830b57cec5SDimitry Andric unsigned ImmR = (BitWidth - LSB) % BitWidth; 24840b57cec5SDimitry Andric unsigned ImmS = Width - 1; 24850b57cec5SDimitry Andric 24860b57cec5SDimitry Andric // If we're creating a BFI instruction avoid cases where we need more 24870b57cec5SDimitry Andric // instructions to materialize the BFI constant as compared to the original 24880b57cec5SDimitry Andric // ORR. A BFXIL will use the same constant as the original ORR, so the code 24890b57cec5SDimitry Andric // should be no worse in this case. 24900b57cec5SDimitry Andric bool IsBFI = LSB != 0; 24910b57cec5SDimitry Andric uint64_t BFIImm = OrImm >> LSB; 24920b57cec5SDimitry Andric if (IsBFI && !AArch64_AM::isLogicalImmediate(BFIImm, BitWidth)) { 24930b57cec5SDimitry Andric // We have a BFI instruction and we know the constant can't be materialized 24940b57cec5SDimitry Andric // with a ORR-immediate with the zero register. 24950b57cec5SDimitry Andric unsigned OrChunks = 0, BFIChunks = 0; 24960b57cec5SDimitry Andric for (unsigned Shift = 0; Shift < BitWidth; Shift += 16) { 24970b57cec5SDimitry Andric if (((OrImm >> Shift) & 0xFFFF) != 0) 24980b57cec5SDimitry Andric ++OrChunks; 24990b57cec5SDimitry Andric if (((BFIImm >> Shift) & 0xFFFF) != 0) 25000b57cec5SDimitry Andric ++BFIChunks; 25010b57cec5SDimitry Andric } 25020b57cec5SDimitry Andric if (BFIChunks > OrChunks) 25030b57cec5SDimitry Andric return false; 25040b57cec5SDimitry Andric } 25050b57cec5SDimitry Andric 25060b57cec5SDimitry Andric // Materialize the constant to be inserted. 25070b57cec5SDimitry Andric SDLoc DL(N); 25080b57cec5SDimitry Andric unsigned MOVIOpc = VT == MVT::i32 ? AArch64::MOVi32imm : AArch64::MOVi64imm; 25090b57cec5SDimitry Andric SDNode *MOVI = CurDAG->getMachineNode( 25100b57cec5SDimitry Andric MOVIOpc, DL, VT, CurDAG->getTargetConstant(BFIImm, DL, VT)); 25110b57cec5SDimitry Andric 25120b57cec5SDimitry Andric // Create the BFI/BFXIL instruction. 25130b57cec5SDimitry Andric SDValue Ops[] = {And.getOperand(0), SDValue(MOVI, 0), 25140b57cec5SDimitry Andric CurDAG->getTargetConstant(ImmR, DL, VT), 25150b57cec5SDimitry Andric CurDAG->getTargetConstant(ImmS, DL, VT)}; 25160b57cec5SDimitry Andric unsigned Opc = (VT == MVT::i32) ? AArch64::BFMWri : AArch64::BFMXri; 25170b57cec5SDimitry Andric CurDAG->SelectNodeTo(N, Opc, VT, Ops); 25180b57cec5SDimitry Andric return true; 25190b57cec5SDimitry Andric } 25200b57cec5SDimitry Andric 25210b57cec5SDimitry Andric static bool tryBitfieldInsertOpFromOr(SDNode *N, const APInt &UsefulBits, 25220b57cec5SDimitry Andric SelectionDAG *CurDAG) { 25230b57cec5SDimitry Andric assert(N->getOpcode() == ISD::OR && "Expect a OR operation"); 25240b57cec5SDimitry Andric 25250b57cec5SDimitry Andric EVT VT = N->getValueType(0); 25260b57cec5SDimitry Andric if (VT != MVT::i32 && VT != MVT::i64) 25270b57cec5SDimitry Andric return false; 25280b57cec5SDimitry Andric 25290b57cec5SDimitry Andric unsigned BitWidth = VT.getSizeInBits(); 25300b57cec5SDimitry Andric 25310b57cec5SDimitry Andric // Because of simplify-demanded-bits in DAGCombine, involved masks may not 25320b57cec5SDimitry Andric // have the expected shape. Try to undo that. 25330b57cec5SDimitry Andric 25340b57cec5SDimitry Andric unsigned NumberOfIgnoredLowBits = UsefulBits.countTrailingZeros(); 25350b57cec5SDimitry Andric unsigned NumberOfIgnoredHighBits = UsefulBits.countLeadingZeros(); 25360b57cec5SDimitry Andric 25370b57cec5SDimitry Andric // Given a OR operation, check if we have the following pattern 25380b57cec5SDimitry Andric // ubfm c, b, imm, imm2 (or something that does the same jobs, see 25390b57cec5SDimitry Andric // isBitfieldExtractOp) 25400b57cec5SDimitry Andric // d = e & mask2 ; where mask is a binary sequence of 1..10..0 and 25410b57cec5SDimitry Andric // countTrailingZeros(mask2) == imm2 - imm + 1 25420b57cec5SDimitry Andric // f = d | c 25430b57cec5SDimitry Andric // if yes, replace the OR instruction with: 25440b57cec5SDimitry Andric // f = BFM Opd0, Opd1, LSB, MSB ; where LSB = imm, and MSB = imm2 25450b57cec5SDimitry Andric 25460b57cec5SDimitry Andric // OR is commutative, check all combinations of operand order and values of 25470b57cec5SDimitry Andric // BiggerPattern, i.e. 25480b57cec5SDimitry Andric // Opd0, Opd1, BiggerPattern=false 25490b57cec5SDimitry Andric // Opd1, Opd0, BiggerPattern=false 25500b57cec5SDimitry Andric // Opd0, Opd1, BiggerPattern=true 25510b57cec5SDimitry Andric // Opd1, Opd0, BiggerPattern=true 25520b57cec5SDimitry Andric // Several of these combinations may match, so check with BiggerPattern=false 25530b57cec5SDimitry Andric // first since that will produce better results by matching more instructions 25540b57cec5SDimitry Andric // and/or inserting fewer extra instructions. 25550b57cec5SDimitry Andric for (int I = 0; I < 4; ++I) { 25560b57cec5SDimitry Andric 25570b57cec5SDimitry Andric SDValue Dst, Src; 25580b57cec5SDimitry Andric unsigned ImmR, ImmS; 25590b57cec5SDimitry Andric bool BiggerPattern = I / 2; 25600b57cec5SDimitry Andric SDValue OrOpd0Val = N->getOperand(I % 2); 25610b57cec5SDimitry Andric SDNode *OrOpd0 = OrOpd0Val.getNode(); 25620b57cec5SDimitry Andric SDValue OrOpd1Val = N->getOperand((I + 1) % 2); 25630b57cec5SDimitry Andric SDNode *OrOpd1 = OrOpd1Val.getNode(); 25640b57cec5SDimitry Andric 25650b57cec5SDimitry Andric unsigned BFXOpc; 25660b57cec5SDimitry Andric int DstLSB, Width; 25670b57cec5SDimitry Andric if (isBitfieldExtractOp(CurDAG, OrOpd0, BFXOpc, Src, ImmR, ImmS, 25680b57cec5SDimitry Andric NumberOfIgnoredLowBits, BiggerPattern)) { 25690b57cec5SDimitry Andric // Check that the returned opcode is compatible with the pattern, 25700b57cec5SDimitry Andric // i.e., same type and zero extended (U and not S) 25710b57cec5SDimitry Andric if ((BFXOpc != AArch64::UBFMXri && VT == MVT::i64) || 25720b57cec5SDimitry Andric (BFXOpc != AArch64::UBFMWri && VT == MVT::i32)) 25730b57cec5SDimitry Andric continue; 25740b57cec5SDimitry Andric 25750b57cec5SDimitry Andric // Compute the width of the bitfield insertion 25760b57cec5SDimitry Andric DstLSB = 0; 25770b57cec5SDimitry Andric Width = ImmS - ImmR + 1; 25780b57cec5SDimitry Andric // FIXME: This constraint is to catch bitfield insertion we may 25790b57cec5SDimitry Andric // want to widen the pattern if we want to grab general bitfied 25800b57cec5SDimitry Andric // move case 25810b57cec5SDimitry Andric if (Width <= 0) 25820b57cec5SDimitry Andric continue; 25830b57cec5SDimitry Andric 25840b57cec5SDimitry Andric // If the mask on the insertee is correct, we have a BFXIL operation. We 25850b57cec5SDimitry Andric // can share the ImmR and ImmS values from the already-computed UBFM. 25860b57cec5SDimitry Andric } else if (isBitfieldPositioningOp(CurDAG, OrOpd0Val, 25870b57cec5SDimitry Andric BiggerPattern, 25880b57cec5SDimitry Andric Src, DstLSB, Width)) { 25890b57cec5SDimitry Andric ImmR = (BitWidth - DstLSB) % BitWidth; 25900b57cec5SDimitry Andric ImmS = Width - 1; 25910b57cec5SDimitry Andric } else 25920b57cec5SDimitry Andric continue; 25930b57cec5SDimitry Andric 25940b57cec5SDimitry Andric // Check the second part of the pattern 25950b57cec5SDimitry Andric EVT VT = OrOpd1Val.getValueType(); 25960b57cec5SDimitry Andric assert((VT == MVT::i32 || VT == MVT::i64) && "unexpected OR operand"); 25970b57cec5SDimitry Andric 25980b57cec5SDimitry Andric // Compute the Known Zero for the candidate of the first operand. 25990b57cec5SDimitry Andric // This allows to catch more general case than just looking for 26000b57cec5SDimitry Andric // AND with imm. Indeed, simplify-demanded-bits may have removed 26010b57cec5SDimitry Andric // the AND instruction because it proves it was useless. 26020b57cec5SDimitry Andric KnownBits Known = CurDAG->computeKnownBits(OrOpd1Val); 26030b57cec5SDimitry Andric 26040b57cec5SDimitry Andric // Check if there is enough room for the second operand to appear 26050b57cec5SDimitry Andric // in the first one 26060b57cec5SDimitry Andric APInt BitsToBeInserted = 26070b57cec5SDimitry Andric APInt::getBitsSet(Known.getBitWidth(), DstLSB, DstLSB + Width); 26080b57cec5SDimitry Andric 26090b57cec5SDimitry Andric if ((BitsToBeInserted & ~Known.Zero) != 0) 26100b57cec5SDimitry Andric continue; 26110b57cec5SDimitry Andric 26120b57cec5SDimitry Andric // Set the first operand 26130b57cec5SDimitry Andric uint64_t Imm; 26140b57cec5SDimitry Andric if (isOpcWithIntImmediate(OrOpd1, ISD::AND, Imm) && 26150b57cec5SDimitry Andric isBitfieldDstMask(Imm, BitsToBeInserted, NumberOfIgnoredHighBits, VT)) 26160b57cec5SDimitry Andric // In that case, we can eliminate the AND 26170b57cec5SDimitry Andric Dst = OrOpd1->getOperand(0); 26180b57cec5SDimitry Andric else 26190b57cec5SDimitry Andric // Maybe the AND has been removed by simplify-demanded-bits 26200b57cec5SDimitry Andric // or is useful because it discards more bits 26210b57cec5SDimitry Andric Dst = OrOpd1Val; 26220b57cec5SDimitry Andric 26230b57cec5SDimitry Andric // both parts match 26240b57cec5SDimitry Andric SDLoc DL(N); 26250b57cec5SDimitry Andric SDValue Ops[] = {Dst, Src, CurDAG->getTargetConstant(ImmR, DL, VT), 26260b57cec5SDimitry Andric CurDAG->getTargetConstant(ImmS, DL, VT)}; 26270b57cec5SDimitry Andric unsigned Opc = (VT == MVT::i32) ? AArch64::BFMWri : AArch64::BFMXri; 26280b57cec5SDimitry Andric CurDAG->SelectNodeTo(N, Opc, VT, Ops); 26290b57cec5SDimitry Andric return true; 26300b57cec5SDimitry Andric } 26310b57cec5SDimitry Andric 26320b57cec5SDimitry Andric // Generate a BFXIL from 'or (and X, Mask0Imm), (and Y, Mask1Imm)' iff 26330b57cec5SDimitry Andric // Mask0Imm and ~Mask1Imm are equivalent and one of the MaskImms is a shifted 26340b57cec5SDimitry Andric // mask (e.g., 0x000ffff0). 26350b57cec5SDimitry Andric uint64_t Mask0Imm, Mask1Imm; 26360b57cec5SDimitry Andric SDValue And0 = N->getOperand(0); 26370b57cec5SDimitry Andric SDValue And1 = N->getOperand(1); 26380b57cec5SDimitry Andric if (And0.hasOneUse() && And1.hasOneUse() && 26390b57cec5SDimitry Andric isOpcWithIntImmediate(And0.getNode(), ISD::AND, Mask0Imm) && 26400b57cec5SDimitry Andric isOpcWithIntImmediate(And1.getNode(), ISD::AND, Mask1Imm) && 26410b57cec5SDimitry Andric APInt(BitWidth, Mask0Imm) == ~APInt(BitWidth, Mask1Imm) && 26420b57cec5SDimitry Andric (isShiftedMask(Mask0Imm, VT) || isShiftedMask(Mask1Imm, VT))) { 26430b57cec5SDimitry Andric 26440b57cec5SDimitry Andric // ORR is commutative, so canonicalize to the form 'or (and X, Mask0Imm), 26450b57cec5SDimitry Andric // (and Y, Mask1Imm)' where Mask1Imm is the shifted mask masking off the 26460b57cec5SDimitry Andric // bits to be inserted. 26470b57cec5SDimitry Andric if (isShiftedMask(Mask0Imm, VT)) { 26480b57cec5SDimitry Andric std::swap(And0, And1); 26490b57cec5SDimitry Andric std::swap(Mask0Imm, Mask1Imm); 26500b57cec5SDimitry Andric } 26510b57cec5SDimitry Andric 26520b57cec5SDimitry Andric SDValue Src = And1->getOperand(0); 26530b57cec5SDimitry Andric SDValue Dst = And0->getOperand(0); 26540b57cec5SDimitry Andric unsigned LSB = countTrailingZeros(Mask1Imm); 26550b57cec5SDimitry Andric int Width = BitWidth - APInt(BitWidth, Mask0Imm).countPopulation(); 26560b57cec5SDimitry Andric 26570b57cec5SDimitry Andric // The BFXIL inserts the low-order bits from a source register, so right 26580b57cec5SDimitry Andric // shift the needed bits into place. 26590b57cec5SDimitry Andric SDLoc DL(N); 26600b57cec5SDimitry Andric unsigned ShiftOpc = (VT == MVT::i32) ? AArch64::UBFMWri : AArch64::UBFMXri; 26610b57cec5SDimitry Andric SDNode *LSR = CurDAG->getMachineNode( 26620b57cec5SDimitry Andric ShiftOpc, DL, VT, Src, CurDAG->getTargetConstant(LSB, DL, VT), 26630b57cec5SDimitry Andric CurDAG->getTargetConstant(BitWidth - 1, DL, VT)); 26640b57cec5SDimitry Andric 26650b57cec5SDimitry Andric // BFXIL is an alias of BFM, so translate to BFM operands. 26660b57cec5SDimitry Andric unsigned ImmR = (BitWidth - LSB) % BitWidth; 26670b57cec5SDimitry Andric unsigned ImmS = Width - 1; 26680b57cec5SDimitry Andric 26690b57cec5SDimitry Andric // Create the BFXIL instruction. 26700b57cec5SDimitry Andric SDValue Ops[] = {Dst, SDValue(LSR, 0), 26710b57cec5SDimitry Andric CurDAG->getTargetConstant(ImmR, DL, VT), 26720b57cec5SDimitry Andric CurDAG->getTargetConstant(ImmS, DL, VT)}; 26730b57cec5SDimitry Andric unsigned Opc = (VT == MVT::i32) ? AArch64::BFMWri : AArch64::BFMXri; 26740b57cec5SDimitry Andric CurDAG->SelectNodeTo(N, Opc, VT, Ops); 26750b57cec5SDimitry Andric return true; 26760b57cec5SDimitry Andric } 26770b57cec5SDimitry Andric 26780b57cec5SDimitry Andric return false; 26790b57cec5SDimitry Andric } 26800b57cec5SDimitry Andric 26810b57cec5SDimitry Andric bool AArch64DAGToDAGISel::tryBitfieldInsertOp(SDNode *N) { 26820b57cec5SDimitry Andric if (N->getOpcode() != ISD::OR) 26830b57cec5SDimitry Andric return false; 26840b57cec5SDimitry Andric 26850b57cec5SDimitry Andric APInt NUsefulBits; 26860b57cec5SDimitry Andric getUsefulBits(SDValue(N, 0), NUsefulBits); 26870b57cec5SDimitry Andric 26880b57cec5SDimitry Andric // If all bits are not useful, just return UNDEF. 26890b57cec5SDimitry Andric if (!NUsefulBits) { 26900b57cec5SDimitry Andric CurDAG->SelectNodeTo(N, TargetOpcode::IMPLICIT_DEF, N->getValueType(0)); 26910b57cec5SDimitry Andric return true; 26920b57cec5SDimitry Andric } 26930b57cec5SDimitry Andric 26940b57cec5SDimitry Andric if (tryBitfieldInsertOpFromOr(N, NUsefulBits, CurDAG)) 26950b57cec5SDimitry Andric return true; 26960b57cec5SDimitry Andric 26970b57cec5SDimitry Andric return tryBitfieldInsertOpFromOrAndImm(N, CurDAG); 26980b57cec5SDimitry Andric } 26990b57cec5SDimitry Andric 27000b57cec5SDimitry Andric /// SelectBitfieldInsertInZeroOp - Match a UBFIZ instruction that is the 27010b57cec5SDimitry Andric /// equivalent of a left shift by a constant amount followed by an and masking 27020b57cec5SDimitry Andric /// out a contiguous set of bits. 27030b57cec5SDimitry Andric bool AArch64DAGToDAGISel::tryBitfieldInsertInZeroOp(SDNode *N) { 27040b57cec5SDimitry Andric if (N->getOpcode() != ISD::AND) 27050b57cec5SDimitry Andric return false; 27060b57cec5SDimitry Andric 27070b57cec5SDimitry Andric EVT VT = N->getValueType(0); 27080b57cec5SDimitry Andric if (VT != MVT::i32 && VT != MVT::i64) 27090b57cec5SDimitry Andric return false; 27100b57cec5SDimitry Andric 27110b57cec5SDimitry Andric SDValue Op0; 27120b57cec5SDimitry Andric int DstLSB, Width; 27130b57cec5SDimitry Andric if (!isBitfieldPositioningOp(CurDAG, SDValue(N, 0), /*BiggerPattern=*/false, 27140b57cec5SDimitry Andric Op0, DstLSB, Width)) 27150b57cec5SDimitry Andric return false; 27160b57cec5SDimitry Andric 27170b57cec5SDimitry Andric // ImmR is the rotate right amount. 27180b57cec5SDimitry Andric unsigned ImmR = (VT.getSizeInBits() - DstLSB) % VT.getSizeInBits(); 27190b57cec5SDimitry Andric // ImmS is the most significant bit of the source to be moved. 27200b57cec5SDimitry Andric unsigned ImmS = Width - 1; 27210b57cec5SDimitry Andric 27220b57cec5SDimitry Andric SDLoc DL(N); 27230b57cec5SDimitry Andric SDValue Ops[] = {Op0, CurDAG->getTargetConstant(ImmR, DL, VT), 27240b57cec5SDimitry Andric CurDAG->getTargetConstant(ImmS, DL, VT)}; 27250b57cec5SDimitry Andric unsigned Opc = (VT == MVT::i32) ? AArch64::UBFMWri : AArch64::UBFMXri; 27260b57cec5SDimitry Andric CurDAG->SelectNodeTo(N, Opc, VT, Ops); 27270b57cec5SDimitry Andric return true; 27280b57cec5SDimitry Andric } 27290b57cec5SDimitry Andric 27300b57cec5SDimitry Andric /// tryShiftAmountMod - Take advantage of built-in mod of shift amount in 27310b57cec5SDimitry Andric /// variable shift/rotate instructions. 27320b57cec5SDimitry Andric bool AArch64DAGToDAGISel::tryShiftAmountMod(SDNode *N) { 27330b57cec5SDimitry Andric EVT VT = N->getValueType(0); 27340b57cec5SDimitry Andric 27350b57cec5SDimitry Andric unsigned Opc; 27360b57cec5SDimitry Andric switch (N->getOpcode()) { 27370b57cec5SDimitry Andric case ISD::ROTR: 27380b57cec5SDimitry Andric Opc = (VT == MVT::i32) ? AArch64::RORVWr : AArch64::RORVXr; 27390b57cec5SDimitry Andric break; 27400b57cec5SDimitry Andric case ISD::SHL: 27410b57cec5SDimitry Andric Opc = (VT == MVT::i32) ? AArch64::LSLVWr : AArch64::LSLVXr; 27420b57cec5SDimitry Andric break; 27430b57cec5SDimitry Andric case ISD::SRL: 27440b57cec5SDimitry Andric Opc = (VT == MVT::i32) ? AArch64::LSRVWr : AArch64::LSRVXr; 27450b57cec5SDimitry Andric break; 27460b57cec5SDimitry Andric case ISD::SRA: 27470b57cec5SDimitry Andric Opc = (VT == MVT::i32) ? AArch64::ASRVWr : AArch64::ASRVXr; 27480b57cec5SDimitry Andric break; 27490b57cec5SDimitry Andric default: 27500b57cec5SDimitry Andric return false; 27510b57cec5SDimitry Andric } 27520b57cec5SDimitry Andric 27530b57cec5SDimitry Andric uint64_t Size; 27540b57cec5SDimitry Andric uint64_t Bits; 27550b57cec5SDimitry Andric if (VT == MVT::i32) { 27560b57cec5SDimitry Andric Bits = 5; 27570b57cec5SDimitry Andric Size = 32; 27580b57cec5SDimitry Andric } else if (VT == MVT::i64) { 27590b57cec5SDimitry Andric Bits = 6; 27600b57cec5SDimitry Andric Size = 64; 27610b57cec5SDimitry Andric } else 27620b57cec5SDimitry Andric return false; 27630b57cec5SDimitry Andric 27640b57cec5SDimitry Andric SDValue ShiftAmt = N->getOperand(1); 27650b57cec5SDimitry Andric SDLoc DL(N); 27660b57cec5SDimitry Andric SDValue NewShiftAmt; 27670b57cec5SDimitry Andric 27680b57cec5SDimitry Andric // Skip over an extend of the shift amount. 27690b57cec5SDimitry Andric if (ShiftAmt->getOpcode() == ISD::ZERO_EXTEND || 27700b57cec5SDimitry Andric ShiftAmt->getOpcode() == ISD::ANY_EXTEND) 27710b57cec5SDimitry Andric ShiftAmt = ShiftAmt->getOperand(0); 27720b57cec5SDimitry Andric 27730b57cec5SDimitry Andric if (ShiftAmt->getOpcode() == ISD::ADD || ShiftAmt->getOpcode() == ISD::SUB) { 27740b57cec5SDimitry Andric SDValue Add0 = ShiftAmt->getOperand(0); 27750b57cec5SDimitry Andric SDValue Add1 = ShiftAmt->getOperand(1); 27760b57cec5SDimitry Andric uint64_t Add0Imm; 27770b57cec5SDimitry Andric uint64_t Add1Imm; 27780b57cec5SDimitry Andric // If we are shifting by X+/-N where N == 0 mod Size, then just shift by X 27790b57cec5SDimitry Andric // to avoid the ADD/SUB. 27800b57cec5SDimitry Andric if (isIntImmediate(Add1, Add1Imm) && (Add1Imm % Size == 0)) 27810b57cec5SDimitry Andric NewShiftAmt = Add0; 27820b57cec5SDimitry Andric // If we are shifting by N-X where N == 0 mod Size, then just shift by -X to 27830b57cec5SDimitry Andric // generate a NEG instead of a SUB of a constant. 27840b57cec5SDimitry Andric else if (ShiftAmt->getOpcode() == ISD::SUB && 27850b57cec5SDimitry Andric isIntImmediate(Add0, Add0Imm) && Add0Imm != 0 && 27860b57cec5SDimitry Andric (Add0Imm % Size == 0)) { 27870b57cec5SDimitry Andric unsigned NegOpc; 27880b57cec5SDimitry Andric unsigned ZeroReg; 27890b57cec5SDimitry Andric EVT SubVT = ShiftAmt->getValueType(0); 27900b57cec5SDimitry Andric if (SubVT == MVT::i32) { 27910b57cec5SDimitry Andric NegOpc = AArch64::SUBWrr; 27920b57cec5SDimitry Andric ZeroReg = AArch64::WZR; 27930b57cec5SDimitry Andric } else { 27940b57cec5SDimitry Andric assert(SubVT == MVT::i64); 27950b57cec5SDimitry Andric NegOpc = AArch64::SUBXrr; 27960b57cec5SDimitry Andric ZeroReg = AArch64::XZR; 27970b57cec5SDimitry Andric } 27980b57cec5SDimitry Andric SDValue Zero = 27990b57cec5SDimitry Andric CurDAG->getCopyFromReg(CurDAG->getEntryNode(), DL, ZeroReg, SubVT); 28000b57cec5SDimitry Andric MachineSDNode *Neg = 28010b57cec5SDimitry Andric CurDAG->getMachineNode(NegOpc, DL, SubVT, Zero, Add1); 28020b57cec5SDimitry Andric NewShiftAmt = SDValue(Neg, 0); 28030b57cec5SDimitry Andric } else 28040b57cec5SDimitry Andric return false; 28050b57cec5SDimitry Andric } else { 28060b57cec5SDimitry Andric // If the shift amount is masked with an AND, check that the mask covers the 28070b57cec5SDimitry Andric // bits that are implicitly ANDed off by the above opcodes and if so, skip 28080b57cec5SDimitry Andric // the AND. 28090b57cec5SDimitry Andric uint64_t MaskImm; 28105ffd83dbSDimitry Andric if (!isOpcWithIntImmediate(ShiftAmt.getNode(), ISD::AND, MaskImm) && 28115ffd83dbSDimitry Andric !isOpcWithIntImmediate(ShiftAmt.getNode(), AArch64ISD::ANDS, MaskImm)) 28120b57cec5SDimitry Andric return false; 28130b57cec5SDimitry Andric 28140b57cec5SDimitry Andric if (countTrailingOnes(MaskImm) < Bits) 28150b57cec5SDimitry Andric return false; 28160b57cec5SDimitry Andric 28170b57cec5SDimitry Andric NewShiftAmt = ShiftAmt->getOperand(0); 28180b57cec5SDimitry Andric } 28190b57cec5SDimitry Andric 28200b57cec5SDimitry Andric // Narrow/widen the shift amount to match the size of the shift operation. 28210b57cec5SDimitry Andric if (VT == MVT::i32) 28220b57cec5SDimitry Andric NewShiftAmt = narrowIfNeeded(CurDAG, NewShiftAmt); 28230b57cec5SDimitry Andric else if (VT == MVT::i64 && NewShiftAmt->getValueType(0) == MVT::i32) { 28240b57cec5SDimitry Andric SDValue SubReg = CurDAG->getTargetConstant(AArch64::sub_32, DL, MVT::i32); 28250b57cec5SDimitry Andric MachineSDNode *Ext = CurDAG->getMachineNode( 28260b57cec5SDimitry Andric AArch64::SUBREG_TO_REG, DL, VT, 28270b57cec5SDimitry Andric CurDAG->getTargetConstant(0, DL, MVT::i64), NewShiftAmt, SubReg); 28280b57cec5SDimitry Andric NewShiftAmt = SDValue(Ext, 0); 28290b57cec5SDimitry Andric } 28300b57cec5SDimitry Andric 28310b57cec5SDimitry Andric SDValue Ops[] = {N->getOperand(0), NewShiftAmt}; 28320b57cec5SDimitry Andric CurDAG->SelectNodeTo(N, Opc, VT, Ops); 28330b57cec5SDimitry Andric return true; 28340b57cec5SDimitry Andric } 28350b57cec5SDimitry Andric 28360b57cec5SDimitry Andric bool 28370b57cec5SDimitry Andric AArch64DAGToDAGISel::SelectCVTFixedPosOperand(SDValue N, SDValue &FixedPos, 28380b57cec5SDimitry Andric unsigned RegWidth) { 28390b57cec5SDimitry Andric APFloat FVal(0.0); 28400b57cec5SDimitry Andric if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N)) 28410b57cec5SDimitry Andric FVal = CN->getValueAPF(); 28420b57cec5SDimitry Andric else if (LoadSDNode *LN = dyn_cast<LoadSDNode>(N)) { 28430b57cec5SDimitry Andric // Some otherwise illegal constants are allowed in this case. 28440b57cec5SDimitry Andric if (LN->getOperand(1).getOpcode() != AArch64ISD::ADDlow || 28450b57cec5SDimitry Andric !isa<ConstantPoolSDNode>(LN->getOperand(1)->getOperand(1))) 28460b57cec5SDimitry Andric return false; 28470b57cec5SDimitry Andric 28480b57cec5SDimitry Andric ConstantPoolSDNode *CN = 28490b57cec5SDimitry Andric dyn_cast<ConstantPoolSDNode>(LN->getOperand(1)->getOperand(1)); 28500b57cec5SDimitry Andric FVal = cast<ConstantFP>(CN->getConstVal())->getValueAPF(); 28510b57cec5SDimitry Andric } else 28520b57cec5SDimitry Andric return false; 28530b57cec5SDimitry Andric 28540b57cec5SDimitry Andric // An FCVT[SU] instruction performs: convertToInt(Val * 2^fbits) where fbits 28550b57cec5SDimitry Andric // is between 1 and 32 for a destination w-register, or 1 and 64 for an 28560b57cec5SDimitry Andric // x-register. 28570b57cec5SDimitry Andric // 28580b57cec5SDimitry Andric // By this stage, we've detected (fp_to_[su]int (fmul Val, THIS_NODE)) so we 28590b57cec5SDimitry Andric // want THIS_NODE to be 2^fbits. This is much easier to deal with using 28600b57cec5SDimitry Andric // integers. 28610b57cec5SDimitry Andric bool IsExact; 28620b57cec5SDimitry Andric 28630b57cec5SDimitry Andric // fbits is between 1 and 64 in the worst-case, which means the fmul 28640b57cec5SDimitry Andric // could have 2^64 as an actual operand. Need 65 bits of precision. 28650b57cec5SDimitry Andric APSInt IntVal(65, true); 28660b57cec5SDimitry Andric FVal.convertToInteger(IntVal, APFloat::rmTowardZero, &IsExact); 28670b57cec5SDimitry Andric 28680b57cec5SDimitry Andric // N.b. isPowerOf2 also checks for > 0. 28690b57cec5SDimitry Andric if (!IsExact || !IntVal.isPowerOf2()) return false; 28700b57cec5SDimitry Andric unsigned FBits = IntVal.logBase2(); 28710b57cec5SDimitry Andric 28720b57cec5SDimitry Andric // Checks above should have guaranteed that we haven't lost information in 28730b57cec5SDimitry Andric // finding FBits, but it must still be in range. 28740b57cec5SDimitry Andric if (FBits == 0 || FBits > RegWidth) return false; 28750b57cec5SDimitry Andric 28760b57cec5SDimitry Andric FixedPos = CurDAG->getTargetConstant(FBits, SDLoc(N), MVT::i32); 28770b57cec5SDimitry Andric return true; 28780b57cec5SDimitry Andric } 28790b57cec5SDimitry Andric 28800b57cec5SDimitry Andric // Inspects a register string of the form o0:op1:CRn:CRm:op2 gets the fields 28810b57cec5SDimitry Andric // of the string and obtains the integer values from them and combines these 28820b57cec5SDimitry Andric // into a single value to be used in the MRS/MSR instruction. 28830b57cec5SDimitry Andric static int getIntOperandFromRegisterString(StringRef RegString) { 28840b57cec5SDimitry Andric SmallVector<StringRef, 5> Fields; 28850b57cec5SDimitry Andric RegString.split(Fields, ':'); 28860b57cec5SDimitry Andric 28870b57cec5SDimitry Andric if (Fields.size() == 1) 28880b57cec5SDimitry Andric return -1; 28890b57cec5SDimitry Andric 28900b57cec5SDimitry Andric assert(Fields.size() == 5 28910b57cec5SDimitry Andric && "Invalid number of fields in read register string"); 28920b57cec5SDimitry Andric 28930b57cec5SDimitry Andric SmallVector<int, 5> Ops; 28940b57cec5SDimitry Andric bool AllIntFields = true; 28950b57cec5SDimitry Andric 28960b57cec5SDimitry Andric for (StringRef Field : Fields) { 28970b57cec5SDimitry Andric unsigned IntField; 28980b57cec5SDimitry Andric AllIntFields &= !Field.getAsInteger(10, IntField); 28990b57cec5SDimitry Andric Ops.push_back(IntField); 29000b57cec5SDimitry Andric } 29010b57cec5SDimitry Andric 29020b57cec5SDimitry Andric assert(AllIntFields && 29030b57cec5SDimitry Andric "Unexpected non-integer value in special register string."); 29040b57cec5SDimitry Andric 29050b57cec5SDimitry Andric // Need to combine the integer fields of the string into a single value 29060b57cec5SDimitry Andric // based on the bit encoding of MRS/MSR instruction. 29070b57cec5SDimitry Andric return (Ops[0] << 14) | (Ops[1] << 11) | (Ops[2] << 7) | 29080b57cec5SDimitry Andric (Ops[3] << 3) | (Ops[4]); 29090b57cec5SDimitry Andric } 29100b57cec5SDimitry Andric 29110b57cec5SDimitry Andric // Lower the read_register intrinsic to an MRS instruction node if the special 29120b57cec5SDimitry Andric // register string argument is either of the form detailed in the ALCE (the 29130b57cec5SDimitry Andric // form described in getIntOperandsFromRegsterString) or is a named register 29140b57cec5SDimitry Andric // known by the MRS SysReg mapper. 29150b57cec5SDimitry Andric bool AArch64DAGToDAGISel::tryReadRegister(SDNode *N) { 29160b57cec5SDimitry Andric const MDNodeSDNode *MD = dyn_cast<MDNodeSDNode>(N->getOperand(1)); 29170b57cec5SDimitry Andric const MDString *RegString = dyn_cast<MDString>(MD->getMD()->getOperand(0)); 29180b57cec5SDimitry Andric SDLoc DL(N); 29190b57cec5SDimitry Andric 29200b57cec5SDimitry Andric int Reg = getIntOperandFromRegisterString(RegString->getString()); 29210b57cec5SDimitry Andric if (Reg != -1) { 29220b57cec5SDimitry Andric ReplaceNode(N, CurDAG->getMachineNode( 29230b57cec5SDimitry Andric AArch64::MRS, DL, N->getSimpleValueType(0), MVT::Other, 29240b57cec5SDimitry Andric CurDAG->getTargetConstant(Reg, DL, MVT::i32), 29250b57cec5SDimitry Andric N->getOperand(0))); 29260b57cec5SDimitry Andric return true; 29270b57cec5SDimitry Andric } 29280b57cec5SDimitry Andric 29290b57cec5SDimitry Andric // Use the sysreg mapper to map the remaining possible strings to the 29300b57cec5SDimitry Andric // value for the register to be used for the instruction operand. 29310b57cec5SDimitry Andric auto TheReg = AArch64SysReg::lookupSysRegByName(RegString->getString()); 29320b57cec5SDimitry Andric if (TheReg && TheReg->Readable && 29330b57cec5SDimitry Andric TheReg->haveFeatures(Subtarget->getFeatureBits())) 29340b57cec5SDimitry Andric Reg = TheReg->Encoding; 29350b57cec5SDimitry Andric else 29360b57cec5SDimitry Andric Reg = AArch64SysReg::parseGenericRegister(RegString->getString()); 29370b57cec5SDimitry Andric 29380b57cec5SDimitry Andric if (Reg != -1) { 29390b57cec5SDimitry Andric ReplaceNode(N, CurDAG->getMachineNode( 29400b57cec5SDimitry Andric AArch64::MRS, DL, N->getSimpleValueType(0), MVT::Other, 29410b57cec5SDimitry Andric CurDAG->getTargetConstant(Reg, DL, MVT::i32), 29420b57cec5SDimitry Andric N->getOperand(0))); 29430b57cec5SDimitry Andric return true; 29440b57cec5SDimitry Andric } 29450b57cec5SDimitry Andric 29460b57cec5SDimitry Andric if (RegString->getString() == "pc") { 29470b57cec5SDimitry Andric ReplaceNode(N, CurDAG->getMachineNode( 29480b57cec5SDimitry Andric AArch64::ADR, DL, N->getSimpleValueType(0), MVT::Other, 29490b57cec5SDimitry Andric CurDAG->getTargetConstant(0, DL, MVT::i32), 29500b57cec5SDimitry Andric N->getOperand(0))); 29510b57cec5SDimitry Andric return true; 29520b57cec5SDimitry Andric } 29530b57cec5SDimitry Andric 29540b57cec5SDimitry Andric return false; 29550b57cec5SDimitry Andric } 29560b57cec5SDimitry Andric 29570b57cec5SDimitry Andric // Lower the write_register intrinsic to an MSR instruction node if the special 29580b57cec5SDimitry Andric // register string argument is either of the form detailed in the ALCE (the 29590b57cec5SDimitry Andric // form described in getIntOperandsFromRegsterString) or is a named register 29600b57cec5SDimitry Andric // known by the MSR SysReg mapper. 29610b57cec5SDimitry Andric bool AArch64DAGToDAGISel::tryWriteRegister(SDNode *N) { 29620b57cec5SDimitry Andric const MDNodeSDNode *MD = dyn_cast<MDNodeSDNode>(N->getOperand(1)); 29630b57cec5SDimitry Andric const MDString *RegString = dyn_cast<MDString>(MD->getMD()->getOperand(0)); 29640b57cec5SDimitry Andric SDLoc DL(N); 29650b57cec5SDimitry Andric 29660b57cec5SDimitry Andric int Reg = getIntOperandFromRegisterString(RegString->getString()); 29670b57cec5SDimitry Andric if (Reg != -1) { 29680b57cec5SDimitry Andric ReplaceNode( 29690b57cec5SDimitry Andric N, CurDAG->getMachineNode(AArch64::MSR, DL, MVT::Other, 29700b57cec5SDimitry Andric CurDAG->getTargetConstant(Reg, DL, MVT::i32), 29710b57cec5SDimitry Andric N->getOperand(2), N->getOperand(0))); 29720b57cec5SDimitry Andric return true; 29730b57cec5SDimitry Andric } 29740b57cec5SDimitry Andric 29750b57cec5SDimitry Andric // Check if the register was one of those allowed as the pstatefield value in 29760b57cec5SDimitry Andric // the MSR (immediate) instruction. To accept the values allowed in the 29770b57cec5SDimitry Andric // pstatefield for the MSR (immediate) instruction, we also require that an 29780b57cec5SDimitry Andric // immediate value has been provided as an argument, we know that this is 29790b57cec5SDimitry Andric // the case as it has been ensured by semantic checking. 29800b57cec5SDimitry Andric auto PMapper = AArch64PState::lookupPStateByName(RegString->getString()); 29810b57cec5SDimitry Andric if (PMapper) { 29820b57cec5SDimitry Andric assert (isa<ConstantSDNode>(N->getOperand(2)) 29830b57cec5SDimitry Andric && "Expected a constant integer expression."); 29840b57cec5SDimitry Andric unsigned Reg = PMapper->Encoding; 29850b57cec5SDimitry Andric uint64_t Immed = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue(); 29860b57cec5SDimitry Andric unsigned State; 29870b57cec5SDimitry Andric if (Reg == AArch64PState::PAN || Reg == AArch64PState::UAO || Reg == AArch64PState::SSBS) { 29880b57cec5SDimitry Andric assert(Immed < 2 && "Bad imm"); 29890b57cec5SDimitry Andric State = AArch64::MSRpstateImm1; 29900b57cec5SDimitry Andric } else { 29910b57cec5SDimitry Andric assert(Immed < 16 && "Bad imm"); 29920b57cec5SDimitry Andric State = AArch64::MSRpstateImm4; 29930b57cec5SDimitry Andric } 29940b57cec5SDimitry Andric ReplaceNode(N, CurDAG->getMachineNode( 29950b57cec5SDimitry Andric State, DL, MVT::Other, 29960b57cec5SDimitry Andric CurDAG->getTargetConstant(Reg, DL, MVT::i32), 29970b57cec5SDimitry Andric CurDAG->getTargetConstant(Immed, DL, MVT::i16), 29980b57cec5SDimitry Andric N->getOperand(0))); 29990b57cec5SDimitry Andric return true; 30000b57cec5SDimitry Andric } 30010b57cec5SDimitry Andric 30020b57cec5SDimitry Andric // Use the sysreg mapper to attempt to map the remaining possible strings 30030b57cec5SDimitry Andric // to the value for the register to be used for the MSR (register) 30040b57cec5SDimitry Andric // instruction operand. 30050b57cec5SDimitry Andric auto TheReg = AArch64SysReg::lookupSysRegByName(RegString->getString()); 30060b57cec5SDimitry Andric if (TheReg && TheReg->Writeable && 30070b57cec5SDimitry Andric TheReg->haveFeatures(Subtarget->getFeatureBits())) 30080b57cec5SDimitry Andric Reg = TheReg->Encoding; 30090b57cec5SDimitry Andric else 30100b57cec5SDimitry Andric Reg = AArch64SysReg::parseGenericRegister(RegString->getString()); 30110b57cec5SDimitry Andric if (Reg != -1) { 30120b57cec5SDimitry Andric ReplaceNode(N, CurDAG->getMachineNode( 30130b57cec5SDimitry Andric AArch64::MSR, DL, MVT::Other, 30140b57cec5SDimitry Andric CurDAG->getTargetConstant(Reg, DL, MVT::i32), 30150b57cec5SDimitry Andric N->getOperand(2), N->getOperand(0))); 30160b57cec5SDimitry Andric return true; 30170b57cec5SDimitry Andric } 30180b57cec5SDimitry Andric 30190b57cec5SDimitry Andric return false; 30200b57cec5SDimitry Andric } 30210b57cec5SDimitry Andric 30220b57cec5SDimitry Andric /// We've got special pseudo-instructions for these 30230b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectCMP_SWAP(SDNode *N) { 30240b57cec5SDimitry Andric unsigned Opcode; 30250b57cec5SDimitry Andric EVT MemTy = cast<MemSDNode>(N)->getMemoryVT(); 30260b57cec5SDimitry Andric 30270b57cec5SDimitry Andric // Leave IR for LSE if subtarget supports it. 30280b57cec5SDimitry Andric if (Subtarget->hasLSE()) return false; 30290b57cec5SDimitry Andric 30300b57cec5SDimitry Andric if (MemTy == MVT::i8) 30310b57cec5SDimitry Andric Opcode = AArch64::CMP_SWAP_8; 30320b57cec5SDimitry Andric else if (MemTy == MVT::i16) 30330b57cec5SDimitry Andric Opcode = AArch64::CMP_SWAP_16; 30340b57cec5SDimitry Andric else if (MemTy == MVT::i32) 30350b57cec5SDimitry Andric Opcode = AArch64::CMP_SWAP_32; 30360b57cec5SDimitry Andric else if (MemTy == MVT::i64) 30370b57cec5SDimitry Andric Opcode = AArch64::CMP_SWAP_64; 30380b57cec5SDimitry Andric else 30390b57cec5SDimitry Andric llvm_unreachable("Unknown AtomicCmpSwap type"); 30400b57cec5SDimitry Andric 30410b57cec5SDimitry Andric MVT RegTy = MemTy == MVT::i64 ? MVT::i64 : MVT::i32; 30420b57cec5SDimitry Andric SDValue Ops[] = {N->getOperand(1), N->getOperand(2), N->getOperand(3), 30430b57cec5SDimitry Andric N->getOperand(0)}; 30440b57cec5SDimitry Andric SDNode *CmpSwap = CurDAG->getMachineNode( 30450b57cec5SDimitry Andric Opcode, SDLoc(N), 30460b57cec5SDimitry Andric CurDAG->getVTList(RegTy, MVT::i32, MVT::Other), Ops); 30470b57cec5SDimitry Andric 30480b57cec5SDimitry Andric MachineMemOperand *MemOp = cast<MemSDNode>(N)->getMemOperand(); 30490b57cec5SDimitry Andric CurDAG->setNodeMemRefs(cast<MachineSDNode>(CmpSwap), {MemOp}); 30500b57cec5SDimitry Andric 30510b57cec5SDimitry Andric ReplaceUses(SDValue(N, 0), SDValue(CmpSwap, 0)); 30520b57cec5SDimitry Andric ReplaceUses(SDValue(N, 1), SDValue(CmpSwap, 2)); 30530b57cec5SDimitry Andric CurDAG->RemoveDeadNode(N); 30540b57cec5SDimitry Andric 30550b57cec5SDimitry Andric return true; 30560b57cec5SDimitry Andric } 30570b57cec5SDimitry Andric 30585ffd83dbSDimitry Andric bool AArch64DAGToDAGISel::SelectSVE8BitLslImm(SDValue N, SDValue &Base, 30595ffd83dbSDimitry Andric SDValue &Offset) { 30605ffd83dbSDimitry Andric auto C = dyn_cast<ConstantSDNode>(N); 30615ffd83dbSDimitry Andric if (!C) 30625ffd83dbSDimitry Andric return false; 30635ffd83dbSDimitry Andric 30645ffd83dbSDimitry Andric auto Ty = N->getValueType(0); 30655ffd83dbSDimitry Andric 30665ffd83dbSDimitry Andric int64_t Imm = C->getSExtValue(); 30675ffd83dbSDimitry Andric SDLoc DL(N); 30685ffd83dbSDimitry Andric 30695ffd83dbSDimitry Andric if ((Imm >= -128) && (Imm <= 127)) { 30705ffd83dbSDimitry Andric Base = CurDAG->getTargetConstant(Imm, DL, Ty); 30715ffd83dbSDimitry Andric Offset = CurDAG->getTargetConstant(0, DL, Ty); 30725ffd83dbSDimitry Andric return true; 30735ffd83dbSDimitry Andric } 30745ffd83dbSDimitry Andric 30755ffd83dbSDimitry Andric if (((Imm % 256) == 0) && (Imm >= -32768) && (Imm <= 32512)) { 30765ffd83dbSDimitry Andric Base = CurDAG->getTargetConstant(Imm/256, DL, Ty); 30775ffd83dbSDimitry Andric Offset = CurDAG->getTargetConstant(8, DL, Ty); 30785ffd83dbSDimitry Andric return true; 30795ffd83dbSDimitry Andric } 30805ffd83dbSDimitry Andric 30815ffd83dbSDimitry Andric return false; 30825ffd83dbSDimitry Andric } 30835ffd83dbSDimitry Andric 3084480093f4SDimitry Andric bool AArch64DAGToDAGISel::SelectSVEAddSubImm(SDValue N, MVT VT, SDValue &Imm, SDValue &Shift) { 3085480093f4SDimitry Andric if (auto CNode = dyn_cast<ConstantSDNode>(N)) { 3086480093f4SDimitry Andric const int64_t ImmVal = CNode->getZExtValue(); 3087480093f4SDimitry Andric SDLoc DL(N); 3088480093f4SDimitry Andric 3089480093f4SDimitry Andric switch (VT.SimpleTy) { 3090480093f4SDimitry Andric case MVT::i8: 3091480093f4SDimitry Andric if ((ImmVal & 0xFF) == ImmVal) { 3092480093f4SDimitry Andric Shift = CurDAG->getTargetConstant(0, DL, MVT::i32); 3093480093f4SDimitry Andric Imm = CurDAG->getTargetConstant(ImmVal, DL, MVT::i32); 3094480093f4SDimitry Andric return true; 3095480093f4SDimitry Andric } 3096480093f4SDimitry Andric break; 3097480093f4SDimitry Andric case MVT::i16: 3098480093f4SDimitry Andric case MVT::i32: 3099480093f4SDimitry Andric case MVT::i64: 3100480093f4SDimitry Andric if ((ImmVal & 0xFF) == ImmVal) { 3101480093f4SDimitry Andric Shift = CurDAG->getTargetConstant(0, DL, MVT::i32); 3102480093f4SDimitry Andric Imm = CurDAG->getTargetConstant(ImmVal, DL, MVT::i32); 3103480093f4SDimitry Andric return true; 3104480093f4SDimitry Andric } else if ((ImmVal & 0xFF00) == ImmVal) { 3105480093f4SDimitry Andric Shift = CurDAG->getTargetConstant(8, DL, MVT::i32); 3106480093f4SDimitry Andric Imm = CurDAG->getTargetConstant(ImmVal >> 8, DL, MVT::i32); 3107480093f4SDimitry Andric return true; 3108480093f4SDimitry Andric } 3109480093f4SDimitry Andric break; 3110480093f4SDimitry Andric default: 3111480093f4SDimitry Andric break; 3112480093f4SDimitry Andric } 3113480093f4SDimitry Andric } 3114480093f4SDimitry Andric 3115480093f4SDimitry Andric return false; 3116480093f4SDimitry Andric } 3117480093f4SDimitry Andric 3118480093f4SDimitry Andric bool AArch64DAGToDAGISel::SelectSVESignedArithImm(SDValue N, SDValue &Imm) { 3119480093f4SDimitry Andric if (auto CNode = dyn_cast<ConstantSDNode>(N)) { 3120480093f4SDimitry Andric int64_t ImmVal = CNode->getSExtValue(); 3121480093f4SDimitry Andric SDLoc DL(N); 31225ffd83dbSDimitry Andric if (ImmVal >= -128 && ImmVal < 128) { 3123480093f4SDimitry Andric Imm = CurDAG->getTargetConstant(ImmVal, DL, MVT::i32); 3124480093f4SDimitry Andric return true; 3125480093f4SDimitry Andric } 3126480093f4SDimitry Andric } 3127480093f4SDimitry Andric return false; 3128480093f4SDimitry Andric } 3129480093f4SDimitry Andric 3130480093f4SDimitry Andric bool AArch64DAGToDAGISel::SelectSVEArithImm(SDValue N, SDValue &Imm) { 3131480093f4SDimitry Andric if (auto CNode = dyn_cast<ConstantSDNode>(N)) { 3132480093f4SDimitry Andric uint64_t ImmVal = CNode->getSExtValue(); 3133480093f4SDimitry Andric SDLoc DL(N); 3134480093f4SDimitry Andric ImmVal = ImmVal & 0xFF; 3135480093f4SDimitry Andric if (ImmVal < 256) { 3136480093f4SDimitry Andric Imm = CurDAG->getTargetConstant(ImmVal, DL, MVT::i32); 3137480093f4SDimitry Andric return true; 3138480093f4SDimitry Andric } 3139480093f4SDimitry Andric } 3140480093f4SDimitry Andric return false; 3141480093f4SDimitry Andric } 3142480093f4SDimitry Andric 3143480093f4SDimitry Andric bool AArch64DAGToDAGISel::SelectSVELogicalImm(SDValue N, MVT VT, SDValue &Imm) { 3144480093f4SDimitry Andric if (auto CNode = dyn_cast<ConstantSDNode>(N)) { 3145480093f4SDimitry Andric uint64_t ImmVal = CNode->getZExtValue(); 3146480093f4SDimitry Andric SDLoc DL(N); 3147480093f4SDimitry Andric 3148480093f4SDimitry Andric // Shift mask depending on type size. 3149480093f4SDimitry Andric switch (VT.SimpleTy) { 3150480093f4SDimitry Andric case MVT::i8: 3151480093f4SDimitry Andric ImmVal &= 0xFF; 3152480093f4SDimitry Andric ImmVal |= ImmVal << 8; 3153480093f4SDimitry Andric ImmVal |= ImmVal << 16; 3154480093f4SDimitry Andric ImmVal |= ImmVal << 32; 3155480093f4SDimitry Andric break; 3156480093f4SDimitry Andric case MVT::i16: 3157480093f4SDimitry Andric ImmVal &= 0xFFFF; 3158480093f4SDimitry Andric ImmVal |= ImmVal << 16; 3159480093f4SDimitry Andric ImmVal |= ImmVal << 32; 3160480093f4SDimitry Andric break; 3161480093f4SDimitry Andric case MVT::i32: 3162480093f4SDimitry Andric ImmVal &= 0xFFFFFFFF; 3163480093f4SDimitry Andric ImmVal |= ImmVal << 32; 3164480093f4SDimitry Andric break; 3165480093f4SDimitry Andric case MVT::i64: 3166480093f4SDimitry Andric break; 3167480093f4SDimitry Andric default: 3168480093f4SDimitry Andric llvm_unreachable("Unexpected type"); 3169480093f4SDimitry Andric } 3170480093f4SDimitry Andric 3171480093f4SDimitry Andric uint64_t encoding; 3172480093f4SDimitry Andric if (AArch64_AM::processLogicalImmediate(ImmVal, 64, encoding)) { 3173480093f4SDimitry Andric Imm = CurDAG->getTargetConstant(encoding, DL, MVT::i64); 3174480093f4SDimitry Andric return true; 3175480093f4SDimitry Andric } 3176480093f4SDimitry Andric } 3177480093f4SDimitry Andric return false; 3178480093f4SDimitry Andric } 3179480093f4SDimitry Andric 31805ffd83dbSDimitry Andric // This method is only needed to "cast" i64s into i32s when the value 31815ffd83dbSDimitry Andric // is a valid shift which has been splatted into a vector with i64 elements. 31825ffd83dbSDimitry Andric // Every other type is fine in tablegen. 31835ffd83dbSDimitry Andric bool AArch64DAGToDAGISel::SelectSVEShiftImm64(SDValue N, uint64_t Low, 31845ffd83dbSDimitry Andric uint64_t High, SDValue &Imm) { 31855ffd83dbSDimitry Andric if (auto *CN = dyn_cast<ConstantSDNode>(N)) { 31865ffd83dbSDimitry Andric uint64_t ImmVal = CN->getZExtValue(); 31875ffd83dbSDimitry Andric SDLoc DL(N); 31885ffd83dbSDimitry Andric 31895ffd83dbSDimitry Andric if (ImmVal >= Low && ImmVal <= High) { 31905ffd83dbSDimitry Andric Imm = CurDAG->getTargetConstant(ImmVal, DL, MVT::i32); 31915ffd83dbSDimitry Andric return true; 31925ffd83dbSDimitry Andric } 31935ffd83dbSDimitry Andric } 31945ffd83dbSDimitry Andric 31955ffd83dbSDimitry Andric return false; 31965ffd83dbSDimitry Andric } 31975ffd83dbSDimitry Andric 31980b57cec5SDimitry Andric bool AArch64DAGToDAGISel::trySelectStackSlotTagP(SDNode *N) { 31990b57cec5SDimitry Andric // tagp(FrameIndex, IRGstack, tag_offset): 32000b57cec5SDimitry Andric // since the offset between FrameIndex and IRGstack is a compile-time 32010b57cec5SDimitry Andric // constant, this can be lowered to a single ADDG instruction. 32020b57cec5SDimitry Andric if (!(isa<FrameIndexSDNode>(N->getOperand(1)))) { 32030b57cec5SDimitry Andric return false; 32040b57cec5SDimitry Andric } 32050b57cec5SDimitry Andric 32060b57cec5SDimitry Andric SDValue IRG_SP = N->getOperand(2); 32070b57cec5SDimitry Andric if (IRG_SP->getOpcode() != ISD::INTRINSIC_W_CHAIN || 32080b57cec5SDimitry Andric cast<ConstantSDNode>(IRG_SP->getOperand(1))->getZExtValue() != 32090b57cec5SDimitry Andric Intrinsic::aarch64_irg_sp) { 32100b57cec5SDimitry Andric return false; 32110b57cec5SDimitry Andric } 32120b57cec5SDimitry Andric 32130b57cec5SDimitry Andric const TargetLowering *TLI = getTargetLowering(); 32140b57cec5SDimitry Andric SDLoc DL(N); 32150b57cec5SDimitry Andric int FI = cast<FrameIndexSDNode>(N->getOperand(1))->getIndex(); 32160b57cec5SDimitry Andric SDValue FiOp = CurDAG->getTargetFrameIndex( 32170b57cec5SDimitry Andric FI, TLI->getPointerTy(CurDAG->getDataLayout())); 32180b57cec5SDimitry Andric int TagOffset = cast<ConstantSDNode>(N->getOperand(3))->getZExtValue(); 32190b57cec5SDimitry Andric 32200b57cec5SDimitry Andric SDNode *Out = CurDAG->getMachineNode( 32210b57cec5SDimitry Andric AArch64::TAGPstack, DL, MVT::i64, 32220b57cec5SDimitry Andric {FiOp, CurDAG->getTargetConstant(0, DL, MVT::i64), N->getOperand(2), 32230b57cec5SDimitry Andric CurDAG->getTargetConstant(TagOffset, DL, MVT::i64)}); 32240b57cec5SDimitry Andric ReplaceNode(N, Out); 32250b57cec5SDimitry Andric return true; 32260b57cec5SDimitry Andric } 32270b57cec5SDimitry Andric 32280b57cec5SDimitry Andric void AArch64DAGToDAGISel::SelectTagP(SDNode *N) { 32290b57cec5SDimitry Andric assert(isa<ConstantSDNode>(N->getOperand(3)) && 32300b57cec5SDimitry Andric "llvm.aarch64.tagp third argument must be an immediate"); 32310b57cec5SDimitry Andric if (trySelectStackSlotTagP(N)) 32320b57cec5SDimitry Andric return; 32330b57cec5SDimitry Andric // FIXME: above applies in any case when offset between Op1 and Op2 is a 32340b57cec5SDimitry Andric // compile-time constant, not just for stack allocations. 32350b57cec5SDimitry Andric 32360b57cec5SDimitry Andric // General case for unrelated pointers in Op1 and Op2. 32370b57cec5SDimitry Andric SDLoc DL(N); 32380b57cec5SDimitry Andric int TagOffset = cast<ConstantSDNode>(N->getOperand(3))->getZExtValue(); 32390b57cec5SDimitry Andric SDNode *N1 = CurDAG->getMachineNode(AArch64::SUBP, DL, MVT::i64, 32400b57cec5SDimitry Andric {N->getOperand(1), N->getOperand(2)}); 32410b57cec5SDimitry Andric SDNode *N2 = CurDAG->getMachineNode(AArch64::ADDXrr, DL, MVT::i64, 32420b57cec5SDimitry Andric {SDValue(N1, 0), N->getOperand(2)}); 32430b57cec5SDimitry Andric SDNode *N3 = CurDAG->getMachineNode( 32440b57cec5SDimitry Andric AArch64::ADDG, DL, MVT::i64, 32450b57cec5SDimitry Andric {SDValue(N2, 0), CurDAG->getTargetConstant(0, DL, MVT::i64), 32460b57cec5SDimitry Andric CurDAG->getTargetConstant(TagOffset, DL, MVT::i64)}); 32470b57cec5SDimitry Andric ReplaceNode(N, N3); 32480b57cec5SDimitry Andric } 32490b57cec5SDimitry Andric 32505ffd83dbSDimitry Andric // NOTE: We cannot use EXTRACT_SUBREG in all cases because the fixed length 32515ffd83dbSDimitry Andric // vector types larger than NEON don't have a matching SubRegIndex. 32525ffd83dbSDimitry Andric static SDNode *extractSubReg(SelectionDAG *DAG, EVT VT, SDValue V) { 32535ffd83dbSDimitry Andric assert(V.getValueType().isScalableVector() && 32545ffd83dbSDimitry Andric V.getValueType().getSizeInBits().getKnownMinSize() == 32555ffd83dbSDimitry Andric AArch64::SVEBitsPerBlock && 32565ffd83dbSDimitry Andric "Expected to extract from a packed scalable vector!"); 32575ffd83dbSDimitry Andric assert(VT.isFixedLengthVector() && 32585ffd83dbSDimitry Andric "Expected to extract a fixed length vector!"); 32595ffd83dbSDimitry Andric 32605ffd83dbSDimitry Andric SDLoc DL(V); 32615ffd83dbSDimitry Andric switch (VT.getSizeInBits()) { 32625ffd83dbSDimitry Andric case 64: { 32635ffd83dbSDimitry Andric auto SubReg = DAG->getTargetConstant(AArch64::dsub, DL, MVT::i32); 32645ffd83dbSDimitry Andric return DAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG, DL, VT, V, SubReg); 32655ffd83dbSDimitry Andric } 32665ffd83dbSDimitry Andric case 128: { 32675ffd83dbSDimitry Andric auto SubReg = DAG->getTargetConstant(AArch64::zsub, DL, MVT::i32); 32685ffd83dbSDimitry Andric return DAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG, DL, VT, V, SubReg); 32695ffd83dbSDimitry Andric } 32705ffd83dbSDimitry Andric default: { 32715ffd83dbSDimitry Andric auto RC = DAG->getTargetConstant(AArch64::ZPRRegClassID, DL, MVT::i64); 32725ffd83dbSDimitry Andric return DAG->getMachineNode(TargetOpcode::COPY_TO_REGCLASS, DL, VT, V, RC); 32735ffd83dbSDimitry Andric } 32745ffd83dbSDimitry Andric } 32755ffd83dbSDimitry Andric } 32765ffd83dbSDimitry Andric 32775ffd83dbSDimitry Andric // NOTE: We cannot use INSERT_SUBREG in all cases because the fixed length 32785ffd83dbSDimitry Andric // vector types larger than NEON don't have a matching SubRegIndex. 32795ffd83dbSDimitry Andric static SDNode *insertSubReg(SelectionDAG *DAG, EVT VT, SDValue V) { 32805ffd83dbSDimitry Andric assert(VT.isScalableVector() && 32815ffd83dbSDimitry Andric VT.getSizeInBits().getKnownMinSize() == AArch64::SVEBitsPerBlock && 32825ffd83dbSDimitry Andric "Expected to insert into a packed scalable vector!"); 32835ffd83dbSDimitry Andric assert(V.getValueType().isFixedLengthVector() && 32845ffd83dbSDimitry Andric "Expected to insert a fixed length vector!"); 32855ffd83dbSDimitry Andric 32865ffd83dbSDimitry Andric SDLoc DL(V); 32875ffd83dbSDimitry Andric switch (V.getValueType().getSizeInBits()) { 32885ffd83dbSDimitry Andric case 64: { 32895ffd83dbSDimitry Andric auto SubReg = DAG->getTargetConstant(AArch64::dsub, DL, MVT::i32); 32905ffd83dbSDimitry Andric auto Container = DAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, DL, VT); 32915ffd83dbSDimitry Andric return DAG->getMachineNode(TargetOpcode::INSERT_SUBREG, DL, VT, 32925ffd83dbSDimitry Andric SDValue(Container, 0), V, SubReg); 32935ffd83dbSDimitry Andric } 32945ffd83dbSDimitry Andric case 128: { 32955ffd83dbSDimitry Andric auto SubReg = DAG->getTargetConstant(AArch64::zsub, DL, MVT::i32); 32965ffd83dbSDimitry Andric auto Container = DAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, DL, VT); 32975ffd83dbSDimitry Andric return DAG->getMachineNode(TargetOpcode::INSERT_SUBREG, DL, VT, 32985ffd83dbSDimitry Andric SDValue(Container, 0), V, SubReg); 32995ffd83dbSDimitry Andric } 33005ffd83dbSDimitry Andric default: { 33015ffd83dbSDimitry Andric auto RC = DAG->getTargetConstant(AArch64::ZPRRegClassID, DL, MVT::i64); 33025ffd83dbSDimitry Andric return DAG->getMachineNode(TargetOpcode::COPY_TO_REGCLASS, DL, VT, V, RC); 33035ffd83dbSDimitry Andric } 33045ffd83dbSDimitry Andric } 33055ffd83dbSDimitry Andric } 33065ffd83dbSDimitry Andric 33070b57cec5SDimitry Andric void AArch64DAGToDAGISel::Select(SDNode *Node) { 33080b57cec5SDimitry Andric // If we have a custom node, we already have selected! 33090b57cec5SDimitry Andric if (Node->isMachineOpcode()) { 33100b57cec5SDimitry Andric LLVM_DEBUG(errs() << "== "; Node->dump(CurDAG); errs() << "\n"); 33110b57cec5SDimitry Andric Node->setNodeId(-1); 33120b57cec5SDimitry Andric return; 33130b57cec5SDimitry Andric } 33140b57cec5SDimitry Andric 33150b57cec5SDimitry Andric // Few custom selection stuff. 33160b57cec5SDimitry Andric EVT VT = Node->getValueType(0); 33170b57cec5SDimitry Andric 33180b57cec5SDimitry Andric switch (Node->getOpcode()) { 33190b57cec5SDimitry Andric default: 33200b57cec5SDimitry Andric break; 33210b57cec5SDimitry Andric 33220b57cec5SDimitry Andric case ISD::ATOMIC_CMP_SWAP: 33230b57cec5SDimitry Andric if (SelectCMP_SWAP(Node)) 33240b57cec5SDimitry Andric return; 33250b57cec5SDimitry Andric break; 33260b57cec5SDimitry Andric 33270b57cec5SDimitry Andric case ISD::READ_REGISTER: 33280b57cec5SDimitry Andric if (tryReadRegister(Node)) 33290b57cec5SDimitry Andric return; 33300b57cec5SDimitry Andric break; 33310b57cec5SDimitry Andric 33320b57cec5SDimitry Andric case ISD::WRITE_REGISTER: 33330b57cec5SDimitry Andric if (tryWriteRegister(Node)) 33340b57cec5SDimitry Andric return; 33350b57cec5SDimitry Andric break; 33360b57cec5SDimitry Andric 33370b57cec5SDimitry Andric case ISD::ADD: 33380b57cec5SDimitry Andric if (tryMLAV64LaneV128(Node)) 33390b57cec5SDimitry Andric return; 33400b57cec5SDimitry Andric break; 33410b57cec5SDimitry Andric 33420b57cec5SDimitry Andric case ISD::LOAD: { 33430b57cec5SDimitry Andric // Try to select as an indexed load. Fall through to normal processing 33440b57cec5SDimitry Andric // if we can't. 33450b57cec5SDimitry Andric if (tryIndexedLoad(Node)) 33460b57cec5SDimitry Andric return; 33470b57cec5SDimitry Andric break; 33480b57cec5SDimitry Andric } 33490b57cec5SDimitry Andric 33500b57cec5SDimitry Andric case ISD::SRL: 33510b57cec5SDimitry Andric case ISD::AND: 33520b57cec5SDimitry Andric case ISD::SRA: 33530b57cec5SDimitry Andric case ISD::SIGN_EXTEND_INREG: 33540b57cec5SDimitry Andric if (tryBitfieldExtractOp(Node)) 33550b57cec5SDimitry Andric return; 33560b57cec5SDimitry Andric if (tryBitfieldInsertInZeroOp(Node)) 33570b57cec5SDimitry Andric return; 33580b57cec5SDimitry Andric LLVM_FALLTHROUGH; 33590b57cec5SDimitry Andric case ISD::ROTR: 33600b57cec5SDimitry Andric case ISD::SHL: 33610b57cec5SDimitry Andric if (tryShiftAmountMod(Node)) 33620b57cec5SDimitry Andric return; 33630b57cec5SDimitry Andric break; 33640b57cec5SDimitry Andric 33650b57cec5SDimitry Andric case ISD::SIGN_EXTEND: 33660b57cec5SDimitry Andric if (tryBitfieldExtractOpFromSExt(Node)) 33670b57cec5SDimitry Andric return; 33680b57cec5SDimitry Andric break; 33690b57cec5SDimitry Andric 3370480093f4SDimitry Andric case ISD::FP_EXTEND: 3371480093f4SDimitry Andric if (tryHighFPExt(Node)) 3372480093f4SDimitry Andric return; 3373480093f4SDimitry Andric break; 3374480093f4SDimitry Andric 33750b57cec5SDimitry Andric case ISD::OR: 33760b57cec5SDimitry Andric if (tryBitfieldInsertOp(Node)) 33770b57cec5SDimitry Andric return; 33780b57cec5SDimitry Andric break; 33790b57cec5SDimitry Andric 33805ffd83dbSDimitry Andric case ISD::EXTRACT_SUBVECTOR: { 33815ffd83dbSDimitry Andric // Bail when not a "cast" like extract_subvector. 33825ffd83dbSDimitry Andric if (cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue() != 0) 33835ffd83dbSDimitry Andric break; 33845ffd83dbSDimitry Andric 33855ffd83dbSDimitry Andric // Bail when normal isel can do the job. 33865ffd83dbSDimitry Andric EVT InVT = Node->getOperand(0).getValueType(); 33875ffd83dbSDimitry Andric if (VT.isScalableVector() || InVT.isFixedLengthVector()) 33885ffd83dbSDimitry Andric break; 33895ffd83dbSDimitry Andric 33905ffd83dbSDimitry Andric // NOTE: We can only get here when doing fixed length SVE code generation. 33915ffd83dbSDimitry Andric // We do manual selection because the types involved are not linked to real 33925ffd83dbSDimitry Andric // registers (despite being legal) and must be coerced into SVE registers. 33935ffd83dbSDimitry Andric // 33945ffd83dbSDimitry Andric // NOTE: If the above changes, be aware that selection will still not work 33955ffd83dbSDimitry Andric // because the td definition of extract_vector does not support extracting 33965ffd83dbSDimitry Andric // a fixed length vector from a scalable vector. 33975ffd83dbSDimitry Andric 33985ffd83dbSDimitry Andric ReplaceNode(Node, extractSubReg(CurDAG, VT, Node->getOperand(0))); 33995ffd83dbSDimitry Andric return; 34005ffd83dbSDimitry Andric } 34015ffd83dbSDimitry Andric 34025ffd83dbSDimitry Andric case ISD::INSERT_SUBVECTOR: { 34035ffd83dbSDimitry Andric // Bail when not a "cast" like insert_subvector. 34045ffd83dbSDimitry Andric if (cast<ConstantSDNode>(Node->getOperand(2))->getZExtValue() != 0) 34055ffd83dbSDimitry Andric break; 34065ffd83dbSDimitry Andric if (!Node->getOperand(0).isUndef()) 34075ffd83dbSDimitry Andric break; 34085ffd83dbSDimitry Andric 34095ffd83dbSDimitry Andric // Bail when normal isel should do the job. 34105ffd83dbSDimitry Andric EVT InVT = Node->getOperand(1).getValueType(); 34115ffd83dbSDimitry Andric if (VT.isFixedLengthVector() || InVT.isScalableVector()) 34125ffd83dbSDimitry Andric break; 34135ffd83dbSDimitry Andric 34145ffd83dbSDimitry Andric // NOTE: We can only get here when doing fixed length SVE code generation. 34155ffd83dbSDimitry Andric // We do manual selection because the types involved are not linked to real 34165ffd83dbSDimitry Andric // registers (despite being legal) and must be coerced into SVE registers. 34175ffd83dbSDimitry Andric // 34185ffd83dbSDimitry Andric // NOTE: If the above changes, be aware that selection will still not work 34195ffd83dbSDimitry Andric // because the td definition of insert_vector does not support inserting a 34205ffd83dbSDimitry Andric // fixed length vector into a scalable vector. 34215ffd83dbSDimitry Andric 34225ffd83dbSDimitry Andric ReplaceNode(Node, insertSubReg(CurDAG, VT, Node->getOperand(1))); 34235ffd83dbSDimitry Andric return; 34245ffd83dbSDimitry Andric } 34255ffd83dbSDimitry Andric 34260b57cec5SDimitry Andric case ISD::Constant: { 34270b57cec5SDimitry Andric // Materialize zero constants as copies from WZR/XZR. This allows 34280b57cec5SDimitry Andric // the coalescer to propagate these into other instructions. 34290b57cec5SDimitry Andric ConstantSDNode *ConstNode = cast<ConstantSDNode>(Node); 34300b57cec5SDimitry Andric if (ConstNode->isNullValue()) { 34310b57cec5SDimitry Andric if (VT == MVT::i32) { 34320b57cec5SDimitry Andric SDValue New = CurDAG->getCopyFromReg( 34330b57cec5SDimitry Andric CurDAG->getEntryNode(), SDLoc(Node), AArch64::WZR, MVT::i32); 34340b57cec5SDimitry Andric ReplaceNode(Node, New.getNode()); 34350b57cec5SDimitry Andric return; 34360b57cec5SDimitry Andric } else if (VT == MVT::i64) { 34370b57cec5SDimitry Andric SDValue New = CurDAG->getCopyFromReg( 34380b57cec5SDimitry Andric CurDAG->getEntryNode(), SDLoc(Node), AArch64::XZR, MVT::i64); 34390b57cec5SDimitry Andric ReplaceNode(Node, New.getNode()); 34400b57cec5SDimitry Andric return; 34410b57cec5SDimitry Andric } 34420b57cec5SDimitry Andric } 34430b57cec5SDimitry Andric break; 34440b57cec5SDimitry Andric } 34450b57cec5SDimitry Andric 34460b57cec5SDimitry Andric case ISD::FrameIndex: { 34470b57cec5SDimitry Andric // Selects to ADDXri FI, 0 which in turn will become ADDXri SP, imm. 34480b57cec5SDimitry Andric int FI = cast<FrameIndexSDNode>(Node)->getIndex(); 34490b57cec5SDimitry Andric unsigned Shifter = AArch64_AM::getShifterImm(AArch64_AM::LSL, 0); 34500b57cec5SDimitry Andric const TargetLowering *TLI = getTargetLowering(); 34510b57cec5SDimitry Andric SDValue TFI = CurDAG->getTargetFrameIndex( 34520b57cec5SDimitry Andric FI, TLI->getPointerTy(CurDAG->getDataLayout())); 34530b57cec5SDimitry Andric SDLoc DL(Node); 34540b57cec5SDimitry Andric SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, DL, MVT::i32), 34550b57cec5SDimitry Andric CurDAG->getTargetConstant(Shifter, DL, MVT::i32) }; 34560b57cec5SDimitry Andric CurDAG->SelectNodeTo(Node, AArch64::ADDXri, MVT::i64, Ops); 34570b57cec5SDimitry Andric return; 34580b57cec5SDimitry Andric } 34590b57cec5SDimitry Andric case ISD::INTRINSIC_W_CHAIN: { 34600b57cec5SDimitry Andric unsigned IntNo = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue(); 34610b57cec5SDimitry Andric switch (IntNo) { 34620b57cec5SDimitry Andric default: 34630b57cec5SDimitry Andric break; 34640b57cec5SDimitry Andric case Intrinsic::aarch64_ldaxp: 34650b57cec5SDimitry Andric case Intrinsic::aarch64_ldxp: { 34660b57cec5SDimitry Andric unsigned Op = 34670b57cec5SDimitry Andric IntNo == Intrinsic::aarch64_ldaxp ? AArch64::LDAXPX : AArch64::LDXPX; 34680b57cec5SDimitry Andric SDValue MemAddr = Node->getOperand(2); 34690b57cec5SDimitry Andric SDLoc DL(Node); 34700b57cec5SDimitry Andric SDValue Chain = Node->getOperand(0); 34710b57cec5SDimitry Andric 34720b57cec5SDimitry Andric SDNode *Ld = CurDAG->getMachineNode(Op, DL, MVT::i64, MVT::i64, 34730b57cec5SDimitry Andric MVT::Other, MemAddr, Chain); 34740b57cec5SDimitry Andric 34750b57cec5SDimitry Andric // Transfer memoperands. 34760b57cec5SDimitry Andric MachineMemOperand *MemOp = 34770b57cec5SDimitry Andric cast<MemIntrinsicSDNode>(Node)->getMemOperand(); 34780b57cec5SDimitry Andric CurDAG->setNodeMemRefs(cast<MachineSDNode>(Ld), {MemOp}); 34790b57cec5SDimitry Andric ReplaceNode(Node, Ld); 34800b57cec5SDimitry Andric return; 34810b57cec5SDimitry Andric } 34820b57cec5SDimitry Andric case Intrinsic::aarch64_stlxp: 34830b57cec5SDimitry Andric case Intrinsic::aarch64_stxp: { 34840b57cec5SDimitry Andric unsigned Op = 34850b57cec5SDimitry Andric IntNo == Intrinsic::aarch64_stlxp ? AArch64::STLXPX : AArch64::STXPX; 34860b57cec5SDimitry Andric SDLoc DL(Node); 34870b57cec5SDimitry Andric SDValue Chain = Node->getOperand(0); 34880b57cec5SDimitry Andric SDValue ValLo = Node->getOperand(2); 34890b57cec5SDimitry Andric SDValue ValHi = Node->getOperand(3); 34900b57cec5SDimitry Andric SDValue MemAddr = Node->getOperand(4); 34910b57cec5SDimitry Andric 34920b57cec5SDimitry Andric // Place arguments in the right order. 34930b57cec5SDimitry Andric SDValue Ops[] = {ValLo, ValHi, MemAddr, Chain}; 34940b57cec5SDimitry Andric 34950b57cec5SDimitry Andric SDNode *St = CurDAG->getMachineNode(Op, DL, MVT::i32, MVT::Other, Ops); 34960b57cec5SDimitry Andric // Transfer memoperands. 34970b57cec5SDimitry Andric MachineMemOperand *MemOp = 34980b57cec5SDimitry Andric cast<MemIntrinsicSDNode>(Node)->getMemOperand(); 34990b57cec5SDimitry Andric CurDAG->setNodeMemRefs(cast<MachineSDNode>(St), {MemOp}); 35000b57cec5SDimitry Andric 35010b57cec5SDimitry Andric ReplaceNode(Node, St); 35020b57cec5SDimitry Andric return; 35030b57cec5SDimitry Andric } 35040b57cec5SDimitry Andric case Intrinsic::aarch64_neon_ld1x2: 35050b57cec5SDimitry Andric if (VT == MVT::v8i8) { 35060b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD1Twov8b, AArch64::dsub0); 35070b57cec5SDimitry Andric return; 35080b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 35090b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD1Twov16b, AArch64::qsub0); 35100b57cec5SDimitry Andric return; 35115ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 35120b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD1Twov4h, AArch64::dsub0); 35130b57cec5SDimitry Andric return; 35145ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 35150b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD1Twov8h, AArch64::qsub0); 35160b57cec5SDimitry Andric return; 35170b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 35180b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD1Twov2s, AArch64::dsub0); 35190b57cec5SDimitry Andric return; 35200b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 35210b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD1Twov4s, AArch64::qsub0); 35220b57cec5SDimitry Andric return; 35230b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 35240b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD1Twov1d, AArch64::dsub0); 35250b57cec5SDimitry Andric return; 35260b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 35270b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD1Twov2d, AArch64::qsub0); 35280b57cec5SDimitry Andric return; 35290b57cec5SDimitry Andric } 35300b57cec5SDimitry Andric break; 35310b57cec5SDimitry Andric case Intrinsic::aarch64_neon_ld1x3: 35320b57cec5SDimitry Andric if (VT == MVT::v8i8) { 35330b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD1Threev8b, AArch64::dsub0); 35340b57cec5SDimitry Andric return; 35350b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 35360b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD1Threev16b, AArch64::qsub0); 35370b57cec5SDimitry Andric return; 35385ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 35390b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD1Threev4h, AArch64::dsub0); 35400b57cec5SDimitry Andric return; 35415ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 35420b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD1Threev8h, AArch64::qsub0); 35430b57cec5SDimitry Andric return; 35440b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 35450b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD1Threev2s, AArch64::dsub0); 35460b57cec5SDimitry Andric return; 35470b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 35480b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD1Threev4s, AArch64::qsub0); 35490b57cec5SDimitry Andric return; 35500b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 35510b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD1Threev1d, AArch64::dsub0); 35520b57cec5SDimitry Andric return; 35530b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 35540b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD1Threev2d, AArch64::qsub0); 35550b57cec5SDimitry Andric return; 35560b57cec5SDimitry Andric } 35570b57cec5SDimitry Andric break; 35580b57cec5SDimitry Andric case Intrinsic::aarch64_neon_ld1x4: 35590b57cec5SDimitry Andric if (VT == MVT::v8i8) { 35600b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD1Fourv8b, AArch64::dsub0); 35610b57cec5SDimitry Andric return; 35620b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 35630b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD1Fourv16b, AArch64::qsub0); 35640b57cec5SDimitry Andric return; 35655ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 35660b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD1Fourv4h, AArch64::dsub0); 35670b57cec5SDimitry Andric return; 35685ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 35690b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD1Fourv8h, AArch64::qsub0); 35700b57cec5SDimitry Andric return; 35710b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 35720b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD1Fourv2s, AArch64::dsub0); 35730b57cec5SDimitry Andric return; 35740b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 35750b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD1Fourv4s, AArch64::qsub0); 35760b57cec5SDimitry Andric return; 35770b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 35780b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD1Fourv1d, AArch64::dsub0); 35790b57cec5SDimitry Andric return; 35800b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 35810b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD1Fourv2d, AArch64::qsub0); 35820b57cec5SDimitry Andric return; 35830b57cec5SDimitry Andric } 35840b57cec5SDimitry Andric break; 35850b57cec5SDimitry Andric case Intrinsic::aarch64_neon_ld2: 35860b57cec5SDimitry Andric if (VT == MVT::v8i8) { 35870b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD2Twov8b, AArch64::dsub0); 35880b57cec5SDimitry Andric return; 35890b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 35900b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD2Twov16b, AArch64::qsub0); 35910b57cec5SDimitry Andric return; 35925ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 35930b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD2Twov4h, AArch64::dsub0); 35940b57cec5SDimitry Andric return; 35955ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 35960b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD2Twov8h, AArch64::qsub0); 35970b57cec5SDimitry Andric return; 35980b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 35990b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD2Twov2s, AArch64::dsub0); 36000b57cec5SDimitry Andric return; 36010b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 36020b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD2Twov4s, AArch64::qsub0); 36030b57cec5SDimitry Andric return; 36040b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 36050b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD1Twov1d, AArch64::dsub0); 36060b57cec5SDimitry Andric return; 36070b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 36080b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD2Twov2d, AArch64::qsub0); 36090b57cec5SDimitry Andric return; 36100b57cec5SDimitry Andric } 36110b57cec5SDimitry Andric break; 36120b57cec5SDimitry Andric case Intrinsic::aarch64_neon_ld3: 36130b57cec5SDimitry Andric if (VT == MVT::v8i8) { 36140b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD3Threev8b, AArch64::dsub0); 36150b57cec5SDimitry Andric return; 36160b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 36170b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD3Threev16b, AArch64::qsub0); 36180b57cec5SDimitry Andric return; 36195ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 36200b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD3Threev4h, AArch64::dsub0); 36210b57cec5SDimitry Andric return; 36225ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 36230b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD3Threev8h, AArch64::qsub0); 36240b57cec5SDimitry Andric return; 36250b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 36260b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD3Threev2s, AArch64::dsub0); 36270b57cec5SDimitry Andric return; 36280b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 36290b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD3Threev4s, AArch64::qsub0); 36300b57cec5SDimitry Andric return; 36310b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 36320b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD1Threev1d, AArch64::dsub0); 36330b57cec5SDimitry Andric return; 36340b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 36350b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD3Threev2d, AArch64::qsub0); 36360b57cec5SDimitry Andric return; 36370b57cec5SDimitry Andric } 36380b57cec5SDimitry Andric break; 36390b57cec5SDimitry Andric case Intrinsic::aarch64_neon_ld4: 36400b57cec5SDimitry Andric if (VT == MVT::v8i8) { 36410b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD4Fourv8b, AArch64::dsub0); 36420b57cec5SDimitry Andric return; 36430b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 36440b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD4Fourv16b, AArch64::qsub0); 36450b57cec5SDimitry Andric return; 36465ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 36470b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD4Fourv4h, AArch64::dsub0); 36480b57cec5SDimitry Andric return; 36495ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 36500b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD4Fourv8h, AArch64::qsub0); 36510b57cec5SDimitry Andric return; 36520b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 36530b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD4Fourv2s, AArch64::dsub0); 36540b57cec5SDimitry Andric return; 36550b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 36560b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD4Fourv4s, AArch64::qsub0); 36570b57cec5SDimitry Andric return; 36580b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 36590b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD1Fourv1d, AArch64::dsub0); 36600b57cec5SDimitry Andric return; 36610b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 36620b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD4Fourv2d, AArch64::qsub0); 36630b57cec5SDimitry Andric return; 36640b57cec5SDimitry Andric } 36650b57cec5SDimitry Andric break; 36660b57cec5SDimitry Andric case Intrinsic::aarch64_neon_ld2r: 36670b57cec5SDimitry Andric if (VT == MVT::v8i8) { 36680b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD2Rv8b, AArch64::dsub0); 36690b57cec5SDimitry Andric return; 36700b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 36710b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD2Rv16b, AArch64::qsub0); 36720b57cec5SDimitry Andric return; 36735ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 36740b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD2Rv4h, AArch64::dsub0); 36750b57cec5SDimitry Andric return; 36765ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 36770b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD2Rv8h, AArch64::qsub0); 36780b57cec5SDimitry Andric return; 36790b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 36800b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD2Rv2s, AArch64::dsub0); 36810b57cec5SDimitry Andric return; 36820b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 36830b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD2Rv4s, AArch64::qsub0); 36840b57cec5SDimitry Andric return; 36850b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 36860b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD2Rv1d, AArch64::dsub0); 36870b57cec5SDimitry Andric return; 36880b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 36890b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD2Rv2d, AArch64::qsub0); 36900b57cec5SDimitry Andric return; 36910b57cec5SDimitry Andric } 36920b57cec5SDimitry Andric break; 36930b57cec5SDimitry Andric case Intrinsic::aarch64_neon_ld3r: 36940b57cec5SDimitry Andric if (VT == MVT::v8i8) { 36950b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD3Rv8b, AArch64::dsub0); 36960b57cec5SDimitry Andric return; 36970b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 36980b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD3Rv16b, AArch64::qsub0); 36990b57cec5SDimitry Andric return; 37005ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 37010b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD3Rv4h, AArch64::dsub0); 37020b57cec5SDimitry Andric return; 37035ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 37040b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD3Rv8h, AArch64::qsub0); 37050b57cec5SDimitry Andric return; 37060b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 37070b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD3Rv2s, AArch64::dsub0); 37080b57cec5SDimitry Andric return; 37090b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 37100b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD3Rv4s, AArch64::qsub0); 37110b57cec5SDimitry Andric return; 37120b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 37130b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD3Rv1d, AArch64::dsub0); 37140b57cec5SDimitry Andric return; 37150b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 37160b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD3Rv2d, AArch64::qsub0); 37170b57cec5SDimitry Andric return; 37180b57cec5SDimitry Andric } 37190b57cec5SDimitry Andric break; 37200b57cec5SDimitry Andric case Intrinsic::aarch64_neon_ld4r: 37210b57cec5SDimitry Andric if (VT == MVT::v8i8) { 37220b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD4Rv8b, AArch64::dsub0); 37230b57cec5SDimitry Andric return; 37240b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 37250b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD4Rv16b, AArch64::qsub0); 37260b57cec5SDimitry Andric return; 37275ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 37280b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD4Rv4h, AArch64::dsub0); 37290b57cec5SDimitry Andric return; 37305ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 37310b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD4Rv8h, AArch64::qsub0); 37320b57cec5SDimitry Andric return; 37330b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 37340b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD4Rv2s, AArch64::dsub0); 37350b57cec5SDimitry Andric return; 37360b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 37370b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD4Rv4s, AArch64::qsub0); 37380b57cec5SDimitry Andric return; 37390b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 37400b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD4Rv1d, AArch64::dsub0); 37410b57cec5SDimitry Andric return; 37420b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 37430b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD4Rv2d, AArch64::qsub0); 37440b57cec5SDimitry Andric return; 37450b57cec5SDimitry Andric } 37460b57cec5SDimitry Andric break; 37470b57cec5SDimitry Andric case Intrinsic::aarch64_neon_ld2lane: 37480b57cec5SDimitry Andric if (VT == MVT::v16i8 || VT == MVT::v8i8) { 37490b57cec5SDimitry Andric SelectLoadLane(Node, 2, AArch64::LD2i8); 37500b57cec5SDimitry Andric return; 37510b57cec5SDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 || 37525ffd83dbSDimitry Andric VT == MVT::v8f16 || VT == MVT::v4bf16 || VT == MVT::v8bf16) { 37530b57cec5SDimitry Andric SelectLoadLane(Node, 2, AArch64::LD2i16); 37540b57cec5SDimitry Andric return; 37550b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 || 37560b57cec5SDimitry Andric VT == MVT::v2f32) { 37570b57cec5SDimitry Andric SelectLoadLane(Node, 2, AArch64::LD2i32); 37580b57cec5SDimitry Andric return; 37590b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 || 37600b57cec5SDimitry Andric VT == MVT::v1f64) { 37610b57cec5SDimitry Andric SelectLoadLane(Node, 2, AArch64::LD2i64); 37620b57cec5SDimitry Andric return; 37630b57cec5SDimitry Andric } 37640b57cec5SDimitry Andric break; 37650b57cec5SDimitry Andric case Intrinsic::aarch64_neon_ld3lane: 37660b57cec5SDimitry Andric if (VT == MVT::v16i8 || VT == MVT::v8i8) { 37670b57cec5SDimitry Andric SelectLoadLane(Node, 3, AArch64::LD3i8); 37680b57cec5SDimitry Andric return; 37690b57cec5SDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 || 37705ffd83dbSDimitry Andric VT == MVT::v8f16 || VT == MVT::v4bf16 || VT == MVT::v8bf16) { 37710b57cec5SDimitry Andric SelectLoadLane(Node, 3, AArch64::LD3i16); 37720b57cec5SDimitry Andric return; 37730b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 || 37740b57cec5SDimitry Andric VT == MVT::v2f32) { 37750b57cec5SDimitry Andric SelectLoadLane(Node, 3, AArch64::LD3i32); 37760b57cec5SDimitry Andric return; 37770b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 || 37780b57cec5SDimitry Andric VT == MVT::v1f64) { 37790b57cec5SDimitry Andric SelectLoadLane(Node, 3, AArch64::LD3i64); 37800b57cec5SDimitry Andric return; 37810b57cec5SDimitry Andric } 37820b57cec5SDimitry Andric break; 37830b57cec5SDimitry Andric case Intrinsic::aarch64_neon_ld4lane: 37840b57cec5SDimitry Andric if (VT == MVT::v16i8 || VT == MVT::v8i8) { 37850b57cec5SDimitry Andric SelectLoadLane(Node, 4, AArch64::LD4i8); 37860b57cec5SDimitry Andric return; 37870b57cec5SDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 || 37885ffd83dbSDimitry Andric VT == MVT::v8f16 || VT == MVT::v4bf16 || VT == MVT::v8bf16) { 37890b57cec5SDimitry Andric SelectLoadLane(Node, 4, AArch64::LD4i16); 37900b57cec5SDimitry Andric return; 37910b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 || 37920b57cec5SDimitry Andric VT == MVT::v2f32) { 37930b57cec5SDimitry Andric SelectLoadLane(Node, 4, AArch64::LD4i32); 37940b57cec5SDimitry Andric return; 37950b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 || 37960b57cec5SDimitry Andric VT == MVT::v1f64) { 37970b57cec5SDimitry Andric SelectLoadLane(Node, 4, AArch64::LD4i64); 37980b57cec5SDimitry Andric return; 37990b57cec5SDimitry Andric } 38000b57cec5SDimitry Andric break; 38010b57cec5SDimitry Andric } 38020b57cec5SDimitry Andric } break; 38030b57cec5SDimitry Andric case ISD::INTRINSIC_WO_CHAIN: { 38040b57cec5SDimitry Andric unsigned IntNo = cast<ConstantSDNode>(Node->getOperand(0))->getZExtValue(); 38050b57cec5SDimitry Andric switch (IntNo) { 38060b57cec5SDimitry Andric default: 38070b57cec5SDimitry Andric break; 38080b57cec5SDimitry Andric case Intrinsic::aarch64_tagp: 38090b57cec5SDimitry Andric SelectTagP(Node); 38100b57cec5SDimitry Andric return; 38110b57cec5SDimitry Andric case Intrinsic::aarch64_neon_tbl2: 38120b57cec5SDimitry Andric SelectTable(Node, 2, 38130b57cec5SDimitry Andric VT == MVT::v8i8 ? AArch64::TBLv8i8Two : AArch64::TBLv16i8Two, 38140b57cec5SDimitry Andric false); 38150b57cec5SDimitry Andric return; 38160b57cec5SDimitry Andric case Intrinsic::aarch64_neon_tbl3: 38170b57cec5SDimitry Andric SelectTable(Node, 3, VT == MVT::v8i8 ? AArch64::TBLv8i8Three 38180b57cec5SDimitry Andric : AArch64::TBLv16i8Three, 38190b57cec5SDimitry Andric false); 38200b57cec5SDimitry Andric return; 38210b57cec5SDimitry Andric case Intrinsic::aarch64_neon_tbl4: 38220b57cec5SDimitry Andric SelectTable(Node, 4, VT == MVT::v8i8 ? AArch64::TBLv8i8Four 38230b57cec5SDimitry Andric : AArch64::TBLv16i8Four, 38240b57cec5SDimitry Andric false); 38250b57cec5SDimitry Andric return; 38260b57cec5SDimitry Andric case Intrinsic::aarch64_neon_tbx2: 38270b57cec5SDimitry Andric SelectTable(Node, 2, 38280b57cec5SDimitry Andric VT == MVT::v8i8 ? AArch64::TBXv8i8Two : AArch64::TBXv16i8Two, 38290b57cec5SDimitry Andric true); 38300b57cec5SDimitry Andric return; 38310b57cec5SDimitry Andric case Intrinsic::aarch64_neon_tbx3: 38320b57cec5SDimitry Andric SelectTable(Node, 3, VT == MVT::v8i8 ? AArch64::TBXv8i8Three 38330b57cec5SDimitry Andric : AArch64::TBXv16i8Three, 38340b57cec5SDimitry Andric true); 38350b57cec5SDimitry Andric return; 38360b57cec5SDimitry Andric case Intrinsic::aarch64_neon_tbx4: 38370b57cec5SDimitry Andric SelectTable(Node, 4, VT == MVT::v8i8 ? AArch64::TBXv8i8Four 38380b57cec5SDimitry Andric : AArch64::TBXv16i8Four, 38390b57cec5SDimitry Andric true); 38400b57cec5SDimitry Andric return; 38410b57cec5SDimitry Andric case Intrinsic::aarch64_neon_smull: 38420b57cec5SDimitry Andric case Intrinsic::aarch64_neon_umull: 38430b57cec5SDimitry Andric if (tryMULLV64LaneV128(IntNo, Node)) 38440b57cec5SDimitry Andric return; 38450b57cec5SDimitry Andric break; 38460b57cec5SDimitry Andric } 38470b57cec5SDimitry Andric break; 38480b57cec5SDimitry Andric } 38490b57cec5SDimitry Andric case ISD::INTRINSIC_VOID: { 38500b57cec5SDimitry Andric unsigned IntNo = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue(); 38510b57cec5SDimitry Andric if (Node->getNumOperands() >= 3) 38520b57cec5SDimitry Andric VT = Node->getOperand(2)->getValueType(0); 38530b57cec5SDimitry Andric switch (IntNo) { 38540b57cec5SDimitry Andric default: 38550b57cec5SDimitry Andric break; 38560b57cec5SDimitry Andric case Intrinsic::aarch64_neon_st1x2: { 38570b57cec5SDimitry Andric if (VT == MVT::v8i8) { 38580b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST1Twov8b); 38590b57cec5SDimitry Andric return; 38600b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 38610b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST1Twov16b); 38620b57cec5SDimitry Andric return; 38635ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || 38645ffd83dbSDimitry Andric VT == MVT::v4bf16) { 38650b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST1Twov4h); 38660b57cec5SDimitry Andric return; 38675ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || 38685ffd83dbSDimitry Andric VT == MVT::v8bf16) { 38690b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST1Twov8h); 38700b57cec5SDimitry Andric return; 38710b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 38720b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST1Twov2s); 38730b57cec5SDimitry Andric return; 38740b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 38750b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST1Twov4s); 38760b57cec5SDimitry Andric return; 38770b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 38780b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST1Twov2d); 38790b57cec5SDimitry Andric return; 38800b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 38810b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST1Twov1d); 38820b57cec5SDimitry Andric return; 38830b57cec5SDimitry Andric } 38840b57cec5SDimitry Andric break; 38850b57cec5SDimitry Andric } 38860b57cec5SDimitry Andric case Intrinsic::aarch64_neon_st1x3: { 38870b57cec5SDimitry Andric if (VT == MVT::v8i8) { 38880b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST1Threev8b); 38890b57cec5SDimitry Andric return; 38900b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 38910b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST1Threev16b); 38920b57cec5SDimitry Andric return; 38935ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || 38945ffd83dbSDimitry Andric VT == MVT::v4bf16) { 38950b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST1Threev4h); 38960b57cec5SDimitry Andric return; 38975ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || 38985ffd83dbSDimitry Andric VT == MVT::v8bf16) { 38990b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST1Threev8h); 39000b57cec5SDimitry Andric return; 39010b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 39020b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST1Threev2s); 39030b57cec5SDimitry Andric return; 39040b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 39050b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST1Threev4s); 39060b57cec5SDimitry Andric return; 39070b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 39080b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST1Threev2d); 39090b57cec5SDimitry Andric return; 39100b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 39110b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST1Threev1d); 39120b57cec5SDimitry Andric return; 39130b57cec5SDimitry Andric } 39140b57cec5SDimitry Andric break; 39150b57cec5SDimitry Andric } 39160b57cec5SDimitry Andric case Intrinsic::aarch64_neon_st1x4: { 39170b57cec5SDimitry Andric if (VT == MVT::v8i8) { 39180b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST1Fourv8b); 39190b57cec5SDimitry Andric return; 39200b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 39210b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST1Fourv16b); 39220b57cec5SDimitry Andric return; 39235ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || 39245ffd83dbSDimitry Andric VT == MVT::v4bf16) { 39250b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST1Fourv4h); 39260b57cec5SDimitry Andric return; 39275ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || 39285ffd83dbSDimitry Andric VT == MVT::v8bf16) { 39290b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST1Fourv8h); 39300b57cec5SDimitry Andric return; 39310b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 39320b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST1Fourv2s); 39330b57cec5SDimitry Andric return; 39340b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 39350b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST1Fourv4s); 39360b57cec5SDimitry Andric return; 39370b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 39380b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST1Fourv2d); 39390b57cec5SDimitry Andric return; 39400b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 39410b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST1Fourv1d); 39420b57cec5SDimitry Andric return; 39430b57cec5SDimitry Andric } 39440b57cec5SDimitry Andric break; 39450b57cec5SDimitry Andric } 39460b57cec5SDimitry Andric case Intrinsic::aarch64_neon_st2: { 39470b57cec5SDimitry Andric if (VT == MVT::v8i8) { 39480b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST2Twov8b); 39490b57cec5SDimitry Andric return; 39500b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 39510b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST2Twov16b); 39520b57cec5SDimitry Andric return; 39535ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || 39545ffd83dbSDimitry Andric VT == MVT::v4bf16) { 39550b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST2Twov4h); 39560b57cec5SDimitry Andric return; 39575ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || 39585ffd83dbSDimitry Andric VT == MVT::v8bf16) { 39590b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST2Twov8h); 39600b57cec5SDimitry Andric return; 39610b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 39620b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST2Twov2s); 39630b57cec5SDimitry Andric return; 39640b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 39650b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST2Twov4s); 39660b57cec5SDimitry Andric return; 39670b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 39680b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST2Twov2d); 39690b57cec5SDimitry Andric return; 39700b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 39710b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST1Twov1d); 39720b57cec5SDimitry Andric return; 39730b57cec5SDimitry Andric } 39740b57cec5SDimitry Andric break; 39750b57cec5SDimitry Andric } 39760b57cec5SDimitry Andric case Intrinsic::aarch64_neon_st3: { 39770b57cec5SDimitry Andric if (VT == MVT::v8i8) { 39780b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST3Threev8b); 39790b57cec5SDimitry Andric return; 39800b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 39810b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST3Threev16b); 39820b57cec5SDimitry Andric return; 39835ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || 39845ffd83dbSDimitry Andric VT == MVT::v4bf16) { 39850b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST3Threev4h); 39860b57cec5SDimitry Andric return; 39875ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || 39885ffd83dbSDimitry Andric VT == MVT::v8bf16) { 39890b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST3Threev8h); 39900b57cec5SDimitry Andric return; 39910b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 39920b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST3Threev2s); 39930b57cec5SDimitry Andric return; 39940b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 39950b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST3Threev4s); 39960b57cec5SDimitry Andric return; 39970b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 39980b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST3Threev2d); 39990b57cec5SDimitry Andric return; 40000b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 40010b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST1Threev1d); 40020b57cec5SDimitry Andric return; 40030b57cec5SDimitry Andric } 40040b57cec5SDimitry Andric break; 40050b57cec5SDimitry Andric } 40060b57cec5SDimitry Andric case Intrinsic::aarch64_neon_st4: { 40070b57cec5SDimitry Andric if (VT == MVT::v8i8) { 40080b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST4Fourv8b); 40090b57cec5SDimitry Andric return; 40100b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 40110b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST4Fourv16b); 40120b57cec5SDimitry Andric return; 40135ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || 40145ffd83dbSDimitry Andric VT == MVT::v4bf16) { 40150b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST4Fourv4h); 40160b57cec5SDimitry Andric return; 40175ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || 40185ffd83dbSDimitry Andric VT == MVT::v8bf16) { 40190b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST4Fourv8h); 40200b57cec5SDimitry Andric return; 40210b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 40220b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST4Fourv2s); 40230b57cec5SDimitry Andric return; 40240b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 40250b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST4Fourv4s); 40260b57cec5SDimitry Andric return; 40270b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 40280b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST4Fourv2d); 40290b57cec5SDimitry Andric return; 40300b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 40310b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST1Fourv1d); 40320b57cec5SDimitry Andric return; 40330b57cec5SDimitry Andric } 40340b57cec5SDimitry Andric break; 40350b57cec5SDimitry Andric } 40360b57cec5SDimitry Andric case Intrinsic::aarch64_neon_st2lane: { 40370b57cec5SDimitry Andric if (VT == MVT::v16i8 || VT == MVT::v8i8) { 40380b57cec5SDimitry Andric SelectStoreLane(Node, 2, AArch64::ST2i8); 40390b57cec5SDimitry Andric return; 40400b57cec5SDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 || 40415ffd83dbSDimitry Andric VT == MVT::v8f16 || VT == MVT::v4bf16 || VT == MVT::v8bf16) { 40420b57cec5SDimitry Andric SelectStoreLane(Node, 2, AArch64::ST2i16); 40430b57cec5SDimitry Andric return; 40440b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 || 40450b57cec5SDimitry Andric VT == MVT::v2f32) { 40460b57cec5SDimitry Andric SelectStoreLane(Node, 2, AArch64::ST2i32); 40470b57cec5SDimitry Andric return; 40480b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 || 40490b57cec5SDimitry Andric VT == MVT::v1f64) { 40500b57cec5SDimitry Andric SelectStoreLane(Node, 2, AArch64::ST2i64); 40510b57cec5SDimitry Andric return; 40520b57cec5SDimitry Andric } 40530b57cec5SDimitry Andric break; 40540b57cec5SDimitry Andric } 40550b57cec5SDimitry Andric case Intrinsic::aarch64_neon_st3lane: { 40560b57cec5SDimitry Andric if (VT == MVT::v16i8 || VT == MVT::v8i8) { 40570b57cec5SDimitry Andric SelectStoreLane(Node, 3, AArch64::ST3i8); 40580b57cec5SDimitry Andric return; 40590b57cec5SDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 || 40605ffd83dbSDimitry Andric VT == MVT::v8f16 || VT == MVT::v4bf16 || VT == MVT::v8bf16) { 40610b57cec5SDimitry Andric SelectStoreLane(Node, 3, AArch64::ST3i16); 40620b57cec5SDimitry Andric return; 40630b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 || 40640b57cec5SDimitry Andric VT == MVT::v2f32) { 40650b57cec5SDimitry Andric SelectStoreLane(Node, 3, AArch64::ST3i32); 40660b57cec5SDimitry Andric return; 40670b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 || 40680b57cec5SDimitry Andric VT == MVT::v1f64) { 40690b57cec5SDimitry Andric SelectStoreLane(Node, 3, AArch64::ST3i64); 40700b57cec5SDimitry Andric return; 40710b57cec5SDimitry Andric } 40720b57cec5SDimitry Andric break; 40730b57cec5SDimitry Andric } 40740b57cec5SDimitry Andric case Intrinsic::aarch64_neon_st4lane: { 40750b57cec5SDimitry Andric if (VT == MVT::v16i8 || VT == MVT::v8i8) { 40760b57cec5SDimitry Andric SelectStoreLane(Node, 4, AArch64::ST4i8); 40770b57cec5SDimitry Andric return; 40780b57cec5SDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 || 40795ffd83dbSDimitry Andric VT == MVT::v8f16 || VT == MVT::v4bf16 || VT == MVT::v8bf16) { 40800b57cec5SDimitry Andric SelectStoreLane(Node, 4, AArch64::ST4i16); 40810b57cec5SDimitry Andric return; 40820b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 || 40830b57cec5SDimitry Andric VT == MVT::v2f32) { 40840b57cec5SDimitry Andric SelectStoreLane(Node, 4, AArch64::ST4i32); 40850b57cec5SDimitry Andric return; 40860b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 || 40870b57cec5SDimitry Andric VT == MVT::v1f64) { 40880b57cec5SDimitry Andric SelectStoreLane(Node, 4, AArch64::ST4i64); 40890b57cec5SDimitry Andric return; 40900b57cec5SDimitry Andric } 40910b57cec5SDimitry Andric break; 40920b57cec5SDimitry Andric } 40935ffd83dbSDimitry Andric case Intrinsic::aarch64_sve_st2: { 40945ffd83dbSDimitry Andric if (VT == MVT::nxv16i8) { 4095*979e22ffSDimitry Andric SelectPredicatedStore(Node, 2, 0, AArch64::ST2B, AArch64::ST2B_IMM); 40965ffd83dbSDimitry Andric return; 40975ffd83dbSDimitry Andric } else if (VT == MVT::nxv8i16 || VT == MVT::nxv8f16 || 40985ffd83dbSDimitry Andric (VT == MVT::nxv8bf16 && Subtarget->hasBF16())) { 4099*979e22ffSDimitry Andric SelectPredicatedStore(Node, 2, 1, AArch64::ST2H, AArch64::ST2H_IMM); 41005ffd83dbSDimitry Andric return; 41015ffd83dbSDimitry Andric } else if (VT == MVT::nxv4i32 || VT == MVT::nxv4f32) { 4102*979e22ffSDimitry Andric SelectPredicatedStore(Node, 2, 2, AArch64::ST2W, AArch64::ST2W_IMM); 41035ffd83dbSDimitry Andric return; 41045ffd83dbSDimitry Andric } else if (VT == MVT::nxv2i64 || VT == MVT::nxv2f64) { 4105*979e22ffSDimitry Andric SelectPredicatedStore(Node, 2, 3, AArch64::ST2D, AArch64::ST2D_IMM); 41065ffd83dbSDimitry Andric return; 41075ffd83dbSDimitry Andric } 41085ffd83dbSDimitry Andric break; 41095ffd83dbSDimitry Andric } 41105ffd83dbSDimitry Andric case Intrinsic::aarch64_sve_st3: { 41115ffd83dbSDimitry Andric if (VT == MVT::nxv16i8) { 4112*979e22ffSDimitry Andric SelectPredicatedStore(Node, 3, 0, AArch64::ST3B, AArch64::ST3B_IMM); 41135ffd83dbSDimitry Andric return; 41145ffd83dbSDimitry Andric } else if (VT == MVT::nxv8i16 || VT == MVT::nxv8f16 || 41155ffd83dbSDimitry Andric (VT == MVT::nxv8bf16 && Subtarget->hasBF16())) { 4116*979e22ffSDimitry Andric SelectPredicatedStore(Node, 3, 1, AArch64::ST3H, AArch64::ST3H_IMM); 41175ffd83dbSDimitry Andric return; 41185ffd83dbSDimitry Andric } else if (VT == MVT::nxv4i32 || VT == MVT::nxv4f32) { 4119*979e22ffSDimitry Andric SelectPredicatedStore(Node, 3, 2, AArch64::ST3W, AArch64::ST3W_IMM); 41205ffd83dbSDimitry Andric return; 41215ffd83dbSDimitry Andric } else if (VT == MVT::nxv2i64 || VT == MVT::nxv2f64) { 4122*979e22ffSDimitry Andric SelectPredicatedStore(Node, 3, 3, AArch64::ST3D, AArch64::ST3D_IMM); 41235ffd83dbSDimitry Andric return; 41245ffd83dbSDimitry Andric } 41255ffd83dbSDimitry Andric break; 41265ffd83dbSDimitry Andric } 41275ffd83dbSDimitry Andric case Intrinsic::aarch64_sve_st4: { 41285ffd83dbSDimitry Andric if (VT == MVT::nxv16i8) { 4129*979e22ffSDimitry Andric SelectPredicatedStore(Node, 4, 0, AArch64::ST4B, AArch64::ST4B_IMM); 41305ffd83dbSDimitry Andric return; 41315ffd83dbSDimitry Andric } else if (VT == MVT::nxv8i16 || VT == MVT::nxv8f16 || 41325ffd83dbSDimitry Andric (VT == MVT::nxv8bf16 && Subtarget->hasBF16())) { 4133*979e22ffSDimitry Andric SelectPredicatedStore(Node, 4, 1, AArch64::ST4H, AArch64::ST4H_IMM); 41345ffd83dbSDimitry Andric return; 41355ffd83dbSDimitry Andric } else if (VT == MVT::nxv4i32 || VT == MVT::nxv4f32) { 4136*979e22ffSDimitry Andric SelectPredicatedStore(Node, 4, 2, AArch64::ST4W, AArch64::ST4W_IMM); 41375ffd83dbSDimitry Andric return; 41385ffd83dbSDimitry Andric } else if (VT == MVT::nxv2i64 || VT == MVT::nxv2f64) { 4139*979e22ffSDimitry Andric SelectPredicatedStore(Node, 4, 3, AArch64::ST4D, AArch64::ST4D_IMM); 41405ffd83dbSDimitry Andric return; 41415ffd83dbSDimitry Andric } 41425ffd83dbSDimitry Andric break; 41435ffd83dbSDimitry Andric } 41440b57cec5SDimitry Andric } 41450b57cec5SDimitry Andric break; 41460b57cec5SDimitry Andric } 41470b57cec5SDimitry Andric case AArch64ISD::LD2post: { 41480b57cec5SDimitry Andric if (VT == MVT::v8i8) { 41490b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD2Twov8b_POST, AArch64::dsub0); 41500b57cec5SDimitry Andric return; 41510b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 41520b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD2Twov16b_POST, AArch64::qsub0); 41530b57cec5SDimitry Andric return; 41545ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 41550b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD2Twov4h_POST, AArch64::dsub0); 41560b57cec5SDimitry Andric return; 41575ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 41580b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD2Twov8h_POST, AArch64::qsub0); 41590b57cec5SDimitry Andric return; 41600b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 41610b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD2Twov2s_POST, AArch64::dsub0); 41620b57cec5SDimitry Andric return; 41630b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 41640b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD2Twov4s_POST, AArch64::qsub0); 41650b57cec5SDimitry Andric return; 41660b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 41670b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD1Twov1d_POST, AArch64::dsub0); 41680b57cec5SDimitry Andric return; 41690b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 41700b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD2Twov2d_POST, AArch64::qsub0); 41710b57cec5SDimitry Andric return; 41720b57cec5SDimitry Andric } 41730b57cec5SDimitry Andric break; 41740b57cec5SDimitry Andric } 41750b57cec5SDimitry Andric case AArch64ISD::LD3post: { 41760b57cec5SDimitry Andric if (VT == MVT::v8i8) { 41770b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD3Threev8b_POST, AArch64::dsub0); 41780b57cec5SDimitry Andric return; 41790b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 41800b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD3Threev16b_POST, AArch64::qsub0); 41810b57cec5SDimitry Andric return; 41825ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 41830b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD3Threev4h_POST, AArch64::dsub0); 41840b57cec5SDimitry Andric return; 41855ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 41860b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD3Threev8h_POST, AArch64::qsub0); 41870b57cec5SDimitry Andric return; 41880b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 41890b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD3Threev2s_POST, AArch64::dsub0); 41900b57cec5SDimitry Andric return; 41910b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 41920b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD3Threev4s_POST, AArch64::qsub0); 41930b57cec5SDimitry Andric return; 41940b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 41950b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD1Threev1d_POST, AArch64::dsub0); 41960b57cec5SDimitry Andric return; 41970b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 41980b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD3Threev2d_POST, AArch64::qsub0); 41990b57cec5SDimitry Andric return; 42000b57cec5SDimitry Andric } 42010b57cec5SDimitry Andric break; 42020b57cec5SDimitry Andric } 42030b57cec5SDimitry Andric case AArch64ISD::LD4post: { 42040b57cec5SDimitry Andric if (VT == MVT::v8i8) { 42050b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD4Fourv8b_POST, AArch64::dsub0); 42060b57cec5SDimitry Andric return; 42070b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 42080b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD4Fourv16b_POST, AArch64::qsub0); 42090b57cec5SDimitry Andric return; 42105ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 42110b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD4Fourv4h_POST, AArch64::dsub0); 42120b57cec5SDimitry Andric return; 42135ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 42140b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD4Fourv8h_POST, AArch64::qsub0); 42150b57cec5SDimitry Andric return; 42160b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 42170b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD4Fourv2s_POST, AArch64::dsub0); 42180b57cec5SDimitry Andric return; 42190b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 42200b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD4Fourv4s_POST, AArch64::qsub0); 42210b57cec5SDimitry Andric return; 42220b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 42230b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD1Fourv1d_POST, AArch64::dsub0); 42240b57cec5SDimitry Andric return; 42250b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 42260b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD4Fourv2d_POST, AArch64::qsub0); 42270b57cec5SDimitry Andric return; 42280b57cec5SDimitry Andric } 42290b57cec5SDimitry Andric break; 42300b57cec5SDimitry Andric } 42310b57cec5SDimitry Andric case AArch64ISD::LD1x2post: { 42320b57cec5SDimitry Andric if (VT == MVT::v8i8) { 42330b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD1Twov8b_POST, AArch64::dsub0); 42340b57cec5SDimitry Andric return; 42350b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 42360b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD1Twov16b_POST, AArch64::qsub0); 42370b57cec5SDimitry Andric return; 42385ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 42390b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD1Twov4h_POST, AArch64::dsub0); 42400b57cec5SDimitry Andric return; 42415ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 42420b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD1Twov8h_POST, AArch64::qsub0); 42430b57cec5SDimitry Andric return; 42440b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 42450b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD1Twov2s_POST, AArch64::dsub0); 42460b57cec5SDimitry Andric return; 42470b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 42480b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD1Twov4s_POST, AArch64::qsub0); 42490b57cec5SDimitry Andric return; 42500b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 42510b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD1Twov1d_POST, AArch64::dsub0); 42520b57cec5SDimitry Andric return; 42530b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 42540b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD1Twov2d_POST, AArch64::qsub0); 42550b57cec5SDimitry Andric return; 42560b57cec5SDimitry Andric } 42570b57cec5SDimitry Andric break; 42580b57cec5SDimitry Andric } 42590b57cec5SDimitry Andric case AArch64ISD::LD1x3post: { 42600b57cec5SDimitry Andric if (VT == MVT::v8i8) { 42610b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD1Threev8b_POST, AArch64::dsub0); 42620b57cec5SDimitry Andric return; 42630b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 42640b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD1Threev16b_POST, AArch64::qsub0); 42650b57cec5SDimitry Andric return; 42665ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 42670b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD1Threev4h_POST, AArch64::dsub0); 42680b57cec5SDimitry Andric return; 42695ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 42700b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD1Threev8h_POST, AArch64::qsub0); 42710b57cec5SDimitry Andric return; 42720b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 42730b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD1Threev2s_POST, AArch64::dsub0); 42740b57cec5SDimitry Andric return; 42750b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 42760b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD1Threev4s_POST, AArch64::qsub0); 42770b57cec5SDimitry Andric return; 42780b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 42790b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD1Threev1d_POST, AArch64::dsub0); 42800b57cec5SDimitry Andric return; 42810b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 42820b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD1Threev2d_POST, AArch64::qsub0); 42830b57cec5SDimitry Andric return; 42840b57cec5SDimitry Andric } 42850b57cec5SDimitry Andric break; 42860b57cec5SDimitry Andric } 42870b57cec5SDimitry Andric case AArch64ISD::LD1x4post: { 42880b57cec5SDimitry Andric if (VT == MVT::v8i8) { 42890b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD1Fourv8b_POST, AArch64::dsub0); 42900b57cec5SDimitry Andric return; 42910b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 42920b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD1Fourv16b_POST, AArch64::qsub0); 42930b57cec5SDimitry Andric return; 42945ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 42950b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD1Fourv4h_POST, AArch64::dsub0); 42960b57cec5SDimitry Andric return; 42975ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 42980b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD1Fourv8h_POST, AArch64::qsub0); 42990b57cec5SDimitry Andric return; 43000b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 43010b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD1Fourv2s_POST, AArch64::dsub0); 43020b57cec5SDimitry Andric return; 43030b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 43040b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD1Fourv4s_POST, AArch64::qsub0); 43050b57cec5SDimitry Andric return; 43060b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 43070b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD1Fourv1d_POST, AArch64::dsub0); 43080b57cec5SDimitry Andric return; 43090b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 43100b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD1Fourv2d_POST, AArch64::qsub0); 43110b57cec5SDimitry Andric return; 43120b57cec5SDimitry Andric } 43130b57cec5SDimitry Andric break; 43140b57cec5SDimitry Andric } 43150b57cec5SDimitry Andric case AArch64ISD::LD1DUPpost: { 43160b57cec5SDimitry Andric if (VT == MVT::v8i8) { 43170b57cec5SDimitry Andric SelectPostLoad(Node, 1, AArch64::LD1Rv8b_POST, AArch64::dsub0); 43180b57cec5SDimitry Andric return; 43190b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 43200b57cec5SDimitry Andric SelectPostLoad(Node, 1, AArch64::LD1Rv16b_POST, AArch64::qsub0); 43210b57cec5SDimitry Andric return; 43225ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 43230b57cec5SDimitry Andric SelectPostLoad(Node, 1, AArch64::LD1Rv4h_POST, AArch64::dsub0); 43240b57cec5SDimitry Andric return; 43255ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 43260b57cec5SDimitry Andric SelectPostLoad(Node, 1, AArch64::LD1Rv8h_POST, AArch64::qsub0); 43270b57cec5SDimitry Andric return; 43280b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 43290b57cec5SDimitry Andric SelectPostLoad(Node, 1, AArch64::LD1Rv2s_POST, AArch64::dsub0); 43300b57cec5SDimitry Andric return; 43310b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 43320b57cec5SDimitry Andric SelectPostLoad(Node, 1, AArch64::LD1Rv4s_POST, AArch64::qsub0); 43330b57cec5SDimitry Andric return; 43340b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 43350b57cec5SDimitry Andric SelectPostLoad(Node, 1, AArch64::LD1Rv1d_POST, AArch64::dsub0); 43360b57cec5SDimitry Andric return; 43370b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 43380b57cec5SDimitry Andric SelectPostLoad(Node, 1, AArch64::LD1Rv2d_POST, AArch64::qsub0); 43390b57cec5SDimitry Andric return; 43400b57cec5SDimitry Andric } 43410b57cec5SDimitry Andric break; 43420b57cec5SDimitry Andric } 43430b57cec5SDimitry Andric case AArch64ISD::LD2DUPpost: { 43440b57cec5SDimitry Andric if (VT == MVT::v8i8) { 43450b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD2Rv8b_POST, AArch64::dsub0); 43460b57cec5SDimitry Andric return; 43470b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 43480b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD2Rv16b_POST, AArch64::qsub0); 43490b57cec5SDimitry Andric return; 43505ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 43510b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD2Rv4h_POST, AArch64::dsub0); 43520b57cec5SDimitry Andric return; 43535ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 43540b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD2Rv8h_POST, AArch64::qsub0); 43550b57cec5SDimitry Andric return; 43560b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 43570b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD2Rv2s_POST, AArch64::dsub0); 43580b57cec5SDimitry Andric return; 43590b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 43600b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD2Rv4s_POST, AArch64::qsub0); 43610b57cec5SDimitry Andric return; 43620b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 43630b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD2Rv1d_POST, AArch64::dsub0); 43640b57cec5SDimitry Andric return; 43650b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 43660b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD2Rv2d_POST, AArch64::qsub0); 43670b57cec5SDimitry Andric return; 43680b57cec5SDimitry Andric } 43690b57cec5SDimitry Andric break; 43700b57cec5SDimitry Andric } 43710b57cec5SDimitry Andric case AArch64ISD::LD3DUPpost: { 43720b57cec5SDimitry Andric if (VT == MVT::v8i8) { 43730b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD3Rv8b_POST, AArch64::dsub0); 43740b57cec5SDimitry Andric return; 43750b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 43760b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD3Rv16b_POST, AArch64::qsub0); 43770b57cec5SDimitry Andric return; 43785ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 43790b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD3Rv4h_POST, AArch64::dsub0); 43800b57cec5SDimitry Andric return; 43815ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 43820b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD3Rv8h_POST, AArch64::qsub0); 43830b57cec5SDimitry Andric return; 43840b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 43850b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD3Rv2s_POST, AArch64::dsub0); 43860b57cec5SDimitry Andric return; 43870b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 43880b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD3Rv4s_POST, AArch64::qsub0); 43890b57cec5SDimitry Andric return; 43900b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 43910b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD3Rv1d_POST, AArch64::dsub0); 43920b57cec5SDimitry Andric return; 43930b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 43940b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD3Rv2d_POST, AArch64::qsub0); 43950b57cec5SDimitry Andric return; 43960b57cec5SDimitry Andric } 43970b57cec5SDimitry Andric break; 43980b57cec5SDimitry Andric } 43990b57cec5SDimitry Andric case AArch64ISD::LD4DUPpost: { 44000b57cec5SDimitry Andric if (VT == MVT::v8i8) { 44010b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD4Rv8b_POST, AArch64::dsub0); 44020b57cec5SDimitry Andric return; 44030b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 44040b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD4Rv16b_POST, AArch64::qsub0); 44050b57cec5SDimitry Andric return; 44065ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 44070b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD4Rv4h_POST, AArch64::dsub0); 44080b57cec5SDimitry Andric return; 44095ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 44100b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD4Rv8h_POST, AArch64::qsub0); 44110b57cec5SDimitry Andric return; 44120b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 44130b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD4Rv2s_POST, AArch64::dsub0); 44140b57cec5SDimitry Andric return; 44150b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 44160b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD4Rv4s_POST, AArch64::qsub0); 44170b57cec5SDimitry Andric return; 44180b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 44190b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD4Rv1d_POST, AArch64::dsub0); 44200b57cec5SDimitry Andric return; 44210b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 44220b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD4Rv2d_POST, AArch64::qsub0); 44230b57cec5SDimitry Andric return; 44240b57cec5SDimitry Andric } 44250b57cec5SDimitry Andric break; 44260b57cec5SDimitry Andric } 44270b57cec5SDimitry Andric case AArch64ISD::LD1LANEpost: { 44280b57cec5SDimitry Andric if (VT == MVT::v16i8 || VT == MVT::v8i8) { 44290b57cec5SDimitry Andric SelectPostLoadLane(Node, 1, AArch64::LD1i8_POST); 44300b57cec5SDimitry Andric return; 44310b57cec5SDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 || 44325ffd83dbSDimitry Andric VT == MVT::v8f16 || VT == MVT::v4bf16 || VT == MVT::v8bf16) { 44330b57cec5SDimitry Andric SelectPostLoadLane(Node, 1, AArch64::LD1i16_POST); 44340b57cec5SDimitry Andric return; 44350b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 || 44360b57cec5SDimitry Andric VT == MVT::v2f32) { 44370b57cec5SDimitry Andric SelectPostLoadLane(Node, 1, AArch64::LD1i32_POST); 44380b57cec5SDimitry Andric return; 44390b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 || 44400b57cec5SDimitry Andric VT == MVT::v1f64) { 44410b57cec5SDimitry Andric SelectPostLoadLane(Node, 1, AArch64::LD1i64_POST); 44420b57cec5SDimitry Andric return; 44430b57cec5SDimitry Andric } 44440b57cec5SDimitry Andric break; 44450b57cec5SDimitry Andric } 44460b57cec5SDimitry Andric case AArch64ISD::LD2LANEpost: { 44470b57cec5SDimitry Andric if (VT == MVT::v16i8 || VT == MVT::v8i8) { 44480b57cec5SDimitry Andric SelectPostLoadLane(Node, 2, AArch64::LD2i8_POST); 44490b57cec5SDimitry Andric return; 44500b57cec5SDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 || 44515ffd83dbSDimitry Andric VT == MVT::v8f16 || VT == MVT::v4bf16 || VT == MVT::v8bf16) { 44520b57cec5SDimitry Andric SelectPostLoadLane(Node, 2, AArch64::LD2i16_POST); 44530b57cec5SDimitry Andric return; 44540b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 || 44550b57cec5SDimitry Andric VT == MVT::v2f32) { 44560b57cec5SDimitry Andric SelectPostLoadLane(Node, 2, AArch64::LD2i32_POST); 44570b57cec5SDimitry Andric return; 44580b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 || 44590b57cec5SDimitry Andric VT == MVT::v1f64) { 44600b57cec5SDimitry Andric SelectPostLoadLane(Node, 2, AArch64::LD2i64_POST); 44610b57cec5SDimitry Andric return; 44620b57cec5SDimitry Andric } 44630b57cec5SDimitry Andric break; 44640b57cec5SDimitry Andric } 44650b57cec5SDimitry Andric case AArch64ISD::LD3LANEpost: { 44660b57cec5SDimitry Andric if (VT == MVT::v16i8 || VT == MVT::v8i8) { 44670b57cec5SDimitry Andric SelectPostLoadLane(Node, 3, AArch64::LD3i8_POST); 44680b57cec5SDimitry Andric return; 44690b57cec5SDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 || 44705ffd83dbSDimitry Andric VT == MVT::v8f16 || VT == MVT::v4bf16 || VT == MVT::v8bf16) { 44710b57cec5SDimitry Andric SelectPostLoadLane(Node, 3, AArch64::LD3i16_POST); 44720b57cec5SDimitry Andric return; 44730b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 || 44740b57cec5SDimitry Andric VT == MVT::v2f32) { 44750b57cec5SDimitry Andric SelectPostLoadLane(Node, 3, AArch64::LD3i32_POST); 44760b57cec5SDimitry Andric return; 44770b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 || 44780b57cec5SDimitry Andric VT == MVT::v1f64) { 44790b57cec5SDimitry Andric SelectPostLoadLane(Node, 3, AArch64::LD3i64_POST); 44800b57cec5SDimitry Andric return; 44810b57cec5SDimitry Andric } 44820b57cec5SDimitry Andric break; 44830b57cec5SDimitry Andric } 44840b57cec5SDimitry Andric case AArch64ISD::LD4LANEpost: { 44850b57cec5SDimitry Andric if (VT == MVT::v16i8 || VT == MVT::v8i8) { 44860b57cec5SDimitry Andric SelectPostLoadLane(Node, 4, AArch64::LD4i8_POST); 44870b57cec5SDimitry Andric return; 44880b57cec5SDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 || 44895ffd83dbSDimitry Andric VT == MVT::v8f16 || VT == MVT::v4bf16 || VT == MVT::v8bf16) { 44900b57cec5SDimitry Andric SelectPostLoadLane(Node, 4, AArch64::LD4i16_POST); 44910b57cec5SDimitry Andric return; 44920b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 || 44930b57cec5SDimitry Andric VT == MVT::v2f32) { 44940b57cec5SDimitry Andric SelectPostLoadLane(Node, 4, AArch64::LD4i32_POST); 44950b57cec5SDimitry Andric return; 44960b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 || 44970b57cec5SDimitry Andric VT == MVT::v1f64) { 44980b57cec5SDimitry Andric SelectPostLoadLane(Node, 4, AArch64::LD4i64_POST); 44990b57cec5SDimitry Andric return; 45000b57cec5SDimitry Andric } 45010b57cec5SDimitry Andric break; 45020b57cec5SDimitry Andric } 45030b57cec5SDimitry Andric case AArch64ISD::ST2post: { 45040b57cec5SDimitry Andric VT = Node->getOperand(1).getValueType(); 45050b57cec5SDimitry Andric if (VT == MVT::v8i8) { 45060b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST2Twov8b_POST); 45070b57cec5SDimitry Andric return; 45080b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 45090b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST2Twov16b_POST); 45100b57cec5SDimitry Andric return; 45115ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 45120b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST2Twov4h_POST); 45130b57cec5SDimitry Andric return; 45145ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 45150b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST2Twov8h_POST); 45160b57cec5SDimitry Andric return; 45170b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 45180b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST2Twov2s_POST); 45190b57cec5SDimitry Andric return; 45200b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 45210b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST2Twov4s_POST); 45220b57cec5SDimitry Andric return; 45230b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 45240b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST2Twov2d_POST); 45250b57cec5SDimitry Andric return; 45260b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 45270b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST1Twov1d_POST); 45280b57cec5SDimitry Andric return; 45290b57cec5SDimitry Andric } 45300b57cec5SDimitry Andric break; 45310b57cec5SDimitry Andric } 45320b57cec5SDimitry Andric case AArch64ISD::ST3post: { 45330b57cec5SDimitry Andric VT = Node->getOperand(1).getValueType(); 45340b57cec5SDimitry Andric if (VT == MVT::v8i8) { 45350b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST3Threev8b_POST); 45360b57cec5SDimitry Andric return; 45370b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 45380b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST3Threev16b_POST); 45390b57cec5SDimitry Andric return; 45405ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 45410b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST3Threev4h_POST); 45420b57cec5SDimitry Andric return; 45435ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 45440b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST3Threev8h_POST); 45450b57cec5SDimitry Andric return; 45460b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 45470b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST3Threev2s_POST); 45480b57cec5SDimitry Andric return; 45490b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 45500b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST3Threev4s_POST); 45510b57cec5SDimitry Andric return; 45520b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 45530b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST3Threev2d_POST); 45540b57cec5SDimitry Andric return; 45550b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 45560b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST1Threev1d_POST); 45570b57cec5SDimitry Andric return; 45580b57cec5SDimitry Andric } 45590b57cec5SDimitry Andric break; 45600b57cec5SDimitry Andric } 45610b57cec5SDimitry Andric case AArch64ISD::ST4post: { 45620b57cec5SDimitry Andric VT = Node->getOperand(1).getValueType(); 45630b57cec5SDimitry Andric if (VT == MVT::v8i8) { 45640b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST4Fourv8b_POST); 45650b57cec5SDimitry Andric return; 45660b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 45670b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST4Fourv16b_POST); 45680b57cec5SDimitry Andric return; 45695ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 45700b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST4Fourv4h_POST); 45710b57cec5SDimitry Andric return; 45725ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 45730b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST4Fourv8h_POST); 45740b57cec5SDimitry Andric return; 45750b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 45760b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST4Fourv2s_POST); 45770b57cec5SDimitry Andric return; 45780b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 45790b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST4Fourv4s_POST); 45800b57cec5SDimitry Andric return; 45810b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 45820b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST4Fourv2d_POST); 45830b57cec5SDimitry Andric return; 45840b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 45850b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST1Fourv1d_POST); 45860b57cec5SDimitry Andric return; 45870b57cec5SDimitry Andric } 45880b57cec5SDimitry Andric break; 45890b57cec5SDimitry Andric } 45900b57cec5SDimitry Andric case AArch64ISD::ST1x2post: { 45910b57cec5SDimitry Andric VT = Node->getOperand(1).getValueType(); 45920b57cec5SDimitry Andric if (VT == MVT::v8i8) { 45930b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST1Twov8b_POST); 45940b57cec5SDimitry Andric return; 45950b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 45960b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST1Twov16b_POST); 45970b57cec5SDimitry Andric return; 45985ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 45990b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST1Twov4h_POST); 46000b57cec5SDimitry Andric return; 46015ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 46020b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST1Twov8h_POST); 46030b57cec5SDimitry Andric return; 46040b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 46050b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST1Twov2s_POST); 46060b57cec5SDimitry Andric return; 46070b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 46080b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST1Twov4s_POST); 46090b57cec5SDimitry Andric return; 46100b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 46110b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST1Twov1d_POST); 46120b57cec5SDimitry Andric return; 46130b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 46140b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST1Twov2d_POST); 46150b57cec5SDimitry Andric return; 46160b57cec5SDimitry Andric } 46170b57cec5SDimitry Andric break; 46180b57cec5SDimitry Andric } 46190b57cec5SDimitry Andric case AArch64ISD::ST1x3post: { 46200b57cec5SDimitry Andric VT = Node->getOperand(1).getValueType(); 46210b57cec5SDimitry Andric if (VT == MVT::v8i8) { 46220b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST1Threev8b_POST); 46230b57cec5SDimitry Andric return; 46240b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 46250b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST1Threev16b_POST); 46260b57cec5SDimitry Andric return; 46275ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 46280b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST1Threev4h_POST); 46290b57cec5SDimitry Andric return; 46305ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16 ) { 46310b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST1Threev8h_POST); 46320b57cec5SDimitry Andric return; 46330b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 46340b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST1Threev2s_POST); 46350b57cec5SDimitry Andric return; 46360b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 46370b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST1Threev4s_POST); 46380b57cec5SDimitry Andric return; 46390b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 46400b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST1Threev1d_POST); 46410b57cec5SDimitry Andric return; 46420b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 46430b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST1Threev2d_POST); 46440b57cec5SDimitry Andric return; 46450b57cec5SDimitry Andric } 46460b57cec5SDimitry Andric break; 46470b57cec5SDimitry Andric } 46480b57cec5SDimitry Andric case AArch64ISD::ST1x4post: { 46490b57cec5SDimitry Andric VT = Node->getOperand(1).getValueType(); 46500b57cec5SDimitry Andric if (VT == MVT::v8i8) { 46510b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST1Fourv8b_POST); 46520b57cec5SDimitry Andric return; 46530b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 46540b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST1Fourv16b_POST); 46550b57cec5SDimitry Andric return; 46565ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 46570b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST1Fourv4h_POST); 46580b57cec5SDimitry Andric return; 46595ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 46600b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST1Fourv8h_POST); 46610b57cec5SDimitry Andric return; 46620b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 46630b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST1Fourv2s_POST); 46640b57cec5SDimitry Andric return; 46650b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 46660b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST1Fourv4s_POST); 46670b57cec5SDimitry Andric return; 46680b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 46690b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST1Fourv1d_POST); 46700b57cec5SDimitry Andric return; 46710b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 46720b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST1Fourv2d_POST); 46730b57cec5SDimitry Andric return; 46740b57cec5SDimitry Andric } 46750b57cec5SDimitry Andric break; 46760b57cec5SDimitry Andric } 46770b57cec5SDimitry Andric case AArch64ISD::ST2LANEpost: { 46780b57cec5SDimitry Andric VT = Node->getOperand(1).getValueType(); 46790b57cec5SDimitry Andric if (VT == MVT::v16i8 || VT == MVT::v8i8) { 46800b57cec5SDimitry Andric SelectPostStoreLane(Node, 2, AArch64::ST2i8_POST); 46810b57cec5SDimitry Andric return; 46820b57cec5SDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 || 46835ffd83dbSDimitry Andric VT == MVT::v8f16 || VT == MVT::v4bf16 || VT == MVT::v8bf16) { 46840b57cec5SDimitry Andric SelectPostStoreLane(Node, 2, AArch64::ST2i16_POST); 46850b57cec5SDimitry Andric return; 46860b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 || 46870b57cec5SDimitry Andric VT == MVT::v2f32) { 46880b57cec5SDimitry Andric SelectPostStoreLane(Node, 2, AArch64::ST2i32_POST); 46890b57cec5SDimitry Andric return; 46900b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 || 46910b57cec5SDimitry Andric VT == MVT::v1f64) { 46920b57cec5SDimitry Andric SelectPostStoreLane(Node, 2, AArch64::ST2i64_POST); 46930b57cec5SDimitry Andric return; 46940b57cec5SDimitry Andric } 46950b57cec5SDimitry Andric break; 46960b57cec5SDimitry Andric } 46970b57cec5SDimitry Andric case AArch64ISD::ST3LANEpost: { 46980b57cec5SDimitry Andric VT = Node->getOperand(1).getValueType(); 46990b57cec5SDimitry Andric if (VT == MVT::v16i8 || VT == MVT::v8i8) { 47000b57cec5SDimitry Andric SelectPostStoreLane(Node, 3, AArch64::ST3i8_POST); 47010b57cec5SDimitry Andric return; 47020b57cec5SDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 || 47035ffd83dbSDimitry Andric VT == MVT::v8f16 || VT == MVT::v4bf16 || VT == MVT::v8bf16) { 47040b57cec5SDimitry Andric SelectPostStoreLane(Node, 3, AArch64::ST3i16_POST); 47050b57cec5SDimitry Andric return; 47060b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 || 47070b57cec5SDimitry Andric VT == MVT::v2f32) { 47080b57cec5SDimitry Andric SelectPostStoreLane(Node, 3, AArch64::ST3i32_POST); 47090b57cec5SDimitry Andric return; 47100b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 || 47110b57cec5SDimitry Andric VT == MVT::v1f64) { 47120b57cec5SDimitry Andric SelectPostStoreLane(Node, 3, AArch64::ST3i64_POST); 47130b57cec5SDimitry Andric return; 47140b57cec5SDimitry Andric } 47150b57cec5SDimitry Andric break; 47160b57cec5SDimitry Andric } 47170b57cec5SDimitry Andric case AArch64ISD::ST4LANEpost: { 47180b57cec5SDimitry Andric VT = Node->getOperand(1).getValueType(); 47190b57cec5SDimitry Andric if (VT == MVT::v16i8 || VT == MVT::v8i8) { 47200b57cec5SDimitry Andric SelectPostStoreLane(Node, 4, AArch64::ST4i8_POST); 47210b57cec5SDimitry Andric return; 47220b57cec5SDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 || 47235ffd83dbSDimitry Andric VT == MVT::v8f16 || VT == MVT::v4bf16 || VT == MVT::v8bf16) { 47240b57cec5SDimitry Andric SelectPostStoreLane(Node, 4, AArch64::ST4i16_POST); 47250b57cec5SDimitry Andric return; 47260b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 || 47270b57cec5SDimitry Andric VT == MVT::v2f32) { 47280b57cec5SDimitry Andric SelectPostStoreLane(Node, 4, AArch64::ST4i32_POST); 47290b57cec5SDimitry Andric return; 47300b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 || 47310b57cec5SDimitry Andric VT == MVT::v1f64) { 47320b57cec5SDimitry Andric SelectPostStoreLane(Node, 4, AArch64::ST4i64_POST); 47330b57cec5SDimitry Andric return; 47340b57cec5SDimitry Andric } 47350b57cec5SDimitry Andric break; 47360b57cec5SDimitry Andric } 47375ffd83dbSDimitry Andric case AArch64ISD::SVE_LD2_MERGE_ZERO: { 47385ffd83dbSDimitry Andric if (VT == MVT::nxv16i8) { 4739*979e22ffSDimitry Andric SelectPredicatedLoad(Node, 2, 0, AArch64::LD2B_IMM, AArch64::LD2B); 47405ffd83dbSDimitry Andric return; 47415ffd83dbSDimitry Andric } else if (VT == MVT::nxv8i16 || VT == MVT::nxv8f16 || 47425ffd83dbSDimitry Andric (VT == MVT::nxv8bf16 && Subtarget->hasBF16())) { 4743*979e22ffSDimitry Andric SelectPredicatedLoad(Node, 2, 1, AArch64::LD2H_IMM, AArch64::LD2H); 47445ffd83dbSDimitry Andric return; 47455ffd83dbSDimitry Andric } else if (VT == MVT::nxv4i32 || VT == MVT::nxv4f32) { 4746*979e22ffSDimitry Andric SelectPredicatedLoad(Node, 2, 2, AArch64::LD2W_IMM, AArch64::LD2W); 47475ffd83dbSDimitry Andric return; 47485ffd83dbSDimitry Andric } else if (VT == MVT::nxv2i64 || VT == MVT::nxv2f64) { 4749*979e22ffSDimitry Andric SelectPredicatedLoad(Node, 2, 3, AArch64::LD2D_IMM, AArch64::LD2D); 47505ffd83dbSDimitry Andric return; 47515ffd83dbSDimitry Andric } 47525ffd83dbSDimitry Andric break; 47535ffd83dbSDimitry Andric } 47545ffd83dbSDimitry Andric case AArch64ISD::SVE_LD3_MERGE_ZERO: { 47555ffd83dbSDimitry Andric if (VT == MVT::nxv16i8) { 4756*979e22ffSDimitry Andric SelectPredicatedLoad(Node, 3, 0, AArch64::LD3B_IMM, AArch64::LD3B); 47575ffd83dbSDimitry Andric return; 47585ffd83dbSDimitry Andric } else if (VT == MVT::nxv8i16 || VT == MVT::nxv8f16 || 47595ffd83dbSDimitry Andric (VT == MVT::nxv8bf16 && Subtarget->hasBF16())) { 4760*979e22ffSDimitry Andric SelectPredicatedLoad(Node, 3, 1, AArch64::LD3H_IMM, AArch64::LD3H); 47615ffd83dbSDimitry Andric return; 47625ffd83dbSDimitry Andric } else if (VT == MVT::nxv4i32 || VT == MVT::nxv4f32) { 4763*979e22ffSDimitry Andric SelectPredicatedLoad(Node, 3, 2, AArch64::LD3W_IMM, AArch64::LD3W); 47645ffd83dbSDimitry Andric return; 47655ffd83dbSDimitry Andric } else if (VT == MVT::nxv2i64 || VT == MVT::nxv2f64) { 4766*979e22ffSDimitry Andric SelectPredicatedLoad(Node, 3, 3, AArch64::LD3D_IMM, AArch64::LD3D); 47675ffd83dbSDimitry Andric return; 47685ffd83dbSDimitry Andric } 47695ffd83dbSDimitry Andric break; 47705ffd83dbSDimitry Andric } 47715ffd83dbSDimitry Andric case AArch64ISD::SVE_LD4_MERGE_ZERO: { 47725ffd83dbSDimitry Andric if (VT == MVT::nxv16i8) { 4773*979e22ffSDimitry Andric SelectPredicatedLoad(Node, 4, 0, AArch64::LD4B_IMM, AArch64::LD4B); 47745ffd83dbSDimitry Andric return; 47755ffd83dbSDimitry Andric } else if (VT == MVT::nxv8i16 || VT == MVT::nxv8f16 || 47765ffd83dbSDimitry Andric (VT == MVT::nxv8bf16 && Subtarget->hasBF16())) { 4777*979e22ffSDimitry Andric SelectPredicatedLoad(Node, 4, 1, AArch64::LD4H_IMM, AArch64::LD4H); 47785ffd83dbSDimitry Andric return; 47795ffd83dbSDimitry Andric } else if (VT == MVT::nxv4i32 || VT == MVT::nxv4f32) { 4780*979e22ffSDimitry Andric SelectPredicatedLoad(Node, 4, 2, AArch64::LD4W_IMM, AArch64::LD4W); 47815ffd83dbSDimitry Andric return; 47825ffd83dbSDimitry Andric } else if (VT == MVT::nxv2i64 || VT == MVT::nxv2f64) { 4783*979e22ffSDimitry Andric SelectPredicatedLoad(Node, 4, 3, AArch64::LD4D_IMM, AArch64::LD4D); 47845ffd83dbSDimitry Andric return; 47855ffd83dbSDimitry Andric } 47865ffd83dbSDimitry Andric break; 47875ffd83dbSDimitry Andric } 47880b57cec5SDimitry Andric } 47890b57cec5SDimitry Andric 47900b57cec5SDimitry Andric // Select the default instruction 47910b57cec5SDimitry Andric SelectCode(Node); 47920b57cec5SDimitry Andric } 47930b57cec5SDimitry Andric 47940b57cec5SDimitry Andric /// createAArch64ISelDag - This pass converts a legalized DAG into a 47950b57cec5SDimitry Andric /// AArch64-specific DAG, ready for instruction scheduling. 47960b57cec5SDimitry Andric FunctionPass *llvm::createAArch64ISelDag(AArch64TargetMachine &TM, 47970b57cec5SDimitry Andric CodeGenOpt::Level OptLevel) { 47980b57cec5SDimitry Andric return new AArch64DAGToDAGISel(TM, OptLevel); 47990b57cec5SDimitry Andric } 48005ffd83dbSDimitry Andric 48015ffd83dbSDimitry Andric /// When \p PredVT is a scalable vector predicate in the form 48025ffd83dbSDimitry Andric /// MVT::nx<M>xi1, it builds the correspondent scalable vector of 4803*979e22ffSDimitry Andric /// integers MVT::nx<M>xi<bits> s.t. M x bits = 128. When targeting 4804*979e22ffSDimitry Andric /// structured vectors (NumVec >1), the output data type is 4805*979e22ffSDimitry Andric /// MVT::nx<M*NumVec>xi<bits> s.t. M x bits = 128. If the input 48065ffd83dbSDimitry Andric /// PredVT is not in the form MVT::nx<M>xi1, it returns an invalid 48075ffd83dbSDimitry Andric /// EVT. 4808*979e22ffSDimitry Andric static EVT getPackedVectorTypeFromPredicateType(LLVMContext &Ctx, EVT PredVT, 4809*979e22ffSDimitry Andric unsigned NumVec) { 4810*979e22ffSDimitry Andric assert(NumVec > 0 && NumVec < 5 && "Invalid number of vectors."); 48115ffd83dbSDimitry Andric if (!PredVT.isScalableVector() || PredVT.getVectorElementType() != MVT::i1) 48125ffd83dbSDimitry Andric return EVT(); 48135ffd83dbSDimitry Andric 48145ffd83dbSDimitry Andric if (PredVT != MVT::nxv16i1 && PredVT != MVT::nxv8i1 && 48155ffd83dbSDimitry Andric PredVT != MVT::nxv4i1 && PredVT != MVT::nxv2i1) 48165ffd83dbSDimitry Andric return EVT(); 48175ffd83dbSDimitry Andric 48185ffd83dbSDimitry Andric ElementCount EC = PredVT.getVectorElementCount(); 48195ffd83dbSDimitry Andric EVT ScalarVT = EVT::getIntegerVT(Ctx, AArch64::SVEBitsPerBlock / EC.Min); 4820*979e22ffSDimitry Andric EVT MemVT = EVT::getVectorVT(Ctx, ScalarVT, EC * NumVec); 4821*979e22ffSDimitry Andric 48225ffd83dbSDimitry Andric return MemVT; 48235ffd83dbSDimitry Andric } 48245ffd83dbSDimitry Andric 48255ffd83dbSDimitry Andric /// Return the EVT of the data associated to a memory operation in \p 48265ffd83dbSDimitry Andric /// Root. If such EVT cannot be retrived, it returns an invalid EVT. 48275ffd83dbSDimitry Andric static EVT getMemVTFromNode(LLVMContext &Ctx, SDNode *Root) { 48285ffd83dbSDimitry Andric if (isa<MemSDNode>(Root)) 48295ffd83dbSDimitry Andric return cast<MemSDNode>(Root)->getMemoryVT(); 48305ffd83dbSDimitry Andric 48315ffd83dbSDimitry Andric if (isa<MemIntrinsicSDNode>(Root)) 48325ffd83dbSDimitry Andric return cast<MemIntrinsicSDNode>(Root)->getMemoryVT(); 48335ffd83dbSDimitry Andric 48345ffd83dbSDimitry Andric const unsigned Opcode = Root->getOpcode(); 48355ffd83dbSDimitry Andric // For custom ISD nodes, we have to look at them individually to extract the 48365ffd83dbSDimitry Andric // type of the data moved to/from memory. 48375ffd83dbSDimitry Andric switch (Opcode) { 48385ffd83dbSDimitry Andric case AArch64ISD::LD1_MERGE_ZERO: 48395ffd83dbSDimitry Andric case AArch64ISD::LD1S_MERGE_ZERO: 48405ffd83dbSDimitry Andric case AArch64ISD::LDNF1_MERGE_ZERO: 48415ffd83dbSDimitry Andric case AArch64ISD::LDNF1S_MERGE_ZERO: 48425ffd83dbSDimitry Andric return cast<VTSDNode>(Root->getOperand(3))->getVT(); 48435ffd83dbSDimitry Andric case AArch64ISD::ST1_PRED: 48445ffd83dbSDimitry Andric return cast<VTSDNode>(Root->getOperand(4))->getVT(); 4845*979e22ffSDimitry Andric case AArch64ISD::SVE_LD2_MERGE_ZERO: 4846*979e22ffSDimitry Andric return getPackedVectorTypeFromPredicateType( 4847*979e22ffSDimitry Andric Ctx, Root->getOperand(1)->getValueType(0), /*NumVec=*/2); 4848*979e22ffSDimitry Andric case AArch64ISD::SVE_LD3_MERGE_ZERO: 4849*979e22ffSDimitry Andric return getPackedVectorTypeFromPredicateType( 4850*979e22ffSDimitry Andric Ctx, Root->getOperand(1)->getValueType(0), /*NumVec=*/3); 4851*979e22ffSDimitry Andric case AArch64ISD::SVE_LD4_MERGE_ZERO: 4852*979e22ffSDimitry Andric return getPackedVectorTypeFromPredicateType( 4853*979e22ffSDimitry Andric Ctx, Root->getOperand(1)->getValueType(0), /*NumVec=*/4); 48545ffd83dbSDimitry Andric default: 48555ffd83dbSDimitry Andric break; 48565ffd83dbSDimitry Andric } 48575ffd83dbSDimitry Andric 48585ffd83dbSDimitry Andric if (Opcode != ISD::INTRINSIC_VOID) 48595ffd83dbSDimitry Andric return EVT(); 48605ffd83dbSDimitry Andric 48615ffd83dbSDimitry Andric const unsigned IntNo = 48625ffd83dbSDimitry Andric cast<ConstantSDNode>(Root->getOperand(1))->getZExtValue(); 48635ffd83dbSDimitry Andric if (IntNo != Intrinsic::aarch64_sve_prf) 48645ffd83dbSDimitry Andric return EVT(); 48655ffd83dbSDimitry Andric 48665ffd83dbSDimitry Andric // We are using an SVE prefetch intrinsic. Type must be inferred 48675ffd83dbSDimitry Andric // from the width of the predicate. 48685ffd83dbSDimitry Andric return getPackedVectorTypeFromPredicateType( 4869*979e22ffSDimitry Andric Ctx, Root->getOperand(2)->getValueType(0), /*NumVec=*/1); 48705ffd83dbSDimitry Andric } 48715ffd83dbSDimitry Andric 48725ffd83dbSDimitry Andric /// SelectAddrModeIndexedSVE - Attempt selection of the addressing mode: 48735ffd83dbSDimitry Andric /// Base + OffImm * sizeof(MemVT) for Min >= OffImm <= Max 48745ffd83dbSDimitry Andric /// where Root is the memory access using N for its address. 48755ffd83dbSDimitry Andric template <int64_t Min, int64_t Max> 48765ffd83dbSDimitry Andric bool AArch64DAGToDAGISel::SelectAddrModeIndexedSVE(SDNode *Root, SDValue N, 48775ffd83dbSDimitry Andric SDValue &Base, 48785ffd83dbSDimitry Andric SDValue &OffImm) { 48795ffd83dbSDimitry Andric const EVT MemVT = getMemVTFromNode(*(CurDAG->getContext()), Root); 48805ffd83dbSDimitry Andric 48815ffd83dbSDimitry Andric if (MemVT == EVT()) 48825ffd83dbSDimitry Andric return false; 48835ffd83dbSDimitry Andric 48845ffd83dbSDimitry Andric if (N.getOpcode() != ISD::ADD) 48855ffd83dbSDimitry Andric return false; 48865ffd83dbSDimitry Andric 48875ffd83dbSDimitry Andric SDValue VScale = N.getOperand(1); 48885ffd83dbSDimitry Andric if (VScale.getOpcode() != ISD::VSCALE) 48895ffd83dbSDimitry Andric return false; 48905ffd83dbSDimitry Andric 48915ffd83dbSDimitry Andric TypeSize TS = MemVT.getSizeInBits(); 48925ffd83dbSDimitry Andric int64_t MemWidthBytes = static_cast<int64_t>(TS.getKnownMinSize()) / 8; 48935ffd83dbSDimitry Andric int64_t MulImm = cast<ConstantSDNode>(VScale.getOperand(0))->getSExtValue(); 48945ffd83dbSDimitry Andric 48955ffd83dbSDimitry Andric if ((MulImm % MemWidthBytes) != 0) 48965ffd83dbSDimitry Andric return false; 48975ffd83dbSDimitry Andric 48985ffd83dbSDimitry Andric int64_t Offset = MulImm / MemWidthBytes; 48995ffd83dbSDimitry Andric if (Offset < Min || Offset > Max) 49005ffd83dbSDimitry Andric return false; 49015ffd83dbSDimitry Andric 49025ffd83dbSDimitry Andric Base = N.getOperand(0); 49035ffd83dbSDimitry Andric OffImm = CurDAG->getTargetConstant(Offset, SDLoc(N), MVT::i64); 49045ffd83dbSDimitry Andric return true; 49055ffd83dbSDimitry Andric } 49065ffd83dbSDimitry Andric 49075ffd83dbSDimitry Andric /// Select register plus register addressing mode for SVE, with scaled 49085ffd83dbSDimitry Andric /// offset. 49095ffd83dbSDimitry Andric bool AArch64DAGToDAGISel::SelectSVERegRegAddrMode(SDValue N, unsigned Scale, 49105ffd83dbSDimitry Andric SDValue &Base, 49115ffd83dbSDimitry Andric SDValue &Offset) { 49125ffd83dbSDimitry Andric if (N.getOpcode() != ISD::ADD) 49135ffd83dbSDimitry Andric return false; 49145ffd83dbSDimitry Andric 49155ffd83dbSDimitry Andric // Process an ADD node. 49165ffd83dbSDimitry Andric const SDValue LHS = N.getOperand(0); 49175ffd83dbSDimitry Andric const SDValue RHS = N.getOperand(1); 49185ffd83dbSDimitry Andric 49195ffd83dbSDimitry Andric // 8 bit data does not come with the SHL node, so it is treated 49205ffd83dbSDimitry Andric // separately. 49215ffd83dbSDimitry Andric if (Scale == 0) { 49225ffd83dbSDimitry Andric Base = LHS; 49235ffd83dbSDimitry Andric Offset = RHS; 49245ffd83dbSDimitry Andric return true; 49255ffd83dbSDimitry Andric } 49265ffd83dbSDimitry Andric 49275ffd83dbSDimitry Andric // Check if the RHS is a shift node with a constant. 49285ffd83dbSDimitry Andric if (RHS.getOpcode() != ISD::SHL) 49295ffd83dbSDimitry Andric return false; 49305ffd83dbSDimitry Andric 49315ffd83dbSDimitry Andric const SDValue ShiftRHS = RHS.getOperand(1); 49325ffd83dbSDimitry Andric if (auto *C = dyn_cast<ConstantSDNode>(ShiftRHS)) 49335ffd83dbSDimitry Andric if (C->getZExtValue() == Scale) { 49345ffd83dbSDimitry Andric Base = LHS; 49355ffd83dbSDimitry Andric Offset = RHS.getOperand(0); 49365ffd83dbSDimitry Andric return true; 49375ffd83dbSDimitry Andric } 49385ffd83dbSDimitry Andric 49395ffd83dbSDimitry Andric return false; 49405ffd83dbSDimitry Andric } 4941