xref: /freebsd/contrib/llvm-project/llvm/lib/Target/AArch64/AArch64ISelDAGToDAG.cpp (revision 480093f4440d54b30b3025afeac24b48f2ba7a2e)
10b57cec5SDimitry Andric //===-- AArch64ISelDAGToDAG.cpp - A dag to dag inst selector for AArch64 --===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric // This file defines an instruction selector for the AArch64 target.
100b57cec5SDimitry Andric //
110b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
120b57cec5SDimitry Andric 
130b57cec5SDimitry Andric #include "AArch64TargetMachine.h"
140b57cec5SDimitry Andric #include "MCTargetDesc/AArch64AddressingModes.h"
150b57cec5SDimitry Andric #include "llvm/ADT/APSInt.h"
160b57cec5SDimitry Andric #include "llvm/CodeGen/SelectionDAGISel.h"
170b57cec5SDimitry Andric #include "llvm/IR/Function.h" // To access function attributes.
180b57cec5SDimitry Andric #include "llvm/IR/GlobalValue.h"
190b57cec5SDimitry Andric #include "llvm/IR/Intrinsics.h"
20*480093f4SDimitry Andric #include "llvm/IR/IntrinsicsAArch64.h"
210b57cec5SDimitry Andric #include "llvm/Support/Debug.h"
220b57cec5SDimitry Andric #include "llvm/Support/ErrorHandling.h"
230b57cec5SDimitry Andric #include "llvm/Support/KnownBits.h"
240b57cec5SDimitry Andric #include "llvm/Support/MathExtras.h"
250b57cec5SDimitry Andric #include "llvm/Support/raw_ostream.h"
260b57cec5SDimitry Andric 
270b57cec5SDimitry Andric using namespace llvm;
280b57cec5SDimitry Andric 
290b57cec5SDimitry Andric #define DEBUG_TYPE "aarch64-isel"
300b57cec5SDimitry Andric 
310b57cec5SDimitry Andric //===--------------------------------------------------------------------===//
320b57cec5SDimitry Andric /// AArch64DAGToDAGISel - AArch64 specific code to select AArch64 machine
330b57cec5SDimitry Andric /// instructions for SelectionDAG operations.
340b57cec5SDimitry Andric ///
350b57cec5SDimitry Andric namespace {
360b57cec5SDimitry Andric 
370b57cec5SDimitry Andric class AArch64DAGToDAGISel : public SelectionDAGISel {
380b57cec5SDimitry Andric 
390b57cec5SDimitry Andric   /// Subtarget - Keep a pointer to the AArch64Subtarget around so that we can
400b57cec5SDimitry Andric   /// make the right decision when generating code for different targets.
410b57cec5SDimitry Andric   const AArch64Subtarget *Subtarget;
420b57cec5SDimitry Andric 
430b57cec5SDimitry Andric public:
440b57cec5SDimitry Andric   explicit AArch64DAGToDAGISel(AArch64TargetMachine &tm,
450b57cec5SDimitry Andric                                CodeGenOpt::Level OptLevel)
46*480093f4SDimitry Andric       : SelectionDAGISel(tm, OptLevel), Subtarget(nullptr) {}
470b57cec5SDimitry Andric 
480b57cec5SDimitry Andric   StringRef getPassName() const override {
490b57cec5SDimitry Andric     return "AArch64 Instruction Selection";
500b57cec5SDimitry Andric   }
510b57cec5SDimitry Andric 
520b57cec5SDimitry Andric   bool runOnMachineFunction(MachineFunction &MF) override {
530b57cec5SDimitry Andric     Subtarget = &MF.getSubtarget<AArch64Subtarget>();
540b57cec5SDimitry Andric     return SelectionDAGISel::runOnMachineFunction(MF);
550b57cec5SDimitry Andric   }
560b57cec5SDimitry Andric 
570b57cec5SDimitry Andric   void Select(SDNode *Node) override;
580b57cec5SDimitry Andric 
590b57cec5SDimitry Andric   /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
600b57cec5SDimitry Andric   /// inline asm expressions.
610b57cec5SDimitry Andric   bool SelectInlineAsmMemoryOperand(const SDValue &Op,
620b57cec5SDimitry Andric                                     unsigned ConstraintID,
630b57cec5SDimitry Andric                                     std::vector<SDValue> &OutOps) override;
640b57cec5SDimitry Andric 
650b57cec5SDimitry Andric   bool tryMLAV64LaneV128(SDNode *N);
660b57cec5SDimitry Andric   bool tryMULLV64LaneV128(unsigned IntNo, SDNode *N);
670b57cec5SDimitry Andric   bool SelectArithExtendedRegister(SDValue N, SDValue &Reg, SDValue &Shift);
680b57cec5SDimitry Andric   bool SelectArithImmed(SDValue N, SDValue &Val, SDValue &Shift);
690b57cec5SDimitry Andric   bool SelectNegArithImmed(SDValue N, SDValue &Val, SDValue &Shift);
700b57cec5SDimitry Andric   bool SelectArithShiftedRegister(SDValue N, SDValue &Reg, SDValue &Shift) {
710b57cec5SDimitry Andric     return SelectShiftedRegister(N, false, Reg, Shift);
720b57cec5SDimitry Andric   }
730b57cec5SDimitry Andric   bool SelectLogicalShiftedRegister(SDValue N, SDValue &Reg, SDValue &Shift) {
740b57cec5SDimitry Andric     return SelectShiftedRegister(N, true, Reg, Shift);
750b57cec5SDimitry Andric   }
760b57cec5SDimitry Andric   bool SelectAddrModeIndexed7S8(SDValue N, SDValue &Base, SDValue &OffImm) {
770b57cec5SDimitry Andric     return SelectAddrModeIndexed7S(N, 1, Base, OffImm);
780b57cec5SDimitry Andric   }
790b57cec5SDimitry Andric   bool SelectAddrModeIndexed7S16(SDValue N, SDValue &Base, SDValue &OffImm) {
800b57cec5SDimitry Andric     return SelectAddrModeIndexed7S(N, 2, Base, OffImm);
810b57cec5SDimitry Andric   }
820b57cec5SDimitry Andric   bool SelectAddrModeIndexed7S32(SDValue N, SDValue &Base, SDValue &OffImm) {
830b57cec5SDimitry Andric     return SelectAddrModeIndexed7S(N, 4, Base, OffImm);
840b57cec5SDimitry Andric   }
850b57cec5SDimitry Andric   bool SelectAddrModeIndexed7S64(SDValue N, SDValue &Base, SDValue &OffImm) {
860b57cec5SDimitry Andric     return SelectAddrModeIndexed7S(N, 8, Base, OffImm);
870b57cec5SDimitry Andric   }
880b57cec5SDimitry Andric   bool SelectAddrModeIndexed7S128(SDValue N, SDValue &Base, SDValue &OffImm) {
890b57cec5SDimitry Andric     return SelectAddrModeIndexed7S(N, 16, Base, OffImm);
900b57cec5SDimitry Andric   }
910b57cec5SDimitry Andric   bool SelectAddrModeIndexedS9S128(SDValue N, SDValue &Base, SDValue &OffImm) {
920b57cec5SDimitry Andric     return SelectAddrModeIndexedBitWidth(N, true, 9, 16, Base, OffImm);
930b57cec5SDimitry Andric   }
940b57cec5SDimitry Andric   bool SelectAddrModeIndexedU6S128(SDValue N, SDValue &Base, SDValue &OffImm) {
950b57cec5SDimitry Andric     return SelectAddrModeIndexedBitWidth(N, false, 6, 16, Base, OffImm);
960b57cec5SDimitry Andric   }
970b57cec5SDimitry Andric   bool SelectAddrModeIndexed8(SDValue N, SDValue &Base, SDValue &OffImm) {
980b57cec5SDimitry Andric     return SelectAddrModeIndexed(N, 1, Base, OffImm);
990b57cec5SDimitry Andric   }
1000b57cec5SDimitry Andric   bool SelectAddrModeIndexed16(SDValue N, SDValue &Base, SDValue &OffImm) {
1010b57cec5SDimitry Andric     return SelectAddrModeIndexed(N, 2, Base, OffImm);
1020b57cec5SDimitry Andric   }
1030b57cec5SDimitry Andric   bool SelectAddrModeIndexed32(SDValue N, SDValue &Base, SDValue &OffImm) {
1040b57cec5SDimitry Andric     return SelectAddrModeIndexed(N, 4, Base, OffImm);
1050b57cec5SDimitry Andric   }
1060b57cec5SDimitry Andric   bool SelectAddrModeIndexed64(SDValue N, SDValue &Base, SDValue &OffImm) {
1070b57cec5SDimitry Andric     return SelectAddrModeIndexed(N, 8, Base, OffImm);
1080b57cec5SDimitry Andric   }
1090b57cec5SDimitry Andric   bool SelectAddrModeIndexed128(SDValue N, SDValue &Base, SDValue &OffImm) {
1100b57cec5SDimitry Andric     return SelectAddrModeIndexed(N, 16, Base, OffImm);
1110b57cec5SDimitry Andric   }
1120b57cec5SDimitry Andric   bool SelectAddrModeUnscaled8(SDValue N, SDValue &Base, SDValue &OffImm) {
1130b57cec5SDimitry Andric     return SelectAddrModeUnscaled(N, 1, Base, OffImm);
1140b57cec5SDimitry Andric   }
1150b57cec5SDimitry Andric   bool SelectAddrModeUnscaled16(SDValue N, SDValue &Base, SDValue &OffImm) {
1160b57cec5SDimitry Andric     return SelectAddrModeUnscaled(N, 2, Base, OffImm);
1170b57cec5SDimitry Andric   }
1180b57cec5SDimitry Andric   bool SelectAddrModeUnscaled32(SDValue N, SDValue &Base, SDValue &OffImm) {
1190b57cec5SDimitry Andric     return SelectAddrModeUnscaled(N, 4, Base, OffImm);
1200b57cec5SDimitry Andric   }
1210b57cec5SDimitry Andric   bool SelectAddrModeUnscaled64(SDValue N, SDValue &Base, SDValue &OffImm) {
1220b57cec5SDimitry Andric     return SelectAddrModeUnscaled(N, 8, Base, OffImm);
1230b57cec5SDimitry Andric   }
1240b57cec5SDimitry Andric   bool SelectAddrModeUnscaled128(SDValue N, SDValue &Base, SDValue &OffImm) {
1250b57cec5SDimitry Andric     return SelectAddrModeUnscaled(N, 16, Base, OffImm);
1260b57cec5SDimitry Andric   }
1270b57cec5SDimitry Andric 
1280b57cec5SDimitry Andric   template<int Width>
1290b57cec5SDimitry Andric   bool SelectAddrModeWRO(SDValue N, SDValue &Base, SDValue &Offset,
1300b57cec5SDimitry Andric                          SDValue &SignExtend, SDValue &DoShift) {
1310b57cec5SDimitry Andric     return SelectAddrModeWRO(N, Width / 8, Base, Offset, SignExtend, DoShift);
1320b57cec5SDimitry Andric   }
1330b57cec5SDimitry Andric 
1340b57cec5SDimitry Andric   template<int Width>
1350b57cec5SDimitry Andric   bool SelectAddrModeXRO(SDValue N, SDValue &Base, SDValue &Offset,
1360b57cec5SDimitry Andric                          SDValue &SignExtend, SDValue &DoShift) {
1370b57cec5SDimitry Andric     return SelectAddrModeXRO(N, Width / 8, Base, Offset, SignExtend, DoShift);
1380b57cec5SDimitry Andric   }
1390b57cec5SDimitry Andric 
140*480093f4SDimitry Andric   bool SelectDupZeroOrUndef(SDValue N) {
141*480093f4SDimitry Andric     switch(N->getOpcode()) {
142*480093f4SDimitry Andric     case ISD::UNDEF:
143*480093f4SDimitry Andric       return true;
144*480093f4SDimitry Andric     case AArch64ISD::DUP:
145*480093f4SDimitry Andric     case ISD::SPLAT_VECTOR: {
146*480093f4SDimitry Andric       auto Opnd0 = N->getOperand(0);
147*480093f4SDimitry Andric       if (auto CN = dyn_cast<ConstantSDNode>(Opnd0))
148*480093f4SDimitry Andric         if (CN->isNullValue())
149*480093f4SDimitry Andric           return true;
150*480093f4SDimitry Andric       if (auto CN = dyn_cast<ConstantFPSDNode>(Opnd0))
151*480093f4SDimitry Andric         if (CN->isZero())
152*480093f4SDimitry Andric           return true;
153*480093f4SDimitry Andric       break;
154*480093f4SDimitry Andric     }
155*480093f4SDimitry Andric     default:
156*480093f4SDimitry Andric       break;
157*480093f4SDimitry Andric     }
158*480093f4SDimitry Andric 
159*480093f4SDimitry Andric     return false;
160*480093f4SDimitry Andric   }
161*480093f4SDimitry Andric 
162*480093f4SDimitry Andric   template<MVT::SimpleValueType VT>
163*480093f4SDimitry Andric   bool SelectSVEAddSubImm(SDValue N, SDValue &Imm, SDValue &Shift) {
164*480093f4SDimitry Andric     return SelectSVEAddSubImm(N, VT, Imm, Shift);
165*480093f4SDimitry Andric   }
166*480093f4SDimitry Andric 
167*480093f4SDimitry Andric   template<MVT::SimpleValueType VT>
168*480093f4SDimitry Andric   bool SelectSVELogicalImm(SDValue N, SDValue &Imm) {
169*480093f4SDimitry Andric     return SelectSVELogicalImm(N, VT, Imm);
170*480093f4SDimitry Andric   }
171*480093f4SDimitry Andric 
172*480093f4SDimitry Andric   // Returns a suitable CNT/INC/DEC/RDVL multiplier to calculate VSCALE*N.
173*480093f4SDimitry Andric   template<signed Min, signed Max, signed Scale, bool Shift>
174*480093f4SDimitry Andric   bool SelectCntImm(SDValue N, SDValue &Imm) {
175*480093f4SDimitry Andric     if (!isa<ConstantSDNode>(N))
176*480093f4SDimitry Andric       return false;
177*480093f4SDimitry Andric 
178*480093f4SDimitry Andric     int64_t MulImm = cast<ConstantSDNode>(N)->getSExtValue();
179*480093f4SDimitry Andric     if (Shift)
180*480093f4SDimitry Andric       MulImm = 1LL << MulImm;
181*480093f4SDimitry Andric 
182*480093f4SDimitry Andric     if ((MulImm % std::abs(Scale)) != 0)
183*480093f4SDimitry Andric       return false;
184*480093f4SDimitry Andric 
185*480093f4SDimitry Andric     MulImm /= Scale;
186*480093f4SDimitry Andric     if ((MulImm >= Min) && (MulImm <= Max)) {
187*480093f4SDimitry Andric       Imm = CurDAG->getTargetConstant(MulImm, SDLoc(N), MVT::i32);
188*480093f4SDimitry Andric       return true;
189*480093f4SDimitry Andric     }
190*480093f4SDimitry Andric 
191*480093f4SDimitry Andric     return false;
192*480093f4SDimitry Andric   }
1930b57cec5SDimitry Andric 
1940b57cec5SDimitry Andric   /// Form sequences of consecutive 64/128-bit registers for use in NEON
1950b57cec5SDimitry Andric   /// instructions making use of a vector-list (e.g. ldN, tbl). Vecs must have
1960b57cec5SDimitry Andric   /// between 1 and 4 elements. If it contains a single element that is returned
1970b57cec5SDimitry Andric   /// unchanged; otherwise a REG_SEQUENCE value is returned.
1980b57cec5SDimitry Andric   SDValue createDTuple(ArrayRef<SDValue> Vecs);
1990b57cec5SDimitry Andric   SDValue createQTuple(ArrayRef<SDValue> Vecs);
2000b57cec5SDimitry Andric 
2010b57cec5SDimitry Andric   /// Generic helper for the createDTuple/createQTuple
2020b57cec5SDimitry Andric   /// functions. Those should almost always be called instead.
2030b57cec5SDimitry Andric   SDValue createTuple(ArrayRef<SDValue> Vecs, const unsigned RegClassIDs[],
2040b57cec5SDimitry Andric                       const unsigned SubRegs[]);
2050b57cec5SDimitry Andric 
2060b57cec5SDimitry Andric   void SelectTable(SDNode *N, unsigned NumVecs, unsigned Opc, bool isExt);
2070b57cec5SDimitry Andric 
2080b57cec5SDimitry Andric   bool tryIndexedLoad(SDNode *N);
2090b57cec5SDimitry Andric 
2100b57cec5SDimitry Andric   bool trySelectStackSlotTagP(SDNode *N);
2110b57cec5SDimitry Andric   void SelectTagP(SDNode *N);
2120b57cec5SDimitry Andric 
2130b57cec5SDimitry Andric   void SelectLoad(SDNode *N, unsigned NumVecs, unsigned Opc,
2140b57cec5SDimitry Andric                      unsigned SubRegIdx);
2150b57cec5SDimitry Andric   void SelectPostLoad(SDNode *N, unsigned NumVecs, unsigned Opc,
2160b57cec5SDimitry Andric                          unsigned SubRegIdx);
2170b57cec5SDimitry Andric   void SelectLoadLane(SDNode *N, unsigned NumVecs, unsigned Opc);
2180b57cec5SDimitry Andric   void SelectPostLoadLane(SDNode *N, unsigned NumVecs, unsigned Opc);
2190b57cec5SDimitry Andric 
2200b57cec5SDimitry Andric   void SelectStore(SDNode *N, unsigned NumVecs, unsigned Opc);
2210b57cec5SDimitry Andric   void SelectPostStore(SDNode *N, unsigned NumVecs, unsigned Opc);
2220b57cec5SDimitry Andric   void SelectStoreLane(SDNode *N, unsigned NumVecs, unsigned Opc);
2230b57cec5SDimitry Andric   void SelectPostStoreLane(SDNode *N, unsigned NumVecs, unsigned Opc);
2240b57cec5SDimitry Andric 
2250b57cec5SDimitry Andric   bool tryBitfieldExtractOp(SDNode *N);
2260b57cec5SDimitry Andric   bool tryBitfieldExtractOpFromSExt(SDNode *N);
2270b57cec5SDimitry Andric   bool tryBitfieldInsertOp(SDNode *N);
2280b57cec5SDimitry Andric   bool tryBitfieldInsertInZeroOp(SDNode *N);
2290b57cec5SDimitry Andric   bool tryShiftAmountMod(SDNode *N);
230*480093f4SDimitry Andric   bool tryHighFPExt(SDNode *N);
2310b57cec5SDimitry Andric 
2320b57cec5SDimitry Andric   bool tryReadRegister(SDNode *N);
2330b57cec5SDimitry Andric   bool tryWriteRegister(SDNode *N);
2340b57cec5SDimitry Andric 
2350b57cec5SDimitry Andric // Include the pieces autogenerated from the target description.
2360b57cec5SDimitry Andric #include "AArch64GenDAGISel.inc"
2370b57cec5SDimitry Andric 
2380b57cec5SDimitry Andric private:
2390b57cec5SDimitry Andric   bool SelectShiftedRegister(SDValue N, bool AllowROR, SDValue &Reg,
2400b57cec5SDimitry Andric                              SDValue &Shift);
2410b57cec5SDimitry Andric   bool SelectAddrModeIndexed7S(SDValue N, unsigned Size, SDValue &Base,
2420b57cec5SDimitry Andric                                SDValue &OffImm) {
2430b57cec5SDimitry Andric     return SelectAddrModeIndexedBitWidth(N, true, 7, Size, Base, OffImm);
2440b57cec5SDimitry Andric   }
2450b57cec5SDimitry Andric   bool SelectAddrModeIndexedBitWidth(SDValue N, bool IsSignedImm, unsigned BW,
2460b57cec5SDimitry Andric                                      unsigned Size, SDValue &Base,
2470b57cec5SDimitry Andric                                      SDValue &OffImm);
2480b57cec5SDimitry Andric   bool SelectAddrModeIndexed(SDValue N, unsigned Size, SDValue &Base,
2490b57cec5SDimitry Andric                              SDValue &OffImm);
2500b57cec5SDimitry Andric   bool SelectAddrModeUnscaled(SDValue N, unsigned Size, SDValue &Base,
2510b57cec5SDimitry Andric                               SDValue &OffImm);
2520b57cec5SDimitry Andric   bool SelectAddrModeWRO(SDValue N, unsigned Size, SDValue &Base,
2530b57cec5SDimitry Andric                          SDValue &Offset, SDValue &SignExtend,
2540b57cec5SDimitry Andric                          SDValue &DoShift);
2550b57cec5SDimitry Andric   bool SelectAddrModeXRO(SDValue N, unsigned Size, SDValue &Base,
2560b57cec5SDimitry Andric                          SDValue &Offset, SDValue &SignExtend,
2570b57cec5SDimitry Andric                          SDValue &DoShift);
2580b57cec5SDimitry Andric   bool isWorthFolding(SDValue V) const;
2590b57cec5SDimitry Andric   bool SelectExtendedSHL(SDValue N, unsigned Size, bool WantExtend,
2600b57cec5SDimitry Andric                          SDValue &Offset, SDValue &SignExtend);
2610b57cec5SDimitry Andric 
2620b57cec5SDimitry Andric   template<unsigned RegWidth>
2630b57cec5SDimitry Andric   bool SelectCVTFixedPosOperand(SDValue N, SDValue &FixedPos) {
2640b57cec5SDimitry Andric     return SelectCVTFixedPosOperand(N, FixedPos, RegWidth);
2650b57cec5SDimitry Andric   }
2660b57cec5SDimitry Andric 
2670b57cec5SDimitry Andric   bool SelectCVTFixedPosOperand(SDValue N, SDValue &FixedPos, unsigned Width);
2680b57cec5SDimitry Andric 
2690b57cec5SDimitry Andric   bool SelectCMP_SWAP(SDNode *N);
2700b57cec5SDimitry Andric 
271*480093f4SDimitry Andric   bool SelectSVEAddSubImm(SDValue N, MVT VT, SDValue &Imm, SDValue &Shift);
272*480093f4SDimitry Andric 
273*480093f4SDimitry Andric   bool SelectSVELogicalImm(SDValue N, MVT VT, SDValue &Imm);
274*480093f4SDimitry Andric 
275*480093f4SDimitry Andric   bool SelectSVESignedArithImm(SDValue N, SDValue &Imm);
276*480093f4SDimitry Andric 
277*480093f4SDimitry Andric   bool SelectSVEArithImm(SDValue N, SDValue &Imm);
2780b57cec5SDimitry Andric };
2790b57cec5SDimitry Andric } // end anonymous namespace
2800b57cec5SDimitry Andric 
2810b57cec5SDimitry Andric /// isIntImmediate - This method tests to see if the node is a constant
2820b57cec5SDimitry Andric /// operand. If so Imm will receive the 32-bit value.
2830b57cec5SDimitry Andric static bool isIntImmediate(const SDNode *N, uint64_t &Imm) {
2840b57cec5SDimitry Andric   if (const ConstantSDNode *C = dyn_cast<const ConstantSDNode>(N)) {
2850b57cec5SDimitry Andric     Imm = C->getZExtValue();
2860b57cec5SDimitry Andric     return true;
2870b57cec5SDimitry Andric   }
2880b57cec5SDimitry Andric   return false;
2890b57cec5SDimitry Andric }
2900b57cec5SDimitry Andric 
2910b57cec5SDimitry Andric // isIntImmediate - This method tests to see if a constant operand.
2920b57cec5SDimitry Andric // If so Imm will receive the value.
2930b57cec5SDimitry Andric static bool isIntImmediate(SDValue N, uint64_t &Imm) {
2940b57cec5SDimitry Andric   return isIntImmediate(N.getNode(), Imm);
2950b57cec5SDimitry Andric }
2960b57cec5SDimitry Andric 
2970b57cec5SDimitry Andric // isOpcWithIntImmediate - This method tests to see if the node is a specific
2980b57cec5SDimitry Andric // opcode and that it has a immediate integer right operand.
2990b57cec5SDimitry Andric // If so Imm will receive the 32 bit value.
3000b57cec5SDimitry Andric static bool isOpcWithIntImmediate(const SDNode *N, unsigned Opc,
3010b57cec5SDimitry Andric                                   uint64_t &Imm) {
3020b57cec5SDimitry Andric   return N->getOpcode() == Opc &&
3030b57cec5SDimitry Andric          isIntImmediate(N->getOperand(1).getNode(), Imm);
3040b57cec5SDimitry Andric }
3050b57cec5SDimitry Andric 
3060b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectInlineAsmMemoryOperand(
3070b57cec5SDimitry Andric     const SDValue &Op, unsigned ConstraintID, std::vector<SDValue> &OutOps) {
3080b57cec5SDimitry Andric   switch(ConstraintID) {
3090b57cec5SDimitry Andric   default:
3100b57cec5SDimitry Andric     llvm_unreachable("Unexpected asm memory constraint");
3110b57cec5SDimitry Andric   case InlineAsm::Constraint_m:
3120b57cec5SDimitry Andric   case InlineAsm::Constraint_Q:
3130b57cec5SDimitry Andric     // We need to make sure that this one operand does not end up in XZR, thus
3140b57cec5SDimitry Andric     // require the address to be in a PointerRegClass register.
3150b57cec5SDimitry Andric     const TargetRegisterInfo *TRI = Subtarget->getRegisterInfo();
3160b57cec5SDimitry Andric     const TargetRegisterClass *TRC = TRI->getPointerRegClass(*MF);
3170b57cec5SDimitry Andric     SDLoc dl(Op);
3180b57cec5SDimitry Andric     SDValue RC = CurDAG->getTargetConstant(TRC->getID(), dl, MVT::i64);
3190b57cec5SDimitry Andric     SDValue NewOp =
3200b57cec5SDimitry Andric         SDValue(CurDAG->getMachineNode(TargetOpcode::COPY_TO_REGCLASS,
3210b57cec5SDimitry Andric                                        dl, Op.getValueType(),
3220b57cec5SDimitry Andric                                        Op, RC), 0);
3230b57cec5SDimitry Andric     OutOps.push_back(NewOp);
3240b57cec5SDimitry Andric     return false;
3250b57cec5SDimitry Andric   }
3260b57cec5SDimitry Andric   return true;
3270b57cec5SDimitry Andric }
3280b57cec5SDimitry Andric 
3290b57cec5SDimitry Andric /// SelectArithImmed - Select an immediate value that can be represented as
3300b57cec5SDimitry Andric /// a 12-bit value shifted left by either 0 or 12.  If so, return true with
3310b57cec5SDimitry Andric /// Val set to the 12-bit value and Shift set to the shifter operand.
3320b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectArithImmed(SDValue N, SDValue &Val,
3330b57cec5SDimitry Andric                                            SDValue &Shift) {
3340b57cec5SDimitry Andric   // This function is called from the addsub_shifted_imm ComplexPattern,
3350b57cec5SDimitry Andric   // which lists [imm] as the list of opcode it's interested in, however
3360b57cec5SDimitry Andric   // we still need to check whether the operand is actually an immediate
3370b57cec5SDimitry Andric   // here because the ComplexPattern opcode list is only used in
3380b57cec5SDimitry Andric   // root-level opcode matching.
3390b57cec5SDimitry Andric   if (!isa<ConstantSDNode>(N.getNode()))
3400b57cec5SDimitry Andric     return false;
3410b57cec5SDimitry Andric 
3420b57cec5SDimitry Andric   uint64_t Immed = cast<ConstantSDNode>(N.getNode())->getZExtValue();
3430b57cec5SDimitry Andric   unsigned ShiftAmt;
3440b57cec5SDimitry Andric 
3450b57cec5SDimitry Andric   if (Immed >> 12 == 0) {
3460b57cec5SDimitry Andric     ShiftAmt = 0;
3470b57cec5SDimitry Andric   } else if ((Immed & 0xfff) == 0 && Immed >> 24 == 0) {
3480b57cec5SDimitry Andric     ShiftAmt = 12;
3490b57cec5SDimitry Andric     Immed = Immed >> 12;
3500b57cec5SDimitry Andric   } else
3510b57cec5SDimitry Andric     return false;
3520b57cec5SDimitry Andric 
3530b57cec5SDimitry Andric   unsigned ShVal = AArch64_AM::getShifterImm(AArch64_AM::LSL, ShiftAmt);
3540b57cec5SDimitry Andric   SDLoc dl(N);
3550b57cec5SDimitry Andric   Val = CurDAG->getTargetConstant(Immed, dl, MVT::i32);
3560b57cec5SDimitry Andric   Shift = CurDAG->getTargetConstant(ShVal, dl, MVT::i32);
3570b57cec5SDimitry Andric   return true;
3580b57cec5SDimitry Andric }
3590b57cec5SDimitry Andric 
3600b57cec5SDimitry Andric /// SelectNegArithImmed - As above, but negates the value before trying to
3610b57cec5SDimitry Andric /// select it.
3620b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectNegArithImmed(SDValue N, SDValue &Val,
3630b57cec5SDimitry Andric                                               SDValue &Shift) {
3640b57cec5SDimitry Andric   // This function is called from the addsub_shifted_imm ComplexPattern,
3650b57cec5SDimitry Andric   // which lists [imm] as the list of opcode it's interested in, however
3660b57cec5SDimitry Andric   // we still need to check whether the operand is actually an immediate
3670b57cec5SDimitry Andric   // here because the ComplexPattern opcode list is only used in
3680b57cec5SDimitry Andric   // root-level opcode matching.
3690b57cec5SDimitry Andric   if (!isa<ConstantSDNode>(N.getNode()))
3700b57cec5SDimitry Andric     return false;
3710b57cec5SDimitry Andric 
3720b57cec5SDimitry Andric   // The immediate operand must be a 24-bit zero-extended immediate.
3730b57cec5SDimitry Andric   uint64_t Immed = cast<ConstantSDNode>(N.getNode())->getZExtValue();
3740b57cec5SDimitry Andric 
3750b57cec5SDimitry Andric   // This negation is almost always valid, but "cmp wN, #0" and "cmn wN, #0"
3760b57cec5SDimitry Andric   // have the opposite effect on the C flag, so this pattern mustn't match under
3770b57cec5SDimitry Andric   // those circumstances.
3780b57cec5SDimitry Andric   if (Immed == 0)
3790b57cec5SDimitry Andric     return false;
3800b57cec5SDimitry Andric 
3810b57cec5SDimitry Andric   if (N.getValueType() == MVT::i32)
3820b57cec5SDimitry Andric     Immed = ~((uint32_t)Immed) + 1;
3830b57cec5SDimitry Andric   else
3840b57cec5SDimitry Andric     Immed = ~Immed + 1ULL;
3850b57cec5SDimitry Andric   if (Immed & 0xFFFFFFFFFF000000ULL)
3860b57cec5SDimitry Andric     return false;
3870b57cec5SDimitry Andric 
3880b57cec5SDimitry Andric   Immed &= 0xFFFFFFULL;
3890b57cec5SDimitry Andric   return SelectArithImmed(CurDAG->getConstant(Immed, SDLoc(N), MVT::i32), Val,
3900b57cec5SDimitry Andric                           Shift);
3910b57cec5SDimitry Andric }
3920b57cec5SDimitry Andric 
3930b57cec5SDimitry Andric /// getShiftTypeForNode - Translate a shift node to the corresponding
3940b57cec5SDimitry Andric /// ShiftType value.
3950b57cec5SDimitry Andric static AArch64_AM::ShiftExtendType getShiftTypeForNode(SDValue N) {
3960b57cec5SDimitry Andric   switch (N.getOpcode()) {
3970b57cec5SDimitry Andric   default:
3980b57cec5SDimitry Andric     return AArch64_AM::InvalidShiftExtend;
3990b57cec5SDimitry Andric   case ISD::SHL:
4000b57cec5SDimitry Andric     return AArch64_AM::LSL;
4010b57cec5SDimitry Andric   case ISD::SRL:
4020b57cec5SDimitry Andric     return AArch64_AM::LSR;
4030b57cec5SDimitry Andric   case ISD::SRA:
4040b57cec5SDimitry Andric     return AArch64_AM::ASR;
4050b57cec5SDimitry Andric   case ISD::ROTR:
4060b57cec5SDimitry Andric     return AArch64_AM::ROR;
4070b57cec5SDimitry Andric   }
4080b57cec5SDimitry Andric }
4090b57cec5SDimitry Andric 
4100b57cec5SDimitry Andric /// Determine whether it is worth it to fold SHL into the addressing
4110b57cec5SDimitry Andric /// mode.
4120b57cec5SDimitry Andric static bool isWorthFoldingSHL(SDValue V) {
4130b57cec5SDimitry Andric   assert(V.getOpcode() == ISD::SHL && "invalid opcode");
4140b57cec5SDimitry Andric   // It is worth folding logical shift of up to three places.
4150b57cec5SDimitry Andric   auto *CSD = dyn_cast<ConstantSDNode>(V.getOperand(1));
4160b57cec5SDimitry Andric   if (!CSD)
4170b57cec5SDimitry Andric     return false;
4180b57cec5SDimitry Andric   unsigned ShiftVal = CSD->getZExtValue();
4190b57cec5SDimitry Andric   if (ShiftVal > 3)
4200b57cec5SDimitry Andric     return false;
4210b57cec5SDimitry Andric 
4220b57cec5SDimitry Andric   // Check if this particular node is reused in any non-memory related
4230b57cec5SDimitry Andric   // operation.  If yes, do not try to fold this node into the address
4240b57cec5SDimitry Andric   // computation, since the computation will be kept.
4250b57cec5SDimitry Andric   const SDNode *Node = V.getNode();
4260b57cec5SDimitry Andric   for (SDNode *UI : Node->uses())
4270b57cec5SDimitry Andric     if (!isa<MemSDNode>(*UI))
4280b57cec5SDimitry Andric       for (SDNode *UII : UI->uses())
4290b57cec5SDimitry Andric         if (!isa<MemSDNode>(*UII))
4300b57cec5SDimitry Andric           return false;
4310b57cec5SDimitry Andric   return true;
4320b57cec5SDimitry Andric }
4330b57cec5SDimitry Andric 
4340b57cec5SDimitry Andric /// Determine whether it is worth to fold V into an extended register.
4350b57cec5SDimitry Andric bool AArch64DAGToDAGISel::isWorthFolding(SDValue V) const {
4360b57cec5SDimitry Andric   // Trivial if we are optimizing for code size or if there is only
4370b57cec5SDimitry Andric   // one use of the value.
438*480093f4SDimitry Andric   if (CurDAG->shouldOptForSize() || V.hasOneUse())
4390b57cec5SDimitry Andric     return true;
4400b57cec5SDimitry Andric   // If a subtarget has a fastpath LSL we can fold a logical shift into
4410b57cec5SDimitry Andric   // the addressing mode and save a cycle.
4420b57cec5SDimitry Andric   if (Subtarget->hasLSLFast() && V.getOpcode() == ISD::SHL &&
4430b57cec5SDimitry Andric       isWorthFoldingSHL(V))
4440b57cec5SDimitry Andric     return true;
4450b57cec5SDimitry Andric   if (Subtarget->hasLSLFast() && V.getOpcode() == ISD::ADD) {
4460b57cec5SDimitry Andric     const SDValue LHS = V.getOperand(0);
4470b57cec5SDimitry Andric     const SDValue RHS = V.getOperand(1);
4480b57cec5SDimitry Andric     if (LHS.getOpcode() == ISD::SHL && isWorthFoldingSHL(LHS))
4490b57cec5SDimitry Andric       return true;
4500b57cec5SDimitry Andric     if (RHS.getOpcode() == ISD::SHL && isWorthFoldingSHL(RHS))
4510b57cec5SDimitry Andric       return true;
4520b57cec5SDimitry Andric   }
4530b57cec5SDimitry Andric 
4540b57cec5SDimitry Andric   // It hurts otherwise, since the value will be reused.
4550b57cec5SDimitry Andric   return false;
4560b57cec5SDimitry Andric }
4570b57cec5SDimitry Andric 
4580b57cec5SDimitry Andric /// SelectShiftedRegister - Select a "shifted register" operand.  If the value
4590b57cec5SDimitry Andric /// is not shifted, set the Shift operand to default of "LSL 0".  The logical
4600b57cec5SDimitry Andric /// instructions allow the shifted register to be rotated, but the arithmetic
4610b57cec5SDimitry Andric /// instructions do not.  The AllowROR parameter specifies whether ROR is
4620b57cec5SDimitry Andric /// supported.
4630b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectShiftedRegister(SDValue N, bool AllowROR,
4640b57cec5SDimitry Andric                                                 SDValue &Reg, SDValue &Shift) {
4650b57cec5SDimitry Andric   AArch64_AM::ShiftExtendType ShType = getShiftTypeForNode(N);
4660b57cec5SDimitry Andric   if (ShType == AArch64_AM::InvalidShiftExtend)
4670b57cec5SDimitry Andric     return false;
4680b57cec5SDimitry Andric   if (!AllowROR && ShType == AArch64_AM::ROR)
4690b57cec5SDimitry Andric     return false;
4700b57cec5SDimitry Andric 
4710b57cec5SDimitry Andric   if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
4720b57cec5SDimitry Andric     unsigned BitSize = N.getValueSizeInBits();
4730b57cec5SDimitry Andric     unsigned Val = RHS->getZExtValue() & (BitSize - 1);
4740b57cec5SDimitry Andric     unsigned ShVal = AArch64_AM::getShifterImm(ShType, Val);
4750b57cec5SDimitry Andric 
4760b57cec5SDimitry Andric     Reg = N.getOperand(0);
4770b57cec5SDimitry Andric     Shift = CurDAG->getTargetConstant(ShVal, SDLoc(N), MVT::i32);
4780b57cec5SDimitry Andric     return isWorthFolding(N);
4790b57cec5SDimitry Andric   }
4800b57cec5SDimitry Andric 
4810b57cec5SDimitry Andric   return false;
4820b57cec5SDimitry Andric }
4830b57cec5SDimitry Andric 
4840b57cec5SDimitry Andric /// getExtendTypeForNode - Translate an extend node to the corresponding
4850b57cec5SDimitry Andric /// ExtendType value.
4860b57cec5SDimitry Andric static AArch64_AM::ShiftExtendType
4870b57cec5SDimitry Andric getExtendTypeForNode(SDValue N, bool IsLoadStore = false) {
4880b57cec5SDimitry Andric   if (N.getOpcode() == ISD::SIGN_EXTEND ||
4890b57cec5SDimitry Andric       N.getOpcode() == ISD::SIGN_EXTEND_INREG) {
4900b57cec5SDimitry Andric     EVT SrcVT;
4910b57cec5SDimitry Andric     if (N.getOpcode() == ISD::SIGN_EXTEND_INREG)
4920b57cec5SDimitry Andric       SrcVT = cast<VTSDNode>(N.getOperand(1))->getVT();
4930b57cec5SDimitry Andric     else
4940b57cec5SDimitry Andric       SrcVT = N.getOperand(0).getValueType();
4950b57cec5SDimitry Andric 
4960b57cec5SDimitry Andric     if (!IsLoadStore && SrcVT == MVT::i8)
4970b57cec5SDimitry Andric       return AArch64_AM::SXTB;
4980b57cec5SDimitry Andric     else if (!IsLoadStore && SrcVT == MVT::i16)
4990b57cec5SDimitry Andric       return AArch64_AM::SXTH;
5000b57cec5SDimitry Andric     else if (SrcVT == MVT::i32)
5010b57cec5SDimitry Andric       return AArch64_AM::SXTW;
5020b57cec5SDimitry Andric     assert(SrcVT != MVT::i64 && "extend from 64-bits?");
5030b57cec5SDimitry Andric 
5040b57cec5SDimitry Andric     return AArch64_AM::InvalidShiftExtend;
5050b57cec5SDimitry Andric   } else if (N.getOpcode() == ISD::ZERO_EXTEND ||
5060b57cec5SDimitry Andric              N.getOpcode() == ISD::ANY_EXTEND) {
5070b57cec5SDimitry Andric     EVT SrcVT = N.getOperand(0).getValueType();
5080b57cec5SDimitry Andric     if (!IsLoadStore && SrcVT == MVT::i8)
5090b57cec5SDimitry Andric       return AArch64_AM::UXTB;
5100b57cec5SDimitry Andric     else if (!IsLoadStore && SrcVT == MVT::i16)
5110b57cec5SDimitry Andric       return AArch64_AM::UXTH;
5120b57cec5SDimitry Andric     else if (SrcVT == MVT::i32)
5130b57cec5SDimitry Andric       return AArch64_AM::UXTW;
5140b57cec5SDimitry Andric     assert(SrcVT != MVT::i64 && "extend from 64-bits?");
5150b57cec5SDimitry Andric 
5160b57cec5SDimitry Andric     return AArch64_AM::InvalidShiftExtend;
5170b57cec5SDimitry Andric   } else if (N.getOpcode() == ISD::AND) {
5180b57cec5SDimitry Andric     ConstantSDNode *CSD = dyn_cast<ConstantSDNode>(N.getOperand(1));
5190b57cec5SDimitry Andric     if (!CSD)
5200b57cec5SDimitry Andric       return AArch64_AM::InvalidShiftExtend;
5210b57cec5SDimitry Andric     uint64_t AndMask = CSD->getZExtValue();
5220b57cec5SDimitry Andric 
5230b57cec5SDimitry Andric     switch (AndMask) {
5240b57cec5SDimitry Andric     default:
5250b57cec5SDimitry Andric       return AArch64_AM::InvalidShiftExtend;
5260b57cec5SDimitry Andric     case 0xFF:
5270b57cec5SDimitry Andric       return !IsLoadStore ? AArch64_AM::UXTB : AArch64_AM::InvalidShiftExtend;
5280b57cec5SDimitry Andric     case 0xFFFF:
5290b57cec5SDimitry Andric       return !IsLoadStore ? AArch64_AM::UXTH : AArch64_AM::InvalidShiftExtend;
5300b57cec5SDimitry Andric     case 0xFFFFFFFF:
5310b57cec5SDimitry Andric       return AArch64_AM::UXTW;
5320b57cec5SDimitry Andric     }
5330b57cec5SDimitry Andric   }
5340b57cec5SDimitry Andric 
5350b57cec5SDimitry Andric   return AArch64_AM::InvalidShiftExtend;
5360b57cec5SDimitry Andric }
5370b57cec5SDimitry Andric 
5380b57cec5SDimitry Andric // Helper for SelectMLAV64LaneV128 - Recognize high lane extracts.
5390b57cec5SDimitry Andric static bool checkHighLaneIndex(SDNode *DL, SDValue &LaneOp, int &LaneIdx) {
5400b57cec5SDimitry Andric   if (DL->getOpcode() != AArch64ISD::DUPLANE16 &&
5410b57cec5SDimitry Andric       DL->getOpcode() != AArch64ISD::DUPLANE32)
5420b57cec5SDimitry Andric     return false;
5430b57cec5SDimitry Andric 
5440b57cec5SDimitry Andric   SDValue SV = DL->getOperand(0);
5450b57cec5SDimitry Andric   if (SV.getOpcode() != ISD::INSERT_SUBVECTOR)
5460b57cec5SDimitry Andric     return false;
5470b57cec5SDimitry Andric 
5480b57cec5SDimitry Andric   SDValue EV = SV.getOperand(1);
5490b57cec5SDimitry Andric   if (EV.getOpcode() != ISD::EXTRACT_SUBVECTOR)
5500b57cec5SDimitry Andric     return false;
5510b57cec5SDimitry Andric 
5520b57cec5SDimitry Andric   ConstantSDNode *DLidx = cast<ConstantSDNode>(DL->getOperand(1).getNode());
5530b57cec5SDimitry Andric   ConstantSDNode *EVidx = cast<ConstantSDNode>(EV.getOperand(1).getNode());
5540b57cec5SDimitry Andric   LaneIdx = DLidx->getSExtValue() + EVidx->getSExtValue();
5550b57cec5SDimitry Andric   LaneOp = EV.getOperand(0);
5560b57cec5SDimitry Andric 
5570b57cec5SDimitry Andric   return true;
5580b57cec5SDimitry Andric }
5590b57cec5SDimitry Andric 
5600b57cec5SDimitry Andric // Helper for SelectOpcV64LaneV128 - Recognize operations where one operand is a
5610b57cec5SDimitry Andric // high lane extract.
5620b57cec5SDimitry Andric static bool checkV64LaneV128(SDValue Op0, SDValue Op1, SDValue &StdOp,
5630b57cec5SDimitry Andric                              SDValue &LaneOp, int &LaneIdx) {
5640b57cec5SDimitry Andric 
5650b57cec5SDimitry Andric   if (!checkHighLaneIndex(Op0.getNode(), LaneOp, LaneIdx)) {
5660b57cec5SDimitry Andric     std::swap(Op0, Op1);
5670b57cec5SDimitry Andric     if (!checkHighLaneIndex(Op0.getNode(), LaneOp, LaneIdx))
5680b57cec5SDimitry Andric       return false;
5690b57cec5SDimitry Andric   }
5700b57cec5SDimitry Andric   StdOp = Op1;
5710b57cec5SDimitry Andric   return true;
5720b57cec5SDimitry Andric }
5730b57cec5SDimitry Andric 
5740b57cec5SDimitry Andric /// SelectMLAV64LaneV128 - AArch64 supports vector MLAs where one multiplicand
5750b57cec5SDimitry Andric /// is a lane in the upper half of a 128-bit vector.  Recognize and select this
5760b57cec5SDimitry Andric /// so that we don't emit unnecessary lane extracts.
5770b57cec5SDimitry Andric bool AArch64DAGToDAGISel::tryMLAV64LaneV128(SDNode *N) {
5780b57cec5SDimitry Andric   SDLoc dl(N);
5790b57cec5SDimitry Andric   SDValue Op0 = N->getOperand(0);
5800b57cec5SDimitry Andric   SDValue Op1 = N->getOperand(1);
5810b57cec5SDimitry Andric   SDValue MLAOp1;   // Will hold ordinary multiplicand for MLA.
5820b57cec5SDimitry Andric   SDValue MLAOp2;   // Will hold lane-accessed multiplicand for MLA.
5830b57cec5SDimitry Andric   int LaneIdx = -1; // Will hold the lane index.
5840b57cec5SDimitry Andric 
5850b57cec5SDimitry Andric   if (Op1.getOpcode() != ISD::MUL ||
5860b57cec5SDimitry Andric       !checkV64LaneV128(Op1.getOperand(0), Op1.getOperand(1), MLAOp1, MLAOp2,
5870b57cec5SDimitry Andric                         LaneIdx)) {
5880b57cec5SDimitry Andric     std::swap(Op0, Op1);
5890b57cec5SDimitry Andric     if (Op1.getOpcode() != ISD::MUL ||
5900b57cec5SDimitry Andric         !checkV64LaneV128(Op1.getOperand(0), Op1.getOperand(1), MLAOp1, MLAOp2,
5910b57cec5SDimitry Andric                           LaneIdx))
5920b57cec5SDimitry Andric       return false;
5930b57cec5SDimitry Andric   }
5940b57cec5SDimitry Andric 
5950b57cec5SDimitry Andric   SDValue LaneIdxVal = CurDAG->getTargetConstant(LaneIdx, dl, MVT::i64);
5960b57cec5SDimitry Andric 
5970b57cec5SDimitry Andric   SDValue Ops[] = { Op0, MLAOp1, MLAOp2, LaneIdxVal };
5980b57cec5SDimitry Andric 
5990b57cec5SDimitry Andric   unsigned MLAOpc = ~0U;
6000b57cec5SDimitry Andric 
6010b57cec5SDimitry Andric   switch (N->getSimpleValueType(0).SimpleTy) {
6020b57cec5SDimitry Andric   default:
6030b57cec5SDimitry Andric     llvm_unreachable("Unrecognized MLA.");
6040b57cec5SDimitry Andric   case MVT::v4i16:
6050b57cec5SDimitry Andric     MLAOpc = AArch64::MLAv4i16_indexed;
6060b57cec5SDimitry Andric     break;
6070b57cec5SDimitry Andric   case MVT::v8i16:
6080b57cec5SDimitry Andric     MLAOpc = AArch64::MLAv8i16_indexed;
6090b57cec5SDimitry Andric     break;
6100b57cec5SDimitry Andric   case MVT::v2i32:
6110b57cec5SDimitry Andric     MLAOpc = AArch64::MLAv2i32_indexed;
6120b57cec5SDimitry Andric     break;
6130b57cec5SDimitry Andric   case MVT::v4i32:
6140b57cec5SDimitry Andric     MLAOpc = AArch64::MLAv4i32_indexed;
6150b57cec5SDimitry Andric     break;
6160b57cec5SDimitry Andric   }
6170b57cec5SDimitry Andric 
6180b57cec5SDimitry Andric   ReplaceNode(N, CurDAG->getMachineNode(MLAOpc, dl, N->getValueType(0), Ops));
6190b57cec5SDimitry Andric   return true;
6200b57cec5SDimitry Andric }
6210b57cec5SDimitry Andric 
6220b57cec5SDimitry Andric bool AArch64DAGToDAGISel::tryMULLV64LaneV128(unsigned IntNo, SDNode *N) {
6230b57cec5SDimitry Andric   SDLoc dl(N);
6240b57cec5SDimitry Andric   SDValue SMULLOp0;
6250b57cec5SDimitry Andric   SDValue SMULLOp1;
6260b57cec5SDimitry Andric   int LaneIdx;
6270b57cec5SDimitry Andric 
6280b57cec5SDimitry Andric   if (!checkV64LaneV128(N->getOperand(1), N->getOperand(2), SMULLOp0, SMULLOp1,
6290b57cec5SDimitry Andric                         LaneIdx))
6300b57cec5SDimitry Andric     return false;
6310b57cec5SDimitry Andric 
6320b57cec5SDimitry Andric   SDValue LaneIdxVal = CurDAG->getTargetConstant(LaneIdx, dl, MVT::i64);
6330b57cec5SDimitry Andric 
6340b57cec5SDimitry Andric   SDValue Ops[] = { SMULLOp0, SMULLOp1, LaneIdxVal };
6350b57cec5SDimitry Andric 
6360b57cec5SDimitry Andric   unsigned SMULLOpc = ~0U;
6370b57cec5SDimitry Andric 
6380b57cec5SDimitry Andric   if (IntNo == Intrinsic::aarch64_neon_smull) {
6390b57cec5SDimitry Andric     switch (N->getSimpleValueType(0).SimpleTy) {
6400b57cec5SDimitry Andric     default:
6410b57cec5SDimitry Andric       llvm_unreachable("Unrecognized SMULL.");
6420b57cec5SDimitry Andric     case MVT::v4i32:
6430b57cec5SDimitry Andric       SMULLOpc = AArch64::SMULLv4i16_indexed;
6440b57cec5SDimitry Andric       break;
6450b57cec5SDimitry Andric     case MVT::v2i64:
6460b57cec5SDimitry Andric       SMULLOpc = AArch64::SMULLv2i32_indexed;
6470b57cec5SDimitry Andric       break;
6480b57cec5SDimitry Andric     }
6490b57cec5SDimitry Andric   } else if (IntNo == Intrinsic::aarch64_neon_umull) {
6500b57cec5SDimitry Andric     switch (N->getSimpleValueType(0).SimpleTy) {
6510b57cec5SDimitry Andric     default:
6520b57cec5SDimitry Andric       llvm_unreachable("Unrecognized SMULL.");
6530b57cec5SDimitry Andric     case MVT::v4i32:
6540b57cec5SDimitry Andric       SMULLOpc = AArch64::UMULLv4i16_indexed;
6550b57cec5SDimitry Andric       break;
6560b57cec5SDimitry Andric     case MVT::v2i64:
6570b57cec5SDimitry Andric       SMULLOpc = AArch64::UMULLv2i32_indexed;
6580b57cec5SDimitry Andric       break;
6590b57cec5SDimitry Andric     }
6600b57cec5SDimitry Andric   } else
6610b57cec5SDimitry Andric     llvm_unreachable("Unrecognized intrinsic.");
6620b57cec5SDimitry Andric 
6630b57cec5SDimitry Andric   ReplaceNode(N, CurDAG->getMachineNode(SMULLOpc, dl, N->getValueType(0), Ops));
6640b57cec5SDimitry Andric   return true;
6650b57cec5SDimitry Andric }
6660b57cec5SDimitry Andric 
6670b57cec5SDimitry Andric /// Instructions that accept extend modifiers like UXTW expect the register
6680b57cec5SDimitry Andric /// being extended to be a GPR32, but the incoming DAG might be acting on a
6690b57cec5SDimitry Andric /// GPR64 (either via SEXT_INREG or AND). Extract the appropriate low bits if
6700b57cec5SDimitry Andric /// this is the case.
6710b57cec5SDimitry Andric static SDValue narrowIfNeeded(SelectionDAG *CurDAG, SDValue N) {
6720b57cec5SDimitry Andric   if (N.getValueType() == MVT::i32)
6730b57cec5SDimitry Andric     return N;
6740b57cec5SDimitry Andric 
6750b57cec5SDimitry Andric   SDLoc dl(N);
6760b57cec5SDimitry Andric   SDValue SubReg = CurDAG->getTargetConstant(AArch64::sub_32, dl, MVT::i32);
6770b57cec5SDimitry Andric   MachineSDNode *Node = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
6780b57cec5SDimitry Andric                                                dl, MVT::i32, N, SubReg);
6790b57cec5SDimitry Andric   return SDValue(Node, 0);
6800b57cec5SDimitry Andric }
6810b57cec5SDimitry Andric 
6820b57cec5SDimitry Andric 
6830b57cec5SDimitry Andric /// SelectArithExtendedRegister - Select a "extended register" operand.  This
6840b57cec5SDimitry Andric /// operand folds in an extend followed by an optional left shift.
6850b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectArithExtendedRegister(SDValue N, SDValue &Reg,
6860b57cec5SDimitry Andric                                                       SDValue &Shift) {
6870b57cec5SDimitry Andric   unsigned ShiftVal = 0;
6880b57cec5SDimitry Andric   AArch64_AM::ShiftExtendType Ext;
6890b57cec5SDimitry Andric 
6900b57cec5SDimitry Andric   if (N.getOpcode() == ISD::SHL) {
6910b57cec5SDimitry Andric     ConstantSDNode *CSD = dyn_cast<ConstantSDNode>(N.getOperand(1));
6920b57cec5SDimitry Andric     if (!CSD)
6930b57cec5SDimitry Andric       return false;
6940b57cec5SDimitry Andric     ShiftVal = CSD->getZExtValue();
6950b57cec5SDimitry Andric     if (ShiftVal > 4)
6960b57cec5SDimitry Andric       return false;
6970b57cec5SDimitry Andric 
6980b57cec5SDimitry Andric     Ext = getExtendTypeForNode(N.getOperand(0));
6990b57cec5SDimitry Andric     if (Ext == AArch64_AM::InvalidShiftExtend)
7000b57cec5SDimitry Andric       return false;
7010b57cec5SDimitry Andric 
7020b57cec5SDimitry Andric     Reg = N.getOperand(0).getOperand(0);
7030b57cec5SDimitry Andric   } else {
7040b57cec5SDimitry Andric     Ext = getExtendTypeForNode(N);
7050b57cec5SDimitry Andric     if (Ext == AArch64_AM::InvalidShiftExtend)
7060b57cec5SDimitry Andric       return false;
7070b57cec5SDimitry Andric 
7080b57cec5SDimitry Andric     Reg = N.getOperand(0);
7090b57cec5SDimitry Andric 
7100b57cec5SDimitry Andric     // Don't match if free 32-bit -> 64-bit zext can be used instead.
7110b57cec5SDimitry Andric     if (Ext == AArch64_AM::UXTW &&
7120b57cec5SDimitry Andric         Reg->getValueType(0).getSizeInBits() == 32 && isDef32(*Reg.getNode()))
7130b57cec5SDimitry Andric       return false;
7140b57cec5SDimitry Andric   }
7150b57cec5SDimitry Andric 
7160b57cec5SDimitry Andric   // AArch64 mandates that the RHS of the operation must use the smallest
7170b57cec5SDimitry Andric   // register class that could contain the size being extended from.  Thus,
7180b57cec5SDimitry Andric   // if we're folding a (sext i8), we need the RHS to be a GPR32, even though
7190b57cec5SDimitry Andric   // there might not be an actual 32-bit value in the program.  We can
7200b57cec5SDimitry Andric   // (harmlessly) synthesize one by injected an EXTRACT_SUBREG here.
7210b57cec5SDimitry Andric   assert(Ext != AArch64_AM::UXTX && Ext != AArch64_AM::SXTX);
7220b57cec5SDimitry Andric   Reg = narrowIfNeeded(CurDAG, Reg);
7230b57cec5SDimitry Andric   Shift = CurDAG->getTargetConstant(getArithExtendImm(Ext, ShiftVal), SDLoc(N),
7240b57cec5SDimitry Andric                                     MVT::i32);
7250b57cec5SDimitry Andric   return isWorthFolding(N);
7260b57cec5SDimitry Andric }
7270b57cec5SDimitry Andric 
7280b57cec5SDimitry Andric /// If there's a use of this ADDlow that's not itself a load/store then we'll
7290b57cec5SDimitry Andric /// need to create a real ADD instruction from it anyway and there's no point in
7300b57cec5SDimitry Andric /// folding it into the mem op. Theoretically, it shouldn't matter, but there's
7310b57cec5SDimitry Andric /// a single pseudo-instruction for an ADRP/ADD pair so over-aggressive folding
7320b57cec5SDimitry Andric /// leads to duplicated ADRP instructions.
7330b57cec5SDimitry Andric static bool isWorthFoldingADDlow(SDValue N) {
7340b57cec5SDimitry Andric   for (auto Use : N->uses()) {
7350b57cec5SDimitry Andric     if (Use->getOpcode() != ISD::LOAD && Use->getOpcode() != ISD::STORE &&
7360b57cec5SDimitry Andric         Use->getOpcode() != ISD::ATOMIC_LOAD &&
7370b57cec5SDimitry Andric         Use->getOpcode() != ISD::ATOMIC_STORE)
7380b57cec5SDimitry Andric       return false;
7390b57cec5SDimitry Andric 
7400b57cec5SDimitry Andric     // ldar and stlr have much more restrictive addressing modes (just a
7410b57cec5SDimitry Andric     // register).
7420b57cec5SDimitry Andric     if (isStrongerThanMonotonic(cast<MemSDNode>(Use)->getOrdering()))
7430b57cec5SDimitry Andric       return false;
7440b57cec5SDimitry Andric   }
7450b57cec5SDimitry Andric 
7460b57cec5SDimitry Andric   return true;
7470b57cec5SDimitry Andric }
7480b57cec5SDimitry Andric 
7490b57cec5SDimitry Andric /// SelectAddrModeIndexedBitWidth - Select a "register plus scaled (un)signed BW-bit
7500b57cec5SDimitry Andric /// immediate" address.  The "Size" argument is the size in bytes of the memory
7510b57cec5SDimitry Andric /// reference, which determines the scale.
7520b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectAddrModeIndexedBitWidth(SDValue N, bool IsSignedImm,
7530b57cec5SDimitry Andric                                                         unsigned BW, unsigned Size,
7540b57cec5SDimitry Andric                                                         SDValue &Base,
7550b57cec5SDimitry Andric                                                         SDValue &OffImm) {
7560b57cec5SDimitry Andric   SDLoc dl(N);
7570b57cec5SDimitry Andric   const DataLayout &DL = CurDAG->getDataLayout();
7580b57cec5SDimitry Andric   const TargetLowering *TLI = getTargetLowering();
7590b57cec5SDimitry Andric   if (N.getOpcode() == ISD::FrameIndex) {
7600b57cec5SDimitry Andric     int FI = cast<FrameIndexSDNode>(N)->getIndex();
7610b57cec5SDimitry Andric     Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy(DL));
7620b57cec5SDimitry Andric     OffImm = CurDAG->getTargetConstant(0, dl, MVT::i64);
7630b57cec5SDimitry Andric     return true;
7640b57cec5SDimitry Andric   }
7650b57cec5SDimitry Andric 
7660b57cec5SDimitry Andric   // As opposed to the (12-bit) Indexed addressing mode below, the 7/9-bit signed
7670b57cec5SDimitry Andric   // selected here doesn't support labels/immediates, only base+offset.
7680b57cec5SDimitry Andric   if (CurDAG->isBaseWithConstantOffset(N)) {
7690b57cec5SDimitry Andric     if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
7700b57cec5SDimitry Andric       if (IsSignedImm) {
7710b57cec5SDimitry Andric         int64_t RHSC = RHS->getSExtValue();
7720b57cec5SDimitry Andric         unsigned Scale = Log2_32(Size);
7730b57cec5SDimitry Andric         int64_t Range = 0x1LL << (BW - 1);
7740b57cec5SDimitry Andric 
7750b57cec5SDimitry Andric         if ((RHSC & (Size - 1)) == 0 && RHSC >= -(Range << Scale) &&
7760b57cec5SDimitry Andric             RHSC < (Range << Scale)) {
7770b57cec5SDimitry Andric           Base = N.getOperand(0);
7780b57cec5SDimitry Andric           if (Base.getOpcode() == ISD::FrameIndex) {
7790b57cec5SDimitry Andric             int FI = cast<FrameIndexSDNode>(Base)->getIndex();
7800b57cec5SDimitry Andric             Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy(DL));
7810b57cec5SDimitry Andric           }
7820b57cec5SDimitry Andric           OffImm = CurDAG->getTargetConstant(RHSC >> Scale, dl, MVT::i64);
7830b57cec5SDimitry Andric           return true;
7840b57cec5SDimitry Andric         }
7850b57cec5SDimitry Andric       } else {
7860b57cec5SDimitry Andric         // unsigned Immediate
7870b57cec5SDimitry Andric         uint64_t RHSC = RHS->getZExtValue();
7880b57cec5SDimitry Andric         unsigned Scale = Log2_32(Size);
7890b57cec5SDimitry Andric         uint64_t Range = 0x1ULL << BW;
7900b57cec5SDimitry Andric 
7910b57cec5SDimitry Andric         if ((RHSC & (Size - 1)) == 0 && RHSC < (Range << Scale)) {
7920b57cec5SDimitry Andric           Base = N.getOperand(0);
7930b57cec5SDimitry Andric           if (Base.getOpcode() == ISD::FrameIndex) {
7940b57cec5SDimitry Andric             int FI = cast<FrameIndexSDNode>(Base)->getIndex();
7950b57cec5SDimitry Andric             Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy(DL));
7960b57cec5SDimitry Andric           }
7970b57cec5SDimitry Andric           OffImm = CurDAG->getTargetConstant(RHSC >> Scale, dl, MVT::i64);
7980b57cec5SDimitry Andric           return true;
7990b57cec5SDimitry Andric         }
8000b57cec5SDimitry Andric       }
8010b57cec5SDimitry Andric     }
8020b57cec5SDimitry Andric   }
8030b57cec5SDimitry Andric   // Base only. The address will be materialized into a register before
8040b57cec5SDimitry Andric   // the memory is accessed.
8050b57cec5SDimitry Andric   //    add x0, Xbase, #offset
8060b57cec5SDimitry Andric   //    stp x1, x2, [x0]
8070b57cec5SDimitry Andric   Base = N;
8080b57cec5SDimitry Andric   OffImm = CurDAG->getTargetConstant(0, dl, MVT::i64);
8090b57cec5SDimitry Andric   return true;
8100b57cec5SDimitry Andric }
8110b57cec5SDimitry Andric 
8120b57cec5SDimitry Andric /// SelectAddrModeIndexed - Select a "register plus scaled unsigned 12-bit
8130b57cec5SDimitry Andric /// immediate" address.  The "Size" argument is the size in bytes of the memory
8140b57cec5SDimitry Andric /// reference, which determines the scale.
8150b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectAddrModeIndexed(SDValue N, unsigned Size,
8160b57cec5SDimitry Andric                                               SDValue &Base, SDValue &OffImm) {
8170b57cec5SDimitry Andric   SDLoc dl(N);
8180b57cec5SDimitry Andric   const DataLayout &DL = CurDAG->getDataLayout();
8190b57cec5SDimitry Andric   const TargetLowering *TLI = getTargetLowering();
8200b57cec5SDimitry Andric   if (N.getOpcode() == ISD::FrameIndex) {
8210b57cec5SDimitry Andric     int FI = cast<FrameIndexSDNode>(N)->getIndex();
8220b57cec5SDimitry Andric     Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy(DL));
8230b57cec5SDimitry Andric     OffImm = CurDAG->getTargetConstant(0, dl, MVT::i64);
8240b57cec5SDimitry Andric     return true;
8250b57cec5SDimitry Andric   }
8260b57cec5SDimitry Andric 
8270b57cec5SDimitry Andric   if (N.getOpcode() == AArch64ISD::ADDlow && isWorthFoldingADDlow(N)) {
8280b57cec5SDimitry Andric     GlobalAddressSDNode *GAN =
8290b57cec5SDimitry Andric         dyn_cast<GlobalAddressSDNode>(N.getOperand(1).getNode());
8300b57cec5SDimitry Andric     Base = N.getOperand(0);
8310b57cec5SDimitry Andric     OffImm = N.getOperand(1);
8320b57cec5SDimitry Andric     if (!GAN)
8330b57cec5SDimitry Andric       return true;
8340b57cec5SDimitry Andric 
8350b57cec5SDimitry Andric     if (GAN->getOffset() % Size == 0) {
8360b57cec5SDimitry Andric       const GlobalValue *GV = GAN->getGlobal();
8370b57cec5SDimitry Andric       unsigned Alignment = GV->getAlignment();
8380b57cec5SDimitry Andric       Type *Ty = GV->getValueType();
8390b57cec5SDimitry Andric       if (Alignment == 0 && Ty->isSized())
8400b57cec5SDimitry Andric         Alignment = DL.getABITypeAlignment(Ty);
8410b57cec5SDimitry Andric 
8420b57cec5SDimitry Andric       if (Alignment >= Size)
8430b57cec5SDimitry Andric         return true;
8440b57cec5SDimitry Andric     }
8450b57cec5SDimitry Andric   }
8460b57cec5SDimitry Andric 
8470b57cec5SDimitry Andric   if (CurDAG->isBaseWithConstantOffset(N)) {
8480b57cec5SDimitry Andric     if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
8490b57cec5SDimitry Andric       int64_t RHSC = (int64_t)RHS->getZExtValue();
8500b57cec5SDimitry Andric       unsigned Scale = Log2_32(Size);
8510b57cec5SDimitry Andric       if ((RHSC & (Size - 1)) == 0 && RHSC >= 0 && RHSC < (0x1000 << Scale)) {
8520b57cec5SDimitry Andric         Base = N.getOperand(0);
8530b57cec5SDimitry Andric         if (Base.getOpcode() == ISD::FrameIndex) {
8540b57cec5SDimitry Andric           int FI = cast<FrameIndexSDNode>(Base)->getIndex();
8550b57cec5SDimitry Andric           Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy(DL));
8560b57cec5SDimitry Andric         }
8570b57cec5SDimitry Andric         OffImm = CurDAG->getTargetConstant(RHSC >> Scale, dl, MVT::i64);
8580b57cec5SDimitry Andric         return true;
8590b57cec5SDimitry Andric       }
8600b57cec5SDimitry Andric     }
8610b57cec5SDimitry Andric   }
8620b57cec5SDimitry Andric 
8630b57cec5SDimitry Andric   // Before falling back to our general case, check if the unscaled
8640b57cec5SDimitry Andric   // instructions can handle this. If so, that's preferable.
8650b57cec5SDimitry Andric   if (SelectAddrModeUnscaled(N, Size, Base, OffImm))
8660b57cec5SDimitry Andric     return false;
8670b57cec5SDimitry Andric 
8680b57cec5SDimitry Andric   // Base only. The address will be materialized into a register before
8690b57cec5SDimitry Andric   // the memory is accessed.
8700b57cec5SDimitry Andric   //    add x0, Xbase, #offset
8710b57cec5SDimitry Andric   //    ldr x0, [x0]
8720b57cec5SDimitry Andric   Base = N;
8730b57cec5SDimitry Andric   OffImm = CurDAG->getTargetConstant(0, dl, MVT::i64);
8740b57cec5SDimitry Andric   return true;
8750b57cec5SDimitry Andric }
8760b57cec5SDimitry Andric 
8770b57cec5SDimitry Andric /// SelectAddrModeUnscaled - Select a "register plus unscaled signed 9-bit
8780b57cec5SDimitry Andric /// immediate" address.  This should only match when there is an offset that
8790b57cec5SDimitry Andric /// is not valid for a scaled immediate addressing mode.  The "Size" argument
8800b57cec5SDimitry Andric /// is the size in bytes of the memory reference, which is needed here to know
8810b57cec5SDimitry Andric /// what is valid for a scaled immediate.
8820b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectAddrModeUnscaled(SDValue N, unsigned Size,
8830b57cec5SDimitry Andric                                                  SDValue &Base,
8840b57cec5SDimitry Andric                                                  SDValue &OffImm) {
8850b57cec5SDimitry Andric   if (!CurDAG->isBaseWithConstantOffset(N))
8860b57cec5SDimitry Andric     return false;
8870b57cec5SDimitry Andric   if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
8880b57cec5SDimitry Andric     int64_t RHSC = RHS->getSExtValue();
8890b57cec5SDimitry Andric     // If the offset is valid as a scaled immediate, don't match here.
8900b57cec5SDimitry Andric     if ((RHSC & (Size - 1)) == 0 && RHSC >= 0 &&
8910b57cec5SDimitry Andric         RHSC < (0x1000 << Log2_32(Size)))
8920b57cec5SDimitry Andric       return false;
8930b57cec5SDimitry Andric     if (RHSC >= -256 && RHSC < 256) {
8940b57cec5SDimitry Andric       Base = N.getOperand(0);
8950b57cec5SDimitry Andric       if (Base.getOpcode() == ISD::FrameIndex) {
8960b57cec5SDimitry Andric         int FI = cast<FrameIndexSDNode>(Base)->getIndex();
8970b57cec5SDimitry Andric         const TargetLowering *TLI = getTargetLowering();
8980b57cec5SDimitry Andric         Base = CurDAG->getTargetFrameIndex(
8990b57cec5SDimitry Andric             FI, TLI->getPointerTy(CurDAG->getDataLayout()));
9000b57cec5SDimitry Andric       }
9010b57cec5SDimitry Andric       OffImm = CurDAG->getTargetConstant(RHSC, SDLoc(N), MVT::i64);
9020b57cec5SDimitry Andric       return true;
9030b57cec5SDimitry Andric     }
9040b57cec5SDimitry Andric   }
9050b57cec5SDimitry Andric   return false;
9060b57cec5SDimitry Andric }
9070b57cec5SDimitry Andric 
9080b57cec5SDimitry Andric static SDValue Widen(SelectionDAG *CurDAG, SDValue N) {
9090b57cec5SDimitry Andric   SDLoc dl(N);
9100b57cec5SDimitry Andric   SDValue SubReg = CurDAG->getTargetConstant(AArch64::sub_32, dl, MVT::i32);
9110b57cec5SDimitry Andric   SDValue ImpDef = SDValue(
9120b57cec5SDimitry Andric       CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, MVT::i64), 0);
9130b57cec5SDimitry Andric   MachineSDNode *Node = CurDAG->getMachineNode(
9140b57cec5SDimitry Andric       TargetOpcode::INSERT_SUBREG, dl, MVT::i64, ImpDef, N, SubReg);
9150b57cec5SDimitry Andric   return SDValue(Node, 0);
9160b57cec5SDimitry Andric }
9170b57cec5SDimitry Andric 
9180b57cec5SDimitry Andric /// Check if the given SHL node (\p N), can be used to form an
9190b57cec5SDimitry Andric /// extended register for an addressing mode.
9200b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectExtendedSHL(SDValue N, unsigned Size,
9210b57cec5SDimitry Andric                                             bool WantExtend, SDValue &Offset,
9220b57cec5SDimitry Andric                                             SDValue &SignExtend) {
9230b57cec5SDimitry Andric   assert(N.getOpcode() == ISD::SHL && "Invalid opcode.");
9240b57cec5SDimitry Andric   ConstantSDNode *CSD = dyn_cast<ConstantSDNode>(N.getOperand(1));
9250b57cec5SDimitry Andric   if (!CSD || (CSD->getZExtValue() & 0x7) != CSD->getZExtValue())
9260b57cec5SDimitry Andric     return false;
9270b57cec5SDimitry Andric 
9280b57cec5SDimitry Andric   SDLoc dl(N);
9290b57cec5SDimitry Andric   if (WantExtend) {
9300b57cec5SDimitry Andric     AArch64_AM::ShiftExtendType Ext =
9310b57cec5SDimitry Andric         getExtendTypeForNode(N.getOperand(0), true);
9320b57cec5SDimitry Andric     if (Ext == AArch64_AM::InvalidShiftExtend)
9330b57cec5SDimitry Andric       return false;
9340b57cec5SDimitry Andric 
9350b57cec5SDimitry Andric     Offset = narrowIfNeeded(CurDAG, N.getOperand(0).getOperand(0));
9360b57cec5SDimitry Andric     SignExtend = CurDAG->getTargetConstant(Ext == AArch64_AM::SXTW, dl,
9370b57cec5SDimitry Andric                                            MVT::i32);
9380b57cec5SDimitry Andric   } else {
9390b57cec5SDimitry Andric     Offset = N.getOperand(0);
9400b57cec5SDimitry Andric     SignExtend = CurDAG->getTargetConstant(0, dl, MVT::i32);
9410b57cec5SDimitry Andric   }
9420b57cec5SDimitry Andric 
9430b57cec5SDimitry Andric   unsigned LegalShiftVal = Log2_32(Size);
9440b57cec5SDimitry Andric   unsigned ShiftVal = CSD->getZExtValue();
9450b57cec5SDimitry Andric 
9460b57cec5SDimitry Andric   if (ShiftVal != 0 && ShiftVal != LegalShiftVal)
9470b57cec5SDimitry Andric     return false;
9480b57cec5SDimitry Andric 
9490b57cec5SDimitry Andric   return isWorthFolding(N);
9500b57cec5SDimitry Andric }
9510b57cec5SDimitry Andric 
9520b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectAddrModeWRO(SDValue N, unsigned Size,
9530b57cec5SDimitry Andric                                             SDValue &Base, SDValue &Offset,
9540b57cec5SDimitry Andric                                             SDValue &SignExtend,
9550b57cec5SDimitry Andric                                             SDValue &DoShift) {
9560b57cec5SDimitry Andric   if (N.getOpcode() != ISD::ADD)
9570b57cec5SDimitry Andric     return false;
9580b57cec5SDimitry Andric   SDValue LHS = N.getOperand(0);
9590b57cec5SDimitry Andric   SDValue RHS = N.getOperand(1);
9600b57cec5SDimitry Andric   SDLoc dl(N);
9610b57cec5SDimitry Andric 
9620b57cec5SDimitry Andric   // We don't want to match immediate adds here, because they are better lowered
9630b57cec5SDimitry Andric   // to the register-immediate addressing modes.
9640b57cec5SDimitry Andric   if (isa<ConstantSDNode>(LHS) || isa<ConstantSDNode>(RHS))
9650b57cec5SDimitry Andric     return false;
9660b57cec5SDimitry Andric 
9670b57cec5SDimitry Andric   // Check if this particular node is reused in any non-memory related
9680b57cec5SDimitry Andric   // operation.  If yes, do not try to fold this node into the address
9690b57cec5SDimitry Andric   // computation, since the computation will be kept.
9700b57cec5SDimitry Andric   const SDNode *Node = N.getNode();
9710b57cec5SDimitry Andric   for (SDNode *UI : Node->uses()) {
9720b57cec5SDimitry Andric     if (!isa<MemSDNode>(*UI))
9730b57cec5SDimitry Andric       return false;
9740b57cec5SDimitry Andric   }
9750b57cec5SDimitry Andric 
9760b57cec5SDimitry Andric   // Remember if it is worth folding N when it produces extended register.
9770b57cec5SDimitry Andric   bool IsExtendedRegisterWorthFolding = isWorthFolding(N);
9780b57cec5SDimitry Andric 
9790b57cec5SDimitry Andric   // Try to match a shifted extend on the RHS.
9800b57cec5SDimitry Andric   if (IsExtendedRegisterWorthFolding && RHS.getOpcode() == ISD::SHL &&
9810b57cec5SDimitry Andric       SelectExtendedSHL(RHS, Size, true, Offset, SignExtend)) {
9820b57cec5SDimitry Andric     Base = LHS;
9830b57cec5SDimitry Andric     DoShift = CurDAG->getTargetConstant(true, dl, MVT::i32);
9840b57cec5SDimitry Andric     return true;
9850b57cec5SDimitry Andric   }
9860b57cec5SDimitry Andric 
9870b57cec5SDimitry Andric   // Try to match a shifted extend on the LHS.
9880b57cec5SDimitry Andric   if (IsExtendedRegisterWorthFolding && LHS.getOpcode() == ISD::SHL &&
9890b57cec5SDimitry Andric       SelectExtendedSHL(LHS, Size, true, Offset, SignExtend)) {
9900b57cec5SDimitry Andric     Base = RHS;
9910b57cec5SDimitry Andric     DoShift = CurDAG->getTargetConstant(true, dl, MVT::i32);
9920b57cec5SDimitry Andric     return true;
9930b57cec5SDimitry Andric   }
9940b57cec5SDimitry Andric 
9950b57cec5SDimitry Andric   // There was no shift, whatever else we find.
9960b57cec5SDimitry Andric   DoShift = CurDAG->getTargetConstant(false, dl, MVT::i32);
9970b57cec5SDimitry Andric 
9980b57cec5SDimitry Andric   AArch64_AM::ShiftExtendType Ext = AArch64_AM::InvalidShiftExtend;
9990b57cec5SDimitry Andric   // Try to match an unshifted extend on the LHS.
10000b57cec5SDimitry Andric   if (IsExtendedRegisterWorthFolding &&
10010b57cec5SDimitry Andric       (Ext = getExtendTypeForNode(LHS, true)) !=
10020b57cec5SDimitry Andric           AArch64_AM::InvalidShiftExtend) {
10030b57cec5SDimitry Andric     Base = RHS;
10040b57cec5SDimitry Andric     Offset = narrowIfNeeded(CurDAG, LHS.getOperand(0));
10050b57cec5SDimitry Andric     SignExtend = CurDAG->getTargetConstant(Ext == AArch64_AM::SXTW, dl,
10060b57cec5SDimitry Andric                                            MVT::i32);
10070b57cec5SDimitry Andric     if (isWorthFolding(LHS))
10080b57cec5SDimitry Andric       return true;
10090b57cec5SDimitry Andric   }
10100b57cec5SDimitry Andric 
10110b57cec5SDimitry Andric   // Try to match an unshifted extend on the RHS.
10120b57cec5SDimitry Andric   if (IsExtendedRegisterWorthFolding &&
10130b57cec5SDimitry Andric       (Ext = getExtendTypeForNode(RHS, true)) !=
10140b57cec5SDimitry Andric           AArch64_AM::InvalidShiftExtend) {
10150b57cec5SDimitry Andric     Base = LHS;
10160b57cec5SDimitry Andric     Offset = narrowIfNeeded(CurDAG, RHS.getOperand(0));
10170b57cec5SDimitry Andric     SignExtend = CurDAG->getTargetConstant(Ext == AArch64_AM::SXTW, dl,
10180b57cec5SDimitry Andric                                            MVT::i32);
10190b57cec5SDimitry Andric     if (isWorthFolding(RHS))
10200b57cec5SDimitry Andric       return true;
10210b57cec5SDimitry Andric   }
10220b57cec5SDimitry Andric 
10230b57cec5SDimitry Andric   return false;
10240b57cec5SDimitry Andric }
10250b57cec5SDimitry Andric 
10260b57cec5SDimitry Andric // Check if the given immediate is preferred by ADD. If an immediate can be
10270b57cec5SDimitry Andric // encoded in an ADD, or it can be encoded in an "ADD LSL #12" and can not be
10280b57cec5SDimitry Andric // encoded by one MOVZ, return true.
10290b57cec5SDimitry Andric static bool isPreferredADD(int64_t ImmOff) {
10300b57cec5SDimitry Andric   // Constant in [0x0, 0xfff] can be encoded in ADD.
10310b57cec5SDimitry Andric   if ((ImmOff & 0xfffffffffffff000LL) == 0x0LL)
10320b57cec5SDimitry Andric     return true;
10330b57cec5SDimitry Andric   // Check if it can be encoded in an "ADD LSL #12".
10340b57cec5SDimitry Andric   if ((ImmOff & 0xffffffffff000fffLL) == 0x0LL)
10350b57cec5SDimitry Andric     // As a single MOVZ is faster than a "ADD of LSL #12", ignore such constant.
10360b57cec5SDimitry Andric     return (ImmOff & 0xffffffffff00ffffLL) != 0x0LL &&
10370b57cec5SDimitry Andric            (ImmOff & 0xffffffffffff0fffLL) != 0x0LL;
10380b57cec5SDimitry Andric   return false;
10390b57cec5SDimitry Andric }
10400b57cec5SDimitry Andric 
10410b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectAddrModeXRO(SDValue N, unsigned Size,
10420b57cec5SDimitry Andric                                             SDValue &Base, SDValue &Offset,
10430b57cec5SDimitry Andric                                             SDValue &SignExtend,
10440b57cec5SDimitry Andric                                             SDValue &DoShift) {
10450b57cec5SDimitry Andric   if (N.getOpcode() != ISD::ADD)
10460b57cec5SDimitry Andric     return false;
10470b57cec5SDimitry Andric   SDValue LHS = N.getOperand(0);
10480b57cec5SDimitry Andric   SDValue RHS = N.getOperand(1);
10490b57cec5SDimitry Andric   SDLoc DL(N);
10500b57cec5SDimitry Andric 
10510b57cec5SDimitry Andric   // Check if this particular node is reused in any non-memory related
10520b57cec5SDimitry Andric   // operation.  If yes, do not try to fold this node into the address
10530b57cec5SDimitry Andric   // computation, since the computation will be kept.
10540b57cec5SDimitry Andric   const SDNode *Node = N.getNode();
10550b57cec5SDimitry Andric   for (SDNode *UI : Node->uses()) {
10560b57cec5SDimitry Andric     if (!isa<MemSDNode>(*UI))
10570b57cec5SDimitry Andric       return false;
10580b57cec5SDimitry Andric   }
10590b57cec5SDimitry Andric 
10600b57cec5SDimitry Andric   // Watch out if RHS is a wide immediate, it can not be selected into
10610b57cec5SDimitry Andric   // [BaseReg+Imm] addressing mode. Also it may not be able to be encoded into
10620b57cec5SDimitry Andric   // ADD/SUB. Instead it will use [BaseReg + 0] address mode and generate
10630b57cec5SDimitry Andric   // instructions like:
10640b57cec5SDimitry Andric   //     MOV  X0, WideImmediate
10650b57cec5SDimitry Andric   //     ADD  X1, BaseReg, X0
10660b57cec5SDimitry Andric   //     LDR  X2, [X1, 0]
10670b57cec5SDimitry Andric   // For such situation, using [BaseReg, XReg] addressing mode can save one
10680b57cec5SDimitry Andric   // ADD/SUB:
10690b57cec5SDimitry Andric   //     MOV  X0, WideImmediate
10700b57cec5SDimitry Andric   //     LDR  X2, [BaseReg, X0]
10710b57cec5SDimitry Andric   if (isa<ConstantSDNode>(RHS)) {
10720b57cec5SDimitry Andric     int64_t ImmOff = (int64_t)cast<ConstantSDNode>(RHS)->getZExtValue();
10730b57cec5SDimitry Andric     unsigned Scale = Log2_32(Size);
10740b57cec5SDimitry Andric     // Skip the immediate can be selected by load/store addressing mode.
10750b57cec5SDimitry Andric     // Also skip the immediate can be encoded by a single ADD (SUB is also
10760b57cec5SDimitry Andric     // checked by using -ImmOff).
10770b57cec5SDimitry Andric     if ((ImmOff % Size == 0 && ImmOff >= 0 && ImmOff < (0x1000 << Scale)) ||
10780b57cec5SDimitry Andric         isPreferredADD(ImmOff) || isPreferredADD(-ImmOff))
10790b57cec5SDimitry Andric       return false;
10800b57cec5SDimitry Andric 
10810b57cec5SDimitry Andric     SDValue Ops[] = { RHS };
10820b57cec5SDimitry Andric     SDNode *MOVI =
10830b57cec5SDimitry Andric         CurDAG->getMachineNode(AArch64::MOVi64imm, DL, MVT::i64, Ops);
10840b57cec5SDimitry Andric     SDValue MOVIV = SDValue(MOVI, 0);
10850b57cec5SDimitry Andric     // This ADD of two X register will be selected into [Reg+Reg] mode.
10860b57cec5SDimitry Andric     N = CurDAG->getNode(ISD::ADD, DL, MVT::i64, LHS, MOVIV);
10870b57cec5SDimitry Andric   }
10880b57cec5SDimitry Andric 
10890b57cec5SDimitry Andric   // Remember if it is worth folding N when it produces extended register.
10900b57cec5SDimitry Andric   bool IsExtendedRegisterWorthFolding = isWorthFolding(N);
10910b57cec5SDimitry Andric 
10920b57cec5SDimitry Andric   // Try to match a shifted extend on the RHS.
10930b57cec5SDimitry Andric   if (IsExtendedRegisterWorthFolding && RHS.getOpcode() == ISD::SHL &&
10940b57cec5SDimitry Andric       SelectExtendedSHL(RHS, Size, false, Offset, SignExtend)) {
10950b57cec5SDimitry Andric     Base = LHS;
10960b57cec5SDimitry Andric     DoShift = CurDAG->getTargetConstant(true, DL, MVT::i32);
10970b57cec5SDimitry Andric     return true;
10980b57cec5SDimitry Andric   }
10990b57cec5SDimitry Andric 
11000b57cec5SDimitry Andric   // Try to match a shifted extend on the LHS.
11010b57cec5SDimitry Andric   if (IsExtendedRegisterWorthFolding && LHS.getOpcode() == ISD::SHL &&
11020b57cec5SDimitry Andric       SelectExtendedSHL(LHS, Size, false, Offset, SignExtend)) {
11030b57cec5SDimitry Andric     Base = RHS;
11040b57cec5SDimitry Andric     DoShift = CurDAG->getTargetConstant(true, DL, MVT::i32);
11050b57cec5SDimitry Andric     return true;
11060b57cec5SDimitry Andric   }
11070b57cec5SDimitry Andric 
11080b57cec5SDimitry Andric   // Match any non-shifted, non-extend, non-immediate add expression.
11090b57cec5SDimitry Andric   Base = LHS;
11100b57cec5SDimitry Andric   Offset = RHS;
11110b57cec5SDimitry Andric   SignExtend = CurDAG->getTargetConstant(false, DL, MVT::i32);
11120b57cec5SDimitry Andric   DoShift = CurDAG->getTargetConstant(false, DL, MVT::i32);
11130b57cec5SDimitry Andric   // Reg1 + Reg2 is free: no check needed.
11140b57cec5SDimitry Andric   return true;
11150b57cec5SDimitry Andric }
11160b57cec5SDimitry Andric 
11170b57cec5SDimitry Andric SDValue AArch64DAGToDAGISel::createDTuple(ArrayRef<SDValue> Regs) {
11180b57cec5SDimitry Andric   static const unsigned RegClassIDs[] = {
11190b57cec5SDimitry Andric       AArch64::DDRegClassID, AArch64::DDDRegClassID, AArch64::DDDDRegClassID};
11200b57cec5SDimitry Andric   static const unsigned SubRegs[] = {AArch64::dsub0, AArch64::dsub1,
11210b57cec5SDimitry Andric                                      AArch64::dsub2, AArch64::dsub3};
11220b57cec5SDimitry Andric 
11230b57cec5SDimitry Andric   return createTuple(Regs, RegClassIDs, SubRegs);
11240b57cec5SDimitry Andric }
11250b57cec5SDimitry Andric 
11260b57cec5SDimitry Andric SDValue AArch64DAGToDAGISel::createQTuple(ArrayRef<SDValue> Regs) {
11270b57cec5SDimitry Andric   static const unsigned RegClassIDs[] = {
11280b57cec5SDimitry Andric       AArch64::QQRegClassID, AArch64::QQQRegClassID, AArch64::QQQQRegClassID};
11290b57cec5SDimitry Andric   static const unsigned SubRegs[] = {AArch64::qsub0, AArch64::qsub1,
11300b57cec5SDimitry Andric                                      AArch64::qsub2, AArch64::qsub3};
11310b57cec5SDimitry Andric 
11320b57cec5SDimitry Andric   return createTuple(Regs, RegClassIDs, SubRegs);
11330b57cec5SDimitry Andric }
11340b57cec5SDimitry Andric 
11350b57cec5SDimitry Andric SDValue AArch64DAGToDAGISel::createTuple(ArrayRef<SDValue> Regs,
11360b57cec5SDimitry Andric                                          const unsigned RegClassIDs[],
11370b57cec5SDimitry Andric                                          const unsigned SubRegs[]) {
11380b57cec5SDimitry Andric   // There's no special register-class for a vector-list of 1 element: it's just
11390b57cec5SDimitry Andric   // a vector.
11400b57cec5SDimitry Andric   if (Regs.size() == 1)
11410b57cec5SDimitry Andric     return Regs[0];
11420b57cec5SDimitry Andric 
11430b57cec5SDimitry Andric   assert(Regs.size() >= 2 && Regs.size() <= 4);
11440b57cec5SDimitry Andric 
11450b57cec5SDimitry Andric   SDLoc DL(Regs[0]);
11460b57cec5SDimitry Andric 
11470b57cec5SDimitry Andric   SmallVector<SDValue, 4> Ops;
11480b57cec5SDimitry Andric 
11490b57cec5SDimitry Andric   // First operand of REG_SEQUENCE is the desired RegClass.
11500b57cec5SDimitry Andric   Ops.push_back(
11510b57cec5SDimitry Andric       CurDAG->getTargetConstant(RegClassIDs[Regs.size() - 2], DL, MVT::i32));
11520b57cec5SDimitry Andric 
11530b57cec5SDimitry Andric   // Then we get pairs of source & subregister-position for the components.
11540b57cec5SDimitry Andric   for (unsigned i = 0; i < Regs.size(); ++i) {
11550b57cec5SDimitry Andric     Ops.push_back(Regs[i]);
11560b57cec5SDimitry Andric     Ops.push_back(CurDAG->getTargetConstant(SubRegs[i], DL, MVT::i32));
11570b57cec5SDimitry Andric   }
11580b57cec5SDimitry Andric 
11590b57cec5SDimitry Andric   SDNode *N =
11600b57cec5SDimitry Andric       CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, DL, MVT::Untyped, Ops);
11610b57cec5SDimitry Andric   return SDValue(N, 0);
11620b57cec5SDimitry Andric }
11630b57cec5SDimitry Andric 
11640b57cec5SDimitry Andric void AArch64DAGToDAGISel::SelectTable(SDNode *N, unsigned NumVecs, unsigned Opc,
11650b57cec5SDimitry Andric                                       bool isExt) {
11660b57cec5SDimitry Andric   SDLoc dl(N);
11670b57cec5SDimitry Andric   EVT VT = N->getValueType(0);
11680b57cec5SDimitry Andric 
11690b57cec5SDimitry Andric   unsigned ExtOff = isExt;
11700b57cec5SDimitry Andric 
11710b57cec5SDimitry Andric   // Form a REG_SEQUENCE to force register allocation.
11720b57cec5SDimitry Andric   unsigned Vec0Off = ExtOff + 1;
11730b57cec5SDimitry Andric   SmallVector<SDValue, 4> Regs(N->op_begin() + Vec0Off,
11740b57cec5SDimitry Andric                                N->op_begin() + Vec0Off + NumVecs);
11750b57cec5SDimitry Andric   SDValue RegSeq = createQTuple(Regs);
11760b57cec5SDimitry Andric 
11770b57cec5SDimitry Andric   SmallVector<SDValue, 6> Ops;
11780b57cec5SDimitry Andric   if (isExt)
11790b57cec5SDimitry Andric     Ops.push_back(N->getOperand(1));
11800b57cec5SDimitry Andric   Ops.push_back(RegSeq);
11810b57cec5SDimitry Andric   Ops.push_back(N->getOperand(NumVecs + ExtOff + 1));
11820b57cec5SDimitry Andric   ReplaceNode(N, CurDAG->getMachineNode(Opc, dl, VT, Ops));
11830b57cec5SDimitry Andric }
11840b57cec5SDimitry Andric 
11850b57cec5SDimitry Andric bool AArch64DAGToDAGISel::tryIndexedLoad(SDNode *N) {
11860b57cec5SDimitry Andric   LoadSDNode *LD = cast<LoadSDNode>(N);
11870b57cec5SDimitry Andric   if (LD->isUnindexed())
11880b57cec5SDimitry Andric     return false;
11890b57cec5SDimitry Andric   EVT VT = LD->getMemoryVT();
11900b57cec5SDimitry Andric   EVT DstVT = N->getValueType(0);
11910b57cec5SDimitry Andric   ISD::MemIndexedMode AM = LD->getAddressingMode();
11920b57cec5SDimitry Andric   bool IsPre = AM == ISD::PRE_INC || AM == ISD::PRE_DEC;
11930b57cec5SDimitry Andric 
11940b57cec5SDimitry Andric   // We're not doing validity checking here. That was done when checking
11950b57cec5SDimitry Andric   // if we should mark the load as indexed or not. We're just selecting
11960b57cec5SDimitry Andric   // the right instruction.
11970b57cec5SDimitry Andric   unsigned Opcode = 0;
11980b57cec5SDimitry Andric 
11990b57cec5SDimitry Andric   ISD::LoadExtType ExtType = LD->getExtensionType();
12000b57cec5SDimitry Andric   bool InsertTo64 = false;
12010b57cec5SDimitry Andric   if (VT == MVT::i64)
12020b57cec5SDimitry Andric     Opcode = IsPre ? AArch64::LDRXpre : AArch64::LDRXpost;
12030b57cec5SDimitry Andric   else if (VT == MVT::i32) {
12040b57cec5SDimitry Andric     if (ExtType == ISD::NON_EXTLOAD)
12050b57cec5SDimitry Andric       Opcode = IsPre ? AArch64::LDRWpre : AArch64::LDRWpost;
12060b57cec5SDimitry Andric     else if (ExtType == ISD::SEXTLOAD)
12070b57cec5SDimitry Andric       Opcode = IsPre ? AArch64::LDRSWpre : AArch64::LDRSWpost;
12080b57cec5SDimitry Andric     else {
12090b57cec5SDimitry Andric       Opcode = IsPre ? AArch64::LDRWpre : AArch64::LDRWpost;
12100b57cec5SDimitry Andric       InsertTo64 = true;
12110b57cec5SDimitry Andric       // The result of the load is only i32. It's the subreg_to_reg that makes
12120b57cec5SDimitry Andric       // it into an i64.
12130b57cec5SDimitry Andric       DstVT = MVT::i32;
12140b57cec5SDimitry Andric     }
12150b57cec5SDimitry Andric   } else if (VT == MVT::i16) {
12160b57cec5SDimitry Andric     if (ExtType == ISD::SEXTLOAD) {
12170b57cec5SDimitry Andric       if (DstVT == MVT::i64)
12180b57cec5SDimitry Andric         Opcode = IsPre ? AArch64::LDRSHXpre : AArch64::LDRSHXpost;
12190b57cec5SDimitry Andric       else
12200b57cec5SDimitry Andric         Opcode = IsPre ? AArch64::LDRSHWpre : AArch64::LDRSHWpost;
12210b57cec5SDimitry Andric     } else {
12220b57cec5SDimitry Andric       Opcode = IsPre ? AArch64::LDRHHpre : AArch64::LDRHHpost;
12230b57cec5SDimitry Andric       InsertTo64 = DstVT == MVT::i64;
12240b57cec5SDimitry Andric       // The result of the load is only i32. It's the subreg_to_reg that makes
12250b57cec5SDimitry Andric       // it into an i64.
12260b57cec5SDimitry Andric       DstVT = MVT::i32;
12270b57cec5SDimitry Andric     }
12280b57cec5SDimitry Andric   } else if (VT == MVT::i8) {
12290b57cec5SDimitry Andric     if (ExtType == ISD::SEXTLOAD) {
12300b57cec5SDimitry Andric       if (DstVT == MVT::i64)
12310b57cec5SDimitry Andric         Opcode = IsPre ? AArch64::LDRSBXpre : AArch64::LDRSBXpost;
12320b57cec5SDimitry Andric       else
12330b57cec5SDimitry Andric         Opcode = IsPre ? AArch64::LDRSBWpre : AArch64::LDRSBWpost;
12340b57cec5SDimitry Andric     } else {
12350b57cec5SDimitry Andric       Opcode = IsPre ? AArch64::LDRBBpre : AArch64::LDRBBpost;
12360b57cec5SDimitry Andric       InsertTo64 = DstVT == MVT::i64;
12370b57cec5SDimitry Andric       // The result of the load is only i32. It's the subreg_to_reg that makes
12380b57cec5SDimitry Andric       // it into an i64.
12390b57cec5SDimitry Andric       DstVT = MVT::i32;
12400b57cec5SDimitry Andric     }
12410b57cec5SDimitry Andric   } else if (VT == MVT::f16) {
12420b57cec5SDimitry Andric     Opcode = IsPre ? AArch64::LDRHpre : AArch64::LDRHpost;
12430b57cec5SDimitry Andric   } else if (VT == MVT::f32) {
12440b57cec5SDimitry Andric     Opcode = IsPre ? AArch64::LDRSpre : AArch64::LDRSpost;
12450b57cec5SDimitry Andric   } else if (VT == MVT::f64 || VT.is64BitVector()) {
12460b57cec5SDimitry Andric     Opcode = IsPre ? AArch64::LDRDpre : AArch64::LDRDpost;
12470b57cec5SDimitry Andric   } else if (VT.is128BitVector()) {
12480b57cec5SDimitry Andric     Opcode = IsPre ? AArch64::LDRQpre : AArch64::LDRQpost;
12490b57cec5SDimitry Andric   } else
12500b57cec5SDimitry Andric     return false;
12510b57cec5SDimitry Andric   SDValue Chain = LD->getChain();
12520b57cec5SDimitry Andric   SDValue Base = LD->getBasePtr();
12530b57cec5SDimitry Andric   ConstantSDNode *OffsetOp = cast<ConstantSDNode>(LD->getOffset());
12540b57cec5SDimitry Andric   int OffsetVal = (int)OffsetOp->getZExtValue();
12550b57cec5SDimitry Andric   SDLoc dl(N);
12560b57cec5SDimitry Andric   SDValue Offset = CurDAG->getTargetConstant(OffsetVal, dl, MVT::i64);
12570b57cec5SDimitry Andric   SDValue Ops[] = { Base, Offset, Chain };
12580b57cec5SDimitry Andric   SDNode *Res = CurDAG->getMachineNode(Opcode, dl, MVT::i64, DstVT,
12590b57cec5SDimitry Andric                                        MVT::Other, Ops);
12600b57cec5SDimitry Andric   // Either way, we're replacing the node, so tell the caller that.
12610b57cec5SDimitry Andric   SDValue LoadedVal = SDValue(Res, 1);
12620b57cec5SDimitry Andric   if (InsertTo64) {
12630b57cec5SDimitry Andric     SDValue SubReg = CurDAG->getTargetConstant(AArch64::sub_32, dl, MVT::i32);
12640b57cec5SDimitry Andric     LoadedVal =
12650b57cec5SDimitry Andric         SDValue(CurDAG->getMachineNode(
12660b57cec5SDimitry Andric                     AArch64::SUBREG_TO_REG, dl, MVT::i64,
12670b57cec5SDimitry Andric                     CurDAG->getTargetConstant(0, dl, MVT::i64), LoadedVal,
12680b57cec5SDimitry Andric                     SubReg),
12690b57cec5SDimitry Andric                 0);
12700b57cec5SDimitry Andric   }
12710b57cec5SDimitry Andric 
12720b57cec5SDimitry Andric   ReplaceUses(SDValue(N, 0), LoadedVal);
12730b57cec5SDimitry Andric   ReplaceUses(SDValue(N, 1), SDValue(Res, 0));
12740b57cec5SDimitry Andric   ReplaceUses(SDValue(N, 2), SDValue(Res, 2));
12750b57cec5SDimitry Andric   CurDAG->RemoveDeadNode(N);
12760b57cec5SDimitry Andric   return true;
12770b57cec5SDimitry Andric }
12780b57cec5SDimitry Andric 
12790b57cec5SDimitry Andric void AArch64DAGToDAGISel::SelectLoad(SDNode *N, unsigned NumVecs, unsigned Opc,
12800b57cec5SDimitry Andric                                      unsigned SubRegIdx) {
12810b57cec5SDimitry Andric   SDLoc dl(N);
12820b57cec5SDimitry Andric   EVT VT = N->getValueType(0);
12830b57cec5SDimitry Andric   SDValue Chain = N->getOperand(0);
12840b57cec5SDimitry Andric 
12850b57cec5SDimitry Andric   SDValue Ops[] = {N->getOperand(2), // Mem operand;
12860b57cec5SDimitry Andric                    Chain};
12870b57cec5SDimitry Andric 
12880b57cec5SDimitry Andric   const EVT ResTys[] = {MVT::Untyped, MVT::Other};
12890b57cec5SDimitry Andric 
12900b57cec5SDimitry Andric   SDNode *Ld = CurDAG->getMachineNode(Opc, dl, ResTys, Ops);
12910b57cec5SDimitry Andric   SDValue SuperReg = SDValue(Ld, 0);
12920b57cec5SDimitry Andric   for (unsigned i = 0; i < NumVecs; ++i)
12930b57cec5SDimitry Andric     ReplaceUses(SDValue(N, i),
12940b57cec5SDimitry Andric         CurDAG->getTargetExtractSubreg(SubRegIdx + i, dl, VT, SuperReg));
12950b57cec5SDimitry Andric 
12960b57cec5SDimitry Andric   ReplaceUses(SDValue(N, NumVecs), SDValue(Ld, 1));
12970b57cec5SDimitry Andric 
12980b57cec5SDimitry Andric   // Transfer memoperands.
12990b57cec5SDimitry Andric   MachineMemOperand *MemOp = cast<MemIntrinsicSDNode>(N)->getMemOperand();
13000b57cec5SDimitry Andric   CurDAG->setNodeMemRefs(cast<MachineSDNode>(Ld), {MemOp});
13010b57cec5SDimitry Andric 
13020b57cec5SDimitry Andric   CurDAG->RemoveDeadNode(N);
13030b57cec5SDimitry Andric }
13040b57cec5SDimitry Andric 
13050b57cec5SDimitry Andric void AArch64DAGToDAGISel::SelectPostLoad(SDNode *N, unsigned NumVecs,
13060b57cec5SDimitry Andric                                          unsigned Opc, unsigned SubRegIdx) {
13070b57cec5SDimitry Andric   SDLoc dl(N);
13080b57cec5SDimitry Andric   EVT VT = N->getValueType(0);
13090b57cec5SDimitry Andric   SDValue Chain = N->getOperand(0);
13100b57cec5SDimitry Andric 
13110b57cec5SDimitry Andric   SDValue Ops[] = {N->getOperand(1), // Mem operand
13120b57cec5SDimitry Andric                    N->getOperand(2), // Incremental
13130b57cec5SDimitry Andric                    Chain};
13140b57cec5SDimitry Andric 
13150b57cec5SDimitry Andric   const EVT ResTys[] = {MVT::i64, // Type of the write back register
13160b57cec5SDimitry Andric                         MVT::Untyped, MVT::Other};
13170b57cec5SDimitry Andric 
13180b57cec5SDimitry Andric   SDNode *Ld = CurDAG->getMachineNode(Opc, dl, ResTys, Ops);
13190b57cec5SDimitry Andric 
13200b57cec5SDimitry Andric   // Update uses of write back register
13210b57cec5SDimitry Andric   ReplaceUses(SDValue(N, NumVecs), SDValue(Ld, 0));
13220b57cec5SDimitry Andric 
13230b57cec5SDimitry Andric   // Update uses of vector list
13240b57cec5SDimitry Andric   SDValue SuperReg = SDValue(Ld, 1);
13250b57cec5SDimitry Andric   if (NumVecs == 1)
13260b57cec5SDimitry Andric     ReplaceUses(SDValue(N, 0), SuperReg);
13270b57cec5SDimitry Andric   else
13280b57cec5SDimitry Andric     for (unsigned i = 0; i < NumVecs; ++i)
13290b57cec5SDimitry Andric       ReplaceUses(SDValue(N, i),
13300b57cec5SDimitry Andric           CurDAG->getTargetExtractSubreg(SubRegIdx + i, dl, VT, SuperReg));
13310b57cec5SDimitry Andric 
13320b57cec5SDimitry Andric   // Update the chain
13330b57cec5SDimitry Andric   ReplaceUses(SDValue(N, NumVecs + 1), SDValue(Ld, 2));
13340b57cec5SDimitry Andric   CurDAG->RemoveDeadNode(N);
13350b57cec5SDimitry Andric }
13360b57cec5SDimitry Andric 
13370b57cec5SDimitry Andric void AArch64DAGToDAGISel::SelectStore(SDNode *N, unsigned NumVecs,
13380b57cec5SDimitry Andric                                       unsigned Opc) {
13390b57cec5SDimitry Andric   SDLoc dl(N);
13400b57cec5SDimitry Andric   EVT VT = N->getOperand(2)->getValueType(0);
13410b57cec5SDimitry Andric 
13420b57cec5SDimitry Andric   // Form a REG_SEQUENCE to force register allocation.
13430b57cec5SDimitry Andric   bool Is128Bit = VT.getSizeInBits() == 128;
13440b57cec5SDimitry Andric   SmallVector<SDValue, 4> Regs(N->op_begin() + 2, N->op_begin() + 2 + NumVecs);
13450b57cec5SDimitry Andric   SDValue RegSeq = Is128Bit ? createQTuple(Regs) : createDTuple(Regs);
13460b57cec5SDimitry Andric 
13470b57cec5SDimitry Andric   SDValue Ops[] = {RegSeq, N->getOperand(NumVecs + 2), N->getOperand(0)};
13480b57cec5SDimitry Andric   SDNode *St = CurDAG->getMachineNode(Opc, dl, N->getValueType(0), Ops);
13490b57cec5SDimitry Andric 
13500b57cec5SDimitry Andric   // Transfer memoperands.
13510b57cec5SDimitry Andric   MachineMemOperand *MemOp = cast<MemIntrinsicSDNode>(N)->getMemOperand();
13520b57cec5SDimitry Andric   CurDAG->setNodeMemRefs(cast<MachineSDNode>(St), {MemOp});
13530b57cec5SDimitry Andric 
13540b57cec5SDimitry Andric   ReplaceNode(N, St);
13550b57cec5SDimitry Andric }
13560b57cec5SDimitry Andric 
13570b57cec5SDimitry Andric void AArch64DAGToDAGISel::SelectPostStore(SDNode *N, unsigned NumVecs,
13580b57cec5SDimitry Andric                                           unsigned Opc) {
13590b57cec5SDimitry Andric   SDLoc dl(N);
13600b57cec5SDimitry Andric   EVT VT = N->getOperand(2)->getValueType(0);
13610b57cec5SDimitry Andric   const EVT ResTys[] = {MVT::i64,    // Type of the write back register
13620b57cec5SDimitry Andric                         MVT::Other}; // Type for the Chain
13630b57cec5SDimitry Andric 
13640b57cec5SDimitry Andric   // Form a REG_SEQUENCE to force register allocation.
13650b57cec5SDimitry Andric   bool Is128Bit = VT.getSizeInBits() == 128;
13660b57cec5SDimitry Andric   SmallVector<SDValue, 4> Regs(N->op_begin() + 1, N->op_begin() + 1 + NumVecs);
13670b57cec5SDimitry Andric   SDValue RegSeq = Is128Bit ? createQTuple(Regs) : createDTuple(Regs);
13680b57cec5SDimitry Andric 
13690b57cec5SDimitry Andric   SDValue Ops[] = {RegSeq,
13700b57cec5SDimitry Andric                    N->getOperand(NumVecs + 1), // base register
13710b57cec5SDimitry Andric                    N->getOperand(NumVecs + 2), // Incremental
13720b57cec5SDimitry Andric                    N->getOperand(0)};          // Chain
13730b57cec5SDimitry Andric   SDNode *St = CurDAG->getMachineNode(Opc, dl, ResTys, Ops);
13740b57cec5SDimitry Andric 
13750b57cec5SDimitry Andric   ReplaceNode(N, St);
13760b57cec5SDimitry Andric }
13770b57cec5SDimitry Andric 
13780b57cec5SDimitry Andric namespace {
13790b57cec5SDimitry Andric /// WidenVector - Given a value in the V64 register class, produce the
13800b57cec5SDimitry Andric /// equivalent value in the V128 register class.
13810b57cec5SDimitry Andric class WidenVector {
13820b57cec5SDimitry Andric   SelectionDAG &DAG;
13830b57cec5SDimitry Andric 
13840b57cec5SDimitry Andric public:
13850b57cec5SDimitry Andric   WidenVector(SelectionDAG &DAG) : DAG(DAG) {}
13860b57cec5SDimitry Andric 
13870b57cec5SDimitry Andric   SDValue operator()(SDValue V64Reg) {
13880b57cec5SDimitry Andric     EVT VT = V64Reg.getValueType();
13890b57cec5SDimitry Andric     unsigned NarrowSize = VT.getVectorNumElements();
13900b57cec5SDimitry Andric     MVT EltTy = VT.getVectorElementType().getSimpleVT();
13910b57cec5SDimitry Andric     MVT WideTy = MVT::getVectorVT(EltTy, 2 * NarrowSize);
13920b57cec5SDimitry Andric     SDLoc DL(V64Reg);
13930b57cec5SDimitry Andric 
13940b57cec5SDimitry Andric     SDValue Undef =
13950b57cec5SDimitry Andric         SDValue(DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF, DL, WideTy), 0);
13960b57cec5SDimitry Andric     return DAG.getTargetInsertSubreg(AArch64::dsub, DL, WideTy, Undef, V64Reg);
13970b57cec5SDimitry Andric   }
13980b57cec5SDimitry Andric };
13990b57cec5SDimitry Andric } // namespace
14000b57cec5SDimitry Andric 
14010b57cec5SDimitry Andric /// NarrowVector - Given a value in the V128 register class, produce the
14020b57cec5SDimitry Andric /// equivalent value in the V64 register class.
14030b57cec5SDimitry Andric static SDValue NarrowVector(SDValue V128Reg, SelectionDAG &DAG) {
14040b57cec5SDimitry Andric   EVT VT = V128Reg.getValueType();
14050b57cec5SDimitry Andric   unsigned WideSize = VT.getVectorNumElements();
14060b57cec5SDimitry Andric   MVT EltTy = VT.getVectorElementType().getSimpleVT();
14070b57cec5SDimitry Andric   MVT NarrowTy = MVT::getVectorVT(EltTy, WideSize / 2);
14080b57cec5SDimitry Andric 
14090b57cec5SDimitry Andric   return DAG.getTargetExtractSubreg(AArch64::dsub, SDLoc(V128Reg), NarrowTy,
14100b57cec5SDimitry Andric                                     V128Reg);
14110b57cec5SDimitry Andric }
14120b57cec5SDimitry Andric 
14130b57cec5SDimitry Andric void AArch64DAGToDAGISel::SelectLoadLane(SDNode *N, unsigned NumVecs,
14140b57cec5SDimitry Andric                                          unsigned Opc) {
14150b57cec5SDimitry Andric   SDLoc dl(N);
14160b57cec5SDimitry Andric   EVT VT = N->getValueType(0);
14170b57cec5SDimitry Andric   bool Narrow = VT.getSizeInBits() == 64;
14180b57cec5SDimitry Andric 
14190b57cec5SDimitry Andric   // Form a REG_SEQUENCE to force register allocation.
14200b57cec5SDimitry Andric   SmallVector<SDValue, 4> Regs(N->op_begin() + 2, N->op_begin() + 2 + NumVecs);
14210b57cec5SDimitry Andric 
14220b57cec5SDimitry Andric   if (Narrow)
14230b57cec5SDimitry Andric     transform(Regs, Regs.begin(),
14240b57cec5SDimitry Andric                    WidenVector(*CurDAG));
14250b57cec5SDimitry Andric 
14260b57cec5SDimitry Andric   SDValue RegSeq = createQTuple(Regs);
14270b57cec5SDimitry Andric 
14280b57cec5SDimitry Andric   const EVT ResTys[] = {MVT::Untyped, MVT::Other};
14290b57cec5SDimitry Andric 
14300b57cec5SDimitry Andric   unsigned LaneNo =
14310b57cec5SDimitry Andric       cast<ConstantSDNode>(N->getOperand(NumVecs + 2))->getZExtValue();
14320b57cec5SDimitry Andric 
14330b57cec5SDimitry Andric   SDValue Ops[] = {RegSeq, CurDAG->getTargetConstant(LaneNo, dl, MVT::i64),
14340b57cec5SDimitry Andric                    N->getOperand(NumVecs + 3), N->getOperand(0)};
14350b57cec5SDimitry Andric   SDNode *Ld = CurDAG->getMachineNode(Opc, dl, ResTys, Ops);
14360b57cec5SDimitry Andric   SDValue SuperReg = SDValue(Ld, 0);
14370b57cec5SDimitry Andric 
14380b57cec5SDimitry Andric   EVT WideVT = RegSeq.getOperand(1)->getValueType(0);
14390b57cec5SDimitry Andric   static const unsigned QSubs[] = { AArch64::qsub0, AArch64::qsub1,
14400b57cec5SDimitry Andric                                     AArch64::qsub2, AArch64::qsub3 };
14410b57cec5SDimitry Andric   for (unsigned i = 0; i < NumVecs; ++i) {
14420b57cec5SDimitry Andric     SDValue NV = CurDAG->getTargetExtractSubreg(QSubs[i], dl, WideVT, SuperReg);
14430b57cec5SDimitry Andric     if (Narrow)
14440b57cec5SDimitry Andric       NV = NarrowVector(NV, *CurDAG);
14450b57cec5SDimitry Andric     ReplaceUses(SDValue(N, i), NV);
14460b57cec5SDimitry Andric   }
14470b57cec5SDimitry Andric 
14480b57cec5SDimitry Andric   ReplaceUses(SDValue(N, NumVecs), SDValue(Ld, 1));
14490b57cec5SDimitry Andric   CurDAG->RemoveDeadNode(N);
14500b57cec5SDimitry Andric }
14510b57cec5SDimitry Andric 
14520b57cec5SDimitry Andric void AArch64DAGToDAGISel::SelectPostLoadLane(SDNode *N, unsigned NumVecs,
14530b57cec5SDimitry Andric                                              unsigned Opc) {
14540b57cec5SDimitry Andric   SDLoc dl(N);
14550b57cec5SDimitry Andric   EVT VT = N->getValueType(0);
14560b57cec5SDimitry Andric   bool Narrow = VT.getSizeInBits() == 64;
14570b57cec5SDimitry Andric 
14580b57cec5SDimitry Andric   // Form a REG_SEQUENCE to force register allocation.
14590b57cec5SDimitry Andric   SmallVector<SDValue, 4> Regs(N->op_begin() + 1, N->op_begin() + 1 + NumVecs);
14600b57cec5SDimitry Andric 
14610b57cec5SDimitry Andric   if (Narrow)
14620b57cec5SDimitry Andric     transform(Regs, Regs.begin(),
14630b57cec5SDimitry Andric                    WidenVector(*CurDAG));
14640b57cec5SDimitry Andric 
14650b57cec5SDimitry Andric   SDValue RegSeq = createQTuple(Regs);
14660b57cec5SDimitry Andric 
14670b57cec5SDimitry Andric   const EVT ResTys[] = {MVT::i64, // Type of the write back register
14680b57cec5SDimitry Andric                         RegSeq->getValueType(0), MVT::Other};
14690b57cec5SDimitry Andric 
14700b57cec5SDimitry Andric   unsigned LaneNo =
14710b57cec5SDimitry Andric       cast<ConstantSDNode>(N->getOperand(NumVecs + 1))->getZExtValue();
14720b57cec5SDimitry Andric 
14730b57cec5SDimitry Andric   SDValue Ops[] = {RegSeq,
14740b57cec5SDimitry Andric                    CurDAG->getTargetConstant(LaneNo, dl,
14750b57cec5SDimitry Andric                                              MVT::i64),         // Lane Number
14760b57cec5SDimitry Andric                    N->getOperand(NumVecs + 2),                  // Base register
14770b57cec5SDimitry Andric                    N->getOperand(NumVecs + 3),                  // Incremental
14780b57cec5SDimitry Andric                    N->getOperand(0)};
14790b57cec5SDimitry Andric   SDNode *Ld = CurDAG->getMachineNode(Opc, dl, ResTys, Ops);
14800b57cec5SDimitry Andric 
14810b57cec5SDimitry Andric   // Update uses of the write back register
14820b57cec5SDimitry Andric   ReplaceUses(SDValue(N, NumVecs), SDValue(Ld, 0));
14830b57cec5SDimitry Andric 
14840b57cec5SDimitry Andric   // Update uses of the vector list
14850b57cec5SDimitry Andric   SDValue SuperReg = SDValue(Ld, 1);
14860b57cec5SDimitry Andric   if (NumVecs == 1) {
14870b57cec5SDimitry Andric     ReplaceUses(SDValue(N, 0),
14880b57cec5SDimitry Andric                 Narrow ? NarrowVector(SuperReg, *CurDAG) : SuperReg);
14890b57cec5SDimitry Andric   } else {
14900b57cec5SDimitry Andric     EVT WideVT = RegSeq.getOperand(1)->getValueType(0);
14910b57cec5SDimitry Andric     static const unsigned QSubs[] = { AArch64::qsub0, AArch64::qsub1,
14920b57cec5SDimitry Andric                                       AArch64::qsub2, AArch64::qsub3 };
14930b57cec5SDimitry Andric     for (unsigned i = 0; i < NumVecs; ++i) {
14940b57cec5SDimitry Andric       SDValue NV = CurDAG->getTargetExtractSubreg(QSubs[i], dl, WideVT,
14950b57cec5SDimitry Andric                                                   SuperReg);
14960b57cec5SDimitry Andric       if (Narrow)
14970b57cec5SDimitry Andric         NV = NarrowVector(NV, *CurDAG);
14980b57cec5SDimitry Andric       ReplaceUses(SDValue(N, i), NV);
14990b57cec5SDimitry Andric     }
15000b57cec5SDimitry Andric   }
15010b57cec5SDimitry Andric 
15020b57cec5SDimitry Andric   // Update the Chain
15030b57cec5SDimitry Andric   ReplaceUses(SDValue(N, NumVecs + 1), SDValue(Ld, 2));
15040b57cec5SDimitry Andric   CurDAG->RemoveDeadNode(N);
15050b57cec5SDimitry Andric }
15060b57cec5SDimitry Andric 
15070b57cec5SDimitry Andric void AArch64DAGToDAGISel::SelectStoreLane(SDNode *N, unsigned NumVecs,
15080b57cec5SDimitry Andric                                           unsigned Opc) {
15090b57cec5SDimitry Andric   SDLoc dl(N);
15100b57cec5SDimitry Andric   EVT VT = N->getOperand(2)->getValueType(0);
15110b57cec5SDimitry Andric   bool Narrow = VT.getSizeInBits() == 64;
15120b57cec5SDimitry Andric 
15130b57cec5SDimitry Andric   // Form a REG_SEQUENCE to force register allocation.
15140b57cec5SDimitry Andric   SmallVector<SDValue, 4> Regs(N->op_begin() + 2, N->op_begin() + 2 + NumVecs);
15150b57cec5SDimitry Andric 
15160b57cec5SDimitry Andric   if (Narrow)
15170b57cec5SDimitry Andric     transform(Regs, Regs.begin(),
15180b57cec5SDimitry Andric                    WidenVector(*CurDAG));
15190b57cec5SDimitry Andric 
15200b57cec5SDimitry Andric   SDValue RegSeq = createQTuple(Regs);
15210b57cec5SDimitry Andric 
15220b57cec5SDimitry Andric   unsigned LaneNo =
15230b57cec5SDimitry Andric       cast<ConstantSDNode>(N->getOperand(NumVecs + 2))->getZExtValue();
15240b57cec5SDimitry Andric 
15250b57cec5SDimitry Andric   SDValue Ops[] = {RegSeq, CurDAG->getTargetConstant(LaneNo, dl, MVT::i64),
15260b57cec5SDimitry Andric                    N->getOperand(NumVecs + 3), N->getOperand(0)};
15270b57cec5SDimitry Andric   SDNode *St = CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops);
15280b57cec5SDimitry Andric 
15290b57cec5SDimitry Andric   // Transfer memoperands.
15300b57cec5SDimitry Andric   MachineMemOperand *MemOp = cast<MemIntrinsicSDNode>(N)->getMemOperand();
15310b57cec5SDimitry Andric   CurDAG->setNodeMemRefs(cast<MachineSDNode>(St), {MemOp});
15320b57cec5SDimitry Andric 
15330b57cec5SDimitry Andric   ReplaceNode(N, St);
15340b57cec5SDimitry Andric }
15350b57cec5SDimitry Andric 
15360b57cec5SDimitry Andric void AArch64DAGToDAGISel::SelectPostStoreLane(SDNode *N, unsigned NumVecs,
15370b57cec5SDimitry Andric                                               unsigned Opc) {
15380b57cec5SDimitry Andric   SDLoc dl(N);
15390b57cec5SDimitry Andric   EVT VT = N->getOperand(2)->getValueType(0);
15400b57cec5SDimitry Andric   bool Narrow = VT.getSizeInBits() == 64;
15410b57cec5SDimitry Andric 
15420b57cec5SDimitry Andric   // Form a REG_SEQUENCE to force register allocation.
15430b57cec5SDimitry Andric   SmallVector<SDValue, 4> Regs(N->op_begin() + 1, N->op_begin() + 1 + NumVecs);
15440b57cec5SDimitry Andric 
15450b57cec5SDimitry Andric   if (Narrow)
15460b57cec5SDimitry Andric     transform(Regs, Regs.begin(),
15470b57cec5SDimitry Andric                    WidenVector(*CurDAG));
15480b57cec5SDimitry Andric 
15490b57cec5SDimitry Andric   SDValue RegSeq = createQTuple(Regs);
15500b57cec5SDimitry Andric 
15510b57cec5SDimitry Andric   const EVT ResTys[] = {MVT::i64, // Type of the write back register
15520b57cec5SDimitry Andric                         MVT::Other};
15530b57cec5SDimitry Andric 
15540b57cec5SDimitry Andric   unsigned LaneNo =
15550b57cec5SDimitry Andric       cast<ConstantSDNode>(N->getOperand(NumVecs + 1))->getZExtValue();
15560b57cec5SDimitry Andric 
15570b57cec5SDimitry Andric   SDValue Ops[] = {RegSeq, CurDAG->getTargetConstant(LaneNo, dl, MVT::i64),
15580b57cec5SDimitry Andric                    N->getOperand(NumVecs + 2), // Base Register
15590b57cec5SDimitry Andric                    N->getOperand(NumVecs + 3), // Incremental
15600b57cec5SDimitry Andric                    N->getOperand(0)};
15610b57cec5SDimitry Andric   SDNode *St = CurDAG->getMachineNode(Opc, dl, ResTys, Ops);
15620b57cec5SDimitry Andric 
15630b57cec5SDimitry Andric   // Transfer memoperands.
15640b57cec5SDimitry Andric   MachineMemOperand *MemOp = cast<MemIntrinsicSDNode>(N)->getMemOperand();
15650b57cec5SDimitry Andric   CurDAG->setNodeMemRefs(cast<MachineSDNode>(St), {MemOp});
15660b57cec5SDimitry Andric 
15670b57cec5SDimitry Andric   ReplaceNode(N, St);
15680b57cec5SDimitry Andric }
15690b57cec5SDimitry Andric 
15700b57cec5SDimitry Andric static bool isBitfieldExtractOpFromAnd(SelectionDAG *CurDAG, SDNode *N,
15710b57cec5SDimitry Andric                                        unsigned &Opc, SDValue &Opd0,
15720b57cec5SDimitry Andric                                        unsigned &LSB, unsigned &MSB,
15730b57cec5SDimitry Andric                                        unsigned NumberOfIgnoredLowBits,
15740b57cec5SDimitry Andric                                        bool BiggerPattern) {
15750b57cec5SDimitry Andric   assert(N->getOpcode() == ISD::AND &&
15760b57cec5SDimitry Andric          "N must be a AND operation to call this function");
15770b57cec5SDimitry Andric 
15780b57cec5SDimitry Andric   EVT VT = N->getValueType(0);
15790b57cec5SDimitry Andric 
15800b57cec5SDimitry Andric   // Here we can test the type of VT and return false when the type does not
15810b57cec5SDimitry Andric   // match, but since it is done prior to that call in the current context
15820b57cec5SDimitry Andric   // we turned that into an assert to avoid redundant code.
15830b57cec5SDimitry Andric   assert((VT == MVT::i32 || VT == MVT::i64) &&
15840b57cec5SDimitry Andric          "Type checking must have been done before calling this function");
15850b57cec5SDimitry Andric 
15860b57cec5SDimitry Andric   // FIXME: simplify-demanded-bits in DAGCombine will probably have
15870b57cec5SDimitry Andric   // changed the AND node to a 32-bit mask operation. We'll have to
15880b57cec5SDimitry Andric   // undo that as part of the transform here if we want to catch all
15890b57cec5SDimitry Andric   // the opportunities.
15900b57cec5SDimitry Andric   // Currently the NumberOfIgnoredLowBits argument helps to recover
15910b57cec5SDimitry Andric   // form these situations when matching bigger pattern (bitfield insert).
15920b57cec5SDimitry Andric 
15930b57cec5SDimitry Andric   // For unsigned extracts, check for a shift right and mask
15940b57cec5SDimitry Andric   uint64_t AndImm = 0;
15950b57cec5SDimitry Andric   if (!isOpcWithIntImmediate(N, ISD::AND, AndImm))
15960b57cec5SDimitry Andric     return false;
15970b57cec5SDimitry Andric 
15980b57cec5SDimitry Andric   const SDNode *Op0 = N->getOperand(0).getNode();
15990b57cec5SDimitry Andric 
16000b57cec5SDimitry Andric   // Because of simplify-demanded-bits in DAGCombine, the mask may have been
16010b57cec5SDimitry Andric   // simplified. Try to undo that
16020b57cec5SDimitry Andric   AndImm |= maskTrailingOnes<uint64_t>(NumberOfIgnoredLowBits);
16030b57cec5SDimitry Andric 
16040b57cec5SDimitry Andric   // The immediate is a mask of the low bits iff imm & (imm+1) == 0
16050b57cec5SDimitry Andric   if (AndImm & (AndImm + 1))
16060b57cec5SDimitry Andric     return false;
16070b57cec5SDimitry Andric 
16080b57cec5SDimitry Andric   bool ClampMSB = false;
16090b57cec5SDimitry Andric   uint64_t SrlImm = 0;
16100b57cec5SDimitry Andric   // Handle the SRL + ANY_EXTEND case.
16110b57cec5SDimitry Andric   if (VT == MVT::i64 && Op0->getOpcode() == ISD::ANY_EXTEND &&
16120b57cec5SDimitry Andric       isOpcWithIntImmediate(Op0->getOperand(0).getNode(), ISD::SRL, SrlImm)) {
16130b57cec5SDimitry Andric     // Extend the incoming operand of the SRL to 64-bit.
16140b57cec5SDimitry Andric     Opd0 = Widen(CurDAG, Op0->getOperand(0).getOperand(0));
16150b57cec5SDimitry Andric     // Make sure to clamp the MSB so that we preserve the semantics of the
16160b57cec5SDimitry Andric     // original operations.
16170b57cec5SDimitry Andric     ClampMSB = true;
16180b57cec5SDimitry Andric   } else if (VT == MVT::i32 && Op0->getOpcode() == ISD::TRUNCATE &&
16190b57cec5SDimitry Andric              isOpcWithIntImmediate(Op0->getOperand(0).getNode(), ISD::SRL,
16200b57cec5SDimitry Andric                                    SrlImm)) {
16210b57cec5SDimitry Andric     // If the shift result was truncated, we can still combine them.
16220b57cec5SDimitry Andric     Opd0 = Op0->getOperand(0).getOperand(0);
16230b57cec5SDimitry Andric 
16240b57cec5SDimitry Andric     // Use the type of SRL node.
16250b57cec5SDimitry Andric     VT = Opd0->getValueType(0);
16260b57cec5SDimitry Andric   } else if (isOpcWithIntImmediate(Op0, ISD::SRL, SrlImm)) {
16270b57cec5SDimitry Andric     Opd0 = Op0->getOperand(0);
16280b57cec5SDimitry Andric   } else if (BiggerPattern) {
16290b57cec5SDimitry Andric     // Let's pretend a 0 shift right has been performed.
16300b57cec5SDimitry Andric     // The resulting code will be at least as good as the original one
16310b57cec5SDimitry Andric     // plus it may expose more opportunities for bitfield insert pattern.
16320b57cec5SDimitry Andric     // FIXME: Currently we limit this to the bigger pattern, because
16330b57cec5SDimitry Andric     // some optimizations expect AND and not UBFM.
16340b57cec5SDimitry Andric     Opd0 = N->getOperand(0);
16350b57cec5SDimitry Andric   } else
16360b57cec5SDimitry Andric     return false;
16370b57cec5SDimitry Andric 
16380b57cec5SDimitry Andric   // Bail out on large immediates. This happens when no proper
16390b57cec5SDimitry Andric   // combining/constant folding was performed.
16400b57cec5SDimitry Andric   if (!BiggerPattern && (SrlImm <= 0 || SrlImm >= VT.getSizeInBits())) {
16410b57cec5SDimitry Andric     LLVM_DEBUG(
16420b57cec5SDimitry Andric         (dbgs() << N
16430b57cec5SDimitry Andric                 << ": Found large shift immediate, this should not happen\n"));
16440b57cec5SDimitry Andric     return false;
16450b57cec5SDimitry Andric   }
16460b57cec5SDimitry Andric 
16470b57cec5SDimitry Andric   LSB = SrlImm;
16480b57cec5SDimitry Andric   MSB = SrlImm + (VT == MVT::i32 ? countTrailingOnes<uint32_t>(AndImm)
16490b57cec5SDimitry Andric                                  : countTrailingOnes<uint64_t>(AndImm)) -
16500b57cec5SDimitry Andric         1;
16510b57cec5SDimitry Andric   if (ClampMSB)
16520b57cec5SDimitry Andric     // Since we're moving the extend before the right shift operation, we need
16530b57cec5SDimitry Andric     // to clamp the MSB to make sure we don't shift in undefined bits instead of
16540b57cec5SDimitry Andric     // the zeros which would get shifted in with the original right shift
16550b57cec5SDimitry Andric     // operation.
16560b57cec5SDimitry Andric     MSB = MSB > 31 ? 31 : MSB;
16570b57cec5SDimitry Andric 
16580b57cec5SDimitry Andric   Opc = VT == MVT::i32 ? AArch64::UBFMWri : AArch64::UBFMXri;
16590b57cec5SDimitry Andric   return true;
16600b57cec5SDimitry Andric }
16610b57cec5SDimitry Andric 
16620b57cec5SDimitry Andric static bool isBitfieldExtractOpFromSExtInReg(SDNode *N, unsigned &Opc,
16630b57cec5SDimitry Andric                                              SDValue &Opd0, unsigned &Immr,
16640b57cec5SDimitry Andric                                              unsigned &Imms) {
16650b57cec5SDimitry Andric   assert(N->getOpcode() == ISD::SIGN_EXTEND_INREG);
16660b57cec5SDimitry Andric 
16670b57cec5SDimitry Andric   EVT VT = N->getValueType(0);
16680b57cec5SDimitry Andric   unsigned BitWidth = VT.getSizeInBits();
16690b57cec5SDimitry Andric   assert((VT == MVT::i32 || VT == MVT::i64) &&
16700b57cec5SDimitry Andric          "Type checking must have been done before calling this function");
16710b57cec5SDimitry Andric 
16720b57cec5SDimitry Andric   SDValue Op = N->getOperand(0);
16730b57cec5SDimitry Andric   if (Op->getOpcode() == ISD::TRUNCATE) {
16740b57cec5SDimitry Andric     Op = Op->getOperand(0);
16750b57cec5SDimitry Andric     VT = Op->getValueType(0);
16760b57cec5SDimitry Andric     BitWidth = VT.getSizeInBits();
16770b57cec5SDimitry Andric   }
16780b57cec5SDimitry Andric 
16790b57cec5SDimitry Andric   uint64_t ShiftImm;
16800b57cec5SDimitry Andric   if (!isOpcWithIntImmediate(Op.getNode(), ISD::SRL, ShiftImm) &&
16810b57cec5SDimitry Andric       !isOpcWithIntImmediate(Op.getNode(), ISD::SRA, ShiftImm))
16820b57cec5SDimitry Andric     return false;
16830b57cec5SDimitry Andric 
16840b57cec5SDimitry Andric   unsigned Width = cast<VTSDNode>(N->getOperand(1))->getVT().getSizeInBits();
16850b57cec5SDimitry Andric   if (ShiftImm + Width > BitWidth)
16860b57cec5SDimitry Andric     return false;
16870b57cec5SDimitry Andric 
16880b57cec5SDimitry Andric   Opc = (VT == MVT::i32) ? AArch64::SBFMWri : AArch64::SBFMXri;
16890b57cec5SDimitry Andric   Opd0 = Op.getOperand(0);
16900b57cec5SDimitry Andric   Immr = ShiftImm;
16910b57cec5SDimitry Andric   Imms = ShiftImm + Width - 1;
16920b57cec5SDimitry Andric   return true;
16930b57cec5SDimitry Andric }
16940b57cec5SDimitry Andric 
16950b57cec5SDimitry Andric static bool isSeveralBitsExtractOpFromShr(SDNode *N, unsigned &Opc,
16960b57cec5SDimitry Andric                                           SDValue &Opd0, unsigned &LSB,
16970b57cec5SDimitry Andric                                           unsigned &MSB) {
16980b57cec5SDimitry Andric   // We are looking for the following pattern which basically extracts several
16990b57cec5SDimitry Andric   // continuous bits from the source value and places it from the LSB of the
17000b57cec5SDimitry Andric   // destination value, all other bits of the destination value or set to zero:
17010b57cec5SDimitry Andric   //
17020b57cec5SDimitry Andric   // Value2 = AND Value, MaskImm
17030b57cec5SDimitry Andric   // SRL Value2, ShiftImm
17040b57cec5SDimitry Andric   //
17050b57cec5SDimitry Andric   // with MaskImm >> ShiftImm to search for the bit width.
17060b57cec5SDimitry Andric   //
17070b57cec5SDimitry Andric   // This gets selected into a single UBFM:
17080b57cec5SDimitry Andric   //
17090b57cec5SDimitry Andric   // UBFM Value, ShiftImm, BitWide + SrlImm -1
17100b57cec5SDimitry Andric   //
17110b57cec5SDimitry Andric 
17120b57cec5SDimitry Andric   if (N->getOpcode() != ISD::SRL)
17130b57cec5SDimitry Andric     return false;
17140b57cec5SDimitry Andric 
17150b57cec5SDimitry Andric   uint64_t AndMask = 0;
17160b57cec5SDimitry Andric   if (!isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::AND, AndMask))
17170b57cec5SDimitry Andric     return false;
17180b57cec5SDimitry Andric 
17190b57cec5SDimitry Andric   Opd0 = N->getOperand(0).getOperand(0);
17200b57cec5SDimitry Andric 
17210b57cec5SDimitry Andric   uint64_t SrlImm = 0;
17220b57cec5SDimitry Andric   if (!isIntImmediate(N->getOperand(1), SrlImm))
17230b57cec5SDimitry Andric     return false;
17240b57cec5SDimitry Andric 
17250b57cec5SDimitry Andric   // Check whether we really have several bits extract here.
17260b57cec5SDimitry Andric   unsigned BitWide = 64 - countLeadingOnes(~(AndMask >> SrlImm));
17270b57cec5SDimitry Andric   if (BitWide && isMask_64(AndMask >> SrlImm)) {
17280b57cec5SDimitry Andric     if (N->getValueType(0) == MVT::i32)
17290b57cec5SDimitry Andric       Opc = AArch64::UBFMWri;
17300b57cec5SDimitry Andric     else
17310b57cec5SDimitry Andric       Opc = AArch64::UBFMXri;
17320b57cec5SDimitry Andric 
17330b57cec5SDimitry Andric     LSB = SrlImm;
17340b57cec5SDimitry Andric     MSB = BitWide + SrlImm - 1;
17350b57cec5SDimitry Andric     return true;
17360b57cec5SDimitry Andric   }
17370b57cec5SDimitry Andric 
17380b57cec5SDimitry Andric   return false;
17390b57cec5SDimitry Andric }
17400b57cec5SDimitry Andric 
17410b57cec5SDimitry Andric static bool isBitfieldExtractOpFromShr(SDNode *N, unsigned &Opc, SDValue &Opd0,
17420b57cec5SDimitry Andric                                        unsigned &Immr, unsigned &Imms,
17430b57cec5SDimitry Andric                                        bool BiggerPattern) {
17440b57cec5SDimitry Andric   assert((N->getOpcode() == ISD::SRA || N->getOpcode() == ISD::SRL) &&
17450b57cec5SDimitry Andric          "N must be a SHR/SRA operation to call this function");
17460b57cec5SDimitry Andric 
17470b57cec5SDimitry Andric   EVT VT = N->getValueType(0);
17480b57cec5SDimitry Andric 
17490b57cec5SDimitry Andric   // Here we can test the type of VT and return false when the type does not
17500b57cec5SDimitry Andric   // match, but since it is done prior to that call in the current context
17510b57cec5SDimitry Andric   // we turned that into an assert to avoid redundant code.
17520b57cec5SDimitry Andric   assert((VT == MVT::i32 || VT == MVT::i64) &&
17530b57cec5SDimitry Andric          "Type checking must have been done before calling this function");
17540b57cec5SDimitry Andric 
17550b57cec5SDimitry Andric   // Check for AND + SRL doing several bits extract.
17560b57cec5SDimitry Andric   if (isSeveralBitsExtractOpFromShr(N, Opc, Opd0, Immr, Imms))
17570b57cec5SDimitry Andric     return true;
17580b57cec5SDimitry Andric 
17590b57cec5SDimitry Andric   // We're looking for a shift of a shift.
17600b57cec5SDimitry Andric   uint64_t ShlImm = 0;
17610b57cec5SDimitry Andric   uint64_t TruncBits = 0;
17620b57cec5SDimitry Andric   if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::SHL, ShlImm)) {
17630b57cec5SDimitry Andric     Opd0 = N->getOperand(0).getOperand(0);
17640b57cec5SDimitry Andric   } else if (VT == MVT::i32 && N->getOpcode() == ISD::SRL &&
17650b57cec5SDimitry Andric              N->getOperand(0).getNode()->getOpcode() == ISD::TRUNCATE) {
17660b57cec5SDimitry Andric     // We are looking for a shift of truncate. Truncate from i64 to i32 could
17670b57cec5SDimitry Andric     // be considered as setting high 32 bits as zero. Our strategy here is to
17680b57cec5SDimitry Andric     // always generate 64bit UBFM. This consistency will help the CSE pass
17690b57cec5SDimitry Andric     // later find more redundancy.
17700b57cec5SDimitry Andric     Opd0 = N->getOperand(0).getOperand(0);
17710b57cec5SDimitry Andric     TruncBits = Opd0->getValueType(0).getSizeInBits() - VT.getSizeInBits();
17720b57cec5SDimitry Andric     VT = Opd0.getValueType();
17730b57cec5SDimitry Andric     assert(VT == MVT::i64 && "the promoted type should be i64");
17740b57cec5SDimitry Andric   } else if (BiggerPattern) {
17750b57cec5SDimitry Andric     // Let's pretend a 0 shift left has been performed.
17760b57cec5SDimitry Andric     // FIXME: Currently we limit this to the bigger pattern case,
17770b57cec5SDimitry Andric     // because some optimizations expect AND and not UBFM
17780b57cec5SDimitry Andric     Opd0 = N->getOperand(0);
17790b57cec5SDimitry Andric   } else
17800b57cec5SDimitry Andric     return false;
17810b57cec5SDimitry Andric 
17820b57cec5SDimitry Andric   // Missing combines/constant folding may have left us with strange
17830b57cec5SDimitry Andric   // constants.
17840b57cec5SDimitry Andric   if (ShlImm >= VT.getSizeInBits()) {
17850b57cec5SDimitry Andric     LLVM_DEBUG(
17860b57cec5SDimitry Andric         (dbgs() << N
17870b57cec5SDimitry Andric                 << ": Found large shift immediate, this should not happen\n"));
17880b57cec5SDimitry Andric     return false;
17890b57cec5SDimitry Andric   }
17900b57cec5SDimitry Andric 
17910b57cec5SDimitry Andric   uint64_t SrlImm = 0;
17920b57cec5SDimitry Andric   if (!isIntImmediate(N->getOperand(1), SrlImm))
17930b57cec5SDimitry Andric     return false;
17940b57cec5SDimitry Andric 
17950b57cec5SDimitry Andric   assert(SrlImm > 0 && SrlImm < VT.getSizeInBits() &&
17960b57cec5SDimitry Andric          "bad amount in shift node!");
17970b57cec5SDimitry Andric   int immr = SrlImm - ShlImm;
17980b57cec5SDimitry Andric   Immr = immr < 0 ? immr + VT.getSizeInBits() : immr;
17990b57cec5SDimitry Andric   Imms = VT.getSizeInBits() - ShlImm - TruncBits - 1;
18000b57cec5SDimitry Andric   // SRA requires a signed extraction
18010b57cec5SDimitry Andric   if (VT == MVT::i32)
18020b57cec5SDimitry Andric     Opc = N->getOpcode() == ISD::SRA ? AArch64::SBFMWri : AArch64::UBFMWri;
18030b57cec5SDimitry Andric   else
18040b57cec5SDimitry Andric     Opc = N->getOpcode() == ISD::SRA ? AArch64::SBFMXri : AArch64::UBFMXri;
18050b57cec5SDimitry Andric   return true;
18060b57cec5SDimitry Andric }
18070b57cec5SDimitry Andric 
18080b57cec5SDimitry Andric bool AArch64DAGToDAGISel::tryBitfieldExtractOpFromSExt(SDNode *N) {
18090b57cec5SDimitry Andric   assert(N->getOpcode() == ISD::SIGN_EXTEND);
18100b57cec5SDimitry Andric 
18110b57cec5SDimitry Andric   EVT VT = N->getValueType(0);
18120b57cec5SDimitry Andric   EVT NarrowVT = N->getOperand(0)->getValueType(0);
18130b57cec5SDimitry Andric   if (VT != MVT::i64 || NarrowVT != MVT::i32)
18140b57cec5SDimitry Andric     return false;
18150b57cec5SDimitry Andric 
18160b57cec5SDimitry Andric   uint64_t ShiftImm;
18170b57cec5SDimitry Andric   SDValue Op = N->getOperand(0);
18180b57cec5SDimitry Andric   if (!isOpcWithIntImmediate(Op.getNode(), ISD::SRA, ShiftImm))
18190b57cec5SDimitry Andric     return false;
18200b57cec5SDimitry Andric 
18210b57cec5SDimitry Andric   SDLoc dl(N);
18220b57cec5SDimitry Andric   // Extend the incoming operand of the shift to 64-bits.
18230b57cec5SDimitry Andric   SDValue Opd0 = Widen(CurDAG, Op.getOperand(0));
18240b57cec5SDimitry Andric   unsigned Immr = ShiftImm;
18250b57cec5SDimitry Andric   unsigned Imms = NarrowVT.getSizeInBits() - 1;
18260b57cec5SDimitry Andric   SDValue Ops[] = {Opd0, CurDAG->getTargetConstant(Immr, dl, VT),
18270b57cec5SDimitry Andric                    CurDAG->getTargetConstant(Imms, dl, VT)};
18280b57cec5SDimitry Andric   CurDAG->SelectNodeTo(N, AArch64::SBFMXri, VT, Ops);
18290b57cec5SDimitry Andric   return true;
18300b57cec5SDimitry Andric }
18310b57cec5SDimitry Andric 
1832*480093f4SDimitry Andric /// Try to form fcvtl2 instructions from a floating-point extend of a high-half
1833*480093f4SDimitry Andric /// extract of a subvector.
1834*480093f4SDimitry Andric bool AArch64DAGToDAGISel::tryHighFPExt(SDNode *N) {
1835*480093f4SDimitry Andric   assert(N->getOpcode() == ISD::FP_EXTEND);
1836*480093f4SDimitry Andric 
1837*480093f4SDimitry Andric   // There are 2 forms of fcvtl2 - extend to double or extend to float.
1838*480093f4SDimitry Andric   SDValue Extract = N->getOperand(0);
1839*480093f4SDimitry Andric   EVT VT = N->getValueType(0);
1840*480093f4SDimitry Andric   EVT NarrowVT = Extract.getValueType();
1841*480093f4SDimitry Andric   if ((VT != MVT::v2f64 || NarrowVT != MVT::v2f32) &&
1842*480093f4SDimitry Andric       (VT != MVT::v4f32 || NarrowVT != MVT::v4f16))
1843*480093f4SDimitry Andric     return false;
1844*480093f4SDimitry Andric 
1845*480093f4SDimitry Andric   // Optionally look past a bitcast.
1846*480093f4SDimitry Andric   Extract = peekThroughBitcasts(Extract);
1847*480093f4SDimitry Andric   if (Extract.getOpcode() != ISD::EXTRACT_SUBVECTOR)
1848*480093f4SDimitry Andric     return false;
1849*480093f4SDimitry Andric 
1850*480093f4SDimitry Andric   // Match extract from start of high half index.
1851*480093f4SDimitry Andric   // Example: v8i16 -> v4i16 means the extract must begin at index 4.
1852*480093f4SDimitry Andric   unsigned ExtractIndex = Extract.getConstantOperandVal(1);
1853*480093f4SDimitry Andric   if (ExtractIndex != Extract.getValueType().getVectorNumElements())
1854*480093f4SDimitry Andric     return false;
1855*480093f4SDimitry Andric 
1856*480093f4SDimitry Andric   auto Opcode = VT == MVT::v2f64 ? AArch64::FCVTLv4i32 : AArch64::FCVTLv8i16;
1857*480093f4SDimitry Andric   CurDAG->SelectNodeTo(N, Opcode, VT, Extract.getOperand(0));
1858*480093f4SDimitry Andric   return true;
1859*480093f4SDimitry Andric }
1860*480093f4SDimitry Andric 
18610b57cec5SDimitry Andric static bool isBitfieldExtractOp(SelectionDAG *CurDAG, SDNode *N, unsigned &Opc,
18620b57cec5SDimitry Andric                                 SDValue &Opd0, unsigned &Immr, unsigned &Imms,
18630b57cec5SDimitry Andric                                 unsigned NumberOfIgnoredLowBits = 0,
18640b57cec5SDimitry Andric                                 bool BiggerPattern = false) {
18650b57cec5SDimitry Andric   if (N->getValueType(0) != MVT::i32 && N->getValueType(0) != MVT::i64)
18660b57cec5SDimitry Andric     return false;
18670b57cec5SDimitry Andric 
18680b57cec5SDimitry Andric   switch (N->getOpcode()) {
18690b57cec5SDimitry Andric   default:
18700b57cec5SDimitry Andric     if (!N->isMachineOpcode())
18710b57cec5SDimitry Andric       return false;
18720b57cec5SDimitry Andric     break;
18730b57cec5SDimitry Andric   case ISD::AND:
18740b57cec5SDimitry Andric     return isBitfieldExtractOpFromAnd(CurDAG, N, Opc, Opd0, Immr, Imms,
18750b57cec5SDimitry Andric                                       NumberOfIgnoredLowBits, BiggerPattern);
18760b57cec5SDimitry Andric   case ISD::SRL:
18770b57cec5SDimitry Andric   case ISD::SRA:
18780b57cec5SDimitry Andric     return isBitfieldExtractOpFromShr(N, Opc, Opd0, Immr, Imms, BiggerPattern);
18790b57cec5SDimitry Andric 
18800b57cec5SDimitry Andric   case ISD::SIGN_EXTEND_INREG:
18810b57cec5SDimitry Andric     return isBitfieldExtractOpFromSExtInReg(N, Opc, Opd0, Immr, Imms);
18820b57cec5SDimitry Andric   }
18830b57cec5SDimitry Andric 
18840b57cec5SDimitry Andric   unsigned NOpc = N->getMachineOpcode();
18850b57cec5SDimitry Andric   switch (NOpc) {
18860b57cec5SDimitry Andric   default:
18870b57cec5SDimitry Andric     return false;
18880b57cec5SDimitry Andric   case AArch64::SBFMWri:
18890b57cec5SDimitry Andric   case AArch64::UBFMWri:
18900b57cec5SDimitry Andric   case AArch64::SBFMXri:
18910b57cec5SDimitry Andric   case AArch64::UBFMXri:
18920b57cec5SDimitry Andric     Opc = NOpc;
18930b57cec5SDimitry Andric     Opd0 = N->getOperand(0);
18940b57cec5SDimitry Andric     Immr = cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
18950b57cec5SDimitry Andric     Imms = cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
18960b57cec5SDimitry Andric     return true;
18970b57cec5SDimitry Andric   }
18980b57cec5SDimitry Andric   // Unreachable
18990b57cec5SDimitry Andric   return false;
19000b57cec5SDimitry Andric }
19010b57cec5SDimitry Andric 
19020b57cec5SDimitry Andric bool AArch64DAGToDAGISel::tryBitfieldExtractOp(SDNode *N) {
19030b57cec5SDimitry Andric   unsigned Opc, Immr, Imms;
19040b57cec5SDimitry Andric   SDValue Opd0;
19050b57cec5SDimitry Andric   if (!isBitfieldExtractOp(CurDAG, N, Opc, Opd0, Immr, Imms))
19060b57cec5SDimitry Andric     return false;
19070b57cec5SDimitry Andric 
19080b57cec5SDimitry Andric   EVT VT = N->getValueType(0);
19090b57cec5SDimitry Andric   SDLoc dl(N);
19100b57cec5SDimitry Andric 
19110b57cec5SDimitry Andric   // If the bit extract operation is 64bit but the original type is 32bit, we
19120b57cec5SDimitry Andric   // need to add one EXTRACT_SUBREG.
19130b57cec5SDimitry Andric   if ((Opc == AArch64::SBFMXri || Opc == AArch64::UBFMXri) && VT == MVT::i32) {
19140b57cec5SDimitry Andric     SDValue Ops64[] = {Opd0, CurDAG->getTargetConstant(Immr, dl, MVT::i64),
19150b57cec5SDimitry Andric                        CurDAG->getTargetConstant(Imms, dl, MVT::i64)};
19160b57cec5SDimitry Andric 
19170b57cec5SDimitry Andric     SDNode *BFM = CurDAG->getMachineNode(Opc, dl, MVT::i64, Ops64);
19180b57cec5SDimitry Andric     SDValue SubReg = CurDAG->getTargetConstant(AArch64::sub_32, dl, MVT::i32);
19190b57cec5SDimitry Andric     ReplaceNode(N, CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG, dl,
19200b57cec5SDimitry Andric                                           MVT::i32, SDValue(BFM, 0), SubReg));
19210b57cec5SDimitry Andric     return true;
19220b57cec5SDimitry Andric   }
19230b57cec5SDimitry Andric 
19240b57cec5SDimitry Andric   SDValue Ops[] = {Opd0, CurDAG->getTargetConstant(Immr, dl, VT),
19250b57cec5SDimitry Andric                    CurDAG->getTargetConstant(Imms, dl, VT)};
19260b57cec5SDimitry Andric   CurDAG->SelectNodeTo(N, Opc, VT, Ops);
19270b57cec5SDimitry Andric   return true;
19280b57cec5SDimitry Andric }
19290b57cec5SDimitry Andric 
19300b57cec5SDimitry Andric /// Does DstMask form a complementary pair with the mask provided by
19310b57cec5SDimitry Andric /// BitsToBeInserted, suitable for use in a BFI instruction. Roughly speaking,
19320b57cec5SDimitry Andric /// this asks whether DstMask zeroes precisely those bits that will be set by
19330b57cec5SDimitry Andric /// the other half.
19340b57cec5SDimitry Andric static bool isBitfieldDstMask(uint64_t DstMask, const APInt &BitsToBeInserted,
19350b57cec5SDimitry Andric                               unsigned NumberOfIgnoredHighBits, EVT VT) {
19360b57cec5SDimitry Andric   assert((VT == MVT::i32 || VT == MVT::i64) &&
19370b57cec5SDimitry Andric          "i32 or i64 mask type expected!");
19380b57cec5SDimitry Andric   unsigned BitWidth = VT.getSizeInBits() - NumberOfIgnoredHighBits;
19390b57cec5SDimitry Andric 
19400b57cec5SDimitry Andric   APInt SignificantDstMask = APInt(BitWidth, DstMask);
19410b57cec5SDimitry Andric   APInt SignificantBitsToBeInserted = BitsToBeInserted.zextOrTrunc(BitWidth);
19420b57cec5SDimitry Andric 
19430b57cec5SDimitry Andric   return (SignificantDstMask & SignificantBitsToBeInserted) == 0 &&
19440b57cec5SDimitry Andric          (SignificantDstMask | SignificantBitsToBeInserted).isAllOnesValue();
19450b57cec5SDimitry Andric }
19460b57cec5SDimitry Andric 
19470b57cec5SDimitry Andric // Look for bits that will be useful for later uses.
19480b57cec5SDimitry Andric // A bit is consider useless as soon as it is dropped and never used
19490b57cec5SDimitry Andric // before it as been dropped.
19500b57cec5SDimitry Andric // E.g., looking for useful bit of x
19510b57cec5SDimitry Andric // 1. y = x & 0x7
19520b57cec5SDimitry Andric // 2. z = y >> 2
19530b57cec5SDimitry Andric // After #1, x useful bits are 0x7, then the useful bits of x, live through
19540b57cec5SDimitry Andric // y.
19550b57cec5SDimitry Andric // After #2, the useful bits of x are 0x4.
19560b57cec5SDimitry Andric // However, if x is used on an unpredicatable instruction, then all its bits
19570b57cec5SDimitry Andric // are useful.
19580b57cec5SDimitry Andric // E.g.
19590b57cec5SDimitry Andric // 1. y = x & 0x7
19600b57cec5SDimitry Andric // 2. z = y >> 2
19610b57cec5SDimitry Andric // 3. str x, [@x]
19620b57cec5SDimitry Andric static void getUsefulBits(SDValue Op, APInt &UsefulBits, unsigned Depth = 0);
19630b57cec5SDimitry Andric 
19640b57cec5SDimitry Andric static void getUsefulBitsFromAndWithImmediate(SDValue Op, APInt &UsefulBits,
19650b57cec5SDimitry Andric                                               unsigned Depth) {
19660b57cec5SDimitry Andric   uint64_t Imm =
19670b57cec5SDimitry Andric       cast<const ConstantSDNode>(Op.getOperand(1).getNode())->getZExtValue();
19680b57cec5SDimitry Andric   Imm = AArch64_AM::decodeLogicalImmediate(Imm, UsefulBits.getBitWidth());
19690b57cec5SDimitry Andric   UsefulBits &= APInt(UsefulBits.getBitWidth(), Imm);
19700b57cec5SDimitry Andric   getUsefulBits(Op, UsefulBits, Depth + 1);
19710b57cec5SDimitry Andric }
19720b57cec5SDimitry Andric 
19730b57cec5SDimitry Andric static void getUsefulBitsFromBitfieldMoveOpd(SDValue Op, APInt &UsefulBits,
19740b57cec5SDimitry Andric                                              uint64_t Imm, uint64_t MSB,
19750b57cec5SDimitry Andric                                              unsigned Depth) {
19760b57cec5SDimitry Andric   // inherit the bitwidth value
19770b57cec5SDimitry Andric   APInt OpUsefulBits(UsefulBits);
19780b57cec5SDimitry Andric   OpUsefulBits = 1;
19790b57cec5SDimitry Andric 
19800b57cec5SDimitry Andric   if (MSB >= Imm) {
19810b57cec5SDimitry Andric     OpUsefulBits <<= MSB - Imm + 1;
19820b57cec5SDimitry Andric     --OpUsefulBits;
19830b57cec5SDimitry Andric     // The interesting part will be in the lower part of the result
19840b57cec5SDimitry Andric     getUsefulBits(Op, OpUsefulBits, Depth + 1);
19850b57cec5SDimitry Andric     // The interesting part was starting at Imm in the argument
19860b57cec5SDimitry Andric     OpUsefulBits <<= Imm;
19870b57cec5SDimitry Andric   } else {
19880b57cec5SDimitry Andric     OpUsefulBits <<= MSB + 1;
19890b57cec5SDimitry Andric     --OpUsefulBits;
19900b57cec5SDimitry Andric     // The interesting part will be shifted in the result
19910b57cec5SDimitry Andric     OpUsefulBits <<= OpUsefulBits.getBitWidth() - Imm;
19920b57cec5SDimitry Andric     getUsefulBits(Op, OpUsefulBits, Depth + 1);
19930b57cec5SDimitry Andric     // The interesting part was at zero in the argument
19940b57cec5SDimitry Andric     OpUsefulBits.lshrInPlace(OpUsefulBits.getBitWidth() - Imm);
19950b57cec5SDimitry Andric   }
19960b57cec5SDimitry Andric 
19970b57cec5SDimitry Andric   UsefulBits &= OpUsefulBits;
19980b57cec5SDimitry Andric }
19990b57cec5SDimitry Andric 
20000b57cec5SDimitry Andric static void getUsefulBitsFromUBFM(SDValue Op, APInt &UsefulBits,
20010b57cec5SDimitry Andric                                   unsigned Depth) {
20020b57cec5SDimitry Andric   uint64_t Imm =
20030b57cec5SDimitry Andric       cast<const ConstantSDNode>(Op.getOperand(1).getNode())->getZExtValue();
20040b57cec5SDimitry Andric   uint64_t MSB =
20050b57cec5SDimitry Andric       cast<const ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue();
20060b57cec5SDimitry Andric 
20070b57cec5SDimitry Andric   getUsefulBitsFromBitfieldMoveOpd(Op, UsefulBits, Imm, MSB, Depth);
20080b57cec5SDimitry Andric }
20090b57cec5SDimitry Andric 
20100b57cec5SDimitry Andric static void getUsefulBitsFromOrWithShiftedReg(SDValue Op, APInt &UsefulBits,
20110b57cec5SDimitry Andric                                               unsigned Depth) {
20120b57cec5SDimitry Andric   uint64_t ShiftTypeAndValue =
20130b57cec5SDimitry Andric       cast<const ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue();
20140b57cec5SDimitry Andric   APInt Mask(UsefulBits);
20150b57cec5SDimitry Andric   Mask.clearAllBits();
20160b57cec5SDimitry Andric   Mask.flipAllBits();
20170b57cec5SDimitry Andric 
20180b57cec5SDimitry Andric   if (AArch64_AM::getShiftType(ShiftTypeAndValue) == AArch64_AM::LSL) {
20190b57cec5SDimitry Andric     // Shift Left
20200b57cec5SDimitry Andric     uint64_t ShiftAmt = AArch64_AM::getShiftValue(ShiftTypeAndValue);
20210b57cec5SDimitry Andric     Mask <<= ShiftAmt;
20220b57cec5SDimitry Andric     getUsefulBits(Op, Mask, Depth + 1);
20230b57cec5SDimitry Andric     Mask.lshrInPlace(ShiftAmt);
20240b57cec5SDimitry Andric   } else if (AArch64_AM::getShiftType(ShiftTypeAndValue) == AArch64_AM::LSR) {
20250b57cec5SDimitry Andric     // Shift Right
20260b57cec5SDimitry Andric     // We do not handle AArch64_AM::ASR, because the sign will change the
20270b57cec5SDimitry Andric     // number of useful bits
20280b57cec5SDimitry Andric     uint64_t ShiftAmt = AArch64_AM::getShiftValue(ShiftTypeAndValue);
20290b57cec5SDimitry Andric     Mask.lshrInPlace(ShiftAmt);
20300b57cec5SDimitry Andric     getUsefulBits(Op, Mask, Depth + 1);
20310b57cec5SDimitry Andric     Mask <<= ShiftAmt;
20320b57cec5SDimitry Andric   } else
20330b57cec5SDimitry Andric     return;
20340b57cec5SDimitry Andric 
20350b57cec5SDimitry Andric   UsefulBits &= Mask;
20360b57cec5SDimitry Andric }
20370b57cec5SDimitry Andric 
20380b57cec5SDimitry Andric static void getUsefulBitsFromBFM(SDValue Op, SDValue Orig, APInt &UsefulBits,
20390b57cec5SDimitry Andric                                  unsigned Depth) {
20400b57cec5SDimitry Andric   uint64_t Imm =
20410b57cec5SDimitry Andric       cast<const ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue();
20420b57cec5SDimitry Andric   uint64_t MSB =
20430b57cec5SDimitry Andric       cast<const ConstantSDNode>(Op.getOperand(3).getNode())->getZExtValue();
20440b57cec5SDimitry Andric 
20450b57cec5SDimitry Andric   APInt OpUsefulBits(UsefulBits);
20460b57cec5SDimitry Andric   OpUsefulBits = 1;
20470b57cec5SDimitry Andric 
20480b57cec5SDimitry Andric   APInt ResultUsefulBits(UsefulBits.getBitWidth(), 0);
20490b57cec5SDimitry Andric   ResultUsefulBits.flipAllBits();
20500b57cec5SDimitry Andric   APInt Mask(UsefulBits.getBitWidth(), 0);
20510b57cec5SDimitry Andric 
20520b57cec5SDimitry Andric   getUsefulBits(Op, ResultUsefulBits, Depth + 1);
20530b57cec5SDimitry Andric 
20540b57cec5SDimitry Andric   if (MSB >= Imm) {
20550b57cec5SDimitry Andric     // The instruction is a BFXIL.
20560b57cec5SDimitry Andric     uint64_t Width = MSB - Imm + 1;
20570b57cec5SDimitry Andric     uint64_t LSB = Imm;
20580b57cec5SDimitry Andric 
20590b57cec5SDimitry Andric     OpUsefulBits <<= Width;
20600b57cec5SDimitry Andric     --OpUsefulBits;
20610b57cec5SDimitry Andric 
20620b57cec5SDimitry Andric     if (Op.getOperand(1) == Orig) {
20630b57cec5SDimitry Andric       // Copy the low bits from the result to bits starting from LSB.
20640b57cec5SDimitry Andric       Mask = ResultUsefulBits & OpUsefulBits;
20650b57cec5SDimitry Andric       Mask <<= LSB;
20660b57cec5SDimitry Andric     }
20670b57cec5SDimitry Andric 
20680b57cec5SDimitry Andric     if (Op.getOperand(0) == Orig)
20690b57cec5SDimitry Andric       // Bits starting from LSB in the input contribute to the result.
20700b57cec5SDimitry Andric       Mask |= (ResultUsefulBits & ~OpUsefulBits);
20710b57cec5SDimitry Andric   } else {
20720b57cec5SDimitry Andric     // The instruction is a BFI.
20730b57cec5SDimitry Andric     uint64_t Width = MSB + 1;
20740b57cec5SDimitry Andric     uint64_t LSB = UsefulBits.getBitWidth() - Imm;
20750b57cec5SDimitry Andric 
20760b57cec5SDimitry Andric     OpUsefulBits <<= Width;
20770b57cec5SDimitry Andric     --OpUsefulBits;
20780b57cec5SDimitry Andric     OpUsefulBits <<= LSB;
20790b57cec5SDimitry Andric 
20800b57cec5SDimitry Andric     if (Op.getOperand(1) == Orig) {
20810b57cec5SDimitry Andric       // Copy the bits from the result to the zero bits.
20820b57cec5SDimitry Andric       Mask = ResultUsefulBits & OpUsefulBits;
20830b57cec5SDimitry Andric       Mask.lshrInPlace(LSB);
20840b57cec5SDimitry Andric     }
20850b57cec5SDimitry Andric 
20860b57cec5SDimitry Andric     if (Op.getOperand(0) == Orig)
20870b57cec5SDimitry Andric       Mask |= (ResultUsefulBits & ~OpUsefulBits);
20880b57cec5SDimitry Andric   }
20890b57cec5SDimitry Andric 
20900b57cec5SDimitry Andric   UsefulBits &= Mask;
20910b57cec5SDimitry Andric }
20920b57cec5SDimitry Andric 
20930b57cec5SDimitry Andric static void getUsefulBitsForUse(SDNode *UserNode, APInt &UsefulBits,
20940b57cec5SDimitry Andric                                 SDValue Orig, unsigned Depth) {
20950b57cec5SDimitry Andric 
20960b57cec5SDimitry Andric   // Users of this node should have already been instruction selected
20970b57cec5SDimitry Andric   // FIXME: Can we turn that into an assert?
20980b57cec5SDimitry Andric   if (!UserNode->isMachineOpcode())
20990b57cec5SDimitry Andric     return;
21000b57cec5SDimitry Andric 
21010b57cec5SDimitry Andric   switch (UserNode->getMachineOpcode()) {
21020b57cec5SDimitry Andric   default:
21030b57cec5SDimitry Andric     return;
21040b57cec5SDimitry Andric   case AArch64::ANDSWri:
21050b57cec5SDimitry Andric   case AArch64::ANDSXri:
21060b57cec5SDimitry Andric   case AArch64::ANDWri:
21070b57cec5SDimitry Andric   case AArch64::ANDXri:
21080b57cec5SDimitry Andric     // We increment Depth only when we call the getUsefulBits
21090b57cec5SDimitry Andric     return getUsefulBitsFromAndWithImmediate(SDValue(UserNode, 0), UsefulBits,
21100b57cec5SDimitry Andric                                              Depth);
21110b57cec5SDimitry Andric   case AArch64::UBFMWri:
21120b57cec5SDimitry Andric   case AArch64::UBFMXri:
21130b57cec5SDimitry Andric     return getUsefulBitsFromUBFM(SDValue(UserNode, 0), UsefulBits, Depth);
21140b57cec5SDimitry Andric 
21150b57cec5SDimitry Andric   case AArch64::ORRWrs:
21160b57cec5SDimitry Andric   case AArch64::ORRXrs:
21170b57cec5SDimitry Andric     if (UserNode->getOperand(1) != Orig)
21180b57cec5SDimitry Andric       return;
21190b57cec5SDimitry Andric     return getUsefulBitsFromOrWithShiftedReg(SDValue(UserNode, 0), UsefulBits,
21200b57cec5SDimitry Andric                                              Depth);
21210b57cec5SDimitry Andric   case AArch64::BFMWri:
21220b57cec5SDimitry Andric   case AArch64::BFMXri:
21230b57cec5SDimitry Andric     return getUsefulBitsFromBFM(SDValue(UserNode, 0), Orig, UsefulBits, Depth);
21240b57cec5SDimitry Andric 
21250b57cec5SDimitry Andric   case AArch64::STRBBui:
21260b57cec5SDimitry Andric   case AArch64::STURBBi:
21270b57cec5SDimitry Andric     if (UserNode->getOperand(0) != Orig)
21280b57cec5SDimitry Andric       return;
21290b57cec5SDimitry Andric     UsefulBits &= APInt(UsefulBits.getBitWidth(), 0xff);
21300b57cec5SDimitry Andric     return;
21310b57cec5SDimitry Andric 
21320b57cec5SDimitry Andric   case AArch64::STRHHui:
21330b57cec5SDimitry Andric   case AArch64::STURHHi:
21340b57cec5SDimitry Andric     if (UserNode->getOperand(0) != Orig)
21350b57cec5SDimitry Andric       return;
21360b57cec5SDimitry Andric     UsefulBits &= APInt(UsefulBits.getBitWidth(), 0xffff);
21370b57cec5SDimitry Andric     return;
21380b57cec5SDimitry Andric   }
21390b57cec5SDimitry Andric }
21400b57cec5SDimitry Andric 
21410b57cec5SDimitry Andric static void getUsefulBits(SDValue Op, APInt &UsefulBits, unsigned Depth) {
21428bcb0991SDimitry Andric   if (Depth >= SelectionDAG::MaxRecursionDepth)
21430b57cec5SDimitry Andric     return;
21440b57cec5SDimitry Andric   // Initialize UsefulBits
21450b57cec5SDimitry Andric   if (!Depth) {
21460b57cec5SDimitry Andric     unsigned Bitwidth = Op.getScalarValueSizeInBits();
21470b57cec5SDimitry Andric     // At the beginning, assume every produced bits is useful
21480b57cec5SDimitry Andric     UsefulBits = APInt(Bitwidth, 0);
21490b57cec5SDimitry Andric     UsefulBits.flipAllBits();
21500b57cec5SDimitry Andric   }
21510b57cec5SDimitry Andric   APInt UsersUsefulBits(UsefulBits.getBitWidth(), 0);
21520b57cec5SDimitry Andric 
21530b57cec5SDimitry Andric   for (SDNode *Node : Op.getNode()->uses()) {
21540b57cec5SDimitry Andric     // A use cannot produce useful bits
21550b57cec5SDimitry Andric     APInt UsefulBitsForUse = APInt(UsefulBits);
21560b57cec5SDimitry Andric     getUsefulBitsForUse(Node, UsefulBitsForUse, Op, Depth);
21570b57cec5SDimitry Andric     UsersUsefulBits |= UsefulBitsForUse;
21580b57cec5SDimitry Andric   }
21590b57cec5SDimitry Andric   // UsefulBits contains the produced bits that are meaningful for the
21600b57cec5SDimitry Andric   // current definition, thus a user cannot make a bit meaningful at
21610b57cec5SDimitry Andric   // this point
21620b57cec5SDimitry Andric   UsefulBits &= UsersUsefulBits;
21630b57cec5SDimitry Andric }
21640b57cec5SDimitry Andric 
21650b57cec5SDimitry Andric /// Create a machine node performing a notional SHL of Op by ShlAmount. If
21660b57cec5SDimitry Andric /// ShlAmount is negative, do a (logical) right-shift instead. If ShlAmount is
21670b57cec5SDimitry Andric /// 0, return Op unchanged.
21680b57cec5SDimitry Andric static SDValue getLeftShift(SelectionDAG *CurDAG, SDValue Op, int ShlAmount) {
21690b57cec5SDimitry Andric   if (ShlAmount == 0)
21700b57cec5SDimitry Andric     return Op;
21710b57cec5SDimitry Andric 
21720b57cec5SDimitry Andric   EVT VT = Op.getValueType();
21730b57cec5SDimitry Andric   SDLoc dl(Op);
21740b57cec5SDimitry Andric   unsigned BitWidth = VT.getSizeInBits();
21750b57cec5SDimitry Andric   unsigned UBFMOpc = BitWidth == 32 ? AArch64::UBFMWri : AArch64::UBFMXri;
21760b57cec5SDimitry Andric 
21770b57cec5SDimitry Andric   SDNode *ShiftNode;
21780b57cec5SDimitry Andric   if (ShlAmount > 0) {
21790b57cec5SDimitry Andric     // LSL wD, wN, #Amt == UBFM wD, wN, #32-Amt, #31-Amt
21800b57cec5SDimitry Andric     ShiftNode = CurDAG->getMachineNode(
21810b57cec5SDimitry Andric         UBFMOpc, dl, VT, Op,
21820b57cec5SDimitry Andric         CurDAG->getTargetConstant(BitWidth - ShlAmount, dl, VT),
21830b57cec5SDimitry Andric         CurDAG->getTargetConstant(BitWidth - 1 - ShlAmount, dl, VT));
21840b57cec5SDimitry Andric   } else {
21850b57cec5SDimitry Andric     // LSR wD, wN, #Amt == UBFM wD, wN, #Amt, #32-1
21860b57cec5SDimitry Andric     assert(ShlAmount < 0 && "expected right shift");
21870b57cec5SDimitry Andric     int ShrAmount = -ShlAmount;
21880b57cec5SDimitry Andric     ShiftNode = CurDAG->getMachineNode(
21890b57cec5SDimitry Andric         UBFMOpc, dl, VT, Op, CurDAG->getTargetConstant(ShrAmount, dl, VT),
21900b57cec5SDimitry Andric         CurDAG->getTargetConstant(BitWidth - 1, dl, VT));
21910b57cec5SDimitry Andric   }
21920b57cec5SDimitry Andric 
21930b57cec5SDimitry Andric   return SDValue(ShiftNode, 0);
21940b57cec5SDimitry Andric }
21950b57cec5SDimitry Andric 
21960b57cec5SDimitry Andric /// Does this tree qualify as an attempt to move a bitfield into position,
21970b57cec5SDimitry Andric /// essentially "(and (shl VAL, N), Mask)".
21980b57cec5SDimitry Andric static bool isBitfieldPositioningOp(SelectionDAG *CurDAG, SDValue Op,
21990b57cec5SDimitry Andric                                     bool BiggerPattern,
22000b57cec5SDimitry Andric                                     SDValue &Src, int &ShiftAmount,
22010b57cec5SDimitry Andric                                     int &MaskWidth) {
22020b57cec5SDimitry Andric   EVT VT = Op.getValueType();
22030b57cec5SDimitry Andric   unsigned BitWidth = VT.getSizeInBits();
22040b57cec5SDimitry Andric   (void)BitWidth;
22050b57cec5SDimitry Andric   assert(BitWidth == 32 || BitWidth == 64);
22060b57cec5SDimitry Andric 
22070b57cec5SDimitry Andric   KnownBits Known = CurDAG->computeKnownBits(Op);
22080b57cec5SDimitry Andric 
22090b57cec5SDimitry Andric   // Non-zero in the sense that they're not provably zero, which is the key
22100b57cec5SDimitry Andric   // point if we want to use this value
22110b57cec5SDimitry Andric   uint64_t NonZeroBits = (~Known.Zero).getZExtValue();
22120b57cec5SDimitry Andric 
22130b57cec5SDimitry Andric   // Discard a constant AND mask if present. It's safe because the node will
22140b57cec5SDimitry Andric   // already have been factored into the computeKnownBits calculation above.
22150b57cec5SDimitry Andric   uint64_t AndImm;
22160b57cec5SDimitry Andric   if (isOpcWithIntImmediate(Op.getNode(), ISD::AND, AndImm)) {
22170b57cec5SDimitry Andric     assert((~APInt(BitWidth, AndImm) & ~Known.Zero) == 0);
22180b57cec5SDimitry Andric     Op = Op.getOperand(0);
22190b57cec5SDimitry Andric   }
22200b57cec5SDimitry Andric 
22210b57cec5SDimitry Andric   // Don't match if the SHL has more than one use, since then we'll end up
22220b57cec5SDimitry Andric   // generating SHL+UBFIZ instead of just keeping SHL+AND.
22230b57cec5SDimitry Andric   if (!BiggerPattern && !Op.hasOneUse())
22240b57cec5SDimitry Andric     return false;
22250b57cec5SDimitry Andric 
22260b57cec5SDimitry Andric   uint64_t ShlImm;
22270b57cec5SDimitry Andric   if (!isOpcWithIntImmediate(Op.getNode(), ISD::SHL, ShlImm))
22280b57cec5SDimitry Andric     return false;
22290b57cec5SDimitry Andric   Op = Op.getOperand(0);
22300b57cec5SDimitry Andric 
22310b57cec5SDimitry Andric   if (!isShiftedMask_64(NonZeroBits))
22320b57cec5SDimitry Andric     return false;
22330b57cec5SDimitry Andric 
22340b57cec5SDimitry Andric   ShiftAmount = countTrailingZeros(NonZeroBits);
22350b57cec5SDimitry Andric   MaskWidth = countTrailingOnes(NonZeroBits >> ShiftAmount);
22360b57cec5SDimitry Andric 
22370b57cec5SDimitry Andric   // BFI encompasses sufficiently many nodes that it's worth inserting an extra
22380b57cec5SDimitry Andric   // LSL/LSR if the mask in NonZeroBits doesn't quite match up with the ISD::SHL
22390b57cec5SDimitry Andric   // amount.  BiggerPattern is true when this pattern is being matched for BFI,
22400b57cec5SDimitry Andric   // BiggerPattern is false when this pattern is being matched for UBFIZ, in
22410b57cec5SDimitry Andric   // which case it is not profitable to insert an extra shift.
22420b57cec5SDimitry Andric   if (ShlImm - ShiftAmount != 0 && !BiggerPattern)
22430b57cec5SDimitry Andric     return false;
22440b57cec5SDimitry Andric   Src = getLeftShift(CurDAG, Op, ShlImm - ShiftAmount);
22450b57cec5SDimitry Andric 
22460b57cec5SDimitry Andric   return true;
22470b57cec5SDimitry Andric }
22480b57cec5SDimitry Andric 
22490b57cec5SDimitry Andric static bool isShiftedMask(uint64_t Mask, EVT VT) {
22500b57cec5SDimitry Andric   assert(VT == MVT::i32 || VT == MVT::i64);
22510b57cec5SDimitry Andric   if (VT == MVT::i32)
22520b57cec5SDimitry Andric     return isShiftedMask_32(Mask);
22530b57cec5SDimitry Andric   return isShiftedMask_64(Mask);
22540b57cec5SDimitry Andric }
22550b57cec5SDimitry Andric 
22560b57cec5SDimitry Andric // Generate a BFI/BFXIL from 'or (and X, MaskImm), OrImm' iff the value being
22570b57cec5SDimitry Andric // inserted only sets known zero bits.
22580b57cec5SDimitry Andric static bool tryBitfieldInsertOpFromOrAndImm(SDNode *N, SelectionDAG *CurDAG) {
22590b57cec5SDimitry Andric   assert(N->getOpcode() == ISD::OR && "Expect a OR operation");
22600b57cec5SDimitry Andric 
22610b57cec5SDimitry Andric   EVT VT = N->getValueType(0);
22620b57cec5SDimitry Andric   if (VT != MVT::i32 && VT != MVT::i64)
22630b57cec5SDimitry Andric     return false;
22640b57cec5SDimitry Andric 
22650b57cec5SDimitry Andric   unsigned BitWidth = VT.getSizeInBits();
22660b57cec5SDimitry Andric 
22670b57cec5SDimitry Andric   uint64_t OrImm;
22680b57cec5SDimitry Andric   if (!isOpcWithIntImmediate(N, ISD::OR, OrImm))
22690b57cec5SDimitry Andric     return false;
22700b57cec5SDimitry Andric 
22710b57cec5SDimitry Andric   // Skip this transformation if the ORR immediate can be encoded in the ORR.
22720b57cec5SDimitry Andric   // Otherwise, we'll trade an AND+ORR for ORR+BFI/BFXIL, which is most likely
22730b57cec5SDimitry Andric   // performance neutral.
22740b57cec5SDimitry Andric   if (AArch64_AM::isLogicalImmediate(OrImm, BitWidth))
22750b57cec5SDimitry Andric     return false;
22760b57cec5SDimitry Andric 
22770b57cec5SDimitry Andric   uint64_t MaskImm;
22780b57cec5SDimitry Andric   SDValue And = N->getOperand(0);
22790b57cec5SDimitry Andric   // Must be a single use AND with an immediate operand.
22800b57cec5SDimitry Andric   if (!And.hasOneUse() ||
22810b57cec5SDimitry Andric       !isOpcWithIntImmediate(And.getNode(), ISD::AND, MaskImm))
22820b57cec5SDimitry Andric     return false;
22830b57cec5SDimitry Andric 
22840b57cec5SDimitry Andric   // Compute the Known Zero for the AND as this allows us to catch more general
22850b57cec5SDimitry Andric   // cases than just looking for AND with imm.
22860b57cec5SDimitry Andric   KnownBits Known = CurDAG->computeKnownBits(And);
22870b57cec5SDimitry Andric 
22880b57cec5SDimitry Andric   // Non-zero in the sense that they're not provably zero, which is the key
22890b57cec5SDimitry Andric   // point if we want to use this value.
22900b57cec5SDimitry Andric   uint64_t NotKnownZero = (~Known.Zero).getZExtValue();
22910b57cec5SDimitry Andric 
22920b57cec5SDimitry Andric   // The KnownZero mask must be a shifted mask (e.g., 1110..011, 11100..00).
22930b57cec5SDimitry Andric   if (!isShiftedMask(Known.Zero.getZExtValue(), VT))
22940b57cec5SDimitry Andric     return false;
22950b57cec5SDimitry Andric 
22960b57cec5SDimitry Andric   // The bits being inserted must only set those bits that are known to be zero.
22970b57cec5SDimitry Andric   if ((OrImm & NotKnownZero) != 0) {
22980b57cec5SDimitry Andric     // FIXME:  It's okay if the OrImm sets NotKnownZero bits to 1, but we don't
22990b57cec5SDimitry Andric     // currently handle this case.
23000b57cec5SDimitry Andric     return false;
23010b57cec5SDimitry Andric   }
23020b57cec5SDimitry Andric 
23030b57cec5SDimitry Andric   // BFI/BFXIL dst, src, #lsb, #width.
23040b57cec5SDimitry Andric   int LSB = countTrailingOnes(NotKnownZero);
23050b57cec5SDimitry Andric   int Width = BitWidth - APInt(BitWidth, NotKnownZero).countPopulation();
23060b57cec5SDimitry Andric 
23070b57cec5SDimitry Andric   // BFI/BFXIL is an alias of BFM, so translate to BFM operands.
23080b57cec5SDimitry Andric   unsigned ImmR = (BitWidth - LSB) % BitWidth;
23090b57cec5SDimitry Andric   unsigned ImmS = Width - 1;
23100b57cec5SDimitry Andric 
23110b57cec5SDimitry Andric   // If we're creating a BFI instruction avoid cases where we need more
23120b57cec5SDimitry Andric   // instructions to materialize the BFI constant as compared to the original
23130b57cec5SDimitry Andric   // ORR.  A BFXIL will use the same constant as the original ORR, so the code
23140b57cec5SDimitry Andric   // should be no worse in this case.
23150b57cec5SDimitry Andric   bool IsBFI = LSB != 0;
23160b57cec5SDimitry Andric   uint64_t BFIImm = OrImm >> LSB;
23170b57cec5SDimitry Andric   if (IsBFI && !AArch64_AM::isLogicalImmediate(BFIImm, BitWidth)) {
23180b57cec5SDimitry Andric     // We have a BFI instruction and we know the constant can't be materialized
23190b57cec5SDimitry Andric     // with a ORR-immediate with the zero register.
23200b57cec5SDimitry Andric     unsigned OrChunks = 0, BFIChunks = 0;
23210b57cec5SDimitry Andric     for (unsigned Shift = 0; Shift < BitWidth; Shift += 16) {
23220b57cec5SDimitry Andric       if (((OrImm >> Shift) & 0xFFFF) != 0)
23230b57cec5SDimitry Andric         ++OrChunks;
23240b57cec5SDimitry Andric       if (((BFIImm >> Shift) & 0xFFFF) != 0)
23250b57cec5SDimitry Andric         ++BFIChunks;
23260b57cec5SDimitry Andric     }
23270b57cec5SDimitry Andric     if (BFIChunks > OrChunks)
23280b57cec5SDimitry Andric       return false;
23290b57cec5SDimitry Andric   }
23300b57cec5SDimitry Andric 
23310b57cec5SDimitry Andric   // Materialize the constant to be inserted.
23320b57cec5SDimitry Andric   SDLoc DL(N);
23330b57cec5SDimitry Andric   unsigned MOVIOpc = VT == MVT::i32 ? AArch64::MOVi32imm : AArch64::MOVi64imm;
23340b57cec5SDimitry Andric   SDNode *MOVI = CurDAG->getMachineNode(
23350b57cec5SDimitry Andric       MOVIOpc, DL, VT, CurDAG->getTargetConstant(BFIImm, DL, VT));
23360b57cec5SDimitry Andric 
23370b57cec5SDimitry Andric   // Create the BFI/BFXIL instruction.
23380b57cec5SDimitry Andric   SDValue Ops[] = {And.getOperand(0), SDValue(MOVI, 0),
23390b57cec5SDimitry Andric                    CurDAG->getTargetConstant(ImmR, DL, VT),
23400b57cec5SDimitry Andric                    CurDAG->getTargetConstant(ImmS, DL, VT)};
23410b57cec5SDimitry Andric   unsigned Opc = (VT == MVT::i32) ? AArch64::BFMWri : AArch64::BFMXri;
23420b57cec5SDimitry Andric   CurDAG->SelectNodeTo(N, Opc, VT, Ops);
23430b57cec5SDimitry Andric   return true;
23440b57cec5SDimitry Andric }
23450b57cec5SDimitry Andric 
23460b57cec5SDimitry Andric static bool tryBitfieldInsertOpFromOr(SDNode *N, const APInt &UsefulBits,
23470b57cec5SDimitry Andric                                       SelectionDAG *CurDAG) {
23480b57cec5SDimitry Andric   assert(N->getOpcode() == ISD::OR && "Expect a OR operation");
23490b57cec5SDimitry Andric 
23500b57cec5SDimitry Andric   EVT VT = N->getValueType(0);
23510b57cec5SDimitry Andric   if (VT != MVT::i32 && VT != MVT::i64)
23520b57cec5SDimitry Andric     return false;
23530b57cec5SDimitry Andric 
23540b57cec5SDimitry Andric   unsigned BitWidth = VT.getSizeInBits();
23550b57cec5SDimitry Andric 
23560b57cec5SDimitry Andric   // Because of simplify-demanded-bits in DAGCombine, involved masks may not
23570b57cec5SDimitry Andric   // have the expected shape. Try to undo that.
23580b57cec5SDimitry Andric 
23590b57cec5SDimitry Andric   unsigned NumberOfIgnoredLowBits = UsefulBits.countTrailingZeros();
23600b57cec5SDimitry Andric   unsigned NumberOfIgnoredHighBits = UsefulBits.countLeadingZeros();
23610b57cec5SDimitry Andric 
23620b57cec5SDimitry Andric   // Given a OR operation, check if we have the following pattern
23630b57cec5SDimitry Andric   // ubfm c, b, imm, imm2 (or something that does the same jobs, see
23640b57cec5SDimitry Andric   //                       isBitfieldExtractOp)
23650b57cec5SDimitry Andric   // d = e & mask2 ; where mask is a binary sequence of 1..10..0 and
23660b57cec5SDimitry Andric   //                 countTrailingZeros(mask2) == imm2 - imm + 1
23670b57cec5SDimitry Andric   // f = d | c
23680b57cec5SDimitry Andric   // if yes, replace the OR instruction with:
23690b57cec5SDimitry Andric   // f = BFM Opd0, Opd1, LSB, MSB ; where LSB = imm, and MSB = imm2
23700b57cec5SDimitry Andric 
23710b57cec5SDimitry Andric   // OR is commutative, check all combinations of operand order and values of
23720b57cec5SDimitry Andric   // BiggerPattern, i.e.
23730b57cec5SDimitry Andric   //     Opd0, Opd1, BiggerPattern=false
23740b57cec5SDimitry Andric   //     Opd1, Opd0, BiggerPattern=false
23750b57cec5SDimitry Andric   //     Opd0, Opd1, BiggerPattern=true
23760b57cec5SDimitry Andric   //     Opd1, Opd0, BiggerPattern=true
23770b57cec5SDimitry Andric   // Several of these combinations may match, so check with BiggerPattern=false
23780b57cec5SDimitry Andric   // first since that will produce better results by matching more instructions
23790b57cec5SDimitry Andric   // and/or inserting fewer extra instructions.
23800b57cec5SDimitry Andric   for (int I = 0; I < 4; ++I) {
23810b57cec5SDimitry Andric 
23820b57cec5SDimitry Andric     SDValue Dst, Src;
23830b57cec5SDimitry Andric     unsigned ImmR, ImmS;
23840b57cec5SDimitry Andric     bool BiggerPattern = I / 2;
23850b57cec5SDimitry Andric     SDValue OrOpd0Val = N->getOperand(I % 2);
23860b57cec5SDimitry Andric     SDNode *OrOpd0 = OrOpd0Val.getNode();
23870b57cec5SDimitry Andric     SDValue OrOpd1Val = N->getOperand((I + 1) % 2);
23880b57cec5SDimitry Andric     SDNode *OrOpd1 = OrOpd1Val.getNode();
23890b57cec5SDimitry Andric 
23900b57cec5SDimitry Andric     unsigned BFXOpc;
23910b57cec5SDimitry Andric     int DstLSB, Width;
23920b57cec5SDimitry Andric     if (isBitfieldExtractOp(CurDAG, OrOpd0, BFXOpc, Src, ImmR, ImmS,
23930b57cec5SDimitry Andric                             NumberOfIgnoredLowBits, BiggerPattern)) {
23940b57cec5SDimitry Andric       // Check that the returned opcode is compatible with the pattern,
23950b57cec5SDimitry Andric       // i.e., same type and zero extended (U and not S)
23960b57cec5SDimitry Andric       if ((BFXOpc != AArch64::UBFMXri && VT == MVT::i64) ||
23970b57cec5SDimitry Andric           (BFXOpc != AArch64::UBFMWri && VT == MVT::i32))
23980b57cec5SDimitry Andric         continue;
23990b57cec5SDimitry Andric 
24000b57cec5SDimitry Andric       // Compute the width of the bitfield insertion
24010b57cec5SDimitry Andric       DstLSB = 0;
24020b57cec5SDimitry Andric       Width = ImmS - ImmR + 1;
24030b57cec5SDimitry Andric       // FIXME: This constraint is to catch bitfield insertion we may
24040b57cec5SDimitry Andric       // want to widen the pattern if we want to grab general bitfied
24050b57cec5SDimitry Andric       // move case
24060b57cec5SDimitry Andric       if (Width <= 0)
24070b57cec5SDimitry Andric         continue;
24080b57cec5SDimitry Andric 
24090b57cec5SDimitry Andric       // If the mask on the insertee is correct, we have a BFXIL operation. We
24100b57cec5SDimitry Andric       // can share the ImmR and ImmS values from the already-computed UBFM.
24110b57cec5SDimitry Andric     } else if (isBitfieldPositioningOp(CurDAG, OrOpd0Val,
24120b57cec5SDimitry Andric                                        BiggerPattern,
24130b57cec5SDimitry Andric                                        Src, DstLSB, Width)) {
24140b57cec5SDimitry Andric       ImmR = (BitWidth - DstLSB) % BitWidth;
24150b57cec5SDimitry Andric       ImmS = Width - 1;
24160b57cec5SDimitry Andric     } else
24170b57cec5SDimitry Andric       continue;
24180b57cec5SDimitry Andric 
24190b57cec5SDimitry Andric     // Check the second part of the pattern
24200b57cec5SDimitry Andric     EVT VT = OrOpd1Val.getValueType();
24210b57cec5SDimitry Andric     assert((VT == MVT::i32 || VT == MVT::i64) && "unexpected OR operand");
24220b57cec5SDimitry Andric 
24230b57cec5SDimitry Andric     // Compute the Known Zero for the candidate of the first operand.
24240b57cec5SDimitry Andric     // This allows to catch more general case than just looking for
24250b57cec5SDimitry Andric     // AND with imm. Indeed, simplify-demanded-bits may have removed
24260b57cec5SDimitry Andric     // the AND instruction because it proves it was useless.
24270b57cec5SDimitry Andric     KnownBits Known = CurDAG->computeKnownBits(OrOpd1Val);
24280b57cec5SDimitry Andric 
24290b57cec5SDimitry Andric     // Check if there is enough room for the second operand to appear
24300b57cec5SDimitry Andric     // in the first one
24310b57cec5SDimitry Andric     APInt BitsToBeInserted =
24320b57cec5SDimitry Andric         APInt::getBitsSet(Known.getBitWidth(), DstLSB, DstLSB + Width);
24330b57cec5SDimitry Andric 
24340b57cec5SDimitry Andric     if ((BitsToBeInserted & ~Known.Zero) != 0)
24350b57cec5SDimitry Andric       continue;
24360b57cec5SDimitry Andric 
24370b57cec5SDimitry Andric     // Set the first operand
24380b57cec5SDimitry Andric     uint64_t Imm;
24390b57cec5SDimitry Andric     if (isOpcWithIntImmediate(OrOpd1, ISD::AND, Imm) &&
24400b57cec5SDimitry Andric         isBitfieldDstMask(Imm, BitsToBeInserted, NumberOfIgnoredHighBits, VT))
24410b57cec5SDimitry Andric       // In that case, we can eliminate the AND
24420b57cec5SDimitry Andric       Dst = OrOpd1->getOperand(0);
24430b57cec5SDimitry Andric     else
24440b57cec5SDimitry Andric       // Maybe the AND has been removed by simplify-demanded-bits
24450b57cec5SDimitry Andric       // or is useful because it discards more bits
24460b57cec5SDimitry Andric       Dst = OrOpd1Val;
24470b57cec5SDimitry Andric 
24480b57cec5SDimitry Andric     // both parts match
24490b57cec5SDimitry Andric     SDLoc DL(N);
24500b57cec5SDimitry Andric     SDValue Ops[] = {Dst, Src, CurDAG->getTargetConstant(ImmR, DL, VT),
24510b57cec5SDimitry Andric                      CurDAG->getTargetConstant(ImmS, DL, VT)};
24520b57cec5SDimitry Andric     unsigned Opc = (VT == MVT::i32) ? AArch64::BFMWri : AArch64::BFMXri;
24530b57cec5SDimitry Andric     CurDAG->SelectNodeTo(N, Opc, VT, Ops);
24540b57cec5SDimitry Andric     return true;
24550b57cec5SDimitry Andric   }
24560b57cec5SDimitry Andric 
24570b57cec5SDimitry Andric   // Generate a BFXIL from 'or (and X, Mask0Imm), (and Y, Mask1Imm)' iff
24580b57cec5SDimitry Andric   // Mask0Imm and ~Mask1Imm are equivalent and one of the MaskImms is a shifted
24590b57cec5SDimitry Andric   // mask (e.g., 0x000ffff0).
24600b57cec5SDimitry Andric   uint64_t Mask0Imm, Mask1Imm;
24610b57cec5SDimitry Andric   SDValue And0 = N->getOperand(0);
24620b57cec5SDimitry Andric   SDValue And1 = N->getOperand(1);
24630b57cec5SDimitry Andric   if (And0.hasOneUse() && And1.hasOneUse() &&
24640b57cec5SDimitry Andric       isOpcWithIntImmediate(And0.getNode(), ISD::AND, Mask0Imm) &&
24650b57cec5SDimitry Andric       isOpcWithIntImmediate(And1.getNode(), ISD::AND, Mask1Imm) &&
24660b57cec5SDimitry Andric       APInt(BitWidth, Mask0Imm) == ~APInt(BitWidth, Mask1Imm) &&
24670b57cec5SDimitry Andric       (isShiftedMask(Mask0Imm, VT) || isShiftedMask(Mask1Imm, VT))) {
24680b57cec5SDimitry Andric 
24690b57cec5SDimitry Andric     // ORR is commutative, so canonicalize to the form 'or (and X, Mask0Imm),
24700b57cec5SDimitry Andric     // (and Y, Mask1Imm)' where Mask1Imm is the shifted mask masking off the
24710b57cec5SDimitry Andric     // bits to be inserted.
24720b57cec5SDimitry Andric     if (isShiftedMask(Mask0Imm, VT)) {
24730b57cec5SDimitry Andric       std::swap(And0, And1);
24740b57cec5SDimitry Andric       std::swap(Mask0Imm, Mask1Imm);
24750b57cec5SDimitry Andric     }
24760b57cec5SDimitry Andric 
24770b57cec5SDimitry Andric     SDValue Src = And1->getOperand(0);
24780b57cec5SDimitry Andric     SDValue Dst = And0->getOperand(0);
24790b57cec5SDimitry Andric     unsigned LSB = countTrailingZeros(Mask1Imm);
24800b57cec5SDimitry Andric     int Width = BitWidth - APInt(BitWidth, Mask0Imm).countPopulation();
24810b57cec5SDimitry Andric 
24820b57cec5SDimitry Andric     // The BFXIL inserts the low-order bits from a source register, so right
24830b57cec5SDimitry Andric     // shift the needed bits into place.
24840b57cec5SDimitry Andric     SDLoc DL(N);
24850b57cec5SDimitry Andric     unsigned ShiftOpc = (VT == MVT::i32) ? AArch64::UBFMWri : AArch64::UBFMXri;
24860b57cec5SDimitry Andric     SDNode *LSR = CurDAG->getMachineNode(
24870b57cec5SDimitry Andric         ShiftOpc, DL, VT, Src, CurDAG->getTargetConstant(LSB, DL, VT),
24880b57cec5SDimitry Andric         CurDAG->getTargetConstant(BitWidth - 1, DL, VT));
24890b57cec5SDimitry Andric 
24900b57cec5SDimitry Andric     // BFXIL is an alias of BFM, so translate to BFM operands.
24910b57cec5SDimitry Andric     unsigned ImmR = (BitWidth - LSB) % BitWidth;
24920b57cec5SDimitry Andric     unsigned ImmS = Width - 1;
24930b57cec5SDimitry Andric 
24940b57cec5SDimitry Andric     // Create the BFXIL instruction.
24950b57cec5SDimitry Andric     SDValue Ops[] = {Dst, SDValue(LSR, 0),
24960b57cec5SDimitry Andric                      CurDAG->getTargetConstant(ImmR, DL, VT),
24970b57cec5SDimitry Andric                      CurDAG->getTargetConstant(ImmS, DL, VT)};
24980b57cec5SDimitry Andric     unsigned Opc = (VT == MVT::i32) ? AArch64::BFMWri : AArch64::BFMXri;
24990b57cec5SDimitry Andric     CurDAG->SelectNodeTo(N, Opc, VT, Ops);
25000b57cec5SDimitry Andric     return true;
25010b57cec5SDimitry Andric   }
25020b57cec5SDimitry Andric 
25030b57cec5SDimitry Andric   return false;
25040b57cec5SDimitry Andric }
25050b57cec5SDimitry Andric 
25060b57cec5SDimitry Andric bool AArch64DAGToDAGISel::tryBitfieldInsertOp(SDNode *N) {
25070b57cec5SDimitry Andric   if (N->getOpcode() != ISD::OR)
25080b57cec5SDimitry Andric     return false;
25090b57cec5SDimitry Andric 
25100b57cec5SDimitry Andric   APInt NUsefulBits;
25110b57cec5SDimitry Andric   getUsefulBits(SDValue(N, 0), NUsefulBits);
25120b57cec5SDimitry Andric 
25130b57cec5SDimitry Andric   // If all bits are not useful, just return UNDEF.
25140b57cec5SDimitry Andric   if (!NUsefulBits) {
25150b57cec5SDimitry Andric     CurDAG->SelectNodeTo(N, TargetOpcode::IMPLICIT_DEF, N->getValueType(0));
25160b57cec5SDimitry Andric     return true;
25170b57cec5SDimitry Andric   }
25180b57cec5SDimitry Andric 
25190b57cec5SDimitry Andric   if (tryBitfieldInsertOpFromOr(N, NUsefulBits, CurDAG))
25200b57cec5SDimitry Andric     return true;
25210b57cec5SDimitry Andric 
25220b57cec5SDimitry Andric   return tryBitfieldInsertOpFromOrAndImm(N, CurDAG);
25230b57cec5SDimitry Andric }
25240b57cec5SDimitry Andric 
25250b57cec5SDimitry Andric /// SelectBitfieldInsertInZeroOp - Match a UBFIZ instruction that is the
25260b57cec5SDimitry Andric /// equivalent of a left shift by a constant amount followed by an and masking
25270b57cec5SDimitry Andric /// out a contiguous set of bits.
25280b57cec5SDimitry Andric bool AArch64DAGToDAGISel::tryBitfieldInsertInZeroOp(SDNode *N) {
25290b57cec5SDimitry Andric   if (N->getOpcode() != ISD::AND)
25300b57cec5SDimitry Andric     return false;
25310b57cec5SDimitry Andric 
25320b57cec5SDimitry Andric   EVT VT = N->getValueType(0);
25330b57cec5SDimitry Andric   if (VT != MVT::i32 && VT != MVT::i64)
25340b57cec5SDimitry Andric     return false;
25350b57cec5SDimitry Andric 
25360b57cec5SDimitry Andric   SDValue Op0;
25370b57cec5SDimitry Andric   int DstLSB, Width;
25380b57cec5SDimitry Andric   if (!isBitfieldPositioningOp(CurDAG, SDValue(N, 0), /*BiggerPattern=*/false,
25390b57cec5SDimitry Andric                                Op0, DstLSB, Width))
25400b57cec5SDimitry Andric     return false;
25410b57cec5SDimitry Andric 
25420b57cec5SDimitry Andric   // ImmR is the rotate right amount.
25430b57cec5SDimitry Andric   unsigned ImmR = (VT.getSizeInBits() - DstLSB) % VT.getSizeInBits();
25440b57cec5SDimitry Andric   // ImmS is the most significant bit of the source to be moved.
25450b57cec5SDimitry Andric   unsigned ImmS = Width - 1;
25460b57cec5SDimitry Andric 
25470b57cec5SDimitry Andric   SDLoc DL(N);
25480b57cec5SDimitry Andric   SDValue Ops[] = {Op0, CurDAG->getTargetConstant(ImmR, DL, VT),
25490b57cec5SDimitry Andric                    CurDAG->getTargetConstant(ImmS, DL, VT)};
25500b57cec5SDimitry Andric   unsigned Opc = (VT == MVT::i32) ? AArch64::UBFMWri : AArch64::UBFMXri;
25510b57cec5SDimitry Andric   CurDAG->SelectNodeTo(N, Opc, VT, Ops);
25520b57cec5SDimitry Andric   return true;
25530b57cec5SDimitry Andric }
25540b57cec5SDimitry Andric 
25550b57cec5SDimitry Andric /// tryShiftAmountMod - Take advantage of built-in mod of shift amount in
25560b57cec5SDimitry Andric /// variable shift/rotate instructions.
25570b57cec5SDimitry Andric bool AArch64DAGToDAGISel::tryShiftAmountMod(SDNode *N) {
25580b57cec5SDimitry Andric   EVT VT = N->getValueType(0);
25590b57cec5SDimitry Andric 
25600b57cec5SDimitry Andric   unsigned Opc;
25610b57cec5SDimitry Andric   switch (N->getOpcode()) {
25620b57cec5SDimitry Andric   case ISD::ROTR:
25630b57cec5SDimitry Andric     Opc = (VT == MVT::i32) ? AArch64::RORVWr : AArch64::RORVXr;
25640b57cec5SDimitry Andric     break;
25650b57cec5SDimitry Andric   case ISD::SHL:
25660b57cec5SDimitry Andric     Opc = (VT == MVT::i32) ? AArch64::LSLVWr : AArch64::LSLVXr;
25670b57cec5SDimitry Andric     break;
25680b57cec5SDimitry Andric   case ISD::SRL:
25690b57cec5SDimitry Andric     Opc = (VT == MVT::i32) ? AArch64::LSRVWr : AArch64::LSRVXr;
25700b57cec5SDimitry Andric     break;
25710b57cec5SDimitry Andric   case ISD::SRA:
25720b57cec5SDimitry Andric     Opc = (VT == MVT::i32) ? AArch64::ASRVWr : AArch64::ASRVXr;
25730b57cec5SDimitry Andric     break;
25740b57cec5SDimitry Andric   default:
25750b57cec5SDimitry Andric     return false;
25760b57cec5SDimitry Andric   }
25770b57cec5SDimitry Andric 
25780b57cec5SDimitry Andric   uint64_t Size;
25790b57cec5SDimitry Andric   uint64_t Bits;
25800b57cec5SDimitry Andric   if (VT == MVT::i32) {
25810b57cec5SDimitry Andric     Bits = 5;
25820b57cec5SDimitry Andric     Size = 32;
25830b57cec5SDimitry Andric   } else if (VT == MVT::i64) {
25840b57cec5SDimitry Andric     Bits = 6;
25850b57cec5SDimitry Andric     Size = 64;
25860b57cec5SDimitry Andric   } else
25870b57cec5SDimitry Andric     return false;
25880b57cec5SDimitry Andric 
25890b57cec5SDimitry Andric   SDValue ShiftAmt = N->getOperand(1);
25900b57cec5SDimitry Andric   SDLoc DL(N);
25910b57cec5SDimitry Andric   SDValue NewShiftAmt;
25920b57cec5SDimitry Andric 
25930b57cec5SDimitry Andric   // Skip over an extend of the shift amount.
25940b57cec5SDimitry Andric   if (ShiftAmt->getOpcode() == ISD::ZERO_EXTEND ||
25950b57cec5SDimitry Andric       ShiftAmt->getOpcode() == ISD::ANY_EXTEND)
25960b57cec5SDimitry Andric     ShiftAmt = ShiftAmt->getOperand(0);
25970b57cec5SDimitry Andric 
25980b57cec5SDimitry Andric   if (ShiftAmt->getOpcode() == ISD::ADD || ShiftAmt->getOpcode() == ISD::SUB) {
25990b57cec5SDimitry Andric     SDValue Add0 = ShiftAmt->getOperand(0);
26000b57cec5SDimitry Andric     SDValue Add1 = ShiftAmt->getOperand(1);
26010b57cec5SDimitry Andric     uint64_t Add0Imm;
26020b57cec5SDimitry Andric     uint64_t Add1Imm;
26030b57cec5SDimitry Andric     // If we are shifting by X+/-N where N == 0 mod Size, then just shift by X
26040b57cec5SDimitry Andric     // to avoid the ADD/SUB.
26050b57cec5SDimitry Andric     if (isIntImmediate(Add1, Add1Imm) && (Add1Imm % Size == 0))
26060b57cec5SDimitry Andric       NewShiftAmt = Add0;
26070b57cec5SDimitry Andric     // If we are shifting by N-X where N == 0 mod Size, then just shift by -X to
26080b57cec5SDimitry Andric     // generate a NEG instead of a SUB of a constant.
26090b57cec5SDimitry Andric     else if (ShiftAmt->getOpcode() == ISD::SUB &&
26100b57cec5SDimitry Andric              isIntImmediate(Add0, Add0Imm) && Add0Imm != 0 &&
26110b57cec5SDimitry Andric              (Add0Imm % Size == 0)) {
26120b57cec5SDimitry Andric       unsigned NegOpc;
26130b57cec5SDimitry Andric       unsigned ZeroReg;
26140b57cec5SDimitry Andric       EVT SubVT = ShiftAmt->getValueType(0);
26150b57cec5SDimitry Andric       if (SubVT == MVT::i32) {
26160b57cec5SDimitry Andric         NegOpc = AArch64::SUBWrr;
26170b57cec5SDimitry Andric         ZeroReg = AArch64::WZR;
26180b57cec5SDimitry Andric       } else {
26190b57cec5SDimitry Andric         assert(SubVT == MVT::i64);
26200b57cec5SDimitry Andric         NegOpc = AArch64::SUBXrr;
26210b57cec5SDimitry Andric         ZeroReg = AArch64::XZR;
26220b57cec5SDimitry Andric       }
26230b57cec5SDimitry Andric       SDValue Zero =
26240b57cec5SDimitry Andric           CurDAG->getCopyFromReg(CurDAG->getEntryNode(), DL, ZeroReg, SubVT);
26250b57cec5SDimitry Andric       MachineSDNode *Neg =
26260b57cec5SDimitry Andric           CurDAG->getMachineNode(NegOpc, DL, SubVT, Zero, Add1);
26270b57cec5SDimitry Andric       NewShiftAmt = SDValue(Neg, 0);
26280b57cec5SDimitry Andric     } else
26290b57cec5SDimitry Andric       return false;
26300b57cec5SDimitry Andric   } else {
26310b57cec5SDimitry Andric     // If the shift amount is masked with an AND, check that the mask covers the
26320b57cec5SDimitry Andric     // bits that are implicitly ANDed off by the above opcodes and if so, skip
26330b57cec5SDimitry Andric     // the AND.
26340b57cec5SDimitry Andric     uint64_t MaskImm;
26350b57cec5SDimitry Andric     if (!isOpcWithIntImmediate(ShiftAmt.getNode(), ISD::AND, MaskImm))
26360b57cec5SDimitry Andric       return false;
26370b57cec5SDimitry Andric 
26380b57cec5SDimitry Andric     if (countTrailingOnes(MaskImm) < Bits)
26390b57cec5SDimitry Andric       return false;
26400b57cec5SDimitry Andric 
26410b57cec5SDimitry Andric     NewShiftAmt = ShiftAmt->getOperand(0);
26420b57cec5SDimitry Andric   }
26430b57cec5SDimitry Andric 
26440b57cec5SDimitry Andric   // Narrow/widen the shift amount to match the size of the shift operation.
26450b57cec5SDimitry Andric   if (VT == MVT::i32)
26460b57cec5SDimitry Andric     NewShiftAmt = narrowIfNeeded(CurDAG, NewShiftAmt);
26470b57cec5SDimitry Andric   else if (VT == MVT::i64 && NewShiftAmt->getValueType(0) == MVT::i32) {
26480b57cec5SDimitry Andric     SDValue SubReg = CurDAG->getTargetConstant(AArch64::sub_32, DL, MVT::i32);
26490b57cec5SDimitry Andric     MachineSDNode *Ext = CurDAG->getMachineNode(
26500b57cec5SDimitry Andric         AArch64::SUBREG_TO_REG, DL, VT,
26510b57cec5SDimitry Andric         CurDAG->getTargetConstant(0, DL, MVT::i64), NewShiftAmt, SubReg);
26520b57cec5SDimitry Andric     NewShiftAmt = SDValue(Ext, 0);
26530b57cec5SDimitry Andric   }
26540b57cec5SDimitry Andric 
26550b57cec5SDimitry Andric   SDValue Ops[] = {N->getOperand(0), NewShiftAmt};
26560b57cec5SDimitry Andric   CurDAG->SelectNodeTo(N, Opc, VT, Ops);
26570b57cec5SDimitry Andric   return true;
26580b57cec5SDimitry Andric }
26590b57cec5SDimitry Andric 
26600b57cec5SDimitry Andric bool
26610b57cec5SDimitry Andric AArch64DAGToDAGISel::SelectCVTFixedPosOperand(SDValue N, SDValue &FixedPos,
26620b57cec5SDimitry Andric                                               unsigned RegWidth) {
26630b57cec5SDimitry Andric   APFloat FVal(0.0);
26640b57cec5SDimitry Andric   if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N))
26650b57cec5SDimitry Andric     FVal = CN->getValueAPF();
26660b57cec5SDimitry Andric   else if (LoadSDNode *LN = dyn_cast<LoadSDNode>(N)) {
26670b57cec5SDimitry Andric     // Some otherwise illegal constants are allowed in this case.
26680b57cec5SDimitry Andric     if (LN->getOperand(1).getOpcode() != AArch64ISD::ADDlow ||
26690b57cec5SDimitry Andric         !isa<ConstantPoolSDNode>(LN->getOperand(1)->getOperand(1)))
26700b57cec5SDimitry Andric       return false;
26710b57cec5SDimitry Andric 
26720b57cec5SDimitry Andric     ConstantPoolSDNode *CN =
26730b57cec5SDimitry Andric         dyn_cast<ConstantPoolSDNode>(LN->getOperand(1)->getOperand(1));
26740b57cec5SDimitry Andric     FVal = cast<ConstantFP>(CN->getConstVal())->getValueAPF();
26750b57cec5SDimitry Andric   } else
26760b57cec5SDimitry Andric     return false;
26770b57cec5SDimitry Andric 
26780b57cec5SDimitry Andric   // An FCVT[SU] instruction performs: convertToInt(Val * 2^fbits) where fbits
26790b57cec5SDimitry Andric   // is between 1 and 32 for a destination w-register, or 1 and 64 for an
26800b57cec5SDimitry Andric   // x-register.
26810b57cec5SDimitry Andric   //
26820b57cec5SDimitry Andric   // By this stage, we've detected (fp_to_[su]int (fmul Val, THIS_NODE)) so we
26830b57cec5SDimitry Andric   // want THIS_NODE to be 2^fbits. This is much easier to deal with using
26840b57cec5SDimitry Andric   // integers.
26850b57cec5SDimitry Andric   bool IsExact;
26860b57cec5SDimitry Andric 
26870b57cec5SDimitry Andric   // fbits is between 1 and 64 in the worst-case, which means the fmul
26880b57cec5SDimitry Andric   // could have 2^64 as an actual operand. Need 65 bits of precision.
26890b57cec5SDimitry Andric   APSInt IntVal(65, true);
26900b57cec5SDimitry Andric   FVal.convertToInteger(IntVal, APFloat::rmTowardZero, &IsExact);
26910b57cec5SDimitry Andric 
26920b57cec5SDimitry Andric   // N.b. isPowerOf2 also checks for > 0.
26930b57cec5SDimitry Andric   if (!IsExact || !IntVal.isPowerOf2()) return false;
26940b57cec5SDimitry Andric   unsigned FBits = IntVal.logBase2();
26950b57cec5SDimitry Andric 
26960b57cec5SDimitry Andric   // Checks above should have guaranteed that we haven't lost information in
26970b57cec5SDimitry Andric   // finding FBits, but it must still be in range.
26980b57cec5SDimitry Andric   if (FBits == 0 || FBits > RegWidth) return false;
26990b57cec5SDimitry Andric 
27000b57cec5SDimitry Andric   FixedPos = CurDAG->getTargetConstant(FBits, SDLoc(N), MVT::i32);
27010b57cec5SDimitry Andric   return true;
27020b57cec5SDimitry Andric }
27030b57cec5SDimitry Andric 
27040b57cec5SDimitry Andric // Inspects a register string of the form o0:op1:CRn:CRm:op2 gets the fields
27050b57cec5SDimitry Andric // of the string and obtains the integer values from them and combines these
27060b57cec5SDimitry Andric // into a single value to be used in the MRS/MSR instruction.
27070b57cec5SDimitry Andric static int getIntOperandFromRegisterString(StringRef RegString) {
27080b57cec5SDimitry Andric   SmallVector<StringRef, 5> Fields;
27090b57cec5SDimitry Andric   RegString.split(Fields, ':');
27100b57cec5SDimitry Andric 
27110b57cec5SDimitry Andric   if (Fields.size() == 1)
27120b57cec5SDimitry Andric     return -1;
27130b57cec5SDimitry Andric 
27140b57cec5SDimitry Andric   assert(Fields.size() == 5
27150b57cec5SDimitry Andric             && "Invalid number of fields in read register string");
27160b57cec5SDimitry Andric 
27170b57cec5SDimitry Andric   SmallVector<int, 5> Ops;
27180b57cec5SDimitry Andric   bool AllIntFields = true;
27190b57cec5SDimitry Andric 
27200b57cec5SDimitry Andric   for (StringRef Field : Fields) {
27210b57cec5SDimitry Andric     unsigned IntField;
27220b57cec5SDimitry Andric     AllIntFields &= !Field.getAsInteger(10, IntField);
27230b57cec5SDimitry Andric     Ops.push_back(IntField);
27240b57cec5SDimitry Andric   }
27250b57cec5SDimitry Andric 
27260b57cec5SDimitry Andric   assert(AllIntFields &&
27270b57cec5SDimitry Andric           "Unexpected non-integer value in special register string.");
27280b57cec5SDimitry Andric 
27290b57cec5SDimitry Andric   // Need to combine the integer fields of the string into a single value
27300b57cec5SDimitry Andric   // based on the bit encoding of MRS/MSR instruction.
27310b57cec5SDimitry Andric   return (Ops[0] << 14) | (Ops[1] << 11) | (Ops[2] << 7) |
27320b57cec5SDimitry Andric          (Ops[3] << 3) | (Ops[4]);
27330b57cec5SDimitry Andric }
27340b57cec5SDimitry Andric 
27350b57cec5SDimitry Andric // Lower the read_register intrinsic to an MRS instruction node if the special
27360b57cec5SDimitry Andric // register string argument is either of the form detailed in the ALCE (the
27370b57cec5SDimitry Andric // form described in getIntOperandsFromRegsterString) or is a named register
27380b57cec5SDimitry Andric // known by the MRS SysReg mapper.
27390b57cec5SDimitry Andric bool AArch64DAGToDAGISel::tryReadRegister(SDNode *N) {
27400b57cec5SDimitry Andric   const MDNodeSDNode *MD = dyn_cast<MDNodeSDNode>(N->getOperand(1));
27410b57cec5SDimitry Andric   const MDString *RegString = dyn_cast<MDString>(MD->getMD()->getOperand(0));
27420b57cec5SDimitry Andric   SDLoc DL(N);
27430b57cec5SDimitry Andric 
27440b57cec5SDimitry Andric   int Reg = getIntOperandFromRegisterString(RegString->getString());
27450b57cec5SDimitry Andric   if (Reg != -1) {
27460b57cec5SDimitry Andric     ReplaceNode(N, CurDAG->getMachineNode(
27470b57cec5SDimitry Andric                        AArch64::MRS, DL, N->getSimpleValueType(0), MVT::Other,
27480b57cec5SDimitry Andric                        CurDAG->getTargetConstant(Reg, DL, MVT::i32),
27490b57cec5SDimitry Andric                        N->getOperand(0)));
27500b57cec5SDimitry Andric     return true;
27510b57cec5SDimitry Andric   }
27520b57cec5SDimitry Andric 
27530b57cec5SDimitry Andric   // Use the sysreg mapper to map the remaining possible strings to the
27540b57cec5SDimitry Andric   // value for the register to be used for the instruction operand.
27550b57cec5SDimitry Andric   auto TheReg = AArch64SysReg::lookupSysRegByName(RegString->getString());
27560b57cec5SDimitry Andric   if (TheReg && TheReg->Readable &&
27570b57cec5SDimitry Andric       TheReg->haveFeatures(Subtarget->getFeatureBits()))
27580b57cec5SDimitry Andric     Reg = TheReg->Encoding;
27590b57cec5SDimitry Andric   else
27600b57cec5SDimitry Andric     Reg = AArch64SysReg::parseGenericRegister(RegString->getString());
27610b57cec5SDimitry Andric 
27620b57cec5SDimitry Andric   if (Reg != -1) {
27630b57cec5SDimitry Andric     ReplaceNode(N, CurDAG->getMachineNode(
27640b57cec5SDimitry Andric                        AArch64::MRS, DL, N->getSimpleValueType(0), MVT::Other,
27650b57cec5SDimitry Andric                        CurDAG->getTargetConstant(Reg, DL, MVT::i32),
27660b57cec5SDimitry Andric                        N->getOperand(0)));
27670b57cec5SDimitry Andric     return true;
27680b57cec5SDimitry Andric   }
27690b57cec5SDimitry Andric 
27700b57cec5SDimitry Andric   if (RegString->getString() == "pc") {
27710b57cec5SDimitry Andric     ReplaceNode(N, CurDAG->getMachineNode(
27720b57cec5SDimitry Andric                        AArch64::ADR, DL, N->getSimpleValueType(0), MVT::Other,
27730b57cec5SDimitry Andric                        CurDAG->getTargetConstant(0, DL, MVT::i32),
27740b57cec5SDimitry Andric                        N->getOperand(0)));
27750b57cec5SDimitry Andric     return true;
27760b57cec5SDimitry Andric   }
27770b57cec5SDimitry Andric 
27780b57cec5SDimitry Andric   return false;
27790b57cec5SDimitry Andric }
27800b57cec5SDimitry Andric 
27810b57cec5SDimitry Andric // Lower the write_register intrinsic to an MSR instruction node if the special
27820b57cec5SDimitry Andric // register string argument is either of the form detailed in the ALCE (the
27830b57cec5SDimitry Andric // form described in getIntOperandsFromRegsterString) or is a named register
27840b57cec5SDimitry Andric // known by the MSR SysReg mapper.
27850b57cec5SDimitry Andric bool AArch64DAGToDAGISel::tryWriteRegister(SDNode *N) {
27860b57cec5SDimitry Andric   const MDNodeSDNode *MD = dyn_cast<MDNodeSDNode>(N->getOperand(1));
27870b57cec5SDimitry Andric   const MDString *RegString = dyn_cast<MDString>(MD->getMD()->getOperand(0));
27880b57cec5SDimitry Andric   SDLoc DL(N);
27890b57cec5SDimitry Andric 
27900b57cec5SDimitry Andric   int Reg = getIntOperandFromRegisterString(RegString->getString());
27910b57cec5SDimitry Andric   if (Reg != -1) {
27920b57cec5SDimitry Andric     ReplaceNode(
27930b57cec5SDimitry Andric         N, CurDAG->getMachineNode(AArch64::MSR, DL, MVT::Other,
27940b57cec5SDimitry Andric                                   CurDAG->getTargetConstant(Reg, DL, MVT::i32),
27950b57cec5SDimitry Andric                                   N->getOperand(2), N->getOperand(0)));
27960b57cec5SDimitry Andric     return true;
27970b57cec5SDimitry Andric   }
27980b57cec5SDimitry Andric 
27990b57cec5SDimitry Andric   // Check if the register was one of those allowed as the pstatefield value in
28000b57cec5SDimitry Andric   // the MSR (immediate) instruction. To accept the values allowed in the
28010b57cec5SDimitry Andric   // pstatefield for the MSR (immediate) instruction, we also require that an
28020b57cec5SDimitry Andric   // immediate value has been provided as an argument, we know that this is
28030b57cec5SDimitry Andric   // the case as it has been ensured by semantic checking.
28040b57cec5SDimitry Andric   auto PMapper = AArch64PState::lookupPStateByName(RegString->getString());
28050b57cec5SDimitry Andric   if (PMapper) {
28060b57cec5SDimitry Andric     assert (isa<ConstantSDNode>(N->getOperand(2))
28070b57cec5SDimitry Andric               && "Expected a constant integer expression.");
28080b57cec5SDimitry Andric     unsigned Reg = PMapper->Encoding;
28090b57cec5SDimitry Andric     uint64_t Immed = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
28100b57cec5SDimitry Andric     unsigned State;
28110b57cec5SDimitry Andric     if (Reg == AArch64PState::PAN || Reg == AArch64PState::UAO || Reg == AArch64PState::SSBS) {
28120b57cec5SDimitry Andric       assert(Immed < 2 && "Bad imm");
28130b57cec5SDimitry Andric       State = AArch64::MSRpstateImm1;
28140b57cec5SDimitry Andric     } else {
28150b57cec5SDimitry Andric       assert(Immed < 16 && "Bad imm");
28160b57cec5SDimitry Andric       State = AArch64::MSRpstateImm4;
28170b57cec5SDimitry Andric     }
28180b57cec5SDimitry Andric     ReplaceNode(N, CurDAG->getMachineNode(
28190b57cec5SDimitry Andric                        State, DL, MVT::Other,
28200b57cec5SDimitry Andric                        CurDAG->getTargetConstant(Reg, DL, MVT::i32),
28210b57cec5SDimitry Andric                        CurDAG->getTargetConstant(Immed, DL, MVT::i16),
28220b57cec5SDimitry Andric                        N->getOperand(0)));
28230b57cec5SDimitry Andric     return true;
28240b57cec5SDimitry Andric   }
28250b57cec5SDimitry Andric 
28260b57cec5SDimitry Andric   // Use the sysreg mapper to attempt to map the remaining possible strings
28270b57cec5SDimitry Andric   // to the value for the register to be used for the MSR (register)
28280b57cec5SDimitry Andric   // instruction operand.
28290b57cec5SDimitry Andric   auto TheReg = AArch64SysReg::lookupSysRegByName(RegString->getString());
28300b57cec5SDimitry Andric   if (TheReg && TheReg->Writeable &&
28310b57cec5SDimitry Andric       TheReg->haveFeatures(Subtarget->getFeatureBits()))
28320b57cec5SDimitry Andric     Reg = TheReg->Encoding;
28330b57cec5SDimitry Andric   else
28340b57cec5SDimitry Andric     Reg = AArch64SysReg::parseGenericRegister(RegString->getString());
28350b57cec5SDimitry Andric   if (Reg != -1) {
28360b57cec5SDimitry Andric     ReplaceNode(N, CurDAG->getMachineNode(
28370b57cec5SDimitry Andric                        AArch64::MSR, DL, MVT::Other,
28380b57cec5SDimitry Andric                        CurDAG->getTargetConstant(Reg, DL, MVT::i32),
28390b57cec5SDimitry Andric                        N->getOperand(2), N->getOperand(0)));
28400b57cec5SDimitry Andric     return true;
28410b57cec5SDimitry Andric   }
28420b57cec5SDimitry Andric 
28430b57cec5SDimitry Andric   return false;
28440b57cec5SDimitry Andric }
28450b57cec5SDimitry Andric 
28460b57cec5SDimitry Andric /// We've got special pseudo-instructions for these
28470b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectCMP_SWAP(SDNode *N) {
28480b57cec5SDimitry Andric   unsigned Opcode;
28490b57cec5SDimitry Andric   EVT MemTy = cast<MemSDNode>(N)->getMemoryVT();
28500b57cec5SDimitry Andric 
28510b57cec5SDimitry Andric   // Leave IR for LSE if subtarget supports it.
28520b57cec5SDimitry Andric   if (Subtarget->hasLSE()) return false;
28530b57cec5SDimitry Andric 
28540b57cec5SDimitry Andric   if (MemTy == MVT::i8)
28550b57cec5SDimitry Andric     Opcode = AArch64::CMP_SWAP_8;
28560b57cec5SDimitry Andric   else if (MemTy == MVT::i16)
28570b57cec5SDimitry Andric     Opcode = AArch64::CMP_SWAP_16;
28580b57cec5SDimitry Andric   else if (MemTy == MVT::i32)
28590b57cec5SDimitry Andric     Opcode = AArch64::CMP_SWAP_32;
28600b57cec5SDimitry Andric   else if (MemTy == MVT::i64)
28610b57cec5SDimitry Andric     Opcode = AArch64::CMP_SWAP_64;
28620b57cec5SDimitry Andric   else
28630b57cec5SDimitry Andric     llvm_unreachable("Unknown AtomicCmpSwap type");
28640b57cec5SDimitry Andric 
28650b57cec5SDimitry Andric   MVT RegTy = MemTy == MVT::i64 ? MVT::i64 : MVT::i32;
28660b57cec5SDimitry Andric   SDValue Ops[] = {N->getOperand(1), N->getOperand(2), N->getOperand(3),
28670b57cec5SDimitry Andric                    N->getOperand(0)};
28680b57cec5SDimitry Andric   SDNode *CmpSwap = CurDAG->getMachineNode(
28690b57cec5SDimitry Andric       Opcode, SDLoc(N),
28700b57cec5SDimitry Andric       CurDAG->getVTList(RegTy, MVT::i32, MVT::Other), Ops);
28710b57cec5SDimitry Andric 
28720b57cec5SDimitry Andric   MachineMemOperand *MemOp = cast<MemSDNode>(N)->getMemOperand();
28730b57cec5SDimitry Andric   CurDAG->setNodeMemRefs(cast<MachineSDNode>(CmpSwap), {MemOp});
28740b57cec5SDimitry Andric 
28750b57cec5SDimitry Andric   ReplaceUses(SDValue(N, 0), SDValue(CmpSwap, 0));
28760b57cec5SDimitry Andric   ReplaceUses(SDValue(N, 1), SDValue(CmpSwap, 2));
28770b57cec5SDimitry Andric   CurDAG->RemoveDeadNode(N);
28780b57cec5SDimitry Andric 
28790b57cec5SDimitry Andric   return true;
28800b57cec5SDimitry Andric }
28810b57cec5SDimitry Andric 
2882*480093f4SDimitry Andric bool AArch64DAGToDAGISel::SelectSVEAddSubImm(SDValue N, MVT VT, SDValue &Imm, SDValue &Shift) {
2883*480093f4SDimitry Andric   if (auto CNode = dyn_cast<ConstantSDNode>(N)) {
2884*480093f4SDimitry Andric     const int64_t ImmVal = CNode->getZExtValue();
2885*480093f4SDimitry Andric     SDLoc DL(N);
2886*480093f4SDimitry Andric 
2887*480093f4SDimitry Andric     switch (VT.SimpleTy) {
2888*480093f4SDimitry Andric     case MVT::i8:
2889*480093f4SDimitry Andric       if ((ImmVal & 0xFF) == ImmVal) {
2890*480093f4SDimitry Andric         Shift = CurDAG->getTargetConstant(0, DL, MVT::i32);
2891*480093f4SDimitry Andric         Imm = CurDAG->getTargetConstant(ImmVal, DL, MVT::i32);
2892*480093f4SDimitry Andric         return true;
2893*480093f4SDimitry Andric       }
2894*480093f4SDimitry Andric       break;
2895*480093f4SDimitry Andric     case MVT::i16:
2896*480093f4SDimitry Andric     case MVT::i32:
2897*480093f4SDimitry Andric     case MVT::i64:
2898*480093f4SDimitry Andric       if ((ImmVal & 0xFF) == ImmVal) {
2899*480093f4SDimitry Andric         Shift = CurDAG->getTargetConstant(0, DL, MVT::i32);
2900*480093f4SDimitry Andric         Imm = CurDAG->getTargetConstant(ImmVal, DL, MVT::i32);
2901*480093f4SDimitry Andric         return true;
2902*480093f4SDimitry Andric       } else if ((ImmVal & 0xFF00) == ImmVal) {
2903*480093f4SDimitry Andric         Shift = CurDAG->getTargetConstant(8, DL, MVT::i32);
2904*480093f4SDimitry Andric         Imm = CurDAG->getTargetConstant(ImmVal >> 8, DL, MVT::i32);
2905*480093f4SDimitry Andric         return true;
2906*480093f4SDimitry Andric       }
2907*480093f4SDimitry Andric       break;
2908*480093f4SDimitry Andric     default:
2909*480093f4SDimitry Andric       break;
2910*480093f4SDimitry Andric     }
2911*480093f4SDimitry Andric   }
2912*480093f4SDimitry Andric 
2913*480093f4SDimitry Andric   return false;
2914*480093f4SDimitry Andric }
2915*480093f4SDimitry Andric 
2916*480093f4SDimitry Andric bool AArch64DAGToDAGISel::SelectSVESignedArithImm(SDValue N, SDValue &Imm) {
2917*480093f4SDimitry Andric   if (auto CNode = dyn_cast<ConstantSDNode>(N)) {
2918*480093f4SDimitry Andric     int64_t ImmVal = CNode->getSExtValue();
2919*480093f4SDimitry Andric     SDLoc DL(N);
2920*480093f4SDimitry Andric     if (ImmVal >= -127 && ImmVal < 127) {
2921*480093f4SDimitry Andric       Imm = CurDAG->getTargetConstant(ImmVal, DL, MVT::i32);
2922*480093f4SDimitry Andric       return true;
2923*480093f4SDimitry Andric     }
2924*480093f4SDimitry Andric   }
2925*480093f4SDimitry Andric   return false;
2926*480093f4SDimitry Andric }
2927*480093f4SDimitry Andric 
2928*480093f4SDimitry Andric bool AArch64DAGToDAGISel::SelectSVEArithImm(SDValue N, SDValue &Imm) {
2929*480093f4SDimitry Andric   if (auto CNode = dyn_cast<ConstantSDNode>(N)) {
2930*480093f4SDimitry Andric     uint64_t ImmVal = CNode->getSExtValue();
2931*480093f4SDimitry Andric     SDLoc DL(N);
2932*480093f4SDimitry Andric     ImmVal = ImmVal & 0xFF;
2933*480093f4SDimitry Andric     if (ImmVal < 256) {
2934*480093f4SDimitry Andric       Imm = CurDAG->getTargetConstant(ImmVal, DL, MVT::i32);
2935*480093f4SDimitry Andric       return true;
2936*480093f4SDimitry Andric     }
2937*480093f4SDimitry Andric   }
2938*480093f4SDimitry Andric   return false;
2939*480093f4SDimitry Andric }
2940*480093f4SDimitry Andric 
2941*480093f4SDimitry Andric bool AArch64DAGToDAGISel::SelectSVELogicalImm(SDValue N, MVT VT, SDValue &Imm) {
2942*480093f4SDimitry Andric   if (auto CNode = dyn_cast<ConstantSDNode>(N)) {
2943*480093f4SDimitry Andric     uint64_t ImmVal = CNode->getZExtValue();
2944*480093f4SDimitry Andric     SDLoc DL(N);
2945*480093f4SDimitry Andric 
2946*480093f4SDimitry Andric     // Shift mask depending on type size.
2947*480093f4SDimitry Andric     switch (VT.SimpleTy) {
2948*480093f4SDimitry Andric       case MVT::i8:
2949*480093f4SDimitry Andric         ImmVal &= 0xFF;
2950*480093f4SDimitry Andric         ImmVal |= ImmVal << 8;
2951*480093f4SDimitry Andric         ImmVal |= ImmVal << 16;
2952*480093f4SDimitry Andric         ImmVal |= ImmVal << 32;
2953*480093f4SDimitry Andric         break;
2954*480093f4SDimitry Andric       case MVT::i16:
2955*480093f4SDimitry Andric         ImmVal &= 0xFFFF;
2956*480093f4SDimitry Andric         ImmVal |= ImmVal << 16;
2957*480093f4SDimitry Andric         ImmVal |= ImmVal << 32;
2958*480093f4SDimitry Andric         break;
2959*480093f4SDimitry Andric       case MVT::i32:
2960*480093f4SDimitry Andric         ImmVal &= 0xFFFFFFFF;
2961*480093f4SDimitry Andric         ImmVal |= ImmVal << 32;
2962*480093f4SDimitry Andric         break;
2963*480093f4SDimitry Andric       case MVT::i64:
2964*480093f4SDimitry Andric         break;
2965*480093f4SDimitry Andric       default:
2966*480093f4SDimitry Andric         llvm_unreachable("Unexpected type");
2967*480093f4SDimitry Andric     }
2968*480093f4SDimitry Andric 
2969*480093f4SDimitry Andric     uint64_t encoding;
2970*480093f4SDimitry Andric     if (AArch64_AM::processLogicalImmediate(ImmVal, 64, encoding)) {
2971*480093f4SDimitry Andric       Imm = CurDAG->getTargetConstant(encoding, DL, MVT::i64);
2972*480093f4SDimitry Andric       return true;
2973*480093f4SDimitry Andric     }
2974*480093f4SDimitry Andric   }
2975*480093f4SDimitry Andric   return false;
2976*480093f4SDimitry Andric }
2977*480093f4SDimitry Andric 
29780b57cec5SDimitry Andric bool AArch64DAGToDAGISel::trySelectStackSlotTagP(SDNode *N) {
29790b57cec5SDimitry Andric   // tagp(FrameIndex, IRGstack, tag_offset):
29800b57cec5SDimitry Andric   // since the offset between FrameIndex and IRGstack is a compile-time
29810b57cec5SDimitry Andric   // constant, this can be lowered to a single ADDG instruction.
29820b57cec5SDimitry Andric   if (!(isa<FrameIndexSDNode>(N->getOperand(1)))) {
29830b57cec5SDimitry Andric     return false;
29840b57cec5SDimitry Andric   }
29850b57cec5SDimitry Andric 
29860b57cec5SDimitry Andric   SDValue IRG_SP = N->getOperand(2);
29870b57cec5SDimitry Andric   if (IRG_SP->getOpcode() != ISD::INTRINSIC_W_CHAIN ||
29880b57cec5SDimitry Andric       cast<ConstantSDNode>(IRG_SP->getOperand(1))->getZExtValue() !=
29890b57cec5SDimitry Andric           Intrinsic::aarch64_irg_sp) {
29900b57cec5SDimitry Andric     return false;
29910b57cec5SDimitry Andric   }
29920b57cec5SDimitry Andric 
29930b57cec5SDimitry Andric   const TargetLowering *TLI = getTargetLowering();
29940b57cec5SDimitry Andric   SDLoc DL(N);
29950b57cec5SDimitry Andric   int FI = cast<FrameIndexSDNode>(N->getOperand(1))->getIndex();
29960b57cec5SDimitry Andric   SDValue FiOp = CurDAG->getTargetFrameIndex(
29970b57cec5SDimitry Andric       FI, TLI->getPointerTy(CurDAG->getDataLayout()));
29980b57cec5SDimitry Andric   int TagOffset = cast<ConstantSDNode>(N->getOperand(3))->getZExtValue();
29990b57cec5SDimitry Andric 
30000b57cec5SDimitry Andric   SDNode *Out = CurDAG->getMachineNode(
30010b57cec5SDimitry Andric       AArch64::TAGPstack, DL, MVT::i64,
30020b57cec5SDimitry Andric       {FiOp, CurDAG->getTargetConstant(0, DL, MVT::i64), N->getOperand(2),
30030b57cec5SDimitry Andric        CurDAG->getTargetConstant(TagOffset, DL, MVT::i64)});
30040b57cec5SDimitry Andric   ReplaceNode(N, Out);
30050b57cec5SDimitry Andric   return true;
30060b57cec5SDimitry Andric }
30070b57cec5SDimitry Andric 
30080b57cec5SDimitry Andric void AArch64DAGToDAGISel::SelectTagP(SDNode *N) {
30090b57cec5SDimitry Andric   assert(isa<ConstantSDNode>(N->getOperand(3)) &&
30100b57cec5SDimitry Andric          "llvm.aarch64.tagp third argument must be an immediate");
30110b57cec5SDimitry Andric   if (trySelectStackSlotTagP(N))
30120b57cec5SDimitry Andric     return;
30130b57cec5SDimitry Andric   // FIXME: above applies in any case when offset between Op1 and Op2 is a
30140b57cec5SDimitry Andric   // compile-time constant, not just for stack allocations.
30150b57cec5SDimitry Andric 
30160b57cec5SDimitry Andric   // General case for unrelated pointers in Op1 and Op2.
30170b57cec5SDimitry Andric   SDLoc DL(N);
30180b57cec5SDimitry Andric   int TagOffset = cast<ConstantSDNode>(N->getOperand(3))->getZExtValue();
30190b57cec5SDimitry Andric   SDNode *N1 = CurDAG->getMachineNode(AArch64::SUBP, DL, MVT::i64,
30200b57cec5SDimitry Andric                                       {N->getOperand(1), N->getOperand(2)});
30210b57cec5SDimitry Andric   SDNode *N2 = CurDAG->getMachineNode(AArch64::ADDXrr, DL, MVT::i64,
30220b57cec5SDimitry Andric                                       {SDValue(N1, 0), N->getOperand(2)});
30230b57cec5SDimitry Andric   SDNode *N3 = CurDAG->getMachineNode(
30240b57cec5SDimitry Andric       AArch64::ADDG, DL, MVT::i64,
30250b57cec5SDimitry Andric       {SDValue(N2, 0), CurDAG->getTargetConstant(0, DL, MVT::i64),
30260b57cec5SDimitry Andric        CurDAG->getTargetConstant(TagOffset, DL, MVT::i64)});
30270b57cec5SDimitry Andric   ReplaceNode(N, N3);
30280b57cec5SDimitry Andric }
30290b57cec5SDimitry Andric 
30300b57cec5SDimitry Andric void AArch64DAGToDAGISel::Select(SDNode *Node) {
30310b57cec5SDimitry Andric   // If we have a custom node, we already have selected!
30320b57cec5SDimitry Andric   if (Node->isMachineOpcode()) {
30330b57cec5SDimitry Andric     LLVM_DEBUG(errs() << "== "; Node->dump(CurDAG); errs() << "\n");
30340b57cec5SDimitry Andric     Node->setNodeId(-1);
30350b57cec5SDimitry Andric     return;
30360b57cec5SDimitry Andric   }
30370b57cec5SDimitry Andric 
30380b57cec5SDimitry Andric   // Few custom selection stuff.
30390b57cec5SDimitry Andric   EVT VT = Node->getValueType(0);
30400b57cec5SDimitry Andric 
30410b57cec5SDimitry Andric   switch (Node->getOpcode()) {
30420b57cec5SDimitry Andric   default:
30430b57cec5SDimitry Andric     break;
30440b57cec5SDimitry Andric 
30450b57cec5SDimitry Andric   case ISD::ATOMIC_CMP_SWAP:
30460b57cec5SDimitry Andric     if (SelectCMP_SWAP(Node))
30470b57cec5SDimitry Andric       return;
30480b57cec5SDimitry Andric     break;
30490b57cec5SDimitry Andric 
30500b57cec5SDimitry Andric   case ISD::READ_REGISTER:
30510b57cec5SDimitry Andric     if (tryReadRegister(Node))
30520b57cec5SDimitry Andric       return;
30530b57cec5SDimitry Andric     break;
30540b57cec5SDimitry Andric 
30550b57cec5SDimitry Andric   case ISD::WRITE_REGISTER:
30560b57cec5SDimitry Andric     if (tryWriteRegister(Node))
30570b57cec5SDimitry Andric       return;
30580b57cec5SDimitry Andric     break;
30590b57cec5SDimitry Andric 
30600b57cec5SDimitry Andric   case ISD::ADD:
30610b57cec5SDimitry Andric     if (tryMLAV64LaneV128(Node))
30620b57cec5SDimitry Andric       return;
30630b57cec5SDimitry Andric     break;
30640b57cec5SDimitry Andric 
30650b57cec5SDimitry Andric   case ISD::LOAD: {
30660b57cec5SDimitry Andric     // Try to select as an indexed load. Fall through to normal processing
30670b57cec5SDimitry Andric     // if we can't.
30680b57cec5SDimitry Andric     if (tryIndexedLoad(Node))
30690b57cec5SDimitry Andric       return;
30700b57cec5SDimitry Andric     break;
30710b57cec5SDimitry Andric   }
30720b57cec5SDimitry Andric 
30730b57cec5SDimitry Andric   case ISD::SRL:
30740b57cec5SDimitry Andric   case ISD::AND:
30750b57cec5SDimitry Andric   case ISD::SRA:
30760b57cec5SDimitry Andric   case ISD::SIGN_EXTEND_INREG:
30770b57cec5SDimitry Andric     if (tryBitfieldExtractOp(Node))
30780b57cec5SDimitry Andric       return;
30790b57cec5SDimitry Andric     if (tryBitfieldInsertInZeroOp(Node))
30800b57cec5SDimitry Andric       return;
30810b57cec5SDimitry Andric     LLVM_FALLTHROUGH;
30820b57cec5SDimitry Andric   case ISD::ROTR:
30830b57cec5SDimitry Andric   case ISD::SHL:
30840b57cec5SDimitry Andric     if (tryShiftAmountMod(Node))
30850b57cec5SDimitry Andric       return;
30860b57cec5SDimitry Andric     break;
30870b57cec5SDimitry Andric 
30880b57cec5SDimitry Andric   case ISD::SIGN_EXTEND:
30890b57cec5SDimitry Andric     if (tryBitfieldExtractOpFromSExt(Node))
30900b57cec5SDimitry Andric       return;
30910b57cec5SDimitry Andric     break;
30920b57cec5SDimitry Andric 
3093*480093f4SDimitry Andric   case ISD::FP_EXTEND:
3094*480093f4SDimitry Andric     if (tryHighFPExt(Node))
3095*480093f4SDimitry Andric       return;
3096*480093f4SDimitry Andric     break;
3097*480093f4SDimitry Andric 
30980b57cec5SDimitry Andric   case ISD::OR:
30990b57cec5SDimitry Andric     if (tryBitfieldInsertOp(Node))
31000b57cec5SDimitry Andric       return;
31010b57cec5SDimitry Andric     break;
31020b57cec5SDimitry Andric 
31030b57cec5SDimitry Andric   case ISD::Constant: {
31040b57cec5SDimitry Andric     // Materialize zero constants as copies from WZR/XZR.  This allows
31050b57cec5SDimitry Andric     // the coalescer to propagate these into other instructions.
31060b57cec5SDimitry Andric     ConstantSDNode *ConstNode = cast<ConstantSDNode>(Node);
31070b57cec5SDimitry Andric     if (ConstNode->isNullValue()) {
31080b57cec5SDimitry Andric       if (VT == MVT::i32) {
31090b57cec5SDimitry Andric         SDValue New = CurDAG->getCopyFromReg(
31100b57cec5SDimitry Andric             CurDAG->getEntryNode(), SDLoc(Node), AArch64::WZR, MVT::i32);
31110b57cec5SDimitry Andric         ReplaceNode(Node, New.getNode());
31120b57cec5SDimitry Andric         return;
31130b57cec5SDimitry Andric       } else if (VT == MVT::i64) {
31140b57cec5SDimitry Andric         SDValue New = CurDAG->getCopyFromReg(
31150b57cec5SDimitry Andric             CurDAG->getEntryNode(), SDLoc(Node), AArch64::XZR, MVT::i64);
31160b57cec5SDimitry Andric         ReplaceNode(Node, New.getNode());
31170b57cec5SDimitry Andric         return;
31180b57cec5SDimitry Andric       }
31190b57cec5SDimitry Andric     }
31200b57cec5SDimitry Andric     break;
31210b57cec5SDimitry Andric   }
31220b57cec5SDimitry Andric 
31230b57cec5SDimitry Andric   case ISD::FrameIndex: {
31240b57cec5SDimitry Andric     // Selects to ADDXri FI, 0 which in turn will become ADDXri SP, imm.
31250b57cec5SDimitry Andric     int FI = cast<FrameIndexSDNode>(Node)->getIndex();
31260b57cec5SDimitry Andric     unsigned Shifter = AArch64_AM::getShifterImm(AArch64_AM::LSL, 0);
31270b57cec5SDimitry Andric     const TargetLowering *TLI = getTargetLowering();
31280b57cec5SDimitry Andric     SDValue TFI = CurDAG->getTargetFrameIndex(
31290b57cec5SDimitry Andric         FI, TLI->getPointerTy(CurDAG->getDataLayout()));
31300b57cec5SDimitry Andric     SDLoc DL(Node);
31310b57cec5SDimitry Andric     SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, DL, MVT::i32),
31320b57cec5SDimitry Andric                       CurDAG->getTargetConstant(Shifter, DL, MVT::i32) };
31330b57cec5SDimitry Andric     CurDAG->SelectNodeTo(Node, AArch64::ADDXri, MVT::i64, Ops);
31340b57cec5SDimitry Andric     return;
31350b57cec5SDimitry Andric   }
31360b57cec5SDimitry Andric   case ISD::INTRINSIC_W_CHAIN: {
31370b57cec5SDimitry Andric     unsigned IntNo = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue();
31380b57cec5SDimitry Andric     switch (IntNo) {
31390b57cec5SDimitry Andric     default:
31400b57cec5SDimitry Andric       break;
31410b57cec5SDimitry Andric     case Intrinsic::aarch64_ldaxp:
31420b57cec5SDimitry Andric     case Intrinsic::aarch64_ldxp: {
31430b57cec5SDimitry Andric       unsigned Op =
31440b57cec5SDimitry Andric           IntNo == Intrinsic::aarch64_ldaxp ? AArch64::LDAXPX : AArch64::LDXPX;
31450b57cec5SDimitry Andric       SDValue MemAddr = Node->getOperand(2);
31460b57cec5SDimitry Andric       SDLoc DL(Node);
31470b57cec5SDimitry Andric       SDValue Chain = Node->getOperand(0);
31480b57cec5SDimitry Andric 
31490b57cec5SDimitry Andric       SDNode *Ld = CurDAG->getMachineNode(Op, DL, MVT::i64, MVT::i64,
31500b57cec5SDimitry Andric                                           MVT::Other, MemAddr, Chain);
31510b57cec5SDimitry Andric 
31520b57cec5SDimitry Andric       // Transfer memoperands.
31530b57cec5SDimitry Andric       MachineMemOperand *MemOp =
31540b57cec5SDimitry Andric           cast<MemIntrinsicSDNode>(Node)->getMemOperand();
31550b57cec5SDimitry Andric       CurDAG->setNodeMemRefs(cast<MachineSDNode>(Ld), {MemOp});
31560b57cec5SDimitry Andric       ReplaceNode(Node, Ld);
31570b57cec5SDimitry Andric       return;
31580b57cec5SDimitry Andric     }
31590b57cec5SDimitry Andric     case Intrinsic::aarch64_stlxp:
31600b57cec5SDimitry Andric     case Intrinsic::aarch64_stxp: {
31610b57cec5SDimitry Andric       unsigned Op =
31620b57cec5SDimitry Andric           IntNo == Intrinsic::aarch64_stlxp ? AArch64::STLXPX : AArch64::STXPX;
31630b57cec5SDimitry Andric       SDLoc DL(Node);
31640b57cec5SDimitry Andric       SDValue Chain = Node->getOperand(0);
31650b57cec5SDimitry Andric       SDValue ValLo = Node->getOperand(2);
31660b57cec5SDimitry Andric       SDValue ValHi = Node->getOperand(3);
31670b57cec5SDimitry Andric       SDValue MemAddr = Node->getOperand(4);
31680b57cec5SDimitry Andric 
31690b57cec5SDimitry Andric       // Place arguments in the right order.
31700b57cec5SDimitry Andric       SDValue Ops[] = {ValLo, ValHi, MemAddr, Chain};
31710b57cec5SDimitry Andric 
31720b57cec5SDimitry Andric       SDNode *St = CurDAG->getMachineNode(Op, DL, MVT::i32, MVT::Other, Ops);
31730b57cec5SDimitry Andric       // Transfer memoperands.
31740b57cec5SDimitry Andric       MachineMemOperand *MemOp =
31750b57cec5SDimitry Andric           cast<MemIntrinsicSDNode>(Node)->getMemOperand();
31760b57cec5SDimitry Andric       CurDAG->setNodeMemRefs(cast<MachineSDNode>(St), {MemOp});
31770b57cec5SDimitry Andric 
31780b57cec5SDimitry Andric       ReplaceNode(Node, St);
31790b57cec5SDimitry Andric       return;
31800b57cec5SDimitry Andric     }
31810b57cec5SDimitry Andric     case Intrinsic::aarch64_neon_ld1x2:
31820b57cec5SDimitry Andric       if (VT == MVT::v8i8) {
31830b57cec5SDimitry Andric         SelectLoad(Node, 2, AArch64::LD1Twov8b, AArch64::dsub0);
31840b57cec5SDimitry Andric         return;
31850b57cec5SDimitry Andric       } else if (VT == MVT::v16i8) {
31860b57cec5SDimitry Andric         SelectLoad(Node, 2, AArch64::LD1Twov16b, AArch64::qsub0);
31870b57cec5SDimitry Andric         return;
31880b57cec5SDimitry Andric       } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
31890b57cec5SDimitry Andric         SelectLoad(Node, 2, AArch64::LD1Twov4h, AArch64::dsub0);
31900b57cec5SDimitry Andric         return;
31910b57cec5SDimitry Andric       } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
31920b57cec5SDimitry Andric         SelectLoad(Node, 2, AArch64::LD1Twov8h, AArch64::qsub0);
31930b57cec5SDimitry Andric         return;
31940b57cec5SDimitry Andric       } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
31950b57cec5SDimitry Andric         SelectLoad(Node, 2, AArch64::LD1Twov2s, AArch64::dsub0);
31960b57cec5SDimitry Andric         return;
31970b57cec5SDimitry Andric       } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
31980b57cec5SDimitry Andric         SelectLoad(Node, 2, AArch64::LD1Twov4s, AArch64::qsub0);
31990b57cec5SDimitry Andric         return;
32000b57cec5SDimitry Andric       } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
32010b57cec5SDimitry Andric         SelectLoad(Node, 2, AArch64::LD1Twov1d, AArch64::dsub0);
32020b57cec5SDimitry Andric         return;
32030b57cec5SDimitry Andric       } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
32040b57cec5SDimitry Andric         SelectLoad(Node, 2, AArch64::LD1Twov2d, AArch64::qsub0);
32050b57cec5SDimitry Andric         return;
32060b57cec5SDimitry Andric       }
32070b57cec5SDimitry Andric       break;
32080b57cec5SDimitry Andric     case Intrinsic::aarch64_neon_ld1x3:
32090b57cec5SDimitry Andric       if (VT == MVT::v8i8) {
32100b57cec5SDimitry Andric         SelectLoad(Node, 3, AArch64::LD1Threev8b, AArch64::dsub0);
32110b57cec5SDimitry Andric         return;
32120b57cec5SDimitry Andric       } else if (VT == MVT::v16i8) {
32130b57cec5SDimitry Andric         SelectLoad(Node, 3, AArch64::LD1Threev16b, AArch64::qsub0);
32140b57cec5SDimitry Andric         return;
32150b57cec5SDimitry Andric       } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
32160b57cec5SDimitry Andric         SelectLoad(Node, 3, AArch64::LD1Threev4h, AArch64::dsub0);
32170b57cec5SDimitry Andric         return;
32180b57cec5SDimitry Andric       } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
32190b57cec5SDimitry Andric         SelectLoad(Node, 3, AArch64::LD1Threev8h, AArch64::qsub0);
32200b57cec5SDimitry Andric         return;
32210b57cec5SDimitry Andric       } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
32220b57cec5SDimitry Andric         SelectLoad(Node, 3, AArch64::LD1Threev2s, AArch64::dsub0);
32230b57cec5SDimitry Andric         return;
32240b57cec5SDimitry Andric       } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
32250b57cec5SDimitry Andric         SelectLoad(Node, 3, AArch64::LD1Threev4s, AArch64::qsub0);
32260b57cec5SDimitry Andric         return;
32270b57cec5SDimitry Andric       } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
32280b57cec5SDimitry Andric         SelectLoad(Node, 3, AArch64::LD1Threev1d, AArch64::dsub0);
32290b57cec5SDimitry Andric         return;
32300b57cec5SDimitry Andric       } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
32310b57cec5SDimitry Andric         SelectLoad(Node, 3, AArch64::LD1Threev2d, AArch64::qsub0);
32320b57cec5SDimitry Andric         return;
32330b57cec5SDimitry Andric       }
32340b57cec5SDimitry Andric       break;
32350b57cec5SDimitry Andric     case Intrinsic::aarch64_neon_ld1x4:
32360b57cec5SDimitry Andric       if (VT == MVT::v8i8) {
32370b57cec5SDimitry Andric         SelectLoad(Node, 4, AArch64::LD1Fourv8b, AArch64::dsub0);
32380b57cec5SDimitry Andric         return;
32390b57cec5SDimitry Andric       } else if (VT == MVT::v16i8) {
32400b57cec5SDimitry Andric         SelectLoad(Node, 4, AArch64::LD1Fourv16b, AArch64::qsub0);
32410b57cec5SDimitry Andric         return;
32420b57cec5SDimitry Andric       } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
32430b57cec5SDimitry Andric         SelectLoad(Node, 4, AArch64::LD1Fourv4h, AArch64::dsub0);
32440b57cec5SDimitry Andric         return;
32450b57cec5SDimitry Andric       } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
32460b57cec5SDimitry Andric         SelectLoad(Node, 4, AArch64::LD1Fourv8h, AArch64::qsub0);
32470b57cec5SDimitry Andric         return;
32480b57cec5SDimitry Andric       } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
32490b57cec5SDimitry Andric         SelectLoad(Node, 4, AArch64::LD1Fourv2s, AArch64::dsub0);
32500b57cec5SDimitry Andric         return;
32510b57cec5SDimitry Andric       } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
32520b57cec5SDimitry Andric         SelectLoad(Node, 4, AArch64::LD1Fourv4s, AArch64::qsub0);
32530b57cec5SDimitry Andric         return;
32540b57cec5SDimitry Andric       } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
32550b57cec5SDimitry Andric         SelectLoad(Node, 4, AArch64::LD1Fourv1d, AArch64::dsub0);
32560b57cec5SDimitry Andric         return;
32570b57cec5SDimitry Andric       } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
32580b57cec5SDimitry Andric         SelectLoad(Node, 4, AArch64::LD1Fourv2d, AArch64::qsub0);
32590b57cec5SDimitry Andric         return;
32600b57cec5SDimitry Andric       }
32610b57cec5SDimitry Andric       break;
32620b57cec5SDimitry Andric     case Intrinsic::aarch64_neon_ld2:
32630b57cec5SDimitry Andric       if (VT == MVT::v8i8) {
32640b57cec5SDimitry Andric         SelectLoad(Node, 2, AArch64::LD2Twov8b, AArch64::dsub0);
32650b57cec5SDimitry Andric         return;
32660b57cec5SDimitry Andric       } else if (VT == MVT::v16i8) {
32670b57cec5SDimitry Andric         SelectLoad(Node, 2, AArch64::LD2Twov16b, AArch64::qsub0);
32680b57cec5SDimitry Andric         return;
32690b57cec5SDimitry Andric       } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
32700b57cec5SDimitry Andric         SelectLoad(Node, 2, AArch64::LD2Twov4h, AArch64::dsub0);
32710b57cec5SDimitry Andric         return;
32720b57cec5SDimitry Andric       } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
32730b57cec5SDimitry Andric         SelectLoad(Node, 2, AArch64::LD2Twov8h, AArch64::qsub0);
32740b57cec5SDimitry Andric         return;
32750b57cec5SDimitry Andric       } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
32760b57cec5SDimitry Andric         SelectLoad(Node, 2, AArch64::LD2Twov2s, AArch64::dsub0);
32770b57cec5SDimitry Andric         return;
32780b57cec5SDimitry Andric       } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
32790b57cec5SDimitry Andric         SelectLoad(Node, 2, AArch64::LD2Twov4s, AArch64::qsub0);
32800b57cec5SDimitry Andric         return;
32810b57cec5SDimitry Andric       } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
32820b57cec5SDimitry Andric         SelectLoad(Node, 2, AArch64::LD1Twov1d, AArch64::dsub0);
32830b57cec5SDimitry Andric         return;
32840b57cec5SDimitry Andric       } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
32850b57cec5SDimitry Andric         SelectLoad(Node, 2, AArch64::LD2Twov2d, AArch64::qsub0);
32860b57cec5SDimitry Andric         return;
32870b57cec5SDimitry Andric       }
32880b57cec5SDimitry Andric       break;
32890b57cec5SDimitry Andric     case Intrinsic::aarch64_neon_ld3:
32900b57cec5SDimitry Andric       if (VT == MVT::v8i8) {
32910b57cec5SDimitry Andric         SelectLoad(Node, 3, AArch64::LD3Threev8b, AArch64::dsub0);
32920b57cec5SDimitry Andric         return;
32930b57cec5SDimitry Andric       } else if (VT == MVT::v16i8) {
32940b57cec5SDimitry Andric         SelectLoad(Node, 3, AArch64::LD3Threev16b, AArch64::qsub0);
32950b57cec5SDimitry Andric         return;
32960b57cec5SDimitry Andric       } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
32970b57cec5SDimitry Andric         SelectLoad(Node, 3, AArch64::LD3Threev4h, AArch64::dsub0);
32980b57cec5SDimitry Andric         return;
32990b57cec5SDimitry Andric       } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
33000b57cec5SDimitry Andric         SelectLoad(Node, 3, AArch64::LD3Threev8h, AArch64::qsub0);
33010b57cec5SDimitry Andric         return;
33020b57cec5SDimitry Andric       } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
33030b57cec5SDimitry Andric         SelectLoad(Node, 3, AArch64::LD3Threev2s, AArch64::dsub0);
33040b57cec5SDimitry Andric         return;
33050b57cec5SDimitry Andric       } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
33060b57cec5SDimitry Andric         SelectLoad(Node, 3, AArch64::LD3Threev4s, AArch64::qsub0);
33070b57cec5SDimitry Andric         return;
33080b57cec5SDimitry Andric       } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
33090b57cec5SDimitry Andric         SelectLoad(Node, 3, AArch64::LD1Threev1d, AArch64::dsub0);
33100b57cec5SDimitry Andric         return;
33110b57cec5SDimitry Andric       } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
33120b57cec5SDimitry Andric         SelectLoad(Node, 3, AArch64::LD3Threev2d, AArch64::qsub0);
33130b57cec5SDimitry Andric         return;
33140b57cec5SDimitry Andric       }
33150b57cec5SDimitry Andric       break;
33160b57cec5SDimitry Andric     case Intrinsic::aarch64_neon_ld4:
33170b57cec5SDimitry Andric       if (VT == MVT::v8i8) {
33180b57cec5SDimitry Andric         SelectLoad(Node, 4, AArch64::LD4Fourv8b, AArch64::dsub0);
33190b57cec5SDimitry Andric         return;
33200b57cec5SDimitry Andric       } else if (VT == MVT::v16i8) {
33210b57cec5SDimitry Andric         SelectLoad(Node, 4, AArch64::LD4Fourv16b, AArch64::qsub0);
33220b57cec5SDimitry Andric         return;
33230b57cec5SDimitry Andric       } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
33240b57cec5SDimitry Andric         SelectLoad(Node, 4, AArch64::LD4Fourv4h, AArch64::dsub0);
33250b57cec5SDimitry Andric         return;
33260b57cec5SDimitry Andric       } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
33270b57cec5SDimitry Andric         SelectLoad(Node, 4, AArch64::LD4Fourv8h, AArch64::qsub0);
33280b57cec5SDimitry Andric         return;
33290b57cec5SDimitry Andric       } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
33300b57cec5SDimitry Andric         SelectLoad(Node, 4, AArch64::LD4Fourv2s, AArch64::dsub0);
33310b57cec5SDimitry Andric         return;
33320b57cec5SDimitry Andric       } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
33330b57cec5SDimitry Andric         SelectLoad(Node, 4, AArch64::LD4Fourv4s, AArch64::qsub0);
33340b57cec5SDimitry Andric         return;
33350b57cec5SDimitry Andric       } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
33360b57cec5SDimitry Andric         SelectLoad(Node, 4, AArch64::LD1Fourv1d, AArch64::dsub0);
33370b57cec5SDimitry Andric         return;
33380b57cec5SDimitry Andric       } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
33390b57cec5SDimitry Andric         SelectLoad(Node, 4, AArch64::LD4Fourv2d, AArch64::qsub0);
33400b57cec5SDimitry Andric         return;
33410b57cec5SDimitry Andric       }
33420b57cec5SDimitry Andric       break;
33430b57cec5SDimitry Andric     case Intrinsic::aarch64_neon_ld2r:
33440b57cec5SDimitry Andric       if (VT == MVT::v8i8) {
33450b57cec5SDimitry Andric         SelectLoad(Node, 2, AArch64::LD2Rv8b, AArch64::dsub0);
33460b57cec5SDimitry Andric         return;
33470b57cec5SDimitry Andric       } else if (VT == MVT::v16i8) {
33480b57cec5SDimitry Andric         SelectLoad(Node, 2, AArch64::LD2Rv16b, AArch64::qsub0);
33490b57cec5SDimitry Andric         return;
33500b57cec5SDimitry Andric       } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
33510b57cec5SDimitry Andric         SelectLoad(Node, 2, AArch64::LD2Rv4h, AArch64::dsub0);
33520b57cec5SDimitry Andric         return;
33530b57cec5SDimitry Andric       } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
33540b57cec5SDimitry Andric         SelectLoad(Node, 2, AArch64::LD2Rv8h, AArch64::qsub0);
33550b57cec5SDimitry Andric         return;
33560b57cec5SDimitry Andric       } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
33570b57cec5SDimitry Andric         SelectLoad(Node, 2, AArch64::LD2Rv2s, AArch64::dsub0);
33580b57cec5SDimitry Andric         return;
33590b57cec5SDimitry Andric       } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
33600b57cec5SDimitry Andric         SelectLoad(Node, 2, AArch64::LD2Rv4s, AArch64::qsub0);
33610b57cec5SDimitry Andric         return;
33620b57cec5SDimitry Andric       } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
33630b57cec5SDimitry Andric         SelectLoad(Node, 2, AArch64::LD2Rv1d, AArch64::dsub0);
33640b57cec5SDimitry Andric         return;
33650b57cec5SDimitry Andric       } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
33660b57cec5SDimitry Andric         SelectLoad(Node, 2, AArch64::LD2Rv2d, AArch64::qsub0);
33670b57cec5SDimitry Andric         return;
33680b57cec5SDimitry Andric       }
33690b57cec5SDimitry Andric       break;
33700b57cec5SDimitry Andric     case Intrinsic::aarch64_neon_ld3r:
33710b57cec5SDimitry Andric       if (VT == MVT::v8i8) {
33720b57cec5SDimitry Andric         SelectLoad(Node, 3, AArch64::LD3Rv8b, AArch64::dsub0);
33730b57cec5SDimitry Andric         return;
33740b57cec5SDimitry Andric       } else if (VT == MVT::v16i8) {
33750b57cec5SDimitry Andric         SelectLoad(Node, 3, AArch64::LD3Rv16b, AArch64::qsub0);
33760b57cec5SDimitry Andric         return;
33770b57cec5SDimitry Andric       } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
33780b57cec5SDimitry Andric         SelectLoad(Node, 3, AArch64::LD3Rv4h, AArch64::dsub0);
33790b57cec5SDimitry Andric         return;
33800b57cec5SDimitry Andric       } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
33810b57cec5SDimitry Andric         SelectLoad(Node, 3, AArch64::LD3Rv8h, AArch64::qsub0);
33820b57cec5SDimitry Andric         return;
33830b57cec5SDimitry Andric       } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
33840b57cec5SDimitry Andric         SelectLoad(Node, 3, AArch64::LD3Rv2s, AArch64::dsub0);
33850b57cec5SDimitry Andric         return;
33860b57cec5SDimitry Andric       } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
33870b57cec5SDimitry Andric         SelectLoad(Node, 3, AArch64::LD3Rv4s, AArch64::qsub0);
33880b57cec5SDimitry Andric         return;
33890b57cec5SDimitry Andric       } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
33900b57cec5SDimitry Andric         SelectLoad(Node, 3, AArch64::LD3Rv1d, AArch64::dsub0);
33910b57cec5SDimitry Andric         return;
33920b57cec5SDimitry Andric       } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
33930b57cec5SDimitry Andric         SelectLoad(Node, 3, AArch64::LD3Rv2d, AArch64::qsub0);
33940b57cec5SDimitry Andric         return;
33950b57cec5SDimitry Andric       }
33960b57cec5SDimitry Andric       break;
33970b57cec5SDimitry Andric     case Intrinsic::aarch64_neon_ld4r:
33980b57cec5SDimitry Andric       if (VT == MVT::v8i8) {
33990b57cec5SDimitry Andric         SelectLoad(Node, 4, AArch64::LD4Rv8b, AArch64::dsub0);
34000b57cec5SDimitry Andric         return;
34010b57cec5SDimitry Andric       } else if (VT == MVT::v16i8) {
34020b57cec5SDimitry Andric         SelectLoad(Node, 4, AArch64::LD4Rv16b, AArch64::qsub0);
34030b57cec5SDimitry Andric         return;
34040b57cec5SDimitry Andric       } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
34050b57cec5SDimitry Andric         SelectLoad(Node, 4, AArch64::LD4Rv4h, AArch64::dsub0);
34060b57cec5SDimitry Andric         return;
34070b57cec5SDimitry Andric       } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
34080b57cec5SDimitry Andric         SelectLoad(Node, 4, AArch64::LD4Rv8h, AArch64::qsub0);
34090b57cec5SDimitry Andric         return;
34100b57cec5SDimitry Andric       } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
34110b57cec5SDimitry Andric         SelectLoad(Node, 4, AArch64::LD4Rv2s, AArch64::dsub0);
34120b57cec5SDimitry Andric         return;
34130b57cec5SDimitry Andric       } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
34140b57cec5SDimitry Andric         SelectLoad(Node, 4, AArch64::LD4Rv4s, AArch64::qsub0);
34150b57cec5SDimitry Andric         return;
34160b57cec5SDimitry Andric       } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
34170b57cec5SDimitry Andric         SelectLoad(Node, 4, AArch64::LD4Rv1d, AArch64::dsub0);
34180b57cec5SDimitry Andric         return;
34190b57cec5SDimitry Andric       } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
34200b57cec5SDimitry Andric         SelectLoad(Node, 4, AArch64::LD4Rv2d, AArch64::qsub0);
34210b57cec5SDimitry Andric         return;
34220b57cec5SDimitry Andric       }
34230b57cec5SDimitry Andric       break;
34240b57cec5SDimitry Andric     case Intrinsic::aarch64_neon_ld2lane:
34250b57cec5SDimitry Andric       if (VT == MVT::v16i8 || VT == MVT::v8i8) {
34260b57cec5SDimitry Andric         SelectLoadLane(Node, 2, AArch64::LD2i8);
34270b57cec5SDimitry Andric         return;
34280b57cec5SDimitry Andric       } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 ||
34290b57cec5SDimitry Andric                  VT == MVT::v8f16) {
34300b57cec5SDimitry Andric         SelectLoadLane(Node, 2, AArch64::LD2i16);
34310b57cec5SDimitry Andric         return;
34320b57cec5SDimitry Andric       } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 ||
34330b57cec5SDimitry Andric                  VT == MVT::v2f32) {
34340b57cec5SDimitry Andric         SelectLoadLane(Node, 2, AArch64::LD2i32);
34350b57cec5SDimitry Andric         return;
34360b57cec5SDimitry Andric       } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 ||
34370b57cec5SDimitry Andric                  VT == MVT::v1f64) {
34380b57cec5SDimitry Andric         SelectLoadLane(Node, 2, AArch64::LD2i64);
34390b57cec5SDimitry Andric         return;
34400b57cec5SDimitry Andric       }
34410b57cec5SDimitry Andric       break;
34420b57cec5SDimitry Andric     case Intrinsic::aarch64_neon_ld3lane:
34430b57cec5SDimitry Andric       if (VT == MVT::v16i8 || VT == MVT::v8i8) {
34440b57cec5SDimitry Andric         SelectLoadLane(Node, 3, AArch64::LD3i8);
34450b57cec5SDimitry Andric         return;
34460b57cec5SDimitry Andric       } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 ||
34470b57cec5SDimitry Andric                  VT == MVT::v8f16) {
34480b57cec5SDimitry Andric         SelectLoadLane(Node, 3, AArch64::LD3i16);
34490b57cec5SDimitry Andric         return;
34500b57cec5SDimitry Andric       } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 ||
34510b57cec5SDimitry Andric                  VT == MVT::v2f32) {
34520b57cec5SDimitry Andric         SelectLoadLane(Node, 3, AArch64::LD3i32);
34530b57cec5SDimitry Andric         return;
34540b57cec5SDimitry Andric       } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 ||
34550b57cec5SDimitry Andric                  VT == MVT::v1f64) {
34560b57cec5SDimitry Andric         SelectLoadLane(Node, 3, AArch64::LD3i64);
34570b57cec5SDimitry Andric         return;
34580b57cec5SDimitry Andric       }
34590b57cec5SDimitry Andric       break;
34600b57cec5SDimitry Andric     case Intrinsic::aarch64_neon_ld4lane:
34610b57cec5SDimitry Andric       if (VT == MVT::v16i8 || VT == MVT::v8i8) {
34620b57cec5SDimitry Andric         SelectLoadLane(Node, 4, AArch64::LD4i8);
34630b57cec5SDimitry Andric         return;
34640b57cec5SDimitry Andric       } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 ||
34650b57cec5SDimitry Andric                  VT == MVT::v8f16) {
34660b57cec5SDimitry Andric         SelectLoadLane(Node, 4, AArch64::LD4i16);
34670b57cec5SDimitry Andric         return;
34680b57cec5SDimitry Andric       } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 ||
34690b57cec5SDimitry Andric                  VT == MVT::v2f32) {
34700b57cec5SDimitry Andric         SelectLoadLane(Node, 4, AArch64::LD4i32);
34710b57cec5SDimitry Andric         return;
34720b57cec5SDimitry Andric       } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 ||
34730b57cec5SDimitry Andric                  VT == MVT::v1f64) {
34740b57cec5SDimitry Andric         SelectLoadLane(Node, 4, AArch64::LD4i64);
34750b57cec5SDimitry Andric         return;
34760b57cec5SDimitry Andric       }
34770b57cec5SDimitry Andric       break;
34780b57cec5SDimitry Andric     }
34790b57cec5SDimitry Andric   } break;
34800b57cec5SDimitry Andric   case ISD::INTRINSIC_WO_CHAIN: {
34810b57cec5SDimitry Andric     unsigned IntNo = cast<ConstantSDNode>(Node->getOperand(0))->getZExtValue();
34820b57cec5SDimitry Andric     switch (IntNo) {
34830b57cec5SDimitry Andric     default:
34840b57cec5SDimitry Andric       break;
34850b57cec5SDimitry Andric     case Intrinsic::aarch64_tagp:
34860b57cec5SDimitry Andric       SelectTagP(Node);
34870b57cec5SDimitry Andric       return;
34880b57cec5SDimitry Andric     case Intrinsic::aarch64_neon_tbl2:
34890b57cec5SDimitry Andric       SelectTable(Node, 2,
34900b57cec5SDimitry Andric                   VT == MVT::v8i8 ? AArch64::TBLv8i8Two : AArch64::TBLv16i8Two,
34910b57cec5SDimitry Andric                   false);
34920b57cec5SDimitry Andric       return;
34930b57cec5SDimitry Andric     case Intrinsic::aarch64_neon_tbl3:
34940b57cec5SDimitry Andric       SelectTable(Node, 3, VT == MVT::v8i8 ? AArch64::TBLv8i8Three
34950b57cec5SDimitry Andric                                            : AArch64::TBLv16i8Three,
34960b57cec5SDimitry Andric                   false);
34970b57cec5SDimitry Andric       return;
34980b57cec5SDimitry Andric     case Intrinsic::aarch64_neon_tbl4:
34990b57cec5SDimitry Andric       SelectTable(Node, 4, VT == MVT::v8i8 ? AArch64::TBLv8i8Four
35000b57cec5SDimitry Andric                                            : AArch64::TBLv16i8Four,
35010b57cec5SDimitry Andric                   false);
35020b57cec5SDimitry Andric       return;
35030b57cec5SDimitry Andric     case Intrinsic::aarch64_neon_tbx2:
35040b57cec5SDimitry Andric       SelectTable(Node, 2,
35050b57cec5SDimitry Andric                   VT == MVT::v8i8 ? AArch64::TBXv8i8Two : AArch64::TBXv16i8Two,
35060b57cec5SDimitry Andric                   true);
35070b57cec5SDimitry Andric       return;
35080b57cec5SDimitry Andric     case Intrinsic::aarch64_neon_tbx3:
35090b57cec5SDimitry Andric       SelectTable(Node, 3, VT == MVT::v8i8 ? AArch64::TBXv8i8Three
35100b57cec5SDimitry Andric                                            : AArch64::TBXv16i8Three,
35110b57cec5SDimitry Andric                   true);
35120b57cec5SDimitry Andric       return;
35130b57cec5SDimitry Andric     case Intrinsic::aarch64_neon_tbx4:
35140b57cec5SDimitry Andric       SelectTable(Node, 4, VT == MVT::v8i8 ? AArch64::TBXv8i8Four
35150b57cec5SDimitry Andric                                            : AArch64::TBXv16i8Four,
35160b57cec5SDimitry Andric                   true);
35170b57cec5SDimitry Andric       return;
35180b57cec5SDimitry Andric     case Intrinsic::aarch64_neon_smull:
35190b57cec5SDimitry Andric     case Intrinsic::aarch64_neon_umull:
35200b57cec5SDimitry Andric       if (tryMULLV64LaneV128(IntNo, Node))
35210b57cec5SDimitry Andric         return;
35220b57cec5SDimitry Andric       break;
35230b57cec5SDimitry Andric     }
35240b57cec5SDimitry Andric     break;
35250b57cec5SDimitry Andric   }
35260b57cec5SDimitry Andric   case ISD::INTRINSIC_VOID: {
35270b57cec5SDimitry Andric     unsigned IntNo = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue();
35280b57cec5SDimitry Andric     if (Node->getNumOperands() >= 3)
35290b57cec5SDimitry Andric       VT = Node->getOperand(2)->getValueType(0);
35300b57cec5SDimitry Andric     switch (IntNo) {
35310b57cec5SDimitry Andric     default:
35320b57cec5SDimitry Andric       break;
35330b57cec5SDimitry Andric     case Intrinsic::aarch64_neon_st1x2: {
35340b57cec5SDimitry Andric       if (VT == MVT::v8i8) {
35350b57cec5SDimitry Andric         SelectStore(Node, 2, AArch64::ST1Twov8b);
35360b57cec5SDimitry Andric         return;
35370b57cec5SDimitry Andric       } else if (VT == MVT::v16i8) {
35380b57cec5SDimitry Andric         SelectStore(Node, 2, AArch64::ST1Twov16b);
35390b57cec5SDimitry Andric         return;
35400b57cec5SDimitry Andric       } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
35410b57cec5SDimitry Andric         SelectStore(Node, 2, AArch64::ST1Twov4h);
35420b57cec5SDimitry Andric         return;
35430b57cec5SDimitry Andric       } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
35440b57cec5SDimitry Andric         SelectStore(Node, 2, AArch64::ST1Twov8h);
35450b57cec5SDimitry Andric         return;
35460b57cec5SDimitry Andric       } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
35470b57cec5SDimitry Andric         SelectStore(Node, 2, AArch64::ST1Twov2s);
35480b57cec5SDimitry Andric         return;
35490b57cec5SDimitry Andric       } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
35500b57cec5SDimitry Andric         SelectStore(Node, 2, AArch64::ST1Twov4s);
35510b57cec5SDimitry Andric         return;
35520b57cec5SDimitry Andric       } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
35530b57cec5SDimitry Andric         SelectStore(Node, 2, AArch64::ST1Twov2d);
35540b57cec5SDimitry Andric         return;
35550b57cec5SDimitry Andric       } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
35560b57cec5SDimitry Andric         SelectStore(Node, 2, AArch64::ST1Twov1d);
35570b57cec5SDimitry Andric         return;
35580b57cec5SDimitry Andric       }
35590b57cec5SDimitry Andric       break;
35600b57cec5SDimitry Andric     }
35610b57cec5SDimitry Andric     case Intrinsic::aarch64_neon_st1x3: {
35620b57cec5SDimitry Andric       if (VT == MVT::v8i8) {
35630b57cec5SDimitry Andric         SelectStore(Node, 3, AArch64::ST1Threev8b);
35640b57cec5SDimitry Andric         return;
35650b57cec5SDimitry Andric       } else if (VT == MVT::v16i8) {
35660b57cec5SDimitry Andric         SelectStore(Node, 3, AArch64::ST1Threev16b);
35670b57cec5SDimitry Andric         return;
35680b57cec5SDimitry Andric       } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
35690b57cec5SDimitry Andric         SelectStore(Node, 3, AArch64::ST1Threev4h);
35700b57cec5SDimitry Andric         return;
35710b57cec5SDimitry Andric       } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
35720b57cec5SDimitry Andric         SelectStore(Node, 3, AArch64::ST1Threev8h);
35730b57cec5SDimitry Andric         return;
35740b57cec5SDimitry Andric       } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
35750b57cec5SDimitry Andric         SelectStore(Node, 3, AArch64::ST1Threev2s);
35760b57cec5SDimitry Andric         return;
35770b57cec5SDimitry Andric       } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
35780b57cec5SDimitry Andric         SelectStore(Node, 3, AArch64::ST1Threev4s);
35790b57cec5SDimitry Andric         return;
35800b57cec5SDimitry Andric       } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
35810b57cec5SDimitry Andric         SelectStore(Node, 3, AArch64::ST1Threev2d);
35820b57cec5SDimitry Andric         return;
35830b57cec5SDimitry Andric       } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
35840b57cec5SDimitry Andric         SelectStore(Node, 3, AArch64::ST1Threev1d);
35850b57cec5SDimitry Andric         return;
35860b57cec5SDimitry Andric       }
35870b57cec5SDimitry Andric       break;
35880b57cec5SDimitry Andric     }
35890b57cec5SDimitry Andric     case Intrinsic::aarch64_neon_st1x4: {
35900b57cec5SDimitry Andric       if (VT == MVT::v8i8) {
35910b57cec5SDimitry Andric         SelectStore(Node, 4, AArch64::ST1Fourv8b);
35920b57cec5SDimitry Andric         return;
35930b57cec5SDimitry Andric       } else if (VT == MVT::v16i8) {
35940b57cec5SDimitry Andric         SelectStore(Node, 4, AArch64::ST1Fourv16b);
35950b57cec5SDimitry Andric         return;
35960b57cec5SDimitry Andric       } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
35970b57cec5SDimitry Andric         SelectStore(Node, 4, AArch64::ST1Fourv4h);
35980b57cec5SDimitry Andric         return;
35990b57cec5SDimitry Andric       } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
36000b57cec5SDimitry Andric         SelectStore(Node, 4, AArch64::ST1Fourv8h);
36010b57cec5SDimitry Andric         return;
36020b57cec5SDimitry Andric       } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
36030b57cec5SDimitry Andric         SelectStore(Node, 4, AArch64::ST1Fourv2s);
36040b57cec5SDimitry Andric         return;
36050b57cec5SDimitry Andric       } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
36060b57cec5SDimitry Andric         SelectStore(Node, 4, AArch64::ST1Fourv4s);
36070b57cec5SDimitry Andric         return;
36080b57cec5SDimitry Andric       } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
36090b57cec5SDimitry Andric         SelectStore(Node, 4, AArch64::ST1Fourv2d);
36100b57cec5SDimitry Andric         return;
36110b57cec5SDimitry Andric       } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
36120b57cec5SDimitry Andric         SelectStore(Node, 4, AArch64::ST1Fourv1d);
36130b57cec5SDimitry Andric         return;
36140b57cec5SDimitry Andric       }
36150b57cec5SDimitry Andric       break;
36160b57cec5SDimitry Andric     }
36170b57cec5SDimitry Andric     case Intrinsic::aarch64_neon_st2: {
36180b57cec5SDimitry Andric       if (VT == MVT::v8i8) {
36190b57cec5SDimitry Andric         SelectStore(Node, 2, AArch64::ST2Twov8b);
36200b57cec5SDimitry Andric         return;
36210b57cec5SDimitry Andric       } else if (VT == MVT::v16i8) {
36220b57cec5SDimitry Andric         SelectStore(Node, 2, AArch64::ST2Twov16b);
36230b57cec5SDimitry Andric         return;
36240b57cec5SDimitry Andric       } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
36250b57cec5SDimitry Andric         SelectStore(Node, 2, AArch64::ST2Twov4h);
36260b57cec5SDimitry Andric         return;
36270b57cec5SDimitry Andric       } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
36280b57cec5SDimitry Andric         SelectStore(Node, 2, AArch64::ST2Twov8h);
36290b57cec5SDimitry Andric         return;
36300b57cec5SDimitry Andric       } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
36310b57cec5SDimitry Andric         SelectStore(Node, 2, AArch64::ST2Twov2s);
36320b57cec5SDimitry Andric         return;
36330b57cec5SDimitry Andric       } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
36340b57cec5SDimitry Andric         SelectStore(Node, 2, AArch64::ST2Twov4s);
36350b57cec5SDimitry Andric         return;
36360b57cec5SDimitry Andric       } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
36370b57cec5SDimitry Andric         SelectStore(Node, 2, AArch64::ST2Twov2d);
36380b57cec5SDimitry Andric         return;
36390b57cec5SDimitry Andric       } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
36400b57cec5SDimitry Andric         SelectStore(Node, 2, AArch64::ST1Twov1d);
36410b57cec5SDimitry Andric         return;
36420b57cec5SDimitry Andric       }
36430b57cec5SDimitry Andric       break;
36440b57cec5SDimitry Andric     }
36450b57cec5SDimitry Andric     case Intrinsic::aarch64_neon_st3: {
36460b57cec5SDimitry Andric       if (VT == MVT::v8i8) {
36470b57cec5SDimitry Andric         SelectStore(Node, 3, AArch64::ST3Threev8b);
36480b57cec5SDimitry Andric         return;
36490b57cec5SDimitry Andric       } else if (VT == MVT::v16i8) {
36500b57cec5SDimitry Andric         SelectStore(Node, 3, AArch64::ST3Threev16b);
36510b57cec5SDimitry Andric         return;
36520b57cec5SDimitry Andric       } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
36530b57cec5SDimitry Andric         SelectStore(Node, 3, AArch64::ST3Threev4h);
36540b57cec5SDimitry Andric         return;
36550b57cec5SDimitry Andric       } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
36560b57cec5SDimitry Andric         SelectStore(Node, 3, AArch64::ST3Threev8h);
36570b57cec5SDimitry Andric         return;
36580b57cec5SDimitry Andric       } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
36590b57cec5SDimitry Andric         SelectStore(Node, 3, AArch64::ST3Threev2s);
36600b57cec5SDimitry Andric         return;
36610b57cec5SDimitry Andric       } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
36620b57cec5SDimitry Andric         SelectStore(Node, 3, AArch64::ST3Threev4s);
36630b57cec5SDimitry Andric         return;
36640b57cec5SDimitry Andric       } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
36650b57cec5SDimitry Andric         SelectStore(Node, 3, AArch64::ST3Threev2d);
36660b57cec5SDimitry Andric         return;
36670b57cec5SDimitry Andric       } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
36680b57cec5SDimitry Andric         SelectStore(Node, 3, AArch64::ST1Threev1d);
36690b57cec5SDimitry Andric         return;
36700b57cec5SDimitry Andric       }
36710b57cec5SDimitry Andric       break;
36720b57cec5SDimitry Andric     }
36730b57cec5SDimitry Andric     case Intrinsic::aarch64_neon_st4: {
36740b57cec5SDimitry Andric       if (VT == MVT::v8i8) {
36750b57cec5SDimitry Andric         SelectStore(Node, 4, AArch64::ST4Fourv8b);
36760b57cec5SDimitry Andric         return;
36770b57cec5SDimitry Andric       } else if (VT == MVT::v16i8) {
36780b57cec5SDimitry Andric         SelectStore(Node, 4, AArch64::ST4Fourv16b);
36790b57cec5SDimitry Andric         return;
36800b57cec5SDimitry Andric       } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
36810b57cec5SDimitry Andric         SelectStore(Node, 4, AArch64::ST4Fourv4h);
36820b57cec5SDimitry Andric         return;
36830b57cec5SDimitry Andric       } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
36840b57cec5SDimitry Andric         SelectStore(Node, 4, AArch64::ST4Fourv8h);
36850b57cec5SDimitry Andric         return;
36860b57cec5SDimitry Andric       } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
36870b57cec5SDimitry Andric         SelectStore(Node, 4, AArch64::ST4Fourv2s);
36880b57cec5SDimitry Andric         return;
36890b57cec5SDimitry Andric       } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
36900b57cec5SDimitry Andric         SelectStore(Node, 4, AArch64::ST4Fourv4s);
36910b57cec5SDimitry Andric         return;
36920b57cec5SDimitry Andric       } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
36930b57cec5SDimitry Andric         SelectStore(Node, 4, AArch64::ST4Fourv2d);
36940b57cec5SDimitry Andric         return;
36950b57cec5SDimitry Andric       } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
36960b57cec5SDimitry Andric         SelectStore(Node, 4, AArch64::ST1Fourv1d);
36970b57cec5SDimitry Andric         return;
36980b57cec5SDimitry Andric       }
36990b57cec5SDimitry Andric       break;
37000b57cec5SDimitry Andric     }
37010b57cec5SDimitry Andric     case Intrinsic::aarch64_neon_st2lane: {
37020b57cec5SDimitry Andric       if (VT == MVT::v16i8 || VT == MVT::v8i8) {
37030b57cec5SDimitry Andric         SelectStoreLane(Node, 2, AArch64::ST2i8);
37040b57cec5SDimitry Andric         return;
37050b57cec5SDimitry Andric       } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 ||
37060b57cec5SDimitry Andric                  VT == MVT::v8f16) {
37070b57cec5SDimitry Andric         SelectStoreLane(Node, 2, AArch64::ST2i16);
37080b57cec5SDimitry Andric         return;
37090b57cec5SDimitry Andric       } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 ||
37100b57cec5SDimitry Andric                  VT == MVT::v2f32) {
37110b57cec5SDimitry Andric         SelectStoreLane(Node, 2, AArch64::ST2i32);
37120b57cec5SDimitry Andric         return;
37130b57cec5SDimitry Andric       } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 ||
37140b57cec5SDimitry Andric                  VT == MVT::v1f64) {
37150b57cec5SDimitry Andric         SelectStoreLane(Node, 2, AArch64::ST2i64);
37160b57cec5SDimitry Andric         return;
37170b57cec5SDimitry Andric       }
37180b57cec5SDimitry Andric       break;
37190b57cec5SDimitry Andric     }
37200b57cec5SDimitry Andric     case Intrinsic::aarch64_neon_st3lane: {
37210b57cec5SDimitry Andric       if (VT == MVT::v16i8 || VT == MVT::v8i8) {
37220b57cec5SDimitry Andric         SelectStoreLane(Node, 3, AArch64::ST3i8);
37230b57cec5SDimitry Andric         return;
37240b57cec5SDimitry Andric       } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 ||
37250b57cec5SDimitry Andric                  VT == MVT::v8f16) {
37260b57cec5SDimitry Andric         SelectStoreLane(Node, 3, AArch64::ST3i16);
37270b57cec5SDimitry Andric         return;
37280b57cec5SDimitry Andric       } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 ||
37290b57cec5SDimitry Andric                  VT == MVT::v2f32) {
37300b57cec5SDimitry Andric         SelectStoreLane(Node, 3, AArch64::ST3i32);
37310b57cec5SDimitry Andric         return;
37320b57cec5SDimitry Andric       } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 ||
37330b57cec5SDimitry Andric                  VT == MVT::v1f64) {
37340b57cec5SDimitry Andric         SelectStoreLane(Node, 3, AArch64::ST3i64);
37350b57cec5SDimitry Andric         return;
37360b57cec5SDimitry Andric       }
37370b57cec5SDimitry Andric       break;
37380b57cec5SDimitry Andric     }
37390b57cec5SDimitry Andric     case Intrinsic::aarch64_neon_st4lane: {
37400b57cec5SDimitry Andric       if (VT == MVT::v16i8 || VT == MVT::v8i8) {
37410b57cec5SDimitry Andric         SelectStoreLane(Node, 4, AArch64::ST4i8);
37420b57cec5SDimitry Andric         return;
37430b57cec5SDimitry Andric       } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 ||
37440b57cec5SDimitry Andric                  VT == MVT::v8f16) {
37450b57cec5SDimitry Andric         SelectStoreLane(Node, 4, AArch64::ST4i16);
37460b57cec5SDimitry Andric         return;
37470b57cec5SDimitry Andric       } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 ||
37480b57cec5SDimitry Andric                  VT == MVT::v2f32) {
37490b57cec5SDimitry Andric         SelectStoreLane(Node, 4, AArch64::ST4i32);
37500b57cec5SDimitry Andric         return;
37510b57cec5SDimitry Andric       } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 ||
37520b57cec5SDimitry Andric                  VT == MVT::v1f64) {
37530b57cec5SDimitry Andric         SelectStoreLane(Node, 4, AArch64::ST4i64);
37540b57cec5SDimitry Andric         return;
37550b57cec5SDimitry Andric       }
37560b57cec5SDimitry Andric       break;
37570b57cec5SDimitry Andric     }
37580b57cec5SDimitry Andric     }
37590b57cec5SDimitry Andric     break;
37600b57cec5SDimitry Andric   }
37610b57cec5SDimitry Andric   case AArch64ISD::LD2post: {
37620b57cec5SDimitry Andric     if (VT == MVT::v8i8) {
37630b57cec5SDimitry Andric       SelectPostLoad(Node, 2, AArch64::LD2Twov8b_POST, AArch64::dsub0);
37640b57cec5SDimitry Andric       return;
37650b57cec5SDimitry Andric     } else if (VT == MVT::v16i8) {
37660b57cec5SDimitry Andric       SelectPostLoad(Node, 2, AArch64::LD2Twov16b_POST, AArch64::qsub0);
37670b57cec5SDimitry Andric       return;
37680b57cec5SDimitry Andric     } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
37690b57cec5SDimitry Andric       SelectPostLoad(Node, 2, AArch64::LD2Twov4h_POST, AArch64::dsub0);
37700b57cec5SDimitry Andric       return;
37710b57cec5SDimitry Andric     } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
37720b57cec5SDimitry Andric       SelectPostLoad(Node, 2, AArch64::LD2Twov8h_POST, AArch64::qsub0);
37730b57cec5SDimitry Andric       return;
37740b57cec5SDimitry Andric     } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
37750b57cec5SDimitry Andric       SelectPostLoad(Node, 2, AArch64::LD2Twov2s_POST, AArch64::dsub0);
37760b57cec5SDimitry Andric       return;
37770b57cec5SDimitry Andric     } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
37780b57cec5SDimitry Andric       SelectPostLoad(Node, 2, AArch64::LD2Twov4s_POST, AArch64::qsub0);
37790b57cec5SDimitry Andric       return;
37800b57cec5SDimitry Andric     } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
37810b57cec5SDimitry Andric       SelectPostLoad(Node, 2, AArch64::LD1Twov1d_POST, AArch64::dsub0);
37820b57cec5SDimitry Andric       return;
37830b57cec5SDimitry Andric     } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
37840b57cec5SDimitry Andric       SelectPostLoad(Node, 2, AArch64::LD2Twov2d_POST, AArch64::qsub0);
37850b57cec5SDimitry Andric       return;
37860b57cec5SDimitry Andric     }
37870b57cec5SDimitry Andric     break;
37880b57cec5SDimitry Andric   }
37890b57cec5SDimitry Andric   case AArch64ISD::LD3post: {
37900b57cec5SDimitry Andric     if (VT == MVT::v8i8) {
37910b57cec5SDimitry Andric       SelectPostLoad(Node, 3, AArch64::LD3Threev8b_POST, AArch64::dsub0);
37920b57cec5SDimitry Andric       return;
37930b57cec5SDimitry Andric     } else if (VT == MVT::v16i8) {
37940b57cec5SDimitry Andric       SelectPostLoad(Node, 3, AArch64::LD3Threev16b_POST, AArch64::qsub0);
37950b57cec5SDimitry Andric       return;
37960b57cec5SDimitry Andric     } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
37970b57cec5SDimitry Andric       SelectPostLoad(Node, 3, AArch64::LD3Threev4h_POST, AArch64::dsub0);
37980b57cec5SDimitry Andric       return;
37990b57cec5SDimitry Andric     } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
38000b57cec5SDimitry Andric       SelectPostLoad(Node, 3, AArch64::LD3Threev8h_POST, AArch64::qsub0);
38010b57cec5SDimitry Andric       return;
38020b57cec5SDimitry Andric     } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
38030b57cec5SDimitry Andric       SelectPostLoad(Node, 3, AArch64::LD3Threev2s_POST, AArch64::dsub0);
38040b57cec5SDimitry Andric       return;
38050b57cec5SDimitry Andric     } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
38060b57cec5SDimitry Andric       SelectPostLoad(Node, 3, AArch64::LD3Threev4s_POST, AArch64::qsub0);
38070b57cec5SDimitry Andric       return;
38080b57cec5SDimitry Andric     } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
38090b57cec5SDimitry Andric       SelectPostLoad(Node, 3, AArch64::LD1Threev1d_POST, AArch64::dsub0);
38100b57cec5SDimitry Andric       return;
38110b57cec5SDimitry Andric     } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
38120b57cec5SDimitry Andric       SelectPostLoad(Node, 3, AArch64::LD3Threev2d_POST, AArch64::qsub0);
38130b57cec5SDimitry Andric       return;
38140b57cec5SDimitry Andric     }
38150b57cec5SDimitry Andric     break;
38160b57cec5SDimitry Andric   }
38170b57cec5SDimitry Andric   case AArch64ISD::LD4post: {
38180b57cec5SDimitry Andric     if (VT == MVT::v8i8) {
38190b57cec5SDimitry Andric       SelectPostLoad(Node, 4, AArch64::LD4Fourv8b_POST, AArch64::dsub0);
38200b57cec5SDimitry Andric       return;
38210b57cec5SDimitry Andric     } else if (VT == MVT::v16i8) {
38220b57cec5SDimitry Andric       SelectPostLoad(Node, 4, AArch64::LD4Fourv16b_POST, AArch64::qsub0);
38230b57cec5SDimitry Andric       return;
38240b57cec5SDimitry Andric     } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
38250b57cec5SDimitry Andric       SelectPostLoad(Node, 4, AArch64::LD4Fourv4h_POST, AArch64::dsub0);
38260b57cec5SDimitry Andric       return;
38270b57cec5SDimitry Andric     } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
38280b57cec5SDimitry Andric       SelectPostLoad(Node, 4, AArch64::LD4Fourv8h_POST, AArch64::qsub0);
38290b57cec5SDimitry Andric       return;
38300b57cec5SDimitry Andric     } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
38310b57cec5SDimitry Andric       SelectPostLoad(Node, 4, AArch64::LD4Fourv2s_POST, AArch64::dsub0);
38320b57cec5SDimitry Andric       return;
38330b57cec5SDimitry Andric     } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
38340b57cec5SDimitry Andric       SelectPostLoad(Node, 4, AArch64::LD4Fourv4s_POST, AArch64::qsub0);
38350b57cec5SDimitry Andric       return;
38360b57cec5SDimitry Andric     } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
38370b57cec5SDimitry Andric       SelectPostLoad(Node, 4, AArch64::LD1Fourv1d_POST, AArch64::dsub0);
38380b57cec5SDimitry Andric       return;
38390b57cec5SDimitry Andric     } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
38400b57cec5SDimitry Andric       SelectPostLoad(Node, 4, AArch64::LD4Fourv2d_POST, AArch64::qsub0);
38410b57cec5SDimitry Andric       return;
38420b57cec5SDimitry Andric     }
38430b57cec5SDimitry Andric     break;
38440b57cec5SDimitry Andric   }
38450b57cec5SDimitry Andric   case AArch64ISD::LD1x2post: {
38460b57cec5SDimitry Andric     if (VT == MVT::v8i8) {
38470b57cec5SDimitry Andric       SelectPostLoad(Node, 2, AArch64::LD1Twov8b_POST, AArch64::dsub0);
38480b57cec5SDimitry Andric       return;
38490b57cec5SDimitry Andric     } else if (VT == MVT::v16i8) {
38500b57cec5SDimitry Andric       SelectPostLoad(Node, 2, AArch64::LD1Twov16b_POST, AArch64::qsub0);
38510b57cec5SDimitry Andric       return;
38520b57cec5SDimitry Andric     } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
38530b57cec5SDimitry Andric       SelectPostLoad(Node, 2, AArch64::LD1Twov4h_POST, AArch64::dsub0);
38540b57cec5SDimitry Andric       return;
38550b57cec5SDimitry Andric     } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
38560b57cec5SDimitry Andric       SelectPostLoad(Node, 2, AArch64::LD1Twov8h_POST, AArch64::qsub0);
38570b57cec5SDimitry Andric       return;
38580b57cec5SDimitry Andric     } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
38590b57cec5SDimitry Andric       SelectPostLoad(Node, 2, AArch64::LD1Twov2s_POST, AArch64::dsub0);
38600b57cec5SDimitry Andric       return;
38610b57cec5SDimitry Andric     } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
38620b57cec5SDimitry Andric       SelectPostLoad(Node, 2, AArch64::LD1Twov4s_POST, AArch64::qsub0);
38630b57cec5SDimitry Andric       return;
38640b57cec5SDimitry Andric     } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
38650b57cec5SDimitry Andric       SelectPostLoad(Node, 2, AArch64::LD1Twov1d_POST, AArch64::dsub0);
38660b57cec5SDimitry Andric       return;
38670b57cec5SDimitry Andric     } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
38680b57cec5SDimitry Andric       SelectPostLoad(Node, 2, AArch64::LD1Twov2d_POST, AArch64::qsub0);
38690b57cec5SDimitry Andric       return;
38700b57cec5SDimitry Andric     }
38710b57cec5SDimitry Andric     break;
38720b57cec5SDimitry Andric   }
38730b57cec5SDimitry Andric   case AArch64ISD::LD1x3post: {
38740b57cec5SDimitry Andric     if (VT == MVT::v8i8) {
38750b57cec5SDimitry Andric       SelectPostLoad(Node, 3, AArch64::LD1Threev8b_POST, AArch64::dsub0);
38760b57cec5SDimitry Andric       return;
38770b57cec5SDimitry Andric     } else if (VT == MVT::v16i8) {
38780b57cec5SDimitry Andric       SelectPostLoad(Node, 3, AArch64::LD1Threev16b_POST, AArch64::qsub0);
38790b57cec5SDimitry Andric       return;
38800b57cec5SDimitry Andric     } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
38810b57cec5SDimitry Andric       SelectPostLoad(Node, 3, AArch64::LD1Threev4h_POST, AArch64::dsub0);
38820b57cec5SDimitry Andric       return;
38830b57cec5SDimitry Andric     } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
38840b57cec5SDimitry Andric       SelectPostLoad(Node, 3, AArch64::LD1Threev8h_POST, AArch64::qsub0);
38850b57cec5SDimitry Andric       return;
38860b57cec5SDimitry Andric     } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
38870b57cec5SDimitry Andric       SelectPostLoad(Node, 3, AArch64::LD1Threev2s_POST, AArch64::dsub0);
38880b57cec5SDimitry Andric       return;
38890b57cec5SDimitry Andric     } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
38900b57cec5SDimitry Andric       SelectPostLoad(Node, 3, AArch64::LD1Threev4s_POST, AArch64::qsub0);
38910b57cec5SDimitry Andric       return;
38920b57cec5SDimitry Andric     } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
38930b57cec5SDimitry Andric       SelectPostLoad(Node, 3, AArch64::LD1Threev1d_POST, AArch64::dsub0);
38940b57cec5SDimitry Andric       return;
38950b57cec5SDimitry Andric     } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
38960b57cec5SDimitry Andric       SelectPostLoad(Node, 3, AArch64::LD1Threev2d_POST, AArch64::qsub0);
38970b57cec5SDimitry Andric       return;
38980b57cec5SDimitry Andric     }
38990b57cec5SDimitry Andric     break;
39000b57cec5SDimitry Andric   }
39010b57cec5SDimitry Andric   case AArch64ISD::LD1x4post: {
39020b57cec5SDimitry Andric     if (VT == MVT::v8i8) {
39030b57cec5SDimitry Andric       SelectPostLoad(Node, 4, AArch64::LD1Fourv8b_POST, AArch64::dsub0);
39040b57cec5SDimitry Andric       return;
39050b57cec5SDimitry Andric     } else if (VT == MVT::v16i8) {
39060b57cec5SDimitry Andric       SelectPostLoad(Node, 4, AArch64::LD1Fourv16b_POST, AArch64::qsub0);
39070b57cec5SDimitry Andric       return;
39080b57cec5SDimitry Andric     } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
39090b57cec5SDimitry Andric       SelectPostLoad(Node, 4, AArch64::LD1Fourv4h_POST, AArch64::dsub0);
39100b57cec5SDimitry Andric       return;
39110b57cec5SDimitry Andric     } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
39120b57cec5SDimitry Andric       SelectPostLoad(Node, 4, AArch64::LD1Fourv8h_POST, AArch64::qsub0);
39130b57cec5SDimitry Andric       return;
39140b57cec5SDimitry Andric     } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
39150b57cec5SDimitry Andric       SelectPostLoad(Node, 4, AArch64::LD1Fourv2s_POST, AArch64::dsub0);
39160b57cec5SDimitry Andric       return;
39170b57cec5SDimitry Andric     } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
39180b57cec5SDimitry Andric       SelectPostLoad(Node, 4, AArch64::LD1Fourv4s_POST, AArch64::qsub0);
39190b57cec5SDimitry Andric       return;
39200b57cec5SDimitry Andric     } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
39210b57cec5SDimitry Andric       SelectPostLoad(Node, 4, AArch64::LD1Fourv1d_POST, AArch64::dsub0);
39220b57cec5SDimitry Andric       return;
39230b57cec5SDimitry Andric     } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
39240b57cec5SDimitry Andric       SelectPostLoad(Node, 4, AArch64::LD1Fourv2d_POST, AArch64::qsub0);
39250b57cec5SDimitry Andric       return;
39260b57cec5SDimitry Andric     }
39270b57cec5SDimitry Andric     break;
39280b57cec5SDimitry Andric   }
39290b57cec5SDimitry Andric   case AArch64ISD::LD1DUPpost: {
39300b57cec5SDimitry Andric     if (VT == MVT::v8i8) {
39310b57cec5SDimitry Andric       SelectPostLoad(Node, 1, AArch64::LD1Rv8b_POST, AArch64::dsub0);
39320b57cec5SDimitry Andric       return;
39330b57cec5SDimitry Andric     } else if (VT == MVT::v16i8) {
39340b57cec5SDimitry Andric       SelectPostLoad(Node, 1, AArch64::LD1Rv16b_POST, AArch64::qsub0);
39350b57cec5SDimitry Andric       return;
39360b57cec5SDimitry Andric     } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
39370b57cec5SDimitry Andric       SelectPostLoad(Node, 1, AArch64::LD1Rv4h_POST, AArch64::dsub0);
39380b57cec5SDimitry Andric       return;
39390b57cec5SDimitry Andric     } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
39400b57cec5SDimitry Andric       SelectPostLoad(Node, 1, AArch64::LD1Rv8h_POST, AArch64::qsub0);
39410b57cec5SDimitry Andric       return;
39420b57cec5SDimitry Andric     } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
39430b57cec5SDimitry Andric       SelectPostLoad(Node, 1, AArch64::LD1Rv2s_POST, AArch64::dsub0);
39440b57cec5SDimitry Andric       return;
39450b57cec5SDimitry Andric     } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
39460b57cec5SDimitry Andric       SelectPostLoad(Node, 1, AArch64::LD1Rv4s_POST, AArch64::qsub0);
39470b57cec5SDimitry Andric       return;
39480b57cec5SDimitry Andric     } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
39490b57cec5SDimitry Andric       SelectPostLoad(Node, 1, AArch64::LD1Rv1d_POST, AArch64::dsub0);
39500b57cec5SDimitry Andric       return;
39510b57cec5SDimitry Andric     } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
39520b57cec5SDimitry Andric       SelectPostLoad(Node, 1, AArch64::LD1Rv2d_POST, AArch64::qsub0);
39530b57cec5SDimitry Andric       return;
39540b57cec5SDimitry Andric     }
39550b57cec5SDimitry Andric     break;
39560b57cec5SDimitry Andric   }
39570b57cec5SDimitry Andric   case AArch64ISD::LD2DUPpost: {
39580b57cec5SDimitry Andric     if (VT == MVT::v8i8) {
39590b57cec5SDimitry Andric       SelectPostLoad(Node, 2, AArch64::LD2Rv8b_POST, AArch64::dsub0);
39600b57cec5SDimitry Andric       return;
39610b57cec5SDimitry Andric     } else if (VT == MVT::v16i8) {
39620b57cec5SDimitry Andric       SelectPostLoad(Node, 2, AArch64::LD2Rv16b_POST, AArch64::qsub0);
39630b57cec5SDimitry Andric       return;
39640b57cec5SDimitry Andric     } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
39650b57cec5SDimitry Andric       SelectPostLoad(Node, 2, AArch64::LD2Rv4h_POST, AArch64::dsub0);
39660b57cec5SDimitry Andric       return;
39670b57cec5SDimitry Andric     } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
39680b57cec5SDimitry Andric       SelectPostLoad(Node, 2, AArch64::LD2Rv8h_POST, AArch64::qsub0);
39690b57cec5SDimitry Andric       return;
39700b57cec5SDimitry Andric     } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
39710b57cec5SDimitry Andric       SelectPostLoad(Node, 2, AArch64::LD2Rv2s_POST, AArch64::dsub0);
39720b57cec5SDimitry Andric       return;
39730b57cec5SDimitry Andric     } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
39740b57cec5SDimitry Andric       SelectPostLoad(Node, 2, AArch64::LD2Rv4s_POST, AArch64::qsub0);
39750b57cec5SDimitry Andric       return;
39760b57cec5SDimitry Andric     } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
39770b57cec5SDimitry Andric       SelectPostLoad(Node, 2, AArch64::LD2Rv1d_POST, AArch64::dsub0);
39780b57cec5SDimitry Andric       return;
39790b57cec5SDimitry Andric     } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
39800b57cec5SDimitry Andric       SelectPostLoad(Node, 2, AArch64::LD2Rv2d_POST, AArch64::qsub0);
39810b57cec5SDimitry Andric       return;
39820b57cec5SDimitry Andric     }
39830b57cec5SDimitry Andric     break;
39840b57cec5SDimitry Andric   }
39850b57cec5SDimitry Andric   case AArch64ISD::LD3DUPpost: {
39860b57cec5SDimitry Andric     if (VT == MVT::v8i8) {
39870b57cec5SDimitry Andric       SelectPostLoad(Node, 3, AArch64::LD3Rv8b_POST, AArch64::dsub0);
39880b57cec5SDimitry Andric       return;
39890b57cec5SDimitry Andric     } else if (VT == MVT::v16i8) {
39900b57cec5SDimitry Andric       SelectPostLoad(Node, 3, AArch64::LD3Rv16b_POST, AArch64::qsub0);
39910b57cec5SDimitry Andric       return;
39920b57cec5SDimitry Andric     } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
39930b57cec5SDimitry Andric       SelectPostLoad(Node, 3, AArch64::LD3Rv4h_POST, AArch64::dsub0);
39940b57cec5SDimitry Andric       return;
39950b57cec5SDimitry Andric     } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
39960b57cec5SDimitry Andric       SelectPostLoad(Node, 3, AArch64::LD3Rv8h_POST, AArch64::qsub0);
39970b57cec5SDimitry Andric       return;
39980b57cec5SDimitry Andric     } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
39990b57cec5SDimitry Andric       SelectPostLoad(Node, 3, AArch64::LD3Rv2s_POST, AArch64::dsub0);
40000b57cec5SDimitry Andric       return;
40010b57cec5SDimitry Andric     } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
40020b57cec5SDimitry Andric       SelectPostLoad(Node, 3, AArch64::LD3Rv4s_POST, AArch64::qsub0);
40030b57cec5SDimitry Andric       return;
40040b57cec5SDimitry Andric     } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
40050b57cec5SDimitry Andric       SelectPostLoad(Node, 3, AArch64::LD3Rv1d_POST, AArch64::dsub0);
40060b57cec5SDimitry Andric       return;
40070b57cec5SDimitry Andric     } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
40080b57cec5SDimitry Andric       SelectPostLoad(Node, 3, AArch64::LD3Rv2d_POST, AArch64::qsub0);
40090b57cec5SDimitry Andric       return;
40100b57cec5SDimitry Andric     }
40110b57cec5SDimitry Andric     break;
40120b57cec5SDimitry Andric   }
40130b57cec5SDimitry Andric   case AArch64ISD::LD4DUPpost: {
40140b57cec5SDimitry Andric     if (VT == MVT::v8i8) {
40150b57cec5SDimitry Andric       SelectPostLoad(Node, 4, AArch64::LD4Rv8b_POST, AArch64::dsub0);
40160b57cec5SDimitry Andric       return;
40170b57cec5SDimitry Andric     } else if (VT == MVT::v16i8) {
40180b57cec5SDimitry Andric       SelectPostLoad(Node, 4, AArch64::LD4Rv16b_POST, AArch64::qsub0);
40190b57cec5SDimitry Andric       return;
40200b57cec5SDimitry Andric     } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
40210b57cec5SDimitry Andric       SelectPostLoad(Node, 4, AArch64::LD4Rv4h_POST, AArch64::dsub0);
40220b57cec5SDimitry Andric       return;
40230b57cec5SDimitry Andric     } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
40240b57cec5SDimitry Andric       SelectPostLoad(Node, 4, AArch64::LD4Rv8h_POST, AArch64::qsub0);
40250b57cec5SDimitry Andric       return;
40260b57cec5SDimitry Andric     } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
40270b57cec5SDimitry Andric       SelectPostLoad(Node, 4, AArch64::LD4Rv2s_POST, AArch64::dsub0);
40280b57cec5SDimitry Andric       return;
40290b57cec5SDimitry Andric     } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
40300b57cec5SDimitry Andric       SelectPostLoad(Node, 4, AArch64::LD4Rv4s_POST, AArch64::qsub0);
40310b57cec5SDimitry Andric       return;
40320b57cec5SDimitry Andric     } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
40330b57cec5SDimitry Andric       SelectPostLoad(Node, 4, AArch64::LD4Rv1d_POST, AArch64::dsub0);
40340b57cec5SDimitry Andric       return;
40350b57cec5SDimitry Andric     } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
40360b57cec5SDimitry Andric       SelectPostLoad(Node, 4, AArch64::LD4Rv2d_POST, AArch64::qsub0);
40370b57cec5SDimitry Andric       return;
40380b57cec5SDimitry Andric     }
40390b57cec5SDimitry Andric     break;
40400b57cec5SDimitry Andric   }
40410b57cec5SDimitry Andric   case AArch64ISD::LD1LANEpost: {
40420b57cec5SDimitry Andric     if (VT == MVT::v16i8 || VT == MVT::v8i8) {
40430b57cec5SDimitry Andric       SelectPostLoadLane(Node, 1, AArch64::LD1i8_POST);
40440b57cec5SDimitry Andric       return;
40450b57cec5SDimitry Andric     } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 ||
40460b57cec5SDimitry Andric                VT == MVT::v8f16) {
40470b57cec5SDimitry Andric       SelectPostLoadLane(Node, 1, AArch64::LD1i16_POST);
40480b57cec5SDimitry Andric       return;
40490b57cec5SDimitry Andric     } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 ||
40500b57cec5SDimitry Andric                VT == MVT::v2f32) {
40510b57cec5SDimitry Andric       SelectPostLoadLane(Node, 1, AArch64::LD1i32_POST);
40520b57cec5SDimitry Andric       return;
40530b57cec5SDimitry Andric     } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 ||
40540b57cec5SDimitry Andric                VT == MVT::v1f64) {
40550b57cec5SDimitry Andric       SelectPostLoadLane(Node, 1, AArch64::LD1i64_POST);
40560b57cec5SDimitry Andric       return;
40570b57cec5SDimitry Andric     }
40580b57cec5SDimitry Andric     break;
40590b57cec5SDimitry Andric   }
40600b57cec5SDimitry Andric   case AArch64ISD::LD2LANEpost: {
40610b57cec5SDimitry Andric     if (VT == MVT::v16i8 || VT == MVT::v8i8) {
40620b57cec5SDimitry Andric       SelectPostLoadLane(Node, 2, AArch64::LD2i8_POST);
40630b57cec5SDimitry Andric       return;
40640b57cec5SDimitry Andric     } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 ||
40650b57cec5SDimitry Andric                VT == MVT::v8f16) {
40660b57cec5SDimitry Andric       SelectPostLoadLane(Node, 2, AArch64::LD2i16_POST);
40670b57cec5SDimitry Andric       return;
40680b57cec5SDimitry Andric     } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 ||
40690b57cec5SDimitry Andric                VT == MVT::v2f32) {
40700b57cec5SDimitry Andric       SelectPostLoadLane(Node, 2, AArch64::LD2i32_POST);
40710b57cec5SDimitry Andric       return;
40720b57cec5SDimitry Andric     } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 ||
40730b57cec5SDimitry Andric                VT == MVT::v1f64) {
40740b57cec5SDimitry Andric       SelectPostLoadLane(Node, 2, AArch64::LD2i64_POST);
40750b57cec5SDimitry Andric       return;
40760b57cec5SDimitry Andric     }
40770b57cec5SDimitry Andric     break;
40780b57cec5SDimitry Andric   }
40790b57cec5SDimitry Andric   case AArch64ISD::LD3LANEpost: {
40800b57cec5SDimitry Andric     if (VT == MVT::v16i8 || VT == MVT::v8i8) {
40810b57cec5SDimitry Andric       SelectPostLoadLane(Node, 3, AArch64::LD3i8_POST);
40820b57cec5SDimitry Andric       return;
40830b57cec5SDimitry Andric     } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 ||
40840b57cec5SDimitry Andric                VT == MVT::v8f16) {
40850b57cec5SDimitry Andric       SelectPostLoadLane(Node, 3, AArch64::LD3i16_POST);
40860b57cec5SDimitry Andric       return;
40870b57cec5SDimitry Andric     } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 ||
40880b57cec5SDimitry Andric                VT == MVT::v2f32) {
40890b57cec5SDimitry Andric       SelectPostLoadLane(Node, 3, AArch64::LD3i32_POST);
40900b57cec5SDimitry Andric       return;
40910b57cec5SDimitry Andric     } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 ||
40920b57cec5SDimitry Andric                VT == MVT::v1f64) {
40930b57cec5SDimitry Andric       SelectPostLoadLane(Node, 3, AArch64::LD3i64_POST);
40940b57cec5SDimitry Andric       return;
40950b57cec5SDimitry Andric     }
40960b57cec5SDimitry Andric     break;
40970b57cec5SDimitry Andric   }
40980b57cec5SDimitry Andric   case AArch64ISD::LD4LANEpost: {
40990b57cec5SDimitry Andric     if (VT == MVT::v16i8 || VT == MVT::v8i8) {
41000b57cec5SDimitry Andric       SelectPostLoadLane(Node, 4, AArch64::LD4i8_POST);
41010b57cec5SDimitry Andric       return;
41020b57cec5SDimitry Andric     } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 ||
41030b57cec5SDimitry Andric                VT == MVT::v8f16) {
41040b57cec5SDimitry Andric       SelectPostLoadLane(Node, 4, AArch64::LD4i16_POST);
41050b57cec5SDimitry Andric       return;
41060b57cec5SDimitry Andric     } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 ||
41070b57cec5SDimitry Andric                VT == MVT::v2f32) {
41080b57cec5SDimitry Andric       SelectPostLoadLane(Node, 4, AArch64::LD4i32_POST);
41090b57cec5SDimitry Andric       return;
41100b57cec5SDimitry Andric     } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 ||
41110b57cec5SDimitry Andric                VT == MVT::v1f64) {
41120b57cec5SDimitry Andric       SelectPostLoadLane(Node, 4, AArch64::LD4i64_POST);
41130b57cec5SDimitry Andric       return;
41140b57cec5SDimitry Andric     }
41150b57cec5SDimitry Andric     break;
41160b57cec5SDimitry Andric   }
41170b57cec5SDimitry Andric   case AArch64ISD::ST2post: {
41180b57cec5SDimitry Andric     VT = Node->getOperand(1).getValueType();
41190b57cec5SDimitry Andric     if (VT == MVT::v8i8) {
41200b57cec5SDimitry Andric       SelectPostStore(Node, 2, AArch64::ST2Twov8b_POST);
41210b57cec5SDimitry Andric       return;
41220b57cec5SDimitry Andric     } else if (VT == MVT::v16i8) {
41230b57cec5SDimitry Andric       SelectPostStore(Node, 2, AArch64::ST2Twov16b_POST);
41240b57cec5SDimitry Andric       return;
41250b57cec5SDimitry Andric     } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
41260b57cec5SDimitry Andric       SelectPostStore(Node, 2, AArch64::ST2Twov4h_POST);
41270b57cec5SDimitry Andric       return;
41280b57cec5SDimitry Andric     } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
41290b57cec5SDimitry Andric       SelectPostStore(Node, 2, AArch64::ST2Twov8h_POST);
41300b57cec5SDimitry Andric       return;
41310b57cec5SDimitry Andric     } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
41320b57cec5SDimitry Andric       SelectPostStore(Node, 2, AArch64::ST2Twov2s_POST);
41330b57cec5SDimitry Andric       return;
41340b57cec5SDimitry Andric     } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
41350b57cec5SDimitry Andric       SelectPostStore(Node, 2, AArch64::ST2Twov4s_POST);
41360b57cec5SDimitry Andric       return;
41370b57cec5SDimitry Andric     } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
41380b57cec5SDimitry Andric       SelectPostStore(Node, 2, AArch64::ST2Twov2d_POST);
41390b57cec5SDimitry Andric       return;
41400b57cec5SDimitry Andric     } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
41410b57cec5SDimitry Andric       SelectPostStore(Node, 2, AArch64::ST1Twov1d_POST);
41420b57cec5SDimitry Andric       return;
41430b57cec5SDimitry Andric     }
41440b57cec5SDimitry Andric     break;
41450b57cec5SDimitry Andric   }
41460b57cec5SDimitry Andric   case AArch64ISD::ST3post: {
41470b57cec5SDimitry Andric     VT = Node->getOperand(1).getValueType();
41480b57cec5SDimitry Andric     if (VT == MVT::v8i8) {
41490b57cec5SDimitry Andric       SelectPostStore(Node, 3, AArch64::ST3Threev8b_POST);
41500b57cec5SDimitry Andric       return;
41510b57cec5SDimitry Andric     } else if (VT == MVT::v16i8) {
41520b57cec5SDimitry Andric       SelectPostStore(Node, 3, AArch64::ST3Threev16b_POST);
41530b57cec5SDimitry Andric       return;
41540b57cec5SDimitry Andric     } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
41550b57cec5SDimitry Andric       SelectPostStore(Node, 3, AArch64::ST3Threev4h_POST);
41560b57cec5SDimitry Andric       return;
41570b57cec5SDimitry Andric     } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
41580b57cec5SDimitry Andric       SelectPostStore(Node, 3, AArch64::ST3Threev8h_POST);
41590b57cec5SDimitry Andric       return;
41600b57cec5SDimitry Andric     } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
41610b57cec5SDimitry Andric       SelectPostStore(Node, 3, AArch64::ST3Threev2s_POST);
41620b57cec5SDimitry Andric       return;
41630b57cec5SDimitry Andric     } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
41640b57cec5SDimitry Andric       SelectPostStore(Node, 3, AArch64::ST3Threev4s_POST);
41650b57cec5SDimitry Andric       return;
41660b57cec5SDimitry Andric     } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
41670b57cec5SDimitry Andric       SelectPostStore(Node, 3, AArch64::ST3Threev2d_POST);
41680b57cec5SDimitry Andric       return;
41690b57cec5SDimitry Andric     } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
41700b57cec5SDimitry Andric       SelectPostStore(Node, 3, AArch64::ST1Threev1d_POST);
41710b57cec5SDimitry Andric       return;
41720b57cec5SDimitry Andric     }
41730b57cec5SDimitry Andric     break;
41740b57cec5SDimitry Andric   }
41750b57cec5SDimitry Andric   case AArch64ISD::ST4post: {
41760b57cec5SDimitry Andric     VT = Node->getOperand(1).getValueType();
41770b57cec5SDimitry Andric     if (VT == MVT::v8i8) {
41780b57cec5SDimitry Andric       SelectPostStore(Node, 4, AArch64::ST4Fourv8b_POST);
41790b57cec5SDimitry Andric       return;
41800b57cec5SDimitry Andric     } else if (VT == MVT::v16i8) {
41810b57cec5SDimitry Andric       SelectPostStore(Node, 4, AArch64::ST4Fourv16b_POST);
41820b57cec5SDimitry Andric       return;
41830b57cec5SDimitry Andric     } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
41840b57cec5SDimitry Andric       SelectPostStore(Node, 4, AArch64::ST4Fourv4h_POST);
41850b57cec5SDimitry Andric       return;
41860b57cec5SDimitry Andric     } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
41870b57cec5SDimitry Andric       SelectPostStore(Node, 4, AArch64::ST4Fourv8h_POST);
41880b57cec5SDimitry Andric       return;
41890b57cec5SDimitry Andric     } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
41900b57cec5SDimitry Andric       SelectPostStore(Node, 4, AArch64::ST4Fourv2s_POST);
41910b57cec5SDimitry Andric       return;
41920b57cec5SDimitry Andric     } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
41930b57cec5SDimitry Andric       SelectPostStore(Node, 4, AArch64::ST4Fourv4s_POST);
41940b57cec5SDimitry Andric       return;
41950b57cec5SDimitry Andric     } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
41960b57cec5SDimitry Andric       SelectPostStore(Node, 4, AArch64::ST4Fourv2d_POST);
41970b57cec5SDimitry Andric       return;
41980b57cec5SDimitry Andric     } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
41990b57cec5SDimitry Andric       SelectPostStore(Node, 4, AArch64::ST1Fourv1d_POST);
42000b57cec5SDimitry Andric       return;
42010b57cec5SDimitry Andric     }
42020b57cec5SDimitry Andric     break;
42030b57cec5SDimitry Andric   }
42040b57cec5SDimitry Andric   case AArch64ISD::ST1x2post: {
42050b57cec5SDimitry Andric     VT = Node->getOperand(1).getValueType();
42060b57cec5SDimitry Andric     if (VT == MVT::v8i8) {
42070b57cec5SDimitry Andric       SelectPostStore(Node, 2, AArch64::ST1Twov8b_POST);
42080b57cec5SDimitry Andric       return;
42090b57cec5SDimitry Andric     } else if (VT == MVT::v16i8) {
42100b57cec5SDimitry Andric       SelectPostStore(Node, 2, AArch64::ST1Twov16b_POST);
42110b57cec5SDimitry Andric       return;
42120b57cec5SDimitry Andric     } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
42130b57cec5SDimitry Andric       SelectPostStore(Node, 2, AArch64::ST1Twov4h_POST);
42140b57cec5SDimitry Andric       return;
42150b57cec5SDimitry Andric     } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
42160b57cec5SDimitry Andric       SelectPostStore(Node, 2, AArch64::ST1Twov8h_POST);
42170b57cec5SDimitry Andric       return;
42180b57cec5SDimitry Andric     } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
42190b57cec5SDimitry Andric       SelectPostStore(Node, 2, AArch64::ST1Twov2s_POST);
42200b57cec5SDimitry Andric       return;
42210b57cec5SDimitry Andric     } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
42220b57cec5SDimitry Andric       SelectPostStore(Node, 2, AArch64::ST1Twov4s_POST);
42230b57cec5SDimitry Andric       return;
42240b57cec5SDimitry Andric     } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
42250b57cec5SDimitry Andric       SelectPostStore(Node, 2, AArch64::ST1Twov1d_POST);
42260b57cec5SDimitry Andric       return;
42270b57cec5SDimitry Andric     } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
42280b57cec5SDimitry Andric       SelectPostStore(Node, 2, AArch64::ST1Twov2d_POST);
42290b57cec5SDimitry Andric       return;
42300b57cec5SDimitry Andric     }
42310b57cec5SDimitry Andric     break;
42320b57cec5SDimitry Andric   }
42330b57cec5SDimitry Andric   case AArch64ISD::ST1x3post: {
42340b57cec5SDimitry Andric     VT = Node->getOperand(1).getValueType();
42350b57cec5SDimitry Andric     if (VT == MVT::v8i8) {
42360b57cec5SDimitry Andric       SelectPostStore(Node, 3, AArch64::ST1Threev8b_POST);
42370b57cec5SDimitry Andric       return;
42380b57cec5SDimitry Andric     } else if (VT == MVT::v16i8) {
42390b57cec5SDimitry Andric       SelectPostStore(Node, 3, AArch64::ST1Threev16b_POST);
42400b57cec5SDimitry Andric       return;
42410b57cec5SDimitry Andric     } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
42420b57cec5SDimitry Andric       SelectPostStore(Node, 3, AArch64::ST1Threev4h_POST);
42430b57cec5SDimitry Andric       return;
42440b57cec5SDimitry Andric     } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
42450b57cec5SDimitry Andric       SelectPostStore(Node, 3, AArch64::ST1Threev8h_POST);
42460b57cec5SDimitry Andric       return;
42470b57cec5SDimitry Andric     } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
42480b57cec5SDimitry Andric       SelectPostStore(Node, 3, AArch64::ST1Threev2s_POST);
42490b57cec5SDimitry Andric       return;
42500b57cec5SDimitry Andric     } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
42510b57cec5SDimitry Andric       SelectPostStore(Node, 3, AArch64::ST1Threev4s_POST);
42520b57cec5SDimitry Andric       return;
42530b57cec5SDimitry Andric     } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
42540b57cec5SDimitry Andric       SelectPostStore(Node, 3, AArch64::ST1Threev1d_POST);
42550b57cec5SDimitry Andric       return;
42560b57cec5SDimitry Andric     } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
42570b57cec5SDimitry Andric       SelectPostStore(Node, 3, AArch64::ST1Threev2d_POST);
42580b57cec5SDimitry Andric       return;
42590b57cec5SDimitry Andric     }
42600b57cec5SDimitry Andric     break;
42610b57cec5SDimitry Andric   }
42620b57cec5SDimitry Andric   case AArch64ISD::ST1x4post: {
42630b57cec5SDimitry Andric     VT = Node->getOperand(1).getValueType();
42640b57cec5SDimitry Andric     if (VT == MVT::v8i8) {
42650b57cec5SDimitry Andric       SelectPostStore(Node, 4, AArch64::ST1Fourv8b_POST);
42660b57cec5SDimitry Andric       return;
42670b57cec5SDimitry Andric     } else if (VT == MVT::v16i8) {
42680b57cec5SDimitry Andric       SelectPostStore(Node, 4, AArch64::ST1Fourv16b_POST);
42690b57cec5SDimitry Andric       return;
42700b57cec5SDimitry Andric     } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
42710b57cec5SDimitry Andric       SelectPostStore(Node, 4, AArch64::ST1Fourv4h_POST);
42720b57cec5SDimitry Andric       return;
42730b57cec5SDimitry Andric     } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
42740b57cec5SDimitry Andric       SelectPostStore(Node, 4, AArch64::ST1Fourv8h_POST);
42750b57cec5SDimitry Andric       return;
42760b57cec5SDimitry Andric     } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
42770b57cec5SDimitry Andric       SelectPostStore(Node, 4, AArch64::ST1Fourv2s_POST);
42780b57cec5SDimitry Andric       return;
42790b57cec5SDimitry Andric     } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
42800b57cec5SDimitry Andric       SelectPostStore(Node, 4, AArch64::ST1Fourv4s_POST);
42810b57cec5SDimitry Andric       return;
42820b57cec5SDimitry Andric     } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
42830b57cec5SDimitry Andric       SelectPostStore(Node, 4, AArch64::ST1Fourv1d_POST);
42840b57cec5SDimitry Andric       return;
42850b57cec5SDimitry Andric     } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
42860b57cec5SDimitry Andric       SelectPostStore(Node, 4, AArch64::ST1Fourv2d_POST);
42870b57cec5SDimitry Andric       return;
42880b57cec5SDimitry Andric     }
42890b57cec5SDimitry Andric     break;
42900b57cec5SDimitry Andric   }
42910b57cec5SDimitry Andric   case AArch64ISD::ST2LANEpost: {
42920b57cec5SDimitry Andric     VT = Node->getOperand(1).getValueType();
42930b57cec5SDimitry Andric     if (VT == MVT::v16i8 || VT == MVT::v8i8) {
42940b57cec5SDimitry Andric       SelectPostStoreLane(Node, 2, AArch64::ST2i8_POST);
42950b57cec5SDimitry Andric       return;
42960b57cec5SDimitry Andric     } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 ||
42970b57cec5SDimitry Andric                VT == MVT::v8f16) {
42980b57cec5SDimitry Andric       SelectPostStoreLane(Node, 2, AArch64::ST2i16_POST);
42990b57cec5SDimitry Andric       return;
43000b57cec5SDimitry Andric     } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 ||
43010b57cec5SDimitry Andric                VT == MVT::v2f32) {
43020b57cec5SDimitry Andric       SelectPostStoreLane(Node, 2, AArch64::ST2i32_POST);
43030b57cec5SDimitry Andric       return;
43040b57cec5SDimitry Andric     } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 ||
43050b57cec5SDimitry Andric                VT == MVT::v1f64) {
43060b57cec5SDimitry Andric       SelectPostStoreLane(Node, 2, AArch64::ST2i64_POST);
43070b57cec5SDimitry Andric       return;
43080b57cec5SDimitry Andric     }
43090b57cec5SDimitry Andric     break;
43100b57cec5SDimitry Andric   }
43110b57cec5SDimitry Andric   case AArch64ISD::ST3LANEpost: {
43120b57cec5SDimitry Andric     VT = Node->getOperand(1).getValueType();
43130b57cec5SDimitry Andric     if (VT == MVT::v16i8 || VT == MVT::v8i8) {
43140b57cec5SDimitry Andric       SelectPostStoreLane(Node, 3, AArch64::ST3i8_POST);
43150b57cec5SDimitry Andric       return;
43160b57cec5SDimitry Andric     } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 ||
43170b57cec5SDimitry Andric                VT == MVT::v8f16) {
43180b57cec5SDimitry Andric       SelectPostStoreLane(Node, 3, AArch64::ST3i16_POST);
43190b57cec5SDimitry Andric       return;
43200b57cec5SDimitry Andric     } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 ||
43210b57cec5SDimitry Andric                VT == MVT::v2f32) {
43220b57cec5SDimitry Andric       SelectPostStoreLane(Node, 3, AArch64::ST3i32_POST);
43230b57cec5SDimitry Andric       return;
43240b57cec5SDimitry Andric     } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 ||
43250b57cec5SDimitry Andric                VT == MVT::v1f64) {
43260b57cec5SDimitry Andric       SelectPostStoreLane(Node, 3, AArch64::ST3i64_POST);
43270b57cec5SDimitry Andric       return;
43280b57cec5SDimitry Andric     }
43290b57cec5SDimitry Andric     break;
43300b57cec5SDimitry Andric   }
43310b57cec5SDimitry Andric   case AArch64ISD::ST4LANEpost: {
43320b57cec5SDimitry Andric     VT = Node->getOperand(1).getValueType();
43330b57cec5SDimitry Andric     if (VT == MVT::v16i8 || VT == MVT::v8i8) {
43340b57cec5SDimitry Andric       SelectPostStoreLane(Node, 4, AArch64::ST4i8_POST);
43350b57cec5SDimitry Andric       return;
43360b57cec5SDimitry Andric     } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 ||
43370b57cec5SDimitry Andric                VT == MVT::v8f16) {
43380b57cec5SDimitry Andric       SelectPostStoreLane(Node, 4, AArch64::ST4i16_POST);
43390b57cec5SDimitry Andric       return;
43400b57cec5SDimitry Andric     } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 ||
43410b57cec5SDimitry Andric                VT == MVT::v2f32) {
43420b57cec5SDimitry Andric       SelectPostStoreLane(Node, 4, AArch64::ST4i32_POST);
43430b57cec5SDimitry Andric       return;
43440b57cec5SDimitry Andric     } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 ||
43450b57cec5SDimitry Andric                VT == MVT::v1f64) {
43460b57cec5SDimitry Andric       SelectPostStoreLane(Node, 4, AArch64::ST4i64_POST);
43470b57cec5SDimitry Andric       return;
43480b57cec5SDimitry Andric     }
43490b57cec5SDimitry Andric     break;
43500b57cec5SDimitry Andric   }
43510b57cec5SDimitry Andric   }
43520b57cec5SDimitry Andric 
43530b57cec5SDimitry Andric   // Select the default instruction
43540b57cec5SDimitry Andric   SelectCode(Node);
43550b57cec5SDimitry Andric }
43560b57cec5SDimitry Andric 
43570b57cec5SDimitry Andric /// createAArch64ISelDag - This pass converts a legalized DAG into a
43580b57cec5SDimitry Andric /// AArch64-specific DAG, ready for instruction scheduling.
43590b57cec5SDimitry Andric FunctionPass *llvm::createAArch64ISelDag(AArch64TargetMachine &TM,
43600b57cec5SDimitry Andric                                          CodeGenOpt::Level OptLevel) {
43610b57cec5SDimitry Andric   return new AArch64DAGToDAGISel(TM, OptLevel);
43620b57cec5SDimitry Andric }
4363