10b57cec5SDimitry Andric //===-- AArch64ISelDAGToDAG.cpp - A dag to dag inst selector for AArch64 --===// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric // 90b57cec5SDimitry Andric // This file defines an instruction selector for the AArch64 target. 100b57cec5SDimitry Andric // 110b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 120b57cec5SDimitry Andric 13e8d8bef9SDimitry Andric #include "AArch64MachineFunctionInfo.h" 140b57cec5SDimitry Andric #include "AArch64TargetMachine.h" 150b57cec5SDimitry Andric #include "MCTargetDesc/AArch64AddressingModes.h" 160b57cec5SDimitry Andric #include "llvm/ADT/APSInt.h" 170b57cec5SDimitry Andric #include "llvm/CodeGen/SelectionDAGISel.h" 180b57cec5SDimitry Andric #include "llvm/IR/Function.h" // To access function attributes. 190b57cec5SDimitry Andric #include "llvm/IR/GlobalValue.h" 200b57cec5SDimitry Andric #include "llvm/IR/Intrinsics.h" 21480093f4SDimitry Andric #include "llvm/IR/IntrinsicsAArch64.h" 220b57cec5SDimitry Andric #include "llvm/Support/Debug.h" 230b57cec5SDimitry Andric #include "llvm/Support/ErrorHandling.h" 240b57cec5SDimitry Andric #include "llvm/Support/KnownBits.h" 250b57cec5SDimitry Andric #include "llvm/Support/MathExtras.h" 260b57cec5SDimitry Andric #include "llvm/Support/raw_ostream.h" 270b57cec5SDimitry Andric 280b57cec5SDimitry Andric using namespace llvm; 290b57cec5SDimitry Andric 300b57cec5SDimitry Andric #define DEBUG_TYPE "aarch64-isel" 310b57cec5SDimitry Andric 320b57cec5SDimitry Andric //===--------------------------------------------------------------------===// 330b57cec5SDimitry Andric /// AArch64DAGToDAGISel - AArch64 specific code to select AArch64 machine 340b57cec5SDimitry Andric /// instructions for SelectionDAG operations. 350b57cec5SDimitry Andric /// 360b57cec5SDimitry Andric namespace { 370b57cec5SDimitry Andric 380b57cec5SDimitry Andric class AArch64DAGToDAGISel : public SelectionDAGISel { 390b57cec5SDimitry Andric 400b57cec5SDimitry Andric /// Subtarget - Keep a pointer to the AArch64Subtarget around so that we can 410b57cec5SDimitry Andric /// make the right decision when generating code for different targets. 420b57cec5SDimitry Andric const AArch64Subtarget *Subtarget; 430b57cec5SDimitry Andric 440b57cec5SDimitry Andric public: 450b57cec5SDimitry Andric explicit AArch64DAGToDAGISel(AArch64TargetMachine &tm, 460b57cec5SDimitry Andric CodeGenOpt::Level OptLevel) 47480093f4SDimitry Andric : SelectionDAGISel(tm, OptLevel), Subtarget(nullptr) {} 480b57cec5SDimitry Andric 490b57cec5SDimitry Andric StringRef getPassName() const override { 500b57cec5SDimitry Andric return "AArch64 Instruction Selection"; 510b57cec5SDimitry Andric } 520b57cec5SDimitry Andric 530b57cec5SDimitry Andric bool runOnMachineFunction(MachineFunction &MF) override { 540b57cec5SDimitry Andric Subtarget = &MF.getSubtarget<AArch64Subtarget>(); 550b57cec5SDimitry Andric return SelectionDAGISel::runOnMachineFunction(MF); 560b57cec5SDimitry Andric } 570b57cec5SDimitry Andric 580b57cec5SDimitry Andric void Select(SDNode *Node) override; 590b57cec5SDimitry Andric 600b57cec5SDimitry Andric /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for 610b57cec5SDimitry Andric /// inline asm expressions. 620b57cec5SDimitry Andric bool SelectInlineAsmMemoryOperand(const SDValue &Op, 630b57cec5SDimitry Andric unsigned ConstraintID, 640b57cec5SDimitry Andric std::vector<SDValue> &OutOps) override; 650b57cec5SDimitry Andric 665ffd83dbSDimitry Andric template <signed Low, signed High, signed Scale> 675ffd83dbSDimitry Andric bool SelectRDVLImm(SDValue N, SDValue &Imm); 685ffd83dbSDimitry Andric 690b57cec5SDimitry Andric bool tryMLAV64LaneV128(SDNode *N); 700b57cec5SDimitry Andric bool tryMULLV64LaneV128(unsigned IntNo, SDNode *N); 710b57cec5SDimitry Andric bool SelectArithExtendedRegister(SDValue N, SDValue &Reg, SDValue &Shift); 720b57cec5SDimitry Andric bool SelectArithImmed(SDValue N, SDValue &Val, SDValue &Shift); 730b57cec5SDimitry Andric bool SelectNegArithImmed(SDValue N, SDValue &Val, SDValue &Shift); 740b57cec5SDimitry Andric bool SelectArithShiftedRegister(SDValue N, SDValue &Reg, SDValue &Shift) { 750b57cec5SDimitry Andric return SelectShiftedRegister(N, false, Reg, Shift); 760b57cec5SDimitry Andric } 770b57cec5SDimitry Andric bool SelectLogicalShiftedRegister(SDValue N, SDValue &Reg, SDValue &Shift) { 780b57cec5SDimitry Andric return SelectShiftedRegister(N, true, Reg, Shift); 790b57cec5SDimitry Andric } 800b57cec5SDimitry Andric bool SelectAddrModeIndexed7S8(SDValue N, SDValue &Base, SDValue &OffImm) { 810b57cec5SDimitry Andric return SelectAddrModeIndexed7S(N, 1, Base, OffImm); 820b57cec5SDimitry Andric } 830b57cec5SDimitry Andric bool SelectAddrModeIndexed7S16(SDValue N, SDValue &Base, SDValue &OffImm) { 840b57cec5SDimitry Andric return SelectAddrModeIndexed7S(N, 2, Base, OffImm); 850b57cec5SDimitry Andric } 860b57cec5SDimitry Andric bool SelectAddrModeIndexed7S32(SDValue N, SDValue &Base, SDValue &OffImm) { 870b57cec5SDimitry Andric return SelectAddrModeIndexed7S(N, 4, Base, OffImm); 880b57cec5SDimitry Andric } 890b57cec5SDimitry Andric bool SelectAddrModeIndexed7S64(SDValue N, SDValue &Base, SDValue &OffImm) { 900b57cec5SDimitry Andric return SelectAddrModeIndexed7S(N, 8, Base, OffImm); 910b57cec5SDimitry Andric } 920b57cec5SDimitry Andric bool SelectAddrModeIndexed7S128(SDValue N, SDValue &Base, SDValue &OffImm) { 930b57cec5SDimitry Andric return SelectAddrModeIndexed7S(N, 16, Base, OffImm); 940b57cec5SDimitry Andric } 950b57cec5SDimitry Andric bool SelectAddrModeIndexedS9S128(SDValue N, SDValue &Base, SDValue &OffImm) { 960b57cec5SDimitry Andric return SelectAddrModeIndexedBitWidth(N, true, 9, 16, Base, OffImm); 970b57cec5SDimitry Andric } 980b57cec5SDimitry Andric bool SelectAddrModeIndexedU6S128(SDValue N, SDValue &Base, SDValue &OffImm) { 990b57cec5SDimitry Andric return SelectAddrModeIndexedBitWidth(N, false, 6, 16, Base, OffImm); 1000b57cec5SDimitry Andric } 1010b57cec5SDimitry Andric bool SelectAddrModeIndexed8(SDValue N, SDValue &Base, SDValue &OffImm) { 1020b57cec5SDimitry Andric return SelectAddrModeIndexed(N, 1, Base, OffImm); 1030b57cec5SDimitry Andric } 1040b57cec5SDimitry Andric bool SelectAddrModeIndexed16(SDValue N, SDValue &Base, SDValue &OffImm) { 1050b57cec5SDimitry Andric return SelectAddrModeIndexed(N, 2, Base, OffImm); 1060b57cec5SDimitry Andric } 1070b57cec5SDimitry Andric bool SelectAddrModeIndexed32(SDValue N, SDValue &Base, SDValue &OffImm) { 1080b57cec5SDimitry Andric return SelectAddrModeIndexed(N, 4, Base, OffImm); 1090b57cec5SDimitry Andric } 1100b57cec5SDimitry Andric bool SelectAddrModeIndexed64(SDValue N, SDValue &Base, SDValue &OffImm) { 1110b57cec5SDimitry Andric return SelectAddrModeIndexed(N, 8, Base, OffImm); 1120b57cec5SDimitry Andric } 1130b57cec5SDimitry Andric bool SelectAddrModeIndexed128(SDValue N, SDValue &Base, SDValue &OffImm) { 1140b57cec5SDimitry Andric return SelectAddrModeIndexed(N, 16, Base, OffImm); 1150b57cec5SDimitry Andric } 1160b57cec5SDimitry Andric bool SelectAddrModeUnscaled8(SDValue N, SDValue &Base, SDValue &OffImm) { 1170b57cec5SDimitry Andric return SelectAddrModeUnscaled(N, 1, Base, OffImm); 1180b57cec5SDimitry Andric } 1190b57cec5SDimitry Andric bool SelectAddrModeUnscaled16(SDValue N, SDValue &Base, SDValue &OffImm) { 1200b57cec5SDimitry Andric return SelectAddrModeUnscaled(N, 2, Base, OffImm); 1210b57cec5SDimitry Andric } 1220b57cec5SDimitry Andric bool SelectAddrModeUnscaled32(SDValue N, SDValue &Base, SDValue &OffImm) { 1230b57cec5SDimitry Andric return SelectAddrModeUnscaled(N, 4, Base, OffImm); 1240b57cec5SDimitry Andric } 1250b57cec5SDimitry Andric bool SelectAddrModeUnscaled64(SDValue N, SDValue &Base, SDValue &OffImm) { 1260b57cec5SDimitry Andric return SelectAddrModeUnscaled(N, 8, Base, OffImm); 1270b57cec5SDimitry Andric } 1280b57cec5SDimitry Andric bool SelectAddrModeUnscaled128(SDValue N, SDValue &Base, SDValue &OffImm) { 1290b57cec5SDimitry Andric return SelectAddrModeUnscaled(N, 16, Base, OffImm); 1300b57cec5SDimitry Andric } 131fe6060f1SDimitry Andric template <unsigned Size, unsigned Max> 132fe6060f1SDimitry Andric bool SelectAddrModeIndexedUImm(SDValue N, SDValue &Base, SDValue &OffImm) { 133fe6060f1SDimitry Andric // Test if there is an appropriate addressing mode and check if the 134fe6060f1SDimitry Andric // immediate fits. 135fe6060f1SDimitry Andric bool Found = SelectAddrModeIndexed(N, Size, Base, OffImm); 136fe6060f1SDimitry Andric if (Found) { 137fe6060f1SDimitry Andric if (auto *CI = dyn_cast<ConstantSDNode>(OffImm)) { 138fe6060f1SDimitry Andric int64_t C = CI->getSExtValue(); 139fe6060f1SDimitry Andric if (C <= Max) 140fe6060f1SDimitry Andric return true; 141fe6060f1SDimitry Andric } 142fe6060f1SDimitry Andric } 143fe6060f1SDimitry Andric 144fe6060f1SDimitry Andric // Otherwise, base only, materialize address in register. 145fe6060f1SDimitry Andric Base = N; 146fe6060f1SDimitry Andric OffImm = CurDAG->getTargetConstant(0, SDLoc(N), MVT::i64); 147fe6060f1SDimitry Andric return true; 148fe6060f1SDimitry Andric } 1490b57cec5SDimitry Andric 1500b57cec5SDimitry Andric template<int Width> 1510b57cec5SDimitry Andric bool SelectAddrModeWRO(SDValue N, SDValue &Base, SDValue &Offset, 1520b57cec5SDimitry Andric SDValue &SignExtend, SDValue &DoShift) { 1530b57cec5SDimitry Andric return SelectAddrModeWRO(N, Width / 8, Base, Offset, SignExtend, DoShift); 1540b57cec5SDimitry Andric } 1550b57cec5SDimitry Andric 1560b57cec5SDimitry Andric template<int Width> 1570b57cec5SDimitry Andric bool SelectAddrModeXRO(SDValue N, SDValue &Base, SDValue &Offset, 1580b57cec5SDimitry Andric SDValue &SignExtend, SDValue &DoShift) { 1590b57cec5SDimitry Andric return SelectAddrModeXRO(N, Width / 8, Base, Offset, SignExtend, DoShift); 1600b57cec5SDimitry Andric } 1610b57cec5SDimitry Andric 162480093f4SDimitry Andric bool SelectDupZeroOrUndef(SDValue N) { 163480093f4SDimitry Andric switch(N->getOpcode()) { 164480093f4SDimitry Andric case ISD::UNDEF: 165480093f4SDimitry Andric return true; 166480093f4SDimitry Andric case AArch64ISD::DUP: 167480093f4SDimitry Andric case ISD::SPLAT_VECTOR: { 168480093f4SDimitry Andric auto Opnd0 = N->getOperand(0); 169480093f4SDimitry Andric if (auto CN = dyn_cast<ConstantSDNode>(Opnd0)) 170*349cc55cSDimitry Andric if (CN->isZero()) 171480093f4SDimitry Andric return true; 172480093f4SDimitry Andric if (auto CN = dyn_cast<ConstantFPSDNode>(Opnd0)) 173480093f4SDimitry Andric if (CN->isZero()) 174480093f4SDimitry Andric return true; 175480093f4SDimitry Andric break; 176480093f4SDimitry Andric } 177480093f4SDimitry Andric default: 178480093f4SDimitry Andric break; 179480093f4SDimitry Andric } 180480093f4SDimitry Andric 181480093f4SDimitry Andric return false; 182480093f4SDimitry Andric } 183480093f4SDimitry Andric 1845ffd83dbSDimitry Andric bool SelectDupZero(SDValue N) { 1855ffd83dbSDimitry Andric switch(N->getOpcode()) { 1865ffd83dbSDimitry Andric case AArch64ISD::DUP: 1875ffd83dbSDimitry Andric case ISD::SPLAT_VECTOR: { 1885ffd83dbSDimitry Andric auto Opnd0 = N->getOperand(0); 1895ffd83dbSDimitry Andric if (auto CN = dyn_cast<ConstantSDNode>(Opnd0)) 190*349cc55cSDimitry Andric if (CN->isZero()) 1915ffd83dbSDimitry Andric return true; 1925ffd83dbSDimitry Andric if (auto CN = dyn_cast<ConstantFPSDNode>(Opnd0)) 1935ffd83dbSDimitry Andric if (CN->isZero()) 1945ffd83dbSDimitry Andric return true; 1955ffd83dbSDimitry Andric break; 1965ffd83dbSDimitry Andric } 1975ffd83dbSDimitry Andric } 1985ffd83dbSDimitry Andric 1995ffd83dbSDimitry Andric return false; 2005ffd83dbSDimitry Andric } 2015ffd83dbSDimitry Andric 202480093f4SDimitry Andric template<MVT::SimpleValueType VT> 203480093f4SDimitry Andric bool SelectSVEAddSubImm(SDValue N, SDValue &Imm, SDValue &Shift) { 204480093f4SDimitry Andric return SelectSVEAddSubImm(N, VT, Imm, Shift); 205480093f4SDimitry Andric } 206480093f4SDimitry Andric 207fe6060f1SDimitry Andric template <MVT::SimpleValueType VT, bool Invert = false> 208480093f4SDimitry Andric bool SelectSVELogicalImm(SDValue N, SDValue &Imm) { 209fe6060f1SDimitry Andric return SelectSVELogicalImm(N, VT, Imm, Invert); 210480093f4SDimitry Andric } 211480093f4SDimitry Andric 212e8d8bef9SDimitry Andric template <MVT::SimpleValueType VT> 213e8d8bef9SDimitry Andric bool SelectSVEArithImm(SDValue N, SDValue &Imm) { 214e8d8bef9SDimitry Andric return SelectSVEArithImm(N, VT, Imm); 215e8d8bef9SDimitry Andric } 216e8d8bef9SDimitry Andric 217e8d8bef9SDimitry Andric template <unsigned Low, unsigned High, bool AllowSaturation = false> 218e8d8bef9SDimitry Andric bool SelectSVEShiftImm(SDValue N, SDValue &Imm) { 219e8d8bef9SDimitry Andric return SelectSVEShiftImm(N, Low, High, AllowSaturation, Imm); 2205ffd83dbSDimitry Andric } 2215ffd83dbSDimitry Andric 222480093f4SDimitry Andric // Returns a suitable CNT/INC/DEC/RDVL multiplier to calculate VSCALE*N. 223480093f4SDimitry Andric template<signed Min, signed Max, signed Scale, bool Shift> 224480093f4SDimitry Andric bool SelectCntImm(SDValue N, SDValue &Imm) { 225480093f4SDimitry Andric if (!isa<ConstantSDNode>(N)) 226480093f4SDimitry Andric return false; 227480093f4SDimitry Andric 228480093f4SDimitry Andric int64_t MulImm = cast<ConstantSDNode>(N)->getSExtValue(); 229480093f4SDimitry Andric if (Shift) 230480093f4SDimitry Andric MulImm = 1LL << MulImm; 231480093f4SDimitry Andric 232480093f4SDimitry Andric if ((MulImm % std::abs(Scale)) != 0) 233480093f4SDimitry Andric return false; 234480093f4SDimitry Andric 235480093f4SDimitry Andric MulImm /= Scale; 236480093f4SDimitry Andric if ((MulImm >= Min) && (MulImm <= Max)) { 237480093f4SDimitry Andric Imm = CurDAG->getTargetConstant(MulImm, SDLoc(N), MVT::i32); 238480093f4SDimitry Andric return true; 239480093f4SDimitry Andric } 240480093f4SDimitry Andric 241480093f4SDimitry Andric return false; 242480093f4SDimitry Andric } 2430b57cec5SDimitry Andric 244fe6060f1SDimitry Andric template <signed Max, signed Scale> 245fe6060f1SDimitry Andric bool SelectEXTImm(SDValue N, SDValue &Imm) { 246fe6060f1SDimitry Andric if (!isa<ConstantSDNode>(N)) 247fe6060f1SDimitry Andric return false; 248fe6060f1SDimitry Andric 249fe6060f1SDimitry Andric int64_t MulImm = cast<ConstantSDNode>(N)->getSExtValue(); 250fe6060f1SDimitry Andric 251fe6060f1SDimitry Andric if (MulImm >= 0 && MulImm <= Max) { 252fe6060f1SDimitry Andric MulImm *= Scale; 253fe6060f1SDimitry Andric Imm = CurDAG->getTargetConstant(MulImm, SDLoc(N), MVT::i32); 254fe6060f1SDimitry Andric return true; 255fe6060f1SDimitry Andric } 256fe6060f1SDimitry Andric 257fe6060f1SDimitry Andric return false; 258fe6060f1SDimitry Andric } 259fe6060f1SDimitry Andric 2600b57cec5SDimitry Andric /// Form sequences of consecutive 64/128-bit registers for use in NEON 2610b57cec5SDimitry Andric /// instructions making use of a vector-list (e.g. ldN, tbl). Vecs must have 2620b57cec5SDimitry Andric /// between 1 and 4 elements. If it contains a single element that is returned 2630b57cec5SDimitry Andric /// unchanged; otherwise a REG_SEQUENCE value is returned. 2640b57cec5SDimitry Andric SDValue createDTuple(ArrayRef<SDValue> Vecs); 2650b57cec5SDimitry Andric SDValue createQTuple(ArrayRef<SDValue> Vecs); 2665ffd83dbSDimitry Andric // Form a sequence of SVE registers for instructions using list of vectors, 2675ffd83dbSDimitry Andric // e.g. structured loads and stores (ldN, stN). 2685ffd83dbSDimitry Andric SDValue createZTuple(ArrayRef<SDValue> Vecs); 2690b57cec5SDimitry Andric 2700b57cec5SDimitry Andric /// Generic helper for the createDTuple/createQTuple 2710b57cec5SDimitry Andric /// functions. Those should almost always be called instead. 2720b57cec5SDimitry Andric SDValue createTuple(ArrayRef<SDValue> Vecs, const unsigned RegClassIDs[], 2730b57cec5SDimitry Andric const unsigned SubRegs[]); 2740b57cec5SDimitry Andric 2750b57cec5SDimitry Andric void SelectTable(SDNode *N, unsigned NumVecs, unsigned Opc, bool isExt); 2760b57cec5SDimitry Andric 2770b57cec5SDimitry Andric bool tryIndexedLoad(SDNode *N); 2780b57cec5SDimitry Andric 2790b57cec5SDimitry Andric bool trySelectStackSlotTagP(SDNode *N); 2800b57cec5SDimitry Andric void SelectTagP(SDNode *N); 2810b57cec5SDimitry Andric 2820b57cec5SDimitry Andric void SelectLoad(SDNode *N, unsigned NumVecs, unsigned Opc, 2830b57cec5SDimitry Andric unsigned SubRegIdx); 2840b57cec5SDimitry Andric void SelectPostLoad(SDNode *N, unsigned NumVecs, unsigned Opc, 2850b57cec5SDimitry Andric unsigned SubRegIdx); 2860b57cec5SDimitry Andric void SelectLoadLane(SDNode *N, unsigned NumVecs, unsigned Opc); 2870b57cec5SDimitry Andric void SelectPostLoadLane(SDNode *N, unsigned NumVecs, unsigned Opc); 288979e22ffSDimitry Andric void SelectPredicatedLoad(SDNode *N, unsigned NumVecs, unsigned Scale, 289*349cc55cSDimitry Andric unsigned Opc_rr, unsigned Opc_ri, 290*349cc55cSDimitry Andric bool IsIntr = false); 2915ffd83dbSDimitry Andric 2925ffd83dbSDimitry Andric bool SelectAddrModeFrameIndexSVE(SDValue N, SDValue &Base, SDValue &OffImm); 2935ffd83dbSDimitry Andric /// SVE Reg+Imm addressing mode. 2945ffd83dbSDimitry Andric template <int64_t Min, int64_t Max> 2955ffd83dbSDimitry Andric bool SelectAddrModeIndexedSVE(SDNode *Root, SDValue N, SDValue &Base, 2965ffd83dbSDimitry Andric SDValue &OffImm); 2975ffd83dbSDimitry Andric /// SVE Reg+Reg address mode. 2985ffd83dbSDimitry Andric template <unsigned Scale> 2995ffd83dbSDimitry Andric bool SelectSVERegRegAddrMode(SDValue N, SDValue &Base, SDValue &Offset) { 3005ffd83dbSDimitry Andric return SelectSVERegRegAddrMode(N, Scale, Base, Offset); 3015ffd83dbSDimitry Andric } 3020b57cec5SDimitry Andric 3030b57cec5SDimitry Andric void SelectStore(SDNode *N, unsigned NumVecs, unsigned Opc); 3040b57cec5SDimitry Andric void SelectPostStore(SDNode *N, unsigned NumVecs, unsigned Opc); 3050b57cec5SDimitry Andric void SelectStoreLane(SDNode *N, unsigned NumVecs, unsigned Opc); 3060b57cec5SDimitry Andric void SelectPostStoreLane(SDNode *N, unsigned NumVecs, unsigned Opc); 307979e22ffSDimitry Andric void SelectPredicatedStore(SDNode *N, unsigned NumVecs, unsigned Scale, 308979e22ffSDimitry Andric unsigned Opc_rr, unsigned Opc_ri); 3095ffd83dbSDimitry Andric std::tuple<unsigned, SDValue, SDValue> 310979e22ffSDimitry Andric findAddrModeSVELoadStore(SDNode *N, unsigned Opc_rr, unsigned Opc_ri, 311979e22ffSDimitry Andric const SDValue &OldBase, const SDValue &OldOffset, 312979e22ffSDimitry Andric unsigned Scale); 3130b57cec5SDimitry Andric 3140b57cec5SDimitry Andric bool tryBitfieldExtractOp(SDNode *N); 3150b57cec5SDimitry Andric bool tryBitfieldExtractOpFromSExt(SDNode *N); 3160b57cec5SDimitry Andric bool tryBitfieldInsertOp(SDNode *N); 3170b57cec5SDimitry Andric bool tryBitfieldInsertInZeroOp(SDNode *N); 3180b57cec5SDimitry Andric bool tryShiftAmountMod(SDNode *N); 319480093f4SDimitry Andric bool tryHighFPExt(SDNode *N); 3200b57cec5SDimitry Andric 3210b57cec5SDimitry Andric bool tryReadRegister(SDNode *N); 3220b57cec5SDimitry Andric bool tryWriteRegister(SDNode *N); 3230b57cec5SDimitry Andric 3240b57cec5SDimitry Andric // Include the pieces autogenerated from the target description. 3250b57cec5SDimitry Andric #include "AArch64GenDAGISel.inc" 3260b57cec5SDimitry Andric 3270b57cec5SDimitry Andric private: 3280b57cec5SDimitry Andric bool SelectShiftedRegister(SDValue N, bool AllowROR, SDValue &Reg, 3290b57cec5SDimitry Andric SDValue &Shift); 3300b57cec5SDimitry Andric bool SelectAddrModeIndexed7S(SDValue N, unsigned Size, SDValue &Base, 3310b57cec5SDimitry Andric SDValue &OffImm) { 3320b57cec5SDimitry Andric return SelectAddrModeIndexedBitWidth(N, true, 7, Size, Base, OffImm); 3330b57cec5SDimitry Andric } 3340b57cec5SDimitry Andric bool SelectAddrModeIndexedBitWidth(SDValue N, bool IsSignedImm, unsigned BW, 3350b57cec5SDimitry Andric unsigned Size, SDValue &Base, 3360b57cec5SDimitry Andric SDValue &OffImm); 3370b57cec5SDimitry Andric bool SelectAddrModeIndexed(SDValue N, unsigned Size, SDValue &Base, 3380b57cec5SDimitry Andric SDValue &OffImm); 3390b57cec5SDimitry Andric bool SelectAddrModeUnscaled(SDValue N, unsigned Size, SDValue &Base, 3400b57cec5SDimitry Andric SDValue &OffImm); 3410b57cec5SDimitry Andric bool SelectAddrModeWRO(SDValue N, unsigned Size, SDValue &Base, 3420b57cec5SDimitry Andric SDValue &Offset, SDValue &SignExtend, 3430b57cec5SDimitry Andric SDValue &DoShift); 3440b57cec5SDimitry Andric bool SelectAddrModeXRO(SDValue N, unsigned Size, SDValue &Base, 3450b57cec5SDimitry Andric SDValue &Offset, SDValue &SignExtend, 3460b57cec5SDimitry Andric SDValue &DoShift); 3470b57cec5SDimitry Andric bool isWorthFolding(SDValue V) const; 3480b57cec5SDimitry Andric bool SelectExtendedSHL(SDValue N, unsigned Size, bool WantExtend, 3490b57cec5SDimitry Andric SDValue &Offset, SDValue &SignExtend); 3500b57cec5SDimitry Andric 3510b57cec5SDimitry Andric template<unsigned RegWidth> 3520b57cec5SDimitry Andric bool SelectCVTFixedPosOperand(SDValue N, SDValue &FixedPos) { 3530b57cec5SDimitry Andric return SelectCVTFixedPosOperand(N, FixedPos, RegWidth); 3540b57cec5SDimitry Andric } 3550b57cec5SDimitry Andric 3560b57cec5SDimitry Andric bool SelectCVTFixedPosOperand(SDValue N, SDValue &FixedPos, unsigned Width); 3570b57cec5SDimitry Andric 3580b57cec5SDimitry Andric bool SelectCMP_SWAP(SDNode *N); 3590b57cec5SDimitry Andric 3605ffd83dbSDimitry Andric bool SelectSVE8BitLslImm(SDValue N, SDValue &Imm, SDValue &Shift); 3615ffd83dbSDimitry Andric 362480093f4SDimitry Andric bool SelectSVEAddSubImm(SDValue N, MVT VT, SDValue &Imm, SDValue &Shift); 363480093f4SDimitry Andric 364fe6060f1SDimitry Andric bool SelectSVELogicalImm(SDValue N, MVT VT, SDValue &Imm, bool Invert); 365480093f4SDimitry Andric 366480093f4SDimitry Andric bool SelectSVESignedArithImm(SDValue N, SDValue &Imm); 367e8d8bef9SDimitry Andric bool SelectSVEShiftImm(SDValue N, uint64_t Low, uint64_t High, 368e8d8bef9SDimitry Andric bool AllowSaturation, SDValue &Imm); 369480093f4SDimitry Andric 370e8d8bef9SDimitry Andric bool SelectSVEArithImm(SDValue N, MVT VT, SDValue &Imm); 3715ffd83dbSDimitry Andric bool SelectSVERegRegAddrMode(SDValue N, unsigned Scale, SDValue &Base, 3725ffd83dbSDimitry Andric SDValue &Offset); 373fe6060f1SDimitry Andric 374fe6060f1SDimitry Andric bool SelectAllActivePredicate(SDValue N); 3750b57cec5SDimitry Andric }; 3760b57cec5SDimitry Andric } // end anonymous namespace 3770b57cec5SDimitry Andric 3780b57cec5SDimitry Andric /// isIntImmediate - This method tests to see if the node is a constant 3790b57cec5SDimitry Andric /// operand. If so Imm will receive the 32-bit value. 3800b57cec5SDimitry Andric static bool isIntImmediate(const SDNode *N, uint64_t &Imm) { 3810b57cec5SDimitry Andric if (const ConstantSDNode *C = dyn_cast<const ConstantSDNode>(N)) { 3820b57cec5SDimitry Andric Imm = C->getZExtValue(); 3830b57cec5SDimitry Andric return true; 3840b57cec5SDimitry Andric } 3850b57cec5SDimitry Andric return false; 3860b57cec5SDimitry Andric } 3870b57cec5SDimitry Andric 3880b57cec5SDimitry Andric // isIntImmediate - This method tests to see if a constant operand. 3890b57cec5SDimitry Andric // If so Imm will receive the value. 3900b57cec5SDimitry Andric static bool isIntImmediate(SDValue N, uint64_t &Imm) { 3910b57cec5SDimitry Andric return isIntImmediate(N.getNode(), Imm); 3920b57cec5SDimitry Andric } 3930b57cec5SDimitry Andric 3940b57cec5SDimitry Andric // isOpcWithIntImmediate - This method tests to see if the node is a specific 3950b57cec5SDimitry Andric // opcode and that it has a immediate integer right operand. 3960b57cec5SDimitry Andric // If so Imm will receive the 32 bit value. 3970b57cec5SDimitry Andric static bool isOpcWithIntImmediate(const SDNode *N, unsigned Opc, 3980b57cec5SDimitry Andric uint64_t &Imm) { 3990b57cec5SDimitry Andric return N->getOpcode() == Opc && 4000b57cec5SDimitry Andric isIntImmediate(N->getOperand(1).getNode(), Imm); 4010b57cec5SDimitry Andric } 4020b57cec5SDimitry Andric 4030b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectInlineAsmMemoryOperand( 4040b57cec5SDimitry Andric const SDValue &Op, unsigned ConstraintID, std::vector<SDValue> &OutOps) { 4050b57cec5SDimitry Andric switch(ConstraintID) { 4060b57cec5SDimitry Andric default: 4070b57cec5SDimitry Andric llvm_unreachable("Unexpected asm memory constraint"); 4080b57cec5SDimitry Andric case InlineAsm::Constraint_m: 409fe6060f1SDimitry Andric case InlineAsm::Constraint_o: 4100b57cec5SDimitry Andric case InlineAsm::Constraint_Q: 4110b57cec5SDimitry Andric // We need to make sure that this one operand does not end up in XZR, thus 4120b57cec5SDimitry Andric // require the address to be in a PointerRegClass register. 4130b57cec5SDimitry Andric const TargetRegisterInfo *TRI = Subtarget->getRegisterInfo(); 4140b57cec5SDimitry Andric const TargetRegisterClass *TRC = TRI->getPointerRegClass(*MF); 4150b57cec5SDimitry Andric SDLoc dl(Op); 4160b57cec5SDimitry Andric SDValue RC = CurDAG->getTargetConstant(TRC->getID(), dl, MVT::i64); 4170b57cec5SDimitry Andric SDValue NewOp = 4180b57cec5SDimitry Andric SDValue(CurDAG->getMachineNode(TargetOpcode::COPY_TO_REGCLASS, 4190b57cec5SDimitry Andric dl, Op.getValueType(), 4200b57cec5SDimitry Andric Op, RC), 0); 4210b57cec5SDimitry Andric OutOps.push_back(NewOp); 4220b57cec5SDimitry Andric return false; 4230b57cec5SDimitry Andric } 4240b57cec5SDimitry Andric return true; 4250b57cec5SDimitry Andric } 4260b57cec5SDimitry Andric 4270b57cec5SDimitry Andric /// SelectArithImmed - Select an immediate value that can be represented as 4280b57cec5SDimitry Andric /// a 12-bit value shifted left by either 0 or 12. If so, return true with 4290b57cec5SDimitry Andric /// Val set to the 12-bit value and Shift set to the shifter operand. 4300b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectArithImmed(SDValue N, SDValue &Val, 4310b57cec5SDimitry Andric SDValue &Shift) { 4320b57cec5SDimitry Andric // This function is called from the addsub_shifted_imm ComplexPattern, 4330b57cec5SDimitry Andric // which lists [imm] as the list of opcode it's interested in, however 4340b57cec5SDimitry Andric // we still need to check whether the operand is actually an immediate 4350b57cec5SDimitry Andric // here because the ComplexPattern opcode list is only used in 4360b57cec5SDimitry Andric // root-level opcode matching. 4370b57cec5SDimitry Andric if (!isa<ConstantSDNode>(N.getNode())) 4380b57cec5SDimitry Andric return false; 4390b57cec5SDimitry Andric 4400b57cec5SDimitry Andric uint64_t Immed = cast<ConstantSDNode>(N.getNode())->getZExtValue(); 4410b57cec5SDimitry Andric unsigned ShiftAmt; 4420b57cec5SDimitry Andric 4430b57cec5SDimitry Andric if (Immed >> 12 == 0) { 4440b57cec5SDimitry Andric ShiftAmt = 0; 4450b57cec5SDimitry Andric } else if ((Immed & 0xfff) == 0 && Immed >> 24 == 0) { 4460b57cec5SDimitry Andric ShiftAmt = 12; 4470b57cec5SDimitry Andric Immed = Immed >> 12; 4480b57cec5SDimitry Andric } else 4490b57cec5SDimitry Andric return false; 4500b57cec5SDimitry Andric 4510b57cec5SDimitry Andric unsigned ShVal = AArch64_AM::getShifterImm(AArch64_AM::LSL, ShiftAmt); 4520b57cec5SDimitry Andric SDLoc dl(N); 4530b57cec5SDimitry Andric Val = CurDAG->getTargetConstant(Immed, dl, MVT::i32); 4540b57cec5SDimitry Andric Shift = CurDAG->getTargetConstant(ShVal, dl, MVT::i32); 4550b57cec5SDimitry Andric return true; 4560b57cec5SDimitry Andric } 4570b57cec5SDimitry Andric 4580b57cec5SDimitry Andric /// SelectNegArithImmed - As above, but negates the value before trying to 4590b57cec5SDimitry Andric /// select it. 4600b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectNegArithImmed(SDValue N, SDValue &Val, 4610b57cec5SDimitry Andric SDValue &Shift) { 4620b57cec5SDimitry Andric // This function is called from the addsub_shifted_imm ComplexPattern, 4630b57cec5SDimitry Andric // which lists [imm] as the list of opcode it's interested in, however 4640b57cec5SDimitry Andric // we still need to check whether the operand is actually an immediate 4650b57cec5SDimitry Andric // here because the ComplexPattern opcode list is only used in 4660b57cec5SDimitry Andric // root-level opcode matching. 4670b57cec5SDimitry Andric if (!isa<ConstantSDNode>(N.getNode())) 4680b57cec5SDimitry Andric return false; 4690b57cec5SDimitry Andric 4700b57cec5SDimitry Andric // The immediate operand must be a 24-bit zero-extended immediate. 4710b57cec5SDimitry Andric uint64_t Immed = cast<ConstantSDNode>(N.getNode())->getZExtValue(); 4720b57cec5SDimitry Andric 4730b57cec5SDimitry Andric // This negation is almost always valid, but "cmp wN, #0" and "cmn wN, #0" 4740b57cec5SDimitry Andric // have the opposite effect on the C flag, so this pattern mustn't match under 4750b57cec5SDimitry Andric // those circumstances. 4760b57cec5SDimitry Andric if (Immed == 0) 4770b57cec5SDimitry Andric return false; 4780b57cec5SDimitry Andric 4790b57cec5SDimitry Andric if (N.getValueType() == MVT::i32) 4800b57cec5SDimitry Andric Immed = ~((uint32_t)Immed) + 1; 4810b57cec5SDimitry Andric else 4820b57cec5SDimitry Andric Immed = ~Immed + 1ULL; 4830b57cec5SDimitry Andric if (Immed & 0xFFFFFFFFFF000000ULL) 4840b57cec5SDimitry Andric return false; 4850b57cec5SDimitry Andric 4860b57cec5SDimitry Andric Immed &= 0xFFFFFFULL; 4870b57cec5SDimitry Andric return SelectArithImmed(CurDAG->getConstant(Immed, SDLoc(N), MVT::i32), Val, 4880b57cec5SDimitry Andric Shift); 4890b57cec5SDimitry Andric } 4900b57cec5SDimitry Andric 4910b57cec5SDimitry Andric /// getShiftTypeForNode - Translate a shift node to the corresponding 4920b57cec5SDimitry Andric /// ShiftType value. 4930b57cec5SDimitry Andric static AArch64_AM::ShiftExtendType getShiftTypeForNode(SDValue N) { 4940b57cec5SDimitry Andric switch (N.getOpcode()) { 4950b57cec5SDimitry Andric default: 4960b57cec5SDimitry Andric return AArch64_AM::InvalidShiftExtend; 4970b57cec5SDimitry Andric case ISD::SHL: 4980b57cec5SDimitry Andric return AArch64_AM::LSL; 4990b57cec5SDimitry Andric case ISD::SRL: 5000b57cec5SDimitry Andric return AArch64_AM::LSR; 5010b57cec5SDimitry Andric case ISD::SRA: 5020b57cec5SDimitry Andric return AArch64_AM::ASR; 5030b57cec5SDimitry Andric case ISD::ROTR: 5040b57cec5SDimitry Andric return AArch64_AM::ROR; 5050b57cec5SDimitry Andric } 5060b57cec5SDimitry Andric } 5070b57cec5SDimitry Andric 5080b57cec5SDimitry Andric /// Determine whether it is worth it to fold SHL into the addressing 5090b57cec5SDimitry Andric /// mode. 5100b57cec5SDimitry Andric static bool isWorthFoldingSHL(SDValue V) { 5110b57cec5SDimitry Andric assert(V.getOpcode() == ISD::SHL && "invalid opcode"); 5120b57cec5SDimitry Andric // It is worth folding logical shift of up to three places. 5130b57cec5SDimitry Andric auto *CSD = dyn_cast<ConstantSDNode>(V.getOperand(1)); 5140b57cec5SDimitry Andric if (!CSD) 5150b57cec5SDimitry Andric return false; 5160b57cec5SDimitry Andric unsigned ShiftVal = CSD->getZExtValue(); 5170b57cec5SDimitry Andric if (ShiftVal > 3) 5180b57cec5SDimitry Andric return false; 5190b57cec5SDimitry Andric 5200b57cec5SDimitry Andric // Check if this particular node is reused in any non-memory related 5210b57cec5SDimitry Andric // operation. If yes, do not try to fold this node into the address 5220b57cec5SDimitry Andric // computation, since the computation will be kept. 5230b57cec5SDimitry Andric const SDNode *Node = V.getNode(); 5240b57cec5SDimitry Andric for (SDNode *UI : Node->uses()) 5250b57cec5SDimitry Andric if (!isa<MemSDNode>(*UI)) 5260b57cec5SDimitry Andric for (SDNode *UII : UI->uses()) 5270b57cec5SDimitry Andric if (!isa<MemSDNode>(*UII)) 5280b57cec5SDimitry Andric return false; 5290b57cec5SDimitry Andric return true; 5300b57cec5SDimitry Andric } 5310b57cec5SDimitry Andric 5320b57cec5SDimitry Andric /// Determine whether it is worth to fold V into an extended register. 5330b57cec5SDimitry Andric bool AArch64DAGToDAGISel::isWorthFolding(SDValue V) const { 5340b57cec5SDimitry Andric // Trivial if we are optimizing for code size or if there is only 5350b57cec5SDimitry Andric // one use of the value. 536480093f4SDimitry Andric if (CurDAG->shouldOptForSize() || V.hasOneUse()) 5370b57cec5SDimitry Andric return true; 5380b57cec5SDimitry Andric // If a subtarget has a fastpath LSL we can fold a logical shift into 5390b57cec5SDimitry Andric // the addressing mode and save a cycle. 5400b57cec5SDimitry Andric if (Subtarget->hasLSLFast() && V.getOpcode() == ISD::SHL && 5410b57cec5SDimitry Andric isWorthFoldingSHL(V)) 5420b57cec5SDimitry Andric return true; 5430b57cec5SDimitry Andric if (Subtarget->hasLSLFast() && V.getOpcode() == ISD::ADD) { 5440b57cec5SDimitry Andric const SDValue LHS = V.getOperand(0); 5450b57cec5SDimitry Andric const SDValue RHS = V.getOperand(1); 5460b57cec5SDimitry Andric if (LHS.getOpcode() == ISD::SHL && isWorthFoldingSHL(LHS)) 5470b57cec5SDimitry Andric return true; 5480b57cec5SDimitry Andric if (RHS.getOpcode() == ISD::SHL && isWorthFoldingSHL(RHS)) 5490b57cec5SDimitry Andric return true; 5500b57cec5SDimitry Andric } 5510b57cec5SDimitry Andric 5520b57cec5SDimitry Andric // It hurts otherwise, since the value will be reused. 5530b57cec5SDimitry Andric return false; 5540b57cec5SDimitry Andric } 5550b57cec5SDimitry Andric 5560b57cec5SDimitry Andric /// SelectShiftedRegister - Select a "shifted register" operand. If the value 5570b57cec5SDimitry Andric /// is not shifted, set the Shift operand to default of "LSL 0". The logical 5580b57cec5SDimitry Andric /// instructions allow the shifted register to be rotated, but the arithmetic 5590b57cec5SDimitry Andric /// instructions do not. The AllowROR parameter specifies whether ROR is 5600b57cec5SDimitry Andric /// supported. 5610b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectShiftedRegister(SDValue N, bool AllowROR, 5620b57cec5SDimitry Andric SDValue &Reg, SDValue &Shift) { 5630b57cec5SDimitry Andric AArch64_AM::ShiftExtendType ShType = getShiftTypeForNode(N); 5640b57cec5SDimitry Andric if (ShType == AArch64_AM::InvalidShiftExtend) 5650b57cec5SDimitry Andric return false; 5660b57cec5SDimitry Andric if (!AllowROR && ShType == AArch64_AM::ROR) 5670b57cec5SDimitry Andric return false; 5680b57cec5SDimitry Andric 5690b57cec5SDimitry Andric if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { 5700b57cec5SDimitry Andric unsigned BitSize = N.getValueSizeInBits(); 5710b57cec5SDimitry Andric unsigned Val = RHS->getZExtValue() & (BitSize - 1); 5720b57cec5SDimitry Andric unsigned ShVal = AArch64_AM::getShifterImm(ShType, Val); 5730b57cec5SDimitry Andric 5740b57cec5SDimitry Andric Reg = N.getOperand(0); 5750b57cec5SDimitry Andric Shift = CurDAG->getTargetConstant(ShVal, SDLoc(N), MVT::i32); 5760b57cec5SDimitry Andric return isWorthFolding(N); 5770b57cec5SDimitry Andric } 5780b57cec5SDimitry Andric 5790b57cec5SDimitry Andric return false; 5800b57cec5SDimitry Andric } 5810b57cec5SDimitry Andric 5820b57cec5SDimitry Andric /// getExtendTypeForNode - Translate an extend node to the corresponding 5830b57cec5SDimitry Andric /// ExtendType value. 5840b57cec5SDimitry Andric static AArch64_AM::ShiftExtendType 5850b57cec5SDimitry Andric getExtendTypeForNode(SDValue N, bool IsLoadStore = false) { 5860b57cec5SDimitry Andric if (N.getOpcode() == ISD::SIGN_EXTEND || 5870b57cec5SDimitry Andric N.getOpcode() == ISD::SIGN_EXTEND_INREG) { 5880b57cec5SDimitry Andric EVT SrcVT; 5890b57cec5SDimitry Andric if (N.getOpcode() == ISD::SIGN_EXTEND_INREG) 5900b57cec5SDimitry Andric SrcVT = cast<VTSDNode>(N.getOperand(1))->getVT(); 5910b57cec5SDimitry Andric else 5920b57cec5SDimitry Andric SrcVT = N.getOperand(0).getValueType(); 5930b57cec5SDimitry Andric 5940b57cec5SDimitry Andric if (!IsLoadStore && SrcVT == MVT::i8) 5950b57cec5SDimitry Andric return AArch64_AM::SXTB; 5960b57cec5SDimitry Andric else if (!IsLoadStore && SrcVT == MVT::i16) 5970b57cec5SDimitry Andric return AArch64_AM::SXTH; 5980b57cec5SDimitry Andric else if (SrcVT == MVT::i32) 5990b57cec5SDimitry Andric return AArch64_AM::SXTW; 6000b57cec5SDimitry Andric assert(SrcVT != MVT::i64 && "extend from 64-bits?"); 6010b57cec5SDimitry Andric 6020b57cec5SDimitry Andric return AArch64_AM::InvalidShiftExtend; 6030b57cec5SDimitry Andric } else if (N.getOpcode() == ISD::ZERO_EXTEND || 6040b57cec5SDimitry Andric N.getOpcode() == ISD::ANY_EXTEND) { 6050b57cec5SDimitry Andric EVT SrcVT = N.getOperand(0).getValueType(); 6060b57cec5SDimitry Andric if (!IsLoadStore && SrcVT == MVT::i8) 6070b57cec5SDimitry Andric return AArch64_AM::UXTB; 6080b57cec5SDimitry Andric else if (!IsLoadStore && SrcVT == MVT::i16) 6090b57cec5SDimitry Andric return AArch64_AM::UXTH; 6100b57cec5SDimitry Andric else if (SrcVT == MVT::i32) 6110b57cec5SDimitry Andric return AArch64_AM::UXTW; 6120b57cec5SDimitry Andric assert(SrcVT != MVT::i64 && "extend from 64-bits?"); 6130b57cec5SDimitry Andric 6140b57cec5SDimitry Andric return AArch64_AM::InvalidShiftExtend; 6150b57cec5SDimitry Andric } else if (N.getOpcode() == ISD::AND) { 6160b57cec5SDimitry Andric ConstantSDNode *CSD = dyn_cast<ConstantSDNode>(N.getOperand(1)); 6170b57cec5SDimitry Andric if (!CSD) 6180b57cec5SDimitry Andric return AArch64_AM::InvalidShiftExtend; 6190b57cec5SDimitry Andric uint64_t AndMask = CSD->getZExtValue(); 6200b57cec5SDimitry Andric 6210b57cec5SDimitry Andric switch (AndMask) { 6220b57cec5SDimitry Andric default: 6230b57cec5SDimitry Andric return AArch64_AM::InvalidShiftExtend; 6240b57cec5SDimitry Andric case 0xFF: 6250b57cec5SDimitry Andric return !IsLoadStore ? AArch64_AM::UXTB : AArch64_AM::InvalidShiftExtend; 6260b57cec5SDimitry Andric case 0xFFFF: 6270b57cec5SDimitry Andric return !IsLoadStore ? AArch64_AM::UXTH : AArch64_AM::InvalidShiftExtend; 6280b57cec5SDimitry Andric case 0xFFFFFFFF: 6290b57cec5SDimitry Andric return AArch64_AM::UXTW; 6300b57cec5SDimitry Andric } 6310b57cec5SDimitry Andric } 6320b57cec5SDimitry Andric 6330b57cec5SDimitry Andric return AArch64_AM::InvalidShiftExtend; 6340b57cec5SDimitry Andric } 6350b57cec5SDimitry Andric 6360b57cec5SDimitry Andric // Helper for SelectMLAV64LaneV128 - Recognize high lane extracts. 6370b57cec5SDimitry Andric static bool checkHighLaneIndex(SDNode *DL, SDValue &LaneOp, int &LaneIdx) { 6380b57cec5SDimitry Andric if (DL->getOpcode() != AArch64ISD::DUPLANE16 && 6390b57cec5SDimitry Andric DL->getOpcode() != AArch64ISD::DUPLANE32) 6400b57cec5SDimitry Andric return false; 6410b57cec5SDimitry Andric 6420b57cec5SDimitry Andric SDValue SV = DL->getOperand(0); 6430b57cec5SDimitry Andric if (SV.getOpcode() != ISD::INSERT_SUBVECTOR) 6440b57cec5SDimitry Andric return false; 6450b57cec5SDimitry Andric 6460b57cec5SDimitry Andric SDValue EV = SV.getOperand(1); 6470b57cec5SDimitry Andric if (EV.getOpcode() != ISD::EXTRACT_SUBVECTOR) 6480b57cec5SDimitry Andric return false; 6490b57cec5SDimitry Andric 6500b57cec5SDimitry Andric ConstantSDNode *DLidx = cast<ConstantSDNode>(DL->getOperand(1).getNode()); 6510b57cec5SDimitry Andric ConstantSDNode *EVidx = cast<ConstantSDNode>(EV.getOperand(1).getNode()); 6520b57cec5SDimitry Andric LaneIdx = DLidx->getSExtValue() + EVidx->getSExtValue(); 6530b57cec5SDimitry Andric LaneOp = EV.getOperand(0); 6540b57cec5SDimitry Andric 6550b57cec5SDimitry Andric return true; 6560b57cec5SDimitry Andric } 6570b57cec5SDimitry Andric 6580b57cec5SDimitry Andric // Helper for SelectOpcV64LaneV128 - Recognize operations where one operand is a 6590b57cec5SDimitry Andric // high lane extract. 6600b57cec5SDimitry Andric static bool checkV64LaneV128(SDValue Op0, SDValue Op1, SDValue &StdOp, 6610b57cec5SDimitry Andric SDValue &LaneOp, int &LaneIdx) { 6620b57cec5SDimitry Andric 6630b57cec5SDimitry Andric if (!checkHighLaneIndex(Op0.getNode(), LaneOp, LaneIdx)) { 6640b57cec5SDimitry Andric std::swap(Op0, Op1); 6650b57cec5SDimitry Andric if (!checkHighLaneIndex(Op0.getNode(), LaneOp, LaneIdx)) 6660b57cec5SDimitry Andric return false; 6670b57cec5SDimitry Andric } 6680b57cec5SDimitry Andric StdOp = Op1; 6690b57cec5SDimitry Andric return true; 6700b57cec5SDimitry Andric } 6710b57cec5SDimitry Andric 6720b57cec5SDimitry Andric /// SelectMLAV64LaneV128 - AArch64 supports vector MLAs where one multiplicand 6730b57cec5SDimitry Andric /// is a lane in the upper half of a 128-bit vector. Recognize and select this 6740b57cec5SDimitry Andric /// so that we don't emit unnecessary lane extracts. 6750b57cec5SDimitry Andric bool AArch64DAGToDAGISel::tryMLAV64LaneV128(SDNode *N) { 6760b57cec5SDimitry Andric SDLoc dl(N); 6770b57cec5SDimitry Andric SDValue Op0 = N->getOperand(0); 6780b57cec5SDimitry Andric SDValue Op1 = N->getOperand(1); 6790b57cec5SDimitry Andric SDValue MLAOp1; // Will hold ordinary multiplicand for MLA. 6800b57cec5SDimitry Andric SDValue MLAOp2; // Will hold lane-accessed multiplicand for MLA. 6810b57cec5SDimitry Andric int LaneIdx = -1; // Will hold the lane index. 6820b57cec5SDimitry Andric 6830b57cec5SDimitry Andric if (Op1.getOpcode() != ISD::MUL || 6840b57cec5SDimitry Andric !checkV64LaneV128(Op1.getOperand(0), Op1.getOperand(1), MLAOp1, MLAOp2, 6850b57cec5SDimitry Andric LaneIdx)) { 6860b57cec5SDimitry Andric std::swap(Op0, Op1); 6870b57cec5SDimitry Andric if (Op1.getOpcode() != ISD::MUL || 6880b57cec5SDimitry Andric !checkV64LaneV128(Op1.getOperand(0), Op1.getOperand(1), MLAOp1, MLAOp2, 6890b57cec5SDimitry Andric LaneIdx)) 6900b57cec5SDimitry Andric return false; 6910b57cec5SDimitry Andric } 6920b57cec5SDimitry Andric 6930b57cec5SDimitry Andric SDValue LaneIdxVal = CurDAG->getTargetConstant(LaneIdx, dl, MVT::i64); 6940b57cec5SDimitry Andric 6950b57cec5SDimitry Andric SDValue Ops[] = { Op0, MLAOp1, MLAOp2, LaneIdxVal }; 6960b57cec5SDimitry Andric 6970b57cec5SDimitry Andric unsigned MLAOpc = ~0U; 6980b57cec5SDimitry Andric 6990b57cec5SDimitry Andric switch (N->getSimpleValueType(0).SimpleTy) { 7000b57cec5SDimitry Andric default: 7010b57cec5SDimitry Andric llvm_unreachable("Unrecognized MLA."); 7020b57cec5SDimitry Andric case MVT::v4i16: 7030b57cec5SDimitry Andric MLAOpc = AArch64::MLAv4i16_indexed; 7040b57cec5SDimitry Andric break; 7050b57cec5SDimitry Andric case MVT::v8i16: 7060b57cec5SDimitry Andric MLAOpc = AArch64::MLAv8i16_indexed; 7070b57cec5SDimitry Andric break; 7080b57cec5SDimitry Andric case MVT::v2i32: 7090b57cec5SDimitry Andric MLAOpc = AArch64::MLAv2i32_indexed; 7100b57cec5SDimitry Andric break; 7110b57cec5SDimitry Andric case MVT::v4i32: 7120b57cec5SDimitry Andric MLAOpc = AArch64::MLAv4i32_indexed; 7130b57cec5SDimitry Andric break; 7140b57cec5SDimitry Andric } 7150b57cec5SDimitry Andric 7160b57cec5SDimitry Andric ReplaceNode(N, CurDAG->getMachineNode(MLAOpc, dl, N->getValueType(0), Ops)); 7170b57cec5SDimitry Andric return true; 7180b57cec5SDimitry Andric } 7190b57cec5SDimitry Andric 7200b57cec5SDimitry Andric bool AArch64DAGToDAGISel::tryMULLV64LaneV128(unsigned IntNo, SDNode *N) { 7210b57cec5SDimitry Andric SDLoc dl(N); 7220b57cec5SDimitry Andric SDValue SMULLOp0; 7230b57cec5SDimitry Andric SDValue SMULLOp1; 7240b57cec5SDimitry Andric int LaneIdx; 7250b57cec5SDimitry Andric 7260b57cec5SDimitry Andric if (!checkV64LaneV128(N->getOperand(1), N->getOperand(2), SMULLOp0, SMULLOp1, 7270b57cec5SDimitry Andric LaneIdx)) 7280b57cec5SDimitry Andric return false; 7290b57cec5SDimitry Andric 7300b57cec5SDimitry Andric SDValue LaneIdxVal = CurDAG->getTargetConstant(LaneIdx, dl, MVT::i64); 7310b57cec5SDimitry Andric 7320b57cec5SDimitry Andric SDValue Ops[] = { SMULLOp0, SMULLOp1, LaneIdxVal }; 7330b57cec5SDimitry Andric 7340b57cec5SDimitry Andric unsigned SMULLOpc = ~0U; 7350b57cec5SDimitry Andric 7360b57cec5SDimitry Andric if (IntNo == Intrinsic::aarch64_neon_smull) { 7370b57cec5SDimitry Andric switch (N->getSimpleValueType(0).SimpleTy) { 7380b57cec5SDimitry Andric default: 7390b57cec5SDimitry Andric llvm_unreachable("Unrecognized SMULL."); 7400b57cec5SDimitry Andric case MVT::v4i32: 7410b57cec5SDimitry Andric SMULLOpc = AArch64::SMULLv4i16_indexed; 7420b57cec5SDimitry Andric break; 7430b57cec5SDimitry Andric case MVT::v2i64: 7440b57cec5SDimitry Andric SMULLOpc = AArch64::SMULLv2i32_indexed; 7450b57cec5SDimitry Andric break; 7460b57cec5SDimitry Andric } 7470b57cec5SDimitry Andric } else if (IntNo == Intrinsic::aarch64_neon_umull) { 7480b57cec5SDimitry Andric switch (N->getSimpleValueType(0).SimpleTy) { 7490b57cec5SDimitry Andric default: 7500b57cec5SDimitry Andric llvm_unreachable("Unrecognized SMULL."); 7510b57cec5SDimitry Andric case MVT::v4i32: 7520b57cec5SDimitry Andric SMULLOpc = AArch64::UMULLv4i16_indexed; 7530b57cec5SDimitry Andric break; 7540b57cec5SDimitry Andric case MVT::v2i64: 7550b57cec5SDimitry Andric SMULLOpc = AArch64::UMULLv2i32_indexed; 7560b57cec5SDimitry Andric break; 7570b57cec5SDimitry Andric } 7580b57cec5SDimitry Andric } else 7590b57cec5SDimitry Andric llvm_unreachable("Unrecognized intrinsic."); 7600b57cec5SDimitry Andric 7610b57cec5SDimitry Andric ReplaceNode(N, CurDAG->getMachineNode(SMULLOpc, dl, N->getValueType(0), Ops)); 7620b57cec5SDimitry Andric return true; 7630b57cec5SDimitry Andric } 7640b57cec5SDimitry Andric 7650b57cec5SDimitry Andric /// Instructions that accept extend modifiers like UXTW expect the register 7660b57cec5SDimitry Andric /// being extended to be a GPR32, but the incoming DAG might be acting on a 7670b57cec5SDimitry Andric /// GPR64 (either via SEXT_INREG or AND). Extract the appropriate low bits if 7680b57cec5SDimitry Andric /// this is the case. 7690b57cec5SDimitry Andric static SDValue narrowIfNeeded(SelectionDAG *CurDAG, SDValue N) { 7700b57cec5SDimitry Andric if (N.getValueType() == MVT::i32) 7710b57cec5SDimitry Andric return N; 7720b57cec5SDimitry Andric 7730b57cec5SDimitry Andric SDLoc dl(N); 7740b57cec5SDimitry Andric SDValue SubReg = CurDAG->getTargetConstant(AArch64::sub_32, dl, MVT::i32); 7750b57cec5SDimitry Andric MachineSDNode *Node = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG, 7760b57cec5SDimitry Andric dl, MVT::i32, N, SubReg); 7770b57cec5SDimitry Andric return SDValue(Node, 0); 7780b57cec5SDimitry Andric } 7790b57cec5SDimitry Andric 7805ffd83dbSDimitry Andric // Returns a suitable CNT/INC/DEC/RDVL multiplier to calculate VSCALE*N. 7815ffd83dbSDimitry Andric template<signed Low, signed High, signed Scale> 7825ffd83dbSDimitry Andric bool AArch64DAGToDAGISel::SelectRDVLImm(SDValue N, SDValue &Imm) { 7835ffd83dbSDimitry Andric if (!isa<ConstantSDNode>(N)) 7845ffd83dbSDimitry Andric return false; 7855ffd83dbSDimitry Andric 7865ffd83dbSDimitry Andric int64_t MulImm = cast<ConstantSDNode>(N)->getSExtValue(); 7875ffd83dbSDimitry Andric if ((MulImm % std::abs(Scale)) == 0) { 7885ffd83dbSDimitry Andric int64_t RDVLImm = MulImm / Scale; 7895ffd83dbSDimitry Andric if ((RDVLImm >= Low) && (RDVLImm <= High)) { 7905ffd83dbSDimitry Andric Imm = CurDAG->getTargetConstant(RDVLImm, SDLoc(N), MVT::i32); 7915ffd83dbSDimitry Andric return true; 7925ffd83dbSDimitry Andric } 7935ffd83dbSDimitry Andric } 7945ffd83dbSDimitry Andric 7955ffd83dbSDimitry Andric return false; 7965ffd83dbSDimitry Andric } 7970b57cec5SDimitry Andric 7980b57cec5SDimitry Andric /// SelectArithExtendedRegister - Select a "extended register" operand. This 7990b57cec5SDimitry Andric /// operand folds in an extend followed by an optional left shift. 8000b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectArithExtendedRegister(SDValue N, SDValue &Reg, 8010b57cec5SDimitry Andric SDValue &Shift) { 8020b57cec5SDimitry Andric unsigned ShiftVal = 0; 8030b57cec5SDimitry Andric AArch64_AM::ShiftExtendType Ext; 8040b57cec5SDimitry Andric 8050b57cec5SDimitry Andric if (N.getOpcode() == ISD::SHL) { 8060b57cec5SDimitry Andric ConstantSDNode *CSD = dyn_cast<ConstantSDNode>(N.getOperand(1)); 8070b57cec5SDimitry Andric if (!CSD) 8080b57cec5SDimitry Andric return false; 8090b57cec5SDimitry Andric ShiftVal = CSD->getZExtValue(); 8100b57cec5SDimitry Andric if (ShiftVal > 4) 8110b57cec5SDimitry Andric return false; 8120b57cec5SDimitry Andric 8130b57cec5SDimitry Andric Ext = getExtendTypeForNode(N.getOperand(0)); 8140b57cec5SDimitry Andric if (Ext == AArch64_AM::InvalidShiftExtend) 8150b57cec5SDimitry Andric return false; 8160b57cec5SDimitry Andric 8170b57cec5SDimitry Andric Reg = N.getOperand(0).getOperand(0); 8180b57cec5SDimitry Andric } else { 8190b57cec5SDimitry Andric Ext = getExtendTypeForNode(N); 8200b57cec5SDimitry Andric if (Ext == AArch64_AM::InvalidShiftExtend) 8210b57cec5SDimitry Andric return false; 8220b57cec5SDimitry Andric 8230b57cec5SDimitry Andric Reg = N.getOperand(0); 8240b57cec5SDimitry Andric 8250b57cec5SDimitry Andric // Don't match if free 32-bit -> 64-bit zext can be used instead. 8260b57cec5SDimitry Andric if (Ext == AArch64_AM::UXTW && 8270b57cec5SDimitry Andric Reg->getValueType(0).getSizeInBits() == 32 && isDef32(*Reg.getNode())) 8280b57cec5SDimitry Andric return false; 8290b57cec5SDimitry Andric } 8300b57cec5SDimitry Andric 8310b57cec5SDimitry Andric // AArch64 mandates that the RHS of the operation must use the smallest 8320b57cec5SDimitry Andric // register class that could contain the size being extended from. Thus, 8330b57cec5SDimitry Andric // if we're folding a (sext i8), we need the RHS to be a GPR32, even though 8340b57cec5SDimitry Andric // there might not be an actual 32-bit value in the program. We can 8350b57cec5SDimitry Andric // (harmlessly) synthesize one by injected an EXTRACT_SUBREG here. 8360b57cec5SDimitry Andric assert(Ext != AArch64_AM::UXTX && Ext != AArch64_AM::SXTX); 8370b57cec5SDimitry Andric Reg = narrowIfNeeded(CurDAG, Reg); 8380b57cec5SDimitry Andric Shift = CurDAG->getTargetConstant(getArithExtendImm(Ext, ShiftVal), SDLoc(N), 8390b57cec5SDimitry Andric MVT::i32); 8400b57cec5SDimitry Andric return isWorthFolding(N); 8410b57cec5SDimitry Andric } 8420b57cec5SDimitry Andric 8430b57cec5SDimitry Andric /// If there's a use of this ADDlow that's not itself a load/store then we'll 8440b57cec5SDimitry Andric /// need to create a real ADD instruction from it anyway and there's no point in 8450b57cec5SDimitry Andric /// folding it into the mem op. Theoretically, it shouldn't matter, but there's 8460b57cec5SDimitry Andric /// a single pseudo-instruction for an ADRP/ADD pair so over-aggressive folding 8470b57cec5SDimitry Andric /// leads to duplicated ADRP instructions. 8480b57cec5SDimitry Andric static bool isWorthFoldingADDlow(SDValue N) { 8490b57cec5SDimitry Andric for (auto Use : N->uses()) { 8500b57cec5SDimitry Andric if (Use->getOpcode() != ISD::LOAD && Use->getOpcode() != ISD::STORE && 8510b57cec5SDimitry Andric Use->getOpcode() != ISD::ATOMIC_LOAD && 8520b57cec5SDimitry Andric Use->getOpcode() != ISD::ATOMIC_STORE) 8530b57cec5SDimitry Andric return false; 8540b57cec5SDimitry Andric 8550b57cec5SDimitry Andric // ldar and stlr have much more restrictive addressing modes (just a 8560b57cec5SDimitry Andric // register). 857fe6060f1SDimitry Andric if (isStrongerThanMonotonic(cast<MemSDNode>(Use)->getSuccessOrdering())) 8580b57cec5SDimitry Andric return false; 8590b57cec5SDimitry Andric } 8600b57cec5SDimitry Andric 8610b57cec5SDimitry Andric return true; 8620b57cec5SDimitry Andric } 8630b57cec5SDimitry Andric 8640b57cec5SDimitry Andric /// SelectAddrModeIndexedBitWidth - Select a "register plus scaled (un)signed BW-bit 8650b57cec5SDimitry Andric /// immediate" address. The "Size" argument is the size in bytes of the memory 8660b57cec5SDimitry Andric /// reference, which determines the scale. 8670b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectAddrModeIndexedBitWidth(SDValue N, bool IsSignedImm, 8680b57cec5SDimitry Andric unsigned BW, unsigned Size, 8690b57cec5SDimitry Andric SDValue &Base, 8700b57cec5SDimitry Andric SDValue &OffImm) { 8710b57cec5SDimitry Andric SDLoc dl(N); 8720b57cec5SDimitry Andric const DataLayout &DL = CurDAG->getDataLayout(); 8730b57cec5SDimitry Andric const TargetLowering *TLI = getTargetLowering(); 8740b57cec5SDimitry Andric if (N.getOpcode() == ISD::FrameIndex) { 8750b57cec5SDimitry Andric int FI = cast<FrameIndexSDNode>(N)->getIndex(); 8760b57cec5SDimitry Andric Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy(DL)); 8770b57cec5SDimitry Andric OffImm = CurDAG->getTargetConstant(0, dl, MVT::i64); 8780b57cec5SDimitry Andric return true; 8790b57cec5SDimitry Andric } 8800b57cec5SDimitry Andric 8810b57cec5SDimitry Andric // As opposed to the (12-bit) Indexed addressing mode below, the 7/9-bit signed 8820b57cec5SDimitry Andric // selected here doesn't support labels/immediates, only base+offset. 8830b57cec5SDimitry Andric if (CurDAG->isBaseWithConstantOffset(N)) { 8840b57cec5SDimitry Andric if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { 8850b57cec5SDimitry Andric if (IsSignedImm) { 8860b57cec5SDimitry Andric int64_t RHSC = RHS->getSExtValue(); 8870b57cec5SDimitry Andric unsigned Scale = Log2_32(Size); 8880b57cec5SDimitry Andric int64_t Range = 0x1LL << (BW - 1); 8890b57cec5SDimitry Andric 8900b57cec5SDimitry Andric if ((RHSC & (Size - 1)) == 0 && RHSC >= -(Range << Scale) && 8910b57cec5SDimitry Andric RHSC < (Range << Scale)) { 8920b57cec5SDimitry Andric Base = N.getOperand(0); 8930b57cec5SDimitry Andric if (Base.getOpcode() == ISD::FrameIndex) { 8940b57cec5SDimitry Andric int FI = cast<FrameIndexSDNode>(Base)->getIndex(); 8950b57cec5SDimitry Andric Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy(DL)); 8960b57cec5SDimitry Andric } 8970b57cec5SDimitry Andric OffImm = CurDAG->getTargetConstant(RHSC >> Scale, dl, MVT::i64); 8980b57cec5SDimitry Andric return true; 8990b57cec5SDimitry Andric } 9000b57cec5SDimitry Andric } else { 9010b57cec5SDimitry Andric // unsigned Immediate 9020b57cec5SDimitry Andric uint64_t RHSC = RHS->getZExtValue(); 9030b57cec5SDimitry Andric unsigned Scale = Log2_32(Size); 9040b57cec5SDimitry Andric uint64_t Range = 0x1ULL << BW; 9050b57cec5SDimitry Andric 9060b57cec5SDimitry Andric if ((RHSC & (Size - 1)) == 0 && RHSC < (Range << Scale)) { 9070b57cec5SDimitry Andric Base = N.getOperand(0); 9080b57cec5SDimitry Andric if (Base.getOpcode() == ISD::FrameIndex) { 9090b57cec5SDimitry Andric int FI = cast<FrameIndexSDNode>(Base)->getIndex(); 9100b57cec5SDimitry Andric Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy(DL)); 9110b57cec5SDimitry Andric } 9120b57cec5SDimitry Andric OffImm = CurDAG->getTargetConstant(RHSC >> Scale, dl, MVT::i64); 9130b57cec5SDimitry Andric return true; 9140b57cec5SDimitry Andric } 9150b57cec5SDimitry Andric } 9160b57cec5SDimitry Andric } 9170b57cec5SDimitry Andric } 9180b57cec5SDimitry Andric // Base only. The address will be materialized into a register before 9190b57cec5SDimitry Andric // the memory is accessed. 9200b57cec5SDimitry Andric // add x0, Xbase, #offset 9210b57cec5SDimitry Andric // stp x1, x2, [x0] 9220b57cec5SDimitry Andric Base = N; 9230b57cec5SDimitry Andric OffImm = CurDAG->getTargetConstant(0, dl, MVT::i64); 9240b57cec5SDimitry Andric return true; 9250b57cec5SDimitry Andric } 9260b57cec5SDimitry Andric 9270b57cec5SDimitry Andric /// SelectAddrModeIndexed - Select a "register plus scaled unsigned 12-bit 9280b57cec5SDimitry Andric /// immediate" address. The "Size" argument is the size in bytes of the memory 9290b57cec5SDimitry Andric /// reference, which determines the scale. 9300b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectAddrModeIndexed(SDValue N, unsigned Size, 9310b57cec5SDimitry Andric SDValue &Base, SDValue &OffImm) { 9320b57cec5SDimitry Andric SDLoc dl(N); 9330b57cec5SDimitry Andric const DataLayout &DL = CurDAG->getDataLayout(); 9340b57cec5SDimitry Andric const TargetLowering *TLI = getTargetLowering(); 9350b57cec5SDimitry Andric if (N.getOpcode() == ISD::FrameIndex) { 9360b57cec5SDimitry Andric int FI = cast<FrameIndexSDNode>(N)->getIndex(); 9370b57cec5SDimitry Andric Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy(DL)); 9380b57cec5SDimitry Andric OffImm = CurDAG->getTargetConstant(0, dl, MVT::i64); 9390b57cec5SDimitry Andric return true; 9400b57cec5SDimitry Andric } 9410b57cec5SDimitry Andric 9420b57cec5SDimitry Andric if (N.getOpcode() == AArch64ISD::ADDlow && isWorthFoldingADDlow(N)) { 9430b57cec5SDimitry Andric GlobalAddressSDNode *GAN = 9440b57cec5SDimitry Andric dyn_cast<GlobalAddressSDNode>(N.getOperand(1).getNode()); 9450b57cec5SDimitry Andric Base = N.getOperand(0); 9460b57cec5SDimitry Andric OffImm = N.getOperand(1); 9470b57cec5SDimitry Andric if (!GAN) 9480b57cec5SDimitry Andric return true; 9490b57cec5SDimitry Andric 9505ffd83dbSDimitry Andric if (GAN->getOffset() % Size == 0 && 9515ffd83dbSDimitry Andric GAN->getGlobal()->getPointerAlignment(DL) >= Size) 9520b57cec5SDimitry Andric return true; 9530b57cec5SDimitry Andric } 9540b57cec5SDimitry Andric 9550b57cec5SDimitry Andric if (CurDAG->isBaseWithConstantOffset(N)) { 9560b57cec5SDimitry Andric if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { 9570b57cec5SDimitry Andric int64_t RHSC = (int64_t)RHS->getZExtValue(); 9580b57cec5SDimitry Andric unsigned Scale = Log2_32(Size); 9590b57cec5SDimitry Andric if ((RHSC & (Size - 1)) == 0 && RHSC >= 0 && RHSC < (0x1000 << Scale)) { 9600b57cec5SDimitry Andric Base = N.getOperand(0); 9610b57cec5SDimitry Andric if (Base.getOpcode() == ISD::FrameIndex) { 9620b57cec5SDimitry Andric int FI = cast<FrameIndexSDNode>(Base)->getIndex(); 9630b57cec5SDimitry Andric Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy(DL)); 9640b57cec5SDimitry Andric } 9650b57cec5SDimitry Andric OffImm = CurDAG->getTargetConstant(RHSC >> Scale, dl, MVT::i64); 9660b57cec5SDimitry Andric return true; 9670b57cec5SDimitry Andric } 9680b57cec5SDimitry Andric } 9690b57cec5SDimitry Andric } 9700b57cec5SDimitry Andric 9710b57cec5SDimitry Andric // Before falling back to our general case, check if the unscaled 9720b57cec5SDimitry Andric // instructions can handle this. If so, that's preferable. 9730b57cec5SDimitry Andric if (SelectAddrModeUnscaled(N, Size, Base, OffImm)) 9740b57cec5SDimitry Andric return false; 9750b57cec5SDimitry Andric 9760b57cec5SDimitry Andric // Base only. The address will be materialized into a register before 9770b57cec5SDimitry Andric // the memory is accessed. 9780b57cec5SDimitry Andric // add x0, Xbase, #offset 9790b57cec5SDimitry Andric // ldr x0, [x0] 9800b57cec5SDimitry Andric Base = N; 9810b57cec5SDimitry Andric OffImm = CurDAG->getTargetConstant(0, dl, MVT::i64); 9820b57cec5SDimitry Andric return true; 9830b57cec5SDimitry Andric } 9840b57cec5SDimitry Andric 9850b57cec5SDimitry Andric /// SelectAddrModeUnscaled - Select a "register plus unscaled signed 9-bit 9860b57cec5SDimitry Andric /// immediate" address. This should only match when there is an offset that 9870b57cec5SDimitry Andric /// is not valid for a scaled immediate addressing mode. The "Size" argument 9880b57cec5SDimitry Andric /// is the size in bytes of the memory reference, which is needed here to know 9890b57cec5SDimitry Andric /// what is valid for a scaled immediate. 9900b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectAddrModeUnscaled(SDValue N, unsigned Size, 9910b57cec5SDimitry Andric SDValue &Base, 9920b57cec5SDimitry Andric SDValue &OffImm) { 9930b57cec5SDimitry Andric if (!CurDAG->isBaseWithConstantOffset(N)) 9940b57cec5SDimitry Andric return false; 9950b57cec5SDimitry Andric if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { 9960b57cec5SDimitry Andric int64_t RHSC = RHS->getSExtValue(); 9970b57cec5SDimitry Andric // If the offset is valid as a scaled immediate, don't match here. 9980b57cec5SDimitry Andric if ((RHSC & (Size - 1)) == 0 && RHSC >= 0 && 9990b57cec5SDimitry Andric RHSC < (0x1000 << Log2_32(Size))) 10000b57cec5SDimitry Andric return false; 10010b57cec5SDimitry Andric if (RHSC >= -256 && RHSC < 256) { 10020b57cec5SDimitry Andric Base = N.getOperand(0); 10030b57cec5SDimitry Andric if (Base.getOpcode() == ISD::FrameIndex) { 10040b57cec5SDimitry Andric int FI = cast<FrameIndexSDNode>(Base)->getIndex(); 10050b57cec5SDimitry Andric const TargetLowering *TLI = getTargetLowering(); 10060b57cec5SDimitry Andric Base = CurDAG->getTargetFrameIndex( 10070b57cec5SDimitry Andric FI, TLI->getPointerTy(CurDAG->getDataLayout())); 10080b57cec5SDimitry Andric } 10090b57cec5SDimitry Andric OffImm = CurDAG->getTargetConstant(RHSC, SDLoc(N), MVT::i64); 10100b57cec5SDimitry Andric return true; 10110b57cec5SDimitry Andric } 10120b57cec5SDimitry Andric } 10130b57cec5SDimitry Andric return false; 10140b57cec5SDimitry Andric } 10150b57cec5SDimitry Andric 10160b57cec5SDimitry Andric static SDValue Widen(SelectionDAG *CurDAG, SDValue N) { 10170b57cec5SDimitry Andric SDLoc dl(N); 10180b57cec5SDimitry Andric SDValue SubReg = CurDAG->getTargetConstant(AArch64::sub_32, dl, MVT::i32); 10190b57cec5SDimitry Andric SDValue ImpDef = SDValue( 10200b57cec5SDimitry Andric CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, MVT::i64), 0); 10210b57cec5SDimitry Andric MachineSDNode *Node = CurDAG->getMachineNode( 10220b57cec5SDimitry Andric TargetOpcode::INSERT_SUBREG, dl, MVT::i64, ImpDef, N, SubReg); 10230b57cec5SDimitry Andric return SDValue(Node, 0); 10240b57cec5SDimitry Andric } 10250b57cec5SDimitry Andric 10260b57cec5SDimitry Andric /// Check if the given SHL node (\p N), can be used to form an 10270b57cec5SDimitry Andric /// extended register for an addressing mode. 10280b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectExtendedSHL(SDValue N, unsigned Size, 10290b57cec5SDimitry Andric bool WantExtend, SDValue &Offset, 10300b57cec5SDimitry Andric SDValue &SignExtend) { 10310b57cec5SDimitry Andric assert(N.getOpcode() == ISD::SHL && "Invalid opcode."); 10320b57cec5SDimitry Andric ConstantSDNode *CSD = dyn_cast<ConstantSDNode>(N.getOperand(1)); 10330b57cec5SDimitry Andric if (!CSD || (CSD->getZExtValue() & 0x7) != CSD->getZExtValue()) 10340b57cec5SDimitry Andric return false; 10350b57cec5SDimitry Andric 10360b57cec5SDimitry Andric SDLoc dl(N); 10370b57cec5SDimitry Andric if (WantExtend) { 10380b57cec5SDimitry Andric AArch64_AM::ShiftExtendType Ext = 10390b57cec5SDimitry Andric getExtendTypeForNode(N.getOperand(0), true); 10400b57cec5SDimitry Andric if (Ext == AArch64_AM::InvalidShiftExtend) 10410b57cec5SDimitry Andric return false; 10420b57cec5SDimitry Andric 10430b57cec5SDimitry Andric Offset = narrowIfNeeded(CurDAG, N.getOperand(0).getOperand(0)); 10440b57cec5SDimitry Andric SignExtend = CurDAG->getTargetConstant(Ext == AArch64_AM::SXTW, dl, 10450b57cec5SDimitry Andric MVT::i32); 10460b57cec5SDimitry Andric } else { 10470b57cec5SDimitry Andric Offset = N.getOperand(0); 10480b57cec5SDimitry Andric SignExtend = CurDAG->getTargetConstant(0, dl, MVT::i32); 10490b57cec5SDimitry Andric } 10500b57cec5SDimitry Andric 10510b57cec5SDimitry Andric unsigned LegalShiftVal = Log2_32(Size); 10520b57cec5SDimitry Andric unsigned ShiftVal = CSD->getZExtValue(); 10530b57cec5SDimitry Andric 10540b57cec5SDimitry Andric if (ShiftVal != 0 && ShiftVal != LegalShiftVal) 10550b57cec5SDimitry Andric return false; 10560b57cec5SDimitry Andric 10570b57cec5SDimitry Andric return isWorthFolding(N); 10580b57cec5SDimitry Andric } 10590b57cec5SDimitry Andric 10600b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectAddrModeWRO(SDValue N, unsigned Size, 10610b57cec5SDimitry Andric SDValue &Base, SDValue &Offset, 10620b57cec5SDimitry Andric SDValue &SignExtend, 10630b57cec5SDimitry Andric SDValue &DoShift) { 10640b57cec5SDimitry Andric if (N.getOpcode() != ISD::ADD) 10650b57cec5SDimitry Andric return false; 10660b57cec5SDimitry Andric SDValue LHS = N.getOperand(0); 10670b57cec5SDimitry Andric SDValue RHS = N.getOperand(1); 10680b57cec5SDimitry Andric SDLoc dl(N); 10690b57cec5SDimitry Andric 10700b57cec5SDimitry Andric // We don't want to match immediate adds here, because they are better lowered 10710b57cec5SDimitry Andric // to the register-immediate addressing modes. 10720b57cec5SDimitry Andric if (isa<ConstantSDNode>(LHS) || isa<ConstantSDNode>(RHS)) 10730b57cec5SDimitry Andric return false; 10740b57cec5SDimitry Andric 10750b57cec5SDimitry Andric // Check if this particular node is reused in any non-memory related 10760b57cec5SDimitry Andric // operation. If yes, do not try to fold this node into the address 10770b57cec5SDimitry Andric // computation, since the computation will be kept. 10780b57cec5SDimitry Andric const SDNode *Node = N.getNode(); 10790b57cec5SDimitry Andric for (SDNode *UI : Node->uses()) { 10800b57cec5SDimitry Andric if (!isa<MemSDNode>(*UI)) 10810b57cec5SDimitry Andric return false; 10820b57cec5SDimitry Andric } 10830b57cec5SDimitry Andric 10840b57cec5SDimitry Andric // Remember if it is worth folding N when it produces extended register. 10850b57cec5SDimitry Andric bool IsExtendedRegisterWorthFolding = isWorthFolding(N); 10860b57cec5SDimitry Andric 10870b57cec5SDimitry Andric // Try to match a shifted extend on the RHS. 10880b57cec5SDimitry Andric if (IsExtendedRegisterWorthFolding && RHS.getOpcode() == ISD::SHL && 10890b57cec5SDimitry Andric SelectExtendedSHL(RHS, Size, true, Offset, SignExtend)) { 10900b57cec5SDimitry Andric Base = LHS; 10910b57cec5SDimitry Andric DoShift = CurDAG->getTargetConstant(true, dl, MVT::i32); 10920b57cec5SDimitry Andric return true; 10930b57cec5SDimitry Andric } 10940b57cec5SDimitry Andric 10950b57cec5SDimitry Andric // Try to match a shifted extend on the LHS. 10960b57cec5SDimitry Andric if (IsExtendedRegisterWorthFolding && LHS.getOpcode() == ISD::SHL && 10970b57cec5SDimitry Andric SelectExtendedSHL(LHS, Size, true, Offset, SignExtend)) { 10980b57cec5SDimitry Andric Base = RHS; 10990b57cec5SDimitry Andric DoShift = CurDAG->getTargetConstant(true, dl, MVT::i32); 11000b57cec5SDimitry Andric return true; 11010b57cec5SDimitry Andric } 11020b57cec5SDimitry Andric 11030b57cec5SDimitry Andric // There was no shift, whatever else we find. 11040b57cec5SDimitry Andric DoShift = CurDAG->getTargetConstant(false, dl, MVT::i32); 11050b57cec5SDimitry Andric 11060b57cec5SDimitry Andric AArch64_AM::ShiftExtendType Ext = AArch64_AM::InvalidShiftExtend; 11070b57cec5SDimitry Andric // Try to match an unshifted extend on the LHS. 11080b57cec5SDimitry Andric if (IsExtendedRegisterWorthFolding && 11090b57cec5SDimitry Andric (Ext = getExtendTypeForNode(LHS, true)) != 11100b57cec5SDimitry Andric AArch64_AM::InvalidShiftExtend) { 11110b57cec5SDimitry Andric Base = RHS; 11120b57cec5SDimitry Andric Offset = narrowIfNeeded(CurDAG, LHS.getOperand(0)); 11130b57cec5SDimitry Andric SignExtend = CurDAG->getTargetConstant(Ext == AArch64_AM::SXTW, dl, 11140b57cec5SDimitry Andric MVT::i32); 11150b57cec5SDimitry Andric if (isWorthFolding(LHS)) 11160b57cec5SDimitry Andric return true; 11170b57cec5SDimitry Andric } 11180b57cec5SDimitry Andric 11190b57cec5SDimitry Andric // Try to match an unshifted extend on the RHS. 11200b57cec5SDimitry Andric if (IsExtendedRegisterWorthFolding && 11210b57cec5SDimitry Andric (Ext = getExtendTypeForNode(RHS, true)) != 11220b57cec5SDimitry Andric AArch64_AM::InvalidShiftExtend) { 11230b57cec5SDimitry Andric Base = LHS; 11240b57cec5SDimitry Andric Offset = narrowIfNeeded(CurDAG, RHS.getOperand(0)); 11250b57cec5SDimitry Andric SignExtend = CurDAG->getTargetConstant(Ext == AArch64_AM::SXTW, dl, 11260b57cec5SDimitry Andric MVT::i32); 11270b57cec5SDimitry Andric if (isWorthFolding(RHS)) 11280b57cec5SDimitry Andric return true; 11290b57cec5SDimitry Andric } 11300b57cec5SDimitry Andric 11310b57cec5SDimitry Andric return false; 11320b57cec5SDimitry Andric } 11330b57cec5SDimitry Andric 11340b57cec5SDimitry Andric // Check if the given immediate is preferred by ADD. If an immediate can be 11350b57cec5SDimitry Andric // encoded in an ADD, or it can be encoded in an "ADD LSL #12" and can not be 11360b57cec5SDimitry Andric // encoded by one MOVZ, return true. 11370b57cec5SDimitry Andric static bool isPreferredADD(int64_t ImmOff) { 11380b57cec5SDimitry Andric // Constant in [0x0, 0xfff] can be encoded in ADD. 11390b57cec5SDimitry Andric if ((ImmOff & 0xfffffffffffff000LL) == 0x0LL) 11400b57cec5SDimitry Andric return true; 11410b57cec5SDimitry Andric // Check if it can be encoded in an "ADD LSL #12". 11420b57cec5SDimitry Andric if ((ImmOff & 0xffffffffff000fffLL) == 0x0LL) 11430b57cec5SDimitry Andric // As a single MOVZ is faster than a "ADD of LSL #12", ignore such constant. 11440b57cec5SDimitry Andric return (ImmOff & 0xffffffffff00ffffLL) != 0x0LL && 11450b57cec5SDimitry Andric (ImmOff & 0xffffffffffff0fffLL) != 0x0LL; 11460b57cec5SDimitry Andric return false; 11470b57cec5SDimitry Andric } 11480b57cec5SDimitry Andric 11490b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectAddrModeXRO(SDValue N, unsigned Size, 11500b57cec5SDimitry Andric SDValue &Base, SDValue &Offset, 11510b57cec5SDimitry Andric SDValue &SignExtend, 11520b57cec5SDimitry Andric SDValue &DoShift) { 11530b57cec5SDimitry Andric if (N.getOpcode() != ISD::ADD) 11540b57cec5SDimitry Andric return false; 11550b57cec5SDimitry Andric SDValue LHS = N.getOperand(0); 11560b57cec5SDimitry Andric SDValue RHS = N.getOperand(1); 11570b57cec5SDimitry Andric SDLoc DL(N); 11580b57cec5SDimitry Andric 11590b57cec5SDimitry Andric // Check if this particular node is reused in any non-memory related 11600b57cec5SDimitry Andric // operation. If yes, do not try to fold this node into the address 11610b57cec5SDimitry Andric // computation, since the computation will be kept. 11620b57cec5SDimitry Andric const SDNode *Node = N.getNode(); 11630b57cec5SDimitry Andric for (SDNode *UI : Node->uses()) { 11640b57cec5SDimitry Andric if (!isa<MemSDNode>(*UI)) 11650b57cec5SDimitry Andric return false; 11660b57cec5SDimitry Andric } 11670b57cec5SDimitry Andric 11680b57cec5SDimitry Andric // Watch out if RHS is a wide immediate, it can not be selected into 11690b57cec5SDimitry Andric // [BaseReg+Imm] addressing mode. Also it may not be able to be encoded into 11700b57cec5SDimitry Andric // ADD/SUB. Instead it will use [BaseReg + 0] address mode and generate 11710b57cec5SDimitry Andric // instructions like: 11720b57cec5SDimitry Andric // MOV X0, WideImmediate 11730b57cec5SDimitry Andric // ADD X1, BaseReg, X0 11740b57cec5SDimitry Andric // LDR X2, [X1, 0] 11750b57cec5SDimitry Andric // For such situation, using [BaseReg, XReg] addressing mode can save one 11760b57cec5SDimitry Andric // ADD/SUB: 11770b57cec5SDimitry Andric // MOV X0, WideImmediate 11780b57cec5SDimitry Andric // LDR X2, [BaseReg, X0] 11790b57cec5SDimitry Andric if (isa<ConstantSDNode>(RHS)) { 11800b57cec5SDimitry Andric int64_t ImmOff = (int64_t)cast<ConstantSDNode>(RHS)->getZExtValue(); 11810b57cec5SDimitry Andric unsigned Scale = Log2_32(Size); 11820b57cec5SDimitry Andric // Skip the immediate can be selected by load/store addressing mode. 11830b57cec5SDimitry Andric // Also skip the immediate can be encoded by a single ADD (SUB is also 11840b57cec5SDimitry Andric // checked by using -ImmOff). 11850b57cec5SDimitry Andric if ((ImmOff % Size == 0 && ImmOff >= 0 && ImmOff < (0x1000 << Scale)) || 11860b57cec5SDimitry Andric isPreferredADD(ImmOff) || isPreferredADD(-ImmOff)) 11870b57cec5SDimitry Andric return false; 11880b57cec5SDimitry Andric 11890b57cec5SDimitry Andric SDValue Ops[] = { RHS }; 11900b57cec5SDimitry Andric SDNode *MOVI = 11910b57cec5SDimitry Andric CurDAG->getMachineNode(AArch64::MOVi64imm, DL, MVT::i64, Ops); 11920b57cec5SDimitry Andric SDValue MOVIV = SDValue(MOVI, 0); 11930b57cec5SDimitry Andric // This ADD of two X register will be selected into [Reg+Reg] mode. 11940b57cec5SDimitry Andric N = CurDAG->getNode(ISD::ADD, DL, MVT::i64, LHS, MOVIV); 11950b57cec5SDimitry Andric } 11960b57cec5SDimitry Andric 11970b57cec5SDimitry Andric // Remember if it is worth folding N when it produces extended register. 11980b57cec5SDimitry Andric bool IsExtendedRegisterWorthFolding = isWorthFolding(N); 11990b57cec5SDimitry Andric 12000b57cec5SDimitry Andric // Try to match a shifted extend on the RHS. 12010b57cec5SDimitry Andric if (IsExtendedRegisterWorthFolding && RHS.getOpcode() == ISD::SHL && 12020b57cec5SDimitry Andric SelectExtendedSHL(RHS, Size, false, Offset, SignExtend)) { 12030b57cec5SDimitry Andric Base = LHS; 12040b57cec5SDimitry Andric DoShift = CurDAG->getTargetConstant(true, DL, MVT::i32); 12050b57cec5SDimitry Andric return true; 12060b57cec5SDimitry Andric } 12070b57cec5SDimitry Andric 12080b57cec5SDimitry Andric // Try to match a shifted extend on the LHS. 12090b57cec5SDimitry Andric if (IsExtendedRegisterWorthFolding && LHS.getOpcode() == ISD::SHL && 12100b57cec5SDimitry Andric SelectExtendedSHL(LHS, Size, false, Offset, SignExtend)) { 12110b57cec5SDimitry Andric Base = RHS; 12120b57cec5SDimitry Andric DoShift = CurDAG->getTargetConstant(true, DL, MVT::i32); 12130b57cec5SDimitry Andric return true; 12140b57cec5SDimitry Andric } 12150b57cec5SDimitry Andric 12160b57cec5SDimitry Andric // Match any non-shifted, non-extend, non-immediate add expression. 12170b57cec5SDimitry Andric Base = LHS; 12180b57cec5SDimitry Andric Offset = RHS; 12190b57cec5SDimitry Andric SignExtend = CurDAG->getTargetConstant(false, DL, MVT::i32); 12200b57cec5SDimitry Andric DoShift = CurDAG->getTargetConstant(false, DL, MVT::i32); 12210b57cec5SDimitry Andric // Reg1 + Reg2 is free: no check needed. 12220b57cec5SDimitry Andric return true; 12230b57cec5SDimitry Andric } 12240b57cec5SDimitry Andric 12250b57cec5SDimitry Andric SDValue AArch64DAGToDAGISel::createDTuple(ArrayRef<SDValue> Regs) { 12260b57cec5SDimitry Andric static const unsigned RegClassIDs[] = { 12270b57cec5SDimitry Andric AArch64::DDRegClassID, AArch64::DDDRegClassID, AArch64::DDDDRegClassID}; 12280b57cec5SDimitry Andric static const unsigned SubRegs[] = {AArch64::dsub0, AArch64::dsub1, 12290b57cec5SDimitry Andric AArch64::dsub2, AArch64::dsub3}; 12300b57cec5SDimitry Andric 12310b57cec5SDimitry Andric return createTuple(Regs, RegClassIDs, SubRegs); 12320b57cec5SDimitry Andric } 12330b57cec5SDimitry Andric 12340b57cec5SDimitry Andric SDValue AArch64DAGToDAGISel::createQTuple(ArrayRef<SDValue> Regs) { 12350b57cec5SDimitry Andric static const unsigned RegClassIDs[] = { 12360b57cec5SDimitry Andric AArch64::QQRegClassID, AArch64::QQQRegClassID, AArch64::QQQQRegClassID}; 12370b57cec5SDimitry Andric static const unsigned SubRegs[] = {AArch64::qsub0, AArch64::qsub1, 12380b57cec5SDimitry Andric AArch64::qsub2, AArch64::qsub3}; 12390b57cec5SDimitry Andric 12400b57cec5SDimitry Andric return createTuple(Regs, RegClassIDs, SubRegs); 12410b57cec5SDimitry Andric } 12420b57cec5SDimitry Andric 12435ffd83dbSDimitry Andric SDValue AArch64DAGToDAGISel::createZTuple(ArrayRef<SDValue> Regs) { 12445ffd83dbSDimitry Andric static const unsigned RegClassIDs[] = {AArch64::ZPR2RegClassID, 12455ffd83dbSDimitry Andric AArch64::ZPR3RegClassID, 12465ffd83dbSDimitry Andric AArch64::ZPR4RegClassID}; 12475ffd83dbSDimitry Andric static const unsigned SubRegs[] = {AArch64::zsub0, AArch64::zsub1, 12485ffd83dbSDimitry Andric AArch64::zsub2, AArch64::zsub3}; 12495ffd83dbSDimitry Andric 12505ffd83dbSDimitry Andric return createTuple(Regs, RegClassIDs, SubRegs); 12515ffd83dbSDimitry Andric } 12525ffd83dbSDimitry Andric 12530b57cec5SDimitry Andric SDValue AArch64DAGToDAGISel::createTuple(ArrayRef<SDValue> Regs, 12540b57cec5SDimitry Andric const unsigned RegClassIDs[], 12550b57cec5SDimitry Andric const unsigned SubRegs[]) { 12560b57cec5SDimitry Andric // There's no special register-class for a vector-list of 1 element: it's just 12570b57cec5SDimitry Andric // a vector. 12580b57cec5SDimitry Andric if (Regs.size() == 1) 12590b57cec5SDimitry Andric return Regs[0]; 12600b57cec5SDimitry Andric 12610b57cec5SDimitry Andric assert(Regs.size() >= 2 && Regs.size() <= 4); 12620b57cec5SDimitry Andric 12630b57cec5SDimitry Andric SDLoc DL(Regs[0]); 12640b57cec5SDimitry Andric 12650b57cec5SDimitry Andric SmallVector<SDValue, 4> Ops; 12660b57cec5SDimitry Andric 12670b57cec5SDimitry Andric // First operand of REG_SEQUENCE is the desired RegClass. 12680b57cec5SDimitry Andric Ops.push_back( 12690b57cec5SDimitry Andric CurDAG->getTargetConstant(RegClassIDs[Regs.size() - 2], DL, MVT::i32)); 12700b57cec5SDimitry Andric 12710b57cec5SDimitry Andric // Then we get pairs of source & subregister-position for the components. 12720b57cec5SDimitry Andric for (unsigned i = 0; i < Regs.size(); ++i) { 12730b57cec5SDimitry Andric Ops.push_back(Regs[i]); 12740b57cec5SDimitry Andric Ops.push_back(CurDAG->getTargetConstant(SubRegs[i], DL, MVT::i32)); 12750b57cec5SDimitry Andric } 12760b57cec5SDimitry Andric 12770b57cec5SDimitry Andric SDNode *N = 12780b57cec5SDimitry Andric CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, DL, MVT::Untyped, Ops); 12790b57cec5SDimitry Andric return SDValue(N, 0); 12800b57cec5SDimitry Andric } 12810b57cec5SDimitry Andric 12820b57cec5SDimitry Andric void AArch64DAGToDAGISel::SelectTable(SDNode *N, unsigned NumVecs, unsigned Opc, 12830b57cec5SDimitry Andric bool isExt) { 12840b57cec5SDimitry Andric SDLoc dl(N); 12850b57cec5SDimitry Andric EVT VT = N->getValueType(0); 12860b57cec5SDimitry Andric 12870b57cec5SDimitry Andric unsigned ExtOff = isExt; 12880b57cec5SDimitry Andric 12890b57cec5SDimitry Andric // Form a REG_SEQUENCE to force register allocation. 12900b57cec5SDimitry Andric unsigned Vec0Off = ExtOff + 1; 12910b57cec5SDimitry Andric SmallVector<SDValue, 4> Regs(N->op_begin() + Vec0Off, 12920b57cec5SDimitry Andric N->op_begin() + Vec0Off + NumVecs); 12930b57cec5SDimitry Andric SDValue RegSeq = createQTuple(Regs); 12940b57cec5SDimitry Andric 12950b57cec5SDimitry Andric SmallVector<SDValue, 6> Ops; 12960b57cec5SDimitry Andric if (isExt) 12970b57cec5SDimitry Andric Ops.push_back(N->getOperand(1)); 12980b57cec5SDimitry Andric Ops.push_back(RegSeq); 12990b57cec5SDimitry Andric Ops.push_back(N->getOperand(NumVecs + ExtOff + 1)); 13000b57cec5SDimitry Andric ReplaceNode(N, CurDAG->getMachineNode(Opc, dl, VT, Ops)); 13010b57cec5SDimitry Andric } 13020b57cec5SDimitry Andric 13030b57cec5SDimitry Andric bool AArch64DAGToDAGISel::tryIndexedLoad(SDNode *N) { 13040b57cec5SDimitry Andric LoadSDNode *LD = cast<LoadSDNode>(N); 13050b57cec5SDimitry Andric if (LD->isUnindexed()) 13060b57cec5SDimitry Andric return false; 13070b57cec5SDimitry Andric EVT VT = LD->getMemoryVT(); 13080b57cec5SDimitry Andric EVT DstVT = N->getValueType(0); 13090b57cec5SDimitry Andric ISD::MemIndexedMode AM = LD->getAddressingMode(); 13100b57cec5SDimitry Andric bool IsPre = AM == ISD::PRE_INC || AM == ISD::PRE_DEC; 13110b57cec5SDimitry Andric 13120b57cec5SDimitry Andric // We're not doing validity checking here. That was done when checking 13130b57cec5SDimitry Andric // if we should mark the load as indexed or not. We're just selecting 13140b57cec5SDimitry Andric // the right instruction. 13150b57cec5SDimitry Andric unsigned Opcode = 0; 13160b57cec5SDimitry Andric 13170b57cec5SDimitry Andric ISD::LoadExtType ExtType = LD->getExtensionType(); 13180b57cec5SDimitry Andric bool InsertTo64 = false; 13190b57cec5SDimitry Andric if (VT == MVT::i64) 13200b57cec5SDimitry Andric Opcode = IsPre ? AArch64::LDRXpre : AArch64::LDRXpost; 13210b57cec5SDimitry Andric else if (VT == MVT::i32) { 13220b57cec5SDimitry Andric if (ExtType == ISD::NON_EXTLOAD) 13230b57cec5SDimitry Andric Opcode = IsPre ? AArch64::LDRWpre : AArch64::LDRWpost; 13240b57cec5SDimitry Andric else if (ExtType == ISD::SEXTLOAD) 13250b57cec5SDimitry Andric Opcode = IsPre ? AArch64::LDRSWpre : AArch64::LDRSWpost; 13260b57cec5SDimitry Andric else { 13270b57cec5SDimitry Andric Opcode = IsPre ? AArch64::LDRWpre : AArch64::LDRWpost; 13280b57cec5SDimitry Andric InsertTo64 = true; 13290b57cec5SDimitry Andric // The result of the load is only i32. It's the subreg_to_reg that makes 13300b57cec5SDimitry Andric // it into an i64. 13310b57cec5SDimitry Andric DstVT = MVT::i32; 13320b57cec5SDimitry Andric } 13330b57cec5SDimitry Andric } else if (VT == MVT::i16) { 13340b57cec5SDimitry Andric if (ExtType == ISD::SEXTLOAD) { 13350b57cec5SDimitry Andric if (DstVT == MVT::i64) 13360b57cec5SDimitry Andric Opcode = IsPre ? AArch64::LDRSHXpre : AArch64::LDRSHXpost; 13370b57cec5SDimitry Andric else 13380b57cec5SDimitry Andric Opcode = IsPre ? AArch64::LDRSHWpre : AArch64::LDRSHWpost; 13390b57cec5SDimitry Andric } else { 13400b57cec5SDimitry Andric Opcode = IsPre ? AArch64::LDRHHpre : AArch64::LDRHHpost; 13410b57cec5SDimitry Andric InsertTo64 = DstVT == MVT::i64; 13420b57cec5SDimitry Andric // The result of the load is only i32. It's the subreg_to_reg that makes 13430b57cec5SDimitry Andric // it into an i64. 13440b57cec5SDimitry Andric DstVT = MVT::i32; 13450b57cec5SDimitry Andric } 13460b57cec5SDimitry Andric } else if (VT == MVT::i8) { 13470b57cec5SDimitry Andric if (ExtType == ISD::SEXTLOAD) { 13480b57cec5SDimitry Andric if (DstVT == MVT::i64) 13490b57cec5SDimitry Andric Opcode = IsPre ? AArch64::LDRSBXpre : AArch64::LDRSBXpost; 13500b57cec5SDimitry Andric else 13510b57cec5SDimitry Andric Opcode = IsPre ? AArch64::LDRSBWpre : AArch64::LDRSBWpost; 13520b57cec5SDimitry Andric } else { 13530b57cec5SDimitry Andric Opcode = IsPre ? AArch64::LDRBBpre : AArch64::LDRBBpost; 13540b57cec5SDimitry Andric InsertTo64 = DstVT == MVT::i64; 13550b57cec5SDimitry Andric // The result of the load is only i32. It's the subreg_to_reg that makes 13560b57cec5SDimitry Andric // it into an i64. 13570b57cec5SDimitry Andric DstVT = MVT::i32; 13580b57cec5SDimitry Andric } 13590b57cec5SDimitry Andric } else if (VT == MVT::f16) { 13600b57cec5SDimitry Andric Opcode = IsPre ? AArch64::LDRHpre : AArch64::LDRHpost; 13615ffd83dbSDimitry Andric } else if (VT == MVT::bf16) { 13625ffd83dbSDimitry Andric Opcode = IsPre ? AArch64::LDRHpre : AArch64::LDRHpost; 13630b57cec5SDimitry Andric } else if (VT == MVT::f32) { 13640b57cec5SDimitry Andric Opcode = IsPre ? AArch64::LDRSpre : AArch64::LDRSpost; 13650b57cec5SDimitry Andric } else if (VT == MVT::f64 || VT.is64BitVector()) { 13660b57cec5SDimitry Andric Opcode = IsPre ? AArch64::LDRDpre : AArch64::LDRDpost; 13670b57cec5SDimitry Andric } else if (VT.is128BitVector()) { 13680b57cec5SDimitry Andric Opcode = IsPre ? AArch64::LDRQpre : AArch64::LDRQpost; 13690b57cec5SDimitry Andric } else 13700b57cec5SDimitry Andric return false; 13710b57cec5SDimitry Andric SDValue Chain = LD->getChain(); 13720b57cec5SDimitry Andric SDValue Base = LD->getBasePtr(); 13730b57cec5SDimitry Andric ConstantSDNode *OffsetOp = cast<ConstantSDNode>(LD->getOffset()); 13740b57cec5SDimitry Andric int OffsetVal = (int)OffsetOp->getZExtValue(); 13750b57cec5SDimitry Andric SDLoc dl(N); 13760b57cec5SDimitry Andric SDValue Offset = CurDAG->getTargetConstant(OffsetVal, dl, MVT::i64); 13770b57cec5SDimitry Andric SDValue Ops[] = { Base, Offset, Chain }; 13780b57cec5SDimitry Andric SDNode *Res = CurDAG->getMachineNode(Opcode, dl, MVT::i64, DstVT, 13790b57cec5SDimitry Andric MVT::Other, Ops); 1380fe6060f1SDimitry Andric 1381fe6060f1SDimitry Andric // Transfer memoperands. 1382fe6060f1SDimitry Andric MachineMemOperand *MemOp = cast<MemSDNode>(N)->getMemOperand(); 1383fe6060f1SDimitry Andric CurDAG->setNodeMemRefs(cast<MachineSDNode>(Res), {MemOp}); 1384fe6060f1SDimitry Andric 13850b57cec5SDimitry Andric // Either way, we're replacing the node, so tell the caller that. 13860b57cec5SDimitry Andric SDValue LoadedVal = SDValue(Res, 1); 13870b57cec5SDimitry Andric if (InsertTo64) { 13880b57cec5SDimitry Andric SDValue SubReg = CurDAG->getTargetConstant(AArch64::sub_32, dl, MVT::i32); 13890b57cec5SDimitry Andric LoadedVal = 13900b57cec5SDimitry Andric SDValue(CurDAG->getMachineNode( 13910b57cec5SDimitry Andric AArch64::SUBREG_TO_REG, dl, MVT::i64, 13920b57cec5SDimitry Andric CurDAG->getTargetConstant(0, dl, MVT::i64), LoadedVal, 13930b57cec5SDimitry Andric SubReg), 13940b57cec5SDimitry Andric 0); 13950b57cec5SDimitry Andric } 13960b57cec5SDimitry Andric 13970b57cec5SDimitry Andric ReplaceUses(SDValue(N, 0), LoadedVal); 13980b57cec5SDimitry Andric ReplaceUses(SDValue(N, 1), SDValue(Res, 0)); 13990b57cec5SDimitry Andric ReplaceUses(SDValue(N, 2), SDValue(Res, 2)); 14000b57cec5SDimitry Andric CurDAG->RemoveDeadNode(N); 14010b57cec5SDimitry Andric return true; 14020b57cec5SDimitry Andric } 14030b57cec5SDimitry Andric 14040b57cec5SDimitry Andric void AArch64DAGToDAGISel::SelectLoad(SDNode *N, unsigned NumVecs, unsigned Opc, 14050b57cec5SDimitry Andric unsigned SubRegIdx) { 14060b57cec5SDimitry Andric SDLoc dl(N); 14070b57cec5SDimitry Andric EVT VT = N->getValueType(0); 14080b57cec5SDimitry Andric SDValue Chain = N->getOperand(0); 14090b57cec5SDimitry Andric 14100b57cec5SDimitry Andric SDValue Ops[] = {N->getOperand(2), // Mem operand; 14110b57cec5SDimitry Andric Chain}; 14120b57cec5SDimitry Andric 14130b57cec5SDimitry Andric const EVT ResTys[] = {MVT::Untyped, MVT::Other}; 14140b57cec5SDimitry Andric 14150b57cec5SDimitry Andric SDNode *Ld = CurDAG->getMachineNode(Opc, dl, ResTys, Ops); 14160b57cec5SDimitry Andric SDValue SuperReg = SDValue(Ld, 0); 14170b57cec5SDimitry Andric for (unsigned i = 0; i < NumVecs; ++i) 14180b57cec5SDimitry Andric ReplaceUses(SDValue(N, i), 14190b57cec5SDimitry Andric CurDAG->getTargetExtractSubreg(SubRegIdx + i, dl, VT, SuperReg)); 14200b57cec5SDimitry Andric 14210b57cec5SDimitry Andric ReplaceUses(SDValue(N, NumVecs), SDValue(Ld, 1)); 14220b57cec5SDimitry Andric 1423e8d8bef9SDimitry Andric // Transfer memoperands. In the case of AArch64::LD64B, there won't be one, 1424e8d8bef9SDimitry Andric // because it's too simple to have needed special treatment during lowering. 1425e8d8bef9SDimitry Andric if (auto *MemIntr = dyn_cast<MemIntrinsicSDNode>(N)) { 1426e8d8bef9SDimitry Andric MachineMemOperand *MemOp = MemIntr->getMemOperand(); 14270b57cec5SDimitry Andric CurDAG->setNodeMemRefs(cast<MachineSDNode>(Ld), {MemOp}); 1428e8d8bef9SDimitry Andric } 14290b57cec5SDimitry Andric 14300b57cec5SDimitry Andric CurDAG->RemoveDeadNode(N); 14310b57cec5SDimitry Andric } 14320b57cec5SDimitry Andric 14330b57cec5SDimitry Andric void AArch64DAGToDAGISel::SelectPostLoad(SDNode *N, unsigned NumVecs, 14340b57cec5SDimitry Andric unsigned Opc, unsigned SubRegIdx) { 14350b57cec5SDimitry Andric SDLoc dl(N); 14360b57cec5SDimitry Andric EVT VT = N->getValueType(0); 14370b57cec5SDimitry Andric SDValue Chain = N->getOperand(0); 14380b57cec5SDimitry Andric 14390b57cec5SDimitry Andric SDValue Ops[] = {N->getOperand(1), // Mem operand 14400b57cec5SDimitry Andric N->getOperand(2), // Incremental 14410b57cec5SDimitry Andric Chain}; 14420b57cec5SDimitry Andric 14430b57cec5SDimitry Andric const EVT ResTys[] = {MVT::i64, // Type of the write back register 14440b57cec5SDimitry Andric MVT::Untyped, MVT::Other}; 14450b57cec5SDimitry Andric 14460b57cec5SDimitry Andric SDNode *Ld = CurDAG->getMachineNode(Opc, dl, ResTys, Ops); 14470b57cec5SDimitry Andric 14480b57cec5SDimitry Andric // Update uses of write back register 14490b57cec5SDimitry Andric ReplaceUses(SDValue(N, NumVecs), SDValue(Ld, 0)); 14500b57cec5SDimitry Andric 14510b57cec5SDimitry Andric // Update uses of vector list 14520b57cec5SDimitry Andric SDValue SuperReg = SDValue(Ld, 1); 14530b57cec5SDimitry Andric if (NumVecs == 1) 14540b57cec5SDimitry Andric ReplaceUses(SDValue(N, 0), SuperReg); 14550b57cec5SDimitry Andric else 14560b57cec5SDimitry Andric for (unsigned i = 0; i < NumVecs; ++i) 14570b57cec5SDimitry Andric ReplaceUses(SDValue(N, i), 14580b57cec5SDimitry Andric CurDAG->getTargetExtractSubreg(SubRegIdx + i, dl, VT, SuperReg)); 14590b57cec5SDimitry Andric 14600b57cec5SDimitry Andric // Update the chain 14610b57cec5SDimitry Andric ReplaceUses(SDValue(N, NumVecs + 1), SDValue(Ld, 2)); 14620b57cec5SDimitry Andric CurDAG->RemoveDeadNode(N); 14630b57cec5SDimitry Andric } 14640b57cec5SDimitry Andric 14655ffd83dbSDimitry Andric /// Optimize \param OldBase and \param OldOffset selecting the best addressing 14665ffd83dbSDimitry Andric /// mode. Returns a tuple consisting of an Opcode, an SDValue representing the 14675ffd83dbSDimitry Andric /// new Base and an SDValue representing the new offset. 14685ffd83dbSDimitry Andric std::tuple<unsigned, SDValue, SDValue> 1469979e22ffSDimitry Andric AArch64DAGToDAGISel::findAddrModeSVELoadStore(SDNode *N, unsigned Opc_rr, 1470979e22ffSDimitry Andric unsigned Opc_ri, 14715ffd83dbSDimitry Andric const SDValue &OldBase, 1472979e22ffSDimitry Andric const SDValue &OldOffset, 1473979e22ffSDimitry Andric unsigned Scale) { 14745ffd83dbSDimitry Andric SDValue NewBase = OldBase; 14755ffd83dbSDimitry Andric SDValue NewOffset = OldOffset; 14765ffd83dbSDimitry Andric // Detect a possible Reg+Imm addressing mode. 14775ffd83dbSDimitry Andric const bool IsRegImm = SelectAddrModeIndexedSVE</*Min=*/-8, /*Max=*/7>( 14785ffd83dbSDimitry Andric N, OldBase, NewBase, NewOffset); 14795ffd83dbSDimitry Andric 14805ffd83dbSDimitry Andric // Detect a possible reg+reg addressing mode, but only if we haven't already 14815ffd83dbSDimitry Andric // detected a Reg+Imm one. 14825ffd83dbSDimitry Andric const bool IsRegReg = 1483979e22ffSDimitry Andric !IsRegImm && SelectSVERegRegAddrMode(OldBase, Scale, NewBase, NewOffset); 14845ffd83dbSDimitry Andric 14855ffd83dbSDimitry Andric // Select the instruction. 14865ffd83dbSDimitry Andric return std::make_tuple(IsRegReg ? Opc_rr : Opc_ri, NewBase, NewOffset); 14875ffd83dbSDimitry Andric } 14885ffd83dbSDimitry Andric 14895ffd83dbSDimitry Andric void AArch64DAGToDAGISel::SelectPredicatedLoad(SDNode *N, unsigned NumVecs, 1490979e22ffSDimitry Andric unsigned Scale, unsigned Opc_ri, 1491*349cc55cSDimitry Andric unsigned Opc_rr, bool IsIntr) { 1492979e22ffSDimitry Andric assert(Scale < 4 && "Invalid scaling value."); 14935ffd83dbSDimitry Andric SDLoc DL(N); 14945ffd83dbSDimitry Andric EVT VT = N->getValueType(0); 14955ffd83dbSDimitry Andric SDValue Chain = N->getOperand(0); 14965ffd83dbSDimitry Andric 1497979e22ffSDimitry Andric // Optimize addressing mode. 1498979e22ffSDimitry Andric SDValue Base, Offset; 1499979e22ffSDimitry Andric unsigned Opc; 1500979e22ffSDimitry Andric std::tie(Opc, Base, Offset) = findAddrModeSVELoadStore( 1501*349cc55cSDimitry Andric N, Opc_rr, Opc_ri, N->getOperand(IsIntr ? 3 : 2), 1502979e22ffSDimitry Andric CurDAG->getTargetConstant(0, DL, MVT::i64), Scale); 1503979e22ffSDimitry Andric 1504*349cc55cSDimitry Andric SDValue Ops[] = {N->getOperand(IsIntr ? 2 : 1), // Predicate 1505979e22ffSDimitry Andric Base, // Memory operand 1506979e22ffSDimitry Andric Offset, Chain}; 15075ffd83dbSDimitry Andric 15085ffd83dbSDimitry Andric const EVT ResTys[] = {MVT::Untyped, MVT::Other}; 15095ffd83dbSDimitry Andric 15105ffd83dbSDimitry Andric SDNode *Load = CurDAG->getMachineNode(Opc, DL, ResTys, Ops); 15115ffd83dbSDimitry Andric SDValue SuperReg = SDValue(Load, 0); 15125ffd83dbSDimitry Andric for (unsigned i = 0; i < NumVecs; ++i) 15135ffd83dbSDimitry Andric ReplaceUses(SDValue(N, i), CurDAG->getTargetExtractSubreg( 15145ffd83dbSDimitry Andric AArch64::zsub0 + i, DL, VT, SuperReg)); 15155ffd83dbSDimitry Andric 15165ffd83dbSDimitry Andric // Copy chain 15175ffd83dbSDimitry Andric unsigned ChainIdx = NumVecs; 15185ffd83dbSDimitry Andric ReplaceUses(SDValue(N, ChainIdx), SDValue(Load, 1)); 15195ffd83dbSDimitry Andric CurDAG->RemoveDeadNode(N); 15205ffd83dbSDimitry Andric } 15215ffd83dbSDimitry Andric 15220b57cec5SDimitry Andric void AArch64DAGToDAGISel::SelectStore(SDNode *N, unsigned NumVecs, 15230b57cec5SDimitry Andric unsigned Opc) { 15240b57cec5SDimitry Andric SDLoc dl(N); 15250b57cec5SDimitry Andric EVT VT = N->getOperand(2)->getValueType(0); 15260b57cec5SDimitry Andric 15270b57cec5SDimitry Andric // Form a REG_SEQUENCE to force register allocation. 15280b57cec5SDimitry Andric bool Is128Bit = VT.getSizeInBits() == 128; 15290b57cec5SDimitry Andric SmallVector<SDValue, 4> Regs(N->op_begin() + 2, N->op_begin() + 2 + NumVecs); 15300b57cec5SDimitry Andric SDValue RegSeq = Is128Bit ? createQTuple(Regs) : createDTuple(Regs); 15310b57cec5SDimitry Andric 15320b57cec5SDimitry Andric SDValue Ops[] = {RegSeq, N->getOperand(NumVecs + 2), N->getOperand(0)}; 15330b57cec5SDimitry Andric SDNode *St = CurDAG->getMachineNode(Opc, dl, N->getValueType(0), Ops); 15340b57cec5SDimitry Andric 15350b57cec5SDimitry Andric // Transfer memoperands. 15360b57cec5SDimitry Andric MachineMemOperand *MemOp = cast<MemIntrinsicSDNode>(N)->getMemOperand(); 15370b57cec5SDimitry Andric CurDAG->setNodeMemRefs(cast<MachineSDNode>(St), {MemOp}); 15380b57cec5SDimitry Andric 15390b57cec5SDimitry Andric ReplaceNode(N, St); 15400b57cec5SDimitry Andric } 15410b57cec5SDimitry Andric 15425ffd83dbSDimitry Andric void AArch64DAGToDAGISel::SelectPredicatedStore(SDNode *N, unsigned NumVecs, 1543979e22ffSDimitry Andric unsigned Scale, unsigned Opc_rr, 1544979e22ffSDimitry Andric unsigned Opc_ri) { 15455ffd83dbSDimitry Andric SDLoc dl(N); 15465ffd83dbSDimitry Andric 15475ffd83dbSDimitry Andric // Form a REG_SEQUENCE to force register allocation. 15485ffd83dbSDimitry Andric SmallVector<SDValue, 4> Regs(N->op_begin() + 2, N->op_begin() + 2 + NumVecs); 15495ffd83dbSDimitry Andric SDValue RegSeq = createZTuple(Regs); 15505ffd83dbSDimitry Andric 15515ffd83dbSDimitry Andric // Optimize addressing mode. 15525ffd83dbSDimitry Andric unsigned Opc; 15535ffd83dbSDimitry Andric SDValue Offset, Base; 1554979e22ffSDimitry Andric std::tie(Opc, Base, Offset) = findAddrModeSVELoadStore( 15555ffd83dbSDimitry Andric N, Opc_rr, Opc_ri, N->getOperand(NumVecs + 3), 1556979e22ffSDimitry Andric CurDAG->getTargetConstant(0, dl, MVT::i64), Scale); 15575ffd83dbSDimitry Andric 15585ffd83dbSDimitry Andric SDValue Ops[] = {RegSeq, N->getOperand(NumVecs + 2), // predicate 15595ffd83dbSDimitry Andric Base, // address 15605ffd83dbSDimitry Andric Offset, // offset 15615ffd83dbSDimitry Andric N->getOperand(0)}; // chain 15625ffd83dbSDimitry Andric SDNode *St = CurDAG->getMachineNode(Opc, dl, N->getValueType(0), Ops); 15635ffd83dbSDimitry Andric 15645ffd83dbSDimitry Andric ReplaceNode(N, St); 15655ffd83dbSDimitry Andric } 15665ffd83dbSDimitry Andric 15675ffd83dbSDimitry Andric bool AArch64DAGToDAGISel::SelectAddrModeFrameIndexSVE(SDValue N, SDValue &Base, 15685ffd83dbSDimitry Andric SDValue &OffImm) { 15695ffd83dbSDimitry Andric SDLoc dl(N); 15705ffd83dbSDimitry Andric const DataLayout &DL = CurDAG->getDataLayout(); 15715ffd83dbSDimitry Andric const TargetLowering *TLI = getTargetLowering(); 15725ffd83dbSDimitry Andric 15735ffd83dbSDimitry Andric // Try to match it for the frame address 15745ffd83dbSDimitry Andric if (auto FINode = dyn_cast<FrameIndexSDNode>(N)) { 15755ffd83dbSDimitry Andric int FI = FINode->getIndex(); 15765ffd83dbSDimitry Andric Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy(DL)); 15775ffd83dbSDimitry Andric OffImm = CurDAG->getTargetConstant(0, dl, MVT::i64); 15785ffd83dbSDimitry Andric return true; 15795ffd83dbSDimitry Andric } 15805ffd83dbSDimitry Andric 15815ffd83dbSDimitry Andric return false; 15825ffd83dbSDimitry Andric } 15835ffd83dbSDimitry Andric 15840b57cec5SDimitry Andric void AArch64DAGToDAGISel::SelectPostStore(SDNode *N, unsigned NumVecs, 15850b57cec5SDimitry Andric unsigned Opc) { 15860b57cec5SDimitry Andric SDLoc dl(N); 15870b57cec5SDimitry Andric EVT VT = N->getOperand(2)->getValueType(0); 15880b57cec5SDimitry Andric const EVT ResTys[] = {MVT::i64, // Type of the write back register 15890b57cec5SDimitry Andric MVT::Other}; // Type for the Chain 15900b57cec5SDimitry Andric 15910b57cec5SDimitry Andric // Form a REG_SEQUENCE to force register allocation. 15920b57cec5SDimitry Andric bool Is128Bit = VT.getSizeInBits() == 128; 15930b57cec5SDimitry Andric SmallVector<SDValue, 4> Regs(N->op_begin() + 1, N->op_begin() + 1 + NumVecs); 15940b57cec5SDimitry Andric SDValue RegSeq = Is128Bit ? createQTuple(Regs) : createDTuple(Regs); 15950b57cec5SDimitry Andric 15960b57cec5SDimitry Andric SDValue Ops[] = {RegSeq, 15970b57cec5SDimitry Andric N->getOperand(NumVecs + 1), // base register 15980b57cec5SDimitry Andric N->getOperand(NumVecs + 2), // Incremental 15990b57cec5SDimitry Andric N->getOperand(0)}; // Chain 16000b57cec5SDimitry Andric SDNode *St = CurDAG->getMachineNode(Opc, dl, ResTys, Ops); 16010b57cec5SDimitry Andric 16020b57cec5SDimitry Andric ReplaceNode(N, St); 16030b57cec5SDimitry Andric } 16040b57cec5SDimitry Andric 16050b57cec5SDimitry Andric namespace { 16060b57cec5SDimitry Andric /// WidenVector - Given a value in the V64 register class, produce the 16070b57cec5SDimitry Andric /// equivalent value in the V128 register class. 16080b57cec5SDimitry Andric class WidenVector { 16090b57cec5SDimitry Andric SelectionDAG &DAG; 16100b57cec5SDimitry Andric 16110b57cec5SDimitry Andric public: 16120b57cec5SDimitry Andric WidenVector(SelectionDAG &DAG) : DAG(DAG) {} 16130b57cec5SDimitry Andric 16140b57cec5SDimitry Andric SDValue operator()(SDValue V64Reg) { 16150b57cec5SDimitry Andric EVT VT = V64Reg.getValueType(); 16160b57cec5SDimitry Andric unsigned NarrowSize = VT.getVectorNumElements(); 16170b57cec5SDimitry Andric MVT EltTy = VT.getVectorElementType().getSimpleVT(); 16180b57cec5SDimitry Andric MVT WideTy = MVT::getVectorVT(EltTy, 2 * NarrowSize); 16190b57cec5SDimitry Andric SDLoc DL(V64Reg); 16200b57cec5SDimitry Andric 16210b57cec5SDimitry Andric SDValue Undef = 16220b57cec5SDimitry Andric SDValue(DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF, DL, WideTy), 0); 16230b57cec5SDimitry Andric return DAG.getTargetInsertSubreg(AArch64::dsub, DL, WideTy, Undef, V64Reg); 16240b57cec5SDimitry Andric } 16250b57cec5SDimitry Andric }; 16260b57cec5SDimitry Andric } // namespace 16270b57cec5SDimitry Andric 16280b57cec5SDimitry Andric /// NarrowVector - Given a value in the V128 register class, produce the 16290b57cec5SDimitry Andric /// equivalent value in the V64 register class. 16300b57cec5SDimitry Andric static SDValue NarrowVector(SDValue V128Reg, SelectionDAG &DAG) { 16310b57cec5SDimitry Andric EVT VT = V128Reg.getValueType(); 16320b57cec5SDimitry Andric unsigned WideSize = VT.getVectorNumElements(); 16330b57cec5SDimitry Andric MVT EltTy = VT.getVectorElementType().getSimpleVT(); 16340b57cec5SDimitry Andric MVT NarrowTy = MVT::getVectorVT(EltTy, WideSize / 2); 16350b57cec5SDimitry Andric 16360b57cec5SDimitry Andric return DAG.getTargetExtractSubreg(AArch64::dsub, SDLoc(V128Reg), NarrowTy, 16370b57cec5SDimitry Andric V128Reg); 16380b57cec5SDimitry Andric } 16390b57cec5SDimitry Andric 16400b57cec5SDimitry Andric void AArch64DAGToDAGISel::SelectLoadLane(SDNode *N, unsigned NumVecs, 16410b57cec5SDimitry Andric unsigned Opc) { 16420b57cec5SDimitry Andric SDLoc dl(N); 16430b57cec5SDimitry Andric EVT VT = N->getValueType(0); 16440b57cec5SDimitry Andric bool Narrow = VT.getSizeInBits() == 64; 16450b57cec5SDimitry Andric 16460b57cec5SDimitry Andric // Form a REG_SEQUENCE to force register allocation. 16470b57cec5SDimitry Andric SmallVector<SDValue, 4> Regs(N->op_begin() + 2, N->op_begin() + 2 + NumVecs); 16480b57cec5SDimitry Andric 16490b57cec5SDimitry Andric if (Narrow) 16500b57cec5SDimitry Andric transform(Regs, Regs.begin(), 16510b57cec5SDimitry Andric WidenVector(*CurDAG)); 16520b57cec5SDimitry Andric 16530b57cec5SDimitry Andric SDValue RegSeq = createQTuple(Regs); 16540b57cec5SDimitry Andric 16550b57cec5SDimitry Andric const EVT ResTys[] = {MVT::Untyped, MVT::Other}; 16560b57cec5SDimitry Andric 16570b57cec5SDimitry Andric unsigned LaneNo = 16580b57cec5SDimitry Andric cast<ConstantSDNode>(N->getOperand(NumVecs + 2))->getZExtValue(); 16590b57cec5SDimitry Andric 16600b57cec5SDimitry Andric SDValue Ops[] = {RegSeq, CurDAG->getTargetConstant(LaneNo, dl, MVT::i64), 16610b57cec5SDimitry Andric N->getOperand(NumVecs + 3), N->getOperand(0)}; 16620b57cec5SDimitry Andric SDNode *Ld = CurDAG->getMachineNode(Opc, dl, ResTys, Ops); 16630b57cec5SDimitry Andric SDValue SuperReg = SDValue(Ld, 0); 16640b57cec5SDimitry Andric 16650b57cec5SDimitry Andric EVT WideVT = RegSeq.getOperand(1)->getValueType(0); 16660b57cec5SDimitry Andric static const unsigned QSubs[] = { AArch64::qsub0, AArch64::qsub1, 16670b57cec5SDimitry Andric AArch64::qsub2, AArch64::qsub3 }; 16680b57cec5SDimitry Andric for (unsigned i = 0; i < NumVecs; ++i) { 16690b57cec5SDimitry Andric SDValue NV = CurDAG->getTargetExtractSubreg(QSubs[i], dl, WideVT, SuperReg); 16700b57cec5SDimitry Andric if (Narrow) 16710b57cec5SDimitry Andric NV = NarrowVector(NV, *CurDAG); 16720b57cec5SDimitry Andric ReplaceUses(SDValue(N, i), NV); 16730b57cec5SDimitry Andric } 16740b57cec5SDimitry Andric 16750b57cec5SDimitry Andric ReplaceUses(SDValue(N, NumVecs), SDValue(Ld, 1)); 16760b57cec5SDimitry Andric CurDAG->RemoveDeadNode(N); 16770b57cec5SDimitry Andric } 16780b57cec5SDimitry Andric 16790b57cec5SDimitry Andric void AArch64DAGToDAGISel::SelectPostLoadLane(SDNode *N, unsigned NumVecs, 16800b57cec5SDimitry Andric unsigned Opc) { 16810b57cec5SDimitry Andric SDLoc dl(N); 16820b57cec5SDimitry Andric EVT VT = N->getValueType(0); 16830b57cec5SDimitry Andric bool Narrow = VT.getSizeInBits() == 64; 16840b57cec5SDimitry Andric 16850b57cec5SDimitry Andric // Form a REG_SEQUENCE to force register allocation. 16860b57cec5SDimitry Andric SmallVector<SDValue, 4> Regs(N->op_begin() + 1, N->op_begin() + 1 + NumVecs); 16870b57cec5SDimitry Andric 16880b57cec5SDimitry Andric if (Narrow) 16890b57cec5SDimitry Andric transform(Regs, Regs.begin(), 16900b57cec5SDimitry Andric WidenVector(*CurDAG)); 16910b57cec5SDimitry Andric 16920b57cec5SDimitry Andric SDValue RegSeq = createQTuple(Regs); 16930b57cec5SDimitry Andric 16940b57cec5SDimitry Andric const EVT ResTys[] = {MVT::i64, // Type of the write back register 16950b57cec5SDimitry Andric RegSeq->getValueType(0), MVT::Other}; 16960b57cec5SDimitry Andric 16970b57cec5SDimitry Andric unsigned LaneNo = 16980b57cec5SDimitry Andric cast<ConstantSDNode>(N->getOperand(NumVecs + 1))->getZExtValue(); 16990b57cec5SDimitry Andric 17000b57cec5SDimitry Andric SDValue Ops[] = {RegSeq, 17010b57cec5SDimitry Andric CurDAG->getTargetConstant(LaneNo, dl, 17020b57cec5SDimitry Andric MVT::i64), // Lane Number 17030b57cec5SDimitry Andric N->getOperand(NumVecs + 2), // Base register 17040b57cec5SDimitry Andric N->getOperand(NumVecs + 3), // Incremental 17050b57cec5SDimitry Andric N->getOperand(0)}; 17060b57cec5SDimitry Andric SDNode *Ld = CurDAG->getMachineNode(Opc, dl, ResTys, Ops); 17070b57cec5SDimitry Andric 17080b57cec5SDimitry Andric // Update uses of the write back register 17090b57cec5SDimitry Andric ReplaceUses(SDValue(N, NumVecs), SDValue(Ld, 0)); 17100b57cec5SDimitry Andric 17110b57cec5SDimitry Andric // Update uses of the vector list 17120b57cec5SDimitry Andric SDValue SuperReg = SDValue(Ld, 1); 17130b57cec5SDimitry Andric if (NumVecs == 1) { 17140b57cec5SDimitry Andric ReplaceUses(SDValue(N, 0), 17150b57cec5SDimitry Andric Narrow ? NarrowVector(SuperReg, *CurDAG) : SuperReg); 17160b57cec5SDimitry Andric } else { 17170b57cec5SDimitry Andric EVT WideVT = RegSeq.getOperand(1)->getValueType(0); 17180b57cec5SDimitry Andric static const unsigned QSubs[] = { AArch64::qsub0, AArch64::qsub1, 17190b57cec5SDimitry Andric AArch64::qsub2, AArch64::qsub3 }; 17200b57cec5SDimitry Andric for (unsigned i = 0; i < NumVecs; ++i) { 17210b57cec5SDimitry Andric SDValue NV = CurDAG->getTargetExtractSubreg(QSubs[i], dl, WideVT, 17220b57cec5SDimitry Andric SuperReg); 17230b57cec5SDimitry Andric if (Narrow) 17240b57cec5SDimitry Andric NV = NarrowVector(NV, *CurDAG); 17250b57cec5SDimitry Andric ReplaceUses(SDValue(N, i), NV); 17260b57cec5SDimitry Andric } 17270b57cec5SDimitry Andric } 17280b57cec5SDimitry Andric 17290b57cec5SDimitry Andric // Update the Chain 17300b57cec5SDimitry Andric ReplaceUses(SDValue(N, NumVecs + 1), SDValue(Ld, 2)); 17310b57cec5SDimitry Andric CurDAG->RemoveDeadNode(N); 17320b57cec5SDimitry Andric } 17330b57cec5SDimitry Andric 17340b57cec5SDimitry Andric void AArch64DAGToDAGISel::SelectStoreLane(SDNode *N, unsigned NumVecs, 17350b57cec5SDimitry Andric unsigned Opc) { 17360b57cec5SDimitry Andric SDLoc dl(N); 17370b57cec5SDimitry Andric EVT VT = N->getOperand(2)->getValueType(0); 17380b57cec5SDimitry Andric bool Narrow = VT.getSizeInBits() == 64; 17390b57cec5SDimitry Andric 17400b57cec5SDimitry Andric // Form a REG_SEQUENCE to force register allocation. 17410b57cec5SDimitry Andric SmallVector<SDValue, 4> Regs(N->op_begin() + 2, N->op_begin() + 2 + NumVecs); 17420b57cec5SDimitry Andric 17430b57cec5SDimitry Andric if (Narrow) 17440b57cec5SDimitry Andric transform(Regs, Regs.begin(), 17450b57cec5SDimitry Andric WidenVector(*CurDAG)); 17460b57cec5SDimitry Andric 17470b57cec5SDimitry Andric SDValue RegSeq = createQTuple(Regs); 17480b57cec5SDimitry Andric 17490b57cec5SDimitry Andric unsigned LaneNo = 17500b57cec5SDimitry Andric cast<ConstantSDNode>(N->getOperand(NumVecs + 2))->getZExtValue(); 17510b57cec5SDimitry Andric 17520b57cec5SDimitry Andric SDValue Ops[] = {RegSeq, CurDAG->getTargetConstant(LaneNo, dl, MVT::i64), 17530b57cec5SDimitry Andric N->getOperand(NumVecs + 3), N->getOperand(0)}; 17540b57cec5SDimitry Andric SDNode *St = CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops); 17550b57cec5SDimitry Andric 17560b57cec5SDimitry Andric // Transfer memoperands. 17570b57cec5SDimitry Andric MachineMemOperand *MemOp = cast<MemIntrinsicSDNode>(N)->getMemOperand(); 17580b57cec5SDimitry Andric CurDAG->setNodeMemRefs(cast<MachineSDNode>(St), {MemOp}); 17590b57cec5SDimitry Andric 17600b57cec5SDimitry Andric ReplaceNode(N, St); 17610b57cec5SDimitry Andric } 17620b57cec5SDimitry Andric 17630b57cec5SDimitry Andric void AArch64DAGToDAGISel::SelectPostStoreLane(SDNode *N, unsigned NumVecs, 17640b57cec5SDimitry Andric unsigned Opc) { 17650b57cec5SDimitry Andric SDLoc dl(N); 17660b57cec5SDimitry Andric EVT VT = N->getOperand(2)->getValueType(0); 17670b57cec5SDimitry Andric bool Narrow = VT.getSizeInBits() == 64; 17680b57cec5SDimitry Andric 17690b57cec5SDimitry Andric // Form a REG_SEQUENCE to force register allocation. 17700b57cec5SDimitry Andric SmallVector<SDValue, 4> Regs(N->op_begin() + 1, N->op_begin() + 1 + NumVecs); 17710b57cec5SDimitry Andric 17720b57cec5SDimitry Andric if (Narrow) 17730b57cec5SDimitry Andric transform(Regs, Regs.begin(), 17740b57cec5SDimitry Andric WidenVector(*CurDAG)); 17750b57cec5SDimitry Andric 17760b57cec5SDimitry Andric SDValue RegSeq = createQTuple(Regs); 17770b57cec5SDimitry Andric 17780b57cec5SDimitry Andric const EVT ResTys[] = {MVT::i64, // Type of the write back register 17790b57cec5SDimitry Andric MVT::Other}; 17800b57cec5SDimitry Andric 17810b57cec5SDimitry Andric unsigned LaneNo = 17820b57cec5SDimitry Andric cast<ConstantSDNode>(N->getOperand(NumVecs + 1))->getZExtValue(); 17830b57cec5SDimitry Andric 17840b57cec5SDimitry Andric SDValue Ops[] = {RegSeq, CurDAG->getTargetConstant(LaneNo, dl, MVT::i64), 17850b57cec5SDimitry Andric N->getOperand(NumVecs + 2), // Base Register 17860b57cec5SDimitry Andric N->getOperand(NumVecs + 3), // Incremental 17870b57cec5SDimitry Andric N->getOperand(0)}; 17880b57cec5SDimitry Andric SDNode *St = CurDAG->getMachineNode(Opc, dl, ResTys, Ops); 17890b57cec5SDimitry Andric 17900b57cec5SDimitry Andric // Transfer memoperands. 17910b57cec5SDimitry Andric MachineMemOperand *MemOp = cast<MemIntrinsicSDNode>(N)->getMemOperand(); 17920b57cec5SDimitry Andric CurDAG->setNodeMemRefs(cast<MachineSDNode>(St), {MemOp}); 17930b57cec5SDimitry Andric 17940b57cec5SDimitry Andric ReplaceNode(N, St); 17950b57cec5SDimitry Andric } 17960b57cec5SDimitry Andric 17970b57cec5SDimitry Andric static bool isBitfieldExtractOpFromAnd(SelectionDAG *CurDAG, SDNode *N, 17980b57cec5SDimitry Andric unsigned &Opc, SDValue &Opd0, 17990b57cec5SDimitry Andric unsigned &LSB, unsigned &MSB, 18000b57cec5SDimitry Andric unsigned NumberOfIgnoredLowBits, 18010b57cec5SDimitry Andric bool BiggerPattern) { 18020b57cec5SDimitry Andric assert(N->getOpcode() == ISD::AND && 18030b57cec5SDimitry Andric "N must be a AND operation to call this function"); 18040b57cec5SDimitry Andric 18050b57cec5SDimitry Andric EVT VT = N->getValueType(0); 18060b57cec5SDimitry Andric 18070b57cec5SDimitry Andric // Here we can test the type of VT and return false when the type does not 18080b57cec5SDimitry Andric // match, but since it is done prior to that call in the current context 18090b57cec5SDimitry Andric // we turned that into an assert to avoid redundant code. 18100b57cec5SDimitry Andric assert((VT == MVT::i32 || VT == MVT::i64) && 18110b57cec5SDimitry Andric "Type checking must have been done before calling this function"); 18120b57cec5SDimitry Andric 18130b57cec5SDimitry Andric // FIXME: simplify-demanded-bits in DAGCombine will probably have 18140b57cec5SDimitry Andric // changed the AND node to a 32-bit mask operation. We'll have to 18150b57cec5SDimitry Andric // undo that as part of the transform here if we want to catch all 18160b57cec5SDimitry Andric // the opportunities. 18170b57cec5SDimitry Andric // Currently the NumberOfIgnoredLowBits argument helps to recover 18180b57cec5SDimitry Andric // form these situations when matching bigger pattern (bitfield insert). 18190b57cec5SDimitry Andric 18200b57cec5SDimitry Andric // For unsigned extracts, check for a shift right and mask 18210b57cec5SDimitry Andric uint64_t AndImm = 0; 18220b57cec5SDimitry Andric if (!isOpcWithIntImmediate(N, ISD::AND, AndImm)) 18230b57cec5SDimitry Andric return false; 18240b57cec5SDimitry Andric 18250b57cec5SDimitry Andric const SDNode *Op0 = N->getOperand(0).getNode(); 18260b57cec5SDimitry Andric 18270b57cec5SDimitry Andric // Because of simplify-demanded-bits in DAGCombine, the mask may have been 18280b57cec5SDimitry Andric // simplified. Try to undo that 18290b57cec5SDimitry Andric AndImm |= maskTrailingOnes<uint64_t>(NumberOfIgnoredLowBits); 18300b57cec5SDimitry Andric 18310b57cec5SDimitry Andric // The immediate is a mask of the low bits iff imm & (imm+1) == 0 18320b57cec5SDimitry Andric if (AndImm & (AndImm + 1)) 18330b57cec5SDimitry Andric return false; 18340b57cec5SDimitry Andric 18350b57cec5SDimitry Andric bool ClampMSB = false; 18360b57cec5SDimitry Andric uint64_t SrlImm = 0; 18370b57cec5SDimitry Andric // Handle the SRL + ANY_EXTEND case. 18380b57cec5SDimitry Andric if (VT == MVT::i64 && Op0->getOpcode() == ISD::ANY_EXTEND && 18390b57cec5SDimitry Andric isOpcWithIntImmediate(Op0->getOperand(0).getNode(), ISD::SRL, SrlImm)) { 18400b57cec5SDimitry Andric // Extend the incoming operand of the SRL to 64-bit. 18410b57cec5SDimitry Andric Opd0 = Widen(CurDAG, Op0->getOperand(0).getOperand(0)); 18420b57cec5SDimitry Andric // Make sure to clamp the MSB so that we preserve the semantics of the 18430b57cec5SDimitry Andric // original operations. 18440b57cec5SDimitry Andric ClampMSB = true; 18450b57cec5SDimitry Andric } else if (VT == MVT::i32 && Op0->getOpcode() == ISD::TRUNCATE && 18460b57cec5SDimitry Andric isOpcWithIntImmediate(Op0->getOperand(0).getNode(), ISD::SRL, 18470b57cec5SDimitry Andric SrlImm)) { 18480b57cec5SDimitry Andric // If the shift result was truncated, we can still combine them. 18490b57cec5SDimitry Andric Opd0 = Op0->getOperand(0).getOperand(0); 18500b57cec5SDimitry Andric 18510b57cec5SDimitry Andric // Use the type of SRL node. 18520b57cec5SDimitry Andric VT = Opd0->getValueType(0); 18530b57cec5SDimitry Andric } else if (isOpcWithIntImmediate(Op0, ISD::SRL, SrlImm)) { 18540b57cec5SDimitry Andric Opd0 = Op0->getOperand(0); 18550b57cec5SDimitry Andric } else if (BiggerPattern) { 18560b57cec5SDimitry Andric // Let's pretend a 0 shift right has been performed. 18570b57cec5SDimitry Andric // The resulting code will be at least as good as the original one 18580b57cec5SDimitry Andric // plus it may expose more opportunities for bitfield insert pattern. 18590b57cec5SDimitry Andric // FIXME: Currently we limit this to the bigger pattern, because 18600b57cec5SDimitry Andric // some optimizations expect AND and not UBFM. 18610b57cec5SDimitry Andric Opd0 = N->getOperand(0); 18620b57cec5SDimitry Andric } else 18630b57cec5SDimitry Andric return false; 18640b57cec5SDimitry Andric 18650b57cec5SDimitry Andric // Bail out on large immediates. This happens when no proper 18660b57cec5SDimitry Andric // combining/constant folding was performed. 18670b57cec5SDimitry Andric if (!BiggerPattern && (SrlImm <= 0 || SrlImm >= VT.getSizeInBits())) { 18680b57cec5SDimitry Andric LLVM_DEBUG( 18690b57cec5SDimitry Andric (dbgs() << N 18700b57cec5SDimitry Andric << ": Found large shift immediate, this should not happen\n")); 18710b57cec5SDimitry Andric return false; 18720b57cec5SDimitry Andric } 18730b57cec5SDimitry Andric 18740b57cec5SDimitry Andric LSB = SrlImm; 18750b57cec5SDimitry Andric MSB = SrlImm + (VT == MVT::i32 ? countTrailingOnes<uint32_t>(AndImm) 18760b57cec5SDimitry Andric : countTrailingOnes<uint64_t>(AndImm)) - 18770b57cec5SDimitry Andric 1; 18780b57cec5SDimitry Andric if (ClampMSB) 18790b57cec5SDimitry Andric // Since we're moving the extend before the right shift operation, we need 18800b57cec5SDimitry Andric // to clamp the MSB to make sure we don't shift in undefined bits instead of 18810b57cec5SDimitry Andric // the zeros which would get shifted in with the original right shift 18820b57cec5SDimitry Andric // operation. 18830b57cec5SDimitry Andric MSB = MSB > 31 ? 31 : MSB; 18840b57cec5SDimitry Andric 18850b57cec5SDimitry Andric Opc = VT == MVT::i32 ? AArch64::UBFMWri : AArch64::UBFMXri; 18860b57cec5SDimitry Andric return true; 18870b57cec5SDimitry Andric } 18880b57cec5SDimitry Andric 18890b57cec5SDimitry Andric static bool isBitfieldExtractOpFromSExtInReg(SDNode *N, unsigned &Opc, 18900b57cec5SDimitry Andric SDValue &Opd0, unsigned &Immr, 18910b57cec5SDimitry Andric unsigned &Imms) { 18920b57cec5SDimitry Andric assert(N->getOpcode() == ISD::SIGN_EXTEND_INREG); 18930b57cec5SDimitry Andric 18940b57cec5SDimitry Andric EVT VT = N->getValueType(0); 18950b57cec5SDimitry Andric unsigned BitWidth = VT.getSizeInBits(); 18960b57cec5SDimitry Andric assert((VT == MVT::i32 || VT == MVT::i64) && 18970b57cec5SDimitry Andric "Type checking must have been done before calling this function"); 18980b57cec5SDimitry Andric 18990b57cec5SDimitry Andric SDValue Op = N->getOperand(0); 19000b57cec5SDimitry Andric if (Op->getOpcode() == ISD::TRUNCATE) { 19010b57cec5SDimitry Andric Op = Op->getOperand(0); 19020b57cec5SDimitry Andric VT = Op->getValueType(0); 19030b57cec5SDimitry Andric BitWidth = VT.getSizeInBits(); 19040b57cec5SDimitry Andric } 19050b57cec5SDimitry Andric 19060b57cec5SDimitry Andric uint64_t ShiftImm; 19070b57cec5SDimitry Andric if (!isOpcWithIntImmediate(Op.getNode(), ISD::SRL, ShiftImm) && 19080b57cec5SDimitry Andric !isOpcWithIntImmediate(Op.getNode(), ISD::SRA, ShiftImm)) 19090b57cec5SDimitry Andric return false; 19100b57cec5SDimitry Andric 19110b57cec5SDimitry Andric unsigned Width = cast<VTSDNode>(N->getOperand(1))->getVT().getSizeInBits(); 19120b57cec5SDimitry Andric if (ShiftImm + Width > BitWidth) 19130b57cec5SDimitry Andric return false; 19140b57cec5SDimitry Andric 19150b57cec5SDimitry Andric Opc = (VT == MVT::i32) ? AArch64::SBFMWri : AArch64::SBFMXri; 19160b57cec5SDimitry Andric Opd0 = Op.getOperand(0); 19170b57cec5SDimitry Andric Immr = ShiftImm; 19180b57cec5SDimitry Andric Imms = ShiftImm + Width - 1; 19190b57cec5SDimitry Andric return true; 19200b57cec5SDimitry Andric } 19210b57cec5SDimitry Andric 19220b57cec5SDimitry Andric static bool isSeveralBitsExtractOpFromShr(SDNode *N, unsigned &Opc, 19230b57cec5SDimitry Andric SDValue &Opd0, unsigned &LSB, 19240b57cec5SDimitry Andric unsigned &MSB) { 19250b57cec5SDimitry Andric // We are looking for the following pattern which basically extracts several 19260b57cec5SDimitry Andric // continuous bits from the source value and places it from the LSB of the 19270b57cec5SDimitry Andric // destination value, all other bits of the destination value or set to zero: 19280b57cec5SDimitry Andric // 19290b57cec5SDimitry Andric // Value2 = AND Value, MaskImm 19300b57cec5SDimitry Andric // SRL Value2, ShiftImm 19310b57cec5SDimitry Andric // 19320b57cec5SDimitry Andric // with MaskImm >> ShiftImm to search for the bit width. 19330b57cec5SDimitry Andric // 19340b57cec5SDimitry Andric // This gets selected into a single UBFM: 19350b57cec5SDimitry Andric // 19360b57cec5SDimitry Andric // UBFM Value, ShiftImm, BitWide + SrlImm -1 19370b57cec5SDimitry Andric // 19380b57cec5SDimitry Andric 19390b57cec5SDimitry Andric if (N->getOpcode() != ISD::SRL) 19400b57cec5SDimitry Andric return false; 19410b57cec5SDimitry Andric 19420b57cec5SDimitry Andric uint64_t AndMask = 0; 19430b57cec5SDimitry Andric if (!isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::AND, AndMask)) 19440b57cec5SDimitry Andric return false; 19450b57cec5SDimitry Andric 19460b57cec5SDimitry Andric Opd0 = N->getOperand(0).getOperand(0); 19470b57cec5SDimitry Andric 19480b57cec5SDimitry Andric uint64_t SrlImm = 0; 19490b57cec5SDimitry Andric if (!isIntImmediate(N->getOperand(1), SrlImm)) 19500b57cec5SDimitry Andric return false; 19510b57cec5SDimitry Andric 19520b57cec5SDimitry Andric // Check whether we really have several bits extract here. 19530b57cec5SDimitry Andric unsigned BitWide = 64 - countLeadingOnes(~(AndMask >> SrlImm)); 19540b57cec5SDimitry Andric if (BitWide && isMask_64(AndMask >> SrlImm)) { 19550b57cec5SDimitry Andric if (N->getValueType(0) == MVT::i32) 19560b57cec5SDimitry Andric Opc = AArch64::UBFMWri; 19570b57cec5SDimitry Andric else 19580b57cec5SDimitry Andric Opc = AArch64::UBFMXri; 19590b57cec5SDimitry Andric 19600b57cec5SDimitry Andric LSB = SrlImm; 19610b57cec5SDimitry Andric MSB = BitWide + SrlImm - 1; 19620b57cec5SDimitry Andric return true; 19630b57cec5SDimitry Andric } 19640b57cec5SDimitry Andric 19650b57cec5SDimitry Andric return false; 19660b57cec5SDimitry Andric } 19670b57cec5SDimitry Andric 19680b57cec5SDimitry Andric static bool isBitfieldExtractOpFromShr(SDNode *N, unsigned &Opc, SDValue &Opd0, 19690b57cec5SDimitry Andric unsigned &Immr, unsigned &Imms, 19700b57cec5SDimitry Andric bool BiggerPattern) { 19710b57cec5SDimitry Andric assert((N->getOpcode() == ISD::SRA || N->getOpcode() == ISD::SRL) && 19720b57cec5SDimitry Andric "N must be a SHR/SRA operation to call this function"); 19730b57cec5SDimitry Andric 19740b57cec5SDimitry Andric EVT VT = N->getValueType(0); 19750b57cec5SDimitry Andric 19760b57cec5SDimitry Andric // Here we can test the type of VT and return false when the type does not 19770b57cec5SDimitry Andric // match, but since it is done prior to that call in the current context 19780b57cec5SDimitry Andric // we turned that into an assert to avoid redundant code. 19790b57cec5SDimitry Andric assert((VT == MVT::i32 || VT == MVT::i64) && 19800b57cec5SDimitry Andric "Type checking must have been done before calling this function"); 19810b57cec5SDimitry Andric 19820b57cec5SDimitry Andric // Check for AND + SRL doing several bits extract. 19830b57cec5SDimitry Andric if (isSeveralBitsExtractOpFromShr(N, Opc, Opd0, Immr, Imms)) 19840b57cec5SDimitry Andric return true; 19850b57cec5SDimitry Andric 19860b57cec5SDimitry Andric // We're looking for a shift of a shift. 19870b57cec5SDimitry Andric uint64_t ShlImm = 0; 19880b57cec5SDimitry Andric uint64_t TruncBits = 0; 19890b57cec5SDimitry Andric if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::SHL, ShlImm)) { 19900b57cec5SDimitry Andric Opd0 = N->getOperand(0).getOperand(0); 19910b57cec5SDimitry Andric } else if (VT == MVT::i32 && N->getOpcode() == ISD::SRL && 19920b57cec5SDimitry Andric N->getOperand(0).getNode()->getOpcode() == ISD::TRUNCATE) { 19930b57cec5SDimitry Andric // We are looking for a shift of truncate. Truncate from i64 to i32 could 19940b57cec5SDimitry Andric // be considered as setting high 32 bits as zero. Our strategy here is to 19950b57cec5SDimitry Andric // always generate 64bit UBFM. This consistency will help the CSE pass 19960b57cec5SDimitry Andric // later find more redundancy. 19970b57cec5SDimitry Andric Opd0 = N->getOperand(0).getOperand(0); 19980b57cec5SDimitry Andric TruncBits = Opd0->getValueType(0).getSizeInBits() - VT.getSizeInBits(); 19990b57cec5SDimitry Andric VT = Opd0.getValueType(); 20000b57cec5SDimitry Andric assert(VT == MVT::i64 && "the promoted type should be i64"); 20010b57cec5SDimitry Andric } else if (BiggerPattern) { 20020b57cec5SDimitry Andric // Let's pretend a 0 shift left has been performed. 20030b57cec5SDimitry Andric // FIXME: Currently we limit this to the bigger pattern case, 20040b57cec5SDimitry Andric // because some optimizations expect AND and not UBFM 20050b57cec5SDimitry Andric Opd0 = N->getOperand(0); 20060b57cec5SDimitry Andric } else 20070b57cec5SDimitry Andric return false; 20080b57cec5SDimitry Andric 20090b57cec5SDimitry Andric // Missing combines/constant folding may have left us with strange 20100b57cec5SDimitry Andric // constants. 20110b57cec5SDimitry Andric if (ShlImm >= VT.getSizeInBits()) { 20120b57cec5SDimitry Andric LLVM_DEBUG( 20130b57cec5SDimitry Andric (dbgs() << N 20140b57cec5SDimitry Andric << ": Found large shift immediate, this should not happen\n")); 20150b57cec5SDimitry Andric return false; 20160b57cec5SDimitry Andric } 20170b57cec5SDimitry Andric 20180b57cec5SDimitry Andric uint64_t SrlImm = 0; 20190b57cec5SDimitry Andric if (!isIntImmediate(N->getOperand(1), SrlImm)) 20200b57cec5SDimitry Andric return false; 20210b57cec5SDimitry Andric 20220b57cec5SDimitry Andric assert(SrlImm > 0 && SrlImm < VT.getSizeInBits() && 20230b57cec5SDimitry Andric "bad amount in shift node!"); 20240b57cec5SDimitry Andric int immr = SrlImm - ShlImm; 20250b57cec5SDimitry Andric Immr = immr < 0 ? immr + VT.getSizeInBits() : immr; 20260b57cec5SDimitry Andric Imms = VT.getSizeInBits() - ShlImm - TruncBits - 1; 20270b57cec5SDimitry Andric // SRA requires a signed extraction 20280b57cec5SDimitry Andric if (VT == MVT::i32) 20290b57cec5SDimitry Andric Opc = N->getOpcode() == ISD::SRA ? AArch64::SBFMWri : AArch64::UBFMWri; 20300b57cec5SDimitry Andric else 20310b57cec5SDimitry Andric Opc = N->getOpcode() == ISD::SRA ? AArch64::SBFMXri : AArch64::UBFMXri; 20320b57cec5SDimitry Andric return true; 20330b57cec5SDimitry Andric } 20340b57cec5SDimitry Andric 20350b57cec5SDimitry Andric bool AArch64DAGToDAGISel::tryBitfieldExtractOpFromSExt(SDNode *N) { 20360b57cec5SDimitry Andric assert(N->getOpcode() == ISD::SIGN_EXTEND); 20370b57cec5SDimitry Andric 20380b57cec5SDimitry Andric EVT VT = N->getValueType(0); 20390b57cec5SDimitry Andric EVT NarrowVT = N->getOperand(0)->getValueType(0); 20400b57cec5SDimitry Andric if (VT != MVT::i64 || NarrowVT != MVT::i32) 20410b57cec5SDimitry Andric return false; 20420b57cec5SDimitry Andric 20430b57cec5SDimitry Andric uint64_t ShiftImm; 20440b57cec5SDimitry Andric SDValue Op = N->getOperand(0); 20450b57cec5SDimitry Andric if (!isOpcWithIntImmediate(Op.getNode(), ISD::SRA, ShiftImm)) 20460b57cec5SDimitry Andric return false; 20470b57cec5SDimitry Andric 20480b57cec5SDimitry Andric SDLoc dl(N); 20490b57cec5SDimitry Andric // Extend the incoming operand of the shift to 64-bits. 20500b57cec5SDimitry Andric SDValue Opd0 = Widen(CurDAG, Op.getOperand(0)); 20510b57cec5SDimitry Andric unsigned Immr = ShiftImm; 20520b57cec5SDimitry Andric unsigned Imms = NarrowVT.getSizeInBits() - 1; 20530b57cec5SDimitry Andric SDValue Ops[] = {Opd0, CurDAG->getTargetConstant(Immr, dl, VT), 20540b57cec5SDimitry Andric CurDAG->getTargetConstant(Imms, dl, VT)}; 20550b57cec5SDimitry Andric CurDAG->SelectNodeTo(N, AArch64::SBFMXri, VT, Ops); 20560b57cec5SDimitry Andric return true; 20570b57cec5SDimitry Andric } 20580b57cec5SDimitry Andric 2059480093f4SDimitry Andric /// Try to form fcvtl2 instructions from a floating-point extend of a high-half 2060480093f4SDimitry Andric /// extract of a subvector. 2061480093f4SDimitry Andric bool AArch64DAGToDAGISel::tryHighFPExt(SDNode *N) { 2062480093f4SDimitry Andric assert(N->getOpcode() == ISD::FP_EXTEND); 2063480093f4SDimitry Andric 2064480093f4SDimitry Andric // There are 2 forms of fcvtl2 - extend to double or extend to float. 2065480093f4SDimitry Andric SDValue Extract = N->getOperand(0); 2066480093f4SDimitry Andric EVT VT = N->getValueType(0); 2067480093f4SDimitry Andric EVT NarrowVT = Extract.getValueType(); 2068480093f4SDimitry Andric if ((VT != MVT::v2f64 || NarrowVT != MVT::v2f32) && 2069480093f4SDimitry Andric (VT != MVT::v4f32 || NarrowVT != MVT::v4f16)) 2070480093f4SDimitry Andric return false; 2071480093f4SDimitry Andric 2072480093f4SDimitry Andric // Optionally look past a bitcast. 2073480093f4SDimitry Andric Extract = peekThroughBitcasts(Extract); 2074480093f4SDimitry Andric if (Extract.getOpcode() != ISD::EXTRACT_SUBVECTOR) 2075480093f4SDimitry Andric return false; 2076480093f4SDimitry Andric 2077480093f4SDimitry Andric // Match extract from start of high half index. 2078480093f4SDimitry Andric // Example: v8i16 -> v4i16 means the extract must begin at index 4. 2079480093f4SDimitry Andric unsigned ExtractIndex = Extract.getConstantOperandVal(1); 2080480093f4SDimitry Andric if (ExtractIndex != Extract.getValueType().getVectorNumElements()) 2081480093f4SDimitry Andric return false; 2082480093f4SDimitry Andric 2083480093f4SDimitry Andric auto Opcode = VT == MVT::v2f64 ? AArch64::FCVTLv4i32 : AArch64::FCVTLv8i16; 2084480093f4SDimitry Andric CurDAG->SelectNodeTo(N, Opcode, VT, Extract.getOperand(0)); 2085480093f4SDimitry Andric return true; 2086480093f4SDimitry Andric } 2087480093f4SDimitry Andric 20880b57cec5SDimitry Andric static bool isBitfieldExtractOp(SelectionDAG *CurDAG, SDNode *N, unsigned &Opc, 20890b57cec5SDimitry Andric SDValue &Opd0, unsigned &Immr, unsigned &Imms, 20900b57cec5SDimitry Andric unsigned NumberOfIgnoredLowBits = 0, 20910b57cec5SDimitry Andric bool BiggerPattern = false) { 20920b57cec5SDimitry Andric if (N->getValueType(0) != MVT::i32 && N->getValueType(0) != MVT::i64) 20930b57cec5SDimitry Andric return false; 20940b57cec5SDimitry Andric 20950b57cec5SDimitry Andric switch (N->getOpcode()) { 20960b57cec5SDimitry Andric default: 20970b57cec5SDimitry Andric if (!N->isMachineOpcode()) 20980b57cec5SDimitry Andric return false; 20990b57cec5SDimitry Andric break; 21000b57cec5SDimitry Andric case ISD::AND: 21010b57cec5SDimitry Andric return isBitfieldExtractOpFromAnd(CurDAG, N, Opc, Opd0, Immr, Imms, 21020b57cec5SDimitry Andric NumberOfIgnoredLowBits, BiggerPattern); 21030b57cec5SDimitry Andric case ISD::SRL: 21040b57cec5SDimitry Andric case ISD::SRA: 21050b57cec5SDimitry Andric return isBitfieldExtractOpFromShr(N, Opc, Opd0, Immr, Imms, BiggerPattern); 21060b57cec5SDimitry Andric 21070b57cec5SDimitry Andric case ISD::SIGN_EXTEND_INREG: 21080b57cec5SDimitry Andric return isBitfieldExtractOpFromSExtInReg(N, Opc, Opd0, Immr, Imms); 21090b57cec5SDimitry Andric } 21100b57cec5SDimitry Andric 21110b57cec5SDimitry Andric unsigned NOpc = N->getMachineOpcode(); 21120b57cec5SDimitry Andric switch (NOpc) { 21130b57cec5SDimitry Andric default: 21140b57cec5SDimitry Andric return false; 21150b57cec5SDimitry Andric case AArch64::SBFMWri: 21160b57cec5SDimitry Andric case AArch64::UBFMWri: 21170b57cec5SDimitry Andric case AArch64::SBFMXri: 21180b57cec5SDimitry Andric case AArch64::UBFMXri: 21190b57cec5SDimitry Andric Opc = NOpc; 21200b57cec5SDimitry Andric Opd0 = N->getOperand(0); 21210b57cec5SDimitry Andric Immr = cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue(); 21220b57cec5SDimitry Andric Imms = cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue(); 21230b57cec5SDimitry Andric return true; 21240b57cec5SDimitry Andric } 21250b57cec5SDimitry Andric // Unreachable 21260b57cec5SDimitry Andric return false; 21270b57cec5SDimitry Andric } 21280b57cec5SDimitry Andric 21290b57cec5SDimitry Andric bool AArch64DAGToDAGISel::tryBitfieldExtractOp(SDNode *N) { 21300b57cec5SDimitry Andric unsigned Opc, Immr, Imms; 21310b57cec5SDimitry Andric SDValue Opd0; 21320b57cec5SDimitry Andric if (!isBitfieldExtractOp(CurDAG, N, Opc, Opd0, Immr, Imms)) 21330b57cec5SDimitry Andric return false; 21340b57cec5SDimitry Andric 21350b57cec5SDimitry Andric EVT VT = N->getValueType(0); 21360b57cec5SDimitry Andric SDLoc dl(N); 21370b57cec5SDimitry Andric 21380b57cec5SDimitry Andric // If the bit extract operation is 64bit but the original type is 32bit, we 21390b57cec5SDimitry Andric // need to add one EXTRACT_SUBREG. 21400b57cec5SDimitry Andric if ((Opc == AArch64::SBFMXri || Opc == AArch64::UBFMXri) && VT == MVT::i32) { 21410b57cec5SDimitry Andric SDValue Ops64[] = {Opd0, CurDAG->getTargetConstant(Immr, dl, MVT::i64), 21420b57cec5SDimitry Andric CurDAG->getTargetConstant(Imms, dl, MVT::i64)}; 21430b57cec5SDimitry Andric 21440b57cec5SDimitry Andric SDNode *BFM = CurDAG->getMachineNode(Opc, dl, MVT::i64, Ops64); 21450b57cec5SDimitry Andric SDValue SubReg = CurDAG->getTargetConstant(AArch64::sub_32, dl, MVT::i32); 21460b57cec5SDimitry Andric ReplaceNode(N, CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG, dl, 21470b57cec5SDimitry Andric MVT::i32, SDValue(BFM, 0), SubReg)); 21480b57cec5SDimitry Andric return true; 21490b57cec5SDimitry Andric } 21500b57cec5SDimitry Andric 21510b57cec5SDimitry Andric SDValue Ops[] = {Opd0, CurDAG->getTargetConstant(Immr, dl, VT), 21520b57cec5SDimitry Andric CurDAG->getTargetConstant(Imms, dl, VT)}; 21530b57cec5SDimitry Andric CurDAG->SelectNodeTo(N, Opc, VT, Ops); 21540b57cec5SDimitry Andric return true; 21550b57cec5SDimitry Andric } 21560b57cec5SDimitry Andric 21570b57cec5SDimitry Andric /// Does DstMask form a complementary pair with the mask provided by 21580b57cec5SDimitry Andric /// BitsToBeInserted, suitable for use in a BFI instruction. Roughly speaking, 21590b57cec5SDimitry Andric /// this asks whether DstMask zeroes precisely those bits that will be set by 21600b57cec5SDimitry Andric /// the other half. 21610b57cec5SDimitry Andric static bool isBitfieldDstMask(uint64_t DstMask, const APInt &BitsToBeInserted, 21620b57cec5SDimitry Andric unsigned NumberOfIgnoredHighBits, EVT VT) { 21630b57cec5SDimitry Andric assert((VT == MVT::i32 || VT == MVT::i64) && 21640b57cec5SDimitry Andric "i32 or i64 mask type expected!"); 21650b57cec5SDimitry Andric unsigned BitWidth = VT.getSizeInBits() - NumberOfIgnoredHighBits; 21660b57cec5SDimitry Andric 21670b57cec5SDimitry Andric APInt SignificantDstMask = APInt(BitWidth, DstMask); 21680b57cec5SDimitry Andric APInt SignificantBitsToBeInserted = BitsToBeInserted.zextOrTrunc(BitWidth); 21690b57cec5SDimitry Andric 21700b57cec5SDimitry Andric return (SignificantDstMask & SignificantBitsToBeInserted) == 0 && 2171*349cc55cSDimitry Andric (SignificantDstMask | SignificantBitsToBeInserted).isAllOnes(); 21720b57cec5SDimitry Andric } 21730b57cec5SDimitry Andric 21740b57cec5SDimitry Andric // Look for bits that will be useful for later uses. 21750b57cec5SDimitry Andric // A bit is consider useless as soon as it is dropped and never used 21760b57cec5SDimitry Andric // before it as been dropped. 21770b57cec5SDimitry Andric // E.g., looking for useful bit of x 21780b57cec5SDimitry Andric // 1. y = x & 0x7 21790b57cec5SDimitry Andric // 2. z = y >> 2 21800b57cec5SDimitry Andric // After #1, x useful bits are 0x7, then the useful bits of x, live through 21810b57cec5SDimitry Andric // y. 21820b57cec5SDimitry Andric // After #2, the useful bits of x are 0x4. 21830b57cec5SDimitry Andric // However, if x is used on an unpredicatable instruction, then all its bits 21840b57cec5SDimitry Andric // are useful. 21850b57cec5SDimitry Andric // E.g. 21860b57cec5SDimitry Andric // 1. y = x & 0x7 21870b57cec5SDimitry Andric // 2. z = y >> 2 21880b57cec5SDimitry Andric // 3. str x, [@x] 21890b57cec5SDimitry Andric static void getUsefulBits(SDValue Op, APInt &UsefulBits, unsigned Depth = 0); 21900b57cec5SDimitry Andric 21910b57cec5SDimitry Andric static void getUsefulBitsFromAndWithImmediate(SDValue Op, APInt &UsefulBits, 21920b57cec5SDimitry Andric unsigned Depth) { 21930b57cec5SDimitry Andric uint64_t Imm = 21940b57cec5SDimitry Andric cast<const ConstantSDNode>(Op.getOperand(1).getNode())->getZExtValue(); 21950b57cec5SDimitry Andric Imm = AArch64_AM::decodeLogicalImmediate(Imm, UsefulBits.getBitWidth()); 21960b57cec5SDimitry Andric UsefulBits &= APInt(UsefulBits.getBitWidth(), Imm); 21970b57cec5SDimitry Andric getUsefulBits(Op, UsefulBits, Depth + 1); 21980b57cec5SDimitry Andric } 21990b57cec5SDimitry Andric 22000b57cec5SDimitry Andric static void getUsefulBitsFromBitfieldMoveOpd(SDValue Op, APInt &UsefulBits, 22010b57cec5SDimitry Andric uint64_t Imm, uint64_t MSB, 22020b57cec5SDimitry Andric unsigned Depth) { 22030b57cec5SDimitry Andric // inherit the bitwidth value 22040b57cec5SDimitry Andric APInt OpUsefulBits(UsefulBits); 22050b57cec5SDimitry Andric OpUsefulBits = 1; 22060b57cec5SDimitry Andric 22070b57cec5SDimitry Andric if (MSB >= Imm) { 22080b57cec5SDimitry Andric OpUsefulBits <<= MSB - Imm + 1; 22090b57cec5SDimitry Andric --OpUsefulBits; 22100b57cec5SDimitry Andric // The interesting part will be in the lower part of the result 22110b57cec5SDimitry Andric getUsefulBits(Op, OpUsefulBits, Depth + 1); 22120b57cec5SDimitry Andric // The interesting part was starting at Imm in the argument 22130b57cec5SDimitry Andric OpUsefulBits <<= Imm; 22140b57cec5SDimitry Andric } else { 22150b57cec5SDimitry Andric OpUsefulBits <<= MSB + 1; 22160b57cec5SDimitry Andric --OpUsefulBits; 22170b57cec5SDimitry Andric // The interesting part will be shifted in the result 22180b57cec5SDimitry Andric OpUsefulBits <<= OpUsefulBits.getBitWidth() - Imm; 22190b57cec5SDimitry Andric getUsefulBits(Op, OpUsefulBits, Depth + 1); 22200b57cec5SDimitry Andric // The interesting part was at zero in the argument 22210b57cec5SDimitry Andric OpUsefulBits.lshrInPlace(OpUsefulBits.getBitWidth() - Imm); 22220b57cec5SDimitry Andric } 22230b57cec5SDimitry Andric 22240b57cec5SDimitry Andric UsefulBits &= OpUsefulBits; 22250b57cec5SDimitry Andric } 22260b57cec5SDimitry Andric 22270b57cec5SDimitry Andric static void getUsefulBitsFromUBFM(SDValue Op, APInt &UsefulBits, 22280b57cec5SDimitry Andric unsigned Depth) { 22290b57cec5SDimitry Andric uint64_t Imm = 22300b57cec5SDimitry Andric cast<const ConstantSDNode>(Op.getOperand(1).getNode())->getZExtValue(); 22310b57cec5SDimitry Andric uint64_t MSB = 22320b57cec5SDimitry Andric cast<const ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue(); 22330b57cec5SDimitry Andric 22340b57cec5SDimitry Andric getUsefulBitsFromBitfieldMoveOpd(Op, UsefulBits, Imm, MSB, Depth); 22350b57cec5SDimitry Andric } 22360b57cec5SDimitry Andric 22370b57cec5SDimitry Andric static void getUsefulBitsFromOrWithShiftedReg(SDValue Op, APInt &UsefulBits, 22380b57cec5SDimitry Andric unsigned Depth) { 22390b57cec5SDimitry Andric uint64_t ShiftTypeAndValue = 22400b57cec5SDimitry Andric cast<const ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue(); 22410b57cec5SDimitry Andric APInt Mask(UsefulBits); 22420b57cec5SDimitry Andric Mask.clearAllBits(); 22430b57cec5SDimitry Andric Mask.flipAllBits(); 22440b57cec5SDimitry Andric 22450b57cec5SDimitry Andric if (AArch64_AM::getShiftType(ShiftTypeAndValue) == AArch64_AM::LSL) { 22460b57cec5SDimitry Andric // Shift Left 22470b57cec5SDimitry Andric uint64_t ShiftAmt = AArch64_AM::getShiftValue(ShiftTypeAndValue); 22480b57cec5SDimitry Andric Mask <<= ShiftAmt; 22490b57cec5SDimitry Andric getUsefulBits(Op, Mask, Depth + 1); 22500b57cec5SDimitry Andric Mask.lshrInPlace(ShiftAmt); 22510b57cec5SDimitry Andric } else if (AArch64_AM::getShiftType(ShiftTypeAndValue) == AArch64_AM::LSR) { 22520b57cec5SDimitry Andric // Shift Right 22530b57cec5SDimitry Andric // We do not handle AArch64_AM::ASR, because the sign will change the 22540b57cec5SDimitry Andric // number of useful bits 22550b57cec5SDimitry Andric uint64_t ShiftAmt = AArch64_AM::getShiftValue(ShiftTypeAndValue); 22560b57cec5SDimitry Andric Mask.lshrInPlace(ShiftAmt); 22570b57cec5SDimitry Andric getUsefulBits(Op, Mask, Depth + 1); 22580b57cec5SDimitry Andric Mask <<= ShiftAmt; 22590b57cec5SDimitry Andric } else 22600b57cec5SDimitry Andric return; 22610b57cec5SDimitry Andric 22620b57cec5SDimitry Andric UsefulBits &= Mask; 22630b57cec5SDimitry Andric } 22640b57cec5SDimitry Andric 22650b57cec5SDimitry Andric static void getUsefulBitsFromBFM(SDValue Op, SDValue Orig, APInt &UsefulBits, 22660b57cec5SDimitry Andric unsigned Depth) { 22670b57cec5SDimitry Andric uint64_t Imm = 22680b57cec5SDimitry Andric cast<const ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue(); 22690b57cec5SDimitry Andric uint64_t MSB = 22700b57cec5SDimitry Andric cast<const ConstantSDNode>(Op.getOperand(3).getNode())->getZExtValue(); 22710b57cec5SDimitry Andric 22720b57cec5SDimitry Andric APInt OpUsefulBits(UsefulBits); 22730b57cec5SDimitry Andric OpUsefulBits = 1; 22740b57cec5SDimitry Andric 22750b57cec5SDimitry Andric APInt ResultUsefulBits(UsefulBits.getBitWidth(), 0); 22760b57cec5SDimitry Andric ResultUsefulBits.flipAllBits(); 22770b57cec5SDimitry Andric APInt Mask(UsefulBits.getBitWidth(), 0); 22780b57cec5SDimitry Andric 22790b57cec5SDimitry Andric getUsefulBits(Op, ResultUsefulBits, Depth + 1); 22800b57cec5SDimitry Andric 22810b57cec5SDimitry Andric if (MSB >= Imm) { 22820b57cec5SDimitry Andric // The instruction is a BFXIL. 22830b57cec5SDimitry Andric uint64_t Width = MSB - Imm + 1; 22840b57cec5SDimitry Andric uint64_t LSB = Imm; 22850b57cec5SDimitry Andric 22860b57cec5SDimitry Andric OpUsefulBits <<= Width; 22870b57cec5SDimitry Andric --OpUsefulBits; 22880b57cec5SDimitry Andric 22890b57cec5SDimitry Andric if (Op.getOperand(1) == Orig) { 22900b57cec5SDimitry Andric // Copy the low bits from the result to bits starting from LSB. 22910b57cec5SDimitry Andric Mask = ResultUsefulBits & OpUsefulBits; 22920b57cec5SDimitry Andric Mask <<= LSB; 22930b57cec5SDimitry Andric } 22940b57cec5SDimitry Andric 22950b57cec5SDimitry Andric if (Op.getOperand(0) == Orig) 22960b57cec5SDimitry Andric // Bits starting from LSB in the input contribute to the result. 22970b57cec5SDimitry Andric Mask |= (ResultUsefulBits & ~OpUsefulBits); 22980b57cec5SDimitry Andric } else { 22990b57cec5SDimitry Andric // The instruction is a BFI. 23000b57cec5SDimitry Andric uint64_t Width = MSB + 1; 23010b57cec5SDimitry Andric uint64_t LSB = UsefulBits.getBitWidth() - Imm; 23020b57cec5SDimitry Andric 23030b57cec5SDimitry Andric OpUsefulBits <<= Width; 23040b57cec5SDimitry Andric --OpUsefulBits; 23050b57cec5SDimitry Andric OpUsefulBits <<= LSB; 23060b57cec5SDimitry Andric 23070b57cec5SDimitry Andric if (Op.getOperand(1) == Orig) { 23080b57cec5SDimitry Andric // Copy the bits from the result to the zero bits. 23090b57cec5SDimitry Andric Mask = ResultUsefulBits & OpUsefulBits; 23100b57cec5SDimitry Andric Mask.lshrInPlace(LSB); 23110b57cec5SDimitry Andric } 23120b57cec5SDimitry Andric 23130b57cec5SDimitry Andric if (Op.getOperand(0) == Orig) 23140b57cec5SDimitry Andric Mask |= (ResultUsefulBits & ~OpUsefulBits); 23150b57cec5SDimitry Andric } 23160b57cec5SDimitry Andric 23170b57cec5SDimitry Andric UsefulBits &= Mask; 23180b57cec5SDimitry Andric } 23190b57cec5SDimitry Andric 23200b57cec5SDimitry Andric static void getUsefulBitsForUse(SDNode *UserNode, APInt &UsefulBits, 23210b57cec5SDimitry Andric SDValue Orig, unsigned Depth) { 23220b57cec5SDimitry Andric 23230b57cec5SDimitry Andric // Users of this node should have already been instruction selected 23240b57cec5SDimitry Andric // FIXME: Can we turn that into an assert? 23250b57cec5SDimitry Andric if (!UserNode->isMachineOpcode()) 23260b57cec5SDimitry Andric return; 23270b57cec5SDimitry Andric 23280b57cec5SDimitry Andric switch (UserNode->getMachineOpcode()) { 23290b57cec5SDimitry Andric default: 23300b57cec5SDimitry Andric return; 23310b57cec5SDimitry Andric case AArch64::ANDSWri: 23320b57cec5SDimitry Andric case AArch64::ANDSXri: 23330b57cec5SDimitry Andric case AArch64::ANDWri: 23340b57cec5SDimitry Andric case AArch64::ANDXri: 23350b57cec5SDimitry Andric // We increment Depth only when we call the getUsefulBits 23360b57cec5SDimitry Andric return getUsefulBitsFromAndWithImmediate(SDValue(UserNode, 0), UsefulBits, 23370b57cec5SDimitry Andric Depth); 23380b57cec5SDimitry Andric case AArch64::UBFMWri: 23390b57cec5SDimitry Andric case AArch64::UBFMXri: 23400b57cec5SDimitry Andric return getUsefulBitsFromUBFM(SDValue(UserNode, 0), UsefulBits, Depth); 23410b57cec5SDimitry Andric 23420b57cec5SDimitry Andric case AArch64::ORRWrs: 23430b57cec5SDimitry Andric case AArch64::ORRXrs: 2344fe6060f1SDimitry Andric if (UserNode->getOperand(0) != Orig && UserNode->getOperand(1) == Orig) 2345fe6060f1SDimitry Andric getUsefulBitsFromOrWithShiftedReg(SDValue(UserNode, 0), UsefulBits, 23460b57cec5SDimitry Andric Depth); 2347fe6060f1SDimitry Andric return; 23480b57cec5SDimitry Andric case AArch64::BFMWri: 23490b57cec5SDimitry Andric case AArch64::BFMXri: 23500b57cec5SDimitry Andric return getUsefulBitsFromBFM(SDValue(UserNode, 0), Orig, UsefulBits, Depth); 23510b57cec5SDimitry Andric 23520b57cec5SDimitry Andric case AArch64::STRBBui: 23530b57cec5SDimitry Andric case AArch64::STURBBi: 23540b57cec5SDimitry Andric if (UserNode->getOperand(0) != Orig) 23550b57cec5SDimitry Andric return; 23560b57cec5SDimitry Andric UsefulBits &= APInt(UsefulBits.getBitWidth(), 0xff); 23570b57cec5SDimitry Andric return; 23580b57cec5SDimitry Andric 23590b57cec5SDimitry Andric case AArch64::STRHHui: 23600b57cec5SDimitry Andric case AArch64::STURHHi: 23610b57cec5SDimitry Andric if (UserNode->getOperand(0) != Orig) 23620b57cec5SDimitry Andric return; 23630b57cec5SDimitry Andric UsefulBits &= APInt(UsefulBits.getBitWidth(), 0xffff); 23640b57cec5SDimitry Andric return; 23650b57cec5SDimitry Andric } 23660b57cec5SDimitry Andric } 23670b57cec5SDimitry Andric 23680b57cec5SDimitry Andric static void getUsefulBits(SDValue Op, APInt &UsefulBits, unsigned Depth) { 23698bcb0991SDimitry Andric if (Depth >= SelectionDAG::MaxRecursionDepth) 23700b57cec5SDimitry Andric return; 23710b57cec5SDimitry Andric // Initialize UsefulBits 23720b57cec5SDimitry Andric if (!Depth) { 23730b57cec5SDimitry Andric unsigned Bitwidth = Op.getScalarValueSizeInBits(); 23740b57cec5SDimitry Andric // At the beginning, assume every produced bits is useful 23750b57cec5SDimitry Andric UsefulBits = APInt(Bitwidth, 0); 23760b57cec5SDimitry Andric UsefulBits.flipAllBits(); 23770b57cec5SDimitry Andric } 23780b57cec5SDimitry Andric APInt UsersUsefulBits(UsefulBits.getBitWidth(), 0); 23790b57cec5SDimitry Andric 23800b57cec5SDimitry Andric for (SDNode *Node : Op.getNode()->uses()) { 23810b57cec5SDimitry Andric // A use cannot produce useful bits 23820b57cec5SDimitry Andric APInt UsefulBitsForUse = APInt(UsefulBits); 23830b57cec5SDimitry Andric getUsefulBitsForUse(Node, UsefulBitsForUse, Op, Depth); 23840b57cec5SDimitry Andric UsersUsefulBits |= UsefulBitsForUse; 23850b57cec5SDimitry Andric } 23860b57cec5SDimitry Andric // UsefulBits contains the produced bits that are meaningful for the 23870b57cec5SDimitry Andric // current definition, thus a user cannot make a bit meaningful at 23880b57cec5SDimitry Andric // this point 23890b57cec5SDimitry Andric UsefulBits &= UsersUsefulBits; 23900b57cec5SDimitry Andric } 23910b57cec5SDimitry Andric 23920b57cec5SDimitry Andric /// Create a machine node performing a notional SHL of Op by ShlAmount. If 23930b57cec5SDimitry Andric /// ShlAmount is negative, do a (logical) right-shift instead. If ShlAmount is 23940b57cec5SDimitry Andric /// 0, return Op unchanged. 23950b57cec5SDimitry Andric static SDValue getLeftShift(SelectionDAG *CurDAG, SDValue Op, int ShlAmount) { 23960b57cec5SDimitry Andric if (ShlAmount == 0) 23970b57cec5SDimitry Andric return Op; 23980b57cec5SDimitry Andric 23990b57cec5SDimitry Andric EVT VT = Op.getValueType(); 24000b57cec5SDimitry Andric SDLoc dl(Op); 24010b57cec5SDimitry Andric unsigned BitWidth = VT.getSizeInBits(); 24020b57cec5SDimitry Andric unsigned UBFMOpc = BitWidth == 32 ? AArch64::UBFMWri : AArch64::UBFMXri; 24030b57cec5SDimitry Andric 24040b57cec5SDimitry Andric SDNode *ShiftNode; 24050b57cec5SDimitry Andric if (ShlAmount > 0) { 24060b57cec5SDimitry Andric // LSL wD, wN, #Amt == UBFM wD, wN, #32-Amt, #31-Amt 24070b57cec5SDimitry Andric ShiftNode = CurDAG->getMachineNode( 24080b57cec5SDimitry Andric UBFMOpc, dl, VT, Op, 24090b57cec5SDimitry Andric CurDAG->getTargetConstant(BitWidth - ShlAmount, dl, VT), 24100b57cec5SDimitry Andric CurDAG->getTargetConstant(BitWidth - 1 - ShlAmount, dl, VT)); 24110b57cec5SDimitry Andric } else { 24120b57cec5SDimitry Andric // LSR wD, wN, #Amt == UBFM wD, wN, #Amt, #32-1 24130b57cec5SDimitry Andric assert(ShlAmount < 0 && "expected right shift"); 24140b57cec5SDimitry Andric int ShrAmount = -ShlAmount; 24150b57cec5SDimitry Andric ShiftNode = CurDAG->getMachineNode( 24160b57cec5SDimitry Andric UBFMOpc, dl, VT, Op, CurDAG->getTargetConstant(ShrAmount, dl, VT), 24170b57cec5SDimitry Andric CurDAG->getTargetConstant(BitWidth - 1, dl, VT)); 24180b57cec5SDimitry Andric } 24190b57cec5SDimitry Andric 24200b57cec5SDimitry Andric return SDValue(ShiftNode, 0); 24210b57cec5SDimitry Andric } 24220b57cec5SDimitry Andric 24230b57cec5SDimitry Andric /// Does this tree qualify as an attempt to move a bitfield into position, 24240b57cec5SDimitry Andric /// essentially "(and (shl VAL, N), Mask)". 24250b57cec5SDimitry Andric static bool isBitfieldPositioningOp(SelectionDAG *CurDAG, SDValue Op, 24260b57cec5SDimitry Andric bool BiggerPattern, 24270b57cec5SDimitry Andric SDValue &Src, int &ShiftAmount, 24280b57cec5SDimitry Andric int &MaskWidth) { 24290b57cec5SDimitry Andric EVT VT = Op.getValueType(); 24300b57cec5SDimitry Andric unsigned BitWidth = VT.getSizeInBits(); 24310b57cec5SDimitry Andric (void)BitWidth; 24320b57cec5SDimitry Andric assert(BitWidth == 32 || BitWidth == 64); 24330b57cec5SDimitry Andric 24340b57cec5SDimitry Andric KnownBits Known = CurDAG->computeKnownBits(Op); 24350b57cec5SDimitry Andric 24360b57cec5SDimitry Andric // Non-zero in the sense that they're not provably zero, which is the key 24370b57cec5SDimitry Andric // point if we want to use this value 24380b57cec5SDimitry Andric uint64_t NonZeroBits = (~Known.Zero).getZExtValue(); 24390b57cec5SDimitry Andric 24400b57cec5SDimitry Andric // Discard a constant AND mask if present. It's safe because the node will 24410b57cec5SDimitry Andric // already have been factored into the computeKnownBits calculation above. 24420b57cec5SDimitry Andric uint64_t AndImm; 24430b57cec5SDimitry Andric if (isOpcWithIntImmediate(Op.getNode(), ISD::AND, AndImm)) { 24440b57cec5SDimitry Andric assert((~APInt(BitWidth, AndImm) & ~Known.Zero) == 0); 24450b57cec5SDimitry Andric Op = Op.getOperand(0); 24460b57cec5SDimitry Andric } 24470b57cec5SDimitry Andric 24480b57cec5SDimitry Andric // Don't match if the SHL has more than one use, since then we'll end up 24490b57cec5SDimitry Andric // generating SHL+UBFIZ instead of just keeping SHL+AND. 24500b57cec5SDimitry Andric if (!BiggerPattern && !Op.hasOneUse()) 24510b57cec5SDimitry Andric return false; 24520b57cec5SDimitry Andric 24530b57cec5SDimitry Andric uint64_t ShlImm; 24540b57cec5SDimitry Andric if (!isOpcWithIntImmediate(Op.getNode(), ISD::SHL, ShlImm)) 24550b57cec5SDimitry Andric return false; 24560b57cec5SDimitry Andric Op = Op.getOperand(0); 24570b57cec5SDimitry Andric 24580b57cec5SDimitry Andric if (!isShiftedMask_64(NonZeroBits)) 24590b57cec5SDimitry Andric return false; 24600b57cec5SDimitry Andric 24610b57cec5SDimitry Andric ShiftAmount = countTrailingZeros(NonZeroBits); 24620b57cec5SDimitry Andric MaskWidth = countTrailingOnes(NonZeroBits >> ShiftAmount); 24630b57cec5SDimitry Andric 24640b57cec5SDimitry Andric // BFI encompasses sufficiently many nodes that it's worth inserting an extra 24650b57cec5SDimitry Andric // LSL/LSR if the mask in NonZeroBits doesn't quite match up with the ISD::SHL 24660b57cec5SDimitry Andric // amount. BiggerPattern is true when this pattern is being matched for BFI, 24670b57cec5SDimitry Andric // BiggerPattern is false when this pattern is being matched for UBFIZ, in 24680b57cec5SDimitry Andric // which case it is not profitable to insert an extra shift. 24690b57cec5SDimitry Andric if (ShlImm - ShiftAmount != 0 && !BiggerPattern) 24700b57cec5SDimitry Andric return false; 24710b57cec5SDimitry Andric Src = getLeftShift(CurDAG, Op, ShlImm - ShiftAmount); 24720b57cec5SDimitry Andric 24730b57cec5SDimitry Andric return true; 24740b57cec5SDimitry Andric } 24750b57cec5SDimitry Andric 24760b57cec5SDimitry Andric static bool isShiftedMask(uint64_t Mask, EVT VT) { 24770b57cec5SDimitry Andric assert(VT == MVT::i32 || VT == MVT::i64); 24780b57cec5SDimitry Andric if (VT == MVT::i32) 24790b57cec5SDimitry Andric return isShiftedMask_32(Mask); 24800b57cec5SDimitry Andric return isShiftedMask_64(Mask); 24810b57cec5SDimitry Andric } 24820b57cec5SDimitry Andric 24830b57cec5SDimitry Andric // Generate a BFI/BFXIL from 'or (and X, MaskImm), OrImm' iff the value being 24840b57cec5SDimitry Andric // inserted only sets known zero bits. 24850b57cec5SDimitry Andric static bool tryBitfieldInsertOpFromOrAndImm(SDNode *N, SelectionDAG *CurDAG) { 24860b57cec5SDimitry Andric assert(N->getOpcode() == ISD::OR && "Expect a OR operation"); 24870b57cec5SDimitry Andric 24880b57cec5SDimitry Andric EVT VT = N->getValueType(0); 24890b57cec5SDimitry Andric if (VT != MVT::i32 && VT != MVT::i64) 24900b57cec5SDimitry Andric return false; 24910b57cec5SDimitry Andric 24920b57cec5SDimitry Andric unsigned BitWidth = VT.getSizeInBits(); 24930b57cec5SDimitry Andric 24940b57cec5SDimitry Andric uint64_t OrImm; 24950b57cec5SDimitry Andric if (!isOpcWithIntImmediate(N, ISD::OR, OrImm)) 24960b57cec5SDimitry Andric return false; 24970b57cec5SDimitry Andric 24980b57cec5SDimitry Andric // Skip this transformation if the ORR immediate can be encoded in the ORR. 24990b57cec5SDimitry Andric // Otherwise, we'll trade an AND+ORR for ORR+BFI/BFXIL, which is most likely 25000b57cec5SDimitry Andric // performance neutral. 25010b57cec5SDimitry Andric if (AArch64_AM::isLogicalImmediate(OrImm, BitWidth)) 25020b57cec5SDimitry Andric return false; 25030b57cec5SDimitry Andric 25040b57cec5SDimitry Andric uint64_t MaskImm; 25050b57cec5SDimitry Andric SDValue And = N->getOperand(0); 25060b57cec5SDimitry Andric // Must be a single use AND with an immediate operand. 25070b57cec5SDimitry Andric if (!And.hasOneUse() || 25080b57cec5SDimitry Andric !isOpcWithIntImmediate(And.getNode(), ISD::AND, MaskImm)) 25090b57cec5SDimitry Andric return false; 25100b57cec5SDimitry Andric 25110b57cec5SDimitry Andric // Compute the Known Zero for the AND as this allows us to catch more general 25120b57cec5SDimitry Andric // cases than just looking for AND with imm. 25130b57cec5SDimitry Andric KnownBits Known = CurDAG->computeKnownBits(And); 25140b57cec5SDimitry Andric 25150b57cec5SDimitry Andric // Non-zero in the sense that they're not provably zero, which is the key 25160b57cec5SDimitry Andric // point if we want to use this value. 25170b57cec5SDimitry Andric uint64_t NotKnownZero = (~Known.Zero).getZExtValue(); 25180b57cec5SDimitry Andric 25190b57cec5SDimitry Andric // The KnownZero mask must be a shifted mask (e.g., 1110..011, 11100..00). 25200b57cec5SDimitry Andric if (!isShiftedMask(Known.Zero.getZExtValue(), VT)) 25210b57cec5SDimitry Andric return false; 25220b57cec5SDimitry Andric 25230b57cec5SDimitry Andric // The bits being inserted must only set those bits that are known to be zero. 25240b57cec5SDimitry Andric if ((OrImm & NotKnownZero) != 0) { 25250b57cec5SDimitry Andric // FIXME: It's okay if the OrImm sets NotKnownZero bits to 1, but we don't 25260b57cec5SDimitry Andric // currently handle this case. 25270b57cec5SDimitry Andric return false; 25280b57cec5SDimitry Andric } 25290b57cec5SDimitry Andric 25300b57cec5SDimitry Andric // BFI/BFXIL dst, src, #lsb, #width. 25310b57cec5SDimitry Andric int LSB = countTrailingOnes(NotKnownZero); 25320b57cec5SDimitry Andric int Width = BitWidth - APInt(BitWidth, NotKnownZero).countPopulation(); 25330b57cec5SDimitry Andric 25340b57cec5SDimitry Andric // BFI/BFXIL is an alias of BFM, so translate to BFM operands. 25350b57cec5SDimitry Andric unsigned ImmR = (BitWidth - LSB) % BitWidth; 25360b57cec5SDimitry Andric unsigned ImmS = Width - 1; 25370b57cec5SDimitry Andric 25380b57cec5SDimitry Andric // If we're creating a BFI instruction avoid cases where we need more 25390b57cec5SDimitry Andric // instructions to materialize the BFI constant as compared to the original 25400b57cec5SDimitry Andric // ORR. A BFXIL will use the same constant as the original ORR, so the code 25410b57cec5SDimitry Andric // should be no worse in this case. 25420b57cec5SDimitry Andric bool IsBFI = LSB != 0; 25430b57cec5SDimitry Andric uint64_t BFIImm = OrImm >> LSB; 25440b57cec5SDimitry Andric if (IsBFI && !AArch64_AM::isLogicalImmediate(BFIImm, BitWidth)) { 25450b57cec5SDimitry Andric // We have a BFI instruction and we know the constant can't be materialized 25460b57cec5SDimitry Andric // with a ORR-immediate with the zero register. 25470b57cec5SDimitry Andric unsigned OrChunks = 0, BFIChunks = 0; 25480b57cec5SDimitry Andric for (unsigned Shift = 0; Shift < BitWidth; Shift += 16) { 25490b57cec5SDimitry Andric if (((OrImm >> Shift) & 0xFFFF) != 0) 25500b57cec5SDimitry Andric ++OrChunks; 25510b57cec5SDimitry Andric if (((BFIImm >> Shift) & 0xFFFF) != 0) 25520b57cec5SDimitry Andric ++BFIChunks; 25530b57cec5SDimitry Andric } 25540b57cec5SDimitry Andric if (BFIChunks > OrChunks) 25550b57cec5SDimitry Andric return false; 25560b57cec5SDimitry Andric } 25570b57cec5SDimitry Andric 25580b57cec5SDimitry Andric // Materialize the constant to be inserted. 25590b57cec5SDimitry Andric SDLoc DL(N); 25600b57cec5SDimitry Andric unsigned MOVIOpc = VT == MVT::i32 ? AArch64::MOVi32imm : AArch64::MOVi64imm; 25610b57cec5SDimitry Andric SDNode *MOVI = CurDAG->getMachineNode( 25620b57cec5SDimitry Andric MOVIOpc, DL, VT, CurDAG->getTargetConstant(BFIImm, DL, VT)); 25630b57cec5SDimitry Andric 25640b57cec5SDimitry Andric // Create the BFI/BFXIL instruction. 25650b57cec5SDimitry Andric SDValue Ops[] = {And.getOperand(0), SDValue(MOVI, 0), 25660b57cec5SDimitry Andric CurDAG->getTargetConstant(ImmR, DL, VT), 25670b57cec5SDimitry Andric CurDAG->getTargetConstant(ImmS, DL, VT)}; 25680b57cec5SDimitry Andric unsigned Opc = (VT == MVT::i32) ? AArch64::BFMWri : AArch64::BFMXri; 25690b57cec5SDimitry Andric CurDAG->SelectNodeTo(N, Opc, VT, Ops); 25700b57cec5SDimitry Andric return true; 25710b57cec5SDimitry Andric } 25720b57cec5SDimitry Andric 25730b57cec5SDimitry Andric static bool tryBitfieldInsertOpFromOr(SDNode *N, const APInt &UsefulBits, 25740b57cec5SDimitry Andric SelectionDAG *CurDAG) { 25750b57cec5SDimitry Andric assert(N->getOpcode() == ISD::OR && "Expect a OR operation"); 25760b57cec5SDimitry Andric 25770b57cec5SDimitry Andric EVT VT = N->getValueType(0); 25780b57cec5SDimitry Andric if (VT != MVT::i32 && VT != MVT::i64) 25790b57cec5SDimitry Andric return false; 25800b57cec5SDimitry Andric 25810b57cec5SDimitry Andric unsigned BitWidth = VT.getSizeInBits(); 25820b57cec5SDimitry Andric 25830b57cec5SDimitry Andric // Because of simplify-demanded-bits in DAGCombine, involved masks may not 25840b57cec5SDimitry Andric // have the expected shape. Try to undo that. 25850b57cec5SDimitry Andric 25860b57cec5SDimitry Andric unsigned NumberOfIgnoredLowBits = UsefulBits.countTrailingZeros(); 25870b57cec5SDimitry Andric unsigned NumberOfIgnoredHighBits = UsefulBits.countLeadingZeros(); 25880b57cec5SDimitry Andric 25890b57cec5SDimitry Andric // Given a OR operation, check if we have the following pattern 25900b57cec5SDimitry Andric // ubfm c, b, imm, imm2 (or something that does the same jobs, see 25910b57cec5SDimitry Andric // isBitfieldExtractOp) 25920b57cec5SDimitry Andric // d = e & mask2 ; where mask is a binary sequence of 1..10..0 and 25930b57cec5SDimitry Andric // countTrailingZeros(mask2) == imm2 - imm + 1 25940b57cec5SDimitry Andric // f = d | c 25950b57cec5SDimitry Andric // if yes, replace the OR instruction with: 25960b57cec5SDimitry Andric // f = BFM Opd0, Opd1, LSB, MSB ; where LSB = imm, and MSB = imm2 25970b57cec5SDimitry Andric 25980b57cec5SDimitry Andric // OR is commutative, check all combinations of operand order and values of 25990b57cec5SDimitry Andric // BiggerPattern, i.e. 26000b57cec5SDimitry Andric // Opd0, Opd1, BiggerPattern=false 26010b57cec5SDimitry Andric // Opd1, Opd0, BiggerPattern=false 26020b57cec5SDimitry Andric // Opd0, Opd1, BiggerPattern=true 26030b57cec5SDimitry Andric // Opd1, Opd0, BiggerPattern=true 26040b57cec5SDimitry Andric // Several of these combinations may match, so check with BiggerPattern=false 26050b57cec5SDimitry Andric // first since that will produce better results by matching more instructions 26060b57cec5SDimitry Andric // and/or inserting fewer extra instructions. 26070b57cec5SDimitry Andric for (int I = 0; I < 4; ++I) { 26080b57cec5SDimitry Andric 26090b57cec5SDimitry Andric SDValue Dst, Src; 26100b57cec5SDimitry Andric unsigned ImmR, ImmS; 26110b57cec5SDimitry Andric bool BiggerPattern = I / 2; 26120b57cec5SDimitry Andric SDValue OrOpd0Val = N->getOperand(I % 2); 26130b57cec5SDimitry Andric SDNode *OrOpd0 = OrOpd0Val.getNode(); 26140b57cec5SDimitry Andric SDValue OrOpd1Val = N->getOperand((I + 1) % 2); 26150b57cec5SDimitry Andric SDNode *OrOpd1 = OrOpd1Val.getNode(); 26160b57cec5SDimitry Andric 26170b57cec5SDimitry Andric unsigned BFXOpc; 26180b57cec5SDimitry Andric int DstLSB, Width; 26190b57cec5SDimitry Andric if (isBitfieldExtractOp(CurDAG, OrOpd0, BFXOpc, Src, ImmR, ImmS, 26200b57cec5SDimitry Andric NumberOfIgnoredLowBits, BiggerPattern)) { 26210b57cec5SDimitry Andric // Check that the returned opcode is compatible with the pattern, 26220b57cec5SDimitry Andric // i.e., same type and zero extended (U and not S) 26230b57cec5SDimitry Andric if ((BFXOpc != AArch64::UBFMXri && VT == MVT::i64) || 26240b57cec5SDimitry Andric (BFXOpc != AArch64::UBFMWri && VT == MVT::i32)) 26250b57cec5SDimitry Andric continue; 26260b57cec5SDimitry Andric 26270b57cec5SDimitry Andric // Compute the width of the bitfield insertion 26280b57cec5SDimitry Andric DstLSB = 0; 26290b57cec5SDimitry Andric Width = ImmS - ImmR + 1; 26300b57cec5SDimitry Andric // FIXME: This constraint is to catch bitfield insertion we may 26310b57cec5SDimitry Andric // want to widen the pattern if we want to grab general bitfied 26320b57cec5SDimitry Andric // move case 26330b57cec5SDimitry Andric if (Width <= 0) 26340b57cec5SDimitry Andric continue; 26350b57cec5SDimitry Andric 26360b57cec5SDimitry Andric // If the mask on the insertee is correct, we have a BFXIL operation. We 26370b57cec5SDimitry Andric // can share the ImmR and ImmS values from the already-computed UBFM. 26380b57cec5SDimitry Andric } else if (isBitfieldPositioningOp(CurDAG, OrOpd0Val, 26390b57cec5SDimitry Andric BiggerPattern, 26400b57cec5SDimitry Andric Src, DstLSB, Width)) { 26410b57cec5SDimitry Andric ImmR = (BitWidth - DstLSB) % BitWidth; 26420b57cec5SDimitry Andric ImmS = Width - 1; 26430b57cec5SDimitry Andric } else 26440b57cec5SDimitry Andric continue; 26450b57cec5SDimitry Andric 26460b57cec5SDimitry Andric // Check the second part of the pattern 26470b57cec5SDimitry Andric EVT VT = OrOpd1Val.getValueType(); 26480b57cec5SDimitry Andric assert((VT == MVT::i32 || VT == MVT::i64) && "unexpected OR operand"); 26490b57cec5SDimitry Andric 26500b57cec5SDimitry Andric // Compute the Known Zero for the candidate of the first operand. 26510b57cec5SDimitry Andric // This allows to catch more general case than just looking for 26520b57cec5SDimitry Andric // AND with imm. Indeed, simplify-demanded-bits may have removed 26530b57cec5SDimitry Andric // the AND instruction because it proves it was useless. 26540b57cec5SDimitry Andric KnownBits Known = CurDAG->computeKnownBits(OrOpd1Val); 26550b57cec5SDimitry Andric 26560b57cec5SDimitry Andric // Check if there is enough room for the second operand to appear 26570b57cec5SDimitry Andric // in the first one 26580b57cec5SDimitry Andric APInt BitsToBeInserted = 26590b57cec5SDimitry Andric APInt::getBitsSet(Known.getBitWidth(), DstLSB, DstLSB + Width); 26600b57cec5SDimitry Andric 26610b57cec5SDimitry Andric if ((BitsToBeInserted & ~Known.Zero) != 0) 26620b57cec5SDimitry Andric continue; 26630b57cec5SDimitry Andric 26640b57cec5SDimitry Andric // Set the first operand 26650b57cec5SDimitry Andric uint64_t Imm; 26660b57cec5SDimitry Andric if (isOpcWithIntImmediate(OrOpd1, ISD::AND, Imm) && 26670b57cec5SDimitry Andric isBitfieldDstMask(Imm, BitsToBeInserted, NumberOfIgnoredHighBits, VT)) 26680b57cec5SDimitry Andric // In that case, we can eliminate the AND 26690b57cec5SDimitry Andric Dst = OrOpd1->getOperand(0); 26700b57cec5SDimitry Andric else 26710b57cec5SDimitry Andric // Maybe the AND has been removed by simplify-demanded-bits 26720b57cec5SDimitry Andric // or is useful because it discards more bits 26730b57cec5SDimitry Andric Dst = OrOpd1Val; 26740b57cec5SDimitry Andric 26750b57cec5SDimitry Andric // both parts match 26760b57cec5SDimitry Andric SDLoc DL(N); 26770b57cec5SDimitry Andric SDValue Ops[] = {Dst, Src, CurDAG->getTargetConstant(ImmR, DL, VT), 26780b57cec5SDimitry Andric CurDAG->getTargetConstant(ImmS, DL, VT)}; 26790b57cec5SDimitry Andric unsigned Opc = (VT == MVT::i32) ? AArch64::BFMWri : AArch64::BFMXri; 26800b57cec5SDimitry Andric CurDAG->SelectNodeTo(N, Opc, VT, Ops); 26810b57cec5SDimitry Andric return true; 26820b57cec5SDimitry Andric } 26830b57cec5SDimitry Andric 26840b57cec5SDimitry Andric // Generate a BFXIL from 'or (and X, Mask0Imm), (and Y, Mask1Imm)' iff 26850b57cec5SDimitry Andric // Mask0Imm and ~Mask1Imm are equivalent and one of the MaskImms is a shifted 26860b57cec5SDimitry Andric // mask (e.g., 0x000ffff0). 26870b57cec5SDimitry Andric uint64_t Mask0Imm, Mask1Imm; 26880b57cec5SDimitry Andric SDValue And0 = N->getOperand(0); 26890b57cec5SDimitry Andric SDValue And1 = N->getOperand(1); 26900b57cec5SDimitry Andric if (And0.hasOneUse() && And1.hasOneUse() && 26910b57cec5SDimitry Andric isOpcWithIntImmediate(And0.getNode(), ISD::AND, Mask0Imm) && 26920b57cec5SDimitry Andric isOpcWithIntImmediate(And1.getNode(), ISD::AND, Mask1Imm) && 26930b57cec5SDimitry Andric APInt(BitWidth, Mask0Imm) == ~APInt(BitWidth, Mask1Imm) && 26940b57cec5SDimitry Andric (isShiftedMask(Mask0Imm, VT) || isShiftedMask(Mask1Imm, VT))) { 26950b57cec5SDimitry Andric 26960b57cec5SDimitry Andric // ORR is commutative, so canonicalize to the form 'or (and X, Mask0Imm), 26970b57cec5SDimitry Andric // (and Y, Mask1Imm)' where Mask1Imm is the shifted mask masking off the 26980b57cec5SDimitry Andric // bits to be inserted. 26990b57cec5SDimitry Andric if (isShiftedMask(Mask0Imm, VT)) { 27000b57cec5SDimitry Andric std::swap(And0, And1); 27010b57cec5SDimitry Andric std::swap(Mask0Imm, Mask1Imm); 27020b57cec5SDimitry Andric } 27030b57cec5SDimitry Andric 27040b57cec5SDimitry Andric SDValue Src = And1->getOperand(0); 27050b57cec5SDimitry Andric SDValue Dst = And0->getOperand(0); 27060b57cec5SDimitry Andric unsigned LSB = countTrailingZeros(Mask1Imm); 27070b57cec5SDimitry Andric int Width = BitWidth - APInt(BitWidth, Mask0Imm).countPopulation(); 27080b57cec5SDimitry Andric 27090b57cec5SDimitry Andric // The BFXIL inserts the low-order bits from a source register, so right 27100b57cec5SDimitry Andric // shift the needed bits into place. 27110b57cec5SDimitry Andric SDLoc DL(N); 27120b57cec5SDimitry Andric unsigned ShiftOpc = (VT == MVT::i32) ? AArch64::UBFMWri : AArch64::UBFMXri; 27130b57cec5SDimitry Andric SDNode *LSR = CurDAG->getMachineNode( 27140b57cec5SDimitry Andric ShiftOpc, DL, VT, Src, CurDAG->getTargetConstant(LSB, DL, VT), 27150b57cec5SDimitry Andric CurDAG->getTargetConstant(BitWidth - 1, DL, VT)); 27160b57cec5SDimitry Andric 27170b57cec5SDimitry Andric // BFXIL is an alias of BFM, so translate to BFM operands. 27180b57cec5SDimitry Andric unsigned ImmR = (BitWidth - LSB) % BitWidth; 27190b57cec5SDimitry Andric unsigned ImmS = Width - 1; 27200b57cec5SDimitry Andric 27210b57cec5SDimitry Andric // Create the BFXIL instruction. 27220b57cec5SDimitry Andric SDValue Ops[] = {Dst, SDValue(LSR, 0), 27230b57cec5SDimitry Andric CurDAG->getTargetConstant(ImmR, DL, VT), 27240b57cec5SDimitry Andric CurDAG->getTargetConstant(ImmS, DL, VT)}; 27250b57cec5SDimitry Andric unsigned Opc = (VT == MVT::i32) ? AArch64::BFMWri : AArch64::BFMXri; 27260b57cec5SDimitry Andric CurDAG->SelectNodeTo(N, Opc, VT, Ops); 27270b57cec5SDimitry Andric return true; 27280b57cec5SDimitry Andric } 27290b57cec5SDimitry Andric 27300b57cec5SDimitry Andric return false; 27310b57cec5SDimitry Andric } 27320b57cec5SDimitry Andric 27330b57cec5SDimitry Andric bool AArch64DAGToDAGISel::tryBitfieldInsertOp(SDNode *N) { 27340b57cec5SDimitry Andric if (N->getOpcode() != ISD::OR) 27350b57cec5SDimitry Andric return false; 27360b57cec5SDimitry Andric 27370b57cec5SDimitry Andric APInt NUsefulBits; 27380b57cec5SDimitry Andric getUsefulBits(SDValue(N, 0), NUsefulBits); 27390b57cec5SDimitry Andric 27400b57cec5SDimitry Andric // If all bits are not useful, just return UNDEF. 27410b57cec5SDimitry Andric if (!NUsefulBits) { 27420b57cec5SDimitry Andric CurDAG->SelectNodeTo(N, TargetOpcode::IMPLICIT_DEF, N->getValueType(0)); 27430b57cec5SDimitry Andric return true; 27440b57cec5SDimitry Andric } 27450b57cec5SDimitry Andric 27460b57cec5SDimitry Andric if (tryBitfieldInsertOpFromOr(N, NUsefulBits, CurDAG)) 27470b57cec5SDimitry Andric return true; 27480b57cec5SDimitry Andric 27490b57cec5SDimitry Andric return tryBitfieldInsertOpFromOrAndImm(N, CurDAG); 27500b57cec5SDimitry Andric } 27510b57cec5SDimitry Andric 27520b57cec5SDimitry Andric /// SelectBitfieldInsertInZeroOp - Match a UBFIZ instruction that is the 27530b57cec5SDimitry Andric /// equivalent of a left shift by a constant amount followed by an and masking 27540b57cec5SDimitry Andric /// out a contiguous set of bits. 27550b57cec5SDimitry Andric bool AArch64DAGToDAGISel::tryBitfieldInsertInZeroOp(SDNode *N) { 27560b57cec5SDimitry Andric if (N->getOpcode() != ISD::AND) 27570b57cec5SDimitry Andric return false; 27580b57cec5SDimitry Andric 27590b57cec5SDimitry Andric EVT VT = N->getValueType(0); 27600b57cec5SDimitry Andric if (VT != MVT::i32 && VT != MVT::i64) 27610b57cec5SDimitry Andric return false; 27620b57cec5SDimitry Andric 27630b57cec5SDimitry Andric SDValue Op0; 27640b57cec5SDimitry Andric int DstLSB, Width; 27650b57cec5SDimitry Andric if (!isBitfieldPositioningOp(CurDAG, SDValue(N, 0), /*BiggerPattern=*/false, 27660b57cec5SDimitry Andric Op0, DstLSB, Width)) 27670b57cec5SDimitry Andric return false; 27680b57cec5SDimitry Andric 27690b57cec5SDimitry Andric // ImmR is the rotate right amount. 27700b57cec5SDimitry Andric unsigned ImmR = (VT.getSizeInBits() - DstLSB) % VT.getSizeInBits(); 27710b57cec5SDimitry Andric // ImmS is the most significant bit of the source to be moved. 27720b57cec5SDimitry Andric unsigned ImmS = Width - 1; 27730b57cec5SDimitry Andric 27740b57cec5SDimitry Andric SDLoc DL(N); 27750b57cec5SDimitry Andric SDValue Ops[] = {Op0, CurDAG->getTargetConstant(ImmR, DL, VT), 27760b57cec5SDimitry Andric CurDAG->getTargetConstant(ImmS, DL, VT)}; 27770b57cec5SDimitry Andric unsigned Opc = (VT == MVT::i32) ? AArch64::UBFMWri : AArch64::UBFMXri; 27780b57cec5SDimitry Andric CurDAG->SelectNodeTo(N, Opc, VT, Ops); 27790b57cec5SDimitry Andric return true; 27800b57cec5SDimitry Andric } 27810b57cec5SDimitry Andric 27820b57cec5SDimitry Andric /// tryShiftAmountMod - Take advantage of built-in mod of shift amount in 27830b57cec5SDimitry Andric /// variable shift/rotate instructions. 27840b57cec5SDimitry Andric bool AArch64DAGToDAGISel::tryShiftAmountMod(SDNode *N) { 27850b57cec5SDimitry Andric EVT VT = N->getValueType(0); 27860b57cec5SDimitry Andric 27870b57cec5SDimitry Andric unsigned Opc; 27880b57cec5SDimitry Andric switch (N->getOpcode()) { 27890b57cec5SDimitry Andric case ISD::ROTR: 27900b57cec5SDimitry Andric Opc = (VT == MVT::i32) ? AArch64::RORVWr : AArch64::RORVXr; 27910b57cec5SDimitry Andric break; 27920b57cec5SDimitry Andric case ISD::SHL: 27930b57cec5SDimitry Andric Opc = (VT == MVT::i32) ? AArch64::LSLVWr : AArch64::LSLVXr; 27940b57cec5SDimitry Andric break; 27950b57cec5SDimitry Andric case ISD::SRL: 27960b57cec5SDimitry Andric Opc = (VT == MVT::i32) ? AArch64::LSRVWr : AArch64::LSRVXr; 27970b57cec5SDimitry Andric break; 27980b57cec5SDimitry Andric case ISD::SRA: 27990b57cec5SDimitry Andric Opc = (VT == MVT::i32) ? AArch64::ASRVWr : AArch64::ASRVXr; 28000b57cec5SDimitry Andric break; 28010b57cec5SDimitry Andric default: 28020b57cec5SDimitry Andric return false; 28030b57cec5SDimitry Andric } 28040b57cec5SDimitry Andric 28050b57cec5SDimitry Andric uint64_t Size; 28060b57cec5SDimitry Andric uint64_t Bits; 28070b57cec5SDimitry Andric if (VT == MVT::i32) { 28080b57cec5SDimitry Andric Bits = 5; 28090b57cec5SDimitry Andric Size = 32; 28100b57cec5SDimitry Andric } else if (VT == MVT::i64) { 28110b57cec5SDimitry Andric Bits = 6; 28120b57cec5SDimitry Andric Size = 64; 28130b57cec5SDimitry Andric } else 28140b57cec5SDimitry Andric return false; 28150b57cec5SDimitry Andric 28160b57cec5SDimitry Andric SDValue ShiftAmt = N->getOperand(1); 28170b57cec5SDimitry Andric SDLoc DL(N); 28180b57cec5SDimitry Andric SDValue NewShiftAmt; 28190b57cec5SDimitry Andric 28200b57cec5SDimitry Andric // Skip over an extend of the shift amount. 28210b57cec5SDimitry Andric if (ShiftAmt->getOpcode() == ISD::ZERO_EXTEND || 28220b57cec5SDimitry Andric ShiftAmt->getOpcode() == ISD::ANY_EXTEND) 28230b57cec5SDimitry Andric ShiftAmt = ShiftAmt->getOperand(0); 28240b57cec5SDimitry Andric 28250b57cec5SDimitry Andric if (ShiftAmt->getOpcode() == ISD::ADD || ShiftAmt->getOpcode() == ISD::SUB) { 28260b57cec5SDimitry Andric SDValue Add0 = ShiftAmt->getOperand(0); 28270b57cec5SDimitry Andric SDValue Add1 = ShiftAmt->getOperand(1); 28280b57cec5SDimitry Andric uint64_t Add0Imm; 28290b57cec5SDimitry Andric uint64_t Add1Imm; 28300b57cec5SDimitry Andric // If we are shifting by X+/-N where N == 0 mod Size, then just shift by X 28310b57cec5SDimitry Andric // to avoid the ADD/SUB. 28320b57cec5SDimitry Andric if (isIntImmediate(Add1, Add1Imm) && (Add1Imm % Size == 0)) 28330b57cec5SDimitry Andric NewShiftAmt = Add0; 28340b57cec5SDimitry Andric // If we are shifting by N-X where N == 0 mod Size, then just shift by -X to 28350b57cec5SDimitry Andric // generate a NEG instead of a SUB of a constant. 28360b57cec5SDimitry Andric else if (ShiftAmt->getOpcode() == ISD::SUB && 28370b57cec5SDimitry Andric isIntImmediate(Add0, Add0Imm) && Add0Imm != 0 && 28380b57cec5SDimitry Andric (Add0Imm % Size == 0)) { 28390b57cec5SDimitry Andric unsigned NegOpc; 28400b57cec5SDimitry Andric unsigned ZeroReg; 28410b57cec5SDimitry Andric EVT SubVT = ShiftAmt->getValueType(0); 28420b57cec5SDimitry Andric if (SubVT == MVT::i32) { 28430b57cec5SDimitry Andric NegOpc = AArch64::SUBWrr; 28440b57cec5SDimitry Andric ZeroReg = AArch64::WZR; 28450b57cec5SDimitry Andric } else { 28460b57cec5SDimitry Andric assert(SubVT == MVT::i64); 28470b57cec5SDimitry Andric NegOpc = AArch64::SUBXrr; 28480b57cec5SDimitry Andric ZeroReg = AArch64::XZR; 28490b57cec5SDimitry Andric } 28500b57cec5SDimitry Andric SDValue Zero = 28510b57cec5SDimitry Andric CurDAG->getCopyFromReg(CurDAG->getEntryNode(), DL, ZeroReg, SubVT); 28520b57cec5SDimitry Andric MachineSDNode *Neg = 28530b57cec5SDimitry Andric CurDAG->getMachineNode(NegOpc, DL, SubVT, Zero, Add1); 28540b57cec5SDimitry Andric NewShiftAmt = SDValue(Neg, 0); 28550b57cec5SDimitry Andric } else 28560b57cec5SDimitry Andric return false; 28570b57cec5SDimitry Andric } else { 28580b57cec5SDimitry Andric // If the shift amount is masked with an AND, check that the mask covers the 28590b57cec5SDimitry Andric // bits that are implicitly ANDed off by the above opcodes and if so, skip 28600b57cec5SDimitry Andric // the AND. 28610b57cec5SDimitry Andric uint64_t MaskImm; 28625ffd83dbSDimitry Andric if (!isOpcWithIntImmediate(ShiftAmt.getNode(), ISD::AND, MaskImm) && 28635ffd83dbSDimitry Andric !isOpcWithIntImmediate(ShiftAmt.getNode(), AArch64ISD::ANDS, MaskImm)) 28640b57cec5SDimitry Andric return false; 28650b57cec5SDimitry Andric 28660b57cec5SDimitry Andric if (countTrailingOnes(MaskImm) < Bits) 28670b57cec5SDimitry Andric return false; 28680b57cec5SDimitry Andric 28690b57cec5SDimitry Andric NewShiftAmt = ShiftAmt->getOperand(0); 28700b57cec5SDimitry Andric } 28710b57cec5SDimitry Andric 28720b57cec5SDimitry Andric // Narrow/widen the shift amount to match the size of the shift operation. 28730b57cec5SDimitry Andric if (VT == MVT::i32) 28740b57cec5SDimitry Andric NewShiftAmt = narrowIfNeeded(CurDAG, NewShiftAmt); 28750b57cec5SDimitry Andric else if (VT == MVT::i64 && NewShiftAmt->getValueType(0) == MVT::i32) { 28760b57cec5SDimitry Andric SDValue SubReg = CurDAG->getTargetConstant(AArch64::sub_32, DL, MVT::i32); 28770b57cec5SDimitry Andric MachineSDNode *Ext = CurDAG->getMachineNode( 28780b57cec5SDimitry Andric AArch64::SUBREG_TO_REG, DL, VT, 28790b57cec5SDimitry Andric CurDAG->getTargetConstant(0, DL, MVT::i64), NewShiftAmt, SubReg); 28800b57cec5SDimitry Andric NewShiftAmt = SDValue(Ext, 0); 28810b57cec5SDimitry Andric } 28820b57cec5SDimitry Andric 28830b57cec5SDimitry Andric SDValue Ops[] = {N->getOperand(0), NewShiftAmt}; 28840b57cec5SDimitry Andric CurDAG->SelectNodeTo(N, Opc, VT, Ops); 28850b57cec5SDimitry Andric return true; 28860b57cec5SDimitry Andric } 28870b57cec5SDimitry Andric 28880b57cec5SDimitry Andric bool 28890b57cec5SDimitry Andric AArch64DAGToDAGISel::SelectCVTFixedPosOperand(SDValue N, SDValue &FixedPos, 28900b57cec5SDimitry Andric unsigned RegWidth) { 28910b57cec5SDimitry Andric APFloat FVal(0.0); 28920b57cec5SDimitry Andric if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N)) 28930b57cec5SDimitry Andric FVal = CN->getValueAPF(); 28940b57cec5SDimitry Andric else if (LoadSDNode *LN = dyn_cast<LoadSDNode>(N)) { 28950b57cec5SDimitry Andric // Some otherwise illegal constants are allowed in this case. 28960b57cec5SDimitry Andric if (LN->getOperand(1).getOpcode() != AArch64ISD::ADDlow || 28970b57cec5SDimitry Andric !isa<ConstantPoolSDNode>(LN->getOperand(1)->getOperand(1))) 28980b57cec5SDimitry Andric return false; 28990b57cec5SDimitry Andric 29000b57cec5SDimitry Andric ConstantPoolSDNode *CN = 29010b57cec5SDimitry Andric dyn_cast<ConstantPoolSDNode>(LN->getOperand(1)->getOperand(1)); 29020b57cec5SDimitry Andric FVal = cast<ConstantFP>(CN->getConstVal())->getValueAPF(); 29030b57cec5SDimitry Andric } else 29040b57cec5SDimitry Andric return false; 29050b57cec5SDimitry Andric 29060b57cec5SDimitry Andric // An FCVT[SU] instruction performs: convertToInt(Val * 2^fbits) where fbits 29070b57cec5SDimitry Andric // is between 1 and 32 for a destination w-register, or 1 and 64 for an 29080b57cec5SDimitry Andric // x-register. 29090b57cec5SDimitry Andric // 29100b57cec5SDimitry Andric // By this stage, we've detected (fp_to_[su]int (fmul Val, THIS_NODE)) so we 29110b57cec5SDimitry Andric // want THIS_NODE to be 2^fbits. This is much easier to deal with using 29120b57cec5SDimitry Andric // integers. 29130b57cec5SDimitry Andric bool IsExact; 29140b57cec5SDimitry Andric 29150b57cec5SDimitry Andric // fbits is between 1 and 64 in the worst-case, which means the fmul 29160b57cec5SDimitry Andric // could have 2^64 as an actual operand. Need 65 bits of precision. 29170b57cec5SDimitry Andric APSInt IntVal(65, true); 29180b57cec5SDimitry Andric FVal.convertToInteger(IntVal, APFloat::rmTowardZero, &IsExact); 29190b57cec5SDimitry Andric 29200b57cec5SDimitry Andric // N.b. isPowerOf2 also checks for > 0. 29210b57cec5SDimitry Andric if (!IsExact || !IntVal.isPowerOf2()) return false; 29220b57cec5SDimitry Andric unsigned FBits = IntVal.logBase2(); 29230b57cec5SDimitry Andric 29240b57cec5SDimitry Andric // Checks above should have guaranteed that we haven't lost information in 29250b57cec5SDimitry Andric // finding FBits, but it must still be in range. 29260b57cec5SDimitry Andric if (FBits == 0 || FBits > RegWidth) return false; 29270b57cec5SDimitry Andric 29280b57cec5SDimitry Andric FixedPos = CurDAG->getTargetConstant(FBits, SDLoc(N), MVT::i32); 29290b57cec5SDimitry Andric return true; 29300b57cec5SDimitry Andric } 29310b57cec5SDimitry Andric 29320b57cec5SDimitry Andric // Inspects a register string of the form o0:op1:CRn:CRm:op2 gets the fields 29330b57cec5SDimitry Andric // of the string and obtains the integer values from them and combines these 29340b57cec5SDimitry Andric // into a single value to be used in the MRS/MSR instruction. 29350b57cec5SDimitry Andric static int getIntOperandFromRegisterString(StringRef RegString) { 29360b57cec5SDimitry Andric SmallVector<StringRef, 5> Fields; 29370b57cec5SDimitry Andric RegString.split(Fields, ':'); 29380b57cec5SDimitry Andric 29390b57cec5SDimitry Andric if (Fields.size() == 1) 29400b57cec5SDimitry Andric return -1; 29410b57cec5SDimitry Andric 29420b57cec5SDimitry Andric assert(Fields.size() == 5 29430b57cec5SDimitry Andric && "Invalid number of fields in read register string"); 29440b57cec5SDimitry Andric 29450b57cec5SDimitry Andric SmallVector<int, 5> Ops; 29460b57cec5SDimitry Andric bool AllIntFields = true; 29470b57cec5SDimitry Andric 29480b57cec5SDimitry Andric for (StringRef Field : Fields) { 29490b57cec5SDimitry Andric unsigned IntField; 29500b57cec5SDimitry Andric AllIntFields &= !Field.getAsInteger(10, IntField); 29510b57cec5SDimitry Andric Ops.push_back(IntField); 29520b57cec5SDimitry Andric } 29530b57cec5SDimitry Andric 29540b57cec5SDimitry Andric assert(AllIntFields && 29550b57cec5SDimitry Andric "Unexpected non-integer value in special register string."); 2956fe6060f1SDimitry Andric (void)AllIntFields; 29570b57cec5SDimitry Andric 29580b57cec5SDimitry Andric // Need to combine the integer fields of the string into a single value 29590b57cec5SDimitry Andric // based on the bit encoding of MRS/MSR instruction. 29600b57cec5SDimitry Andric return (Ops[0] << 14) | (Ops[1] << 11) | (Ops[2] << 7) | 29610b57cec5SDimitry Andric (Ops[3] << 3) | (Ops[4]); 29620b57cec5SDimitry Andric } 29630b57cec5SDimitry Andric 29640b57cec5SDimitry Andric // Lower the read_register intrinsic to an MRS instruction node if the special 29650b57cec5SDimitry Andric // register string argument is either of the form detailed in the ALCE (the 29660b57cec5SDimitry Andric // form described in getIntOperandsFromRegsterString) or is a named register 29670b57cec5SDimitry Andric // known by the MRS SysReg mapper. 29680b57cec5SDimitry Andric bool AArch64DAGToDAGISel::tryReadRegister(SDNode *N) { 2969*349cc55cSDimitry Andric const auto *MD = cast<MDNodeSDNode>(N->getOperand(1)); 2970*349cc55cSDimitry Andric const auto *RegString = cast<MDString>(MD->getMD()->getOperand(0)); 29710b57cec5SDimitry Andric SDLoc DL(N); 29720b57cec5SDimitry Andric 29730b57cec5SDimitry Andric int Reg = getIntOperandFromRegisterString(RegString->getString()); 29740b57cec5SDimitry Andric if (Reg != -1) { 29750b57cec5SDimitry Andric ReplaceNode(N, CurDAG->getMachineNode( 29760b57cec5SDimitry Andric AArch64::MRS, DL, N->getSimpleValueType(0), MVT::Other, 29770b57cec5SDimitry Andric CurDAG->getTargetConstant(Reg, DL, MVT::i32), 29780b57cec5SDimitry Andric N->getOperand(0))); 29790b57cec5SDimitry Andric return true; 29800b57cec5SDimitry Andric } 29810b57cec5SDimitry Andric 29820b57cec5SDimitry Andric // Use the sysreg mapper to map the remaining possible strings to the 29830b57cec5SDimitry Andric // value for the register to be used for the instruction operand. 29840b57cec5SDimitry Andric auto TheReg = AArch64SysReg::lookupSysRegByName(RegString->getString()); 29850b57cec5SDimitry Andric if (TheReg && TheReg->Readable && 29860b57cec5SDimitry Andric TheReg->haveFeatures(Subtarget->getFeatureBits())) 29870b57cec5SDimitry Andric Reg = TheReg->Encoding; 29880b57cec5SDimitry Andric else 29890b57cec5SDimitry Andric Reg = AArch64SysReg::parseGenericRegister(RegString->getString()); 29900b57cec5SDimitry Andric 29910b57cec5SDimitry Andric if (Reg != -1) { 29920b57cec5SDimitry Andric ReplaceNode(N, CurDAG->getMachineNode( 29930b57cec5SDimitry Andric AArch64::MRS, DL, N->getSimpleValueType(0), MVT::Other, 29940b57cec5SDimitry Andric CurDAG->getTargetConstant(Reg, DL, MVT::i32), 29950b57cec5SDimitry Andric N->getOperand(0))); 29960b57cec5SDimitry Andric return true; 29970b57cec5SDimitry Andric } 29980b57cec5SDimitry Andric 29990b57cec5SDimitry Andric if (RegString->getString() == "pc") { 30000b57cec5SDimitry Andric ReplaceNode(N, CurDAG->getMachineNode( 30010b57cec5SDimitry Andric AArch64::ADR, DL, N->getSimpleValueType(0), MVT::Other, 30020b57cec5SDimitry Andric CurDAG->getTargetConstant(0, DL, MVT::i32), 30030b57cec5SDimitry Andric N->getOperand(0))); 30040b57cec5SDimitry Andric return true; 30050b57cec5SDimitry Andric } 30060b57cec5SDimitry Andric 30070b57cec5SDimitry Andric return false; 30080b57cec5SDimitry Andric } 30090b57cec5SDimitry Andric 30100b57cec5SDimitry Andric // Lower the write_register intrinsic to an MSR instruction node if the special 30110b57cec5SDimitry Andric // register string argument is either of the form detailed in the ALCE (the 30120b57cec5SDimitry Andric // form described in getIntOperandsFromRegsterString) or is a named register 30130b57cec5SDimitry Andric // known by the MSR SysReg mapper. 30140b57cec5SDimitry Andric bool AArch64DAGToDAGISel::tryWriteRegister(SDNode *N) { 3015*349cc55cSDimitry Andric const auto *MD = cast<MDNodeSDNode>(N->getOperand(1)); 3016*349cc55cSDimitry Andric const auto *RegString = cast<MDString>(MD->getMD()->getOperand(0)); 30170b57cec5SDimitry Andric SDLoc DL(N); 30180b57cec5SDimitry Andric 30190b57cec5SDimitry Andric int Reg = getIntOperandFromRegisterString(RegString->getString()); 30200b57cec5SDimitry Andric if (Reg != -1) { 30210b57cec5SDimitry Andric ReplaceNode( 30220b57cec5SDimitry Andric N, CurDAG->getMachineNode(AArch64::MSR, DL, MVT::Other, 30230b57cec5SDimitry Andric CurDAG->getTargetConstant(Reg, DL, MVT::i32), 30240b57cec5SDimitry Andric N->getOperand(2), N->getOperand(0))); 30250b57cec5SDimitry Andric return true; 30260b57cec5SDimitry Andric } 30270b57cec5SDimitry Andric 30280b57cec5SDimitry Andric // Check if the register was one of those allowed as the pstatefield value in 30290b57cec5SDimitry Andric // the MSR (immediate) instruction. To accept the values allowed in the 30300b57cec5SDimitry Andric // pstatefield for the MSR (immediate) instruction, we also require that an 30310b57cec5SDimitry Andric // immediate value has been provided as an argument, we know that this is 30320b57cec5SDimitry Andric // the case as it has been ensured by semantic checking. 30330b57cec5SDimitry Andric auto PMapper = AArch64PState::lookupPStateByName(RegString->getString()); 30340b57cec5SDimitry Andric if (PMapper) { 30350b57cec5SDimitry Andric assert (isa<ConstantSDNode>(N->getOperand(2)) 30360b57cec5SDimitry Andric && "Expected a constant integer expression."); 30370b57cec5SDimitry Andric unsigned Reg = PMapper->Encoding; 30380b57cec5SDimitry Andric uint64_t Immed = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue(); 30390b57cec5SDimitry Andric unsigned State; 30400b57cec5SDimitry Andric if (Reg == AArch64PState::PAN || Reg == AArch64PState::UAO || Reg == AArch64PState::SSBS) { 30410b57cec5SDimitry Andric assert(Immed < 2 && "Bad imm"); 30420b57cec5SDimitry Andric State = AArch64::MSRpstateImm1; 30430b57cec5SDimitry Andric } else { 30440b57cec5SDimitry Andric assert(Immed < 16 && "Bad imm"); 30450b57cec5SDimitry Andric State = AArch64::MSRpstateImm4; 30460b57cec5SDimitry Andric } 30470b57cec5SDimitry Andric ReplaceNode(N, CurDAG->getMachineNode( 30480b57cec5SDimitry Andric State, DL, MVT::Other, 30490b57cec5SDimitry Andric CurDAG->getTargetConstant(Reg, DL, MVT::i32), 30500b57cec5SDimitry Andric CurDAG->getTargetConstant(Immed, DL, MVT::i16), 30510b57cec5SDimitry Andric N->getOperand(0))); 30520b57cec5SDimitry Andric return true; 30530b57cec5SDimitry Andric } 30540b57cec5SDimitry Andric 30550b57cec5SDimitry Andric // Use the sysreg mapper to attempt to map the remaining possible strings 30560b57cec5SDimitry Andric // to the value for the register to be used for the MSR (register) 30570b57cec5SDimitry Andric // instruction operand. 30580b57cec5SDimitry Andric auto TheReg = AArch64SysReg::lookupSysRegByName(RegString->getString()); 30590b57cec5SDimitry Andric if (TheReg && TheReg->Writeable && 30600b57cec5SDimitry Andric TheReg->haveFeatures(Subtarget->getFeatureBits())) 30610b57cec5SDimitry Andric Reg = TheReg->Encoding; 30620b57cec5SDimitry Andric else 30630b57cec5SDimitry Andric Reg = AArch64SysReg::parseGenericRegister(RegString->getString()); 30640b57cec5SDimitry Andric if (Reg != -1) { 30650b57cec5SDimitry Andric ReplaceNode(N, CurDAG->getMachineNode( 30660b57cec5SDimitry Andric AArch64::MSR, DL, MVT::Other, 30670b57cec5SDimitry Andric CurDAG->getTargetConstant(Reg, DL, MVT::i32), 30680b57cec5SDimitry Andric N->getOperand(2), N->getOperand(0))); 30690b57cec5SDimitry Andric return true; 30700b57cec5SDimitry Andric } 30710b57cec5SDimitry Andric 30720b57cec5SDimitry Andric return false; 30730b57cec5SDimitry Andric } 30740b57cec5SDimitry Andric 30750b57cec5SDimitry Andric /// We've got special pseudo-instructions for these 30760b57cec5SDimitry Andric bool AArch64DAGToDAGISel::SelectCMP_SWAP(SDNode *N) { 30770b57cec5SDimitry Andric unsigned Opcode; 30780b57cec5SDimitry Andric EVT MemTy = cast<MemSDNode>(N)->getMemoryVT(); 30790b57cec5SDimitry Andric 30800b57cec5SDimitry Andric // Leave IR for LSE if subtarget supports it. 30810b57cec5SDimitry Andric if (Subtarget->hasLSE()) return false; 30820b57cec5SDimitry Andric 30830b57cec5SDimitry Andric if (MemTy == MVT::i8) 30840b57cec5SDimitry Andric Opcode = AArch64::CMP_SWAP_8; 30850b57cec5SDimitry Andric else if (MemTy == MVT::i16) 30860b57cec5SDimitry Andric Opcode = AArch64::CMP_SWAP_16; 30870b57cec5SDimitry Andric else if (MemTy == MVT::i32) 30880b57cec5SDimitry Andric Opcode = AArch64::CMP_SWAP_32; 30890b57cec5SDimitry Andric else if (MemTy == MVT::i64) 30900b57cec5SDimitry Andric Opcode = AArch64::CMP_SWAP_64; 30910b57cec5SDimitry Andric else 30920b57cec5SDimitry Andric llvm_unreachable("Unknown AtomicCmpSwap type"); 30930b57cec5SDimitry Andric 30940b57cec5SDimitry Andric MVT RegTy = MemTy == MVT::i64 ? MVT::i64 : MVT::i32; 30950b57cec5SDimitry Andric SDValue Ops[] = {N->getOperand(1), N->getOperand(2), N->getOperand(3), 30960b57cec5SDimitry Andric N->getOperand(0)}; 30970b57cec5SDimitry Andric SDNode *CmpSwap = CurDAG->getMachineNode( 30980b57cec5SDimitry Andric Opcode, SDLoc(N), 30990b57cec5SDimitry Andric CurDAG->getVTList(RegTy, MVT::i32, MVT::Other), Ops); 31000b57cec5SDimitry Andric 31010b57cec5SDimitry Andric MachineMemOperand *MemOp = cast<MemSDNode>(N)->getMemOperand(); 31020b57cec5SDimitry Andric CurDAG->setNodeMemRefs(cast<MachineSDNode>(CmpSwap), {MemOp}); 31030b57cec5SDimitry Andric 31040b57cec5SDimitry Andric ReplaceUses(SDValue(N, 0), SDValue(CmpSwap, 0)); 31050b57cec5SDimitry Andric ReplaceUses(SDValue(N, 1), SDValue(CmpSwap, 2)); 31060b57cec5SDimitry Andric CurDAG->RemoveDeadNode(N); 31070b57cec5SDimitry Andric 31080b57cec5SDimitry Andric return true; 31090b57cec5SDimitry Andric } 31100b57cec5SDimitry Andric 31115ffd83dbSDimitry Andric bool AArch64DAGToDAGISel::SelectSVE8BitLslImm(SDValue N, SDValue &Base, 31125ffd83dbSDimitry Andric SDValue &Offset) { 31135ffd83dbSDimitry Andric auto C = dyn_cast<ConstantSDNode>(N); 31145ffd83dbSDimitry Andric if (!C) 31155ffd83dbSDimitry Andric return false; 31165ffd83dbSDimitry Andric 31175ffd83dbSDimitry Andric auto Ty = N->getValueType(0); 31185ffd83dbSDimitry Andric 31195ffd83dbSDimitry Andric int64_t Imm = C->getSExtValue(); 31205ffd83dbSDimitry Andric SDLoc DL(N); 31215ffd83dbSDimitry Andric 31225ffd83dbSDimitry Andric if ((Imm >= -128) && (Imm <= 127)) { 31235ffd83dbSDimitry Andric Base = CurDAG->getTargetConstant(Imm, DL, Ty); 31245ffd83dbSDimitry Andric Offset = CurDAG->getTargetConstant(0, DL, Ty); 31255ffd83dbSDimitry Andric return true; 31265ffd83dbSDimitry Andric } 31275ffd83dbSDimitry Andric 31285ffd83dbSDimitry Andric if (((Imm % 256) == 0) && (Imm >= -32768) && (Imm <= 32512)) { 31295ffd83dbSDimitry Andric Base = CurDAG->getTargetConstant(Imm/256, DL, Ty); 31305ffd83dbSDimitry Andric Offset = CurDAG->getTargetConstant(8, DL, Ty); 31315ffd83dbSDimitry Andric return true; 31325ffd83dbSDimitry Andric } 31335ffd83dbSDimitry Andric 31345ffd83dbSDimitry Andric return false; 31355ffd83dbSDimitry Andric } 31365ffd83dbSDimitry Andric 3137480093f4SDimitry Andric bool AArch64DAGToDAGISel::SelectSVEAddSubImm(SDValue N, MVT VT, SDValue &Imm, SDValue &Shift) { 3138480093f4SDimitry Andric if (auto CNode = dyn_cast<ConstantSDNode>(N)) { 3139fe6060f1SDimitry Andric const int64_t ImmVal = CNode->getSExtValue(); 3140480093f4SDimitry Andric SDLoc DL(N); 3141480093f4SDimitry Andric 3142480093f4SDimitry Andric switch (VT.SimpleTy) { 3143480093f4SDimitry Andric case MVT::i8: 3144fe6060f1SDimitry Andric // Can always select i8s, no shift, mask the immediate value to 3145fe6060f1SDimitry Andric // deal with sign-extended value from lowering. 3146fe6060f1SDimitry Andric Shift = CurDAG->getTargetConstant(0, DL, MVT::i32); 3147fe6060f1SDimitry Andric Imm = CurDAG->getTargetConstant(ImmVal & 0xFF, DL, MVT::i32); 3148fe6060f1SDimitry Andric return true; 3149fe6060f1SDimitry Andric case MVT::i16: 3150fe6060f1SDimitry Andric // i16 values get sign-extended to 32-bits during lowering. 3151480093f4SDimitry Andric if ((ImmVal & 0xFF) == ImmVal) { 3152480093f4SDimitry Andric Shift = CurDAG->getTargetConstant(0, DL, MVT::i32); 3153480093f4SDimitry Andric Imm = CurDAG->getTargetConstant(ImmVal, DL, MVT::i32); 3154480093f4SDimitry Andric return true; 3155fe6060f1SDimitry Andric } else if ((ImmVal & 0xFF) == 0) { 3156fe6060f1SDimitry Andric Shift = CurDAG->getTargetConstant(8, DL, MVT::i32); 3157fe6060f1SDimitry Andric Imm = CurDAG->getTargetConstant((ImmVal >> 8) & 0xFF, DL, MVT::i32); 3158fe6060f1SDimitry Andric return true; 3159480093f4SDimitry Andric } 3160480093f4SDimitry Andric break; 3161480093f4SDimitry Andric case MVT::i32: 3162480093f4SDimitry Andric case MVT::i64: 3163fe6060f1SDimitry Andric // Range of immediate won't trigger signedness problems for 32/64b. 3164480093f4SDimitry Andric if ((ImmVal & 0xFF) == ImmVal) { 3165480093f4SDimitry Andric Shift = CurDAG->getTargetConstant(0, DL, MVT::i32); 3166480093f4SDimitry Andric Imm = CurDAG->getTargetConstant(ImmVal, DL, MVT::i32); 3167480093f4SDimitry Andric return true; 3168480093f4SDimitry Andric } else if ((ImmVal & 0xFF00) == ImmVal) { 3169480093f4SDimitry Andric Shift = CurDAG->getTargetConstant(8, DL, MVT::i32); 3170480093f4SDimitry Andric Imm = CurDAG->getTargetConstant(ImmVal >> 8, DL, MVT::i32); 3171480093f4SDimitry Andric return true; 3172480093f4SDimitry Andric } 3173480093f4SDimitry Andric break; 3174480093f4SDimitry Andric default: 3175480093f4SDimitry Andric break; 3176480093f4SDimitry Andric } 3177480093f4SDimitry Andric } 3178480093f4SDimitry Andric 3179480093f4SDimitry Andric return false; 3180480093f4SDimitry Andric } 3181480093f4SDimitry Andric 3182480093f4SDimitry Andric bool AArch64DAGToDAGISel::SelectSVESignedArithImm(SDValue N, SDValue &Imm) { 3183480093f4SDimitry Andric if (auto CNode = dyn_cast<ConstantSDNode>(N)) { 3184480093f4SDimitry Andric int64_t ImmVal = CNode->getSExtValue(); 3185480093f4SDimitry Andric SDLoc DL(N); 31865ffd83dbSDimitry Andric if (ImmVal >= -128 && ImmVal < 128) { 3187480093f4SDimitry Andric Imm = CurDAG->getTargetConstant(ImmVal, DL, MVT::i32); 3188480093f4SDimitry Andric return true; 3189480093f4SDimitry Andric } 3190480093f4SDimitry Andric } 3191480093f4SDimitry Andric return false; 3192480093f4SDimitry Andric } 3193480093f4SDimitry Andric 3194e8d8bef9SDimitry Andric bool AArch64DAGToDAGISel::SelectSVEArithImm(SDValue N, MVT VT, SDValue &Imm) { 3195480093f4SDimitry Andric if (auto CNode = dyn_cast<ConstantSDNode>(N)) { 3196e8d8bef9SDimitry Andric uint64_t ImmVal = CNode->getZExtValue(); 3197e8d8bef9SDimitry Andric 3198e8d8bef9SDimitry Andric switch (VT.SimpleTy) { 3199e8d8bef9SDimitry Andric case MVT::i8: 3200e8d8bef9SDimitry Andric ImmVal &= 0xFF; 3201e8d8bef9SDimitry Andric break; 3202e8d8bef9SDimitry Andric case MVT::i16: 3203e8d8bef9SDimitry Andric ImmVal &= 0xFFFF; 3204e8d8bef9SDimitry Andric break; 3205e8d8bef9SDimitry Andric case MVT::i32: 3206e8d8bef9SDimitry Andric ImmVal &= 0xFFFFFFFF; 3207e8d8bef9SDimitry Andric break; 3208e8d8bef9SDimitry Andric case MVT::i64: 3209e8d8bef9SDimitry Andric break; 3210e8d8bef9SDimitry Andric default: 3211e8d8bef9SDimitry Andric llvm_unreachable("Unexpected type"); 3212e8d8bef9SDimitry Andric } 3213e8d8bef9SDimitry Andric 3214480093f4SDimitry Andric if (ImmVal < 256) { 3215e8d8bef9SDimitry Andric Imm = CurDAG->getTargetConstant(ImmVal, SDLoc(N), MVT::i32); 3216480093f4SDimitry Andric return true; 3217480093f4SDimitry Andric } 3218480093f4SDimitry Andric } 3219480093f4SDimitry Andric return false; 3220480093f4SDimitry Andric } 3221480093f4SDimitry Andric 3222fe6060f1SDimitry Andric bool AArch64DAGToDAGISel::SelectSVELogicalImm(SDValue N, MVT VT, SDValue &Imm, 3223fe6060f1SDimitry Andric bool Invert) { 3224480093f4SDimitry Andric if (auto CNode = dyn_cast<ConstantSDNode>(N)) { 3225480093f4SDimitry Andric uint64_t ImmVal = CNode->getZExtValue(); 3226480093f4SDimitry Andric SDLoc DL(N); 3227480093f4SDimitry Andric 3228fe6060f1SDimitry Andric if (Invert) 3229fe6060f1SDimitry Andric ImmVal = ~ImmVal; 3230fe6060f1SDimitry Andric 3231480093f4SDimitry Andric // Shift mask depending on type size. 3232480093f4SDimitry Andric switch (VT.SimpleTy) { 3233480093f4SDimitry Andric case MVT::i8: 3234480093f4SDimitry Andric ImmVal &= 0xFF; 3235480093f4SDimitry Andric ImmVal |= ImmVal << 8; 3236480093f4SDimitry Andric ImmVal |= ImmVal << 16; 3237480093f4SDimitry Andric ImmVal |= ImmVal << 32; 3238480093f4SDimitry Andric break; 3239480093f4SDimitry Andric case MVT::i16: 3240480093f4SDimitry Andric ImmVal &= 0xFFFF; 3241480093f4SDimitry Andric ImmVal |= ImmVal << 16; 3242480093f4SDimitry Andric ImmVal |= ImmVal << 32; 3243480093f4SDimitry Andric break; 3244480093f4SDimitry Andric case MVT::i32: 3245480093f4SDimitry Andric ImmVal &= 0xFFFFFFFF; 3246480093f4SDimitry Andric ImmVal |= ImmVal << 32; 3247480093f4SDimitry Andric break; 3248480093f4SDimitry Andric case MVT::i64: 3249480093f4SDimitry Andric break; 3250480093f4SDimitry Andric default: 3251480093f4SDimitry Andric llvm_unreachable("Unexpected type"); 3252480093f4SDimitry Andric } 3253480093f4SDimitry Andric 3254480093f4SDimitry Andric uint64_t encoding; 3255480093f4SDimitry Andric if (AArch64_AM::processLogicalImmediate(ImmVal, 64, encoding)) { 3256480093f4SDimitry Andric Imm = CurDAG->getTargetConstant(encoding, DL, MVT::i64); 3257480093f4SDimitry Andric return true; 3258480093f4SDimitry Andric } 3259480093f4SDimitry Andric } 3260480093f4SDimitry Andric return false; 3261480093f4SDimitry Andric } 3262480093f4SDimitry Andric 3263e8d8bef9SDimitry Andric // SVE shift intrinsics allow shift amounts larger than the element's bitwidth. 3264e8d8bef9SDimitry Andric // Rather than attempt to normalise everything we can sometimes saturate the 3265e8d8bef9SDimitry Andric // shift amount during selection. This function also allows for consistent 3266e8d8bef9SDimitry Andric // isel patterns by ensuring the resulting "Imm" node is of the i32 type 3267e8d8bef9SDimitry Andric // required by the instructions. 3268e8d8bef9SDimitry Andric bool AArch64DAGToDAGISel::SelectSVEShiftImm(SDValue N, uint64_t Low, 3269e8d8bef9SDimitry Andric uint64_t High, bool AllowSaturation, 3270e8d8bef9SDimitry Andric SDValue &Imm) { 32715ffd83dbSDimitry Andric if (auto *CN = dyn_cast<ConstantSDNode>(N)) { 32725ffd83dbSDimitry Andric uint64_t ImmVal = CN->getZExtValue(); 32735ffd83dbSDimitry Andric 3274e8d8bef9SDimitry Andric // Reject shift amounts that are too small. 3275e8d8bef9SDimitry Andric if (ImmVal < Low) 3276e8d8bef9SDimitry Andric return false; 3277e8d8bef9SDimitry Andric 3278e8d8bef9SDimitry Andric // Reject or saturate shift amounts that are too big. 3279e8d8bef9SDimitry Andric if (ImmVal > High) { 3280e8d8bef9SDimitry Andric if (!AllowSaturation) 3281e8d8bef9SDimitry Andric return false; 3282e8d8bef9SDimitry Andric ImmVal = High; 32835ffd83dbSDimitry Andric } 3284e8d8bef9SDimitry Andric 3285e8d8bef9SDimitry Andric Imm = CurDAG->getTargetConstant(ImmVal, SDLoc(N), MVT::i32); 3286e8d8bef9SDimitry Andric return true; 32875ffd83dbSDimitry Andric } 32885ffd83dbSDimitry Andric 32895ffd83dbSDimitry Andric return false; 32905ffd83dbSDimitry Andric } 32915ffd83dbSDimitry Andric 32920b57cec5SDimitry Andric bool AArch64DAGToDAGISel::trySelectStackSlotTagP(SDNode *N) { 32930b57cec5SDimitry Andric // tagp(FrameIndex, IRGstack, tag_offset): 32940b57cec5SDimitry Andric // since the offset between FrameIndex and IRGstack is a compile-time 32950b57cec5SDimitry Andric // constant, this can be lowered to a single ADDG instruction. 32960b57cec5SDimitry Andric if (!(isa<FrameIndexSDNode>(N->getOperand(1)))) { 32970b57cec5SDimitry Andric return false; 32980b57cec5SDimitry Andric } 32990b57cec5SDimitry Andric 33000b57cec5SDimitry Andric SDValue IRG_SP = N->getOperand(2); 33010b57cec5SDimitry Andric if (IRG_SP->getOpcode() != ISD::INTRINSIC_W_CHAIN || 33020b57cec5SDimitry Andric cast<ConstantSDNode>(IRG_SP->getOperand(1))->getZExtValue() != 33030b57cec5SDimitry Andric Intrinsic::aarch64_irg_sp) { 33040b57cec5SDimitry Andric return false; 33050b57cec5SDimitry Andric } 33060b57cec5SDimitry Andric 33070b57cec5SDimitry Andric const TargetLowering *TLI = getTargetLowering(); 33080b57cec5SDimitry Andric SDLoc DL(N); 33090b57cec5SDimitry Andric int FI = cast<FrameIndexSDNode>(N->getOperand(1))->getIndex(); 33100b57cec5SDimitry Andric SDValue FiOp = CurDAG->getTargetFrameIndex( 33110b57cec5SDimitry Andric FI, TLI->getPointerTy(CurDAG->getDataLayout())); 33120b57cec5SDimitry Andric int TagOffset = cast<ConstantSDNode>(N->getOperand(3))->getZExtValue(); 33130b57cec5SDimitry Andric 33140b57cec5SDimitry Andric SDNode *Out = CurDAG->getMachineNode( 33150b57cec5SDimitry Andric AArch64::TAGPstack, DL, MVT::i64, 33160b57cec5SDimitry Andric {FiOp, CurDAG->getTargetConstant(0, DL, MVT::i64), N->getOperand(2), 33170b57cec5SDimitry Andric CurDAG->getTargetConstant(TagOffset, DL, MVT::i64)}); 33180b57cec5SDimitry Andric ReplaceNode(N, Out); 33190b57cec5SDimitry Andric return true; 33200b57cec5SDimitry Andric } 33210b57cec5SDimitry Andric 33220b57cec5SDimitry Andric void AArch64DAGToDAGISel::SelectTagP(SDNode *N) { 33230b57cec5SDimitry Andric assert(isa<ConstantSDNode>(N->getOperand(3)) && 33240b57cec5SDimitry Andric "llvm.aarch64.tagp third argument must be an immediate"); 33250b57cec5SDimitry Andric if (trySelectStackSlotTagP(N)) 33260b57cec5SDimitry Andric return; 33270b57cec5SDimitry Andric // FIXME: above applies in any case when offset between Op1 and Op2 is a 33280b57cec5SDimitry Andric // compile-time constant, not just for stack allocations. 33290b57cec5SDimitry Andric 33300b57cec5SDimitry Andric // General case for unrelated pointers in Op1 and Op2. 33310b57cec5SDimitry Andric SDLoc DL(N); 33320b57cec5SDimitry Andric int TagOffset = cast<ConstantSDNode>(N->getOperand(3))->getZExtValue(); 33330b57cec5SDimitry Andric SDNode *N1 = CurDAG->getMachineNode(AArch64::SUBP, DL, MVT::i64, 33340b57cec5SDimitry Andric {N->getOperand(1), N->getOperand(2)}); 33350b57cec5SDimitry Andric SDNode *N2 = CurDAG->getMachineNode(AArch64::ADDXrr, DL, MVT::i64, 33360b57cec5SDimitry Andric {SDValue(N1, 0), N->getOperand(2)}); 33370b57cec5SDimitry Andric SDNode *N3 = CurDAG->getMachineNode( 33380b57cec5SDimitry Andric AArch64::ADDG, DL, MVT::i64, 33390b57cec5SDimitry Andric {SDValue(N2, 0), CurDAG->getTargetConstant(0, DL, MVT::i64), 33400b57cec5SDimitry Andric CurDAG->getTargetConstant(TagOffset, DL, MVT::i64)}); 33410b57cec5SDimitry Andric ReplaceNode(N, N3); 33420b57cec5SDimitry Andric } 33430b57cec5SDimitry Andric 33445ffd83dbSDimitry Andric // NOTE: We cannot use EXTRACT_SUBREG in all cases because the fixed length 33455ffd83dbSDimitry Andric // vector types larger than NEON don't have a matching SubRegIndex. 33465ffd83dbSDimitry Andric static SDNode *extractSubReg(SelectionDAG *DAG, EVT VT, SDValue V) { 33475ffd83dbSDimitry Andric assert(V.getValueType().isScalableVector() && 33485ffd83dbSDimitry Andric V.getValueType().getSizeInBits().getKnownMinSize() == 33495ffd83dbSDimitry Andric AArch64::SVEBitsPerBlock && 33505ffd83dbSDimitry Andric "Expected to extract from a packed scalable vector!"); 33515ffd83dbSDimitry Andric assert(VT.isFixedLengthVector() && 33525ffd83dbSDimitry Andric "Expected to extract a fixed length vector!"); 33535ffd83dbSDimitry Andric 33545ffd83dbSDimitry Andric SDLoc DL(V); 33555ffd83dbSDimitry Andric switch (VT.getSizeInBits()) { 33565ffd83dbSDimitry Andric case 64: { 33575ffd83dbSDimitry Andric auto SubReg = DAG->getTargetConstant(AArch64::dsub, DL, MVT::i32); 33585ffd83dbSDimitry Andric return DAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG, DL, VT, V, SubReg); 33595ffd83dbSDimitry Andric } 33605ffd83dbSDimitry Andric case 128: { 33615ffd83dbSDimitry Andric auto SubReg = DAG->getTargetConstant(AArch64::zsub, DL, MVT::i32); 33625ffd83dbSDimitry Andric return DAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG, DL, VT, V, SubReg); 33635ffd83dbSDimitry Andric } 33645ffd83dbSDimitry Andric default: { 33655ffd83dbSDimitry Andric auto RC = DAG->getTargetConstant(AArch64::ZPRRegClassID, DL, MVT::i64); 33665ffd83dbSDimitry Andric return DAG->getMachineNode(TargetOpcode::COPY_TO_REGCLASS, DL, VT, V, RC); 33675ffd83dbSDimitry Andric } 33685ffd83dbSDimitry Andric } 33695ffd83dbSDimitry Andric } 33705ffd83dbSDimitry Andric 33715ffd83dbSDimitry Andric // NOTE: We cannot use INSERT_SUBREG in all cases because the fixed length 33725ffd83dbSDimitry Andric // vector types larger than NEON don't have a matching SubRegIndex. 33735ffd83dbSDimitry Andric static SDNode *insertSubReg(SelectionDAG *DAG, EVT VT, SDValue V) { 33745ffd83dbSDimitry Andric assert(VT.isScalableVector() && 33755ffd83dbSDimitry Andric VT.getSizeInBits().getKnownMinSize() == AArch64::SVEBitsPerBlock && 33765ffd83dbSDimitry Andric "Expected to insert into a packed scalable vector!"); 33775ffd83dbSDimitry Andric assert(V.getValueType().isFixedLengthVector() && 33785ffd83dbSDimitry Andric "Expected to insert a fixed length vector!"); 33795ffd83dbSDimitry Andric 33805ffd83dbSDimitry Andric SDLoc DL(V); 33815ffd83dbSDimitry Andric switch (V.getValueType().getSizeInBits()) { 33825ffd83dbSDimitry Andric case 64: { 33835ffd83dbSDimitry Andric auto SubReg = DAG->getTargetConstant(AArch64::dsub, DL, MVT::i32); 33845ffd83dbSDimitry Andric auto Container = DAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, DL, VT); 33855ffd83dbSDimitry Andric return DAG->getMachineNode(TargetOpcode::INSERT_SUBREG, DL, VT, 33865ffd83dbSDimitry Andric SDValue(Container, 0), V, SubReg); 33875ffd83dbSDimitry Andric } 33885ffd83dbSDimitry Andric case 128: { 33895ffd83dbSDimitry Andric auto SubReg = DAG->getTargetConstant(AArch64::zsub, DL, MVT::i32); 33905ffd83dbSDimitry Andric auto Container = DAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, DL, VT); 33915ffd83dbSDimitry Andric return DAG->getMachineNode(TargetOpcode::INSERT_SUBREG, DL, VT, 33925ffd83dbSDimitry Andric SDValue(Container, 0), V, SubReg); 33935ffd83dbSDimitry Andric } 33945ffd83dbSDimitry Andric default: { 33955ffd83dbSDimitry Andric auto RC = DAG->getTargetConstant(AArch64::ZPRRegClassID, DL, MVT::i64); 33965ffd83dbSDimitry Andric return DAG->getMachineNode(TargetOpcode::COPY_TO_REGCLASS, DL, VT, V, RC); 33975ffd83dbSDimitry Andric } 33985ffd83dbSDimitry Andric } 33995ffd83dbSDimitry Andric } 34005ffd83dbSDimitry Andric 34010b57cec5SDimitry Andric void AArch64DAGToDAGISel::Select(SDNode *Node) { 34020b57cec5SDimitry Andric // If we have a custom node, we already have selected! 34030b57cec5SDimitry Andric if (Node->isMachineOpcode()) { 34040b57cec5SDimitry Andric LLVM_DEBUG(errs() << "== "; Node->dump(CurDAG); errs() << "\n"); 34050b57cec5SDimitry Andric Node->setNodeId(-1); 34060b57cec5SDimitry Andric return; 34070b57cec5SDimitry Andric } 34080b57cec5SDimitry Andric 34090b57cec5SDimitry Andric // Few custom selection stuff. 34100b57cec5SDimitry Andric EVT VT = Node->getValueType(0); 34110b57cec5SDimitry Andric 34120b57cec5SDimitry Andric switch (Node->getOpcode()) { 34130b57cec5SDimitry Andric default: 34140b57cec5SDimitry Andric break; 34150b57cec5SDimitry Andric 34160b57cec5SDimitry Andric case ISD::ATOMIC_CMP_SWAP: 34170b57cec5SDimitry Andric if (SelectCMP_SWAP(Node)) 34180b57cec5SDimitry Andric return; 34190b57cec5SDimitry Andric break; 34200b57cec5SDimitry Andric 34210b57cec5SDimitry Andric case ISD::READ_REGISTER: 34220b57cec5SDimitry Andric if (tryReadRegister(Node)) 34230b57cec5SDimitry Andric return; 34240b57cec5SDimitry Andric break; 34250b57cec5SDimitry Andric 34260b57cec5SDimitry Andric case ISD::WRITE_REGISTER: 34270b57cec5SDimitry Andric if (tryWriteRegister(Node)) 34280b57cec5SDimitry Andric return; 34290b57cec5SDimitry Andric break; 34300b57cec5SDimitry Andric 34310b57cec5SDimitry Andric case ISD::ADD: 34320b57cec5SDimitry Andric if (tryMLAV64LaneV128(Node)) 34330b57cec5SDimitry Andric return; 34340b57cec5SDimitry Andric break; 34350b57cec5SDimitry Andric 34360b57cec5SDimitry Andric case ISD::LOAD: { 34370b57cec5SDimitry Andric // Try to select as an indexed load. Fall through to normal processing 34380b57cec5SDimitry Andric // if we can't. 34390b57cec5SDimitry Andric if (tryIndexedLoad(Node)) 34400b57cec5SDimitry Andric return; 34410b57cec5SDimitry Andric break; 34420b57cec5SDimitry Andric } 34430b57cec5SDimitry Andric 34440b57cec5SDimitry Andric case ISD::SRL: 34450b57cec5SDimitry Andric case ISD::AND: 34460b57cec5SDimitry Andric case ISD::SRA: 34470b57cec5SDimitry Andric case ISD::SIGN_EXTEND_INREG: 34480b57cec5SDimitry Andric if (tryBitfieldExtractOp(Node)) 34490b57cec5SDimitry Andric return; 34500b57cec5SDimitry Andric if (tryBitfieldInsertInZeroOp(Node)) 34510b57cec5SDimitry Andric return; 34520b57cec5SDimitry Andric LLVM_FALLTHROUGH; 34530b57cec5SDimitry Andric case ISD::ROTR: 34540b57cec5SDimitry Andric case ISD::SHL: 34550b57cec5SDimitry Andric if (tryShiftAmountMod(Node)) 34560b57cec5SDimitry Andric return; 34570b57cec5SDimitry Andric break; 34580b57cec5SDimitry Andric 34590b57cec5SDimitry Andric case ISD::SIGN_EXTEND: 34600b57cec5SDimitry Andric if (tryBitfieldExtractOpFromSExt(Node)) 34610b57cec5SDimitry Andric return; 34620b57cec5SDimitry Andric break; 34630b57cec5SDimitry Andric 3464480093f4SDimitry Andric case ISD::FP_EXTEND: 3465480093f4SDimitry Andric if (tryHighFPExt(Node)) 3466480093f4SDimitry Andric return; 3467480093f4SDimitry Andric break; 3468480093f4SDimitry Andric 34690b57cec5SDimitry Andric case ISD::OR: 34700b57cec5SDimitry Andric if (tryBitfieldInsertOp(Node)) 34710b57cec5SDimitry Andric return; 34720b57cec5SDimitry Andric break; 34730b57cec5SDimitry Andric 34745ffd83dbSDimitry Andric case ISD::EXTRACT_SUBVECTOR: { 34755ffd83dbSDimitry Andric // Bail when not a "cast" like extract_subvector. 34765ffd83dbSDimitry Andric if (cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue() != 0) 34775ffd83dbSDimitry Andric break; 34785ffd83dbSDimitry Andric 34795ffd83dbSDimitry Andric // Bail when normal isel can do the job. 34805ffd83dbSDimitry Andric EVT InVT = Node->getOperand(0).getValueType(); 34815ffd83dbSDimitry Andric if (VT.isScalableVector() || InVT.isFixedLengthVector()) 34825ffd83dbSDimitry Andric break; 34835ffd83dbSDimitry Andric 34845ffd83dbSDimitry Andric // NOTE: We can only get here when doing fixed length SVE code generation. 34855ffd83dbSDimitry Andric // We do manual selection because the types involved are not linked to real 34865ffd83dbSDimitry Andric // registers (despite being legal) and must be coerced into SVE registers. 34875ffd83dbSDimitry Andric // 34885ffd83dbSDimitry Andric // NOTE: If the above changes, be aware that selection will still not work 34895ffd83dbSDimitry Andric // because the td definition of extract_vector does not support extracting 34905ffd83dbSDimitry Andric // a fixed length vector from a scalable vector. 34915ffd83dbSDimitry Andric 34925ffd83dbSDimitry Andric ReplaceNode(Node, extractSubReg(CurDAG, VT, Node->getOperand(0))); 34935ffd83dbSDimitry Andric return; 34945ffd83dbSDimitry Andric } 34955ffd83dbSDimitry Andric 34965ffd83dbSDimitry Andric case ISD::INSERT_SUBVECTOR: { 34975ffd83dbSDimitry Andric // Bail when not a "cast" like insert_subvector. 34985ffd83dbSDimitry Andric if (cast<ConstantSDNode>(Node->getOperand(2))->getZExtValue() != 0) 34995ffd83dbSDimitry Andric break; 35005ffd83dbSDimitry Andric if (!Node->getOperand(0).isUndef()) 35015ffd83dbSDimitry Andric break; 35025ffd83dbSDimitry Andric 35035ffd83dbSDimitry Andric // Bail when normal isel should do the job. 35045ffd83dbSDimitry Andric EVT InVT = Node->getOperand(1).getValueType(); 35055ffd83dbSDimitry Andric if (VT.isFixedLengthVector() || InVT.isScalableVector()) 35065ffd83dbSDimitry Andric break; 35075ffd83dbSDimitry Andric 35085ffd83dbSDimitry Andric // NOTE: We can only get here when doing fixed length SVE code generation. 35095ffd83dbSDimitry Andric // We do manual selection because the types involved are not linked to real 35105ffd83dbSDimitry Andric // registers (despite being legal) and must be coerced into SVE registers. 35115ffd83dbSDimitry Andric // 35125ffd83dbSDimitry Andric // NOTE: If the above changes, be aware that selection will still not work 35135ffd83dbSDimitry Andric // because the td definition of insert_vector does not support inserting a 35145ffd83dbSDimitry Andric // fixed length vector into a scalable vector. 35155ffd83dbSDimitry Andric 35165ffd83dbSDimitry Andric ReplaceNode(Node, insertSubReg(CurDAG, VT, Node->getOperand(1))); 35175ffd83dbSDimitry Andric return; 35185ffd83dbSDimitry Andric } 35195ffd83dbSDimitry Andric 35200b57cec5SDimitry Andric case ISD::Constant: { 35210b57cec5SDimitry Andric // Materialize zero constants as copies from WZR/XZR. This allows 35220b57cec5SDimitry Andric // the coalescer to propagate these into other instructions. 35230b57cec5SDimitry Andric ConstantSDNode *ConstNode = cast<ConstantSDNode>(Node); 3524*349cc55cSDimitry Andric if (ConstNode->isZero()) { 35250b57cec5SDimitry Andric if (VT == MVT::i32) { 35260b57cec5SDimitry Andric SDValue New = CurDAG->getCopyFromReg( 35270b57cec5SDimitry Andric CurDAG->getEntryNode(), SDLoc(Node), AArch64::WZR, MVT::i32); 35280b57cec5SDimitry Andric ReplaceNode(Node, New.getNode()); 35290b57cec5SDimitry Andric return; 35300b57cec5SDimitry Andric } else if (VT == MVT::i64) { 35310b57cec5SDimitry Andric SDValue New = CurDAG->getCopyFromReg( 35320b57cec5SDimitry Andric CurDAG->getEntryNode(), SDLoc(Node), AArch64::XZR, MVT::i64); 35330b57cec5SDimitry Andric ReplaceNode(Node, New.getNode()); 35340b57cec5SDimitry Andric return; 35350b57cec5SDimitry Andric } 35360b57cec5SDimitry Andric } 35370b57cec5SDimitry Andric break; 35380b57cec5SDimitry Andric } 35390b57cec5SDimitry Andric 35400b57cec5SDimitry Andric case ISD::FrameIndex: { 35410b57cec5SDimitry Andric // Selects to ADDXri FI, 0 which in turn will become ADDXri SP, imm. 35420b57cec5SDimitry Andric int FI = cast<FrameIndexSDNode>(Node)->getIndex(); 35430b57cec5SDimitry Andric unsigned Shifter = AArch64_AM::getShifterImm(AArch64_AM::LSL, 0); 35440b57cec5SDimitry Andric const TargetLowering *TLI = getTargetLowering(); 35450b57cec5SDimitry Andric SDValue TFI = CurDAG->getTargetFrameIndex( 35460b57cec5SDimitry Andric FI, TLI->getPointerTy(CurDAG->getDataLayout())); 35470b57cec5SDimitry Andric SDLoc DL(Node); 35480b57cec5SDimitry Andric SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, DL, MVT::i32), 35490b57cec5SDimitry Andric CurDAG->getTargetConstant(Shifter, DL, MVT::i32) }; 35500b57cec5SDimitry Andric CurDAG->SelectNodeTo(Node, AArch64::ADDXri, MVT::i64, Ops); 35510b57cec5SDimitry Andric return; 35520b57cec5SDimitry Andric } 35530b57cec5SDimitry Andric case ISD::INTRINSIC_W_CHAIN: { 35540b57cec5SDimitry Andric unsigned IntNo = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue(); 35550b57cec5SDimitry Andric switch (IntNo) { 35560b57cec5SDimitry Andric default: 35570b57cec5SDimitry Andric break; 35580b57cec5SDimitry Andric case Intrinsic::aarch64_ldaxp: 35590b57cec5SDimitry Andric case Intrinsic::aarch64_ldxp: { 35600b57cec5SDimitry Andric unsigned Op = 35610b57cec5SDimitry Andric IntNo == Intrinsic::aarch64_ldaxp ? AArch64::LDAXPX : AArch64::LDXPX; 35620b57cec5SDimitry Andric SDValue MemAddr = Node->getOperand(2); 35630b57cec5SDimitry Andric SDLoc DL(Node); 35640b57cec5SDimitry Andric SDValue Chain = Node->getOperand(0); 35650b57cec5SDimitry Andric 35660b57cec5SDimitry Andric SDNode *Ld = CurDAG->getMachineNode(Op, DL, MVT::i64, MVT::i64, 35670b57cec5SDimitry Andric MVT::Other, MemAddr, Chain); 35680b57cec5SDimitry Andric 35690b57cec5SDimitry Andric // Transfer memoperands. 35700b57cec5SDimitry Andric MachineMemOperand *MemOp = 35710b57cec5SDimitry Andric cast<MemIntrinsicSDNode>(Node)->getMemOperand(); 35720b57cec5SDimitry Andric CurDAG->setNodeMemRefs(cast<MachineSDNode>(Ld), {MemOp}); 35730b57cec5SDimitry Andric ReplaceNode(Node, Ld); 35740b57cec5SDimitry Andric return; 35750b57cec5SDimitry Andric } 35760b57cec5SDimitry Andric case Intrinsic::aarch64_stlxp: 35770b57cec5SDimitry Andric case Intrinsic::aarch64_stxp: { 35780b57cec5SDimitry Andric unsigned Op = 35790b57cec5SDimitry Andric IntNo == Intrinsic::aarch64_stlxp ? AArch64::STLXPX : AArch64::STXPX; 35800b57cec5SDimitry Andric SDLoc DL(Node); 35810b57cec5SDimitry Andric SDValue Chain = Node->getOperand(0); 35820b57cec5SDimitry Andric SDValue ValLo = Node->getOperand(2); 35830b57cec5SDimitry Andric SDValue ValHi = Node->getOperand(3); 35840b57cec5SDimitry Andric SDValue MemAddr = Node->getOperand(4); 35850b57cec5SDimitry Andric 35860b57cec5SDimitry Andric // Place arguments in the right order. 35870b57cec5SDimitry Andric SDValue Ops[] = {ValLo, ValHi, MemAddr, Chain}; 35880b57cec5SDimitry Andric 35890b57cec5SDimitry Andric SDNode *St = CurDAG->getMachineNode(Op, DL, MVT::i32, MVT::Other, Ops); 35900b57cec5SDimitry Andric // Transfer memoperands. 35910b57cec5SDimitry Andric MachineMemOperand *MemOp = 35920b57cec5SDimitry Andric cast<MemIntrinsicSDNode>(Node)->getMemOperand(); 35930b57cec5SDimitry Andric CurDAG->setNodeMemRefs(cast<MachineSDNode>(St), {MemOp}); 35940b57cec5SDimitry Andric 35950b57cec5SDimitry Andric ReplaceNode(Node, St); 35960b57cec5SDimitry Andric return; 35970b57cec5SDimitry Andric } 35980b57cec5SDimitry Andric case Intrinsic::aarch64_neon_ld1x2: 35990b57cec5SDimitry Andric if (VT == MVT::v8i8) { 36000b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD1Twov8b, AArch64::dsub0); 36010b57cec5SDimitry Andric return; 36020b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 36030b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD1Twov16b, AArch64::qsub0); 36040b57cec5SDimitry Andric return; 36055ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 36060b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD1Twov4h, AArch64::dsub0); 36070b57cec5SDimitry Andric return; 36085ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 36090b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD1Twov8h, AArch64::qsub0); 36100b57cec5SDimitry Andric return; 36110b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 36120b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD1Twov2s, AArch64::dsub0); 36130b57cec5SDimitry Andric return; 36140b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 36150b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD1Twov4s, AArch64::qsub0); 36160b57cec5SDimitry Andric return; 36170b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 36180b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD1Twov1d, AArch64::dsub0); 36190b57cec5SDimitry Andric return; 36200b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 36210b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD1Twov2d, AArch64::qsub0); 36220b57cec5SDimitry Andric return; 36230b57cec5SDimitry Andric } 36240b57cec5SDimitry Andric break; 36250b57cec5SDimitry Andric case Intrinsic::aarch64_neon_ld1x3: 36260b57cec5SDimitry Andric if (VT == MVT::v8i8) { 36270b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD1Threev8b, AArch64::dsub0); 36280b57cec5SDimitry Andric return; 36290b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 36300b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD1Threev16b, AArch64::qsub0); 36310b57cec5SDimitry Andric return; 36325ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 36330b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD1Threev4h, AArch64::dsub0); 36340b57cec5SDimitry Andric return; 36355ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 36360b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD1Threev8h, AArch64::qsub0); 36370b57cec5SDimitry Andric return; 36380b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 36390b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD1Threev2s, AArch64::dsub0); 36400b57cec5SDimitry Andric return; 36410b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 36420b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD1Threev4s, AArch64::qsub0); 36430b57cec5SDimitry Andric return; 36440b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 36450b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD1Threev1d, AArch64::dsub0); 36460b57cec5SDimitry Andric return; 36470b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 36480b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD1Threev2d, AArch64::qsub0); 36490b57cec5SDimitry Andric return; 36500b57cec5SDimitry Andric } 36510b57cec5SDimitry Andric break; 36520b57cec5SDimitry Andric case Intrinsic::aarch64_neon_ld1x4: 36530b57cec5SDimitry Andric if (VT == MVT::v8i8) { 36540b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD1Fourv8b, AArch64::dsub0); 36550b57cec5SDimitry Andric return; 36560b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 36570b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD1Fourv16b, AArch64::qsub0); 36580b57cec5SDimitry Andric return; 36595ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 36600b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD1Fourv4h, AArch64::dsub0); 36610b57cec5SDimitry Andric return; 36625ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 36630b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD1Fourv8h, AArch64::qsub0); 36640b57cec5SDimitry Andric return; 36650b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 36660b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD1Fourv2s, AArch64::dsub0); 36670b57cec5SDimitry Andric return; 36680b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 36690b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD1Fourv4s, AArch64::qsub0); 36700b57cec5SDimitry Andric return; 36710b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 36720b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD1Fourv1d, AArch64::dsub0); 36730b57cec5SDimitry Andric return; 36740b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 36750b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD1Fourv2d, AArch64::qsub0); 36760b57cec5SDimitry Andric return; 36770b57cec5SDimitry Andric } 36780b57cec5SDimitry Andric break; 36790b57cec5SDimitry Andric case Intrinsic::aarch64_neon_ld2: 36800b57cec5SDimitry Andric if (VT == MVT::v8i8) { 36810b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD2Twov8b, AArch64::dsub0); 36820b57cec5SDimitry Andric return; 36830b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 36840b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD2Twov16b, AArch64::qsub0); 36850b57cec5SDimitry Andric return; 36865ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 36870b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD2Twov4h, AArch64::dsub0); 36880b57cec5SDimitry Andric return; 36895ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 36900b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD2Twov8h, AArch64::qsub0); 36910b57cec5SDimitry Andric return; 36920b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 36930b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD2Twov2s, AArch64::dsub0); 36940b57cec5SDimitry Andric return; 36950b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 36960b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD2Twov4s, AArch64::qsub0); 36970b57cec5SDimitry Andric return; 36980b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 36990b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD1Twov1d, AArch64::dsub0); 37000b57cec5SDimitry Andric return; 37010b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 37020b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD2Twov2d, AArch64::qsub0); 37030b57cec5SDimitry Andric return; 37040b57cec5SDimitry Andric } 37050b57cec5SDimitry Andric break; 37060b57cec5SDimitry Andric case Intrinsic::aarch64_neon_ld3: 37070b57cec5SDimitry Andric if (VT == MVT::v8i8) { 37080b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD3Threev8b, AArch64::dsub0); 37090b57cec5SDimitry Andric return; 37100b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 37110b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD3Threev16b, AArch64::qsub0); 37120b57cec5SDimitry Andric return; 37135ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 37140b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD3Threev4h, AArch64::dsub0); 37150b57cec5SDimitry Andric return; 37165ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 37170b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD3Threev8h, AArch64::qsub0); 37180b57cec5SDimitry Andric return; 37190b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 37200b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD3Threev2s, AArch64::dsub0); 37210b57cec5SDimitry Andric return; 37220b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 37230b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD3Threev4s, AArch64::qsub0); 37240b57cec5SDimitry Andric return; 37250b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 37260b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD1Threev1d, AArch64::dsub0); 37270b57cec5SDimitry Andric return; 37280b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 37290b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD3Threev2d, AArch64::qsub0); 37300b57cec5SDimitry Andric return; 37310b57cec5SDimitry Andric } 37320b57cec5SDimitry Andric break; 37330b57cec5SDimitry Andric case Intrinsic::aarch64_neon_ld4: 37340b57cec5SDimitry Andric if (VT == MVT::v8i8) { 37350b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD4Fourv8b, AArch64::dsub0); 37360b57cec5SDimitry Andric return; 37370b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 37380b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD4Fourv16b, AArch64::qsub0); 37390b57cec5SDimitry Andric return; 37405ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 37410b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD4Fourv4h, AArch64::dsub0); 37420b57cec5SDimitry Andric return; 37435ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 37440b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD4Fourv8h, AArch64::qsub0); 37450b57cec5SDimitry Andric return; 37460b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 37470b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD4Fourv2s, AArch64::dsub0); 37480b57cec5SDimitry Andric return; 37490b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 37500b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD4Fourv4s, AArch64::qsub0); 37510b57cec5SDimitry Andric return; 37520b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 37530b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD1Fourv1d, AArch64::dsub0); 37540b57cec5SDimitry Andric return; 37550b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 37560b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD4Fourv2d, AArch64::qsub0); 37570b57cec5SDimitry Andric return; 37580b57cec5SDimitry Andric } 37590b57cec5SDimitry Andric break; 37600b57cec5SDimitry Andric case Intrinsic::aarch64_neon_ld2r: 37610b57cec5SDimitry Andric if (VT == MVT::v8i8) { 37620b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD2Rv8b, AArch64::dsub0); 37630b57cec5SDimitry Andric return; 37640b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 37650b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD2Rv16b, AArch64::qsub0); 37660b57cec5SDimitry Andric return; 37675ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 37680b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD2Rv4h, AArch64::dsub0); 37690b57cec5SDimitry Andric return; 37705ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 37710b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD2Rv8h, AArch64::qsub0); 37720b57cec5SDimitry Andric return; 37730b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 37740b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD2Rv2s, AArch64::dsub0); 37750b57cec5SDimitry Andric return; 37760b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 37770b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD2Rv4s, AArch64::qsub0); 37780b57cec5SDimitry Andric return; 37790b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 37800b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD2Rv1d, AArch64::dsub0); 37810b57cec5SDimitry Andric return; 37820b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 37830b57cec5SDimitry Andric SelectLoad(Node, 2, AArch64::LD2Rv2d, AArch64::qsub0); 37840b57cec5SDimitry Andric return; 37850b57cec5SDimitry Andric } 37860b57cec5SDimitry Andric break; 37870b57cec5SDimitry Andric case Intrinsic::aarch64_neon_ld3r: 37880b57cec5SDimitry Andric if (VT == MVT::v8i8) { 37890b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD3Rv8b, AArch64::dsub0); 37900b57cec5SDimitry Andric return; 37910b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 37920b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD3Rv16b, AArch64::qsub0); 37930b57cec5SDimitry Andric return; 37945ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 37950b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD3Rv4h, AArch64::dsub0); 37960b57cec5SDimitry Andric return; 37975ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 37980b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD3Rv8h, AArch64::qsub0); 37990b57cec5SDimitry Andric return; 38000b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 38010b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD3Rv2s, AArch64::dsub0); 38020b57cec5SDimitry Andric return; 38030b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 38040b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD3Rv4s, AArch64::qsub0); 38050b57cec5SDimitry Andric return; 38060b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 38070b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD3Rv1d, AArch64::dsub0); 38080b57cec5SDimitry Andric return; 38090b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 38100b57cec5SDimitry Andric SelectLoad(Node, 3, AArch64::LD3Rv2d, AArch64::qsub0); 38110b57cec5SDimitry Andric return; 38120b57cec5SDimitry Andric } 38130b57cec5SDimitry Andric break; 38140b57cec5SDimitry Andric case Intrinsic::aarch64_neon_ld4r: 38150b57cec5SDimitry Andric if (VT == MVT::v8i8) { 38160b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD4Rv8b, AArch64::dsub0); 38170b57cec5SDimitry Andric return; 38180b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 38190b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD4Rv16b, AArch64::qsub0); 38200b57cec5SDimitry Andric return; 38215ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 38220b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD4Rv4h, AArch64::dsub0); 38230b57cec5SDimitry Andric return; 38245ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 38250b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD4Rv8h, AArch64::qsub0); 38260b57cec5SDimitry Andric return; 38270b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 38280b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD4Rv2s, AArch64::dsub0); 38290b57cec5SDimitry Andric return; 38300b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 38310b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD4Rv4s, AArch64::qsub0); 38320b57cec5SDimitry Andric return; 38330b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 38340b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD4Rv1d, AArch64::dsub0); 38350b57cec5SDimitry Andric return; 38360b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 38370b57cec5SDimitry Andric SelectLoad(Node, 4, AArch64::LD4Rv2d, AArch64::qsub0); 38380b57cec5SDimitry Andric return; 38390b57cec5SDimitry Andric } 38400b57cec5SDimitry Andric break; 38410b57cec5SDimitry Andric case Intrinsic::aarch64_neon_ld2lane: 38420b57cec5SDimitry Andric if (VT == MVT::v16i8 || VT == MVT::v8i8) { 38430b57cec5SDimitry Andric SelectLoadLane(Node, 2, AArch64::LD2i8); 38440b57cec5SDimitry Andric return; 38450b57cec5SDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 || 38465ffd83dbSDimitry Andric VT == MVT::v8f16 || VT == MVT::v4bf16 || VT == MVT::v8bf16) { 38470b57cec5SDimitry Andric SelectLoadLane(Node, 2, AArch64::LD2i16); 38480b57cec5SDimitry Andric return; 38490b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 || 38500b57cec5SDimitry Andric VT == MVT::v2f32) { 38510b57cec5SDimitry Andric SelectLoadLane(Node, 2, AArch64::LD2i32); 38520b57cec5SDimitry Andric return; 38530b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 || 38540b57cec5SDimitry Andric VT == MVT::v1f64) { 38550b57cec5SDimitry Andric SelectLoadLane(Node, 2, AArch64::LD2i64); 38560b57cec5SDimitry Andric return; 38570b57cec5SDimitry Andric } 38580b57cec5SDimitry Andric break; 38590b57cec5SDimitry Andric case Intrinsic::aarch64_neon_ld3lane: 38600b57cec5SDimitry Andric if (VT == MVT::v16i8 || VT == MVT::v8i8) { 38610b57cec5SDimitry Andric SelectLoadLane(Node, 3, AArch64::LD3i8); 38620b57cec5SDimitry Andric return; 38630b57cec5SDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 || 38645ffd83dbSDimitry Andric VT == MVT::v8f16 || VT == MVT::v4bf16 || VT == MVT::v8bf16) { 38650b57cec5SDimitry Andric SelectLoadLane(Node, 3, AArch64::LD3i16); 38660b57cec5SDimitry Andric return; 38670b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 || 38680b57cec5SDimitry Andric VT == MVT::v2f32) { 38690b57cec5SDimitry Andric SelectLoadLane(Node, 3, AArch64::LD3i32); 38700b57cec5SDimitry Andric return; 38710b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 || 38720b57cec5SDimitry Andric VT == MVT::v1f64) { 38730b57cec5SDimitry Andric SelectLoadLane(Node, 3, AArch64::LD3i64); 38740b57cec5SDimitry Andric return; 38750b57cec5SDimitry Andric } 38760b57cec5SDimitry Andric break; 38770b57cec5SDimitry Andric case Intrinsic::aarch64_neon_ld4lane: 38780b57cec5SDimitry Andric if (VT == MVT::v16i8 || VT == MVT::v8i8) { 38790b57cec5SDimitry Andric SelectLoadLane(Node, 4, AArch64::LD4i8); 38800b57cec5SDimitry Andric return; 38810b57cec5SDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 || 38825ffd83dbSDimitry Andric VT == MVT::v8f16 || VT == MVT::v4bf16 || VT == MVT::v8bf16) { 38830b57cec5SDimitry Andric SelectLoadLane(Node, 4, AArch64::LD4i16); 38840b57cec5SDimitry Andric return; 38850b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 || 38860b57cec5SDimitry Andric VT == MVT::v2f32) { 38870b57cec5SDimitry Andric SelectLoadLane(Node, 4, AArch64::LD4i32); 38880b57cec5SDimitry Andric return; 38890b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 || 38900b57cec5SDimitry Andric VT == MVT::v1f64) { 38910b57cec5SDimitry Andric SelectLoadLane(Node, 4, AArch64::LD4i64); 38920b57cec5SDimitry Andric return; 38930b57cec5SDimitry Andric } 38940b57cec5SDimitry Andric break; 3895e8d8bef9SDimitry Andric case Intrinsic::aarch64_ld64b: 3896e8d8bef9SDimitry Andric SelectLoad(Node, 8, AArch64::LD64B, AArch64::x8sub_0); 3897e8d8bef9SDimitry Andric return; 3898*349cc55cSDimitry Andric case Intrinsic::aarch64_sve_ld2_sret: { 3899*349cc55cSDimitry Andric if (VT == MVT::nxv16i8) { 3900*349cc55cSDimitry Andric SelectPredicatedLoad(Node, 2, 0, AArch64::LD2B_IMM, AArch64::LD2B, 3901*349cc55cSDimitry Andric true); 3902*349cc55cSDimitry Andric return; 3903*349cc55cSDimitry Andric } else if (VT == MVT::nxv8i16 || VT == MVT::nxv8f16 || 3904*349cc55cSDimitry Andric (VT == MVT::nxv8bf16 && Subtarget->hasBF16())) { 3905*349cc55cSDimitry Andric SelectPredicatedLoad(Node, 2, 1, AArch64::LD2H_IMM, AArch64::LD2H, 3906*349cc55cSDimitry Andric true); 3907*349cc55cSDimitry Andric return; 3908*349cc55cSDimitry Andric } else if (VT == MVT::nxv4i32 || VT == MVT::nxv4f32) { 3909*349cc55cSDimitry Andric SelectPredicatedLoad(Node, 2, 2, AArch64::LD2W_IMM, AArch64::LD2W, 3910*349cc55cSDimitry Andric true); 3911*349cc55cSDimitry Andric return; 3912*349cc55cSDimitry Andric } else if (VT == MVT::nxv2i64 || VT == MVT::nxv2f64) { 3913*349cc55cSDimitry Andric SelectPredicatedLoad(Node, 2, 3, AArch64::LD2D_IMM, AArch64::LD2D, 3914*349cc55cSDimitry Andric true); 3915*349cc55cSDimitry Andric return; 3916*349cc55cSDimitry Andric } 3917*349cc55cSDimitry Andric break; 3918*349cc55cSDimitry Andric } 3919*349cc55cSDimitry Andric case Intrinsic::aarch64_sve_ld3_sret: { 3920*349cc55cSDimitry Andric if (VT == MVT::nxv16i8) { 3921*349cc55cSDimitry Andric SelectPredicatedLoad(Node, 3, 0, AArch64::LD3B_IMM, AArch64::LD3B, 3922*349cc55cSDimitry Andric true); 3923*349cc55cSDimitry Andric return; 3924*349cc55cSDimitry Andric } else if (VT == MVT::nxv8i16 || VT == MVT::nxv8f16 || 3925*349cc55cSDimitry Andric (VT == MVT::nxv8bf16 && Subtarget->hasBF16())) { 3926*349cc55cSDimitry Andric SelectPredicatedLoad(Node, 3, 1, AArch64::LD3H_IMM, AArch64::LD3H, 3927*349cc55cSDimitry Andric true); 3928*349cc55cSDimitry Andric return; 3929*349cc55cSDimitry Andric } else if (VT == MVT::nxv4i32 || VT == MVT::nxv4f32) { 3930*349cc55cSDimitry Andric SelectPredicatedLoad(Node, 3, 2, AArch64::LD3W_IMM, AArch64::LD3W, 3931*349cc55cSDimitry Andric true); 3932*349cc55cSDimitry Andric return; 3933*349cc55cSDimitry Andric } else if (VT == MVT::nxv2i64 || VT == MVT::nxv2f64) { 3934*349cc55cSDimitry Andric SelectPredicatedLoad(Node, 3, 3, AArch64::LD3D_IMM, AArch64::LD3D, 3935*349cc55cSDimitry Andric true); 3936*349cc55cSDimitry Andric return; 3937*349cc55cSDimitry Andric } 3938*349cc55cSDimitry Andric break; 3939*349cc55cSDimitry Andric } 3940*349cc55cSDimitry Andric case Intrinsic::aarch64_sve_ld4_sret: { 3941*349cc55cSDimitry Andric if (VT == MVT::nxv16i8) { 3942*349cc55cSDimitry Andric SelectPredicatedLoad(Node, 4, 0, AArch64::LD4B_IMM, AArch64::LD4B, 3943*349cc55cSDimitry Andric true); 3944*349cc55cSDimitry Andric return; 3945*349cc55cSDimitry Andric } else if (VT == MVT::nxv8i16 || VT == MVT::nxv8f16 || 3946*349cc55cSDimitry Andric (VT == MVT::nxv8bf16 && Subtarget->hasBF16())) { 3947*349cc55cSDimitry Andric SelectPredicatedLoad(Node, 4, 1, AArch64::LD4H_IMM, AArch64::LD4H, 3948*349cc55cSDimitry Andric true); 3949*349cc55cSDimitry Andric return; 3950*349cc55cSDimitry Andric } else if (VT == MVT::nxv4i32 || VT == MVT::nxv4f32) { 3951*349cc55cSDimitry Andric SelectPredicatedLoad(Node, 4, 2, AArch64::LD4W_IMM, AArch64::LD4W, 3952*349cc55cSDimitry Andric true); 3953*349cc55cSDimitry Andric return; 3954*349cc55cSDimitry Andric } else if (VT == MVT::nxv2i64 || VT == MVT::nxv2f64) { 3955*349cc55cSDimitry Andric SelectPredicatedLoad(Node, 4, 3, AArch64::LD4D_IMM, AArch64::LD4D, 3956*349cc55cSDimitry Andric true); 3957*349cc55cSDimitry Andric return; 3958*349cc55cSDimitry Andric } 3959*349cc55cSDimitry Andric break; 3960*349cc55cSDimitry Andric } 39610b57cec5SDimitry Andric } 39620b57cec5SDimitry Andric } break; 39630b57cec5SDimitry Andric case ISD::INTRINSIC_WO_CHAIN: { 39640b57cec5SDimitry Andric unsigned IntNo = cast<ConstantSDNode>(Node->getOperand(0))->getZExtValue(); 39650b57cec5SDimitry Andric switch (IntNo) { 39660b57cec5SDimitry Andric default: 39670b57cec5SDimitry Andric break; 39680b57cec5SDimitry Andric case Intrinsic::aarch64_tagp: 39690b57cec5SDimitry Andric SelectTagP(Node); 39700b57cec5SDimitry Andric return; 39710b57cec5SDimitry Andric case Intrinsic::aarch64_neon_tbl2: 39720b57cec5SDimitry Andric SelectTable(Node, 2, 39730b57cec5SDimitry Andric VT == MVT::v8i8 ? AArch64::TBLv8i8Two : AArch64::TBLv16i8Two, 39740b57cec5SDimitry Andric false); 39750b57cec5SDimitry Andric return; 39760b57cec5SDimitry Andric case Intrinsic::aarch64_neon_tbl3: 39770b57cec5SDimitry Andric SelectTable(Node, 3, VT == MVT::v8i8 ? AArch64::TBLv8i8Three 39780b57cec5SDimitry Andric : AArch64::TBLv16i8Three, 39790b57cec5SDimitry Andric false); 39800b57cec5SDimitry Andric return; 39810b57cec5SDimitry Andric case Intrinsic::aarch64_neon_tbl4: 39820b57cec5SDimitry Andric SelectTable(Node, 4, VT == MVT::v8i8 ? AArch64::TBLv8i8Four 39830b57cec5SDimitry Andric : AArch64::TBLv16i8Four, 39840b57cec5SDimitry Andric false); 39850b57cec5SDimitry Andric return; 39860b57cec5SDimitry Andric case Intrinsic::aarch64_neon_tbx2: 39870b57cec5SDimitry Andric SelectTable(Node, 2, 39880b57cec5SDimitry Andric VT == MVT::v8i8 ? AArch64::TBXv8i8Two : AArch64::TBXv16i8Two, 39890b57cec5SDimitry Andric true); 39900b57cec5SDimitry Andric return; 39910b57cec5SDimitry Andric case Intrinsic::aarch64_neon_tbx3: 39920b57cec5SDimitry Andric SelectTable(Node, 3, VT == MVT::v8i8 ? AArch64::TBXv8i8Three 39930b57cec5SDimitry Andric : AArch64::TBXv16i8Three, 39940b57cec5SDimitry Andric true); 39950b57cec5SDimitry Andric return; 39960b57cec5SDimitry Andric case Intrinsic::aarch64_neon_tbx4: 39970b57cec5SDimitry Andric SelectTable(Node, 4, VT == MVT::v8i8 ? AArch64::TBXv8i8Four 39980b57cec5SDimitry Andric : AArch64::TBXv16i8Four, 39990b57cec5SDimitry Andric true); 40000b57cec5SDimitry Andric return; 40010b57cec5SDimitry Andric case Intrinsic::aarch64_neon_smull: 40020b57cec5SDimitry Andric case Intrinsic::aarch64_neon_umull: 40030b57cec5SDimitry Andric if (tryMULLV64LaneV128(IntNo, Node)) 40040b57cec5SDimitry Andric return; 40050b57cec5SDimitry Andric break; 4006fe6060f1SDimitry Andric case Intrinsic::swift_async_context_addr: { 4007fe6060f1SDimitry Andric SDLoc DL(Node); 4008fe6060f1SDimitry Andric CurDAG->SelectNodeTo(Node, AArch64::SUBXri, MVT::i64, 4009fe6060f1SDimitry Andric CurDAG->getCopyFromReg(CurDAG->getEntryNode(), DL, 4010fe6060f1SDimitry Andric AArch64::FP, MVT::i64), 4011fe6060f1SDimitry Andric CurDAG->getTargetConstant(8, DL, MVT::i32), 4012fe6060f1SDimitry Andric CurDAG->getTargetConstant(0, DL, MVT::i32)); 4013fe6060f1SDimitry Andric auto &MF = CurDAG->getMachineFunction(); 4014fe6060f1SDimitry Andric MF.getFrameInfo().setFrameAddressIsTaken(true); 4015fe6060f1SDimitry Andric MF.getInfo<AArch64FunctionInfo>()->setHasSwiftAsyncContext(true); 4016fe6060f1SDimitry Andric return; 4017fe6060f1SDimitry Andric } 40180b57cec5SDimitry Andric } 40190b57cec5SDimitry Andric break; 40200b57cec5SDimitry Andric } 40210b57cec5SDimitry Andric case ISD::INTRINSIC_VOID: { 40220b57cec5SDimitry Andric unsigned IntNo = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue(); 40230b57cec5SDimitry Andric if (Node->getNumOperands() >= 3) 40240b57cec5SDimitry Andric VT = Node->getOperand(2)->getValueType(0); 40250b57cec5SDimitry Andric switch (IntNo) { 40260b57cec5SDimitry Andric default: 40270b57cec5SDimitry Andric break; 40280b57cec5SDimitry Andric case Intrinsic::aarch64_neon_st1x2: { 40290b57cec5SDimitry Andric if (VT == MVT::v8i8) { 40300b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST1Twov8b); 40310b57cec5SDimitry Andric return; 40320b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 40330b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST1Twov16b); 40340b57cec5SDimitry Andric return; 40355ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || 40365ffd83dbSDimitry Andric VT == MVT::v4bf16) { 40370b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST1Twov4h); 40380b57cec5SDimitry Andric return; 40395ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || 40405ffd83dbSDimitry Andric VT == MVT::v8bf16) { 40410b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST1Twov8h); 40420b57cec5SDimitry Andric return; 40430b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 40440b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST1Twov2s); 40450b57cec5SDimitry Andric return; 40460b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 40470b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST1Twov4s); 40480b57cec5SDimitry Andric return; 40490b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 40500b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST1Twov2d); 40510b57cec5SDimitry Andric return; 40520b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 40530b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST1Twov1d); 40540b57cec5SDimitry Andric return; 40550b57cec5SDimitry Andric } 40560b57cec5SDimitry Andric break; 40570b57cec5SDimitry Andric } 40580b57cec5SDimitry Andric case Intrinsic::aarch64_neon_st1x3: { 40590b57cec5SDimitry Andric if (VT == MVT::v8i8) { 40600b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST1Threev8b); 40610b57cec5SDimitry Andric return; 40620b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 40630b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST1Threev16b); 40640b57cec5SDimitry Andric return; 40655ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || 40665ffd83dbSDimitry Andric VT == MVT::v4bf16) { 40670b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST1Threev4h); 40680b57cec5SDimitry Andric return; 40695ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || 40705ffd83dbSDimitry Andric VT == MVT::v8bf16) { 40710b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST1Threev8h); 40720b57cec5SDimitry Andric return; 40730b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 40740b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST1Threev2s); 40750b57cec5SDimitry Andric return; 40760b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 40770b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST1Threev4s); 40780b57cec5SDimitry Andric return; 40790b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 40800b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST1Threev2d); 40810b57cec5SDimitry Andric return; 40820b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 40830b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST1Threev1d); 40840b57cec5SDimitry Andric return; 40850b57cec5SDimitry Andric } 40860b57cec5SDimitry Andric break; 40870b57cec5SDimitry Andric } 40880b57cec5SDimitry Andric case Intrinsic::aarch64_neon_st1x4: { 40890b57cec5SDimitry Andric if (VT == MVT::v8i8) { 40900b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST1Fourv8b); 40910b57cec5SDimitry Andric return; 40920b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 40930b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST1Fourv16b); 40940b57cec5SDimitry Andric return; 40955ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || 40965ffd83dbSDimitry Andric VT == MVT::v4bf16) { 40970b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST1Fourv4h); 40980b57cec5SDimitry Andric return; 40995ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || 41005ffd83dbSDimitry Andric VT == MVT::v8bf16) { 41010b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST1Fourv8h); 41020b57cec5SDimitry Andric return; 41030b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 41040b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST1Fourv2s); 41050b57cec5SDimitry Andric return; 41060b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 41070b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST1Fourv4s); 41080b57cec5SDimitry Andric return; 41090b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 41100b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST1Fourv2d); 41110b57cec5SDimitry Andric return; 41120b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 41130b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST1Fourv1d); 41140b57cec5SDimitry Andric return; 41150b57cec5SDimitry Andric } 41160b57cec5SDimitry Andric break; 41170b57cec5SDimitry Andric } 41180b57cec5SDimitry Andric case Intrinsic::aarch64_neon_st2: { 41190b57cec5SDimitry Andric if (VT == MVT::v8i8) { 41200b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST2Twov8b); 41210b57cec5SDimitry Andric return; 41220b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 41230b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST2Twov16b); 41240b57cec5SDimitry Andric return; 41255ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || 41265ffd83dbSDimitry Andric VT == MVT::v4bf16) { 41270b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST2Twov4h); 41280b57cec5SDimitry Andric return; 41295ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || 41305ffd83dbSDimitry Andric VT == MVT::v8bf16) { 41310b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST2Twov8h); 41320b57cec5SDimitry Andric return; 41330b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 41340b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST2Twov2s); 41350b57cec5SDimitry Andric return; 41360b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 41370b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST2Twov4s); 41380b57cec5SDimitry Andric return; 41390b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 41400b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST2Twov2d); 41410b57cec5SDimitry Andric return; 41420b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 41430b57cec5SDimitry Andric SelectStore(Node, 2, AArch64::ST1Twov1d); 41440b57cec5SDimitry Andric return; 41450b57cec5SDimitry Andric } 41460b57cec5SDimitry Andric break; 41470b57cec5SDimitry Andric } 41480b57cec5SDimitry Andric case Intrinsic::aarch64_neon_st3: { 41490b57cec5SDimitry Andric if (VT == MVT::v8i8) { 41500b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST3Threev8b); 41510b57cec5SDimitry Andric return; 41520b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 41530b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST3Threev16b); 41540b57cec5SDimitry Andric return; 41555ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || 41565ffd83dbSDimitry Andric VT == MVT::v4bf16) { 41570b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST3Threev4h); 41580b57cec5SDimitry Andric return; 41595ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || 41605ffd83dbSDimitry Andric VT == MVT::v8bf16) { 41610b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST3Threev8h); 41620b57cec5SDimitry Andric return; 41630b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 41640b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST3Threev2s); 41650b57cec5SDimitry Andric return; 41660b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 41670b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST3Threev4s); 41680b57cec5SDimitry Andric return; 41690b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 41700b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST3Threev2d); 41710b57cec5SDimitry Andric return; 41720b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 41730b57cec5SDimitry Andric SelectStore(Node, 3, AArch64::ST1Threev1d); 41740b57cec5SDimitry Andric return; 41750b57cec5SDimitry Andric } 41760b57cec5SDimitry Andric break; 41770b57cec5SDimitry Andric } 41780b57cec5SDimitry Andric case Intrinsic::aarch64_neon_st4: { 41790b57cec5SDimitry Andric if (VT == MVT::v8i8) { 41800b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST4Fourv8b); 41810b57cec5SDimitry Andric return; 41820b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 41830b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST4Fourv16b); 41840b57cec5SDimitry Andric return; 41855ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || 41865ffd83dbSDimitry Andric VT == MVT::v4bf16) { 41870b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST4Fourv4h); 41880b57cec5SDimitry Andric return; 41895ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || 41905ffd83dbSDimitry Andric VT == MVT::v8bf16) { 41910b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST4Fourv8h); 41920b57cec5SDimitry Andric return; 41930b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 41940b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST4Fourv2s); 41950b57cec5SDimitry Andric return; 41960b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 41970b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST4Fourv4s); 41980b57cec5SDimitry Andric return; 41990b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 42000b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST4Fourv2d); 42010b57cec5SDimitry Andric return; 42020b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 42030b57cec5SDimitry Andric SelectStore(Node, 4, AArch64::ST1Fourv1d); 42040b57cec5SDimitry Andric return; 42050b57cec5SDimitry Andric } 42060b57cec5SDimitry Andric break; 42070b57cec5SDimitry Andric } 42080b57cec5SDimitry Andric case Intrinsic::aarch64_neon_st2lane: { 42090b57cec5SDimitry Andric if (VT == MVT::v16i8 || VT == MVT::v8i8) { 42100b57cec5SDimitry Andric SelectStoreLane(Node, 2, AArch64::ST2i8); 42110b57cec5SDimitry Andric return; 42120b57cec5SDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 || 42135ffd83dbSDimitry Andric VT == MVT::v8f16 || VT == MVT::v4bf16 || VT == MVT::v8bf16) { 42140b57cec5SDimitry Andric SelectStoreLane(Node, 2, AArch64::ST2i16); 42150b57cec5SDimitry Andric return; 42160b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 || 42170b57cec5SDimitry Andric VT == MVT::v2f32) { 42180b57cec5SDimitry Andric SelectStoreLane(Node, 2, AArch64::ST2i32); 42190b57cec5SDimitry Andric return; 42200b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 || 42210b57cec5SDimitry Andric VT == MVT::v1f64) { 42220b57cec5SDimitry Andric SelectStoreLane(Node, 2, AArch64::ST2i64); 42230b57cec5SDimitry Andric return; 42240b57cec5SDimitry Andric } 42250b57cec5SDimitry Andric break; 42260b57cec5SDimitry Andric } 42270b57cec5SDimitry Andric case Intrinsic::aarch64_neon_st3lane: { 42280b57cec5SDimitry Andric if (VT == MVT::v16i8 || VT == MVT::v8i8) { 42290b57cec5SDimitry Andric SelectStoreLane(Node, 3, AArch64::ST3i8); 42300b57cec5SDimitry Andric return; 42310b57cec5SDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 || 42325ffd83dbSDimitry Andric VT == MVT::v8f16 || VT == MVT::v4bf16 || VT == MVT::v8bf16) { 42330b57cec5SDimitry Andric SelectStoreLane(Node, 3, AArch64::ST3i16); 42340b57cec5SDimitry Andric return; 42350b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 || 42360b57cec5SDimitry Andric VT == MVT::v2f32) { 42370b57cec5SDimitry Andric SelectStoreLane(Node, 3, AArch64::ST3i32); 42380b57cec5SDimitry Andric return; 42390b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 || 42400b57cec5SDimitry Andric VT == MVT::v1f64) { 42410b57cec5SDimitry Andric SelectStoreLane(Node, 3, AArch64::ST3i64); 42420b57cec5SDimitry Andric return; 42430b57cec5SDimitry Andric } 42440b57cec5SDimitry Andric break; 42450b57cec5SDimitry Andric } 42460b57cec5SDimitry Andric case Intrinsic::aarch64_neon_st4lane: { 42470b57cec5SDimitry Andric if (VT == MVT::v16i8 || VT == MVT::v8i8) { 42480b57cec5SDimitry Andric SelectStoreLane(Node, 4, AArch64::ST4i8); 42490b57cec5SDimitry Andric return; 42500b57cec5SDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 || 42515ffd83dbSDimitry Andric VT == MVT::v8f16 || VT == MVT::v4bf16 || VT == MVT::v8bf16) { 42520b57cec5SDimitry Andric SelectStoreLane(Node, 4, AArch64::ST4i16); 42530b57cec5SDimitry Andric return; 42540b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 || 42550b57cec5SDimitry Andric VT == MVT::v2f32) { 42560b57cec5SDimitry Andric SelectStoreLane(Node, 4, AArch64::ST4i32); 42570b57cec5SDimitry Andric return; 42580b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 || 42590b57cec5SDimitry Andric VT == MVT::v1f64) { 42600b57cec5SDimitry Andric SelectStoreLane(Node, 4, AArch64::ST4i64); 42610b57cec5SDimitry Andric return; 42620b57cec5SDimitry Andric } 42630b57cec5SDimitry Andric break; 42640b57cec5SDimitry Andric } 42655ffd83dbSDimitry Andric case Intrinsic::aarch64_sve_st2: { 42665ffd83dbSDimitry Andric if (VT == MVT::nxv16i8) { 4267979e22ffSDimitry Andric SelectPredicatedStore(Node, 2, 0, AArch64::ST2B, AArch64::ST2B_IMM); 42685ffd83dbSDimitry Andric return; 42695ffd83dbSDimitry Andric } else if (VT == MVT::nxv8i16 || VT == MVT::nxv8f16 || 42705ffd83dbSDimitry Andric (VT == MVT::nxv8bf16 && Subtarget->hasBF16())) { 4271979e22ffSDimitry Andric SelectPredicatedStore(Node, 2, 1, AArch64::ST2H, AArch64::ST2H_IMM); 42725ffd83dbSDimitry Andric return; 42735ffd83dbSDimitry Andric } else if (VT == MVT::nxv4i32 || VT == MVT::nxv4f32) { 4274979e22ffSDimitry Andric SelectPredicatedStore(Node, 2, 2, AArch64::ST2W, AArch64::ST2W_IMM); 42755ffd83dbSDimitry Andric return; 42765ffd83dbSDimitry Andric } else if (VT == MVT::nxv2i64 || VT == MVT::nxv2f64) { 4277979e22ffSDimitry Andric SelectPredicatedStore(Node, 2, 3, AArch64::ST2D, AArch64::ST2D_IMM); 42785ffd83dbSDimitry Andric return; 42795ffd83dbSDimitry Andric } 42805ffd83dbSDimitry Andric break; 42815ffd83dbSDimitry Andric } 42825ffd83dbSDimitry Andric case Intrinsic::aarch64_sve_st3: { 42835ffd83dbSDimitry Andric if (VT == MVT::nxv16i8) { 4284979e22ffSDimitry Andric SelectPredicatedStore(Node, 3, 0, AArch64::ST3B, AArch64::ST3B_IMM); 42855ffd83dbSDimitry Andric return; 42865ffd83dbSDimitry Andric } else if (VT == MVT::nxv8i16 || VT == MVT::nxv8f16 || 42875ffd83dbSDimitry Andric (VT == MVT::nxv8bf16 && Subtarget->hasBF16())) { 4288979e22ffSDimitry Andric SelectPredicatedStore(Node, 3, 1, AArch64::ST3H, AArch64::ST3H_IMM); 42895ffd83dbSDimitry Andric return; 42905ffd83dbSDimitry Andric } else if (VT == MVT::nxv4i32 || VT == MVT::nxv4f32) { 4291979e22ffSDimitry Andric SelectPredicatedStore(Node, 3, 2, AArch64::ST3W, AArch64::ST3W_IMM); 42925ffd83dbSDimitry Andric return; 42935ffd83dbSDimitry Andric } else if (VT == MVT::nxv2i64 || VT == MVT::nxv2f64) { 4294979e22ffSDimitry Andric SelectPredicatedStore(Node, 3, 3, AArch64::ST3D, AArch64::ST3D_IMM); 42955ffd83dbSDimitry Andric return; 42965ffd83dbSDimitry Andric } 42975ffd83dbSDimitry Andric break; 42985ffd83dbSDimitry Andric } 42995ffd83dbSDimitry Andric case Intrinsic::aarch64_sve_st4: { 43005ffd83dbSDimitry Andric if (VT == MVT::nxv16i8) { 4301979e22ffSDimitry Andric SelectPredicatedStore(Node, 4, 0, AArch64::ST4B, AArch64::ST4B_IMM); 43025ffd83dbSDimitry Andric return; 43035ffd83dbSDimitry Andric } else if (VT == MVT::nxv8i16 || VT == MVT::nxv8f16 || 43045ffd83dbSDimitry Andric (VT == MVT::nxv8bf16 && Subtarget->hasBF16())) { 4305979e22ffSDimitry Andric SelectPredicatedStore(Node, 4, 1, AArch64::ST4H, AArch64::ST4H_IMM); 43065ffd83dbSDimitry Andric return; 43075ffd83dbSDimitry Andric } else if (VT == MVT::nxv4i32 || VT == MVT::nxv4f32) { 4308979e22ffSDimitry Andric SelectPredicatedStore(Node, 4, 2, AArch64::ST4W, AArch64::ST4W_IMM); 43095ffd83dbSDimitry Andric return; 43105ffd83dbSDimitry Andric } else if (VT == MVT::nxv2i64 || VT == MVT::nxv2f64) { 4311979e22ffSDimitry Andric SelectPredicatedStore(Node, 4, 3, AArch64::ST4D, AArch64::ST4D_IMM); 43125ffd83dbSDimitry Andric return; 43135ffd83dbSDimitry Andric } 43145ffd83dbSDimitry Andric break; 43155ffd83dbSDimitry Andric } 43160b57cec5SDimitry Andric } 43170b57cec5SDimitry Andric break; 43180b57cec5SDimitry Andric } 43190b57cec5SDimitry Andric case AArch64ISD::LD2post: { 43200b57cec5SDimitry Andric if (VT == MVT::v8i8) { 43210b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD2Twov8b_POST, AArch64::dsub0); 43220b57cec5SDimitry Andric return; 43230b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 43240b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD2Twov16b_POST, AArch64::qsub0); 43250b57cec5SDimitry Andric return; 43265ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 43270b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD2Twov4h_POST, AArch64::dsub0); 43280b57cec5SDimitry Andric return; 43295ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 43300b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD2Twov8h_POST, AArch64::qsub0); 43310b57cec5SDimitry Andric return; 43320b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 43330b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD2Twov2s_POST, AArch64::dsub0); 43340b57cec5SDimitry Andric return; 43350b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 43360b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD2Twov4s_POST, AArch64::qsub0); 43370b57cec5SDimitry Andric return; 43380b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 43390b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD1Twov1d_POST, AArch64::dsub0); 43400b57cec5SDimitry Andric return; 43410b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 43420b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD2Twov2d_POST, AArch64::qsub0); 43430b57cec5SDimitry Andric return; 43440b57cec5SDimitry Andric } 43450b57cec5SDimitry Andric break; 43460b57cec5SDimitry Andric } 43470b57cec5SDimitry Andric case AArch64ISD::LD3post: { 43480b57cec5SDimitry Andric if (VT == MVT::v8i8) { 43490b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD3Threev8b_POST, AArch64::dsub0); 43500b57cec5SDimitry Andric return; 43510b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 43520b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD3Threev16b_POST, AArch64::qsub0); 43530b57cec5SDimitry Andric return; 43545ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 43550b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD3Threev4h_POST, AArch64::dsub0); 43560b57cec5SDimitry Andric return; 43575ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 43580b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD3Threev8h_POST, AArch64::qsub0); 43590b57cec5SDimitry Andric return; 43600b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 43610b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD3Threev2s_POST, AArch64::dsub0); 43620b57cec5SDimitry Andric return; 43630b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 43640b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD3Threev4s_POST, AArch64::qsub0); 43650b57cec5SDimitry Andric return; 43660b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 43670b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD1Threev1d_POST, AArch64::dsub0); 43680b57cec5SDimitry Andric return; 43690b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 43700b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD3Threev2d_POST, AArch64::qsub0); 43710b57cec5SDimitry Andric return; 43720b57cec5SDimitry Andric } 43730b57cec5SDimitry Andric break; 43740b57cec5SDimitry Andric } 43750b57cec5SDimitry Andric case AArch64ISD::LD4post: { 43760b57cec5SDimitry Andric if (VT == MVT::v8i8) { 43770b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD4Fourv8b_POST, AArch64::dsub0); 43780b57cec5SDimitry Andric return; 43790b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 43800b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD4Fourv16b_POST, AArch64::qsub0); 43810b57cec5SDimitry Andric return; 43825ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 43830b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD4Fourv4h_POST, AArch64::dsub0); 43840b57cec5SDimitry Andric return; 43855ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 43860b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD4Fourv8h_POST, AArch64::qsub0); 43870b57cec5SDimitry Andric return; 43880b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 43890b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD4Fourv2s_POST, AArch64::dsub0); 43900b57cec5SDimitry Andric return; 43910b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 43920b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD4Fourv4s_POST, AArch64::qsub0); 43930b57cec5SDimitry Andric return; 43940b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 43950b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD1Fourv1d_POST, AArch64::dsub0); 43960b57cec5SDimitry Andric return; 43970b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 43980b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD4Fourv2d_POST, AArch64::qsub0); 43990b57cec5SDimitry Andric return; 44000b57cec5SDimitry Andric } 44010b57cec5SDimitry Andric break; 44020b57cec5SDimitry Andric } 44030b57cec5SDimitry Andric case AArch64ISD::LD1x2post: { 44040b57cec5SDimitry Andric if (VT == MVT::v8i8) { 44050b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD1Twov8b_POST, AArch64::dsub0); 44060b57cec5SDimitry Andric return; 44070b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 44080b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD1Twov16b_POST, AArch64::qsub0); 44090b57cec5SDimitry Andric return; 44105ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 44110b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD1Twov4h_POST, AArch64::dsub0); 44120b57cec5SDimitry Andric return; 44135ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 44140b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD1Twov8h_POST, AArch64::qsub0); 44150b57cec5SDimitry Andric return; 44160b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 44170b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD1Twov2s_POST, AArch64::dsub0); 44180b57cec5SDimitry Andric return; 44190b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 44200b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD1Twov4s_POST, AArch64::qsub0); 44210b57cec5SDimitry Andric return; 44220b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 44230b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD1Twov1d_POST, AArch64::dsub0); 44240b57cec5SDimitry Andric return; 44250b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 44260b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD1Twov2d_POST, AArch64::qsub0); 44270b57cec5SDimitry Andric return; 44280b57cec5SDimitry Andric } 44290b57cec5SDimitry Andric break; 44300b57cec5SDimitry Andric } 44310b57cec5SDimitry Andric case AArch64ISD::LD1x3post: { 44320b57cec5SDimitry Andric if (VT == MVT::v8i8) { 44330b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD1Threev8b_POST, AArch64::dsub0); 44340b57cec5SDimitry Andric return; 44350b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 44360b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD1Threev16b_POST, AArch64::qsub0); 44370b57cec5SDimitry Andric return; 44385ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 44390b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD1Threev4h_POST, AArch64::dsub0); 44400b57cec5SDimitry Andric return; 44415ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 44420b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD1Threev8h_POST, AArch64::qsub0); 44430b57cec5SDimitry Andric return; 44440b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 44450b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD1Threev2s_POST, AArch64::dsub0); 44460b57cec5SDimitry Andric return; 44470b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 44480b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD1Threev4s_POST, AArch64::qsub0); 44490b57cec5SDimitry Andric return; 44500b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 44510b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD1Threev1d_POST, AArch64::dsub0); 44520b57cec5SDimitry Andric return; 44530b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 44540b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD1Threev2d_POST, AArch64::qsub0); 44550b57cec5SDimitry Andric return; 44560b57cec5SDimitry Andric } 44570b57cec5SDimitry Andric break; 44580b57cec5SDimitry Andric } 44590b57cec5SDimitry Andric case AArch64ISD::LD1x4post: { 44600b57cec5SDimitry Andric if (VT == MVT::v8i8) { 44610b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD1Fourv8b_POST, AArch64::dsub0); 44620b57cec5SDimitry Andric return; 44630b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 44640b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD1Fourv16b_POST, AArch64::qsub0); 44650b57cec5SDimitry Andric return; 44665ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 44670b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD1Fourv4h_POST, AArch64::dsub0); 44680b57cec5SDimitry Andric return; 44695ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 44700b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD1Fourv8h_POST, AArch64::qsub0); 44710b57cec5SDimitry Andric return; 44720b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 44730b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD1Fourv2s_POST, AArch64::dsub0); 44740b57cec5SDimitry Andric return; 44750b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 44760b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD1Fourv4s_POST, AArch64::qsub0); 44770b57cec5SDimitry Andric return; 44780b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 44790b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD1Fourv1d_POST, AArch64::dsub0); 44800b57cec5SDimitry Andric return; 44810b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 44820b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD1Fourv2d_POST, AArch64::qsub0); 44830b57cec5SDimitry Andric return; 44840b57cec5SDimitry Andric } 44850b57cec5SDimitry Andric break; 44860b57cec5SDimitry Andric } 44870b57cec5SDimitry Andric case AArch64ISD::LD1DUPpost: { 44880b57cec5SDimitry Andric if (VT == MVT::v8i8) { 44890b57cec5SDimitry Andric SelectPostLoad(Node, 1, AArch64::LD1Rv8b_POST, AArch64::dsub0); 44900b57cec5SDimitry Andric return; 44910b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 44920b57cec5SDimitry Andric SelectPostLoad(Node, 1, AArch64::LD1Rv16b_POST, AArch64::qsub0); 44930b57cec5SDimitry Andric return; 44945ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 44950b57cec5SDimitry Andric SelectPostLoad(Node, 1, AArch64::LD1Rv4h_POST, AArch64::dsub0); 44960b57cec5SDimitry Andric return; 44975ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 44980b57cec5SDimitry Andric SelectPostLoad(Node, 1, AArch64::LD1Rv8h_POST, AArch64::qsub0); 44990b57cec5SDimitry Andric return; 45000b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 45010b57cec5SDimitry Andric SelectPostLoad(Node, 1, AArch64::LD1Rv2s_POST, AArch64::dsub0); 45020b57cec5SDimitry Andric return; 45030b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 45040b57cec5SDimitry Andric SelectPostLoad(Node, 1, AArch64::LD1Rv4s_POST, AArch64::qsub0); 45050b57cec5SDimitry Andric return; 45060b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 45070b57cec5SDimitry Andric SelectPostLoad(Node, 1, AArch64::LD1Rv1d_POST, AArch64::dsub0); 45080b57cec5SDimitry Andric return; 45090b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 45100b57cec5SDimitry Andric SelectPostLoad(Node, 1, AArch64::LD1Rv2d_POST, AArch64::qsub0); 45110b57cec5SDimitry Andric return; 45120b57cec5SDimitry Andric } 45130b57cec5SDimitry Andric break; 45140b57cec5SDimitry Andric } 45150b57cec5SDimitry Andric case AArch64ISD::LD2DUPpost: { 45160b57cec5SDimitry Andric if (VT == MVT::v8i8) { 45170b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD2Rv8b_POST, AArch64::dsub0); 45180b57cec5SDimitry Andric return; 45190b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 45200b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD2Rv16b_POST, AArch64::qsub0); 45210b57cec5SDimitry Andric return; 45225ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 45230b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD2Rv4h_POST, AArch64::dsub0); 45240b57cec5SDimitry Andric return; 45255ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 45260b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD2Rv8h_POST, AArch64::qsub0); 45270b57cec5SDimitry Andric return; 45280b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 45290b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD2Rv2s_POST, AArch64::dsub0); 45300b57cec5SDimitry Andric return; 45310b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 45320b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD2Rv4s_POST, AArch64::qsub0); 45330b57cec5SDimitry Andric return; 45340b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 45350b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD2Rv1d_POST, AArch64::dsub0); 45360b57cec5SDimitry Andric return; 45370b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 45380b57cec5SDimitry Andric SelectPostLoad(Node, 2, AArch64::LD2Rv2d_POST, AArch64::qsub0); 45390b57cec5SDimitry Andric return; 45400b57cec5SDimitry Andric } 45410b57cec5SDimitry Andric break; 45420b57cec5SDimitry Andric } 45430b57cec5SDimitry Andric case AArch64ISD::LD3DUPpost: { 45440b57cec5SDimitry Andric if (VT == MVT::v8i8) { 45450b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD3Rv8b_POST, AArch64::dsub0); 45460b57cec5SDimitry Andric return; 45470b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 45480b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD3Rv16b_POST, AArch64::qsub0); 45490b57cec5SDimitry Andric return; 45505ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 45510b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD3Rv4h_POST, AArch64::dsub0); 45520b57cec5SDimitry Andric return; 45535ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 45540b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD3Rv8h_POST, AArch64::qsub0); 45550b57cec5SDimitry Andric return; 45560b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 45570b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD3Rv2s_POST, AArch64::dsub0); 45580b57cec5SDimitry Andric return; 45590b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 45600b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD3Rv4s_POST, AArch64::qsub0); 45610b57cec5SDimitry Andric return; 45620b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 45630b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD3Rv1d_POST, AArch64::dsub0); 45640b57cec5SDimitry Andric return; 45650b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 45660b57cec5SDimitry Andric SelectPostLoad(Node, 3, AArch64::LD3Rv2d_POST, AArch64::qsub0); 45670b57cec5SDimitry Andric return; 45680b57cec5SDimitry Andric } 45690b57cec5SDimitry Andric break; 45700b57cec5SDimitry Andric } 45710b57cec5SDimitry Andric case AArch64ISD::LD4DUPpost: { 45720b57cec5SDimitry Andric if (VT == MVT::v8i8) { 45730b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD4Rv8b_POST, AArch64::dsub0); 45740b57cec5SDimitry Andric return; 45750b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 45760b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD4Rv16b_POST, AArch64::qsub0); 45770b57cec5SDimitry Andric return; 45785ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 45790b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD4Rv4h_POST, AArch64::dsub0); 45800b57cec5SDimitry Andric return; 45815ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 45820b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD4Rv8h_POST, AArch64::qsub0); 45830b57cec5SDimitry Andric return; 45840b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 45850b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD4Rv2s_POST, AArch64::dsub0); 45860b57cec5SDimitry Andric return; 45870b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 45880b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD4Rv4s_POST, AArch64::qsub0); 45890b57cec5SDimitry Andric return; 45900b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 45910b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD4Rv1d_POST, AArch64::dsub0); 45920b57cec5SDimitry Andric return; 45930b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 45940b57cec5SDimitry Andric SelectPostLoad(Node, 4, AArch64::LD4Rv2d_POST, AArch64::qsub0); 45950b57cec5SDimitry Andric return; 45960b57cec5SDimitry Andric } 45970b57cec5SDimitry Andric break; 45980b57cec5SDimitry Andric } 45990b57cec5SDimitry Andric case AArch64ISD::LD1LANEpost: { 46000b57cec5SDimitry Andric if (VT == MVT::v16i8 || VT == MVT::v8i8) { 46010b57cec5SDimitry Andric SelectPostLoadLane(Node, 1, AArch64::LD1i8_POST); 46020b57cec5SDimitry Andric return; 46030b57cec5SDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 || 46045ffd83dbSDimitry Andric VT == MVT::v8f16 || VT == MVT::v4bf16 || VT == MVT::v8bf16) { 46050b57cec5SDimitry Andric SelectPostLoadLane(Node, 1, AArch64::LD1i16_POST); 46060b57cec5SDimitry Andric return; 46070b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 || 46080b57cec5SDimitry Andric VT == MVT::v2f32) { 46090b57cec5SDimitry Andric SelectPostLoadLane(Node, 1, AArch64::LD1i32_POST); 46100b57cec5SDimitry Andric return; 46110b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 || 46120b57cec5SDimitry Andric VT == MVT::v1f64) { 46130b57cec5SDimitry Andric SelectPostLoadLane(Node, 1, AArch64::LD1i64_POST); 46140b57cec5SDimitry Andric return; 46150b57cec5SDimitry Andric } 46160b57cec5SDimitry Andric break; 46170b57cec5SDimitry Andric } 46180b57cec5SDimitry Andric case AArch64ISD::LD2LANEpost: { 46190b57cec5SDimitry Andric if (VT == MVT::v16i8 || VT == MVT::v8i8) { 46200b57cec5SDimitry Andric SelectPostLoadLane(Node, 2, AArch64::LD2i8_POST); 46210b57cec5SDimitry Andric return; 46220b57cec5SDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 || 46235ffd83dbSDimitry Andric VT == MVT::v8f16 || VT == MVT::v4bf16 || VT == MVT::v8bf16) { 46240b57cec5SDimitry Andric SelectPostLoadLane(Node, 2, AArch64::LD2i16_POST); 46250b57cec5SDimitry Andric return; 46260b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 || 46270b57cec5SDimitry Andric VT == MVT::v2f32) { 46280b57cec5SDimitry Andric SelectPostLoadLane(Node, 2, AArch64::LD2i32_POST); 46290b57cec5SDimitry Andric return; 46300b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 || 46310b57cec5SDimitry Andric VT == MVT::v1f64) { 46320b57cec5SDimitry Andric SelectPostLoadLane(Node, 2, AArch64::LD2i64_POST); 46330b57cec5SDimitry Andric return; 46340b57cec5SDimitry Andric } 46350b57cec5SDimitry Andric break; 46360b57cec5SDimitry Andric } 46370b57cec5SDimitry Andric case AArch64ISD::LD3LANEpost: { 46380b57cec5SDimitry Andric if (VT == MVT::v16i8 || VT == MVT::v8i8) { 46390b57cec5SDimitry Andric SelectPostLoadLane(Node, 3, AArch64::LD3i8_POST); 46400b57cec5SDimitry Andric return; 46410b57cec5SDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 || 46425ffd83dbSDimitry Andric VT == MVT::v8f16 || VT == MVT::v4bf16 || VT == MVT::v8bf16) { 46430b57cec5SDimitry Andric SelectPostLoadLane(Node, 3, AArch64::LD3i16_POST); 46440b57cec5SDimitry Andric return; 46450b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 || 46460b57cec5SDimitry Andric VT == MVT::v2f32) { 46470b57cec5SDimitry Andric SelectPostLoadLane(Node, 3, AArch64::LD3i32_POST); 46480b57cec5SDimitry Andric return; 46490b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 || 46500b57cec5SDimitry Andric VT == MVT::v1f64) { 46510b57cec5SDimitry Andric SelectPostLoadLane(Node, 3, AArch64::LD3i64_POST); 46520b57cec5SDimitry Andric return; 46530b57cec5SDimitry Andric } 46540b57cec5SDimitry Andric break; 46550b57cec5SDimitry Andric } 46560b57cec5SDimitry Andric case AArch64ISD::LD4LANEpost: { 46570b57cec5SDimitry Andric if (VT == MVT::v16i8 || VT == MVT::v8i8) { 46580b57cec5SDimitry Andric SelectPostLoadLane(Node, 4, AArch64::LD4i8_POST); 46590b57cec5SDimitry Andric return; 46600b57cec5SDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 || 46615ffd83dbSDimitry Andric VT == MVT::v8f16 || VT == MVT::v4bf16 || VT == MVT::v8bf16) { 46620b57cec5SDimitry Andric SelectPostLoadLane(Node, 4, AArch64::LD4i16_POST); 46630b57cec5SDimitry Andric return; 46640b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 || 46650b57cec5SDimitry Andric VT == MVT::v2f32) { 46660b57cec5SDimitry Andric SelectPostLoadLane(Node, 4, AArch64::LD4i32_POST); 46670b57cec5SDimitry Andric return; 46680b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 || 46690b57cec5SDimitry Andric VT == MVT::v1f64) { 46700b57cec5SDimitry Andric SelectPostLoadLane(Node, 4, AArch64::LD4i64_POST); 46710b57cec5SDimitry Andric return; 46720b57cec5SDimitry Andric } 46730b57cec5SDimitry Andric break; 46740b57cec5SDimitry Andric } 46750b57cec5SDimitry Andric case AArch64ISD::ST2post: { 46760b57cec5SDimitry Andric VT = Node->getOperand(1).getValueType(); 46770b57cec5SDimitry Andric if (VT == MVT::v8i8) { 46780b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST2Twov8b_POST); 46790b57cec5SDimitry Andric return; 46800b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 46810b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST2Twov16b_POST); 46820b57cec5SDimitry Andric return; 46835ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 46840b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST2Twov4h_POST); 46850b57cec5SDimitry Andric return; 46865ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 46870b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST2Twov8h_POST); 46880b57cec5SDimitry Andric return; 46890b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 46900b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST2Twov2s_POST); 46910b57cec5SDimitry Andric return; 46920b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 46930b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST2Twov4s_POST); 46940b57cec5SDimitry Andric return; 46950b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 46960b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST2Twov2d_POST); 46970b57cec5SDimitry Andric return; 46980b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 46990b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST1Twov1d_POST); 47000b57cec5SDimitry Andric return; 47010b57cec5SDimitry Andric } 47020b57cec5SDimitry Andric break; 47030b57cec5SDimitry Andric } 47040b57cec5SDimitry Andric case AArch64ISD::ST3post: { 47050b57cec5SDimitry Andric VT = Node->getOperand(1).getValueType(); 47060b57cec5SDimitry Andric if (VT == MVT::v8i8) { 47070b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST3Threev8b_POST); 47080b57cec5SDimitry Andric return; 47090b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 47100b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST3Threev16b_POST); 47110b57cec5SDimitry Andric return; 47125ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 47130b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST3Threev4h_POST); 47140b57cec5SDimitry Andric return; 47155ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 47160b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST3Threev8h_POST); 47170b57cec5SDimitry Andric return; 47180b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 47190b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST3Threev2s_POST); 47200b57cec5SDimitry Andric return; 47210b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 47220b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST3Threev4s_POST); 47230b57cec5SDimitry Andric return; 47240b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 47250b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST3Threev2d_POST); 47260b57cec5SDimitry Andric return; 47270b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 47280b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST1Threev1d_POST); 47290b57cec5SDimitry Andric return; 47300b57cec5SDimitry Andric } 47310b57cec5SDimitry Andric break; 47320b57cec5SDimitry Andric } 47330b57cec5SDimitry Andric case AArch64ISD::ST4post: { 47340b57cec5SDimitry Andric VT = Node->getOperand(1).getValueType(); 47350b57cec5SDimitry Andric if (VT == MVT::v8i8) { 47360b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST4Fourv8b_POST); 47370b57cec5SDimitry Andric return; 47380b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 47390b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST4Fourv16b_POST); 47400b57cec5SDimitry Andric return; 47415ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 47420b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST4Fourv4h_POST); 47430b57cec5SDimitry Andric return; 47445ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 47450b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST4Fourv8h_POST); 47460b57cec5SDimitry Andric return; 47470b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 47480b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST4Fourv2s_POST); 47490b57cec5SDimitry Andric return; 47500b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 47510b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST4Fourv4s_POST); 47520b57cec5SDimitry Andric return; 47530b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 47540b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST4Fourv2d_POST); 47550b57cec5SDimitry Andric return; 47560b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 47570b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST1Fourv1d_POST); 47580b57cec5SDimitry Andric return; 47590b57cec5SDimitry Andric } 47600b57cec5SDimitry Andric break; 47610b57cec5SDimitry Andric } 47620b57cec5SDimitry Andric case AArch64ISD::ST1x2post: { 47630b57cec5SDimitry Andric VT = Node->getOperand(1).getValueType(); 47640b57cec5SDimitry Andric if (VT == MVT::v8i8) { 47650b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST1Twov8b_POST); 47660b57cec5SDimitry Andric return; 47670b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 47680b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST1Twov16b_POST); 47690b57cec5SDimitry Andric return; 47705ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 47710b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST1Twov4h_POST); 47720b57cec5SDimitry Andric return; 47735ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 47740b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST1Twov8h_POST); 47750b57cec5SDimitry Andric return; 47760b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 47770b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST1Twov2s_POST); 47780b57cec5SDimitry Andric return; 47790b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 47800b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST1Twov4s_POST); 47810b57cec5SDimitry Andric return; 47820b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 47830b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST1Twov1d_POST); 47840b57cec5SDimitry Andric return; 47850b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 47860b57cec5SDimitry Andric SelectPostStore(Node, 2, AArch64::ST1Twov2d_POST); 47870b57cec5SDimitry Andric return; 47880b57cec5SDimitry Andric } 47890b57cec5SDimitry Andric break; 47900b57cec5SDimitry Andric } 47910b57cec5SDimitry Andric case AArch64ISD::ST1x3post: { 47920b57cec5SDimitry Andric VT = Node->getOperand(1).getValueType(); 47930b57cec5SDimitry Andric if (VT == MVT::v8i8) { 47940b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST1Threev8b_POST); 47950b57cec5SDimitry Andric return; 47960b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 47970b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST1Threev16b_POST); 47980b57cec5SDimitry Andric return; 47995ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 48000b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST1Threev4h_POST); 48010b57cec5SDimitry Andric return; 48025ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16 ) { 48030b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST1Threev8h_POST); 48040b57cec5SDimitry Andric return; 48050b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 48060b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST1Threev2s_POST); 48070b57cec5SDimitry Andric return; 48080b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 48090b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST1Threev4s_POST); 48100b57cec5SDimitry Andric return; 48110b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 48120b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST1Threev1d_POST); 48130b57cec5SDimitry Andric return; 48140b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 48150b57cec5SDimitry Andric SelectPostStore(Node, 3, AArch64::ST1Threev2d_POST); 48160b57cec5SDimitry Andric return; 48170b57cec5SDimitry Andric } 48180b57cec5SDimitry Andric break; 48190b57cec5SDimitry Andric } 48200b57cec5SDimitry Andric case AArch64ISD::ST1x4post: { 48210b57cec5SDimitry Andric VT = Node->getOperand(1).getValueType(); 48220b57cec5SDimitry Andric if (VT == MVT::v8i8) { 48230b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST1Fourv8b_POST); 48240b57cec5SDimitry Andric return; 48250b57cec5SDimitry Andric } else if (VT == MVT::v16i8) { 48260b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST1Fourv16b_POST); 48270b57cec5SDimitry Andric return; 48285ffd83dbSDimitry Andric } else if (VT == MVT::v4i16 || VT == MVT::v4f16 || VT == MVT::v4bf16) { 48290b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST1Fourv4h_POST); 48300b57cec5SDimitry Andric return; 48315ffd83dbSDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v8f16 || VT == MVT::v8bf16) { 48320b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST1Fourv8h_POST); 48330b57cec5SDimitry Andric return; 48340b57cec5SDimitry Andric } else if (VT == MVT::v2i32 || VT == MVT::v2f32) { 48350b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST1Fourv2s_POST); 48360b57cec5SDimitry Andric return; 48370b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v4f32) { 48380b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST1Fourv4s_POST); 48390b57cec5SDimitry Andric return; 48400b57cec5SDimitry Andric } else if (VT == MVT::v1i64 || VT == MVT::v1f64) { 48410b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST1Fourv1d_POST); 48420b57cec5SDimitry Andric return; 48430b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v2f64) { 48440b57cec5SDimitry Andric SelectPostStore(Node, 4, AArch64::ST1Fourv2d_POST); 48450b57cec5SDimitry Andric return; 48460b57cec5SDimitry Andric } 48470b57cec5SDimitry Andric break; 48480b57cec5SDimitry Andric } 48490b57cec5SDimitry Andric case AArch64ISD::ST2LANEpost: { 48500b57cec5SDimitry Andric VT = Node->getOperand(1).getValueType(); 48510b57cec5SDimitry Andric if (VT == MVT::v16i8 || VT == MVT::v8i8) { 48520b57cec5SDimitry Andric SelectPostStoreLane(Node, 2, AArch64::ST2i8_POST); 48530b57cec5SDimitry Andric return; 48540b57cec5SDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 || 48555ffd83dbSDimitry Andric VT == MVT::v8f16 || VT == MVT::v4bf16 || VT == MVT::v8bf16) { 48560b57cec5SDimitry Andric SelectPostStoreLane(Node, 2, AArch64::ST2i16_POST); 48570b57cec5SDimitry Andric return; 48580b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 || 48590b57cec5SDimitry Andric VT == MVT::v2f32) { 48600b57cec5SDimitry Andric SelectPostStoreLane(Node, 2, AArch64::ST2i32_POST); 48610b57cec5SDimitry Andric return; 48620b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 || 48630b57cec5SDimitry Andric VT == MVT::v1f64) { 48640b57cec5SDimitry Andric SelectPostStoreLane(Node, 2, AArch64::ST2i64_POST); 48650b57cec5SDimitry Andric return; 48660b57cec5SDimitry Andric } 48670b57cec5SDimitry Andric break; 48680b57cec5SDimitry Andric } 48690b57cec5SDimitry Andric case AArch64ISD::ST3LANEpost: { 48700b57cec5SDimitry Andric VT = Node->getOperand(1).getValueType(); 48710b57cec5SDimitry Andric if (VT == MVT::v16i8 || VT == MVT::v8i8) { 48720b57cec5SDimitry Andric SelectPostStoreLane(Node, 3, AArch64::ST3i8_POST); 48730b57cec5SDimitry Andric return; 48740b57cec5SDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 || 48755ffd83dbSDimitry Andric VT == MVT::v8f16 || VT == MVT::v4bf16 || VT == MVT::v8bf16) { 48760b57cec5SDimitry Andric SelectPostStoreLane(Node, 3, AArch64::ST3i16_POST); 48770b57cec5SDimitry Andric return; 48780b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 || 48790b57cec5SDimitry Andric VT == MVT::v2f32) { 48800b57cec5SDimitry Andric SelectPostStoreLane(Node, 3, AArch64::ST3i32_POST); 48810b57cec5SDimitry Andric return; 48820b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 || 48830b57cec5SDimitry Andric VT == MVT::v1f64) { 48840b57cec5SDimitry Andric SelectPostStoreLane(Node, 3, AArch64::ST3i64_POST); 48850b57cec5SDimitry Andric return; 48860b57cec5SDimitry Andric } 48870b57cec5SDimitry Andric break; 48880b57cec5SDimitry Andric } 48890b57cec5SDimitry Andric case AArch64ISD::ST4LANEpost: { 48900b57cec5SDimitry Andric VT = Node->getOperand(1).getValueType(); 48910b57cec5SDimitry Andric if (VT == MVT::v16i8 || VT == MVT::v8i8) { 48920b57cec5SDimitry Andric SelectPostStoreLane(Node, 4, AArch64::ST4i8_POST); 48930b57cec5SDimitry Andric return; 48940b57cec5SDimitry Andric } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 || 48955ffd83dbSDimitry Andric VT == MVT::v8f16 || VT == MVT::v4bf16 || VT == MVT::v8bf16) { 48960b57cec5SDimitry Andric SelectPostStoreLane(Node, 4, AArch64::ST4i16_POST); 48970b57cec5SDimitry Andric return; 48980b57cec5SDimitry Andric } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 || 48990b57cec5SDimitry Andric VT == MVT::v2f32) { 49000b57cec5SDimitry Andric SelectPostStoreLane(Node, 4, AArch64::ST4i32_POST); 49010b57cec5SDimitry Andric return; 49020b57cec5SDimitry Andric } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 || 49030b57cec5SDimitry Andric VT == MVT::v1f64) { 49040b57cec5SDimitry Andric SelectPostStoreLane(Node, 4, AArch64::ST4i64_POST); 49050b57cec5SDimitry Andric return; 49060b57cec5SDimitry Andric } 49070b57cec5SDimitry Andric break; 49080b57cec5SDimitry Andric } 49095ffd83dbSDimitry Andric case AArch64ISD::SVE_LD2_MERGE_ZERO: { 49105ffd83dbSDimitry Andric if (VT == MVT::nxv16i8) { 4911979e22ffSDimitry Andric SelectPredicatedLoad(Node, 2, 0, AArch64::LD2B_IMM, AArch64::LD2B); 49125ffd83dbSDimitry Andric return; 49135ffd83dbSDimitry Andric } else if (VT == MVT::nxv8i16 || VT == MVT::nxv8f16 || 49145ffd83dbSDimitry Andric (VT == MVT::nxv8bf16 && Subtarget->hasBF16())) { 4915979e22ffSDimitry Andric SelectPredicatedLoad(Node, 2, 1, AArch64::LD2H_IMM, AArch64::LD2H); 49165ffd83dbSDimitry Andric return; 49175ffd83dbSDimitry Andric } else if (VT == MVT::nxv4i32 || VT == MVT::nxv4f32) { 4918979e22ffSDimitry Andric SelectPredicatedLoad(Node, 2, 2, AArch64::LD2W_IMM, AArch64::LD2W); 49195ffd83dbSDimitry Andric return; 49205ffd83dbSDimitry Andric } else if (VT == MVT::nxv2i64 || VT == MVT::nxv2f64) { 4921979e22ffSDimitry Andric SelectPredicatedLoad(Node, 2, 3, AArch64::LD2D_IMM, AArch64::LD2D); 49225ffd83dbSDimitry Andric return; 49235ffd83dbSDimitry Andric } 49245ffd83dbSDimitry Andric break; 49255ffd83dbSDimitry Andric } 49265ffd83dbSDimitry Andric case AArch64ISD::SVE_LD3_MERGE_ZERO: { 49275ffd83dbSDimitry Andric if (VT == MVT::nxv16i8) { 4928979e22ffSDimitry Andric SelectPredicatedLoad(Node, 3, 0, AArch64::LD3B_IMM, AArch64::LD3B); 49295ffd83dbSDimitry Andric return; 49305ffd83dbSDimitry Andric } else if (VT == MVT::nxv8i16 || VT == MVT::nxv8f16 || 49315ffd83dbSDimitry Andric (VT == MVT::nxv8bf16 && Subtarget->hasBF16())) { 4932979e22ffSDimitry Andric SelectPredicatedLoad(Node, 3, 1, AArch64::LD3H_IMM, AArch64::LD3H); 49335ffd83dbSDimitry Andric return; 49345ffd83dbSDimitry Andric } else if (VT == MVT::nxv4i32 || VT == MVT::nxv4f32) { 4935979e22ffSDimitry Andric SelectPredicatedLoad(Node, 3, 2, AArch64::LD3W_IMM, AArch64::LD3W); 49365ffd83dbSDimitry Andric return; 49375ffd83dbSDimitry Andric } else if (VT == MVT::nxv2i64 || VT == MVT::nxv2f64) { 4938979e22ffSDimitry Andric SelectPredicatedLoad(Node, 3, 3, AArch64::LD3D_IMM, AArch64::LD3D); 49395ffd83dbSDimitry Andric return; 49405ffd83dbSDimitry Andric } 49415ffd83dbSDimitry Andric break; 49425ffd83dbSDimitry Andric } 49435ffd83dbSDimitry Andric case AArch64ISD::SVE_LD4_MERGE_ZERO: { 49445ffd83dbSDimitry Andric if (VT == MVT::nxv16i8) { 4945979e22ffSDimitry Andric SelectPredicatedLoad(Node, 4, 0, AArch64::LD4B_IMM, AArch64::LD4B); 49465ffd83dbSDimitry Andric return; 49475ffd83dbSDimitry Andric } else if (VT == MVT::nxv8i16 || VT == MVT::nxv8f16 || 49485ffd83dbSDimitry Andric (VT == MVT::nxv8bf16 && Subtarget->hasBF16())) { 4949979e22ffSDimitry Andric SelectPredicatedLoad(Node, 4, 1, AArch64::LD4H_IMM, AArch64::LD4H); 49505ffd83dbSDimitry Andric return; 49515ffd83dbSDimitry Andric } else if (VT == MVT::nxv4i32 || VT == MVT::nxv4f32) { 4952979e22ffSDimitry Andric SelectPredicatedLoad(Node, 4, 2, AArch64::LD4W_IMM, AArch64::LD4W); 49535ffd83dbSDimitry Andric return; 49545ffd83dbSDimitry Andric } else if (VT == MVT::nxv2i64 || VT == MVT::nxv2f64) { 4955979e22ffSDimitry Andric SelectPredicatedLoad(Node, 4, 3, AArch64::LD4D_IMM, AArch64::LD4D); 49565ffd83dbSDimitry Andric return; 49575ffd83dbSDimitry Andric } 49585ffd83dbSDimitry Andric break; 49595ffd83dbSDimitry Andric } 49600b57cec5SDimitry Andric } 49610b57cec5SDimitry Andric 49620b57cec5SDimitry Andric // Select the default instruction 49630b57cec5SDimitry Andric SelectCode(Node); 49640b57cec5SDimitry Andric } 49650b57cec5SDimitry Andric 49660b57cec5SDimitry Andric /// createAArch64ISelDag - This pass converts a legalized DAG into a 49670b57cec5SDimitry Andric /// AArch64-specific DAG, ready for instruction scheduling. 49680b57cec5SDimitry Andric FunctionPass *llvm::createAArch64ISelDag(AArch64TargetMachine &TM, 49690b57cec5SDimitry Andric CodeGenOpt::Level OptLevel) { 49700b57cec5SDimitry Andric return new AArch64DAGToDAGISel(TM, OptLevel); 49710b57cec5SDimitry Andric } 49725ffd83dbSDimitry Andric 49735ffd83dbSDimitry Andric /// When \p PredVT is a scalable vector predicate in the form 49745ffd83dbSDimitry Andric /// MVT::nx<M>xi1, it builds the correspondent scalable vector of 4975979e22ffSDimitry Andric /// integers MVT::nx<M>xi<bits> s.t. M x bits = 128. When targeting 4976979e22ffSDimitry Andric /// structured vectors (NumVec >1), the output data type is 4977979e22ffSDimitry Andric /// MVT::nx<M*NumVec>xi<bits> s.t. M x bits = 128. If the input 49785ffd83dbSDimitry Andric /// PredVT is not in the form MVT::nx<M>xi1, it returns an invalid 49795ffd83dbSDimitry Andric /// EVT. 4980979e22ffSDimitry Andric static EVT getPackedVectorTypeFromPredicateType(LLVMContext &Ctx, EVT PredVT, 4981979e22ffSDimitry Andric unsigned NumVec) { 4982979e22ffSDimitry Andric assert(NumVec > 0 && NumVec < 5 && "Invalid number of vectors."); 49835ffd83dbSDimitry Andric if (!PredVT.isScalableVector() || PredVT.getVectorElementType() != MVT::i1) 49845ffd83dbSDimitry Andric return EVT(); 49855ffd83dbSDimitry Andric 49865ffd83dbSDimitry Andric if (PredVT != MVT::nxv16i1 && PredVT != MVT::nxv8i1 && 49875ffd83dbSDimitry Andric PredVT != MVT::nxv4i1 && PredVT != MVT::nxv2i1) 49885ffd83dbSDimitry Andric return EVT(); 49895ffd83dbSDimitry Andric 49905ffd83dbSDimitry Andric ElementCount EC = PredVT.getVectorElementCount(); 4991e8d8bef9SDimitry Andric EVT ScalarVT = 4992e8d8bef9SDimitry Andric EVT::getIntegerVT(Ctx, AArch64::SVEBitsPerBlock / EC.getKnownMinValue()); 4993979e22ffSDimitry Andric EVT MemVT = EVT::getVectorVT(Ctx, ScalarVT, EC * NumVec); 4994979e22ffSDimitry Andric 49955ffd83dbSDimitry Andric return MemVT; 49965ffd83dbSDimitry Andric } 49975ffd83dbSDimitry Andric 49985ffd83dbSDimitry Andric /// Return the EVT of the data associated to a memory operation in \p 49995ffd83dbSDimitry Andric /// Root. If such EVT cannot be retrived, it returns an invalid EVT. 50005ffd83dbSDimitry Andric static EVT getMemVTFromNode(LLVMContext &Ctx, SDNode *Root) { 50015ffd83dbSDimitry Andric if (isa<MemSDNode>(Root)) 50025ffd83dbSDimitry Andric return cast<MemSDNode>(Root)->getMemoryVT(); 50035ffd83dbSDimitry Andric 50045ffd83dbSDimitry Andric if (isa<MemIntrinsicSDNode>(Root)) 50055ffd83dbSDimitry Andric return cast<MemIntrinsicSDNode>(Root)->getMemoryVT(); 50065ffd83dbSDimitry Andric 50075ffd83dbSDimitry Andric const unsigned Opcode = Root->getOpcode(); 50085ffd83dbSDimitry Andric // For custom ISD nodes, we have to look at them individually to extract the 50095ffd83dbSDimitry Andric // type of the data moved to/from memory. 50105ffd83dbSDimitry Andric switch (Opcode) { 50115ffd83dbSDimitry Andric case AArch64ISD::LD1_MERGE_ZERO: 50125ffd83dbSDimitry Andric case AArch64ISD::LD1S_MERGE_ZERO: 50135ffd83dbSDimitry Andric case AArch64ISD::LDNF1_MERGE_ZERO: 50145ffd83dbSDimitry Andric case AArch64ISD::LDNF1S_MERGE_ZERO: 50155ffd83dbSDimitry Andric return cast<VTSDNode>(Root->getOperand(3))->getVT(); 50165ffd83dbSDimitry Andric case AArch64ISD::ST1_PRED: 50175ffd83dbSDimitry Andric return cast<VTSDNode>(Root->getOperand(4))->getVT(); 5018979e22ffSDimitry Andric case AArch64ISD::SVE_LD2_MERGE_ZERO: 5019979e22ffSDimitry Andric return getPackedVectorTypeFromPredicateType( 5020979e22ffSDimitry Andric Ctx, Root->getOperand(1)->getValueType(0), /*NumVec=*/2); 5021979e22ffSDimitry Andric case AArch64ISD::SVE_LD3_MERGE_ZERO: 5022979e22ffSDimitry Andric return getPackedVectorTypeFromPredicateType( 5023979e22ffSDimitry Andric Ctx, Root->getOperand(1)->getValueType(0), /*NumVec=*/3); 5024979e22ffSDimitry Andric case AArch64ISD::SVE_LD4_MERGE_ZERO: 5025979e22ffSDimitry Andric return getPackedVectorTypeFromPredicateType( 5026979e22ffSDimitry Andric Ctx, Root->getOperand(1)->getValueType(0), /*NumVec=*/4); 50275ffd83dbSDimitry Andric default: 50285ffd83dbSDimitry Andric break; 50295ffd83dbSDimitry Andric } 50305ffd83dbSDimitry Andric 50315ffd83dbSDimitry Andric if (Opcode != ISD::INTRINSIC_VOID) 50325ffd83dbSDimitry Andric return EVT(); 50335ffd83dbSDimitry Andric 50345ffd83dbSDimitry Andric const unsigned IntNo = 50355ffd83dbSDimitry Andric cast<ConstantSDNode>(Root->getOperand(1))->getZExtValue(); 50365ffd83dbSDimitry Andric if (IntNo != Intrinsic::aarch64_sve_prf) 50375ffd83dbSDimitry Andric return EVT(); 50385ffd83dbSDimitry Andric 50395ffd83dbSDimitry Andric // We are using an SVE prefetch intrinsic. Type must be inferred 50405ffd83dbSDimitry Andric // from the width of the predicate. 50415ffd83dbSDimitry Andric return getPackedVectorTypeFromPredicateType( 5042979e22ffSDimitry Andric Ctx, Root->getOperand(2)->getValueType(0), /*NumVec=*/1); 50435ffd83dbSDimitry Andric } 50445ffd83dbSDimitry Andric 50455ffd83dbSDimitry Andric /// SelectAddrModeIndexedSVE - Attempt selection of the addressing mode: 50465ffd83dbSDimitry Andric /// Base + OffImm * sizeof(MemVT) for Min >= OffImm <= Max 50475ffd83dbSDimitry Andric /// where Root is the memory access using N for its address. 50485ffd83dbSDimitry Andric template <int64_t Min, int64_t Max> 50495ffd83dbSDimitry Andric bool AArch64DAGToDAGISel::SelectAddrModeIndexedSVE(SDNode *Root, SDValue N, 50505ffd83dbSDimitry Andric SDValue &Base, 50515ffd83dbSDimitry Andric SDValue &OffImm) { 50525ffd83dbSDimitry Andric const EVT MemVT = getMemVTFromNode(*(CurDAG->getContext()), Root); 5053*349cc55cSDimitry Andric const DataLayout &DL = CurDAG->getDataLayout(); 5054*349cc55cSDimitry Andric 5055*349cc55cSDimitry Andric if (N.getOpcode() == ISD::FrameIndex) { 5056*349cc55cSDimitry Andric int FI = cast<FrameIndexSDNode>(N)->getIndex(); 5057*349cc55cSDimitry Andric Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy(DL)); 5058*349cc55cSDimitry Andric OffImm = CurDAG->getTargetConstant(0, SDLoc(N), MVT::i64); 5059*349cc55cSDimitry Andric return true; 5060*349cc55cSDimitry Andric } 50615ffd83dbSDimitry Andric 50625ffd83dbSDimitry Andric if (MemVT == EVT()) 50635ffd83dbSDimitry Andric return false; 50645ffd83dbSDimitry Andric 50655ffd83dbSDimitry Andric if (N.getOpcode() != ISD::ADD) 50665ffd83dbSDimitry Andric return false; 50675ffd83dbSDimitry Andric 50685ffd83dbSDimitry Andric SDValue VScale = N.getOperand(1); 50695ffd83dbSDimitry Andric if (VScale.getOpcode() != ISD::VSCALE) 50705ffd83dbSDimitry Andric return false; 50715ffd83dbSDimitry Andric 50725ffd83dbSDimitry Andric TypeSize TS = MemVT.getSizeInBits(); 50735ffd83dbSDimitry Andric int64_t MemWidthBytes = static_cast<int64_t>(TS.getKnownMinSize()) / 8; 50745ffd83dbSDimitry Andric int64_t MulImm = cast<ConstantSDNode>(VScale.getOperand(0))->getSExtValue(); 50755ffd83dbSDimitry Andric 50765ffd83dbSDimitry Andric if ((MulImm % MemWidthBytes) != 0) 50775ffd83dbSDimitry Andric return false; 50785ffd83dbSDimitry Andric 50795ffd83dbSDimitry Andric int64_t Offset = MulImm / MemWidthBytes; 50805ffd83dbSDimitry Andric if (Offset < Min || Offset > Max) 50815ffd83dbSDimitry Andric return false; 50825ffd83dbSDimitry Andric 50835ffd83dbSDimitry Andric Base = N.getOperand(0); 5084*349cc55cSDimitry Andric if (Base.getOpcode() == ISD::FrameIndex) { 5085*349cc55cSDimitry Andric int FI = cast<FrameIndexSDNode>(Base)->getIndex(); 5086*349cc55cSDimitry Andric Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy(DL)); 5087*349cc55cSDimitry Andric } 5088*349cc55cSDimitry Andric 50895ffd83dbSDimitry Andric OffImm = CurDAG->getTargetConstant(Offset, SDLoc(N), MVT::i64); 50905ffd83dbSDimitry Andric return true; 50915ffd83dbSDimitry Andric } 50925ffd83dbSDimitry Andric 50935ffd83dbSDimitry Andric /// Select register plus register addressing mode for SVE, with scaled 50945ffd83dbSDimitry Andric /// offset. 50955ffd83dbSDimitry Andric bool AArch64DAGToDAGISel::SelectSVERegRegAddrMode(SDValue N, unsigned Scale, 50965ffd83dbSDimitry Andric SDValue &Base, 50975ffd83dbSDimitry Andric SDValue &Offset) { 50985ffd83dbSDimitry Andric if (N.getOpcode() != ISD::ADD) 50995ffd83dbSDimitry Andric return false; 51005ffd83dbSDimitry Andric 51015ffd83dbSDimitry Andric // Process an ADD node. 51025ffd83dbSDimitry Andric const SDValue LHS = N.getOperand(0); 51035ffd83dbSDimitry Andric const SDValue RHS = N.getOperand(1); 51045ffd83dbSDimitry Andric 51055ffd83dbSDimitry Andric // 8 bit data does not come with the SHL node, so it is treated 51065ffd83dbSDimitry Andric // separately. 51075ffd83dbSDimitry Andric if (Scale == 0) { 51085ffd83dbSDimitry Andric Base = LHS; 51095ffd83dbSDimitry Andric Offset = RHS; 51105ffd83dbSDimitry Andric return true; 51115ffd83dbSDimitry Andric } 51125ffd83dbSDimitry Andric 5113fe6060f1SDimitry Andric if (auto C = dyn_cast<ConstantSDNode>(RHS)) { 5114fe6060f1SDimitry Andric int64_t ImmOff = C->getSExtValue(); 5115fe6060f1SDimitry Andric unsigned Size = 1 << Scale; 5116fe6060f1SDimitry Andric 5117fe6060f1SDimitry Andric // To use the reg+reg addressing mode, the immediate must be a multiple of 5118fe6060f1SDimitry Andric // the vector element's byte size. 5119fe6060f1SDimitry Andric if (ImmOff % Size) 5120fe6060f1SDimitry Andric return false; 5121fe6060f1SDimitry Andric 5122fe6060f1SDimitry Andric SDLoc DL(N); 5123fe6060f1SDimitry Andric Base = LHS; 5124fe6060f1SDimitry Andric Offset = CurDAG->getTargetConstant(ImmOff >> Scale, DL, MVT::i64); 5125fe6060f1SDimitry Andric SDValue Ops[] = {Offset}; 5126fe6060f1SDimitry Andric SDNode *MI = CurDAG->getMachineNode(AArch64::MOVi64imm, DL, MVT::i64, Ops); 5127fe6060f1SDimitry Andric Offset = SDValue(MI, 0); 5128fe6060f1SDimitry Andric return true; 5129fe6060f1SDimitry Andric } 5130fe6060f1SDimitry Andric 51315ffd83dbSDimitry Andric // Check if the RHS is a shift node with a constant. 51325ffd83dbSDimitry Andric if (RHS.getOpcode() != ISD::SHL) 51335ffd83dbSDimitry Andric return false; 51345ffd83dbSDimitry Andric 51355ffd83dbSDimitry Andric const SDValue ShiftRHS = RHS.getOperand(1); 51365ffd83dbSDimitry Andric if (auto *C = dyn_cast<ConstantSDNode>(ShiftRHS)) 51375ffd83dbSDimitry Andric if (C->getZExtValue() == Scale) { 51385ffd83dbSDimitry Andric Base = LHS; 51395ffd83dbSDimitry Andric Offset = RHS.getOperand(0); 51405ffd83dbSDimitry Andric return true; 51415ffd83dbSDimitry Andric } 51425ffd83dbSDimitry Andric 51435ffd83dbSDimitry Andric return false; 51445ffd83dbSDimitry Andric } 5145fe6060f1SDimitry Andric 5146fe6060f1SDimitry Andric bool AArch64DAGToDAGISel::SelectAllActivePredicate(SDValue N) { 5147fe6060f1SDimitry Andric const AArch64TargetLowering *TLI = 5148fe6060f1SDimitry Andric static_cast<const AArch64TargetLowering *>(getTargetLowering()); 5149fe6060f1SDimitry Andric 5150fe6060f1SDimitry Andric return TLI->isAllActivePredicate(N); 5151fe6060f1SDimitry Andric } 5152