10b57cec5SDimitry Andric//=- AArch64CallingConv.td - Calling Conventions for AArch64 -*- tablegen -*-=// 20b57cec5SDimitry Andric// 30b57cec5SDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric// See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric// 70b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric// 90b57cec5SDimitry Andric// This describes the calling conventions for AArch64 architecture. 100b57cec5SDimitry Andric// 110b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 120b57cec5SDimitry Andric 130b57cec5SDimitry Andric/// CCIfBigEndian - Match only if we're in big endian mode. 140b57cec5SDimitry Andricclass CCIfBigEndian<CCAction A> : 150b57cec5SDimitry Andric CCIf<"State.getMachineFunction().getDataLayout().isBigEndian()", A>; 160b57cec5SDimitry Andric 178bcb0991SDimitry Andricclass CCIfILP32<CCAction A> : 188bcb0991SDimitry Andric CCIf<"State.getMachineFunction().getDataLayout().getPointerSize() == 4", A>; 198bcb0991SDimitry Andric 208bcb0991SDimitry Andric 210b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 220b57cec5SDimitry Andric// ARM AAPCS64 Calling Convention 230b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 240b57cec5SDimitry Andric 250b57cec5SDimitry Andriclet Entry = 1 in 260b57cec5SDimitry Andricdef CC_AArch64_AAPCS : CallingConv<[ 270b57cec5SDimitry Andric CCIfType<[iPTR], CCBitConvertToType<i64>>, 280b57cec5SDimitry Andric CCIfType<[v2f32], CCBitConvertToType<v2i32>>, 290b57cec5SDimitry Andric CCIfType<[v2f64, v4f32], CCBitConvertToType<v2i64>>, 300b57cec5SDimitry Andric 310b57cec5SDimitry Andric // Big endian vectors must be passed as if they were 1-element vectors so that 320b57cec5SDimitry Andric // their lanes are in a consistent order. 335ffd83dbSDimitry Andric CCIfBigEndian<CCIfType<[v2i32, v2f32, v4i16, v4f16, v4bf16, v8i8], 340b57cec5SDimitry Andric CCBitConvertToType<f64>>>, 355ffd83dbSDimitry Andric CCIfBigEndian<CCIfType<[v2i64, v2f64, v4i32, v4f32, v8i16, v8f16, v8bf16, v16i8], 360b57cec5SDimitry Andric CCBitConvertToType<f128>>>, 370b57cec5SDimitry Andric 380b57cec5SDimitry Andric // In AAPCS, an SRet is passed in X8, not X0 like a normal pointer parameter. 390b57cec5SDimitry Andric // However, on windows, in some circumstances, the SRet is passed in X0 or X1 400b57cec5SDimitry Andric // instead. The presence of the inreg attribute indicates that SRet is 410b57cec5SDimitry Andric // passed in the alternative register (X0 or X1), not X8: 420b57cec5SDimitry Andric // - X0 for non-instance methods. 430b57cec5SDimitry Andric // - X1 for instance methods. 440b57cec5SDimitry Andric 450b57cec5SDimitry Andric // The "sret" attribute identifies indirect returns. 460b57cec5SDimitry Andric // The "inreg" attribute identifies non-aggregate types. 470b57cec5SDimitry Andric // The position of the "sret" attribute identifies instance/non-instance 480b57cec5SDimitry Andric // methods. 490b57cec5SDimitry Andric // "sret" on argument 0 means non-instance methods. 500b57cec5SDimitry Andric // "sret" on argument 1 means instance methods. 510b57cec5SDimitry Andric 520b57cec5SDimitry Andric CCIfInReg<CCIfType<[i64], 530b57cec5SDimitry Andric CCIfSRet<CCIfType<[i64], CCAssignToRegWithShadow<[X0, X1], [W0, W1]>>>>>, 540b57cec5SDimitry Andric 550b57cec5SDimitry Andric CCIfSRet<CCIfType<[i64], CCAssignToRegWithShadow<[X8], [W8]>>>, 560b57cec5SDimitry Andric 570b57cec5SDimitry Andric // Put ByVal arguments directly on the stack. Minimum size and alignment of a 580b57cec5SDimitry Andric // slot is 64-bit. 590b57cec5SDimitry Andric CCIfByVal<CCPassByVal<8, 8>>, 600b57cec5SDimitry Andric 610b57cec5SDimitry Andric // The 'nest' parameter, if any, is passed in X18. 620b57cec5SDimitry Andric // Darwin uses X18 as the platform register and hence 'nest' isn't currently 630b57cec5SDimitry Andric // supported there. 640b57cec5SDimitry Andric CCIfNest<CCAssignToReg<[X18]>>, 650b57cec5SDimitry Andric 660b57cec5SDimitry Andric // Pass SwiftSelf in a callee saved register. 670b57cec5SDimitry Andric CCIfSwiftSelf<CCIfType<[i64], CCAssignToRegWithShadow<[X20], [W20]>>>, 680b57cec5SDimitry Andric 690b57cec5SDimitry Andric // A SwiftError is passed in X21. 700b57cec5SDimitry Andric CCIfSwiftError<CCIfType<[i64], CCAssignToRegWithShadow<[X21], [W21]>>>, 710b57cec5SDimitry Andric 72*fe6060f1SDimitry Andric // Pass SwiftAsync in an otherwise callee saved register so that it will be 73*fe6060f1SDimitry Andric // preserved for normal function calls. 74*fe6060f1SDimitry Andric CCIfSwiftAsync<CCIfType<[i64], CCAssignToRegWithShadow<[X22], [W22]>>>, 75*fe6060f1SDimitry Andric 760b57cec5SDimitry Andric CCIfConsecutiveRegs<CCCustom<"CC_AArch64_Custom_Block">>, 770b57cec5SDimitry Andric 788bcb0991SDimitry Andric CCIfType<[nxv16i8, nxv8i16, nxv4i32, nxv2i64, nxv2f16, nxv4f16, nxv8f16, 795ffd83dbSDimitry Andric nxv2bf16, nxv4bf16, nxv8bf16, nxv2f32, nxv4f32, nxv2f64], 808bcb0991SDimitry Andric CCAssignToReg<[Z0, Z1, Z2, Z3, Z4, Z5, Z6, Z7]>>, 818bcb0991SDimitry Andric CCIfType<[nxv16i8, nxv8i16, nxv4i32, nxv2i64, nxv2f16, nxv4f16, nxv8f16, 825ffd83dbSDimitry Andric nxv2bf16, nxv4bf16, nxv8bf16, nxv2f32, nxv4f32, nxv2f64], 838bcb0991SDimitry Andric CCPassIndirect<i64>>, 848bcb0991SDimitry Andric 858bcb0991SDimitry Andric CCIfType<[nxv2i1, nxv4i1, nxv8i1, nxv16i1], 868bcb0991SDimitry Andric CCAssignToReg<[P0, P1, P2, P3]>>, 878bcb0991SDimitry Andric CCIfType<[nxv2i1, nxv4i1, nxv8i1, nxv16i1], 888bcb0991SDimitry Andric CCPassIndirect<i64>>, 898bcb0991SDimitry Andric 900b57cec5SDimitry Andric // Handle i1, i8, i16, i32, i64, f32, f64 and v2f64 by passing in registers, 910b57cec5SDimitry Andric // up to eight each of GPR and FPR. 920b57cec5SDimitry Andric CCIfType<[i1, i8, i16], CCPromoteToType<i32>>, 930b57cec5SDimitry Andric CCIfType<[i32], CCAssignToRegWithShadow<[W0, W1, W2, W3, W4, W5, W6, W7], 940b57cec5SDimitry Andric [X0, X1, X2, X3, X4, X5, X6, X7]>>, 950b57cec5SDimitry Andric // i128 is split to two i64s, we can't fit half to register X7. 960b57cec5SDimitry Andric CCIfType<[i64], CCIfSplit<CCAssignToRegWithShadow<[X0, X2, X4, X6], 970b57cec5SDimitry Andric [X0, X1, X3, X5]>>>, 980b57cec5SDimitry Andric 990b57cec5SDimitry Andric // i128 is split to two i64s, and its stack alignment is 16 bytes. 1000b57cec5SDimitry Andric CCIfType<[i64], CCIfSplit<CCAssignToStackWithShadow<8, 16, [X7]>>>, 1010b57cec5SDimitry Andric 1020b57cec5SDimitry Andric CCIfType<[i64], CCAssignToRegWithShadow<[X0, X1, X2, X3, X4, X5, X6, X7], 1030b57cec5SDimitry Andric [W0, W1, W2, W3, W4, W5, W6, W7]>>, 1040b57cec5SDimitry Andric CCIfType<[f16], CCAssignToRegWithShadow<[H0, H1, H2, H3, H4, H5, H6, H7], 1050b57cec5SDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 1065ffd83dbSDimitry Andric CCIfType<[bf16], CCAssignToRegWithShadow<[H0, H1, H2, H3, H4, H5, H6, H7], 1075ffd83dbSDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 1080b57cec5SDimitry Andric CCIfType<[f32], CCAssignToRegWithShadow<[S0, S1, S2, S3, S4, S5, S6, S7], 1090b57cec5SDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 1100b57cec5SDimitry Andric CCIfType<[f64], CCAssignToRegWithShadow<[D0, D1, D2, D3, D4, D5, D6, D7], 1110b57cec5SDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 1125ffd83dbSDimitry Andric CCIfType<[v1i64, v2i32, v4i16, v8i8, v1f64, v2f32, v4f16, v4bf16], 1130b57cec5SDimitry Andric CCAssignToRegWithShadow<[D0, D1, D2, D3, D4, D5, D6, D7], 1140b57cec5SDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 1155ffd83dbSDimitry Andric CCIfType<[f128, v2i64, v4i32, v8i16, v16i8, v4f32, v2f64, v8f16, v8bf16], 1160b57cec5SDimitry Andric CCAssignToReg<[Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 1170b57cec5SDimitry Andric 1180b57cec5SDimitry Andric // If more than will fit in registers, pass them on the stack instead. 1195ffd83dbSDimitry Andric CCIfType<[i1, i8, i16, f16, bf16], CCAssignToStack<8, 8>>, 1200b57cec5SDimitry Andric CCIfType<[i32, f32], CCAssignToStack<8, 8>>, 1215ffd83dbSDimitry Andric CCIfType<[i64, f64, v1f64, v2f32, v1i64, v2i32, v4i16, v8i8, v4f16, v4bf16], 1220b57cec5SDimitry Andric CCAssignToStack<8, 8>>, 1235ffd83dbSDimitry Andric CCIfType<[f128, v2i64, v4i32, v8i16, v16i8, v4f32, v2f64, v8f16, v8bf16], 1240b57cec5SDimitry Andric CCAssignToStack<16, 16>> 1250b57cec5SDimitry Andric]>; 1260b57cec5SDimitry Andric 1270b57cec5SDimitry Andriclet Entry = 1 in 1280b57cec5SDimitry Andricdef RetCC_AArch64_AAPCS : CallingConv<[ 1290b57cec5SDimitry Andric CCIfType<[iPTR], CCBitConvertToType<i64>>, 1300b57cec5SDimitry Andric CCIfType<[v2f32], CCBitConvertToType<v2i32>>, 1310b57cec5SDimitry Andric CCIfType<[v2f64, v4f32], CCBitConvertToType<v2i64>>, 1320b57cec5SDimitry Andric 1338bcb0991SDimitry Andric CCIfConsecutiveRegs<CCCustom<"CC_AArch64_Custom_Block">>, 1340b57cec5SDimitry Andric CCIfSwiftError<CCIfType<[i64], CCAssignToRegWithShadow<[X21], [W21]>>>, 1350b57cec5SDimitry Andric 1360b57cec5SDimitry Andric // Big endian vectors must be passed as if they were 1-element vectors so that 1370b57cec5SDimitry Andric // their lanes are in a consistent order. 1385ffd83dbSDimitry Andric CCIfBigEndian<CCIfType<[v2i32, v2f32, v4i16, v4f16, v4bf16, v8i8], 1390b57cec5SDimitry Andric CCBitConvertToType<f64>>>, 1405ffd83dbSDimitry Andric CCIfBigEndian<CCIfType<[v2i64, v2f64, v4i32, v4f32, v8i16, v8f16, v8bf16, v16i8], 1410b57cec5SDimitry Andric CCBitConvertToType<f128>>>, 1420b57cec5SDimitry Andric 1430b57cec5SDimitry Andric CCIfType<[i1, i8, i16], CCPromoteToType<i32>>, 1440b57cec5SDimitry Andric CCIfType<[i32], CCAssignToRegWithShadow<[W0, W1, W2, W3, W4, W5, W6, W7], 1450b57cec5SDimitry Andric [X0, X1, X2, X3, X4, X5, X6, X7]>>, 1460b57cec5SDimitry Andric CCIfType<[i64], CCAssignToRegWithShadow<[X0, X1, X2, X3, X4, X5, X6, X7], 1470b57cec5SDimitry Andric [W0, W1, W2, W3, W4, W5, W6, W7]>>, 1480b57cec5SDimitry Andric CCIfType<[f16], CCAssignToRegWithShadow<[H0, H1, H2, H3, H4, H5, H6, H7], 1490b57cec5SDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 1505ffd83dbSDimitry Andric CCIfType<[bf16], CCAssignToRegWithShadow<[H0, H1, H2, H3, H4, H5, H6, H7], 1515ffd83dbSDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 1520b57cec5SDimitry Andric CCIfType<[f32], CCAssignToRegWithShadow<[S0, S1, S2, S3, S4, S5, S6, S7], 1530b57cec5SDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 1540b57cec5SDimitry Andric CCIfType<[f64], CCAssignToRegWithShadow<[D0, D1, D2, D3, D4, D5, D6, D7], 1550b57cec5SDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 1565ffd83dbSDimitry Andric CCIfType<[v1i64, v2i32, v4i16, v8i8, v1f64, v2f32, v4f16, v4bf16], 1570b57cec5SDimitry Andric CCAssignToRegWithShadow<[D0, D1, D2, D3, D4, D5, D6, D7], 1580b57cec5SDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 1595ffd83dbSDimitry Andric CCIfType<[f128, v2i64, v4i32, v8i16, v16i8, v4f32, v2f64, v8f16, v8bf16], 1608bcb0991SDimitry Andric CCAssignToReg<[Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 1618bcb0991SDimitry Andric 1628bcb0991SDimitry Andric CCIfType<[nxv16i8, nxv8i16, nxv4i32, nxv2i64, nxv2f16, nxv4f16, nxv8f16, 1635ffd83dbSDimitry Andric nxv2bf16, nxv4bf16, nxv8bf16, nxv2f32, nxv4f32, nxv2f64], 1648bcb0991SDimitry Andric CCAssignToReg<[Z0, Z1, Z2, Z3, Z4, Z5, Z6, Z7]>>, 1658bcb0991SDimitry Andric 1668bcb0991SDimitry Andric CCIfType<[nxv2i1, nxv4i1, nxv8i1, nxv16i1], 1678bcb0991SDimitry Andric CCAssignToReg<[P0, P1, P2, P3]>> 1680b57cec5SDimitry Andric]>; 1690b57cec5SDimitry Andric 1700b57cec5SDimitry Andric// Vararg functions on windows pass floats in integer registers 1710b57cec5SDimitry Andriclet Entry = 1 in 1720b57cec5SDimitry Andricdef CC_AArch64_Win64_VarArg : CallingConv<[ 173*fe6060f1SDimitry Andric CCIfType<[f16, bf16], CCBitConvertToType<i16>>, 174*fe6060f1SDimitry Andric CCIfType<[f32], CCBitConvertToType<i32>>, 1750b57cec5SDimitry Andric CCIfType<[f64], CCBitConvertToType<i64>>, 1760b57cec5SDimitry Andric CCDelegateTo<CC_AArch64_AAPCS> 1770b57cec5SDimitry Andric]>; 1780b57cec5SDimitry Andric 179480093f4SDimitry Andric// Windows Control Flow Guard checks take a single argument (the target function 180480093f4SDimitry Andric// address) and have no return value. 181480093f4SDimitry Andriclet Entry = 1 in 182480093f4SDimitry Andricdef CC_AArch64_Win64_CFGuard_Check : CallingConv<[ 183480093f4SDimitry Andric CCIfType<[i64], CCAssignToReg<[X15]>> 184480093f4SDimitry Andric]>; 185480093f4SDimitry Andric 1860b57cec5SDimitry Andric 1870b57cec5SDimitry Andric// Darwin uses a calling convention which differs in only two ways 1880b57cec5SDimitry Andric// from the standard one at this level: 1890b57cec5SDimitry Andric// + i128s (i.e. split i64s) don't need even registers. 1900b57cec5SDimitry Andric// + Stack slots are sized as needed rather than being at least 64-bit. 1910b57cec5SDimitry Andriclet Entry = 1 in 1920b57cec5SDimitry Andricdef CC_AArch64_DarwinPCS : CallingConv<[ 1930b57cec5SDimitry Andric CCIfType<[iPTR], CCBitConvertToType<i64>>, 1940b57cec5SDimitry Andric CCIfType<[v2f32], CCBitConvertToType<v2i32>>, 1950b57cec5SDimitry Andric CCIfType<[v2f64, v4f32, f128], CCBitConvertToType<v2i64>>, 1960b57cec5SDimitry Andric 1970b57cec5SDimitry Andric // An SRet is passed in X8, not X0 like a normal pointer parameter. 1980b57cec5SDimitry Andric CCIfSRet<CCIfType<[i64], CCAssignToRegWithShadow<[X8], [W8]>>>, 1990b57cec5SDimitry Andric 2000b57cec5SDimitry Andric // Put ByVal arguments directly on the stack. Minimum size and alignment of a 2010b57cec5SDimitry Andric // slot is 64-bit. 2020b57cec5SDimitry Andric CCIfByVal<CCPassByVal<8, 8>>, 2030b57cec5SDimitry Andric 2040b57cec5SDimitry Andric // Pass SwiftSelf in a callee saved register. 2050b57cec5SDimitry Andric CCIfSwiftSelf<CCIfType<[i64], CCAssignToRegWithShadow<[X20], [W20]>>>, 2060b57cec5SDimitry Andric 2070b57cec5SDimitry Andric // A SwiftError is passed in X21. 2080b57cec5SDimitry Andric CCIfSwiftError<CCIfType<[i64], CCAssignToRegWithShadow<[X21], [W21]>>>, 2090b57cec5SDimitry Andric 210*fe6060f1SDimitry Andric // Pass SwiftAsync in an otherwise callee saved register so that it will be 211*fe6060f1SDimitry Andric // preserved for normal function calls. 212*fe6060f1SDimitry Andric CCIfSwiftAsync<CCIfType<[i64], CCAssignToRegWithShadow<[X22], [W22]>>>, 213*fe6060f1SDimitry Andric 2140b57cec5SDimitry Andric CCIfConsecutiveRegs<CCCustom<"CC_AArch64_Custom_Block">>, 2150b57cec5SDimitry Andric 2160b57cec5SDimitry Andric // Handle i1, i8, i16, i32, i64, f32, f64 and v2f64 by passing in registers, 2170b57cec5SDimitry Andric // up to eight each of GPR and FPR. 2180b57cec5SDimitry Andric CCIfType<[i1, i8, i16], CCPromoteToType<i32>>, 2190b57cec5SDimitry Andric CCIfType<[i32], CCAssignToRegWithShadow<[W0, W1, W2, W3, W4, W5, W6, W7], 2200b57cec5SDimitry Andric [X0, X1, X2, X3, X4, X5, X6, X7]>>, 2210b57cec5SDimitry Andric // i128 is split to two i64s, we can't fit half to register X7. 2220b57cec5SDimitry Andric CCIfType<[i64], 2230b57cec5SDimitry Andric CCIfSplit<CCAssignToRegWithShadow<[X0, X1, X2, X3, X4, X5, X6], 2240b57cec5SDimitry Andric [W0, W1, W2, W3, W4, W5, W6]>>>, 2250b57cec5SDimitry Andric // i128 is split to two i64s, and its stack alignment is 16 bytes. 2260b57cec5SDimitry Andric CCIfType<[i64], CCIfSplit<CCAssignToStackWithShadow<8, 16, [X7]>>>, 2270b57cec5SDimitry Andric 2280b57cec5SDimitry Andric CCIfType<[i64], CCAssignToRegWithShadow<[X0, X1, X2, X3, X4, X5, X6, X7], 2290b57cec5SDimitry Andric [W0, W1, W2, W3, W4, W5, W6, W7]>>, 2300b57cec5SDimitry Andric CCIfType<[f16], CCAssignToRegWithShadow<[H0, H1, H2, H3, H4, H5, H6, H7], 2310b57cec5SDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 2325ffd83dbSDimitry Andric CCIfType<[bf16], CCAssignToRegWithShadow<[H0, H1, H2, H3, H4, H5, H6, H7], 2335ffd83dbSDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 2340b57cec5SDimitry Andric CCIfType<[f32], CCAssignToRegWithShadow<[S0, S1, S2, S3, S4, S5, S6, S7], 2350b57cec5SDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 2360b57cec5SDimitry Andric CCIfType<[f64], CCAssignToRegWithShadow<[D0, D1, D2, D3, D4, D5, D6, D7], 2370b57cec5SDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 2385ffd83dbSDimitry Andric CCIfType<[v1i64, v2i32, v4i16, v8i8, v1f64, v2f32, v4f16, v4bf16], 2390b57cec5SDimitry Andric CCAssignToRegWithShadow<[D0, D1, D2, D3, D4, D5, D6, D7], 2400b57cec5SDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 2415ffd83dbSDimitry Andric CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32, v2f64, v8f16, v8bf16], 2420b57cec5SDimitry Andric CCAssignToReg<[Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 2430b57cec5SDimitry Andric 2440b57cec5SDimitry Andric // If more than will fit in registers, pass them on the stack instead. 2450b57cec5SDimitry Andric CCIf<"ValVT == MVT::i1 || ValVT == MVT::i8", CCAssignToStack<1, 1>>, 2465ffd83dbSDimitry Andric CCIf<"ValVT == MVT::i16 || ValVT == MVT::f16 || ValVT == MVT::bf16", 2475ffd83dbSDimitry Andric CCAssignToStack<2, 2>>, 2480b57cec5SDimitry Andric CCIfType<[i32, f32], CCAssignToStack<4, 4>>, 2498bcb0991SDimitry Andric 2508bcb0991SDimitry Andric // Re-demote pointers to 32-bits so we don't end up storing 64-bit 2518bcb0991SDimitry Andric // values and clobbering neighbouring stack locations. Not very pretty. 2528bcb0991SDimitry Andric CCIfPtr<CCIfILP32<CCTruncToType<i32>>>, 2538bcb0991SDimitry Andric CCIfPtr<CCIfILP32<CCAssignToStack<4, 4>>>, 2548bcb0991SDimitry Andric 2555ffd83dbSDimitry Andric CCIfType<[i64, f64, v1f64, v2f32, v1i64, v2i32, v4i16, v8i8, v4f16, v4bf16], 2560b57cec5SDimitry Andric CCAssignToStack<8, 8>>, 2575ffd83dbSDimitry Andric CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32, v2f64, v8f16, v8bf16], 2580b57cec5SDimitry Andric CCAssignToStack<16, 16>> 2590b57cec5SDimitry Andric]>; 2600b57cec5SDimitry Andric 2610b57cec5SDimitry Andriclet Entry = 1 in 2620b57cec5SDimitry Andricdef CC_AArch64_DarwinPCS_VarArg : CallingConv<[ 2630b57cec5SDimitry Andric CCIfType<[iPTR], CCBitConvertToType<i64>>, 2640b57cec5SDimitry Andric CCIfType<[v2f32], CCBitConvertToType<v2i32>>, 2650b57cec5SDimitry Andric CCIfType<[v2f64, v4f32, f128], CCBitConvertToType<v2i64>>, 2660b57cec5SDimitry Andric 2670b57cec5SDimitry Andric CCIfConsecutiveRegs<CCCustom<"CC_AArch64_Custom_Stack_Block">>, 2680b57cec5SDimitry Andric 2690b57cec5SDimitry Andric // Handle all scalar types as either i64 or f64. 2700b57cec5SDimitry Andric CCIfType<[i8, i16, i32], CCPromoteToType<i64>>, 2715ffd83dbSDimitry Andric CCIfType<[f16, bf16, f32], CCPromoteToType<f64>>, 2720b57cec5SDimitry Andric 2730b57cec5SDimitry Andric // Everything is on the stack. 2740b57cec5SDimitry Andric // i128 is split to two i64s, and its stack alignment is 16 bytes. 2750b57cec5SDimitry Andric CCIfType<[i64], CCIfSplit<CCAssignToStack<8, 16>>>, 2765ffd83dbSDimitry Andric CCIfType<[i64, f64, v1i64, v2i32, v4i16, v8i8, v1f64, v2f32, v4f16, v4bf16], 2770b57cec5SDimitry Andric CCAssignToStack<8, 8>>, 2785ffd83dbSDimitry Andric CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32, v2f64, v8f16, v8bf16], 2790b57cec5SDimitry Andric CCAssignToStack<16, 16>> 2800b57cec5SDimitry Andric]>; 2810b57cec5SDimitry Andric 2828bcb0991SDimitry Andric// In the ILP32 world, the minimum stack slot size is 4 bytes. Otherwise the 2838bcb0991SDimitry Andric// same as the normal Darwin VarArgs handling. 2848bcb0991SDimitry Andriclet Entry = 1 in 2858bcb0991SDimitry Andricdef CC_AArch64_DarwinPCS_ILP32_VarArg : CallingConv<[ 2868bcb0991SDimitry Andric CCIfType<[v2f32], CCBitConvertToType<v2i32>>, 2878bcb0991SDimitry Andric CCIfType<[v2f64, v4f32, f128], CCBitConvertToType<v2i64>>, 2888bcb0991SDimitry Andric 2898bcb0991SDimitry Andric // Handle all scalar types as either i32 or f32. 2908bcb0991SDimitry Andric CCIfType<[i8, i16], CCPromoteToType<i32>>, 2915ffd83dbSDimitry Andric CCIfType<[f16, bf16], CCPromoteToType<f32>>, 2928bcb0991SDimitry Andric 2938bcb0991SDimitry Andric // Everything is on the stack. 2948bcb0991SDimitry Andric // i128 is split to two i64s, and its stack alignment is 16 bytes. 2958bcb0991SDimitry Andric CCIfPtr<CCIfILP32<CCTruncToType<i32>>>, 2968bcb0991SDimitry Andric CCIfType<[i32, f32], CCAssignToStack<4, 4>>, 2978bcb0991SDimitry Andric CCIfType<[i64], CCIfSplit<CCAssignToStack<8, 16>>>, 2985ffd83dbSDimitry Andric CCIfType<[i64, f64, v1i64, v2i32, v4i16, v8i8, v1f64, v2f32, v4f16, v4bf16], 2998bcb0991SDimitry Andric CCAssignToStack<8, 8>>, 3005ffd83dbSDimitry Andric CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32, v2f64, v8f16, v8bf16], 3018bcb0991SDimitry Andric CCAssignToStack<16, 16>> 3028bcb0991SDimitry Andric]>; 3038bcb0991SDimitry Andric 3048bcb0991SDimitry Andric 3050b57cec5SDimitry Andric// The WebKit_JS calling convention only passes the first argument (the callee) 3060b57cec5SDimitry Andric// in register and the remaining arguments on stack. We allow 32bit stack slots, 3070b57cec5SDimitry Andric// so that WebKit can write partial values in the stack and define the other 3080b57cec5SDimitry Andric// 32bit quantity as undef. 3090b57cec5SDimitry Andriclet Entry = 1 in 3100b57cec5SDimitry Andricdef CC_AArch64_WebKit_JS : CallingConv<[ 3110b57cec5SDimitry Andric // Handle i1, i8, i16, i32, and i64 passing in register X0 (W0). 3120b57cec5SDimitry Andric CCIfType<[i1, i8, i16], CCPromoteToType<i32>>, 3130b57cec5SDimitry Andric CCIfType<[i32], CCAssignToRegWithShadow<[W0], [X0]>>, 3140b57cec5SDimitry Andric CCIfType<[i64], CCAssignToRegWithShadow<[X0], [W0]>>, 3150b57cec5SDimitry Andric 3160b57cec5SDimitry Andric // Pass the remaining arguments on the stack instead. 3170b57cec5SDimitry Andric CCIfType<[i32, f32], CCAssignToStack<4, 4>>, 3180b57cec5SDimitry Andric CCIfType<[i64, f64], CCAssignToStack<8, 8>> 3190b57cec5SDimitry Andric]>; 3200b57cec5SDimitry Andric 3210b57cec5SDimitry Andriclet Entry = 1 in 3220b57cec5SDimitry Andricdef RetCC_AArch64_WebKit_JS : CallingConv<[ 3230b57cec5SDimitry Andric CCIfType<[i32], CCAssignToRegWithShadow<[W0, W1, W2, W3, W4, W5, W6, W7], 3240b57cec5SDimitry Andric [X0, X1, X2, X3, X4, X5, X6, X7]>>, 3250b57cec5SDimitry Andric CCIfType<[i64], CCAssignToRegWithShadow<[X0, X1, X2, X3, X4, X5, X6, X7], 3260b57cec5SDimitry Andric [W0, W1, W2, W3, W4, W5, W6, W7]>>, 3270b57cec5SDimitry Andric CCIfType<[f32], CCAssignToRegWithShadow<[S0, S1, S2, S3, S4, S5, S6, S7], 3280b57cec5SDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 3290b57cec5SDimitry Andric CCIfType<[f64], CCAssignToRegWithShadow<[D0, D1, D2, D3, D4, D5, D6, D7], 3300b57cec5SDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>> 3310b57cec5SDimitry Andric]>; 3320b57cec5SDimitry Andric 3330b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 3340b57cec5SDimitry Andric// ARM64 Calling Convention for GHC 3350b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 3360b57cec5SDimitry Andric 3370b57cec5SDimitry Andric// This calling convention is specific to the Glasgow Haskell Compiler. 3380b57cec5SDimitry Andric// The only documentation is the GHC source code, specifically the C header 3390b57cec5SDimitry Andric// file: 3400b57cec5SDimitry Andric// 3410b57cec5SDimitry Andric// https://github.com/ghc/ghc/blob/master/includes/stg/MachRegs.h 3420b57cec5SDimitry Andric// 3430b57cec5SDimitry Andric// which defines the registers for the Spineless Tagless G-Machine (STG) that 3440b57cec5SDimitry Andric// GHC uses to implement lazy evaluation. The generic STG machine has a set of 3450b57cec5SDimitry Andric// registers which are mapped to appropriate set of architecture specific 3460b57cec5SDimitry Andric// registers for each CPU architecture. 3470b57cec5SDimitry Andric// 3480b57cec5SDimitry Andric// The STG Machine is documented here: 3490b57cec5SDimitry Andric// 3500b57cec5SDimitry Andric// https://ghc.haskell.org/trac/ghc/wiki/Commentary/Compiler/GeneratedCode 3510b57cec5SDimitry Andric// 3520b57cec5SDimitry Andric// The AArch64 register mapping is under the heading "The ARMv8/AArch64 ABI 3530b57cec5SDimitry Andric// register mapping". 3540b57cec5SDimitry Andric 3550b57cec5SDimitry Andriclet Entry = 1 in 3560b57cec5SDimitry Andricdef CC_AArch64_GHC : CallingConv<[ 3570b57cec5SDimitry Andric CCIfType<[iPTR], CCBitConvertToType<i64>>, 3580b57cec5SDimitry Andric 3590b57cec5SDimitry Andric // Handle all vector types as either f64 or v2f64. 3600b57cec5SDimitry Andric CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>, 3610b57cec5SDimitry Andric CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32, f128], CCBitConvertToType<v2f64>>, 3620b57cec5SDimitry Andric 3630b57cec5SDimitry Andric CCIfType<[v2f64], CCAssignToReg<[Q4, Q5]>>, 3640b57cec5SDimitry Andric CCIfType<[f32], CCAssignToReg<[S8, S9, S10, S11]>>, 3650b57cec5SDimitry Andric CCIfType<[f64], CCAssignToReg<[D12, D13, D14, D15]>>, 3660b57cec5SDimitry Andric 3670b57cec5SDimitry Andric // Promote i8/i16/i32 arguments to i64. 3680b57cec5SDimitry Andric CCIfType<[i8, i16, i32], CCPromoteToType<i64>>, 3690b57cec5SDimitry Andric 3700b57cec5SDimitry Andric // Pass in STG registers: Base, Sp, Hp, R1, R2, R3, R4, R5, R6, SpLim 3710b57cec5SDimitry Andric CCIfType<[i64], CCAssignToReg<[X19, X20, X21, X22, X23, X24, X25, X26, X27, X28]>> 3720b57cec5SDimitry Andric]>; 3730b57cec5SDimitry Andric 3748bcb0991SDimitry Andric// The order of the callee-saves in this file is important, because the 3758bcb0991SDimitry Andric// FrameLowering code will use this order to determine the layout the 3768bcb0991SDimitry Andric// callee-save area in the stack frame. As can be observed below, Darwin 3778bcb0991SDimitry Andric// requires the frame-record (LR, FP) to be at the top the callee-save area, 3788bcb0991SDimitry Andric// whereas for other platforms they are at the bottom. 3798bcb0991SDimitry Andric 3800b57cec5SDimitry Andric// FIXME: LR is only callee-saved in the sense that *we* preserve it and are 3810b57cec5SDimitry Andric// presumably a callee to someone. External functions may not do so, but this 3820b57cec5SDimitry Andric// is currently safe since BL has LR as an implicit-def and what happens after a 3830b57cec5SDimitry Andric// tail call doesn't matter. 3840b57cec5SDimitry Andric// 3850b57cec5SDimitry Andric// It would be better to model its preservation semantics properly (create a 3860b57cec5SDimitry Andric// vreg on entry, use it in RET & tail call generation; make that vreg def if we 3870b57cec5SDimitry Andric// end up saving LR as part of a call frame). Watch this space... 3888bcb0991SDimitry Andricdef CSR_AArch64_AAPCS : CalleeSavedRegs<(add X19, X20, X21, X22, X23, X24, 3898bcb0991SDimitry Andric X25, X26, X27, X28, LR, FP, 3908bcb0991SDimitry Andric D8, D9, D10, D11, 3918bcb0991SDimitry Andric D12, D13, D14, D15)>; 3928bcb0991SDimitry Andric 3935ffd83dbSDimitry Andric// A variant for treating X18 as callee saved, when interfacing with 3945ffd83dbSDimitry Andric// code that needs X18 to be preserved. 3955ffd83dbSDimitry Andricdef CSR_AArch64_AAPCS_X18 : CalleeSavedRegs<(add X18, CSR_AArch64_AAPCS)>; 3960b57cec5SDimitry Andric 3970b57cec5SDimitry Andric// Win64 has unwinding codes for an (FP,LR) pair, save_fplr and save_fplr_x. 3980b57cec5SDimitry Andric// We put FP before LR, so that frame lowering logic generates (FP,LR) pairs, 3990b57cec5SDimitry Andric// and not (LR,FP) pairs. 4008bcb0991SDimitry Andricdef CSR_Win_AArch64_AAPCS : CalleeSavedRegs<(add X19, X20, X21, X22, X23, X24, 4018bcb0991SDimitry Andric X25, X26, X27, X28, FP, LR, 4020b57cec5SDimitry Andric D8, D9, D10, D11, 4030b57cec5SDimitry Andric D12, D13, D14, D15)>; 4040b57cec5SDimitry Andric 405480093f4SDimitry Andric// The Control Flow Guard check call uses a custom calling convention that also 406480093f4SDimitry Andric// preserves X0-X8 and Q0-Q7. 407480093f4SDimitry Andricdef CSR_Win_AArch64_CFGuard_Check : CalleeSavedRegs<(add CSR_Win_AArch64_AAPCS, 408480093f4SDimitry Andric (sequence "X%u", 0, 8), 409480093f4SDimitry Andric (sequence "Q%u", 0, 7))>; 410480093f4SDimitry Andric 4110b57cec5SDimitry Andric// AArch64 PCS for vector functions (VPCS) 4120b57cec5SDimitry Andric// must (additionally) preserve full Q8-Q23 registers 4138bcb0991SDimitry Andricdef CSR_AArch64_AAVPCS : CalleeSavedRegs<(add X19, X20, X21, X22, X23, X24, 4148bcb0991SDimitry Andric X25, X26, X27, X28, LR, FP, 4150b57cec5SDimitry Andric (sequence "Q%u", 8, 23))>; 4160b57cec5SDimitry Andric 4178bcb0991SDimitry Andric// Functions taking SVE arguments or returning an SVE type 4188bcb0991SDimitry Andric// must (additionally) preserve full Z8-Z23 and predicate registers P4-P15 419480093f4SDimitry Andricdef CSR_AArch64_SVE_AAPCS : CalleeSavedRegs<(add (sequence "Z%u", 8, 23), 420480093f4SDimitry Andric (sequence "P%u", 4, 15), 421480093f4SDimitry Andric X19, X20, X21, X22, X23, X24, 422480093f4SDimitry Andric X25, X26, X27, X28, LR, FP)>; 4238bcb0991SDimitry Andric 424*fe6060f1SDimitry Andricdef CSR_AArch64_AAPCS_SwiftTail 425*fe6060f1SDimitry Andric : CalleeSavedRegs<(sub CSR_AArch64_AAPCS, X20, X22)>; 426*fe6060f1SDimitry Andric 4270b57cec5SDimitry Andric// Constructors and destructors return 'this' in the iOS 64-bit C++ ABI; since 4280b57cec5SDimitry Andric// 'this' and the pointer return value are both passed in X0 in these cases, 4290b57cec5SDimitry Andric// this can be partially modelled by treating X0 as a callee-saved register; 4300b57cec5SDimitry Andric// only the resulting RegMask is used; the SaveList is ignored 4310b57cec5SDimitry Andric// 4320b57cec5SDimitry Andric// (For generic ARM 64-bit ABI code, clang will not generate constructors or 4330b57cec5SDimitry Andric// destructors with 'this' returns, so this RegMask will not be used in that 4340b57cec5SDimitry Andric// case) 4350b57cec5SDimitry Andricdef CSR_AArch64_AAPCS_ThisReturn : CalleeSavedRegs<(add CSR_AArch64_AAPCS, X0)>; 4360b57cec5SDimitry Andric 4370b57cec5SDimitry Andricdef CSR_AArch64_AAPCS_SwiftError 4385ffd83dbSDimitry Andric : CalleeSavedRegs<(sub CSR_AArch64_AAPCS, X21)>; 4390b57cec5SDimitry Andric 4400b57cec5SDimitry Andric// The ELF stub used for TLS-descriptor access saves every feasible 4410b57cec5SDimitry Andric// register. Only X0 and LR are clobbered. 4420b57cec5SDimitry Andricdef CSR_AArch64_TLS_ELF 4430b57cec5SDimitry Andric : CalleeSavedRegs<(add (sequence "X%u", 1, 28), FP, 4440b57cec5SDimitry Andric (sequence "Q%u", 0, 31))>; 4450b57cec5SDimitry Andric 4460b57cec5SDimitry Andricdef CSR_AArch64_AllRegs 4470b57cec5SDimitry Andric : CalleeSavedRegs<(add (sequence "W%u", 0, 30), WSP, 4480b57cec5SDimitry Andric (sequence "X%u", 0, 28), FP, LR, SP, 4490b57cec5SDimitry Andric (sequence "B%u", 0, 31), (sequence "H%u", 0, 31), 4500b57cec5SDimitry Andric (sequence "S%u", 0, 31), (sequence "D%u", 0, 31), 4510b57cec5SDimitry Andric (sequence "Q%u", 0, 31))>; 4520b57cec5SDimitry Andric 4530b57cec5SDimitry Andricdef CSR_AArch64_NoRegs : CalleeSavedRegs<(add)>; 4540b57cec5SDimitry Andric 4550b57cec5SDimitry Andricdef CSR_AArch64_RT_MostRegs : CalleeSavedRegs<(add CSR_AArch64_AAPCS, 4560b57cec5SDimitry Andric (sequence "X%u", 9, 15))>; 4570b57cec5SDimitry Andric 4580b57cec5SDimitry Andricdef CSR_AArch64_StackProbe_Windows 4590b57cec5SDimitry Andric : CalleeSavedRegs<(add (sequence "X%u", 0, 15), 4600b57cec5SDimitry Andric (sequence "X%u", 18, 28), FP, SP, 4610b57cec5SDimitry Andric (sequence "Q%u", 0, 31))>; 4620b57cec5SDimitry Andric 4635ffd83dbSDimitry Andric// Darwin variants of AAPCS. 4645ffd83dbSDimitry Andric// Darwin puts the frame-record at the top of the callee-save area. 4655ffd83dbSDimitry Andricdef CSR_Darwin_AArch64_AAPCS : CalleeSavedRegs<(add LR, FP, X19, X20, X21, X22, 4665ffd83dbSDimitry Andric X23, X24, X25, X26, X27, X28, 4675ffd83dbSDimitry Andric D8, D9, D10, D11, 4685ffd83dbSDimitry Andric D12, D13, D14, D15)>; 4695ffd83dbSDimitry Andric 4705ffd83dbSDimitry Andricdef CSR_Darwin_AArch64_AAVPCS : CalleeSavedRegs<(add LR, FP, X19, X20, X21, 4715ffd83dbSDimitry Andric X22, X23, X24, X25, X26, X27, 4725ffd83dbSDimitry Andric X28, (sequence "Q%u", 8, 23))>; 4735ffd83dbSDimitry Andricdef CSR_Darwin_AArch64_AAPCS_ThisReturn 4745ffd83dbSDimitry Andric : CalleeSavedRegs<(add CSR_Darwin_AArch64_AAPCS, X0)>; 4755ffd83dbSDimitry Andric 4765ffd83dbSDimitry Andricdef CSR_Darwin_AArch64_AAPCS_SwiftError 4775ffd83dbSDimitry Andric : CalleeSavedRegs<(sub CSR_Darwin_AArch64_AAPCS, X21)>; 4785ffd83dbSDimitry Andric 479*fe6060f1SDimitry Andricdef CSR_Darwin_AArch64_AAPCS_SwiftTail 480*fe6060f1SDimitry Andric : CalleeSavedRegs<(sub CSR_Darwin_AArch64_AAPCS, X20, X22)>; 481*fe6060f1SDimitry Andric 4825ffd83dbSDimitry Andric// The function used by Darwin to obtain the address of a thread-local variable 4835ffd83dbSDimitry Andric// guarantees more than a normal AAPCS function. x16 and x17 are used on the 4845ffd83dbSDimitry Andric// fast path for calculation, but other registers except X0 (argument/return) 4855ffd83dbSDimitry Andric// and LR (it is a call, after all) are preserved. 4865ffd83dbSDimitry Andricdef CSR_Darwin_AArch64_TLS 4875ffd83dbSDimitry Andric : CalleeSavedRegs<(add (sub (sequence "X%u", 1, 28), X16, X17), 4885ffd83dbSDimitry Andric FP, 4895ffd83dbSDimitry Andric (sequence "Q%u", 0, 31))>; 4905ffd83dbSDimitry Andric 4915ffd83dbSDimitry Andric// We can only handle a register pair with adjacent registers, the register pair 4925ffd83dbSDimitry Andric// should belong to the same class as well. Since the access function on the 4935ffd83dbSDimitry Andric// fast path calls a function that follows CSR_Darwin_AArch64_TLS, 4945ffd83dbSDimitry Andric// CSR_Darwin_AArch64_CXX_TLS should be a subset of CSR_Darwin_AArch64_TLS. 4955ffd83dbSDimitry Andricdef CSR_Darwin_AArch64_CXX_TLS 4965ffd83dbSDimitry Andric : CalleeSavedRegs<(add CSR_Darwin_AArch64_AAPCS, 4975ffd83dbSDimitry Andric (sub (sequence "X%u", 1, 28), X15, X16, X17, X18), 4985ffd83dbSDimitry Andric (sequence "D%u", 0, 31))>; 4995ffd83dbSDimitry Andric 5005ffd83dbSDimitry Andric// CSRs that are handled by prologue, epilogue. 5015ffd83dbSDimitry Andricdef CSR_Darwin_AArch64_CXX_TLS_PE 5025ffd83dbSDimitry Andric : CalleeSavedRegs<(add LR, FP)>; 5035ffd83dbSDimitry Andric 5045ffd83dbSDimitry Andric// CSRs that are handled explicitly via copies. 5055ffd83dbSDimitry Andricdef CSR_Darwin_AArch64_CXX_TLS_ViaCopy 5065ffd83dbSDimitry Andric : CalleeSavedRegs<(sub CSR_Darwin_AArch64_CXX_TLS, LR, FP)>; 5075ffd83dbSDimitry Andric 5085ffd83dbSDimitry Andricdef CSR_Darwin_AArch64_RT_MostRegs 5095ffd83dbSDimitry Andric : CalleeSavedRegs<(add CSR_Darwin_AArch64_AAPCS, (sequence "X%u", 9, 15))>; 5105ffd83dbSDimitry Andric 5110b57cec5SDimitry Andric// Variants of the standard calling conventions for shadow call stack. 5120b57cec5SDimitry Andric// These all preserve x18 in addition to any other registers. 5130b57cec5SDimitry Andricdef CSR_AArch64_NoRegs_SCS 5140b57cec5SDimitry Andric : CalleeSavedRegs<(add CSR_AArch64_NoRegs, X18)>; 5150b57cec5SDimitry Andricdef CSR_AArch64_AllRegs_SCS 5160b57cec5SDimitry Andric : CalleeSavedRegs<(add CSR_AArch64_AllRegs, X18)>; 5170b57cec5SDimitry Andricdef CSR_AArch64_AAPCS_SwiftError_SCS 5180b57cec5SDimitry Andric : CalleeSavedRegs<(add CSR_AArch64_AAPCS_SwiftError, X18)>; 5190b57cec5SDimitry Andricdef CSR_AArch64_RT_MostRegs_SCS 5200b57cec5SDimitry Andric : CalleeSavedRegs<(add CSR_AArch64_RT_MostRegs, X18)>; 5210b57cec5SDimitry Andricdef CSR_AArch64_AAVPCS_SCS 5220b57cec5SDimitry Andric : CalleeSavedRegs<(add CSR_AArch64_AAVPCS, X18)>; 523480093f4SDimitry Andricdef CSR_AArch64_SVE_AAPCS_SCS 524480093f4SDimitry Andric : CalleeSavedRegs<(add CSR_AArch64_SVE_AAPCS, X18)>; 5250b57cec5SDimitry Andricdef CSR_AArch64_AAPCS_SCS 5260b57cec5SDimitry Andric : CalleeSavedRegs<(add CSR_AArch64_AAPCS, X18)>; 527