10b57cec5SDimitry Andric//=- AArch64CallingConv.td - Calling Conventions for AArch64 -*- tablegen -*-=// 20b57cec5SDimitry Andric// 30b57cec5SDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric// See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric// 70b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric// 90b57cec5SDimitry Andric// This describes the calling conventions for AArch64 architecture. 100b57cec5SDimitry Andric// 110b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 120b57cec5SDimitry Andric 130b57cec5SDimitry Andric/// CCIfAlign - Match of the original alignment of the arg 140b57cec5SDimitry Andricclass CCIfAlign<string Align, CCAction A> : 150b57cec5SDimitry Andric CCIf<!strconcat("ArgFlags.getOrigAlign() == ", Align), A>; 160b57cec5SDimitry Andric/// CCIfBigEndian - Match only if we're in big endian mode. 170b57cec5SDimitry Andricclass CCIfBigEndian<CCAction A> : 180b57cec5SDimitry Andric CCIf<"State.getMachineFunction().getDataLayout().isBigEndian()", A>; 190b57cec5SDimitry Andric 208bcb0991SDimitry Andricclass CCIfILP32<CCAction A> : 218bcb0991SDimitry Andric CCIf<"State.getMachineFunction().getDataLayout().getPointerSize() == 4", A>; 228bcb0991SDimitry Andric 238bcb0991SDimitry Andric 240b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 250b57cec5SDimitry Andric// ARM AAPCS64 Calling Convention 260b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 270b57cec5SDimitry Andric 280b57cec5SDimitry Andriclet Entry = 1 in 290b57cec5SDimitry Andricdef CC_AArch64_AAPCS : CallingConv<[ 300b57cec5SDimitry Andric CCIfType<[iPTR], CCBitConvertToType<i64>>, 310b57cec5SDimitry Andric CCIfType<[v2f32], CCBitConvertToType<v2i32>>, 320b57cec5SDimitry Andric CCIfType<[v2f64, v4f32], CCBitConvertToType<v2i64>>, 330b57cec5SDimitry Andric 340b57cec5SDimitry Andric // Big endian vectors must be passed as if they were 1-element vectors so that 350b57cec5SDimitry Andric // their lanes are in a consistent order. 360b57cec5SDimitry Andric CCIfBigEndian<CCIfType<[v2i32, v2f32, v4i16, v4f16, v8i8], 370b57cec5SDimitry Andric CCBitConvertToType<f64>>>, 380b57cec5SDimitry Andric CCIfBigEndian<CCIfType<[v2i64, v2f64, v4i32, v4f32, v8i16, v8f16, v16i8], 390b57cec5SDimitry Andric CCBitConvertToType<f128>>>, 400b57cec5SDimitry Andric 410b57cec5SDimitry Andric // In AAPCS, an SRet is passed in X8, not X0 like a normal pointer parameter. 420b57cec5SDimitry Andric // However, on windows, in some circumstances, the SRet is passed in X0 or X1 430b57cec5SDimitry Andric // instead. The presence of the inreg attribute indicates that SRet is 440b57cec5SDimitry Andric // passed in the alternative register (X0 or X1), not X8: 450b57cec5SDimitry Andric // - X0 for non-instance methods. 460b57cec5SDimitry Andric // - X1 for instance methods. 470b57cec5SDimitry Andric 480b57cec5SDimitry Andric // The "sret" attribute identifies indirect returns. 490b57cec5SDimitry Andric // The "inreg" attribute identifies non-aggregate types. 500b57cec5SDimitry Andric // The position of the "sret" attribute identifies instance/non-instance 510b57cec5SDimitry Andric // methods. 520b57cec5SDimitry Andric // "sret" on argument 0 means non-instance methods. 530b57cec5SDimitry Andric // "sret" on argument 1 means instance methods. 540b57cec5SDimitry Andric 550b57cec5SDimitry Andric CCIfInReg<CCIfType<[i64], 560b57cec5SDimitry Andric CCIfSRet<CCIfType<[i64], CCAssignToRegWithShadow<[X0, X1], [W0, W1]>>>>>, 570b57cec5SDimitry Andric 580b57cec5SDimitry Andric CCIfSRet<CCIfType<[i64], CCAssignToRegWithShadow<[X8], [W8]>>>, 590b57cec5SDimitry Andric 600b57cec5SDimitry Andric // Put ByVal arguments directly on the stack. Minimum size and alignment of a 610b57cec5SDimitry Andric // slot is 64-bit. 620b57cec5SDimitry Andric CCIfByVal<CCPassByVal<8, 8>>, 630b57cec5SDimitry Andric 640b57cec5SDimitry Andric // The 'nest' parameter, if any, is passed in X18. 650b57cec5SDimitry Andric // Darwin uses X18 as the platform register and hence 'nest' isn't currently 660b57cec5SDimitry Andric // supported there. 670b57cec5SDimitry Andric CCIfNest<CCAssignToReg<[X18]>>, 680b57cec5SDimitry Andric 690b57cec5SDimitry Andric // Pass SwiftSelf in a callee saved register. 700b57cec5SDimitry Andric CCIfSwiftSelf<CCIfType<[i64], CCAssignToRegWithShadow<[X20], [W20]>>>, 710b57cec5SDimitry Andric 720b57cec5SDimitry Andric // A SwiftError is passed in X21. 730b57cec5SDimitry Andric CCIfSwiftError<CCIfType<[i64], CCAssignToRegWithShadow<[X21], [W21]>>>, 740b57cec5SDimitry Andric 750b57cec5SDimitry Andric CCIfConsecutiveRegs<CCCustom<"CC_AArch64_Custom_Block">>, 760b57cec5SDimitry Andric 778bcb0991SDimitry Andric CCIfType<[nxv16i8, nxv8i16, nxv4i32, nxv2i64, nxv2f16, nxv4f16, nxv8f16, 78*480093f4SDimitry Andric nxv2f32, nxv4f32, nxv2f64], 798bcb0991SDimitry Andric CCAssignToReg<[Z0, Z1, Z2, Z3, Z4, Z5, Z6, Z7]>>, 808bcb0991SDimitry Andric CCIfType<[nxv16i8, nxv8i16, nxv4i32, nxv2i64, nxv2f16, nxv4f16, nxv8f16, 81*480093f4SDimitry Andric nxv2f32, nxv4f32, nxv2f64], 828bcb0991SDimitry Andric CCPassIndirect<i64>>, 838bcb0991SDimitry Andric 848bcb0991SDimitry Andric CCIfType<[nxv2i1, nxv4i1, nxv8i1, nxv16i1], 858bcb0991SDimitry Andric CCAssignToReg<[P0, P1, P2, P3]>>, 868bcb0991SDimitry Andric CCIfType<[nxv2i1, nxv4i1, nxv8i1, nxv16i1], 878bcb0991SDimitry Andric CCPassIndirect<i64>>, 888bcb0991SDimitry Andric 890b57cec5SDimitry Andric // Handle i1, i8, i16, i32, i64, f32, f64 and v2f64 by passing in registers, 900b57cec5SDimitry Andric // up to eight each of GPR and FPR. 910b57cec5SDimitry Andric CCIfType<[i1, i8, i16], CCPromoteToType<i32>>, 920b57cec5SDimitry Andric CCIfType<[i32], CCAssignToRegWithShadow<[W0, W1, W2, W3, W4, W5, W6, W7], 930b57cec5SDimitry Andric [X0, X1, X2, X3, X4, X5, X6, X7]>>, 940b57cec5SDimitry Andric // i128 is split to two i64s, we can't fit half to register X7. 950b57cec5SDimitry Andric CCIfType<[i64], CCIfSplit<CCAssignToRegWithShadow<[X0, X2, X4, X6], 960b57cec5SDimitry Andric [X0, X1, X3, X5]>>>, 970b57cec5SDimitry Andric 980b57cec5SDimitry Andric // i128 is split to two i64s, and its stack alignment is 16 bytes. 990b57cec5SDimitry Andric CCIfType<[i64], CCIfSplit<CCAssignToStackWithShadow<8, 16, [X7]>>>, 1000b57cec5SDimitry Andric 1010b57cec5SDimitry Andric CCIfType<[i64], CCAssignToRegWithShadow<[X0, X1, X2, X3, X4, X5, X6, X7], 1020b57cec5SDimitry Andric [W0, W1, W2, W3, W4, W5, W6, W7]>>, 1030b57cec5SDimitry Andric CCIfType<[f16], CCAssignToRegWithShadow<[H0, H1, H2, H3, H4, H5, H6, H7], 1040b57cec5SDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 1050b57cec5SDimitry Andric CCIfType<[f32], CCAssignToRegWithShadow<[S0, S1, S2, S3, S4, S5, S6, S7], 1060b57cec5SDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 1070b57cec5SDimitry Andric CCIfType<[f64], CCAssignToRegWithShadow<[D0, D1, D2, D3, D4, D5, D6, D7], 1080b57cec5SDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 1090b57cec5SDimitry Andric CCIfType<[v1i64, v2i32, v4i16, v8i8, v1f64, v2f32, v4f16], 1100b57cec5SDimitry Andric CCAssignToRegWithShadow<[D0, D1, D2, D3, D4, D5, D6, D7], 1110b57cec5SDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 1120b57cec5SDimitry Andric CCIfType<[f128, v2i64, v4i32, v8i16, v16i8, v4f32, v2f64, v8f16], 1130b57cec5SDimitry Andric CCAssignToReg<[Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 1140b57cec5SDimitry Andric 1150b57cec5SDimitry Andric // If more than will fit in registers, pass them on the stack instead. 1160b57cec5SDimitry Andric CCIfType<[i1, i8, i16, f16], CCAssignToStack<8, 8>>, 1170b57cec5SDimitry Andric CCIfType<[i32, f32], CCAssignToStack<8, 8>>, 1180b57cec5SDimitry Andric CCIfType<[i64, f64, v1f64, v2f32, v1i64, v2i32, v4i16, v8i8, v4f16], 1190b57cec5SDimitry Andric CCAssignToStack<8, 8>>, 1200b57cec5SDimitry Andric CCIfType<[f128, v2i64, v4i32, v8i16, v16i8, v4f32, v2f64, v8f16], 1210b57cec5SDimitry Andric CCAssignToStack<16, 16>> 1220b57cec5SDimitry Andric]>; 1230b57cec5SDimitry Andric 1240b57cec5SDimitry Andriclet Entry = 1 in 1250b57cec5SDimitry Andricdef RetCC_AArch64_AAPCS : CallingConv<[ 1260b57cec5SDimitry Andric CCIfType<[iPTR], CCBitConvertToType<i64>>, 1270b57cec5SDimitry Andric CCIfType<[v2f32], CCBitConvertToType<v2i32>>, 1280b57cec5SDimitry Andric CCIfType<[v2f64, v4f32], CCBitConvertToType<v2i64>>, 1290b57cec5SDimitry Andric 1308bcb0991SDimitry Andric CCIfConsecutiveRegs<CCCustom<"CC_AArch64_Custom_Block">>, 1310b57cec5SDimitry Andric CCIfSwiftError<CCIfType<[i64], CCAssignToRegWithShadow<[X21], [W21]>>>, 1320b57cec5SDimitry Andric 1330b57cec5SDimitry Andric // Big endian vectors must be passed as if they were 1-element vectors so that 1340b57cec5SDimitry Andric // their lanes are in a consistent order. 1350b57cec5SDimitry Andric CCIfBigEndian<CCIfType<[v2i32, v2f32, v4i16, v4f16, v8i8], 1360b57cec5SDimitry Andric CCBitConvertToType<f64>>>, 1370b57cec5SDimitry Andric CCIfBigEndian<CCIfType<[v2i64, v2f64, v4i32, v4f32, v8i16, v8f16, v16i8], 1380b57cec5SDimitry Andric CCBitConvertToType<f128>>>, 1390b57cec5SDimitry Andric 1400b57cec5SDimitry Andric CCIfType<[i1, i8, i16], CCPromoteToType<i32>>, 1410b57cec5SDimitry Andric CCIfType<[i32], CCAssignToRegWithShadow<[W0, W1, W2, W3, W4, W5, W6, W7], 1420b57cec5SDimitry Andric [X0, X1, X2, X3, X4, X5, X6, X7]>>, 1430b57cec5SDimitry Andric CCIfType<[i64], CCAssignToRegWithShadow<[X0, X1, X2, X3, X4, X5, X6, X7], 1440b57cec5SDimitry Andric [W0, W1, W2, W3, W4, W5, W6, W7]>>, 1450b57cec5SDimitry Andric CCIfType<[f16], CCAssignToRegWithShadow<[H0, H1, H2, H3, H4, H5, H6, H7], 1460b57cec5SDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 1470b57cec5SDimitry Andric CCIfType<[f32], CCAssignToRegWithShadow<[S0, S1, S2, S3, S4, S5, S6, S7], 1480b57cec5SDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 1490b57cec5SDimitry Andric CCIfType<[f64], CCAssignToRegWithShadow<[D0, D1, D2, D3, D4, D5, D6, D7], 1500b57cec5SDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 1510b57cec5SDimitry Andric CCIfType<[v1i64, v2i32, v4i16, v8i8, v1f64, v2f32, v4f16], 1520b57cec5SDimitry Andric CCAssignToRegWithShadow<[D0, D1, D2, D3, D4, D5, D6, D7], 1530b57cec5SDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 1540b57cec5SDimitry Andric CCIfType<[f128, v2i64, v4i32, v8i16, v16i8, v4f32, v2f64, v8f16], 1558bcb0991SDimitry Andric CCAssignToReg<[Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 1568bcb0991SDimitry Andric 1578bcb0991SDimitry Andric CCIfType<[nxv16i8, nxv8i16, nxv4i32, nxv2i64, nxv2f16, nxv4f16, nxv8f16, 158*480093f4SDimitry Andric nxv2f32, nxv4f32, nxv2f64], 1598bcb0991SDimitry Andric CCAssignToReg<[Z0, Z1, Z2, Z3, Z4, Z5, Z6, Z7]>>, 1608bcb0991SDimitry Andric 1618bcb0991SDimitry Andric CCIfType<[nxv2i1, nxv4i1, nxv8i1, nxv16i1], 1628bcb0991SDimitry Andric CCAssignToReg<[P0, P1, P2, P3]>> 1630b57cec5SDimitry Andric]>; 1640b57cec5SDimitry Andric 1650b57cec5SDimitry Andric// Vararg functions on windows pass floats in integer registers 1660b57cec5SDimitry Andriclet Entry = 1 in 1670b57cec5SDimitry Andricdef CC_AArch64_Win64_VarArg : CallingConv<[ 1680b57cec5SDimitry Andric CCIfType<[f16, f32], CCPromoteToType<f64>>, 1690b57cec5SDimitry Andric CCIfType<[f64], CCBitConvertToType<i64>>, 1700b57cec5SDimitry Andric CCDelegateTo<CC_AArch64_AAPCS> 1710b57cec5SDimitry Andric]>; 1720b57cec5SDimitry Andric 173*480093f4SDimitry Andric// Windows Control Flow Guard checks take a single argument (the target function 174*480093f4SDimitry Andric// address) and have no return value. 175*480093f4SDimitry Andriclet Entry = 1 in 176*480093f4SDimitry Andricdef CC_AArch64_Win64_CFGuard_Check : CallingConv<[ 177*480093f4SDimitry Andric CCIfType<[i64], CCAssignToReg<[X15]>> 178*480093f4SDimitry Andric]>; 179*480093f4SDimitry Andric 1800b57cec5SDimitry Andric 1810b57cec5SDimitry Andric// Darwin uses a calling convention which differs in only two ways 1820b57cec5SDimitry Andric// from the standard one at this level: 1830b57cec5SDimitry Andric// + i128s (i.e. split i64s) don't need even registers. 1840b57cec5SDimitry Andric// + Stack slots are sized as needed rather than being at least 64-bit. 1850b57cec5SDimitry Andriclet Entry = 1 in 1860b57cec5SDimitry Andricdef CC_AArch64_DarwinPCS : CallingConv<[ 1870b57cec5SDimitry Andric CCIfType<[iPTR], CCBitConvertToType<i64>>, 1880b57cec5SDimitry Andric CCIfType<[v2f32], CCBitConvertToType<v2i32>>, 1890b57cec5SDimitry Andric CCIfType<[v2f64, v4f32, f128], CCBitConvertToType<v2i64>>, 1900b57cec5SDimitry Andric 1910b57cec5SDimitry Andric // An SRet is passed in X8, not X0 like a normal pointer parameter. 1920b57cec5SDimitry Andric CCIfSRet<CCIfType<[i64], CCAssignToRegWithShadow<[X8], [W8]>>>, 1930b57cec5SDimitry Andric 1940b57cec5SDimitry Andric // Put ByVal arguments directly on the stack. Minimum size and alignment of a 1950b57cec5SDimitry Andric // slot is 64-bit. 1960b57cec5SDimitry Andric CCIfByVal<CCPassByVal<8, 8>>, 1970b57cec5SDimitry Andric 1980b57cec5SDimitry Andric // Pass SwiftSelf in a callee saved register. 1990b57cec5SDimitry Andric CCIfSwiftSelf<CCIfType<[i64], CCAssignToRegWithShadow<[X20], [W20]>>>, 2000b57cec5SDimitry Andric 2010b57cec5SDimitry Andric // A SwiftError is passed in X21. 2020b57cec5SDimitry Andric CCIfSwiftError<CCIfType<[i64], CCAssignToRegWithShadow<[X21], [W21]>>>, 2030b57cec5SDimitry Andric 2040b57cec5SDimitry Andric CCIfConsecutiveRegs<CCCustom<"CC_AArch64_Custom_Block">>, 2050b57cec5SDimitry Andric 2060b57cec5SDimitry Andric // Handle i1, i8, i16, i32, i64, f32, f64 and v2f64 by passing in registers, 2070b57cec5SDimitry Andric // up to eight each of GPR and FPR. 2080b57cec5SDimitry Andric CCIfType<[i1, i8, i16], CCPromoteToType<i32>>, 2090b57cec5SDimitry Andric CCIfType<[i32], CCAssignToRegWithShadow<[W0, W1, W2, W3, W4, W5, W6, W7], 2100b57cec5SDimitry Andric [X0, X1, X2, X3, X4, X5, X6, X7]>>, 2110b57cec5SDimitry Andric // i128 is split to two i64s, we can't fit half to register X7. 2120b57cec5SDimitry Andric CCIfType<[i64], 2130b57cec5SDimitry Andric CCIfSplit<CCAssignToRegWithShadow<[X0, X1, X2, X3, X4, X5, X6], 2140b57cec5SDimitry Andric [W0, W1, W2, W3, W4, W5, W6]>>>, 2150b57cec5SDimitry Andric // i128 is split to two i64s, and its stack alignment is 16 bytes. 2160b57cec5SDimitry Andric CCIfType<[i64], CCIfSplit<CCAssignToStackWithShadow<8, 16, [X7]>>>, 2170b57cec5SDimitry Andric 2180b57cec5SDimitry Andric CCIfType<[i64], CCAssignToRegWithShadow<[X0, X1, X2, X3, X4, X5, X6, X7], 2190b57cec5SDimitry Andric [W0, W1, W2, W3, W4, W5, W6, W7]>>, 2200b57cec5SDimitry Andric CCIfType<[f16], CCAssignToRegWithShadow<[H0, H1, H2, H3, H4, H5, H6, H7], 2210b57cec5SDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 2220b57cec5SDimitry Andric CCIfType<[f32], CCAssignToRegWithShadow<[S0, S1, S2, S3, S4, S5, S6, S7], 2230b57cec5SDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 2240b57cec5SDimitry Andric CCIfType<[f64], CCAssignToRegWithShadow<[D0, D1, D2, D3, D4, D5, D6, D7], 2250b57cec5SDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 2260b57cec5SDimitry Andric CCIfType<[v1i64, v2i32, v4i16, v8i8, v1f64, v2f32, v4f16], 2270b57cec5SDimitry Andric CCAssignToRegWithShadow<[D0, D1, D2, D3, D4, D5, D6, D7], 2280b57cec5SDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 2290b57cec5SDimitry Andric CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32, v2f64, v8f16], 2300b57cec5SDimitry Andric CCAssignToReg<[Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 2310b57cec5SDimitry Andric 2320b57cec5SDimitry Andric // If more than will fit in registers, pass them on the stack instead. 2330b57cec5SDimitry Andric CCIf<"ValVT == MVT::i1 || ValVT == MVT::i8", CCAssignToStack<1, 1>>, 2340b57cec5SDimitry Andric CCIf<"ValVT == MVT::i16 || ValVT == MVT::f16", CCAssignToStack<2, 2>>, 2350b57cec5SDimitry Andric CCIfType<[i32, f32], CCAssignToStack<4, 4>>, 2368bcb0991SDimitry Andric 2378bcb0991SDimitry Andric // Re-demote pointers to 32-bits so we don't end up storing 64-bit 2388bcb0991SDimitry Andric // values and clobbering neighbouring stack locations. Not very pretty. 2398bcb0991SDimitry Andric CCIfPtr<CCIfILP32<CCTruncToType<i32>>>, 2408bcb0991SDimitry Andric CCIfPtr<CCIfILP32<CCAssignToStack<4, 4>>>, 2418bcb0991SDimitry Andric 2420b57cec5SDimitry Andric CCIfType<[i64, f64, v1f64, v2f32, v1i64, v2i32, v4i16, v8i8, v4f16], 2430b57cec5SDimitry Andric CCAssignToStack<8, 8>>, 2440b57cec5SDimitry Andric CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32, v2f64, v8f16], 2450b57cec5SDimitry Andric CCAssignToStack<16, 16>> 2460b57cec5SDimitry Andric]>; 2470b57cec5SDimitry Andric 2480b57cec5SDimitry Andriclet Entry = 1 in 2490b57cec5SDimitry Andricdef CC_AArch64_DarwinPCS_VarArg : CallingConv<[ 2500b57cec5SDimitry Andric CCIfType<[iPTR], CCBitConvertToType<i64>>, 2510b57cec5SDimitry Andric CCIfType<[v2f32], CCBitConvertToType<v2i32>>, 2520b57cec5SDimitry Andric CCIfType<[v2f64, v4f32, f128], CCBitConvertToType<v2i64>>, 2530b57cec5SDimitry Andric 2540b57cec5SDimitry Andric CCIfConsecutiveRegs<CCCustom<"CC_AArch64_Custom_Stack_Block">>, 2550b57cec5SDimitry Andric 2560b57cec5SDimitry Andric // Handle all scalar types as either i64 or f64. 2570b57cec5SDimitry Andric CCIfType<[i8, i16, i32], CCPromoteToType<i64>>, 2580b57cec5SDimitry Andric CCIfType<[f16, f32], CCPromoteToType<f64>>, 2590b57cec5SDimitry Andric 2600b57cec5SDimitry Andric // Everything is on the stack. 2610b57cec5SDimitry Andric // i128 is split to two i64s, and its stack alignment is 16 bytes. 2620b57cec5SDimitry Andric CCIfType<[i64], CCIfSplit<CCAssignToStack<8, 16>>>, 2630b57cec5SDimitry Andric CCIfType<[i64, f64, v1i64, v2i32, v4i16, v8i8, v1f64, v2f32, v4f16], 2640b57cec5SDimitry Andric CCAssignToStack<8, 8>>, 2650b57cec5SDimitry Andric CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32, v2f64, v8f16], 2660b57cec5SDimitry Andric CCAssignToStack<16, 16>> 2670b57cec5SDimitry Andric]>; 2680b57cec5SDimitry Andric 2698bcb0991SDimitry Andric// In the ILP32 world, the minimum stack slot size is 4 bytes. Otherwise the 2708bcb0991SDimitry Andric// same as the normal Darwin VarArgs handling. 2718bcb0991SDimitry Andriclet Entry = 1 in 2728bcb0991SDimitry Andricdef CC_AArch64_DarwinPCS_ILP32_VarArg : CallingConv<[ 2738bcb0991SDimitry Andric CCIfType<[v2f32], CCBitConvertToType<v2i32>>, 2748bcb0991SDimitry Andric CCIfType<[v2f64, v4f32, f128], CCBitConvertToType<v2i64>>, 2758bcb0991SDimitry Andric 2768bcb0991SDimitry Andric // Handle all scalar types as either i32 or f32. 2778bcb0991SDimitry Andric CCIfType<[i8, i16], CCPromoteToType<i32>>, 2788bcb0991SDimitry Andric CCIfType<[f16], CCPromoteToType<f32>>, 2798bcb0991SDimitry Andric 2808bcb0991SDimitry Andric // Everything is on the stack. 2818bcb0991SDimitry Andric // i128 is split to two i64s, and its stack alignment is 16 bytes. 2828bcb0991SDimitry Andric CCIfPtr<CCIfILP32<CCTruncToType<i32>>>, 2838bcb0991SDimitry Andric CCIfType<[i32, f32], CCAssignToStack<4, 4>>, 2848bcb0991SDimitry Andric CCIfType<[i64], CCIfSplit<CCAssignToStack<8, 16>>>, 2858bcb0991SDimitry Andric CCIfType<[i64, f64, v1i64, v2i32, v4i16, v8i8, v1f64, v2f32, v4f16], 2868bcb0991SDimitry Andric CCAssignToStack<8, 8>>, 2878bcb0991SDimitry Andric CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32, v2f64, v8f16], 2888bcb0991SDimitry Andric CCAssignToStack<16, 16>> 2898bcb0991SDimitry Andric]>; 2908bcb0991SDimitry Andric 2918bcb0991SDimitry Andric 2920b57cec5SDimitry Andric// The WebKit_JS calling convention only passes the first argument (the callee) 2930b57cec5SDimitry Andric// in register and the remaining arguments on stack. We allow 32bit stack slots, 2940b57cec5SDimitry Andric// so that WebKit can write partial values in the stack and define the other 2950b57cec5SDimitry Andric// 32bit quantity as undef. 2960b57cec5SDimitry Andriclet Entry = 1 in 2970b57cec5SDimitry Andricdef CC_AArch64_WebKit_JS : CallingConv<[ 2980b57cec5SDimitry Andric // Handle i1, i8, i16, i32, and i64 passing in register X0 (W0). 2990b57cec5SDimitry Andric CCIfType<[i1, i8, i16], CCPromoteToType<i32>>, 3000b57cec5SDimitry Andric CCIfType<[i32], CCAssignToRegWithShadow<[W0], [X0]>>, 3010b57cec5SDimitry Andric CCIfType<[i64], CCAssignToRegWithShadow<[X0], [W0]>>, 3020b57cec5SDimitry Andric 3030b57cec5SDimitry Andric // Pass the remaining arguments on the stack instead. 3040b57cec5SDimitry Andric CCIfType<[i32, f32], CCAssignToStack<4, 4>>, 3050b57cec5SDimitry Andric CCIfType<[i64, f64], CCAssignToStack<8, 8>> 3060b57cec5SDimitry Andric]>; 3070b57cec5SDimitry Andric 3080b57cec5SDimitry Andriclet Entry = 1 in 3090b57cec5SDimitry Andricdef RetCC_AArch64_WebKit_JS : CallingConv<[ 3100b57cec5SDimitry Andric CCIfType<[i32], CCAssignToRegWithShadow<[W0, W1, W2, W3, W4, W5, W6, W7], 3110b57cec5SDimitry Andric [X0, X1, X2, X3, X4, X5, X6, X7]>>, 3120b57cec5SDimitry Andric CCIfType<[i64], CCAssignToRegWithShadow<[X0, X1, X2, X3, X4, X5, X6, X7], 3130b57cec5SDimitry Andric [W0, W1, W2, W3, W4, W5, W6, W7]>>, 3140b57cec5SDimitry Andric CCIfType<[f32], CCAssignToRegWithShadow<[S0, S1, S2, S3, S4, S5, S6, S7], 3150b57cec5SDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>, 3160b57cec5SDimitry Andric CCIfType<[f64], CCAssignToRegWithShadow<[D0, D1, D2, D3, D4, D5, D6, D7], 3170b57cec5SDimitry Andric [Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>> 3180b57cec5SDimitry Andric]>; 3190b57cec5SDimitry Andric 3200b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 3210b57cec5SDimitry Andric// ARM64 Calling Convention for GHC 3220b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 3230b57cec5SDimitry Andric 3240b57cec5SDimitry Andric// This calling convention is specific to the Glasgow Haskell Compiler. 3250b57cec5SDimitry Andric// The only documentation is the GHC source code, specifically the C header 3260b57cec5SDimitry Andric// file: 3270b57cec5SDimitry Andric// 3280b57cec5SDimitry Andric// https://github.com/ghc/ghc/blob/master/includes/stg/MachRegs.h 3290b57cec5SDimitry Andric// 3300b57cec5SDimitry Andric// which defines the registers for the Spineless Tagless G-Machine (STG) that 3310b57cec5SDimitry Andric// GHC uses to implement lazy evaluation. The generic STG machine has a set of 3320b57cec5SDimitry Andric// registers which are mapped to appropriate set of architecture specific 3330b57cec5SDimitry Andric// registers for each CPU architecture. 3340b57cec5SDimitry Andric// 3350b57cec5SDimitry Andric// The STG Machine is documented here: 3360b57cec5SDimitry Andric// 3370b57cec5SDimitry Andric// https://ghc.haskell.org/trac/ghc/wiki/Commentary/Compiler/GeneratedCode 3380b57cec5SDimitry Andric// 3390b57cec5SDimitry Andric// The AArch64 register mapping is under the heading "The ARMv8/AArch64 ABI 3400b57cec5SDimitry Andric// register mapping". 3410b57cec5SDimitry Andric 3420b57cec5SDimitry Andriclet Entry = 1 in 3430b57cec5SDimitry Andricdef CC_AArch64_GHC : CallingConv<[ 3440b57cec5SDimitry Andric CCIfType<[iPTR], CCBitConvertToType<i64>>, 3450b57cec5SDimitry Andric 3460b57cec5SDimitry Andric // Handle all vector types as either f64 or v2f64. 3470b57cec5SDimitry Andric CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>, 3480b57cec5SDimitry Andric CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32, f128], CCBitConvertToType<v2f64>>, 3490b57cec5SDimitry Andric 3500b57cec5SDimitry Andric CCIfType<[v2f64], CCAssignToReg<[Q4, Q5]>>, 3510b57cec5SDimitry Andric CCIfType<[f32], CCAssignToReg<[S8, S9, S10, S11]>>, 3520b57cec5SDimitry Andric CCIfType<[f64], CCAssignToReg<[D12, D13, D14, D15]>>, 3530b57cec5SDimitry Andric 3540b57cec5SDimitry Andric // Promote i8/i16/i32 arguments to i64. 3550b57cec5SDimitry Andric CCIfType<[i8, i16, i32], CCPromoteToType<i64>>, 3560b57cec5SDimitry Andric 3570b57cec5SDimitry Andric // Pass in STG registers: Base, Sp, Hp, R1, R2, R3, R4, R5, R6, SpLim 3580b57cec5SDimitry Andric CCIfType<[i64], CCAssignToReg<[X19, X20, X21, X22, X23, X24, X25, X26, X27, X28]>> 3590b57cec5SDimitry Andric]>; 3600b57cec5SDimitry Andric 3618bcb0991SDimitry Andric// The order of the callee-saves in this file is important, because the 3628bcb0991SDimitry Andric// FrameLowering code will use this order to determine the layout the 3638bcb0991SDimitry Andric// callee-save area in the stack frame. As can be observed below, Darwin 3648bcb0991SDimitry Andric// requires the frame-record (LR, FP) to be at the top the callee-save area, 3658bcb0991SDimitry Andric// whereas for other platforms they are at the bottom. 3668bcb0991SDimitry Andric 3670b57cec5SDimitry Andric// FIXME: LR is only callee-saved in the sense that *we* preserve it and are 3680b57cec5SDimitry Andric// presumably a callee to someone. External functions may not do so, but this 3690b57cec5SDimitry Andric// is currently safe since BL has LR as an implicit-def and what happens after a 3700b57cec5SDimitry Andric// tail call doesn't matter. 3710b57cec5SDimitry Andric// 3720b57cec5SDimitry Andric// It would be better to model its preservation semantics properly (create a 3730b57cec5SDimitry Andric// vreg on entry, use it in RET & tail call generation; make that vreg def if we 3740b57cec5SDimitry Andric// end up saving LR as part of a call frame). Watch this space... 3758bcb0991SDimitry Andricdef CSR_AArch64_AAPCS : CalleeSavedRegs<(add X19, X20, X21, X22, X23, X24, 3768bcb0991SDimitry Andric X25, X26, X27, X28, LR, FP, 3778bcb0991SDimitry Andric D8, D9, D10, D11, 3788bcb0991SDimitry Andric D12, D13, D14, D15)>; 3798bcb0991SDimitry Andric 3808bcb0991SDimitry Andric// Darwin puts the frame-record at the top of the callee-save area. 3818bcb0991SDimitry Andricdef CSR_Darwin_AArch64_AAPCS : CalleeSavedRegs<(add LR, FP, X19, X20, X21, X22, 3820b57cec5SDimitry Andric X23, X24, X25, X26, X27, X28, 3830b57cec5SDimitry Andric D8, D9, D10, D11, 3840b57cec5SDimitry Andric D12, D13, D14, D15)>; 3850b57cec5SDimitry Andric 3860b57cec5SDimitry Andric// Win64 has unwinding codes for an (FP,LR) pair, save_fplr and save_fplr_x. 3870b57cec5SDimitry Andric// We put FP before LR, so that frame lowering logic generates (FP,LR) pairs, 3880b57cec5SDimitry Andric// and not (LR,FP) pairs. 3898bcb0991SDimitry Andricdef CSR_Win_AArch64_AAPCS : CalleeSavedRegs<(add X19, X20, X21, X22, X23, X24, 3908bcb0991SDimitry Andric X25, X26, X27, X28, FP, LR, 3910b57cec5SDimitry Andric D8, D9, D10, D11, 3920b57cec5SDimitry Andric D12, D13, D14, D15)>; 3930b57cec5SDimitry Andric 394*480093f4SDimitry Andric// The Control Flow Guard check call uses a custom calling convention that also 395*480093f4SDimitry Andric// preserves X0-X8 and Q0-Q7. 396*480093f4SDimitry Andricdef CSR_Win_AArch64_CFGuard_Check : CalleeSavedRegs<(add CSR_Win_AArch64_AAPCS, 397*480093f4SDimitry Andric (sequence "X%u", 0, 8), 398*480093f4SDimitry Andric (sequence "Q%u", 0, 7))>; 399*480093f4SDimitry Andric 4000b57cec5SDimitry Andric// AArch64 PCS for vector functions (VPCS) 4010b57cec5SDimitry Andric// must (additionally) preserve full Q8-Q23 registers 4028bcb0991SDimitry Andricdef CSR_AArch64_AAVPCS : CalleeSavedRegs<(add X19, X20, X21, X22, X23, X24, 4038bcb0991SDimitry Andric X25, X26, X27, X28, LR, FP, 4040b57cec5SDimitry Andric (sequence "Q%u", 8, 23))>; 4050b57cec5SDimitry Andric 4068bcb0991SDimitry Andric// Functions taking SVE arguments or returning an SVE type 4078bcb0991SDimitry Andric// must (additionally) preserve full Z8-Z23 and predicate registers P4-P15 408*480093f4SDimitry Andricdef CSR_AArch64_SVE_AAPCS : CalleeSavedRegs<(add (sequence "Z%u", 8, 23), 409*480093f4SDimitry Andric (sequence "P%u", 4, 15), 410*480093f4SDimitry Andric X19, X20, X21, X22, X23, X24, 411*480093f4SDimitry Andric X25, X26, X27, X28, LR, FP)>; 4128bcb0991SDimitry Andric 4130b57cec5SDimitry Andric// Constructors and destructors return 'this' in the iOS 64-bit C++ ABI; since 4140b57cec5SDimitry Andric// 'this' and the pointer return value are both passed in X0 in these cases, 4150b57cec5SDimitry Andric// this can be partially modelled by treating X0 as a callee-saved register; 4160b57cec5SDimitry Andric// only the resulting RegMask is used; the SaveList is ignored 4170b57cec5SDimitry Andric// 4180b57cec5SDimitry Andric// (For generic ARM 64-bit ABI code, clang will not generate constructors or 4190b57cec5SDimitry Andric// destructors with 'this' returns, so this RegMask will not be used in that 4200b57cec5SDimitry Andric// case) 4210b57cec5SDimitry Andricdef CSR_AArch64_AAPCS_ThisReturn : CalleeSavedRegs<(add CSR_AArch64_AAPCS, X0)>; 4220b57cec5SDimitry Andric 4230b57cec5SDimitry Andricdef CSR_AArch64_AAPCS_SwiftError 4248bcb0991SDimitry Andric : CalleeSavedRegs<(sub CSR_Darwin_AArch64_AAPCS, X21)>; 4250b57cec5SDimitry Andric 4260b57cec5SDimitry Andric// The function used by Darwin to obtain the address of a thread-local variable 4270b57cec5SDimitry Andric// guarantees more than a normal AAPCS function. x16 and x17 are used on the 4280b57cec5SDimitry Andric// fast path for calculation, but other registers except X0 (argument/return) 4290b57cec5SDimitry Andric// and LR (it is a call, after all) are preserved. 4300b57cec5SDimitry Andricdef CSR_AArch64_TLS_Darwin 4310b57cec5SDimitry Andric : CalleeSavedRegs<(add (sub (sequence "X%u", 1, 28), X16, X17), 4320b57cec5SDimitry Andric FP, 4330b57cec5SDimitry Andric (sequence "Q%u", 0, 31))>; 4340b57cec5SDimitry Andric 4350b57cec5SDimitry Andric// We can only handle a register pair with adjacent registers, the register pair 4360b57cec5SDimitry Andric// should belong to the same class as well. Since the access function on the 4370b57cec5SDimitry Andric// fast path calls a function that follows CSR_AArch64_TLS_Darwin, 4380b57cec5SDimitry Andric// CSR_AArch64_CXX_TLS_Darwin should be a subset of CSR_AArch64_TLS_Darwin. 4390b57cec5SDimitry Andricdef CSR_AArch64_CXX_TLS_Darwin 4408bcb0991SDimitry Andric : CalleeSavedRegs<(add CSR_Darwin_AArch64_AAPCS, 4410b57cec5SDimitry Andric (sub (sequence "X%u", 1, 28), X15, X16, X17, X18), 4420b57cec5SDimitry Andric (sequence "D%u", 0, 31))>; 4430b57cec5SDimitry Andric 4440b57cec5SDimitry Andric// CSRs that are handled by prologue, epilogue. 4450b57cec5SDimitry Andricdef CSR_AArch64_CXX_TLS_Darwin_PE 4460b57cec5SDimitry Andric : CalleeSavedRegs<(add LR, FP)>; 4470b57cec5SDimitry Andric 4480b57cec5SDimitry Andric// CSRs that are handled explicitly via copies. 4490b57cec5SDimitry Andricdef CSR_AArch64_CXX_TLS_Darwin_ViaCopy 4500b57cec5SDimitry Andric : CalleeSavedRegs<(sub CSR_AArch64_CXX_TLS_Darwin, LR, FP)>; 4510b57cec5SDimitry Andric 4520b57cec5SDimitry Andric// The ELF stub used for TLS-descriptor access saves every feasible 4530b57cec5SDimitry Andric// register. Only X0 and LR are clobbered. 4540b57cec5SDimitry Andricdef CSR_AArch64_TLS_ELF 4550b57cec5SDimitry Andric : CalleeSavedRegs<(add (sequence "X%u", 1, 28), FP, 4560b57cec5SDimitry Andric (sequence "Q%u", 0, 31))>; 4570b57cec5SDimitry Andric 4580b57cec5SDimitry Andricdef CSR_AArch64_AllRegs 4590b57cec5SDimitry Andric : CalleeSavedRegs<(add (sequence "W%u", 0, 30), WSP, 4600b57cec5SDimitry Andric (sequence "X%u", 0, 28), FP, LR, SP, 4610b57cec5SDimitry Andric (sequence "B%u", 0, 31), (sequence "H%u", 0, 31), 4620b57cec5SDimitry Andric (sequence "S%u", 0, 31), (sequence "D%u", 0, 31), 4630b57cec5SDimitry Andric (sequence "Q%u", 0, 31))>; 4640b57cec5SDimitry Andric 4650b57cec5SDimitry Andricdef CSR_AArch64_NoRegs : CalleeSavedRegs<(add)>; 4660b57cec5SDimitry Andric 4670b57cec5SDimitry Andricdef CSR_AArch64_RT_MostRegs : CalleeSavedRegs<(add CSR_AArch64_AAPCS, 4680b57cec5SDimitry Andric (sequence "X%u", 9, 15))>; 4690b57cec5SDimitry Andric 4700b57cec5SDimitry Andricdef CSR_AArch64_StackProbe_Windows 4710b57cec5SDimitry Andric : CalleeSavedRegs<(add (sequence "X%u", 0, 15), 4720b57cec5SDimitry Andric (sequence "X%u", 18, 28), FP, SP, 4730b57cec5SDimitry Andric (sequence "Q%u", 0, 31))>; 4740b57cec5SDimitry Andric 4750b57cec5SDimitry Andric// Variants of the standard calling conventions for shadow call stack. 4760b57cec5SDimitry Andric// These all preserve x18 in addition to any other registers. 4770b57cec5SDimitry Andricdef CSR_AArch64_NoRegs_SCS 4780b57cec5SDimitry Andric : CalleeSavedRegs<(add CSR_AArch64_NoRegs, X18)>; 4790b57cec5SDimitry Andricdef CSR_AArch64_AllRegs_SCS 4800b57cec5SDimitry Andric : CalleeSavedRegs<(add CSR_AArch64_AllRegs, X18)>; 4810b57cec5SDimitry Andricdef CSR_AArch64_CXX_TLS_Darwin_SCS 4820b57cec5SDimitry Andric : CalleeSavedRegs<(add CSR_AArch64_CXX_TLS_Darwin, X18)>; 4830b57cec5SDimitry Andricdef CSR_AArch64_AAPCS_SwiftError_SCS 4840b57cec5SDimitry Andric : CalleeSavedRegs<(add CSR_AArch64_AAPCS_SwiftError, X18)>; 4850b57cec5SDimitry Andricdef CSR_AArch64_RT_MostRegs_SCS 4860b57cec5SDimitry Andric : CalleeSavedRegs<(add CSR_AArch64_RT_MostRegs, X18)>; 4870b57cec5SDimitry Andricdef CSR_AArch64_AAVPCS_SCS 4880b57cec5SDimitry Andric : CalleeSavedRegs<(add CSR_AArch64_AAVPCS, X18)>; 489*480093f4SDimitry Andricdef CSR_AArch64_SVE_AAPCS_SCS 490*480093f4SDimitry Andric : CalleeSavedRegs<(add CSR_AArch64_SVE_AAPCS, X18)>; 4910b57cec5SDimitry Andricdef CSR_AArch64_AAPCS_SCS 4920b57cec5SDimitry Andric : CalleeSavedRegs<(add CSR_AArch64_AAPCS, X18)>; 493