xref: /freebsd/contrib/llvm-project/llvm/lib/Target/AArch64/AArch64CallingConvention.td (revision 06c3fb2749bda94cb5201f81ffdb8fa6c3161b2e)
10b57cec5SDimitry Andric//=- AArch64CallingConv.td - Calling Conventions for AArch64 -*- tablegen -*-=//
20b57cec5SDimitry Andric//
30b57cec5SDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric// See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric//
70b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric//
90b57cec5SDimitry Andric// This describes the calling conventions for AArch64 architecture.
100b57cec5SDimitry Andric//
110b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
120b57cec5SDimitry Andric
130b57cec5SDimitry Andric/// CCIfBigEndian - Match only if we're in big endian mode.
140b57cec5SDimitry Andricclass CCIfBigEndian<CCAction A> :
150b57cec5SDimitry Andric  CCIf<"State.getMachineFunction().getDataLayout().isBigEndian()", A>;
160b57cec5SDimitry Andric
178bcb0991SDimitry Andricclass CCIfILP32<CCAction A> :
188bcb0991SDimitry Andric  CCIf<"State.getMachineFunction().getDataLayout().getPointerSize() == 4", A>;
198bcb0991SDimitry Andric
208bcb0991SDimitry Andric
210b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
220b57cec5SDimitry Andric// ARM AAPCS64 Calling Convention
230b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
240b57cec5SDimitry Andric
250b57cec5SDimitry Andriclet Entry = 1 in
260b57cec5SDimitry Andricdef CC_AArch64_AAPCS : CallingConv<[
270b57cec5SDimitry Andric  CCIfType<[iPTR], CCBitConvertToType<i64>>,
280b57cec5SDimitry Andric  CCIfType<[v2f32], CCBitConvertToType<v2i32>>,
290b57cec5SDimitry Andric  CCIfType<[v2f64, v4f32], CCBitConvertToType<v2i64>>,
300b57cec5SDimitry Andric
310b57cec5SDimitry Andric  // Big endian vectors must be passed as if they were 1-element vectors so that
320b57cec5SDimitry Andric  // their lanes are in a consistent order.
335ffd83dbSDimitry Andric  CCIfBigEndian<CCIfType<[v2i32, v2f32, v4i16, v4f16, v4bf16, v8i8],
340b57cec5SDimitry Andric                         CCBitConvertToType<f64>>>,
355ffd83dbSDimitry Andric  CCIfBigEndian<CCIfType<[v2i64, v2f64, v4i32, v4f32, v8i16, v8f16, v8bf16, v16i8],
360b57cec5SDimitry Andric                         CCBitConvertToType<f128>>>,
370b57cec5SDimitry Andric
380b57cec5SDimitry Andric  // In AAPCS, an SRet is passed in X8, not X0 like a normal pointer parameter.
390b57cec5SDimitry Andric  // However, on windows, in some circumstances, the SRet is passed in X0 or X1
400b57cec5SDimitry Andric  // instead.  The presence of the inreg attribute indicates that SRet is
410b57cec5SDimitry Andric  // passed in the alternative register (X0 or X1), not X8:
420b57cec5SDimitry Andric  // - X0 for non-instance methods.
430b57cec5SDimitry Andric  // - X1 for instance methods.
440b57cec5SDimitry Andric
450b57cec5SDimitry Andric  // The "sret" attribute identifies indirect returns.
460b57cec5SDimitry Andric  // The "inreg" attribute identifies non-aggregate types.
470b57cec5SDimitry Andric  // The position of the "sret" attribute identifies instance/non-instance
480b57cec5SDimitry Andric  // methods.
490b57cec5SDimitry Andric  // "sret" on argument 0 means non-instance methods.
500b57cec5SDimitry Andric  // "sret" on argument 1 means instance methods.
510b57cec5SDimitry Andric
520b57cec5SDimitry Andric  CCIfInReg<CCIfType<[i64],
53349cc55cSDimitry Andric    CCIfSRet<CCIfType<[i64], CCAssignToReg<[X0, X1]>>>>>,
540b57cec5SDimitry Andric
55349cc55cSDimitry Andric  CCIfSRet<CCIfType<[i64], CCAssignToReg<[X8]>>>,
560b57cec5SDimitry Andric
570b57cec5SDimitry Andric  // Put ByVal arguments directly on the stack. Minimum size and alignment of a
580b57cec5SDimitry Andric  // slot is 64-bit.
590b57cec5SDimitry Andric  CCIfByVal<CCPassByVal<8, 8>>,
600b57cec5SDimitry Andric
610b57cec5SDimitry Andric  // The 'nest' parameter, if any, is passed in X18.
620b57cec5SDimitry Andric  // Darwin uses X18 as the platform register and hence 'nest' isn't currently
630b57cec5SDimitry Andric  // supported there.
640b57cec5SDimitry Andric  CCIfNest<CCAssignToReg<[X18]>>,
650b57cec5SDimitry Andric
660b57cec5SDimitry Andric  // Pass SwiftSelf in a callee saved register.
67349cc55cSDimitry Andric  CCIfSwiftSelf<CCIfType<[i64], CCAssignToReg<[X20]>>>,
680b57cec5SDimitry Andric
690b57cec5SDimitry Andric  // A SwiftError is passed in X21.
70349cc55cSDimitry Andric  CCIfSwiftError<CCIfType<[i64], CCAssignToReg<[X21]>>>,
710b57cec5SDimitry Andric
72fe6060f1SDimitry Andric  // Pass SwiftAsync in an otherwise callee saved register so that it will be
73fe6060f1SDimitry Andric  // preserved for normal function calls.
74349cc55cSDimitry Andric  CCIfSwiftAsync<CCIfType<[i64], CCAssignToReg<[X22]>>>,
75fe6060f1SDimitry Andric
760b57cec5SDimitry Andric  CCIfConsecutiveRegs<CCCustom<"CC_AArch64_Custom_Block">>,
770b57cec5SDimitry Andric
788bcb0991SDimitry Andric  CCIfType<[nxv16i8, nxv8i16, nxv4i32, nxv2i64, nxv2f16, nxv4f16, nxv8f16,
795ffd83dbSDimitry Andric            nxv2bf16, nxv4bf16, nxv8bf16, nxv2f32, nxv4f32, nxv2f64],
808bcb0991SDimitry Andric           CCAssignToReg<[Z0, Z1, Z2, Z3, Z4, Z5, Z6, Z7]>>,
818bcb0991SDimitry Andric  CCIfType<[nxv16i8, nxv8i16, nxv4i32, nxv2i64, nxv2f16, nxv4f16, nxv8f16,
825ffd83dbSDimitry Andric            nxv2bf16, nxv4bf16, nxv8bf16, nxv2f32, nxv4f32, nxv2f64],
838bcb0991SDimitry Andric           CCPassIndirect<i64>>,
848bcb0991SDimitry Andric
85*06c3fb27SDimitry Andric  CCIfType<[nxv1i1, nxv2i1, nxv4i1, nxv8i1, nxv16i1, aarch64svcount],
868bcb0991SDimitry Andric           CCAssignToReg<[P0, P1, P2, P3]>>,
87*06c3fb27SDimitry Andric  CCIfType<[nxv1i1, nxv2i1, nxv4i1, nxv8i1, nxv16i1, aarch64svcount],
888bcb0991SDimitry Andric           CCPassIndirect<i64>>,
898bcb0991SDimitry Andric
900b57cec5SDimitry Andric  // Handle i1, i8, i16, i32, i64, f32, f64 and v2f64 by passing in registers,
910b57cec5SDimitry Andric  // up to eight each of GPR and FPR.
920b57cec5SDimitry Andric  CCIfType<[i1, i8, i16], CCPromoteToType<i32>>,
93349cc55cSDimitry Andric  CCIfType<[i32], CCAssignToReg<[W0, W1, W2, W3, W4, W5, W6, W7]>>,
940b57cec5SDimitry Andric  // i128 is split to two i64s, we can't fit half to register X7.
950b57cec5SDimitry Andric  CCIfType<[i64], CCIfSplit<CCAssignToRegWithShadow<[X0, X2, X4, X6],
960b57cec5SDimitry Andric                                                    [X0, X1, X3, X5]>>>,
970b57cec5SDimitry Andric
980b57cec5SDimitry Andric  // i128 is split to two i64s, and its stack alignment is 16 bytes.
990b57cec5SDimitry Andric  CCIfType<[i64], CCIfSplit<CCAssignToStackWithShadow<8, 16, [X7]>>>,
1000b57cec5SDimitry Andric
101349cc55cSDimitry Andric  CCIfType<[i64], CCAssignToReg<[X0, X1, X2, X3, X4, X5, X6, X7]>>,
102349cc55cSDimitry Andric  CCIfType<[f16], CCAssignToReg<[H0, H1, H2, H3, H4, H5, H6, H7]>>,
103349cc55cSDimitry Andric  CCIfType<[bf16], CCAssignToReg<[H0, H1, H2, H3, H4, H5, H6, H7]>>,
104349cc55cSDimitry Andric  CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7]>>,
105349cc55cSDimitry Andric  CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>,
1065ffd83dbSDimitry Andric  CCIfType<[v1i64, v2i32, v4i16, v8i8, v1f64, v2f32, v4f16, v4bf16],
107349cc55cSDimitry Andric           CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>,
1085ffd83dbSDimitry Andric  CCIfType<[f128, v2i64, v4i32, v8i16, v16i8, v4f32, v2f64, v8f16, v8bf16],
1090b57cec5SDimitry Andric           CCAssignToReg<[Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>,
1100b57cec5SDimitry Andric
1110b57cec5SDimitry Andric  // If more than will fit in registers, pass them on the stack instead.
1125ffd83dbSDimitry Andric  CCIfType<[i1, i8, i16, f16, bf16], CCAssignToStack<8, 8>>,
1130b57cec5SDimitry Andric  CCIfType<[i32, f32], CCAssignToStack<8, 8>>,
1145ffd83dbSDimitry Andric  CCIfType<[i64, f64, v1f64, v2f32, v1i64, v2i32, v4i16, v8i8, v4f16, v4bf16],
1150b57cec5SDimitry Andric           CCAssignToStack<8, 8>>,
1165ffd83dbSDimitry Andric  CCIfType<[f128, v2i64, v4i32, v8i16, v16i8, v4f32, v2f64, v8f16, v8bf16],
1170b57cec5SDimitry Andric           CCAssignToStack<16, 16>>
1180b57cec5SDimitry Andric]>;
1190b57cec5SDimitry Andric
1200b57cec5SDimitry Andriclet Entry = 1 in
1210b57cec5SDimitry Andricdef RetCC_AArch64_AAPCS : CallingConv<[
1220b57cec5SDimitry Andric  CCIfType<[iPTR], CCBitConvertToType<i64>>,
1230b57cec5SDimitry Andric  CCIfType<[v2f32], CCBitConvertToType<v2i32>>,
1240b57cec5SDimitry Andric  CCIfType<[v2f64, v4f32], CCBitConvertToType<v2i64>>,
1250b57cec5SDimitry Andric
1268bcb0991SDimitry Andric  CCIfConsecutiveRegs<CCCustom<"CC_AArch64_Custom_Block">>,
127349cc55cSDimitry Andric  CCIfSwiftError<CCIfType<[i64], CCAssignToReg<[X21]>>>,
1280b57cec5SDimitry Andric
1290b57cec5SDimitry Andric  // Big endian vectors must be passed as if they were 1-element vectors so that
1300b57cec5SDimitry Andric  // their lanes are in a consistent order.
1315ffd83dbSDimitry Andric  CCIfBigEndian<CCIfType<[v2i32, v2f32, v4i16, v4f16, v4bf16, v8i8],
1320b57cec5SDimitry Andric                         CCBitConvertToType<f64>>>,
1335ffd83dbSDimitry Andric  CCIfBigEndian<CCIfType<[v2i64, v2f64, v4i32, v4f32, v8i16, v8f16, v8bf16, v16i8],
1340b57cec5SDimitry Andric                         CCBitConvertToType<f128>>>,
1350b57cec5SDimitry Andric
1360b57cec5SDimitry Andric  CCIfType<[i1, i8, i16], CCPromoteToType<i32>>,
137349cc55cSDimitry Andric  CCIfType<[i32], CCAssignToReg<[W0, W1, W2, W3, W4, W5, W6, W7]>>,
138349cc55cSDimitry Andric  CCIfType<[i64], CCAssignToReg<[X0, X1, X2, X3, X4, X5, X6, X7]>>,
139349cc55cSDimitry Andric  CCIfType<[f16], CCAssignToReg<[H0, H1, H2, H3, H4, H5, H6, H7]>>,
140349cc55cSDimitry Andric  CCIfType<[bf16], CCAssignToReg<[H0, H1, H2, H3, H4, H5, H6, H7]>>,
141349cc55cSDimitry Andric  CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7]>>,
142349cc55cSDimitry Andric  CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>,
1435ffd83dbSDimitry Andric  CCIfType<[v1i64, v2i32, v4i16, v8i8, v1f64, v2f32, v4f16, v4bf16],
144349cc55cSDimitry Andric      CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>,
1455ffd83dbSDimitry Andric  CCIfType<[f128, v2i64, v4i32, v8i16, v16i8, v4f32, v2f64, v8f16, v8bf16],
1468bcb0991SDimitry Andric      CCAssignToReg<[Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>,
1478bcb0991SDimitry Andric
1488bcb0991SDimitry Andric  CCIfType<[nxv16i8, nxv8i16, nxv4i32, nxv2i64, nxv2f16, nxv4f16, nxv8f16,
1495ffd83dbSDimitry Andric            nxv2bf16, nxv4bf16, nxv8bf16, nxv2f32, nxv4f32, nxv2f64],
1508bcb0991SDimitry Andric           CCAssignToReg<[Z0, Z1, Z2, Z3, Z4, Z5, Z6, Z7]>>,
1518bcb0991SDimitry Andric
152*06c3fb27SDimitry Andric  CCIfType<[nxv1i1, nxv2i1, nxv4i1, nxv8i1, nxv16i1, aarch64svcount],
1538bcb0991SDimitry Andric           CCAssignToReg<[P0, P1, P2, P3]>>
1540b57cec5SDimitry Andric]>;
1550b57cec5SDimitry Andric
1560b57cec5SDimitry Andric// Vararg functions on windows pass floats in integer registers
1570b57cec5SDimitry Andriclet Entry = 1 in
1580b57cec5SDimitry Andricdef CC_AArch64_Win64_VarArg : CallingConv<[
159fe6060f1SDimitry Andric  CCIfType<[f16, bf16], CCBitConvertToType<i16>>,
160fe6060f1SDimitry Andric  CCIfType<[f32], CCBitConvertToType<i32>>,
1610b57cec5SDimitry Andric  CCIfType<[f64], CCBitConvertToType<i64>>,
1620b57cec5SDimitry Andric  CCDelegateTo<CC_AArch64_AAPCS>
1630b57cec5SDimitry Andric]>;
1640b57cec5SDimitry Andric
165bdd1243dSDimitry Andric// Vararg functions on Arm64EC ABI use a different convention, using
166bdd1243dSDimitry Andric// a stack layout compatible with the x64 calling convention.
167bdd1243dSDimitry Andriclet Entry = 1 in
168bdd1243dSDimitry Andricdef CC_AArch64_Arm64EC_VarArg : CallingConv<[
169bdd1243dSDimitry Andric  // Convert small floating-point values to integer.
170bdd1243dSDimitry Andric  CCIfType<[f16, bf16], CCBitConvertToType<i16>>,
171bdd1243dSDimitry Andric  CCIfType<[f32], CCBitConvertToType<i32>>,
172bdd1243dSDimitry Andric  CCIfType<[f64, v1f64, v1i64, v2f32, v2i32, v4i16, v4f16, v4bf16, v8i8, iPTR],
173bdd1243dSDimitry Andric           CCBitConvertToType<i64>>,
174bdd1243dSDimitry Andric
175bdd1243dSDimitry Andric  // Larger floating-point/vector values are passed indirectly.
176bdd1243dSDimitry Andric  CCIfType<[f128, v2f64, v2i64, v4i32, v4f32, v8i16, v8f16, v8bf16, v16i8],
177bdd1243dSDimitry Andric           CCPassIndirect<i64>>,
178bdd1243dSDimitry Andric  CCIfType<[nxv16i8, nxv8i16, nxv4i32, nxv2i64, nxv2f16, nxv4f16, nxv8f16,
179bdd1243dSDimitry Andric            nxv2bf16, nxv4bf16, nxv8bf16, nxv2f32, nxv4f32, nxv2f64],
180bdd1243dSDimitry Andric           CCPassIndirect<i64>>,
181bdd1243dSDimitry Andric  CCIfType<[nxv2i1, nxv4i1, nxv8i1, nxv16i1],
182bdd1243dSDimitry Andric           CCPassIndirect<i64>>,
183bdd1243dSDimitry Andric
184bdd1243dSDimitry Andric  // Handle SRet. See comment in CC_AArch64_AAPCS.
185bdd1243dSDimitry Andric  CCIfInReg<CCIfType<[i64],
186bdd1243dSDimitry Andric    CCIfSRet<CCIfType<[i64], CCAssignToReg<[X0, X1]>>>>>,
187bdd1243dSDimitry Andric  CCIfSRet<CCIfType<[i64], CCAssignToReg<[X8]>>>,
188bdd1243dSDimitry Andric
189bdd1243dSDimitry Andric  // Put ByVal arguments directly on the stack. Minimum size and alignment of a
190bdd1243dSDimitry Andric  // slot is 64-bit. (Shouldn't normally come up; the Microsoft ABI doesn't
191bdd1243dSDimitry Andric  // use byval.)
192bdd1243dSDimitry Andric  CCIfByVal<CCPassByVal<8, 8>>,
193bdd1243dSDimitry Andric
194bdd1243dSDimitry Andric  // Promote small integers to i32
195bdd1243dSDimitry Andric  CCIfType<[i1, i8, i16], CCPromoteToType<i32>>,
196bdd1243dSDimitry Andric
197bdd1243dSDimitry Andric  // Pass first four arguments in x0-x3.
198bdd1243dSDimitry Andric  CCIfType<[i32], CCAssignToReg<[W0, W1, W2, W3]>>,
199bdd1243dSDimitry Andric  CCIfType<[i64], CCAssignToReg<[X0, X1, X2, X3]>>,
200bdd1243dSDimitry Andric
201bdd1243dSDimitry Andric  // Put remaining arguments on stack.
202bdd1243dSDimitry Andric  CCIfType<[i32, i64], CCAssignToStack<8, 8>>,
203bdd1243dSDimitry Andric]>;
204bdd1243dSDimitry Andric
205480093f4SDimitry Andric// Windows Control Flow Guard checks take a single argument (the target function
206480093f4SDimitry Andric// address) and have no return value.
207480093f4SDimitry Andriclet Entry = 1 in
208480093f4SDimitry Andricdef CC_AArch64_Win64_CFGuard_Check : CallingConv<[
209480093f4SDimitry Andric  CCIfType<[i64], CCAssignToReg<[X15]>>
210480093f4SDimitry Andric]>;
211480093f4SDimitry Andric
2120b57cec5SDimitry Andric
2130b57cec5SDimitry Andric// Darwin uses a calling convention which differs in only two ways
2140b57cec5SDimitry Andric// from the standard one at this level:
2150b57cec5SDimitry Andric//     + i128s (i.e. split i64s) don't need even registers.
2160b57cec5SDimitry Andric//     + Stack slots are sized as needed rather than being at least 64-bit.
2170b57cec5SDimitry Andriclet Entry = 1 in
2180b57cec5SDimitry Andricdef CC_AArch64_DarwinPCS : CallingConv<[
2190b57cec5SDimitry Andric  CCIfType<[iPTR], CCBitConvertToType<i64>>,
2200b57cec5SDimitry Andric  CCIfType<[v2f32], CCBitConvertToType<v2i32>>,
2210b57cec5SDimitry Andric  CCIfType<[v2f64, v4f32, f128], CCBitConvertToType<v2i64>>,
2220b57cec5SDimitry Andric
2230b57cec5SDimitry Andric  // An SRet is passed in X8, not X0 like a normal pointer parameter.
224349cc55cSDimitry Andric  CCIfSRet<CCIfType<[i64], CCAssignToReg<[X8]>>>,
2250b57cec5SDimitry Andric
2260b57cec5SDimitry Andric  // Put ByVal arguments directly on the stack. Minimum size and alignment of a
2270b57cec5SDimitry Andric  // slot is 64-bit.
2280b57cec5SDimitry Andric  CCIfByVal<CCPassByVal<8, 8>>,
2290b57cec5SDimitry Andric
2300b57cec5SDimitry Andric  // Pass SwiftSelf in a callee saved register.
231349cc55cSDimitry Andric  CCIfSwiftSelf<CCIfType<[i64], CCAssignToReg<[X20]>>>,
2320b57cec5SDimitry Andric
2330b57cec5SDimitry Andric  // A SwiftError is passed in X21.
234349cc55cSDimitry Andric  CCIfSwiftError<CCIfType<[i64], CCAssignToReg<[X21]>>>,
2350b57cec5SDimitry Andric
236fe6060f1SDimitry Andric  // Pass SwiftAsync in an otherwise callee saved register so that it will be
237fe6060f1SDimitry Andric  // preserved for normal function calls.
238349cc55cSDimitry Andric  CCIfSwiftAsync<CCIfType<[i64], CCAssignToReg<[X22]>>>,
239fe6060f1SDimitry Andric
2400b57cec5SDimitry Andric  CCIfConsecutiveRegs<CCCustom<"CC_AArch64_Custom_Block">>,
2410b57cec5SDimitry Andric
2420b57cec5SDimitry Andric  // Handle i1, i8, i16, i32, i64, f32, f64 and v2f64 by passing in registers,
2430b57cec5SDimitry Andric  // up to eight each of GPR and FPR.
2440b57cec5SDimitry Andric  CCIfType<[i1, i8, i16], CCPromoteToType<i32>>,
245349cc55cSDimitry Andric  CCIfType<[i32], CCAssignToReg<[W0, W1, W2, W3, W4, W5, W6, W7]>>,
2460b57cec5SDimitry Andric  // i128 is split to two i64s, we can't fit half to register X7.
2470b57cec5SDimitry Andric  CCIfType<[i64],
248349cc55cSDimitry Andric           CCIfSplit<CCAssignToReg<[X0, X1, X2, X3, X4, X5, X6]>>>,
2490b57cec5SDimitry Andric  // i128 is split to two i64s, and its stack alignment is 16 bytes.
2500b57cec5SDimitry Andric  CCIfType<[i64], CCIfSplit<CCAssignToStackWithShadow<8, 16, [X7]>>>,
2510b57cec5SDimitry Andric
252349cc55cSDimitry Andric  CCIfType<[i64], CCAssignToReg<[X0, X1, X2, X3, X4, X5, X6, X7]>>,
253349cc55cSDimitry Andric  CCIfType<[f16], CCAssignToReg<[H0, H1, H2, H3, H4, H5, H6, H7]>>,
254349cc55cSDimitry Andric  CCIfType<[bf16], CCAssignToReg<[H0, H1, H2, H3, H4, H5, H6, H7]>>,
255349cc55cSDimitry Andric  CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7]>>,
256349cc55cSDimitry Andric  CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>,
2575ffd83dbSDimitry Andric  CCIfType<[v1i64, v2i32, v4i16, v8i8, v1f64, v2f32, v4f16, v4bf16],
258349cc55cSDimitry Andric           CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>,
2595ffd83dbSDimitry Andric  CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32, v2f64, v8f16, v8bf16],
2600b57cec5SDimitry Andric           CCAssignToReg<[Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>,
2610b57cec5SDimitry Andric
2620b57cec5SDimitry Andric  // If more than will fit in registers, pass them on the stack instead.
2630b57cec5SDimitry Andric  CCIf<"ValVT == MVT::i1 || ValVT == MVT::i8", CCAssignToStack<1, 1>>,
2645ffd83dbSDimitry Andric  CCIf<"ValVT == MVT::i16 || ValVT == MVT::f16 || ValVT == MVT::bf16",
2655ffd83dbSDimitry Andric  CCAssignToStack<2, 2>>,
2660b57cec5SDimitry Andric  CCIfType<[i32, f32], CCAssignToStack<4, 4>>,
2678bcb0991SDimitry Andric
2688bcb0991SDimitry Andric  // Re-demote pointers to 32-bits so we don't end up storing 64-bit
2698bcb0991SDimitry Andric  // values and clobbering neighbouring stack locations. Not very pretty.
2708bcb0991SDimitry Andric  CCIfPtr<CCIfILP32<CCTruncToType<i32>>>,
2718bcb0991SDimitry Andric  CCIfPtr<CCIfILP32<CCAssignToStack<4, 4>>>,
2728bcb0991SDimitry Andric
2735ffd83dbSDimitry Andric  CCIfType<[i64, f64, v1f64, v2f32, v1i64, v2i32, v4i16, v8i8, v4f16, v4bf16],
2740b57cec5SDimitry Andric           CCAssignToStack<8, 8>>,
2755ffd83dbSDimitry Andric  CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32, v2f64, v8f16, v8bf16],
2760b57cec5SDimitry Andric           CCAssignToStack<16, 16>>
2770b57cec5SDimitry Andric]>;
2780b57cec5SDimitry Andric
2790b57cec5SDimitry Andriclet Entry = 1 in
2800b57cec5SDimitry Andricdef CC_AArch64_DarwinPCS_VarArg : CallingConv<[
2810b57cec5SDimitry Andric  CCIfType<[iPTR], CCBitConvertToType<i64>>,
2820b57cec5SDimitry Andric  CCIfType<[v2f32], CCBitConvertToType<v2i32>>,
2830b57cec5SDimitry Andric  CCIfType<[v2f64, v4f32, f128], CCBitConvertToType<v2i64>>,
2840b57cec5SDimitry Andric
2850b57cec5SDimitry Andric  CCIfConsecutiveRegs<CCCustom<"CC_AArch64_Custom_Stack_Block">>,
2860b57cec5SDimitry Andric
2870b57cec5SDimitry Andric  // Handle all scalar types as either i64 or f64.
2880b57cec5SDimitry Andric  CCIfType<[i8, i16, i32], CCPromoteToType<i64>>,
2895ffd83dbSDimitry Andric  CCIfType<[f16, bf16, f32], CCPromoteToType<f64>>,
2900b57cec5SDimitry Andric
2910b57cec5SDimitry Andric  // Everything is on the stack.
2920b57cec5SDimitry Andric  // i128 is split to two i64s, and its stack alignment is 16 bytes.
2930b57cec5SDimitry Andric  CCIfType<[i64], CCIfSplit<CCAssignToStack<8, 16>>>,
2945ffd83dbSDimitry Andric  CCIfType<[i64, f64, v1i64, v2i32, v4i16, v8i8, v1f64, v2f32, v4f16, v4bf16],
2950b57cec5SDimitry Andric           CCAssignToStack<8, 8>>,
2965ffd83dbSDimitry Andric  CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32, v2f64, v8f16, v8bf16],
2970b57cec5SDimitry Andric           CCAssignToStack<16, 16>>
2980b57cec5SDimitry Andric]>;
2990b57cec5SDimitry Andric
3008bcb0991SDimitry Andric// In the ILP32 world, the minimum stack slot size is 4 bytes. Otherwise the
3018bcb0991SDimitry Andric// same as the normal Darwin VarArgs handling.
3028bcb0991SDimitry Andriclet Entry = 1 in
3038bcb0991SDimitry Andricdef CC_AArch64_DarwinPCS_ILP32_VarArg : CallingConv<[
3048bcb0991SDimitry Andric  CCIfType<[v2f32], CCBitConvertToType<v2i32>>,
3058bcb0991SDimitry Andric  CCIfType<[v2f64, v4f32, f128], CCBitConvertToType<v2i64>>,
3068bcb0991SDimitry Andric
3078bcb0991SDimitry Andric  // Handle all scalar types as either i32 or f32.
3088bcb0991SDimitry Andric  CCIfType<[i8, i16], CCPromoteToType<i32>>,
3095ffd83dbSDimitry Andric  CCIfType<[f16, bf16], CCPromoteToType<f32>>,
3108bcb0991SDimitry Andric
3118bcb0991SDimitry Andric  // Everything is on the stack.
3128bcb0991SDimitry Andric  // i128 is split to two i64s, and its stack alignment is 16 bytes.
3138bcb0991SDimitry Andric  CCIfPtr<CCIfILP32<CCTruncToType<i32>>>,
3148bcb0991SDimitry Andric  CCIfType<[i32, f32], CCAssignToStack<4, 4>>,
3158bcb0991SDimitry Andric  CCIfType<[i64], CCIfSplit<CCAssignToStack<8, 16>>>,
3165ffd83dbSDimitry Andric  CCIfType<[i64, f64, v1i64, v2i32, v4i16, v8i8, v1f64, v2f32, v4f16, v4bf16],
3178bcb0991SDimitry Andric           CCAssignToStack<8, 8>>,
3185ffd83dbSDimitry Andric  CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32, v2f64, v8f16, v8bf16],
3198bcb0991SDimitry Andric           CCAssignToStack<16, 16>>
3208bcb0991SDimitry Andric]>;
3218bcb0991SDimitry Andric
3228bcb0991SDimitry Andric
3230b57cec5SDimitry Andric// The WebKit_JS calling convention only passes the first argument (the callee)
3240b57cec5SDimitry Andric// in register and the remaining arguments on stack. We allow 32bit stack slots,
3250b57cec5SDimitry Andric// so that WebKit can write partial values in the stack and define the other
3260b57cec5SDimitry Andric// 32bit quantity as undef.
3270b57cec5SDimitry Andriclet Entry = 1 in
3280b57cec5SDimitry Andricdef CC_AArch64_WebKit_JS : CallingConv<[
3290b57cec5SDimitry Andric  // Handle i1, i8, i16, i32, and i64 passing in register X0 (W0).
3300b57cec5SDimitry Andric  CCIfType<[i1, i8, i16], CCPromoteToType<i32>>,
331349cc55cSDimitry Andric  CCIfType<[i32], CCAssignToReg<[W0]>>,
332349cc55cSDimitry Andric  CCIfType<[i64], CCAssignToReg<[X0]>>,
3330b57cec5SDimitry Andric
3340b57cec5SDimitry Andric  // Pass the remaining arguments on the stack instead.
3350b57cec5SDimitry Andric  CCIfType<[i32, f32], CCAssignToStack<4, 4>>,
3360b57cec5SDimitry Andric  CCIfType<[i64, f64], CCAssignToStack<8, 8>>
3370b57cec5SDimitry Andric]>;
3380b57cec5SDimitry Andric
3390b57cec5SDimitry Andriclet Entry = 1 in
3400b57cec5SDimitry Andricdef RetCC_AArch64_WebKit_JS : CallingConv<[
341349cc55cSDimitry Andric  CCIfType<[i32], CCAssignToReg<[W0, W1, W2, W3, W4, W5, W6, W7]>>,
342349cc55cSDimitry Andric  CCIfType<[i64], CCAssignToReg<[X0, X1, X2, X3, X4, X5, X6, X7]>>,
343349cc55cSDimitry Andric  CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7]>>,
344349cc55cSDimitry Andric  CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>
3450b57cec5SDimitry Andric]>;
3460b57cec5SDimitry Andric
3470b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
3480b57cec5SDimitry Andric// ARM64 Calling Convention for GHC
3490b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
3500b57cec5SDimitry Andric
3510b57cec5SDimitry Andric// This calling convention is specific to the Glasgow Haskell Compiler.
3520b57cec5SDimitry Andric// The only documentation is the GHC source code, specifically the C header
3530b57cec5SDimitry Andric// file:
3540b57cec5SDimitry Andric//
3550b57cec5SDimitry Andric//     https://github.com/ghc/ghc/blob/master/includes/stg/MachRegs.h
3560b57cec5SDimitry Andric//
3570b57cec5SDimitry Andric// which defines the registers for the Spineless Tagless G-Machine (STG) that
3580b57cec5SDimitry Andric// GHC uses to implement lazy evaluation. The generic STG machine has a set of
3590b57cec5SDimitry Andric// registers which are mapped to appropriate set of architecture specific
3600b57cec5SDimitry Andric// registers for each CPU architecture.
3610b57cec5SDimitry Andric//
3620b57cec5SDimitry Andric// The STG Machine is documented here:
3630b57cec5SDimitry Andric//
3640b57cec5SDimitry Andric//    https://ghc.haskell.org/trac/ghc/wiki/Commentary/Compiler/GeneratedCode
3650b57cec5SDimitry Andric//
3660b57cec5SDimitry Andric// The AArch64 register mapping is under the heading "The ARMv8/AArch64 ABI
3670b57cec5SDimitry Andric// register mapping".
3680b57cec5SDimitry Andric
3690b57cec5SDimitry Andriclet Entry = 1 in
3700b57cec5SDimitry Andricdef CC_AArch64_GHC : CallingConv<[
3710b57cec5SDimitry Andric  CCIfType<[iPTR], CCBitConvertToType<i64>>,
3720b57cec5SDimitry Andric
3730b57cec5SDimitry Andric  // Handle all vector types as either f64 or v2f64.
3740b57cec5SDimitry Andric  CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
3750b57cec5SDimitry Andric  CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32, f128], CCBitConvertToType<v2f64>>,
3760b57cec5SDimitry Andric
3770b57cec5SDimitry Andric  CCIfType<[v2f64], CCAssignToReg<[Q4, Q5]>>,
3780b57cec5SDimitry Andric  CCIfType<[f32], CCAssignToReg<[S8, S9, S10, S11]>>,
3790b57cec5SDimitry Andric  CCIfType<[f64], CCAssignToReg<[D12, D13, D14, D15]>>,
3800b57cec5SDimitry Andric
3810b57cec5SDimitry Andric  // Promote i8/i16/i32 arguments to i64.
3820b57cec5SDimitry Andric  CCIfType<[i8, i16, i32], CCPromoteToType<i64>>,
3830b57cec5SDimitry Andric
3840b57cec5SDimitry Andric  // Pass in STG registers: Base, Sp, Hp, R1, R2, R3, R4, R5, R6, SpLim
3850b57cec5SDimitry Andric  CCIfType<[i64], CCAssignToReg<[X19, X20, X21, X22, X23, X24, X25, X26, X27, X28]>>
3860b57cec5SDimitry Andric]>;
3870b57cec5SDimitry Andric
3888bcb0991SDimitry Andric// The order of the callee-saves in this file is important, because the
3898bcb0991SDimitry Andric// FrameLowering code will use this order to determine the layout the
3908bcb0991SDimitry Andric// callee-save area in the stack frame. As can be observed below, Darwin
3918bcb0991SDimitry Andric// requires the frame-record (LR, FP) to be at the top the callee-save area,
3928bcb0991SDimitry Andric// whereas for other platforms they are at the bottom.
3938bcb0991SDimitry Andric
3940b57cec5SDimitry Andric// FIXME: LR is only callee-saved in the sense that *we* preserve it and are
3950b57cec5SDimitry Andric// presumably a callee to someone. External functions may not do so, but this
3960b57cec5SDimitry Andric// is currently safe since BL has LR as an implicit-def and what happens after a
3970b57cec5SDimitry Andric// tail call doesn't matter.
3980b57cec5SDimitry Andric//
3990b57cec5SDimitry Andric// It would be better to model its preservation semantics properly (create a
4000b57cec5SDimitry Andric// vreg on entry, use it in RET & tail call generation; make that vreg def if we
4010b57cec5SDimitry Andric// end up saving LR as part of a call frame). Watch this space...
4028bcb0991SDimitry Andricdef CSR_AArch64_AAPCS : CalleeSavedRegs<(add X19, X20, X21, X22, X23, X24,
4038bcb0991SDimitry Andric                                           X25, X26, X27, X28, LR, FP,
4048bcb0991SDimitry Andric                                           D8,  D9,  D10, D11,
4058bcb0991SDimitry Andric                                           D12, D13, D14, D15)>;
4068bcb0991SDimitry Andric
4075ffd83dbSDimitry Andric// A variant for treating X18 as callee saved, when interfacing with
4085ffd83dbSDimitry Andric// code that needs X18 to be preserved.
4095ffd83dbSDimitry Andricdef CSR_AArch64_AAPCS_X18 : CalleeSavedRegs<(add X18, CSR_AArch64_AAPCS)>;
4100b57cec5SDimitry Andric
4110b57cec5SDimitry Andric// Win64 has unwinding codes for an (FP,LR) pair, save_fplr and save_fplr_x.
4120b57cec5SDimitry Andric// We put FP before LR, so that frame lowering logic generates (FP,LR) pairs,
4130b57cec5SDimitry Andric// and not (LR,FP) pairs.
4148bcb0991SDimitry Andricdef CSR_Win_AArch64_AAPCS : CalleeSavedRegs<(add X19, X20, X21, X22, X23, X24,
4158bcb0991SDimitry Andric                                               X25, X26, X27, X28, FP, LR,
4160b57cec5SDimitry Andric                                               D8, D9, D10, D11,
4170b57cec5SDimitry Andric                                               D12, D13, D14, D15)>;
4180b57cec5SDimitry Andric
419*06c3fb27SDimitry Andricdef CSR_Win_AArch64_AAPCS_SwiftError
420*06c3fb27SDimitry Andric    : CalleeSavedRegs<(sub CSR_Win_AArch64_AAPCS, X21)>;
421*06c3fb27SDimitry Andric
422*06c3fb27SDimitry Andricdef CSR_Win_AArch64_AAPCS_SwiftTail
423*06c3fb27SDimitry Andric    : CalleeSavedRegs<(sub CSR_Win_AArch64_AAPCS, X20, X22)>;
424*06c3fb27SDimitry Andric
425480093f4SDimitry Andric// The Control Flow Guard check call uses a custom calling convention that also
426480093f4SDimitry Andric// preserves X0-X8 and Q0-Q7.
427480093f4SDimitry Andricdef CSR_Win_AArch64_CFGuard_Check : CalleeSavedRegs<(add CSR_Win_AArch64_AAPCS,
428480093f4SDimitry Andric                                               (sequence "X%u", 0, 8),
429480093f4SDimitry Andric                                               (sequence "Q%u", 0, 7))>;
430480093f4SDimitry Andric
4310b57cec5SDimitry Andric// AArch64 PCS for vector functions (VPCS)
4320b57cec5SDimitry Andric// must (additionally) preserve full Q8-Q23 registers
4338bcb0991SDimitry Andricdef CSR_AArch64_AAVPCS : CalleeSavedRegs<(add X19, X20, X21, X22, X23, X24,
4348bcb0991SDimitry Andric                                          X25, X26, X27, X28, LR, FP,
4350b57cec5SDimitry Andric                                          (sequence "Q%u", 8, 23))>;
4360b57cec5SDimitry Andric
4378bcb0991SDimitry Andric// Functions taking SVE arguments or returning an SVE type
4388bcb0991SDimitry Andric// must (additionally) preserve full Z8-Z23 and predicate registers P4-P15
439480093f4SDimitry Andricdef CSR_AArch64_SVE_AAPCS : CalleeSavedRegs<(add (sequence "Z%u", 8, 23),
440480093f4SDimitry Andric                                                 (sequence "P%u", 4, 15),
441480093f4SDimitry Andric                                                 X19, X20, X21, X22, X23, X24,
442480093f4SDimitry Andric                                                 X25, X26, X27, X28, LR, FP)>;
4438bcb0991SDimitry Andric
444bdd1243dSDimitry Andric// SME ABI support routines such as __arm_tpidr2_save/restore preserve most registers.
445bdd1243dSDimitry Andricdef CSR_AArch64_SME_ABI_Support_Routines_PreserveMost_From_X0
446bdd1243dSDimitry Andric                          : CalleeSavedRegs<(add (sequence "Z%u", 0, 31),
447bdd1243dSDimitry Andric                                                 (sequence "P%u", 0, 15),
448bdd1243dSDimitry Andric                                                 (sequence "X%u", 0, 13),
449bdd1243dSDimitry Andric                                                 (sequence "X%u",19, 28),
450bdd1243dSDimitry Andric                                                 LR, FP)>;
451bdd1243dSDimitry Andric
452bdd1243dSDimitry Andric// SME ABI support routines __arm_sme_state preserves most registers.
453bdd1243dSDimitry Andricdef CSR_AArch64_SME_ABI_Support_Routines_PreserveMost_From_X2
454bdd1243dSDimitry Andric                          : CalleeSavedRegs<(add (sequence "Z%u", 0, 31),
455bdd1243dSDimitry Andric                                                 (sequence "P%u", 0, 15),
456bdd1243dSDimitry Andric                                                 (sequence "X%u", 2, 15),
457bdd1243dSDimitry Andric                                                 (sequence "X%u",19, 28),
458bdd1243dSDimitry Andric                                                 LR, FP)>;
459bdd1243dSDimitry Andric
460bdd1243dSDimitry Andric// The SMSTART/SMSTOP instructions preserve only GPR registers.
461bdd1243dSDimitry Andricdef CSR_AArch64_SMStartStop : CalleeSavedRegs<(add (sequence "X%u", 0, 28),
462bdd1243dSDimitry Andric                                                   LR, FP)>;
463bdd1243dSDimitry Andric
464fe6060f1SDimitry Andricdef CSR_AArch64_AAPCS_SwiftTail
465fe6060f1SDimitry Andric    : CalleeSavedRegs<(sub CSR_AArch64_AAPCS, X20, X22)>;
466fe6060f1SDimitry Andric
4670b57cec5SDimitry Andric// Constructors and destructors return 'this' in the iOS 64-bit C++ ABI; since
4680b57cec5SDimitry Andric// 'this' and the pointer return value are both passed in X0 in these cases,
4690b57cec5SDimitry Andric// this can be partially modelled by treating X0 as a callee-saved register;
4700b57cec5SDimitry Andric// only the resulting RegMask is used; the SaveList is ignored
4710b57cec5SDimitry Andric//
4720b57cec5SDimitry Andric// (For generic ARM 64-bit ABI code, clang will not generate constructors or
4730b57cec5SDimitry Andric// destructors with 'this' returns, so this RegMask will not be used in that
4740b57cec5SDimitry Andric// case)
4750b57cec5SDimitry Andricdef CSR_AArch64_AAPCS_ThisReturn : CalleeSavedRegs<(add CSR_AArch64_AAPCS, X0)>;
4760b57cec5SDimitry Andric
4770b57cec5SDimitry Andricdef CSR_AArch64_AAPCS_SwiftError
4785ffd83dbSDimitry Andric    : CalleeSavedRegs<(sub CSR_AArch64_AAPCS, X21)>;
4790b57cec5SDimitry Andric
4800b57cec5SDimitry Andric// The ELF stub used for TLS-descriptor access saves every feasible
4810b57cec5SDimitry Andric// register. Only X0 and LR are clobbered.
4820b57cec5SDimitry Andricdef CSR_AArch64_TLS_ELF
4830b57cec5SDimitry Andric    : CalleeSavedRegs<(add (sequence "X%u", 1, 28), FP,
4840b57cec5SDimitry Andric                           (sequence "Q%u", 0, 31))>;
4850b57cec5SDimitry Andric
4860b57cec5SDimitry Andricdef CSR_AArch64_AllRegs
4870b57cec5SDimitry Andric    : CalleeSavedRegs<(add (sequence "W%u", 0, 30), WSP,
4880b57cec5SDimitry Andric                           (sequence "X%u", 0, 28), FP, LR, SP,
4890b57cec5SDimitry Andric                           (sequence "B%u", 0, 31), (sequence "H%u", 0, 31),
4900b57cec5SDimitry Andric                           (sequence "S%u", 0, 31), (sequence "D%u", 0, 31),
4910b57cec5SDimitry Andric                           (sequence "Q%u", 0, 31))>;
4920b57cec5SDimitry Andric
4930b57cec5SDimitry Andricdef CSR_AArch64_NoRegs : CalleeSavedRegs<(add)>;
4940b57cec5SDimitry Andric
4950b57cec5SDimitry Andricdef CSR_AArch64_RT_MostRegs :  CalleeSavedRegs<(add CSR_AArch64_AAPCS,
4960b57cec5SDimitry Andric                                                (sequence "X%u", 9, 15))>;
4970b57cec5SDimitry Andric
498*06c3fb27SDimitry Andricdef CSR_AArch64_RT_AllRegs :  CalleeSavedRegs<(add CSR_AArch64_RT_MostRegs,
499*06c3fb27SDimitry Andric                                                (sequence "Q%u", 8, 31))>;
500*06c3fb27SDimitry Andric
5010b57cec5SDimitry Andricdef CSR_AArch64_StackProbe_Windows
5020b57cec5SDimitry Andric    : CalleeSavedRegs<(add (sequence "X%u", 0, 15),
5030b57cec5SDimitry Andric                           (sequence "X%u", 18, 28), FP, SP,
5040b57cec5SDimitry Andric                           (sequence "Q%u", 0, 31))>;
5050b57cec5SDimitry Andric
5065ffd83dbSDimitry Andric// Darwin variants of AAPCS.
5075ffd83dbSDimitry Andric// Darwin puts the frame-record at the top of the callee-save area.
5085ffd83dbSDimitry Andricdef CSR_Darwin_AArch64_AAPCS : CalleeSavedRegs<(add LR, FP, X19, X20, X21, X22,
5095ffd83dbSDimitry Andric                                                X23, X24, X25, X26, X27, X28,
5105ffd83dbSDimitry Andric                                                D8,  D9,  D10, D11,
5115ffd83dbSDimitry Andric                                                D12, D13, D14, D15)>;
5125ffd83dbSDimitry Andric
5135ffd83dbSDimitry Andricdef CSR_Darwin_AArch64_AAVPCS : CalleeSavedRegs<(add LR, FP, X19, X20, X21,
5145ffd83dbSDimitry Andric                                                 X22, X23, X24, X25, X26, X27,
5155ffd83dbSDimitry Andric                                                 X28, (sequence "Q%u", 8, 23))>;
516bdd1243dSDimitry Andric
517bdd1243dSDimitry Andric// For Windows calling convention on a non-windows OS, where X18 is treated
518bdd1243dSDimitry Andric// as reserved, back up X18 when entering non-windows code (marked with the
519bdd1243dSDimitry Andric// Windows calling convention) and restore when returning regardless of
520bdd1243dSDimitry Andric// whether the individual function uses it - it might call other functions
521bdd1243dSDimitry Andric// that clobber it.
522bdd1243dSDimitry Andricdef CSR_Darwin_AArch64_AAPCS_Win64
523bdd1243dSDimitry Andric    : CalleeSavedRegs<(add CSR_Darwin_AArch64_AAPCS, X18)>;
524bdd1243dSDimitry Andric
5255ffd83dbSDimitry Andricdef CSR_Darwin_AArch64_AAPCS_ThisReturn
5265ffd83dbSDimitry Andric    : CalleeSavedRegs<(add CSR_Darwin_AArch64_AAPCS, X0)>;
5275ffd83dbSDimitry Andric
5285ffd83dbSDimitry Andricdef CSR_Darwin_AArch64_AAPCS_SwiftError
5295ffd83dbSDimitry Andric    : CalleeSavedRegs<(sub CSR_Darwin_AArch64_AAPCS, X21)>;
5305ffd83dbSDimitry Andric
531fe6060f1SDimitry Andricdef CSR_Darwin_AArch64_AAPCS_SwiftTail
532fe6060f1SDimitry Andric    : CalleeSavedRegs<(sub CSR_Darwin_AArch64_AAPCS, X20, X22)>;
533fe6060f1SDimitry Andric
5345ffd83dbSDimitry Andric// The function used by Darwin to obtain the address of a thread-local variable
5355ffd83dbSDimitry Andric// guarantees more than a normal AAPCS function. x16 and x17 are used on the
5365ffd83dbSDimitry Andric// fast path for calculation, but other registers except X0 (argument/return)
5375ffd83dbSDimitry Andric// and LR (it is a call, after all) are preserved.
5385ffd83dbSDimitry Andricdef CSR_Darwin_AArch64_TLS
5395ffd83dbSDimitry Andric    : CalleeSavedRegs<(add (sub (sequence "X%u", 1, 28), X16, X17),
5405ffd83dbSDimitry Andric                           FP,
5415ffd83dbSDimitry Andric                           (sequence "Q%u", 0, 31))>;
5425ffd83dbSDimitry Andric
5435ffd83dbSDimitry Andric// We can only handle a register pair with adjacent registers, the register pair
5445ffd83dbSDimitry Andric// should belong to the same class as well. Since the access function on the
5455ffd83dbSDimitry Andric// fast path calls a function that follows CSR_Darwin_AArch64_TLS,
5465ffd83dbSDimitry Andric// CSR_Darwin_AArch64_CXX_TLS should be a subset of CSR_Darwin_AArch64_TLS.
5475ffd83dbSDimitry Andricdef CSR_Darwin_AArch64_CXX_TLS
5485ffd83dbSDimitry Andric    : CalleeSavedRegs<(add CSR_Darwin_AArch64_AAPCS,
54904eeddc0SDimitry Andric                           (sub (sequence "X%u", 1, 28), X9, X15, X16, X17, X18, X19),
5505ffd83dbSDimitry Andric                           (sequence "D%u", 0, 31))>;
5515ffd83dbSDimitry Andric
5525ffd83dbSDimitry Andric// CSRs that are handled by prologue, epilogue.
5535ffd83dbSDimitry Andricdef CSR_Darwin_AArch64_CXX_TLS_PE
5545ffd83dbSDimitry Andric    : CalleeSavedRegs<(add LR, FP)>;
5555ffd83dbSDimitry Andric
5565ffd83dbSDimitry Andric// CSRs that are handled explicitly via copies.
5575ffd83dbSDimitry Andricdef CSR_Darwin_AArch64_CXX_TLS_ViaCopy
5585ffd83dbSDimitry Andric    : CalleeSavedRegs<(sub CSR_Darwin_AArch64_CXX_TLS, LR, FP)>;
5595ffd83dbSDimitry Andric
5605ffd83dbSDimitry Andricdef CSR_Darwin_AArch64_RT_MostRegs
5615ffd83dbSDimitry Andric    : CalleeSavedRegs<(add CSR_Darwin_AArch64_AAPCS, (sequence "X%u", 9, 15))>;
5625ffd83dbSDimitry Andric
563*06c3fb27SDimitry Andricdef CSR_Darwin_AArch64_RT_AllRegs
564*06c3fb27SDimitry Andric    : CalleeSavedRegs<(add CSR_Darwin_AArch64_RT_MostRegs, (sequence "Q%u", 8, 31))>;
565*06c3fb27SDimitry Andric
5660b57cec5SDimitry Andric// Variants of the standard calling conventions for shadow call stack.
5670b57cec5SDimitry Andric// These all preserve x18 in addition to any other registers.
5680b57cec5SDimitry Andricdef CSR_AArch64_NoRegs_SCS
5690b57cec5SDimitry Andric    : CalleeSavedRegs<(add CSR_AArch64_NoRegs, X18)>;
5700b57cec5SDimitry Andricdef CSR_AArch64_AllRegs_SCS
5710b57cec5SDimitry Andric    : CalleeSavedRegs<(add CSR_AArch64_AllRegs, X18)>;
5720b57cec5SDimitry Andricdef CSR_AArch64_AAPCS_SwiftError_SCS
5730b57cec5SDimitry Andric    : CalleeSavedRegs<(add CSR_AArch64_AAPCS_SwiftError, X18)>;
5740b57cec5SDimitry Andricdef CSR_AArch64_RT_MostRegs_SCS
5750b57cec5SDimitry Andric    : CalleeSavedRegs<(add CSR_AArch64_RT_MostRegs, X18)>;
576*06c3fb27SDimitry Andricdef CSR_AArch64_RT_AllRegs_SCS
577*06c3fb27SDimitry Andric    : CalleeSavedRegs<(add CSR_AArch64_RT_AllRegs, X18)>;
5780b57cec5SDimitry Andricdef CSR_AArch64_AAVPCS_SCS
5790b57cec5SDimitry Andric    : CalleeSavedRegs<(add CSR_AArch64_AAVPCS, X18)>;
580480093f4SDimitry Andricdef CSR_AArch64_SVE_AAPCS_SCS
581480093f4SDimitry Andric    : CalleeSavedRegs<(add CSR_AArch64_SVE_AAPCS, X18)>;
5820b57cec5SDimitry Andricdef CSR_AArch64_AAPCS_SCS
5830b57cec5SDimitry Andric    : CalleeSavedRegs<(add CSR_AArch64_AAPCS, X18)>;
584