xref: /freebsd/contrib/llvm-project/llvm/lib/MCA/Context.cpp (revision 0b57cec536236d46e3dba9bd041533462f33dbb7)
1*0b57cec5SDimitry Andric //===---------------------------- Context.cpp -------------------*- C++ -*-===//
2*0b57cec5SDimitry Andric //
3*0b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4*0b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
5*0b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6*0b57cec5SDimitry Andric //
7*0b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
8*0b57cec5SDimitry Andric /// \file
9*0b57cec5SDimitry Andric ///
10*0b57cec5SDimitry Andric /// This file defines a class for holding ownership of various simulated
11*0b57cec5SDimitry Andric /// hardware units.  A Context also provides a utility routine for constructing
12*0b57cec5SDimitry Andric /// a default out-of-order pipeline with fetch, dispatch, execute, and retire
13*0b57cec5SDimitry Andric /// stages.
14*0b57cec5SDimitry Andric ///
15*0b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
16*0b57cec5SDimitry Andric 
17*0b57cec5SDimitry Andric #include "llvm/MCA/Context.h"
18*0b57cec5SDimitry Andric #include "llvm/MCA/HardwareUnits/RegisterFile.h"
19*0b57cec5SDimitry Andric #include "llvm/MCA/HardwareUnits/RetireControlUnit.h"
20*0b57cec5SDimitry Andric #include "llvm/MCA/HardwareUnits/Scheduler.h"
21*0b57cec5SDimitry Andric #include "llvm/MCA/Stages/DispatchStage.h"
22*0b57cec5SDimitry Andric #include "llvm/MCA/Stages/EntryStage.h"
23*0b57cec5SDimitry Andric #include "llvm/MCA/Stages/ExecuteStage.h"
24*0b57cec5SDimitry Andric #include "llvm/MCA/Stages/MicroOpQueueStage.h"
25*0b57cec5SDimitry Andric #include "llvm/MCA/Stages/RetireStage.h"
26*0b57cec5SDimitry Andric 
27*0b57cec5SDimitry Andric namespace llvm {
28*0b57cec5SDimitry Andric namespace mca {
29*0b57cec5SDimitry Andric 
30*0b57cec5SDimitry Andric std::unique_ptr<Pipeline>
31*0b57cec5SDimitry Andric Context::createDefaultPipeline(const PipelineOptions &Opts, InstrBuilder &IB,
32*0b57cec5SDimitry Andric                                SourceMgr &SrcMgr) {
33*0b57cec5SDimitry Andric   const MCSchedModel &SM = STI.getSchedModel();
34*0b57cec5SDimitry Andric 
35*0b57cec5SDimitry Andric   // Create the hardware units defining the backend.
36*0b57cec5SDimitry Andric   auto RCU = llvm::make_unique<RetireControlUnit>(SM);
37*0b57cec5SDimitry Andric   auto PRF = llvm::make_unique<RegisterFile>(SM, MRI, Opts.RegisterFileSize);
38*0b57cec5SDimitry Andric   auto LSU = llvm::make_unique<LSUnit>(SM, Opts.LoadQueueSize,
39*0b57cec5SDimitry Andric                                        Opts.StoreQueueSize, Opts.AssumeNoAlias);
40*0b57cec5SDimitry Andric   auto HWS = llvm::make_unique<Scheduler>(SM, *LSU);
41*0b57cec5SDimitry Andric 
42*0b57cec5SDimitry Andric   // Create the pipeline stages.
43*0b57cec5SDimitry Andric   auto Fetch = llvm::make_unique<EntryStage>(SrcMgr);
44*0b57cec5SDimitry Andric   auto Dispatch = llvm::make_unique<DispatchStage>(STI, MRI, Opts.DispatchWidth,
45*0b57cec5SDimitry Andric                                                    *RCU, *PRF);
46*0b57cec5SDimitry Andric   auto Execute =
47*0b57cec5SDimitry Andric       llvm::make_unique<ExecuteStage>(*HWS, Opts.EnableBottleneckAnalysis);
48*0b57cec5SDimitry Andric   auto Retire = llvm::make_unique<RetireStage>(*RCU, *PRF);
49*0b57cec5SDimitry Andric 
50*0b57cec5SDimitry Andric   // Pass the ownership of all the hardware units to this Context.
51*0b57cec5SDimitry Andric   addHardwareUnit(std::move(RCU));
52*0b57cec5SDimitry Andric   addHardwareUnit(std::move(PRF));
53*0b57cec5SDimitry Andric   addHardwareUnit(std::move(LSU));
54*0b57cec5SDimitry Andric   addHardwareUnit(std::move(HWS));
55*0b57cec5SDimitry Andric 
56*0b57cec5SDimitry Andric   // Build the pipeline.
57*0b57cec5SDimitry Andric   auto StagePipeline = llvm::make_unique<Pipeline>();
58*0b57cec5SDimitry Andric   StagePipeline->appendStage(std::move(Fetch));
59*0b57cec5SDimitry Andric   if (Opts.MicroOpQueueSize)
60*0b57cec5SDimitry Andric     StagePipeline->appendStage(llvm::make_unique<MicroOpQueueStage>(
61*0b57cec5SDimitry Andric         Opts.MicroOpQueueSize, Opts.DecodersThroughput));
62*0b57cec5SDimitry Andric   StagePipeline->appendStage(std::move(Dispatch));
63*0b57cec5SDimitry Andric   StagePipeline->appendStage(std::move(Execute));
64*0b57cec5SDimitry Andric   StagePipeline->appendStage(std::move(Retire));
65*0b57cec5SDimitry Andric   return StagePipeline;
66*0b57cec5SDimitry Andric }
67*0b57cec5SDimitry Andric 
68*0b57cec5SDimitry Andric } // namespace mca
69*0b57cec5SDimitry Andric } // namespace llvm
70