10b57cec5SDimitry Andric //===---------------------------- Context.cpp -------------------*- C++ -*-===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric /// \file
90b57cec5SDimitry Andric ///
100b57cec5SDimitry Andric /// This file defines a class for holding ownership of various simulated
110b57cec5SDimitry Andric /// hardware units. A Context also provides a utility routine for constructing
120b57cec5SDimitry Andric /// a default out-of-order pipeline with fetch, dispatch, execute, and retire
130b57cec5SDimitry Andric /// stages.
140b57cec5SDimitry Andric ///
150b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
160b57cec5SDimitry Andric
170b57cec5SDimitry Andric #include "llvm/MCA/Context.h"
180b57cec5SDimitry Andric #include "llvm/MCA/HardwareUnits/RegisterFile.h"
190b57cec5SDimitry Andric #include "llvm/MCA/HardwareUnits/RetireControlUnit.h"
200b57cec5SDimitry Andric #include "llvm/MCA/HardwareUnits/Scheduler.h"
210b57cec5SDimitry Andric #include "llvm/MCA/Stages/DispatchStage.h"
220b57cec5SDimitry Andric #include "llvm/MCA/Stages/EntryStage.h"
230b57cec5SDimitry Andric #include "llvm/MCA/Stages/ExecuteStage.h"
24fe6060f1SDimitry Andric #include "llvm/MCA/Stages/InOrderIssueStage.h"
250b57cec5SDimitry Andric #include "llvm/MCA/Stages/MicroOpQueueStage.h"
260b57cec5SDimitry Andric #include "llvm/MCA/Stages/RetireStage.h"
270b57cec5SDimitry Andric
280b57cec5SDimitry Andric namespace llvm {
290b57cec5SDimitry Andric namespace mca {
300b57cec5SDimitry Andric
310b57cec5SDimitry Andric std::unique_ptr<Pipeline>
createDefaultPipeline(const PipelineOptions & Opts,SourceMgr & SrcMgr,CustomBehaviour & CB)32fe6060f1SDimitry Andric Context::createDefaultPipeline(const PipelineOptions &Opts, SourceMgr &SrcMgr,
33fe6060f1SDimitry Andric CustomBehaviour &CB) {
340b57cec5SDimitry Andric const MCSchedModel &SM = STI.getSchedModel();
350b57cec5SDimitry Andric
36fe6060f1SDimitry Andric if (!SM.isOutOfOrder())
37fe6060f1SDimitry Andric return createInOrderPipeline(Opts, SrcMgr, CB);
38fe6060f1SDimitry Andric
390b57cec5SDimitry Andric // Create the hardware units defining the backend.
408bcb0991SDimitry Andric auto RCU = std::make_unique<RetireControlUnit>(SM);
418bcb0991SDimitry Andric auto PRF = std::make_unique<RegisterFile>(SM, MRI, Opts.RegisterFileSize);
428bcb0991SDimitry Andric auto LSU = std::make_unique<LSUnit>(SM, Opts.LoadQueueSize,
430b57cec5SDimitry Andric Opts.StoreQueueSize, Opts.AssumeNoAlias);
448bcb0991SDimitry Andric auto HWS = std::make_unique<Scheduler>(SM, *LSU);
450b57cec5SDimitry Andric
460b57cec5SDimitry Andric // Create the pipeline stages.
478bcb0991SDimitry Andric auto Fetch = std::make_unique<EntryStage>(SrcMgr);
48fe6060f1SDimitry Andric auto Dispatch =
49fe6060f1SDimitry Andric std::make_unique<DispatchStage>(STI, MRI, Opts.DispatchWidth, *RCU, *PRF);
500b57cec5SDimitry Andric auto Execute =
518bcb0991SDimitry Andric std::make_unique<ExecuteStage>(*HWS, Opts.EnableBottleneckAnalysis);
528bcb0991SDimitry Andric auto Retire = std::make_unique<RetireStage>(*RCU, *PRF, *LSU);
530b57cec5SDimitry Andric
540b57cec5SDimitry Andric // Pass the ownership of all the hardware units to this Context.
550b57cec5SDimitry Andric addHardwareUnit(std::move(RCU));
560b57cec5SDimitry Andric addHardwareUnit(std::move(PRF));
570b57cec5SDimitry Andric addHardwareUnit(std::move(LSU));
580b57cec5SDimitry Andric addHardwareUnit(std::move(HWS));
590b57cec5SDimitry Andric
600b57cec5SDimitry Andric // Build the pipeline.
618bcb0991SDimitry Andric auto StagePipeline = std::make_unique<Pipeline>();
620b57cec5SDimitry Andric StagePipeline->appendStage(std::move(Fetch));
630b57cec5SDimitry Andric if (Opts.MicroOpQueueSize)
648bcb0991SDimitry Andric StagePipeline->appendStage(std::make_unique<MicroOpQueueStage>(
650b57cec5SDimitry Andric Opts.MicroOpQueueSize, Opts.DecodersThroughput));
660b57cec5SDimitry Andric StagePipeline->appendStage(std::move(Dispatch));
670b57cec5SDimitry Andric StagePipeline->appendStage(std::move(Execute));
680b57cec5SDimitry Andric StagePipeline->appendStage(std::move(Retire));
690b57cec5SDimitry Andric return StagePipeline;
700b57cec5SDimitry Andric }
710b57cec5SDimitry Andric
72fe6060f1SDimitry Andric std::unique_ptr<Pipeline>
createInOrderPipeline(const PipelineOptions & Opts,SourceMgr & SrcMgr,CustomBehaviour & CB)73fe6060f1SDimitry Andric Context::createInOrderPipeline(const PipelineOptions &Opts, SourceMgr &SrcMgr,
74fe6060f1SDimitry Andric CustomBehaviour &CB) {
75fe6060f1SDimitry Andric const MCSchedModel &SM = STI.getSchedModel();
76fe6060f1SDimitry Andric auto PRF = std::make_unique<RegisterFile>(SM, MRI, Opts.RegisterFileSize);
77*349cc55cSDimitry Andric auto LSU = std::make_unique<LSUnit>(SM, Opts.LoadQueueSize,
78*349cc55cSDimitry Andric Opts.StoreQueueSize, Opts.AssumeNoAlias);
79fe6060f1SDimitry Andric
80fe6060f1SDimitry Andric // Create the pipeline stages.
81fe6060f1SDimitry Andric auto Entry = std::make_unique<EntryStage>(SrcMgr);
82*349cc55cSDimitry Andric auto InOrderIssue = std::make_unique<InOrderIssueStage>(STI, *PRF, CB, *LSU);
83fe6060f1SDimitry Andric auto StagePipeline = std::make_unique<Pipeline>();
84fe6060f1SDimitry Andric
85fe6060f1SDimitry Andric // Pass the ownership of all the hardware units to this Context.
86fe6060f1SDimitry Andric addHardwareUnit(std::move(PRF));
87*349cc55cSDimitry Andric addHardwareUnit(std::move(LSU));
88fe6060f1SDimitry Andric
89fe6060f1SDimitry Andric // Build the pipeline.
90fe6060f1SDimitry Andric StagePipeline->appendStage(std::move(Entry));
91fe6060f1SDimitry Andric StagePipeline->appendStage(std::move(InOrderIssue));
92fe6060f1SDimitry Andric return StagePipeline;
93fe6060f1SDimitry Andric }
94fe6060f1SDimitry Andric
950b57cec5SDimitry Andric } // namespace mca
960b57cec5SDimitry Andric } // namespace llvm
97