10b57cec5SDimitry Andric //===- TwoAddressInstructionPass.cpp - Two-Address instruction pass -------===// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric // 90b57cec5SDimitry Andric // This file implements the TwoAddress instruction pass which is used 100b57cec5SDimitry Andric // by most register allocators. Two-Address instructions are rewritten 110b57cec5SDimitry Andric // from: 120b57cec5SDimitry Andric // 130b57cec5SDimitry Andric // A = B op C 140b57cec5SDimitry Andric // 150b57cec5SDimitry Andric // to: 160b57cec5SDimitry Andric // 170b57cec5SDimitry Andric // A = B 180b57cec5SDimitry Andric // A op= C 190b57cec5SDimitry Andric // 200b57cec5SDimitry Andric // Note that if a register allocator chooses to use this pass, that it 210b57cec5SDimitry Andric // has to be capable of handling the non-SSA nature of these rewritten 220b57cec5SDimitry Andric // virtual registers. 230b57cec5SDimitry Andric // 240b57cec5SDimitry Andric // It is also worth noting that the duplicate operand of the two 250b57cec5SDimitry Andric // address instruction is removed. 260b57cec5SDimitry Andric // 270b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 280b57cec5SDimitry Andric 290b57cec5SDimitry Andric #include "llvm/ADT/DenseMap.h" 300b57cec5SDimitry Andric #include "llvm/ADT/SmallPtrSet.h" 310b57cec5SDimitry Andric #include "llvm/ADT/SmallVector.h" 320b57cec5SDimitry Andric #include "llvm/ADT/Statistic.h" 330b57cec5SDimitry Andric #include "llvm/ADT/iterator_range.h" 340b57cec5SDimitry Andric #include "llvm/Analysis/AliasAnalysis.h" 350b57cec5SDimitry Andric #include "llvm/CodeGen/LiveInterval.h" 360b57cec5SDimitry Andric #include "llvm/CodeGen/LiveIntervals.h" 370b57cec5SDimitry Andric #include "llvm/CodeGen/LiveVariables.h" 380b57cec5SDimitry Andric #include "llvm/CodeGen/MachineBasicBlock.h" 390b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h" 400b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunctionPass.h" 410b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstr.h" 420b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h" 430b57cec5SDimitry Andric #include "llvm/CodeGen/MachineOperand.h" 440b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h" 450b57cec5SDimitry Andric #include "llvm/CodeGen/Passes.h" 460b57cec5SDimitry Andric #include "llvm/CodeGen/SlotIndexes.h" 470b57cec5SDimitry Andric #include "llvm/CodeGen/TargetInstrInfo.h" 480b57cec5SDimitry Andric #include "llvm/CodeGen/TargetOpcodes.h" 490b57cec5SDimitry Andric #include "llvm/CodeGen/TargetRegisterInfo.h" 500b57cec5SDimitry Andric #include "llvm/CodeGen/TargetSubtargetInfo.h" 510b57cec5SDimitry Andric #include "llvm/MC/MCInstrDesc.h" 520b57cec5SDimitry Andric #include "llvm/Pass.h" 530b57cec5SDimitry Andric #include "llvm/Support/CodeGen.h" 540b57cec5SDimitry Andric #include "llvm/Support/CommandLine.h" 550b57cec5SDimitry Andric #include "llvm/Support/Debug.h" 560b57cec5SDimitry Andric #include "llvm/Support/ErrorHandling.h" 570b57cec5SDimitry Andric #include "llvm/Support/raw_ostream.h" 580b57cec5SDimitry Andric #include "llvm/Target/TargetMachine.h" 590b57cec5SDimitry Andric #include <cassert> 600b57cec5SDimitry Andric #include <iterator> 610b57cec5SDimitry Andric #include <utility> 620b57cec5SDimitry Andric 630b57cec5SDimitry Andric using namespace llvm; 640b57cec5SDimitry Andric 650b57cec5SDimitry Andric #define DEBUG_TYPE "twoaddressinstruction" 660b57cec5SDimitry Andric 670b57cec5SDimitry Andric STATISTIC(NumTwoAddressInstrs, "Number of two-address instructions"); 680b57cec5SDimitry Andric STATISTIC(NumCommuted , "Number of instructions commuted to coalesce"); 690b57cec5SDimitry Andric STATISTIC(NumAggrCommuted , "Number of instructions aggressively commuted"); 700b57cec5SDimitry Andric STATISTIC(NumConvertedTo3Addr, "Number of instructions promoted to 3-address"); 710b57cec5SDimitry Andric STATISTIC(NumReSchedUps, "Number of instructions re-scheduled up"); 720b57cec5SDimitry Andric STATISTIC(NumReSchedDowns, "Number of instructions re-scheduled down"); 730b57cec5SDimitry Andric 740b57cec5SDimitry Andric // Temporary flag to disable rescheduling. 750b57cec5SDimitry Andric static cl::opt<bool> 760b57cec5SDimitry Andric EnableRescheduling("twoaddr-reschedule", 770b57cec5SDimitry Andric cl::desc("Coalesce copies by rescheduling (default=true)"), 780b57cec5SDimitry Andric cl::init(true), cl::Hidden); 790b57cec5SDimitry Andric 800b57cec5SDimitry Andric // Limit the number of dataflow edges to traverse when evaluating the benefit 810b57cec5SDimitry Andric // of commuting operands. 820b57cec5SDimitry Andric static cl::opt<unsigned> MaxDataFlowEdge( 830b57cec5SDimitry Andric "dataflow-edge-limit", cl::Hidden, cl::init(3), 840b57cec5SDimitry Andric cl::desc("Maximum number of dataflow edges to traverse when evaluating " 850b57cec5SDimitry Andric "the benefit of commuting operands")); 860b57cec5SDimitry Andric 870b57cec5SDimitry Andric namespace { 880b57cec5SDimitry Andric 890b57cec5SDimitry Andric class TwoAddressInstructionPass : public MachineFunctionPass { 9006c3fb27SDimitry Andric MachineFunction *MF = nullptr; 9106c3fb27SDimitry Andric const TargetInstrInfo *TII = nullptr; 9206c3fb27SDimitry Andric const TargetRegisterInfo *TRI = nullptr; 9306c3fb27SDimitry Andric const InstrItineraryData *InstrItins = nullptr; 9406c3fb27SDimitry Andric MachineRegisterInfo *MRI = nullptr; 9506c3fb27SDimitry Andric LiveVariables *LV = nullptr; 9606c3fb27SDimitry Andric LiveIntervals *LIS = nullptr; 9706c3fb27SDimitry Andric AliasAnalysis *AA = nullptr; 985f757f3fSDimitry Andric CodeGenOptLevel OptLevel = CodeGenOptLevel::None; 990b57cec5SDimitry Andric 1000b57cec5SDimitry Andric // The current basic block being processed. 10106c3fb27SDimitry Andric MachineBasicBlock *MBB = nullptr; 1020b57cec5SDimitry Andric 1030b57cec5SDimitry Andric // Keep track the distance of a MI from the start of the current basic block. 1040b57cec5SDimitry Andric DenseMap<MachineInstr*, unsigned> DistanceMap; 1050b57cec5SDimitry Andric 1060b57cec5SDimitry Andric // Set of already processed instructions in the current block. 1070b57cec5SDimitry Andric SmallPtrSet<MachineInstr*, 8> Processed; 1080b57cec5SDimitry Andric 1090b57cec5SDimitry Andric // A map from virtual registers to physical registers which are likely targets 1100b57cec5SDimitry Andric // to be coalesced to due to copies from physical registers to virtual 1110b57cec5SDimitry Andric // registers. e.g. v1024 = move r0. 112e8d8bef9SDimitry Andric DenseMap<Register, Register> SrcRegMap; 1130b57cec5SDimitry Andric 1140b57cec5SDimitry Andric // A map from virtual registers to physical registers which are likely targets 1150b57cec5SDimitry Andric // to be coalesced to due to copies to physical registers from virtual 1160b57cec5SDimitry Andric // registers. e.g. r1 = move v1024. 117e8d8bef9SDimitry Andric DenseMap<Register, Register> DstRegMap; 1180b57cec5SDimitry Andric 1195f757f3fSDimitry Andric MachineInstr *getSingleDef(Register Reg, MachineBasicBlock *BB) const; 120349cc55cSDimitry Andric 121e8d8bef9SDimitry Andric bool isRevCopyChain(Register FromReg, Register ToReg, int Maxlen); 1220b57cec5SDimitry Andric 123e8d8bef9SDimitry Andric bool noUseAfterLastDef(Register Reg, unsigned Dist, unsigned &LastDef); 1240b57cec5SDimitry Andric 1255f757f3fSDimitry Andric bool isCopyToReg(MachineInstr &MI, Register &SrcReg, Register &DstReg, 1265f757f3fSDimitry Andric bool &IsSrcPhys, bool &IsDstPhys) const; 1275f757f3fSDimitry Andric 1285f757f3fSDimitry Andric bool isPlainlyKilled(const MachineInstr *MI, LiveRange &LR) const; 1295f757f3fSDimitry Andric bool isPlainlyKilled(const MachineInstr *MI, Register Reg) const; 1305f757f3fSDimitry Andric bool isPlainlyKilled(const MachineOperand &MO) const; 1315f757f3fSDimitry Andric 1325f757f3fSDimitry Andric bool isKilled(MachineInstr &MI, Register Reg, bool allowFalsePositives) const; 1335f757f3fSDimitry Andric 1345f757f3fSDimitry Andric MachineInstr *findOnlyInterestingUse(Register Reg, MachineBasicBlock *MBB, 1355f757f3fSDimitry Andric bool &IsCopy, Register &DstReg, 1365f757f3fSDimitry Andric bool &IsDstPhys) const; 1375f757f3fSDimitry Andric 1385f757f3fSDimitry Andric bool regsAreCompatible(Register RegA, Register RegB) const; 1395f757f3fSDimitry Andric 1405f757f3fSDimitry Andric void removeMapRegEntry(const MachineOperand &MO, 1415f757f3fSDimitry Andric DenseMap<Register, Register> &RegMap) const; 1425f757f3fSDimitry Andric 1435f757f3fSDimitry Andric void removeClobberedSrcRegMap(MachineInstr *MI); 1445f757f3fSDimitry Andric 1455f757f3fSDimitry Andric bool regOverlapsSet(const SmallVectorImpl<Register> &Set, Register Reg) const; 1465f757f3fSDimitry Andric 147e8d8bef9SDimitry Andric bool isProfitableToCommute(Register RegA, Register RegB, Register RegC, 1480b57cec5SDimitry Andric MachineInstr *MI, unsigned Dist); 1490b57cec5SDimitry Andric 1500b57cec5SDimitry Andric bool commuteInstruction(MachineInstr *MI, unsigned DstIdx, 1510b57cec5SDimitry Andric unsigned RegBIdx, unsigned RegCIdx, unsigned Dist); 1520b57cec5SDimitry Andric 153e8d8bef9SDimitry Andric bool isProfitableToConv3Addr(Register RegA, Register RegB); 1540b57cec5SDimitry Andric 1550b57cec5SDimitry Andric bool convertInstTo3Addr(MachineBasicBlock::iterator &mi, 156e8d8bef9SDimitry Andric MachineBasicBlock::iterator &nmi, Register RegA, 157349cc55cSDimitry Andric Register RegB, unsigned &Dist); 1580b57cec5SDimitry Andric 159e8d8bef9SDimitry Andric bool isDefTooClose(Register Reg, unsigned Dist, MachineInstr *MI); 1600b57cec5SDimitry Andric 1610b57cec5SDimitry Andric bool rescheduleMIBelowKill(MachineBasicBlock::iterator &mi, 162e8d8bef9SDimitry Andric MachineBasicBlock::iterator &nmi, Register Reg); 1630b57cec5SDimitry Andric bool rescheduleKillAboveMI(MachineBasicBlock::iterator &mi, 164e8d8bef9SDimitry Andric MachineBasicBlock::iterator &nmi, Register Reg); 1650b57cec5SDimitry Andric 1660b57cec5SDimitry Andric bool tryInstructionTransform(MachineBasicBlock::iterator &mi, 1670b57cec5SDimitry Andric MachineBasicBlock::iterator &nmi, 1680b57cec5SDimitry Andric unsigned SrcIdx, unsigned DstIdx, 169349cc55cSDimitry Andric unsigned &Dist, bool shouldOnlyCommute); 1700b57cec5SDimitry Andric 1710b57cec5SDimitry Andric bool tryInstructionCommute(MachineInstr *MI, 1720b57cec5SDimitry Andric unsigned DstOpIdx, 1730b57cec5SDimitry Andric unsigned BaseOpIdx, 1740b57cec5SDimitry Andric bool BaseOpKilled, 1750b57cec5SDimitry Andric unsigned Dist); 176e8d8bef9SDimitry Andric void scanUses(Register DstReg); 1770b57cec5SDimitry Andric 1780b57cec5SDimitry Andric void processCopy(MachineInstr *MI); 1790b57cec5SDimitry Andric 1800b57cec5SDimitry Andric using TiedPairList = SmallVector<std::pair<unsigned, unsigned>, 4>; 1810b57cec5SDimitry Andric using TiedOperandMap = SmallDenseMap<unsigned, TiedPairList>; 1820b57cec5SDimitry Andric 1830b57cec5SDimitry Andric bool collectTiedOperands(MachineInstr *MI, TiedOperandMap&); 1840b57cec5SDimitry Andric void processTiedPairs(MachineInstr *MI, TiedPairList&, unsigned &Dist); 1850b57cec5SDimitry Andric void eliminateRegSequence(MachineBasicBlock::iterator&); 18681ad6265SDimitry Andric bool processStatepoint(MachineInstr *MI, TiedOperandMap &TiedOperands); 1870b57cec5SDimitry Andric 1880b57cec5SDimitry Andric public: 1890b57cec5SDimitry Andric static char ID; // Pass identification, replacement for typeid 1900b57cec5SDimitry Andric 1910b57cec5SDimitry Andric TwoAddressInstructionPass() : MachineFunctionPass(ID) { 1920b57cec5SDimitry Andric initializeTwoAddressInstructionPassPass(*PassRegistry::getPassRegistry()); 1930b57cec5SDimitry Andric } 1940b57cec5SDimitry Andric 1950b57cec5SDimitry Andric void getAnalysisUsage(AnalysisUsage &AU) const override { 1960b57cec5SDimitry Andric AU.setPreservesCFG(); 1970b57cec5SDimitry Andric AU.addUsedIfAvailable<AAResultsWrapperPass>(); 1980b57cec5SDimitry Andric AU.addUsedIfAvailable<LiveVariables>(); 1990b57cec5SDimitry Andric AU.addPreserved<LiveVariables>(); 2000b57cec5SDimitry Andric AU.addPreserved<SlotIndexes>(); 2010b57cec5SDimitry Andric AU.addPreserved<LiveIntervals>(); 2020b57cec5SDimitry Andric AU.addPreservedID(MachineLoopInfoID); 2030b57cec5SDimitry Andric AU.addPreservedID(MachineDominatorsID); 2040b57cec5SDimitry Andric MachineFunctionPass::getAnalysisUsage(AU); 2050b57cec5SDimitry Andric } 2060b57cec5SDimitry Andric 2070b57cec5SDimitry Andric /// Pass entry point. 2080b57cec5SDimitry Andric bool runOnMachineFunction(MachineFunction&) override; 2090b57cec5SDimitry Andric }; 2100b57cec5SDimitry Andric 2110b57cec5SDimitry Andric } // end anonymous namespace 2120b57cec5SDimitry Andric 2130b57cec5SDimitry Andric char TwoAddressInstructionPass::ID = 0; 2140b57cec5SDimitry Andric 2150b57cec5SDimitry Andric char &llvm::TwoAddressInstructionPassID = TwoAddressInstructionPass::ID; 2160b57cec5SDimitry Andric 2170b57cec5SDimitry Andric INITIALIZE_PASS_BEGIN(TwoAddressInstructionPass, DEBUG_TYPE, 2180b57cec5SDimitry Andric "Two-Address instruction pass", false, false) 2190b57cec5SDimitry Andric INITIALIZE_PASS_DEPENDENCY(AAResultsWrapperPass) 2200b57cec5SDimitry Andric INITIALIZE_PASS_END(TwoAddressInstructionPass, DEBUG_TYPE, 2210b57cec5SDimitry Andric "Two-Address instruction pass", false, false) 2220b57cec5SDimitry Andric 2230b57cec5SDimitry Andric /// Return the MachineInstr* if it is the single def of the Reg in current BB. 2245f757f3fSDimitry Andric MachineInstr * 2255f757f3fSDimitry Andric TwoAddressInstructionPass::getSingleDef(Register Reg, 2265f757f3fSDimitry Andric MachineBasicBlock *BB) const { 2270b57cec5SDimitry Andric MachineInstr *Ret = nullptr; 2280b57cec5SDimitry Andric for (MachineInstr &DefMI : MRI->def_instructions(Reg)) { 2290b57cec5SDimitry Andric if (DefMI.getParent() != BB || DefMI.isDebugValue()) 2300b57cec5SDimitry Andric continue; 2310b57cec5SDimitry Andric if (!Ret) 2320b57cec5SDimitry Andric Ret = &DefMI; 2330b57cec5SDimitry Andric else if (Ret != &DefMI) 2340b57cec5SDimitry Andric return nullptr; 2350b57cec5SDimitry Andric } 2360b57cec5SDimitry Andric return Ret; 2370b57cec5SDimitry Andric } 2380b57cec5SDimitry Andric 2390b57cec5SDimitry Andric /// Check if there is a reversed copy chain from FromReg to ToReg: 2400b57cec5SDimitry Andric /// %Tmp1 = copy %Tmp2; 2410b57cec5SDimitry Andric /// %FromReg = copy %Tmp1; 2420b57cec5SDimitry Andric /// %ToReg = add %FromReg ... 2430b57cec5SDimitry Andric /// %Tmp2 = copy %ToReg; 2440b57cec5SDimitry Andric /// MaxLen specifies the maximum length of the copy chain the func 2450b57cec5SDimitry Andric /// can walk through. 246e8d8bef9SDimitry Andric bool TwoAddressInstructionPass::isRevCopyChain(Register FromReg, Register ToReg, 2470b57cec5SDimitry Andric int Maxlen) { 248e8d8bef9SDimitry Andric Register TmpReg = FromReg; 2490b57cec5SDimitry Andric for (int i = 0; i < Maxlen; i++) { 2505f757f3fSDimitry Andric MachineInstr *Def = getSingleDef(TmpReg, MBB); 2510b57cec5SDimitry Andric if (!Def || !Def->isCopy()) 2520b57cec5SDimitry Andric return false; 2530b57cec5SDimitry Andric 2540b57cec5SDimitry Andric TmpReg = Def->getOperand(1).getReg(); 2550b57cec5SDimitry Andric 2560b57cec5SDimitry Andric if (TmpReg == ToReg) 2570b57cec5SDimitry Andric return true; 2580b57cec5SDimitry Andric } 2590b57cec5SDimitry Andric return false; 2600b57cec5SDimitry Andric } 2610b57cec5SDimitry Andric 2620b57cec5SDimitry Andric /// Return true if there are no intervening uses between the last instruction 2630b57cec5SDimitry Andric /// in the MBB that defines the specified register and the two-address 2640b57cec5SDimitry Andric /// instruction which is being processed. It also returns the last def location 2650b57cec5SDimitry Andric /// by reference. 266e8d8bef9SDimitry Andric bool TwoAddressInstructionPass::noUseAfterLastDef(Register Reg, unsigned Dist, 2670b57cec5SDimitry Andric unsigned &LastDef) { 2680b57cec5SDimitry Andric LastDef = 0; 2690b57cec5SDimitry Andric unsigned LastUse = Dist; 2700b57cec5SDimitry Andric for (MachineOperand &MO : MRI->reg_operands(Reg)) { 2710b57cec5SDimitry Andric MachineInstr *MI = MO.getParent(); 2720b57cec5SDimitry Andric if (MI->getParent() != MBB || MI->isDebugValue()) 2730b57cec5SDimitry Andric continue; 2740b57cec5SDimitry Andric DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(MI); 2750b57cec5SDimitry Andric if (DI == DistanceMap.end()) 2760b57cec5SDimitry Andric continue; 2770b57cec5SDimitry Andric if (MO.isUse() && DI->second < LastUse) 2780b57cec5SDimitry Andric LastUse = DI->second; 2790b57cec5SDimitry Andric if (MO.isDef() && DI->second > LastDef) 2800b57cec5SDimitry Andric LastDef = DI->second; 2810b57cec5SDimitry Andric } 2820b57cec5SDimitry Andric 2830b57cec5SDimitry Andric return !(LastUse > LastDef && LastUse < Dist); 2840b57cec5SDimitry Andric } 2850b57cec5SDimitry Andric 2860b57cec5SDimitry Andric /// Return true if the specified MI is a copy instruction or an extract_subreg 2870b57cec5SDimitry Andric /// instruction. It also returns the source and destination registers and 2880b57cec5SDimitry Andric /// whether they are physical registers by reference. 2895f757f3fSDimitry Andric bool TwoAddressInstructionPass::isCopyToReg(MachineInstr &MI, Register &SrcReg, 2905f757f3fSDimitry Andric Register &DstReg, bool &IsSrcPhys, 2915f757f3fSDimitry Andric bool &IsDstPhys) const { 2920b57cec5SDimitry Andric SrcReg = 0; 2930b57cec5SDimitry Andric DstReg = 0; 2940b57cec5SDimitry Andric if (MI.isCopy()) { 2950b57cec5SDimitry Andric DstReg = MI.getOperand(0).getReg(); 2960b57cec5SDimitry Andric SrcReg = MI.getOperand(1).getReg(); 2970b57cec5SDimitry Andric } else if (MI.isInsertSubreg() || MI.isSubregToReg()) { 2980b57cec5SDimitry Andric DstReg = MI.getOperand(0).getReg(); 2990b57cec5SDimitry Andric SrcReg = MI.getOperand(2).getReg(); 300e8d8bef9SDimitry Andric } else { 3010b57cec5SDimitry Andric return false; 302e8d8bef9SDimitry Andric } 3030b57cec5SDimitry Andric 304e8d8bef9SDimitry Andric IsSrcPhys = SrcReg.isPhysical(); 305e8d8bef9SDimitry Andric IsDstPhys = DstReg.isPhysical(); 3060b57cec5SDimitry Andric return true; 3070b57cec5SDimitry Andric } 3080b57cec5SDimitry Andric 3095f757f3fSDimitry Andric bool TwoAddressInstructionPass::isPlainlyKilled(const MachineInstr *MI, 3105f757f3fSDimitry Andric LiveRange &LR) const { 3115f757f3fSDimitry Andric // This is to match the kill flag version where undefs don't have kill flags. 3125f757f3fSDimitry Andric if (!LR.hasAtLeastOneValue()) 3135f757f3fSDimitry Andric return false; 3145f757f3fSDimitry Andric 3155f757f3fSDimitry Andric SlotIndex useIdx = LIS->getInstructionIndex(*MI); 3165f757f3fSDimitry Andric LiveInterval::const_iterator I = LR.find(useIdx); 3175f757f3fSDimitry Andric assert(I != LR.end() && "Reg must be live-in to use."); 3185f757f3fSDimitry Andric return !I->end.isBlock() && SlotIndex::isSameInstr(I->end, useIdx); 3195f757f3fSDimitry Andric } 3205f757f3fSDimitry Andric 3210b57cec5SDimitry Andric /// Test if the given register value, which is used by the 3220b57cec5SDimitry Andric /// given instruction, is killed by the given instruction. 3235f757f3fSDimitry Andric bool TwoAddressInstructionPass::isPlainlyKilled(const MachineInstr *MI, 3245f757f3fSDimitry Andric Register Reg) const { 3250b57cec5SDimitry Andric // FIXME: Sometimes tryInstructionTransform() will add instructions and 3260b57cec5SDimitry Andric // test whether they can be folded before keeping them. In this case it 3270b57cec5SDimitry Andric // sets a kill before recursively calling tryInstructionTransform() again. 3280b57cec5SDimitry Andric // If there is no interval available, we assume that this instruction is 3290b57cec5SDimitry Andric // one of those. A kill flag is manually inserted on the operand so the 3300b57cec5SDimitry Andric // check below will handle it. 3315f757f3fSDimitry Andric if (LIS && !LIS->isNotInMIMap(*MI)) { 3325f757f3fSDimitry Andric if (Reg.isVirtual()) 3335f757f3fSDimitry Andric return isPlainlyKilled(MI, LIS->getInterval(Reg)); 3345f757f3fSDimitry Andric // Reserved registers are considered always live. 3355f757f3fSDimitry Andric if (MRI->isReserved(Reg)) 3360b57cec5SDimitry Andric return false; 3375f757f3fSDimitry Andric return all_of(TRI->regunits(Reg), [&](MCRegUnit U) { 3385f757f3fSDimitry Andric return isPlainlyKilled(MI, LIS->getRegUnit(U)); 3395f757f3fSDimitry Andric }); 3400b57cec5SDimitry Andric } 3410b57cec5SDimitry Andric 3420b57cec5SDimitry Andric return MI->killsRegister(Reg); 3430b57cec5SDimitry Andric } 3440b57cec5SDimitry Andric 34506c3fb27SDimitry Andric /// Test if the register used by the given operand is killed by the operand's 34606c3fb27SDimitry Andric /// instruction. 3475f757f3fSDimitry Andric bool TwoAddressInstructionPass::isPlainlyKilled( 3485f757f3fSDimitry Andric const MachineOperand &MO) const { 3495f757f3fSDimitry Andric return MO.isKill() || isPlainlyKilled(MO.getParent(), MO.getReg()); 35006c3fb27SDimitry Andric } 35106c3fb27SDimitry Andric 3520b57cec5SDimitry Andric /// Test if the given register value, which is used by the given 3530b57cec5SDimitry Andric /// instruction, is killed by the given instruction. This looks through 3540b57cec5SDimitry Andric /// coalescable copies to see if the original value is potentially not killed. 3550b57cec5SDimitry Andric /// 3560b57cec5SDimitry Andric /// For example, in this code: 3570b57cec5SDimitry Andric /// 3580b57cec5SDimitry Andric /// %reg1034 = copy %reg1024 3590b57cec5SDimitry Andric /// %reg1035 = copy killed %reg1025 3600b57cec5SDimitry Andric /// %reg1036 = add killed %reg1034, killed %reg1035 3610b57cec5SDimitry Andric /// 3620b57cec5SDimitry Andric /// %reg1034 is not considered to be killed, since it is copied from a 3630b57cec5SDimitry Andric /// register which is not killed. Treating it as not killed lets the 3640b57cec5SDimitry Andric /// normal heuristics commute the (two-address) add, which lets 3650b57cec5SDimitry Andric /// coalescing eliminate the extra copy. 3660b57cec5SDimitry Andric /// 3670b57cec5SDimitry Andric /// If allowFalsePositives is true then likely kills are treated as kills even 3680b57cec5SDimitry Andric /// if it can't be proven that they are kills. 3695f757f3fSDimitry Andric bool TwoAddressInstructionPass::isKilled(MachineInstr &MI, Register Reg, 3705f757f3fSDimitry Andric bool allowFalsePositives) const { 3710b57cec5SDimitry Andric MachineInstr *DefMI = &MI; 3720b57cec5SDimitry Andric while (true) { 3730b57cec5SDimitry Andric // All uses of physical registers are likely to be kills. 374e8d8bef9SDimitry Andric if (Reg.isPhysical() && (allowFalsePositives || MRI->hasOneUse(Reg))) 3750b57cec5SDimitry Andric return true; 3765f757f3fSDimitry Andric if (!isPlainlyKilled(DefMI, Reg)) 3770b57cec5SDimitry Andric return false; 378e8d8bef9SDimitry Andric if (Reg.isPhysical()) 3790b57cec5SDimitry Andric return true; 3800b57cec5SDimitry Andric MachineRegisterInfo::def_iterator Begin = MRI->def_begin(Reg); 3810b57cec5SDimitry Andric // If there are multiple defs, we can't do a simple analysis, so just 3820b57cec5SDimitry Andric // go with what the kill flag says. 3830b57cec5SDimitry Andric if (std::next(Begin) != MRI->def_end()) 3840b57cec5SDimitry Andric return true; 3850b57cec5SDimitry Andric DefMI = Begin->getParent(); 3860b57cec5SDimitry Andric bool IsSrcPhys, IsDstPhys; 387e8d8bef9SDimitry Andric Register SrcReg, DstReg; 3880b57cec5SDimitry Andric // If the def is something other than a copy, then it isn't going to 3890b57cec5SDimitry Andric // be coalesced, so follow the kill flag. 3905f757f3fSDimitry Andric if (!isCopyToReg(*DefMI, SrcReg, DstReg, IsSrcPhys, IsDstPhys)) 3910b57cec5SDimitry Andric return true; 3920b57cec5SDimitry Andric Reg = SrcReg; 3930b57cec5SDimitry Andric } 3940b57cec5SDimitry Andric } 3950b57cec5SDimitry Andric 3960b57cec5SDimitry Andric /// Return true if the specified MI uses the specified register as a two-address 3970b57cec5SDimitry Andric /// use. If so, return the destination register by reference. 398e8d8bef9SDimitry Andric static bool isTwoAddrUse(MachineInstr &MI, Register Reg, Register &DstReg) { 3990b57cec5SDimitry Andric for (unsigned i = 0, NumOps = MI.getNumOperands(); i != NumOps; ++i) { 4000b57cec5SDimitry Andric const MachineOperand &MO = MI.getOperand(i); 4010b57cec5SDimitry Andric if (!MO.isReg() || !MO.isUse() || MO.getReg() != Reg) 4020b57cec5SDimitry Andric continue; 4030b57cec5SDimitry Andric unsigned ti; 4040b57cec5SDimitry Andric if (MI.isRegTiedToDefOperand(i, &ti)) { 4050b57cec5SDimitry Andric DstReg = MI.getOperand(ti).getReg(); 4060b57cec5SDimitry Andric return true; 4070b57cec5SDimitry Andric } 4080b57cec5SDimitry Andric } 4090b57cec5SDimitry Andric return false; 4100b57cec5SDimitry Andric } 4110b57cec5SDimitry Andric 4124824e7fdSDimitry Andric /// Given a register, if all its uses are in the same basic block, return the 4134824e7fdSDimitry Andric /// last use instruction if it's a copy or a two-address use. 4145f757f3fSDimitry Andric MachineInstr *TwoAddressInstructionPass::findOnlyInterestingUse( 4155f757f3fSDimitry Andric Register Reg, MachineBasicBlock *MBB, bool &IsCopy, Register &DstReg, 4165f757f3fSDimitry Andric bool &IsDstPhys) const { 4174824e7fdSDimitry Andric MachineOperand *UseOp = nullptr; 4184824e7fdSDimitry Andric for (MachineOperand &MO : MRI->use_nodbg_operands(Reg)) { 4194824e7fdSDimitry Andric MachineInstr *MI = MO.getParent(); 4204824e7fdSDimitry Andric if (MI->getParent() != MBB) 4210b57cec5SDimitry Andric return nullptr; 4225f757f3fSDimitry Andric if (isPlainlyKilled(MI, Reg)) 4234824e7fdSDimitry Andric UseOp = &MO; 4244824e7fdSDimitry Andric } 4254824e7fdSDimitry Andric if (!UseOp) 4260b57cec5SDimitry Andric return nullptr; 4274824e7fdSDimitry Andric MachineInstr &UseMI = *UseOp->getParent(); 4284824e7fdSDimitry Andric 429e8d8bef9SDimitry Andric Register SrcReg; 4300b57cec5SDimitry Andric bool IsSrcPhys; 4315f757f3fSDimitry Andric if (isCopyToReg(UseMI, SrcReg, DstReg, IsSrcPhys, IsDstPhys)) { 4320b57cec5SDimitry Andric IsCopy = true; 4330b57cec5SDimitry Andric return &UseMI; 4340b57cec5SDimitry Andric } 4350b57cec5SDimitry Andric IsDstPhys = false; 4360b57cec5SDimitry Andric if (isTwoAddrUse(UseMI, Reg, DstReg)) { 437e8d8bef9SDimitry Andric IsDstPhys = DstReg.isPhysical(); 4380b57cec5SDimitry Andric return &UseMI; 4390b57cec5SDimitry Andric } 440349cc55cSDimitry Andric if (UseMI.isCommutable()) { 441349cc55cSDimitry Andric unsigned Src1 = TargetInstrInfo::CommuteAnyOperandIndex; 44206c3fb27SDimitry Andric unsigned Src2 = UseOp->getOperandNo(); 443349cc55cSDimitry Andric if (TII->findCommutedOpIndices(UseMI, Src1, Src2)) { 444349cc55cSDimitry Andric MachineOperand &MO = UseMI.getOperand(Src1); 445349cc55cSDimitry Andric if (MO.isReg() && MO.isUse() && 446349cc55cSDimitry Andric isTwoAddrUse(UseMI, MO.getReg(), DstReg)) { 447349cc55cSDimitry Andric IsDstPhys = DstReg.isPhysical(); 448349cc55cSDimitry Andric return &UseMI; 449349cc55cSDimitry Andric } 450349cc55cSDimitry Andric } 451349cc55cSDimitry Andric } 4520b57cec5SDimitry Andric return nullptr; 4530b57cec5SDimitry Andric } 4540b57cec5SDimitry Andric 4550b57cec5SDimitry Andric /// Return the physical register the specified virtual register might be mapped 4560b57cec5SDimitry Andric /// to. 457e8d8bef9SDimitry Andric static MCRegister getMappedReg(Register Reg, 458e8d8bef9SDimitry Andric DenseMap<Register, Register> &RegMap) { 459e8d8bef9SDimitry Andric while (Reg.isVirtual()) { 460e8d8bef9SDimitry Andric DenseMap<Register, Register>::iterator SI = RegMap.find(Reg); 4610b57cec5SDimitry Andric if (SI == RegMap.end()) 4620b57cec5SDimitry Andric return 0; 4630b57cec5SDimitry Andric Reg = SI->second; 4640b57cec5SDimitry Andric } 465e8d8bef9SDimitry Andric if (Reg.isPhysical()) 4660b57cec5SDimitry Andric return Reg; 4670b57cec5SDimitry Andric return 0; 4680b57cec5SDimitry Andric } 4690b57cec5SDimitry Andric 4700b57cec5SDimitry Andric /// Return true if the two registers are equal or aliased. 4715f757f3fSDimitry Andric bool TwoAddressInstructionPass::regsAreCompatible(Register RegA, 4725f757f3fSDimitry Andric Register RegB) const { 4730b57cec5SDimitry Andric if (RegA == RegB) 4740b57cec5SDimitry Andric return true; 4750b57cec5SDimitry Andric if (!RegA || !RegB) 4760b57cec5SDimitry Andric return false; 4770b57cec5SDimitry Andric return TRI->regsOverlap(RegA, RegB); 4780b57cec5SDimitry Andric } 4790b57cec5SDimitry Andric 480349cc55cSDimitry Andric /// From RegMap remove entries mapped to a physical register which overlaps MO. 4815f757f3fSDimitry Andric void TwoAddressInstructionPass::removeMapRegEntry( 4825f757f3fSDimitry Andric const MachineOperand &MO, DenseMap<Register, Register> &RegMap) const { 483349cc55cSDimitry Andric assert( 484349cc55cSDimitry Andric (MO.isReg() || MO.isRegMask()) && 485349cc55cSDimitry Andric "removeMapRegEntry must be called with a register or regmask operand."); 486349cc55cSDimitry Andric 487349cc55cSDimitry Andric SmallVector<Register, 2> Srcs; 488349cc55cSDimitry Andric for (auto SI : RegMap) { 489349cc55cSDimitry Andric Register ToReg = SI.second; 490349cc55cSDimitry Andric if (ToReg.isVirtual()) 491349cc55cSDimitry Andric continue; 492349cc55cSDimitry Andric 493349cc55cSDimitry Andric if (MO.isReg()) { 494349cc55cSDimitry Andric Register Reg = MO.getReg(); 495349cc55cSDimitry Andric if (TRI->regsOverlap(ToReg, Reg)) 496349cc55cSDimitry Andric Srcs.push_back(SI.first); 497349cc55cSDimitry Andric } else if (MO.clobbersPhysReg(ToReg)) 498349cc55cSDimitry Andric Srcs.push_back(SI.first); 499349cc55cSDimitry Andric } 500349cc55cSDimitry Andric 501349cc55cSDimitry Andric for (auto SrcReg : Srcs) 502349cc55cSDimitry Andric RegMap.erase(SrcReg); 503349cc55cSDimitry Andric } 504349cc55cSDimitry Andric 505349cc55cSDimitry Andric /// If a physical register is clobbered, old entries mapped to it should be 506349cc55cSDimitry Andric /// deleted. For example 507349cc55cSDimitry Andric /// 508349cc55cSDimitry Andric /// %2:gr64 = COPY killed $rdx 509349cc55cSDimitry Andric /// MUL64r %3:gr64, implicit-def $rax, implicit-def $rdx 510349cc55cSDimitry Andric /// 511349cc55cSDimitry Andric /// After the MUL instruction, $rdx contains different value than in the COPY 512349cc55cSDimitry Andric /// instruction. So %2 should not map to $rdx after MUL. 513349cc55cSDimitry Andric void TwoAddressInstructionPass::removeClobberedSrcRegMap(MachineInstr *MI) { 514349cc55cSDimitry Andric if (MI->isCopy()) { 515349cc55cSDimitry Andric // If a virtual register is copied to its mapped physical register, it 516349cc55cSDimitry Andric // doesn't change the potential coalescing between them, so we don't remove 517349cc55cSDimitry Andric // entries mapped to the physical register. For example 518349cc55cSDimitry Andric // 519349cc55cSDimitry Andric // %100 = COPY $r8 520349cc55cSDimitry Andric // ... 521349cc55cSDimitry Andric // $r8 = COPY %100 522349cc55cSDimitry Andric // 523349cc55cSDimitry Andric // The first copy constructs SrcRegMap[%100] = $r8, the second copy doesn't 524349cc55cSDimitry Andric // destroy the content of $r8, and should not impact SrcRegMap. 525349cc55cSDimitry Andric Register Dst = MI->getOperand(0).getReg(); 526349cc55cSDimitry Andric if (!Dst || Dst.isVirtual()) 527349cc55cSDimitry Andric return; 528349cc55cSDimitry Andric 529349cc55cSDimitry Andric Register Src = MI->getOperand(1).getReg(); 5305f757f3fSDimitry Andric if (regsAreCompatible(Dst, getMappedReg(Src, SrcRegMap))) 531349cc55cSDimitry Andric return; 532349cc55cSDimitry Andric } 533349cc55cSDimitry Andric 5344824e7fdSDimitry Andric for (const MachineOperand &MO : MI->operands()) { 535349cc55cSDimitry Andric if (MO.isRegMask()) { 5365f757f3fSDimitry Andric removeMapRegEntry(MO, SrcRegMap); 537349cc55cSDimitry Andric continue; 538349cc55cSDimitry Andric } 539349cc55cSDimitry Andric if (!MO.isReg() || !MO.isDef()) 540349cc55cSDimitry Andric continue; 541349cc55cSDimitry Andric Register Reg = MO.getReg(); 542349cc55cSDimitry Andric if (!Reg || Reg.isVirtual()) 543349cc55cSDimitry Andric continue; 5445f757f3fSDimitry Andric removeMapRegEntry(MO, SrcRegMap); 545349cc55cSDimitry Andric } 546349cc55cSDimitry Andric } 547349cc55cSDimitry Andric 5480b57cec5SDimitry Andric // Returns true if Reg is equal or aliased to at least one register in Set. 5495f757f3fSDimitry Andric bool TwoAddressInstructionPass::regOverlapsSet( 5505f757f3fSDimitry Andric const SmallVectorImpl<Register> &Set, Register Reg) const { 5510b57cec5SDimitry Andric for (unsigned R : Set) 5520b57cec5SDimitry Andric if (TRI->regsOverlap(R, Reg)) 5530b57cec5SDimitry Andric return true; 5540b57cec5SDimitry Andric 5550b57cec5SDimitry Andric return false; 5560b57cec5SDimitry Andric } 5570b57cec5SDimitry Andric 5580b57cec5SDimitry Andric /// Return true if it's potentially profitable to commute the two-address 5590b57cec5SDimitry Andric /// instruction that's being processed. 560e8d8bef9SDimitry Andric bool TwoAddressInstructionPass::isProfitableToCommute(Register RegA, 561e8d8bef9SDimitry Andric Register RegB, 562e8d8bef9SDimitry Andric Register RegC, 563e8d8bef9SDimitry Andric MachineInstr *MI, 564e8d8bef9SDimitry Andric unsigned Dist) { 5655f757f3fSDimitry Andric if (OptLevel == CodeGenOptLevel::None) 5660b57cec5SDimitry Andric return false; 5670b57cec5SDimitry Andric 5680b57cec5SDimitry Andric // Determine if it's profitable to commute this two address instruction. In 5690b57cec5SDimitry Andric // general, we want no uses between this instruction and the definition of 5700b57cec5SDimitry Andric // the two-address register. 5710b57cec5SDimitry Andric // e.g. 5720b57cec5SDimitry Andric // %reg1028 = EXTRACT_SUBREG killed %reg1027, 1 5730b57cec5SDimitry Andric // %reg1029 = COPY %reg1028 5740b57cec5SDimitry Andric // %reg1029 = SHR8ri %reg1029, 7, implicit dead %eflags 5750b57cec5SDimitry Andric // insert => %reg1030 = COPY %reg1028 5760b57cec5SDimitry Andric // %reg1030 = ADD8rr killed %reg1028, killed %reg1029, implicit dead %eflags 5770b57cec5SDimitry Andric // In this case, it might not be possible to coalesce the second COPY 5780b57cec5SDimitry Andric // instruction if the first one is coalesced. So it would be profitable to 5790b57cec5SDimitry Andric // commute it: 5800b57cec5SDimitry Andric // %reg1028 = EXTRACT_SUBREG killed %reg1027, 1 5810b57cec5SDimitry Andric // %reg1029 = COPY %reg1028 5820b57cec5SDimitry Andric // %reg1029 = SHR8ri %reg1029, 7, implicit dead %eflags 5830b57cec5SDimitry Andric // insert => %reg1030 = COPY %reg1029 5840b57cec5SDimitry Andric // %reg1030 = ADD8rr killed %reg1029, killed %reg1028, implicit dead %eflags 5850b57cec5SDimitry Andric 5865f757f3fSDimitry Andric if (!isPlainlyKilled(MI, RegC)) 5870b57cec5SDimitry Andric return false; 5880b57cec5SDimitry Andric 5890b57cec5SDimitry Andric // Ok, we have something like: 5900b57cec5SDimitry Andric // %reg1030 = ADD8rr killed %reg1028, killed %reg1029, implicit dead %eflags 5910b57cec5SDimitry Andric // let's see if it's worth commuting it. 5920b57cec5SDimitry Andric 5930b57cec5SDimitry Andric // Look for situations like this: 5940b57cec5SDimitry Andric // %reg1024 = MOV r1 5950b57cec5SDimitry Andric // %reg1025 = MOV r0 5960b57cec5SDimitry Andric // %reg1026 = ADD %reg1024, %reg1025 5970b57cec5SDimitry Andric // r0 = MOV %reg1026 5980b57cec5SDimitry Andric // Commute the ADD to hopefully eliminate an otherwise unavoidable copy. 599e8d8bef9SDimitry Andric MCRegister ToRegA = getMappedReg(RegA, DstRegMap); 6000b57cec5SDimitry Andric if (ToRegA) { 601e8d8bef9SDimitry Andric MCRegister FromRegB = getMappedReg(RegB, SrcRegMap); 602e8d8bef9SDimitry Andric MCRegister FromRegC = getMappedReg(RegC, SrcRegMap); 6035f757f3fSDimitry Andric bool CompB = FromRegB && regsAreCompatible(FromRegB, ToRegA); 6045f757f3fSDimitry Andric bool CompC = FromRegC && regsAreCompatible(FromRegC, ToRegA); 6050b57cec5SDimitry Andric 6060b57cec5SDimitry Andric // Compute if any of the following are true: 6070b57cec5SDimitry Andric // -RegB is not tied to a register and RegC is compatible with RegA. 6080b57cec5SDimitry Andric // -RegB is tied to the wrong physical register, but RegC is. 6090b57cec5SDimitry Andric // -RegB is tied to the wrong physical register, and RegC isn't tied. 6100b57cec5SDimitry Andric if ((!FromRegB && CompC) || (FromRegB && !CompB && (!FromRegC || CompC))) 6110b57cec5SDimitry Andric return true; 6120b57cec5SDimitry Andric // Don't compute if any of the following are true: 6130b57cec5SDimitry Andric // -RegC is not tied to a register and RegB is compatible with RegA. 6140b57cec5SDimitry Andric // -RegC is tied to the wrong physical register, but RegB is. 6150b57cec5SDimitry Andric // -RegC is tied to the wrong physical register, and RegB isn't tied. 6160b57cec5SDimitry Andric if ((!FromRegC && CompB) || (FromRegC && !CompC && (!FromRegB || CompB))) 6170b57cec5SDimitry Andric return false; 6180b57cec5SDimitry Andric } 6190b57cec5SDimitry Andric 620e8d8bef9SDimitry Andric // If there is a use of RegC between its last def (could be livein) and this 6210b57cec5SDimitry Andric // instruction, then bail. 6220b57cec5SDimitry Andric unsigned LastDefC = 0; 623e8d8bef9SDimitry Andric if (!noUseAfterLastDef(RegC, Dist, LastDefC)) 6240b57cec5SDimitry Andric return false; 6250b57cec5SDimitry Andric 626e8d8bef9SDimitry Andric // If there is a use of RegB between its last def (could be livein) and this 6270b57cec5SDimitry Andric // instruction, then go ahead and make this transformation. 6280b57cec5SDimitry Andric unsigned LastDefB = 0; 629e8d8bef9SDimitry Andric if (!noUseAfterLastDef(RegB, Dist, LastDefB)) 6300b57cec5SDimitry Andric return true; 6310b57cec5SDimitry Andric 6320b57cec5SDimitry Andric // Look for situation like this: 6330b57cec5SDimitry Andric // %reg101 = MOV %reg100 6340b57cec5SDimitry Andric // %reg102 = ... 6350b57cec5SDimitry Andric // %reg103 = ADD %reg102, %reg101 6360b57cec5SDimitry Andric // ... = %reg103 ... 6370b57cec5SDimitry Andric // %reg100 = MOV %reg103 6380b57cec5SDimitry Andric // If there is a reversed copy chain from reg101 to reg103, commute the ADD 6390b57cec5SDimitry Andric // to eliminate an otherwise unavoidable copy. 6400b57cec5SDimitry Andric // FIXME: 6410b57cec5SDimitry Andric // We can extend the logic further: If an pair of operands in an insn has 6420b57cec5SDimitry Andric // been merged, the insn could be regarded as a virtual copy, and the virtual 6430b57cec5SDimitry Andric // copy could also be used to construct a copy chain. 6440b57cec5SDimitry Andric // To more generally minimize register copies, ideally the logic of two addr 6450b57cec5SDimitry Andric // instruction pass should be integrated with register allocation pass where 6460b57cec5SDimitry Andric // interference graph is available. 647e8d8bef9SDimitry Andric if (isRevCopyChain(RegC, RegA, MaxDataFlowEdge)) 6480b57cec5SDimitry Andric return true; 6490b57cec5SDimitry Andric 650e8d8bef9SDimitry Andric if (isRevCopyChain(RegB, RegA, MaxDataFlowEdge)) 6510b57cec5SDimitry Andric return false; 6520b57cec5SDimitry Andric 653fe6060f1SDimitry Andric // Look for other target specific commute preference. 654fe6060f1SDimitry Andric bool Commute; 655fe6060f1SDimitry Andric if (TII->hasCommutePreference(*MI, Commute)) 656fe6060f1SDimitry Andric return Commute; 657fe6060f1SDimitry Andric 6580b57cec5SDimitry Andric // Since there are no intervening uses for both registers, then commute 659e8d8bef9SDimitry Andric // if the def of RegC is closer. Its live interval is shorter. 6600b57cec5SDimitry Andric return LastDefB && LastDefC && LastDefC > LastDefB; 6610b57cec5SDimitry Andric } 6620b57cec5SDimitry Andric 6630b57cec5SDimitry Andric /// Commute a two-address instruction and update the basic block, distance map, 6640b57cec5SDimitry Andric /// and live variables if needed. Return true if it is successful. 6650b57cec5SDimitry Andric bool TwoAddressInstructionPass::commuteInstruction(MachineInstr *MI, 6660b57cec5SDimitry Andric unsigned DstIdx, 6670b57cec5SDimitry Andric unsigned RegBIdx, 6680b57cec5SDimitry Andric unsigned RegCIdx, 6690b57cec5SDimitry Andric unsigned Dist) { 6708bcb0991SDimitry Andric Register RegC = MI->getOperand(RegCIdx).getReg(); 6710b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "2addr: COMMUTING : " << *MI); 6720b57cec5SDimitry Andric MachineInstr *NewMI = TII->commuteInstruction(*MI, false, RegBIdx, RegCIdx); 6730b57cec5SDimitry Andric 6740b57cec5SDimitry Andric if (NewMI == nullptr) { 6750b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "2addr: COMMUTING FAILED!\n"); 6760b57cec5SDimitry Andric return false; 6770b57cec5SDimitry Andric } 6780b57cec5SDimitry Andric 6790b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "2addr: COMMUTED TO: " << *NewMI); 6800b57cec5SDimitry Andric assert(NewMI == MI && 6810b57cec5SDimitry Andric "TargetInstrInfo::commuteInstruction() should not return a new " 6820b57cec5SDimitry Andric "instruction unless it was requested."); 6830b57cec5SDimitry Andric 6840b57cec5SDimitry Andric // Update source register map. 685e8d8bef9SDimitry Andric MCRegister FromRegC = getMappedReg(RegC, SrcRegMap); 6860b57cec5SDimitry Andric if (FromRegC) { 6878bcb0991SDimitry Andric Register RegA = MI->getOperand(DstIdx).getReg(); 6880b57cec5SDimitry Andric SrcRegMap[RegA] = FromRegC; 6890b57cec5SDimitry Andric } 6900b57cec5SDimitry Andric 6910b57cec5SDimitry Andric return true; 6920b57cec5SDimitry Andric } 6930b57cec5SDimitry Andric 6940b57cec5SDimitry Andric /// Return true if it is profitable to convert the given 2-address instruction 6950b57cec5SDimitry Andric /// to a 3-address one. 696e8d8bef9SDimitry Andric bool TwoAddressInstructionPass::isProfitableToConv3Addr(Register RegA, 697e8d8bef9SDimitry Andric Register RegB) { 6980b57cec5SDimitry Andric // Look for situations like this: 6990b57cec5SDimitry Andric // %reg1024 = MOV r1 7000b57cec5SDimitry Andric // %reg1025 = MOV r0 7010b57cec5SDimitry Andric // %reg1026 = ADD %reg1024, %reg1025 7020b57cec5SDimitry Andric // r2 = MOV %reg1026 7030b57cec5SDimitry Andric // Turn ADD into a 3-address instruction to avoid a copy. 704e8d8bef9SDimitry Andric MCRegister FromRegB = getMappedReg(RegB, SrcRegMap); 7050b57cec5SDimitry Andric if (!FromRegB) 7060b57cec5SDimitry Andric return false; 707e8d8bef9SDimitry Andric MCRegister ToRegA = getMappedReg(RegA, DstRegMap); 7085f757f3fSDimitry Andric return (ToRegA && !regsAreCompatible(FromRegB, ToRegA)); 7090b57cec5SDimitry Andric } 7100b57cec5SDimitry Andric 7110b57cec5SDimitry Andric /// Convert the specified two-address instruction into a three address one. 7120b57cec5SDimitry Andric /// Return true if this transformation was successful. 713e8d8bef9SDimitry Andric bool TwoAddressInstructionPass::convertInstTo3Addr( 714e8d8bef9SDimitry Andric MachineBasicBlock::iterator &mi, MachineBasicBlock::iterator &nmi, 715349cc55cSDimitry Andric Register RegA, Register RegB, unsigned &Dist) { 716349cc55cSDimitry Andric MachineInstrSpan MIS(mi, MBB); 717349cc55cSDimitry Andric MachineInstr *NewMI = TII->convertToThreeAddress(*mi, LV, LIS); 7180b57cec5SDimitry Andric if (!NewMI) 7190b57cec5SDimitry Andric return false; 7200b57cec5SDimitry Andric 7210b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "2addr: CONVERTING 2-ADDR: " << *mi); 7220b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "2addr: TO 3-ADDR: " << *NewMI); 7230b57cec5SDimitry Andric 724e8d8bef9SDimitry Andric // If the old instruction is debug value tracked, an update is required. 725e8d8bef9SDimitry Andric if (auto OldInstrNum = mi->peekDebugInstrNum()) { 726e8d8bef9SDimitry Andric assert(mi->getNumExplicitDefs() == 1); 727e8d8bef9SDimitry Andric assert(NewMI->getNumExplicitDefs() == 1); 728e8d8bef9SDimitry Andric 729e8d8bef9SDimitry Andric // Find the old and new def location. 73006c3fb27SDimitry Andric unsigned OldIdx = mi->defs().begin()->getOperandNo(); 73106c3fb27SDimitry Andric unsigned NewIdx = NewMI->defs().begin()->getOperandNo(); 732e8d8bef9SDimitry Andric 733e8d8bef9SDimitry Andric // Record that one def has been replaced by the other. 734e8d8bef9SDimitry Andric unsigned NewInstrNum = NewMI->getDebugInstrNum(); 735e8d8bef9SDimitry Andric MF->makeDebugValueSubstitution(std::make_pair(OldInstrNum, OldIdx), 736e8d8bef9SDimitry Andric std::make_pair(NewInstrNum, NewIdx)); 737e8d8bef9SDimitry Andric } 738e8d8bef9SDimitry Andric 7390b57cec5SDimitry Andric MBB->erase(mi); // Nuke the old inst. 7400b57cec5SDimitry Andric 741349cc55cSDimitry Andric for (MachineInstr &MI : MIS) 742349cc55cSDimitry Andric DistanceMap.insert(std::make_pair(&MI, Dist++)); 743349cc55cSDimitry Andric Dist--; 7440b57cec5SDimitry Andric mi = NewMI; 7450b57cec5SDimitry Andric nmi = std::next(mi); 7460b57cec5SDimitry Andric 7470b57cec5SDimitry Andric // Update source and destination register maps. 7480b57cec5SDimitry Andric SrcRegMap.erase(RegA); 7490b57cec5SDimitry Andric DstRegMap.erase(RegB); 7500b57cec5SDimitry Andric return true; 7510b57cec5SDimitry Andric } 7520b57cec5SDimitry Andric 7530b57cec5SDimitry Andric /// Scan forward recursively for only uses, update maps if the use is a copy or 7540b57cec5SDimitry Andric /// a two-address instruction. 755e8d8bef9SDimitry Andric void TwoAddressInstructionPass::scanUses(Register DstReg) { 756e8d8bef9SDimitry Andric SmallVector<Register, 4> VirtRegPairs; 7570b57cec5SDimitry Andric bool IsDstPhys; 7580b57cec5SDimitry Andric bool IsCopy = false; 759e8d8bef9SDimitry Andric Register NewReg; 760e8d8bef9SDimitry Andric Register Reg = DstReg; 7615f757f3fSDimitry Andric while (MachineInstr *UseMI = 7625f757f3fSDimitry Andric findOnlyInterestingUse(Reg, MBB, IsCopy, NewReg, IsDstPhys)) { 7630b57cec5SDimitry Andric if (IsCopy && !Processed.insert(UseMI).second) 7640b57cec5SDimitry Andric break; 7650b57cec5SDimitry Andric 7660b57cec5SDimitry Andric DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(UseMI); 7670b57cec5SDimitry Andric if (DI != DistanceMap.end()) 7680b57cec5SDimitry Andric // Earlier in the same MBB.Reached via a back edge. 7690b57cec5SDimitry Andric break; 7700b57cec5SDimitry Andric 7710b57cec5SDimitry Andric if (IsDstPhys) { 7720b57cec5SDimitry Andric VirtRegPairs.push_back(NewReg); 7730b57cec5SDimitry Andric break; 7740b57cec5SDimitry Andric } 775349cc55cSDimitry Andric SrcRegMap[NewReg] = Reg; 7760b57cec5SDimitry Andric VirtRegPairs.push_back(NewReg); 7770b57cec5SDimitry Andric Reg = NewReg; 7780b57cec5SDimitry Andric } 7790b57cec5SDimitry Andric 7800b57cec5SDimitry Andric if (!VirtRegPairs.empty()) { 7810b57cec5SDimitry Andric unsigned ToReg = VirtRegPairs.back(); 7820b57cec5SDimitry Andric VirtRegPairs.pop_back(); 7830b57cec5SDimitry Andric while (!VirtRegPairs.empty()) { 784349cc55cSDimitry Andric unsigned FromReg = VirtRegPairs.pop_back_val(); 7850b57cec5SDimitry Andric bool isNew = DstRegMap.insert(std::make_pair(FromReg, ToReg)).second; 7860b57cec5SDimitry Andric if (!isNew) 7870b57cec5SDimitry Andric assert(DstRegMap[FromReg] == ToReg &&"Can't map to two dst registers!"); 7880b57cec5SDimitry Andric ToReg = FromReg; 7890b57cec5SDimitry Andric } 7900b57cec5SDimitry Andric bool isNew = DstRegMap.insert(std::make_pair(DstReg, ToReg)).second; 7910b57cec5SDimitry Andric if (!isNew) 7920b57cec5SDimitry Andric assert(DstRegMap[DstReg] == ToReg && "Can't map to two dst registers!"); 7930b57cec5SDimitry Andric } 7940b57cec5SDimitry Andric } 7950b57cec5SDimitry Andric 7960b57cec5SDimitry Andric /// If the specified instruction is not yet processed, process it if it's a 7970b57cec5SDimitry Andric /// copy. For a copy instruction, we find the physical registers the 7980b57cec5SDimitry Andric /// source and destination registers might be mapped to. These are kept in 7990b57cec5SDimitry Andric /// point-to maps used to determine future optimizations. e.g. 8000b57cec5SDimitry Andric /// v1024 = mov r0 8010b57cec5SDimitry Andric /// v1025 = mov r1 8020b57cec5SDimitry Andric /// v1026 = add v1024, v1025 8030b57cec5SDimitry Andric /// r1 = mov r1026 8040b57cec5SDimitry Andric /// If 'add' is a two-address instruction, v1024, v1026 are both potentially 8050b57cec5SDimitry Andric /// coalesced to r0 (from the input side). v1025 is mapped to r1. v1026 is 8060b57cec5SDimitry Andric /// potentially joined with r1 on the output side. It's worthwhile to commute 8070b57cec5SDimitry Andric /// 'add' to eliminate a copy. 8080b57cec5SDimitry Andric void TwoAddressInstructionPass::processCopy(MachineInstr *MI) { 8090b57cec5SDimitry Andric if (Processed.count(MI)) 8100b57cec5SDimitry Andric return; 8110b57cec5SDimitry Andric 8120b57cec5SDimitry Andric bool IsSrcPhys, IsDstPhys; 813e8d8bef9SDimitry Andric Register SrcReg, DstReg; 8145f757f3fSDimitry Andric if (!isCopyToReg(*MI, SrcReg, DstReg, IsSrcPhys, IsDstPhys)) 8150b57cec5SDimitry Andric return; 8160b57cec5SDimitry Andric 817e8d8bef9SDimitry Andric if (IsDstPhys && !IsSrcPhys) { 8180b57cec5SDimitry Andric DstRegMap.insert(std::make_pair(SrcReg, DstReg)); 819e8d8bef9SDimitry Andric } else if (!IsDstPhys && IsSrcPhys) { 8200b57cec5SDimitry Andric bool isNew = SrcRegMap.insert(std::make_pair(DstReg, SrcReg)).second; 8210b57cec5SDimitry Andric if (!isNew) 8220b57cec5SDimitry Andric assert(SrcRegMap[DstReg] == SrcReg && 8230b57cec5SDimitry Andric "Can't map to two src physical registers!"); 8240b57cec5SDimitry Andric 8250b57cec5SDimitry Andric scanUses(DstReg); 8260b57cec5SDimitry Andric } 8270b57cec5SDimitry Andric 8280b57cec5SDimitry Andric Processed.insert(MI); 8290b57cec5SDimitry Andric } 8300b57cec5SDimitry Andric 8310b57cec5SDimitry Andric /// If there is one more local instruction that reads 'Reg' and it kills 'Reg, 8320b57cec5SDimitry Andric /// consider moving the instruction below the kill instruction in order to 8330b57cec5SDimitry Andric /// eliminate the need for the copy. 834e8d8bef9SDimitry Andric bool TwoAddressInstructionPass::rescheduleMIBelowKill( 835e8d8bef9SDimitry Andric MachineBasicBlock::iterator &mi, MachineBasicBlock::iterator &nmi, 836e8d8bef9SDimitry Andric Register Reg) { 8370b57cec5SDimitry Andric // Bail immediately if we don't have LV or LIS available. We use them to find 8380b57cec5SDimitry Andric // kills efficiently. 8390b57cec5SDimitry Andric if (!LV && !LIS) 8400b57cec5SDimitry Andric return false; 8410b57cec5SDimitry Andric 8420b57cec5SDimitry Andric MachineInstr *MI = &*mi; 8430b57cec5SDimitry Andric DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(MI); 8440b57cec5SDimitry Andric if (DI == DistanceMap.end()) 8450b57cec5SDimitry Andric // Must be created from unfolded load. Don't waste time trying this. 8460b57cec5SDimitry Andric return false; 8470b57cec5SDimitry Andric 8480b57cec5SDimitry Andric MachineInstr *KillMI = nullptr; 8490b57cec5SDimitry Andric if (LIS) { 8500b57cec5SDimitry Andric LiveInterval &LI = LIS->getInterval(Reg); 8510b57cec5SDimitry Andric assert(LI.end() != LI.begin() && 8520b57cec5SDimitry Andric "Reg should not have empty live interval."); 8530b57cec5SDimitry Andric 8540b57cec5SDimitry Andric SlotIndex MBBEndIdx = LIS->getMBBEndIdx(MBB).getPrevSlot(); 8550b57cec5SDimitry Andric LiveInterval::const_iterator I = LI.find(MBBEndIdx); 8560b57cec5SDimitry Andric if (I != LI.end() && I->start < MBBEndIdx) 8570b57cec5SDimitry Andric return false; 8580b57cec5SDimitry Andric 8590b57cec5SDimitry Andric --I; 8600b57cec5SDimitry Andric KillMI = LIS->getInstructionFromIndex(I->end); 8610b57cec5SDimitry Andric } else { 8620b57cec5SDimitry Andric KillMI = LV->getVarInfo(Reg).findKill(MBB); 8630b57cec5SDimitry Andric } 8640b57cec5SDimitry Andric if (!KillMI || MI == KillMI || KillMI->isCopy() || KillMI->isCopyLike()) 8650b57cec5SDimitry Andric // Don't mess with copies, they may be coalesced later. 8660b57cec5SDimitry Andric return false; 8670b57cec5SDimitry Andric 8680b57cec5SDimitry Andric if (KillMI->hasUnmodeledSideEffects() || KillMI->isCall() || 8690b57cec5SDimitry Andric KillMI->isBranch() || KillMI->isTerminator()) 8700b57cec5SDimitry Andric // Don't move pass calls, etc. 8710b57cec5SDimitry Andric return false; 8720b57cec5SDimitry Andric 873e8d8bef9SDimitry Andric Register DstReg; 8740b57cec5SDimitry Andric if (isTwoAddrUse(*KillMI, Reg, DstReg)) 8750b57cec5SDimitry Andric return false; 8760b57cec5SDimitry Andric 8770b57cec5SDimitry Andric bool SeenStore = true; 8780b57cec5SDimitry Andric if (!MI->isSafeToMove(AA, SeenStore)) 8790b57cec5SDimitry Andric return false; 8800b57cec5SDimitry Andric 8810b57cec5SDimitry Andric if (TII->getInstrLatency(InstrItins, *MI) > 1) 8820b57cec5SDimitry Andric // FIXME: Needs more sophisticated heuristics. 8830b57cec5SDimitry Andric return false; 8840b57cec5SDimitry Andric 885e8d8bef9SDimitry Andric SmallVector<Register, 2> Uses; 886e8d8bef9SDimitry Andric SmallVector<Register, 2> Kills; 887e8d8bef9SDimitry Andric SmallVector<Register, 2> Defs; 8880b57cec5SDimitry Andric for (const MachineOperand &MO : MI->operands()) { 8890b57cec5SDimitry Andric if (!MO.isReg()) 8900b57cec5SDimitry Andric continue; 8918bcb0991SDimitry Andric Register MOReg = MO.getReg(); 8920b57cec5SDimitry Andric if (!MOReg) 8930b57cec5SDimitry Andric continue; 8940b57cec5SDimitry Andric if (MO.isDef()) 8950b57cec5SDimitry Andric Defs.push_back(MOReg); 8960b57cec5SDimitry Andric else { 8970b57cec5SDimitry Andric Uses.push_back(MOReg); 8985f757f3fSDimitry Andric if (MOReg != Reg && isPlainlyKilled(MO)) 8990b57cec5SDimitry Andric Kills.push_back(MOReg); 9000b57cec5SDimitry Andric } 9010b57cec5SDimitry Andric } 9020b57cec5SDimitry Andric 9030b57cec5SDimitry Andric // Move the copies connected to MI down as well. 9040b57cec5SDimitry Andric MachineBasicBlock::iterator Begin = MI; 9050b57cec5SDimitry Andric MachineBasicBlock::iterator AfterMI = std::next(Begin); 9060b57cec5SDimitry Andric MachineBasicBlock::iterator End = AfterMI; 9070b57cec5SDimitry Andric while (End != MBB->end()) { 9080b57cec5SDimitry Andric End = skipDebugInstructionsForward(End, MBB->end()); 9095f757f3fSDimitry Andric if (End->isCopy() && regOverlapsSet(Defs, End->getOperand(1).getReg())) 9100b57cec5SDimitry Andric Defs.push_back(End->getOperand(0).getReg()); 9110b57cec5SDimitry Andric else 9120b57cec5SDimitry Andric break; 9130b57cec5SDimitry Andric ++End; 9140b57cec5SDimitry Andric } 9150b57cec5SDimitry Andric 9160b57cec5SDimitry Andric // Check if the reschedule will not break dependencies. 9170b57cec5SDimitry Andric unsigned NumVisited = 0; 9180b57cec5SDimitry Andric MachineBasicBlock::iterator KillPos = KillMI; 9190b57cec5SDimitry Andric ++KillPos; 9200b57cec5SDimitry Andric for (MachineInstr &OtherMI : make_range(End, KillPos)) { 921d409305fSDimitry Andric // Debug or pseudo instructions cannot be counted against the limit. 922d409305fSDimitry Andric if (OtherMI.isDebugOrPseudoInstr()) 9230b57cec5SDimitry Andric continue; 9240b57cec5SDimitry Andric if (NumVisited > 10) // FIXME: Arbitrary limit to reduce compile time cost. 9250b57cec5SDimitry Andric return false; 9260b57cec5SDimitry Andric ++NumVisited; 9270b57cec5SDimitry Andric if (OtherMI.hasUnmodeledSideEffects() || OtherMI.isCall() || 9280b57cec5SDimitry Andric OtherMI.isBranch() || OtherMI.isTerminator()) 9290b57cec5SDimitry Andric // Don't move pass calls, etc. 9300b57cec5SDimitry Andric return false; 9310b57cec5SDimitry Andric for (const MachineOperand &MO : OtherMI.operands()) { 9320b57cec5SDimitry Andric if (!MO.isReg()) 9330b57cec5SDimitry Andric continue; 9348bcb0991SDimitry Andric Register MOReg = MO.getReg(); 9350b57cec5SDimitry Andric if (!MOReg) 9360b57cec5SDimitry Andric continue; 9370b57cec5SDimitry Andric if (MO.isDef()) { 9385f757f3fSDimitry Andric if (regOverlapsSet(Uses, MOReg)) 9390b57cec5SDimitry Andric // Physical register use would be clobbered. 9400b57cec5SDimitry Andric return false; 9415f757f3fSDimitry Andric if (!MO.isDead() && regOverlapsSet(Defs, MOReg)) 9420b57cec5SDimitry Andric // May clobber a physical register def. 9430b57cec5SDimitry Andric // FIXME: This may be too conservative. It's ok if the instruction 9440b57cec5SDimitry Andric // is sunken completely below the use. 9450b57cec5SDimitry Andric return false; 9460b57cec5SDimitry Andric } else { 9475f757f3fSDimitry Andric if (regOverlapsSet(Defs, MOReg)) 9480b57cec5SDimitry Andric return false; 9495f757f3fSDimitry Andric bool isKill = isPlainlyKilled(MO); 9505f757f3fSDimitry Andric if (MOReg != Reg && ((isKill && regOverlapsSet(Uses, MOReg)) || 9515f757f3fSDimitry Andric regOverlapsSet(Kills, MOReg))) 9520b57cec5SDimitry Andric // Don't want to extend other live ranges and update kills. 9530b57cec5SDimitry Andric return false; 9540b57cec5SDimitry Andric if (MOReg == Reg && !isKill) 9550b57cec5SDimitry Andric // We can't schedule across a use of the register in question. 9560b57cec5SDimitry Andric return false; 9570b57cec5SDimitry Andric // Ensure that if this is register in question, its the kill we expect. 9580b57cec5SDimitry Andric assert((MOReg != Reg || &OtherMI == KillMI) && 9590b57cec5SDimitry Andric "Found multiple kills of a register in a basic block"); 9600b57cec5SDimitry Andric } 9610b57cec5SDimitry Andric } 9620b57cec5SDimitry Andric } 9630b57cec5SDimitry Andric 9640b57cec5SDimitry Andric // Move debug info as well. 9650b57cec5SDimitry Andric while (Begin != MBB->begin() && std::prev(Begin)->isDebugInstr()) 9660b57cec5SDimitry Andric --Begin; 9670b57cec5SDimitry Andric 9680b57cec5SDimitry Andric nmi = End; 9690b57cec5SDimitry Andric MachineBasicBlock::iterator InsertPos = KillPos; 9700b57cec5SDimitry Andric if (LIS) { 971349cc55cSDimitry Andric // We have to move the copies (and any interleaved debug instructions) 972349cc55cSDimitry Andric // first so that the MBB is still well-formed when calling handleMove(). 9730b57cec5SDimitry Andric for (MachineBasicBlock::iterator MBBI = AfterMI; MBBI != End;) { 9740b57cec5SDimitry Andric auto CopyMI = MBBI++; 9750b57cec5SDimitry Andric MBB->splice(InsertPos, MBB, CopyMI); 976349cc55cSDimitry Andric if (!CopyMI->isDebugOrPseudoInstr()) 9770b57cec5SDimitry Andric LIS->handleMove(*CopyMI); 9780b57cec5SDimitry Andric InsertPos = CopyMI; 9790b57cec5SDimitry Andric } 9800b57cec5SDimitry Andric End = std::next(MachineBasicBlock::iterator(MI)); 9810b57cec5SDimitry Andric } 9820b57cec5SDimitry Andric 9830b57cec5SDimitry Andric // Copies following MI may have been moved as well. 9840b57cec5SDimitry Andric MBB->splice(InsertPos, MBB, Begin, End); 9850b57cec5SDimitry Andric DistanceMap.erase(DI); 9860b57cec5SDimitry Andric 9870b57cec5SDimitry Andric // Update live variables 9880b57cec5SDimitry Andric if (LIS) { 9890b57cec5SDimitry Andric LIS->handleMove(*MI); 9900b57cec5SDimitry Andric } else { 9910b57cec5SDimitry Andric LV->removeVirtualRegisterKilled(Reg, *KillMI); 9920b57cec5SDimitry Andric LV->addVirtualRegisterKilled(Reg, *MI); 9930b57cec5SDimitry Andric } 9940b57cec5SDimitry Andric 9950b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "\trescheduled below kill: " << *KillMI); 9960b57cec5SDimitry Andric return true; 9970b57cec5SDimitry Andric } 9980b57cec5SDimitry Andric 9990b57cec5SDimitry Andric /// Return true if the re-scheduling will put the given instruction too close 10000b57cec5SDimitry Andric /// to the defs of its register dependencies. 1001e8d8bef9SDimitry Andric bool TwoAddressInstructionPass::isDefTooClose(Register Reg, unsigned Dist, 10020b57cec5SDimitry Andric MachineInstr *MI) { 10030b57cec5SDimitry Andric for (MachineInstr &DefMI : MRI->def_instructions(Reg)) { 10040b57cec5SDimitry Andric if (DefMI.getParent() != MBB || DefMI.isCopy() || DefMI.isCopyLike()) 10050b57cec5SDimitry Andric continue; 10060b57cec5SDimitry Andric if (&DefMI == MI) 10070b57cec5SDimitry Andric return true; // MI is defining something KillMI uses 10080b57cec5SDimitry Andric DenseMap<MachineInstr*, unsigned>::iterator DDI = DistanceMap.find(&DefMI); 10090b57cec5SDimitry Andric if (DDI == DistanceMap.end()) 10100b57cec5SDimitry Andric return true; // Below MI 10110b57cec5SDimitry Andric unsigned DefDist = DDI->second; 10120b57cec5SDimitry Andric assert(Dist > DefDist && "Visited def already?"); 10130b57cec5SDimitry Andric if (TII->getInstrLatency(InstrItins, DefMI) > (Dist - DefDist)) 10140b57cec5SDimitry Andric return true; 10150b57cec5SDimitry Andric } 10160b57cec5SDimitry Andric return false; 10170b57cec5SDimitry Andric } 10180b57cec5SDimitry Andric 10190b57cec5SDimitry Andric /// If there is one more local instruction that reads 'Reg' and it kills 'Reg, 10200b57cec5SDimitry Andric /// consider moving the kill instruction above the current two-address 10210b57cec5SDimitry Andric /// instruction in order to eliminate the need for the copy. 1022e8d8bef9SDimitry Andric bool TwoAddressInstructionPass::rescheduleKillAboveMI( 1023e8d8bef9SDimitry Andric MachineBasicBlock::iterator &mi, MachineBasicBlock::iterator &nmi, 1024e8d8bef9SDimitry Andric Register Reg) { 10250b57cec5SDimitry Andric // Bail immediately if we don't have LV or LIS available. We use them to find 10260b57cec5SDimitry Andric // kills efficiently. 10270b57cec5SDimitry Andric if (!LV && !LIS) 10280b57cec5SDimitry Andric return false; 10290b57cec5SDimitry Andric 10300b57cec5SDimitry Andric MachineInstr *MI = &*mi; 10310b57cec5SDimitry Andric DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(MI); 10320b57cec5SDimitry Andric if (DI == DistanceMap.end()) 10330b57cec5SDimitry Andric // Must be created from unfolded load. Don't waste time trying this. 10340b57cec5SDimitry Andric return false; 10350b57cec5SDimitry Andric 10360b57cec5SDimitry Andric MachineInstr *KillMI = nullptr; 10370b57cec5SDimitry Andric if (LIS) { 10380b57cec5SDimitry Andric LiveInterval &LI = LIS->getInterval(Reg); 10390b57cec5SDimitry Andric assert(LI.end() != LI.begin() && 10400b57cec5SDimitry Andric "Reg should not have empty live interval."); 10410b57cec5SDimitry Andric 10420b57cec5SDimitry Andric SlotIndex MBBEndIdx = LIS->getMBBEndIdx(MBB).getPrevSlot(); 10430b57cec5SDimitry Andric LiveInterval::const_iterator I = LI.find(MBBEndIdx); 10440b57cec5SDimitry Andric if (I != LI.end() && I->start < MBBEndIdx) 10450b57cec5SDimitry Andric return false; 10460b57cec5SDimitry Andric 10470b57cec5SDimitry Andric --I; 10480b57cec5SDimitry Andric KillMI = LIS->getInstructionFromIndex(I->end); 10490b57cec5SDimitry Andric } else { 10500b57cec5SDimitry Andric KillMI = LV->getVarInfo(Reg).findKill(MBB); 10510b57cec5SDimitry Andric } 10520b57cec5SDimitry Andric if (!KillMI || MI == KillMI || KillMI->isCopy() || KillMI->isCopyLike()) 10530b57cec5SDimitry Andric // Don't mess with copies, they may be coalesced later. 10540b57cec5SDimitry Andric return false; 10550b57cec5SDimitry Andric 1056e8d8bef9SDimitry Andric Register DstReg; 10570b57cec5SDimitry Andric if (isTwoAddrUse(*KillMI, Reg, DstReg)) 10580b57cec5SDimitry Andric return false; 10590b57cec5SDimitry Andric 10600b57cec5SDimitry Andric bool SeenStore = true; 10610b57cec5SDimitry Andric if (!KillMI->isSafeToMove(AA, SeenStore)) 10620b57cec5SDimitry Andric return false; 10630b57cec5SDimitry Andric 1064e8d8bef9SDimitry Andric SmallVector<Register, 2> Uses; 1065e8d8bef9SDimitry Andric SmallVector<Register, 2> Kills; 1066e8d8bef9SDimitry Andric SmallVector<Register, 2> Defs; 1067e8d8bef9SDimitry Andric SmallVector<Register, 2> LiveDefs; 10680b57cec5SDimitry Andric for (const MachineOperand &MO : KillMI->operands()) { 10690b57cec5SDimitry Andric if (!MO.isReg()) 10700b57cec5SDimitry Andric continue; 10718bcb0991SDimitry Andric Register MOReg = MO.getReg(); 10720b57cec5SDimitry Andric if (MO.isUse()) { 10730b57cec5SDimitry Andric if (!MOReg) 10740b57cec5SDimitry Andric continue; 10750b57cec5SDimitry Andric if (isDefTooClose(MOReg, DI->second, MI)) 10760b57cec5SDimitry Andric return false; 10775f757f3fSDimitry Andric bool isKill = isPlainlyKilled(MO); 10780b57cec5SDimitry Andric if (MOReg == Reg && !isKill) 10790b57cec5SDimitry Andric return false; 1080e8d8bef9SDimitry Andric Uses.push_back(MOReg); 10810b57cec5SDimitry Andric if (isKill && MOReg != Reg) 1082e8d8bef9SDimitry Andric Kills.push_back(MOReg); 1083e8d8bef9SDimitry Andric } else if (MOReg.isPhysical()) { 1084e8d8bef9SDimitry Andric Defs.push_back(MOReg); 10850b57cec5SDimitry Andric if (!MO.isDead()) 1086e8d8bef9SDimitry Andric LiveDefs.push_back(MOReg); 10870b57cec5SDimitry Andric } 10880b57cec5SDimitry Andric } 10890b57cec5SDimitry Andric 10900b57cec5SDimitry Andric // Check if the reschedule will not break depedencies. 10910b57cec5SDimitry Andric unsigned NumVisited = 0; 10920b57cec5SDimitry Andric for (MachineInstr &OtherMI : 10930b57cec5SDimitry Andric make_range(mi, MachineBasicBlock::iterator(KillMI))) { 1094d409305fSDimitry Andric // Debug or pseudo instructions cannot be counted against the limit. 1095d409305fSDimitry Andric if (OtherMI.isDebugOrPseudoInstr()) 10960b57cec5SDimitry Andric continue; 10970b57cec5SDimitry Andric if (NumVisited > 10) // FIXME: Arbitrary limit to reduce compile time cost. 10980b57cec5SDimitry Andric return false; 10990b57cec5SDimitry Andric ++NumVisited; 11000b57cec5SDimitry Andric if (OtherMI.hasUnmodeledSideEffects() || OtherMI.isCall() || 11010b57cec5SDimitry Andric OtherMI.isBranch() || OtherMI.isTerminator()) 11020b57cec5SDimitry Andric // Don't move pass calls, etc. 11030b57cec5SDimitry Andric return false; 1104e8d8bef9SDimitry Andric SmallVector<Register, 2> OtherDefs; 11050b57cec5SDimitry Andric for (const MachineOperand &MO : OtherMI.operands()) { 11060b57cec5SDimitry Andric if (!MO.isReg()) 11070b57cec5SDimitry Andric continue; 11088bcb0991SDimitry Andric Register MOReg = MO.getReg(); 11090b57cec5SDimitry Andric if (!MOReg) 11100b57cec5SDimitry Andric continue; 11110b57cec5SDimitry Andric if (MO.isUse()) { 11125f757f3fSDimitry Andric if (regOverlapsSet(Defs, MOReg)) 11130b57cec5SDimitry Andric // Moving KillMI can clobber the physical register if the def has 11140b57cec5SDimitry Andric // not been seen. 11150b57cec5SDimitry Andric return false; 11165f757f3fSDimitry Andric if (regOverlapsSet(Kills, MOReg)) 11170b57cec5SDimitry Andric // Don't want to extend other live ranges and update kills. 11180b57cec5SDimitry Andric return false; 11195f757f3fSDimitry Andric if (&OtherMI != MI && MOReg == Reg && !isPlainlyKilled(MO)) 11200b57cec5SDimitry Andric // We can't schedule across a use of the register in question. 11210b57cec5SDimitry Andric return false; 11220b57cec5SDimitry Andric } else { 11230b57cec5SDimitry Andric OtherDefs.push_back(MOReg); 11240b57cec5SDimitry Andric } 11250b57cec5SDimitry Andric } 11260b57cec5SDimitry Andric 1127cb14a3feSDimitry Andric for (Register MOReg : OtherDefs) { 11285f757f3fSDimitry Andric if (regOverlapsSet(Uses, MOReg)) 11290b57cec5SDimitry Andric return false; 11305f757f3fSDimitry Andric if (MOReg.isPhysical() && regOverlapsSet(LiveDefs, MOReg)) 11310b57cec5SDimitry Andric return false; 11320b57cec5SDimitry Andric // Physical register def is seen. 11335f757f3fSDimitry Andric llvm::erase(Defs, MOReg); 11340b57cec5SDimitry Andric } 11350b57cec5SDimitry Andric } 11360b57cec5SDimitry Andric 11370b57cec5SDimitry Andric // Move the old kill above MI, don't forget to move debug info as well. 11380b57cec5SDimitry Andric MachineBasicBlock::iterator InsertPos = mi; 11390b57cec5SDimitry Andric while (InsertPos != MBB->begin() && std::prev(InsertPos)->isDebugInstr()) 11400b57cec5SDimitry Andric --InsertPos; 11410b57cec5SDimitry Andric MachineBasicBlock::iterator From = KillMI; 11420b57cec5SDimitry Andric MachineBasicBlock::iterator To = std::next(From); 11430b57cec5SDimitry Andric while (std::prev(From)->isDebugInstr()) 11440b57cec5SDimitry Andric --From; 11450b57cec5SDimitry Andric MBB->splice(InsertPos, MBB, From, To); 11460b57cec5SDimitry Andric 11470b57cec5SDimitry Andric nmi = std::prev(InsertPos); // Backtrack so we process the moved instr. 11480b57cec5SDimitry Andric DistanceMap.erase(DI); 11490b57cec5SDimitry Andric 11500b57cec5SDimitry Andric // Update live variables 11510b57cec5SDimitry Andric if (LIS) { 11520b57cec5SDimitry Andric LIS->handleMove(*KillMI); 11530b57cec5SDimitry Andric } else { 11540b57cec5SDimitry Andric LV->removeVirtualRegisterKilled(Reg, *KillMI); 11550b57cec5SDimitry Andric LV->addVirtualRegisterKilled(Reg, *MI); 11560b57cec5SDimitry Andric } 11570b57cec5SDimitry Andric 11580b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "\trescheduled kill: " << *KillMI); 11590b57cec5SDimitry Andric return true; 11600b57cec5SDimitry Andric } 11610b57cec5SDimitry Andric 11620b57cec5SDimitry Andric /// Tries to commute the operand 'BaseOpIdx' and some other operand in the 11630b57cec5SDimitry Andric /// given machine instruction to improve opportunities for coalescing and 11640b57cec5SDimitry Andric /// elimination of a register to register copy. 11650b57cec5SDimitry Andric /// 11660b57cec5SDimitry Andric /// 'DstOpIdx' specifies the index of MI def operand. 11670b57cec5SDimitry Andric /// 'BaseOpKilled' specifies if the register associated with 'BaseOpIdx' 11680b57cec5SDimitry Andric /// operand is killed by the given instruction. 11690b57cec5SDimitry Andric /// The 'Dist' arguments provides the distance of MI from the start of the 11700b57cec5SDimitry Andric /// current basic block and it is used to determine if it is profitable 11710b57cec5SDimitry Andric /// to commute operands in the instruction. 11720b57cec5SDimitry Andric /// 11730b57cec5SDimitry Andric /// Returns true if the transformation happened. Otherwise, returns false. 11740b57cec5SDimitry Andric bool TwoAddressInstructionPass::tryInstructionCommute(MachineInstr *MI, 11750b57cec5SDimitry Andric unsigned DstOpIdx, 11760b57cec5SDimitry Andric unsigned BaseOpIdx, 11770b57cec5SDimitry Andric bool BaseOpKilled, 11780b57cec5SDimitry Andric unsigned Dist) { 11790b57cec5SDimitry Andric if (!MI->isCommutable()) 11800b57cec5SDimitry Andric return false; 11810b57cec5SDimitry Andric 11820b57cec5SDimitry Andric bool MadeChange = false; 11838bcb0991SDimitry Andric Register DstOpReg = MI->getOperand(DstOpIdx).getReg(); 11848bcb0991SDimitry Andric Register BaseOpReg = MI->getOperand(BaseOpIdx).getReg(); 11850b57cec5SDimitry Andric unsigned OpsNum = MI->getDesc().getNumOperands(); 11860b57cec5SDimitry Andric unsigned OtherOpIdx = MI->getDesc().getNumDefs(); 11870b57cec5SDimitry Andric for (; OtherOpIdx < OpsNum; OtherOpIdx++) { 11880b57cec5SDimitry Andric // The call of findCommutedOpIndices below only checks if BaseOpIdx 11890b57cec5SDimitry Andric // and OtherOpIdx are commutable, it does not really search for 11900b57cec5SDimitry Andric // other commutable operands and does not change the values of passed 11910b57cec5SDimitry Andric // variables. 11920b57cec5SDimitry Andric if (OtherOpIdx == BaseOpIdx || !MI->getOperand(OtherOpIdx).isReg() || 11930b57cec5SDimitry Andric !TII->findCommutedOpIndices(*MI, BaseOpIdx, OtherOpIdx)) 11940b57cec5SDimitry Andric continue; 11950b57cec5SDimitry Andric 11968bcb0991SDimitry Andric Register OtherOpReg = MI->getOperand(OtherOpIdx).getReg(); 11970b57cec5SDimitry Andric bool AggressiveCommute = false; 11980b57cec5SDimitry Andric 11990b57cec5SDimitry Andric // If OtherOp dies but BaseOp does not, swap the OtherOp and BaseOp 12000b57cec5SDimitry Andric // operands. This makes the live ranges of DstOp and OtherOp joinable. 12015f757f3fSDimitry Andric bool OtherOpKilled = isKilled(*MI, OtherOpReg, false); 12020b57cec5SDimitry Andric bool DoCommute = !BaseOpKilled && OtherOpKilled; 12030b57cec5SDimitry Andric 12040b57cec5SDimitry Andric if (!DoCommute && 12050b57cec5SDimitry Andric isProfitableToCommute(DstOpReg, BaseOpReg, OtherOpReg, MI, Dist)) { 12060b57cec5SDimitry Andric DoCommute = true; 12070b57cec5SDimitry Andric AggressiveCommute = true; 12080b57cec5SDimitry Andric } 12090b57cec5SDimitry Andric 12100b57cec5SDimitry Andric // If it's profitable to commute, try to do so. 12110b57cec5SDimitry Andric if (DoCommute && commuteInstruction(MI, DstOpIdx, BaseOpIdx, OtherOpIdx, 12120b57cec5SDimitry Andric Dist)) { 12130b57cec5SDimitry Andric MadeChange = true; 12140b57cec5SDimitry Andric ++NumCommuted; 12155ffd83dbSDimitry Andric if (AggressiveCommute) 12160b57cec5SDimitry Andric ++NumAggrCommuted; 12175ffd83dbSDimitry Andric 12180b57cec5SDimitry Andric // There might be more than two commutable operands, update BaseOp and 12190b57cec5SDimitry Andric // continue scanning. 12200b57cec5SDimitry Andric // FIXME: This assumes that the new instruction's operands are in the 12210b57cec5SDimitry Andric // same positions and were simply swapped. 12220b57cec5SDimitry Andric BaseOpReg = OtherOpReg; 12230b57cec5SDimitry Andric BaseOpKilled = OtherOpKilled; 12240b57cec5SDimitry Andric // Resamples OpsNum in case the number of operands was reduced. This 12250b57cec5SDimitry Andric // happens with X86. 12260b57cec5SDimitry Andric OpsNum = MI->getDesc().getNumOperands(); 12270b57cec5SDimitry Andric } 12280b57cec5SDimitry Andric } 12290b57cec5SDimitry Andric return MadeChange; 12300b57cec5SDimitry Andric } 12310b57cec5SDimitry Andric 12320b57cec5SDimitry Andric /// For the case where an instruction has a single pair of tied register 12330b57cec5SDimitry Andric /// operands, attempt some transformations that may either eliminate the tied 12340b57cec5SDimitry Andric /// operands or improve the opportunities for coalescing away the register copy. 12350b57cec5SDimitry Andric /// Returns true if no copy needs to be inserted to untie mi's operands 12360b57cec5SDimitry Andric /// (either because they were untied, or because mi was rescheduled, and will 12370b57cec5SDimitry Andric /// be visited again later). If the shouldOnlyCommute flag is true, only 12380b57cec5SDimitry Andric /// instruction commutation is attempted. 12390b57cec5SDimitry Andric bool TwoAddressInstructionPass:: 12400b57cec5SDimitry Andric tryInstructionTransform(MachineBasicBlock::iterator &mi, 12410b57cec5SDimitry Andric MachineBasicBlock::iterator &nmi, 12420b57cec5SDimitry Andric unsigned SrcIdx, unsigned DstIdx, 1243349cc55cSDimitry Andric unsigned &Dist, bool shouldOnlyCommute) { 12445f757f3fSDimitry Andric if (OptLevel == CodeGenOptLevel::None) 12450b57cec5SDimitry Andric return false; 12460b57cec5SDimitry Andric 12470b57cec5SDimitry Andric MachineInstr &MI = *mi; 12488bcb0991SDimitry Andric Register regA = MI.getOperand(DstIdx).getReg(); 12498bcb0991SDimitry Andric Register regB = MI.getOperand(SrcIdx).getReg(); 12500b57cec5SDimitry Andric 1251e8d8bef9SDimitry Andric assert(regB.isVirtual() && "cannot make instruction into two-address form"); 12525f757f3fSDimitry Andric bool regBKilled = isKilled(MI, regB, true); 12530b57cec5SDimitry Andric 1254e8d8bef9SDimitry Andric if (regA.isVirtual()) 12550b57cec5SDimitry Andric scanUses(regA); 12560b57cec5SDimitry Andric 12570b57cec5SDimitry Andric bool Commuted = tryInstructionCommute(&MI, DstIdx, SrcIdx, regBKilled, Dist); 12580b57cec5SDimitry Andric 12590b57cec5SDimitry Andric // If the instruction is convertible to 3 Addr, instead 1260480093f4SDimitry Andric // of returning try 3 Addr transformation aggressively and 12610b57cec5SDimitry Andric // use this variable to check later. Because it might be better. 12620b57cec5SDimitry Andric // For example, we can just use `leal (%rsi,%rdi), %eax` and `ret` 12630b57cec5SDimitry Andric // instead of the following code. 12640b57cec5SDimitry Andric // addl %esi, %edi 12650b57cec5SDimitry Andric // movl %edi, %eax 12660b57cec5SDimitry Andric // ret 12670b57cec5SDimitry Andric if (Commuted && !MI.isConvertibleTo3Addr()) 12680b57cec5SDimitry Andric return false; 12690b57cec5SDimitry Andric 12700b57cec5SDimitry Andric if (shouldOnlyCommute) 12710b57cec5SDimitry Andric return false; 12720b57cec5SDimitry Andric 12730b57cec5SDimitry Andric // If there is one more use of regB later in the same MBB, consider 12740b57cec5SDimitry Andric // re-schedule this MI below it. 12750b57cec5SDimitry Andric if (!Commuted && EnableRescheduling && rescheduleMIBelowKill(mi, nmi, regB)) { 12760b57cec5SDimitry Andric ++NumReSchedDowns; 12770b57cec5SDimitry Andric return true; 12780b57cec5SDimitry Andric } 12790b57cec5SDimitry Andric 12800b57cec5SDimitry Andric // If we commuted, regB may have changed so we should re-sample it to avoid 12810b57cec5SDimitry Andric // confusing the three address conversion below. 12820b57cec5SDimitry Andric if (Commuted) { 12830b57cec5SDimitry Andric regB = MI.getOperand(SrcIdx).getReg(); 12845f757f3fSDimitry Andric regBKilled = isKilled(MI, regB, true); 12850b57cec5SDimitry Andric } 12860b57cec5SDimitry Andric 12870b57cec5SDimitry Andric if (MI.isConvertibleTo3Addr()) { 12880b57cec5SDimitry Andric // This instruction is potentially convertible to a true 12890b57cec5SDimitry Andric // three-address instruction. Check if it is profitable. 12900b57cec5SDimitry Andric if (!regBKilled || isProfitableToConv3Addr(regA, regB)) { 12910b57cec5SDimitry Andric // Try to convert it. 12920b57cec5SDimitry Andric if (convertInstTo3Addr(mi, nmi, regA, regB, Dist)) { 12930b57cec5SDimitry Andric ++NumConvertedTo3Addr; 12940b57cec5SDimitry Andric return true; // Done with this instruction. 12950b57cec5SDimitry Andric } 12960b57cec5SDimitry Andric } 12970b57cec5SDimitry Andric } 12980b57cec5SDimitry Andric 12990b57cec5SDimitry Andric // Return if it is commuted but 3 addr conversion is failed. 13000b57cec5SDimitry Andric if (Commuted) 13010b57cec5SDimitry Andric return false; 13020b57cec5SDimitry Andric 13030b57cec5SDimitry Andric // If there is one more use of regB later in the same MBB, consider 13040b57cec5SDimitry Andric // re-schedule it before this MI if it's legal. 13050b57cec5SDimitry Andric if (EnableRescheduling && rescheduleKillAboveMI(mi, nmi, regB)) { 13060b57cec5SDimitry Andric ++NumReSchedUps; 13070b57cec5SDimitry Andric return true; 13080b57cec5SDimitry Andric } 13090b57cec5SDimitry Andric 13100b57cec5SDimitry Andric // If this is an instruction with a load folded into it, try unfolding 13110b57cec5SDimitry Andric // the load, e.g. avoid this: 13120b57cec5SDimitry Andric // movq %rdx, %rcx 13130b57cec5SDimitry Andric // addq (%rax), %rcx 13140b57cec5SDimitry Andric // in favor of this: 13150b57cec5SDimitry Andric // movq (%rax), %rcx 13160b57cec5SDimitry Andric // addq %rdx, %rcx 13170b57cec5SDimitry Andric // because it's preferable to schedule a load than a register copy. 13180b57cec5SDimitry Andric if (MI.mayLoad() && !regBKilled) { 13190b57cec5SDimitry Andric // Determine if a load can be unfolded. 13200b57cec5SDimitry Andric unsigned LoadRegIndex; 13210b57cec5SDimitry Andric unsigned NewOpc = 13220b57cec5SDimitry Andric TII->getOpcodeAfterMemoryUnfold(MI.getOpcode(), 13230b57cec5SDimitry Andric /*UnfoldLoad=*/true, 13240b57cec5SDimitry Andric /*UnfoldStore=*/false, 13250b57cec5SDimitry Andric &LoadRegIndex); 13260b57cec5SDimitry Andric if (NewOpc != 0) { 13270b57cec5SDimitry Andric const MCInstrDesc &UnfoldMCID = TII->get(NewOpc); 13280b57cec5SDimitry Andric if (UnfoldMCID.getNumDefs() == 1) { 13290b57cec5SDimitry Andric // Unfold the load. 13300b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "2addr: UNFOLDING: " << MI); 13310b57cec5SDimitry Andric const TargetRegisterClass *RC = 13320b57cec5SDimitry Andric TRI->getAllocatableClass( 13330b57cec5SDimitry Andric TII->getRegClass(UnfoldMCID, LoadRegIndex, TRI, *MF)); 13348bcb0991SDimitry Andric Register Reg = MRI->createVirtualRegister(RC); 13350b57cec5SDimitry Andric SmallVector<MachineInstr *, 2> NewMIs; 13360b57cec5SDimitry Andric if (!TII->unfoldMemoryOperand(*MF, MI, Reg, 13370b57cec5SDimitry Andric /*UnfoldLoad=*/true, 13380b57cec5SDimitry Andric /*UnfoldStore=*/false, NewMIs)) { 13390b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "2addr: ABANDONING UNFOLD\n"); 13400b57cec5SDimitry Andric return false; 13410b57cec5SDimitry Andric } 13420b57cec5SDimitry Andric assert(NewMIs.size() == 2 && 13430b57cec5SDimitry Andric "Unfolded a load into multiple instructions!"); 13440b57cec5SDimitry Andric // The load was previously folded, so this is the only use. 13450b57cec5SDimitry Andric NewMIs[1]->addRegisterKilled(Reg, TRI); 13460b57cec5SDimitry Andric 13470b57cec5SDimitry Andric // Tentatively insert the instructions into the block so that they 13480b57cec5SDimitry Andric // look "normal" to the transformation logic. 13490b57cec5SDimitry Andric MBB->insert(mi, NewMIs[0]); 13500b57cec5SDimitry Andric MBB->insert(mi, NewMIs[1]); 1351349cc55cSDimitry Andric DistanceMap.insert(std::make_pair(NewMIs[0], Dist++)); 1352349cc55cSDimitry Andric DistanceMap.insert(std::make_pair(NewMIs[1], Dist)); 13530b57cec5SDimitry Andric 13540b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "2addr: NEW LOAD: " << *NewMIs[0] 13550b57cec5SDimitry Andric << "2addr: NEW INST: " << *NewMIs[1]); 13560b57cec5SDimitry Andric 13570b57cec5SDimitry Andric // Transform the instruction, now that it no longer has a load. 13580b57cec5SDimitry Andric unsigned NewDstIdx = NewMIs[1]->findRegisterDefOperandIdx(regA); 13590b57cec5SDimitry Andric unsigned NewSrcIdx = NewMIs[1]->findRegisterUseOperandIdx(regB); 13600b57cec5SDimitry Andric MachineBasicBlock::iterator NewMI = NewMIs[1]; 13610b57cec5SDimitry Andric bool TransformResult = 13620b57cec5SDimitry Andric tryInstructionTransform(NewMI, mi, NewSrcIdx, NewDstIdx, Dist, true); 13630b57cec5SDimitry Andric (void)TransformResult; 13640b57cec5SDimitry Andric assert(!TransformResult && 13650b57cec5SDimitry Andric "tryInstructionTransform() should return false."); 13660b57cec5SDimitry Andric if (NewMIs[1]->getOperand(NewSrcIdx).isKill()) { 13670b57cec5SDimitry Andric // Success, or at least we made an improvement. Keep the unfolded 13680b57cec5SDimitry Andric // instructions and discard the original. 13690b57cec5SDimitry Andric if (LV) { 13704824e7fdSDimitry Andric for (const MachineOperand &MO : MI.operands()) { 1371e8d8bef9SDimitry Andric if (MO.isReg() && MO.getReg().isVirtual()) { 13720b57cec5SDimitry Andric if (MO.isUse()) { 13730b57cec5SDimitry Andric if (MO.isKill()) { 13740b57cec5SDimitry Andric if (NewMIs[0]->killsRegister(MO.getReg())) 13750b57cec5SDimitry Andric LV->replaceKillInstruction(MO.getReg(), MI, *NewMIs[0]); 13760b57cec5SDimitry Andric else { 13770b57cec5SDimitry Andric assert(NewMIs[1]->killsRegister(MO.getReg()) && 13780b57cec5SDimitry Andric "Kill missing after load unfold!"); 13790b57cec5SDimitry Andric LV->replaceKillInstruction(MO.getReg(), MI, *NewMIs[1]); 13800b57cec5SDimitry Andric } 13810b57cec5SDimitry Andric } 13820b57cec5SDimitry Andric } else if (LV->removeVirtualRegisterDead(MO.getReg(), MI)) { 13830b57cec5SDimitry Andric if (NewMIs[1]->registerDefIsDead(MO.getReg())) 13840b57cec5SDimitry Andric LV->addVirtualRegisterDead(MO.getReg(), *NewMIs[1]); 13850b57cec5SDimitry Andric else { 13860b57cec5SDimitry Andric assert(NewMIs[0]->registerDefIsDead(MO.getReg()) && 13870b57cec5SDimitry Andric "Dead flag missing after load unfold!"); 13880b57cec5SDimitry Andric LV->addVirtualRegisterDead(MO.getReg(), *NewMIs[0]); 13890b57cec5SDimitry Andric } 13900b57cec5SDimitry Andric } 13910b57cec5SDimitry Andric } 13920b57cec5SDimitry Andric } 13930b57cec5SDimitry Andric LV->addVirtualRegisterKilled(Reg, *NewMIs[1]); 13940b57cec5SDimitry Andric } 13950b57cec5SDimitry Andric 13965ffd83dbSDimitry Andric SmallVector<Register, 4> OrigRegs; 13970b57cec5SDimitry Andric if (LIS) { 13980b57cec5SDimitry Andric for (const MachineOperand &MO : MI.operands()) { 13990b57cec5SDimitry Andric if (MO.isReg()) 14000b57cec5SDimitry Andric OrigRegs.push_back(MO.getReg()); 14010b57cec5SDimitry Andric } 1402349cc55cSDimitry Andric 1403349cc55cSDimitry Andric LIS->RemoveMachineInstrFromMaps(MI); 14040b57cec5SDimitry Andric } 14050b57cec5SDimitry Andric 14060b57cec5SDimitry Andric MI.eraseFromParent(); 1407349cc55cSDimitry Andric DistanceMap.erase(&MI); 14080b57cec5SDimitry Andric 14090b57cec5SDimitry Andric // Update LiveIntervals. 14100b57cec5SDimitry Andric if (LIS) { 14110b57cec5SDimitry Andric MachineBasicBlock::iterator Begin(NewMIs[0]); 14120b57cec5SDimitry Andric MachineBasicBlock::iterator End(NewMIs[1]); 14130b57cec5SDimitry Andric LIS->repairIntervalsInRange(MBB, Begin, End, OrigRegs); 14140b57cec5SDimitry Andric } 14150b57cec5SDimitry Andric 14160b57cec5SDimitry Andric mi = NewMIs[1]; 14170b57cec5SDimitry Andric } else { 14180b57cec5SDimitry Andric // Transforming didn't eliminate the tie and didn't lead to an 14190b57cec5SDimitry Andric // improvement. Clean up the unfolded instructions and keep the 14200b57cec5SDimitry Andric // original. 14210b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "2addr: ABANDONING UNFOLD\n"); 14220b57cec5SDimitry Andric NewMIs[0]->eraseFromParent(); 14230b57cec5SDimitry Andric NewMIs[1]->eraseFromParent(); 1424349cc55cSDimitry Andric DistanceMap.erase(NewMIs[0]); 1425349cc55cSDimitry Andric DistanceMap.erase(NewMIs[1]); 1426349cc55cSDimitry Andric Dist--; 14270b57cec5SDimitry Andric } 14280b57cec5SDimitry Andric } 14290b57cec5SDimitry Andric } 14300b57cec5SDimitry Andric } 14310b57cec5SDimitry Andric 14320b57cec5SDimitry Andric return false; 14330b57cec5SDimitry Andric } 14340b57cec5SDimitry Andric 14350b57cec5SDimitry Andric // Collect tied operands of MI that need to be handled. 14360b57cec5SDimitry Andric // Rewrite trivial cases immediately. 14370b57cec5SDimitry Andric // Return true if any tied operands where found, including the trivial ones. 14380b57cec5SDimitry Andric bool TwoAddressInstructionPass:: 14390b57cec5SDimitry Andric collectTiedOperands(MachineInstr *MI, TiedOperandMap &TiedOperands) { 14400b57cec5SDimitry Andric bool AnyOps = false; 14410b57cec5SDimitry Andric unsigned NumOps = MI->getNumOperands(); 14420b57cec5SDimitry Andric 14430b57cec5SDimitry Andric for (unsigned SrcIdx = 0; SrcIdx < NumOps; ++SrcIdx) { 14440b57cec5SDimitry Andric unsigned DstIdx = 0; 14450b57cec5SDimitry Andric if (!MI->isRegTiedToDefOperand(SrcIdx, &DstIdx)) 14460b57cec5SDimitry Andric continue; 14470b57cec5SDimitry Andric AnyOps = true; 14480b57cec5SDimitry Andric MachineOperand &SrcMO = MI->getOperand(SrcIdx); 14490b57cec5SDimitry Andric MachineOperand &DstMO = MI->getOperand(DstIdx); 14508bcb0991SDimitry Andric Register SrcReg = SrcMO.getReg(); 14518bcb0991SDimitry Andric Register DstReg = DstMO.getReg(); 14520b57cec5SDimitry Andric // Tied constraint already satisfied? 14530b57cec5SDimitry Andric if (SrcReg == DstReg) 14540b57cec5SDimitry Andric continue; 14550b57cec5SDimitry Andric 14560b57cec5SDimitry Andric assert(SrcReg && SrcMO.isUse() && "two address instruction invalid"); 14570b57cec5SDimitry Andric 14580b57cec5SDimitry Andric // Deal with undef uses immediately - simply rewrite the src operand. 14590b57cec5SDimitry Andric if (SrcMO.isUndef() && !DstMO.getSubReg()) { 14600b57cec5SDimitry Andric // Constrain the DstReg register class if required. 1461349cc55cSDimitry Andric if (DstReg.isVirtual()) { 1462349cc55cSDimitry Andric const TargetRegisterClass *RC = MRI->getRegClass(SrcReg); 14630b57cec5SDimitry Andric MRI->constrainRegClass(DstReg, RC); 1464349cc55cSDimitry Andric } 14650b57cec5SDimitry Andric SrcMO.setReg(DstReg); 14660b57cec5SDimitry Andric SrcMO.setSubReg(0); 14670b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "\t\trewrite undef:\t" << *MI); 14680b57cec5SDimitry Andric continue; 14690b57cec5SDimitry Andric } 14700b57cec5SDimitry Andric TiedOperands[SrcReg].push_back(std::make_pair(SrcIdx, DstIdx)); 14710b57cec5SDimitry Andric } 14720b57cec5SDimitry Andric return AnyOps; 14730b57cec5SDimitry Andric } 14740b57cec5SDimitry Andric 14750b57cec5SDimitry Andric // Process a list of tied MI operands that all use the same source register. 14760b57cec5SDimitry Andric // The tied pairs are of the form (SrcIdx, DstIdx). 14770b57cec5SDimitry Andric void 14780b57cec5SDimitry Andric TwoAddressInstructionPass::processTiedPairs(MachineInstr *MI, 14790b57cec5SDimitry Andric TiedPairList &TiedPairs, 14800b57cec5SDimitry Andric unsigned &Dist) { 1481fcaf7f86SDimitry Andric bool IsEarlyClobber = llvm::any_of(TiedPairs, [MI](auto const &TP) { 1482fe6060f1SDimitry Andric return MI->getOperand(TP.second).isEarlyClobber(); 1483fcaf7f86SDimitry Andric }); 14840b57cec5SDimitry Andric 14850b57cec5SDimitry Andric bool RemovedKillFlag = false; 14860b57cec5SDimitry Andric bool AllUsesCopied = true; 14870b57cec5SDimitry Andric unsigned LastCopiedReg = 0; 14880b57cec5SDimitry Andric SlotIndex LastCopyIdx; 1489e8d8bef9SDimitry Andric Register RegB = 0; 14900b57cec5SDimitry Andric unsigned SubRegB = 0; 1491fe6060f1SDimitry Andric for (auto &TP : TiedPairs) { 1492fe6060f1SDimitry Andric unsigned SrcIdx = TP.first; 1493fe6060f1SDimitry Andric unsigned DstIdx = TP.second; 14940b57cec5SDimitry Andric 14950b57cec5SDimitry Andric const MachineOperand &DstMO = MI->getOperand(DstIdx); 14968bcb0991SDimitry Andric Register RegA = DstMO.getReg(); 14970b57cec5SDimitry Andric 14980b57cec5SDimitry Andric // Grab RegB from the instruction because it may have changed if the 14990b57cec5SDimitry Andric // instruction was commuted. 15000b57cec5SDimitry Andric RegB = MI->getOperand(SrcIdx).getReg(); 15010b57cec5SDimitry Andric SubRegB = MI->getOperand(SrcIdx).getSubReg(); 15020b57cec5SDimitry Andric 15030b57cec5SDimitry Andric if (RegA == RegB) { 15040b57cec5SDimitry Andric // The register is tied to multiple destinations (or else we would 15050b57cec5SDimitry Andric // not have continued this far), but this use of the register 15060b57cec5SDimitry Andric // already matches the tied destination. Leave it. 15070b57cec5SDimitry Andric AllUsesCopied = false; 15080b57cec5SDimitry Andric continue; 15090b57cec5SDimitry Andric } 15100b57cec5SDimitry Andric LastCopiedReg = RegA; 15110b57cec5SDimitry Andric 1512e8d8bef9SDimitry Andric assert(RegB.isVirtual() && "cannot make instruction into two-address form"); 15130b57cec5SDimitry Andric 15140b57cec5SDimitry Andric #ifndef NDEBUG 15150b57cec5SDimitry Andric // First, verify that we don't have a use of "a" in the instruction 15160b57cec5SDimitry Andric // (a = b + a for example) because our transformation will not 15170b57cec5SDimitry Andric // work. This should never occur because we are in SSA form. 15180b57cec5SDimitry Andric for (unsigned i = 0; i != MI->getNumOperands(); ++i) 15190b57cec5SDimitry Andric assert(i == DstIdx || 15200b57cec5SDimitry Andric !MI->getOperand(i).isReg() || 15210b57cec5SDimitry Andric MI->getOperand(i).getReg() != RegA); 15220b57cec5SDimitry Andric #endif 15230b57cec5SDimitry Andric 15240b57cec5SDimitry Andric // Emit a copy. 15250b57cec5SDimitry Andric MachineInstrBuilder MIB = BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), 15260b57cec5SDimitry Andric TII->get(TargetOpcode::COPY), RegA); 15270b57cec5SDimitry Andric // If this operand is folding a truncation, the truncation now moves to the 15280b57cec5SDimitry Andric // copy so that the register classes remain valid for the operands. 15290b57cec5SDimitry Andric MIB.addReg(RegB, 0, SubRegB); 15300b57cec5SDimitry Andric const TargetRegisterClass *RC = MRI->getRegClass(RegB); 15310b57cec5SDimitry Andric if (SubRegB) { 1532e8d8bef9SDimitry Andric if (RegA.isVirtual()) { 15330b57cec5SDimitry Andric assert(TRI->getMatchingSuperRegClass(RC, MRI->getRegClass(RegA), 15340b57cec5SDimitry Andric SubRegB) && 15350b57cec5SDimitry Andric "tied subregister must be a truncation"); 15360b57cec5SDimitry Andric // The superreg class will not be used to constrain the subreg class. 15370b57cec5SDimitry Andric RC = nullptr; 15388bcb0991SDimitry Andric } else { 15390b57cec5SDimitry Andric assert(TRI->getMatchingSuperReg(RegA, SubRegB, MRI->getRegClass(RegB)) 15400b57cec5SDimitry Andric && "tied subregister must be a truncation"); 15410b57cec5SDimitry Andric } 15420b57cec5SDimitry Andric } 15430b57cec5SDimitry Andric 15440b57cec5SDimitry Andric // Update DistanceMap. 15450b57cec5SDimitry Andric MachineBasicBlock::iterator PrevMI = MI; 15460b57cec5SDimitry Andric --PrevMI; 15470b57cec5SDimitry Andric DistanceMap.insert(std::make_pair(&*PrevMI, Dist)); 15480b57cec5SDimitry Andric DistanceMap[MI] = ++Dist; 15490b57cec5SDimitry Andric 15500b57cec5SDimitry Andric if (LIS) { 15510b57cec5SDimitry Andric LastCopyIdx = LIS->InsertMachineInstrInMaps(*PrevMI).getRegSlot(); 15520b57cec5SDimitry Andric 1553349cc55cSDimitry Andric SlotIndex endIdx = 1554349cc55cSDimitry Andric LIS->getInstructionIndex(*MI).getRegSlot(IsEarlyClobber); 1555e8d8bef9SDimitry Andric if (RegA.isVirtual()) { 15560b57cec5SDimitry Andric LiveInterval &LI = LIS->getInterval(RegA); 15570b57cec5SDimitry Andric VNInfo *VNI = LI.getNextValue(LastCopyIdx, LIS->getVNInfoAllocator()); 1558349cc55cSDimitry Andric LI.addSegment(LiveRange::Segment(LastCopyIdx, endIdx, VNI)); 1559349cc55cSDimitry Andric for (auto &S : LI.subranges()) { 1560349cc55cSDimitry Andric VNI = S.getNextValue(LastCopyIdx, LIS->getVNInfoAllocator()); 1561349cc55cSDimitry Andric S.addSegment(LiveRange::Segment(LastCopyIdx, endIdx, VNI)); 1562349cc55cSDimitry Andric } 1563349cc55cSDimitry Andric } else { 156406c3fb27SDimitry Andric for (MCRegUnit Unit : TRI->regunits(RegA)) { 156506c3fb27SDimitry Andric if (LiveRange *LR = LIS->getCachedRegUnit(Unit)) { 1566349cc55cSDimitry Andric VNInfo *VNI = 1567349cc55cSDimitry Andric LR->getNextValue(LastCopyIdx, LIS->getVNInfoAllocator()); 1568349cc55cSDimitry Andric LR->addSegment(LiveRange::Segment(LastCopyIdx, endIdx, VNI)); 1569349cc55cSDimitry Andric } 1570349cc55cSDimitry Andric } 15710b57cec5SDimitry Andric } 15720b57cec5SDimitry Andric } 15730b57cec5SDimitry Andric 15740b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "\t\tprepend:\t" << *MIB); 15750b57cec5SDimitry Andric 15760b57cec5SDimitry Andric MachineOperand &MO = MI->getOperand(SrcIdx); 15770b57cec5SDimitry Andric assert(MO.isReg() && MO.getReg() == RegB && MO.isUse() && 15780b57cec5SDimitry Andric "inconsistent operand info for 2-reg pass"); 15795f757f3fSDimitry Andric if (isPlainlyKilled(MO)) { 15800b57cec5SDimitry Andric MO.setIsKill(false); 15810b57cec5SDimitry Andric RemovedKillFlag = true; 15820b57cec5SDimitry Andric } 15830b57cec5SDimitry Andric 15840b57cec5SDimitry Andric // Make sure regA is a legal regclass for the SrcIdx operand. 1585e8d8bef9SDimitry Andric if (RegA.isVirtual() && RegB.isVirtual()) 15860b57cec5SDimitry Andric MRI->constrainRegClass(RegA, RC); 15870b57cec5SDimitry Andric MO.setReg(RegA); 15880b57cec5SDimitry Andric // The getMatchingSuper asserts guarantee that the register class projected 15890b57cec5SDimitry Andric // by SubRegB is compatible with RegA with no subregister. So regardless of 15900b57cec5SDimitry Andric // whether the dest oper writes a subreg, the source oper should not. 15910b57cec5SDimitry Andric MO.setSubReg(0); 15920b57cec5SDimitry Andric } 15930b57cec5SDimitry Andric 15940b57cec5SDimitry Andric if (AllUsesCopied) { 1595349cc55cSDimitry Andric LaneBitmask RemainingUses = LaneBitmask::getNone(); 15960b57cec5SDimitry Andric // Replace other (un-tied) uses of regB with LastCopiedReg. 159706c3fb27SDimitry Andric for (MachineOperand &MO : MI->all_uses()) { 159806c3fb27SDimitry Andric if (MO.getReg() == RegB) { 1599349cc55cSDimitry Andric if (MO.getSubReg() == SubRegB && !IsEarlyClobber) { 16005f757f3fSDimitry Andric if (isPlainlyKilled(MO)) { 16010b57cec5SDimitry Andric MO.setIsKill(false); 16020b57cec5SDimitry Andric RemovedKillFlag = true; 16030b57cec5SDimitry Andric } 16040b57cec5SDimitry Andric MO.setReg(LastCopiedReg); 16050b57cec5SDimitry Andric MO.setSubReg(0); 16060b57cec5SDimitry Andric } else { 1607349cc55cSDimitry Andric RemainingUses |= TRI->getSubRegIndexLaneMask(MO.getSubReg()); 16080b57cec5SDimitry Andric } 16090b57cec5SDimitry Andric } 16100b57cec5SDimitry Andric } 16110b57cec5SDimitry Andric 16120b57cec5SDimitry Andric // Update live variables for regB. 1613349cc55cSDimitry Andric if (RemovedKillFlag && RemainingUses.none() && LV && 1614349cc55cSDimitry Andric LV->getVarInfo(RegB).removeKill(*MI)) { 16150b57cec5SDimitry Andric MachineBasicBlock::iterator PrevMI = MI; 16160b57cec5SDimitry Andric --PrevMI; 16170b57cec5SDimitry Andric LV->addVirtualRegisterKilled(RegB, *PrevMI); 16180b57cec5SDimitry Andric } 16190b57cec5SDimitry Andric 1620349cc55cSDimitry Andric if (RemovedKillFlag && RemainingUses.none()) 1621349cc55cSDimitry Andric SrcRegMap[LastCopiedReg] = RegB; 1622349cc55cSDimitry Andric 16230b57cec5SDimitry Andric // Update LiveIntervals. 16240b57cec5SDimitry Andric if (LIS) { 1625349cc55cSDimitry Andric SlotIndex UseIdx = LIS->getInstructionIndex(*MI); 1626349cc55cSDimitry Andric auto Shrink = [=](LiveRange &LR, LaneBitmask LaneMask) { 1627349cc55cSDimitry Andric LiveRange::Segment *S = LR.getSegmentContaining(LastCopyIdx); 1628349cc55cSDimitry Andric if (!S) 1629349cc55cSDimitry Andric return true; 1630349cc55cSDimitry Andric if ((LaneMask & RemainingUses).any()) 1631349cc55cSDimitry Andric return false; 1632349cc55cSDimitry Andric if (S->end.getBaseIndex() != UseIdx) 1633349cc55cSDimitry Andric return false; 1634349cc55cSDimitry Andric S->end = LastCopyIdx; 1635349cc55cSDimitry Andric return true; 1636349cc55cSDimitry Andric }; 16370b57cec5SDimitry Andric 1638349cc55cSDimitry Andric LiveInterval &LI = LIS->getInterval(RegB); 1639349cc55cSDimitry Andric bool ShrinkLI = true; 1640349cc55cSDimitry Andric for (auto &S : LI.subranges()) 1641349cc55cSDimitry Andric ShrinkLI &= Shrink(S, S.LaneMask); 1642349cc55cSDimitry Andric if (ShrinkLI) 1643349cc55cSDimitry Andric Shrink(LI, LaneBitmask::getAll()); 16440b57cec5SDimitry Andric } 16450b57cec5SDimitry Andric } else if (RemovedKillFlag) { 16460b57cec5SDimitry Andric // Some tied uses of regB matched their destination registers, so 16470b57cec5SDimitry Andric // regB is still used in this instruction, but a kill flag was 16480b57cec5SDimitry Andric // removed from a different tied use of regB, so now we need to add 16490b57cec5SDimitry Andric // a kill flag to one of the remaining uses of regB. 165006c3fb27SDimitry Andric for (MachineOperand &MO : MI->all_uses()) { 165106c3fb27SDimitry Andric if (MO.getReg() == RegB) { 16520b57cec5SDimitry Andric MO.setIsKill(true); 16530b57cec5SDimitry Andric break; 16540b57cec5SDimitry Andric } 16550b57cec5SDimitry Andric } 16560b57cec5SDimitry Andric } 16570b57cec5SDimitry Andric } 16580b57cec5SDimitry Andric 165981ad6265SDimitry Andric // For every tied operand pair this function transforms statepoint from 166081ad6265SDimitry Andric // RegA = STATEPOINT ... RegB(tied-def N) 166181ad6265SDimitry Andric // to 166281ad6265SDimitry Andric // RegB = STATEPOINT ... RegB(tied-def N) 166381ad6265SDimitry Andric // and replaces all uses of RegA with RegB. 166481ad6265SDimitry Andric // No extra COPY instruction is necessary because tied use is killed at 166581ad6265SDimitry Andric // STATEPOINT. 166681ad6265SDimitry Andric bool TwoAddressInstructionPass::processStatepoint( 166781ad6265SDimitry Andric MachineInstr *MI, TiedOperandMap &TiedOperands) { 166881ad6265SDimitry Andric 166981ad6265SDimitry Andric bool NeedCopy = false; 167081ad6265SDimitry Andric for (auto &TO : TiedOperands) { 167181ad6265SDimitry Andric Register RegB = TO.first; 167281ad6265SDimitry Andric if (TO.second.size() != 1) { 167381ad6265SDimitry Andric NeedCopy = true; 167481ad6265SDimitry Andric continue; 167581ad6265SDimitry Andric } 167681ad6265SDimitry Andric 167781ad6265SDimitry Andric unsigned SrcIdx = TO.second[0].first; 167881ad6265SDimitry Andric unsigned DstIdx = TO.second[0].second; 167981ad6265SDimitry Andric 168081ad6265SDimitry Andric MachineOperand &DstMO = MI->getOperand(DstIdx); 168181ad6265SDimitry Andric Register RegA = DstMO.getReg(); 168281ad6265SDimitry Andric 168381ad6265SDimitry Andric assert(RegB == MI->getOperand(SrcIdx).getReg()); 168481ad6265SDimitry Andric 168581ad6265SDimitry Andric if (RegA == RegB) 168681ad6265SDimitry Andric continue; 168781ad6265SDimitry Andric 1688bdd1243dSDimitry Andric // CodeGenPrepare can sink pointer compare past statepoint, which 1689bdd1243dSDimitry Andric // breaks assumption that statepoint kills tied-use register when 1690bdd1243dSDimitry Andric // in SSA form (see note in IR/SafepointIRVerifier.cpp). Fall back 1691bdd1243dSDimitry Andric // to generic tied register handling to avoid assertion failures. 1692bdd1243dSDimitry Andric // TODO: Recompute LIS/LV information for new range here. 1693bdd1243dSDimitry Andric if (LIS) { 1694bdd1243dSDimitry Andric const auto &UseLI = LIS->getInterval(RegB); 1695bdd1243dSDimitry Andric const auto &DefLI = LIS->getInterval(RegA); 1696bdd1243dSDimitry Andric if (DefLI.overlaps(UseLI)) { 1697bdd1243dSDimitry Andric LLVM_DEBUG(dbgs() << "LIS: " << printReg(RegB, TRI, 0) 1698bdd1243dSDimitry Andric << " UseLI overlaps with DefLI\n"); 1699bdd1243dSDimitry Andric NeedCopy = true; 1700bdd1243dSDimitry Andric continue; 1701bdd1243dSDimitry Andric } 1702bdd1243dSDimitry Andric } else if (LV && LV->getVarInfo(RegB).findKill(MI->getParent()) != MI) { 1703bdd1243dSDimitry Andric // Note that MachineOperand::isKill does not work here, because it 1704bdd1243dSDimitry Andric // is set only on first register use in instruction and for statepoint 1705bdd1243dSDimitry Andric // tied-use register will usually be found in preceeding deopt bundle. 1706bdd1243dSDimitry Andric LLVM_DEBUG(dbgs() << "LV: " << printReg(RegB, TRI, 0) 1707bdd1243dSDimitry Andric << " not killed by statepoint\n"); 1708bdd1243dSDimitry Andric NeedCopy = true; 1709bdd1243dSDimitry Andric continue; 1710bdd1243dSDimitry Andric } 1711bdd1243dSDimitry Andric 1712bdd1243dSDimitry Andric if (!MRI->constrainRegClass(RegB, MRI->getRegClass(RegA))) { 1713bdd1243dSDimitry Andric LLVM_DEBUG(dbgs() << "MRI: couldn't constrain" << printReg(RegB, TRI, 0) 1714bdd1243dSDimitry Andric << " to register class of " << printReg(RegA, TRI, 0) 1715bdd1243dSDimitry Andric << '\n'); 1716bdd1243dSDimitry Andric NeedCopy = true; 1717bdd1243dSDimitry Andric continue; 1718bdd1243dSDimitry Andric } 171981ad6265SDimitry Andric MRI->replaceRegWith(RegA, RegB); 172081ad6265SDimitry Andric 172181ad6265SDimitry Andric if (LIS) { 172281ad6265SDimitry Andric VNInfo::Allocator &A = LIS->getVNInfoAllocator(); 172381ad6265SDimitry Andric LiveInterval &LI = LIS->getInterval(RegB); 1724bdd1243dSDimitry Andric LiveInterval &Other = LIS->getInterval(RegA); 1725bdd1243dSDimitry Andric SmallVector<VNInfo *> NewVNIs; 1726bdd1243dSDimitry Andric for (const VNInfo *VNI : Other.valnos) { 1727bdd1243dSDimitry Andric assert(VNI->id == NewVNIs.size() && "assumed"); 1728bdd1243dSDimitry Andric NewVNIs.push_back(LI.createValueCopy(VNI, A)); 1729bdd1243dSDimitry Andric } 1730bdd1243dSDimitry Andric for (auto &S : Other) { 1731bdd1243dSDimitry Andric VNInfo *VNI = NewVNIs[S.valno->id]; 173281ad6265SDimitry Andric LiveRange::Segment NewSeg(S.start, S.end, VNI); 173381ad6265SDimitry Andric LI.addSegment(NewSeg); 173481ad6265SDimitry Andric } 173581ad6265SDimitry Andric LIS->removeInterval(RegA); 173681ad6265SDimitry Andric } 173781ad6265SDimitry Andric 173881ad6265SDimitry Andric if (LV) { 173981ad6265SDimitry Andric if (MI->getOperand(SrcIdx).isKill()) 174081ad6265SDimitry Andric LV->removeVirtualRegisterKilled(RegB, *MI); 174181ad6265SDimitry Andric LiveVariables::VarInfo &SrcInfo = LV->getVarInfo(RegB); 174281ad6265SDimitry Andric LiveVariables::VarInfo &DstInfo = LV->getVarInfo(RegA); 174381ad6265SDimitry Andric SrcInfo.AliveBlocks |= DstInfo.AliveBlocks; 1744bdd1243dSDimitry Andric DstInfo.AliveBlocks.clear(); 174581ad6265SDimitry Andric for (auto *KillMI : DstInfo.Kills) 174681ad6265SDimitry Andric LV->addVirtualRegisterKilled(RegB, *KillMI, false); 174781ad6265SDimitry Andric } 174881ad6265SDimitry Andric } 174981ad6265SDimitry Andric return !NeedCopy; 175081ad6265SDimitry Andric } 175181ad6265SDimitry Andric 17520b57cec5SDimitry Andric /// Reduce two-address instructions to two operands. 17530b57cec5SDimitry Andric bool TwoAddressInstructionPass::runOnMachineFunction(MachineFunction &Func) { 17540b57cec5SDimitry Andric MF = &Func; 17550b57cec5SDimitry Andric const TargetMachine &TM = MF->getTarget(); 17560b57cec5SDimitry Andric MRI = &MF->getRegInfo(); 17570b57cec5SDimitry Andric TII = MF->getSubtarget().getInstrInfo(); 17580b57cec5SDimitry Andric TRI = MF->getSubtarget().getRegisterInfo(); 17590b57cec5SDimitry Andric InstrItins = MF->getSubtarget().getInstrItineraryData(); 17600b57cec5SDimitry Andric LV = getAnalysisIfAvailable<LiveVariables>(); 17610b57cec5SDimitry Andric LIS = getAnalysisIfAvailable<LiveIntervals>(); 17620b57cec5SDimitry Andric if (auto *AAPass = getAnalysisIfAvailable<AAResultsWrapperPass>()) 17630b57cec5SDimitry Andric AA = &AAPass->getAAResults(); 17640b57cec5SDimitry Andric else 17650b57cec5SDimitry Andric AA = nullptr; 17660b57cec5SDimitry Andric OptLevel = TM.getOptLevel(); 17670b57cec5SDimitry Andric // Disable optimizations if requested. We cannot skip the whole pass as some 17680b57cec5SDimitry Andric // fixups are necessary for correctness. 17690b57cec5SDimitry Andric if (skipFunction(Func.getFunction())) 17705f757f3fSDimitry Andric OptLevel = CodeGenOptLevel::None; 17710b57cec5SDimitry Andric 17720b57cec5SDimitry Andric bool MadeChange = false; 17730b57cec5SDimitry Andric 17740b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "********** REWRITING TWO-ADDR INSTRS **********\n"); 17750b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "********** Function: " << MF->getName() << '\n'); 17760b57cec5SDimitry Andric 17770b57cec5SDimitry Andric // This pass takes the function out of SSA form. 17780b57cec5SDimitry Andric MRI->leaveSSA(); 17790b57cec5SDimitry Andric 17805ffd83dbSDimitry Andric // This pass will rewrite the tied-def to meet the RegConstraint. 17815ffd83dbSDimitry Andric MF->getProperties() 17825ffd83dbSDimitry Andric .set(MachineFunctionProperties::Property::TiedOpsRewritten); 17835ffd83dbSDimitry Andric 17840b57cec5SDimitry Andric TiedOperandMap TiedOperands; 1785fe6060f1SDimitry Andric for (MachineBasicBlock &MBBI : *MF) { 1786fe6060f1SDimitry Andric MBB = &MBBI; 17870b57cec5SDimitry Andric unsigned Dist = 0; 17880b57cec5SDimitry Andric DistanceMap.clear(); 17890b57cec5SDimitry Andric SrcRegMap.clear(); 17900b57cec5SDimitry Andric DstRegMap.clear(); 17910b57cec5SDimitry Andric Processed.clear(); 17920b57cec5SDimitry Andric for (MachineBasicBlock::iterator mi = MBB->begin(), me = MBB->end(); 17930b57cec5SDimitry Andric mi != me; ) { 17940b57cec5SDimitry Andric MachineBasicBlock::iterator nmi = std::next(mi); 1795590d96feSDimitry Andric // Skip debug instructions. 1796590d96feSDimitry Andric if (mi->isDebugInstr()) { 17970b57cec5SDimitry Andric mi = nmi; 17980b57cec5SDimitry Andric continue; 17990b57cec5SDimitry Andric } 18000b57cec5SDimitry Andric 18010b57cec5SDimitry Andric // Expand REG_SEQUENCE instructions. This will position mi at the first 18020b57cec5SDimitry Andric // expanded instruction. 18030b57cec5SDimitry Andric if (mi->isRegSequence()) 18040b57cec5SDimitry Andric eliminateRegSequence(mi); 18050b57cec5SDimitry Andric 18060b57cec5SDimitry Andric DistanceMap.insert(std::make_pair(&*mi, ++Dist)); 18070b57cec5SDimitry Andric 18080b57cec5SDimitry Andric processCopy(&*mi); 18090b57cec5SDimitry Andric 18100b57cec5SDimitry Andric // First scan through all the tied register uses in this instruction 18110b57cec5SDimitry Andric // and record a list of pairs of tied operands for each register. 18120b57cec5SDimitry Andric if (!collectTiedOperands(&*mi, TiedOperands)) { 1813349cc55cSDimitry Andric removeClobberedSrcRegMap(&*mi); 18140b57cec5SDimitry Andric mi = nmi; 18150b57cec5SDimitry Andric continue; 18160b57cec5SDimitry Andric } 18170b57cec5SDimitry Andric 18180b57cec5SDimitry Andric ++NumTwoAddressInstrs; 18190b57cec5SDimitry Andric MadeChange = true; 18200b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << '\t' << *mi); 18210b57cec5SDimitry Andric 18220b57cec5SDimitry Andric // If the instruction has a single pair of tied operands, try some 18230b57cec5SDimitry Andric // transformations that may either eliminate the tied operands or 18240b57cec5SDimitry Andric // improve the opportunities for coalescing away the register copy. 18250b57cec5SDimitry Andric if (TiedOperands.size() == 1) { 18260b57cec5SDimitry Andric SmallVectorImpl<std::pair<unsigned, unsigned>> &TiedPairs 18270b57cec5SDimitry Andric = TiedOperands.begin()->second; 18280b57cec5SDimitry Andric if (TiedPairs.size() == 1) { 18290b57cec5SDimitry Andric unsigned SrcIdx = TiedPairs[0].first; 18300b57cec5SDimitry Andric unsigned DstIdx = TiedPairs[0].second; 18318bcb0991SDimitry Andric Register SrcReg = mi->getOperand(SrcIdx).getReg(); 18328bcb0991SDimitry Andric Register DstReg = mi->getOperand(DstIdx).getReg(); 18330b57cec5SDimitry Andric if (SrcReg != DstReg && 18340b57cec5SDimitry Andric tryInstructionTransform(mi, nmi, SrcIdx, DstIdx, Dist, false)) { 18350b57cec5SDimitry Andric // The tied operands have been eliminated or shifted further down 18360b57cec5SDimitry Andric // the block to ease elimination. Continue processing with 'nmi'. 18370b57cec5SDimitry Andric TiedOperands.clear(); 1838349cc55cSDimitry Andric removeClobberedSrcRegMap(&*mi); 18390b57cec5SDimitry Andric mi = nmi; 18400b57cec5SDimitry Andric continue; 18410b57cec5SDimitry Andric } 18420b57cec5SDimitry Andric } 18430b57cec5SDimitry Andric } 18440b57cec5SDimitry Andric 184581ad6265SDimitry Andric if (mi->getOpcode() == TargetOpcode::STATEPOINT && 184681ad6265SDimitry Andric processStatepoint(&*mi, TiedOperands)) { 184781ad6265SDimitry Andric TiedOperands.clear(); 184881ad6265SDimitry Andric LLVM_DEBUG(dbgs() << "\t\trewrite to:\t" << *mi); 184981ad6265SDimitry Andric mi = nmi; 185081ad6265SDimitry Andric continue; 185181ad6265SDimitry Andric } 185281ad6265SDimitry Andric 18530b57cec5SDimitry Andric // Now iterate over the information collected above. 18540b57cec5SDimitry Andric for (auto &TO : TiedOperands) { 18550b57cec5SDimitry Andric processTiedPairs(&*mi, TO.second, Dist); 18560b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "\t\trewrite to:\t" << *mi); 18570b57cec5SDimitry Andric } 18580b57cec5SDimitry Andric 18590b57cec5SDimitry Andric // Rewrite INSERT_SUBREG as COPY now that we no longer need SSA form. 18600b57cec5SDimitry Andric if (mi->isInsertSubreg()) { 18610b57cec5SDimitry Andric // From %reg = INSERT_SUBREG %reg, %subreg, subidx 18620b57cec5SDimitry Andric // To %reg:subidx = COPY %subreg 18630b57cec5SDimitry Andric unsigned SubIdx = mi->getOperand(3).getImm(); 186481ad6265SDimitry Andric mi->removeOperand(3); 18650b57cec5SDimitry Andric assert(mi->getOperand(0).getSubReg() == 0 && "Unexpected subreg idx"); 18660b57cec5SDimitry Andric mi->getOperand(0).setSubReg(SubIdx); 18670b57cec5SDimitry Andric mi->getOperand(0).setIsUndef(mi->getOperand(1).isUndef()); 186881ad6265SDimitry Andric mi->removeOperand(1); 18690b57cec5SDimitry Andric mi->setDesc(TII->get(TargetOpcode::COPY)); 18700b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "\t\tconvert to:\t" << *mi); 1871349cc55cSDimitry Andric 1872349cc55cSDimitry Andric // Update LiveIntervals. 1873349cc55cSDimitry Andric if (LIS) { 1874349cc55cSDimitry Andric Register Reg = mi->getOperand(0).getReg(); 1875349cc55cSDimitry Andric LiveInterval &LI = LIS->getInterval(Reg); 1876349cc55cSDimitry Andric if (LI.hasSubRanges()) { 1877349cc55cSDimitry Andric // The COPY no longer defines subregs of %reg except for 1878349cc55cSDimitry Andric // %reg.subidx. 1879349cc55cSDimitry Andric LaneBitmask LaneMask = 1880349cc55cSDimitry Andric TRI->getSubRegIndexLaneMask(mi->getOperand(0).getSubReg()); 18815f757f3fSDimitry Andric SlotIndex Idx = LIS->getInstructionIndex(*mi).getRegSlot(); 1882349cc55cSDimitry Andric for (auto &S : LI.subranges()) { 1883349cc55cSDimitry Andric if ((S.LaneMask & LaneMask).none()) { 18845f757f3fSDimitry Andric LiveRange::iterator DefSeg = S.FindSegmentContaining(Idx); 18855f757f3fSDimitry Andric if (mi->getOperand(0).isUndef()) { 18865f757f3fSDimitry Andric S.removeValNo(DefSeg->valno); 18875f757f3fSDimitry Andric } else { 18885f757f3fSDimitry Andric LiveRange::iterator UseSeg = std::prev(DefSeg); 1889349cc55cSDimitry Andric S.MergeValueNumberInto(DefSeg->valno, UseSeg->valno); 1890349cc55cSDimitry Andric } 1891349cc55cSDimitry Andric } 18925f757f3fSDimitry Andric } 1893349cc55cSDimitry Andric 1894349cc55cSDimitry Andric // The COPY no longer has a use of %reg. 1895349cc55cSDimitry Andric LIS->shrinkToUses(&LI); 1896349cc55cSDimitry Andric } else { 1897349cc55cSDimitry Andric // The live interval for Reg did not have subranges but now it needs 1898349cc55cSDimitry Andric // them because we have introduced a subreg def. Recompute it. 1899349cc55cSDimitry Andric LIS->removeInterval(Reg); 1900349cc55cSDimitry Andric LIS->createAndComputeVirtRegInterval(Reg); 1901349cc55cSDimitry Andric } 1902349cc55cSDimitry Andric } 19030b57cec5SDimitry Andric } 19040b57cec5SDimitry Andric 19050b57cec5SDimitry Andric // Clear TiedOperands here instead of at the top of the loop 19060b57cec5SDimitry Andric // since most instructions do not have tied operands. 19070b57cec5SDimitry Andric TiedOperands.clear(); 1908349cc55cSDimitry Andric removeClobberedSrcRegMap(&*mi); 19090b57cec5SDimitry Andric mi = nmi; 19100b57cec5SDimitry Andric } 19110b57cec5SDimitry Andric } 19120b57cec5SDimitry Andric 19130b57cec5SDimitry Andric return MadeChange; 19140b57cec5SDimitry Andric } 19150b57cec5SDimitry Andric 19160b57cec5SDimitry Andric /// Eliminate a REG_SEQUENCE instruction as part of the de-ssa process. 19170b57cec5SDimitry Andric /// 19180b57cec5SDimitry Andric /// The instruction is turned into a sequence of sub-register copies: 19190b57cec5SDimitry Andric /// 19200b57cec5SDimitry Andric /// %dst = REG_SEQUENCE %v1, ssub0, %v2, ssub1 19210b57cec5SDimitry Andric /// 19220b57cec5SDimitry Andric /// Becomes: 19230b57cec5SDimitry Andric /// 19240b57cec5SDimitry Andric /// undef %dst:ssub0 = COPY %v1 19250b57cec5SDimitry Andric /// %dst:ssub1 = COPY %v2 19260b57cec5SDimitry Andric void TwoAddressInstructionPass:: 19270b57cec5SDimitry Andric eliminateRegSequence(MachineBasicBlock::iterator &MBBI) { 19280b57cec5SDimitry Andric MachineInstr &MI = *MBBI; 19298bcb0991SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 19300b57cec5SDimitry Andric 19315ffd83dbSDimitry Andric SmallVector<Register, 4> OrigRegs; 19320b57cec5SDimitry Andric if (LIS) { 19330b57cec5SDimitry Andric OrigRegs.push_back(MI.getOperand(0).getReg()); 19340b57cec5SDimitry Andric for (unsigned i = 1, e = MI.getNumOperands(); i < e; i += 2) 19350b57cec5SDimitry Andric OrigRegs.push_back(MI.getOperand(i).getReg()); 19360b57cec5SDimitry Andric } 19370b57cec5SDimitry Andric 19380b57cec5SDimitry Andric bool DefEmitted = false; 1939*7a6dacacSDimitry Andric bool DefIsPartial = false; 19400b57cec5SDimitry Andric for (unsigned i = 1, e = MI.getNumOperands(); i < e; i += 2) { 19410b57cec5SDimitry Andric MachineOperand &UseMO = MI.getOperand(i); 19428bcb0991SDimitry Andric Register SrcReg = UseMO.getReg(); 19430b57cec5SDimitry Andric unsigned SubIdx = MI.getOperand(i+1).getImm(); 19440b57cec5SDimitry Andric // Nothing needs to be inserted for undef operands. 1945*7a6dacacSDimitry Andric if (UseMO.isUndef()) { 1946*7a6dacacSDimitry Andric DefIsPartial = true; 19470b57cec5SDimitry Andric continue; 1948*7a6dacacSDimitry Andric } 19490b57cec5SDimitry Andric 19500b57cec5SDimitry Andric // Defer any kill flag to the last operand using SrcReg. Otherwise, we 19510b57cec5SDimitry Andric // might insert a COPY that uses SrcReg after is was killed. 19520b57cec5SDimitry Andric bool isKill = UseMO.isKill(); 19530b57cec5SDimitry Andric if (isKill) 19540b57cec5SDimitry Andric for (unsigned j = i + 2; j < e; j += 2) 19550b57cec5SDimitry Andric if (MI.getOperand(j).getReg() == SrcReg) { 19560b57cec5SDimitry Andric MI.getOperand(j).setIsKill(); 19570b57cec5SDimitry Andric UseMO.setIsKill(false); 19580b57cec5SDimitry Andric isKill = false; 19590b57cec5SDimitry Andric break; 19600b57cec5SDimitry Andric } 19610b57cec5SDimitry Andric 19620b57cec5SDimitry Andric // Insert the sub-register copy. 19630b57cec5SDimitry Andric MachineInstr *CopyMI = BuildMI(*MI.getParent(), MI, MI.getDebugLoc(), 19640b57cec5SDimitry Andric TII->get(TargetOpcode::COPY)) 19650b57cec5SDimitry Andric .addReg(DstReg, RegState::Define, SubIdx) 19660b57cec5SDimitry Andric .add(UseMO); 19670b57cec5SDimitry Andric 19680b57cec5SDimitry Andric // The first def needs an undef flag because there is no live register 19690b57cec5SDimitry Andric // before it. 19700b57cec5SDimitry Andric if (!DefEmitted) { 19710b57cec5SDimitry Andric CopyMI->getOperand(0).setIsUndef(true); 19720b57cec5SDimitry Andric // Return an iterator pointing to the first inserted instr. 19730b57cec5SDimitry Andric MBBI = CopyMI; 19740b57cec5SDimitry Andric } 19750b57cec5SDimitry Andric DefEmitted = true; 19760b57cec5SDimitry Andric 19770b57cec5SDimitry Andric // Update LiveVariables' kill info. 1978e8d8bef9SDimitry Andric if (LV && isKill && !SrcReg.isPhysical()) 19790b57cec5SDimitry Andric LV->replaceKillInstruction(SrcReg, MI, *CopyMI); 19800b57cec5SDimitry Andric 19810b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Inserted: " << *CopyMI); 19820b57cec5SDimitry Andric } 19830b57cec5SDimitry Andric 19840b57cec5SDimitry Andric MachineBasicBlock::iterator EndMBBI = 19850b57cec5SDimitry Andric std::next(MachineBasicBlock::iterator(MI)); 19860b57cec5SDimitry Andric 19870b57cec5SDimitry Andric if (!DefEmitted) { 19880b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Turned: " << MI << " into an IMPLICIT_DEF"); 19890b57cec5SDimitry Andric MI.setDesc(TII->get(TargetOpcode::IMPLICIT_DEF)); 19900b57cec5SDimitry Andric for (int j = MI.getNumOperands() - 1, ee = 0; j > ee; --j) 199181ad6265SDimitry Andric MI.removeOperand(j); 19920b57cec5SDimitry Andric } else { 1993*7a6dacacSDimitry Andric if (LIS) { 1994*7a6dacacSDimitry Andric // Force interval recomputation if we moved from full definition 1995*7a6dacacSDimitry Andric // of register to partial. 1996*7a6dacacSDimitry Andric if (DefIsPartial && LIS->hasInterval(DstReg) && 1997*7a6dacacSDimitry Andric MRI->shouldTrackSubRegLiveness(DstReg)) 1998*7a6dacacSDimitry Andric LIS->removeInterval(DstReg); 1999349cc55cSDimitry Andric LIS->RemoveMachineInstrFromMaps(MI); 2000*7a6dacacSDimitry Andric } 2001349cc55cSDimitry Andric 20020b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Eliminated: " << MI); 20030b57cec5SDimitry Andric MI.eraseFromParent(); 20040b57cec5SDimitry Andric } 20050b57cec5SDimitry Andric 20060b57cec5SDimitry Andric // Udpate LiveIntervals. 20070b57cec5SDimitry Andric if (LIS) 20080b57cec5SDimitry Andric LIS->repairIntervalsInRange(MBB, MBBI, EndMBBI, OrigRegs); 20090b57cec5SDimitry Andric } 2010