10b57cec5SDimitry Andric //===- SelectionDAGISel.cpp - Implement the SelectionDAGISel class --------===// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric // 90b57cec5SDimitry Andric // This implements the SelectionDAGISel class. 100b57cec5SDimitry Andric // 110b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 120b57cec5SDimitry Andric 130b57cec5SDimitry Andric #include "llvm/CodeGen/SelectionDAGISel.h" 140b57cec5SDimitry Andric #include "ScheduleDAGSDNodes.h" 150b57cec5SDimitry Andric #include "SelectionDAGBuilder.h" 160b57cec5SDimitry Andric #include "llvm/ADT/APInt.h" 170b57cec5SDimitry Andric #include "llvm/ADT/DenseMap.h" 180b57cec5SDimitry Andric #include "llvm/ADT/None.h" 190b57cec5SDimitry Andric #include "llvm/ADT/PostOrderIterator.h" 200b57cec5SDimitry Andric #include "llvm/ADT/STLExtras.h" 210b57cec5SDimitry Andric #include "llvm/ADT/SmallPtrSet.h" 220b57cec5SDimitry Andric #include "llvm/ADT/SmallSet.h" 230b57cec5SDimitry Andric #include "llvm/ADT/SmallVector.h" 240b57cec5SDimitry Andric #include "llvm/ADT/Statistic.h" 250b57cec5SDimitry Andric #include "llvm/ADT/StringRef.h" 260b57cec5SDimitry Andric #include "llvm/Analysis/AliasAnalysis.h" 270b57cec5SDimitry Andric #include "llvm/Analysis/BranchProbabilityInfo.h" 280b57cec5SDimitry Andric #include "llvm/Analysis/CFG.h" 290b57cec5SDimitry Andric #include "llvm/Analysis/EHPersonalities.h" 30*8bcb0991SDimitry Andric #include "llvm/Analysis/LegacyDivergenceAnalysis.h" 310b57cec5SDimitry Andric #include "llvm/Analysis/OptimizationRemarkEmitter.h" 320b57cec5SDimitry Andric #include "llvm/Analysis/TargetLibraryInfo.h" 330b57cec5SDimitry Andric #include "llvm/Analysis/TargetTransformInfo.h" 340b57cec5SDimitry Andric #include "llvm/CodeGen/FastISel.h" 350b57cec5SDimitry Andric #include "llvm/CodeGen/FunctionLoweringInfo.h" 360b57cec5SDimitry Andric #include "llvm/CodeGen/GCMetadata.h" 370b57cec5SDimitry Andric #include "llvm/CodeGen/ISDOpcodes.h" 380b57cec5SDimitry Andric #include "llvm/CodeGen/MachineBasicBlock.h" 390b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h" 400b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h" 410b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunctionPass.h" 420b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstr.h" 430b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h" 440b57cec5SDimitry Andric #include "llvm/CodeGen/MachineMemOperand.h" 450b57cec5SDimitry Andric #include "llvm/CodeGen/MachineModuleInfo.h" 460b57cec5SDimitry Andric #include "llvm/CodeGen/MachineOperand.h" 470b57cec5SDimitry Andric #include "llvm/CodeGen/MachinePassRegistry.h" 480b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h" 490b57cec5SDimitry Andric #include "llvm/CodeGen/SchedulerRegistry.h" 500b57cec5SDimitry Andric #include "llvm/CodeGen/SelectionDAG.h" 510b57cec5SDimitry Andric #include "llvm/CodeGen/SelectionDAGNodes.h" 520b57cec5SDimitry Andric #include "llvm/CodeGen/StackProtector.h" 530b57cec5SDimitry Andric #include "llvm/CodeGen/SwiftErrorValueTracking.h" 540b57cec5SDimitry Andric #include "llvm/CodeGen/TargetInstrInfo.h" 550b57cec5SDimitry Andric #include "llvm/CodeGen/TargetLowering.h" 560b57cec5SDimitry Andric #include "llvm/CodeGen/TargetRegisterInfo.h" 570b57cec5SDimitry Andric #include "llvm/CodeGen/TargetSubtargetInfo.h" 580b57cec5SDimitry Andric #include "llvm/CodeGen/ValueTypes.h" 590b57cec5SDimitry Andric #include "llvm/IR/BasicBlock.h" 600b57cec5SDimitry Andric #include "llvm/IR/Constants.h" 610b57cec5SDimitry Andric #include "llvm/IR/DataLayout.h" 620b57cec5SDimitry Andric #include "llvm/IR/DebugInfoMetadata.h" 630b57cec5SDimitry Andric #include "llvm/IR/DebugLoc.h" 640b57cec5SDimitry Andric #include "llvm/IR/DiagnosticInfo.h" 650b57cec5SDimitry Andric #include "llvm/IR/Dominators.h" 660b57cec5SDimitry Andric #include "llvm/IR/Function.h" 670b57cec5SDimitry Andric #include "llvm/IR/InlineAsm.h" 680b57cec5SDimitry Andric #include "llvm/IR/InstIterator.h" 690b57cec5SDimitry Andric #include "llvm/IR/InstrTypes.h" 700b57cec5SDimitry Andric #include "llvm/IR/Instruction.h" 710b57cec5SDimitry Andric #include "llvm/IR/Instructions.h" 720b57cec5SDimitry Andric #include "llvm/IR/IntrinsicInst.h" 730b57cec5SDimitry Andric #include "llvm/IR/Intrinsics.h" 740b57cec5SDimitry Andric #include "llvm/IR/Metadata.h" 750b57cec5SDimitry Andric #include "llvm/IR/Type.h" 760b57cec5SDimitry Andric #include "llvm/IR/User.h" 770b57cec5SDimitry Andric #include "llvm/IR/Value.h" 780b57cec5SDimitry Andric #include "llvm/MC/MCInstrDesc.h" 790b57cec5SDimitry Andric #include "llvm/MC/MCRegisterInfo.h" 800b57cec5SDimitry Andric #include "llvm/Pass.h" 810b57cec5SDimitry Andric #include "llvm/Support/BranchProbability.h" 820b57cec5SDimitry Andric #include "llvm/Support/Casting.h" 830b57cec5SDimitry Andric #include "llvm/Support/CodeGen.h" 840b57cec5SDimitry Andric #include "llvm/Support/CommandLine.h" 850b57cec5SDimitry Andric #include "llvm/Support/Compiler.h" 860b57cec5SDimitry Andric #include "llvm/Support/Debug.h" 870b57cec5SDimitry Andric #include "llvm/Support/ErrorHandling.h" 880b57cec5SDimitry Andric #include "llvm/Support/KnownBits.h" 890b57cec5SDimitry Andric #include "llvm/Support/MachineValueType.h" 900b57cec5SDimitry Andric #include "llvm/Support/Timer.h" 910b57cec5SDimitry Andric #include "llvm/Support/raw_ostream.h" 920b57cec5SDimitry Andric #include "llvm/Target/TargetIntrinsicInfo.h" 930b57cec5SDimitry Andric #include "llvm/Target/TargetMachine.h" 940b57cec5SDimitry Andric #include "llvm/Target/TargetOptions.h" 950b57cec5SDimitry Andric #include "llvm/Transforms/Utils/BasicBlockUtils.h" 960b57cec5SDimitry Andric #include <algorithm> 970b57cec5SDimitry Andric #include <cassert> 980b57cec5SDimitry Andric #include <cstdint> 990b57cec5SDimitry Andric #include <iterator> 1000b57cec5SDimitry Andric #include <limits> 1010b57cec5SDimitry Andric #include <memory> 1020b57cec5SDimitry Andric #include <string> 1030b57cec5SDimitry Andric #include <utility> 1040b57cec5SDimitry Andric #include <vector> 1050b57cec5SDimitry Andric 1060b57cec5SDimitry Andric using namespace llvm; 1070b57cec5SDimitry Andric 1080b57cec5SDimitry Andric #define DEBUG_TYPE "isel" 1090b57cec5SDimitry Andric 1100b57cec5SDimitry Andric STATISTIC(NumFastIselFailures, "Number of instructions fast isel failed on"); 1110b57cec5SDimitry Andric STATISTIC(NumFastIselSuccess, "Number of instructions fast isel selected"); 1120b57cec5SDimitry Andric STATISTIC(NumFastIselBlocks, "Number of blocks selected entirely by fast isel"); 1130b57cec5SDimitry Andric STATISTIC(NumDAGBlocks, "Number of blocks selected using DAG"); 1140b57cec5SDimitry Andric STATISTIC(NumDAGIselRetries,"Number of times dag isel has to try another path"); 1150b57cec5SDimitry Andric STATISTIC(NumEntryBlocks, "Number of entry blocks encountered"); 1160b57cec5SDimitry Andric STATISTIC(NumFastIselFailLowerArguments, 1170b57cec5SDimitry Andric "Number of entry blocks where fast isel failed to lower arguments"); 1180b57cec5SDimitry Andric 1190b57cec5SDimitry Andric static cl::opt<int> EnableFastISelAbort( 1200b57cec5SDimitry Andric "fast-isel-abort", cl::Hidden, 1210b57cec5SDimitry Andric cl::desc("Enable abort calls when \"fast\" instruction selection " 1220b57cec5SDimitry Andric "fails to lower an instruction: 0 disable the abort, 1 will " 1230b57cec5SDimitry Andric "abort but for args, calls and terminators, 2 will also " 1240b57cec5SDimitry Andric "abort for argument lowering, and 3 will never fallback " 1250b57cec5SDimitry Andric "to SelectionDAG.")); 1260b57cec5SDimitry Andric 1270b57cec5SDimitry Andric static cl::opt<bool> EnableFastISelFallbackReport( 1280b57cec5SDimitry Andric "fast-isel-report-on-fallback", cl::Hidden, 1290b57cec5SDimitry Andric cl::desc("Emit a diagnostic when \"fast\" instruction selection " 1300b57cec5SDimitry Andric "falls back to SelectionDAG.")); 1310b57cec5SDimitry Andric 1320b57cec5SDimitry Andric static cl::opt<bool> 1330b57cec5SDimitry Andric UseMBPI("use-mbpi", 1340b57cec5SDimitry Andric cl::desc("use Machine Branch Probability Info"), 1350b57cec5SDimitry Andric cl::init(true), cl::Hidden); 1360b57cec5SDimitry Andric 1370b57cec5SDimitry Andric #ifndef NDEBUG 1380b57cec5SDimitry Andric static cl::opt<std::string> 1390b57cec5SDimitry Andric FilterDAGBasicBlockName("filter-view-dags", cl::Hidden, 1400b57cec5SDimitry Andric cl::desc("Only display the basic block whose name " 1410b57cec5SDimitry Andric "matches this for all view-*-dags options")); 1420b57cec5SDimitry Andric static cl::opt<bool> 1430b57cec5SDimitry Andric ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden, 1440b57cec5SDimitry Andric cl::desc("Pop up a window to show dags before the first " 1450b57cec5SDimitry Andric "dag combine pass")); 1460b57cec5SDimitry Andric static cl::opt<bool> 1470b57cec5SDimitry Andric ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden, 1480b57cec5SDimitry Andric cl::desc("Pop up a window to show dags before legalize types")); 1490b57cec5SDimitry Andric static cl::opt<bool> 1500b57cec5SDimitry Andric ViewLegalizeDAGs("view-legalize-dags", cl::Hidden, 1510b57cec5SDimitry Andric cl::desc("Pop up a window to show dags before legalize")); 1520b57cec5SDimitry Andric static cl::opt<bool> 1530b57cec5SDimitry Andric ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden, 1540b57cec5SDimitry Andric cl::desc("Pop up a window to show dags before the second " 1550b57cec5SDimitry Andric "dag combine pass")); 1560b57cec5SDimitry Andric static cl::opt<bool> 1570b57cec5SDimitry Andric ViewDAGCombineLT("view-dag-combine-lt-dags", cl::Hidden, 1580b57cec5SDimitry Andric cl::desc("Pop up a window to show dags before the post legalize types" 1590b57cec5SDimitry Andric " dag combine pass")); 1600b57cec5SDimitry Andric static cl::opt<bool> 1610b57cec5SDimitry Andric ViewISelDAGs("view-isel-dags", cl::Hidden, 1620b57cec5SDimitry Andric cl::desc("Pop up a window to show isel dags as they are selected")); 1630b57cec5SDimitry Andric static cl::opt<bool> 1640b57cec5SDimitry Andric ViewSchedDAGs("view-sched-dags", cl::Hidden, 1650b57cec5SDimitry Andric cl::desc("Pop up a window to show sched dags as they are processed")); 1660b57cec5SDimitry Andric static cl::opt<bool> 1670b57cec5SDimitry Andric ViewSUnitDAGs("view-sunit-dags", cl::Hidden, 1680b57cec5SDimitry Andric cl::desc("Pop up a window to show SUnit dags after they are processed")); 1690b57cec5SDimitry Andric #else 1700b57cec5SDimitry Andric static const bool ViewDAGCombine1 = false, 1710b57cec5SDimitry Andric ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false, 1720b57cec5SDimitry Andric ViewDAGCombine2 = false, 1730b57cec5SDimitry Andric ViewDAGCombineLT = false, 1740b57cec5SDimitry Andric ViewISelDAGs = false, ViewSchedDAGs = false, 1750b57cec5SDimitry Andric ViewSUnitDAGs = false; 1760b57cec5SDimitry Andric #endif 1770b57cec5SDimitry Andric 1780b57cec5SDimitry Andric //===---------------------------------------------------------------------===// 1790b57cec5SDimitry Andric /// 1800b57cec5SDimitry Andric /// RegisterScheduler class - Track the registration of instruction schedulers. 1810b57cec5SDimitry Andric /// 1820b57cec5SDimitry Andric //===---------------------------------------------------------------------===// 1830b57cec5SDimitry Andric MachinePassRegistry<RegisterScheduler::FunctionPassCtor> 1840b57cec5SDimitry Andric RegisterScheduler::Registry; 1850b57cec5SDimitry Andric 1860b57cec5SDimitry Andric //===---------------------------------------------------------------------===// 1870b57cec5SDimitry Andric /// 1880b57cec5SDimitry Andric /// ISHeuristic command line option for instruction schedulers. 1890b57cec5SDimitry Andric /// 1900b57cec5SDimitry Andric //===---------------------------------------------------------------------===// 1910b57cec5SDimitry Andric static cl::opt<RegisterScheduler::FunctionPassCtor, false, 1920b57cec5SDimitry Andric RegisterPassParser<RegisterScheduler>> 1930b57cec5SDimitry Andric ISHeuristic("pre-RA-sched", 1940b57cec5SDimitry Andric cl::init(&createDefaultScheduler), cl::Hidden, 1950b57cec5SDimitry Andric cl::desc("Instruction schedulers available (before register" 1960b57cec5SDimitry Andric " allocation):")); 1970b57cec5SDimitry Andric 1980b57cec5SDimitry Andric static RegisterScheduler 1990b57cec5SDimitry Andric defaultListDAGScheduler("default", "Best scheduler for the target", 2000b57cec5SDimitry Andric createDefaultScheduler); 2010b57cec5SDimitry Andric 2020b57cec5SDimitry Andric namespace llvm { 2030b57cec5SDimitry Andric 2040b57cec5SDimitry Andric //===--------------------------------------------------------------------===// 2050b57cec5SDimitry Andric /// This class is used by SelectionDAGISel to temporarily override 2060b57cec5SDimitry Andric /// the optimization level on a per-function basis. 2070b57cec5SDimitry Andric class OptLevelChanger { 2080b57cec5SDimitry Andric SelectionDAGISel &IS; 2090b57cec5SDimitry Andric CodeGenOpt::Level SavedOptLevel; 2100b57cec5SDimitry Andric bool SavedFastISel; 2110b57cec5SDimitry Andric 2120b57cec5SDimitry Andric public: 2130b57cec5SDimitry Andric OptLevelChanger(SelectionDAGISel &ISel, 2140b57cec5SDimitry Andric CodeGenOpt::Level NewOptLevel) : IS(ISel) { 2150b57cec5SDimitry Andric SavedOptLevel = IS.OptLevel; 2160b57cec5SDimitry Andric if (NewOptLevel == SavedOptLevel) 2170b57cec5SDimitry Andric return; 2180b57cec5SDimitry Andric IS.OptLevel = NewOptLevel; 2190b57cec5SDimitry Andric IS.TM.setOptLevel(NewOptLevel); 2200b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "\nChanging optimization level for Function " 2210b57cec5SDimitry Andric << IS.MF->getFunction().getName() << "\n"); 2220b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "\tBefore: -O" << SavedOptLevel << " ; After: -O" 2230b57cec5SDimitry Andric << NewOptLevel << "\n"); 2240b57cec5SDimitry Andric SavedFastISel = IS.TM.Options.EnableFastISel; 2250b57cec5SDimitry Andric if (NewOptLevel == CodeGenOpt::None) { 2260b57cec5SDimitry Andric IS.TM.setFastISel(IS.TM.getO0WantsFastISel()); 2270b57cec5SDimitry Andric LLVM_DEBUG( 2280b57cec5SDimitry Andric dbgs() << "\tFastISel is " 2290b57cec5SDimitry Andric << (IS.TM.Options.EnableFastISel ? "enabled" : "disabled") 2300b57cec5SDimitry Andric << "\n"); 2310b57cec5SDimitry Andric } 2320b57cec5SDimitry Andric } 2330b57cec5SDimitry Andric 2340b57cec5SDimitry Andric ~OptLevelChanger() { 2350b57cec5SDimitry Andric if (IS.OptLevel == SavedOptLevel) 2360b57cec5SDimitry Andric return; 2370b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "\nRestoring optimization level for Function " 2380b57cec5SDimitry Andric << IS.MF->getFunction().getName() << "\n"); 2390b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "\tBefore: -O" << IS.OptLevel << " ; After: -O" 2400b57cec5SDimitry Andric << SavedOptLevel << "\n"); 2410b57cec5SDimitry Andric IS.OptLevel = SavedOptLevel; 2420b57cec5SDimitry Andric IS.TM.setOptLevel(SavedOptLevel); 2430b57cec5SDimitry Andric IS.TM.setFastISel(SavedFastISel); 2440b57cec5SDimitry Andric } 2450b57cec5SDimitry Andric }; 2460b57cec5SDimitry Andric 2470b57cec5SDimitry Andric //===--------------------------------------------------------------------===// 2480b57cec5SDimitry Andric /// createDefaultScheduler - This creates an instruction scheduler appropriate 2490b57cec5SDimitry Andric /// for the target. 2500b57cec5SDimitry Andric ScheduleDAGSDNodes* createDefaultScheduler(SelectionDAGISel *IS, 2510b57cec5SDimitry Andric CodeGenOpt::Level OptLevel) { 2520b57cec5SDimitry Andric const TargetLowering *TLI = IS->TLI; 2530b57cec5SDimitry Andric const TargetSubtargetInfo &ST = IS->MF->getSubtarget(); 2540b57cec5SDimitry Andric 2550b57cec5SDimitry Andric // Try first to see if the Target has its own way of selecting a scheduler 2560b57cec5SDimitry Andric if (auto *SchedulerCtor = ST.getDAGScheduler(OptLevel)) { 2570b57cec5SDimitry Andric return SchedulerCtor(IS, OptLevel); 2580b57cec5SDimitry Andric } 2590b57cec5SDimitry Andric 2600b57cec5SDimitry Andric if (OptLevel == CodeGenOpt::None || 2610b57cec5SDimitry Andric (ST.enableMachineScheduler() && ST.enableMachineSchedDefaultSched()) || 2620b57cec5SDimitry Andric TLI->getSchedulingPreference() == Sched::Source) 2630b57cec5SDimitry Andric return createSourceListDAGScheduler(IS, OptLevel); 2640b57cec5SDimitry Andric if (TLI->getSchedulingPreference() == Sched::RegPressure) 2650b57cec5SDimitry Andric return createBURRListDAGScheduler(IS, OptLevel); 2660b57cec5SDimitry Andric if (TLI->getSchedulingPreference() == Sched::Hybrid) 2670b57cec5SDimitry Andric return createHybridListDAGScheduler(IS, OptLevel); 2680b57cec5SDimitry Andric if (TLI->getSchedulingPreference() == Sched::VLIW) 2690b57cec5SDimitry Andric return createVLIWDAGScheduler(IS, OptLevel); 2700b57cec5SDimitry Andric assert(TLI->getSchedulingPreference() == Sched::ILP && 2710b57cec5SDimitry Andric "Unknown sched type!"); 2720b57cec5SDimitry Andric return createILPListDAGScheduler(IS, OptLevel); 2730b57cec5SDimitry Andric } 2740b57cec5SDimitry Andric 2750b57cec5SDimitry Andric } // end namespace llvm 2760b57cec5SDimitry Andric 2770b57cec5SDimitry Andric // EmitInstrWithCustomInserter - This method should be implemented by targets 2780b57cec5SDimitry Andric // that mark instructions with the 'usesCustomInserter' flag. These 2790b57cec5SDimitry Andric // instructions are special in various ways, which require special support to 2800b57cec5SDimitry Andric // insert. The specified MachineInstr is created but not inserted into any 2810b57cec5SDimitry Andric // basic blocks, and this method is called to expand it into a sequence of 2820b57cec5SDimitry Andric // instructions, potentially also creating new basic blocks and control flow. 2830b57cec5SDimitry Andric // When new basic blocks are inserted and the edges from MBB to its successors 2840b57cec5SDimitry Andric // are modified, the method should insert pairs of <OldSucc, NewSucc> into the 2850b57cec5SDimitry Andric // DenseMap. 2860b57cec5SDimitry Andric MachineBasicBlock * 2870b57cec5SDimitry Andric TargetLowering::EmitInstrWithCustomInserter(MachineInstr &MI, 2880b57cec5SDimitry Andric MachineBasicBlock *MBB) const { 2890b57cec5SDimitry Andric #ifndef NDEBUG 2900b57cec5SDimitry Andric dbgs() << "If a target marks an instruction with " 2910b57cec5SDimitry Andric "'usesCustomInserter', it must implement " 2920b57cec5SDimitry Andric "TargetLowering::EmitInstrWithCustomInserter!"; 2930b57cec5SDimitry Andric #endif 2940b57cec5SDimitry Andric llvm_unreachable(nullptr); 2950b57cec5SDimitry Andric } 2960b57cec5SDimitry Andric 2970b57cec5SDimitry Andric void TargetLowering::AdjustInstrPostInstrSelection(MachineInstr &MI, 2980b57cec5SDimitry Andric SDNode *Node) const { 2990b57cec5SDimitry Andric assert(!MI.hasPostISelHook() && 3000b57cec5SDimitry Andric "If a target marks an instruction with 'hasPostISelHook', " 3010b57cec5SDimitry Andric "it must implement TargetLowering::AdjustInstrPostInstrSelection!"); 3020b57cec5SDimitry Andric } 3030b57cec5SDimitry Andric 3040b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 3050b57cec5SDimitry Andric // SelectionDAGISel code 3060b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 3070b57cec5SDimitry Andric 3080b57cec5SDimitry Andric SelectionDAGISel::SelectionDAGISel(TargetMachine &tm, 3090b57cec5SDimitry Andric CodeGenOpt::Level OL) : 3100b57cec5SDimitry Andric MachineFunctionPass(ID), TM(tm), 3110b57cec5SDimitry Andric FuncInfo(new FunctionLoweringInfo()), 3120b57cec5SDimitry Andric SwiftError(new SwiftErrorValueTracking()), 3130b57cec5SDimitry Andric CurDAG(new SelectionDAG(tm, OL)), 3140b57cec5SDimitry Andric SDB(new SelectionDAGBuilder(*CurDAG, *FuncInfo, *SwiftError, OL)), 3150b57cec5SDimitry Andric AA(), GFI(), 3160b57cec5SDimitry Andric OptLevel(OL), 3170b57cec5SDimitry Andric DAGSize(0) { 3180b57cec5SDimitry Andric initializeGCModuleInfoPass(*PassRegistry::getPassRegistry()); 3190b57cec5SDimitry Andric initializeBranchProbabilityInfoWrapperPassPass( 3200b57cec5SDimitry Andric *PassRegistry::getPassRegistry()); 3210b57cec5SDimitry Andric initializeAAResultsWrapperPassPass(*PassRegistry::getPassRegistry()); 3220b57cec5SDimitry Andric initializeTargetLibraryInfoWrapperPassPass( 3230b57cec5SDimitry Andric *PassRegistry::getPassRegistry()); 3240b57cec5SDimitry Andric } 3250b57cec5SDimitry Andric 3260b57cec5SDimitry Andric SelectionDAGISel::~SelectionDAGISel() { 3270b57cec5SDimitry Andric delete SDB; 3280b57cec5SDimitry Andric delete CurDAG; 3290b57cec5SDimitry Andric delete FuncInfo; 3300b57cec5SDimitry Andric delete SwiftError; 3310b57cec5SDimitry Andric } 3320b57cec5SDimitry Andric 3330b57cec5SDimitry Andric void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const { 3340b57cec5SDimitry Andric if (OptLevel != CodeGenOpt::None) 3350b57cec5SDimitry Andric AU.addRequired<AAResultsWrapperPass>(); 3360b57cec5SDimitry Andric AU.addRequired<GCModuleInfo>(); 3370b57cec5SDimitry Andric AU.addRequired<StackProtector>(); 3380b57cec5SDimitry Andric AU.addPreserved<GCModuleInfo>(); 3390b57cec5SDimitry Andric AU.addRequired<TargetLibraryInfoWrapperPass>(); 3400b57cec5SDimitry Andric AU.addRequired<TargetTransformInfoWrapperPass>(); 3410b57cec5SDimitry Andric if (UseMBPI && OptLevel != CodeGenOpt::None) 3420b57cec5SDimitry Andric AU.addRequired<BranchProbabilityInfoWrapperPass>(); 3430b57cec5SDimitry Andric MachineFunctionPass::getAnalysisUsage(AU); 3440b57cec5SDimitry Andric } 3450b57cec5SDimitry Andric 3460b57cec5SDimitry Andric /// SplitCriticalSideEffectEdges - Look for critical edges with a PHI value that 3470b57cec5SDimitry Andric /// may trap on it. In this case we have to split the edge so that the path 3480b57cec5SDimitry Andric /// through the predecessor block that doesn't go to the phi block doesn't 3490b57cec5SDimitry Andric /// execute the possibly trapping instruction. If available, we pass domtree 3500b57cec5SDimitry Andric /// and loop info to be updated when we split critical edges. This is because 3510b57cec5SDimitry Andric /// SelectionDAGISel preserves these analyses. 3520b57cec5SDimitry Andric /// This is required for correctness, so it must be done at -O0. 3530b57cec5SDimitry Andric /// 3540b57cec5SDimitry Andric static void SplitCriticalSideEffectEdges(Function &Fn, DominatorTree *DT, 3550b57cec5SDimitry Andric LoopInfo *LI) { 3560b57cec5SDimitry Andric // Loop for blocks with phi nodes. 3570b57cec5SDimitry Andric for (BasicBlock &BB : Fn) { 3580b57cec5SDimitry Andric PHINode *PN = dyn_cast<PHINode>(BB.begin()); 3590b57cec5SDimitry Andric if (!PN) continue; 3600b57cec5SDimitry Andric 3610b57cec5SDimitry Andric ReprocessBlock: 3620b57cec5SDimitry Andric // For each block with a PHI node, check to see if any of the input values 3630b57cec5SDimitry Andric // are potentially trapping constant expressions. Constant expressions are 3640b57cec5SDimitry Andric // the only potentially trapping value that can occur as the argument to a 3650b57cec5SDimitry Andric // PHI. 3660b57cec5SDimitry Andric for (BasicBlock::iterator I = BB.begin(); (PN = dyn_cast<PHINode>(I)); ++I) 3670b57cec5SDimitry Andric for (unsigned i = 0, e = PN->getNumIncomingValues(); i != e; ++i) { 3680b57cec5SDimitry Andric ConstantExpr *CE = dyn_cast<ConstantExpr>(PN->getIncomingValue(i)); 3690b57cec5SDimitry Andric if (!CE || !CE->canTrap()) continue; 3700b57cec5SDimitry Andric 3710b57cec5SDimitry Andric // The only case we have to worry about is when the edge is critical. 3720b57cec5SDimitry Andric // Since this block has a PHI Node, we assume it has multiple input 3730b57cec5SDimitry Andric // edges: check to see if the pred has multiple successors. 3740b57cec5SDimitry Andric BasicBlock *Pred = PN->getIncomingBlock(i); 3750b57cec5SDimitry Andric if (Pred->getTerminator()->getNumSuccessors() == 1) 3760b57cec5SDimitry Andric continue; 3770b57cec5SDimitry Andric 3780b57cec5SDimitry Andric // Okay, we have to split this edge. 3790b57cec5SDimitry Andric SplitCriticalEdge( 3800b57cec5SDimitry Andric Pred->getTerminator(), GetSuccessorNumber(Pred, &BB), 3810b57cec5SDimitry Andric CriticalEdgeSplittingOptions(DT, LI).setMergeIdenticalEdges()); 3820b57cec5SDimitry Andric goto ReprocessBlock; 3830b57cec5SDimitry Andric } 3840b57cec5SDimitry Andric } 3850b57cec5SDimitry Andric } 3860b57cec5SDimitry Andric 3870b57cec5SDimitry Andric static void computeUsesMSVCFloatingPoint(const Triple &TT, const Function &F, 3880b57cec5SDimitry Andric MachineModuleInfo &MMI) { 3890b57cec5SDimitry Andric // Only needed for MSVC 3900b57cec5SDimitry Andric if (!TT.isWindowsMSVCEnvironment()) 3910b57cec5SDimitry Andric return; 3920b57cec5SDimitry Andric 3930b57cec5SDimitry Andric // If it's already set, nothing to do. 3940b57cec5SDimitry Andric if (MMI.usesMSVCFloatingPoint()) 3950b57cec5SDimitry Andric return; 3960b57cec5SDimitry Andric 3970b57cec5SDimitry Andric for (const Instruction &I : instructions(F)) { 3980b57cec5SDimitry Andric if (I.getType()->isFPOrFPVectorTy()) { 3990b57cec5SDimitry Andric MMI.setUsesMSVCFloatingPoint(true); 4000b57cec5SDimitry Andric return; 4010b57cec5SDimitry Andric } 4020b57cec5SDimitry Andric for (const auto &Op : I.operands()) { 4030b57cec5SDimitry Andric if (Op->getType()->isFPOrFPVectorTy()) { 4040b57cec5SDimitry Andric MMI.setUsesMSVCFloatingPoint(true); 4050b57cec5SDimitry Andric return; 4060b57cec5SDimitry Andric } 4070b57cec5SDimitry Andric } 4080b57cec5SDimitry Andric } 4090b57cec5SDimitry Andric } 4100b57cec5SDimitry Andric 4110b57cec5SDimitry Andric bool SelectionDAGISel::runOnMachineFunction(MachineFunction &mf) { 4120b57cec5SDimitry Andric // If we already selected that function, we do not need to run SDISel. 4130b57cec5SDimitry Andric if (mf.getProperties().hasProperty( 4140b57cec5SDimitry Andric MachineFunctionProperties::Property::Selected)) 4150b57cec5SDimitry Andric return false; 4160b57cec5SDimitry Andric // Do some sanity-checking on the command-line options. 4170b57cec5SDimitry Andric assert((!EnableFastISelAbort || TM.Options.EnableFastISel) && 4180b57cec5SDimitry Andric "-fast-isel-abort > 0 requires -fast-isel"); 4190b57cec5SDimitry Andric 4200b57cec5SDimitry Andric const Function &Fn = mf.getFunction(); 4210b57cec5SDimitry Andric MF = &mf; 4220b57cec5SDimitry Andric 4230b57cec5SDimitry Andric // Reset the target options before resetting the optimization 4240b57cec5SDimitry Andric // level below. 4250b57cec5SDimitry Andric // FIXME: This is a horrible hack and should be processed via 4260b57cec5SDimitry Andric // codegen looking at the optimization level explicitly when 4270b57cec5SDimitry Andric // it wants to look at it. 4280b57cec5SDimitry Andric TM.resetTargetOptions(Fn); 4290b57cec5SDimitry Andric // Reset OptLevel to None for optnone functions. 4300b57cec5SDimitry Andric CodeGenOpt::Level NewOptLevel = OptLevel; 4310b57cec5SDimitry Andric if (OptLevel != CodeGenOpt::None && skipFunction(Fn)) 4320b57cec5SDimitry Andric NewOptLevel = CodeGenOpt::None; 4330b57cec5SDimitry Andric OptLevelChanger OLC(*this, NewOptLevel); 4340b57cec5SDimitry Andric 4350b57cec5SDimitry Andric TII = MF->getSubtarget().getInstrInfo(); 4360b57cec5SDimitry Andric TLI = MF->getSubtarget().getTargetLowering(); 4370b57cec5SDimitry Andric RegInfo = &MF->getRegInfo(); 438*8bcb0991SDimitry Andric LibInfo = &getAnalysis<TargetLibraryInfoWrapperPass>().getTLI(Fn); 4390b57cec5SDimitry Andric GFI = Fn.hasGC() ? &getAnalysis<GCModuleInfo>().getFunctionInfo(Fn) : nullptr; 440*8bcb0991SDimitry Andric ORE = std::make_unique<OptimizationRemarkEmitter>(&Fn); 4410b57cec5SDimitry Andric auto *DTWP = getAnalysisIfAvailable<DominatorTreeWrapperPass>(); 4420b57cec5SDimitry Andric DominatorTree *DT = DTWP ? &DTWP->getDomTree() : nullptr; 4430b57cec5SDimitry Andric auto *LIWP = getAnalysisIfAvailable<LoopInfoWrapperPass>(); 4440b57cec5SDimitry Andric LoopInfo *LI = LIWP ? &LIWP->getLoopInfo() : nullptr; 4450b57cec5SDimitry Andric 4460b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "\n\n\n=== " << Fn.getName() << "\n"); 4470b57cec5SDimitry Andric 4480b57cec5SDimitry Andric SplitCriticalSideEffectEdges(const_cast<Function &>(Fn), DT, LI); 4490b57cec5SDimitry Andric 4500b57cec5SDimitry Andric CurDAG->init(*MF, *ORE, this, LibInfo, 4510b57cec5SDimitry Andric getAnalysisIfAvailable<LegacyDivergenceAnalysis>()); 4520b57cec5SDimitry Andric FuncInfo->set(Fn, *MF, CurDAG); 4530b57cec5SDimitry Andric SwiftError->setFunction(*MF); 4540b57cec5SDimitry Andric 4550b57cec5SDimitry Andric // Now get the optional analyzes if we want to. 4560b57cec5SDimitry Andric // This is based on the possibly changed OptLevel (after optnone is taken 4570b57cec5SDimitry Andric // into account). That's unfortunate but OK because it just means we won't 4580b57cec5SDimitry Andric // ask for passes that have been required anyway. 4590b57cec5SDimitry Andric 4600b57cec5SDimitry Andric if (UseMBPI && OptLevel != CodeGenOpt::None) 4610b57cec5SDimitry Andric FuncInfo->BPI = &getAnalysis<BranchProbabilityInfoWrapperPass>().getBPI(); 4620b57cec5SDimitry Andric else 4630b57cec5SDimitry Andric FuncInfo->BPI = nullptr; 4640b57cec5SDimitry Andric 4650b57cec5SDimitry Andric if (OptLevel != CodeGenOpt::None) 4660b57cec5SDimitry Andric AA = &getAnalysis<AAResultsWrapperPass>().getAAResults(); 4670b57cec5SDimitry Andric else 4680b57cec5SDimitry Andric AA = nullptr; 4690b57cec5SDimitry Andric 4700b57cec5SDimitry Andric SDB->init(GFI, AA, LibInfo); 4710b57cec5SDimitry Andric 4720b57cec5SDimitry Andric MF->setHasInlineAsm(false); 4730b57cec5SDimitry Andric 4740b57cec5SDimitry Andric FuncInfo->SplitCSR = false; 4750b57cec5SDimitry Andric 4760b57cec5SDimitry Andric // We split CSR if the target supports it for the given function 4770b57cec5SDimitry Andric // and the function has only return exits. 4780b57cec5SDimitry Andric if (OptLevel != CodeGenOpt::None && TLI->supportSplitCSR(MF)) { 4790b57cec5SDimitry Andric FuncInfo->SplitCSR = true; 4800b57cec5SDimitry Andric 4810b57cec5SDimitry Andric // Collect all the return blocks. 4820b57cec5SDimitry Andric for (const BasicBlock &BB : Fn) { 4830b57cec5SDimitry Andric if (!succ_empty(&BB)) 4840b57cec5SDimitry Andric continue; 4850b57cec5SDimitry Andric 4860b57cec5SDimitry Andric const Instruction *Term = BB.getTerminator(); 4870b57cec5SDimitry Andric if (isa<UnreachableInst>(Term) || isa<ReturnInst>(Term)) 4880b57cec5SDimitry Andric continue; 4890b57cec5SDimitry Andric 4900b57cec5SDimitry Andric // Bail out if the exit block is not Return nor Unreachable. 4910b57cec5SDimitry Andric FuncInfo->SplitCSR = false; 4920b57cec5SDimitry Andric break; 4930b57cec5SDimitry Andric } 4940b57cec5SDimitry Andric } 4950b57cec5SDimitry Andric 4960b57cec5SDimitry Andric MachineBasicBlock *EntryMBB = &MF->front(); 4970b57cec5SDimitry Andric if (FuncInfo->SplitCSR) 4980b57cec5SDimitry Andric // This performs initialization so lowering for SplitCSR will be correct. 4990b57cec5SDimitry Andric TLI->initializeSplitCSR(EntryMBB); 5000b57cec5SDimitry Andric 5010b57cec5SDimitry Andric SelectAllBasicBlocks(Fn); 5020b57cec5SDimitry Andric if (FastISelFailed && EnableFastISelFallbackReport) { 5030b57cec5SDimitry Andric DiagnosticInfoISelFallback DiagFallback(Fn); 5040b57cec5SDimitry Andric Fn.getContext().diagnose(DiagFallback); 5050b57cec5SDimitry Andric } 5060b57cec5SDimitry Andric 5070b57cec5SDimitry Andric // Replace forward-declared registers with the registers containing 5080b57cec5SDimitry Andric // the desired value. 5090b57cec5SDimitry Andric // Note: it is important that this happens **before** the call to 5100b57cec5SDimitry Andric // EmitLiveInCopies, since implementations can skip copies of unused 5110b57cec5SDimitry Andric // registers. If we don't apply the reg fixups before, some registers may 5120b57cec5SDimitry Andric // appear as unused and will be skipped, resulting in bad MI. 5130b57cec5SDimitry Andric MachineRegisterInfo &MRI = MF->getRegInfo(); 5140b57cec5SDimitry Andric for (DenseMap<unsigned, unsigned>::iterator I = FuncInfo->RegFixups.begin(), 5150b57cec5SDimitry Andric E = FuncInfo->RegFixups.end(); 5160b57cec5SDimitry Andric I != E; ++I) { 5170b57cec5SDimitry Andric unsigned From = I->first; 5180b57cec5SDimitry Andric unsigned To = I->second; 5190b57cec5SDimitry Andric // If To is also scheduled to be replaced, find what its ultimate 5200b57cec5SDimitry Andric // replacement is. 5210b57cec5SDimitry Andric while (true) { 5220b57cec5SDimitry Andric DenseMap<unsigned, unsigned>::iterator J = FuncInfo->RegFixups.find(To); 5230b57cec5SDimitry Andric if (J == E) 5240b57cec5SDimitry Andric break; 5250b57cec5SDimitry Andric To = J->second; 5260b57cec5SDimitry Andric } 5270b57cec5SDimitry Andric // Make sure the new register has a sufficiently constrained register class. 528*8bcb0991SDimitry Andric if (Register::isVirtualRegister(From) && Register::isVirtualRegister(To)) 5290b57cec5SDimitry Andric MRI.constrainRegClass(To, MRI.getRegClass(From)); 5300b57cec5SDimitry Andric // Replace it. 5310b57cec5SDimitry Andric 5320b57cec5SDimitry Andric // Replacing one register with another won't touch the kill flags. 5330b57cec5SDimitry Andric // We need to conservatively clear the kill flags as a kill on the old 5340b57cec5SDimitry Andric // register might dominate existing uses of the new register. 5350b57cec5SDimitry Andric if (!MRI.use_empty(To)) 5360b57cec5SDimitry Andric MRI.clearKillFlags(From); 5370b57cec5SDimitry Andric MRI.replaceRegWith(From, To); 5380b57cec5SDimitry Andric } 5390b57cec5SDimitry Andric 5400b57cec5SDimitry Andric // If the first basic block in the function has live ins that need to be 5410b57cec5SDimitry Andric // copied into vregs, emit the copies into the top of the block before 5420b57cec5SDimitry Andric // emitting the code for the block. 5430b57cec5SDimitry Andric const TargetRegisterInfo &TRI = *MF->getSubtarget().getRegisterInfo(); 5440b57cec5SDimitry Andric RegInfo->EmitLiveInCopies(EntryMBB, TRI, *TII); 5450b57cec5SDimitry Andric 5460b57cec5SDimitry Andric // Insert copies in the entry block and the return blocks. 5470b57cec5SDimitry Andric if (FuncInfo->SplitCSR) { 5480b57cec5SDimitry Andric SmallVector<MachineBasicBlock*, 4> Returns; 5490b57cec5SDimitry Andric // Collect all the return blocks. 5500b57cec5SDimitry Andric for (MachineBasicBlock &MBB : mf) { 5510b57cec5SDimitry Andric if (!MBB.succ_empty()) 5520b57cec5SDimitry Andric continue; 5530b57cec5SDimitry Andric 5540b57cec5SDimitry Andric MachineBasicBlock::iterator Term = MBB.getFirstTerminator(); 5550b57cec5SDimitry Andric if (Term != MBB.end() && Term->isReturn()) { 5560b57cec5SDimitry Andric Returns.push_back(&MBB); 5570b57cec5SDimitry Andric continue; 5580b57cec5SDimitry Andric } 5590b57cec5SDimitry Andric } 5600b57cec5SDimitry Andric TLI->insertCopiesSplitCSR(EntryMBB, Returns); 5610b57cec5SDimitry Andric } 5620b57cec5SDimitry Andric 5630b57cec5SDimitry Andric DenseMap<unsigned, unsigned> LiveInMap; 5640b57cec5SDimitry Andric if (!FuncInfo->ArgDbgValues.empty()) 5650b57cec5SDimitry Andric for (std::pair<unsigned, unsigned> LI : RegInfo->liveins()) 5660b57cec5SDimitry Andric if (LI.second) 5670b57cec5SDimitry Andric LiveInMap.insert(LI); 5680b57cec5SDimitry Andric 5690b57cec5SDimitry Andric // Insert DBG_VALUE instructions for function arguments to the entry block. 5700b57cec5SDimitry Andric for (unsigned i = 0, e = FuncInfo->ArgDbgValues.size(); i != e; ++i) { 5710b57cec5SDimitry Andric MachineInstr *MI = FuncInfo->ArgDbgValues[e-i-1]; 5720b57cec5SDimitry Andric bool hasFI = MI->getOperand(0).isFI(); 5730b57cec5SDimitry Andric Register Reg = 5740b57cec5SDimitry Andric hasFI ? TRI.getFrameRegister(*MF) : MI->getOperand(0).getReg(); 575*8bcb0991SDimitry Andric if (Register::isPhysicalRegister(Reg)) 5760b57cec5SDimitry Andric EntryMBB->insert(EntryMBB->begin(), MI); 5770b57cec5SDimitry Andric else { 5780b57cec5SDimitry Andric MachineInstr *Def = RegInfo->getVRegDef(Reg); 5790b57cec5SDimitry Andric if (Def) { 5800b57cec5SDimitry Andric MachineBasicBlock::iterator InsertPos = Def; 5810b57cec5SDimitry Andric // FIXME: VR def may not be in entry block. 5820b57cec5SDimitry Andric Def->getParent()->insert(std::next(InsertPos), MI); 5830b57cec5SDimitry Andric } else 5840b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Dropping debug info for dead vreg" 585*8bcb0991SDimitry Andric << Register::virtReg2Index(Reg) << "\n"); 5860b57cec5SDimitry Andric } 5870b57cec5SDimitry Andric 5880b57cec5SDimitry Andric // If Reg is live-in then update debug info to track its copy in a vreg. 5890b57cec5SDimitry Andric DenseMap<unsigned, unsigned>::iterator LDI = LiveInMap.find(Reg); 5900b57cec5SDimitry Andric if (LDI != LiveInMap.end()) { 5910b57cec5SDimitry Andric assert(!hasFI && "There's no handling of frame pointer updating here yet " 5920b57cec5SDimitry Andric "- add if needed"); 5930b57cec5SDimitry Andric MachineInstr *Def = RegInfo->getVRegDef(LDI->second); 5940b57cec5SDimitry Andric MachineBasicBlock::iterator InsertPos = Def; 5950b57cec5SDimitry Andric const MDNode *Variable = MI->getDebugVariable(); 5960b57cec5SDimitry Andric const MDNode *Expr = MI->getDebugExpression(); 5970b57cec5SDimitry Andric DebugLoc DL = MI->getDebugLoc(); 5980b57cec5SDimitry Andric bool IsIndirect = MI->isIndirectDebugValue(); 5990b57cec5SDimitry Andric if (IsIndirect) 6000b57cec5SDimitry Andric assert(MI->getOperand(1).getImm() == 0 && 6010b57cec5SDimitry Andric "DBG_VALUE with nonzero offset"); 6020b57cec5SDimitry Andric assert(cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(DL) && 6030b57cec5SDimitry Andric "Expected inlined-at fields to agree"); 6040b57cec5SDimitry Andric // Def is never a terminator here, so it is ok to increment InsertPos. 6050b57cec5SDimitry Andric BuildMI(*EntryMBB, ++InsertPos, DL, TII->get(TargetOpcode::DBG_VALUE), 6060b57cec5SDimitry Andric IsIndirect, LDI->second, Variable, Expr); 6070b57cec5SDimitry Andric 6080b57cec5SDimitry Andric // If this vreg is directly copied into an exported register then 6090b57cec5SDimitry Andric // that COPY instructions also need DBG_VALUE, if it is the only 6100b57cec5SDimitry Andric // user of LDI->second. 6110b57cec5SDimitry Andric MachineInstr *CopyUseMI = nullptr; 6120b57cec5SDimitry Andric for (MachineRegisterInfo::use_instr_iterator 6130b57cec5SDimitry Andric UI = RegInfo->use_instr_begin(LDI->second), 6140b57cec5SDimitry Andric E = RegInfo->use_instr_end(); UI != E; ) { 6150b57cec5SDimitry Andric MachineInstr *UseMI = &*(UI++); 6160b57cec5SDimitry Andric if (UseMI->isDebugValue()) continue; 6170b57cec5SDimitry Andric if (UseMI->isCopy() && !CopyUseMI && UseMI->getParent() == EntryMBB) { 6180b57cec5SDimitry Andric CopyUseMI = UseMI; continue; 6190b57cec5SDimitry Andric } 6200b57cec5SDimitry Andric // Otherwise this is another use or second copy use. 6210b57cec5SDimitry Andric CopyUseMI = nullptr; break; 6220b57cec5SDimitry Andric } 6230b57cec5SDimitry Andric if (CopyUseMI) { 6240b57cec5SDimitry Andric // Use MI's debug location, which describes where Variable was 6250b57cec5SDimitry Andric // declared, rather than whatever is attached to CopyUseMI. 6260b57cec5SDimitry Andric MachineInstr *NewMI = 6270b57cec5SDimitry Andric BuildMI(*MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsIndirect, 6280b57cec5SDimitry Andric CopyUseMI->getOperand(0).getReg(), Variable, Expr); 6290b57cec5SDimitry Andric MachineBasicBlock::iterator Pos = CopyUseMI; 6300b57cec5SDimitry Andric EntryMBB->insertAfter(Pos, NewMI); 6310b57cec5SDimitry Andric } 6320b57cec5SDimitry Andric } 6330b57cec5SDimitry Andric } 6340b57cec5SDimitry Andric 6350b57cec5SDimitry Andric // Determine if there are any calls in this machine function. 6360b57cec5SDimitry Andric MachineFrameInfo &MFI = MF->getFrameInfo(); 6370b57cec5SDimitry Andric for (const auto &MBB : *MF) { 6380b57cec5SDimitry Andric if (MFI.hasCalls() && MF->hasInlineAsm()) 6390b57cec5SDimitry Andric break; 6400b57cec5SDimitry Andric 6410b57cec5SDimitry Andric for (const auto &MI : MBB) { 6420b57cec5SDimitry Andric const MCInstrDesc &MCID = TII->get(MI.getOpcode()); 6430b57cec5SDimitry Andric if ((MCID.isCall() && !MCID.isReturn()) || 6440b57cec5SDimitry Andric MI.isStackAligningInlineAsm()) { 6450b57cec5SDimitry Andric MFI.setHasCalls(true); 6460b57cec5SDimitry Andric } 6470b57cec5SDimitry Andric if (MI.isInlineAsm()) { 6480b57cec5SDimitry Andric MF->setHasInlineAsm(true); 6490b57cec5SDimitry Andric } 6500b57cec5SDimitry Andric } 6510b57cec5SDimitry Andric } 6520b57cec5SDimitry Andric 6530b57cec5SDimitry Andric // Determine if there is a call to setjmp in the machine function. 6540b57cec5SDimitry Andric MF->setExposesReturnsTwice(Fn.callsFunctionThatReturnsTwice()); 6550b57cec5SDimitry Andric 6560b57cec5SDimitry Andric // Determine if floating point is used for msvc 6570b57cec5SDimitry Andric computeUsesMSVCFloatingPoint(TM.getTargetTriple(), Fn, MF->getMMI()); 6580b57cec5SDimitry Andric 6590b57cec5SDimitry Andric // Replace forward-declared registers with the registers containing 6600b57cec5SDimitry Andric // the desired value. 6610b57cec5SDimitry Andric for (DenseMap<unsigned, unsigned>::iterator 6620b57cec5SDimitry Andric I = FuncInfo->RegFixups.begin(), E = FuncInfo->RegFixups.end(); 6630b57cec5SDimitry Andric I != E; ++I) { 6640b57cec5SDimitry Andric unsigned From = I->first; 6650b57cec5SDimitry Andric unsigned To = I->second; 6660b57cec5SDimitry Andric // If To is also scheduled to be replaced, find what its ultimate 6670b57cec5SDimitry Andric // replacement is. 6680b57cec5SDimitry Andric while (true) { 6690b57cec5SDimitry Andric DenseMap<unsigned, unsigned>::iterator J = FuncInfo->RegFixups.find(To); 6700b57cec5SDimitry Andric if (J == E) break; 6710b57cec5SDimitry Andric To = J->second; 6720b57cec5SDimitry Andric } 6730b57cec5SDimitry Andric // Make sure the new register has a sufficiently constrained register class. 674*8bcb0991SDimitry Andric if (Register::isVirtualRegister(From) && Register::isVirtualRegister(To)) 6750b57cec5SDimitry Andric MRI.constrainRegClass(To, MRI.getRegClass(From)); 6760b57cec5SDimitry Andric // Replace it. 6770b57cec5SDimitry Andric 6780b57cec5SDimitry Andric 6790b57cec5SDimitry Andric // Replacing one register with another won't touch the kill flags. 6800b57cec5SDimitry Andric // We need to conservatively clear the kill flags as a kill on the old 6810b57cec5SDimitry Andric // register might dominate existing uses of the new register. 6820b57cec5SDimitry Andric if (!MRI.use_empty(To)) 6830b57cec5SDimitry Andric MRI.clearKillFlags(From); 6840b57cec5SDimitry Andric MRI.replaceRegWith(From, To); 6850b57cec5SDimitry Andric } 6860b57cec5SDimitry Andric 6870b57cec5SDimitry Andric TLI->finalizeLowering(*MF); 6880b57cec5SDimitry Andric 6890b57cec5SDimitry Andric // Release function-specific state. SDB and CurDAG are already cleared 6900b57cec5SDimitry Andric // at this point. 6910b57cec5SDimitry Andric FuncInfo->clear(); 6920b57cec5SDimitry Andric 6930b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "*** MachineFunction at end of ISel ***\n"); 6940b57cec5SDimitry Andric LLVM_DEBUG(MF->print(dbgs())); 6950b57cec5SDimitry Andric 6960b57cec5SDimitry Andric return true; 6970b57cec5SDimitry Andric } 6980b57cec5SDimitry Andric 6990b57cec5SDimitry Andric static void reportFastISelFailure(MachineFunction &MF, 7000b57cec5SDimitry Andric OptimizationRemarkEmitter &ORE, 7010b57cec5SDimitry Andric OptimizationRemarkMissed &R, 7020b57cec5SDimitry Andric bool ShouldAbort) { 7030b57cec5SDimitry Andric // Print the function name explicitly if we don't have a debug location (which 7040b57cec5SDimitry Andric // makes the diagnostic less useful) or if we're going to emit a raw error. 7050b57cec5SDimitry Andric if (!R.getLocation().isValid() || ShouldAbort) 7060b57cec5SDimitry Andric R << (" (in function: " + MF.getName() + ")").str(); 7070b57cec5SDimitry Andric 7080b57cec5SDimitry Andric if (ShouldAbort) 7090b57cec5SDimitry Andric report_fatal_error(R.getMsg()); 7100b57cec5SDimitry Andric 7110b57cec5SDimitry Andric ORE.emit(R); 7120b57cec5SDimitry Andric } 7130b57cec5SDimitry Andric 7140b57cec5SDimitry Andric void SelectionDAGISel::SelectBasicBlock(BasicBlock::const_iterator Begin, 7150b57cec5SDimitry Andric BasicBlock::const_iterator End, 7160b57cec5SDimitry Andric bool &HadTailCall) { 7170b57cec5SDimitry Andric // Allow creating illegal types during DAG building for the basic block. 7180b57cec5SDimitry Andric CurDAG->NewNodesMustHaveLegalTypes = false; 7190b57cec5SDimitry Andric 7200b57cec5SDimitry Andric // Lower the instructions. If a call is emitted as a tail call, cease emitting 7210b57cec5SDimitry Andric // nodes for this block. 7220b57cec5SDimitry Andric for (BasicBlock::const_iterator I = Begin; I != End && !SDB->HasTailCall; ++I) { 7230b57cec5SDimitry Andric if (!ElidedArgCopyInstrs.count(&*I)) 7240b57cec5SDimitry Andric SDB->visit(*I); 7250b57cec5SDimitry Andric } 7260b57cec5SDimitry Andric 7270b57cec5SDimitry Andric // Make sure the root of the DAG is up-to-date. 7280b57cec5SDimitry Andric CurDAG->setRoot(SDB->getControlRoot()); 7290b57cec5SDimitry Andric HadTailCall = SDB->HasTailCall; 7300b57cec5SDimitry Andric SDB->resolveOrClearDbgInfo(); 7310b57cec5SDimitry Andric SDB->clear(); 7320b57cec5SDimitry Andric 7330b57cec5SDimitry Andric // Final step, emit the lowered DAG as machine code. 7340b57cec5SDimitry Andric CodeGenAndEmitDAG(); 7350b57cec5SDimitry Andric } 7360b57cec5SDimitry Andric 7370b57cec5SDimitry Andric void SelectionDAGISel::ComputeLiveOutVRegInfo() { 7380b57cec5SDimitry Andric SmallPtrSet<SDNode*, 16> VisitedNodes; 7390b57cec5SDimitry Andric SmallVector<SDNode*, 128> Worklist; 7400b57cec5SDimitry Andric 7410b57cec5SDimitry Andric Worklist.push_back(CurDAG->getRoot().getNode()); 7420b57cec5SDimitry Andric 7430b57cec5SDimitry Andric KnownBits Known; 7440b57cec5SDimitry Andric 7450b57cec5SDimitry Andric do { 7460b57cec5SDimitry Andric SDNode *N = Worklist.pop_back_val(); 7470b57cec5SDimitry Andric 7480b57cec5SDimitry Andric // If we've already seen this node, ignore it. 7490b57cec5SDimitry Andric if (!VisitedNodes.insert(N).second) 7500b57cec5SDimitry Andric continue; 7510b57cec5SDimitry Andric 7520b57cec5SDimitry Andric // Otherwise, add all chain operands to the worklist. 7530b57cec5SDimitry Andric for (const SDValue &Op : N->op_values()) 7540b57cec5SDimitry Andric if (Op.getValueType() == MVT::Other) 7550b57cec5SDimitry Andric Worklist.push_back(Op.getNode()); 7560b57cec5SDimitry Andric 7570b57cec5SDimitry Andric // If this is a CopyToReg with a vreg dest, process it. 7580b57cec5SDimitry Andric if (N->getOpcode() != ISD::CopyToReg) 7590b57cec5SDimitry Andric continue; 7600b57cec5SDimitry Andric 7610b57cec5SDimitry Andric unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg(); 762*8bcb0991SDimitry Andric if (!Register::isVirtualRegister(DestReg)) 7630b57cec5SDimitry Andric continue; 7640b57cec5SDimitry Andric 7650b57cec5SDimitry Andric // Ignore non-integer values. 7660b57cec5SDimitry Andric SDValue Src = N->getOperand(2); 7670b57cec5SDimitry Andric EVT SrcVT = Src.getValueType(); 7680b57cec5SDimitry Andric if (!SrcVT.isInteger()) 7690b57cec5SDimitry Andric continue; 7700b57cec5SDimitry Andric 7710b57cec5SDimitry Andric unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src); 7720b57cec5SDimitry Andric Known = CurDAG->computeKnownBits(Src); 7730b57cec5SDimitry Andric FuncInfo->AddLiveOutRegInfo(DestReg, NumSignBits, Known); 7740b57cec5SDimitry Andric } while (!Worklist.empty()); 7750b57cec5SDimitry Andric } 7760b57cec5SDimitry Andric 7770b57cec5SDimitry Andric void SelectionDAGISel::CodeGenAndEmitDAG() { 7780b57cec5SDimitry Andric StringRef GroupName = "sdag"; 7790b57cec5SDimitry Andric StringRef GroupDescription = "Instruction Selection and Scheduling"; 7800b57cec5SDimitry Andric std::string BlockName; 7810b57cec5SDimitry Andric bool MatchFilterBB = false; (void)MatchFilterBB; 7820b57cec5SDimitry Andric #ifndef NDEBUG 7830b57cec5SDimitry Andric TargetTransformInfo &TTI = 7840b57cec5SDimitry Andric getAnalysis<TargetTransformInfoWrapperPass>().getTTI(*FuncInfo->Fn); 7850b57cec5SDimitry Andric #endif 7860b57cec5SDimitry Andric 7870b57cec5SDimitry Andric // Pre-type legalization allow creation of any node types. 7880b57cec5SDimitry Andric CurDAG->NewNodesMustHaveLegalTypes = false; 7890b57cec5SDimitry Andric 7900b57cec5SDimitry Andric #ifndef NDEBUG 7910b57cec5SDimitry Andric MatchFilterBB = (FilterDAGBasicBlockName.empty() || 7920b57cec5SDimitry Andric FilterDAGBasicBlockName == 7930b57cec5SDimitry Andric FuncInfo->MBB->getBasicBlock()->getName()); 7940b57cec5SDimitry Andric #endif 7950b57cec5SDimitry Andric #ifdef NDEBUG 7960b57cec5SDimitry Andric if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs || 7970b57cec5SDimitry Andric ViewDAGCombine2 || ViewDAGCombineLT || ViewISelDAGs || ViewSchedDAGs || 7980b57cec5SDimitry Andric ViewSUnitDAGs) 7990b57cec5SDimitry Andric #endif 8000b57cec5SDimitry Andric { 8010b57cec5SDimitry Andric BlockName = 8020b57cec5SDimitry Andric (MF->getName() + ":" + FuncInfo->MBB->getBasicBlock()->getName()).str(); 8030b57cec5SDimitry Andric } 8040b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Initial selection DAG: " 8050b57cec5SDimitry Andric << printMBBReference(*FuncInfo->MBB) << " '" << BlockName 8060b57cec5SDimitry Andric << "'\n"; 8070b57cec5SDimitry Andric CurDAG->dump()); 8080b57cec5SDimitry Andric 8090b57cec5SDimitry Andric if (ViewDAGCombine1 && MatchFilterBB) 8100b57cec5SDimitry Andric CurDAG->viewGraph("dag-combine1 input for " + BlockName); 8110b57cec5SDimitry Andric 8120b57cec5SDimitry Andric // Run the DAG combiner in pre-legalize mode. 8130b57cec5SDimitry Andric { 8140b57cec5SDimitry Andric NamedRegionTimer T("combine1", "DAG Combining 1", GroupName, 8150b57cec5SDimitry Andric GroupDescription, TimePassesIsEnabled); 8160b57cec5SDimitry Andric CurDAG->Combine(BeforeLegalizeTypes, AA, OptLevel); 8170b57cec5SDimitry Andric } 8180b57cec5SDimitry Andric 8190b57cec5SDimitry Andric #ifndef NDEBUG 8200b57cec5SDimitry Andric if (TTI.hasBranchDivergence()) 8210b57cec5SDimitry Andric CurDAG->VerifyDAGDiverence(); 8220b57cec5SDimitry Andric #endif 8230b57cec5SDimitry Andric 8240b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Optimized lowered selection DAG: " 8250b57cec5SDimitry Andric << printMBBReference(*FuncInfo->MBB) << " '" << BlockName 8260b57cec5SDimitry Andric << "'\n"; 8270b57cec5SDimitry Andric CurDAG->dump()); 8280b57cec5SDimitry Andric 8290b57cec5SDimitry Andric // Second step, hack on the DAG until it only uses operations and types that 8300b57cec5SDimitry Andric // the target supports. 8310b57cec5SDimitry Andric if (ViewLegalizeTypesDAGs && MatchFilterBB) 8320b57cec5SDimitry Andric CurDAG->viewGraph("legalize-types input for " + BlockName); 8330b57cec5SDimitry Andric 8340b57cec5SDimitry Andric bool Changed; 8350b57cec5SDimitry Andric { 8360b57cec5SDimitry Andric NamedRegionTimer T("legalize_types", "Type Legalization", GroupName, 8370b57cec5SDimitry Andric GroupDescription, TimePassesIsEnabled); 8380b57cec5SDimitry Andric Changed = CurDAG->LegalizeTypes(); 8390b57cec5SDimitry Andric } 8400b57cec5SDimitry Andric 8410b57cec5SDimitry Andric #ifndef NDEBUG 8420b57cec5SDimitry Andric if (TTI.hasBranchDivergence()) 8430b57cec5SDimitry Andric CurDAG->VerifyDAGDiverence(); 8440b57cec5SDimitry Andric #endif 8450b57cec5SDimitry Andric 8460b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Type-legalized selection DAG: " 8470b57cec5SDimitry Andric << printMBBReference(*FuncInfo->MBB) << " '" << BlockName 8480b57cec5SDimitry Andric << "'\n"; 8490b57cec5SDimitry Andric CurDAG->dump()); 8500b57cec5SDimitry Andric 8510b57cec5SDimitry Andric // Only allow creation of legal node types. 8520b57cec5SDimitry Andric CurDAG->NewNodesMustHaveLegalTypes = true; 8530b57cec5SDimitry Andric 8540b57cec5SDimitry Andric if (Changed) { 8550b57cec5SDimitry Andric if (ViewDAGCombineLT && MatchFilterBB) 8560b57cec5SDimitry Andric CurDAG->viewGraph("dag-combine-lt input for " + BlockName); 8570b57cec5SDimitry Andric 8580b57cec5SDimitry Andric // Run the DAG combiner in post-type-legalize mode. 8590b57cec5SDimitry Andric { 8600b57cec5SDimitry Andric NamedRegionTimer T("combine_lt", "DAG Combining after legalize types", 8610b57cec5SDimitry Andric GroupName, GroupDescription, TimePassesIsEnabled); 8620b57cec5SDimitry Andric CurDAG->Combine(AfterLegalizeTypes, AA, OptLevel); 8630b57cec5SDimitry Andric } 8640b57cec5SDimitry Andric 8650b57cec5SDimitry Andric #ifndef NDEBUG 8660b57cec5SDimitry Andric if (TTI.hasBranchDivergence()) 8670b57cec5SDimitry Andric CurDAG->VerifyDAGDiverence(); 8680b57cec5SDimitry Andric #endif 8690b57cec5SDimitry Andric 8700b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Optimized type-legalized selection DAG: " 8710b57cec5SDimitry Andric << printMBBReference(*FuncInfo->MBB) << " '" << BlockName 8720b57cec5SDimitry Andric << "'\n"; 8730b57cec5SDimitry Andric CurDAG->dump()); 8740b57cec5SDimitry Andric } 8750b57cec5SDimitry Andric 8760b57cec5SDimitry Andric { 8770b57cec5SDimitry Andric NamedRegionTimer T("legalize_vec", "Vector Legalization", GroupName, 8780b57cec5SDimitry Andric GroupDescription, TimePassesIsEnabled); 8790b57cec5SDimitry Andric Changed = CurDAG->LegalizeVectors(); 8800b57cec5SDimitry Andric } 8810b57cec5SDimitry Andric 8820b57cec5SDimitry Andric if (Changed) { 8830b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Vector-legalized selection DAG: " 8840b57cec5SDimitry Andric << printMBBReference(*FuncInfo->MBB) << " '" << BlockName 8850b57cec5SDimitry Andric << "'\n"; 8860b57cec5SDimitry Andric CurDAG->dump()); 8870b57cec5SDimitry Andric 8880b57cec5SDimitry Andric { 8890b57cec5SDimitry Andric NamedRegionTimer T("legalize_types2", "Type Legalization 2", GroupName, 8900b57cec5SDimitry Andric GroupDescription, TimePassesIsEnabled); 8910b57cec5SDimitry Andric CurDAG->LegalizeTypes(); 8920b57cec5SDimitry Andric } 8930b57cec5SDimitry Andric 8940b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Vector/type-legalized selection DAG: " 8950b57cec5SDimitry Andric << printMBBReference(*FuncInfo->MBB) << " '" << BlockName 8960b57cec5SDimitry Andric << "'\n"; 8970b57cec5SDimitry Andric CurDAG->dump()); 8980b57cec5SDimitry Andric 8990b57cec5SDimitry Andric if (ViewDAGCombineLT && MatchFilterBB) 9000b57cec5SDimitry Andric CurDAG->viewGraph("dag-combine-lv input for " + BlockName); 9010b57cec5SDimitry Andric 9020b57cec5SDimitry Andric // Run the DAG combiner in post-type-legalize mode. 9030b57cec5SDimitry Andric { 9040b57cec5SDimitry Andric NamedRegionTimer T("combine_lv", "DAG Combining after legalize vectors", 9050b57cec5SDimitry Andric GroupName, GroupDescription, TimePassesIsEnabled); 9060b57cec5SDimitry Andric CurDAG->Combine(AfterLegalizeVectorOps, AA, OptLevel); 9070b57cec5SDimitry Andric } 9080b57cec5SDimitry Andric 9090b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Optimized vector-legalized selection DAG: " 9100b57cec5SDimitry Andric << printMBBReference(*FuncInfo->MBB) << " '" << BlockName 9110b57cec5SDimitry Andric << "'\n"; 9120b57cec5SDimitry Andric CurDAG->dump()); 9130b57cec5SDimitry Andric 9140b57cec5SDimitry Andric #ifndef NDEBUG 9150b57cec5SDimitry Andric if (TTI.hasBranchDivergence()) 9160b57cec5SDimitry Andric CurDAG->VerifyDAGDiverence(); 9170b57cec5SDimitry Andric #endif 9180b57cec5SDimitry Andric } 9190b57cec5SDimitry Andric 9200b57cec5SDimitry Andric if (ViewLegalizeDAGs && MatchFilterBB) 9210b57cec5SDimitry Andric CurDAG->viewGraph("legalize input for " + BlockName); 9220b57cec5SDimitry Andric 9230b57cec5SDimitry Andric { 9240b57cec5SDimitry Andric NamedRegionTimer T("legalize", "DAG Legalization", GroupName, 9250b57cec5SDimitry Andric GroupDescription, TimePassesIsEnabled); 9260b57cec5SDimitry Andric CurDAG->Legalize(); 9270b57cec5SDimitry Andric } 9280b57cec5SDimitry Andric 9290b57cec5SDimitry Andric #ifndef NDEBUG 9300b57cec5SDimitry Andric if (TTI.hasBranchDivergence()) 9310b57cec5SDimitry Andric CurDAG->VerifyDAGDiverence(); 9320b57cec5SDimitry Andric #endif 9330b57cec5SDimitry Andric 9340b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Legalized selection DAG: " 9350b57cec5SDimitry Andric << printMBBReference(*FuncInfo->MBB) << " '" << BlockName 9360b57cec5SDimitry Andric << "'\n"; 9370b57cec5SDimitry Andric CurDAG->dump()); 9380b57cec5SDimitry Andric 9390b57cec5SDimitry Andric if (ViewDAGCombine2 && MatchFilterBB) 9400b57cec5SDimitry Andric CurDAG->viewGraph("dag-combine2 input for " + BlockName); 9410b57cec5SDimitry Andric 9420b57cec5SDimitry Andric // Run the DAG combiner in post-legalize mode. 9430b57cec5SDimitry Andric { 9440b57cec5SDimitry Andric NamedRegionTimer T("combine2", "DAG Combining 2", GroupName, 9450b57cec5SDimitry Andric GroupDescription, TimePassesIsEnabled); 9460b57cec5SDimitry Andric CurDAG->Combine(AfterLegalizeDAG, AA, OptLevel); 9470b57cec5SDimitry Andric } 9480b57cec5SDimitry Andric 9490b57cec5SDimitry Andric #ifndef NDEBUG 9500b57cec5SDimitry Andric if (TTI.hasBranchDivergence()) 9510b57cec5SDimitry Andric CurDAG->VerifyDAGDiverence(); 9520b57cec5SDimitry Andric #endif 9530b57cec5SDimitry Andric 9540b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Optimized legalized selection DAG: " 9550b57cec5SDimitry Andric << printMBBReference(*FuncInfo->MBB) << " '" << BlockName 9560b57cec5SDimitry Andric << "'\n"; 9570b57cec5SDimitry Andric CurDAG->dump()); 9580b57cec5SDimitry Andric 9590b57cec5SDimitry Andric if (OptLevel != CodeGenOpt::None) 9600b57cec5SDimitry Andric ComputeLiveOutVRegInfo(); 9610b57cec5SDimitry Andric 9620b57cec5SDimitry Andric if (ViewISelDAGs && MatchFilterBB) 9630b57cec5SDimitry Andric CurDAG->viewGraph("isel input for " + BlockName); 9640b57cec5SDimitry Andric 9650b57cec5SDimitry Andric // Third, instruction select all of the operations to machine code, adding the 9660b57cec5SDimitry Andric // code to the MachineBasicBlock. 9670b57cec5SDimitry Andric { 9680b57cec5SDimitry Andric NamedRegionTimer T("isel", "Instruction Selection", GroupName, 9690b57cec5SDimitry Andric GroupDescription, TimePassesIsEnabled); 9700b57cec5SDimitry Andric DoInstructionSelection(); 9710b57cec5SDimitry Andric } 9720b57cec5SDimitry Andric 9730b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Selected selection DAG: " 9740b57cec5SDimitry Andric << printMBBReference(*FuncInfo->MBB) << " '" << BlockName 9750b57cec5SDimitry Andric << "'\n"; 9760b57cec5SDimitry Andric CurDAG->dump()); 9770b57cec5SDimitry Andric 9780b57cec5SDimitry Andric if (ViewSchedDAGs && MatchFilterBB) 9790b57cec5SDimitry Andric CurDAG->viewGraph("scheduler input for " + BlockName); 9800b57cec5SDimitry Andric 9810b57cec5SDimitry Andric // Schedule machine code. 9820b57cec5SDimitry Andric ScheduleDAGSDNodes *Scheduler = CreateScheduler(); 9830b57cec5SDimitry Andric { 9840b57cec5SDimitry Andric NamedRegionTimer T("sched", "Instruction Scheduling", GroupName, 9850b57cec5SDimitry Andric GroupDescription, TimePassesIsEnabled); 9860b57cec5SDimitry Andric Scheduler->Run(CurDAG, FuncInfo->MBB); 9870b57cec5SDimitry Andric } 9880b57cec5SDimitry Andric 9890b57cec5SDimitry Andric if (ViewSUnitDAGs && MatchFilterBB) 9900b57cec5SDimitry Andric Scheduler->viewGraph(); 9910b57cec5SDimitry Andric 9920b57cec5SDimitry Andric // Emit machine code to BB. This can change 'BB' to the last block being 9930b57cec5SDimitry Andric // inserted into. 9940b57cec5SDimitry Andric MachineBasicBlock *FirstMBB = FuncInfo->MBB, *LastMBB; 9950b57cec5SDimitry Andric { 9960b57cec5SDimitry Andric NamedRegionTimer T("emit", "Instruction Creation", GroupName, 9970b57cec5SDimitry Andric GroupDescription, TimePassesIsEnabled); 9980b57cec5SDimitry Andric 9990b57cec5SDimitry Andric // FuncInfo->InsertPt is passed by reference and set to the end of the 10000b57cec5SDimitry Andric // scheduled instructions. 10010b57cec5SDimitry Andric LastMBB = FuncInfo->MBB = Scheduler->EmitSchedule(FuncInfo->InsertPt); 10020b57cec5SDimitry Andric } 10030b57cec5SDimitry Andric 10040b57cec5SDimitry Andric // If the block was split, make sure we update any references that are used to 10050b57cec5SDimitry Andric // update PHI nodes later on. 10060b57cec5SDimitry Andric if (FirstMBB != LastMBB) 10070b57cec5SDimitry Andric SDB->UpdateSplitBlock(FirstMBB, LastMBB); 10080b57cec5SDimitry Andric 10090b57cec5SDimitry Andric // Free the scheduler state. 10100b57cec5SDimitry Andric { 10110b57cec5SDimitry Andric NamedRegionTimer T("cleanup", "Instruction Scheduling Cleanup", GroupName, 10120b57cec5SDimitry Andric GroupDescription, TimePassesIsEnabled); 10130b57cec5SDimitry Andric delete Scheduler; 10140b57cec5SDimitry Andric } 10150b57cec5SDimitry Andric 10160b57cec5SDimitry Andric // Free the SelectionDAG state, now that we're finished with it. 10170b57cec5SDimitry Andric CurDAG->clear(); 10180b57cec5SDimitry Andric } 10190b57cec5SDimitry Andric 10200b57cec5SDimitry Andric namespace { 10210b57cec5SDimitry Andric 10220b57cec5SDimitry Andric /// ISelUpdater - helper class to handle updates of the instruction selection 10230b57cec5SDimitry Andric /// graph. 10240b57cec5SDimitry Andric class ISelUpdater : public SelectionDAG::DAGUpdateListener { 10250b57cec5SDimitry Andric SelectionDAG::allnodes_iterator &ISelPosition; 10260b57cec5SDimitry Andric 10270b57cec5SDimitry Andric public: 10280b57cec5SDimitry Andric ISelUpdater(SelectionDAG &DAG, SelectionDAG::allnodes_iterator &isp) 10290b57cec5SDimitry Andric : SelectionDAG::DAGUpdateListener(DAG), ISelPosition(isp) {} 10300b57cec5SDimitry Andric 10310b57cec5SDimitry Andric /// NodeDeleted - Handle nodes deleted from the graph. If the node being 10320b57cec5SDimitry Andric /// deleted is the current ISelPosition node, update ISelPosition. 10330b57cec5SDimitry Andric /// 10340b57cec5SDimitry Andric void NodeDeleted(SDNode *N, SDNode *E) override { 10350b57cec5SDimitry Andric if (ISelPosition == SelectionDAG::allnodes_iterator(N)) 10360b57cec5SDimitry Andric ++ISelPosition; 10370b57cec5SDimitry Andric } 10380b57cec5SDimitry Andric }; 10390b57cec5SDimitry Andric 10400b57cec5SDimitry Andric } // end anonymous namespace 10410b57cec5SDimitry Andric 10420b57cec5SDimitry Andric // This function is used to enforce the topological node id property 10430b57cec5SDimitry Andric // property leveraged during Instruction selection. Before selection all 10440b57cec5SDimitry Andric // nodes are given a non-negative id such that all nodes have a larger id than 10450b57cec5SDimitry Andric // their operands. As this holds transitively we can prune checks that a node N 10460b57cec5SDimitry Andric // is a predecessor of M another by not recursively checking through M's 10470b57cec5SDimitry Andric // operands if N's ID is larger than M's ID. This is significantly improves 10480b57cec5SDimitry Andric // performance of for various legality checks (e.g. IsLegalToFold / 10490b57cec5SDimitry Andric // UpdateChains). 10500b57cec5SDimitry Andric 10510b57cec5SDimitry Andric // However, when we fuse multiple nodes into a single node 10520b57cec5SDimitry Andric // during selection we may induce a predecessor relationship between inputs and 10530b57cec5SDimitry Andric // outputs of distinct nodes being merged violating the topological property. 10540b57cec5SDimitry Andric // Should a fused node have a successor which has yet to be selected, our 10550b57cec5SDimitry Andric // legality checks would be incorrect. To avoid this we mark all unselected 10560b57cec5SDimitry Andric // sucessor nodes, i.e. id != -1 as invalid for pruning by bit-negating (x => 10570b57cec5SDimitry Andric // (-(x+1))) the ids and modify our pruning check to ignore negative Ids of M. 10580b57cec5SDimitry Andric // We use bit-negation to more clearly enforce that node id -1 can only be 10590b57cec5SDimitry Andric // achieved by selected nodes). As the conversion is reversable the original Id, 10600b57cec5SDimitry Andric // topological pruning can still be leveraged when looking for unselected nodes. 10610b57cec5SDimitry Andric // This method is call internally in all ISel replacement calls. 10620b57cec5SDimitry Andric void SelectionDAGISel::EnforceNodeIdInvariant(SDNode *Node) { 10630b57cec5SDimitry Andric SmallVector<SDNode *, 4> Nodes; 10640b57cec5SDimitry Andric Nodes.push_back(Node); 10650b57cec5SDimitry Andric 10660b57cec5SDimitry Andric while (!Nodes.empty()) { 10670b57cec5SDimitry Andric SDNode *N = Nodes.pop_back_val(); 10680b57cec5SDimitry Andric for (auto *U : N->uses()) { 10690b57cec5SDimitry Andric auto UId = U->getNodeId(); 10700b57cec5SDimitry Andric if (UId > 0) { 10710b57cec5SDimitry Andric InvalidateNodeId(U); 10720b57cec5SDimitry Andric Nodes.push_back(U); 10730b57cec5SDimitry Andric } 10740b57cec5SDimitry Andric } 10750b57cec5SDimitry Andric } 10760b57cec5SDimitry Andric } 10770b57cec5SDimitry Andric 10780b57cec5SDimitry Andric // InvalidateNodeId - As discusses in EnforceNodeIdInvariant, mark a 10790b57cec5SDimitry Andric // NodeId with the equivalent node id which is invalid for topological 10800b57cec5SDimitry Andric // pruning. 10810b57cec5SDimitry Andric void SelectionDAGISel::InvalidateNodeId(SDNode *N) { 10820b57cec5SDimitry Andric int InvalidId = -(N->getNodeId() + 1); 10830b57cec5SDimitry Andric N->setNodeId(InvalidId); 10840b57cec5SDimitry Andric } 10850b57cec5SDimitry Andric 10860b57cec5SDimitry Andric // getUninvalidatedNodeId - get original uninvalidated node id. 10870b57cec5SDimitry Andric int SelectionDAGISel::getUninvalidatedNodeId(SDNode *N) { 10880b57cec5SDimitry Andric int Id = N->getNodeId(); 10890b57cec5SDimitry Andric if (Id < -1) 10900b57cec5SDimitry Andric return -(Id + 1); 10910b57cec5SDimitry Andric return Id; 10920b57cec5SDimitry Andric } 10930b57cec5SDimitry Andric 10940b57cec5SDimitry Andric void SelectionDAGISel::DoInstructionSelection() { 10950b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "===== Instruction selection begins: " 10960b57cec5SDimitry Andric << printMBBReference(*FuncInfo->MBB) << " '" 10970b57cec5SDimitry Andric << FuncInfo->MBB->getName() << "'\n"); 10980b57cec5SDimitry Andric 10990b57cec5SDimitry Andric PreprocessISelDAG(); 11000b57cec5SDimitry Andric 11010b57cec5SDimitry Andric // Select target instructions for the DAG. 11020b57cec5SDimitry Andric { 11030b57cec5SDimitry Andric // Number all nodes with a topological order and set DAGSize. 11040b57cec5SDimitry Andric DAGSize = CurDAG->AssignTopologicalOrder(); 11050b57cec5SDimitry Andric 11060b57cec5SDimitry Andric // Create a dummy node (which is not added to allnodes), that adds 11070b57cec5SDimitry Andric // a reference to the root node, preventing it from being deleted, 11080b57cec5SDimitry Andric // and tracking any changes of the root. 11090b57cec5SDimitry Andric HandleSDNode Dummy(CurDAG->getRoot()); 11100b57cec5SDimitry Andric SelectionDAG::allnodes_iterator ISelPosition (CurDAG->getRoot().getNode()); 11110b57cec5SDimitry Andric ++ISelPosition; 11120b57cec5SDimitry Andric 11130b57cec5SDimitry Andric // Make sure that ISelPosition gets properly updated when nodes are deleted 11140b57cec5SDimitry Andric // in calls made from this function. 11150b57cec5SDimitry Andric ISelUpdater ISU(*CurDAG, ISelPosition); 11160b57cec5SDimitry Andric 11170b57cec5SDimitry Andric // The AllNodes list is now topological-sorted. Visit the 11180b57cec5SDimitry Andric // nodes by starting at the end of the list (the root of the 11190b57cec5SDimitry Andric // graph) and preceding back toward the beginning (the entry 11200b57cec5SDimitry Andric // node). 11210b57cec5SDimitry Andric while (ISelPosition != CurDAG->allnodes_begin()) { 11220b57cec5SDimitry Andric SDNode *Node = &*--ISelPosition; 11230b57cec5SDimitry Andric // Skip dead nodes. DAGCombiner is expected to eliminate all dead nodes, 11240b57cec5SDimitry Andric // but there are currently some corner cases that it misses. Also, this 11250b57cec5SDimitry Andric // makes it theoretically possible to disable the DAGCombiner. 11260b57cec5SDimitry Andric if (Node->use_empty()) 11270b57cec5SDimitry Andric continue; 11280b57cec5SDimitry Andric 11290b57cec5SDimitry Andric #ifndef NDEBUG 11300b57cec5SDimitry Andric SmallVector<SDNode *, 4> Nodes; 11310b57cec5SDimitry Andric Nodes.push_back(Node); 11320b57cec5SDimitry Andric 11330b57cec5SDimitry Andric while (!Nodes.empty()) { 11340b57cec5SDimitry Andric auto N = Nodes.pop_back_val(); 11350b57cec5SDimitry Andric if (N->getOpcode() == ISD::TokenFactor || N->getNodeId() < 0) 11360b57cec5SDimitry Andric continue; 11370b57cec5SDimitry Andric for (const SDValue &Op : N->op_values()) { 11380b57cec5SDimitry Andric if (Op->getOpcode() == ISD::TokenFactor) 11390b57cec5SDimitry Andric Nodes.push_back(Op.getNode()); 11400b57cec5SDimitry Andric else { 11410b57cec5SDimitry Andric // We rely on topological ordering of node ids for checking for 11420b57cec5SDimitry Andric // cycles when fusing nodes during selection. All unselected nodes 11430b57cec5SDimitry Andric // successors of an already selected node should have a negative id. 11440b57cec5SDimitry Andric // This assertion will catch such cases. If this assertion triggers 11450b57cec5SDimitry Andric // it is likely you using DAG-level Value/Node replacement functions 11460b57cec5SDimitry Andric // (versus equivalent ISEL replacement) in backend-specific 11470b57cec5SDimitry Andric // selections. See comment in EnforceNodeIdInvariant for more 11480b57cec5SDimitry Andric // details. 11490b57cec5SDimitry Andric assert(Op->getNodeId() != -1 && 11500b57cec5SDimitry Andric "Node has already selected predecessor node"); 11510b57cec5SDimitry Andric } 11520b57cec5SDimitry Andric } 11530b57cec5SDimitry Andric } 11540b57cec5SDimitry Andric #endif 11550b57cec5SDimitry Andric 11560b57cec5SDimitry Andric // When we are using non-default rounding modes or FP exception behavior 11570b57cec5SDimitry Andric // FP operations are represented by StrictFP pseudo-operations. For 11580b57cec5SDimitry Andric // targets that do not (yet) understand strict FP operations directly, 11590b57cec5SDimitry Andric // we convert them to normal FP opcodes instead at this point. This 11600b57cec5SDimitry Andric // will allow them to be handled by existing target-specific instruction 11610b57cec5SDimitry Andric // selectors. 11620b57cec5SDimitry Andric if (Node->isStrictFPOpcode() && 11630b57cec5SDimitry Andric (TLI->getOperationAction(Node->getOpcode(), Node->getValueType(0)) 11640b57cec5SDimitry Andric != TargetLowering::Legal)) 11650b57cec5SDimitry Andric Node = CurDAG->mutateStrictFPToFP(Node); 11660b57cec5SDimitry Andric 11670b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "\nISEL: Starting selection on root node: "; 11680b57cec5SDimitry Andric Node->dump(CurDAG)); 11690b57cec5SDimitry Andric 11700b57cec5SDimitry Andric Select(Node); 11710b57cec5SDimitry Andric } 11720b57cec5SDimitry Andric 11730b57cec5SDimitry Andric CurDAG->setRoot(Dummy.getValue()); 11740b57cec5SDimitry Andric } 11750b57cec5SDimitry Andric 11760b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "\n===== Instruction selection ends:\n"); 11770b57cec5SDimitry Andric 11780b57cec5SDimitry Andric PostprocessISelDAG(); 11790b57cec5SDimitry Andric } 11800b57cec5SDimitry Andric 11810b57cec5SDimitry Andric static bool hasExceptionPointerOrCodeUser(const CatchPadInst *CPI) { 11820b57cec5SDimitry Andric for (const User *U : CPI->users()) { 11830b57cec5SDimitry Andric if (const IntrinsicInst *EHPtrCall = dyn_cast<IntrinsicInst>(U)) { 11840b57cec5SDimitry Andric Intrinsic::ID IID = EHPtrCall->getIntrinsicID(); 11850b57cec5SDimitry Andric if (IID == Intrinsic::eh_exceptionpointer || 11860b57cec5SDimitry Andric IID == Intrinsic::eh_exceptioncode) 11870b57cec5SDimitry Andric return true; 11880b57cec5SDimitry Andric } 11890b57cec5SDimitry Andric } 11900b57cec5SDimitry Andric return false; 11910b57cec5SDimitry Andric } 11920b57cec5SDimitry Andric 11930b57cec5SDimitry Andric // wasm.landingpad.index intrinsic is for associating a landing pad index number 11940b57cec5SDimitry Andric // with a catchpad instruction. Retrieve the landing pad index in the intrinsic 11950b57cec5SDimitry Andric // and store the mapping in the function. 11960b57cec5SDimitry Andric static void mapWasmLandingPadIndex(MachineBasicBlock *MBB, 11970b57cec5SDimitry Andric const CatchPadInst *CPI) { 11980b57cec5SDimitry Andric MachineFunction *MF = MBB->getParent(); 11990b57cec5SDimitry Andric // In case of single catch (...), we don't emit LSDA, so we don't need 12000b57cec5SDimitry Andric // this information. 12010b57cec5SDimitry Andric bool IsSingleCatchAllClause = 12020b57cec5SDimitry Andric CPI->getNumArgOperands() == 1 && 12030b57cec5SDimitry Andric cast<Constant>(CPI->getArgOperand(0))->isNullValue(); 12040b57cec5SDimitry Andric if (!IsSingleCatchAllClause) { 12050b57cec5SDimitry Andric // Create a mapping from landing pad label to landing pad index. 12060b57cec5SDimitry Andric bool IntrFound = false; 12070b57cec5SDimitry Andric for (const User *U : CPI->users()) { 12080b57cec5SDimitry Andric if (const auto *Call = dyn_cast<IntrinsicInst>(U)) { 12090b57cec5SDimitry Andric Intrinsic::ID IID = Call->getIntrinsicID(); 12100b57cec5SDimitry Andric if (IID == Intrinsic::wasm_landingpad_index) { 12110b57cec5SDimitry Andric Value *IndexArg = Call->getArgOperand(1); 12120b57cec5SDimitry Andric int Index = cast<ConstantInt>(IndexArg)->getZExtValue(); 12130b57cec5SDimitry Andric MF->setWasmLandingPadIndex(MBB, Index); 12140b57cec5SDimitry Andric IntrFound = true; 12150b57cec5SDimitry Andric break; 12160b57cec5SDimitry Andric } 12170b57cec5SDimitry Andric } 12180b57cec5SDimitry Andric } 12190b57cec5SDimitry Andric assert(IntrFound && "wasm.landingpad.index intrinsic not found!"); 12200b57cec5SDimitry Andric (void)IntrFound; 12210b57cec5SDimitry Andric } 12220b57cec5SDimitry Andric } 12230b57cec5SDimitry Andric 12240b57cec5SDimitry Andric /// PrepareEHLandingPad - Emit an EH_LABEL, set up live-in registers, and 12250b57cec5SDimitry Andric /// do other setup for EH landing-pad blocks. 12260b57cec5SDimitry Andric bool SelectionDAGISel::PrepareEHLandingPad() { 12270b57cec5SDimitry Andric MachineBasicBlock *MBB = FuncInfo->MBB; 12280b57cec5SDimitry Andric const Constant *PersonalityFn = FuncInfo->Fn->getPersonalityFn(); 12290b57cec5SDimitry Andric const BasicBlock *LLVMBB = MBB->getBasicBlock(); 12300b57cec5SDimitry Andric const TargetRegisterClass *PtrRC = 12310b57cec5SDimitry Andric TLI->getRegClassFor(TLI->getPointerTy(CurDAG->getDataLayout())); 12320b57cec5SDimitry Andric 12330b57cec5SDimitry Andric auto Pers = classifyEHPersonality(PersonalityFn); 12340b57cec5SDimitry Andric 12350b57cec5SDimitry Andric // Catchpads have one live-in register, which typically holds the exception 12360b57cec5SDimitry Andric // pointer or code. 12370b57cec5SDimitry Andric if (isFuncletEHPersonality(Pers)) { 12380b57cec5SDimitry Andric if (const auto *CPI = dyn_cast<CatchPadInst>(LLVMBB->getFirstNonPHI())) { 12390b57cec5SDimitry Andric if (hasExceptionPointerOrCodeUser(CPI)) { 12400b57cec5SDimitry Andric // Get or create the virtual register to hold the pointer or code. Mark 12410b57cec5SDimitry Andric // the live in physreg and copy into the vreg. 12420b57cec5SDimitry Andric MCPhysReg EHPhysReg = TLI->getExceptionPointerRegister(PersonalityFn); 12430b57cec5SDimitry Andric assert(EHPhysReg && "target lacks exception pointer register"); 12440b57cec5SDimitry Andric MBB->addLiveIn(EHPhysReg); 12450b57cec5SDimitry Andric unsigned VReg = FuncInfo->getCatchPadExceptionPointerVReg(CPI, PtrRC); 12460b57cec5SDimitry Andric BuildMI(*MBB, FuncInfo->InsertPt, SDB->getCurDebugLoc(), 12470b57cec5SDimitry Andric TII->get(TargetOpcode::COPY), VReg) 12480b57cec5SDimitry Andric .addReg(EHPhysReg, RegState::Kill); 12490b57cec5SDimitry Andric } 12500b57cec5SDimitry Andric } 12510b57cec5SDimitry Andric return true; 12520b57cec5SDimitry Andric } 12530b57cec5SDimitry Andric 12540b57cec5SDimitry Andric // Add a label to mark the beginning of the landing pad. Deletion of the 12550b57cec5SDimitry Andric // landing pad can thus be detected via the MachineModuleInfo. 12560b57cec5SDimitry Andric MCSymbol *Label = MF->addLandingPad(MBB); 12570b57cec5SDimitry Andric 12580b57cec5SDimitry Andric const MCInstrDesc &II = TII->get(TargetOpcode::EH_LABEL); 12590b57cec5SDimitry Andric BuildMI(*MBB, FuncInfo->InsertPt, SDB->getCurDebugLoc(), II) 12600b57cec5SDimitry Andric .addSym(Label); 12610b57cec5SDimitry Andric 12620b57cec5SDimitry Andric if (Pers == EHPersonality::Wasm_CXX) { 12630b57cec5SDimitry Andric if (const auto *CPI = dyn_cast<CatchPadInst>(LLVMBB->getFirstNonPHI())) 12640b57cec5SDimitry Andric mapWasmLandingPadIndex(MBB, CPI); 12650b57cec5SDimitry Andric } else { 12660b57cec5SDimitry Andric // Assign the call site to the landing pad's begin label. 12670b57cec5SDimitry Andric MF->setCallSiteLandingPad(Label, SDB->LPadToCallSiteMap[MBB]); 12680b57cec5SDimitry Andric // Mark exception register as live in. 12690b57cec5SDimitry Andric if (unsigned Reg = TLI->getExceptionPointerRegister(PersonalityFn)) 12700b57cec5SDimitry Andric FuncInfo->ExceptionPointerVirtReg = MBB->addLiveIn(Reg, PtrRC); 12710b57cec5SDimitry Andric // Mark exception selector register as live in. 12720b57cec5SDimitry Andric if (unsigned Reg = TLI->getExceptionSelectorRegister(PersonalityFn)) 12730b57cec5SDimitry Andric FuncInfo->ExceptionSelectorVirtReg = MBB->addLiveIn(Reg, PtrRC); 12740b57cec5SDimitry Andric } 12750b57cec5SDimitry Andric 12760b57cec5SDimitry Andric return true; 12770b57cec5SDimitry Andric } 12780b57cec5SDimitry Andric 12790b57cec5SDimitry Andric /// isFoldedOrDeadInstruction - Return true if the specified instruction is 12800b57cec5SDimitry Andric /// side-effect free and is either dead or folded into a generated instruction. 12810b57cec5SDimitry Andric /// Return false if it needs to be emitted. 12820b57cec5SDimitry Andric static bool isFoldedOrDeadInstruction(const Instruction *I, 12830b57cec5SDimitry Andric FunctionLoweringInfo *FuncInfo) { 12840b57cec5SDimitry Andric return !I->mayWriteToMemory() && // Side-effecting instructions aren't folded. 12850b57cec5SDimitry Andric !I->isTerminator() && // Terminators aren't folded. 12860b57cec5SDimitry Andric !isa<DbgInfoIntrinsic>(I) && // Debug instructions aren't folded. 12870b57cec5SDimitry Andric !I->isEHPad() && // EH pad instructions aren't folded. 12880b57cec5SDimitry Andric !FuncInfo->isExportedInst(I); // Exported instrs must be computed. 12890b57cec5SDimitry Andric } 12900b57cec5SDimitry Andric 12910b57cec5SDimitry Andric /// Collect llvm.dbg.declare information. This is done after argument lowering 12920b57cec5SDimitry Andric /// in case the declarations refer to arguments. 12930b57cec5SDimitry Andric static void processDbgDeclares(FunctionLoweringInfo *FuncInfo) { 12940b57cec5SDimitry Andric MachineFunction *MF = FuncInfo->MF; 12950b57cec5SDimitry Andric const DataLayout &DL = MF->getDataLayout(); 12960b57cec5SDimitry Andric for (const BasicBlock &BB : *FuncInfo->Fn) { 12970b57cec5SDimitry Andric for (const Instruction &I : BB) { 12980b57cec5SDimitry Andric const DbgDeclareInst *DI = dyn_cast<DbgDeclareInst>(&I); 12990b57cec5SDimitry Andric if (!DI) 13000b57cec5SDimitry Andric continue; 13010b57cec5SDimitry Andric 13020b57cec5SDimitry Andric assert(DI->getVariable() && "Missing variable"); 13030b57cec5SDimitry Andric assert(DI->getDebugLoc() && "Missing location"); 13040b57cec5SDimitry Andric const Value *Address = DI->getAddress(); 13050b57cec5SDimitry Andric if (!Address) 13060b57cec5SDimitry Andric continue; 13070b57cec5SDimitry Andric 13080b57cec5SDimitry Andric // Look through casts and constant offset GEPs. These mostly come from 13090b57cec5SDimitry Andric // inalloca. 13100b57cec5SDimitry Andric APInt Offset(DL.getTypeSizeInBits(Address->getType()), 0); 13110b57cec5SDimitry Andric Address = Address->stripAndAccumulateInBoundsConstantOffsets(DL, Offset); 13120b57cec5SDimitry Andric 13130b57cec5SDimitry Andric // Check if the variable is a static alloca or a byval or inalloca 13140b57cec5SDimitry Andric // argument passed in memory. If it is not, then we will ignore this 13150b57cec5SDimitry Andric // intrinsic and handle this during isel like dbg.value. 13160b57cec5SDimitry Andric int FI = std::numeric_limits<int>::max(); 13170b57cec5SDimitry Andric if (const auto *AI = dyn_cast<AllocaInst>(Address)) { 13180b57cec5SDimitry Andric auto SI = FuncInfo->StaticAllocaMap.find(AI); 13190b57cec5SDimitry Andric if (SI != FuncInfo->StaticAllocaMap.end()) 13200b57cec5SDimitry Andric FI = SI->second; 13210b57cec5SDimitry Andric } else if (const auto *Arg = dyn_cast<Argument>(Address)) 13220b57cec5SDimitry Andric FI = FuncInfo->getArgumentFrameIndex(Arg); 13230b57cec5SDimitry Andric 13240b57cec5SDimitry Andric if (FI == std::numeric_limits<int>::max()) 13250b57cec5SDimitry Andric continue; 13260b57cec5SDimitry Andric 13270b57cec5SDimitry Andric DIExpression *Expr = DI->getExpression(); 13280b57cec5SDimitry Andric if (Offset.getBoolValue()) 13290b57cec5SDimitry Andric Expr = DIExpression::prepend(Expr, DIExpression::ApplyOffset, 13300b57cec5SDimitry Andric Offset.getZExtValue()); 13310b57cec5SDimitry Andric MF->setVariableDbgInfo(DI->getVariable(), Expr, FI, DI->getDebugLoc()); 13320b57cec5SDimitry Andric } 13330b57cec5SDimitry Andric } 13340b57cec5SDimitry Andric } 13350b57cec5SDimitry Andric 13360b57cec5SDimitry Andric void SelectionDAGISel::SelectAllBasicBlocks(const Function &Fn) { 13370b57cec5SDimitry Andric FastISelFailed = false; 13380b57cec5SDimitry Andric // Initialize the Fast-ISel state, if needed. 13390b57cec5SDimitry Andric FastISel *FastIS = nullptr; 13400b57cec5SDimitry Andric if (TM.Options.EnableFastISel) { 13410b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Enabling fast-isel\n"); 13420b57cec5SDimitry Andric FastIS = TLI->createFastISel(*FuncInfo, LibInfo); 13430b57cec5SDimitry Andric } 13440b57cec5SDimitry Andric 13450b57cec5SDimitry Andric ReversePostOrderTraversal<const Function*> RPOT(&Fn); 13460b57cec5SDimitry Andric 13470b57cec5SDimitry Andric // Lower arguments up front. An RPO iteration always visits the entry block 13480b57cec5SDimitry Andric // first. 13490b57cec5SDimitry Andric assert(*RPOT.begin() == &Fn.getEntryBlock()); 13500b57cec5SDimitry Andric ++NumEntryBlocks; 13510b57cec5SDimitry Andric 13520b57cec5SDimitry Andric // Set up FuncInfo for ISel. Entry blocks never have PHIs. 13530b57cec5SDimitry Andric FuncInfo->MBB = FuncInfo->MBBMap[&Fn.getEntryBlock()]; 13540b57cec5SDimitry Andric FuncInfo->InsertPt = FuncInfo->MBB->begin(); 13550b57cec5SDimitry Andric 13560b57cec5SDimitry Andric CurDAG->setFunctionLoweringInfo(FuncInfo); 13570b57cec5SDimitry Andric 13580b57cec5SDimitry Andric if (!FastIS) { 13590b57cec5SDimitry Andric LowerArguments(Fn); 13600b57cec5SDimitry Andric } else { 13610b57cec5SDimitry Andric // See if fast isel can lower the arguments. 13620b57cec5SDimitry Andric FastIS->startNewBlock(); 13630b57cec5SDimitry Andric if (!FastIS->lowerArguments()) { 13640b57cec5SDimitry Andric FastISelFailed = true; 13650b57cec5SDimitry Andric // Fast isel failed to lower these arguments 13660b57cec5SDimitry Andric ++NumFastIselFailLowerArguments; 13670b57cec5SDimitry Andric 13680b57cec5SDimitry Andric OptimizationRemarkMissed R("sdagisel", "FastISelFailure", 13690b57cec5SDimitry Andric Fn.getSubprogram(), 13700b57cec5SDimitry Andric &Fn.getEntryBlock()); 13710b57cec5SDimitry Andric R << "FastISel didn't lower all arguments: " 13720b57cec5SDimitry Andric << ore::NV("Prototype", Fn.getType()); 13730b57cec5SDimitry Andric reportFastISelFailure(*MF, *ORE, R, EnableFastISelAbort > 1); 13740b57cec5SDimitry Andric 13750b57cec5SDimitry Andric // Use SelectionDAG argument lowering 13760b57cec5SDimitry Andric LowerArguments(Fn); 13770b57cec5SDimitry Andric CurDAG->setRoot(SDB->getControlRoot()); 13780b57cec5SDimitry Andric SDB->clear(); 13790b57cec5SDimitry Andric CodeGenAndEmitDAG(); 13800b57cec5SDimitry Andric } 13810b57cec5SDimitry Andric 13820b57cec5SDimitry Andric // If we inserted any instructions at the beginning, make a note of 13830b57cec5SDimitry Andric // where they are, so we can be sure to emit subsequent instructions 13840b57cec5SDimitry Andric // after them. 13850b57cec5SDimitry Andric if (FuncInfo->InsertPt != FuncInfo->MBB->begin()) 13860b57cec5SDimitry Andric FastIS->setLastLocalValue(&*std::prev(FuncInfo->InsertPt)); 13870b57cec5SDimitry Andric else 13880b57cec5SDimitry Andric FastIS->setLastLocalValue(nullptr); 13890b57cec5SDimitry Andric } 13900b57cec5SDimitry Andric 13910b57cec5SDimitry Andric bool Inserted = SwiftError->createEntriesInEntryBlock(SDB->getCurDebugLoc()); 13920b57cec5SDimitry Andric 13930b57cec5SDimitry Andric if (FastIS && Inserted) 13940b57cec5SDimitry Andric FastIS->setLastLocalValue(&*std::prev(FuncInfo->InsertPt)); 13950b57cec5SDimitry Andric 13960b57cec5SDimitry Andric processDbgDeclares(FuncInfo); 13970b57cec5SDimitry Andric 13980b57cec5SDimitry Andric // Iterate over all basic blocks in the function. 13990b57cec5SDimitry Andric StackProtector &SP = getAnalysis<StackProtector>(); 14000b57cec5SDimitry Andric for (const BasicBlock *LLVMBB : RPOT) { 14010b57cec5SDimitry Andric if (OptLevel != CodeGenOpt::None) { 14020b57cec5SDimitry Andric bool AllPredsVisited = true; 14030b57cec5SDimitry Andric for (const_pred_iterator PI = pred_begin(LLVMBB), PE = pred_end(LLVMBB); 14040b57cec5SDimitry Andric PI != PE; ++PI) { 14050b57cec5SDimitry Andric if (!FuncInfo->VisitedBBs.count(*PI)) { 14060b57cec5SDimitry Andric AllPredsVisited = false; 14070b57cec5SDimitry Andric break; 14080b57cec5SDimitry Andric } 14090b57cec5SDimitry Andric } 14100b57cec5SDimitry Andric 14110b57cec5SDimitry Andric if (AllPredsVisited) { 14120b57cec5SDimitry Andric for (const PHINode &PN : LLVMBB->phis()) 14130b57cec5SDimitry Andric FuncInfo->ComputePHILiveOutRegInfo(&PN); 14140b57cec5SDimitry Andric } else { 14150b57cec5SDimitry Andric for (const PHINode &PN : LLVMBB->phis()) 14160b57cec5SDimitry Andric FuncInfo->InvalidatePHILiveOutRegInfo(&PN); 14170b57cec5SDimitry Andric } 14180b57cec5SDimitry Andric 14190b57cec5SDimitry Andric FuncInfo->VisitedBBs.insert(LLVMBB); 14200b57cec5SDimitry Andric } 14210b57cec5SDimitry Andric 14220b57cec5SDimitry Andric BasicBlock::const_iterator const Begin = 14230b57cec5SDimitry Andric LLVMBB->getFirstNonPHI()->getIterator(); 14240b57cec5SDimitry Andric BasicBlock::const_iterator const End = LLVMBB->end(); 14250b57cec5SDimitry Andric BasicBlock::const_iterator BI = End; 14260b57cec5SDimitry Andric 14270b57cec5SDimitry Andric FuncInfo->MBB = FuncInfo->MBBMap[LLVMBB]; 14280b57cec5SDimitry Andric if (!FuncInfo->MBB) 14290b57cec5SDimitry Andric continue; // Some blocks like catchpads have no code or MBB. 14300b57cec5SDimitry Andric 14310b57cec5SDimitry Andric // Insert new instructions after any phi or argument setup code. 14320b57cec5SDimitry Andric FuncInfo->InsertPt = FuncInfo->MBB->end(); 14330b57cec5SDimitry Andric 14340b57cec5SDimitry Andric // Setup an EH landing-pad block. 14350b57cec5SDimitry Andric FuncInfo->ExceptionPointerVirtReg = 0; 14360b57cec5SDimitry Andric FuncInfo->ExceptionSelectorVirtReg = 0; 14370b57cec5SDimitry Andric if (LLVMBB->isEHPad()) 14380b57cec5SDimitry Andric if (!PrepareEHLandingPad()) 14390b57cec5SDimitry Andric continue; 14400b57cec5SDimitry Andric 14410b57cec5SDimitry Andric // Before doing SelectionDAG ISel, see if FastISel has been requested. 14420b57cec5SDimitry Andric if (FastIS) { 14430b57cec5SDimitry Andric if (LLVMBB != &Fn.getEntryBlock()) 14440b57cec5SDimitry Andric FastIS->startNewBlock(); 14450b57cec5SDimitry Andric 14460b57cec5SDimitry Andric unsigned NumFastIselRemaining = std::distance(Begin, End); 14470b57cec5SDimitry Andric 14480b57cec5SDimitry Andric // Pre-assign swifterror vregs. 14490b57cec5SDimitry Andric SwiftError->preassignVRegs(FuncInfo->MBB, Begin, End); 14500b57cec5SDimitry Andric 14510b57cec5SDimitry Andric // Do FastISel on as many instructions as possible. 14520b57cec5SDimitry Andric for (; BI != Begin; --BI) { 14530b57cec5SDimitry Andric const Instruction *Inst = &*std::prev(BI); 14540b57cec5SDimitry Andric 14550b57cec5SDimitry Andric // If we no longer require this instruction, skip it. 14560b57cec5SDimitry Andric if (isFoldedOrDeadInstruction(Inst, FuncInfo) || 14570b57cec5SDimitry Andric ElidedArgCopyInstrs.count(Inst)) { 14580b57cec5SDimitry Andric --NumFastIselRemaining; 14590b57cec5SDimitry Andric continue; 14600b57cec5SDimitry Andric } 14610b57cec5SDimitry Andric 14620b57cec5SDimitry Andric // Bottom-up: reset the insert pos at the top, after any local-value 14630b57cec5SDimitry Andric // instructions. 14640b57cec5SDimitry Andric FastIS->recomputeInsertPt(); 14650b57cec5SDimitry Andric 14660b57cec5SDimitry Andric // Try to select the instruction with FastISel. 14670b57cec5SDimitry Andric if (FastIS->selectInstruction(Inst)) { 14680b57cec5SDimitry Andric --NumFastIselRemaining; 14690b57cec5SDimitry Andric ++NumFastIselSuccess; 14700b57cec5SDimitry Andric // If fast isel succeeded, skip over all the folded instructions, and 14710b57cec5SDimitry Andric // then see if there is a load right before the selected instructions. 14720b57cec5SDimitry Andric // Try to fold the load if so. 14730b57cec5SDimitry Andric const Instruction *BeforeInst = Inst; 14740b57cec5SDimitry Andric while (BeforeInst != &*Begin) { 14750b57cec5SDimitry Andric BeforeInst = &*std::prev(BasicBlock::const_iterator(BeforeInst)); 14760b57cec5SDimitry Andric if (!isFoldedOrDeadInstruction(BeforeInst, FuncInfo)) 14770b57cec5SDimitry Andric break; 14780b57cec5SDimitry Andric } 14790b57cec5SDimitry Andric if (BeforeInst != Inst && isa<LoadInst>(BeforeInst) && 14800b57cec5SDimitry Andric BeforeInst->hasOneUse() && 14810b57cec5SDimitry Andric FastIS->tryToFoldLoad(cast<LoadInst>(BeforeInst), Inst)) { 14820b57cec5SDimitry Andric // If we succeeded, don't re-select the load. 14830b57cec5SDimitry Andric BI = std::next(BasicBlock::const_iterator(BeforeInst)); 14840b57cec5SDimitry Andric --NumFastIselRemaining; 14850b57cec5SDimitry Andric ++NumFastIselSuccess; 14860b57cec5SDimitry Andric } 14870b57cec5SDimitry Andric continue; 14880b57cec5SDimitry Andric } 14890b57cec5SDimitry Andric 14900b57cec5SDimitry Andric FastISelFailed = true; 14910b57cec5SDimitry Andric 14920b57cec5SDimitry Andric // Then handle certain instructions as single-LLVM-Instruction blocks. 14930b57cec5SDimitry Andric // We cannot separate out GCrelocates to their own blocks since we need 14940b57cec5SDimitry Andric // to keep track of gc-relocates for a particular gc-statepoint. This is 14950b57cec5SDimitry Andric // done by SelectionDAGBuilder::LowerAsSTATEPOINT, called before 14960b57cec5SDimitry Andric // visitGCRelocate. 14970b57cec5SDimitry Andric if (isa<CallInst>(Inst) && !isStatepoint(Inst) && !isGCRelocate(Inst) && 14980b57cec5SDimitry Andric !isGCResult(Inst)) { 14990b57cec5SDimitry Andric OptimizationRemarkMissed R("sdagisel", "FastISelFailure", 15000b57cec5SDimitry Andric Inst->getDebugLoc(), LLVMBB); 15010b57cec5SDimitry Andric 15020b57cec5SDimitry Andric R << "FastISel missed call"; 15030b57cec5SDimitry Andric 15040b57cec5SDimitry Andric if (R.isEnabled() || EnableFastISelAbort) { 15050b57cec5SDimitry Andric std::string InstStrStorage; 15060b57cec5SDimitry Andric raw_string_ostream InstStr(InstStrStorage); 15070b57cec5SDimitry Andric InstStr << *Inst; 15080b57cec5SDimitry Andric 15090b57cec5SDimitry Andric R << ": " << InstStr.str(); 15100b57cec5SDimitry Andric } 15110b57cec5SDimitry Andric 15120b57cec5SDimitry Andric reportFastISelFailure(*MF, *ORE, R, EnableFastISelAbort > 2); 15130b57cec5SDimitry Andric 15140b57cec5SDimitry Andric if (!Inst->getType()->isVoidTy() && !Inst->getType()->isTokenTy() && 15150b57cec5SDimitry Andric !Inst->use_empty()) { 15160b57cec5SDimitry Andric unsigned &R = FuncInfo->ValueMap[Inst]; 15170b57cec5SDimitry Andric if (!R) 15180b57cec5SDimitry Andric R = FuncInfo->CreateRegs(Inst); 15190b57cec5SDimitry Andric } 15200b57cec5SDimitry Andric 15210b57cec5SDimitry Andric bool HadTailCall = false; 15220b57cec5SDimitry Andric MachineBasicBlock::iterator SavedInsertPt = FuncInfo->InsertPt; 15230b57cec5SDimitry Andric SelectBasicBlock(Inst->getIterator(), BI, HadTailCall); 15240b57cec5SDimitry Andric 15250b57cec5SDimitry Andric // If the call was emitted as a tail call, we're done with the block. 15260b57cec5SDimitry Andric // We also need to delete any previously emitted instructions. 15270b57cec5SDimitry Andric if (HadTailCall) { 15280b57cec5SDimitry Andric FastIS->removeDeadCode(SavedInsertPt, FuncInfo->MBB->end()); 15290b57cec5SDimitry Andric --BI; 15300b57cec5SDimitry Andric break; 15310b57cec5SDimitry Andric } 15320b57cec5SDimitry Andric 15330b57cec5SDimitry Andric // Recompute NumFastIselRemaining as Selection DAG instruction 15340b57cec5SDimitry Andric // selection may have handled the call, input args, etc. 15350b57cec5SDimitry Andric unsigned RemainingNow = std::distance(Begin, BI); 15360b57cec5SDimitry Andric NumFastIselFailures += NumFastIselRemaining - RemainingNow; 15370b57cec5SDimitry Andric NumFastIselRemaining = RemainingNow; 15380b57cec5SDimitry Andric continue; 15390b57cec5SDimitry Andric } 15400b57cec5SDimitry Andric 15410b57cec5SDimitry Andric OptimizationRemarkMissed R("sdagisel", "FastISelFailure", 15420b57cec5SDimitry Andric Inst->getDebugLoc(), LLVMBB); 15430b57cec5SDimitry Andric 15440b57cec5SDimitry Andric bool ShouldAbort = EnableFastISelAbort; 15450b57cec5SDimitry Andric if (Inst->isTerminator()) { 15460b57cec5SDimitry Andric // Use a different message for terminator misses. 15470b57cec5SDimitry Andric R << "FastISel missed terminator"; 15480b57cec5SDimitry Andric // Don't abort for terminator unless the level is really high 15490b57cec5SDimitry Andric ShouldAbort = (EnableFastISelAbort > 2); 15500b57cec5SDimitry Andric } else { 15510b57cec5SDimitry Andric R << "FastISel missed"; 15520b57cec5SDimitry Andric } 15530b57cec5SDimitry Andric 15540b57cec5SDimitry Andric if (R.isEnabled() || EnableFastISelAbort) { 15550b57cec5SDimitry Andric std::string InstStrStorage; 15560b57cec5SDimitry Andric raw_string_ostream InstStr(InstStrStorage); 15570b57cec5SDimitry Andric InstStr << *Inst; 15580b57cec5SDimitry Andric R << ": " << InstStr.str(); 15590b57cec5SDimitry Andric } 15600b57cec5SDimitry Andric 15610b57cec5SDimitry Andric reportFastISelFailure(*MF, *ORE, R, ShouldAbort); 15620b57cec5SDimitry Andric 15630b57cec5SDimitry Andric NumFastIselFailures += NumFastIselRemaining; 15640b57cec5SDimitry Andric break; 15650b57cec5SDimitry Andric } 15660b57cec5SDimitry Andric 15670b57cec5SDimitry Andric FastIS->recomputeInsertPt(); 15680b57cec5SDimitry Andric } 15690b57cec5SDimitry Andric 15700b57cec5SDimitry Andric if (SP.shouldEmitSDCheck(*LLVMBB)) { 15710b57cec5SDimitry Andric bool FunctionBasedInstrumentation = 15720b57cec5SDimitry Andric TLI->getSSPStackGuardCheck(*Fn.getParent()); 15730b57cec5SDimitry Andric SDB->SPDescriptor.initialize(LLVMBB, FuncInfo->MBBMap[LLVMBB], 15740b57cec5SDimitry Andric FunctionBasedInstrumentation); 15750b57cec5SDimitry Andric } 15760b57cec5SDimitry Andric 15770b57cec5SDimitry Andric if (Begin != BI) 15780b57cec5SDimitry Andric ++NumDAGBlocks; 15790b57cec5SDimitry Andric else 15800b57cec5SDimitry Andric ++NumFastIselBlocks; 15810b57cec5SDimitry Andric 15820b57cec5SDimitry Andric if (Begin != BI) { 15830b57cec5SDimitry Andric // Run SelectionDAG instruction selection on the remainder of the block 15840b57cec5SDimitry Andric // not handled by FastISel. If FastISel is not run, this is the entire 15850b57cec5SDimitry Andric // block. 15860b57cec5SDimitry Andric bool HadTailCall; 15870b57cec5SDimitry Andric SelectBasicBlock(Begin, BI, HadTailCall); 15880b57cec5SDimitry Andric 15890b57cec5SDimitry Andric // But if FastISel was run, we already selected some of the block. 15900b57cec5SDimitry Andric // If we emitted a tail-call, we need to delete any previously emitted 15910b57cec5SDimitry Andric // instruction that follows it. 15920b57cec5SDimitry Andric if (HadTailCall && FuncInfo->InsertPt != FuncInfo->MBB->end()) 15930b57cec5SDimitry Andric FastIS->removeDeadCode(FuncInfo->InsertPt, FuncInfo->MBB->end()); 15940b57cec5SDimitry Andric } 15950b57cec5SDimitry Andric 15960b57cec5SDimitry Andric if (FastIS) 15970b57cec5SDimitry Andric FastIS->finishBasicBlock(); 15980b57cec5SDimitry Andric FinishBasicBlock(); 15990b57cec5SDimitry Andric FuncInfo->PHINodesToUpdate.clear(); 16000b57cec5SDimitry Andric ElidedArgCopyInstrs.clear(); 16010b57cec5SDimitry Andric } 16020b57cec5SDimitry Andric 16030b57cec5SDimitry Andric SP.copyToMachineFrameInfo(MF->getFrameInfo()); 16040b57cec5SDimitry Andric 16050b57cec5SDimitry Andric SwiftError->propagateVRegs(); 16060b57cec5SDimitry Andric 16070b57cec5SDimitry Andric delete FastIS; 16080b57cec5SDimitry Andric SDB->clearDanglingDebugInfo(); 16090b57cec5SDimitry Andric SDB->SPDescriptor.resetPerFunctionState(); 16100b57cec5SDimitry Andric } 16110b57cec5SDimitry Andric 16120b57cec5SDimitry Andric /// Given that the input MI is before a partial terminator sequence TSeq, return 16130b57cec5SDimitry Andric /// true if M + TSeq also a partial terminator sequence. 16140b57cec5SDimitry Andric /// 16150b57cec5SDimitry Andric /// A Terminator sequence is a sequence of MachineInstrs which at this point in 16160b57cec5SDimitry Andric /// lowering copy vregs into physical registers, which are then passed into 16170b57cec5SDimitry Andric /// terminator instructors so we can satisfy ABI constraints. A partial 16180b57cec5SDimitry Andric /// terminator sequence is an improper subset of a terminator sequence (i.e. it 16190b57cec5SDimitry Andric /// may be the whole terminator sequence). 16200b57cec5SDimitry Andric static bool MIIsInTerminatorSequence(const MachineInstr &MI) { 16210b57cec5SDimitry Andric // If we do not have a copy or an implicit def, we return true if and only if 16220b57cec5SDimitry Andric // MI is a debug value. 16230b57cec5SDimitry Andric if (!MI.isCopy() && !MI.isImplicitDef()) 16240b57cec5SDimitry Andric // Sometimes DBG_VALUE MI sneak in between the copies from the vregs to the 16250b57cec5SDimitry Andric // physical registers if there is debug info associated with the terminator 16260b57cec5SDimitry Andric // of our mbb. We want to include said debug info in our terminator 16270b57cec5SDimitry Andric // sequence, so we return true in that case. 16280b57cec5SDimitry Andric return MI.isDebugValue(); 16290b57cec5SDimitry Andric 16300b57cec5SDimitry Andric // We have left the terminator sequence if we are not doing one of the 16310b57cec5SDimitry Andric // following: 16320b57cec5SDimitry Andric // 16330b57cec5SDimitry Andric // 1. Copying a vreg into a physical register. 16340b57cec5SDimitry Andric // 2. Copying a vreg into a vreg. 16350b57cec5SDimitry Andric // 3. Defining a register via an implicit def. 16360b57cec5SDimitry Andric 16370b57cec5SDimitry Andric // OPI should always be a register definition... 16380b57cec5SDimitry Andric MachineInstr::const_mop_iterator OPI = MI.operands_begin(); 16390b57cec5SDimitry Andric if (!OPI->isReg() || !OPI->isDef()) 16400b57cec5SDimitry Andric return false; 16410b57cec5SDimitry Andric 16420b57cec5SDimitry Andric // Defining any register via an implicit def is always ok. 16430b57cec5SDimitry Andric if (MI.isImplicitDef()) 16440b57cec5SDimitry Andric return true; 16450b57cec5SDimitry Andric 16460b57cec5SDimitry Andric // Grab the copy source... 16470b57cec5SDimitry Andric MachineInstr::const_mop_iterator OPI2 = OPI; 16480b57cec5SDimitry Andric ++OPI2; 16490b57cec5SDimitry Andric assert(OPI2 != MI.operands_end() 16500b57cec5SDimitry Andric && "Should have a copy implying we should have 2 arguments."); 16510b57cec5SDimitry Andric 16520b57cec5SDimitry Andric // Make sure that the copy dest is not a vreg when the copy source is a 16530b57cec5SDimitry Andric // physical register. 1654*8bcb0991SDimitry Andric if (!OPI2->isReg() || (!Register::isPhysicalRegister(OPI->getReg()) && 1655*8bcb0991SDimitry Andric Register::isPhysicalRegister(OPI2->getReg()))) 16560b57cec5SDimitry Andric return false; 16570b57cec5SDimitry Andric 16580b57cec5SDimitry Andric return true; 16590b57cec5SDimitry Andric } 16600b57cec5SDimitry Andric 16610b57cec5SDimitry Andric /// Find the split point at which to splice the end of BB into its success stack 16620b57cec5SDimitry Andric /// protector check machine basic block. 16630b57cec5SDimitry Andric /// 16640b57cec5SDimitry Andric /// On many platforms, due to ABI constraints, terminators, even before register 16650b57cec5SDimitry Andric /// allocation, use physical registers. This creates an issue for us since 16660b57cec5SDimitry Andric /// physical registers at this point can not travel across basic 16670b57cec5SDimitry Andric /// blocks. Luckily, selectiondag always moves physical registers into vregs 16680b57cec5SDimitry Andric /// when they enter functions and moves them through a sequence of copies back 16690b57cec5SDimitry Andric /// into the physical registers right before the terminator creating a 16700b57cec5SDimitry Andric /// ``Terminator Sequence''. This function is searching for the beginning of the 16710b57cec5SDimitry Andric /// terminator sequence so that we can ensure that we splice off not just the 16720b57cec5SDimitry Andric /// terminator, but additionally the copies that move the vregs into the 16730b57cec5SDimitry Andric /// physical registers. 16740b57cec5SDimitry Andric static MachineBasicBlock::iterator 16750b57cec5SDimitry Andric FindSplitPointForStackProtector(MachineBasicBlock *BB) { 16760b57cec5SDimitry Andric MachineBasicBlock::iterator SplitPoint = BB->getFirstTerminator(); 16770b57cec5SDimitry Andric // 16780b57cec5SDimitry Andric if (SplitPoint == BB->begin()) 16790b57cec5SDimitry Andric return SplitPoint; 16800b57cec5SDimitry Andric 16810b57cec5SDimitry Andric MachineBasicBlock::iterator Start = BB->begin(); 16820b57cec5SDimitry Andric MachineBasicBlock::iterator Previous = SplitPoint; 16830b57cec5SDimitry Andric --Previous; 16840b57cec5SDimitry Andric 16850b57cec5SDimitry Andric while (MIIsInTerminatorSequence(*Previous)) { 16860b57cec5SDimitry Andric SplitPoint = Previous; 16870b57cec5SDimitry Andric if (Previous == Start) 16880b57cec5SDimitry Andric break; 16890b57cec5SDimitry Andric --Previous; 16900b57cec5SDimitry Andric } 16910b57cec5SDimitry Andric 16920b57cec5SDimitry Andric return SplitPoint; 16930b57cec5SDimitry Andric } 16940b57cec5SDimitry Andric 16950b57cec5SDimitry Andric void 16960b57cec5SDimitry Andric SelectionDAGISel::FinishBasicBlock() { 16970b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Total amount of phi nodes to update: " 16980b57cec5SDimitry Andric << FuncInfo->PHINodesToUpdate.size() << "\n"; 16990b57cec5SDimitry Andric for (unsigned i = 0, e = FuncInfo->PHINodesToUpdate.size(); i != e; 17000b57cec5SDimitry Andric ++i) dbgs() 17010b57cec5SDimitry Andric << "Node " << i << " : (" << FuncInfo->PHINodesToUpdate[i].first 17020b57cec5SDimitry Andric << ", " << FuncInfo->PHINodesToUpdate[i].second << ")\n"); 17030b57cec5SDimitry Andric 17040b57cec5SDimitry Andric // Next, now that we know what the last MBB the LLVM BB expanded is, update 17050b57cec5SDimitry Andric // PHI nodes in successors. 17060b57cec5SDimitry Andric for (unsigned i = 0, e = FuncInfo->PHINodesToUpdate.size(); i != e; ++i) { 17070b57cec5SDimitry Andric MachineInstrBuilder PHI(*MF, FuncInfo->PHINodesToUpdate[i].first); 17080b57cec5SDimitry Andric assert(PHI->isPHI() && 17090b57cec5SDimitry Andric "This is not a machine PHI node that we are updating!"); 17100b57cec5SDimitry Andric if (!FuncInfo->MBB->isSuccessor(PHI->getParent())) 17110b57cec5SDimitry Andric continue; 17120b57cec5SDimitry Andric PHI.addReg(FuncInfo->PHINodesToUpdate[i].second).addMBB(FuncInfo->MBB); 17130b57cec5SDimitry Andric } 17140b57cec5SDimitry Andric 17150b57cec5SDimitry Andric // Handle stack protector. 17160b57cec5SDimitry Andric if (SDB->SPDescriptor.shouldEmitFunctionBasedCheckStackProtector()) { 17170b57cec5SDimitry Andric // The target provides a guard check function. There is no need to 17180b57cec5SDimitry Andric // generate error handling code or to split current basic block. 17190b57cec5SDimitry Andric MachineBasicBlock *ParentMBB = SDB->SPDescriptor.getParentMBB(); 17200b57cec5SDimitry Andric 17210b57cec5SDimitry Andric // Add load and check to the basicblock. 17220b57cec5SDimitry Andric FuncInfo->MBB = ParentMBB; 17230b57cec5SDimitry Andric FuncInfo->InsertPt = 17240b57cec5SDimitry Andric FindSplitPointForStackProtector(ParentMBB); 17250b57cec5SDimitry Andric SDB->visitSPDescriptorParent(SDB->SPDescriptor, ParentMBB); 17260b57cec5SDimitry Andric CurDAG->setRoot(SDB->getRoot()); 17270b57cec5SDimitry Andric SDB->clear(); 17280b57cec5SDimitry Andric CodeGenAndEmitDAG(); 17290b57cec5SDimitry Andric 17300b57cec5SDimitry Andric // Clear the Per-BB State. 17310b57cec5SDimitry Andric SDB->SPDescriptor.resetPerBBState(); 17320b57cec5SDimitry Andric } else if (SDB->SPDescriptor.shouldEmitStackProtector()) { 17330b57cec5SDimitry Andric MachineBasicBlock *ParentMBB = SDB->SPDescriptor.getParentMBB(); 17340b57cec5SDimitry Andric MachineBasicBlock *SuccessMBB = SDB->SPDescriptor.getSuccessMBB(); 17350b57cec5SDimitry Andric 17360b57cec5SDimitry Andric // Find the split point to split the parent mbb. At the same time copy all 17370b57cec5SDimitry Andric // physical registers used in the tail of parent mbb into virtual registers 17380b57cec5SDimitry Andric // before the split point and back into physical registers after the split 17390b57cec5SDimitry Andric // point. This prevents us needing to deal with Live-ins and many other 17400b57cec5SDimitry Andric // register allocation issues caused by us splitting the parent mbb. The 17410b57cec5SDimitry Andric // register allocator will clean up said virtual copies later on. 17420b57cec5SDimitry Andric MachineBasicBlock::iterator SplitPoint = 17430b57cec5SDimitry Andric FindSplitPointForStackProtector(ParentMBB); 17440b57cec5SDimitry Andric 17450b57cec5SDimitry Andric // Splice the terminator of ParentMBB into SuccessMBB. 17460b57cec5SDimitry Andric SuccessMBB->splice(SuccessMBB->end(), ParentMBB, 17470b57cec5SDimitry Andric SplitPoint, 17480b57cec5SDimitry Andric ParentMBB->end()); 17490b57cec5SDimitry Andric 17500b57cec5SDimitry Andric // Add compare/jump on neq/jump to the parent BB. 17510b57cec5SDimitry Andric FuncInfo->MBB = ParentMBB; 17520b57cec5SDimitry Andric FuncInfo->InsertPt = ParentMBB->end(); 17530b57cec5SDimitry Andric SDB->visitSPDescriptorParent(SDB->SPDescriptor, ParentMBB); 17540b57cec5SDimitry Andric CurDAG->setRoot(SDB->getRoot()); 17550b57cec5SDimitry Andric SDB->clear(); 17560b57cec5SDimitry Andric CodeGenAndEmitDAG(); 17570b57cec5SDimitry Andric 17580b57cec5SDimitry Andric // CodeGen Failure MBB if we have not codegened it yet. 17590b57cec5SDimitry Andric MachineBasicBlock *FailureMBB = SDB->SPDescriptor.getFailureMBB(); 17600b57cec5SDimitry Andric if (FailureMBB->empty()) { 17610b57cec5SDimitry Andric FuncInfo->MBB = FailureMBB; 17620b57cec5SDimitry Andric FuncInfo->InsertPt = FailureMBB->end(); 17630b57cec5SDimitry Andric SDB->visitSPDescriptorFailure(SDB->SPDescriptor); 17640b57cec5SDimitry Andric CurDAG->setRoot(SDB->getRoot()); 17650b57cec5SDimitry Andric SDB->clear(); 17660b57cec5SDimitry Andric CodeGenAndEmitDAG(); 17670b57cec5SDimitry Andric } 17680b57cec5SDimitry Andric 17690b57cec5SDimitry Andric // Clear the Per-BB State. 17700b57cec5SDimitry Andric SDB->SPDescriptor.resetPerBBState(); 17710b57cec5SDimitry Andric } 17720b57cec5SDimitry Andric 17730b57cec5SDimitry Andric // Lower each BitTestBlock. 17740b57cec5SDimitry Andric for (auto &BTB : SDB->SL->BitTestCases) { 17750b57cec5SDimitry Andric // Lower header first, if it wasn't already lowered 17760b57cec5SDimitry Andric if (!BTB.Emitted) { 17770b57cec5SDimitry Andric // Set the current basic block to the mbb we wish to insert the code into 17780b57cec5SDimitry Andric FuncInfo->MBB = BTB.Parent; 17790b57cec5SDimitry Andric FuncInfo->InsertPt = FuncInfo->MBB->end(); 17800b57cec5SDimitry Andric // Emit the code 17810b57cec5SDimitry Andric SDB->visitBitTestHeader(BTB, FuncInfo->MBB); 17820b57cec5SDimitry Andric CurDAG->setRoot(SDB->getRoot()); 17830b57cec5SDimitry Andric SDB->clear(); 17840b57cec5SDimitry Andric CodeGenAndEmitDAG(); 17850b57cec5SDimitry Andric } 17860b57cec5SDimitry Andric 17870b57cec5SDimitry Andric BranchProbability UnhandledProb = BTB.Prob; 17880b57cec5SDimitry Andric for (unsigned j = 0, ej = BTB.Cases.size(); j != ej; ++j) { 17890b57cec5SDimitry Andric UnhandledProb -= BTB.Cases[j].ExtraProb; 17900b57cec5SDimitry Andric // Set the current basic block to the mbb we wish to insert the code into 17910b57cec5SDimitry Andric FuncInfo->MBB = BTB.Cases[j].ThisBB; 17920b57cec5SDimitry Andric FuncInfo->InsertPt = FuncInfo->MBB->end(); 17930b57cec5SDimitry Andric // Emit the code 17940b57cec5SDimitry Andric 17950b57cec5SDimitry Andric // If all cases cover a contiguous range, it is not necessary to jump to 17960b57cec5SDimitry Andric // the default block after the last bit test fails. This is because the 17970b57cec5SDimitry Andric // range check during bit test header creation has guaranteed that every 17980b57cec5SDimitry Andric // case here doesn't go outside the range. In this case, there is no need 17990b57cec5SDimitry Andric // to perform the last bit test, as it will always be true. Instead, make 18000b57cec5SDimitry Andric // the second-to-last bit-test fall through to the target of the last bit 18010b57cec5SDimitry Andric // test, and delete the last bit test. 18020b57cec5SDimitry Andric 18030b57cec5SDimitry Andric MachineBasicBlock *NextMBB; 18040b57cec5SDimitry Andric if (BTB.ContiguousRange && j + 2 == ej) { 18050b57cec5SDimitry Andric // Second-to-last bit-test with contiguous range: fall through to the 18060b57cec5SDimitry Andric // target of the final bit test. 18070b57cec5SDimitry Andric NextMBB = BTB.Cases[j + 1].TargetBB; 18080b57cec5SDimitry Andric } else if (j + 1 == ej) { 18090b57cec5SDimitry Andric // For the last bit test, fall through to Default. 18100b57cec5SDimitry Andric NextMBB = BTB.Default; 18110b57cec5SDimitry Andric } else { 18120b57cec5SDimitry Andric // Otherwise, fall through to the next bit test. 18130b57cec5SDimitry Andric NextMBB = BTB.Cases[j + 1].ThisBB; 18140b57cec5SDimitry Andric } 18150b57cec5SDimitry Andric 18160b57cec5SDimitry Andric SDB->visitBitTestCase(BTB, NextMBB, UnhandledProb, BTB.Reg, BTB.Cases[j], 18170b57cec5SDimitry Andric FuncInfo->MBB); 18180b57cec5SDimitry Andric 18190b57cec5SDimitry Andric CurDAG->setRoot(SDB->getRoot()); 18200b57cec5SDimitry Andric SDB->clear(); 18210b57cec5SDimitry Andric CodeGenAndEmitDAG(); 18220b57cec5SDimitry Andric 18230b57cec5SDimitry Andric if (BTB.ContiguousRange && j + 2 == ej) { 18240b57cec5SDimitry Andric // Since we're not going to use the final bit test, remove it. 18250b57cec5SDimitry Andric BTB.Cases.pop_back(); 18260b57cec5SDimitry Andric break; 18270b57cec5SDimitry Andric } 18280b57cec5SDimitry Andric } 18290b57cec5SDimitry Andric 18300b57cec5SDimitry Andric // Update PHI Nodes 18310b57cec5SDimitry Andric for (unsigned pi = 0, pe = FuncInfo->PHINodesToUpdate.size(); 18320b57cec5SDimitry Andric pi != pe; ++pi) { 18330b57cec5SDimitry Andric MachineInstrBuilder PHI(*MF, FuncInfo->PHINodesToUpdate[pi].first); 18340b57cec5SDimitry Andric MachineBasicBlock *PHIBB = PHI->getParent(); 18350b57cec5SDimitry Andric assert(PHI->isPHI() && 18360b57cec5SDimitry Andric "This is not a machine PHI node that we are updating!"); 18370b57cec5SDimitry Andric // This is "default" BB. We have two jumps to it. From "header" BB and 18380b57cec5SDimitry Andric // from last "case" BB, unless the latter was skipped. 18390b57cec5SDimitry Andric if (PHIBB == BTB.Default) { 18400b57cec5SDimitry Andric PHI.addReg(FuncInfo->PHINodesToUpdate[pi].second).addMBB(BTB.Parent); 18410b57cec5SDimitry Andric if (!BTB.ContiguousRange) { 18420b57cec5SDimitry Andric PHI.addReg(FuncInfo->PHINodesToUpdate[pi].second) 18430b57cec5SDimitry Andric .addMBB(BTB.Cases.back().ThisBB); 18440b57cec5SDimitry Andric } 18450b57cec5SDimitry Andric } 18460b57cec5SDimitry Andric // One of "cases" BB. 18470b57cec5SDimitry Andric for (unsigned j = 0, ej = BTB.Cases.size(); 18480b57cec5SDimitry Andric j != ej; ++j) { 18490b57cec5SDimitry Andric MachineBasicBlock* cBB = BTB.Cases[j].ThisBB; 18500b57cec5SDimitry Andric if (cBB->isSuccessor(PHIBB)) 18510b57cec5SDimitry Andric PHI.addReg(FuncInfo->PHINodesToUpdate[pi].second).addMBB(cBB); 18520b57cec5SDimitry Andric } 18530b57cec5SDimitry Andric } 18540b57cec5SDimitry Andric } 18550b57cec5SDimitry Andric SDB->SL->BitTestCases.clear(); 18560b57cec5SDimitry Andric 18570b57cec5SDimitry Andric // If the JumpTable record is filled in, then we need to emit a jump table. 18580b57cec5SDimitry Andric // Updating the PHI nodes is tricky in this case, since we need to determine 18590b57cec5SDimitry Andric // whether the PHI is a successor of the range check MBB or the jump table MBB 18600b57cec5SDimitry Andric for (unsigned i = 0, e = SDB->SL->JTCases.size(); i != e; ++i) { 18610b57cec5SDimitry Andric // Lower header first, if it wasn't already lowered 18620b57cec5SDimitry Andric if (!SDB->SL->JTCases[i].first.Emitted) { 18630b57cec5SDimitry Andric // Set the current basic block to the mbb we wish to insert the code into 18640b57cec5SDimitry Andric FuncInfo->MBB = SDB->SL->JTCases[i].first.HeaderBB; 18650b57cec5SDimitry Andric FuncInfo->InsertPt = FuncInfo->MBB->end(); 18660b57cec5SDimitry Andric // Emit the code 18670b57cec5SDimitry Andric SDB->visitJumpTableHeader(SDB->SL->JTCases[i].second, 18680b57cec5SDimitry Andric SDB->SL->JTCases[i].first, FuncInfo->MBB); 18690b57cec5SDimitry Andric CurDAG->setRoot(SDB->getRoot()); 18700b57cec5SDimitry Andric SDB->clear(); 18710b57cec5SDimitry Andric CodeGenAndEmitDAG(); 18720b57cec5SDimitry Andric } 18730b57cec5SDimitry Andric 18740b57cec5SDimitry Andric // Set the current basic block to the mbb we wish to insert the code into 18750b57cec5SDimitry Andric FuncInfo->MBB = SDB->SL->JTCases[i].second.MBB; 18760b57cec5SDimitry Andric FuncInfo->InsertPt = FuncInfo->MBB->end(); 18770b57cec5SDimitry Andric // Emit the code 18780b57cec5SDimitry Andric SDB->visitJumpTable(SDB->SL->JTCases[i].second); 18790b57cec5SDimitry Andric CurDAG->setRoot(SDB->getRoot()); 18800b57cec5SDimitry Andric SDB->clear(); 18810b57cec5SDimitry Andric CodeGenAndEmitDAG(); 18820b57cec5SDimitry Andric 18830b57cec5SDimitry Andric // Update PHI Nodes 18840b57cec5SDimitry Andric for (unsigned pi = 0, pe = FuncInfo->PHINodesToUpdate.size(); 18850b57cec5SDimitry Andric pi != pe; ++pi) { 18860b57cec5SDimitry Andric MachineInstrBuilder PHI(*MF, FuncInfo->PHINodesToUpdate[pi].first); 18870b57cec5SDimitry Andric MachineBasicBlock *PHIBB = PHI->getParent(); 18880b57cec5SDimitry Andric assert(PHI->isPHI() && 18890b57cec5SDimitry Andric "This is not a machine PHI node that we are updating!"); 18900b57cec5SDimitry Andric // "default" BB. We can go there only from header BB. 18910b57cec5SDimitry Andric if (PHIBB == SDB->SL->JTCases[i].second.Default) 18920b57cec5SDimitry Andric PHI.addReg(FuncInfo->PHINodesToUpdate[pi].second) 18930b57cec5SDimitry Andric .addMBB(SDB->SL->JTCases[i].first.HeaderBB); 18940b57cec5SDimitry Andric // JT BB. Just iterate over successors here 18950b57cec5SDimitry Andric if (FuncInfo->MBB->isSuccessor(PHIBB)) 18960b57cec5SDimitry Andric PHI.addReg(FuncInfo->PHINodesToUpdate[pi].second).addMBB(FuncInfo->MBB); 18970b57cec5SDimitry Andric } 18980b57cec5SDimitry Andric } 18990b57cec5SDimitry Andric SDB->SL->JTCases.clear(); 19000b57cec5SDimitry Andric 19010b57cec5SDimitry Andric // If we generated any switch lowering information, build and codegen any 19020b57cec5SDimitry Andric // additional DAGs necessary. 19030b57cec5SDimitry Andric for (unsigned i = 0, e = SDB->SL->SwitchCases.size(); i != e; ++i) { 19040b57cec5SDimitry Andric // Set the current basic block to the mbb we wish to insert the code into 19050b57cec5SDimitry Andric FuncInfo->MBB = SDB->SL->SwitchCases[i].ThisBB; 19060b57cec5SDimitry Andric FuncInfo->InsertPt = FuncInfo->MBB->end(); 19070b57cec5SDimitry Andric 19080b57cec5SDimitry Andric // Determine the unique successors. 19090b57cec5SDimitry Andric SmallVector<MachineBasicBlock *, 2> Succs; 19100b57cec5SDimitry Andric Succs.push_back(SDB->SL->SwitchCases[i].TrueBB); 19110b57cec5SDimitry Andric if (SDB->SL->SwitchCases[i].TrueBB != SDB->SL->SwitchCases[i].FalseBB) 19120b57cec5SDimitry Andric Succs.push_back(SDB->SL->SwitchCases[i].FalseBB); 19130b57cec5SDimitry Andric 19140b57cec5SDimitry Andric // Emit the code. Note that this could result in FuncInfo->MBB being split. 19150b57cec5SDimitry Andric SDB->visitSwitchCase(SDB->SL->SwitchCases[i], FuncInfo->MBB); 19160b57cec5SDimitry Andric CurDAG->setRoot(SDB->getRoot()); 19170b57cec5SDimitry Andric SDB->clear(); 19180b57cec5SDimitry Andric CodeGenAndEmitDAG(); 19190b57cec5SDimitry Andric 19200b57cec5SDimitry Andric // Remember the last block, now that any splitting is done, for use in 19210b57cec5SDimitry Andric // populating PHI nodes in successors. 19220b57cec5SDimitry Andric MachineBasicBlock *ThisBB = FuncInfo->MBB; 19230b57cec5SDimitry Andric 19240b57cec5SDimitry Andric // Handle any PHI nodes in successors of this chunk, as if we were coming 19250b57cec5SDimitry Andric // from the original BB before switch expansion. Note that PHI nodes can 19260b57cec5SDimitry Andric // occur multiple times in PHINodesToUpdate. We have to be very careful to 19270b57cec5SDimitry Andric // handle them the right number of times. 19280b57cec5SDimitry Andric for (unsigned i = 0, e = Succs.size(); i != e; ++i) { 19290b57cec5SDimitry Andric FuncInfo->MBB = Succs[i]; 19300b57cec5SDimitry Andric FuncInfo->InsertPt = FuncInfo->MBB->end(); 19310b57cec5SDimitry Andric // FuncInfo->MBB may have been removed from the CFG if a branch was 19320b57cec5SDimitry Andric // constant folded. 19330b57cec5SDimitry Andric if (ThisBB->isSuccessor(FuncInfo->MBB)) { 19340b57cec5SDimitry Andric for (MachineBasicBlock::iterator 19350b57cec5SDimitry Andric MBBI = FuncInfo->MBB->begin(), MBBE = FuncInfo->MBB->end(); 19360b57cec5SDimitry Andric MBBI != MBBE && MBBI->isPHI(); ++MBBI) { 19370b57cec5SDimitry Andric MachineInstrBuilder PHI(*MF, MBBI); 19380b57cec5SDimitry Andric // This value for this PHI node is recorded in PHINodesToUpdate. 19390b57cec5SDimitry Andric for (unsigned pn = 0; ; ++pn) { 19400b57cec5SDimitry Andric assert(pn != FuncInfo->PHINodesToUpdate.size() && 19410b57cec5SDimitry Andric "Didn't find PHI entry!"); 19420b57cec5SDimitry Andric if (FuncInfo->PHINodesToUpdate[pn].first == PHI) { 19430b57cec5SDimitry Andric PHI.addReg(FuncInfo->PHINodesToUpdate[pn].second).addMBB(ThisBB); 19440b57cec5SDimitry Andric break; 19450b57cec5SDimitry Andric } 19460b57cec5SDimitry Andric } 19470b57cec5SDimitry Andric } 19480b57cec5SDimitry Andric } 19490b57cec5SDimitry Andric } 19500b57cec5SDimitry Andric } 19510b57cec5SDimitry Andric SDB->SL->SwitchCases.clear(); 19520b57cec5SDimitry Andric } 19530b57cec5SDimitry Andric 19540b57cec5SDimitry Andric /// Create the scheduler. If a specific scheduler was specified 19550b57cec5SDimitry Andric /// via the SchedulerRegistry, use it, otherwise select the 19560b57cec5SDimitry Andric /// one preferred by the target. 19570b57cec5SDimitry Andric /// 19580b57cec5SDimitry Andric ScheduleDAGSDNodes *SelectionDAGISel::CreateScheduler() { 19590b57cec5SDimitry Andric return ISHeuristic(this, OptLevel); 19600b57cec5SDimitry Andric } 19610b57cec5SDimitry Andric 19620b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 19630b57cec5SDimitry Andric // Helper functions used by the generated instruction selector. 19640b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 19650b57cec5SDimitry Andric // Calls to these methods are generated by tblgen. 19660b57cec5SDimitry Andric 19670b57cec5SDimitry Andric /// CheckAndMask - The isel is trying to match something like (and X, 255). If 19680b57cec5SDimitry Andric /// the dag combiner simplified the 255, we still want to match. RHS is the 19690b57cec5SDimitry Andric /// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value 19700b57cec5SDimitry Andric /// specified in the .td file (e.g. 255). 19710b57cec5SDimitry Andric bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS, 19720b57cec5SDimitry Andric int64_t DesiredMaskS) const { 19730b57cec5SDimitry Andric const APInt &ActualMask = RHS->getAPIntValue(); 19740b57cec5SDimitry Andric const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS); 19750b57cec5SDimitry Andric 19760b57cec5SDimitry Andric // If the actual mask exactly matches, success! 19770b57cec5SDimitry Andric if (ActualMask == DesiredMask) 19780b57cec5SDimitry Andric return true; 19790b57cec5SDimitry Andric 19800b57cec5SDimitry Andric // If the actual AND mask is allowing unallowed bits, this doesn't match. 19810b57cec5SDimitry Andric if (!ActualMask.isSubsetOf(DesiredMask)) 19820b57cec5SDimitry Andric return false; 19830b57cec5SDimitry Andric 19840b57cec5SDimitry Andric // Otherwise, the DAG Combiner may have proven that the value coming in is 19850b57cec5SDimitry Andric // either already zero or is not demanded. Check for known zero input bits. 19860b57cec5SDimitry Andric APInt NeededMask = DesiredMask & ~ActualMask; 19870b57cec5SDimitry Andric if (CurDAG->MaskedValueIsZero(LHS, NeededMask)) 19880b57cec5SDimitry Andric return true; 19890b57cec5SDimitry Andric 19900b57cec5SDimitry Andric // TODO: check to see if missing bits are just not demanded. 19910b57cec5SDimitry Andric 19920b57cec5SDimitry Andric // Otherwise, this pattern doesn't match. 19930b57cec5SDimitry Andric return false; 19940b57cec5SDimitry Andric } 19950b57cec5SDimitry Andric 19960b57cec5SDimitry Andric /// CheckOrMask - The isel is trying to match something like (or X, 255). If 19970b57cec5SDimitry Andric /// the dag combiner simplified the 255, we still want to match. RHS is the 19980b57cec5SDimitry Andric /// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value 19990b57cec5SDimitry Andric /// specified in the .td file (e.g. 255). 20000b57cec5SDimitry Andric bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS, 20010b57cec5SDimitry Andric int64_t DesiredMaskS) const { 20020b57cec5SDimitry Andric const APInt &ActualMask = RHS->getAPIntValue(); 20030b57cec5SDimitry Andric const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS); 20040b57cec5SDimitry Andric 20050b57cec5SDimitry Andric // If the actual mask exactly matches, success! 20060b57cec5SDimitry Andric if (ActualMask == DesiredMask) 20070b57cec5SDimitry Andric return true; 20080b57cec5SDimitry Andric 20090b57cec5SDimitry Andric // If the actual AND mask is allowing unallowed bits, this doesn't match. 20100b57cec5SDimitry Andric if (!ActualMask.isSubsetOf(DesiredMask)) 20110b57cec5SDimitry Andric return false; 20120b57cec5SDimitry Andric 20130b57cec5SDimitry Andric // Otherwise, the DAG Combiner may have proven that the value coming in is 20140b57cec5SDimitry Andric // either already zero or is not demanded. Check for known zero input bits. 20150b57cec5SDimitry Andric APInt NeededMask = DesiredMask & ~ActualMask; 20160b57cec5SDimitry Andric KnownBits Known = CurDAG->computeKnownBits(LHS); 20170b57cec5SDimitry Andric 20180b57cec5SDimitry Andric // If all the missing bits in the or are already known to be set, match! 20190b57cec5SDimitry Andric if (NeededMask.isSubsetOf(Known.One)) 20200b57cec5SDimitry Andric return true; 20210b57cec5SDimitry Andric 20220b57cec5SDimitry Andric // TODO: check to see if missing bits are just not demanded. 20230b57cec5SDimitry Andric 20240b57cec5SDimitry Andric // Otherwise, this pattern doesn't match. 20250b57cec5SDimitry Andric return false; 20260b57cec5SDimitry Andric } 20270b57cec5SDimitry Andric 20280b57cec5SDimitry Andric /// SelectInlineAsmMemoryOperands - Calls to this are automatically generated 20290b57cec5SDimitry Andric /// by tblgen. Others should not call it. 20300b57cec5SDimitry Andric void SelectionDAGISel::SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops, 20310b57cec5SDimitry Andric const SDLoc &DL) { 20320b57cec5SDimitry Andric std::vector<SDValue> InOps; 20330b57cec5SDimitry Andric std::swap(InOps, Ops); 20340b57cec5SDimitry Andric 20350b57cec5SDimitry Andric Ops.push_back(InOps[InlineAsm::Op_InputChain]); // 0 20360b57cec5SDimitry Andric Ops.push_back(InOps[InlineAsm::Op_AsmString]); // 1 20370b57cec5SDimitry Andric Ops.push_back(InOps[InlineAsm::Op_MDNode]); // 2, !srcloc 20380b57cec5SDimitry Andric Ops.push_back(InOps[InlineAsm::Op_ExtraInfo]); // 3 (SideEffect, AlignStack) 20390b57cec5SDimitry Andric 20400b57cec5SDimitry Andric unsigned i = InlineAsm::Op_FirstOperand, e = InOps.size(); 20410b57cec5SDimitry Andric if (InOps[e-1].getValueType() == MVT::Glue) 20420b57cec5SDimitry Andric --e; // Don't process a glue operand if it is here. 20430b57cec5SDimitry Andric 20440b57cec5SDimitry Andric while (i != e) { 20450b57cec5SDimitry Andric unsigned Flags = cast<ConstantSDNode>(InOps[i])->getZExtValue(); 20460b57cec5SDimitry Andric if (!InlineAsm::isMemKind(Flags)) { 20470b57cec5SDimitry Andric // Just skip over this operand, copying the operands verbatim. 20480b57cec5SDimitry Andric Ops.insert(Ops.end(), InOps.begin()+i, 20490b57cec5SDimitry Andric InOps.begin()+i+InlineAsm::getNumOperandRegisters(Flags) + 1); 20500b57cec5SDimitry Andric i += InlineAsm::getNumOperandRegisters(Flags) + 1; 20510b57cec5SDimitry Andric } else { 20520b57cec5SDimitry Andric assert(InlineAsm::getNumOperandRegisters(Flags) == 1 && 20530b57cec5SDimitry Andric "Memory operand with multiple values?"); 20540b57cec5SDimitry Andric 20550b57cec5SDimitry Andric unsigned TiedToOperand; 20560b57cec5SDimitry Andric if (InlineAsm::isUseOperandTiedToDef(Flags, TiedToOperand)) { 20570b57cec5SDimitry Andric // We need the constraint ID from the operand this is tied to. 20580b57cec5SDimitry Andric unsigned CurOp = InlineAsm::Op_FirstOperand; 20590b57cec5SDimitry Andric Flags = cast<ConstantSDNode>(InOps[CurOp])->getZExtValue(); 20600b57cec5SDimitry Andric for (; TiedToOperand; --TiedToOperand) { 20610b57cec5SDimitry Andric CurOp += InlineAsm::getNumOperandRegisters(Flags)+1; 20620b57cec5SDimitry Andric Flags = cast<ConstantSDNode>(InOps[CurOp])->getZExtValue(); 20630b57cec5SDimitry Andric } 20640b57cec5SDimitry Andric } 20650b57cec5SDimitry Andric 20660b57cec5SDimitry Andric // Otherwise, this is a memory operand. Ask the target to select it. 20670b57cec5SDimitry Andric std::vector<SDValue> SelOps; 20680b57cec5SDimitry Andric unsigned ConstraintID = InlineAsm::getMemoryConstraintID(Flags); 20690b57cec5SDimitry Andric if (SelectInlineAsmMemoryOperand(InOps[i+1], ConstraintID, SelOps)) 20700b57cec5SDimitry Andric report_fatal_error("Could not match memory address. Inline asm" 20710b57cec5SDimitry Andric " failure!"); 20720b57cec5SDimitry Andric 20730b57cec5SDimitry Andric // Add this to the output node. 20740b57cec5SDimitry Andric unsigned NewFlags = 20750b57cec5SDimitry Andric InlineAsm::getFlagWord(InlineAsm::Kind_Mem, SelOps.size()); 20760b57cec5SDimitry Andric NewFlags = InlineAsm::getFlagWordForMem(NewFlags, ConstraintID); 20770b57cec5SDimitry Andric Ops.push_back(CurDAG->getTargetConstant(NewFlags, DL, MVT::i32)); 20780b57cec5SDimitry Andric Ops.insert(Ops.end(), SelOps.begin(), SelOps.end()); 20790b57cec5SDimitry Andric i += 2; 20800b57cec5SDimitry Andric } 20810b57cec5SDimitry Andric } 20820b57cec5SDimitry Andric 20830b57cec5SDimitry Andric // Add the glue input back if present. 20840b57cec5SDimitry Andric if (e != InOps.size()) 20850b57cec5SDimitry Andric Ops.push_back(InOps.back()); 20860b57cec5SDimitry Andric } 20870b57cec5SDimitry Andric 20880b57cec5SDimitry Andric /// findGlueUse - Return use of MVT::Glue value produced by the specified 20890b57cec5SDimitry Andric /// SDNode. 20900b57cec5SDimitry Andric /// 20910b57cec5SDimitry Andric static SDNode *findGlueUse(SDNode *N) { 20920b57cec5SDimitry Andric unsigned FlagResNo = N->getNumValues()-1; 20930b57cec5SDimitry Andric for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) { 20940b57cec5SDimitry Andric SDUse &Use = I.getUse(); 20950b57cec5SDimitry Andric if (Use.getResNo() == FlagResNo) 20960b57cec5SDimitry Andric return Use.getUser(); 20970b57cec5SDimitry Andric } 20980b57cec5SDimitry Andric return nullptr; 20990b57cec5SDimitry Andric } 21000b57cec5SDimitry Andric 21010b57cec5SDimitry Andric /// findNonImmUse - Return true if "Def" is a predecessor of "Root" via a path 21020b57cec5SDimitry Andric /// beyond "ImmedUse". We may ignore chains as they are checked separately. 21030b57cec5SDimitry Andric static bool findNonImmUse(SDNode *Root, SDNode *Def, SDNode *ImmedUse, 21040b57cec5SDimitry Andric bool IgnoreChains) { 21050b57cec5SDimitry Andric SmallPtrSet<const SDNode *, 16> Visited; 21060b57cec5SDimitry Andric SmallVector<const SDNode *, 16> WorkList; 21070b57cec5SDimitry Andric // Only check if we have non-immediate uses of Def. 21080b57cec5SDimitry Andric if (ImmedUse->isOnlyUserOf(Def)) 21090b57cec5SDimitry Andric return false; 21100b57cec5SDimitry Andric 21110b57cec5SDimitry Andric // We don't care about paths to Def that go through ImmedUse so mark it 21120b57cec5SDimitry Andric // visited and mark non-def operands as used. 21130b57cec5SDimitry Andric Visited.insert(ImmedUse); 21140b57cec5SDimitry Andric for (const SDValue &Op : ImmedUse->op_values()) { 21150b57cec5SDimitry Andric SDNode *N = Op.getNode(); 21160b57cec5SDimitry Andric // Ignore chain deps (they are validated by 21170b57cec5SDimitry Andric // HandleMergeInputChains) and immediate uses 21180b57cec5SDimitry Andric if ((Op.getValueType() == MVT::Other && IgnoreChains) || N == Def) 21190b57cec5SDimitry Andric continue; 21200b57cec5SDimitry Andric if (!Visited.insert(N).second) 21210b57cec5SDimitry Andric continue; 21220b57cec5SDimitry Andric WorkList.push_back(N); 21230b57cec5SDimitry Andric } 21240b57cec5SDimitry Andric 21250b57cec5SDimitry Andric // Initialize worklist to operands of Root. 21260b57cec5SDimitry Andric if (Root != ImmedUse) { 21270b57cec5SDimitry Andric for (const SDValue &Op : Root->op_values()) { 21280b57cec5SDimitry Andric SDNode *N = Op.getNode(); 21290b57cec5SDimitry Andric // Ignore chains (they are validated by HandleMergeInputChains) 21300b57cec5SDimitry Andric if ((Op.getValueType() == MVT::Other && IgnoreChains) || N == Def) 21310b57cec5SDimitry Andric continue; 21320b57cec5SDimitry Andric if (!Visited.insert(N).second) 21330b57cec5SDimitry Andric continue; 21340b57cec5SDimitry Andric WorkList.push_back(N); 21350b57cec5SDimitry Andric } 21360b57cec5SDimitry Andric } 21370b57cec5SDimitry Andric 21380b57cec5SDimitry Andric return SDNode::hasPredecessorHelper(Def, Visited, WorkList, 0, true); 21390b57cec5SDimitry Andric } 21400b57cec5SDimitry Andric 21410b57cec5SDimitry Andric /// IsProfitableToFold - Returns true if it's profitable to fold the specific 21420b57cec5SDimitry Andric /// operand node N of U during instruction selection that starts at Root. 21430b57cec5SDimitry Andric bool SelectionDAGISel::IsProfitableToFold(SDValue N, SDNode *U, 21440b57cec5SDimitry Andric SDNode *Root) const { 21450b57cec5SDimitry Andric if (OptLevel == CodeGenOpt::None) return false; 21460b57cec5SDimitry Andric return N.hasOneUse(); 21470b57cec5SDimitry Andric } 21480b57cec5SDimitry Andric 21490b57cec5SDimitry Andric /// IsLegalToFold - Returns true if the specific operand node N of 21500b57cec5SDimitry Andric /// U can be folded during instruction selection that starts at Root. 21510b57cec5SDimitry Andric bool SelectionDAGISel::IsLegalToFold(SDValue N, SDNode *U, SDNode *Root, 21520b57cec5SDimitry Andric CodeGenOpt::Level OptLevel, 21530b57cec5SDimitry Andric bool IgnoreChains) { 21540b57cec5SDimitry Andric if (OptLevel == CodeGenOpt::None) return false; 21550b57cec5SDimitry Andric 21560b57cec5SDimitry Andric // If Root use can somehow reach N through a path that that doesn't contain 21570b57cec5SDimitry Andric // U then folding N would create a cycle. e.g. In the following 21580b57cec5SDimitry Andric // diagram, Root can reach N through X. If N is folded into Root, then 21590b57cec5SDimitry Andric // X is both a predecessor and a successor of U. 21600b57cec5SDimitry Andric // 21610b57cec5SDimitry Andric // [N*] // 21620b57cec5SDimitry Andric // ^ ^ // 21630b57cec5SDimitry Andric // / \ // 21640b57cec5SDimitry Andric // [U*] [X]? // 21650b57cec5SDimitry Andric // ^ ^ // 21660b57cec5SDimitry Andric // \ / // 21670b57cec5SDimitry Andric // \ / // 21680b57cec5SDimitry Andric // [Root*] // 21690b57cec5SDimitry Andric // 21700b57cec5SDimitry Andric // * indicates nodes to be folded together. 21710b57cec5SDimitry Andric // 21720b57cec5SDimitry Andric // If Root produces glue, then it gets (even more) interesting. Since it 21730b57cec5SDimitry Andric // will be "glued" together with its glue use in the scheduler, we need to 21740b57cec5SDimitry Andric // check if it might reach N. 21750b57cec5SDimitry Andric // 21760b57cec5SDimitry Andric // [N*] // 21770b57cec5SDimitry Andric // ^ ^ // 21780b57cec5SDimitry Andric // / \ // 21790b57cec5SDimitry Andric // [U*] [X]? // 21800b57cec5SDimitry Andric // ^ ^ // 21810b57cec5SDimitry Andric // \ \ // 21820b57cec5SDimitry Andric // \ | // 21830b57cec5SDimitry Andric // [Root*] | // 21840b57cec5SDimitry Andric // ^ | // 21850b57cec5SDimitry Andric // f | // 21860b57cec5SDimitry Andric // | / // 21870b57cec5SDimitry Andric // [Y] / // 21880b57cec5SDimitry Andric // ^ / // 21890b57cec5SDimitry Andric // f / // 21900b57cec5SDimitry Andric // | / // 21910b57cec5SDimitry Andric // [GU] // 21920b57cec5SDimitry Andric // 21930b57cec5SDimitry Andric // If GU (glue use) indirectly reaches N (the load), and Root folds N 21940b57cec5SDimitry Andric // (call it Fold), then X is a predecessor of GU and a successor of 21950b57cec5SDimitry Andric // Fold. But since Fold and GU are glued together, this will create 21960b57cec5SDimitry Andric // a cycle in the scheduling graph. 21970b57cec5SDimitry Andric 21980b57cec5SDimitry Andric // If the node has glue, walk down the graph to the "lowest" node in the 21990b57cec5SDimitry Andric // glueged set. 22000b57cec5SDimitry Andric EVT VT = Root->getValueType(Root->getNumValues()-1); 22010b57cec5SDimitry Andric while (VT == MVT::Glue) { 22020b57cec5SDimitry Andric SDNode *GU = findGlueUse(Root); 22030b57cec5SDimitry Andric if (!GU) 22040b57cec5SDimitry Andric break; 22050b57cec5SDimitry Andric Root = GU; 22060b57cec5SDimitry Andric VT = Root->getValueType(Root->getNumValues()-1); 22070b57cec5SDimitry Andric 22080b57cec5SDimitry Andric // If our query node has a glue result with a use, we've walked up it. If 22090b57cec5SDimitry Andric // the user (which has already been selected) has a chain or indirectly uses 22100b57cec5SDimitry Andric // the chain, HandleMergeInputChains will not consider it. Because of 22110b57cec5SDimitry Andric // this, we cannot ignore chains in this predicate. 22120b57cec5SDimitry Andric IgnoreChains = false; 22130b57cec5SDimitry Andric } 22140b57cec5SDimitry Andric 22150b57cec5SDimitry Andric return !findNonImmUse(Root, N.getNode(), U, IgnoreChains); 22160b57cec5SDimitry Andric } 22170b57cec5SDimitry Andric 22180b57cec5SDimitry Andric void SelectionDAGISel::Select_INLINEASM(SDNode *N, bool Branch) { 22190b57cec5SDimitry Andric SDLoc DL(N); 22200b57cec5SDimitry Andric 22210b57cec5SDimitry Andric std::vector<SDValue> Ops(N->op_begin(), N->op_end()); 22220b57cec5SDimitry Andric SelectInlineAsmMemoryOperands(Ops, DL); 22230b57cec5SDimitry Andric 22240b57cec5SDimitry Andric const EVT VTs[] = {MVT::Other, MVT::Glue}; 22250b57cec5SDimitry Andric SDValue New = CurDAG->getNode(Branch ? ISD::INLINEASM_BR : ISD::INLINEASM, DL, VTs, Ops); 22260b57cec5SDimitry Andric New->setNodeId(-1); 22270b57cec5SDimitry Andric ReplaceUses(N, New.getNode()); 22280b57cec5SDimitry Andric CurDAG->RemoveDeadNode(N); 22290b57cec5SDimitry Andric } 22300b57cec5SDimitry Andric 22310b57cec5SDimitry Andric void SelectionDAGISel::Select_READ_REGISTER(SDNode *Op) { 22320b57cec5SDimitry Andric SDLoc dl(Op); 22330b57cec5SDimitry Andric MDNodeSDNode *MD = dyn_cast<MDNodeSDNode>(Op->getOperand(1)); 22340b57cec5SDimitry Andric const MDString *RegStr = dyn_cast<MDString>(MD->getMD()->getOperand(0)); 2235*8bcb0991SDimitry Andric Register Reg = 22360b57cec5SDimitry Andric TLI->getRegisterByName(RegStr->getString().data(), Op->getValueType(0), 2237*8bcb0991SDimitry Andric CurDAG->getMachineFunction()); 22380b57cec5SDimitry Andric SDValue New = CurDAG->getCopyFromReg( 22390b57cec5SDimitry Andric Op->getOperand(0), dl, Reg, Op->getValueType(0)); 22400b57cec5SDimitry Andric New->setNodeId(-1); 22410b57cec5SDimitry Andric ReplaceUses(Op, New.getNode()); 22420b57cec5SDimitry Andric CurDAG->RemoveDeadNode(Op); 22430b57cec5SDimitry Andric } 22440b57cec5SDimitry Andric 22450b57cec5SDimitry Andric void SelectionDAGISel::Select_WRITE_REGISTER(SDNode *Op) { 22460b57cec5SDimitry Andric SDLoc dl(Op); 22470b57cec5SDimitry Andric MDNodeSDNode *MD = dyn_cast<MDNodeSDNode>(Op->getOperand(1)); 22480b57cec5SDimitry Andric const MDString *RegStr = dyn_cast<MDString>(MD->getMD()->getOperand(0)); 2249*8bcb0991SDimitry Andric Register Reg = TLI->getRegisterByName(RegStr->getString().data(), 22500b57cec5SDimitry Andric Op->getOperand(2).getValueType(), 2251*8bcb0991SDimitry Andric CurDAG->getMachineFunction()); 22520b57cec5SDimitry Andric SDValue New = CurDAG->getCopyToReg( 22530b57cec5SDimitry Andric Op->getOperand(0), dl, Reg, Op->getOperand(2)); 22540b57cec5SDimitry Andric New->setNodeId(-1); 22550b57cec5SDimitry Andric ReplaceUses(Op, New.getNode()); 22560b57cec5SDimitry Andric CurDAG->RemoveDeadNode(Op); 22570b57cec5SDimitry Andric } 22580b57cec5SDimitry Andric 22590b57cec5SDimitry Andric void SelectionDAGISel::Select_UNDEF(SDNode *N) { 22600b57cec5SDimitry Andric CurDAG->SelectNodeTo(N, TargetOpcode::IMPLICIT_DEF, N->getValueType(0)); 22610b57cec5SDimitry Andric } 22620b57cec5SDimitry Andric 22630b57cec5SDimitry Andric /// GetVBR - decode a vbr encoding whose top bit is set. 22640b57cec5SDimitry Andric LLVM_ATTRIBUTE_ALWAYS_INLINE static inline uint64_t 22650b57cec5SDimitry Andric GetVBR(uint64_t Val, const unsigned char *MatcherTable, unsigned &Idx) { 22660b57cec5SDimitry Andric assert(Val >= 128 && "Not a VBR"); 22670b57cec5SDimitry Andric Val &= 127; // Remove first vbr bit. 22680b57cec5SDimitry Andric 22690b57cec5SDimitry Andric unsigned Shift = 7; 22700b57cec5SDimitry Andric uint64_t NextBits; 22710b57cec5SDimitry Andric do { 22720b57cec5SDimitry Andric NextBits = MatcherTable[Idx++]; 22730b57cec5SDimitry Andric Val |= (NextBits&127) << Shift; 22740b57cec5SDimitry Andric Shift += 7; 22750b57cec5SDimitry Andric } while (NextBits & 128); 22760b57cec5SDimitry Andric 22770b57cec5SDimitry Andric return Val; 22780b57cec5SDimitry Andric } 22790b57cec5SDimitry Andric 22800b57cec5SDimitry Andric /// When a match is complete, this method updates uses of interior chain results 22810b57cec5SDimitry Andric /// to use the new results. 22820b57cec5SDimitry Andric void SelectionDAGISel::UpdateChains( 22830b57cec5SDimitry Andric SDNode *NodeToMatch, SDValue InputChain, 22840b57cec5SDimitry Andric SmallVectorImpl<SDNode *> &ChainNodesMatched, bool isMorphNodeTo) { 22850b57cec5SDimitry Andric SmallVector<SDNode*, 4> NowDeadNodes; 22860b57cec5SDimitry Andric 22870b57cec5SDimitry Andric // Now that all the normal results are replaced, we replace the chain and 22880b57cec5SDimitry Andric // glue results if present. 22890b57cec5SDimitry Andric if (!ChainNodesMatched.empty()) { 22900b57cec5SDimitry Andric assert(InputChain.getNode() && 22910b57cec5SDimitry Andric "Matched input chains but didn't produce a chain"); 22920b57cec5SDimitry Andric // Loop over all of the nodes we matched that produced a chain result. 22930b57cec5SDimitry Andric // Replace all the chain results with the final chain we ended up with. 22940b57cec5SDimitry Andric for (unsigned i = 0, e = ChainNodesMatched.size(); i != e; ++i) { 22950b57cec5SDimitry Andric SDNode *ChainNode = ChainNodesMatched[i]; 22960b57cec5SDimitry Andric // If ChainNode is null, it's because we replaced it on a previous 22970b57cec5SDimitry Andric // iteration and we cleared it out of the map. Just skip it. 22980b57cec5SDimitry Andric if (!ChainNode) 22990b57cec5SDimitry Andric continue; 23000b57cec5SDimitry Andric 23010b57cec5SDimitry Andric assert(ChainNode->getOpcode() != ISD::DELETED_NODE && 23020b57cec5SDimitry Andric "Deleted node left in chain"); 23030b57cec5SDimitry Andric 23040b57cec5SDimitry Andric // Don't replace the results of the root node if we're doing a 23050b57cec5SDimitry Andric // MorphNodeTo. 23060b57cec5SDimitry Andric if (ChainNode == NodeToMatch && isMorphNodeTo) 23070b57cec5SDimitry Andric continue; 23080b57cec5SDimitry Andric 23090b57cec5SDimitry Andric SDValue ChainVal = SDValue(ChainNode, ChainNode->getNumValues()-1); 23100b57cec5SDimitry Andric if (ChainVal.getValueType() == MVT::Glue) 23110b57cec5SDimitry Andric ChainVal = ChainVal.getValue(ChainVal->getNumValues()-2); 23120b57cec5SDimitry Andric assert(ChainVal.getValueType() == MVT::Other && "Not a chain?"); 23130b57cec5SDimitry Andric SelectionDAG::DAGNodeDeletedListener NDL( 23140b57cec5SDimitry Andric *CurDAG, [&](SDNode *N, SDNode *E) { 23150b57cec5SDimitry Andric std::replace(ChainNodesMatched.begin(), ChainNodesMatched.end(), N, 23160b57cec5SDimitry Andric static_cast<SDNode *>(nullptr)); 23170b57cec5SDimitry Andric }); 23180b57cec5SDimitry Andric if (ChainNode->getOpcode() != ISD::TokenFactor) 23190b57cec5SDimitry Andric ReplaceUses(ChainVal, InputChain); 23200b57cec5SDimitry Andric 23210b57cec5SDimitry Andric // If the node became dead and we haven't already seen it, delete it. 23220b57cec5SDimitry Andric if (ChainNode != NodeToMatch && ChainNode->use_empty() && 23230b57cec5SDimitry Andric !std::count(NowDeadNodes.begin(), NowDeadNodes.end(), ChainNode)) 23240b57cec5SDimitry Andric NowDeadNodes.push_back(ChainNode); 23250b57cec5SDimitry Andric } 23260b57cec5SDimitry Andric } 23270b57cec5SDimitry Andric 23280b57cec5SDimitry Andric if (!NowDeadNodes.empty()) 23290b57cec5SDimitry Andric CurDAG->RemoveDeadNodes(NowDeadNodes); 23300b57cec5SDimitry Andric 23310b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "ISEL: Match complete!\n"); 23320b57cec5SDimitry Andric } 23330b57cec5SDimitry Andric 23340b57cec5SDimitry Andric /// HandleMergeInputChains - This implements the OPC_EmitMergeInputChains 23350b57cec5SDimitry Andric /// operation for when the pattern matched at least one node with a chains. The 23360b57cec5SDimitry Andric /// input vector contains a list of all of the chained nodes that we match. We 23370b57cec5SDimitry Andric /// must determine if this is a valid thing to cover (i.e. matching it won't 23380b57cec5SDimitry Andric /// induce cycles in the DAG) and if so, creating a TokenFactor node. that will 23390b57cec5SDimitry Andric /// be used as the input node chain for the generated nodes. 23400b57cec5SDimitry Andric static SDValue 23410b57cec5SDimitry Andric HandleMergeInputChains(SmallVectorImpl<SDNode*> &ChainNodesMatched, 23420b57cec5SDimitry Andric SelectionDAG *CurDAG) { 23430b57cec5SDimitry Andric 23440b57cec5SDimitry Andric SmallPtrSet<const SDNode *, 16> Visited; 23450b57cec5SDimitry Andric SmallVector<const SDNode *, 8> Worklist; 23460b57cec5SDimitry Andric SmallVector<SDValue, 3> InputChains; 23470b57cec5SDimitry Andric unsigned int Max = 8192; 23480b57cec5SDimitry Andric 23490b57cec5SDimitry Andric // Quick exit on trivial merge. 23500b57cec5SDimitry Andric if (ChainNodesMatched.size() == 1) 23510b57cec5SDimitry Andric return ChainNodesMatched[0]->getOperand(0); 23520b57cec5SDimitry Andric 23530b57cec5SDimitry Andric // Add chains that aren't already added (internal). Peek through 23540b57cec5SDimitry Andric // token factors. 23550b57cec5SDimitry Andric std::function<void(const SDValue)> AddChains = [&](const SDValue V) { 23560b57cec5SDimitry Andric if (V.getValueType() != MVT::Other) 23570b57cec5SDimitry Andric return; 23580b57cec5SDimitry Andric if (V->getOpcode() == ISD::EntryToken) 23590b57cec5SDimitry Andric return; 23600b57cec5SDimitry Andric if (!Visited.insert(V.getNode()).second) 23610b57cec5SDimitry Andric return; 23620b57cec5SDimitry Andric if (V->getOpcode() == ISD::TokenFactor) { 23630b57cec5SDimitry Andric for (const SDValue &Op : V->op_values()) 23640b57cec5SDimitry Andric AddChains(Op); 23650b57cec5SDimitry Andric } else 23660b57cec5SDimitry Andric InputChains.push_back(V); 23670b57cec5SDimitry Andric }; 23680b57cec5SDimitry Andric 23690b57cec5SDimitry Andric for (auto *N : ChainNodesMatched) { 23700b57cec5SDimitry Andric Worklist.push_back(N); 23710b57cec5SDimitry Andric Visited.insert(N); 23720b57cec5SDimitry Andric } 23730b57cec5SDimitry Andric 23740b57cec5SDimitry Andric while (!Worklist.empty()) 23750b57cec5SDimitry Andric AddChains(Worklist.pop_back_val()->getOperand(0)); 23760b57cec5SDimitry Andric 23770b57cec5SDimitry Andric // Skip the search if there are no chain dependencies. 23780b57cec5SDimitry Andric if (InputChains.size() == 0) 23790b57cec5SDimitry Andric return CurDAG->getEntryNode(); 23800b57cec5SDimitry Andric 23810b57cec5SDimitry Andric // If one of these chains is a successor of input, we must have a 23820b57cec5SDimitry Andric // node that is both the predecessor and successor of the 23830b57cec5SDimitry Andric // to-be-merged nodes. Fail. 23840b57cec5SDimitry Andric Visited.clear(); 23850b57cec5SDimitry Andric for (SDValue V : InputChains) 23860b57cec5SDimitry Andric Worklist.push_back(V.getNode()); 23870b57cec5SDimitry Andric 23880b57cec5SDimitry Andric for (auto *N : ChainNodesMatched) 23890b57cec5SDimitry Andric if (SDNode::hasPredecessorHelper(N, Visited, Worklist, Max, true)) 23900b57cec5SDimitry Andric return SDValue(); 23910b57cec5SDimitry Andric 23920b57cec5SDimitry Andric // Return merged chain. 23930b57cec5SDimitry Andric if (InputChains.size() == 1) 23940b57cec5SDimitry Andric return InputChains[0]; 23950b57cec5SDimitry Andric return CurDAG->getNode(ISD::TokenFactor, SDLoc(ChainNodesMatched[0]), 23960b57cec5SDimitry Andric MVT::Other, InputChains); 23970b57cec5SDimitry Andric } 23980b57cec5SDimitry Andric 23990b57cec5SDimitry Andric /// MorphNode - Handle morphing a node in place for the selector. 24000b57cec5SDimitry Andric SDNode *SelectionDAGISel:: 24010b57cec5SDimitry Andric MorphNode(SDNode *Node, unsigned TargetOpc, SDVTList VTList, 24020b57cec5SDimitry Andric ArrayRef<SDValue> Ops, unsigned EmitNodeInfo) { 24030b57cec5SDimitry Andric // It is possible we're using MorphNodeTo to replace a node with no 24040b57cec5SDimitry Andric // normal results with one that has a normal result (or we could be 24050b57cec5SDimitry Andric // adding a chain) and the input could have glue and chains as well. 24060b57cec5SDimitry Andric // In this case we need to shift the operands down. 24070b57cec5SDimitry Andric // FIXME: This is a horrible hack and broken in obscure cases, no worse 24080b57cec5SDimitry Andric // than the old isel though. 24090b57cec5SDimitry Andric int OldGlueResultNo = -1, OldChainResultNo = -1; 24100b57cec5SDimitry Andric 24110b57cec5SDimitry Andric unsigned NTMNumResults = Node->getNumValues(); 24120b57cec5SDimitry Andric if (Node->getValueType(NTMNumResults-1) == MVT::Glue) { 24130b57cec5SDimitry Andric OldGlueResultNo = NTMNumResults-1; 24140b57cec5SDimitry Andric if (NTMNumResults != 1 && 24150b57cec5SDimitry Andric Node->getValueType(NTMNumResults-2) == MVT::Other) 24160b57cec5SDimitry Andric OldChainResultNo = NTMNumResults-2; 24170b57cec5SDimitry Andric } else if (Node->getValueType(NTMNumResults-1) == MVT::Other) 24180b57cec5SDimitry Andric OldChainResultNo = NTMNumResults-1; 24190b57cec5SDimitry Andric 24200b57cec5SDimitry Andric // Call the underlying SelectionDAG routine to do the transmogrification. Note 24210b57cec5SDimitry Andric // that this deletes operands of the old node that become dead. 24220b57cec5SDimitry Andric SDNode *Res = CurDAG->MorphNodeTo(Node, ~TargetOpc, VTList, Ops); 24230b57cec5SDimitry Andric 24240b57cec5SDimitry Andric // MorphNodeTo can operate in two ways: if an existing node with the 24250b57cec5SDimitry Andric // specified operands exists, it can just return it. Otherwise, it 24260b57cec5SDimitry Andric // updates the node in place to have the requested operands. 24270b57cec5SDimitry Andric if (Res == Node) { 24280b57cec5SDimitry Andric // If we updated the node in place, reset the node ID. To the isel, 24290b57cec5SDimitry Andric // this should be just like a newly allocated machine node. 24300b57cec5SDimitry Andric Res->setNodeId(-1); 24310b57cec5SDimitry Andric } 24320b57cec5SDimitry Andric 24330b57cec5SDimitry Andric unsigned ResNumResults = Res->getNumValues(); 24340b57cec5SDimitry Andric // Move the glue if needed. 24350b57cec5SDimitry Andric if ((EmitNodeInfo & OPFL_GlueOutput) && OldGlueResultNo != -1 && 24360b57cec5SDimitry Andric (unsigned)OldGlueResultNo != ResNumResults-1) 24370b57cec5SDimitry Andric ReplaceUses(SDValue(Node, OldGlueResultNo), 24380b57cec5SDimitry Andric SDValue(Res, ResNumResults - 1)); 24390b57cec5SDimitry Andric 24400b57cec5SDimitry Andric if ((EmitNodeInfo & OPFL_GlueOutput) != 0) 24410b57cec5SDimitry Andric --ResNumResults; 24420b57cec5SDimitry Andric 24430b57cec5SDimitry Andric // Move the chain reference if needed. 24440b57cec5SDimitry Andric if ((EmitNodeInfo & OPFL_Chain) && OldChainResultNo != -1 && 24450b57cec5SDimitry Andric (unsigned)OldChainResultNo != ResNumResults-1) 24460b57cec5SDimitry Andric ReplaceUses(SDValue(Node, OldChainResultNo), 24470b57cec5SDimitry Andric SDValue(Res, ResNumResults - 1)); 24480b57cec5SDimitry Andric 24490b57cec5SDimitry Andric // Otherwise, no replacement happened because the node already exists. Replace 24500b57cec5SDimitry Andric // Uses of the old node with the new one. 24510b57cec5SDimitry Andric if (Res != Node) { 24520b57cec5SDimitry Andric ReplaceNode(Node, Res); 24530b57cec5SDimitry Andric } else { 24540b57cec5SDimitry Andric EnforceNodeIdInvariant(Res); 24550b57cec5SDimitry Andric } 24560b57cec5SDimitry Andric 24570b57cec5SDimitry Andric return Res; 24580b57cec5SDimitry Andric } 24590b57cec5SDimitry Andric 24600b57cec5SDimitry Andric /// CheckSame - Implements OP_CheckSame. 24610b57cec5SDimitry Andric LLVM_ATTRIBUTE_ALWAYS_INLINE static inline bool 24620b57cec5SDimitry Andric CheckSame(const unsigned char *MatcherTable, unsigned &MatcherIndex, 24630b57cec5SDimitry Andric SDValue N, 24640b57cec5SDimitry Andric const SmallVectorImpl<std::pair<SDValue, SDNode*>> &RecordedNodes) { 24650b57cec5SDimitry Andric // Accept if it is exactly the same as a previously recorded node. 24660b57cec5SDimitry Andric unsigned RecNo = MatcherTable[MatcherIndex++]; 24670b57cec5SDimitry Andric assert(RecNo < RecordedNodes.size() && "Invalid CheckSame"); 24680b57cec5SDimitry Andric return N == RecordedNodes[RecNo].first; 24690b57cec5SDimitry Andric } 24700b57cec5SDimitry Andric 24710b57cec5SDimitry Andric /// CheckChildSame - Implements OP_CheckChildXSame. 24720b57cec5SDimitry Andric LLVM_ATTRIBUTE_ALWAYS_INLINE static inline bool 24730b57cec5SDimitry Andric CheckChildSame(const unsigned char *MatcherTable, unsigned &MatcherIndex, 24740b57cec5SDimitry Andric SDValue N, 24750b57cec5SDimitry Andric const SmallVectorImpl<std::pair<SDValue, SDNode*>> &RecordedNodes, 24760b57cec5SDimitry Andric unsigned ChildNo) { 24770b57cec5SDimitry Andric if (ChildNo >= N.getNumOperands()) 24780b57cec5SDimitry Andric return false; // Match fails if out of range child #. 24790b57cec5SDimitry Andric return ::CheckSame(MatcherTable, MatcherIndex, N.getOperand(ChildNo), 24800b57cec5SDimitry Andric RecordedNodes); 24810b57cec5SDimitry Andric } 24820b57cec5SDimitry Andric 24830b57cec5SDimitry Andric /// CheckPatternPredicate - Implements OP_CheckPatternPredicate. 24840b57cec5SDimitry Andric LLVM_ATTRIBUTE_ALWAYS_INLINE static inline bool 24850b57cec5SDimitry Andric CheckPatternPredicate(const unsigned char *MatcherTable, unsigned &MatcherIndex, 24860b57cec5SDimitry Andric const SelectionDAGISel &SDISel) { 24870b57cec5SDimitry Andric return SDISel.CheckPatternPredicate(MatcherTable[MatcherIndex++]); 24880b57cec5SDimitry Andric } 24890b57cec5SDimitry Andric 24900b57cec5SDimitry Andric /// CheckNodePredicate - Implements OP_CheckNodePredicate. 24910b57cec5SDimitry Andric LLVM_ATTRIBUTE_ALWAYS_INLINE static inline bool 24920b57cec5SDimitry Andric CheckNodePredicate(const unsigned char *MatcherTable, unsigned &MatcherIndex, 24930b57cec5SDimitry Andric const SelectionDAGISel &SDISel, SDNode *N) { 24940b57cec5SDimitry Andric return SDISel.CheckNodePredicate(N, MatcherTable[MatcherIndex++]); 24950b57cec5SDimitry Andric } 24960b57cec5SDimitry Andric 24970b57cec5SDimitry Andric LLVM_ATTRIBUTE_ALWAYS_INLINE static inline bool 24980b57cec5SDimitry Andric CheckOpcode(const unsigned char *MatcherTable, unsigned &MatcherIndex, 24990b57cec5SDimitry Andric SDNode *N) { 25000b57cec5SDimitry Andric uint16_t Opc = MatcherTable[MatcherIndex++]; 25010b57cec5SDimitry Andric Opc |= (unsigned short)MatcherTable[MatcherIndex++] << 8; 25020b57cec5SDimitry Andric return N->getOpcode() == Opc; 25030b57cec5SDimitry Andric } 25040b57cec5SDimitry Andric 25050b57cec5SDimitry Andric LLVM_ATTRIBUTE_ALWAYS_INLINE static inline bool 25060b57cec5SDimitry Andric CheckType(const unsigned char *MatcherTable, unsigned &MatcherIndex, SDValue N, 25070b57cec5SDimitry Andric const TargetLowering *TLI, const DataLayout &DL) { 25080b57cec5SDimitry Andric MVT::SimpleValueType VT = (MVT::SimpleValueType)MatcherTable[MatcherIndex++]; 25090b57cec5SDimitry Andric if (N.getValueType() == VT) return true; 25100b57cec5SDimitry Andric 25110b57cec5SDimitry Andric // Handle the case when VT is iPTR. 25120b57cec5SDimitry Andric return VT == MVT::iPTR && N.getValueType() == TLI->getPointerTy(DL); 25130b57cec5SDimitry Andric } 25140b57cec5SDimitry Andric 25150b57cec5SDimitry Andric LLVM_ATTRIBUTE_ALWAYS_INLINE static inline bool 25160b57cec5SDimitry Andric CheckChildType(const unsigned char *MatcherTable, unsigned &MatcherIndex, 25170b57cec5SDimitry Andric SDValue N, const TargetLowering *TLI, const DataLayout &DL, 25180b57cec5SDimitry Andric unsigned ChildNo) { 25190b57cec5SDimitry Andric if (ChildNo >= N.getNumOperands()) 25200b57cec5SDimitry Andric return false; // Match fails if out of range child #. 25210b57cec5SDimitry Andric return ::CheckType(MatcherTable, MatcherIndex, N.getOperand(ChildNo), TLI, 25220b57cec5SDimitry Andric DL); 25230b57cec5SDimitry Andric } 25240b57cec5SDimitry Andric 25250b57cec5SDimitry Andric LLVM_ATTRIBUTE_ALWAYS_INLINE static inline bool 25260b57cec5SDimitry Andric CheckCondCode(const unsigned char *MatcherTable, unsigned &MatcherIndex, 25270b57cec5SDimitry Andric SDValue N) { 25280b57cec5SDimitry Andric return cast<CondCodeSDNode>(N)->get() == 25290b57cec5SDimitry Andric (ISD::CondCode)MatcherTable[MatcherIndex++]; 25300b57cec5SDimitry Andric } 25310b57cec5SDimitry Andric 25320b57cec5SDimitry Andric LLVM_ATTRIBUTE_ALWAYS_INLINE static inline bool 25330b57cec5SDimitry Andric CheckChild2CondCode(const unsigned char *MatcherTable, unsigned &MatcherIndex, 25340b57cec5SDimitry Andric SDValue N) { 25350b57cec5SDimitry Andric if (2 >= N.getNumOperands()) 25360b57cec5SDimitry Andric return false; 25370b57cec5SDimitry Andric return ::CheckCondCode(MatcherTable, MatcherIndex, N.getOperand(2)); 25380b57cec5SDimitry Andric } 25390b57cec5SDimitry Andric 25400b57cec5SDimitry Andric LLVM_ATTRIBUTE_ALWAYS_INLINE static inline bool 25410b57cec5SDimitry Andric CheckValueType(const unsigned char *MatcherTable, unsigned &MatcherIndex, 25420b57cec5SDimitry Andric SDValue N, const TargetLowering *TLI, const DataLayout &DL) { 25430b57cec5SDimitry Andric MVT::SimpleValueType VT = (MVT::SimpleValueType)MatcherTable[MatcherIndex++]; 25440b57cec5SDimitry Andric if (cast<VTSDNode>(N)->getVT() == VT) 25450b57cec5SDimitry Andric return true; 25460b57cec5SDimitry Andric 25470b57cec5SDimitry Andric // Handle the case when VT is iPTR. 25480b57cec5SDimitry Andric return VT == MVT::iPTR && cast<VTSDNode>(N)->getVT() == TLI->getPointerTy(DL); 25490b57cec5SDimitry Andric } 25500b57cec5SDimitry Andric 25510b57cec5SDimitry Andric LLVM_ATTRIBUTE_ALWAYS_INLINE static inline bool 25520b57cec5SDimitry Andric CheckInteger(const unsigned char *MatcherTable, unsigned &MatcherIndex, 25530b57cec5SDimitry Andric SDValue N) { 25540b57cec5SDimitry Andric int64_t Val = MatcherTable[MatcherIndex++]; 25550b57cec5SDimitry Andric if (Val & 128) 25560b57cec5SDimitry Andric Val = GetVBR(Val, MatcherTable, MatcherIndex); 25570b57cec5SDimitry Andric 25580b57cec5SDimitry Andric ConstantSDNode *C = dyn_cast<ConstantSDNode>(N); 25590b57cec5SDimitry Andric return C && C->getSExtValue() == Val; 25600b57cec5SDimitry Andric } 25610b57cec5SDimitry Andric 25620b57cec5SDimitry Andric LLVM_ATTRIBUTE_ALWAYS_INLINE static inline bool 25630b57cec5SDimitry Andric CheckChildInteger(const unsigned char *MatcherTable, unsigned &MatcherIndex, 25640b57cec5SDimitry Andric SDValue N, unsigned ChildNo) { 25650b57cec5SDimitry Andric if (ChildNo >= N.getNumOperands()) 25660b57cec5SDimitry Andric return false; // Match fails if out of range child #. 25670b57cec5SDimitry Andric return ::CheckInteger(MatcherTable, MatcherIndex, N.getOperand(ChildNo)); 25680b57cec5SDimitry Andric } 25690b57cec5SDimitry Andric 25700b57cec5SDimitry Andric LLVM_ATTRIBUTE_ALWAYS_INLINE static inline bool 25710b57cec5SDimitry Andric CheckAndImm(const unsigned char *MatcherTable, unsigned &MatcherIndex, 25720b57cec5SDimitry Andric SDValue N, const SelectionDAGISel &SDISel) { 25730b57cec5SDimitry Andric int64_t Val = MatcherTable[MatcherIndex++]; 25740b57cec5SDimitry Andric if (Val & 128) 25750b57cec5SDimitry Andric Val = GetVBR(Val, MatcherTable, MatcherIndex); 25760b57cec5SDimitry Andric 25770b57cec5SDimitry Andric if (N->getOpcode() != ISD::AND) return false; 25780b57cec5SDimitry Andric 25790b57cec5SDimitry Andric ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1)); 25800b57cec5SDimitry Andric return C && SDISel.CheckAndMask(N.getOperand(0), C, Val); 25810b57cec5SDimitry Andric } 25820b57cec5SDimitry Andric 25830b57cec5SDimitry Andric LLVM_ATTRIBUTE_ALWAYS_INLINE static inline bool 25840b57cec5SDimitry Andric CheckOrImm(const unsigned char *MatcherTable, unsigned &MatcherIndex, 25850b57cec5SDimitry Andric SDValue N, const SelectionDAGISel &SDISel) { 25860b57cec5SDimitry Andric int64_t Val = MatcherTable[MatcherIndex++]; 25870b57cec5SDimitry Andric if (Val & 128) 25880b57cec5SDimitry Andric Val = GetVBR(Val, MatcherTable, MatcherIndex); 25890b57cec5SDimitry Andric 25900b57cec5SDimitry Andric if (N->getOpcode() != ISD::OR) return false; 25910b57cec5SDimitry Andric 25920b57cec5SDimitry Andric ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1)); 25930b57cec5SDimitry Andric return C && SDISel.CheckOrMask(N.getOperand(0), C, Val); 25940b57cec5SDimitry Andric } 25950b57cec5SDimitry Andric 25960b57cec5SDimitry Andric /// IsPredicateKnownToFail - If we know how and can do so without pushing a 25970b57cec5SDimitry Andric /// scope, evaluate the current node. If the current predicate is known to 25980b57cec5SDimitry Andric /// fail, set Result=true and return anything. If the current predicate is 25990b57cec5SDimitry Andric /// known to pass, set Result=false and return the MatcherIndex to continue 26000b57cec5SDimitry Andric /// with. If the current predicate is unknown, set Result=false and return the 26010b57cec5SDimitry Andric /// MatcherIndex to continue with. 26020b57cec5SDimitry Andric static unsigned IsPredicateKnownToFail(const unsigned char *Table, 26030b57cec5SDimitry Andric unsigned Index, SDValue N, 26040b57cec5SDimitry Andric bool &Result, 26050b57cec5SDimitry Andric const SelectionDAGISel &SDISel, 26060b57cec5SDimitry Andric SmallVectorImpl<std::pair<SDValue, SDNode*>> &RecordedNodes) { 26070b57cec5SDimitry Andric switch (Table[Index++]) { 26080b57cec5SDimitry Andric default: 26090b57cec5SDimitry Andric Result = false; 26100b57cec5SDimitry Andric return Index-1; // Could not evaluate this predicate. 26110b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckSame: 26120b57cec5SDimitry Andric Result = !::CheckSame(Table, Index, N, RecordedNodes); 26130b57cec5SDimitry Andric return Index; 26140b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild0Same: 26150b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild1Same: 26160b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild2Same: 26170b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild3Same: 26180b57cec5SDimitry Andric Result = !::CheckChildSame(Table, Index, N, RecordedNodes, 26190b57cec5SDimitry Andric Table[Index-1] - SelectionDAGISel::OPC_CheckChild0Same); 26200b57cec5SDimitry Andric return Index; 26210b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckPatternPredicate: 26220b57cec5SDimitry Andric Result = !::CheckPatternPredicate(Table, Index, SDISel); 26230b57cec5SDimitry Andric return Index; 26240b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckPredicate: 26250b57cec5SDimitry Andric Result = !::CheckNodePredicate(Table, Index, SDISel, N.getNode()); 26260b57cec5SDimitry Andric return Index; 26270b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckOpcode: 26280b57cec5SDimitry Andric Result = !::CheckOpcode(Table, Index, N.getNode()); 26290b57cec5SDimitry Andric return Index; 26300b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckType: 26310b57cec5SDimitry Andric Result = !::CheckType(Table, Index, N, SDISel.TLI, 26320b57cec5SDimitry Andric SDISel.CurDAG->getDataLayout()); 26330b57cec5SDimitry Andric return Index; 26340b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckTypeRes: { 26350b57cec5SDimitry Andric unsigned Res = Table[Index++]; 26360b57cec5SDimitry Andric Result = !::CheckType(Table, Index, N.getValue(Res), SDISel.TLI, 26370b57cec5SDimitry Andric SDISel.CurDAG->getDataLayout()); 26380b57cec5SDimitry Andric return Index; 26390b57cec5SDimitry Andric } 26400b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild0Type: 26410b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild1Type: 26420b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild2Type: 26430b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild3Type: 26440b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild4Type: 26450b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild5Type: 26460b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild6Type: 26470b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild7Type: 26480b57cec5SDimitry Andric Result = !::CheckChildType( 26490b57cec5SDimitry Andric Table, Index, N, SDISel.TLI, SDISel.CurDAG->getDataLayout(), 26500b57cec5SDimitry Andric Table[Index - 1] - SelectionDAGISel::OPC_CheckChild0Type); 26510b57cec5SDimitry Andric return Index; 26520b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckCondCode: 26530b57cec5SDimitry Andric Result = !::CheckCondCode(Table, Index, N); 26540b57cec5SDimitry Andric return Index; 26550b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild2CondCode: 26560b57cec5SDimitry Andric Result = !::CheckChild2CondCode(Table, Index, N); 26570b57cec5SDimitry Andric return Index; 26580b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckValueType: 26590b57cec5SDimitry Andric Result = !::CheckValueType(Table, Index, N, SDISel.TLI, 26600b57cec5SDimitry Andric SDISel.CurDAG->getDataLayout()); 26610b57cec5SDimitry Andric return Index; 26620b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckInteger: 26630b57cec5SDimitry Andric Result = !::CheckInteger(Table, Index, N); 26640b57cec5SDimitry Andric return Index; 26650b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild0Integer: 26660b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild1Integer: 26670b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild2Integer: 26680b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild3Integer: 26690b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild4Integer: 26700b57cec5SDimitry Andric Result = !::CheckChildInteger(Table, Index, N, 26710b57cec5SDimitry Andric Table[Index-1] - SelectionDAGISel::OPC_CheckChild0Integer); 26720b57cec5SDimitry Andric return Index; 26730b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckAndImm: 26740b57cec5SDimitry Andric Result = !::CheckAndImm(Table, Index, N, SDISel); 26750b57cec5SDimitry Andric return Index; 26760b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckOrImm: 26770b57cec5SDimitry Andric Result = !::CheckOrImm(Table, Index, N, SDISel); 26780b57cec5SDimitry Andric return Index; 26790b57cec5SDimitry Andric } 26800b57cec5SDimitry Andric } 26810b57cec5SDimitry Andric 26820b57cec5SDimitry Andric namespace { 26830b57cec5SDimitry Andric 26840b57cec5SDimitry Andric struct MatchScope { 26850b57cec5SDimitry Andric /// FailIndex - If this match fails, this is the index to continue with. 26860b57cec5SDimitry Andric unsigned FailIndex; 26870b57cec5SDimitry Andric 26880b57cec5SDimitry Andric /// NodeStack - The node stack when the scope was formed. 26890b57cec5SDimitry Andric SmallVector<SDValue, 4> NodeStack; 26900b57cec5SDimitry Andric 26910b57cec5SDimitry Andric /// NumRecordedNodes - The number of recorded nodes when the scope was formed. 26920b57cec5SDimitry Andric unsigned NumRecordedNodes; 26930b57cec5SDimitry Andric 26940b57cec5SDimitry Andric /// NumMatchedMemRefs - The number of matched memref entries. 26950b57cec5SDimitry Andric unsigned NumMatchedMemRefs; 26960b57cec5SDimitry Andric 26970b57cec5SDimitry Andric /// InputChain/InputGlue - The current chain/glue 26980b57cec5SDimitry Andric SDValue InputChain, InputGlue; 26990b57cec5SDimitry Andric 27000b57cec5SDimitry Andric /// HasChainNodesMatched - True if the ChainNodesMatched list is non-empty. 27010b57cec5SDimitry Andric bool HasChainNodesMatched; 27020b57cec5SDimitry Andric }; 27030b57cec5SDimitry Andric 27040b57cec5SDimitry Andric /// \A DAG update listener to keep the matching state 27050b57cec5SDimitry Andric /// (i.e. RecordedNodes and MatchScope) uptodate if the target is allowed to 27060b57cec5SDimitry Andric /// change the DAG while matching. X86 addressing mode matcher is an example 27070b57cec5SDimitry Andric /// for this. 27080b57cec5SDimitry Andric class MatchStateUpdater : public SelectionDAG::DAGUpdateListener 27090b57cec5SDimitry Andric { 27100b57cec5SDimitry Andric SDNode **NodeToMatch; 27110b57cec5SDimitry Andric SmallVectorImpl<std::pair<SDValue, SDNode *>> &RecordedNodes; 27120b57cec5SDimitry Andric SmallVectorImpl<MatchScope> &MatchScopes; 27130b57cec5SDimitry Andric 27140b57cec5SDimitry Andric public: 27150b57cec5SDimitry Andric MatchStateUpdater(SelectionDAG &DAG, SDNode **NodeToMatch, 27160b57cec5SDimitry Andric SmallVectorImpl<std::pair<SDValue, SDNode *>> &RN, 27170b57cec5SDimitry Andric SmallVectorImpl<MatchScope> &MS) 27180b57cec5SDimitry Andric : SelectionDAG::DAGUpdateListener(DAG), NodeToMatch(NodeToMatch), 27190b57cec5SDimitry Andric RecordedNodes(RN), MatchScopes(MS) {} 27200b57cec5SDimitry Andric 27210b57cec5SDimitry Andric void NodeDeleted(SDNode *N, SDNode *E) override { 27220b57cec5SDimitry Andric // Some early-returns here to avoid the search if we deleted the node or 27230b57cec5SDimitry Andric // if the update comes from MorphNodeTo (MorphNodeTo is the last thing we 27240b57cec5SDimitry Andric // do, so it's unnecessary to update matching state at that point). 27250b57cec5SDimitry Andric // Neither of these can occur currently because we only install this 27260b57cec5SDimitry Andric // update listener during matching a complex patterns. 27270b57cec5SDimitry Andric if (!E || E->isMachineOpcode()) 27280b57cec5SDimitry Andric return; 27290b57cec5SDimitry Andric // Check if NodeToMatch was updated. 27300b57cec5SDimitry Andric if (N == *NodeToMatch) 27310b57cec5SDimitry Andric *NodeToMatch = E; 27320b57cec5SDimitry Andric // Performing linear search here does not matter because we almost never 27330b57cec5SDimitry Andric // run this code. You'd have to have a CSE during complex pattern 27340b57cec5SDimitry Andric // matching. 27350b57cec5SDimitry Andric for (auto &I : RecordedNodes) 27360b57cec5SDimitry Andric if (I.first.getNode() == N) 27370b57cec5SDimitry Andric I.first.setNode(E); 27380b57cec5SDimitry Andric 27390b57cec5SDimitry Andric for (auto &I : MatchScopes) 27400b57cec5SDimitry Andric for (auto &J : I.NodeStack) 27410b57cec5SDimitry Andric if (J.getNode() == N) 27420b57cec5SDimitry Andric J.setNode(E); 27430b57cec5SDimitry Andric } 27440b57cec5SDimitry Andric }; 27450b57cec5SDimitry Andric 27460b57cec5SDimitry Andric } // end anonymous namespace 27470b57cec5SDimitry Andric 27480b57cec5SDimitry Andric void SelectionDAGISel::SelectCodeCommon(SDNode *NodeToMatch, 27490b57cec5SDimitry Andric const unsigned char *MatcherTable, 27500b57cec5SDimitry Andric unsigned TableSize) { 27510b57cec5SDimitry Andric // FIXME: Should these even be selected? Handle these cases in the caller? 27520b57cec5SDimitry Andric switch (NodeToMatch->getOpcode()) { 27530b57cec5SDimitry Andric default: 27540b57cec5SDimitry Andric break; 27550b57cec5SDimitry Andric case ISD::EntryToken: // These nodes remain the same. 27560b57cec5SDimitry Andric case ISD::BasicBlock: 27570b57cec5SDimitry Andric case ISD::Register: 27580b57cec5SDimitry Andric case ISD::RegisterMask: 27590b57cec5SDimitry Andric case ISD::HANDLENODE: 27600b57cec5SDimitry Andric case ISD::MDNODE_SDNODE: 27610b57cec5SDimitry Andric case ISD::TargetConstant: 27620b57cec5SDimitry Andric case ISD::TargetConstantFP: 27630b57cec5SDimitry Andric case ISD::TargetConstantPool: 27640b57cec5SDimitry Andric case ISD::TargetFrameIndex: 27650b57cec5SDimitry Andric case ISD::TargetExternalSymbol: 27660b57cec5SDimitry Andric case ISD::MCSymbol: 27670b57cec5SDimitry Andric case ISD::TargetBlockAddress: 27680b57cec5SDimitry Andric case ISD::TargetJumpTable: 27690b57cec5SDimitry Andric case ISD::TargetGlobalTLSAddress: 27700b57cec5SDimitry Andric case ISD::TargetGlobalAddress: 27710b57cec5SDimitry Andric case ISD::TokenFactor: 27720b57cec5SDimitry Andric case ISD::CopyFromReg: 27730b57cec5SDimitry Andric case ISD::CopyToReg: 27740b57cec5SDimitry Andric case ISD::EH_LABEL: 27750b57cec5SDimitry Andric case ISD::ANNOTATION_LABEL: 27760b57cec5SDimitry Andric case ISD::LIFETIME_START: 27770b57cec5SDimitry Andric case ISD::LIFETIME_END: 27780b57cec5SDimitry Andric NodeToMatch->setNodeId(-1); // Mark selected. 27790b57cec5SDimitry Andric return; 27800b57cec5SDimitry Andric case ISD::AssertSext: 27810b57cec5SDimitry Andric case ISD::AssertZext: 27820b57cec5SDimitry Andric ReplaceUses(SDValue(NodeToMatch, 0), NodeToMatch->getOperand(0)); 27830b57cec5SDimitry Andric CurDAG->RemoveDeadNode(NodeToMatch); 27840b57cec5SDimitry Andric return; 27850b57cec5SDimitry Andric case ISD::INLINEASM: 27860b57cec5SDimitry Andric case ISD::INLINEASM_BR: 27870b57cec5SDimitry Andric Select_INLINEASM(NodeToMatch, 27880b57cec5SDimitry Andric NodeToMatch->getOpcode() == ISD::INLINEASM_BR); 27890b57cec5SDimitry Andric return; 27900b57cec5SDimitry Andric case ISD::READ_REGISTER: 27910b57cec5SDimitry Andric Select_READ_REGISTER(NodeToMatch); 27920b57cec5SDimitry Andric return; 27930b57cec5SDimitry Andric case ISD::WRITE_REGISTER: 27940b57cec5SDimitry Andric Select_WRITE_REGISTER(NodeToMatch); 27950b57cec5SDimitry Andric return; 27960b57cec5SDimitry Andric case ISD::UNDEF: 27970b57cec5SDimitry Andric Select_UNDEF(NodeToMatch); 27980b57cec5SDimitry Andric return; 27990b57cec5SDimitry Andric } 28000b57cec5SDimitry Andric 28010b57cec5SDimitry Andric assert(!NodeToMatch->isMachineOpcode() && "Node already selected!"); 28020b57cec5SDimitry Andric 28030b57cec5SDimitry Andric // Set up the node stack with NodeToMatch as the only node on the stack. 28040b57cec5SDimitry Andric SmallVector<SDValue, 8> NodeStack; 28050b57cec5SDimitry Andric SDValue N = SDValue(NodeToMatch, 0); 28060b57cec5SDimitry Andric NodeStack.push_back(N); 28070b57cec5SDimitry Andric 28080b57cec5SDimitry Andric // MatchScopes - Scopes used when matching, if a match failure happens, this 28090b57cec5SDimitry Andric // indicates where to continue checking. 28100b57cec5SDimitry Andric SmallVector<MatchScope, 8> MatchScopes; 28110b57cec5SDimitry Andric 28120b57cec5SDimitry Andric // RecordedNodes - This is the set of nodes that have been recorded by the 28130b57cec5SDimitry Andric // state machine. The second value is the parent of the node, or null if the 28140b57cec5SDimitry Andric // root is recorded. 28150b57cec5SDimitry Andric SmallVector<std::pair<SDValue, SDNode*>, 8> RecordedNodes; 28160b57cec5SDimitry Andric 28170b57cec5SDimitry Andric // MatchedMemRefs - This is the set of MemRef's we've seen in the input 28180b57cec5SDimitry Andric // pattern. 28190b57cec5SDimitry Andric SmallVector<MachineMemOperand*, 2> MatchedMemRefs; 28200b57cec5SDimitry Andric 28210b57cec5SDimitry Andric // These are the current input chain and glue for use when generating nodes. 28220b57cec5SDimitry Andric // Various Emit operations change these. For example, emitting a copytoreg 28230b57cec5SDimitry Andric // uses and updates these. 28240b57cec5SDimitry Andric SDValue InputChain, InputGlue; 28250b57cec5SDimitry Andric 28260b57cec5SDimitry Andric // ChainNodesMatched - If a pattern matches nodes that have input/output 28270b57cec5SDimitry Andric // chains, the OPC_EmitMergeInputChains operation is emitted which indicates 28280b57cec5SDimitry Andric // which ones they are. The result is captured into this list so that we can 28290b57cec5SDimitry Andric // update the chain results when the pattern is complete. 28300b57cec5SDimitry Andric SmallVector<SDNode*, 3> ChainNodesMatched; 28310b57cec5SDimitry Andric 28320b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "ISEL: Starting pattern match\n"); 28330b57cec5SDimitry Andric 28340b57cec5SDimitry Andric // Determine where to start the interpreter. Normally we start at opcode #0, 28350b57cec5SDimitry Andric // but if the state machine starts with an OPC_SwitchOpcode, then we 28360b57cec5SDimitry Andric // accelerate the first lookup (which is guaranteed to be hot) with the 28370b57cec5SDimitry Andric // OpcodeOffset table. 28380b57cec5SDimitry Andric unsigned MatcherIndex = 0; 28390b57cec5SDimitry Andric 28400b57cec5SDimitry Andric if (!OpcodeOffset.empty()) { 28410b57cec5SDimitry Andric // Already computed the OpcodeOffset table, just index into it. 28420b57cec5SDimitry Andric if (N.getOpcode() < OpcodeOffset.size()) 28430b57cec5SDimitry Andric MatcherIndex = OpcodeOffset[N.getOpcode()]; 28440b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << " Initial Opcode index to " << MatcherIndex << "\n"); 28450b57cec5SDimitry Andric 28460b57cec5SDimitry Andric } else if (MatcherTable[0] == OPC_SwitchOpcode) { 28470b57cec5SDimitry Andric // Otherwise, the table isn't computed, but the state machine does start 28480b57cec5SDimitry Andric // with an OPC_SwitchOpcode instruction. Populate the table now, since this 28490b57cec5SDimitry Andric // is the first time we're selecting an instruction. 28500b57cec5SDimitry Andric unsigned Idx = 1; 28510b57cec5SDimitry Andric while (true) { 28520b57cec5SDimitry Andric // Get the size of this case. 28530b57cec5SDimitry Andric unsigned CaseSize = MatcherTable[Idx++]; 28540b57cec5SDimitry Andric if (CaseSize & 128) 28550b57cec5SDimitry Andric CaseSize = GetVBR(CaseSize, MatcherTable, Idx); 28560b57cec5SDimitry Andric if (CaseSize == 0) break; 28570b57cec5SDimitry Andric 28580b57cec5SDimitry Andric // Get the opcode, add the index to the table. 28590b57cec5SDimitry Andric uint16_t Opc = MatcherTable[Idx++]; 28600b57cec5SDimitry Andric Opc |= (unsigned short)MatcherTable[Idx++] << 8; 28610b57cec5SDimitry Andric if (Opc >= OpcodeOffset.size()) 28620b57cec5SDimitry Andric OpcodeOffset.resize((Opc+1)*2); 28630b57cec5SDimitry Andric OpcodeOffset[Opc] = Idx; 28640b57cec5SDimitry Andric Idx += CaseSize; 28650b57cec5SDimitry Andric } 28660b57cec5SDimitry Andric 28670b57cec5SDimitry Andric // Okay, do the lookup for the first opcode. 28680b57cec5SDimitry Andric if (N.getOpcode() < OpcodeOffset.size()) 28690b57cec5SDimitry Andric MatcherIndex = OpcodeOffset[N.getOpcode()]; 28700b57cec5SDimitry Andric } 28710b57cec5SDimitry Andric 28720b57cec5SDimitry Andric while (true) { 28730b57cec5SDimitry Andric assert(MatcherIndex < TableSize && "Invalid index"); 28740b57cec5SDimitry Andric #ifndef NDEBUG 28750b57cec5SDimitry Andric unsigned CurrentOpcodeIndex = MatcherIndex; 28760b57cec5SDimitry Andric #endif 28770b57cec5SDimitry Andric BuiltinOpcodes Opcode = (BuiltinOpcodes)MatcherTable[MatcherIndex++]; 28780b57cec5SDimitry Andric switch (Opcode) { 28790b57cec5SDimitry Andric case OPC_Scope: { 28800b57cec5SDimitry Andric // Okay, the semantics of this operation are that we should push a scope 28810b57cec5SDimitry Andric // then evaluate the first child. However, pushing a scope only to have 28820b57cec5SDimitry Andric // the first check fail (which then pops it) is inefficient. If we can 28830b57cec5SDimitry Andric // determine immediately that the first check (or first several) will 28840b57cec5SDimitry Andric // immediately fail, don't even bother pushing a scope for them. 28850b57cec5SDimitry Andric unsigned FailIndex; 28860b57cec5SDimitry Andric 28870b57cec5SDimitry Andric while (true) { 28880b57cec5SDimitry Andric unsigned NumToSkip = MatcherTable[MatcherIndex++]; 28890b57cec5SDimitry Andric if (NumToSkip & 128) 28900b57cec5SDimitry Andric NumToSkip = GetVBR(NumToSkip, MatcherTable, MatcherIndex); 28910b57cec5SDimitry Andric // Found the end of the scope with no match. 28920b57cec5SDimitry Andric if (NumToSkip == 0) { 28930b57cec5SDimitry Andric FailIndex = 0; 28940b57cec5SDimitry Andric break; 28950b57cec5SDimitry Andric } 28960b57cec5SDimitry Andric 28970b57cec5SDimitry Andric FailIndex = MatcherIndex+NumToSkip; 28980b57cec5SDimitry Andric 28990b57cec5SDimitry Andric unsigned MatcherIndexOfPredicate = MatcherIndex; 29000b57cec5SDimitry Andric (void)MatcherIndexOfPredicate; // silence warning. 29010b57cec5SDimitry Andric 29020b57cec5SDimitry Andric // If we can't evaluate this predicate without pushing a scope (e.g. if 29030b57cec5SDimitry Andric // it is a 'MoveParent') or if the predicate succeeds on this node, we 29040b57cec5SDimitry Andric // push the scope and evaluate the full predicate chain. 29050b57cec5SDimitry Andric bool Result; 29060b57cec5SDimitry Andric MatcherIndex = IsPredicateKnownToFail(MatcherTable, MatcherIndex, N, 29070b57cec5SDimitry Andric Result, *this, RecordedNodes); 29080b57cec5SDimitry Andric if (!Result) 29090b57cec5SDimitry Andric break; 29100b57cec5SDimitry Andric 29110b57cec5SDimitry Andric LLVM_DEBUG( 29120b57cec5SDimitry Andric dbgs() << " Skipped scope entry (due to false predicate) at " 29130b57cec5SDimitry Andric << "index " << MatcherIndexOfPredicate << ", continuing at " 29140b57cec5SDimitry Andric << FailIndex << "\n"); 29150b57cec5SDimitry Andric ++NumDAGIselRetries; 29160b57cec5SDimitry Andric 29170b57cec5SDimitry Andric // Otherwise, we know that this case of the Scope is guaranteed to fail, 29180b57cec5SDimitry Andric // move to the next case. 29190b57cec5SDimitry Andric MatcherIndex = FailIndex; 29200b57cec5SDimitry Andric } 29210b57cec5SDimitry Andric 29220b57cec5SDimitry Andric // If the whole scope failed to match, bail. 29230b57cec5SDimitry Andric if (FailIndex == 0) break; 29240b57cec5SDimitry Andric 29250b57cec5SDimitry Andric // Push a MatchScope which indicates where to go if the first child fails 29260b57cec5SDimitry Andric // to match. 29270b57cec5SDimitry Andric MatchScope NewEntry; 29280b57cec5SDimitry Andric NewEntry.FailIndex = FailIndex; 29290b57cec5SDimitry Andric NewEntry.NodeStack.append(NodeStack.begin(), NodeStack.end()); 29300b57cec5SDimitry Andric NewEntry.NumRecordedNodes = RecordedNodes.size(); 29310b57cec5SDimitry Andric NewEntry.NumMatchedMemRefs = MatchedMemRefs.size(); 29320b57cec5SDimitry Andric NewEntry.InputChain = InputChain; 29330b57cec5SDimitry Andric NewEntry.InputGlue = InputGlue; 29340b57cec5SDimitry Andric NewEntry.HasChainNodesMatched = !ChainNodesMatched.empty(); 29350b57cec5SDimitry Andric MatchScopes.push_back(NewEntry); 29360b57cec5SDimitry Andric continue; 29370b57cec5SDimitry Andric } 29380b57cec5SDimitry Andric case OPC_RecordNode: { 29390b57cec5SDimitry Andric // Remember this node, it may end up being an operand in the pattern. 29400b57cec5SDimitry Andric SDNode *Parent = nullptr; 29410b57cec5SDimitry Andric if (NodeStack.size() > 1) 29420b57cec5SDimitry Andric Parent = NodeStack[NodeStack.size()-2].getNode(); 29430b57cec5SDimitry Andric RecordedNodes.push_back(std::make_pair(N, Parent)); 29440b57cec5SDimitry Andric continue; 29450b57cec5SDimitry Andric } 29460b57cec5SDimitry Andric 29470b57cec5SDimitry Andric case OPC_RecordChild0: case OPC_RecordChild1: 29480b57cec5SDimitry Andric case OPC_RecordChild2: case OPC_RecordChild3: 29490b57cec5SDimitry Andric case OPC_RecordChild4: case OPC_RecordChild5: 29500b57cec5SDimitry Andric case OPC_RecordChild6: case OPC_RecordChild7: { 29510b57cec5SDimitry Andric unsigned ChildNo = Opcode-OPC_RecordChild0; 29520b57cec5SDimitry Andric if (ChildNo >= N.getNumOperands()) 29530b57cec5SDimitry Andric break; // Match fails if out of range child #. 29540b57cec5SDimitry Andric 29550b57cec5SDimitry Andric RecordedNodes.push_back(std::make_pair(N->getOperand(ChildNo), 29560b57cec5SDimitry Andric N.getNode())); 29570b57cec5SDimitry Andric continue; 29580b57cec5SDimitry Andric } 29590b57cec5SDimitry Andric case OPC_RecordMemRef: 29600b57cec5SDimitry Andric if (auto *MN = dyn_cast<MemSDNode>(N)) 29610b57cec5SDimitry Andric MatchedMemRefs.push_back(MN->getMemOperand()); 29620b57cec5SDimitry Andric else { 29630b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Expected MemSDNode "; N->dump(CurDAG); 29640b57cec5SDimitry Andric dbgs() << '\n'); 29650b57cec5SDimitry Andric } 29660b57cec5SDimitry Andric 29670b57cec5SDimitry Andric continue; 29680b57cec5SDimitry Andric 29690b57cec5SDimitry Andric case OPC_CaptureGlueInput: 29700b57cec5SDimitry Andric // If the current node has an input glue, capture it in InputGlue. 29710b57cec5SDimitry Andric if (N->getNumOperands() != 0 && 29720b57cec5SDimitry Andric N->getOperand(N->getNumOperands()-1).getValueType() == MVT::Glue) 29730b57cec5SDimitry Andric InputGlue = N->getOperand(N->getNumOperands()-1); 29740b57cec5SDimitry Andric continue; 29750b57cec5SDimitry Andric 29760b57cec5SDimitry Andric case OPC_MoveChild: { 29770b57cec5SDimitry Andric unsigned ChildNo = MatcherTable[MatcherIndex++]; 29780b57cec5SDimitry Andric if (ChildNo >= N.getNumOperands()) 29790b57cec5SDimitry Andric break; // Match fails if out of range child #. 29800b57cec5SDimitry Andric N = N.getOperand(ChildNo); 29810b57cec5SDimitry Andric NodeStack.push_back(N); 29820b57cec5SDimitry Andric continue; 29830b57cec5SDimitry Andric } 29840b57cec5SDimitry Andric 29850b57cec5SDimitry Andric case OPC_MoveChild0: case OPC_MoveChild1: 29860b57cec5SDimitry Andric case OPC_MoveChild2: case OPC_MoveChild3: 29870b57cec5SDimitry Andric case OPC_MoveChild4: case OPC_MoveChild5: 29880b57cec5SDimitry Andric case OPC_MoveChild6: case OPC_MoveChild7: { 29890b57cec5SDimitry Andric unsigned ChildNo = Opcode-OPC_MoveChild0; 29900b57cec5SDimitry Andric if (ChildNo >= N.getNumOperands()) 29910b57cec5SDimitry Andric break; // Match fails if out of range child #. 29920b57cec5SDimitry Andric N = N.getOperand(ChildNo); 29930b57cec5SDimitry Andric NodeStack.push_back(N); 29940b57cec5SDimitry Andric continue; 29950b57cec5SDimitry Andric } 29960b57cec5SDimitry Andric 29970b57cec5SDimitry Andric case OPC_MoveParent: 29980b57cec5SDimitry Andric // Pop the current node off the NodeStack. 29990b57cec5SDimitry Andric NodeStack.pop_back(); 30000b57cec5SDimitry Andric assert(!NodeStack.empty() && "Node stack imbalance!"); 30010b57cec5SDimitry Andric N = NodeStack.back(); 30020b57cec5SDimitry Andric continue; 30030b57cec5SDimitry Andric 30040b57cec5SDimitry Andric case OPC_CheckSame: 30050b57cec5SDimitry Andric if (!::CheckSame(MatcherTable, MatcherIndex, N, RecordedNodes)) break; 30060b57cec5SDimitry Andric continue; 30070b57cec5SDimitry Andric 30080b57cec5SDimitry Andric case OPC_CheckChild0Same: case OPC_CheckChild1Same: 30090b57cec5SDimitry Andric case OPC_CheckChild2Same: case OPC_CheckChild3Same: 30100b57cec5SDimitry Andric if (!::CheckChildSame(MatcherTable, MatcherIndex, N, RecordedNodes, 30110b57cec5SDimitry Andric Opcode-OPC_CheckChild0Same)) 30120b57cec5SDimitry Andric break; 30130b57cec5SDimitry Andric continue; 30140b57cec5SDimitry Andric 30150b57cec5SDimitry Andric case OPC_CheckPatternPredicate: 30160b57cec5SDimitry Andric if (!::CheckPatternPredicate(MatcherTable, MatcherIndex, *this)) break; 30170b57cec5SDimitry Andric continue; 30180b57cec5SDimitry Andric case OPC_CheckPredicate: 30190b57cec5SDimitry Andric if (!::CheckNodePredicate(MatcherTable, MatcherIndex, *this, 30200b57cec5SDimitry Andric N.getNode())) 30210b57cec5SDimitry Andric break; 30220b57cec5SDimitry Andric continue; 30230b57cec5SDimitry Andric case OPC_CheckPredicateWithOperands: { 30240b57cec5SDimitry Andric unsigned OpNum = MatcherTable[MatcherIndex++]; 30250b57cec5SDimitry Andric SmallVector<SDValue, 8> Operands; 30260b57cec5SDimitry Andric 30270b57cec5SDimitry Andric for (unsigned i = 0; i < OpNum; ++i) 30280b57cec5SDimitry Andric Operands.push_back(RecordedNodes[MatcherTable[MatcherIndex++]].first); 30290b57cec5SDimitry Andric 30300b57cec5SDimitry Andric unsigned PredNo = MatcherTable[MatcherIndex++]; 30310b57cec5SDimitry Andric if (!CheckNodePredicateWithOperands(N.getNode(), PredNo, Operands)) 30320b57cec5SDimitry Andric break; 30330b57cec5SDimitry Andric continue; 30340b57cec5SDimitry Andric } 30350b57cec5SDimitry Andric case OPC_CheckComplexPat: { 30360b57cec5SDimitry Andric unsigned CPNum = MatcherTable[MatcherIndex++]; 30370b57cec5SDimitry Andric unsigned RecNo = MatcherTable[MatcherIndex++]; 30380b57cec5SDimitry Andric assert(RecNo < RecordedNodes.size() && "Invalid CheckComplexPat"); 30390b57cec5SDimitry Andric 30400b57cec5SDimitry Andric // If target can modify DAG during matching, keep the matching state 30410b57cec5SDimitry Andric // consistent. 30420b57cec5SDimitry Andric std::unique_ptr<MatchStateUpdater> MSU; 30430b57cec5SDimitry Andric if (ComplexPatternFuncMutatesDAG()) 30440b57cec5SDimitry Andric MSU.reset(new MatchStateUpdater(*CurDAG, &NodeToMatch, RecordedNodes, 30450b57cec5SDimitry Andric MatchScopes)); 30460b57cec5SDimitry Andric 30470b57cec5SDimitry Andric if (!CheckComplexPattern(NodeToMatch, RecordedNodes[RecNo].second, 30480b57cec5SDimitry Andric RecordedNodes[RecNo].first, CPNum, 30490b57cec5SDimitry Andric RecordedNodes)) 30500b57cec5SDimitry Andric break; 30510b57cec5SDimitry Andric continue; 30520b57cec5SDimitry Andric } 30530b57cec5SDimitry Andric case OPC_CheckOpcode: 30540b57cec5SDimitry Andric if (!::CheckOpcode(MatcherTable, MatcherIndex, N.getNode())) break; 30550b57cec5SDimitry Andric continue; 30560b57cec5SDimitry Andric 30570b57cec5SDimitry Andric case OPC_CheckType: 30580b57cec5SDimitry Andric if (!::CheckType(MatcherTable, MatcherIndex, N, TLI, 30590b57cec5SDimitry Andric CurDAG->getDataLayout())) 30600b57cec5SDimitry Andric break; 30610b57cec5SDimitry Andric continue; 30620b57cec5SDimitry Andric 30630b57cec5SDimitry Andric case OPC_CheckTypeRes: { 30640b57cec5SDimitry Andric unsigned Res = MatcherTable[MatcherIndex++]; 30650b57cec5SDimitry Andric if (!::CheckType(MatcherTable, MatcherIndex, N.getValue(Res), TLI, 30660b57cec5SDimitry Andric CurDAG->getDataLayout())) 30670b57cec5SDimitry Andric break; 30680b57cec5SDimitry Andric continue; 30690b57cec5SDimitry Andric } 30700b57cec5SDimitry Andric 30710b57cec5SDimitry Andric case OPC_SwitchOpcode: { 30720b57cec5SDimitry Andric unsigned CurNodeOpcode = N.getOpcode(); 30730b57cec5SDimitry Andric unsigned SwitchStart = MatcherIndex-1; (void)SwitchStart; 30740b57cec5SDimitry Andric unsigned CaseSize; 30750b57cec5SDimitry Andric while (true) { 30760b57cec5SDimitry Andric // Get the size of this case. 30770b57cec5SDimitry Andric CaseSize = MatcherTable[MatcherIndex++]; 30780b57cec5SDimitry Andric if (CaseSize & 128) 30790b57cec5SDimitry Andric CaseSize = GetVBR(CaseSize, MatcherTable, MatcherIndex); 30800b57cec5SDimitry Andric if (CaseSize == 0) break; 30810b57cec5SDimitry Andric 30820b57cec5SDimitry Andric uint16_t Opc = MatcherTable[MatcherIndex++]; 30830b57cec5SDimitry Andric Opc |= (unsigned short)MatcherTable[MatcherIndex++] << 8; 30840b57cec5SDimitry Andric 30850b57cec5SDimitry Andric // If the opcode matches, then we will execute this case. 30860b57cec5SDimitry Andric if (CurNodeOpcode == Opc) 30870b57cec5SDimitry Andric break; 30880b57cec5SDimitry Andric 30890b57cec5SDimitry Andric // Otherwise, skip over this case. 30900b57cec5SDimitry Andric MatcherIndex += CaseSize; 30910b57cec5SDimitry Andric } 30920b57cec5SDimitry Andric 30930b57cec5SDimitry Andric // If no cases matched, bail out. 30940b57cec5SDimitry Andric if (CaseSize == 0) break; 30950b57cec5SDimitry Andric 30960b57cec5SDimitry Andric // Otherwise, execute the case we found. 30970b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << " OpcodeSwitch from " << SwitchStart << " to " 30980b57cec5SDimitry Andric << MatcherIndex << "\n"); 30990b57cec5SDimitry Andric continue; 31000b57cec5SDimitry Andric } 31010b57cec5SDimitry Andric 31020b57cec5SDimitry Andric case OPC_SwitchType: { 31030b57cec5SDimitry Andric MVT CurNodeVT = N.getSimpleValueType(); 31040b57cec5SDimitry Andric unsigned SwitchStart = MatcherIndex-1; (void)SwitchStart; 31050b57cec5SDimitry Andric unsigned CaseSize; 31060b57cec5SDimitry Andric while (true) { 31070b57cec5SDimitry Andric // Get the size of this case. 31080b57cec5SDimitry Andric CaseSize = MatcherTable[MatcherIndex++]; 31090b57cec5SDimitry Andric if (CaseSize & 128) 31100b57cec5SDimitry Andric CaseSize = GetVBR(CaseSize, MatcherTable, MatcherIndex); 31110b57cec5SDimitry Andric if (CaseSize == 0) break; 31120b57cec5SDimitry Andric 31130b57cec5SDimitry Andric MVT CaseVT = (MVT::SimpleValueType)MatcherTable[MatcherIndex++]; 31140b57cec5SDimitry Andric if (CaseVT == MVT::iPTR) 31150b57cec5SDimitry Andric CaseVT = TLI->getPointerTy(CurDAG->getDataLayout()); 31160b57cec5SDimitry Andric 31170b57cec5SDimitry Andric // If the VT matches, then we will execute this case. 31180b57cec5SDimitry Andric if (CurNodeVT == CaseVT) 31190b57cec5SDimitry Andric break; 31200b57cec5SDimitry Andric 31210b57cec5SDimitry Andric // Otherwise, skip over this case. 31220b57cec5SDimitry Andric MatcherIndex += CaseSize; 31230b57cec5SDimitry Andric } 31240b57cec5SDimitry Andric 31250b57cec5SDimitry Andric // If no cases matched, bail out. 31260b57cec5SDimitry Andric if (CaseSize == 0) break; 31270b57cec5SDimitry Andric 31280b57cec5SDimitry Andric // Otherwise, execute the case we found. 31290b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << " TypeSwitch[" << EVT(CurNodeVT).getEVTString() 31300b57cec5SDimitry Andric << "] from " << SwitchStart << " to " << MatcherIndex 31310b57cec5SDimitry Andric << '\n'); 31320b57cec5SDimitry Andric continue; 31330b57cec5SDimitry Andric } 31340b57cec5SDimitry Andric case OPC_CheckChild0Type: case OPC_CheckChild1Type: 31350b57cec5SDimitry Andric case OPC_CheckChild2Type: case OPC_CheckChild3Type: 31360b57cec5SDimitry Andric case OPC_CheckChild4Type: case OPC_CheckChild5Type: 31370b57cec5SDimitry Andric case OPC_CheckChild6Type: case OPC_CheckChild7Type: 31380b57cec5SDimitry Andric if (!::CheckChildType(MatcherTable, MatcherIndex, N, TLI, 31390b57cec5SDimitry Andric CurDAG->getDataLayout(), 31400b57cec5SDimitry Andric Opcode - OPC_CheckChild0Type)) 31410b57cec5SDimitry Andric break; 31420b57cec5SDimitry Andric continue; 31430b57cec5SDimitry Andric case OPC_CheckCondCode: 31440b57cec5SDimitry Andric if (!::CheckCondCode(MatcherTable, MatcherIndex, N)) break; 31450b57cec5SDimitry Andric continue; 31460b57cec5SDimitry Andric case OPC_CheckChild2CondCode: 31470b57cec5SDimitry Andric if (!::CheckChild2CondCode(MatcherTable, MatcherIndex, N)) break; 31480b57cec5SDimitry Andric continue; 31490b57cec5SDimitry Andric case OPC_CheckValueType: 31500b57cec5SDimitry Andric if (!::CheckValueType(MatcherTable, MatcherIndex, N, TLI, 31510b57cec5SDimitry Andric CurDAG->getDataLayout())) 31520b57cec5SDimitry Andric break; 31530b57cec5SDimitry Andric continue; 31540b57cec5SDimitry Andric case OPC_CheckInteger: 31550b57cec5SDimitry Andric if (!::CheckInteger(MatcherTable, MatcherIndex, N)) break; 31560b57cec5SDimitry Andric continue; 31570b57cec5SDimitry Andric case OPC_CheckChild0Integer: case OPC_CheckChild1Integer: 31580b57cec5SDimitry Andric case OPC_CheckChild2Integer: case OPC_CheckChild3Integer: 31590b57cec5SDimitry Andric case OPC_CheckChild4Integer: 31600b57cec5SDimitry Andric if (!::CheckChildInteger(MatcherTable, MatcherIndex, N, 31610b57cec5SDimitry Andric Opcode-OPC_CheckChild0Integer)) break; 31620b57cec5SDimitry Andric continue; 31630b57cec5SDimitry Andric case OPC_CheckAndImm: 31640b57cec5SDimitry Andric if (!::CheckAndImm(MatcherTable, MatcherIndex, N, *this)) break; 31650b57cec5SDimitry Andric continue; 31660b57cec5SDimitry Andric case OPC_CheckOrImm: 31670b57cec5SDimitry Andric if (!::CheckOrImm(MatcherTable, MatcherIndex, N, *this)) break; 31680b57cec5SDimitry Andric continue; 31690b57cec5SDimitry Andric case OPC_CheckImmAllOnesV: 31700b57cec5SDimitry Andric if (!ISD::isBuildVectorAllOnes(N.getNode())) break; 31710b57cec5SDimitry Andric continue; 31720b57cec5SDimitry Andric case OPC_CheckImmAllZerosV: 31730b57cec5SDimitry Andric if (!ISD::isBuildVectorAllZeros(N.getNode())) break; 31740b57cec5SDimitry Andric continue; 31750b57cec5SDimitry Andric 31760b57cec5SDimitry Andric case OPC_CheckFoldableChainNode: { 31770b57cec5SDimitry Andric assert(NodeStack.size() != 1 && "No parent node"); 31780b57cec5SDimitry Andric // Verify that all intermediate nodes between the root and this one have 31790b57cec5SDimitry Andric // a single use. 31800b57cec5SDimitry Andric bool HasMultipleUses = false; 31810b57cec5SDimitry Andric for (unsigned i = 1, e = NodeStack.size()-1; i != e; ++i) 31820b57cec5SDimitry Andric if (!NodeStack[i].getNode()->hasOneUse()) { 31830b57cec5SDimitry Andric HasMultipleUses = true; 31840b57cec5SDimitry Andric break; 31850b57cec5SDimitry Andric } 31860b57cec5SDimitry Andric if (HasMultipleUses) break; 31870b57cec5SDimitry Andric 31880b57cec5SDimitry Andric // Check to see that the target thinks this is profitable to fold and that 31890b57cec5SDimitry Andric // we can fold it without inducing cycles in the graph. 31900b57cec5SDimitry Andric if (!IsProfitableToFold(N, NodeStack[NodeStack.size()-2].getNode(), 31910b57cec5SDimitry Andric NodeToMatch) || 31920b57cec5SDimitry Andric !IsLegalToFold(N, NodeStack[NodeStack.size()-2].getNode(), 31930b57cec5SDimitry Andric NodeToMatch, OptLevel, 31940b57cec5SDimitry Andric true/*We validate our own chains*/)) 31950b57cec5SDimitry Andric break; 31960b57cec5SDimitry Andric 31970b57cec5SDimitry Andric continue; 31980b57cec5SDimitry Andric } 31990b57cec5SDimitry Andric case OPC_EmitInteger: { 32000b57cec5SDimitry Andric MVT::SimpleValueType VT = 32010b57cec5SDimitry Andric (MVT::SimpleValueType)MatcherTable[MatcherIndex++]; 32020b57cec5SDimitry Andric int64_t Val = MatcherTable[MatcherIndex++]; 32030b57cec5SDimitry Andric if (Val & 128) 32040b57cec5SDimitry Andric Val = GetVBR(Val, MatcherTable, MatcherIndex); 32050b57cec5SDimitry Andric RecordedNodes.push_back(std::pair<SDValue, SDNode*>( 32060b57cec5SDimitry Andric CurDAG->getTargetConstant(Val, SDLoc(NodeToMatch), 32070b57cec5SDimitry Andric VT), nullptr)); 32080b57cec5SDimitry Andric continue; 32090b57cec5SDimitry Andric } 32100b57cec5SDimitry Andric case OPC_EmitRegister: { 32110b57cec5SDimitry Andric MVT::SimpleValueType VT = 32120b57cec5SDimitry Andric (MVT::SimpleValueType)MatcherTable[MatcherIndex++]; 32130b57cec5SDimitry Andric unsigned RegNo = MatcherTable[MatcherIndex++]; 32140b57cec5SDimitry Andric RecordedNodes.push_back(std::pair<SDValue, SDNode*>( 32150b57cec5SDimitry Andric CurDAG->getRegister(RegNo, VT), nullptr)); 32160b57cec5SDimitry Andric continue; 32170b57cec5SDimitry Andric } 32180b57cec5SDimitry Andric case OPC_EmitRegister2: { 32190b57cec5SDimitry Andric // For targets w/ more than 256 register names, the register enum 32200b57cec5SDimitry Andric // values are stored in two bytes in the matcher table (just like 32210b57cec5SDimitry Andric // opcodes). 32220b57cec5SDimitry Andric MVT::SimpleValueType VT = 32230b57cec5SDimitry Andric (MVT::SimpleValueType)MatcherTable[MatcherIndex++]; 32240b57cec5SDimitry Andric unsigned RegNo = MatcherTable[MatcherIndex++]; 32250b57cec5SDimitry Andric RegNo |= MatcherTable[MatcherIndex++] << 8; 32260b57cec5SDimitry Andric RecordedNodes.push_back(std::pair<SDValue, SDNode*>( 32270b57cec5SDimitry Andric CurDAG->getRegister(RegNo, VT), nullptr)); 32280b57cec5SDimitry Andric continue; 32290b57cec5SDimitry Andric } 32300b57cec5SDimitry Andric 32310b57cec5SDimitry Andric case OPC_EmitConvertToTarget: { 32320b57cec5SDimitry Andric // Convert from IMM/FPIMM to target version. 32330b57cec5SDimitry Andric unsigned RecNo = MatcherTable[MatcherIndex++]; 32340b57cec5SDimitry Andric assert(RecNo < RecordedNodes.size() && "Invalid EmitConvertToTarget"); 32350b57cec5SDimitry Andric SDValue Imm = RecordedNodes[RecNo].first; 32360b57cec5SDimitry Andric 32370b57cec5SDimitry Andric if (Imm->getOpcode() == ISD::Constant) { 32380b57cec5SDimitry Andric const ConstantInt *Val=cast<ConstantSDNode>(Imm)->getConstantIntValue(); 32390b57cec5SDimitry Andric Imm = CurDAG->getTargetConstant(*Val, SDLoc(NodeToMatch), 32400b57cec5SDimitry Andric Imm.getValueType()); 32410b57cec5SDimitry Andric } else if (Imm->getOpcode() == ISD::ConstantFP) { 32420b57cec5SDimitry Andric const ConstantFP *Val=cast<ConstantFPSDNode>(Imm)->getConstantFPValue(); 32430b57cec5SDimitry Andric Imm = CurDAG->getTargetConstantFP(*Val, SDLoc(NodeToMatch), 32440b57cec5SDimitry Andric Imm.getValueType()); 32450b57cec5SDimitry Andric } 32460b57cec5SDimitry Andric 32470b57cec5SDimitry Andric RecordedNodes.push_back(std::make_pair(Imm, RecordedNodes[RecNo].second)); 32480b57cec5SDimitry Andric continue; 32490b57cec5SDimitry Andric } 32500b57cec5SDimitry Andric 32510b57cec5SDimitry Andric case OPC_EmitMergeInputChains1_0: // OPC_EmitMergeInputChains, 1, 0 32520b57cec5SDimitry Andric case OPC_EmitMergeInputChains1_1: // OPC_EmitMergeInputChains, 1, 1 32530b57cec5SDimitry Andric case OPC_EmitMergeInputChains1_2: { // OPC_EmitMergeInputChains, 1, 2 32540b57cec5SDimitry Andric // These are space-optimized forms of OPC_EmitMergeInputChains. 32550b57cec5SDimitry Andric assert(!InputChain.getNode() && 32560b57cec5SDimitry Andric "EmitMergeInputChains should be the first chain producing node"); 32570b57cec5SDimitry Andric assert(ChainNodesMatched.empty() && 32580b57cec5SDimitry Andric "Should only have one EmitMergeInputChains per match"); 32590b57cec5SDimitry Andric 32600b57cec5SDimitry Andric // Read all of the chained nodes. 32610b57cec5SDimitry Andric unsigned RecNo = Opcode - OPC_EmitMergeInputChains1_0; 32620b57cec5SDimitry Andric assert(RecNo < RecordedNodes.size() && "Invalid EmitMergeInputChains"); 32630b57cec5SDimitry Andric ChainNodesMatched.push_back(RecordedNodes[RecNo].first.getNode()); 32640b57cec5SDimitry Andric 32650b57cec5SDimitry Andric // FIXME: What if other value results of the node have uses not matched 32660b57cec5SDimitry Andric // by this pattern? 32670b57cec5SDimitry Andric if (ChainNodesMatched.back() != NodeToMatch && 32680b57cec5SDimitry Andric !RecordedNodes[RecNo].first.hasOneUse()) { 32690b57cec5SDimitry Andric ChainNodesMatched.clear(); 32700b57cec5SDimitry Andric break; 32710b57cec5SDimitry Andric } 32720b57cec5SDimitry Andric 32730b57cec5SDimitry Andric // Merge the input chains if they are not intra-pattern references. 32740b57cec5SDimitry Andric InputChain = HandleMergeInputChains(ChainNodesMatched, CurDAG); 32750b57cec5SDimitry Andric 32760b57cec5SDimitry Andric if (!InputChain.getNode()) 32770b57cec5SDimitry Andric break; // Failed to merge. 32780b57cec5SDimitry Andric continue; 32790b57cec5SDimitry Andric } 32800b57cec5SDimitry Andric 32810b57cec5SDimitry Andric case OPC_EmitMergeInputChains: { 32820b57cec5SDimitry Andric assert(!InputChain.getNode() && 32830b57cec5SDimitry Andric "EmitMergeInputChains should be the first chain producing node"); 32840b57cec5SDimitry Andric // This node gets a list of nodes we matched in the input that have 32850b57cec5SDimitry Andric // chains. We want to token factor all of the input chains to these nodes 32860b57cec5SDimitry Andric // together. However, if any of the input chains is actually one of the 32870b57cec5SDimitry Andric // nodes matched in this pattern, then we have an intra-match reference. 32880b57cec5SDimitry Andric // Ignore these because the newly token factored chain should not refer to 32890b57cec5SDimitry Andric // the old nodes. 32900b57cec5SDimitry Andric unsigned NumChains = MatcherTable[MatcherIndex++]; 32910b57cec5SDimitry Andric assert(NumChains != 0 && "Can't TF zero chains"); 32920b57cec5SDimitry Andric 32930b57cec5SDimitry Andric assert(ChainNodesMatched.empty() && 32940b57cec5SDimitry Andric "Should only have one EmitMergeInputChains per match"); 32950b57cec5SDimitry Andric 32960b57cec5SDimitry Andric // Read all of the chained nodes. 32970b57cec5SDimitry Andric for (unsigned i = 0; i != NumChains; ++i) { 32980b57cec5SDimitry Andric unsigned RecNo = MatcherTable[MatcherIndex++]; 32990b57cec5SDimitry Andric assert(RecNo < RecordedNodes.size() && "Invalid EmitMergeInputChains"); 33000b57cec5SDimitry Andric ChainNodesMatched.push_back(RecordedNodes[RecNo].first.getNode()); 33010b57cec5SDimitry Andric 33020b57cec5SDimitry Andric // FIXME: What if other value results of the node have uses not matched 33030b57cec5SDimitry Andric // by this pattern? 33040b57cec5SDimitry Andric if (ChainNodesMatched.back() != NodeToMatch && 33050b57cec5SDimitry Andric !RecordedNodes[RecNo].first.hasOneUse()) { 33060b57cec5SDimitry Andric ChainNodesMatched.clear(); 33070b57cec5SDimitry Andric break; 33080b57cec5SDimitry Andric } 33090b57cec5SDimitry Andric } 33100b57cec5SDimitry Andric 33110b57cec5SDimitry Andric // If the inner loop broke out, the match fails. 33120b57cec5SDimitry Andric if (ChainNodesMatched.empty()) 33130b57cec5SDimitry Andric break; 33140b57cec5SDimitry Andric 33150b57cec5SDimitry Andric // Merge the input chains if they are not intra-pattern references. 33160b57cec5SDimitry Andric InputChain = HandleMergeInputChains(ChainNodesMatched, CurDAG); 33170b57cec5SDimitry Andric 33180b57cec5SDimitry Andric if (!InputChain.getNode()) 33190b57cec5SDimitry Andric break; // Failed to merge. 33200b57cec5SDimitry Andric 33210b57cec5SDimitry Andric continue; 33220b57cec5SDimitry Andric } 33230b57cec5SDimitry Andric 3324*8bcb0991SDimitry Andric case OPC_EmitCopyToReg: 3325*8bcb0991SDimitry Andric case OPC_EmitCopyToReg2: { 33260b57cec5SDimitry Andric unsigned RecNo = MatcherTable[MatcherIndex++]; 33270b57cec5SDimitry Andric assert(RecNo < RecordedNodes.size() && "Invalid EmitCopyToReg"); 33280b57cec5SDimitry Andric unsigned DestPhysReg = MatcherTable[MatcherIndex++]; 3329*8bcb0991SDimitry Andric if (Opcode == OPC_EmitCopyToReg2) 3330*8bcb0991SDimitry Andric DestPhysReg |= MatcherTable[MatcherIndex++] << 8; 33310b57cec5SDimitry Andric 33320b57cec5SDimitry Andric if (!InputChain.getNode()) 33330b57cec5SDimitry Andric InputChain = CurDAG->getEntryNode(); 33340b57cec5SDimitry Andric 33350b57cec5SDimitry Andric InputChain = CurDAG->getCopyToReg(InputChain, SDLoc(NodeToMatch), 33360b57cec5SDimitry Andric DestPhysReg, RecordedNodes[RecNo].first, 33370b57cec5SDimitry Andric InputGlue); 33380b57cec5SDimitry Andric 33390b57cec5SDimitry Andric InputGlue = InputChain.getValue(1); 33400b57cec5SDimitry Andric continue; 33410b57cec5SDimitry Andric } 33420b57cec5SDimitry Andric 33430b57cec5SDimitry Andric case OPC_EmitNodeXForm: { 33440b57cec5SDimitry Andric unsigned XFormNo = MatcherTable[MatcherIndex++]; 33450b57cec5SDimitry Andric unsigned RecNo = MatcherTable[MatcherIndex++]; 33460b57cec5SDimitry Andric assert(RecNo < RecordedNodes.size() && "Invalid EmitNodeXForm"); 33470b57cec5SDimitry Andric SDValue Res = RunSDNodeXForm(RecordedNodes[RecNo].first, XFormNo); 33480b57cec5SDimitry Andric RecordedNodes.push_back(std::pair<SDValue,SDNode*>(Res, nullptr)); 33490b57cec5SDimitry Andric continue; 33500b57cec5SDimitry Andric } 33510b57cec5SDimitry Andric case OPC_Coverage: { 33520b57cec5SDimitry Andric // This is emitted right before MorphNode/EmitNode. 33530b57cec5SDimitry Andric // So it should be safe to assume that this node has been selected 33540b57cec5SDimitry Andric unsigned index = MatcherTable[MatcherIndex++]; 33550b57cec5SDimitry Andric index |= (MatcherTable[MatcherIndex++] << 8); 33560b57cec5SDimitry Andric dbgs() << "COVERED: " << getPatternForIndex(index) << "\n"; 33570b57cec5SDimitry Andric dbgs() << "INCLUDED: " << getIncludePathForIndex(index) << "\n"; 33580b57cec5SDimitry Andric continue; 33590b57cec5SDimitry Andric } 33600b57cec5SDimitry Andric 33610b57cec5SDimitry Andric case OPC_EmitNode: case OPC_MorphNodeTo: 33620b57cec5SDimitry Andric case OPC_EmitNode0: case OPC_EmitNode1: case OPC_EmitNode2: 33630b57cec5SDimitry Andric case OPC_MorphNodeTo0: case OPC_MorphNodeTo1: case OPC_MorphNodeTo2: { 33640b57cec5SDimitry Andric uint16_t TargetOpc = MatcherTable[MatcherIndex++]; 33650b57cec5SDimitry Andric TargetOpc |= (unsigned short)MatcherTable[MatcherIndex++] << 8; 33660b57cec5SDimitry Andric unsigned EmitNodeInfo = MatcherTable[MatcherIndex++]; 33670b57cec5SDimitry Andric // Get the result VT list. 33680b57cec5SDimitry Andric unsigned NumVTs; 33690b57cec5SDimitry Andric // If this is one of the compressed forms, get the number of VTs based 33700b57cec5SDimitry Andric // on the Opcode. Otherwise read the next byte from the table. 33710b57cec5SDimitry Andric if (Opcode >= OPC_MorphNodeTo0 && Opcode <= OPC_MorphNodeTo2) 33720b57cec5SDimitry Andric NumVTs = Opcode - OPC_MorphNodeTo0; 33730b57cec5SDimitry Andric else if (Opcode >= OPC_EmitNode0 && Opcode <= OPC_EmitNode2) 33740b57cec5SDimitry Andric NumVTs = Opcode - OPC_EmitNode0; 33750b57cec5SDimitry Andric else 33760b57cec5SDimitry Andric NumVTs = MatcherTable[MatcherIndex++]; 33770b57cec5SDimitry Andric SmallVector<EVT, 4> VTs; 33780b57cec5SDimitry Andric for (unsigned i = 0; i != NumVTs; ++i) { 33790b57cec5SDimitry Andric MVT::SimpleValueType VT = 33800b57cec5SDimitry Andric (MVT::SimpleValueType)MatcherTable[MatcherIndex++]; 33810b57cec5SDimitry Andric if (VT == MVT::iPTR) 33820b57cec5SDimitry Andric VT = TLI->getPointerTy(CurDAG->getDataLayout()).SimpleTy; 33830b57cec5SDimitry Andric VTs.push_back(VT); 33840b57cec5SDimitry Andric } 33850b57cec5SDimitry Andric 33860b57cec5SDimitry Andric if (EmitNodeInfo & OPFL_Chain) 33870b57cec5SDimitry Andric VTs.push_back(MVT::Other); 33880b57cec5SDimitry Andric if (EmitNodeInfo & OPFL_GlueOutput) 33890b57cec5SDimitry Andric VTs.push_back(MVT::Glue); 33900b57cec5SDimitry Andric 33910b57cec5SDimitry Andric // This is hot code, so optimize the two most common cases of 1 and 2 33920b57cec5SDimitry Andric // results. 33930b57cec5SDimitry Andric SDVTList VTList; 33940b57cec5SDimitry Andric if (VTs.size() == 1) 33950b57cec5SDimitry Andric VTList = CurDAG->getVTList(VTs[0]); 33960b57cec5SDimitry Andric else if (VTs.size() == 2) 33970b57cec5SDimitry Andric VTList = CurDAG->getVTList(VTs[0], VTs[1]); 33980b57cec5SDimitry Andric else 33990b57cec5SDimitry Andric VTList = CurDAG->getVTList(VTs); 34000b57cec5SDimitry Andric 34010b57cec5SDimitry Andric // Get the operand list. 34020b57cec5SDimitry Andric unsigned NumOps = MatcherTable[MatcherIndex++]; 34030b57cec5SDimitry Andric SmallVector<SDValue, 8> Ops; 34040b57cec5SDimitry Andric for (unsigned i = 0; i != NumOps; ++i) { 34050b57cec5SDimitry Andric unsigned RecNo = MatcherTable[MatcherIndex++]; 34060b57cec5SDimitry Andric if (RecNo & 128) 34070b57cec5SDimitry Andric RecNo = GetVBR(RecNo, MatcherTable, MatcherIndex); 34080b57cec5SDimitry Andric 34090b57cec5SDimitry Andric assert(RecNo < RecordedNodes.size() && "Invalid EmitNode"); 34100b57cec5SDimitry Andric Ops.push_back(RecordedNodes[RecNo].first); 34110b57cec5SDimitry Andric } 34120b57cec5SDimitry Andric 34130b57cec5SDimitry Andric // If there are variadic operands to add, handle them now. 34140b57cec5SDimitry Andric if (EmitNodeInfo & OPFL_VariadicInfo) { 34150b57cec5SDimitry Andric // Determine the start index to copy from. 34160b57cec5SDimitry Andric unsigned FirstOpToCopy = getNumFixedFromVariadicInfo(EmitNodeInfo); 34170b57cec5SDimitry Andric FirstOpToCopy += (EmitNodeInfo & OPFL_Chain) ? 1 : 0; 34180b57cec5SDimitry Andric assert(NodeToMatch->getNumOperands() >= FirstOpToCopy && 34190b57cec5SDimitry Andric "Invalid variadic node"); 34200b57cec5SDimitry Andric // Copy all of the variadic operands, not including a potential glue 34210b57cec5SDimitry Andric // input. 34220b57cec5SDimitry Andric for (unsigned i = FirstOpToCopy, e = NodeToMatch->getNumOperands(); 34230b57cec5SDimitry Andric i != e; ++i) { 34240b57cec5SDimitry Andric SDValue V = NodeToMatch->getOperand(i); 34250b57cec5SDimitry Andric if (V.getValueType() == MVT::Glue) break; 34260b57cec5SDimitry Andric Ops.push_back(V); 34270b57cec5SDimitry Andric } 34280b57cec5SDimitry Andric } 34290b57cec5SDimitry Andric 34300b57cec5SDimitry Andric // If this has chain/glue inputs, add them. 34310b57cec5SDimitry Andric if (EmitNodeInfo & OPFL_Chain) 34320b57cec5SDimitry Andric Ops.push_back(InputChain); 34330b57cec5SDimitry Andric if ((EmitNodeInfo & OPFL_GlueInput) && InputGlue.getNode() != nullptr) 34340b57cec5SDimitry Andric Ops.push_back(InputGlue); 34350b57cec5SDimitry Andric 34360b57cec5SDimitry Andric // Create the node. 34370b57cec5SDimitry Andric MachineSDNode *Res = nullptr; 34380b57cec5SDimitry Andric bool IsMorphNodeTo = Opcode == OPC_MorphNodeTo || 34390b57cec5SDimitry Andric (Opcode >= OPC_MorphNodeTo0 && Opcode <= OPC_MorphNodeTo2); 34400b57cec5SDimitry Andric if (!IsMorphNodeTo) { 34410b57cec5SDimitry Andric // If this is a normal EmitNode command, just create the new node and 34420b57cec5SDimitry Andric // add the results to the RecordedNodes list. 34430b57cec5SDimitry Andric Res = CurDAG->getMachineNode(TargetOpc, SDLoc(NodeToMatch), 34440b57cec5SDimitry Andric VTList, Ops); 34450b57cec5SDimitry Andric 34460b57cec5SDimitry Andric // Add all the non-glue/non-chain results to the RecordedNodes list. 34470b57cec5SDimitry Andric for (unsigned i = 0, e = VTs.size(); i != e; ++i) { 34480b57cec5SDimitry Andric if (VTs[i] == MVT::Other || VTs[i] == MVT::Glue) break; 34490b57cec5SDimitry Andric RecordedNodes.push_back(std::pair<SDValue,SDNode*>(SDValue(Res, i), 34500b57cec5SDimitry Andric nullptr)); 34510b57cec5SDimitry Andric } 34520b57cec5SDimitry Andric } else { 34530b57cec5SDimitry Andric assert(NodeToMatch->getOpcode() != ISD::DELETED_NODE && 34540b57cec5SDimitry Andric "NodeToMatch was removed partway through selection"); 34550b57cec5SDimitry Andric SelectionDAG::DAGNodeDeletedListener NDL(*CurDAG, [&](SDNode *N, 34560b57cec5SDimitry Andric SDNode *E) { 34570b57cec5SDimitry Andric CurDAG->salvageDebugInfo(*N); 34580b57cec5SDimitry Andric auto &Chain = ChainNodesMatched; 34590b57cec5SDimitry Andric assert((!E || !is_contained(Chain, N)) && 34600b57cec5SDimitry Andric "Chain node replaced during MorphNode"); 34610b57cec5SDimitry Andric Chain.erase(std::remove(Chain.begin(), Chain.end(), N), Chain.end()); 34620b57cec5SDimitry Andric }); 34630b57cec5SDimitry Andric Res = cast<MachineSDNode>(MorphNode(NodeToMatch, TargetOpc, VTList, 34640b57cec5SDimitry Andric Ops, EmitNodeInfo)); 34650b57cec5SDimitry Andric } 34660b57cec5SDimitry Andric 34670b57cec5SDimitry Andric // If the node had chain/glue results, update our notion of the current 34680b57cec5SDimitry Andric // chain and glue. 34690b57cec5SDimitry Andric if (EmitNodeInfo & OPFL_GlueOutput) { 34700b57cec5SDimitry Andric InputGlue = SDValue(Res, VTs.size()-1); 34710b57cec5SDimitry Andric if (EmitNodeInfo & OPFL_Chain) 34720b57cec5SDimitry Andric InputChain = SDValue(Res, VTs.size()-2); 34730b57cec5SDimitry Andric } else if (EmitNodeInfo & OPFL_Chain) 34740b57cec5SDimitry Andric InputChain = SDValue(Res, VTs.size()-1); 34750b57cec5SDimitry Andric 34760b57cec5SDimitry Andric // If the OPFL_MemRefs glue is set on this node, slap all of the 34770b57cec5SDimitry Andric // accumulated memrefs onto it. 34780b57cec5SDimitry Andric // 34790b57cec5SDimitry Andric // FIXME: This is vastly incorrect for patterns with multiple outputs 34800b57cec5SDimitry Andric // instructions that access memory and for ComplexPatterns that match 34810b57cec5SDimitry Andric // loads. 34820b57cec5SDimitry Andric if (EmitNodeInfo & OPFL_MemRefs) { 34830b57cec5SDimitry Andric // Only attach load or store memory operands if the generated 34840b57cec5SDimitry Andric // instruction may load or store. 34850b57cec5SDimitry Andric const MCInstrDesc &MCID = TII->get(TargetOpc); 34860b57cec5SDimitry Andric bool mayLoad = MCID.mayLoad(); 34870b57cec5SDimitry Andric bool mayStore = MCID.mayStore(); 34880b57cec5SDimitry Andric 34890b57cec5SDimitry Andric // We expect to have relatively few of these so just filter them into a 34900b57cec5SDimitry Andric // temporary buffer so that we can easily add them to the instruction. 34910b57cec5SDimitry Andric SmallVector<MachineMemOperand *, 4> FilteredMemRefs; 34920b57cec5SDimitry Andric for (MachineMemOperand *MMO : MatchedMemRefs) { 34930b57cec5SDimitry Andric if (MMO->isLoad()) { 34940b57cec5SDimitry Andric if (mayLoad) 34950b57cec5SDimitry Andric FilteredMemRefs.push_back(MMO); 34960b57cec5SDimitry Andric } else if (MMO->isStore()) { 34970b57cec5SDimitry Andric if (mayStore) 34980b57cec5SDimitry Andric FilteredMemRefs.push_back(MMO); 34990b57cec5SDimitry Andric } else { 35000b57cec5SDimitry Andric FilteredMemRefs.push_back(MMO); 35010b57cec5SDimitry Andric } 35020b57cec5SDimitry Andric } 35030b57cec5SDimitry Andric 35040b57cec5SDimitry Andric CurDAG->setNodeMemRefs(Res, FilteredMemRefs); 35050b57cec5SDimitry Andric } 35060b57cec5SDimitry Andric 35070b57cec5SDimitry Andric LLVM_DEBUG(if (!MatchedMemRefs.empty() && Res->memoperands_empty()) dbgs() 35080b57cec5SDimitry Andric << " Dropping mem operands\n"; 35090b57cec5SDimitry Andric dbgs() << " " << (IsMorphNodeTo ? "Morphed" : "Created") 35100b57cec5SDimitry Andric << " node: "; 35110b57cec5SDimitry Andric Res->dump(CurDAG);); 35120b57cec5SDimitry Andric 35130b57cec5SDimitry Andric // If this was a MorphNodeTo then we're completely done! 35140b57cec5SDimitry Andric if (IsMorphNodeTo) { 35150b57cec5SDimitry Andric // Update chain uses. 35160b57cec5SDimitry Andric UpdateChains(Res, InputChain, ChainNodesMatched, true); 35170b57cec5SDimitry Andric return; 35180b57cec5SDimitry Andric } 35190b57cec5SDimitry Andric continue; 35200b57cec5SDimitry Andric } 35210b57cec5SDimitry Andric 35220b57cec5SDimitry Andric case OPC_CompleteMatch: { 35230b57cec5SDimitry Andric // The match has been completed, and any new nodes (if any) have been 35240b57cec5SDimitry Andric // created. Patch up references to the matched dag to use the newly 35250b57cec5SDimitry Andric // created nodes. 35260b57cec5SDimitry Andric unsigned NumResults = MatcherTable[MatcherIndex++]; 35270b57cec5SDimitry Andric 35280b57cec5SDimitry Andric for (unsigned i = 0; i != NumResults; ++i) { 35290b57cec5SDimitry Andric unsigned ResSlot = MatcherTable[MatcherIndex++]; 35300b57cec5SDimitry Andric if (ResSlot & 128) 35310b57cec5SDimitry Andric ResSlot = GetVBR(ResSlot, MatcherTable, MatcherIndex); 35320b57cec5SDimitry Andric 35330b57cec5SDimitry Andric assert(ResSlot < RecordedNodes.size() && "Invalid CompleteMatch"); 35340b57cec5SDimitry Andric SDValue Res = RecordedNodes[ResSlot].first; 35350b57cec5SDimitry Andric 35360b57cec5SDimitry Andric assert(i < NodeToMatch->getNumValues() && 35370b57cec5SDimitry Andric NodeToMatch->getValueType(i) != MVT::Other && 35380b57cec5SDimitry Andric NodeToMatch->getValueType(i) != MVT::Glue && 35390b57cec5SDimitry Andric "Invalid number of results to complete!"); 35400b57cec5SDimitry Andric assert((NodeToMatch->getValueType(i) == Res.getValueType() || 35410b57cec5SDimitry Andric NodeToMatch->getValueType(i) == MVT::iPTR || 35420b57cec5SDimitry Andric Res.getValueType() == MVT::iPTR || 35430b57cec5SDimitry Andric NodeToMatch->getValueType(i).getSizeInBits() == 35440b57cec5SDimitry Andric Res.getValueSizeInBits()) && 35450b57cec5SDimitry Andric "invalid replacement"); 35460b57cec5SDimitry Andric ReplaceUses(SDValue(NodeToMatch, i), Res); 35470b57cec5SDimitry Andric } 35480b57cec5SDimitry Andric 35490b57cec5SDimitry Andric // Update chain uses. 35500b57cec5SDimitry Andric UpdateChains(NodeToMatch, InputChain, ChainNodesMatched, false); 35510b57cec5SDimitry Andric 35520b57cec5SDimitry Andric // If the root node defines glue, we need to update it to the glue result. 35530b57cec5SDimitry Andric // TODO: This never happens in our tests and I think it can be removed / 35540b57cec5SDimitry Andric // replaced with an assert, but if we do it this the way the change is 35550b57cec5SDimitry Andric // NFC. 35560b57cec5SDimitry Andric if (NodeToMatch->getValueType(NodeToMatch->getNumValues() - 1) == 35570b57cec5SDimitry Andric MVT::Glue && 35580b57cec5SDimitry Andric InputGlue.getNode()) 35590b57cec5SDimitry Andric ReplaceUses(SDValue(NodeToMatch, NodeToMatch->getNumValues() - 1), 35600b57cec5SDimitry Andric InputGlue); 35610b57cec5SDimitry Andric 35620b57cec5SDimitry Andric assert(NodeToMatch->use_empty() && 35630b57cec5SDimitry Andric "Didn't replace all uses of the node?"); 35640b57cec5SDimitry Andric CurDAG->RemoveDeadNode(NodeToMatch); 35650b57cec5SDimitry Andric 35660b57cec5SDimitry Andric return; 35670b57cec5SDimitry Andric } 35680b57cec5SDimitry Andric } 35690b57cec5SDimitry Andric 35700b57cec5SDimitry Andric // If the code reached this point, then the match failed. See if there is 35710b57cec5SDimitry Andric // another child to try in the current 'Scope', otherwise pop it until we 35720b57cec5SDimitry Andric // find a case to check. 35730b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << " Match failed at index " << CurrentOpcodeIndex 35740b57cec5SDimitry Andric << "\n"); 35750b57cec5SDimitry Andric ++NumDAGIselRetries; 35760b57cec5SDimitry Andric while (true) { 35770b57cec5SDimitry Andric if (MatchScopes.empty()) { 35780b57cec5SDimitry Andric CannotYetSelect(NodeToMatch); 35790b57cec5SDimitry Andric return; 35800b57cec5SDimitry Andric } 35810b57cec5SDimitry Andric 35820b57cec5SDimitry Andric // Restore the interpreter state back to the point where the scope was 35830b57cec5SDimitry Andric // formed. 35840b57cec5SDimitry Andric MatchScope &LastScope = MatchScopes.back(); 35850b57cec5SDimitry Andric RecordedNodes.resize(LastScope.NumRecordedNodes); 35860b57cec5SDimitry Andric NodeStack.clear(); 35870b57cec5SDimitry Andric NodeStack.append(LastScope.NodeStack.begin(), LastScope.NodeStack.end()); 35880b57cec5SDimitry Andric N = NodeStack.back(); 35890b57cec5SDimitry Andric 35900b57cec5SDimitry Andric if (LastScope.NumMatchedMemRefs != MatchedMemRefs.size()) 35910b57cec5SDimitry Andric MatchedMemRefs.resize(LastScope.NumMatchedMemRefs); 35920b57cec5SDimitry Andric MatcherIndex = LastScope.FailIndex; 35930b57cec5SDimitry Andric 35940b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << " Continuing at " << MatcherIndex << "\n"); 35950b57cec5SDimitry Andric 35960b57cec5SDimitry Andric InputChain = LastScope.InputChain; 35970b57cec5SDimitry Andric InputGlue = LastScope.InputGlue; 35980b57cec5SDimitry Andric if (!LastScope.HasChainNodesMatched) 35990b57cec5SDimitry Andric ChainNodesMatched.clear(); 36000b57cec5SDimitry Andric 36010b57cec5SDimitry Andric // Check to see what the offset is at the new MatcherIndex. If it is zero 36020b57cec5SDimitry Andric // we have reached the end of this scope, otherwise we have another child 36030b57cec5SDimitry Andric // in the current scope to try. 36040b57cec5SDimitry Andric unsigned NumToSkip = MatcherTable[MatcherIndex++]; 36050b57cec5SDimitry Andric if (NumToSkip & 128) 36060b57cec5SDimitry Andric NumToSkip = GetVBR(NumToSkip, MatcherTable, MatcherIndex); 36070b57cec5SDimitry Andric 36080b57cec5SDimitry Andric // If we have another child in this scope to match, update FailIndex and 36090b57cec5SDimitry Andric // try it. 36100b57cec5SDimitry Andric if (NumToSkip != 0) { 36110b57cec5SDimitry Andric LastScope.FailIndex = MatcherIndex+NumToSkip; 36120b57cec5SDimitry Andric break; 36130b57cec5SDimitry Andric } 36140b57cec5SDimitry Andric 36150b57cec5SDimitry Andric // End of this scope, pop it and try the next child in the containing 36160b57cec5SDimitry Andric // scope. 36170b57cec5SDimitry Andric MatchScopes.pop_back(); 36180b57cec5SDimitry Andric } 36190b57cec5SDimitry Andric } 36200b57cec5SDimitry Andric } 36210b57cec5SDimitry Andric 36220b57cec5SDimitry Andric bool SelectionDAGISel::isOrEquivalentToAdd(const SDNode *N) const { 36230b57cec5SDimitry Andric assert(N->getOpcode() == ISD::OR && "Unexpected opcode"); 36240b57cec5SDimitry Andric auto *C = dyn_cast<ConstantSDNode>(N->getOperand(1)); 36250b57cec5SDimitry Andric if (!C) 36260b57cec5SDimitry Andric return false; 36270b57cec5SDimitry Andric 36280b57cec5SDimitry Andric // Detect when "or" is used to add an offset to a stack object. 36290b57cec5SDimitry Andric if (auto *FN = dyn_cast<FrameIndexSDNode>(N->getOperand(0))) { 36300b57cec5SDimitry Andric MachineFrameInfo &MFI = MF->getFrameInfo(); 36310b57cec5SDimitry Andric unsigned A = MFI.getObjectAlignment(FN->getIndex()); 36320b57cec5SDimitry Andric assert(isPowerOf2_32(A) && "Unexpected alignment"); 36330b57cec5SDimitry Andric int32_t Off = C->getSExtValue(); 36340b57cec5SDimitry Andric // If the alleged offset fits in the zero bits guaranteed by 36350b57cec5SDimitry Andric // the alignment, then this or is really an add. 36360b57cec5SDimitry Andric return (Off >= 0) && (((A - 1) & Off) == unsigned(Off)); 36370b57cec5SDimitry Andric } 36380b57cec5SDimitry Andric return false; 36390b57cec5SDimitry Andric } 36400b57cec5SDimitry Andric 36410b57cec5SDimitry Andric void SelectionDAGISel::CannotYetSelect(SDNode *N) { 36420b57cec5SDimitry Andric std::string msg; 36430b57cec5SDimitry Andric raw_string_ostream Msg(msg); 36440b57cec5SDimitry Andric Msg << "Cannot select: "; 36450b57cec5SDimitry Andric 36460b57cec5SDimitry Andric if (N->getOpcode() != ISD::INTRINSIC_W_CHAIN && 36470b57cec5SDimitry Andric N->getOpcode() != ISD::INTRINSIC_WO_CHAIN && 36480b57cec5SDimitry Andric N->getOpcode() != ISD::INTRINSIC_VOID) { 36490b57cec5SDimitry Andric N->printrFull(Msg, CurDAG); 36500b57cec5SDimitry Andric Msg << "\nIn function: " << MF->getName(); 36510b57cec5SDimitry Andric } else { 36520b57cec5SDimitry Andric bool HasInputChain = N->getOperand(0).getValueType() == MVT::Other; 36530b57cec5SDimitry Andric unsigned iid = 36540b57cec5SDimitry Andric cast<ConstantSDNode>(N->getOperand(HasInputChain))->getZExtValue(); 36550b57cec5SDimitry Andric if (iid < Intrinsic::num_intrinsics) 36560b57cec5SDimitry Andric Msg << "intrinsic %" << Intrinsic::getName((Intrinsic::ID)iid, None); 36570b57cec5SDimitry Andric else if (const TargetIntrinsicInfo *TII = TM.getIntrinsicInfo()) 36580b57cec5SDimitry Andric Msg << "target intrinsic %" << TII->getName(iid); 36590b57cec5SDimitry Andric else 36600b57cec5SDimitry Andric Msg << "unknown intrinsic #" << iid; 36610b57cec5SDimitry Andric } 36620b57cec5SDimitry Andric report_fatal_error(Msg.str()); 36630b57cec5SDimitry Andric } 36640b57cec5SDimitry Andric 36650b57cec5SDimitry Andric char SelectionDAGISel::ID = 0; 3666