10b57cec5SDimitry Andric //===- SelectionDAGISel.cpp - Implement the SelectionDAGISel class --------===// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric // 90b57cec5SDimitry Andric // This implements the SelectionDAGISel class. 100b57cec5SDimitry Andric // 110b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 120b57cec5SDimitry Andric 130b57cec5SDimitry Andric #include "llvm/CodeGen/SelectionDAGISel.h" 140b57cec5SDimitry Andric #include "ScheduleDAGSDNodes.h" 150b57cec5SDimitry Andric #include "SelectionDAGBuilder.h" 160b57cec5SDimitry Andric #include "llvm/ADT/APInt.h" 170b57cec5SDimitry Andric #include "llvm/ADT/DenseMap.h" 180b57cec5SDimitry Andric #include "llvm/ADT/PostOrderIterator.h" 190b57cec5SDimitry Andric #include "llvm/ADT/STLExtras.h" 200b57cec5SDimitry Andric #include "llvm/ADT/SmallPtrSet.h" 210b57cec5SDimitry Andric #include "llvm/ADT/SmallVector.h" 220b57cec5SDimitry Andric #include "llvm/ADT/Statistic.h" 230b57cec5SDimitry Andric #include "llvm/ADT/StringRef.h" 240b57cec5SDimitry Andric #include "llvm/Analysis/AliasAnalysis.h" 25bdd1243dSDimitry Andric #include "llvm/Analysis/AssumptionCache.h" 260b57cec5SDimitry Andric #include "llvm/Analysis/BranchProbabilityInfo.h" 270b57cec5SDimitry Andric #include "llvm/Analysis/CFG.h" 28480093f4SDimitry Andric #include "llvm/Analysis/LazyBlockFrequencyInfo.h" 290b57cec5SDimitry Andric #include "llvm/Analysis/OptimizationRemarkEmitter.h" 30480093f4SDimitry Andric #include "llvm/Analysis/ProfileSummaryInfo.h" 310b57cec5SDimitry Andric #include "llvm/Analysis/TargetLibraryInfo.h" 320b57cec5SDimitry Andric #include "llvm/Analysis/TargetTransformInfo.h" 33*06c3fb27SDimitry Andric #include "llvm/Analysis/UniformityAnalysis.h" 34bdd1243dSDimitry Andric #include "llvm/CodeGen/AssignmentTrackingAnalysis.h" 35349cc55cSDimitry Andric #include "llvm/CodeGen/CodeGenCommonISel.h" 360b57cec5SDimitry Andric #include "llvm/CodeGen/FastISel.h" 370b57cec5SDimitry Andric #include "llvm/CodeGen/FunctionLoweringInfo.h" 380b57cec5SDimitry Andric #include "llvm/CodeGen/GCMetadata.h" 390b57cec5SDimitry Andric #include "llvm/CodeGen/ISDOpcodes.h" 400b57cec5SDimitry Andric #include "llvm/CodeGen/MachineBasicBlock.h" 410b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h" 420b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h" 430b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunctionPass.h" 440b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstr.h" 450b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h" 460b57cec5SDimitry Andric #include "llvm/CodeGen/MachineMemOperand.h" 470b57cec5SDimitry Andric #include "llvm/CodeGen/MachineModuleInfo.h" 480b57cec5SDimitry Andric #include "llvm/CodeGen/MachineOperand.h" 490b57cec5SDimitry Andric #include "llvm/CodeGen/MachinePassRegistry.h" 500b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h" 51*06c3fb27SDimitry Andric #include "llvm/CodeGen/MachineValueType.h" 520b57cec5SDimitry Andric #include "llvm/CodeGen/SchedulerRegistry.h" 530b57cec5SDimitry Andric #include "llvm/CodeGen/SelectionDAG.h" 540b57cec5SDimitry Andric #include "llvm/CodeGen/SelectionDAGNodes.h" 55753f127fSDimitry Andric #include "llvm/CodeGen/StackMaps.h" 560b57cec5SDimitry Andric #include "llvm/CodeGen/StackProtector.h" 570b57cec5SDimitry Andric #include "llvm/CodeGen/SwiftErrorValueTracking.h" 580b57cec5SDimitry Andric #include "llvm/CodeGen/TargetInstrInfo.h" 590b57cec5SDimitry Andric #include "llvm/CodeGen/TargetLowering.h" 600b57cec5SDimitry Andric #include "llvm/CodeGen/TargetRegisterInfo.h" 610b57cec5SDimitry Andric #include "llvm/CodeGen/TargetSubtargetInfo.h" 620b57cec5SDimitry Andric #include "llvm/CodeGen/ValueTypes.h" 63*06c3fb27SDimitry Andric #include "llvm/CodeGen/WinEHFuncInfo.h" 640b57cec5SDimitry Andric #include "llvm/IR/BasicBlock.h" 650b57cec5SDimitry Andric #include "llvm/IR/Constants.h" 660b57cec5SDimitry Andric #include "llvm/IR/DataLayout.h" 67bdd1243dSDimitry Andric #include "llvm/IR/DebugInfo.h" 680b57cec5SDimitry Andric #include "llvm/IR/DebugInfoMetadata.h" 690b57cec5SDimitry Andric #include "llvm/IR/DebugLoc.h" 700b57cec5SDimitry Andric #include "llvm/IR/DiagnosticInfo.h" 71*06c3fb27SDimitry Andric #include "llvm/IR/EHPersonalities.h" 720b57cec5SDimitry Andric #include "llvm/IR/Function.h" 730b57cec5SDimitry Andric #include "llvm/IR/InlineAsm.h" 740b57cec5SDimitry Andric #include "llvm/IR/InstIterator.h" 750b57cec5SDimitry Andric #include "llvm/IR/Instruction.h" 760b57cec5SDimitry Andric #include "llvm/IR/Instructions.h" 770b57cec5SDimitry Andric #include "llvm/IR/IntrinsicInst.h" 780b57cec5SDimitry Andric #include "llvm/IR/Intrinsics.h" 79480093f4SDimitry Andric #include "llvm/IR/IntrinsicsWebAssembly.h" 800b57cec5SDimitry Andric #include "llvm/IR/Metadata.h" 81e8d8bef9SDimitry Andric #include "llvm/IR/Statepoint.h" 820b57cec5SDimitry Andric #include "llvm/IR/Type.h" 830b57cec5SDimitry Andric #include "llvm/IR/User.h" 840b57cec5SDimitry Andric #include "llvm/IR/Value.h" 85480093f4SDimitry Andric #include "llvm/InitializePasses.h" 860b57cec5SDimitry Andric #include "llvm/MC/MCInstrDesc.h" 870b57cec5SDimitry Andric #include "llvm/Pass.h" 880b57cec5SDimitry Andric #include "llvm/Support/BranchProbability.h" 890b57cec5SDimitry Andric #include "llvm/Support/Casting.h" 900b57cec5SDimitry Andric #include "llvm/Support/CodeGen.h" 910b57cec5SDimitry Andric #include "llvm/Support/CommandLine.h" 920b57cec5SDimitry Andric #include "llvm/Support/Compiler.h" 930b57cec5SDimitry Andric #include "llvm/Support/Debug.h" 940b57cec5SDimitry Andric #include "llvm/Support/ErrorHandling.h" 950b57cec5SDimitry Andric #include "llvm/Support/KnownBits.h" 960b57cec5SDimitry Andric #include "llvm/Support/Timer.h" 970b57cec5SDimitry Andric #include "llvm/Support/raw_ostream.h" 980b57cec5SDimitry Andric #include "llvm/Target/TargetIntrinsicInfo.h" 990b57cec5SDimitry Andric #include "llvm/Target/TargetMachine.h" 1000b57cec5SDimitry Andric #include "llvm/Target/TargetOptions.h" 1010b57cec5SDimitry Andric #include "llvm/Transforms/Utils/BasicBlockUtils.h" 1020b57cec5SDimitry Andric #include <algorithm> 1030b57cec5SDimitry Andric #include <cassert> 1040b57cec5SDimitry Andric #include <cstdint> 1050b57cec5SDimitry Andric #include <iterator> 1060b57cec5SDimitry Andric #include <limits> 1070b57cec5SDimitry Andric #include <memory> 108bdd1243dSDimitry Andric #include <optional> 1090b57cec5SDimitry Andric #include <string> 1100b57cec5SDimitry Andric #include <utility> 1110b57cec5SDimitry Andric #include <vector> 1120b57cec5SDimitry Andric 1130b57cec5SDimitry Andric using namespace llvm; 1140b57cec5SDimitry Andric 1150b57cec5SDimitry Andric #define DEBUG_TYPE "isel" 1160b57cec5SDimitry Andric 1170b57cec5SDimitry Andric STATISTIC(NumFastIselFailures, "Number of instructions fast isel failed on"); 1180b57cec5SDimitry Andric STATISTIC(NumFastIselSuccess, "Number of instructions fast isel selected"); 1190b57cec5SDimitry Andric STATISTIC(NumFastIselBlocks, "Number of blocks selected entirely by fast isel"); 1200b57cec5SDimitry Andric STATISTIC(NumDAGBlocks, "Number of blocks selected using DAG"); 1210b57cec5SDimitry Andric STATISTIC(NumDAGIselRetries,"Number of times dag isel has to try another path"); 1220b57cec5SDimitry Andric STATISTIC(NumEntryBlocks, "Number of entry blocks encountered"); 1230b57cec5SDimitry Andric STATISTIC(NumFastIselFailLowerArguments, 1240b57cec5SDimitry Andric "Number of entry blocks where fast isel failed to lower arguments"); 1250b57cec5SDimitry Andric 1260b57cec5SDimitry Andric static cl::opt<int> EnableFastISelAbort( 1270b57cec5SDimitry Andric "fast-isel-abort", cl::Hidden, 1280b57cec5SDimitry Andric cl::desc("Enable abort calls when \"fast\" instruction selection " 1290b57cec5SDimitry Andric "fails to lower an instruction: 0 disable the abort, 1 will " 1300b57cec5SDimitry Andric "abort but for args, calls and terminators, 2 will also " 1310b57cec5SDimitry Andric "abort for argument lowering, and 3 will never fallback " 1320b57cec5SDimitry Andric "to SelectionDAG.")); 1330b57cec5SDimitry Andric 1340b57cec5SDimitry Andric static cl::opt<bool> EnableFastISelFallbackReport( 1350b57cec5SDimitry Andric "fast-isel-report-on-fallback", cl::Hidden, 1360b57cec5SDimitry Andric cl::desc("Emit a diagnostic when \"fast\" instruction selection " 1370b57cec5SDimitry Andric "falls back to SelectionDAG.")); 1380b57cec5SDimitry Andric 1390b57cec5SDimitry Andric static cl::opt<bool> 1400b57cec5SDimitry Andric UseMBPI("use-mbpi", 1410b57cec5SDimitry Andric cl::desc("use Machine Branch Probability Info"), 1420b57cec5SDimitry Andric cl::init(true), cl::Hidden); 1430b57cec5SDimitry Andric 1440b57cec5SDimitry Andric #ifndef NDEBUG 1450b57cec5SDimitry Andric static cl::opt<std::string> 1460b57cec5SDimitry Andric FilterDAGBasicBlockName("filter-view-dags", cl::Hidden, 1470b57cec5SDimitry Andric cl::desc("Only display the basic block whose name " 1480b57cec5SDimitry Andric "matches this for all view-*-dags options")); 1490b57cec5SDimitry Andric static cl::opt<bool> 1500b57cec5SDimitry Andric ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden, 1510b57cec5SDimitry Andric cl::desc("Pop up a window to show dags before the first " 1520b57cec5SDimitry Andric "dag combine pass")); 1530b57cec5SDimitry Andric static cl::opt<bool> 1540b57cec5SDimitry Andric ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden, 1550b57cec5SDimitry Andric cl::desc("Pop up a window to show dags before legalize types")); 1560b57cec5SDimitry Andric static cl::opt<bool> 157480093f4SDimitry Andric ViewDAGCombineLT("view-dag-combine-lt-dags", cl::Hidden, 158480093f4SDimitry Andric cl::desc("Pop up a window to show dags before the post " 159480093f4SDimitry Andric "legalize types dag combine pass")); 160480093f4SDimitry Andric static cl::opt<bool> 1610b57cec5SDimitry Andric ViewLegalizeDAGs("view-legalize-dags", cl::Hidden, 1620b57cec5SDimitry Andric cl::desc("Pop up a window to show dags before legalize")); 1630b57cec5SDimitry Andric static cl::opt<bool> 1640b57cec5SDimitry Andric ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden, 1650b57cec5SDimitry Andric cl::desc("Pop up a window to show dags before the second " 1660b57cec5SDimitry Andric "dag combine pass")); 1670b57cec5SDimitry Andric static cl::opt<bool> 1680b57cec5SDimitry Andric ViewISelDAGs("view-isel-dags", cl::Hidden, 1690b57cec5SDimitry Andric cl::desc("Pop up a window to show isel dags as they are selected")); 1700b57cec5SDimitry Andric static cl::opt<bool> 1710b57cec5SDimitry Andric ViewSchedDAGs("view-sched-dags", cl::Hidden, 1720b57cec5SDimitry Andric cl::desc("Pop up a window to show sched dags as they are processed")); 1730b57cec5SDimitry Andric static cl::opt<bool> 1740b57cec5SDimitry Andric ViewSUnitDAGs("view-sunit-dags", cl::Hidden, 1750b57cec5SDimitry Andric cl::desc("Pop up a window to show SUnit dags after they are processed")); 1760b57cec5SDimitry Andric #else 177480093f4SDimitry Andric static const bool ViewDAGCombine1 = false, ViewLegalizeTypesDAGs = false, 178480093f4SDimitry Andric ViewDAGCombineLT = false, ViewLegalizeDAGs = false, 179480093f4SDimitry Andric ViewDAGCombine2 = false, ViewISelDAGs = false, 180480093f4SDimitry Andric ViewSchedDAGs = false, ViewSUnitDAGs = false; 1810b57cec5SDimitry Andric #endif 1820b57cec5SDimitry Andric 1830b57cec5SDimitry Andric //===---------------------------------------------------------------------===// 1840b57cec5SDimitry Andric /// 1850b57cec5SDimitry Andric /// RegisterScheduler class - Track the registration of instruction schedulers. 1860b57cec5SDimitry Andric /// 1870b57cec5SDimitry Andric //===---------------------------------------------------------------------===// 1880b57cec5SDimitry Andric MachinePassRegistry<RegisterScheduler::FunctionPassCtor> 1890b57cec5SDimitry Andric RegisterScheduler::Registry; 1900b57cec5SDimitry Andric 1910b57cec5SDimitry Andric //===---------------------------------------------------------------------===// 1920b57cec5SDimitry Andric /// 1930b57cec5SDimitry Andric /// ISHeuristic command line option for instruction schedulers. 1940b57cec5SDimitry Andric /// 1950b57cec5SDimitry Andric //===---------------------------------------------------------------------===// 1960b57cec5SDimitry Andric static cl::opt<RegisterScheduler::FunctionPassCtor, false, 1970b57cec5SDimitry Andric RegisterPassParser<RegisterScheduler>> 1980b57cec5SDimitry Andric ISHeuristic("pre-RA-sched", 1990b57cec5SDimitry Andric cl::init(&createDefaultScheduler), cl::Hidden, 2000b57cec5SDimitry Andric cl::desc("Instruction schedulers available (before register" 2010b57cec5SDimitry Andric " allocation):")); 2020b57cec5SDimitry Andric 2030b57cec5SDimitry Andric static RegisterScheduler 2040b57cec5SDimitry Andric defaultListDAGScheduler("default", "Best scheduler for the target", 2050b57cec5SDimitry Andric createDefaultScheduler); 2060b57cec5SDimitry Andric 2070b57cec5SDimitry Andric namespace llvm { 2080b57cec5SDimitry Andric 2090b57cec5SDimitry Andric //===--------------------------------------------------------------------===// 2100b57cec5SDimitry Andric /// This class is used by SelectionDAGISel to temporarily override 2110b57cec5SDimitry Andric /// the optimization level on a per-function basis. 2120b57cec5SDimitry Andric class OptLevelChanger { 2130b57cec5SDimitry Andric SelectionDAGISel &IS; 2140b57cec5SDimitry Andric CodeGenOpt::Level SavedOptLevel; 2150b57cec5SDimitry Andric bool SavedFastISel; 2160b57cec5SDimitry Andric 2170b57cec5SDimitry Andric public: 2180b57cec5SDimitry Andric OptLevelChanger(SelectionDAGISel &ISel, 2190b57cec5SDimitry Andric CodeGenOpt::Level NewOptLevel) : IS(ISel) { 2200b57cec5SDimitry Andric SavedOptLevel = IS.OptLevel; 2215ffd83dbSDimitry Andric SavedFastISel = IS.TM.Options.EnableFastISel; 2220b57cec5SDimitry Andric if (NewOptLevel == SavedOptLevel) 2230b57cec5SDimitry Andric return; 2240b57cec5SDimitry Andric IS.OptLevel = NewOptLevel; 2250b57cec5SDimitry Andric IS.TM.setOptLevel(NewOptLevel); 2260b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "\nChanging optimization level for Function " 2270b57cec5SDimitry Andric << IS.MF->getFunction().getName() << "\n"); 2280b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "\tBefore: -O" << SavedOptLevel << " ; After: -O" 2290b57cec5SDimitry Andric << NewOptLevel << "\n"); 2300b57cec5SDimitry Andric if (NewOptLevel == CodeGenOpt::None) { 2310b57cec5SDimitry Andric IS.TM.setFastISel(IS.TM.getO0WantsFastISel()); 2320b57cec5SDimitry Andric LLVM_DEBUG( 2330b57cec5SDimitry Andric dbgs() << "\tFastISel is " 2340b57cec5SDimitry Andric << (IS.TM.Options.EnableFastISel ? "enabled" : "disabled") 2350b57cec5SDimitry Andric << "\n"); 2360b57cec5SDimitry Andric } 2370b57cec5SDimitry Andric } 2380b57cec5SDimitry Andric 2390b57cec5SDimitry Andric ~OptLevelChanger() { 2400b57cec5SDimitry Andric if (IS.OptLevel == SavedOptLevel) 2410b57cec5SDimitry Andric return; 2420b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "\nRestoring optimization level for Function " 2430b57cec5SDimitry Andric << IS.MF->getFunction().getName() << "\n"); 2440b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "\tBefore: -O" << IS.OptLevel << " ; After: -O" 2450b57cec5SDimitry Andric << SavedOptLevel << "\n"); 2460b57cec5SDimitry Andric IS.OptLevel = SavedOptLevel; 2470b57cec5SDimitry Andric IS.TM.setOptLevel(SavedOptLevel); 2480b57cec5SDimitry Andric IS.TM.setFastISel(SavedFastISel); 2490b57cec5SDimitry Andric } 2500b57cec5SDimitry Andric }; 2510b57cec5SDimitry Andric 2520b57cec5SDimitry Andric //===--------------------------------------------------------------------===// 2530b57cec5SDimitry Andric /// createDefaultScheduler - This creates an instruction scheduler appropriate 2540b57cec5SDimitry Andric /// for the target. 2550b57cec5SDimitry Andric ScheduleDAGSDNodes* createDefaultScheduler(SelectionDAGISel *IS, 2560b57cec5SDimitry Andric CodeGenOpt::Level OptLevel) { 2570b57cec5SDimitry Andric const TargetLowering *TLI = IS->TLI; 2580b57cec5SDimitry Andric const TargetSubtargetInfo &ST = IS->MF->getSubtarget(); 2590b57cec5SDimitry Andric 2600b57cec5SDimitry Andric // Try first to see if the Target has its own way of selecting a scheduler 2610b57cec5SDimitry Andric if (auto *SchedulerCtor = ST.getDAGScheduler(OptLevel)) { 2620b57cec5SDimitry Andric return SchedulerCtor(IS, OptLevel); 2630b57cec5SDimitry Andric } 2640b57cec5SDimitry Andric 2650b57cec5SDimitry Andric if (OptLevel == CodeGenOpt::None || 2660b57cec5SDimitry Andric (ST.enableMachineScheduler() && ST.enableMachineSchedDefaultSched()) || 2670b57cec5SDimitry Andric TLI->getSchedulingPreference() == Sched::Source) 2680b57cec5SDimitry Andric return createSourceListDAGScheduler(IS, OptLevel); 2690b57cec5SDimitry Andric if (TLI->getSchedulingPreference() == Sched::RegPressure) 2700b57cec5SDimitry Andric return createBURRListDAGScheduler(IS, OptLevel); 2710b57cec5SDimitry Andric if (TLI->getSchedulingPreference() == Sched::Hybrid) 2720b57cec5SDimitry Andric return createHybridListDAGScheduler(IS, OptLevel); 2730b57cec5SDimitry Andric if (TLI->getSchedulingPreference() == Sched::VLIW) 2740b57cec5SDimitry Andric return createVLIWDAGScheduler(IS, OptLevel); 275fe6060f1SDimitry Andric if (TLI->getSchedulingPreference() == Sched::Fast) 276fe6060f1SDimitry Andric return createFastDAGScheduler(IS, OptLevel); 277fe6060f1SDimitry Andric if (TLI->getSchedulingPreference() == Sched::Linearize) 278fe6060f1SDimitry Andric return createDAGLinearizer(IS, OptLevel); 2790b57cec5SDimitry Andric assert(TLI->getSchedulingPreference() == Sched::ILP && 2800b57cec5SDimitry Andric "Unknown sched type!"); 2810b57cec5SDimitry Andric return createILPListDAGScheduler(IS, OptLevel); 2820b57cec5SDimitry Andric } 2830b57cec5SDimitry Andric 2840b57cec5SDimitry Andric } // end namespace llvm 2850b57cec5SDimitry Andric 2860b57cec5SDimitry Andric // EmitInstrWithCustomInserter - This method should be implemented by targets 2870b57cec5SDimitry Andric // that mark instructions with the 'usesCustomInserter' flag. These 2880b57cec5SDimitry Andric // instructions are special in various ways, which require special support to 2890b57cec5SDimitry Andric // insert. The specified MachineInstr is created but not inserted into any 2900b57cec5SDimitry Andric // basic blocks, and this method is called to expand it into a sequence of 2910b57cec5SDimitry Andric // instructions, potentially also creating new basic blocks and control flow. 2920b57cec5SDimitry Andric // When new basic blocks are inserted and the edges from MBB to its successors 2930b57cec5SDimitry Andric // are modified, the method should insert pairs of <OldSucc, NewSucc> into the 2940b57cec5SDimitry Andric // DenseMap. 2950b57cec5SDimitry Andric MachineBasicBlock * 2960b57cec5SDimitry Andric TargetLowering::EmitInstrWithCustomInserter(MachineInstr &MI, 2970b57cec5SDimitry Andric MachineBasicBlock *MBB) const { 2980b57cec5SDimitry Andric #ifndef NDEBUG 2990b57cec5SDimitry Andric dbgs() << "If a target marks an instruction with " 3000b57cec5SDimitry Andric "'usesCustomInserter', it must implement " 3010eae32dcSDimitry Andric "TargetLowering::EmitInstrWithCustomInserter!\n"; 3020b57cec5SDimitry Andric #endif 3030b57cec5SDimitry Andric llvm_unreachable(nullptr); 3040b57cec5SDimitry Andric } 3050b57cec5SDimitry Andric 3060b57cec5SDimitry Andric void TargetLowering::AdjustInstrPostInstrSelection(MachineInstr &MI, 3070b57cec5SDimitry Andric SDNode *Node) const { 3080b57cec5SDimitry Andric assert(!MI.hasPostISelHook() && 3090b57cec5SDimitry Andric "If a target marks an instruction with 'hasPostISelHook', " 3100b57cec5SDimitry Andric "it must implement TargetLowering::AdjustInstrPostInstrSelection!"); 3110b57cec5SDimitry Andric } 3120b57cec5SDimitry Andric 3130b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 3140b57cec5SDimitry Andric // SelectionDAGISel code 3150b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 3160b57cec5SDimitry Andric 317bdd1243dSDimitry Andric SelectionDAGISel::SelectionDAGISel(char &ID, TargetMachine &tm, 318bdd1243dSDimitry Andric CodeGenOpt::Level OL) 319480093f4SDimitry Andric : MachineFunctionPass(ID), TM(tm), FuncInfo(new FunctionLoweringInfo()), 3200b57cec5SDimitry Andric SwiftError(new SwiftErrorValueTracking()), 3210b57cec5SDimitry Andric CurDAG(new SelectionDAG(tm, OL)), 322480093f4SDimitry Andric SDB(std::make_unique<SelectionDAGBuilder>(*CurDAG, *FuncInfo, *SwiftError, 323480093f4SDimitry Andric OL)), 3241fd87a68SDimitry Andric OptLevel(OL) { 3250b57cec5SDimitry Andric initializeGCModuleInfoPass(*PassRegistry::getPassRegistry()); 3260b57cec5SDimitry Andric initializeBranchProbabilityInfoWrapperPassPass( 3270b57cec5SDimitry Andric *PassRegistry::getPassRegistry()); 3280b57cec5SDimitry Andric initializeAAResultsWrapperPassPass(*PassRegistry::getPassRegistry()); 329480093f4SDimitry Andric initializeTargetLibraryInfoWrapperPassPass(*PassRegistry::getPassRegistry()); 3300b57cec5SDimitry Andric } 3310b57cec5SDimitry Andric 3320b57cec5SDimitry Andric SelectionDAGISel::~SelectionDAGISel() { 3330b57cec5SDimitry Andric delete CurDAG; 3340b57cec5SDimitry Andric delete SwiftError; 3350b57cec5SDimitry Andric } 3360b57cec5SDimitry Andric 3370b57cec5SDimitry Andric void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const { 3380b57cec5SDimitry Andric if (OptLevel != CodeGenOpt::None) 3390b57cec5SDimitry Andric AU.addRequired<AAResultsWrapperPass>(); 3400b57cec5SDimitry Andric AU.addRequired<GCModuleInfo>(); 3410b57cec5SDimitry Andric AU.addRequired<StackProtector>(); 3420b57cec5SDimitry Andric AU.addPreserved<GCModuleInfo>(); 3430b57cec5SDimitry Andric AU.addRequired<TargetLibraryInfoWrapperPass>(); 3440b57cec5SDimitry Andric AU.addRequired<TargetTransformInfoWrapperPass>(); 345bdd1243dSDimitry Andric AU.addRequired<AssumptionCacheTracker>(); 3460b57cec5SDimitry Andric if (UseMBPI && OptLevel != CodeGenOpt::None) 3470b57cec5SDimitry Andric AU.addRequired<BranchProbabilityInfoWrapperPass>(); 348480093f4SDimitry Andric AU.addRequired<ProfileSummaryInfoWrapperPass>(); 349bdd1243dSDimitry Andric // AssignmentTrackingAnalysis only runs if assignment tracking is enabled for 350bdd1243dSDimitry Andric // the module. 351bdd1243dSDimitry Andric AU.addRequired<AssignmentTrackingAnalysis>(); 352bdd1243dSDimitry Andric AU.addPreserved<AssignmentTrackingAnalysis>(); 3535ffd83dbSDimitry Andric if (OptLevel != CodeGenOpt::None) 354480093f4SDimitry Andric LazyBlockFrequencyInfoPass::getLazyBFIAnalysisUsage(AU); 3550b57cec5SDimitry Andric MachineFunctionPass::getAnalysisUsage(AU); 3560b57cec5SDimitry Andric } 3570b57cec5SDimitry Andric 3580b57cec5SDimitry Andric static void computeUsesMSVCFloatingPoint(const Triple &TT, const Function &F, 3590b57cec5SDimitry Andric MachineModuleInfo &MMI) { 3600b57cec5SDimitry Andric // Only needed for MSVC 3610b57cec5SDimitry Andric if (!TT.isWindowsMSVCEnvironment()) 3620b57cec5SDimitry Andric return; 3630b57cec5SDimitry Andric 3640b57cec5SDimitry Andric // If it's already set, nothing to do. 3650b57cec5SDimitry Andric if (MMI.usesMSVCFloatingPoint()) 3660b57cec5SDimitry Andric return; 3670b57cec5SDimitry Andric 3680b57cec5SDimitry Andric for (const Instruction &I : instructions(F)) { 3690b57cec5SDimitry Andric if (I.getType()->isFPOrFPVectorTy()) { 3700b57cec5SDimitry Andric MMI.setUsesMSVCFloatingPoint(true); 3710b57cec5SDimitry Andric return; 3720b57cec5SDimitry Andric } 3730b57cec5SDimitry Andric for (const auto &Op : I.operands()) { 3740b57cec5SDimitry Andric if (Op->getType()->isFPOrFPVectorTy()) { 3750b57cec5SDimitry Andric MMI.setUsesMSVCFloatingPoint(true); 3760b57cec5SDimitry Andric return; 3770b57cec5SDimitry Andric } 3780b57cec5SDimitry Andric } 3790b57cec5SDimitry Andric } 3800b57cec5SDimitry Andric } 3810b57cec5SDimitry Andric 3820b57cec5SDimitry Andric bool SelectionDAGISel::runOnMachineFunction(MachineFunction &mf) { 3830b57cec5SDimitry Andric // If we already selected that function, we do not need to run SDISel. 3840b57cec5SDimitry Andric if (mf.getProperties().hasProperty( 3850b57cec5SDimitry Andric MachineFunctionProperties::Property::Selected)) 3860b57cec5SDimitry Andric return false; 3870b57cec5SDimitry Andric // Do some sanity-checking on the command-line options. 3880b57cec5SDimitry Andric assert((!EnableFastISelAbort || TM.Options.EnableFastISel) && 3890b57cec5SDimitry Andric "-fast-isel-abort > 0 requires -fast-isel"); 3900b57cec5SDimitry Andric 3910b57cec5SDimitry Andric const Function &Fn = mf.getFunction(); 3920b57cec5SDimitry Andric MF = &mf; 3930b57cec5SDimitry Andric 3943a9a9c0cSDimitry Andric // Decide what flavour of variable location debug-info will be used, before 3953a9a9c0cSDimitry Andric // we change the optimisation level. 396bdd1243dSDimitry Andric bool InstrRef = mf.shouldUseDebugInstrRef(); 397bdd1243dSDimitry Andric mf.setUseDebugInstrRef(InstrRef); 3983a9a9c0cSDimitry Andric 3990b57cec5SDimitry Andric // Reset the target options before resetting the optimization 4000b57cec5SDimitry Andric // level below. 4010b57cec5SDimitry Andric // FIXME: This is a horrible hack and should be processed via 4020b57cec5SDimitry Andric // codegen looking at the optimization level explicitly when 4030b57cec5SDimitry Andric // it wants to look at it. 4040b57cec5SDimitry Andric TM.resetTargetOptions(Fn); 4050b57cec5SDimitry Andric // Reset OptLevel to None for optnone functions. 4060b57cec5SDimitry Andric CodeGenOpt::Level NewOptLevel = OptLevel; 4070b57cec5SDimitry Andric if (OptLevel != CodeGenOpt::None && skipFunction(Fn)) 4080b57cec5SDimitry Andric NewOptLevel = CodeGenOpt::None; 4090b57cec5SDimitry Andric OptLevelChanger OLC(*this, NewOptLevel); 4100b57cec5SDimitry Andric 4110b57cec5SDimitry Andric TII = MF->getSubtarget().getInstrInfo(); 4120b57cec5SDimitry Andric TLI = MF->getSubtarget().getTargetLowering(); 4130b57cec5SDimitry Andric RegInfo = &MF->getRegInfo(); 4148bcb0991SDimitry Andric LibInfo = &getAnalysis<TargetLibraryInfoWrapperPass>().getTLI(Fn); 4150b57cec5SDimitry Andric GFI = Fn.hasGC() ? &getAnalysis<GCModuleInfo>().getFunctionInfo(Fn) : nullptr; 4168bcb0991SDimitry Andric ORE = std::make_unique<OptimizationRemarkEmitter>(&Fn); 417bdd1243dSDimitry Andric AC = &getAnalysis<AssumptionCacheTracker>().getAssumptionCache(mf.getFunction()); 418480093f4SDimitry Andric auto *PSI = &getAnalysis<ProfileSummaryInfoWrapperPass>().getPSI(); 4195ffd83dbSDimitry Andric BlockFrequencyInfo *BFI = nullptr; 4205ffd83dbSDimitry Andric if (PSI && PSI->hasProfileSummary() && OptLevel != CodeGenOpt::None) 4215ffd83dbSDimitry Andric BFI = &getAnalysis<LazyBlockFrequencyInfoPass>().getBFI(); 4220b57cec5SDimitry Andric 423bdd1243dSDimitry Andric FunctionVarLocs const *FnVarLocs = nullptr; 424bdd1243dSDimitry Andric if (isAssignmentTrackingEnabled(*Fn.getParent())) 425bdd1243dSDimitry Andric FnVarLocs = getAnalysis<AssignmentTrackingAnalysis>().getResults(); 426bdd1243dSDimitry Andric 4270b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "\n\n\n=== " << Fn.getName() << "\n"); 4280b57cec5SDimitry Andric 429*06c3fb27SDimitry Andric UniformityInfo *UA = nullptr; 430*06c3fb27SDimitry Andric if (auto *UAPass = getAnalysisIfAvailable<UniformityInfoWrapperPass>()) 431*06c3fb27SDimitry Andric UA = &UAPass->getUniformityInfo(); 432*06c3fb27SDimitry Andric CurDAG->init(*MF, *ORE, this, LibInfo, UA, PSI, BFI, FnVarLocs); 4330b57cec5SDimitry Andric FuncInfo->set(Fn, *MF, CurDAG); 4340b57cec5SDimitry Andric SwiftError->setFunction(*MF); 4350b57cec5SDimitry Andric 4360b57cec5SDimitry Andric // Now get the optional analyzes if we want to. 4370b57cec5SDimitry Andric // This is based on the possibly changed OptLevel (after optnone is taken 4380b57cec5SDimitry Andric // into account). That's unfortunate but OK because it just means we won't 4390b57cec5SDimitry Andric // ask for passes that have been required anyway. 4400b57cec5SDimitry Andric 4410b57cec5SDimitry Andric if (UseMBPI && OptLevel != CodeGenOpt::None) 4420b57cec5SDimitry Andric FuncInfo->BPI = &getAnalysis<BranchProbabilityInfoWrapperPass>().getBPI(); 4430b57cec5SDimitry Andric else 4440b57cec5SDimitry Andric FuncInfo->BPI = nullptr; 4450b57cec5SDimitry Andric 4460b57cec5SDimitry Andric if (OptLevel != CodeGenOpt::None) 4470b57cec5SDimitry Andric AA = &getAnalysis<AAResultsWrapperPass>().getAAResults(); 4480b57cec5SDimitry Andric else 4490b57cec5SDimitry Andric AA = nullptr; 4500b57cec5SDimitry Andric 451bdd1243dSDimitry Andric SDB->init(GFI, AA, AC, LibInfo); 4520b57cec5SDimitry Andric 4530b57cec5SDimitry Andric MF->setHasInlineAsm(false); 4540b57cec5SDimitry Andric 4550b57cec5SDimitry Andric FuncInfo->SplitCSR = false; 4560b57cec5SDimitry Andric 4570b57cec5SDimitry Andric // We split CSR if the target supports it for the given function 4580b57cec5SDimitry Andric // and the function has only return exits. 4590b57cec5SDimitry Andric if (OptLevel != CodeGenOpt::None && TLI->supportSplitCSR(MF)) { 4600b57cec5SDimitry Andric FuncInfo->SplitCSR = true; 4610b57cec5SDimitry Andric 4620b57cec5SDimitry Andric // Collect all the return blocks. 4630b57cec5SDimitry Andric for (const BasicBlock &BB : Fn) { 4640b57cec5SDimitry Andric if (!succ_empty(&BB)) 4650b57cec5SDimitry Andric continue; 4660b57cec5SDimitry Andric 4670b57cec5SDimitry Andric const Instruction *Term = BB.getTerminator(); 4680b57cec5SDimitry Andric if (isa<UnreachableInst>(Term) || isa<ReturnInst>(Term)) 4690b57cec5SDimitry Andric continue; 4700b57cec5SDimitry Andric 4710b57cec5SDimitry Andric // Bail out if the exit block is not Return nor Unreachable. 4720b57cec5SDimitry Andric FuncInfo->SplitCSR = false; 4730b57cec5SDimitry Andric break; 4740b57cec5SDimitry Andric } 4750b57cec5SDimitry Andric } 4760b57cec5SDimitry Andric 4770b57cec5SDimitry Andric MachineBasicBlock *EntryMBB = &MF->front(); 4780b57cec5SDimitry Andric if (FuncInfo->SplitCSR) 4790b57cec5SDimitry Andric // This performs initialization so lowering for SplitCSR will be correct. 4800b57cec5SDimitry Andric TLI->initializeSplitCSR(EntryMBB); 4810b57cec5SDimitry Andric 4820b57cec5SDimitry Andric SelectAllBasicBlocks(Fn); 4830b57cec5SDimitry Andric if (FastISelFailed && EnableFastISelFallbackReport) { 4840b57cec5SDimitry Andric DiagnosticInfoISelFallback DiagFallback(Fn); 4850b57cec5SDimitry Andric Fn.getContext().diagnose(DiagFallback); 4860b57cec5SDimitry Andric } 4870b57cec5SDimitry Andric 4880b57cec5SDimitry Andric // Replace forward-declared registers with the registers containing 4890b57cec5SDimitry Andric // the desired value. 4900b57cec5SDimitry Andric // Note: it is important that this happens **before** the call to 4910b57cec5SDimitry Andric // EmitLiveInCopies, since implementations can skip copies of unused 4920b57cec5SDimitry Andric // registers. If we don't apply the reg fixups before, some registers may 4930b57cec5SDimitry Andric // appear as unused and will be skipped, resulting in bad MI. 4940b57cec5SDimitry Andric MachineRegisterInfo &MRI = MF->getRegInfo(); 4955ffd83dbSDimitry Andric for (DenseMap<Register, Register>::iterator I = FuncInfo->RegFixups.begin(), 4960b57cec5SDimitry Andric E = FuncInfo->RegFixups.end(); 4970b57cec5SDimitry Andric I != E; ++I) { 4985ffd83dbSDimitry Andric Register From = I->first; 4995ffd83dbSDimitry Andric Register To = I->second; 5000b57cec5SDimitry Andric // If To is also scheduled to be replaced, find what its ultimate 5010b57cec5SDimitry Andric // replacement is. 5020b57cec5SDimitry Andric while (true) { 5035ffd83dbSDimitry Andric DenseMap<Register, Register>::iterator J = FuncInfo->RegFixups.find(To); 5040b57cec5SDimitry Andric if (J == E) 5050b57cec5SDimitry Andric break; 5060b57cec5SDimitry Andric To = J->second; 5070b57cec5SDimitry Andric } 5080b57cec5SDimitry Andric // Make sure the new register has a sufficiently constrained register class. 509bdd1243dSDimitry Andric if (From.isVirtual() && To.isVirtual()) 5100b57cec5SDimitry Andric MRI.constrainRegClass(To, MRI.getRegClass(From)); 5110b57cec5SDimitry Andric // Replace it. 5120b57cec5SDimitry Andric 5130b57cec5SDimitry Andric // Replacing one register with another won't touch the kill flags. 5140b57cec5SDimitry Andric // We need to conservatively clear the kill flags as a kill on the old 5150b57cec5SDimitry Andric // register might dominate existing uses of the new register. 5160b57cec5SDimitry Andric if (!MRI.use_empty(To)) 5170b57cec5SDimitry Andric MRI.clearKillFlags(From); 5180b57cec5SDimitry Andric MRI.replaceRegWith(From, To); 5190b57cec5SDimitry Andric } 5200b57cec5SDimitry Andric 5210b57cec5SDimitry Andric // If the first basic block in the function has live ins that need to be 5220b57cec5SDimitry Andric // copied into vregs, emit the copies into the top of the block before 5230b57cec5SDimitry Andric // emitting the code for the block. 5240b57cec5SDimitry Andric const TargetRegisterInfo &TRI = *MF->getSubtarget().getRegisterInfo(); 5250b57cec5SDimitry Andric RegInfo->EmitLiveInCopies(EntryMBB, TRI, *TII); 5260b57cec5SDimitry Andric 5270b57cec5SDimitry Andric // Insert copies in the entry block and the return blocks. 5280b57cec5SDimitry Andric if (FuncInfo->SplitCSR) { 5290b57cec5SDimitry Andric SmallVector<MachineBasicBlock*, 4> Returns; 5300b57cec5SDimitry Andric // Collect all the return blocks. 5310b57cec5SDimitry Andric for (MachineBasicBlock &MBB : mf) { 5320b57cec5SDimitry Andric if (!MBB.succ_empty()) 5330b57cec5SDimitry Andric continue; 5340b57cec5SDimitry Andric 5350b57cec5SDimitry Andric MachineBasicBlock::iterator Term = MBB.getFirstTerminator(); 5360b57cec5SDimitry Andric if (Term != MBB.end() && Term->isReturn()) { 5370b57cec5SDimitry Andric Returns.push_back(&MBB); 5380b57cec5SDimitry Andric continue; 5390b57cec5SDimitry Andric } 5400b57cec5SDimitry Andric } 5410b57cec5SDimitry Andric TLI->insertCopiesSplitCSR(EntryMBB, Returns); 5420b57cec5SDimitry Andric } 5430b57cec5SDimitry Andric 5440b57cec5SDimitry Andric DenseMap<unsigned, unsigned> LiveInMap; 5450b57cec5SDimitry Andric if (!FuncInfo->ArgDbgValues.empty()) 5460b57cec5SDimitry Andric for (std::pair<unsigned, unsigned> LI : RegInfo->liveins()) 5470b57cec5SDimitry Andric if (LI.second) 5480b57cec5SDimitry Andric LiveInMap.insert(LI); 5490b57cec5SDimitry Andric 5500b57cec5SDimitry Andric // Insert DBG_VALUE instructions for function arguments to the entry block. 5510b57cec5SDimitry Andric for (unsigned i = 0, e = FuncInfo->ArgDbgValues.size(); i != e; ++i) { 5520b57cec5SDimitry Andric MachineInstr *MI = FuncInfo->ArgDbgValues[e - i - 1]; 553fe6060f1SDimitry Andric assert(MI->getOpcode() != TargetOpcode::DBG_VALUE_LIST && 554fe6060f1SDimitry Andric "Function parameters should not be described by DBG_VALUE_LIST."); 555bdd1243dSDimitry Andric bool hasFI = MI->getDebugOperand(0).isFI(); 5560b57cec5SDimitry Andric Register Reg = 557bdd1243dSDimitry Andric hasFI ? TRI.getFrameRegister(*MF) : MI->getDebugOperand(0).getReg(); 558bdd1243dSDimitry Andric if (Reg.isPhysical()) 5590b57cec5SDimitry Andric EntryMBB->insert(EntryMBB->begin(), MI); 5600b57cec5SDimitry Andric else { 5610b57cec5SDimitry Andric MachineInstr *Def = RegInfo->getVRegDef(Reg); 5620b57cec5SDimitry Andric if (Def) { 5630b57cec5SDimitry Andric MachineBasicBlock::iterator InsertPos = Def; 5640b57cec5SDimitry Andric // FIXME: VR def may not be in entry block. 5650b57cec5SDimitry Andric Def->getParent()->insert(std::next(InsertPos), MI); 5660b57cec5SDimitry Andric } else 5670b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Dropping debug info for dead vreg" 5688bcb0991SDimitry Andric << Register::virtReg2Index(Reg) << "\n"); 5690b57cec5SDimitry Andric } 5700b57cec5SDimitry Andric 571fe6060f1SDimitry Andric // Don't try and extend through copies in instruction referencing mode. 572fe6060f1SDimitry Andric if (InstrRef) 573fe6060f1SDimitry Andric continue; 574fe6060f1SDimitry Andric 5750b57cec5SDimitry Andric // If Reg is live-in then update debug info to track its copy in a vreg. 5760b57cec5SDimitry Andric DenseMap<unsigned, unsigned>::iterator LDI = LiveInMap.find(Reg); 5770b57cec5SDimitry Andric if (LDI != LiveInMap.end()) { 5780b57cec5SDimitry Andric assert(!hasFI && "There's no handling of frame pointer updating here yet " 5790b57cec5SDimitry Andric "- add if needed"); 5800b57cec5SDimitry Andric MachineInstr *Def = RegInfo->getVRegDef(LDI->second); 5810b57cec5SDimitry Andric MachineBasicBlock::iterator InsertPos = Def; 5820b57cec5SDimitry Andric const MDNode *Variable = MI->getDebugVariable(); 5830b57cec5SDimitry Andric const MDNode *Expr = MI->getDebugExpression(); 5840b57cec5SDimitry Andric DebugLoc DL = MI->getDebugLoc(); 5850b57cec5SDimitry Andric bool IsIndirect = MI->isIndirectDebugValue(); 5860b57cec5SDimitry Andric if (IsIndirect) 587bdd1243dSDimitry Andric assert(MI->getDebugOffset().getImm() == 0 && 5880b57cec5SDimitry Andric "DBG_VALUE with nonzero offset"); 5890b57cec5SDimitry Andric assert(cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(DL) && 5900b57cec5SDimitry Andric "Expected inlined-at fields to agree"); 591fe6060f1SDimitry Andric assert(MI->getOpcode() != TargetOpcode::DBG_VALUE_LIST && 592fe6060f1SDimitry Andric "Didn't expect to see a DBG_VALUE_LIST here"); 5930b57cec5SDimitry Andric // Def is never a terminator here, so it is ok to increment InsertPos. 5940b57cec5SDimitry Andric BuildMI(*EntryMBB, ++InsertPos, DL, TII->get(TargetOpcode::DBG_VALUE), 5950b57cec5SDimitry Andric IsIndirect, LDI->second, Variable, Expr); 5960b57cec5SDimitry Andric 5970b57cec5SDimitry Andric // If this vreg is directly copied into an exported register then 5980b57cec5SDimitry Andric // that COPY instructions also need DBG_VALUE, if it is the only 5990b57cec5SDimitry Andric // user of LDI->second. 6000b57cec5SDimitry Andric MachineInstr *CopyUseMI = nullptr; 6010b57cec5SDimitry Andric for (MachineRegisterInfo::use_instr_iterator 6020b57cec5SDimitry Andric UI = RegInfo->use_instr_begin(LDI->second), 6030b57cec5SDimitry Andric E = RegInfo->use_instr_end(); UI != E; ) { 6040b57cec5SDimitry Andric MachineInstr *UseMI = &*(UI++); 6050b57cec5SDimitry Andric if (UseMI->isDebugValue()) continue; 6060b57cec5SDimitry Andric if (UseMI->isCopy() && !CopyUseMI && UseMI->getParent() == EntryMBB) { 6070b57cec5SDimitry Andric CopyUseMI = UseMI; continue; 6080b57cec5SDimitry Andric } 6090b57cec5SDimitry Andric // Otherwise this is another use or second copy use. 6100b57cec5SDimitry Andric CopyUseMI = nullptr; break; 6110b57cec5SDimitry Andric } 6125ffd83dbSDimitry Andric if (CopyUseMI && 6135ffd83dbSDimitry Andric TRI.getRegSizeInBits(LDI->second, MRI) == 6145ffd83dbSDimitry Andric TRI.getRegSizeInBits(CopyUseMI->getOperand(0).getReg(), MRI)) { 6150b57cec5SDimitry Andric // Use MI's debug location, which describes where Variable was 6160b57cec5SDimitry Andric // declared, rather than whatever is attached to CopyUseMI. 6170b57cec5SDimitry Andric MachineInstr *NewMI = 6180b57cec5SDimitry Andric BuildMI(*MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsIndirect, 6190b57cec5SDimitry Andric CopyUseMI->getOperand(0).getReg(), Variable, Expr); 6200b57cec5SDimitry Andric MachineBasicBlock::iterator Pos = CopyUseMI; 6210b57cec5SDimitry Andric EntryMBB->insertAfter(Pos, NewMI); 6220b57cec5SDimitry Andric } 6230b57cec5SDimitry Andric } 6240b57cec5SDimitry Andric } 6250b57cec5SDimitry Andric 626fe6060f1SDimitry Andric // For debug-info, in instruction referencing mode, we need to perform some 627fe6060f1SDimitry Andric // post-isel maintenence. 628bdd1243dSDimitry Andric if (MF->useDebugInstrRef()) 629fe6060f1SDimitry Andric MF->finalizeDebugInstrRefs(); 630fe6060f1SDimitry Andric 6310b57cec5SDimitry Andric // Determine if there are any calls in this machine function. 6320b57cec5SDimitry Andric MachineFrameInfo &MFI = MF->getFrameInfo(); 6330b57cec5SDimitry Andric for (const auto &MBB : *MF) { 6340b57cec5SDimitry Andric if (MFI.hasCalls() && MF->hasInlineAsm()) 6350b57cec5SDimitry Andric break; 6360b57cec5SDimitry Andric 6370b57cec5SDimitry Andric for (const auto &MI : MBB) { 6380b57cec5SDimitry Andric const MCInstrDesc &MCID = TII->get(MI.getOpcode()); 6390b57cec5SDimitry Andric if ((MCID.isCall() && !MCID.isReturn()) || 6400b57cec5SDimitry Andric MI.isStackAligningInlineAsm()) { 6410b57cec5SDimitry Andric MFI.setHasCalls(true); 6420b57cec5SDimitry Andric } 6430b57cec5SDimitry Andric if (MI.isInlineAsm()) { 6440b57cec5SDimitry Andric MF->setHasInlineAsm(true); 6450b57cec5SDimitry Andric } 6460b57cec5SDimitry Andric } 6470b57cec5SDimitry Andric } 6480b57cec5SDimitry Andric 6490b57cec5SDimitry Andric // Determine if there is a call to setjmp in the machine function. 6500b57cec5SDimitry Andric MF->setExposesReturnsTwice(Fn.callsFunctionThatReturnsTwice()); 6510b57cec5SDimitry Andric 6520b57cec5SDimitry Andric // Determine if floating point is used for msvc 6530b57cec5SDimitry Andric computeUsesMSVCFloatingPoint(TM.getTargetTriple(), Fn, MF->getMMI()); 6540b57cec5SDimitry Andric 6550b57cec5SDimitry Andric // Release function-specific state. SDB and CurDAG are already cleared 6560b57cec5SDimitry Andric // at this point. 6570b57cec5SDimitry Andric FuncInfo->clear(); 6580b57cec5SDimitry Andric 6590b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "*** MachineFunction at end of ISel ***\n"); 6600b57cec5SDimitry Andric LLVM_DEBUG(MF->print(dbgs())); 6610b57cec5SDimitry Andric 6620b57cec5SDimitry Andric return true; 6630b57cec5SDimitry Andric } 6640b57cec5SDimitry Andric 6650b57cec5SDimitry Andric static void reportFastISelFailure(MachineFunction &MF, 6660b57cec5SDimitry Andric OptimizationRemarkEmitter &ORE, 6670b57cec5SDimitry Andric OptimizationRemarkMissed &R, 6680b57cec5SDimitry Andric bool ShouldAbort) { 6690b57cec5SDimitry Andric // Print the function name explicitly if we don't have a debug location (which 6700b57cec5SDimitry Andric // makes the diagnostic less useful) or if we're going to emit a raw error. 6710b57cec5SDimitry Andric if (!R.getLocation().isValid() || ShouldAbort) 6720b57cec5SDimitry Andric R << (" (in function: " + MF.getName() + ")").str(); 6730b57cec5SDimitry Andric 6740b57cec5SDimitry Andric if (ShouldAbort) 675349cc55cSDimitry Andric report_fatal_error(Twine(R.getMsg())); 6760b57cec5SDimitry Andric 6770b57cec5SDimitry Andric ORE.emit(R); 67881ad6265SDimitry Andric LLVM_DEBUG(dbgs() << R.getMsg() << "\n"); 6790b57cec5SDimitry Andric } 6800b57cec5SDimitry Andric 6810b57cec5SDimitry Andric void SelectionDAGISel::SelectBasicBlock(BasicBlock::const_iterator Begin, 6820b57cec5SDimitry Andric BasicBlock::const_iterator End, 6830b57cec5SDimitry Andric bool &HadTailCall) { 6840b57cec5SDimitry Andric // Allow creating illegal types during DAG building for the basic block. 6850b57cec5SDimitry Andric CurDAG->NewNodesMustHaveLegalTypes = false; 6860b57cec5SDimitry Andric 6870b57cec5SDimitry Andric // Lower the instructions. If a call is emitted as a tail call, cease emitting 6880b57cec5SDimitry Andric // nodes for this block. 6890b57cec5SDimitry Andric for (BasicBlock::const_iterator I = Begin; I != End && !SDB->HasTailCall; ++I) { 6900b57cec5SDimitry Andric if (!ElidedArgCopyInstrs.count(&*I)) 6910b57cec5SDimitry Andric SDB->visit(*I); 6920b57cec5SDimitry Andric } 6930b57cec5SDimitry Andric 6940b57cec5SDimitry Andric // Make sure the root of the DAG is up-to-date. 6950b57cec5SDimitry Andric CurDAG->setRoot(SDB->getControlRoot()); 6960b57cec5SDimitry Andric HadTailCall = SDB->HasTailCall; 6970b57cec5SDimitry Andric SDB->resolveOrClearDbgInfo(); 6980b57cec5SDimitry Andric SDB->clear(); 6990b57cec5SDimitry Andric 7000b57cec5SDimitry Andric // Final step, emit the lowered DAG as machine code. 7010b57cec5SDimitry Andric CodeGenAndEmitDAG(); 7020b57cec5SDimitry Andric } 7030b57cec5SDimitry Andric 7040b57cec5SDimitry Andric void SelectionDAGISel::ComputeLiveOutVRegInfo() { 705480093f4SDimitry Andric SmallPtrSet<SDNode *, 16> Added; 7060b57cec5SDimitry Andric SmallVector<SDNode*, 128> Worklist; 7070b57cec5SDimitry Andric 7080b57cec5SDimitry Andric Worklist.push_back(CurDAG->getRoot().getNode()); 709480093f4SDimitry Andric Added.insert(CurDAG->getRoot().getNode()); 7100b57cec5SDimitry Andric 7110b57cec5SDimitry Andric KnownBits Known; 7120b57cec5SDimitry Andric 7130b57cec5SDimitry Andric do { 7140b57cec5SDimitry Andric SDNode *N = Worklist.pop_back_val(); 7150b57cec5SDimitry Andric 7160b57cec5SDimitry Andric // Otherwise, add all chain operands to the worklist. 7170b57cec5SDimitry Andric for (const SDValue &Op : N->op_values()) 718480093f4SDimitry Andric if (Op.getValueType() == MVT::Other && Added.insert(Op.getNode()).second) 7190b57cec5SDimitry Andric Worklist.push_back(Op.getNode()); 7200b57cec5SDimitry Andric 7210b57cec5SDimitry Andric // If this is a CopyToReg with a vreg dest, process it. 7220b57cec5SDimitry Andric if (N->getOpcode() != ISD::CopyToReg) 7230b57cec5SDimitry Andric continue; 7240b57cec5SDimitry Andric 7250b57cec5SDimitry Andric unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg(); 7268bcb0991SDimitry Andric if (!Register::isVirtualRegister(DestReg)) 7270b57cec5SDimitry Andric continue; 7280b57cec5SDimitry Andric 7290b57cec5SDimitry Andric // Ignore non-integer values. 7300b57cec5SDimitry Andric SDValue Src = N->getOperand(2); 7310b57cec5SDimitry Andric EVT SrcVT = Src.getValueType(); 7320b57cec5SDimitry Andric if (!SrcVT.isInteger()) 7330b57cec5SDimitry Andric continue; 7340b57cec5SDimitry Andric 7350b57cec5SDimitry Andric unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src); 7360b57cec5SDimitry Andric Known = CurDAG->computeKnownBits(Src); 7370b57cec5SDimitry Andric FuncInfo->AddLiveOutRegInfo(DestReg, NumSignBits, Known); 7380b57cec5SDimitry Andric } while (!Worklist.empty()); 7390b57cec5SDimitry Andric } 7400b57cec5SDimitry Andric 7410b57cec5SDimitry Andric void SelectionDAGISel::CodeGenAndEmitDAG() { 7420b57cec5SDimitry Andric StringRef GroupName = "sdag"; 7430b57cec5SDimitry Andric StringRef GroupDescription = "Instruction Selection and Scheduling"; 7440b57cec5SDimitry Andric std::string BlockName; 7450b57cec5SDimitry Andric bool MatchFilterBB = false; (void)MatchFilterBB; 7460b57cec5SDimitry Andric #ifndef NDEBUG 7470b57cec5SDimitry Andric TargetTransformInfo &TTI = 7480b57cec5SDimitry Andric getAnalysis<TargetTransformInfoWrapperPass>().getTTI(*FuncInfo->Fn); 7490b57cec5SDimitry Andric #endif 7500b57cec5SDimitry Andric 7510b57cec5SDimitry Andric // Pre-type legalization allow creation of any node types. 7520b57cec5SDimitry Andric CurDAG->NewNodesMustHaveLegalTypes = false; 7530b57cec5SDimitry Andric 7540b57cec5SDimitry Andric #ifndef NDEBUG 7550b57cec5SDimitry Andric MatchFilterBB = (FilterDAGBasicBlockName.empty() || 7560b57cec5SDimitry Andric FilterDAGBasicBlockName == 7570b57cec5SDimitry Andric FuncInfo->MBB->getBasicBlock()->getName()); 7580b57cec5SDimitry Andric #endif 7590b57cec5SDimitry Andric #ifdef NDEBUG 760480093f4SDimitry Andric if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewDAGCombineLT || 761480093f4SDimitry Andric ViewLegalizeDAGs || ViewDAGCombine2 || ViewISelDAGs || ViewSchedDAGs || 7620b57cec5SDimitry Andric ViewSUnitDAGs) 7630b57cec5SDimitry Andric #endif 7640b57cec5SDimitry Andric { 7650b57cec5SDimitry Andric BlockName = 7660b57cec5SDimitry Andric (MF->getName() + ":" + FuncInfo->MBB->getBasicBlock()->getName()).str(); 7670b57cec5SDimitry Andric } 7680b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Initial selection DAG: " 7690b57cec5SDimitry Andric << printMBBReference(*FuncInfo->MBB) << " '" << BlockName 7700b57cec5SDimitry Andric << "'\n"; 7710b57cec5SDimitry Andric CurDAG->dump()); 7720b57cec5SDimitry Andric 773e8d8bef9SDimitry Andric #ifndef NDEBUG 774e8d8bef9SDimitry Andric if (TTI.hasBranchDivergence()) 775349cc55cSDimitry Andric CurDAG->VerifyDAGDivergence(); 776e8d8bef9SDimitry Andric #endif 777e8d8bef9SDimitry Andric 7780b57cec5SDimitry Andric if (ViewDAGCombine1 && MatchFilterBB) 7790b57cec5SDimitry Andric CurDAG->viewGraph("dag-combine1 input for " + BlockName); 7800b57cec5SDimitry Andric 7810b57cec5SDimitry Andric // Run the DAG combiner in pre-legalize mode. 7820b57cec5SDimitry Andric { 7830b57cec5SDimitry Andric NamedRegionTimer T("combine1", "DAG Combining 1", GroupName, 7840b57cec5SDimitry Andric GroupDescription, TimePassesIsEnabled); 7850b57cec5SDimitry Andric CurDAG->Combine(BeforeLegalizeTypes, AA, OptLevel); 7860b57cec5SDimitry Andric } 7870b57cec5SDimitry Andric 7880b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Optimized lowered selection DAG: " 7890b57cec5SDimitry Andric << printMBBReference(*FuncInfo->MBB) << " '" << BlockName 7900b57cec5SDimitry Andric << "'\n"; 7910b57cec5SDimitry Andric CurDAG->dump()); 7920b57cec5SDimitry Andric 793e8d8bef9SDimitry Andric #ifndef NDEBUG 794e8d8bef9SDimitry Andric if (TTI.hasBranchDivergence()) 795349cc55cSDimitry Andric CurDAG->VerifyDAGDivergence(); 796e8d8bef9SDimitry Andric #endif 797e8d8bef9SDimitry Andric 7980b57cec5SDimitry Andric // Second step, hack on the DAG until it only uses operations and types that 7990b57cec5SDimitry Andric // the target supports. 8000b57cec5SDimitry Andric if (ViewLegalizeTypesDAGs && MatchFilterBB) 8010b57cec5SDimitry Andric CurDAG->viewGraph("legalize-types input for " + BlockName); 8020b57cec5SDimitry Andric 8030b57cec5SDimitry Andric bool Changed; 8040b57cec5SDimitry Andric { 8050b57cec5SDimitry Andric NamedRegionTimer T("legalize_types", "Type Legalization", GroupName, 8060b57cec5SDimitry Andric GroupDescription, TimePassesIsEnabled); 8070b57cec5SDimitry Andric Changed = CurDAG->LegalizeTypes(); 8080b57cec5SDimitry Andric } 8090b57cec5SDimitry Andric 8100b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Type-legalized selection DAG: " 8110b57cec5SDimitry Andric << printMBBReference(*FuncInfo->MBB) << " '" << BlockName 8120b57cec5SDimitry Andric << "'\n"; 8130b57cec5SDimitry Andric CurDAG->dump()); 8140b57cec5SDimitry Andric 815e8d8bef9SDimitry Andric #ifndef NDEBUG 816e8d8bef9SDimitry Andric if (TTI.hasBranchDivergence()) 817349cc55cSDimitry Andric CurDAG->VerifyDAGDivergence(); 818e8d8bef9SDimitry Andric #endif 819e8d8bef9SDimitry Andric 8200b57cec5SDimitry Andric // Only allow creation of legal node types. 8210b57cec5SDimitry Andric CurDAG->NewNodesMustHaveLegalTypes = true; 8220b57cec5SDimitry Andric 8230b57cec5SDimitry Andric if (Changed) { 8240b57cec5SDimitry Andric if (ViewDAGCombineLT && MatchFilterBB) 8250b57cec5SDimitry Andric CurDAG->viewGraph("dag-combine-lt input for " + BlockName); 8260b57cec5SDimitry Andric 8270b57cec5SDimitry Andric // Run the DAG combiner in post-type-legalize mode. 8280b57cec5SDimitry Andric { 8290b57cec5SDimitry Andric NamedRegionTimer T("combine_lt", "DAG Combining after legalize types", 8300b57cec5SDimitry Andric GroupName, GroupDescription, TimePassesIsEnabled); 8310b57cec5SDimitry Andric CurDAG->Combine(AfterLegalizeTypes, AA, OptLevel); 8320b57cec5SDimitry Andric } 8330b57cec5SDimitry Andric 8340b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Optimized type-legalized selection DAG: " 8350b57cec5SDimitry Andric << printMBBReference(*FuncInfo->MBB) << " '" << BlockName 8360b57cec5SDimitry Andric << "'\n"; 8370b57cec5SDimitry Andric CurDAG->dump()); 838e8d8bef9SDimitry Andric 839e8d8bef9SDimitry Andric #ifndef NDEBUG 840e8d8bef9SDimitry Andric if (TTI.hasBranchDivergence()) 841349cc55cSDimitry Andric CurDAG->VerifyDAGDivergence(); 842e8d8bef9SDimitry Andric #endif 8430b57cec5SDimitry Andric } 8440b57cec5SDimitry Andric 8450b57cec5SDimitry Andric { 8460b57cec5SDimitry Andric NamedRegionTimer T("legalize_vec", "Vector Legalization", GroupName, 8470b57cec5SDimitry Andric GroupDescription, TimePassesIsEnabled); 8480b57cec5SDimitry Andric Changed = CurDAG->LegalizeVectors(); 8490b57cec5SDimitry Andric } 8500b57cec5SDimitry Andric 8510b57cec5SDimitry Andric if (Changed) { 8520b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Vector-legalized selection DAG: " 8530b57cec5SDimitry Andric << printMBBReference(*FuncInfo->MBB) << " '" << BlockName 8540b57cec5SDimitry Andric << "'\n"; 8550b57cec5SDimitry Andric CurDAG->dump()); 8560b57cec5SDimitry Andric 857e8d8bef9SDimitry Andric #ifndef NDEBUG 858e8d8bef9SDimitry Andric if (TTI.hasBranchDivergence()) 859349cc55cSDimitry Andric CurDAG->VerifyDAGDivergence(); 860e8d8bef9SDimitry Andric #endif 861e8d8bef9SDimitry Andric 8620b57cec5SDimitry Andric { 8630b57cec5SDimitry Andric NamedRegionTimer T("legalize_types2", "Type Legalization 2", GroupName, 8640b57cec5SDimitry Andric GroupDescription, TimePassesIsEnabled); 8650b57cec5SDimitry Andric CurDAG->LegalizeTypes(); 8660b57cec5SDimitry Andric } 8670b57cec5SDimitry Andric 8680b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Vector/type-legalized selection DAG: " 8690b57cec5SDimitry Andric << printMBBReference(*FuncInfo->MBB) << " '" << BlockName 8700b57cec5SDimitry Andric << "'\n"; 8710b57cec5SDimitry Andric CurDAG->dump()); 8720b57cec5SDimitry Andric 873e8d8bef9SDimitry Andric #ifndef NDEBUG 874e8d8bef9SDimitry Andric if (TTI.hasBranchDivergence()) 875349cc55cSDimitry Andric CurDAG->VerifyDAGDivergence(); 876e8d8bef9SDimitry Andric #endif 877e8d8bef9SDimitry Andric 8780b57cec5SDimitry Andric if (ViewDAGCombineLT && MatchFilterBB) 8790b57cec5SDimitry Andric CurDAG->viewGraph("dag-combine-lv input for " + BlockName); 8800b57cec5SDimitry Andric 8810b57cec5SDimitry Andric // Run the DAG combiner in post-type-legalize mode. 8820b57cec5SDimitry Andric { 8830b57cec5SDimitry Andric NamedRegionTimer T("combine_lv", "DAG Combining after legalize vectors", 8840b57cec5SDimitry Andric GroupName, GroupDescription, TimePassesIsEnabled); 8850b57cec5SDimitry Andric CurDAG->Combine(AfterLegalizeVectorOps, AA, OptLevel); 8860b57cec5SDimitry Andric } 8870b57cec5SDimitry Andric 8880b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Optimized vector-legalized selection DAG: " 8890b57cec5SDimitry Andric << printMBBReference(*FuncInfo->MBB) << " '" << BlockName 8900b57cec5SDimitry Andric << "'\n"; 8910b57cec5SDimitry Andric CurDAG->dump()); 8920b57cec5SDimitry Andric 8930b57cec5SDimitry Andric #ifndef NDEBUG 8940b57cec5SDimitry Andric if (TTI.hasBranchDivergence()) 895349cc55cSDimitry Andric CurDAG->VerifyDAGDivergence(); 8960b57cec5SDimitry Andric #endif 8970b57cec5SDimitry Andric } 8980b57cec5SDimitry Andric 8990b57cec5SDimitry Andric if (ViewLegalizeDAGs && MatchFilterBB) 9000b57cec5SDimitry Andric CurDAG->viewGraph("legalize input for " + BlockName); 9010b57cec5SDimitry Andric 9020b57cec5SDimitry Andric { 9030b57cec5SDimitry Andric NamedRegionTimer T("legalize", "DAG Legalization", GroupName, 9040b57cec5SDimitry Andric GroupDescription, TimePassesIsEnabled); 9050b57cec5SDimitry Andric CurDAG->Legalize(); 9060b57cec5SDimitry Andric } 9070b57cec5SDimitry Andric 9080b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Legalized selection DAG: " 9090b57cec5SDimitry Andric << printMBBReference(*FuncInfo->MBB) << " '" << BlockName 9100b57cec5SDimitry Andric << "'\n"; 9110b57cec5SDimitry Andric CurDAG->dump()); 9120b57cec5SDimitry Andric 913e8d8bef9SDimitry Andric #ifndef NDEBUG 914e8d8bef9SDimitry Andric if (TTI.hasBranchDivergence()) 915349cc55cSDimitry Andric CurDAG->VerifyDAGDivergence(); 916e8d8bef9SDimitry Andric #endif 917e8d8bef9SDimitry Andric 9180b57cec5SDimitry Andric if (ViewDAGCombine2 && MatchFilterBB) 9190b57cec5SDimitry Andric CurDAG->viewGraph("dag-combine2 input for " + BlockName); 9200b57cec5SDimitry Andric 9210b57cec5SDimitry Andric // Run the DAG combiner in post-legalize mode. 9220b57cec5SDimitry Andric { 9230b57cec5SDimitry Andric NamedRegionTimer T("combine2", "DAG Combining 2", GroupName, 9240b57cec5SDimitry Andric GroupDescription, TimePassesIsEnabled); 9250b57cec5SDimitry Andric CurDAG->Combine(AfterLegalizeDAG, AA, OptLevel); 9260b57cec5SDimitry Andric } 9270b57cec5SDimitry Andric 9280b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Optimized legalized selection DAG: " 9290b57cec5SDimitry Andric << printMBBReference(*FuncInfo->MBB) << " '" << BlockName 9300b57cec5SDimitry Andric << "'\n"; 9310b57cec5SDimitry Andric CurDAG->dump()); 9320b57cec5SDimitry Andric 933e8d8bef9SDimitry Andric #ifndef NDEBUG 934e8d8bef9SDimitry Andric if (TTI.hasBranchDivergence()) 935349cc55cSDimitry Andric CurDAG->VerifyDAGDivergence(); 936e8d8bef9SDimitry Andric #endif 937e8d8bef9SDimitry Andric 9380b57cec5SDimitry Andric if (OptLevel != CodeGenOpt::None) 9390b57cec5SDimitry Andric ComputeLiveOutVRegInfo(); 9400b57cec5SDimitry Andric 9410b57cec5SDimitry Andric if (ViewISelDAGs && MatchFilterBB) 9420b57cec5SDimitry Andric CurDAG->viewGraph("isel input for " + BlockName); 9430b57cec5SDimitry Andric 9440b57cec5SDimitry Andric // Third, instruction select all of the operations to machine code, adding the 9450b57cec5SDimitry Andric // code to the MachineBasicBlock. 9460b57cec5SDimitry Andric { 9470b57cec5SDimitry Andric NamedRegionTimer T("isel", "Instruction Selection", GroupName, 9480b57cec5SDimitry Andric GroupDescription, TimePassesIsEnabled); 9490b57cec5SDimitry Andric DoInstructionSelection(); 9500b57cec5SDimitry Andric } 9510b57cec5SDimitry Andric 9520b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Selected selection DAG: " 9530b57cec5SDimitry Andric << printMBBReference(*FuncInfo->MBB) << " '" << BlockName 9540b57cec5SDimitry Andric << "'\n"; 9550b57cec5SDimitry Andric CurDAG->dump()); 9560b57cec5SDimitry Andric 9570b57cec5SDimitry Andric if (ViewSchedDAGs && MatchFilterBB) 9580b57cec5SDimitry Andric CurDAG->viewGraph("scheduler input for " + BlockName); 9590b57cec5SDimitry Andric 9600b57cec5SDimitry Andric // Schedule machine code. 9610b57cec5SDimitry Andric ScheduleDAGSDNodes *Scheduler = CreateScheduler(); 9620b57cec5SDimitry Andric { 9630b57cec5SDimitry Andric NamedRegionTimer T("sched", "Instruction Scheduling", GroupName, 9640b57cec5SDimitry Andric GroupDescription, TimePassesIsEnabled); 9650b57cec5SDimitry Andric Scheduler->Run(CurDAG, FuncInfo->MBB); 9660b57cec5SDimitry Andric } 9670b57cec5SDimitry Andric 9680b57cec5SDimitry Andric if (ViewSUnitDAGs && MatchFilterBB) 9690b57cec5SDimitry Andric Scheduler->viewGraph(); 9700b57cec5SDimitry Andric 9710b57cec5SDimitry Andric // Emit machine code to BB. This can change 'BB' to the last block being 9720b57cec5SDimitry Andric // inserted into. 9730b57cec5SDimitry Andric MachineBasicBlock *FirstMBB = FuncInfo->MBB, *LastMBB; 9740b57cec5SDimitry Andric { 9750b57cec5SDimitry Andric NamedRegionTimer T("emit", "Instruction Creation", GroupName, 9760b57cec5SDimitry Andric GroupDescription, TimePassesIsEnabled); 9770b57cec5SDimitry Andric 9780b57cec5SDimitry Andric // FuncInfo->InsertPt is passed by reference and set to the end of the 9790b57cec5SDimitry Andric // scheduled instructions. 9800b57cec5SDimitry Andric LastMBB = FuncInfo->MBB = Scheduler->EmitSchedule(FuncInfo->InsertPt); 9810b57cec5SDimitry Andric } 9820b57cec5SDimitry Andric 9830b57cec5SDimitry Andric // If the block was split, make sure we update any references that are used to 9840b57cec5SDimitry Andric // update PHI nodes later on. 9850b57cec5SDimitry Andric if (FirstMBB != LastMBB) 9860b57cec5SDimitry Andric SDB->UpdateSplitBlock(FirstMBB, LastMBB); 9870b57cec5SDimitry Andric 9880b57cec5SDimitry Andric // Free the scheduler state. 9890b57cec5SDimitry Andric { 9900b57cec5SDimitry Andric NamedRegionTimer T("cleanup", "Instruction Scheduling Cleanup", GroupName, 9910b57cec5SDimitry Andric GroupDescription, TimePassesIsEnabled); 9920b57cec5SDimitry Andric delete Scheduler; 9930b57cec5SDimitry Andric } 9940b57cec5SDimitry Andric 9950b57cec5SDimitry Andric // Free the SelectionDAG state, now that we're finished with it. 9960b57cec5SDimitry Andric CurDAG->clear(); 9970b57cec5SDimitry Andric } 9980b57cec5SDimitry Andric 9990b57cec5SDimitry Andric namespace { 10000b57cec5SDimitry Andric 10010b57cec5SDimitry Andric /// ISelUpdater - helper class to handle updates of the instruction selection 10020b57cec5SDimitry Andric /// graph. 10030b57cec5SDimitry Andric class ISelUpdater : public SelectionDAG::DAGUpdateListener { 10040b57cec5SDimitry Andric SelectionDAG::allnodes_iterator &ISelPosition; 10050b57cec5SDimitry Andric 10060b57cec5SDimitry Andric public: 10070b57cec5SDimitry Andric ISelUpdater(SelectionDAG &DAG, SelectionDAG::allnodes_iterator &isp) 10080b57cec5SDimitry Andric : SelectionDAG::DAGUpdateListener(DAG), ISelPosition(isp) {} 10090b57cec5SDimitry Andric 10100b57cec5SDimitry Andric /// NodeDeleted - Handle nodes deleted from the graph. If the node being 10110b57cec5SDimitry Andric /// deleted is the current ISelPosition node, update ISelPosition. 10120b57cec5SDimitry Andric /// 10130b57cec5SDimitry Andric void NodeDeleted(SDNode *N, SDNode *E) override { 10140b57cec5SDimitry Andric if (ISelPosition == SelectionDAG::allnodes_iterator(N)) 10150b57cec5SDimitry Andric ++ISelPosition; 10160b57cec5SDimitry Andric } 1017bdd1243dSDimitry Andric 1018bdd1243dSDimitry Andric /// NodeInserted - Handle new nodes inserted into the graph: propagate 1019bdd1243dSDimitry Andric /// metadata from root nodes that also applies to new nodes, in case the root 1020bdd1243dSDimitry Andric /// is later deleted. 1021bdd1243dSDimitry Andric void NodeInserted(SDNode *N) override { 1022bdd1243dSDimitry Andric SDNode *CurNode = &*ISelPosition; 1023bdd1243dSDimitry Andric if (MDNode *MD = DAG.getPCSections(CurNode)) 1024bdd1243dSDimitry Andric DAG.addPCSections(N, MD); 1025bdd1243dSDimitry Andric } 10260b57cec5SDimitry Andric }; 10270b57cec5SDimitry Andric 10280b57cec5SDimitry Andric } // end anonymous namespace 10290b57cec5SDimitry Andric 10300b57cec5SDimitry Andric // This function is used to enforce the topological node id property 1031349cc55cSDimitry Andric // leveraged during instruction selection. Before the selection process all 1032349cc55cSDimitry Andric // nodes are given a non-negative id such that all nodes have a greater id than 10330b57cec5SDimitry Andric // their operands. As this holds transitively we can prune checks that a node N 10340b57cec5SDimitry Andric // is a predecessor of M another by not recursively checking through M's 1035349cc55cSDimitry Andric // operands if N's ID is larger than M's ID. This significantly improves 1036349cc55cSDimitry Andric // performance of various legality checks (e.g. IsLegalToFold / UpdateChains). 10370b57cec5SDimitry Andric 1038349cc55cSDimitry Andric // However, when we fuse multiple nodes into a single node during the 1039349cc55cSDimitry Andric // selection we may induce a predecessor relationship between inputs and 1040349cc55cSDimitry Andric // outputs of distinct nodes being merged, violating the topological property. 1041349cc55cSDimitry Andric // Should a fused node have a successor which has yet to be selected, 1042349cc55cSDimitry Andric // our legality checks would be incorrect. To avoid this we mark all unselected 1043349cc55cSDimitry Andric // successor nodes, i.e. id != -1, as invalid for pruning by bit-negating (x => 10440b57cec5SDimitry Andric // (-(x+1))) the ids and modify our pruning check to ignore negative Ids of M. 10450b57cec5SDimitry Andric // We use bit-negation to more clearly enforce that node id -1 can only be 1046349cc55cSDimitry Andric // achieved by selected nodes. As the conversion is reversable to the original 1047349cc55cSDimitry Andric // Id, topological pruning can still be leveraged when looking for unselected 1048349cc55cSDimitry Andric // nodes. This method is called internally in all ISel replacement related 1049349cc55cSDimitry Andric // functions. 10500b57cec5SDimitry Andric void SelectionDAGISel::EnforceNodeIdInvariant(SDNode *Node) { 10510b57cec5SDimitry Andric SmallVector<SDNode *, 4> Nodes; 10520b57cec5SDimitry Andric Nodes.push_back(Node); 10530b57cec5SDimitry Andric 10540b57cec5SDimitry Andric while (!Nodes.empty()) { 10550b57cec5SDimitry Andric SDNode *N = Nodes.pop_back_val(); 10560b57cec5SDimitry Andric for (auto *U : N->uses()) { 10570b57cec5SDimitry Andric auto UId = U->getNodeId(); 10580b57cec5SDimitry Andric if (UId > 0) { 10590b57cec5SDimitry Andric InvalidateNodeId(U); 10600b57cec5SDimitry Andric Nodes.push_back(U); 10610b57cec5SDimitry Andric } 10620b57cec5SDimitry Andric } 10630b57cec5SDimitry Andric } 10640b57cec5SDimitry Andric } 10650b57cec5SDimitry Andric 1066349cc55cSDimitry Andric // InvalidateNodeId - As explained in EnforceNodeIdInvariant, mark a 10670b57cec5SDimitry Andric // NodeId with the equivalent node id which is invalid for topological 10680b57cec5SDimitry Andric // pruning. 10690b57cec5SDimitry Andric void SelectionDAGISel::InvalidateNodeId(SDNode *N) { 10700b57cec5SDimitry Andric int InvalidId = -(N->getNodeId() + 1); 10710b57cec5SDimitry Andric N->setNodeId(InvalidId); 10720b57cec5SDimitry Andric } 10730b57cec5SDimitry Andric 10740b57cec5SDimitry Andric // getUninvalidatedNodeId - get original uninvalidated node id. 10750b57cec5SDimitry Andric int SelectionDAGISel::getUninvalidatedNodeId(SDNode *N) { 10760b57cec5SDimitry Andric int Id = N->getNodeId(); 10770b57cec5SDimitry Andric if (Id < -1) 10780b57cec5SDimitry Andric return -(Id + 1); 10790b57cec5SDimitry Andric return Id; 10800b57cec5SDimitry Andric } 10810b57cec5SDimitry Andric 10820b57cec5SDimitry Andric void SelectionDAGISel::DoInstructionSelection() { 10830b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "===== Instruction selection begins: " 10840b57cec5SDimitry Andric << printMBBReference(*FuncInfo->MBB) << " '" 10850b57cec5SDimitry Andric << FuncInfo->MBB->getName() << "'\n"); 10860b57cec5SDimitry Andric 10870b57cec5SDimitry Andric PreprocessISelDAG(); 10880b57cec5SDimitry Andric 10890b57cec5SDimitry Andric // Select target instructions for the DAG. 10900b57cec5SDimitry Andric { 10910b57cec5SDimitry Andric // Number all nodes with a topological order and set DAGSize. 10920b57cec5SDimitry Andric DAGSize = CurDAG->AssignTopologicalOrder(); 10930b57cec5SDimitry Andric 10940b57cec5SDimitry Andric // Create a dummy node (which is not added to allnodes), that adds 10950b57cec5SDimitry Andric // a reference to the root node, preventing it from being deleted, 10960b57cec5SDimitry Andric // and tracking any changes of the root. 10970b57cec5SDimitry Andric HandleSDNode Dummy(CurDAG->getRoot()); 10980b57cec5SDimitry Andric SelectionDAG::allnodes_iterator ISelPosition (CurDAG->getRoot().getNode()); 10990b57cec5SDimitry Andric ++ISelPosition; 11000b57cec5SDimitry Andric 11010b57cec5SDimitry Andric // Make sure that ISelPosition gets properly updated when nodes are deleted 1102bdd1243dSDimitry Andric // in calls made from this function. New nodes inherit relevant metadata. 11030b57cec5SDimitry Andric ISelUpdater ISU(*CurDAG, ISelPosition); 11040b57cec5SDimitry Andric 11050b57cec5SDimitry Andric // The AllNodes list is now topological-sorted. Visit the 11060b57cec5SDimitry Andric // nodes by starting at the end of the list (the root of the 11070b57cec5SDimitry Andric // graph) and preceding back toward the beginning (the entry 11080b57cec5SDimitry Andric // node). 11090b57cec5SDimitry Andric while (ISelPosition != CurDAG->allnodes_begin()) { 11100b57cec5SDimitry Andric SDNode *Node = &*--ISelPosition; 11110b57cec5SDimitry Andric // Skip dead nodes. DAGCombiner is expected to eliminate all dead nodes, 11120b57cec5SDimitry Andric // but there are currently some corner cases that it misses. Also, this 11130b57cec5SDimitry Andric // makes it theoretically possible to disable the DAGCombiner. 11140b57cec5SDimitry Andric if (Node->use_empty()) 11150b57cec5SDimitry Andric continue; 11160b57cec5SDimitry Andric 11170b57cec5SDimitry Andric #ifndef NDEBUG 11180b57cec5SDimitry Andric SmallVector<SDNode *, 4> Nodes; 11190b57cec5SDimitry Andric Nodes.push_back(Node); 11200b57cec5SDimitry Andric 11210b57cec5SDimitry Andric while (!Nodes.empty()) { 11220b57cec5SDimitry Andric auto N = Nodes.pop_back_val(); 11230b57cec5SDimitry Andric if (N->getOpcode() == ISD::TokenFactor || N->getNodeId() < 0) 11240b57cec5SDimitry Andric continue; 11250b57cec5SDimitry Andric for (const SDValue &Op : N->op_values()) { 11260b57cec5SDimitry Andric if (Op->getOpcode() == ISD::TokenFactor) 11270b57cec5SDimitry Andric Nodes.push_back(Op.getNode()); 11280b57cec5SDimitry Andric else { 11290b57cec5SDimitry Andric // We rely on topological ordering of node ids for checking for 11300b57cec5SDimitry Andric // cycles when fusing nodes during selection. All unselected nodes 11310b57cec5SDimitry Andric // successors of an already selected node should have a negative id. 11320b57cec5SDimitry Andric // This assertion will catch such cases. If this assertion triggers 11330b57cec5SDimitry Andric // it is likely you using DAG-level Value/Node replacement functions 11340b57cec5SDimitry Andric // (versus equivalent ISEL replacement) in backend-specific 11350b57cec5SDimitry Andric // selections. See comment in EnforceNodeIdInvariant for more 11360b57cec5SDimitry Andric // details. 11370b57cec5SDimitry Andric assert(Op->getNodeId() != -1 && 11380b57cec5SDimitry Andric "Node has already selected predecessor node"); 11390b57cec5SDimitry Andric } 11400b57cec5SDimitry Andric } 11410b57cec5SDimitry Andric } 11420b57cec5SDimitry Andric #endif 11430b57cec5SDimitry Andric 11440b57cec5SDimitry Andric // When we are using non-default rounding modes or FP exception behavior 11450b57cec5SDimitry Andric // FP operations are represented by StrictFP pseudo-operations. For 11460b57cec5SDimitry Andric // targets that do not (yet) understand strict FP operations directly, 11470b57cec5SDimitry Andric // we convert them to normal FP opcodes instead at this point. This 11480b57cec5SDimitry Andric // will allow them to be handled by existing target-specific instruction 11490b57cec5SDimitry Andric // selectors. 1150480093f4SDimitry Andric if (!TLI->isStrictFPEnabled() && Node->isStrictFPOpcode()) { 1151480093f4SDimitry Andric // For some opcodes, we need to call TLI->getOperationAction using 1152480093f4SDimitry Andric // the first operand type instead of the result type. Note that this 1153480093f4SDimitry Andric // must match what SelectionDAGLegalize::LegalizeOp is doing. 1154480093f4SDimitry Andric EVT ActionVT; 1155480093f4SDimitry Andric switch (Node->getOpcode()) { 1156480093f4SDimitry Andric case ISD::STRICT_SINT_TO_FP: 1157480093f4SDimitry Andric case ISD::STRICT_UINT_TO_FP: 1158480093f4SDimitry Andric case ISD::STRICT_LRINT: 1159480093f4SDimitry Andric case ISD::STRICT_LLRINT: 1160480093f4SDimitry Andric case ISD::STRICT_LROUND: 1161480093f4SDimitry Andric case ISD::STRICT_LLROUND: 1162480093f4SDimitry Andric case ISD::STRICT_FSETCC: 1163480093f4SDimitry Andric case ISD::STRICT_FSETCCS: 1164480093f4SDimitry Andric ActionVT = Node->getOperand(1).getValueType(); 1165480093f4SDimitry Andric break; 1166480093f4SDimitry Andric default: 1167480093f4SDimitry Andric ActionVT = Node->getValueType(0); 1168480093f4SDimitry Andric break; 1169480093f4SDimitry Andric } 1170480093f4SDimitry Andric if (TLI->getOperationAction(Node->getOpcode(), ActionVT) 1171480093f4SDimitry Andric == TargetLowering::Expand) 11720b57cec5SDimitry Andric Node = CurDAG->mutateStrictFPToFP(Node); 1173480093f4SDimitry Andric } 11740b57cec5SDimitry Andric 11750b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "\nISEL: Starting selection on root node: "; 11760b57cec5SDimitry Andric Node->dump(CurDAG)); 11770b57cec5SDimitry Andric 11780b57cec5SDimitry Andric Select(Node); 11790b57cec5SDimitry Andric } 11800b57cec5SDimitry Andric 11810b57cec5SDimitry Andric CurDAG->setRoot(Dummy.getValue()); 11820b57cec5SDimitry Andric } 11830b57cec5SDimitry Andric 11840b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "\n===== Instruction selection ends:\n"); 11850b57cec5SDimitry Andric 11860b57cec5SDimitry Andric PostprocessISelDAG(); 11870b57cec5SDimitry Andric } 11880b57cec5SDimitry Andric 11890b57cec5SDimitry Andric static bool hasExceptionPointerOrCodeUser(const CatchPadInst *CPI) { 11900b57cec5SDimitry Andric for (const User *U : CPI->users()) { 11910b57cec5SDimitry Andric if (const IntrinsicInst *EHPtrCall = dyn_cast<IntrinsicInst>(U)) { 11920b57cec5SDimitry Andric Intrinsic::ID IID = EHPtrCall->getIntrinsicID(); 11930b57cec5SDimitry Andric if (IID == Intrinsic::eh_exceptionpointer || 11940b57cec5SDimitry Andric IID == Intrinsic::eh_exceptioncode) 11950b57cec5SDimitry Andric return true; 11960b57cec5SDimitry Andric } 11970b57cec5SDimitry Andric } 11980b57cec5SDimitry Andric return false; 11990b57cec5SDimitry Andric } 12000b57cec5SDimitry Andric 12010b57cec5SDimitry Andric // wasm.landingpad.index intrinsic is for associating a landing pad index number 12020b57cec5SDimitry Andric // with a catchpad instruction. Retrieve the landing pad index in the intrinsic 12030b57cec5SDimitry Andric // and store the mapping in the function. 12040b57cec5SDimitry Andric static void mapWasmLandingPadIndex(MachineBasicBlock *MBB, 12050b57cec5SDimitry Andric const CatchPadInst *CPI) { 12060b57cec5SDimitry Andric MachineFunction *MF = MBB->getParent(); 12070b57cec5SDimitry Andric // In case of single catch (...), we don't emit LSDA, so we don't need 12080b57cec5SDimitry Andric // this information. 12090b57cec5SDimitry Andric bool IsSingleCatchAllClause = 1210bdd1243dSDimitry Andric CPI->arg_size() == 1 && 12110b57cec5SDimitry Andric cast<Constant>(CPI->getArgOperand(0))->isNullValue(); 1212349cc55cSDimitry Andric // cathchpads for longjmp use an empty type list, e.g. catchpad within %0 [] 1213349cc55cSDimitry Andric // and they don't need LSDA info 1214bdd1243dSDimitry Andric bool IsCatchLongjmp = CPI->arg_size() == 0; 1215349cc55cSDimitry Andric if (!IsSingleCatchAllClause && !IsCatchLongjmp) { 12160b57cec5SDimitry Andric // Create a mapping from landing pad label to landing pad index. 12170b57cec5SDimitry Andric bool IntrFound = false; 12180b57cec5SDimitry Andric for (const User *U : CPI->users()) { 12190b57cec5SDimitry Andric if (const auto *Call = dyn_cast<IntrinsicInst>(U)) { 12200b57cec5SDimitry Andric Intrinsic::ID IID = Call->getIntrinsicID(); 12210b57cec5SDimitry Andric if (IID == Intrinsic::wasm_landingpad_index) { 12220b57cec5SDimitry Andric Value *IndexArg = Call->getArgOperand(1); 12230b57cec5SDimitry Andric int Index = cast<ConstantInt>(IndexArg)->getZExtValue(); 12240b57cec5SDimitry Andric MF->setWasmLandingPadIndex(MBB, Index); 12250b57cec5SDimitry Andric IntrFound = true; 12260b57cec5SDimitry Andric break; 12270b57cec5SDimitry Andric } 12280b57cec5SDimitry Andric } 12290b57cec5SDimitry Andric } 12300b57cec5SDimitry Andric assert(IntrFound && "wasm.landingpad.index intrinsic not found!"); 12310b57cec5SDimitry Andric (void)IntrFound; 12320b57cec5SDimitry Andric } 12330b57cec5SDimitry Andric } 12340b57cec5SDimitry Andric 12350b57cec5SDimitry Andric /// PrepareEHLandingPad - Emit an EH_LABEL, set up live-in registers, and 12360b57cec5SDimitry Andric /// do other setup for EH landing-pad blocks. 12370b57cec5SDimitry Andric bool SelectionDAGISel::PrepareEHLandingPad() { 12380b57cec5SDimitry Andric MachineBasicBlock *MBB = FuncInfo->MBB; 12390b57cec5SDimitry Andric const Constant *PersonalityFn = FuncInfo->Fn->getPersonalityFn(); 12400b57cec5SDimitry Andric const BasicBlock *LLVMBB = MBB->getBasicBlock(); 12410b57cec5SDimitry Andric const TargetRegisterClass *PtrRC = 12420b57cec5SDimitry Andric TLI->getRegClassFor(TLI->getPointerTy(CurDAG->getDataLayout())); 12430b57cec5SDimitry Andric 12440b57cec5SDimitry Andric auto Pers = classifyEHPersonality(PersonalityFn); 12450b57cec5SDimitry Andric 12460b57cec5SDimitry Andric // Catchpads have one live-in register, which typically holds the exception 12470b57cec5SDimitry Andric // pointer or code. 12480b57cec5SDimitry Andric if (isFuncletEHPersonality(Pers)) { 12490b57cec5SDimitry Andric if (const auto *CPI = dyn_cast<CatchPadInst>(LLVMBB->getFirstNonPHI())) { 12500b57cec5SDimitry Andric if (hasExceptionPointerOrCodeUser(CPI)) { 12510b57cec5SDimitry Andric // Get or create the virtual register to hold the pointer or code. Mark 12520b57cec5SDimitry Andric // the live in physreg and copy into the vreg. 12530b57cec5SDimitry Andric MCPhysReg EHPhysReg = TLI->getExceptionPointerRegister(PersonalityFn); 12540b57cec5SDimitry Andric assert(EHPhysReg && "target lacks exception pointer register"); 12550b57cec5SDimitry Andric MBB->addLiveIn(EHPhysReg); 12560b57cec5SDimitry Andric unsigned VReg = FuncInfo->getCatchPadExceptionPointerVReg(CPI, PtrRC); 12570b57cec5SDimitry Andric BuildMI(*MBB, FuncInfo->InsertPt, SDB->getCurDebugLoc(), 12580b57cec5SDimitry Andric TII->get(TargetOpcode::COPY), VReg) 12590b57cec5SDimitry Andric .addReg(EHPhysReg, RegState::Kill); 12600b57cec5SDimitry Andric } 12610b57cec5SDimitry Andric } 12620b57cec5SDimitry Andric return true; 12630b57cec5SDimitry Andric } 12640b57cec5SDimitry Andric 12650b57cec5SDimitry Andric // Add a label to mark the beginning of the landing pad. Deletion of the 12660b57cec5SDimitry Andric // landing pad can thus be detected via the MachineModuleInfo. 12670b57cec5SDimitry Andric MCSymbol *Label = MF->addLandingPad(MBB); 12680b57cec5SDimitry Andric 12690b57cec5SDimitry Andric const MCInstrDesc &II = TII->get(TargetOpcode::EH_LABEL); 12700b57cec5SDimitry Andric BuildMI(*MBB, FuncInfo->InsertPt, SDB->getCurDebugLoc(), II) 12710b57cec5SDimitry Andric .addSym(Label); 12720b57cec5SDimitry Andric 1273e8d8bef9SDimitry Andric // If the unwinder does not preserve all registers, ensure that the 1274e8d8bef9SDimitry Andric // function marks the clobbered registers as used. 1275e8d8bef9SDimitry Andric const TargetRegisterInfo &TRI = *MF->getSubtarget().getRegisterInfo(); 1276e8d8bef9SDimitry Andric if (auto *RegMask = TRI.getCustomEHPadPreservedMask(*MF)) 1277e8d8bef9SDimitry Andric MF->getRegInfo().addPhysRegsUsedFromRegMask(RegMask); 1278e8d8bef9SDimitry Andric 12790b57cec5SDimitry Andric if (Pers == EHPersonality::Wasm_CXX) { 12800b57cec5SDimitry Andric if (const auto *CPI = dyn_cast<CatchPadInst>(LLVMBB->getFirstNonPHI())) 12810b57cec5SDimitry Andric mapWasmLandingPadIndex(MBB, CPI); 12820b57cec5SDimitry Andric } else { 12830b57cec5SDimitry Andric // Assign the call site to the landing pad's begin label. 12840b57cec5SDimitry Andric MF->setCallSiteLandingPad(Label, SDB->LPadToCallSiteMap[MBB]); 12850b57cec5SDimitry Andric // Mark exception register as live in. 12860b57cec5SDimitry Andric if (unsigned Reg = TLI->getExceptionPointerRegister(PersonalityFn)) 12870b57cec5SDimitry Andric FuncInfo->ExceptionPointerVirtReg = MBB->addLiveIn(Reg, PtrRC); 12880b57cec5SDimitry Andric // Mark exception selector register as live in. 12890b57cec5SDimitry Andric if (unsigned Reg = TLI->getExceptionSelectorRegister(PersonalityFn)) 12900b57cec5SDimitry Andric FuncInfo->ExceptionSelectorVirtReg = MBB->addLiveIn(Reg, PtrRC); 12910b57cec5SDimitry Andric } 12920b57cec5SDimitry Andric 12930b57cec5SDimitry Andric return true; 12940b57cec5SDimitry Andric } 12950b57cec5SDimitry Andric 1296*06c3fb27SDimitry Andric // Mark and Report IPToState for each Block under IsEHa 1297*06c3fb27SDimitry Andric void SelectionDAGISel::reportIPToStateForBlocks(MachineFunction *MF) { 1298*06c3fb27SDimitry Andric MachineModuleInfo &MMI = MF->getMMI(); 1299*06c3fb27SDimitry Andric llvm::WinEHFuncInfo *EHInfo = MF->getWinEHFuncInfo(); 1300*06c3fb27SDimitry Andric if (!EHInfo) 1301*06c3fb27SDimitry Andric return; 1302*06c3fb27SDimitry Andric for (auto MBBI = MF->begin(), E = MF->end(); MBBI != E; ++MBBI) { 1303*06c3fb27SDimitry Andric MachineBasicBlock *MBB = &*MBBI; 1304*06c3fb27SDimitry Andric const BasicBlock *BB = MBB->getBasicBlock(); 1305*06c3fb27SDimitry Andric int State = EHInfo->BlockToStateMap[BB]; 1306*06c3fb27SDimitry Andric if (BB->getFirstMayFaultInst()) { 1307*06c3fb27SDimitry Andric // Report IP range only for blocks with Faulty inst 1308*06c3fb27SDimitry Andric auto MBBb = MBB->getFirstNonPHI(); 1309*06c3fb27SDimitry Andric MachineInstr *MIb = &*MBBb; 1310*06c3fb27SDimitry Andric if (MIb->isTerminator()) 1311*06c3fb27SDimitry Andric continue; 1312*06c3fb27SDimitry Andric 1313*06c3fb27SDimitry Andric // Insert EH Labels 1314*06c3fb27SDimitry Andric MCSymbol *BeginLabel = MMI.getContext().createTempSymbol(); 1315*06c3fb27SDimitry Andric MCSymbol *EndLabel = MMI.getContext().createTempSymbol(); 1316*06c3fb27SDimitry Andric EHInfo->addIPToStateRange(State, BeginLabel, EndLabel); 1317*06c3fb27SDimitry Andric BuildMI(*MBB, MBBb, SDB->getCurDebugLoc(), 1318*06c3fb27SDimitry Andric TII->get(TargetOpcode::EH_LABEL)) 1319*06c3fb27SDimitry Andric .addSym(BeginLabel); 1320*06c3fb27SDimitry Andric auto MBBe = MBB->instr_end(); 1321*06c3fb27SDimitry Andric MachineInstr *MIe = &*(--MBBe); 1322*06c3fb27SDimitry Andric // insert before (possible multiple) terminators 1323*06c3fb27SDimitry Andric while (MIe->isTerminator()) 1324*06c3fb27SDimitry Andric MIe = &*(--MBBe); 1325*06c3fb27SDimitry Andric ++MBBe; 1326*06c3fb27SDimitry Andric BuildMI(*MBB, MBBe, SDB->getCurDebugLoc(), 1327*06c3fb27SDimitry Andric TII->get(TargetOpcode::EH_LABEL)) 1328*06c3fb27SDimitry Andric .addSym(EndLabel); 1329*06c3fb27SDimitry Andric } 1330*06c3fb27SDimitry Andric } 1331*06c3fb27SDimitry Andric } 1332*06c3fb27SDimitry Andric 13330b57cec5SDimitry Andric /// isFoldedOrDeadInstruction - Return true if the specified instruction is 13340b57cec5SDimitry Andric /// side-effect free and is either dead or folded into a generated instruction. 13350b57cec5SDimitry Andric /// Return false if it needs to be emitted. 13360b57cec5SDimitry Andric static bool isFoldedOrDeadInstruction(const Instruction *I, 1337480093f4SDimitry Andric const FunctionLoweringInfo &FuncInfo) { 13380b57cec5SDimitry Andric return !I->mayWriteToMemory() && // Side-effecting instructions aren't folded. 13390b57cec5SDimitry Andric !I->isTerminator() && // Terminators aren't folded. 13400b57cec5SDimitry Andric !isa<DbgInfoIntrinsic>(I) && // Debug instructions aren't folded. 13410b57cec5SDimitry Andric !I->isEHPad() && // EH pad instructions aren't folded. 1342480093f4SDimitry Andric !FuncInfo.isExportedInst(I); // Exported instrs must be computed. 13430b57cec5SDimitry Andric } 13440b57cec5SDimitry Andric 1345*06c3fb27SDimitry Andric static bool processIfEntryValueDbgDeclare(FunctionLoweringInfo &FuncInfo, 1346*06c3fb27SDimitry Andric const Value *Arg, DIExpression *Expr, 1347*06c3fb27SDimitry Andric DILocalVariable *Var, 1348*06c3fb27SDimitry Andric DebugLoc DbgLoc) { 1349*06c3fb27SDimitry Andric if (!Expr->isEntryValue() || !isa<Argument>(Arg)) 1350*06c3fb27SDimitry Andric return false; 1351*06c3fb27SDimitry Andric 1352*06c3fb27SDimitry Andric auto ArgIt = FuncInfo.ValueMap.find(Arg); 1353*06c3fb27SDimitry Andric if (ArgIt == FuncInfo.ValueMap.end()) 1354*06c3fb27SDimitry Andric return false; 1355*06c3fb27SDimitry Andric Register ArgVReg = ArgIt->getSecond(); 1356*06c3fb27SDimitry Andric 1357*06c3fb27SDimitry Andric // Find the corresponding livein physical register to this argument. 1358*06c3fb27SDimitry Andric for (auto [PhysReg, VirtReg] : FuncInfo.RegInfo->liveins()) 1359*06c3fb27SDimitry Andric if (VirtReg == ArgVReg) { 1360*06c3fb27SDimitry Andric FuncInfo.MF->setVariableDbgInfo(Var, Expr, PhysReg, DbgLoc); 1361*06c3fb27SDimitry Andric LLVM_DEBUG(dbgs() << "processDbgDeclare: setVariableDbgInfo Var=" << *Var 1362*06c3fb27SDimitry Andric << ", Expr=" << *Expr << ", MCRegister=" << PhysReg 1363*06c3fb27SDimitry Andric << ", DbgLoc=" << DbgLoc << "\n"); 1364*06c3fb27SDimitry Andric return true; 1365*06c3fb27SDimitry Andric } 1366*06c3fb27SDimitry Andric return false; 1367*06c3fb27SDimitry Andric } 1368*06c3fb27SDimitry Andric 1369*06c3fb27SDimitry Andric static bool processDbgDeclare(FunctionLoweringInfo &FuncInfo, 1370bdd1243dSDimitry Andric const Value *Address, DIExpression *Expr, 1371bdd1243dSDimitry Andric DILocalVariable *Var, DebugLoc DbgLoc) { 1372*06c3fb27SDimitry Andric if (!Address) { 1373*06c3fb27SDimitry Andric LLVM_DEBUG(dbgs() << "processDbgDeclares skipping " << *Var 1374*06c3fb27SDimitry Andric << " (bad address)\n"); 1375*06c3fb27SDimitry Andric return false; 1376*06c3fb27SDimitry Andric } 1377*06c3fb27SDimitry Andric 1378*06c3fb27SDimitry Andric if (processIfEntryValueDbgDeclare(FuncInfo, Address, Expr, Var, DbgLoc)) 1379*06c3fb27SDimitry Andric return true; 1380*06c3fb27SDimitry Andric 1381480093f4SDimitry Andric MachineFunction *MF = FuncInfo.MF; 13820b57cec5SDimitry Andric const DataLayout &DL = MF->getDataLayout(); 13830b57cec5SDimitry Andric 1384bdd1243dSDimitry Andric assert(Var && "Missing variable"); 1385bdd1243dSDimitry Andric assert(DbgLoc && "Missing location"); 13860b57cec5SDimitry Andric 13870b57cec5SDimitry Andric // Look through casts and constant offset GEPs. These mostly come from 13880b57cec5SDimitry Andric // inalloca. 13890b57cec5SDimitry Andric APInt Offset(DL.getTypeSizeInBits(Address->getType()), 0); 13900b57cec5SDimitry Andric Address = Address->stripAndAccumulateInBoundsConstantOffsets(DL, Offset); 13910b57cec5SDimitry Andric 13920b57cec5SDimitry Andric // Check if the variable is a static alloca or a byval or inalloca 13930b57cec5SDimitry Andric // argument passed in memory. If it is not, then we will ignore this 13940b57cec5SDimitry Andric // intrinsic and handle this during isel like dbg.value. 13950b57cec5SDimitry Andric int FI = std::numeric_limits<int>::max(); 13960b57cec5SDimitry Andric if (const auto *AI = dyn_cast<AllocaInst>(Address)) { 1397480093f4SDimitry Andric auto SI = FuncInfo.StaticAllocaMap.find(AI); 1398480093f4SDimitry Andric if (SI != FuncInfo.StaticAllocaMap.end()) 13990b57cec5SDimitry Andric FI = SI->second; 14000b57cec5SDimitry Andric } else if (const auto *Arg = dyn_cast<Argument>(Address)) 1401480093f4SDimitry Andric FI = FuncInfo.getArgumentFrameIndex(Arg); 14020b57cec5SDimitry Andric 14030b57cec5SDimitry Andric if (FI == std::numeric_limits<int>::max()) 1404*06c3fb27SDimitry Andric return false; 14050b57cec5SDimitry Andric 14060b57cec5SDimitry Andric if (Offset.getBoolValue()) 14070b57cec5SDimitry Andric Expr = DIExpression::prepend(Expr, DIExpression::ApplyOffset, 14080b57cec5SDimitry Andric Offset.getZExtValue()); 1409bdd1243dSDimitry Andric 1410bdd1243dSDimitry Andric LLVM_DEBUG(dbgs() << "processDbgDeclare: setVariableDbgInfo Var=" << *Var 1411bdd1243dSDimitry Andric << ", Expr=" << *Expr << ", FI=" << FI 1412bdd1243dSDimitry Andric << ", DbgLoc=" << DbgLoc << "\n"); 1413bdd1243dSDimitry Andric MF->setVariableDbgInfo(Var, Expr, FI, DbgLoc); 1414*06c3fb27SDimitry Andric return true; 1415bdd1243dSDimitry Andric } 1416bdd1243dSDimitry Andric 1417bdd1243dSDimitry Andric /// Collect llvm.dbg.declare information. This is done after argument lowering 1418bdd1243dSDimitry Andric /// in case the declarations refer to arguments. 1419bdd1243dSDimitry Andric static void processDbgDeclares(FunctionLoweringInfo &FuncInfo) { 1420*06c3fb27SDimitry Andric for (const auto &I : instructions(*FuncInfo.Fn)) { 1421*06c3fb27SDimitry Andric const auto *DI = dyn_cast<DbgDeclareInst>(&I); 1422*06c3fb27SDimitry Andric if (DI && processDbgDeclare(FuncInfo, DI->getAddress(), DI->getExpression(), 1423*06c3fb27SDimitry Andric DI->getVariable(), DI->getDebugLoc())) 1424*06c3fb27SDimitry Andric FuncInfo.PreprocessedDbgDeclares.insert(DI); 14250b57cec5SDimitry Andric } 1426bdd1243dSDimitry Andric } 1427bdd1243dSDimitry Andric 1428bdd1243dSDimitry Andric /// Collect single location variable information generated with assignment 1429bdd1243dSDimitry Andric /// tracking. This is done after argument lowering in case the declarations 1430bdd1243dSDimitry Andric /// refer to arguments. 1431bdd1243dSDimitry Andric static void processSingleLocVars(FunctionLoweringInfo &FuncInfo, 1432bdd1243dSDimitry Andric FunctionVarLocs const *FnVarLocs) { 1433bdd1243dSDimitry Andric for (auto It = FnVarLocs->single_locs_begin(), 1434bdd1243dSDimitry Andric End = FnVarLocs->single_locs_end(); 1435*06c3fb27SDimitry Andric It != End; ++It) { 1436*06c3fb27SDimitry Andric assert(!It->Values.hasArgList() && "Single loc variadic ops not supported"); 1437*06c3fb27SDimitry Andric processDbgDeclare(FuncInfo, It->Values.getVariableLocationOp(0), It->Expr, 1438bdd1243dSDimitry Andric FnVarLocs->getDILocalVariable(It->VariableID), It->DL); 1439bdd1243dSDimitry Andric } 1440*06c3fb27SDimitry Andric } 14410b57cec5SDimitry Andric 14420b57cec5SDimitry Andric void SelectionDAGISel::SelectAllBasicBlocks(const Function &Fn) { 14430b57cec5SDimitry Andric FastISelFailed = false; 14440b57cec5SDimitry Andric // Initialize the Fast-ISel state, if needed. 14450b57cec5SDimitry Andric FastISel *FastIS = nullptr; 14460b57cec5SDimitry Andric if (TM.Options.EnableFastISel) { 14470b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Enabling fast-isel\n"); 14480b57cec5SDimitry Andric FastIS = TLI->createFastISel(*FuncInfo, LibInfo); 14490b57cec5SDimitry Andric } 14500b57cec5SDimitry Andric 14510b57cec5SDimitry Andric ReversePostOrderTraversal<const Function*> RPOT(&Fn); 14520b57cec5SDimitry Andric 14530b57cec5SDimitry Andric // Lower arguments up front. An RPO iteration always visits the entry block 14540b57cec5SDimitry Andric // first. 14550b57cec5SDimitry Andric assert(*RPOT.begin() == &Fn.getEntryBlock()); 14560b57cec5SDimitry Andric ++NumEntryBlocks; 14570b57cec5SDimitry Andric 14580b57cec5SDimitry Andric // Set up FuncInfo for ISel. Entry blocks never have PHIs. 14590b57cec5SDimitry Andric FuncInfo->MBB = FuncInfo->MBBMap[&Fn.getEntryBlock()]; 14600b57cec5SDimitry Andric FuncInfo->InsertPt = FuncInfo->MBB->begin(); 14610b57cec5SDimitry Andric 1462480093f4SDimitry Andric CurDAG->setFunctionLoweringInfo(FuncInfo.get()); 14630b57cec5SDimitry Andric 14640b57cec5SDimitry Andric if (!FastIS) { 14650b57cec5SDimitry Andric LowerArguments(Fn); 14660b57cec5SDimitry Andric } else { 14670b57cec5SDimitry Andric // See if fast isel can lower the arguments. 14680b57cec5SDimitry Andric FastIS->startNewBlock(); 14690b57cec5SDimitry Andric if (!FastIS->lowerArguments()) { 14700b57cec5SDimitry Andric FastISelFailed = true; 14710b57cec5SDimitry Andric // Fast isel failed to lower these arguments 14720b57cec5SDimitry Andric ++NumFastIselFailLowerArguments; 14730b57cec5SDimitry Andric 14740b57cec5SDimitry Andric OptimizationRemarkMissed R("sdagisel", "FastISelFailure", 14750b57cec5SDimitry Andric Fn.getSubprogram(), 14760b57cec5SDimitry Andric &Fn.getEntryBlock()); 14770b57cec5SDimitry Andric R << "FastISel didn't lower all arguments: " 1478*06c3fb27SDimitry Andric << ore::NV("Prototype", Fn.getFunctionType()); 14790b57cec5SDimitry Andric reportFastISelFailure(*MF, *ORE, R, EnableFastISelAbort > 1); 14800b57cec5SDimitry Andric 14810b57cec5SDimitry Andric // Use SelectionDAG argument lowering 14820b57cec5SDimitry Andric LowerArguments(Fn); 14830b57cec5SDimitry Andric CurDAG->setRoot(SDB->getControlRoot()); 14840b57cec5SDimitry Andric SDB->clear(); 14850b57cec5SDimitry Andric CodeGenAndEmitDAG(); 14860b57cec5SDimitry Andric } 14870b57cec5SDimitry Andric 14880b57cec5SDimitry Andric // If we inserted any instructions at the beginning, make a note of 14890b57cec5SDimitry Andric // where they are, so we can be sure to emit subsequent instructions 14900b57cec5SDimitry Andric // after them. 14910b57cec5SDimitry Andric if (FuncInfo->InsertPt != FuncInfo->MBB->begin()) 14920b57cec5SDimitry Andric FastIS->setLastLocalValue(&*std::prev(FuncInfo->InsertPt)); 14930b57cec5SDimitry Andric else 14940b57cec5SDimitry Andric FastIS->setLastLocalValue(nullptr); 14950b57cec5SDimitry Andric } 14960b57cec5SDimitry Andric 14970b57cec5SDimitry Andric bool Inserted = SwiftError->createEntriesInEntryBlock(SDB->getCurDebugLoc()); 14980b57cec5SDimitry Andric 14990b57cec5SDimitry Andric if (FastIS && Inserted) 15000b57cec5SDimitry Andric FastIS->setLastLocalValue(&*std::prev(FuncInfo->InsertPt)); 15010b57cec5SDimitry Andric 1502bdd1243dSDimitry Andric if (isAssignmentTrackingEnabled(*Fn.getParent())) { 1503bdd1243dSDimitry Andric assert(CurDAG->getFunctionVarLocs() && 1504bdd1243dSDimitry Andric "expected AssignmentTrackingAnalysis pass results"); 1505bdd1243dSDimitry Andric processSingleLocVars(*FuncInfo, CurDAG->getFunctionVarLocs()); 1506bdd1243dSDimitry Andric } else { 1507480093f4SDimitry Andric processDbgDeclares(*FuncInfo); 1508bdd1243dSDimitry Andric } 15090b57cec5SDimitry Andric 15100b57cec5SDimitry Andric // Iterate over all basic blocks in the function. 15110b57cec5SDimitry Andric StackProtector &SP = getAnalysis<StackProtector>(); 15120b57cec5SDimitry Andric for (const BasicBlock *LLVMBB : RPOT) { 15130b57cec5SDimitry Andric if (OptLevel != CodeGenOpt::None) { 15140b57cec5SDimitry Andric bool AllPredsVisited = true; 1515fe6060f1SDimitry Andric for (const BasicBlock *Pred : predecessors(LLVMBB)) { 1516fe6060f1SDimitry Andric if (!FuncInfo->VisitedBBs.count(Pred)) { 15170b57cec5SDimitry Andric AllPredsVisited = false; 15180b57cec5SDimitry Andric break; 15190b57cec5SDimitry Andric } 15200b57cec5SDimitry Andric } 15210b57cec5SDimitry Andric 15220b57cec5SDimitry Andric if (AllPredsVisited) { 15230b57cec5SDimitry Andric for (const PHINode &PN : LLVMBB->phis()) 15240b57cec5SDimitry Andric FuncInfo->ComputePHILiveOutRegInfo(&PN); 15250b57cec5SDimitry Andric } else { 15260b57cec5SDimitry Andric for (const PHINode &PN : LLVMBB->phis()) 15270b57cec5SDimitry Andric FuncInfo->InvalidatePHILiveOutRegInfo(&PN); 15280b57cec5SDimitry Andric } 15290b57cec5SDimitry Andric 15300b57cec5SDimitry Andric FuncInfo->VisitedBBs.insert(LLVMBB); 15310b57cec5SDimitry Andric } 15320b57cec5SDimitry Andric 15330b57cec5SDimitry Andric BasicBlock::const_iterator const Begin = 15340b57cec5SDimitry Andric LLVMBB->getFirstNonPHI()->getIterator(); 15350b57cec5SDimitry Andric BasicBlock::const_iterator const End = LLVMBB->end(); 15360b57cec5SDimitry Andric BasicBlock::const_iterator BI = End; 15370b57cec5SDimitry Andric 15380b57cec5SDimitry Andric FuncInfo->MBB = FuncInfo->MBBMap[LLVMBB]; 15390b57cec5SDimitry Andric if (!FuncInfo->MBB) 15400b57cec5SDimitry Andric continue; // Some blocks like catchpads have no code or MBB. 15410b57cec5SDimitry Andric 15420b57cec5SDimitry Andric // Insert new instructions after any phi or argument setup code. 15430b57cec5SDimitry Andric FuncInfo->InsertPt = FuncInfo->MBB->end(); 15440b57cec5SDimitry Andric 15450b57cec5SDimitry Andric // Setup an EH landing-pad block. 15460b57cec5SDimitry Andric FuncInfo->ExceptionPointerVirtReg = 0; 15470b57cec5SDimitry Andric FuncInfo->ExceptionSelectorVirtReg = 0; 15480b57cec5SDimitry Andric if (LLVMBB->isEHPad()) 15490b57cec5SDimitry Andric if (!PrepareEHLandingPad()) 15500b57cec5SDimitry Andric continue; 15510b57cec5SDimitry Andric 15520b57cec5SDimitry Andric // Before doing SelectionDAG ISel, see if FastISel has been requested. 15530b57cec5SDimitry Andric if (FastIS) { 15540b57cec5SDimitry Andric if (LLVMBB != &Fn.getEntryBlock()) 15550b57cec5SDimitry Andric FastIS->startNewBlock(); 15560b57cec5SDimitry Andric 15570b57cec5SDimitry Andric unsigned NumFastIselRemaining = std::distance(Begin, End); 15580b57cec5SDimitry Andric 15590b57cec5SDimitry Andric // Pre-assign swifterror vregs. 15600b57cec5SDimitry Andric SwiftError->preassignVRegs(FuncInfo->MBB, Begin, End); 15610b57cec5SDimitry Andric 15620b57cec5SDimitry Andric // Do FastISel on as many instructions as possible. 15630b57cec5SDimitry Andric for (; BI != Begin; --BI) { 15640b57cec5SDimitry Andric const Instruction *Inst = &*std::prev(BI); 15650b57cec5SDimitry Andric 15660b57cec5SDimitry Andric // If we no longer require this instruction, skip it. 1567480093f4SDimitry Andric if (isFoldedOrDeadInstruction(Inst, *FuncInfo) || 15680b57cec5SDimitry Andric ElidedArgCopyInstrs.count(Inst)) { 15690b57cec5SDimitry Andric --NumFastIselRemaining; 15700b57cec5SDimitry Andric continue; 15710b57cec5SDimitry Andric } 15720b57cec5SDimitry Andric 15730b57cec5SDimitry Andric // Bottom-up: reset the insert pos at the top, after any local-value 15740b57cec5SDimitry Andric // instructions. 15750b57cec5SDimitry Andric FastIS->recomputeInsertPt(); 15760b57cec5SDimitry Andric 15770b57cec5SDimitry Andric // Try to select the instruction with FastISel. 15780b57cec5SDimitry Andric if (FastIS->selectInstruction(Inst)) { 15790b57cec5SDimitry Andric --NumFastIselRemaining; 15800b57cec5SDimitry Andric ++NumFastIselSuccess; 15810b57cec5SDimitry Andric // If fast isel succeeded, skip over all the folded instructions, and 15820b57cec5SDimitry Andric // then see if there is a load right before the selected instructions. 15830b57cec5SDimitry Andric // Try to fold the load if so. 15840b57cec5SDimitry Andric const Instruction *BeforeInst = Inst; 15850b57cec5SDimitry Andric while (BeforeInst != &*Begin) { 15860b57cec5SDimitry Andric BeforeInst = &*std::prev(BasicBlock::const_iterator(BeforeInst)); 1587480093f4SDimitry Andric if (!isFoldedOrDeadInstruction(BeforeInst, *FuncInfo)) 15880b57cec5SDimitry Andric break; 15890b57cec5SDimitry Andric } 15900b57cec5SDimitry Andric if (BeforeInst != Inst && isa<LoadInst>(BeforeInst) && 15910b57cec5SDimitry Andric BeforeInst->hasOneUse() && 15920b57cec5SDimitry Andric FastIS->tryToFoldLoad(cast<LoadInst>(BeforeInst), Inst)) { 15930b57cec5SDimitry Andric // If we succeeded, don't re-select the load. 159481ad6265SDimitry Andric LLVM_DEBUG(dbgs() 159581ad6265SDimitry Andric << "FastISel folded load: " << *BeforeInst << "\n"); 15960b57cec5SDimitry Andric BI = std::next(BasicBlock::const_iterator(BeforeInst)); 15970b57cec5SDimitry Andric --NumFastIselRemaining; 15980b57cec5SDimitry Andric ++NumFastIselSuccess; 15990b57cec5SDimitry Andric } 16000b57cec5SDimitry Andric continue; 16010b57cec5SDimitry Andric } 16020b57cec5SDimitry Andric 16030b57cec5SDimitry Andric FastISelFailed = true; 16040b57cec5SDimitry Andric 16050b57cec5SDimitry Andric // Then handle certain instructions as single-LLVM-Instruction blocks. 16060b57cec5SDimitry Andric // We cannot separate out GCrelocates to their own blocks since we need 16070b57cec5SDimitry Andric // to keep track of gc-relocates for a particular gc-statepoint. This is 16080b57cec5SDimitry Andric // done by SelectionDAGBuilder::LowerAsSTATEPOINT, called before 16090b57cec5SDimitry Andric // visitGCRelocate. 16105ffd83dbSDimitry Andric if (isa<CallInst>(Inst) && !isa<GCStatepointInst>(Inst) && 16115ffd83dbSDimitry Andric !isa<GCRelocateInst>(Inst) && !isa<GCResultInst>(Inst)) { 16120b57cec5SDimitry Andric OptimizationRemarkMissed R("sdagisel", "FastISelFailure", 16130b57cec5SDimitry Andric Inst->getDebugLoc(), LLVMBB); 16140b57cec5SDimitry Andric 16150b57cec5SDimitry Andric R << "FastISel missed call"; 16160b57cec5SDimitry Andric 16170b57cec5SDimitry Andric if (R.isEnabled() || EnableFastISelAbort) { 16180b57cec5SDimitry Andric std::string InstStrStorage; 16190b57cec5SDimitry Andric raw_string_ostream InstStr(InstStrStorage); 16200b57cec5SDimitry Andric InstStr << *Inst; 16210b57cec5SDimitry Andric 16220b57cec5SDimitry Andric R << ": " << InstStr.str(); 16230b57cec5SDimitry Andric } 16240b57cec5SDimitry Andric 16250b57cec5SDimitry Andric reportFastISelFailure(*MF, *ORE, R, EnableFastISelAbort > 2); 16260b57cec5SDimitry Andric 16270b57cec5SDimitry Andric if (!Inst->getType()->isVoidTy() && !Inst->getType()->isTokenTy() && 16280b57cec5SDimitry Andric !Inst->use_empty()) { 16295ffd83dbSDimitry Andric Register &R = FuncInfo->ValueMap[Inst]; 16300b57cec5SDimitry Andric if (!R) 16310b57cec5SDimitry Andric R = FuncInfo->CreateRegs(Inst); 16320b57cec5SDimitry Andric } 16330b57cec5SDimitry Andric 16340b57cec5SDimitry Andric bool HadTailCall = false; 16350b57cec5SDimitry Andric MachineBasicBlock::iterator SavedInsertPt = FuncInfo->InsertPt; 16360b57cec5SDimitry Andric SelectBasicBlock(Inst->getIterator(), BI, HadTailCall); 16370b57cec5SDimitry Andric 16380b57cec5SDimitry Andric // If the call was emitted as a tail call, we're done with the block. 16390b57cec5SDimitry Andric // We also need to delete any previously emitted instructions. 16400b57cec5SDimitry Andric if (HadTailCall) { 16410b57cec5SDimitry Andric FastIS->removeDeadCode(SavedInsertPt, FuncInfo->MBB->end()); 16420b57cec5SDimitry Andric --BI; 16430b57cec5SDimitry Andric break; 16440b57cec5SDimitry Andric } 16450b57cec5SDimitry Andric 16460b57cec5SDimitry Andric // Recompute NumFastIselRemaining as Selection DAG instruction 16470b57cec5SDimitry Andric // selection may have handled the call, input args, etc. 16480b57cec5SDimitry Andric unsigned RemainingNow = std::distance(Begin, BI); 16490b57cec5SDimitry Andric NumFastIselFailures += NumFastIselRemaining - RemainingNow; 16500b57cec5SDimitry Andric NumFastIselRemaining = RemainingNow; 16510b57cec5SDimitry Andric continue; 16520b57cec5SDimitry Andric } 16530b57cec5SDimitry Andric 16540b57cec5SDimitry Andric OptimizationRemarkMissed R("sdagisel", "FastISelFailure", 16550b57cec5SDimitry Andric Inst->getDebugLoc(), LLVMBB); 16560b57cec5SDimitry Andric 16570b57cec5SDimitry Andric bool ShouldAbort = EnableFastISelAbort; 16580b57cec5SDimitry Andric if (Inst->isTerminator()) { 16590b57cec5SDimitry Andric // Use a different message for terminator misses. 16600b57cec5SDimitry Andric R << "FastISel missed terminator"; 16610b57cec5SDimitry Andric // Don't abort for terminator unless the level is really high 16620b57cec5SDimitry Andric ShouldAbort = (EnableFastISelAbort > 2); 16630b57cec5SDimitry Andric } else { 16640b57cec5SDimitry Andric R << "FastISel missed"; 16650b57cec5SDimitry Andric } 16660b57cec5SDimitry Andric 16670b57cec5SDimitry Andric if (R.isEnabled() || EnableFastISelAbort) { 16680b57cec5SDimitry Andric std::string InstStrStorage; 16690b57cec5SDimitry Andric raw_string_ostream InstStr(InstStrStorage); 16700b57cec5SDimitry Andric InstStr << *Inst; 16710b57cec5SDimitry Andric R << ": " << InstStr.str(); 16720b57cec5SDimitry Andric } 16730b57cec5SDimitry Andric 16740b57cec5SDimitry Andric reportFastISelFailure(*MF, *ORE, R, ShouldAbort); 16750b57cec5SDimitry Andric 16760b57cec5SDimitry Andric NumFastIselFailures += NumFastIselRemaining; 16770b57cec5SDimitry Andric break; 16780b57cec5SDimitry Andric } 16790b57cec5SDimitry Andric 16800b57cec5SDimitry Andric FastIS->recomputeInsertPt(); 16810b57cec5SDimitry Andric } 16820b57cec5SDimitry Andric 16830b57cec5SDimitry Andric if (SP.shouldEmitSDCheck(*LLVMBB)) { 16840b57cec5SDimitry Andric bool FunctionBasedInstrumentation = 16850b57cec5SDimitry Andric TLI->getSSPStackGuardCheck(*Fn.getParent()); 16860b57cec5SDimitry Andric SDB->SPDescriptor.initialize(LLVMBB, FuncInfo->MBBMap[LLVMBB], 16870b57cec5SDimitry Andric FunctionBasedInstrumentation); 16880b57cec5SDimitry Andric } 16890b57cec5SDimitry Andric 16900b57cec5SDimitry Andric if (Begin != BI) 16910b57cec5SDimitry Andric ++NumDAGBlocks; 16920b57cec5SDimitry Andric else 16930b57cec5SDimitry Andric ++NumFastIselBlocks; 16940b57cec5SDimitry Andric 16950b57cec5SDimitry Andric if (Begin != BI) { 16960b57cec5SDimitry Andric // Run SelectionDAG instruction selection on the remainder of the block 16970b57cec5SDimitry Andric // not handled by FastISel. If FastISel is not run, this is the entire 16980b57cec5SDimitry Andric // block. 16990b57cec5SDimitry Andric bool HadTailCall; 17000b57cec5SDimitry Andric SelectBasicBlock(Begin, BI, HadTailCall); 17010b57cec5SDimitry Andric 17020b57cec5SDimitry Andric // But if FastISel was run, we already selected some of the block. 17030b57cec5SDimitry Andric // If we emitted a tail-call, we need to delete any previously emitted 17040b57cec5SDimitry Andric // instruction that follows it. 1705480093f4SDimitry Andric if (FastIS && HadTailCall && FuncInfo->InsertPt != FuncInfo->MBB->end()) 17060b57cec5SDimitry Andric FastIS->removeDeadCode(FuncInfo->InsertPt, FuncInfo->MBB->end()); 17070b57cec5SDimitry Andric } 17080b57cec5SDimitry Andric 17090b57cec5SDimitry Andric if (FastIS) 17100b57cec5SDimitry Andric FastIS->finishBasicBlock(); 17110b57cec5SDimitry Andric FinishBasicBlock(); 17120b57cec5SDimitry Andric FuncInfo->PHINodesToUpdate.clear(); 17130b57cec5SDimitry Andric ElidedArgCopyInstrs.clear(); 17140b57cec5SDimitry Andric } 17150b57cec5SDimitry Andric 1716*06c3fb27SDimitry Andric // AsynchEH: Report Block State under -AsynchEH 1717*06c3fb27SDimitry Andric if (Fn.getParent()->getModuleFlag("eh-asynch")) 1718*06c3fb27SDimitry Andric reportIPToStateForBlocks(MF); 1719*06c3fb27SDimitry Andric 17200b57cec5SDimitry Andric SP.copyToMachineFrameInfo(MF->getFrameInfo()); 17210b57cec5SDimitry Andric 17220b57cec5SDimitry Andric SwiftError->propagateVRegs(); 17230b57cec5SDimitry Andric 17240b57cec5SDimitry Andric delete FastIS; 17250b57cec5SDimitry Andric SDB->clearDanglingDebugInfo(); 17260b57cec5SDimitry Andric SDB->SPDescriptor.resetPerFunctionState(); 17270b57cec5SDimitry Andric } 17280b57cec5SDimitry Andric 17290b57cec5SDimitry Andric void 17300b57cec5SDimitry Andric SelectionDAGISel::FinishBasicBlock() { 17310b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Total amount of phi nodes to update: " 17320b57cec5SDimitry Andric << FuncInfo->PHINodesToUpdate.size() << "\n"; 17330b57cec5SDimitry Andric for (unsigned i = 0, e = FuncInfo->PHINodesToUpdate.size(); i != e; 17340b57cec5SDimitry Andric ++i) dbgs() 17350b57cec5SDimitry Andric << "Node " << i << " : (" << FuncInfo->PHINodesToUpdate[i].first 17360b57cec5SDimitry Andric << ", " << FuncInfo->PHINodesToUpdate[i].second << ")\n"); 17370b57cec5SDimitry Andric 17380b57cec5SDimitry Andric // Next, now that we know what the last MBB the LLVM BB expanded is, update 17390b57cec5SDimitry Andric // PHI nodes in successors. 17400b57cec5SDimitry Andric for (unsigned i = 0, e = FuncInfo->PHINodesToUpdate.size(); i != e; ++i) { 17410b57cec5SDimitry Andric MachineInstrBuilder PHI(*MF, FuncInfo->PHINodesToUpdate[i].first); 17420b57cec5SDimitry Andric assert(PHI->isPHI() && 17430b57cec5SDimitry Andric "This is not a machine PHI node that we are updating!"); 17440b57cec5SDimitry Andric if (!FuncInfo->MBB->isSuccessor(PHI->getParent())) 17450b57cec5SDimitry Andric continue; 17460b57cec5SDimitry Andric PHI.addReg(FuncInfo->PHINodesToUpdate[i].second).addMBB(FuncInfo->MBB); 17470b57cec5SDimitry Andric } 17480b57cec5SDimitry Andric 17490b57cec5SDimitry Andric // Handle stack protector. 17500b57cec5SDimitry Andric if (SDB->SPDescriptor.shouldEmitFunctionBasedCheckStackProtector()) { 17510b57cec5SDimitry Andric // The target provides a guard check function. There is no need to 17520b57cec5SDimitry Andric // generate error handling code or to split current basic block. 17530b57cec5SDimitry Andric MachineBasicBlock *ParentMBB = SDB->SPDescriptor.getParentMBB(); 17540b57cec5SDimitry Andric 17550b57cec5SDimitry Andric // Add load and check to the basicblock. 17560b57cec5SDimitry Andric FuncInfo->MBB = ParentMBB; 17570b57cec5SDimitry Andric FuncInfo->InsertPt = 1758349cc55cSDimitry Andric findSplitPointForStackProtector(ParentMBB, *TII); 17590b57cec5SDimitry Andric SDB->visitSPDescriptorParent(SDB->SPDescriptor, ParentMBB); 17600b57cec5SDimitry Andric CurDAG->setRoot(SDB->getRoot()); 17610b57cec5SDimitry Andric SDB->clear(); 17620b57cec5SDimitry Andric CodeGenAndEmitDAG(); 17630b57cec5SDimitry Andric 17640b57cec5SDimitry Andric // Clear the Per-BB State. 17650b57cec5SDimitry Andric SDB->SPDescriptor.resetPerBBState(); 17660b57cec5SDimitry Andric } else if (SDB->SPDescriptor.shouldEmitStackProtector()) { 17670b57cec5SDimitry Andric MachineBasicBlock *ParentMBB = SDB->SPDescriptor.getParentMBB(); 17680b57cec5SDimitry Andric MachineBasicBlock *SuccessMBB = SDB->SPDescriptor.getSuccessMBB(); 17690b57cec5SDimitry Andric 17700b57cec5SDimitry Andric // Find the split point to split the parent mbb. At the same time copy all 17710b57cec5SDimitry Andric // physical registers used in the tail of parent mbb into virtual registers 17720b57cec5SDimitry Andric // before the split point and back into physical registers after the split 17730b57cec5SDimitry Andric // point. This prevents us needing to deal with Live-ins and many other 17740b57cec5SDimitry Andric // register allocation issues caused by us splitting the parent mbb. The 17750b57cec5SDimitry Andric // register allocator will clean up said virtual copies later on. 17760b57cec5SDimitry Andric MachineBasicBlock::iterator SplitPoint = 1777349cc55cSDimitry Andric findSplitPointForStackProtector(ParentMBB, *TII); 17780b57cec5SDimitry Andric 17790b57cec5SDimitry Andric // Splice the terminator of ParentMBB into SuccessMBB. 17800b57cec5SDimitry Andric SuccessMBB->splice(SuccessMBB->end(), ParentMBB, 17810b57cec5SDimitry Andric SplitPoint, 17820b57cec5SDimitry Andric ParentMBB->end()); 17830b57cec5SDimitry Andric 17840b57cec5SDimitry Andric // Add compare/jump on neq/jump to the parent BB. 17850b57cec5SDimitry Andric FuncInfo->MBB = ParentMBB; 17860b57cec5SDimitry Andric FuncInfo->InsertPt = ParentMBB->end(); 17870b57cec5SDimitry Andric SDB->visitSPDescriptorParent(SDB->SPDescriptor, ParentMBB); 17880b57cec5SDimitry Andric CurDAG->setRoot(SDB->getRoot()); 17890b57cec5SDimitry Andric SDB->clear(); 17900b57cec5SDimitry Andric CodeGenAndEmitDAG(); 17910b57cec5SDimitry Andric 17920b57cec5SDimitry Andric // CodeGen Failure MBB if we have not codegened it yet. 17930b57cec5SDimitry Andric MachineBasicBlock *FailureMBB = SDB->SPDescriptor.getFailureMBB(); 17940b57cec5SDimitry Andric if (FailureMBB->empty()) { 17950b57cec5SDimitry Andric FuncInfo->MBB = FailureMBB; 17960b57cec5SDimitry Andric FuncInfo->InsertPt = FailureMBB->end(); 17970b57cec5SDimitry Andric SDB->visitSPDescriptorFailure(SDB->SPDescriptor); 17980b57cec5SDimitry Andric CurDAG->setRoot(SDB->getRoot()); 17990b57cec5SDimitry Andric SDB->clear(); 18000b57cec5SDimitry Andric CodeGenAndEmitDAG(); 18010b57cec5SDimitry Andric } 18020b57cec5SDimitry Andric 18030b57cec5SDimitry Andric // Clear the Per-BB State. 18040b57cec5SDimitry Andric SDB->SPDescriptor.resetPerBBState(); 18050b57cec5SDimitry Andric } 18060b57cec5SDimitry Andric 18070b57cec5SDimitry Andric // Lower each BitTestBlock. 18080b57cec5SDimitry Andric for (auto &BTB : SDB->SL->BitTestCases) { 18090b57cec5SDimitry Andric // Lower header first, if it wasn't already lowered 18100b57cec5SDimitry Andric if (!BTB.Emitted) { 18110b57cec5SDimitry Andric // Set the current basic block to the mbb we wish to insert the code into 18120b57cec5SDimitry Andric FuncInfo->MBB = BTB.Parent; 18130b57cec5SDimitry Andric FuncInfo->InsertPt = FuncInfo->MBB->end(); 18140b57cec5SDimitry Andric // Emit the code 18150b57cec5SDimitry Andric SDB->visitBitTestHeader(BTB, FuncInfo->MBB); 18160b57cec5SDimitry Andric CurDAG->setRoot(SDB->getRoot()); 18170b57cec5SDimitry Andric SDB->clear(); 18180b57cec5SDimitry Andric CodeGenAndEmitDAG(); 18190b57cec5SDimitry Andric } 18200b57cec5SDimitry Andric 18210b57cec5SDimitry Andric BranchProbability UnhandledProb = BTB.Prob; 18220b57cec5SDimitry Andric for (unsigned j = 0, ej = BTB.Cases.size(); j != ej; ++j) { 18230b57cec5SDimitry Andric UnhandledProb -= BTB.Cases[j].ExtraProb; 18240b57cec5SDimitry Andric // Set the current basic block to the mbb we wish to insert the code into 18250b57cec5SDimitry Andric FuncInfo->MBB = BTB.Cases[j].ThisBB; 18260b57cec5SDimitry Andric FuncInfo->InsertPt = FuncInfo->MBB->end(); 18270b57cec5SDimitry Andric // Emit the code 18280b57cec5SDimitry Andric 18290b57cec5SDimitry Andric // If all cases cover a contiguous range, it is not necessary to jump to 18300b57cec5SDimitry Andric // the default block after the last bit test fails. This is because the 18310b57cec5SDimitry Andric // range check during bit test header creation has guaranteed that every 18320b57cec5SDimitry Andric // case here doesn't go outside the range. In this case, there is no need 18330b57cec5SDimitry Andric // to perform the last bit test, as it will always be true. Instead, make 18340b57cec5SDimitry Andric // the second-to-last bit-test fall through to the target of the last bit 18350b57cec5SDimitry Andric // test, and delete the last bit test. 18360b57cec5SDimitry Andric 18370b57cec5SDimitry Andric MachineBasicBlock *NextMBB; 1838349cc55cSDimitry Andric if ((BTB.ContiguousRange || BTB.FallthroughUnreachable) && j + 2 == ej) { 1839349cc55cSDimitry Andric // Second-to-last bit-test with contiguous range or omitted range 1840349cc55cSDimitry Andric // check: fall through to the target of the final bit test. 18410b57cec5SDimitry Andric NextMBB = BTB.Cases[j + 1].TargetBB; 18420b57cec5SDimitry Andric } else if (j + 1 == ej) { 18430b57cec5SDimitry Andric // For the last bit test, fall through to Default. 18440b57cec5SDimitry Andric NextMBB = BTB.Default; 18450b57cec5SDimitry Andric } else { 18460b57cec5SDimitry Andric // Otherwise, fall through to the next bit test. 18470b57cec5SDimitry Andric NextMBB = BTB.Cases[j + 1].ThisBB; 18480b57cec5SDimitry Andric } 18490b57cec5SDimitry Andric 18500b57cec5SDimitry Andric SDB->visitBitTestCase(BTB, NextMBB, UnhandledProb, BTB.Reg, BTB.Cases[j], 18510b57cec5SDimitry Andric FuncInfo->MBB); 18520b57cec5SDimitry Andric 18530b57cec5SDimitry Andric CurDAG->setRoot(SDB->getRoot()); 18540b57cec5SDimitry Andric SDB->clear(); 18550b57cec5SDimitry Andric CodeGenAndEmitDAG(); 18560b57cec5SDimitry Andric 1857349cc55cSDimitry Andric if ((BTB.ContiguousRange || BTB.FallthroughUnreachable) && j + 2 == ej) { 18580b57cec5SDimitry Andric // Since we're not going to use the final bit test, remove it. 18590b57cec5SDimitry Andric BTB.Cases.pop_back(); 18600b57cec5SDimitry Andric break; 18610b57cec5SDimitry Andric } 18620b57cec5SDimitry Andric } 18630b57cec5SDimitry Andric 18640b57cec5SDimitry Andric // Update PHI Nodes 18650eae32dcSDimitry Andric for (const std::pair<MachineInstr *, unsigned> &P : 18660eae32dcSDimitry Andric FuncInfo->PHINodesToUpdate) { 18670eae32dcSDimitry Andric MachineInstrBuilder PHI(*MF, P.first); 18680b57cec5SDimitry Andric MachineBasicBlock *PHIBB = PHI->getParent(); 18690b57cec5SDimitry Andric assert(PHI->isPHI() && 18700b57cec5SDimitry Andric "This is not a machine PHI node that we are updating!"); 18710b57cec5SDimitry Andric // This is "default" BB. We have two jumps to it. From "header" BB and 18720b57cec5SDimitry Andric // from last "case" BB, unless the latter was skipped. 18730b57cec5SDimitry Andric if (PHIBB == BTB.Default) { 18740eae32dcSDimitry Andric PHI.addReg(P.second).addMBB(BTB.Parent); 18750b57cec5SDimitry Andric if (!BTB.ContiguousRange) { 18760eae32dcSDimitry Andric PHI.addReg(P.second).addMBB(BTB.Cases.back().ThisBB); 18770b57cec5SDimitry Andric } 18780b57cec5SDimitry Andric } 18790b57cec5SDimitry Andric // One of "cases" BB. 18800eae32dcSDimitry Andric for (const SwitchCG::BitTestCase &BT : BTB.Cases) { 18810eae32dcSDimitry Andric MachineBasicBlock* cBB = BT.ThisBB; 18820b57cec5SDimitry Andric if (cBB->isSuccessor(PHIBB)) 18830eae32dcSDimitry Andric PHI.addReg(P.second).addMBB(cBB); 18840b57cec5SDimitry Andric } 18850b57cec5SDimitry Andric } 18860b57cec5SDimitry Andric } 18870b57cec5SDimitry Andric SDB->SL->BitTestCases.clear(); 18880b57cec5SDimitry Andric 18890b57cec5SDimitry Andric // If the JumpTable record is filled in, then we need to emit a jump table. 18900b57cec5SDimitry Andric // Updating the PHI nodes is tricky in this case, since we need to determine 18910b57cec5SDimitry Andric // whether the PHI is a successor of the range check MBB or the jump table MBB 18920b57cec5SDimitry Andric for (unsigned i = 0, e = SDB->SL->JTCases.size(); i != e; ++i) { 18930b57cec5SDimitry Andric // Lower header first, if it wasn't already lowered 18940b57cec5SDimitry Andric if (!SDB->SL->JTCases[i].first.Emitted) { 18950b57cec5SDimitry Andric // Set the current basic block to the mbb we wish to insert the code into 18960b57cec5SDimitry Andric FuncInfo->MBB = SDB->SL->JTCases[i].first.HeaderBB; 18970b57cec5SDimitry Andric FuncInfo->InsertPt = FuncInfo->MBB->end(); 18980b57cec5SDimitry Andric // Emit the code 18990b57cec5SDimitry Andric SDB->visitJumpTableHeader(SDB->SL->JTCases[i].second, 19000b57cec5SDimitry Andric SDB->SL->JTCases[i].first, FuncInfo->MBB); 19010b57cec5SDimitry Andric CurDAG->setRoot(SDB->getRoot()); 19020b57cec5SDimitry Andric SDB->clear(); 19030b57cec5SDimitry Andric CodeGenAndEmitDAG(); 19040b57cec5SDimitry Andric } 19050b57cec5SDimitry Andric 19060b57cec5SDimitry Andric // Set the current basic block to the mbb we wish to insert the code into 19070b57cec5SDimitry Andric FuncInfo->MBB = SDB->SL->JTCases[i].second.MBB; 19080b57cec5SDimitry Andric FuncInfo->InsertPt = FuncInfo->MBB->end(); 19090b57cec5SDimitry Andric // Emit the code 19100b57cec5SDimitry Andric SDB->visitJumpTable(SDB->SL->JTCases[i].second); 19110b57cec5SDimitry Andric CurDAG->setRoot(SDB->getRoot()); 19120b57cec5SDimitry Andric SDB->clear(); 19130b57cec5SDimitry Andric CodeGenAndEmitDAG(); 19140b57cec5SDimitry Andric 19150b57cec5SDimitry Andric // Update PHI Nodes 19160b57cec5SDimitry Andric for (unsigned pi = 0, pe = FuncInfo->PHINodesToUpdate.size(); 19170b57cec5SDimitry Andric pi != pe; ++pi) { 19180b57cec5SDimitry Andric MachineInstrBuilder PHI(*MF, FuncInfo->PHINodesToUpdate[pi].first); 19190b57cec5SDimitry Andric MachineBasicBlock *PHIBB = PHI->getParent(); 19200b57cec5SDimitry Andric assert(PHI->isPHI() && 19210b57cec5SDimitry Andric "This is not a machine PHI node that we are updating!"); 19220b57cec5SDimitry Andric // "default" BB. We can go there only from header BB. 19230b57cec5SDimitry Andric if (PHIBB == SDB->SL->JTCases[i].second.Default) 19240b57cec5SDimitry Andric PHI.addReg(FuncInfo->PHINodesToUpdate[pi].second) 19250b57cec5SDimitry Andric .addMBB(SDB->SL->JTCases[i].first.HeaderBB); 19260b57cec5SDimitry Andric // JT BB. Just iterate over successors here 19270b57cec5SDimitry Andric if (FuncInfo->MBB->isSuccessor(PHIBB)) 19280b57cec5SDimitry Andric PHI.addReg(FuncInfo->PHINodesToUpdate[pi].second).addMBB(FuncInfo->MBB); 19290b57cec5SDimitry Andric } 19300b57cec5SDimitry Andric } 19310b57cec5SDimitry Andric SDB->SL->JTCases.clear(); 19320b57cec5SDimitry Andric 19330b57cec5SDimitry Andric // If we generated any switch lowering information, build and codegen any 19340b57cec5SDimitry Andric // additional DAGs necessary. 19350b57cec5SDimitry Andric for (unsigned i = 0, e = SDB->SL->SwitchCases.size(); i != e; ++i) { 19360b57cec5SDimitry Andric // Set the current basic block to the mbb we wish to insert the code into 19370b57cec5SDimitry Andric FuncInfo->MBB = SDB->SL->SwitchCases[i].ThisBB; 19380b57cec5SDimitry Andric FuncInfo->InsertPt = FuncInfo->MBB->end(); 19390b57cec5SDimitry Andric 19400b57cec5SDimitry Andric // Determine the unique successors. 19410b57cec5SDimitry Andric SmallVector<MachineBasicBlock *, 2> Succs; 19420b57cec5SDimitry Andric Succs.push_back(SDB->SL->SwitchCases[i].TrueBB); 19430b57cec5SDimitry Andric if (SDB->SL->SwitchCases[i].TrueBB != SDB->SL->SwitchCases[i].FalseBB) 19440b57cec5SDimitry Andric Succs.push_back(SDB->SL->SwitchCases[i].FalseBB); 19450b57cec5SDimitry Andric 19460b57cec5SDimitry Andric // Emit the code. Note that this could result in FuncInfo->MBB being split. 19470b57cec5SDimitry Andric SDB->visitSwitchCase(SDB->SL->SwitchCases[i], FuncInfo->MBB); 19480b57cec5SDimitry Andric CurDAG->setRoot(SDB->getRoot()); 19490b57cec5SDimitry Andric SDB->clear(); 19500b57cec5SDimitry Andric CodeGenAndEmitDAG(); 19510b57cec5SDimitry Andric 19520b57cec5SDimitry Andric // Remember the last block, now that any splitting is done, for use in 19530b57cec5SDimitry Andric // populating PHI nodes in successors. 19540b57cec5SDimitry Andric MachineBasicBlock *ThisBB = FuncInfo->MBB; 19550b57cec5SDimitry Andric 19560b57cec5SDimitry Andric // Handle any PHI nodes in successors of this chunk, as if we were coming 19570b57cec5SDimitry Andric // from the original BB before switch expansion. Note that PHI nodes can 19580b57cec5SDimitry Andric // occur multiple times in PHINodesToUpdate. We have to be very careful to 19590b57cec5SDimitry Andric // handle them the right number of times. 19600b57cec5SDimitry Andric for (unsigned i = 0, e = Succs.size(); i != e; ++i) { 19610b57cec5SDimitry Andric FuncInfo->MBB = Succs[i]; 19620b57cec5SDimitry Andric FuncInfo->InsertPt = FuncInfo->MBB->end(); 19630b57cec5SDimitry Andric // FuncInfo->MBB may have been removed from the CFG if a branch was 19640b57cec5SDimitry Andric // constant folded. 19650b57cec5SDimitry Andric if (ThisBB->isSuccessor(FuncInfo->MBB)) { 19660b57cec5SDimitry Andric for (MachineBasicBlock::iterator 19670b57cec5SDimitry Andric MBBI = FuncInfo->MBB->begin(), MBBE = FuncInfo->MBB->end(); 19680b57cec5SDimitry Andric MBBI != MBBE && MBBI->isPHI(); ++MBBI) { 19690b57cec5SDimitry Andric MachineInstrBuilder PHI(*MF, MBBI); 19700b57cec5SDimitry Andric // This value for this PHI node is recorded in PHINodesToUpdate. 19710b57cec5SDimitry Andric for (unsigned pn = 0; ; ++pn) { 19720b57cec5SDimitry Andric assert(pn != FuncInfo->PHINodesToUpdate.size() && 19730b57cec5SDimitry Andric "Didn't find PHI entry!"); 19740b57cec5SDimitry Andric if (FuncInfo->PHINodesToUpdate[pn].first == PHI) { 19750b57cec5SDimitry Andric PHI.addReg(FuncInfo->PHINodesToUpdate[pn].second).addMBB(ThisBB); 19760b57cec5SDimitry Andric break; 19770b57cec5SDimitry Andric } 19780b57cec5SDimitry Andric } 19790b57cec5SDimitry Andric } 19800b57cec5SDimitry Andric } 19810b57cec5SDimitry Andric } 19820b57cec5SDimitry Andric } 19830b57cec5SDimitry Andric SDB->SL->SwitchCases.clear(); 19840b57cec5SDimitry Andric } 19850b57cec5SDimitry Andric 19860b57cec5SDimitry Andric /// Create the scheduler. If a specific scheduler was specified 19870b57cec5SDimitry Andric /// via the SchedulerRegistry, use it, otherwise select the 19880b57cec5SDimitry Andric /// one preferred by the target. 19890b57cec5SDimitry Andric /// 19900b57cec5SDimitry Andric ScheduleDAGSDNodes *SelectionDAGISel::CreateScheduler() { 19910b57cec5SDimitry Andric return ISHeuristic(this, OptLevel); 19920b57cec5SDimitry Andric } 19930b57cec5SDimitry Andric 19940b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 19950b57cec5SDimitry Andric // Helper functions used by the generated instruction selector. 19960b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 19970b57cec5SDimitry Andric // Calls to these methods are generated by tblgen. 19980b57cec5SDimitry Andric 19990b57cec5SDimitry Andric /// CheckAndMask - The isel is trying to match something like (and X, 255). If 20000b57cec5SDimitry Andric /// the dag combiner simplified the 255, we still want to match. RHS is the 20010b57cec5SDimitry Andric /// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value 20020b57cec5SDimitry Andric /// specified in the .td file (e.g. 255). 20030b57cec5SDimitry Andric bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS, 20040b57cec5SDimitry Andric int64_t DesiredMaskS) const { 20050b57cec5SDimitry Andric const APInt &ActualMask = RHS->getAPIntValue(); 20060b57cec5SDimitry Andric const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS); 20070b57cec5SDimitry Andric 20080b57cec5SDimitry Andric // If the actual mask exactly matches, success! 20090b57cec5SDimitry Andric if (ActualMask == DesiredMask) 20100b57cec5SDimitry Andric return true; 20110b57cec5SDimitry Andric 20120b57cec5SDimitry Andric // If the actual AND mask is allowing unallowed bits, this doesn't match. 20130b57cec5SDimitry Andric if (!ActualMask.isSubsetOf(DesiredMask)) 20140b57cec5SDimitry Andric return false; 20150b57cec5SDimitry Andric 20160b57cec5SDimitry Andric // Otherwise, the DAG Combiner may have proven that the value coming in is 20170b57cec5SDimitry Andric // either already zero or is not demanded. Check for known zero input bits. 20180b57cec5SDimitry Andric APInt NeededMask = DesiredMask & ~ActualMask; 20190b57cec5SDimitry Andric if (CurDAG->MaskedValueIsZero(LHS, NeededMask)) 20200b57cec5SDimitry Andric return true; 20210b57cec5SDimitry Andric 20220b57cec5SDimitry Andric // TODO: check to see if missing bits are just not demanded. 20230b57cec5SDimitry Andric 20240b57cec5SDimitry Andric // Otherwise, this pattern doesn't match. 20250b57cec5SDimitry Andric return false; 20260b57cec5SDimitry Andric } 20270b57cec5SDimitry Andric 20280b57cec5SDimitry Andric /// CheckOrMask - The isel is trying to match something like (or X, 255). If 20290b57cec5SDimitry Andric /// the dag combiner simplified the 255, we still want to match. RHS is the 20300b57cec5SDimitry Andric /// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value 20310b57cec5SDimitry Andric /// specified in the .td file (e.g. 255). 20320b57cec5SDimitry Andric bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS, 20330b57cec5SDimitry Andric int64_t DesiredMaskS) const { 20340b57cec5SDimitry Andric const APInt &ActualMask = RHS->getAPIntValue(); 20350b57cec5SDimitry Andric const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS); 20360b57cec5SDimitry Andric 20370b57cec5SDimitry Andric // If the actual mask exactly matches, success! 20380b57cec5SDimitry Andric if (ActualMask == DesiredMask) 20390b57cec5SDimitry Andric return true; 20400b57cec5SDimitry Andric 20410b57cec5SDimitry Andric // If the actual AND mask is allowing unallowed bits, this doesn't match. 20420b57cec5SDimitry Andric if (!ActualMask.isSubsetOf(DesiredMask)) 20430b57cec5SDimitry Andric return false; 20440b57cec5SDimitry Andric 20450b57cec5SDimitry Andric // Otherwise, the DAG Combiner may have proven that the value coming in is 20460b57cec5SDimitry Andric // either already zero or is not demanded. Check for known zero input bits. 20470b57cec5SDimitry Andric APInt NeededMask = DesiredMask & ~ActualMask; 20480b57cec5SDimitry Andric KnownBits Known = CurDAG->computeKnownBits(LHS); 20490b57cec5SDimitry Andric 20500b57cec5SDimitry Andric // If all the missing bits in the or are already known to be set, match! 20510b57cec5SDimitry Andric if (NeededMask.isSubsetOf(Known.One)) 20520b57cec5SDimitry Andric return true; 20530b57cec5SDimitry Andric 20540b57cec5SDimitry Andric // TODO: check to see if missing bits are just not demanded. 20550b57cec5SDimitry Andric 20560b57cec5SDimitry Andric // Otherwise, this pattern doesn't match. 20570b57cec5SDimitry Andric return false; 20580b57cec5SDimitry Andric } 20590b57cec5SDimitry Andric 20600b57cec5SDimitry Andric /// SelectInlineAsmMemoryOperands - Calls to this are automatically generated 20610b57cec5SDimitry Andric /// by tblgen. Others should not call it. 20620b57cec5SDimitry Andric void SelectionDAGISel::SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops, 20630b57cec5SDimitry Andric const SDLoc &DL) { 20640b57cec5SDimitry Andric std::vector<SDValue> InOps; 20650b57cec5SDimitry Andric std::swap(InOps, Ops); 20660b57cec5SDimitry Andric 20670b57cec5SDimitry Andric Ops.push_back(InOps[InlineAsm::Op_InputChain]); // 0 20680b57cec5SDimitry Andric Ops.push_back(InOps[InlineAsm::Op_AsmString]); // 1 20690b57cec5SDimitry Andric Ops.push_back(InOps[InlineAsm::Op_MDNode]); // 2, !srcloc 20700b57cec5SDimitry Andric Ops.push_back(InOps[InlineAsm::Op_ExtraInfo]); // 3 (SideEffect, AlignStack) 20710b57cec5SDimitry Andric 20720b57cec5SDimitry Andric unsigned i = InlineAsm::Op_FirstOperand, e = InOps.size(); 20730b57cec5SDimitry Andric if (InOps[e-1].getValueType() == MVT::Glue) 20740b57cec5SDimitry Andric --e; // Don't process a glue operand if it is here. 20750b57cec5SDimitry Andric 20760b57cec5SDimitry Andric while (i != e) { 20770b57cec5SDimitry Andric unsigned Flags = cast<ConstantSDNode>(InOps[i])->getZExtValue(); 2078bdd1243dSDimitry Andric if (!InlineAsm::isMemKind(Flags) && !InlineAsm::isFuncKind(Flags)) { 20790b57cec5SDimitry Andric // Just skip over this operand, copying the operands verbatim. 20800b57cec5SDimitry Andric Ops.insert(Ops.end(), InOps.begin()+i, 20810b57cec5SDimitry Andric InOps.begin()+i+InlineAsm::getNumOperandRegisters(Flags) + 1); 20820b57cec5SDimitry Andric i += InlineAsm::getNumOperandRegisters(Flags) + 1; 20830b57cec5SDimitry Andric } else { 20840b57cec5SDimitry Andric assert(InlineAsm::getNumOperandRegisters(Flags) == 1 && 20850b57cec5SDimitry Andric "Memory operand with multiple values?"); 20860b57cec5SDimitry Andric 20870b57cec5SDimitry Andric unsigned TiedToOperand; 20880b57cec5SDimitry Andric if (InlineAsm::isUseOperandTiedToDef(Flags, TiedToOperand)) { 20890b57cec5SDimitry Andric // We need the constraint ID from the operand this is tied to. 20900b57cec5SDimitry Andric unsigned CurOp = InlineAsm::Op_FirstOperand; 20910b57cec5SDimitry Andric Flags = cast<ConstantSDNode>(InOps[CurOp])->getZExtValue(); 20920b57cec5SDimitry Andric for (; TiedToOperand; --TiedToOperand) { 20930b57cec5SDimitry Andric CurOp += InlineAsm::getNumOperandRegisters(Flags)+1; 20940b57cec5SDimitry Andric Flags = cast<ConstantSDNode>(InOps[CurOp])->getZExtValue(); 20950b57cec5SDimitry Andric } 20960b57cec5SDimitry Andric } 20970b57cec5SDimitry Andric 20980b57cec5SDimitry Andric // Otherwise, this is a memory operand. Ask the target to select it. 20990b57cec5SDimitry Andric std::vector<SDValue> SelOps; 21000b57cec5SDimitry Andric unsigned ConstraintID = InlineAsm::getMemoryConstraintID(Flags); 21010b57cec5SDimitry Andric if (SelectInlineAsmMemoryOperand(InOps[i+1], ConstraintID, SelOps)) 21020b57cec5SDimitry Andric report_fatal_error("Could not match memory address. Inline asm" 21030b57cec5SDimitry Andric " failure!"); 21040b57cec5SDimitry Andric 21050b57cec5SDimitry Andric // Add this to the output node. 21060b57cec5SDimitry Andric unsigned NewFlags = 2107bdd1243dSDimitry Andric InlineAsm::isMemKind(Flags) 2108bdd1243dSDimitry Andric ? InlineAsm::getFlagWord(InlineAsm::Kind_Mem, SelOps.size()) 2109bdd1243dSDimitry Andric : InlineAsm::getFlagWord(InlineAsm::Kind_Func, SelOps.size()); 21100b57cec5SDimitry Andric NewFlags = InlineAsm::getFlagWordForMem(NewFlags, ConstraintID); 21110b57cec5SDimitry Andric Ops.push_back(CurDAG->getTargetConstant(NewFlags, DL, MVT::i32)); 2112e8d8bef9SDimitry Andric llvm::append_range(Ops, SelOps); 21130b57cec5SDimitry Andric i += 2; 21140b57cec5SDimitry Andric } 21150b57cec5SDimitry Andric } 21160b57cec5SDimitry Andric 21170b57cec5SDimitry Andric // Add the glue input back if present. 21180b57cec5SDimitry Andric if (e != InOps.size()) 21190b57cec5SDimitry Andric Ops.push_back(InOps.back()); 21200b57cec5SDimitry Andric } 21210b57cec5SDimitry Andric 21220b57cec5SDimitry Andric /// findGlueUse - Return use of MVT::Glue value produced by the specified 21230b57cec5SDimitry Andric /// SDNode. 21240b57cec5SDimitry Andric /// 21250b57cec5SDimitry Andric static SDNode *findGlueUse(SDNode *N) { 21260b57cec5SDimitry Andric unsigned FlagResNo = N->getNumValues()-1; 21270b57cec5SDimitry Andric for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) { 21280b57cec5SDimitry Andric SDUse &Use = I.getUse(); 21290b57cec5SDimitry Andric if (Use.getResNo() == FlagResNo) 21300b57cec5SDimitry Andric return Use.getUser(); 21310b57cec5SDimitry Andric } 21320b57cec5SDimitry Andric return nullptr; 21330b57cec5SDimitry Andric } 21340b57cec5SDimitry Andric 21350b57cec5SDimitry Andric /// findNonImmUse - Return true if "Def" is a predecessor of "Root" via a path 21360b57cec5SDimitry Andric /// beyond "ImmedUse". We may ignore chains as they are checked separately. 21370b57cec5SDimitry Andric static bool findNonImmUse(SDNode *Root, SDNode *Def, SDNode *ImmedUse, 21380b57cec5SDimitry Andric bool IgnoreChains) { 21390b57cec5SDimitry Andric SmallPtrSet<const SDNode *, 16> Visited; 21400b57cec5SDimitry Andric SmallVector<const SDNode *, 16> WorkList; 21410b57cec5SDimitry Andric // Only check if we have non-immediate uses of Def. 21420b57cec5SDimitry Andric if (ImmedUse->isOnlyUserOf(Def)) 21430b57cec5SDimitry Andric return false; 21440b57cec5SDimitry Andric 21450b57cec5SDimitry Andric // We don't care about paths to Def that go through ImmedUse so mark it 21460b57cec5SDimitry Andric // visited and mark non-def operands as used. 21470b57cec5SDimitry Andric Visited.insert(ImmedUse); 21480b57cec5SDimitry Andric for (const SDValue &Op : ImmedUse->op_values()) { 21490b57cec5SDimitry Andric SDNode *N = Op.getNode(); 21500b57cec5SDimitry Andric // Ignore chain deps (they are validated by 21510b57cec5SDimitry Andric // HandleMergeInputChains) and immediate uses 21520b57cec5SDimitry Andric if ((Op.getValueType() == MVT::Other && IgnoreChains) || N == Def) 21530b57cec5SDimitry Andric continue; 21540b57cec5SDimitry Andric if (!Visited.insert(N).second) 21550b57cec5SDimitry Andric continue; 21560b57cec5SDimitry Andric WorkList.push_back(N); 21570b57cec5SDimitry Andric } 21580b57cec5SDimitry Andric 21590b57cec5SDimitry Andric // Initialize worklist to operands of Root. 21600b57cec5SDimitry Andric if (Root != ImmedUse) { 21610b57cec5SDimitry Andric for (const SDValue &Op : Root->op_values()) { 21620b57cec5SDimitry Andric SDNode *N = Op.getNode(); 21630b57cec5SDimitry Andric // Ignore chains (they are validated by HandleMergeInputChains) 21640b57cec5SDimitry Andric if ((Op.getValueType() == MVT::Other && IgnoreChains) || N == Def) 21650b57cec5SDimitry Andric continue; 21660b57cec5SDimitry Andric if (!Visited.insert(N).second) 21670b57cec5SDimitry Andric continue; 21680b57cec5SDimitry Andric WorkList.push_back(N); 21690b57cec5SDimitry Andric } 21700b57cec5SDimitry Andric } 21710b57cec5SDimitry Andric 21720b57cec5SDimitry Andric return SDNode::hasPredecessorHelper(Def, Visited, WorkList, 0, true); 21730b57cec5SDimitry Andric } 21740b57cec5SDimitry Andric 21750b57cec5SDimitry Andric /// IsProfitableToFold - Returns true if it's profitable to fold the specific 21760b57cec5SDimitry Andric /// operand node N of U during instruction selection that starts at Root. 21770b57cec5SDimitry Andric bool SelectionDAGISel::IsProfitableToFold(SDValue N, SDNode *U, 21780b57cec5SDimitry Andric SDNode *Root) const { 21790b57cec5SDimitry Andric if (OptLevel == CodeGenOpt::None) return false; 21800b57cec5SDimitry Andric return N.hasOneUse(); 21810b57cec5SDimitry Andric } 21820b57cec5SDimitry Andric 21830b57cec5SDimitry Andric /// IsLegalToFold - Returns true if the specific operand node N of 21840b57cec5SDimitry Andric /// U can be folded during instruction selection that starts at Root. 21850b57cec5SDimitry Andric bool SelectionDAGISel::IsLegalToFold(SDValue N, SDNode *U, SDNode *Root, 21860b57cec5SDimitry Andric CodeGenOpt::Level OptLevel, 21870b57cec5SDimitry Andric bool IgnoreChains) { 21880b57cec5SDimitry Andric if (OptLevel == CodeGenOpt::None) return false; 21890b57cec5SDimitry Andric 21900b57cec5SDimitry Andric // If Root use can somehow reach N through a path that that doesn't contain 21910b57cec5SDimitry Andric // U then folding N would create a cycle. e.g. In the following 21920b57cec5SDimitry Andric // diagram, Root can reach N through X. If N is folded into Root, then 21930b57cec5SDimitry Andric // X is both a predecessor and a successor of U. 21940b57cec5SDimitry Andric // 21950b57cec5SDimitry Andric // [N*] // 21960b57cec5SDimitry Andric // ^ ^ // 21970b57cec5SDimitry Andric // / \ // 21980b57cec5SDimitry Andric // [U*] [X]? // 21990b57cec5SDimitry Andric // ^ ^ // 22000b57cec5SDimitry Andric // \ / // 22010b57cec5SDimitry Andric // \ / // 22020b57cec5SDimitry Andric // [Root*] // 22030b57cec5SDimitry Andric // 22040b57cec5SDimitry Andric // * indicates nodes to be folded together. 22050b57cec5SDimitry Andric // 22060b57cec5SDimitry Andric // If Root produces glue, then it gets (even more) interesting. Since it 22070b57cec5SDimitry Andric // will be "glued" together with its glue use in the scheduler, we need to 22080b57cec5SDimitry Andric // check if it might reach N. 22090b57cec5SDimitry Andric // 22100b57cec5SDimitry Andric // [N*] // 22110b57cec5SDimitry Andric // ^ ^ // 22120b57cec5SDimitry Andric // / \ // 22130b57cec5SDimitry Andric // [U*] [X]? // 22140b57cec5SDimitry Andric // ^ ^ // 22150b57cec5SDimitry Andric // \ \ // 22160b57cec5SDimitry Andric // \ | // 22170b57cec5SDimitry Andric // [Root*] | // 22180b57cec5SDimitry Andric // ^ | // 22190b57cec5SDimitry Andric // f | // 22200b57cec5SDimitry Andric // | / // 22210b57cec5SDimitry Andric // [Y] / // 22220b57cec5SDimitry Andric // ^ / // 22230b57cec5SDimitry Andric // f / // 22240b57cec5SDimitry Andric // | / // 22250b57cec5SDimitry Andric // [GU] // 22260b57cec5SDimitry Andric // 22270b57cec5SDimitry Andric // If GU (glue use) indirectly reaches N (the load), and Root folds N 22280b57cec5SDimitry Andric // (call it Fold), then X is a predecessor of GU and a successor of 22290b57cec5SDimitry Andric // Fold. But since Fold and GU are glued together, this will create 22300b57cec5SDimitry Andric // a cycle in the scheduling graph. 22310b57cec5SDimitry Andric 22320b57cec5SDimitry Andric // If the node has glue, walk down the graph to the "lowest" node in the 22330b57cec5SDimitry Andric // glueged set. 22340b57cec5SDimitry Andric EVT VT = Root->getValueType(Root->getNumValues()-1); 22350b57cec5SDimitry Andric while (VT == MVT::Glue) { 22360b57cec5SDimitry Andric SDNode *GU = findGlueUse(Root); 22370b57cec5SDimitry Andric if (!GU) 22380b57cec5SDimitry Andric break; 22390b57cec5SDimitry Andric Root = GU; 22400b57cec5SDimitry Andric VT = Root->getValueType(Root->getNumValues()-1); 22410b57cec5SDimitry Andric 22420b57cec5SDimitry Andric // If our query node has a glue result with a use, we've walked up it. If 22430b57cec5SDimitry Andric // the user (which has already been selected) has a chain or indirectly uses 22440b57cec5SDimitry Andric // the chain, HandleMergeInputChains will not consider it. Because of 22450b57cec5SDimitry Andric // this, we cannot ignore chains in this predicate. 22460b57cec5SDimitry Andric IgnoreChains = false; 22470b57cec5SDimitry Andric } 22480b57cec5SDimitry Andric 22490b57cec5SDimitry Andric return !findNonImmUse(Root, N.getNode(), U, IgnoreChains); 22500b57cec5SDimitry Andric } 22510b57cec5SDimitry Andric 22525ffd83dbSDimitry Andric void SelectionDAGISel::Select_INLINEASM(SDNode *N) { 22530b57cec5SDimitry Andric SDLoc DL(N); 22540b57cec5SDimitry Andric 22550b57cec5SDimitry Andric std::vector<SDValue> Ops(N->op_begin(), N->op_end()); 22560b57cec5SDimitry Andric SelectInlineAsmMemoryOperands(Ops, DL); 22570b57cec5SDimitry Andric 22580b57cec5SDimitry Andric const EVT VTs[] = {MVT::Other, MVT::Glue}; 22595ffd83dbSDimitry Andric SDValue New = CurDAG->getNode(N->getOpcode(), DL, VTs, Ops); 22600b57cec5SDimitry Andric New->setNodeId(-1); 22610b57cec5SDimitry Andric ReplaceUses(N, New.getNode()); 22620b57cec5SDimitry Andric CurDAG->RemoveDeadNode(N); 22630b57cec5SDimitry Andric } 22640b57cec5SDimitry Andric 22650b57cec5SDimitry Andric void SelectionDAGISel::Select_READ_REGISTER(SDNode *Op) { 22660b57cec5SDimitry Andric SDLoc dl(Op); 2267480093f4SDimitry Andric MDNodeSDNode *MD = cast<MDNodeSDNode>(Op->getOperand(1)); 2268480093f4SDimitry Andric const MDString *RegStr = cast<MDString>(MD->getMD()->getOperand(0)); 2269480093f4SDimitry Andric 2270480093f4SDimitry Andric EVT VT = Op->getValueType(0); 2271480093f4SDimitry Andric LLT Ty = VT.isSimple() ? getLLTForMVT(VT.getSimpleVT()) : LLT(); 22728bcb0991SDimitry Andric Register Reg = 2273480093f4SDimitry Andric TLI->getRegisterByName(RegStr->getString().data(), Ty, 22748bcb0991SDimitry Andric CurDAG->getMachineFunction()); 22750b57cec5SDimitry Andric SDValue New = CurDAG->getCopyFromReg( 22760b57cec5SDimitry Andric Op->getOperand(0), dl, Reg, Op->getValueType(0)); 22770b57cec5SDimitry Andric New->setNodeId(-1); 22780b57cec5SDimitry Andric ReplaceUses(Op, New.getNode()); 22790b57cec5SDimitry Andric CurDAG->RemoveDeadNode(Op); 22800b57cec5SDimitry Andric } 22810b57cec5SDimitry Andric 22820b57cec5SDimitry Andric void SelectionDAGISel::Select_WRITE_REGISTER(SDNode *Op) { 22830b57cec5SDimitry Andric SDLoc dl(Op); 2284480093f4SDimitry Andric MDNodeSDNode *MD = cast<MDNodeSDNode>(Op->getOperand(1)); 2285480093f4SDimitry Andric const MDString *RegStr = cast<MDString>(MD->getMD()->getOperand(0)); 2286480093f4SDimitry Andric 2287480093f4SDimitry Andric EVT VT = Op->getOperand(2).getValueType(); 2288480093f4SDimitry Andric LLT Ty = VT.isSimple() ? getLLTForMVT(VT.getSimpleVT()) : LLT(); 2289480093f4SDimitry Andric 2290480093f4SDimitry Andric Register Reg = TLI->getRegisterByName(RegStr->getString().data(), Ty, 22918bcb0991SDimitry Andric CurDAG->getMachineFunction()); 22920b57cec5SDimitry Andric SDValue New = CurDAG->getCopyToReg( 22930b57cec5SDimitry Andric Op->getOperand(0), dl, Reg, Op->getOperand(2)); 22940b57cec5SDimitry Andric New->setNodeId(-1); 22950b57cec5SDimitry Andric ReplaceUses(Op, New.getNode()); 22960b57cec5SDimitry Andric CurDAG->RemoveDeadNode(Op); 22970b57cec5SDimitry Andric } 22980b57cec5SDimitry Andric 22990b57cec5SDimitry Andric void SelectionDAGISel::Select_UNDEF(SDNode *N) { 23000b57cec5SDimitry Andric CurDAG->SelectNodeTo(N, TargetOpcode::IMPLICIT_DEF, N->getValueType(0)); 23010b57cec5SDimitry Andric } 23020b57cec5SDimitry Andric 23035ffd83dbSDimitry Andric void SelectionDAGISel::Select_FREEZE(SDNode *N) { 23045ffd83dbSDimitry Andric // TODO: We don't have FREEZE pseudo-instruction in MachineInstr-level now. 23055ffd83dbSDimitry Andric // If FREEZE instruction is added later, the code below must be changed as 23065ffd83dbSDimitry Andric // well. 23075ffd83dbSDimitry Andric CurDAG->SelectNodeTo(N, TargetOpcode::COPY, N->getValueType(0), 23085ffd83dbSDimitry Andric N->getOperand(0)); 23095ffd83dbSDimitry Andric } 23105ffd83dbSDimitry Andric 2311fe6060f1SDimitry Andric void SelectionDAGISel::Select_ARITH_FENCE(SDNode *N) { 2312fe6060f1SDimitry Andric CurDAG->SelectNodeTo(N, TargetOpcode::ARITH_FENCE, N->getValueType(0), 2313fe6060f1SDimitry Andric N->getOperand(0)); 2314fe6060f1SDimitry Andric } 2315fe6060f1SDimitry Andric 2316bdd1243dSDimitry Andric void SelectionDAGISel::Select_MEMBARRIER(SDNode *N) { 2317bdd1243dSDimitry Andric CurDAG->SelectNodeTo(N, TargetOpcode::MEMBARRIER, N->getValueType(0), 2318bdd1243dSDimitry Andric N->getOperand(0)); 2319bdd1243dSDimitry Andric } 2320bdd1243dSDimitry Andric 2321fcaf7f86SDimitry Andric void SelectionDAGISel::pushStackMapLiveVariable(SmallVectorImpl<SDValue> &Ops, 2322fcaf7f86SDimitry Andric SDValue OpVal, SDLoc DL) { 2323fcaf7f86SDimitry Andric SDNode *OpNode = OpVal.getNode(); 2324fcaf7f86SDimitry Andric 2325fcaf7f86SDimitry Andric // FrameIndex nodes should have been directly emitted to TargetFrameIndex 2326fcaf7f86SDimitry Andric // nodes at DAG-construction time. 2327fcaf7f86SDimitry Andric assert(OpNode->getOpcode() != ISD::FrameIndex); 2328fcaf7f86SDimitry Andric 2329fcaf7f86SDimitry Andric if (OpNode->getOpcode() == ISD::Constant) { 2330fcaf7f86SDimitry Andric Ops.push_back( 2331fcaf7f86SDimitry Andric CurDAG->getTargetConstant(StackMaps::ConstantOp, DL, MVT::i64)); 2332fcaf7f86SDimitry Andric Ops.push_back( 2333fcaf7f86SDimitry Andric CurDAG->getTargetConstant(cast<ConstantSDNode>(OpNode)->getZExtValue(), 2334fcaf7f86SDimitry Andric DL, OpVal.getValueType())); 2335fcaf7f86SDimitry Andric } else { 2336fcaf7f86SDimitry Andric Ops.push_back(OpVal); 2337fcaf7f86SDimitry Andric } 2338fcaf7f86SDimitry Andric } 2339fcaf7f86SDimitry Andric 2340753f127fSDimitry Andric void SelectionDAGISel::Select_STACKMAP(SDNode *N) { 2341fcaf7f86SDimitry Andric SmallVector<SDValue, 32> Ops; 2342753f127fSDimitry Andric auto *It = N->op_begin(); 2343753f127fSDimitry Andric SDLoc DL(N); 2344753f127fSDimitry Andric 2345753f127fSDimitry Andric // Stash the chain and glue operands so we can move them to the end. 2346753f127fSDimitry Andric SDValue Chain = *It++; 2347*06c3fb27SDimitry Andric SDValue InGlue = *It++; 2348753f127fSDimitry Andric 2349753f127fSDimitry Andric // <id> operand. 2350753f127fSDimitry Andric SDValue ID = *It++; 2351753f127fSDimitry Andric assert(ID.getValueType() == MVT::i64); 2352753f127fSDimitry Andric Ops.push_back(ID); 2353753f127fSDimitry Andric 2354753f127fSDimitry Andric // <numShadowBytes> operand. 2355753f127fSDimitry Andric SDValue Shad = *It++; 2356753f127fSDimitry Andric assert(Shad.getValueType() == MVT::i32); 2357753f127fSDimitry Andric Ops.push_back(Shad); 2358753f127fSDimitry Andric 2359753f127fSDimitry Andric // Live variable operands. 2360fcaf7f86SDimitry Andric for (; It != N->op_end(); It++) 2361fcaf7f86SDimitry Andric pushStackMapLiveVariable(Ops, *It, DL); 2362753f127fSDimitry Andric 2363753f127fSDimitry Andric Ops.push_back(Chain); 2364*06c3fb27SDimitry Andric Ops.push_back(InGlue); 2365753f127fSDimitry Andric 2366753f127fSDimitry Andric SDVTList NodeTys = CurDAG->getVTList(MVT::Other, MVT::Glue); 2367753f127fSDimitry Andric CurDAG->SelectNodeTo(N, TargetOpcode::STACKMAP, NodeTys, Ops); 2368753f127fSDimitry Andric } 2369753f127fSDimitry Andric 2370fcaf7f86SDimitry Andric void SelectionDAGISel::Select_PATCHPOINT(SDNode *N) { 2371fcaf7f86SDimitry Andric SmallVector<SDValue, 32> Ops; 2372fcaf7f86SDimitry Andric auto *It = N->op_begin(); 2373fcaf7f86SDimitry Andric SDLoc DL(N); 2374fcaf7f86SDimitry Andric 2375fcaf7f86SDimitry Andric // Cache arguments that will be moved to the end in the target node. 2376fcaf7f86SDimitry Andric SDValue Chain = *It++; 2377bdd1243dSDimitry Andric std::optional<SDValue> Glue; 2378fcaf7f86SDimitry Andric if (It->getValueType() == MVT::Glue) 2379fcaf7f86SDimitry Andric Glue = *It++; 2380fcaf7f86SDimitry Andric SDValue RegMask = *It++; 2381fcaf7f86SDimitry Andric 2382fcaf7f86SDimitry Andric // <id> operand. 2383fcaf7f86SDimitry Andric SDValue ID = *It++; 2384fcaf7f86SDimitry Andric assert(ID.getValueType() == MVT::i64); 2385fcaf7f86SDimitry Andric Ops.push_back(ID); 2386fcaf7f86SDimitry Andric 2387fcaf7f86SDimitry Andric // <numShadowBytes> operand. 2388fcaf7f86SDimitry Andric SDValue Shad = *It++; 2389fcaf7f86SDimitry Andric assert(Shad.getValueType() == MVT::i32); 2390fcaf7f86SDimitry Andric Ops.push_back(Shad); 2391fcaf7f86SDimitry Andric 2392fcaf7f86SDimitry Andric // Add the callee. 2393fcaf7f86SDimitry Andric Ops.push_back(*It++); 2394fcaf7f86SDimitry Andric 2395fcaf7f86SDimitry Andric // Add <numArgs>. 2396fcaf7f86SDimitry Andric SDValue NumArgs = *It++; 2397fcaf7f86SDimitry Andric assert(NumArgs.getValueType() == MVT::i32); 2398fcaf7f86SDimitry Andric Ops.push_back(NumArgs); 2399fcaf7f86SDimitry Andric 2400fcaf7f86SDimitry Andric // Calling convention. 2401fcaf7f86SDimitry Andric Ops.push_back(*It++); 2402fcaf7f86SDimitry Andric 2403fcaf7f86SDimitry Andric // Push the args for the call. 2404fcaf7f86SDimitry Andric for (uint64_t I = cast<ConstantSDNode>(NumArgs)->getZExtValue(); I != 0; I--) 2405fcaf7f86SDimitry Andric Ops.push_back(*It++); 2406fcaf7f86SDimitry Andric 2407fcaf7f86SDimitry Andric // Now push the live variables. 2408fcaf7f86SDimitry Andric for (; It != N->op_end(); It++) 2409fcaf7f86SDimitry Andric pushStackMapLiveVariable(Ops, *It, DL); 2410fcaf7f86SDimitry Andric 2411fcaf7f86SDimitry Andric // Finally, the regmask, chain and (if present) glue are moved to the end. 2412fcaf7f86SDimitry Andric Ops.push_back(RegMask); 2413fcaf7f86SDimitry Andric Ops.push_back(Chain); 2414fcaf7f86SDimitry Andric if (Glue.has_value()) 2415bdd1243dSDimitry Andric Ops.push_back(*Glue); 2416fcaf7f86SDimitry Andric 2417fcaf7f86SDimitry Andric SDVTList NodeTys = N->getVTList(); 2418fcaf7f86SDimitry Andric CurDAG->SelectNodeTo(N, TargetOpcode::PATCHPOINT, NodeTys, Ops); 2419fcaf7f86SDimitry Andric } 2420fcaf7f86SDimitry Andric 24210b57cec5SDimitry Andric /// GetVBR - decode a vbr encoding whose top bit is set. 2422e8d8bef9SDimitry Andric LLVM_ATTRIBUTE_ALWAYS_INLINE static uint64_t 24230b57cec5SDimitry Andric GetVBR(uint64_t Val, const unsigned char *MatcherTable, unsigned &Idx) { 24240b57cec5SDimitry Andric assert(Val >= 128 && "Not a VBR"); 24250b57cec5SDimitry Andric Val &= 127; // Remove first vbr bit. 24260b57cec5SDimitry Andric 24270b57cec5SDimitry Andric unsigned Shift = 7; 24280b57cec5SDimitry Andric uint64_t NextBits; 24290b57cec5SDimitry Andric do { 24300b57cec5SDimitry Andric NextBits = MatcherTable[Idx++]; 24310b57cec5SDimitry Andric Val |= (NextBits&127) << Shift; 24320b57cec5SDimitry Andric Shift += 7; 24330b57cec5SDimitry Andric } while (NextBits & 128); 24340b57cec5SDimitry Andric 24350b57cec5SDimitry Andric return Val; 24360b57cec5SDimitry Andric } 24370b57cec5SDimitry Andric 24380b57cec5SDimitry Andric /// When a match is complete, this method updates uses of interior chain results 24390b57cec5SDimitry Andric /// to use the new results. 24400b57cec5SDimitry Andric void SelectionDAGISel::UpdateChains( 24410b57cec5SDimitry Andric SDNode *NodeToMatch, SDValue InputChain, 24420b57cec5SDimitry Andric SmallVectorImpl<SDNode *> &ChainNodesMatched, bool isMorphNodeTo) { 24430b57cec5SDimitry Andric SmallVector<SDNode*, 4> NowDeadNodes; 24440b57cec5SDimitry Andric 24450b57cec5SDimitry Andric // Now that all the normal results are replaced, we replace the chain and 24460b57cec5SDimitry Andric // glue results if present. 24470b57cec5SDimitry Andric if (!ChainNodesMatched.empty()) { 24480b57cec5SDimitry Andric assert(InputChain.getNode() && 24490b57cec5SDimitry Andric "Matched input chains but didn't produce a chain"); 24500b57cec5SDimitry Andric // Loop over all of the nodes we matched that produced a chain result. 24510b57cec5SDimitry Andric // Replace all the chain results with the final chain we ended up with. 24520b57cec5SDimitry Andric for (unsigned i = 0, e = ChainNodesMatched.size(); i != e; ++i) { 24530b57cec5SDimitry Andric SDNode *ChainNode = ChainNodesMatched[i]; 24540b57cec5SDimitry Andric // If ChainNode is null, it's because we replaced it on a previous 24550b57cec5SDimitry Andric // iteration and we cleared it out of the map. Just skip it. 24560b57cec5SDimitry Andric if (!ChainNode) 24570b57cec5SDimitry Andric continue; 24580b57cec5SDimitry Andric 24590b57cec5SDimitry Andric assert(ChainNode->getOpcode() != ISD::DELETED_NODE && 24600b57cec5SDimitry Andric "Deleted node left in chain"); 24610b57cec5SDimitry Andric 24620b57cec5SDimitry Andric // Don't replace the results of the root node if we're doing a 24630b57cec5SDimitry Andric // MorphNodeTo. 24640b57cec5SDimitry Andric if (ChainNode == NodeToMatch && isMorphNodeTo) 24650b57cec5SDimitry Andric continue; 24660b57cec5SDimitry Andric 24670b57cec5SDimitry Andric SDValue ChainVal = SDValue(ChainNode, ChainNode->getNumValues()-1); 24680b57cec5SDimitry Andric if (ChainVal.getValueType() == MVT::Glue) 24690b57cec5SDimitry Andric ChainVal = ChainVal.getValue(ChainVal->getNumValues()-2); 24700b57cec5SDimitry Andric assert(ChainVal.getValueType() == MVT::Other && "Not a chain?"); 24710b57cec5SDimitry Andric SelectionDAG::DAGNodeDeletedListener NDL( 24720b57cec5SDimitry Andric *CurDAG, [&](SDNode *N, SDNode *E) { 24730b57cec5SDimitry Andric std::replace(ChainNodesMatched.begin(), ChainNodesMatched.end(), N, 24740b57cec5SDimitry Andric static_cast<SDNode *>(nullptr)); 24750b57cec5SDimitry Andric }); 24760b57cec5SDimitry Andric if (ChainNode->getOpcode() != ISD::TokenFactor) 24770b57cec5SDimitry Andric ReplaceUses(ChainVal, InputChain); 24780b57cec5SDimitry Andric 24790b57cec5SDimitry Andric // If the node became dead and we haven't already seen it, delete it. 24800b57cec5SDimitry Andric if (ChainNode != NodeToMatch && ChainNode->use_empty() && 2481e8d8bef9SDimitry Andric !llvm::is_contained(NowDeadNodes, ChainNode)) 24820b57cec5SDimitry Andric NowDeadNodes.push_back(ChainNode); 24830b57cec5SDimitry Andric } 24840b57cec5SDimitry Andric } 24850b57cec5SDimitry Andric 24860b57cec5SDimitry Andric if (!NowDeadNodes.empty()) 24870b57cec5SDimitry Andric CurDAG->RemoveDeadNodes(NowDeadNodes); 24880b57cec5SDimitry Andric 24890b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "ISEL: Match complete!\n"); 24900b57cec5SDimitry Andric } 24910b57cec5SDimitry Andric 24920b57cec5SDimitry Andric /// HandleMergeInputChains - This implements the OPC_EmitMergeInputChains 24930b57cec5SDimitry Andric /// operation for when the pattern matched at least one node with a chains. The 24940b57cec5SDimitry Andric /// input vector contains a list of all of the chained nodes that we match. We 24950b57cec5SDimitry Andric /// must determine if this is a valid thing to cover (i.e. matching it won't 24960b57cec5SDimitry Andric /// induce cycles in the DAG) and if so, creating a TokenFactor node. that will 24970b57cec5SDimitry Andric /// be used as the input node chain for the generated nodes. 24980b57cec5SDimitry Andric static SDValue 24990b57cec5SDimitry Andric HandleMergeInputChains(SmallVectorImpl<SDNode*> &ChainNodesMatched, 25000b57cec5SDimitry Andric SelectionDAG *CurDAG) { 25010b57cec5SDimitry Andric 25020b57cec5SDimitry Andric SmallPtrSet<const SDNode *, 16> Visited; 25030b57cec5SDimitry Andric SmallVector<const SDNode *, 8> Worklist; 25040b57cec5SDimitry Andric SmallVector<SDValue, 3> InputChains; 25050b57cec5SDimitry Andric unsigned int Max = 8192; 25060b57cec5SDimitry Andric 25070b57cec5SDimitry Andric // Quick exit on trivial merge. 25080b57cec5SDimitry Andric if (ChainNodesMatched.size() == 1) 25090b57cec5SDimitry Andric return ChainNodesMatched[0]->getOperand(0); 25100b57cec5SDimitry Andric 25110b57cec5SDimitry Andric // Add chains that aren't already added (internal). Peek through 25120b57cec5SDimitry Andric // token factors. 25130b57cec5SDimitry Andric std::function<void(const SDValue)> AddChains = [&](const SDValue V) { 25140b57cec5SDimitry Andric if (V.getValueType() != MVT::Other) 25150b57cec5SDimitry Andric return; 25160b57cec5SDimitry Andric if (V->getOpcode() == ISD::EntryToken) 25170b57cec5SDimitry Andric return; 25180b57cec5SDimitry Andric if (!Visited.insert(V.getNode()).second) 25190b57cec5SDimitry Andric return; 25200b57cec5SDimitry Andric if (V->getOpcode() == ISD::TokenFactor) { 25210b57cec5SDimitry Andric for (const SDValue &Op : V->op_values()) 25220b57cec5SDimitry Andric AddChains(Op); 25230b57cec5SDimitry Andric } else 25240b57cec5SDimitry Andric InputChains.push_back(V); 25250b57cec5SDimitry Andric }; 25260b57cec5SDimitry Andric 25270b57cec5SDimitry Andric for (auto *N : ChainNodesMatched) { 25280b57cec5SDimitry Andric Worklist.push_back(N); 25290b57cec5SDimitry Andric Visited.insert(N); 25300b57cec5SDimitry Andric } 25310b57cec5SDimitry Andric 25320b57cec5SDimitry Andric while (!Worklist.empty()) 25330b57cec5SDimitry Andric AddChains(Worklist.pop_back_val()->getOperand(0)); 25340b57cec5SDimitry Andric 25350b57cec5SDimitry Andric // Skip the search if there are no chain dependencies. 25360b57cec5SDimitry Andric if (InputChains.size() == 0) 25370b57cec5SDimitry Andric return CurDAG->getEntryNode(); 25380b57cec5SDimitry Andric 25390b57cec5SDimitry Andric // If one of these chains is a successor of input, we must have a 25400b57cec5SDimitry Andric // node that is both the predecessor and successor of the 25410b57cec5SDimitry Andric // to-be-merged nodes. Fail. 25420b57cec5SDimitry Andric Visited.clear(); 25430b57cec5SDimitry Andric for (SDValue V : InputChains) 25440b57cec5SDimitry Andric Worklist.push_back(V.getNode()); 25450b57cec5SDimitry Andric 25460b57cec5SDimitry Andric for (auto *N : ChainNodesMatched) 25470b57cec5SDimitry Andric if (SDNode::hasPredecessorHelper(N, Visited, Worklist, Max, true)) 25480b57cec5SDimitry Andric return SDValue(); 25490b57cec5SDimitry Andric 25500b57cec5SDimitry Andric // Return merged chain. 25510b57cec5SDimitry Andric if (InputChains.size() == 1) 25520b57cec5SDimitry Andric return InputChains[0]; 25530b57cec5SDimitry Andric return CurDAG->getNode(ISD::TokenFactor, SDLoc(ChainNodesMatched[0]), 25540b57cec5SDimitry Andric MVT::Other, InputChains); 25550b57cec5SDimitry Andric } 25560b57cec5SDimitry Andric 25570b57cec5SDimitry Andric /// MorphNode - Handle morphing a node in place for the selector. 25580b57cec5SDimitry Andric SDNode *SelectionDAGISel:: 25590b57cec5SDimitry Andric MorphNode(SDNode *Node, unsigned TargetOpc, SDVTList VTList, 25600b57cec5SDimitry Andric ArrayRef<SDValue> Ops, unsigned EmitNodeInfo) { 25610b57cec5SDimitry Andric // It is possible we're using MorphNodeTo to replace a node with no 25620b57cec5SDimitry Andric // normal results with one that has a normal result (or we could be 25630b57cec5SDimitry Andric // adding a chain) and the input could have glue and chains as well. 25640b57cec5SDimitry Andric // In this case we need to shift the operands down. 25650b57cec5SDimitry Andric // FIXME: This is a horrible hack and broken in obscure cases, no worse 25660b57cec5SDimitry Andric // than the old isel though. 25670b57cec5SDimitry Andric int OldGlueResultNo = -1, OldChainResultNo = -1; 25680b57cec5SDimitry Andric 25690b57cec5SDimitry Andric unsigned NTMNumResults = Node->getNumValues(); 25700b57cec5SDimitry Andric if (Node->getValueType(NTMNumResults-1) == MVT::Glue) { 25710b57cec5SDimitry Andric OldGlueResultNo = NTMNumResults-1; 25720b57cec5SDimitry Andric if (NTMNumResults != 1 && 25730b57cec5SDimitry Andric Node->getValueType(NTMNumResults-2) == MVT::Other) 25740b57cec5SDimitry Andric OldChainResultNo = NTMNumResults-2; 25750b57cec5SDimitry Andric } else if (Node->getValueType(NTMNumResults-1) == MVT::Other) 25760b57cec5SDimitry Andric OldChainResultNo = NTMNumResults-1; 25770b57cec5SDimitry Andric 25780b57cec5SDimitry Andric // Call the underlying SelectionDAG routine to do the transmogrification. Note 25790b57cec5SDimitry Andric // that this deletes operands of the old node that become dead. 25800b57cec5SDimitry Andric SDNode *Res = CurDAG->MorphNodeTo(Node, ~TargetOpc, VTList, Ops); 25810b57cec5SDimitry Andric 25820b57cec5SDimitry Andric // MorphNodeTo can operate in two ways: if an existing node with the 25830b57cec5SDimitry Andric // specified operands exists, it can just return it. Otherwise, it 25840b57cec5SDimitry Andric // updates the node in place to have the requested operands. 25850b57cec5SDimitry Andric if (Res == Node) { 25860b57cec5SDimitry Andric // If we updated the node in place, reset the node ID. To the isel, 25870b57cec5SDimitry Andric // this should be just like a newly allocated machine node. 25880b57cec5SDimitry Andric Res->setNodeId(-1); 25890b57cec5SDimitry Andric } 25900b57cec5SDimitry Andric 25910b57cec5SDimitry Andric unsigned ResNumResults = Res->getNumValues(); 25920b57cec5SDimitry Andric // Move the glue if needed. 25930b57cec5SDimitry Andric if ((EmitNodeInfo & OPFL_GlueOutput) && OldGlueResultNo != -1 && 25940b57cec5SDimitry Andric (unsigned)OldGlueResultNo != ResNumResults-1) 25950b57cec5SDimitry Andric ReplaceUses(SDValue(Node, OldGlueResultNo), 25960b57cec5SDimitry Andric SDValue(Res, ResNumResults - 1)); 25970b57cec5SDimitry Andric 25980b57cec5SDimitry Andric if ((EmitNodeInfo & OPFL_GlueOutput) != 0) 25990b57cec5SDimitry Andric --ResNumResults; 26000b57cec5SDimitry Andric 26010b57cec5SDimitry Andric // Move the chain reference if needed. 26020b57cec5SDimitry Andric if ((EmitNodeInfo & OPFL_Chain) && OldChainResultNo != -1 && 26030b57cec5SDimitry Andric (unsigned)OldChainResultNo != ResNumResults-1) 26040b57cec5SDimitry Andric ReplaceUses(SDValue(Node, OldChainResultNo), 26050b57cec5SDimitry Andric SDValue(Res, ResNumResults - 1)); 26060b57cec5SDimitry Andric 26070b57cec5SDimitry Andric // Otherwise, no replacement happened because the node already exists. Replace 26080b57cec5SDimitry Andric // Uses of the old node with the new one. 26090b57cec5SDimitry Andric if (Res != Node) { 26100b57cec5SDimitry Andric ReplaceNode(Node, Res); 26110b57cec5SDimitry Andric } else { 26120b57cec5SDimitry Andric EnforceNodeIdInvariant(Res); 26130b57cec5SDimitry Andric } 26140b57cec5SDimitry Andric 26150b57cec5SDimitry Andric return Res; 26160b57cec5SDimitry Andric } 26170b57cec5SDimitry Andric 26180b57cec5SDimitry Andric /// CheckSame - Implements OP_CheckSame. 2619e8d8bef9SDimitry Andric LLVM_ATTRIBUTE_ALWAYS_INLINE static bool 2620e8d8bef9SDimitry Andric CheckSame(const unsigned char *MatcherTable, unsigned &MatcherIndex, SDValue N, 26210b57cec5SDimitry Andric const SmallVectorImpl<std::pair<SDValue, SDNode *>> &RecordedNodes) { 26220b57cec5SDimitry Andric // Accept if it is exactly the same as a previously recorded node. 26230b57cec5SDimitry Andric unsigned RecNo = MatcherTable[MatcherIndex++]; 26240b57cec5SDimitry Andric assert(RecNo < RecordedNodes.size() && "Invalid CheckSame"); 26250b57cec5SDimitry Andric return N == RecordedNodes[RecNo].first; 26260b57cec5SDimitry Andric } 26270b57cec5SDimitry Andric 26280b57cec5SDimitry Andric /// CheckChildSame - Implements OP_CheckChildXSame. 2629e8d8bef9SDimitry Andric LLVM_ATTRIBUTE_ALWAYS_INLINE static bool CheckChildSame( 2630e8d8bef9SDimitry Andric const unsigned char *MatcherTable, unsigned &MatcherIndex, SDValue N, 26310b57cec5SDimitry Andric const SmallVectorImpl<std::pair<SDValue, SDNode *>> &RecordedNodes, 26320b57cec5SDimitry Andric unsigned ChildNo) { 26330b57cec5SDimitry Andric if (ChildNo >= N.getNumOperands()) 26340b57cec5SDimitry Andric return false; // Match fails if out of range child #. 26350b57cec5SDimitry Andric return ::CheckSame(MatcherTable, MatcherIndex, N.getOperand(ChildNo), 26360b57cec5SDimitry Andric RecordedNodes); 26370b57cec5SDimitry Andric } 26380b57cec5SDimitry Andric 26390b57cec5SDimitry Andric /// CheckPatternPredicate - Implements OP_CheckPatternPredicate. 2640e8d8bef9SDimitry Andric LLVM_ATTRIBUTE_ALWAYS_INLINE static bool 26410b57cec5SDimitry Andric CheckPatternPredicate(const unsigned char *MatcherTable, unsigned &MatcherIndex, 26420b57cec5SDimitry Andric const SelectionDAGISel &SDISel) { 26430b57cec5SDimitry Andric return SDISel.CheckPatternPredicate(MatcherTable[MatcherIndex++]); 26440b57cec5SDimitry Andric } 26450b57cec5SDimitry Andric 26460b57cec5SDimitry Andric /// CheckNodePredicate - Implements OP_CheckNodePredicate. 2647e8d8bef9SDimitry Andric LLVM_ATTRIBUTE_ALWAYS_INLINE static bool 26480b57cec5SDimitry Andric CheckNodePredicate(const unsigned char *MatcherTable, unsigned &MatcherIndex, 26490b57cec5SDimitry Andric const SelectionDAGISel &SDISel, SDNode *N) { 26500b57cec5SDimitry Andric return SDISel.CheckNodePredicate(N, MatcherTable[MatcherIndex++]); 26510b57cec5SDimitry Andric } 26520b57cec5SDimitry Andric 2653e8d8bef9SDimitry Andric LLVM_ATTRIBUTE_ALWAYS_INLINE static bool 26540b57cec5SDimitry Andric CheckOpcode(const unsigned char *MatcherTable, unsigned &MatcherIndex, 26550b57cec5SDimitry Andric SDNode *N) { 26560b57cec5SDimitry Andric uint16_t Opc = MatcherTable[MatcherIndex++]; 26570b57cec5SDimitry Andric Opc |= (unsigned short)MatcherTable[MatcherIndex++] << 8; 26580b57cec5SDimitry Andric return N->getOpcode() == Opc; 26590b57cec5SDimitry Andric } 26600b57cec5SDimitry Andric 2661e8d8bef9SDimitry Andric LLVM_ATTRIBUTE_ALWAYS_INLINE static bool 26620b57cec5SDimitry Andric CheckType(const unsigned char *MatcherTable, unsigned &MatcherIndex, SDValue N, 26630b57cec5SDimitry Andric const TargetLowering *TLI, const DataLayout &DL) { 26640b57cec5SDimitry Andric MVT::SimpleValueType VT = (MVT::SimpleValueType)MatcherTable[MatcherIndex++]; 26650b57cec5SDimitry Andric if (N.getValueType() == VT) return true; 26660b57cec5SDimitry Andric 26670b57cec5SDimitry Andric // Handle the case when VT is iPTR. 26680b57cec5SDimitry Andric return VT == MVT::iPTR && N.getValueType() == TLI->getPointerTy(DL); 26690b57cec5SDimitry Andric } 26700b57cec5SDimitry Andric 2671e8d8bef9SDimitry Andric LLVM_ATTRIBUTE_ALWAYS_INLINE static bool 26720b57cec5SDimitry Andric CheckChildType(const unsigned char *MatcherTable, unsigned &MatcherIndex, 26730b57cec5SDimitry Andric SDValue N, const TargetLowering *TLI, const DataLayout &DL, 26740b57cec5SDimitry Andric unsigned ChildNo) { 26750b57cec5SDimitry Andric if (ChildNo >= N.getNumOperands()) 26760b57cec5SDimitry Andric return false; // Match fails if out of range child #. 26770b57cec5SDimitry Andric return ::CheckType(MatcherTable, MatcherIndex, N.getOperand(ChildNo), TLI, 26780b57cec5SDimitry Andric DL); 26790b57cec5SDimitry Andric } 26800b57cec5SDimitry Andric 2681e8d8bef9SDimitry Andric LLVM_ATTRIBUTE_ALWAYS_INLINE static bool 26820b57cec5SDimitry Andric CheckCondCode(const unsigned char *MatcherTable, unsigned &MatcherIndex, 26830b57cec5SDimitry Andric SDValue N) { 26840b57cec5SDimitry Andric return cast<CondCodeSDNode>(N)->get() == 26850b57cec5SDimitry Andric (ISD::CondCode)MatcherTable[MatcherIndex++]; 26860b57cec5SDimitry Andric } 26870b57cec5SDimitry Andric 2688e8d8bef9SDimitry Andric LLVM_ATTRIBUTE_ALWAYS_INLINE static bool 26890b57cec5SDimitry Andric CheckChild2CondCode(const unsigned char *MatcherTable, unsigned &MatcherIndex, 26900b57cec5SDimitry Andric SDValue N) { 26910b57cec5SDimitry Andric if (2 >= N.getNumOperands()) 26920b57cec5SDimitry Andric return false; 26930b57cec5SDimitry Andric return ::CheckCondCode(MatcherTable, MatcherIndex, N.getOperand(2)); 26940b57cec5SDimitry Andric } 26950b57cec5SDimitry Andric 2696e8d8bef9SDimitry Andric LLVM_ATTRIBUTE_ALWAYS_INLINE static bool 26970b57cec5SDimitry Andric CheckValueType(const unsigned char *MatcherTable, unsigned &MatcherIndex, 26980b57cec5SDimitry Andric SDValue N, const TargetLowering *TLI, const DataLayout &DL) { 26990b57cec5SDimitry Andric MVT::SimpleValueType VT = (MVT::SimpleValueType)MatcherTable[MatcherIndex++]; 27000b57cec5SDimitry Andric if (cast<VTSDNode>(N)->getVT() == VT) 27010b57cec5SDimitry Andric return true; 27020b57cec5SDimitry Andric 27030b57cec5SDimitry Andric // Handle the case when VT is iPTR. 27040b57cec5SDimitry Andric return VT == MVT::iPTR && cast<VTSDNode>(N)->getVT() == TLI->getPointerTy(DL); 27050b57cec5SDimitry Andric } 27060b57cec5SDimitry Andric 2707fe6060f1SDimitry Andric // Bit 0 stores the sign of the immediate. The upper bits contain the magnitude 2708fe6060f1SDimitry Andric // shifted left by 1. 2709fe6060f1SDimitry Andric static uint64_t decodeSignRotatedValue(uint64_t V) { 2710fe6060f1SDimitry Andric if ((V & 1) == 0) 2711fe6060f1SDimitry Andric return V >> 1; 2712fe6060f1SDimitry Andric if (V != 1) 2713fe6060f1SDimitry Andric return -(V >> 1); 2714fe6060f1SDimitry Andric // There is no such thing as -0 with integers. "-0" really means MININT. 2715fe6060f1SDimitry Andric return 1ULL << 63; 2716fe6060f1SDimitry Andric } 2717fe6060f1SDimitry Andric 2718e8d8bef9SDimitry Andric LLVM_ATTRIBUTE_ALWAYS_INLINE static bool 27190b57cec5SDimitry Andric CheckInteger(const unsigned char *MatcherTable, unsigned &MatcherIndex, 27200b57cec5SDimitry Andric SDValue N) { 27210b57cec5SDimitry Andric int64_t Val = MatcherTable[MatcherIndex++]; 27220b57cec5SDimitry Andric if (Val & 128) 27230b57cec5SDimitry Andric Val = GetVBR(Val, MatcherTable, MatcherIndex); 27240b57cec5SDimitry Andric 2725fe6060f1SDimitry Andric Val = decodeSignRotatedValue(Val); 2726fe6060f1SDimitry Andric 27270b57cec5SDimitry Andric ConstantSDNode *C = dyn_cast<ConstantSDNode>(N); 27280b57cec5SDimitry Andric return C && C->getSExtValue() == Val; 27290b57cec5SDimitry Andric } 27300b57cec5SDimitry Andric 2731e8d8bef9SDimitry Andric LLVM_ATTRIBUTE_ALWAYS_INLINE static bool 27320b57cec5SDimitry Andric CheckChildInteger(const unsigned char *MatcherTable, unsigned &MatcherIndex, 27330b57cec5SDimitry Andric SDValue N, unsigned ChildNo) { 27340b57cec5SDimitry Andric if (ChildNo >= N.getNumOperands()) 27350b57cec5SDimitry Andric return false; // Match fails if out of range child #. 27360b57cec5SDimitry Andric return ::CheckInteger(MatcherTable, MatcherIndex, N.getOperand(ChildNo)); 27370b57cec5SDimitry Andric } 27380b57cec5SDimitry Andric 2739e8d8bef9SDimitry Andric LLVM_ATTRIBUTE_ALWAYS_INLINE static bool 27400b57cec5SDimitry Andric CheckAndImm(const unsigned char *MatcherTable, unsigned &MatcherIndex, 27410b57cec5SDimitry Andric SDValue N, const SelectionDAGISel &SDISel) { 27420b57cec5SDimitry Andric int64_t Val = MatcherTable[MatcherIndex++]; 27430b57cec5SDimitry Andric if (Val & 128) 27440b57cec5SDimitry Andric Val = GetVBR(Val, MatcherTable, MatcherIndex); 27450b57cec5SDimitry Andric 27460b57cec5SDimitry Andric if (N->getOpcode() != ISD::AND) return false; 27470b57cec5SDimitry Andric 27480b57cec5SDimitry Andric ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1)); 27490b57cec5SDimitry Andric return C && SDISel.CheckAndMask(N.getOperand(0), C, Val); 27500b57cec5SDimitry Andric } 27510b57cec5SDimitry Andric 2752e8d8bef9SDimitry Andric LLVM_ATTRIBUTE_ALWAYS_INLINE static bool 2753e8d8bef9SDimitry Andric CheckOrImm(const unsigned char *MatcherTable, unsigned &MatcherIndex, SDValue N, 2754e8d8bef9SDimitry Andric const SelectionDAGISel &SDISel) { 27550b57cec5SDimitry Andric int64_t Val = MatcherTable[MatcherIndex++]; 27560b57cec5SDimitry Andric if (Val & 128) 27570b57cec5SDimitry Andric Val = GetVBR(Val, MatcherTable, MatcherIndex); 27580b57cec5SDimitry Andric 27590b57cec5SDimitry Andric if (N->getOpcode() != ISD::OR) return false; 27600b57cec5SDimitry Andric 27610b57cec5SDimitry Andric ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1)); 27620b57cec5SDimitry Andric return C && SDISel.CheckOrMask(N.getOperand(0), C, Val); 27630b57cec5SDimitry Andric } 27640b57cec5SDimitry Andric 27650b57cec5SDimitry Andric /// IsPredicateKnownToFail - If we know how and can do so without pushing a 27660b57cec5SDimitry Andric /// scope, evaluate the current node. If the current predicate is known to 27670b57cec5SDimitry Andric /// fail, set Result=true and return anything. If the current predicate is 27680b57cec5SDimitry Andric /// known to pass, set Result=false and return the MatcherIndex to continue 27690b57cec5SDimitry Andric /// with. If the current predicate is unknown, set Result=false and return the 27700b57cec5SDimitry Andric /// MatcherIndex to continue with. 27710b57cec5SDimitry Andric static unsigned IsPredicateKnownToFail(const unsigned char *Table, 27720b57cec5SDimitry Andric unsigned Index, SDValue N, 27730b57cec5SDimitry Andric bool &Result, 27740b57cec5SDimitry Andric const SelectionDAGISel &SDISel, 27750b57cec5SDimitry Andric SmallVectorImpl<std::pair<SDValue, SDNode*>> &RecordedNodes) { 27760b57cec5SDimitry Andric switch (Table[Index++]) { 27770b57cec5SDimitry Andric default: 27780b57cec5SDimitry Andric Result = false; 27790b57cec5SDimitry Andric return Index-1; // Could not evaluate this predicate. 27800b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckSame: 27810b57cec5SDimitry Andric Result = !::CheckSame(Table, Index, N, RecordedNodes); 27820b57cec5SDimitry Andric return Index; 27830b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild0Same: 27840b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild1Same: 27850b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild2Same: 27860b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild3Same: 27870b57cec5SDimitry Andric Result = !::CheckChildSame(Table, Index, N, RecordedNodes, 27880b57cec5SDimitry Andric Table[Index-1] - SelectionDAGISel::OPC_CheckChild0Same); 27890b57cec5SDimitry Andric return Index; 27900b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckPatternPredicate: 27910b57cec5SDimitry Andric Result = !::CheckPatternPredicate(Table, Index, SDISel); 27920b57cec5SDimitry Andric return Index; 27930b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckPredicate: 27940b57cec5SDimitry Andric Result = !::CheckNodePredicate(Table, Index, SDISel, N.getNode()); 27950b57cec5SDimitry Andric return Index; 27960b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckOpcode: 27970b57cec5SDimitry Andric Result = !::CheckOpcode(Table, Index, N.getNode()); 27980b57cec5SDimitry Andric return Index; 27990b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckType: 28000b57cec5SDimitry Andric Result = !::CheckType(Table, Index, N, SDISel.TLI, 28010b57cec5SDimitry Andric SDISel.CurDAG->getDataLayout()); 28020b57cec5SDimitry Andric return Index; 28030b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckTypeRes: { 28040b57cec5SDimitry Andric unsigned Res = Table[Index++]; 28050b57cec5SDimitry Andric Result = !::CheckType(Table, Index, N.getValue(Res), SDISel.TLI, 28060b57cec5SDimitry Andric SDISel.CurDAG->getDataLayout()); 28070b57cec5SDimitry Andric return Index; 28080b57cec5SDimitry Andric } 28090b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild0Type: 28100b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild1Type: 28110b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild2Type: 28120b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild3Type: 28130b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild4Type: 28140b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild5Type: 28150b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild6Type: 28160b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild7Type: 28170b57cec5SDimitry Andric Result = !::CheckChildType( 28180b57cec5SDimitry Andric Table, Index, N, SDISel.TLI, SDISel.CurDAG->getDataLayout(), 28190b57cec5SDimitry Andric Table[Index - 1] - SelectionDAGISel::OPC_CheckChild0Type); 28200b57cec5SDimitry Andric return Index; 28210b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckCondCode: 28220b57cec5SDimitry Andric Result = !::CheckCondCode(Table, Index, N); 28230b57cec5SDimitry Andric return Index; 28240b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild2CondCode: 28250b57cec5SDimitry Andric Result = !::CheckChild2CondCode(Table, Index, N); 28260b57cec5SDimitry Andric return Index; 28270b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckValueType: 28280b57cec5SDimitry Andric Result = !::CheckValueType(Table, Index, N, SDISel.TLI, 28290b57cec5SDimitry Andric SDISel.CurDAG->getDataLayout()); 28300b57cec5SDimitry Andric return Index; 28310b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckInteger: 28320b57cec5SDimitry Andric Result = !::CheckInteger(Table, Index, N); 28330b57cec5SDimitry Andric return Index; 28340b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild0Integer: 28350b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild1Integer: 28360b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild2Integer: 28370b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild3Integer: 28380b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckChild4Integer: 28390b57cec5SDimitry Andric Result = !::CheckChildInteger(Table, Index, N, 28400b57cec5SDimitry Andric Table[Index-1] - SelectionDAGISel::OPC_CheckChild0Integer); 28410b57cec5SDimitry Andric return Index; 28420b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckAndImm: 28430b57cec5SDimitry Andric Result = !::CheckAndImm(Table, Index, N, SDISel); 28440b57cec5SDimitry Andric return Index; 28450b57cec5SDimitry Andric case SelectionDAGISel::OPC_CheckOrImm: 28460b57cec5SDimitry Andric Result = !::CheckOrImm(Table, Index, N, SDISel); 28470b57cec5SDimitry Andric return Index; 28480b57cec5SDimitry Andric } 28490b57cec5SDimitry Andric } 28500b57cec5SDimitry Andric 28510b57cec5SDimitry Andric namespace { 28520b57cec5SDimitry Andric 28530b57cec5SDimitry Andric struct MatchScope { 28540b57cec5SDimitry Andric /// FailIndex - If this match fails, this is the index to continue with. 28550b57cec5SDimitry Andric unsigned FailIndex; 28560b57cec5SDimitry Andric 28570b57cec5SDimitry Andric /// NodeStack - The node stack when the scope was formed. 28580b57cec5SDimitry Andric SmallVector<SDValue, 4> NodeStack; 28590b57cec5SDimitry Andric 28600b57cec5SDimitry Andric /// NumRecordedNodes - The number of recorded nodes when the scope was formed. 28610b57cec5SDimitry Andric unsigned NumRecordedNodes; 28620b57cec5SDimitry Andric 28630b57cec5SDimitry Andric /// NumMatchedMemRefs - The number of matched memref entries. 28640b57cec5SDimitry Andric unsigned NumMatchedMemRefs; 28650b57cec5SDimitry Andric 28660b57cec5SDimitry Andric /// InputChain/InputGlue - The current chain/glue 28670b57cec5SDimitry Andric SDValue InputChain, InputGlue; 28680b57cec5SDimitry Andric 28690b57cec5SDimitry Andric /// HasChainNodesMatched - True if the ChainNodesMatched list is non-empty. 28700b57cec5SDimitry Andric bool HasChainNodesMatched; 28710b57cec5SDimitry Andric }; 28720b57cec5SDimitry Andric 28730b57cec5SDimitry Andric /// \A DAG update listener to keep the matching state 28740b57cec5SDimitry Andric /// (i.e. RecordedNodes and MatchScope) uptodate if the target is allowed to 28750b57cec5SDimitry Andric /// change the DAG while matching. X86 addressing mode matcher is an example 28760b57cec5SDimitry Andric /// for this. 28770b57cec5SDimitry Andric class MatchStateUpdater : public SelectionDAG::DAGUpdateListener 28780b57cec5SDimitry Andric { 28790b57cec5SDimitry Andric SDNode **NodeToMatch; 28800b57cec5SDimitry Andric SmallVectorImpl<std::pair<SDValue, SDNode *>> &RecordedNodes; 28810b57cec5SDimitry Andric SmallVectorImpl<MatchScope> &MatchScopes; 28820b57cec5SDimitry Andric 28830b57cec5SDimitry Andric public: 28840b57cec5SDimitry Andric MatchStateUpdater(SelectionDAG &DAG, SDNode **NodeToMatch, 28850b57cec5SDimitry Andric SmallVectorImpl<std::pair<SDValue, SDNode *>> &RN, 28860b57cec5SDimitry Andric SmallVectorImpl<MatchScope> &MS) 28870b57cec5SDimitry Andric : SelectionDAG::DAGUpdateListener(DAG), NodeToMatch(NodeToMatch), 28880b57cec5SDimitry Andric RecordedNodes(RN), MatchScopes(MS) {} 28890b57cec5SDimitry Andric 28900b57cec5SDimitry Andric void NodeDeleted(SDNode *N, SDNode *E) override { 28910b57cec5SDimitry Andric // Some early-returns here to avoid the search if we deleted the node or 28920b57cec5SDimitry Andric // if the update comes from MorphNodeTo (MorphNodeTo is the last thing we 28930b57cec5SDimitry Andric // do, so it's unnecessary to update matching state at that point). 28940b57cec5SDimitry Andric // Neither of these can occur currently because we only install this 28950b57cec5SDimitry Andric // update listener during matching a complex patterns. 28960b57cec5SDimitry Andric if (!E || E->isMachineOpcode()) 28970b57cec5SDimitry Andric return; 28980b57cec5SDimitry Andric // Check if NodeToMatch was updated. 28990b57cec5SDimitry Andric if (N == *NodeToMatch) 29000b57cec5SDimitry Andric *NodeToMatch = E; 29010b57cec5SDimitry Andric // Performing linear search here does not matter because we almost never 29020b57cec5SDimitry Andric // run this code. You'd have to have a CSE during complex pattern 29030b57cec5SDimitry Andric // matching. 29040b57cec5SDimitry Andric for (auto &I : RecordedNodes) 29050b57cec5SDimitry Andric if (I.first.getNode() == N) 29060b57cec5SDimitry Andric I.first.setNode(E); 29070b57cec5SDimitry Andric 29080b57cec5SDimitry Andric for (auto &I : MatchScopes) 29090b57cec5SDimitry Andric for (auto &J : I.NodeStack) 29100b57cec5SDimitry Andric if (J.getNode() == N) 29110b57cec5SDimitry Andric J.setNode(E); 29120b57cec5SDimitry Andric } 29130b57cec5SDimitry Andric }; 29140b57cec5SDimitry Andric 29150b57cec5SDimitry Andric } // end anonymous namespace 29160b57cec5SDimitry Andric 29170b57cec5SDimitry Andric void SelectionDAGISel::SelectCodeCommon(SDNode *NodeToMatch, 29180b57cec5SDimitry Andric const unsigned char *MatcherTable, 29190b57cec5SDimitry Andric unsigned TableSize) { 29200b57cec5SDimitry Andric // FIXME: Should these even be selected? Handle these cases in the caller? 29210b57cec5SDimitry Andric switch (NodeToMatch->getOpcode()) { 29220b57cec5SDimitry Andric default: 29230b57cec5SDimitry Andric break; 29240b57cec5SDimitry Andric case ISD::EntryToken: // These nodes remain the same. 29250b57cec5SDimitry Andric case ISD::BasicBlock: 29260b57cec5SDimitry Andric case ISD::Register: 29270b57cec5SDimitry Andric case ISD::RegisterMask: 29280b57cec5SDimitry Andric case ISD::HANDLENODE: 29290b57cec5SDimitry Andric case ISD::MDNODE_SDNODE: 29300b57cec5SDimitry Andric case ISD::TargetConstant: 29310b57cec5SDimitry Andric case ISD::TargetConstantFP: 29320b57cec5SDimitry Andric case ISD::TargetConstantPool: 29330b57cec5SDimitry Andric case ISD::TargetFrameIndex: 29340b57cec5SDimitry Andric case ISD::TargetExternalSymbol: 29350b57cec5SDimitry Andric case ISD::MCSymbol: 29360b57cec5SDimitry Andric case ISD::TargetBlockAddress: 29370b57cec5SDimitry Andric case ISD::TargetJumpTable: 29380b57cec5SDimitry Andric case ISD::TargetGlobalTLSAddress: 29390b57cec5SDimitry Andric case ISD::TargetGlobalAddress: 29400b57cec5SDimitry Andric case ISD::TokenFactor: 29410b57cec5SDimitry Andric case ISD::CopyFromReg: 29420b57cec5SDimitry Andric case ISD::CopyToReg: 29430b57cec5SDimitry Andric case ISD::EH_LABEL: 29440b57cec5SDimitry Andric case ISD::ANNOTATION_LABEL: 29450b57cec5SDimitry Andric case ISD::LIFETIME_START: 29460b57cec5SDimitry Andric case ISD::LIFETIME_END: 2947e8d8bef9SDimitry Andric case ISD::PSEUDO_PROBE: 29480b57cec5SDimitry Andric NodeToMatch->setNodeId(-1); // Mark selected. 29490b57cec5SDimitry Andric return; 29500b57cec5SDimitry Andric case ISD::AssertSext: 29510b57cec5SDimitry Andric case ISD::AssertZext: 29525ffd83dbSDimitry Andric case ISD::AssertAlign: 29530b57cec5SDimitry Andric ReplaceUses(SDValue(NodeToMatch, 0), NodeToMatch->getOperand(0)); 29540b57cec5SDimitry Andric CurDAG->RemoveDeadNode(NodeToMatch); 29550b57cec5SDimitry Andric return; 29560b57cec5SDimitry Andric case ISD::INLINEASM: 29570b57cec5SDimitry Andric case ISD::INLINEASM_BR: 29585ffd83dbSDimitry Andric Select_INLINEASM(NodeToMatch); 29590b57cec5SDimitry Andric return; 29600b57cec5SDimitry Andric case ISD::READ_REGISTER: 29610b57cec5SDimitry Andric Select_READ_REGISTER(NodeToMatch); 29620b57cec5SDimitry Andric return; 29630b57cec5SDimitry Andric case ISD::WRITE_REGISTER: 29640b57cec5SDimitry Andric Select_WRITE_REGISTER(NodeToMatch); 29650b57cec5SDimitry Andric return; 29660b57cec5SDimitry Andric case ISD::UNDEF: 29670b57cec5SDimitry Andric Select_UNDEF(NodeToMatch); 29680b57cec5SDimitry Andric return; 29695ffd83dbSDimitry Andric case ISD::FREEZE: 29705ffd83dbSDimitry Andric Select_FREEZE(NodeToMatch); 29715ffd83dbSDimitry Andric return; 2972fe6060f1SDimitry Andric case ISD::ARITH_FENCE: 2973fe6060f1SDimitry Andric Select_ARITH_FENCE(NodeToMatch); 2974fe6060f1SDimitry Andric return; 2975bdd1243dSDimitry Andric case ISD::MEMBARRIER: 2976bdd1243dSDimitry Andric Select_MEMBARRIER(NodeToMatch); 2977bdd1243dSDimitry Andric return; 2978753f127fSDimitry Andric case ISD::STACKMAP: 2979753f127fSDimitry Andric Select_STACKMAP(NodeToMatch); 2980753f127fSDimitry Andric return; 2981fcaf7f86SDimitry Andric case ISD::PATCHPOINT: 2982fcaf7f86SDimitry Andric Select_PATCHPOINT(NodeToMatch); 2983fcaf7f86SDimitry Andric return; 29840b57cec5SDimitry Andric } 29850b57cec5SDimitry Andric 29860b57cec5SDimitry Andric assert(!NodeToMatch->isMachineOpcode() && "Node already selected!"); 29870b57cec5SDimitry Andric 29880b57cec5SDimitry Andric // Set up the node stack with NodeToMatch as the only node on the stack. 29890b57cec5SDimitry Andric SmallVector<SDValue, 8> NodeStack; 29900b57cec5SDimitry Andric SDValue N = SDValue(NodeToMatch, 0); 29910b57cec5SDimitry Andric NodeStack.push_back(N); 29920b57cec5SDimitry Andric 29930b57cec5SDimitry Andric // MatchScopes - Scopes used when matching, if a match failure happens, this 29940b57cec5SDimitry Andric // indicates where to continue checking. 29950b57cec5SDimitry Andric SmallVector<MatchScope, 8> MatchScopes; 29960b57cec5SDimitry Andric 29970b57cec5SDimitry Andric // RecordedNodes - This is the set of nodes that have been recorded by the 29980b57cec5SDimitry Andric // state machine. The second value is the parent of the node, or null if the 29990b57cec5SDimitry Andric // root is recorded. 30000b57cec5SDimitry Andric SmallVector<std::pair<SDValue, SDNode*>, 8> RecordedNodes; 30010b57cec5SDimitry Andric 30020b57cec5SDimitry Andric // MatchedMemRefs - This is the set of MemRef's we've seen in the input 30030b57cec5SDimitry Andric // pattern. 30040b57cec5SDimitry Andric SmallVector<MachineMemOperand*, 2> MatchedMemRefs; 30050b57cec5SDimitry Andric 30060b57cec5SDimitry Andric // These are the current input chain and glue for use when generating nodes. 30070b57cec5SDimitry Andric // Various Emit operations change these. For example, emitting a copytoreg 30080b57cec5SDimitry Andric // uses and updates these. 30090b57cec5SDimitry Andric SDValue InputChain, InputGlue; 30100b57cec5SDimitry Andric 30110b57cec5SDimitry Andric // ChainNodesMatched - If a pattern matches nodes that have input/output 30120b57cec5SDimitry Andric // chains, the OPC_EmitMergeInputChains operation is emitted which indicates 30130b57cec5SDimitry Andric // which ones they are. The result is captured into this list so that we can 30140b57cec5SDimitry Andric // update the chain results when the pattern is complete. 30150b57cec5SDimitry Andric SmallVector<SDNode*, 3> ChainNodesMatched; 30160b57cec5SDimitry Andric 30170b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "ISEL: Starting pattern match\n"); 30180b57cec5SDimitry Andric 30190b57cec5SDimitry Andric // Determine where to start the interpreter. Normally we start at opcode #0, 30200b57cec5SDimitry Andric // but if the state machine starts with an OPC_SwitchOpcode, then we 30210b57cec5SDimitry Andric // accelerate the first lookup (which is guaranteed to be hot) with the 30220b57cec5SDimitry Andric // OpcodeOffset table. 30230b57cec5SDimitry Andric unsigned MatcherIndex = 0; 30240b57cec5SDimitry Andric 30250b57cec5SDimitry Andric if (!OpcodeOffset.empty()) { 30260b57cec5SDimitry Andric // Already computed the OpcodeOffset table, just index into it. 30270b57cec5SDimitry Andric if (N.getOpcode() < OpcodeOffset.size()) 30280b57cec5SDimitry Andric MatcherIndex = OpcodeOffset[N.getOpcode()]; 30290b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << " Initial Opcode index to " << MatcherIndex << "\n"); 30300b57cec5SDimitry Andric 30310b57cec5SDimitry Andric } else if (MatcherTable[0] == OPC_SwitchOpcode) { 30320b57cec5SDimitry Andric // Otherwise, the table isn't computed, but the state machine does start 30330b57cec5SDimitry Andric // with an OPC_SwitchOpcode instruction. Populate the table now, since this 30340b57cec5SDimitry Andric // is the first time we're selecting an instruction. 30350b57cec5SDimitry Andric unsigned Idx = 1; 30360b57cec5SDimitry Andric while (true) { 30370b57cec5SDimitry Andric // Get the size of this case. 30380b57cec5SDimitry Andric unsigned CaseSize = MatcherTable[Idx++]; 30390b57cec5SDimitry Andric if (CaseSize & 128) 30400b57cec5SDimitry Andric CaseSize = GetVBR(CaseSize, MatcherTable, Idx); 30410b57cec5SDimitry Andric if (CaseSize == 0) break; 30420b57cec5SDimitry Andric 30430b57cec5SDimitry Andric // Get the opcode, add the index to the table. 30440b57cec5SDimitry Andric uint16_t Opc = MatcherTable[Idx++]; 30450b57cec5SDimitry Andric Opc |= (unsigned short)MatcherTable[Idx++] << 8; 30460b57cec5SDimitry Andric if (Opc >= OpcodeOffset.size()) 30470b57cec5SDimitry Andric OpcodeOffset.resize((Opc+1)*2); 30480b57cec5SDimitry Andric OpcodeOffset[Opc] = Idx; 30490b57cec5SDimitry Andric Idx += CaseSize; 30500b57cec5SDimitry Andric } 30510b57cec5SDimitry Andric 30520b57cec5SDimitry Andric // Okay, do the lookup for the first opcode. 30530b57cec5SDimitry Andric if (N.getOpcode() < OpcodeOffset.size()) 30540b57cec5SDimitry Andric MatcherIndex = OpcodeOffset[N.getOpcode()]; 30550b57cec5SDimitry Andric } 30560b57cec5SDimitry Andric 30570b57cec5SDimitry Andric while (true) { 30580b57cec5SDimitry Andric assert(MatcherIndex < TableSize && "Invalid index"); 30590b57cec5SDimitry Andric #ifndef NDEBUG 30600b57cec5SDimitry Andric unsigned CurrentOpcodeIndex = MatcherIndex; 30610b57cec5SDimitry Andric #endif 30620b57cec5SDimitry Andric BuiltinOpcodes Opcode = (BuiltinOpcodes)MatcherTable[MatcherIndex++]; 30630b57cec5SDimitry Andric switch (Opcode) { 30640b57cec5SDimitry Andric case OPC_Scope: { 30650b57cec5SDimitry Andric // Okay, the semantics of this operation are that we should push a scope 30660b57cec5SDimitry Andric // then evaluate the first child. However, pushing a scope only to have 30670b57cec5SDimitry Andric // the first check fail (which then pops it) is inefficient. If we can 30680b57cec5SDimitry Andric // determine immediately that the first check (or first several) will 30690b57cec5SDimitry Andric // immediately fail, don't even bother pushing a scope for them. 30700b57cec5SDimitry Andric unsigned FailIndex; 30710b57cec5SDimitry Andric 30720b57cec5SDimitry Andric while (true) { 30730b57cec5SDimitry Andric unsigned NumToSkip = MatcherTable[MatcherIndex++]; 30740b57cec5SDimitry Andric if (NumToSkip & 128) 30750b57cec5SDimitry Andric NumToSkip = GetVBR(NumToSkip, MatcherTable, MatcherIndex); 30760b57cec5SDimitry Andric // Found the end of the scope with no match. 30770b57cec5SDimitry Andric if (NumToSkip == 0) { 30780b57cec5SDimitry Andric FailIndex = 0; 30790b57cec5SDimitry Andric break; 30800b57cec5SDimitry Andric } 30810b57cec5SDimitry Andric 30820b57cec5SDimitry Andric FailIndex = MatcherIndex+NumToSkip; 30830b57cec5SDimitry Andric 30840b57cec5SDimitry Andric unsigned MatcherIndexOfPredicate = MatcherIndex; 30850b57cec5SDimitry Andric (void)MatcherIndexOfPredicate; // silence warning. 30860b57cec5SDimitry Andric 30870b57cec5SDimitry Andric // If we can't evaluate this predicate without pushing a scope (e.g. if 30880b57cec5SDimitry Andric // it is a 'MoveParent') or if the predicate succeeds on this node, we 30890b57cec5SDimitry Andric // push the scope and evaluate the full predicate chain. 30900b57cec5SDimitry Andric bool Result; 30910b57cec5SDimitry Andric MatcherIndex = IsPredicateKnownToFail(MatcherTable, MatcherIndex, N, 30920b57cec5SDimitry Andric Result, *this, RecordedNodes); 30930b57cec5SDimitry Andric if (!Result) 30940b57cec5SDimitry Andric break; 30950b57cec5SDimitry Andric 30960b57cec5SDimitry Andric LLVM_DEBUG( 30970b57cec5SDimitry Andric dbgs() << " Skipped scope entry (due to false predicate) at " 30980b57cec5SDimitry Andric << "index " << MatcherIndexOfPredicate << ", continuing at " 30990b57cec5SDimitry Andric << FailIndex << "\n"); 31000b57cec5SDimitry Andric ++NumDAGIselRetries; 31010b57cec5SDimitry Andric 31020b57cec5SDimitry Andric // Otherwise, we know that this case of the Scope is guaranteed to fail, 31030b57cec5SDimitry Andric // move to the next case. 31040b57cec5SDimitry Andric MatcherIndex = FailIndex; 31050b57cec5SDimitry Andric } 31060b57cec5SDimitry Andric 31070b57cec5SDimitry Andric // If the whole scope failed to match, bail. 31080b57cec5SDimitry Andric if (FailIndex == 0) break; 31090b57cec5SDimitry Andric 31100b57cec5SDimitry Andric // Push a MatchScope which indicates where to go if the first child fails 31110b57cec5SDimitry Andric // to match. 31120b57cec5SDimitry Andric MatchScope NewEntry; 31130b57cec5SDimitry Andric NewEntry.FailIndex = FailIndex; 31140b57cec5SDimitry Andric NewEntry.NodeStack.append(NodeStack.begin(), NodeStack.end()); 31150b57cec5SDimitry Andric NewEntry.NumRecordedNodes = RecordedNodes.size(); 31160b57cec5SDimitry Andric NewEntry.NumMatchedMemRefs = MatchedMemRefs.size(); 31170b57cec5SDimitry Andric NewEntry.InputChain = InputChain; 31180b57cec5SDimitry Andric NewEntry.InputGlue = InputGlue; 31190b57cec5SDimitry Andric NewEntry.HasChainNodesMatched = !ChainNodesMatched.empty(); 31200b57cec5SDimitry Andric MatchScopes.push_back(NewEntry); 31210b57cec5SDimitry Andric continue; 31220b57cec5SDimitry Andric } 31230b57cec5SDimitry Andric case OPC_RecordNode: { 31240b57cec5SDimitry Andric // Remember this node, it may end up being an operand in the pattern. 31250b57cec5SDimitry Andric SDNode *Parent = nullptr; 31260b57cec5SDimitry Andric if (NodeStack.size() > 1) 31270b57cec5SDimitry Andric Parent = NodeStack[NodeStack.size()-2].getNode(); 31280b57cec5SDimitry Andric RecordedNodes.push_back(std::make_pair(N, Parent)); 31290b57cec5SDimitry Andric continue; 31300b57cec5SDimitry Andric } 31310b57cec5SDimitry Andric 31320b57cec5SDimitry Andric case OPC_RecordChild0: case OPC_RecordChild1: 31330b57cec5SDimitry Andric case OPC_RecordChild2: case OPC_RecordChild3: 31340b57cec5SDimitry Andric case OPC_RecordChild4: case OPC_RecordChild5: 31350b57cec5SDimitry Andric case OPC_RecordChild6: case OPC_RecordChild7: { 31360b57cec5SDimitry Andric unsigned ChildNo = Opcode-OPC_RecordChild0; 31370b57cec5SDimitry Andric if (ChildNo >= N.getNumOperands()) 31380b57cec5SDimitry Andric break; // Match fails if out of range child #. 31390b57cec5SDimitry Andric 31400b57cec5SDimitry Andric RecordedNodes.push_back(std::make_pair(N->getOperand(ChildNo), 31410b57cec5SDimitry Andric N.getNode())); 31420b57cec5SDimitry Andric continue; 31430b57cec5SDimitry Andric } 31440b57cec5SDimitry Andric case OPC_RecordMemRef: 31450b57cec5SDimitry Andric if (auto *MN = dyn_cast<MemSDNode>(N)) 31460b57cec5SDimitry Andric MatchedMemRefs.push_back(MN->getMemOperand()); 31470b57cec5SDimitry Andric else { 31480b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Expected MemSDNode "; N->dump(CurDAG); 31490b57cec5SDimitry Andric dbgs() << '\n'); 31500b57cec5SDimitry Andric } 31510b57cec5SDimitry Andric 31520b57cec5SDimitry Andric continue; 31530b57cec5SDimitry Andric 31540b57cec5SDimitry Andric case OPC_CaptureGlueInput: 31550b57cec5SDimitry Andric // If the current node has an input glue, capture it in InputGlue. 31560b57cec5SDimitry Andric if (N->getNumOperands() != 0 && 31570b57cec5SDimitry Andric N->getOperand(N->getNumOperands()-1).getValueType() == MVT::Glue) 31580b57cec5SDimitry Andric InputGlue = N->getOperand(N->getNumOperands()-1); 31590b57cec5SDimitry Andric continue; 31600b57cec5SDimitry Andric 31610b57cec5SDimitry Andric case OPC_MoveChild: { 31620b57cec5SDimitry Andric unsigned ChildNo = MatcherTable[MatcherIndex++]; 31630b57cec5SDimitry Andric if (ChildNo >= N.getNumOperands()) 31640b57cec5SDimitry Andric break; // Match fails if out of range child #. 31650b57cec5SDimitry Andric N = N.getOperand(ChildNo); 31660b57cec5SDimitry Andric NodeStack.push_back(N); 31670b57cec5SDimitry Andric continue; 31680b57cec5SDimitry Andric } 31690b57cec5SDimitry Andric 31700b57cec5SDimitry Andric case OPC_MoveChild0: case OPC_MoveChild1: 31710b57cec5SDimitry Andric case OPC_MoveChild2: case OPC_MoveChild3: 31720b57cec5SDimitry Andric case OPC_MoveChild4: case OPC_MoveChild5: 31730b57cec5SDimitry Andric case OPC_MoveChild6: case OPC_MoveChild7: { 31740b57cec5SDimitry Andric unsigned ChildNo = Opcode-OPC_MoveChild0; 31750b57cec5SDimitry Andric if (ChildNo >= N.getNumOperands()) 31760b57cec5SDimitry Andric break; // Match fails if out of range child #. 31770b57cec5SDimitry Andric N = N.getOperand(ChildNo); 31780b57cec5SDimitry Andric NodeStack.push_back(N); 31790b57cec5SDimitry Andric continue; 31800b57cec5SDimitry Andric } 31810b57cec5SDimitry Andric 31820b57cec5SDimitry Andric case OPC_MoveParent: 31830b57cec5SDimitry Andric // Pop the current node off the NodeStack. 31840b57cec5SDimitry Andric NodeStack.pop_back(); 31850b57cec5SDimitry Andric assert(!NodeStack.empty() && "Node stack imbalance!"); 31860b57cec5SDimitry Andric N = NodeStack.back(); 31870b57cec5SDimitry Andric continue; 31880b57cec5SDimitry Andric 31890b57cec5SDimitry Andric case OPC_CheckSame: 31900b57cec5SDimitry Andric if (!::CheckSame(MatcherTable, MatcherIndex, N, RecordedNodes)) break; 31910b57cec5SDimitry Andric continue; 31920b57cec5SDimitry Andric 31930b57cec5SDimitry Andric case OPC_CheckChild0Same: case OPC_CheckChild1Same: 31940b57cec5SDimitry Andric case OPC_CheckChild2Same: case OPC_CheckChild3Same: 31950b57cec5SDimitry Andric if (!::CheckChildSame(MatcherTable, MatcherIndex, N, RecordedNodes, 31960b57cec5SDimitry Andric Opcode-OPC_CheckChild0Same)) 31970b57cec5SDimitry Andric break; 31980b57cec5SDimitry Andric continue; 31990b57cec5SDimitry Andric 32000b57cec5SDimitry Andric case OPC_CheckPatternPredicate: 32010b57cec5SDimitry Andric if (!::CheckPatternPredicate(MatcherTable, MatcherIndex, *this)) break; 32020b57cec5SDimitry Andric continue; 32030b57cec5SDimitry Andric case OPC_CheckPredicate: 32040b57cec5SDimitry Andric if (!::CheckNodePredicate(MatcherTable, MatcherIndex, *this, 32050b57cec5SDimitry Andric N.getNode())) 32060b57cec5SDimitry Andric break; 32070b57cec5SDimitry Andric continue; 32080b57cec5SDimitry Andric case OPC_CheckPredicateWithOperands: { 32090b57cec5SDimitry Andric unsigned OpNum = MatcherTable[MatcherIndex++]; 32100b57cec5SDimitry Andric SmallVector<SDValue, 8> Operands; 32110b57cec5SDimitry Andric 32120b57cec5SDimitry Andric for (unsigned i = 0; i < OpNum; ++i) 32130b57cec5SDimitry Andric Operands.push_back(RecordedNodes[MatcherTable[MatcherIndex++]].first); 32140b57cec5SDimitry Andric 32150b57cec5SDimitry Andric unsigned PredNo = MatcherTable[MatcherIndex++]; 32160b57cec5SDimitry Andric if (!CheckNodePredicateWithOperands(N.getNode(), PredNo, Operands)) 32170b57cec5SDimitry Andric break; 32180b57cec5SDimitry Andric continue; 32190b57cec5SDimitry Andric } 32200b57cec5SDimitry Andric case OPC_CheckComplexPat: { 32210b57cec5SDimitry Andric unsigned CPNum = MatcherTable[MatcherIndex++]; 32220b57cec5SDimitry Andric unsigned RecNo = MatcherTable[MatcherIndex++]; 32230b57cec5SDimitry Andric assert(RecNo < RecordedNodes.size() && "Invalid CheckComplexPat"); 32240b57cec5SDimitry Andric 32250b57cec5SDimitry Andric // If target can modify DAG during matching, keep the matching state 32260b57cec5SDimitry Andric // consistent. 32270b57cec5SDimitry Andric std::unique_ptr<MatchStateUpdater> MSU; 32280b57cec5SDimitry Andric if (ComplexPatternFuncMutatesDAG()) 32290b57cec5SDimitry Andric MSU.reset(new MatchStateUpdater(*CurDAG, &NodeToMatch, RecordedNodes, 32300b57cec5SDimitry Andric MatchScopes)); 32310b57cec5SDimitry Andric 32320b57cec5SDimitry Andric if (!CheckComplexPattern(NodeToMatch, RecordedNodes[RecNo].second, 32330b57cec5SDimitry Andric RecordedNodes[RecNo].first, CPNum, 32340b57cec5SDimitry Andric RecordedNodes)) 32350b57cec5SDimitry Andric break; 32360b57cec5SDimitry Andric continue; 32370b57cec5SDimitry Andric } 32380b57cec5SDimitry Andric case OPC_CheckOpcode: 32390b57cec5SDimitry Andric if (!::CheckOpcode(MatcherTable, MatcherIndex, N.getNode())) break; 32400b57cec5SDimitry Andric continue; 32410b57cec5SDimitry Andric 32420b57cec5SDimitry Andric case OPC_CheckType: 32430b57cec5SDimitry Andric if (!::CheckType(MatcherTable, MatcherIndex, N, TLI, 32440b57cec5SDimitry Andric CurDAG->getDataLayout())) 32450b57cec5SDimitry Andric break; 32460b57cec5SDimitry Andric continue; 32470b57cec5SDimitry Andric 32480b57cec5SDimitry Andric case OPC_CheckTypeRes: { 32490b57cec5SDimitry Andric unsigned Res = MatcherTable[MatcherIndex++]; 32500b57cec5SDimitry Andric if (!::CheckType(MatcherTable, MatcherIndex, N.getValue(Res), TLI, 32510b57cec5SDimitry Andric CurDAG->getDataLayout())) 32520b57cec5SDimitry Andric break; 32530b57cec5SDimitry Andric continue; 32540b57cec5SDimitry Andric } 32550b57cec5SDimitry Andric 32560b57cec5SDimitry Andric case OPC_SwitchOpcode: { 32570b57cec5SDimitry Andric unsigned CurNodeOpcode = N.getOpcode(); 32580b57cec5SDimitry Andric unsigned SwitchStart = MatcherIndex-1; (void)SwitchStart; 32590b57cec5SDimitry Andric unsigned CaseSize; 32600b57cec5SDimitry Andric while (true) { 32610b57cec5SDimitry Andric // Get the size of this case. 32620b57cec5SDimitry Andric CaseSize = MatcherTable[MatcherIndex++]; 32630b57cec5SDimitry Andric if (CaseSize & 128) 32640b57cec5SDimitry Andric CaseSize = GetVBR(CaseSize, MatcherTable, MatcherIndex); 32650b57cec5SDimitry Andric if (CaseSize == 0) break; 32660b57cec5SDimitry Andric 32670b57cec5SDimitry Andric uint16_t Opc = MatcherTable[MatcherIndex++]; 32680b57cec5SDimitry Andric Opc |= (unsigned short)MatcherTable[MatcherIndex++] << 8; 32690b57cec5SDimitry Andric 32700b57cec5SDimitry Andric // If the opcode matches, then we will execute this case. 32710b57cec5SDimitry Andric if (CurNodeOpcode == Opc) 32720b57cec5SDimitry Andric break; 32730b57cec5SDimitry Andric 32740b57cec5SDimitry Andric // Otherwise, skip over this case. 32750b57cec5SDimitry Andric MatcherIndex += CaseSize; 32760b57cec5SDimitry Andric } 32770b57cec5SDimitry Andric 32780b57cec5SDimitry Andric // If no cases matched, bail out. 32790b57cec5SDimitry Andric if (CaseSize == 0) break; 32800b57cec5SDimitry Andric 32810b57cec5SDimitry Andric // Otherwise, execute the case we found. 32820b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << " OpcodeSwitch from " << SwitchStart << " to " 32830b57cec5SDimitry Andric << MatcherIndex << "\n"); 32840b57cec5SDimitry Andric continue; 32850b57cec5SDimitry Andric } 32860b57cec5SDimitry Andric 32870b57cec5SDimitry Andric case OPC_SwitchType: { 32880b57cec5SDimitry Andric MVT CurNodeVT = N.getSimpleValueType(); 32890b57cec5SDimitry Andric unsigned SwitchStart = MatcherIndex-1; (void)SwitchStart; 32900b57cec5SDimitry Andric unsigned CaseSize; 32910b57cec5SDimitry Andric while (true) { 32920b57cec5SDimitry Andric // Get the size of this case. 32930b57cec5SDimitry Andric CaseSize = MatcherTable[MatcherIndex++]; 32940b57cec5SDimitry Andric if (CaseSize & 128) 32950b57cec5SDimitry Andric CaseSize = GetVBR(CaseSize, MatcherTable, MatcherIndex); 32960b57cec5SDimitry Andric if (CaseSize == 0) break; 32970b57cec5SDimitry Andric 32980b57cec5SDimitry Andric MVT CaseVT = (MVT::SimpleValueType)MatcherTable[MatcherIndex++]; 32990b57cec5SDimitry Andric if (CaseVT == MVT::iPTR) 33000b57cec5SDimitry Andric CaseVT = TLI->getPointerTy(CurDAG->getDataLayout()); 33010b57cec5SDimitry Andric 33020b57cec5SDimitry Andric // If the VT matches, then we will execute this case. 33030b57cec5SDimitry Andric if (CurNodeVT == CaseVT) 33040b57cec5SDimitry Andric break; 33050b57cec5SDimitry Andric 33060b57cec5SDimitry Andric // Otherwise, skip over this case. 33070b57cec5SDimitry Andric MatcherIndex += CaseSize; 33080b57cec5SDimitry Andric } 33090b57cec5SDimitry Andric 33100b57cec5SDimitry Andric // If no cases matched, bail out. 33110b57cec5SDimitry Andric if (CaseSize == 0) break; 33120b57cec5SDimitry Andric 33130b57cec5SDimitry Andric // Otherwise, execute the case we found. 3314*06c3fb27SDimitry Andric LLVM_DEBUG(dbgs() << " TypeSwitch[" << CurNodeVT 33150b57cec5SDimitry Andric << "] from " << SwitchStart << " to " << MatcherIndex 33160b57cec5SDimitry Andric << '\n'); 33170b57cec5SDimitry Andric continue; 33180b57cec5SDimitry Andric } 33190b57cec5SDimitry Andric case OPC_CheckChild0Type: case OPC_CheckChild1Type: 33200b57cec5SDimitry Andric case OPC_CheckChild2Type: case OPC_CheckChild3Type: 33210b57cec5SDimitry Andric case OPC_CheckChild4Type: case OPC_CheckChild5Type: 33220b57cec5SDimitry Andric case OPC_CheckChild6Type: case OPC_CheckChild7Type: 33230b57cec5SDimitry Andric if (!::CheckChildType(MatcherTable, MatcherIndex, N, TLI, 33240b57cec5SDimitry Andric CurDAG->getDataLayout(), 33250b57cec5SDimitry Andric Opcode - OPC_CheckChild0Type)) 33260b57cec5SDimitry Andric break; 33270b57cec5SDimitry Andric continue; 33280b57cec5SDimitry Andric case OPC_CheckCondCode: 33290b57cec5SDimitry Andric if (!::CheckCondCode(MatcherTable, MatcherIndex, N)) break; 33300b57cec5SDimitry Andric continue; 33310b57cec5SDimitry Andric case OPC_CheckChild2CondCode: 33320b57cec5SDimitry Andric if (!::CheckChild2CondCode(MatcherTable, MatcherIndex, N)) break; 33330b57cec5SDimitry Andric continue; 33340b57cec5SDimitry Andric case OPC_CheckValueType: 33350b57cec5SDimitry Andric if (!::CheckValueType(MatcherTable, MatcherIndex, N, TLI, 33360b57cec5SDimitry Andric CurDAG->getDataLayout())) 33370b57cec5SDimitry Andric break; 33380b57cec5SDimitry Andric continue; 33390b57cec5SDimitry Andric case OPC_CheckInteger: 33400b57cec5SDimitry Andric if (!::CheckInteger(MatcherTable, MatcherIndex, N)) break; 33410b57cec5SDimitry Andric continue; 33420b57cec5SDimitry Andric case OPC_CheckChild0Integer: case OPC_CheckChild1Integer: 33430b57cec5SDimitry Andric case OPC_CheckChild2Integer: case OPC_CheckChild3Integer: 33440b57cec5SDimitry Andric case OPC_CheckChild4Integer: 33450b57cec5SDimitry Andric if (!::CheckChildInteger(MatcherTable, MatcherIndex, N, 33460b57cec5SDimitry Andric Opcode-OPC_CheckChild0Integer)) break; 33470b57cec5SDimitry Andric continue; 33480b57cec5SDimitry Andric case OPC_CheckAndImm: 33490b57cec5SDimitry Andric if (!::CheckAndImm(MatcherTable, MatcherIndex, N, *this)) break; 33500b57cec5SDimitry Andric continue; 33510b57cec5SDimitry Andric case OPC_CheckOrImm: 33520b57cec5SDimitry Andric if (!::CheckOrImm(MatcherTable, MatcherIndex, N, *this)) break; 33530b57cec5SDimitry Andric continue; 33540b57cec5SDimitry Andric case OPC_CheckImmAllOnesV: 3355e8d8bef9SDimitry Andric if (!ISD::isConstantSplatVectorAllOnes(N.getNode())) 3356e8d8bef9SDimitry Andric break; 33570b57cec5SDimitry Andric continue; 33580b57cec5SDimitry Andric case OPC_CheckImmAllZerosV: 3359e8d8bef9SDimitry Andric if (!ISD::isConstantSplatVectorAllZeros(N.getNode())) 3360e8d8bef9SDimitry Andric break; 33610b57cec5SDimitry Andric continue; 33620b57cec5SDimitry Andric 33630b57cec5SDimitry Andric case OPC_CheckFoldableChainNode: { 33640b57cec5SDimitry Andric assert(NodeStack.size() != 1 && "No parent node"); 33650b57cec5SDimitry Andric // Verify that all intermediate nodes between the root and this one have 3366480093f4SDimitry Andric // a single use (ignoring chains, which are handled in UpdateChains). 33670b57cec5SDimitry Andric bool HasMultipleUses = false; 3368480093f4SDimitry Andric for (unsigned i = 1, e = NodeStack.size()-1; i != e; ++i) { 3369480093f4SDimitry Andric unsigned NNonChainUses = 0; 3370480093f4SDimitry Andric SDNode *NS = NodeStack[i].getNode(); 3371480093f4SDimitry Andric for (auto UI = NS->use_begin(), UE = NS->use_end(); UI != UE; ++UI) 3372480093f4SDimitry Andric if (UI.getUse().getValueType() != MVT::Other) 3373480093f4SDimitry Andric if (++NNonChainUses > 1) { 33740b57cec5SDimitry Andric HasMultipleUses = true; 33750b57cec5SDimitry Andric break; 33760b57cec5SDimitry Andric } 33770b57cec5SDimitry Andric if (HasMultipleUses) break; 3378480093f4SDimitry Andric } 3379480093f4SDimitry Andric if (HasMultipleUses) break; 33800b57cec5SDimitry Andric 33810b57cec5SDimitry Andric // Check to see that the target thinks this is profitable to fold and that 33820b57cec5SDimitry Andric // we can fold it without inducing cycles in the graph. 33830b57cec5SDimitry Andric if (!IsProfitableToFold(N, NodeStack[NodeStack.size()-2].getNode(), 33840b57cec5SDimitry Andric NodeToMatch) || 33850b57cec5SDimitry Andric !IsLegalToFold(N, NodeStack[NodeStack.size()-2].getNode(), 33860b57cec5SDimitry Andric NodeToMatch, OptLevel, 33870b57cec5SDimitry Andric true/*We validate our own chains*/)) 33880b57cec5SDimitry Andric break; 33890b57cec5SDimitry Andric 33900b57cec5SDimitry Andric continue; 33910b57cec5SDimitry Andric } 3392fe6060f1SDimitry Andric case OPC_EmitInteger: 3393fe6060f1SDimitry Andric case OPC_EmitStringInteger: { 33940b57cec5SDimitry Andric MVT::SimpleValueType VT = 33950b57cec5SDimitry Andric (MVT::SimpleValueType)MatcherTable[MatcherIndex++]; 33960b57cec5SDimitry Andric int64_t Val = MatcherTable[MatcherIndex++]; 33970b57cec5SDimitry Andric if (Val & 128) 33980b57cec5SDimitry Andric Val = GetVBR(Val, MatcherTable, MatcherIndex); 3399fe6060f1SDimitry Andric if (Opcode == OPC_EmitInteger) 3400fe6060f1SDimitry Andric Val = decodeSignRotatedValue(Val); 34010b57cec5SDimitry Andric RecordedNodes.push_back(std::pair<SDValue, SDNode*>( 34020b57cec5SDimitry Andric CurDAG->getTargetConstant(Val, SDLoc(NodeToMatch), 34030b57cec5SDimitry Andric VT), nullptr)); 34040b57cec5SDimitry Andric continue; 34050b57cec5SDimitry Andric } 34060b57cec5SDimitry Andric case OPC_EmitRegister: { 34070b57cec5SDimitry Andric MVT::SimpleValueType VT = 34080b57cec5SDimitry Andric (MVT::SimpleValueType)MatcherTable[MatcherIndex++]; 34090b57cec5SDimitry Andric unsigned RegNo = MatcherTable[MatcherIndex++]; 34100b57cec5SDimitry Andric RecordedNodes.push_back(std::pair<SDValue, SDNode*>( 34110b57cec5SDimitry Andric CurDAG->getRegister(RegNo, VT), nullptr)); 34120b57cec5SDimitry Andric continue; 34130b57cec5SDimitry Andric } 34140b57cec5SDimitry Andric case OPC_EmitRegister2: { 34150b57cec5SDimitry Andric // For targets w/ more than 256 register names, the register enum 34160b57cec5SDimitry Andric // values are stored in two bytes in the matcher table (just like 34170b57cec5SDimitry Andric // opcodes). 34180b57cec5SDimitry Andric MVT::SimpleValueType VT = 34190b57cec5SDimitry Andric (MVT::SimpleValueType)MatcherTable[MatcherIndex++]; 34200b57cec5SDimitry Andric unsigned RegNo = MatcherTable[MatcherIndex++]; 34210b57cec5SDimitry Andric RegNo |= MatcherTable[MatcherIndex++] << 8; 34220b57cec5SDimitry Andric RecordedNodes.push_back(std::pair<SDValue, SDNode*>( 34230b57cec5SDimitry Andric CurDAG->getRegister(RegNo, VT), nullptr)); 34240b57cec5SDimitry Andric continue; 34250b57cec5SDimitry Andric } 34260b57cec5SDimitry Andric 34270b57cec5SDimitry Andric case OPC_EmitConvertToTarget: { 34280b57cec5SDimitry Andric // Convert from IMM/FPIMM to target version. 34290b57cec5SDimitry Andric unsigned RecNo = MatcherTable[MatcherIndex++]; 34300b57cec5SDimitry Andric assert(RecNo < RecordedNodes.size() && "Invalid EmitConvertToTarget"); 34310b57cec5SDimitry Andric SDValue Imm = RecordedNodes[RecNo].first; 34320b57cec5SDimitry Andric 34330b57cec5SDimitry Andric if (Imm->getOpcode() == ISD::Constant) { 34340b57cec5SDimitry Andric const ConstantInt *Val=cast<ConstantSDNode>(Imm)->getConstantIntValue(); 34350b57cec5SDimitry Andric Imm = CurDAG->getTargetConstant(*Val, SDLoc(NodeToMatch), 34360b57cec5SDimitry Andric Imm.getValueType()); 34370b57cec5SDimitry Andric } else if (Imm->getOpcode() == ISD::ConstantFP) { 34380b57cec5SDimitry Andric const ConstantFP *Val=cast<ConstantFPSDNode>(Imm)->getConstantFPValue(); 34390b57cec5SDimitry Andric Imm = CurDAG->getTargetConstantFP(*Val, SDLoc(NodeToMatch), 34400b57cec5SDimitry Andric Imm.getValueType()); 34410b57cec5SDimitry Andric } 34420b57cec5SDimitry Andric 34430b57cec5SDimitry Andric RecordedNodes.push_back(std::make_pair(Imm, RecordedNodes[RecNo].second)); 34440b57cec5SDimitry Andric continue; 34450b57cec5SDimitry Andric } 34460b57cec5SDimitry Andric 34470b57cec5SDimitry Andric case OPC_EmitMergeInputChains1_0: // OPC_EmitMergeInputChains, 1, 0 34480b57cec5SDimitry Andric case OPC_EmitMergeInputChains1_1: // OPC_EmitMergeInputChains, 1, 1 34490b57cec5SDimitry Andric case OPC_EmitMergeInputChains1_2: { // OPC_EmitMergeInputChains, 1, 2 34500b57cec5SDimitry Andric // These are space-optimized forms of OPC_EmitMergeInputChains. 34510b57cec5SDimitry Andric assert(!InputChain.getNode() && 34520b57cec5SDimitry Andric "EmitMergeInputChains should be the first chain producing node"); 34530b57cec5SDimitry Andric assert(ChainNodesMatched.empty() && 34540b57cec5SDimitry Andric "Should only have one EmitMergeInputChains per match"); 34550b57cec5SDimitry Andric 34560b57cec5SDimitry Andric // Read all of the chained nodes. 34570b57cec5SDimitry Andric unsigned RecNo = Opcode - OPC_EmitMergeInputChains1_0; 34580b57cec5SDimitry Andric assert(RecNo < RecordedNodes.size() && "Invalid EmitMergeInputChains"); 34590b57cec5SDimitry Andric ChainNodesMatched.push_back(RecordedNodes[RecNo].first.getNode()); 34600b57cec5SDimitry Andric 346181ad6265SDimitry Andric // If the chained node is not the root, we can't fold it if it has 346281ad6265SDimitry Andric // multiple uses. 34630b57cec5SDimitry Andric // FIXME: What if other value results of the node have uses not matched 34640b57cec5SDimitry Andric // by this pattern? 34650b57cec5SDimitry Andric if (ChainNodesMatched.back() != NodeToMatch && 34660b57cec5SDimitry Andric !RecordedNodes[RecNo].first.hasOneUse()) { 34670b57cec5SDimitry Andric ChainNodesMatched.clear(); 34680b57cec5SDimitry Andric break; 34690b57cec5SDimitry Andric } 34700b57cec5SDimitry Andric 34710b57cec5SDimitry Andric // Merge the input chains if they are not intra-pattern references. 34720b57cec5SDimitry Andric InputChain = HandleMergeInputChains(ChainNodesMatched, CurDAG); 34730b57cec5SDimitry Andric 34740b57cec5SDimitry Andric if (!InputChain.getNode()) 34750b57cec5SDimitry Andric break; // Failed to merge. 34760b57cec5SDimitry Andric continue; 34770b57cec5SDimitry Andric } 34780b57cec5SDimitry Andric 34790b57cec5SDimitry Andric case OPC_EmitMergeInputChains: { 34800b57cec5SDimitry Andric assert(!InputChain.getNode() && 34810b57cec5SDimitry Andric "EmitMergeInputChains should be the first chain producing node"); 34820b57cec5SDimitry Andric // This node gets a list of nodes we matched in the input that have 34830b57cec5SDimitry Andric // chains. We want to token factor all of the input chains to these nodes 34840b57cec5SDimitry Andric // together. However, if any of the input chains is actually one of the 34850b57cec5SDimitry Andric // nodes matched in this pattern, then we have an intra-match reference. 34860b57cec5SDimitry Andric // Ignore these because the newly token factored chain should not refer to 34870b57cec5SDimitry Andric // the old nodes. 34880b57cec5SDimitry Andric unsigned NumChains = MatcherTable[MatcherIndex++]; 34890b57cec5SDimitry Andric assert(NumChains != 0 && "Can't TF zero chains"); 34900b57cec5SDimitry Andric 34910b57cec5SDimitry Andric assert(ChainNodesMatched.empty() && 34920b57cec5SDimitry Andric "Should only have one EmitMergeInputChains per match"); 34930b57cec5SDimitry Andric 34940b57cec5SDimitry Andric // Read all of the chained nodes. 34950b57cec5SDimitry Andric for (unsigned i = 0; i != NumChains; ++i) { 34960b57cec5SDimitry Andric unsigned RecNo = MatcherTable[MatcherIndex++]; 34970b57cec5SDimitry Andric assert(RecNo < RecordedNodes.size() && "Invalid EmitMergeInputChains"); 34980b57cec5SDimitry Andric ChainNodesMatched.push_back(RecordedNodes[RecNo].first.getNode()); 34990b57cec5SDimitry Andric 350081ad6265SDimitry Andric // If the chained node is not the root, we can't fold it if it has 350181ad6265SDimitry Andric // multiple uses. 35020b57cec5SDimitry Andric // FIXME: What if other value results of the node have uses not matched 35030b57cec5SDimitry Andric // by this pattern? 35040b57cec5SDimitry Andric if (ChainNodesMatched.back() != NodeToMatch && 35050b57cec5SDimitry Andric !RecordedNodes[RecNo].first.hasOneUse()) { 35060b57cec5SDimitry Andric ChainNodesMatched.clear(); 35070b57cec5SDimitry Andric break; 35080b57cec5SDimitry Andric } 35090b57cec5SDimitry Andric } 35100b57cec5SDimitry Andric 35110b57cec5SDimitry Andric // If the inner loop broke out, the match fails. 35120b57cec5SDimitry Andric if (ChainNodesMatched.empty()) 35130b57cec5SDimitry Andric break; 35140b57cec5SDimitry Andric 35150b57cec5SDimitry Andric // Merge the input chains if they are not intra-pattern references. 35160b57cec5SDimitry Andric InputChain = HandleMergeInputChains(ChainNodesMatched, CurDAG); 35170b57cec5SDimitry Andric 35180b57cec5SDimitry Andric if (!InputChain.getNode()) 35190b57cec5SDimitry Andric break; // Failed to merge. 35200b57cec5SDimitry Andric 35210b57cec5SDimitry Andric continue; 35220b57cec5SDimitry Andric } 35230b57cec5SDimitry Andric 35248bcb0991SDimitry Andric case OPC_EmitCopyToReg: 35258bcb0991SDimitry Andric case OPC_EmitCopyToReg2: { 35260b57cec5SDimitry Andric unsigned RecNo = MatcherTable[MatcherIndex++]; 35270b57cec5SDimitry Andric assert(RecNo < RecordedNodes.size() && "Invalid EmitCopyToReg"); 35280b57cec5SDimitry Andric unsigned DestPhysReg = MatcherTable[MatcherIndex++]; 35298bcb0991SDimitry Andric if (Opcode == OPC_EmitCopyToReg2) 35308bcb0991SDimitry Andric DestPhysReg |= MatcherTable[MatcherIndex++] << 8; 35310b57cec5SDimitry Andric 35320b57cec5SDimitry Andric if (!InputChain.getNode()) 35330b57cec5SDimitry Andric InputChain = CurDAG->getEntryNode(); 35340b57cec5SDimitry Andric 35350b57cec5SDimitry Andric InputChain = CurDAG->getCopyToReg(InputChain, SDLoc(NodeToMatch), 35360b57cec5SDimitry Andric DestPhysReg, RecordedNodes[RecNo].first, 35370b57cec5SDimitry Andric InputGlue); 35380b57cec5SDimitry Andric 35390b57cec5SDimitry Andric InputGlue = InputChain.getValue(1); 35400b57cec5SDimitry Andric continue; 35410b57cec5SDimitry Andric } 35420b57cec5SDimitry Andric 35430b57cec5SDimitry Andric case OPC_EmitNodeXForm: { 35440b57cec5SDimitry Andric unsigned XFormNo = MatcherTable[MatcherIndex++]; 35450b57cec5SDimitry Andric unsigned RecNo = MatcherTable[MatcherIndex++]; 35460b57cec5SDimitry Andric assert(RecNo < RecordedNodes.size() && "Invalid EmitNodeXForm"); 35470b57cec5SDimitry Andric SDValue Res = RunSDNodeXForm(RecordedNodes[RecNo].first, XFormNo); 35480b57cec5SDimitry Andric RecordedNodes.push_back(std::pair<SDValue,SDNode*>(Res, nullptr)); 35490b57cec5SDimitry Andric continue; 35500b57cec5SDimitry Andric } 35510b57cec5SDimitry Andric case OPC_Coverage: { 35520b57cec5SDimitry Andric // This is emitted right before MorphNode/EmitNode. 35530b57cec5SDimitry Andric // So it should be safe to assume that this node has been selected 35540b57cec5SDimitry Andric unsigned index = MatcherTable[MatcherIndex++]; 35550b57cec5SDimitry Andric index |= (MatcherTable[MatcherIndex++] << 8); 35560b57cec5SDimitry Andric dbgs() << "COVERED: " << getPatternForIndex(index) << "\n"; 35570b57cec5SDimitry Andric dbgs() << "INCLUDED: " << getIncludePathForIndex(index) << "\n"; 35580b57cec5SDimitry Andric continue; 35590b57cec5SDimitry Andric } 35600b57cec5SDimitry Andric 35610b57cec5SDimitry Andric case OPC_EmitNode: case OPC_MorphNodeTo: 35620b57cec5SDimitry Andric case OPC_EmitNode0: case OPC_EmitNode1: case OPC_EmitNode2: 35630b57cec5SDimitry Andric case OPC_MorphNodeTo0: case OPC_MorphNodeTo1: case OPC_MorphNodeTo2: { 35640b57cec5SDimitry Andric uint16_t TargetOpc = MatcherTable[MatcherIndex++]; 35650b57cec5SDimitry Andric TargetOpc |= (unsigned short)MatcherTable[MatcherIndex++] << 8; 35660b57cec5SDimitry Andric unsigned EmitNodeInfo = MatcherTable[MatcherIndex++]; 35670b57cec5SDimitry Andric // Get the result VT list. 35680b57cec5SDimitry Andric unsigned NumVTs; 35690b57cec5SDimitry Andric // If this is one of the compressed forms, get the number of VTs based 35700b57cec5SDimitry Andric // on the Opcode. Otherwise read the next byte from the table. 35710b57cec5SDimitry Andric if (Opcode >= OPC_MorphNodeTo0 && Opcode <= OPC_MorphNodeTo2) 35720b57cec5SDimitry Andric NumVTs = Opcode - OPC_MorphNodeTo0; 35730b57cec5SDimitry Andric else if (Opcode >= OPC_EmitNode0 && Opcode <= OPC_EmitNode2) 35740b57cec5SDimitry Andric NumVTs = Opcode - OPC_EmitNode0; 35750b57cec5SDimitry Andric else 35760b57cec5SDimitry Andric NumVTs = MatcherTable[MatcherIndex++]; 35770b57cec5SDimitry Andric SmallVector<EVT, 4> VTs; 35780b57cec5SDimitry Andric for (unsigned i = 0; i != NumVTs; ++i) { 35790b57cec5SDimitry Andric MVT::SimpleValueType VT = 35800b57cec5SDimitry Andric (MVT::SimpleValueType)MatcherTable[MatcherIndex++]; 35810b57cec5SDimitry Andric if (VT == MVT::iPTR) 35820b57cec5SDimitry Andric VT = TLI->getPointerTy(CurDAG->getDataLayout()).SimpleTy; 35830b57cec5SDimitry Andric VTs.push_back(VT); 35840b57cec5SDimitry Andric } 35850b57cec5SDimitry Andric 35860b57cec5SDimitry Andric if (EmitNodeInfo & OPFL_Chain) 35870b57cec5SDimitry Andric VTs.push_back(MVT::Other); 35880b57cec5SDimitry Andric if (EmitNodeInfo & OPFL_GlueOutput) 35890b57cec5SDimitry Andric VTs.push_back(MVT::Glue); 35900b57cec5SDimitry Andric 35910b57cec5SDimitry Andric // This is hot code, so optimize the two most common cases of 1 and 2 35920b57cec5SDimitry Andric // results. 35930b57cec5SDimitry Andric SDVTList VTList; 35940b57cec5SDimitry Andric if (VTs.size() == 1) 35950b57cec5SDimitry Andric VTList = CurDAG->getVTList(VTs[0]); 35960b57cec5SDimitry Andric else if (VTs.size() == 2) 35970b57cec5SDimitry Andric VTList = CurDAG->getVTList(VTs[0], VTs[1]); 35980b57cec5SDimitry Andric else 35990b57cec5SDimitry Andric VTList = CurDAG->getVTList(VTs); 36000b57cec5SDimitry Andric 36010b57cec5SDimitry Andric // Get the operand list. 36020b57cec5SDimitry Andric unsigned NumOps = MatcherTable[MatcherIndex++]; 36030b57cec5SDimitry Andric SmallVector<SDValue, 8> Ops; 36040b57cec5SDimitry Andric for (unsigned i = 0; i != NumOps; ++i) { 36050b57cec5SDimitry Andric unsigned RecNo = MatcherTable[MatcherIndex++]; 36060b57cec5SDimitry Andric if (RecNo & 128) 36070b57cec5SDimitry Andric RecNo = GetVBR(RecNo, MatcherTable, MatcherIndex); 36080b57cec5SDimitry Andric 36090b57cec5SDimitry Andric assert(RecNo < RecordedNodes.size() && "Invalid EmitNode"); 36100b57cec5SDimitry Andric Ops.push_back(RecordedNodes[RecNo].first); 36110b57cec5SDimitry Andric } 36120b57cec5SDimitry Andric 36130b57cec5SDimitry Andric // If there are variadic operands to add, handle them now. 36140b57cec5SDimitry Andric if (EmitNodeInfo & OPFL_VariadicInfo) { 36150b57cec5SDimitry Andric // Determine the start index to copy from. 36160b57cec5SDimitry Andric unsigned FirstOpToCopy = getNumFixedFromVariadicInfo(EmitNodeInfo); 36170b57cec5SDimitry Andric FirstOpToCopy += (EmitNodeInfo & OPFL_Chain) ? 1 : 0; 36180b57cec5SDimitry Andric assert(NodeToMatch->getNumOperands() >= FirstOpToCopy && 36190b57cec5SDimitry Andric "Invalid variadic node"); 36200b57cec5SDimitry Andric // Copy all of the variadic operands, not including a potential glue 36210b57cec5SDimitry Andric // input. 36220b57cec5SDimitry Andric for (unsigned i = FirstOpToCopy, e = NodeToMatch->getNumOperands(); 36230b57cec5SDimitry Andric i != e; ++i) { 36240b57cec5SDimitry Andric SDValue V = NodeToMatch->getOperand(i); 36250b57cec5SDimitry Andric if (V.getValueType() == MVT::Glue) break; 36260b57cec5SDimitry Andric Ops.push_back(V); 36270b57cec5SDimitry Andric } 36280b57cec5SDimitry Andric } 36290b57cec5SDimitry Andric 36300b57cec5SDimitry Andric // If this has chain/glue inputs, add them. 36310b57cec5SDimitry Andric if (EmitNodeInfo & OPFL_Chain) 36320b57cec5SDimitry Andric Ops.push_back(InputChain); 36330b57cec5SDimitry Andric if ((EmitNodeInfo & OPFL_GlueInput) && InputGlue.getNode() != nullptr) 36340b57cec5SDimitry Andric Ops.push_back(InputGlue); 36350b57cec5SDimitry Andric 3636480093f4SDimitry Andric // Check whether any matched node could raise an FP exception. Since all 3637480093f4SDimitry Andric // such nodes must have a chain, it suffices to check ChainNodesMatched. 3638480093f4SDimitry Andric // We need to perform this check before potentially modifying one of the 3639480093f4SDimitry Andric // nodes via MorphNode. 364081ad6265SDimitry Andric bool MayRaiseFPException = 364181ad6265SDimitry Andric llvm::any_of(ChainNodesMatched, [this](SDNode *N) { 364281ad6265SDimitry Andric return mayRaiseFPException(N) && !N->getFlags().hasNoFPExcept(); 364381ad6265SDimitry Andric }); 3644480093f4SDimitry Andric 36450b57cec5SDimitry Andric // Create the node. 36460b57cec5SDimitry Andric MachineSDNode *Res = nullptr; 36470b57cec5SDimitry Andric bool IsMorphNodeTo = Opcode == OPC_MorphNodeTo || 36480b57cec5SDimitry Andric (Opcode >= OPC_MorphNodeTo0 && Opcode <= OPC_MorphNodeTo2); 36490b57cec5SDimitry Andric if (!IsMorphNodeTo) { 36500b57cec5SDimitry Andric // If this is a normal EmitNode command, just create the new node and 36510b57cec5SDimitry Andric // add the results to the RecordedNodes list. 36520b57cec5SDimitry Andric Res = CurDAG->getMachineNode(TargetOpc, SDLoc(NodeToMatch), 36530b57cec5SDimitry Andric VTList, Ops); 36540b57cec5SDimitry Andric 36550b57cec5SDimitry Andric // Add all the non-glue/non-chain results to the RecordedNodes list. 36560b57cec5SDimitry Andric for (unsigned i = 0, e = VTs.size(); i != e; ++i) { 36570b57cec5SDimitry Andric if (VTs[i] == MVT::Other || VTs[i] == MVT::Glue) break; 36580b57cec5SDimitry Andric RecordedNodes.push_back(std::pair<SDValue,SDNode*>(SDValue(Res, i), 36590b57cec5SDimitry Andric nullptr)); 36600b57cec5SDimitry Andric } 36610b57cec5SDimitry Andric } else { 36620b57cec5SDimitry Andric assert(NodeToMatch->getOpcode() != ISD::DELETED_NODE && 36630b57cec5SDimitry Andric "NodeToMatch was removed partway through selection"); 36640b57cec5SDimitry Andric SelectionDAG::DAGNodeDeletedListener NDL(*CurDAG, [&](SDNode *N, 36650b57cec5SDimitry Andric SDNode *E) { 36660b57cec5SDimitry Andric CurDAG->salvageDebugInfo(*N); 36670b57cec5SDimitry Andric auto &Chain = ChainNodesMatched; 36680b57cec5SDimitry Andric assert((!E || !is_contained(Chain, N)) && 36690b57cec5SDimitry Andric "Chain node replaced during MorphNode"); 3670e8d8bef9SDimitry Andric llvm::erase_value(Chain, N); 36710b57cec5SDimitry Andric }); 36720b57cec5SDimitry Andric Res = cast<MachineSDNode>(MorphNode(NodeToMatch, TargetOpc, VTList, 36730b57cec5SDimitry Andric Ops, EmitNodeInfo)); 36740b57cec5SDimitry Andric } 36750b57cec5SDimitry Andric 3676480093f4SDimitry Andric // Set the NoFPExcept flag when no original matched node could 3677480093f4SDimitry Andric // raise an FP exception, but the new node potentially might. 3678480093f4SDimitry Andric if (!MayRaiseFPException && mayRaiseFPException(Res)) { 3679480093f4SDimitry Andric SDNodeFlags Flags = Res->getFlags(); 3680480093f4SDimitry Andric Flags.setNoFPExcept(true); 3681480093f4SDimitry Andric Res->setFlags(Flags); 3682480093f4SDimitry Andric } 3683480093f4SDimitry Andric 36840b57cec5SDimitry Andric // If the node had chain/glue results, update our notion of the current 36850b57cec5SDimitry Andric // chain and glue. 36860b57cec5SDimitry Andric if (EmitNodeInfo & OPFL_GlueOutput) { 36870b57cec5SDimitry Andric InputGlue = SDValue(Res, VTs.size()-1); 36880b57cec5SDimitry Andric if (EmitNodeInfo & OPFL_Chain) 36890b57cec5SDimitry Andric InputChain = SDValue(Res, VTs.size()-2); 36900b57cec5SDimitry Andric } else if (EmitNodeInfo & OPFL_Chain) 36910b57cec5SDimitry Andric InputChain = SDValue(Res, VTs.size()-1); 36920b57cec5SDimitry Andric 36930b57cec5SDimitry Andric // If the OPFL_MemRefs glue is set on this node, slap all of the 36940b57cec5SDimitry Andric // accumulated memrefs onto it. 36950b57cec5SDimitry Andric // 36960b57cec5SDimitry Andric // FIXME: This is vastly incorrect for patterns with multiple outputs 36970b57cec5SDimitry Andric // instructions that access memory and for ComplexPatterns that match 36980b57cec5SDimitry Andric // loads. 36990b57cec5SDimitry Andric if (EmitNodeInfo & OPFL_MemRefs) { 37000b57cec5SDimitry Andric // Only attach load or store memory operands if the generated 37010b57cec5SDimitry Andric // instruction may load or store. 37020b57cec5SDimitry Andric const MCInstrDesc &MCID = TII->get(TargetOpc); 37030b57cec5SDimitry Andric bool mayLoad = MCID.mayLoad(); 37040b57cec5SDimitry Andric bool mayStore = MCID.mayStore(); 37050b57cec5SDimitry Andric 37060b57cec5SDimitry Andric // We expect to have relatively few of these so just filter them into a 37070b57cec5SDimitry Andric // temporary buffer so that we can easily add them to the instruction. 37080b57cec5SDimitry Andric SmallVector<MachineMemOperand *, 4> FilteredMemRefs; 37090b57cec5SDimitry Andric for (MachineMemOperand *MMO : MatchedMemRefs) { 37100b57cec5SDimitry Andric if (MMO->isLoad()) { 37110b57cec5SDimitry Andric if (mayLoad) 37120b57cec5SDimitry Andric FilteredMemRefs.push_back(MMO); 37130b57cec5SDimitry Andric } else if (MMO->isStore()) { 37140b57cec5SDimitry Andric if (mayStore) 37150b57cec5SDimitry Andric FilteredMemRefs.push_back(MMO); 37160b57cec5SDimitry Andric } else { 37170b57cec5SDimitry Andric FilteredMemRefs.push_back(MMO); 37180b57cec5SDimitry Andric } 37190b57cec5SDimitry Andric } 37200b57cec5SDimitry Andric 37210b57cec5SDimitry Andric CurDAG->setNodeMemRefs(Res, FilteredMemRefs); 37220b57cec5SDimitry Andric } 37230b57cec5SDimitry Andric 37240b57cec5SDimitry Andric LLVM_DEBUG(if (!MatchedMemRefs.empty() && Res->memoperands_empty()) dbgs() 37250b57cec5SDimitry Andric << " Dropping mem operands\n"; 37260b57cec5SDimitry Andric dbgs() << " " << (IsMorphNodeTo ? "Morphed" : "Created") 37270b57cec5SDimitry Andric << " node: "; 37280b57cec5SDimitry Andric Res->dump(CurDAG);); 37290b57cec5SDimitry Andric 37300b57cec5SDimitry Andric // If this was a MorphNodeTo then we're completely done! 37310b57cec5SDimitry Andric if (IsMorphNodeTo) { 37320b57cec5SDimitry Andric // Update chain uses. 37330b57cec5SDimitry Andric UpdateChains(Res, InputChain, ChainNodesMatched, true); 37340b57cec5SDimitry Andric return; 37350b57cec5SDimitry Andric } 37360b57cec5SDimitry Andric continue; 37370b57cec5SDimitry Andric } 37380b57cec5SDimitry Andric 37390b57cec5SDimitry Andric case OPC_CompleteMatch: { 37400b57cec5SDimitry Andric // The match has been completed, and any new nodes (if any) have been 37410b57cec5SDimitry Andric // created. Patch up references to the matched dag to use the newly 37420b57cec5SDimitry Andric // created nodes. 37430b57cec5SDimitry Andric unsigned NumResults = MatcherTable[MatcherIndex++]; 37440b57cec5SDimitry Andric 37450b57cec5SDimitry Andric for (unsigned i = 0; i != NumResults; ++i) { 37460b57cec5SDimitry Andric unsigned ResSlot = MatcherTable[MatcherIndex++]; 37470b57cec5SDimitry Andric if (ResSlot & 128) 37480b57cec5SDimitry Andric ResSlot = GetVBR(ResSlot, MatcherTable, MatcherIndex); 37490b57cec5SDimitry Andric 37500b57cec5SDimitry Andric assert(ResSlot < RecordedNodes.size() && "Invalid CompleteMatch"); 37510b57cec5SDimitry Andric SDValue Res = RecordedNodes[ResSlot].first; 37520b57cec5SDimitry Andric 37530b57cec5SDimitry Andric assert(i < NodeToMatch->getNumValues() && 37540b57cec5SDimitry Andric NodeToMatch->getValueType(i) != MVT::Other && 37550b57cec5SDimitry Andric NodeToMatch->getValueType(i) != MVT::Glue && 37560b57cec5SDimitry Andric "Invalid number of results to complete!"); 37570b57cec5SDimitry Andric assert((NodeToMatch->getValueType(i) == Res.getValueType() || 37580b57cec5SDimitry Andric NodeToMatch->getValueType(i) == MVT::iPTR || 37590b57cec5SDimitry Andric Res.getValueType() == MVT::iPTR || 37600b57cec5SDimitry Andric NodeToMatch->getValueType(i).getSizeInBits() == 37610b57cec5SDimitry Andric Res.getValueSizeInBits()) && 37620b57cec5SDimitry Andric "invalid replacement"); 37630b57cec5SDimitry Andric ReplaceUses(SDValue(NodeToMatch, i), Res); 37640b57cec5SDimitry Andric } 37650b57cec5SDimitry Andric 37660b57cec5SDimitry Andric // Update chain uses. 37670b57cec5SDimitry Andric UpdateChains(NodeToMatch, InputChain, ChainNodesMatched, false); 37680b57cec5SDimitry Andric 37690b57cec5SDimitry Andric // If the root node defines glue, we need to update it to the glue result. 37700b57cec5SDimitry Andric // TODO: This never happens in our tests and I think it can be removed / 37710b57cec5SDimitry Andric // replaced with an assert, but if we do it this the way the change is 37720b57cec5SDimitry Andric // NFC. 37730b57cec5SDimitry Andric if (NodeToMatch->getValueType(NodeToMatch->getNumValues() - 1) == 37740b57cec5SDimitry Andric MVT::Glue && 37750b57cec5SDimitry Andric InputGlue.getNode()) 37760b57cec5SDimitry Andric ReplaceUses(SDValue(NodeToMatch, NodeToMatch->getNumValues() - 1), 37770b57cec5SDimitry Andric InputGlue); 37780b57cec5SDimitry Andric 37790b57cec5SDimitry Andric assert(NodeToMatch->use_empty() && 37800b57cec5SDimitry Andric "Didn't replace all uses of the node?"); 37810b57cec5SDimitry Andric CurDAG->RemoveDeadNode(NodeToMatch); 37820b57cec5SDimitry Andric 37830b57cec5SDimitry Andric return; 37840b57cec5SDimitry Andric } 37850b57cec5SDimitry Andric } 37860b57cec5SDimitry Andric 37870b57cec5SDimitry Andric // If the code reached this point, then the match failed. See if there is 37880b57cec5SDimitry Andric // another child to try in the current 'Scope', otherwise pop it until we 37890b57cec5SDimitry Andric // find a case to check. 37900b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << " Match failed at index " << CurrentOpcodeIndex 37910b57cec5SDimitry Andric << "\n"); 37920b57cec5SDimitry Andric ++NumDAGIselRetries; 37930b57cec5SDimitry Andric while (true) { 37940b57cec5SDimitry Andric if (MatchScopes.empty()) { 37950b57cec5SDimitry Andric CannotYetSelect(NodeToMatch); 37960b57cec5SDimitry Andric return; 37970b57cec5SDimitry Andric } 37980b57cec5SDimitry Andric 37990b57cec5SDimitry Andric // Restore the interpreter state back to the point where the scope was 38000b57cec5SDimitry Andric // formed. 38010b57cec5SDimitry Andric MatchScope &LastScope = MatchScopes.back(); 38020b57cec5SDimitry Andric RecordedNodes.resize(LastScope.NumRecordedNodes); 38030b57cec5SDimitry Andric NodeStack.clear(); 38040b57cec5SDimitry Andric NodeStack.append(LastScope.NodeStack.begin(), LastScope.NodeStack.end()); 38050b57cec5SDimitry Andric N = NodeStack.back(); 38060b57cec5SDimitry Andric 38070b57cec5SDimitry Andric if (LastScope.NumMatchedMemRefs != MatchedMemRefs.size()) 38080b57cec5SDimitry Andric MatchedMemRefs.resize(LastScope.NumMatchedMemRefs); 38090b57cec5SDimitry Andric MatcherIndex = LastScope.FailIndex; 38100b57cec5SDimitry Andric 38110b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << " Continuing at " << MatcherIndex << "\n"); 38120b57cec5SDimitry Andric 38130b57cec5SDimitry Andric InputChain = LastScope.InputChain; 38140b57cec5SDimitry Andric InputGlue = LastScope.InputGlue; 38150b57cec5SDimitry Andric if (!LastScope.HasChainNodesMatched) 38160b57cec5SDimitry Andric ChainNodesMatched.clear(); 38170b57cec5SDimitry Andric 38180b57cec5SDimitry Andric // Check to see what the offset is at the new MatcherIndex. If it is zero 38190b57cec5SDimitry Andric // we have reached the end of this scope, otherwise we have another child 38200b57cec5SDimitry Andric // in the current scope to try. 38210b57cec5SDimitry Andric unsigned NumToSkip = MatcherTable[MatcherIndex++]; 38220b57cec5SDimitry Andric if (NumToSkip & 128) 38230b57cec5SDimitry Andric NumToSkip = GetVBR(NumToSkip, MatcherTable, MatcherIndex); 38240b57cec5SDimitry Andric 38250b57cec5SDimitry Andric // If we have another child in this scope to match, update FailIndex and 38260b57cec5SDimitry Andric // try it. 38270b57cec5SDimitry Andric if (NumToSkip != 0) { 38280b57cec5SDimitry Andric LastScope.FailIndex = MatcherIndex+NumToSkip; 38290b57cec5SDimitry Andric break; 38300b57cec5SDimitry Andric } 38310b57cec5SDimitry Andric 38320b57cec5SDimitry Andric // End of this scope, pop it and try the next child in the containing 38330b57cec5SDimitry Andric // scope. 38340b57cec5SDimitry Andric MatchScopes.pop_back(); 38350b57cec5SDimitry Andric } 38360b57cec5SDimitry Andric } 38370b57cec5SDimitry Andric } 38380b57cec5SDimitry Andric 3839480093f4SDimitry Andric /// Return whether the node may raise an FP exception. 3840480093f4SDimitry Andric bool SelectionDAGISel::mayRaiseFPException(SDNode *N) const { 3841480093f4SDimitry Andric // For machine opcodes, consult the MCID flag. 3842480093f4SDimitry Andric if (N->isMachineOpcode()) { 3843480093f4SDimitry Andric const MCInstrDesc &MCID = TII->get(N->getMachineOpcode()); 3844480093f4SDimitry Andric return MCID.mayRaiseFPException(); 3845480093f4SDimitry Andric } 3846480093f4SDimitry Andric 3847480093f4SDimitry Andric // For ISD opcodes, only StrictFP opcodes may raise an FP 3848480093f4SDimitry Andric // exception. 3849480093f4SDimitry Andric if (N->isTargetOpcode()) 3850480093f4SDimitry Andric return N->isTargetStrictFPOpcode(); 3851480093f4SDimitry Andric return N->isStrictFPOpcode(); 3852480093f4SDimitry Andric } 3853480093f4SDimitry Andric 38540b57cec5SDimitry Andric bool SelectionDAGISel::isOrEquivalentToAdd(const SDNode *N) const { 38550b57cec5SDimitry Andric assert(N->getOpcode() == ISD::OR && "Unexpected opcode"); 38560b57cec5SDimitry Andric auto *C = dyn_cast<ConstantSDNode>(N->getOperand(1)); 38570b57cec5SDimitry Andric if (!C) 38580b57cec5SDimitry Andric return false; 38590b57cec5SDimitry Andric 38600b57cec5SDimitry Andric // Detect when "or" is used to add an offset to a stack object. 38610b57cec5SDimitry Andric if (auto *FN = dyn_cast<FrameIndexSDNode>(N->getOperand(0))) { 38620b57cec5SDimitry Andric MachineFrameInfo &MFI = MF->getFrameInfo(); 38635ffd83dbSDimitry Andric Align A = MFI.getObjectAlign(FN->getIndex()); 38640b57cec5SDimitry Andric int32_t Off = C->getSExtValue(); 38650b57cec5SDimitry Andric // If the alleged offset fits in the zero bits guaranteed by 38660b57cec5SDimitry Andric // the alignment, then this or is really an add. 38675ffd83dbSDimitry Andric return (Off >= 0) && (((A.value() - 1) & Off) == unsigned(Off)); 38680b57cec5SDimitry Andric } 38690b57cec5SDimitry Andric return false; 38700b57cec5SDimitry Andric } 38710b57cec5SDimitry Andric 38720b57cec5SDimitry Andric void SelectionDAGISel::CannotYetSelect(SDNode *N) { 38730b57cec5SDimitry Andric std::string msg; 38740b57cec5SDimitry Andric raw_string_ostream Msg(msg); 38750b57cec5SDimitry Andric Msg << "Cannot select: "; 38760b57cec5SDimitry Andric 38770b57cec5SDimitry Andric if (N->getOpcode() != ISD::INTRINSIC_W_CHAIN && 38780b57cec5SDimitry Andric N->getOpcode() != ISD::INTRINSIC_WO_CHAIN && 38790b57cec5SDimitry Andric N->getOpcode() != ISD::INTRINSIC_VOID) { 38800b57cec5SDimitry Andric N->printrFull(Msg, CurDAG); 38810b57cec5SDimitry Andric Msg << "\nIn function: " << MF->getName(); 38820b57cec5SDimitry Andric } else { 38830b57cec5SDimitry Andric bool HasInputChain = N->getOperand(0).getValueType() == MVT::Other; 38840b57cec5SDimitry Andric unsigned iid = 38850b57cec5SDimitry Andric cast<ConstantSDNode>(N->getOperand(HasInputChain))->getZExtValue(); 38860b57cec5SDimitry Andric if (iid < Intrinsic::num_intrinsics) 3887fe6060f1SDimitry Andric Msg << "intrinsic %" << Intrinsic::getBaseName((Intrinsic::ID)iid); 38880b57cec5SDimitry Andric else if (const TargetIntrinsicInfo *TII = TM.getIntrinsicInfo()) 38890b57cec5SDimitry Andric Msg << "target intrinsic %" << TII->getName(iid); 38900b57cec5SDimitry Andric else 38910b57cec5SDimitry Andric Msg << "unknown intrinsic #" << iid; 38920b57cec5SDimitry Andric } 3893349cc55cSDimitry Andric report_fatal_error(Twine(Msg.str())); 38940b57cec5SDimitry Andric } 3895