1 //===- SelectionDAG.cpp - Implement the SelectionDAG data structures ------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 // This implements the SelectionDAG class. 10 // 11 //===----------------------------------------------------------------------===// 12 13 #include "llvm/CodeGen/SelectionDAG.h" 14 #include "SDNodeDbgValue.h" 15 #include "llvm/ADT/APFloat.h" 16 #include "llvm/ADT/APInt.h" 17 #include "llvm/ADT/APSInt.h" 18 #include "llvm/ADT/ArrayRef.h" 19 #include "llvm/ADT/BitVector.h" 20 #include "llvm/ADT/FoldingSet.h" 21 #include "llvm/ADT/None.h" 22 #include "llvm/ADT/STLExtras.h" 23 #include "llvm/ADT/SmallPtrSet.h" 24 #include "llvm/ADT/SmallVector.h" 25 #include "llvm/ADT/Triple.h" 26 #include "llvm/ADT/Twine.h" 27 #include "llvm/Analysis/BlockFrequencyInfo.h" 28 #include "llvm/Analysis/MemoryLocation.h" 29 #include "llvm/Analysis/ProfileSummaryInfo.h" 30 #include "llvm/Analysis/ValueTracking.h" 31 #include "llvm/CodeGen/Analysis.h" 32 #include "llvm/CodeGen/FunctionLoweringInfo.h" 33 #include "llvm/CodeGen/ISDOpcodes.h" 34 #include "llvm/CodeGen/MachineBasicBlock.h" 35 #include "llvm/CodeGen/MachineConstantPool.h" 36 #include "llvm/CodeGen/MachineFrameInfo.h" 37 #include "llvm/CodeGen/MachineFunction.h" 38 #include "llvm/CodeGen/MachineMemOperand.h" 39 #include "llvm/CodeGen/RuntimeLibcalls.h" 40 #include "llvm/CodeGen/SelectionDAGAddressAnalysis.h" 41 #include "llvm/CodeGen/SelectionDAGNodes.h" 42 #include "llvm/CodeGen/SelectionDAGTargetInfo.h" 43 #include "llvm/CodeGen/TargetFrameLowering.h" 44 #include "llvm/CodeGen/TargetLowering.h" 45 #include "llvm/CodeGen/TargetRegisterInfo.h" 46 #include "llvm/CodeGen/TargetSubtargetInfo.h" 47 #include "llvm/CodeGen/ValueTypes.h" 48 #include "llvm/IR/Constant.h" 49 #include "llvm/IR/Constants.h" 50 #include "llvm/IR/DataLayout.h" 51 #include "llvm/IR/DebugInfoMetadata.h" 52 #include "llvm/IR/DebugLoc.h" 53 #include "llvm/IR/DerivedTypes.h" 54 #include "llvm/IR/Function.h" 55 #include "llvm/IR/GlobalValue.h" 56 #include "llvm/IR/Metadata.h" 57 #include "llvm/IR/Type.h" 58 #include "llvm/IR/Value.h" 59 #include "llvm/Support/Casting.h" 60 #include "llvm/Support/CodeGen.h" 61 #include "llvm/Support/Compiler.h" 62 #include "llvm/Support/Debug.h" 63 #include "llvm/Support/ErrorHandling.h" 64 #include "llvm/Support/KnownBits.h" 65 #include "llvm/Support/MachineValueType.h" 66 #include "llvm/Support/ManagedStatic.h" 67 #include "llvm/Support/MathExtras.h" 68 #include "llvm/Support/Mutex.h" 69 #include "llvm/Support/raw_ostream.h" 70 #include "llvm/Target/TargetMachine.h" 71 #include "llvm/Target/TargetOptions.h" 72 #include "llvm/Transforms/Utils/SizeOpts.h" 73 #include <algorithm> 74 #include <cassert> 75 #include <cstdint> 76 #include <cstdlib> 77 #include <limits> 78 #include <set> 79 #include <string> 80 #include <utility> 81 #include <vector> 82 83 using namespace llvm; 84 85 /// makeVTList - Return an instance of the SDVTList struct initialized with the 86 /// specified members. 87 static SDVTList makeVTList(const EVT *VTs, unsigned NumVTs) { 88 SDVTList Res = {VTs, NumVTs}; 89 return Res; 90 } 91 92 // Default null implementations of the callbacks. 93 void SelectionDAG::DAGUpdateListener::NodeDeleted(SDNode*, SDNode*) {} 94 void SelectionDAG::DAGUpdateListener::NodeUpdated(SDNode*) {} 95 void SelectionDAG::DAGUpdateListener::NodeInserted(SDNode *) {} 96 97 void SelectionDAG::DAGNodeDeletedListener::anchor() {} 98 99 #define DEBUG_TYPE "selectiondag" 100 101 static cl::opt<bool> EnableMemCpyDAGOpt("enable-memcpy-dag-opt", 102 cl::Hidden, cl::init(true), 103 cl::desc("Gang up loads and stores generated by inlining of memcpy")); 104 105 static cl::opt<int> MaxLdStGlue("ldstmemcpy-glue-max", 106 cl::desc("Number limit for gluing ld/st of memcpy."), 107 cl::Hidden, cl::init(0)); 108 109 static void NewSDValueDbgMsg(SDValue V, StringRef Msg, SelectionDAG *G) { 110 LLVM_DEBUG(dbgs() << Msg; V.getNode()->dump(G);); 111 } 112 113 //===----------------------------------------------------------------------===// 114 // ConstantFPSDNode Class 115 //===----------------------------------------------------------------------===// 116 117 /// isExactlyValue - We don't rely on operator== working on double values, as 118 /// it returns true for things that are clearly not equal, like -0.0 and 0.0. 119 /// As such, this method can be used to do an exact bit-for-bit comparison of 120 /// two floating point values. 121 bool ConstantFPSDNode::isExactlyValue(const APFloat& V) const { 122 return getValueAPF().bitwiseIsEqual(V); 123 } 124 125 bool ConstantFPSDNode::isValueValidForType(EVT VT, 126 const APFloat& Val) { 127 assert(VT.isFloatingPoint() && "Can only convert between FP types"); 128 129 // convert modifies in place, so make a copy. 130 APFloat Val2 = APFloat(Val); 131 bool losesInfo; 132 (void) Val2.convert(SelectionDAG::EVTToAPFloatSemantics(VT), 133 APFloat::rmNearestTiesToEven, 134 &losesInfo); 135 return !losesInfo; 136 } 137 138 //===----------------------------------------------------------------------===// 139 // ISD Namespace 140 //===----------------------------------------------------------------------===// 141 142 bool ISD::isConstantSplatVector(const SDNode *N, APInt &SplatVal) { 143 if (N->getOpcode() == ISD::SPLAT_VECTOR) { 144 unsigned EltSize = 145 N->getValueType(0).getVectorElementType().getSizeInBits(); 146 if (auto *Op0 = dyn_cast<ConstantSDNode>(N->getOperand(0))) { 147 SplatVal = Op0->getAPIntValue().truncOrSelf(EltSize); 148 return true; 149 } 150 if (auto *Op0 = dyn_cast<ConstantFPSDNode>(N->getOperand(0))) { 151 SplatVal = Op0->getValueAPF().bitcastToAPInt().truncOrSelf(EltSize); 152 return true; 153 } 154 } 155 156 auto *BV = dyn_cast<BuildVectorSDNode>(N); 157 if (!BV) 158 return false; 159 160 APInt SplatUndef; 161 unsigned SplatBitSize; 162 bool HasUndefs; 163 unsigned EltSize = N->getValueType(0).getVectorElementType().getSizeInBits(); 164 return BV->isConstantSplat(SplatVal, SplatUndef, SplatBitSize, HasUndefs, 165 EltSize) && 166 EltSize == SplatBitSize; 167 } 168 169 // FIXME: AllOnes and AllZeros duplicate a lot of code. Could these be 170 // specializations of the more general isConstantSplatVector()? 171 172 bool ISD::isConstantSplatVectorAllOnes(const SDNode *N, bool BuildVectorOnly) { 173 // Look through a bit convert. 174 while (N->getOpcode() == ISD::BITCAST) 175 N = N->getOperand(0).getNode(); 176 177 if (!BuildVectorOnly && N->getOpcode() == ISD::SPLAT_VECTOR) { 178 APInt SplatVal; 179 return isConstantSplatVector(N, SplatVal) && SplatVal.isAllOnes(); 180 } 181 182 if (N->getOpcode() != ISD::BUILD_VECTOR) return false; 183 184 unsigned i = 0, e = N->getNumOperands(); 185 186 // Skip over all of the undef values. 187 while (i != e && N->getOperand(i).isUndef()) 188 ++i; 189 190 // Do not accept an all-undef vector. 191 if (i == e) return false; 192 193 // Do not accept build_vectors that aren't all constants or which have non-~0 194 // elements. We have to be a bit careful here, as the type of the constant 195 // may not be the same as the type of the vector elements due to type 196 // legalization (the elements are promoted to a legal type for the target and 197 // a vector of a type may be legal when the base element type is not). 198 // We only want to check enough bits to cover the vector elements, because 199 // we care if the resultant vector is all ones, not whether the individual 200 // constants are. 201 SDValue NotZero = N->getOperand(i); 202 unsigned EltSize = N->getValueType(0).getScalarSizeInBits(); 203 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(NotZero)) { 204 if (CN->getAPIntValue().countTrailingOnes() < EltSize) 205 return false; 206 } else if (ConstantFPSDNode *CFPN = dyn_cast<ConstantFPSDNode>(NotZero)) { 207 if (CFPN->getValueAPF().bitcastToAPInt().countTrailingOnes() < EltSize) 208 return false; 209 } else 210 return false; 211 212 // Okay, we have at least one ~0 value, check to see if the rest match or are 213 // undefs. Even with the above element type twiddling, this should be OK, as 214 // the same type legalization should have applied to all the elements. 215 for (++i; i != e; ++i) 216 if (N->getOperand(i) != NotZero && !N->getOperand(i).isUndef()) 217 return false; 218 return true; 219 } 220 221 bool ISD::isConstantSplatVectorAllZeros(const SDNode *N, bool BuildVectorOnly) { 222 // Look through a bit convert. 223 while (N->getOpcode() == ISD::BITCAST) 224 N = N->getOperand(0).getNode(); 225 226 if (!BuildVectorOnly && N->getOpcode() == ISD::SPLAT_VECTOR) { 227 APInt SplatVal; 228 return isConstantSplatVector(N, SplatVal) && SplatVal.isZero(); 229 } 230 231 if (N->getOpcode() != ISD::BUILD_VECTOR) return false; 232 233 bool IsAllUndef = true; 234 for (const SDValue &Op : N->op_values()) { 235 if (Op.isUndef()) 236 continue; 237 IsAllUndef = false; 238 // Do not accept build_vectors that aren't all constants or which have non-0 239 // elements. We have to be a bit careful here, as the type of the constant 240 // may not be the same as the type of the vector elements due to type 241 // legalization (the elements are promoted to a legal type for the target 242 // and a vector of a type may be legal when the base element type is not). 243 // We only want to check enough bits to cover the vector elements, because 244 // we care if the resultant vector is all zeros, not whether the individual 245 // constants are. 246 unsigned EltSize = N->getValueType(0).getScalarSizeInBits(); 247 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op)) { 248 if (CN->getAPIntValue().countTrailingZeros() < EltSize) 249 return false; 250 } else if (ConstantFPSDNode *CFPN = dyn_cast<ConstantFPSDNode>(Op)) { 251 if (CFPN->getValueAPF().bitcastToAPInt().countTrailingZeros() < EltSize) 252 return false; 253 } else 254 return false; 255 } 256 257 // Do not accept an all-undef vector. 258 if (IsAllUndef) 259 return false; 260 return true; 261 } 262 263 bool ISD::isBuildVectorAllOnes(const SDNode *N) { 264 return isConstantSplatVectorAllOnes(N, /*BuildVectorOnly*/ true); 265 } 266 267 bool ISD::isBuildVectorAllZeros(const SDNode *N) { 268 return isConstantSplatVectorAllZeros(N, /*BuildVectorOnly*/ true); 269 } 270 271 bool ISD::isBuildVectorOfConstantSDNodes(const SDNode *N) { 272 if (N->getOpcode() != ISD::BUILD_VECTOR) 273 return false; 274 275 for (const SDValue &Op : N->op_values()) { 276 if (Op.isUndef()) 277 continue; 278 if (!isa<ConstantSDNode>(Op)) 279 return false; 280 } 281 return true; 282 } 283 284 bool ISD::isBuildVectorOfConstantFPSDNodes(const SDNode *N) { 285 if (N->getOpcode() != ISD::BUILD_VECTOR) 286 return false; 287 288 for (const SDValue &Op : N->op_values()) { 289 if (Op.isUndef()) 290 continue; 291 if (!isa<ConstantFPSDNode>(Op)) 292 return false; 293 } 294 return true; 295 } 296 297 bool ISD::allOperandsUndef(const SDNode *N) { 298 // Return false if the node has no operands. 299 // This is "logically inconsistent" with the definition of "all" but 300 // is probably the desired behavior. 301 if (N->getNumOperands() == 0) 302 return false; 303 return all_of(N->op_values(), [](SDValue Op) { return Op.isUndef(); }); 304 } 305 306 bool ISD::matchUnaryPredicate(SDValue Op, 307 std::function<bool(ConstantSDNode *)> Match, 308 bool AllowUndefs) { 309 // FIXME: Add support for scalar UNDEF cases? 310 if (auto *Cst = dyn_cast<ConstantSDNode>(Op)) 311 return Match(Cst); 312 313 // FIXME: Add support for vector UNDEF cases? 314 if (ISD::BUILD_VECTOR != Op.getOpcode() && 315 ISD::SPLAT_VECTOR != Op.getOpcode()) 316 return false; 317 318 EVT SVT = Op.getValueType().getScalarType(); 319 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) { 320 if (AllowUndefs && Op.getOperand(i).isUndef()) { 321 if (!Match(nullptr)) 322 return false; 323 continue; 324 } 325 326 auto *Cst = dyn_cast<ConstantSDNode>(Op.getOperand(i)); 327 if (!Cst || Cst->getValueType(0) != SVT || !Match(Cst)) 328 return false; 329 } 330 return true; 331 } 332 333 bool ISD::matchBinaryPredicate( 334 SDValue LHS, SDValue RHS, 335 std::function<bool(ConstantSDNode *, ConstantSDNode *)> Match, 336 bool AllowUndefs, bool AllowTypeMismatch) { 337 if (!AllowTypeMismatch && LHS.getValueType() != RHS.getValueType()) 338 return false; 339 340 // TODO: Add support for scalar UNDEF cases? 341 if (auto *LHSCst = dyn_cast<ConstantSDNode>(LHS)) 342 if (auto *RHSCst = dyn_cast<ConstantSDNode>(RHS)) 343 return Match(LHSCst, RHSCst); 344 345 // TODO: Add support for vector UNDEF cases? 346 if (LHS.getOpcode() != RHS.getOpcode() || 347 (LHS.getOpcode() != ISD::BUILD_VECTOR && 348 LHS.getOpcode() != ISD::SPLAT_VECTOR)) 349 return false; 350 351 EVT SVT = LHS.getValueType().getScalarType(); 352 for (unsigned i = 0, e = LHS.getNumOperands(); i != e; ++i) { 353 SDValue LHSOp = LHS.getOperand(i); 354 SDValue RHSOp = RHS.getOperand(i); 355 bool LHSUndef = AllowUndefs && LHSOp.isUndef(); 356 bool RHSUndef = AllowUndefs && RHSOp.isUndef(); 357 auto *LHSCst = dyn_cast<ConstantSDNode>(LHSOp); 358 auto *RHSCst = dyn_cast<ConstantSDNode>(RHSOp); 359 if ((!LHSCst && !LHSUndef) || (!RHSCst && !RHSUndef)) 360 return false; 361 if (!AllowTypeMismatch && (LHSOp.getValueType() != SVT || 362 LHSOp.getValueType() != RHSOp.getValueType())) 363 return false; 364 if (!Match(LHSCst, RHSCst)) 365 return false; 366 } 367 return true; 368 } 369 370 ISD::NodeType ISD::getVecReduceBaseOpcode(unsigned VecReduceOpcode) { 371 switch (VecReduceOpcode) { 372 default: 373 llvm_unreachable("Expected VECREDUCE opcode"); 374 case ISD::VECREDUCE_FADD: 375 case ISD::VECREDUCE_SEQ_FADD: 376 case ISD::VP_REDUCE_FADD: 377 case ISD::VP_REDUCE_SEQ_FADD: 378 return ISD::FADD; 379 case ISD::VECREDUCE_FMUL: 380 case ISD::VECREDUCE_SEQ_FMUL: 381 case ISD::VP_REDUCE_FMUL: 382 case ISD::VP_REDUCE_SEQ_FMUL: 383 return ISD::FMUL; 384 case ISD::VECREDUCE_ADD: 385 case ISD::VP_REDUCE_ADD: 386 return ISD::ADD; 387 case ISD::VECREDUCE_MUL: 388 case ISD::VP_REDUCE_MUL: 389 return ISD::MUL; 390 case ISD::VECREDUCE_AND: 391 case ISD::VP_REDUCE_AND: 392 return ISD::AND; 393 case ISD::VECREDUCE_OR: 394 case ISD::VP_REDUCE_OR: 395 return ISD::OR; 396 case ISD::VECREDUCE_XOR: 397 case ISD::VP_REDUCE_XOR: 398 return ISD::XOR; 399 case ISD::VECREDUCE_SMAX: 400 case ISD::VP_REDUCE_SMAX: 401 return ISD::SMAX; 402 case ISD::VECREDUCE_SMIN: 403 case ISD::VP_REDUCE_SMIN: 404 return ISD::SMIN; 405 case ISD::VECREDUCE_UMAX: 406 case ISD::VP_REDUCE_UMAX: 407 return ISD::UMAX; 408 case ISD::VECREDUCE_UMIN: 409 case ISD::VP_REDUCE_UMIN: 410 return ISD::UMIN; 411 case ISD::VECREDUCE_FMAX: 412 case ISD::VP_REDUCE_FMAX: 413 return ISD::FMAXNUM; 414 case ISD::VECREDUCE_FMIN: 415 case ISD::VP_REDUCE_FMIN: 416 return ISD::FMINNUM; 417 } 418 } 419 420 bool ISD::isVPOpcode(unsigned Opcode) { 421 switch (Opcode) { 422 default: 423 return false; 424 #define BEGIN_REGISTER_VP_SDNODE(VPSD, ...) \ 425 case ISD::VPSD: \ 426 return true; 427 #include "llvm/IR/VPIntrinsics.def" 428 } 429 } 430 431 bool ISD::isVPBinaryOp(unsigned Opcode) { 432 switch (Opcode) { 433 default: 434 break; 435 #define BEGIN_REGISTER_VP_SDNODE(VPSD, ...) case ISD::VPSD: 436 #define VP_PROPERTY_BINARYOP return true; 437 #define END_REGISTER_VP_SDNODE(VPSD) break; 438 #include "llvm/IR/VPIntrinsics.def" 439 } 440 return false; 441 } 442 443 bool ISD::isVPReduction(unsigned Opcode) { 444 switch (Opcode) { 445 default: 446 break; 447 #define BEGIN_REGISTER_VP_SDNODE(VPSD, ...) case ISD::VPSD: 448 #define VP_PROPERTY_REDUCTION(STARTPOS, ...) return true; 449 #define END_REGISTER_VP_SDNODE(VPSD) break; 450 #include "llvm/IR/VPIntrinsics.def" 451 } 452 return false; 453 } 454 455 /// The operand position of the vector mask. 456 Optional<unsigned> ISD::getVPMaskIdx(unsigned Opcode) { 457 switch (Opcode) { 458 default: 459 return None; 460 #define BEGIN_REGISTER_VP_SDNODE(VPSD, LEGALPOS, TDNAME, MASKPOS, ...) \ 461 case ISD::VPSD: \ 462 return MASKPOS; 463 #include "llvm/IR/VPIntrinsics.def" 464 } 465 } 466 467 /// The operand position of the explicit vector length parameter. 468 Optional<unsigned> ISD::getVPExplicitVectorLengthIdx(unsigned Opcode) { 469 switch (Opcode) { 470 default: 471 return None; 472 #define BEGIN_REGISTER_VP_SDNODE(VPSD, LEGALPOS, TDNAME, MASKPOS, EVLPOS) \ 473 case ISD::VPSD: \ 474 return EVLPOS; 475 #include "llvm/IR/VPIntrinsics.def" 476 } 477 } 478 479 ISD::NodeType ISD::getExtForLoadExtType(bool IsFP, ISD::LoadExtType ExtType) { 480 switch (ExtType) { 481 case ISD::EXTLOAD: 482 return IsFP ? ISD::FP_EXTEND : ISD::ANY_EXTEND; 483 case ISD::SEXTLOAD: 484 return ISD::SIGN_EXTEND; 485 case ISD::ZEXTLOAD: 486 return ISD::ZERO_EXTEND; 487 default: 488 break; 489 } 490 491 llvm_unreachable("Invalid LoadExtType"); 492 } 493 494 ISD::CondCode ISD::getSetCCSwappedOperands(ISD::CondCode Operation) { 495 // To perform this operation, we just need to swap the L and G bits of the 496 // operation. 497 unsigned OldL = (Operation >> 2) & 1; 498 unsigned OldG = (Operation >> 1) & 1; 499 return ISD::CondCode((Operation & ~6) | // Keep the N, U, E bits 500 (OldL << 1) | // New G bit 501 (OldG << 2)); // New L bit. 502 } 503 504 static ISD::CondCode getSetCCInverseImpl(ISD::CondCode Op, bool isIntegerLike) { 505 unsigned Operation = Op; 506 if (isIntegerLike) 507 Operation ^= 7; // Flip L, G, E bits, but not U. 508 else 509 Operation ^= 15; // Flip all of the condition bits. 510 511 if (Operation > ISD::SETTRUE2) 512 Operation &= ~8; // Don't let N and U bits get set. 513 514 return ISD::CondCode(Operation); 515 } 516 517 ISD::CondCode ISD::getSetCCInverse(ISD::CondCode Op, EVT Type) { 518 return getSetCCInverseImpl(Op, Type.isInteger()); 519 } 520 521 ISD::CondCode ISD::GlobalISel::getSetCCInverse(ISD::CondCode Op, 522 bool isIntegerLike) { 523 return getSetCCInverseImpl(Op, isIntegerLike); 524 } 525 526 /// For an integer comparison, return 1 if the comparison is a signed operation 527 /// and 2 if the result is an unsigned comparison. Return zero if the operation 528 /// does not depend on the sign of the input (setne and seteq). 529 static int isSignedOp(ISD::CondCode Opcode) { 530 switch (Opcode) { 531 default: llvm_unreachable("Illegal integer setcc operation!"); 532 case ISD::SETEQ: 533 case ISD::SETNE: return 0; 534 case ISD::SETLT: 535 case ISD::SETLE: 536 case ISD::SETGT: 537 case ISD::SETGE: return 1; 538 case ISD::SETULT: 539 case ISD::SETULE: 540 case ISD::SETUGT: 541 case ISD::SETUGE: return 2; 542 } 543 } 544 545 ISD::CondCode ISD::getSetCCOrOperation(ISD::CondCode Op1, ISD::CondCode Op2, 546 EVT Type) { 547 bool IsInteger = Type.isInteger(); 548 if (IsInteger && (isSignedOp(Op1) | isSignedOp(Op2)) == 3) 549 // Cannot fold a signed integer setcc with an unsigned integer setcc. 550 return ISD::SETCC_INVALID; 551 552 unsigned Op = Op1 | Op2; // Combine all of the condition bits. 553 554 // If the N and U bits get set, then the resultant comparison DOES suddenly 555 // care about orderedness, and it is true when ordered. 556 if (Op > ISD::SETTRUE2) 557 Op &= ~16; // Clear the U bit if the N bit is set. 558 559 // Canonicalize illegal integer setcc's. 560 if (IsInteger && Op == ISD::SETUNE) // e.g. SETUGT | SETULT 561 Op = ISD::SETNE; 562 563 return ISD::CondCode(Op); 564 } 565 566 ISD::CondCode ISD::getSetCCAndOperation(ISD::CondCode Op1, ISD::CondCode Op2, 567 EVT Type) { 568 bool IsInteger = Type.isInteger(); 569 if (IsInteger && (isSignedOp(Op1) | isSignedOp(Op2)) == 3) 570 // Cannot fold a signed setcc with an unsigned setcc. 571 return ISD::SETCC_INVALID; 572 573 // Combine all of the condition bits. 574 ISD::CondCode Result = ISD::CondCode(Op1 & Op2); 575 576 // Canonicalize illegal integer setcc's. 577 if (IsInteger) { 578 switch (Result) { 579 default: break; 580 case ISD::SETUO : Result = ISD::SETFALSE; break; // SETUGT & SETULT 581 case ISD::SETOEQ: // SETEQ & SETU[LG]E 582 case ISD::SETUEQ: Result = ISD::SETEQ ; break; // SETUGE & SETULE 583 case ISD::SETOLT: Result = ISD::SETULT ; break; // SETULT & SETNE 584 case ISD::SETOGT: Result = ISD::SETUGT ; break; // SETUGT & SETNE 585 } 586 } 587 588 return Result; 589 } 590 591 //===----------------------------------------------------------------------===// 592 // SDNode Profile Support 593 //===----------------------------------------------------------------------===// 594 595 /// AddNodeIDOpcode - Add the node opcode to the NodeID data. 596 static void AddNodeIDOpcode(FoldingSetNodeID &ID, unsigned OpC) { 597 ID.AddInteger(OpC); 598 } 599 600 /// AddNodeIDValueTypes - Value type lists are intern'd so we can represent them 601 /// solely with their pointer. 602 static void AddNodeIDValueTypes(FoldingSetNodeID &ID, SDVTList VTList) { 603 ID.AddPointer(VTList.VTs); 604 } 605 606 /// AddNodeIDOperands - Various routines for adding operands to the NodeID data. 607 static void AddNodeIDOperands(FoldingSetNodeID &ID, 608 ArrayRef<SDValue> Ops) { 609 for (auto& Op : Ops) { 610 ID.AddPointer(Op.getNode()); 611 ID.AddInteger(Op.getResNo()); 612 } 613 } 614 615 /// AddNodeIDOperands - Various routines for adding operands to the NodeID data. 616 static void AddNodeIDOperands(FoldingSetNodeID &ID, 617 ArrayRef<SDUse> Ops) { 618 for (auto& Op : Ops) { 619 ID.AddPointer(Op.getNode()); 620 ID.AddInteger(Op.getResNo()); 621 } 622 } 623 624 static void AddNodeIDNode(FoldingSetNodeID &ID, unsigned short OpC, 625 SDVTList VTList, ArrayRef<SDValue> OpList) { 626 AddNodeIDOpcode(ID, OpC); 627 AddNodeIDValueTypes(ID, VTList); 628 AddNodeIDOperands(ID, OpList); 629 } 630 631 /// If this is an SDNode with special info, add this info to the NodeID data. 632 static void AddNodeIDCustom(FoldingSetNodeID &ID, const SDNode *N) { 633 switch (N->getOpcode()) { 634 case ISD::TargetExternalSymbol: 635 case ISD::ExternalSymbol: 636 case ISD::MCSymbol: 637 llvm_unreachable("Should only be used on nodes with operands"); 638 default: break; // Normal nodes don't need extra info. 639 case ISD::TargetConstant: 640 case ISD::Constant: { 641 const ConstantSDNode *C = cast<ConstantSDNode>(N); 642 ID.AddPointer(C->getConstantIntValue()); 643 ID.AddBoolean(C->isOpaque()); 644 break; 645 } 646 case ISD::TargetConstantFP: 647 case ISD::ConstantFP: 648 ID.AddPointer(cast<ConstantFPSDNode>(N)->getConstantFPValue()); 649 break; 650 case ISD::TargetGlobalAddress: 651 case ISD::GlobalAddress: 652 case ISD::TargetGlobalTLSAddress: 653 case ISD::GlobalTLSAddress: { 654 const GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(N); 655 ID.AddPointer(GA->getGlobal()); 656 ID.AddInteger(GA->getOffset()); 657 ID.AddInteger(GA->getTargetFlags()); 658 break; 659 } 660 case ISD::BasicBlock: 661 ID.AddPointer(cast<BasicBlockSDNode>(N)->getBasicBlock()); 662 break; 663 case ISD::Register: 664 ID.AddInteger(cast<RegisterSDNode>(N)->getReg()); 665 break; 666 case ISD::RegisterMask: 667 ID.AddPointer(cast<RegisterMaskSDNode>(N)->getRegMask()); 668 break; 669 case ISD::SRCVALUE: 670 ID.AddPointer(cast<SrcValueSDNode>(N)->getValue()); 671 break; 672 case ISD::FrameIndex: 673 case ISD::TargetFrameIndex: 674 ID.AddInteger(cast<FrameIndexSDNode>(N)->getIndex()); 675 break; 676 case ISD::LIFETIME_START: 677 case ISD::LIFETIME_END: 678 if (cast<LifetimeSDNode>(N)->hasOffset()) { 679 ID.AddInteger(cast<LifetimeSDNode>(N)->getSize()); 680 ID.AddInteger(cast<LifetimeSDNode>(N)->getOffset()); 681 } 682 break; 683 case ISD::PSEUDO_PROBE: 684 ID.AddInteger(cast<PseudoProbeSDNode>(N)->getGuid()); 685 ID.AddInteger(cast<PseudoProbeSDNode>(N)->getIndex()); 686 ID.AddInteger(cast<PseudoProbeSDNode>(N)->getAttributes()); 687 break; 688 case ISD::JumpTable: 689 case ISD::TargetJumpTable: 690 ID.AddInteger(cast<JumpTableSDNode>(N)->getIndex()); 691 ID.AddInteger(cast<JumpTableSDNode>(N)->getTargetFlags()); 692 break; 693 case ISD::ConstantPool: 694 case ISD::TargetConstantPool: { 695 const ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(N); 696 ID.AddInteger(CP->getAlign().value()); 697 ID.AddInteger(CP->getOffset()); 698 if (CP->isMachineConstantPoolEntry()) 699 CP->getMachineCPVal()->addSelectionDAGCSEId(ID); 700 else 701 ID.AddPointer(CP->getConstVal()); 702 ID.AddInteger(CP->getTargetFlags()); 703 break; 704 } 705 case ISD::TargetIndex: { 706 const TargetIndexSDNode *TI = cast<TargetIndexSDNode>(N); 707 ID.AddInteger(TI->getIndex()); 708 ID.AddInteger(TI->getOffset()); 709 ID.AddInteger(TI->getTargetFlags()); 710 break; 711 } 712 case ISD::LOAD: { 713 const LoadSDNode *LD = cast<LoadSDNode>(N); 714 ID.AddInteger(LD->getMemoryVT().getRawBits()); 715 ID.AddInteger(LD->getRawSubclassData()); 716 ID.AddInteger(LD->getPointerInfo().getAddrSpace()); 717 break; 718 } 719 case ISD::STORE: { 720 const StoreSDNode *ST = cast<StoreSDNode>(N); 721 ID.AddInteger(ST->getMemoryVT().getRawBits()); 722 ID.AddInteger(ST->getRawSubclassData()); 723 ID.AddInteger(ST->getPointerInfo().getAddrSpace()); 724 break; 725 } 726 case ISD::VP_LOAD: { 727 const VPLoadSDNode *ELD = cast<VPLoadSDNode>(N); 728 ID.AddInteger(ELD->getMemoryVT().getRawBits()); 729 ID.AddInteger(ELD->getRawSubclassData()); 730 ID.AddInteger(ELD->getPointerInfo().getAddrSpace()); 731 break; 732 } 733 case ISD::VP_STORE: { 734 const VPStoreSDNode *EST = cast<VPStoreSDNode>(N); 735 ID.AddInteger(EST->getMemoryVT().getRawBits()); 736 ID.AddInteger(EST->getRawSubclassData()); 737 ID.AddInteger(EST->getPointerInfo().getAddrSpace()); 738 break; 739 } 740 case ISD::VP_GATHER: { 741 const VPGatherSDNode *EG = cast<VPGatherSDNode>(N); 742 ID.AddInteger(EG->getMemoryVT().getRawBits()); 743 ID.AddInteger(EG->getRawSubclassData()); 744 ID.AddInteger(EG->getPointerInfo().getAddrSpace()); 745 break; 746 } 747 case ISD::VP_SCATTER: { 748 const VPScatterSDNode *ES = cast<VPScatterSDNode>(N); 749 ID.AddInteger(ES->getMemoryVT().getRawBits()); 750 ID.AddInteger(ES->getRawSubclassData()); 751 ID.AddInteger(ES->getPointerInfo().getAddrSpace()); 752 break; 753 } 754 case ISD::MLOAD: { 755 const MaskedLoadSDNode *MLD = cast<MaskedLoadSDNode>(N); 756 ID.AddInteger(MLD->getMemoryVT().getRawBits()); 757 ID.AddInteger(MLD->getRawSubclassData()); 758 ID.AddInteger(MLD->getPointerInfo().getAddrSpace()); 759 break; 760 } 761 case ISD::MSTORE: { 762 const MaskedStoreSDNode *MST = cast<MaskedStoreSDNode>(N); 763 ID.AddInteger(MST->getMemoryVT().getRawBits()); 764 ID.AddInteger(MST->getRawSubclassData()); 765 ID.AddInteger(MST->getPointerInfo().getAddrSpace()); 766 break; 767 } 768 case ISD::MGATHER: { 769 const MaskedGatherSDNode *MG = cast<MaskedGatherSDNode>(N); 770 ID.AddInteger(MG->getMemoryVT().getRawBits()); 771 ID.AddInteger(MG->getRawSubclassData()); 772 ID.AddInteger(MG->getPointerInfo().getAddrSpace()); 773 break; 774 } 775 case ISD::MSCATTER: { 776 const MaskedScatterSDNode *MS = cast<MaskedScatterSDNode>(N); 777 ID.AddInteger(MS->getMemoryVT().getRawBits()); 778 ID.AddInteger(MS->getRawSubclassData()); 779 ID.AddInteger(MS->getPointerInfo().getAddrSpace()); 780 break; 781 } 782 case ISD::ATOMIC_CMP_SWAP: 783 case ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS: 784 case ISD::ATOMIC_SWAP: 785 case ISD::ATOMIC_LOAD_ADD: 786 case ISD::ATOMIC_LOAD_SUB: 787 case ISD::ATOMIC_LOAD_AND: 788 case ISD::ATOMIC_LOAD_CLR: 789 case ISD::ATOMIC_LOAD_OR: 790 case ISD::ATOMIC_LOAD_XOR: 791 case ISD::ATOMIC_LOAD_NAND: 792 case ISD::ATOMIC_LOAD_MIN: 793 case ISD::ATOMIC_LOAD_MAX: 794 case ISD::ATOMIC_LOAD_UMIN: 795 case ISD::ATOMIC_LOAD_UMAX: 796 case ISD::ATOMIC_LOAD: 797 case ISD::ATOMIC_STORE: { 798 const AtomicSDNode *AT = cast<AtomicSDNode>(N); 799 ID.AddInteger(AT->getMemoryVT().getRawBits()); 800 ID.AddInteger(AT->getRawSubclassData()); 801 ID.AddInteger(AT->getPointerInfo().getAddrSpace()); 802 break; 803 } 804 case ISD::PREFETCH: { 805 const MemSDNode *PF = cast<MemSDNode>(N); 806 ID.AddInteger(PF->getPointerInfo().getAddrSpace()); 807 break; 808 } 809 case ISD::VECTOR_SHUFFLE: { 810 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N); 811 for (unsigned i = 0, e = N->getValueType(0).getVectorNumElements(); 812 i != e; ++i) 813 ID.AddInteger(SVN->getMaskElt(i)); 814 break; 815 } 816 case ISD::TargetBlockAddress: 817 case ISD::BlockAddress: { 818 const BlockAddressSDNode *BA = cast<BlockAddressSDNode>(N); 819 ID.AddPointer(BA->getBlockAddress()); 820 ID.AddInteger(BA->getOffset()); 821 ID.AddInteger(BA->getTargetFlags()); 822 break; 823 } 824 } // end switch (N->getOpcode()) 825 826 // Target specific memory nodes could also have address spaces to check. 827 if (N->isTargetMemoryOpcode()) 828 ID.AddInteger(cast<MemSDNode>(N)->getPointerInfo().getAddrSpace()); 829 } 830 831 /// AddNodeIDNode - Generic routine for adding a nodes info to the NodeID 832 /// data. 833 static void AddNodeIDNode(FoldingSetNodeID &ID, const SDNode *N) { 834 AddNodeIDOpcode(ID, N->getOpcode()); 835 // Add the return value info. 836 AddNodeIDValueTypes(ID, N->getVTList()); 837 // Add the operand info. 838 AddNodeIDOperands(ID, N->ops()); 839 840 // Handle SDNode leafs with special info. 841 AddNodeIDCustom(ID, N); 842 } 843 844 //===----------------------------------------------------------------------===// 845 // SelectionDAG Class 846 //===----------------------------------------------------------------------===// 847 848 /// doNotCSE - Return true if CSE should not be performed for this node. 849 static bool doNotCSE(SDNode *N) { 850 if (N->getValueType(0) == MVT::Glue) 851 return true; // Never CSE anything that produces a flag. 852 853 switch (N->getOpcode()) { 854 default: break; 855 case ISD::HANDLENODE: 856 case ISD::EH_LABEL: 857 return true; // Never CSE these nodes. 858 } 859 860 // Check that remaining values produced are not flags. 861 for (unsigned i = 1, e = N->getNumValues(); i != e; ++i) 862 if (N->getValueType(i) == MVT::Glue) 863 return true; // Never CSE anything that produces a flag. 864 865 return false; 866 } 867 868 /// RemoveDeadNodes - This method deletes all unreachable nodes in the 869 /// SelectionDAG. 870 void SelectionDAG::RemoveDeadNodes() { 871 // Create a dummy node (which is not added to allnodes), that adds a reference 872 // to the root node, preventing it from being deleted. 873 HandleSDNode Dummy(getRoot()); 874 875 SmallVector<SDNode*, 128> DeadNodes; 876 877 // Add all obviously-dead nodes to the DeadNodes worklist. 878 for (SDNode &Node : allnodes()) 879 if (Node.use_empty()) 880 DeadNodes.push_back(&Node); 881 882 RemoveDeadNodes(DeadNodes); 883 884 // If the root changed (e.g. it was a dead load, update the root). 885 setRoot(Dummy.getValue()); 886 } 887 888 /// RemoveDeadNodes - This method deletes the unreachable nodes in the 889 /// given list, and any nodes that become unreachable as a result. 890 void SelectionDAG::RemoveDeadNodes(SmallVectorImpl<SDNode *> &DeadNodes) { 891 892 // Process the worklist, deleting the nodes and adding their uses to the 893 // worklist. 894 while (!DeadNodes.empty()) { 895 SDNode *N = DeadNodes.pop_back_val(); 896 // Skip to next node if we've already managed to delete the node. This could 897 // happen if replacing a node causes a node previously added to the node to 898 // be deleted. 899 if (N->getOpcode() == ISD::DELETED_NODE) 900 continue; 901 902 for (DAGUpdateListener *DUL = UpdateListeners; DUL; DUL = DUL->Next) 903 DUL->NodeDeleted(N, nullptr); 904 905 // Take the node out of the appropriate CSE map. 906 RemoveNodeFromCSEMaps(N); 907 908 // Next, brutally remove the operand list. This is safe to do, as there are 909 // no cycles in the graph. 910 for (SDNode::op_iterator I = N->op_begin(), E = N->op_end(); I != E; ) { 911 SDUse &Use = *I++; 912 SDNode *Operand = Use.getNode(); 913 Use.set(SDValue()); 914 915 // Now that we removed this operand, see if there are no uses of it left. 916 if (Operand->use_empty()) 917 DeadNodes.push_back(Operand); 918 } 919 920 DeallocateNode(N); 921 } 922 } 923 924 void SelectionDAG::RemoveDeadNode(SDNode *N){ 925 SmallVector<SDNode*, 16> DeadNodes(1, N); 926 927 // Create a dummy node that adds a reference to the root node, preventing 928 // it from being deleted. (This matters if the root is an operand of the 929 // dead node.) 930 HandleSDNode Dummy(getRoot()); 931 932 RemoveDeadNodes(DeadNodes); 933 } 934 935 void SelectionDAG::DeleteNode(SDNode *N) { 936 // First take this out of the appropriate CSE map. 937 RemoveNodeFromCSEMaps(N); 938 939 // Finally, remove uses due to operands of this node, remove from the 940 // AllNodes list, and delete the node. 941 DeleteNodeNotInCSEMaps(N); 942 } 943 944 void SelectionDAG::DeleteNodeNotInCSEMaps(SDNode *N) { 945 assert(N->getIterator() != AllNodes.begin() && 946 "Cannot delete the entry node!"); 947 assert(N->use_empty() && "Cannot delete a node that is not dead!"); 948 949 // Drop all of the operands and decrement used node's use counts. 950 N->DropOperands(); 951 952 DeallocateNode(N); 953 } 954 955 void SDDbgInfo::add(SDDbgValue *V, bool isParameter) { 956 assert(!(V->isVariadic() && isParameter)); 957 if (isParameter) 958 ByvalParmDbgValues.push_back(V); 959 else 960 DbgValues.push_back(V); 961 for (const SDNode *Node : V->getSDNodes()) 962 if (Node) 963 DbgValMap[Node].push_back(V); 964 } 965 966 void SDDbgInfo::erase(const SDNode *Node) { 967 DbgValMapType::iterator I = DbgValMap.find(Node); 968 if (I == DbgValMap.end()) 969 return; 970 for (auto &Val: I->second) 971 Val->setIsInvalidated(); 972 DbgValMap.erase(I); 973 } 974 975 void SelectionDAG::DeallocateNode(SDNode *N) { 976 // If we have operands, deallocate them. 977 removeOperands(N); 978 979 NodeAllocator.Deallocate(AllNodes.remove(N)); 980 981 // Set the opcode to DELETED_NODE to help catch bugs when node 982 // memory is reallocated. 983 // FIXME: There are places in SDag that have grown a dependency on the opcode 984 // value in the released node. 985 __asan_unpoison_memory_region(&N->NodeType, sizeof(N->NodeType)); 986 N->NodeType = ISD::DELETED_NODE; 987 988 // If any of the SDDbgValue nodes refer to this SDNode, invalidate 989 // them and forget about that node. 990 DbgInfo->erase(N); 991 } 992 993 #ifndef NDEBUG 994 /// VerifySDNode - Check the given SDNode. Aborts if it is invalid. 995 static void VerifySDNode(SDNode *N) { 996 switch (N->getOpcode()) { 997 default: 998 break; 999 case ISD::BUILD_PAIR: { 1000 EVT VT = N->getValueType(0); 1001 assert(N->getNumValues() == 1 && "Too many results!"); 1002 assert(!VT.isVector() && (VT.isInteger() || VT.isFloatingPoint()) && 1003 "Wrong return type!"); 1004 assert(N->getNumOperands() == 2 && "Wrong number of operands!"); 1005 assert(N->getOperand(0).getValueType() == N->getOperand(1).getValueType() && 1006 "Mismatched operand types!"); 1007 assert(N->getOperand(0).getValueType().isInteger() == VT.isInteger() && 1008 "Wrong operand type!"); 1009 assert(VT.getSizeInBits() == 2 * N->getOperand(0).getValueSizeInBits() && 1010 "Wrong return type size"); 1011 break; 1012 } 1013 case ISD::BUILD_VECTOR: { 1014 assert(N->getNumValues() == 1 && "Too many results!"); 1015 assert(N->getValueType(0).isVector() && "Wrong return type!"); 1016 assert(N->getNumOperands() == N->getValueType(0).getVectorNumElements() && 1017 "Wrong number of operands!"); 1018 EVT EltVT = N->getValueType(0).getVectorElementType(); 1019 for (const SDUse &Op : N->ops()) { 1020 assert((Op.getValueType() == EltVT || 1021 (EltVT.isInteger() && Op.getValueType().isInteger() && 1022 EltVT.bitsLE(Op.getValueType()))) && 1023 "Wrong operand type!"); 1024 assert(Op.getValueType() == N->getOperand(0).getValueType() && 1025 "Operands must all have the same type"); 1026 } 1027 break; 1028 } 1029 } 1030 } 1031 #endif // NDEBUG 1032 1033 /// Insert a newly allocated node into the DAG. 1034 /// 1035 /// Handles insertion into the all nodes list and CSE map, as well as 1036 /// verification and other common operations when a new node is allocated. 1037 void SelectionDAG::InsertNode(SDNode *N) { 1038 AllNodes.push_back(N); 1039 #ifndef NDEBUG 1040 N->PersistentId = NextPersistentId++; 1041 VerifySDNode(N); 1042 #endif 1043 for (DAGUpdateListener *DUL = UpdateListeners; DUL; DUL = DUL->Next) 1044 DUL->NodeInserted(N); 1045 } 1046 1047 /// RemoveNodeFromCSEMaps - Take the specified node out of the CSE map that 1048 /// correspond to it. This is useful when we're about to delete or repurpose 1049 /// the node. We don't want future request for structurally identical nodes 1050 /// to return N anymore. 1051 bool SelectionDAG::RemoveNodeFromCSEMaps(SDNode *N) { 1052 bool Erased = false; 1053 switch (N->getOpcode()) { 1054 case ISD::HANDLENODE: return false; // noop. 1055 case ISD::CONDCODE: 1056 assert(CondCodeNodes[cast<CondCodeSDNode>(N)->get()] && 1057 "Cond code doesn't exist!"); 1058 Erased = CondCodeNodes[cast<CondCodeSDNode>(N)->get()] != nullptr; 1059 CondCodeNodes[cast<CondCodeSDNode>(N)->get()] = nullptr; 1060 break; 1061 case ISD::ExternalSymbol: 1062 Erased = ExternalSymbols.erase(cast<ExternalSymbolSDNode>(N)->getSymbol()); 1063 break; 1064 case ISD::TargetExternalSymbol: { 1065 ExternalSymbolSDNode *ESN = cast<ExternalSymbolSDNode>(N); 1066 Erased = TargetExternalSymbols.erase(std::pair<std::string, unsigned>( 1067 ESN->getSymbol(), ESN->getTargetFlags())); 1068 break; 1069 } 1070 case ISD::MCSymbol: { 1071 auto *MCSN = cast<MCSymbolSDNode>(N); 1072 Erased = MCSymbols.erase(MCSN->getMCSymbol()); 1073 break; 1074 } 1075 case ISD::VALUETYPE: { 1076 EVT VT = cast<VTSDNode>(N)->getVT(); 1077 if (VT.isExtended()) { 1078 Erased = ExtendedValueTypeNodes.erase(VT); 1079 } else { 1080 Erased = ValueTypeNodes[VT.getSimpleVT().SimpleTy] != nullptr; 1081 ValueTypeNodes[VT.getSimpleVT().SimpleTy] = nullptr; 1082 } 1083 break; 1084 } 1085 default: 1086 // Remove it from the CSE Map. 1087 assert(N->getOpcode() != ISD::DELETED_NODE && "DELETED_NODE in CSEMap!"); 1088 assert(N->getOpcode() != ISD::EntryToken && "EntryToken in CSEMap!"); 1089 Erased = CSEMap.RemoveNode(N); 1090 break; 1091 } 1092 #ifndef NDEBUG 1093 // Verify that the node was actually in one of the CSE maps, unless it has a 1094 // flag result (which cannot be CSE'd) or is one of the special cases that are 1095 // not subject to CSE. 1096 if (!Erased && N->getValueType(N->getNumValues()-1) != MVT::Glue && 1097 !N->isMachineOpcode() && !doNotCSE(N)) { 1098 N->dump(this); 1099 dbgs() << "\n"; 1100 llvm_unreachable("Node is not in map!"); 1101 } 1102 #endif 1103 return Erased; 1104 } 1105 1106 /// AddModifiedNodeToCSEMaps - The specified node has been removed from the CSE 1107 /// maps and modified in place. Add it back to the CSE maps, unless an identical 1108 /// node already exists, in which case transfer all its users to the existing 1109 /// node. This transfer can potentially trigger recursive merging. 1110 void 1111 SelectionDAG::AddModifiedNodeToCSEMaps(SDNode *N) { 1112 // For node types that aren't CSE'd, just act as if no identical node 1113 // already exists. 1114 if (!doNotCSE(N)) { 1115 SDNode *Existing = CSEMap.GetOrInsertNode(N); 1116 if (Existing != N) { 1117 // If there was already an existing matching node, use ReplaceAllUsesWith 1118 // to replace the dead one with the existing one. This can cause 1119 // recursive merging of other unrelated nodes down the line. 1120 ReplaceAllUsesWith(N, Existing); 1121 1122 // N is now dead. Inform the listeners and delete it. 1123 for (DAGUpdateListener *DUL = UpdateListeners; DUL; DUL = DUL->Next) 1124 DUL->NodeDeleted(N, Existing); 1125 DeleteNodeNotInCSEMaps(N); 1126 return; 1127 } 1128 } 1129 1130 // If the node doesn't already exist, we updated it. Inform listeners. 1131 for (DAGUpdateListener *DUL = UpdateListeners; DUL; DUL = DUL->Next) 1132 DUL->NodeUpdated(N); 1133 } 1134 1135 /// FindModifiedNodeSlot - Find a slot for the specified node if its operands 1136 /// were replaced with those specified. If this node is never memoized, 1137 /// return null, otherwise return a pointer to the slot it would take. If a 1138 /// node already exists with these operands, the slot will be non-null. 1139 SDNode *SelectionDAG::FindModifiedNodeSlot(SDNode *N, SDValue Op, 1140 void *&InsertPos) { 1141 if (doNotCSE(N)) 1142 return nullptr; 1143 1144 SDValue Ops[] = { Op }; 1145 FoldingSetNodeID ID; 1146 AddNodeIDNode(ID, N->getOpcode(), N->getVTList(), Ops); 1147 AddNodeIDCustom(ID, N); 1148 SDNode *Node = FindNodeOrInsertPos(ID, SDLoc(N), InsertPos); 1149 if (Node) 1150 Node->intersectFlagsWith(N->getFlags()); 1151 return Node; 1152 } 1153 1154 /// FindModifiedNodeSlot - Find a slot for the specified node if its operands 1155 /// were replaced with those specified. If this node is never memoized, 1156 /// return null, otherwise return a pointer to the slot it would take. If a 1157 /// node already exists with these operands, the slot will be non-null. 1158 SDNode *SelectionDAG::FindModifiedNodeSlot(SDNode *N, 1159 SDValue Op1, SDValue Op2, 1160 void *&InsertPos) { 1161 if (doNotCSE(N)) 1162 return nullptr; 1163 1164 SDValue Ops[] = { Op1, Op2 }; 1165 FoldingSetNodeID ID; 1166 AddNodeIDNode(ID, N->getOpcode(), N->getVTList(), Ops); 1167 AddNodeIDCustom(ID, N); 1168 SDNode *Node = FindNodeOrInsertPos(ID, SDLoc(N), InsertPos); 1169 if (Node) 1170 Node->intersectFlagsWith(N->getFlags()); 1171 return Node; 1172 } 1173 1174 /// FindModifiedNodeSlot - Find a slot for the specified node if its operands 1175 /// were replaced with those specified. If this node is never memoized, 1176 /// return null, otherwise return a pointer to the slot it would take. If a 1177 /// node already exists with these operands, the slot will be non-null. 1178 SDNode *SelectionDAG::FindModifiedNodeSlot(SDNode *N, ArrayRef<SDValue> Ops, 1179 void *&InsertPos) { 1180 if (doNotCSE(N)) 1181 return nullptr; 1182 1183 FoldingSetNodeID ID; 1184 AddNodeIDNode(ID, N->getOpcode(), N->getVTList(), Ops); 1185 AddNodeIDCustom(ID, N); 1186 SDNode *Node = FindNodeOrInsertPos(ID, SDLoc(N), InsertPos); 1187 if (Node) 1188 Node->intersectFlagsWith(N->getFlags()); 1189 return Node; 1190 } 1191 1192 Align SelectionDAG::getEVTAlign(EVT VT) const { 1193 Type *Ty = VT == MVT::iPTR ? 1194 PointerType::get(Type::getInt8Ty(*getContext()), 0) : 1195 VT.getTypeForEVT(*getContext()); 1196 1197 return getDataLayout().getABITypeAlign(Ty); 1198 } 1199 1200 // EntryNode could meaningfully have debug info if we can find it... 1201 SelectionDAG::SelectionDAG(const TargetMachine &tm, CodeGenOpt::Level OL) 1202 : TM(tm), OptLevel(OL), 1203 EntryNode(ISD::EntryToken, 0, DebugLoc(), getVTList(MVT::Other)), 1204 Root(getEntryNode()) { 1205 InsertNode(&EntryNode); 1206 DbgInfo = new SDDbgInfo(); 1207 } 1208 1209 void SelectionDAG::init(MachineFunction &NewMF, 1210 OptimizationRemarkEmitter &NewORE, 1211 Pass *PassPtr, const TargetLibraryInfo *LibraryInfo, 1212 LegacyDivergenceAnalysis * Divergence, 1213 ProfileSummaryInfo *PSIin, 1214 BlockFrequencyInfo *BFIin) { 1215 MF = &NewMF; 1216 SDAGISelPass = PassPtr; 1217 ORE = &NewORE; 1218 TLI = getSubtarget().getTargetLowering(); 1219 TSI = getSubtarget().getSelectionDAGInfo(); 1220 LibInfo = LibraryInfo; 1221 Context = &MF->getFunction().getContext(); 1222 DA = Divergence; 1223 PSI = PSIin; 1224 BFI = BFIin; 1225 } 1226 1227 SelectionDAG::~SelectionDAG() { 1228 assert(!UpdateListeners && "Dangling registered DAGUpdateListeners"); 1229 allnodes_clear(); 1230 OperandRecycler.clear(OperandAllocator); 1231 delete DbgInfo; 1232 } 1233 1234 bool SelectionDAG::shouldOptForSize() const { 1235 return MF->getFunction().hasOptSize() || 1236 llvm::shouldOptimizeForSize(FLI->MBB->getBasicBlock(), PSI, BFI); 1237 } 1238 1239 void SelectionDAG::allnodes_clear() { 1240 assert(&*AllNodes.begin() == &EntryNode); 1241 AllNodes.remove(AllNodes.begin()); 1242 while (!AllNodes.empty()) 1243 DeallocateNode(&AllNodes.front()); 1244 #ifndef NDEBUG 1245 NextPersistentId = 0; 1246 #endif 1247 } 1248 1249 SDNode *SelectionDAG::FindNodeOrInsertPos(const FoldingSetNodeID &ID, 1250 void *&InsertPos) { 1251 SDNode *N = CSEMap.FindNodeOrInsertPos(ID, InsertPos); 1252 if (N) { 1253 switch (N->getOpcode()) { 1254 default: break; 1255 case ISD::Constant: 1256 case ISD::ConstantFP: 1257 llvm_unreachable("Querying for Constant and ConstantFP nodes requires " 1258 "debug location. Use another overload."); 1259 } 1260 } 1261 return N; 1262 } 1263 1264 SDNode *SelectionDAG::FindNodeOrInsertPos(const FoldingSetNodeID &ID, 1265 const SDLoc &DL, void *&InsertPos) { 1266 SDNode *N = CSEMap.FindNodeOrInsertPos(ID, InsertPos); 1267 if (N) { 1268 switch (N->getOpcode()) { 1269 case ISD::Constant: 1270 case ISD::ConstantFP: 1271 // Erase debug location from the node if the node is used at several 1272 // different places. Do not propagate one location to all uses as it 1273 // will cause a worse single stepping debugging experience. 1274 if (N->getDebugLoc() != DL.getDebugLoc()) 1275 N->setDebugLoc(DebugLoc()); 1276 break; 1277 default: 1278 // When the node's point of use is located earlier in the instruction 1279 // sequence than its prior point of use, update its debug info to the 1280 // earlier location. 1281 if (DL.getIROrder() && DL.getIROrder() < N->getIROrder()) 1282 N->setDebugLoc(DL.getDebugLoc()); 1283 break; 1284 } 1285 } 1286 return N; 1287 } 1288 1289 void SelectionDAG::clear() { 1290 allnodes_clear(); 1291 OperandRecycler.clear(OperandAllocator); 1292 OperandAllocator.Reset(); 1293 CSEMap.clear(); 1294 1295 ExtendedValueTypeNodes.clear(); 1296 ExternalSymbols.clear(); 1297 TargetExternalSymbols.clear(); 1298 MCSymbols.clear(); 1299 SDCallSiteDbgInfo.clear(); 1300 std::fill(CondCodeNodes.begin(), CondCodeNodes.end(), 1301 static_cast<CondCodeSDNode*>(nullptr)); 1302 std::fill(ValueTypeNodes.begin(), ValueTypeNodes.end(), 1303 static_cast<SDNode*>(nullptr)); 1304 1305 EntryNode.UseList = nullptr; 1306 InsertNode(&EntryNode); 1307 Root = getEntryNode(); 1308 DbgInfo->clear(); 1309 } 1310 1311 SDValue SelectionDAG::getFPExtendOrRound(SDValue Op, const SDLoc &DL, EVT VT) { 1312 return VT.bitsGT(Op.getValueType()) 1313 ? getNode(ISD::FP_EXTEND, DL, VT, Op) 1314 : getNode(ISD::FP_ROUND, DL, VT, Op, getIntPtrConstant(0, DL)); 1315 } 1316 1317 std::pair<SDValue, SDValue> 1318 SelectionDAG::getStrictFPExtendOrRound(SDValue Op, SDValue Chain, 1319 const SDLoc &DL, EVT VT) { 1320 assert(!VT.bitsEq(Op.getValueType()) && 1321 "Strict no-op FP extend/round not allowed."); 1322 SDValue Res = 1323 VT.bitsGT(Op.getValueType()) 1324 ? getNode(ISD::STRICT_FP_EXTEND, DL, {VT, MVT::Other}, {Chain, Op}) 1325 : getNode(ISD::STRICT_FP_ROUND, DL, {VT, MVT::Other}, 1326 {Chain, Op, getIntPtrConstant(0, DL)}); 1327 1328 return std::pair<SDValue, SDValue>(Res, SDValue(Res.getNode(), 1)); 1329 } 1330 1331 SDValue SelectionDAG::getAnyExtOrTrunc(SDValue Op, const SDLoc &DL, EVT VT) { 1332 return VT.bitsGT(Op.getValueType()) ? 1333 getNode(ISD::ANY_EXTEND, DL, VT, Op) : 1334 getNode(ISD::TRUNCATE, DL, VT, Op); 1335 } 1336 1337 SDValue SelectionDAG::getSExtOrTrunc(SDValue Op, const SDLoc &DL, EVT VT) { 1338 return VT.bitsGT(Op.getValueType()) ? 1339 getNode(ISD::SIGN_EXTEND, DL, VT, Op) : 1340 getNode(ISD::TRUNCATE, DL, VT, Op); 1341 } 1342 1343 SDValue SelectionDAG::getZExtOrTrunc(SDValue Op, const SDLoc &DL, EVT VT) { 1344 return VT.bitsGT(Op.getValueType()) ? 1345 getNode(ISD::ZERO_EXTEND, DL, VT, Op) : 1346 getNode(ISD::TRUNCATE, DL, VT, Op); 1347 } 1348 1349 SDValue SelectionDAG::getBoolExtOrTrunc(SDValue Op, const SDLoc &SL, EVT VT, 1350 EVT OpVT) { 1351 if (VT.bitsLE(Op.getValueType())) 1352 return getNode(ISD::TRUNCATE, SL, VT, Op); 1353 1354 TargetLowering::BooleanContent BType = TLI->getBooleanContents(OpVT); 1355 return getNode(TLI->getExtendForContent(BType), SL, VT, Op); 1356 } 1357 1358 SDValue SelectionDAG::getZeroExtendInReg(SDValue Op, const SDLoc &DL, EVT VT) { 1359 EVT OpVT = Op.getValueType(); 1360 assert(VT.isInteger() && OpVT.isInteger() && 1361 "Cannot getZeroExtendInReg FP types"); 1362 assert(VT.isVector() == OpVT.isVector() && 1363 "getZeroExtendInReg type should be vector iff the operand " 1364 "type is vector!"); 1365 assert((!VT.isVector() || 1366 VT.getVectorElementCount() == OpVT.getVectorElementCount()) && 1367 "Vector element counts must match in getZeroExtendInReg"); 1368 assert(VT.bitsLE(OpVT) && "Not extending!"); 1369 if (OpVT == VT) 1370 return Op; 1371 APInt Imm = APInt::getLowBitsSet(OpVT.getScalarSizeInBits(), 1372 VT.getScalarSizeInBits()); 1373 return getNode(ISD::AND, DL, OpVT, Op, getConstant(Imm, DL, OpVT)); 1374 } 1375 1376 SDValue SelectionDAG::getPtrExtOrTrunc(SDValue Op, const SDLoc &DL, EVT VT) { 1377 // Only unsigned pointer semantics are supported right now. In the future this 1378 // might delegate to TLI to check pointer signedness. 1379 return getZExtOrTrunc(Op, DL, VT); 1380 } 1381 1382 SDValue SelectionDAG::getPtrExtendInReg(SDValue Op, const SDLoc &DL, EVT VT) { 1383 // Only unsigned pointer semantics are supported right now. In the future this 1384 // might delegate to TLI to check pointer signedness. 1385 return getZeroExtendInReg(Op, DL, VT); 1386 } 1387 1388 /// getNOT - Create a bitwise NOT operation as (XOR Val, -1). 1389 SDValue SelectionDAG::getNOT(const SDLoc &DL, SDValue Val, EVT VT) { 1390 return getNode(ISD::XOR, DL, VT, Val, getAllOnesConstant(DL, VT)); 1391 } 1392 1393 SDValue SelectionDAG::getLogicalNOT(const SDLoc &DL, SDValue Val, EVT VT) { 1394 SDValue TrueValue = getBoolConstant(true, DL, VT, VT); 1395 return getNode(ISD::XOR, DL, VT, Val, TrueValue); 1396 } 1397 1398 SDValue SelectionDAG::getBoolConstant(bool V, const SDLoc &DL, EVT VT, 1399 EVT OpVT) { 1400 if (!V) 1401 return getConstant(0, DL, VT); 1402 1403 switch (TLI->getBooleanContents(OpVT)) { 1404 case TargetLowering::ZeroOrOneBooleanContent: 1405 case TargetLowering::UndefinedBooleanContent: 1406 return getConstant(1, DL, VT); 1407 case TargetLowering::ZeroOrNegativeOneBooleanContent: 1408 return getAllOnesConstant(DL, VT); 1409 } 1410 llvm_unreachable("Unexpected boolean content enum!"); 1411 } 1412 1413 SDValue SelectionDAG::getConstant(uint64_t Val, const SDLoc &DL, EVT VT, 1414 bool isT, bool isO) { 1415 EVT EltVT = VT.getScalarType(); 1416 assert((EltVT.getSizeInBits() >= 64 || 1417 (uint64_t)((int64_t)Val >> EltVT.getSizeInBits()) + 1 < 2) && 1418 "getConstant with a uint64_t value that doesn't fit in the type!"); 1419 return getConstant(APInt(EltVT.getSizeInBits(), Val), DL, VT, isT, isO); 1420 } 1421 1422 SDValue SelectionDAG::getConstant(const APInt &Val, const SDLoc &DL, EVT VT, 1423 bool isT, bool isO) { 1424 return getConstant(*ConstantInt::get(*Context, Val), DL, VT, isT, isO); 1425 } 1426 1427 SDValue SelectionDAG::getConstant(const ConstantInt &Val, const SDLoc &DL, 1428 EVT VT, bool isT, bool isO) { 1429 assert(VT.isInteger() && "Cannot create FP integer constant!"); 1430 1431 EVT EltVT = VT.getScalarType(); 1432 const ConstantInt *Elt = &Val; 1433 1434 // In some cases the vector type is legal but the element type is illegal and 1435 // needs to be promoted, for example v8i8 on ARM. In this case, promote the 1436 // inserted value (the type does not need to match the vector element type). 1437 // Any extra bits introduced will be truncated away. 1438 if (VT.isVector() && TLI->getTypeAction(*getContext(), EltVT) == 1439 TargetLowering::TypePromoteInteger) { 1440 EltVT = TLI->getTypeToTransformTo(*getContext(), EltVT); 1441 APInt NewVal = Elt->getValue().zextOrTrunc(EltVT.getSizeInBits()); 1442 Elt = ConstantInt::get(*getContext(), NewVal); 1443 } 1444 // In other cases the element type is illegal and needs to be expanded, for 1445 // example v2i64 on MIPS32. In this case, find the nearest legal type, split 1446 // the value into n parts and use a vector type with n-times the elements. 1447 // Then bitcast to the type requested. 1448 // Legalizing constants too early makes the DAGCombiner's job harder so we 1449 // only legalize if the DAG tells us we must produce legal types. 1450 else if (NewNodesMustHaveLegalTypes && VT.isVector() && 1451 TLI->getTypeAction(*getContext(), EltVT) == 1452 TargetLowering::TypeExpandInteger) { 1453 const APInt &NewVal = Elt->getValue(); 1454 EVT ViaEltVT = TLI->getTypeToTransformTo(*getContext(), EltVT); 1455 unsigned ViaEltSizeInBits = ViaEltVT.getSizeInBits(); 1456 1457 // For scalable vectors, try to use a SPLAT_VECTOR_PARTS node. 1458 if (VT.isScalableVector()) { 1459 assert(EltVT.getSizeInBits() % ViaEltSizeInBits == 0 && 1460 "Can only handle an even split!"); 1461 unsigned Parts = EltVT.getSizeInBits() / ViaEltSizeInBits; 1462 1463 SmallVector<SDValue, 2> ScalarParts; 1464 for (unsigned i = 0; i != Parts; ++i) 1465 ScalarParts.push_back(getConstant( 1466 NewVal.extractBits(ViaEltSizeInBits, i * ViaEltSizeInBits), DL, 1467 ViaEltVT, isT, isO)); 1468 1469 return getNode(ISD::SPLAT_VECTOR_PARTS, DL, VT, ScalarParts); 1470 } 1471 1472 unsigned ViaVecNumElts = VT.getSizeInBits() / ViaEltSizeInBits; 1473 EVT ViaVecVT = EVT::getVectorVT(*getContext(), ViaEltVT, ViaVecNumElts); 1474 1475 // Check the temporary vector is the correct size. If this fails then 1476 // getTypeToTransformTo() probably returned a type whose size (in bits) 1477 // isn't a power-of-2 factor of the requested type size. 1478 assert(ViaVecVT.getSizeInBits() == VT.getSizeInBits()); 1479 1480 SmallVector<SDValue, 2> EltParts; 1481 for (unsigned i = 0; i < ViaVecNumElts / VT.getVectorNumElements(); ++i) 1482 EltParts.push_back(getConstant( 1483 NewVal.extractBits(ViaEltSizeInBits, i * ViaEltSizeInBits), DL, 1484 ViaEltVT, isT, isO)); 1485 1486 // EltParts is currently in little endian order. If we actually want 1487 // big-endian order then reverse it now. 1488 if (getDataLayout().isBigEndian()) 1489 std::reverse(EltParts.begin(), EltParts.end()); 1490 1491 // The elements must be reversed when the element order is different 1492 // to the endianness of the elements (because the BITCAST is itself a 1493 // vector shuffle in this situation). However, we do not need any code to 1494 // perform this reversal because getConstant() is producing a vector 1495 // splat. 1496 // This situation occurs in MIPS MSA. 1497 1498 SmallVector<SDValue, 8> Ops; 1499 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) 1500 llvm::append_range(Ops, EltParts); 1501 1502 SDValue V = 1503 getNode(ISD::BITCAST, DL, VT, getBuildVector(ViaVecVT, DL, Ops)); 1504 return V; 1505 } 1506 1507 assert(Elt->getBitWidth() == EltVT.getSizeInBits() && 1508 "APInt size does not match type size!"); 1509 unsigned Opc = isT ? ISD::TargetConstant : ISD::Constant; 1510 FoldingSetNodeID ID; 1511 AddNodeIDNode(ID, Opc, getVTList(EltVT), None); 1512 ID.AddPointer(Elt); 1513 ID.AddBoolean(isO); 1514 void *IP = nullptr; 1515 SDNode *N = nullptr; 1516 if ((N = FindNodeOrInsertPos(ID, DL, IP))) 1517 if (!VT.isVector()) 1518 return SDValue(N, 0); 1519 1520 if (!N) { 1521 N = newSDNode<ConstantSDNode>(isT, isO, Elt, EltVT); 1522 CSEMap.InsertNode(N, IP); 1523 InsertNode(N); 1524 NewSDValueDbgMsg(SDValue(N, 0), "Creating constant: ", this); 1525 } 1526 1527 SDValue Result(N, 0); 1528 if (VT.isScalableVector()) 1529 Result = getSplatVector(VT, DL, Result); 1530 else if (VT.isVector()) 1531 Result = getSplatBuildVector(VT, DL, Result); 1532 1533 return Result; 1534 } 1535 1536 SDValue SelectionDAG::getIntPtrConstant(uint64_t Val, const SDLoc &DL, 1537 bool isTarget) { 1538 return getConstant(Val, DL, TLI->getPointerTy(getDataLayout()), isTarget); 1539 } 1540 1541 SDValue SelectionDAG::getShiftAmountConstant(uint64_t Val, EVT VT, 1542 const SDLoc &DL, bool LegalTypes) { 1543 assert(VT.isInteger() && "Shift amount is not an integer type!"); 1544 EVT ShiftVT = TLI->getShiftAmountTy(VT, getDataLayout(), LegalTypes); 1545 return getConstant(Val, DL, ShiftVT); 1546 } 1547 1548 SDValue SelectionDAG::getVectorIdxConstant(uint64_t Val, const SDLoc &DL, 1549 bool isTarget) { 1550 return getConstant(Val, DL, TLI->getVectorIdxTy(getDataLayout()), isTarget); 1551 } 1552 1553 SDValue SelectionDAG::getConstantFP(const APFloat &V, const SDLoc &DL, EVT VT, 1554 bool isTarget) { 1555 return getConstantFP(*ConstantFP::get(*getContext(), V), DL, VT, isTarget); 1556 } 1557 1558 SDValue SelectionDAG::getConstantFP(const ConstantFP &V, const SDLoc &DL, 1559 EVT VT, bool isTarget) { 1560 assert(VT.isFloatingPoint() && "Cannot create integer FP constant!"); 1561 1562 EVT EltVT = VT.getScalarType(); 1563 1564 // Do the map lookup using the actual bit pattern for the floating point 1565 // value, so that we don't have problems with 0.0 comparing equal to -0.0, and 1566 // we don't have issues with SNANs. 1567 unsigned Opc = isTarget ? ISD::TargetConstantFP : ISD::ConstantFP; 1568 FoldingSetNodeID ID; 1569 AddNodeIDNode(ID, Opc, getVTList(EltVT), None); 1570 ID.AddPointer(&V); 1571 void *IP = nullptr; 1572 SDNode *N = nullptr; 1573 if ((N = FindNodeOrInsertPos(ID, DL, IP))) 1574 if (!VT.isVector()) 1575 return SDValue(N, 0); 1576 1577 if (!N) { 1578 N = newSDNode<ConstantFPSDNode>(isTarget, &V, EltVT); 1579 CSEMap.InsertNode(N, IP); 1580 InsertNode(N); 1581 } 1582 1583 SDValue Result(N, 0); 1584 if (VT.isScalableVector()) 1585 Result = getSplatVector(VT, DL, Result); 1586 else if (VT.isVector()) 1587 Result = getSplatBuildVector(VT, DL, Result); 1588 NewSDValueDbgMsg(Result, "Creating fp constant: ", this); 1589 return Result; 1590 } 1591 1592 SDValue SelectionDAG::getConstantFP(double Val, const SDLoc &DL, EVT VT, 1593 bool isTarget) { 1594 EVT EltVT = VT.getScalarType(); 1595 if (EltVT == MVT::f32) 1596 return getConstantFP(APFloat((float)Val), DL, VT, isTarget); 1597 if (EltVT == MVT::f64) 1598 return getConstantFP(APFloat(Val), DL, VT, isTarget); 1599 if (EltVT == MVT::f80 || EltVT == MVT::f128 || EltVT == MVT::ppcf128 || 1600 EltVT == MVT::f16 || EltVT == MVT::bf16) { 1601 bool Ignored; 1602 APFloat APF = APFloat(Val); 1603 APF.convert(EVTToAPFloatSemantics(EltVT), APFloat::rmNearestTiesToEven, 1604 &Ignored); 1605 return getConstantFP(APF, DL, VT, isTarget); 1606 } 1607 llvm_unreachable("Unsupported type in getConstantFP"); 1608 } 1609 1610 SDValue SelectionDAG::getGlobalAddress(const GlobalValue *GV, const SDLoc &DL, 1611 EVT VT, int64_t Offset, bool isTargetGA, 1612 unsigned TargetFlags) { 1613 assert((TargetFlags == 0 || isTargetGA) && 1614 "Cannot set target flags on target-independent globals"); 1615 1616 // Truncate (with sign-extension) the offset value to the pointer size. 1617 unsigned BitWidth = getDataLayout().getPointerTypeSizeInBits(GV->getType()); 1618 if (BitWidth < 64) 1619 Offset = SignExtend64(Offset, BitWidth); 1620 1621 unsigned Opc; 1622 if (GV->isThreadLocal()) 1623 Opc = isTargetGA ? ISD::TargetGlobalTLSAddress : ISD::GlobalTLSAddress; 1624 else 1625 Opc = isTargetGA ? ISD::TargetGlobalAddress : ISD::GlobalAddress; 1626 1627 FoldingSetNodeID ID; 1628 AddNodeIDNode(ID, Opc, getVTList(VT), None); 1629 ID.AddPointer(GV); 1630 ID.AddInteger(Offset); 1631 ID.AddInteger(TargetFlags); 1632 void *IP = nullptr; 1633 if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP)) 1634 return SDValue(E, 0); 1635 1636 auto *N = newSDNode<GlobalAddressSDNode>( 1637 Opc, DL.getIROrder(), DL.getDebugLoc(), GV, VT, Offset, TargetFlags); 1638 CSEMap.InsertNode(N, IP); 1639 InsertNode(N); 1640 return SDValue(N, 0); 1641 } 1642 1643 SDValue SelectionDAG::getFrameIndex(int FI, EVT VT, bool isTarget) { 1644 unsigned Opc = isTarget ? ISD::TargetFrameIndex : ISD::FrameIndex; 1645 FoldingSetNodeID ID; 1646 AddNodeIDNode(ID, Opc, getVTList(VT), None); 1647 ID.AddInteger(FI); 1648 void *IP = nullptr; 1649 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 1650 return SDValue(E, 0); 1651 1652 auto *N = newSDNode<FrameIndexSDNode>(FI, VT, isTarget); 1653 CSEMap.InsertNode(N, IP); 1654 InsertNode(N); 1655 return SDValue(N, 0); 1656 } 1657 1658 SDValue SelectionDAG::getJumpTable(int JTI, EVT VT, bool isTarget, 1659 unsigned TargetFlags) { 1660 assert((TargetFlags == 0 || isTarget) && 1661 "Cannot set target flags on target-independent jump tables"); 1662 unsigned Opc = isTarget ? ISD::TargetJumpTable : ISD::JumpTable; 1663 FoldingSetNodeID ID; 1664 AddNodeIDNode(ID, Opc, getVTList(VT), None); 1665 ID.AddInteger(JTI); 1666 ID.AddInteger(TargetFlags); 1667 void *IP = nullptr; 1668 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 1669 return SDValue(E, 0); 1670 1671 auto *N = newSDNode<JumpTableSDNode>(JTI, VT, isTarget, TargetFlags); 1672 CSEMap.InsertNode(N, IP); 1673 InsertNode(N); 1674 return SDValue(N, 0); 1675 } 1676 1677 SDValue SelectionDAG::getConstantPool(const Constant *C, EVT VT, 1678 MaybeAlign Alignment, int Offset, 1679 bool isTarget, unsigned TargetFlags) { 1680 assert((TargetFlags == 0 || isTarget) && 1681 "Cannot set target flags on target-independent globals"); 1682 if (!Alignment) 1683 Alignment = shouldOptForSize() 1684 ? getDataLayout().getABITypeAlign(C->getType()) 1685 : getDataLayout().getPrefTypeAlign(C->getType()); 1686 unsigned Opc = isTarget ? ISD::TargetConstantPool : ISD::ConstantPool; 1687 FoldingSetNodeID ID; 1688 AddNodeIDNode(ID, Opc, getVTList(VT), None); 1689 ID.AddInteger(Alignment->value()); 1690 ID.AddInteger(Offset); 1691 ID.AddPointer(C); 1692 ID.AddInteger(TargetFlags); 1693 void *IP = nullptr; 1694 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 1695 return SDValue(E, 0); 1696 1697 auto *N = newSDNode<ConstantPoolSDNode>(isTarget, C, VT, Offset, *Alignment, 1698 TargetFlags); 1699 CSEMap.InsertNode(N, IP); 1700 InsertNode(N); 1701 SDValue V = SDValue(N, 0); 1702 NewSDValueDbgMsg(V, "Creating new constant pool: ", this); 1703 return V; 1704 } 1705 1706 SDValue SelectionDAG::getConstantPool(MachineConstantPoolValue *C, EVT VT, 1707 MaybeAlign Alignment, int Offset, 1708 bool isTarget, unsigned TargetFlags) { 1709 assert((TargetFlags == 0 || isTarget) && 1710 "Cannot set target flags on target-independent globals"); 1711 if (!Alignment) 1712 Alignment = getDataLayout().getPrefTypeAlign(C->getType()); 1713 unsigned Opc = isTarget ? ISD::TargetConstantPool : ISD::ConstantPool; 1714 FoldingSetNodeID ID; 1715 AddNodeIDNode(ID, Opc, getVTList(VT), None); 1716 ID.AddInteger(Alignment->value()); 1717 ID.AddInteger(Offset); 1718 C->addSelectionDAGCSEId(ID); 1719 ID.AddInteger(TargetFlags); 1720 void *IP = nullptr; 1721 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 1722 return SDValue(E, 0); 1723 1724 auto *N = newSDNode<ConstantPoolSDNode>(isTarget, C, VT, Offset, *Alignment, 1725 TargetFlags); 1726 CSEMap.InsertNode(N, IP); 1727 InsertNode(N); 1728 return SDValue(N, 0); 1729 } 1730 1731 SDValue SelectionDAG::getTargetIndex(int Index, EVT VT, int64_t Offset, 1732 unsigned TargetFlags) { 1733 FoldingSetNodeID ID; 1734 AddNodeIDNode(ID, ISD::TargetIndex, getVTList(VT), None); 1735 ID.AddInteger(Index); 1736 ID.AddInteger(Offset); 1737 ID.AddInteger(TargetFlags); 1738 void *IP = nullptr; 1739 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 1740 return SDValue(E, 0); 1741 1742 auto *N = newSDNode<TargetIndexSDNode>(Index, VT, Offset, TargetFlags); 1743 CSEMap.InsertNode(N, IP); 1744 InsertNode(N); 1745 return SDValue(N, 0); 1746 } 1747 1748 SDValue SelectionDAG::getBasicBlock(MachineBasicBlock *MBB) { 1749 FoldingSetNodeID ID; 1750 AddNodeIDNode(ID, ISD::BasicBlock, getVTList(MVT::Other), None); 1751 ID.AddPointer(MBB); 1752 void *IP = nullptr; 1753 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 1754 return SDValue(E, 0); 1755 1756 auto *N = newSDNode<BasicBlockSDNode>(MBB); 1757 CSEMap.InsertNode(N, IP); 1758 InsertNode(N); 1759 return SDValue(N, 0); 1760 } 1761 1762 SDValue SelectionDAG::getValueType(EVT VT) { 1763 if (VT.isSimple() && (unsigned)VT.getSimpleVT().SimpleTy >= 1764 ValueTypeNodes.size()) 1765 ValueTypeNodes.resize(VT.getSimpleVT().SimpleTy+1); 1766 1767 SDNode *&N = VT.isExtended() ? 1768 ExtendedValueTypeNodes[VT] : ValueTypeNodes[VT.getSimpleVT().SimpleTy]; 1769 1770 if (N) return SDValue(N, 0); 1771 N = newSDNode<VTSDNode>(VT); 1772 InsertNode(N); 1773 return SDValue(N, 0); 1774 } 1775 1776 SDValue SelectionDAG::getExternalSymbol(const char *Sym, EVT VT) { 1777 SDNode *&N = ExternalSymbols[Sym]; 1778 if (N) return SDValue(N, 0); 1779 N = newSDNode<ExternalSymbolSDNode>(false, Sym, 0, VT); 1780 InsertNode(N); 1781 return SDValue(N, 0); 1782 } 1783 1784 SDValue SelectionDAG::getMCSymbol(MCSymbol *Sym, EVT VT) { 1785 SDNode *&N = MCSymbols[Sym]; 1786 if (N) 1787 return SDValue(N, 0); 1788 N = newSDNode<MCSymbolSDNode>(Sym, VT); 1789 InsertNode(N); 1790 return SDValue(N, 0); 1791 } 1792 1793 SDValue SelectionDAG::getTargetExternalSymbol(const char *Sym, EVT VT, 1794 unsigned TargetFlags) { 1795 SDNode *&N = 1796 TargetExternalSymbols[std::pair<std::string, unsigned>(Sym, TargetFlags)]; 1797 if (N) return SDValue(N, 0); 1798 N = newSDNode<ExternalSymbolSDNode>(true, Sym, TargetFlags, VT); 1799 InsertNode(N); 1800 return SDValue(N, 0); 1801 } 1802 1803 SDValue SelectionDAG::getCondCode(ISD::CondCode Cond) { 1804 if ((unsigned)Cond >= CondCodeNodes.size()) 1805 CondCodeNodes.resize(Cond+1); 1806 1807 if (!CondCodeNodes[Cond]) { 1808 auto *N = newSDNode<CondCodeSDNode>(Cond); 1809 CondCodeNodes[Cond] = N; 1810 InsertNode(N); 1811 } 1812 1813 return SDValue(CondCodeNodes[Cond], 0); 1814 } 1815 1816 SDValue SelectionDAG::getStepVector(const SDLoc &DL, EVT ResVT) { 1817 APInt One(ResVT.getScalarSizeInBits(), 1); 1818 return getStepVector(DL, ResVT, One); 1819 } 1820 1821 SDValue SelectionDAG::getStepVector(const SDLoc &DL, EVT ResVT, APInt StepVal) { 1822 assert(ResVT.getScalarSizeInBits() == StepVal.getBitWidth()); 1823 if (ResVT.isScalableVector()) 1824 return getNode( 1825 ISD::STEP_VECTOR, DL, ResVT, 1826 getTargetConstant(StepVal, DL, ResVT.getVectorElementType())); 1827 1828 SmallVector<SDValue, 16> OpsStepConstants; 1829 for (uint64_t i = 0; i < ResVT.getVectorNumElements(); i++) 1830 OpsStepConstants.push_back( 1831 getConstant(StepVal * i, DL, ResVT.getVectorElementType())); 1832 return getBuildVector(ResVT, DL, OpsStepConstants); 1833 } 1834 1835 /// Swaps the values of N1 and N2. Swaps all indices in the shuffle mask M that 1836 /// point at N1 to point at N2 and indices that point at N2 to point at N1. 1837 static void commuteShuffle(SDValue &N1, SDValue &N2, MutableArrayRef<int> M) { 1838 std::swap(N1, N2); 1839 ShuffleVectorSDNode::commuteMask(M); 1840 } 1841 1842 SDValue SelectionDAG::getVectorShuffle(EVT VT, const SDLoc &dl, SDValue N1, 1843 SDValue N2, ArrayRef<int> Mask) { 1844 assert(VT.getVectorNumElements() == Mask.size() && 1845 "Must have the same number of vector elements as mask elements!"); 1846 assert(VT == N1.getValueType() && VT == N2.getValueType() && 1847 "Invalid VECTOR_SHUFFLE"); 1848 1849 // Canonicalize shuffle undef, undef -> undef 1850 if (N1.isUndef() && N2.isUndef()) 1851 return getUNDEF(VT); 1852 1853 // Validate that all indices in Mask are within the range of the elements 1854 // input to the shuffle. 1855 int NElts = Mask.size(); 1856 assert(llvm::all_of(Mask, 1857 [&](int M) { return M < (NElts * 2) && M >= -1; }) && 1858 "Index out of range"); 1859 1860 // Copy the mask so we can do any needed cleanup. 1861 SmallVector<int, 8> MaskVec(Mask.begin(), Mask.end()); 1862 1863 // Canonicalize shuffle v, v -> v, undef 1864 if (N1 == N2) { 1865 N2 = getUNDEF(VT); 1866 for (int i = 0; i != NElts; ++i) 1867 if (MaskVec[i] >= NElts) MaskVec[i] -= NElts; 1868 } 1869 1870 // Canonicalize shuffle undef, v -> v, undef. Commute the shuffle mask. 1871 if (N1.isUndef()) 1872 commuteShuffle(N1, N2, MaskVec); 1873 1874 if (TLI->hasVectorBlend()) { 1875 // If shuffling a splat, try to blend the splat instead. We do this here so 1876 // that even when this arises during lowering we don't have to re-handle it. 1877 auto BlendSplat = [&](BuildVectorSDNode *BV, int Offset) { 1878 BitVector UndefElements; 1879 SDValue Splat = BV->getSplatValue(&UndefElements); 1880 if (!Splat) 1881 return; 1882 1883 for (int i = 0; i < NElts; ++i) { 1884 if (MaskVec[i] < Offset || MaskVec[i] >= (Offset + NElts)) 1885 continue; 1886 1887 // If this input comes from undef, mark it as such. 1888 if (UndefElements[MaskVec[i] - Offset]) { 1889 MaskVec[i] = -1; 1890 continue; 1891 } 1892 1893 // If we can blend a non-undef lane, use that instead. 1894 if (!UndefElements[i]) 1895 MaskVec[i] = i + Offset; 1896 } 1897 }; 1898 if (auto *N1BV = dyn_cast<BuildVectorSDNode>(N1)) 1899 BlendSplat(N1BV, 0); 1900 if (auto *N2BV = dyn_cast<BuildVectorSDNode>(N2)) 1901 BlendSplat(N2BV, NElts); 1902 } 1903 1904 // Canonicalize all index into lhs, -> shuffle lhs, undef 1905 // Canonicalize all index into rhs, -> shuffle rhs, undef 1906 bool AllLHS = true, AllRHS = true; 1907 bool N2Undef = N2.isUndef(); 1908 for (int i = 0; i != NElts; ++i) { 1909 if (MaskVec[i] >= NElts) { 1910 if (N2Undef) 1911 MaskVec[i] = -1; 1912 else 1913 AllLHS = false; 1914 } else if (MaskVec[i] >= 0) { 1915 AllRHS = false; 1916 } 1917 } 1918 if (AllLHS && AllRHS) 1919 return getUNDEF(VT); 1920 if (AllLHS && !N2Undef) 1921 N2 = getUNDEF(VT); 1922 if (AllRHS) { 1923 N1 = getUNDEF(VT); 1924 commuteShuffle(N1, N2, MaskVec); 1925 } 1926 // Reset our undef status after accounting for the mask. 1927 N2Undef = N2.isUndef(); 1928 // Re-check whether both sides ended up undef. 1929 if (N1.isUndef() && N2Undef) 1930 return getUNDEF(VT); 1931 1932 // If Identity shuffle return that node. 1933 bool Identity = true, AllSame = true; 1934 for (int i = 0; i != NElts; ++i) { 1935 if (MaskVec[i] >= 0 && MaskVec[i] != i) Identity = false; 1936 if (MaskVec[i] != MaskVec[0]) AllSame = false; 1937 } 1938 if (Identity && NElts) 1939 return N1; 1940 1941 // Shuffling a constant splat doesn't change the result. 1942 if (N2Undef) { 1943 SDValue V = N1; 1944 1945 // Look through any bitcasts. We check that these don't change the number 1946 // (and size) of elements and just changes their types. 1947 while (V.getOpcode() == ISD::BITCAST) 1948 V = V->getOperand(0); 1949 1950 // A splat should always show up as a build vector node. 1951 if (auto *BV = dyn_cast<BuildVectorSDNode>(V)) { 1952 BitVector UndefElements; 1953 SDValue Splat = BV->getSplatValue(&UndefElements); 1954 // If this is a splat of an undef, shuffling it is also undef. 1955 if (Splat && Splat.isUndef()) 1956 return getUNDEF(VT); 1957 1958 bool SameNumElts = 1959 V.getValueType().getVectorNumElements() == VT.getVectorNumElements(); 1960 1961 // We only have a splat which can skip shuffles if there is a splatted 1962 // value and no undef lanes rearranged by the shuffle. 1963 if (Splat && UndefElements.none()) { 1964 // Splat of <x, x, ..., x>, return <x, x, ..., x>, provided that the 1965 // number of elements match or the value splatted is a zero constant. 1966 if (SameNumElts) 1967 return N1; 1968 if (auto *C = dyn_cast<ConstantSDNode>(Splat)) 1969 if (C->isZero()) 1970 return N1; 1971 } 1972 1973 // If the shuffle itself creates a splat, build the vector directly. 1974 if (AllSame && SameNumElts) { 1975 EVT BuildVT = BV->getValueType(0); 1976 const SDValue &Splatted = BV->getOperand(MaskVec[0]); 1977 SDValue NewBV = getSplatBuildVector(BuildVT, dl, Splatted); 1978 1979 // We may have jumped through bitcasts, so the type of the 1980 // BUILD_VECTOR may not match the type of the shuffle. 1981 if (BuildVT != VT) 1982 NewBV = getNode(ISD::BITCAST, dl, VT, NewBV); 1983 return NewBV; 1984 } 1985 } 1986 } 1987 1988 FoldingSetNodeID ID; 1989 SDValue Ops[2] = { N1, N2 }; 1990 AddNodeIDNode(ID, ISD::VECTOR_SHUFFLE, getVTList(VT), Ops); 1991 for (int i = 0; i != NElts; ++i) 1992 ID.AddInteger(MaskVec[i]); 1993 1994 void* IP = nullptr; 1995 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) 1996 return SDValue(E, 0); 1997 1998 // Allocate the mask array for the node out of the BumpPtrAllocator, since 1999 // SDNode doesn't have access to it. This memory will be "leaked" when 2000 // the node is deallocated, but recovered when the NodeAllocator is released. 2001 int *MaskAlloc = OperandAllocator.Allocate<int>(NElts); 2002 llvm::copy(MaskVec, MaskAlloc); 2003 2004 auto *N = newSDNode<ShuffleVectorSDNode>(VT, dl.getIROrder(), 2005 dl.getDebugLoc(), MaskAlloc); 2006 createOperands(N, Ops); 2007 2008 CSEMap.InsertNode(N, IP); 2009 InsertNode(N); 2010 SDValue V = SDValue(N, 0); 2011 NewSDValueDbgMsg(V, "Creating new node: ", this); 2012 return V; 2013 } 2014 2015 SDValue SelectionDAG::getCommutedVectorShuffle(const ShuffleVectorSDNode &SV) { 2016 EVT VT = SV.getValueType(0); 2017 SmallVector<int, 8> MaskVec(SV.getMask().begin(), SV.getMask().end()); 2018 ShuffleVectorSDNode::commuteMask(MaskVec); 2019 2020 SDValue Op0 = SV.getOperand(0); 2021 SDValue Op1 = SV.getOperand(1); 2022 return getVectorShuffle(VT, SDLoc(&SV), Op1, Op0, MaskVec); 2023 } 2024 2025 SDValue SelectionDAG::getRegister(unsigned RegNo, EVT VT) { 2026 FoldingSetNodeID ID; 2027 AddNodeIDNode(ID, ISD::Register, getVTList(VT), None); 2028 ID.AddInteger(RegNo); 2029 void *IP = nullptr; 2030 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 2031 return SDValue(E, 0); 2032 2033 auto *N = newSDNode<RegisterSDNode>(RegNo, VT); 2034 N->SDNodeBits.IsDivergent = TLI->isSDNodeSourceOfDivergence(N, FLI, DA); 2035 CSEMap.InsertNode(N, IP); 2036 InsertNode(N); 2037 return SDValue(N, 0); 2038 } 2039 2040 SDValue SelectionDAG::getRegisterMask(const uint32_t *RegMask) { 2041 FoldingSetNodeID ID; 2042 AddNodeIDNode(ID, ISD::RegisterMask, getVTList(MVT::Untyped), None); 2043 ID.AddPointer(RegMask); 2044 void *IP = nullptr; 2045 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 2046 return SDValue(E, 0); 2047 2048 auto *N = newSDNode<RegisterMaskSDNode>(RegMask); 2049 CSEMap.InsertNode(N, IP); 2050 InsertNode(N); 2051 return SDValue(N, 0); 2052 } 2053 2054 SDValue SelectionDAG::getEHLabel(const SDLoc &dl, SDValue Root, 2055 MCSymbol *Label) { 2056 return getLabelNode(ISD::EH_LABEL, dl, Root, Label); 2057 } 2058 2059 SDValue SelectionDAG::getLabelNode(unsigned Opcode, const SDLoc &dl, 2060 SDValue Root, MCSymbol *Label) { 2061 FoldingSetNodeID ID; 2062 SDValue Ops[] = { Root }; 2063 AddNodeIDNode(ID, Opcode, getVTList(MVT::Other), Ops); 2064 ID.AddPointer(Label); 2065 void *IP = nullptr; 2066 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 2067 return SDValue(E, 0); 2068 2069 auto *N = 2070 newSDNode<LabelSDNode>(Opcode, dl.getIROrder(), dl.getDebugLoc(), Label); 2071 createOperands(N, Ops); 2072 2073 CSEMap.InsertNode(N, IP); 2074 InsertNode(N); 2075 return SDValue(N, 0); 2076 } 2077 2078 SDValue SelectionDAG::getBlockAddress(const BlockAddress *BA, EVT VT, 2079 int64_t Offset, bool isTarget, 2080 unsigned TargetFlags) { 2081 unsigned Opc = isTarget ? ISD::TargetBlockAddress : ISD::BlockAddress; 2082 2083 FoldingSetNodeID ID; 2084 AddNodeIDNode(ID, Opc, getVTList(VT), None); 2085 ID.AddPointer(BA); 2086 ID.AddInteger(Offset); 2087 ID.AddInteger(TargetFlags); 2088 void *IP = nullptr; 2089 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 2090 return SDValue(E, 0); 2091 2092 auto *N = newSDNode<BlockAddressSDNode>(Opc, VT, BA, Offset, TargetFlags); 2093 CSEMap.InsertNode(N, IP); 2094 InsertNode(N); 2095 return SDValue(N, 0); 2096 } 2097 2098 SDValue SelectionDAG::getSrcValue(const Value *V) { 2099 FoldingSetNodeID ID; 2100 AddNodeIDNode(ID, ISD::SRCVALUE, getVTList(MVT::Other), None); 2101 ID.AddPointer(V); 2102 2103 void *IP = nullptr; 2104 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 2105 return SDValue(E, 0); 2106 2107 auto *N = newSDNode<SrcValueSDNode>(V); 2108 CSEMap.InsertNode(N, IP); 2109 InsertNode(N); 2110 return SDValue(N, 0); 2111 } 2112 2113 SDValue SelectionDAG::getMDNode(const MDNode *MD) { 2114 FoldingSetNodeID ID; 2115 AddNodeIDNode(ID, ISD::MDNODE_SDNODE, getVTList(MVT::Other), None); 2116 ID.AddPointer(MD); 2117 2118 void *IP = nullptr; 2119 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 2120 return SDValue(E, 0); 2121 2122 auto *N = newSDNode<MDNodeSDNode>(MD); 2123 CSEMap.InsertNode(N, IP); 2124 InsertNode(N); 2125 return SDValue(N, 0); 2126 } 2127 2128 SDValue SelectionDAG::getBitcast(EVT VT, SDValue V) { 2129 if (VT == V.getValueType()) 2130 return V; 2131 2132 return getNode(ISD::BITCAST, SDLoc(V), VT, V); 2133 } 2134 2135 SDValue SelectionDAG::getAddrSpaceCast(const SDLoc &dl, EVT VT, SDValue Ptr, 2136 unsigned SrcAS, unsigned DestAS) { 2137 SDValue Ops[] = {Ptr}; 2138 FoldingSetNodeID ID; 2139 AddNodeIDNode(ID, ISD::ADDRSPACECAST, getVTList(VT), Ops); 2140 ID.AddInteger(SrcAS); 2141 ID.AddInteger(DestAS); 2142 2143 void *IP = nullptr; 2144 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) 2145 return SDValue(E, 0); 2146 2147 auto *N = newSDNode<AddrSpaceCastSDNode>(dl.getIROrder(), dl.getDebugLoc(), 2148 VT, SrcAS, DestAS); 2149 createOperands(N, Ops); 2150 2151 CSEMap.InsertNode(N, IP); 2152 InsertNode(N); 2153 return SDValue(N, 0); 2154 } 2155 2156 SDValue SelectionDAG::getFreeze(SDValue V) { 2157 return getNode(ISD::FREEZE, SDLoc(V), V.getValueType(), V); 2158 } 2159 2160 /// getShiftAmountOperand - Return the specified value casted to 2161 /// the target's desired shift amount type. 2162 SDValue SelectionDAG::getShiftAmountOperand(EVT LHSTy, SDValue Op) { 2163 EVT OpTy = Op.getValueType(); 2164 EVT ShTy = TLI->getShiftAmountTy(LHSTy, getDataLayout()); 2165 if (OpTy == ShTy || OpTy.isVector()) return Op; 2166 2167 return getZExtOrTrunc(Op, SDLoc(Op), ShTy); 2168 } 2169 2170 SDValue SelectionDAG::expandVAArg(SDNode *Node) { 2171 SDLoc dl(Node); 2172 const TargetLowering &TLI = getTargetLoweringInfo(); 2173 const Value *V = cast<SrcValueSDNode>(Node->getOperand(2))->getValue(); 2174 EVT VT = Node->getValueType(0); 2175 SDValue Tmp1 = Node->getOperand(0); 2176 SDValue Tmp2 = Node->getOperand(1); 2177 const MaybeAlign MA(Node->getConstantOperandVal(3)); 2178 2179 SDValue VAListLoad = getLoad(TLI.getPointerTy(getDataLayout()), dl, Tmp1, 2180 Tmp2, MachinePointerInfo(V)); 2181 SDValue VAList = VAListLoad; 2182 2183 if (MA && *MA > TLI.getMinStackArgumentAlignment()) { 2184 VAList = getNode(ISD::ADD, dl, VAList.getValueType(), VAList, 2185 getConstant(MA->value() - 1, dl, VAList.getValueType())); 2186 2187 VAList = 2188 getNode(ISD::AND, dl, VAList.getValueType(), VAList, 2189 getConstant(-(int64_t)MA->value(), dl, VAList.getValueType())); 2190 } 2191 2192 // Increment the pointer, VAList, to the next vaarg 2193 Tmp1 = getNode(ISD::ADD, dl, VAList.getValueType(), VAList, 2194 getConstant(getDataLayout().getTypeAllocSize( 2195 VT.getTypeForEVT(*getContext())), 2196 dl, VAList.getValueType())); 2197 // Store the incremented VAList to the legalized pointer 2198 Tmp1 = 2199 getStore(VAListLoad.getValue(1), dl, Tmp1, Tmp2, MachinePointerInfo(V)); 2200 // Load the actual argument out of the pointer VAList 2201 return getLoad(VT, dl, Tmp1, VAList, MachinePointerInfo()); 2202 } 2203 2204 SDValue SelectionDAG::expandVACopy(SDNode *Node) { 2205 SDLoc dl(Node); 2206 const TargetLowering &TLI = getTargetLoweringInfo(); 2207 // This defaults to loading a pointer from the input and storing it to the 2208 // output, returning the chain. 2209 const Value *VD = cast<SrcValueSDNode>(Node->getOperand(3))->getValue(); 2210 const Value *VS = cast<SrcValueSDNode>(Node->getOperand(4))->getValue(); 2211 SDValue Tmp1 = 2212 getLoad(TLI.getPointerTy(getDataLayout()), dl, Node->getOperand(0), 2213 Node->getOperand(2), MachinePointerInfo(VS)); 2214 return getStore(Tmp1.getValue(1), dl, Tmp1, Node->getOperand(1), 2215 MachinePointerInfo(VD)); 2216 } 2217 2218 Align SelectionDAG::getReducedAlign(EVT VT, bool UseABI) { 2219 const DataLayout &DL = getDataLayout(); 2220 Type *Ty = VT.getTypeForEVT(*getContext()); 2221 Align RedAlign = UseABI ? DL.getABITypeAlign(Ty) : DL.getPrefTypeAlign(Ty); 2222 2223 if (TLI->isTypeLegal(VT) || !VT.isVector()) 2224 return RedAlign; 2225 2226 const TargetFrameLowering *TFI = MF->getSubtarget().getFrameLowering(); 2227 const Align StackAlign = TFI->getStackAlign(); 2228 2229 // See if we can choose a smaller ABI alignment in cases where it's an 2230 // illegal vector type that will get broken down. 2231 if (RedAlign > StackAlign) { 2232 EVT IntermediateVT; 2233 MVT RegisterVT; 2234 unsigned NumIntermediates; 2235 TLI->getVectorTypeBreakdown(*getContext(), VT, IntermediateVT, 2236 NumIntermediates, RegisterVT); 2237 Ty = IntermediateVT.getTypeForEVT(*getContext()); 2238 Align RedAlign2 = UseABI ? DL.getABITypeAlign(Ty) : DL.getPrefTypeAlign(Ty); 2239 if (RedAlign2 < RedAlign) 2240 RedAlign = RedAlign2; 2241 } 2242 2243 return RedAlign; 2244 } 2245 2246 SDValue SelectionDAG::CreateStackTemporary(TypeSize Bytes, Align Alignment) { 2247 MachineFrameInfo &MFI = MF->getFrameInfo(); 2248 const TargetFrameLowering *TFI = MF->getSubtarget().getFrameLowering(); 2249 int StackID = 0; 2250 if (Bytes.isScalable()) 2251 StackID = TFI->getStackIDForScalableVectors(); 2252 // The stack id gives an indication of whether the object is scalable or 2253 // not, so it's safe to pass in the minimum size here. 2254 int FrameIdx = MFI.CreateStackObject(Bytes.getKnownMinSize(), Alignment, 2255 false, nullptr, StackID); 2256 return getFrameIndex(FrameIdx, TLI->getFrameIndexTy(getDataLayout())); 2257 } 2258 2259 SDValue SelectionDAG::CreateStackTemporary(EVT VT, unsigned minAlign) { 2260 Type *Ty = VT.getTypeForEVT(*getContext()); 2261 Align StackAlign = 2262 std::max(getDataLayout().getPrefTypeAlign(Ty), Align(minAlign)); 2263 return CreateStackTemporary(VT.getStoreSize(), StackAlign); 2264 } 2265 2266 SDValue SelectionDAG::CreateStackTemporary(EVT VT1, EVT VT2) { 2267 TypeSize VT1Size = VT1.getStoreSize(); 2268 TypeSize VT2Size = VT2.getStoreSize(); 2269 assert(VT1Size.isScalable() == VT2Size.isScalable() && 2270 "Don't know how to choose the maximum size when creating a stack " 2271 "temporary"); 2272 TypeSize Bytes = 2273 VT1Size.getKnownMinSize() > VT2Size.getKnownMinSize() ? VT1Size : VT2Size; 2274 2275 Type *Ty1 = VT1.getTypeForEVT(*getContext()); 2276 Type *Ty2 = VT2.getTypeForEVT(*getContext()); 2277 const DataLayout &DL = getDataLayout(); 2278 Align Align = std::max(DL.getPrefTypeAlign(Ty1), DL.getPrefTypeAlign(Ty2)); 2279 return CreateStackTemporary(Bytes, Align); 2280 } 2281 2282 SDValue SelectionDAG::FoldSetCC(EVT VT, SDValue N1, SDValue N2, 2283 ISD::CondCode Cond, const SDLoc &dl) { 2284 EVT OpVT = N1.getValueType(); 2285 2286 // These setcc operations always fold. 2287 switch (Cond) { 2288 default: break; 2289 case ISD::SETFALSE: 2290 case ISD::SETFALSE2: return getBoolConstant(false, dl, VT, OpVT); 2291 case ISD::SETTRUE: 2292 case ISD::SETTRUE2: return getBoolConstant(true, dl, VT, OpVT); 2293 2294 case ISD::SETOEQ: 2295 case ISD::SETOGT: 2296 case ISD::SETOGE: 2297 case ISD::SETOLT: 2298 case ISD::SETOLE: 2299 case ISD::SETONE: 2300 case ISD::SETO: 2301 case ISD::SETUO: 2302 case ISD::SETUEQ: 2303 case ISD::SETUNE: 2304 assert(!OpVT.isInteger() && "Illegal setcc for integer!"); 2305 break; 2306 } 2307 2308 if (OpVT.isInteger()) { 2309 // For EQ and NE, we can always pick a value for the undef to make the 2310 // predicate pass or fail, so we can return undef. 2311 // Matches behavior in llvm::ConstantFoldCompareInstruction. 2312 // icmp eq/ne X, undef -> undef. 2313 if ((N1.isUndef() || N2.isUndef()) && 2314 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) 2315 return getUNDEF(VT); 2316 2317 // If both operands are undef, we can return undef for int comparison. 2318 // icmp undef, undef -> undef. 2319 if (N1.isUndef() && N2.isUndef()) 2320 return getUNDEF(VT); 2321 2322 // icmp X, X -> true/false 2323 // icmp X, undef -> true/false because undef could be X. 2324 if (N1 == N2) 2325 return getBoolConstant(ISD::isTrueWhenEqual(Cond), dl, VT, OpVT); 2326 } 2327 2328 if (ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2)) { 2329 const APInt &C2 = N2C->getAPIntValue(); 2330 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1)) { 2331 const APInt &C1 = N1C->getAPIntValue(); 2332 2333 return getBoolConstant(ICmpInst::compare(C1, C2, getICmpCondCode(Cond)), 2334 dl, VT, OpVT); 2335 } 2336 } 2337 2338 auto *N1CFP = dyn_cast<ConstantFPSDNode>(N1); 2339 auto *N2CFP = dyn_cast<ConstantFPSDNode>(N2); 2340 2341 if (N1CFP && N2CFP) { 2342 APFloat::cmpResult R = N1CFP->getValueAPF().compare(N2CFP->getValueAPF()); 2343 switch (Cond) { 2344 default: break; 2345 case ISD::SETEQ: if (R==APFloat::cmpUnordered) 2346 return getUNDEF(VT); 2347 LLVM_FALLTHROUGH; 2348 case ISD::SETOEQ: return getBoolConstant(R==APFloat::cmpEqual, dl, VT, 2349 OpVT); 2350 case ISD::SETNE: if (R==APFloat::cmpUnordered) 2351 return getUNDEF(VT); 2352 LLVM_FALLTHROUGH; 2353 case ISD::SETONE: return getBoolConstant(R==APFloat::cmpGreaterThan || 2354 R==APFloat::cmpLessThan, dl, VT, 2355 OpVT); 2356 case ISD::SETLT: if (R==APFloat::cmpUnordered) 2357 return getUNDEF(VT); 2358 LLVM_FALLTHROUGH; 2359 case ISD::SETOLT: return getBoolConstant(R==APFloat::cmpLessThan, dl, VT, 2360 OpVT); 2361 case ISD::SETGT: if (R==APFloat::cmpUnordered) 2362 return getUNDEF(VT); 2363 LLVM_FALLTHROUGH; 2364 case ISD::SETOGT: return getBoolConstant(R==APFloat::cmpGreaterThan, dl, 2365 VT, OpVT); 2366 case ISD::SETLE: if (R==APFloat::cmpUnordered) 2367 return getUNDEF(VT); 2368 LLVM_FALLTHROUGH; 2369 case ISD::SETOLE: return getBoolConstant(R==APFloat::cmpLessThan || 2370 R==APFloat::cmpEqual, dl, VT, 2371 OpVT); 2372 case ISD::SETGE: if (R==APFloat::cmpUnordered) 2373 return getUNDEF(VT); 2374 LLVM_FALLTHROUGH; 2375 case ISD::SETOGE: return getBoolConstant(R==APFloat::cmpGreaterThan || 2376 R==APFloat::cmpEqual, dl, VT, OpVT); 2377 case ISD::SETO: return getBoolConstant(R!=APFloat::cmpUnordered, dl, VT, 2378 OpVT); 2379 case ISD::SETUO: return getBoolConstant(R==APFloat::cmpUnordered, dl, VT, 2380 OpVT); 2381 case ISD::SETUEQ: return getBoolConstant(R==APFloat::cmpUnordered || 2382 R==APFloat::cmpEqual, dl, VT, 2383 OpVT); 2384 case ISD::SETUNE: return getBoolConstant(R!=APFloat::cmpEqual, dl, VT, 2385 OpVT); 2386 case ISD::SETULT: return getBoolConstant(R==APFloat::cmpUnordered || 2387 R==APFloat::cmpLessThan, dl, VT, 2388 OpVT); 2389 case ISD::SETUGT: return getBoolConstant(R==APFloat::cmpGreaterThan || 2390 R==APFloat::cmpUnordered, dl, VT, 2391 OpVT); 2392 case ISD::SETULE: return getBoolConstant(R!=APFloat::cmpGreaterThan, dl, 2393 VT, OpVT); 2394 case ISD::SETUGE: return getBoolConstant(R!=APFloat::cmpLessThan, dl, VT, 2395 OpVT); 2396 } 2397 } else if (N1CFP && OpVT.isSimple() && !N2.isUndef()) { 2398 // Ensure that the constant occurs on the RHS. 2399 ISD::CondCode SwappedCond = ISD::getSetCCSwappedOperands(Cond); 2400 if (!TLI->isCondCodeLegal(SwappedCond, OpVT.getSimpleVT())) 2401 return SDValue(); 2402 return getSetCC(dl, VT, N2, N1, SwappedCond); 2403 } else if ((N2CFP && N2CFP->getValueAPF().isNaN()) || 2404 (OpVT.isFloatingPoint() && (N1.isUndef() || N2.isUndef()))) { 2405 // If an operand is known to be a nan (or undef that could be a nan), we can 2406 // fold it. 2407 // Choosing NaN for the undef will always make unordered comparison succeed 2408 // and ordered comparison fails. 2409 // Matches behavior in llvm::ConstantFoldCompareInstruction. 2410 switch (ISD::getUnorderedFlavor(Cond)) { 2411 default: 2412 llvm_unreachable("Unknown flavor!"); 2413 case 0: // Known false. 2414 return getBoolConstant(false, dl, VT, OpVT); 2415 case 1: // Known true. 2416 return getBoolConstant(true, dl, VT, OpVT); 2417 case 2: // Undefined. 2418 return getUNDEF(VT); 2419 } 2420 } 2421 2422 // Could not fold it. 2423 return SDValue(); 2424 } 2425 2426 /// See if the specified operand can be simplified with the knowledge that only 2427 /// the bits specified by DemandedBits are used. 2428 /// TODO: really we should be making this into the DAG equivalent of 2429 /// SimplifyMultipleUseDemandedBits and not generate any new nodes. 2430 SDValue SelectionDAG::GetDemandedBits(SDValue V, const APInt &DemandedBits) { 2431 EVT VT = V.getValueType(); 2432 2433 if (VT.isScalableVector()) 2434 return SDValue(); 2435 2436 APInt DemandedElts = VT.isVector() 2437 ? APInt::getAllOnes(VT.getVectorNumElements()) 2438 : APInt(1, 1); 2439 return GetDemandedBits(V, DemandedBits, DemandedElts); 2440 } 2441 2442 /// See if the specified operand can be simplified with the knowledge that only 2443 /// the bits specified by DemandedBits are used in the elements specified by 2444 /// DemandedElts. 2445 /// TODO: really we should be making this into the DAG equivalent of 2446 /// SimplifyMultipleUseDemandedBits and not generate any new nodes. 2447 SDValue SelectionDAG::GetDemandedBits(SDValue V, const APInt &DemandedBits, 2448 const APInt &DemandedElts) { 2449 switch (V.getOpcode()) { 2450 default: 2451 return TLI->SimplifyMultipleUseDemandedBits(V, DemandedBits, DemandedElts, 2452 *this); 2453 case ISD::Constant: { 2454 const APInt &CVal = cast<ConstantSDNode>(V)->getAPIntValue(); 2455 APInt NewVal = CVal & DemandedBits; 2456 if (NewVal != CVal) 2457 return getConstant(NewVal, SDLoc(V), V.getValueType()); 2458 break; 2459 } 2460 case ISD::SRL: 2461 // Only look at single-use SRLs. 2462 if (!V.getNode()->hasOneUse()) 2463 break; 2464 if (auto *RHSC = dyn_cast<ConstantSDNode>(V.getOperand(1))) { 2465 // See if we can recursively simplify the LHS. 2466 unsigned Amt = RHSC->getZExtValue(); 2467 2468 // Watch out for shift count overflow though. 2469 if (Amt >= DemandedBits.getBitWidth()) 2470 break; 2471 APInt SrcDemandedBits = DemandedBits << Amt; 2472 if (SDValue SimplifyLHS = 2473 GetDemandedBits(V.getOperand(0), SrcDemandedBits)) 2474 return getNode(ISD::SRL, SDLoc(V), V.getValueType(), SimplifyLHS, 2475 V.getOperand(1)); 2476 } 2477 break; 2478 } 2479 return SDValue(); 2480 } 2481 2482 /// SignBitIsZero - Return true if the sign bit of Op is known to be zero. We 2483 /// use this predicate to simplify operations downstream. 2484 bool SelectionDAG::SignBitIsZero(SDValue Op, unsigned Depth) const { 2485 unsigned BitWidth = Op.getScalarValueSizeInBits(); 2486 return MaskedValueIsZero(Op, APInt::getSignMask(BitWidth), Depth); 2487 } 2488 2489 /// MaskedValueIsZero - Return true if 'V & Mask' is known to be zero. We use 2490 /// this predicate to simplify operations downstream. Mask is known to be zero 2491 /// for bits that V cannot have. 2492 bool SelectionDAG::MaskedValueIsZero(SDValue V, const APInt &Mask, 2493 unsigned Depth) const { 2494 return Mask.isSubsetOf(computeKnownBits(V, Depth).Zero); 2495 } 2496 2497 /// MaskedValueIsZero - Return true if 'V & Mask' is known to be zero in 2498 /// DemandedElts. We use this predicate to simplify operations downstream. 2499 /// Mask is known to be zero for bits that V cannot have. 2500 bool SelectionDAG::MaskedValueIsZero(SDValue V, const APInt &Mask, 2501 const APInt &DemandedElts, 2502 unsigned Depth) const { 2503 return Mask.isSubsetOf(computeKnownBits(V, DemandedElts, Depth).Zero); 2504 } 2505 2506 /// MaskedValueIsAllOnes - Return true if '(Op & Mask) == Mask'. 2507 bool SelectionDAG::MaskedValueIsAllOnes(SDValue V, const APInt &Mask, 2508 unsigned Depth) const { 2509 return Mask.isSubsetOf(computeKnownBits(V, Depth).One); 2510 } 2511 2512 /// isSplatValue - Return true if the vector V has the same value 2513 /// across all DemandedElts. For scalable vectors it does not make 2514 /// sense to specify which elements are demanded or undefined, therefore 2515 /// they are simply ignored. 2516 bool SelectionDAG::isSplatValue(SDValue V, const APInt &DemandedElts, 2517 APInt &UndefElts, unsigned Depth) const { 2518 unsigned Opcode = V.getOpcode(); 2519 EVT VT = V.getValueType(); 2520 assert(VT.isVector() && "Vector type expected"); 2521 2522 if (!VT.isScalableVector() && !DemandedElts) 2523 return false; // No demanded elts, better to assume we don't know anything. 2524 2525 if (Depth >= MaxRecursionDepth) 2526 return false; // Limit search depth. 2527 2528 // Deal with some common cases here that work for both fixed and scalable 2529 // vector types. 2530 switch (Opcode) { 2531 case ISD::SPLAT_VECTOR: 2532 UndefElts = V.getOperand(0).isUndef() 2533 ? APInt::getAllOnes(DemandedElts.getBitWidth()) 2534 : APInt(DemandedElts.getBitWidth(), 0); 2535 return true; 2536 case ISD::ADD: 2537 case ISD::SUB: 2538 case ISD::AND: 2539 case ISD::XOR: 2540 case ISD::OR: { 2541 APInt UndefLHS, UndefRHS; 2542 SDValue LHS = V.getOperand(0); 2543 SDValue RHS = V.getOperand(1); 2544 if (isSplatValue(LHS, DemandedElts, UndefLHS, Depth + 1) && 2545 isSplatValue(RHS, DemandedElts, UndefRHS, Depth + 1)) { 2546 UndefElts = UndefLHS | UndefRHS; 2547 return true; 2548 } 2549 return false; 2550 } 2551 case ISD::ABS: 2552 case ISD::TRUNCATE: 2553 case ISD::SIGN_EXTEND: 2554 case ISD::ZERO_EXTEND: 2555 return isSplatValue(V.getOperand(0), DemandedElts, UndefElts, Depth + 1); 2556 default: 2557 if (Opcode >= ISD::BUILTIN_OP_END || Opcode == ISD::INTRINSIC_WO_CHAIN || 2558 Opcode == ISD::INTRINSIC_W_CHAIN || Opcode == ISD::INTRINSIC_VOID) 2559 return TLI->isSplatValueForTargetNode(V, DemandedElts, UndefElts, Depth); 2560 break; 2561 } 2562 2563 // We don't support other cases than those above for scalable vectors at 2564 // the moment. 2565 if (VT.isScalableVector()) 2566 return false; 2567 2568 unsigned NumElts = VT.getVectorNumElements(); 2569 assert(NumElts == DemandedElts.getBitWidth() && "Vector size mismatch"); 2570 UndefElts = APInt::getZero(NumElts); 2571 2572 switch (Opcode) { 2573 case ISD::BUILD_VECTOR: { 2574 SDValue Scl; 2575 for (unsigned i = 0; i != NumElts; ++i) { 2576 SDValue Op = V.getOperand(i); 2577 if (Op.isUndef()) { 2578 UndefElts.setBit(i); 2579 continue; 2580 } 2581 if (!DemandedElts[i]) 2582 continue; 2583 if (Scl && Scl != Op) 2584 return false; 2585 Scl = Op; 2586 } 2587 return true; 2588 } 2589 case ISD::VECTOR_SHUFFLE: { 2590 // Check if this is a shuffle node doing a splat. 2591 // TODO: Do we need to handle shuffle(splat, undef, mask)? 2592 int SplatIndex = -1; 2593 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(V)->getMask(); 2594 for (int i = 0; i != (int)NumElts; ++i) { 2595 int M = Mask[i]; 2596 if (M < 0) { 2597 UndefElts.setBit(i); 2598 continue; 2599 } 2600 if (!DemandedElts[i]) 2601 continue; 2602 if (0 <= SplatIndex && SplatIndex != M) 2603 return false; 2604 SplatIndex = M; 2605 } 2606 return true; 2607 } 2608 case ISD::EXTRACT_SUBVECTOR: { 2609 // Offset the demanded elts by the subvector index. 2610 SDValue Src = V.getOperand(0); 2611 // We don't support scalable vectors at the moment. 2612 if (Src.getValueType().isScalableVector()) 2613 return false; 2614 uint64_t Idx = V.getConstantOperandVal(1); 2615 unsigned NumSrcElts = Src.getValueType().getVectorNumElements(); 2616 APInt UndefSrcElts; 2617 APInt DemandedSrcElts = DemandedElts.zextOrSelf(NumSrcElts).shl(Idx); 2618 if (isSplatValue(Src, DemandedSrcElts, UndefSrcElts, Depth + 1)) { 2619 UndefElts = UndefSrcElts.extractBits(NumElts, Idx); 2620 return true; 2621 } 2622 break; 2623 } 2624 case ISD::ANY_EXTEND_VECTOR_INREG: 2625 case ISD::SIGN_EXTEND_VECTOR_INREG: 2626 case ISD::ZERO_EXTEND_VECTOR_INREG: { 2627 // Widen the demanded elts by the src element count. 2628 SDValue Src = V.getOperand(0); 2629 // We don't support scalable vectors at the moment. 2630 if (Src.getValueType().isScalableVector()) 2631 return false; 2632 unsigned NumSrcElts = Src.getValueType().getVectorNumElements(); 2633 APInt UndefSrcElts; 2634 APInt DemandedSrcElts = DemandedElts.zextOrSelf(NumSrcElts); 2635 if (isSplatValue(Src, DemandedSrcElts, UndefSrcElts, Depth + 1)) { 2636 UndefElts = UndefSrcElts.truncOrSelf(NumElts); 2637 return true; 2638 } 2639 break; 2640 } 2641 } 2642 2643 return false; 2644 } 2645 2646 /// Helper wrapper to main isSplatValue function. 2647 bool SelectionDAG::isSplatValue(SDValue V, bool AllowUndefs) const { 2648 EVT VT = V.getValueType(); 2649 assert(VT.isVector() && "Vector type expected"); 2650 2651 APInt UndefElts; 2652 APInt DemandedElts; 2653 2654 // For now we don't support this with scalable vectors. 2655 if (!VT.isScalableVector()) 2656 DemandedElts = APInt::getAllOnes(VT.getVectorNumElements()); 2657 return isSplatValue(V, DemandedElts, UndefElts) && 2658 (AllowUndefs || !UndefElts); 2659 } 2660 2661 SDValue SelectionDAG::getSplatSourceVector(SDValue V, int &SplatIdx) { 2662 V = peekThroughExtractSubvectors(V); 2663 2664 EVT VT = V.getValueType(); 2665 unsigned Opcode = V.getOpcode(); 2666 switch (Opcode) { 2667 default: { 2668 APInt UndefElts; 2669 APInt DemandedElts; 2670 2671 if (!VT.isScalableVector()) 2672 DemandedElts = APInt::getAllOnes(VT.getVectorNumElements()); 2673 2674 if (isSplatValue(V, DemandedElts, UndefElts)) { 2675 if (VT.isScalableVector()) { 2676 // DemandedElts and UndefElts are ignored for scalable vectors, since 2677 // the only supported cases are SPLAT_VECTOR nodes. 2678 SplatIdx = 0; 2679 } else { 2680 // Handle case where all demanded elements are UNDEF. 2681 if (DemandedElts.isSubsetOf(UndefElts)) { 2682 SplatIdx = 0; 2683 return getUNDEF(VT); 2684 } 2685 SplatIdx = (UndefElts & DemandedElts).countTrailingOnes(); 2686 } 2687 return V; 2688 } 2689 break; 2690 } 2691 case ISD::SPLAT_VECTOR: 2692 SplatIdx = 0; 2693 return V; 2694 case ISD::VECTOR_SHUFFLE: { 2695 if (VT.isScalableVector()) 2696 return SDValue(); 2697 2698 // Check if this is a shuffle node doing a splat. 2699 // TODO - remove this and rely purely on SelectionDAG::isSplatValue, 2700 // getTargetVShiftNode currently struggles without the splat source. 2701 auto *SVN = cast<ShuffleVectorSDNode>(V); 2702 if (!SVN->isSplat()) 2703 break; 2704 int Idx = SVN->getSplatIndex(); 2705 int NumElts = V.getValueType().getVectorNumElements(); 2706 SplatIdx = Idx % NumElts; 2707 return V.getOperand(Idx / NumElts); 2708 } 2709 } 2710 2711 return SDValue(); 2712 } 2713 2714 SDValue SelectionDAG::getSplatValue(SDValue V, bool LegalTypes) { 2715 int SplatIdx; 2716 if (SDValue SrcVector = getSplatSourceVector(V, SplatIdx)) { 2717 EVT SVT = SrcVector.getValueType().getScalarType(); 2718 EVT LegalSVT = SVT; 2719 if (LegalTypes && !TLI->isTypeLegal(SVT)) { 2720 if (!SVT.isInteger()) 2721 return SDValue(); 2722 LegalSVT = TLI->getTypeToTransformTo(*getContext(), LegalSVT); 2723 if (LegalSVT.bitsLT(SVT)) 2724 return SDValue(); 2725 } 2726 return getNode(ISD::EXTRACT_VECTOR_ELT, SDLoc(V), LegalSVT, SrcVector, 2727 getVectorIdxConstant(SplatIdx, SDLoc(V))); 2728 } 2729 return SDValue(); 2730 } 2731 2732 const APInt * 2733 SelectionDAG::getValidShiftAmountConstant(SDValue V, 2734 const APInt &DemandedElts) const { 2735 assert((V.getOpcode() == ISD::SHL || V.getOpcode() == ISD::SRL || 2736 V.getOpcode() == ISD::SRA) && 2737 "Unknown shift node"); 2738 unsigned BitWidth = V.getScalarValueSizeInBits(); 2739 if (ConstantSDNode *SA = isConstOrConstSplat(V.getOperand(1), DemandedElts)) { 2740 // Shifting more than the bitwidth is not valid. 2741 const APInt &ShAmt = SA->getAPIntValue(); 2742 if (ShAmt.ult(BitWidth)) 2743 return &ShAmt; 2744 } 2745 return nullptr; 2746 } 2747 2748 const APInt *SelectionDAG::getValidMinimumShiftAmountConstant( 2749 SDValue V, const APInt &DemandedElts) const { 2750 assert((V.getOpcode() == ISD::SHL || V.getOpcode() == ISD::SRL || 2751 V.getOpcode() == ISD::SRA) && 2752 "Unknown shift node"); 2753 if (const APInt *ValidAmt = getValidShiftAmountConstant(V, DemandedElts)) 2754 return ValidAmt; 2755 unsigned BitWidth = V.getScalarValueSizeInBits(); 2756 auto *BV = dyn_cast<BuildVectorSDNode>(V.getOperand(1)); 2757 if (!BV) 2758 return nullptr; 2759 const APInt *MinShAmt = nullptr; 2760 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) { 2761 if (!DemandedElts[i]) 2762 continue; 2763 auto *SA = dyn_cast<ConstantSDNode>(BV->getOperand(i)); 2764 if (!SA) 2765 return nullptr; 2766 // Shifting more than the bitwidth is not valid. 2767 const APInt &ShAmt = SA->getAPIntValue(); 2768 if (ShAmt.uge(BitWidth)) 2769 return nullptr; 2770 if (MinShAmt && MinShAmt->ule(ShAmt)) 2771 continue; 2772 MinShAmt = &ShAmt; 2773 } 2774 return MinShAmt; 2775 } 2776 2777 const APInt *SelectionDAG::getValidMaximumShiftAmountConstant( 2778 SDValue V, const APInt &DemandedElts) const { 2779 assert((V.getOpcode() == ISD::SHL || V.getOpcode() == ISD::SRL || 2780 V.getOpcode() == ISD::SRA) && 2781 "Unknown shift node"); 2782 if (const APInt *ValidAmt = getValidShiftAmountConstant(V, DemandedElts)) 2783 return ValidAmt; 2784 unsigned BitWidth = V.getScalarValueSizeInBits(); 2785 auto *BV = dyn_cast<BuildVectorSDNode>(V.getOperand(1)); 2786 if (!BV) 2787 return nullptr; 2788 const APInt *MaxShAmt = nullptr; 2789 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) { 2790 if (!DemandedElts[i]) 2791 continue; 2792 auto *SA = dyn_cast<ConstantSDNode>(BV->getOperand(i)); 2793 if (!SA) 2794 return nullptr; 2795 // Shifting more than the bitwidth is not valid. 2796 const APInt &ShAmt = SA->getAPIntValue(); 2797 if (ShAmt.uge(BitWidth)) 2798 return nullptr; 2799 if (MaxShAmt && MaxShAmt->uge(ShAmt)) 2800 continue; 2801 MaxShAmt = &ShAmt; 2802 } 2803 return MaxShAmt; 2804 } 2805 2806 /// Determine which bits of Op are known to be either zero or one and return 2807 /// them in Known. For vectors, the known bits are those that are shared by 2808 /// every vector element. 2809 KnownBits SelectionDAG::computeKnownBits(SDValue Op, unsigned Depth) const { 2810 EVT VT = Op.getValueType(); 2811 2812 // TOOD: Until we have a plan for how to represent demanded elements for 2813 // scalable vectors, we can just bail out for now. 2814 if (Op.getValueType().isScalableVector()) { 2815 unsigned BitWidth = Op.getScalarValueSizeInBits(); 2816 return KnownBits(BitWidth); 2817 } 2818 2819 APInt DemandedElts = VT.isVector() 2820 ? APInt::getAllOnes(VT.getVectorNumElements()) 2821 : APInt(1, 1); 2822 return computeKnownBits(Op, DemandedElts, Depth); 2823 } 2824 2825 /// Determine which bits of Op are known to be either zero or one and return 2826 /// them in Known. The DemandedElts argument allows us to only collect the known 2827 /// bits that are shared by the requested vector elements. 2828 KnownBits SelectionDAG::computeKnownBits(SDValue Op, const APInt &DemandedElts, 2829 unsigned Depth) const { 2830 unsigned BitWidth = Op.getScalarValueSizeInBits(); 2831 2832 KnownBits Known(BitWidth); // Don't know anything. 2833 2834 // TOOD: Until we have a plan for how to represent demanded elements for 2835 // scalable vectors, we can just bail out for now. 2836 if (Op.getValueType().isScalableVector()) 2837 return Known; 2838 2839 if (auto *C = dyn_cast<ConstantSDNode>(Op)) { 2840 // We know all of the bits for a constant! 2841 return KnownBits::makeConstant(C->getAPIntValue()); 2842 } 2843 if (auto *C = dyn_cast<ConstantFPSDNode>(Op)) { 2844 // We know all of the bits for a constant fp! 2845 return KnownBits::makeConstant(C->getValueAPF().bitcastToAPInt()); 2846 } 2847 2848 if (Depth >= MaxRecursionDepth) 2849 return Known; // Limit search depth. 2850 2851 KnownBits Known2; 2852 unsigned NumElts = DemandedElts.getBitWidth(); 2853 assert((!Op.getValueType().isVector() || 2854 NumElts == Op.getValueType().getVectorNumElements()) && 2855 "Unexpected vector size"); 2856 2857 if (!DemandedElts) 2858 return Known; // No demanded elts, better to assume we don't know anything. 2859 2860 unsigned Opcode = Op.getOpcode(); 2861 switch (Opcode) { 2862 case ISD::BUILD_VECTOR: 2863 // Collect the known bits that are shared by every demanded vector element. 2864 Known.Zero.setAllBits(); Known.One.setAllBits(); 2865 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) { 2866 if (!DemandedElts[i]) 2867 continue; 2868 2869 SDValue SrcOp = Op.getOperand(i); 2870 Known2 = computeKnownBits(SrcOp, Depth + 1); 2871 2872 // BUILD_VECTOR can implicitly truncate sources, we must handle this. 2873 if (SrcOp.getValueSizeInBits() != BitWidth) { 2874 assert(SrcOp.getValueSizeInBits() > BitWidth && 2875 "Expected BUILD_VECTOR implicit truncation"); 2876 Known2 = Known2.trunc(BitWidth); 2877 } 2878 2879 // Known bits are the values that are shared by every demanded element. 2880 Known = KnownBits::commonBits(Known, Known2); 2881 2882 // If we don't know any bits, early out. 2883 if (Known.isUnknown()) 2884 break; 2885 } 2886 break; 2887 case ISD::VECTOR_SHUFFLE: { 2888 // Collect the known bits that are shared by every vector element referenced 2889 // by the shuffle. 2890 APInt DemandedLHS(NumElts, 0), DemandedRHS(NumElts, 0); 2891 Known.Zero.setAllBits(); Known.One.setAllBits(); 2892 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op); 2893 assert(NumElts == SVN->getMask().size() && "Unexpected vector size"); 2894 for (unsigned i = 0; i != NumElts; ++i) { 2895 if (!DemandedElts[i]) 2896 continue; 2897 2898 int M = SVN->getMaskElt(i); 2899 if (M < 0) { 2900 // For UNDEF elements, we don't know anything about the common state of 2901 // the shuffle result. 2902 Known.resetAll(); 2903 DemandedLHS.clearAllBits(); 2904 DemandedRHS.clearAllBits(); 2905 break; 2906 } 2907 2908 if ((unsigned)M < NumElts) 2909 DemandedLHS.setBit((unsigned)M % NumElts); 2910 else 2911 DemandedRHS.setBit((unsigned)M % NumElts); 2912 } 2913 // Known bits are the values that are shared by every demanded element. 2914 if (!!DemandedLHS) { 2915 SDValue LHS = Op.getOperand(0); 2916 Known2 = computeKnownBits(LHS, DemandedLHS, Depth + 1); 2917 Known = KnownBits::commonBits(Known, Known2); 2918 } 2919 // If we don't know any bits, early out. 2920 if (Known.isUnknown()) 2921 break; 2922 if (!!DemandedRHS) { 2923 SDValue RHS = Op.getOperand(1); 2924 Known2 = computeKnownBits(RHS, DemandedRHS, Depth + 1); 2925 Known = KnownBits::commonBits(Known, Known2); 2926 } 2927 break; 2928 } 2929 case ISD::CONCAT_VECTORS: { 2930 // Split DemandedElts and test each of the demanded subvectors. 2931 Known.Zero.setAllBits(); Known.One.setAllBits(); 2932 EVT SubVectorVT = Op.getOperand(0).getValueType(); 2933 unsigned NumSubVectorElts = SubVectorVT.getVectorNumElements(); 2934 unsigned NumSubVectors = Op.getNumOperands(); 2935 for (unsigned i = 0; i != NumSubVectors; ++i) { 2936 APInt DemandedSub = 2937 DemandedElts.extractBits(NumSubVectorElts, i * NumSubVectorElts); 2938 if (!!DemandedSub) { 2939 SDValue Sub = Op.getOperand(i); 2940 Known2 = computeKnownBits(Sub, DemandedSub, Depth + 1); 2941 Known = KnownBits::commonBits(Known, Known2); 2942 } 2943 // If we don't know any bits, early out. 2944 if (Known.isUnknown()) 2945 break; 2946 } 2947 break; 2948 } 2949 case ISD::INSERT_SUBVECTOR: { 2950 // Demand any elements from the subvector and the remainder from the src its 2951 // inserted into. 2952 SDValue Src = Op.getOperand(0); 2953 SDValue Sub = Op.getOperand(1); 2954 uint64_t Idx = Op.getConstantOperandVal(2); 2955 unsigned NumSubElts = Sub.getValueType().getVectorNumElements(); 2956 APInt DemandedSubElts = DemandedElts.extractBits(NumSubElts, Idx); 2957 APInt DemandedSrcElts = DemandedElts; 2958 DemandedSrcElts.insertBits(APInt::getZero(NumSubElts), Idx); 2959 2960 Known.One.setAllBits(); 2961 Known.Zero.setAllBits(); 2962 if (!!DemandedSubElts) { 2963 Known = computeKnownBits(Sub, DemandedSubElts, Depth + 1); 2964 if (Known.isUnknown()) 2965 break; // early-out. 2966 } 2967 if (!!DemandedSrcElts) { 2968 Known2 = computeKnownBits(Src, DemandedSrcElts, Depth + 1); 2969 Known = KnownBits::commonBits(Known, Known2); 2970 } 2971 break; 2972 } 2973 case ISD::EXTRACT_SUBVECTOR: { 2974 // Offset the demanded elts by the subvector index. 2975 SDValue Src = Op.getOperand(0); 2976 // Bail until we can represent demanded elements for scalable vectors. 2977 if (Src.getValueType().isScalableVector()) 2978 break; 2979 uint64_t Idx = Op.getConstantOperandVal(1); 2980 unsigned NumSrcElts = Src.getValueType().getVectorNumElements(); 2981 APInt DemandedSrcElts = DemandedElts.zextOrSelf(NumSrcElts).shl(Idx); 2982 Known = computeKnownBits(Src, DemandedSrcElts, Depth + 1); 2983 break; 2984 } 2985 case ISD::SCALAR_TO_VECTOR: { 2986 // We know about scalar_to_vector as much as we know about it source, 2987 // which becomes the first element of otherwise unknown vector. 2988 if (DemandedElts != 1) 2989 break; 2990 2991 SDValue N0 = Op.getOperand(0); 2992 Known = computeKnownBits(N0, Depth + 1); 2993 if (N0.getValueSizeInBits() != BitWidth) 2994 Known = Known.trunc(BitWidth); 2995 2996 break; 2997 } 2998 case ISD::BITCAST: { 2999 SDValue N0 = Op.getOperand(0); 3000 EVT SubVT = N0.getValueType(); 3001 unsigned SubBitWidth = SubVT.getScalarSizeInBits(); 3002 3003 // Ignore bitcasts from unsupported types. 3004 if (!(SubVT.isInteger() || SubVT.isFloatingPoint())) 3005 break; 3006 3007 // Fast handling of 'identity' bitcasts. 3008 if (BitWidth == SubBitWidth) { 3009 Known = computeKnownBits(N0, DemandedElts, Depth + 1); 3010 break; 3011 } 3012 3013 bool IsLE = getDataLayout().isLittleEndian(); 3014 3015 // Bitcast 'small element' vector to 'large element' scalar/vector. 3016 if ((BitWidth % SubBitWidth) == 0) { 3017 assert(N0.getValueType().isVector() && "Expected bitcast from vector"); 3018 3019 // Collect known bits for the (larger) output by collecting the known 3020 // bits from each set of sub elements and shift these into place. 3021 // We need to separately call computeKnownBits for each set of 3022 // sub elements as the knownbits for each is likely to be different. 3023 unsigned SubScale = BitWidth / SubBitWidth; 3024 APInt SubDemandedElts(NumElts * SubScale, 0); 3025 for (unsigned i = 0; i != NumElts; ++i) 3026 if (DemandedElts[i]) 3027 SubDemandedElts.setBit(i * SubScale); 3028 3029 for (unsigned i = 0; i != SubScale; ++i) { 3030 Known2 = computeKnownBits(N0, SubDemandedElts.shl(i), 3031 Depth + 1); 3032 unsigned Shifts = IsLE ? i : SubScale - 1 - i; 3033 Known.insertBits(Known2, SubBitWidth * Shifts); 3034 } 3035 } 3036 3037 // Bitcast 'large element' scalar/vector to 'small element' vector. 3038 if ((SubBitWidth % BitWidth) == 0) { 3039 assert(Op.getValueType().isVector() && "Expected bitcast to vector"); 3040 3041 // Collect known bits for the (smaller) output by collecting the known 3042 // bits from the overlapping larger input elements and extracting the 3043 // sub sections we actually care about. 3044 unsigned SubScale = SubBitWidth / BitWidth; 3045 APInt SubDemandedElts = 3046 APIntOps::ScaleBitMask(DemandedElts, NumElts / SubScale); 3047 Known2 = computeKnownBits(N0, SubDemandedElts, Depth + 1); 3048 3049 Known.Zero.setAllBits(); Known.One.setAllBits(); 3050 for (unsigned i = 0; i != NumElts; ++i) 3051 if (DemandedElts[i]) { 3052 unsigned Shifts = IsLE ? i : NumElts - 1 - i; 3053 unsigned Offset = (Shifts % SubScale) * BitWidth; 3054 Known = KnownBits::commonBits(Known, 3055 Known2.extractBits(BitWidth, Offset)); 3056 // If we don't know any bits, early out. 3057 if (Known.isUnknown()) 3058 break; 3059 } 3060 } 3061 break; 3062 } 3063 case ISD::AND: 3064 Known = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3065 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3066 3067 Known &= Known2; 3068 break; 3069 case ISD::OR: 3070 Known = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3071 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3072 3073 Known |= Known2; 3074 break; 3075 case ISD::XOR: 3076 Known = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3077 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3078 3079 Known ^= Known2; 3080 break; 3081 case ISD::MUL: { 3082 Known = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3083 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3084 bool SelfMultiply = Op.getOperand(0) == Op.getOperand(1); 3085 // TODO: SelfMultiply can be poison, but not undef. 3086 SelfMultiply &= isGuaranteedNotToBeUndefOrPoison( 3087 Op.getOperand(0), DemandedElts, false, Depth + 1); 3088 Known = KnownBits::mul(Known, Known2, SelfMultiply); 3089 break; 3090 } 3091 case ISD::MULHU: { 3092 Known = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3093 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3094 Known = KnownBits::mulhu(Known, Known2); 3095 break; 3096 } 3097 case ISD::MULHS: { 3098 Known = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3099 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3100 Known = KnownBits::mulhs(Known, Known2); 3101 break; 3102 } 3103 case ISD::UMUL_LOHI: { 3104 assert((Op.getResNo() == 0 || Op.getResNo() == 1) && "Unknown result"); 3105 Known = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3106 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3107 bool SelfMultiply = Op.getOperand(0) == Op.getOperand(1); 3108 if (Op.getResNo() == 0) 3109 Known = KnownBits::mul(Known, Known2, SelfMultiply); 3110 else 3111 Known = KnownBits::mulhu(Known, Known2); 3112 break; 3113 } 3114 case ISD::SMUL_LOHI: { 3115 assert((Op.getResNo() == 0 || Op.getResNo() == 1) && "Unknown result"); 3116 Known = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3117 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3118 bool SelfMultiply = Op.getOperand(0) == Op.getOperand(1); 3119 if (Op.getResNo() == 0) 3120 Known = KnownBits::mul(Known, Known2, SelfMultiply); 3121 else 3122 Known = KnownBits::mulhs(Known, Known2); 3123 break; 3124 } 3125 case ISD::UDIV: { 3126 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3127 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3128 Known = KnownBits::udiv(Known, Known2); 3129 break; 3130 } 3131 case ISD::SELECT: 3132 case ISD::VSELECT: 3133 Known = computeKnownBits(Op.getOperand(2), DemandedElts, Depth+1); 3134 // If we don't know any bits, early out. 3135 if (Known.isUnknown()) 3136 break; 3137 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth+1); 3138 3139 // Only known if known in both the LHS and RHS. 3140 Known = KnownBits::commonBits(Known, Known2); 3141 break; 3142 case ISD::SELECT_CC: 3143 Known = computeKnownBits(Op.getOperand(3), DemandedElts, Depth+1); 3144 // If we don't know any bits, early out. 3145 if (Known.isUnknown()) 3146 break; 3147 Known2 = computeKnownBits(Op.getOperand(2), DemandedElts, Depth+1); 3148 3149 // Only known if known in both the LHS and RHS. 3150 Known = KnownBits::commonBits(Known, Known2); 3151 break; 3152 case ISD::SMULO: 3153 case ISD::UMULO: 3154 if (Op.getResNo() != 1) 3155 break; 3156 // The boolean result conforms to getBooleanContents. 3157 // If we know the result of a setcc has the top bits zero, use this info. 3158 // We know that we have an integer-based boolean since these operations 3159 // are only available for integer. 3160 if (TLI->getBooleanContents(Op.getValueType().isVector(), false) == 3161 TargetLowering::ZeroOrOneBooleanContent && 3162 BitWidth > 1) 3163 Known.Zero.setBitsFrom(1); 3164 break; 3165 case ISD::SETCC: 3166 case ISD::STRICT_FSETCC: 3167 case ISD::STRICT_FSETCCS: { 3168 unsigned OpNo = Op->isStrictFPOpcode() ? 1 : 0; 3169 // If we know the result of a setcc has the top bits zero, use this info. 3170 if (TLI->getBooleanContents(Op.getOperand(OpNo).getValueType()) == 3171 TargetLowering::ZeroOrOneBooleanContent && 3172 BitWidth > 1) 3173 Known.Zero.setBitsFrom(1); 3174 break; 3175 } 3176 case ISD::SHL: 3177 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3178 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3179 Known = KnownBits::shl(Known, Known2); 3180 3181 // Minimum shift low bits are known zero. 3182 if (const APInt *ShMinAmt = 3183 getValidMinimumShiftAmountConstant(Op, DemandedElts)) 3184 Known.Zero.setLowBits(ShMinAmt->getZExtValue()); 3185 break; 3186 case ISD::SRL: 3187 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3188 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3189 Known = KnownBits::lshr(Known, Known2); 3190 3191 // Minimum shift high bits are known zero. 3192 if (const APInt *ShMinAmt = 3193 getValidMinimumShiftAmountConstant(Op, DemandedElts)) 3194 Known.Zero.setHighBits(ShMinAmt->getZExtValue()); 3195 break; 3196 case ISD::SRA: 3197 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3198 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3199 Known = KnownBits::ashr(Known, Known2); 3200 // TODO: Add minimum shift high known sign bits. 3201 break; 3202 case ISD::FSHL: 3203 case ISD::FSHR: 3204 if (ConstantSDNode *C = isConstOrConstSplat(Op.getOperand(2), DemandedElts)) { 3205 unsigned Amt = C->getAPIntValue().urem(BitWidth); 3206 3207 // For fshl, 0-shift returns the 1st arg. 3208 // For fshr, 0-shift returns the 2nd arg. 3209 if (Amt == 0) { 3210 Known = computeKnownBits(Op.getOperand(Opcode == ISD::FSHL ? 0 : 1), 3211 DemandedElts, Depth + 1); 3212 break; 3213 } 3214 3215 // fshl: (X << (Z % BW)) | (Y >> (BW - (Z % BW))) 3216 // fshr: (X << (BW - (Z % BW))) | (Y >> (Z % BW)) 3217 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3218 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3219 if (Opcode == ISD::FSHL) { 3220 Known.One <<= Amt; 3221 Known.Zero <<= Amt; 3222 Known2.One.lshrInPlace(BitWidth - Amt); 3223 Known2.Zero.lshrInPlace(BitWidth - Amt); 3224 } else { 3225 Known.One <<= BitWidth - Amt; 3226 Known.Zero <<= BitWidth - Amt; 3227 Known2.One.lshrInPlace(Amt); 3228 Known2.Zero.lshrInPlace(Amt); 3229 } 3230 Known.One |= Known2.One; 3231 Known.Zero |= Known2.Zero; 3232 } 3233 break; 3234 case ISD::SIGN_EXTEND_INREG: { 3235 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3236 EVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT(); 3237 Known = Known.sextInReg(EVT.getScalarSizeInBits()); 3238 break; 3239 } 3240 case ISD::CTTZ: 3241 case ISD::CTTZ_ZERO_UNDEF: { 3242 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3243 // If we have a known 1, its position is our upper bound. 3244 unsigned PossibleTZ = Known2.countMaxTrailingZeros(); 3245 unsigned LowBits = Log2_32(PossibleTZ) + 1; 3246 Known.Zero.setBitsFrom(LowBits); 3247 break; 3248 } 3249 case ISD::CTLZ: 3250 case ISD::CTLZ_ZERO_UNDEF: { 3251 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3252 // If we have a known 1, its position is our upper bound. 3253 unsigned PossibleLZ = Known2.countMaxLeadingZeros(); 3254 unsigned LowBits = Log2_32(PossibleLZ) + 1; 3255 Known.Zero.setBitsFrom(LowBits); 3256 break; 3257 } 3258 case ISD::CTPOP: { 3259 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3260 // If we know some of the bits are zero, they can't be one. 3261 unsigned PossibleOnes = Known2.countMaxPopulation(); 3262 Known.Zero.setBitsFrom(Log2_32(PossibleOnes) + 1); 3263 break; 3264 } 3265 case ISD::PARITY: { 3266 // Parity returns 0 everywhere but the LSB. 3267 Known.Zero.setBitsFrom(1); 3268 break; 3269 } 3270 case ISD::LOAD: { 3271 LoadSDNode *LD = cast<LoadSDNode>(Op); 3272 const Constant *Cst = TLI->getTargetConstantFromLoad(LD); 3273 if (ISD::isNON_EXTLoad(LD) && Cst) { 3274 // Determine any common known bits from the loaded constant pool value. 3275 Type *CstTy = Cst->getType(); 3276 if ((NumElts * BitWidth) == CstTy->getPrimitiveSizeInBits()) { 3277 // If its a vector splat, then we can (quickly) reuse the scalar path. 3278 // NOTE: We assume all elements match and none are UNDEF. 3279 if (CstTy->isVectorTy()) { 3280 if (const Constant *Splat = Cst->getSplatValue()) { 3281 Cst = Splat; 3282 CstTy = Cst->getType(); 3283 } 3284 } 3285 // TODO - do we need to handle different bitwidths? 3286 if (CstTy->isVectorTy() && BitWidth == CstTy->getScalarSizeInBits()) { 3287 // Iterate across all vector elements finding common known bits. 3288 Known.One.setAllBits(); 3289 Known.Zero.setAllBits(); 3290 for (unsigned i = 0; i != NumElts; ++i) { 3291 if (!DemandedElts[i]) 3292 continue; 3293 if (Constant *Elt = Cst->getAggregateElement(i)) { 3294 if (auto *CInt = dyn_cast<ConstantInt>(Elt)) { 3295 const APInt &Value = CInt->getValue(); 3296 Known.One &= Value; 3297 Known.Zero &= ~Value; 3298 continue; 3299 } 3300 if (auto *CFP = dyn_cast<ConstantFP>(Elt)) { 3301 APInt Value = CFP->getValueAPF().bitcastToAPInt(); 3302 Known.One &= Value; 3303 Known.Zero &= ~Value; 3304 continue; 3305 } 3306 } 3307 Known.One.clearAllBits(); 3308 Known.Zero.clearAllBits(); 3309 break; 3310 } 3311 } else if (BitWidth == CstTy->getPrimitiveSizeInBits()) { 3312 if (auto *CInt = dyn_cast<ConstantInt>(Cst)) { 3313 Known = KnownBits::makeConstant(CInt->getValue()); 3314 } else if (auto *CFP = dyn_cast<ConstantFP>(Cst)) { 3315 Known = 3316 KnownBits::makeConstant(CFP->getValueAPF().bitcastToAPInt()); 3317 } 3318 } 3319 } 3320 } else if (ISD::isZEXTLoad(Op.getNode()) && Op.getResNo() == 0) { 3321 // If this is a ZEXTLoad and we are looking at the loaded value. 3322 EVT VT = LD->getMemoryVT(); 3323 unsigned MemBits = VT.getScalarSizeInBits(); 3324 Known.Zero.setBitsFrom(MemBits); 3325 } else if (const MDNode *Ranges = LD->getRanges()) { 3326 if (LD->getExtensionType() == ISD::NON_EXTLOAD) 3327 computeKnownBitsFromRangeMetadata(*Ranges, Known); 3328 } 3329 break; 3330 } 3331 case ISD::ZERO_EXTEND_VECTOR_INREG: { 3332 EVT InVT = Op.getOperand(0).getValueType(); 3333 APInt InDemandedElts = DemandedElts.zextOrSelf(InVT.getVectorNumElements()); 3334 Known = computeKnownBits(Op.getOperand(0), InDemandedElts, Depth + 1); 3335 Known = Known.zext(BitWidth); 3336 break; 3337 } 3338 case ISD::ZERO_EXTEND: { 3339 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3340 Known = Known.zext(BitWidth); 3341 break; 3342 } 3343 case ISD::SIGN_EXTEND_VECTOR_INREG: { 3344 EVT InVT = Op.getOperand(0).getValueType(); 3345 APInt InDemandedElts = DemandedElts.zextOrSelf(InVT.getVectorNumElements()); 3346 Known = computeKnownBits(Op.getOperand(0), InDemandedElts, Depth + 1); 3347 // If the sign bit is known to be zero or one, then sext will extend 3348 // it to the top bits, else it will just zext. 3349 Known = Known.sext(BitWidth); 3350 break; 3351 } 3352 case ISD::SIGN_EXTEND: { 3353 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3354 // If the sign bit is known to be zero or one, then sext will extend 3355 // it to the top bits, else it will just zext. 3356 Known = Known.sext(BitWidth); 3357 break; 3358 } 3359 case ISD::ANY_EXTEND_VECTOR_INREG: { 3360 EVT InVT = Op.getOperand(0).getValueType(); 3361 APInt InDemandedElts = DemandedElts.zextOrSelf(InVT.getVectorNumElements()); 3362 Known = computeKnownBits(Op.getOperand(0), InDemandedElts, Depth + 1); 3363 Known = Known.anyext(BitWidth); 3364 break; 3365 } 3366 case ISD::ANY_EXTEND: { 3367 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3368 Known = Known.anyext(BitWidth); 3369 break; 3370 } 3371 case ISD::TRUNCATE: { 3372 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3373 Known = Known.trunc(BitWidth); 3374 break; 3375 } 3376 case ISD::AssertZext: { 3377 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT(); 3378 APInt InMask = APInt::getLowBitsSet(BitWidth, VT.getSizeInBits()); 3379 Known = computeKnownBits(Op.getOperand(0), Depth+1); 3380 Known.Zero |= (~InMask); 3381 Known.One &= (~Known.Zero); 3382 break; 3383 } 3384 case ISD::AssertAlign: { 3385 unsigned LogOfAlign = Log2(cast<AssertAlignSDNode>(Op)->getAlign()); 3386 assert(LogOfAlign != 0); 3387 3388 // TODO: Should use maximum with source 3389 // If a node is guaranteed to be aligned, set low zero bits accordingly as 3390 // well as clearing one bits. 3391 Known.Zero.setLowBits(LogOfAlign); 3392 Known.One.clearLowBits(LogOfAlign); 3393 break; 3394 } 3395 case ISD::FGETSIGN: 3396 // All bits are zero except the low bit. 3397 Known.Zero.setBitsFrom(1); 3398 break; 3399 case ISD::USUBO: 3400 case ISD::SSUBO: 3401 if (Op.getResNo() == 1) { 3402 // If we know the result of a setcc has the top bits zero, use this info. 3403 if (TLI->getBooleanContents(Op.getOperand(0).getValueType()) == 3404 TargetLowering::ZeroOrOneBooleanContent && 3405 BitWidth > 1) 3406 Known.Zero.setBitsFrom(1); 3407 break; 3408 } 3409 LLVM_FALLTHROUGH; 3410 case ISD::SUB: 3411 case ISD::SUBC: { 3412 assert(Op.getResNo() == 0 && 3413 "We only compute knownbits for the difference here."); 3414 3415 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3416 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3417 Known = KnownBits::computeForAddSub(/* Add */ false, /* NSW */ false, 3418 Known, Known2); 3419 break; 3420 } 3421 case ISD::UADDO: 3422 case ISD::SADDO: 3423 case ISD::ADDCARRY: 3424 if (Op.getResNo() == 1) { 3425 // If we know the result of a setcc has the top bits zero, use this info. 3426 if (TLI->getBooleanContents(Op.getOperand(0).getValueType()) == 3427 TargetLowering::ZeroOrOneBooleanContent && 3428 BitWidth > 1) 3429 Known.Zero.setBitsFrom(1); 3430 break; 3431 } 3432 LLVM_FALLTHROUGH; 3433 case ISD::ADD: 3434 case ISD::ADDC: 3435 case ISD::ADDE: { 3436 assert(Op.getResNo() == 0 && "We only compute knownbits for the sum here."); 3437 3438 // With ADDE and ADDCARRY, a carry bit may be added in. 3439 KnownBits Carry(1); 3440 if (Opcode == ISD::ADDE) 3441 // Can't track carry from glue, set carry to unknown. 3442 Carry.resetAll(); 3443 else if (Opcode == ISD::ADDCARRY) 3444 // TODO: Compute known bits for the carry operand. Not sure if it is worth 3445 // the trouble (how often will we find a known carry bit). And I haven't 3446 // tested this very much yet, but something like this might work: 3447 // Carry = computeKnownBits(Op.getOperand(2), DemandedElts, Depth + 1); 3448 // Carry = Carry.zextOrTrunc(1, false); 3449 Carry.resetAll(); 3450 else 3451 Carry.setAllZero(); 3452 3453 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3454 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3455 Known = KnownBits::computeForAddCarry(Known, Known2, Carry); 3456 break; 3457 } 3458 case ISD::SREM: { 3459 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3460 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3461 Known = KnownBits::srem(Known, Known2); 3462 break; 3463 } 3464 case ISD::UREM: { 3465 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3466 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3467 Known = KnownBits::urem(Known, Known2); 3468 break; 3469 } 3470 case ISD::EXTRACT_ELEMENT: { 3471 Known = computeKnownBits(Op.getOperand(0), Depth+1); 3472 const unsigned Index = Op.getConstantOperandVal(1); 3473 const unsigned EltBitWidth = Op.getValueSizeInBits(); 3474 3475 // Remove low part of known bits mask 3476 Known.Zero = Known.Zero.getHiBits(Known.getBitWidth() - Index * EltBitWidth); 3477 Known.One = Known.One.getHiBits(Known.getBitWidth() - Index * EltBitWidth); 3478 3479 // Remove high part of known bit mask 3480 Known = Known.trunc(EltBitWidth); 3481 break; 3482 } 3483 case ISD::EXTRACT_VECTOR_ELT: { 3484 SDValue InVec = Op.getOperand(0); 3485 SDValue EltNo = Op.getOperand(1); 3486 EVT VecVT = InVec.getValueType(); 3487 // computeKnownBits not yet implemented for scalable vectors. 3488 if (VecVT.isScalableVector()) 3489 break; 3490 const unsigned EltBitWidth = VecVT.getScalarSizeInBits(); 3491 const unsigned NumSrcElts = VecVT.getVectorNumElements(); 3492 3493 // If BitWidth > EltBitWidth the value is anyext:ed. So we do not know 3494 // anything about the extended bits. 3495 if (BitWidth > EltBitWidth) 3496 Known = Known.trunc(EltBitWidth); 3497 3498 // If we know the element index, just demand that vector element, else for 3499 // an unknown element index, ignore DemandedElts and demand them all. 3500 APInt DemandedSrcElts = APInt::getAllOnes(NumSrcElts); 3501 auto *ConstEltNo = dyn_cast<ConstantSDNode>(EltNo); 3502 if (ConstEltNo && ConstEltNo->getAPIntValue().ult(NumSrcElts)) 3503 DemandedSrcElts = 3504 APInt::getOneBitSet(NumSrcElts, ConstEltNo->getZExtValue()); 3505 3506 Known = computeKnownBits(InVec, DemandedSrcElts, Depth + 1); 3507 if (BitWidth > EltBitWidth) 3508 Known = Known.anyext(BitWidth); 3509 break; 3510 } 3511 case ISD::INSERT_VECTOR_ELT: { 3512 // If we know the element index, split the demand between the 3513 // source vector and the inserted element, otherwise assume we need 3514 // the original demanded vector elements and the value. 3515 SDValue InVec = Op.getOperand(0); 3516 SDValue InVal = Op.getOperand(1); 3517 SDValue EltNo = Op.getOperand(2); 3518 bool DemandedVal = true; 3519 APInt DemandedVecElts = DemandedElts; 3520 auto *CEltNo = dyn_cast<ConstantSDNode>(EltNo); 3521 if (CEltNo && CEltNo->getAPIntValue().ult(NumElts)) { 3522 unsigned EltIdx = CEltNo->getZExtValue(); 3523 DemandedVal = !!DemandedElts[EltIdx]; 3524 DemandedVecElts.clearBit(EltIdx); 3525 } 3526 Known.One.setAllBits(); 3527 Known.Zero.setAllBits(); 3528 if (DemandedVal) { 3529 Known2 = computeKnownBits(InVal, Depth + 1); 3530 Known = KnownBits::commonBits(Known, Known2.zextOrTrunc(BitWidth)); 3531 } 3532 if (!!DemandedVecElts) { 3533 Known2 = computeKnownBits(InVec, DemandedVecElts, Depth + 1); 3534 Known = KnownBits::commonBits(Known, Known2); 3535 } 3536 break; 3537 } 3538 case ISD::BITREVERSE: { 3539 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3540 Known = Known2.reverseBits(); 3541 break; 3542 } 3543 case ISD::BSWAP: { 3544 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3545 Known = Known2.byteSwap(); 3546 break; 3547 } 3548 case ISD::ABS: { 3549 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3550 Known = Known2.abs(); 3551 break; 3552 } 3553 case ISD::USUBSAT: { 3554 // The result of usubsat will never be larger than the LHS. 3555 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3556 Known.Zero.setHighBits(Known2.countMinLeadingZeros()); 3557 break; 3558 } 3559 case ISD::UMIN: { 3560 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3561 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3562 Known = KnownBits::umin(Known, Known2); 3563 break; 3564 } 3565 case ISD::UMAX: { 3566 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3567 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3568 Known = KnownBits::umax(Known, Known2); 3569 break; 3570 } 3571 case ISD::SMIN: 3572 case ISD::SMAX: { 3573 // If we have a clamp pattern, we know that the number of sign bits will be 3574 // the minimum of the clamp min/max range. 3575 bool IsMax = (Opcode == ISD::SMAX); 3576 ConstantSDNode *CstLow = nullptr, *CstHigh = nullptr; 3577 if ((CstLow = isConstOrConstSplat(Op.getOperand(1), DemandedElts))) 3578 if (Op.getOperand(0).getOpcode() == (IsMax ? ISD::SMIN : ISD::SMAX)) 3579 CstHigh = 3580 isConstOrConstSplat(Op.getOperand(0).getOperand(1), DemandedElts); 3581 if (CstLow && CstHigh) { 3582 if (!IsMax) 3583 std::swap(CstLow, CstHigh); 3584 3585 const APInt &ValueLow = CstLow->getAPIntValue(); 3586 const APInt &ValueHigh = CstHigh->getAPIntValue(); 3587 if (ValueLow.sle(ValueHigh)) { 3588 unsigned LowSignBits = ValueLow.getNumSignBits(); 3589 unsigned HighSignBits = ValueHigh.getNumSignBits(); 3590 unsigned MinSignBits = std::min(LowSignBits, HighSignBits); 3591 if (ValueLow.isNegative() && ValueHigh.isNegative()) { 3592 Known.One.setHighBits(MinSignBits); 3593 break; 3594 } 3595 if (ValueLow.isNonNegative() && ValueHigh.isNonNegative()) { 3596 Known.Zero.setHighBits(MinSignBits); 3597 break; 3598 } 3599 } 3600 } 3601 3602 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3603 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3604 if (IsMax) 3605 Known = KnownBits::smax(Known, Known2); 3606 else 3607 Known = KnownBits::smin(Known, Known2); 3608 break; 3609 } 3610 case ISD::FP_TO_UINT_SAT: { 3611 // FP_TO_UINT_SAT produces an unsigned value that fits in the saturating VT. 3612 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT(); 3613 Known.Zero |= APInt::getBitsSetFrom(BitWidth, VT.getScalarSizeInBits()); 3614 break; 3615 } 3616 case ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS: 3617 if (Op.getResNo() == 1) { 3618 // The boolean result conforms to getBooleanContents. 3619 // If we know the result of a setcc has the top bits zero, use this info. 3620 // We know that we have an integer-based boolean since these operations 3621 // are only available for integer. 3622 if (TLI->getBooleanContents(Op.getValueType().isVector(), false) == 3623 TargetLowering::ZeroOrOneBooleanContent && 3624 BitWidth > 1) 3625 Known.Zero.setBitsFrom(1); 3626 break; 3627 } 3628 LLVM_FALLTHROUGH; 3629 case ISD::ATOMIC_CMP_SWAP: 3630 case ISD::ATOMIC_SWAP: 3631 case ISD::ATOMIC_LOAD_ADD: 3632 case ISD::ATOMIC_LOAD_SUB: 3633 case ISD::ATOMIC_LOAD_AND: 3634 case ISD::ATOMIC_LOAD_CLR: 3635 case ISD::ATOMIC_LOAD_OR: 3636 case ISD::ATOMIC_LOAD_XOR: 3637 case ISD::ATOMIC_LOAD_NAND: 3638 case ISD::ATOMIC_LOAD_MIN: 3639 case ISD::ATOMIC_LOAD_MAX: 3640 case ISD::ATOMIC_LOAD_UMIN: 3641 case ISD::ATOMIC_LOAD_UMAX: 3642 case ISD::ATOMIC_LOAD: { 3643 unsigned MemBits = 3644 cast<AtomicSDNode>(Op)->getMemoryVT().getScalarSizeInBits(); 3645 // If we are looking at the loaded value. 3646 if (Op.getResNo() == 0) { 3647 if (TLI->getExtendForAtomicOps() == ISD::ZERO_EXTEND) 3648 Known.Zero.setBitsFrom(MemBits); 3649 } 3650 break; 3651 } 3652 case ISD::FrameIndex: 3653 case ISD::TargetFrameIndex: 3654 TLI->computeKnownBitsForFrameIndex(cast<FrameIndexSDNode>(Op)->getIndex(), 3655 Known, getMachineFunction()); 3656 break; 3657 3658 default: 3659 if (Opcode < ISD::BUILTIN_OP_END) 3660 break; 3661 LLVM_FALLTHROUGH; 3662 case ISD::INTRINSIC_WO_CHAIN: 3663 case ISD::INTRINSIC_W_CHAIN: 3664 case ISD::INTRINSIC_VOID: 3665 // Allow the target to implement this method for its nodes. 3666 TLI->computeKnownBitsForTargetNode(Op, Known, DemandedElts, *this, Depth); 3667 break; 3668 } 3669 3670 assert(!Known.hasConflict() && "Bits known to be one AND zero?"); 3671 return Known; 3672 } 3673 3674 SelectionDAG::OverflowKind SelectionDAG::computeOverflowKind(SDValue N0, 3675 SDValue N1) const { 3676 // X + 0 never overflow 3677 if (isNullConstant(N1)) 3678 return OFK_Never; 3679 3680 KnownBits N1Known = computeKnownBits(N1); 3681 if (N1Known.Zero.getBoolValue()) { 3682 KnownBits N0Known = computeKnownBits(N0); 3683 3684 bool overflow; 3685 (void)N0Known.getMaxValue().uadd_ov(N1Known.getMaxValue(), overflow); 3686 if (!overflow) 3687 return OFK_Never; 3688 } 3689 3690 // mulhi + 1 never overflow 3691 if (N0.getOpcode() == ISD::UMUL_LOHI && N0.getResNo() == 1 && 3692 (N1Known.getMaxValue() & 0x01) == N1Known.getMaxValue()) 3693 return OFK_Never; 3694 3695 if (N1.getOpcode() == ISD::UMUL_LOHI && N1.getResNo() == 1) { 3696 KnownBits N0Known = computeKnownBits(N0); 3697 3698 if ((N0Known.getMaxValue() & 0x01) == N0Known.getMaxValue()) 3699 return OFK_Never; 3700 } 3701 3702 return OFK_Sometime; 3703 } 3704 3705 bool SelectionDAG::isKnownToBeAPowerOfTwo(SDValue Val) const { 3706 EVT OpVT = Val.getValueType(); 3707 unsigned BitWidth = OpVT.getScalarSizeInBits(); 3708 3709 // Is the constant a known power of 2? 3710 if (ConstantSDNode *Const = dyn_cast<ConstantSDNode>(Val)) 3711 return Const->getAPIntValue().zextOrTrunc(BitWidth).isPowerOf2(); 3712 3713 // A left-shift of a constant one will have exactly one bit set because 3714 // shifting the bit off the end is undefined. 3715 if (Val.getOpcode() == ISD::SHL) { 3716 auto *C = isConstOrConstSplat(Val.getOperand(0)); 3717 if (C && C->getAPIntValue() == 1) 3718 return true; 3719 } 3720 3721 // Similarly, a logical right-shift of a constant sign-bit will have exactly 3722 // one bit set. 3723 if (Val.getOpcode() == ISD::SRL) { 3724 auto *C = isConstOrConstSplat(Val.getOperand(0)); 3725 if (C && C->getAPIntValue().isSignMask()) 3726 return true; 3727 } 3728 3729 // Are all operands of a build vector constant powers of two? 3730 if (Val.getOpcode() == ISD::BUILD_VECTOR) 3731 if (llvm::all_of(Val->ops(), [BitWidth](SDValue E) { 3732 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(E)) 3733 return C->getAPIntValue().zextOrTrunc(BitWidth).isPowerOf2(); 3734 return false; 3735 })) 3736 return true; 3737 3738 // Is the operand of a splat vector a constant power of two? 3739 if (Val.getOpcode() == ISD::SPLAT_VECTOR) 3740 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Val->getOperand(0))) 3741 if (C->getAPIntValue().zextOrTrunc(BitWidth).isPowerOf2()) 3742 return true; 3743 3744 // More could be done here, though the above checks are enough 3745 // to handle some common cases. 3746 3747 // Fall back to computeKnownBits to catch other known cases. 3748 KnownBits Known = computeKnownBits(Val); 3749 return (Known.countMaxPopulation() == 1) && (Known.countMinPopulation() == 1); 3750 } 3751 3752 unsigned SelectionDAG::ComputeNumSignBits(SDValue Op, unsigned Depth) const { 3753 EVT VT = Op.getValueType(); 3754 3755 // TODO: Assume we don't know anything for now. 3756 if (VT.isScalableVector()) 3757 return 1; 3758 3759 APInt DemandedElts = VT.isVector() 3760 ? APInt::getAllOnes(VT.getVectorNumElements()) 3761 : APInt(1, 1); 3762 return ComputeNumSignBits(Op, DemandedElts, Depth); 3763 } 3764 3765 unsigned SelectionDAG::ComputeNumSignBits(SDValue Op, const APInt &DemandedElts, 3766 unsigned Depth) const { 3767 EVT VT = Op.getValueType(); 3768 assert((VT.isInteger() || VT.isFloatingPoint()) && "Invalid VT!"); 3769 unsigned VTBits = VT.getScalarSizeInBits(); 3770 unsigned NumElts = DemandedElts.getBitWidth(); 3771 unsigned Tmp, Tmp2; 3772 unsigned FirstAnswer = 1; 3773 3774 if (auto *C = dyn_cast<ConstantSDNode>(Op)) { 3775 const APInt &Val = C->getAPIntValue(); 3776 return Val.getNumSignBits(); 3777 } 3778 3779 if (Depth >= MaxRecursionDepth) 3780 return 1; // Limit search depth. 3781 3782 if (!DemandedElts || VT.isScalableVector()) 3783 return 1; // No demanded elts, better to assume we don't know anything. 3784 3785 unsigned Opcode = Op.getOpcode(); 3786 switch (Opcode) { 3787 default: break; 3788 case ISD::AssertSext: 3789 Tmp = cast<VTSDNode>(Op.getOperand(1))->getVT().getSizeInBits(); 3790 return VTBits-Tmp+1; 3791 case ISD::AssertZext: 3792 Tmp = cast<VTSDNode>(Op.getOperand(1))->getVT().getSizeInBits(); 3793 return VTBits-Tmp; 3794 3795 case ISD::BUILD_VECTOR: 3796 Tmp = VTBits; 3797 for (unsigned i = 0, e = Op.getNumOperands(); (i < e) && (Tmp > 1); ++i) { 3798 if (!DemandedElts[i]) 3799 continue; 3800 3801 SDValue SrcOp = Op.getOperand(i); 3802 Tmp2 = ComputeNumSignBits(SrcOp, Depth + 1); 3803 3804 // BUILD_VECTOR can implicitly truncate sources, we must handle this. 3805 if (SrcOp.getValueSizeInBits() != VTBits) { 3806 assert(SrcOp.getValueSizeInBits() > VTBits && 3807 "Expected BUILD_VECTOR implicit truncation"); 3808 unsigned ExtraBits = SrcOp.getValueSizeInBits() - VTBits; 3809 Tmp2 = (Tmp2 > ExtraBits ? Tmp2 - ExtraBits : 1); 3810 } 3811 Tmp = std::min(Tmp, Tmp2); 3812 } 3813 return Tmp; 3814 3815 case ISD::VECTOR_SHUFFLE: { 3816 // Collect the minimum number of sign bits that are shared by every vector 3817 // element referenced by the shuffle. 3818 APInt DemandedLHS(NumElts, 0), DemandedRHS(NumElts, 0); 3819 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op); 3820 assert(NumElts == SVN->getMask().size() && "Unexpected vector size"); 3821 for (unsigned i = 0; i != NumElts; ++i) { 3822 int M = SVN->getMaskElt(i); 3823 if (!DemandedElts[i]) 3824 continue; 3825 // For UNDEF elements, we don't know anything about the common state of 3826 // the shuffle result. 3827 if (M < 0) 3828 return 1; 3829 if ((unsigned)M < NumElts) 3830 DemandedLHS.setBit((unsigned)M % NumElts); 3831 else 3832 DemandedRHS.setBit((unsigned)M % NumElts); 3833 } 3834 Tmp = std::numeric_limits<unsigned>::max(); 3835 if (!!DemandedLHS) 3836 Tmp = ComputeNumSignBits(Op.getOperand(0), DemandedLHS, Depth + 1); 3837 if (!!DemandedRHS) { 3838 Tmp2 = ComputeNumSignBits(Op.getOperand(1), DemandedRHS, Depth + 1); 3839 Tmp = std::min(Tmp, Tmp2); 3840 } 3841 // If we don't know anything, early out and try computeKnownBits fall-back. 3842 if (Tmp == 1) 3843 break; 3844 assert(Tmp <= VTBits && "Failed to determine minimum sign bits"); 3845 return Tmp; 3846 } 3847 3848 case ISD::BITCAST: { 3849 SDValue N0 = Op.getOperand(0); 3850 EVT SrcVT = N0.getValueType(); 3851 unsigned SrcBits = SrcVT.getScalarSizeInBits(); 3852 3853 // Ignore bitcasts from unsupported types.. 3854 if (!(SrcVT.isInteger() || SrcVT.isFloatingPoint())) 3855 break; 3856 3857 // Fast handling of 'identity' bitcasts. 3858 if (VTBits == SrcBits) 3859 return ComputeNumSignBits(N0, DemandedElts, Depth + 1); 3860 3861 bool IsLE = getDataLayout().isLittleEndian(); 3862 3863 // Bitcast 'large element' scalar/vector to 'small element' vector. 3864 if ((SrcBits % VTBits) == 0) { 3865 assert(VT.isVector() && "Expected bitcast to vector"); 3866 3867 unsigned Scale = SrcBits / VTBits; 3868 APInt SrcDemandedElts = 3869 APIntOps::ScaleBitMask(DemandedElts, NumElts / Scale); 3870 3871 // Fast case - sign splat can be simply split across the small elements. 3872 Tmp = ComputeNumSignBits(N0, SrcDemandedElts, Depth + 1); 3873 if (Tmp == SrcBits) 3874 return VTBits; 3875 3876 // Slow case - determine how far the sign extends into each sub-element. 3877 Tmp2 = VTBits; 3878 for (unsigned i = 0; i != NumElts; ++i) 3879 if (DemandedElts[i]) { 3880 unsigned SubOffset = i % Scale; 3881 SubOffset = (IsLE ? ((Scale - 1) - SubOffset) : SubOffset); 3882 SubOffset = SubOffset * VTBits; 3883 if (Tmp <= SubOffset) 3884 return 1; 3885 Tmp2 = std::min(Tmp2, Tmp - SubOffset); 3886 } 3887 return Tmp2; 3888 } 3889 break; 3890 } 3891 3892 case ISD::FP_TO_SINT_SAT: 3893 // FP_TO_SINT_SAT produces a signed value that fits in the saturating VT. 3894 Tmp = cast<VTSDNode>(Op.getOperand(1))->getVT().getScalarSizeInBits(); 3895 return VTBits - Tmp + 1; 3896 case ISD::SIGN_EXTEND: 3897 Tmp = VTBits - Op.getOperand(0).getScalarValueSizeInBits(); 3898 return ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth+1) + Tmp; 3899 case ISD::SIGN_EXTEND_INREG: 3900 // Max of the input and what this extends. 3901 Tmp = cast<VTSDNode>(Op.getOperand(1))->getVT().getScalarSizeInBits(); 3902 Tmp = VTBits-Tmp+1; 3903 Tmp2 = ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth+1); 3904 return std::max(Tmp, Tmp2); 3905 case ISD::SIGN_EXTEND_VECTOR_INREG: { 3906 SDValue Src = Op.getOperand(0); 3907 EVT SrcVT = Src.getValueType(); 3908 APInt DemandedSrcElts = DemandedElts.zextOrSelf(SrcVT.getVectorNumElements()); 3909 Tmp = VTBits - SrcVT.getScalarSizeInBits(); 3910 return ComputeNumSignBits(Src, DemandedSrcElts, Depth+1) + Tmp; 3911 } 3912 case ISD::SRA: 3913 Tmp = ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth + 1); 3914 // SRA X, C -> adds C sign bits. 3915 if (const APInt *ShAmt = 3916 getValidMinimumShiftAmountConstant(Op, DemandedElts)) 3917 Tmp = std::min<uint64_t>(Tmp + ShAmt->getZExtValue(), VTBits); 3918 return Tmp; 3919 case ISD::SHL: 3920 if (const APInt *ShAmt = 3921 getValidMaximumShiftAmountConstant(Op, DemandedElts)) { 3922 // shl destroys sign bits, ensure it doesn't shift out all sign bits. 3923 Tmp = ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth + 1); 3924 if (ShAmt->ult(Tmp)) 3925 return Tmp - ShAmt->getZExtValue(); 3926 } 3927 break; 3928 case ISD::AND: 3929 case ISD::OR: 3930 case ISD::XOR: // NOT is handled here. 3931 // Logical binary ops preserve the number of sign bits at the worst. 3932 Tmp = ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth+1); 3933 if (Tmp != 1) { 3934 Tmp2 = ComputeNumSignBits(Op.getOperand(1), DemandedElts, Depth+1); 3935 FirstAnswer = std::min(Tmp, Tmp2); 3936 // We computed what we know about the sign bits as our first 3937 // answer. Now proceed to the generic code that uses 3938 // computeKnownBits, and pick whichever answer is better. 3939 } 3940 break; 3941 3942 case ISD::SELECT: 3943 case ISD::VSELECT: 3944 Tmp = ComputeNumSignBits(Op.getOperand(1), DemandedElts, Depth+1); 3945 if (Tmp == 1) return 1; // Early out. 3946 Tmp2 = ComputeNumSignBits(Op.getOperand(2), DemandedElts, Depth+1); 3947 return std::min(Tmp, Tmp2); 3948 case ISD::SELECT_CC: 3949 Tmp = ComputeNumSignBits(Op.getOperand(2), DemandedElts, Depth+1); 3950 if (Tmp == 1) return 1; // Early out. 3951 Tmp2 = ComputeNumSignBits(Op.getOperand(3), DemandedElts, Depth+1); 3952 return std::min(Tmp, Tmp2); 3953 3954 case ISD::SMIN: 3955 case ISD::SMAX: { 3956 // If we have a clamp pattern, we know that the number of sign bits will be 3957 // the minimum of the clamp min/max range. 3958 bool IsMax = (Opcode == ISD::SMAX); 3959 ConstantSDNode *CstLow = nullptr, *CstHigh = nullptr; 3960 if ((CstLow = isConstOrConstSplat(Op.getOperand(1), DemandedElts))) 3961 if (Op.getOperand(0).getOpcode() == (IsMax ? ISD::SMIN : ISD::SMAX)) 3962 CstHigh = 3963 isConstOrConstSplat(Op.getOperand(0).getOperand(1), DemandedElts); 3964 if (CstLow && CstHigh) { 3965 if (!IsMax) 3966 std::swap(CstLow, CstHigh); 3967 if (CstLow->getAPIntValue().sle(CstHigh->getAPIntValue())) { 3968 Tmp = CstLow->getAPIntValue().getNumSignBits(); 3969 Tmp2 = CstHigh->getAPIntValue().getNumSignBits(); 3970 return std::min(Tmp, Tmp2); 3971 } 3972 } 3973 3974 // Fallback - just get the minimum number of sign bits of the operands. 3975 Tmp = ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth + 1); 3976 if (Tmp == 1) 3977 return 1; // Early out. 3978 Tmp2 = ComputeNumSignBits(Op.getOperand(1), DemandedElts, Depth + 1); 3979 return std::min(Tmp, Tmp2); 3980 } 3981 case ISD::UMIN: 3982 case ISD::UMAX: 3983 Tmp = ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth + 1); 3984 if (Tmp == 1) 3985 return 1; // Early out. 3986 Tmp2 = ComputeNumSignBits(Op.getOperand(1), DemandedElts, Depth + 1); 3987 return std::min(Tmp, Tmp2); 3988 case ISD::SADDO: 3989 case ISD::UADDO: 3990 case ISD::SSUBO: 3991 case ISD::USUBO: 3992 case ISD::SMULO: 3993 case ISD::UMULO: 3994 if (Op.getResNo() != 1) 3995 break; 3996 // The boolean result conforms to getBooleanContents. Fall through. 3997 // If setcc returns 0/-1, all bits are sign bits. 3998 // We know that we have an integer-based boolean since these operations 3999 // are only available for integer. 4000 if (TLI->getBooleanContents(VT.isVector(), false) == 4001 TargetLowering::ZeroOrNegativeOneBooleanContent) 4002 return VTBits; 4003 break; 4004 case ISD::SETCC: 4005 case ISD::STRICT_FSETCC: 4006 case ISD::STRICT_FSETCCS: { 4007 unsigned OpNo = Op->isStrictFPOpcode() ? 1 : 0; 4008 // If setcc returns 0/-1, all bits are sign bits. 4009 if (TLI->getBooleanContents(Op.getOperand(OpNo).getValueType()) == 4010 TargetLowering::ZeroOrNegativeOneBooleanContent) 4011 return VTBits; 4012 break; 4013 } 4014 case ISD::ROTL: 4015 case ISD::ROTR: 4016 Tmp = ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth + 1); 4017 4018 // If we're rotating an 0/-1 value, then it stays an 0/-1 value. 4019 if (Tmp == VTBits) 4020 return VTBits; 4021 4022 if (ConstantSDNode *C = 4023 isConstOrConstSplat(Op.getOperand(1), DemandedElts)) { 4024 unsigned RotAmt = C->getAPIntValue().urem(VTBits); 4025 4026 // Handle rotate right by N like a rotate left by 32-N. 4027 if (Opcode == ISD::ROTR) 4028 RotAmt = (VTBits - RotAmt) % VTBits; 4029 4030 // If we aren't rotating out all of the known-in sign bits, return the 4031 // number that are left. This handles rotl(sext(x), 1) for example. 4032 if (Tmp > (RotAmt + 1)) return (Tmp - RotAmt); 4033 } 4034 break; 4035 case ISD::ADD: 4036 case ISD::ADDC: 4037 // Add can have at most one carry bit. Thus we know that the output 4038 // is, at worst, one more bit than the inputs. 4039 Tmp = ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth + 1); 4040 if (Tmp == 1) return 1; // Early out. 4041 4042 // Special case decrementing a value (ADD X, -1): 4043 if (ConstantSDNode *CRHS = 4044 isConstOrConstSplat(Op.getOperand(1), DemandedElts)) 4045 if (CRHS->isAllOnes()) { 4046 KnownBits Known = 4047 computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 4048 4049 // If the input is known to be 0 or 1, the output is 0/-1, which is all 4050 // sign bits set. 4051 if ((Known.Zero | 1).isAllOnes()) 4052 return VTBits; 4053 4054 // If we are subtracting one from a positive number, there is no carry 4055 // out of the result. 4056 if (Known.isNonNegative()) 4057 return Tmp; 4058 } 4059 4060 Tmp2 = ComputeNumSignBits(Op.getOperand(1), DemandedElts, Depth + 1); 4061 if (Tmp2 == 1) return 1; // Early out. 4062 return std::min(Tmp, Tmp2) - 1; 4063 case ISD::SUB: 4064 Tmp2 = ComputeNumSignBits(Op.getOperand(1), DemandedElts, Depth + 1); 4065 if (Tmp2 == 1) return 1; // Early out. 4066 4067 // Handle NEG. 4068 if (ConstantSDNode *CLHS = 4069 isConstOrConstSplat(Op.getOperand(0), DemandedElts)) 4070 if (CLHS->isZero()) { 4071 KnownBits Known = 4072 computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 4073 // If the input is known to be 0 or 1, the output is 0/-1, which is all 4074 // sign bits set. 4075 if ((Known.Zero | 1).isAllOnes()) 4076 return VTBits; 4077 4078 // If the input is known to be positive (the sign bit is known clear), 4079 // the output of the NEG has the same number of sign bits as the input. 4080 if (Known.isNonNegative()) 4081 return Tmp2; 4082 4083 // Otherwise, we treat this like a SUB. 4084 } 4085 4086 // Sub can have at most one carry bit. Thus we know that the output 4087 // is, at worst, one more bit than the inputs. 4088 Tmp = ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth + 1); 4089 if (Tmp == 1) return 1; // Early out. 4090 return std::min(Tmp, Tmp2) - 1; 4091 case ISD::MUL: { 4092 // The output of the Mul can be at most twice the valid bits in the inputs. 4093 unsigned SignBitsOp0 = ComputeNumSignBits(Op.getOperand(0), Depth + 1); 4094 if (SignBitsOp0 == 1) 4095 break; 4096 unsigned SignBitsOp1 = ComputeNumSignBits(Op.getOperand(1), Depth + 1); 4097 if (SignBitsOp1 == 1) 4098 break; 4099 unsigned OutValidBits = 4100 (VTBits - SignBitsOp0 + 1) + (VTBits - SignBitsOp1 + 1); 4101 return OutValidBits > VTBits ? 1 : VTBits - OutValidBits + 1; 4102 } 4103 case ISD::SREM: 4104 // The sign bit is the LHS's sign bit, except when the result of the 4105 // remainder is zero. The magnitude of the result should be less than or 4106 // equal to the magnitude of the LHS. Therefore, the result should have 4107 // at least as many sign bits as the left hand side. 4108 return ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth + 1); 4109 case ISD::TRUNCATE: { 4110 // Check if the sign bits of source go down as far as the truncated value. 4111 unsigned NumSrcBits = Op.getOperand(0).getScalarValueSizeInBits(); 4112 unsigned NumSrcSignBits = ComputeNumSignBits(Op.getOperand(0), Depth + 1); 4113 if (NumSrcSignBits > (NumSrcBits - VTBits)) 4114 return NumSrcSignBits - (NumSrcBits - VTBits); 4115 break; 4116 } 4117 case ISD::EXTRACT_ELEMENT: { 4118 const int KnownSign = ComputeNumSignBits(Op.getOperand(0), Depth+1); 4119 const int BitWidth = Op.getValueSizeInBits(); 4120 const int Items = Op.getOperand(0).getValueSizeInBits() / BitWidth; 4121 4122 // Get reverse index (starting from 1), Op1 value indexes elements from 4123 // little end. Sign starts at big end. 4124 const int rIndex = Items - 1 - Op.getConstantOperandVal(1); 4125 4126 // If the sign portion ends in our element the subtraction gives correct 4127 // result. Otherwise it gives either negative or > bitwidth result 4128 return std::max(std::min(KnownSign - rIndex * BitWidth, BitWidth), 0); 4129 } 4130 case ISD::INSERT_VECTOR_ELT: { 4131 // If we know the element index, split the demand between the 4132 // source vector and the inserted element, otherwise assume we need 4133 // the original demanded vector elements and the value. 4134 SDValue InVec = Op.getOperand(0); 4135 SDValue InVal = Op.getOperand(1); 4136 SDValue EltNo = Op.getOperand(2); 4137 bool DemandedVal = true; 4138 APInt DemandedVecElts = DemandedElts; 4139 auto *CEltNo = dyn_cast<ConstantSDNode>(EltNo); 4140 if (CEltNo && CEltNo->getAPIntValue().ult(NumElts)) { 4141 unsigned EltIdx = CEltNo->getZExtValue(); 4142 DemandedVal = !!DemandedElts[EltIdx]; 4143 DemandedVecElts.clearBit(EltIdx); 4144 } 4145 Tmp = std::numeric_limits<unsigned>::max(); 4146 if (DemandedVal) { 4147 // TODO - handle implicit truncation of inserted elements. 4148 if (InVal.getScalarValueSizeInBits() != VTBits) 4149 break; 4150 Tmp2 = ComputeNumSignBits(InVal, Depth + 1); 4151 Tmp = std::min(Tmp, Tmp2); 4152 } 4153 if (!!DemandedVecElts) { 4154 Tmp2 = ComputeNumSignBits(InVec, DemandedVecElts, Depth + 1); 4155 Tmp = std::min(Tmp, Tmp2); 4156 } 4157 assert(Tmp <= VTBits && "Failed to determine minimum sign bits"); 4158 return Tmp; 4159 } 4160 case ISD::EXTRACT_VECTOR_ELT: { 4161 SDValue InVec = Op.getOperand(0); 4162 SDValue EltNo = Op.getOperand(1); 4163 EVT VecVT = InVec.getValueType(); 4164 // ComputeNumSignBits not yet implemented for scalable vectors. 4165 if (VecVT.isScalableVector()) 4166 break; 4167 const unsigned BitWidth = Op.getValueSizeInBits(); 4168 const unsigned EltBitWidth = Op.getOperand(0).getScalarValueSizeInBits(); 4169 const unsigned NumSrcElts = VecVT.getVectorNumElements(); 4170 4171 // If BitWidth > EltBitWidth the value is anyext:ed, and we do not know 4172 // anything about sign bits. But if the sizes match we can derive knowledge 4173 // about sign bits from the vector operand. 4174 if (BitWidth != EltBitWidth) 4175 break; 4176 4177 // If we know the element index, just demand that vector element, else for 4178 // an unknown element index, ignore DemandedElts and demand them all. 4179 APInt DemandedSrcElts = APInt::getAllOnes(NumSrcElts); 4180 auto *ConstEltNo = dyn_cast<ConstantSDNode>(EltNo); 4181 if (ConstEltNo && ConstEltNo->getAPIntValue().ult(NumSrcElts)) 4182 DemandedSrcElts = 4183 APInt::getOneBitSet(NumSrcElts, ConstEltNo->getZExtValue()); 4184 4185 return ComputeNumSignBits(InVec, DemandedSrcElts, Depth + 1); 4186 } 4187 case ISD::EXTRACT_SUBVECTOR: { 4188 // Offset the demanded elts by the subvector index. 4189 SDValue Src = Op.getOperand(0); 4190 // Bail until we can represent demanded elements for scalable vectors. 4191 if (Src.getValueType().isScalableVector()) 4192 break; 4193 uint64_t Idx = Op.getConstantOperandVal(1); 4194 unsigned NumSrcElts = Src.getValueType().getVectorNumElements(); 4195 APInt DemandedSrcElts = DemandedElts.zextOrSelf(NumSrcElts).shl(Idx); 4196 return ComputeNumSignBits(Src, DemandedSrcElts, Depth + 1); 4197 } 4198 case ISD::CONCAT_VECTORS: { 4199 // Determine the minimum number of sign bits across all demanded 4200 // elts of the input vectors. Early out if the result is already 1. 4201 Tmp = std::numeric_limits<unsigned>::max(); 4202 EVT SubVectorVT = Op.getOperand(0).getValueType(); 4203 unsigned NumSubVectorElts = SubVectorVT.getVectorNumElements(); 4204 unsigned NumSubVectors = Op.getNumOperands(); 4205 for (unsigned i = 0; (i < NumSubVectors) && (Tmp > 1); ++i) { 4206 APInt DemandedSub = 4207 DemandedElts.extractBits(NumSubVectorElts, i * NumSubVectorElts); 4208 if (!DemandedSub) 4209 continue; 4210 Tmp2 = ComputeNumSignBits(Op.getOperand(i), DemandedSub, Depth + 1); 4211 Tmp = std::min(Tmp, Tmp2); 4212 } 4213 assert(Tmp <= VTBits && "Failed to determine minimum sign bits"); 4214 return Tmp; 4215 } 4216 case ISD::INSERT_SUBVECTOR: { 4217 // Demand any elements from the subvector and the remainder from the src its 4218 // inserted into. 4219 SDValue Src = Op.getOperand(0); 4220 SDValue Sub = Op.getOperand(1); 4221 uint64_t Idx = Op.getConstantOperandVal(2); 4222 unsigned NumSubElts = Sub.getValueType().getVectorNumElements(); 4223 APInt DemandedSubElts = DemandedElts.extractBits(NumSubElts, Idx); 4224 APInt DemandedSrcElts = DemandedElts; 4225 DemandedSrcElts.insertBits(APInt::getZero(NumSubElts), Idx); 4226 4227 Tmp = std::numeric_limits<unsigned>::max(); 4228 if (!!DemandedSubElts) { 4229 Tmp = ComputeNumSignBits(Sub, DemandedSubElts, Depth + 1); 4230 if (Tmp == 1) 4231 return 1; // early-out 4232 } 4233 if (!!DemandedSrcElts) { 4234 Tmp2 = ComputeNumSignBits(Src, DemandedSrcElts, Depth + 1); 4235 Tmp = std::min(Tmp, Tmp2); 4236 } 4237 assert(Tmp <= VTBits && "Failed to determine minimum sign bits"); 4238 return Tmp; 4239 } 4240 case ISD::ATOMIC_CMP_SWAP: 4241 case ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS: 4242 case ISD::ATOMIC_SWAP: 4243 case ISD::ATOMIC_LOAD_ADD: 4244 case ISD::ATOMIC_LOAD_SUB: 4245 case ISD::ATOMIC_LOAD_AND: 4246 case ISD::ATOMIC_LOAD_CLR: 4247 case ISD::ATOMIC_LOAD_OR: 4248 case ISD::ATOMIC_LOAD_XOR: 4249 case ISD::ATOMIC_LOAD_NAND: 4250 case ISD::ATOMIC_LOAD_MIN: 4251 case ISD::ATOMIC_LOAD_MAX: 4252 case ISD::ATOMIC_LOAD_UMIN: 4253 case ISD::ATOMIC_LOAD_UMAX: 4254 case ISD::ATOMIC_LOAD: { 4255 Tmp = cast<AtomicSDNode>(Op)->getMemoryVT().getScalarSizeInBits(); 4256 // If we are looking at the loaded value. 4257 if (Op.getResNo() == 0) { 4258 if (Tmp == VTBits) 4259 return 1; // early-out 4260 if (TLI->getExtendForAtomicOps() == ISD::SIGN_EXTEND) 4261 return VTBits - Tmp + 1; 4262 if (TLI->getExtendForAtomicOps() == ISD::ZERO_EXTEND) 4263 return VTBits - Tmp; 4264 } 4265 break; 4266 } 4267 } 4268 4269 // If we are looking at the loaded value of the SDNode. 4270 if (Op.getResNo() == 0) { 4271 // Handle LOADX separately here. EXTLOAD case will fallthrough. 4272 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(Op)) { 4273 unsigned ExtType = LD->getExtensionType(); 4274 switch (ExtType) { 4275 default: break; 4276 case ISD::SEXTLOAD: // e.g. i16->i32 = '17' bits known. 4277 Tmp = LD->getMemoryVT().getScalarSizeInBits(); 4278 return VTBits - Tmp + 1; 4279 case ISD::ZEXTLOAD: // e.g. i16->i32 = '16' bits known. 4280 Tmp = LD->getMemoryVT().getScalarSizeInBits(); 4281 return VTBits - Tmp; 4282 case ISD::NON_EXTLOAD: 4283 if (const Constant *Cst = TLI->getTargetConstantFromLoad(LD)) { 4284 // We only need to handle vectors - computeKnownBits should handle 4285 // scalar cases. 4286 Type *CstTy = Cst->getType(); 4287 if (CstTy->isVectorTy() && 4288 (NumElts * VTBits) == CstTy->getPrimitiveSizeInBits() && 4289 VTBits == CstTy->getScalarSizeInBits()) { 4290 Tmp = VTBits; 4291 for (unsigned i = 0; i != NumElts; ++i) { 4292 if (!DemandedElts[i]) 4293 continue; 4294 if (Constant *Elt = Cst->getAggregateElement(i)) { 4295 if (auto *CInt = dyn_cast<ConstantInt>(Elt)) { 4296 const APInt &Value = CInt->getValue(); 4297 Tmp = std::min(Tmp, Value.getNumSignBits()); 4298 continue; 4299 } 4300 if (auto *CFP = dyn_cast<ConstantFP>(Elt)) { 4301 APInt Value = CFP->getValueAPF().bitcastToAPInt(); 4302 Tmp = std::min(Tmp, Value.getNumSignBits()); 4303 continue; 4304 } 4305 } 4306 // Unknown type. Conservatively assume no bits match sign bit. 4307 return 1; 4308 } 4309 return Tmp; 4310 } 4311 } 4312 break; 4313 } 4314 } 4315 } 4316 4317 // Allow the target to implement this method for its nodes. 4318 if (Opcode >= ISD::BUILTIN_OP_END || 4319 Opcode == ISD::INTRINSIC_WO_CHAIN || 4320 Opcode == ISD::INTRINSIC_W_CHAIN || 4321 Opcode == ISD::INTRINSIC_VOID) { 4322 unsigned NumBits = 4323 TLI->ComputeNumSignBitsForTargetNode(Op, DemandedElts, *this, Depth); 4324 if (NumBits > 1) 4325 FirstAnswer = std::max(FirstAnswer, NumBits); 4326 } 4327 4328 // Finally, if we can prove that the top bits of the result are 0's or 1's, 4329 // use this information. 4330 KnownBits Known = computeKnownBits(Op, DemandedElts, Depth); 4331 return std::max(FirstAnswer, Known.countMinSignBits()); 4332 } 4333 4334 unsigned SelectionDAG::ComputeMaxSignificantBits(SDValue Op, 4335 unsigned Depth) const { 4336 unsigned SignBits = ComputeNumSignBits(Op, Depth); 4337 return Op.getScalarValueSizeInBits() - SignBits + 1; 4338 } 4339 4340 unsigned SelectionDAG::ComputeMaxSignificantBits(SDValue Op, 4341 const APInt &DemandedElts, 4342 unsigned Depth) const { 4343 unsigned SignBits = ComputeNumSignBits(Op, DemandedElts, Depth); 4344 return Op.getScalarValueSizeInBits() - SignBits + 1; 4345 } 4346 4347 bool SelectionDAG::isGuaranteedNotToBeUndefOrPoison(SDValue Op, bool PoisonOnly, 4348 unsigned Depth) const { 4349 // Early out for FREEZE. 4350 if (Op.getOpcode() == ISD::FREEZE) 4351 return true; 4352 4353 // TODO: Assume we don't know anything for now. 4354 EVT VT = Op.getValueType(); 4355 if (VT.isScalableVector()) 4356 return false; 4357 4358 APInt DemandedElts = VT.isVector() 4359 ? APInt::getAllOnes(VT.getVectorNumElements()) 4360 : APInt(1, 1); 4361 return isGuaranteedNotToBeUndefOrPoison(Op, DemandedElts, PoisonOnly, Depth); 4362 } 4363 4364 bool SelectionDAG::isGuaranteedNotToBeUndefOrPoison(SDValue Op, 4365 const APInt &DemandedElts, 4366 bool PoisonOnly, 4367 unsigned Depth) const { 4368 unsigned Opcode = Op.getOpcode(); 4369 4370 // Early out for FREEZE. 4371 if (Opcode == ISD::FREEZE) 4372 return true; 4373 4374 if (Depth >= MaxRecursionDepth) 4375 return false; // Limit search depth. 4376 4377 if (isIntOrFPConstant(Op)) 4378 return true; 4379 4380 switch (Opcode) { 4381 case ISD::UNDEF: 4382 return PoisonOnly; 4383 4384 case ISD::BUILD_VECTOR: 4385 // NOTE: BUILD_VECTOR has implicit truncation of wider scalar elements - 4386 // this shouldn't affect the result. 4387 for (unsigned i = 0, e = Op.getNumOperands(); i < e; ++i) { 4388 if (!DemandedElts[i]) 4389 continue; 4390 if (!isGuaranteedNotToBeUndefOrPoison(Op.getOperand(i), PoisonOnly, 4391 Depth + 1)) 4392 return false; 4393 } 4394 return true; 4395 4396 // TODO: Search for noundef attributes from library functions. 4397 4398 // TODO: Pointers dereferenced by ISD::LOAD/STORE ops are noundef. 4399 4400 default: 4401 // Allow the target to implement this method for its nodes. 4402 if (Opcode >= ISD::BUILTIN_OP_END || Opcode == ISD::INTRINSIC_WO_CHAIN || 4403 Opcode == ISD::INTRINSIC_W_CHAIN || Opcode == ISD::INTRINSIC_VOID) 4404 return TLI->isGuaranteedNotToBeUndefOrPoisonForTargetNode( 4405 Op, DemandedElts, *this, PoisonOnly, Depth); 4406 break; 4407 } 4408 4409 return false; 4410 } 4411 4412 bool SelectionDAG::isBaseWithConstantOffset(SDValue Op) const { 4413 if ((Op.getOpcode() != ISD::ADD && Op.getOpcode() != ISD::OR) || 4414 !isa<ConstantSDNode>(Op.getOperand(1))) 4415 return false; 4416 4417 if (Op.getOpcode() == ISD::OR && 4418 !MaskedValueIsZero(Op.getOperand(0), Op.getConstantOperandAPInt(1))) 4419 return false; 4420 4421 return true; 4422 } 4423 4424 bool SelectionDAG::isKnownNeverNaN(SDValue Op, bool SNaN, unsigned Depth) const { 4425 // If we're told that NaNs won't happen, assume they won't. 4426 if (getTarget().Options.NoNaNsFPMath || Op->getFlags().hasNoNaNs()) 4427 return true; 4428 4429 if (Depth >= MaxRecursionDepth) 4430 return false; // Limit search depth. 4431 4432 // TODO: Handle vectors. 4433 // If the value is a constant, we can obviously see if it is a NaN or not. 4434 if (const ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(Op)) { 4435 return !C->getValueAPF().isNaN() || 4436 (SNaN && !C->getValueAPF().isSignaling()); 4437 } 4438 4439 unsigned Opcode = Op.getOpcode(); 4440 switch (Opcode) { 4441 case ISD::FADD: 4442 case ISD::FSUB: 4443 case ISD::FMUL: 4444 case ISD::FDIV: 4445 case ISD::FREM: 4446 case ISD::FSIN: 4447 case ISD::FCOS: { 4448 if (SNaN) 4449 return true; 4450 // TODO: Need isKnownNeverInfinity 4451 return false; 4452 } 4453 case ISD::FCANONICALIZE: 4454 case ISD::FEXP: 4455 case ISD::FEXP2: 4456 case ISD::FTRUNC: 4457 case ISD::FFLOOR: 4458 case ISD::FCEIL: 4459 case ISD::FROUND: 4460 case ISD::FROUNDEVEN: 4461 case ISD::FRINT: 4462 case ISD::FNEARBYINT: { 4463 if (SNaN) 4464 return true; 4465 return isKnownNeverNaN(Op.getOperand(0), SNaN, Depth + 1); 4466 } 4467 case ISD::FABS: 4468 case ISD::FNEG: 4469 case ISD::FCOPYSIGN: { 4470 return isKnownNeverNaN(Op.getOperand(0), SNaN, Depth + 1); 4471 } 4472 case ISD::SELECT: 4473 return isKnownNeverNaN(Op.getOperand(1), SNaN, Depth + 1) && 4474 isKnownNeverNaN(Op.getOperand(2), SNaN, Depth + 1); 4475 case ISD::FP_EXTEND: 4476 case ISD::FP_ROUND: { 4477 if (SNaN) 4478 return true; 4479 return isKnownNeverNaN(Op.getOperand(0), SNaN, Depth + 1); 4480 } 4481 case ISD::SINT_TO_FP: 4482 case ISD::UINT_TO_FP: 4483 return true; 4484 case ISD::FMA: 4485 case ISD::FMAD: { 4486 if (SNaN) 4487 return true; 4488 return isKnownNeverNaN(Op.getOperand(0), SNaN, Depth + 1) && 4489 isKnownNeverNaN(Op.getOperand(1), SNaN, Depth + 1) && 4490 isKnownNeverNaN(Op.getOperand(2), SNaN, Depth + 1); 4491 } 4492 case ISD::FSQRT: // Need is known positive 4493 case ISD::FLOG: 4494 case ISD::FLOG2: 4495 case ISD::FLOG10: 4496 case ISD::FPOWI: 4497 case ISD::FPOW: { 4498 if (SNaN) 4499 return true; 4500 // TODO: Refine on operand 4501 return false; 4502 } 4503 case ISD::FMINNUM: 4504 case ISD::FMAXNUM: { 4505 // Only one needs to be known not-nan, since it will be returned if the 4506 // other ends up being one. 4507 return isKnownNeverNaN(Op.getOperand(0), SNaN, Depth + 1) || 4508 isKnownNeverNaN(Op.getOperand(1), SNaN, Depth + 1); 4509 } 4510 case ISD::FMINNUM_IEEE: 4511 case ISD::FMAXNUM_IEEE: { 4512 if (SNaN) 4513 return true; 4514 // This can return a NaN if either operand is an sNaN, or if both operands 4515 // are NaN. 4516 return (isKnownNeverNaN(Op.getOperand(0), false, Depth + 1) && 4517 isKnownNeverSNaN(Op.getOperand(1), Depth + 1)) || 4518 (isKnownNeverNaN(Op.getOperand(1), false, Depth + 1) && 4519 isKnownNeverSNaN(Op.getOperand(0), Depth + 1)); 4520 } 4521 case ISD::FMINIMUM: 4522 case ISD::FMAXIMUM: { 4523 // TODO: Does this quiet or return the origina NaN as-is? 4524 return isKnownNeverNaN(Op.getOperand(0), SNaN, Depth + 1) && 4525 isKnownNeverNaN(Op.getOperand(1), SNaN, Depth + 1); 4526 } 4527 case ISD::EXTRACT_VECTOR_ELT: { 4528 return isKnownNeverNaN(Op.getOperand(0), SNaN, Depth + 1); 4529 } 4530 default: 4531 if (Opcode >= ISD::BUILTIN_OP_END || 4532 Opcode == ISD::INTRINSIC_WO_CHAIN || 4533 Opcode == ISD::INTRINSIC_W_CHAIN || 4534 Opcode == ISD::INTRINSIC_VOID) { 4535 return TLI->isKnownNeverNaNForTargetNode(Op, *this, SNaN, Depth); 4536 } 4537 4538 return false; 4539 } 4540 } 4541 4542 bool SelectionDAG::isKnownNeverZeroFloat(SDValue Op) const { 4543 assert(Op.getValueType().isFloatingPoint() && 4544 "Floating point type expected"); 4545 4546 // If the value is a constant, we can obviously see if it is a zero or not. 4547 // TODO: Add BuildVector support. 4548 if (const ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(Op)) 4549 return !C->isZero(); 4550 return false; 4551 } 4552 4553 bool SelectionDAG::isKnownNeverZero(SDValue Op) const { 4554 assert(!Op.getValueType().isFloatingPoint() && 4555 "Floating point types unsupported - use isKnownNeverZeroFloat"); 4556 4557 // If the value is a constant, we can obviously see if it is a zero or not. 4558 if (ISD::matchUnaryPredicate(Op, 4559 [](ConstantSDNode *C) { return !C->isZero(); })) 4560 return true; 4561 4562 // TODO: Recognize more cases here. 4563 switch (Op.getOpcode()) { 4564 default: break; 4565 case ISD::OR: 4566 if (isKnownNeverZero(Op.getOperand(1)) || 4567 isKnownNeverZero(Op.getOperand(0))) 4568 return true; 4569 break; 4570 } 4571 4572 return false; 4573 } 4574 4575 bool SelectionDAG::isEqualTo(SDValue A, SDValue B) const { 4576 // Check the obvious case. 4577 if (A == B) return true; 4578 4579 // For for negative and positive zero. 4580 if (const ConstantFPSDNode *CA = dyn_cast<ConstantFPSDNode>(A)) 4581 if (const ConstantFPSDNode *CB = dyn_cast<ConstantFPSDNode>(B)) 4582 if (CA->isZero() && CB->isZero()) return true; 4583 4584 // Otherwise they may not be equal. 4585 return false; 4586 } 4587 4588 // FIXME: unify with llvm::haveNoCommonBitsSet. 4589 bool SelectionDAG::haveNoCommonBitsSet(SDValue A, SDValue B) const { 4590 assert(A.getValueType() == B.getValueType() && 4591 "Values must have the same type"); 4592 // Match masked merge pattern (X & ~M) op (Y & M) 4593 if (A->getOpcode() == ISD::AND && B->getOpcode() == ISD::AND) { 4594 auto MatchNoCommonBitsPattern = [&](SDValue NotM, SDValue And) { 4595 if (isBitwiseNot(NotM, true)) { 4596 SDValue NotOperand = NotM->getOperand(0); 4597 return NotOperand == And->getOperand(0) || 4598 NotOperand == And->getOperand(1); 4599 } 4600 return false; 4601 }; 4602 if (MatchNoCommonBitsPattern(A->getOperand(0), B) || 4603 MatchNoCommonBitsPattern(A->getOperand(1), B) || 4604 MatchNoCommonBitsPattern(B->getOperand(0), A) || 4605 MatchNoCommonBitsPattern(B->getOperand(1), A)) 4606 return true; 4607 } 4608 return KnownBits::haveNoCommonBitsSet(computeKnownBits(A), 4609 computeKnownBits(B)); 4610 } 4611 4612 static SDValue FoldSTEP_VECTOR(const SDLoc &DL, EVT VT, SDValue Step, 4613 SelectionDAG &DAG) { 4614 if (cast<ConstantSDNode>(Step)->isZero()) 4615 return DAG.getConstant(0, DL, VT); 4616 4617 return SDValue(); 4618 } 4619 4620 static SDValue FoldBUILD_VECTOR(const SDLoc &DL, EVT VT, 4621 ArrayRef<SDValue> Ops, 4622 SelectionDAG &DAG) { 4623 int NumOps = Ops.size(); 4624 assert(NumOps != 0 && "Can't build an empty vector!"); 4625 assert(!VT.isScalableVector() && 4626 "BUILD_VECTOR cannot be used with scalable types"); 4627 assert(VT.getVectorNumElements() == (unsigned)NumOps && 4628 "Incorrect element count in BUILD_VECTOR!"); 4629 4630 // BUILD_VECTOR of UNDEFs is UNDEF. 4631 if (llvm::all_of(Ops, [](SDValue Op) { return Op.isUndef(); })) 4632 return DAG.getUNDEF(VT); 4633 4634 // BUILD_VECTOR of seq extract/insert from the same vector + type is Identity. 4635 SDValue IdentitySrc; 4636 bool IsIdentity = true; 4637 for (int i = 0; i != NumOps; ++i) { 4638 if (Ops[i].getOpcode() != ISD::EXTRACT_VECTOR_ELT || 4639 Ops[i].getOperand(0).getValueType() != VT || 4640 (IdentitySrc && Ops[i].getOperand(0) != IdentitySrc) || 4641 !isa<ConstantSDNode>(Ops[i].getOperand(1)) || 4642 cast<ConstantSDNode>(Ops[i].getOperand(1))->getAPIntValue() != i) { 4643 IsIdentity = false; 4644 break; 4645 } 4646 IdentitySrc = Ops[i].getOperand(0); 4647 } 4648 if (IsIdentity) 4649 return IdentitySrc; 4650 4651 return SDValue(); 4652 } 4653 4654 /// Try to simplify vector concatenation to an input value, undef, or build 4655 /// vector. 4656 static SDValue foldCONCAT_VECTORS(const SDLoc &DL, EVT VT, 4657 ArrayRef<SDValue> Ops, 4658 SelectionDAG &DAG) { 4659 assert(!Ops.empty() && "Can't concatenate an empty list of vectors!"); 4660 assert(llvm::all_of(Ops, 4661 [Ops](SDValue Op) { 4662 return Ops[0].getValueType() == Op.getValueType(); 4663 }) && 4664 "Concatenation of vectors with inconsistent value types!"); 4665 assert((Ops[0].getValueType().getVectorElementCount() * Ops.size()) == 4666 VT.getVectorElementCount() && 4667 "Incorrect element count in vector concatenation!"); 4668 4669 if (Ops.size() == 1) 4670 return Ops[0]; 4671 4672 // Concat of UNDEFs is UNDEF. 4673 if (llvm::all_of(Ops, [](SDValue Op) { return Op.isUndef(); })) 4674 return DAG.getUNDEF(VT); 4675 4676 // Scan the operands and look for extract operations from a single source 4677 // that correspond to insertion at the same location via this concatenation: 4678 // concat (extract X, 0*subvec_elts), (extract X, 1*subvec_elts), ... 4679 SDValue IdentitySrc; 4680 bool IsIdentity = true; 4681 for (unsigned i = 0, e = Ops.size(); i != e; ++i) { 4682 SDValue Op = Ops[i]; 4683 unsigned IdentityIndex = i * Op.getValueType().getVectorMinNumElements(); 4684 if (Op.getOpcode() != ISD::EXTRACT_SUBVECTOR || 4685 Op.getOperand(0).getValueType() != VT || 4686 (IdentitySrc && Op.getOperand(0) != IdentitySrc) || 4687 Op.getConstantOperandVal(1) != IdentityIndex) { 4688 IsIdentity = false; 4689 break; 4690 } 4691 assert((!IdentitySrc || IdentitySrc == Op.getOperand(0)) && 4692 "Unexpected identity source vector for concat of extracts"); 4693 IdentitySrc = Op.getOperand(0); 4694 } 4695 if (IsIdentity) { 4696 assert(IdentitySrc && "Failed to set source vector of extracts"); 4697 return IdentitySrc; 4698 } 4699 4700 // The code below this point is only designed to work for fixed width 4701 // vectors, so we bail out for now. 4702 if (VT.isScalableVector()) 4703 return SDValue(); 4704 4705 // A CONCAT_VECTOR with all UNDEF/BUILD_VECTOR operands can be 4706 // simplified to one big BUILD_VECTOR. 4707 // FIXME: Add support for SCALAR_TO_VECTOR as well. 4708 EVT SVT = VT.getScalarType(); 4709 SmallVector<SDValue, 16> Elts; 4710 for (SDValue Op : Ops) { 4711 EVT OpVT = Op.getValueType(); 4712 if (Op.isUndef()) 4713 Elts.append(OpVT.getVectorNumElements(), DAG.getUNDEF(SVT)); 4714 else if (Op.getOpcode() == ISD::BUILD_VECTOR) 4715 Elts.append(Op->op_begin(), Op->op_end()); 4716 else 4717 return SDValue(); 4718 } 4719 4720 // BUILD_VECTOR requires all inputs to be of the same type, find the 4721 // maximum type and extend them all. 4722 for (SDValue Op : Elts) 4723 SVT = (SVT.bitsLT(Op.getValueType()) ? Op.getValueType() : SVT); 4724 4725 if (SVT.bitsGT(VT.getScalarType())) { 4726 for (SDValue &Op : Elts) { 4727 if (Op.isUndef()) 4728 Op = DAG.getUNDEF(SVT); 4729 else 4730 Op = DAG.getTargetLoweringInfo().isZExtFree(Op.getValueType(), SVT) 4731 ? DAG.getZExtOrTrunc(Op, DL, SVT) 4732 : DAG.getSExtOrTrunc(Op, DL, SVT); 4733 } 4734 } 4735 4736 SDValue V = DAG.getBuildVector(VT, DL, Elts); 4737 NewSDValueDbgMsg(V, "New node fold concat vectors: ", &DAG); 4738 return V; 4739 } 4740 4741 /// Gets or creates the specified node. 4742 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT) { 4743 FoldingSetNodeID ID; 4744 AddNodeIDNode(ID, Opcode, getVTList(VT), None); 4745 void *IP = nullptr; 4746 if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP)) 4747 return SDValue(E, 0); 4748 4749 auto *N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), 4750 getVTList(VT)); 4751 CSEMap.InsertNode(N, IP); 4752 4753 InsertNode(N); 4754 SDValue V = SDValue(N, 0); 4755 NewSDValueDbgMsg(V, "Creating new node: ", this); 4756 return V; 4757 } 4758 4759 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT, 4760 SDValue Operand) { 4761 SDNodeFlags Flags; 4762 if (Inserter) 4763 Flags = Inserter->getFlags(); 4764 return getNode(Opcode, DL, VT, Operand, Flags); 4765 } 4766 4767 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT, 4768 SDValue Operand, const SDNodeFlags Flags) { 4769 assert(Operand.getOpcode() != ISD::DELETED_NODE && 4770 "Operand is DELETED_NODE!"); 4771 // Constant fold unary operations with an integer constant operand. Even 4772 // opaque constant will be folded, because the folding of unary operations 4773 // doesn't create new constants with different values. Nevertheless, the 4774 // opaque flag is preserved during folding to prevent future folding with 4775 // other constants. 4776 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Operand)) { 4777 const APInt &Val = C->getAPIntValue(); 4778 switch (Opcode) { 4779 default: break; 4780 case ISD::SIGN_EXTEND: 4781 return getConstant(Val.sextOrTrunc(VT.getSizeInBits()), DL, VT, 4782 C->isTargetOpcode(), C->isOpaque()); 4783 case ISD::TRUNCATE: 4784 if (C->isOpaque()) 4785 break; 4786 LLVM_FALLTHROUGH; 4787 case ISD::ZERO_EXTEND: 4788 return getConstant(Val.zextOrTrunc(VT.getSizeInBits()), DL, VT, 4789 C->isTargetOpcode(), C->isOpaque()); 4790 case ISD::ANY_EXTEND: 4791 // Some targets like RISCV prefer to sign extend some types. 4792 if (TLI->isSExtCheaperThanZExt(Operand.getValueType(), VT)) 4793 return getConstant(Val.sextOrTrunc(VT.getSizeInBits()), DL, VT, 4794 C->isTargetOpcode(), C->isOpaque()); 4795 return getConstant(Val.zextOrTrunc(VT.getSizeInBits()), DL, VT, 4796 C->isTargetOpcode(), C->isOpaque()); 4797 case ISD::UINT_TO_FP: 4798 case ISD::SINT_TO_FP: { 4799 APFloat apf(EVTToAPFloatSemantics(VT), 4800 APInt::getZero(VT.getSizeInBits())); 4801 (void)apf.convertFromAPInt(Val, 4802 Opcode==ISD::SINT_TO_FP, 4803 APFloat::rmNearestTiesToEven); 4804 return getConstantFP(apf, DL, VT); 4805 } 4806 case ISD::BITCAST: 4807 if (VT == MVT::f16 && C->getValueType(0) == MVT::i16) 4808 return getConstantFP(APFloat(APFloat::IEEEhalf(), Val), DL, VT); 4809 if (VT == MVT::f32 && C->getValueType(0) == MVT::i32) 4810 return getConstantFP(APFloat(APFloat::IEEEsingle(), Val), DL, VT); 4811 if (VT == MVT::f64 && C->getValueType(0) == MVT::i64) 4812 return getConstantFP(APFloat(APFloat::IEEEdouble(), Val), DL, VT); 4813 if (VT == MVT::f128 && C->getValueType(0) == MVT::i128) 4814 return getConstantFP(APFloat(APFloat::IEEEquad(), Val), DL, VT); 4815 break; 4816 case ISD::ABS: 4817 return getConstant(Val.abs(), DL, VT, C->isTargetOpcode(), 4818 C->isOpaque()); 4819 case ISD::BITREVERSE: 4820 return getConstant(Val.reverseBits(), DL, VT, C->isTargetOpcode(), 4821 C->isOpaque()); 4822 case ISD::BSWAP: 4823 return getConstant(Val.byteSwap(), DL, VT, C->isTargetOpcode(), 4824 C->isOpaque()); 4825 case ISD::CTPOP: 4826 return getConstant(Val.countPopulation(), DL, VT, C->isTargetOpcode(), 4827 C->isOpaque()); 4828 case ISD::CTLZ: 4829 case ISD::CTLZ_ZERO_UNDEF: 4830 return getConstant(Val.countLeadingZeros(), DL, VT, C->isTargetOpcode(), 4831 C->isOpaque()); 4832 case ISD::CTTZ: 4833 case ISD::CTTZ_ZERO_UNDEF: 4834 return getConstant(Val.countTrailingZeros(), DL, VT, C->isTargetOpcode(), 4835 C->isOpaque()); 4836 case ISD::FP16_TO_FP: { 4837 bool Ignored; 4838 APFloat FPV(APFloat::IEEEhalf(), 4839 (Val.getBitWidth() == 16) ? Val : Val.trunc(16)); 4840 4841 // This can return overflow, underflow, or inexact; we don't care. 4842 // FIXME need to be more flexible about rounding mode. 4843 (void)FPV.convert(EVTToAPFloatSemantics(VT), 4844 APFloat::rmNearestTiesToEven, &Ignored); 4845 return getConstantFP(FPV, DL, VT); 4846 } 4847 case ISD::STEP_VECTOR: { 4848 if (SDValue V = FoldSTEP_VECTOR(DL, VT, Operand, *this)) 4849 return V; 4850 break; 4851 } 4852 } 4853 } 4854 4855 // Constant fold unary operations with a floating point constant operand. 4856 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(Operand)) { 4857 APFloat V = C->getValueAPF(); // make copy 4858 switch (Opcode) { 4859 case ISD::FNEG: 4860 V.changeSign(); 4861 return getConstantFP(V, DL, VT); 4862 case ISD::FABS: 4863 V.clearSign(); 4864 return getConstantFP(V, DL, VT); 4865 case ISD::FCEIL: { 4866 APFloat::opStatus fs = V.roundToIntegral(APFloat::rmTowardPositive); 4867 if (fs == APFloat::opOK || fs == APFloat::opInexact) 4868 return getConstantFP(V, DL, VT); 4869 break; 4870 } 4871 case ISD::FTRUNC: { 4872 APFloat::opStatus fs = V.roundToIntegral(APFloat::rmTowardZero); 4873 if (fs == APFloat::opOK || fs == APFloat::opInexact) 4874 return getConstantFP(V, DL, VT); 4875 break; 4876 } 4877 case ISD::FFLOOR: { 4878 APFloat::opStatus fs = V.roundToIntegral(APFloat::rmTowardNegative); 4879 if (fs == APFloat::opOK || fs == APFloat::opInexact) 4880 return getConstantFP(V, DL, VT); 4881 break; 4882 } 4883 case ISD::FP_EXTEND: { 4884 bool ignored; 4885 // This can return overflow, underflow, or inexact; we don't care. 4886 // FIXME need to be more flexible about rounding mode. 4887 (void)V.convert(EVTToAPFloatSemantics(VT), 4888 APFloat::rmNearestTiesToEven, &ignored); 4889 return getConstantFP(V, DL, VT); 4890 } 4891 case ISD::FP_TO_SINT: 4892 case ISD::FP_TO_UINT: { 4893 bool ignored; 4894 APSInt IntVal(VT.getSizeInBits(), Opcode == ISD::FP_TO_UINT); 4895 // FIXME need to be more flexible about rounding mode. 4896 APFloat::opStatus s = 4897 V.convertToInteger(IntVal, APFloat::rmTowardZero, &ignored); 4898 if (s == APFloat::opInvalidOp) // inexact is OK, in fact usual 4899 break; 4900 return getConstant(IntVal, DL, VT); 4901 } 4902 case ISD::BITCAST: 4903 if (VT == MVT::i16 && C->getValueType(0) == MVT::f16) 4904 return getConstant((uint16_t)V.bitcastToAPInt().getZExtValue(), DL, VT); 4905 if (VT == MVT::i16 && C->getValueType(0) == MVT::bf16) 4906 return getConstant((uint16_t)V.bitcastToAPInt().getZExtValue(), DL, VT); 4907 if (VT == MVT::i32 && C->getValueType(0) == MVT::f32) 4908 return getConstant((uint32_t)V.bitcastToAPInt().getZExtValue(), DL, VT); 4909 if (VT == MVT::i64 && C->getValueType(0) == MVT::f64) 4910 return getConstant(V.bitcastToAPInt().getZExtValue(), DL, VT); 4911 break; 4912 case ISD::FP_TO_FP16: { 4913 bool Ignored; 4914 // This can return overflow, underflow, or inexact; we don't care. 4915 // FIXME need to be more flexible about rounding mode. 4916 (void)V.convert(APFloat::IEEEhalf(), 4917 APFloat::rmNearestTiesToEven, &Ignored); 4918 return getConstant(V.bitcastToAPInt().getZExtValue(), DL, VT); 4919 } 4920 } 4921 } 4922 4923 // Constant fold unary operations with a vector integer or float operand. 4924 switch (Opcode) { 4925 default: 4926 // FIXME: Entirely reasonable to perform folding of other unary 4927 // operations here as the need arises. 4928 break; 4929 case ISD::FNEG: 4930 case ISD::FABS: 4931 case ISD::FCEIL: 4932 case ISD::FTRUNC: 4933 case ISD::FFLOOR: 4934 case ISD::FP_EXTEND: 4935 case ISD::FP_TO_SINT: 4936 case ISD::FP_TO_UINT: 4937 case ISD::TRUNCATE: 4938 case ISD::ANY_EXTEND: 4939 case ISD::ZERO_EXTEND: 4940 case ISD::SIGN_EXTEND: 4941 case ISD::UINT_TO_FP: 4942 case ISD::SINT_TO_FP: 4943 case ISD::ABS: 4944 case ISD::BITREVERSE: 4945 case ISD::BSWAP: 4946 case ISD::CTLZ: 4947 case ISD::CTLZ_ZERO_UNDEF: 4948 case ISD::CTTZ: 4949 case ISD::CTTZ_ZERO_UNDEF: 4950 case ISD::CTPOP: { 4951 SDValue Ops = {Operand}; 4952 if (SDValue Fold = FoldConstantArithmetic(Opcode, DL, VT, Ops)) 4953 return Fold; 4954 } 4955 } 4956 4957 unsigned OpOpcode = Operand.getNode()->getOpcode(); 4958 switch (Opcode) { 4959 case ISD::STEP_VECTOR: 4960 assert(VT.isScalableVector() && 4961 "STEP_VECTOR can only be used with scalable types"); 4962 assert(OpOpcode == ISD::TargetConstant && 4963 VT.getVectorElementType() == Operand.getValueType() && 4964 "Unexpected step operand"); 4965 break; 4966 case ISD::FREEZE: 4967 assert(VT == Operand.getValueType() && "Unexpected VT!"); 4968 break; 4969 case ISD::TokenFactor: 4970 case ISD::MERGE_VALUES: 4971 case ISD::CONCAT_VECTORS: 4972 return Operand; // Factor, merge or concat of one node? No need. 4973 case ISD::BUILD_VECTOR: { 4974 // Attempt to simplify BUILD_VECTOR. 4975 SDValue Ops[] = {Operand}; 4976 if (SDValue V = FoldBUILD_VECTOR(DL, VT, Ops, *this)) 4977 return V; 4978 break; 4979 } 4980 case ISD::FP_ROUND: llvm_unreachable("Invalid method to make FP_ROUND node"); 4981 case ISD::FP_EXTEND: 4982 assert(VT.isFloatingPoint() && 4983 Operand.getValueType().isFloatingPoint() && "Invalid FP cast!"); 4984 if (Operand.getValueType() == VT) return Operand; // noop conversion. 4985 assert((!VT.isVector() || 4986 VT.getVectorElementCount() == 4987 Operand.getValueType().getVectorElementCount()) && 4988 "Vector element count mismatch!"); 4989 assert(Operand.getValueType().bitsLT(VT) && 4990 "Invalid fpext node, dst < src!"); 4991 if (Operand.isUndef()) 4992 return getUNDEF(VT); 4993 break; 4994 case ISD::FP_TO_SINT: 4995 case ISD::FP_TO_UINT: 4996 if (Operand.isUndef()) 4997 return getUNDEF(VT); 4998 break; 4999 case ISD::SINT_TO_FP: 5000 case ISD::UINT_TO_FP: 5001 // [us]itofp(undef) = 0, because the result value is bounded. 5002 if (Operand.isUndef()) 5003 return getConstantFP(0.0, DL, VT); 5004 break; 5005 case ISD::SIGN_EXTEND: 5006 assert(VT.isInteger() && Operand.getValueType().isInteger() && 5007 "Invalid SIGN_EXTEND!"); 5008 assert(VT.isVector() == Operand.getValueType().isVector() && 5009 "SIGN_EXTEND result type type should be vector iff the operand " 5010 "type is vector!"); 5011 if (Operand.getValueType() == VT) return Operand; // noop extension 5012 assert((!VT.isVector() || 5013 VT.getVectorElementCount() == 5014 Operand.getValueType().getVectorElementCount()) && 5015 "Vector element count mismatch!"); 5016 assert(Operand.getValueType().bitsLT(VT) && 5017 "Invalid sext node, dst < src!"); 5018 if (OpOpcode == ISD::SIGN_EXTEND || OpOpcode == ISD::ZERO_EXTEND) 5019 return getNode(OpOpcode, DL, VT, Operand.getOperand(0)); 5020 if (OpOpcode == ISD::UNDEF) 5021 // sext(undef) = 0, because the top bits will all be the same. 5022 return getConstant(0, DL, VT); 5023 break; 5024 case ISD::ZERO_EXTEND: 5025 assert(VT.isInteger() && Operand.getValueType().isInteger() && 5026 "Invalid ZERO_EXTEND!"); 5027 assert(VT.isVector() == Operand.getValueType().isVector() && 5028 "ZERO_EXTEND result type type should be vector iff the operand " 5029 "type is vector!"); 5030 if (Operand.getValueType() == VT) return Operand; // noop extension 5031 assert((!VT.isVector() || 5032 VT.getVectorElementCount() == 5033 Operand.getValueType().getVectorElementCount()) && 5034 "Vector element count mismatch!"); 5035 assert(Operand.getValueType().bitsLT(VT) && 5036 "Invalid zext node, dst < src!"); 5037 if (OpOpcode == ISD::ZERO_EXTEND) // (zext (zext x)) -> (zext x) 5038 return getNode(ISD::ZERO_EXTEND, DL, VT, Operand.getOperand(0)); 5039 if (OpOpcode == ISD::UNDEF) 5040 // zext(undef) = 0, because the top bits will be zero. 5041 return getConstant(0, DL, VT); 5042 break; 5043 case ISD::ANY_EXTEND: 5044 assert(VT.isInteger() && Operand.getValueType().isInteger() && 5045 "Invalid ANY_EXTEND!"); 5046 assert(VT.isVector() == Operand.getValueType().isVector() && 5047 "ANY_EXTEND result type type should be vector iff the operand " 5048 "type is vector!"); 5049 if (Operand.getValueType() == VT) return Operand; // noop extension 5050 assert((!VT.isVector() || 5051 VT.getVectorElementCount() == 5052 Operand.getValueType().getVectorElementCount()) && 5053 "Vector element count mismatch!"); 5054 assert(Operand.getValueType().bitsLT(VT) && 5055 "Invalid anyext node, dst < src!"); 5056 5057 if (OpOpcode == ISD::ZERO_EXTEND || OpOpcode == ISD::SIGN_EXTEND || 5058 OpOpcode == ISD::ANY_EXTEND) 5059 // (ext (zext x)) -> (zext x) and (ext (sext x)) -> (sext x) 5060 return getNode(OpOpcode, DL, VT, Operand.getOperand(0)); 5061 if (OpOpcode == ISD::UNDEF) 5062 return getUNDEF(VT); 5063 5064 // (ext (trunc x)) -> x 5065 if (OpOpcode == ISD::TRUNCATE) { 5066 SDValue OpOp = Operand.getOperand(0); 5067 if (OpOp.getValueType() == VT) { 5068 transferDbgValues(Operand, OpOp); 5069 return OpOp; 5070 } 5071 } 5072 break; 5073 case ISD::TRUNCATE: 5074 assert(VT.isInteger() && Operand.getValueType().isInteger() && 5075 "Invalid TRUNCATE!"); 5076 assert(VT.isVector() == Operand.getValueType().isVector() && 5077 "TRUNCATE result type type should be vector iff the operand " 5078 "type is vector!"); 5079 if (Operand.getValueType() == VT) return Operand; // noop truncate 5080 assert((!VT.isVector() || 5081 VT.getVectorElementCount() == 5082 Operand.getValueType().getVectorElementCount()) && 5083 "Vector element count mismatch!"); 5084 assert(Operand.getValueType().bitsGT(VT) && 5085 "Invalid truncate node, src < dst!"); 5086 if (OpOpcode == ISD::TRUNCATE) 5087 return getNode(ISD::TRUNCATE, DL, VT, Operand.getOperand(0)); 5088 if (OpOpcode == ISD::ZERO_EXTEND || OpOpcode == ISD::SIGN_EXTEND || 5089 OpOpcode == ISD::ANY_EXTEND) { 5090 // If the source is smaller than the dest, we still need an extend. 5091 if (Operand.getOperand(0).getValueType().getScalarType() 5092 .bitsLT(VT.getScalarType())) 5093 return getNode(OpOpcode, DL, VT, Operand.getOperand(0)); 5094 if (Operand.getOperand(0).getValueType().bitsGT(VT)) 5095 return getNode(ISD::TRUNCATE, DL, VT, Operand.getOperand(0)); 5096 return Operand.getOperand(0); 5097 } 5098 if (OpOpcode == ISD::UNDEF) 5099 return getUNDEF(VT); 5100 if (OpOpcode == ISD::VSCALE && !NewNodesMustHaveLegalTypes) 5101 return getVScale(DL, VT, Operand.getConstantOperandAPInt(0)); 5102 break; 5103 case ISD::ANY_EXTEND_VECTOR_INREG: 5104 case ISD::ZERO_EXTEND_VECTOR_INREG: 5105 case ISD::SIGN_EXTEND_VECTOR_INREG: 5106 assert(VT.isVector() && "This DAG node is restricted to vector types."); 5107 assert(Operand.getValueType().bitsLE(VT) && 5108 "The input must be the same size or smaller than the result."); 5109 assert(VT.getVectorMinNumElements() < 5110 Operand.getValueType().getVectorMinNumElements() && 5111 "The destination vector type must have fewer lanes than the input."); 5112 break; 5113 case ISD::ABS: 5114 assert(VT.isInteger() && VT == Operand.getValueType() && 5115 "Invalid ABS!"); 5116 if (OpOpcode == ISD::UNDEF) 5117 return getUNDEF(VT); 5118 break; 5119 case ISD::BSWAP: 5120 assert(VT.isInteger() && VT == Operand.getValueType() && 5121 "Invalid BSWAP!"); 5122 assert((VT.getScalarSizeInBits() % 16 == 0) && 5123 "BSWAP types must be a multiple of 16 bits!"); 5124 if (OpOpcode == ISD::UNDEF) 5125 return getUNDEF(VT); 5126 // bswap(bswap(X)) -> X. 5127 if (OpOpcode == ISD::BSWAP) 5128 return Operand.getOperand(0); 5129 break; 5130 case ISD::BITREVERSE: 5131 assert(VT.isInteger() && VT == Operand.getValueType() && 5132 "Invalid BITREVERSE!"); 5133 if (OpOpcode == ISD::UNDEF) 5134 return getUNDEF(VT); 5135 break; 5136 case ISD::BITCAST: 5137 assert(VT.getSizeInBits() == Operand.getValueSizeInBits() && 5138 "Cannot BITCAST between types of different sizes!"); 5139 if (VT == Operand.getValueType()) return Operand; // noop conversion. 5140 if (OpOpcode == ISD::BITCAST) // bitconv(bitconv(x)) -> bitconv(x) 5141 return getNode(ISD::BITCAST, DL, VT, Operand.getOperand(0)); 5142 if (OpOpcode == ISD::UNDEF) 5143 return getUNDEF(VT); 5144 break; 5145 case ISD::SCALAR_TO_VECTOR: 5146 assert(VT.isVector() && !Operand.getValueType().isVector() && 5147 (VT.getVectorElementType() == Operand.getValueType() || 5148 (VT.getVectorElementType().isInteger() && 5149 Operand.getValueType().isInteger() && 5150 VT.getVectorElementType().bitsLE(Operand.getValueType()))) && 5151 "Illegal SCALAR_TO_VECTOR node!"); 5152 if (OpOpcode == ISD::UNDEF) 5153 return getUNDEF(VT); 5154 // scalar_to_vector(extract_vector_elt V, 0) -> V, top bits are undefined. 5155 if (OpOpcode == ISD::EXTRACT_VECTOR_ELT && 5156 isa<ConstantSDNode>(Operand.getOperand(1)) && 5157 Operand.getConstantOperandVal(1) == 0 && 5158 Operand.getOperand(0).getValueType() == VT) 5159 return Operand.getOperand(0); 5160 break; 5161 case ISD::FNEG: 5162 // Negation of an unknown bag of bits is still completely undefined. 5163 if (OpOpcode == ISD::UNDEF) 5164 return getUNDEF(VT); 5165 5166 if (OpOpcode == ISD::FNEG) // --X -> X 5167 return Operand.getOperand(0); 5168 break; 5169 case ISD::FABS: 5170 if (OpOpcode == ISD::FNEG) // abs(-X) -> abs(X) 5171 return getNode(ISD::FABS, DL, VT, Operand.getOperand(0)); 5172 break; 5173 case ISD::VSCALE: 5174 assert(VT == Operand.getValueType() && "Unexpected VT!"); 5175 break; 5176 case ISD::CTPOP: 5177 if (Operand.getValueType().getScalarType() == MVT::i1) 5178 return Operand; 5179 break; 5180 case ISD::CTLZ: 5181 case ISD::CTTZ: 5182 if (Operand.getValueType().getScalarType() == MVT::i1) 5183 return getNOT(DL, Operand, Operand.getValueType()); 5184 break; 5185 case ISD::VECREDUCE_SMIN: 5186 case ISD::VECREDUCE_UMAX: 5187 if (Operand.getValueType().getScalarType() == MVT::i1) 5188 return getNode(ISD::VECREDUCE_OR, DL, VT, Operand); 5189 break; 5190 case ISD::VECREDUCE_SMAX: 5191 case ISD::VECREDUCE_UMIN: 5192 if (Operand.getValueType().getScalarType() == MVT::i1) 5193 return getNode(ISD::VECREDUCE_AND, DL, VT, Operand); 5194 break; 5195 } 5196 5197 SDNode *N; 5198 SDVTList VTs = getVTList(VT); 5199 SDValue Ops[] = {Operand}; 5200 if (VT != MVT::Glue) { // Don't CSE flag producing nodes 5201 FoldingSetNodeID ID; 5202 AddNodeIDNode(ID, Opcode, VTs, Ops); 5203 void *IP = nullptr; 5204 if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP)) { 5205 E->intersectFlagsWith(Flags); 5206 return SDValue(E, 0); 5207 } 5208 5209 N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs); 5210 N->setFlags(Flags); 5211 createOperands(N, Ops); 5212 CSEMap.InsertNode(N, IP); 5213 } else { 5214 N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs); 5215 createOperands(N, Ops); 5216 } 5217 5218 InsertNode(N); 5219 SDValue V = SDValue(N, 0); 5220 NewSDValueDbgMsg(V, "Creating new node: ", this); 5221 return V; 5222 } 5223 5224 static llvm::Optional<APInt> FoldValue(unsigned Opcode, const APInt &C1, 5225 const APInt &C2) { 5226 switch (Opcode) { 5227 case ISD::ADD: return C1 + C2; 5228 case ISD::SUB: return C1 - C2; 5229 case ISD::MUL: return C1 * C2; 5230 case ISD::AND: return C1 & C2; 5231 case ISD::OR: return C1 | C2; 5232 case ISD::XOR: return C1 ^ C2; 5233 case ISD::SHL: return C1 << C2; 5234 case ISD::SRL: return C1.lshr(C2); 5235 case ISD::SRA: return C1.ashr(C2); 5236 case ISD::ROTL: return C1.rotl(C2); 5237 case ISD::ROTR: return C1.rotr(C2); 5238 case ISD::SMIN: return C1.sle(C2) ? C1 : C2; 5239 case ISD::SMAX: return C1.sge(C2) ? C1 : C2; 5240 case ISD::UMIN: return C1.ule(C2) ? C1 : C2; 5241 case ISD::UMAX: return C1.uge(C2) ? C1 : C2; 5242 case ISD::SADDSAT: return C1.sadd_sat(C2); 5243 case ISD::UADDSAT: return C1.uadd_sat(C2); 5244 case ISD::SSUBSAT: return C1.ssub_sat(C2); 5245 case ISD::USUBSAT: return C1.usub_sat(C2); 5246 case ISD::SSHLSAT: return C1.sshl_sat(C2); 5247 case ISD::USHLSAT: return C1.ushl_sat(C2); 5248 case ISD::UDIV: 5249 if (!C2.getBoolValue()) 5250 break; 5251 return C1.udiv(C2); 5252 case ISD::UREM: 5253 if (!C2.getBoolValue()) 5254 break; 5255 return C1.urem(C2); 5256 case ISD::SDIV: 5257 if (!C2.getBoolValue()) 5258 break; 5259 return C1.sdiv(C2); 5260 case ISD::SREM: 5261 if (!C2.getBoolValue()) 5262 break; 5263 return C1.srem(C2); 5264 case ISD::MULHS: { 5265 unsigned FullWidth = C1.getBitWidth() * 2; 5266 APInt C1Ext = C1.sext(FullWidth); 5267 APInt C2Ext = C2.sext(FullWidth); 5268 return (C1Ext * C2Ext).extractBits(C1.getBitWidth(), C1.getBitWidth()); 5269 } 5270 case ISD::MULHU: { 5271 unsigned FullWidth = C1.getBitWidth() * 2; 5272 APInt C1Ext = C1.zext(FullWidth); 5273 APInt C2Ext = C2.zext(FullWidth); 5274 return (C1Ext * C2Ext).extractBits(C1.getBitWidth(), C1.getBitWidth()); 5275 } 5276 } 5277 return llvm::None; 5278 } 5279 5280 SDValue SelectionDAG::FoldSymbolOffset(unsigned Opcode, EVT VT, 5281 const GlobalAddressSDNode *GA, 5282 const SDNode *N2) { 5283 if (GA->getOpcode() != ISD::GlobalAddress) 5284 return SDValue(); 5285 if (!TLI->isOffsetFoldingLegal(GA)) 5286 return SDValue(); 5287 auto *C2 = dyn_cast<ConstantSDNode>(N2); 5288 if (!C2) 5289 return SDValue(); 5290 int64_t Offset = C2->getSExtValue(); 5291 switch (Opcode) { 5292 case ISD::ADD: break; 5293 case ISD::SUB: Offset = -uint64_t(Offset); break; 5294 default: return SDValue(); 5295 } 5296 return getGlobalAddress(GA->getGlobal(), SDLoc(C2), VT, 5297 GA->getOffset() + uint64_t(Offset)); 5298 } 5299 5300 bool SelectionDAG::isUndef(unsigned Opcode, ArrayRef<SDValue> Ops) { 5301 switch (Opcode) { 5302 case ISD::SDIV: 5303 case ISD::UDIV: 5304 case ISD::SREM: 5305 case ISD::UREM: { 5306 // If a divisor is zero/undef or any element of a divisor vector is 5307 // zero/undef, the whole op is undef. 5308 assert(Ops.size() == 2 && "Div/rem should have 2 operands"); 5309 SDValue Divisor = Ops[1]; 5310 if (Divisor.isUndef() || isNullConstant(Divisor)) 5311 return true; 5312 5313 return ISD::isBuildVectorOfConstantSDNodes(Divisor.getNode()) && 5314 llvm::any_of(Divisor->op_values(), 5315 [](SDValue V) { return V.isUndef() || 5316 isNullConstant(V); }); 5317 // TODO: Handle signed overflow. 5318 } 5319 // TODO: Handle oversized shifts. 5320 default: 5321 return false; 5322 } 5323 } 5324 5325 SDValue SelectionDAG::FoldConstantArithmetic(unsigned Opcode, const SDLoc &DL, 5326 EVT VT, ArrayRef<SDValue> Ops) { 5327 // If the opcode is a target-specific ISD node, there's nothing we can 5328 // do here and the operand rules may not line up with the below, so 5329 // bail early. 5330 // We can't create a scalar CONCAT_VECTORS so skip it. It will break 5331 // for concats involving SPLAT_VECTOR. Concats of BUILD_VECTORS are handled by 5332 // foldCONCAT_VECTORS in getNode before this is called. 5333 if (Opcode >= ISD::BUILTIN_OP_END || Opcode == ISD::CONCAT_VECTORS) 5334 return SDValue(); 5335 5336 unsigned NumOps = Ops.size(); 5337 if (NumOps == 0) 5338 return SDValue(); 5339 5340 if (isUndef(Opcode, Ops)) 5341 return getUNDEF(VT); 5342 5343 // Handle binops special cases. 5344 if (NumOps == 2) { 5345 if (SDValue CFP = foldConstantFPMath(Opcode, DL, VT, Ops[0], Ops[1])) 5346 return CFP; 5347 5348 if (auto *C1 = dyn_cast<ConstantSDNode>(Ops[0])) { 5349 if (auto *C2 = dyn_cast<ConstantSDNode>(Ops[1])) { 5350 if (C1->isOpaque() || C2->isOpaque()) 5351 return SDValue(); 5352 5353 Optional<APInt> FoldAttempt = 5354 FoldValue(Opcode, C1->getAPIntValue(), C2->getAPIntValue()); 5355 if (!FoldAttempt) 5356 return SDValue(); 5357 5358 SDValue Folded = getConstant(FoldAttempt.getValue(), DL, VT); 5359 assert((!Folded || !VT.isVector()) && 5360 "Can't fold vectors ops with scalar operands"); 5361 return Folded; 5362 } 5363 } 5364 5365 // fold (add Sym, c) -> Sym+c 5366 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Ops[0])) 5367 return FoldSymbolOffset(Opcode, VT, GA, Ops[1].getNode()); 5368 if (TLI->isCommutativeBinOp(Opcode)) 5369 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Ops[1])) 5370 return FoldSymbolOffset(Opcode, VT, GA, Ops[0].getNode()); 5371 } 5372 5373 // This is for vector folding only from here on. 5374 if (!VT.isVector()) 5375 return SDValue(); 5376 5377 ElementCount NumElts = VT.getVectorElementCount(); 5378 5379 // See if we can fold through bitcasted integer ops. 5380 // TODO: Can we handle undef elements? 5381 if (NumOps == 2 && VT.isFixedLengthVector() && VT.isInteger() && 5382 Ops[0].getValueType() == VT && Ops[1].getValueType() == VT && 5383 Ops[0].getOpcode() == ISD::BITCAST && 5384 Ops[1].getOpcode() == ISD::BITCAST) { 5385 SDValue N1 = peekThroughBitcasts(Ops[0]); 5386 SDValue N2 = peekThroughBitcasts(Ops[1]); 5387 auto *BV1 = dyn_cast<BuildVectorSDNode>(N1); 5388 auto *BV2 = dyn_cast<BuildVectorSDNode>(N2); 5389 EVT BVVT = N1.getValueType(); 5390 if (BV1 && BV2 && BVVT.isInteger() && BVVT == N2.getValueType()) { 5391 bool IsLE = getDataLayout().isLittleEndian(); 5392 unsigned EltBits = VT.getScalarSizeInBits(); 5393 SmallVector<APInt> RawBits1, RawBits2; 5394 BitVector UndefElts1, UndefElts2; 5395 if (BV1->getConstantRawBits(IsLE, EltBits, RawBits1, UndefElts1) && 5396 BV2->getConstantRawBits(IsLE, EltBits, RawBits2, UndefElts2) && 5397 UndefElts1.none() && UndefElts2.none()) { 5398 SmallVector<APInt> RawBits; 5399 for (unsigned I = 0, E = NumElts.getFixedValue(); I != E; ++I) { 5400 Optional<APInt> Fold = FoldValue(Opcode, RawBits1[I], RawBits2[I]); 5401 if (!Fold) 5402 break; 5403 RawBits.push_back(Fold.getValue()); 5404 } 5405 if (RawBits.size() == NumElts.getFixedValue()) { 5406 // We have constant folded, but we need to cast this again back to 5407 // the original (possibly legalized) type. 5408 SmallVector<APInt> DstBits; 5409 BitVector DstUndefs; 5410 BuildVectorSDNode::recastRawBits(IsLE, BVVT.getScalarSizeInBits(), 5411 DstBits, RawBits, DstUndefs, 5412 BitVector(RawBits.size(), false)); 5413 EVT BVEltVT = BV1->getOperand(0).getValueType(); 5414 unsigned BVEltBits = BVEltVT.getSizeInBits(); 5415 SmallVector<SDValue> Ops(DstBits.size(), getUNDEF(BVEltVT)); 5416 for (unsigned I = 0, E = DstBits.size(); I != E; ++I) { 5417 if (DstUndefs[I]) 5418 continue; 5419 Ops[I] = getConstant(DstBits[I].sextOrSelf(BVEltBits), DL, BVEltVT); 5420 } 5421 return getBitcast(VT, getBuildVector(BVVT, DL, Ops)); 5422 } 5423 } 5424 } 5425 } 5426 5427 // Fold (mul step_vector(C0), C1) to (step_vector(C0 * C1)). 5428 // (shl step_vector(C0), C1) -> (step_vector(C0 << C1)) 5429 if ((Opcode == ISD::MUL || Opcode == ISD::SHL) && 5430 Ops[0].getOpcode() == ISD::STEP_VECTOR) { 5431 APInt RHSVal; 5432 if (ISD::isConstantSplatVector(Ops[1].getNode(), RHSVal)) { 5433 APInt NewStep = Opcode == ISD::MUL 5434 ? Ops[0].getConstantOperandAPInt(0) * RHSVal 5435 : Ops[0].getConstantOperandAPInt(0) << RHSVal; 5436 return getStepVector(DL, VT, NewStep); 5437 } 5438 } 5439 5440 auto IsScalarOrSameVectorSize = [NumElts](const SDValue &Op) { 5441 return !Op.getValueType().isVector() || 5442 Op.getValueType().getVectorElementCount() == NumElts; 5443 }; 5444 5445 auto IsBuildVectorSplatVectorOrUndef = [](const SDValue &Op) { 5446 return Op.isUndef() || Op.getOpcode() == ISD::CONDCODE || 5447 Op.getOpcode() == ISD::BUILD_VECTOR || 5448 Op.getOpcode() == ISD::SPLAT_VECTOR; 5449 }; 5450 5451 // All operands must be vector types with the same number of elements as 5452 // the result type and must be either UNDEF or a build/splat vector 5453 // or UNDEF scalars. 5454 if (!llvm::all_of(Ops, IsBuildVectorSplatVectorOrUndef) || 5455 !llvm::all_of(Ops, IsScalarOrSameVectorSize)) 5456 return SDValue(); 5457 5458 // If we are comparing vectors, then the result needs to be a i1 boolean 5459 // that is then sign-extended back to the legal result type. 5460 EVT SVT = (Opcode == ISD::SETCC ? MVT::i1 : VT.getScalarType()); 5461 5462 // Find legal integer scalar type for constant promotion and 5463 // ensure that its scalar size is at least as large as source. 5464 EVT LegalSVT = VT.getScalarType(); 5465 if (NewNodesMustHaveLegalTypes && LegalSVT.isInteger()) { 5466 LegalSVT = TLI->getTypeToTransformTo(*getContext(), LegalSVT); 5467 if (LegalSVT.bitsLT(VT.getScalarType())) 5468 return SDValue(); 5469 } 5470 5471 // For scalable vector types we know we're dealing with SPLAT_VECTORs. We 5472 // only have one operand to check. For fixed-length vector types we may have 5473 // a combination of BUILD_VECTOR and SPLAT_VECTOR. 5474 unsigned NumVectorElts = NumElts.isScalable() ? 1 : NumElts.getFixedValue(); 5475 5476 // Constant fold each scalar lane separately. 5477 SmallVector<SDValue, 4> ScalarResults; 5478 for (unsigned I = 0; I != NumVectorElts; I++) { 5479 SmallVector<SDValue, 4> ScalarOps; 5480 for (SDValue Op : Ops) { 5481 EVT InSVT = Op.getValueType().getScalarType(); 5482 if (Op.getOpcode() != ISD::BUILD_VECTOR && 5483 Op.getOpcode() != ISD::SPLAT_VECTOR) { 5484 if (Op.isUndef()) 5485 ScalarOps.push_back(getUNDEF(InSVT)); 5486 else 5487 ScalarOps.push_back(Op); 5488 continue; 5489 } 5490 5491 SDValue ScalarOp = 5492 Op.getOperand(Op.getOpcode() == ISD::SPLAT_VECTOR ? 0 : I); 5493 EVT ScalarVT = ScalarOp.getValueType(); 5494 5495 // Build vector (integer) scalar operands may need implicit 5496 // truncation - do this before constant folding. 5497 if (ScalarVT.isInteger() && ScalarVT.bitsGT(InSVT)) 5498 ScalarOp = getNode(ISD::TRUNCATE, DL, InSVT, ScalarOp); 5499 5500 ScalarOps.push_back(ScalarOp); 5501 } 5502 5503 // Constant fold the scalar operands. 5504 SDValue ScalarResult = getNode(Opcode, DL, SVT, ScalarOps); 5505 5506 // Legalize the (integer) scalar constant if necessary. 5507 if (LegalSVT != SVT) 5508 ScalarResult = getNode(ISD::SIGN_EXTEND, DL, LegalSVT, ScalarResult); 5509 5510 // Scalar folding only succeeded if the result is a constant or UNDEF. 5511 if (!ScalarResult.isUndef() && ScalarResult.getOpcode() != ISD::Constant && 5512 ScalarResult.getOpcode() != ISD::ConstantFP) 5513 return SDValue(); 5514 ScalarResults.push_back(ScalarResult); 5515 } 5516 5517 SDValue V = NumElts.isScalable() ? getSplatVector(VT, DL, ScalarResults[0]) 5518 : getBuildVector(VT, DL, ScalarResults); 5519 NewSDValueDbgMsg(V, "New node fold constant vector: ", this); 5520 return V; 5521 } 5522 5523 SDValue SelectionDAG::foldConstantFPMath(unsigned Opcode, const SDLoc &DL, 5524 EVT VT, SDValue N1, SDValue N2) { 5525 // TODO: We don't do any constant folding for strict FP opcodes here, but we 5526 // should. That will require dealing with a potentially non-default 5527 // rounding mode, checking the "opStatus" return value from the APFloat 5528 // math calculations, and possibly other variations. 5529 ConstantFPSDNode *N1CFP = isConstOrConstSplatFP(N1, /*AllowUndefs*/ false); 5530 ConstantFPSDNode *N2CFP = isConstOrConstSplatFP(N2, /*AllowUndefs*/ false); 5531 if (N1CFP && N2CFP) { 5532 APFloat C1 = N1CFP->getValueAPF(); // make copy 5533 const APFloat &C2 = N2CFP->getValueAPF(); 5534 switch (Opcode) { 5535 case ISD::FADD: 5536 C1.add(C2, APFloat::rmNearestTiesToEven); 5537 return getConstantFP(C1, DL, VT); 5538 case ISD::FSUB: 5539 C1.subtract(C2, APFloat::rmNearestTiesToEven); 5540 return getConstantFP(C1, DL, VT); 5541 case ISD::FMUL: 5542 C1.multiply(C2, APFloat::rmNearestTiesToEven); 5543 return getConstantFP(C1, DL, VT); 5544 case ISD::FDIV: 5545 C1.divide(C2, APFloat::rmNearestTiesToEven); 5546 return getConstantFP(C1, DL, VT); 5547 case ISD::FREM: 5548 C1.mod(C2); 5549 return getConstantFP(C1, DL, VT); 5550 case ISD::FCOPYSIGN: 5551 C1.copySign(C2); 5552 return getConstantFP(C1, DL, VT); 5553 case ISD::FMINNUM: 5554 return getConstantFP(minnum(C1, C2), DL, VT); 5555 case ISD::FMAXNUM: 5556 return getConstantFP(maxnum(C1, C2), DL, VT); 5557 case ISD::FMINIMUM: 5558 return getConstantFP(minimum(C1, C2), DL, VT); 5559 case ISD::FMAXIMUM: 5560 return getConstantFP(maximum(C1, C2), DL, VT); 5561 default: break; 5562 } 5563 } 5564 if (N1CFP && Opcode == ISD::FP_ROUND) { 5565 APFloat C1 = N1CFP->getValueAPF(); // make copy 5566 bool Unused; 5567 // This can return overflow, underflow, or inexact; we don't care. 5568 // FIXME need to be more flexible about rounding mode. 5569 (void) C1.convert(EVTToAPFloatSemantics(VT), APFloat::rmNearestTiesToEven, 5570 &Unused); 5571 return getConstantFP(C1, DL, VT); 5572 } 5573 5574 switch (Opcode) { 5575 case ISD::FSUB: 5576 // -0.0 - undef --> undef (consistent with "fneg undef") 5577 if (ConstantFPSDNode *N1C = isConstOrConstSplatFP(N1, /*AllowUndefs*/ true)) 5578 if (N1C && N1C->getValueAPF().isNegZero() && N2.isUndef()) 5579 return getUNDEF(VT); 5580 LLVM_FALLTHROUGH; 5581 5582 case ISD::FADD: 5583 case ISD::FMUL: 5584 case ISD::FDIV: 5585 case ISD::FREM: 5586 // If both operands are undef, the result is undef. If 1 operand is undef, 5587 // the result is NaN. This should match the behavior of the IR optimizer. 5588 if (N1.isUndef() && N2.isUndef()) 5589 return getUNDEF(VT); 5590 if (N1.isUndef() || N2.isUndef()) 5591 return getConstantFP(APFloat::getNaN(EVTToAPFloatSemantics(VT)), DL, VT); 5592 } 5593 return SDValue(); 5594 } 5595 5596 SDValue SelectionDAG::getAssertAlign(const SDLoc &DL, SDValue Val, Align A) { 5597 assert(Val.getValueType().isInteger() && "Invalid AssertAlign!"); 5598 5599 // There's no need to assert on a byte-aligned pointer. All pointers are at 5600 // least byte aligned. 5601 if (A == Align(1)) 5602 return Val; 5603 5604 FoldingSetNodeID ID; 5605 AddNodeIDNode(ID, ISD::AssertAlign, getVTList(Val.getValueType()), {Val}); 5606 ID.AddInteger(A.value()); 5607 5608 void *IP = nullptr; 5609 if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP)) 5610 return SDValue(E, 0); 5611 5612 auto *N = newSDNode<AssertAlignSDNode>(DL.getIROrder(), DL.getDebugLoc(), 5613 Val.getValueType(), A); 5614 createOperands(N, {Val}); 5615 5616 CSEMap.InsertNode(N, IP); 5617 InsertNode(N); 5618 5619 SDValue V(N, 0); 5620 NewSDValueDbgMsg(V, "Creating new node: ", this); 5621 return V; 5622 } 5623 5624 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT, 5625 SDValue N1, SDValue N2) { 5626 SDNodeFlags Flags; 5627 if (Inserter) 5628 Flags = Inserter->getFlags(); 5629 return getNode(Opcode, DL, VT, N1, N2, Flags); 5630 } 5631 5632 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT, 5633 SDValue N1, SDValue N2, const SDNodeFlags Flags) { 5634 assert(N1.getOpcode() != ISD::DELETED_NODE && 5635 N2.getOpcode() != ISD::DELETED_NODE && 5636 "Operand is DELETED_NODE!"); 5637 // Canonicalize constant to RHS if commutative. 5638 if (TLI->isCommutativeBinOp(Opcode)) { 5639 bool IsN1C = isConstantIntBuildVectorOrConstantInt(N1); 5640 bool IsN2C = isConstantIntBuildVectorOrConstantInt(N2); 5641 bool IsN1CFP = isConstantFPBuildVectorOrConstantFP(N1); 5642 bool IsN2CFP = isConstantFPBuildVectorOrConstantFP(N2); 5643 if ((IsN1C && !IsN2C) || (IsN1CFP && !IsN2CFP)) 5644 std::swap(N1, N2); 5645 } 5646 5647 auto *N1C = dyn_cast<ConstantSDNode>(N1); 5648 auto *N2C = dyn_cast<ConstantSDNode>(N2); 5649 5650 // Don't allow undefs in vector splats - we might be returning N2 when folding 5651 // to zero etc. 5652 ConstantSDNode *N2CV = 5653 isConstOrConstSplat(N2, /*AllowUndefs*/ false, /*AllowTruncation*/ true); 5654 5655 switch (Opcode) { 5656 default: break; 5657 case ISD::TokenFactor: 5658 assert(VT == MVT::Other && N1.getValueType() == MVT::Other && 5659 N2.getValueType() == MVT::Other && "Invalid token factor!"); 5660 // Fold trivial token factors. 5661 if (N1.getOpcode() == ISD::EntryToken) return N2; 5662 if (N2.getOpcode() == ISD::EntryToken) return N1; 5663 if (N1 == N2) return N1; 5664 break; 5665 case ISD::BUILD_VECTOR: { 5666 // Attempt to simplify BUILD_VECTOR. 5667 SDValue Ops[] = {N1, N2}; 5668 if (SDValue V = FoldBUILD_VECTOR(DL, VT, Ops, *this)) 5669 return V; 5670 break; 5671 } 5672 case ISD::CONCAT_VECTORS: { 5673 SDValue Ops[] = {N1, N2}; 5674 if (SDValue V = foldCONCAT_VECTORS(DL, VT, Ops, *this)) 5675 return V; 5676 break; 5677 } 5678 case ISD::AND: 5679 assert(VT.isInteger() && "This operator does not apply to FP types!"); 5680 assert(N1.getValueType() == N2.getValueType() && 5681 N1.getValueType() == VT && "Binary operator types must match!"); 5682 // (X & 0) -> 0. This commonly occurs when legalizing i64 values, so it's 5683 // worth handling here. 5684 if (N2CV && N2CV->isZero()) 5685 return N2; 5686 if (N2CV && N2CV->isAllOnes()) // X & -1 -> X 5687 return N1; 5688 break; 5689 case ISD::OR: 5690 case ISD::XOR: 5691 case ISD::ADD: 5692 case ISD::SUB: 5693 assert(VT.isInteger() && "This operator does not apply to FP types!"); 5694 assert(N1.getValueType() == N2.getValueType() && 5695 N1.getValueType() == VT && "Binary operator types must match!"); 5696 // (X ^|+- 0) -> X. This commonly occurs when legalizing i64 values, so 5697 // it's worth handling here. 5698 if (N2CV && N2CV->isZero()) 5699 return N1; 5700 if ((Opcode == ISD::ADD || Opcode == ISD::SUB) && VT.isVector() && 5701 VT.getVectorElementType() == MVT::i1) 5702 return getNode(ISD::XOR, DL, VT, N1, N2); 5703 break; 5704 case ISD::MUL: 5705 assert(VT.isInteger() && "This operator does not apply to FP types!"); 5706 assert(N1.getValueType() == N2.getValueType() && 5707 N1.getValueType() == VT && "Binary operator types must match!"); 5708 if (VT.isVector() && VT.getVectorElementType() == MVT::i1) 5709 return getNode(ISD::AND, DL, VT, N1, N2); 5710 if (N2C && (N1.getOpcode() == ISD::VSCALE) && Flags.hasNoSignedWrap()) { 5711 const APInt &MulImm = N1->getConstantOperandAPInt(0); 5712 const APInt &N2CImm = N2C->getAPIntValue(); 5713 return getVScale(DL, VT, MulImm * N2CImm); 5714 } 5715 break; 5716 case ISD::UDIV: 5717 case ISD::UREM: 5718 case ISD::MULHU: 5719 case ISD::MULHS: 5720 case ISD::SDIV: 5721 case ISD::SREM: 5722 case ISD::SADDSAT: 5723 case ISD::SSUBSAT: 5724 case ISD::UADDSAT: 5725 case ISD::USUBSAT: 5726 assert(VT.isInteger() && "This operator does not apply to FP types!"); 5727 assert(N1.getValueType() == N2.getValueType() && 5728 N1.getValueType() == VT && "Binary operator types must match!"); 5729 if (VT.isVector() && VT.getVectorElementType() == MVT::i1) { 5730 // fold (add_sat x, y) -> (or x, y) for bool types. 5731 if (Opcode == ISD::SADDSAT || Opcode == ISD::UADDSAT) 5732 return getNode(ISD::OR, DL, VT, N1, N2); 5733 // fold (sub_sat x, y) -> (and x, ~y) for bool types. 5734 if (Opcode == ISD::SSUBSAT || Opcode == ISD::USUBSAT) 5735 return getNode(ISD::AND, DL, VT, N1, getNOT(DL, N2, VT)); 5736 } 5737 break; 5738 case ISD::SMIN: 5739 case ISD::UMAX: 5740 assert(VT.isInteger() && "This operator does not apply to FP types!"); 5741 assert(N1.getValueType() == N2.getValueType() && 5742 N1.getValueType() == VT && "Binary operator types must match!"); 5743 if (VT.isVector() && VT.getVectorElementType() == MVT::i1) 5744 return getNode(ISD::OR, DL, VT, N1, N2); 5745 break; 5746 case ISD::SMAX: 5747 case ISD::UMIN: 5748 assert(VT.isInteger() && "This operator does not apply to FP types!"); 5749 assert(N1.getValueType() == N2.getValueType() && 5750 N1.getValueType() == VT && "Binary operator types must match!"); 5751 if (VT.isVector() && VT.getVectorElementType() == MVT::i1) 5752 return getNode(ISD::AND, DL, VT, N1, N2); 5753 break; 5754 case ISD::FADD: 5755 case ISD::FSUB: 5756 case ISD::FMUL: 5757 case ISD::FDIV: 5758 case ISD::FREM: 5759 assert(VT.isFloatingPoint() && "This operator only applies to FP types!"); 5760 assert(N1.getValueType() == N2.getValueType() && 5761 N1.getValueType() == VT && "Binary operator types must match!"); 5762 if (SDValue V = simplifyFPBinop(Opcode, N1, N2, Flags)) 5763 return V; 5764 break; 5765 case ISD::FCOPYSIGN: // N1 and result must match. N1/N2 need not match. 5766 assert(N1.getValueType() == VT && 5767 N1.getValueType().isFloatingPoint() && 5768 N2.getValueType().isFloatingPoint() && 5769 "Invalid FCOPYSIGN!"); 5770 break; 5771 case ISD::SHL: 5772 if (N2C && (N1.getOpcode() == ISD::VSCALE) && Flags.hasNoSignedWrap()) { 5773 const APInt &MulImm = N1->getConstantOperandAPInt(0); 5774 const APInt &ShiftImm = N2C->getAPIntValue(); 5775 return getVScale(DL, VT, MulImm << ShiftImm); 5776 } 5777 LLVM_FALLTHROUGH; 5778 case ISD::SRA: 5779 case ISD::SRL: 5780 if (SDValue V = simplifyShift(N1, N2)) 5781 return V; 5782 LLVM_FALLTHROUGH; 5783 case ISD::ROTL: 5784 case ISD::ROTR: 5785 assert(VT == N1.getValueType() && 5786 "Shift operators return type must be the same as their first arg"); 5787 assert(VT.isInteger() && N2.getValueType().isInteger() && 5788 "Shifts only work on integers"); 5789 assert((!VT.isVector() || VT == N2.getValueType()) && 5790 "Vector shift amounts must be in the same as their first arg"); 5791 // Verify that the shift amount VT is big enough to hold valid shift 5792 // amounts. This catches things like trying to shift an i1024 value by an 5793 // i8, which is easy to fall into in generic code that uses 5794 // TLI.getShiftAmount(). 5795 assert(N2.getValueType().getScalarSizeInBits() >= 5796 Log2_32_Ceil(VT.getScalarSizeInBits()) && 5797 "Invalid use of small shift amount with oversized value!"); 5798 5799 // Always fold shifts of i1 values so the code generator doesn't need to 5800 // handle them. Since we know the size of the shift has to be less than the 5801 // size of the value, the shift/rotate count is guaranteed to be zero. 5802 if (VT == MVT::i1) 5803 return N1; 5804 if (N2CV && N2CV->isZero()) 5805 return N1; 5806 break; 5807 case ISD::FP_ROUND: 5808 assert(VT.isFloatingPoint() && 5809 N1.getValueType().isFloatingPoint() && 5810 VT.bitsLE(N1.getValueType()) && 5811 N2C && (N2C->getZExtValue() == 0 || N2C->getZExtValue() == 1) && 5812 "Invalid FP_ROUND!"); 5813 if (N1.getValueType() == VT) return N1; // noop conversion. 5814 break; 5815 case ISD::AssertSext: 5816 case ISD::AssertZext: { 5817 EVT EVT = cast<VTSDNode>(N2)->getVT(); 5818 assert(VT == N1.getValueType() && "Not an inreg extend!"); 5819 assert(VT.isInteger() && EVT.isInteger() && 5820 "Cannot *_EXTEND_INREG FP types"); 5821 assert(!EVT.isVector() && 5822 "AssertSExt/AssertZExt type should be the vector element type " 5823 "rather than the vector type!"); 5824 assert(EVT.bitsLE(VT.getScalarType()) && "Not extending!"); 5825 if (VT.getScalarType() == EVT) return N1; // noop assertion. 5826 break; 5827 } 5828 case ISD::SIGN_EXTEND_INREG: { 5829 EVT EVT = cast<VTSDNode>(N2)->getVT(); 5830 assert(VT == N1.getValueType() && "Not an inreg extend!"); 5831 assert(VT.isInteger() && EVT.isInteger() && 5832 "Cannot *_EXTEND_INREG FP types"); 5833 assert(EVT.isVector() == VT.isVector() && 5834 "SIGN_EXTEND_INREG type should be vector iff the operand " 5835 "type is vector!"); 5836 assert((!EVT.isVector() || 5837 EVT.getVectorElementCount() == VT.getVectorElementCount()) && 5838 "Vector element counts must match in SIGN_EXTEND_INREG"); 5839 assert(EVT.bitsLE(VT) && "Not extending!"); 5840 if (EVT == VT) return N1; // Not actually extending 5841 5842 auto SignExtendInReg = [&](APInt Val, llvm::EVT ConstantVT) { 5843 unsigned FromBits = EVT.getScalarSizeInBits(); 5844 Val <<= Val.getBitWidth() - FromBits; 5845 Val.ashrInPlace(Val.getBitWidth() - FromBits); 5846 return getConstant(Val, DL, ConstantVT); 5847 }; 5848 5849 if (N1C) { 5850 const APInt &Val = N1C->getAPIntValue(); 5851 return SignExtendInReg(Val, VT); 5852 } 5853 5854 if (ISD::isBuildVectorOfConstantSDNodes(N1.getNode())) { 5855 SmallVector<SDValue, 8> Ops; 5856 llvm::EVT OpVT = N1.getOperand(0).getValueType(); 5857 for (int i = 0, e = VT.getVectorNumElements(); i != e; ++i) { 5858 SDValue Op = N1.getOperand(i); 5859 if (Op.isUndef()) { 5860 Ops.push_back(getUNDEF(OpVT)); 5861 continue; 5862 } 5863 ConstantSDNode *C = cast<ConstantSDNode>(Op); 5864 APInt Val = C->getAPIntValue(); 5865 Ops.push_back(SignExtendInReg(Val, OpVT)); 5866 } 5867 return getBuildVector(VT, DL, Ops); 5868 } 5869 break; 5870 } 5871 case ISD::FP_TO_SINT_SAT: 5872 case ISD::FP_TO_UINT_SAT: { 5873 assert(VT.isInteger() && cast<VTSDNode>(N2)->getVT().isInteger() && 5874 N1.getValueType().isFloatingPoint() && "Invalid FP_TO_*INT_SAT"); 5875 assert(N1.getValueType().isVector() == VT.isVector() && 5876 "FP_TO_*INT_SAT type should be vector iff the operand type is " 5877 "vector!"); 5878 assert((!VT.isVector() || VT.getVectorNumElements() == 5879 N1.getValueType().getVectorNumElements()) && 5880 "Vector element counts must match in FP_TO_*INT_SAT"); 5881 assert(!cast<VTSDNode>(N2)->getVT().isVector() && 5882 "Type to saturate to must be a scalar."); 5883 assert(cast<VTSDNode>(N2)->getVT().bitsLE(VT.getScalarType()) && 5884 "Not extending!"); 5885 break; 5886 } 5887 case ISD::EXTRACT_VECTOR_ELT: 5888 assert(VT.getSizeInBits() >= N1.getValueType().getScalarSizeInBits() && 5889 "The result of EXTRACT_VECTOR_ELT must be at least as wide as the \ 5890 element type of the vector."); 5891 5892 // Extract from an undefined value or using an undefined index is undefined. 5893 if (N1.isUndef() || N2.isUndef()) 5894 return getUNDEF(VT); 5895 5896 // EXTRACT_VECTOR_ELT of out-of-bounds element is an UNDEF for fixed length 5897 // vectors. For scalable vectors we will provide appropriate support for 5898 // dealing with arbitrary indices. 5899 if (N2C && N1.getValueType().isFixedLengthVector() && 5900 N2C->getAPIntValue().uge(N1.getValueType().getVectorNumElements())) 5901 return getUNDEF(VT); 5902 5903 // EXTRACT_VECTOR_ELT of CONCAT_VECTORS is often formed while lowering is 5904 // expanding copies of large vectors from registers. This only works for 5905 // fixed length vectors, since we need to know the exact number of 5906 // elements. 5907 if (N2C && N1.getOperand(0).getValueType().isFixedLengthVector() && 5908 N1.getOpcode() == ISD::CONCAT_VECTORS && N1.getNumOperands() > 0) { 5909 unsigned Factor = 5910 N1.getOperand(0).getValueType().getVectorNumElements(); 5911 return getNode(ISD::EXTRACT_VECTOR_ELT, DL, VT, 5912 N1.getOperand(N2C->getZExtValue() / Factor), 5913 getVectorIdxConstant(N2C->getZExtValue() % Factor, DL)); 5914 } 5915 5916 // EXTRACT_VECTOR_ELT of BUILD_VECTOR or SPLAT_VECTOR is often formed while 5917 // lowering is expanding large vector constants. 5918 if (N2C && (N1.getOpcode() == ISD::BUILD_VECTOR || 5919 N1.getOpcode() == ISD::SPLAT_VECTOR)) { 5920 assert((N1.getOpcode() != ISD::BUILD_VECTOR || 5921 N1.getValueType().isFixedLengthVector()) && 5922 "BUILD_VECTOR used for scalable vectors"); 5923 unsigned Index = 5924 N1.getOpcode() == ISD::BUILD_VECTOR ? N2C->getZExtValue() : 0; 5925 SDValue Elt = N1.getOperand(Index); 5926 5927 if (VT != Elt.getValueType()) 5928 // If the vector element type is not legal, the BUILD_VECTOR operands 5929 // are promoted and implicitly truncated, and the result implicitly 5930 // extended. Make that explicit here. 5931 Elt = getAnyExtOrTrunc(Elt, DL, VT); 5932 5933 return Elt; 5934 } 5935 5936 // EXTRACT_VECTOR_ELT of INSERT_VECTOR_ELT is often formed when vector 5937 // operations are lowered to scalars. 5938 if (N1.getOpcode() == ISD::INSERT_VECTOR_ELT) { 5939 // If the indices are the same, return the inserted element else 5940 // if the indices are known different, extract the element from 5941 // the original vector. 5942 SDValue N1Op2 = N1.getOperand(2); 5943 ConstantSDNode *N1Op2C = dyn_cast<ConstantSDNode>(N1Op2); 5944 5945 if (N1Op2C && N2C) { 5946 if (N1Op2C->getZExtValue() == N2C->getZExtValue()) { 5947 if (VT == N1.getOperand(1).getValueType()) 5948 return N1.getOperand(1); 5949 return getSExtOrTrunc(N1.getOperand(1), DL, VT); 5950 } 5951 return getNode(ISD::EXTRACT_VECTOR_ELT, DL, VT, N1.getOperand(0), N2); 5952 } 5953 } 5954 5955 // EXTRACT_VECTOR_ELT of v1iX EXTRACT_SUBVECTOR could be formed 5956 // when vector types are scalarized and v1iX is legal. 5957 // vextract (v1iX extract_subvector(vNiX, Idx)) -> vextract(vNiX,Idx). 5958 // Here we are completely ignoring the extract element index (N2), 5959 // which is fine for fixed width vectors, since any index other than 0 5960 // is undefined anyway. However, this cannot be ignored for scalable 5961 // vectors - in theory we could support this, but we don't want to do this 5962 // without a profitability check. 5963 if (N1.getOpcode() == ISD::EXTRACT_SUBVECTOR && 5964 N1.getValueType().isFixedLengthVector() && 5965 N1.getValueType().getVectorNumElements() == 1) { 5966 return getNode(ISD::EXTRACT_VECTOR_ELT, DL, VT, N1.getOperand(0), 5967 N1.getOperand(1)); 5968 } 5969 break; 5970 case ISD::EXTRACT_ELEMENT: 5971 assert(N2C && (unsigned)N2C->getZExtValue() < 2 && "Bad EXTRACT_ELEMENT!"); 5972 assert(!N1.getValueType().isVector() && !VT.isVector() && 5973 (N1.getValueType().isInteger() == VT.isInteger()) && 5974 N1.getValueType() != VT && 5975 "Wrong types for EXTRACT_ELEMENT!"); 5976 5977 // EXTRACT_ELEMENT of BUILD_PAIR is often formed while legalize is expanding 5978 // 64-bit integers into 32-bit parts. Instead of building the extract of 5979 // the BUILD_PAIR, only to have legalize rip it apart, just do it now. 5980 if (N1.getOpcode() == ISD::BUILD_PAIR) 5981 return N1.getOperand(N2C->getZExtValue()); 5982 5983 // EXTRACT_ELEMENT of a constant int is also very common. 5984 if (N1C) { 5985 unsigned ElementSize = VT.getSizeInBits(); 5986 unsigned Shift = ElementSize * N2C->getZExtValue(); 5987 const APInt &Val = N1C->getAPIntValue(); 5988 return getConstant(Val.extractBits(ElementSize, Shift), DL, VT); 5989 } 5990 break; 5991 case ISD::EXTRACT_SUBVECTOR: { 5992 EVT N1VT = N1.getValueType(); 5993 assert(VT.isVector() && N1VT.isVector() && 5994 "Extract subvector VTs must be vectors!"); 5995 assert(VT.getVectorElementType() == N1VT.getVectorElementType() && 5996 "Extract subvector VTs must have the same element type!"); 5997 assert((VT.isFixedLengthVector() || N1VT.isScalableVector()) && 5998 "Cannot extract a scalable vector from a fixed length vector!"); 5999 assert((VT.isScalableVector() != N1VT.isScalableVector() || 6000 VT.getVectorMinNumElements() <= N1VT.getVectorMinNumElements()) && 6001 "Extract subvector must be from larger vector to smaller vector!"); 6002 assert(N2C && "Extract subvector index must be a constant"); 6003 assert((VT.isScalableVector() != N1VT.isScalableVector() || 6004 (VT.getVectorMinNumElements() + N2C->getZExtValue()) <= 6005 N1VT.getVectorMinNumElements()) && 6006 "Extract subvector overflow!"); 6007 assert(N2C->getAPIntValue().getBitWidth() == 6008 TLI->getVectorIdxTy(getDataLayout()).getFixedSizeInBits() && 6009 "Constant index for EXTRACT_SUBVECTOR has an invalid size"); 6010 6011 // Trivial extraction. 6012 if (VT == N1VT) 6013 return N1; 6014 6015 // EXTRACT_SUBVECTOR of an UNDEF is an UNDEF. 6016 if (N1.isUndef()) 6017 return getUNDEF(VT); 6018 6019 // EXTRACT_SUBVECTOR of CONCAT_VECTOR can be simplified if the pieces of 6020 // the concat have the same type as the extract. 6021 if (N1.getOpcode() == ISD::CONCAT_VECTORS && N1.getNumOperands() > 0 && 6022 VT == N1.getOperand(0).getValueType()) { 6023 unsigned Factor = VT.getVectorMinNumElements(); 6024 return N1.getOperand(N2C->getZExtValue() / Factor); 6025 } 6026 6027 // EXTRACT_SUBVECTOR of INSERT_SUBVECTOR is often created 6028 // during shuffle legalization. 6029 if (N1.getOpcode() == ISD::INSERT_SUBVECTOR && N2 == N1.getOperand(2) && 6030 VT == N1.getOperand(1).getValueType()) 6031 return N1.getOperand(1); 6032 break; 6033 } 6034 } 6035 6036 // Perform trivial constant folding. 6037 if (SDValue SV = FoldConstantArithmetic(Opcode, DL, VT, {N1, N2})) 6038 return SV; 6039 6040 // Canonicalize an UNDEF to the RHS, even over a constant. 6041 if (N1.isUndef()) { 6042 if (TLI->isCommutativeBinOp(Opcode)) { 6043 std::swap(N1, N2); 6044 } else { 6045 switch (Opcode) { 6046 case ISD::SIGN_EXTEND_INREG: 6047 case ISD::SUB: 6048 return getUNDEF(VT); // fold op(undef, arg2) -> undef 6049 case ISD::UDIV: 6050 case ISD::SDIV: 6051 case ISD::UREM: 6052 case ISD::SREM: 6053 case ISD::SSUBSAT: 6054 case ISD::USUBSAT: 6055 return getConstant(0, DL, VT); // fold op(undef, arg2) -> 0 6056 } 6057 } 6058 } 6059 6060 // Fold a bunch of operators when the RHS is undef. 6061 if (N2.isUndef()) { 6062 switch (Opcode) { 6063 case ISD::XOR: 6064 if (N1.isUndef()) 6065 // Handle undef ^ undef -> 0 special case. This is a common 6066 // idiom (misuse). 6067 return getConstant(0, DL, VT); 6068 LLVM_FALLTHROUGH; 6069 case ISD::ADD: 6070 case ISD::SUB: 6071 case ISD::UDIV: 6072 case ISD::SDIV: 6073 case ISD::UREM: 6074 case ISD::SREM: 6075 return getUNDEF(VT); // fold op(arg1, undef) -> undef 6076 case ISD::MUL: 6077 case ISD::AND: 6078 case ISD::SSUBSAT: 6079 case ISD::USUBSAT: 6080 return getConstant(0, DL, VT); // fold op(arg1, undef) -> 0 6081 case ISD::OR: 6082 case ISD::SADDSAT: 6083 case ISD::UADDSAT: 6084 return getAllOnesConstant(DL, VT); 6085 } 6086 } 6087 6088 // Memoize this node if possible. 6089 SDNode *N; 6090 SDVTList VTs = getVTList(VT); 6091 SDValue Ops[] = {N1, N2}; 6092 if (VT != MVT::Glue) { 6093 FoldingSetNodeID ID; 6094 AddNodeIDNode(ID, Opcode, VTs, Ops); 6095 void *IP = nullptr; 6096 if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP)) { 6097 E->intersectFlagsWith(Flags); 6098 return SDValue(E, 0); 6099 } 6100 6101 N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs); 6102 N->setFlags(Flags); 6103 createOperands(N, Ops); 6104 CSEMap.InsertNode(N, IP); 6105 } else { 6106 N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs); 6107 createOperands(N, Ops); 6108 } 6109 6110 InsertNode(N); 6111 SDValue V = SDValue(N, 0); 6112 NewSDValueDbgMsg(V, "Creating new node: ", this); 6113 return V; 6114 } 6115 6116 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT, 6117 SDValue N1, SDValue N2, SDValue N3) { 6118 SDNodeFlags Flags; 6119 if (Inserter) 6120 Flags = Inserter->getFlags(); 6121 return getNode(Opcode, DL, VT, N1, N2, N3, Flags); 6122 } 6123 6124 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT, 6125 SDValue N1, SDValue N2, SDValue N3, 6126 const SDNodeFlags Flags) { 6127 assert(N1.getOpcode() != ISD::DELETED_NODE && 6128 N2.getOpcode() != ISD::DELETED_NODE && 6129 N3.getOpcode() != ISD::DELETED_NODE && 6130 "Operand is DELETED_NODE!"); 6131 // Perform various simplifications. 6132 switch (Opcode) { 6133 case ISD::FMA: { 6134 assert(VT.isFloatingPoint() && "This operator only applies to FP types!"); 6135 assert(N1.getValueType() == VT && N2.getValueType() == VT && 6136 N3.getValueType() == VT && "FMA types must match!"); 6137 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1); 6138 ConstantFPSDNode *N2CFP = dyn_cast<ConstantFPSDNode>(N2); 6139 ConstantFPSDNode *N3CFP = dyn_cast<ConstantFPSDNode>(N3); 6140 if (N1CFP && N2CFP && N3CFP) { 6141 APFloat V1 = N1CFP->getValueAPF(); 6142 const APFloat &V2 = N2CFP->getValueAPF(); 6143 const APFloat &V3 = N3CFP->getValueAPF(); 6144 V1.fusedMultiplyAdd(V2, V3, APFloat::rmNearestTiesToEven); 6145 return getConstantFP(V1, DL, VT); 6146 } 6147 break; 6148 } 6149 case ISD::BUILD_VECTOR: { 6150 // Attempt to simplify BUILD_VECTOR. 6151 SDValue Ops[] = {N1, N2, N3}; 6152 if (SDValue V = FoldBUILD_VECTOR(DL, VT, Ops, *this)) 6153 return V; 6154 break; 6155 } 6156 case ISD::CONCAT_VECTORS: { 6157 SDValue Ops[] = {N1, N2, N3}; 6158 if (SDValue V = foldCONCAT_VECTORS(DL, VT, Ops, *this)) 6159 return V; 6160 break; 6161 } 6162 case ISD::SETCC: { 6163 assert(VT.isInteger() && "SETCC result type must be an integer!"); 6164 assert(N1.getValueType() == N2.getValueType() && 6165 "SETCC operands must have the same type!"); 6166 assert(VT.isVector() == N1.getValueType().isVector() && 6167 "SETCC type should be vector iff the operand type is vector!"); 6168 assert((!VT.isVector() || VT.getVectorElementCount() == 6169 N1.getValueType().getVectorElementCount()) && 6170 "SETCC vector element counts must match!"); 6171 // Use FoldSetCC to simplify SETCC's. 6172 if (SDValue V = FoldSetCC(VT, N1, N2, cast<CondCodeSDNode>(N3)->get(), DL)) 6173 return V; 6174 // Vector constant folding. 6175 SDValue Ops[] = {N1, N2, N3}; 6176 if (SDValue V = FoldConstantArithmetic(Opcode, DL, VT, Ops)) { 6177 NewSDValueDbgMsg(V, "New node vector constant folding: ", this); 6178 return V; 6179 } 6180 break; 6181 } 6182 case ISD::SELECT: 6183 case ISD::VSELECT: 6184 if (SDValue V = simplifySelect(N1, N2, N3)) 6185 return V; 6186 break; 6187 case ISD::VECTOR_SHUFFLE: 6188 llvm_unreachable("should use getVectorShuffle constructor!"); 6189 case ISD::VECTOR_SPLICE: { 6190 if (cast<ConstantSDNode>(N3)->isNullValue()) 6191 return N1; 6192 break; 6193 } 6194 case ISD::INSERT_VECTOR_ELT: { 6195 ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N3); 6196 // INSERT_VECTOR_ELT into out-of-bounds element is an UNDEF, except 6197 // for scalable vectors where we will generate appropriate code to 6198 // deal with out-of-bounds cases correctly. 6199 if (N3C && N1.getValueType().isFixedLengthVector() && 6200 N3C->getZExtValue() >= N1.getValueType().getVectorNumElements()) 6201 return getUNDEF(VT); 6202 6203 // Undefined index can be assumed out-of-bounds, so that's UNDEF too. 6204 if (N3.isUndef()) 6205 return getUNDEF(VT); 6206 6207 // If the inserted element is an UNDEF, just use the input vector. 6208 if (N2.isUndef()) 6209 return N1; 6210 6211 break; 6212 } 6213 case ISD::INSERT_SUBVECTOR: { 6214 // Inserting undef into undef is still undef. 6215 if (N1.isUndef() && N2.isUndef()) 6216 return getUNDEF(VT); 6217 6218 EVT N2VT = N2.getValueType(); 6219 assert(VT == N1.getValueType() && 6220 "Dest and insert subvector source types must match!"); 6221 assert(VT.isVector() && N2VT.isVector() && 6222 "Insert subvector VTs must be vectors!"); 6223 assert((VT.isScalableVector() || N2VT.isFixedLengthVector()) && 6224 "Cannot insert a scalable vector into a fixed length vector!"); 6225 assert((VT.isScalableVector() != N2VT.isScalableVector() || 6226 VT.getVectorMinNumElements() >= N2VT.getVectorMinNumElements()) && 6227 "Insert subvector must be from smaller vector to larger vector!"); 6228 assert(isa<ConstantSDNode>(N3) && 6229 "Insert subvector index must be constant"); 6230 assert((VT.isScalableVector() != N2VT.isScalableVector() || 6231 (N2VT.getVectorMinNumElements() + 6232 cast<ConstantSDNode>(N3)->getZExtValue()) <= 6233 VT.getVectorMinNumElements()) && 6234 "Insert subvector overflow!"); 6235 assert(cast<ConstantSDNode>(N3)->getAPIntValue().getBitWidth() == 6236 TLI->getVectorIdxTy(getDataLayout()).getFixedSizeInBits() && 6237 "Constant index for INSERT_SUBVECTOR has an invalid size"); 6238 6239 // Trivial insertion. 6240 if (VT == N2VT) 6241 return N2; 6242 6243 // If this is an insert of an extracted vector into an undef vector, we 6244 // can just use the input to the extract. 6245 if (N1.isUndef() && N2.getOpcode() == ISD::EXTRACT_SUBVECTOR && 6246 N2.getOperand(1) == N3 && N2.getOperand(0).getValueType() == VT) 6247 return N2.getOperand(0); 6248 break; 6249 } 6250 case ISD::BITCAST: 6251 // Fold bit_convert nodes from a type to themselves. 6252 if (N1.getValueType() == VT) 6253 return N1; 6254 break; 6255 } 6256 6257 // Memoize node if it doesn't produce a flag. 6258 SDNode *N; 6259 SDVTList VTs = getVTList(VT); 6260 SDValue Ops[] = {N1, N2, N3}; 6261 if (VT != MVT::Glue) { 6262 FoldingSetNodeID ID; 6263 AddNodeIDNode(ID, Opcode, VTs, Ops); 6264 void *IP = nullptr; 6265 if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP)) { 6266 E->intersectFlagsWith(Flags); 6267 return SDValue(E, 0); 6268 } 6269 6270 N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs); 6271 N->setFlags(Flags); 6272 createOperands(N, Ops); 6273 CSEMap.InsertNode(N, IP); 6274 } else { 6275 N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs); 6276 createOperands(N, Ops); 6277 } 6278 6279 InsertNode(N); 6280 SDValue V = SDValue(N, 0); 6281 NewSDValueDbgMsg(V, "Creating new node: ", this); 6282 return V; 6283 } 6284 6285 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT, 6286 SDValue N1, SDValue N2, SDValue N3, SDValue N4) { 6287 SDValue Ops[] = { N1, N2, N3, N4 }; 6288 return getNode(Opcode, DL, VT, Ops); 6289 } 6290 6291 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT, 6292 SDValue N1, SDValue N2, SDValue N3, SDValue N4, 6293 SDValue N5) { 6294 SDValue Ops[] = { N1, N2, N3, N4, N5 }; 6295 return getNode(Opcode, DL, VT, Ops); 6296 } 6297 6298 /// getStackArgumentTokenFactor - Compute a TokenFactor to force all 6299 /// the incoming stack arguments to be loaded from the stack. 6300 SDValue SelectionDAG::getStackArgumentTokenFactor(SDValue Chain) { 6301 SmallVector<SDValue, 8> ArgChains; 6302 6303 // Include the original chain at the beginning of the list. When this is 6304 // used by target LowerCall hooks, this helps legalize find the 6305 // CALLSEQ_BEGIN node. 6306 ArgChains.push_back(Chain); 6307 6308 // Add a chain value for each stack argument. 6309 for (SDNode *U : getEntryNode().getNode()->uses()) 6310 if (LoadSDNode *L = dyn_cast<LoadSDNode>(U)) 6311 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(L->getBasePtr())) 6312 if (FI->getIndex() < 0) 6313 ArgChains.push_back(SDValue(L, 1)); 6314 6315 // Build a tokenfactor for all the chains. 6316 return getNode(ISD::TokenFactor, SDLoc(Chain), MVT::Other, ArgChains); 6317 } 6318 6319 /// getMemsetValue - Vectorized representation of the memset value 6320 /// operand. 6321 static SDValue getMemsetValue(SDValue Value, EVT VT, SelectionDAG &DAG, 6322 const SDLoc &dl) { 6323 assert(!Value.isUndef()); 6324 6325 unsigned NumBits = VT.getScalarSizeInBits(); 6326 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Value)) { 6327 assert(C->getAPIntValue().getBitWidth() == 8); 6328 APInt Val = APInt::getSplat(NumBits, C->getAPIntValue()); 6329 if (VT.isInteger()) { 6330 bool IsOpaque = VT.getSizeInBits() > 64 || 6331 !DAG.getTargetLoweringInfo().isLegalStoreImmediate(C->getSExtValue()); 6332 return DAG.getConstant(Val, dl, VT, false, IsOpaque); 6333 } 6334 return DAG.getConstantFP(APFloat(DAG.EVTToAPFloatSemantics(VT), Val), dl, 6335 VT); 6336 } 6337 6338 assert(Value.getValueType() == MVT::i8 && "memset with non-byte fill value?"); 6339 EVT IntVT = VT.getScalarType(); 6340 if (!IntVT.isInteger()) 6341 IntVT = EVT::getIntegerVT(*DAG.getContext(), IntVT.getSizeInBits()); 6342 6343 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, IntVT, Value); 6344 if (NumBits > 8) { 6345 // Use a multiplication with 0x010101... to extend the input to the 6346 // required length. 6347 APInt Magic = APInt::getSplat(NumBits, APInt(8, 0x01)); 6348 Value = DAG.getNode(ISD::MUL, dl, IntVT, Value, 6349 DAG.getConstant(Magic, dl, IntVT)); 6350 } 6351 6352 if (VT != Value.getValueType() && !VT.isInteger()) 6353 Value = DAG.getBitcast(VT.getScalarType(), Value); 6354 if (VT != Value.getValueType()) 6355 Value = DAG.getSplatBuildVector(VT, dl, Value); 6356 6357 return Value; 6358 } 6359 6360 /// getMemsetStringVal - Similar to getMemsetValue. Except this is only 6361 /// used when a memcpy is turned into a memset when the source is a constant 6362 /// string ptr. 6363 static SDValue getMemsetStringVal(EVT VT, const SDLoc &dl, SelectionDAG &DAG, 6364 const TargetLowering &TLI, 6365 const ConstantDataArraySlice &Slice) { 6366 // Handle vector with all elements zero. 6367 if (Slice.Array == nullptr) { 6368 if (VT.isInteger()) 6369 return DAG.getConstant(0, dl, VT); 6370 if (VT == MVT::f32 || VT == MVT::f64 || VT == MVT::f128) 6371 return DAG.getConstantFP(0.0, dl, VT); 6372 if (VT.isVector()) { 6373 unsigned NumElts = VT.getVectorNumElements(); 6374 MVT EltVT = (VT.getVectorElementType() == MVT::f32) ? MVT::i32 : MVT::i64; 6375 return DAG.getNode(ISD::BITCAST, dl, VT, 6376 DAG.getConstant(0, dl, 6377 EVT::getVectorVT(*DAG.getContext(), 6378 EltVT, NumElts))); 6379 } 6380 llvm_unreachable("Expected type!"); 6381 } 6382 6383 assert(!VT.isVector() && "Can't handle vector type here!"); 6384 unsigned NumVTBits = VT.getSizeInBits(); 6385 unsigned NumVTBytes = NumVTBits / 8; 6386 unsigned NumBytes = std::min(NumVTBytes, unsigned(Slice.Length)); 6387 6388 APInt Val(NumVTBits, 0); 6389 if (DAG.getDataLayout().isLittleEndian()) { 6390 for (unsigned i = 0; i != NumBytes; ++i) 6391 Val |= (uint64_t)(unsigned char)Slice[i] << i*8; 6392 } else { 6393 for (unsigned i = 0; i != NumBytes; ++i) 6394 Val |= (uint64_t)(unsigned char)Slice[i] << (NumVTBytes-i-1)*8; 6395 } 6396 6397 // If the "cost" of materializing the integer immediate is less than the cost 6398 // of a load, then it is cost effective to turn the load into the immediate. 6399 Type *Ty = VT.getTypeForEVT(*DAG.getContext()); 6400 if (TLI.shouldConvertConstantLoadToIntImm(Val, Ty)) 6401 return DAG.getConstant(Val, dl, VT); 6402 return SDValue(); 6403 } 6404 6405 SDValue SelectionDAG::getMemBasePlusOffset(SDValue Base, TypeSize Offset, 6406 const SDLoc &DL, 6407 const SDNodeFlags Flags) { 6408 EVT VT = Base.getValueType(); 6409 SDValue Index; 6410 6411 if (Offset.isScalable()) 6412 Index = getVScale(DL, Base.getValueType(), 6413 APInt(Base.getValueSizeInBits().getFixedSize(), 6414 Offset.getKnownMinSize())); 6415 else 6416 Index = getConstant(Offset.getFixedSize(), DL, VT); 6417 6418 return getMemBasePlusOffset(Base, Index, DL, Flags); 6419 } 6420 6421 SDValue SelectionDAG::getMemBasePlusOffset(SDValue Ptr, SDValue Offset, 6422 const SDLoc &DL, 6423 const SDNodeFlags Flags) { 6424 assert(Offset.getValueType().isInteger()); 6425 EVT BasePtrVT = Ptr.getValueType(); 6426 return getNode(ISD::ADD, DL, BasePtrVT, Ptr, Offset, Flags); 6427 } 6428 6429 /// Returns true if memcpy source is constant data. 6430 static bool isMemSrcFromConstant(SDValue Src, ConstantDataArraySlice &Slice) { 6431 uint64_t SrcDelta = 0; 6432 GlobalAddressSDNode *G = nullptr; 6433 if (Src.getOpcode() == ISD::GlobalAddress) 6434 G = cast<GlobalAddressSDNode>(Src); 6435 else if (Src.getOpcode() == ISD::ADD && 6436 Src.getOperand(0).getOpcode() == ISD::GlobalAddress && 6437 Src.getOperand(1).getOpcode() == ISD::Constant) { 6438 G = cast<GlobalAddressSDNode>(Src.getOperand(0)); 6439 SrcDelta = cast<ConstantSDNode>(Src.getOperand(1))->getZExtValue(); 6440 } 6441 if (!G) 6442 return false; 6443 6444 return getConstantDataArrayInfo(G->getGlobal(), Slice, 8, 6445 SrcDelta + G->getOffset()); 6446 } 6447 6448 static bool shouldLowerMemFuncForSize(const MachineFunction &MF, 6449 SelectionDAG &DAG) { 6450 // On Darwin, -Os means optimize for size without hurting performance, so 6451 // only really optimize for size when -Oz (MinSize) is used. 6452 if (MF.getTarget().getTargetTriple().isOSDarwin()) 6453 return MF.getFunction().hasMinSize(); 6454 return DAG.shouldOptForSize(); 6455 } 6456 6457 static void chainLoadsAndStoresForMemcpy(SelectionDAG &DAG, const SDLoc &dl, 6458 SmallVector<SDValue, 32> &OutChains, unsigned From, 6459 unsigned To, SmallVector<SDValue, 16> &OutLoadChains, 6460 SmallVector<SDValue, 16> &OutStoreChains) { 6461 assert(OutLoadChains.size() && "Missing loads in memcpy inlining"); 6462 assert(OutStoreChains.size() && "Missing stores in memcpy inlining"); 6463 SmallVector<SDValue, 16> GluedLoadChains; 6464 for (unsigned i = From; i < To; ++i) { 6465 OutChains.push_back(OutLoadChains[i]); 6466 GluedLoadChains.push_back(OutLoadChains[i]); 6467 } 6468 6469 // Chain for all loads. 6470 SDValue LoadToken = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 6471 GluedLoadChains); 6472 6473 for (unsigned i = From; i < To; ++i) { 6474 StoreSDNode *ST = dyn_cast<StoreSDNode>(OutStoreChains[i]); 6475 SDValue NewStore = DAG.getTruncStore(LoadToken, dl, ST->getValue(), 6476 ST->getBasePtr(), ST->getMemoryVT(), 6477 ST->getMemOperand()); 6478 OutChains.push_back(NewStore); 6479 } 6480 } 6481 6482 static SDValue getMemcpyLoadsAndStores(SelectionDAG &DAG, const SDLoc &dl, 6483 SDValue Chain, SDValue Dst, SDValue Src, 6484 uint64_t Size, Align Alignment, 6485 bool isVol, bool AlwaysInline, 6486 MachinePointerInfo DstPtrInfo, 6487 MachinePointerInfo SrcPtrInfo, 6488 const AAMDNodes &AAInfo) { 6489 // Turn a memcpy of undef to nop. 6490 // FIXME: We need to honor volatile even is Src is undef. 6491 if (Src.isUndef()) 6492 return Chain; 6493 6494 // Expand memcpy to a series of load and store ops if the size operand falls 6495 // below a certain threshold. 6496 // TODO: In the AlwaysInline case, if the size is big then generate a loop 6497 // rather than maybe a humongous number of loads and stores. 6498 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6499 const DataLayout &DL = DAG.getDataLayout(); 6500 LLVMContext &C = *DAG.getContext(); 6501 std::vector<EVT> MemOps; 6502 bool DstAlignCanChange = false; 6503 MachineFunction &MF = DAG.getMachineFunction(); 6504 MachineFrameInfo &MFI = MF.getFrameInfo(); 6505 bool OptSize = shouldLowerMemFuncForSize(MF, DAG); 6506 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Dst); 6507 if (FI && !MFI.isFixedObjectIndex(FI->getIndex())) 6508 DstAlignCanChange = true; 6509 MaybeAlign SrcAlign = DAG.InferPtrAlign(Src); 6510 if (!SrcAlign || Alignment > *SrcAlign) 6511 SrcAlign = Alignment; 6512 assert(SrcAlign && "SrcAlign must be set"); 6513 ConstantDataArraySlice Slice; 6514 // If marked as volatile, perform a copy even when marked as constant. 6515 bool CopyFromConstant = !isVol && isMemSrcFromConstant(Src, Slice); 6516 bool isZeroConstant = CopyFromConstant && Slice.Array == nullptr; 6517 unsigned Limit = AlwaysInline ? ~0U : TLI.getMaxStoresPerMemcpy(OptSize); 6518 const MemOp Op = isZeroConstant 6519 ? MemOp::Set(Size, DstAlignCanChange, Alignment, 6520 /*IsZeroMemset*/ true, isVol) 6521 : MemOp::Copy(Size, DstAlignCanChange, Alignment, 6522 *SrcAlign, isVol, CopyFromConstant); 6523 if (!TLI.findOptimalMemOpLowering( 6524 MemOps, Limit, Op, DstPtrInfo.getAddrSpace(), 6525 SrcPtrInfo.getAddrSpace(), MF.getFunction().getAttributes())) 6526 return SDValue(); 6527 6528 if (DstAlignCanChange) { 6529 Type *Ty = MemOps[0].getTypeForEVT(C); 6530 Align NewAlign = DL.getABITypeAlign(Ty); 6531 6532 // Don't promote to an alignment that would require dynamic stack 6533 // realignment. 6534 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); 6535 if (!TRI->hasStackRealignment(MF)) 6536 while (NewAlign > Alignment && DL.exceedsNaturalStackAlignment(NewAlign)) 6537 NewAlign = NewAlign / 2; 6538 6539 if (NewAlign > Alignment) { 6540 // Give the stack frame object a larger alignment if needed. 6541 if (MFI.getObjectAlign(FI->getIndex()) < NewAlign) 6542 MFI.setObjectAlignment(FI->getIndex(), NewAlign); 6543 Alignment = NewAlign; 6544 } 6545 } 6546 6547 // Prepare AAInfo for loads/stores after lowering this memcpy. 6548 AAMDNodes NewAAInfo = AAInfo; 6549 NewAAInfo.TBAA = NewAAInfo.TBAAStruct = nullptr; 6550 6551 MachineMemOperand::Flags MMOFlags = 6552 isVol ? MachineMemOperand::MOVolatile : MachineMemOperand::MONone; 6553 SmallVector<SDValue, 16> OutLoadChains; 6554 SmallVector<SDValue, 16> OutStoreChains; 6555 SmallVector<SDValue, 32> OutChains; 6556 unsigned NumMemOps = MemOps.size(); 6557 uint64_t SrcOff = 0, DstOff = 0; 6558 for (unsigned i = 0; i != NumMemOps; ++i) { 6559 EVT VT = MemOps[i]; 6560 unsigned VTSize = VT.getSizeInBits() / 8; 6561 SDValue Value, Store; 6562 6563 if (VTSize > Size) { 6564 // Issuing an unaligned load / store pair that overlaps with the previous 6565 // pair. Adjust the offset accordingly. 6566 assert(i == NumMemOps-1 && i != 0); 6567 SrcOff -= VTSize - Size; 6568 DstOff -= VTSize - Size; 6569 } 6570 6571 if (CopyFromConstant && 6572 (isZeroConstant || (VT.isInteger() && !VT.isVector()))) { 6573 // It's unlikely a store of a vector immediate can be done in a single 6574 // instruction. It would require a load from a constantpool first. 6575 // We only handle zero vectors here. 6576 // FIXME: Handle other cases where store of vector immediate is done in 6577 // a single instruction. 6578 ConstantDataArraySlice SubSlice; 6579 if (SrcOff < Slice.Length) { 6580 SubSlice = Slice; 6581 SubSlice.move(SrcOff); 6582 } else { 6583 // This is an out-of-bounds access and hence UB. Pretend we read zero. 6584 SubSlice.Array = nullptr; 6585 SubSlice.Offset = 0; 6586 SubSlice.Length = VTSize; 6587 } 6588 Value = getMemsetStringVal(VT, dl, DAG, TLI, SubSlice); 6589 if (Value.getNode()) { 6590 Store = DAG.getStore( 6591 Chain, dl, Value, 6592 DAG.getMemBasePlusOffset(Dst, TypeSize::Fixed(DstOff), dl), 6593 DstPtrInfo.getWithOffset(DstOff), Alignment, MMOFlags, NewAAInfo); 6594 OutChains.push_back(Store); 6595 } 6596 } 6597 6598 if (!Store.getNode()) { 6599 // The type might not be legal for the target. This should only happen 6600 // if the type is smaller than a legal type, as on PPC, so the right 6601 // thing to do is generate a LoadExt/StoreTrunc pair. These simplify 6602 // to Load/Store if NVT==VT. 6603 // FIXME does the case above also need this? 6604 EVT NVT = TLI.getTypeToTransformTo(C, VT); 6605 assert(NVT.bitsGE(VT)); 6606 6607 bool isDereferenceable = 6608 SrcPtrInfo.getWithOffset(SrcOff).isDereferenceable(VTSize, C, DL); 6609 MachineMemOperand::Flags SrcMMOFlags = MMOFlags; 6610 if (isDereferenceable) 6611 SrcMMOFlags |= MachineMemOperand::MODereferenceable; 6612 6613 Value = DAG.getExtLoad( 6614 ISD::EXTLOAD, dl, NVT, Chain, 6615 DAG.getMemBasePlusOffset(Src, TypeSize::Fixed(SrcOff), dl), 6616 SrcPtrInfo.getWithOffset(SrcOff), VT, 6617 commonAlignment(*SrcAlign, SrcOff), SrcMMOFlags, NewAAInfo); 6618 OutLoadChains.push_back(Value.getValue(1)); 6619 6620 Store = DAG.getTruncStore( 6621 Chain, dl, Value, 6622 DAG.getMemBasePlusOffset(Dst, TypeSize::Fixed(DstOff), dl), 6623 DstPtrInfo.getWithOffset(DstOff), VT, Alignment, MMOFlags, NewAAInfo); 6624 OutStoreChains.push_back(Store); 6625 } 6626 SrcOff += VTSize; 6627 DstOff += VTSize; 6628 Size -= VTSize; 6629 } 6630 6631 unsigned GluedLdStLimit = MaxLdStGlue == 0 ? 6632 TLI.getMaxGluedStoresPerMemcpy() : MaxLdStGlue; 6633 unsigned NumLdStInMemcpy = OutStoreChains.size(); 6634 6635 if (NumLdStInMemcpy) { 6636 // It may be that memcpy might be converted to memset if it's memcpy 6637 // of constants. In such a case, we won't have loads and stores, but 6638 // just stores. In the absence of loads, there is nothing to gang up. 6639 if ((GluedLdStLimit <= 1) || !EnableMemCpyDAGOpt) { 6640 // If target does not care, just leave as it. 6641 for (unsigned i = 0; i < NumLdStInMemcpy; ++i) { 6642 OutChains.push_back(OutLoadChains[i]); 6643 OutChains.push_back(OutStoreChains[i]); 6644 } 6645 } else { 6646 // Ld/St less than/equal limit set by target. 6647 if (NumLdStInMemcpy <= GluedLdStLimit) { 6648 chainLoadsAndStoresForMemcpy(DAG, dl, OutChains, 0, 6649 NumLdStInMemcpy, OutLoadChains, 6650 OutStoreChains); 6651 } else { 6652 unsigned NumberLdChain = NumLdStInMemcpy / GluedLdStLimit; 6653 unsigned RemainingLdStInMemcpy = NumLdStInMemcpy % GluedLdStLimit; 6654 unsigned GlueIter = 0; 6655 6656 for (unsigned cnt = 0; cnt < NumberLdChain; ++cnt) { 6657 unsigned IndexFrom = NumLdStInMemcpy - GlueIter - GluedLdStLimit; 6658 unsigned IndexTo = NumLdStInMemcpy - GlueIter; 6659 6660 chainLoadsAndStoresForMemcpy(DAG, dl, OutChains, IndexFrom, IndexTo, 6661 OutLoadChains, OutStoreChains); 6662 GlueIter += GluedLdStLimit; 6663 } 6664 6665 // Residual ld/st. 6666 if (RemainingLdStInMemcpy) { 6667 chainLoadsAndStoresForMemcpy(DAG, dl, OutChains, 0, 6668 RemainingLdStInMemcpy, OutLoadChains, 6669 OutStoreChains); 6670 } 6671 } 6672 } 6673 } 6674 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains); 6675 } 6676 6677 static SDValue getMemmoveLoadsAndStores(SelectionDAG &DAG, const SDLoc &dl, 6678 SDValue Chain, SDValue Dst, SDValue Src, 6679 uint64_t Size, Align Alignment, 6680 bool isVol, bool AlwaysInline, 6681 MachinePointerInfo DstPtrInfo, 6682 MachinePointerInfo SrcPtrInfo, 6683 const AAMDNodes &AAInfo) { 6684 // Turn a memmove of undef to nop. 6685 // FIXME: We need to honor volatile even is Src is undef. 6686 if (Src.isUndef()) 6687 return Chain; 6688 6689 // Expand memmove to a series of load and store ops if the size operand falls 6690 // below a certain threshold. 6691 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6692 const DataLayout &DL = DAG.getDataLayout(); 6693 LLVMContext &C = *DAG.getContext(); 6694 std::vector<EVT> MemOps; 6695 bool DstAlignCanChange = false; 6696 MachineFunction &MF = DAG.getMachineFunction(); 6697 MachineFrameInfo &MFI = MF.getFrameInfo(); 6698 bool OptSize = shouldLowerMemFuncForSize(MF, DAG); 6699 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Dst); 6700 if (FI && !MFI.isFixedObjectIndex(FI->getIndex())) 6701 DstAlignCanChange = true; 6702 MaybeAlign SrcAlign = DAG.InferPtrAlign(Src); 6703 if (!SrcAlign || Alignment > *SrcAlign) 6704 SrcAlign = Alignment; 6705 assert(SrcAlign && "SrcAlign must be set"); 6706 unsigned Limit = AlwaysInline ? ~0U : TLI.getMaxStoresPerMemmove(OptSize); 6707 if (!TLI.findOptimalMemOpLowering( 6708 MemOps, Limit, 6709 MemOp::Copy(Size, DstAlignCanChange, Alignment, *SrcAlign, 6710 /*IsVolatile*/ true), 6711 DstPtrInfo.getAddrSpace(), SrcPtrInfo.getAddrSpace(), 6712 MF.getFunction().getAttributes())) 6713 return SDValue(); 6714 6715 if (DstAlignCanChange) { 6716 Type *Ty = MemOps[0].getTypeForEVT(C); 6717 Align NewAlign = DL.getABITypeAlign(Ty); 6718 if (NewAlign > Alignment) { 6719 // Give the stack frame object a larger alignment if needed. 6720 if (MFI.getObjectAlign(FI->getIndex()) < NewAlign) 6721 MFI.setObjectAlignment(FI->getIndex(), NewAlign); 6722 Alignment = NewAlign; 6723 } 6724 } 6725 6726 // Prepare AAInfo for loads/stores after lowering this memmove. 6727 AAMDNodes NewAAInfo = AAInfo; 6728 NewAAInfo.TBAA = NewAAInfo.TBAAStruct = nullptr; 6729 6730 MachineMemOperand::Flags MMOFlags = 6731 isVol ? MachineMemOperand::MOVolatile : MachineMemOperand::MONone; 6732 uint64_t SrcOff = 0, DstOff = 0; 6733 SmallVector<SDValue, 8> LoadValues; 6734 SmallVector<SDValue, 8> LoadChains; 6735 SmallVector<SDValue, 8> OutChains; 6736 unsigned NumMemOps = MemOps.size(); 6737 for (unsigned i = 0; i < NumMemOps; i++) { 6738 EVT VT = MemOps[i]; 6739 unsigned VTSize = VT.getSizeInBits() / 8; 6740 SDValue Value; 6741 6742 bool isDereferenceable = 6743 SrcPtrInfo.getWithOffset(SrcOff).isDereferenceable(VTSize, C, DL); 6744 MachineMemOperand::Flags SrcMMOFlags = MMOFlags; 6745 if (isDereferenceable) 6746 SrcMMOFlags |= MachineMemOperand::MODereferenceable; 6747 6748 Value = DAG.getLoad( 6749 VT, dl, Chain, 6750 DAG.getMemBasePlusOffset(Src, TypeSize::Fixed(SrcOff), dl), 6751 SrcPtrInfo.getWithOffset(SrcOff), *SrcAlign, SrcMMOFlags, NewAAInfo); 6752 LoadValues.push_back(Value); 6753 LoadChains.push_back(Value.getValue(1)); 6754 SrcOff += VTSize; 6755 } 6756 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, LoadChains); 6757 OutChains.clear(); 6758 for (unsigned i = 0; i < NumMemOps; i++) { 6759 EVT VT = MemOps[i]; 6760 unsigned VTSize = VT.getSizeInBits() / 8; 6761 SDValue Store; 6762 6763 Store = DAG.getStore( 6764 Chain, dl, LoadValues[i], 6765 DAG.getMemBasePlusOffset(Dst, TypeSize::Fixed(DstOff), dl), 6766 DstPtrInfo.getWithOffset(DstOff), Alignment, MMOFlags, NewAAInfo); 6767 OutChains.push_back(Store); 6768 DstOff += VTSize; 6769 } 6770 6771 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains); 6772 } 6773 6774 /// Lower the call to 'memset' intrinsic function into a series of store 6775 /// operations. 6776 /// 6777 /// \param DAG Selection DAG where lowered code is placed. 6778 /// \param dl Link to corresponding IR location. 6779 /// \param Chain Control flow dependency. 6780 /// \param Dst Pointer to destination memory location. 6781 /// \param Src Value of byte to write into the memory. 6782 /// \param Size Number of bytes to write. 6783 /// \param Alignment Alignment of the destination in bytes. 6784 /// \param isVol True if destination is volatile. 6785 /// \param DstPtrInfo IR information on the memory pointer. 6786 /// \returns New head in the control flow, if lowering was successful, empty 6787 /// SDValue otherwise. 6788 /// 6789 /// The function tries to replace 'llvm.memset' intrinsic with several store 6790 /// operations and value calculation code. This is usually profitable for small 6791 /// memory size. 6792 static SDValue getMemsetStores(SelectionDAG &DAG, const SDLoc &dl, 6793 SDValue Chain, SDValue Dst, SDValue Src, 6794 uint64_t Size, Align Alignment, bool isVol, 6795 MachinePointerInfo DstPtrInfo, 6796 const AAMDNodes &AAInfo) { 6797 // Turn a memset of undef to nop. 6798 // FIXME: We need to honor volatile even is Src is undef. 6799 if (Src.isUndef()) 6800 return Chain; 6801 6802 // Expand memset to a series of load/store ops if the size operand 6803 // falls below a certain threshold. 6804 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6805 std::vector<EVT> MemOps; 6806 bool DstAlignCanChange = false; 6807 MachineFunction &MF = DAG.getMachineFunction(); 6808 MachineFrameInfo &MFI = MF.getFrameInfo(); 6809 bool OptSize = shouldLowerMemFuncForSize(MF, DAG); 6810 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Dst); 6811 if (FI && !MFI.isFixedObjectIndex(FI->getIndex())) 6812 DstAlignCanChange = true; 6813 bool IsZeroVal = 6814 isa<ConstantSDNode>(Src) && cast<ConstantSDNode>(Src)->isZero(); 6815 if (!TLI.findOptimalMemOpLowering( 6816 MemOps, TLI.getMaxStoresPerMemset(OptSize), 6817 MemOp::Set(Size, DstAlignCanChange, Alignment, IsZeroVal, isVol), 6818 DstPtrInfo.getAddrSpace(), ~0u, MF.getFunction().getAttributes())) 6819 return SDValue(); 6820 6821 if (DstAlignCanChange) { 6822 Type *Ty = MemOps[0].getTypeForEVT(*DAG.getContext()); 6823 Align NewAlign = DAG.getDataLayout().getABITypeAlign(Ty); 6824 if (NewAlign > Alignment) { 6825 // Give the stack frame object a larger alignment if needed. 6826 if (MFI.getObjectAlign(FI->getIndex()) < NewAlign) 6827 MFI.setObjectAlignment(FI->getIndex(), NewAlign); 6828 Alignment = NewAlign; 6829 } 6830 } 6831 6832 SmallVector<SDValue, 8> OutChains; 6833 uint64_t DstOff = 0; 6834 unsigned NumMemOps = MemOps.size(); 6835 6836 // Find the largest store and generate the bit pattern for it. 6837 EVT LargestVT = MemOps[0]; 6838 for (unsigned i = 1; i < NumMemOps; i++) 6839 if (MemOps[i].bitsGT(LargestVT)) 6840 LargestVT = MemOps[i]; 6841 SDValue MemSetValue = getMemsetValue(Src, LargestVT, DAG, dl); 6842 6843 // Prepare AAInfo for loads/stores after lowering this memset. 6844 AAMDNodes NewAAInfo = AAInfo; 6845 NewAAInfo.TBAA = NewAAInfo.TBAAStruct = nullptr; 6846 6847 for (unsigned i = 0; i < NumMemOps; i++) { 6848 EVT VT = MemOps[i]; 6849 unsigned VTSize = VT.getSizeInBits() / 8; 6850 if (VTSize > Size) { 6851 // Issuing an unaligned load / store pair that overlaps with the previous 6852 // pair. Adjust the offset accordingly. 6853 assert(i == NumMemOps-1 && i != 0); 6854 DstOff -= VTSize - Size; 6855 } 6856 6857 // If this store is smaller than the largest store see whether we can get 6858 // the smaller value for free with a truncate. 6859 SDValue Value = MemSetValue; 6860 if (VT.bitsLT(LargestVT)) { 6861 if (!LargestVT.isVector() && !VT.isVector() && 6862 TLI.isTruncateFree(LargestVT, VT)) 6863 Value = DAG.getNode(ISD::TRUNCATE, dl, VT, MemSetValue); 6864 else 6865 Value = getMemsetValue(Src, VT, DAG, dl); 6866 } 6867 assert(Value.getValueType() == VT && "Value with wrong type."); 6868 SDValue Store = DAG.getStore( 6869 Chain, dl, Value, 6870 DAG.getMemBasePlusOffset(Dst, TypeSize::Fixed(DstOff), dl), 6871 DstPtrInfo.getWithOffset(DstOff), Alignment, 6872 isVol ? MachineMemOperand::MOVolatile : MachineMemOperand::MONone, 6873 NewAAInfo); 6874 OutChains.push_back(Store); 6875 DstOff += VT.getSizeInBits() / 8; 6876 Size -= VTSize; 6877 } 6878 6879 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains); 6880 } 6881 6882 static void checkAddrSpaceIsValidForLibcall(const TargetLowering *TLI, 6883 unsigned AS) { 6884 // Lowering memcpy / memset / memmove intrinsics to calls is only valid if all 6885 // pointer operands can be losslessly bitcasted to pointers of address space 0 6886 if (AS != 0 && !TLI->getTargetMachine().isNoopAddrSpaceCast(AS, 0)) { 6887 report_fatal_error("cannot lower memory intrinsic in address space " + 6888 Twine(AS)); 6889 } 6890 } 6891 6892 SDValue SelectionDAG::getMemcpy(SDValue Chain, const SDLoc &dl, SDValue Dst, 6893 SDValue Src, SDValue Size, Align Alignment, 6894 bool isVol, bool AlwaysInline, bool isTailCall, 6895 MachinePointerInfo DstPtrInfo, 6896 MachinePointerInfo SrcPtrInfo, 6897 const AAMDNodes &AAInfo) { 6898 // Check to see if we should lower the memcpy to loads and stores first. 6899 // For cases within the target-specified limits, this is the best choice. 6900 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size); 6901 if (ConstantSize) { 6902 // Memcpy with size zero? Just return the original chain. 6903 if (ConstantSize->isZero()) 6904 return Chain; 6905 6906 SDValue Result = getMemcpyLoadsAndStores( 6907 *this, dl, Chain, Dst, Src, ConstantSize->getZExtValue(), Alignment, 6908 isVol, false, DstPtrInfo, SrcPtrInfo, AAInfo); 6909 if (Result.getNode()) 6910 return Result; 6911 } 6912 6913 // Then check to see if we should lower the memcpy with target-specific 6914 // code. If the target chooses to do this, this is the next best. 6915 if (TSI) { 6916 SDValue Result = TSI->EmitTargetCodeForMemcpy( 6917 *this, dl, Chain, Dst, Src, Size, Alignment, isVol, AlwaysInline, 6918 DstPtrInfo, SrcPtrInfo); 6919 if (Result.getNode()) 6920 return Result; 6921 } 6922 6923 // If we really need inline code and the target declined to provide it, 6924 // use a (potentially long) sequence of loads and stores. 6925 if (AlwaysInline) { 6926 assert(ConstantSize && "AlwaysInline requires a constant size!"); 6927 return getMemcpyLoadsAndStores(*this, dl, Chain, Dst, Src, 6928 ConstantSize->getZExtValue(), Alignment, 6929 isVol, true, DstPtrInfo, SrcPtrInfo, AAInfo); 6930 } 6931 6932 checkAddrSpaceIsValidForLibcall(TLI, DstPtrInfo.getAddrSpace()); 6933 checkAddrSpaceIsValidForLibcall(TLI, SrcPtrInfo.getAddrSpace()); 6934 6935 // FIXME: If the memcpy is volatile (isVol), lowering it to a plain libc 6936 // memcpy is not guaranteed to be safe. libc memcpys aren't required to 6937 // respect volatile, so they may do things like read or write memory 6938 // beyond the given memory regions. But fixing this isn't easy, and most 6939 // people don't care. 6940 6941 // Emit a library call. 6942 TargetLowering::ArgListTy Args; 6943 TargetLowering::ArgListEntry Entry; 6944 Entry.Ty = Type::getInt8PtrTy(*getContext()); 6945 Entry.Node = Dst; Args.push_back(Entry); 6946 Entry.Node = Src; Args.push_back(Entry); 6947 6948 Entry.Ty = getDataLayout().getIntPtrType(*getContext()); 6949 Entry.Node = Size; Args.push_back(Entry); 6950 // FIXME: pass in SDLoc 6951 TargetLowering::CallLoweringInfo CLI(*this); 6952 CLI.setDebugLoc(dl) 6953 .setChain(Chain) 6954 .setLibCallee(TLI->getLibcallCallingConv(RTLIB::MEMCPY), 6955 Dst.getValueType().getTypeForEVT(*getContext()), 6956 getExternalSymbol(TLI->getLibcallName(RTLIB::MEMCPY), 6957 TLI->getPointerTy(getDataLayout())), 6958 std::move(Args)) 6959 .setDiscardResult() 6960 .setTailCall(isTailCall); 6961 6962 std::pair<SDValue,SDValue> CallResult = TLI->LowerCallTo(CLI); 6963 return CallResult.second; 6964 } 6965 6966 SDValue SelectionDAG::getAtomicMemcpy(SDValue Chain, const SDLoc &dl, 6967 SDValue Dst, unsigned DstAlign, 6968 SDValue Src, unsigned SrcAlign, 6969 SDValue Size, Type *SizeTy, 6970 unsigned ElemSz, bool isTailCall, 6971 MachinePointerInfo DstPtrInfo, 6972 MachinePointerInfo SrcPtrInfo) { 6973 // Emit a library call. 6974 TargetLowering::ArgListTy Args; 6975 TargetLowering::ArgListEntry Entry; 6976 Entry.Ty = getDataLayout().getIntPtrType(*getContext()); 6977 Entry.Node = Dst; 6978 Args.push_back(Entry); 6979 6980 Entry.Node = Src; 6981 Args.push_back(Entry); 6982 6983 Entry.Ty = SizeTy; 6984 Entry.Node = Size; 6985 Args.push_back(Entry); 6986 6987 RTLIB::Libcall LibraryCall = 6988 RTLIB::getMEMCPY_ELEMENT_UNORDERED_ATOMIC(ElemSz); 6989 if (LibraryCall == RTLIB::UNKNOWN_LIBCALL) 6990 report_fatal_error("Unsupported element size"); 6991 6992 TargetLowering::CallLoweringInfo CLI(*this); 6993 CLI.setDebugLoc(dl) 6994 .setChain(Chain) 6995 .setLibCallee(TLI->getLibcallCallingConv(LibraryCall), 6996 Type::getVoidTy(*getContext()), 6997 getExternalSymbol(TLI->getLibcallName(LibraryCall), 6998 TLI->getPointerTy(getDataLayout())), 6999 std::move(Args)) 7000 .setDiscardResult() 7001 .setTailCall(isTailCall); 7002 7003 std::pair<SDValue, SDValue> CallResult = TLI->LowerCallTo(CLI); 7004 return CallResult.second; 7005 } 7006 7007 SDValue SelectionDAG::getMemmove(SDValue Chain, const SDLoc &dl, SDValue Dst, 7008 SDValue Src, SDValue Size, Align Alignment, 7009 bool isVol, bool isTailCall, 7010 MachinePointerInfo DstPtrInfo, 7011 MachinePointerInfo SrcPtrInfo, 7012 const AAMDNodes &AAInfo) { 7013 // Check to see if we should lower the memmove to loads and stores first. 7014 // For cases within the target-specified limits, this is the best choice. 7015 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size); 7016 if (ConstantSize) { 7017 // Memmove with size zero? Just return the original chain. 7018 if (ConstantSize->isZero()) 7019 return Chain; 7020 7021 SDValue Result = getMemmoveLoadsAndStores( 7022 *this, dl, Chain, Dst, Src, ConstantSize->getZExtValue(), Alignment, 7023 isVol, false, DstPtrInfo, SrcPtrInfo, AAInfo); 7024 if (Result.getNode()) 7025 return Result; 7026 } 7027 7028 // Then check to see if we should lower the memmove with target-specific 7029 // code. If the target chooses to do this, this is the next best. 7030 if (TSI) { 7031 SDValue Result = 7032 TSI->EmitTargetCodeForMemmove(*this, dl, Chain, Dst, Src, Size, 7033 Alignment, isVol, DstPtrInfo, SrcPtrInfo); 7034 if (Result.getNode()) 7035 return Result; 7036 } 7037 7038 checkAddrSpaceIsValidForLibcall(TLI, DstPtrInfo.getAddrSpace()); 7039 checkAddrSpaceIsValidForLibcall(TLI, SrcPtrInfo.getAddrSpace()); 7040 7041 // FIXME: If the memmove is volatile, lowering it to plain libc memmove may 7042 // not be safe. See memcpy above for more details. 7043 7044 // Emit a library call. 7045 TargetLowering::ArgListTy Args; 7046 TargetLowering::ArgListEntry Entry; 7047 Entry.Ty = Type::getInt8PtrTy(*getContext()); 7048 Entry.Node = Dst; Args.push_back(Entry); 7049 Entry.Node = Src; Args.push_back(Entry); 7050 7051 Entry.Ty = getDataLayout().getIntPtrType(*getContext()); 7052 Entry.Node = Size; Args.push_back(Entry); 7053 // FIXME: pass in SDLoc 7054 TargetLowering::CallLoweringInfo CLI(*this); 7055 CLI.setDebugLoc(dl) 7056 .setChain(Chain) 7057 .setLibCallee(TLI->getLibcallCallingConv(RTLIB::MEMMOVE), 7058 Dst.getValueType().getTypeForEVT(*getContext()), 7059 getExternalSymbol(TLI->getLibcallName(RTLIB::MEMMOVE), 7060 TLI->getPointerTy(getDataLayout())), 7061 std::move(Args)) 7062 .setDiscardResult() 7063 .setTailCall(isTailCall); 7064 7065 std::pair<SDValue,SDValue> CallResult = TLI->LowerCallTo(CLI); 7066 return CallResult.second; 7067 } 7068 7069 SDValue SelectionDAG::getAtomicMemmove(SDValue Chain, const SDLoc &dl, 7070 SDValue Dst, unsigned DstAlign, 7071 SDValue Src, unsigned SrcAlign, 7072 SDValue Size, Type *SizeTy, 7073 unsigned ElemSz, bool isTailCall, 7074 MachinePointerInfo DstPtrInfo, 7075 MachinePointerInfo SrcPtrInfo) { 7076 // Emit a library call. 7077 TargetLowering::ArgListTy Args; 7078 TargetLowering::ArgListEntry Entry; 7079 Entry.Ty = getDataLayout().getIntPtrType(*getContext()); 7080 Entry.Node = Dst; 7081 Args.push_back(Entry); 7082 7083 Entry.Node = Src; 7084 Args.push_back(Entry); 7085 7086 Entry.Ty = SizeTy; 7087 Entry.Node = Size; 7088 Args.push_back(Entry); 7089 7090 RTLIB::Libcall LibraryCall = 7091 RTLIB::getMEMMOVE_ELEMENT_UNORDERED_ATOMIC(ElemSz); 7092 if (LibraryCall == RTLIB::UNKNOWN_LIBCALL) 7093 report_fatal_error("Unsupported element size"); 7094 7095 TargetLowering::CallLoweringInfo CLI(*this); 7096 CLI.setDebugLoc(dl) 7097 .setChain(Chain) 7098 .setLibCallee(TLI->getLibcallCallingConv(LibraryCall), 7099 Type::getVoidTy(*getContext()), 7100 getExternalSymbol(TLI->getLibcallName(LibraryCall), 7101 TLI->getPointerTy(getDataLayout())), 7102 std::move(Args)) 7103 .setDiscardResult() 7104 .setTailCall(isTailCall); 7105 7106 std::pair<SDValue, SDValue> CallResult = TLI->LowerCallTo(CLI); 7107 return CallResult.second; 7108 } 7109 7110 SDValue SelectionDAG::getMemset(SDValue Chain, const SDLoc &dl, SDValue Dst, 7111 SDValue Src, SDValue Size, Align Alignment, 7112 bool isVol, bool isTailCall, 7113 MachinePointerInfo DstPtrInfo, 7114 const AAMDNodes &AAInfo) { 7115 // Check to see if we should lower the memset to stores first. 7116 // For cases within the target-specified limits, this is the best choice. 7117 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size); 7118 if (ConstantSize) { 7119 // Memset with size zero? Just return the original chain. 7120 if (ConstantSize->isZero()) 7121 return Chain; 7122 7123 SDValue Result = getMemsetStores(*this, dl, Chain, Dst, Src, 7124 ConstantSize->getZExtValue(), Alignment, 7125 isVol, DstPtrInfo, AAInfo); 7126 7127 if (Result.getNode()) 7128 return Result; 7129 } 7130 7131 // Then check to see if we should lower the memset with target-specific 7132 // code. If the target chooses to do this, this is the next best. 7133 if (TSI) { 7134 SDValue Result = TSI->EmitTargetCodeForMemset( 7135 *this, dl, Chain, Dst, Src, Size, Alignment, isVol, DstPtrInfo); 7136 if (Result.getNode()) 7137 return Result; 7138 } 7139 7140 checkAddrSpaceIsValidForLibcall(TLI, DstPtrInfo.getAddrSpace()); 7141 7142 // Emit a library call. 7143 TargetLowering::ArgListTy Args; 7144 TargetLowering::ArgListEntry Entry; 7145 Entry.Node = Dst; Entry.Ty = Type::getInt8PtrTy(*getContext()); 7146 Args.push_back(Entry); 7147 Entry.Node = Src; 7148 Entry.Ty = Src.getValueType().getTypeForEVT(*getContext()); 7149 Args.push_back(Entry); 7150 Entry.Node = Size; 7151 Entry.Ty = getDataLayout().getIntPtrType(*getContext()); 7152 Args.push_back(Entry); 7153 7154 // FIXME: pass in SDLoc 7155 TargetLowering::CallLoweringInfo CLI(*this); 7156 CLI.setDebugLoc(dl) 7157 .setChain(Chain) 7158 .setLibCallee(TLI->getLibcallCallingConv(RTLIB::MEMSET), 7159 Dst.getValueType().getTypeForEVT(*getContext()), 7160 getExternalSymbol(TLI->getLibcallName(RTLIB::MEMSET), 7161 TLI->getPointerTy(getDataLayout())), 7162 std::move(Args)) 7163 .setDiscardResult() 7164 .setTailCall(isTailCall); 7165 7166 std::pair<SDValue,SDValue> CallResult = TLI->LowerCallTo(CLI); 7167 return CallResult.second; 7168 } 7169 7170 SDValue SelectionDAG::getAtomicMemset(SDValue Chain, const SDLoc &dl, 7171 SDValue Dst, unsigned DstAlign, 7172 SDValue Value, SDValue Size, Type *SizeTy, 7173 unsigned ElemSz, bool isTailCall, 7174 MachinePointerInfo DstPtrInfo) { 7175 // Emit a library call. 7176 TargetLowering::ArgListTy Args; 7177 TargetLowering::ArgListEntry Entry; 7178 Entry.Ty = getDataLayout().getIntPtrType(*getContext()); 7179 Entry.Node = Dst; 7180 Args.push_back(Entry); 7181 7182 Entry.Ty = Type::getInt8Ty(*getContext()); 7183 Entry.Node = Value; 7184 Args.push_back(Entry); 7185 7186 Entry.Ty = SizeTy; 7187 Entry.Node = Size; 7188 Args.push_back(Entry); 7189 7190 RTLIB::Libcall LibraryCall = 7191 RTLIB::getMEMSET_ELEMENT_UNORDERED_ATOMIC(ElemSz); 7192 if (LibraryCall == RTLIB::UNKNOWN_LIBCALL) 7193 report_fatal_error("Unsupported element size"); 7194 7195 TargetLowering::CallLoweringInfo CLI(*this); 7196 CLI.setDebugLoc(dl) 7197 .setChain(Chain) 7198 .setLibCallee(TLI->getLibcallCallingConv(LibraryCall), 7199 Type::getVoidTy(*getContext()), 7200 getExternalSymbol(TLI->getLibcallName(LibraryCall), 7201 TLI->getPointerTy(getDataLayout())), 7202 std::move(Args)) 7203 .setDiscardResult() 7204 .setTailCall(isTailCall); 7205 7206 std::pair<SDValue, SDValue> CallResult = TLI->LowerCallTo(CLI); 7207 return CallResult.second; 7208 } 7209 7210 SDValue SelectionDAG::getAtomic(unsigned Opcode, const SDLoc &dl, EVT MemVT, 7211 SDVTList VTList, ArrayRef<SDValue> Ops, 7212 MachineMemOperand *MMO) { 7213 FoldingSetNodeID ID; 7214 ID.AddInteger(MemVT.getRawBits()); 7215 AddNodeIDNode(ID, Opcode, VTList, Ops); 7216 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 7217 void* IP = nullptr; 7218 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 7219 cast<AtomicSDNode>(E)->refineAlignment(MMO); 7220 return SDValue(E, 0); 7221 } 7222 7223 auto *N = newSDNode<AtomicSDNode>(Opcode, dl.getIROrder(), dl.getDebugLoc(), 7224 VTList, MemVT, MMO); 7225 createOperands(N, Ops); 7226 7227 CSEMap.InsertNode(N, IP); 7228 InsertNode(N); 7229 return SDValue(N, 0); 7230 } 7231 7232 SDValue SelectionDAG::getAtomicCmpSwap(unsigned Opcode, const SDLoc &dl, 7233 EVT MemVT, SDVTList VTs, SDValue Chain, 7234 SDValue Ptr, SDValue Cmp, SDValue Swp, 7235 MachineMemOperand *MMO) { 7236 assert(Opcode == ISD::ATOMIC_CMP_SWAP || 7237 Opcode == ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS); 7238 assert(Cmp.getValueType() == Swp.getValueType() && "Invalid Atomic Op Types"); 7239 7240 SDValue Ops[] = {Chain, Ptr, Cmp, Swp}; 7241 return getAtomic(Opcode, dl, MemVT, VTs, Ops, MMO); 7242 } 7243 7244 SDValue SelectionDAG::getAtomic(unsigned Opcode, const SDLoc &dl, EVT MemVT, 7245 SDValue Chain, SDValue Ptr, SDValue Val, 7246 MachineMemOperand *MMO) { 7247 assert((Opcode == ISD::ATOMIC_LOAD_ADD || 7248 Opcode == ISD::ATOMIC_LOAD_SUB || 7249 Opcode == ISD::ATOMIC_LOAD_AND || 7250 Opcode == ISD::ATOMIC_LOAD_CLR || 7251 Opcode == ISD::ATOMIC_LOAD_OR || 7252 Opcode == ISD::ATOMIC_LOAD_XOR || 7253 Opcode == ISD::ATOMIC_LOAD_NAND || 7254 Opcode == ISD::ATOMIC_LOAD_MIN || 7255 Opcode == ISD::ATOMIC_LOAD_MAX || 7256 Opcode == ISD::ATOMIC_LOAD_UMIN || 7257 Opcode == ISD::ATOMIC_LOAD_UMAX || 7258 Opcode == ISD::ATOMIC_LOAD_FADD || 7259 Opcode == ISD::ATOMIC_LOAD_FSUB || 7260 Opcode == ISD::ATOMIC_SWAP || 7261 Opcode == ISD::ATOMIC_STORE) && 7262 "Invalid Atomic Op"); 7263 7264 EVT VT = Val.getValueType(); 7265 7266 SDVTList VTs = Opcode == ISD::ATOMIC_STORE ? getVTList(MVT::Other) : 7267 getVTList(VT, MVT::Other); 7268 SDValue Ops[] = {Chain, Ptr, Val}; 7269 return getAtomic(Opcode, dl, MemVT, VTs, Ops, MMO); 7270 } 7271 7272 SDValue SelectionDAG::getAtomic(unsigned Opcode, const SDLoc &dl, EVT MemVT, 7273 EVT VT, SDValue Chain, SDValue Ptr, 7274 MachineMemOperand *MMO) { 7275 assert(Opcode == ISD::ATOMIC_LOAD && "Invalid Atomic Op"); 7276 7277 SDVTList VTs = getVTList(VT, MVT::Other); 7278 SDValue Ops[] = {Chain, Ptr}; 7279 return getAtomic(Opcode, dl, MemVT, VTs, Ops, MMO); 7280 } 7281 7282 /// getMergeValues - Create a MERGE_VALUES node from the given operands. 7283 SDValue SelectionDAG::getMergeValues(ArrayRef<SDValue> Ops, const SDLoc &dl) { 7284 if (Ops.size() == 1) 7285 return Ops[0]; 7286 7287 SmallVector<EVT, 4> VTs; 7288 VTs.reserve(Ops.size()); 7289 for (const SDValue &Op : Ops) 7290 VTs.push_back(Op.getValueType()); 7291 return getNode(ISD::MERGE_VALUES, dl, getVTList(VTs), Ops); 7292 } 7293 7294 SDValue SelectionDAG::getMemIntrinsicNode( 7295 unsigned Opcode, const SDLoc &dl, SDVTList VTList, ArrayRef<SDValue> Ops, 7296 EVT MemVT, MachinePointerInfo PtrInfo, Align Alignment, 7297 MachineMemOperand::Flags Flags, uint64_t Size, const AAMDNodes &AAInfo) { 7298 if (!Size && MemVT.isScalableVector()) 7299 Size = MemoryLocation::UnknownSize; 7300 else if (!Size) 7301 Size = MemVT.getStoreSize(); 7302 7303 MachineFunction &MF = getMachineFunction(); 7304 MachineMemOperand *MMO = 7305 MF.getMachineMemOperand(PtrInfo, Flags, Size, Alignment, AAInfo); 7306 7307 return getMemIntrinsicNode(Opcode, dl, VTList, Ops, MemVT, MMO); 7308 } 7309 7310 SDValue SelectionDAG::getMemIntrinsicNode(unsigned Opcode, const SDLoc &dl, 7311 SDVTList VTList, 7312 ArrayRef<SDValue> Ops, EVT MemVT, 7313 MachineMemOperand *MMO) { 7314 assert((Opcode == ISD::INTRINSIC_VOID || 7315 Opcode == ISD::INTRINSIC_W_CHAIN || 7316 Opcode == ISD::PREFETCH || 7317 ((int)Opcode <= std::numeric_limits<int>::max() && 7318 (int)Opcode >= ISD::FIRST_TARGET_MEMORY_OPCODE)) && 7319 "Opcode is not a memory-accessing opcode!"); 7320 7321 // Memoize the node unless it returns a flag. 7322 MemIntrinsicSDNode *N; 7323 if (VTList.VTs[VTList.NumVTs-1] != MVT::Glue) { 7324 FoldingSetNodeID ID; 7325 AddNodeIDNode(ID, Opcode, VTList, Ops); 7326 ID.AddInteger(getSyntheticNodeSubclassData<MemIntrinsicSDNode>( 7327 Opcode, dl.getIROrder(), VTList, MemVT, MMO)); 7328 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 7329 void *IP = nullptr; 7330 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 7331 cast<MemIntrinsicSDNode>(E)->refineAlignment(MMO); 7332 return SDValue(E, 0); 7333 } 7334 7335 N = newSDNode<MemIntrinsicSDNode>(Opcode, dl.getIROrder(), dl.getDebugLoc(), 7336 VTList, MemVT, MMO); 7337 createOperands(N, Ops); 7338 7339 CSEMap.InsertNode(N, IP); 7340 } else { 7341 N = newSDNode<MemIntrinsicSDNode>(Opcode, dl.getIROrder(), dl.getDebugLoc(), 7342 VTList, MemVT, MMO); 7343 createOperands(N, Ops); 7344 } 7345 InsertNode(N); 7346 SDValue V(N, 0); 7347 NewSDValueDbgMsg(V, "Creating new node: ", this); 7348 return V; 7349 } 7350 7351 SDValue SelectionDAG::getLifetimeNode(bool IsStart, const SDLoc &dl, 7352 SDValue Chain, int FrameIndex, 7353 int64_t Size, int64_t Offset) { 7354 const unsigned Opcode = IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END; 7355 const auto VTs = getVTList(MVT::Other); 7356 SDValue Ops[2] = { 7357 Chain, 7358 getFrameIndex(FrameIndex, 7359 getTargetLoweringInfo().getFrameIndexTy(getDataLayout()), 7360 true)}; 7361 7362 FoldingSetNodeID ID; 7363 AddNodeIDNode(ID, Opcode, VTs, Ops); 7364 ID.AddInteger(FrameIndex); 7365 ID.AddInteger(Size); 7366 ID.AddInteger(Offset); 7367 void *IP = nullptr; 7368 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) 7369 return SDValue(E, 0); 7370 7371 LifetimeSDNode *N = newSDNode<LifetimeSDNode>( 7372 Opcode, dl.getIROrder(), dl.getDebugLoc(), VTs, Size, Offset); 7373 createOperands(N, Ops); 7374 CSEMap.InsertNode(N, IP); 7375 InsertNode(N); 7376 SDValue V(N, 0); 7377 NewSDValueDbgMsg(V, "Creating new node: ", this); 7378 return V; 7379 } 7380 7381 SDValue SelectionDAG::getPseudoProbeNode(const SDLoc &Dl, SDValue Chain, 7382 uint64_t Guid, uint64_t Index, 7383 uint32_t Attr) { 7384 const unsigned Opcode = ISD::PSEUDO_PROBE; 7385 const auto VTs = getVTList(MVT::Other); 7386 SDValue Ops[] = {Chain}; 7387 FoldingSetNodeID ID; 7388 AddNodeIDNode(ID, Opcode, VTs, Ops); 7389 ID.AddInteger(Guid); 7390 ID.AddInteger(Index); 7391 void *IP = nullptr; 7392 if (SDNode *E = FindNodeOrInsertPos(ID, Dl, IP)) 7393 return SDValue(E, 0); 7394 7395 auto *N = newSDNode<PseudoProbeSDNode>( 7396 Opcode, Dl.getIROrder(), Dl.getDebugLoc(), VTs, Guid, Index, Attr); 7397 createOperands(N, Ops); 7398 CSEMap.InsertNode(N, IP); 7399 InsertNode(N); 7400 SDValue V(N, 0); 7401 NewSDValueDbgMsg(V, "Creating new node: ", this); 7402 return V; 7403 } 7404 7405 /// InferPointerInfo - If the specified ptr/offset is a frame index, infer a 7406 /// MachinePointerInfo record from it. This is particularly useful because the 7407 /// code generator has many cases where it doesn't bother passing in a 7408 /// MachinePointerInfo to getLoad or getStore when it has "FI+Cst". 7409 static MachinePointerInfo InferPointerInfo(const MachinePointerInfo &Info, 7410 SelectionDAG &DAG, SDValue Ptr, 7411 int64_t Offset = 0) { 7412 // If this is FI+Offset, we can model it. 7413 if (const FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Ptr)) 7414 return MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), 7415 FI->getIndex(), Offset); 7416 7417 // If this is (FI+Offset1)+Offset2, we can model it. 7418 if (Ptr.getOpcode() != ISD::ADD || 7419 !isa<ConstantSDNode>(Ptr.getOperand(1)) || 7420 !isa<FrameIndexSDNode>(Ptr.getOperand(0))) 7421 return Info; 7422 7423 int FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex(); 7424 return MachinePointerInfo::getFixedStack( 7425 DAG.getMachineFunction(), FI, 7426 Offset + cast<ConstantSDNode>(Ptr.getOperand(1))->getSExtValue()); 7427 } 7428 7429 /// InferPointerInfo - If the specified ptr/offset is a frame index, infer a 7430 /// MachinePointerInfo record from it. This is particularly useful because the 7431 /// code generator has many cases where it doesn't bother passing in a 7432 /// MachinePointerInfo to getLoad or getStore when it has "FI+Cst". 7433 static MachinePointerInfo InferPointerInfo(const MachinePointerInfo &Info, 7434 SelectionDAG &DAG, SDValue Ptr, 7435 SDValue OffsetOp) { 7436 // If the 'Offset' value isn't a constant, we can't handle this. 7437 if (ConstantSDNode *OffsetNode = dyn_cast<ConstantSDNode>(OffsetOp)) 7438 return InferPointerInfo(Info, DAG, Ptr, OffsetNode->getSExtValue()); 7439 if (OffsetOp.isUndef()) 7440 return InferPointerInfo(Info, DAG, Ptr); 7441 return Info; 7442 } 7443 7444 SDValue SelectionDAG::getLoad(ISD::MemIndexedMode AM, ISD::LoadExtType ExtType, 7445 EVT VT, const SDLoc &dl, SDValue Chain, 7446 SDValue Ptr, SDValue Offset, 7447 MachinePointerInfo PtrInfo, EVT MemVT, 7448 Align Alignment, 7449 MachineMemOperand::Flags MMOFlags, 7450 const AAMDNodes &AAInfo, const MDNode *Ranges) { 7451 assert(Chain.getValueType() == MVT::Other && 7452 "Invalid chain type"); 7453 7454 MMOFlags |= MachineMemOperand::MOLoad; 7455 assert((MMOFlags & MachineMemOperand::MOStore) == 0); 7456 // If we don't have a PtrInfo, infer the trivial frame index case to simplify 7457 // clients. 7458 if (PtrInfo.V.isNull()) 7459 PtrInfo = InferPointerInfo(PtrInfo, *this, Ptr, Offset); 7460 7461 uint64_t Size = MemoryLocation::getSizeOrUnknown(MemVT.getStoreSize()); 7462 MachineFunction &MF = getMachineFunction(); 7463 MachineMemOperand *MMO = MF.getMachineMemOperand(PtrInfo, MMOFlags, Size, 7464 Alignment, AAInfo, Ranges); 7465 return getLoad(AM, ExtType, VT, dl, Chain, Ptr, Offset, MemVT, MMO); 7466 } 7467 7468 SDValue SelectionDAG::getLoad(ISD::MemIndexedMode AM, ISD::LoadExtType ExtType, 7469 EVT VT, const SDLoc &dl, SDValue Chain, 7470 SDValue Ptr, SDValue Offset, EVT MemVT, 7471 MachineMemOperand *MMO) { 7472 if (VT == MemVT) { 7473 ExtType = ISD::NON_EXTLOAD; 7474 } else if (ExtType == ISD::NON_EXTLOAD) { 7475 assert(VT == MemVT && "Non-extending load from different memory type!"); 7476 } else { 7477 // Extending load. 7478 assert(MemVT.getScalarType().bitsLT(VT.getScalarType()) && 7479 "Should only be an extending load, not truncating!"); 7480 assert(VT.isInteger() == MemVT.isInteger() && 7481 "Cannot convert from FP to Int or Int -> FP!"); 7482 assert(VT.isVector() == MemVT.isVector() && 7483 "Cannot use an ext load to convert to or from a vector!"); 7484 assert((!VT.isVector() || 7485 VT.getVectorElementCount() == MemVT.getVectorElementCount()) && 7486 "Cannot use an ext load to change the number of vector elements!"); 7487 } 7488 7489 bool Indexed = AM != ISD::UNINDEXED; 7490 assert((Indexed || Offset.isUndef()) && "Unindexed load with an offset!"); 7491 7492 SDVTList VTs = Indexed ? 7493 getVTList(VT, Ptr.getValueType(), MVT::Other) : getVTList(VT, MVT::Other); 7494 SDValue Ops[] = { Chain, Ptr, Offset }; 7495 FoldingSetNodeID ID; 7496 AddNodeIDNode(ID, ISD::LOAD, VTs, Ops); 7497 ID.AddInteger(MemVT.getRawBits()); 7498 ID.AddInteger(getSyntheticNodeSubclassData<LoadSDNode>( 7499 dl.getIROrder(), VTs, AM, ExtType, MemVT, MMO)); 7500 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 7501 void *IP = nullptr; 7502 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 7503 cast<LoadSDNode>(E)->refineAlignment(MMO); 7504 return SDValue(E, 0); 7505 } 7506 auto *N = newSDNode<LoadSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs, AM, 7507 ExtType, MemVT, MMO); 7508 createOperands(N, Ops); 7509 7510 CSEMap.InsertNode(N, IP); 7511 InsertNode(N); 7512 SDValue V(N, 0); 7513 NewSDValueDbgMsg(V, "Creating new node: ", this); 7514 return V; 7515 } 7516 7517 SDValue SelectionDAG::getLoad(EVT VT, const SDLoc &dl, SDValue Chain, 7518 SDValue Ptr, MachinePointerInfo PtrInfo, 7519 MaybeAlign Alignment, 7520 MachineMemOperand::Flags MMOFlags, 7521 const AAMDNodes &AAInfo, const MDNode *Ranges) { 7522 SDValue Undef = getUNDEF(Ptr.getValueType()); 7523 return getLoad(ISD::UNINDEXED, ISD::NON_EXTLOAD, VT, dl, Chain, Ptr, Undef, 7524 PtrInfo, VT, Alignment, MMOFlags, AAInfo, Ranges); 7525 } 7526 7527 SDValue SelectionDAG::getLoad(EVT VT, const SDLoc &dl, SDValue Chain, 7528 SDValue Ptr, MachineMemOperand *MMO) { 7529 SDValue Undef = getUNDEF(Ptr.getValueType()); 7530 return getLoad(ISD::UNINDEXED, ISD::NON_EXTLOAD, VT, dl, Chain, Ptr, Undef, 7531 VT, MMO); 7532 } 7533 7534 SDValue SelectionDAG::getExtLoad(ISD::LoadExtType ExtType, const SDLoc &dl, 7535 EVT VT, SDValue Chain, SDValue Ptr, 7536 MachinePointerInfo PtrInfo, EVT MemVT, 7537 MaybeAlign Alignment, 7538 MachineMemOperand::Flags MMOFlags, 7539 const AAMDNodes &AAInfo) { 7540 SDValue Undef = getUNDEF(Ptr.getValueType()); 7541 return getLoad(ISD::UNINDEXED, ExtType, VT, dl, Chain, Ptr, Undef, PtrInfo, 7542 MemVT, Alignment, MMOFlags, AAInfo); 7543 } 7544 7545 SDValue SelectionDAG::getExtLoad(ISD::LoadExtType ExtType, const SDLoc &dl, 7546 EVT VT, SDValue Chain, SDValue Ptr, EVT MemVT, 7547 MachineMemOperand *MMO) { 7548 SDValue Undef = getUNDEF(Ptr.getValueType()); 7549 return getLoad(ISD::UNINDEXED, ExtType, VT, dl, Chain, Ptr, Undef, 7550 MemVT, MMO); 7551 } 7552 7553 SDValue SelectionDAG::getIndexedLoad(SDValue OrigLoad, const SDLoc &dl, 7554 SDValue Base, SDValue Offset, 7555 ISD::MemIndexedMode AM) { 7556 LoadSDNode *LD = cast<LoadSDNode>(OrigLoad); 7557 assert(LD->getOffset().isUndef() && "Load is already a indexed load!"); 7558 // Don't propagate the invariant or dereferenceable flags. 7559 auto MMOFlags = 7560 LD->getMemOperand()->getFlags() & 7561 ~(MachineMemOperand::MOInvariant | MachineMemOperand::MODereferenceable); 7562 return getLoad(AM, LD->getExtensionType(), OrigLoad.getValueType(), dl, 7563 LD->getChain(), Base, Offset, LD->getPointerInfo(), 7564 LD->getMemoryVT(), LD->getAlign(), MMOFlags, LD->getAAInfo()); 7565 } 7566 7567 SDValue SelectionDAG::getStore(SDValue Chain, const SDLoc &dl, SDValue Val, 7568 SDValue Ptr, MachinePointerInfo PtrInfo, 7569 Align Alignment, 7570 MachineMemOperand::Flags MMOFlags, 7571 const AAMDNodes &AAInfo) { 7572 assert(Chain.getValueType() == MVT::Other && "Invalid chain type"); 7573 7574 MMOFlags |= MachineMemOperand::MOStore; 7575 assert((MMOFlags & MachineMemOperand::MOLoad) == 0); 7576 7577 if (PtrInfo.V.isNull()) 7578 PtrInfo = InferPointerInfo(PtrInfo, *this, Ptr); 7579 7580 MachineFunction &MF = getMachineFunction(); 7581 uint64_t Size = 7582 MemoryLocation::getSizeOrUnknown(Val.getValueType().getStoreSize()); 7583 MachineMemOperand *MMO = 7584 MF.getMachineMemOperand(PtrInfo, MMOFlags, Size, Alignment, AAInfo); 7585 return getStore(Chain, dl, Val, Ptr, MMO); 7586 } 7587 7588 SDValue SelectionDAG::getStore(SDValue Chain, const SDLoc &dl, SDValue Val, 7589 SDValue Ptr, MachineMemOperand *MMO) { 7590 assert(Chain.getValueType() == MVT::Other && 7591 "Invalid chain type"); 7592 EVT VT = Val.getValueType(); 7593 SDVTList VTs = getVTList(MVT::Other); 7594 SDValue Undef = getUNDEF(Ptr.getValueType()); 7595 SDValue Ops[] = { Chain, Val, Ptr, Undef }; 7596 FoldingSetNodeID ID; 7597 AddNodeIDNode(ID, ISD::STORE, VTs, Ops); 7598 ID.AddInteger(VT.getRawBits()); 7599 ID.AddInteger(getSyntheticNodeSubclassData<StoreSDNode>( 7600 dl.getIROrder(), VTs, ISD::UNINDEXED, false, VT, MMO)); 7601 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 7602 void *IP = nullptr; 7603 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 7604 cast<StoreSDNode>(E)->refineAlignment(MMO); 7605 return SDValue(E, 0); 7606 } 7607 auto *N = newSDNode<StoreSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs, 7608 ISD::UNINDEXED, false, VT, MMO); 7609 createOperands(N, Ops); 7610 7611 CSEMap.InsertNode(N, IP); 7612 InsertNode(N); 7613 SDValue V(N, 0); 7614 NewSDValueDbgMsg(V, "Creating new node: ", this); 7615 return V; 7616 } 7617 7618 SDValue SelectionDAG::getTruncStore(SDValue Chain, const SDLoc &dl, SDValue Val, 7619 SDValue Ptr, MachinePointerInfo PtrInfo, 7620 EVT SVT, Align Alignment, 7621 MachineMemOperand::Flags MMOFlags, 7622 const AAMDNodes &AAInfo) { 7623 assert(Chain.getValueType() == MVT::Other && 7624 "Invalid chain type"); 7625 7626 MMOFlags |= MachineMemOperand::MOStore; 7627 assert((MMOFlags & MachineMemOperand::MOLoad) == 0); 7628 7629 if (PtrInfo.V.isNull()) 7630 PtrInfo = InferPointerInfo(PtrInfo, *this, Ptr); 7631 7632 MachineFunction &MF = getMachineFunction(); 7633 MachineMemOperand *MMO = MF.getMachineMemOperand( 7634 PtrInfo, MMOFlags, MemoryLocation::getSizeOrUnknown(SVT.getStoreSize()), 7635 Alignment, AAInfo); 7636 return getTruncStore(Chain, dl, Val, Ptr, SVT, MMO); 7637 } 7638 7639 SDValue SelectionDAG::getTruncStore(SDValue Chain, const SDLoc &dl, SDValue Val, 7640 SDValue Ptr, EVT SVT, 7641 MachineMemOperand *MMO) { 7642 EVT VT = Val.getValueType(); 7643 7644 assert(Chain.getValueType() == MVT::Other && 7645 "Invalid chain type"); 7646 if (VT == SVT) 7647 return getStore(Chain, dl, Val, Ptr, MMO); 7648 7649 assert(SVT.getScalarType().bitsLT(VT.getScalarType()) && 7650 "Should only be a truncating store, not extending!"); 7651 assert(VT.isInteger() == SVT.isInteger() && 7652 "Can't do FP-INT conversion!"); 7653 assert(VT.isVector() == SVT.isVector() && 7654 "Cannot use trunc store to convert to or from a vector!"); 7655 assert((!VT.isVector() || 7656 VT.getVectorElementCount() == SVT.getVectorElementCount()) && 7657 "Cannot use trunc store to change the number of vector elements!"); 7658 7659 SDVTList VTs = getVTList(MVT::Other); 7660 SDValue Undef = getUNDEF(Ptr.getValueType()); 7661 SDValue Ops[] = { Chain, Val, Ptr, Undef }; 7662 FoldingSetNodeID ID; 7663 AddNodeIDNode(ID, ISD::STORE, VTs, Ops); 7664 ID.AddInteger(SVT.getRawBits()); 7665 ID.AddInteger(getSyntheticNodeSubclassData<StoreSDNode>( 7666 dl.getIROrder(), VTs, ISD::UNINDEXED, true, SVT, MMO)); 7667 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 7668 void *IP = nullptr; 7669 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 7670 cast<StoreSDNode>(E)->refineAlignment(MMO); 7671 return SDValue(E, 0); 7672 } 7673 auto *N = newSDNode<StoreSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs, 7674 ISD::UNINDEXED, true, SVT, MMO); 7675 createOperands(N, Ops); 7676 7677 CSEMap.InsertNode(N, IP); 7678 InsertNode(N); 7679 SDValue V(N, 0); 7680 NewSDValueDbgMsg(V, "Creating new node: ", this); 7681 return V; 7682 } 7683 7684 SDValue SelectionDAG::getIndexedStore(SDValue OrigStore, const SDLoc &dl, 7685 SDValue Base, SDValue Offset, 7686 ISD::MemIndexedMode AM) { 7687 StoreSDNode *ST = cast<StoreSDNode>(OrigStore); 7688 assert(ST->getOffset().isUndef() && "Store is already a indexed store!"); 7689 SDVTList VTs = getVTList(Base.getValueType(), MVT::Other); 7690 SDValue Ops[] = { ST->getChain(), ST->getValue(), Base, Offset }; 7691 FoldingSetNodeID ID; 7692 AddNodeIDNode(ID, ISD::STORE, VTs, Ops); 7693 ID.AddInteger(ST->getMemoryVT().getRawBits()); 7694 ID.AddInteger(ST->getRawSubclassData()); 7695 ID.AddInteger(ST->getPointerInfo().getAddrSpace()); 7696 void *IP = nullptr; 7697 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) 7698 return SDValue(E, 0); 7699 7700 auto *N = newSDNode<StoreSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs, AM, 7701 ST->isTruncatingStore(), ST->getMemoryVT(), 7702 ST->getMemOperand()); 7703 createOperands(N, Ops); 7704 7705 CSEMap.InsertNode(N, IP); 7706 InsertNode(N); 7707 SDValue V(N, 0); 7708 NewSDValueDbgMsg(V, "Creating new node: ", this); 7709 return V; 7710 } 7711 7712 SDValue SelectionDAG::getLoadVP( 7713 ISD::MemIndexedMode AM, ISD::LoadExtType ExtType, EVT VT, const SDLoc &dl, 7714 SDValue Chain, SDValue Ptr, SDValue Offset, SDValue Mask, SDValue EVL, 7715 MachinePointerInfo PtrInfo, EVT MemVT, Align Alignment, 7716 MachineMemOperand::Flags MMOFlags, const AAMDNodes &AAInfo, 7717 const MDNode *Ranges, bool IsExpanding) { 7718 assert(Chain.getValueType() == MVT::Other && "Invalid chain type"); 7719 7720 MMOFlags |= MachineMemOperand::MOLoad; 7721 assert((MMOFlags & MachineMemOperand::MOStore) == 0); 7722 // If we don't have a PtrInfo, infer the trivial frame index case to simplify 7723 // clients. 7724 if (PtrInfo.V.isNull()) 7725 PtrInfo = InferPointerInfo(PtrInfo, *this, Ptr, Offset); 7726 7727 uint64_t Size = MemoryLocation::getSizeOrUnknown(MemVT.getStoreSize()); 7728 MachineFunction &MF = getMachineFunction(); 7729 MachineMemOperand *MMO = MF.getMachineMemOperand(PtrInfo, MMOFlags, Size, 7730 Alignment, AAInfo, Ranges); 7731 return getLoadVP(AM, ExtType, VT, dl, Chain, Ptr, Offset, Mask, EVL, MemVT, 7732 MMO, IsExpanding); 7733 } 7734 7735 SDValue SelectionDAG::getLoadVP(ISD::MemIndexedMode AM, 7736 ISD::LoadExtType ExtType, EVT VT, 7737 const SDLoc &dl, SDValue Chain, SDValue Ptr, 7738 SDValue Offset, SDValue Mask, SDValue EVL, 7739 EVT MemVT, MachineMemOperand *MMO, 7740 bool IsExpanding) { 7741 bool Indexed = AM != ISD::UNINDEXED; 7742 assert((Indexed || Offset.isUndef()) && "Unindexed load with an offset!"); 7743 7744 SDVTList VTs = Indexed ? getVTList(VT, Ptr.getValueType(), MVT::Other) 7745 : getVTList(VT, MVT::Other); 7746 SDValue Ops[] = {Chain, Ptr, Offset, Mask, EVL}; 7747 FoldingSetNodeID ID; 7748 AddNodeIDNode(ID, ISD::VP_LOAD, VTs, Ops); 7749 ID.AddInteger(VT.getRawBits()); 7750 ID.AddInteger(getSyntheticNodeSubclassData<VPLoadSDNode>( 7751 dl.getIROrder(), VTs, AM, ExtType, IsExpanding, MemVT, MMO)); 7752 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 7753 void *IP = nullptr; 7754 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 7755 cast<VPLoadSDNode>(E)->refineAlignment(MMO); 7756 return SDValue(E, 0); 7757 } 7758 auto *N = newSDNode<VPLoadSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs, AM, 7759 ExtType, IsExpanding, MemVT, MMO); 7760 createOperands(N, Ops); 7761 7762 CSEMap.InsertNode(N, IP); 7763 InsertNode(N); 7764 SDValue V(N, 0); 7765 NewSDValueDbgMsg(V, "Creating new node: ", this); 7766 return V; 7767 } 7768 7769 SDValue SelectionDAG::getLoadVP(EVT VT, const SDLoc &dl, SDValue Chain, 7770 SDValue Ptr, SDValue Mask, SDValue EVL, 7771 MachinePointerInfo PtrInfo, 7772 MaybeAlign Alignment, 7773 MachineMemOperand::Flags MMOFlags, 7774 const AAMDNodes &AAInfo, const MDNode *Ranges, 7775 bool IsExpanding) { 7776 SDValue Undef = getUNDEF(Ptr.getValueType()); 7777 return getLoadVP(ISD::UNINDEXED, ISD::NON_EXTLOAD, VT, dl, Chain, Ptr, Undef, 7778 Mask, EVL, PtrInfo, VT, Alignment, MMOFlags, AAInfo, Ranges, 7779 IsExpanding); 7780 } 7781 7782 SDValue SelectionDAG::getLoadVP(EVT VT, const SDLoc &dl, SDValue Chain, 7783 SDValue Ptr, SDValue Mask, SDValue EVL, 7784 MachineMemOperand *MMO, bool IsExpanding) { 7785 SDValue Undef = getUNDEF(Ptr.getValueType()); 7786 return getLoadVP(ISD::UNINDEXED, ISD::NON_EXTLOAD, VT, dl, Chain, Ptr, Undef, 7787 Mask, EVL, VT, MMO, IsExpanding); 7788 } 7789 7790 SDValue SelectionDAG::getExtLoadVP(ISD::LoadExtType ExtType, const SDLoc &dl, 7791 EVT VT, SDValue Chain, SDValue Ptr, 7792 SDValue Mask, SDValue EVL, 7793 MachinePointerInfo PtrInfo, EVT MemVT, 7794 MaybeAlign Alignment, 7795 MachineMemOperand::Flags MMOFlags, 7796 const AAMDNodes &AAInfo, bool IsExpanding) { 7797 SDValue Undef = getUNDEF(Ptr.getValueType()); 7798 return getLoadVP(ISD::UNINDEXED, ExtType, VT, dl, Chain, Ptr, Undef, Mask, 7799 EVL, PtrInfo, MemVT, Alignment, MMOFlags, AAInfo, nullptr, 7800 IsExpanding); 7801 } 7802 7803 SDValue SelectionDAG::getExtLoadVP(ISD::LoadExtType ExtType, const SDLoc &dl, 7804 EVT VT, SDValue Chain, SDValue Ptr, 7805 SDValue Mask, SDValue EVL, EVT MemVT, 7806 MachineMemOperand *MMO, bool IsExpanding) { 7807 SDValue Undef = getUNDEF(Ptr.getValueType()); 7808 return getLoadVP(ISD::UNINDEXED, ExtType, VT, dl, Chain, Ptr, Undef, Mask, 7809 EVL, MemVT, MMO, IsExpanding); 7810 } 7811 7812 SDValue SelectionDAG::getIndexedLoadVP(SDValue OrigLoad, const SDLoc &dl, 7813 SDValue Base, SDValue Offset, 7814 ISD::MemIndexedMode AM) { 7815 auto *LD = cast<VPLoadSDNode>(OrigLoad); 7816 assert(LD->getOffset().isUndef() && "Load is already a indexed load!"); 7817 // Don't propagate the invariant or dereferenceable flags. 7818 auto MMOFlags = 7819 LD->getMemOperand()->getFlags() & 7820 ~(MachineMemOperand::MOInvariant | MachineMemOperand::MODereferenceable); 7821 return getLoadVP(AM, LD->getExtensionType(), OrigLoad.getValueType(), dl, 7822 LD->getChain(), Base, Offset, LD->getMask(), 7823 LD->getVectorLength(), LD->getPointerInfo(), 7824 LD->getMemoryVT(), LD->getAlign(), MMOFlags, LD->getAAInfo(), 7825 nullptr, LD->isExpandingLoad()); 7826 } 7827 7828 SDValue SelectionDAG::getStoreVP(SDValue Chain, const SDLoc &dl, SDValue Val, 7829 SDValue Ptr, SDValue Offset, SDValue Mask, 7830 SDValue EVL, EVT MemVT, MachineMemOperand *MMO, 7831 ISD::MemIndexedMode AM, bool IsTruncating, 7832 bool IsCompressing) { 7833 assert(Chain.getValueType() == MVT::Other && "Invalid chain type"); 7834 bool Indexed = AM != ISD::UNINDEXED; 7835 assert((Indexed || Offset.isUndef()) && "Unindexed vp_store with an offset!"); 7836 SDVTList VTs = Indexed ? getVTList(Ptr.getValueType(), MVT::Other) 7837 : getVTList(MVT::Other); 7838 SDValue Ops[] = {Chain, Val, Ptr, Offset, Mask, EVL}; 7839 FoldingSetNodeID ID; 7840 AddNodeIDNode(ID, ISD::VP_STORE, VTs, Ops); 7841 ID.AddInteger(MemVT.getRawBits()); 7842 ID.AddInteger(getSyntheticNodeSubclassData<VPStoreSDNode>( 7843 dl.getIROrder(), VTs, AM, IsTruncating, IsCompressing, MemVT, MMO)); 7844 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 7845 void *IP = nullptr; 7846 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 7847 cast<VPStoreSDNode>(E)->refineAlignment(MMO); 7848 return SDValue(E, 0); 7849 } 7850 auto *N = newSDNode<VPStoreSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs, AM, 7851 IsTruncating, IsCompressing, MemVT, MMO); 7852 createOperands(N, Ops); 7853 7854 CSEMap.InsertNode(N, IP); 7855 InsertNode(N); 7856 SDValue V(N, 0); 7857 NewSDValueDbgMsg(V, "Creating new node: ", this); 7858 return V; 7859 } 7860 7861 SDValue SelectionDAG::getTruncStoreVP(SDValue Chain, const SDLoc &dl, 7862 SDValue Val, SDValue Ptr, SDValue Mask, 7863 SDValue EVL, MachinePointerInfo PtrInfo, 7864 EVT SVT, Align Alignment, 7865 MachineMemOperand::Flags MMOFlags, 7866 const AAMDNodes &AAInfo, 7867 bool IsCompressing) { 7868 assert(Chain.getValueType() == MVT::Other && "Invalid chain type"); 7869 7870 MMOFlags |= MachineMemOperand::MOStore; 7871 assert((MMOFlags & MachineMemOperand::MOLoad) == 0); 7872 7873 if (PtrInfo.V.isNull()) 7874 PtrInfo = InferPointerInfo(PtrInfo, *this, Ptr); 7875 7876 MachineFunction &MF = getMachineFunction(); 7877 MachineMemOperand *MMO = MF.getMachineMemOperand( 7878 PtrInfo, MMOFlags, MemoryLocation::getSizeOrUnknown(SVT.getStoreSize()), 7879 Alignment, AAInfo); 7880 return getTruncStoreVP(Chain, dl, Val, Ptr, Mask, EVL, SVT, MMO, 7881 IsCompressing); 7882 } 7883 7884 SDValue SelectionDAG::getTruncStoreVP(SDValue Chain, const SDLoc &dl, 7885 SDValue Val, SDValue Ptr, SDValue Mask, 7886 SDValue EVL, EVT SVT, 7887 MachineMemOperand *MMO, 7888 bool IsCompressing) { 7889 EVT VT = Val.getValueType(); 7890 7891 assert(Chain.getValueType() == MVT::Other && "Invalid chain type"); 7892 if (VT == SVT) 7893 return getStoreVP(Chain, dl, Val, Ptr, getUNDEF(Ptr.getValueType()), Mask, 7894 EVL, VT, MMO, ISD::UNINDEXED, 7895 /*IsTruncating*/ false, IsCompressing); 7896 7897 assert(SVT.getScalarType().bitsLT(VT.getScalarType()) && 7898 "Should only be a truncating store, not extending!"); 7899 assert(VT.isInteger() == SVT.isInteger() && "Can't do FP-INT conversion!"); 7900 assert(VT.isVector() == SVT.isVector() && 7901 "Cannot use trunc store to convert to or from a vector!"); 7902 assert((!VT.isVector() || 7903 VT.getVectorElementCount() == SVT.getVectorElementCount()) && 7904 "Cannot use trunc store to change the number of vector elements!"); 7905 7906 SDVTList VTs = getVTList(MVT::Other); 7907 SDValue Undef = getUNDEF(Ptr.getValueType()); 7908 SDValue Ops[] = {Chain, Val, Ptr, Undef, Mask, EVL}; 7909 FoldingSetNodeID ID; 7910 AddNodeIDNode(ID, ISD::VP_STORE, VTs, Ops); 7911 ID.AddInteger(SVT.getRawBits()); 7912 ID.AddInteger(getSyntheticNodeSubclassData<VPStoreSDNode>( 7913 dl.getIROrder(), VTs, ISD::UNINDEXED, true, IsCompressing, SVT, MMO)); 7914 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 7915 void *IP = nullptr; 7916 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 7917 cast<VPStoreSDNode>(E)->refineAlignment(MMO); 7918 return SDValue(E, 0); 7919 } 7920 auto *N = 7921 newSDNode<VPStoreSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs, 7922 ISD::UNINDEXED, true, IsCompressing, SVT, MMO); 7923 createOperands(N, Ops); 7924 7925 CSEMap.InsertNode(N, IP); 7926 InsertNode(N); 7927 SDValue V(N, 0); 7928 NewSDValueDbgMsg(V, "Creating new node: ", this); 7929 return V; 7930 } 7931 7932 SDValue SelectionDAG::getIndexedStoreVP(SDValue OrigStore, const SDLoc &dl, 7933 SDValue Base, SDValue Offset, 7934 ISD::MemIndexedMode AM) { 7935 auto *ST = cast<VPStoreSDNode>(OrigStore); 7936 assert(ST->getOffset().isUndef() && "Store is already an indexed store!"); 7937 SDVTList VTs = getVTList(Base.getValueType(), MVT::Other); 7938 SDValue Ops[] = {ST->getChain(), ST->getValue(), Base, 7939 Offset, ST->getMask(), ST->getVectorLength()}; 7940 FoldingSetNodeID ID; 7941 AddNodeIDNode(ID, ISD::VP_STORE, VTs, Ops); 7942 ID.AddInteger(ST->getMemoryVT().getRawBits()); 7943 ID.AddInteger(ST->getRawSubclassData()); 7944 ID.AddInteger(ST->getPointerInfo().getAddrSpace()); 7945 void *IP = nullptr; 7946 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) 7947 return SDValue(E, 0); 7948 7949 auto *N = newSDNode<VPStoreSDNode>( 7950 dl.getIROrder(), dl.getDebugLoc(), VTs, AM, ST->isTruncatingStore(), 7951 ST->isCompressingStore(), ST->getMemoryVT(), ST->getMemOperand()); 7952 createOperands(N, Ops); 7953 7954 CSEMap.InsertNode(N, IP); 7955 InsertNode(N); 7956 SDValue V(N, 0); 7957 NewSDValueDbgMsg(V, "Creating new node: ", this); 7958 return V; 7959 } 7960 7961 SDValue SelectionDAG::getGatherVP(SDVTList VTs, EVT VT, const SDLoc &dl, 7962 ArrayRef<SDValue> Ops, MachineMemOperand *MMO, 7963 ISD::MemIndexType IndexType) { 7964 assert(Ops.size() == 6 && "Incompatible number of operands"); 7965 7966 FoldingSetNodeID ID; 7967 AddNodeIDNode(ID, ISD::VP_GATHER, VTs, Ops); 7968 ID.AddInteger(VT.getRawBits()); 7969 ID.AddInteger(getSyntheticNodeSubclassData<VPGatherSDNode>( 7970 dl.getIROrder(), VTs, VT, MMO, IndexType)); 7971 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 7972 void *IP = nullptr; 7973 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 7974 cast<VPGatherSDNode>(E)->refineAlignment(MMO); 7975 return SDValue(E, 0); 7976 } 7977 7978 auto *N = newSDNode<VPGatherSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs, 7979 VT, MMO, IndexType); 7980 createOperands(N, Ops); 7981 7982 assert(N->getMask().getValueType().getVectorElementCount() == 7983 N->getValueType(0).getVectorElementCount() && 7984 "Vector width mismatch between mask and data"); 7985 assert(N->getIndex().getValueType().getVectorElementCount().isScalable() == 7986 N->getValueType(0).getVectorElementCount().isScalable() && 7987 "Scalable flags of index and data do not match"); 7988 assert(ElementCount::isKnownGE( 7989 N->getIndex().getValueType().getVectorElementCount(), 7990 N->getValueType(0).getVectorElementCount()) && 7991 "Vector width mismatch between index and data"); 7992 assert(isa<ConstantSDNode>(N->getScale()) && 7993 cast<ConstantSDNode>(N->getScale())->getAPIntValue().isPowerOf2() && 7994 "Scale should be a constant power of 2"); 7995 7996 CSEMap.InsertNode(N, IP); 7997 InsertNode(N); 7998 SDValue V(N, 0); 7999 NewSDValueDbgMsg(V, "Creating new node: ", this); 8000 return V; 8001 } 8002 8003 SDValue SelectionDAG::getScatterVP(SDVTList VTs, EVT VT, const SDLoc &dl, 8004 ArrayRef<SDValue> Ops, 8005 MachineMemOperand *MMO, 8006 ISD::MemIndexType IndexType) { 8007 assert(Ops.size() == 7 && "Incompatible number of operands"); 8008 8009 FoldingSetNodeID ID; 8010 AddNodeIDNode(ID, ISD::VP_SCATTER, VTs, Ops); 8011 ID.AddInteger(VT.getRawBits()); 8012 ID.AddInteger(getSyntheticNodeSubclassData<VPScatterSDNode>( 8013 dl.getIROrder(), VTs, VT, MMO, IndexType)); 8014 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 8015 void *IP = nullptr; 8016 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 8017 cast<VPScatterSDNode>(E)->refineAlignment(MMO); 8018 return SDValue(E, 0); 8019 } 8020 auto *N = newSDNode<VPScatterSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs, 8021 VT, MMO, IndexType); 8022 createOperands(N, Ops); 8023 8024 assert(N->getMask().getValueType().getVectorElementCount() == 8025 N->getValue().getValueType().getVectorElementCount() && 8026 "Vector width mismatch between mask and data"); 8027 assert( 8028 N->getIndex().getValueType().getVectorElementCount().isScalable() == 8029 N->getValue().getValueType().getVectorElementCount().isScalable() && 8030 "Scalable flags of index and data do not match"); 8031 assert(ElementCount::isKnownGE( 8032 N->getIndex().getValueType().getVectorElementCount(), 8033 N->getValue().getValueType().getVectorElementCount()) && 8034 "Vector width mismatch between index and data"); 8035 assert(isa<ConstantSDNode>(N->getScale()) && 8036 cast<ConstantSDNode>(N->getScale())->getAPIntValue().isPowerOf2() && 8037 "Scale should be a constant power of 2"); 8038 8039 CSEMap.InsertNode(N, IP); 8040 InsertNode(N); 8041 SDValue V(N, 0); 8042 NewSDValueDbgMsg(V, "Creating new node: ", this); 8043 return V; 8044 } 8045 8046 SDValue SelectionDAG::getMaskedLoad(EVT VT, const SDLoc &dl, SDValue Chain, 8047 SDValue Base, SDValue Offset, SDValue Mask, 8048 SDValue PassThru, EVT MemVT, 8049 MachineMemOperand *MMO, 8050 ISD::MemIndexedMode AM, 8051 ISD::LoadExtType ExtTy, bool isExpanding) { 8052 bool Indexed = AM != ISD::UNINDEXED; 8053 assert((Indexed || Offset.isUndef()) && 8054 "Unindexed masked load with an offset!"); 8055 SDVTList VTs = Indexed ? getVTList(VT, Base.getValueType(), MVT::Other) 8056 : getVTList(VT, MVT::Other); 8057 SDValue Ops[] = {Chain, Base, Offset, Mask, PassThru}; 8058 FoldingSetNodeID ID; 8059 AddNodeIDNode(ID, ISD::MLOAD, VTs, Ops); 8060 ID.AddInteger(MemVT.getRawBits()); 8061 ID.AddInteger(getSyntheticNodeSubclassData<MaskedLoadSDNode>( 8062 dl.getIROrder(), VTs, AM, ExtTy, isExpanding, MemVT, MMO)); 8063 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 8064 void *IP = nullptr; 8065 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 8066 cast<MaskedLoadSDNode>(E)->refineAlignment(MMO); 8067 return SDValue(E, 0); 8068 } 8069 auto *N = newSDNode<MaskedLoadSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs, 8070 AM, ExtTy, isExpanding, MemVT, MMO); 8071 createOperands(N, Ops); 8072 8073 CSEMap.InsertNode(N, IP); 8074 InsertNode(N); 8075 SDValue V(N, 0); 8076 NewSDValueDbgMsg(V, "Creating new node: ", this); 8077 return V; 8078 } 8079 8080 SDValue SelectionDAG::getIndexedMaskedLoad(SDValue OrigLoad, const SDLoc &dl, 8081 SDValue Base, SDValue Offset, 8082 ISD::MemIndexedMode AM) { 8083 MaskedLoadSDNode *LD = cast<MaskedLoadSDNode>(OrigLoad); 8084 assert(LD->getOffset().isUndef() && "Masked load is already a indexed load!"); 8085 return getMaskedLoad(OrigLoad.getValueType(), dl, LD->getChain(), Base, 8086 Offset, LD->getMask(), LD->getPassThru(), 8087 LD->getMemoryVT(), LD->getMemOperand(), AM, 8088 LD->getExtensionType(), LD->isExpandingLoad()); 8089 } 8090 8091 SDValue SelectionDAG::getMaskedStore(SDValue Chain, const SDLoc &dl, 8092 SDValue Val, SDValue Base, SDValue Offset, 8093 SDValue Mask, EVT MemVT, 8094 MachineMemOperand *MMO, 8095 ISD::MemIndexedMode AM, bool IsTruncating, 8096 bool IsCompressing) { 8097 assert(Chain.getValueType() == MVT::Other && 8098 "Invalid chain type"); 8099 bool Indexed = AM != ISD::UNINDEXED; 8100 assert((Indexed || Offset.isUndef()) && 8101 "Unindexed masked store with an offset!"); 8102 SDVTList VTs = Indexed ? getVTList(Base.getValueType(), MVT::Other) 8103 : getVTList(MVT::Other); 8104 SDValue Ops[] = {Chain, Val, Base, Offset, Mask}; 8105 FoldingSetNodeID ID; 8106 AddNodeIDNode(ID, ISD::MSTORE, VTs, Ops); 8107 ID.AddInteger(MemVT.getRawBits()); 8108 ID.AddInteger(getSyntheticNodeSubclassData<MaskedStoreSDNode>( 8109 dl.getIROrder(), VTs, AM, IsTruncating, IsCompressing, MemVT, MMO)); 8110 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 8111 void *IP = nullptr; 8112 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 8113 cast<MaskedStoreSDNode>(E)->refineAlignment(MMO); 8114 return SDValue(E, 0); 8115 } 8116 auto *N = 8117 newSDNode<MaskedStoreSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs, AM, 8118 IsTruncating, IsCompressing, MemVT, MMO); 8119 createOperands(N, Ops); 8120 8121 CSEMap.InsertNode(N, IP); 8122 InsertNode(N); 8123 SDValue V(N, 0); 8124 NewSDValueDbgMsg(V, "Creating new node: ", this); 8125 return V; 8126 } 8127 8128 SDValue SelectionDAG::getIndexedMaskedStore(SDValue OrigStore, const SDLoc &dl, 8129 SDValue Base, SDValue Offset, 8130 ISD::MemIndexedMode AM) { 8131 MaskedStoreSDNode *ST = cast<MaskedStoreSDNode>(OrigStore); 8132 assert(ST->getOffset().isUndef() && 8133 "Masked store is already a indexed store!"); 8134 return getMaskedStore(ST->getChain(), dl, ST->getValue(), Base, Offset, 8135 ST->getMask(), ST->getMemoryVT(), ST->getMemOperand(), 8136 AM, ST->isTruncatingStore(), ST->isCompressingStore()); 8137 } 8138 8139 SDValue SelectionDAG::getMaskedGather(SDVTList VTs, EVT MemVT, const SDLoc &dl, 8140 ArrayRef<SDValue> Ops, 8141 MachineMemOperand *MMO, 8142 ISD::MemIndexType IndexType, 8143 ISD::LoadExtType ExtTy) { 8144 assert(Ops.size() == 6 && "Incompatible number of operands"); 8145 8146 FoldingSetNodeID ID; 8147 AddNodeIDNode(ID, ISD::MGATHER, VTs, Ops); 8148 ID.AddInteger(MemVT.getRawBits()); 8149 ID.AddInteger(getSyntheticNodeSubclassData<MaskedGatherSDNode>( 8150 dl.getIROrder(), VTs, MemVT, MMO, IndexType, ExtTy)); 8151 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 8152 void *IP = nullptr; 8153 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 8154 cast<MaskedGatherSDNode>(E)->refineAlignment(MMO); 8155 return SDValue(E, 0); 8156 } 8157 8158 IndexType = TLI->getCanonicalIndexType(IndexType, MemVT, Ops[4]); 8159 auto *N = newSDNode<MaskedGatherSDNode>(dl.getIROrder(), dl.getDebugLoc(), 8160 VTs, MemVT, MMO, IndexType, ExtTy); 8161 createOperands(N, Ops); 8162 8163 assert(N->getPassThru().getValueType() == N->getValueType(0) && 8164 "Incompatible type of the PassThru value in MaskedGatherSDNode"); 8165 assert(N->getMask().getValueType().getVectorElementCount() == 8166 N->getValueType(0).getVectorElementCount() && 8167 "Vector width mismatch between mask and data"); 8168 assert(N->getIndex().getValueType().getVectorElementCount().isScalable() == 8169 N->getValueType(0).getVectorElementCount().isScalable() && 8170 "Scalable flags of index and data do not match"); 8171 assert(ElementCount::isKnownGE( 8172 N->getIndex().getValueType().getVectorElementCount(), 8173 N->getValueType(0).getVectorElementCount()) && 8174 "Vector width mismatch between index and data"); 8175 assert(isa<ConstantSDNode>(N->getScale()) && 8176 cast<ConstantSDNode>(N->getScale())->getAPIntValue().isPowerOf2() && 8177 "Scale should be a constant power of 2"); 8178 8179 CSEMap.InsertNode(N, IP); 8180 InsertNode(N); 8181 SDValue V(N, 0); 8182 NewSDValueDbgMsg(V, "Creating new node: ", this); 8183 return V; 8184 } 8185 8186 SDValue SelectionDAG::getMaskedScatter(SDVTList VTs, EVT MemVT, const SDLoc &dl, 8187 ArrayRef<SDValue> Ops, 8188 MachineMemOperand *MMO, 8189 ISD::MemIndexType IndexType, 8190 bool IsTrunc) { 8191 assert(Ops.size() == 6 && "Incompatible number of operands"); 8192 8193 FoldingSetNodeID ID; 8194 AddNodeIDNode(ID, ISD::MSCATTER, VTs, Ops); 8195 ID.AddInteger(MemVT.getRawBits()); 8196 ID.AddInteger(getSyntheticNodeSubclassData<MaskedScatterSDNode>( 8197 dl.getIROrder(), VTs, MemVT, MMO, IndexType, IsTrunc)); 8198 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 8199 void *IP = nullptr; 8200 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 8201 cast<MaskedScatterSDNode>(E)->refineAlignment(MMO); 8202 return SDValue(E, 0); 8203 } 8204 8205 IndexType = TLI->getCanonicalIndexType(IndexType, MemVT, Ops[4]); 8206 auto *N = newSDNode<MaskedScatterSDNode>(dl.getIROrder(), dl.getDebugLoc(), 8207 VTs, MemVT, MMO, IndexType, IsTrunc); 8208 createOperands(N, Ops); 8209 8210 assert(N->getMask().getValueType().getVectorElementCount() == 8211 N->getValue().getValueType().getVectorElementCount() && 8212 "Vector width mismatch between mask and data"); 8213 assert( 8214 N->getIndex().getValueType().getVectorElementCount().isScalable() == 8215 N->getValue().getValueType().getVectorElementCount().isScalable() && 8216 "Scalable flags of index and data do not match"); 8217 assert(ElementCount::isKnownGE( 8218 N->getIndex().getValueType().getVectorElementCount(), 8219 N->getValue().getValueType().getVectorElementCount()) && 8220 "Vector width mismatch between index and data"); 8221 assert(isa<ConstantSDNode>(N->getScale()) && 8222 cast<ConstantSDNode>(N->getScale())->getAPIntValue().isPowerOf2() && 8223 "Scale should be a constant power of 2"); 8224 8225 CSEMap.InsertNode(N, IP); 8226 InsertNode(N); 8227 SDValue V(N, 0); 8228 NewSDValueDbgMsg(V, "Creating new node: ", this); 8229 return V; 8230 } 8231 8232 SDValue SelectionDAG::simplifySelect(SDValue Cond, SDValue T, SDValue F) { 8233 // select undef, T, F --> T (if T is a constant), otherwise F 8234 // select, ?, undef, F --> F 8235 // select, ?, T, undef --> T 8236 if (Cond.isUndef()) 8237 return isConstantValueOfAnyType(T) ? T : F; 8238 if (T.isUndef()) 8239 return F; 8240 if (F.isUndef()) 8241 return T; 8242 8243 // select true, T, F --> T 8244 // select false, T, F --> F 8245 if (auto *CondC = dyn_cast<ConstantSDNode>(Cond)) 8246 return CondC->isZero() ? F : T; 8247 8248 // TODO: This should simplify VSELECT with constant condition using something 8249 // like this (but check boolean contents to be complete?): 8250 // if (ISD::isBuildVectorAllOnes(Cond.getNode())) 8251 // return T; 8252 // if (ISD::isBuildVectorAllZeros(Cond.getNode())) 8253 // return F; 8254 8255 // select ?, T, T --> T 8256 if (T == F) 8257 return T; 8258 8259 return SDValue(); 8260 } 8261 8262 SDValue SelectionDAG::simplifyShift(SDValue X, SDValue Y) { 8263 // shift undef, Y --> 0 (can always assume that the undef value is 0) 8264 if (X.isUndef()) 8265 return getConstant(0, SDLoc(X.getNode()), X.getValueType()); 8266 // shift X, undef --> undef (because it may shift by the bitwidth) 8267 if (Y.isUndef()) 8268 return getUNDEF(X.getValueType()); 8269 8270 // shift 0, Y --> 0 8271 // shift X, 0 --> X 8272 if (isNullOrNullSplat(X) || isNullOrNullSplat(Y)) 8273 return X; 8274 8275 // shift X, C >= bitwidth(X) --> undef 8276 // All vector elements must be too big (or undef) to avoid partial undefs. 8277 auto isShiftTooBig = [X](ConstantSDNode *Val) { 8278 return !Val || Val->getAPIntValue().uge(X.getScalarValueSizeInBits()); 8279 }; 8280 if (ISD::matchUnaryPredicate(Y, isShiftTooBig, true)) 8281 return getUNDEF(X.getValueType()); 8282 8283 return SDValue(); 8284 } 8285 8286 SDValue SelectionDAG::simplifyFPBinop(unsigned Opcode, SDValue X, SDValue Y, 8287 SDNodeFlags Flags) { 8288 // If this operation has 'nnan' or 'ninf' and at least 1 disallowed operand 8289 // (an undef operand can be chosen to be Nan/Inf), then the result of this 8290 // operation is poison. That result can be relaxed to undef. 8291 ConstantFPSDNode *XC = isConstOrConstSplatFP(X, /* AllowUndefs */ true); 8292 ConstantFPSDNode *YC = isConstOrConstSplatFP(Y, /* AllowUndefs */ true); 8293 bool HasNan = (XC && XC->getValueAPF().isNaN()) || 8294 (YC && YC->getValueAPF().isNaN()); 8295 bool HasInf = (XC && XC->getValueAPF().isInfinity()) || 8296 (YC && YC->getValueAPF().isInfinity()); 8297 8298 if (Flags.hasNoNaNs() && (HasNan || X.isUndef() || Y.isUndef())) 8299 return getUNDEF(X.getValueType()); 8300 8301 if (Flags.hasNoInfs() && (HasInf || X.isUndef() || Y.isUndef())) 8302 return getUNDEF(X.getValueType()); 8303 8304 if (!YC) 8305 return SDValue(); 8306 8307 // X + -0.0 --> X 8308 if (Opcode == ISD::FADD) 8309 if (YC->getValueAPF().isNegZero()) 8310 return X; 8311 8312 // X - +0.0 --> X 8313 if (Opcode == ISD::FSUB) 8314 if (YC->getValueAPF().isPosZero()) 8315 return X; 8316 8317 // X * 1.0 --> X 8318 // X / 1.0 --> X 8319 if (Opcode == ISD::FMUL || Opcode == ISD::FDIV) 8320 if (YC->getValueAPF().isExactlyValue(1.0)) 8321 return X; 8322 8323 // X * 0.0 --> 0.0 8324 if (Opcode == ISD::FMUL && Flags.hasNoNaNs() && Flags.hasNoSignedZeros()) 8325 if (YC->getValueAPF().isZero()) 8326 return getConstantFP(0.0, SDLoc(Y), Y.getValueType()); 8327 8328 return SDValue(); 8329 } 8330 8331 SDValue SelectionDAG::getVAArg(EVT VT, const SDLoc &dl, SDValue Chain, 8332 SDValue Ptr, SDValue SV, unsigned Align) { 8333 SDValue Ops[] = { Chain, Ptr, SV, getTargetConstant(Align, dl, MVT::i32) }; 8334 return getNode(ISD::VAARG, dl, getVTList(VT, MVT::Other), Ops); 8335 } 8336 8337 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT, 8338 ArrayRef<SDUse> Ops) { 8339 switch (Ops.size()) { 8340 case 0: return getNode(Opcode, DL, VT); 8341 case 1: return getNode(Opcode, DL, VT, static_cast<const SDValue>(Ops[0])); 8342 case 2: return getNode(Opcode, DL, VT, Ops[0], Ops[1]); 8343 case 3: return getNode(Opcode, DL, VT, Ops[0], Ops[1], Ops[2]); 8344 default: break; 8345 } 8346 8347 // Copy from an SDUse array into an SDValue array for use with 8348 // the regular getNode logic. 8349 SmallVector<SDValue, 8> NewOps(Ops.begin(), Ops.end()); 8350 return getNode(Opcode, DL, VT, NewOps); 8351 } 8352 8353 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT, 8354 ArrayRef<SDValue> Ops) { 8355 SDNodeFlags Flags; 8356 if (Inserter) 8357 Flags = Inserter->getFlags(); 8358 return getNode(Opcode, DL, VT, Ops, Flags); 8359 } 8360 8361 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT, 8362 ArrayRef<SDValue> Ops, const SDNodeFlags Flags) { 8363 unsigned NumOps = Ops.size(); 8364 switch (NumOps) { 8365 case 0: return getNode(Opcode, DL, VT); 8366 case 1: return getNode(Opcode, DL, VT, Ops[0], Flags); 8367 case 2: return getNode(Opcode, DL, VT, Ops[0], Ops[1], Flags); 8368 case 3: return getNode(Opcode, DL, VT, Ops[0], Ops[1], Ops[2], Flags); 8369 default: break; 8370 } 8371 8372 #ifndef NDEBUG 8373 for (auto &Op : Ops) 8374 assert(Op.getOpcode() != ISD::DELETED_NODE && 8375 "Operand is DELETED_NODE!"); 8376 #endif 8377 8378 switch (Opcode) { 8379 default: break; 8380 case ISD::BUILD_VECTOR: 8381 // Attempt to simplify BUILD_VECTOR. 8382 if (SDValue V = FoldBUILD_VECTOR(DL, VT, Ops, *this)) 8383 return V; 8384 break; 8385 case ISD::CONCAT_VECTORS: 8386 if (SDValue V = foldCONCAT_VECTORS(DL, VT, Ops, *this)) 8387 return V; 8388 break; 8389 case ISD::SELECT_CC: 8390 assert(NumOps == 5 && "SELECT_CC takes 5 operands!"); 8391 assert(Ops[0].getValueType() == Ops[1].getValueType() && 8392 "LHS and RHS of condition must have same type!"); 8393 assert(Ops[2].getValueType() == Ops[3].getValueType() && 8394 "True and False arms of SelectCC must have same type!"); 8395 assert(Ops[2].getValueType() == VT && 8396 "select_cc node must be of same type as true and false value!"); 8397 break; 8398 case ISD::BR_CC: 8399 assert(NumOps == 5 && "BR_CC takes 5 operands!"); 8400 assert(Ops[2].getValueType() == Ops[3].getValueType() && 8401 "LHS/RHS of comparison should match types!"); 8402 break; 8403 } 8404 8405 // Memoize nodes. 8406 SDNode *N; 8407 SDVTList VTs = getVTList(VT); 8408 8409 if (VT != MVT::Glue) { 8410 FoldingSetNodeID ID; 8411 AddNodeIDNode(ID, Opcode, VTs, Ops); 8412 void *IP = nullptr; 8413 8414 if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP)) 8415 return SDValue(E, 0); 8416 8417 N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs); 8418 createOperands(N, Ops); 8419 8420 CSEMap.InsertNode(N, IP); 8421 } else { 8422 N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs); 8423 createOperands(N, Ops); 8424 } 8425 8426 N->setFlags(Flags); 8427 InsertNode(N); 8428 SDValue V(N, 0); 8429 NewSDValueDbgMsg(V, "Creating new node: ", this); 8430 return V; 8431 } 8432 8433 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, 8434 ArrayRef<EVT> ResultTys, ArrayRef<SDValue> Ops) { 8435 return getNode(Opcode, DL, getVTList(ResultTys), Ops); 8436 } 8437 8438 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, SDVTList VTList, 8439 ArrayRef<SDValue> Ops) { 8440 SDNodeFlags Flags; 8441 if (Inserter) 8442 Flags = Inserter->getFlags(); 8443 return getNode(Opcode, DL, VTList, Ops, Flags); 8444 } 8445 8446 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, SDVTList VTList, 8447 ArrayRef<SDValue> Ops, const SDNodeFlags Flags) { 8448 if (VTList.NumVTs == 1) 8449 return getNode(Opcode, DL, VTList.VTs[0], Ops); 8450 8451 #ifndef NDEBUG 8452 for (auto &Op : Ops) 8453 assert(Op.getOpcode() != ISD::DELETED_NODE && 8454 "Operand is DELETED_NODE!"); 8455 #endif 8456 8457 switch (Opcode) { 8458 case ISD::STRICT_FP_EXTEND: 8459 assert(VTList.NumVTs == 2 && Ops.size() == 2 && 8460 "Invalid STRICT_FP_EXTEND!"); 8461 assert(VTList.VTs[0].isFloatingPoint() && 8462 Ops[1].getValueType().isFloatingPoint() && "Invalid FP cast!"); 8463 assert(VTList.VTs[0].isVector() == Ops[1].getValueType().isVector() && 8464 "STRICT_FP_EXTEND result type should be vector iff the operand " 8465 "type is vector!"); 8466 assert((!VTList.VTs[0].isVector() || 8467 VTList.VTs[0].getVectorNumElements() == 8468 Ops[1].getValueType().getVectorNumElements()) && 8469 "Vector element count mismatch!"); 8470 assert(Ops[1].getValueType().bitsLT(VTList.VTs[0]) && 8471 "Invalid fpext node, dst <= src!"); 8472 break; 8473 case ISD::STRICT_FP_ROUND: 8474 assert(VTList.NumVTs == 2 && Ops.size() == 3 && "Invalid STRICT_FP_ROUND!"); 8475 assert(VTList.VTs[0].isVector() == Ops[1].getValueType().isVector() && 8476 "STRICT_FP_ROUND result type should be vector iff the operand " 8477 "type is vector!"); 8478 assert((!VTList.VTs[0].isVector() || 8479 VTList.VTs[0].getVectorNumElements() == 8480 Ops[1].getValueType().getVectorNumElements()) && 8481 "Vector element count mismatch!"); 8482 assert(VTList.VTs[0].isFloatingPoint() && 8483 Ops[1].getValueType().isFloatingPoint() && 8484 VTList.VTs[0].bitsLT(Ops[1].getValueType()) && 8485 isa<ConstantSDNode>(Ops[2]) && 8486 (cast<ConstantSDNode>(Ops[2])->getZExtValue() == 0 || 8487 cast<ConstantSDNode>(Ops[2])->getZExtValue() == 1) && 8488 "Invalid STRICT_FP_ROUND!"); 8489 break; 8490 #if 0 8491 // FIXME: figure out how to safely handle things like 8492 // int foo(int x) { return 1 << (x & 255); } 8493 // int bar() { return foo(256); } 8494 case ISD::SRA_PARTS: 8495 case ISD::SRL_PARTS: 8496 case ISD::SHL_PARTS: 8497 if (N3.getOpcode() == ISD::SIGN_EXTEND_INREG && 8498 cast<VTSDNode>(N3.getOperand(1))->getVT() != MVT::i1) 8499 return getNode(Opcode, DL, VT, N1, N2, N3.getOperand(0)); 8500 else if (N3.getOpcode() == ISD::AND) 8501 if (ConstantSDNode *AndRHS = dyn_cast<ConstantSDNode>(N3.getOperand(1))) { 8502 // If the and is only masking out bits that cannot effect the shift, 8503 // eliminate the and. 8504 unsigned NumBits = VT.getScalarSizeInBits()*2; 8505 if ((AndRHS->getValue() & (NumBits-1)) == NumBits-1) 8506 return getNode(Opcode, DL, VT, N1, N2, N3.getOperand(0)); 8507 } 8508 break; 8509 #endif 8510 } 8511 8512 // Memoize the node unless it returns a flag. 8513 SDNode *N; 8514 if (VTList.VTs[VTList.NumVTs-1] != MVT::Glue) { 8515 FoldingSetNodeID ID; 8516 AddNodeIDNode(ID, Opcode, VTList, Ops); 8517 void *IP = nullptr; 8518 if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP)) 8519 return SDValue(E, 0); 8520 8521 N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTList); 8522 createOperands(N, Ops); 8523 CSEMap.InsertNode(N, IP); 8524 } else { 8525 N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTList); 8526 createOperands(N, Ops); 8527 } 8528 8529 N->setFlags(Flags); 8530 InsertNode(N); 8531 SDValue V(N, 0); 8532 NewSDValueDbgMsg(V, "Creating new node: ", this); 8533 return V; 8534 } 8535 8536 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, 8537 SDVTList VTList) { 8538 return getNode(Opcode, DL, VTList, None); 8539 } 8540 8541 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, SDVTList VTList, 8542 SDValue N1) { 8543 SDValue Ops[] = { N1 }; 8544 return getNode(Opcode, DL, VTList, Ops); 8545 } 8546 8547 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, SDVTList VTList, 8548 SDValue N1, SDValue N2) { 8549 SDValue Ops[] = { N1, N2 }; 8550 return getNode(Opcode, DL, VTList, Ops); 8551 } 8552 8553 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, SDVTList VTList, 8554 SDValue N1, SDValue N2, SDValue N3) { 8555 SDValue Ops[] = { N1, N2, N3 }; 8556 return getNode(Opcode, DL, VTList, Ops); 8557 } 8558 8559 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, SDVTList VTList, 8560 SDValue N1, SDValue N2, SDValue N3, SDValue N4) { 8561 SDValue Ops[] = { N1, N2, N3, N4 }; 8562 return getNode(Opcode, DL, VTList, Ops); 8563 } 8564 8565 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, SDVTList VTList, 8566 SDValue N1, SDValue N2, SDValue N3, SDValue N4, 8567 SDValue N5) { 8568 SDValue Ops[] = { N1, N2, N3, N4, N5 }; 8569 return getNode(Opcode, DL, VTList, Ops); 8570 } 8571 8572 SDVTList SelectionDAG::getVTList(EVT VT) { 8573 return makeVTList(SDNode::getValueTypeList(VT), 1); 8574 } 8575 8576 SDVTList SelectionDAG::getVTList(EVT VT1, EVT VT2) { 8577 FoldingSetNodeID ID; 8578 ID.AddInteger(2U); 8579 ID.AddInteger(VT1.getRawBits()); 8580 ID.AddInteger(VT2.getRawBits()); 8581 8582 void *IP = nullptr; 8583 SDVTListNode *Result = VTListMap.FindNodeOrInsertPos(ID, IP); 8584 if (!Result) { 8585 EVT *Array = Allocator.Allocate<EVT>(2); 8586 Array[0] = VT1; 8587 Array[1] = VT2; 8588 Result = new (Allocator) SDVTListNode(ID.Intern(Allocator), Array, 2); 8589 VTListMap.InsertNode(Result, IP); 8590 } 8591 return Result->getSDVTList(); 8592 } 8593 8594 SDVTList SelectionDAG::getVTList(EVT VT1, EVT VT2, EVT VT3) { 8595 FoldingSetNodeID ID; 8596 ID.AddInteger(3U); 8597 ID.AddInteger(VT1.getRawBits()); 8598 ID.AddInteger(VT2.getRawBits()); 8599 ID.AddInteger(VT3.getRawBits()); 8600 8601 void *IP = nullptr; 8602 SDVTListNode *Result = VTListMap.FindNodeOrInsertPos(ID, IP); 8603 if (!Result) { 8604 EVT *Array = Allocator.Allocate<EVT>(3); 8605 Array[0] = VT1; 8606 Array[1] = VT2; 8607 Array[2] = VT3; 8608 Result = new (Allocator) SDVTListNode(ID.Intern(Allocator), Array, 3); 8609 VTListMap.InsertNode(Result, IP); 8610 } 8611 return Result->getSDVTList(); 8612 } 8613 8614 SDVTList SelectionDAG::getVTList(EVT VT1, EVT VT2, EVT VT3, EVT VT4) { 8615 FoldingSetNodeID ID; 8616 ID.AddInteger(4U); 8617 ID.AddInteger(VT1.getRawBits()); 8618 ID.AddInteger(VT2.getRawBits()); 8619 ID.AddInteger(VT3.getRawBits()); 8620 ID.AddInteger(VT4.getRawBits()); 8621 8622 void *IP = nullptr; 8623 SDVTListNode *Result = VTListMap.FindNodeOrInsertPos(ID, IP); 8624 if (!Result) { 8625 EVT *Array = Allocator.Allocate<EVT>(4); 8626 Array[0] = VT1; 8627 Array[1] = VT2; 8628 Array[2] = VT3; 8629 Array[3] = VT4; 8630 Result = new (Allocator) SDVTListNode(ID.Intern(Allocator), Array, 4); 8631 VTListMap.InsertNode(Result, IP); 8632 } 8633 return Result->getSDVTList(); 8634 } 8635 8636 SDVTList SelectionDAG::getVTList(ArrayRef<EVT> VTs) { 8637 unsigned NumVTs = VTs.size(); 8638 FoldingSetNodeID ID; 8639 ID.AddInteger(NumVTs); 8640 for (unsigned index = 0; index < NumVTs; index++) { 8641 ID.AddInteger(VTs[index].getRawBits()); 8642 } 8643 8644 void *IP = nullptr; 8645 SDVTListNode *Result = VTListMap.FindNodeOrInsertPos(ID, IP); 8646 if (!Result) { 8647 EVT *Array = Allocator.Allocate<EVT>(NumVTs); 8648 llvm::copy(VTs, Array); 8649 Result = new (Allocator) SDVTListNode(ID.Intern(Allocator), Array, NumVTs); 8650 VTListMap.InsertNode(Result, IP); 8651 } 8652 return Result->getSDVTList(); 8653 } 8654 8655 8656 /// UpdateNodeOperands - *Mutate* the specified node in-place to have the 8657 /// specified operands. If the resultant node already exists in the DAG, 8658 /// this does not modify the specified node, instead it returns the node that 8659 /// already exists. If the resultant node does not exist in the DAG, the 8660 /// input node is returned. As a degenerate case, if you specify the same 8661 /// input operands as the node already has, the input node is returned. 8662 SDNode *SelectionDAG::UpdateNodeOperands(SDNode *N, SDValue Op) { 8663 assert(N->getNumOperands() == 1 && "Update with wrong number of operands"); 8664 8665 // Check to see if there is no change. 8666 if (Op == N->getOperand(0)) return N; 8667 8668 // See if the modified node already exists. 8669 void *InsertPos = nullptr; 8670 if (SDNode *Existing = FindModifiedNodeSlot(N, Op, InsertPos)) 8671 return Existing; 8672 8673 // Nope it doesn't. Remove the node from its current place in the maps. 8674 if (InsertPos) 8675 if (!RemoveNodeFromCSEMaps(N)) 8676 InsertPos = nullptr; 8677 8678 // Now we update the operands. 8679 N->OperandList[0].set(Op); 8680 8681 updateDivergence(N); 8682 // If this gets put into a CSE map, add it. 8683 if (InsertPos) CSEMap.InsertNode(N, InsertPos); 8684 return N; 8685 } 8686 8687 SDNode *SelectionDAG::UpdateNodeOperands(SDNode *N, SDValue Op1, SDValue Op2) { 8688 assert(N->getNumOperands() == 2 && "Update with wrong number of operands"); 8689 8690 // Check to see if there is no change. 8691 if (Op1 == N->getOperand(0) && Op2 == N->getOperand(1)) 8692 return N; // No operands changed, just return the input node. 8693 8694 // See if the modified node already exists. 8695 void *InsertPos = nullptr; 8696 if (SDNode *Existing = FindModifiedNodeSlot(N, Op1, Op2, InsertPos)) 8697 return Existing; 8698 8699 // Nope it doesn't. Remove the node from its current place in the maps. 8700 if (InsertPos) 8701 if (!RemoveNodeFromCSEMaps(N)) 8702 InsertPos = nullptr; 8703 8704 // Now we update the operands. 8705 if (N->OperandList[0] != Op1) 8706 N->OperandList[0].set(Op1); 8707 if (N->OperandList[1] != Op2) 8708 N->OperandList[1].set(Op2); 8709 8710 updateDivergence(N); 8711 // If this gets put into a CSE map, add it. 8712 if (InsertPos) CSEMap.InsertNode(N, InsertPos); 8713 return N; 8714 } 8715 8716 SDNode *SelectionDAG:: 8717 UpdateNodeOperands(SDNode *N, SDValue Op1, SDValue Op2, SDValue Op3) { 8718 SDValue Ops[] = { Op1, Op2, Op3 }; 8719 return UpdateNodeOperands(N, Ops); 8720 } 8721 8722 SDNode *SelectionDAG:: 8723 UpdateNodeOperands(SDNode *N, SDValue Op1, SDValue Op2, 8724 SDValue Op3, SDValue Op4) { 8725 SDValue Ops[] = { Op1, Op2, Op3, Op4 }; 8726 return UpdateNodeOperands(N, Ops); 8727 } 8728 8729 SDNode *SelectionDAG:: 8730 UpdateNodeOperands(SDNode *N, SDValue Op1, SDValue Op2, 8731 SDValue Op3, SDValue Op4, SDValue Op5) { 8732 SDValue Ops[] = { Op1, Op2, Op3, Op4, Op5 }; 8733 return UpdateNodeOperands(N, Ops); 8734 } 8735 8736 SDNode *SelectionDAG:: 8737 UpdateNodeOperands(SDNode *N, ArrayRef<SDValue> Ops) { 8738 unsigned NumOps = Ops.size(); 8739 assert(N->getNumOperands() == NumOps && 8740 "Update with wrong number of operands"); 8741 8742 // If no operands changed just return the input node. 8743 if (std::equal(Ops.begin(), Ops.end(), N->op_begin())) 8744 return N; 8745 8746 // See if the modified node already exists. 8747 void *InsertPos = nullptr; 8748 if (SDNode *Existing = FindModifiedNodeSlot(N, Ops, InsertPos)) 8749 return Existing; 8750 8751 // Nope it doesn't. Remove the node from its current place in the maps. 8752 if (InsertPos) 8753 if (!RemoveNodeFromCSEMaps(N)) 8754 InsertPos = nullptr; 8755 8756 // Now we update the operands. 8757 for (unsigned i = 0; i != NumOps; ++i) 8758 if (N->OperandList[i] != Ops[i]) 8759 N->OperandList[i].set(Ops[i]); 8760 8761 updateDivergence(N); 8762 // If this gets put into a CSE map, add it. 8763 if (InsertPos) CSEMap.InsertNode(N, InsertPos); 8764 return N; 8765 } 8766 8767 /// DropOperands - Release the operands and set this node to have 8768 /// zero operands. 8769 void SDNode::DropOperands() { 8770 // Unlike the code in MorphNodeTo that does this, we don't need to 8771 // watch for dead nodes here. 8772 for (op_iterator I = op_begin(), E = op_end(); I != E; ) { 8773 SDUse &Use = *I++; 8774 Use.set(SDValue()); 8775 } 8776 } 8777 8778 void SelectionDAG::setNodeMemRefs(MachineSDNode *N, 8779 ArrayRef<MachineMemOperand *> NewMemRefs) { 8780 if (NewMemRefs.empty()) { 8781 N->clearMemRefs(); 8782 return; 8783 } 8784 8785 // Check if we can avoid allocating by storing a single reference directly. 8786 if (NewMemRefs.size() == 1) { 8787 N->MemRefs = NewMemRefs[0]; 8788 N->NumMemRefs = 1; 8789 return; 8790 } 8791 8792 MachineMemOperand **MemRefsBuffer = 8793 Allocator.template Allocate<MachineMemOperand *>(NewMemRefs.size()); 8794 llvm::copy(NewMemRefs, MemRefsBuffer); 8795 N->MemRefs = MemRefsBuffer; 8796 N->NumMemRefs = static_cast<int>(NewMemRefs.size()); 8797 } 8798 8799 /// SelectNodeTo - These are wrappers around MorphNodeTo that accept a 8800 /// machine opcode. 8801 /// 8802 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 8803 EVT VT) { 8804 SDVTList VTs = getVTList(VT); 8805 return SelectNodeTo(N, MachineOpc, VTs, None); 8806 } 8807 8808 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 8809 EVT VT, SDValue Op1) { 8810 SDVTList VTs = getVTList(VT); 8811 SDValue Ops[] = { Op1 }; 8812 return SelectNodeTo(N, MachineOpc, VTs, Ops); 8813 } 8814 8815 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 8816 EVT VT, SDValue Op1, 8817 SDValue Op2) { 8818 SDVTList VTs = getVTList(VT); 8819 SDValue Ops[] = { Op1, Op2 }; 8820 return SelectNodeTo(N, MachineOpc, VTs, Ops); 8821 } 8822 8823 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 8824 EVT VT, SDValue Op1, 8825 SDValue Op2, SDValue Op3) { 8826 SDVTList VTs = getVTList(VT); 8827 SDValue Ops[] = { Op1, Op2, Op3 }; 8828 return SelectNodeTo(N, MachineOpc, VTs, Ops); 8829 } 8830 8831 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 8832 EVT VT, ArrayRef<SDValue> Ops) { 8833 SDVTList VTs = getVTList(VT); 8834 return SelectNodeTo(N, MachineOpc, VTs, Ops); 8835 } 8836 8837 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 8838 EVT VT1, EVT VT2, ArrayRef<SDValue> Ops) { 8839 SDVTList VTs = getVTList(VT1, VT2); 8840 return SelectNodeTo(N, MachineOpc, VTs, Ops); 8841 } 8842 8843 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 8844 EVT VT1, EVT VT2) { 8845 SDVTList VTs = getVTList(VT1, VT2); 8846 return SelectNodeTo(N, MachineOpc, VTs, None); 8847 } 8848 8849 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 8850 EVT VT1, EVT VT2, EVT VT3, 8851 ArrayRef<SDValue> Ops) { 8852 SDVTList VTs = getVTList(VT1, VT2, VT3); 8853 return SelectNodeTo(N, MachineOpc, VTs, Ops); 8854 } 8855 8856 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 8857 EVT VT1, EVT VT2, 8858 SDValue Op1, SDValue Op2) { 8859 SDVTList VTs = getVTList(VT1, VT2); 8860 SDValue Ops[] = { Op1, Op2 }; 8861 return SelectNodeTo(N, MachineOpc, VTs, Ops); 8862 } 8863 8864 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 8865 SDVTList VTs,ArrayRef<SDValue> Ops) { 8866 SDNode *New = MorphNodeTo(N, ~MachineOpc, VTs, Ops); 8867 // Reset the NodeID to -1. 8868 New->setNodeId(-1); 8869 if (New != N) { 8870 ReplaceAllUsesWith(N, New); 8871 RemoveDeadNode(N); 8872 } 8873 return New; 8874 } 8875 8876 /// UpdateSDLocOnMergeSDNode - If the opt level is -O0 then it throws away 8877 /// the line number information on the merged node since it is not possible to 8878 /// preserve the information that operation is associated with multiple lines. 8879 /// This will make the debugger working better at -O0, were there is a higher 8880 /// probability having other instructions associated with that line. 8881 /// 8882 /// For IROrder, we keep the smaller of the two 8883 SDNode *SelectionDAG::UpdateSDLocOnMergeSDNode(SDNode *N, const SDLoc &OLoc) { 8884 DebugLoc NLoc = N->getDebugLoc(); 8885 if (NLoc && OptLevel == CodeGenOpt::None && OLoc.getDebugLoc() != NLoc) { 8886 N->setDebugLoc(DebugLoc()); 8887 } 8888 unsigned Order = std::min(N->getIROrder(), OLoc.getIROrder()); 8889 N->setIROrder(Order); 8890 return N; 8891 } 8892 8893 /// MorphNodeTo - This *mutates* the specified node to have the specified 8894 /// return type, opcode, and operands. 8895 /// 8896 /// Note that MorphNodeTo returns the resultant node. If there is already a 8897 /// node of the specified opcode and operands, it returns that node instead of 8898 /// the current one. Note that the SDLoc need not be the same. 8899 /// 8900 /// Using MorphNodeTo is faster than creating a new node and swapping it in 8901 /// with ReplaceAllUsesWith both because it often avoids allocating a new 8902 /// node, and because it doesn't require CSE recalculation for any of 8903 /// the node's users. 8904 /// 8905 /// However, note that MorphNodeTo recursively deletes dead nodes from the DAG. 8906 /// As a consequence it isn't appropriate to use from within the DAG combiner or 8907 /// the legalizer which maintain worklists that would need to be updated when 8908 /// deleting things. 8909 SDNode *SelectionDAG::MorphNodeTo(SDNode *N, unsigned Opc, 8910 SDVTList VTs, ArrayRef<SDValue> Ops) { 8911 // If an identical node already exists, use it. 8912 void *IP = nullptr; 8913 if (VTs.VTs[VTs.NumVTs-1] != MVT::Glue) { 8914 FoldingSetNodeID ID; 8915 AddNodeIDNode(ID, Opc, VTs, Ops); 8916 if (SDNode *ON = FindNodeOrInsertPos(ID, SDLoc(N), IP)) 8917 return UpdateSDLocOnMergeSDNode(ON, SDLoc(N)); 8918 } 8919 8920 if (!RemoveNodeFromCSEMaps(N)) 8921 IP = nullptr; 8922 8923 // Start the morphing. 8924 N->NodeType = Opc; 8925 N->ValueList = VTs.VTs; 8926 N->NumValues = VTs.NumVTs; 8927 8928 // Clear the operands list, updating used nodes to remove this from their 8929 // use list. Keep track of any operands that become dead as a result. 8930 SmallPtrSet<SDNode*, 16> DeadNodeSet; 8931 for (SDNode::op_iterator I = N->op_begin(), E = N->op_end(); I != E; ) { 8932 SDUse &Use = *I++; 8933 SDNode *Used = Use.getNode(); 8934 Use.set(SDValue()); 8935 if (Used->use_empty()) 8936 DeadNodeSet.insert(Used); 8937 } 8938 8939 // For MachineNode, initialize the memory references information. 8940 if (MachineSDNode *MN = dyn_cast<MachineSDNode>(N)) 8941 MN->clearMemRefs(); 8942 8943 // Swap for an appropriately sized array from the recycler. 8944 removeOperands(N); 8945 createOperands(N, Ops); 8946 8947 // Delete any nodes that are still dead after adding the uses for the 8948 // new operands. 8949 if (!DeadNodeSet.empty()) { 8950 SmallVector<SDNode *, 16> DeadNodes; 8951 for (SDNode *N : DeadNodeSet) 8952 if (N->use_empty()) 8953 DeadNodes.push_back(N); 8954 RemoveDeadNodes(DeadNodes); 8955 } 8956 8957 if (IP) 8958 CSEMap.InsertNode(N, IP); // Memoize the new node. 8959 return N; 8960 } 8961 8962 SDNode* SelectionDAG::mutateStrictFPToFP(SDNode *Node) { 8963 unsigned OrigOpc = Node->getOpcode(); 8964 unsigned NewOpc; 8965 switch (OrigOpc) { 8966 default: 8967 llvm_unreachable("mutateStrictFPToFP called with unexpected opcode!"); 8968 #define DAG_INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC, DAGN) \ 8969 case ISD::STRICT_##DAGN: NewOpc = ISD::DAGN; break; 8970 #define CMP_INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC, DAGN) \ 8971 case ISD::STRICT_##DAGN: NewOpc = ISD::SETCC; break; 8972 #include "llvm/IR/ConstrainedOps.def" 8973 } 8974 8975 assert(Node->getNumValues() == 2 && "Unexpected number of results!"); 8976 8977 // We're taking this node out of the chain, so we need to re-link things. 8978 SDValue InputChain = Node->getOperand(0); 8979 SDValue OutputChain = SDValue(Node, 1); 8980 ReplaceAllUsesOfValueWith(OutputChain, InputChain); 8981 8982 SmallVector<SDValue, 3> Ops; 8983 for (unsigned i = 1, e = Node->getNumOperands(); i != e; ++i) 8984 Ops.push_back(Node->getOperand(i)); 8985 8986 SDVTList VTs = getVTList(Node->getValueType(0)); 8987 SDNode *Res = MorphNodeTo(Node, NewOpc, VTs, Ops); 8988 8989 // MorphNodeTo can operate in two ways: if an existing node with the 8990 // specified operands exists, it can just return it. Otherwise, it 8991 // updates the node in place to have the requested operands. 8992 if (Res == Node) { 8993 // If we updated the node in place, reset the node ID. To the isel, 8994 // this should be just like a newly allocated machine node. 8995 Res->setNodeId(-1); 8996 } else { 8997 ReplaceAllUsesWith(Node, Res); 8998 RemoveDeadNode(Node); 8999 } 9000 9001 return Res; 9002 } 9003 9004 /// getMachineNode - These are used for target selectors to create a new node 9005 /// with specified return type(s), MachineInstr opcode, and operands. 9006 /// 9007 /// Note that getMachineNode returns the resultant node. If there is already a 9008 /// node of the specified opcode and operands, it returns that node instead of 9009 /// the current one. 9010 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 9011 EVT VT) { 9012 SDVTList VTs = getVTList(VT); 9013 return getMachineNode(Opcode, dl, VTs, None); 9014 } 9015 9016 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 9017 EVT VT, SDValue Op1) { 9018 SDVTList VTs = getVTList(VT); 9019 SDValue Ops[] = { Op1 }; 9020 return getMachineNode(Opcode, dl, VTs, Ops); 9021 } 9022 9023 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 9024 EVT VT, SDValue Op1, SDValue Op2) { 9025 SDVTList VTs = getVTList(VT); 9026 SDValue Ops[] = { Op1, Op2 }; 9027 return getMachineNode(Opcode, dl, VTs, Ops); 9028 } 9029 9030 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 9031 EVT VT, SDValue Op1, SDValue Op2, 9032 SDValue Op3) { 9033 SDVTList VTs = getVTList(VT); 9034 SDValue Ops[] = { Op1, Op2, Op3 }; 9035 return getMachineNode(Opcode, dl, VTs, Ops); 9036 } 9037 9038 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 9039 EVT VT, ArrayRef<SDValue> Ops) { 9040 SDVTList VTs = getVTList(VT); 9041 return getMachineNode(Opcode, dl, VTs, Ops); 9042 } 9043 9044 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 9045 EVT VT1, EVT VT2, SDValue Op1, 9046 SDValue Op2) { 9047 SDVTList VTs = getVTList(VT1, VT2); 9048 SDValue Ops[] = { Op1, Op2 }; 9049 return getMachineNode(Opcode, dl, VTs, Ops); 9050 } 9051 9052 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 9053 EVT VT1, EVT VT2, SDValue Op1, 9054 SDValue Op2, SDValue Op3) { 9055 SDVTList VTs = getVTList(VT1, VT2); 9056 SDValue Ops[] = { Op1, Op2, Op3 }; 9057 return getMachineNode(Opcode, dl, VTs, Ops); 9058 } 9059 9060 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 9061 EVT VT1, EVT VT2, 9062 ArrayRef<SDValue> Ops) { 9063 SDVTList VTs = getVTList(VT1, VT2); 9064 return getMachineNode(Opcode, dl, VTs, Ops); 9065 } 9066 9067 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 9068 EVT VT1, EVT VT2, EVT VT3, 9069 SDValue Op1, SDValue Op2) { 9070 SDVTList VTs = getVTList(VT1, VT2, VT3); 9071 SDValue Ops[] = { Op1, Op2 }; 9072 return getMachineNode(Opcode, dl, VTs, Ops); 9073 } 9074 9075 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 9076 EVT VT1, EVT VT2, EVT VT3, 9077 SDValue Op1, SDValue Op2, 9078 SDValue Op3) { 9079 SDVTList VTs = getVTList(VT1, VT2, VT3); 9080 SDValue Ops[] = { Op1, Op2, Op3 }; 9081 return getMachineNode(Opcode, dl, VTs, Ops); 9082 } 9083 9084 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 9085 EVT VT1, EVT VT2, EVT VT3, 9086 ArrayRef<SDValue> Ops) { 9087 SDVTList VTs = getVTList(VT1, VT2, VT3); 9088 return getMachineNode(Opcode, dl, VTs, Ops); 9089 } 9090 9091 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 9092 ArrayRef<EVT> ResultTys, 9093 ArrayRef<SDValue> Ops) { 9094 SDVTList VTs = getVTList(ResultTys); 9095 return getMachineNode(Opcode, dl, VTs, Ops); 9096 } 9097 9098 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &DL, 9099 SDVTList VTs, 9100 ArrayRef<SDValue> Ops) { 9101 bool DoCSE = VTs.VTs[VTs.NumVTs-1] != MVT::Glue; 9102 MachineSDNode *N; 9103 void *IP = nullptr; 9104 9105 if (DoCSE) { 9106 FoldingSetNodeID ID; 9107 AddNodeIDNode(ID, ~Opcode, VTs, Ops); 9108 IP = nullptr; 9109 if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP)) { 9110 return cast<MachineSDNode>(UpdateSDLocOnMergeSDNode(E, DL)); 9111 } 9112 } 9113 9114 // Allocate a new MachineSDNode. 9115 N = newSDNode<MachineSDNode>(~Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs); 9116 createOperands(N, Ops); 9117 9118 if (DoCSE) 9119 CSEMap.InsertNode(N, IP); 9120 9121 InsertNode(N); 9122 NewSDValueDbgMsg(SDValue(N, 0), "Creating new machine node: ", this); 9123 return N; 9124 } 9125 9126 /// getTargetExtractSubreg - A convenience function for creating 9127 /// TargetOpcode::EXTRACT_SUBREG nodes. 9128 SDValue SelectionDAG::getTargetExtractSubreg(int SRIdx, const SDLoc &DL, EVT VT, 9129 SDValue Operand) { 9130 SDValue SRIdxVal = getTargetConstant(SRIdx, DL, MVT::i32); 9131 SDNode *Subreg = getMachineNode(TargetOpcode::EXTRACT_SUBREG, DL, 9132 VT, Operand, SRIdxVal); 9133 return SDValue(Subreg, 0); 9134 } 9135 9136 /// getTargetInsertSubreg - A convenience function for creating 9137 /// TargetOpcode::INSERT_SUBREG nodes. 9138 SDValue SelectionDAG::getTargetInsertSubreg(int SRIdx, const SDLoc &DL, EVT VT, 9139 SDValue Operand, SDValue Subreg) { 9140 SDValue SRIdxVal = getTargetConstant(SRIdx, DL, MVT::i32); 9141 SDNode *Result = getMachineNode(TargetOpcode::INSERT_SUBREG, DL, 9142 VT, Operand, Subreg, SRIdxVal); 9143 return SDValue(Result, 0); 9144 } 9145 9146 /// getNodeIfExists - Get the specified node if it's already available, or 9147 /// else return NULL. 9148 SDNode *SelectionDAG::getNodeIfExists(unsigned Opcode, SDVTList VTList, 9149 ArrayRef<SDValue> Ops) { 9150 SDNodeFlags Flags; 9151 if (Inserter) 9152 Flags = Inserter->getFlags(); 9153 return getNodeIfExists(Opcode, VTList, Ops, Flags); 9154 } 9155 9156 SDNode *SelectionDAG::getNodeIfExists(unsigned Opcode, SDVTList VTList, 9157 ArrayRef<SDValue> Ops, 9158 const SDNodeFlags Flags) { 9159 if (VTList.VTs[VTList.NumVTs - 1] != MVT::Glue) { 9160 FoldingSetNodeID ID; 9161 AddNodeIDNode(ID, Opcode, VTList, Ops); 9162 void *IP = nullptr; 9163 if (SDNode *E = FindNodeOrInsertPos(ID, SDLoc(), IP)) { 9164 E->intersectFlagsWith(Flags); 9165 return E; 9166 } 9167 } 9168 return nullptr; 9169 } 9170 9171 /// doesNodeExist - Check if a node exists without modifying its flags. 9172 bool SelectionDAG::doesNodeExist(unsigned Opcode, SDVTList VTList, 9173 ArrayRef<SDValue> Ops) { 9174 if (VTList.VTs[VTList.NumVTs - 1] != MVT::Glue) { 9175 FoldingSetNodeID ID; 9176 AddNodeIDNode(ID, Opcode, VTList, Ops); 9177 void *IP = nullptr; 9178 if (FindNodeOrInsertPos(ID, SDLoc(), IP)) 9179 return true; 9180 } 9181 return false; 9182 } 9183 9184 /// getDbgValue - Creates a SDDbgValue node. 9185 /// 9186 /// SDNode 9187 SDDbgValue *SelectionDAG::getDbgValue(DIVariable *Var, DIExpression *Expr, 9188 SDNode *N, unsigned R, bool IsIndirect, 9189 const DebugLoc &DL, unsigned O) { 9190 assert(cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) && 9191 "Expected inlined-at fields to agree"); 9192 return new (DbgInfo->getAlloc()) 9193 SDDbgValue(DbgInfo->getAlloc(), Var, Expr, SDDbgOperand::fromNode(N, R), 9194 {}, IsIndirect, DL, O, 9195 /*IsVariadic=*/false); 9196 } 9197 9198 /// Constant 9199 SDDbgValue *SelectionDAG::getConstantDbgValue(DIVariable *Var, 9200 DIExpression *Expr, 9201 const Value *C, 9202 const DebugLoc &DL, unsigned O) { 9203 assert(cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) && 9204 "Expected inlined-at fields to agree"); 9205 return new (DbgInfo->getAlloc()) 9206 SDDbgValue(DbgInfo->getAlloc(), Var, Expr, SDDbgOperand::fromConst(C), {}, 9207 /*IsIndirect=*/false, DL, O, 9208 /*IsVariadic=*/false); 9209 } 9210 9211 /// FrameIndex 9212 SDDbgValue *SelectionDAG::getFrameIndexDbgValue(DIVariable *Var, 9213 DIExpression *Expr, unsigned FI, 9214 bool IsIndirect, 9215 const DebugLoc &DL, 9216 unsigned O) { 9217 assert(cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) && 9218 "Expected inlined-at fields to agree"); 9219 return getFrameIndexDbgValue(Var, Expr, FI, {}, IsIndirect, DL, O); 9220 } 9221 9222 /// FrameIndex with dependencies 9223 SDDbgValue *SelectionDAG::getFrameIndexDbgValue(DIVariable *Var, 9224 DIExpression *Expr, unsigned FI, 9225 ArrayRef<SDNode *> Dependencies, 9226 bool IsIndirect, 9227 const DebugLoc &DL, 9228 unsigned O) { 9229 assert(cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) && 9230 "Expected inlined-at fields to agree"); 9231 return new (DbgInfo->getAlloc()) 9232 SDDbgValue(DbgInfo->getAlloc(), Var, Expr, SDDbgOperand::fromFrameIdx(FI), 9233 Dependencies, IsIndirect, DL, O, 9234 /*IsVariadic=*/false); 9235 } 9236 9237 /// VReg 9238 SDDbgValue *SelectionDAG::getVRegDbgValue(DIVariable *Var, DIExpression *Expr, 9239 unsigned VReg, bool IsIndirect, 9240 const DebugLoc &DL, unsigned O) { 9241 assert(cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) && 9242 "Expected inlined-at fields to agree"); 9243 return new (DbgInfo->getAlloc()) 9244 SDDbgValue(DbgInfo->getAlloc(), Var, Expr, SDDbgOperand::fromVReg(VReg), 9245 {}, IsIndirect, DL, O, 9246 /*IsVariadic=*/false); 9247 } 9248 9249 SDDbgValue *SelectionDAG::getDbgValueList(DIVariable *Var, DIExpression *Expr, 9250 ArrayRef<SDDbgOperand> Locs, 9251 ArrayRef<SDNode *> Dependencies, 9252 bool IsIndirect, const DebugLoc &DL, 9253 unsigned O, bool IsVariadic) { 9254 assert(cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) && 9255 "Expected inlined-at fields to agree"); 9256 return new (DbgInfo->getAlloc()) 9257 SDDbgValue(DbgInfo->getAlloc(), Var, Expr, Locs, Dependencies, IsIndirect, 9258 DL, O, IsVariadic); 9259 } 9260 9261 void SelectionDAG::transferDbgValues(SDValue From, SDValue To, 9262 unsigned OffsetInBits, unsigned SizeInBits, 9263 bool InvalidateDbg) { 9264 SDNode *FromNode = From.getNode(); 9265 SDNode *ToNode = To.getNode(); 9266 assert(FromNode && ToNode && "Can't modify dbg values"); 9267 9268 // PR35338 9269 // TODO: assert(From != To && "Redundant dbg value transfer"); 9270 // TODO: assert(FromNode != ToNode && "Intranode dbg value transfer"); 9271 if (From == To || FromNode == ToNode) 9272 return; 9273 9274 if (!FromNode->getHasDebugValue()) 9275 return; 9276 9277 SDDbgOperand FromLocOp = 9278 SDDbgOperand::fromNode(From.getNode(), From.getResNo()); 9279 SDDbgOperand ToLocOp = SDDbgOperand::fromNode(To.getNode(), To.getResNo()); 9280 9281 SmallVector<SDDbgValue *, 2> ClonedDVs; 9282 for (SDDbgValue *Dbg : GetDbgValues(FromNode)) { 9283 if (Dbg->isInvalidated()) 9284 continue; 9285 9286 // TODO: assert(!Dbg->isInvalidated() && "Transfer of invalid dbg value"); 9287 9288 // Create a new location ops vector that is equal to the old vector, but 9289 // with each instance of FromLocOp replaced with ToLocOp. 9290 bool Changed = false; 9291 auto NewLocOps = Dbg->copyLocationOps(); 9292 std::replace_if( 9293 NewLocOps.begin(), NewLocOps.end(), 9294 [&Changed, FromLocOp](const SDDbgOperand &Op) { 9295 bool Match = Op == FromLocOp; 9296 Changed |= Match; 9297 return Match; 9298 }, 9299 ToLocOp); 9300 // Ignore this SDDbgValue if we didn't find a matching location. 9301 if (!Changed) 9302 continue; 9303 9304 DIVariable *Var = Dbg->getVariable(); 9305 auto *Expr = Dbg->getExpression(); 9306 // If a fragment is requested, update the expression. 9307 if (SizeInBits) { 9308 // When splitting a larger (e.g., sign-extended) value whose 9309 // lower bits are described with an SDDbgValue, do not attempt 9310 // to transfer the SDDbgValue to the upper bits. 9311 if (auto FI = Expr->getFragmentInfo()) 9312 if (OffsetInBits + SizeInBits > FI->SizeInBits) 9313 continue; 9314 auto Fragment = DIExpression::createFragmentExpression(Expr, OffsetInBits, 9315 SizeInBits); 9316 if (!Fragment) 9317 continue; 9318 Expr = *Fragment; 9319 } 9320 9321 auto AdditionalDependencies = Dbg->getAdditionalDependencies(); 9322 // Clone the SDDbgValue and move it to To. 9323 SDDbgValue *Clone = getDbgValueList( 9324 Var, Expr, NewLocOps, AdditionalDependencies, Dbg->isIndirect(), 9325 Dbg->getDebugLoc(), std::max(ToNode->getIROrder(), Dbg->getOrder()), 9326 Dbg->isVariadic()); 9327 ClonedDVs.push_back(Clone); 9328 9329 if (InvalidateDbg) { 9330 // Invalidate value and indicate the SDDbgValue should not be emitted. 9331 Dbg->setIsInvalidated(); 9332 Dbg->setIsEmitted(); 9333 } 9334 } 9335 9336 for (SDDbgValue *Dbg : ClonedDVs) { 9337 assert(is_contained(Dbg->getSDNodes(), ToNode) && 9338 "Transferred DbgValues should depend on the new SDNode"); 9339 AddDbgValue(Dbg, false); 9340 } 9341 } 9342 9343 void SelectionDAG::salvageDebugInfo(SDNode &N) { 9344 if (!N.getHasDebugValue()) 9345 return; 9346 9347 SmallVector<SDDbgValue *, 2> ClonedDVs; 9348 for (auto DV : GetDbgValues(&N)) { 9349 if (DV->isInvalidated()) 9350 continue; 9351 switch (N.getOpcode()) { 9352 default: 9353 break; 9354 case ISD::ADD: 9355 SDValue N0 = N.getOperand(0); 9356 SDValue N1 = N.getOperand(1); 9357 if (!isConstantIntBuildVectorOrConstantInt(N0) && 9358 isConstantIntBuildVectorOrConstantInt(N1)) { 9359 uint64_t Offset = N.getConstantOperandVal(1); 9360 9361 // Rewrite an ADD constant node into a DIExpression. Since we are 9362 // performing arithmetic to compute the variable's *value* in the 9363 // DIExpression, we need to mark the expression with a 9364 // DW_OP_stack_value. 9365 auto *DIExpr = DV->getExpression(); 9366 auto NewLocOps = DV->copyLocationOps(); 9367 bool Changed = false; 9368 for (size_t i = 0; i < NewLocOps.size(); ++i) { 9369 // We're not given a ResNo to compare against because the whole 9370 // node is going away. We know that any ISD::ADD only has one 9371 // result, so we can assume any node match is using the result. 9372 if (NewLocOps[i].getKind() != SDDbgOperand::SDNODE || 9373 NewLocOps[i].getSDNode() != &N) 9374 continue; 9375 NewLocOps[i] = SDDbgOperand::fromNode(N0.getNode(), N0.getResNo()); 9376 SmallVector<uint64_t, 3> ExprOps; 9377 DIExpression::appendOffset(ExprOps, Offset); 9378 DIExpr = DIExpression::appendOpsToArg(DIExpr, ExprOps, i, true); 9379 Changed = true; 9380 } 9381 (void)Changed; 9382 assert(Changed && "Salvage target doesn't use N"); 9383 9384 auto AdditionalDependencies = DV->getAdditionalDependencies(); 9385 SDDbgValue *Clone = getDbgValueList(DV->getVariable(), DIExpr, 9386 NewLocOps, AdditionalDependencies, 9387 DV->isIndirect(), DV->getDebugLoc(), 9388 DV->getOrder(), DV->isVariadic()); 9389 ClonedDVs.push_back(Clone); 9390 DV->setIsInvalidated(); 9391 DV->setIsEmitted(); 9392 LLVM_DEBUG(dbgs() << "SALVAGE: Rewriting"; 9393 N0.getNode()->dumprFull(this); 9394 dbgs() << " into " << *DIExpr << '\n'); 9395 } 9396 } 9397 } 9398 9399 for (SDDbgValue *Dbg : ClonedDVs) { 9400 assert(!Dbg->getSDNodes().empty() && 9401 "Salvaged DbgValue should depend on a new SDNode"); 9402 AddDbgValue(Dbg, false); 9403 } 9404 } 9405 9406 /// Creates a SDDbgLabel node. 9407 SDDbgLabel *SelectionDAG::getDbgLabel(DILabel *Label, 9408 const DebugLoc &DL, unsigned O) { 9409 assert(cast<DILabel>(Label)->isValidLocationForIntrinsic(DL) && 9410 "Expected inlined-at fields to agree"); 9411 return new (DbgInfo->getAlloc()) SDDbgLabel(Label, DL, O); 9412 } 9413 9414 namespace { 9415 9416 /// RAUWUpdateListener - Helper for ReplaceAllUsesWith - When the node 9417 /// pointed to by a use iterator is deleted, increment the use iterator 9418 /// so that it doesn't dangle. 9419 /// 9420 class RAUWUpdateListener : public SelectionDAG::DAGUpdateListener { 9421 SDNode::use_iterator &UI; 9422 SDNode::use_iterator &UE; 9423 9424 void NodeDeleted(SDNode *N, SDNode *E) override { 9425 // Increment the iterator as needed. 9426 while (UI != UE && N == *UI) 9427 ++UI; 9428 } 9429 9430 public: 9431 RAUWUpdateListener(SelectionDAG &d, 9432 SDNode::use_iterator &ui, 9433 SDNode::use_iterator &ue) 9434 : SelectionDAG::DAGUpdateListener(d), UI(ui), UE(ue) {} 9435 }; 9436 9437 } // end anonymous namespace 9438 9439 /// ReplaceAllUsesWith - Modify anything using 'From' to use 'To' instead. 9440 /// This can cause recursive merging of nodes in the DAG. 9441 /// 9442 /// This version assumes From has a single result value. 9443 /// 9444 void SelectionDAG::ReplaceAllUsesWith(SDValue FromN, SDValue To) { 9445 SDNode *From = FromN.getNode(); 9446 assert(From->getNumValues() == 1 && FromN.getResNo() == 0 && 9447 "Cannot replace with this method!"); 9448 assert(From != To.getNode() && "Cannot replace uses of with self"); 9449 9450 // Preserve Debug Values 9451 transferDbgValues(FromN, To); 9452 9453 // Iterate over all the existing uses of From. New uses will be added 9454 // to the beginning of the use list, which we avoid visiting. 9455 // This specifically avoids visiting uses of From that arise while the 9456 // replacement is happening, because any such uses would be the result 9457 // of CSE: If an existing node looks like From after one of its operands 9458 // is replaced by To, we don't want to replace of all its users with To 9459 // too. See PR3018 for more info. 9460 SDNode::use_iterator UI = From->use_begin(), UE = From->use_end(); 9461 RAUWUpdateListener Listener(*this, UI, UE); 9462 while (UI != UE) { 9463 SDNode *User = *UI; 9464 9465 // This node is about to morph, remove its old self from the CSE maps. 9466 RemoveNodeFromCSEMaps(User); 9467 9468 // A user can appear in a use list multiple times, and when this 9469 // happens the uses are usually next to each other in the list. 9470 // To help reduce the number of CSE recomputations, process all 9471 // the uses of this user that we can find this way. 9472 do { 9473 SDUse &Use = UI.getUse(); 9474 ++UI; 9475 Use.set(To); 9476 if (To->isDivergent() != From->isDivergent()) 9477 updateDivergence(User); 9478 } while (UI != UE && *UI == User); 9479 // Now that we have modified User, add it back to the CSE maps. If it 9480 // already exists there, recursively merge the results together. 9481 AddModifiedNodeToCSEMaps(User); 9482 } 9483 9484 // If we just RAUW'd the root, take note. 9485 if (FromN == getRoot()) 9486 setRoot(To); 9487 } 9488 9489 /// ReplaceAllUsesWith - Modify anything using 'From' to use 'To' instead. 9490 /// This can cause recursive merging of nodes in the DAG. 9491 /// 9492 /// This version assumes that for each value of From, there is a 9493 /// corresponding value in To in the same position with the same type. 9494 /// 9495 void SelectionDAG::ReplaceAllUsesWith(SDNode *From, SDNode *To) { 9496 #ifndef NDEBUG 9497 for (unsigned i = 0, e = From->getNumValues(); i != e; ++i) 9498 assert((!From->hasAnyUseOfValue(i) || 9499 From->getValueType(i) == To->getValueType(i)) && 9500 "Cannot use this version of ReplaceAllUsesWith!"); 9501 #endif 9502 9503 // Handle the trivial case. 9504 if (From == To) 9505 return; 9506 9507 // Preserve Debug Info. Only do this if there's a use. 9508 for (unsigned i = 0, e = From->getNumValues(); i != e; ++i) 9509 if (From->hasAnyUseOfValue(i)) { 9510 assert((i < To->getNumValues()) && "Invalid To location"); 9511 transferDbgValues(SDValue(From, i), SDValue(To, i)); 9512 } 9513 9514 // Iterate over just the existing users of From. See the comments in 9515 // the ReplaceAllUsesWith above. 9516 SDNode::use_iterator UI = From->use_begin(), UE = From->use_end(); 9517 RAUWUpdateListener Listener(*this, UI, UE); 9518 while (UI != UE) { 9519 SDNode *User = *UI; 9520 9521 // This node is about to morph, remove its old self from the CSE maps. 9522 RemoveNodeFromCSEMaps(User); 9523 9524 // A user can appear in a use list multiple times, and when this 9525 // happens the uses are usually next to each other in the list. 9526 // To help reduce the number of CSE recomputations, process all 9527 // the uses of this user that we can find this way. 9528 do { 9529 SDUse &Use = UI.getUse(); 9530 ++UI; 9531 Use.setNode(To); 9532 if (To->isDivergent() != From->isDivergent()) 9533 updateDivergence(User); 9534 } while (UI != UE && *UI == User); 9535 9536 // Now that we have modified User, add it back to the CSE maps. If it 9537 // already exists there, recursively merge the results together. 9538 AddModifiedNodeToCSEMaps(User); 9539 } 9540 9541 // If we just RAUW'd the root, take note. 9542 if (From == getRoot().getNode()) 9543 setRoot(SDValue(To, getRoot().getResNo())); 9544 } 9545 9546 /// ReplaceAllUsesWith - Modify anything using 'From' to use 'To' instead. 9547 /// This can cause recursive merging of nodes in the DAG. 9548 /// 9549 /// This version can replace From with any result values. To must match the 9550 /// number and types of values returned by From. 9551 void SelectionDAG::ReplaceAllUsesWith(SDNode *From, const SDValue *To) { 9552 if (From->getNumValues() == 1) // Handle the simple case efficiently. 9553 return ReplaceAllUsesWith(SDValue(From, 0), To[0]); 9554 9555 // Preserve Debug Info. 9556 for (unsigned i = 0, e = From->getNumValues(); i != e; ++i) 9557 transferDbgValues(SDValue(From, i), To[i]); 9558 9559 // Iterate over just the existing users of From. See the comments in 9560 // the ReplaceAllUsesWith above. 9561 SDNode::use_iterator UI = From->use_begin(), UE = From->use_end(); 9562 RAUWUpdateListener Listener(*this, UI, UE); 9563 while (UI != UE) { 9564 SDNode *User = *UI; 9565 9566 // This node is about to morph, remove its old self from the CSE maps. 9567 RemoveNodeFromCSEMaps(User); 9568 9569 // A user can appear in a use list multiple times, and when this happens the 9570 // uses are usually next to each other in the list. To help reduce the 9571 // number of CSE and divergence recomputations, process all the uses of this 9572 // user that we can find this way. 9573 bool To_IsDivergent = false; 9574 do { 9575 SDUse &Use = UI.getUse(); 9576 const SDValue &ToOp = To[Use.getResNo()]; 9577 ++UI; 9578 Use.set(ToOp); 9579 To_IsDivergent |= ToOp->isDivergent(); 9580 } while (UI != UE && *UI == User); 9581 9582 if (To_IsDivergent != From->isDivergent()) 9583 updateDivergence(User); 9584 9585 // Now that we have modified User, add it back to the CSE maps. If it 9586 // already exists there, recursively merge the results together. 9587 AddModifiedNodeToCSEMaps(User); 9588 } 9589 9590 // If we just RAUW'd the root, take note. 9591 if (From == getRoot().getNode()) 9592 setRoot(SDValue(To[getRoot().getResNo()])); 9593 } 9594 9595 /// ReplaceAllUsesOfValueWith - Replace any uses of From with To, leaving 9596 /// uses of other values produced by From.getNode() alone. The Deleted 9597 /// vector is handled the same way as for ReplaceAllUsesWith. 9598 void SelectionDAG::ReplaceAllUsesOfValueWith(SDValue From, SDValue To){ 9599 // Handle the really simple, really trivial case efficiently. 9600 if (From == To) return; 9601 9602 // Handle the simple, trivial, case efficiently. 9603 if (From.getNode()->getNumValues() == 1) { 9604 ReplaceAllUsesWith(From, To); 9605 return; 9606 } 9607 9608 // Preserve Debug Info. 9609 transferDbgValues(From, To); 9610 9611 // Iterate over just the existing users of From. See the comments in 9612 // the ReplaceAllUsesWith above. 9613 SDNode::use_iterator UI = From.getNode()->use_begin(), 9614 UE = From.getNode()->use_end(); 9615 RAUWUpdateListener Listener(*this, UI, UE); 9616 while (UI != UE) { 9617 SDNode *User = *UI; 9618 bool UserRemovedFromCSEMaps = false; 9619 9620 // A user can appear in a use list multiple times, and when this 9621 // happens the uses are usually next to each other in the list. 9622 // To help reduce the number of CSE recomputations, process all 9623 // the uses of this user that we can find this way. 9624 do { 9625 SDUse &Use = UI.getUse(); 9626 9627 // Skip uses of different values from the same node. 9628 if (Use.getResNo() != From.getResNo()) { 9629 ++UI; 9630 continue; 9631 } 9632 9633 // If this node hasn't been modified yet, it's still in the CSE maps, 9634 // so remove its old self from the CSE maps. 9635 if (!UserRemovedFromCSEMaps) { 9636 RemoveNodeFromCSEMaps(User); 9637 UserRemovedFromCSEMaps = true; 9638 } 9639 9640 ++UI; 9641 Use.set(To); 9642 if (To->isDivergent() != From->isDivergent()) 9643 updateDivergence(User); 9644 } while (UI != UE && *UI == User); 9645 // We are iterating over all uses of the From node, so if a use 9646 // doesn't use the specific value, no changes are made. 9647 if (!UserRemovedFromCSEMaps) 9648 continue; 9649 9650 // Now that we have modified User, add it back to the CSE maps. If it 9651 // already exists there, recursively merge the results together. 9652 AddModifiedNodeToCSEMaps(User); 9653 } 9654 9655 // If we just RAUW'd the root, take note. 9656 if (From == getRoot()) 9657 setRoot(To); 9658 } 9659 9660 namespace { 9661 9662 /// UseMemo - This class is used by SelectionDAG::ReplaceAllUsesOfValuesWith 9663 /// to record information about a use. 9664 struct UseMemo { 9665 SDNode *User; 9666 unsigned Index; 9667 SDUse *Use; 9668 }; 9669 9670 /// operator< - Sort Memos by User. 9671 bool operator<(const UseMemo &L, const UseMemo &R) { 9672 return (intptr_t)L.User < (intptr_t)R.User; 9673 } 9674 9675 } // end anonymous namespace 9676 9677 bool SelectionDAG::calculateDivergence(SDNode *N) { 9678 if (TLI->isSDNodeAlwaysUniform(N)) { 9679 assert(!TLI->isSDNodeSourceOfDivergence(N, FLI, DA) && 9680 "Conflicting divergence information!"); 9681 return false; 9682 } 9683 if (TLI->isSDNodeSourceOfDivergence(N, FLI, DA)) 9684 return true; 9685 for (auto &Op : N->ops()) { 9686 if (Op.Val.getValueType() != MVT::Other && Op.getNode()->isDivergent()) 9687 return true; 9688 } 9689 return false; 9690 } 9691 9692 void SelectionDAG::updateDivergence(SDNode *N) { 9693 SmallVector<SDNode *, 16> Worklist(1, N); 9694 do { 9695 N = Worklist.pop_back_val(); 9696 bool IsDivergent = calculateDivergence(N); 9697 if (N->SDNodeBits.IsDivergent != IsDivergent) { 9698 N->SDNodeBits.IsDivergent = IsDivergent; 9699 llvm::append_range(Worklist, N->uses()); 9700 } 9701 } while (!Worklist.empty()); 9702 } 9703 9704 void SelectionDAG::CreateTopologicalOrder(std::vector<SDNode *> &Order) { 9705 DenseMap<SDNode *, unsigned> Degree; 9706 Order.reserve(AllNodes.size()); 9707 for (auto &N : allnodes()) { 9708 unsigned NOps = N.getNumOperands(); 9709 Degree[&N] = NOps; 9710 if (0 == NOps) 9711 Order.push_back(&N); 9712 } 9713 for (size_t I = 0; I != Order.size(); ++I) { 9714 SDNode *N = Order[I]; 9715 for (auto U : N->uses()) { 9716 unsigned &UnsortedOps = Degree[U]; 9717 if (0 == --UnsortedOps) 9718 Order.push_back(U); 9719 } 9720 } 9721 } 9722 9723 #ifndef NDEBUG 9724 void SelectionDAG::VerifyDAGDivergence() { 9725 std::vector<SDNode *> TopoOrder; 9726 CreateTopologicalOrder(TopoOrder); 9727 for (auto *N : TopoOrder) { 9728 assert(calculateDivergence(N) == N->isDivergent() && 9729 "Divergence bit inconsistency detected"); 9730 } 9731 } 9732 #endif 9733 9734 /// ReplaceAllUsesOfValuesWith - Replace any uses of From with To, leaving 9735 /// uses of other values produced by From.getNode() alone. The same value 9736 /// may appear in both the From and To list. The Deleted vector is 9737 /// handled the same way as for ReplaceAllUsesWith. 9738 void SelectionDAG::ReplaceAllUsesOfValuesWith(const SDValue *From, 9739 const SDValue *To, 9740 unsigned Num){ 9741 // Handle the simple, trivial case efficiently. 9742 if (Num == 1) 9743 return ReplaceAllUsesOfValueWith(*From, *To); 9744 9745 transferDbgValues(*From, *To); 9746 9747 // Read up all the uses and make records of them. This helps 9748 // processing new uses that are introduced during the 9749 // replacement process. 9750 SmallVector<UseMemo, 4> Uses; 9751 for (unsigned i = 0; i != Num; ++i) { 9752 unsigned FromResNo = From[i].getResNo(); 9753 SDNode *FromNode = From[i].getNode(); 9754 for (SDNode::use_iterator UI = FromNode->use_begin(), 9755 E = FromNode->use_end(); UI != E; ++UI) { 9756 SDUse &Use = UI.getUse(); 9757 if (Use.getResNo() == FromResNo) { 9758 UseMemo Memo = { *UI, i, &Use }; 9759 Uses.push_back(Memo); 9760 } 9761 } 9762 } 9763 9764 // Sort the uses, so that all the uses from a given User are together. 9765 llvm::sort(Uses); 9766 9767 for (unsigned UseIndex = 0, UseIndexEnd = Uses.size(); 9768 UseIndex != UseIndexEnd; ) { 9769 // We know that this user uses some value of From. If it is the right 9770 // value, update it. 9771 SDNode *User = Uses[UseIndex].User; 9772 9773 // This node is about to morph, remove its old self from the CSE maps. 9774 RemoveNodeFromCSEMaps(User); 9775 9776 // The Uses array is sorted, so all the uses for a given User 9777 // are next to each other in the list. 9778 // To help reduce the number of CSE recomputations, process all 9779 // the uses of this user that we can find this way. 9780 do { 9781 unsigned i = Uses[UseIndex].Index; 9782 SDUse &Use = *Uses[UseIndex].Use; 9783 ++UseIndex; 9784 9785 Use.set(To[i]); 9786 } while (UseIndex != UseIndexEnd && Uses[UseIndex].User == User); 9787 9788 // Now that we have modified User, add it back to the CSE maps. If it 9789 // already exists there, recursively merge the results together. 9790 AddModifiedNodeToCSEMaps(User); 9791 } 9792 } 9793 9794 /// AssignTopologicalOrder - Assign a unique node id for each node in the DAG 9795 /// based on their topological order. It returns the maximum id and a vector 9796 /// of the SDNodes* in assigned order by reference. 9797 unsigned SelectionDAG::AssignTopologicalOrder() { 9798 unsigned DAGSize = 0; 9799 9800 // SortedPos tracks the progress of the algorithm. Nodes before it are 9801 // sorted, nodes after it are unsorted. When the algorithm completes 9802 // it is at the end of the list. 9803 allnodes_iterator SortedPos = allnodes_begin(); 9804 9805 // Visit all the nodes. Move nodes with no operands to the front of 9806 // the list immediately. Annotate nodes that do have operands with their 9807 // operand count. Before we do this, the Node Id fields of the nodes 9808 // may contain arbitrary values. After, the Node Id fields for nodes 9809 // before SortedPos will contain the topological sort index, and the 9810 // Node Id fields for nodes At SortedPos and after will contain the 9811 // count of outstanding operands. 9812 for (SDNode &N : llvm::make_early_inc_range(allnodes())) { 9813 checkForCycles(&N, this); 9814 unsigned Degree = N.getNumOperands(); 9815 if (Degree == 0) { 9816 // A node with no uses, add it to the result array immediately. 9817 N.setNodeId(DAGSize++); 9818 allnodes_iterator Q(&N); 9819 if (Q != SortedPos) 9820 SortedPos = AllNodes.insert(SortedPos, AllNodes.remove(Q)); 9821 assert(SortedPos != AllNodes.end() && "Overran node list"); 9822 ++SortedPos; 9823 } else { 9824 // Temporarily use the Node Id as scratch space for the degree count. 9825 N.setNodeId(Degree); 9826 } 9827 } 9828 9829 // Visit all the nodes. As we iterate, move nodes into sorted order, 9830 // such that by the time the end is reached all nodes will be sorted. 9831 for (SDNode &Node : allnodes()) { 9832 SDNode *N = &Node; 9833 checkForCycles(N, this); 9834 // N is in sorted position, so all its uses have one less operand 9835 // that needs to be sorted. 9836 for (SDNode *P : N->uses()) { 9837 unsigned Degree = P->getNodeId(); 9838 assert(Degree != 0 && "Invalid node degree"); 9839 --Degree; 9840 if (Degree == 0) { 9841 // All of P's operands are sorted, so P may sorted now. 9842 P->setNodeId(DAGSize++); 9843 if (P->getIterator() != SortedPos) 9844 SortedPos = AllNodes.insert(SortedPos, AllNodes.remove(P)); 9845 assert(SortedPos != AllNodes.end() && "Overran node list"); 9846 ++SortedPos; 9847 } else { 9848 // Update P's outstanding operand count. 9849 P->setNodeId(Degree); 9850 } 9851 } 9852 if (Node.getIterator() == SortedPos) { 9853 #ifndef NDEBUG 9854 allnodes_iterator I(N); 9855 SDNode *S = &*++I; 9856 dbgs() << "Overran sorted position:\n"; 9857 S->dumprFull(this); dbgs() << "\n"; 9858 dbgs() << "Checking if this is due to cycles\n"; 9859 checkForCycles(this, true); 9860 #endif 9861 llvm_unreachable(nullptr); 9862 } 9863 } 9864 9865 assert(SortedPos == AllNodes.end() && 9866 "Topological sort incomplete!"); 9867 assert(AllNodes.front().getOpcode() == ISD::EntryToken && 9868 "First node in topological sort is not the entry token!"); 9869 assert(AllNodes.front().getNodeId() == 0 && 9870 "First node in topological sort has non-zero id!"); 9871 assert(AllNodes.front().getNumOperands() == 0 && 9872 "First node in topological sort has operands!"); 9873 assert(AllNodes.back().getNodeId() == (int)DAGSize-1 && 9874 "Last node in topologic sort has unexpected id!"); 9875 assert(AllNodes.back().use_empty() && 9876 "Last node in topologic sort has users!"); 9877 assert(DAGSize == allnodes_size() && "Node count mismatch!"); 9878 return DAGSize; 9879 } 9880 9881 /// AddDbgValue - Add a dbg_value SDNode. If SD is non-null that means the 9882 /// value is produced by SD. 9883 void SelectionDAG::AddDbgValue(SDDbgValue *DB, bool isParameter) { 9884 for (SDNode *SD : DB->getSDNodes()) { 9885 if (!SD) 9886 continue; 9887 assert(DbgInfo->getSDDbgValues(SD).empty() || SD->getHasDebugValue()); 9888 SD->setHasDebugValue(true); 9889 } 9890 DbgInfo->add(DB, isParameter); 9891 } 9892 9893 void SelectionDAG::AddDbgLabel(SDDbgLabel *DB) { DbgInfo->add(DB); } 9894 9895 SDValue SelectionDAG::makeEquivalentMemoryOrdering(SDValue OldChain, 9896 SDValue NewMemOpChain) { 9897 assert(isa<MemSDNode>(NewMemOpChain) && "Expected a memop node"); 9898 assert(NewMemOpChain.getValueType() == MVT::Other && "Expected a token VT"); 9899 // The new memory operation must have the same position as the old load in 9900 // terms of memory dependency. Create a TokenFactor for the old load and new 9901 // memory operation and update uses of the old load's output chain to use that 9902 // TokenFactor. 9903 if (OldChain == NewMemOpChain || OldChain.use_empty()) 9904 return NewMemOpChain; 9905 9906 SDValue TokenFactor = getNode(ISD::TokenFactor, SDLoc(OldChain), MVT::Other, 9907 OldChain, NewMemOpChain); 9908 ReplaceAllUsesOfValueWith(OldChain, TokenFactor); 9909 UpdateNodeOperands(TokenFactor.getNode(), OldChain, NewMemOpChain); 9910 return TokenFactor; 9911 } 9912 9913 SDValue SelectionDAG::makeEquivalentMemoryOrdering(LoadSDNode *OldLoad, 9914 SDValue NewMemOp) { 9915 assert(isa<MemSDNode>(NewMemOp.getNode()) && "Expected a memop node"); 9916 SDValue OldChain = SDValue(OldLoad, 1); 9917 SDValue NewMemOpChain = NewMemOp.getValue(1); 9918 return makeEquivalentMemoryOrdering(OldChain, NewMemOpChain); 9919 } 9920 9921 SDValue SelectionDAG::getSymbolFunctionGlobalAddress(SDValue Op, 9922 Function **OutFunction) { 9923 assert(isa<ExternalSymbolSDNode>(Op) && "Node should be an ExternalSymbol"); 9924 9925 auto *Symbol = cast<ExternalSymbolSDNode>(Op)->getSymbol(); 9926 auto *Module = MF->getFunction().getParent(); 9927 auto *Function = Module->getFunction(Symbol); 9928 9929 if (OutFunction != nullptr) 9930 *OutFunction = Function; 9931 9932 if (Function != nullptr) { 9933 auto PtrTy = TLI->getPointerTy(getDataLayout(), Function->getAddressSpace()); 9934 return getGlobalAddress(Function, SDLoc(Op), PtrTy); 9935 } 9936 9937 std::string ErrorStr; 9938 raw_string_ostream ErrorFormatter(ErrorStr); 9939 ErrorFormatter << "Undefined external symbol "; 9940 ErrorFormatter << '"' << Symbol << '"'; 9941 report_fatal_error(Twine(ErrorFormatter.str())); 9942 } 9943 9944 //===----------------------------------------------------------------------===// 9945 // SDNode Class 9946 //===----------------------------------------------------------------------===// 9947 9948 bool llvm::isNullConstant(SDValue V) { 9949 ConstantSDNode *Const = dyn_cast<ConstantSDNode>(V); 9950 return Const != nullptr && Const->isZero(); 9951 } 9952 9953 bool llvm::isNullFPConstant(SDValue V) { 9954 ConstantFPSDNode *Const = dyn_cast<ConstantFPSDNode>(V); 9955 return Const != nullptr && Const->isZero() && !Const->isNegative(); 9956 } 9957 9958 bool llvm::isAllOnesConstant(SDValue V) { 9959 ConstantSDNode *Const = dyn_cast<ConstantSDNode>(V); 9960 return Const != nullptr && Const->isAllOnes(); 9961 } 9962 9963 bool llvm::isOneConstant(SDValue V) { 9964 ConstantSDNode *Const = dyn_cast<ConstantSDNode>(V); 9965 return Const != nullptr && Const->isOne(); 9966 } 9967 9968 SDValue llvm::peekThroughBitcasts(SDValue V) { 9969 while (V.getOpcode() == ISD::BITCAST) 9970 V = V.getOperand(0); 9971 return V; 9972 } 9973 9974 SDValue llvm::peekThroughOneUseBitcasts(SDValue V) { 9975 while (V.getOpcode() == ISD::BITCAST && V.getOperand(0).hasOneUse()) 9976 V = V.getOperand(0); 9977 return V; 9978 } 9979 9980 SDValue llvm::peekThroughExtractSubvectors(SDValue V) { 9981 while (V.getOpcode() == ISD::EXTRACT_SUBVECTOR) 9982 V = V.getOperand(0); 9983 return V; 9984 } 9985 9986 bool llvm::isBitwiseNot(SDValue V, bool AllowUndefs) { 9987 if (V.getOpcode() != ISD::XOR) 9988 return false; 9989 V = peekThroughBitcasts(V.getOperand(1)); 9990 unsigned NumBits = V.getScalarValueSizeInBits(); 9991 ConstantSDNode *C = 9992 isConstOrConstSplat(V, AllowUndefs, /*AllowTruncation*/ true); 9993 return C && (C->getAPIntValue().countTrailingOnes() >= NumBits); 9994 } 9995 9996 ConstantSDNode *llvm::isConstOrConstSplat(SDValue N, bool AllowUndefs, 9997 bool AllowTruncation) { 9998 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) 9999 return CN; 10000 10001 // SplatVectors can truncate their operands. Ignore that case here unless 10002 // AllowTruncation is set. 10003 if (N->getOpcode() == ISD::SPLAT_VECTOR) { 10004 EVT VecEltVT = N->getValueType(0).getVectorElementType(); 10005 if (auto *CN = dyn_cast<ConstantSDNode>(N->getOperand(0))) { 10006 EVT CVT = CN->getValueType(0); 10007 assert(CVT.bitsGE(VecEltVT) && "Illegal splat_vector element extension"); 10008 if (AllowTruncation || CVT == VecEltVT) 10009 return CN; 10010 } 10011 } 10012 10013 if (BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N)) { 10014 BitVector UndefElements; 10015 ConstantSDNode *CN = BV->getConstantSplatNode(&UndefElements); 10016 10017 // BuildVectors can truncate their operands. Ignore that case here unless 10018 // AllowTruncation is set. 10019 if (CN && (UndefElements.none() || AllowUndefs)) { 10020 EVT CVT = CN->getValueType(0); 10021 EVT NSVT = N.getValueType().getScalarType(); 10022 assert(CVT.bitsGE(NSVT) && "Illegal build vector element extension"); 10023 if (AllowTruncation || (CVT == NSVT)) 10024 return CN; 10025 } 10026 } 10027 10028 return nullptr; 10029 } 10030 10031 ConstantSDNode *llvm::isConstOrConstSplat(SDValue N, const APInt &DemandedElts, 10032 bool AllowUndefs, 10033 bool AllowTruncation) { 10034 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) 10035 return CN; 10036 10037 if (BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N)) { 10038 BitVector UndefElements; 10039 ConstantSDNode *CN = BV->getConstantSplatNode(DemandedElts, &UndefElements); 10040 10041 // BuildVectors can truncate their operands. Ignore that case here unless 10042 // AllowTruncation is set. 10043 if (CN && (UndefElements.none() || AllowUndefs)) { 10044 EVT CVT = CN->getValueType(0); 10045 EVT NSVT = N.getValueType().getScalarType(); 10046 assert(CVT.bitsGE(NSVT) && "Illegal build vector element extension"); 10047 if (AllowTruncation || (CVT == NSVT)) 10048 return CN; 10049 } 10050 } 10051 10052 return nullptr; 10053 } 10054 10055 ConstantFPSDNode *llvm::isConstOrConstSplatFP(SDValue N, bool AllowUndefs) { 10056 if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N)) 10057 return CN; 10058 10059 if (BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N)) { 10060 BitVector UndefElements; 10061 ConstantFPSDNode *CN = BV->getConstantFPSplatNode(&UndefElements); 10062 if (CN && (UndefElements.none() || AllowUndefs)) 10063 return CN; 10064 } 10065 10066 if (N.getOpcode() == ISD::SPLAT_VECTOR) 10067 if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N.getOperand(0))) 10068 return CN; 10069 10070 return nullptr; 10071 } 10072 10073 ConstantFPSDNode *llvm::isConstOrConstSplatFP(SDValue N, 10074 const APInt &DemandedElts, 10075 bool AllowUndefs) { 10076 if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N)) 10077 return CN; 10078 10079 if (BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N)) { 10080 BitVector UndefElements; 10081 ConstantFPSDNode *CN = 10082 BV->getConstantFPSplatNode(DemandedElts, &UndefElements); 10083 if (CN && (UndefElements.none() || AllowUndefs)) 10084 return CN; 10085 } 10086 10087 return nullptr; 10088 } 10089 10090 bool llvm::isNullOrNullSplat(SDValue N, bool AllowUndefs) { 10091 // TODO: may want to use peekThroughBitcast() here. 10092 ConstantSDNode *C = 10093 isConstOrConstSplat(N, AllowUndefs, /*AllowTruncation=*/true); 10094 return C && C->isZero(); 10095 } 10096 10097 bool llvm::isOneOrOneSplat(SDValue N, bool AllowUndefs) { 10098 // TODO: may want to use peekThroughBitcast() here. 10099 unsigned BitWidth = N.getScalarValueSizeInBits(); 10100 ConstantSDNode *C = isConstOrConstSplat(N, AllowUndefs); 10101 return C && C->isOne() && C->getValueSizeInBits(0) == BitWidth; 10102 } 10103 10104 bool llvm::isAllOnesOrAllOnesSplat(SDValue N, bool AllowUndefs) { 10105 N = peekThroughBitcasts(N); 10106 unsigned BitWidth = N.getScalarValueSizeInBits(); 10107 ConstantSDNode *C = isConstOrConstSplat(N, AllowUndefs); 10108 return C && C->isAllOnes() && C->getValueSizeInBits(0) == BitWidth; 10109 } 10110 10111 HandleSDNode::~HandleSDNode() { 10112 DropOperands(); 10113 } 10114 10115 GlobalAddressSDNode::GlobalAddressSDNode(unsigned Opc, unsigned Order, 10116 const DebugLoc &DL, 10117 const GlobalValue *GA, EVT VT, 10118 int64_t o, unsigned TF) 10119 : SDNode(Opc, Order, DL, getSDVTList(VT)), Offset(o), TargetFlags(TF) { 10120 TheGlobal = GA; 10121 } 10122 10123 AddrSpaceCastSDNode::AddrSpaceCastSDNode(unsigned Order, const DebugLoc &dl, 10124 EVT VT, unsigned SrcAS, 10125 unsigned DestAS) 10126 : SDNode(ISD::ADDRSPACECAST, Order, dl, getSDVTList(VT)), 10127 SrcAddrSpace(SrcAS), DestAddrSpace(DestAS) {} 10128 10129 MemSDNode::MemSDNode(unsigned Opc, unsigned Order, const DebugLoc &dl, 10130 SDVTList VTs, EVT memvt, MachineMemOperand *mmo) 10131 : SDNode(Opc, Order, dl, VTs), MemoryVT(memvt), MMO(mmo) { 10132 MemSDNodeBits.IsVolatile = MMO->isVolatile(); 10133 MemSDNodeBits.IsNonTemporal = MMO->isNonTemporal(); 10134 MemSDNodeBits.IsDereferenceable = MMO->isDereferenceable(); 10135 MemSDNodeBits.IsInvariant = MMO->isInvariant(); 10136 10137 // We check here that the size of the memory operand fits within the size of 10138 // the MMO. This is because the MMO might indicate only a possible address 10139 // range instead of specifying the affected memory addresses precisely. 10140 // TODO: Make MachineMemOperands aware of scalable vectors. 10141 assert(memvt.getStoreSize().getKnownMinSize() <= MMO->getSize() && 10142 "Size mismatch!"); 10143 } 10144 10145 /// Profile - Gather unique data for the node. 10146 /// 10147 void SDNode::Profile(FoldingSetNodeID &ID) const { 10148 AddNodeIDNode(ID, this); 10149 } 10150 10151 namespace { 10152 10153 struct EVTArray { 10154 std::vector<EVT> VTs; 10155 10156 EVTArray() { 10157 VTs.reserve(MVT::VALUETYPE_SIZE); 10158 for (unsigned i = 0; i < MVT::VALUETYPE_SIZE; ++i) 10159 VTs.push_back(MVT((MVT::SimpleValueType)i)); 10160 } 10161 }; 10162 10163 } // end anonymous namespace 10164 10165 static ManagedStatic<std::set<EVT, EVT::compareRawBits>> EVTs; 10166 static ManagedStatic<EVTArray> SimpleVTArray; 10167 static ManagedStatic<sys::SmartMutex<true>> VTMutex; 10168 10169 /// getValueTypeList - Return a pointer to the specified value type. 10170 /// 10171 const EVT *SDNode::getValueTypeList(EVT VT) { 10172 if (VT.isExtended()) { 10173 sys::SmartScopedLock<true> Lock(*VTMutex); 10174 return &(*EVTs->insert(VT).first); 10175 } 10176 assert(VT.getSimpleVT() < MVT::VALUETYPE_SIZE && "Value type out of range!"); 10177 return &SimpleVTArray->VTs[VT.getSimpleVT().SimpleTy]; 10178 } 10179 10180 /// hasNUsesOfValue - Return true if there are exactly NUSES uses of the 10181 /// indicated value. This method ignores uses of other values defined by this 10182 /// operation. 10183 bool SDNode::hasNUsesOfValue(unsigned NUses, unsigned Value) const { 10184 assert(Value < getNumValues() && "Bad value!"); 10185 10186 // TODO: Only iterate over uses of a given value of the node 10187 for (SDNode::use_iterator UI = use_begin(), E = use_end(); UI != E; ++UI) { 10188 if (UI.getUse().getResNo() == Value) { 10189 if (NUses == 0) 10190 return false; 10191 --NUses; 10192 } 10193 } 10194 10195 // Found exactly the right number of uses? 10196 return NUses == 0; 10197 } 10198 10199 /// hasAnyUseOfValue - Return true if there are any use of the indicated 10200 /// value. This method ignores uses of other values defined by this operation. 10201 bool SDNode::hasAnyUseOfValue(unsigned Value) const { 10202 assert(Value < getNumValues() && "Bad value!"); 10203 10204 for (SDNode::use_iterator UI = use_begin(), E = use_end(); UI != E; ++UI) 10205 if (UI.getUse().getResNo() == Value) 10206 return true; 10207 10208 return false; 10209 } 10210 10211 /// isOnlyUserOf - Return true if this node is the only use of N. 10212 bool SDNode::isOnlyUserOf(const SDNode *N) const { 10213 bool Seen = false; 10214 for (const SDNode *User : N->uses()) { 10215 if (User == this) 10216 Seen = true; 10217 else 10218 return false; 10219 } 10220 10221 return Seen; 10222 } 10223 10224 /// Return true if the only users of N are contained in Nodes. 10225 bool SDNode::areOnlyUsersOf(ArrayRef<const SDNode *> Nodes, const SDNode *N) { 10226 bool Seen = false; 10227 for (const SDNode *User : N->uses()) { 10228 if (llvm::is_contained(Nodes, User)) 10229 Seen = true; 10230 else 10231 return false; 10232 } 10233 10234 return Seen; 10235 } 10236 10237 /// isOperand - Return true if this node is an operand of N. 10238 bool SDValue::isOperandOf(const SDNode *N) const { 10239 return is_contained(N->op_values(), *this); 10240 } 10241 10242 bool SDNode::isOperandOf(const SDNode *N) const { 10243 return any_of(N->op_values(), 10244 [this](SDValue Op) { return this == Op.getNode(); }); 10245 } 10246 10247 /// reachesChainWithoutSideEffects - Return true if this operand (which must 10248 /// be a chain) reaches the specified operand without crossing any 10249 /// side-effecting instructions on any chain path. In practice, this looks 10250 /// through token factors and non-volatile loads. In order to remain efficient, 10251 /// this only looks a couple of nodes in, it does not do an exhaustive search. 10252 /// 10253 /// Note that we only need to examine chains when we're searching for 10254 /// side-effects; SelectionDAG requires that all side-effects are represented 10255 /// by chains, even if another operand would force a specific ordering. This 10256 /// constraint is necessary to allow transformations like splitting loads. 10257 bool SDValue::reachesChainWithoutSideEffects(SDValue Dest, 10258 unsigned Depth) const { 10259 if (*this == Dest) return true; 10260 10261 // Don't search too deeply, we just want to be able to see through 10262 // TokenFactor's etc. 10263 if (Depth == 0) return false; 10264 10265 // If this is a token factor, all inputs to the TF happen in parallel. 10266 if (getOpcode() == ISD::TokenFactor) { 10267 // First, try a shallow search. 10268 if (is_contained((*this)->ops(), Dest)) { 10269 // We found the chain we want as an operand of this TokenFactor. 10270 // Essentially, we reach the chain without side-effects if we could 10271 // serialize the TokenFactor into a simple chain of operations with 10272 // Dest as the last operation. This is automatically true if the 10273 // chain has one use: there are no other ordering constraints. 10274 // If the chain has more than one use, we give up: some other 10275 // use of Dest might force a side-effect between Dest and the current 10276 // node. 10277 if (Dest.hasOneUse()) 10278 return true; 10279 } 10280 // Next, try a deep search: check whether every operand of the TokenFactor 10281 // reaches Dest. 10282 return llvm::all_of((*this)->ops(), [=](SDValue Op) { 10283 return Op.reachesChainWithoutSideEffects(Dest, Depth - 1); 10284 }); 10285 } 10286 10287 // Loads don't have side effects, look through them. 10288 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(*this)) { 10289 if (Ld->isUnordered()) 10290 return Ld->getChain().reachesChainWithoutSideEffects(Dest, Depth-1); 10291 } 10292 return false; 10293 } 10294 10295 bool SDNode::hasPredecessor(const SDNode *N) const { 10296 SmallPtrSet<const SDNode *, 32> Visited; 10297 SmallVector<const SDNode *, 16> Worklist; 10298 Worklist.push_back(this); 10299 return hasPredecessorHelper(N, Visited, Worklist); 10300 } 10301 10302 void SDNode::intersectFlagsWith(const SDNodeFlags Flags) { 10303 this->Flags.intersectWith(Flags); 10304 } 10305 10306 SDValue 10307 SelectionDAG::matchBinOpReduction(SDNode *Extract, ISD::NodeType &BinOp, 10308 ArrayRef<ISD::NodeType> CandidateBinOps, 10309 bool AllowPartials) { 10310 // The pattern must end in an extract from index 0. 10311 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT || 10312 !isNullConstant(Extract->getOperand(1))) 10313 return SDValue(); 10314 10315 // Match against one of the candidate binary ops. 10316 SDValue Op = Extract->getOperand(0); 10317 if (llvm::none_of(CandidateBinOps, [Op](ISD::NodeType BinOp) { 10318 return Op.getOpcode() == unsigned(BinOp); 10319 })) 10320 return SDValue(); 10321 10322 // Floating-point reductions may require relaxed constraints on the final step 10323 // of the reduction because they may reorder intermediate operations. 10324 unsigned CandidateBinOp = Op.getOpcode(); 10325 if (Op.getValueType().isFloatingPoint()) { 10326 SDNodeFlags Flags = Op->getFlags(); 10327 switch (CandidateBinOp) { 10328 case ISD::FADD: 10329 if (!Flags.hasNoSignedZeros() || !Flags.hasAllowReassociation()) 10330 return SDValue(); 10331 break; 10332 default: 10333 llvm_unreachable("Unhandled FP opcode for binop reduction"); 10334 } 10335 } 10336 10337 // Matching failed - attempt to see if we did enough stages that a partial 10338 // reduction from a subvector is possible. 10339 auto PartialReduction = [&](SDValue Op, unsigned NumSubElts) { 10340 if (!AllowPartials || !Op) 10341 return SDValue(); 10342 EVT OpVT = Op.getValueType(); 10343 EVT OpSVT = OpVT.getScalarType(); 10344 EVT SubVT = EVT::getVectorVT(*getContext(), OpSVT, NumSubElts); 10345 if (!TLI->isExtractSubvectorCheap(SubVT, OpVT, 0)) 10346 return SDValue(); 10347 BinOp = (ISD::NodeType)CandidateBinOp; 10348 return getNode(ISD::EXTRACT_SUBVECTOR, SDLoc(Op), SubVT, Op, 10349 getVectorIdxConstant(0, SDLoc(Op))); 10350 }; 10351 10352 // At each stage, we're looking for something that looks like: 10353 // %s = shufflevector <8 x i32> %op, <8 x i32> undef, 10354 // <8 x i32> <i32 2, i32 3, i32 undef, i32 undef, 10355 // i32 undef, i32 undef, i32 undef, i32 undef> 10356 // %a = binop <8 x i32> %op, %s 10357 // Where the mask changes according to the stage. E.g. for a 3-stage pyramid, 10358 // we expect something like: 10359 // <4,5,6,7,u,u,u,u> 10360 // <2,3,u,u,u,u,u,u> 10361 // <1,u,u,u,u,u,u,u> 10362 // While a partial reduction match would be: 10363 // <2,3,u,u,u,u,u,u> 10364 // <1,u,u,u,u,u,u,u> 10365 unsigned Stages = Log2_32(Op.getValueType().getVectorNumElements()); 10366 SDValue PrevOp; 10367 for (unsigned i = 0; i < Stages; ++i) { 10368 unsigned MaskEnd = (1 << i); 10369 10370 if (Op.getOpcode() != CandidateBinOp) 10371 return PartialReduction(PrevOp, MaskEnd); 10372 10373 SDValue Op0 = Op.getOperand(0); 10374 SDValue Op1 = Op.getOperand(1); 10375 10376 ShuffleVectorSDNode *Shuffle = dyn_cast<ShuffleVectorSDNode>(Op0); 10377 if (Shuffle) { 10378 Op = Op1; 10379 } else { 10380 Shuffle = dyn_cast<ShuffleVectorSDNode>(Op1); 10381 Op = Op0; 10382 } 10383 10384 // The first operand of the shuffle should be the same as the other operand 10385 // of the binop. 10386 if (!Shuffle || Shuffle->getOperand(0) != Op) 10387 return PartialReduction(PrevOp, MaskEnd); 10388 10389 // Verify the shuffle has the expected (at this stage of the pyramid) mask. 10390 for (int Index = 0; Index < (int)MaskEnd; ++Index) 10391 if (Shuffle->getMaskElt(Index) != (int)(MaskEnd + Index)) 10392 return PartialReduction(PrevOp, MaskEnd); 10393 10394 PrevOp = Op; 10395 } 10396 10397 // Handle subvector reductions, which tend to appear after the shuffle 10398 // reduction stages. 10399 while (Op.getOpcode() == CandidateBinOp) { 10400 unsigned NumElts = Op.getValueType().getVectorNumElements(); 10401 SDValue Op0 = Op.getOperand(0); 10402 SDValue Op1 = Op.getOperand(1); 10403 if (Op0.getOpcode() != ISD::EXTRACT_SUBVECTOR || 10404 Op1.getOpcode() != ISD::EXTRACT_SUBVECTOR || 10405 Op0.getOperand(0) != Op1.getOperand(0)) 10406 break; 10407 SDValue Src = Op0.getOperand(0); 10408 unsigned NumSrcElts = Src.getValueType().getVectorNumElements(); 10409 if (NumSrcElts != (2 * NumElts)) 10410 break; 10411 if (!(Op0.getConstantOperandAPInt(1) == 0 && 10412 Op1.getConstantOperandAPInt(1) == NumElts) && 10413 !(Op1.getConstantOperandAPInt(1) == 0 && 10414 Op0.getConstantOperandAPInt(1) == NumElts)) 10415 break; 10416 Op = Src; 10417 } 10418 10419 BinOp = (ISD::NodeType)CandidateBinOp; 10420 return Op; 10421 } 10422 10423 SDValue SelectionDAG::UnrollVectorOp(SDNode *N, unsigned ResNE) { 10424 assert(N->getNumValues() == 1 && 10425 "Can't unroll a vector with multiple results!"); 10426 10427 EVT VT = N->getValueType(0); 10428 unsigned NE = VT.getVectorNumElements(); 10429 EVT EltVT = VT.getVectorElementType(); 10430 SDLoc dl(N); 10431 10432 SmallVector<SDValue, 8> Scalars; 10433 SmallVector<SDValue, 4> Operands(N->getNumOperands()); 10434 10435 // If ResNE is 0, fully unroll the vector op. 10436 if (ResNE == 0) 10437 ResNE = NE; 10438 else if (NE > ResNE) 10439 NE = ResNE; 10440 10441 unsigned i; 10442 for (i= 0; i != NE; ++i) { 10443 for (unsigned j = 0, e = N->getNumOperands(); j != e; ++j) { 10444 SDValue Operand = N->getOperand(j); 10445 EVT OperandVT = Operand.getValueType(); 10446 if (OperandVT.isVector()) { 10447 // A vector operand; extract a single element. 10448 EVT OperandEltVT = OperandVT.getVectorElementType(); 10449 Operands[j] = getNode(ISD::EXTRACT_VECTOR_ELT, dl, OperandEltVT, 10450 Operand, getVectorIdxConstant(i, dl)); 10451 } else { 10452 // A scalar operand; just use it as is. 10453 Operands[j] = Operand; 10454 } 10455 } 10456 10457 switch (N->getOpcode()) { 10458 default: { 10459 Scalars.push_back(getNode(N->getOpcode(), dl, EltVT, Operands, 10460 N->getFlags())); 10461 break; 10462 } 10463 case ISD::VSELECT: 10464 Scalars.push_back(getNode(ISD::SELECT, dl, EltVT, Operands)); 10465 break; 10466 case ISD::SHL: 10467 case ISD::SRA: 10468 case ISD::SRL: 10469 case ISD::ROTL: 10470 case ISD::ROTR: 10471 Scalars.push_back(getNode(N->getOpcode(), dl, EltVT, Operands[0], 10472 getShiftAmountOperand(Operands[0].getValueType(), 10473 Operands[1]))); 10474 break; 10475 case ISD::SIGN_EXTEND_INREG: { 10476 EVT ExtVT = cast<VTSDNode>(Operands[1])->getVT().getVectorElementType(); 10477 Scalars.push_back(getNode(N->getOpcode(), dl, EltVT, 10478 Operands[0], 10479 getValueType(ExtVT))); 10480 } 10481 } 10482 } 10483 10484 for (; i < ResNE; ++i) 10485 Scalars.push_back(getUNDEF(EltVT)); 10486 10487 EVT VecVT = EVT::getVectorVT(*getContext(), EltVT, ResNE); 10488 return getBuildVector(VecVT, dl, Scalars); 10489 } 10490 10491 std::pair<SDValue, SDValue> SelectionDAG::UnrollVectorOverflowOp( 10492 SDNode *N, unsigned ResNE) { 10493 unsigned Opcode = N->getOpcode(); 10494 assert((Opcode == ISD::UADDO || Opcode == ISD::SADDO || 10495 Opcode == ISD::USUBO || Opcode == ISD::SSUBO || 10496 Opcode == ISD::UMULO || Opcode == ISD::SMULO) && 10497 "Expected an overflow opcode"); 10498 10499 EVT ResVT = N->getValueType(0); 10500 EVT OvVT = N->getValueType(1); 10501 EVT ResEltVT = ResVT.getVectorElementType(); 10502 EVT OvEltVT = OvVT.getVectorElementType(); 10503 SDLoc dl(N); 10504 10505 // If ResNE is 0, fully unroll the vector op. 10506 unsigned NE = ResVT.getVectorNumElements(); 10507 if (ResNE == 0) 10508 ResNE = NE; 10509 else if (NE > ResNE) 10510 NE = ResNE; 10511 10512 SmallVector<SDValue, 8> LHSScalars; 10513 SmallVector<SDValue, 8> RHSScalars; 10514 ExtractVectorElements(N->getOperand(0), LHSScalars, 0, NE); 10515 ExtractVectorElements(N->getOperand(1), RHSScalars, 0, NE); 10516 10517 EVT SVT = TLI->getSetCCResultType(getDataLayout(), *getContext(), ResEltVT); 10518 SDVTList VTs = getVTList(ResEltVT, SVT); 10519 SmallVector<SDValue, 8> ResScalars; 10520 SmallVector<SDValue, 8> OvScalars; 10521 for (unsigned i = 0; i < NE; ++i) { 10522 SDValue Res = getNode(Opcode, dl, VTs, LHSScalars[i], RHSScalars[i]); 10523 SDValue Ov = 10524 getSelect(dl, OvEltVT, Res.getValue(1), 10525 getBoolConstant(true, dl, OvEltVT, ResVT), 10526 getConstant(0, dl, OvEltVT)); 10527 10528 ResScalars.push_back(Res); 10529 OvScalars.push_back(Ov); 10530 } 10531 10532 ResScalars.append(ResNE - NE, getUNDEF(ResEltVT)); 10533 OvScalars.append(ResNE - NE, getUNDEF(OvEltVT)); 10534 10535 EVT NewResVT = EVT::getVectorVT(*getContext(), ResEltVT, ResNE); 10536 EVT NewOvVT = EVT::getVectorVT(*getContext(), OvEltVT, ResNE); 10537 return std::make_pair(getBuildVector(NewResVT, dl, ResScalars), 10538 getBuildVector(NewOvVT, dl, OvScalars)); 10539 } 10540 10541 bool SelectionDAG::areNonVolatileConsecutiveLoads(LoadSDNode *LD, 10542 LoadSDNode *Base, 10543 unsigned Bytes, 10544 int Dist) const { 10545 if (LD->isVolatile() || Base->isVolatile()) 10546 return false; 10547 // TODO: probably too restrictive for atomics, revisit 10548 if (!LD->isSimple()) 10549 return false; 10550 if (LD->isIndexed() || Base->isIndexed()) 10551 return false; 10552 if (LD->getChain() != Base->getChain()) 10553 return false; 10554 EVT VT = LD->getValueType(0); 10555 if (VT.getSizeInBits() / 8 != Bytes) 10556 return false; 10557 10558 auto BaseLocDecomp = BaseIndexOffset::match(Base, *this); 10559 auto LocDecomp = BaseIndexOffset::match(LD, *this); 10560 10561 int64_t Offset = 0; 10562 if (BaseLocDecomp.equalBaseIndex(LocDecomp, *this, Offset)) 10563 return (Dist * Bytes == Offset); 10564 return false; 10565 } 10566 10567 /// InferPtrAlignment - Infer alignment of a load / store address. Return None 10568 /// if it cannot be inferred. 10569 MaybeAlign SelectionDAG::InferPtrAlign(SDValue Ptr) const { 10570 // If this is a GlobalAddress + cst, return the alignment. 10571 const GlobalValue *GV = nullptr; 10572 int64_t GVOffset = 0; 10573 if (TLI->isGAPlusOffset(Ptr.getNode(), GV, GVOffset)) { 10574 unsigned PtrWidth = getDataLayout().getPointerTypeSizeInBits(GV->getType()); 10575 KnownBits Known(PtrWidth); 10576 llvm::computeKnownBits(GV, Known, getDataLayout()); 10577 unsigned AlignBits = Known.countMinTrailingZeros(); 10578 if (AlignBits) 10579 return commonAlignment(Align(1ull << std::min(31U, AlignBits)), GVOffset); 10580 } 10581 10582 // If this is a direct reference to a stack slot, use information about the 10583 // stack slot's alignment. 10584 int FrameIdx = INT_MIN; 10585 int64_t FrameOffset = 0; 10586 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Ptr)) { 10587 FrameIdx = FI->getIndex(); 10588 } else if (isBaseWithConstantOffset(Ptr) && 10589 isa<FrameIndexSDNode>(Ptr.getOperand(0))) { 10590 // Handle FI+Cst 10591 FrameIdx = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex(); 10592 FrameOffset = Ptr.getConstantOperandVal(1); 10593 } 10594 10595 if (FrameIdx != INT_MIN) { 10596 const MachineFrameInfo &MFI = getMachineFunction().getFrameInfo(); 10597 return commonAlignment(MFI.getObjectAlign(FrameIdx), FrameOffset); 10598 } 10599 10600 return None; 10601 } 10602 10603 /// GetSplitDestVTs - Compute the VTs needed for the low/hi parts of a type 10604 /// which is split (or expanded) into two not necessarily identical pieces. 10605 std::pair<EVT, EVT> SelectionDAG::GetSplitDestVTs(const EVT &VT) const { 10606 // Currently all types are split in half. 10607 EVT LoVT, HiVT; 10608 if (!VT.isVector()) 10609 LoVT = HiVT = TLI->getTypeToTransformTo(*getContext(), VT); 10610 else 10611 LoVT = HiVT = VT.getHalfNumVectorElementsVT(*getContext()); 10612 10613 return std::make_pair(LoVT, HiVT); 10614 } 10615 10616 /// GetDependentSplitDestVTs - Compute the VTs needed for the low/hi parts of a 10617 /// type, dependent on an enveloping VT that has been split into two identical 10618 /// pieces. Sets the HiIsEmpty flag when hi type has zero storage size. 10619 std::pair<EVT, EVT> 10620 SelectionDAG::GetDependentSplitDestVTs(const EVT &VT, const EVT &EnvVT, 10621 bool *HiIsEmpty) const { 10622 EVT EltTp = VT.getVectorElementType(); 10623 // Examples: 10624 // custom VL=8 with enveloping VL=8/8 yields 8/0 (hi empty) 10625 // custom VL=9 with enveloping VL=8/8 yields 8/1 10626 // custom VL=10 with enveloping VL=8/8 yields 8/2 10627 // etc. 10628 ElementCount VTNumElts = VT.getVectorElementCount(); 10629 ElementCount EnvNumElts = EnvVT.getVectorElementCount(); 10630 assert(VTNumElts.isScalable() == EnvNumElts.isScalable() && 10631 "Mixing fixed width and scalable vectors when enveloping a type"); 10632 EVT LoVT, HiVT; 10633 if (VTNumElts.getKnownMinValue() > EnvNumElts.getKnownMinValue()) { 10634 LoVT = EVT::getVectorVT(*getContext(), EltTp, EnvNumElts); 10635 HiVT = EVT::getVectorVT(*getContext(), EltTp, VTNumElts - EnvNumElts); 10636 *HiIsEmpty = false; 10637 } else { 10638 // Flag that hi type has zero storage size, but return split envelop type 10639 // (this would be easier if vector types with zero elements were allowed). 10640 LoVT = EVT::getVectorVT(*getContext(), EltTp, VTNumElts); 10641 HiVT = EVT::getVectorVT(*getContext(), EltTp, EnvNumElts); 10642 *HiIsEmpty = true; 10643 } 10644 return std::make_pair(LoVT, HiVT); 10645 } 10646 10647 /// SplitVector - Split the vector with EXTRACT_SUBVECTOR and return the 10648 /// low/high part. 10649 std::pair<SDValue, SDValue> 10650 SelectionDAG::SplitVector(const SDValue &N, const SDLoc &DL, const EVT &LoVT, 10651 const EVT &HiVT) { 10652 assert(LoVT.isScalableVector() == HiVT.isScalableVector() && 10653 LoVT.isScalableVector() == N.getValueType().isScalableVector() && 10654 "Splitting vector with an invalid mixture of fixed and scalable " 10655 "vector types"); 10656 assert(LoVT.getVectorMinNumElements() + HiVT.getVectorMinNumElements() <= 10657 N.getValueType().getVectorMinNumElements() && 10658 "More vector elements requested than available!"); 10659 SDValue Lo, Hi; 10660 Lo = 10661 getNode(ISD::EXTRACT_SUBVECTOR, DL, LoVT, N, getVectorIdxConstant(0, DL)); 10662 // For scalable vectors it is safe to use LoVT.getVectorMinNumElements() 10663 // (rather than having to use ElementCount), because EXTRACT_SUBVECTOR scales 10664 // IDX with the runtime scaling factor of the result vector type. For 10665 // fixed-width result vectors, that runtime scaling factor is 1. 10666 Hi = getNode(ISD::EXTRACT_SUBVECTOR, DL, HiVT, N, 10667 getVectorIdxConstant(LoVT.getVectorMinNumElements(), DL)); 10668 return std::make_pair(Lo, Hi); 10669 } 10670 10671 std::pair<SDValue, SDValue> SelectionDAG::SplitEVL(SDValue N, EVT VecVT, 10672 const SDLoc &DL) { 10673 // Split the vector length parameter. 10674 // %evl -> umin(%evl, %halfnumelts) and usubsat(%evl - %halfnumelts). 10675 EVT VT = N.getValueType(); 10676 assert(VecVT.getVectorElementCount().isKnownEven() && 10677 "Expecting the mask to be an evenly-sized vector"); 10678 unsigned HalfMinNumElts = VecVT.getVectorMinNumElements() / 2; 10679 SDValue HalfNumElts = 10680 VecVT.isFixedLengthVector() 10681 ? getConstant(HalfMinNumElts, DL, VT) 10682 : getVScale(DL, VT, APInt(VT.getScalarSizeInBits(), HalfMinNumElts)); 10683 SDValue Lo = getNode(ISD::UMIN, DL, VT, N, HalfNumElts); 10684 SDValue Hi = getNode(ISD::USUBSAT, DL, VT, N, HalfNumElts); 10685 return std::make_pair(Lo, Hi); 10686 } 10687 10688 /// Widen the vector up to the next power of two using INSERT_SUBVECTOR. 10689 SDValue SelectionDAG::WidenVector(const SDValue &N, const SDLoc &DL) { 10690 EVT VT = N.getValueType(); 10691 EVT WideVT = EVT::getVectorVT(*getContext(), VT.getVectorElementType(), 10692 NextPowerOf2(VT.getVectorNumElements())); 10693 return getNode(ISD::INSERT_SUBVECTOR, DL, WideVT, getUNDEF(WideVT), N, 10694 getVectorIdxConstant(0, DL)); 10695 } 10696 10697 void SelectionDAG::ExtractVectorElements(SDValue Op, 10698 SmallVectorImpl<SDValue> &Args, 10699 unsigned Start, unsigned Count, 10700 EVT EltVT) { 10701 EVT VT = Op.getValueType(); 10702 if (Count == 0) 10703 Count = VT.getVectorNumElements(); 10704 if (EltVT == EVT()) 10705 EltVT = VT.getVectorElementType(); 10706 SDLoc SL(Op); 10707 for (unsigned i = Start, e = Start + Count; i != e; ++i) { 10708 Args.push_back(getNode(ISD::EXTRACT_VECTOR_ELT, SL, EltVT, Op, 10709 getVectorIdxConstant(i, SL))); 10710 } 10711 } 10712 10713 // getAddressSpace - Return the address space this GlobalAddress belongs to. 10714 unsigned GlobalAddressSDNode::getAddressSpace() const { 10715 return getGlobal()->getType()->getAddressSpace(); 10716 } 10717 10718 Type *ConstantPoolSDNode::getType() const { 10719 if (isMachineConstantPoolEntry()) 10720 return Val.MachineCPVal->getType(); 10721 return Val.ConstVal->getType(); 10722 } 10723 10724 bool BuildVectorSDNode::isConstantSplat(APInt &SplatValue, APInt &SplatUndef, 10725 unsigned &SplatBitSize, 10726 bool &HasAnyUndefs, 10727 unsigned MinSplatBits, 10728 bool IsBigEndian) const { 10729 EVT VT = getValueType(0); 10730 assert(VT.isVector() && "Expected a vector type"); 10731 unsigned VecWidth = VT.getSizeInBits(); 10732 if (MinSplatBits > VecWidth) 10733 return false; 10734 10735 // FIXME: The widths are based on this node's type, but build vectors can 10736 // truncate their operands. 10737 SplatValue = APInt(VecWidth, 0); 10738 SplatUndef = APInt(VecWidth, 0); 10739 10740 // Get the bits. Bits with undefined values (when the corresponding element 10741 // of the vector is an ISD::UNDEF value) are set in SplatUndef and cleared 10742 // in SplatValue. If any of the values are not constant, give up and return 10743 // false. 10744 unsigned int NumOps = getNumOperands(); 10745 assert(NumOps > 0 && "isConstantSplat has 0-size build vector"); 10746 unsigned EltWidth = VT.getScalarSizeInBits(); 10747 10748 for (unsigned j = 0; j < NumOps; ++j) { 10749 unsigned i = IsBigEndian ? NumOps - 1 - j : j; 10750 SDValue OpVal = getOperand(i); 10751 unsigned BitPos = j * EltWidth; 10752 10753 if (OpVal.isUndef()) 10754 SplatUndef.setBits(BitPos, BitPos + EltWidth); 10755 else if (auto *CN = dyn_cast<ConstantSDNode>(OpVal)) 10756 SplatValue.insertBits(CN->getAPIntValue().zextOrTrunc(EltWidth), BitPos); 10757 else if (auto *CN = dyn_cast<ConstantFPSDNode>(OpVal)) 10758 SplatValue.insertBits(CN->getValueAPF().bitcastToAPInt(), BitPos); 10759 else 10760 return false; 10761 } 10762 10763 // The build_vector is all constants or undefs. Find the smallest element 10764 // size that splats the vector. 10765 HasAnyUndefs = (SplatUndef != 0); 10766 10767 // FIXME: This does not work for vectors with elements less than 8 bits. 10768 while (VecWidth > 8) { 10769 unsigned HalfSize = VecWidth / 2; 10770 APInt HighValue = SplatValue.extractBits(HalfSize, HalfSize); 10771 APInt LowValue = SplatValue.extractBits(HalfSize, 0); 10772 APInt HighUndef = SplatUndef.extractBits(HalfSize, HalfSize); 10773 APInt LowUndef = SplatUndef.extractBits(HalfSize, 0); 10774 10775 // If the two halves do not match (ignoring undef bits), stop here. 10776 if ((HighValue & ~LowUndef) != (LowValue & ~HighUndef) || 10777 MinSplatBits > HalfSize) 10778 break; 10779 10780 SplatValue = HighValue | LowValue; 10781 SplatUndef = HighUndef & LowUndef; 10782 10783 VecWidth = HalfSize; 10784 } 10785 10786 SplatBitSize = VecWidth; 10787 return true; 10788 } 10789 10790 SDValue BuildVectorSDNode::getSplatValue(const APInt &DemandedElts, 10791 BitVector *UndefElements) const { 10792 unsigned NumOps = getNumOperands(); 10793 if (UndefElements) { 10794 UndefElements->clear(); 10795 UndefElements->resize(NumOps); 10796 } 10797 assert(NumOps == DemandedElts.getBitWidth() && "Unexpected vector size"); 10798 if (!DemandedElts) 10799 return SDValue(); 10800 SDValue Splatted; 10801 for (unsigned i = 0; i != NumOps; ++i) { 10802 if (!DemandedElts[i]) 10803 continue; 10804 SDValue Op = getOperand(i); 10805 if (Op.isUndef()) { 10806 if (UndefElements) 10807 (*UndefElements)[i] = true; 10808 } else if (!Splatted) { 10809 Splatted = Op; 10810 } else if (Splatted != Op) { 10811 return SDValue(); 10812 } 10813 } 10814 10815 if (!Splatted) { 10816 unsigned FirstDemandedIdx = DemandedElts.countTrailingZeros(); 10817 assert(getOperand(FirstDemandedIdx).isUndef() && 10818 "Can only have a splat without a constant for all undefs."); 10819 return getOperand(FirstDemandedIdx); 10820 } 10821 10822 return Splatted; 10823 } 10824 10825 SDValue BuildVectorSDNode::getSplatValue(BitVector *UndefElements) const { 10826 APInt DemandedElts = APInt::getAllOnes(getNumOperands()); 10827 return getSplatValue(DemandedElts, UndefElements); 10828 } 10829 10830 bool BuildVectorSDNode::getRepeatedSequence(const APInt &DemandedElts, 10831 SmallVectorImpl<SDValue> &Sequence, 10832 BitVector *UndefElements) const { 10833 unsigned NumOps = getNumOperands(); 10834 Sequence.clear(); 10835 if (UndefElements) { 10836 UndefElements->clear(); 10837 UndefElements->resize(NumOps); 10838 } 10839 assert(NumOps == DemandedElts.getBitWidth() && "Unexpected vector size"); 10840 if (!DemandedElts || NumOps < 2 || !isPowerOf2_32(NumOps)) 10841 return false; 10842 10843 // Set the undefs even if we don't find a sequence (like getSplatValue). 10844 if (UndefElements) 10845 for (unsigned I = 0; I != NumOps; ++I) 10846 if (DemandedElts[I] && getOperand(I).isUndef()) 10847 (*UndefElements)[I] = true; 10848 10849 // Iteratively widen the sequence length looking for repetitions. 10850 for (unsigned SeqLen = 1; SeqLen < NumOps; SeqLen *= 2) { 10851 Sequence.append(SeqLen, SDValue()); 10852 for (unsigned I = 0; I != NumOps; ++I) { 10853 if (!DemandedElts[I]) 10854 continue; 10855 SDValue &SeqOp = Sequence[I % SeqLen]; 10856 SDValue Op = getOperand(I); 10857 if (Op.isUndef()) { 10858 if (!SeqOp) 10859 SeqOp = Op; 10860 continue; 10861 } 10862 if (SeqOp && !SeqOp.isUndef() && SeqOp != Op) { 10863 Sequence.clear(); 10864 break; 10865 } 10866 SeqOp = Op; 10867 } 10868 if (!Sequence.empty()) 10869 return true; 10870 } 10871 10872 assert(Sequence.empty() && "Failed to empty non-repeating sequence pattern"); 10873 return false; 10874 } 10875 10876 bool BuildVectorSDNode::getRepeatedSequence(SmallVectorImpl<SDValue> &Sequence, 10877 BitVector *UndefElements) const { 10878 APInt DemandedElts = APInt::getAllOnes(getNumOperands()); 10879 return getRepeatedSequence(DemandedElts, Sequence, UndefElements); 10880 } 10881 10882 ConstantSDNode * 10883 BuildVectorSDNode::getConstantSplatNode(const APInt &DemandedElts, 10884 BitVector *UndefElements) const { 10885 return dyn_cast_or_null<ConstantSDNode>( 10886 getSplatValue(DemandedElts, UndefElements)); 10887 } 10888 10889 ConstantSDNode * 10890 BuildVectorSDNode::getConstantSplatNode(BitVector *UndefElements) const { 10891 return dyn_cast_or_null<ConstantSDNode>(getSplatValue(UndefElements)); 10892 } 10893 10894 ConstantFPSDNode * 10895 BuildVectorSDNode::getConstantFPSplatNode(const APInt &DemandedElts, 10896 BitVector *UndefElements) const { 10897 return dyn_cast_or_null<ConstantFPSDNode>( 10898 getSplatValue(DemandedElts, UndefElements)); 10899 } 10900 10901 ConstantFPSDNode * 10902 BuildVectorSDNode::getConstantFPSplatNode(BitVector *UndefElements) const { 10903 return dyn_cast_or_null<ConstantFPSDNode>(getSplatValue(UndefElements)); 10904 } 10905 10906 int32_t 10907 BuildVectorSDNode::getConstantFPSplatPow2ToLog2Int(BitVector *UndefElements, 10908 uint32_t BitWidth) const { 10909 if (ConstantFPSDNode *CN = 10910 dyn_cast_or_null<ConstantFPSDNode>(getSplatValue(UndefElements))) { 10911 bool IsExact; 10912 APSInt IntVal(BitWidth); 10913 const APFloat &APF = CN->getValueAPF(); 10914 if (APF.convertToInteger(IntVal, APFloat::rmTowardZero, &IsExact) != 10915 APFloat::opOK || 10916 !IsExact) 10917 return -1; 10918 10919 return IntVal.exactLogBase2(); 10920 } 10921 return -1; 10922 } 10923 10924 bool BuildVectorSDNode::getConstantRawBits( 10925 bool IsLittleEndian, unsigned DstEltSizeInBits, 10926 SmallVectorImpl<APInt> &RawBitElements, BitVector &UndefElements) const { 10927 // Early-out if this contains anything but Undef/Constant/ConstantFP. 10928 if (!isConstant()) 10929 return false; 10930 10931 unsigned NumSrcOps = getNumOperands(); 10932 unsigned SrcEltSizeInBits = getValueType(0).getScalarSizeInBits(); 10933 assert(((NumSrcOps * SrcEltSizeInBits) % DstEltSizeInBits) == 0 && 10934 "Invalid bitcast scale"); 10935 10936 // Extract raw src bits. 10937 SmallVector<APInt> SrcBitElements(NumSrcOps, 10938 APInt::getNullValue(SrcEltSizeInBits)); 10939 BitVector SrcUndeElements(NumSrcOps, false); 10940 10941 for (unsigned I = 0; I != NumSrcOps; ++I) { 10942 SDValue Op = getOperand(I); 10943 if (Op.isUndef()) { 10944 SrcUndeElements.set(I); 10945 continue; 10946 } 10947 auto *CInt = dyn_cast<ConstantSDNode>(Op); 10948 auto *CFP = dyn_cast<ConstantFPSDNode>(Op); 10949 assert((CInt || CFP) && "Unknown constant"); 10950 SrcBitElements[I] = 10951 CInt ? CInt->getAPIntValue().truncOrSelf(SrcEltSizeInBits) 10952 : CFP->getValueAPF().bitcastToAPInt(); 10953 } 10954 10955 // Recast to dst width. 10956 recastRawBits(IsLittleEndian, DstEltSizeInBits, RawBitElements, 10957 SrcBitElements, UndefElements, SrcUndeElements); 10958 return true; 10959 } 10960 10961 void BuildVectorSDNode::recastRawBits(bool IsLittleEndian, 10962 unsigned DstEltSizeInBits, 10963 SmallVectorImpl<APInt> &DstBitElements, 10964 ArrayRef<APInt> SrcBitElements, 10965 BitVector &DstUndefElements, 10966 const BitVector &SrcUndefElements) { 10967 unsigned NumSrcOps = SrcBitElements.size(); 10968 unsigned SrcEltSizeInBits = SrcBitElements[0].getBitWidth(); 10969 assert(((NumSrcOps * SrcEltSizeInBits) % DstEltSizeInBits) == 0 && 10970 "Invalid bitcast scale"); 10971 assert(NumSrcOps == SrcUndefElements.size() && 10972 "Vector size mismatch"); 10973 10974 unsigned NumDstOps = (NumSrcOps * SrcEltSizeInBits) / DstEltSizeInBits; 10975 DstUndefElements.clear(); 10976 DstUndefElements.resize(NumDstOps, false); 10977 DstBitElements.assign(NumDstOps, APInt::getNullValue(DstEltSizeInBits)); 10978 10979 // Concatenate src elements constant bits together into dst element. 10980 if (SrcEltSizeInBits <= DstEltSizeInBits) { 10981 unsigned Scale = DstEltSizeInBits / SrcEltSizeInBits; 10982 for (unsigned I = 0; I != NumDstOps; ++I) { 10983 DstUndefElements.set(I); 10984 APInt &DstBits = DstBitElements[I]; 10985 for (unsigned J = 0; J != Scale; ++J) { 10986 unsigned Idx = (I * Scale) + (IsLittleEndian ? J : (Scale - J - 1)); 10987 if (SrcUndefElements[Idx]) 10988 continue; 10989 DstUndefElements.reset(I); 10990 const APInt &SrcBits = SrcBitElements[Idx]; 10991 assert(SrcBits.getBitWidth() == SrcEltSizeInBits && 10992 "Illegal constant bitwidths"); 10993 DstBits.insertBits(SrcBits, J * SrcEltSizeInBits); 10994 } 10995 } 10996 return; 10997 } 10998 10999 // Split src element constant bits into dst elements. 11000 unsigned Scale = SrcEltSizeInBits / DstEltSizeInBits; 11001 for (unsigned I = 0; I != NumSrcOps; ++I) { 11002 if (SrcUndefElements[I]) { 11003 DstUndefElements.set(I * Scale, (I + 1) * Scale); 11004 continue; 11005 } 11006 const APInt &SrcBits = SrcBitElements[I]; 11007 for (unsigned J = 0; J != Scale; ++J) { 11008 unsigned Idx = (I * Scale) + (IsLittleEndian ? J : (Scale - J - 1)); 11009 APInt &DstBits = DstBitElements[Idx]; 11010 DstBits = SrcBits.extractBits(DstEltSizeInBits, J * DstEltSizeInBits); 11011 } 11012 } 11013 } 11014 11015 bool BuildVectorSDNode::isConstant() const { 11016 for (const SDValue &Op : op_values()) { 11017 unsigned Opc = Op.getOpcode(); 11018 if (Opc != ISD::UNDEF && Opc != ISD::Constant && Opc != ISD::ConstantFP) 11019 return false; 11020 } 11021 return true; 11022 } 11023 11024 bool ShuffleVectorSDNode::isSplatMask(const int *Mask, EVT VT) { 11025 // Find the first non-undef value in the shuffle mask. 11026 unsigned i, e; 11027 for (i = 0, e = VT.getVectorNumElements(); i != e && Mask[i] < 0; ++i) 11028 /* search */; 11029 11030 // If all elements are undefined, this shuffle can be considered a splat 11031 // (although it should eventually get simplified away completely). 11032 if (i == e) 11033 return true; 11034 11035 // Make sure all remaining elements are either undef or the same as the first 11036 // non-undef value. 11037 for (int Idx = Mask[i]; i != e; ++i) 11038 if (Mask[i] >= 0 && Mask[i] != Idx) 11039 return false; 11040 return true; 11041 } 11042 11043 // Returns the SDNode if it is a constant integer BuildVector 11044 // or constant integer. 11045 SDNode *SelectionDAG::isConstantIntBuildVectorOrConstantInt(SDValue N) const { 11046 if (isa<ConstantSDNode>(N)) 11047 return N.getNode(); 11048 if (ISD::isBuildVectorOfConstantSDNodes(N.getNode())) 11049 return N.getNode(); 11050 // Treat a GlobalAddress supporting constant offset folding as a 11051 // constant integer. 11052 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(N)) 11053 if (GA->getOpcode() == ISD::GlobalAddress && 11054 TLI->isOffsetFoldingLegal(GA)) 11055 return GA; 11056 if ((N.getOpcode() == ISD::SPLAT_VECTOR) && 11057 isa<ConstantSDNode>(N.getOperand(0))) 11058 return N.getNode(); 11059 return nullptr; 11060 } 11061 11062 // Returns the SDNode if it is a constant float BuildVector 11063 // or constant float. 11064 SDNode *SelectionDAG::isConstantFPBuildVectorOrConstantFP(SDValue N) const { 11065 if (isa<ConstantFPSDNode>(N)) 11066 return N.getNode(); 11067 11068 if (ISD::isBuildVectorOfConstantFPSDNodes(N.getNode())) 11069 return N.getNode(); 11070 11071 return nullptr; 11072 } 11073 11074 void SelectionDAG::createOperands(SDNode *Node, ArrayRef<SDValue> Vals) { 11075 assert(!Node->OperandList && "Node already has operands"); 11076 assert(SDNode::getMaxNumOperands() >= Vals.size() && 11077 "too many operands to fit into SDNode"); 11078 SDUse *Ops = OperandRecycler.allocate( 11079 ArrayRecycler<SDUse>::Capacity::get(Vals.size()), OperandAllocator); 11080 11081 bool IsDivergent = false; 11082 for (unsigned I = 0; I != Vals.size(); ++I) { 11083 Ops[I].setUser(Node); 11084 Ops[I].setInitial(Vals[I]); 11085 if (Ops[I].Val.getValueType() != MVT::Other) // Skip Chain. It does not carry divergence. 11086 IsDivergent |= Ops[I].getNode()->isDivergent(); 11087 } 11088 Node->NumOperands = Vals.size(); 11089 Node->OperandList = Ops; 11090 if (!TLI->isSDNodeAlwaysUniform(Node)) { 11091 IsDivergent |= TLI->isSDNodeSourceOfDivergence(Node, FLI, DA); 11092 Node->SDNodeBits.IsDivergent = IsDivergent; 11093 } 11094 checkForCycles(Node); 11095 } 11096 11097 SDValue SelectionDAG::getTokenFactor(const SDLoc &DL, 11098 SmallVectorImpl<SDValue> &Vals) { 11099 size_t Limit = SDNode::getMaxNumOperands(); 11100 while (Vals.size() > Limit) { 11101 unsigned SliceIdx = Vals.size() - Limit; 11102 auto ExtractedTFs = ArrayRef<SDValue>(Vals).slice(SliceIdx, Limit); 11103 SDValue NewTF = getNode(ISD::TokenFactor, DL, MVT::Other, ExtractedTFs); 11104 Vals.erase(Vals.begin() + SliceIdx, Vals.end()); 11105 Vals.emplace_back(NewTF); 11106 } 11107 return getNode(ISD::TokenFactor, DL, MVT::Other, Vals); 11108 } 11109 11110 SDValue SelectionDAG::getNeutralElement(unsigned Opcode, const SDLoc &DL, 11111 EVT VT, SDNodeFlags Flags) { 11112 switch (Opcode) { 11113 default: 11114 return SDValue(); 11115 case ISD::ADD: 11116 case ISD::OR: 11117 case ISD::XOR: 11118 case ISD::UMAX: 11119 return getConstant(0, DL, VT); 11120 case ISD::MUL: 11121 return getConstant(1, DL, VT); 11122 case ISD::AND: 11123 case ISD::UMIN: 11124 return getAllOnesConstant(DL, VT); 11125 case ISD::SMAX: 11126 return getConstant(APInt::getSignedMinValue(VT.getSizeInBits()), DL, VT); 11127 case ISD::SMIN: 11128 return getConstant(APInt::getSignedMaxValue(VT.getSizeInBits()), DL, VT); 11129 case ISD::FADD: 11130 return getConstantFP(-0.0, DL, VT); 11131 case ISD::FMUL: 11132 return getConstantFP(1.0, DL, VT); 11133 case ISD::FMINNUM: 11134 case ISD::FMAXNUM: { 11135 // Neutral element for fminnum is NaN, Inf or FLT_MAX, depending on FMF. 11136 const fltSemantics &Semantics = EVTToAPFloatSemantics(VT); 11137 APFloat NeutralAF = !Flags.hasNoNaNs() ? APFloat::getQNaN(Semantics) : 11138 !Flags.hasNoInfs() ? APFloat::getInf(Semantics) : 11139 APFloat::getLargest(Semantics); 11140 if (Opcode == ISD::FMAXNUM) 11141 NeutralAF.changeSign(); 11142 11143 return getConstantFP(NeutralAF, DL, VT); 11144 } 11145 } 11146 } 11147 11148 #ifndef NDEBUG 11149 static void checkForCyclesHelper(const SDNode *N, 11150 SmallPtrSetImpl<const SDNode*> &Visited, 11151 SmallPtrSetImpl<const SDNode*> &Checked, 11152 const llvm::SelectionDAG *DAG) { 11153 // If this node has already been checked, don't check it again. 11154 if (Checked.count(N)) 11155 return; 11156 11157 // If a node has already been visited on this depth-first walk, reject it as 11158 // a cycle. 11159 if (!Visited.insert(N).second) { 11160 errs() << "Detected cycle in SelectionDAG\n"; 11161 dbgs() << "Offending node:\n"; 11162 N->dumprFull(DAG); dbgs() << "\n"; 11163 abort(); 11164 } 11165 11166 for (const SDValue &Op : N->op_values()) 11167 checkForCyclesHelper(Op.getNode(), Visited, Checked, DAG); 11168 11169 Checked.insert(N); 11170 Visited.erase(N); 11171 } 11172 #endif 11173 11174 void llvm::checkForCycles(const llvm::SDNode *N, 11175 const llvm::SelectionDAG *DAG, 11176 bool force) { 11177 #ifndef NDEBUG 11178 bool check = force; 11179 #ifdef EXPENSIVE_CHECKS 11180 check = true; 11181 #endif // EXPENSIVE_CHECKS 11182 if (check) { 11183 assert(N && "Checking nonexistent SDNode"); 11184 SmallPtrSet<const SDNode*, 32> visited; 11185 SmallPtrSet<const SDNode*, 32> checked; 11186 checkForCyclesHelper(N, visited, checked, DAG); 11187 } 11188 #endif // !NDEBUG 11189 } 11190 11191 void llvm::checkForCycles(const llvm::SelectionDAG *DAG, bool force) { 11192 checkForCycles(DAG->getRoot().getNode(), DAG, force); 11193 } 11194