10b57cec5SDimitry Andric //===- LegalizeDAG.cpp - Implement SelectionDAG::Legalize -----------------===// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric // 90b57cec5SDimitry Andric // This file implements the SelectionDAG::Legalize method. 100b57cec5SDimitry Andric // 110b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 120b57cec5SDimitry Andric 130b57cec5SDimitry Andric #include "llvm/ADT/APFloat.h" 140b57cec5SDimitry Andric #include "llvm/ADT/APInt.h" 150b57cec5SDimitry Andric #include "llvm/ADT/ArrayRef.h" 160b57cec5SDimitry Andric #include "llvm/ADT/SetVector.h" 170b57cec5SDimitry Andric #include "llvm/ADT/SmallPtrSet.h" 180b57cec5SDimitry Andric #include "llvm/ADT/SmallSet.h" 190b57cec5SDimitry Andric #include "llvm/ADT/SmallVector.h" 208bcb0991SDimitry Andric #include "llvm/Analysis/TargetLibraryInfo.h" 210b57cec5SDimitry Andric #include "llvm/CodeGen/ISDOpcodes.h" 220b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h" 230b57cec5SDimitry Andric #include "llvm/CodeGen/MachineJumpTableInfo.h" 240b57cec5SDimitry Andric #include "llvm/CodeGen/MachineMemOperand.h" 250b57cec5SDimitry Andric #include "llvm/CodeGen/RuntimeLibcalls.h" 260b57cec5SDimitry Andric #include "llvm/CodeGen/SelectionDAG.h" 270b57cec5SDimitry Andric #include "llvm/CodeGen/SelectionDAGNodes.h" 280b57cec5SDimitry Andric #include "llvm/CodeGen/TargetFrameLowering.h" 290b57cec5SDimitry Andric #include "llvm/CodeGen/TargetLowering.h" 300b57cec5SDimitry Andric #include "llvm/CodeGen/TargetSubtargetInfo.h" 310b57cec5SDimitry Andric #include "llvm/CodeGen/ValueTypes.h" 320b57cec5SDimitry Andric #include "llvm/IR/CallingConv.h" 330b57cec5SDimitry Andric #include "llvm/IR/Constants.h" 340b57cec5SDimitry Andric #include "llvm/IR/DataLayout.h" 350b57cec5SDimitry Andric #include "llvm/IR/DerivedTypes.h" 360b57cec5SDimitry Andric #include "llvm/IR/Function.h" 370b57cec5SDimitry Andric #include "llvm/IR/Metadata.h" 380b57cec5SDimitry Andric #include "llvm/IR/Type.h" 390b57cec5SDimitry Andric #include "llvm/Support/Casting.h" 400b57cec5SDimitry Andric #include "llvm/Support/Compiler.h" 410b57cec5SDimitry Andric #include "llvm/Support/Debug.h" 420b57cec5SDimitry Andric #include "llvm/Support/ErrorHandling.h" 430b57cec5SDimitry Andric #include "llvm/Support/MachineValueType.h" 440b57cec5SDimitry Andric #include "llvm/Support/MathExtras.h" 450b57cec5SDimitry Andric #include "llvm/Support/raw_ostream.h" 460b57cec5SDimitry Andric #include "llvm/Target/TargetMachine.h" 470b57cec5SDimitry Andric #include "llvm/Target/TargetOptions.h" 480b57cec5SDimitry Andric #include <algorithm> 490b57cec5SDimitry Andric #include <cassert> 500b57cec5SDimitry Andric #include <cstdint> 510b57cec5SDimitry Andric #include <tuple> 520b57cec5SDimitry Andric #include <utility> 530b57cec5SDimitry Andric 540b57cec5SDimitry Andric using namespace llvm; 550b57cec5SDimitry Andric 560b57cec5SDimitry Andric #define DEBUG_TYPE "legalizedag" 570b57cec5SDimitry Andric 580b57cec5SDimitry Andric namespace { 590b57cec5SDimitry Andric 600b57cec5SDimitry Andric /// Keeps track of state when getting the sign of a floating-point value as an 610b57cec5SDimitry Andric /// integer. 620b57cec5SDimitry Andric struct FloatSignAsInt { 630b57cec5SDimitry Andric EVT FloatVT; 640b57cec5SDimitry Andric SDValue Chain; 650b57cec5SDimitry Andric SDValue FloatPtr; 660b57cec5SDimitry Andric SDValue IntPtr; 670b57cec5SDimitry Andric MachinePointerInfo IntPointerInfo; 680b57cec5SDimitry Andric MachinePointerInfo FloatPointerInfo; 690b57cec5SDimitry Andric SDValue IntValue; 700b57cec5SDimitry Andric APInt SignMask; 710b57cec5SDimitry Andric uint8_t SignBit; 720b57cec5SDimitry Andric }; 730b57cec5SDimitry Andric 740b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 750b57cec5SDimitry Andric /// This takes an arbitrary SelectionDAG as input and 760b57cec5SDimitry Andric /// hacks on it until the target machine can handle it. This involves 770b57cec5SDimitry Andric /// eliminating value sizes the machine cannot handle (promoting small sizes to 780b57cec5SDimitry Andric /// large sizes or splitting up large values into small values) as well as 790b57cec5SDimitry Andric /// eliminating operations the machine cannot handle. 800b57cec5SDimitry Andric /// 810b57cec5SDimitry Andric /// This code also does a small amount of optimization and recognition of idioms 820b57cec5SDimitry Andric /// as part of its processing. For example, if a target does not support a 830b57cec5SDimitry Andric /// 'setcc' instruction efficiently, but does support 'brcc' instruction, this 840b57cec5SDimitry Andric /// will attempt merge setcc and brc instructions into brcc's. 850b57cec5SDimitry Andric class SelectionDAGLegalize { 860b57cec5SDimitry Andric const TargetMachine &TM; 870b57cec5SDimitry Andric const TargetLowering &TLI; 880b57cec5SDimitry Andric SelectionDAG &DAG; 890b57cec5SDimitry Andric 900b57cec5SDimitry Andric /// The set of nodes which have already been legalized. We hold a 910b57cec5SDimitry Andric /// reference to it in order to update as necessary on node deletion. 920b57cec5SDimitry Andric SmallPtrSetImpl<SDNode *> &LegalizedNodes; 930b57cec5SDimitry Andric 940b57cec5SDimitry Andric /// A set of all the nodes updated during legalization. 950b57cec5SDimitry Andric SmallSetVector<SDNode *, 16> *UpdatedNodes; 960b57cec5SDimitry Andric 970b57cec5SDimitry Andric EVT getSetCCResultType(EVT VT) const { 980b57cec5SDimitry Andric return TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT); 990b57cec5SDimitry Andric } 1000b57cec5SDimitry Andric 1010b57cec5SDimitry Andric // Libcall insertion helpers. 1020b57cec5SDimitry Andric 1030b57cec5SDimitry Andric public: 1040b57cec5SDimitry Andric SelectionDAGLegalize(SelectionDAG &DAG, 1050b57cec5SDimitry Andric SmallPtrSetImpl<SDNode *> &LegalizedNodes, 1060b57cec5SDimitry Andric SmallSetVector<SDNode *, 16> *UpdatedNodes = nullptr) 1070b57cec5SDimitry Andric : TM(DAG.getTarget()), TLI(DAG.getTargetLoweringInfo()), DAG(DAG), 1080b57cec5SDimitry Andric LegalizedNodes(LegalizedNodes), UpdatedNodes(UpdatedNodes) {} 1090b57cec5SDimitry Andric 1100b57cec5SDimitry Andric /// Legalizes the given operation. 1110b57cec5SDimitry Andric void LegalizeOp(SDNode *Node); 1120b57cec5SDimitry Andric 1130b57cec5SDimitry Andric private: 1140b57cec5SDimitry Andric SDValue OptimizeFloatStore(StoreSDNode *ST); 1150b57cec5SDimitry Andric 1160b57cec5SDimitry Andric void LegalizeLoadOps(SDNode *Node); 1170b57cec5SDimitry Andric void LegalizeStoreOps(SDNode *Node); 1180b57cec5SDimitry Andric 1190b57cec5SDimitry Andric /// Some targets cannot handle a variable 1200b57cec5SDimitry Andric /// insertion index for the INSERT_VECTOR_ELT instruction. In this case, it 1210b57cec5SDimitry Andric /// is necessary to spill the vector being inserted into to memory, perform 1220b57cec5SDimitry Andric /// the insert there, and then read the result back. 1230b57cec5SDimitry Andric SDValue PerformInsertVectorEltInMemory(SDValue Vec, SDValue Val, SDValue Idx, 1240b57cec5SDimitry Andric const SDLoc &dl); 1250b57cec5SDimitry Andric SDValue ExpandINSERT_VECTOR_ELT(SDValue Vec, SDValue Val, SDValue Idx, 1260b57cec5SDimitry Andric const SDLoc &dl); 1270b57cec5SDimitry Andric 1280b57cec5SDimitry Andric /// Return a vector shuffle operation which 1290b57cec5SDimitry Andric /// performs the same shuffe in terms of order or result bytes, but on a type 1300b57cec5SDimitry Andric /// whose vector element type is narrower than the original shuffle type. 1310b57cec5SDimitry Andric /// e.g. <v4i32> <0, 1, 0, 1> -> v8i16 <0, 1, 2, 3, 0, 1, 2, 3> 1320b57cec5SDimitry Andric SDValue ShuffleWithNarrowerEltType(EVT NVT, EVT VT, const SDLoc &dl, 1330b57cec5SDimitry Andric SDValue N1, SDValue N2, 1340b57cec5SDimitry Andric ArrayRef<int> Mask) const; 1350b57cec5SDimitry Andric 1360b57cec5SDimitry Andric bool LegalizeSetCCCondCode(EVT VT, SDValue &LHS, SDValue &RHS, SDValue &CC, 137*480093f4SDimitry Andric bool &NeedInvert, const SDLoc &dl, SDValue &Chain, 138*480093f4SDimitry Andric bool IsSignaling = false); 1390b57cec5SDimitry Andric 1400b57cec5SDimitry Andric SDValue ExpandLibCall(RTLIB::Libcall LC, SDNode *Node, bool isSigned); 1410b57cec5SDimitry Andric 142*480093f4SDimitry Andric void ExpandFPLibCall(SDNode *Node, RTLIB::Libcall Call_F32, 1430b57cec5SDimitry Andric RTLIB::Libcall Call_F64, RTLIB::Libcall Call_F80, 1440b57cec5SDimitry Andric RTLIB::Libcall Call_F128, 145*480093f4SDimitry Andric RTLIB::Libcall Call_PPCF128, 146*480093f4SDimitry Andric SmallVectorImpl<SDValue> &Results); 1470b57cec5SDimitry Andric SDValue ExpandIntLibCall(SDNode *Node, bool isSigned, 1480b57cec5SDimitry Andric RTLIB::Libcall Call_I8, 1490b57cec5SDimitry Andric RTLIB::Libcall Call_I16, 1500b57cec5SDimitry Andric RTLIB::Libcall Call_I32, 1510b57cec5SDimitry Andric RTLIB::Libcall Call_I64, 1520b57cec5SDimitry Andric RTLIB::Libcall Call_I128); 153*480093f4SDimitry Andric void ExpandArgFPLibCall(SDNode *Node, 1540b57cec5SDimitry Andric RTLIB::Libcall Call_F32, RTLIB::Libcall Call_F64, 1550b57cec5SDimitry Andric RTLIB::Libcall Call_F80, RTLIB::Libcall Call_F128, 156*480093f4SDimitry Andric RTLIB::Libcall Call_PPCF128, 157*480093f4SDimitry Andric SmallVectorImpl<SDValue> &Results); 1580b57cec5SDimitry Andric void ExpandDivRemLibCall(SDNode *Node, SmallVectorImpl<SDValue> &Results); 1590b57cec5SDimitry Andric void ExpandSinCosLibCall(SDNode *Node, SmallVectorImpl<SDValue> &Results); 1600b57cec5SDimitry Andric 1610b57cec5SDimitry Andric SDValue EmitStackConvert(SDValue SrcOp, EVT SlotVT, EVT DestVT, 1620b57cec5SDimitry Andric const SDLoc &dl); 1630b57cec5SDimitry Andric SDValue EmitStackConvert(SDValue SrcOp, EVT SlotVT, EVT DestVT, 1640b57cec5SDimitry Andric const SDLoc &dl, SDValue ChainIn); 1650b57cec5SDimitry Andric SDValue ExpandBUILD_VECTOR(SDNode *Node); 1668bcb0991SDimitry Andric SDValue ExpandSPLAT_VECTOR(SDNode *Node); 1670b57cec5SDimitry Andric SDValue ExpandSCALAR_TO_VECTOR(SDNode *Node); 1680b57cec5SDimitry Andric void ExpandDYNAMIC_STACKALLOC(SDNode *Node, 1690b57cec5SDimitry Andric SmallVectorImpl<SDValue> &Results); 1700b57cec5SDimitry Andric void getSignAsIntValue(FloatSignAsInt &State, const SDLoc &DL, 1710b57cec5SDimitry Andric SDValue Value) const; 1720b57cec5SDimitry Andric SDValue modifySignAsInt(const FloatSignAsInt &State, const SDLoc &DL, 1730b57cec5SDimitry Andric SDValue NewIntValue) const; 1740b57cec5SDimitry Andric SDValue ExpandFCOPYSIGN(SDNode *Node) const; 1750b57cec5SDimitry Andric SDValue ExpandFABS(SDNode *Node) const; 176*480093f4SDimitry Andric SDValue ExpandLegalINT_TO_FP(SDNode *Node, SDValue &Chain); 177*480093f4SDimitry Andric void PromoteLegalINT_TO_FP(SDNode *N, const SDLoc &dl, 178*480093f4SDimitry Andric SmallVectorImpl<SDValue> &Results); 179*480093f4SDimitry Andric void PromoteLegalFP_TO_INT(SDNode *N, const SDLoc &dl, 180*480093f4SDimitry Andric SmallVectorImpl<SDValue> &Results); 1810b57cec5SDimitry Andric 1820b57cec5SDimitry Andric SDValue ExpandBITREVERSE(SDValue Op, const SDLoc &dl); 1830b57cec5SDimitry Andric SDValue ExpandBSWAP(SDValue Op, const SDLoc &dl); 1840b57cec5SDimitry Andric 1850b57cec5SDimitry Andric SDValue ExpandExtractFromVectorThroughStack(SDValue Op); 1860b57cec5SDimitry Andric SDValue ExpandInsertToVectorThroughStack(SDValue Op); 1870b57cec5SDimitry Andric SDValue ExpandVectorBuildThroughStack(SDNode* Node); 1880b57cec5SDimitry Andric 1890b57cec5SDimitry Andric SDValue ExpandConstantFP(ConstantFPSDNode *CFP, bool UseCP); 1900b57cec5SDimitry Andric SDValue ExpandConstant(ConstantSDNode *CP); 1910b57cec5SDimitry Andric 1920b57cec5SDimitry Andric // if ExpandNode returns false, LegalizeOp falls back to ConvertNodeToLibcall 1930b57cec5SDimitry Andric bool ExpandNode(SDNode *Node); 1940b57cec5SDimitry Andric void ConvertNodeToLibcall(SDNode *Node); 1950b57cec5SDimitry Andric void PromoteNode(SDNode *Node); 1960b57cec5SDimitry Andric 1970b57cec5SDimitry Andric public: 1980b57cec5SDimitry Andric // Node replacement helpers 1990b57cec5SDimitry Andric 2000b57cec5SDimitry Andric void ReplacedNode(SDNode *N) { 2010b57cec5SDimitry Andric LegalizedNodes.erase(N); 2020b57cec5SDimitry Andric if (UpdatedNodes) 2030b57cec5SDimitry Andric UpdatedNodes->insert(N); 2040b57cec5SDimitry Andric } 2050b57cec5SDimitry Andric 2060b57cec5SDimitry Andric void ReplaceNode(SDNode *Old, SDNode *New) { 2070b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << " ... replacing: "; Old->dump(&DAG); 2080b57cec5SDimitry Andric dbgs() << " with: "; New->dump(&DAG)); 2090b57cec5SDimitry Andric 2100b57cec5SDimitry Andric assert(Old->getNumValues() == New->getNumValues() && 2110b57cec5SDimitry Andric "Replacing one node with another that produces a different number " 2120b57cec5SDimitry Andric "of values!"); 2130b57cec5SDimitry Andric DAG.ReplaceAllUsesWith(Old, New); 2140b57cec5SDimitry Andric if (UpdatedNodes) 2150b57cec5SDimitry Andric UpdatedNodes->insert(New); 2160b57cec5SDimitry Andric ReplacedNode(Old); 2170b57cec5SDimitry Andric } 2180b57cec5SDimitry Andric 2190b57cec5SDimitry Andric void ReplaceNode(SDValue Old, SDValue New) { 2200b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << " ... replacing: "; Old->dump(&DAG); 2210b57cec5SDimitry Andric dbgs() << " with: "; New->dump(&DAG)); 2220b57cec5SDimitry Andric 2230b57cec5SDimitry Andric DAG.ReplaceAllUsesWith(Old, New); 2240b57cec5SDimitry Andric if (UpdatedNodes) 2250b57cec5SDimitry Andric UpdatedNodes->insert(New.getNode()); 2260b57cec5SDimitry Andric ReplacedNode(Old.getNode()); 2270b57cec5SDimitry Andric } 2280b57cec5SDimitry Andric 2290b57cec5SDimitry Andric void ReplaceNode(SDNode *Old, const SDValue *New) { 2300b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << " ... replacing: "; Old->dump(&DAG)); 2310b57cec5SDimitry Andric 2320b57cec5SDimitry Andric DAG.ReplaceAllUsesWith(Old, New); 2330b57cec5SDimitry Andric for (unsigned i = 0, e = Old->getNumValues(); i != e; ++i) { 2340b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << (i == 0 ? " with: " : " and: "); 2350b57cec5SDimitry Andric New[i]->dump(&DAG)); 2360b57cec5SDimitry Andric if (UpdatedNodes) 2370b57cec5SDimitry Andric UpdatedNodes->insert(New[i].getNode()); 2380b57cec5SDimitry Andric } 2390b57cec5SDimitry Andric ReplacedNode(Old); 2400b57cec5SDimitry Andric } 2418bcb0991SDimitry Andric 2428bcb0991SDimitry Andric void ReplaceNodeWithValue(SDValue Old, SDValue New) { 2438bcb0991SDimitry Andric LLVM_DEBUG(dbgs() << " ... replacing: "; Old->dump(&DAG); 2448bcb0991SDimitry Andric dbgs() << " with: "; New->dump(&DAG)); 2458bcb0991SDimitry Andric 2468bcb0991SDimitry Andric DAG.ReplaceAllUsesOfValueWith(Old, New); 2478bcb0991SDimitry Andric if (UpdatedNodes) 2488bcb0991SDimitry Andric UpdatedNodes->insert(New.getNode()); 2498bcb0991SDimitry Andric ReplacedNode(Old.getNode()); 2508bcb0991SDimitry Andric } 2510b57cec5SDimitry Andric }; 2520b57cec5SDimitry Andric 2530b57cec5SDimitry Andric } // end anonymous namespace 2540b57cec5SDimitry Andric 2550b57cec5SDimitry Andric /// Return a vector shuffle operation which 2560b57cec5SDimitry Andric /// performs the same shuffle in terms of order or result bytes, but on a type 2570b57cec5SDimitry Andric /// whose vector element type is narrower than the original shuffle type. 2580b57cec5SDimitry Andric /// e.g. <v4i32> <0, 1, 0, 1> -> v8i16 <0, 1, 2, 3, 0, 1, 2, 3> 2590b57cec5SDimitry Andric SDValue SelectionDAGLegalize::ShuffleWithNarrowerEltType( 2600b57cec5SDimitry Andric EVT NVT, EVT VT, const SDLoc &dl, SDValue N1, SDValue N2, 2610b57cec5SDimitry Andric ArrayRef<int> Mask) const { 2620b57cec5SDimitry Andric unsigned NumMaskElts = VT.getVectorNumElements(); 2630b57cec5SDimitry Andric unsigned NumDestElts = NVT.getVectorNumElements(); 2640b57cec5SDimitry Andric unsigned NumEltsGrowth = NumDestElts / NumMaskElts; 2650b57cec5SDimitry Andric 2660b57cec5SDimitry Andric assert(NumEltsGrowth && "Cannot promote to vector type with fewer elts!"); 2670b57cec5SDimitry Andric 2680b57cec5SDimitry Andric if (NumEltsGrowth == 1) 2690b57cec5SDimitry Andric return DAG.getVectorShuffle(NVT, dl, N1, N2, Mask); 2700b57cec5SDimitry Andric 2710b57cec5SDimitry Andric SmallVector<int, 8> NewMask; 2720b57cec5SDimitry Andric for (unsigned i = 0; i != NumMaskElts; ++i) { 2730b57cec5SDimitry Andric int Idx = Mask[i]; 2740b57cec5SDimitry Andric for (unsigned j = 0; j != NumEltsGrowth; ++j) { 2750b57cec5SDimitry Andric if (Idx < 0) 2760b57cec5SDimitry Andric NewMask.push_back(-1); 2770b57cec5SDimitry Andric else 2780b57cec5SDimitry Andric NewMask.push_back(Idx * NumEltsGrowth + j); 2790b57cec5SDimitry Andric } 2800b57cec5SDimitry Andric } 2810b57cec5SDimitry Andric assert(NewMask.size() == NumDestElts && "Non-integer NumEltsGrowth?"); 2820b57cec5SDimitry Andric assert(TLI.isShuffleMaskLegal(NewMask, NVT) && "Shuffle not legal?"); 2830b57cec5SDimitry Andric return DAG.getVectorShuffle(NVT, dl, N1, N2, NewMask); 2840b57cec5SDimitry Andric } 2850b57cec5SDimitry Andric 2860b57cec5SDimitry Andric /// Expands the ConstantFP node to an integer constant or 2870b57cec5SDimitry Andric /// a load from the constant pool. 2880b57cec5SDimitry Andric SDValue 2890b57cec5SDimitry Andric SelectionDAGLegalize::ExpandConstantFP(ConstantFPSDNode *CFP, bool UseCP) { 2900b57cec5SDimitry Andric bool Extend = false; 2910b57cec5SDimitry Andric SDLoc dl(CFP); 2920b57cec5SDimitry Andric 2930b57cec5SDimitry Andric // If a FP immediate is precise when represented as a float and if the 2940b57cec5SDimitry Andric // target can do an extending load from float to double, we put it into 2950b57cec5SDimitry Andric // the constant pool as a float, even if it's is statically typed as a 2960b57cec5SDimitry Andric // double. This shrinks FP constants and canonicalizes them for targets where 2970b57cec5SDimitry Andric // an FP extending load is the same cost as a normal load (such as on the x87 2980b57cec5SDimitry Andric // fp stack or PPC FP unit). 2990b57cec5SDimitry Andric EVT VT = CFP->getValueType(0); 3000b57cec5SDimitry Andric ConstantFP *LLVMC = const_cast<ConstantFP*>(CFP->getConstantFPValue()); 3010b57cec5SDimitry Andric if (!UseCP) { 3020b57cec5SDimitry Andric assert((VT == MVT::f64 || VT == MVT::f32) && "Invalid type expansion"); 3030b57cec5SDimitry Andric return DAG.getConstant(LLVMC->getValueAPF().bitcastToAPInt(), dl, 3040b57cec5SDimitry Andric (VT == MVT::f64) ? MVT::i64 : MVT::i32); 3050b57cec5SDimitry Andric } 3060b57cec5SDimitry Andric 3070b57cec5SDimitry Andric APFloat APF = CFP->getValueAPF(); 3080b57cec5SDimitry Andric EVT OrigVT = VT; 3090b57cec5SDimitry Andric EVT SVT = VT; 3100b57cec5SDimitry Andric 3110b57cec5SDimitry Andric // We don't want to shrink SNaNs. Converting the SNaN back to its real type 3120b57cec5SDimitry Andric // can cause it to be changed into a QNaN on some platforms (e.g. on SystemZ). 3130b57cec5SDimitry Andric if (!APF.isSignaling()) { 3140b57cec5SDimitry Andric while (SVT != MVT::f32 && SVT != MVT::f16) { 3150b57cec5SDimitry Andric SVT = (MVT::SimpleValueType)(SVT.getSimpleVT().SimpleTy - 1); 3160b57cec5SDimitry Andric if (ConstantFPSDNode::isValueValidForType(SVT, APF) && 3170b57cec5SDimitry Andric // Only do this if the target has a native EXTLOAD instruction from 3180b57cec5SDimitry Andric // smaller type. 3190b57cec5SDimitry Andric TLI.isLoadExtLegal(ISD::EXTLOAD, OrigVT, SVT) && 3200b57cec5SDimitry Andric TLI.ShouldShrinkFPConstant(OrigVT)) { 3210b57cec5SDimitry Andric Type *SType = SVT.getTypeForEVT(*DAG.getContext()); 3220b57cec5SDimitry Andric LLVMC = cast<ConstantFP>(ConstantExpr::getFPTrunc(LLVMC, SType)); 3230b57cec5SDimitry Andric VT = SVT; 3240b57cec5SDimitry Andric Extend = true; 3250b57cec5SDimitry Andric } 3260b57cec5SDimitry Andric } 3270b57cec5SDimitry Andric } 3280b57cec5SDimitry Andric 3290b57cec5SDimitry Andric SDValue CPIdx = 3300b57cec5SDimitry Andric DAG.getConstantPool(LLVMC, TLI.getPointerTy(DAG.getDataLayout())); 3310b57cec5SDimitry Andric unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment(); 3320b57cec5SDimitry Andric if (Extend) { 3330b57cec5SDimitry Andric SDValue Result = DAG.getExtLoad( 3340b57cec5SDimitry Andric ISD::EXTLOAD, dl, OrigVT, DAG.getEntryNode(), CPIdx, 3350b57cec5SDimitry Andric MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), VT, 3360b57cec5SDimitry Andric Alignment); 3370b57cec5SDimitry Andric return Result; 3380b57cec5SDimitry Andric } 3390b57cec5SDimitry Andric SDValue Result = DAG.getLoad( 3400b57cec5SDimitry Andric OrigVT, dl, DAG.getEntryNode(), CPIdx, 3410b57cec5SDimitry Andric MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), Alignment); 3420b57cec5SDimitry Andric return Result; 3430b57cec5SDimitry Andric } 3440b57cec5SDimitry Andric 3450b57cec5SDimitry Andric /// Expands the Constant node to a load from the constant pool. 3460b57cec5SDimitry Andric SDValue SelectionDAGLegalize::ExpandConstant(ConstantSDNode *CP) { 3470b57cec5SDimitry Andric SDLoc dl(CP); 3480b57cec5SDimitry Andric EVT VT = CP->getValueType(0); 3490b57cec5SDimitry Andric SDValue CPIdx = DAG.getConstantPool(CP->getConstantIntValue(), 3500b57cec5SDimitry Andric TLI.getPointerTy(DAG.getDataLayout())); 3510b57cec5SDimitry Andric unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment(); 3520b57cec5SDimitry Andric SDValue Result = DAG.getLoad( 3530b57cec5SDimitry Andric VT, dl, DAG.getEntryNode(), CPIdx, 3540b57cec5SDimitry Andric MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), Alignment); 3550b57cec5SDimitry Andric return Result; 3560b57cec5SDimitry Andric } 3570b57cec5SDimitry Andric 3580b57cec5SDimitry Andric /// Some target cannot handle a variable insertion index for the 3590b57cec5SDimitry Andric /// INSERT_VECTOR_ELT instruction. In this case, it 3600b57cec5SDimitry Andric /// is necessary to spill the vector being inserted into to memory, perform 3610b57cec5SDimitry Andric /// the insert there, and then read the result back. 3620b57cec5SDimitry Andric SDValue SelectionDAGLegalize::PerformInsertVectorEltInMemory(SDValue Vec, 3630b57cec5SDimitry Andric SDValue Val, 3640b57cec5SDimitry Andric SDValue Idx, 3650b57cec5SDimitry Andric const SDLoc &dl) { 3660b57cec5SDimitry Andric SDValue Tmp1 = Vec; 3670b57cec5SDimitry Andric SDValue Tmp2 = Val; 3680b57cec5SDimitry Andric SDValue Tmp3 = Idx; 3690b57cec5SDimitry Andric 3700b57cec5SDimitry Andric // If the target doesn't support this, we have to spill the input vector 3710b57cec5SDimitry Andric // to a temporary stack slot, update the element, then reload it. This is 3720b57cec5SDimitry Andric // badness. We could also load the value into a vector register (either 3730b57cec5SDimitry Andric // with a "move to register" or "extload into register" instruction, then 3740b57cec5SDimitry Andric // permute it into place, if the idx is a constant and if the idx is 3750b57cec5SDimitry Andric // supported by the target. 3760b57cec5SDimitry Andric EVT VT = Tmp1.getValueType(); 3770b57cec5SDimitry Andric EVT EltVT = VT.getVectorElementType(); 3780b57cec5SDimitry Andric SDValue StackPtr = DAG.CreateStackTemporary(VT); 3790b57cec5SDimitry Andric 3800b57cec5SDimitry Andric int SPFI = cast<FrameIndexSDNode>(StackPtr.getNode())->getIndex(); 3810b57cec5SDimitry Andric 3820b57cec5SDimitry Andric // Store the vector. 3830b57cec5SDimitry Andric SDValue Ch = DAG.getStore( 3840b57cec5SDimitry Andric DAG.getEntryNode(), dl, Tmp1, StackPtr, 3850b57cec5SDimitry Andric MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), SPFI)); 3860b57cec5SDimitry Andric 3870b57cec5SDimitry Andric SDValue StackPtr2 = TLI.getVectorElementPointer(DAG, StackPtr, VT, Tmp3); 3880b57cec5SDimitry Andric 3890b57cec5SDimitry Andric // Store the scalar value. 3900b57cec5SDimitry Andric Ch = DAG.getTruncStore(Ch, dl, Tmp2, StackPtr2, MachinePointerInfo(), EltVT); 3910b57cec5SDimitry Andric // Load the updated vector. 3920b57cec5SDimitry Andric return DAG.getLoad(VT, dl, Ch, StackPtr, MachinePointerInfo::getFixedStack( 3930b57cec5SDimitry Andric DAG.getMachineFunction(), SPFI)); 3940b57cec5SDimitry Andric } 3950b57cec5SDimitry Andric 3960b57cec5SDimitry Andric SDValue SelectionDAGLegalize::ExpandINSERT_VECTOR_ELT(SDValue Vec, SDValue Val, 3970b57cec5SDimitry Andric SDValue Idx, 3980b57cec5SDimitry Andric const SDLoc &dl) { 3990b57cec5SDimitry Andric if (ConstantSDNode *InsertPos = dyn_cast<ConstantSDNode>(Idx)) { 4000b57cec5SDimitry Andric // SCALAR_TO_VECTOR requires that the type of the value being inserted 4010b57cec5SDimitry Andric // match the element type of the vector being created, except for 4020b57cec5SDimitry Andric // integers in which case the inserted value can be over width. 4030b57cec5SDimitry Andric EVT EltVT = Vec.getValueType().getVectorElementType(); 4040b57cec5SDimitry Andric if (Val.getValueType() == EltVT || 4050b57cec5SDimitry Andric (EltVT.isInteger() && Val.getValueType().bitsGE(EltVT))) { 4060b57cec5SDimitry Andric SDValue ScVec = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, 4070b57cec5SDimitry Andric Vec.getValueType(), Val); 4080b57cec5SDimitry Andric 4090b57cec5SDimitry Andric unsigned NumElts = Vec.getValueType().getVectorNumElements(); 4100b57cec5SDimitry Andric // We generate a shuffle of InVec and ScVec, so the shuffle mask 4110b57cec5SDimitry Andric // should be 0,1,2,3,4,5... with the appropriate element replaced with 4120b57cec5SDimitry Andric // elt 0 of the RHS. 4130b57cec5SDimitry Andric SmallVector<int, 8> ShufOps; 4140b57cec5SDimitry Andric for (unsigned i = 0; i != NumElts; ++i) 4150b57cec5SDimitry Andric ShufOps.push_back(i != InsertPos->getZExtValue() ? i : NumElts); 4160b57cec5SDimitry Andric 4170b57cec5SDimitry Andric return DAG.getVectorShuffle(Vec.getValueType(), dl, Vec, ScVec, ShufOps); 4180b57cec5SDimitry Andric } 4190b57cec5SDimitry Andric } 4200b57cec5SDimitry Andric return PerformInsertVectorEltInMemory(Vec, Val, Idx, dl); 4210b57cec5SDimitry Andric } 4220b57cec5SDimitry Andric 4230b57cec5SDimitry Andric SDValue SelectionDAGLegalize::OptimizeFloatStore(StoreSDNode* ST) { 424*480093f4SDimitry Andric if (!ISD::isNormalStore(ST)) 425*480093f4SDimitry Andric return SDValue(); 426*480093f4SDimitry Andric 4270b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Optimizing float store operations\n"); 4280b57cec5SDimitry Andric // Turn 'store float 1.0, Ptr' -> 'store int 0x12345678, Ptr' 4290b57cec5SDimitry Andric // FIXME: We shouldn't do this for TargetConstantFP's. 4300b57cec5SDimitry Andric // FIXME: move this to the DAG Combiner! Note that we can't regress due 4310b57cec5SDimitry Andric // to phase ordering between legalized code and the dag combiner. This 4320b57cec5SDimitry Andric // probably means that we need to integrate dag combiner and legalizer 4330b57cec5SDimitry Andric // together. 4340b57cec5SDimitry Andric // We generally can't do this one for long doubles. 4350b57cec5SDimitry Andric SDValue Chain = ST->getChain(); 4360b57cec5SDimitry Andric SDValue Ptr = ST->getBasePtr(); 4370b57cec5SDimitry Andric unsigned Alignment = ST->getAlignment(); 4380b57cec5SDimitry Andric MachineMemOperand::Flags MMOFlags = ST->getMemOperand()->getFlags(); 4390b57cec5SDimitry Andric AAMDNodes AAInfo = ST->getAAInfo(); 4400b57cec5SDimitry Andric SDLoc dl(ST); 4410b57cec5SDimitry Andric if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(ST->getValue())) { 4420b57cec5SDimitry Andric if (CFP->getValueType(0) == MVT::f32 && 4430b57cec5SDimitry Andric TLI.isTypeLegal(MVT::i32)) { 4440b57cec5SDimitry Andric SDValue Con = DAG.getConstant(CFP->getValueAPF(). 4450b57cec5SDimitry Andric bitcastToAPInt().zextOrTrunc(32), 4460b57cec5SDimitry Andric SDLoc(CFP), MVT::i32); 4470b57cec5SDimitry Andric return DAG.getStore(Chain, dl, Con, Ptr, ST->getPointerInfo(), Alignment, 4480b57cec5SDimitry Andric MMOFlags, AAInfo); 4490b57cec5SDimitry Andric } 4500b57cec5SDimitry Andric 4510b57cec5SDimitry Andric if (CFP->getValueType(0) == MVT::f64) { 4520b57cec5SDimitry Andric // If this target supports 64-bit registers, do a single 64-bit store. 4530b57cec5SDimitry Andric if (TLI.isTypeLegal(MVT::i64)) { 4540b57cec5SDimitry Andric SDValue Con = DAG.getConstant(CFP->getValueAPF().bitcastToAPInt(). 4550b57cec5SDimitry Andric zextOrTrunc(64), SDLoc(CFP), MVT::i64); 4560b57cec5SDimitry Andric return DAG.getStore(Chain, dl, Con, Ptr, ST->getPointerInfo(), 4570b57cec5SDimitry Andric Alignment, MMOFlags, AAInfo); 4580b57cec5SDimitry Andric } 4590b57cec5SDimitry Andric 4600b57cec5SDimitry Andric if (TLI.isTypeLegal(MVT::i32) && !ST->isVolatile()) { 4610b57cec5SDimitry Andric // Otherwise, if the target supports 32-bit registers, use 2 32-bit 4620b57cec5SDimitry Andric // stores. If the target supports neither 32- nor 64-bits, this 4630b57cec5SDimitry Andric // xform is certainly not worth it. 4640b57cec5SDimitry Andric const APInt &IntVal = CFP->getValueAPF().bitcastToAPInt(); 4650b57cec5SDimitry Andric SDValue Lo = DAG.getConstant(IntVal.trunc(32), dl, MVT::i32); 4660b57cec5SDimitry Andric SDValue Hi = DAG.getConstant(IntVal.lshr(32).trunc(32), dl, MVT::i32); 4670b57cec5SDimitry Andric if (DAG.getDataLayout().isBigEndian()) 4680b57cec5SDimitry Andric std::swap(Lo, Hi); 4690b57cec5SDimitry Andric 4700b57cec5SDimitry Andric Lo = DAG.getStore(Chain, dl, Lo, Ptr, ST->getPointerInfo(), Alignment, 4710b57cec5SDimitry Andric MMOFlags, AAInfo); 472*480093f4SDimitry Andric Ptr = DAG.getMemBasePlusOffset(Ptr, 4, dl); 4730b57cec5SDimitry Andric Hi = DAG.getStore(Chain, dl, Hi, Ptr, 4740b57cec5SDimitry Andric ST->getPointerInfo().getWithOffset(4), 4750b57cec5SDimitry Andric MinAlign(Alignment, 4U), MMOFlags, AAInfo); 4760b57cec5SDimitry Andric 4770b57cec5SDimitry Andric return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo, Hi); 4780b57cec5SDimitry Andric } 4790b57cec5SDimitry Andric } 4800b57cec5SDimitry Andric } 4810b57cec5SDimitry Andric return SDValue(nullptr, 0); 4820b57cec5SDimitry Andric } 4830b57cec5SDimitry Andric 4840b57cec5SDimitry Andric void SelectionDAGLegalize::LegalizeStoreOps(SDNode *Node) { 4850b57cec5SDimitry Andric StoreSDNode *ST = cast<StoreSDNode>(Node); 4860b57cec5SDimitry Andric SDValue Chain = ST->getChain(); 4870b57cec5SDimitry Andric SDValue Ptr = ST->getBasePtr(); 4880b57cec5SDimitry Andric SDLoc dl(Node); 4890b57cec5SDimitry Andric 4900b57cec5SDimitry Andric unsigned Alignment = ST->getAlignment(); 4910b57cec5SDimitry Andric MachineMemOperand::Flags MMOFlags = ST->getMemOperand()->getFlags(); 4920b57cec5SDimitry Andric AAMDNodes AAInfo = ST->getAAInfo(); 4930b57cec5SDimitry Andric 4940b57cec5SDimitry Andric if (!ST->isTruncatingStore()) { 4950b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Legalizing store operation\n"); 4960b57cec5SDimitry Andric if (SDNode *OptStore = OptimizeFloatStore(ST).getNode()) { 4970b57cec5SDimitry Andric ReplaceNode(ST, OptStore); 4980b57cec5SDimitry Andric return; 4990b57cec5SDimitry Andric } 5000b57cec5SDimitry Andric 5010b57cec5SDimitry Andric SDValue Value = ST->getValue(); 5020b57cec5SDimitry Andric MVT VT = Value.getSimpleValueType(); 5030b57cec5SDimitry Andric switch (TLI.getOperationAction(ISD::STORE, VT)) { 5040b57cec5SDimitry Andric default: llvm_unreachable("This action is not supported yet!"); 5050b57cec5SDimitry Andric case TargetLowering::Legal: { 5060b57cec5SDimitry Andric // If this is an unaligned store and the target doesn't support it, 5070b57cec5SDimitry Andric // expand it. 5080b57cec5SDimitry Andric EVT MemVT = ST->getMemoryVT(); 5090b57cec5SDimitry Andric const DataLayout &DL = DAG.getDataLayout(); 5108bcb0991SDimitry Andric if (!TLI.allowsMemoryAccessForAlignment(*DAG.getContext(), DL, MemVT, 5110b57cec5SDimitry Andric *ST->getMemOperand())) { 5120b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Expanding unsupported unaligned store\n"); 5130b57cec5SDimitry Andric SDValue Result = TLI.expandUnalignedStore(ST, DAG); 5140b57cec5SDimitry Andric ReplaceNode(SDValue(ST, 0), Result); 5150b57cec5SDimitry Andric } else 5160b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Legal store\n"); 5170b57cec5SDimitry Andric break; 5180b57cec5SDimitry Andric } 5190b57cec5SDimitry Andric case TargetLowering::Custom: { 5200b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Trying custom lowering\n"); 5210b57cec5SDimitry Andric SDValue Res = TLI.LowerOperation(SDValue(Node, 0), DAG); 5220b57cec5SDimitry Andric if (Res && Res != SDValue(Node, 0)) 5230b57cec5SDimitry Andric ReplaceNode(SDValue(Node, 0), Res); 5240b57cec5SDimitry Andric return; 5250b57cec5SDimitry Andric } 5260b57cec5SDimitry Andric case TargetLowering::Promote: { 5270b57cec5SDimitry Andric MVT NVT = TLI.getTypeToPromoteTo(ISD::STORE, VT); 5280b57cec5SDimitry Andric assert(NVT.getSizeInBits() == VT.getSizeInBits() && 5290b57cec5SDimitry Andric "Can only promote stores to same size type"); 5300b57cec5SDimitry Andric Value = DAG.getNode(ISD::BITCAST, dl, NVT, Value); 5310b57cec5SDimitry Andric SDValue Result = 5320b57cec5SDimitry Andric DAG.getStore(Chain, dl, Value, Ptr, ST->getPointerInfo(), 5330b57cec5SDimitry Andric Alignment, MMOFlags, AAInfo); 5340b57cec5SDimitry Andric ReplaceNode(SDValue(Node, 0), Result); 5350b57cec5SDimitry Andric break; 5360b57cec5SDimitry Andric } 5370b57cec5SDimitry Andric } 5380b57cec5SDimitry Andric return; 5390b57cec5SDimitry Andric } 5400b57cec5SDimitry Andric 5410b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Legalizing truncating store operations\n"); 5420b57cec5SDimitry Andric SDValue Value = ST->getValue(); 5430b57cec5SDimitry Andric EVT StVT = ST->getMemoryVT(); 5440b57cec5SDimitry Andric unsigned StWidth = StVT.getSizeInBits(); 5450b57cec5SDimitry Andric auto &DL = DAG.getDataLayout(); 5460b57cec5SDimitry Andric 5470b57cec5SDimitry Andric if (StWidth != StVT.getStoreSizeInBits()) { 5480b57cec5SDimitry Andric // Promote to a byte-sized store with upper bits zero if not 5490b57cec5SDimitry Andric // storing an integral number of bytes. For example, promote 5500b57cec5SDimitry Andric // TRUNCSTORE:i1 X -> TRUNCSTORE:i8 (and X, 1) 5510b57cec5SDimitry Andric EVT NVT = EVT::getIntegerVT(*DAG.getContext(), 5520b57cec5SDimitry Andric StVT.getStoreSizeInBits()); 5530b57cec5SDimitry Andric Value = DAG.getZeroExtendInReg(Value, dl, StVT); 5540b57cec5SDimitry Andric SDValue Result = 5550b57cec5SDimitry Andric DAG.getTruncStore(Chain, dl, Value, Ptr, ST->getPointerInfo(), NVT, 5560b57cec5SDimitry Andric Alignment, MMOFlags, AAInfo); 5570b57cec5SDimitry Andric ReplaceNode(SDValue(Node, 0), Result); 5580b57cec5SDimitry Andric } else if (StWidth & (StWidth - 1)) { 5590b57cec5SDimitry Andric // If not storing a power-of-2 number of bits, expand as two stores. 5600b57cec5SDimitry Andric assert(!StVT.isVector() && "Unsupported truncstore!"); 5610b57cec5SDimitry Andric unsigned LogStWidth = Log2_32(StWidth); 5620b57cec5SDimitry Andric assert(LogStWidth < 32); 5630b57cec5SDimitry Andric unsigned RoundWidth = 1 << LogStWidth; 5640b57cec5SDimitry Andric assert(RoundWidth < StWidth); 5650b57cec5SDimitry Andric unsigned ExtraWidth = StWidth - RoundWidth; 5660b57cec5SDimitry Andric assert(ExtraWidth < RoundWidth); 5670b57cec5SDimitry Andric assert(!(RoundWidth % 8) && !(ExtraWidth % 8) && 5680b57cec5SDimitry Andric "Store size not an integral number of bytes!"); 5690b57cec5SDimitry Andric EVT RoundVT = EVT::getIntegerVT(*DAG.getContext(), RoundWidth); 5700b57cec5SDimitry Andric EVT ExtraVT = EVT::getIntegerVT(*DAG.getContext(), ExtraWidth); 5710b57cec5SDimitry Andric SDValue Lo, Hi; 5720b57cec5SDimitry Andric unsigned IncrementSize; 5730b57cec5SDimitry Andric 5740b57cec5SDimitry Andric if (DL.isLittleEndian()) { 5750b57cec5SDimitry Andric // TRUNCSTORE:i24 X -> TRUNCSTORE:i16 X, TRUNCSTORE@+2:i8 (srl X, 16) 5760b57cec5SDimitry Andric // Store the bottom RoundWidth bits. 5770b57cec5SDimitry Andric Lo = DAG.getTruncStore(Chain, dl, Value, Ptr, ST->getPointerInfo(), 5780b57cec5SDimitry Andric RoundVT, Alignment, MMOFlags, AAInfo); 5790b57cec5SDimitry Andric 5800b57cec5SDimitry Andric // Store the remaining ExtraWidth bits. 5810b57cec5SDimitry Andric IncrementSize = RoundWidth / 8; 582*480093f4SDimitry Andric Ptr = DAG.getMemBasePlusOffset(Ptr, IncrementSize, dl); 5830b57cec5SDimitry Andric Hi = DAG.getNode( 5840b57cec5SDimitry Andric ISD::SRL, dl, Value.getValueType(), Value, 5850b57cec5SDimitry Andric DAG.getConstant(RoundWidth, dl, 5860b57cec5SDimitry Andric TLI.getShiftAmountTy(Value.getValueType(), DL))); 5870b57cec5SDimitry Andric Hi = DAG.getTruncStore( 5880b57cec5SDimitry Andric Chain, dl, Hi, Ptr, 5890b57cec5SDimitry Andric ST->getPointerInfo().getWithOffset(IncrementSize), ExtraVT, 5900b57cec5SDimitry Andric MinAlign(Alignment, IncrementSize), MMOFlags, AAInfo); 5910b57cec5SDimitry Andric } else { 5920b57cec5SDimitry Andric // Big endian - avoid unaligned stores. 5930b57cec5SDimitry Andric // TRUNCSTORE:i24 X -> TRUNCSTORE:i16 (srl X, 8), TRUNCSTORE@+2:i8 X 5940b57cec5SDimitry Andric // Store the top RoundWidth bits. 5950b57cec5SDimitry Andric Hi = DAG.getNode( 5960b57cec5SDimitry Andric ISD::SRL, dl, Value.getValueType(), Value, 5970b57cec5SDimitry Andric DAG.getConstant(ExtraWidth, dl, 5980b57cec5SDimitry Andric TLI.getShiftAmountTy(Value.getValueType(), DL))); 5990b57cec5SDimitry Andric Hi = DAG.getTruncStore(Chain, dl, Hi, Ptr, ST->getPointerInfo(), 6000b57cec5SDimitry Andric RoundVT, Alignment, MMOFlags, AAInfo); 6010b57cec5SDimitry Andric 6020b57cec5SDimitry Andric // Store the remaining ExtraWidth bits. 6030b57cec5SDimitry Andric IncrementSize = RoundWidth / 8; 6040b57cec5SDimitry Andric Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, 6050b57cec5SDimitry Andric DAG.getConstant(IncrementSize, dl, 6060b57cec5SDimitry Andric Ptr.getValueType())); 6070b57cec5SDimitry Andric Lo = DAG.getTruncStore( 6080b57cec5SDimitry Andric Chain, dl, Value, Ptr, 6090b57cec5SDimitry Andric ST->getPointerInfo().getWithOffset(IncrementSize), ExtraVT, 6100b57cec5SDimitry Andric MinAlign(Alignment, IncrementSize), MMOFlags, AAInfo); 6110b57cec5SDimitry Andric } 6120b57cec5SDimitry Andric 6130b57cec5SDimitry Andric // The order of the stores doesn't matter. 6140b57cec5SDimitry Andric SDValue Result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo, Hi); 6150b57cec5SDimitry Andric ReplaceNode(SDValue(Node, 0), Result); 6160b57cec5SDimitry Andric } else { 6170b57cec5SDimitry Andric switch (TLI.getTruncStoreAction(ST->getValue().getValueType(), StVT)) { 6180b57cec5SDimitry Andric default: llvm_unreachable("This action is not supported yet!"); 6190b57cec5SDimitry Andric case TargetLowering::Legal: { 6200b57cec5SDimitry Andric EVT MemVT = ST->getMemoryVT(); 6210b57cec5SDimitry Andric // If this is an unaligned store and the target doesn't support it, 6220b57cec5SDimitry Andric // expand it. 6238bcb0991SDimitry Andric if (!TLI.allowsMemoryAccessForAlignment(*DAG.getContext(), DL, MemVT, 6240b57cec5SDimitry Andric *ST->getMemOperand())) { 6250b57cec5SDimitry Andric SDValue Result = TLI.expandUnalignedStore(ST, DAG); 6260b57cec5SDimitry Andric ReplaceNode(SDValue(ST, 0), Result); 6270b57cec5SDimitry Andric } 6280b57cec5SDimitry Andric break; 6290b57cec5SDimitry Andric } 6300b57cec5SDimitry Andric case TargetLowering::Custom: { 6310b57cec5SDimitry Andric SDValue Res = TLI.LowerOperation(SDValue(Node, 0), DAG); 6320b57cec5SDimitry Andric if (Res && Res != SDValue(Node, 0)) 6330b57cec5SDimitry Andric ReplaceNode(SDValue(Node, 0), Res); 6340b57cec5SDimitry Andric return; 6350b57cec5SDimitry Andric } 6360b57cec5SDimitry Andric case TargetLowering::Expand: 6370b57cec5SDimitry Andric assert(!StVT.isVector() && 6380b57cec5SDimitry Andric "Vector Stores are handled in LegalizeVectorOps"); 6390b57cec5SDimitry Andric 6400b57cec5SDimitry Andric SDValue Result; 6410b57cec5SDimitry Andric 6420b57cec5SDimitry Andric // TRUNCSTORE:i16 i32 -> STORE i16 6430b57cec5SDimitry Andric if (TLI.isTypeLegal(StVT)) { 6440b57cec5SDimitry Andric Value = DAG.getNode(ISD::TRUNCATE, dl, StVT, Value); 6450b57cec5SDimitry Andric Result = DAG.getStore(Chain, dl, Value, Ptr, ST->getPointerInfo(), 6460b57cec5SDimitry Andric Alignment, MMOFlags, AAInfo); 6470b57cec5SDimitry Andric } else { 6480b57cec5SDimitry Andric // The in-memory type isn't legal. Truncate to the type it would promote 6490b57cec5SDimitry Andric // to, and then do a truncstore. 6500b57cec5SDimitry Andric Value = DAG.getNode(ISD::TRUNCATE, dl, 6510b57cec5SDimitry Andric TLI.getTypeToTransformTo(*DAG.getContext(), StVT), 6520b57cec5SDimitry Andric Value); 6530b57cec5SDimitry Andric Result = DAG.getTruncStore(Chain, dl, Value, Ptr, ST->getPointerInfo(), 6540b57cec5SDimitry Andric StVT, Alignment, MMOFlags, AAInfo); 6550b57cec5SDimitry Andric } 6560b57cec5SDimitry Andric 6570b57cec5SDimitry Andric ReplaceNode(SDValue(Node, 0), Result); 6580b57cec5SDimitry Andric break; 6590b57cec5SDimitry Andric } 6600b57cec5SDimitry Andric } 6610b57cec5SDimitry Andric } 6620b57cec5SDimitry Andric 6630b57cec5SDimitry Andric void SelectionDAGLegalize::LegalizeLoadOps(SDNode *Node) { 6640b57cec5SDimitry Andric LoadSDNode *LD = cast<LoadSDNode>(Node); 6650b57cec5SDimitry Andric SDValue Chain = LD->getChain(); // The chain. 6660b57cec5SDimitry Andric SDValue Ptr = LD->getBasePtr(); // The base pointer. 6670b57cec5SDimitry Andric SDValue Value; // The value returned by the load op. 6680b57cec5SDimitry Andric SDLoc dl(Node); 6690b57cec5SDimitry Andric 6700b57cec5SDimitry Andric ISD::LoadExtType ExtType = LD->getExtensionType(); 6710b57cec5SDimitry Andric if (ExtType == ISD::NON_EXTLOAD) { 6720b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Legalizing non-extending load operation\n"); 6730b57cec5SDimitry Andric MVT VT = Node->getSimpleValueType(0); 6740b57cec5SDimitry Andric SDValue RVal = SDValue(Node, 0); 6750b57cec5SDimitry Andric SDValue RChain = SDValue(Node, 1); 6760b57cec5SDimitry Andric 6770b57cec5SDimitry Andric switch (TLI.getOperationAction(Node->getOpcode(), VT)) { 6780b57cec5SDimitry Andric default: llvm_unreachable("This action is not supported yet!"); 6790b57cec5SDimitry Andric case TargetLowering::Legal: { 6800b57cec5SDimitry Andric EVT MemVT = LD->getMemoryVT(); 6810b57cec5SDimitry Andric const DataLayout &DL = DAG.getDataLayout(); 6820b57cec5SDimitry Andric // If this is an unaligned load and the target doesn't support it, 6830b57cec5SDimitry Andric // expand it. 6848bcb0991SDimitry Andric if (!TLI.allowsMemoryAccessForAlignment(*DAG.getContext(), DL, MemVT, 6850b57cec5SDimitry Andric *LD->getMemOperand())) { 6860b57cec5SDimitry Andric std::tie(RVal, RChain) = TLI.expandUnalignedLoad(LD, DAG); 6870b57cec5SDimitry Andric } 6880b57cec5SDimitry Andric break; 6890b57cec5SDimitry Andric } 6900b57cec5SDimitry Andric case TargetLowering::Custom: 6910b57cec5SDimitry Andric if (SDValue Res = TLI.LowerOperation(RVal, DAG)) { 6920b57cec5SDimitry Andric RVal = Res; 6930b57cec5SDimitry Andric RChain = Res.getValue(1); 6940b57cec5SDimitry Andric } 6950b57cec5SDimitry Andric break; 6960b57cec5SDimitry Andric 6970b57cec5SDimitry Andric case TargetLowering::Promote: { 6980b57cec5SDimitry Andric MVT NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), VT); 6990b57cec5SDimitry Andric assert(NVT.getSizeInBits() == VT.getSizeInBits() && 7000b57cec5SDimitry Andric "Can only promote loads to same size type"); 7010b57cec5SDimitry Andric 7020b57cec5SDimitry Andric SDValue Res = DAG.getLoad(NVT, dl, Chain, Ptr, LD->getMemOperand()); 7030b57cec5SDimitry Andric RVal = DAG.getNode(ISD::BITCAST, dl, VT, Res); 7040b57cec5SDimitry Andric RChain = Res.getValue(1); 7050b57cec5SDimitry Andric break; 7060b57cec5SDimitry Andric } 7070b57cec5SDimitry Andric } 7080b57cec5SDimitry Andric if (RChain.getNode() != Node) { 7090b57cec5SDimitry Andric assert(RVal.getNode() != Node && "Load must be completely replaced"); 7100b57cec5SDimitry Andric DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 0), RVal); 7110b57cec5SDimitry Andric DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 1), RChain); 7120b57cec5SDimitry Andric if (UpdatedNodes) { 7130b57cec5SDimitry Andric UpdatedNodes->insert(RVal.getNode()); 7140b57cec5SDimitry Andric UpdatedNodes->insert(RChain.getNode()); 7150b57cec5SDimitry Andric } 7160b57cec5SDimitry Andric ReplacedNode(Node); 7170b57cec5SDimitry Andric } 7180b57cec5SDimitry Andric return; 7190b57cec5SDimitry Andric } 7200b57cec5SDimitry Andric 7210b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Legalizing extending load operation\n"); 7220b57cec5SDimitry Andric EVT SrcVT = LD->getMemoryVT(); 7230b57cec5SDimitry Andric unsigned SrcWidth = SrcVT.getSizeInBits(); 7240b57cec5SDimitry Andric unsigned Alignment = LD->getAlignment(); 7250b57cec5SDimitry Andric MachineMemOperand::Flags MMOFlags = LD->getMemOperand()->getFlags(); 7260b57cec5SDimitry Andric AAMDNodes AAInfo = LD->getAAInfo(); 7270b57cec5SDimitry Andric 7280b57cec5SDimitry Andric if (SrcWidth != SrcVT.getStoreSizeInBits() && 7290b57cec5SDimitry Andric // Some targets pretend to have an i1 loading operation, and actually 7300b57cec5SDimitry Andric // load an i8. This trick is correct for ZEXTLOAD because the top 7 7310b57cec5SDimitry Andric // bits are guaranteed to be zero; it helps the optimizers understand 7320b57cec5SDimitry Andric // that these bits are zero. It is also useful for EXTLOAD, since it 7330b57cec5SDimitry Andric // tells the optimizers that those bits are undefined. It would be 7340b57cec5SDimitry Andric // nice to have an effective generic way of getting these benefits... 7350b57cec5SDimitry Andric // Until such a way is found, don't insist on promoting i1 here. 7360b57cec5SDimitry Andric (SrcVT != MVT::i1 || 7370b57cec5SDimitry Andric TLI.getLoadExtAction(ExtType, Node->getValueType(0), MVT::i1) == 7380b57cec5SDimitry Andric TargetLowering::Promote)) { 7390b57cec5SDimitry Andric // Promote to a byte-sized load if not loading an integral number of 7400b57cec5SDimitry Andric // bytes. For example, promote EXTLOAD:i20 -> EXTLOAD:i24. 7410b57cec5SDimitry Andric unsigned NewWidth = SrcVT.getStoreSizeInBits(); 7420b57cec5SDimitry Andric EVT NVT = EVT::getIntegerVT(*DAG.getContext(), NewWidth); 7430b57cec5SDimitry Andric SDValue Ch; 7440b57cec5SDimitry Andric 7450b57cec5SDimitry Andric // The extra bits are guaranteed to be zero, since we stored them that 7460b57cec5SDimitry Andric // way. A zext load from NVT thus automatically gives zext from SrcVT. 7470b57cec5SDimitry Andric 7480b57cec5SDimitry Andric ISD::LoadExtType NewExtType = 7490b57cec5SDimitry Andric ExtType == ISD::ZEXTLOAD ? ISD::ZEXTLOAD : ISD::EXTLOAD; 7500b57cec5SDimitry Andric 7510b57cec5SDimitry Andric SDValue Result = 7520b57cec5SDimitry Andric DAG.getExtLoad(NewExtType, dl, Node->getValueType(0), Chain, Ptr, 7530b57cec5SDimitry Andric LD->getPointerInfo(), NVT, Alignment, MMOFlags, AAInfo); 7540b57cec5SDimitry Andric 7550b57cec5SDimitry Andric Ch = Result.getValue(1); // The chain. 7560b57cec5SDimitry Andric 7570b57cec5SDimitry Andric if (ExtType == ISD::SEXTLOAD) 7580b57cec5SDimitry Andric // Having the top bits zero doesn't help when sign extending. 7590b57cec5SDimitry Andric Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, 7600b57cec5SDimitry Andric Result.getValueType(), 7610b57cec5SDimitry Andric Result, DAG.getValueType(SrcVT)); 7620b57cec5SDimitry Andric else if (ExtType == ISD::ZEXTLOAD || NVT == Result.getValueType()) 7630b57cec5SDimitry Andric // All the top bits are guaranteed to be zero - inform the optimizers. 7640b57cec5SDimitry Andric Result = DAG.getNode(ISD::AssertZext, dl, 7650b57cec5SDimitry Andric Result.getValueType(), Result, 7660b57cec5SDimitry Andric DAG.getValueType(SrcVT)); 7670b57cec5SDimitry Andric 7680b57cec5SDimitry Andric Value = Result; 7690b57cec5SDimitry Andric Chain = Ch; 7700b57cec5SDimitry Andric } else if (SrcWidth & (SrcWidth - 1)) { 7710b57cec5SDimitry Andric // If not loading a power-of-2 number of bits, expand as two loads. 7720b57cec5SDimitry Andric assert(!SrcVT.isVector() && "Unsupported extload!"); 7730b57cec5SDimitry Andric unsigned LogSrcWidth = Log2_32(SrcWidth); 7740b57cec5SDimitry Andric assert(LogSrcWidth < 32); 7750b57cec5SDimitry Andric unsigned RoundWidth = 1 << LogSrcWidth; 7760b57cec5SDimitry Andric assert(RoundWidth < SrcWidth); 7770b57cec5SDimitry Andric unsigned ExtraWidth = SrcWidth - RoundWidth; 7780b57cec5SDimitry Andric assert(ExtraWidth < RoundWidth); 7790b57cec5SDimitry Andric assert(!(RoundWidth % 8) && !(ExtraWidth % 8) && 7800b57cec5SDimitry Andric "Load size not an integral number of bytes!"); 7810b57cec5SDimitry Andric EVT RoundVT = EVT::getIntegerVT(*DAG.getContext(), RoundWidth); 7820b57cec5SDimitry Andric EVT ExtraVT = EVT::getIntegerVT(*DAG.getContext(), ExtraWidth); 7830b57cec5SDimitry Andric SDValue Lo, Hi, Ch; 7840b57cec5SDimitry Andric unsigned IncrementSize; 7850b57cec5SDimitry Andric auto &DL = DAG.getDataLayout(); 7860b57cec5SDimitry Andric 7870b57cec5SDimitry Andric if (DL.isLittleEndian()) { 7880b57cec5SDimitry Andric // EXTLOAD:i24 -> ZEXTLOAD:i16 | (shl EXTLOAD@+2:i8, 16) 7890b57cec5SDimitry Andric // Load the bottom RoundWidth bits. 7900b57cec5SDimitry Andric Lo = DAG.getExtLoad(ISD::ZEXTLOAD, dl, Node->getValueType(0), Chain, Ptr, 7910b57cec5SDimitry Andric LD->getPointerInfo(), RoundVT, Alignment, MMOFlags, 7920b57cec5SDimitry Andric AAInfo); 7930b57cec5SDimitry Andric 7940b57cec5SDimitry Andric // Load the remaining ExtraWidth bits. 7950b57cec5SDimitry Andric IncrementSize = RoundWidth / 8; 796*480093f4SDimitry Andric Ptr = DAG.getMemBasePlusOffset(Ptr, IncrementSize, dl); 7970b57cec5SDimitry Andric Hi = DAG.getExtLoad(ExtType, dl, Node->getValueType(0), Chain, Ptr, 7980b57cec5SDimitry Andric LD->getPointerInfo().getWithOffset(IncrementSize), 7990b57cec5SDimitry Andric ExtraVT, MinAlign(Alignment, IncrementSize), MMOFlags, 8000b57cec5SDimitry Andric AAInfo); 8010b57cec5SDimitry Andric 8020b57cec5SDimitry Andric // Build a factor node to remember that this load is independent of 8030b57cec5SDimitry Andric // the other one. 8040b57cec5SDimitry Andric Ch = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo.getValue(1), 8050b57cec5SDimitry Andric Hi.getValue(1)); 8060b57cec5SDimitry Andric 8070b57cec5SDimitry Andric // Move the top bits to the right place. 8080b57cec5SDimitry Andric Hi = DAG.getNode( 8090b57cec5SDimitry Andric ISD::SHL, dl, Hi.getValueType(), Hi, 8100b57cec5SDimitry Andric DAG.getConstant(RoundWidth, dl, 8110b57cec5SDimitry Andric TLI.getShiftAmountTy(Hi.getValueType(), DL))); 8120b57cec5SDimitry Andric 8130b57cec5SDimitry Andric // Join the hi and lo parts. 8140b57cec5SDimitry Andric Value = DAG.getNode(ISD::OR, dl, Node->getValueType(0), Lo, Hi); 8150b57cec5SDimitry Andric } else { 8160b57cec5SDimitry Andric // Big endian - avoid unaligned loads. 8170b57cec5SDimitry Andric // EXTLOAD:i24 -> (shl EXTLOAD:i16, 8) | ZEXTLOAD@+2:i8 8180b57cec5SDimitry Andric // Load the top RoundWidth bits. 8190b57cec5SDimitry Andric Hi = DAG.getExtLoad(ExtType, dl, Node->getValueType(0), Chain, Ptr, 8200b57cec5SDimitry Andric LD->getPointerInfo(), RoundVT, Alignment, MMOFlags, 8210b57cec5SDimitry Andric AAInfo); 8220b57cec5SDimitry Andric 8230b57cec5SDimitry Andric // Load the remaining ExtraWidth bits. 8240b57cec5SDimitry Andric IncrementSize = RoundWidth / 8; 825*480093f4SDimitry Andric Ptr = DAG.getMemBasePlusOffset(Ptr, IncrementSize, dl); 8260b57cec5SDimitry Andric Lo = DAG.getExtLoad(ISD::ZEXTLOAD, dl, Node->getValueType(0), Chain, Ptr, 8270b57cec5SDimitry Andric LD->getPointerInfo().getWithOffset(IncrementSize), 8280b57cec5SDimitry Andric ExtraVT, MinAlign(Alignment, IncrementSize), MMOFlags, 8290b57cec5SDimitry Andric AAInfo); 8300b57cec5SDimitry Andric 8310b57cec5SDimitry Andric // Build a factor node to remember that this load is independent of 8320b57cec5SDimitry Andric // the other one. 8330b57cec5SDimitry Andric Ch = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo.getValue(1), 8340b57cec5SDimitry Andric Hi.getValue(1)); 8350b57cec5SDimitry Andric 8360b57cec5SDimitry Andric // Move the top bits to the right place. 8370b57cec5SDimitry Andric Hi = DAG.getNode( 8380b57cec5SDimitry Andric ISD::SHL, dl, Hi.getValueType(), Hi, 8390b57cec5SDimitry Andric DAG.getConstant(ExtraWidth, dl, 8400b57cec5SDimitry Andric TLI.getShiftAmountTy(Hi.getValueType(), DL))); 8410b57cec5SDimitry Andric 8420b57cec5SDimitry Andric // Join the hi and lo parts. 8430b57cec5SDimitry Andric Value = DAG.getNode(ISD::OR, dl, Node->getValueType(0), Lo, Hi); 8440b57cec5SDimitry Andric } 8450b57cec5SDimitry Andric 8460b57cec5SDimitry Andric Chain = Ch; 8470b57cec5SDimitry Andric } else { 8480b57cec5SDimitry Andric bool isCustom = false; 8490b57cec5SDimitry Andric switch (TLI.getLoadExtAction(ExtType, Node->getValueType(0), 8500b57cec5SDimitry Andric SrcVT.getSimpleVT())) { 8510b57cec5SDimitry Andric default: llvm_unreachable("This action is not supported yet!"); 8520b57cec5SDimitry Andric case TargetLowering::Custom: 8530b57cec5SDimitry Andric isCustom = true; 8540b57cec5SDimitry Andric LLVM_FALLTHROUGH; 8550b57cec5SDimitry Andric case TargetLowering::Legal: 8560b57cec5SDimitry Andric Value = SDValue(Node, 0); 8570b57cec5SDimitry Andric Chain = SDValue(Node, 1); 8580b57cec5SDimitry Andric 8590b57cec5SDimitry Andric if (isCustom) { 8600b57cec5SDimitry Andric if (SDValue Res = TLI.LowerOperation(SDValue(Node, 0), DAG)) { 8610b57cec5SDimitry Andric Value = Res; 8620b57cec5SDimitry Andric Chain = Res.getValue(1); 8630b57cec5SDimitry Andric } 8640b57cec5SDimitry Andric } else { 8650b57cec5SDimitry Andric // If this is an unaligned load and the target doesn't support it, 8660b57cec5SDimitry Andric // expand it. 8670b57cec5SDimitry Andric EVT MemVT = LD->getMemoryVT(); 8680b57cec5SDimitry Andric const DataLayout &DL = DAG.getDataLayout(); 8690b57cec5SDimitry Andric if (!TLI.allowsMemoryAccess(*DAG.getContext(), DL, MemVT, 8700b57cec5SDimitry Andric *LD->getMemOperand())) { 8710b57cec5SDimitry Andric std::tie(Value, Chain) = TLI.expandUnalignedLoad(LD, DAG); 8720b57cec5SDimitry Andric } 8730b57cec5SDimitry Andric } 8740b57cec5SDimitry Andric break; 8750b57cec5SDimitry Andric 8760b57cec5SDimitry Andric case TargetLowering::Expand: { 8770b57cec5SDimitry Andric EVT DestVT = Node->getValueType(0); 8780b57cec5SDimitry Andric if (!TLI.isLoadExtLegal(ISD::EXTLOAD, DestVT, SrcVT)) { 8790b57cec5SDimitry Andric // If the source type is not legal, see if there is a legal extload to 8800b57cec5SDimitry Andric // an intermediate type that we can then extend further. 8810b57cec5SDimitry Andric EVT LoadVT = TLI.getRegisterType(SrcVT.getSimpleVT()); 8820b57cec5SDimitry Andric if (TLI.isTypeLegal(SrcVT) || // Same as SrcVT == LoadVT? 8830b57cec5SDimitry Andric TLI.isLoadExtLegal(ExtType, LoadVT, SrcVT)) { 8840b57cec5SDimitry Andric // If we are loading a legal type, this is a non-extload followed by a 8850b57cec5SDimitry Andric // full extend. 8860b57cec5SDimitry Andric ISD::LoadExtType MidExtType = 8870b57cec5SDimitry Andric (LoadVT == SrcVT) ? ISD::NON_EXTLOAD : ExtType; 8880b57cec5SDimitry Andric 8890b57cec5SDimitry Andric SDValue Load = DAG.getExtLoad(MidExtType, dl, LoadVT, Chain, Ptr, 8900b57cec5SDimitry Andric SrcVT, LD->getMemOperand()); 8910b57cec5SDimitry Andric unsigned ExtendOp = 8920b57cec5SDimitry Andric ISD::getExtForLoadExtType(SrcVT.isFloatingPoint(), ExtType); 8930b57cec5SDimitry Andric Value = DAG.getNode(ExtendOp, dl, Node->getValueType(0), Load); 8940b57cec5SDimitry Andric Chain = Load.getValue(1); 8950b57cec5SDimitry Andric break; 8960b57cec5SDimitry Andric } 8970b57cec5SDimitry Andric 8980b57cec5SDimitry Andric // Handle the special case of fp16 extloads. EXTLOAD doesn't have the 8990b57cec5SDimitry Andric // normal undefined upper bits behavior to allow using an in-reg extend 9000b57cec5SDimitry Andric // with the illegal FP type, so load as an integer and do the 9010b57cec5SDimitry Andric // from-integer conversion. 9020b57cec5SDimitry Andric if (SrcVT.getScalarType() == MVT::f16) { 9030b57cec5SDimitry Andric EVT ISrcVT = SrcVT.changeTypeToInteger(); 9040b57cec5SDimitry Andric EVT IDestVT = DestVT.changeTypeToInteger(); 9058bcb0991SDimitry Andric EVT ILoadVT = TLI.getRegisterType(IDestVT.getSimpleVT()); 9060b57cec5SDimitry Andric 9078bcb0991SDimitry Andric SDValue Result = DAG.getExtLoad(ISD::ZEXTLOAD, dl, ILoadVT, Chain, 9088bcb0991SDimitry Andric Ptr, ISrcVT, LD->getMemOperand()); 9090b57cec5SDimitry Andric Value = DAG.getNode(ISD::FP16_TO_FP, dl, DestVT, Result); 9100b57cec5SDimitry Andric Chain = Result.getValue(1); 9110b57cec5SDimitry Andric break; 9120b57cec5SDimitry Andric } 9130b57cec5SDimitry Andric } 9140b57cec5SDimitry Andric 9150b57cec5SDimitry Andric assert(!SrcVT.isVector() && 9160b57cec5SDimitry Andric "Vector Loads are handled in LegalizeVectorOps"); 9170b57cec5SDimitry Andric 9180b57cec5SDimitry Andric // FIXME: This does not work for vectors on most targets. Sign- 9190b57cec5SDimitry Andric // and zero-extend operations are currently folded into extending 9200b57cec5SDimitry Andric // loads, whether they are legal or not, and then we end up here 9210b57cec5SDimitry Andric // without any support for legalizing them. 9220b57cec5SDimitry Andric assert(ExtType != ISD::EXTLOAD && 9230b57cec5SDimitry Andric "EXTLOAD should always be supported!"); 9240b57cec5SDimitry Andric // Turn the unsupported load into an EXTLOAD followed by an 9250b57cec5SDimitry Andric // explicit zero/sign extend inreg. 9260b57cec5SDimitry Andric SDValue Result = DAG.getExtLoad(ISD::EXTLOAD, dl, 9270b57cec5SDimitry Andric Node->getValueType(0), 9280b57cec5SDimitry Andric Chain, Ptr, SrcVT, 9290b57cec5SDimitry Andric LD->getMemOperand()); 9300b57cec5SDimitry Andric SDValue ValRes; 9310b57cec5SDimitry Andric if (ExtType == ISD::SEXTLOAD) 9320b57cec5SDimitry Andric ValRes = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, 9330b57cec5SDimitry Andric Result.getValueType(), 9340b57cec5SDimitry Andric Result, DAG.getValueType(SrcVT)); 9350b57cec5SDimitry Andric else 9360b57cec5SDimitry Andric ValRes = DAG.getZeroExtendInReg(Result, dl, SrcVT.getScalarType()); 9370b57cec5SDimitry Andric Value = ValRes; 9380b57cec5SDimitry Andric Chain = Result.getValue(1); 9390b57cec5SDimitry Andric break; 9400b57cec5SDimitry Andric } 9410b57cec5SDimitry Andric } 9420b57cec5SDimitry Andric } 9430b57cec5SDimitry Andric 9440b57cec5SDimitry Andric // Since loads produce two values, make sure to remember that we legalized 9450b57cec5SDimitry Andric // both of them. 9460b57cec5SDimitry Andric if (Chain.getNode() != Node) { 9470b57cec5SDimitry Andric assert(Value.getNode() != Node && "Load must be completely replaced"); 9480b57cec5SDimitry Andric DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 0), Value); 9490b57cec5SDimitry Andric DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 1), Chain); 9500b57cec5SDimitry Andric if (UpdatedNodes) { 9510b57cec5SDimitry Andric UpdatedNodes->insert(Value.getNode()); 9520b57cec5SDimitry Andric UpdatedNodes->insert(Chain.getNode()); 9530b57cec5SDimitry Andric } 9540b57cec5SDimitry Andric ReplacedNode(Node); 9550b57cec5SDimitry Andric } 9560b57cec5SDimitry Andric } 9570b57cec5SDimitry Andric 9580b57cec5SDimitry Andric /// Return a legal replacement for the given operation, with all legal operands. 9590b57cec5SDimitry Andric void SelectionDAGLegalize::LegalizeOp(SDNode *Node) { 9600b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "\nLegalizing: "; Node->dump(&DAG)); 9610b57cec5SDimitry Andric 9620b57cec5SDimitry Andric // Allow illegal target nodes and illegal registers. 9630b57cec5SDimitry Andric if (Node->getOpcode() == ISD::TargetConstant || 9640b57cec5SDimitry Andric Node->getOpcode() == ISD::Register) 9650b57cec5SDimitry Andric return; 9660b57cec5SDimitry Andric 9670b57cec5SDimitry Andric #ifndef NDEBUG 9680b57cec5SDimitry Andric for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i) 9698bcb0991SDimitry Andric assert(TLI.getTypeAction(*DAG.getContext(), Node->getValueType(i)) == 9708bcb0991SDimitry Andric TargetLowering::TypeLegal && 9710b57cec5SDimitry Andric "Unexpected illegal type!"); 9720b57cec5SDimitry Andric 9730b57cec5SDimitry Andric for (const SDValue &Op : Node->op_values()) 9740b57cec5SDimitry Andric assert((TLI.getTypeAction(*DAG.getContext(), Op.getValueType()) == 9750b57cec5SDimitry Andric TargetLowering::TypeLegal || 9760b57cec5SDimitry Andric Op.getOpcode() == ISD::TargetConstant || 9770b57cec5SDimitry Andric Op.getOpcode() == ISD::Register) && 9780b57cec5SDimitry Andric "Unexpected illegal type!"); 9790b57cec5SDimitry Andric #endif 9800b57cec5SDimitry Andric 9810b57cec5SDimitry Andric // Figure out the correct action; the way to query this varies by opcode 9820b57cec5SDimitry Andric TargetLowering::LegalizeAction Action = TargetLowering::Legal; 9830b57cec5SDimitry Andric bool SimpleFinishLegalizing = true; 9840b57cec5SDimitry Andric switch (Node->getOpcode()) { 9850b57cec5SDimitry Andric case ISD::INTRINSIC_W_CHAIN: 9860b57cec5SDimitry Andric case ISD::INTRINSIC_WO_CHAIN: 9870b57cec5SDimitry Andric case ISD::INTRINSIC_VOID: 9880b57cec5SDimitry Andric case ISD::STACKSAVE: 9890b57cec5SDimitry Andric Action = TLI.getOperationAction(Node->getOpcode(), MVT::Other); 9900b57cec5SDimitry Andric break; 9910b57cec5SDimitry Andric case ISD::GET_DYNAMIC_AREA_OFFSET: 9920b57cec5SDimitry Andric Action = TLI.getOperationAction(Node->getOpcode(), 9930b57cec5SDimitry Andric Node->getValueType(0)); 9940b57cec5SDimitry Andric break; 9950b57cec5SDimitry Andric case ISD::VAARG: 9960b57cec5SDimitry Andric Action = TLI.getOperationAction(Node->getOpcode(), 9970b57cec5SDimitry Andric Node->getValueType(0)); 9980b57cec5SDimitry Andric if (Action != TargetLowering::Promote) 9990b57cec5SDimitry Andric Action = TLI.getOperationAction(Node->getOpcode(), MVT::Other); 10000b57cec5SDimitry Andric break; 10010b57cec5SDimitry Andric case ISD::FP_TO_FP16: 10020b57cec5SDimitry Andric case ISD::SINT_TO_FP: 10030b57cec5SDimitry Andric case ISD::UINT_TO_FP: 10040b57cec5SDimitry Andric case ISD::EXTRACT_VECTOR_ELT: 10050b57cec5SDimitry Andric case ISD::LROUND: 10060b57cec5SDimitry Andric case ISD::LLROUND: 10070b57cec5SDimitry Andric case ISD::LRINT: 10080b57cec5SDimitry Andric case ISD::LLRINT: 10090b57cec5SDimitry Andric Action = TLI.getOperationAction(Node->getOpcode(), 10100b57cec5SDimitry Andric Node->getOperand(0).getValueType()); 10110b57cec5SDimitry Andric break; 1012*480093f4SDimitry Andric case ISD::STRICT_SINT_TO_FP: 1013*480093f4SDimitry Andric case ISD::STRICT_UINT_TO_FP: 1014*480093f4SDimitry Andric case ISD::STRICT_LRINT: 1015*480093f4SDimitry Andric case ISD::STRICT_LLRINT: 1016*480093f4SDimitry Andric case ISD::STRICT_LROUND: 1017*480093f4SDimitry Andric case ISD::STRICT_LLROUND: 1018*480093f4SDimitry Andric // These pseudo-ops are the same as the other STRICT_ ops except 1019*480093f4SDimitry Andric // they are registered with setOperationAction() using the input type 1020*480093f4SDimitry Andric // instead of the output type. 1021*480093f4SDimitry Andric Action = TLI.getOperationAction(Node->getOpcode(), 1022*480093f4SDimitry Andric Node->getOperand(1).getValueType()); 1023*480093f4SDimitry Andric break; 10240b57cec5SDimitry Andric case ISD::SIGN_EXTEND_INREG: { 10250b57cec5SDimitry Andric EVT InnerType = cast<VTSDNode>(Node->getOperand(1))->getVT(); 10260b57cec5SDimitry Andric Action = TLI.getOperationAction(Node->getOpcode(), InnerType); 10270b57cec5SDimitry Andric break; 10280b57cec5SDimitry Andric } 10290b57cec5SDimitry Andric case ISD::ATOMIC_STORE: 10300b57cec5SDimitry Andric Action = TLI.getOperationAction(Node->getOpcode(), 10310b57cec5SDimitry Andric Node->getOperand(2).getValueType()); 10320b57cec5SDimitry Andric break; 10330b57cec5SDimitry Andric case ISD::SELECT_CC: 1034*480093f4SDimitry Andric case ISD::STRICT_FSETCC: 1035*480093f4SDimitry Andric case ISD::STRICT_FSETCCS: 10360b57cec5SDimitry Andric case ISD::SETCC: 10370b57cec5SDimitry Andric case ISD::BR_CC: { 10380b57cec5SDimitry Andric unsigned CCOperand = Node->getOpcode() == ISD::SELECT_CC ? 4 : 1039*480093f4SDimitry Andric Node->getOpcode() == ISD::STRICT_FSETCC ? 3 : 1040*480093f4SDimitry Andric Node->getOpcode() == ISD::STRICT_FSETCCS ? 3 : 10410b57cec5SDimitry Andric Node->getOpcode() == ISD::SETCC ? 2 : 1; 1042*480093f4SDimitry Andric unsigned CompareOperand = Node->getOpcode() == ISD::BR_CC ? 2 : 1043*480093f4SDimitry Andric Node->getOpcode() == ISD::STRICT_FSETCC ? 1 : 1044*480093f4SDimitry Andric Node->getOpcode() == ISD::STRICT_FSETCCS ? 1 : 0; 10450b57cec5SDimitry Andric MVT OpVT = Node->getOperand(CompareOperand).getSimpleValueType(); 10460b57cec5SDimitry Andric ISD::CondCode CCCode = 10470b57cec5SDimitry Andric cast<CondCodeSDNode>(Node->getOperand(CCOperand))->get(); 10480b57cec5SDimitry Andric Action = TLI.getCondCodeAction(CCCode, OpVT); 10490b57cec5SDimitry Andric if (Action == TargetLowering::Legal) { 10500b57cec5SDimitry Andric if (Node->getOpcode() == ISD::SELECT_CC) 10510b57cec5SDimitry Andric Action = TLI.getOperationAction(Node->getOpcode(), 10520b57cec5SDimitry Andric Node->getValueType(0)); 10530b57cec5SDimitry Andric else 10540b57cec5SDimitry Andric Action = TLI.getOperationAction(Node->getOpcode(), OpVT); 10550b57cec5SDimitry Andric } 10560b57cec5SDimitry Andric break; 10570b57cec5SDimitry Andric } 10580b57cec5SDimitry Andric case ISD::LOAD: 10590b57cec5SDimitry Andric case ISD::STORE: 10600b57cec5SDimitry Andric // FIXME: Model these properly. LOAD and STORE are complicated, and 10610b57cec5SDimitry Andric // STORE expects the unlegalized operand in some cases. 10620b57cec5SDimitry Andric SimpleFinishLegalizing = false; 10630b57cec5SDimitry Andric break; 10640b57cec5SDimitry Andric case ISD::CALLSEQ_START: 10650b57cec5SDimitry Andric case ISD::CALLSEQ_END: 10660b57cec5SDimitry Andric // FIXME: This shouldn't be necessary. These nodes have special properties 10670b57cec5SDimitry Andric // dealing with the recursive nature of legalization. Removing this 10680b57cec5SDimitry Andric // special case should be done as part of making LegalizeDAG non-recursive. 10690b57cec5SDimitry Andric SimpleFinishLegalizing = false; 10700b57cec5SDimitry Andric break; 10710b57cec5SDimitry Andric case ISD::EXTRACT_ELEMENT: 10720b57cec5SDimitry Andric case ISD::FLT_ROUNDS_: 10730b57cec5SDimitry Andric case ISD::MERGE_VALUES: 10740b57cec5SDimitry Andric case ISD::EH_RETURN: 10750b57cec5SDimitry Andric case ISD::FRAME_TO_ARGS_OFFSET: 10760b57cec5SDimitry Andric case ISD::EH_DWARF_CFA: 10770b57cec5SDimitry Andric case ISD::EH_SJLJ_SETJMP: 10780b57cec5SDimitry Andric case ISD::EH_SJLJ_LONGJMP: 10790b57cec5SDimitry Andric case ISD::EH_SJLJ_SETUP_DISPATCH: 10800b57cec5SDimitry Andric // These operations lie about being legal: when they claim to be legal, 10810b57cec5SDimitry Andric // they should actually be expanded. 10820b57cec5SDimitry Andric Action = TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0)); 10830b57cec5SDimitry Andric if (Action == TargetLowering::Legal) 10840b57cec5SDimitry Andric Action = TargetLowering::Expand; 10850b57cec5SDimitry Andric break; 10860b57cec5SDimitry Andric case ISD::INIT_TRAMPOLINE: 10870b57cec5SDimitry Andric case ISD::ADJUST_TRAMPOLINE: 10880b57cec5SDimitry Andric case ISD::FRAMEADDR: 10890b57cec5SDimitry Andric case ISD::RETURNADDR: 10900b57cec5SDimitry Andric case ISD::ADDROFRETURNADDR: 10910b57cec5SDimitry Andric case ISD::SPONENTRY: 10920b57cec5SDimitry Andric // These operations lie about being legal: when they claim to be legal, 10930b57cec5SDimitry Andric // they should actually be custom-lowered. 10940b57cec5SDimitry Andric Action = TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0)); 10950b57cec5SDimitry Andric if (Action == TargetLowering::Legal) 10960b57cec5SDimitry Andric Action = TargetLowering::Custom; 10970b57cec5SDimitry Andric break; 10980b57cec5SDimitry Andric case ISD::READCYCLECOUNTER: 10990b57cec5SDimitry Andric // READCYCLECOUNTER returns an i64, even if type legalization might have 11000b57cec5SDimitry Andric // expanded that to several smaller types. 11010b57cec5SDimitry Andric Action = TLI.getOperationAction(Node->getOpcode(), MVT::i64); 11020b57cec5SDimitry Andric break; 11030b57cec5SDimitry Andric case ISD::READ_REGISTER: 11040b57cec5SDimitry Andric case ISD::WRITE_REGISTER: 11050b57cec5SDimitry Andric // Named register is legal in the DAG, but blocked by register name 11060b57cec5SDimitry Andric // selection if not implemented by target (to chose the correct register) 11070b57cec5SDimitry Andric // They'll be converted to Copy(To/From)Reg. 11080b57cec5SDimitry Andric Action = TargetLowering::Legal; 11090b57cec5SDimitry Andric break; 11100b57cec5SDimitry Andric case ISD::DEBUGTRAP: 11110b57cec5SDimitry Andric Action = TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0)); 11120b57cec5SDimitry Andric if (Action == TargetLowering::Expand) { 11130b57cec5SDimitry Andric // replace ISD::DEBUGTRAP with ISD::TRAP 11140b57cec5SDimitry Andric SDValue NewVal; 11150b57cec5SDimitry Andric NewVal = DAG.getNode(ISD::TRAP, SDLoc(Node), Node->getVTList(), 11160b57cec5SDimitry Andric Node->getOperand(0)); 11170b57cec5SDimitry Andric ReplaceNode(Node, NewVal.getNode()); 11180b57cec5SDimitry Andric LegalizeOp(NewVal.getNode()); 11190b57cec5SDimitry Andric return; 11200b57cec5SDimitry Andric } 11210b57cec5SDimitry Andric break; 11220b57cec5SDimitry Andric case ISD::SADDSAT: 11230b57cec5SDimitry Andric case ISD::UADDSAT: 11240b57cec5SDimitry Andric case ISD::SSUBSAT: 11250b57cec5SDimitry Andric case ISD::USUBSAT: { 11260b57cec5SDimitry Andric Action = TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0)); 11270b57cec5SDimitry Andric break; 11280b57cec5SDimitry Andric } 11290b57cec5SDimitry Andric case ISD::SMULFIX: 11300b57cec5SDimitry Andric case ISD::SMULFIXSAT: 11318bcb0991SDimitry Andric case ISD::UMULFIX: 1132*480093f4SDimitry Andric case ISD::UMULFIXSAT: 1133*480093f4SDimitry Andric case ISD::SDIVFIX: 1134*480093f4SDimitry Andric case ISD::UDIVFIX: { 11350b57cec5SDimitry Andric unsigned Scale = Node->getConstantOperandVal(2); 11360b57cec5SDimitry Andric Action = TLI.getFixedPointOperationAction(Node->getOpcode(), 11370b57cec5SDimitry Andric Node->getValueType(0), Scale); 11380b57cec5SDimitry Andric break; 11390b57cec5SDimitry Andric } 11400b57cec5SDimitry Andric case ISD::MSCATTER: 11410b57cec5SDimitry Andric Action = TLI.getOperationAction(Node->getOpcode(), 11420b57cec5SDimitry Andric cast<MaskedScatterSDNode>(Node)->getValue().getValueType()); 11430b57cec5SDimitry Andric break; 11440b57cec5SDimitry Andric case ISD::MSTORE: 11450b57cec5SDimitry Andric Action = TLI.getOperationAction(Node->getOpcode(), 11460b57cec5SDimitry Andric cast<MaskedStoreSDNode>(Node)->getValue().getValueType()); 11470b57cec5SDimitry Andric break; 11480b57cec5SDimitry Andric case ISD::VECREDUCE_FADD: 11490b57cec5SDimitry Andric case ISD::VECREDUCE_FMUL: 11500b57cec5SDimitry Andric case ISD::VECREDUCE_ADD: 11510b57cec5SDimitry Andric case ISD::VECREDUCE_MUL: 11520b57cec5SDimitry Andric case ISD::VECREDUCE_AND: 11530b57cec5SDimitry Andric case ISD::VECREDUCE_OR: 11540b57cec5SDimitry Andric case ISD::VECREDUCE_XOR: 11550b57cec5SDimitry Andric case ISD::VECREDUCE_SMAX: 11560b57cec5SDimitry Andric case ISD::VECREDUCE_SMIN: 11570b57cec5SDimitry Andric case ISD::VECREDUCE_UMAX: 11580b57cec5SDimitry Andric case ISD::VECREDUCE_UMIN: 11590b57cec5SDimitry Andric case ISD::VECREDUCE_FMAX: 11600b57cec5SDimitry Andric case ISD::VECREDUCE_FMIN: 11610b57cec5SDimitry Andric Action = TLI.getOperationAction( 11620b57cec5SDimitry Andric Node->getOpcode(), Node->getOperand(0).getValueType()); 11630b57cec5SDimitry Andric break; 11640b57cec5SDimitry Andric default: 11650b57cec5SDimitry Andric if (Node->getOpcode() >= ISD::BUILTIN_OP_END) { 11660b57cec5SDimitry Andric Action = TargetLowering::Legal; 11670b57cec5SDimitry Andric } else { 11680b57cec5SDimitry Andric Action = TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0)); 11690b57cec5SDimitry Andric } 11700b57cec5SDimitry Andric break; 11710b57cec5SDimitry Andric } 11720b57cec5SDimitry Andric 11730b57cec5SDimitry Andric if (SimpleFinishLegalizing) { 11740b57cec5SDimitry Andric SDNode *NewNode = Node; 11750b57cec5SDimitry Andric switch (Node->getOpcode()) { 11760b57cec5SDimitry Andric default: break; 11770b57cec5SDimitry Andric case ISD::SHL: 11780b57cec5SDimitry Andric case ISD::SRL: 11790b57cec5SDimitry Andric case ISD::SRA: 11800b57cec5SDimitry Andric case ISD::ROTL: 11810b57cec5SDimitry Andric case ISD::ROTR: { 11820b57cec5SDimitry Andric // Legalizing shifts/rotates requires adjusting the shift amount 11830b57cec5SDimitry Andric // to the appropriate width. 11840b57cec5SDimitry Andric SDValue Op0 = Node->getOperand(0); 11850b57cec5SDimitry Andric SDValue Op1 = Node->getOperand(1); 11860b57cec5SDimitry Andric if (!Op1.getValueType().isVector()) { 11870b57cec5SDimitry Andric SDValue SAO = DAG.getShiftAmountOperand(Op0.getValueType(), Op1); 11880b57cec5SDimitry Andric // The getShiftAmountOperand() may create a new operand node or 11890b57cec5SDimitry Andric // return the existing one. If new operand is created we need 11900b57cec5SDimitry Andric // to update the parent node. 11910b57cec5SDimitry Andric // Do not try to legalize SAO here! It will be automatically legalized 11920b57cec5SDimitry Andric // in the next round. 11930b57cec5SDimitry Andric if (SAO != Op1) 11940b57cec5SDimitry Andric NewNode = DAG.UpdateNodeOperands(Node, Op0, SAO); 11950b57cec5SDimitry Andric } 11960b57cec5SDimitry Andric } 11970b57cec5SDimitry Andric break; 11980b57cec5SDimitry Andric case ISD::FSHL: 11990b57cec5SDimitry Andric case ISD::FSHR: 12000b57cec5SDimitry Andric case ISD::SRL_PARTS: 12010b57cec5SDimitry Andric case ISD::SRA_PARTS: 12020b57cec5SDimitry Andric case ISD::SHL_PARTS: { 12030b57cec5SDimitry Andric // Legalizing shifts/rotates requires adjusting the shift amount 12040b57cec5SDimitry Andric // to the appropriate width. 12050b57cec5SDimitry Andric SDValue Op0 = Node->getOperand(0); 12060b57cec5SDimitry Andric SDValue Op1 = Node->getOperand(1); 12070b57cec5SDimitry Andric SDValue Op2 = Node->getOperand(2); 12080b57cec5SDimitry Andric if (!Op2.getValueType().isVector()) { 12090b57cec5SDimitry Andric SDValue SAO = DAG.getShiftAmountOperand(Op0.getValueType(), Op2); 12100b57cec5SDimitry Andric // The getShiftAmountOperand() may create a new operand node or 12110b57cec5SDimitry Andric // return the existing one. If new operand is created we need 12120b57cec5SDimitry Andric // to update the parent node. 12130b57cec5SDimitry Andric if (SAO != Op2) 12140b57cec5SDimitry Andric NewNode = DAG.UpdateNodeOperands(Node, Op0, Op1, SAO); 12150b57cec5SDimitry Andric } 12160b57cec5SDimitry Andric break; 12170b57cec5SDimitry Andric } 12180b57cec5SDimitry Andric } 12190b57cec5SDimitry Andric 12200b57cec5SDimitry Andric if (NewNode != Node) { 12210b57cec5SDimitry Andric ReplaceNode(Node, NewNode); 12220b57cec5SDimitry Andric Node = NewNode; 12230b57cec5SDimitry Andric } 12240b57cec5SDimitry Andric switch (Action) { 12250b57cec5SDimitry Andric case TargetLowering::Legal: 12260b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Legal node: nothing to do\n"); 12270b57cec5SDimitry Andric return; 12280b57cec5SDimitry Andric case TargetLowering::Custom: 12290b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Trying custom legalization\n"); 12300b57cec5SDimitry Andric // FIXME: The handling for custom lowering with multiple results is 12310b57cec5SDimitry Andric // a complete mess. 12320b57cec5SDimitry Andric if (SDValue Res = TLI.LowerOperation(SDValue(Node, 0), DAG)) { 12330b57cec5SDimitry Andric if (!(Res.getNode() != Node || Res.getResNo() != 0)) 12340b57cec5SDimitry Andric return; 12350b57cec5SDimitry Andric 12360b57cec5SDimitry Andric if (Node->getNumValues() == 1) { 12370b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Successfully custom legalized node\n"); 12380b57cec5SDimitry Andric // We can just directly replace this node with the lowered value. 12390b57cec5SDimitry Andric ReplaceNode(SDValue(Node, 0), Res); 12400b57cec5SDimitry Andric return; 12410b57cec5SDimitry Andric } 12420b57cec5SDimitry Andric 12430b57cec5SDimitry Andric SmallVector<SDValue, 8> ResultVals; 12440b57cec5SDimitry Andric for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i) 12450b57cec5SDimitry Andric ResultVals.push_back(Res.getValue(i)); 12460b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Successfully custom legalized node\n"); 12470b57cec5SDimitry Andric ReplaceNode(Node, ResultVals.data()); 12480b57cec5SDimitry Andric return; 12490b57cec5SDimitry Andric } 12500b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Could not custom legalize node\n"); 12510b57cec5SDimitry Andric LLVM_FALLTHROUGH; 12520b57cec5SDimitry Andric case TargetLowering::Expand: 12530b57cec5SDimitry Andric if (ExpandNode(Node)) 12540b57cec5SDimitry Andric return; 12550b57cec5SDimitry Andric LLVM_FALLTHROUGH; 12560b57cec5SDimitry Andric case TargetLowering::LibCall: 12570b57cec5SDimitry Andric ConvertNodeToLibcall(Node); 12580b57cec5SDimitry Andric return; 12590b57cec5SDimitry Andric case TargetLowering::Promote: 12600b57cec5SDimitry Andric PromoteNode(Node); 12610b57cec5SDimitry Andric return; 12620b57cec5SDimitry Andric } 12630b57cec5SDimitry Andric } 12640b57cec5SDimitry Andric 12650b57cec5SDimitry Andric switch (Node->getOpcode()) { 12660b57cec5SDimitry Andric default: 12670b57cec5SDimitry Andric #ifndef NDEBUG 12680b57cec5SDimitry Andric dbgs() << "NODE: "; 12690b57cec5SDimitry Andric Node->dump( &DAG); 12700b57cec5SDimitry Andric dbgs() << "\n"; 12710b57cec5SDimitry Andric #endif 12720b57cec5SDimitry Andric llvm_unreachable("Do not know how to legalize this operator!"); 12730b57cec5SDimitry Andric 12740b57cec5SDimitry Andric case ISD::CALLSEQ_START: 12750b57cec5SDimitry Andric case ISD::CALLSEQ_END: 12760b57cec5SDimitry Andric break; 12770b57cec5SDimitry Andric case ISD::LOAD: 12780b57cec5SDimitry Andric return LegalizeLoadOps(Node); 12790b57cec5SDimitry Andric case ISD::STORE: 12800b57cec5SDimitry Andric return LegalizeStoreOps(Node); 12810b57cec5SDimitry Andric } 12820b57cec5SDimitry Andric } 12830b57cec5SDimitry Andric 12840b57cec5SDimitry Andric SDValue SelectionDAGLegalize::ExpandExtractFromVectorThroughStack(SDValue Op) { 12850b57cec5SDimitry Andric SDValue Vec = Op.getOperand(0); 12860b57cec5SDimitry Andric SDValue Idx = Op.getOperand(1); 12870b57cec5SDimitry Andric SDLoc dl(Op); 12880b57cec5SDimitry Andric 12890b57cec5SDimitry Andric // Before we generate a new store to a temporary stack slot, see if there is 12900b57cec5SDimitry Andric // already one that we can use. There often is because when we scalarize 12910b57cec5SDimitry Andric // vector operations (using SelectionDAG::UnrollVectorOp for example) a whole 12920b57cec5SDimitry Andric // series of EXTRACT_VECTOR_ELT nodes are generated, one for each element in 12930b57cec5SDimitry Andric // the vector. If all are expanded here, we don't want one store per vector 12940b57cec5SDimitry Andric // element. 12950b57cec5SDimitry Andric 12960b57cec5SDimitry Andric // Caches for hasPredecessorHelper 12970b57cec5SDimitry Andric SmallPtrSet<const SDNode *, 32> Visited; 12980b57cec5SDimitry Andric SmallVector<const SDNode *, 16> Worklist; 12990b57cec5SDimitry Andric Visited.insert(Op.getNode()); 13000b57cec5SDimitry Andric Worklist.push_back(Idx.getNode()); 13010b57cec5SDimitry Andric SDValue StackPtr, Ch; 13020b57cec5SDimitry Andric for (SDNode::use_iterator UI = Vec.getNode()->use_begin(), 13030b57cec5SDimitry Andric UE = Vec.getNode()->use_end(); UI != UE; ++UI) { 13040b57cec5SDimitry Andric SDNode *User = *UI; 13050b57cec5SDimitry Andric if (StoreSDNode *ST = dyn_cast<StoreSDNode>(User)) { 13060b57cec5SDimitry Andric if (ST->isIndexed() || ST->isTruncatingStore() || 13070b57cec5SDimitry Andric ST->getValue() != Vec) 13080b57cec5SDimitry Andric continue; 13090b57cec5SDimitry Andric 13100b57cec5SDimitry Andric // Make sure that nothing else could have stored into the destination of 13110b57cec5SDimitry Andric // this store. 13120b57cec5SDimitry Andric if (!ST->getChain().reachesChainWithoutSideEffects(DAG.getEntryNode())) 13130b57cec5SDimitry Andric continue; 13140b57cec5SDimitry Andric 13150b57cec5SDimitry Andric // If the index is dependent on the store we will introduce a cycle when 13160b57cec5SDimitry Andric // creating the load (the load uses the index, and by replacing the chain 13170b57cec5SDimitry Andric // we will make the index dependent on the load). Also, the store might be 13180b57cec5SDimitry Andric // dependent on the extractelement and introduce a cycle when creating 13190b57cec5SDimitry Andric // the load. 13200b57cec5SDimitry Andric if (SDNode::hasPredecessorHelper(ST, Visited, Worklist) || 13210b57cec5SDimitry Andric ST->hasPredecessor(Op.getNode())) 13220b57cec5SDimitry Andric continue; 13230b57cec5SDimitry Andric 13240b57cec5SDimitry Andric StackPtr = ST->getBasePtr(); 13250b57cec5SDimitry Andric Ch = SDValue(ST, 0); 13260b57cec5SDimitry Andric break; 13270b57cec5SDimitry Andric } 13280b57cec5SDimitry Andric } 13290b57cec5SDimitry Andric 13300b57cec5SDimitry Andric EVT VecVT = Vec.getValueType(); 13310b57cec5SDimitry Andric 13320b57cec5SDimitry Andric if (!Ch.getNode()) { 13330b57cec5SDimitry Andric // Store the value to a temporary stack slot, then LOAD the returned part. 13340b57cec5SDimitry Andric StackPtr = DAG.CreateStackTemporary(VecVT); 13350b57cec5SDimitry Andric Ch = DAG.getStore(DAG.getEntryNode(), dl, Vec, StackPtr, 13360b57cec5SDimitry Andric MachinePointerInfo()); 13370b57cec5SDimitry Andric } 13380b57cec5SDimitry Andric 13390b57cec5SDimitry Andric StackPtr = TLI.getVectorElementPointer(DAG, StackPtr, VecVT, Idx); 13400b57cec5SDimitry Andric 13410b57cec5SDimitry Andric SDValue NewLoad; 13420b57cec5SDimitry Andric 13430b57cec5SDimitry Andric if (Op.getValueType().isVector()) 13440b57cec5SDimitry Andric NewLoad = 13450b57cec5SDimitry Andric DAG.getLoad(Op.getValueType(), dl, Ch, StackPtr, MachinePointerInfo()); 13460b57cec5SDimitry Andric else 13470b57cec5SDimitry Andric NewLoad = DAG.getExtLoad(ISD::EXTLOAD, dl, Op.getValueType(), Ch, StackPtr, 13480b57cec5SDimitry Andric MachinePointerInfo(), 13490b57cec5SDimitry Andric VecVT.getVectorElementType()); 13500b57cec5SDimitry Andric 13510b57cec5SDimitry Andric // Replace the chain going out of the store, by the one out of the load. 13520b57cec5SDimitry Andric DAG.ReplaceAllUsesOfValueWith(Ch, SDValue(NewLoad.getNode(), 1)); 13530b57cec5SDimitry Andric 13540b57cec5SDimitry Andric // We introduced a cycle though, so update the loads operands, making sure 13550b57cec5SDimitry Andric // to use the original store's chain as an incoming chain. 13560b57cec5SDimitry Andric SmallVector<SDValue, 6> NewLoadOperands(NewLoad->op_begin(), 13570b57cec5SDimitry Andric NewLoad->op_end()); 13580b57cec5SDimitry Andric NewLoadOperands[0] = Ch; 13590b57cec5SDimitry Andric NewLoad = 13600b57cec5SDimitry Andric SDValue(DAG.UpdateNodeOperands(NewLoad.getNode(), NewLoadOperands), 0); 13610b57cec5SDimitry Andric return NewLoad; 13620b57cec5SDimitry Andric } 13630b57cec5SDimitry Andric 13640b57cec5SDimitry Andric SDValue SelectionDAGLegalize::ExpandInsertToVectorThroughStack(SDValue Op) { 13650b57cec5SDimitry Andric assert(Op.getValueType().isVector() && "Non-vector insert subvector!"); 13660b57cec5SDimitry Andric 13670b57cec5SDimitry Andric SDValue Vec = Op.getOperand(0); 13680b57cec5SDimitry Andric SDValue Part = Op.getOperand(1); 13690b57cec5SDimitry Andric SDValue Idx = Op.getOperand(2); 13700b57cec5SDimitry Andric SDLoc dl(Op); 13710b57cec5SDimitry Andric 13720b57cec5SDimitry Andric // Store the value to a temporary stack slot, then LOAD the returned part. 13730b57cec5SDimitry Andric EVT VecVT = Vec.getValueType(); 13740b57cec5SDimitry Andric SDValue StackPtr = DAG.CreateStackTemporary(VecVT); 13750b57cec5SDimitry Andric int FI = cast<FrameIndexSDNode>(StackPtr.getNode())->getIndex(); 13760b57cec5SDimitry Andric MachinePointerInfo PtrInfo = 13770b57cec5SDimitry Andric MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI); 13780b57cec5SDimitry Andric 13790b57cec5SDimitry Andric // First store the whole vector. 13800b57cec5SDimitry Andric SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, Vec, StackPtr, PtrInfo); 13810b57cec5SDimitry Andric 13820b57cec5SDimitry Andric // Then store the inserted part. 13830b57cec5SDimitry Andric SDValue SubStackPtr = TLI.getVectorElementPointer(DAG, StackPtr, VecVT, Idx); 13840b57cec5SDimitry Andric 13850b57cec5SDimitry Andric // Store the subvector. 13860b57cec5SDimitry Andric Ch = DAG.getStore(Ch, dl, Part, SubStackPtr, MachinePointerInfo()); 13870b57cec5SDimitry Andric 13880b57cec5SDimitry Andric // Finally, load the updated vector. 13890b57cec5SDimitry Andric return DAG.getLoad(Op.getValueType(), dl, Ch, StackPtr, PtrInfo); 13900b57cec5SDimitry Andric } 13910b57cec5SDimitry Andric 13920b57cec5SDimitry Andric SDValue SelectionDAGLegalize::ExpandVectorBuildThroughStack(SDNode* Node) { 13930b57cec5SDimitry Andric // We can't handle this case efficiently. Allocate a sufficiently 13940b57cec5SDimitry Andric // aligned object on the stack, store each element into it, then load 13950b57cec5SDimitry Andric // the result as a vector. 13960b57cec5SDimitry Andric // Create the stack frame object. 13970b57cec5SDimitry Andric EVT VT = Node->getValueType(0); 13980b57cec5SDimitry Andric EVT EltVT = VT.getVectorElementType(); 13990b57cec5SDimitry Andric SDLoc dl(Node); 14000b57cec5SDimitry Andric SDValue FIPtr = DAG.CreateStackTemporary(VT); 14010b57cec5SDimitry Andric int FI = cast<FrameIndexSDNode>(FIPtr.getNode())->getIndex(); 14020b57cec5SDimitry Andric MachinePointerInfo PtrInfo = 14030b57cec5SDimitry Andric MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI); 14040b57cec5SDimitry Andric 14050b57cec5SDimitry Andric // Emit a store of each element to the stack slot. 14060b57cec5SDimitry Andric SmallVector<SDValue, 8> Stores; 14070b57cec5SDimitry Andric unsigned TypeByteSize = EltVT.getSizeInBits() / 8; 14080b57cec5SDimitry Andric assert(TypeByteSize > 0 && "Vector element type too small for stack store!"); 14090b57cec5SDimitry Andric // Store (in the right endianness) the elements to memory. 14100b57cec5SDimitry Andric for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) { 14110b57cec5SDimitry Andric // Ignore undef elements. 14120b57cec5SDimitry Andric if (Node->getOperand(i).isUndef()) continue; 14130b57cec5SDimitry Andric 14140b57cec5SDimitry Andric unsigned Offset = TypeByteSize*i; 14150b57cec5SDimitry Andric 14160b57cec5SDimitry Andric SDValue Idx = DAG.getConstant(Offset, dl, FIPtr.getValueType()); 1417*480093f4SDimitry Andric Idx = DAG.getMemBasePlusOffset(FIPtr, Idx, dl); 14180b57cec5SDimitry Andric 14190b57cec5SDimitry Andric // If the destination vector element type is narrower than the source 14200b57cec5SDimitry Andric // element type, only store the bits necessary. 14210b57cec5SDimitry Andric if (EltVT.bitsLT(Node->getOperand(i).getValueType().getScalarType())) { 14220b57cec5SDimitry Andric Stores.push_back(DAG.getTruncStore(DAG.getEntryNode(), dl, 14230b57cec5SDimitry Andric Node->getOperand(i), Idx, 14240b57cec5SDimitry Andric PtrInfo.getWithOffset(Offset), EltVT)); 14250b57cec5SDimitry Andric } else 14260b57cec5SDimitry Andric Stores.push_back(DAG.getStore(DAG.getEntryNode(), dl, Node->getOperand(i), 14270b57cec5SDimitry Andric Idx, PtrInfo.getWithOffset(Offset))); 14280b57cec5SDimitry Andric } 14290b57cec5SDimitry Andric 14300b57cec5SDimitry Andric SDValue StoreChain; 14310b57cec5SDimitry Andric if (!Stores.empty()) // Not all undef elements? 14320b57cec5SDimitry Andric StoreChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores); 14330b57cec5SDimitry Andric else 14340b57cec5SDimitry Andric StoreChain = DAG.getEntryNode(); 14350b57cec5SDimitry Andric 14360b57cec5SDimitry Andric // Result is a load from the stack slot. 14370b57cec5SDimitry Andric return DAG.getLoad(VT, dl, StoreChain, FIPtr, PtrInfo); 14380b57cec5SDimitry Andric } 14390b57cec5SDimitry Andric 14400b57cec5SDimitry Andric /// Bitcast a floating-point value to an integer value. Only bitcast the part 14410b57cec5SDimitry Andric /// containing the sign bit if the target has no integer value capable of 14420b57cec5SDimitry Andric /// holding all bits of the floating-point value. 14430b57cec5SDimitry Andric void SelectionDAGLegalize::getSignAsIntValue(FloatSignAsInt &State, 14440b57cec5SDimitry Andric const SDLoc &DL, 14450b57cec5SDimitry Andric SDValue Value) const { 14460b57cec5SDimitry Andric EVT FloatVT = Value.getValueType(); 14470b57cec5SDimitry Andric unsigned NumBits = FloatVT.getSizeInBits(); 14480b57cec5SDimitry Andric State.FloatVT = FloatVT; 14490b57cec5SDimitry Andric EVT IVT = EVT::getIntegerVT(*DAG.getContext(), NumBits); 14500b57cec5SDimitry Andric // Convert to an integer of the same size. 14510b57cec5SDimitry Andric if (TLI.isTypeLegal(IVT)) { 14520b57cec5SDimitry Andric State.IntValue = DAG.getNode(ISD::BITCAST, DL, IVT, Value); 14530b57cec5SDimitry Andric State.SignMask = APInt::getSignMask(NumBits); 14540b57cec5SDimitry Andric State.SignBit = NumBits - 1; 14550b57cec5SDimitry Andric return; 14560b57cec5SDimitry Andric } 14570b57cec5SDimitry Andric 14580b57cec5SDimitry Andric auto &DataLayout = DAG.getDataLayout(); 14590b57cec5SDimitry Andric // Store the float to memory, then load the sign part out as an integer. 14600b57cec5SDimitry Andric MVT LoadTy = TLI.getRegisterType(*DAG.getContext(), MVT::i8); 14610b57cec5SDimitry Andric // First create a temporary that is aligned for both the load and store. 14620b57cec5SDimitry Andric SDValue StackPtr = DAG.CreateStackTemporary(FloatVT, LoadTy); 14630b57cec5SDimitry Andric int FI = cast<FrameIndexSDNode>(StackPtr.getNode())->getIndex(); 14640b57cec5SDimitry Andric // Then store the float to it. 14650b57cec5SDimitry Andric State.FloatPtr = StackPtr; 14660b57cec5SDimitry Andric MachineFunction &MF = DAG.getMachineFunction(); 14670b57cec5SDimitry Andric State.FloatPointerInfo = MachinePointerInfo::getFixedStack(MF, FI); 14680b57cec5SDimitry Andric State.Chain = DAG.getStore(DAG.getEntryNode(), DL, Value, State.FloatPtr, 14690b57cec5SDimitry Andric State.FloatPointerInfo); 14700b57cec5SDimitry Andric 14710b57cec5SDimitry Andric SDValue IntPtr; 14720b57cec5SDimitry Andric if (DataLayout.isBigEndian()) { 14730b57cec5SDimitry Andric assert(FloatVT.isByteSized() && "Unsupported floating point type!"); 14740b57cec5SDimitry Andric // Load out a legal integer with the same sign bit as the float. 14750b57cec5SDimitry Andric IntPtr = StackPtr; 14760b57cec5SDimitry Andric State.IntPointerInfo = State.FloatPointerInfo; 14770b57cec5SDimitry Andric } else { 14780b57cec5SDimitry Andric // Advance the pointer so that the loaded byte will contain the sign bit. 14790b57cec5SDimitry Andric unsigned ByteOffset = (FloatVT.getSizeInBits() / 8) - 1; 1480*480093f4SDimitry Andric IntPtr = DAG.getMemBasePlusOffset(StackPtr, ByteOffset, DL); 14810b57cec5SDimitry Andric State.IntPointerInfo = MachinePointerInfo::getFixedStack(MF, FI, 14820b57cec5SDimitry Andric ByteOffset); 14830b57cec5SDimitry Andric } 14840b57cec5SDimitry Andric 14850b57cec5SDimitry Andric State.IntPtr = IntPtr; 14860b57cec5SDimitry Andric State.IntValue = DAG.getExtLoad(ISD::EXTLOAD, DL, LoadTy, State.Chain, IntPtr, 14870b57cec5SDimitry Andric State.IntPointerInfo, MVT::i8); 14880b57cec5SDimitry Andric State.SignMask = APInt::getOneBitSet(LoadTy.getSizeInBits(), 7); 14890b57cec5SDimitry Andric State.SignBit = 7; 14900b57cec5SDimitry Andric } 14910b57cec5SDimitry Andric 14920b57cec5SDimitry Andric /// Replace the integer value produced by getSignAsIntValue() with a new value 14930b57cec5SDimitry Andric /// and cast the result back to a floating-point type. 14940b57cec5SDimitry Andric SDValue SelectionDAGLegalize::modifySignAsInt(const FloatSignAsInt &State, 14950b57cec5SDimitry Andric const SDLoc &DL, 14960b57cec5SDimitry Andric SDValue NewIntValue) const { 14970b57cec5SDimitry Andric if (!State.Chain) 14980b57cec5SDimitry Andric return DAG.getNode(ISD::BITCAST, DL, State.FloatVT, NewIntValue); 14990b57cec5SDimitry Andric 15000b57cec5SDimitry Andric // Override the part containing the sign bit in the value stored on the stack. 15010b57cec5SDimitry Andric SDValue Chain = DAG.getTruncStore(State.Chain, DL, NewIntValue, State.IntPtr, 15020b57cec5SDimitry Andric State.IntPointerInfo, MVT::i8); 15030b57cec5SDimitry Andric return DAG.getLoad(State.FloatVT, DL, Chain, State.FloatPtr, 15040b57cec5SDimitry Andric State.FloatPointerInfo); 15050b57cec5SDimitry Andric } 15060b57cec5SDimitry Andric 15070b57cec5SDimitry Andric SDValue SelectionDAGLegalize::ExpandFCOPYSIGN(SDNode *Node) const { 15080b57cec5SDimitry Andric SDLoc DL(Node); 15090b57cec5SDimitry Andric SDValue Mag = Node->getOperand(0); 15100b57cec5SDimitry Andric SDValue Sign = Node->getOperand(1); 15110b57cec5SDimitry Andric 15120b57cec5SDimitry Andric // Get sign bit into an integer value. 15130b57cec5SDimitry Andric FloatSignAsInt SignAsInt; 15140b57cec5SDimitry Andric getSignAsIntValue(SignAsInt, DL, Sign); 15150b57cec5SDimitry Andric 15160b57cec5SDimitry Andric EVT IntVT = SignAsInt.IntValue.getValueType(); 15170b57cec5SDimitry Andric SDValue SignMask = DAG.getConstant(SignAsInt.SignMask, DL, IntVT); 15180b57cec5SDimitry Andric SDValue SignBit = DAG.getNode(ISD::AND, DL, IntVT, SignAsInt.IntValue, 15190b57cec5SDimitry Andric SignMask); 15200b57cec5SDimitry Andric 15210b57cec5SDimitry Andric // If FABS is legal transform FCOPYSIGN(x, y) => sign(x) ? -FABS(x) : FABS(X) 15220b57cec5SDimitry Andric EVT FloatVT = Mag.getValueType(); 15230b57cec5SDimitry Andric if (TLI.isOperationLegalOrCustom(ISD::FABS, FloatVT) && 15240b57cec5SDimitry Andric TLI.isOperationLegalOrCustom(ISD::FNEG, FloatVT)) { 15250b57cec5SDimitry Andric SDValue AbsValue = DAG.getNode(ISD::FABS, DL, FloatVT, Mag); 15260b57cec5SDimitry Andric SDValue NegValue = DAG.getNode(ISD::FNEG, DL, FloatVT, AbsValue); 15270b57cec5SDimitry Andric SDValue Cond = DAG.getSetCC(DL, getSetCCResultType(IntVT), SignBit, 15280b57cec5SDimitry Andric DAG.getConstant(0, DL, IntVT), ISD::SETNE); 15290b57cec5SDimitry Andric return DAG.getSelect(DL, FloatVT, Cond, NegValue, AbsValue); 15300b57cec5SDimitry Andric } 15310b57cec5SDimitry Andric 15320b57cec5SDimitry Andric // Transform Mag value to integer, and clear the sign bit. 15330b57cec5SDimitry Andric FloatSignAsInt MagAsInt; 15340b57cec5SDimitry Andric getSignAsIntValue(MagAsInt, DL, Mag); 15350b57cec5SDimitry Andric EVT MagVT = MagAsInt.IntValue.getValueType(); 15360b57cec5SDimitry Andric SDValue ClearSignMask = DAG.getConstant(~MagAsInt.SignMask, DL, MagVT); 15370b57cec5SDimitry Andric SDValue ClearedSign = DAG.getNode(ISD::AND, DL, MagVT, MagAsInt.IntValue, 15380b57cec5SDimitry Andric ClearSignMask); 15390b57cec5SDimitry Andric 15400b57cec5SDimitry Andric // Get the signbit at the right position for MagAsInt. 15410b57cec5SDimitry Andric int ShiftAmount = SignAsInt.SignBit - MagAsInt.SignBit; 15420b57cec5SDimitry Andric EVT ShiftVT = IntVT; 15430b57cec5SDimitry Andric if (SignBit.getValueSizeInBits() < ClearedSign.getValueSizeInBits()) { 15440b57cec5SDimitry Andric SignBit = DAG.getNode(ISD::ZERO_EXTEND, DL, MagVT, SignBit); 15450b57cec5SDimitry Andric ShiftVT = MagVT; 15460b57cec5SDimitry Andric } 15470b57cec5SDimitry Andric if (ShiftAmount > 0) { 15480b57cec5SDimitry Andric SDValue ShiftCnst = DAG.getConstant(ShiftAmount, DL, ShiftVT); 15490b57cec5SDimitry Andric SignBit = DAG.getNode(ISD::SRL, DL, ShiftVT, SignBit, ShiftCnst); 15500b57cec5SDimitry Andric } else if (ShiftAmount < 0) { 15510b57cec5SDimitry Andric SDValue ShiftCnst = DAG.getConstant(-ShiftAmount, DL, ShiftVT); 15520b57cec5SDimitry Andric SignBit = DAG.getNode(ISD::SHL, DL, ShiftVT, SignBit, ShiftCnst); 15530b57cec5SDimitry Andric } 15540b57cec5SDimitry Andric if (SignBit.getValueSizeInBits() > ClearedSign.getValueSizeInBits()) { 15550b57cec5SDimitry Andric SignBit = DAG.getNode(ISD::TRUNCATE, DL, MagVT, SignBit); 15560b57cec5SDimitry Andric } 15570b57cec5SDimitry Andric 15580b57cec5SDimitry Andric // Store the part with the modified sign and convert back to float. 15590b57cec5SDimitry Andric SDValue CopiedSign = DAG.getNode(ISD::OR, DL, MagVT, ClearedSign, SignBit); 15600b57cec5SDimitry Andric return modifySignAsInt(MagAsInt, DL, CopiedSign); 15610b57cec5SDimitry Andric } 15620b57cec5SDimitry Andric 15630b57cec5SDimitry Andric SDValue SelectionDAGLegalize::ExpandFABS(SDNode *Node) const { 15640b57cec5SDimitry Andric SDLoc DL(Node); 15650b57cec5SDimitry Andric SDValue Value = Node->getOperand(0); 15660b57cec5SDimitry Andric 15670b57cec5SDimitry Andric // Transform FABS(x) => FCOPYSIGN(x, 0.0) if FCOPYSIGN is legal. 15680b57cec5SDimitry Andric EVT FloatVT = Value.getValueType(); 15690b57cec5SDimitry Andric if (TLI.isOperationLegalOrCustom(ISD::FCOPYSIGN, FloatVT)) { 15700b57cec5SDimitry Andric SDValue Zero = DAG.getConstantFP(0.0, DL, FloatVT); 15710b57cec5SDimitry Andric return DAG.getNode(ISD::FCOPYSIGN, DL, FloatVT, Value, Zero); 15720b57cec5SDimitry Andric } 15730b57cec5SDimitry Andric 15740b57cec5SDimitry Andric // Transform value to integer, clear the sign bit and transform back. 15750b57cec5SDimitry Andric FloatSignAsInt ValueAsInt; 15760b57cec5SDimitry Andric getSignAsIntValue(ValueAsInt, DL, Value); 15770b57cec5SDimitry Andric EVT IntVT = ValueAsInt.IntValue.getValueType(); 15780b57cec5SDimitry Andric SDValue ClearSignMask = DAG.getConstant(~ValueAsInt.SignMask, DL, IntVT); 15790b57cec5SDimitry Andric SDValue ClearedSign = DAG.getNode(ISD::AND, DL, IntVT, ValueAsInt.IntValue, 15800b57cec5SDimitry Andric ClearSignMask); 15810b57cec5SDimitry Andric return modifySignAsInt(ValueAsInt, DL, ClearedSign); 15820b57cec5SDimitry Andric } 15830b57cec5SDimitry Andric 15840b57cec5SDimitry Andric void SelectionDAGLegalize::ExpandDYNAMIC_STACKALLOC(SDNode* Node, 15850b57cec5SDimitry Andric SmallVectorImpl<SDValue> &Results) { 15860b57cec5SDimitry Andric unsigned SPReg = TLI.getStackPointerRegisterToSaveRestore(); 15870b57cec5SDimitry Andric assert(SPReg && "Target cannot require DYNAMIC_STACKALLOC expansion and" 15880b57cec5SDimitry Andric " not tell us which reg is the stack pointer!"); 15890b57cec5SDimitry Andric SDLoc dl(Node); 15900b57cec5SDimitry Andric EVT VT = Node->getValueType(0); 15910b57cec5SDimitry Andric SDValue Tmp1 = SDValue(Node, 0); 15920b57cec5SDimitry Andric SDValue Tmp2 = SDValue(Node, 1); 15930b57cec5SDimitry Andric SDValue Tmp3 = Node->getOperand(2); 15940b57cec5SDimitry Andric SDValue Chain = Tmp1.getOperand(0); 15950b57cec5SDimitry Andric 15960b57cec5SDimitry Andric // Chain the dynamic stack allocation so that it doesn't modify the stack 15970b57cec5SDimitry Andric // pointer when other instructions are using the stack. 15980b57cec5SDimitry Andric Chain = DAG.getCALLSEQ_START(Chain, 0, 0, dl); 15990b57cec5SDimitry Andric 16000b57cec5SDimitry Andric SDValue Size = Tmp2.getOperand(1); 16010b57cec5SDimitry Andric SDValue SP = DAG.getCopyFromReg(Chain, dl, SPReg, VT); 16020b57cec5SDimitry Andric Chain = SP.getValue(1); 16030b57cec5SDimitry Andric unsigned Align = cast<ConstantSDNode>(Tmp3)->getZExtValue(); 16040b57cec5SDimitry Andric unsigned StackAlign = 16050b57cec5SDimitry Andric DAG.getSubtarget().getFrameLowering()->getStackAlignment(); 16060b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::SUB, dl, VT, SP, Size); // Value 16070b57cec5SDimitry Andric if (Align > StackAlign) 16080b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::AND, dl, VT, Tmp1, 16090b57cec5SDimitry Andric DAG.getConstant(-(uint64_t)Align, dl, VT)); 16100b57cec5SDimitry Andric Chain = DAG.getCopyToReg(Chain, dl, SPReg, Tmp1); // Output chain 16110b57cec5SDimitry Andric 16120b57cec5SDimitry Andric Tmp2 = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, dl, true), 16130b57cec5SDimitry Andric DAG.getIntPtrConstant(0, dl, true), SDValue(), dl); 16140b57cec5SDimitry Andric 16150b57cec5SDimitry Andric Results.push_back(Tmp1); 16160b57cec5SDimitry Andric Results.push_back(Tmp2); 16170b57cec5SDimitry Andric } 16180b57cec5SDimitry Andric 16190b57cec5SDimitry Andric /// Legalize a SETCC with given LHS and RHS and condition code CC on the current 16200b57cec5SDimitry Andric /// target. 16210b57cec5SDimitry Andric /// 16220b57cec5SDimitry Andric /// If the SETCC has been legalized using AND / OR, then the legalized node 16230b57cec5SDimitry Andric /// will be stored in LHS. RHS and CC will be set to SDValue(). NeedInvert 16240b57cec5SDimitry Andric /// will be set to false. 16250b57cec5SDimitry Andric /// 16260b57cec5SDimitry Andric /// If the SETCC has been legalized by using getSetCCSwappedOperands(), 16270b57cec5SDimitry Andric /// then the values of LHS and RHS will be swapped, CC will be set to the 16280b57cec5SDimitry Andric /// new condition, and NeedInvert will be set to false. 16290b57cec5SDimitry Andric /// 16300b57cec5SDimitry Andric /// If the SETCC has been legalized using the inverse condcode, then LHS and 16310b57cec5SDimitry Andric /// RHS will be unchanged, CC will set to the inverted condcode, and NeedInvert 16320b57cec5SDimitry Andric /// will be set to true. The caller must invert the result of the SETCC with 16330b57cec5SDimitry Andric /// SelectionDAG::getLogicalNOT() or take equivalent action to swap the effect 16340b57cec5SDimitry Andric /// of a true/false result. 16350b57cec5SDimitry Andric /// 16360b57cec5SDimitry Andric /// \returns true if the SetCC has been legalized, false if it hasn't. 1637*480093f4SDimitry Andric bool SelectionDAGLegalize::LegalizeSetCCCondCode( 1638*480093f4SDimitry Andric EVT VT, SDValue &LHS, SDValue &RHS, SDValue &CC, bool &NeedInvert, 1639*480093f4SDimitry Andric const SDLoc &dl, SDValue &Chain, bool IsSignaling) { 16400b57cec5SDimitry Andric MVT OpVT = LHS.getSimpleValueType(); 16410b57cec5SDimitry Andric ISD::CondCode CCCode = cast<CondCodeSDNode>(CC)->get(); 16420b57cec5SDimitry Andric NeedInvert = false; 16430b57cec5SDimitry Andric switch (TLI.getCondCodeAction(CCCode, OpVT)) { 16440b57cec5SDimitry Andric default: llvm_unreachable("Unknown condition code action!"); 16450b57cec5SDimitry Andric case TargetLowering::Legal: 16460b57cec5SDimitry Andric // Nothing to do. 16470b57cec5SDimitry Andric break; 16480b57cec5SDimitry Andric case TargetLowering::Expand: { 16490b57cec5SDimitry Andric ISD::CondCode InvCC = ISD::getSetCCSwappedOperands(CCCode); 16500b57cec5SDimitry Andric if (TLI.isCondCodeLegalOrCustom(InvCC, OpVT)) { 16510b57cec5SDimitry Andric std::swap(LHS, RHS); 16520b57cec5SDimitry Andric CC = DAG.getCondCode(InvCC); 16530b57cec5SDimitry Andric return true; 16540b57cec5SDimitry Andric } 16550b57cec5SDimitry Andric // Swapping operands didn't work. Try inverting the condition. 16568bcb0991SDimitry Andric bool NeedSwap = false; 1657*480093f4SDimitry Andric InvCC = getSetCCInverse(CCCode, OpVT); 16580b57cec5SDimitry Andric if (!TLI.isCondCodeLegalOrCustom(InvCC, OpVT)) { 16590b57cec5SDimitry Andric // If inverting the condition is not enough, try swapping operands 16600b57cec5SDimitry Andric // on top of it. 16610b57cec5SDimitry Andric InvCC = ISD::getSetCCSwappedOperands(InvCC); 16620b57cec5SDimitry Andric NeedSwap = true; 16630b57cec5SDimitry Andric } 16640b57cec5SDimitry Andric if (TLI.isCondCodeLegalOrCustom(InvCC, OpVT)) { 16650b57cec5SDimitry Andric CC = DAG.getCondCode(InvCC); 16660b57cec5SDimitry Andric NeedInvert = true; 16670b57cec5SDimitry Andric if (NeedSwap) 16680b57cec5SDimitry Andric std::swap(LHS, RHS); 16690b57cec5SDimitry Andric return true; 16700b57cec5SDimitry Andric } 16710b57cec5SDimitry Andric 16720b57cec5SDimitry Andric ISD::CondCode CC1 = ISD::SETCC_INVALID, CC2 = ISD::SETCC_INVALID; 16730b57cec5SDimitry Andric unsigned Opc = 0; 16740b57cec5SDimitry Andric switch (CCCode) { 16750b57cec5SDimitry Andric default: llvm_unreachable("Don't know how to expand this condition!"); 16760b57cec5SDimitry Andric case ISD::SETO: 16770b57cec5SDimitry Andric assert(TLI.isCondCodeLegal(ISD::SETOEQ, OpVT) 16780b57cec5SDimitry Andric && "If SETO is expanded, SETOEQ must be legal!"); 16790b57cec5SDimitry Andric CC1 = ISD::SETOEQ; CC2 = ISD::SETOEQ; Opc = ISD::AND; break; 16800b57cec5SDimitry Andric case ISD::SETUO: 16810b57cec5SDimitry Andric assert(TLI.isCondCodeLegal(ISD::SETUNE, OpVT) 16820b57cec5SDimitry Andric && "If SETUO is expanded, SETUNE must be legal!"); 16830b57cec5SDimitry Andric CC1 = ISD::SETUNE; CC2 = ISD::SETUNE; Opc = ISD::OR; break; 16840b57cec5SDimitry Andric case ISD::SETOEQ: 16850b57cec5SDimitry Andric case ISD::SETOGT: 16860b57cec5SDimitry Andric case ISD::SETOGE: 16870b57cec5SDimitry Andric case ISD::SETOLT: 16880b57cec5SDimitry Andric case ISD::SETOLE: 16890b57cec5SDimitry Andric case ISD::SETONE: 16900b57cec5SDimitry Andric case ISD::SETUEQ: 16910b57cec5SDimitry Andric case ISD::SETUNE: 16920b57cec5SDimitry Andric case ISD::SETUGT: 16930b57cec5SDimitry Andric case ISD::SETUGE: 16940b57cec5SDimitry Andric case ISD::SETULT: 16950b57cec5SDimitry Andric case ISD::SETULE: 16960b57cec5SDimitry Andric // If we are floating point, assign and break, otherwise fall through. 16970b57cec5SDimitry Andric if (!OpVT.isInteger()) { 16980b57cec5SDimitry Andric // We can use the 4th bit to tell if we are the unordered 16990b57cec5SDimitry Andric // or ordered version of the opcode. 17000b57cec5SDimitry Andric CC2 = ((unsigned)CCCode & 0x8U) ? ISD::SETUO : ISD::SETO; 17010b57cec5SDimitry Andric Opc = ((unsigned)CCCode & 0x8U) ? ISD::OR : ISD::AND; 17020b57cec5SDimitry Andric CC1 = (ISD::CondCode)(((int)CCCode & 0x7) | 0x10); 17030b57cec5SDimitry Andric break; 17040b57cec5SDimitry Andric } 17050b57cec5SDimitry Andric // Fallthrough if we are unsigned integer. 17060b57cec5SDimitry Andric LLVM_FALLTHROUGH; 17070b57cec5SDimitry Andric case ISD::SETLE: 17080b57cec5SDimitry Andric case ISD::SETGT: 17090b57cec5SDimitry Andric case ISD::SETGE: 17100b57cec5SDimitry Andric case ISD::SETLT: 17110b57cec5SDimitry Andric case ISD::SETNE: 17120b57cec5SDimitry Andric case ISD::SETEQ: 17130b57cec5SDimitry Andric // If all combinations of inverting the condition and swapping operands 17140b57cec5SDimitry Andric // didn't work then we have no means to expand the condition. 17150b57cec5SDimitry Andric llvm_unreachable("Don't know how to expand this condition!"); 17160b57cec5SDimitry Andric } 17170b57cec5SDimitry Andric 17180b57cec5SDimitry Andric SDValue SetCC1, SetCC2; 17190b57cec5SDimitry Andric if (CCCode != ISD::SETO && CCCode != ISD::SETUO) { 17200b57cec5SDimitry Andric // If we aren't the ordered or unorder operation, 17210b57cec5SDimitry Andric // then the pattern is (LHS CC1 RHS) Opc (LHS CC2 RHS). 1722*480093f4SDimitry Andric SetCC1 = DAG.getSetCC(dl, VT, LHS, RHS, CC1, Chain, IsSignaling); 1723*480093f4SDimitry Andric SetCC2 = DAG.getSetCC(dl, VT, LHS, RHS, CC2, Chain, IsSignaling); 17240b57cec5SDimitry Andric } else { 17250b57cec5SDimitry Andric // Otherwise, the pattern is (LHS CC1 LHS) Opc (RHS CC2 RHS) 1726*480093f4SDimitry Andric SetCC1 = DAG.getSetCC(dl, VT, LHS, LHS, CC1, Chain, IsSignaling); 1727*480093f4SDimitry Andric SetCC2 = DAG.getSetCC(dl, VT, RHS, RHS, CC2, Chain, IsSignaling); 17280b57cec5SDimitry Andric } 1729*480093f4SDimitry Andric if (Chain) 1730*480093f4SDimitry Andric Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, SetCC1.getValue(1), 1731*480093f4SDimitry Andric SetCC2.getValue(1)); 17320b57cec5SDimitry Andric LHS = DAG.getNode(Opc, dl, VT, SetCC1, SetCC2); 17330b57cec5SDimitry Andric RHS = SDValue(); 17340b57cec5SDimitry Andric CC = SDValue(); 17350b57cec5SDimitry Andric return true; 17360b57cec5SDimitry Andric } 17370b57cec5SDimitry Andric } 17380b57cec5SDimitry Andric return false; 17390b57cec5SDimitry Andric } 17400b57cec5SDimitry Andric 17410b57cec5SDimitry Andric /// Emit a store/load combination to the stack. This stores 17420b57cec5SDimitry Andric /// SrcOp to a stack slot of type SlotVT, truncating it if needed. It then does 17430b57cec5SDimitry Andric /// a load from the stack slot to DestVT, extending it if needed. 17440b57cec5SDimitry Andric /// The resultant code need not be legal. 17450b57cec5SDimitry Andric SDValue SelectionDAGLegalize::EmitStackConvert(SDValue SrcOp, EVT SlotVT, 17460b57cec5SDimitry Andric EVT DestVT, const SDLoc &dl) { 17470b57cec5SDimitry Andric return EmitStackConvert(SrcOp, SlotVT, DestVT, dl, DAG.getEntryNode()); 17480b57cec5SDimitry Andric } 17490b57cec5SDimitry Andric 17500b57cec5SDimitry Andric SDValue SelectionDAGLegalize::EmitStackConvert(SDValue SrcOp, EVT SlotVT, 17510b57cec5SDimitry Andric EVT DestVT, const SDLoc &dl, 17520b57cec5SDimitry Andric SDValue Chain) { 17530b57cec5SDimitry Andric // Create the stack frame object. 17540b57cec5SDimitry Andric unsigned SrcAlign = DAG.getDataLayout().getPrefTypeAlignment( 17550b57cec5SDimitry Andric SrcOp.getValueType().getTypeForEVT(*DAG.getContext())); 17560b57cec5SDimitry Andric SDValue FIPtr = DAG.CreateStackTemporary(SlotVT, SrcAlign); 17570b57cec5SDimitry Andric 17580b57cec5SDimitry Andric FrameIndexSDNode *StackPtrFI = cast<FrameIndexSDNode>(FIPtr); 17590b57cec5SDimitry Andric int SPFI = StackPtrFI->getIndex(); 17600b57cec5SDimitry Andric MachinePointerInfo PtrInfo = 17610b57cec5SDimitry Andric MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), SPFI); 17620b57cec5SDimitry Andric 17630b57cec5SDimitry Andric unsigned SrcSize = SrcOp.getValueSizeInBits(); 17640b57cec5SDimitry Andric unsigned SlotSize = SlotVT.getSizeInBits(); 17650b57cec5SDimitry Andric unsigned DestSize = DestVT.getSizeInBits(); 17660b57cec5SDimitry Andric Type *DestType = DestVT.getTypeForEVT(*DAG.getContext()); 17670b57cec5SDimitry Andric unsigned DestAlign = DAG.getDataLayout().getPrefTypeAlignment(DestType); 17680b57cec5SDimitry Andric 17690b57cec5SDimitry Andric // Emit a store to the stack slot. Use a truncstore if the input value is 17700b57cec5SDimitry Andric // later than DestVT. 17710b57cec5SDimitry Andric SDValue Store; 17720b57cec5SDimitry Andric 17730b57cec5SDimitry Andric if (SrcSize > SlotSize) 17740b57cec5SDimitry Andric Store = DAG.getTruncStore(Chain, dl, SrcOp, FIPtr, PtrInfo, 17750b57cec5SDimitry Andric SlotVT, SrcAlign); 17760b57cec5SDimitry Andric else { 17770b57cec5SDimitry Andric assert(SrcSize == SlotSize && "Invalid store"); 17780b57cec5SDimitry Andric Store = 17790b57cec5SDimitry Andric DAG.getStore(Chain, dl, SrcOp, FIPtr, PtrInfo, SrcAlign); 17800b57cec5SDimitry Andric } 17810b57cec5SDimitry Andric 17820b57cec5SDimitry Andric // Result is a load from the stack slot. 17830b57cec5SDimitry Andric if (SlotSize == DestSize) 17840b57cec5SDimitry Andric return DAG.getLoad(DestVT, dl, Store, FIPtr, PtrInfo, DestAlign); 17850b57cec5SDimitry Andric 17860b57cec5SDimitry Andric assert(SlotSize < DestSize && "Unknown extension!"); 17870b57cec5SDimitry Andric return DAG.getExtLoad(ISD::EXTLOAD, dl, DestVT, Store, FIPtr, PtrInfo, SlotVT, 17880b57cec5SDimitry Andric DestAlign); 17890b57cec5SDimitry Andric } 17900b57cec5SDimitry Andric 17910b57cec5SDimitry Andric SDValue SelectionDAGLegalize::ExpandSCALAR_TO_VECTOR(SDNode *Node) { 17920b57cec5SDimitry Andric SDLoc dl(Node); 17930b57cec5SDimitry Andric // Create a vector sized/aligned stack slot, store the value to element #0, 17940b57cec5SDimitry Andric // then load the whole vector back out. 17950b57cec5SDimitry Andric SDValue StackPtr = DAG.CreateStackTemporary(Node->getValueType(0)); 17960b57cec5SDimitry Andric 17970b57cec5SDimitry Andric FrameIndexSDNode *StackPtrFI = cast<FrameIndexSDNode>(StackPtr); 17980b57cec5SDimitry Andric int SPFI = StackPtrFI->getIndex(); 17990b57cec5SDimitry Andric 18000b57cec5SDimitry Andric SDValue Ch = DAG.getTruncStore( 18010b57cec5SDimitry Andric DAG.getEntryNode(), dl, Node->getOperand(0), StackPtr, 18020b57cec5SDimitry Andric MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), SPFI), 18030b57cec5SDimitry Andric Node->getValueType(0).getVectorElementType()); 18040b57cec5SDimitry Andric return DAG.getLoad( 18050b57cec5SDimitry Andric Node->getValueType(0), dl, Ch, StackPtr, 18060b57cec5SDimitry Andric MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), SPFI)); 18070b57cec5SDimitry Andric } 18080b57cec5SDimitry Andric 18090b57cec5SDimitry Andric static bool 18100b57cec5SDimitry Andric ExpandBVWithShuffles(SDNode *Node, SelectionDAG &DAG, 18110b57cec5SDimitry Andric const TargetLowering &TLI, SDValue &Res) { 18120b57cec5SDimitry Andric unsigned NumElems = Node->getNumOperands(); 18130b57cec5SDimitry Andric SDLoc dl(Node); 18140b57cec5SDimitry Andric EVT VT = Node->getValueType(0); 18150b57cec5SDimitry Andric 18160b57cec5SDimitry Andric // Try to group the scalars into pairs, shuffle the pairs together, then 18170b57cec5SDimitry Andric // shuffle the pairs of pairs together, etc. until the vector has 18180b57cec5SDimitry Andric // been built. This will work only if all of the necessary shuffle masks 18190b57cec5SDimitry Andric // are legal. 18200b57cec5SDimitry Andric 18210b57cec5SDimitry Andric // We do this in two phases; first to check the legality of the shuffles, 18220b57cec5SDimitry Andric // and next, assuming that all shuffles are legal, to create the new nodes. 18230b57cec5SDimitry Andric for (int Phase = 0; Phase < 2; ++Phase) { 18240b57cec5SDimitry Andric SmallVector<std::pair<SDValue, SmallVector<int, 16>>, 16> IntermedVals, 18250b57cec5SDimitry Andric NewIntermedVals; 18260b57cec5SDimitry Andric for (unsigned i = 0; i < NumElems; ++i) { 18270b57cec5SDimitry Andric SDValue V = Node->getOperand(i); 18280b57cec5SDimitry Andric if (V.isUndef()) 18290b57cec5SDimitry Andric continue; 18300b57cec5SDimitry Andric 18310b57cec5SDimitry Andric SDValue Vec; 18320b57cec5SDimitry Andric if (Phase) 18330b57cec5SDimitry Andric Vec = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, V); 18340b57cec5SDimitry Andric IntermedVals.push_back(std::make_pair(Vec, SmallVector<int, 16>(1, i))); 18350b57cec5SDimitry Andric } 18360b57cec5SDimitry Andric 18370b57cec5SDimitry Andric while (IntermedVals.size() > 2) { 18380b57cec5SDimitry Andric NewIntermedVals.clear(); 18390b57cec5SDimitry Andric for (unsigned i = 0, e = (IntermedVals.size() & ~1u); i < e; i += 2) { 18400b57cec5SDimitry Andric // This vector and the next vector are shuffled together (simply to 18410b57cec5SDimitry Andric // append the one to the other). 18420b57cec5SDimitry Andric SmallVector<int, 16> ShuffleVec(NumElems, -1); 18430b57cec5SDimitry Andric 18440b57cec5SDimitry Andric SmallVector<int, 16> FinalIndices; 18450b57cec5SDimitry Andric FinalIndices.reserve(IntermedVals[i].second.size() + 18460b57cec5SDimitry Andric IntermedVals[i+1].second.size()); 18470b57cec5SDimitry Andric 18480b57cec5SDimitry Andric int k = 0; 18490b57cec5SDimitry Andric for (unsigned j = 0, f = IntermedVals[i].second.size(); j != f; 18500b57cec5SDimitry Andric ++j, ++k) { 18510b57cec5SDimitry Andric ShuffleVec[k] = j; 18520b57cec5SDimitry Andric FinalIndices.push_back(IntermedVals[i].second[j]); 18530b57cec5SDimitry Andric } 18540b57cec5SDimitry Andric for (unsigned j = 0, f = IntermedVals[i+1].second.size(); j != f; 18550b57cec5SDimitry Andric ++j, ++k) { 18560b57cec5SDimitry Andric ShuffleVec[k] = NumElems + j; 18570b57cec5SDimitry Andric FinalIndices.push_back(IntermedVals[i+1].second[j]); 18580b57cec5SDimitry Andric } 18590b57cec5SDimitry Andric 18600b57cec5SDimitry Andric SDValue Shuffle; 18610b57cec5SDimitry Andric if (Phase) 18620b57cec5SDimitry Andric Shuffle = DAG.getVectorShuffle(VT, dl, IntermedVals[i].first, 18630b57cec5SDimitry Andric IntermedVals[i+1].first, 18640b57cec5SDimitry Andric ShuffleVec); 18650b57cec5SDimitry Andric else if (!TLI.isShuffleMaskLegal(ShuffleVec, VT)) 18660b57cec5SDimitry Andric return false; 18670b57cec5SDimitry Andric NewIntermedVals.push_back( 18680b57cec5SDimitry Andric std::make_pair(Shuffle, std::move(FinalIndices))); 18690b57cec5SDimitry Andric } 18700b57cec5SDimitry Andric 18710b57cec5SDimitry Andric // If we had an odd number of defined values, then append the last 18720b57cec5SDimitry Andric // element to the array of new vectors. 18730b57cec5SDimitry Andric if ((IntermedVals.size() & 1) != 0) 18740b57cec5SDimitry Andric NewIntermedVals.push_back(IntermedVals.back()); 18750b57cec5SDimitry Andric 18760b57cec5SDimitry Andric IntermedVals.swap(NewIntermedVals); 18770b57cec5SDimitry Andric } 18780b57cec5SDimitry Andric 18790b57cec5SDimitry Andric assert(IntermedVals.size() <= 2 && IntermedVals.size() > 0 && 18800b57cec5SDimitry Andric "Invalid number of intermediate vectors"); 18810b57cec5SDimitry Andric SDValue Vec1 = IntermedVals[0].first; 18820b57cec5SDimitry Andric SDValue Vec2; 18830b57cec5SDimitry Andric if (IntermedVals.size() > 1) 18840b57cec5SDimitry Andric Vec2 = IntermedVals[1].first; 18850b57cec5SDimitry Andric else if (Phase) 18860b57cec5SDimitry Andric Vec2 = DAG.getUNDEF(VT); 18870b57cec5SDimitry Andric 18880b57cec5SDimitry Andric SmallVector<int, 16> ShuffleVec(NumElems, -1); 18890b57cec5SDimitry Andric for (unsigned i = 0, e = IntermedVals[0].second.size(); i != e; ++i) 18900b57cec5SDimitry Andric ShuffleVec[IntermedVals[0].second[i]] = i; 18910b57cec5SDimitry Andric for (unsigned i = 0, e = IntermedVals[1].second.size(); i != e; ++i) 18920b57cec5SDimitry Andric ShuffleVec[IntermedVals[1].second[i]] = NumElems + i; 18930b57cec5SDimitry Andric 18940b57cec5SDimitry Andric if (Phase) 18950b57cec5SDimitry Andric Res = DAG.getVectorShuffle(VT, dl, Vec1, Vec2, ShuffleVec); 18960b57cec5SDimitry Andric else if (!TLI.isShuffleMaskLegal(ShuffleVec, VT)) 18970b57cec5SDimitry Andric return false; 18980b57cec5SDimitry Andric } 18990b57cec5SDimitry Andric 19000b57cec5SDimitry Andric return true; 19010b57cec5SDimitry Andric } 19020b57cec5SDimitry Andric 19030b57cec5SDimitry Andric /// Expand a BUILD_VECTOR node on targets that don't 19040b57cec5SDimitry Andric /// support the operation, but do support the resultant vector type. 19050b57cec5SDimitry Andric SDValue SelectionDAGLegalize::ExpandBUILD_VECTOR(SDNode *Node) { 19060b57cec5SDimitry Andric unsigned NumElems = Node->getNumOperands(); 19070b57cec5SDimitry Andric SDValue Value1, Value2; 19080b57cec5SDimitry Andric SDLoc dl(Node); 19090b57cec5SDimitry Andric EVT VT = Node->getValueType(0); 19100b57cec5SDimitry Andric EVT OpVT = Node->getOperand(0).getValueType(); 19110b57cec5SDimitry Andric EVT EltVT = VT.getVectorElementType(); 19120b57cec5SDimitry Andric 19130b57cec5SDimitry Andric // If the only non-undef value is the low element, turn this into a 19140b57cec5SDimitry Andric // SCALAR_TO_VECTOR node. If this is { X, X, X, X }, determine X. 19150b57cec5SDimitry Andric bool isOnlyLowElement = true; 19160b57cec5SDimitry Andric bool MoreThanTwoValues = false; 19170b57cec5SDimitry Andric bool isConstant = true; 19180b57cec5SDimitry Andric for (unsigned i = 0; i < NumElems; ++i) { 19190b57cec5SDimitry Andric SDValue V = Node->getOperand(i); 19200b57cec5SDimitry Andric if (V.isUndef()) 19210b57cec5SDimitry Andric continue; 19220b57cec5SDimitry Andric if (i > 0) 19230b57cec5SDimitry Andric isOnlyLowElement = false; 19240b57cec5SDimitry Andric if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V)) 19250b57cec5SDimitry Andric isConstant = false; 19260b57cec5SDimitry Andric 19270b57cec5SDimitry Andric if (!Value1.getNode()) { 19280b57cec5SDimitry Andric Value1 = V; 19290b57cec5SDimitry Andric } else if (!Value2.getNode()) { 19300b57cec5SDimitry Andric if (V != Value1) 19310b57cec5SDimitry Andric Value2 = V; 19320b57cec5SDimitry Andric } else if (V != Value1 && V != Value2) { 19330b57cec5SDimitry Andric MoreThanTwoValues = true; 19340b57cec5SDimitry Andric } 19350b57cec5SDimitry Andric } 19360b57cec5SDimitry Andric 19370b57cec5SDimitry Andric if (!Value1.getNode()) 19380b57cec5SDimitry Andric return DAG.getUNDEF(VT); 19390b57cec5SDimitry Andric 19400b57cec5SDimitry Andric if (isOnlyLowElement) 19410b57cec5SDimitry Andric return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Node->getOperand(0)); 19420b57cec5SDimitry Andric 19430b57cec5SDimitry Andric // If all elements are constants, create a load from the constant pool. 19440b57cec5SDimitry Andric if (isConstant) { 19450b57cec5SDimitry Andric SmallVector<Constant*, 16> CV; 19460b57cec5SDimitry Andric for (unsigned i = 0, e = NumElems; i != e; ++i) { 19470b57cec5SDimitry Andric if (ConstantFPSDNode *V = 19480b57cec5SDimitry Andric dyn_cast<ConstantFPSDNode>(Node->getOperand(i))) { 19490b57cec5SDimitry Andric CV.push_back(const_cast<ConstantFP *>(V->getConstantFPValue())); 19500b57cec5SDimitry Andric } else if (ConstantSDNode *V = 19510b57cec5SDimitry Andric dyn_cast<ConstantSDNode>(Node->getOperand(i))) { 19520b57cec5SDimitry Andric if (OpVT==EltVT) 19530b57cec5SDimitry Andric CV.push_back(const_cast<ConstantInt *>(V->getConstantIntValue())); 19540b57cec5SDimitry Andric else { 19550b57cec5SDimitry Andric // If OpVT and EltVT don't match, EltVT is not legal and the 19560b57cec5SDimitry Andric // element values have been promoted/truncated earlier. Undo this; 19570b57cec5SDimitry Andric // we don't want a v16i8 to become a v16i32 for example. 19580b57cec5SDimitry Andric const ConstantInt *CI = V->getConstantIntValue(); 19590b57cec5SDimitry Andric CV.push_back(ConstantInt::get(EltVT.getTypeForEVT(*DAG.getContext()), 19600b57cec5SDimitry Andric CI->getZExtValue())); 19610b57cec5SDimitry Andric } 19620b57cec5SDimitry Andric } else { 19630b57cec5SDimitry Andric assert(Node->getOperand(i).isUndef()); 19640b57cec5SDimitry Andric Type *OpNTy = EltVT.getTypeForEVT(*DAG.getContext()); 19650b57cec5SDimitry Andric CV.push_back(UndefValue::get(OpNTy)); 19660b57cec5SDimitry Andric } 19670b57cec5SDimitry Andric } 19680b57cec5SDimitry Andric Constant *CP = ConstantVector::get(CV); 19690b57cec5SDimitry Andric SDValue CPIdx = 19700b57cec5SDimitry Andric DAG.getConstantPool(CP, TLI.getPointerTy(DAG.getDataLayout())); 19710b57cec5SDimitry Andric unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment(); 19720b57cec5SDimitry Andric return DAG.getLoad( 19730b57cec5SDimitry Andric VT, dl, DAG.getEntryNode(), CPIdx, 19740b57cec5SDimitry Andric MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), 19750b57cec5SDimitry Andric Alignment); 19760b57cec5SDimitry Andric } 19770b57cec5SDimitry Andric 19780b57cec5SDimitry Andric SmallSet<SDValue, 16> DefinedValues; 19790b57cec5SDimitry Andric for (unsigned i = 0; i < NumElems; ++i) { 19800b57cec5SDimitry Andric if (Node->getOperand(i).isUndef()) 19810b57cec5SDimitry Andric continue; 19820b57cec5SDimitry Andric DefinedValues.insert(Node->getOperand(i)); 19830b57cec5SDimitry Andric } 19840b57cec5SDimitry Andric 19850b57cec5SDimitry Andric if (TLI.shouldExpandBuildVectorWithShuffles(VT, DefinedValues.size())) { 19860b57cec5SDimitry Andric if (!MoreThanTwoValues) { 19870b57cec5SDimitry Andric SmallVector<int, 8> ShuffleVec(NumElems, -1); 19880b57cec5SDimitry Andric for (unsigned i = 0; i < NumElems; ++i) { 19890b57cec5SDimitry Andric SDValue V = Node->getOperand(i); 19900b57cec5SDimitry Andric if (V.isUndef()) 19910b57cec5SDimitry Andric continue; 19920b57cec5SDimitry Andric ShuffleVec[i] = V == Value1 ? 0 : NumElems; 19930b57cec5SDimitry Andric } 19940b57cec5SDimitry Andric if (TLI.isShuffleMaskLegal(ShuffleVec, Node->getValueType(0))) { 19950b57cec5SDimitry Andric // Get the splatted value into the low element of a vector register. 19960b57cec5SDimitry Andric SDValue Vec1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value1); 19970b57cec5SDimitry Andric SDValue Vec2; 19980b57cec5SDimitry Andric if (Value2.getNode()) 19990b57cec5SDimitry Andric Vec2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value2); 20000b57cec5SDimitry Andric else 20010b57cec5SDimitry Andric Vec2 = DAG.getUNDEF(VT); 20020b57cec5SDimitry Andric 20030b57cec5SDimitry Andric // Return shuffle(LowValVec, undef, <0,0,0,0>) 20040b57cec5SDimitry Andric return DAG.getVectorShuffle(VT, dl, Vec1, Vec2, ShuffleVec); 20050b57cec5SDimitry Andric } 20060b57cec5SDimitry Andric } else { 20070b57cec5SDimitry Andric SDValue Res; 20080b57cec5SDimitry Andric if (ExpandBVWithShuffles(Node, DAG, TLI, Res)) 20090b57cec5SDimitry Andric return Res; 20100b57cec5SDimitry Andric } 20110b57cec5SDimitry Andric } 20120b57cec5SDimitry Andric 20130b57cec5SDimitry Andric // Otherwise, we can't handle this case efficiently. 20140b57cec5SDimitry Andric return ExpandVectorBuildThroughStack(Node); 20150b57cec5SDimitry Andric } 20160b57cec5SDimitry Andric 20178bcb0991SDimitry Andric SDValue SelectionDAGLegalize::ExpandSPLAT_VECTOR(SDNode *Node) { 20188bcb0991SDimitry Andric SDLoc DL(Node); 20198bcb0991SDimitry Andric EVT VT = Node->getValueType(0); 20208bcb0991SDimitry Andric SDValue SplatVal = Node->getOperand(0); 20218bcb0991SDimitry Andric 20228bcb0991SDimitry Andric return DAG.getSplatBuildVector(VT, DL, SplatVal); 20238bcb0991SDimitry Andric } 20248bcb0991SDimitry Andric 20250b57cec5SDimitry Andric // Expand a node into a call to a libcall. If the result value 20260b57cec5SDimitry Andric // does not fit into a register, return the lo part and set the hi part to the 20270b57cec5SDimitry Andric // by-reg argument. If it does fit into a single register, return the result 20280b57cec5SDimitry Andric // and leave the Hi part unset. 20290b57cec5SDimitry Andric SDValue SelectionDAGLegalize::ExpandLibCall(RTLIB::Libcall LC, SDNode *Node, 20300b57cec5SDimitry Andric bool isSigned) { 20310b57cec5SDimitry Andric TargetLowering::ArgListTy Args; 20320b57cec5SDimitry Andric TargetLowering::ArgListEntry Entry; 20330b57cec5SDimitry Andric for (const SDValue &Op : Node->op_values()) { 20340b57cec5SDimitry Andric EVT ArgVT = Op.getValueType(); 20350b57cec5SDimitry Andric Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext()); 20360b57cec5SDimitry Andric Entry.Node = Op; 20370b57cec5SDimitry Andric Entry.Ty = ArgTy; 20380b57cec5SDimitry Andric Entry.IsSExt = TLI.shouldSignExtendTypeInLibCall(ArgVT, isSigned); 20390b57cec5SDimitry Andric Entry.IsZExt = !TLI.shouldSignExtendTypeInLibCall(ArgVT, isSigned); 20400b57cec5SDimitry Andric Args.push_back(Entry); 20410b57cec5SDimitry Andric } 20420b57cec5SDimitry Andric SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC), 20430b57cec5SDimitry Andric TLI.getPointerTy(DAG.getDataLayout())); 20440b57cec5SDimitry Andric 20450b57cec5SDimitry Andric EVT RetVT = Node->getValueType(0); 20460b57cec5SDimitry Andric Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext()); 20470b57cec5SDimitry Andric 20480b57cec5SDimitry Andric // By default, the input chain to this libcall is the entry node of the 20490b57cec5SDimitry Andric // function. If the libcall is going to be emitted as a tail call then 20500b57cec5SDimitry Andric // TLI.isUsedByReturnOnly will change it to the right chain if the return 20510b57cec5SDimitry Andric // node which is being folded has a non-entry input chain. 20520b57cec5SDimitry Andric SDValue InChain = DAG.getEntryNode(); 20530b57cec5SDimitry Andric 20540b57cec5SDimitry Andric // isTailCall may be true since the callee does not reference caller stack 20550b57cec5SDimitry Andric // frame. Check if it's in the right position and that the return types match. 20560b57cec5SDimitry Andric SDValue TCChain = InChain; 20570b57cec5SDimitry Andric const Function &F = DAG.getMachineFunction().getFunction(); 20580b57cec5SDimitry Andric bool isTailCall = 20590b57cec5SDimitry Andric TLI.isInTailCallPosition(DAG, Node, TCChain) && 20600b57cec5SDimitry Andric (RetTy == F.getReturnType() || F.getReturnType()->isVoidTy()); 20610b57cec5SDimitry Andric if (isTailCall) 20620b57cec5SDimitry Andric InChain = TCChain; 20630b57cec5SDimitry Andric 20640b57cec5SDimitry Andric TargetLowering::CallLoweringInfo CLI(DAG); 20650b57cec5SDimitry Andric bool signExtend = TLI.shouldSignExtendTypeInLibCall(RetVT, isSigned); 20660b57cec5SDimitry Andric CLI.setDebugLoc(SDLoc(Node)) 20670b57cec5SDimitry Andric .setChain(InChain) 20680b57cec5SDimitry Andric .setLibCallee(TLI.getLibcallCallingConv(LC), RetTy, Callee, 20690b57cec5SDimitry Andric std::move(Args)) 20700b57cec5SDimitry Andric .setTailCall(isTailCall) 20710b57cec5SDimitry Andric .setSExtResult(signExtend) 20720b57cec5SDimitry Andric .setZExtResult(!signExtend) 20730b57cec5SDimitry Andric .setIsPostTypeLegalization(true); 20740b57cec5SDimitry Andric 20750b57cec5SDimitry Andric std::pair<SDValue, SDValue> CallInfo = TLI.LowerCallTo(CLI); 20760b57cec5SDimitry Andric 20770b57cec5SDimitry Andric if (!CallInfo.second.getNode()) { 20788bcb0991SDimitry Andric LLVM_DEBUG(dbgs() << "Created tailcall: "; DAG.getRoot().dump(&DAG)); 20790b57cec5SDimitry Andric // It's a tailcall, return the chain (which is the DAG root). 20800b57cec5SDimitry Andric return DAG.getRoot(); 20810b57cec5SDimitry Andric } 20820b57cec5SDimitry Andric 20838bcb0991SDimitry Andric LLVM_DEBUG(dbgs() << "Created libcall: "; CallInfo.first.dump(&DAG)); 20840b57cec5SDimitry Andric return CallInfo.first; 20850b57cec5SDimitry Andric } 20860b57cec5SDimitry Andric 2087*480093f4SDimitry Andric void SelectionDAGLegalize::ExpandFPLibCall(SDNode* Node, 20880b57cec5SDimitry Andric RTLIB::Libcall Call_F32, 20890b57cec5SDimitry Andric RTLIB::Libcall Call_F64, 20900b57cec5SDimitry Andric RTLIB::Libcall Call_F80, 20910b57cec5SDimitry Andric RTLIB::Libcall Call_F128, 2092*480093f4SDimitry Andric RTLIB::Libcall Call_PPCF128, 2093*480093f4SDimitry Andric SmallVectorImpl<SDValue> &Results) { 20940b57cec5SDimitry Andric RTLIB::Libcall LC; 20950b57cec5SDimitry Andric switch (Node->getSimpleValueType(0).SimpleTy) { 20960b57cec5SDimitry Andric default: llvm_unreachable("Unexpected request for libcall!"); 20970b57cec5SDimitry Andric case MVT::f32: LC = Call_F32; break; 20980b57cec5SDimitry Andric case MVT::f64: LC = Call_F64; break; 20990b57cec5SDimitry Andric case MVT::f80: LC = Call_F80; break; 21000b57cec5SDimitry Andric case MVT::f128: LC = Call_F128; break; 21010b57cec5SDimitry Andric case MVT::ppcf128: LC = Call_PPCF128; break; 21020b57cec5SDimitry Andric } 2103*480093f4SDimitry Andric 2104*480093f4SDimitry Andric if (Node->isStrictFPOpcode()) { 2105*480093f4SDimitry Andric EVT RetVT = Node->getValueType(0); 2106*480093f4SDimitry Andric SmallVector<SDValue, 4> Ops(Node->op_begin() + 1, Node->op_end()); 2107*480093f4SDimitry Andric TargetLowering::MakeLibCallOptions CallOptions; 2108*480093f4SDimitry Andric // FIXME: This doesn't support tail calls. 2109*480093f4SDimitry Andric std::pair<SDValue, SDValue> Tmp = TLI.makeLibCall(DAG, LC, RetVT, 2110*480093f4SDimitry Andric Ops, CallOptions, 2111*480093f4SDimitry Andric SDLoc(Node), 2112*480093f4SDimitry Andric Node->getOperand(0)); 2113*480093f4SDimitry Andric Results.push_back(Tmp.first); 2114*480093f4SDimitry Andric Results.push_back(Tmp.second); 2115*480093f4SDimitry Andric } else { 2116*480093f4SDimitry Andric SDValue Tmp = ExpandLibCall(LC, Node, false); 2117*480093f4SDimitry Andric Results.push_back(Tmp); 2118*480093f4SDimitry Andric } 21190b57cec5SDimitry Andric } 21200b57cec5SDimitry Andric 21210b57cec5SDimitry Andric SDValue SelectionDAGLegalize::ExpandIntLibCall(SDNode* Node, bool isSigned, 21220b57cec5SDimitry Andric RTLIB::Libcall Call_I8, 21230b57cec5SDimitry Andric RTLIB::Libcall Call_I16, 21240b57cec5SDimitry Andric RTLIB::Libcall Call_I32, 21250b57cec5SDimitry Andric RTLIB::Libcall Call_I64, 21260b57cec5SDimitry Andric RTLIB::Libcall Call_I128) { 21270b57cec5SDimitry Andric RTLIB::Libcall LC; 21280b57cec5SDimitry Andric switch (Node->getSimpleValueType(0).SimpleTy) { 21290b57cec5SDimitry Andric default: llvm_unreachable("Unexpected request for libcall!"); 21300b57cec5SDimitry Andric case MVT::i8: LC = Call_I8; break; 21310b57cec5SDimitry Andric case MVT::i16: LC = Call_I16; break; 21320b57cec5SDimitry Andric case MVT::i32: LC = Call_I32; break; 21330b57cec5SDimitry Andric case MVT::i64: LC = Call_I64; break; 21340b57cec5SDimitry Andric case MVT::i128: LC = Call_I128; break; 21350b57cec5SDimitry Andric } 21360b57cec5SDimitry Andric return ExpandLibCall(LC, Node, isSigned); 21370b57cec5SDimitry Andric } 21380b57cec5SDimitry Andric 21390b57cec5SDimitry Andric /// Expand the node to a libcall based on first argument type (for instance 21400b57cec5SDimitry Andric /// lround and its variant). 2141*480093f4SDimitry Andric void SelectionDAGLegalize::ExpandArgFPLibCall(SDNode* Node, 21420b57cec5SDimitry Andric RTLIB::Libcall Call_F32, 21430b57cec5SDimitry Andric RTLIB::Libcall Call_F64, 21440b57cec5SDimitry Andric RTLIB::Libcall Call_F80, 21450b57cec5SDimitry Andric RTLIB::Libcall Call_F128, 2146*480093f4SDimitry Andric RTLIB::Libcall Call_PPCF128, 2147*480093f4SDimitry Andric SmallVectorImpl<SDValue> &Results) { 2148*480093f4SDimitry Andric EVT InVT = Node->getOperand(Node->isStrictFPOpcode() ? 1 : 0).getValueType(); 21498bcb0991SDimitry Andric 21500b57cec5SDimitry Andric RTLIB::Libcall LC; 2151*480093f4SDimitry Andric switch (InVT.getSimpleVT().SimpleTy) { 21520b57cec5SDimitry Andric default: llvm_unreachable("Unexpected request for libcall!"); 21530b57cec5SDimitry Andric case MVT::f32: LC = Call_F32; break; 21540b57cec5SDimitry Andric case MVT::f64: LC = Call_F64; break; 21550b57cec5SDimitry Andric case MVT::f80: LC = Call_F80; break; 21560b57cec5SDimitry Andric case MVT::f128: LC = Call_F128; break; 21570b57cec5SDimitry Andric case MVT::ppcf128: LC = Call_PPCF128; break; 21580b57cec5SDimitry Andric } 21590b57cec5SDimitry Andric 2160*480093f4SDimitry Andric if (Node->isStrictFPOpcode()) { 2161*480093f4SDimitry Andric EVT RetVT = Node->getValueType(0); 2162*480093f4SDimitry Andric SmallVector<SDValue, 4> Ops(Node->op_begin() + 1, Node->op_end()); 2163*480093f4SDimitry Andric TargetLowering::MakeLibCallOptions CallOptions; 2164*480093f4SDimitry Andric // FIXME: This doesn't support tail calls. 2165*480093f4SDimitry Andric std::pair<SDValue, SDValue> Tmp = TLI.makeLibCall(DAG, LC, RetVT, 2166*480093f4SDimitry Andric Ops, CallOptions, 2167*480093f4SDimitry Andric SDLoc(Node), 2168*480093f4SDimitry Andric Node->getOperand(0)); 2169*480093f4SDimitry Andric Results.push_back(Tmp.first); 2170*480093f4SDimitry Andric Results.push_back(Tmp.second); 2171*480093f4SDimitry Andric } else { 2172*480093f4SDimitry Andric SDValue Tmp = ExpandLibCall(LC, Node, false); 2173*480093f4SDimitry Andric Results.push_back(Tmp); 2174*480093f4SDimitry Andric } 21750b57cec5SDimitry Andric } 21760b57cec5SDimitry Andric 21770b57cec5SDimitry Andric /// Issue libcalls to __{u}divmod to compute div / rem pairs. 21780b57cec5SDimitry Andric void 21790b57cec5SDimitry Andric SelectionDAGLegalize::ExpandDivRemLibCall(SDNode *Node, 21800b57cec5SDimitry Andric SmallVectorImpl<SDValue> &Results) { 21810b57cec5SDimitry Andric unsigned Opcode = Node->getOpcode(); 21820b57cec5SDimitry Andric bool isSigned = Opcode == ISD::SDIVREM; 21830b57cec5SDimitry Andric 21840b57cec5SDimitry Andric RTLIB::Libcall LC; 21850b57cec5SDimitry Andric switch (Node->getSimpleValueType(0).SimpleTy) { 21860b57cec5SDimitry Andric default: llvm_unreachable("Unexpected request for libcall!"); 21870b57cec5SDimitry Andric case MVT::i8: LC= isSigned ? RTLIB::SDIVREM_I8 : RTLIB::UDIVREM_I8; break; 21880b57cec5SDimitry Andric case MVT::i16: LC= isSigned ? RTLIB::SDIVREM_I16 : RTLIB::UDIVREM_I16; break; 21890b57cec5SDimitry Andric case MVT::i32: LC= isSigned ? RTLIB::SDIVREM_I32 : RTLIB::UDIVREM_I32; break; 21900b57cec5SDimitry Andric case MVT::i64: LC= isSigned ? RTLIB::SDIVREM_I64 : RTLIB::UDIVREM_I64; break; 21910b57cec5SDimitry Andric case MVT::i128: LC= isSigned ? RTLIB::SDIVREM_I128:RTLIB::UDIVREM_I128; break; 21920b57cec5SDimitry Andric } 21930b57cec5SDimitry Andric 21940b57cec5SDimitry Andric // The input chain to this libcall is the entry node of the function. 21950b57cec5SDimitry Andric // Legalizing the call will automatically add the previous call to the 21960b57cec5SDimitry Andric // dependence. 21970b57cec5SDimitry Andric SDValue InChain = DAG.getEntryNode(); 21980b57cec5SDimitry Andric 21990b57cec5SDimitry Andric EVT RetVT = Node->getValueType(0); 22000b57cec5SDimitry Andric Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext()); 22010b57cec5SDimitry Andric 22020b57cec5SDimitry Andric TargetLowering::ArgListTy Args; 22030b57cec5SDimitry Andric TargetLowering::ArgListEntry Entry; 22040b57cec5SDimitry Andric for (const SDValue &Op : Node->op_values()) { 22050b57cec5SDimitry Andric EVT ArgVT = Op.getValueType(); 22060b57cec5SDimitry Andric Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext()); 22070b57cec5SDimitry Andric Entry.Node = Op; 22080b57cec5SDimitry Andric Entry.Ty = ArgTy; 22090b57cec5SDimitry Andric Entry.IsSExt = isSigned; 22100b57cec5SDimitry Andric Entry.IsZExt = !isSigned; 22110b57cec5SDimitry Andric Args.push_back(Entry); 22120b57cec5SDimitry Andric } 22130b57cec5SDimitry Andric 22140b57cec5SDimitry Andric // Also pass the return address of the remainder. 22150b57cec5SDimitry Andric SDValue FIPtr = DAG.CreateStackTemporary(RetVT); 22160b57cec5SDimitry Andric Entry.Node = FIPtr; 22170b57cec5SDimitry Andric Entry.Ty = RetTy->getPointerTo(); 22180b57cec5SDimitry Andric Entry.IsSExt = isSigned; 22190b57cec5SDimitry Andric Entry.IsZExt = !isSigned; 22200b57cec5SDimitry Andric Args.push_back(Entry); 22210b57cec5SDimitry Andric 22220b57cec5SDimitry Andric SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC), 22230b57cec5SDimitry Andric TLI.getPointerTy(DAG.getDataLayout())); 22240b57cec5SDimitry Andric 22250b57cec5SDimitry Andric SDLoc dl(Node); 22260b57cec5SDimitry Andric TargetLowering::CallLoweringInfo CLI(DAG); 22270b57cec5SDimitry Andric CLI.setDebugLoc(dl) 22280b57cec5SDimitry Andric .setChain(InChain) 22290b57cec5SDimitry Andric .setLibCallee(TLI.getLibcallCallingConv(LC), RetTy, Callee, 22300b57cec5SDimitry Andric std::move(Args)) 22310b57cec5SDimitry Andric .setSExtResult(isSigned) 22320b57cec5SDimitry Andric .setZExtResult(!isSigned); 22330b57cec5SDimitry Andric 22340b57cec5SDimitry Andric std::pair<SDValue, SDValue> CallInfo = TLI.LowerCallTo(CLI); 22350b57cec5SDimitry Andric 22360b57cec5SDimitry Andric // Remainder is loaded back from the stack frame. 22370b57cec5SDimitry Andric SDValue Rem = 22380b57cec5SDimitry Andric DAG.getLoad(RetVT, dl, CallInfo.second, FIPtr, MachinePointerInfo()); 22390b57cec5SDimitry Andric Results.push_back(CallInfo.first); 22400b57cec5SDimitry Andric Results.push_back(Rem); 22410b57cec5SDimitry Andric } 22420b57cec5SDimitry Andric 22430b57cec5SDimitry Andric /// Return true if sincos libcall is available. 22440b57cec5SDimitry Andric static bool isSinCosLibcallAvailable(SDNode *Node, const TargetLowering &TLI) { 22450b57cec5SDimitry Andric RTLIB::Libcall LC; 22460b57cec5SDimitry Andric switch (Node->getSimpleValueType(0).SimpleTy) { 22470b57cec5SDimitry Andric default: llvm_unreachable("Unexpected request for libcall!"); 22480b57cec5SDimitry Andric case MVT::f32: LC = RTLIB::SINCOS_F32; break; 22490b57cec5SDimitry Andric case MVT::f64: LC = RTLIB::SINCOS_F64; break; 22500b57cec5SDimitry Andric case MVT::f80: LC = RTLIB::SINCOS_F80; break; 22510b57cec5SDimitry Andric case MVT::f128: LC = RTLIB::SINCOS_F128; break; 22520b57cec5SDimitry Andric case MVT::ppcf128: LC = RTLIB::SINCOS_PPCF128; break; 22530b57cec5SDimitry Andric } 22540b57cec5SDimitry Andric return TLI.getLibcallName(LC) != nullptr; 22550b57cec5SDimitry Andric } 22560b57cec5SDimitry Andric 22570b57cec5SDimitry Andric /// Only issue sincos libcall if both sin and cos are needed. 22580b57cec5SDimitry Andric static bool useSinCos(SDNode *Node) { 22590b57cec5SDimitry Andric unsigned OtherOpcode = Node->getOpcode() == ISD::FSIN 22600b57cec5SDimitry Andric ? ISD::FCOS : ISD::FSIN; 22610b57cec5SDimitry Andric 22620b57cec5SDimitry Andric SDValue Op0 = Node->getOperand(0); 22630b57cec5SDimitry Andric for (SDNode::use_iterator UI = Op0.getNode()->use_begin(), 22640b57cec5SDimitry Andric UE = Op0.getNode()->use_end(); UI != UE; ++UI) { 22650b57cec5SDimitry Andric SDNode *User = *UI; 22660b57cec5SDimitry Andric if (User == Node) 22670b57cec5SDimitry Andric continue; 22680b57cec5SDimitry Andric // The other user might have been turned into sincos already. 22690b57cec5SDimitry Andric if (User->getOpcode() == OtherOpcode || User->getOpcode() == ISD::FSINCOS) 22700b57cec5SDimitry Andric return true; 22710b57cec5SDimitry Andric } 22720b57cec5SDimitry Andric return false; 22730b57cec5SDimitry Andric } 22740b57cec5SDimitry Andric 22750b57cec5SDimitry Andric /// Issue libcalls to sincos to compute sin / cos pairs. 22760b57cec5SDimitry Andric void 22770b57cec5SDimitry Andric SelectionDAGLegalize::ExpandSinCosLibCall(SDNode *Node, 22780b57cec5SDimitry Andric SmallVectorImpl<SDValue> &Results) { 22790b57cec5SDimitry Andric RTLIB::Libcall LC; 22800b57cec5SDimitry Andric switch (Node->getSimpleValueType(0).SimpleTy) { 22810b57cec5SDimitry Andric default: llvm_unreachable("Unexpected request for libcall!"); 22820b57cec5SDimitry Andric case MVT::f32: LC = RTLIB::SINCOS_F32; break; 22830b57cec5SDimitry Andric case MVT::f64: LC = RTLIB::SINCOS_F64; break; 22840b57cec5SDimitry Andric case MVT::f80: LC = RTLIB::SINCOS_F80; break; 22850b57cec5SDimitry Andric case MVT::f128: LC = RTLIB::SINCOS_F128; break; 22860b57cec5SDimitry Andric case MVT::ppcf128: LC = RTLIB::SINCOS_PPCF128; break; 22870b57cec5SDimitry Andric } 22880b57cec5SDimitry Andric 22890b57cec5SDimitry Andric // The input chain to this libcall is the entry node of the function. 22900b57cec5SDimitry Andric // Legalizing the call will automatically add the previous call to the 22910b57cec5SDimitry Andric // dependence. 22920b57cec5SDimitry Andric SDValue InChain = DAG.getEntryNode(); 22930b57cec5SDimitry Andric 22940b57cec5SDimitry Andric EVT RetVT = Node->getValueType(0); 22950b57cec5SDimitry Andric Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext()); 22960b57cec5SDimitry Andric 22970b57cec5SDimitry Andric TargetLowering::ArgListTy Args; 22980b57cec5SDimitry Andric TargetLowering::ArgListEntry Entry; 22990b57cec5SDimitry Andric 23000b57cec5SDimitry Andric // Pass the argument. 23010b57cec5SDimitry Andric Entry.Node = Node->getOperand(0); 23020b57cec5SDimitry Andric Entry.Ty = RetTy; 23030b57cec5SDimitry Andric Entry.IsSExt = false; 23040b57cec5SDimitry Andric Entry.IsZExt = false; 23050b57cec5SDimitry Andric Args.push_back(Entry); 23060b57cec5SDimitry Andric 23070b57cec5SDimitry Andric // Pass the return address of sin. 23080b57cec5SDimitry Andric SDValue SinPtr = DAG.CreateStackTemporary(RetVT); 23090b57cec5SDimitry Andric Entry.Node = SinPtr; 23100b57cec5SDimitry Andric Entry.Ty = RetTy->getPointerTo(); 23110b57cec5SDimitry Andric Entry.IsSExt = false; 23120b57cec5SDimitry Andric Entry.IsZExt = false; 23130b57cec5SDimitry Andric Args.push_back(Entry); 23140b57cec5SDimitry Andric 23150b57cec5SDimitry Andric // Also pass the return address of the cos. 23160b57cec5SDimitry Andric SDValue CosPtr = DAG.CreateStackTemporary(RetVT); 23170b57cec5SDimitry Andric Entry.Node = CosPtr; 23180b57cec5SDimitry Andric Entry.Ty = RetTy->getPointerTo(); 23190b57cec5SDimitry Andric Entry.IsSExt = false; 23200b57cec5SDimitry Andric Entry.IsZExt = false; 23210b57cec5SDimitry Andric Args.push_back(Entry); 23220b57cec5SDimitry Andric 23230b57cec5SDimitry Andric SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC), 23240b57cec5SDimitry Andric TLI.getPointerTy(DAG.getDataLayout())); 23250b57cec5SDimitry Andric 23260b57cec5SDimitry Andric SDLoc dl(Node); 23270b57cec5SDimitry Andric TargetLowering::CallLoweringInfo CLI(DAG); 23280b57cec5SDimitry Andric CLI.setDebugLoc(dl).setChain(InChain).setLibCallee( 23290b57cec5SDimitry Andric TLI.getLibcallCallingConv(LC), Type::getVoidTy(*DAG.getContext()), Callee, 23300b57cec5SDimitry Andric std::move(Args)); 23310b57cec5SDimitry Andric 23320b57cec5SDimitry Andric std::pair<SDValue, SDValue> CallInfo = TLI.LowerCallTo(CLI); 23330b57cec5SDimitry Andric 23340b57cec5SDimitry Andric Results.push_back( 23350b57cec5SDimitry Andric DAG.getLoad(RetVT, dl, CallInfo.second, SinPtr, MachinePointerInfo())); 23360b57cec5SDimitry Andric Results.push_back( 23370b57cec5SDimitry Andric DAG.getLoad(RetVT, dl, CallInfo.second, CosPtr, MachinePointerInfo())); 23380b57cec5SDimitry Andric } 23390b57cec5SDimitry Andric 23400b57cec5SDimitry Andric /// This function is responsible for legalizing a 23410b57cec5SDimitry Andric /// INT_TO_FP operation of the specified operand when the target requests that 23420b57cec5SDimitry Andric /// we expand it. At this point, we know that the result and operand types are 23430b57cec5SDimitry Andric /// legal for the target. 2344*480093f4SDimitry Andric SDValue SelectionDAGLegalize::ExpandLegalINT_TO_FP(SDNode *Node, 2345*480093f4SDimitry Andric SDValue &Chain) { 2346*480093f4SDimitry Andric bool isSigned = (Node->getOpcode() == ISD::STRICT_SINT_TO_FP || 2347*480093f4SDimitry Andric Node->getOpcode() == ISD::SINT_TO_FP); 2348*480093f4SDimitry Andric EVT DestVT = Node->getValueType(0); 2349*480093f4SDimitry Andric SDLoc dl(Node); 2350*480093f4SDimitry Andric unsigned OpNo = Node->isStrictFPOpcode() ? 1 : 0; 2351*480093f4SDimitry Andric SDValue Op0 = Node->getOperand(OpNo); 23520b57cec5SDimitry Andric EVT SrcVT = Op0.getValueType(); 23530b57cec5SDimitry Andric 23540b57cec5SDimitry Andric // TODO: Should any fast-math-flags be set for the created nodes? 23550b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Legalizing INT_TO_FP\n"); 23560b57cec5SDimitry Andric if (SrcVT == MVT::i32 && TLI.isTypeLegal(MVT::f64)) { 23570b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "32-bit [signed|unsigned] integer to float/double " 23580b57cec5SDimitry Andric "expansion\n"); 23590b57cec5SDimitry Andric 23600b57cec5SDimitry Andric // Get the stack frame index of a 8 byte buffer. 23610b57cec5SDimitry Andric SDValue StackSlot = DAG.CreateStackTemporary(MVT::f64); 23620b57cec5SDimitry Andric 23630b57cec5SDimitry Andric // word offset constant for Hi/Lo address computation 23640b57cec5SDimitry Andric SDValue WordOff = DAG.getConstant(sizeof(int), dl, 23650b57cec5SDimitry Andric StackSlot.getValueType()); 23660b57cec5SDimitry Andric // set up Hi and Lo (into buffer) address based on endian 23670b57cec5SDimitry Andric SDValue Hi = StackSlot; 23680b57cec5SDimitry Andric SDValue Lo = DAG.getNode(ISD::ADD, dl, StackSlot.getValueType(), 23690b57cec5SDimitry Andric StackSlot, WordOff); 23700b57cec5SDimitry Andric if (DAG.getDataLayout().isLittleEndian()) 23710b57cec5SDimitry Andric std::swap(Hi, Lo); 23720b57cec5SDimitry Andric 23730b57cec5SDimitry Andric // if signed map to unsigned space 23740b57cec5SDimitry Andric SDValue Op0Mapped; 23750b57cec5SDimitry Andric if (isSigned) { 23760b57cec5SDimitry Andric // constant used to invert sign bit (signed to unsigned mapping) 23770b57cec5SDimitry Andric SDValue SignBit = DAG.getConstant(0x80000000u, dl, MVT::i32); 23780b57cec5SDimitry Andric Op0Mapped = DAG.getNode(ISD::XOR, dl, MVT::i32, Op0, SignBit); 23790b57cec5SDimitry Andric } else { 23800b57cec5SDimitry Andric Op0Mapped = Op0; 23810b57cec5SDimitry Andric } 23820b57cec5SDimitry Andric // store the lo of the constructed double - based on integer input 23830b57cec5SDimitry Andric SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op0Mapped, Lo, 23840b57cec5SDimitry Andric MachinePointerInfo()); 23850b57cec5SDimitry Andric // initial hi portion of constructed double 23860b57cec5SDimitry Andric SDValue InitialHi = DAG.getConstant(0x43300000u, dl, MVT::i32); 23870b57cec5SDimitry Andric // store the hi of the constructed double - biased exponent 23880b57cec5SDimitry Andric SDValue Store2 = 23890b57cec5SDimitry Andric DAG.getStore(Store1, dl, InitialHi, Hi, MachinePointerInfo()); 23900b57cec5SDimitry Andric // load the constructed double 23910b57cec5SDimitry Andric SDValue Load = 23920b57cec5SDimitry Andric DAG.getLoad(MVT::f64, dl, Store2, StackSlot, MachinePointerInfo()); 23930b57cec5SDimitry Andric // FP constant to bias correct the final result 23940b57cec5SDimitry Andric SDValue Bias = DAG.getConstantFP(isSigned ? 23950b57cec5SDimitry Andric BitsToDouble(0x4330000080000000ULL) : 23960b57cec5SDimitry Andric BitsToDouble(0x4330000000000000ULL), 23970b57cec5SDimitry Andric dl, MVT::f64); 2398*480093f4SDimitry Andric // Subtract the bias and get the final result. 2399*480093f4SDimitry Andric SDValue Sub; 2400*480093f4SDimitry Andric SDValue Result; 2401*480093f4SDimitry Andric if (Node->isStrictFPOpcode()) { 2402*480093f4SDimitry Andric Sub = DAG.getNode(ISD::STRICT_FSUB, dl, {MVT::f64, MVT::Other}, 2403*480093f4SDimitry Andric {Node->getOperand(0), Load, Bias}); 2404*480093f4SDimitry Andric Chain = Sub.getValue(1); 2405*480093f4SDimitry Andric if (DestVT != Sub.getValueType()) { 2406*480093f4SDimitry Andric std::pair<SDValue, SDValue> ResultPair; 2407*480093f4SDimitry Andric ResultPair = 2408*480093f4SDimitry Andric DAG.getStrictFPExtendOrRound(Sub, Chain, dl, DestVT); 2409*480093f4SDimitry Andric Result = ResultPair.first; 2410*480093f4SDimitry Andric Chain = ResultPair.second; 2411*480093f4SDimitry Andric } 2412*480093f4SDimitry Andric else 2413*480093f4SDimitry Andric Result = Sub; 2414*480093f4SDimitry Andric } else { 2415*480093f4SDimitry Andric Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Load, Bias); 2416*480093f4SDimitry Andric Result = DAG.getFPExtendOrRound(Sub, dl, DestVT); 2417*480093f4SDimitry Andric } 24180b57cec5SDimitry Andric return Result; 24190b57cec5SDimitry Andric } 24200b57cec5SDimitry Andric assert(!isSigned && "Legalize cannot Expand SINT_TO_FP for i64 yet"); 24210b57cec5SDimitry Andric // Code below here assumes !isSigned without checking again. 2422*480093f4SDimitry Andric // FIXME: This can produce slightly incorrect results. See details in 2423*480093f4SDimitry Andric // FIXME: https://reviews.llvm.org/D69275 24240b57cec5SDimitry Andric 2425*480093f4SDimitry Andric SDValue Tmp1; 2426*480093f4SDimitry Andric if (Node->isStrictFPOpcode()) { 2427*480093f4SDimitry Andric Tmp1 = DAG.getNode(ISD::STRICT_SINT_TO_FP, dl, { DestVT, MVT::Other }, 2428*480093f4SDimitry Andric { Node->getOperand(0), Op0 }); 2429*480093f4SDimitry Andric } else 2430*480093f4SDimitry Andric Tmp1 = DAG.getNode(ISD::SINT_TO_FP, dl, DestVT, Op0); 24310b57cec5SDimitry Andric 24320b57cec5SDimitry Andric SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(SrcVT), Op0, 24330b57cec5SDimitry Andric DAG.getConstant(0, dl, SrcVT), ISD::SETLT); 24340b57cec5SDimitry Andric SDValue Zero = DAG.getIntPtrConstant(0, dl), 24350b57cec5SDimitry Andric Four = DAG.getIntPtrConstant(4, dl); 24360b57cec5SDimitry Andric SDValue CstOffset = DAG.getSelect(dl, Zero.getValueType(), 24370b57cec5SDimitry Andric SignSet, Four, Zero); 24380b57cec5SDimitry Andric 24390b57cec5SDimitry Andric // If the sign bit of the integer is set, the large number will be treated 24400b57cec5SDimitry Andric // as a negative number. To counteract this, the dynamic code adds an 24410b57cec5SDimitry Andric // offset depending on the data type. 24420b57cec5SDimitry Andric uint64_t FF; 24430b57cec5SDimitry Andric switch (SrcVT.getSimpleVT().SimpleTy) { 24440b57cec5SDimitry Andric default: llvm_unreachable("Unsupported integer type!"); 24450b57cec5SDimitry Andric case MVT::i8 : FF = 0x43800000ULL; break; // 2^8 (as a float) 24460b57cec5SDimitry Andric case MVT::i16: FF = 0x47800000ULL; break; // 2^16 (as a float) 24470b57cec5SDimitry Andric case MVT::i32: FF = 0x4F800000ULL; break; // 2^32 (as a float) 24480b57cec5SDimitry Andric case MVT::i64: FF = 0x5F800000ULL; break; // 2^64 (as a float) 24490b57cec5SDimitry Andric } 24500b57cec5SDimitry Andric if (DAG.getDataLayout().isLittleEndian()) 24510b57cec5SDimitry Andric FF <<= 32; 24520b57cec5SDimitry Andric Constant *FudgeFactor = ConstantInt::get( 24530b57cec5SDimitry Andric Type::getInt64Ty(*DAG.getContext()), FF); 24540b57cec5SDimitry Andric 24550b57cec5SDimitry Andric SDValue CPIdx = 24560b57cec5SDimitry Andric DAG.getConstantPool(FudgeFactor, TLI.getPointerTy(DAG.getDataLayout())); 24570b57cec5SDimitry Andric unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment(); 24580b57cec5SDimitry Andric CPIdx = DAG.getNode(ISD::ADD, dl, CPIdx.getValueType(), CPIdx, CstOffset); 24590b57cec5SDimitry Andric Alignment = std::min(Alignment, 4u); 24600b57cec5SDimitry Andric SDValue FudgeInReg; 24610b57cec5SDimitry Andric if (DestVT == MVT::f32) 24620b57cec5SDimitry Andric FudgeInReg = DAG.getLoad( 24630b57cec5SDimitry Andric MVT::f32, dl, DAG.getEntryNode(), CPIdx, 24640b57cec5SDimitry Andric MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), 24650b57cec5SDimitry Andric Alignment); 24660b57cec5SDimitry Andric else { 24670b57cec5SDimitry Andric SDValue Load = DAG.getExtLoad( 24680b57cec5SDimitry Andric ISD::EXTLOAD, dl, DestVT, DAG.getEntryNode(), CPIdx, 24690b57cec5SDimitry Andric MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), MVT::f32, 24700b57cec5SDimitry Andric Alignment); 24710b57cec5SDimitry Andric HandleSDNode Handle(Load); 24720b57cec5SDimitry Andric LegalizeOp(Load.getNode()); 24730b57cec5SDimitry Andric FudgeInReg = Handle.getValue(); 24740b57cec5SDimitry Andric } 24750b57cec5SDimitry Andric 2476*480093f4SDimitry Andric if (Node->isStrictFPOpcode()) { 2477*480093f4SDimitry Andric SDValue Result = DAG.getNode(ISD::STRICT_FADD, dl, { DestVT, MVT::Other }, 2478*480093f4SDimitry Andric { Tmp1.getValue(1), Tmp1, FudgeInReg }); 2479*480093f4SDimitry Andric Chain = Result.getValue(1); 2480*480093f4SDimitry Andric return Result; 2481*480093f4SDimitry Andric } 2482*480093f4SDimitry Andric 24830b57cec5SDimitry Andric return DAG.getNode(ISD::FADD, dl, DestVT, Tmp1, FudgeInReg); 24840b57cec5SDimitry Andric } 24850b57cec5SDimitry Andric 24860b57cec5SDimitry Andric /// This function is responsible for legalizing a 24870b57cec5SDimitry Andric /// *INT_TO_FP operation of the specified operand when the target requests that 24880b57cec5SDimitry Andric /// we promote it. At this point, we know that the result and operand types are 24890b57cec5SDimitry Andric /// legal for the target, and that there is a legal UINT_TO_FP or SINT_TO_FP 24900b57cec5SDimitry Andric /// operation that takes a larger input. 2491*480093f4SDimitry Andric void SelectionDAGLegalize::PromoteLegalINT_TO_FP( 2492*480093f4SDimitry Andric SDNode *N, const SDLoc &dl, SmallVectorImpl<SDValue> &Results) { 2493*480093f4SDimitry Andric bool IsStrict = N->isStrictFPOpcode(); 2494*480093f4SDimitry Andric bool IsSigned = N->getOpcode() == ISD::SINT_TO_FP || 2495*480093f4SDimitry Andric N->getOpcode() == ISD::STRICT_SINT_TO_FP; 2496*480093f4SDimitry Andric EVT DestVT = N->getValueType(0); 2497*480093f4SDimitry Andric SDValue LegalOp = N->getOperand(IsStrict ? 1 : 0); 2498*480093f4SDimitry Andric unsigned UIntOp = IsStrict ? ISD::STRICT_UINT_TO_FP : ISD::UINT_TO_FP; 2499*480093f4SDimitry Andric unsigned SIntOp = IsStrict ? ISD::STRICT_SINT_TO_FP : ISD::SINT_TO_FP; 2500*480093f4SDimitry Andric 25010b57cec5SDimitry Andric // First step, figure out the appropriate *INT_TO_FP operation to use. 25020b57cec5SDimitry Andric EVT NewInTy = LegalOp.getValueType(); 25030b57cec5SDimitry Andric 25040b57cec5SDimitry Andric unsigned OpToUse = 0; 25050b57cec5SDimitry Andric 25060b57cec5SDimitry Andric // Scan for the appropriate larger type to use. 25070b57cec5SDimitry Andric while (true) { 25080b57cec5SDimitry Andric NewInTy = (MVT::SimpleValueType)(NewInTy.getSimpleVT().SimpleTy+1); 25090b57cec5SDimitry Andric assert(NewInTy.isInteger() && "Ran out of possibilities!"); 25100b57cec5SDimitry Andric 25110b57cec5SDimitry Andric // If the target supports SINT_TO_FP of this type, use it. 2512*480093f4SDimitry Andric if (TLI.isOperationLegalOrCustom(SIntOp, NewInTy)) { 2513*480093f4SDimitry Andric OpToUse = SIntOp; 25140b57cec5SDimitry Andric break; 25150b57cec5SDimitry Andric } 2516*480093f4SDimitry Andric if (IsSigned) 2517*480093f4SDimitry Andric continue; 25180b57cec5SDimitry Andric 25190b57cec5SDimitry Andric // If the target supports UINT_TO_FP of this type, use it. 2520*480093f4SDimitry Andric if (TLI.isOperationLegalOrCustom(UIntOp, NewInTy)) { 2521*480093f4SDimitry Andric OpToUse = UIntOp; 25220b57cec5SDimitry Andric break; 25230b57cec5SDimitry Andric } 25240b57cec5SDimitry Andric 25250b57cec5SDimitry Andric // Otherwise, try a larger type. 25260b57cec5SDimitry Andric } 25270b57cec5SDimitry Andric 25280b57cec5SDimitry Andric // Okay, we found the operation and type to use. Zero extend our input to the 25290b57cec5SDimitry Andric // desired type then run the operation on it. 2530*480093f4SDimitry Andric if (IsStrict) { 2531*480093f4SDimitry Andric SDValue Res = 2532*480093f4SDimitry Andric DAG.getNode(OpToUse, dl, {DestVT, MVT::Other}, 2533*480093f4SDimitry Andric {N->getOperand(0), 2534*480093f4SDimitry Andric DAG.getNode(IsSigned ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND, 2535*480093f4SDimitry Andric dl, NewInTy, LegalOp)}); 2536*480093f4SDimitry Andric Results.push_back(Res); 2537*480093f4SDimitry Andric Results.push_back(Res.getValue(1)); 2538*480093f4SDimitry Andric return; 2539*480093f4SDimitry Andric } 2540*480093f4SDimitry Andric 2541*480093f4SDimitry Andric Results.push_back( 2542*480093f4SDimitry Andric DAG.getNode(OpToUse, dl, DestVT, 2543*480093f4SDimitry Andric DAG.getNode(IsSigned ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND, 2544*480093f4SDimitry Andric dl, NewInTy, LegalOp))); 25450b57cec5SDimitry Andric } 25460b57cec5SDimitry Andric 25470b57cec5SDimitry Andric /// This function is responsible for legalizing a 25480b57cec5SDimitry Andric /// FP_TO_*INT operation of the specified operand when the target requests that 25490b57cec5SDimitry Andric /// we promote it. At this point, we know that the result and operand types are 25500b57cec5SDimitry Andric /// legal for the target, and that there is a legal FP_TO_UINT or FP_TO_SINT 25510b57cec5SDimitry Andric /// operation that returns a larger result. 2552*480093f4SDimitry Andric void SelectionDAGLegalize::PromoteLegalFP_TO_INT(SDNode *N, const SDLoc &dl, 2553*480093f4SDimitry Andric SmallVectorImpl<SDValue> &Results) { 2554*480093f4SDimitry Andric bool IsStrict = N->isStrictFPOpcode(); 2555*480093f4SDimitry Andric bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT || 2556*480093f4SDimitry Andric N->getOpcode() == ISD::STRICT_FP_TO_SINT; 2557*480093f4SDimitry Andric EVT DestVT = N->getValueType(0); 2558*480093f4SDimitry Andric SDValue LegalOp = N->getOperand(IsStrict ? 1 : 0); 25590b57cec5SDimitry Andric // First step, figure out the appropriate FP_TO*INT operation to use. 25600b57cec5SDimitry Andric EVT NewOutTy = DestVT; 25610b57cec5SDimitry Andric 25620b57cec5SDimitry Andric unsigned OpToUse = 0; 25630b57cec5SDimitry Andric 25640b57cec5SDimitry Andric // Scan for the appropriate larger type to use. 25650b57cec5SDimitry Andric while (true) { 25660b57cec5SDimitry Andric NewOutTy = (MVT::SimpleValueType)(NewOutTy.getSimpleVT().SimpleTy+1); 25670b57cec5SDimitry Andric assert(NewOutTy.isInteger() && "Ran out of possibilities!"); 25680b57cec5SDimitry Andric 25690b57cec5SDimitry Andric // A larger signed type can hold all unsigned values of the requested type, 25700b57cec5SDimitry Andric // so using FP_TO_SINT is valid 2571*480093f4SDimitry Andric OpToUse = IsStrict ? ISD::STRICT_FP_TO_SINT : ISD::FP_TO_SINT; 2572*480093f4SDimitry Andric if (TLI.isOperationLegalOrCustom(OpToUse, NewOutTy)) 25730b57cec5SDimitry Andric break; 25740b57cec5SDimitry Andric 25750b57cec5SDimitry Andric // However, if the value may be < 0.0, we *must* use some FP_TO_SINT. 2576*480093f4SDimitry Andric OpToUse = IsStrict ? ISD::STRICT_FP_TO_UINT : ISD::FP_TO_UINT; 2577*480093f4SDimitry Andric if (!IsSigned && TLI.isOperationLegalOrCustom(OpToUse, NewOutTy)) 25780b57cec5SDimitry Andric break; 25790b57cec5SDimitry Andric 25800b57cec5SDimitry Andric // Otherwise, try a larger type. 25810b57cec5SDimitry Andric } 25820b57cec5SDimitry Andric 25830b57cec5SDimitry Andric // Okay, we found the operation and type to use. 2584*480093f4SDimitry Andric SDValue Operation; 2585*480093f4SDimitry Andric if (IsStrict) { 2586*480093f4SDimitry Andric SDVTList VTs = DAG.getVTList(NewOutTy, MVT::Other); 2587*480093f4SDimitry Andric Operation = DAG.getNode(OpToUse, dl, VTs, N->getOperand(0), LegalOp); 2588*480093f4SDimitry Andric } else 2589*480093f4SDimitry Andric Operation = DAG.getNode(OpToUse, dl, NewOutTy, LegalOp); 25900b57cec5SDimitry Andric 25910b57cec5SDimitry Andric // Truncate the result of the extended FP_TO_*INT operation to the desired 25920b57cec5SDimitry Andric // size. 2593*480093f4SDimitry Andric SDValue Trunc = DAG.getNode(ISD::TRUNCATE, dl, DestVT, Operation); 2594*480093f4SDimitry Andric Results.push_back(Trunc); 2595*480093f4SDimitry Andric if (IsStrict) 2596*480093f4SDimitry Andric Results.push_back(Operation.getValue(1)); 25970b57cec5SDimitry Andric } 25980b57cec5SDimitry Andric 25990b57cec5SDimitry Andric /// Legalize a BITREVERSE scalar/vector operation as a series of mask + shifts. 26000b57cec5SDimitry Andric SDValue SelectionDAGLegalize::ExpandBITREVERSE(SDValue Op, const SDLoc &dl) { 26010b57cec5SDimitry Andric EVT VT = Op.getValueType(); 26020b57cec5SDimitry Andric EVT SHVT = TLI.getShiftAmountTy(VT, DAG.getDataLayout()); 26030b57cec5SDimitry Andric unsigned Sz = VT.getScalarSizeInBits(); 26040b57cec5SDimitry Andric 26050b57cec5SDimitry Andric SDValue Tmp, Tmp2, Tmp3; 26060b57cec5SDimitry Andric 26070b57cec5SDimitry Andric // If we can, perform BSWAP first and then the mask+swap the i4, then i2 26080b57cec5SDimitry Andric // and finally the i1 pairs. 26090b57cec5SDimitry Andric // TODO: We can easily support i4/i2 legal types if any target ever does. 26100b57cec5SDimitry Andric if (Sz >= 8 && isPowerOf2_32(Sz)) { 26110b57cec5SDimitry Andric // Create the masks - repeating the pattern every byte. 26120b57cec5SDimitry Andric APInt MaskHi4 = APInt::getSplat(Sz, APInt(8, 0xF0)); 26130b57cec5SDimitry Andric APInt MaskHi2 = APInt::getSplat(Sz, APInt(8, 0xCC)); 26140b57cec5SDimitry Andric APInt MaskHi1 = APInt::getSplat(Sz, APInt(8, 0xAA)); 26150b57cec5SDimitry Andric APInt MaskLo4 = APInt::getSplat(Sz, APInt(8, 0x0F)); 26160b57cec5SDimitry Andric APInt MaskLo2 = APInt::getSplat(Sz, APInt(8, 0x33)); 26170b57cec5SDimitry Andric APInt MaskLo1 = APInt::getSplat(Sz, APInt(8, 0x55)); 26180b57cec5SDimitry Andric 26190b57cec5SDimitry Andric // BSWAP if the type is wider than a single byte. 26200b57cec5SDimitry Andric Tmp = (Sz > 8 ? DAG.getNode(ISD::BSWAP, dl, VT, Op) : Op); 26210b57cec5SDimitry Andric 26220b57cec5SDimitry Andric // swap i4: ((V & 0xF0) >> 4) | ((V & 0x0F) << 4) 26230b57cec5SDimitry Andric Tmp2 = DAG.getNode(ISD::AND, dl, VT, Tmp, DAG.getConstant(MaskHi4, dl, VT)); 26240b57cec5SDimitry Andric Tmp3 = DAG.getNode(ISD::AND, dl, VT, Tmp, DAG.getConstant(MaskLo4, dl, VT)); 26250b57cec5SDimitry Andric Tmp2 = DAG.getNode(ISD::SRL, dl, VT, Tmp2, DAG.getConstant(4, dl, SHVT)); 26260b57cec5SDimitry Andric Tmp3 = DAG.getNode(ISD::SHL, dl, VT, Tmp3, DAG.getConstant(4, dl, SHVT)); 26270b57cec5SDimitry Andric Tmp = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3); 26280b57cec5SDimitry Andric 26290b57cec5SDimitry Andric // swap i2: ((V & 0xCC) >> 2) | ((V & 0x33) << 2) 26300b57cec5SDimitry Andric Tmp2 = DAG.getNode(ISD::AND, dl, VT, Tmp, DAG.getConstant(MaskHi2, dl, VT)); 26310b57cec5SDimitry Andric Tmp3 = DAG.getNode(ISD::AND, dl, VT, Tmp, DAG.getConstant(MaskLo2, dl, VT)); 26320b57cec5SDimitry Andric Tmp2 = DAG.getNode(ISD::SRL, dl, VT, Tmp2, DAG.getConstant(2, dl, SHVT)); 26330b57cec5SDimitry Andric Tmp3 = DAG.getNode(ISD::SHL, dl, VT, Tmp3, DAG.getConstant(2, dl, SHVT)); 26340b57cec5SDimitry Andric Tmp = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3); 26350b57cec5SDimitry Andric 26360b57cec5SDimitry Andric // swap i1: ((V & 0xAA) >> 1) | ((V & 0x55) << 1) 26370b57cec5SDimitry Andric Tmp2 = DAG.getNode(ISD::AND, dl, VT, Tmp, DAG.getConstant(MaskHi1, dl, VT)); 26380b57cec5SDimitry Andric Tmp3 = DAG.getNode(ISD::AND, dl, VT, Tmp, DAG.getConstant(MaskLo1, dl, VT)); 26390b57cec5SDimitry Andric Tmp2 = DAG.getNode(ISD::SRL, dl, VT, Tmp2, DAG.getConstant(1, dl, SHVT)); 26400b57cec5SDimitry Andric Tmp3 = DAG.getNode(ISD::SHL, dl, VT, Tmp3, DAG.getConstant(1, dl, SHVT)); 26410b57cec5SDimitry Andric Tmp = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3); 26420b57cec5SDimitry Andric return Tmp; 26430b57cec5SDimitry Andric } 26440b57cec5SDimitry Andric 26450b57cec5SDimitry Andric Tmp = DAG.getConstant(0, dl, VT); 26460b57cec5SDimitry Andric for (unsigned I = 0, J = Sz-1; I < Sz; ++I, --J) { 26470b57cec5SDimitry Andric if (I < J) 26480b57cec5SDimitry Andric Tmp2 = 26490b57cec5SDimitry Andric DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(J - I, dl, SHVT)); 26500b57cec5SDimitry Andric else 26510b57cec5SDimitry Andric Tmp2 = 26520b57cec5SDimitry Andric DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(I - J, dl, SHVT)); 26530b57cec5SDimitry Andric 26540b57cec5SDimitry Andric APInt Shift(Sz, 1); 26550b57cec5SDimitry Andric Shift <<= J; 26560b57cec5SDimitry Andric Tmp2 = DAG.getNode(ISD::AND, dl, VT, Tmp2, DAG.getConstant(Shift, dl, VT)); 26570b57cec5SDimitry Andric Tmp = DAG.getNode(ISD::OR, dl, VT, Tmp, Tmp2); 26580b57cec5SDimitry Andric } 26590b57cec5SDimitry Andric 26600b57cec5SDimitry Andric return Tmp; 26610b57cec5SDimitry Andric } 26620b57cec5SDimitry Andric 26630b57cec5SDimitry Andric /// Open code the operations for BSWAP of the specified operation. 26640b57cec5SDimitry Andric SDValue SelectionDAGLegalize::ExpandBSWAP(SDValue Op, const SDLoc &dl) { 26650b57cec5SDimitry Andric EVT VT = Op.getValueType(); 26660b57cec5SDimitry Andric EVT SHVT = TLI.getShiftAmountTy(VT, DAG.getDataLayout()); 26670b57cec5SDimitry Andric SDValue Tmp1, Tmp2, Tmp3, Tmp4, Tmp5, Tmp6, Tmp7, Tmp8; 26680b57cec5SDimitry Andric switch (VT.getSimpleVT().getScalarType().SimpleTy) { 26690b57cec5SDimitry Andric default: llvm_unreachable("Unhandled Expand type in BSWAP!"); 26700b57cec5SDimitry Andric case MVT::i16: 26710b57cec5SDimitry Andric // Use a rotate by 8. This can be further expanded if necessary. 26720b57cec5SDimitry Andric return DAG.getNode(ISD::ROTL, dl, VT, Op, DAG.getConstant(8, dl, SHVT)); 26730b57cec5SDimitry Andric case MVT::i32: 26740b57cec5SDimitry Andric Tmp4 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(24, dl, SHVT)); 26750b57cec5SDimitry Andric Tmp3 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(8, dl, SHVT)); 26760b57cec5SDimitry Andric Tmp2 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(8, dl, SHVT)); 26770b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(24, dl, SHVT)); 26780b57cec5SDimitry Andric Tmp3 = DAG.getNode(ISD::AND, dl, VT, Tmp3, 26790b57cec5SDimitry Andric DAG.getConstant(0xFF0000, dl, VT)); 26800b57cec5SDimitry Andric Tmp2 = DAG.getNode(ISD::AND, dl, VT, Tmp2, DAG.getConstant(0xFF00, dl, VT)); 26810b57cec5SDimitry Andric Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp3); 26820b57cec5SDimitry Andric Tmp2 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp1); 26830b57cec5SDimitry Andric return DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp2); 26840b57cec5SDimitry Andric case MVT::i64: 26850b57cec5SDimitry Andric Tmp8 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(56, dl, SHVT)); 26860b57cec5SDimitry Andric Tmp7 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(40, dl, SHVT)); 26870b57cec5SDimitry Andric Tmp6 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(24, dl, SHVT)); 26880b57cec5SDimitry Andric Tmp5 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(8, dl, SHVT)); 26890b57cec5SDimitry Andric Tmp4 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(8, dl, SHVT)); 26900b57cec5SDimitry Andric Tmp3 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(24, dl, SHVT)); 26910b57cec5SDimitry Andric Tmp2 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(40, dl, SHVT)); 26920b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(56, dl, SHVT)); 26930b57cec5SDimitry Andric Tmp7 = DAG.getNode(ISD::AND, dl, VT, Tmp7, 26940b57cec5SDimitry Andric DAG.getConstant(255ULL<<48, dl, VT)); 26950b57cec5SDimitry Andric Tmp6 = DAG.getNode(ISD::AND, dl, VT, Tmp6, 26960b57cec5SDimitry Andric DAG.getConstant(255ULL<<40, dl, VT)); 26970b57cec5SDimitry Andric Tmp5 = DAG.getNode(ISD::AND, dl, VT, Tmp5, 26980b57cec5SDimitry Andric DAG.getConstant(255ULL<<32, dl, VT)); 26990b57cec5SDimitry Andric Tmp4 = DAG.getNode(ISD::AND, dl, VT, Tmp4, 27000b57cec5SDimitry Andric DAG.getConstant(255ULL<<24, dl, VT)); 27010b57cec5SDimitry Andric Tmp3 = DAG.getNode(ISD::AND, dl, VT, Tmp3, 27020b57cec5SDimitry Andric DAG.getConstant(255ULL<<16, dl, VT)); 27030b57cec5SDimitry Andric Tmp2 = DAG.getNode(ISD::AND, dl, VT, Tmp2, 27040b57cec5SDimitry Andric DAG.getConstant(255ULL<<8 , dl, VT)); 27050b57cec5SDimitry Andric Tmp8 = DAG.getNode(ISD::OR, dl, VT, Tmp8, Tmp7); 27060b57cec5SDimitry Andric Tmp6 = DAG.getNode(ISD::OR, dl, VT, Tmp6, Tmp5); 27070b57cec5SDimitry Andric Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp3); 27080b57cec5SDimitry Andric Tmp2 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp1); 27090b57cec5SDimitry Andric Tmp8 = DAG.getNode(ISD::OR, dl, VT, Tmp8, Tmp6); 27100b57cec5SDimitry Andric Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp2); 27110b57cec5SDimitry Andric return DAG.getNode(ISD::OR, dl, VT, Tmp8, Tmp4); 27120b57cec5SDimitry Andric } 27130b57cec5SDimitry Andric } 27140b57cec5SDimitry Andric 27150b57cec5SDimitry Andric bool SelectionDAGLegalize::ExpandNode(SDNode *Node) { 27160b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Trying to expand node\n"); 27170b57cec5SDimitry Andric SmallVector<SDValue, 8> Results; 27180b57cec5SDimitry Andric SDLoc dl(Node); 27190b57cec5SDimitry Andric SDValue Tmp1, Tmp2, Tmp3, Tmp4; 27200b57cec5SDimitry Andric bool NeedInvert; 27210b57cec5SDimitry Andric switch (Node->getOpcode()) { 27220b57cec5SDimitry Andric case ISD::ABS: 27230b57cec5SDimitry Andric if (TLI.expandABS(Node, Tmp1, DAG)) 27240b57cec5SDimitry Andric Results.push_back(Tmp1); 27250b57cec5SDimitry Andric break; 27260b57cec5SDimitry Andric case ISD::CTPOP: 27270b57cec5SDimitry Andric if (TLI.expandCTPOP(Node, Tmp1, DAG)) 27280b57cec5SDimitry Andric Results.push_back(Tmp1); 27290b57cec5SDimitry Andric break; 27300b57cec5SDimitry Andric case ISD::CTLZ: 27310b57cec5SDimitry Andric case ISD::CTLZ_ZERO_UNDEF: 27320b57cec5SDimitry Andric if (TLI.expandCTLZ(Node, Tmp1, DAG)) 27330b57cec5SDimitry Andric Results.push_back(Tmp1); 27340b57cec5SDimitry Andric break; 27350b57cec5SDimitry Andric case ISD::CTTZ: 27360b57cec5SDimitry Andric case ISD::CTTZ_ZERO_UNDEF: 27370b57cec5SDimitry Andric if (TLI.expandCTTZ(Node, Tmp1, DAG)) 27380b57cec5SDimitry Andric Results.push_back(Tmp1); 27390b57cec5SDimitry Andric break; 27400b57cec5SDimitry Andric case ISD::BITREVERSE: 27410b57cec5SDimitry Andric Results.push_back(ExpandBITREVERSE(Node->getOperand(0), dl)); 27420b57cec5SDimitry Andric break; 27430b57cec5SDimitry Andric case ISD::BSWAP: 27440b57cec5SDimitry Andric Results.push_back(ExpandBSWAP(Node->getOperand(0), dl)); 27450b57cec5SDimitry Andric break; 27460b57cec5SDimitry Andric case ISD::FRAMEADDR: 27470b57cec5SDimitry Andric case ISD::RETURNADDR: 27480b57cec5SDimitry Andric case ISD::FRAME_TO_ARGS_OFFSET: 27490b57cec5SDimitry Andric Results.push_back(DAG.getConstant(0, dl, Node->getValueType(0))); 27500b57cec5SDimitry Andric break; 27510b57cec5SDimitry Andric case ISD::EH_DWARF_CFA: { 27520b57cec5SDimitry Andric SDValue CfaArg = DAG.getSExtOrTrunc(Node->getOperand(0), dl, 27530b57cec5SDimitry Andric TLI.getPointerTy(DAG.getDataLayout())); 27540b57cec5SDimitry Andric SDValue Offset = DAG.getNode(ISD::ADD, dl, 27550b57cec5SDimitry Andric CfaArg.getValueType(), 27560b57cec5SDimitry Andric DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl, 27570b57cec5SDimitry Andric CfaArg.getValueType()), 27580b57cec5SDimitry Andric CfaArg); 27590b57cec5SDimitry Andric SDValue FA = DAG.getNode( 27600b57cec5SDimitry Andric ISD::FRAMEADDR, dl, TLI.getPointerTy(DAG.getDataLayout()), 27610b57cec5SDimitry Andric DAG.getConstant(0, dl, TLI.getPointerTy(DAG.getDataLayout()))); 27620b57cec5SDimitry Andric Results.push_back(DAG.getNode(ISD::ADD, dl, FA.getValueType(), 27630b57cec5SDimitry Andric FA, Offset)); 27640b57cec5SDimitry Andric break; 27650b57cec5SDimitry Andric } 27660b57cec5SDimitry Andric case ISD::FLT_ROUNDS_: 27670b57cec5SDimitry Andric Results.push_back(DAG.getConstant(1, dl, Node->getValueType(0))); 27680b57cec5SDimitry Andric break; 27690b57cec5SDimitry Andric case ISD::EH_RETURN: 27700b57cec5SDimitry Andric case ISD::EH_LABEL: 27710b57cec5SDimitry Andric case ISD::PREFETCH: 27720b57cec5SDimitry Andric case ISD::VAEND: 27730b57cec5SDimitry Andric case ISD::EH_SJLJ_LONGJMP: 27740b57cec5SDimitry Andric // If the target didn't expand these, there's nothing to do, so just 27750b57cec5SDimitry Andric // preserve the chain and be done. 27760b57cec5SDimitry Andric Results.push_back(Node->getOperand(0)); 27770b57cec5SDimitry Andric break; 27780b57cec5SDimitry Andric case ISD::READCYCLECOUNTER: 27790b57cec5SDimitry Andric // If the target didn't expand this, just return 'zero' and preserve the 27800b57cec5SDimitry Andric // chain. 27810b57cec5SDimitry Andric Results.append(Node->getNumValues() - 1, 27820b57cec5SDimitry Andric DAG.getConstant(0, dl, Node->getValueType(0))); 27830b57cec5SDimitry Andric Results.push_back(Node->getOperand(0)); 27840b57cec5SDimitry Andric break; 27850b57cec5SDimitry Andric case ISD::EH_SJLJ_SETJMP: 27860b57cec5SDimitry Andric // If the target didn't expand this, just return 'zero' and preserve the 27870b57cec5SDimitry Andric // chain. 27880b57cec5SDimitry Andric Results.push_back(DAG.getConstant(0, dl, MVT::i32)); 27890b57cec5SDimitry Andric Results.push_back(Node->getOperand(0)); 27900b57cec5SDimitry Andric break; 27910b57cec5SDimitry Andric case ISD::ATOMIC_LOAD: { 27920b57cec5SDimitry Andric // There is no libcall for atomic load; fake it with ATOMIC_CMP_SWAP. 27930b57cec5SDimitry Andric SDValue Zero = DAG.getConstant(0, dl, Node->getValueType(0)); 27940b57cec5SDimitry Andric SDVTList VTs = DAG.getVTList(Node->getValueType(0), MVT::Other); 27950b57cec5SDimitry Andric SDValue Swap = DAG.getAtomicCmpSwap( 27960b57cec5SDimitry Andric ISD::ATOMIC_CMP_SWAP, dl, cast<AtomicSDNode>(Node)->getMemoryVT(), VTs, 27970b57cec5SDimitry Andric Node->getOperand(0), Node->getOperand(1), Zero, Zero, 27980b57cec5SDimitry Andric cast<AtomicSDNode>(Node)->getMemOperand()); 27990b57cec5SDimitry Andric Results.push_back(Swap.getValue(0)); 28000b57cec5SDimitry Andric Results.push_back(Swap.getValue(1)); 28010b57cec5SDimitry Andric break; 28020b57cec5SDimitry Andric } 28030b57cec5SDimitry Andric case ISD::ATOMIC_STORE: { 28040b57cec5SDimitry Andric // There is no libcall for atomic store; fake it with ATOMIC_SWAP. 28050b57cec5SDimitry Andric SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl, 28060b57cec5SDimitry Andric cast<AtomicSDNode>(Node)->getMemoryVT(), 28070b57cec5SDimitry Andric Node->getOperand(0), 28080b57cec5SDimitry Andric Node->getOperand(1), Node->getOperand(2), 28090b57cec5SDimitry Andric cast<AtomicSDNode>(Node)->getMemOperand()); 28100b57cec5SDimitry Andric Results.push_back(Swap.getValue(1)); 28110b57cec5SDimitry Andric break; 28120b57cec5SDimitry Andric } 28130b57cec5SDimitry Andric case ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS: { 28140b57cec5SDimitry Andric // Expanding an ATOMIC_CMP_SWAP_WITH_SUCCESS produces an ATOMIC_CMP_SWAP and 28150b57cec5SDimitry Andric // splits out the success value as a comparison. Expanding the resulting 28160b57cec5SDimitry Andric // ATOMIC_CMP_SWAP will produce a libcall. 28170b57cec5SDimitry Andric SDVTList VTs = DAG.getVTList(Node->getValueType(0), MVT::Other); 28180b57cec5SDimitry Andric SDValue Res = DAG.getAtomicCmpSwap( 28190b57cec5SDimitry Andric ISD::ATOMIC_CMP_SWAP, dl, cast<AtomicSDNode>(Node)->getMemoryVT(), VTs, 28200b57cec5SDimitry Andric Node->getOperand(0), Node->getOperand(1), Node->getOperand(2), 28210b57cec5SDimitry Andric Node->getOperand(3), cast<MemSDNode>(Node)->getMemOperand()); 28220b57cec5SDimitry Andric 28230b57cec5SDimitry Andric SDValue ExtRes = Res; 28240b57cec5SDimitry Andric SDValue LHS = Res; 28250b57cec5SDimitry Andric SDValue RHS = Node->getOperand(1); 28260b57cec5SDimitry Andric 28270b57cec5SDimitry Andric EVT AtomicType = cast<AtomicSDNode>(Node)->getMemoryVT(); 28280b57cec5SDimitry Andric EVT OuterType = Node->getValueType(0); 28290b57cec5SDimitry Andric switch (TLI.getExtendForAtomicOps()) { 28300b57cec5SDimitry Andric case ISD::SIGN_EXTEND: 28310b57cec5SDimitry Andric LHS = DAG.getNode(ISD::AssertSext, dl, OuterType, Res, 28320b57cec5SDimitry Andric DAG.getValueType(AtomicType)); 28330b57cec5SDimitry Andric RHS = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, OuterType, 28340b57cec5SDimitry Andric Node->getOperand(2), DAG.getValueType(AtomicType)); 28350b57cec5SDimitry Andric ExtRes = LHS; 28360b57cec5SDimitry Andric break; 28370b57cec5SDimitry Andric case ISD::ZERO_EXTEND: 28380b57cec5SDimitry Andric LHS = DAG.getNode(ISD::AssertZext, dl, OuterType, Res, 28390b57cec5SDimitry Andric DAG.getValueType(AtomicType)); 28400b57cec5SDimitry Andric RHS = DAG.getZeroExtendInReg(Node->getOperand(2), dl, AtomicType); 28410b57cec5SDimitry Andric ExtRes = LHS; 28420b57cec5SDimitry Andric break; 28430b57cec5SDimitry Andric case ISD::ANY_EXTEND: 28440b57cec5SDimitry Andric LHS = DAG.getZeroExtendInReg(Res, dl, AtomicType); 28450b57cec5SDimitry Andric RHS = DAG.getZeroExtendInReg(Node->getOperand(2), dl, AtomicType); 28460b57cec5SDimitry Andric break; 28470b57cec5SDimitry Andric default: 28480b57cec5SDimitry Andric llvm_unreachable("Invalid atomic op extension"); 28490b57cec5SDimitry Andric } 28500b57cec5SDimitry Andric 28510b57cec5SDimitry Andric SDValue Success = 28520b57cec5SDimitry Andric DAG.getSetCC(dl, Node->getValueType(1), LHS, RHS, ISD::SETEQ); 28530b57cec5SDimitry Andric 28540b57cec5SDimitry Andric Results.push_back(ExtRes.getValue(0)); 28550b57cec5SDimitry Andric Results.push_back(Success); 28560b57cec5SDimitry Andric Results.push_back(Res.getValue(1)); 28570b57cec5SDimitry Andric break; 28580b57cec5SDimitry Andric } 28590b57cec5SDimitry Andric case ISD::DYNAMIC_STACKALLOC: 28600b57cec5SDimitry Andric ExpandDYNAMIC_STACKALLOC(Node, Results); 28610b57cec5SDimitry Andric break; 28620b57cec5SDimitry Andric case ISD::MERGE_VALUES: 28630b57cec5SDimitry Andric for (unsigned i = 0; i < Node->getNumValues(); i++) 28640b57cec5SDimitry Andric Results.push_back(Node->getOperand(i)); 28650b57cec5SDimitry Andric break; 28660b57cec5SDimitry Andric case ISD::UNDEF: { 28670b57cec5SDimitry Andric EVT VT = Node->getValueType(0); 28680b57cec5SDimitry Andric if (VT.isInteger()) 28690b57cec5SDimitry Andric Results.push_back(DAG.getConstant(0, dl, VT)); 28700b57cec5SDimitry Andric else { 28710b57cec5SDimitry Andric assert(VT.isFloatingPoint() && "Unknown value type!"); 28720b57cec5SDimitry Andric Results.push_back(DAG.getConstantFP(0, dl, VT)); 28730b57cec5SDimitry Andric } 28740b57cec5SDimitry Andric break; 28750b57cec5SDimitry Andric } 28760b57cec5SDimitry Andric case ISD::STRICT_FP_ROUND: 2877*480093f4SDimitry Andric // When strict mode is enforced we can't do expansion because it 2878*480093f4SDimitry Andric // does not honor the "strict" properties. Only libcall is allowed. 2879*480093f4SDimitry Andric if (TLI.isStrictFPEnabled()) 2880*480093f4SDimitry Andric break; 2881*480093f4SDimitry Andric // We might as well mutate to FP_ROUND when FP_ROUND operation is legal 2882*480093f4SDimitry Andric // since this operation is more efficient than stack operation. 28838bcb0991SDimitry Andric if (TLI.getStrictFPOperationAction(Node->getOpcode(), 28848bcb0991SDimitry Andric Node->getValueType(0)) 28858bcb0991SDimitry Andric == TargetLowering::Legal) 28868bcb0991SDimitry Andric break; 2887*480093f4SDimitry Andric // We fall back to use stack operation when the FP_ROUND operation 2888*480093f4SDimitry Andric // isn't available. 28890b57cec5SDimitry Andric Tmp1 = EmitStackConvert(Node->getOperand(1), 28900b57cec5SDimitry Andric Node->getValueType(0), 28910b57cec5SDimitry Andric Node->getValueType(0), dl, Node->getOperand(0)); 28920b57cec5SDimitry Andric ReplaceNode(Node, Tmp1.getNode()); 28930b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Successfully expanded STRICT_FP_ROUND node\n"); 28940b57cec5SDimitry Andric return true; 28950b57cec5SDimitry Andric case ISD::FP_ROUND: 28960b57cec5SDimitry Andric case ISD::BITCAST: 28970b57cec5SDimitry Andric Tmp1 = EmitStackConvert(Node->getOperand(0), 28980b57cec5SDimitry Andric Node->getValueType(0), 28990b57cec5SDimitry Andric Node->getValueType(0), dl); 29000b57cec5SDimitry Andric Results.push_back(Tmp1); 29010b57cec5SDimitry Andric break; 29020b57cec5SDimitry Andric case ISD::STRICT_FP_EXTEND: 2903*480093f4SDimitry Andric // When strict mode is enforced we can't do expansion because it 2904*480093f4SDimitry Andric // does not honor the "strict" properties. Only libcall is allowed. 2905*480093f4SDimitry Andric if (TLI.isStrictFPEnabled()) 2906*480093f4SDimitry Andric break; 2907*480093f4SDimitry Andric // We might as well mutate to FP_EXTEND when FP_EXTEND operation is legal 2908*480093f4SDimitry Andric // since this operation is more efficient than stack operation. 29098bcb0991SDimitry Andric if (TLI.getStrictFPOperationAction(Node->getOpcode(), 29108bcb0991SDimitry Andric Node->getValueType(0)) 29118bcb0991SDimitry Andric == TargetLowering::Legal) 29128bcb0991SDimitry Andric break; 2913*480093f4SDimitry Andric // We fall back to use stack operation when the FP_EXTEND operation 2914*480093f4SDimitry Andric // isn't available. 29150b57cec5SDimitry Andric Tmp1 = EmitStackConvert(Node->getOperand(1), 29160b57cec5SDimitry Andric Node->getOperand(1).getValueType(), 29170b57cec5SDimitry Andric Node->getValueType(0), dl, Node->getOperand(0)); 29180b57cec5SDimitry Andric ReplaceNode(Node, Tmp1.getNode()); 29190b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Successfully expanded STRICT_FP_EXTEND node\n"); 29200b57cec5SDimitry Andric return true; 29210b57cec5SDimitry Andric case ISD::FP_EXTEND: 29220b57cec5SDimitry Andric Tmp1 = EmitStackConvert(Node->getOperand(0), 29230b57cec5SDimitry Andric Node->getOperand(0).getValueType(), 29240b57cec5SDimitry Andric Node->getValueType(0), dl); 29250b57cec5SDimitry Andric Results.push_back(Tmp1); 29260b57cec5SDimitry Andric break; 29270b57cec5SDimitry Andric case ISD::SIGN_EXTEND_INREG: { 29280b57cec5SDimitry Andric EVT ExtraVT = cast<VTSDNode>(Node->getOperand(1))->getVT(); 29290b57cec5SDimitry Andric EVT VT = Node->getValueType(0); 29300b57cec5SDimitry Andric 29310b57cec5SDimitry Andric // An in-register sign-extend of a boolean is a negation: 29320b57cec5SDimitry Andric // 'true' (1) sign-extended is -1. 29330b57cec5SDimitry Andric // 'false' (0) sign-extended is 0. 29340b57cec5SDimitry Andric // However, we must mask the high bits of the source operand because the 29350b57cec5SDimitry Andric // SIGN_EXTEND_INREG does not guarantee that the high bits are already zero. 29360b57cec5SDimitry Andric 29370b57cec5SDimitry Andric // TODO: Do this for vectors too? 29380b57cec5SDimitry Andric if (ExtraVT.getSizeInBits() == 1) { 29390b57cec5SDimitry Andric SDValue One = DAG.getConstant(1, dl, VT); 29400b57cec5SDimitry Andric SDValue And = DAG.getNode(ISD::AND, dl, VT, Node->getOperand(0), One); 29410b57cec5SDimitry Andric SDValue Zero = DAG.getConstant(0, dl, VT); 29420b57cec5SDimitry Andric SDValue Neg = DAG.getNode(ISD::SUB, dl, VT, Zero, And); 29430b57cec5SDimitry Andric Results.push_back(Neg); 29440b57cec5SDimitry Andric break; 29450b57cec5SDimitry Andric } 29460b57cec5SDimitry Andric 29470b57cec5SDimitry Andric // NOTE: we could fall back on load/store here too for targets without 29480b57cec5SDimitry Andric // SRA. However, it is doubtful that any exist. 29490b57cec5SDimitry Andric EVT ShiftAmountTy = TLI.getShiftAmountTy(VT, DAG.getDataLayout()); 29500b57cec5SDimitry Andric unsigned BitsDiff = VT.getScalarSizeInBits() - 29510b57cec5SDimitry Andric ExtraVT.getScalarSizeInBits(); 29520b57cec5SDimitry Andric SDValue ShiftCst = DAG.getConstant(BitsDiff, dl, ShiftAmountTy); 29530b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::SHL, dl, Node->getValueType(0), 29540b57cec5SDimitry Andric Node->getOperand(0), ShiftCst); 29550b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::SRA, dl, Node->getValueType(0), Tmp1, ShiftCst); 29560b57cec5SDimitry Andric Results.push_back(Tmp1); 29570b57cec5SDimitry Andric break; 29580b57cec5SDimitry Andric } 29590b57cec5SDimitry Andric case ISD::UINT_TO_FP: 2960*480093f4SDimitry Andric case ISD::STRICT_UINT_TO_FP: 2961*480093f4SDimitry Andric if (TLI.expandUINT_TO_FP(Node, Tmp1, Tmp2, DAG)) { 29620b57cec5SDimitry Andric Results.push_back(Tmp1); 2963*480093f4SDimitry Andric if (Node->isStrictFPOpcode()) 2964*480093f4SDimitry Andric Results.push_back(Tmp2); 29650b57cec5SDimitry Andric break; 29660b57cec5SDimitry Andric } 29670b57cec5SDimitry Andric LLVM_FALLTHROUGH; 29680b57cec5SDimitry Andric case ISD::SINT_TO_FP: 2969*480093f4SDimitry Andric case ISD::STRICT_SINT_TO_FP: 2970*480093f4SDimitry Andric Tmp1 = ExpandLegalINT_TO_FP(Node, Tmp2); 29710b57cec5SDimitry Andric Results.push_back(Tmp1); 2972*480093f4SDimitry Andric if (Node->isStrictFPOpcode()) 2973*480093f4SDimitry Andric Results.push_back(Tmp2); 29740b57cec5SDimitry Andric break; 29750b57cec5SDimitry Andric case ISD::FP_TO_SINT: 29760b57cec5SDimitry Andric if (TLI.expandFP_TO_SINT(Node, Tmp1, DAG)) 29770b57cec5SDimitry Andric Results.push_back(Tmp1); 29780b57cec5SDimitry Andric break; 29798bcb0991SDimitry Andric case ISD::STRICT_FP_TO_SINT: 29808bcb0991SDimitry Andric if (TLI.expandFP_TO_SINT(Node, Tmp1, DAG)) { 29818bcb0991SDimitry Andric ReplaceNode(Node, Tmp1.getNode()); 29828bcb0991SDimitry Andric LLVM_DEBUG(dbgs() << "Successfully expanded STRICT_FP_TO_SINT node\n"); 29838bcb0991SDimitry Andric return true; 29848bcb0991SDimitry Andric } 29858bcb0991SDimitry Andric break; 29860b57cec5SDimitry Andric case ISD::FP_TO_UINT: 29878bcb0991SDimitry Andric if (TLI.expandFP_TO_UINT(Node, Tmp1, Tmp2, DAG)) 29880b57cec5SDimitry Andric Results.push_back(Tmp1); 29890b57cec5SDimitry Andric break; 29908bcb0991SDimitry Andric case ISD::STRICT_FP_TO_UINT: 29918bcb0991SDimitry Andric if (TLI.expandFP_TO_UINT(Node, Tmp1, Tmp2, DAG)) { 29928bcb0991SDimitry Andric // Relink the chain. 29938bcb0991SDimitry Andric DAG.ReplaceAllUsesOfValueWith(SDValue(Node,1), Tmp2); 29948bcb0991SDimitry Andric // Replace the new UINT result. 29958bcb0991SDimitry Andric ReplaceNodeWithValue(SDValue(Node, 0), Tmp1); 29968bcb0991SDimitry Andric LLVM_DEBUG(dbgs() << "Successfully expanded STRICT_FP_TO_UINT node\n"); 29978bcb0991SDimitry Andric return true; 29988bcb0991SDimitry Andric } 29990b57cec5SDimitry Andric break; 30000b57cec5SDimitry Andric case ISD::VAARG: 30010b57cec5SDimitry Andric Results.push_back(DAG.expandVAArg(Node)); 30020b57cec5SDimitry Andric Results.push_back(Results[0].getValue(1)); 30030b57cec5SDimitry Andric break; 30040b57cec5SDimitry Andric case ISD::VACOPY: 30050b57cec5SDimitry Andric Results.push_back(DAG.expandVACopy(Node)); 30060b57cec5SDimitry Andric break; 30070b57cec5SDimitry Andric case ISD::EXTRACT_VECTOR_ELT: 30080b57cec5SDimitry Andric if (Node->getOperand(0).getValueType().getVectorNumElements() == 1) 30090b57cec5SDimitry Andric // This must be an access of the only element. Return it. 30100b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::BITCAST, dl, Node->getValueType(0), 30110b57cec5SDimitry Andric Node->getOperand(0)); 30120b57cec5SDimitry Andric else 30130b57cec5SDimitry Andric Tmp1 = ExpandExtractFromVectorThroughStack(SDValue(Node, 0)); 30140b57cec5SDimitry Andric Results.push_back(Tmp1); 30150b57cec5SDimitry Andric break; 30160b57cec5SDimitry Andric case ISD::EXTRACT_SUBVECTOR: 30170b57cec5SDimitry Andric Results.push_back(ExpandExtractFromVectorThroughStack(SDValue(Node, 0))); 30180b57cec5SDimitry Andric break; 30190b57cec5SDimitry Andric case ISD::INSERT_SUBVECTOR: 30200b57cec5SDimitry Andric Results.push_back(ExpandInsertToVectorThroughStack(SDValue(Node, 0))); 30210b57cec5SDimitry Andric break; 30220b57cec5SDimitry Andric case ISD::CONCAT_VECTORS: 30230b57cec5SDimitry Andric Results.push_back(ExpandVectorBuildThroughStack(Node)); 30240b57cec5SDimitry Andric break; 30250b57cec5SDimitry Andric case ISD::SCALAR_TO_VECTOR: 30260b57cec5SDimitry Andric Results.push_back(ExpandSCALAR_TO_VECTOR(Node)); 30270b57cec5SDimitry Andric break; 30280b57cec5SDimitry Andric case ISD::INSERT_VECTOR_ELT: 30290b57cec5SDimitry Andric Results.push_back(ExpandINSERT_VECTOR_ELT(Node->getOperand(0), 30300b57cec5SDimitry Andric Node->getOperand(1), 30310b57cec5SDimitry Andric Node->getOperand(2), dl)); 30320b57cec5SDimitry Andric break; 30330b57cec5SDimitry Andric case ISD::VECTOR_SHUFFLE: { 30340b57cec5SDimitry Andric SmallVector<int, 32> NewMask; 30350b57cec5SDimitry Andric ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(Node)->getMask(); 30360b57cec5SDimitry Andric 30370b57cec5SDimitry Andric EVT VT = Node->getValueType(0); 30380b57cec5SDimitry Andric EVT EltVT = VT.getVectorElementType(); 30390b57cec5SDimitry Andric SDValue Op0 = Node->getOperand(0); 30400b57cec5SDimitry Andric SDValue Op1 = Node->getOperand(1); 30410b57cec5SDimitry Andric if (!TLI.isTypeLegal(EltVT)) { 30420b57cec5SDimitry Andric EVT NewEltVT = TLI.getTypeToTransformTo(*DAG.getContext(), EltVT); 30430b57cec5SDimitry Andric 30440b57cec5SDimitry Andric // BUILD_VECTOR operands are allowed to be wider than the element type. 30450b57cec5SDimitry Andric // But if NewEltVT is smaller that EltVT the BUILD_VECTOR does not accept 30460b57cec5SDimitry Andric // it. 30470b57cec5SDimitry Andric if (NewEltVT.bitsLT(EltVT)) { 30480b57cec5SDimitry Andric // Convert shuffle node. 30490b57cec5SDimitry Andric // If original node was v4i64 and the new EltVT is i32, 30500b57cec5SDimitry Andric // cast operands to v8i32 and re-build the mask. 30510b57cec5SDimitry Andric 30520b57cec5SDimitry Andric // Calculate new VT, the size of the new VT should be equal to original. 30530b57cec5SDimitry Andric EVT NewVT = 30540b57cec5SDimitry Andric EVT::getVectorVT(*DAG.getContext(), NewEltVT, 30550b57cec5SDimitry Andric VT.getSizeInBits() / NewEltVT.getSizeInBits()); 30560b57cec5SDimitry Andric assert(NewVT.bitsEq(VT)); 30570b57cec5SDimitry Andric 30580b57cec5SDimitry Andric // cast operands to new VT 30590b57cec5SDimitry Andric Op0 = DAG.getNode(ISD::BITCAST, dl, NewVT, Op0); 30600b57cec5SDimitry Andric Op1 = DAG.getNode(ISD::BITCAST, dl, NewVT, Op1); 30610b57cec5SDimitry Andric 30620b57cec5SDimitry Andric // Convert the shuffle mask 30630b57cec5SDimitry Andric unsigned int factor = 30640b57cec5SDimitry Andric NewVT.getVectorNumElements()/VT.getVectorNumElements(); 30650b57cec5SDimitry Andric 30660b57cec5SDimitry Andric // EltVT gets smaller 30670b57cec5SDimitry Andric assert(factor > 0); 30680b57cec5SDimitry Andric 30690b57cec5SDimitry Andric for (unsigned i = 0; i < VT.getVectorNumElements(); ++i) { 30700b57cec5SDimitry Andric if (Mask[i] < 0) { 30710b57cec5SDimitry Andric for (unsigned fi = 0; fi < factor; ++fi) 30720b57cec5SDimitry Andric NewMask.push_back(Mask[i]); 30730b57cec5SDimitry Andric } 30740b57cec5SDimitry Andric else { 30750b57cec5SDimitry Andric for (unsigned fi = 0; fi < factor; ++fi) 30760b57cec5SDimitry Andric NewMask.push_back(Mask[i]*factor+fi); 30770b57cec5SDimitry Andric } 30780b57cec5SDimitry Andric } 30790b57cec5SDimitry Andric Mask = NewMask; 30800b57cec5SDimitry Andric VT = NewVT; 30810b57cec5SDimitry Andric } 30820b57cec5SDimitry Andric EltVT = NewEltVT; 30830b57cec5SDimitry Andric } 30840b57cec5SDimitry Andric unsigned NumElems = VT.getVectorNumElements(); 30850b57cec5SDimitry Andric SmallVector<SDValue, 16> Ops; 30860b57cec5SDimitry Andric for (unsigned i = 0; i != NumElems; ++i) { 30870b57cec5SDimitry Andric if (Mask[i] < 0) { 30880b57cec5SDimitry Andric Ops.push_back(DAG.getUNDEF(EltVT)); 30890b57cec5SDimitry Andric continue; 30900b57cec5SDimitry Andric } 30910b57cec5SDimitry Andric unsigned Idx = Mask[i]; 30920b57cec5SDimitry Andric if (Idx < NumElems) 30930b57cec5SDimitry Andric Ops.push_back(DAG.getNode( 30940b57cec5SDimitry Andric ISD::EXTRACT_VECTOR_ELT, dl, EltVT, Op0, 30950b57cec5SDimitry Andric DAG.getConstant(Idx, dl, TLI.getVectorIdxTy(DAG.getDataLayout())))); 30960b57cec5SDimitry Andric else 30970b57cec5SDimitry Andric Ops.push_back(DAG.getNode( 30980b57cec5SDimitry Andric ISD::EXTRACT_VECTOR_ELT, dl, EltVT, Op1, 30990b57cec5SDimitry Andric DAG.getConstant(Idx - NumElems, dl, 31000b57cec5SDimitry Andric TLI.getVectorIdxTy(DAG.getDataLayout())))); 31010b57cec5SDimitry Andric } 31020b57cec5SDimitry Andric 31030b57cec5SDimitry Andric Tmp1 = DAG.getBuildVector(VT, dl, Ops); 31040b57cec5SDimitry Andric // We may have changed the BUILD_VECTOR type. Cast it back to the Node type. 31050b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::BITCAST, dl, Node->getValueType(0), Tmp1); 31060b57cec5SDimitry Andric Results.push_back(Tmp1); 31070b57cec5SDimitry Andric break; 31080b57cec5SDimitry Andric } 31090b57cec5SDimitry Andric case ISD::EXTRACT_ELEMENT: { 31100b57cec5SDimitry Andric EVT OpTy = Node->getOperand(0).getValueType(); 31110b57cec5SDimitry Andric if (cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue()) { 31120b57cec5SDimitry Andric // 1 -> Hi 31130b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::SRL, dl, OpTy, Node->getOperand(0), 31140b57cec5SDimitry Andric DAG.getConstant(OpTy.getSizeInBits() / 2, dl, 31150b57cec5SDimitry Andric TLI.getShiftAmountTy( 31160b57cec5SDimitry Andric Node->getOperand(0).getValueType(), 31170b57cec5SDimitry Andric DAG.getDataLayout()))); 31180b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::TRUNCATE, dl, Node->getValueType(0), Tmp1); 31190b57cec5SDimitry Andric } else { 31200b57cec5SDimitry Andric // 0 -> Lo 31210b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::TRUNCATE, dl, Node->getValueType(0), 31220b57cec5SDimitry Andric Node->getOperand(0)); 31230b57cec5SDimitry Andric } 31240b57cec5SDimitry Andric Results.push_back(Tmp1); 31250b57cec5SDimitry Andric break; 31260b57cec5SDimitry Andric } 31270b57cec5SDimitry Andric case ISD::STACKSAVE: 31280b57cec5SDimitry Andric // Expand to CopyFromReg if the target set 31290b57cec5SDimitry Andric // StackPointerRegisterToSaveRestore. 31300b57cec5SDimitry Andric if (unsigned SP = TLI.getStackPointerRegisterToSaveRestore()) { 31310b57cec5SDimitry Andric Results.push_back(DAG.getCopyFromReg(Node->getOperand(0), dl, SP, 31320b57cec5SDimitry Andric Node->getValueType(0))); 31330b57cec5SDimitry Andric Results.push_back(Results[0].getValue(1)); 31340b57cec5SDimitry Andric } else { 31350b57cec5SDimitry Andric Results.push_back(DAG.getUNDEF(Node->getValueType(0))); 31360b57cec5SDimitry Andric Results.push_back(Node->getOperand(0)); 31370b57cec5SDimitry Andric } 31380b57cec5SDimitry Andric break; 31390b57cec5SDimitry Andric case ISD::STACKRESTORE: 31400b57cec5SDimitry Andric // Expand to CopyToReg if the target set 31410b57cec5SDimitry Andric // StackPointerRegisterToSaveRestore. 31420b57cec5SDimitry Andric if (unsigned SP = TLI.getStackPointerRegisterToSaveRestore()) { 31430b57cec5SDimitry Andric Results.push_back(DAG.getCopyToReg(Node->getOperand(0), dl, SP, 31440b57cec5SDimitry Andric Node->getOperand(1))); 31450b57cec5SDimitry Andric } else { 31460b57cec5SDimitry Andric Results.push_back(Node->getOperand(0)); 31470b57cec5SDimitry Andric } 31480b57cec5SDimitry Andric break; 31490b57cec5SDimitry Andric case ISD::GET_DYNAMIC_AREA_OFFSET: 31500b57cec5SDimitry Andric Results.push_back(DAG.getConstant(0, dl, Node->getValueType(0))); 31510b57cec5SDimitry Andric Results.push_back(Results[0].getValue(0)); 31520b57cec5SDimitry Andric break; 31530b57cec5SDimitry Andric case ISD::FCOPYSIGN: 31540b57cec5SDimitry Andric Results.push_back(ExpandFCOPYSIGN(Node)); 31550b57cec5SDimitry Andric break; 31560b57cec5SDimitry Andric case ISD::FNEG: 31570b57cec5SDimitry Andric // Expand Y = FNEG(X) -> Y = SUB -0.0, X 31580b57cec5SDimitry Andric Tmp1 = DAG.getConstantFP(-0.0, dl, Node->getValueType(0)); 31590b57cec5SDimitry Andric // TODO: If FNEG has fast-math-flags, propagate them to the FSUB. 31600b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::FSUB, dl, Node->getValueType(0), Tmp1, 31610b57cec5SDimitry Andric Node->getOperand(0)); 31620b57cec5SDimitry Andric Results.push_back(Tmp1); 31630b57cec5SDimitry Andric break; 31640b57cec5SDimitry Andric case ISD::FABS: 31650b57cec5SDimitry Andric Results.push_back(ExpandFABS(Node)); 31660b57cec5SDimitry Andric break; 31670b57cec5SDimitry Andric case ISD::SMIN: 31680b57cec5SDimitry Andric case ISD::SMAX: 31690b57cec5SDimitry Andric case ISD::UMIN: 31700b57cec5SDimitry Andric case ISD::UMAX: { 31710b57cec5SDimitry Andric // Expand Y = MAX(A, B) -> Y = (A > B) ? A : B 31720b57cec5SDimitry Andric ISD::CondCode Pred; 31730b57cec5SDimitry Andric switch (Node->getOpcode()) { 31740b57cec5SDimitry Andric default: llvm_unreachable("How did we get here?"); 31750b57cec5SDimitry Andric case ISD::SMAX: Pred = ISD::SETGT; break; 31760b57cec5SDimitry Andric case ISD::SMIN: Pred = ISD::SETLT; break; 31770b57cec5SDimitry Andric case ISD::UMAX: Pred = ISD::SETUGT; break; 31780b57cec5SDimitry Andric case ISD::UMIN: Pred = ISD::SETULT; break; 31790b57cec5SDimitry Andric } 31800b57cec5SDimitry Andric Tmp1 = Node->getOperand(0); 31810b57cec5SDimitry Andric Tmp2 = Node->getOperand(1); 31820b57cec5SDimitry Andric Tmp1 = DAG.getSelectCC(dl, Tmp1, Tmp2, Tmp1, Tmp2, Pred); 31830b57cec5SDimitry Andric Results.push_back(Tmp1); 31840b57cec5SDimitry Andric break; 31850b57cec5SDimitry Andric } 31860b57cec5SDimitry Andric case ISD::FMINNUM: 31870b57cec5SDimitry Andric case ISD::FMAXNUM: { 31880b57cec5SDimitry Andric if (SDValue Expanded = TLI.expandFMINNUM_FMAXNUM(Node, DAG)) 31890b57cec5SDimitry Andric Results.push_back(Expanded); 31900b57cec5SDimitry Andric break; 31910b57cec5SDimitry Andric } 31920b57cec5SDimitry Andric case ISD::FSIN: 31930b57cec5SDimitry Andric case ISD::FCOS: { 31940b57cec5SDimitry Andric EVT VT = Node->getValueType(0); 31950b57cec5SDimitry Andric // Turn fsin / fcos into ISD::FSINCOS node if there are a pair of fsin / 31960b57cec5SDimitry Andric // fcos which share the same operand and both are used. 31970b57cec5SDimitry Andric if ((TLI.isOperationLegalOrCustom(ISD::FSINCOS, VT) || 31980b57cec5SDimitry Andric isSinCosLibcallAvailable(Node, TLI)) 31990b57cec5SDimitry Andric && useSinCos(Node)) { 32000b57cec5SDimitry Andric SDVTList VTs = DAG.getVTList(VT, VT); 32010b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::FSINCOS, dl, VTs, Node->getOperand(0)); 32020b57cec5SDimitry Andric if (Node->getOpcode() == ISD::FCOS) 32030b57cec5SDimitry Andric Tmp1 = Tmp1.getValue(1); 32040b57cec5SDimitry Andric Results.push_back(Tmp1); 32050b57cec5SDimitry Andric } 32060b57cec5SDimitry Andric break; 32070b57cec5SDimitry Andric } 32080b57cec5SDimitry Andric case ISD::FMAD: 32090b57cec5SDimitry Andric llvm_unreachable("Illegal fmad should never be formed"); 32100b57cec5SDimitry Andric 32110b57cec5SDimitry Andric case ISD::FP16_TO_FP: 32120b57cec5SDimitry Andric if (Node->getValueType(0) != MVT::f32) { 32130b57cec5SDimitry Andric // We can extend to types bigger than f32 in two steps without changing 32140b57cec5SDimitry Andric // the result. Since "f16 -> f32" is much more commonly available, give 32150b57cec5SDimitry Andric // CodeGen the option of emitting that before resorting to a libcall. 32160b57cec5SDimitry Andric SDValue Res = 32170b57cec5SDimitry Andric DAG.getNode(ISD::FP16_TO_FP, dl, MVT::f32, Node->getOperand(0)); 32180b57cec5SDimitry Andric Results.push_back( 32190b57cec5SDimitry Andric DAG.getNode(ISD::FP_EXTEND, dl, Node->getValueType(0), Res)); 32200b57cec5SDimitry Andric } 32210b57cec5SDimitry Andric break; 32220b57cec5SDimitry Andric case ISD::FP_TO_FP16: 32230b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Legalizing FP_TO_FP16\n"); 32240b57cec5SDimitry Andric if (!TLI.useSoftFloat() && TM.Options.UnsafeFPMath) { 32250b57cec5SDimitry Andric SDValue Op = Node->getOperand(0); 32260b57cec5SDimitry Andric MVT SVT = Op.getSimpleValueType(); 32270b57cec5SDimitry Andric if ((SVT == MVT::f64 || SVT == MVT::f80) && 32280b57cec5SDimitry Andric TLI.isOperationLegalOrCustom(ISD::FP_TO_FP16, MVT::f32)) { 32290b57cec5SDimitry Andric // Under fastmath, we can expand this node into a fround followed by 32300b57cec5SDimitry Andric // a float-half conversion. 32310b57cec5SDimitry Andric SDValue FloatVal = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Op, 32320b57cec5SDimitry Andric DAG.getIntPtrConstant(0, dl)); 32330b57cec5SDimitry Andric Results.push_back( 32340b57cec5SDimitry Andric DAG.getNode(ISD::FP_TO_FP16, dl, Node->getValueType(0), FloatVal)); 32350b57cec5SDimitry Andric } 32360b57cec5SDimitry Andric } 32370b57cec5SDimitry Andric break; 32380b57cec5SDimitry Andric case ISD::ConstantFP: { 32390b57cec5SDimitry Andric ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Node); 32400b57cec5SDimitry Andric // Check to see if this FP immediate is already legal. 32410b57cec5SDimitry Andric // If this is a legal constant, turn it into a TargetConstantFP node. 32420b57cec5SDimitry Andric if (!TLI.isFPImmLegal(CFP->getValueAPF(), Node->getValueType(0), 32430b57cec5SDimitry Andric DAG.getMachineFunction().getFunction().hasOptSize())) 32440b57cec5SDimitry Andric Results.push_back(ExpandConstantFP(CFP, true)); 32450b57cec5SDimitry Andric break; 32460b57cec5SDimitry Andric } 32470b57cec5SDimitry Andric case ISD::Constant: { 32480b57cec5SDimitry Andric ConstantSDNode *CP = cast<ConstantSDNode>(Node); 32490b57cec5SDimitry Andric Results.push_back(ExpandConstant(CP)); 32500b57cec5SDimitry Andric break; 32510b57cec5SDimitry Andric } 32520b57cec5SDimitry Andric case ISD::FSUB: { 32530b57cec5SDimitry Andric EVT VT = Node->getValueType(0); 32540b57cec5SDimitry Andric if (TLI.isOperationLegalOrCustom(ISD::FADD, VT) && 32550b57cec5SDimitry Andric TLI.isOperationLegalOrCustom(ISD::FNEG, VT)) { 32560b57cec5SDimitry Andric const SDNodeFlags Flags = Node->getFlags(); 32570b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::FNEG, dl, VT, Node->getOperand(1)); 32580b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::FADD, dl, VT, Node->getOperand(0), Tmp1, Flags); 32590b57cec5SDimitry Andric Results.push_back(Tmp1); 32600b57cec5SDimitry Andric } 32610b57cec5SDimitry Andric break; 32620b57cec5SDimitry Andric } 32630b57cec5SDimitry Andric case ISD::SUB: { 32640b57cec5SDimitry Andric EVT VT = Node->getValueType(0); 32650b57cec5SDimitry Andric assert(TLI.isOperationLegalOrCustom(ISD::ADD, VT) && 32660b57cec5SDimitry Andric TLI.isOperationLegalOrCustom(ISD::XOR, VT) && 32670b57cec5SDimitry Andric "Don't know how to expand this subtraction!"); 32680b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::XOR, dl, VT, Node->getOperand(1), 32690b57cec5SDimitry Andric DAG.getConstant(APInt::getAllOnesValue(VT.getSizeInBits()), dl, 32700b57cec5SDimitry Andric VT)); 32710b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::ADD, dl, VT, Tmp1, DAG.getConstant(1, dl, VT)); 32720b57cec5SDimitry Andric Results.push_back(DAG.getNode(ISD::ADD, dl, VT, Node->getOperand(0), Tmp1)); 32730b57cec5SDimitry Andric break; 32740b57cec5SDimitry Andric } 32750b57cec5SDimitry Andric case ISD::UREM: 32760b57cec5SDimitry Andric case ISD::SREM: { 32770b57cec5SDimitry Andric EVT VT = Node->getValueType(0); 32780b57cec5SDimitry Andric bool isSigned = Node->getOpcode() == ISD::SREM; 32790b57cec5SDimitry Andric unsigned DivOpc = isSigned ? ISD::SDIV : ISD::UDIV; 32800b57cec5SDimitry Andric unsigned DivRemOpc = isSigned ? ISD::SDIVREM : ISD::UDIVREM; 32810b57cec5SDimitry Andric Tmp2 = Node->getOperand(0); 32820b57cec5SDimitry Andric Tmp3 = Node->getOperand(1); 32830b57cec5SDimitry Andric if (TLI.isOperationLegalOrCustom(DivRemOpc, VT)) { 32840b57cec5SDimitry Andric SDVTList VTs = DAG.getVTList(VT, VT); 32850b57cec5SDimitry Andric Tmp1 = DAG.getNode(DivRemOpc, dl, VTs, Tmp2, Tmp3).getValue(1); 32860b57cec5SDimitry Andric Results.push_back(Tmp1); 32870b57cec5SDimitry Andric } else if (TLI.isOperationLegalOrCustom(DivOpc, VT)) { 32880b57cec5SDimitry Andric // X % Y -> X-X/Y*Y 32890b57cec5SDimitry Andric Tmp1 = DAG.getNode(DivOpc, dl, VT, Tmp2, Tmp3); 32900b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::MUL, dl, VT, Tmp1, Tmp3); 32910b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::SUB, dl, VT, Tmp2, Tmp1); 32920b57cec5SDimitry Andric Results.push_back(Tmp1); 32930b57cec5SDimitry Andric } 32940b57cec5SDimitry Andric break; 32950b57cec5SDimitry Andric } 32960b57cec5SDimitry Andric case ISD::UDIV: 32970b57cec5SDimitry Andric case ISD::SDIV: { 32980b57cec5SDimitry Andric bool isSigned = Node->getOpcode() == ISD::SDIV; 32990b57cec5SDimitry Andric unsigned DivRemOpc = isSigned ? ISD::SDIVREM : ISD::UDIVREM; 33000b57cec5SDimitry Andric EVT VT = Node->getValueType(0); 33010b57cec5SDimitry Andric if (TLI.isOperationLegalOrCustom(DivRemOpc, VT)) { 33020b57cec5SDimitry Andric SDVTList VTs = DAG.getVTList(VT, VT); 33030b57cec5SDimitry Andric Tmp1 = DAG.getNode(DivRemOpc, dl, VTs, Node->getOperand(0), 33040b57cec5SDimitry Andric Node->getOperand(1)); 33050b57cec5SDimitry Andric Results.push_back(Tmp1); 33060b57cec5SDimitry Andric } 33070b57cec5SDimitry Andric break; 33080b57cec5SDimitry Andric } 33090b57cec5SDimitry Andric case ISD::MULHU: 33100b57cec5SDimitry Andric case ISD::MULHS: { 33110b57cec5SDimitry Andric unsigned ExpandOpcode = 33120b57cec5SDimitry Andric Node->getOpcode() == ISD::MULHU ? ISD::UMUL_LOHI : ISD::SMUL_LOHI; 33130b57cec5SDimitry Andric EVT VT = Node->getValueType(0); 33140b57cec5SDimitry Andric SDVTList VTs = DAG.getVTList(VT, VT); 33150b57cec5SDimitry Andric 33160b57cec5SDimitry Andric Tmp1 = DAG.getNode(ExpandOpcode, dl, VTs, Node->getOperand(0), 33170b57cec5SDimitry Andric Node->getOperand(1)); 33180b57cec5SDimitry Andric Results.push_back(Tmp1.getValue(1)); 33190b57cec5SDimitry Andric break; 33200b57cec5SDimitry Andric } 33210b57cec5SDimitry Andric case ISD::UMUL_LOHI: 33220b57cec5SDimitry Andric case ISD::SMUL_LOHI: { 33230b57cec5SDimitry Andric SDValue LHS = Node->getOperand(0); 33240b57cec5SDimitry Andric SDValue RHS = Node->getOperand(1); 33250b57cec5SDimitry Andric MVT VT = LHS.getSimpleValueType(); 33260b57cec5SDimitry Andric unsigned MULHOpcode = 33270b57cec5SDimitry Andric Node->getOpcode() == ISD::UMUL_LOHI ? ISD::MULHU : ISD::MULHS; 33280b57cec5SDimitry Andric 33290b57cec5SDimitry Andric if (TLI.isOperationLegalOrCustom(MULHOpcode, VT)) { 33300b57cec5SDimitry Andric Results.push_back(DAG.getNode(ISD::MUL, dl, VT, LHS, RHS)); 33310b57cec5SDimitry Andric Results.push_back(DAG.getNode(MULHOpcode, dl, VT, LHS, RHS)); 33320b57cec5SDimitry Andric break; 33330b57cec5SDimitry Andric } 33340b57cec5SDimitry Andric 33350b57cec5SDimitry Andric SmallVector<SDValue, 4> Halves; 33360b57cec5SDimitry Andric EVT HalfType = EVT(VT).getHalfSizedIntegerVT(*DAG.getContext()); 33370b57cec5SDimitry Andric assert(TLI.isTypeLegal(HalfType)); 33380b57cec5SDimitry Andric if (TLI.expandMUL_LOHI(Node->getOpcode(), VT, Node, LHS, RHS, Halves, 33390b57cec5SDimitry Andric HalfType, DAG, 33400b57cec5SDimitry Andric TargetLowering::MulExpansionKind::Always)) { 33410b57cec5SDimitry Andric for (unsigned i = 0; i < 2; ++i) { 33420b57cec5SDimitry Andric SDValue Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Halves[2 * i]); 33430b57cec5SDimitry Andric SDValue Hi = DAG.getNode(ISD::ANY_EXTEND, dl, VT, Halves[2 * i + 1]); 33440b57cec5SDimitry Andric SDValue Shift = DAG.getConstant( 33450b57cec5SDimitry Andric HalfType.getScalarSizeInBits(), dl, 33460b57cec5SDimitry Andric TLI.getShiftAmountTy(HalfType, DAG.getDataLayout())); 33470b57cec5SDimitry Andric Hi = DAG.getNode(ISD::SHL, dl, VT, Hi, Shift); 33480b57cec5SDimitry Andric Results.push_back(DAG.getNode(ISD::OR, dl, VT, Lo, Hi)); 33490b57cec5SDimitry Andric } 33500b57cec5SDimitry Andric break; 33510b57cec5SDimitry Andric } 33520b57cec5SDimitry Andric break; 33530b57cec5SDimitry Andric } 33540b57cec5SDimitry Andric case ISD::MUL: { 33550b57cec5SDimitry Andric EVT VT = Node->getValueType(0); 33560b57cec5SDimitry Andric SDVTList VTs = DAG.getVTList(VT, VT); 33570b57cec5SDimitry Andric // See if multiply or divide can be lowered using two-result operations. 33580b57cec5SDimitry Andric // We just need the low half of the multiply; try both the signed 33590b57cec5SDimitry Andric // and unsigned forms. If the target supports both SMUL_LOHI and 33600b57cec5SDimitry Andric // UMUL_LOHI, form a preference by checking which forms of plain 33610b57cec5SDimitry Andric // MULH it supports. 33620b57cec5SDimitry Andric bool HasSMUL_LOHI = TLI.isOperationLegalOrCustom(ISD::SMUL_LOHI, VT); 33630b57cec5SDimitry Andric bool HasUMUL_LOHI = TLI.isOperationLegalOrCustom(ISD::UMUL_LOHI, VT); 33640b57cec5SDimitry Andric bool HasMULHS = TLI.isOperationLegalOrCustom(ISD::MULHS, VT); 33650b57cec5SDimitry Andric bool HasMULHU = TLI.isOperationLegalOrCustom(ISD::MULHU, VT); 33660b57cec5SDimitry Andric unsigned OpToUse = 0; 33670b57cec5SDimitry Andric if (HasSMUL_LOHI && !HasMULHS) { 33680b57cec5SDimitry Andric OpToUse = ISD::SMUL_LOHI; 33690b57cec5SDimitry Andric } else if (HasUMUL_LOHI && !HasMULHU) { 33700b57cec5SDimitry Andric OpToUse = ISD::UMUL_LOHI; 33710b57cec5SDimitry Andric } else if (HasSMUL_LOHI) { 33720b57cec5SDimitry Andric OpToUse = ISD::SMUL_LOHI; 33730b57cec5SDimitry Andric } else if (HasUMUL_LOHI) { 33740b57cec5SDimitry Andric OpToUse = ISD::UMUL_LOHI; 33750b57cec5SDimitry Andric } 33760b57cec5SDimitry Andric if (OpToUse) { 33770b57cec5SDimitry Andric Results.push_back(DAG.getNode(OpToUse, dl, VTs, Node->getOperand(0), 33780b57cec5SDimitry Andric Node->getOperand(1))); 33790b57cec5SDimitry Andric break; 33800b57cec5SDimitry Andric } 33810b57cec5SDimitry Andric 33820b57cec5SDimitry Andric SDValue Lo, Hi; 33830b57cec5SDimitry Andric EVT HalfType = VT.getHalfSizedIntegerVT(*DAG.getContext()); 33840b57cec5SDimitry Andric if (TLI.isOperationLegalOrCustom(ISD::ZERO_EXTEND, VT) && 33850b57cec5SDimitry Andric TLI.isOperationLegalOrCustom(ISD::ANY_EXTEND, VT) && 33860b57cec5SDimitry Andric TLI.isOperationLegalOrCustom(ISD::SHL, VT) && 33870b57cec5SDimitry Andric TLI.isOperationLegalOrCustom(ISD::OR, VT) && 33880b57cec5SDimitry Andric TLI.expandMUL(Node, Lo, Hi, HalfType, DAG, 33890b57cec5SDimitry Andric TargetLowering::MulExpansionKind::OnlyLegalOrCustom)) { 33900b57cec5SDimitry Andric Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Lo); 33910b57cec5SDimitry Andric Hi = DAG.getNode(ISD::ANY_EXTEND, dl, VT, Hi); 33920b57cec5SDimitry Andric SDValue Shift = 33930b57cec5SDimitry Andric DAG.getConstant(HalfType.getSizeInBits(), dl, 33940b57cec5SDimitry Andric TLI.getShiftAmountTy(HalfType, DAG.getDataLayout())); 33950b57cec5SDimitry Andric Hi = DAG.getNode(ISD::SHL, dl, VT, Hi, Shift); 33960b57cec5SDimitry Andric Results.push_back(DAG.getNode(ISD::OR, dl, VT, Lo, Hi)); 33970b57cec5SDimitry Andric } 33980b57cec5SDimitry Andric break; 33990b57cec5SDimitry Andric } 34000b57cec5SDimitry Andric case ISD::FSHL: 34010b57cec5SDimitry Andric case ISD::FSHR: 34020b57cec5SDimitry Andric if (TLI.expandFunnelShift(Node, Tmp1, DAG)) 34030b57cec5SDimitry Andric Results.push_back(Tmp1); 34040b57cec5SDimitry Andric break; 34050b57cec5SDimitry Andric case ISD::ROTL: 34060b57cec5SDimitry Andric case ISD::ROTR: 34070b57cec5SDimitry Andric if (TLI.expandROT(Node, Tmp1, DAG)) 34080b57cec5SDimitry Andric Results.push_back(Tmp1); 34090b57cec5SDimitry Andric break; 34100b57cec5SDimitry Andric case ISD::SADDSAT: 34110b57cec5SDimitry Andric case ISD::UADDSAT: 34120b57cec5SDimitry Andric case ISD::SSUBSAT: 34130b57cec5SDimitry Andric case ISD::USUBSAT: 34140b57cec5SDimitry Andric Results.push_back(TLI.expandAddSubSat(Node, DAG)); 34150b57cec5SDimitry Andric break; 34160b57cec5SDimitry Andric case ISD::SMULFIX: 34170b57cec5SDimitry Andric case ISD::SMULFIXSAT: 34180b57cec5SDimitry Andric case ISD::UMULFIX: 34198bcb0991SDimitry Andric case ISD::UMULFIXSAT: 34200b57cec5SDimitry Andric Results.push_back(TLI.expandFixedPointMul(Node, DAG)); 34210b57cec5SDimitry Andric break; 3422*480093f4SDimitry Andric case ISD::SDIVFIX: 3423*480093f4SDimitry Andric case ISD::UDIVFIX: 3424*480093f4SDimitry Andric if (SDValue V = TLI.expandFixedPointDiv(Node->getOpcode(), SDLoc(Node), 3425*480093f4SDimitry Andric Node->getOperand(0), 3426*480093f4SDimitry Andric Node->getOperand(1), 3427*480093f4SDimitry Andric Node->getConstantOperandVal(2), 3428*480093f4SDimitry Andric DAG)) { 3429*480093f4SDimitry Andric Results.push_back(V); 3430*480093f4SDimitry Andric break; 3431*480093f4SDimitry Andric } 3432*480093f4SDimitry Andric // FIXME: We might want to retry here with a wider type if we fail, if that 3433*480093f4SDimitry Andric // type is legal. 3434*480093f4SDimitry Andric // FIXME: Technically, so long as we only have sdivfixes where BW+Scale is 3435*480093f4SDimitry Andric // <= 128 (which is the case for all of the default Embedded-C types), 3436*480093f4SDimitry Andric // we will only get here with types and scales that we could always expand 3437*480093f4SDimitry Andric // if we were allowed to generate libcalls to division functions of illegal 3438*480093f4SDimitry Andric // type. But we cannot do that. 3439*480093f4SDimitry Andric llvm_unreachable("Cannot expand DIVFIX!"); 34400b57cec5SDimitry Andric case ISD::ADDCARRY: 34410b57cec5SDimitry Andric case ISD::SUBCARRY: { 34420b57cec5SDimitry Andric SDValue LHS = Node->getOperand(0); 34430b57cec5SDimitry Andric SDValue RHS = Node->getOperand(1); 34440b57cec5SDimitry Andric SDValue Carry = Node->getOperand(2); 34450b57cec5SDimitry Andric 34460b57cec5SDimitry Andric bool IsAdd = Node->getOpcode() == ISD::ADDCARRY; 34470b57cec5SDimitry Andric 34480b57cec5SDimitry Andric // Initial add of the 2 operands. 34490b57cec5SDimitry Andric unsigned Op = IsAdd ? ISD::ADD : ISD::SUB; 34500b57cec5SDimitry Andric EVT VT = LHS.getValueType(); 34510b57cec5SDimitry Andric SDValue Sum = DAG.getNode(Op, dl, VT, LHS, RHS); 34520b57cec5SDimitry Andric 34530b57cec5SDimitry Andric // Initial check for overflow. 34540b57cec5SDimitry Andric EVT CarryType = Node->getValueType(1); 34550b57cec5SDimitry Andric EVT SetCCType = getSetCCResultType(Node->getValueType(0)); 34560b57cec5SDimitry Andric ISD::CondCode CC = IsAdd ? ISD::SETULT : ISD::SETUGT; 34570b57cec5SDimitry Andric SDValue Overflow = DAG.getSetCC(dl, SetCCType, Sum, LHS, CC); 34580b57cec5SDimitry Andric 34590b57cec5SDimitry Andric // Add of the sum and the carry. 34600b57cec5SDimitry Andric SDValue CarryExt = 34610b57cec5SDimitry Andric DAG.getZeroExtendInReg(DAG.getZExtOrTrunc(Carry, dl, VT), dl, MVT::i1); 34620b57cec5SDimitry Andric SDValue Sum2 = DAG.getNode(Op, dl, VT, Sum, CarryExt); 34630b57cec5SDimitry Andric 34640b57cec5SDimitry Andric // Second check for overflow. If we are adding, we can only overflow if the 34650b57cec5SDimitry Andric // initial sum is all 1s ang the carry is set, resulting in a new sum of 0. 34660b57cec5SDimitry Andric // If we are subtracting, we can only overflow if the initial sum is 0 and 34670b57cec5SDimitry Andric // the carry is set, resulting in a new sum of all 1s. 34680b57cec5SDimitry Andric SDValue Zero = DAG.getConstant(0, dl, VT); 34690b57cec5SDimitry Andric SDValue Overflow2 = 34700b57cec5SDimitry Andric IsAdd ? DAG.getSetCC(dl, SetCCType, Sum2, Zero, ISD::SETEQ) 34710b57cec5SDimitry Andric : DAG.getSetCC(dl, SetCCType, Sum, Zero, ISD::SETEQ); 34720b57cec5SDimitry Andric Overflow2 = DAG.getNode(ISD::AND, dl, SetCCType, Overflow2, 34730b57cec5SDimitry Andric DAG.getZExtOrTrunc(Carry, dl, SetCCType)); 34740b57cec5SDimitry Andric 34750b57cec5SDimitry Andric SDValue ResultCarry = 34760b57cec5SDimitry Andric DAG.getNode(ISD::OR, dl, SetCCType, Overflow, Overflow2); 34770b57cec5SDimitry Andric 34780b57cec5SDimitry Andric Results.push_back(Sum2); 34790b57cec5SDimitry Andric Results.push_back(DAG.getBoolExtOrTrunc(ResultCarry, dl, CarryType, VT)); 34800b57cec5SDimitry Andric break; 34810b57cec5SDimitry Andric } 34820b57cec5SDimitry Andric case ISD::SADDO: 34830b57cec5SDimitry Andric case ISD::SSUBO: { 34840b57cec5SDimitry Andric SDValue Result, Overflow; 34850b57cec5SDimitry Andric TLI.expandSADDSUBO(Node, Result, Overflow, DAG); 34860b57cec5SDimitry Andric Results.push_back(Result); 34870b57cec5SDimitry Andric Results.push_back(Overflow); 34880b57cec5SDimitry Andric break; 34890b57cec5SDimitry Andric } 34900b57cec5SDimitry Andric case ISD::UADDO: 34910b57cec5SDimitry Andric case ISD::USUBO: { 34920b57cec5SDimitry Andric SDValue Result, Overflow; 34930b57cec5SDimitry Andric TLI.expandUADDSUBO(Node, Result, Overflow, DAG); 34940b57cec5SDimitry Andric Results.push_back(Result); 34950b57cec5SDimitry Andric Results.push_back(Overflow); 34960b57cec5SDimitry Andric break; 34970b57cec5SDimitry Andric } 34980b57cec5SDimitry Andric case ISD::UMULO: 34990b57cec5SDimitry Andric case ISD::SMULO: { 35000b57cec5SDimitry Andric SDValue Result, Overflow; 35010b57cec5SDimitry Andric if (TLI.expandMULO(Node, Result, Overflow, DAG)) { 35020b57cec5SDimitry Andric Results.push_back(Result); 35030b57cec5SDimitry Andric Results.push_back(Overflow); 35040b57cec5SDimitry Andric } 35050b57cec5SDimitry Andric break; 35060b57cec5SDimitry Andric } 35070b57cec5SDimitry Andric case ISD::BUILD_PAIR: { 35080b57cec5SDimitry Andric EVT PairTy = Node->getValueType(0); 35090b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, dl, PairTy, Node->getOperand(0)); 35100b57cec5SDimitry Andric Tmp2 = DAG.getNode(ISD::ANY_EXTEND, dl, PairTy, Node->getOperand(1)); 35110b57cec5SDimitry Andric Tmp2 = DAG.getNode( 35120b57cec5SDimitry Andric ISD::SHL, dl, PairTy, Tmp2, 35130b57cec5SDimitry Andric DAG.getConstant(PairTy.getSizeInBits() / 2, dl, 35140b57cec5SDimitry Andric TLI.getShiftAmountTy(PairTy, DAG.getDataLayout()))); 35150b57cec5SDimitry Andric Results.push_back(DAG.getNode(ISD::OR, dl, PairTy, Tmp1, Tmp2)); 35160b57cec5SDimitry Andric break; 35170b57cec5SDimitry Andric } 35180b57cec5SDimitry Andric case ISD::SELECT: 35190b57cec5SDimitry Andric Tmp1 = Node->getOperand(0); 35200b57cec5SDimitry Andric Tmp2 = Node->getOperand(1); 35210b57cec5SDimitry Andric Tmp3 = Node->getOperand(2); 35220b57cec5SDimitry Andric if (Tmp1.getOpcode() == ISD::SETCC) { 35230b57cec5SDimitry Andric Tmp1 = DAG.getSelectCC(dl, Tmp1.getOperand(0), Tmp1.getOperand(1), 35240b57cec5SDimitry Andric Tmp2, Tmp3, 35250b57cec5SDimitry Andric cast<CondCodeSDNode>(Tmp1.getOperand(2))->get()); 35260b57cec5SDimitry Andric } else { 35270b57cec5SDimitry Andric Tmp1 = DAG.getSelectCC(dl, Tmp1, 35280b57cec5SDimitry Andric DAG.getConstant(0, dl, Tmp1.getValueType()), 35290b57cec5SDimitry Andric Tmp2, Tmp3, ISD::SETNE); 35300b57cec5SDimitry Andric } 35310b57cec5SDimitry Andric Tmp1->setFlags(Node->getFlags()); 35320b57cec5SDimitry Andric Results.push_back(Tmp1); 35330b57cec5SDimitry Andric break; 35340b57cec5SDimitry Andric case ISD::BR_JT: { 35350b57cec5SDimitry Andric SDValue Chain = Node->getOperand(0); 35360b57cec5SDimitry Andric SDValue Table = Node->getOperand(1); 35370b57cec5SDimitry Andric SDValue Index = Node->getOperand(2); 35380b57cec5SDimitry Andric 35390b57cec5SDimitry Andric const DataLayout &TD = DAG.getDataLayout(); 35400b57cec5SDimitry Andric EVT PTy = TLI.getPointerTy(TD); 35410b57cec5SDimitry Andric 35420b57cec5SDimitry Andric unsigned EntrySize = 35430b57cec5SDimitry Andric DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(TD); 35440b57cec5SDimitry Andric 35450b57cec5SDimitry Andric // For power-of-two jumptable entry sizes convert multiplication to a shift. 35460b57cec5SDimitry Andric // This transformation needs to be done here since otherwise the MIPS 35470b57cec5SDimitry Andric // backend will end up emitting a three instruction multiply sequence 35480b57cec5SDimitry Andric // instead of a single shift and MSP430 will call a runtime function. 35490b57cec5SDimitry Andric if (llvm::isPowerOf2_32(EntrySize)) 35500b57cec5SDimitry Andric Index = DAG.getNode( 35510b57cec5SDimitry Andric ISD::SHL, dl, Index.getValueType(), Index, 35520b57cec5SDimitry Andric DAG.getConstant(llvm::Log2_32(EntrySize), dl, Index.getValueType())); 35530b57cec5SDimitry Andric else 35540b57cec5SDimitry Andric Index = DAG.getNode(ISD::MUL, dl, Index.getValueType(), Index, 35550b57cec5SDimitry Andric DAG.getConstant(EntrySize, dl, Index.getValueType())); 35560b57cec5SDimitry Andric SDValue Addr = DAG.getNode(ISD::ADD, dl, Index.getValueType(), 35570b57cec5SDimitry Andric Index, Table); 35580b57cec5SDimitry Andric 35590b57cec5SDimitry Andric EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8); 35600b57cec5SDimitry Andric SDValue LD = DAG.getExtLoad( 35610b57cec5SDimitry Andric ISD::SEXTLOAD, dl, PTy, Chain, Addr, 35620b57cec5SDimitry Andric MachinePointerInfo::getJumpTable(DAG.getMachineFunction()), MemVT); 35630b57cec5SDimitry Andric Addr = LD; 35640b57cec5SDimitry Andric if (TLI.isJumpTableRelative()) { 35650b57cec5SDimitry Andric // For PIC, the sequence is: 35660b57cec5SDimitry Andric // BRIND(load(Jumptable + index) + RelocBase) 35670b57cec5SDimitry Andric // RelocBase can be JumpTable, GOT or some sort of global base. 35680b57cec5SDimitry Andric Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, 35690b57cec5SDimitry Andric TLI.getPICJumpTableRelocBase(Table, DAG)); 35700b57cec5SDimitry Andric } 35710b57cec5SDimitry Andric 35720b57cec5SDimitry Andric Tmp1 = TLI.expandIndirectJTBranch(dl, LD.getValue(1), Addr, DAG); 35730b57cec5SDimitry Andric Results.push_back(Tmp1); 35740b57cec5SDimitry Andric break; 35750b57cec5SDimitry Andric } 35760b57cec5SDimitry Andric case ISD::BRCOND: 35770b57cec5SDimitry Andric // Expand brcond's setcc into its constituent parts and create a BR_CC 35780b57cec5SDimitry Andric // Node. 35790b57cec5SDimitry Andric Tmp1 = Node->getOperand(0); 35800b57cec5SDimitry Andric Tmp2 = Node->getOperand(1); 35810b57cec5SDimitry Andric if (Tmp2.getOpcode() == ISD::SETCC) { 35820b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::BR_CC, dl, MVT::Other, 35830b57cec5SDimitry Andric Tmp1, Tmp2.getOperand(2), 35840b57cec5SDimitry Andric Tmp2.getOperand(0), Tmp2.getOperand(1), 35850b57cec5SDimitry Andric Node->getOperand(2)); 35860b57cec5SDimitry Andric } else { 35870b57cec5SDimitry Andric // We test only the i1 bit. Skip the AND if UNDEF or another AND. 35880b57cec5SDimitry Andric if (Tmp2.isUndef() || 35890b57cec5SDimitry Andric (Tmp2.getOpcode() == ISD::AND && 35900b57cec5SDimitry Andric isa<ConstantSDNode>(Tmp2.getOperand(1)) && 35910b57cec5SDimitry Andric cast<ConstantSDNode>(Tmp2.getOperand(1))->getZExtValue() == 1)) 35920b57cec5SDimitry Andric Tmp3 = Tmp2; 35930b57cec5SDimitry Andric else 35940b57cec5SDimitry Andric Tmp3 = DAG.getNode(ISD::AND, dl, Tmp2.getValueType(), Tmp2, 35950b57cec5SDimitry Andric DAG.getConstant(1, dl, Tmp2.getValueType())); 35960b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::BR_CC, dl, MVT::Other, Tmp1, 35970b57cec5SDimitry Andric DAG.getCondCode(ISD::SETNE), Tmp3, 35980b57cec5SDimitry Andric DAG.getConstant(0, dl, Tmp3.getValueType()), 35990b57cec5SDimitry Andric Node->getOperand(2)); 36000b57cec5SDimitry Andric } 36010b57cec5SDimitry Andric Results.push_back(Tmp1); 36020b57cec5SDimitry Andric break; 3603*480093f4SDimitry Andric case ISD::SETCC: 3604*480093f4SDimitry Andric case ISD::STRICT_FSETCC: 3605*480093f4SDimitry Andric case ISD::STRICT_FSETCCS: { 3606*480093f4SDimitry Andric bool IsStrict = Node->getOpcode() != ISD::SETCC; 3607*480093f4SDimitry Andric bool IsSignaling = Node->getOpcode() == ISD::STRICT_FSETCCS; 3608*480093f4SDimitry Andric SDValue Chain = IsStrict ? Node->getOperand(0) : SDValue(); 3609*480093f4SDimitry Andric unsigned Offset = IsStrict ? 1 : 0; 3610*480093f4SDimitry Andric Tmp1 = Node->getOperand(0 + Offset); 3611*480093f4SDimitry Andric Tmp2 = Node->getOperand(1 + Offset); 3612*480093f4SDimitry Andric Tmp3 = Node->getOperand(2 + Offset); 3613*480093f4SDimitry Andric bool Legalized = 3614*480093f4SDimitry Andric LegalizeSetCCCondCode(Node->getValueType(0), Tmp1, Tmp2, Tmp3, 3615*480093f4SDimitry Andric NeedInvert, dl, Chain, IsSignaling); 36160b57cec5SDimitry Andric 36170b57cec5SDimitry Andric if (Legalized) { 36180b57cec5SDimitry Andric // If we expanded the SETCC by swapping LHS and RHS, or by inverting the 36190b57cec5SDimitry Andric // condition code, create a new SETCC node. 36200b57cec5SDimitry Andric if (Tmp3.getNode()) 36210b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::SETCC, dl, Node->getValueType(0), 36220b57cec5SDimitry Andric Tmp1, Tmp2, Tmp3, Node->getFlags()); 36230b57cec5SDimitry Andric 36240b57cec5SDimitry Andric // If we expanded the SETCC by inverting the condition code, then wrap 36250b57cec5SDimitry Andric // the existing SETCC in a NOT to restore the intended condition. 36260b57cec5SDimitry Andric if (NeedInvert) 36270b57cec5SDimitry Andric Tmp1 = DAG.getLogicalNOT(dl, Tmp1, Tmp1->getValueType(0)); 36280b57cec5SDimitry Andric 36290b57cec5SDimitry Andric Results.push_back(Tmp1); 3630*480093f4SDimitry Andric if (IsStrict) 3631*480093f4SDimitry Andric Results.push_back(Chain); 3632*480093f4SDimitry Andric 36330b57cec5SDimitry Andric break; 36340b57cec5SDimitry Andric } 36350b57cec5SDimitry Andric 3636*480093f4SDimitry Andric // FIXME: It seems Legalized is false iff CCCode is Legal. I don't 3637*480093f4SDimitry Andric // understand if this code is useful for strict nodes. 3638*480093f4SDimitry Andric assert(!IsStrict && "Don't know how to expand for strict nodes."); 3639*480093f4SDimitry Andric 36400b57cec5SDimitry Andric // Otherwise, SETCC for the given comparison type must be completely 36410b57cec5SDimitry Andric // illegal; expand it into a SELECT_CC. 36420b57cec5SDimitry Andric EVT VT = Node->getValueType(0); 36430b57cec5SDimitry Andric int TrueValue; 36440b57cec5SDimitry Andric switch (TLI.getBooleanContents(Tmp1.getValueType())) { 36450b57cec5SDimitry Andric case TargetLowering::ZeroOrOneBooleanContent: 36460b57cec5SDimitry Andric case TargetLowering::UndefinedBooleanContent: 36470b57cec5SDimitry Andric TrueValue = 1; 36480b57cec5SDimitry Andric break; 36490b57cec5SDimitry Andric case TargetLowering::ZeroOrNegativeOneBooleanContent: 36500b57cec5SDimitry Andric TrueValue = -1; 36510b57cec5SDimitry Andric break; 36520b57cec5SDimitry Andric } 36530b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::SELECT_CC, dl, VT, Tmp1, Tmp2, 36540b57cec5SDimitry Andric DAG.getConstant(TrueValue, dl, VT), 36550b57cec5SDimitry Andric DAG.getConstant(0, dl, VT), 36560b57cec5SDimitry Andric Tmp3); 36570b57cec5SDimitry Andric Tmp1->setFlags(Node->getFlags()); 36580b57cec5SDimitry Andric Results.push_back(Tmp1); 36590b57cec5SDimitry Andric break; 36600b57cec5SDimitry Andric } 36610b57cec5SDimitry Andric case ISD::SELECT_CC: { 3662*480093f4SDimitry Andric // TODO: need to add STRICT_SELECT_CC and STRICT_SELECT_CCS 36630b57cec5SDimitry Andric Tmp1 = Node->getOperand(0); // LHS 36640b57cec5SDimitry Andric Tmp2 = Node->getOperand(1); // RHS 36650b57cec5SDimitry Andric Tmp3 = Node->getOperand(2); // True 36660b57cec5SDimitry Andric Tmp4 = Node->getOperand(3); // False 36670b57cec5SDimitry Andric EVT VT = Node->getValueType(0); 3668*480093f4SDimitry Andric SDValue Chain; 36690b57cec5SDimitry Andric SDValue CC = Node->getOperand(4); 36700b57cec5SDimitry Andric ISD::CondCode CCOp = cast<CondCodeSDNode>(CC)->get(); 36710b57cec5SDimitry Andric 36720b57cec5SDimitry Andric if (TLI.isCondCodeLegalOrCustom(CCOp, Tmp1.getSimpleValueType())) { 36730b57cec5SDimitry Andric // If the condition code is legal, then we need to expand this 36740b57cec5SDimitry Andric // node using SETCC and SELECT. 36750b57cec5SDimitry Andric EVT CmpVT = Tmp1.getValueType(); 36760b57cec5SDimitry Andric assert(!TLI.isOperationExpand(ISD::SELECT, VT) && 36770b57cec5SDimitry Andric "Cannot expand ISD::SELECT_CC when ISD::SELECT also needs to be " 36780b57cec5SDimitry Andric "expanded."); 36790b57cec5SDimitry Andric EVT CCVT = getSetCCResultType(CmpVT); 36800b57cec5SDimitry Andric SDValue Cond = DAG.getNode(ISD::SETCC, dl, CCVT, Tmp1, Tmp2, CC, Node->getFlags()); 36810b57cec5SDimitry Andric Results.push_back(DAG.getSelect(dl, VT, Cond, Tmp3, Tmp4)); 36820b57cec5SDimitry Andric break; 36830b57cec5SDimitry Andric } 36840b57cec5SDimitry Andric 36850b57cec5SDimitry Andric // SELECT_CC is legal, so the condition code must not be. 36860b57cec5SDimitry Andric bool Legalized = false; 36870b57cec5SDimitry Andric // Try to legalize by inverting the condition. This is for targets that 36880b57cec5SDimitry Andric // might support an ordered version of a condition, but not the unordered 36890b57cec5SDimitry Andric // version (or vice versa). 3690*480093f4SDimitry Andric ISD::CondCode InvCC = ISD::getSetCCInverse(CCOp, Tmp1.getValueType()); 36910b57cec5SDimitry Andric if (TLI.isCondCodeLegalOrCustom(InvCC, Tmp1.getSimpleValueType())) { 36920b57cec5SDimitry Andric // Use the new condition code and swap true and false 36930b57cec5SDimitry Andric Legalized = true; 36940b57cec5SDimitry Andric Tmp1 = DAG.getSelectCC(dl, Tmp1, Tmp2, Tmp4, Tmp3, InvCC); 36950b57cec5SDimitry Andric Tmp1->setFlags(Node->getFlags()); 36960b57cec5SDimitry Andric } else { 36970b57cec5SDimitry Andric // If The inverse is not legal, then try to swap the arguments using 36980b57cec5SDimitry Andric // the inverse condition code. 36990b57cec5SDimitry Andric ISD::CondCode SwapInvCC = ISD::getSetCCSwappedOperands(InvCC); 37000b57cec5SDimitry Andric if (TLI.isCondCodeLegalOrCustom(SwapInvCC, Tmp1.getSimpleValueType())) { 37010b57cec5SDimitry Andric // The swapped inverse condition is legal, so swap true and false, 37020b57cec5SDimitry Andric // lhs and rhs. 37030b57cec5SDimitry Andric Legalized = true; 37040b57cec5SDimitry Andric Tmp1 = DAG.getSelectCC(dl, Tmp2, Tmp1, Tmp4, Tmp3, SwapInvCC); 37050b57cec5SDimitry Andric Tmp1->setFlags(Node->getFlags()); 37060b57cec5SDimitry Andric } 37070b57cec5SDimitry Andric } 37080b57cec5SDimitry Andric 37090b57cec5SDimitry Andric if (!Legalized) { 3710*480093f4SDimitry Andric Legalized = LegalizeSetCCCondCode(getSetCCResultType(Tmp1.getValueType()), 3711*480093f4SDimitry Andric Tmp1, Tmp2, CC, NeedInvert, dl, Chain); 37120b57cec5SDimitry Andric 37130b57cec5SDimitry Andric assert(Legalized && "Can't legalize SELECT_CC with legal condition!"); 37140b57cec5SDimitry Andric 37150b57cec5SDimitry Andric // If we expanded the SETCC by inverting the condition code, then swap 37160b57cec5SDimitry Andric // the True/False operands to match. 37170b57cec5SDimitry Andric if (NeedInvert) 37180b57cec5SDimitry Andric std::swap(Tmp3, Tmp4); 37190b57cec5SDimitry Andric 37200b57cec5SDimitry Andric // If we expanded the SETCC by swapping LHS and RHS, or by inverting the 37210b57cec5SDimitry Andric // condition code, create a new SELECT_CC node. 37220b57cec5SDimitry Andric if (CC.getNode()) { 37230b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::SELECT_CC, dl, Node->getValueType(0), 37240b57cec5SDimitry Andric Tmp1, Tmp2, Tmp3, Tmp4, CC); 37250b57cec5SDimitry Andric } else { 37260b57cec5SDimitry Andric Tmp2 = DAG.getConstant(0, dl, Tmp1.getValueType()); 37270b57cec5SDimitry Andric CC = DAG.getCondCode(ISD::SETNE); 37280b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::SELECT_CC, dl, Node->getValueType(0), Tmp1, 37290b57cec5SDimitry Andric Tmp2, Tmp3, Tmp4, CC); 37300b57cec5SDimitry Andric } 37310b57cec5SDimitry Andric Tmp1->setFlags(Node->getFlags()); 37320b57cec5SDimitry Andric } 37330b57cec5SDimitry Andric Results.push_back(Tmp1); 37340b57cec5SDimitry Andric break; 37350b57cec5SDimitry Andric } 37360b57cec5SDimitry Andric case ISD::BR_CC: { 3737*480093f4SDimitry Andric // TODO: need to add STRICT_BR_CC and STRICT_BR_CCS 3738*480093f4SDimitry Andric SDValue Chain; 37390b57cec5SDimitry Andric Tmp1 = Node->getOperand(0); // Chain 37400b57cec5SDimitry Andric Tmp2 = Node->getOperand(2); // LHS 37410b57cec5SDimitry Andric Tmp3 = Node->getOperand(3); // RHS 37420b57cec5SDimitry Andric Tmp4 = Node->getOperand(1); // CC 37430b57cec5SDimitry Andric 3744*480093f4SDimitry Andric bool Legalized = 3745*480093f4SDimitry Andric LegalizeSetCCCondCode(getSetCCResultType(Tmp2.getValueType()), Tmp2, 3746*480093f4SDimitry Andric Tmp3, Tmp4, NeedInvert, dl, Chain); 37470b57cec5SDimitry Andric (void)Legalized; 37480b57cec5SDimitry Andric assert(Legalized && "Can't legalize BR_CC with legal condition!"); 37490b57cec5SDimitry Andric 37500b57cec5SDimitry Andric assert(!NeedInvert && "Don't know how to invert BR_CC!"); 37510b57cec5SDimitry Andric 37520b57cec5SDimitry Andric // If we expanded the SETCC by swapping LHS and RHS, create a new BR_CC 37530b57cec5SDimitry Andric // node. 37540b57cec5SDimitry Andric if (Tmp4.getNode()) { 37550b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::BR_CC, dl, Node->getValueType(0), Tmp1, 37560b57cec5SDimitry Andric Tmp4, Tmp2, Tmp3, Node->getOperand(4)); 37570b57cec5SDimitry Andric } else { 37580b57cec5SDimitry Andric Tmp3 = DAG.getConstant(0, dl, Tmp2.getValueType()); 37590b57cec5SDimitry Andric Tmp4 = DAG.getCondCode(ISD::SETNE); 37600b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::BR_CC, dl, Node->getValueType(0), Tmp1, Tmp4, 37610b57cec5SDimitry Andric Tmp2, Tmp3, Node->getOperand(4)); 37620b57cec5SDimitry Andric } 37630b57cec5SDimitry Andric Results.push_back(Tmp1); 37640b57cec5SDimitry Andric break; 37650b57cec5SDimitry Andric } 37660b57cec5SDimitry Andric case ISD::BUILD_VECTOR: 37670b57cec5SDimitry Andric Results.push_back(ExpandBUILD_VECTOR(Node)); 37680b57cec5SDimitry Andric break; 37698bcb0991SDimitry Andric case ISD::SPLAT_VECTOR: 37708bcb0991SDimitry Andric Results.push_back(ExpandSPLAT_VECTOR(Node)); 37718bcb0991SDimitry Andric break; 37720b57cec5SDimitry Andric case ISD::SRA: 37730b57cec5SDimitry Andric case ISD::SRL: 37740b57cec5SDimitry Andric case ISD::SHL: { 37750b57cec5SDimitry Andric // Scalarize vector SRA/SRL/SHL. 37760b57cec5SDimitry Andric EVT VT = Node->getValueType(0); 37770b57cec5SDimitry Andric assert(VT.isVector() && "Unable to legalize non-vector shift"); 37780b57cec5SDimitry Andric assert(TLI.isTypeLegal(VT.getScalarType())&& "Element type must be legal"); 37790b57cec5SDimitry Andric unsigned NumElem = VT.getVectorNumElements(); 37800b57cec5SDimitry Andric 37810b57cec5SDimitry Andric SmallVector<SDValue, 8> Scalars; 37820b57cec5SDimitry Andric for (unsigned Idx = 0; Idx < NumElem; Idx++) { 37830b57cec5SDimitry Andric SDValue Ex = DAG.getNode( 37840b57cec5SDimitry Andric ISD::EXTRACT_VECTOR_ELT, dl, VT.getScalarType(), Node->getOperand(0), 37850b57cec5SDimitry Andric DAG.getConstant(Idx, dl, TLI.getVectorIdxTy(DAG.getDataLayout()))); 37860b57cec5SDimitry Andric SDValue Sh = DAG.getNode( 37870b57cec5SDimitry Andric ISD::EXTRACT_VECTOR_ELT, dl, VT.getScalarType(), Node->getOperand(1), 37880b57cec5SDimitry Andric DAG.getConstant(Idx, dl, TLI.getVectorIdxTy(DAG.getDataLayout()))); 37890b57cec5SDimitry Andric Scalars.push_back(DAG.getNode(Node->getOpcode(), dl, 37900b57cec5SDimitry Andric VT.getScalarType(), Ex, Sh)); 37910b57cec5SDimitry Andric } 37920b57cec5SDimitry Andric 37930b57cec5SDimitry Andric SDValue Result = DAG.getBuildVector(Node->getValueType(0), dl, Scalars); 3794*480093f4SDimitry Andric Results.push_back(Result); 37950b57cec5SDimitry Andric break; 37960b57cec5SDimitry Andric } 37970b57cec5SDimitry Andric case ISD::VECREDUCE_FADD: 37980b57cec5SDimitry Andric case ISD::VECREDUCE_FMUL: 37990b57cec5SDimitry Andric case ISD::VECREDUCE_ADD: 38000b57cec5SDimitry Andric case ISD::VECREDUCE_MUL: 38010b57cec5SDimitry Andric case ISD::VECREDUCE_AND: 38020b57cec5SDimitry Andric case ISD::VECREDUCE_OR: 38030b57cec5SDimitry Andric case ISD::VECREDUCE_XOR: 38040b57cec5SDimitry Andric case ISD::VECREDUCE_SMAX: 38050b57cec5SDimitry Andric case ISD::VECREDUCE_SMIN: 38060b57cec5SDimitry Andric case ISD::VECREDUCE_UMAX: 38070b57cec5SDimitry Andric case ISD::VECREDUCE_UMIN: 38080b57cec5SDimitry Andric case ISD::VECREDUCE_FMAX: 38090b57cec5SDimitry Andric case ISD::VECREDUCE_FMIN: 38100b57cec5SDimitry Andric Results.push_back(TLI.expandVecReduce(Node, DAG)); 38110b57cec5SDimitry Andric break; 38120b57cec5SDimitry Andric case ISD::GLOBAL_OFFSET_TABLE: 38130b57cec5SDimitry Andric case ISD::GlobalAddress: 38140b57cec5SDimitry Andric case ISD::GlobalTLSAddress: 38150b57cec5SDimitry Andric case ISD::ExternalSymbol: 38160b57cec5SDimitry Andric case ISD::ConstantPool: 38170b57cec5SDimitry Andric case ISD::JumpTable: 38180b57cec5SDimitry Andric case ISD::INTRINSIC_W_CHAIN: 38190b57cec5SDimitry Andric case ISD::INTRINSIC_WO_CHAIN: 38200b57cec5SDimitry Andric case ISD::INTRINSIC_VOID: 38210b57cec5SDimitry Andric // FIXME: Custom lowering for these operations shouldn't return null! 3822*480093f4SDimitry Andric // Return true so that we don't call ConvertNodeToLibcall which also won't 3823*480093f4SDimitry Andric // do anything. 3824*480093f4SDimitry Andric return true; 38250b57cec5SDimitry Andric } 38260b57cec5SDimitry Andric 3827*480093f4SDimitry Andric if (!TLI.isStrictFPEnabled() && Results.empty() && Node->isStrictFPOpcode()) { 38288bcb0991SDimitry Andric // FIXME: We were asked to expand a strict floating-point operation, 38298bcb0991SDimitry Andric // but there is currently no expansion implemented that would preserve 38308bcb0991SDimitry Andric // the "strict" properties. For now, we just fall back to the non-strict 38318bcb0991SDimitry Andric // version if that is legal on the target. The actual mutation of the 38328bcb0991SDimitry Andric // operation will happen in SelectionDAGISel::DoInstructionSelection. 38338bcb0991SDimitry Andric switch (Node->getOpcode()) { 38348bcb0991SDimitry Andric default: 38358bcb0991SDimitry Andric if (TLI.getStrictFPOperationAction(Node->getOpcode(), 38368bcb0991SDimitry Andric Node->getValueType(0)) 38378bcb0991SDimitry Andric == TargetLowering::Legal) 38388bcb0991SDimitry Andric return true; 38398bcb0991SDimitry Andric break; 38408bcb0991SDimitry Andric case ISD::STRICT_LRINT: 38418bcb0991SDimitry Andric case ISD::STRICT_LLRINT: 38428bcb0991SDimitry Andric case ISD::STRICT_LROUND: 38438bcb0991SDimitry Andric case ISD::STRICT_LLROUND: 38448bcb0991SDimitry Andric // These are registered by the operand type instead of the value 38458bcb0991SDimitry Andric // type. Reflect that here. 38468bcb0991SDimitry Andric if (TLI.getStrictFPOperationAction(Node->getOpcode(), 38478bcb0991SDimitry Andric Node->getOperand(1).getValueType()) 38488bcb0991SDimitry Andric == TargetLowering::Legal) 38498bcb0991SDimitry Andric return true; 38508bcb0991SDimitry Andric break; 38518bcb0991SDimitry Andric } 38528bcb0991SDimitry Andric } 38538bcb0991SDimitry Andric 38540b57cec5SDimitry Andric // Replace the original node with the legalized result. 38550b57cec5SDimitry Andric if (Results.empty()) { 38560b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Cannot expand node\n"); 38570b57cec5SDimitry Andric return false; 38580b57cec5SDimitry Andric } 38590b57cec5SDimitry Andric 38600b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Successfully expanded node\n"); 38610b57cec5SDimitry Andric ReplaceNode(Node, Results.data()); 38620b57cec5SDimitry Andric return true; 38630b57cec5SDimitry Andric } 38640b57cec5SDimitry Andric 38650b57cec5SDimitry Andric void SelectionDAGLegalize::ConvertNodeToLibcall(SDNode *Node) { 38660b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Trying to convert node to libcall\n"); 38670b57cec5SDimitry Andric SmallVector<SDValue, 8> Results; 38680b57cec5SDimitry Andric SDLoc dl(Node); 38690b57cec5SDimitry Andric // FIXME: Check flags on the node to see if we can use a finite call. 38700b57cec5SDimitry Andric bool CanUseFiniteLibCall = TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath; 38710b57cec5SDimitry Andric unsigned Opc = Node->getOpcode(); 38720b57cec5SDimitry Andric switch (Opc) { 38730b57cec5SDimitry Andric case ISD::ATOMIC_FENCE: { 38740b57cec5SDimitry Andric // If the target didn't lower this, lower it to '__sync_synchronize()' call 38750b57cec5SDimitry Andric // FIXME: handle "fence singlethread" more efficiently. 38760b57cec5SDimitry Andric TargetLowering::ArgListTy Args; 38770b57cec5SDimitry Andric 38780b57cec5SDimitry Andric TargetLowering::CallLoweringInfo CLI(DAG); 38790b57cec5SDimitry Andric CLI.setDebugLoc(dl) 38800b57cec5SDimitry Andric .setChain(Node->getOperand(0)) 38810b57cec5SDimitry Andric .setLibCallee( 38820b57cec5SDimitry Andric CallingConv::C, Type::getVoidTy(*DAG.getContext()), 38830b57cec5SDimitry Andric DAG.getExternalSymbol("__sync_synchronize", 38840b57cec5SDimitry Andric TLI.getPointerTy(DAG.getDataLayout())), 38850b57cec5SDimitry Andric std::move(Args)); 38860b57cec5SDimitry Andric 38870b57cec5SDimitry Andric std::pair<SDValue, SDValue> CallResult = TLI.LowerCallTo(CLI); 38880b57cec5SDimitry Andric 38890b57cec5SDimitry Andric Results.push_back(CallResult.second); 38900b57cec5SDimitry Andric break; 38910b57cec5SDimitry Andric } 38920b57cec5SDimitry Andric // By default, atomic intrinsics are marked Legal and lowered. Targets 38930b57cec5SDimitry Andric // which don't support them directly, however, may want libcalls, in which 38940b57cec5SDimitry Andric // case they mark them Expand, and we get here. 38950b57cec5SDimitry Andric case ISD::ATOMIC_SWAP: 38960b57cec5SDimitry Andric case ISD::ATOMIC_LOAD_ADD: 38970b57cec5SDimitry Andric case ISD::ATOMIC_LOAD_SUB: 38980b57cec5SDimitry Andric case ISD::ATOMIC_LOAD_AND: 38990b57cec5SDimitry Andric case ISD::ATOMIC_LOAD_CLR: 39000b57cec5SDimitry Andric case ISD::ATOMIC_LOAD_OR: 39010b57cec5SDimitry Andric case ISD::ATOMIC_LOAD_XOR: 39020b57cec5SDimitry Andric case ISD::ATOMIC_LOAD_NAND: 39030b57cec5SDimitry Andric case ISD::ATOMIC_LOAD_MIN: 39040b57cec5SDimitry Andric case ISD::ATOMIC_LOAD_MAX: 39050b57cec5SDimitry Andric case ISD::ATOMIC_LOAD_UMIN: 39060b57cec5SDimitry Andric case ISD::ATOMIC_LOAD_UMAX: 39070b57cec5SDimitry Andric case ISD::ATOMIC_CMP_SWAP: { 39080b57cec5SDimitry Andric MVT VT = cast<AtomicSDNode>(Node)->getMemoryVT().getSimpleVT(); 39090b57cec5SDimitry Andric RTLIB::Libcall LC = RTLIB::getSYNC(Opc, VT); 39100b57cec5SDimitry Andric assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpected atomic op or value type!"); 39110b57cec5SDimitry Andric 3912*480093f4SDimitry Andric EVT RetVT = Node->getValueType(0); 3913*480093f4SDimitry Andric SmallVector<SDValue, 4> Ops(Node->op_begin() + 1, Node->op_end()); 3914*480093f4SDimitry Andric TargetLowering::MakeLibCallOptions CallOptions; 3915*480093f4SDimitry Andric std::pair<SDValue, SDValue> Tmp = TLI.makeLibCall(DAG, LC, RetVT, 3916*480093f4SDimitry Andric Ops, CallOptions, 3917*480093f4SDimitry Andric SDLoc(Node), 3918*480093f4SDimitry Andric Node->getOperand(0)); 39190b57cec5SDimitry Andric Results.push_back(Tmp.first); 39200b57cec5SDimitry Andric Results.push_back(Tmp.second); 39210b57cec5SDimitry Andric break; 39220b57cec5SDimitry Andric } 39230b57cec5SDimitry Andric case ISD::TRAP: { 39240b57cec5SDimitry Andric // If this operation is not supported, lower it to 'abort()' call 39250b57cec5SDimitry Andric TargetLowering::ArgListTy Args; 39260b57cec5SDimitry Andric TargetLowering::CallLoweringInfo CLI(DAG); 39270b57cec5SDimitry Andric CLI.setDebugLoc(dl) 39280b57cec5SDimitry Andric .setChain(Node->getOperand(0)) 39290b57cec5SDimitry Andric .setLibCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()), 39300b57cec5SDimitry Andric DAG.getExternalSymbol( 39310b57cec5SDimitry Andric "abort", TLI.getPointerTy(DAG.getDataLayout())), 39320b57cec5SDimitry Andric std::move(Args)); 39330b57cec5SDimitry Andric std::pair<SDValue, SDValue> CallResult = TLI.LowerCallTo(CLI); 39340b57cec5SDimitry Andric 39350b57cec5SDimitry Andric Results.push_back(CallResult.second); 39360b57cec5SDimitry Andric break; 39370b57cec5SDimitry Andric } 39380b57cec5SDimitry Andric case ISD::FMINNUM: 39390b57cec5SDimitry Andric case ISD::STRICT_FMINNUM: 3940*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::FMIN_F32, RTLIB::FMIN_F64, 39410b57cec5SDimitry Andric RTLIB::FMIN_F80, RTLIB::FMIN_F128, 3942*480093f4SDimitry Andric RTLIB::FMIN_PPCF128, Results); 39430b57cec5SDimitry Andric break; 39440b57cec5SDimitry Andric case ISD::FMAXNUM: 39450b57cec5SDimitry Andric case ISD::STRICT_FMAXNUM: 3946*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::FMAX_F32, RTLIB::FMAX_F64, 39470b57cec5SDimitry Andric RTLIB::FMAX_F80, RTLIB::FMAX_F128, 3948*480093f4SDimitry Andric RTLIB::FMAX_PPCF128, Results); 39490b57cec5SDimitry Andric break; 39500b57cec5SDimitry Andric case ISD::FSQRT: 39510b57cec5SDimitry Andric case ISD::STRICT_FSQRT: 3952*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::SQRT_F32, RTLIB::SQRT_F64, 39530b57cec5SDimitry Andric RTLIB::SQRT_F80, RTLIB::SQRT_F128, 3954*480093f4SDimitry Andric RTLIB::SQRT_PPCF128, Results); 39550b57cec5SDimitry Andric break; 39560b57cec5SDimitry Andric case ISD::FCBRT: 3957*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::CBRT_F32, RTLIB::CBRT_F64, 39580b57cec5SDimitry Andric RTLIB::CBRT_F80, RTLIB::CBRT_F128, 3959*480093f4SDimitry Andric RTLIB::CBRT_PPCF128, Results); 39600b57cec5SDimitry Andric break; 39610b57cec5SDimitry Andric case ISD::FSIN: 39620b57cec5SDimitry Andric case ISD::STRICT_FSIN: 3963*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::SIN_F32, RTLIB::SIN_F64, 39640b57cec5SDimitry Andric RTLIB::SIN_F80, RTLIB::SIN_F128, 3965*480093f4SDimitry Andric RTLIB::SIN_PPCF128, Results); 39660b57cec5SDimitry Andric break; 39670b57cec5SDimitry Andric case ISD::FCOS: 39680b57cec5SDimitry Andric case ISD::STRICT_FCOS: 3969*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::COS_F32, RTLIB::COS_F64, 39700b57cec5SDimitry Andric RTLIB::COS_F80, RTLIB::COS_F128, 3971*480093f4SDimitry Andric RTLIB::COS_PPCF128, Results); 39720b57cec5SDimitry Andric break; 39730b57cec5SDimitry Andric case ISD::FSINCOS: 39740b57cec5SDimitry Andric // Expand into sincos libcall. 39750b57cec5SDimitry Andric ExpandSinCosLibCall(Node, Results); 39760b57cec5SDimitry Andric break; 39770b57cec5SDimitry Andric case ISD::FLOG: 39780b57cec5SDimitry Andric case ISD::STRICT_FLOG: 39790b57cec5SDimitry Andric if (CanUseFiniteLibCall && DAG.getLibInfo().has(LibFunc_log_finite)) 3980*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::LOG_FINITE_F32, 39810b57cec5SDimitry Andric RTLIB::LOG_FINITE_F64, 39820b57cec5SDimitry Andric RTLIB::LOG_FINITE_F80, 39830b57cec5SDimitry Andric RTLIB::LOG_FINITE_F128, 3984*480093f4SDimitry Andric RTLIB::LOG_FINITE_PPCF128, Results); 39850b57cec5SDimitry Andric else 3986*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::LOG_F32, RTLIB::LOG_F64, 39870b57cec5SDimitry Andric RTLIB::LOG_F80, RTLIB::LOG_F128, 3988*480093f4SDimitry Andric RTLIB::LOG_PPCF128, Results); 39890b57cec5SDimitry Andric break; 39900b57cec5SDimitry Andric case ISD::FLOG2: 39910b57cec5SDimitry Andric case ISD::STRICT_FLOG2: 39920b57cec5SDimitry Andric if (CanUseFiniteLibCall && DAG.getLibInfo().has(LibFunc_log2_finite)) 3993*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::LOG2_FINITE_F32, 39940b57cec5SDimitry Andric RTLIB::LOG2_FINITE_F64, 39950b57cec5SDimitry Andric RTLIB::LOG2_FINITE_F80, 39960b57cec5SDimitry Andric RTLIB::LOG2_FINITE_F128, 3997*480093f4SDimitry Andric RTLIB::LOG2_FINITE_PPCF128, Results); 39980b57cec5SDimitry Andric else 3999*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::LOG2_F32, RTLIB::LOG2_F64, 40000b57cec5SDimitry Andric RTLIB::LOG2_F80, RTLIB::LOG2_F128, 4001*480093f4SDimitry Andric RTLIB::LOG2_PPCF128, Results); 40020b57cec5SDimitry Andric break; 40030b57cec5SDimitry Andric case ISD::FLOG10: 40040b57cec5SDimitry Andric case ISD::STRICT_FLOG10: 40050b57cec5SDimitry Andric if (CanUseFiniteLibCall && DAG.getLibInfo().has(LibFunc_log10_finite)) 4006*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::LOG10_FINITE_F32, 40070b57cec5SDimitry Andric RTLIB::LOG10_FINITE_F64, 40080b57cec5SDimitry Andric RTLIB::LOG10_FINITE_F80, 40090b57cec5SDimitry Andric RTLIB::LOG10_FINITE_F128, 4010*480093f4SDimitry Andric RTLIB::LOG10_FINITE_PPCF128, Results); 40110b57cec5SDimitry Andric else 4012*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::LOG10_F32, RTLIB::LOG10_F64, 40130b57cec5SDimitry Andric RTLIB::LOG10_F80, RTLIB::LOG10_F128, 4014*480093f4SDimitry Andric RTLIB::LOG10_PPCF128, Results); 40150b57cec5SDimitry Andric break; 40160b57cec5SDimitry Andric case ISD::FEXP: 40170b57cec5SDimitry Andric case ISD::STRICT_FEXP: 40180b57cec5SDimitry Andric if (CanUseFiniteLibCall && DAG.getLibInfo().has(LibFunc_exp_finite)) 4019*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::EXP_FINITE_F32, 40200b57cec5SDimitry Andric RTLIB::EXP_FINITE_F64, 40210b57cec5SDimitry Andric RTLIB::EXP_FINITE_F80, 40220b57cec5SDimitry Andric RTLIB::EXP_FINITE_F128, 4023*480093f4SDimitry Andric RTLIB::EXP_FINITE_PPCF128, Results); 40240b57cec5SDimitry Andric else 4025*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::EXP_F32, RTLIB::EXP_F64, 40260b57cec5SDimitry Andric RTLIB::EXP_F80, RTLIB::EXP_F128, 4027*480093f4SDimitry Andric RTLIB::EXP_PPCF128, Results); 40280b57cec5SDimitry Andric break; 40290b57cec5SDimitry Andric case ISD::FEXP2: 40300b57cec5SDimitry Andric case ISD::STRICT_FEXP2: 40310b57cec5SDimitry Andric if (CanUseFiniteLibCall && DAG.getLibInfo().has(LibFunc_exp2_finite)) 4032*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::EXP2_FINITE_F32, 40330b57cec5SDimitry Andric RTLIB::EXP2_FINITE_F64, 40340b57cec5SDimitry Andric RTLIB::EXP2_FINITE_F80, 40350b57cec5SDimitry Andric RTLIB::EXP2_FINITE_F128, 4036*480093f4SDimitry Andric RTLIB::EXP2_FINITE_PPCF128, Results); 40370b57cec5SDimitry Andric else 4038*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::EXP2_F32, RTLIB::EXP2_F64, 40390b57cec5SDimitry Andric RTLIB::EXP2_F80, RTLIB::EXP2_F128, 4040*480093f4SDimitry Andric RTLIB::EXP2_PPCF128, Results); 40410b57cec5SDimitry Andric break; 40420b57cec5SDimitry Andric case ISD::FTRUNC: 40430b57cec5SDimitry Andric case ISD::STRICT_FTRUNC: 4044*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::TRUNC_F32, RTLIB::TRUNC_F64, 40450b57cec5SDimitry Andric RTLIB::TRUNC_F80, RTLIB::TRUNC_F128, 4046*480093f4SDimitry Andric RTLIB::TRUNC_PPCF128, Results); 40470b57cec5SDimitry Andric break; 40480b57cec5SDimitry Andric case ISD::FFLOOR: 40490b57cec5SDimitry Andric case ISD::STRICT_FFLOOR: 4050*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::FLOOR_F32, RTLIB::FLOOR_F64, 40510b57cec5SDimitry Andric RTLIB::FLOOR_F80, RTLIB::FLOOR_F128, 4052*480093f4SDimitry Andric RTLIB::FLOOR_PPCF128, Results); 40530b57cec5SDimitry Andric break; 40540b57cec5SDimitry Andric case ISD::FCEIL: 40550b57cec5SDimitry Andric case ISD::STRICT_FCEIL: 4056*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::CEIL_F32, RTLIB::CEIL_F64, 40570b57cec5SDimitry Andric RTLIB::CEIL_F80, RTLIB::CEIL_F128, 4058*480093f4SDimitry Andric RTLIB::CEIL_PPCF128, Results); 40590b57cec5SDimitry Andric break; 40600b57cec5SDimitry Andric case ISD::FRINT: 40610b57cec5SDimitry Andric case ISD::STRICT_FRINT: 4062*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::RINT_F32, RTLIB::RINT_F64, 40630b57cec5SDimitry Andric RTLIB::RINT_F80, RTLIB::RINT_F128, 4064*480093f4SDimitry Andric RTLIB::RINT_PPCF128, Results); 40650b57cec5SDimitry Andric break; 40660b57cec5SDimitry Andric case ISD::FNEARBYINT: 40670b57cec5SDimitry Andric case ISD::STRICT_FNEARBYINT: 4068*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::NEARBYINT_F32, 40690b57cec5SDimitry Andric RTLIB::NEARBYINT_F64, 40700b57cec5SDimitry Andric RTLIB::NEARBYINT_F80, 40710b57cec5SDimitry Andric RTLIB::NEARBYINT_F128, 4072*480093f4SDimitry Andric RTLIB::NEARBYINT_PPCF128, Results); 40730b57cec5SDimitry Andric break; 40740b57cec5SDimitry Andric case ISD::FROUND: 40750b57cec5SDimitry Andric case ISD::STRICT_FROUND: 4076*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::ROUND_F32, 40770b57cec5SDimitry Andric RTLIB::ROUND_F64, 40780b57cec5SDimitry Andric RTLIB::ROUND_F80, 40790b57cec5SDimitry Andric RTLIB::ROUND_F128, 4080*480093f4SDimitry Andric RTLIB::ROUND_PPCF128, Results); 40810b57cec5SDimitry Andric break; 40820b57cec5SDimitry Andric case ISD::FPOWI: 4083*480093f4SDimitry Andric case ISD::STRICT_FPOWI: { 4084*480093f4SDimitry Andric RTLIB::Libcall LC; 4085*480093f4SDimitry Andric switch (Node->getSimpleValueType(0).SimpleTy) { 4086*480093f4SDimitry Andric default: llvm_unreachable("Unexpected request for libcall!"); 4087*480093f4SDimitry Andric case MVT::f32: LC = RTLIB::POWI_F32; break; 4088*480093f4SDimitry Andric case MVT::f64: LC = RTLIB::POWI_F64; break; 4089*480093f4SDimitry Andric case MVT::f80: LC = RTLIB::POWI_F80; break; 4090*480093f4SDimitry Andric case MVT::f128: LC = RTLIB::POWI_F128; break; 4091*480093f4SDimitry Andric case MVT::ppcf128: LC = RTLIB::POWI_PPCF128; break; 4092*480093f4SDimitry Andric } 4093*480093f4SDimitry Andric if (!TLI.getLibcallName(LC)) { 4094*480093f4SDimitry Andric // Some targets don't have a powi libcall; use pow instead. 4095*480093f4SDimitry Andric SDValue Exponent = DAG.getNode(ISD::SINT_TO_FP, SDLoc(Node), 4096*480093f4SDimitry Andric Node->getValueType(0), 4097*480093f4SDimitry Andric Node->getOperand(1)); 4098*480093f4SDimitry Andric Results.push_back(DAG.getNode(ISD::FPOW, SDLoc(Node), 4099*480093f4SDimitry Andric Node->getValueType(0), Node->getOperand(0), 4100*480093f4SDimitry Andric Exponent)); 41010b57cec5SDimitry Andric break; 4102*480093f4SDimitry Andric } 4103*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::POWI_F32, RTLIB::POWI_F64, 4104*480093f4SDimitry Andric RTLIB::POWI_F80, RTLIB::POWI_F128, 4105*480093f4SDimitry Andric RTLIB::POWI_PPCF128, Results); 4106*480093f4SDimitry Andric break; 4107*480093f4SDimitry Andric } 41080b57cec5SDimitry Andric case ISD::FPOW: 41090b57cec5SDimitry Andric case ISD::STRICT_FPOW: 41100b57cec5SDimitry Andric if (CanUseFiniteLibCall && DAG.getLibInfo().has(LibFunc_pow_finite)) 4111*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::POW_FINITE_F32, 41120b57cec5SDimitry Andric RTLIB::POW_FINITE_F64, 41130b57cec5SDimitry Andric RTLIB::POW_FINITE_F80, 41140b57cec5SDimitry Andric RTLIB::POW_FINITE_F128, 4115*480093f4SDimitry Andric RTLIB::POW_FINITE_PPCF128, Results); 41160b57cec5SDimitry Andric else 4117*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::POW_F32, RTLIB::POW_F64, 41180b57cec5SDimitry Andric RTLIB::POW_F80, RTLIB::POW_F128, 4119*480093f4SDimitry Andric RTLIB::POW_PPCF128, Results); 41200b57cec5SDimitry Andric break; 41218bcb0991SDimitry Andric case ISD::LROUND: 41228bcb0991SDimitry Andric case ISD::STRICT_LROUND: 4123*480093f4SDimitry Andric ExpandArgFPLibCall(Node, RTLIB::LROUND_F32, 41248bcb0991SDimitry Andric RTLIB::LROUND_F64, RTLIB::LROUND_F80, 41258bcb0991SDimitry Andric RTLIB::LROUND_F128, 4126*480093f4SDimitry Andric RTLIB::LROUND_PPCF128, Results); 41278bcb0991SDimitry Andric break; 41288bcb0991SDimitry Andric case ISD::LLROUND: 41298bcb0991SDimitry Andric case ISD::STRICT_LLROUND: 4130*480093f4SDimitry Andric ExpandArgFPLibCall(Node, RTLIB::LLROUND_F32, 41318bcb0991SDimitry Andric RTLIB::LLROUND_F64, RTLIB::LLROUND_F80, 41328bcb0991SDimitry Andric RTLIB::LLROUND_F128, 4133*480093f4SDimitry Andric RTLIB::LLROUND_PPCF128, Results); 41348bcb0991SDimitry Andric break; 41358bcb0991SDimitry Andric case ISD::LRINT: 41368bcb0991SDimitry Andric case ISD::STRICT_LRINT: 4137*480093f4SDimitry Andric ExpandArgFPLibCall(Node, RTLIB::LRINT_F32, 41388bcb0991SDimitry Andric RTLIB::LRINT_F64, RTLIB::LRINT_F80, 41398bcb0991SDimitry Andric RTLIB::LRINT_F128, 4140*480093f4SDimitry Andric RTLIB::LRINT_PPCF128, Results); 41418bcb0991SDimitry Andric break; 41428bcb0991SDimitry Andric case ISD::LLRINT: 41438bcb0991SDimitry Andric case ISD::STRICT_LLRINT: 4144*480093f4SDimitry Andric ExpandArgFPLibCall(Node, RTLIB::LLRINT_F32, 41458bcb0991SDimitry Andric RTLIB::LLRINT_F64, RTLIB::LLRINT_F80, 41468bcb0991SDimitry Andric RTLIB::LLRINT_F128, 4147*480093f4SDimitry Andric RTLIB::LLRINT_PPCF128, Results); 41488bcb0991SDimitry Andric break; 41490b57cec5SDimitry Andric case ISD::FDIV: 4150*480093f4SDimitry Andric case ISD::STRICT_FDIV: 4151*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::DIV_F32, RTLIB::DIV_F64, 41520b57cec5SDimitry Andric RTLIB::DIV_F80, RTLIB::DIV_F128, 4153*480093f4SDimitry Andric RTLIB::DIV_PPCF128, Results); 41540b57cec5SDimitry Andric break; 41550b57cec5SDimitry Andric case ISD::FREM: 41560b57cec5SDimitry Andric case ISD::STRICT_FREM: 4157*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::REM_F32, RTLIB::REM_F64, 41580b57cec5SDimitry Andric RTLIB::REM_F80, RTLIB::REM_F128, 4159*480093f4SDimitry Andric RTLIB::REM_PPCF128, Results); 41600b57cec5SDimitry Andric break; 41610b57cec5SDimitry Andric case ISD::FMA: 41620b57cec5SDimitry Andric case ISD::STRICT_FMA: 4163*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::FMA_F32, RTLIB::FMA_F64, 41640b57cec5SDimitry Andric RTLIB::FMA_F80, RTLIB::FMA_F128, 4165*480093f4SDimitry Andric RTLIB::FMA_PPCF128, Results); 41660b57cec5SDimitry Andric break; 41670b57cec5SDimitry Andric case ISD::FADD: 4168*480093f4SDimitry Andric case ISD::STRICT_FADD: 4169*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::ADD_F32, RTLIB::ADD_F64, 41700b57cec5SDimitry Andric RTLIB::ADD_F80, RTLIB::ADD_F128, 4171*480093f4SDimitry Andric RTLIB::ADD_PPCF128, Results); 41720b57cec5SDimitry Andric break; 41730b57cec5SDimitry Andric case ISD::FMUL: 4174*480093f4SDimitry Andric case ISD::STRICT_FMUL: 4175*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::MUL_F32, RTLIB::MUL_F64, 41760b57cec5SDimitry Andric RTLIB::MUL_F80, RTLIB::MUL_F128, 4177*480093f4SDimitry Andric RTLIB::MUL_PPCF128, Results); 41780b57cec5SDimitry Andric break; 41790b57cec5SDimitry Andric case ISD::FP16_TO_FP: 41800b57cec5SDimitry Andric if (Node->getValueType(0) == MVT::f32) { 41810b57cec5SDimitry Andric Results.push_back(ExpandLibCall(RTLIB::FPEXT_F16_F32, Node, false)); 41820b57cec5SDimitry Andric } 41830b57cec5SDimitry Andric break; 41840b57cec5SDimitry Andric case ISD::FP_TO_FP16: { 41850b57cec5SDimitry Andric RTLIB::Libcall LC = 41860b57cec5SDimitry Andric RTLIB::getFPROUND(Node->getOperand(0).getValueType(), MVT::f16); 41870b57cec5SDimitry Andric assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unable to expand fp_to_fp16"); 41880b57cec5SDimitry Andric Results.push_back(ExpandLibCall(LC, Node, false)); 41890b57cec5SDimitry Andric break; 41900b57cec5SDimitry Andric } 41910b57cec5SDimitry Andric case ISD::FSUB: 4192*480093f4SDimitry Andric case ISD::STRICT_FSUB: 4193*480093f4SDimitry Andric ExpandFPLibCall(Node, RTLIB::SUB_F32, RTLIB::SUB_F64, 41940b57cec5SDimitry Andric RTLIB::SUB_F80, RTLIB::SUB_F128, 4195*480093f4SDimitry Andric RTLIB::SUB_PPCF128, Results); 41960b57cec5SDimitry Andric break; 41970b57cec5SDimitry Andric case ISD::SREM: 41980b57cec5SDimitry Andric Results.push_back(ExpandIntLibCall(Node, true, 41990b57cec5SDimitry Andric RTLIB::SREM_I8, 42000b57cec5SDimitry Andric RTLIB::SREM_I16, RTLIB::SREM_I32, 42010b57cec5SDimitry Andric RTLIB::SREM_I64, RTLIB::SREM_I128)); 42020b57cec5SDimitry Andric break; 42030b57cec5SDimitry Andric case ISD::UREM: 42040b57cec5SDimitry Andric Results.push_back(ExpandIntLibCall(Node, false, 42050b57cec5SDimitry Andric RTLIB::UREM_I8, 42060b57cec5SDimitry Andric RTLIB::UREM_I16, RTLIB::UREM_I32, 42070b57cec5SDimitry Andric RTLIB::UREM_I64, RTLIB::UREM_I128)); 42080b57cec5SDimitry Andric break; 42090b57cec5SDimitry Andric case ISD::SDIV: 42100b57cec5SDimitry Andric Results.push_back(ExpandIntLibCall(Node, true, 42110b57cec5SDimitry Andric RTLIB::SDIV_I8, 42120b57cec5SDimitry Andric RTLIB::SDIV_I16, RTLIB::SDIV_I32, 42130b57cec5SDimitry Andric RTLIB::SDIV_I64, RTLIB::SDIV_I128)); 42140b57cec5SDimitry Andric break; 42150b57cec5SDimitry Andric case ISD::UDIV: 42160b57cec5SDimitry Andric Results.push_back(ExpandIntLibCall(Node, false, 42170b57cec5SDimitry Andric RTLIB::UDIV_I8, 42180b57cec5SDimitry Andric RTLIB::UDIV_I16, RTLIB::UDIV_I32, 42190b57cec5SDimitry Andric RTLIB::UDIV_I64, RTLIB::UDIV_I128)); 42200b57cec5SDimitry Andric break; 42210b57cec5SDimitry Andric case ISD::SDIVREM: 42220b57cec5SDimitry Andric case ISD::UDIVREM: 42230b57cec5SDimitry Andric // Expand into divrem libcall 42240b57cec5SDimitry Andric ExpandDivRemLibCall(Node, Results); 42250b57cec5SDimitry Andric break; 42260b57cec5SDimitry Andric case ISD::MUL: 42270b57cec5SDimitry Andric Results.push_back(ExpandIntLibCall(Node, false, 42280b57cec5SDimitry Andric RTLIB::MUL_I8, 42290b57cec5SDimitry Andric RTLIB::MUL_I16, RTLIB::MUL_I32, 42300b57cec5SDimitry Andric RTLIB::MUL_I64, RTLIB::MUL_I128)); 42310b57cec5SDimitry Andric break; 42320b57cec5SDimitry Andric case ISD::CTLZ_ZERO_UNDEF: 42330b57cec5SDimitry Andric switch (Node->getSimpleValueType(0).SimpleTy) { 42340b57cec5SDimitry Andric default: 42350b57cec5SDimitry Andric llvm_unreachable("LibCall explicitly requested, but not available"); 42360b57cec5SDimitry Andric case MVT::i32: 42370b57cec5SDimitry Andric Results.push_back(ExpandLibCall(RTLIB::CTLZ_I32, Node, false)); 42380b57cec5SDimitry Andric break; 42390b57cec5SDimitry Andric case MVT::i64: 42400b57cec5SDimitry Andric Results.push_back(ExpandLibCall(RTLIB::CTLZ_I64, Node, false)); 42410b57cec5SDimitry Andric break; 42420b57cec5SDimitry Andric case MVT::i128: 42430b57cec5SDimitry Andric Results.push_back(ExpandLibCall(RTLIB::CTLZ_I128, Node, false)); 42440b57cec5SDimitry Andric break; 42450b57cec5SDimitry Andric } 42460b57cec5SDimitry Andric break; 42470b57cec5SDimitry Andric } 42480b57cec5SDimitry Andric 42490b57cec5SDimitry Andric // Replace the original node with the legalized result. 42500b57cec5SDimitry Andric if (!Results.empty()) { 42510b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Successfully converted node to libcall\n"); 42520b57cec5SDimitry Andric ReplaceNode(Node, Results.data()); 42530b57cec5SDimitry Andric } else 42540b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Could not convert node to libcall\n"); 42550b57cec5SDimitry Andric } 42560b57cec5SDimitry Andric 42570b57cec5SDimitry Andric // Determine the vector type to use in place of an original scalar element when 42580b57cec5SDimitry Andric // promoting equally sized vectors. 42590b57cec5SDimitry Andric static MVT getPromotedVectorElementType(const TargetLowering &TLI, 42600b57cec5SDimitry Andric MVT EltVT, MVT NewEltVT) { 42610b57cec5SDimitry Andric unsigned OldEltsPerNewElt = EltVT.getSizeInBits() / NewEltVT.getSizeInBits(); 42620b57cec5SDimitry Andric MVT MidVT = MVT::getVectorVT(NewEltVT, OldEltsPerNewElt); 42630b57cec5SDimitry Andric assert(TLI.isTypeLegal(MidVT) && "unexpected"); 42640b57cec5SDimitry Andric return MidVT; 42650b57cec5SDimitry Andric } 42660b57cec5SDimitry Andric 42670b57cec5SDimitry Andric void SelectionDAGLegalize::PromoteNode(SDNode *Node) { 42680b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Trying to promote node\n"); 42690b57cec5SDimitry Andric SmallVector<SDValue, 8> Results; 42700b57cec5SDimitry Andric MVT OVT = Node->getSimpleValueType(0); 42710b57cec5SDimitry Andric if (Node->getOpcode() == ISD::UINT_TO_FP || 42720b57cec5SDimitry Andric Node->getOpcode() == ISD::SINT_TO_FP || 42730b57cec5SDimitry Andric Node->getOpcode() == ISD::SETCC || 42740b57cec5SDimitry Andric Node->getOpcode() == ISD::EXTRACT_VECTOR_ELT || 42750b57cec5SDimitry Andric Node->getOpcode() == ISD::INSERT_VECTOR_ELT) { 42760b57cec5SDimitry Andric OVT = Node->getOperand(0).getSimpleValueType(); 42770b57cec5SDimitry Andric } 4278*480093f4SDimitry Andric if (Node->getOpcode() == ISD::STRICT_UINT_TO_FP || 4279*480093f4SDimitry Andric Node->getOpcode() == ISD::STRICT_SINT_TO_FP) 4280*480093f4SDimitry Andric OVT = Node->getOperand(1).getSimpleValueType(); 42810b57cec5SDimitry Andric if (Node->getOpcode() == ISD::BR_CC) 42820b57cec5SDimitry Andric OVT = Node->getOperand(2).getSimpleValueType(); 42830b57cec5SDimitry Andric MVT NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), OVT); 42840b57cec5SDimitry Andric SDLoc dl(Node); 42850b57cec5SDimitry Andric SDValue Tmp1, Tmp2, Tmp3; 42860b57cec5SDimitry Andric switch (Node->getOpcode()) { 42870b57cec5SDimitry Andric case ISD::CTTZ: 42880b57cec5SDimitry Andric case ISD::CTTZ_ZERO_UNDEF: 42890b57cec5SDimitry Andric case ISD::CTLZ: 42900b57cec5SDimitry Andric case ISD::CTLZ_ZERO_UNDEF: 42910b57cec5SDimitry Andric case ISD::CTPOP: 42920b57cec5SDimitry Andric // Zero extend the argument. 42930b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, dl, NVT, Node->getOperand(0)); 42940b57cec5SDimitry Andric if (Node->getOpcode() == ISD::CTTZ) { 42950b57cec5SDimitry Andric // The count is the same in the promoted type except if the original 42960b57cec5SDimitry Andric // value was zero. This can be handled by setting the bit just off 42970b57cec5SDimitry Andric // the top of the original type. 42980b57cec5SDimitry Andric auto TopBit = APInt::getOneBitSet(NVT.getSizeInBits(), 42990b57cec5SDimitry Andric OVT.getSizeInBits()); 43000b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::OR, dl, NVT, Tmp1, 43010b57cec5SDimitry Andric DAG.getConstant(TopBit, dl, NVT)); 43020b57cec5SDimitry Andric } 43030b57cec5SDimitry Andric // Perform the larger operation. For CTPOP and CTTZ_ZERO_UNDEF, this is 43040b57cec5SDimitry Andric // already the correct result. 43050b57cec5SDimitry Andric Tmp1 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1); 43060b57cec5SDimitry Andric if (Node->getOpcode() == ISD::CTLZ || 43070b57cec5SDimitry Andric Node->getOpcode() == ISD::CTLZ_ZERO_UNDEF) { 43080b57cec5SDimitry Andric // Tmp1 = Tmp1 - (sizeinbits(NVT) - sizeinbits(Old VT)) 43090b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::SUB, dl, NVT, Tmp1, 43100b57cec5SDimitry Andric DAG.getConstant(NVT.getSizeInBits() - 43110b57cec5SDimitry Andric OVT.getSizeInBits(), dl, NVT)); 43120b57cec5SDimitry Andric } 43130b57cec5SDimitry Andric Results.push_back(DAG.getNode(ISD::TRUNCATE, dl, OVT, Tmp1)); 43140b57cec5SDimitry Andric break; 43150b57cec5SDimitry Andric case ISD::BITREVERSE: 43160b57cec5SDimitry Andric case ISD::BSWAP: { 43170b57cec5SDimitry Andric unsigned DiffBits = NVT.getSizeInBits() - OVT.getSizeInBits(); 43180b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, dl, NVT, Node->getOperand(0)); 43190b57cec5SDimitry Andric Tmp1 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1); 43200b57cec5SDimitry Andric Tmp1 = DAG.getNode( 43210b57cec5SDimitry Andric ISD::SRL, dl, NVT, Tmp1, 43220b57cec5SDimitry Andric DAG.getConstant(DiffBits, dl, 43230b57cec5SDimitry Andric TLI.getShiftAmountTy(NVT, DAG.getDataLayout()))); 43240b57cec5SDimitry Andric 43250b57cec5SDimitry Andric Results.push_back(DAG.getNode(ISD::TRUNCATE, dl, OVT, Tmp1)); 43260b57cec5SDimitry Andric break; 43270b57cec5SDimitry Andric } 43280b57cec5SDimitry Andric case ISD::FP_TO_UINT: 4329*480093f4SDimitry Andric case ISD::STRICT_FP_TO_UINT: 43300b57cec5SDimitry Andric case ISD::FP_TO_SINT: 4331*480093f4SDimitry Andric case ISD::STRICT_FP_TO_SINT: 4332*480093f4SDimitry Andric PromoteLegalFP_TO_INT(Node, dl, Results); 43330b57cec5SDimitry Andric break; 43340b57cec5SDimitry Andric case ISD::UINT_TO_FP: 4335*480093f4SDimitry Andric case ISD::STRICT_UINT_TO_FP: 43360b57cec5SDimitry Andric case ISD::SINT_TO_FP: 4337*480093f4SDimitry Andric case ISD::STRICT_SINT_TO_FP: 4338*480093f4SDimitry Andric PromoteLegalINT_TO_FP(Node, dl, Results); 43390b57cec5SDimitry Andric break; 43400b57cec5SDimitry Andric case ISD::VAARG: { 43410b57cec5SDimitry Andric SDValue Chain = Node->getOperand(0); // Get the chain. 43420b57cec5SDimitry Andric SDValue Ptr = Node->getOperand(1); // Get the pointer. 43430b57cec5SDimitry Andric 43440b57cec5SDimitry Andric unsigned TruncOp; 43450b57cec5SDimitry Andric if (OVT.isVector()) { 43460b57cec5SDimitry Andric TruncOp = ISD::BITCAST; 43470b57cec5SDimitry Andric } else { 43480b57cec5SDimitry Andric assert(OVT.isInteger() 43490b57cec5SDimitry Andric && "VAARG promotion is supported only for vectors or integer types"); 43500b57cec5SDimitry Andric TruncOp = ISD::TRUNCATE; 43510b57cec5SDimitry Andric } 43520b57cec5SDimitry Andric 43530b57cec5SDimitry Andric // Perform the larger operation, then convert back 43540b57cec5SDimitry Andric Tmp1 = DAG.getVAArg(NVT, dl, Chain, Ptr, Node->getOperand(2), 43550b57cec5SDimitry Andric Node->getConstantOperandVal(3)); 43560b57cec5SDimitry Andric Chain = Tmp1.getValue(1); 43570b57cec5SDimitry Andric 43580b57cec5SDimitry Andric Tmp2 = DAG.getNode(TruncOp, dl, OVT, Tmp1); 43590b57cec5SDimitry Andric 43600b57cec5SDimitry Andric // Modified the chain result - switch anything that used the old chain to 43610b57cec5SDimitry Andric // use the new one. 43620b57cec5SDimitry Andric DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 0), Tmp2); 43630b57cec5SDimitry Andric DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 1), Chain); 43640b57cec5SDimitry Andric if (UpdatedNodes) { 43650b57cec5SDimitry Andric UpdatedNodes->insert(Tmp2.getNode()); 43660b57cec5SDimitry Andric UpdatedNodes->insert(Chain.getNode()); 43670b57cec5SDimitry Andric } 43680b57cec5SDimitry Andric ReplacedNode(Node); 43690b57cec5SDimitry Andric break; 43700b57cec5SDimitry Andric } 43710b57cec5SDimitry Andric case ISD::MUL: 43720b57cec5SDimitry Andric case ISD::SDIV: 43730b57cec5SDimitry Andric case ISD::SREM: 43740b57cec5SDimitry Andric case ISD::UDIV: 43750b57cec5SDimitry Andric case ISD::UREM: 43760b57cec5SDimitry Andric case ISD::AND: 43770b57cec5SDimitry Andric case ISD::OR: 43780b57cec5SDimitry Andric case ISD::XOR: { 43790b57cec5SDimitry Andric unsigned ExtOp, TruncOp; 43800b57cec5SDimitry Andric if (OVT.isVector()) { 43810b57cec5SDimitry Andric ExtOp = ISD::BITCAST; 43820b57cec5SDimitry Andric TruncOp = ISD::BITCAST; 43830b57cec5SDimitry Andric } else { 43840b57cec5SDimitry Andric assert(OVT.isInteger() && "Cannot promote logic operation"); 43850b57cec5SDimitry Andric 43860b57cec5SDimitry Andric switch (Node->getOpcode()) { 43870b57cec5SDimitry Andric default: 43880b57cec5SDimitry Andric ExtOp = ISD::ANY_EXTEND; 43890b57cec5SDimitry Andric break; 43900b57cec5SDimitry Andric case ISD::SDIV: 43910b57cec5SDimitry Andric case ISD::SREM: 43920b57cec5SDimitry Andric ExtOp = ISD::SIGN_EXTEND; 43930b57cec5SDimitry Andric break; 43940b57cec5SDimitry Andric case ISD::UDIV: 43950b57cec5SDimitry Andric case ISD::UREM: 43960b57cec5SDimitry Andric ExtOp = ISD::ZERO_EXTEND; 43970b57cec5SDimitry Andric break; 43980b57cec5SDimitry Andric } 43990b57cec5SDimitry Andric TruncOp = ISD::TRUNCATE; 44000b57cec5SDimitry Andric } 44010b57cec5SDimitry Andric // Promote each of the values to the new type. 44020b57cec5SDimitry Andric Tmp1 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(0)); 44030b57cec5SDimitry Andric Tmp2 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(1)); 44040b57cec5SDimitry Andric // Perform the larger operation, then convert back 44050b57cec5SDimitry Andric Tmp1 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1, Tmp2); 44060b57cec5SDimitry Andric Results.push_back(DAG.getNode(TruncOp, dl, OVT, Tmp1)); 44070b57cec5SDimitry Andric break; 44080b57cec5SDimitry Andric } 44090b57cec5SDimitry Andric case ISD::UMUL_LOHI: 44100b57cec5SDimitry Andric case ISD::SMUL_LOHI: { 44110b57cec5SDimitry Andric // Promote to a multiply in a wider integer type. 44120b57cec5SDimitry Andric unsigned ExtOp = Node->getOpcode() == ISD::UMUL_LOHI ? ISD::ZERO_EXTEND 44130b57cec5SDimitry Andric : ISD::SIGN_EXTEND; 44140b57cec5SDimitry Andric Tmp1 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(0)); 44150b57cec5SDimitry Andric Tmp2 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(1)); 44160b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::MUL, dl, NVT, Tmp1, Tmp2); 44170b57cec5SDimitry Andric 44180b57cec5SDimitry Andric auto &DL = DAG.getDataLayout(); 44190b57cec5SDimitry Andric unsigned OriginalSize = OVT.getScalarSizeInBits(); 44200b57cec5SDimitry Andric Tmp2 = DAG.getNode( 44210b57cec5SDimitry Andric ISD::SRL, dl, NVT, Tmp1, 44220b57cec5SDimitry Andric DAG.getConstant(OriginalSize, dl, TLI.getScalarShiftAmountTy(DL, NVT))); 44230b57cec5SDimitry Andric Results.push_back(DAG.getNode(ISD::TRUNCATE, dl, OVT, Tmp1)); 44240b57cec5SDimitry Andric Results.push_back(DAG.getNode(ISD::TRUNCATE, dl, OVT, Tmp2)); 44250b57cec5SDimitry Andric break; 44260b57cec5SDimitry Andric } 44270b57cec5SDimitry Andric case ISD::SELECT: { 44280b57cec5SDimitry Andric unsigned ExtOp, TruncOp; 44290b57cec5SDimitry Andric if (Node->getValueType(0).isVector() || 44300b57cec5SDimitry Andric Node->getValueType(0).getSizeInBits() == NVT.getSizeInBits()) { 44310b57cec5SDimitry Andric ExtOp = ISD::BITCAST; 44320b57cec5SDimitry Andric TruncOp = ISD::BITCAST; 44330b57cec5SDimitry Andric } else if (Node->getValueType(0).isInteger()) { 44340b57cec5SDimitry Andric ExtOp = ISD::ANY_EXTEND; 44350b57cec5SDimitry Andric TruncOp = ISD::TRUNCATE; 44360b57cec5SDimitry Andric } else { 44370b57cec5SDimitry Andric ExtOp = ISD::FP_EXTEND; 44380b57cec5SDimitry Andric TruncOp = ISD::FP_ROUND; 44390b57cec5SDimitry Andric } 44400b57cec5SDimitry Andric Tmp1 = Node->getOperand(0); 44410b57cec5SDimitry Andric // Promote each of the values to the new type. 44420b57cec5SDimitry Andric Tmp2 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(1)); 44430b57cec5SDimitry Andric Tmp3 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(2)); 44440b57cec5SDimitry Andric // Perform the larger operation, then round down. 44450b57cec5SDimitry Andric Tmp1 = DAG.getSelect(dl, NVT, Tmp1, Tmp2, Tmp3); 44460b57cec5SDimitry Andric Tmp1->setFlags(Node->getFlags()); 44470b57cec5SDimitry Andric if (TruncOp != ISD::FP_ROUND) 44480b57cec5SDimitry Andric Tmp1 = DAG.getNode(TruncOp, dl, Node->getValueType(0), Tmp1); 44490b57cec5SDimitry Andric else 44500b57cec5SDimitry Andric Tmp1 = DAG.getNode(TruncOp, dl, Node->getValueType(0), Tmp1, 44510b57cec5SDimitry Andric DAG.getIntPtrConstant(0, dl)); 44520b57cec5SDimitry Andric Results.push_back(Tmp1); 44530b57cec5SDimitry Andric break; 44540b57cec5SDimitry Andric } 44550b57cec5SDimitry Andric case ISD::VECTOR_SHUFFLE: { 44560b57cec5SDimitry Andric ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(Node)->getMask(); 44570b57cec5SDimitry Andric 44580b57cec5SDimitry Andric // Cast the two input vectors. 44590b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::BITCAST, dl, NVT, Node->getOperand(0)); 44600b57cec5SDimitry Andric Tmp2 = DAG.getNode(ISD::BITCAST, dl, NVT, Node->getOperand(1)); 44610b57cec5SDimitry Andric 44620b57cec5SDimitry Andric // Convert the shuffle mask to the right # elements. 44630b57cec5SDimitry Andric Tmp1 = ShuffleWithNarrowerEltType(NVT, OVT, dl, Tmp1, Tmp2, Mask); 44640b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::BITCAST, dl, OVT, Tmp1); 44650b57cec5SDimitry Andric Results.push_back(Tmp1); 44660b57cec5SDimitry Andric break; 44670b57cec5SDimitry Andric } 44680b57cec5SDimitry Andric case ISD::SETCC: { 44690b57cec5SDimitry Andric unsigned ExtOp = ISD::FP_EXTEND; 44700b57cec5SDimitry Andric if (NVT.isInteger()) { 44710b57cec5SDimitry Andric ISD::CondCode CCCode = 44720b57cec5SDimitry Andric cast<CondCodeSDNode>(Node->getOperand(2))->get(); 44730b57cec5SDimitry Andric ExtOp = isSignedIntSetCC(CCCode) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND; 44740b57cec5SDimitry Andric } 44750b57cec5SDimitry Andric Tmp1 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(0)); 44760b57cec5SDimitry Andric Tmp2 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(1)); 44770b57cec5SDimitry Andric Results.push_back(DAG.getNode(ISD::SETCC, dl, Node->getValueType(0), Tmp1, 44780b57cec5SDimitry Andric Tmp2, Node->getOperand(2), Node->getFlags())); 44790b57cec5SDimitry Andric break; 44800b57cec5SDimitry Andric } 44810b57cec5SDimitry Andric case ISD::BR_CC: { 44820b57cec5SDimitry Andric unsigned ExtOp = ISD::FP_EXTEND; 44830b57cec5SDimitry Andric if (NVT.isInteger()) { 44840b57cec5SDimitry Andric ISD::CondCode CCCode = 44850b57cec5SDimitry Andric cast<CondCodeSDNode>(Node->getOperand(1))->get(); 44860b57cec5SDimitry Andric ExtOp = isSignedIntSetCC(CCCode) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND; 44870b57cec5SDimitry Andric } 44880b57cec5SDimitry Andric Tmp1 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(2)); 44890b57cec5SDimitry Andric Tmp2 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(3)); 44900b57cec5SDimitry Andric Results.push_back(DAG.getNode(ISD::BR_CC, dl, Node->getValueType(0), 44910b57cec5SDimitry Andric Node->getOperand(0), Node->getOperand(1), 44920b57cec5SDimitry Andric Tmp1, Tmp2, Node->getOperand(4))); 44930b57cec5SDimitry Andric break; 44940b57cec5SDimitry Andric } 44950b57cec5SDimitry Andric case ISD::FADD: 44960b57cec5SDimitry Andric case ISD::FSUB: 44970b57cec5SDimitry Andric case ISD::FMUL: 44980b57cec5SDimitry Andric case ISD::FDIV: 44990b57cec5SDimitry Andric case ISD::FREM: 45000b57cec5SDimitry Andric case ISD::FMINNUM: 45010b57cec5SDimitry Andric case ISD::FMAXNUM: 45020b57cec5SDimitry Andric case ISD::FPOW: 45030b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(0)); 45040b57cec5SDimitry Andric Tmp2 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(1)); 45050b57cec5SDimitry Andric Tmp3 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1, Tmp2, 45060b57cec5SDimitry Andric Node->getFlags()); 45070b57cec5SDimitry Andric Results.push_back(DAG.getNode(ISD::FP_ROUND, dl, OVT, 45080b57cec5SDimitry Andric Tmp3, DAG.getIntPtrConstant(0, dl))); 45090b57cec5SDimitry Andric break; 4510*480093f4SDimitry Andric case ISD::STRICT_FREM: 4511*480093f4SDimitry Andric case ISD::STRICT_FPOW: 4512*480093f4SDimitry Andric Tmp1 = DAG.getNode(ISD::STRICT_FP_EXTEND, dl, {NVT, MVT::Other}, 4513*480093f4SDimitry Andric {Node->getOperand(0), Node->getOperand(1)}); 4514*480093f4SDimitry Andric Tmp2 = DAG.getNode(ISD::STRICT_FP_EXTEND, dl, {NVT, MVT::Other}, 4515*480093f4SDimitry Andric {Node->getOperand(0), Node->getOperand(2)}); 4516*480093f4SDimitry Andric Tmp3 = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Tmp1.getValue(1), 4517*480093f4SDimitry Andric Tmp2.getValue(1)); 4518*480093f4SDimitry Andric Tmp1 = DAG.getNode(Node->getOpcode(), dl, {NVT, MVT::Other}, 4519*480093f4SDimitry Andric {Tmp3, Tmp1, Tmp2}); 4520*480093f4SDimitry Andric Tmp1 = DAG.getNode(ISD::STRICT_FP_ROUND, dl, {OVT, MVT::Other}, 4521*480093f4SDimitry Andric {Tmp1.getValue(1), Tmp1, DAG.getIntPtrConstant(0, dl)}); 4522*480093f4SDimitry Andric Results.push_back(Tmp1); 4523*480093f4SDimitry Andric Results.push_back(Tmp1.getValue(1)); 4524*480093f4SDimitry Andric break; 45250b57cec5SDimitry Andric case ISD::FMA: 45260b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(0)); 45270b57cec5SDimitry Andric Tmp2 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(1)); 45280b57cec5SDimitry Andric Tmp3 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(2)); 45290b57cec5SDimitry Andric Results.push_back( 45300b57cec5SDimitry Andric DAG.getNode(ISD::FP_ROUND, dl, OVT, 45310b57cec5SDimitry Andric DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1, Tmp2, Tmp3), 45320b57cec5SDimitry Andric DAG.getIntPtrConstant(0, dl))); 45330b57cec5SDimitry Andric break; 45340b57cec5SDimitry Andric case ISD::FCOPYSIGN: 45350b57cec5SDimitry Andric case ISD::FPOWI: { 45360b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(0)); 45370b57cec5SDimitry Andric Tmp2 = Node->getOperand(1); 45380b57cec5SDimitry Andric Tmp3 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1, Tmp2); 45390b57cec5SDimitry Andric 45400b57cec5SDimitry Andric // fcopysign doesn't change anything but the sign bit, so 45410b57cec5SDimitry Andric // (fp_round (fcopysign (fpext a), b)) 45420b57cec5SDimitry Andric // is as precise as 45430b57cec5SDimitry Andric // (fp_round (fpext a)) 45440b57cec5SDimitry Andric // which is a no-op. Mark it as a TRUNCating FP_ROUND. 45450b57cec5SDimitry Andric const bool isTrunc = (Node->getOpcode() == ISD::FCOPYSIGN); 45460b57cec5SDimitry Andric Results.push_back(DAG.getNode(ISD::FP_ROUND, dl, OVT, 45470b57cec5SDimitry Andric Tmp3, DAG.getIntPtrConstant(isTrunc, dl))); 45480b57cec5SDimitry Andric break; 45490b57cec5SDimitry Andric } 45500b57cec5SDimitry Andric case ISD::FFLOOR: 45510b57cec5SDimitry Andric case ISD::FCEIL: 45520b57cec5SDimitry Andric case ISD::FRINT: 45530b57cec5SDimitry Andric case ISD::FNEARBYINT: 45540b57cec5SDimitry Andric case ISD::FROUND: 45550b57cec5SDimitry Andric case ISD::FTRUNC: 45560b57cec5SDimitry Andric case ISD::FNEG: 45570b57cec5SDimitry Andric case ISD::FSQRT: 45580b57cec5SDimitry Andric case ISD::FSIN: 45590b57cec5SDimitry Andric case ISD::FCOS: 45600b57cec5SDimitry Andric case ISD::FLOG: 45610b57cec5SDimitry Andric case ISD::FLOG2: 45620b57cec5SDimitry Andric case ISD::FLOG10: 45630b57cec5SDimitry Andric case ISD::FABS: 45640b57cec5SDimitry Andric case ISD::FEXP: 45650b57cec5SDimitry Andric case ISD::FEXP2: 45660b57cec5SDimitry Andric Tmp1 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(0)); 45670b57cec5SDimitry Andric Tmp2 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1); 45680b57cec5SDimitry Andric Results.push_back(DAG.getNode(ISD::FP_ROUND, dl, OVT, 45690b57cec5SDimitry Andric Tmp2, DAG.getIntPtrConstant(0, dl))); 45700b57cec5SDimitry Andric break; 4571*480093f4SDimitry Andric case ISD::STRICT_FFLOOR: 4572*480093f4SDimitry Andric case ISD::STRICT_FCEIL: 4573*480093f4SDimitry Andric case ISD::STRICT_FSIN: 4574*480093f4SDimitry Andric case ISD::STRICT_FCOS: 4575*480093f4SDimitry Andric case ISD::STRICT_FLOG: 4576*480093f4SDimitry Andric case ISD::STRICT_FLOG10: 4577*480093f4SDimitry Andric case ISD::STRICT_FEXP: 4578*480093f4SDimitry Andric Tmp1 = DAG.getNode(ISD::STRICT_FP_EXTEND, dl, {NVT, MVT::Other}, 4579*480093f4SDimitry Andric {Node->getOperand(0), Node->getOperand(1)}); 4580*480093f4SDimitry Andric Tmp2 = DAG.getNode(Node->getOpcode(), dl, {NVT, MVT::Other}, 4581*480093f4SDimitry Andric {Tmp1.getValue(1), Tmp1}); 4582*480093f4SDimitry Andric Tmp3 = DAG.getNode(ISD::STRICT_FP_ROUND, dl, {OVT, MVT::Other}, 4583*480093f4SDimitry Andric {Tmp2.getValue(1), Tmp2, DAG.getIntPtrConstant(0, dl)}); 4584*480093f4SDimitry Andric Results.push_back(Tmp3); 4585*480093f4SDimitry Andric Results.push_back(Tmp3.getValue(1)); 4586*480093f4SDimitry Andric break; 45870b57cec5SDimitry Andric case ISD::BUILD_VECTOR: { 45880b57cec5SDimitry Andric MVT EltVT = OVT.getVectorElementType(); 45890b57cec5SDimitry Andric MVT NewEltVT = NVT.getVectorElementType(); 45900b57cec5SDimitry Andric 45910b57cec5SDimitry Andric // Handle bitcasts to a different vector type with the same total bit size 45920b57cec5SDimitry Andric // 45930b57cec5SDimitry Andric // e.g. v2i64 = build_vector i64:x, i64:y => v4i32 45940b57cec5SDimitry Andric // => 45950b57cec5SDimitry Andric // v4i32 = concat_vectors (v2i32 (bitcast i64:x)), (v2i32 (bitcast i64:y)) 45960b57cec5SDimitry Andric 45970b57cec5SDimitry Andric assert(NVT.isVector() && OVT.getSizeInBits() == NVT.getSizeInBits() && 45980b57cec5SDimitry Andric "Invalid promote type for build_vector"); 45990b57cec5SDimitry Andric assert(NewEltVT.bitsLT(EltVT) && "not handled"); 46000b57cec5SDimitry Andric 46010b57cec5SDimitry Andric MVT MidVT = getPromotedVectorElementType(TLI, EltVT, NewEltVT); 46020b57cec5SDimitry Andric 46030b57cec5SDimitry Andric SmallVector<SDValue, 8> NewOps; 46040b57cec5SDimitry Andric for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I) { 46050b57cec5SDimitry Andric SDValue Op = Node->getOperand(I); 46060b57cec5SDimitry Andric NewOps.push_back(DAG.getNode(ISD::BITCAST, SDLoc(Op), MidVT, Op)); 46070b57cec5SDimitry Andric } 46080b57cec5SDimitry Andric 46090b57cec5SDimitry Andric SDLoc SL(Node); 46100b57cec5SDimitry Andric SDValue Concat = DAG.getNode(ISD::CONCAT_VECTORS, SL, NVT, NewOps); 46110b57cec5SDimitry Andric SDValue CvtVec = DAG.getNode(ISD::BITCAST, SL, OVT, Concat); 46120b57cec5SDimitry Andric Results.push_back(CvtVec); 46130b57cec5SDimitry Andric break; 46140b57cec5SDimitry Andric } 46150b57cec5SDimitry Andric case ISD::EXTRACT_VECTOR_ELT: { 46160b57cec5SDimitry Andric MVT EltVT = OVT.getVectorElementType(); 46170b57cec5SDimitry Andric MVT NewEltVT = NVT.getVectorElementType(); 46180b57cec5SDimitry Andric 46190b57cec5SDimitry Andric // Handle bitcasts to a different vector type with the same total bit size. 46200b57cec5SDimitry Andric // 46210b57cec5SDimitry Andric // e.g. v2i64 = extract_vector_elt x:v2i64, y:i32 46220b57cec5SDimitry Andric // => 46230b57cec5SDimitry Andric // v4i32:castx = bitcast x:v2i64 46240b57cec5SDimitry Andric // 46250b57cec5SDimitry Andric // i64 = bitcast 46260b57cec5SDimitry Andric // (v2i32 build_vector (i32 (extract_vector_elt castx, (2 * y))), 46270b57cec5SDimitry Andric // (i32 (extract_vector_elt castx, (2 * y + 1))) 46280b57cec5SDimitry Andric // 46290b57cec5SDimitry Andric 46300b57cec5SDimitry Andric assert(NVT.isVector() && OVT.getSizeInBits() == NVT.getSizeInBits() && 46310b57cec5SDimitry Andric "Invalid promote type for extract_vector_elt"); 46320b57cec5SDimitry Andric assert(NewEltVT.bitsLT(EltVT) && "not handled"); 46330b57cec5SDimitry Andric 46340b57cec5SDimitry Andric MVT MidVT = getPromotedVectorElementType(TLI, EltVT, NewEltVT); 46350b57cec5SDimitry Andric unsigned NewEltsPerOldElt = MidVT.getVectorNumElements(); 46360b57cec5SDimitry Andric 46370b57cec5SDimitry Andric SDValue Idx = Node->getOperand(1); 46380b57cec5SDimitry Andric EVT IdxVT = Idx.getValueType(); 46390b57cec5SDimitry Andric SDLoc SL(Node); 46400b57cec5SDimitry Andric SDValue Factor = DAG.getConstant(NewEltsPerOldElt, SL, IdxVT); 46410b57cec5SDimitry Andric SDValue NewBaseIdx = DAG.getNode(ISD::MUL, SL, IdxVT, Idx, Factor); 46420b57cec5SDimitry Andric 46430b57cec5SDimitry Andric SDValue CastVec = DAG.getNode(ISD::BITCAST, SL, NVT, Node->getOperand(0)); 46440b57cec5SDimitry Andric 46450b57cec5SDimitry Andric SmallVector<SDValue, 8> NewOps; 46460b57cec5SDimitry Andric for (unsigned I = 0; I < NewEltsPerOldElt; ++I) { 46470b57cec5SDimitry Andric SDValue IdxOffset = DAG.getConstant(I, SL, IdxVT); 46480b57cec5SDimitry Andric SDValue TmpIdx = DAG.getNode(ISD::ADD, SL, IdxVT, NewBaseIdx, IdxOffset); 46490b57cec5SDimitry Andric 46500b57cec5SDimitry Andric SDValue Elt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, NewEltVT, 46510b57cec5SDimitry Andric CastVec, TmpIdx); 46520b57cec5SDimitry Andric NewOps.push_back(Elt); 46530b57cec5SDimitry Andric } 46540b57cec5SDimitry Andric 46550b57cec5SDimitry Andric SDValue NewVec = DAG.getBuildVector(MidVT, SL, NewOps); 46560b57cec5SDimitry Andric Results.push_back(DAG.getNode(ISD::BITCAST, SL, EltVT, NewVec)); 46570b57cec5SDimitry Andric break; 46580b57cec5SDimitry Andric } 46590b57cec5SDimitry Andric case ISD::INSERT_VECTOR_ELT: { 46600b57cec5SDimitry Andric MVT EltVT = OVT.getVectorElementType(); 46610b57cec5SDimitry Andric MVT NewEltVT = NVT.getVectorElementType(); 46620b57cec5SDimitry Andric 46630b57cec5SDimitry Andric // Handle bitcasts to a different vector type with the same total bit size 46640b57cec5SDimitry Andric // 46650b57cec5SDimitry Andric // e.g. v2i64 = insert_vector_elt x:v2i64, y:i64, z:i32 46660b57cec5SDimitry Andric // => 46670b57cec5SDimitry Andric // v4i32:castx = bitcast x:v2i64 46680b57cec5SDimitry Andric // v2i32:casty = bitcast y:i64 46690b57cec5SDimitry Andric // 46700b57cec5SDimitry Andric // v2i64 = bitcast 46710b57cec5SDimitry Andric // (v4i32 insert_vector_elt 46720b57cec5SDimitry Andric // (v4i32 insert_vector_elt v4i32:castx, 46730b57cec5SDimitry Andric // (extract_vector_elt casty, 0), 2 * z), 46740b57cec5SDimitry Andric // (extract_vector_elt casty, 1), (2 * z + 1)) 46750b57cec5SDimitry Andric 46760b57cec5SDimitry Andric assert(NVT.isVector() && OVT.getSizeInBits() == NVT.getSizeInBits() && 46770b57cec5SDimitry Andric "Invalid promote type for insert_vector_elt"); 46780b57cec5SDimitry Andric assert(NewEltVT.bitsLT(EltVT) && "not handled"); 46790b57cec5SDimitry Andric 46800b57cec5SDimitry Andric MVT MidVT = getPromotedVectorElementType(TLI, EltVT, NewEltVT); 46810b57cec5SDimitry Andric unsigned NewEltsPerOldElt = MidVT.getVectorNumElements(); 46820b57cec5SDimitry Andric 46830b57cec5SDimitry Andric SDValue Val = Node->getOperand(1); 46840b57cec5SDimitry Andric SDValue Idx = Node->getOperand(2); 46850b57cec5SDimitry Andric EVT IdxVT = Idx.getValueType(); 46860b57cec5SDimitry Andric SDLoc SL(Node); 46870b57cec5SDimitry Andric 46880b57cec5SDimitry Andric SDValue Factor = DAG.getConstant(NewEltsPerOldElt, SDLoc(), IdxVT); 46890b57cec5SDimitry Andric SDValue NewBaseIdx = DAG.getNode(ISD::MUL, SL, IdxVT, Idx, Factor); 46900b57cec5SDimitry Andric 46910b57cec5SDimitry Andric SDValue CastVec = DAG.getNode(ISD::BITCAST, SL, NVT, Node->getOperand(0)); 46920b57cec5SDimitry Andric SDValue CastVal = DAG.getNode(ISD::BITCAST, SL, MidVT, Val); 46930b57cec5SDimitry Andric 46940b57cec5SDimitry Andric SDValue NewVec = CastVec; 46950b57cec5SDimitry Andric for (unsigned I = 0; I < NewEltsPerOldElt; ++I) { 46960b57cec5SDimitry Andric SDValue IdxOffset = DAG.getConstant(I, SL, IdxVT); 46970b57cec5SDimitry Andric SDValue InEltIdx = DAG.getNode(ISD::ADD, SL, IdxVT, NewBaseIdx, IdxOffset); 46980b57cec5SDimitry Andric 46990b57cec5SDimitry Andric SDValue Elt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, NewEltVT, 47000b57cec5SDimitry Andric CastVal, IdxOffset); 47010b57cec5SDimitry Andric 47020b57cec5SDimitry Andric NewVec = DAG.getNode(ISD::INSERT_VECTOR_ELT, SL, NVT, 47030b57cec5SDimitry Andric NewVec, Elt, InEltIdx); 47040b57cec5SDimitry Andric } 47050b57cec5SDimitry Andric 47060b57cec5SDimitry Andric Results.push_back(DAG.getNode(ISD::BITCAST, SL, OVT, NewVec)); 47070b57cec5SDimitry Andric break; 47080b57cec5SDimitry Andric } 47090b57cec5SDimitry Andric case ISD::SCALAR_TO_VECTOR: { 47100b57cec5SDimitry Andric MVT EltVT = OVT.getVectorElementType(); 47110b57cec5SDimitry Andric MVT NewEltVT = NVT.getVectorElementType(); 47120b57cec5SDimitry Andric 47130b57cec5SDimitry Andric // Handle bitcasts to different vector type with the same total bit size. 47140b57cec5SDimitry Andric // 47150b57cec5SDimitry Andric // e.g. v2i64 = scalar_to_vector x:i64 47160b57cec5SDimitry Andric // => 47170b57cec5SDimitry Andric // concat_vectors (v2i32 bitcast x:i64), (v2i32 undef) 47180b57cec5SDimitry Andric // 47190b57cec5SDimitry Andric 47200b57cec5SDimitry Andric MVT MidVT = getPromotedVectorElementType(TLI, EltVT, NewEltVT); 47210b57cec5SDimitry Andric SDValue Val = Node->getOperand(0); 47220b57cec5SDimitry Andric SDLoc SL(Node); 47230b57cec5SDimitry Andric 47240b57cec5SDimitry Andric SDValue CastVal = DAG.getNode(ISD::BITCAST, SL, MidVT, Val); 47250b57cec5SDimitry Andric SDValue Undef = DAG.getUNDEF(MidVT); 47260b57cec5SDimitry Andric 47270b57cec5SDimitry Andric SmallVector<SDValue, 8> NewElts; 47280b57cec5SDimitry Andric NewElts.push_back(CastVal); 47290b57cec5SDimitry Andric for (unsigned I = 1, NElts = OVT.getVectorNumElements(); I != NElts; ++I) 47300b57cec5SDimitry Andric NewElts.push_back(Undef); 47310b57cec5SDimitry Andric 47320b57cec5SDimitry Andric SDValue Concat = DAG.getNode(ISD::CONCAT_VECTORS, SL, NVT, NewElts); 47330b57cec5SDimitry Andric SDValue CvtVec = DAG.getNode(ISD::BITCAST, SL, OVT, Concat); 47340b57cec5SDimitry Andric Results.push_back(CvtVec); 47350b57cec5SDimitry Andric break; 47360b57cec5SDimitry Andric } 47370b57cec5SDimitry Andric case ISD::ATOMIC_SWAP: { 47380b57cec5SDimitry Andric AtomicSDNode *AM = cast<AtomicSDNode>(Node); 47390b57cec5SDimitry Andric SDLoc SL(Node); 47400b57cec5SDimitry Andric SDValue CastVal = DAG.getNode(ISD::BITCAST, SL, NVT, AM->getVal()); 47410b57cec5SDimitry Andric assert(NVT.getSizeInBits() == OVT.getSizeInBits() && 47420b57cec5SDimitry Andric "unexpected promotion type"); 47430b57cec5SDimitry Andric assert(AM->getMemoryVT().getSizeInBits() == NVT.getSizeInBits() && 47440b57cec5SDimitry Andric "unexpected atomic_swap with illegal type"); 47450b57cec5SDimitry Andric 47460b57cec5SDimitry Andric SDValue NewAtomic 47470b57cec5SDimitry Andric = DAG.getAtomic(ISD::ATOMIC_SWAP, SL, NVT, 47480b57cec5SDimitry Andric DAG.getVTList(NVT, MVT::Other), 47490b57cec5SDimitry Andric { AM->getChain(), AM->getBasePtr(), CastVal }, 47500b57cec5SDimitry Andric AM->getMemOperand()); 47510b57cec5SDimitry Andric Results.push_back(DAG.getNode(ISD::BITCAST, SL, OVT, NewAtomic)); 47520b57cec5SDimitry Andric Results.push_back(NewAtomic.getValue(1)); 47530b57cec5SDimitry Andric break; 47540b57cec5SDimitry Andric } 47550b57cec5SDimitry Andric } 47560b57cec5SDimitry Andric 47570b57cec5SDimitry Andric // Replace the original node with the legalized result. 47580b57cec5SDimitry Andric if (!Results.empty()) { 47590b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Successfully promoted node\n"); 47600b57cec5SDimitry Andric ReplaceNode(Node, Results.data()); 47610b57cec5SDimitry Andric } else 47620b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Could not promote node\n"); 47630b57cec5SDimitry Andric } 47640b57cec5SDimitry Andric 47650b57cec5SDimitry Andric /// This is the entry point for the file. 47660b57cec5SDimitry Andric void SelectionDAG::Legalize() { 47670b57cec5SDimitry Andric AssignTopologicalOrder(); 47680b57cec5SDimitry Andric 47690b57cec5SDimitry Andric SmallPtrSet<SDNode *, 16> LegalizedNodes; 47700b57cec5SDimitry Andric // Use a delete listener to remove nodes which were deleted during 47710b57cec5SDimitry Andric // legalization from LegalizeNodes. This is needed to handle the situation 47720b57cec5SDimitry Andric // where a new node is allocated by the object pool to the same address of a 47730b57cec5SDimitry Andric // previously deleted node. 47740b57cec5SDimitry Andric DAGNodeDeletedListener DeleteListener( 47750b57cec5SDimitry Andric *this, 47760b57cec5SDimitry Andric [&LegalizedNodes](SDNode *N, SDNode *E) { LegalizedNodes.erase(N); }); 47770b57cec5SDimitry Andric 47780b57cec5SDimitry Andric SelectionDAGLegalize Legalizer(*this, LegalizedNodes); 47790b57cec5SDimitry Andric 47800b57cec5SDimitry Andric // Visit all the nodes. We start in topological order, so that we see 47810b57cec5SDimitry Andric // nodes with their original operands intact. Legalization can produce 47820b57cec5SDimitry Andric // new nodes which may themselves need to be legalized. Iterate until all 47830b57cec5SDimitry Andric // nodes have been legalized. 47840b57cec5SDimitry Andric while (true) { 47850b57cec5SDimitry Andric bool AnyLegalized = false; 47860b57cec5SDimitry Andric for (auto NI = allnodes_end(); NI != allnodes_begin();) { 47870b57cec5SDimitry Andric --NI; 47880b57cec5SDimitry Andric 47890b57cec5SDimitry Andric SDNode *N = &*NI; 47900b57cec5SDimitry Andric if (N->use_empty() && N != getRoot().getNode()) { 47910b57cec5SDimitry Andric ++NI; 47920b57cec5SDimitry Andric DeleteNode(N); 47930b57cec5SDimitry Andric continue; 47940b57cec5SDimitry Andric } 47950b57cec5SDimitry Andric 47960b57cec5SDimitry Andric if (LegalizedNodes.insert(N).second) { 47970b57cec5SDimitry Andric AnyLegalized = true; 47980b57cec5SDimitry Andric Legalizer.LegalizeOp(N); 47990b57cec5SDimitry Andric 48000b57cec5SDimitry Andric if (N->use_empty() && N != getRoot().getNode()) { 48010b57cec5SDimitry Andric ++NI; 48020b57cec5SDimitry Andric DeleteNode(N); 48030b57cec5SDimitry Andric } 48040b57cec5SDimitry Andric } 48050b57cec5SDimitry Andric } 48060b57cec5SDimitry Andric if (!AnyLegalized) 48070b57cec5SDimitry Andric break; 48080b57cec5SDimitry Andric 48090b57cec5SDimitry Andric } 48100b57cec5SDimitry Andric 48110b57cec5SDimitry Andric // Remove dead nodes now. 48120b57cec5SDimitry Andric RemoveDeadNodes(); 48130b57cec5SDimitry Andric } 48140b57cec5SDimitry Andric 48150b57cec5SDimitry Andric bool SelectionDAG::LegalizeOp(SDNode *N, 48160b57cec5SDimitry Andric SmallSetVector<SDNode *, 16> &UpdatedNodes) { 48170b57cec5SDimitry Andric SmallPtrSet<SDNode *, 16> LegalizedNodes; 48180b57cec5SDimitry Andric SelectionDAGLegalize Legalizer(*this, LegalizedNodes, &UpdatedNodes); 48190b57cec5SDimitry Andric 48200b57cec5SDimitry Andric // Directly insert the node in question, and legalize it. This will recurse 48210b57cec5SDimitry Andric // as needed through operands. 48220b57cec5SDimitry Andric LegalizedNodes.insert(N); 48230b57cec5SDimitry Andric Legalizer.LegalizeOp(N); 48240b57cec5SDimitry Andric 48250b57cec5SDimitry Andric return LegalizedNodes.count(N); 48260b57cec5SDimitry Andric } 4827