10b57cec5SDimitry Andric //==--- InstrEmitter.cpp - Emit MachineInstrs for the SelectionDAG class ---==// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric // 90b57cec5SDimitry Andric // This implements the Emit routines for the SelectionDAG class, which creates 100b57cec5SDimitry Andric // MachineInstrs based on the decisions of the SelectionDAG instruction 110b57cec5SDimitry Andric // selection. 120b57cec5SDimitry Andric // 130b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 140b57cec5SDimitry Andric 150b57cec5SDimitry Andric #include "InstrEmitter.h" 160b57cec5SDimitry Andric #include "SDNodeDbgValue.h" 170b57cec5SDimitry Andric #include "llvm/ADT/Statistic.h" 180b57cec5SDimitry Andric #include "llvm/CodeGen/MachineConstantPool.h" 190b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h" 200b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h" 210b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h" 225ffd83dbSDimitry Andric #include "llvm/CodeGen/SelectionDAG.h" 230b57cec5SDimitry Andric #include "llvm/CodeGen/StackMaps.h" 240b57cec5SDimitry Andric #include "llvm/CodeGen/TargetInstrInfo.h" 250b57cec5SDimitry Andric #include "llvm/CodeGen/TargetLowering.h" 260b57cec5SDimitry Andric #include "llvm/CodeGen/TargetSubtargetInfo.h" 270b57cec5SDimitry Andric #include "llvm/IR/DataLayout.h" 280b57cec5SDimitry Andric #include "llvm/IR/DebugInfo.h" 29e8d8bef9SDimitry Andric #include "llvm/IR/PseudoProbe.h" 300b57cec5SDimitry Andric #include "llvm/Support/Debug.h" 310b57cec5SDimitry Andric #include "llvm/Support/ErrorHandling.h" 320b57cec5SDimitry Andric #include "llvm/Support/MathExtras.h" 335ffd83dbSDimitry Andric #include "llvm/Target/TargetMachine.h" 340b57cec5SDimitry Andric using namespace llvm; 350b57cec5SDimitry Andric 360b57cec5SDimitry Andric #define DEBUG_TYPE "instr-emitter" 370b57cec5SDimitry Andric 380b57cec5SDimitry Andric /// MinRCSize - Smallest register class we allow when constraining virtual 390b57cec5SDimitry Andric /// registers. If satisfying all register class constraints would require 400b57cec5SDimitry Andric /// using a smaller register class, emit a COPY to a new virtual register 410b57cec5SDimitry Andric /// instead. 420b57cec5SDimitry Andric const unsigned MinRCSize = 4; 430b57cec5SDimitry Andric 440b57cec5SDimitry Andric /// CountResults - The results of target nodes have register or immediate 450b57cec5SDimitry Andric /// operands first, then an optional chain, and optional glue operands (which do 460b57cec5SDimitry Andric /// not go into the resulting MachineInstr). 470b57cec5SDimitry Andric unsigned InstrEmitter::CountResults(SDNode *Node) { 480b57cec5SDimitry Andric unsigned N = Node->getNumValues(); 490b57cec5SDimitry Andric while (N && Node->getValueType(N - 1) == MVT::Glue) 500b57cec5SDimitry Andric --N; 510b57cec5SDimitry Andric if (N && Node->getValueType(N - 1) == MVT::Other) 520b57cec5SDimitry Andric --N; // Skip over chain result. 530b57cec5SDimitry Andric return N; 540b57cec5SDimitry Andric } 550b57cec5SDimitry Andric 560b57cec5SDimitry Andric /// countOperands - The inputs to target nodes have any actual inputs first, 570b57cec5SDimitry Andric /// followed by an optional chain operand, then an optional glue operand. 580b57cec5SDimitry Andric /// Compute the number of actual operands that will go into the resulting 590b57cec5SDimitry Andric /// MachineInstr. 600b57cec5SDimitry Andric /// 610b57cec5SDimitry Andric /// Also count physreg RegisterSDNode and RegisterMaskSDNode operands preceding 620b57cec5SDimitry Andric /// the chain and glue. These operands may be implicit on the machine instr. 630b57cec5SDimitry Andric static unsigned countOperands(SDNode *Node, unsigned NumExpUses, 640b57cec5SDimitry Andric unsigned &NumImpUses) { 650b57cec5SDimitry Andric unsigned N = Node->getNumOperands(); 660b57cec5SDimitry Andric while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue) 670b57cec5SDimitry Andric --N; 680b57cec5SDimitry Andric if (N && Node->getOperand(N - 1).getValueType() == MVT::Other) 690b57cec5SDimitry Andric --N; // Ignore chain if it exists. 700b57cec5SDimitry Andric 710b57cec5SDimitry Andric // Count RegisterSDNode and RegisterMaskSDNode operands for NumImpUses. 720b57cec5SDimitry Andric NumImpUses = N - NumExpUses; 730b57cec5SDimitry Andric for (unsigned I = N; I > NumExpUses; --I) { 740b57cec5SDimitry Andric if (isa<RegisterMaskSDNode>(Node->getOperand(I - 1))) 750b57cec5SDimitry Andric continue; 760b57cec5SDimitry Andric if (RegisterSDNode *RN = dyn_cast<RegisterSDNode>(Node->getOperand(I - 1))) 778bcb0991SDimitry Andric if (Register::isPhysicalRegister(RN->getReg())) 780b57cec5SDimitry Andric continue; 790b57cec5SDimitry Andric NumImpUses = N - I; 800b57cec5SDimitry Andric break; 810b57cec5SDimitry Andric } 820b57cec5SDimitry Andric 830b57cec5SDimitry Andric return N; 840b57cec5SDimitry Andric } 850b57cec5SDimitry Andric 860b57cec5SDimitry Andric /// EmitCopyFromReg - Generate machine code for an CopyFromReg node or an 870b57cec5SDimitry Andric /// implicit physical register output. 880b57cec5SDimitry Andric void InstrEmitter:: 890b57cec5SDimitry Andric EmitCopyFromReg(SDNode *Node, unsigned ResNo, bool IsClone, bool IsCloned, 905ffd83dbSDimitry Andric Register SrcReg, DenseMap<SDValue, Register> &VRBaseMap) { 915ffd83dbSDimitry Andric Register VRBase; 925ffd83dbSDimitry Andric if (SrcReg.isVirtual()) { 930b57cec5SDimitry Andric // Just use the input register directly! 940b57cec5SDimitry Andric SDValue Op(Node, ResNo); 950b57cec5SDimitry Andric if (IsClone) 960b57cec5SDimitry Andric VRBaseMap.erase(Op); 970b57cec5SDimitry Andric bool isNew = VRBaseMap.insert(std::make_pair(Op, SrcReg)).second; 980b57cec5SDimitry Andric (void)isNew; // Silence compiler warning. 990b57cec5SDimitry Andric assert(isNew && "Node emitted out of order - early"); 1000b57cec5SDimitry Andric return; 1010b57cec5SDimitry Andric } 1020b57cec5SDimitry Andric 1030b57cec5SDimitry Andric // If the node is only used by a CopyToReg and the dest reg is a vreg, use 1040b57cec5SDimitry Andric // the CopyToReg'd destination register instead of creating a new vreg. 1050b57cec5SDimitry Andric bool MatchReg = true; 1060b57cec5SDimitry Andric const TargetRegisterClass *UseRC = nullptr; 1070b57cec5SDimitry Andric MVT VT = Node->getSimpleValueType(ResNo); 1080b57cec5SDimitry Andric 1090b57cec5SDimitry Andric // Stick to the preferred register classes for legal types. 1100b57cec5SDimitry Andric if (TLI->isTypeLegal(VT)) 1110b57cec5SDimitry Andric UseRC = TLI->getRegClassFor(VT, Node->isDivergent()); 1120b57cec5SDimitry Andric 1130b57cec5SDimitry Andric if (!IsClone && !IsCloned) 1140b57cec5SDimitry Andric for (SDNode *User : Node->uses()) { 1150b57cec5SDimitry Andric bool Match = true; 1160b57cec5SDimitry Andric if (User->getOpcode() == ISD::CopyToReg && 1170b57cec5SDimitry Andric User->getOperand(2).getNode() == Node && 1180b57cec5SDimitry Andric User->getOperand(2).getResNo() == ResNo) { 1195ffd83dbSDimitry Andric Register DestReg = cast<RegisterSDNode>(User->getOperand(1))->getReg(); 1205ffd83dbSDimitry Andric if (DestReg.isVirtual()) { 1210b57cec5SDimitry Andric VRBase = DestReg; 1220b57cec5SDimitry Andric Match = false; 1230b57cec5SDimitry Andric } else if (DestReg != SrcReg) 1240b57cec5SDimitry Andric Match = false; 1250b57cec5SDimitry Andric } else { 1260b57cec5SDimitry Andric for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) { 1270b57cec5SDimitry Andric SDValue Op = User->getOperand(i); 1280b57cec5SDimitry Andric if (Op.getNode() != Node || Op.getResNo() != ResNo) 1290b57cec5SDimitry Andric continue; 1300b57cec5SDimitry Andric MVT VT = Node->getSimpleValueType(Op.getResNo()); 1310b57cec5SDimitry Andric if (VT == MVT::Other || VT == MVT::Glue) 1320b57cec5SDimitry Andric continue; 1330b57cec5SDimitry Andric Match = false; 1340b57cec5SDimitry Andric if (User->isMachineOpcode()) { 1350b57cec5SDimitry Andric const MCInstrDesc &II = TII->get(User->getMachineOpcode()); 1360b57cec5SDimitry Andric const TargetRegisterClass *RC = nullptr; 1370b57cec5SDimitry Andric if (i+II.getNumDefs() < II.getNumOperands()) { 1380b57cec5SDimitry Andric RC = TRI->getAllocatableClass( 1390b57cec5SDimitry Andric TII->getRegClass(II, i+II.getNumDefs(), TRI, *MF)); 1400b57cec5SDimitry Andric } 1410b57cec5SDimitry Andric if (!UseRC) 1420b57cec5SDimitry Andric UseRC = RC; 1430b57cec5SDimitry Andric else if (RC) { 1440b57cec5SDimitry Andric const TargetRegisterClass *ComRC = 1458bcb0991SDimitry Andric TRI->getCommonSubClass(UseRC, RC); 1460b57cec5SDimitry Andric // If multiple uses expect disjoint register classes, we emit 1470b57cec5SDimitry Andric // copies in AddRegisterOperand. 1480b57cec5SDimitry Andric if (ComRC) 1490b57cec5SDimitry Andric UseRC = ComRC; 1500b57cec5SDimitry Andric } 1510b57cec5SDimitry Andric } 1520b57cec5SDimitry Andric } 1530b57cec5SDimitry Andric } 1540b57cec5SDimitry Andric MatchReg &= Match; 1550b57cec5SDimitry Andric if (VRBase) 1560b57cec5SDimitry Andric break; 1570b57cec5SDimitry Andric } 1580b57cec5SDimitry Andric 1590b57cec5SDimitry Andric const TargetRegisterClass *SrcRC = nullptr, *DstRC = nullptr; 1600b57cec5SDimitry Andric SrcRC = TRI->getMinimalPhysRegClass(SrcReg, VT); 1610b57cec5SDimitry Andric 1620b57cec5SDimitry Andric // Figure out the register class to create for the destreg. 1630b57cec5SDimitry Andric if (VRBase) { 1640b57cec5SDimitry Andric DstRC = MRI->getRegClass(VRBase); 1650b57cec5SDimitry Andric } else if (UseRC) { 1660b57cec5SDimitry Andric assert(TRI->isTypeLegalForClass(*UseRC, VT) && 1670b57cec5SDimitry Andric "Incompatible phys register def and uses!"); 1680b57cec5SDimitry Andric DstRC = UseRC; 169*fe6060f1SDimitry Andric } else 170*fe6060f1SDimitry Andric DstRC = SrcRC; 1710b57cec5SDimitry Andric 1720b57cec5SDimitry Andric // If all uses are reading from the src physical register and copying the 1730b57cec5SDimitry Andric // register is either impossible or very expensive, then don't create a copy. 1740b57cec5SDimitry Andric if (MatchReg && SrcRC->getCopyCost() < 0) { 1750b57cec5SDimitry Andric VRBase = SrcReg; 1760b57cec5SDimitry Andric } else { 1770b57cec5SDimitry Andric // Create the reg, emit the copy. 1780b57cec5SDimitry Andric VRBase = MRI->createVirtualRegister(DstRC); 1790b57cec5SDimitry Andric BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TargetOpcode::COPY), 1800b57cec5SDimitry Andric VRBase).addReg(SrcReg); 1810b57cec5SDimitry Andric } 1820b57cec5SDimitry Andric 1830b57cec5SDimitry Andric SDValue Op(Node, ResNo); 1840b57cec5SDimitry Andric if (IsClone) 1850b57cec5SDimitry Andric VRBaseMap.erase(Op); 1860b57cec5SDimitry Andric bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second; 1870b57cec5SDimitry Andric (void)isNew; // Silence compiler warning. 1880b57cec5SDimitry Andric assert(isNew && "Node emitted out of order - early"); 1890b57cec5SDimitry Andric } 1900b57cec5SDimitry Andric 1910b57cec5SDimitry Andric void InstrEmitter::CreateVirtualRegisters(SDNode *Node, 1920b57cec5SDimitry Andric MachineInstrBuilder &MIB, 1930b57cec5SDimitry Andric const MCInstrDesc &II, 1940b57cec5SDimitry Andric bool IsClone, bool IsCloned, 1955ffd83dbSDimitry Andric DenseMap<SDValue, Register> &VRBaseMap) { 1960b57cec5SDimitry Andric assert(Node->getMachineOpcode() != TargetOpcode::IMPLICIT_DEF && 1970b57cec5SDimitry Andric "IMPLICIT_DEF should have been handled as a special case elsewhere!"); 1980b57cec5SDimitry Andric 1990b57cec5SDimitry Andric unsigned NumResults = CountResults(Node); 2005ffd83dbSDimitry Andric bool HasVRegVariadicDefs = !MF->getTarget().usesPhysRegsForValues() && 2015ffd83dbSDimitry Andric II.isVariadic() && II.variadicOpsAreDefs(); 2025ffd83dbSDimitry Andric unsigned NumVRegs = HasVRegVariadicDefs ? NumResults : II.getNumDefs(); 203e8d8bef9SDimitry Andric if (Node->getMachineOpcode() == TargetOpcode::STATEPOINT) 204e8d8bef9SDimitry Andric NumVRegs = NumResults; 2055ffd83dbSDimitry Andric for (unsigned i = 0; i < NumVRegs; ++i) { 2060b57cec5SDimitry Andric // If the specific node value is only used by a CopyToReg and the dest reg 2070b57cec5SDimitry Andric // is a vreg in the same register class, use the CopyToReg'd destination 2080b57cec5SDimitry Andric // register instead of creating a new vreg. 2095ffd83dbSDimitry Andric Register VRBase; 2100b57cec5SDimitry Andric const TargetRegisterClass *RC = 2110b57cec5SDimitry Andric TRI->getAllocatableClass(TII->getRegClass(II, i, TRI, *MF)); 2120b57cec5SDimitry Andric // Always let the value type influence the used register class. The 2130b57cec5SDimitry Andric // constraints on the instruction may be too lax to represent the value 2140b57cec5SDimitry Andric // type correctly. For example, a 64-bit float (X86::FR64) can't live in 2150b57cec5SDimitry Andric // the 32-bit float super-class (X86::FR32). 2160b57cec5SDimitry Andric if (i < NumResults && TLI->isTypeLegal(Node->getSimpleValueType(i))) { 2170b57cec5SDimitry Andric const TargetRegisterClass *VTRC = TLI->getRegClassFor( 2180b57cec5SDimitry Andric Node->getSimpleValueType(i), 2190b57cec5SDimitry Andric (Node->isDivergent() || (RC && TRI->isDivergentRegClass(RC)))); 2200b57cec5SDimitry Andric if (RC) 2210b57cec5SDimitry Andric VTRC = TRI->getCommonSubClass(RC, VTRC); 2220b57cec5SDimitry Andric if (VTRC) 2230b57cec5SDimitry Andric RC = VTRC; 2240b57cec5SDimitry Andric } 2250b57cec5SDimitry Andric 2265ffd83dbSDimitry Andric if (II.OpInfo != nullptr && II.OpInfo[i].isOptionalDef()) { 2270b57cec5SDimitry Andric // Optional def must be a physical register. 2280b57cec5SDimitry Andric VRBase = cast<RegisterSDNode>(Node->getOperand(i-NumResults))->getReg(); 2295ffd83dbSDimitry Andric assert(VRBase.isPhysical()); 2300b57cec5SDimitry Andric MIB.addReg(VRBase, RegState::Define); 2310b57cec5SDimitry Andric } 2320b57cec5SDimitry Andric 2330b57cec5SDimitry Andric if (!VRBase && !IsClone && !IsCloned) 2340b57cec5SDimitry Andric for (SDNode *User : Node->uses()) { 2350b57cec5SDimitry Andric if (User->getOpcode() == ISD::CopyToReg && 2360b57cec5SDimitry Andric User->getOperand(2).getNode() == Node && 2370b57cec5SDimitry Andric User->getOperand(2).getResNo() == i) { 2380b57cec5SDimitry Andric unsigned Reg = cast<RegisterSDNode>(User->getOperand(1))->getReg(); 2398bcb0991SDimitry Andric if (Register::isVirtualRegister(Reg)) { 2400b57cec5SDimitry Andric const TargetRegisterClass *RegRC = MRI->getRegClass(Reg); 2410b57cec5SDimitry Andric if (RegRC == RC) { 2420b57cec5SDimitry Andric VRBase = Reg; 2430b57cec5SDimitry Andric MIB.addReg(VRBase, RegState::Define); 2440b57cec5SDimitry Andric break; 2450b57cec5SDimitry Andric } 2460b57cec5SDimitry Andric } 2470b57cec5SDimitry Andric } 2480b57cec5SDimitry Andric } 2490b57cec5SDimitry Andric 2500b57cec5SDimitry Andric // Create the result registers for this node and add the result regs to 2510b57cec5SDimitry Andric // the machine instruction. 2520b57cec5SDimitry Andric if (VRBase == 0) { 2530b57cec5SDimitry Andric assert(RC && "Isn't a register operand!"); 2540b57cec5SDimitry Andric VRBase = MRI->createVirtualRegister(RC); 2550b57cec5SDimitry Andric MIB.addReg(VRBase, RegState::Define); 2560b57cec5SDimitry Andric } 2570b57cec5SDimitry Andric 2580b57cec5SDimitry Andric // If this def corresponds to a result of the SDNode insert the VRBase into 2590b57cec5SDimitry Andric // the lookup map. 2600b57cec5SDimitry Andric if (i < NumResults) { 2610b57cec5SDimitry Andric SDValue Op(Node, i); 2620b57cec5SDimitry Andric if (IsClone) 2630b57cec5SDimitry Andric VRBaseMap.erase(Op); 2640b57cec5SDimitry Andric bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second; 2650b57cec5SDimitry Andric (void)isNew; // Silence compiler warning. 2660b57cec5SDimitry Andric assert(isNew && "Node emitted out of order - early"); 2670b57cec5SDimitry Andric } 2680b57cec5SDimitry Andric } 2690b57cec5SDimitry Andric } 2700b57cec5SDimitry Andric 2710b57cec5SDimitry Andric /// getVR - Return the virtual register corresponding to the specified result 2720b57cec5SDimitry Andric /// of the specified node. 2735ffd83dbSDimitry Andric Register InstrEmitter::getVR(SDValue Op, 2745ffd83dbSDimitry Andric DenseMap<SDValue, Register> &VRBaseMap) { 2750b57cec5SDimitry Andric if (Op.isMachineOpcode() && 2760b57cec5SDimitry Andric Op.getMachineOpcode() == TargetOpcode::IMPLICIT_DEF) { 2770b57cec5SDimitry Andric // Add an IMPLICIT_DEF instruction before every use. 2780b57cec5SDimitry Andric // IMPLICIT_DEF can produce any type of result so its MCInstrDesc 2790b57cec5SDimitry Andric // does not include operand register class info. 2800b57cec5SDimitry Andric const TargetRegisterClass *RC = TLI->getRegClassFor( 2810b57cec5SDimitry Andric Op.getSimpleValueType(), Op.getNode()->isDivergent()); 2828bcb0991SDimitry Andric Register VReg = MRI->createVirtualRegister(RC); 2830b57cec5SDimitry Andric BuildMI(*MBB, InsertPos, Op.getDebugLoc(), 2840b57cec5SDimitry Andric TII->get(TargetOpcode::IMPLICIT_DEF), VReg); 2850b57cec5SDimitry Andric return VReg; 2860b57cec5SDimitry Andric } 2870b57cec5SDimitry Andric 2885ffd83dbSDimitry Andric DenseMap<SDValue, Register>::iterator I = VRBaseMap.find(Op); 2890b57cec5SDimitry Andric assert(I != VRBaseMap.end() && "Node emitted out of order - late"); 2900b57cec5SDimitry Andric return I->second; 2910b57cec5SDimitry Andric } 2920b57cec5SDimitry Andric 2930b57cec5SDimitry Andric 2940b57cec5SDimitry Andric /// AddRegisterOperand - Add the specified register as an operand to the 2950b57cec5SDimitry Andric /// specified machine instr. Insert register copies if the register is 2960b57cec5SDimitry Andric /// not in the required register class. 2970b57cec5SDimitry Andric void 2980b57cec5SDimitry Andric InstrEmitter::AddRegisterOperand(MachineInstrBuilder &MIB, 2990b57cec5SDimitry Andric SDValue Op, 3000b57cec5SDimitry Andric unsigned IIOpNum, 3010b57cec5SDimitry Andric const MCInstrDesc *II, 3025ffd83dbSDimitry Andric DenseMap<SDValue, Register> &VRBaseMap, 3030b57cec5SDimitry Andric bool IsDebug, bool IsClone, bool IsCloned) { 3040b57cec5SDimitry Andric assert(Op.getValueType() != MVT::Other && 3050b57cec5SDimitry Andric Op.getValueType() != MVT::Glue && 3060b57cec5SDimitry Andric "Chain and glue operands should occur at end of operand list!"); 3070b57cec5SDimitry Andric // Get/emit the operand. 3085ffd83dbSDimitry Andric Register VReg = getVR(Op, VRBaseMap); 3090b57cec5SDimitry Andric 3100b57cec5SDimitry Andric const MCInstrDesc &MCID = MIB->getDesc(); 3110b57cec5SDimitry Andric bool isOptDef = IIOpNum < MCID.getNumOperands() && 3120b57cec5SDimitry Andric MCID.OpInfo[IIOpNum].isOptionalDef(); 3130b57cec5SDimitry Andric 3140b57cec5SDimitry Andric // If the instruction requires a register in a different class, create 3150b57cec5SDimitry Andric // a new virtual register and copy the value into it, but first attempt to 3160b57cec5SDimitry Andric // shrink VReg's register class within reason. For example, if VReg == GR32 3170b57cec5SDimitry Andric // and II requires a GR32_NOSP, just constrain VReg to GR32_NOSP. 3180b57cec5SDimitry Andric if (II) { 3190b57cec5SDimitry Andric const TargetRegisterClass *OpRC = nullptr; 3200b57cec5SDimitry Andric if (IIOpNum < II->getNumOperands()) 3210b57cec5SDimitry Andric OpRC = TII->getRegClass(*II, IIOpNum, TRI, *MF); 3220b57cec5SDimitry Andric 3230b57cec5SDimitry Andric if (OpRC) { 3240b57cec5SDimitry Andric const TargetRegisterClass *ConstrainedRC 3250b57cec5SDimitry Andric = MRI->constrainRegClass(VReg, OpRC, MinRCSize); 3260b57cec5SDimitry Andric if (!ConstrainedRC) { 3270b57cec5SDimitry Andric OpRC = TRI->getAllocatableClass(OpRC); 3280b57cec5SDimitry Andric assert(OpRC && "Constraints cannot be fulfilled for allocation"); 3298bcb0991SDimitry Andric Register NewVReg = MRI->createVirtualRegister(OpRC); 3300b57cec5SDimitry Andric BuildMI(*MBB, InsertPos, Op.getNode()->getDebugLoc(), 3310b57cec5SDimitry Andric TII->get(TargetOpcode::COPY), NewVReg).addReg(VReg); 3320b57cec5SDimitry Andric VReg = NewVReg; 3330b57cec5SDimitry Andric } else { 3340b57cec5SDimitry Andric assert(ConstrainedRC->isAllocatable() && 3350b57cec5SDimitry Andric "Constraining an allocatable VReg produced an unallocatable class?"); 3360b57cec5SDimitry Andric } 3370b57cec5SDimitry Andric } 3380b57cec5SDimitry Andric } 3390b57cec5SDimitry Andric 3400b57cec5SDimitry Andric // If this value has only one use, that use is a kill. This is a 3410b57cec5SDimitry Andric // conservative approximation. InstrEmitter does trivial coalescing 3420b57cec5SDimitry Andric // with CopyFromReg nodes, so don't emit kill flags for them. 3430b57cec5SDimitry Andric // Avoid kill flags on Schedule cloned nodes, since there will be 3440b57cec5SDimitry Andric // multiple uses. 3450b57cec5SDimitry Andric // Tied operands are never killed, so we need to check that. And that 3460b57cec5SDimitry Andric // means we need to determine the index of the operand. 3470b57cec5SDimitry Andric bool isKill = Op.hasOneUse() && 3480b57cec5SDimitry Andric Op.getNode()->getOpcode() != ISD::CopyFromReg && 3490b57cec5SDimitry Andric !IsDebug && 3500b57cec5SDimitry Andric !(IsClone || IsCloned); 3510b57cec5SDimitry Andric if (isKill) { 3520b57cec5SDimitry Andric unsigned Idx = MIB->getNumOperands(); 3530b57cec5SDimitry Andric while (Idx > 0 && 3540b57cec5SDimitry Andric MIB->getOperand(Idx-1).isReg() && 3550b57cec5SDimitry Andric MIB->getOperand(Idx-1).isImplicit()) 3560b57cec5SDimitry Andric --Idx; 3570b57cec5SDimitry Andric bool isTied = MCID.getOperandConstraint(Idx, MCOI::TIED_TO) != -1; 3580b57cec5SDimitry Andric if (isTied) 3590b57cec5SDimitry Andric isKill = false; 3600b57cec5SDimitry Andric } 3610b57cec5SDimitry Andric 3620b57cec5SDimitry Andric MIB.addReg(VReg, getDefRegState(isOptDef) | getKillRegState(isKill) | 3630b57cec5SDimitry Andric getDebugRegState(IsDebug)); 3640b57cec5SDimitry Andric } 3650b57cec5SDimitry Andric 3660b57cec5SDimitry Andric /// AddOperand - Add the specified operand to the specified machine instr. II 3670b57cec5SDimitry Andric /// specifies the instruction information for the node, and IIOpNum is the 3680b57cec5SDimitry Andric /// operand number (in the II) that we are adding. 3690b57cec5SDimitry Andric void InstrEmitter::AddOperand(MachineInstrBuilder &MIB, 3700b57cec5SDimitry Andric SDValue Op, 3710b57cec5SDimitry Andric unsigned IIOpNum, 3720b57cec5SDimitry Andric const MCInstrDesc *II, 3735ffd83dbSDimitry Andric DenseMap<SDValue, Register> &VRBaseMap, 3740b57cec5SDimitry Andric bool IsDebug, bool IsClone, bool IsCloned) { 3750b57cec5SDimitry Andric if (Op.isMachineOpcode()) { 3760b57cec5SDimitry Andric AddRegisterOperand(MIB, Op, IIOpNum, II, VRBaseMap, 3770b57cec5SDimitry Andric IsDebug, IsClone, IsCloned); 3780b57cec5SDimitry Andric } else if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { 3790b57cec5SDimitry Andric MIB.addImm(C->getSExtValue()); 3800b57cec5SDimitry Andric } else if (ConstantFPSDNode *F = dyn_cast<ConstantFPSDNode>(Op)) { 3810b57cec5SDimitry Andric MIB.addFPImm(F->getConstantFPValue()); 3820b57cec5SDimitry Andric } else if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Op)) { 3835ffd83dbSDimitry Andric Register VReg = R->getReg(); 3840b57cec5SDimitry Andric MVT OpVT = Op.getSimpleValueType(); 3850b57cec5SDimitry Andric const TargetRegisterClass *IIRC = 3860b57cec5SDimitry Andric II ? TRI->getAllocatableClass(TII->getRegClass(*II, IIOpNum, TRI, *MF)) 3870b57cec5SDimitry Andric : nullptr; 3880b57cec5SDimitry Andric const TargetRegisterClass *OpRC = 3890b57cec5SDimitry Andric TLI->isTypeLegal(OpVT) 3900b57cec5SDimitry Andric ? TLI->getRegClassFor(OpVT, 3910b57cec5SDimitry Andric Op.getNode()->isDivergent() || 3920b57cec5SDimitry Andric (IIRC && TRI->isDivergentRegClass(IIRC))) 3930b57cec5SDimitry Andric : nullptr; 3940b57cec5SDimitry Andric 3958bcb0991SDimitry Andric if (OpRC && IIRC && OpRC != IIRC && Register::isVirtualRegister(VReg)) { 3968bcb0991SDimitry Andric Register NewVReg = MRI->createVirtualRegister(IIRC); 3970b57cec5SDimitry Andric BuildMI(*MBB, InsertPos, Op.getNode()->getDebugLoc(), 3980b57cec5SDimitry Andric TII->get(TargetOpcode::COPY), NewVReg).addReg(VReg); 3990b57cec5SDimitry Andric VReg = NewVReg; 4000b57cec5SDimitry Andric } 4010b57cec5SDimitry Andric // Turn additional physreg operands into implicit uses on non-variadic 4020b57cec5SDimitry Andric // instructions. This is used by call and return instructions passing 4030b57cec5SDimitry Andric // arguments in registers. 4040b57cec5SDimitry Andric bool Imp = II && (IIOpNum >= II->getNumOperands() && !II->isVariadic()); 4050b57cec5SDimitry Andric MIB.addReg(VReg, getImplRegState(Imp)); 4060b57cec5SDimitry Andric } else if (RegisterMaskSDNode *RM = dyn_cast<RegisterMaskSDNode>(Op)) { 4070b57cec5SDimitry Andric MIB.addRegMask(RM->getRegMask()); 4080b57cec5SDimitry Andric } else if (GlobalAddressSDNode *TGA = dyn_cast<GlobalAddressSDNode>(Op)) { 4090b57cec5SDimitry Andric MIB.addGlobalAddress(TGA->getGlobal(), TGA->getOffset(), 4100b57cec5SDimitry Andric TGA->getTargetFlags()); 4110b57cec5SDimitry Andric } else if (BasicBlockSDNode *BBNode = dyn_cast<BasicBlockSDNode>(Op)) { 4120b57cec5SDimitry Andric MIB.addMBB(BBNode->getBasicBlock()); 4130b57cec5SDimitry Andric } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op)) { 4140b57cec5SDimitry Andric MIB.addFrameIndex(FI->getIndex()); 4150b57cec5SDimitry Andric } else if (JumpTableSDNode *JT = dyn_cast<JumpTableSDNode>(Op)) { 4160b57cec5SDimitry Andric MIB.addJumpTableIndex(JT->getIndex(), JT->getTargetFlags()); 4170b57cec5SDimitry Andric } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op)) { 4180b57cec5SDimitry Andric int Offset = CP->getOffset(); 4195ffd83dbSDimitry Andric Align Alignment = CP->getAlign(); 4200b57cec5SDimitry Andric 4210b57cec5SDimitry Andric unsigned Idx; 4220b57cec5SDimitry Andric MachineConstantPool *MCP = MF->getConstantPool(); 4230b57cec5SDimitry Andric if (CP->isMachineConstantPoolEntry()) 4245ffd83dbSDimitry Andric Idx = MCP->getConstantPoolIndex(CP->getMachineCPVal(), Alignment); 4250b57cec5SDimitry Andric else 4265ffd83dbSDimitry Andric Idx = MCP->getConstantPoolIndex(CP->getConstVal(), Alignment); 4270b57cec5SDimitry Andric MIB.addConstantPoolIndex(Idx, Offset, CP->getTargetFlags()); 4280b57cec5SDimitry Andric } else if (ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op)) { 4290b57cec5SDimitry Andric MIB.addExternalSymbol(ES->getSymbol(), ES->getTargetFlags()); 4300b57cec5SDimitry Andric } else if (auto *SymNode = dyn_cast<MCSymbolSDNode>(Op)) { 4310b57cec5SDimitry Andric MIB.addSym(SymNode->getMCSymbol()); 4320b57cec5SDimitry Andric } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(Op)) { 4330b57cec5SDimitry Andric MIB.addBlockAddress(BA->getBlockAddress(), 4340b57cec5SDimitry Andric BA->getOffset(), 4350b57cec5SDimitry Andric BA->getTargetFlags()); 4360b57cec5SDimitry Andric } else if (TargetIndexSDNode *TI = dyn_cast<TargetIndexSDNode>(Op)) { 4370b57cec5SDimitry Andric MIB.addTargetIndex(TI->getIndex(), TI->getOffset(), TI->getTargetFlags()); 4380b57cec5SDimitry Andric } else { 4390b57cec5SDimitry Andric assert(Op.getValueType() != MVT::Other && 4400b57cec5SDimitry Andric Op.getValueType() != MVT::Glue && 4410b57cec5SDimitry Andric "Chain and glue operands should occur at end of operand list!"); 4420b57cec5SDimitry Andric AddRegisterOperand(MIB, Op, IIOpNum, II, VRBaseMap, 4430b57cec5SDimitry Andric IsDebug, IsClone, IsCloned); 4440b57cec5SDimitry Andric } 4450b57cec5SDimitry Andric } 4460b57cec5SDimitry Andric 4475ffd83dbSDimitry Andric Register InstrEmitter::ConstrainForSubReg(Register VReg, unsigned SubIdx, 4480b57cec5SDimitry Andric MVT VT, bool isDivergent, const DebugLoc &DL) { 4490b57cec5SDimitry Andric const TargetRegisterClass *VRC = MRI->getRegClass(VReg); 4500b57cec5SDimitry Andric const TargetRegisterClass *RC = TRI->getSubClassWithSubReg(VRC, SubIdx); 4510b57cec5SDimitry Andric 4520b57cec5SDimitry Andric // RC is a sub-class of VRC that supports SubIdx. Try to constrain VReg 4530b57cec5SDimitry Andric // within reason. 4540b57cec5SDimitry Andric if (RC && RC != VRC) 4550b57cec5SDimitry Andric RC = MRI->constrainRegClass(VReg, RC, MinRCSize); 4560b57cec5SDimitry Andric 4570b57cec5SDimitry Andric // VReg has been adjusted. It can be used with SubIdx operands now. 4580b57cec5SDimitry Andric if (RC) 4590b57cec5SDimitry Andric return VReg; 4600b57cec5SDimitry Andric 4610b57cec5SDimitry Andric // VReg couldn't be reasonably constrained. Emit a COPY to a new virtual 4620b57cec5SDimitry Andric // register instead. 4630b57cec5SDimitry Andric RC = TRI->getSubClassWithSubReg(TLI->getRegClassFor(VT, isDivergent), SubIdx); 4640b57cec5SDimitry Andric assert(RC && "No legal register class for VT supports that SubIdx"); 4658bcb0991SDimitry Andric Register NewReg = MRI->createVirtualRegister(RC); 4660b57cec5SDimitry Andric BuildMI(*MBB, InsertPos, DL, TII->get(TargetOpcode::COPY), NewReg) 4670b57cec5SDimitry Andric .addReg(VReg); 4680b57cec5SDimitry Andric return NewReg; 4690b57cec5SDimitry Andric } 4700b57cec5SDimitry Andric 4710b57cec5SDimitry Andric /// EmitSubregNode - Generate machine code for subreg nodes. 4720b57cec5SDimitry Andric /// 4730b57cec5SDimitry Andric void InstrEmitter::EmitSubregNode(SDNode *Node, 4745ffd83dbSDimitry Andric DenseMap<SDValue, Register> &VRBaseMap, 4750b57cec5SDimitry Andric bool IsClone, bool IsCloned) { 4765ffd83dbSDimitry Andric Register VRBase; 4770b57cec5SDimitry Andric unsigned Opc = Node->getMachineOpcode(); 4780b57cec5SDimitry Andric 4790b57cec5SDimitry Andric // If the node is only used by a CopyToReg and the dest reg is a vreg, use 4800b57cec5SDimitry Andric // the CopyToReg'd destination register instead of creating a new vreg. 4810b57cec5SDimitry Andric for (SDNode *User : Node->uses()) { 4820b57cec5SDimitry Andric if (User->getOpcode() == ISD::CopyToReg && 4830b57cec5SDimitry Andric User->getOperand(2).getNode() == Node) { 4845ffd83dbSDimitry Andric Register DestReg = cast<RegisterSDNode>(User->getOperand(1))->getReg(); 4855ffd83dbSDimitry Andric if (DestReg.isVirtual()) { 4860b57cec5SDimitry Andric VRBase = DestReg; 4870b57cec5SDimitry Andric break; 4880b57cec5SDimitry Andric } 4890b57cec5SDimitry Andric } 4900b57cec5SDimitry Andric } 4910b57cec5SDimitry Andric 4920b57cec5SDimitry Andric if (Opc == TargetOpcode::EXTRACT_SUBREG) { 4930b57cec5SDimitry Andric // EXTRACT_SUBREG is lowered as %dst = COPY %src:sub. There are no 4940b57cec5SDimitry Andric // constraints on the %dst register, COPY can target all legal register 4950b57cec5SDimitry Andric // classes. 4960b57cec5SDimitry Andric unsigned SubIdx = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue(); 4970b57cec5SDimitry Andric const TargetRegisterClass *TRC = 4980b57cec5SDimitry Andric TLI->getRegClassFor(Node->getSimpleValueType(0), Node->isDivergent()); 4990b57cec5SDimitry Andric 5005ffd83dbSDimitry Andric Register Reg; 5010b57cec5SDimitry Andric MachineInstr *DefMI; 5020b57cec5SDimitry Andric RegisterSDNode *R = dyn_cast<RegisterSDNode>(Node->getOperand(0)); 5038bcb0991SDimitry Andric if (R && Register::isPhysicalRegister(R->getReg())) { 5040b57cec5SDimitry Andric Reg = R->getReg(); 5050b57cec5SDimitry Andric DefMI = nullptr; 5060b57cec5SDimitry Andric } else { 5070b57cec5SDimitry Andric Reg = R ? R->getReg() : getVR(Node->getOperand(0), VRBaseMap); 5080b57cec5SDimitry Andric DefMI = MRI->getVRegDef(Reg); 5090b57cec5SDimitry Andric } 5100b57cec5SDimitry Andric 5115ffd83dbSDimitry Andric Register SrcReg, DstReg; 5125ffd83dbSDimitry Andric unsigned DefSubIdx; 5130b57cec5SDimitry Andric if (DefMI && 5140b57cec5SDimitry Andric TII->isCoalescableExtInstr(*DefMI, SrcReg, DstReg, DefSubIdx) && 5150b57cec5SDimitry Andric SubIdx == DefSubIdx && 5160b57cec5SDimitry Andric TRC == MRI->getRegClass(SrcReg)) { 5170b57cec5SDimitry Andric // Optimize these: 5180b57cec5SDimitry Andric // r1025 = s/zext r1024, 4 5190b57cec5SDimitry Andric // r1026 = extract_subreg r1025, 4 5200b57cec5SDimitry Andric // to a copy 5210b57cec5SDimitry Andric // r1026 = copy r1024 5220b57cec5SDimitry Andric VRBase = MRI->createVirtualRegister(TRC); 5230b57cec5SDimitry Andric BuildMI(*MBB, InsertPos, Node->getDebugLoc(), 5240b57cec5SDimitry Andric TII->get(TargetOpcode::COPY), VRBase).addReg(SrcReg); 5250b57cec5SDimitry Andric MRI->clearKillFlags(SrcReg); 5260b57cec5SDimitry Andric } else { 5270b57cec5SDimitry Andric // Reg may not support a SubIdx sub-register, and we may need to 5280b57cec5SDimitry Andric // constrain its register class or issue a COPY to a compatible register 5290b57cec5SDimitry Andric // class. 5305ffd83dbSDimitry Andric if (Reg.isVirtual()) 5310b57cec5SDimitry Andric Reg = ConstrainForSubReg(Reg, SubIdx, 5320b57cec5SDimitry Andric Node->getOperand(0).getSimpleValueType(), 5330b57cec5SDimitry Andric Node->isDivergent(), Node->getDebugLoc()); 5340b57cec5SDimitry Andric // Create the destreg if it is missing. 5355ffd83dbSDimitry Andric if (!VRBase) 5360b57cec5SDimitry Andric VRBase = MRI->createVirtualRegister(TRC); 5370b57cec5SDimitry Andric 5380b57cec5SDimitry Andric // Create the extract_subreg machine instruction. 5390b57cec5SDimitry Andric MachineInstrBuilder CopyMI = 5400b57cec5SDimitry Andric BuildMI(*MBB, InsertPos, Node->getDebugLoc(), 5410b57cec5SDimitry Andric TII->get(TargetOpcode::COPY), VRBase); 5425ffd83dbSDimitry Andric if (Reg.isVirtual()) 5430b57cec5SDimitry Andric CopyMI.addReg(Reg, 0, SubIdx); 5440b57cec5SDimitry Andric else 5450b57cec5SDimitry Andric CopyMI.addReg(TRI->getSubReg(Reg, SubIdx)); 5460b57cec5SDimitry Andric } 5470b57cec5SDimitry Andric } else if (Opc == TargetOpcode::INSERT_SUBREG || 5480b57cec5SDimitry Andric Opc == TargetOpcode::SUBREG_TO_REG) { 5490b57cec5SDimitry Andric SDValue N0 = Node->getOperand(0); 5500b57cec5SDimitry Andric SDValue N1 = Node->getOperand(1); 5510b57cec5SDimitry Andric SDValue N2 = Node->getOperand(2); 5520b57cec5SDimitry Andric unsigned SubIdx = cast<ConstantSDNode>(N2)->getZExtValue(); 5530b57cec5SDimitry Andric 5540b57cec5SDimitry Andric // Figure out the register class to create for the destreg. It should be 5550b57cec5SDimitry Andric // the largest legal register class supporting SubIdx sub-registers. 5560b57cec5SDimitry Andric // RegisterCoalescer will constrain it further if it decides to eliminate 5570b57cec5SDimitry Andric // the INSERT_SUBREG instruction. 5580b57cec5SDimitry Andric // 5590b57cec5SDimitry Andric // %dst = INSERT_SUBREG %src, %sub, SubIdx 5600b57cec5SDimitry Andric // 5610b57cec5SDimitry Andric // is lowered by TwoAddressInstructionPass to: 5620b57cec5SDimitry Andric // 5630b57cec5SDimitry Andric // %dst = COPY %src 5640b57cec5SDimitry Andric // %dst:SubIdx = COPY %sub 5650b57cec5SDimitry Andric // 5660b57cec5SDimitry Andric // There is no constraint on the %src register class. 5670b57cec5SDimitry Andric // 5680b57cec5SDimitry Andric const TargetRegisterClass *SRC = 5690b57cec5SDimitry Andric TLI->getRegClassFor(Node->getSimpleValueType(0), Node->isDivergent()); 5700b57cec5SDimitry Andric SRC = TRI->getSubClassWithSubReg(SRC, SubIdx); 5710b57cec5SDimitry Andric assert(SRC && "No register class supports VT and SubIdx for INSERT_SUBREG"); 5720b57cec5SDimitry Andric 5730b57cec5SDimitry Andric if (VRBase == 0 || !SRC->hasSubClassEq(MRI->getRegClass(VRBase))) 5740b57cec5SDimitry Andric VRBase = MRI->createVirtualRegister(SRC); 5750b57cec5SDimitry Andric 5760b57cec5SDimitry Andric // Create the insert_subreg or subreg_to_reg machine instruction. 5770b57cec5SDimitry Andric MachineInstrBuilder MIB = 5780b57cec5SDimitry Andric BuildMI(*MF, Node->getDebugLoc(), TII->get(Opc), VRBase); 5790b57cec5SDimitry Andric 5800b57cec5SDimitry Andric // If creating a subreg_to_reg, then the first input operand 5810b57cec5SDimitry Andric // is an implicit value immediate, otherwise it's a register 5820b57cec5SDimitry Andric if (Opc == TargetOpcode::SUBREG_TO_REG) { 5830b57cec5SDimitry Andric const ConstantSDNode *SD = cast<ConstantSDNode>(N0); 5840b57cec5SDimitry Andric MIB.addImm(SD->getZExtValue()); 5850b57cec5SDimitry Andric } else 5860b57cec5SDimitry Andric AddOperand(MIB, N0, 0, nullptr, VRBaseMap, /*IsDebug=*/false, 5870b57cec5SDimitry Andric IsClone, IsCloned); 5880b57cec5SDimitry Andric // Add the subregister being inserted 5890b57cec5SDimitry Andric AddOperand(MIB, N1, 0, nullptr, VRBaseMap, /*IsDebug=*/false, 5900b57cec5SDimitry Andric IsClone, IsCloned); 5910b57cec5SDimitry Andric MIB.addImm(SubIdx); 5920b57cec5SDimitry Andric MBB->insert(InsertPos, MIB); 5930b57cec5SDimitry Andric } else 5940b57cec5SDimitry Andric llvm_unreachable("Node is not insert_subreg, extract_subreg, or subreg_to_reg"); 5950b57cec5SDimitry Andric 5960b57cec5SDimitry Andric SDValue Op(Node, 0); 5970b57cec5SDimitry Andric bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second; 5980b57cec5SDimitry Andric (void)isNew; // Silence compiler warning. 5990b57cec5SDimitry Andric assert(isNew && "Node emitted out of order - early"); 6000b57cec5SDimitry Andric } 6010b57cec5SDimitry Andric 6020b57cec5SDimitry Andric /// EmitCopyToRegClassNode - Generate machine code for COPY_TO_REGCLASS nodes. 6030b57cec5SDimitry Andric /// COPY_TO_REGCLASS is just a normal copy, except that the destination 6040b57cec5SDimitry Andric /// register is constrained to be in a particular register class. 6050b57cec5SDimitry Andric /// 6060b57cec5SDimitry Andric void 6070b57cec5SDimitry Andric InstrEmitter::EmitCopyToRegClassNode(SDNode *Node, 6085ffd83dbSDimitry Andric DenseMap<SDValue, Register> &VRBaseMap) { 6090b57cec5SDimitry Andric unsigned VReg = getVR(Node->getOperand(0), VRBaseMap); 6100b57cec5SDimitry Andric 6110b57cec5SDimitry Andric // Create the new VReg in the destination class and emit a copy. 6120b57cec5SDimitry Andric unsigned DstRCIdx = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue(); 6130b57cec5SDimitry Andric const TargetRegisterClass *DstRC = 6140b57cec5SDimitry Andric TRI->getAllocatableClass(TRI->getRegClass(DstRCIdx)); 6158bcb0991SDimitry Andric Register NewVReg = MRI->createVirtualRegister(DstRC); 6160b57cec5SDimitry Andric BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TargetOpcode::COPY), 6170b57cec5SDimitry Andric NewVReg).addReg(VReg); 6180b57cec5SDimitry Andric 6190b57cec5SDimitry Andric SDValue Op(Node, 0); 6200b57cec5SDimitry Andric bool isNew = VRBaseMap.insert(std::make_pair(Op, NewVReg)).second; 6210b57cec5SDimitry Andric (void)isNew; // Silence compiler warning. 6220b57cec5SDimitry Andric assert(isNew && "Node emitted out of order - early"); 6230b57cec5SDimitry Andric } 6240b57cec5SDimitry Andric 6250b57cec5SDimitry Andric /// EmitRegSequence - Generate machine code for REG_SEQUENCE nodes. 6260b57cec5SDimitry Andric /// 6270b57cec5SDimitry Andric void InstrEmitter::EmitRegSequence(SDNode *Node, 6285ffd83dbSDimitry Andric DenseMap<SDValue, Register> &VRBaseMap, 6290b57cec5SDimitry Andric bool IsClone, bool IsCloned) { 6300b57cec5SDimitry Andric unsigned DstRCIdx = cast<ConstantSDNode>(Node->getOperand(0))->getZExtValue(); 6310b57cec5SDimitry Andric const TargetRegisterClass *RC = TRI->getRegClass(DstRCIdx); 6328bcb0991SDimitry Andric Register NewVReg = MRI->createVirtualRegister(TRI->getAllocatableClass(RC)); 6330b57cec5SDimitry Andric const MCInstrDesc &II = TII->get(TargetOpcode::REG_SEQUENCE); 6340b57cec5SDimitry Andric MachineInstrBuilder MIB = BuildMI(*MF, Node->getDebugLoc(), II, NewVReg); 6350b57cec5SDimitry Andric unsigned NumOps = Node->getNumOperands(); 6360b57cec5SDimitry Andric // If the input pattern has a chain, then the root of the corresponding 6370b57cec5SDimitry Andric // output pattern will get a chain as well. This can happen to be a 6380b57cec5SDimitry Andric // REG_SEQUENCE (which is not "guarded" by countOperands/CountResults). 6390b57cec5SDimitry Andric if (NumOps && Node->getOperand(NumOps-1).getValueType() == MVT::Other) 6400b57cec5SDimitry Andric --NumOps; // Ignore chain if it exists. 6410b57cec5SDimitry Andric 6420b57cec5SDimitry Andric assert((NumOps & 1) == 1 && 6430b57cec5SDimitry Andric "REG_SEQUENCE must have an odd number of operands!"); 6440b57cec5SDimitry Andric for (unsigned i = 1; i != NumOps; ++i) { 6450b57cec5SDimitry Andric SDValue Op = Node->getOperand(i); 6460b57cec5SDimitry Andric if ((i & 1) == 0) { 6470b57cec5SDimitry Andric RegisterSDNode *R = dyn_cast<RegisterSDNode>(Node->getOperand(i-1)); 6480b57cec5SDimitry Andric // Skip physical registers as they don't have a vreg to get and we'll 6490b57cec5SDimitry Andric // insert copies for them in TwoAddressInstructionPass anyway. 6508bcb0991SDimitry Andric if (!R || !Register::isPhysicalRegister(R->getReg())) { 6510b57cec5SDimitry Andric unsigned SubIdx = cast<ConstantSDNode>(Op)->getZExtValue(); 6520b57cec5SDimitry Andric unsigned SubReg = getVR(Node->getOperand(i-1), VRBaseMap); 6530b57cec5SDimitry Andric const TargetRegisterClass *TRC = MRI->getRegClass(SubReg); 6540b57cec5SDimitry Andric const TargetRegisterClass *SRC = 6550b57cec5SDimitry Andric TRI->getMatchingSuperRegClass(RC, TRC, SubIdx); 6560b57cec5SDimitry Andric if (SRC && SRC != RC) { 6570b57cec5SDimitry Andric MRI->setRegClass(NewVReg, SRC); 6580b57cec5SDimitry Andric RC = SRC; 6590b57cec5SDimitry Andric } 6600b57cec5SDimitry Andric } 6610b57cec5SDimitry Andric } 6620b57cec5SDimitry Andric AddOperand(MIB, Op, i+1, &II, VRBaseMap, /*IsDebug=*/false, 6630b57cec5SDimitry Andric IsClone, IsCloned); 6640b57cec5SDimitry Andric } 6650b57cec5SDimitry Andric 6660b57cec5SDimitry Andric MBB->insert(InsertPos, MIB); 6670b57cec5SDimitry Andric SDValue Op(Node, 0); 6680b57cec5SDimitry Andric bool isNew = VRBaseMap.insert(std::make_pair(Op, NewVReg)).second; 6690b57cec5SDimitry Andric (void)isNew; // Silence compiler warning. 6700b57cec5SDimitry Andric assert(isNew && "Node emitted out of order - early"); 6710b57cec5SDimitry Andric } 6720b57cec5SDimitry Andric 6730b57cec5SDimitry Andric /// EmitDbgValue - Generate machine instruction for a dbg_value node. 6740b57cec5SDimitry Andric /// 6750b57cec5SDimitry Andric MachineInstr * 6760b57cec5SDimitry Andric InstrEmitter::EmitDbgValue(SDDbgValue *SD, 6775ffd83dbSDimitry Andric DenseMap<SDValue, Register> &VRBaseMap) { 6780b57cec5SDimitry Andric MDNode *Var = SD->getVariable(); 67913138422SDimitry Andric MDNode *Expr = SD->getExpression(); 6800b57cec5SDimitry Andric DebugLoc DL = SD->getDebugLoc(); 6810b57cec5SDimitry Andric assert(cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) && 6820b57cec5SDimitry Andric "Expected inlined-at fields to agree"); 6830b57cec5SDimitry Andric 6840b57cec5SDimitry Andric SD->setIsEmitted(); 6850b57cec5SDimitry Andric 686*fe6060f1SDimitry Andric ArrayRef<SDDbgOperand> LocationOps = SD->getLocationOps(); 687*fe6060f1SDimitry Andric assert(!LocationOps.empty() && "dbg_value with no location operands?"); 688*fe6060f1SDimitry Andric 689*fe6060f1SDimitry Andric if (SD->isInvalidated()) 690*fe6060f1SDimitry Andric return EmitDbgNoLocation(SD); 691*fe6060f1SDimitry Andric 692*fe6060f1SDimitry Andric // Emit variadic dbg_value nodes as DBG_VALUE_LIST. 693*fe6060f1SDimitry Andric if (SD->isVariadic()) { 694*fe6060f1SDimitry Andric // DBG_VALUE_LIST := "DBG_VALUE_LIST" var, expression, loc (, loc)* 695*fe6060f1SDimitry Andric const MCInstrDesc &DbgValDesc = TII->get(TargetOpcode::DBG_VALUE_LIST); 696*fe6060f1SDimitry Andric // Build the DBG_VALUE_LIST instruction base. 697*fe6060f1SDimitry Andric auto MIB = BuildMI(*MF, DL, DbgValDesc); 6980b57cec5SDimitry Andric MIB.addMetadata(Var); 6990b57cec5SDimitry Andric MIB.addMetadata(Expr); 700*fe6060f1SDimitry Andric AddDbgValueLocationOps(MIB, DbgValDesc, LocationOps, VRBaseMap); 7010b57cec5SDimitry Andric return &*MIB; 7020b57cec5SDimitry Andric } 7030b57cec5SDimitry Andric 704e8d8bef9SDimitry Andric // Attempt to produce a DBG_INSTR_REF if we've been asked to. 705*fe6060f1SDimitry Andric // We currently exclude the possibility of instruction references for 706*fe6060f1SDimitry Andric // variadic nodes; if at some point we enable them, this should be moved 707*fe6060f1SDimitry Andric // above the variadic block. 708e8d8bef9SDimitry Andric if (EmitDebugInstrRefs) 709e8d8bef9SDimitry Andric if (auto *InstrRef = EmitDbgInstrRef(SD, VRBaseMap)) 710e8d8bef9SDimitry Andric return InstrRef; 711e8d8bef9SDimitry Andric 712*fe6060f1SDimitry Andric return EmitDbgValueFromSingleOp(SD, VRBaseMap); 7130b57cec5SDimitry Andric } 714*fe6060f1SDimitry Andric 715*fe6060f1SDimitry Andric void InstrEmitter::AddDbgValueLocationOps( 716*fe6060f1SDimitry Andric MachineInstrBuilder &MIB, const MCInstrDesc &DbgValDesc, 717*fe6060f1SDimitry Andric ArrayRef<SDDbgOperand> LocationOps, 718*fe6060f1SDimitry Andric DenseMap<SDValue, Register> &VRBaseMap) { 719*fe6060f1SDimitry Andric for (const SDDbgOperand &Op : LocationOps) { 720*fe6060f1SDimitry Andric switch (Op.getKind()) { 721*fe6060f1SDimitry Andric case SDDbgOperand::FRAMEIX: 722*fe6060f1SDimitry Andric MIB.addFrameIndex(Op.getFrameIx()); 723*fe6060f1SDimitry Andric break; 724*fe6060f1SDimitry Andric case SDDbgOperand::VREG: 725*fe6060f1SDimitry Andric MIB.addReg(Op.getVReg(), RegState::Debug); 726*fe6060f1SDimitry Andric break; 727*fe6060f1SDimitry Andric case SDDbgOperand::SDNODE: { 728*fe6060f1SDimitry Andric SDValue V = SDValue(Op.getSDNode(), Op.getResNo()); 7290b57cec5SDimitry Andric // It's possible we replaced this SDNode with other(s) and therefore 7300b57cec5SDimitry Andric // didn't generate code for it. It's better to catch these cases where 7310b57cec5SDimitry Andric // they happen and transfer the debug info, but trying to guarantee that 7320b57cec5SDimitry Andric // in all cases would be very fragile; this is a safeguard for any 7330b57cec5SDimitry Andric // that were missed. 734*fe6060f1SDimitry Andric if (VRBaseMap.count(V) == 0) 7350b57cec5SDimitry Andric MIB.addReg(0U); // undef 7360b57cec5SDimitry Andric else 737*fe6060f1SDimitry Andric AddOperand(MIB, V, (*MIB).getNumOperands(), &DbgValDesc, VRBaseMap, 7380b57cec5SDimitry Andric /*IsDebug=*/true, /*IsClone=*/false, /*IsCloned=*/false); 739*fe6060f1SDimitry Andric } break; 740*fe6060f1SDimitry Andric case SDDbgOperand::CONST: { 741*fe6060f1SDimitry Andric const Value *V = Op.getConst(); 7420b57cec5SDimitry Andric if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) { 7430b57cec5SDimitry Andric if (CI->getBitWidth() > 64) 7440b57cec5SDimitry Andric MIB.addCImm(CI); 7450b57cec5SDimitry Andric else 7460b57cec5SDimitry Andric MIB.addImm(CI->getSExtValue()); 7470b57cec5SDimitry Andric } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) { 7480b57cec5SDimitry Andric MIB.addFPImm(CF); 7490b57cec5SDimitry Andric } else if (isa<ConstantPointerNull>(V)) { 7500b57cec5SDimitry Andric // Note: This assumes that all nullptr constants are zero-valued. 7510b57cec5SDimitry Andric MIB.addImm(0); 7520b57cec5SDimitry Andric } else { 7530b57cec5SDimitry Andric // Could be an Undef. In any case insert an Undef so we can see what we 7540b57cec5SDimitry Andric // dropped. 7550b57cec5SDimitry Andric MIB.addReg(0U); 7560b57cec5SDimitry Andric } 757*fe6060f1SDimitry Andric } break; 7580b57cec5SDimitry Andric } 759*fe6060f1SDimitry Andric } 7600b57cec5SDimitry Andric } 7610b57cec5SDimitry Andric 7620b57cec5SDimitry Andric MachineInstr * 763e8d8bef9SDimitry Andric InstrEmitter::EmitDbgInstrRef(SDDbgValue *SD, 764e8d8bef9SDimitry Andric DenseMap<SDValue, Register> &VRBaseMap) { 765*fe6060f1SDimitry Andric assert(!SD->isVariadic()); 766*fe6060f1SDimitry Andric SDDbgOperand DbgOperand = SD->getLocationOps()[0]; 767e8d8bef9SDimitry Andric MDNode *Var = SD->getVariable(); 768e8d8bef9SDimitry Andric MDNode *Expr = SD->getExpression(); 769e8d8bef9SDimitry Andric DebugLoc DL = SD->getDebugLoc(); 770*fe6060f1SDimitry Andric const MCInstrDesc &RefII = TII->get(TargetOpcode::DBG_INSTR_REF); 771*fe6060f1SDimitry Andric 772*fe6060f1SDimitry Andric // Handle variable locations that don't actually depend on the instructions 773*fe6060f1SDimitry Andric // in the program: constants and stack locations. 774*fe6060f1SDimitry Andric if (DbgOperand.getKind() == SDDbgOperand::FRAMEIX || 775*fe6060f1SDimitry Andric DbgOperand.getKind() == SDDbgOperand::CONST) 776*fe6060f1SDimitry Andric return EmitDbgValueFromSingleOp(SD, VRBaseMap); 777*fe6060f1SDimitry Andric 778*fe6060f1SDimitry Andric // It may not be immediately possible to identify the MachineInstr that 779*fe6060f1SDimitry Andric // defines a VReg, it can depend for example on the order blocks are 780*fe6060f1SDimitry Andric // emitted in. When this happens, or when further analysis is needed later, 781*fe6060f1SDimitry Andric // produce an instruction like this: 782*fe6060f1SDimitry Andric // 783*fe6060f1SDimitry Andric // DBG_INSTR_REF %0:gr64, 0, !123, !456 784*fe6060f1SDimitry Andric // 785*fe6060f1SDimitry Andric // i.e., point the instruction at the vreg, and patch it up later in 786*fe6060f1SDimitry Andric // MachineFunction::finalizeDebugInstrRefs. 787*fe6060f1SDimitry Andric auto EmitHalfDoneInstrRef = [&](unsigned VReg) -> MachineInstr * { 788*fe6060f1SDimitry Andric auto MIB = BuildMI(*MF, DL, RefII); 789*fe6060f1SDimitry Andric MIB.addReg(VReg); 790*fe6060f1SDimitry Andric MIB.addImm(0); 791*fe6060f1SDimitry Andric MIB.addMetadata(Var); 792*fe6060f1SDimitry Andric MIB.addMetadata(Expr); 793*fe6060f1SDimitry Andric return MIB; 794*fe6060f1SDimitry Andric }; 795*fe6060f1SDimitry Andric 796*fe6060f1SDimitry Andric // Try to find both the defined register and the instruction defining it. 797*fe6060f1SDimitry Andric MachineInstr *DefMI = nullptr; 798*fe6060f1SDimitry Andric unsigned VReg; 799*fe6060f1SDimitry Andric 800*fe6060f1SDimitry Andric if (DbgOperand.getKind() == SDDbgOperand::VREG) { 801*fe6060f1SDimitry Andric VReg = DbgOperand.getVReg(); 802*fe6060f1SDimitry Andric 803*fe6060f1SDimitry Andric // No definition means that block hasn't been emitted yet. Leave a vreg 804*fe6060f1SDimitry Andric // reference to be fixed later. 805*fe6060f1SDimitry Andric if (!MRI->hasOneDef(VReg)) 806*fe6060f1SDimitry Andric return EmitHalfDoneInstrRef(VReg); 807*fe6060f1SDimitry Andric 808*fe6060f1SDimitry Andric DefMI = &*MRI->def_instr_begin(VReg); 809*fe6060f1SDimitry Andric } else { 810*fe6060f1SDimitry Andric assert(DbgOperand.getKind() == SDDbgOperand::SDNODE); 811*fe6060f1SDimitry Andric // Look up the corresponding VReg for the given SDNode, if any. 812*fe6060f1SDimitry Andric SDNode *Node = DbgOperand.getSDNode(); 813*fe6060f1SDimitry Andric SDValue Op = SDValue(Node, DbgOperand.getResNo()); 814*fe6060f1SDimitry Andric DenseMap<SDValue, Register>::iterator I = VRBaseMap.find(Op); 815*fe6060f1SDimitry Andric // No VReg -> produce a DBG_VALUE $noreg instead. 816*fe6060f1SDimitry Andric if (I==VRBaseMap.end()) 817*fe6060f1SDimitry Andric return EmitDbgNoLocation(SD); 818e8d8bef9SDimitry Andric 819e8d8bef9SDimitry Andric // Try to pick out a defining instruction at this point. 820*fe6060f1SDimitry Andric VReg = getVR(Op, VRBaseMap); 821e8d8bef9SDimitry Andric 822*fe6060f1SDimitry Andric // Again, if there's no instruction defining the VReg right now, fix it up 823*fe6060f1SDimitry Andric // later. 824e8d8bef9SDimitry Andric if (!MRI->hasOneDef(VReg)) 825*fe6060f1SDimitry Andric return EmitHalfDoneInstrRef(VReg); 826e8d8bef9SDimitry Andric 827*fe6060f1SDimitry Andric DefMI = &*MRI->def_instr_begin(VReg); 828*fe6060f1SDimitry Andric } 829e8d8bef9SDimitry Andric 830*fe6060f1SDimitry Andric // Avoid copy like instructions: they don't define values, only move them. 831*fe6060f1SDimitry Andric // Leave a virtual-register reference until it can be fixed up later, to find 832*fe6060f1SDimitry Andric // the underlying value definition. 833*fe6060f1SDimitry Andric if (DefMI->isCopyLike() || TII->isCopyInstr(*DefMI)) 834*fe6060f1SDimitry Andric return EmitHalfDoneInstrRef(VReg); 835*fe6060f1SDimitry Andric 836e8d8bef9SDimitry Andric auto MIB = BuildMI(*MF, DL, RefII); 837e8d8bef9SDimitry Andric 838*fe6060f1SDimitry Andric // Find the operand number which defines the specified VReg. 839e8d8bef9SDimitry Andric unsigned OperandIdx = 0; 840*fe6060f1SDimitry Andric for (const auto &MO : DefMI->operands()) { 841e8d8bef9SDimitry Andric if (MO.isReg() && MO.isDef() && MO.getReg() == VReg) 842e8d8bef9SDimitry Andric break; 843e8d8bef9SDimitry Andric ++OperandIdx; 844e8d8bef9SDimitry Andric } 845*fe6060f1SDimitry Andric assert(OperandIdx < DefMI->getNumOperands()); 846e8d8bef9SDimitry Andric 847e8d8bef9SDimitry Andric // Make the DBG_INSTR_REF refer to that instruction, and that operand. 848*fe6060f1SDimitry Andric unsigned InstrNum = DefMI->getDebugInstrNum(); 849e8d8bef9SDimitry Andric MIB.addImm(InstrNum); 850e8d8bef9SDimitry Andric MIB.addImm(OperandIdx); 851e8d8bef9SDimitry Andric MIB.addMetadata(Var); 852e8d8bef9SDimitry Andric MIB.addMetadata(Expr); 853*fe6060f1SDimitry Andric return &*MIB; 854*fe6060f1SDimitry Andric } 855*fe6060f1SDimitry Andric 856*fe6060f1SDimitry Andric MachineInstr *InstrEmitter::EmitDbgNoLocation(SDDbgValue *SD) { 857*fe6060f1SDimitry Andric // An invalidated SDNode must generate an undef DBG_VALUE: although the 858*fe6060f1SDimitry Andric // original value is no longer computed, earlier DBG_VALUEs live ranges 859*fe6060f1SDimitry Andric // must not leak into later code. 860*fe6060f1SDimitry Andric MDNode *Var = SD->getVariable(); 861*fe6060f1SDimitry Andric MDNode *Expr = SD->getExpression(); 862*fe6060f1SDimitry Andric DebugLoc DL = SD->getDebugLoc(); 863*fe6060f1SDimitry Andric auto MIB = BuildMI(*MF, DL, TII->get(TargetOpcode::DBG_VALUE)); 864*fe6060f1SDimitry Andric MIB.addReg(0U); 865*fe6060f1SDimitry Andric MIB.addReg(0U, RegState::Debug); 866*fe6060f1SDimitry Andric MIB.addMetadata(Var); 867*fe6060f1SDimitry Andric MIB.addMetadata(Expr); 868*fe6060f1SDimitry Andric return &*MIB; 869*fe6060f1SDimitry Andric } 870*fe6060f1SDimitry Andric 871*fe6060f1SDimitry Andric MachineInstr * 872*fe6060f1SDimitry Andric InstrEmitter::EmitDbgValueFromSingleOp(SDDbgValue *SD, 873*fe6060f1SDimitry Andric DenseMap<SDValue, Register> &VRBaseMap) { 874*fe6060f1SDimitry Andric MDNode *Var = SD->getVariable(); 875*fe6060f1SDimitry Andric MDNode *Expr = SD->getExpression(); 876*fe6060f1SDimitry Andric DebugLoc DL = SD->getDebugLoc(); 877*fe6060f1SDimitry Andric const MCInstrDesc &II = TII->get(TargetOpcode::DBG_VALUE); 878*fe6060f1SDimitry Andric 879*fe6060f1SDimitry Andric assert(SD->getLocationOps().size() == 1 && 880*fe6060f1SDimitry Andric "Non variadic dbg_value should have only one location op"); 881*fe6060f1SDimitry Andric 882*fe6060f1SDimitry Andric // Emit non-variadic dbg_value nodes as DBG_VALUE. 883*fe6060f1SDimitry Andric // DBG_VALUE := "DBG_VALUE" loc, isIndirect, var, expr 884*fe6060f1SDimitry Andric auto MIB = BuildMI(*MF, DL, II); 885*fe6060f1SDimitry Andric AddDbgValueLocationOps(MIB, II, SD->getLocationOps(), VRBaseMap); 886*fe6060f1SDimitry Andric 887*fe6060f1SDimitry Andric if (SD->isIndirect()) 888*fe6060f1SDimitry Andric MIB.addImm(0U); 889*fe6060f1SDimitry Andric else 890*fe6060f1SDimitry Andric MIB.addReg(0U, RegState::Debug); 891*fe6060f1SDimitry Andric 892*fe6060f1SDimitry Andric return MIB.addMetadata(Var).addMetadata(Expr); 893e8d8bef9SDimitry Andric } 894e8d8bef9SDimitry Andric 895e8d8bef9SDimitry Andric MachineInstr * 8960b57cec5SDimitry Andric InstrEmitter::EmitDbgLabel(SDDbgLabel *SD) { 8970b57cec5SDimitry Andric MDNode *Label = SD->getLabel(); 8980b57cec5SDimitry Andric DebugLoc DL = SD->getDebugLoc(); 8990b57cec5SDimitry Andric assert(cast<DILabel>(Label)->isValidLocationForIntrinsic(DL) && 9000b57cec5SDimitry Andric "Expected inlined-at fields to agree"); 9010b57cec5SDimitry Andric 9020b57cec5SDimitry Andric const MCInstrDesc &II = TII->get(TargetOpcode::DBG_LABEL); 9030b57cec5SDimitry Andric MachineInstrBuilder MIB = BuildMI(*MF, DL, II); 9040b57cec5SDimitry Andric MIB.addMetadata(Label); 9050b57cec5SDimitry Andric 9060b57cec5SDimitry Andric return &*MIB; 9070b57cec5SDimitry Andric } 9080b57cec5SDimitry Andric 9090b57cec5SDimitry Andric /// EmitMachineNode - Generate machine code for a target-specific node and 9100b57cec5SDimitry Andric /// needed dependencies. 9110b57cec5SDimitry Andric /// 9120b57cec5SDimitry Andric void InstrEmitter:: 9130b57cec5SDimitry Andric EmitMachineNode(SDNode *Node, bool IsClone, bool IsCloned, 9145ffd83dbSDimitry Andric DenseMap<SDValue, Register> &VRBaseMap) { 9150b57cec5SDimitry Andric unsigned Opc = Node->getMachineOpcode(); 9160b57cec5SDimitry Andric 9170b57cec5SDimitry Andric // Handle subreg insert/extract specially 9180b57cec5SDimitry Andric if (Opc == TargetOpcode::EXTRACT_SUBREG || 9190b57cec5SDimitry Andric Opc == TargetOpcode::INSERT_SUBREG || 9200b57cec5SDimitry Andric Opc == TargetOpcode::SUBREG_TO_REG) { 9210b57cec5SDimitry Andric EmitSubregNode(Node, VRBaseMap, IsClone, IsCloned); 9220b57cec5SDimitry Andric return; 9230b57cec5SDimitry Andric } 9240b57cec5SDimitry Andric 9250b57cec5SDimitry Andric // Handle COPY_TO_REGCLASS specially. 9260b57cec5SDimitry Andric if (Opc == TargetOpcode::COPY_TO_REGCLASS) { 9270b57cec5SDimitry Andric EmitCopyToRegClassNode(Node, VRBaseMap); 9280b57cec5SDimitry Andric return; 9290b57cec5SDimitry Andric } 9300b57cec5SDimitry Andric 9310b57cec5SDimitry Andric // Handle REG_SEQUENCE specially. 9320b57cec5SDimitry Andric if (Opc == TargetOpcode::REG_SEQUENCE) { 9330b57cec5SDimitry Andric EmitRegSequence(Node, VRBaseMap, IsClone, IsCloned); 9340b57cec5SDimitry Andric return; 9350b57cec5SDimitry Andric } 9360b57cec5SDimitry Andric 9370b57cec5SDimitry Andric if (Opc == TargetOpcode::IMPLICIT_DEF) 9380b57cec5SDimitry Andric // We want a unique VR for each IMPLICIT_DEF use. 9390b57cec5SDimitry Andric return; 9400b57cec5SDimitry Andric 9410b57cec5SDimitry Andric const MCInstrDesc &II = TII->get(Opc); 9420b57cec5SDimitry Andric unsigned NumResults = CountResults(Node); 9430b57cec5SDimitry Andric unsigned NumDefs = II.getNumDefs(); 9440b57cec5SDimitry Andric const MCPhysReg *ScratchRegs = nullptr; 9450b57cec5SDimitry Andric 9460b57cec5SDimitry Andric // Handle STACKMAP and PATCHPOINT specially and then use the generic code. 9470b57cec5SDimitry Andric if (Opc == TargetOpcode::STACKMAP || Opc == TargetOpcode::PATCHPOINT) { 9480b57cec5SDimitry Andric // Stackmaps do not have arguments and do not preserve their calling 9490b57cec5SDimitry Andric // convention. However, to simplify runtime support, they clobber the same 9500b57cec5SDimitry Andric // scratch registers as AnyRegCC. 9510b57cec5SDimitry Andric unsigned CC = CallingConv::AnyReg; 9520b57cec5SDimitry Andric if (Opc == TargetOpcode::PATCHPOINT) { 9530b57cec5SDimitry Andric CC = Node->getConstantOperandVal(PatchPointOpers::CCPos); 9540b57cec5SDimitry Andric NumDefs = NumResults; 9550b57cec5SDimitry Andric } 9560b57cec5SDimitry Andric ScratchRegs = TLI->getScratchRegisters((CallingConv::ID) CC); 957e8d8bef9SDimitry Andric } else if (Opc == TargetOpcode::STATEPOINT) { 958e8d8bef9SDimitry Andric NumDefs = NumResults; 9590b57cec5SDimitry Andric } 9600b57cec5SDimitry Andric 9610b57cec5SDimitry Andric unsigned NumImpUses = 0; 9620b57cec5SDimitry Andric unsigned NodeOperands = 9630b57cec5SDimitry Andric countOperands(Node, II.getNumOperands() - NumDefs, NumImpUses); 9645ffd83dbSDimitry Andric bool HasVRegVariadicDefs = !MF->getTarget().usesPhysRegsForValues() && 9655ffd83dbSDimitry Andric II.isVariadic() && II.variadicOpsAreDefs(); 9665ffd83dbSDimitry Andric bool HasPhysRegOuts = NumResults > NumDefs && 9675ffd83dbSDimitry Andric II.getImplicitDefs() != nullptr && !HasVRegVariadicDefs; 9680b57cec5SDimitry Andric #ifndef NDEBUG 9690b57cec5SDimitry Andric unsigned NumMIOperands = NodeOperands + NumResults; 9700b57cec5SDimitry Andric if (II.isVariadic()) 9710b57cec5SDimitry Andric assert(NumMIOperands >= II.getNumOperands() && 9720b57cec5SDimitry Andric "Too few operands for a variadic node!"); 9730b57cec5SDimitry Andric else 9740b57cec5SDimitry Andric assert(NumMIOperands >= II.getNumOperands() && 9750b57cec5SDimitry Andric NumMIOperands <= II.getNumOperands() + II.getNumImplicitDefs() + 9760b57cec5SDimitry Andric NumImpUses && 9770b57cec5SDimitry Andric "#operands for dag node doesn't match .td file!"); 9780b57cec5SDimitry Andric #endif 9790b57cec5SDimitry Andric 9800b57cec5SDimitry Andric // Create the new machine instruction. 9810b57cec5SDimitry Andric MachineInstrBuilder MIB = BuildMI(*MF, Node->getDebugLoc(), II); 9820b57cec5SDimitry Andric 9830b57cec5SDimitry Andric // Add result register values for things that are defined by this 9840b57cec5SDimitry Andric // instruction. 9850b57cec5SDimitry Andric if (NumResults) { 9860b57cec5SDimitry Andric CreateVirtualRegisters(Node, MIB, II, IsClone, IsCloned, VRBaseMap); 9870b57cec5SDimitry Andric 9880b57cec5SDimitry Andric // Transfer any IR flags from the SDNode to the MachineInstr 9890b57cec5SDimitry Andric MachineInstr *MI = MIB.getInstr(); 9900b57cec5SDimitry Andric const SDNodeFlags Flags = Node->getFlags(); 9910b57cec5SDimitry Andric if (Flags.hasNoSignedZeros()) 9920b57cec5SDimitry Andric MI->setFlag(MachineInstr::MIFlag::FmNsz); 9930b57cec5SDimitry Andric 9940b57cec5SDimitry Andric if (Flags.hasAllowReciprocal()) 9950b57cec5SDimitry Andric MI->setFlag(MachineInstr::MIFlag::FmArcp); 9960b57cec5SDimitry Andric 9970b57cec5SDimitry Andric if (Flags.hasNoNaNs()) 9980b57cec5SDimitry Andric MI->setFlag(MachineInstr::MIFlag::FmNoNans); 9990b57cec5SDimitry Andric 10000b57cec5SDimitry Andric if (Flags.hasNoInfs()) 10010b57cec5SDimitry Andric MI->setFlag(MachineInstr::MIFlag::FmNoInfs); 10020b57cec5SDimitry Andric 10030b57cec5SDimitry Andric if (Flags.hasAllowContract()) 10040b57cec5SDimitry Andric MI->setFlag(MachineInstr::MIFlag::FmContract); 10050b57cec5SDimitry Andric 10060b57cec5SDimitry Andric if (Flags.hasApproximateFuncs()) 10070b57cec5SDimitry Andric MI->setFlag(MachineInstr::MIFlag::FmAfn); 10080b57cec5SDimitry Andric 10090b57cec5SDimitry Andric if (Flags.hasAllowReassociation()) 10100b57cec5SDimitry Andric MI->setFlag(MachineInstr::MIFlag::FmReassoc); 10110b57cec5SDimitry Andric 10120b57cec5SDimitry Andric if (Flags.hasNoUnsignedWrap()) 10130b57cec5SDimitry Andric MI->setFlag(MachineInstr::MIFlag::NoUWrap); 10140b57cec5SDimitry Andric 10150b57cec5SDimitry Andric if (Flags.hasNoSignedWrap()) 10160b57cec5SDimitry Andric MI->setFlag(MachineInstr::MIFlag::NoSWrap); 10170b57cec5SDimitry Andric 10180b57cec5SDimitry Andric if (Flags.hasExact()) 10190b57cec5SDimitry Andric MI->setFlag(MachineInstr::MIFlag::IsExact); 10200b57cec5SDimitry Andric 1021480093f4SDimitry Andric if (Flags.hasNoFPExcept()) 1022480093f4SDimitry Andric MI->setFlag(MachineInstr::MIFlag::NoFPExcept); 10230b57cec5SDimitry Andric } 10240b57cec5SDimitry Andric 10250b57cec5SDimitry Andric // Emit all of the actual operands of this instruction, adding them to the 10260b57cec5SDimitry Andric // instruction as appropriate. 10270b57cec5SDimitry Andric bool HasOptPRefs = NumDefs > NumResults; 10280b57cec5SDimitry Andric assert((!HasOptPRefs || !HasPhysRegOuts) && 10290b57cec5SDimitry Andric "Unable to cope with optional defs and phys regs defs!"); 10300b57cec5SDimitry Andric unsigned NumSkip = HasOptPRefs ? NumDefs - NumResults : 0; 10310b57cec5SDimitry Andric for (unsigned i = NumSkip; i != NodeOperands; ++i) 10320b57cec5SDimitry Andric AddOperand(MIB, Node->getOperand(i), i-NumSkip+NumDefs, &II, 10330b57cec5SDimitry Andric VRBaseMap, /*IsDebug=*/false, IsClone, IsCloned); 10340b57cec5SDimitry Andric 10350b57cec5SDimitry Andric // Add scratch registers as implicit def and early clobber 10360b57cec5SDimitry Andric if (ScratchRegs) 10370b57cec5SDimitry Andric for (unsigned i = 0; ScratchRegs[i]; ++i) 10380b57cec5SDimitry Andric MIB.addReg(ScratchRegs[i], RegState::ImplicitDefine | 10390b57cec5SDimitry Andric RegState::EarlyClobber); 10400b57cec5SDimitry Andric 10410b57cec5SDimitry Andric // Set the memory reference descriptions of this instruction now that it is 10420b57cec5SDimitry Andric // part of the function. 10430b57cec5SDimitry Andric MIB.setMemRefs(cast<MachineSDNode>(Node)->memoperands()); 10440b57cec5SDimitry Andric 10450b57cec5SDimitry Andric // Insert the instruction into position in the block. This needs to 10460b57cec5SDimitry Andric // happen before any custom inserter hook is called so that the 10470b57cec5SDimitry Andric // hook knows where in the block to insert the replacement code. 10480b57cec5SDimitry Andric MBB->insert(InsertPos, MIB); 10490b57cec5SDimitry Andric 10500b57cec5SDimitry Andric // The MachineInstr may also define physregs instead of virtregs. These 10510b57cec5SDimitry Andric // physreg values can reach other instructions in different ways: 10520b57cec5SDimitry Andric // 10530b57cec5SDimitry Andric // 1. When there is a use of a Node value beyond the explicitly defined 10540b57cec5SDimitry Andric // virtual registers, we emit a CopyFromReg for one of the implicitly 10550b57cec5SDimitry Andric // defined physregs. This only happens when HasPhysRegOuts is true. 10560b57cec5SDimitry Andric // 10570b57cec5SDimitry Andric // 2. A CopyFromReg reading a physreg may be glued to this instruction. 10580b57cec5SDimitry Andric // 10590b57cec5SDimitry Andric // 3. A glued instruction may implicitly use a physreg. 10600b57cec5SDimitry Andric // 10610b57cec5SDimitry Andric // 4. A glued instruction may use a RegisterSDNode operand. 10620b57cec5SDimitry Andric // 10630b57cec5SDimitry Andric // Collect all the used physreg defs, and make sure that any unused physreg 10640b57cec5SDimitry Andric // defs are marked as dead. 10658bcb0991SDimitry Andric SmallVector<Register, 8> UsedRegs; 10660b57cec5SDimitry Andric 10670b57cec5SDimitry Andric // Additional results must be physical register defs. 10680b57cec5SDimitry Andric if (HasPhysRegOuts) { 10690b57cec5SDimitry Andric for (unsigned i = NumDefs; i < NumResults; ++i) { 10708bcb0991SDimitry Andric Register Reg = II.getImplicitDefs()[i - NumDefs]; 10710b57cec5SDimitry Andric if (!Node->hasAnyUseOfValue(i)) 10720b57cec5SDimitry Andric continue; 10730b57cec5SDimitry Andric // This implicitly defined physreg has a use. 10740b57cec5SDimitry Andric UsedRegs.push_back(Reg); 10750b57cec5SDimitry Andric EmitCopyFromReg(Node, i, IsClone, IsCloned, Reg, VRBaseMap); 10760b57cec5SDimitry Andric } 10770b57cec5SDimitry Andric } 10780b57cec5SDimitry Andric 10790b57cec5SDimitry Andric // Scan the glue chain for any used physregs. 10800b57cec5SDimitry Andric if (Node->getValueType(Node->getNumValues()-1) == MVT::Glue) { 10810b57cec5SDimitry Andric for (SDNode *F = Node->getGluedUser(); F; F = F->getGluedUser()) { 10820b57cec5SDimitry Andric if (F->getOpcode() == ISD::CopyFromReg) { 10830b57cec5SDimitry Andric UsedRegs.push_back(cast<RegisterSDNode>(F->getOperand(1))->getReg()); 10840b57cec5SDimitry Andric continue; 10850b57cec5SDimitry Andric } else if (F->getOpcode() == ISD::CopyToReg) { 10860b57cec5SDimitry Andric // Skip CopyToReg nodes that are internal to the glue chain. 10870b57cec5SDimitry Andric continue; 10880b57cec5SDimitry Andric } 10890b57cec5SDimitry Andric // Collect declared implicit uses. 10900b57cec5SDimitry Andric const MCInstrDesc &MCID = TII->get(F->getMachineOpcode()); 10910b57cec5SDimitry Andric UsedRegs.append(MCID.getImplicitUses(), 10920b57cec5SDimitry Andric MCID.getImplicitUses() + MCID.getNumImplicitUses()); 10930b57cec5SDimitry Andric // In addition to declared implicit uses, we must also check for 10940b57cec5SDimitry Andric // direct RegisterSDNode operands. 10950b57cec5SDimitry Andric for (unsigned i = 0, e = F->getNumOperands(); i != e; ++i) 10960b57cec5SDimitry Andric if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(F->getOperand(i))) { 10978bcb0991SDimitry Andric Register Reg = R->getReg(); 10988bcb0991SDimitry Andric if (Reg.isPhysical()) 10990b57cec5SDimitry Andric UsedRegs.push_back(Reg); 11000b57cec5SDimitry Andric } 11010b57cec5SDimitry Andric } 11020b57cec5SDimitry Andric } 11030b57cec5SDimitry Andric 11040b57cec5SDimitry Andric // Finally mark unused registers as dead. 11050b57cec5SDimitry Andric if (!UsedRegs.empty() || II.getImplicitDefs() || II.hasOptionalDef()) 11060b57cec5SDimitry Andric MIB->setPhysRegsDeadExcept(UsedRegs, *TRI); 11070b57cec5SDimitry Andric 1108e8d8bef9SDimitry Andric // STATEPOINT is too 'dynamic' to have meaningful machine description. 1109e8d8bef9SDimitry Andric // We have to manually tie operands. 1110e8d8bef9SDimitry Andric if (Opc == TargetOpcode::STATEPOINT && NumDefs > 0) { 1111e8d8bef9SDimitry Andric assert(!HasPhysRegOuts && "STATEPOINT mishandled"); 1112e8d8bef9SDimitry Andric MachineInstr *MI = MIB; 1113e8d8bef9SDimitry Andric unsigned Def = 0; 1114e8d8bef9SDimitry Andric int First = StatepointOpers(MI).getFirstGCPtrIdx(); 1115e8d8bef9SDimitry Andric assert(First > 0 && "Statepoint has Defs but no GC ptr list"); 1116e8d8bef9SDimitry Andric unsigned Use = (unsigned)First; 1117e8d8bef9SDimitry Andric while (Def < NumDefs) { 1118e8d8bef9SDimitry Andric if (MI->getOperand(Use).isReg()) 1119e8d8bef9SDimitry Andric MI->tieOperands(Def++, Use); 1120e8d8bef9SDimitry Andric Use = StackMaps::getNextMetaArgIdx(MI, Use); 1121e8d8bef9SDimitry Andric } 1122e8d8bef9SDimitry Andric } 1123e8d8bef9SDimitry Andric 11240b57cec5SDimitry Andric // Run post-isel target hook to adjust this instruction if needed. 11250b57cec5SDimitry Andric if (II.hasPostISelHook()) 11260b57cec5SDimitry Andric TLI->AdjustInstrPostInstrSelection(*MIB, Node); 11270b57cec5SDimitry Andric } 11280b57cec5SDimitry Andric 11290b57cec5SDimitry Andric /// EmitSpecialNode - Generate machine code for a target-independent node and 11300b57cec5SDimitry Andric /// needed dependencies. 11310b57cec5SDimitry Andric void InstrEmitter:: 11320b57cec5SDimitry Andric EmitSpecialNode(SDNode *Node, bool IsClone, bool IsCloned, 11335ffd83dbSDimitry Andric DenseMap<SDValue, Register> &VRBaseMap) { 11340b57cec5SDimitry Andric switch (Node->getOpcode()) { 11350b57cec5SDimitry Andric default: 11360b57cec5SDimitry Andric #ifndef NDEBUG 11370b57cec5SDimitry Andric Node->dump(); 11380b57cec5SDimitry Andric #endif 11390b57cec5SDimitry Andric llvm_unreachable("This target-independent node should have been selected!"); 11400b57cec5SDimitry Andric case ISD::EntryToken: 11410b57cec5SDimitry Andric llvm_unreachable("EntryToken should have been excluded from the schedule!"); 11420b57cec5SDimitry Andric case ISD::MERGE_VALUES: 11430b57cec5SDimitry Andric case ISD::TokenFactor: // fall thru 11440b57cec5SDimitry Andric break; 11450b57cec5SDimitry Andric case ISD::CopyToReg: { 11465ffd83dbSDimitry Andric Register DestReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg(); 11470b57cec5SDimitry Andric SDValue SrcVal = Node->getOperand(2); 11488bcb0991SDimitry Andric if (Register::isVirtualRegister(DestReg) && SrcVal.isMachineOpcode() && 11490b57cec5SDimitry Andric SrcVal.getMachineOpcode() == TargetOpcode::IMPLICIT_DEF) { 11500b57cec5SDimitry Andric // Instead building a COPY to that vreg destination, build an 11510b57cec5SDimitry Andric // IMPLICIT_DEF instruction instead. 11520b57cec5SDimitry Andric BuildMI(*MBB, InsertPos, Node->getDebugLoc(), 11530b57cec5SDimitry Andric TII->get(TargetOpcode::IMPLICIT_DEF), DestReg); 11540b57cec5SDimitry Andric break; 11550b57cec5SDimitry Andric } 11565ffd83dbSDimitry Andric Register SrcReg; 11570b57cec5SDimitry Andric if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(SrcVal)) 11580b57cec5SDimitry Andric SrcReg = R->getReg(); 11590b57cec5SDimitry Andric else 11600b57cec5SDimitry Andric SrcReg = getVR(SrcVal, VRBaseMap); 11610b57cec5SDimitry Andric 11620b57cec5SDimitry Andric if (SrcReg == DestReg) // Coalesced away the copy? Ignore. 11630b57cec5SDimitry Andric break; 11640b57cec5SDimitry Andric 11650b57cec5SDimitry Andric BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TargetOpcode::COPY), 11660b57cec5SDimitry Andric DestReg).addReg(SrcReg); 11670b57cec5SDimitry Andric break; 11680b57cec5SDimitry Andric } 11690b57cec5SDimitry Andric case ISD::CopyFromReg: { 11700b57cec5SDimitry Andric unsigned SrcReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg(); 11710b57cec5SDimitry Andric EmitCopyFromReg(Node, 0, IsClone, IsCloned, SrcReg, VRBaseMap); 11720b57cec5SDimitry Andric break; 11730b57cec5SDimitry Andric } 11740b57cec5SDimitry Andric case ISD::EH_LABEL: 11750b57cec5SDimitry Andric case ISD::ANNOTATION_LABEL: { 11760b57cec5SDimitry Andric unsigned Opc = (Node->getOpcode() == ISD::EH_LABEL) 11770b57cec5SDimitry Andric ? TargetOpcode::EH_LABEL 11780b57cec5SDimitry Andric : TargetOpcode::ANNOTATION_LABEL; 11790b57cec5SDimitry Andric MCSymbol *S = cast<LabelSDNode>(Node)->getLabel(); 11800b57cec5SDimitry Andric BuildMI(*MBB, InsertPos, Node->getDebugLoc(), 11810b57cec5SDimitry Andric TII->get(Opc)).addSym(S); 11820b57cec5SDimitry Andric break; 11830b57cec5SDimitry Andric } 11840b57cec5SDimitry Andric 11850b57cec5SDimitry Andric case ISD::LIFETIME_START: 11860b57cec5SDimitry Andric case ISD::LIFETIME_END: { 1187*fe6060f1SDimitry Andric unsigned TarOp = (Node->getOpcode() == ISD::LIFETIME_START) 1188*fe6060f1SDimitry Andric ? TargetOpcode::LIFETIME_START 1189*fe6060f1SDimitry Andric : TargetOpcode::LIFETIME_END; 1190*fe6060f1SDimitry Andric auto *FI = cast<FrameIndexSDNode>(Node->getOperand(1)); 11910b57cec5SDimitry Andric BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TarOp)) 11920b57cec5SDimitry Andric .addFrameIndex(FI->getIndex()); 11930b57cec5SDimitry Andric break; 11940b57cec5SDimitry Andric } 11950b57cec5SDimitry Andric 1196e8d8bef9SDimitry Andric case ISD::PSEUDO_PROBE: { 1197e8d8bef9SDimitry Andric unsigned TarOp = TargetOpcode::PSEUDO_PROBE; 1198e8d8bef9SDimitry Andric auto Guid = cast<PseudoProbeSDNode>(Node)->getGuid(); 1199e8d8bef9SDimitry Andric auto Index = cast<PseudoProbeSDNode>(Node)->getIndex(); 1200e8d8bef9SDimitry Andric auto Attr = cast<PseudoProbeSDNode>(Node)->getAttributes(); 1201e8d8bef9SDimitry Andric 1202e8d8bef9SDimitry Andric BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TarOp)) 1203e8d8bef9SDimitry Andric .addImm(Guid) 1204e8d8bef9SDimitry Andric .addImm(Index) 1205e8d8bef9SDimitry Andric .addImm((uint8_t)PseudoProbeType::Block) 1206e8d8bef9SDimitry Andric .addImm(Attr); 1207e8d8bef9SDimitry Andric break; 1208e8d8bef9SDimitry Andric } 1209e8d8bef9SDimitry Andric 12100b57cec5SDimitry Andric case ISD::INLINEASM: 12110b57cec5SDimitry Andric case ISD::INLINEASM_BR: { 12120b57cec5SDimitry Andric unsigned NumOps = Node->getNumOperands(); 12130b57cec5SDimitry Andric if (Node->getOperand(NumOps-1).getValueType() == MVT::Glue) 12140b57cec5SDimitry Andric --NumOps; // Ignore the glue operand. 12150b57cec5SDimitry Andric 12160b57cec5SDimitry Andric // Create the inline asm machine instruction. 12170b57cec5SDimitry Andric unsigned TgtOpc = Node->getOpcode() == ISD::INLINEASM_BR 12180b57cec5SDimitry Andric ? TargetOpcode::INLINEASM_BR 12190b57cec5SDimitry Andric : TargetOpcode::INLINEASM; 12200b57cec5SDimitry Andric MachineInstrBuilder MIB = 12210b57cec5SDimitry Andric BuildMI(*MF, Node->getDebugLoc(), TII->get(TgtOpc)); 12220b57cec5SDimitry Andric 12230b57cec5SDimitry Andric // Add the asm string as an external symbol operand. 12240b57cec5SDimitry Andric SDValue AsmStrV = Node->getOperand(InlineAsm::Op_AsmString); 12250b57cec5SDimitry Andric const char *AsmStr = cast<ExternalSymbolSDNode>(AsmStrV)->getSymbol(); 12260b57cec5SDimitry Andric MIB.addExternalSymbol(AsmStr); 12270b57cec5SDimitry Andric 12280b57cec5SDimitry Andric // Add the HasSideEffect, isAlignStack, AsmDialect, MayLoad and MayStore 12290b57cec5SDimitry Andric // bits. 12300b57cec5SDimitry Andric int64_t ExtraInfo = 12310b57cec5SDimitry Andric cast<ConstantSDNode>(Node->getOperand(InlineAsm::Op_ExtraInfo))-> 12320b57cec5SDimitry Andric getZExtValue(); 12330b57cec5SDimitry Andric MIB.addImm(ExtraInfo); 12340b57cec5SDimitry Andric 12350b57cec5SDimitry Andric // Remember to operand index of the group flags. 12360b57cec5SDimitry Andric SmallVector<unsigned, 8> GroupIdx; 12370b57cec5SDimitry Andric 12380b57cec5SDimitry Andric // Remember registers that are part of early-clobber defs. 12390b57cec5SDimitry Andric SmallVector<unsigned, 8> ECRegs; 12400b57cec5SDimitry Andric 12410b57cec5SDimitry Andric // Add all of the operand registers to the instruction. 12420b57cec5SDimitry Andric for (unsigned i = InlineAsm::Op_FirstOperand; i != NumOps;) { 12430b57cec5SDimitry Andric unsigned Flags = 12440b57cec5SDimitry Andric cast<ConstantSDNode>(Node->getOperand(i))->getZExtValue(); 12450b57cec5SDimitry Andric const unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags); 12460b57cec5SDimitry Andric 12470b57cec5SDimitry Andric GroupIdx.push_back(MIB->getNumOperands()); 12480b57cec5SDimitry Andric MIB.addImm(Flags); 12490b57cec5SDimitry Andric ++i; // Skip the ID value. 12500b57cec5SDimitry Andric 12510b57cec5SDimitry Andric switch (InlineAsm::getKind(Flags)) { 12520b57cec5SDimitry Andric default: llvm_unreachable("Bad flags!"); 12530b57cec5SDimitry Andric case InlineAsm::Kind_RegDef: 12540b57cec5SDimitry Andric for (unsigned j = 0; j != NumVals; ++j, ++i) { 12550b57cec5SDimitry Andric unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg(); 12560b57cec5SDimitry Andric // FIXME: Add dead flags for physical and virtual registers defined. 12570b57cec5SDimitry Andric // For now, mark physical register defs as implicit to help fast 12580b57cec5SDimitry Andric // regalloc. This makes inline asm look a lot like calls. 12598bcb0991SDimitry Andric MIB.addReg(Reg, 12608bcb0991SDimitry Andric RegState::Define | 12618bcb0991SDimitry Andric getImplRegState(Register::isPhysicalRegister(Reg))); 12620b57cec5SDimitry Andric } 12630b57cec5SDimitry Andric break; 12640b57cec5SDimitry Andric case InlineAsm::Kind_RegDefEarlyClobber: 12650b57cec5SDimitry Andric case InlineAsm::Kind_Clobber: 12660b57cec5SDimitry Andric for (unsigned j = 0; j != NumVals; ++j, ++i) { 12670b57cec5SDimitry Andric unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg(); 12688bcb0991SDimitry Andric MIB.addReg(Reg, 12698bcb0991SDimitry Andric RegState::Define | RegState::EarlyClobber | 12708bcb0991SDimitry Andric getImplRegState(Register::isPhysicalRegister(Reg))); 12710b57cec5SDimitry Andric ECRegs.push_back(Reg); 12720b57cec5SDimitry Andric } 12730b57cec5SDimitry Andric break; 12740b57cec5SDimitry Andric case InlineAsm::Kind_RegUse: // Use of register. 12750b57cec5SDimitry Andric case InlineAsm::Kind_Imm: // Immediate. 12760b57cec5SDimitry Andric case InlineAsm::Kind_Mem: // Addressing mode. 12770b57cec5SDimitry Andric // The addressing mode has been selected, just add all of the 12780b57cec5SDimitry Andric // operands to the machine instruction. 12790b57cec5SDimitry Andric for (unsigned j = 0; j != NumVals; ++j, ++i) 12800b57cec5SDimitry Andric AddOperand(MIB, Node->getOperand(i), 0, nullptr, VRBaseMap, 12810b57cec5SDimitry Andric /*IsDebug=*/false, IsClone, IsCloned); 12820b57cec5SDimitry Andric 12830b57cec5SDimitry Andric // Manually set isTied bits. 12840b57cec5SDimitry Andric if (InlineAsm::getKind(Flags) == InlineAsm::Kind_RegUse) { 12850b57cec5SDimitry Andric unsigned DefGroup = 0; 12860b57cec5SDimitry Andric if (InlineAsm::isUseOperandTiedToDef(Flags, DefGroup)) { 12870b57cec5SDimitry Andric unsigned DefIdx = GroupIdx[DefGroup] + 1; 12880b57cec5SDimitry Andric unsigned UseIdx = GroupIdx.back() + 1; 12890b57cec5SDimitry Andric for (unsigned j = 0; j != NumVals; ++j) 12900b57cec5SDimitry Andric MIB->tieOperands(DefIdx + j, UseIdx + j); 12910b57cec5SDimitry Andric } 12920b57cec5SDimitry Andric } 12930b57cec5SDimitry Andric break; 12940b57cec5SDimitry Andric } 12950b57cec5SDimitry Andric } 12960b57cec5SDimitry Andric 12970b57cec5SDimitry Andric // GCC inline assembly allows input operands to also be early-clobber 12980b57cec5SDimitry Andric // output operands (so long as the operand is written only after it's 12990b57cec5SDimitry Andric // used), but this does not match the semantics of our early-clobber flag. 13000b57cec5SDimitry Andric // If an early-clobber operand register is also an input operand register, 13010b57cec5SDimitry Andric // then remove the early-clobber flag. 13020b57cec5SDimitry Andric for (unsigned Reg : ECRegs) { 13030b57cec5SDimitry Andric if (MIB->readsRegister(Reg, TRI)) { 13040b57cec5SDimitry Andric MachineOperand *MO = 13050b57cec5SDimitry Andric MIB->findRegisterDefOperand(Reg, false, false, TRI); 13060b57cec5SDimitry Andric assert(MO && "No def operand for clobbered register?"); 13070b57cec5SDimitry Andric MO->setIsEarlyClobber(false); 13080b57cec5SDimitry Andric } 13090b57cec5SDimitry Andric } 13100b57cec5SDimitry Andric 13110b57cec5SDimitry Andric // Get the mdnode from the asm if it exists and add it to the instruction. 13120b57cec5SDimitry Andric SDValue MDV = Node->getOperand(InlineAsm::Op_MDNode); 13130b57cec5SDimitry Andric const MDNode *MD = cast<MDNodeSDNode>(MDV)->getMD(); 13140b57cec5SDimitry Andric if (MD) 13150b57cec5SDimitry Andric MIB.addMetadata(MD); 13160b57cec5SDimitry Andric 13170b57cec5SDimitry Andric MBB->insert(InsertPos, MIB); 13180b57cec5SDimitry Andric break; 13190b57cec5SDimitry Andric } 13200b57cec5SDimitry Andric } 13210b57cec5SDimitry Andric } 13220b57cec5SDimitry Andric 13230b57cec5SDimitry Andric /// InstrEmitter - Construct an InstrEmitter and set it to start inserting 13240b57cec5SDimitry Andric /// at the given position in the given block. 1325e8d8bef9SDimitry Andric InstrEmitter::InstrEmitter(const TargetMachine &TM, MachineBasicBlock *mbb, 13260b57cec5SDimitry Andric MachineBasicBlock::iterator insertpos) 13270b57cec5SDimitry Andric : MF(mbb->getParent()), MRI(&MF->getRegInfo()), 13280b57cec5SDimitry Andric TII(MF->getSubtarget().getInstrInfo()), 13290b57cec5SDimitry Andric TRI(MF->getSubtarget().getRegisterInfo()), 13300b57cec5SDimitry Andric TLI(MF->getSubtarget().getTargetLowering()), MBB(mbb), 1331e8d8bef9SDimitry Andric InsertPos(insertpos) { 1332e8d8bef9SDimitry Andric EmitDebugInstrRefs = TM.Options.ValueTrackingVariableLocations; 1333e8d8bef9SDimitry Andric } 1334