10b57cec5SDimitry Andric //==--- InstrEmitter.cpp - Emit MachineInstrs for the SelectionDAG class ---==// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric // 90b57cec5SDimitry Andric // This implements the Emit routines for the SelectionDAG class, which creates 100b57cec5SDimitry Andric // MachineInstrs based on the decisions of the SelectionDAG instruction 110b57cec5SDimitry Andric // selection. 120b57cec5SDimitry Andric // 130b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 140b57cec5SDimitry Andric 150b57cec5SDimitry Andric #include "InstrEmitter.h" 160b57cec5SDimitry Andric #include "SDNodeDbgValue.h" 170b57cec5SDimitry Andric #include "llvm/ADT/Statistic.h" 180b57cec5SDimitry Andric #include "llvm/CodeGen/MachineConstantPool.h" 190b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h" 200b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h" 210b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h" 220b57cec5SDimitry Andric #include "llvm/CodeGen/StackMaps.h" 230b57cec5SDimitry Andric #include "llvm/CodeGen/TargetInstrInfo.h" 240b57cec5SDimitry Andric #include "llvm/CodeGen/TargetLowering.h" 250b57cec5SDimitry Andric #include "llvm/CodeGen/TargetSubtargetInfo.h" 260b57cec5SDimitry Andric #include "llvm/IR/DataLayout.h" 270b57cec5SDimitry Andric #include "llvm/IR/DebugInfo.h" 280b57cec5SDimitry Andric #include "llvm/Support/Debug.h" 290b57cec5SDimitry Andric #include "llvm/Support/ErrorHandling.h" 300b57cec5SDimitry Andric #include "llvm/Support/MathExtras.h" 310b57cec5SDimitry Andric using namespace llvm; 320b57cec5SDimitry Andric 330b57cec5SDimitry Andric #define DEBUG_TYPE "instr-emitter" 340b57cec5SDimitry Andric 350b57cec5SDimitry Andric /// MinRCSize - Smallest register class we allow when constraining virtual 360b57cec5SDimitry Andric /// registers. If satisfying all register class constraints would require 370b57cec5SDimitry Andric /// using a smaller register class, emit a COPY to a new virtual register 380b57cec5SDimitry Andric /// instead. 390b57cec5SDimitry Andric const unsigned MinRCSize = 4; 400b57cec5SDimitry Andric 410b57cec5SDimitry Andric /// CountResults - The results of target nodes have register or immediate 420b57cec5SDimitry Andric /// operands first, then an optional chain, and optional glue operands (which do 430b57cec5SDimitry Andric /// not go into the resulting MachineInstr). 440b57cec5SDimitry Andric unsigned InstrEmitter::CountResults(SDNode *Node) { 450b57cec5SDimitry Andric unsigned N = Node->getNumValues(); 460b57cec5SDimitry Andric while (N && Node->getValueType(N - 1) == MVT::Glue) 470b57cec5SDimitry Andric --N; 480b57cec5SDimitry Andric if (N && Node->getValueType(N - 1) == MVT::Other) 490b57cec5SDimitry Andric --N; // Skip over chain result. 500b57cec5SDimitry Andric return N; 510b57cec5SDimitry Andric } 520b57cec5SDimitry Andric 530b57cec5SDimitry Andric /// countOperands - The inputs to target nodes have any actual inputs first, 540b57cec5SDimitry Andric /// followed by an optional chain operand, then an optional glue operand. 550b57cec5SDimitry Andric /// Compute the number of actual operands that will go into the resulting 560b57cec5SDimitry Andric /// MachineInstr. 570b57cec5SDimitry Andric /// 580b57cec5SDimitry Andric /// Also count physreg RegisterSDNode and RegisterMaskSDNode operands preceding 590b57cec5SDimitry Andric /// the chain and glue. These operands may be implicit on the machine instr. 600b57cec5SDimitry Andric static unsigned countOperands(SDNode *Node, unsigned NumExpUses, 610b57cec5SDimitry Andric unsigned &NumImpUses) { 620b57cec5SDimitry Andric unsigned N = Node->getNumOperands(); 630b57cec5SDimitry Andric while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue) 640b57cec5SDimitry Andric --N; 650b57cec5SDimitry Andric if (N && Node->getOperand(N - 1).getValueType() == MVT::Other) 660b57cec5SDimitry Andric --N; // Ignore chain if it exists. 670b57cec5SDimitry Andric 680b57cec5SDimitry Andric // Count RegisterSDNode and RegisterMaskSDNode operands for NumImpUses. 690b57cec5SDimitry Andric NumImpUses = N - NumExpUses; 700b57cec5SDimitry Andric for (unsigned I = N; I > NumExpUses; --I) { 710b57cec5SDimitry Andric if (isa<RegisterMaskSDNode>(Node->getOperand(I - 1))) 720b57cec5SDimitry Andric continue; 730b57cec5SDimitry Andric if (RegisterSDNode *RN = dyn_cast<RegisterSDNode>(Node->getOperand(I - 1))) 74*8bcb0991SDimitry Andric if (Register::isPhysicalRegister(RN->getReg())) 750b57cec5SDimitry Andric continue; 760b57cec5SDimitry Andric NumImpUses = N - I; 770b57cec5SDimitry Andric break; 780b57cec5SDimitry Andric } 790b57cec5SDimitry Andric 800b57cec5SDimitry Andric return N; 810b57cec5SDimitry Andric } 820b57cec5SDimitry Andric 830b57cec5SDimitry Andric /// EmitCopyFromReg - Generate machine code for an CopyFromReg node or an 840b57cec5SDimitry Andric /// implicit physical register output. 850b57cec5SDimitry Andric void InstrEmitter:: 860b57cec5SDimitry Andric EmitCopyFromReg(SDNode *Node, unsigned ResNo, bool IsClone, bool IsCloned, 870b57cec5SDimitry Andric unsigned SrcReg, DenseMap<SDValue, unsigned> &VRBaseMap) { 880b57cec5SDimitry Andric unsigned VRBase = 0; 89*8bcb0991SDimitry Andric if (Register::isVirtualRegister(SrcReg)) { 900b57cec5SDimitry Andric // Just use the input register directly! 910b57cec5SDimitry Andric SDValue Op(Node, ResNo); 920b57cec5SDimitry Andric if (IsClone) 930b57cec5SDimitry Andric VRBaseMap.erase(Op); 940b57cec5SDimitry Andric bool isNew = VRBaseMap.insert(std::make_pair(Op, SrcReg)).second; 950b57cec5SDimitry Andric (void)isNew; // Silence compiler warning. 960b57cec5SDimitry Andric assert(isNew && "Node emitted out of order - early"); 970b57cec5SDimitry Andric return; 980b57cec5SDimitry Andric } 990b57cec5SDimitry Andric 1000b57cec5SDimitry Andric // If the node is only used by a CopyToReg and the dest reg is a vreg, use 1010b57cec5SDimitry Andric // the CopyToReg'd destination register instead of creating a new vreg. 1020b57cec5SDimitry Andric bool MatchReg = true; 1030b57cec5SDimitry Andric const TargetRegisterClass *UseRC = nullptr; 1040b57cec5SDimitry Andric MVT VT = Node->getSimpleValueType(ResNo); 1050b57cec5SDimitry Andric 1060b57cec5SDimitry Andric // Stick to the preferred register classes for legal types. 1070b57cec5SDimitry Andric if (TLI->isTypeLegal(VT)) 1080b57cec5SDimitry Andric UseRC = TLI->getRegClassFor(VT, Node->isDivergent()); 1090b57cec5SDimitry Andric 1100b57cec5SDimitry Andric if (!IsClone && !IsCloned) 1110b57cec5SDimitry Andric for (SDNode *User : Node->uses()) { 1120b57cec5SDimitry Andric bool Match = true; 1130b57cec5SDimitry Andric if (User->getOpcode() == ISD::CopyToReg && 1140b57cec5SDimitry Andric User->getOperand(2).getNode() == Node && 1150b57cec5SDimitry Andric User->getOperand(2).getResNo() == ResNo) { 1160b57cec5SDimitry Andric unsigned DestReg = cast<RegisterSDNode>(User->getOperand(1))->getReg(); 117*8bcb0991SDimitry Andric if (Register::isVirtualRegister(DestReg)) { 1180b57cec5SDimitry Andric VRBase = DestReg; 1190b57cec5SDimitry Andric Match = false; 1200b57cec5SDimitry Andric } else if (DestReg != SrcReg) 1210b57cec5SDimitry Andric Match = false; 1220b57cec5SDimitry Andric } else { 1230b57cec5SDimitry Andric for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) { 1240b57cec5SDimitry Andric SDValue Op = User->getOperand(i); 1250b57cec5SDimitry Andric if (Op.getNode() != Node || Op.getResNo() != ResNo) 1260b57cec5SDimitry Andric continue; 1270b57cec5SDimitry Andric MVT VT = Node->getSimpleValueType(Op.getResNo()); 1280b57cec5SDimitry Andric if (VT == MVT::Other || VT == MVT::Glue) 1290b57cec5SDimitry Andric continue; 1300b57cec5SDimitry Andric Match = false; 1310b57cec5SDimitry Andric if (User->isMachineOpcode()) { 1320b57cec5SDimitry Andric const MCInstrDesc &II = TII->get(User->getMachineOpcode()); 1330b57cec5SDimitry Andric const TargetRegisterClass *RC = nullptr; 1340b57cec5SDimitry Andric if (i+II.getNumDefs() < II.getNumOperands()) { 1350b57cec5SDimitry Andric RC = TRI->getAllocatableClass( 1360b57cec5SDimitry Andric TII->getRegClass(II, i+II.getNumDefs(), TRI, *MF)); 1370b57cec5SDimitry Andric } 1380b57cec5SDimitry Andric if (!UseRC) 1390b57cec5SDimitry Andric UseRC = RC; 1400b57cec5SDimitry Andric else if (RC) { 1410b57cec5SDimitry Andric const TargetRegisterClass *ComRC = 142*8bcb0991SDimitry Andric TRI->getCommonSubClass(UseRC, RC); 1430b57cec5SDimitry Andric // If multiple uses expect disjoint register classes, we emit 1440b57cec5SDimitry Andric // copies in AddRegisterOperand. 1450b57cec5SDimitry Andric if (ComRC) 1460b57cec5SDimitry Andric UseRC = ComRC; 1470b57cec5SDimitry Andric } 1480b57cec5SDimitry Andric } 1490b57cec5SDimitry Andric } 1500b57cec5SDimitry Andric } 1510b57cec5SDimitry Andric MatchReg &= Match; 1520b57cec5SDimitry Andric if (VRBase) 1530b57cec5SDimitry Andric break; 1540b57cec5SDimitry Andric } 1550b57cec5SDimitry Andric 1560b57cec5SDimitry Andric const TargetRegisterClass *SrcRC = nullptr, *DstRC = nullptr; 1570b57cec5SDimitry Andric SrcRC = TRI->getMinimalPhysRegClass(SrcReg, VT); 1580b57cec5SDimitry Andric 1590b57cec5SDimitry Andric // Figure out the register class to create for the destreg. 1600b57cec5SDimitry Andric if (VRBase) { 1610b57cec5SDimitry Andric DstRC = MRI->getRegClass(VRBase); 1620b57cec5SDimitry Andric } else if (UseRC) { 1630b57cec5SDimitry Andric assert(TRI->isTypeLegalForClass(*UseRC, VT) && 1640b57cec5SDimitry Andric "Incompatible phys register def and uses!"); 1650b57cec5SDimitry Andric DstRC = UseRC; 1660b57cec5SDimitry Andric } else { 1670b57cec5SDimitry Andric DstRC = TLI->getRegClassFor(VT, Node->isDivergent()); 1680b57cec5SDimitry Andric } 1690b57cec5SDimitry Andric 1700b57cec5SDimitry Andric // If all uses are reading from the src physical register and copying the 1710b57cec5SDimitry Andric // register is either impossible or very expensive, then don't create a copy. 1720b57cec5SDimitry Andric if (MatchReg && SrcRC->getCopyCost() < 0) { 1730b57cec5SDimitry Andric VRBase = SrcReg; 1740b57cec5SDimitry Andric } else { 1750b57cec5SDimitry Andric // Create the reg, emit the copy. 1760b57cec5SDimitry Andric VRBase = MRI->createVirtualRegister(DstRC); 1770b57cec5SDimitry Andric BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TargetOpcode::COPY), 1780b57cec5SDimitry Andric VRBase).addReg(SrcReg); 1790b57cec5SDimitry Andric } 1800b57cec5SDimitry Andric 1810b57cec5SDimitry Andric SDValue Op(Node, ResNo); 1820b57cec5SDimitry Andric if (IsClone) 1830b57cec5SDimitry Andric VRBaseMap.erase(Op); 1840b57cec5SDimitry Andric bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second; 1850b57cec5SDimitry Andric (void)isNew; // Silence compiler warning. 1860b57cec5SDimitry Andric assert(isNew && "Node emitted out of order - early"); 1870b57cec5SDimitry Andric } 1880b57cec5SDimitry Andric 1890b57cec5SDimitry Andric void InstrEmitter::CreateVirtualRegisters(SDNode *Node, 1900b57cec5SDimitry Andric MachineInstrBuilder &MIB, 1910b57cec5SDimitry Andric const MCInstrDesc &II, 1920b57cec5SDimitry Andric bool IsClone, bool IsCloned, 1930b57cec5SDimitry Andric DenseMap<SDValue, unsigned> &VRBaseMap) { 1940b57cec5SDimitry Andric assert(Node->getMachineOpcode() != TargetOpcode::IMPLICIT_DEF && 1950b57cec5SDimitry Andric "IMPLICIT_DEF should have been handled as a special case elsewhere!"); 1960b57cec5SDimitry Andric 1970b57cec5SDimitry Andric unsigned NumResults = CountResults(Node); 1980b57cec5SDimitry Andric for (unsigned i = 0; i < II.getNumDefs(); ++i) { 1990b57cec5SDimitry Andric // If the specific node value is only used by a CopyToReg and the dest reg 2000b57cec5SDimitry Andric // is a vreg in the same register class, use the CopyToReg'd destination 2010b57cec5SDimitry Andric // register instead of creating a new vreg. 2020b57cec5SDimitry Andric unsigned VRBase = 0; 2030b57cec5SDimitry Andric const TargetRegisterClass *RC = 2040b57cec5SDimitry Andric TRI->getAllocatableClass(TII->getRegClass(II, i, TRI, *MF)); 2050b57cec5SDimitry Andric // Always let the value type influence the used register class. The 2060b57cec5SDimitry Andric // constraints on the instruction may be too lax to represent the value 2070b57cec5SDimitry Andric // type correctly. For example, a 64-bit float (X86::FR64) can't live in 2080b57cec5SDimitry Andric // the 32-bit float super-class (X86::FR32). 2090b57cec5SDimitry Andric if (i < NumResults && TLI->isTypeLegal(Node->getSimpleValueType(i))) { 2100b57cec5SDimitry Andric const TargetRegisterClass *VTRC = TLI->getRegClassFor( 2110b57cec5SDimitry Andric Node->getSimpleValueType(i), 2120b57cec5SDimitry Andric (Node->isDivergent() || (RC && TRI->isDivergentRegClass(RC)))); 2130b57cec5SDimitry Andric if (RC) 2140b57cec5SDimitry Andric VTRC = TRI->getCommonSubClass(RC, VTRC); 2150b57cec5SDimitry Andric if (VTRC) 2160b57cec5SDimitry Andric RC = VTRC; 2170b57cec5SDimitry Andric } 2180b57cec5SDimitry Andric 2190b57cec5SDimitry Andric if (II.OpInfo[i].isOptionalDef()) { 2200b57cec5SDimitry Andric // Optional def must be a physical register. 2210b57cec5SDimitry Andric VRBase = cast<RegisterSDNode>(Node->getOperand(i-NumResults))->getReg(); 222*8bcb0991SDimitry Andric assert(Register::isPhysicalRegister(VRBase)); 2230b57cec5SDimitry Andric MIB.addReg(VRBase, RegState::Define); 2240b57cec5SDimitry Andric } 2250b57cec5SDimitry Andric 2260b57cec5SDimitry Andric if (!VRBase && !IsClone && !IsCloned) 2270b57cec5SDimitry Andric for (SDNode *User : Node->uses()) { 2280b57cec5SDimitry Andric if (User->getOpcode() == ISD::CopyToReg && 2290b57cec5SDimitry Andric User->getOperand(2).getNode() == Node && 2300b57cec5SDimitry Andric User->getOperand(2).getResNo() == i) { 2310b57cec5SDimitry Andric unsigned Reg = cast<RegisterSDNode>(User->getOperand(1))->getReg(); 232*8bcb0991SDimitry Andric if (Register::isVirtualRegister(Reg)) { 2330b57cec5SDimitry Andric const TargetRegisterClass *RegRC = MRI->getRegClass(Reg); 2340b57cec5SDimitry Andric if (RegRC == RC) { 2350b57cec5SDimitry Andric VRBase = Reg; 2360b57cec5SDimitry Andric MIB.addReg(VRBase, RegState::Define); 2370b57cec5SDimitry Andric break; 2380b57cec5SDimitry Andric } 2390b57cec5SDimitry Andric } 2400b57cec5SDimitry Andric } 2410b57cec5SDimitry Andric } 2420b57cec5SDimitry Andric 2430b57cec5SDimitry Andric // Create the result registers for this node and add the result regs to 2440b57cec5SDimitry Andric // the machine instruction. 2450b57cec5SDimitry Andric if (VRBase == 0) { 2460b57cec5SDimitry Andric assert(RC && "Isn't a register operand!"); 2470b57cec5SDimitry Andric VRBase = MRI->createVirtualRegister(RC); 2480b57cec5SDimitry Andric MIB.addReg(VRBase, RegState::Define); 2490b57cec5SDimitry Andric } 2500b57cec5SDimitry Andric 2510b57cec5SDimitry Andric // If this def corresponds to a result of the SDNode insert the VRBase into 2520b57cec5SDimitry Andric // the lookup map. 2530b57cec5SDimitry Andric if (i < NumResults) { 2540b57cec5SDimitry Andric SDValue Op(Node, i); 2550b57cec5SDimitry Andric if (IsClone) 2560b57cec5SDimitry Andric VRBaseMap.erase(Op); 2570b57cec5SDimitry Andric bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second; 2580b57cec5SDimitry Andric (void)isNew; // Silence compiler warning. 2590b57cec5SDimitry Andric assert(isNew && "Node emitted out of order - early"); 2600b57cec5SDimitry Andric } 2610b57cec5SDimitry Andric } 2620b57cec5SDimitry Andric } 2630b57cec5SDimitry Andric 2640b57cec5SDimitry Andric /// getVR - Return the virtual register corresponding to the specified result 2650b57cec5SDimitry Andric /// of the specified node. 2660b57cec5SDimitry Andric unsigned InstrEmitter::getVR(SDValue Op, 2670b57cec5SDimitry Andric DenseMap<SDValue, unsigned> &VRBaseMap) { 2680b57cec5SDimitry Andric if (Op.isMachineOpcode() && 2690b57cec5SDimitry Andric Op.getMachineOpcode() == TargetOpcode::IMPLICIT_DEF) { 2700b57cec5SDimitry Andric // Add an IMPLICIT_DEF instruction before every use. 2710b57cec5SDimitry Andric // IMPLICIT_DEF can produce any type of result so its MCInstrDesc 2720b57cec5SDimitry Andric // does not include operand register class info. 2730b57cec5SDimitry Andric const TargetRegisterClass *RC = TLI->getRegClassFor( 2740b57cec5SDimitry Andric Op.getSimpleValueType(), Op.getNode()->isDivergent()); 275*8bcb0991SDimitry Andric Register VReg = MRI->createVirtualRegister(RC); 2760b57cec5SDimitry Andric BuildMI(*MBB, InsertPos, Op.getDebugLoc(), 2770b57cec5SDimitry Andric TII->get(TargetOpcode::IMPLICIT_DEF), VReg); 2780b57cec5SDimitry Andric return VReg; 2790b57cec5SDimitry Andric } 2800b57cec5SDimitry Andric 2810b57cec5SDimitry Andric DenseMap<SDValue, unsigned>::iterator I = VRBaseMap.find(Op); 2820b57cec5SDimitry Andric assert(I != VRBaseMap.end() && "Node emitted out of order - late"); 2830b57cec5SDimitry Andric return I->second; 2840b57cec5SDimitry Andric } 2850b57cec5SDimitry Andric 2860b57cec5SDimitry Andric 2870b57cec5SDimitry Andric /// AddRegisterOperand - Add the specified register as an operand to the 2880b57cec5SDimitry Andric /// specified machine instr. Insert register copies if the register is 2890b57cec5SDimitry Andric /// not in the required register class. 2900b57cec5SDimitry Andric void 2910b57cec5SDimitry Andric InstrEmitter::AddRegisterOperand(MachineInstrBuilder &MIB, 2920b57cec5SDimitry Andric SDValue Op, 2930b57cec5SDimitry Andric unsigned IIOpNum, 2940b57cec5SDimitry Andric const MCInstrDesc *II, 2950b57cec5SDimitry Andric DenseMap<SDValue, unsigned> &VRBaseMap, 2960b57cec5SDimitry Andric bool IsDebug, bool IsClone, bool IsCloned) { 2970b57cec5SDimitry Andric assert(Op.getValueType() != MVT::Other && 2980b57cec5SDimitry Andric Op.getValueType() != MVT::Glue && 2990b57cec5SDimitry Andric "Chain and glue operands should occur at end of operand list!"); 3000b57cec5SDimitry Andric // Get/emit the operand. 3010b57cec5SDimitry Andric unsigned VReg = getVR(Op, VRBaseMap); 3020b57cec5SDimitry Andric 3030b57cec5SDimitry Andric const MCInstrDesc &MCID = MIB->getDesc(); 3040b57cec5SDimitry Andric bool isOptDef = IIOpNum < MCID.getNumOperands() && 3050b57cec5SDimitry Andric MCID.OpInfo[IIOpNum].isOptionalDef(); 3060b57cec5SDimitry Andric 3070b57cec5SDimitry Andric // If the instruction requires a register in a different class, create 3080b57cec5SDimitry Andric // a new virtual register and copy the value into it, but first attempt to 3090b57cec5SDimitry Andric // shrink VReg's register class within reason. For example, if VReg == GR32 3100b57cec5SDimitry Andric // and II requires a GR32_NOSP, just constrain VReg to GR32_NOSP. 3110b57cec5SDimitry Andric if (II) { 3120b57cec5SDimitry Andric const TargetRegisterClass *OpRC = nullptr; 3130b57cec5SDimitry Andric if (IIOpNum < II->getNumOperands()) 3140b57cec5SDimitry Andric OpRC = TII->getRegClass(*II, IIOpNum, TRI, *MF); 3150b57cec5SDimitry Andric 3160b57cec5SDimitry Andric if (OpRC) { 3170b57cec5SDimitry Andric const TargetRegisterClass *ConstrainedRC 3180b57cec5SDimitry Andric = MRI->constrainRegClass(VReg, OpRC, MinRCSize); 3190b57cec5SDimitry Andric if (!ConstrainedRC) { 3200b57cec5SDimitry Andric OpRC = TRI->getAllocatableClass(OpRC); 3210b57cec5SDimitry Andric assert(OpRC && "Constraints cannot be fulfilled for allocation"); 322*8bcb0991SDimitry Andric Register NewVReg = MRI->createVirtualRegister(OpRC); 3230b57cec5SDimitry Andric BuildMI(*MBB, InsertPos, Op.getNode()->getDebugLoc(), 3240b57cec5SDimitry Andric TII->get(TargetOpcode::COPY), NewVReg).addReg(VReg); 3250b57cec5SDimitry Andric VReg = NewVReg; 3260b57cec5SDimitry Andric } else { 3270b57cec5SDimitry Andric assert(ConstrainedRC->isAllocatable() && 3280b57cec5SDimitry Andric "Constraining an allocatable VReg produced an unallocatable class?"); 3290b57cec5SDimitry Andric } 3300b57cec5SDimitry Andric } 3310b57cec5SDimitry Andric } 3320b57cec5SDimitry Andric 3330b57cec5SDimitry Andric // If this value has only one use, that use is a kill. This is a 3340b57cec5SDimitry Andric // conservative approximation. InstrEmitter does trivial coalescing 3350b57cec5SDimitry Andric // with CopyFromReg nodes, so don't emit kill flags for them. 3360b57cec5SDimitry Andric // Avoid kill flags on Schedule cloned nodes, since there will be 3370b57cec5SDimitry Andric // multiple uses. 3380b57cec5SDimitry Andric // Tied operands are never killed, so we need to check that. And that 3390b57cec5SDimitry Andric // means we need to determine the index of the operand. 3400b57cec5SDimitry Andric bool isKill = Op.hasOneUse() && 3410b57cec5SDimitry Andric Op.getNode()->getOpcode() != ISD::CopyFromReg && 3420b57cec5SDimitry Andric !IsDebug && 3430b57cec5SDimitry Andric !(IsClone || IsCloned); 3440b57cec5SDimitry Andric if (isKill) { 3450b57cec5SDimitry Andric unsigned Idx = MIB->getNumOperands(); 3460b57cec5SDimitry Andric while (Idx > 0 && 3470b57cec5SDimitry Andric MIB->getOperand(Idx-1).isReg() && 3480b57cec5SDimitry Andric MIB->getOperand(Idx-1).isImplicit()) 3490b57cec5SDimitry Andric --Idx; 3500b57cec5SDimitry Andric bool isTied = MCID.getOperandConstraint(Idx, MCOI::TIED_TO) != -1; 3510b57cec5SDimitry Andric if (isTied) 3520b57cec5SDimitry Andric isKill = false; 3530b57cec5SDimitry Andric } 3540b57cec5SDimitry Andric 3550b57cec5SDimitry Andric MIB.addReg(VReg, getDefRegState(isOptDef) | getKillRegState(isKill) | 3560b57cec5SDimitry Andric getDebugRegState(IsDebug)); 3570b57cec5SDimitry Andric } 3580b57cec5SDimitry Andric 3590b57cec5SDimitry Andric /// AddOperand - Add the specified operand to the specified machine instr. II 3600b57cec5SDimitry Andric /// specifies the instruction information for the node, and IIOpNum is the 3610b57cec5SDimitry Andric /// operand number (in the II) that we are adding. 3620b57cec5SDimitry Andric void InstrEmitter::AddOperand(MachineInstrBuilder &MIB, 3630b57cec5SDimitry Andric SDValue Op, 3640b57cec5SDimitry Andric unsigned IIOpNum, 3650b57cec5SDimitry Andric const MCInstrDesc *II, 3660b57cec5SDimitry Andric DenseMap<SDValue, unsigned> &VRBaseMap, 3670b57cec5SDimitry Andric bool IsDebug, bool IsClone, bool IsCloned) { 3680b57cec5SDimitry Andric if (Op.isMachineOpcode()) { 3690b57cec5SDimitry Andric AddRegisterOperand(MIB, Op, IIOpNum, II, VRBaseMap, 3700b57cec5SDimitry Andric IsDebug, IsClone, IsCloned); 3710b57cec5SDimitry Andric } else if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { 3720b57cec5SDimitry Andric MIB.addImm(C->getSExtValue()); 3730b57cec5SDimitry Andric } else if (ConstantFPSDNode *F = dyn_cast<ConstantFPSDNode>(Op)) { 3740b57cec5SDimitry Andric MIB.addFPImm(F->getConstantFPValue()); 3750b57cec5SDimitry Andric } else if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Op)) { 3760b57cec5SDimitry Andric unsigned VReg = R->getReg(); 3770b57cec5SDimitry Andric MVT OpVT = Op.getSimpleValueType(); 3780b57cec5SDimitry Andric const TargetRegisterClass *IIRC = 3790b57cec5SDimitry Andric II ? TRI->getAllocatableClass(TII->getRegClass(*II, IIOpNum, TRI, *MF)) 3800b57cec5SDimitry Andric : nullptr; 3810b57cec5SDimitry Andric const TargetRegisterClass *OpRC = 3820b57cec5SDimitry Andric TLI->isTypeLegal(OpVT) 3830b57cec5SDimitry Andric ? TLI->getRegClassFor(OpVT, 3840b57cec5SDimitry Andric Op.getNode()->isDivergent() || 3850b57cec5SDimitry Andric (IIRC && TRI->isDivergentRegClass(IIRC))) 3860b57cec5SDimitry Andric : nullptr; 3870b57cec5SDimitry Andric 388*8bcb0991SDimitry Andric if (OpRC && IIRC && OpRC != IIRC && Register::isVirtualRegister(VReg)) { 389*8bcb0991SDimitry Andric Register NewVReg = MRI->createVirtualRegister(IIRC); 3900b57cec5SDimitry Andric BuildMI(*MBB, InsertPos, Op.getNode()->getDebugLoc(), 3910b57cec5SDimitry Andric TII->get(TargetOpcode::COPY), NewVReg).addReg(VReg); 3920b57cec5SDimitry Andric VReg = NewVReg; 3930b57cec5SDimitry Andric } 3940b57cec5SDimitry Andric // Turn additional physreg operands into implicit uses on non-variadic 3950b57cec5SDimitry Andric // instructions. This is used by call and return instructions passing 3960b57cec5SDimitry Andric // arguments in registers. 3970b57cec5SDimitry Andric bool Imp = II && (IIOpNum >= II->getNumOperands() && !II->isVariadic()); 3980b57cec5SDimitry Andric MIB.addReg(VReg, getImplRegState(Imp)); 3990b57cec5SDimitry Andric } else if (RegisterMaskSDNode *RM = dyn_cast<RegisterMaskSDNode>(Op)) { 4000b57cec5SDimitry Andric MIB.addRegMask(RM->getRegMask()); 4010b57cec5SDimitry Andric } else if (GlobalAddressSDNode *TGA = dyn_cast<GlobalAddressSDNode>(Op)) { 4020b57cec5SDimitry Andric MIB.addGlobalAddress(TGA->getGlobal(), TGA->getOffset(), 4030b57cec5SDimitry Andric TGA->getTargetFlags()); 4040b57cec5SDimitry Andric } else if (BasicBlockSDNode *BBNode = dyn_cast<BasicBlockSDNode>(Op)) { 4050b57cec5SDimitry Andric MIB.addMBB(BBNode->getBasicBlock()); 4060b57cec5SDimitry Andric } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op)) { 4070b57cec5SDimitry Andric MIB.addFrameIndex(FI->getIndex()); 4080b57cec5SDimitry Andric } else if (JumpTableSDNode *JT = dyn_cast<JumpTableSDNode>(Op)) { 4090b57cec5SDimitry Andric MIB.addJumpTableIndex(JT->getIndex(), JT->getTargetFlags()); 4100b57cec5SDimitry Andric } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op)) { 4110b57cec5SDimitry Andric int Offset = CP->getOffset(); 4120b57cec5SDimitry Andric unsigned Align = CP->getAlignment(); 4130b57cec5SDimitry Andric Type *Type = CP->getType(); 4140b57cec5SDimitry Andric // MachineConstantPool wants an explicit alignment. 4150b57cec5SDimitry Andric if (Align == 0) { 4160b57cec5SDimitry Andric Align = MF->getDataLayout().getPrefTypeAlignment(Type); 4170b57cec5SDimitry Andric if (Align == 0) { 4180b57cec5SDimitry Andric // Alignment of vector types. FIXME! 4190b57cec5SDimitry Andric Align = MF->getDataLayout().getTypeAllocSize(Type); 4200b57cec5SDimitry Andric } 4210b57cec5SDimitry Andric } 4220b57cec5SDimitry Andric 4230b57cec5SDimitry Andric unsigned Idx; 4240b57cec5SDimitry Andric MachineConstantPool *MCP = MF->getConstantPool(); 4250b57cec5SDimitry Andric if (CP->isMachineConstantPoolEntry()) 4260b57cec5SDimitry Andric Idx = MCP->getConstantPoolIndex(CP->getMachineCPVal(), Align); 4270b57cec5SDimitry Andric else 4280b57cec5SDimitry Andric Idx = MCP->getConstantPoolIndex(CP->getConstVal(), Align); 4290b57cec5SDimitry Andric MIB.addConstantPoolIndex(Idx, Offset, CP->getTargetFlags()); 4300b57cec5SDimitry Andric } else if (ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op)) { 4310b57cec5SDimitry Andric MIB.addExternalSymbol(ES->getSymbol(), ES->getTargetFlags()); 4320b57cec5SDimitry Andric } else if (auto *SymNode = dyn_cast<MCSymbolSDNode>(Op)) { 4330b57cec5SDimitry Andric MIB.addSym(SymNode->getMCSymbol()); 4340b57cec5SDimitry Andric } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(Op)) { 4350b57cec5SDimitry Andric MIB.addBlockAddress(BA->getBlockAddress(), 4360b57cec5SDimitry Andric BA->getOffset(), 4370b57cec5SDimitry Andric BA->getTargetFlags()); 4380b57cec5SDimitry Andric } else if (TargetIndexSDNode *TI = dyn_cast<TargetIndexSDNode>(Op)) { 4390b57cec5SDimitry Andric MIB.addTargetIndex(TI->getIndex(), TI->getOffset(), TI->getTargetFlags()); 4400b57cec5SDimitry Andric } else { 4410b57cec5SDimitry Andric assert(Op.getValueType() != MVT::Other && 4420b57cec5SDimitry Andric Op.getValueType() != MVT::Glue && 4430b57cec5SDimitry Andric "Chain and glue operands should occur at end of operand list!"); 4440b57cec5SDimitry Andric AddRegisterOperand(MIB, Op, IIOpNum, II, VRBaseMap, 4450b57cec5SDimitry Andric IsDebug, IsClone, IsCloned); 4460b57cec5SDimitry Andric } 4470b57cec5SDimitry Andric } 4480b57cec5SDimitry Andric 4490b57cec5SDimitry Andric unsigned InstrEmitter::ConstrainForSubReg(unsigned VReg, unsigned SubIdx, 4500b57cec5SDimitry Andric MVT VT, bool isDivergent, const DebugLoc &DL) { 4510b57cec5SDimitry Andric const TargetRegisterClass *VRC = MRI->getRegClass(VReg); 4520b57cec5SDimitry Andric const TargetRegisterClass *RC = TRI->getSubClassWithSubReg(VRC, SubIdx); 4530b57cec5SDimitry Andric 4540b57cec5SDimitry Andric // RC is a sub-class of VRC that supports SubIdx. Try to constrain VReg 4550b57cec5SDimitry Andric // within reason. 4560b57cec5SDimitry Andric if (RC && RC != VRC) 4570b57cec5SDimitry Andric RC = MRI->constrainRegClass(VReg, RC, MinRCSize); 4580b57cec5SDimitry Andric 4590b57cec5SDimitry Andric // VReg has been adjusted. It can be used with SubIdx operands now. 4600b57cec5SDimitry Andric if (RC) 4610b57cec5SDimitry Andric return VReg; 4620b57cec5SDimitry Andric 4630b57cec5SDimitry Andric // VReg couldn't be reasonably constrained. Emit a COPY to a new virtual 4640b57cec5SDimitry Andric // register instead. 4650b57cec5SDimitry Andric RC = TRI->getSubClassWithSubReg(TLI->getRegClassFor(VT, isDivergent), SubIdx); 4660b57cec5SDimitry Andric assert(RC && "No legal register class for VT supports that SubIdx"); 467*8bcb0991SDimitry Andric Register NewReg = MRI->createVirtualRegister(RC); 4680b57cec5SDimitry Andric BuildMI(*MBB, InsertPos, DL, TII->get(TargetOpcode::COPY), NewReg) 4690b57cec5SDimitry Andric .addReg(VReg); 4700b57cec5SDimitry Andric return NewReg; 4710b57cec5SDimitry Andric } 4720b57cec5SDimitry Andric 4730b57cec5SDimitry Andric /// EmitSubregNode - Generate machine code for subreg nodes. 4740b57cec5SDimitry Andric /// 4750b57cec5SDimitry Andric void InstrEmitter::EmitSubregNode(SDNode *Node, 4760b57cec5SDimitry Andric DenseMap<SDValue, unsigned> &VRBaseMap, 4770b57cec5SDimitry Andric bool IsClone, bool IsCloned) { 4780b57cec5SDimitry Andric unsigned VRBase = 0; 4790b57cec5SDimitry Andric unsigned Opc = Node->getMachineOpcode(); 4800b57cec5SDimitry Andric 4810b57cec5SDimitry Andric // If the node is only used by a CopyToReg and the dest reg is a vreg, use 4820b57cec5SDimitry Andric // the CopyToReg'd destination register instead of creating a new vreg. 4830b57cec5SDimitry Andric for (SDNode *User : Node->uses()) { 4840b57cec5SDimitry Andric if (User->getOpcode() == ISD::CopyToReg && 4850b57cec5SDimitry Andric User->getOperand(2).getNode() == Node) { 4860b57cec5SDimitry Andric unsigned DestReg = cast<RegisterSDNode>(User->getOperand(1))->getReg(); 487*8bcb0991SDimitry Andric if (Register::isVirtualRegister(DestReg)) { 4880b57cec5SDimitry Andric VRBase = DestReg; 4890b57cec5SDimitry Andric break; 4900b57cec5SDimitry Andric } 4910b57cec5SDimitry Andric } 4920b57cec5SDimitry Andric } 4930b57cec5SDimitry Andric 4940b57cec5SDimitry Andric if (Opc == TargetOpcode::EXTRACT_SUBREG) { 4950b57cec5SDimitry Andric // EXTRACT_SUBREG is lowered as %dst = COPY %src:sub. There are no 4960b57cec5SDimitry Andric // constraints on the %dst register, COPY can target all legal register 4970b57cec5SDimitry Andric // classes. 4980b57cec5SDimitry Andric unsigned SubIdx = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue(); 4990b57cec5SDimitry Andric const TargetRegisterClass *TRC = 5000b57cec5SDimitry Andric TLI->getRegClassFor(Node->getSimpleValueType(0), Node->isDivergent()); 5010b57cec5SDimitry Andric 5020b57cec5SDimitry Andric unsigned Reg; 5030b57cec5SDimitry Andric MachineInstr *DefMI; 5040b57cec5SDimitry Andric RegisterSDNode *R = dyn_cast<RegisterSDNode>(Node->getOperand(0)); 505*8bcb0991SDimitry Andric if (R && Register::isPhysicalRegister(R->getReg())) { 5060b57cec5SDimitry Andric Reg = R->getReg(); 5070b57cec5SDimitry Andric DefMI = nullptr; 5080b57cec5SDimitry Andric } else { 5090b57cec5SDimitry Andric Reg = R ? R->getReg() : getVR(Node->getOperand(0), VRBaseMap); 5100b57cec5SDimitry Andric DefMI = MRI->getVRegDef(Reg); 5110b57cec5SDimitry Andric } 5120b57cec5SDimitry Andric 5130b57cec5SDimitry Andric unsigned SrcReg, DstReg, DefSubIdx; 5140b57cec5SDimitry Andric if (DefMI && 5150b57cec5SDimitry Andric TII->isCoalescableExtInstr(*DefMI, SrcReg, DstReg, DefSubIdx) && 5160b57cec5SDimitry Andric SubIdx == DefSubIdx && 5170b57cec5SDimitry Andric TRC == MRI->getRegClass(SrcReg)) { 5180b57cec5SDimitry Andric // Optimize these: 5190b57cec5SDimitry Andric // r1025 = s/zext r1024, 4 5200b57cec5SDimitry Andric // r1026 = extract_subreg r1025, 4 5210b57cec5SDimitry Andric // to a copy 5220b57cec5SDimitry Andric // r1026 = copy r1024 5230b57cec5SDimitry Andric VRBase = MRI->createVirtualRegister(TRC); 5240b57cec5SDimitry Andric BuildMI(*MBB, InsertPos, Node->getDebugLoc(), 5250b57cec5SDimitry Andric TII->get(TargetOpcode::COPY), VRBase).addReg(SrcReg); 5260b57cec5SDimitry Andric MRI->clearKillFlags(SrcReg); 5270b57cec5SDimitry Andric } else { 5280b57cec5SDimitry Andric // Reg may not support a SubIdx sub-register, and we may need to 5290b57cec5SDimitry Andric // constrain its register class or issue a COPY to a compatible register 5300b57cec5SDimitry Andric // class. 531*8bcb0991SDimitry Andric if (Register::isVirtualRegister(Reg)) 5320b57cec5SDimitry Andric Reg = ConstrainForSubReg(Reg, SubIdx, 5330b57cec5SDimitry Andric Node->getOperand(0).getSimpleValueType(), 5340b57cec5SDimitry Andric Node->isDivergent(), Node->getDebugLoc()); 5350b57cec5SDimitry Andric // Create the destreg if it is missing. 5360b57cec5SDimitry Andric if (VRBase == 0) 5370b57cec5SDimitry Andric VRBase = MRI->createVirtualRegister(TRC); 5380b57cec5SDimitry Andric 5390b57cec5SDimitry Andric // Create the extract_subreg machine instruction. 5400b57cec5SDimitry Andric MachineInstrBuilder CopyMI = 5410b57cec5SDimitry Andric BuildMI(*MBB, InsertPos, Node->getDebugLoc(), 5420b57cec5SDimitry Andric TII->get(TargetOpcode::COPY), VRBase); 543*8bcb0991SDimitry Andric if (Register::isVirtualRegister(Reg)) 5440b57cec5SDimitry Andric CopyMI.addReg(Reg, 0, SubIdx); 5450b57cec5SDimitry Andric else 5460b57cec5SDimitry Andric CopyMI.addReg(TRI->getSubReg(Reg, SubIdx)); 5470b57cec5SDimitry Andric } 5480b57cec5SDimitry Andric } else if (Opc == TargetOpcode::INSERT_SUBREG || 5490b57cec5SDimitry Andric Opc == TargetOpcode::SUBREG_TO_REG) { 5500b57cec5SDimitry Andric SDValue N0 = Node->getOperand(0); 5510b57cec5SDimitry Andric SDValue N1 = Node->getOperand(1); 5520b57cec5SDimitry Andric SDValue N2 = Node->getOperand(2); 5530b57cec5SDimitry Andric unsigned SubIdx = cast<ConstantSDNode>(N2)->getZExtValue(); 5540b57cec5SDimitry Andric 5550b57cec5SDimitry Andric // Figure out the register class to create for the destreg. It should be 5560b57cec5SDimitry Andric // the largest legal register class supporting SubIdx sub-registers. 5570b57cec5SDimitry Andric // RegisterCoalescer will constrain it further if it decides to eliminate 5580b57cec5SDimitry Andric // the INSERT_SUBREG instruction. 5590b57cec5SDimitry Andric // 5600b57cec5SDimitry Andric // %dst = INSERT_SUBREG %src, %sub, SubIdx 5610b57cec5SDimitry Andric // 5620b57cec5SDimitry Andric // is lowered by TwoAddressInstructionPass to: 5630b57cec5SDimitry Andric // 5640b57cec5SDimitry Andric // %dst = COPY %src 5650b57cec5SDimitry Andric // %dst:SubIdx = COPY %sub 5660b57cec5SDimitry Andric // 5670b57cec5SDimitry Andric // There is no constraint on the %src register class. 5680b57cec5SDimitry Andric // 5690b57cec5SDimitry Andric const TargetRegisterClass *SRC = 5700b57cec5SDimitry Andric TLI->getRegClassFor(Node->getSimpleValueType(0), Node->isDivergent()); 5710b57cec5SDimitry Andric SRC = TRI->getSubClassWithSubReg(SRC, SubIdx); 5720b57cec5SDimitry Andric assert(SRC && "No register class supports VT and SubIdx for INSERT_SUBREG"); 5730b57cec5SDimitry Andric 5740b57cec5SDimitry Andric if (VRBase == 0 || !SRC->hasSubClassEq(MRI->getRegClass(VRBase))) 5750b57cec5SDimitry Andric VRBase = MRI->createVirtualRegister(SRC); 5760b57cec5SDimitry Andric 5770b57cec5SDimitry Andric // Create the insert_subreg or subreg_to_reg machine instruction. 5780b57cec5SDimitry Andric MachineInstrBuilder MIB = 5790b57cec5SDimitry Andric BuildMI(*MF, Node->getDebugLoc(), TII->get(Opc), VRBase); 5800b57cec5SDimitry Andric 5810b57cec5SDimitry Andric // If creating a subreg_to_reg, then the first input operand 5820b57cec5SDimitry Andric // is an implicit value immediate, otherwise it's a register 5830b57cec5SDimitry Andric if (Opc == TargetOpcode::SUBREG_TO_REG) { 5840b57cec5SDimitry Andric const ConstantSDNode *SD = cast<ConstantSDNode>(N0); 5850b57cec5SDimitry Andric MIB.addImm(SD->getZExtValue()); 5860b57cec5SDimitry Andric } else 5870b57cec5SDimitry Andric AddOperand(MIB, N0, 0, nullptr, VRBaseMap, /*IsDebug=*/false, 5880b57cec5SDimitry Andric IsClone, IsCloned); 5890b57cec5SDimitry Andric // Add the subregister being inserted 5900b57cec5SDimitry Andric AddOperand(MIB, N1, 0, nullptr, VRBaseMap, /*IsDebug=*/false, 5910b57cec5SDimitry Andric IsClone, IsCloned); 5920b57cec5SDimitry Andric MIB.addImm(SubIdx); 5930b57cec5SDimitry Andric MBB->insert(InsertPos, MIB); 5940b57cec5SDimitry Andric } else 5950b57cec5SDimitry Andric llvm_unreachable("Node is not insert_subreg, extract_subreg, or subreg_to_reg"); 5960b57cec5SDimitry Andric 5970b57cec5SDimitry Andric SDValue Op(Node, 0); 5980b57cec5SDimitry Andric bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second; 5990b57cec5SDimitry Andric (void)isNew; // Silence compiler warning. 6000b57cec5SDimitry Andric assert(isNew && "Node emitted out of order - early"); 6010b57cec5SDimitry Andric } 6020b57cec5SDimitry Andric 6030b57cec5SDimitry Andric /// EmitCopyToRegClassNode - Generate machine code for COPY_TO_REGCLASS nodes. 6040b57cec5SDimitry Andric /// COPY_TO_REGCLASS is just a normal copy, except that the destination 6050b57cec5SDimitry Andric /// register is constrained to be in a particular register class. 6060b57cec5SDimitry Andric /// 6070b57cec5SDimitry Andric void 6080b57cec5SDimitry Andric InstrEmitter::EmitCopyToRegClassNode(SDNode *Node, 6090b57cec5SDimitry Andric DenseMap<SDValue, unsigned> &VRBaseMap) { 6100b57cec5SDimitry Andric unsigned VReg = getVR(Node->getOperand(0), VRBaseMap); 6110b57cec5SDimitry Andric 6120b57cec5SDimitry Andric // Create the new VReg in the destination class and emit a copy. 6130b57cec5SDimitry Andric unsigned DstRCIdx = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue(); 6140b57cec5SDimitry Andric const TargetRegisterClass *DstRC = 6150b57cec5SDimitry Andric TRI->getAllocatableClass(TRI->getRegClass(DstRCIdx)); 616*8bcb0991SDimitry Andric Register NewVReg = MRI->createVirtualRegister(DstRC); 6170b57cec5SDimitry Andric BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TargetOpcode::COPY), 6180b57cec5SDimitry Andric NewVReg).addReg(VReg); 6190b57cec5SDimitry Andric 6200b57cec5SDimitry Andric SDValue Op(Node, 0); 6210b57cec5SDimitry Andric bool isNew = VRBaseMap.insert(std::make_pair(Op, NewVReg)).second; 6220b57cec5SDimitry Andric (void)isNew; // Silence compiler warning. 6230b57cec5SDimitry Andric assert(isNew && "Node emitted out of order - early"); 6240b57cec5SDimitry Andric } 6250b57cec5SDimitry Andric 6260b57cec5SDimitry Andric /// EmitRegSequence - Generate machine code for REG_SEQUENCE nodes. 6270b57cec5SDimitry Andric /// 6280b57cec5SDimitry Andric void InstrEmitter::EmitRegSequence(SDNode *Node, 6290b57cec5SDimitry Andric DenseMap<SDValue, unsigned> &VRBaseMap, 6300b57cec5SDimitry Andric bool IsClone, bool IsCloned) { 6310b57cec5SDimitry Andric unsigned DstRCIdx = cast<ConstantSDNode>(Node->getOperand(0))->getZExtValue(); 6320b57cec5SDimitry Andric const TargetRegisterClass *RC = TRI->getRegClass(DstRCIdx); 633*8bcb0991SDimitry Andric Register NewVReg = MRI->createVirtualRegister(TRI->getAllocatableClass(RC)); 6340b57cec5SDimitry Andric const MCInstrDesc &II = TII->get(TargetOpcode::REG_SEQUENCE); 6350b57cec5SDimitry Andric MachineInstrBuilder MIB = BuildMI(*MF, Node->getDebugLoc(), II, NewVReg); 6360b57cec5SDimitry Andric unsigned NumOps = Node->getNumOperands(); 6370b57cec5SDimitry Andric // If the input pattern has a chain, then the root of the corresponding 6380b57cec5SDimitry Andric // output pattern will get a chain as well. This can happen to be a 6390b57cec5SDimitry Andric // REG_SEQUENCE (which is not "guarded" by countOperands/CountResults). 6400b57cec5SDimitry Andric if (NumOps && Node->getOperand(NumOps-1).getValueType() == MVT::Other) 6410b57cec5SDimitry Andric --NumOps; // Ignore chain if it exists. 6420b57cec5SDimitry Andric 6430b57cec5SDimitry Andric assert((NumOps & 1) == 1 && 6440b57cec5SDimitry Andric "REG_SEQUENCE must have an odd number of operands!"); 6450b57cec5SDimitry Andric for (unsigned i = 1; i != NumOps; ++i) { 6460b57cec5SDimitry Andric SDValue Op = Node->getOperand(i); 6470b57cec5SDimitry Andric if ((i & 1) == 0) { 6480b57cec5SDimitry Andric RegisterSDNode *R = dyn_cast<RegisterSDNode>(Node->getOperand(i-1)); 6490b57cec5SDimitry Andric // Skip physical registers as they don't have a vreg to get and we'll 6500b57cec5SDimitry Andric // insert copies for them in TwoAddressInstructionPass anyway. 651*8bcb0991SDimitry Andric if (!R || !Register::isPhysicalRegister(R->getReg())) { 6520b57cec5SDimitry Andric unsigned SubIdx = cast<ConstantSDNode>(Op)->getZExtValue(); 6530b57cec5SDimitry Andric unsigned SubReg = getVR(Node->getOperand(i-1), VRBaseMap); 6540b57cec5SDimitry Andric const TargetRegisterClass *TRC = MRI->getRegClass(SubReg); 6550b57cec5SDimitry Andric const TargetRegisterClass *SRC = 6560b57cec5SDimitry Andric TRI->getMatchingSuperRegClass(RC, TRC, SubIdx); 6570b57cec5SDimitry Andric if (SRC && SRC != RC) { 6580b57cec5SDimitry Andric MRI->setRegClass(NewVReg, SRC); 6590b57cec5SDimitry Andric RC = SRC; 6600b57cec5SDimitry Andric } 6610b57cec5SDimitry Andric } 6620b57cec5SDimitry Andric } 6630b57cec5SDimitry Andric AddOperand(MIB, Op, i+1, &II, VRBaseMap, /*IsDebug=*/false, 6640b57cec5SDimitry Andric IsClone, IsCloned); 6650b57cec5SDimitry Andric } 6660b57cec5SDimitry Andric 6670b57cec5SDimitry Andric MBB->insert(InsertPos, MIB); 6680b57cec5SDimitry Andric SDValue Op(Node, 0); 6690b57cec5SDimitry Andric bool isNew = VRBaseMap.insert(std::make_pair(Op, NewVReg)).second; 6700b57cec5SDimitry Andric (void)isNew; // Silence compiler warning. 6710b57cec5SDimitry Andric assert(isNew && "Node emitted out of order - early"); 6720b57cec5SDimitry Andric } 6730b57cec5SDimitry Andric 6740b57cec5SDimitry Andric /// EmitDbgValue - Generate machine instruction for a dbg_value node. 6750b57cec5SDimitry Andric /// 6760b57cec5SDimitry Andric MachineInstr * 6770b57cec5SDimitry Andric InstrEmitter::EmitDbgValue(SDDbgValue *SD, 6780b57cec5SDimitry Andric DenseMap<SDValue, unsigned> &VRBaseMap) { 6790b57cec5SDimitry Andric MDNode *Var = SD->getVariable(); 680*8bcb0991SDimitry Andric const DIExpression *Expr = SD->getExpression(); 6810b57cec5SDimitry Andric DebugLoc DL = SD->getDebugLoc(); 6820b57cec5SDimitry Andric assert(cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) && 6830b57cec5SDimitry Andric "Expected inlined-at fields to agree"); 6840b57cec5SDimitry Andric 6850b57cec5SDimitry Andric SD->setIsEmitted(); 6860b57cec5SDimitry Andric 6870b57cec5SDimitry Andric if (SD->isInvalidated()) { 6880b57cec5SDimitry Andric // An invalidated SDNode must generate an undef DBG_VALUE: although the 6890b57cec5SDimitry Andric // original value is no longer computed, earlier DBG_VALUEs live ranges 6900b57cec5SDimitry Andric // must not leak into later code. 6910b57cec5SDimitry Andric auto MIB = BuildMI(*MF, DL, TII->get(TargetOpcode::DBG_VALUE)); 6920b57cec5SDimitry Andric MIB.addReg(0U); 6930b57cec5SDimitry Andric MIB.addReg(0U, RegState::Debug); 6940b57cec5SDimitry Andric MIB.addMetadata(Var); 6950b57cec5SDimitry Andric MIB.addMetadata(Expr); 6960b57cec5SDimitry Andric return &*MIB; 6970b57cec5SDimitry Andric } 6980b57cec5SDimitry Andric 6990b57cec5SDimitry Andric if (SD->getKind() == SDDbgValue::FRAMEIX) { 7000b57cec5SDimitry Andric // Stack address; this needs to be lowered in target-dependent fashion. 7010b57cec5SDimitry Andric // EmitTargetCodeForFrameDebugValue is responsible for allocation. 7020b57cec5SDimitry Andric auto FrameMI = BuildMI(*MF, DL, TII->get(TargetOpcode::DBG_VALUE)) 7030b57cec5SDimitry Andric .addFrameIndex(SD->getFrameIx()); 704*8bcb0991SDimitry Andric 7050b57cec5SDimitry Andric if (SD->isIndirect()) 706*8bcb0991SDimitry Andric Expr = DIExpression::append(Expr, {dwarf::DW_OP_deref}); 707*8bcb0991SDimitry Andric 7080b57cec5SDimitry Andric FrameMI.addReg(0); 7090b57cec5SDimitry Andric return FrameMI.addMetadata(Var).addMetadata(Expr); 7100b57cec5SDimitry Andric } 7110b57cec5SDimitry Andric // Otherwise, we're going to create an instruction here. 7120b57cec5SDimitry Andric const MCInstrDesc &II = TII->get(TargetOpcode::DBG_VALUE); 7130b57cec5SDimitry Andric MachineInstrBuilder MIB = BuildMI(*MF, DL, II); 7140b57cec5SDimitry Andric if (SD->getKind() == SDDbgValue::SDNODE) { 7150b57cec5SDimitry Andric SDNode *Node = SD->getSDNode(); 7160b57cec5SDimitry Andric SDValue Op = SDValue(Node, SD->getResNo()); 7170b57cec5SDimitry Andric // It's possible we replaced this SDNode with other(s) and therefore 7180b57cec5SDimitry Andric // didn't generate code for it. It's better to catch these cases where 7190b57cec5SDimitry Andric // they happen and transfer the debug info, but trying to guarantee that 7200b57cec5SDimitry Andric // in all cases would be very fragile; this is a safeguard for any 7210b57cec5SDimitry Andric // that were missed. 7220b57cec5SDimitry Andric DenseMap<SDValue, unsigned>::iterator I = VRBaseMap.find(Op); 7230b57cec5SDimitry Andric if (I==VRBaseMap.end()) 7240b57cec5SDimitry Andric MIB.addReg(0U); // undef 7250b57cec5SDimitry Andric else 7260b57cec5SDimitry Andric AddOperand(MIB, Op, (*MIB).getNumOperands(), &II, VRBaseMap, 7270b57cec5SDimitry Andric /*IsDebug=*/true, /*IsClone=*/false, /*IsCloned=*/false); 7280b57cec5SDimitry Andric } else if (SD->getKind() == SDDbgValue::VREG) { 7290b57cec5SDimitry Andric MIB.addReg(SD->getVReg(), RegState::Debug); 7300b57cec5SDimitry Andric } else if (SD->getKind() == SDDbgValue::CONST) { 7310b57cec5SDimitry Andric const Value *V = SD->getConst(); 7320b57cec5SDimitry Andric if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) { 7330b57cec5SDimitry Andric if (CI->getBitWidth() > 64) 7340b57cec5SDimitry Andric MIB.addCImm(CI); 7350b57cec5SDimitry Andric else 7360b57cec5SDimitry Andric MIB.addImm(CI->getSExtValue()); 7370b57cec5SDimitry Andric } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) { 7380b57cec5SDimitry Andric MIB.addFPImm(CF); 7390b57cec5SDimitry Andric } else if (isa<ConstantPointerNull>(V)) { 7400b57cec5SDimitry Andric // Note: This assumes that all nullptr constants are zero-valued. 7410b57cec5SDimitry Andric MIB.addImm(0); 7420b57cec5SDimitry Andric } else { 7430b57cec5SDimitry Andric // Could be an Undef. In any case insert an Undef so we can see what we 7440b57cec5SDimitry Andric // dropped. 7450b57cec5SDimitry Andric MIB.addReg(0U); 7460b57cec5SDimitry Andric } 7470b57cec5SDimitry Andric } else { 7480b57cec5SDimitry Andric // Insert an Undef so we can see what we dropped. 7490b57cec5SDimitry Andric MIB.addReg(0U); 7500b57cec5SDimitry Andric } 7510b57cec5SDimitry Andric 7520b57cec5SDimitry Andric // Indirect addressing is indicated by an Imm as the second parameter. 7530b57cec5SDimitry Andric if (SD->isIndirect()) 754*8bcb0991SDimitry Andric Expr = DIExpression::append(Expr, {dwarf::DW_OP_deref}); 755*8bcb0991SDimitry Andric 7560b57cec5SDimitry Andric MIB.addReg(0U, RegState::Debug); 7570b57cec5SDimitry Andric 7580b57cec5SDimitry Andric MIB.addMetadata(Var); 7590b57cec5SDimitry Andric MIB.addMetadata(Expr); 7600b57cec5SDimitry Andric 7610b57cec5SDimitry Andric return &*MIB; 7620b57cec5SDimitry Andric } 7630b57cec5SDimitry Andric 7640b57cec5SDimitry Andric MachineInstr * 7650b57cec5SDimitry Andric InstrEmitter::EmitDbgLabel(SDDbgLabel *SD) { 7660b57cec5SDimitry Andric MDNode *Label = SD->getLabel(); 7670b57cec5SDimitry Andric DebugLoc DL = SD->getDebugLoc(); 7680b57cec5SDimitry Andric assert(cast<DILabel>(Label)->isValidLocationForIntrinsic(DL) && 7690b57cec5SDimitry Andric "Expected inlined-at fields to agree"); 7700b57cec5SDimitry Andric 7710b57cec5SDimitry Andric const MCInstrDesc &II = TII->get(TargetOpcode::DBG_LABEL); 7720b57cec5SDimitry Andric MachineInstrBuilder MIB = BuildMI(*MF, DL, II); 7730b57cec5SDimitry Andric MIB.addMetadata(Label); 7740b57cec5SDimitry Andric 7750b57cec5SDimitry Andric return &*MIB; 7760b57cec5SDimitry Andric } 7770b57cec5SDimitry Andric 7780b57cec5SDimitry Andric /// EmitMachineNode - Generate machine code for a target-specific node and 7790b57cec5SDimitry Andric /// needed dependencies. 7800b57cec5SDimitry Andric /// 7810b57cec5SDimitry Andric void InstrEmitter:: 7820b57cec5SDimitry Andric EmitMachineNode(SDNode *Node, bool IsClone, bool IsCloned, 7830b57cec5SDimitry Andric DenseMap<SDValue, unsigned> &VRBaseMap) { 7840b57cec5SDimitry Andric unsigned Opc = Node->getMachineOpcode(); 7850b57cec5SDimitry Andric 7860b57cec5SDimitry Andric // Handle subreg insert/extract specially 7870b57cec5SDimitry Andric if (Opc == TargetOpcode::EXTRACT_SUBREG || 7880b57cec5SDimitry Andric Opc == TargetOpcode::INSERT_SUBREG || 7890b57cec5SDimitry Andric Opc == TargetOpcode::SUBREG_TO_REG) { 7900b57cec5SDimitry Andric EmitSubregNode(Node, VRBaseMap, IsClone, IsCloned); 7910b57cec5SDimitry Andric return; 7920b57cec5SDimitry Andric } 7930b57cec5SDimitry Andric 7940b57cec5SDimitry Andric // Handle COPY_TO_REGCLASS specially. 7950b57cec5SDimitry Andric if (Opc == TargetOpcode::COPY_TO_REGCLASS) { 7960b57cec5SDimitry Andric EmitCopyToRegClassNode(Node, VRBaseMap); 7970b57cec5SDimitry Andric return; 7980b57cec5SDimitry Andric } 7990b57cec5SDimitry Andric 8000b57cec5SDimitry Andric // Handle REG_SEQUENCE specially. 8010b57cec5SDimitry Andric if (Opc == TargetOpcode::REG_SEQUENCE) { 8020b57cec5SDimitry Andric EmitRegSequence(Node, VRBaseMap, IsClone, IsCloned); 8030b57cec5SDimitry Andric return; 8040b57cec5SDimitry Andric } 8050b57cec5SDimitry Andric 8060b57cec5SDimitry Andric if (Opc == TargetOpcode::IMPLICIT_DEF) 8070b57cec5SDimitry Andric // We want a unique VR for each IMPLICIT_DEF use. 8080b57cec5SDimitry Andric return; 8090b57cec5SDimitry Andric 8100b57cec5SDimitry Andric const MCInstrDesc &II = TII->get(Opc); 8110b57cec5SDimitry Andric unsigned NumResults = CountResults(Node); 8120b57cec5SDimitry Andric unsigned NumDefs = II.getNumDefs(); 8130b57cec5SDimitry Andric const MCPhysReg *ScratchRegs = nullptr; 8140b57cec5SDimitry Andric 8150b57cec5SDimitry Andric // Handle STACKMAP and PATCHPOINT specially and then use the generic code. 8160b57cec5SDimitry Andric if (Opc == TargetOpcode::STACKMAP || Opc == TargetOpcode::PATCHPOINT) { 8170b57cec5SDimitry Andric // Stackmaps do not have arguments and do not preserve their calling 8180b57cec5SDimitry Andric // convention. However, to simplify runtime support, they clobber the same 8190b57cec5SDimitry Andric // scratch registers as AnyRegCC. 8200b57cec5SDimitry Andric unsigned CC = CallingConv::AnyReg; 8210b57cec5SDimitry Andric if (Opc == TargetOpcode::PATCHPOINT) { 8220b57cec5SDimitry Andric CC = Node->getConstantOperandVal(PatchPointOpers::CCPos); 8230b57cec5SDimitry Andric NumDefs = NumResults; 8240b57cec5SDimitry Andric } 8250b57cec5SDimitry Andric ScratchRegs = TLI->getScratchRegisters((CallingConv::ID) CC); 8260b57cec5SDimitry Andric } 8270b57cec5SDimitry Andric 8280b57cec5SDimitry Andric unsigned NumImpUses = 0; 8290b57cec5SDimitry Andric unsigned NodeOperands = 8300b57cec5SDimitry Andric countOperands(Node, II.getNumOperands() - NumDefs, NumImpUses); 8310b57cec5SDimitry Andric bool HasPhysRegOuts = NumResults > NumDefs && II.getImplicitDefs()!=nullptr; 8320b57cec5SDimitry Andric #ifndef NDEBUG 8330b57cec5SDimitry Andric unsigned NumMIOperands = NodeOperands + NumResults; 8340b57cec5SDimitry Andric if (II.isVariadic()) 8350b57cec5SDimitry Andric assert(NumMIOperands >= II.getNumOperands() && 8360b57cec5SDimitry Andric "Too few operands for a variadic node!"); 8370b57cec5SDimitry Andric else 8380b57cec5SDimitry Andric assert(NumMIOperands >= II.getNumOperands() && 8390b57cec5SDimitry Andric NumMIOperands <= II.getNumOperands() + II.getNumImplicitDefs() + 8400b57cec5SDimitry Andric NumImpUses && 8410b57cec5SDimitry Andric "#operands for dag node doesn't match .td file!"); 8420b57cec5SDimitry Andric #endif 8430b57cec5SDimitry Andric 8440b57cec5SDimitry Andric // Create the new machine instruction. 8450b57cec5SDimitry Andric MachineInstrBuilder MIB = BuildMI(*MF, Node->getDebugLoc(), II); 8460b57cec5SDimitry Andric 8470b57cec5SDimitry Andric // Add result register values for things that are defined by this 8480b57cec5SDimitry Andric // instruction. 8490b57cec5SDimitry Andric if (NumResults) { 8500b57cec5SDimitry Andric CreateVirtualRegisters(Node, MIB, II, IsClone, IsCloned, VRBaseMap); 8510b57cec5SDimitry Andric 8520b57cec5SDimitry Andric // Transfer any IR flags from the SDNode to the MachineInstr 8530b57cec5SDimitry Andric MachineInstr *MI = MIB.getInstr(); 8540b57cec5SDimitry Andric const SDNodeFlags Flags = Node->getFlags(); 8550b57cec5SDimitry Andric if (Flags.hasNoSignedZeros()) 8560b57cec5SDimitry Andric MI->setFlag(MachineInstr::MIFlag::FmNsz); 8570b57cec5SDimitry Andric 8580b57cec5SDimitry Andric if (Flags.hasAllowReciprocal()) 8590b57cec5SDimitry Andric MI->setFlag(MachineInstr::MIFlag::FmArcp); 8600b57cec5SDimitry Andric 8610b57cec5SDimitry Andric if (Flags.hasNoNaNs()) 8620b57cec5SDimitry Andric MI->setFlag(MachineInstr::MIFlag::FmNoNans); 8630b57cec5SDimitry Andric 8640b57cec5SDimitry Andric if (Flags.hasNoInfs()) 8650b57cec5SDimitry Andric MI->setFlag(MachineInstr::MIFlag::FmNoInfs); 8660b57cec5SDimitry Andric 8670b57cec5SDimitry Andric if (Flags.hasAllowContract()) 8680b57cec5SDimitry Andric MI->setFlag(MachineInstr::MIFlag::FmContract); 8690b57cec5SDimitry Andric 8700b57cec5SDimitry Andric if (Flags.hasApproximateFuncs()) 8710b57cec5SDimitry Andric MI->setFlag(MachineInstr::MIFlag::FmAfn); 8720b57cec5SDimitry Andric 8730b57cec5SDimitry Andric if (Flags.hasAllowReassociation()) 8740b57cec5SDimitry Andric MI->setFlag(MachineInstr::MIFlag::FmReassoc); 8750b57cec5SDimitry Andric 8760b57cec5SDimitry Andric if (Flags.hasNoUnsignedWrap()) 8770b57cec5SDimitry Andric MI->setFlag(MachineInstr::MIFlag::NoUWrap); 8780b57cec5SDimitry Andric 8790b57cec5SDimitry Andric if (Flags.hasNoSignedWrap()) 8800b57cec5SDimitry Andric MI->setFlag(MachineInstr::MIFlag::NoSWrap); 8810b57cec5SDimitry Andric 8820b57cec5SDimitry Andric if (Flags.hasExact()) 8830b57cec5SDimitry Andric MI->setFlag(MachineInstr::MIFlag::IsExact); 8840b57cec5SDimitry Andric 8850b57cec5SDimitry Andric if (Flags.hasFPExcept()) 8860b57cec5SDimitry Andric MI->setFlag(MachineInstr::MIFlag::FPExcept); 8870b57cec5SDimitry Andric } 8880b57cec5SDimitry Andric 8890b57cec5SDimitry Andric // Emit all of the actual operands of this instruction, adding them to the 8900b57cec5SDimitry Andric // instruction as appropriate. 8910b57cec5SDimitry Andric bool HasOptPRefs = NumDefs > NumResults; 8920b57cec5SDimitry Andric assert((!HasOptPRefs || !HasPhysRegOuts) && 8930b57cec5SDimitry Andric "Unable to cope with optional defs and phys regs defs!"); 8940b57cec5SDimitry Andric unsigned NumSkip = HasOptPRefs ? NumDefs - NumResults : 0; 8950b57cec5SDimitry Andric for (unsigned i = NumSkip; i != NodeOperands; ++i) 8960b57cec5SDimitry Andric AddOperand(MIB, Node->getOperand(i), i-NumSkip+NumDefs, &II, 8970b57cec5SDimitry Andric VRBaseMap, /*IsDebug=*/false, IsClone, IsCloned); 8980b57cec5SDimitry Andric 8990b57cec5SDimitry Andric // Add scratch registers as implicit def and early clobber 9000b57cec5SDimitry Andric if (ScratchRegs) 9010b57cec5SDimitry Andric for (unsigned i = 0; ScratchRegs[i]; ++i) 9020b57cec5SDimitry Andric MIB.addReg(ScratchRegs[i], RegState::ImplicitDefine | 9030b57cec5SDimitry Andric RegState::EarlyClobber); 9040b57cec5SDimitry Andric 9050b57cec5SDimitry Andric // Set the memory reference descriptions of this instruction now that it is 9060b57cec5SDimitry Andric // part of the function. 9070b57cec5SDimitry Andric MIB.setMemRefs(cast<MachineSDNode>(Node)->memoperands()); 9080b57cec5SDimitry Andric 9090b57cec5SDimitry Andric // Insert the instruction into position in the block. This needs to 9100b57cec5SDimitry Andric // happen before any custom inserter hook is called so that the 9110b57cec5SDimitry Andric // hook knows where in the block to insert the replacement code. 9120b57cec5SDimitry Andric MBB->insert(InsertPos, MIB); 9130b57cec5SDimitry Andric 9140b57cec5SDimitry Andric // The MachineInstr may also define physregs instead of virtregs. These 9150b57cec5SDimitry Andric // physreg values can reach other instructions in different ways: 9160b57cec5SDimitry Andric // 9170b57cec5SDimitry Andric // 1. When there is a use of a Node value beyond the explicitly defined 9180b57cec5SDimitry Andric // virtual registers, we emit a CopyFromReg for one of the implicitly 9190b57cec5SDimitry Andric // defined physregs. This only happens when HasPhysRegOuts is true. 9200b57cec5SDimitry Andric // 9210b57cec5SDimitry Andric // 2. A CopyFromReg reading a physreg may be glued to this instruction. 9220b57cec5SDimitry Andric // 9230b57cec5SDimitry Andric // 3. A glued instruction may implicitly use a physreg. 9240b57cec5SDimitry Andric // 9250b57cec5SDimitry Andric // 4. A glued instruction may use a RegisterSDNode operand. 9260b57cec5SDimitry Andric // 9270b57cec5SDimitry Andric // Collect all the used physreg defs, and make sure that any unused physreg 9280b57cec5SDimitry Andric // defs are marked as dead. 929*8bcb0991SDimitry Andric SmallVector<Register, 8> UsedRegs; 9300b57cec5SDimitry Andric 9310b57cec5SDimitry Andric // Additional results must be physical register defs. 9320b57cec5SDimitry Andric if (HasPhysRegOuts) { 9330b57cec5SDimitry Andric for (unsigned i = NumDefs; i < NumResults; ++i) { 934*8bcb0991SDimitry Andric Register Reg = II.getImplicitDefs()[i - NumDefs]; 9350b57cec5SDimitry Andric if (!Node->hasAnyUseOfValue(i)) 9360b57cec5SDimitry Andric continue; 9370b57cec5SDimitry Andric // This implicitly defined physreg has a use. 9380b57cec5SDimitry Andric UsedRegs.push_back(Reg); 9390b57cec5SDimitry Andric EmitCopyFromReg(Node, i, IsClone, IsCloned, Reg, VRBaseMap); 9400b57cec5SDimitry Andric } 9410b57cec5SDimitry Andric } 9420b57cec5SDimitry Andric 9430b57cec5SDimitry Andric // Scan the glue chain for any used physregs. 9440b57cec5SDimitry Andric if (Node->getValueType(Node->getNumValues()-1) == MVT::Glue) { 9450b57cec5SDimitry Andric for (SDNode *F = Node->getGluedUser(); F; F = F->getGluedUser()) { 9460b57cec5SDimitry Andric if (F->getOpcode() == ISD::CopyFromReg) { 9470b57cec5SDimitry Andric UsedRegs.push_back(cast<RegisterSDNode>(F->getOperand(1))->getReg()); 9480b57cec5SDimitry Andric continue; 9490b57cec5SDimitry Andric } else if (F->getOpcode() == ISD::CopyToReg) { 9500b57cec5SDimitry Andric // Skip CopyToReg nodes that are internal to the glue chain. 9510b57cec5SDimitry Andric continue; 9520b57cec5SDimitry Andric } 9530b57cec5SDimitry Andric // Collect declared implicit uses. 9540b57cec5SDimitry Andric const MCInstrDesc &MCID = TII->get(F->getMachineOpcode()); 9550b57cec5SDimitry Andric UsedRegs.append(MCID.getImplicitUses(), 9560b57cec5SDimitry Andric MCID.getImplicitUses() + MCID.getNumImplicitUses()); 9570b57cec5SDimitry Andric // In addition to declared implicit uses, we must also check for 9580b57cec5SDimitry Andric // direct RegisterSDNode operands. 9590b57cec5SDimitry Andric for (unsigned i = 0, e = F->getNumOperands(); i != e; ++i) 9600b57cec5SDimitry Andric if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(F->getOperand(i))) { 961*8bcb0991SDimitry Andric Register Reg = R->getReg(); 962*8bcb0991SDimitry Andric if (Reg.isPhysical()) 9630b57cec5SDimitry Andric UsedRegs.push_back(Reg); 9640b57cec5SDimitry Andric } 9650b57cec5SDimitry Andric } 9660b57cec5SDimitry Andric } 9670b57cec5SDimitry Andric 9680b57cec5SDimitry Andric // Finally mark unused registers as dead. 9690b57cec5SDimitry Andric if (!UsedRegs.empty() || II.getImplicitDefs() || II.hasOptionalDef()) 9700b57cec5SDimitry Andric MIB->setPhysRegsDeadExcept(UsedRegs, *TRI); 9710b57cec5SDimitry Andric 9720b57cec5SDimitry Andric // Run post-isel target hook to adjust this instruction if needed. 9730b57cec5SDimitry Andric if (II.hasPostISelHook()) 9740b57cec5SDimitry Andric TLI->AdjustInstrPostInstrSelection(*MIB, Node); 9750b57cec5SDimitry Andric } 9760b57cec5SDimitry Andric 9770b57cec5SDimitry Andric /// EmitSpecialNode - Generate machine code for a target-independent node and 9780b57cec5SDimitry Andric /// needed dependencies. 9790b57cec5SDimitry Andric void InstrEmitter:: 9800b57cec5SDimitry Andric EmitSpecialNode(SDNode *Node, bool IsClone, bool IsCloned, 9810b57cec5SDimitry Andric DenseMap<SDValue, unsigned> &VRBaseMap) { 9820b57cec5SDimitry Andric switch (Node->getOpcode()) { 9830b57cec5SDimitry Andric default: 9840b57cec5SDimitry Andric #ifndef NDEBUG 9850b57cec5SDimitry Andric Node->dump(); 9860b57cec5SDimitry Andric #endif 9870b57cec5SDimitry Andric llvm_unreachable("This target-independent node should have been selected!"); 9880b57cec5SDimitry Andric case ISD::EntryToken: 9890b57cec5SDimitry Andric llvm_unreachable("EntryToken should have been excluded from the schedule!"); 9900b57cec5SDimitry Andric case ISD::MERGE_VALUES: 9910b57cec5SDimitry Andric case ISD::TokenFactor: // fall thru 9920b57cec5SDimitry Andric break; 9930b57cec5SDimitry Andric case ISD::CopyToReg: { 9940b57cec5SDimitry Andric unsigned DestReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg(); 9950b57cec5SDimitry Andric SDValue SrcVal = Node->getOperand(2); 996*8bcb0991SDimitry Andric if (Register::isVirtualRegister(DestReg) && SrcVal.isMachineOpcode() && 9970b57cec5SDimitry Andric SrcVal.getMachineOpcode() == TargetOpcode::IMPLICIT_DEF) { 9980b57cec5SDimitry Andric // Instead building a COPY to that vreg destination, build an 9990b57cec5SDimitry Andric // IMPLICIT_DEF instruction instead. 10000b57cec5SDimitry Andric BuildMI(*MBB, InsertPos, Node->getDebugLoc(), 10010b57cec5SDimitry Andric TII->get(TargetOpcode::IMPLICIT_DEF), DestReg); 10020b57cec5SDimitry Andric break; 10030b57cec5SDimitry Andric } 10040b57cec5SDimitry Andric unsigned SrcReg; 10050b57cec5SDimitry Andric if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(SrcVal)) 10060b57cec5SDimitry Andric SrcReg = R->getReg(); 10070b57cec5SDimitry Andric else 10080b57cec5SDimitry Andric SrcReg = getVR(SrcVal, VRBaseMap); 10090b57cec5SDimitry Andric 10100b57cec5SDimitry Andric if (SrcReg == DestReg) // Coalesced away the copy? Ignore. 10110b57cec5SDimitry Andric break; 10120b57cec5SDimitry Andric 10130b57cec5SDimitry Andric BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TargetOpcode::COPY), 10140b57cec5SDimitry Andric DestReg).addReg(SrcReg); 10150b57cec5SDimitry Andric break; 10160b57cec5SDimitry Andric } 10170b57cec5SDimitry Andric case ISD::CopyFromReg: { 10180b57cec5SDimitry Andric unsigned SrcReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg(); 10190b57cec5SDimitry Andric EmitCopyFromReg(Node, 0, IsClone, IsCloned, SrcReg, VRBaseMap); 10200b57cec5SDimitry Andric break; 10210b57cec5SDimitry Andric } 10220b57cec5SDimitry Andric case ISD::EH_LABEL: 10230b57cec5SDimitry Andric case ISD::ANNOTATION_LABEL: { 10240b57cec5SDimitry Andric unsigned Opc = (Node->getOpcode() == ISD::EH_LABEL) 10250b57cec5SDimitry Andric ? TargetOpcode::EH_LABEL 10260b57cec5SDimitry Andric : TargetOpcode::ANNOTATION_LABEL; 10270b57cec5SDimitry Andric MCSymbol *S = cast<LabelSDNode>(Node)->getLabel(); 10280b57cec5SDimitry Andric BuildMI(*MBB, InsertPos, Node->getDebugLoc(), 10290b57cec5SDimitry Andric TII->get(Opc)).addSym(S); 10300b57cec5SDimitry Andric break; 10310b57cec5SDimitry Andric } 10320b57cec5SDimitry Andric 10330b57cec5SDimitry Andric case ISD::LIFETIME_START: 10340b57cec5SDimitry Andric case ISD::LIFETIME_END: { 10350b57cec5SDimitry Andric unsigned TarOp = (Node->getOpcode() == ISD::LIFETIME_START) ? 10360b57cec5SDimitry Andric TargetOpcode::LIFETIME_START : TargetOpcode::LIFETIME_END; 10370b57cec5SDimitry Andric 10380b57cec5SDimitry Andric FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Node->getOperand(1)); 10390b57cec5SDimitry Andric BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TarOp)) 10400b57cec5SDimitry Andric .addFrameIndex(FI->getIndex()); 10410b57cec5SDimitry Andric break; 10420b57cec5SDimitry Andric } 10430b57cec5SDimitry Andric 10440b57cec5SDimitry Andric case ISD::INLINEASM: 10450b57cec5SDimitry Andric case ISD::INLINEASM_BR: { 10460b57cec5SDimitry Andric unsigned NumOps = Node->getNumOperands(); 10470b57cec5SDimitry Andric if (Node->getOperand(NumOps-1).getValueType() == MVT::Glue) 10480b57cec5SDimitry Andric --NumOps; // Ignore the glue operand. 10490b57cec5SDimitry Andric 10500b57cec5SDimitry Andric // Create the inline asm machine instruction. 10510b57cec5SDimitry Andric unsigned TgtOpc = Node->getOpcode() == ISD::INLINEASM_BR 10520b57cec5SDimitry Andric ? TargetOpcode::INLINEASM_BR 10530b57cec5SDimitry Andric : TargetOpcode::INLINEASM; 10540b57cec5SDimitry Andric MachineInstrBuilder MIB = 10550b57cec5SDimitry Andric BuildMI(*MF, Node->getDebugLoc(), TII->get(TgtOpc)); 10560b57cec5SDimitry Andric 10570b57cec5SDimitry Andric // Add the asm string as an external symbol operand. 10580b57cec5SDimitry Andric SDValue AsmStrV = Node->getOperand(InlineAsm::Op_AsmString); 10590b57cec5SDimitry Andric const char *AsmStr = cast<ExternalSymbolSDNode>(AsmStrV)->getSymbol(); 10600b57cec5SDimitry Andric MIB.addExternalSymbol(AsmStr); 10610b57cec5SDimitry Andric 10620b57cec5SDimitry Andric // Add the HasSideEffect, isAlignStack, AsmDialect, MayLoad and MayStore 10630b57cec5SDimitry Andric // bits. 10640b57cec5SDimitry Andric int64_t ExtraInfo = 10650b57cec5SDimitry Andric cast<ConstantSDNode>(Node->getOperand(InlineAsm::Op_ExtraInfo))-> 10660b57cec5SDimitry Andric getZExtValue(); 10670b57cec5SDimitry Andric MIB.addImm(ExtraInfo); 10680b57cec5SDimitry Andric 10690b57cec5SDimitry Andric // Remember to operand index of the group flags. 10700b57cec5SDimitry Andric SmallVector<unsigned, 8> GroupIdx; 10710b57cec5SDimitry Andric 10720b57cec5SDimitry Andric // Remember registers that are part of early-clobber defs. 10730b57cec5SDimitry Andric SmallVector<unsigned, 8> ECRegs; 10740b57cec5SDimitry Andric 10750b57cec5SDimitry Andric // Add all of the operand registers to the instruction. 10760b57cec5SDimitry Andric for (unsigned i = InlineAsm::Op_FirstOperand; i != NumOps;) { 10770b57cec5SDimitry Andric unsigned Flags = 10780b57cec5SDimitry Andric cast<ConstantSDNode>(Node->getOperand(i))->getZExtValue(); 10790b57cec5SDimitry Andric const unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags); 10800b57cec5SDimitry Andric 10810b57cec5SDimitry Andric GroupIdx.push_back(MIB->getNumOperands()); 10820b57cec5SDimitry Andric MIB.addImm(Flags); 10830b57cec5SDimitry Andric ++i; // Skip the ID value. 10840b57cec5SDimitry Andric 10850b57cec5SDimitry Andric switch (InlineAsm::getKind(Flags)) { 10860b57cec5SDimitry Andric default: llvm_unreachable("Bad flags!"); 10870b57cec5SDimitry Andric case InlineAsm::Kind_RegDef: 10880b57cec5SDimitry Andric for (unsigned j = 0; j != NumVals; ++j, ++i) { 10890b57cec5SDimitry Andric unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg(); 10900b57cec5SDimitry Andric // FIXME: Add dead flags for physical and virtual registers defined. 10910b57cec5SDimitry Andric // For now, mark physical register defs as implicit to help fast 10920b57cec5SDimitry Andric // regalloc. This makes inline asm look a lot like calls. 1093*8bcb0991SDimitry Andric MIB.addReg(Reg, 1094*8bcb0991SDimitry Andric RegState::Define | 1095*8bcb0991SDimitry Andric getImplRegState(Register::isPhysicalRegister(Reg))); 10960b57cec5SDimitry Andric } 10970b57cec5SDimitry Andric break; 10980b57cec5SDimitry Andric case InlineAsm::Kind_RegDefEarlyClobber: 10990b57cec5SDimitry Andric case InlineAsm::Kind_Clobber: 11000b57cec5SDimitry Andric for (unsigned j = 0; j != NumVals; ++j, ++i) { 11010b57cec5SDimitry Andric unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg(); 1102*8bcb0991SDimitry Andric MIB.addReg(Reg, 1103*8bcb0991SDimitry Andric RegState::Define | RegState::EarlyClobber | 1104*8bcb0991SDimitry Andric getImplRegState(Register::isPhysicalRegister(Reg))); 11050b57cec5SDimitry Andric ECRegs.push_back(Reg); 11060b57cec5SDimitry Andric } 11070b57cec5SDimitry Andric break; 11080b57cec5SDimitry Andric case InlineAsm::Kind_RegUse: // Use of register. 11090b57cec5SDimitry Andric case InlineAsm::Kind_Imm: // Immediate. 11100b57cec5SDimitry Andric case InlineAsm::Kind_Mem: // Addressing mode. 11110b57cec5SDimitry Andric // The addressing mode has been selected, just add all of the 11120b57cec5SDimitry Andric // operands to the machine instruction. 11130b57cec5SDimitry Andric for (unsigned j = 0; j != NumVals; ++j, ++i) 11140b57cec5SDimitry Andric AddOperand(MIB, Node->getOperand(i), 0, nullptr, VRBaseMap, 11150b57cec5SDimitry Andric /*IsDebug=*/false, IsClone, IsCloned); 11160b57cec5SDimitry Andric 11170b57cec5SDimitry Andric // Manually set isTied bits. 11180b57cec5SDimitry Andric if (InlineAsm::getKind(Flags) == InlineAsm::Kind_RegUse) { 11190b57cec5SDimitry Andric unsigned DefGroup = 0; 11200b57cec5SDimitry Andric if (InlineAsm::isUseOperandTiedToDef(Flags, DefGroup)) { 11210b57cec5SDimitry Andric unsigned DefIdx = GroupIdx[DefGroup] + 1; 11220b57cec5SDimitry Andric unsigned UseIdx = GroupIdx.back() + 1; 11230b57cec5SDimitry Andric for (unsigned j = 0; j != NumVals; ++j) 11240b57cec5SDimitry Andric MIB->tieOperands(DefIdx + j, UseIdx + j); 11250b57cec5SDimitry Andric } 11260b57cec5SDimitry Andric } 11270b57cec5SDimitry Andric break; 11280b57cec5SDimitry Andric } 11290b57cec5SDimitry Andric } 11300b57cec5SDimitry Andric 11310b57cec5SDimitry Andric // GCC inline assembly allows input operands to also be early-clobber 11320b57cec5SDimitry Andric // output operands (so long as the operand is written only after it's 11330b57cec5SDimitry Andric // used), but this does not match the semantics of our early-clobber flag. 11340b57cec5SDimitry Andric // If an early-clobber operand register is also an input operand register, 11350b57cec5SDimitry Andric // then remove the early-clobber flag. 11360b57cec5SDimitry Andric for (unsigned Reg : ECRegs) { 11370b57cec5SDimitry Andric if (MIB->readsRegister(Reg, TRI)) { 11380b57cec5SDimitry Andric MachineOperand *MO = 11390b57cec5SDimitry Andric MIB->findRegisterDefOperand(Reg, false, false, TRI); 11400b57cec5SDimitry Andric assert(MO && "No def operand for clobbered register?"); 11410b57cec5SDimitry Andric MO->setIsEarlyClobber(false); 11420b57cec5SDimitry Andric } 11430b57cec5SDimitry Andric } 11440b57cec5SDimitry Andric 11450b57cec5SDimitry Andric // Get the mdnode from the asm if it exists and add it to the instruction. 11460b57cec5SDimitry Andric SDValue MDV = Node->getOperand(InlineAsm::Op_MDNode); 11470b57cec5SDimitry Andric const MDNode *MD = cast<MDNodeSDNode>(MDV)->getMD(); 11480b57cec5SDimitry Andric if (MD) 11490b57cec5SDimitry Andric MIB.addMetadata(MD); 11500b57cec5SDimitry Andric 11510b57cec5SDimitry Andric MBB->insert(InsertPos, MIB); 11520b57cec5SDimitry Andric break; 11530b57cec5SDimitry Andric } 11540b57cec5SDimitry Andric } 11550b57cec5SDimitry Andric } 11560b57cec5SDimitry Andric 11570b57cec5SDimitry Andric /// InstrEmitter - Construct an InstrEmitter and set it to start inserting 11580b57cec5SDimitry Andric /// at the given position in the given block. 11590b57cec5SDimitry Andric InstrEmitter::InstrEmitter(MachineBasicBlock *mbb, 11600b57cec5SDimitry Andric MachineBasicBlock::iterator insertpos) 11610b57cec5SDimitry Andric : MF(mbb->getParent()), MRI(&MF->getRegInfo()), 11620b57cec5SDimitry Andric TII(MF->getSubtarget().getInstrInfo()), 11630b57cec5SDimitry Andric TRI(MF->getSubtarget().getRegisterInfo()), 11640b57cec5SDimitry Andric TLI(MF->getSubtarget().getTargetLowering()), MBB(mbb), 11650b57cec5SDimitry Andric InsertPos(insertpos) {} 1166