xref: /freebsd/contrib/llvm-project/llvm/lib/CodeGen/SelectionDAG/InstrEmitter.cpp (revision 81ad626541db97eb356e2c1d4a20eb2a26a766ab)
10b57cec5SDimitry Andric //==--- InstrEmitter.cpp - Emit MachineInstrs for the SelectionDAG class ---==//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric // This implements the Emit routines for the SelectionDAG class, which creates
100b57cec5SDimitry Andric // MachineInstrs based on the decisions of the SelectionDAG instruction
110b57cec5SDimitry Andric // selection.
120b57cec5SDimitry Andric //
130b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
140b57cec5SDimitry Andric 
150b57cec5SDimitry Andric #include "InstrEmitter.h"
160b57cec5SDimitry Andric #include "SDNodeDbgValue.h"
17*81ad6265SDimitry Andric #include "llvm/BinaryFormat/Dwarf.h"
180b57cec5SDimitry Andric #include "llvm/CodeGen/MachineConstantPool.h"
190b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h"
200b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h"
210b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h"
220b57cec5SDimitry Andric #include "llvm/CodeGen/StackMaps.h"
230b57cec5SDimitry Andric #include "llvm/CodeGen/TargetInstrInfo.h"
240b57cec5SDimitry Andric #include "llvm/CodeGen/TargetLowering.h"
250b57cec5SDimitry Andric #include "llvm/CodeGen/TargetSubtargetInfo.h"
26*81ad6265SDimitry Andric #include "llvm/IR/DebugInfoMetadata.h"
27e8d8bef9SDimitry Andric #include "llvm/IR/PseudoProbe.h"
280b57cec5SDimitry Andric #include "llvm/Support/ErrorHandling.h"
295ffd83dbSDimitry Andric #include "llvm/Target/TargetMachine.h"
300b57cec5SDimitry Andric using namespace llvm;
310b57cec5SDimitry Andric 
320b57cec5SDimitry Andric #define DEBUG_TYPE "instr-emitter"
330b57cec5SDimitry Andric 
340b57cec5SDimitry Andric /// MinRCSize - Smallest register class we allow when constraining virtual
350b57cec5SDimitry Andric /// registers.  If satisfying all register class constraints would require
360b57cec5SDimitry Andric /// using a smaller register class, emit a COPY to a new virtual register
370b57cec5SDimitry Andric /// instead.
380b57cec5SDimitry Andric const unsigned MinRCSize = 4;
390b57cec5SDimitry Andric 
400b57cec5SDimitry Andric /// CountResults - The results of target nodes have register or immediate
410b57cec5SDimitry Andric /// operands first, then an optional chain, and optional glue operands (which do
420b57cec5SDimitry Andric /// not go into the resulting MachineInstr).
430b57cec5SDimitry Andric unsigned InstrEmitter::CountResults(SDNode *Node) {
440b57cec5SDimitry Andric   unsigned N = Node->getNumValues();
450b57cec5SDimitry Andric   while (N && Node->getValueType(N - 1) == MVT::Glue)
460b57cec5SDimitry Andric     --N;
470b57cec5SDimitry Andric   if (N && Node->getValueType(N - 1) == MVT::Other)
480b57cec5SDimitry Andric     --N;    // Skip over chain result.
490b57cec5SDimitry Andric   return N;
500b57cec5SDimitry Andric }
510b57cec5SDimitry Andric 
520b57cec5SDimitry Andric /// countOperands - The inputs to target nodes have any actual inputs first,
530b57cec5SDimitry Andric /// followed by an optional chain operand, then an optional glue operand.
540b57cec5SDimitry Andric /// Compute the number of actual operands that will go into the resulting
550b57cec5SDimitry Andric /// MachineInstr.
560b57cec5SDimitry Andric ///
570b57cec5SDimitry Andric /// Also count physreg RegisterSDNode and RegisterMaskSDNode operands preceding
580b57cec5SDimitry Andric /// the chain and glue. These operands may be implicit on the machine instr.
590b57cec5SDimitry Andric static unsigned countOperands(SDNode *Node, unsigned NumExpUses,
600b57cec5SDimitry Andric                               unsigned &NumImpUses) {
610b57cec5SDimitry Andric   unsigned N = Node->getNumOperands();
620b57cec5SDimitry Andric   while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue)
630b57cec5SDimitry Andric     --N;
640b57cec5SDimitry Andric   if (N && Node->getOperand(N - 1).getValueType() == MVT::Other)
650b57cec5SDimitry Andric     --N; // Ignore chain if it exists.
660b57cec5SDimitry Andric 
670b57cec5SDimitry Andric   // Count RegisterSDNode and RegisterMaskSDNode operands for NumImpUses.
680b57cec5SDimitry Andric   NumImpUses = N - NumExpUses;
690b57cec5SDimitry Andric   for (unsigned I = N; I > NumExpUses; --I) {
700b57cec5SDimitry Andric     if (isa<RegisterMaskSDNode>(Node->getOperand(I - 1)))
710b57cec5SDimitry Andric       continue;
720b57cec5SDimitry Andric     if (RegisterSDNode *RN = dyn_cast<RegisterSDNode>(Node->getOperand(I - 1)))
738bcb0991SDimitry Andric       if (Register::isPhysicalRegister(RN->getReg()))
740b57cec5SDimitry Andric         continue;
750b57cec5SDimitry Andric     NumImpUses = N - I;
760b57cec5SDimitry Andric     break;
770b57cec5SDimitry Andric   }
780b57cec5SDimitry Andric 
790b57cec5SDimitry Andric   return N;
800b57cec5SDimitry Andric }
810b57cec5SDimitry Andric 
820b57cec5SDimitry Andric /// EmitCopyFromReg - Generate machine code for an CopyFromReg node or an
830b57cec5SDimitry Andric /// implicit physical register output.
840b57cec5SDimitry Andric void InstrEmitter::
850b57cec5SDimitry Andric EmitCopyFromReg(SDNode *Node, unsigned ResNo, bool IsClone, bool IsCloned,
865ffd83dbSDimitry Andric                 Register SrcReg, DenseMap<SDValue, Register> &VRBaseMap) {
875ffd83dbSDimitry Andric   Register VRBase;
885ffd83dbSDimitry Andric   if (SrcReg.isVirtual()) {
890b57cec5SDimitry Andric     // Just use the input register directly!
900b57cec5SDimitry Andric     SDValue Op(Node, ResNo);
910b57cec5SDimitry Andric     if (IsClone)
920b57cec5SDimitry Andric       VRBaseMap.erase(Op);
930b57cec5SDimitry Andric     bool isNew = VRBaseMap.insert(std::make_pair(Op, SrcReg)).second;
940b57cec5SDimitry Andric     (void)isNew; // Silence compiler warning.
950b57cec5SDimitry Andric     assert(isNew && "Node emitted out of order - early");
960b57cec5SDimitry Andric     return;
970b57cec5SDimitry Andric   }
980b57cec5SDimitry Andric 
990b57cec5SDimitry Andric   // If the node is only used by a CopyToReg and the dest reg is a vreg, use
1000b57cec5SDimitry Andric   // the CopyToReg'd destination register instead of creating a new vreg.
1010b57cec5SDimitry Andric   bool MatchReg = true;
1020b57cec5SDimitry Andric   const TargetRegisterClass *UseRC = nullptr;
1030b57cec5SDimitry Andric   MVT VT = Node->getSimpleValueType(ResNo);
1040b57cec5SDimitry Andric 
1050b57cec5SDimitry Andric   // Stick to the preferred register classes for legal types.
1060b57cec5SDimitry Andric   if (TLI->isTypeLegal(VT))
1070b57cec5SDimitry Andric     UseRC = TLI->getRegClassFor(VT, Node->isDivergent());
1080b57cec5SDimitry Andric 
1090b57cec5SDimitry Andric   if (!IsClone && !IsCloned)
1100b57cec5SDimitry Andric     for (SDNode *User : Node->uses()) {
1110b57cec5SDimitry Andric       bool Match = true;
1120b57cec5SDimitry Andric       if (User->getOpcode() == ISD::CopyToReg &&
1130b57cec5SDimitry Andric           User->getOperand(2).getNode() == Node &&
1140b57cec5SDimitry Andric           User->getOperand(2).getResNo() == ResNo) {
1155ffd83dbSDimitry Andric         Register DestReg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
1165ffd83dbSDimitry Andric         if (DestReg.isVirtual()) {
1170b57cec5SDimitry Andric           VRBase = DestReg;
1180b57cec5SDimitry Andric           Match = false;
1190b57cec5SDimitry Andric         } else if (DestReg != SrcReg)
1200b57cec5SDimitry Andric           Match = false;
1210b57cec5SDimitry Andric       } else {
1220b57cec5SDimitry Andric         for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
1230b57cec5SDimitry Andric           SDValue Op = User->getOperand(i);
1240b57cec5SDimitry Andric           if (Op.getNode() != Node || Op.getResNo() != ResNo)
1250b57cec5SDimitry Andric             continue;
1260b57cec5SDimitry Andric           MVT VT = Node->getSimpleValueType(Op.getResNo());
1270b57cec5SDimitry Andric           if (VT == MVT::Other || VT == MVT::Glue)
1280b57cec5SDimitry Andric             continue;
1290b57cec5SDimitry Andric           Match = false;
1300b57cec5SDimitry Andric           if (User->isMachineOpcode()) {
1310b57cec5SDimitry Andric             const MCInstrDesc &II = TII->get(User->getMachineOpcode());
1320b57cec5SDimitry Andric             const TargetRegisterClass *RC = nullptr;
1330b57cec5SDimitry Andric             if (i+II.getNumDefs() < II.getNumOperands()) {
1340b57cec5SDimitry Andric               RC = TRI->getAllocatableClass(
1350b57cec5SDimitry Andric                 TII->getRegClass(II, i+II.getNumDefs(), TRI, *MF));
1360b57cec5SDimitry Andric             }
1370b57cec5SDimitry Andric             if (!UseRC)
1380b57cec5SDimitry Andric               UseRC = RC;
1390b57cec5SDimitry Andric             else if (RC) {
1400b57cec5SDimitry Andric               const TargetRegisterClass *ComRC =
1418bcb0991SDimitry Andric                 TRI->getCommonSubClass(UseRC, RC);
1420b57cec5SDimitry Andric               // If multiple uses expect disjoint register classes, we emit
1430b57cec5SDimitry Andric               // copies in AddRegisterOperand.
1440b57cec5SDimitry Andric               if (ComRC)
1450b57cec5SDimitry Andric                 UseRC = ComRC;
1460b57cec5SDimitry Andric             }
1470b57cec5SDimitry Andric           }
1480b57cec5SDimitry Andric         }
1490b57cec5SDimitry Andric       }
1500b57cec5SDimitry Andric       MatchReg &= Match;
1510b57cec5SDimitry Andric       if (VRBase)
1520b57cec5SDimitry Andric         break;
1530b57cec5SDimitry Andric     }
1540b57cec5SDimitry Andric 
1550b57cec5SDimitry Andric   const TargetRegisterClass *SrcRC = nullptr, *DstRC = nullptr;
1560b57cec5SDimitry Andric   SrcRC = TRI->getMinimalPhysRegClass(SrcReg, VT);
1570b57cec5SDimitry Andric 
1580b57cec5SDimitry Andric   // Figure out the register class to create for the destreg.
1590b57cec5SDimitry Andric   if (VRBase) {
1600b57cec5SDimitry Andric     DstRC = MRI->getRegClass(VRBase);
1610b57cec5SDimitry Andric   } else if (UseRC) {
1620b57cec5SDimitry Andric     assert(TRI->isTypeLegalForClass(*UseRC, VT) &&
1630b57cec5SDimitry Andric            "Incompatible phys register def and uses!");
1640b57cec5SDimitry Andric     DstRC = UseRC;
165fe6060f1SDimitry Andric   } else
166fe6060f1SDimitry Andric     DstRC = SrcRC;
1670b57cec5SDimitry Andric 
1680b57cec5SDimitry Andric   // If all uses are reading from the src physical register and copying the
1690b57cec5SDimitry Andric   // register is either impossible or very expensive, then don't create a copy.
1700b57cec5SDimitry Andric   if (MatchReg && SrcRC->getCopyCost() < 0) {
1710b57cec5SDimitry Andric     VRBase = SrcReg;
1720b57cec5SDimitry Andric   } else {
1730b57cec5SDimitry Andric     // Create the reg, emit the copy.
1740b57cec5SDimitry Andric     VRBase = MRI->createVirtualRegister(DstRC);
1750b57cec5SDimitry Andric     BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TargetOpcode::COPY),
1760b57cec5SDimitry Andric             VRBase).addReg(SrcReg);
1770b57cec5SDimitry Andric   }
1780b57cec5SDimitry Andric 
1790b57cec5SDimitry Andric   SDValue Op(Node, ResNo);
1800b57cec5SDimitry Andric   if (IsClone)
1810b57cec5SDimitry Andric     VRBaseMap.erase(Op);
1820b57cec5SDimitry Andric   bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second;
1830b57cec5SDimitry Andric   (void)isNew; // Silence compiler warning.
1840b57cec5SDimitry Andric   assert(isNew && "Node emitted out of order - early");
1850b57cec5SDimitry Andric }
1860b57cec5SDimitry Andric 
1870b57cec5SDimitry Andric void InstrEmitter::CreateVirtualRegisters(SDNode *Node,
1880b57cec5SDimitry Andric                                        MachineInstrBuilder &MIB,
1890b57cec5SDimitry Andric                                        const MCInstrDesc &II,
1900b57cec5SDimitry Andric                                        bool IsClone, bool IsCloned,
1915ffd83dbSDimitry Andric                                        DenseMap<SDValue, Register> &VRBaseMap) {
1920b57cec5SDimitry Andric   assert(Node->getMachineOpcode() != TargetOpcode::IMPLICIT_DEF &&
1930b57cec5SDimitry Andric          "IMPLICIT_DEF should have been handled as a special case elsewhere!");
1940b57cec5SDimitry Andric 
1950b57cec5SDimitry Andric   unsigned NumResults = CountResults(Node);
1965ffd83dbSDimitry Andric   bool HasVRegVariadicDefs = !MF->getTarget().usesPhysRegsForValues() &&
1975ffd83dbSDimitry Andric                              II.isVariadic() && II.variadicOpsAreDefs();
1985ffd83dbSDimitry Andric   unsigned NumVRegs = HasVRegVariadicDefs ? NumResults : II.getNumDefs();
199e8d8bef9SDimitry Andric   if (Node->getMachineOpcode() == TargetOpcode::STATEPOINT)
200e8d8bef9SDimitry Andric     NumVRegs = NumResults;
2015ffd83dbSDimitry Andric   for (unsigned i = 0; i < NumVRegs; ++i) {
2020b57cec5SDimitry Andric     // If the specific node value is only used by a CopyToReg and the dest reg
2030b57cec5SDimitry Andric     // is a vreg in the same register class, use the CopyToReg'd destination
2040b57cec5SDimitry Andric     // register instead of creating a new vreg.
2055ffd83dbSDimitry Andric     Register VRBase;
2060b57cec5SDimitry Andric     const TargetRegisterClass *RC =
2070b57cec5SDimitry Andric       TRI->getAllocatableClass(TII->getRegClass(II, i, TRI, *MF));
2080b57cec5SDimitry Andric     // Always let the value type influence the used register class. The
2090b57cec5SDimitry Andric     // constraints on the instruction may be too lax to represent the value
2100b57cec5SDimitry Andric     // type correctly. For example, a 64-bit float (X86::FR64) can't live in
2110b57cec5SDimitry Andric     // the 32-bit float super-class (X86::FR32).
2120b57cec5SDimitry Andric     if (i < NumResults && TLI->isTypeLegal(Node->getSimpleValueType(i))) {
2130b57cec5SDimitry Andric       const TargetRegisterClass *VTRC = TLI->getRegClassFor(
2140b57cec5SDimitry Andric           Node->getSimpleValueType(i),
2150b57cec5SDimitry Andric           (Node->isDivergent() || (RC && TRI->isDivergentRegClass(RC))));
2160b57cec5SDimitry Andric       if (RC)
2170b57cec5SDimitry Andric         VTRC = TRI->getCommonSubClass(RC, VTRC);
2180b57cec5SDimitry Andric       if (VTRC)
2190b57cec5SDimitry Andric         RC = VTRC;
2200b57cec5SDimitry Andric     }
2210b57cec5SDimitry Andric 
2225ffd83dbSDimitry Andric     if (II.OpInfo != nullptr && II.OpInfo[i].isOptionalDef()) {
2230b57cec5SDimitry Andric       // Optional def must be a physical register.
2240b57cec5SDimitry Andric       VRBase = cast<RegisterSDNode>(Node->getOperand(i-NumResults))->getReg();
2255ffd83dbSDimitry Andric       assert(VRBase.isPhysical());
2260b57cec5SDimitry Andric       MIB.addReg(VRBase, RegState::Define);
2270b57cec5SDimitry Andric     }
2280b57cec5SDimitry Andric 
2290b57cec5SDimitry Andric     if (!VRBase && !IsClone && !IsCloned)
2300b57cec5SDimitry Andric       for (SDNode *User : Node->uses()) {
2310b57cec5SDimitry Andric         if (User->getOpcode() == ISD::CopyToReg &&
2320b57cec5SDimitry Andric             User->getOperand(2).getNode() == Node &&
2330b57cec5SDimitry Andric             User->getOperand(2).getResNo() == i) {
2340b57cec5SDimitry Andric           unsigned Reg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
2358bcb0991SDimitry Andric           if (Register::isVirtualRegister(Reg)) {
2360b57cec5SDimitry Andric             const TargetRegisterClass *RegRC = MRI->getRegClass(Reg);
2370b57cec5SDimitry Andric             if (RegRC == RC) {
2380b57cec5SDimitry Andric               VRBase = Reg;
2390b57cec5SDimitry Andric               MIB.addReg(VRBase, RegState::Define);
2400b57cec5SDimitry Andric               break;
2410b57cec5SDimitry Andric             }
2420b57cec5SDimitry Andric           }
2430b57cec5SDimitry Andric         }
2440b57cec5SDimitry Andric       }
2450b57cec5SDimitry Andric 
2460b57cec5SDimitry Andric     // Create the result registers for this node and add the result regs to
2470b57cec5SDimitry Andric     // the machine instruction.
2480b57cec5SDimitry Andric     if (VRBase == 0) {
2490b57cec5SDimitry Andric       assert(RC && "Isn't a register operand!");
2500b57cec5SDimitry Andric       VRBase = MRI->createVirtualRegister(RC);
2510b57cec5SDimitry Andric       MIB.addReg(VRBase, RegState::Define);
2520b57cec5SDimitry Andric     }
2530b57cec5SDimitry Andric 
2540b57cec5SDimitry Andric     // If this def corresponds to a result of the SDNode insert the VRBase into
2550b57cec5SDimitry Andric     // the lookup map.
2560b57cec5SDimitry Andric     if (i < NumResults) {
2570b57cec5SDimitry Andric       SDValue Op(Node, i);
2580b57cec5SDimitry Andric       if (IsClone)
2590b57cec5SDimitry Andric         VRBaseMap.erase(Op);
2600b57cec5SDimitry Andric       bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second;
2610b57cec5SDimitry Andric       (void)isNew; // Silence compiler warning.
2620b57cec5SDimitry Andric       assert(isNew && "Node emitted out of order - early");
2630b57cec5SDimitry Andric     }
2640b57cec5SDimitry Andric   }
2650b57cec5SDimitry Andric }
2660b57cec5SDimitry Andric 
2670b57cec5SDimitry Andric /// getVR - Return the virtual register corresponding to the specified result
2680b57cec5SDimitry Andric /// of the specified node.
2695ffd83dbSDimitry Andric Register InstrEmitter::getVR(SDValue Op,
2705ffd83dbSDimitry Andric                              DenseMap<SDValue, Register> &VRBaseMap) {
2710b57cec5SDimitry Andric   if (Op.isMachineOpcode() &&
2720b57cec5SDimitry Andric       Op.getMachineOpcode() == TargetOpcode::IMPLICIT_DEF) {
2730b57cec5SDimitry Andric     // Add an IMPLICIT_DEF instruction before every use.
2740b57cec5SDimitry Andric     // IMPLICIT_DEF can produce any type of result so its MCInstrDesc
2750b57cec5SDimitry Andric     // does not include operand register class info.
2760b57cec5SDimitry Andric     const TargetRegisterClass *RC = TLI->getRegClassFor(
2770b57cec5SDimitry Andric         Op.getSimpleValueType(), Op.getNode()->isDivergent());
2788bcb0991SDimitry Andric     Register VReg = MRI->createVirtualRegister(RC);
2790b57cec5SDimitry Andric     BuildMI(*MBB, InsertPos, Op.getDebugLoc(),
2800b57cec5SDimitry Andric             TII->get(TargetOpcode::IMPLICIT_DEF), VReg);
2810b57cec5SDimitry Andric     return VReg;
2820b57cec5SDimitry Andric   }
2830b57cec5SDimitry Andric 
2845ffd83dbSDimitry Andric   DenseMap<SDValue, Register>::iterator I = VRBaseMap.find(Op);
2850b57cec5SDimitry Andric   assert(I != VRBaseMap.end() && "Node emitted out of order - late");
2860b57cec5SDimitry Andric   return I->second;
2870b57cec5SDimitry Andric }
2880b57cec5SDimitry Andric 
2890b57cec5SDimitry Andric 
2900b57cec5SDimitry Andric /// AddRegisterOperand - Add the specified register as an operand to the
2910b57cec5SDimitry Andric /// specified machine instr. Insert register copies if the register is
2920b57cec5SDimitry Andric /// not in the required register class.
2930b57cec5SDimitry Andric void
2940b57cec5SDimitry Andric InstrEmitter::AddRegisterOperand(MachineInstrBuilder &MIB,
2950b57cec5SDimitry Andric                                  SDValue Op,
2960b57cec5SDimitry Andric                                  unsigned IIOpNum,
2970b57cec5SDimitry Andric                                  const MCInstrDesc *II,
2985ffd83dbSDimitry Andric                                  DenseMap<SDValue, Register> &VRBaseMap,
2990b57cec5SDimitry Andric                                  bool IsDebug, bool IsClone, bool IsCloned) {
3000b57cec5SDimitry Andric   assert(Op.getValueType() != MVT::Other &&
3010b57cec5SDimitry Andric          Op.getValueType() != MVT::Glue &&
3020b57cec5SDimitry Andric          "Chain and glue operands should occur at end of operand list!");
3030b57cec5SDimitry Andric   // Get/emit the operand.
3045ffd83dbSDimitry Andric   Register VReg = getVR(Op, VRBaseMap);
3050b57cec5SDimitry Andric 
3060b57cec5SDimitry Andric   const MCInstrDesc &MCID = MIB->getDesc();
3070b57cec5SDimitry Andric   bool isOptDef = IIOpNum < MCID.getNumOperands() &&
3080b57cec5SDimitry Andric     MCID.OpInfo[IIOpNum].isOptionalDef();
3090b57cec5SDimitry Andric 
3100b57cec5SDimitry Andric   // If the instruction requires a register in a different class, create
3110b57cec5SDimitry Andric   // a new virtual register and copy the value into it, but first attempt to
3120b57cec5SDimitry Andric   // shrink VReg's register class within reason.  For example, if VReg == GR32
3130b57cec5SDimitry Andric   // and II requires a GR32_NOSP, just constrain VReg to GR32_NOSP.
3140b57cec5SDimitry Andric   if (II) {
3150b57cec5SDimitry Andric     const TargetRegisterClass *OpRC = nullptr;
3160b57cec5SDimitry Andric     if (IIOpNum < II->getNumOperands())
3170b57cec5SDimitry Andric       OpRC = TII->getRegClass(*II, IIOpNum, TRI, *MF);
3180b57cec5SDimitry Andric 
3190b57cec5SDimitry Andric     if (OpRC) {
320*81ad6265SDimitry Andric       unsigned MinNumRegs = MinRCSize;
321*81ad6265SDimitry Andric       // Don't apply any RC size limit for IMPLICIT_DEF. Each use has a unique
322*81ad6265SDimitry Andric       // virtual register.
323*81ad6265SDimitry Andric       if (Op.isMachineOpcode() &&
324*81ad6265SDimitry Andric           Op.getMachineOpcode() == TargetOpcode::IMPLICIT_DEF)
325*81ad6265SDimitry Andric         MinNumRegs = 0;
326*81ad6265SDimitry Andric 
3270b57cec5SDimitry Andric       const TargetRegisterClass *ConstrainedRC
328*81ad6265SDimitry Andric         = MRI->constrainRegClass(VReg, OpRC, MinNumRegs);
3290b57cec5SDimitry Andric       if (!ConstrainedRC) {
3300b57cec5SDimitry Andric         OpRC = TRI->getAllocatableClass(OpRC);
3310b57cec5SDimitry Andric         assert(OpRC && "Constraints cannot be fulfilled for allocation");
3328bcb0991SDimitry Andric         Register NewVReg = MRI->createVirtualRegister(OpRC);
3330b57cec5SDimitry Andric         BuildMI(*MBB, InsertPos, Op.getNode()->getDebugLoc(),
3340b57cec5SDimitry Andric                 TII->get(TargetOpcode::COPY), NewVReg).addReg(VReg);
3350b57cec5SDimitry Andric         VReg = NewVReg;
3360b57cec5SDimitry Andric       } else {
3370b57cec5SDimitry Andric         assert(ConstrainedRC->isAllocatable() &&
3380b57cec5SDimitry Andric            "Constraining an allocatable VReg produced an unallocatable class?");
3390b57cec5SDimitry Andric       }
3400b57cec5SDimitry Andric     }
3410b57cec5SDimitry Andric   }
3420b57cec5SDimitry Andric 
3430b57cec5SDimitry Andric   // If this value has only one use, that use is a kill. This is a
3440b57cec5SDimitry Andric   // conservative approximation. InstrEmitter does trivial coalescing
3450b57cec5SDimitry Andric   // with CopyFromReg nodes, so don't emit kill flags for them.
3460b57cec5SDimitry Andric   // Avoid kill flags on Schedule cloned nodes, since there will be
3470b57cec5SDimitry Andric   // multiple uses.
3480b57cec5SDimitry Andric   // Tied operands are never killed, so we need to check that. And that
3490b57cec5SDimitry Andric   // means we need to determine the index of the operand.
3500b57cec5SDimitry Andric   bool isKill = Op.hasOneUse() &&
3510b57cec5SDimitry Andric                 Op.getNode()->getOpcode() != ISD::CopyFromReg &&
3520b57cec5SDimitry Andric                 !IsDebug &&
3530b57cec5SDimitry Andric                 !(IsClone || IsCloned);
3540b57cec5SDimitry Andric   if (isKill) {
3550b57cec5SDimitry Andric     unsigned Idx = MIB->getNumOperands();
3560b57cec5SDimitry Andric     while (Idx > 0 &&
3570b57cec5SDimitry Andric            MIB->getOperand(Idx-1).isReg() &&
3580b57cec5SDimitry Andric            MIB->getOperand(Idx-1).isImplicit())
3590b57cec5SDimitry Andric       --Idx;
3600b57cec5SDimitry Andric     bool isTied = MCID.getOperandConstraint(Idx, MCOI::TIED_TO) != -1;
3610b57cec5SDimitry Andric     if (isTied)
3620b57cec5SDimitry Andric       isKill = false;
3630b57cec5SDimitry Andric   }
3640b57cec5SDimitry Andric 
3650b57cec5SDimitry Andric   MIB.addReg(VReg, getDefRegState(isOptDef) | getKillRegState(isKill) |
3660b57cec5SDimitry Andric              getDebugRegState(IsDebug));
3670b57cec5SDimitry Andric }
3680b57cec5SDimitry Andric 
3690b57cec5SDimitry Andric /// AddOperand - Add the specified operand to the specified machine instr.  II
3700b57cec5SDimitry Andric /// specifies the instruction information for the node, and IIOpNum is the
3710b57cec5SDimitry Andric /// operand number (in the II) that we are adding.
3720b57cec5SDimitry Andric void InstrEmitter::AddOperand(MachineInstrBuilder &MIB,
3730b57cec5SDimitry Andric                               SDValue Op,
3740b57cec5SDimitry Andric                               unsigned IIOpNum,
3750b57cec5SDimitry Andric                               const MCInstrDesc *II,
3765ffd83dbSDimitry Andric                               DenseMap<SDValue, Register> &VRBaseMap,
3770b57cec5SDimitry Andric                               bool IsDebug, bool IsClone, bool IsCloned) {
3780b57cec5SDimitry Andric   if (Op.isMachineOpcode()) {
3790b57cec5SDimitry Andric     AddRegisterOperand(MIB, Op, IIOpNum, II, VRBaseMap,
3800b57cec5SDimitry Andric                        IsDebug, IsClone, IsCloned);
3810b57cec5SDimitry Andric   } else if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3820b57cec5SDimitry Andric     MIB.addImm(C->getSExtValue());
3830b57cec5SDimitry Andric   } else if (ConstantFPSDNode *F = dyn_cast<ConstantFPSDNode>(Op)) {
3840b57cec5SDimitry Andric     MIB.addFPImm(F->getConstantFPValue());
3850b57cec5SDimitry Andric   } else if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Op)) {
3865ffd83dbSDimitry Andric     Register VReg = R->getReg();
3870b57cec5SDimitry Andric     MVT OpVT = Op.getSimpleValueType();
3880b57cec5SDimitry Andric     const TargetRegisterClass *IIRC =
3890b57cec5SDimitry Andric         II ? TRI->getAllocatableClass(TII->getRegClass(*II, IIOpNum, TRI, *MF))
3900b57cec5SDimitry Andric            : nullptr;
3910b57cec5SDimitry Andric     const TargetRegisterClass *OpRC =
3920b57cec5SDimitry Andric         TLI->isTypeLegal(OpVT)
3930b57cec5SDimitry Andric             ? TLI->getRegClassFor(OpVT,
3940b57cec5SDimitry Andric                                   Op.getNode()->isDivergent() ||
3950b57cec5SDimitry Andric                                       (IIRC && TRI->isDivergentRegClass(IIRC)))
3960b57cec5SDimitry Andric             : nullptr;
3970b57cec5SDimitry Andric 
3988bcb0991SDimitry Andric     if (OpRC && IIRC && OpRC != IIRC && Register::isVirtualRegister(VReg)) {
3998bcb0991SDimitry Andric       Register NewVReg = MRI->createVirtualRegister(IIRC);
4000b57cec5SDimitry Andric       BuildMI(*MBB, InsertPos, Op.getNode()->getDebugLoc(),
4010b57cec5SDimitry Andric                TII->get(TargetOpcode::COPY), NewVReg).addReg(VReg);
4020b57cec5SDimitry Andric       VReg = NewVReg;
4030b57cec5SDimitry Andric     }
4040b57cec5SDimitry Andric     // Turn additional physreg operands into implicit uses on non-variadic
4050b57cec5SDimitry Andric     // instructions. This is used by call and return instructions passing
4060b57cec5SDimitry Andric     // arguments in registers.
4070b57cec5SDimitry Andric     bool Imp = II && (IIOpNum >= II->getNumOperands() && !II->isVariadic());
4080b57cec5SDimitry Andric     MIB.addReg(VReg, getImplRegState(Imp));
4090b57cec5SDimitry Andric   } else if (RegisterMaskSDNode *RM = dyn_cast<RegisterMaskSDNode>(Op)) {
4100b57cec5SDimitry Andric     MIB.addRegMask(RM->getRegMask());
4110b57cec5SDimitry Andric   } else if (GlobalAddressSDNode *TGA = dyn_cast<GlobalAddressSDNode>(Op)) {
4120b57cec5SDimitry Andric     MIB.addGlobalAddress(TGA->getGlobal(), TGA->getOffset(),
4130b57cec5SDimitry Andric                          TGA->getTargetFlags());
4140b57cec5SDimitry Andric   } else if (BasicBlockSDNode *BBNode = dyn_cast<BasicBlockSDNode>(Op)) {
4150b57cec5SDimitry Andric     MIB.addMBB(BBNode->getBasicBlock());
4160b57cec5SDimitry Andric   } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op)) {
4170b57cec5SDimitry Andric     MIB.addFrameIndex(FI->getIndex());
4180b57cec5SDimitry Andric   } else if (JumpTableSDNode *JT = dyn_cast<JumpTableSDNode>(Op)) {
4190b57cec5SDimitry Andric     MIB.addJumpTableIndex(JT->getIndex(), JT->getTargetFlags());
4200b57cec5SDimitry Andric   } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op)) {
4210b57cec5SDimitry Andric     int Offset = CP->getOffset();
4225ffd83dbSDimitry Andric     Align Alignment = CP->getAlign();
4230b57cec5SDimitry Andric 
4240b57cec5SDimitry Andric     unsigned Idx;
4250b57cec5SDimitry Andric     MachineConstantPool *MCP = MF->getConstantPool();
4260b57cec5SDimitry Andric     if (CP->isMachineConstantPoolEntry())
4275ffd83dbSDimitry Andric       Idx = MCP->getConstantPoolIndex(CP->getMachineCPVal(), Alignment);
4280b57cec5SDimitry Andric     else
4295ffd83dbSDimitry Andric       Idx = MCP->getConstantPoolIndex(CP->getConstVal(), Alignment);
4300b57cec5SDimitry Andric     MIB.addConstantPoolIndex(Idx, Offset, CP->getTargetFlags());
4310b57cec5SDimitry Andric   } else if (ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op)) {
4320b57cec5SDimitry Andric     MIB.addExternalSymbol(ES->getSymbol(), ES->getTargetFlags());
4330b57cec5SDimitry Andric   } else if (auto *SymNode = dyn_cast<MCSymbolSDNode>(Op)) {
4340b57cec5SDimitry Andric     MIB.addSym(SymNode->getMCSymbol());
4350b57cec5SDimitry Andric   } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(Op)) {
4360b57cec5SDimitry Andric     MIB.addBlockAddress(BA->getBlockAddress(),
4370b57cec5SDimitry Andric                         BA->getOffset(),
4380b57cec5SDimitry Andric                         BA->getTargetFlags());
4390b57cec5SDimitry Andric   } else if (TargetIndexSDNode *TI = dyn_cast<TargetIndexSDNode>(Op)) {
4400b57cec5SDimitry Andric     MIB.addTargetIndex(TI->getIndex(), TI->getOffset(), TI->getTargetFlags());
4410b57cec5SDimitry Andric   } else {
4420b57cec5SDimitry Andric     assert(Op.getValueType() != MVT::Other &&
4430b57cec5SDimitry Andric            Op.getValueType() != MVT::Glue &&
4440b57cec5SDimitry Andric            "Chain and glue operands should occur at end of operand list!");
4450b57cec5SDimitry Andric     AddRegisterOperand(MIB, Op, IIOpNum, II, VRBaseMap,
4460b57cec5SDimitry Andric                        IsDebug, IsClone, IsCloned);
4470b57cec5SDimitry Andric   }
4480b57cec5SDimitry Andric }
4490b57cec5SDimitry Andric 
4505ffd83dbSDimitry Andric Register InstrEmitter::ConstrainForSubReg(Register VReg, unsigned SubIdx,
4510b57cec5SDimitry Andric                                           MVT VT, bool isDivergent, const DebugLoc &DL) {
4520b57cec5SDimitry Andric   const TargetRegisterClass *VRC = MRI->getRegClass(VReg);
4530b57cec5SDimitry Andric   const TargetRegisterClass *RC = TRI->getSubClassWithSubReg(VRC, SubIdx);
4540b57cec5SDimitry Andric 
4550b57cec5SDimitry Andric   // RC is a sub-class of VRC that supports SubIdx.  Try to constrain VReg
4560b57cec5SDimitry Andric   // within reason.
4570b57cec5SDimitry Andric   if (RC && RC != VRC)
4580b57cec5SDimitry Andric     RC = MRI->constrainRegClass(VReg, RC, MinRCSize);
4590b57cec5SDimitry Andric 
4600b57cec5SDimitry Andric   // VReg has been adjusted.  It can be used with SubIdx operands now.
4610b57cec5SDimitry Andric   if (RC)
4620b57cec5SDimitry Andric     return VReg;
4630b57cec5SDimitry Andric 
4640b57cec5SDimitry Andric   // VReg couldn't be reasonably constrained.  Emit a COPY to a new virtual
4650b57cec5SDimitry Andric   // register instead.
4660b57cec5SDimitry Andric   RC = TRI->getSubClassWithSubReg(TLI->getRegClassFor(VT, isDivergent), SubIdx);
4670b57cec5SDimitry Andric   assert(RC && "No legal register class for VT supports that SubIdx");
4688bcb0991SDimitry Andric   Register NewReg = MRI->createVirtualRegister(RC);
4690b57cec5SDimitry Andric   BuildMI(*MBB, InsertPos, DL, TII->get(TargetOpcode::COPY), NewReg)
4700b57cec5SDimitry Andric     .addReg(VReg);
4710b57cec5SDimitry Andric   return NewReg;
4720b57cec5SDimitry Andric }
4730b57cec5SDimitry Andric 
4740b57cec5SDimitry Andric /// EmitSubregNode - Generate machine code for subreg nodes.
4750b57cec5SDimitry Andric ///
4760b57cec5SDimitry Andric void InstrEmitter::EmitSubregNode(SDNode *Node,
4775ffd83dbSDimitry Andric                                   DenseMap<SDValue, Register> &VRBaseMap,
4780b57cec5SDimitry Andric                                   bool IsClone, bool IsCloned) {
4795ffd83dbSDimitry Andric   Register VRBase;
4800b57cec5SDimitry Andric   unsigned Opc = Node->getMachineOpcode();
4810b57cec5SDimitry Andric 
4820b57cec5SDimitry Andric   // If the node is only used by a CopyToReg and the dest reg is a vreg, use
4830b57cec5SDimitry Andric   // the CopyToReg'd destination register instead of creating a new vreg.
4840b57cec5SDimitry Andric   for (SDNode *User : Node->uses()) {
4850b57cec5SDimitry Andric     if (User->getOpcode() == ISD::CopyToReg &&
4860b57cec5SDimitry Andric         User->getOperand(2).getNode() == Node) {
4875ffd83dbSDimitry Andric       Register DestReg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
4885ffd83dbSDimitry Andric       if (DestReg.isVirtual()) {
4890b57cec5SDimitry Andric         VRBase = DestReg;
4900b57cec5SDimitry Andric         break;
4910b57cec5SDimitry Andric       }
4920b57cec5SDimitry Andric     }
4930b57cec5SDimitry Andric   }
4940b57cec5SDimitry Andric 
4950b57cec5SDimitry Andric   if (Opc == TargetOpcode::EXTRACT_SUBREG) {
4960b57cec5SDimitry Andric     // EXTRACT_SUBREG is lowered as %dst = COPY %src:sub.  There are no
4970b57cec5SDimitry Andric     // constraints on the %dst register, COPY can target all legal register
4980b57cec5SDimitry Andric     // classes.
4990b57cec5SDimitry Andric     unsigned SubIdx = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue();
5000b57cec5SDimitry Andric     const TargetRegisterClass *TRC =
5010b57cec5SDimitry Andric       TLI->getRegClassFor(Node->getSimpleValueType(0), Node->isDivergent());
5020b57cec5SDimitry Andric 
5035ffd83dbSDimitry Andric     Register Reg;
5040b57cec5SDimitry Andric     MachineInstr *DefMI;
5050b57cec5SDimitry Andric     RegisterSDNode *R = dyn_cast<RegisterSDNode>(Node->getOperand(0));
5068bcb0991SDimitry Andric     if (R && Register::isPhysicalRegister(R->getReg())) {
5070b57cec5SDimitry Andric       Reg = R->getReg();
5080b57cec5SDimitry Andric       DefMI = nullptr;
5090b57cec5SDimitry Andric     } else {
5100b57cec5SDimitry Andric       Reg = R ? R->getReg() : getVR(Node->getOperand(0), VRBaseMap);
5110b57cec5SDimitry Andric       DefMI = MRI->getVRegDef(Reg);
5120b57cec5SDimitry Andric     }
5130b57cec5SDimitry Andric 
5145ffd83dbSDimitry Andric     Register SrcReg, DstReg;
5155ffd83dbSDimitry Andric     unsigned DefSubIdx;
5160b57cec5SDimitry Andric     if (DefMI &&
5170b57cec5SDimitry Andric         TII->isCoalescableExtInstr(*DefMI, SrcReg, DstReg, DefSubIdx) &&
5180b57cec5SDimitry Andric         SubIdx == DefSubIdx &&
5190b57cec5SDimitry Andric         TRC == MRI->getRegClass(SrcReg)) {
5200b57cec5SDimitry Andric       // Optimize these:
5210b57cec5SDimitry Andric       // r1025 = s/zext r1024, 4
5220b57cec5SDimitry Andric       // r1026 = extract_subreg r1025, 4
5230b57cec5SDimitry Andric       // to a copy
5240b57cec5SDimitry Andric       // r1026 = copy r1024
5250b57cec5SDimitry Andric       VRBase = MRI->createVirtualRegister(TRC);
5260b57cec5SDimitry Andric       BuildMI(*MBB, InsertPos, Node->getDebugLoc(),
5270b57cec5SDimitry Andric               TII->get(TargetOpcode::COPY), VRBase).addReg(SrcReg);
5280b57cec5SDimitry Andric       MRI->clearKillFlags(SrcReg);
5290b57cec5SDimitry Andric     } else {
5300b57cec5SDimitry Andric       // Reg may not support a SubIdx sub-register, and we may need to
5310b57cec5SDimitry Andric       // constrain its register class or issue a COPY to a compatible register
5320b57cec5SDimitry Andric       // class.
5335ffd83dbSDimitry Andric       if (Reg.isVirtual())
5340b57cec5SDimitry Andric         Reg = ConstrainForSubReg(Reg, SubIdx,
5350b57cec5SDimitry Andric                                  Node->getOperand(0).getSimpleValueType(),
5360b57cec5SDimitry Andric                                  Node->isDivergent(), Node->getDebugLoc());
5370b57cec5SDimitry Andric       // Create the destreg if it is missing.
5385ffd83dbSDimitry Andric       if (!VRBase)
5390b57cec5SDimitry Andric         VRBase = MRI->createVirtualRegister(TRC);
5400b57cec5SDimitry Andric 
5410b57cec5SDimitry Andric       // Create the extract_subreg machine instruction.
5420b57cec5SDimitry Andric       MachineInstrBuilder CopyMI =
5430b57cec5SDimitry Andric           BuildMI(*MBB, InsertPos, Node->getDebugLoc(),
5440b57cec5SDimitry Andric                   TII->get(TargetOpcode::COPY), VRBase);
5455ffd83dbSDimitry Andric       if (Reg.isVirtual())
5460b57cec5SDimitry Andric         CopyMI.addReg(Reg, 0, SubIdx);
5470b57cec5SDimitry Andric       else
5480b57cec5SDimitry Andric         CopyMI.addReg(TRI->getSubReg(Reg, SubIdx));
5490b57cec5SDimitry Andric     }
5500b57cec5SDimitry Andric   } else if (Opc == TargetOpcode::INSERT_SUBREG ||
5510b57cec5SDimitry Andric              Opc == TargetOpcode::SUBREG_TO_REG) {
5520b57cec5SDimitry Andric     SDValue N0 = Node->getOperand(0);
5530b57cec5SDimitry Andric     SDValue N1 = Node->getOperand(1);
5540b57cec5SDimitry Andric     SDValue N2 = Node->getOperand(2);
5550b57cec5SDimitry Andric     unsigned SubIdx = cast<ConstantSDNode>(N2)->getZExtValue();
5560b57cec5SDimitry Andric 
5570b57cec5SDimitry Andric     // Figure out the register class to create for the destreg.  It should be
5580b57cec5SDimitry Andric     // the largest legal register class supporting SubIdx sub-registers.
5590b57cec5SDimitry Andric     // RegisterCoalescer will constrain it further if it decides to eliminate
5600b57cec5SDimitry Andric     // the INSERT_SUBREG instruction.
5610b57cec5SDimitry Andric     //
5620b57cec5SDimitry Andric     //   %dst = INSERT_SUBREG %src, %sub, SubIdx
5630b57cec5SDimitry Andric     //
5640b57cec5SDimitry Andric     // is lowered by TwoAddressInstructionPass to:
5650b57cec5SDimitry Andric     //
5660b57cec5SDimitry Andric     //   %dst = COPY %src
5670b57cec5SDimitry Andric     //   %dst:SubIdx = COPY %sub
5680b57cec5SDimitry Andric     //
5690b57cec5SDimitry Andric     // There is no constraint on the %src register class.
5700b57cec5SDimitry Andric     //
5710b57cec5SDimitry Andric     const TargetRegisterClass *SRC =
5720b57cec5SDimitry Andric         TLI->getRegClassFor(Node->getSimpleValueType(0), Node->isDivergent());
5730b57cec5SDimitry Andric     SRC = TRI->getSubClassWithSubReg(SRC, SubIdx);
5740b57cec5SDimitry Andric     assert(SRC && "No register class supports VT and SubIdx for INSERT_SUBREG");
5750b57cec5SDimitry Andric 
5760b57cec5SDimitry Andric     if (VRBase == 0 || !SRC->hasSubClassEq(MRI->getRegClass(VRBase)))
5770b57cec5SDimitry Andric       VRBase = MRI->createVirtualRegister(SRC);
5780b57cec5SDimitry Andric 
5790b57cec5SDimitry Andric     // Create the insert_subreg or subreg_to_reg machine instruction.
5800b57cec5SDimitry Andric     MachineInstrBuilder MIB =
5810b57cec5SDimitry Andric       BuildMI(*MF, Node->getDebugLoc(), TII->get(Opc), VRBase);
5820b57cec5SDimitry Andric 
5830b57cec5SDimitry Andric     // If creating a subreg_to_reg, then the first input operand
5840b57cec5SDimitry Andric     // is an implicit value immediate, otherwise it's a register
5850b57cec5SDimitry Andric     if (Opc == TargetOpcode::SUBREG_TO_REG) {
5860b57cec5SDimitry Andric       const ConstantSDNode *SD = cast<ConstantSDNode>(N0);
5870b57cec5SDimitry Andric       MIB.addImm(SD->getZExtValue());
5880b57cec5SDimitry Andric     } else
5890b57cec5SDimitry Andric       AddOperand(MIB, N0, 0, nullptr, VRBaseMap, /*IsDebug=*/false,
5900b57cec5SDimitry Andric                  IsClone, IsCloned);
5910b57cec5SDimitry Andric     // Add the subregister being inserted
5920b57cec5SDimitry Andric     AddOperand(MIB, N1, 0, nullptr, VRBaseMap, /*IsDebug=*/false,
5930b57cec5SDimitry Andric                IsClone, IsCloned);
5940b57cec5SDimitry Andric     MIB.addImm(SubIdx);
5950b57cec5SDimitry Andric     MBB->insert(InsertPos, MIB);
5960b57cec5SDimitry Andric   } else
5970b57cec5SDimitry Andric     llvm_unreachable("Node is not insert_subreg, extract_subreg, or subreg_to_reg");
5980b57cec5SDimitry Andric 
5990b57cec5SDimitry Andric   SDValue Op(Node, 0);
6000b57cec5SDimitry Andric   bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second;
6010b57cec5SDimitry Andric   (void)isNew; // Silence compiler warning.
6020b57cec5SDimitry Andric   assert(isNew && "Node emitted out of order - early");
6030b57cec5SDimitry Andric }
6040b57cec5SDimitry Andric 
6050b57cec5SDimitry Andric /// EmitCopyToRegClassNode - Generate machine code for COPY_TO_REGCLASS nodes.
6060b57cec5SDimitry Andric /// COPY_TO_REGCLASS is just a normal copy, except that the destination
6070b57cec5SDimitry Andric /// register is constrained to be in a particular register class.
6080b57cec5SDimitry Andric ///
6090b57cec5SDimitry Andric void
6100b57cec5SDimitry Andric InstrEmitter::EmitCopyToRegClassNode(SDNode *Node,
6115ffd83dbSDimitry Andric                                      DenseMap<SDValue, Register> &VRBaseMap) {
6120b57cec5SDimitry Andric   unsigned VReg = getVR(Node->getOperand(0), VRBaseMap);
6130b57cec5SDimitry Andric 
6140b57cec5SDimitry Andric   // Create the new VReg in the destination class and emit a copy.
6150b57cec5SDimitry Andric   unsigned DstRCIdx = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue();
6160b57cec5SDimitry Andric   const TargetRegisterClass *DstRC =
6170b57cec5SDimitry Andric     TRI->getAllocatableClass(TRI->getRegClass(DstRCIdx));
6188bcb0991SDimitry Andric   Register NewVReg = MRI->createVirtualRegister(DstRC);
6190b57cec5SDimitry Andric   BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TargetOpcode::COPY),
6200b57cec5SDimitry Andric     NewVReg).addReg(VReg);
6210b57cec5SDimitry Andric 
6220b57cec5SDimitry Andric   SDValue Op(Node, 0);
6230b57cec5SDimitry Andric   bool isNew = VRBaseMap.insert(std::make_pair(Op, NewVReg)).second;
6240b57cec5SDimitry Andric   (void)isNew; // Silence compiler warning.
6250b57cec5SDimitry Andric   assert(isNew && "Node emitted out of order - early");
6260b57cec5SDimitry Andric }
6270b57cec5SDimitry Andric 
6280b57cec5SDimitry Andric /// EmitRegSequence - Generate machine code for REG_SEQUENCE nodes.
6290b57cec5SDimitry Andric ///
6300b57cec5SDimitry Andric void InstrEmitter::EmitRegSequence(SDNode *Node,
6315ffd83dbSDimitry Andric                                   DenseMap<SDValue, Register> &VRBaseMap,
6320b57cec5SDimitry Andric                                   bool IsClone, bool IsCloned) {
6330b57cec5SDimitry Andric   unsigned DstRCIdx = cast<ConstantSDNode>(Node->getOperand(0))->getZExtValue();
6340b57cec5SDimitry Andric   const TargetRegisterClass *RC = TRI->getRegClass(DstRCIdx);
6358bcb0991SDimitry Andric   Register NewVReg = MRI->createVirtualRegister(TRI->getAllocatableClass(RC));
6360b57cec5SDimitry Andric   const MCInstrDesc &II = TII->get(TargetOpcode::REG_SEQUENCE);
6370b57cec5SDimitry Andric   MachineInstrBuilder MIB = BuildMI(*MF, Node->getDebugLoc(), II, NewVReg);
6380b57cec5SDimitry Andric   unsigned NumOps = Node->getNumOperands();
6390b57cec5SDimitry Andric   // If the input pattern has a chain, then the root of the corresponding
6400b57cec5SDimitry Andric   // output pattern will get a chain as well. This can happen to be a
6410b57cec5SDimitry Andric   // REG_SEQUENCE (which is not "guarded" by countOperands/CountResults).
6420b57cec5SDimitry Andric   if (NumOps && Node->getOperand(NumOps-1).getValueType() == MVT::Other)
6430b57cec5SDimitry Andric     --NumOps; // Ignore chain if it exists.
6440b57cec5SDimitry Andric 
6450b57cec5SDimitry Andric   assert((NumOps & 1) == 1 &&
6460b57cec5SDimitry Andric          "REG_SEQUENCE must have an odd number of operands!");
6470b57cec5SDimitry Andric   for (unsigned i = 1; i != NumOps; ++i) {
6480b57cec5SDimitry Andric     SDValue Op = Node->getOperand(i);
6490b57cec5SDimitry Andric     if ((i & 1) == 0) {
6500b57cec5SDimitry Andric       RegisterSDNode *R = dyn_cast<RegisterSDNode>(Node->getOperand(i-1));
6510b57cec5SDimitry Andric       // Skip physical registers as they don't have a vreg to get and we'll
6520b57cec5SDimitry Andric       // insert copies for them in TwoAddressInstructionPass anyway.
6538bcb0991SDimitry Andric       if (!R || !Register::isPhysicalRegister(R->getReg())) {
6540b57cec5SDimitry Andric         unsigned SubIdx = cast<ConstantSDNode>(Op)->getZExtValue();
6550b57cec5SDimitry Andric         unsigned SubReg = getVR(Node->getOperand(i-1), VRBaseMap);
6560b57cec5SDimitry Andric         const TargetRegisterClass *TRC = MRI->getRegClass(SubReg);
6570b57cec5SDimitry Andric         const TargetRegisterClass *SRC =
6580b57cec5SDimitry Andric         TRI->getMatchingSuperRegClass(RC, TRC, SubIdx);
6590b57cec5SDimitry Andric         if (SRC && SRC != RC) {
6600b57cec5SDimitry Andric           MRI->setRegClass(NewVReg, SRC);
6610b57cec5SDimitry Andric           RC = SRC;
6620b57cec5SDimitry Andric         }
6630b57cec5SDimitry Andric       }
6640b57cec5SDimitry Andric     }
6650b57cec5SDimitry Andric     AddOperand(MIB, Op, i+1, &II, VRBaseMap, /*IsDebug=*/false,
6660b57cec5SDimitry Andric                IsClone, IsCloned);
6670b57cec5SDimitry Andric   }
6680b57cec5SDimitry Andric 
6690b57cec5SDimitry Andric   MBB->insert(InsertPos, MIB);
6700b57cec5SDimitry Andric   SDValue Op(Node, 0);
6710b57cec5SDimitry Andric   bool isNew = VRBaseMap.insert(std::make_pair(Op, NewVReg)).second;
6720b57cec5SDimitry Andric   (void)isNew; // Silence compiler warning.
6730b57cec5SDimitry Andric   assert(isNew && "Node emitted out of order - early");
6740b57cec5SDimitry Andric }
6750b57cec5SDimitry Andric 
6760b57cec5SDimitry Andric /// EmitDbgValue - Generate machine instruction for a dbg_value node.
6770b57cec5SDimitry Andric ///
6780b57cec5SDimitry Andric MachineInstr *
6790b57cec5SDimitry Andric InstrEmitter::EmitDbgValue(SDDbgValue *SD,
6805ffd83dbSDimitry Andric                            DenseMap<SDValue, Register> &VRBaseMap) {
6810b57cec5SDimitry Andric   MDNode *Var = SD->getVariable();
68213138422SDimitry Andric   MDNode *Expr = SD->getExpression();
6830b57cec5SDimitry Andric   DebugLoc DL = SD->getDebugLoc();
6840b57cec5SDimitry Andric   assert(cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) &&
6850b57cec5SDimitry Andric          "Expected inlined-at fields to agree");
6860b57cec5SDimitry Andric 
6870b57cec5SDimitry Andric   SD->setIsEmitted();
6880b57cec5SDimitry Andric 
689fe6060f1SDimitry Andric   ArrayRef<SDDbgOperand> LocationOps = SD->getLocationOps();
690fe6060f1SDimitry Andric   assert(!LocationOps.empty() && "dbg_value with no location operands?");
691fe6060f1SDimitry Andric 
692fe6060f1SDimitry Andric   if (SD->isInvalidated())
693fe6060f1SDimitry Andric     return EmitDbgNoLocation(SD);
694fe6060f1SDimitry Andric 
695fe6060f1SDimitry Andric   // Emit variadic dbg_value nodes as DBG_VALUE_LIST.
696fe6060f1SDimitry Andric   if (SD->isVariadic()) {
697fe6060f1SDimitry Andric     // DBG_VALUE_LIST := "DBG_VALUE_LIST" var, expression, loc (, loc)*
698fe6060f1SDimitry Andric     const MCInstrDesc &DbgValDesc = TII->get(TargetOpcode::DBG_VALUE_LIST);
699fe6060f1SDimitry Andric     // Build the DBG_VALUE_LIST instruction base.
700fe6060f1SDimitry Andric     auto MIB = BuildMI(*MF, DL, DbgValDesc);
7010b57cec5SDimitry Andric     MIB.addMetadata(Var);
7020b57cec5SDimitry Andric     MIB.addMetadata(Expr);
703fe6060f1SDimitry Andric     AddDbgValueLocationOps(MIB, DbgValDesc, LocationOps, VRBaseMap);
7040b57cec5SDimitry Andric     return &*MIB;
7050b57cec5SDimitry Andric   }
7060b57cec5SDimitry Andric 
707e8d8bef9SDimitry Andric   // Attempt to produce a DBG_INSTR_REF if we've been asked to.
708fe6060f1SDimitry Andric   // We currently exclude the possibility of instruction references for
709fe6060f1SDimitry Andric   // variadic nodes; if at some point we enable them, this should be moved
710fe6060f1SDimitry Andric   // above the variadic block.
711e8d8bef9SDimitry Andric   if (EmitDebugInstrRefs)
712e8d8bef9SDimitry Andric     if (auto *InstrRef = EmitDbgInstrRef(SD, VRBaseMap))
713e8d8bef9SDimitry Andric       return InstrRef;
714e8d8bef9SDimitry Andric 
715fe6060f1SDimitry Andric   return EmitDbgValueFromSingleOp(SD, VRBaseMap);
7160b57cec5SDimitry Andric }
717fe6060f1SDimitry Andric 
718fe6060f1SDimitry Andric void InstrEmitter::AddDbgValueLocationOps(
719fe6060f1SDimitry Andric     MachineInstrBuilder &MIB, const MCInstrDesc &DbgValDesc,
720fe6060f1SDimitry Andric     ArrayRef<SDDbgOperand> LocationOps,
721fe6060f1SDimitry Andric     DenseMap<SDValue, Register> &VRBaseMap) {
722fe6060f1SDimitry Andric   for (const SDDbgOperand &Op : LocationOps) {
723fe6060f1SDimitry Andric     switch (Op.getKind()) {
724fe6060f1SDimitry Andric     case SDDbgOperand::FRAMEIX:
725fe6060f1SDimitry Andric       MIB.addFrameIndex(Op.getFrameIx());
726fe6060f1SDimitry Andric       break;
727fe6060f1SDimitry Andric     case SDDbgOperand::VREG:
728349cc55cSDimitry Andric       MIB.addReg(Op.getVReg());
729fe6060f1SDimitry Andric       break;
730fe6060f1SDimitry Andric     case SDDbgOperand::SDNODE: {
731fe6060f1SDimitry Andric       SDValue V = SDValue(Op.getSDNode(), Op.getResNo());
7320b57cec5SDimitry Andric       // It's possible we replaced this SDNode with other(s) and therefore
7330b57cec5SDimitry Andric       // didn't generate code for it. It's better to catch these cases where
7340b57cec5SDimitry Andric       // they happen and transfer the debug info, but trying to guarantee that
7350b57cec5SDimitry Andric       // in all cases would be very fragile; this is a safeguard for any
7360b57cec5SDimitry Andric       // that were missed.
737fe6060f1SDimitry Andric       if (VRBaseMap.count(V) == 0)
7380b57cec5SDimitry Andric         MIB.addReg(0U); // undef
7390b57cec5SDimitry Andric       else
740fe6060f1SDimitry Andric         AddOperand(MIB, V, (*MIB).getNumOperands(), &DbgValDesc, VRBaseMap,
7410b57cec5SDimitry Andric                    /*IsDebug=*/true, /*IsClone=*/false, /*IsCloned=*/false);
742fe6060f1SDimitry Andric     } break;
743fe6060f1SDimitry Andric     case SDDbgOperand::CONST: {
744fe6060f1SDimitry Andric       const Value *V = Op.getConst();
7450b57cec5SDimitry Andric       if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
7460b57cec5SDimitry Andric         if (CI->getBitWidth() > 64)
7470b57cec5SDimitry Andric           MIB.addCImm(CI);
7480b57cec5SDimitry Andric         else
7490b57cec5SDimitry Andric           MIB.addImm(CI->getSExtValue());
7500b57cec5SDimitry Andric       } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
7510b57cec5SDimitry Andric         MIB.addFPImm(CF);
7520b57cec5SDimitry Andric       } else if (isa<ConstantPointerNull>(V)) {
7530b57cec5SDimitry Andric         // Note: This assumes that all nullptr constants are zero-valued.
7540b57cec5SDimitry Andric         MIB.addImm(0);
7550b57cec5SDimitry Andric       } else {
7560b57cec5SDimitry Andric         // Could be an Undef. In any case insert an Undef so we can see what we
7570b57cec5SDimitry Andric         // dropped.
7580b57cec5SDimitry Andric         MIB.addReg(0U);
7590b57cec5SDimitry Andric       }
760fe6060f1SDimitry Andric     } break;
7610b57cec5SDimitry Andric     }
762fe6060f1SDimitry Andric   }
7630b57cec5SDimitry Andric }
7640b57cec5SDimitry Andric 
7650b57cec5SDimitry Andric MachineInstr *
766e8d8bef9SDimitry Andric InstrEmitter::EmitDbgInstrRef(SDDbgValue *SD,
767e8d8bef9SDimitry Andric                               DenseMap<SDValue, Register> &VRBaseMap) {
768fe6060f1SDimitry Andric   assert(!SD->isVariadic());
769fe6060f1SDimitry Andric   SDDbgOperand DbgOperand = SD->getLocationOps()[0];
770e8d8bef9SDimitry Andric   MDNode *Var = SD->getVariable();
7714824e7fdSDimitry Andric   DIExpression *Expr = (DIExpression*)SD->getExpression();
772e8d8bef9SDimitry Andric   DebugLoc DL = SD->getDebugLoc();
773fe6060f1SDimitry Andric   const MCInstrDesc &RefII = TII->get(TargetOpcode::DBG_INSTR_REF);
774fe6060f1SDimitry Andric 
775fe6060f1SDimitry Andric   // Handle variable locations that don't actually depend on the instructions
776fe6060f1SDimitry Andric   // in the program: constants and stack locations.
777fe6060f1SDimitry Andric   if (DbgOperand.getKind() == SDDbgOperand::FRAMEIX ||
778fe6060f1SDimitry Andric       DbgOperand.getKind() == SDDbgOperand::CONST)
779fe6060f1SDimitry Andric     return EmitDbgValueFromSingleOp(SD, VRBaseMap);
780fe6060f1SDimitry Andric 
7814824e7fdSDimitry Andric   // Immediately fold any indirectness from the LLVM-IR intrinsic into the
7824824e7fdSDimitry Andric   // expression:
7834824e7fdSDimitry Andric   if (SD->isIndirect()) {
7844824e7fdSDimitry Andric     std::vector<uint64_t> Elts = {dwarf::DW_OP_deref};
7854824e7fdSDimitry Andric     Expr = DIExpression::append(Expr, Elts);
7864824e7fdSDimitry Andric   }
7874824e7fdSDimitry Andric 
788fe6060f1SDimitry Andric   // It may not be immediately possible to identify the MachineInstr that
789fe6060f1SDimitry Andric   // defines a VReg, it can depend for example on the order blocks are
790fe6060f1SDimitry Andric   // emitted in. When this happens, or when further analysis is needed later,
791fe6060f1SDimitry Andric   // produce an instruction like this:
792fe6060f1SDimitry Andric   //
793fe6060f1SDimitry Andric   //    DBG_INSTR_REF %0:gr64, 0, !123, !456
794fe6060f1SDimitry Andric   //
795fe6060f1SDimitry Andric   // i.e., point the instruction at the vreg, and patch it up later in
796fe6060f1SDimitry Andric   // MachineFunction::finalizeDebugInstrRefs.
797fe6060f1SDimitry Andric   auto EmitHalfDoneInstrRef = [&](unsigned VReg) -> MachineInstr * {
798fe6060f1SDimitry Andric     auto MIB = BuildMI(*MF, DL, RefII);
799fe6060f1SDimitry Andric     MIB.addReg(VReg);
800fe6060f1SDimitry Andric     MIB.addImm(0);
801fe6060f1SDimitry Andric     MIB.addMetadata(Var);
802fe6060f1SDimitry Andric     MIB.addMetadata(Expr);
803fe6060f1SDimitry Andric     return MIB;
804fe6060f1SDimitry Andric   };
805fe6060f1SDimitry Andric 
806fe6060f1SDimitry Andric   // Try to find both the defined register and the instruction defining it.
807fe6060f1SDimitry Andric   MachineInstr *DefMI = nullptr;
808fe6060f1SDimitry Andric   unsigned VReg;
809fe6060f1SDimitry Andric 
810fe6060f1SDimitry Andric   if (DbgOperand.getKind() == SDDbgOperand::VREG) {
811fe6060f1SDimitry Andric     VReg = DbgOperand.getVReg();
812fe6060f1SDimitry Andric 
813fe6060f1SDimitry Andric     // No definition means that block hasn't been emitted yet. Leave a vreg
814fe6060f1SDimitry Andric     // reference to be fixed later.
815fe6060f1SDimitry Andric     if (!MRI->hasOneDef(VReg))
816fe6060f1SDimitry Andric       return EmitHalfDoneInstrRef(VReg);
817fe6060f1SDimitry Andric 
818fe6060f1SDimitry Andric     DefMI = &*MRI->def_instr_begin(VReg);
819fe6060f1SDimitry Andric   } else {
820fe6060f1SDimitry Andric     assert(DbgOperand.getKind() == SDDbgOperand::SDNODE);
821fe6060f1SDimitry Andric     // Look up the corresponding VReg for the given SDNode, if any.
822fe6060f1SDimitry Andric     SDNode *Node = DbgOperand.getSDNode();
823fe6060f1SDimitry Andric     SDValue Op = SDValue(Node, DbgOperand.getResNo());
824fe6060f1SDimitry Andric     DenseMap<SDValue, Register>::iterator I = VRBaseMap.find(Op);
825fe6060f1SDimitry Andric     // No VReg -> produce a DBG_VALUE $noreg instead.
826fe6060f1SDimitry Andric     if (I==VRBaseMap.end())
827fe6060f1SDimitry Andric       return EmitDbgNoLocation(SD);
828e8d8bef9SDimitry Andric 
829e8d8bef9SDimitry Andric     // Try to pick out a defining instruction at this point.
830fe6060f1SDimitry Andric     VReg = getVR(Op, VRBaseMap);
831e8d8bef9SDimitry Andric 
832fe6060f1SDimitry Andric     // Again, if there's no instruction defining the VReg right now, fix it up
833fe6060f1SDimitry Andric     // later.
834e8d8bef9SDimitry Andric     if (!MRI->hasOneDef(VReg))
835fe6060f1SDimitry Andric       return EmitHalfDoneInstrRef(VReg);
836e8d8bef9SDimitry Andric 
837fe6060f1SDimitry Andric     DefMI = &*MRI->def_instr_begin(VReg);
838fe6060f1SDimitry Andric   }
839e8d8bef9SDimitry Andric 
840fe6060f1SDimitry Andric   // Avoid copy like instructions: they don't define values, only move them.
841fe6060f1SDimitry Andric   // Leave a virtual-register reference until it can be fixed up later, to find
842fe6060f1SDimitry Andric   // the underlying value definition.
843fe6060f1SDimitry Andric   if (DefMI->isCopyLike() || TII->isCopyInstr(*DefMI))
844fe6060f1SDimitry Andric     return EmitHalfDoneInstrRef(VReg);
845fe6060f1SDimitry Andric 
846e8d8bef9SDimitry Andric   auto MIB = BuildMI(*MF, DL, RefII);
847e8d8bef9SDimitry Andric 
848fe6060f1SDimitry Andric   // Find the operand number which defines the specified VReg.
849e8d8bef9SDimitry Andric   unsigned OperandIdx = 0;
850fe6060f1SDimitry Andric   for (const auto &MO : DefMI->operands()) {
851e8d8bef9SDimitry Andric     if (MO.isReg() && MO.isDef() && MO.getReg() == VReg)
852e8d8bef9SDimitry Andric       break;
853e8d8bef9SDimitry Andric     ++OperandIdx;
854e8d8bef9SDimitry Andric   }
855fe6060f1SDimitry Andric   assert(OperandIdx < DefMI->getNumOperands());
856e8d8bef9SDimitry Andric 
857e8d8bef9SDimitry Andric   // Make the DBG_INSTR_REF refer to that instruction, and that operand.
858fe6060f1SDimitry Andric   unsigned InstrNum = DefMI->getDebugInstrNum();
859e8d8bef9SDimitry Andric   MIB.addImm(InstrNum);
860e8d8bef9SDimitry Andric   MIB.addImm(OperandIdx);
861e8d8bef9SDimitry Andric   MIB.addMetadata(Var);
862e8d8bef9SDimitry Andric   MIB.addMetadata(Expr);
863fe6060f1SDimitry Andric   return &*MIB;
864fe6060f1SDimitry Andric }
865fe6060f1SDimitry Andric 
866fe6060f1SDimitry Andric MachineInstr *InstrEmitter::EmitDbgNoLocation(SDDbgValue *SD) {
867fe6060f1SDimitry Andric   // An invalidated SDNode must generate an undef DBG_VALUE: although the
868fe6060f1SDimitry Andric   // original value is no longer computed, earlier DBG_VALUEs live ranges
869fe6060f1SDimitry Andric   // must not leak into later code.
870fe6060f1SDimitry Andric   MDNode *Var = SD->getVariable();
871fe6060f1SDimitry Andric   MDNode *Expr = SD->getExpression();
872fe6060f1SDimitry Andric   DebugLoc DL = SD->getDebugLoc();
873fe6060f1SDimitry Andric   auto MIB = BuildMI(*MF, DL, TII->get(TargetOpcode::DBG_VALUE));
874fe6060f1SDimitry Andric   MIB.addReg(0U);
875349cc55cSDimitry Andric   MIB.addReg(0U);
876fe6060f1SDimitry Andric   MIB.addMetadata(Var);
877fe6060f1SDimitry Andric   MIB.addMetadata(Expr);
878fe6060f1SDimitry Andric   return &*MIB;
879fe6060f1SDimitry Andric }
880fe6060f1SDimitry Andric 
881fe6060f1SDimitry Andric MachineInstr *
882fe6060f1SDimitry Andric InstrEmitter::EmitDbgValueFromSingleOp(SDDbgValue *SD,
883fe6060f1SDimitry Andric                                        DenseMap<SDValue, Register> &VRBaseMap) {
884fe6060f1SDimitry Andric   MDNode *Var = SD->getVariable();
885349cc55cSDimitry Andric   DIExpression *Expr = SD->getExpression();
886fe6060f1SDimitry Andric   DebugLoc DL = SD->getDebugLoc();
887fe6060f1SDimitry Andric   const MCInstrDesc &II = TII->get(TargetOpcode::DBG_VALUE);
888fe6060f1SDimitry Andric 
889fe6060f1SDimitry Andric   assert(SD->getLocationOps().size() == 1 &&
890fe6060f1SDimitry Andric          "Non variadic dbg_value should have only one location op");
891fe6060f1SDimitry Andric 
892349cc55cSDimitry Andric   // See about constant-folding the expression.
893349cc55cSDimitry Andric   // Copy the location operand in case we replace it.
894349cc55cSDimitry Andric   SmallVector<SDDbgOperand, 1> LocationOps(1, SD->getLocationOps()[0]);
895349cc55cSDimitry Andric   if (Expr && LocationOps[0].getKind() == SDDbgOperand::CONST) {
896349cc55cSDimitry Andric     const Value *V = LocationOps[0].getConst();
897349cc55cSDimitry Andric     if (auto *C = dyn_cast<ConstantInt>(V)) {
898349cc55cSDimitry Andric       std::tie(Expr, C) = Expr->constantFold(C);
899349cc55cSDimitry Andric       LocationOps[0] = SDDbgOperand::fromConst(C);
900349cc55cSDimitry Andric     }
901349cc55cSDimitry Andric   }
902349cc55cSDimitry Andric 
903fe6060f1SDimitry Andric   // Emit non-variadic dbg_value nodes as DBG_VALUE.
904fe6060f1SDimitry Andric   // DBG_VALUE := "DBG_VALUE" loc, isIndirect, var, expr
905fe6060f1SDimitry Andric   auto MIB = BuildMI(*MF, DL, II);
906349cc55cSDimitry Andric   AddDbgValueLocationOps(MIB, II, LocationOps, VRBaseMap);
907fe6060f1SDimitry Andric 
908fe6060f1SDimitry Andric   if (SD->isIndirect())
909fe6060f1SDimitry Andric     MIB.addImm(0U);
910fe6060f1SDimitry Andric   else
911349cc55cSDimitry Andric     MIB.addReg(0U);
912fe6060f1SDimitry Andric 
913fe6060f1SDimitry Andric   return MIB.addMetadata(Var).addMetadata(Expr);
914e8d8bef9SDimitry Andric }
915e8d8bef9SDimitry Andric 
916e8d8bef9SDimitry Andric MachineInstr *
9170b57cec5SDimitry Andric InstrEmitter::EmitDbgLabel(SDDbgLabel *SD) {
9180b57cec5SDimitry Andric   MDNode *Label = SD->getLabel();
9190b57cec5SDimitry Andric   DebugLoc DL = SD->getDebugLoc();
9200b57cec5SDimitry Andric   assert(cast<DILabel>(Label)->isValidLocationForIntrinsic(DL) &&
9210b57cec5SDimitry Andric          "Expected inlined-at fields to agree");
9220b57cec5SDimitry Andric 
9230b57cec5SDimitry Andric   const MCInstrDesc &II = TII->get(TargetOpcode::DBG_LABEL);
9240b57cec5SDimitry Andric   MachineInstrBuilder MIB = BuildMI(*MF, DL, II);
9250b57cec5SDimitry Andric   MIB.addMetadata(Label);
9260b57cec5SDimitry Andric 
9270b57cec5SDimitry Andric   return &*MIB;
9280b57cec5SDimitry Andric }
9290b57cec5SDimitry Andric 
9300b57cec5SDimitry Andric /// EmitMachineNode - Generate machine code for a target-specific node and
9310b57cec5SDimitry Andric /// needed dependencies.
9320b57cec5SDimitry Andric ///
9330b57cec5SDimitry Andric void InstrEmitter::
9340b57cec5SDimitry Andric EmitMachineNode(SDNode *Node, bool IsClone, bool IsCloned,
9355ffd83dbSDimitry Andric                 DenseMap<SDValue, Register> &VRBaseMap) {
9360b57cec5SDimitry Andric   unsigned Opc = Node->getMachineOpcode();
9370b57cec5SDimitry Andric 
9380b57cec5SDimitry Andric   // Handle subreg insert/extract specially
9390b57cec5SDimitry Andric   if (Opc == TargetOpcode::EXTRACT_SUBREG ||
9400b57cec5SDimitry Andric       Opc == TargetOpcode::INSERT_SUBREG ||
9410b57cec5SDimitry Andric       Opc == TargetOpcode::SUBREG_TO_REG) {
9420b57cec5SDimitry Andric     EmitSubregNode(Node, VRBaseMap, IsClone, IsCloned);
9430b57cec5SDimitry Andric     return;
9440b57cec5SDimitry Andric   }
9450b57cec5SDimitry Andric 
9460b57cec5SDimitry Andric   // Handle COPY_TO_REGCLASS specially.
9470b57cec5SDimitry Andric   if (Opc == TargetOpcode::COPY_TO_REGCLASS) {
9480b57cec5SDimitry Andric     EmitCopyToRegClassNode(Node, VRBaseMap);
9490b57cec5SDimitry Andric     return;
9500b57cec5SDimitry Andric   }
9510b57cec5SDimitry Andric 
9520b57cec5SDimitry Andric   // Handle REG_SEQUENCE specially.
9530b57cec5SDimitry Andric   if (Opc == TargetOpcode::REG_SEQUENCE) {
9540b57cec5SDimitry Andric     EmitRegSequence(Node, VRBaseMap, IsClone, IsCloned);
9550b57cec5SDimitry Andric     return;
9560b57cec5SDimitry Andric   }
9570b57cec5SDimitry Andric 
9580b57cec5SDimitry Andric   if (Opc == TargetOpcode::IMPLICIT_DEF)
9590b57cec5SDimitry Andric     // We want a unique VR for each IMPLICIT_DEF use.
9600b57cec5SDimitry Andric     return;
9610b57cec5SDimitry Andric 
9620b57cec5SDimitry Andric   const MCInstrDesc &II = TII->get(Opc);
9630b57cec5SDimitry Andric   unsigned NumResults = CountResults(Node);
9640b57cec5SDimitry Andric   unsigned NumDefs = II.getNumDefs();
9650b57cec5SDimitry Andric   const MCPhysReg *ScratchRegs = nullptr;
9660b57cec5SDimitry Andric 
9670b57cec5SDimitry Andric   // Handle STACKMAP and PATCHPOINT specially and then use the generic code.
9680b57cec5SDimitry Andric   if (Opc == TargetOpcode::STACKMAP || Opc == TargetOpcode::PATCHPOINT) {
9690b57cec5SDimitry Andric     // Stackmaps do not have arguments and do not preserve their calling
9700b57cec5SDimitry Andric     // convention. However, to simplify runtime support, they clobber the same
9710b57cec5SDimitry Andric     // scratch registers as AnyRegCC.
9720b57cec5SDimitry Andric     unsigned CC = CallingConv::AnyReg;
9730b57cec5SDimitry Andric     if (Opc == TargetOpcode::PATCHPOINT) {
9740b57cec5SDimitry Andric       CC = Node->getConstantOperandVal(PatchPointOpers::CCPos);
9750b57cec5SDimitry Andric       NumDefs = NumResults;
9760b57cec5SDimitry Andric     }
9770b57cec5SDimitry Andric     ScratchRegs = TLI->getScratchRegisters((CallingConv::ID) CC);
978e8d8bef9SDimitry Andric   } else if (Opc == TargetOpcode::STATEPOINT) {
979e8d8bef9SDimitry Andric     NumDefs = NumResults;
9800b57cec5SDimitry Andric   }
9810b57cec5SDimitry Andric 
9820b57cec5SDimitry Andric   unsigned NumImpUses = 0;
9830b57cec5SDimitry Andric   unsigned NodeOperands =
9840b57cec5SDimitry Andric     countOperands(Node, II.getNumOperands() - NumDefs, NumImpUses);
9855ffd83dbSDimitry Andric   bool HasVRegVariadicDefs = !MF->getTarget().usesPhysRegsForValues() &&
9865ffd83dbSDimitry Andric                              II.isVariadic() && II.variadicOpsAreDefs();
9875ffd83dbSDimitry Andric   bool HasPhysRegOuts = NumResults > NumDefs &&
9885ffd83dbSDimitry Andric                         II.getImplicitDefs() != nullptr && !HasVRegVariadicDefs;
9890b57cec5SDimitry Andric #ifndef NDEBUG
9900b57cec5SDimitry Andric   unsigned NumMIOperands = NodeOperands + NumResults;
9910b57cec5SDimitry Andric   if (II.isVariadic())
9920b57cec5SDimitry Andric     assert(NumMIOperands >= II.getNumOperands() &&
9930b57cec5SDimitry Andric            "Too few operands for a variadic node!");
9940b57cec5SDimitry Andric   else
9950b57cec5SDimitry Andric     assert(NumMIOperands >= II.getNumOperands() &&
9960b57cec5SDimitry Andric            NumMIOperands <= II.getNumOperands() + II.getNumImplicitDefs() +
9970b57cec5SDimitry Andric                             NumImpUses &&
9980b57cec5SDimitry Andric            "#operands for dag node doesn't match .td file!");
9990b57cec5SDimitry Andric #endif
10000b57cec5SDimitry Andric 
10010b57cec5SDimitry Andric   // Create the new machine instruction.
10020b57cec5SDimitry Andric   MachineInstrBuilder MIB = BuildMI(*MF, Node->getDebugLoc(), II);
10030b57cec5SDimitry Andric 
10040b57cec5SDimitry Andric   // Add result register values for things that are defined by this
10050b57cec5SDimitry Andric   // instruction.
10060b57cec5SDimitry Andric   if (NumResults) {
10070b57cec5SDimitry Andric     CreateVirtualRegisters(Node, MIB, II, IsClone, IsCloned, VRBaseMap);
10080b57cec5SDimitry Andric 
10090b57cec5SDimitry Andric     // Transfer any IR flags from the SDNode to the MachineInstr
10100b57cec5SDimitry Andric     MachineInstr *MI = MIB.getInstr();
10110b57cec5SDimitry Andric     const SDNodeFlags Flags = Node->getFlags();
10120b57cec5SDimitry Andric     if (Flags.hasNoSignedZeros())
10130b57cec5SDimitry Andric       MI->setFlag(MachineInstr::MIFlag::FmNsz);
10140b57cec5SDimitry Andric 
10150b57cec5SDimitry Andric     if (Flags.hasAllowReciprocal())
10160b57cec5SDimitry Andric       MI->setFlag(MachineInstr::MIFlag::FmArcp);
10170b57cec5SDimitry Andric 
10180b57cec5SDimitry Andric     if (Flags.hasNoNaNs())
10190b57cec5SDimitry Andric       MI->setFlag(MachineInstr::MIFlag::FmNoNans);
10200b57cec5SDimitry Andric 
10210b57cec5SDimitry Andric     if (Flags.hasNoInfs())
10220b57cec5SDimitry Andric       MI->setFlag(MachineInstr::MIFlag::FmNoInfs);
10230b57cec5SDimitry Andric 
10240b57cec5SDimitry Andric     if (Flags.hasAllowContract())
10250b57cec5SDimitry Andric       MI->setFlag(MachineInstr::MIFlag::FmContract);
10260b57cec5SDimitry Andric 
10270b57cec5SDimitry Andric     if (Flags.hasApproximateFuncs())
10280b57cec5SDimitry Andric       MI->setFlag(MachineInstr::MIFlag::FmAfn);
10290b57cec5SDimitry Andric 
10300b57cec5SDimitry Andric     if (Flags.hasAllowReassociation())
10310b57cec5SDimitry Andric       MI->setFlag(MachineInstr::MIFlag::FmReassoc);
10320b57cec5SDimitry Andric 
10330b57cec5SDimitry Andric     if (Flags.hasNoUnsignedWrap())
10340b57cec5SDimitry Andric       MI->setFlag(MachineInstr::MIFlag::NoUWrap);
10350b57cec5SDimitry Andric 
10360b57cec5SDimitry Andric     if (Flags.hasNoSignedWrap())
10370b57cec5SDimitry Andric       MI->setFlag(MachineInstr::MIFlag::NoSWrap);
10380b57cec5SDimitry Andric 
10390b57cec5SDimitry Andric     if (Flags.hasExact())
10400b57cec5SDimitry Andric       MI->setFlag(MachineInstr::MIFlag::IsExact);
10410b57cec5SDimitry Andric 
1042480093f4SDimitry Andric     if (Flags.hasNoFPExcept())
1043480093f4SDimitry Andric       MI->setFlag(MachineInstr::MIFlag::NoFPExcept);
10440b57cec5SDimitry Andric   }
10450b57cec5SDimitry Andric 
10460b57cec5SDimitry Andric   // Emit all of the actual operands of this instruction, adding them to the
10470b57cec5SDimitry Andric   // instruction as appropriate.
10480b57cec5SDimitry Andric   bool HasOptPRefs = NumDefs > NumResults;
10490b57cec5SDimitry Andric   assert((!HasOptPRefs || !HasPhysRegOuts) &&
10500b57cec5SDimitry Andric          "Unable to cope with optional defs and phys regs defs!");
10510b57cec5SDimitry Andric   unsigned NumSkip = HasOptPRefs ? NumDefs - NumResults : 0;
10520b57cec5SDimitry Andric   for (unsigned i = NumSkip; i != NodeOperands; ++i)
10530b57cec5SDimitry Andric     AddOperand(MIB, Node->getOperand(i), i-NumSkip+NumDefs, &II,
10540b57cec5SDimitry Andric                VRBaseMap, /*IsDebug=*/false, IsClone, IsCloned);
10550b57cec5SDimitry Andric 
10560b57cec5SDimitry Andric   // Add scratch registers as implicit def and early clobber
10570b57cec5SDimitry Andric   if (ScratchRegs)
10580b57cec5SDimitry Andric     for (unsigned i = 0; ScratchRegs[i]; ++i)
10590b57cec5SDimitry Andric       MIB.addReg(ScratchRegs[i], RegState::ImplicitDefine |
10600b57cec5SDimitry Andric                                  RegState::EarlyClobber);
10610b57cec5SDimitry Andric 
10620b57cec5SDimitry Andric   // Set the memory reference descriptions of this instruction now that it is
10630b57cec5SDimitry Andric   // part of the function.
10640b57cec5SDimitry Andric   MIB.setMemRefs(cast<MachineSDNode>(Node)->memoperands());
10650b57cec5SDimitry Andric 
10660b57cec5SDimitry Andric   // Insert the instruction into position in the block. This needs to
10670b57cec5SDimitry Andric   // happen before any custom inserter hook is called so that the
10680b57cec5SDimitry Andric   // hook knows where in the block to insert the replacement code.
10690b57cec5SDimitry Andric   MBB->insert(InsertPos, MIB);
10700b57cec5SDimitry Andric 
10710b57cec5SDimitry Andric   // The MachineInstr may also define physregs instead of virtregs.  These
10720b57cec5SDimitry Andric   // physreg values can reach other instructions in different ways:
10730b57cec5SDimitry Andric   //
10740b57cec5SDimitry Andric   // 1. When there is a use of a Node value beyond the explicitly defined
10750b57cec5SDimitry Andric   //    virtual registers, we emit a CopyFromReg for one of the implicitly
10760b57cec5SDimitry Andric   //    defined physregs.  This only happens when HasPhysRegOuts is true.
10770b57cec5SDimitry Andric   //
10780b57cec5SDimitry Andric   // 2. A CopyFromReg reading a physreg may be glued to this instruction.
10790b57cec5SDimitry Andric   //
10800b57cec5SDimitry Andric   // 3. A glued instruction may implicitly use a physreg.
10810b57cec5SDimitry Andric   //
10820b57cec5SDimitry Andric   // 4. A glued instruction may use a RegisterSDNode operand.
10830b57cec5SDimitry Andric   //
10840b57cec5SDimitry Andric   // Collect all the used physreg defs, and make sure that any unused physreg
10850b57cec5SDimitry Andric   // defs are marked as dead.
10868bcb0991SDimitry Andric   SmallVector<Register, 8> UsedRegs;
10870b57cec5SDimitry Andric 
10880b57cec5SDimitry Andric   // Additional results must be physical register defs.
10890b57cec5SDimitry Andric   if (HasPhysRegOuts) {
10900b57cec5SDimitry Andric     for (unsigned i = NumDefs; i < NumResults; ++i) {
10918bcb0991SDimitry Andric       Register Reg = II.getImplicitDefs()[i - NumDefs];
10920b57cec5SDimitry Andric       if (!Node->hasAnyUseOfValue(i))
10930b57cec5SDimitry Andric         continue;
10940b57cec5SDimitry Andric       // This implicitly defined physreg has a use.
10950b57cec5SDimitry Andric       UsedRegs.push_back(Reg);
10960b57cec5SDimitry Andric       EmitCopyFromReg(Node, i, IsClone, IsCloned, Reg, VRBaseMap);
10970b57cec5SDimitry Andric     }
10980b57cec5SDimitry Andric   }
10990b57cec5SDimitry Andric 
11000b57cec5SDimitry Andric   // Scan the glue chain for any used physregs.
11010b57cec5SDimitry Andric   if (Node->getValueType(Node->getNumValues()-1) == MVT::Glue) {
11020b57cec5SDimitry Andric     for (SDNode *F = Node->getGluedUser(); F; F = F->getGluedUser()) {
11030b57cec5SDimitry Andric       if (F->getOpcode() == ISD::CopyFromReg) {
11040b57cec5SDimitry Andric         UsedRegs.push_back(cast<RegisterSDNode>(F->getOperand(1))->getReg());
11050b57cec5SDimitry Andric         continue;
11060b57cec5SDimitry Andric       } else if (F->getOpcode() == ISD::CopyToReg) {
11070b57cec5SDimitry Andric         // Skip CopyToReg nodes that are internal to the glue chain.
11080b57cec5SDimitry Andric         continue;
11090b57cec5SDimitry Andric       }
11100b57cec5SDimitry Andric       // Collect declared implicit uses.
11110b57cec5SDimitry Andric       const MCInstrDesc &MCID = TII->get(F->getMachineOpcode());
11120b57cec5SDimitry Andric       UsedRegs.append(MCID.getImplicitUses(),
11130b57cec5SDimitry Andric                       MCID.getImplicitUses() + MCID.getNumImplicitUses());
11140b57cec5SDimitry Andric       // In addition to declared implicit uses, we must also check for
11150b57cec5SDimitry Andric       // direct RegisterSDNode operands.
11160b57cec5SDimitry Andric       for (unsigned i = 0, e = F->getNumOperands(); i != e; ++i)
11170b57cec5SDimitry Andric         if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(F->getOperand(i))) {
11188bcb0991SDimitry Andric           Register Reg = R->getReg();
11198bcb0991SDimitry Andric           if (Reg.isPhysical())
11200b57cec5SDimitry Andric             UsedRegs.push_back(Reg);
11210b57cec5SDimitry Andric         }
11220b57cec5SDimitry Andric     }
11230b57cec5SDimitry Andric   }
11240b57cec5SDimitry Andric 
11250b57cec5SDimitry Andric   // Finally mark unused registers as dead.
11260b57cec5SDimitry Andric   if (!UsedRegs.empty() || II.getImplicitDefs() || II.hasOptionalDef())
11270b57cec5SDimitry Andric     MIB->setPhysRegsDeadExcept(UsedRegs, *TRI);
11280b57cec5SDimitry Andric 
1129e8d8bef9SDimitry Andric   // STATEPOINT is too 'dynamic' to have meaningful machine description.
1130e8d8bef9SDimitry Andric   // We have to manually tie operands.
1131e8d8bef9SDimitry Andric   if (Opc == TargetOpcode::STATEPOINT && NumDefs > 0) {
1132e8d8bef9SDimitry Andric     assert(!HasPhysRegOuts && "STATEPOINT mishandled");
1133e8d8bef9SDimitry Andric     MachineInstr *MI = MIB;
1134e8d8bef9SDimitry Andric     unsigned Def = 0;
1135e8d8bef9SDimitry Andric     int First = StatepointOpers(MI).getFirstGCPtrIdx();
1136e8d8bef9SDimitry Andric     assert(First > 0 && "Statepoint has Defs but no GC ptr list");
1137e8d8bef9SDimitry Andric     unsigned Use = (unsigned)First;
1138e8d8bef9SDimitry Andric     while (Def < NumDefs) {
1139e8d8bef9SDimitry Andric       if (MI->getOperand(Use).isReg())
1140e8d8bef9SDimitry Andric         MI->tieOperands(Def++, Use);
1141e8d8bef9SDimitry Andric       Use = StackMaps::getNextMetaArgIdx(MI, Use);
1142e8d8bef9SDimitry Andric     }
1143e8d8bef9SDimitry Andric   }
1144e8d8bef9SDimitry Andric 
11450b57cec5SDimitry Andric   // Run post-isel target hook to adjust this instruction if needed.
11460b57cec5SDimitry Andric   if (II.hasPostISelHook())
11470b57cec5SDimitry Andric     TLI->AdjustInstrPostInstrSelection(*MIB, Node);
11480b57cec5SDimitry Andric }
11490b57cec5SDimitry Andric 
11500b57cec5SDimitry Andric /// EmitSpecialNode - Generate machine code for a target-independent node and
11510b57cec5SDimitry Andric /// needed dependencies.
11520b57cec5SDimitry Andric void InstrEmitter::
11530b57cec5SDimitry Andric EmitSpecialNode(SDNode *Node, bool IsClone, bool IsCloned,
11545ffd83dbSDimitry Andric                 DenseMap<SDValue, Register> &VRBaseMap) {
11550b57cec5SDimitry Andric   switch (Node->getOpcode()) {
11560b57cec5SDimitry Andric   default:
11570b57cec5SDimitry Andric #ifndef NDEBUG
11580b57cec5SDimitry Andric     Node->dump();
11590b57cec5SDimitry Andric #endif
11600b57cec5SDimitry Andric     llvm_unreachable("This target-independent node should have been selected!");
11610b57cec5SDimitry Andric   case ISD::EntryToken:
11620b57cec5SDimitry Andric     llvm_unreachable("EntryToken should have been excluded from the schedule!");
11630b57cec5SDimitry Andric   case ISD::MERGE_VALUES:
11640b57cec5SDimitry Andric   case ISD::TokenFactor: // fall thru
11650b57cec5SDimitry Andric     break;
11660b57cec5SDimitry Andric   case ISD::CopyToReg: {
11675ffd83dbSDimitry Andric     Register DestReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
11680b57cec5SDimitry Andric     SDValue SrcVal = Node->getOperand(2);
11698bcb0991SDimitry Andric     if (Register::isVirtualRegister(DestReg) && SrcVal.isMachineOpcode() &&
11700b57cec5SDimitry Andric         SrcVal.getMachineOpcode() == TargetOpcode::IMPLICIT_DEF) {
11710b57cec5SDimitry Andric       // Instead building a COPY to that vreg destination, build an
11720b57cec5SDimitry Andric       // IMPLICIT_DEF instruction instead.
11730b57cec5SDimitry Andric       BuildMI(*MBB, InsertPos, Node->getDebugLoc(),
11740b57cec5SDimitry Andric               TII->get(TargetOpcode::IMPLICIT_DEF), DestReg);
11750b57cec5SDimitry Andric       break;
11760b57cec5SDimitry Andric     }
11775ffd83dbSDimitry Andric     Register SrcReg;
11780b57cec5SDimitry Andric     if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(SrcVal))
11790b57cec5SDimitry Andric       SrcReg = R->getReg();
11800b57cec5SDimitry Andric     else
11810b57cec5SDimitry Andric       SrcReg = getVR(SrcVal, VRBaseMap);
11820b57cec5SDimitry Andric 
11830b57cec5SDimitry Andric     if (SrcReg == DestReg) // Coalesced away the copy? Ignore.
11840b57cec5SDimitry Andric       break;
11850b57cec5SDimitry Andric 
11860b57cec5SDimitry Andric     BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TargetOpcode::COPY),
11870b57cec5SDimitry Andric             DestReg).addReg(SrcReg);
11880b57cec5SDimitry Andric     break;
11890b57cec5SDimitry Andric   }
11900b57cec5SDimitry Andric   case ISD::CopyFromReg: {
11910b57cec5SDimitry Andric     unsigned SrcReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
11920b57cec5SDimitry Andric     EmitCopyFromReg(Node, 0, IsClone, IsCloned, SrcReg, VRBaseMap);
11930b57cec5SDimitry Andric     break;
11940b57cec5SDimitry Andric   }
11950b57cec5SDimitry Andric   case ISD::EH_LABEL:
11960b57cec5SDimitry Andric   case ISD::ANNOTATION_LABEL: {
11970b57cec5SDimitry Andric     unsigned Opc = (Node->getOpcode() == ISD::EH_LABEL)
11980b57cec5SDimitry Andric                        ? TargetOpcode::EH_LABEL
11990b57cec5SDimitry Andric                        : TargetOpcode::ANNOTATION_LABEL;
12000b57cec5SDimitry Andric     MCSymbol *S = cast<LabelSDNode>(Node)->getLabel();
12010b57cec5SDimitry Andric     BuildMI(*MBB, InsertPos, Node->getDebugLoc(),
12020b57cec5SDimitry Andric             TII->get(Opc)).addSym(S);
12030b57cec5SDimitry Andric     break;
12040b57cec5SDimitry Andric   }
12050b57cec5SDimitry Andric 
12060b57cec5SDimitry Andric   case ISD::LIFETIME_START:
12070b57cec5SDimitry Andric   case ISD::LIFETIME_END: {
1208fe6060f1SDimitry Andric     unsigned TarOp = (Node->getOpcode() == ISD::LIFETIME_START)
1209fe6060f1SDimitry Andric                          ? TargetOpcode::LIFETIME_START
1210fe6060f1SDimitry Andric                          : TargetOpcode::LIFETIME_END;
1211fe6060f1SDimitry Andric     auto *FI = cast<FrameIndexSDNode>(Node->getOperand(1));
12120b57cec5SDimitry Andric     BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TarOp))
12130b57cec5SDimitry Andric     .addFrameIndex(FI->getIndex());
12140b57cec5SDimitry Andric     break;
12150b57cec5SDimitry Andric   }
12160b57cec5SDimitry Andric 
1217e8d8bef9SDimitry Andric   case ISD::PSEUDO_PROBE: {
1218e8d8bef9SDimitry Andric     unsigned TarOp = TargetOpcode::PSEUDO_PROBE;
1219e8d8bef9SDimitry Andric     auto Guid = cast<PseudoProbeSDNode>(Node)->getGuid();
1220e8d8bef9SDimitry Andric     auto Index = cast<PseudoProbeSDNode>(Node)->getIndex();
1221e8d8bef9SDimitry Andric     auto Attr = cast<PseudoProbeSDNode>(Node)->getAttributes();
1222e8d8bef9SDimitry Andric 
1223e8d8bef9SDimitry Andric     BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TarOp))
1224e8d8bef9SDimitry Andric         .addImm(Guid)
1225e8d8bef9SDimitry Andric         .addImm(Index)
1226e8d8bef9SDimitry Andric         .addImm((uint8_t)PseudoProbeType::Block)
1227e8d8bef9SDimitry Andric         .addImm(Attr);
1228e8d8bef9SDimitry Andric     break;
1229e8d8bef9SDimitry Andric   }
1230e8d8bef9SDimitry Andric 
12310b57cec5SDimitry Andric   case ISD::INLINEASM:
12320b57cec5SDimitry Andric   case ISD::INLINEASM_BR: {
12330b57cec5SDimitry Andric     unsigned NumOps = Node->getNumOperands();
12340b57cec5SDimitry Andric     if (Node->getOperand(NumOps-1).getValueType() == MVT::Glue)
12350b57cec5SDimitry Andric       --NumOps;  // Ignore the glue operand.
12360b57cec5SDimitry Andric 
12370b57cec5SDimitry Andric     // Create the inline asm machine instruction.
12380b57cec5SDimitry Andric     unsigned TgtOpc = Node->getOpcode() == ISD::INLINEASM_BR
12390b57cec5SDimitry Andric                           ? TargetOpcode::INLINEASM_BR
12400b57cec5SDimitry Andric                           : TargetOpcode::INLINEASM;
12410b57cec5SDimitry Andric     MachineInstrBuilder MIB =
12420b57cec5SDimitry Andric         BuildMI(*MF, Node->getDebugLoc(), TII->get(TgtOpc));
12430b57cec5SDimitry Andric 
12440b57cec5SDimitry Andric     // Add the asm string as an external symbol operand.
12450b57cec5SDimitry Andric     SDValue AsmStrV = Node->getOperand(InlineAsm::Op_AsmString);
12460b57cec5SDimitry Andric     const char *AsmStr = cast<ExternalSymbolSDNode>(AsmStrV)->getSymbol();
12470b57cec5SDimitry Andric     MIB.addExternalSymbol(AsmStr);
12480b57cec5SDimitry Andric 
12490b57cec5SDimitry Andric     // Add the HasSideEffect, isAlignStack, AsmDialect, MayLoad and MayStore
12500b57cec5SDimitry Andric     // bits.
12510b57cec5SDimitry Andric     int64_t ExtraInfo =
12520b57cec5SDimitry Andric       cast<ConstantSDNode>(Node->getOperand(InlineAsm::Op_ExtraInfo))->
12530b57cec5SDimitry Andric                           getZExtValue();
12540b57cec5SDimitry Andric     MIB.addImm(ExtraInfo);
12550b57cec5SDimitry Andric 
12560b57cec5SDimitry Andric     // Remember to operand index of the group flags.
12570b57cec5SDimitry Andric     SmallVector<unsigned, 8> GroupIdx;
12580b57cec5SDimitry Andric 
12590b57cec5SDimitry Andric     // Remember registers that are part of early-clobber defs.
12600b57cec5SDimitry Andric     SmallVector<unsigned, 8> ECRegs;
12610b57cec5SDimitry Andric 
12620b57cec5SDimitry Andric     // Add all of the operand registers to the instruction.
12630b57cec5SDimitry Andric     for (unsigned i = InlineAsm::Op_FirstOperand; i != NumOps;) {
12640b57cec5SDimitry Andric       unsigned Flags =
12650b57cec5SDimitry Andric         cast<ConstantSDNode>(Node->getOperand(i))->getZExtValue();
12660b57cec5SDimitry Andric       const unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
12670b57cec5SDimitry Andric 
12680b57cec5SDimitry Andric       GroupIdx.push_back(MIB->getNumOperands());
12690b57cec5SDimitry Andric       MIB.addImm(Flags);
12700b57cec5SDimitry Andric       ++i;  // Skip the ID value.
12710b57cec5SDimitry Andric 
12720b57cec5SDimitry Andric       switch (InlineAsm::getKind(Flags)) {
12730b57cec5SDimitry Andric       default: llvm_unreachable("Bad flags!");
12740b57cec5SDimitry Andric         case InlineAsm::Kind_RegDef:
12750b57cec5SDimitry Andric         for (unsigned j = 0; j != NumVals; ++j, ++i) {
12760b57cec5SDimitry Andric           unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
12770b57cec5SDimitry Andric           // FIXME: Add dead flags for physical and virtual registers defined.
12780b57cec5SDimitry Andric           // For now, mark physical register defs as implicit to help fast
12790b57cec5SDimitry Andric           // regalloc. This makes inline asm look a lot like calls.
12808bcb0991SDimitry Andric           MIB.addReg(Reg,
12818bcb0991SDimitry Andric                      RegState::Define |
12828bcb0991SDimitry Andric                          getImplRegState(Register::isPhysicalRegister(Reg)));
12830b57cec5SDimitry Andric         }
12840b57cec5SDimitry Andric         break;
12850b57cec5SDimitry Andric       case InlineAsm::Kind_RegDefEarlyClobber:
12860b57cec5SDimitry Andric       case InlineAsm::Kind_Clobber:
12870b57cec5SDimitry Andric         for (unsigned j = 0; j != NumVals; ++j, ++i) {
12880b57cec5SDimitry Andric           unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
12898bcb0991SDimitry Andric           MIB.addReg(Reg,
12908bcb0991SDimitry Andric                      RegState::Define | RegState::EarlyClobber |
12918bcb0991SDimitry Andric                          getImplRegState(Register::isPhysicalRegister(Reg)));
12920b57cec5SDimitry Andric           ECRegs.push_back(Reg);
12930b57cec5SDimitry Andric         }
12940b57cec5SDimitry Andric         break;
12950b57cec5SDimitry Andric       case InlineAsm::Kind_RegUse:  // Use of register.
12960b57cec5SDimitry Andric       case InlineAsm::Kind_Imm:  // Immediate.
12970b57cec5SDimitry Andric       case InlineAsm::Kind_Mem:  // Addressing mode.
12980b57cec5SDimitry Andric         // The addressing mode has been selected, just add all of the
12990b57cec5SDimitry Andric         // operands to the machine instruction.
13000b57cec5SDimitry Andric         for (unsigned j = 0; j != NumVals; ++j, ++i)
13010b57cec5SDimitry Andric           AddOperand(MIB, Node->getOperand(i), 0, nullptr, VRBaseMap,
13020b57cec5SDimitry Andric                      /*IsDebug=*/false, IsClone, IsCloned);
13030b57cec5SDimitry Andric 
13040b57cec5SDimitry Andric         // Manually set isTied bits.
13050b57cec5SDimitry Andric         if (InlineAsm::getKind(Flags) == InlineAsm::Kind_RegUse) {
13060b57cec5SDimitry Andric           unsigned DefGroup = 0;
13070b57cec5SDimitry Andric           if (InlineAsm::isUseOperandTiedToDef(Flags, DefGroup)) {
13080b57cec5SDimitry Andric             unsigned DefIdx = GroupIdx[DefGroup] + 1;
13090b57cec5SDimitry Andric             unsigned UseIdx = GroupIdx.back() + 1;
13100b57cec5SDimitry Andric             for (unsigned j = 0; j != NumVals; ++j)
13110b57cec5SDimitry Andric               MIB->tieOperands(DefIdx + j, UseIdx + j);
13120b57cec5SDimitry Andric           }
13130b57cec5SDimitry Andric         }
13140b57cec5SDimitry Andric         break;
13150b57cec5SDimitry Andric       }
13160b57cec5SDimitry Andric     }
13170b57cec5SDimitry Andric 
13180b57cec5SDimitry Andric     // GCC inline assembly allows input operands to also be early-clobber
13190b57cec5SDimitry Andric     // output operands (so long as the operand is written only after it's
13200b57cec5SDimitry Andric     // used), but this does not match the semantics of our early-clobber flag.
13210b57cec5SDimitry Andric     // If an early-clobber operand register is also an input operand register,
13220b57cec5SDimitry Andric     // then remove the early-clobber flag.
13230b57cec5SDimitry Andric     for (unsigned Reg : ECRegs) {
13240b57cec5SDimitry Andric       if (MIB->readsRegister(Reg, TRI)) {
13250b57cec5SDimitry Andric         MachineOperand *MO =
13260b57cec5SDimitry Andric             MIB->findRegisterDefOperand(Reg, false, false, TRI);
13270b57cec5SDimitry Andric         assert(MO && "No def operand for clobbered register?");
13280b57cec5SDimitry Andric         MO->setIsEarlyClobber(false);
13290b57cec5SDimitry Andric       }
13300b57cec5SDimitry Andric     }
13310b57cec5SDimitry Andric 
13320b57cec5SDimitry Andric     // Get the mdnode from the asm if it exists and add it to the instruction.
13330b57cec5SDimitry Andric     SDValue MDV = Node->getOperand(InlineAsm::Op_MDNode);
13340b57cec5SDimitry Andric     const MDNode *MD = cast<MDNodeSDNode>(MDV)->getMD();
13350b57cec5SDimitry Andric     if (MD)
13360b57cec5SDimitry Andric       MIB.addMetadata(MD);
13370b57cec5SDimitry Andric 
13380b57cec5SDimitry Andric     MBB->insert(InsertPos, MIB);
13390b57cec5SDimitry Andric     break;
13400b57cec5SDimitry Andric   }
13410b57cec5SDimitry Andric   }
13420b57cec5SDimitry Andric }
13430b57cec5SDimitry Andric 
13440b57cec5SDimitry Andric /// InstrEmitter - Construct an InstrEmitter and set it to start inserting
13450b57cec5SDimitry Andric /// at the given position in the given block.
1346e8d8bef9SDimitry Andric InstrEmitter::InstrEmitter(const TargetMachine &TM, MachineBasicBlock *mbb,
13473a9a9c0cSDimitry Andric                            MachineBasicBlock::iterator insertpos,
13483a9a9c0cSDimitry Andric                            bool UseInstrRefDebugInfo)
13490b57cec5SDimitry Andric     : MF(mbb->getParent()), MRI(&MF->getRegInfo()),
13500b57cec5SDimitry Andric       TII(MF->getSubtarget().getInstrInfo()),
13510b57cec5SDimitry Andric       TRI(MF->getSubtarget().getRegisterInfo()),
13520b57cec5SDimitry Andric       TLI(MF->getSubtarget().getTargetLowering()), MBB(mbb),
1353e8d8bef9SDimitry Andric       InsertPos(insertpos) {
13543a9a9c0cSDimitry Andric   EmitDebugInstrRefs = UseInstrRefDebugInfo;
1355e8d8bef9SDimitry Andric }
1356