10b57cec5SDimitry Andric //===- RegisterUsageInfo.cpp - Register Usage Information Storage ---------===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric ///
90b57cec5SDimitry Andric /// This pass is required to take advantage of the interprocedural register
100b57cec5SDimitry Andric /// allocation infrastructure.
110b57cec5SDimitry Andric ///
120b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
130b57cec5SDimitry Andric
140b57cec5SDimitry Andric #include "llvm/CodeGen/RegisterUsageInfo.h"
150b57cec5SDimitry Andric #include "llvm/ADT/SmallVector.h"
160b57cec5SDimitry Andric #include "llvm/CodeGen/MachineOperand.h"
170b57cec5SDimitry Andric #include "llvm/CodeGen/TargetRegisterInfo.h"
180b57cec5SDimitry Andric #include "llvm/CodeGen/TargetSubtargetInfo.h"
190b57cec5SDimitry Andric #include "llvm/IR/Function.h"
200b57cec5SDimitry Andric #include "llvm/IR/Module.h"
210b57cec5SDimitry Andric #include "llvm/Pass.h"
220b57cec5SDimitry Andric #include "llvm/Support/CommandLine.h"
230b57cec5SDimitry Andric #include "llvm/Support/raw_ostream.h"
240b57cec5SDimitry Andric #include "llvm/Target/TargetMachine.h"
250b57cec5SDimitry Andric #include <cstdint>
260b57cec5SDimitry Andric #include <utility>
270b57cec5SDimitry Andric #include <vector>
280b57cec5SDimitry Andric
290b57cec5SDimitry Andric using namespace llvm;
300b57cec5SDimitry Andric
310b57cec5SDimitry Andric static cl::opt<bool> DumpRegUsage(
320b57cec5SDimitry Andric "print-regusage", cl::init(false), cl::Hidden,
330b57cec5SDimitry Andric cl::desc("print register usage details collected for analysis."));
340b57cec5SDimitry Andric
350b57cec5SDimitry Andric INITIALIZE_PASS(PhysicalRegisterUsageInfo, "reg-usage-info",
360b57cec5SDimitry Andric "Register Usage Information Storage", false, true)
370b57cec5SDimitry Andric
380b57cec5SDimitry Andric char PhysicalRegisterUsageInfo::ID = 0;
390b57cec5SDimitry Andric
setTargetMachine(const LLVMTargetMachine & TM)400b57cec5SDimitry Andric void PhysicalRegisterUsageInfo::setTargetMachine(const LLVMTargetMachine &TM) {
410b57cec5SDimitry Andric this->TM = &TM;
420b57cec5SDimitry Andric }
430b57cec5SDimitry Andric
doInitialization(Module & M)440b57cec5SDimitry Andric bool PhysicalRegisterUsageInfo::doInitialization(Module &M) {
450b57cec5SDimitry Andric RegMasks.grow(M.size());
460b57cec5SDimitry Andric return false;
470b57cec5SDimitry Andric }
480b57cec5SDimitry Andric
doFinalization(Module & M)490b57cec5SDimitry Andric bool PhysicalRegisterUsageInfo::doFinalization(Module &M) {
500b57cec5SDimitry Andric if (DumpRegUsage)
510b57cec5SDimitry Andric print(errs());
520b57cec5SDimitry Andric
530b57cec5SDimitry Andric RegMasks.shrink_and_clear();
540b57cec5SDimitry Andric return false;
550b57cec5SDimitry Andric }
560b57cec5SDimitry Andric
storeUpdateRegUsageInfo(const Function & FP,ArrayRef<uint32_t> RegMask)570b57cec5SDimitry Andric void PhysicalRegisterUsageInfo::storeUpdateRegUsageInfo(
580b57cec5SDimitry Andric const Function &FP, ArrayRef<uint32_t> RegMask) {
590b57cec5SDimitry Andric RegMasks[&FP] = RegMask;
600b57cec5SDimitry Andric }
610b57cec5SDimitry Andric
620b57cec5SDimitry Andric ArrayRef<uint32_t>
getRegUsageInfo(const Function & FP)630b57cec5SDimitry Andric PhysicalRegisterUsageInfo::getRegUsageInfo(const Function &FP) {
640b57cec5SDimitry Andric auto It = RegMasks.find(&FP);
650b57cec5SDimitry Andric if (It != RegMasks.end())
66*bdd1243dSDimitry Andric return ArrayRef<uint32_t>(It->second);
670b57cec5SDimitry Andric return ArrayRef<uint32_t>();
680b57cec5SDimitry Andric }
690b57cec5SDimitry Andric
print(raw_ostream & OS,const Module * M) const700b57cec5SDimitry Andric void PhysicalRegisterUsageInfo::print(raw_ostream &OS, const Module *M) const {
710b57cec5SDimitry Andric using FuncPtrRegMaskPair = std::pair<const Function *, std::vector<uint32_t>>;
720b57cec5SDimitry Andric
730b57cec5SDimitry Andric SmallVector<const FuncPtrRegMaskPair *, 64> FPRMPairVector;
740b57cec5SDimitry Andric
750b57cec5SDimitry Andric // Create a vector of pointer to RegMasks entries
760b57cec5SDimitry Andric for (const auto &RegMask : RegMasks)
770b57cec5SDimitry Andric FPRMPairVector.push_back(&RegMask);
780b57cec5SDimitry Andric
790b57cec5SDimitry Andric // sort the vector to print analysis in alphabatic order of function name.
800b57cec5SDimitry Andric llvm::sort(
810b57cec5SDimitry Andric FPRMPairVector,
820b57cec5SDimitry Andric [](const FuncPtrRegMaskPair *A, const FuncPtrRegMaskPair *B) -> bool {
830b57cec5SDimitry Andric return A->first->getName() < B->first->getName();
840b57cec5SDimitry Andric });
850b57cec5SDimitry Andric
860b57cec5SDimitry Andric for (const FuncPtrRegMaskPair *FPRMPair : FPRMPairVector) {
870b57cec5SDimitry Andric OS << FPRMPair->first->getName() << " "
880b57cec5SDimitry Andric << "Clobbered Registers: ";
890b57cec5SDimitry Andric const TargetRegisterInfo *TRI
900b57cec5SDimitry Andric = TM->getSubtarget<TargetSubtargetInfo>(*(FPRMPair->first))
910b57cec5SDimitry Andric .getRegisterInfo();
920b57cec5SDimitry Andric
930b57cec5SDimitry Andric for (unsigned PReg = 1, PRegE = TRI->getNumRegs(); PReg < PRegE; ++PReg) {
940b57cec5SDimitry Andric if (MachineOperand::clobbersPhysReg(&(FPRMPair->second[0]), PReg))
950b57cec5SDimitry Andric OS << printReg(PReg, TRI) << " ";
960b57cec5SDimitry Andric }
970b57cec5SDimitry Andric OS << "\n";
980b57cec5SDimitry Andric }
990b57cec5SDimitry Andric }
100