xref: /freebsd/contrib/llvm-project/llvm/lib/CodeGen/MachineCSE.cpp (revision fcaf7f8644a9988098ac6be2165bce3ea4786e91)
10b57cec5SDimitry Andric //===- MachineCSE.cpp - Machine Common Subexpression Elimination Pass -----===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric // This pass performs global common subexpression elimination on machine
100b57cec5SDimitry Andric // instructions using a scoped hash table based value numbering scheme. It
110b57cec5SDimitry Andric // must be run while the machine function is still in SSA form.
120b57cec5SDimitry Andric //
130b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
140b57cec5SDimitry Andric 
150b57cec5SDimitry Andric #include "llvm/ADT/DenseMap.h"
160b57cec5SDimitry Andric #include "llvm/ADT/ScopedHashTable.h"
170b57cec5SDimitry Andric #include "llvm/ADT/SmallPtrSet.h"
180b57cec5SDimitry Andric #include "llvm/ADT/SmallSet.h"
190b57cec5SDimitry Andric #include "llvm/ADT/SmallVector.h"
200b57cec5SDimitry Andric #include "llvm/ADT/Statistic.h"
210b57cec5SDimitry Andric #include "llvm/Analysis/AliasAnalysis.h"
220b57cec5SDimitry Andric #include "llvm/Analysis/CFG.h"
230b57cec5SDimitry Andric #include "llvm/CodeGen/MachineBasicBlock.h"
240b57cec5SDimitry Andric #include "llvm/CodeGen/MachineBlockFrequencyInfo.h"
250b57cec5SDimitry Andric #include "llvm/CodeGen/MachineDominators.h"
260b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h"
270b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunctionPass.h"
280b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstr.h"
290b57cec5SDimitry Andric #include "llvm/CodeGen/MachineOperand.h"
300b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h"
310b57cec5SDimitry Andric #include "llvm/CodeGen/Passes.h"
320b57cec5SDimitry Andric #include "llvm/CodeGen/TargetInstrInfo.h"
330b57cec5SDimitry Andric #include "llvm/CodeGen/TargetOpcodes.h"
340b57cec5SDimitry Andric #include "llvm/CodeGen/TargetRegisterInfo.h"
350b57cec5SDimitry Andric #include "llvm/CodeGen/TargetSubtargetInfo.h"
36480093f4SDimitry Andric #include "llvm/InitializePasses.h"
37e8d8bef9SDimitry Andric #include "llvm/MC/MCRegister.h"
380b57cec5SDimitry Andric #include "llvm/MC/MCRegisterInfo.h"
390b57cec5SDimitry Andric #include "llvm/Pass.h"
400b57cec5SDimitry Andric #include "llvm/Support/Allocator.h"
410b57cec5SDimitry Andric #include "llvm/Support/Debug.h"
420b57cec5SDimitry Andric #include "llvm/Support/RecyclingAllocator.h"
430b57cec5SDimitry Andric #include "llvm/Support/raw_ostream.h"
440b57cec5SDimitry Andric #include <cassert>
450b57cec5SDimitry Andric #include <iterator>
460b57cec5SDimitry Andric #include <utility>
470b57cec5SDimitry Andric #include <vector>
480b57cec5SDimitry Andric 
490b57cec5SDimitry Andric using namespace llvm;
500b57cec5SDimitry Andric 
510b57cec5SDimitry Andric #define DEBUG_TYPE "machine-cse"
520b57cec5SDimitry Andric 
530b57cec5SDimitry Andric STATISTIC(NumCoalesces, "Number of copies coalesced");
540b57cec5SDimitry Andric STATISTIC(NumCSEs,      "Number of common subexpression eliminated");
550b57cec5SDimitry Andric STATISTIC(NumPREs,      "Number of partial redundant expression"
560b57cec5SDimitry Andric                         " transformed to fully redundant");
570b57cec5SDimitry Andric STATISTIC(NumPhysCSEs,
580b57cec5SDimitry Andric           "Number of physreg referencing common subexpr eliminated");
590b57cec5SDimitry Andric STATISTIC(NumCrossBBCSEs,
600b57cec5SDimitry Andric           "Number of cross-MBB physreg referencing CS eliminated");
610b57cec5SDimitry Andric STATISTIC(NumCommutes,  "Number of copies coalesced after commuting");
620b57cec5SDimitry Andric 
630b57cec5SDimitry Andric namespace {
640b57cec5SDimitry Andric 
650b57cec5SDimitry Andric   class MachineCSE : public MachineFunctionPass {
660b57cec5SDimitry Andric     const TargetInstrInfo *TII;
670b57cec5SDimitry Andric     const TargetRegisterInfo *TRI;
680b57cec5SDimitry Andric     AliasAnalysis *AA;
690b57cec5SDimitry Andric     MachineDominatorTree *DT;
700b57cec5SDimitry Andric     MachineRegisterInfo *MRI;
710b57cec5SDimitry Andric     MachineBlockFrequencyInfo *MBFI;
720b57cec5SDimitry Andric 
730b57cec5SDimitry Andric   public:
740b57cec5SDimitry Andric     static char ID; // Pass identification
750b57cec5SDimitry Andric 
760b57cec5SDimitry Andric     MachineCSE() : MachineFunctionPass(ID) {
770b57cec5SDimitry Andric       initializeMachineCSEPass(*PassRegistry::getPassRegistry());
780b57cec5SDimitry Andric     }
790b57cec5SDimitry Andric 
800b57cec5SDimitry Andric     bool runOnMachineFunction(MachineFunction &MF) override;
810b57cec5SDimitry Andric 
820b57cec5SDimitry Andric     void getAnalysisUsage(AnalysisUsage &AU) const override {
830b57cec5SDimitry Andric       AU.setPreservesCFG();
840b57cec5SDimitry Andric       MachineFunctionPass::getAnalysisUsage(AU);
850b57cec5SDimitry Andric       AU.addRequired<AAResultsWrapperPass>();
860b57cec5SDimitry Andric       AU.addPreservedID(MachineLoopInfoID);
870b57cec5SDimitry Andric       AU.addRequired<MachineDominatorTree>();
880b57cec5SDimitry Andric       AU.addPreserved<MachineDominatorTree>();
890b57cec5SDimitry Andric       AU.addRequired<MachineBlockFrequencyInfo>();
900b57cec5SDimitry Andric       AU.addPreserved<MachineBlockFrequencyInfo>();
910b57cec5SDimitry Andric     }
920b57cec5SDimitry Andric 
9381ad6265SDimitry Andric     MachineFunctionProperties getRequiredProperties() const override {
9481ad6265SDimitry Andric       return MachineFunctionProperties()
9581ad6265SDimitry Andric         .set(MachineFunctionProperties::Property::IsSSA);
9681ad6265SDimitry Andric     }
9781ad6265SDimitry Andric 
980b57cec5SDimitry Andric     void releaseMemory() override {
990b57cec5SDimitry Andric       ScopeMap.clear();
1000b57cec5SDimitry Andric       PREMap.clear();
1010b57cec5SDimitry Andric       Exps.clear();
1020b57cec5SDimitry Andric     }
1030b57cec5SDimitry Andric 
1040b57cec5SDimitry Andric   private:
1050b57cec5SDimitry Andric     using AllocatorTy = RecyclingAllocator<BumpPtrAllocator,
1060b57cec5SDimitry Andric                             ScopedHashTableVal<MachineInstr *, unsigned>>;
1070b57cec5SDimitry Andric     using ScopedHTType =
1080b57cec5SDimitry Andric         ScopedHashTable<MachineInstr *, unsigned, MachineInstrExpressionTrait,
1090b57cec5SDimitry Andric                         AllocatorTy>;
1100b57cec5SDimitry Andric     using ScopeType = ScopedHTType::ScopeTy;
1110b57cec5SDimitry Andric     using PhysDefVector = SmallVector<std::pair<unsigned, unsigned>, 2>;
1120b57cec5SDimitry Andric 
1130b57cec5SDimitry Andric     unsigned LookAheadLimit = 0;
1140b57cec5SDimitry Andric     DenseMap<MachineBasicBlock *, ScopeType *> ScopeMap;
1150b57cec5SDimitry Andric     DenseMap<MachineInstr *, MachineBasicBlock *, MachineInstrExpressionTrait>
1160b57cec5SDimitry Andric         PREMap;
1170b57cec5SDimitry Andric     ScopedHTType VNT;
1180b57cec5SDimitry Andric     SmallVector<MachineInstr *, 64> Exps;
1190b57cec5SDimitry Andric     unsigned CurrVN = 0;
1200b57cec5SDimitry Andric 
1210b57cec5SDimitry Andric     bool PerformTrivialCopyPropagation(MachineInstr *MI,
1220b57cec5SDimitry Andric                                        MachineBasicBlock *MBB);
123e8d8bef9SDimitry Andric     bool isPhysDefTriviallyDead(MCRegister Reg,
1240b57cec5SDimitry Andric                                 MachineBasicBlock::const_iterator I,
1250b57cec5SDimitry Andric                                 MachineBasicBlock::const_iterator E) const;
1260b57cec5SDimitry Andric     bool hasLivePhysRegDefUses(const MachineInstr *MI,
1270b57cec5SDimitry Andric                                const MachineBasicBlock *MBB,
128e8d8bef9SDimitry Andric                                SmallSet<MCRegister, 8> &PhysRefs,
1290b57cec5SDimitry Andric                                PhysDefVector &PhysDefs, bool &PhysUseDef) const;
1300b57cec5SDimitry Andric     bool PhysRegDefsReach(MachineInstr *CSMI, MachineInstr *MI,
131e8d8bef9SDimitry Andric                           SmallSet<MCRegister, 8> &PhysRefs,
1320b57cec5SDimitry Andric                           PhysDefVector &PhysDefs, bool &NonLocal) const;
1330b57cec5SDimitry Andric     bool isCSECandidate(MachineInstr *MI);
134e8d8bef9SDimitry Andric     bool isProfitableToCSE(Register CSReg, Register Reg,
1350b57cec5SDimitry Andric                            MachineBasicBlock *CSBB, MachineInstr *MI);
1360b57cec5SDimitry Andric     void EnterScope(MachineBasicBlock *MBB);
1370b57cec5SDimitry Andric     void ExitScope(MachineBasicBlock *MBB);
1380b57cec5SDimitry Andric     bool ProcessBlockCSE(MachineBasicBlock *MBB);
1390b57cec5SDimitry Andric     void ExitScopeIfDone(MachineDomTreeNode *Node,
1400b57cec5SDimitry Andric                          DenseMap<MachineDomTreeNode*, unsigned> &OpenChildren);
1410b57cec5SDimitry Andric     bool PerformCSE(MachineDomTreeNode *Node);
1420b57cec5SDimitry Andric 
1430b57cec5SDimitry Andric     bool isPRECandidate(MachineInstr *MI);
1440b57cec5SDimitry Andric     bool ProcessBlockPRE(MachineDominatorTree *MDT, MachineBasicBlock *MBB);
1450b57cec5SDimitry Andric     bool PerformSimplePRE(MachineDominatorTree *DT);
1468bcb0991SDimitry Andric     /// Heuristics to see if it's profitable to move common computations of MBB
1470b57cec5SDimitry Andric     /// and MBB1 to CandidateBB.
1488bcb0991SDimitry Andric     bool isProfitableToHoistInto(MachineBasicBlock *CandidateBB,
1490b57cec5SDimitry Andric                                  MachineBasicBlock *MBB,
1500b57cec5SDimitry Andric                                  MachineBasicBlock *MBB1);
1510b57cec5SDimitry Andric   };
1520b57cec5SDimitry Andric 
1530b57cec5SDimitry Andric } // end anonymous namespace
1540b57cec5SDimitry Andric 
1550b57cec5SDimitry Andric char MachineCSE::ID = 0;
1560b57cec5SDimitry Andric 
1570b57cec5SDimitry Andric char &llvm::MachineCSEID = MachineCSE::ID;
1580b57cec5SDimitry Andric 
1590b57cec5SDimitry Andric INITIALIZE_PASS_BEGIN(MachineCSE, DEBUG_TYPE,
1600b57cec5SDimitry Andric                       "Machine Common Subexpression Elimination", false, false)
1610b57cec5SDimitry Andric INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
1620b57cec5SDimitry Andric INITIALIZE_PASS_DEPENDENCY(AAResultsWrapperPass)
1630b57cec5SDimitry Andric INITIALIZE_PASS_END(MachineCSE, DEBUG_TYPE,
1640b57cec5SDimitry Andric                     "Machine Common Subexpression Elimination", false, false)
1650b57cec5SDimitry Andric 
1660b57cec5SDimitry Andric /// The source register of a COPY machine instruction can be propagated to all
1670b57cec5SDimitry Andric /// its users, and this propagation could increase the probability of finding
1680b57cec5SDimitry Andric /// common subexpressions. If the COPY has only one user, the COPY itself can
1690b57cec5SDimitry Andric /// be removed.
1700b57cec5SDimitry Andric bool MachineCSE::PerformTrivialCopyPropagation(MachineInstr *MI,
1710b57cec5SDimitry Andric                                                MachineBasicBlock *MBB) {
1720b57cec5SDimitry Andric   bool Changed = false;
1730b57cec5SDimitry Andric   for (MachineOperand &MO : MI->operands()) {
1740b57cec5SDimitry Andric     if (!MO.isReg() || !MO.isUse())
1750b57cec5SDimitry Andric       continue;
1768bcb0991SDimitry Andric     Register Reg = MO.getReg();
1778bcb0991SDimitry Andric     if (!Register::isVirtualRegister(Reg))
1780b57cec5SDimitry Andric       continue;
1790b57cec5SDimitry Andric     bool OnlyOneUse = MRI->hasOneNonDBGUse(Reg);
1800b57cec5SDimitry Andric     MachineInstr *DefMI = MRI->getVRegDef(Reg);
1810b57cec5SDimitry Andric     if (!DefMI->isCopy())
1820b57cec5SDimitry Andric       continue;
1838bcb0991SDimitry Andric     Register SrcReg = DefMI->getOperand(1).getReg();
1848bcb0991SDimitry Andric     if (!Register::isVirtualRegister(SrcReg))
1850b57cec5SDimitry Andric       continue;
1860b57cec5SDimitry Andric     if (DefMI->getOperand(0).getSubReg())
1870b57cec5SDimitry Andric       continue;
1880b57cec5SDimitry Andric     // FIXME: We should trivially coalesce subregister copies to expose CSE
1890b57cec5SDimitry Andric     // opportunities on instructions with truncated operands (see
1900b57cec5SDimitry Andric     // cse-add-with-overflow.ll). This can be done here as follows:
1910b57cec5SDimitry Andric     // if (SrcSubReg)
1920b57cec5SDimitry Andric     //  RC = TRI->getMatchingSuperRegClass(MRI->getRegClass(SrcReg), RC,
1930b57cec5SDimitry Andric     //                                     SrcSubReg);
1940b57cec5SDimitry Andric     // MO.substVirtReg(SrcReg, SrcSubReg, *TRI);
1950b57cec5SDimitry Andric     //
1960b57cec5SDimitry Andric     // The 2-addr pass has been updated to handle coalesced subregs. However,
1970b57cec5SDimitry Andric     // some machine-specific code still can't handle it.
1980b57cec5SDimitry Andric     // To handle it properly we also need a way find a constrained subregister
1990b57cec5SDimitry Andric     // class given a super-reg class and subreg index.
2000b57cec5SDimitry Andric     if (DefMI->getOperand(1).getSubReg())
2010b57cec5SDimitry Andric       continue;
2020b57cec5SDimitry Andric     if (!MRI->constrainRegAttrs(SrcReg, Reg))
2030b57cec5SDimitry Andric       continue;
2040b57cec5SDimitry Andric     LLVM_DEBUG(dbgs() << "Coalescing: " << *DefMI);
2050b57cec5SDimitry Andric     LLVM_DEBUG(dbgs() << "***     to: " << *MI);
2060b57cec5SDimitry Andric 
2070b57cec5SDimitry Andric     // Propagate SrcReg of copies to MI.
2080b57cec5SDimitry Andric     MO.setReg(SrcReg);
2090b57cec5SDimitry Andric     MRI->clearKillFlags(SrcReg);
2100b57cec5SDimitry Andric     // Coalesce single use copies.
2110b57cec5SDimitry Andric     if (OnlyOneUse) {
2128bcb0991SDimitry Andric       // If (and only if) we've eliminated all uses of the copy, also
2138bcb0991SDimitry Andric       // copy-propagate to any debug-users of MI, or they'll be left using
2148bcb0991SDimitry Andric       // an undefined value.
2158bcb0991SDimitry Andric       DefMI->changeDebugValuesDefReg(SrcReg);
2168bcb0991SDimitry Andric 
2170b57cec5SDimitry Andric       DefMI->eraseFromParent();
2180b57cec5SDimitry Andric       ++NumCoalesces;
2190b57cec5SDimitry Andric     }
2200b57cec5SDimitry Andric     Changed = true;
2210b57cec5SDimitry Andric   }
2220b57cec5SDimitry Andric 
2230b57cec5SDimitry Andric   return Changed;
2240b57cec5SDimitry Andric }
2250b57cec5SDimitry Andric 
226e8d8bef9SDimitry Andric bool MachineCSE::isPhysDefTriviallyDead(
227e8d8bef9SDimitry Andric     MCRegister Reg, MachineBasicBlock::const_iterator I,
2280b57cec5SDimitry Andric     MachineBasicBlock::const_iterator E) const {
2290b57cec5SDimitry Andric   unsigned LookAheadLeft = LookAheadLimit;
2300b57cec5SDimitry Andric   while (LookAheadLeft) {
2310b57cec5SDimitry Andric     // Skip over dbg_value's.
2320b57cec5SDimitry Andric     I = skipDebugInstructionsForward(I, E);
2330b57cec5SDimitry Andric 
2340b57cec5SDimitry Andric     if (I == E)
2350b57cec5SDimitry Andric       // Reached end of block, we don't know if register is dead or not.
2360b57cec5SDimitry Andric       return false;
2370b57cec5SDimitry Andric 
2380b57cec5SDimitry Andric     bool SeenDef = false;
2390b57cec5SDimitry Andric     for (const MachineOperand &MO : I->operands()) {
2400b57cec5SDimitry Andric       if (MO.isRegMask() && MO.clobbersPhysReg(Reg))
2410b57cec5SDimitry Andric         SeenDef = true;
2420b57cec5SDimitry Andric       if (!MO.isReg() || !MO.getReg())
2430b57cec5SDimitry Andric         continue;
2440b57cec5SDimitry Andric       if (!TRI->regsOverlap(MO.getReg(), Reg))
2450b57cec5SDimitry Andric         continue;
2460b57cec5SDimitry Andric       if (MO.isUse())
2470b57cec5SDimitry Andric         // Found a use!
2480b57cec5SDimitry Andric         return false;
2490b57cec5SDimitry Andric       SeenDef = true;
2500b57cec5SDimitry Andric     }
2510b57cec5SDimitry Andric     if (SeenDef)
2520b57cec5SDimitry Andric       // See a def of Reg (or an alias) before encountering any use, it's
2530b57cec5SDimitry Andric       // trivially dead.
2540b57cec5SDimitry Andric       return true;
2550b57cec5SDimitry Andric 
2560b57cec5SDimitry Andric     --LookAheadLeft;
2570b57cec5SDimitry Andric     ++I;
2580b57cec5SDimitry Andric   }
2590b57cec5SDimitry Andric   return false;
2600b57cec5SDimitry Andric }
2610b57cec5SDimitry Andric 
262e8d8bef9SDimitry Andric static bool isCallerPreservedOrConstPhysReg(MCRegister Reg,
2630b57cec5SDimitry Andric                                             const MachineFunction &MF,
2640b57cec5SDimitry Andric                                             const TargetRegisterInfo &TRI) {
2650b57cec5SDimitry Andric   // MachineRegisterInfo::isConstantPhysReg directly called by
2660b57cec5SDimitry Andric   // MachineRegisterInfo::isCallerPreservedOrConstPhysReg expects the
2670b57cec5SDimitry Andric   // reserved registers to be frozen. That doesn't cause a problem  post-ISel as
2680b57cec5SDimitry Andric   // most (if not all) targets freeze reserved registers right after ISel.
2690b57cec5SDimitry Andric   //
2700b57cec5SDimitry Andric   // It does cause issues mid-GlobalISel, however, hence the additional
2710b57cec5SDimitry Andric   // reservedRegsFrozen check.
2720b57cec5SDimitry Andric   const MachineRegisterInfo &MRI = MF.getRegInfo();
2730b57cec5SDimitry Andric   return TRI.isCallerPreservedPhysReg(Reg, MF) ||
2740b57cec5SDimitry Andric          (MRI.reservedRegsFrozen() && MRI.isConstantPhysReg(Reg));
2750b57cec5SDimitry Andric }
2760b57cec5SDimitry Andric 
2770b57cec5SDimitry Andric /// hasLivePhysRegDefUses - Return true if the specified instruction read/write
2780b57cec5SDimitry Andric /// physical registers (except for dead defs of physical registers). It also
2790b57cec5SDimitry Andric /// returns the physical register def by reference if it's the only one and the
2800b57cec5SDimitry Andric /// instruction does not uses a physical register.
2810b57cec5SDimitry Andric bool MachineCSE::hasLivePhysRegDefUses(const MachineInstr *MI,
2820b57cec5SDimitry Andric                                        const MachineBasicBlock *MBB,
283e8d8bef9SDimitry Andric                                        SmallSet<MCRegister, 8> &PhysRefs,
2840b57cec5SDimitry Andric                                        PhysDefVector &PhysDefs,
2850b57cec5SDimitry Andric                                        bool &PhysUseDef) const {
2860b57cec5SDimitry Andric   // First, add all uses to PhysRefs.
2870b57cec5SDimitry Andric   for (const MachineOperand &MO : MI->operands()) {
2880b57cec5SDimitry Andric     if (!MO.isReg() || MO.isDef())
2890b57cec5SDimitry Andric       continue;
2908bcb0991SDimitry Andric     Register Reg = MO.getReg();
2910b57cec5SDimitry Andric     if (!Reg)
2920b57cec5SDimitry Andric       continue;
2938bcb0991SDimitry Andric     if (Register::isVirtualRegister(Reg))
2940b57cec5SDimitry Andric       continue;
2950b57cec5SDimitry Andric     // Reading either caller preserved or constant physregs is ok.
296e8d8bef9SDimitry Andric     if (!isCallerPreservedOrConstPhysReg(Reg.asMCReg(), *MI->getMF(), *TRI))
2970b57cec5SDimitry Andric       for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI)
2980b57cec5SDimitry Andric         PhysRefs.insert(*AI);
2990b57cec5SDimitry Andric   }
3000b57cec5SDimitry Andric 
3010b57cec5SDimitry Andric   // Next, collect all defs into PhysDefs.  If any is already in PhysRefs
3020b57cec5SDimitry Andric   // (which currently contains only uses), set the PhysUseDef flag.
3030b57cec5SDimitry Andric   PhysUseDef = false;
3040b57cec5SDimitry Andric   MachineBasicBlock::const_iterator I = MI; I = std::next(I);
3050b57cec5SDimitry Andric   for (const auto &MOP : llvm::enumerate(MI->operands())) {
3060b57cec5SDimitry Andric     const MachineOperand &MO = MOP.value();
3070b57cec5SDimitry Andric     if (!MO.isReg() || !MO.isDef())
3080b57cec5SDimitry Andric       continue;
3098bcb0991SDimitry Andric     Register Reg = MO.getReg();
3100b57cec5SDimitry Andric     if (!Reg)
3110b57cec5SDimitry Andric       continue;
3128bcb0991SDimitry Andric     if (Register::isVirtualRegister(Reg))
3130b57cec5SDimitry Andric       continue;
3140b57cec5SDimitry Andric     // Check against PhysRefs even if the def is "dead".
315e8d8bef9SDimitry Andric     if (PhysRefs.count(Reg.asMCReg()))
3160b57cec5SDimitry Andric       PhysUseDef = true;
3170b57cec5SDimitry Andric     // If the def is dead, it's ok. But the def may not marked "dead". That's
3180b57cec5SDimitry Andric     // common since this pass is run before livevariables. We can scan
3190b57cec5SDimitry Andric     // forward a few instructions and check if it is obviously dead.
320e8d8bef9SDimitry Andric     if (!MO.isDead() && !isPhysDefTriviallyDead(Reg.asMCReg(), I, MBB->end()))
3210b57cec5SDimitry Andric       PhysDefs.push_back(std::make_pair(MOP.index(), Reg));
3220b57cec5SDimitry Andric   }
3230b57cec5SDimitry Andric 
3240b57cec5SDimitry Andric   // Finally, add all defs to PhysRefs as well.
3250b57cec5SDimitry Andric   for (unsigned i = 0, e = PhysDefs.size(); i != e; ++i)
3260b57cec5SDimitry Andric     for (MCRegAliasIterator AI(PhysDefs[i].second, TRI, true); AI.isValid();
3270b57cec5SDimitry Andric          ++AI)
3280b57cec5SDimitry Andric       PhysRefs.insert(*AI);
3290b57cec5SDimitry Andric 
3300b57cec5SDimitry Andric   return !PhysRefs.empty();
3310b57cec5SDimitry Andric }
3320b57cec5SDimitry Andric 
3330b57cec5SDimitry Andric bool MachineCSE::PhysRegDefsReach(MachineInstr *CSMI, MachineInstr *MI,
334e8d8bef9SDimitry Andric                                   SmallSet<MCRegister, 8> &PhysRefs,
3350b57cec5SDimitry Andric                                   PhysDefVector &PhysDefs,
3360b57cec5SDimitry Andric                                   bool &NonLocal) const {
3370b57cec5SDimitry Andric   // For now conservatively returns false if the common subexpression is
3380b57cec5SDimitry Andric   // not in the same basic block as the given instruction. The only exception
3390b57cec5SDimitry Andric   // is if the common subexpression is in the sole predecessor block.
3400b57cec5SDimitry Andric   const MachineBasicBlock *MBB = MI->getParent();
3410b57cec5SDimitry Andric   const MachineBasicBlock *CSMBB = CSMI->getParent();
3420b57cec5SDimitry Andric 
3430b57cec5SDimitry Andric   bool CrossMBB = false;
3440b57cec5SDimitry Andric   if (CSMBB != MBB) {
3450b57cec5SDimitry Andric     if (MBB->pred_size() != 1 || *MBB->pred_begin() != CSMBB)
3460b57cec5SDimitry Andric       return false;
3470b57cec5SDimitry Andric 
3480b57cec5SDimitry Andric     for (unsigned i = 0, e = PhysDefs.size(); i != e; ++i) {
3490b57cec5SDimitry Andric       if (MRI->isAllocatable(PhysDefs[i].second) ||
3500b57cec5SDimitry Andric           MRI->isReserved(PhysDefs[i].second))
3510b57cec5SDimitry Andric         // Avoid extending live range of physical registers if they are
3520b57cec5SDimitry Andric         //allocatable or reserved.
3530b57cec5SDimitry Andric         return false;
3540b57cec5SDimitry Andric     }
3550b57cec5SDimitry Andric     CrossMBB = true;
3560b57cec5SDimitry Andric   }
3570b57cec5SDimitry Andric   MachineBasicBlock::const_iterator I = CSMI; I = std::next(I);
3580b57cec5SDimitry Andric   MachineBasicBlock::const_iterator E = MI;
3590b57cec5SDimitry Andric   MachineBasicBlock::const_iterator EE = CSMBB->end();
3600b57cec5SDimitry Andric   unsigned LookAheadLeft = LookAheadLimit;
3610b57cec5SDimitry Andric   while (LookAheadLeft) {
3620b57cec5SDimitry Andric     // Skip over dbg_value's.
3630b57cec5SDimitry Andric     while (I != E && I != EE && I->isDebugInstr())
3640b57cec5SDimitry Andric       ++I;
3650b57cec5SDimitry Andric 
3660b57cec5SDimitry Andric     if (I == EE) {
3670b57cec5SDimitry Andric       assert(CrossMBB && "Reaching end-of-MBB without finding MI?");
3680b57cec5SDimitry Andric       (void)CrossMBB;
3690b57cec5SDimitry Andric       CrossMBB = false;
3700b57cec5SDimitry Andric       NonLocal = true;
3710b57cec5SDimitry Andric       I = MBB->begin();
3720b57cec5SDimitry Andric       EE = MBB->end();
3730b57cec5SDimitry Andric       continue;
3740b57cec5SDimitry Andric     }
3750b57cec5SDimitry Andric 
3760b57cec5SDimitry Andric     if (I == E)
3770b57cec5SDimitry Andric       return true;
3780b57cec5SDimitry Andric 
3790b57cec5SDimitry Andric     for (const MachineOperand &MO : I->operands()) {
3800b57cec5SDimitry Andric       // RegMasks go on instructions like calls that clobber lots of physregs.
3810b57cec5SDimitry Andric       // Don't attempt to CSE across such an instruction.
3820b57cec5SDimitry Andric       if (MO.isRegMask())
3830b57cec5SDimitry Andric         return false;
3840b57cec5SDimitry Andric       if (!MO.isReg() || !MO.isDef())
3850b57cec5SDimitry Andric         continue;
3868bcb0991SDimitry Andric       Register MOReg = MO.getReg();
3878bcb0991SDimitry Andric       if (Register::isVirtualRegister(MOReg))
3880b57cec5SDimitry Andric         continue;
389e8d8bef9SDimitry Andric       if (PhysRefs.count(MOReg.asMCReg()))
3900b57cec5SDimitry Andric         return false;
3910b57cec5SDimitry Andric     }
3920b57cec5SDimitry Andric 
3930b57cec5SDimitry Andric     --LookAheadLeft;
3940b57cec5SDimitry Andric     ++I;
3950b57cec5SDimitry Andric   }
3960b57cec5SDimitry Andric 
3970b57cec5SDimitry Andric   return false;
3980b57cec5SDimitry Andric }
3990b57cec5SDimitry Andric 
4000b57cec5SDimitry Andric bool MachineCSE::isCSECandidate(MachineInstr *MI) {
4010b57cec5SDimitry Andric   if (MI->isPosition() || MI->isPHI() || MI->isImplicitDef() || MI->isKill() ||
4020b57cec5SDimitry Andric       MI->isInlineAsm() || MI->isDebugInstr())
4030b57cec5SDimitry Andric     return false;
4040b57cec5SDimitry Andric 
4050b57cec5SDimitry Andric   // Ignore copies.
4060b57cec5SDimitry Andric   if (MI->isCopyLike())
4070b57cec5SDimitry Andric     return false;
4080b57cec5SDimitry Andric 
4090b57cec5SDimitry Andric   // Ignore stuff that we obviously can't move.
4100b57cec5SDimitry Andric   if (MI->mayStore() || MI->isCall() || MI->isTerminator() ||
4110b57cec5SDimitry Andric       MI->mayRaiseFPException() || MI->hasUnmodeledSideEffects())
4120b57cec5SDimitry Andric     return false;
4130b57cec5SDimitry Andric 
4140b57cec5SDimitry Andric   if (MI->mayLoad()) {
4150b57cec5SDimitry Andric     // Okay, this instruction does a load. As a refinement, we allow the target
4160b57cec5SDimitry Andric     // to decide whether the loaded value is actually a constant. If so, we can
4170b57cec5SDimitry Andric     // actually use it as a load.
418*fcaf7f86SDimitry Andric     if (!MI->isDereferenceableInvariantLoad())
4190b57cec5SDimitry Andric       // FIXME: we should be able to hoist loads with no other side effects if
4200b57cec5SDimitry Andric       // there are no other instructions which can change memory in this loop.
4210b57cec5SDimitry Andric       // This is a trivial form of alias analysis.
4220b57cec5SDimitry Andric       return false;
4230b57cec5SDimitry Andric   }
4240b57cec5SDimitry Andric 
4250b57cec5SDimitry Andric   // Ignore stack guard loads, otherwise the register that holds CSEed value may
4260b57cec5SDimitry Andric   // be spilled and get loaded back with corrupted data.
4270b57cec5SDimitry Andric   if (MI->getOpcode() == TargetOpcode::LOAD_STACK_GUARD)
4280b57cec5SDimitry Andric     return false;
4290b57cec5SDimitry Andric 
4300b57cec5SDimitry Andric   return true;
4310b57cec5SDimitry Andric }
4320b57cec5SDimitry Andric 
4330b57cec5SDimitry Andric /// isProfitableToCSE - Return true if it's profitable to eliminate MI with a
4340b57cec5SDimitry Andric /// common expression that defines Reg. CSBB is basic block where CSReg is
4350b57cec5SDimitry Andric /// defined.
436e8d8bef9SDimitry Andric bool MachineCSE::isProfitableToCSE(Register CSReg, Register Reg,
4370b57cec5SDimitry Andric                                    MachineBasicBlock *CSBB, MachineInstr *MI) {
4380b57cec5SDimitry Andric   // FIXME: Heuristics that works around the lack the live range splitting.
4390b57cec5SDimitry Andric 
4400b57cec5SDimitry Andric   // If CSReg is used at all uses of Reg, CSE should not increase register
4410b57cec5SDimitry Andric   // pressure of CSReg.
4420b57cec5SDimitry Andric   bool MayIncreasePressure = true;
4438bcb0991SDimitry Andric   if (Register::isVirtualRegister(CSReg) && Register::isVirtualRegister(Reg)) {
4440b57cec5SDimitry Andric     MayIncreasePressure = false;
4450b57cec5SDimitry Andric     SmallPtrSet<MachineInstr*, 8> CSUses;
4460b57cec5SDimitry Andric     for (MachineInstr &MI : MRI->use_nodbg_instructions(CSReg)) {
4470b57cec5SDimitry Andric       CSUses.insert(&MI);
4480b57cec5SDimitry Andric     }
4490b57cec5SDimitry Andric     for (MachineInstr &MI : MRI->use_nodbg_instructions(Reg)) {
4500b57cec5SDimitry Andric       if (!CSUses.count(&MI)) {
4510b57cec5SDimitry Andric         MayIncreasePressure = true;
4520b57cec5SDimitry Andric         break;
4530b57cec5SDimitry Andric       }
4540b57cec5SDimitry Andric     }
4550b57cec5SDimitry Andric   }
4560b57cec5SDimitry Andric   if (!MayIncreasePressure) return true;
4570b57cec5SDimitry Andric 
4580b57cec5SDimitry Andric   // Heuristics #1: Don't CSE "cheap" computation if the def is not local or in
4590b57cec5SDimitry Andric   // an immediate predecessor. We don't want to increase register pressure and
4600b57cec5SDimitry Andric   // end up causing other computation to be spilled.
4610b57cec5SDimitry Andric   if (TII->isAsCheapAsAMove(*MI)) {
4620b57cec5SDimitry Andric     MachineBasicBlock *BB = MI->getParent();
4630b57cec5SDimitry Andric     if (CSBB != BB && !CSBB->isSuccessor(BB))
4640b57cec5SDimitry Andric       return false;
4650b57cec5SDimitry Andric   }
4660b57cec5SDimitry Andric 
4670b57cec5SDimitry Andric   // Heuristics #2: If the expression doesn't not use a vr and the only use
4680b57cec5SDimitry Andric   // of the redundant computation are copies, do not cse.
4690b57cec5SDimitry Andric   bool HasVRegUse = false;
4700b57cec5SDimitry Andric   for (const MachineOperand &MO : MI->operands()) {
4718bcb0991SDimitry Andric     if (MO.isReg() && MO.isUse() && Register::isVirtualRegister(MO.getReg())) {
4720b57cec5SDimitry Andric       HasVRegUse = true;
4730b57cec5SDimitry Andric       break;
4740b57cec5SDimitry Andric     }
4750b57cec5SDimitry Andric   }
4760b57cec5SDimitry Andric   if (!HasVRegUse) {
4770b57cec5SDimitry Andric     bool HasNonCopyUse = false;
4780b57cec5SDimitry Andric     for (MachineInstr &MI : MRI->use_nodbg_instructions(Reg)) {
4790b57cec5SDimitry Andric       // Ignore copies.
4800b57cec5SDimitry Andric       if (!MI.isCopyLike()) {
4810b57cec5SDimitry Andric         HasNonCopyUse = true;
4820b57cec5SDimitry Andric         break;
4830b57cec5SDimitry Andric       }
4840b57cec5SDimitry Andric     }
4850b57cec5SDimitry Andric     if (!HasNonCopyUse)
4860b57cec5SDimitry Andric       return false;
4870b57cec5SDimitry Andric   }
4880b57cec5SDimitry Andric 
4890b57cec5SDimitry Andric   // Heuristics #3: If the common subexpression is used by PHIs, do not reuse
4900b57cec5SDimitry Andric   // it unless the defined value is already used in the BB of the new use.
4910b57cec5SDimitry Andric   bool HasPHI = false;
4920b57cec5SDimitry Andric   for (MachineInstr &UseMI : MRI->use_nodbg_instructions(CSReg)) {
4930b57cec5SDimitry Andric     HasPHI |= UseMI.isPHI();
4940b57cec5SDimitry Andric     if (UseMI.getParent() == MI->getParent())
4950b57cec5SDimitry Andric       return true;
4960b57cec5SDimitry Andric   }
4970b57cec5SDimitry Andric 
4980b57cec5SDimitry Andric   return !HasPHI;
4990b57cec5SDimitry Andric }
5000b57cec5SDimitry Andric 
5010b57cec5SDimitry Andric void MachineCSE::EnterScope(MachineBasicBlock *MBB) {
5020b57cec5SDimitry Andric   LLVM_DEBUG(dbgs() << "Entering: " << MBB->getName() << '\n');
5030b57cec5SDimitry Andric   ScopeType *Scope = new ScopeType(VNT);
5040b57cec5SDimitry Andric   ScopeMap[MBB] = Scope;
5050b57cec5SDimitry Andric }
5060b57cec5SDimitry Andric 
5070b57cec5SDimitry Andric void MachineCSE::ExitScope(MachineBasicBlock *MBB) {
5080b57cec5SDimitry Andric   LLVM_DEBUG(dbgs() << "Exiting: " << MBB->getName() << '\n');
5090b57cec5SDimitry Andric   DenseMap<MachineBasicBlock*, ScopeType*>::iterator SI = ScopeMap.find(MBB);
5100b57cec5SDimitry Andric   assert(SI != ScopeMap.end());
5110b57cec5SDimitry Andric   delete SI->second;
5120b57cec5SDimitry Andric   ScopeMap.erase(SI);
5130b57cec5SDimitry Andric }
5140b57cec5SDimitry Andric 
5150b57cec5SDimitry Andric bool MachineCSE::ProcessBlockCSE(MachineBasicBlock *MBB) {
5160b57cec5SDimitry Andric   bool Changed = false;
5170b57cec5SDimitry Andric 
5180b57cec5SDimitry Andric   SmallVector<std::pair<unsigned, unsigned>, 8> CSEPairs;
5190b57cec5SDimitry Andric   SmallVector<unsigned, 2> ImplicitDefsToUpdate;
5200b57cec5SDimitry Andric   SmallVector<unsigned, 2> ImplicitDefs;
521349cc55cSDimitry Andric   for (MachineInstr &MI : llvm::make_early_inc_range(*MBB)) {
522349cc55cSDimitry Andric     if (!isCSECandidate(&MI))
5230b57cec5SDimitry Andric       continue;
5240b57cec5SDimitry Andric 
525349cc55cSDimitry Andric     bool FoundCSE = VNT.count(&MI);
5260b57cec5SDimitry Andric     if (!FoundCSE) {
5270b57cec5SDimitry Andric       // Using trivial copy propagation to find more CSE opportunities.
528349cc55cSDimitry Andric       if (PerformTrivialCopyPropagation(&MI, MBB)) {
5290b57cec5SDimitry Andric         Changed = true;
5300b57cec5SDimitry Andric 
5310b57cec5SDimitry Andric         // After coalescing MI itself may become a copy.
532349cc55cSDimitry Andric         if (MI.isCopyLike())
5330b57cec5SDimitry Andric           continue;
5340b57cec5SDimitry Andric 
5350b57cec5SDimitry Andric         // Try again to see if CSE is possible.
536349cc55cSDimitry Andric         FoundCSE = VNT.count(&MI);
5370b57cec5SDimitry Andric       }
5380b57cec5SDimitry Andric     }
5390b57cec5SDimitry Andric 
5400b57cec5SDimitry Andric     // Commute commutable instructions.
5410b57cec5SDimitry Andric     bool Commuted = false;
542349cc55cSDimitry Andric     if (!FoundCSE && MI.isCommutable()) {
543349cc55cSDimitry Andric       if (MachineInstr *NewMI = TII->commuteInstruction(MI)) {
5440b57cec5SDimitry Andric         Commuted = true;
5450b57cec5SDimitry Andric         FoundCSE = VNT.count(NewMI);
546349cc55cSDimitry Andric         if (NewMI != &MI) {
5470b57cec5SDimitry Andric           // New instruction. It doesn't need to be kept.
5480b57cec5SDimitry Andric           NewMI->eraseFromParent();
5490b57cec5SDimitry Andric           Changed = true;
5500b57cec5SDimitry Andric         } else if (!FoundCSE)
5510b57cec5SDimitry Andric           // MI was changed but it didn't help, commute it back!
552349cc55cSDimitry Andric           (void)TII->commuteInstruction(MI);
5530b57cec5SDimitry Andric       }
5540b57cec5SDimitry Andric     }
5550b57cec5SDimitry Andric 
5560b57cec5SDimitry Andric     // If the instruction defines physical registers and the values *may* be
5570b57cec5SDimitry Andric     // used, then it's not safe to replace it with a common subexpression.
5580b57cec5SDimitry Andric     // It's also not safe if the instruction uses physical registers.
5590b57cec5SDimitry Andric     bool CrossMBBPhysDef = false;
560e8d8bef9SDimitry Andric     SmallSet<MCRegister, 8> PhysRefs;
5610b57cec5SDimitry Andric     PhysDefVector PhysDefs;
5620b57cec5SDimitry Andric     bool PhysUseDef = false;
563349cc55cSDimitry Andric     if (FoundCSE &&
564349cc55cSDimitry Andric         hasLivePhysRegDefUses(&MI, MBB, PhysRefs, PhysDefs, PhysUseDef)) {
5650b57cec5SDimitry Andric       FoundCSE = false;
5660b57cec5SDimitry Andric 
5670b57cec5SDimitry Andric       // ... Unless the CS is local or is in the sole predecessor block
5680b57cec5SDimitry Andric       // and it also defines the physical register which is not clobbered
5690b57cec5SDimitry Andric       // in between and the physical register uses were not clobbered.
5700b57cec5SDimitry Andric       // This can never be the case if the instruction both uses and
5710b57cec5SDimitry Andric       // defines the same physical register, which was detected above.
5720b57cec5SDimitry Andric       if (!PhysUseDef) {
573349cc55cSDimitry Andric         unsigned CSVN = VNT.lookup(&MI);
5740b57cec5SDimitry Andric         MachineInstr *CSMI = Exps[CSVN];
575349cc55cSDimitry Andric         if (PhysRegDefsReach(CSMI, &MI, PhysRefs, PhysDefs, CrossMBBPhysDef))
5760b57cec5SDimitry Andric           FoundCSE = true;
5770b57cec5SDimitry Andric       }
5780b57cec5SDimitry Andric     }
5790b57cec5SDimitry Andric 
5800b57cec5SDimitry Andric     if (!FoundCSE) {
581349cc55cSDimitry Andric       VNT.insert(&MI, CurrVN++);
582349cc55cSDimitry Andric       Exps.push_back(&MI);
5830b57cec5SDimitry Andric       continue;
5840b57cec5SDimitry Andric     }
5850b57cec5SDimitry Andric 
5860b57cec5SDimitry Andric     // Found a common subexpression, eliminate it.
587349cc55cSDimitry Andric     unsigned CSVN = VNT.lookup(&MI);
5880b57cec5SDimitry Andric     MachineInstr *CSMI = Exps[CSVN];
589349cc55cSDimitry Andric     LLVM_DEBUG(dbgs() << "Examining: " << MI);
5900b57cec5SDimitry Andric     LLVM_DEBUG(dbgs() << "*** Found a common subexpression: " << *CSMI);
5910b57cec5SDimitry Andric 
592fe6060f1SDimitry Andric     // Prevent CSE-ing non-local convergent instructions.
593fe6060f1SDimitry Andric     // LLVM's current definition of `isConvergent` does not necessarily prove
594fe6060f1SDimitry Andric     // that non-local CSE is illegal. The following check extends the definition
595fe6060f1SDimitry Andric     // of `isConvergent` to assume a convergent instruction is dependent not
596fe6060f1SDimitry Andric     // only on additional conditions, but also on fewer conditions. LLVM does
597fe6060f1SDimitry Andric     // not have a MachineInstr attribute which expresses this extended
598fe6060f1SDimitry Andric     // definition, so it's necessary to use `isConvergent` to prevent illegally
599fe6060f1SDimitry Andric     // CSE-ing the subset of `isConvergent` instructions which do fall into this
600fe6060f1SDimitry Andric     // extended definition.
601349cc55cSDimitry Andric     if (MI.isConvergent() && MI.getParent() != CSMI->getParent()) {
602fe6060f1SDimitry Andric       LLVM_DEBUG(dbgs() << "*** Convergent MI and subexpression exist in "
603fe6060f1SDimitry Andric                            "different BBs, avoid CSE!\n");
604349cc55cSDimitry Andric       VNT.insert(&MI, CurrVN++);
605349cc55cSDimitry Andric       Exps.push_back(&MI);
606fe6060f1SDimitry Andric       continue;
607fe6060f1SDimitry Andric     }
608fe6060f1SDimitry Andric 
6090b57cec5SDimitry Andric     // Check if it's profitable to perform this CSE.
6100b57cec5SDimitry Andric     bool DoCSE = true;
611349cc55cSDimitry Andric     unsigned NumDefs = MI.getNumDefs();
6120b57cec5SDimitry Andric 
613349cc55cSDimitry Andric     for (unsigned i = 0, e = MI.getNumOperands(); NumDefs && i != e; ++i) {
614349cc55cSDimitry Andric       MachineOperand &MO = MI.getOperand(i);
6150b57cec5SDimitry Andric       if (!MO.isReg() || !MO.isDef())
6160b57cec5SDimitry Andric         continue;
6178bcb0991SDimitry Andric       Register OldReg = MO.getReg();
6188bcb0991SDimitry Andric       Register NewReg = CSMI->getOperand(i).getReg();
6190b57cec5SDimitry Andric 
6200b57cec5SDimitry Andric       // Go through implicit defs of CSMI and MI, if a def is not dead at MI,
6210b57cec5SDimitry Andric       // we should make sure it is not dead at CSMI.
6220b57cec5SDimitry Andric       if (MO.isImplicit() && !MO.isDead() && CSMI->getOperand(i).isDead())
6230b57cec5SDimitry Andric         ImplicitDefsToUpdate.push_back(i);
6240b57cec5SDimitry Andric 
6250b57cec5SDimitry Andric       // Keep track of implicit defs of CSMI and MI, to clear possibly
6260b57cec5SDimitry Andric       // made-redundant kill flags.
6270b57cec5SDimitry Andric       if (MO.isImplicit() && !MO.isDead() && OldReg == NewReg)
6280b57cec5SDimitry Andric         ImplicitDefs.push_back(OldReg);
6290b57cec5SDimitry Andric 
6300b57cec5SDimitry Andric       if (OldReg == NewReg) {
6310b57cec5SDimitry Andric         --NumDefs;
6320b57cec5SDimitry Andric         continue;
6330b57cec5SDimitry Andric       }
6340b57cec5SDimitry Andric 
6358bcb0991SDimitry Andric       assert(Register::isVirtualRegister(OldReg) &&
6368bcb0991SDimitry Andric              Register::isVirtualRegister(NewReg) &&
6370b57cec5SDimitry Andric              "Do not CSE physical register defs!");
6380b57cec5SDimitry Andric 
639349cc55cSDimitry Andric       if (!isProfitableToCSE(NewReg, OldReg, CSMI->getParent(), &MI)) {
6400b57cec5SDimitry Andric         LLVM_DEBUG(dbgs() << "*** Not profitable, avoid CSE!\n");
6410b57cec5SDimitry Andric         DoCSE = false;
6420b57cec5SDimitry Andric         break;
6430b57cec5SDimitry Andric       }
6440b57cec5SDimitry Andric 
6450b57cec5SDimitry Andric       // Don't perform CSE if the result of the new instruction cannot exist
6460b57cec5SDimitry Andric       // within the constraints (register class, bank, or low-level type) of
6470b57cec5SDimitry Andric       // the old instruction.
6480b57cec5SDimitry Andric       if (!MRI->constrainRegAttrs(NewReg, OldReg)) {
6490b57cec5SDimitry Andric         LLVM_DEBUG(
6500b57cec5SDimitry Andric             dbgs() << "*** Not the same register constraints, avoid CSE!\n");
6510b57cec5SDimitry Andric         DoCSE = false;
6520b57cec5SDimitry Andric         break;
6530b57cec5SDimitry Andric       }
6540b57cec5SDimitry Andric 
6550b57cec5SDimitry Andric       CSEPairs.push_back(std::make_pair(OldReg, NewReg));
6560b57cec5SDimitry Andric       --NumDefs;
6570b57cec5SDimitry Andric     }
6580b57cec5SDimitry Andric 
6590b57cec5SDimitry Andric     // Actually perform the elimination.
6600b57cec5SDimitry Andric     if (DoCSE) {
661e8d8bef9SDimitry Andric       for (const std::pair<unsigned, unsigned> &CSEPair : CSEPairs) {
6620b57cec5SDimitry Andric         unsigned OldReg = CSEPair.first;
6630b57cec5SDimitry Andric         unsigned NewReg = CSEPair.second;
6640b57cec5SDimitry Andric         // OldReg may have been unused but is used now, clear the Dead flag
6650b57cec5SDimitry Andric         MachineInstr *Def = MRI->getUniqueVRegDef(NewReg);
6660b57cec5SDimitry Andric         assert(Def != nullptr && "CSEd register has no unique definition?");
6670b57cec5SDimitry Andric         Def->clearRegisterDeads(NewReg);
6680b57cec5SDimitry Andric         // Replace with NewReg and clear kill flags which may be wrong now.
6690b57cec5SDimitry Andric         MRI->replaceRegWith(OldReg, NewReg);
6700b57cec5SDimitry Andric         MRI->clearKillFlags(NewReg);
6710b57cec5SDimitry Andric       }
6720b57cec5SDimitry Andric 
6730b57cec5SDimitry Andric       // Go through implicit defs of CSMI and MI, if a def is not dead at MI,
6740b57cec5SDimitry Andric       // we should make sure it is not dead at CSMI.
6750b57cec5SDimitry Andric       for (unsigned ImplicitDefToUpdate : ImplicitDefsToUpdate)
6760b57cec5SDimitry Andric         CSMI->getOperand(ImplicitDefToUpdate).setIsDead(false);
677e8d8bef9SDimitry Andric       for (const auto &PhysDef : PhysDefs)
678349cc55cSDimitry Andric         if (!MI.getOperand(PhysDef.first).isDead())
6790b57cec5SDimitry Andric           CSMI->getOperand(PhysDef.first).setIsDead(false);
6800b57cec5SDimitry Andric 
6810b57cec5SDimitry Andric       // Go through implicit defs of CSMI and MI, and clear the kill flags on
6820b57cec5SDimitry Andric       // their uses in all the instructions between CSMI and MI.
6830b57cec5SDimitry Andric       // We might have made some of the kill flags redundant, consider:
6840b57cec5SDimitry Andric       //   subs  ... implicit-def %nzcv    <- CSMI
6850b57cec5SDimitry Andric       //   csinc ... implicit killed %nzcv <- this kill flag isn't valid anymore
6860b57cec5SDimitry Andric       //   subs  ... implicit-def %nzcv    <- MI, to be eliminated
6870b57cec5SDimitry Andric       //   csinc ... implicit killed %nzcv
6880b57cec5SDimitry Andric       // Since we eliminated MI, and reused a register imp-def'd by CSMI
6890b57cec5SDimitry Andric       // (here %nzcv), that register, if it was killed before MI, should have
6900b57cec5SDimitry Andric       // that kill flag removed, because it's lifetime was extended.
691349cc55cSDimitry Andric       if (CSMI->getParent() == MI.getParent()) {
692349cc55cSDimitry Andric         for (MachineBasicBlock::iterator II = CSMI, IE = &MI; II != IE; ++II)
6930b57cec5SDimitry Andric           for (auto ImplicitDef : ImplicitDefs)
6940b57cec5SDimitry Andric             if (MachineOperand *MO = II->findRegisterUseOperand(
6950b57cec5SDimitry Andric                     ImplicitDef, /*isKill=*/true, TRI))
6960b57cec5SDimitry Andric               MO->setIsKill(false);
6970b57cec5SDimitry Andric       } else {
6980b57cec5SDimitry Andric         // If the instructions aren't in the same BB, bail out and clear the
6990b57cec5SDimitry Andric         // kill flag on all uses of the imp-def'd register.
7000b57cec5SDimitry Andric         for (auto ImplicitDef : ImplicitDefs)
7010b57cec5SDimitry Andric           MRI->clearKillFlags(ImplicitDef);
7020b57cec5SDimitry Andric       }
7030b57cec5SDimitry Andric 
7040b57cec5SDimitry Andric       if (CrossMBBPhysDef) {
7050b57cec5SDimitry Andric         // Add physical register defs now coming in from a predecessor to MBB
7060b57cec5SDimitry Andric         // livein list.
7070b57cec5SDimitry Andric         while (!PhysDefs.empty()) {
7080b57cec5SDimitry Andric           auto LiveIn = PhysDefs.pop_back_val();
7090b57cec5SDimitry Andric           if (!MBB->isLiveIn(LiveIn.second))
7100b57cec5SDimitry Andric             MBB->addLiveIn(LiveIn.second);
7110b57cec5SDimitry Andric         }
7120b57cec5SDimitry Andric         ++NumCrossBBCSEs;
7130b57cec5SDimitry Andric       }
7140b57cec5SDimitry Andric 
715349cc55cSDimitry Andric       MI.eraseFromParent();
7160b57cec5SDimitry Andric       ++NumCSEs;
7170b57cec5SDimitry Andric       if (!PhysRefs.empty())
7180b57cec5SDimitry Andric         ++NumPhysCSEs;
7190b57cec5SDimitry Andric       if (Commuted)
7200b57cec5SDimitry Andric         ++NumCommutes;
7210b57cec5SDimitry Andric       Changed = true;
7220b57cec5SDimitry Andric     } else {
723349cc55cSDimitry Andric       VNT.insert(&MI, CurrVN++);
724349cc55cSDimitry Andric       Exps.push_back(&MI);
7250b57cec5SDimitry Andric     }
7260b57cec5SDimitry Andric     CSEPairs.clear();
7270b57cec5SDimitry Andric     ImplicitDefsToUpdate.clear();
7280b57cec5SDimitry Andric     ImplicitDefs.clear();
7290b57cec5SDimitry Andric   }
7300b57cec5SDimitry Andric 
7310b57cec5SDimitry Andric   return Changed;
7320b57cec5SDimitry Andric }
7330b57cec5SDimitry Andric 
7340b57cec5SDimitry Andric /// ExitScopeIfDone - Destroy scope for the MBB that corresponds to the given
7350b57cec5SDimitry Andric /// dominator tree node if its a leaf or all of its children are done. Walk
7360b57cec5SDimitry Andric /// up the dominator tree to destroy ancestors which are now done.
7370b57cec5SDimitry Andric void
7380b57cec5SDimitry Andric MachineCSE::ExitScopeIfDone(MachineDomTreeNode *Node,
7390b57cec5SDimitry Andric                         DenseMap<MachineDomTreeNode*, unsigned> &OpenChildren) {
7400b57cec5SDimitry Andric   if (OpenChildren[Node])
7410b57cec5SDimitry Andric     return;
7420b57cec5SDimitry Andric 
7430b57cec5SDimitry Andric   // Pop scope.
7440b57cec5SDimitry Andric   ExitScope(Node->getBlock());
7450b57cec5SDimitry Andric 
7460b57cec5SDimitry Andric   // Now traverse upwards to pop ancestors whose offsprings are all done.
7470b57cec5SDimitry Andric   while (MachineDomTreeNode *Parent = Node->getIDom()) {
7480b57cec5SDimitry Andric     unsigned Left = --OpenChildren[Parent];
7490b57cec5SDimitry Andric     if (Left != 0)
7500b57cec5SDimitry Andric       break;
7510b57cec5SDimitry Andric     ExitScope(Parent->getBlock());
7520b57cec5SDimitry Andric     Node = Parent;
7530b57cec5SDimitry Andric   }
7540b57cec5SDimitry Andric }
7550b57cec5SDimitry Andric 
7560b57cec5SDimitry Andric bool MachineCSE::PerformCSE(MachineDomTreeNode *Node) {
7570b57cec5SDimitry Andric   SmallVector<MachineDomTreeNode*, 32> Scopes;
7580b57cec5SDimitry Andric   SmallVector<MachineDomTreeNode*, 8> WorkList;
7590b57cec5SDimitry Andric   DenseMap<MachineDomTreeNode*, unsigned> OpenChildren;
7600b57cec5SDimitry Andric 
7610b57cec5SDimitry Andric   CurrVN = 0;
7620b57cec5SDimitry Andric 
7630b57cec5SDimitry Andric   // Perform a DFS walk to determine the order of visit.
7640b57cec5SDimitry Andric   WorkList.push_back(Node);
7650b57cec5SDimitry Andric   do {
7660b57cec5SDimitry Andric     Node = WorkList.pop_back_val();
7670b57cec5SDimitry Andric     Scopes.push_back(Node);
7685ffd83dbSDimitry Andric     OpenChildren[Node] = Node->getNumChildren();
769e8d8bef9SDimitry Andric     append_range(WorkList, Node->children());
7700b57cec5SDimitry Andric   } while (!WorkList.empty());
7710b57cec5SDimitry Andric 
7720b57cec5SDimitry Andric   // Now perform CSE.
7730b57cec5SDimitry Andric   bool Changed = false;
7740b57cec5SDimitry Andric   for (MachineDomTreeNode *Node : Scopes) {
7750b57cec5SDimitry Andric     MachineBasicBlock *MBB = Node->getBlock();
7760b57cec5SDimitry Andric     EnterScope(MBB);
7770b57cec5SDimitry Andric     Changed |= ProcessBlockCSE(MBB);
7780b57cec5SDimitry Andric     // If it's a leaf node, it's done. Traverse upwards to pop ancestors.
7790b57cec5SDimitry Andric     ExitScopeIfDone(Node, OpenChildren);
7800b57cec5SDimitry Andric   }
7810b57cec5SDimitry Andric 
7820b57cec5SDimitry Andric   return Changed;
7830b57cec5SDimitry Andric }
7840b57cec5SDimitry Andric 
7850b57cec5SDimitry Andric // We use stronger checks for PRE candidate rather than for CSE ones to embrace
7860b57cec5SDimitry Andric // checks inside ProcessBlockCSE(), not only inside isCSECandidate(). This helps
7870b57cec5SDimitry Andric // to exclude instrs created by PRE that won't be CSEed later.
7880b57cec5SDimitry Andric bool MachineCSE::isPRECandidate(MachineInstr *MI) {
7890b57cec5SDimitry Andric   if (!isCSECandidate(MI) ||
7900b57cec5SDimitry Andric       MI->isNotDuplicable() ||
7910b57cec5SDimitry Andric       MI->mayLoad() ||
7920b57cec5SDimitry Andric       MI->isAsCheapAsAMove() ||
7930b57cec5SDimitry Andric       MI->getNumDefs() != 1 ||
7940b57cec5SDimitry Andric       MI->getNumExplicitDefs() != 1)
7950b57cec5SDimitry Andric     return false;
7960b57cec5SDimitry Andric 
797e8d8bef9SDimitry Andric   for (const auto &def : MI->defs())
7988bcb0991SDimitry Andric     if (!Register::isVirtualRegister(def.getReg()))
7990b57cec5SDimitry Andric       return false;
8000b57cec5SDimitry Andric 
801e8d8bef9SDimitry Andric   for (const auto &use : MI->uses())
8028bcb0991SDimitry Andric     if (use.isReg() && !Register::isVirtualRegister(use.getReg()))
8030b57cec5SDimitry Andric       return false;
8040b57cec5SDimitry Andric 
8050b57cec5SDimitry Andric   return true;
8060b57cec5SDimitry Andric }
8070b57cec5SDimitry Andric 
8080b57cec5SDimitry Andric bool MachineCSE::ProcessBlockPRE(MachineDominatorTree *DT,
8090b57cec5SDimitry Andric                                  MachineBasicBlock *MBB) {
8100b57cec5SDimitry Andric   bool Changed = false;
811349cc55cSDimitry Andric   for (MachineInstr &MI : llvm::make_early_inc_range(*MBB)) {
812349cc55cSDimitry Andric     if (!isPRECandidate(&MI))
8130b57cec5SDimitry Andric       continue;
8140b57cec5SDimitry Andric 
815349cc55cSDimitry Andric     if (!PREMap.count(&MI)) {
816349cc55cSDimitry Andric       PREMap[&MI] = MBB;
8170b57cec5SDimitry Andric       continue;
8180b57cec5SDimitry Andric     }
8190b57cec5SDimitry Andric 
820349cc55cSDimitry Andric     auto MBB1 = PREMap[&MI];
8210b57cec5SDimitry Andric     assert(
8220b57cec5SDimitry Andric         !DT->properlyDominates(MBB, MBB1) &&
8230b57cec5SDimitry Andric         "MBB cannot properly dominate MBB1 while DFS through dominators tree!");
8240b57cec5SDimitry Andric     auto CMBB = DT->findNearestCommonDominator(MBB, MBB1);
8250b57cec5SDimitry Andric     if (!CMBB->isLegalToHoistInto())
8260b57cec5SDimitry Andric       continue;
8270b57cec5SDimitry Andric 
8288bcb0991SDimitry Andric     if (!isProfitableToHoistInto(CMBB, MBB, MBB1))
8290b57cec5SDimitry Andric       continue;
8300b57cec5SDimitry Andric 
8310b57cec5SDimitry Andric     // Two instrs are partial redundant if their basic blocks are reachable
8320b57cec5SDimitry Andric     // from one to another but one doesn't dominate another.
8330b57cec5SDimitry Andric     if (CMBB != MBB1) {
8340b57cec5SDimitry Andric       auto BB = MBB->getBasicBlock(), BB1 = MBB1->getBasicBlock();
8350b57cec5SDimitry Andric       if (BB != nullptr && BB1 != nullptr &&
8360b57cec5SDimitry Andric           (isPotentiallyReachable(BB1, BB) ||
8370b57cec5SDimitry Andric            isPotentiallyReachable(BB, BB1))) {
838fe6060f1SDimitry Andric         // The following check extends the definition of `isConvergent` to
839fe6060f1SDimitry Andric         // assume a convergent instruction is dependent not only on additional
840fe6060f1SDimitry Andric         // conditions, but also on fewer conditions. LLVM does not have a
841fe6060f1SDimitry Andric         // MachineInstr attribute which expresses this extended definition, so
842fe6060f1SDimitry Andric         // it's necessary to use `isConvergent` to prevent illegally PRE-ing the
843fe6060f1SDimitry Andric         // subset of `isConvergent` instructions which do fall into this
844fe6060f1SDimitry Andric         // extended definition.
845349cc55cSDimitry Andric         if (MI.isConvergent() && CMBB != MBB)
846fe6060f1SDimitry Andric           continue;
8470b57cec5SDimitry Andric 
848349cc55cSDimitry Andric         assert(MI.getOperand(0).isDef() &&
8490b57cec5SDimitry Andric                "First operand of instr with one explicit def must be this def");
850349cc55cSDimitry Andric         Register VReg = MI.getOperand(0).getReg();
8518bcb0991SDimitry Andric         Register NewReg = MRI->cloneVirtualRegister(VReg);
852349cc55cSDimitry Andric         if (!isProfitableToCSE(NewReg, VReg, CMBB, &MI))
8530b57cec5SDimitry Andric           continue;
8540b57cec5SDimitry Andric         MachineInstr &NewMI =
855349cc55cSDimitry Andric             TII->duplicate(*CMBB, CMBB->getFirstTerminator(), MI);
8565ffd83dbSDimitry Andric 
8575ffd83dbSDimitry Andric         // When hoisting, make sure we don't carry the debug location of
8585ffd83dbSDimitry Andric         // the original instruction, as that's not correct and can cause
8595ffd83dbSDimitry Andric         // unexpected jumps when debugging optimized code.
8605ffd83dbSDimitry Andric         auto EmptyDL = DebugLoc();
8615ffd83dbSDimitry Andric         NewMI.setDebugLoc(EmptyDL);
8625ffd83dbSDimitry Andric 
8630b57cec5SDimitry Andric         NewMI.getOperand(0).setReg(NewReg);
8640b57cec5SDimitry Andric 
865349cc55cSDimitry Andric         PREMap[&MI] = CMBB;
8660b57cec5SDimitry Andric         ++NumPREs;
8670b57cec5SDimitry Andric         Changed = true;
8680b57cec5SDimitry Andric       }
8690b57cec5SDimitry Andric     }
8700b57cec5SDimitry Andric   }
8710b57cec5SDimitry Andric   return Changed;
8720b57cec5SDimitry Andric }
8730b57cec5SDimitry Andric 
8740b57cec5SDimitry Andric // This simple PRE (partial redundancy elimination) pass doesn't actually
8750b57cec5SDimitry Andric // eliminate partial redundancy but transforms it to full redundancy,
8760b57cec5SDimitry Andric // anticipating that the next CSE step will eliminate this created redundancy.
8770b57cec5SDimitry Andric // If CSE doesn't eliminate this, than created instruction will remain dead
8780b57cec5SDimitry Andric // and eliminated later by Remove Dead Machine Instructions pass.
8790b57cec5SDimitry Andric bool MachineCSE::PerformSimplePRE(MachineDominatorTree *DT) {
8800b57cec5SDimitry Andric   SmallVector<MachineDomTreeNode *, 32> BBs;
8810b57cec5SDimitry Andric 
8820b57cec5SDimitry Andric   PREMap.clear();
8830b57cec5SDimitry Andric   bool Changed = false;
8840b57cec5SDimitry Andric   BBs.push_back(DT->getRootNode());
8850b57cec5SDimitry Andric   do {
8860b57cec5SDimitry Andric     auto Node = BBs.pop_back_val();
887e8d8bef9SDimitry Andric     append_range(BBs, Node->children());
8880b57cec5SDimitry Andric 
8890b57cec5SDimitry Andric     MachineBasicBlock *MBB = Node->getBlock();
8900b57cec5SDimitry Andric     Changed |= ProcessBlockPRE(DT, MBB);
8910b57cec5SDimitry Andric 
8920b57cec5SDimitry Andric   } while (!BBs.empty());
8930b57cec5SDimitry Andric 
8940b57cec5SDimitry Andric   return Changed;
8950b57cec5SDimitry Andric }
8960b57cec5SDimitry Andric 
8978bcb0991SDimitry Andric bool MachineCSE::isProfitableToHoistInto(MachineBasicBlock *CandidateBB,
8980b57cec5SDimitry Andric                                          MachineBasicBlock *MBB,
8990b57cec5SDimitry Andric                                          MachineBasicBlock *MBB1) {
9000b57cec5SDimitry Andric   if (CandidateBB->getParent()->getFunction().hasMinSize())
9010b57cec5SDimitry Andric     return true;
9020b57cec5SDimitry Andric   assert(DT->dominates(CandidateBB, MBB) && "CandidateBB should dominate MBB");
9030b57cec5SDimitry Andric   assert(DT->dominates(CandidateBB, MBB1) &&
9040b57cec5SDimitry Andric          "CandidateBB should dominate MBB1");
9050b57cec5SDimitry Andric   return MBFI->getBlockFreq(CandidateBB) <=
9060b57cec5SDimitry Andric          MBFI->getBlockFreq(MBB) + MBFI->getBlockFreq(MBB1);
9070b57cec5SDimitry Andric }
9080b57cec5SDimitry Andric 
9090b57cec5SDimitry Andric bool MachineCSE::runOnMachineFunction(MachineFunction &MF) {
9100b57cec5SDimitry Andric   if (skipFunction(MF.getFunction()))
9110b57cec5SDimitry Andric     return false;
9120b57cec5SDimitry Andric 
9130b57cec5SDimitry Andric   TII = MF.getSubtarget().getInstrInfo();
9140b57cec5SDimitry Andric   TRI = MF.getSubtarget().getRegisterInfo();
9150b57cec5SDimitry Andric   MRI = &MF.getRegInfo();
9160b57cec5SDimitry Andric   AA = &getAnalysis<AAResultsWrapperPass>().getAAResults();
9170b57cec5SDimitry Andric   DT = &getAnalysis<MachineDominatorTree>();
9180b57cec5SDimitry Andric   MBFI = &getAnalysis<MachineBlockFrequencyInfo>();
9190b57cec5SDimitry Andric   LookAheadLimit = TII->getMachineCSELookAheadLimit();
9200b57cec5SDimitry Andric   bool ChangedPRE, ChangedCSE;
9210b57cec5SDimitry Andric   ChangedPRE = PerformSimplePRE(DT);
9220b57cec5SDimitry Andric   ChangedCSE = PerformCSE(DT->getRootNode());
9230b57cec5SDimitry Andric   return ChangedPRE || ChangedCSE;
9240b57cec5SDimitry Andric }
925