xref: /freebsd/contrib/llvm-project/llvm/lib/CodeGen/GlobalISel/MachineIRBuilder.cpp (revision fcaf7f8644a9988098ac6be2165bce3ea4786e91)
10b57cec5SDimitry Andric //===-- llvm/CodeGen/GlobalISel/MachineIRBuilder.cpp - MIBuilder--*- C++ -*-==//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric /// \file
90b57cec5SDimitry Andric /// This file implements the MachineIRBuidler class.
100b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
110b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
120b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h"
130b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstr.h"
140b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h"
150b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h"
160b57cec5SDimitry Andric #include "llvm/CodeGen/TargetInstrInfo.h"
170b57cec5SDimitry Andric #include "llvm/CodeGen/TargetLowering.h"
180b57cec5SDimitry Andric #include "llvm/CodeGen/TargetOpcodes.h"
190b57cec5SDimitry Andric #include "llvm/CodeGen/TargetSubtargetInfo.h"
2081ad6265SDimitry Andric #include "llvm/IR/DebugInfoMetadata.h"
210b57cec5SDimitry Andric 
220b57cec5SDimitry Andric using namespace llvm;
230b57cec5SDimitry Andric 
240b57cec5SDimitry Andric void MachineIRBuilder::setMF(MachineFunction &MF) {
250b57cec5SDimitry Andric   State.MF = &MF;
260b57cec5SDimitry Andric   State.MBB = nullptr;
270b57cec5SDimitry Andric   State.MRI = &MF.getRegInfo();
280b57cec5SDimitry Andric   State.TII = MF.getSubtarget().getInstrInfo();
290b57cec5SDimitry Andric   State.DL = DebugLoc();
300b57cec5SDimitry Andric   State.II = MachineBasicBlock::iterator();
310b57cec5SDimitry Andric   State.Observer = nullptr;
320b57cec5SDimitry Andric }
330b57cec5SDimitry Andric 
340b57cec5SDimitry Andric //------------------------------------------------------------------------------
350b57cec5SDimitry Andric // Build instruction variants.
360b57cec5SDimitry Andric //------------------------------------------------------------------------------
370b57cec5SDimitry Andric 
380b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildInstrNoInsert(unsigned Opcode) {
390b57cec5SDimitry Andric   MachineInstrBuilder MIB = BuildMI(getMF(), getDL(), getTII().get(Opcode));
400b57cec5SDimitry Andric   return MIB;
410b57cec5SDimitry Andric }
420b57cec5SDimitry Andric 
430b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::insertInstr(MachineInstrBuilder MIB) {
440b57cec5SDimitry Andric   getMBB().insert(getInsertPt(), MIB);
450b57cec5SDimitry Andric   recordInsertion(MIB);
460b57cec5SDimitry Andric   return MIB;
470b57cec5SDimitry Andric }
480b57cec5SDimitry Andric 
490b57cec5SDimitry Andric MachineInstrBuilder
500b57cec5SDimitry Andric MachineIRBuilder::buildDirectDbgValue(Register Reg, const MDNode *Variable,
510b57cec5SDimitry Andric                                       const MDNode *Expr) {
520b57cec5SDimitry Andric   assert(isa<DILocalVariable>(Variable) && "not a variable");
530b57cec5SDimitry Andric   assert(cast<DIExpression>(Expr)->isValid() && "not an expression");
540b57cec5SDimitry Andric   assert(
550b57cec5SDimitry Andric       cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(getDL()) &&
560b57cec5SDimitry Andric       "Expected inlined-at fields to agree");
570b57cec5SDimitry Andric   return insertInstr(BuildMI(getMF(), getDL(),
580b57cec5SDimitry Andric                              getTII().get(TargetOpcode::DBG_VALUE),
590b57cec5SDimitry Andric                              /*IsIndirect*/ false, Reg, Variable, Expr));
600b57cec5SDimitry Andric }
610b57cec5SDimitry Andric 
620b57cec5SDimitry Andric MachineInstrBuilder
630b57cec5SDimitry Andric MachineIRBuilder::buildIndirectDbgValue(Register Reg, const MDNode *Variable,
640b57cec5SDimitry Andric                                         const MDNode *Expr) {
650b57cec5SDimitry Andric   assert(isa<DILocalVariable>(Variable) && "not a variable");
660b57cec5SDimitry Andric   assert(cast<DIExpression>(Expr)->isValid() && "not an expression");
670b57cec5SDimitry Andric   assert(
680b57cec5SDimitry Andric       cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(getDL()) &&
690b57cec5SDimitry Andric       "Expected inlined-at fields to agree");
700b57cec5SDimitry Andric   return insertInstr(BuildMI(getMF(), getDL(),
710b57cec5SDimitry Andric                              getTII().get(TargetOpcode::DBG_VALUE),
7213138422SDimitry Andric                              /*IsIndirect*/ true, Reg, Variable, Expr));
730b57cec5SDimitry Andric }
740b57cec5SDimitry Andric 
750b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildFIDbgValue(int FI,
760b57cec5SDimitry Andric                                                       const MDNode *Variable,
770b57cec5SDimitry Andric                                                       const MDNode *Expr) {
780b57cec5SDimitry Andric   assert(isa<DILocalVariable>(Variable) && "not a variable");
790b57cec5SDimitry Andric   assert(cast<DIExpression>(Expr)->isValid() && "not an expression");
800b57cec5SDimitry Andric   assert(
810b57cec5SDimitry Andric       cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(getDL()) &&
820b57cec5SDimitry Andric       "Expected inlined-at fields to agree");
830b57cec5SDimitry Andric   return buildInstr(TargetOpcode::DBG_VALUE)
840b57cec5SDimitry Andric       .addFrameIndex(FI)
8513138422SDimitry Andric       .addImm(0)
860b57cec5SDimitry Andric       .addMetadata(Variable)
8713138422SDimitry Andric       .addMetadata(Expr);
880b57cec5SDimitry Andric }
890b57cec5SDimitry Andric 
900b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildConstDbgValue(const Constant &C,
910b57cec5SDimitry Andric                                                          const MDNode *Variable,
920b57cec5SDimitry Andric                                                          const MDNode *Expr) {
930b57cec5SDimitry Andric   assert(isa<DILocalVariable>(Variable) && "not a variable");
940b57cec5SDimitry Andric   assert(cast<DIExpression>(Expr)->isValid() && "not an expression");
950b57cec5SDimitry Andric   assert(
960b57cec5SDimitry Andric       cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(getDL()) &&
970b57cec5SDimitry Andric       "Expected inlined-at fields to agree");
985ffd83dbSDimitry Andric   auto MIB = buildInstrNoInsert(TargetOpcode::DBG_VALUE);
990b57cec5SDimitry Andric   if (auto *CI = dyn_cast<ConstantInt>(&C)) {
1000b57cec5SDimitry Andric     if (CI->getBitWidth() > 64)
1010b57cec5SDimitry Andric       MIB.addCImm(CI);
1020b57cec5SDimitry Andric     else
1030b57cec5SDimitry Andric       MIB.addImm(CI->getZExtValue());
1040b57cec5SDimitry Andric   } else if (auto *CFP = dyn_cast<ConstantFP>(&C)) {
1050b57cec5SDimitry Andric     MIB.addFPImm(CFP);
1060b57cec5SDimitry Andric   } else {
107e8d8bef9SDimitry Andric     // Insert $noreg if we didn't find a usable constant and had to drop it.
108e8d8bef9SDimitry Andric     MIB.addReg(Register());
1090b57cec5SDimitry Andric   }
1100b57cec5SDimitry Andric 
1115ffd83dbSDimitry Andric   MIB.addImm(0).addMetadata(Variable).addMetadata(Expr);
1125ffd83dbSDimitry Andric   return insertInstr(MIB);
1130b57cec5SDimitry Andric }
1140b57cec5SDimitry Andric 
1150b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildDbgLabel(const MDNode *Label) {
1160b57cec5SDimitry Andric   assert(isa<DILabel>(Label) && "not a label");
1170b57cec5SDimitry Andric   assert(cast<DILabel>(Label)->isValidLocationForIntrinsic(State.DL) &&
1180b57cec5SDimitry Andric          "Expected inlined-at fields to agree");
1190b57cec5SDimitry Andric   auto MIB = buildInstr(TargetOpcode::DBG_LABEL);
1200b57cec5SDimitry Andric 
1210b57cec5SDimitry Andric   return MIB.addMetadata(Label);
1220b57cec5SDimitry Andric }
1230b57cec5SDimitry Andric 
1248bcb0991SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildDynStackAlloc(const DstOp &Res,
1258bcb0991SDimitry Andric                                                          const SrcOp &Size,
1265ffd83dbSDimitry Andric                                                          Align Alignment) {
1278bcb0991SDimitry Andric   assert(Res.getLLTTy(*getMRI()).isPointer() && "expected ptr dst type");
1288bcb0991SDimitry Andric   auto MIB = buildInstr(TargetOpcode::G_DYN_STACKALLOC);
1298bcb0991SDimitry Andric   Res.addDefToMIB(*getMRI(), MIB);
1308bcb0991SDimitry Andric   Size.addSrcToMIB(MIB);
1315ffd83dbSDimitry Andric   MIB.addImm(Alignment.value());
1328bcb0991SDimitry Andric   return MIB;
1338bcb0991SDimitry Andric }
1348bcb0991SDimitry Andric 
1350b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildFrameIndex(const DstOp &Res,
1360b57cec5SDimitry Andric                                                       int Idx) {
1370b57cec5SDimitry Andric   assert(Res.getLLTTy(*getMRI()).isPointer() && "invalid operand type");
1380b57cec5SDimitry Andric   auto MIB = buildInstr(TargetOpcode::G_FRAME_INDEX);
1390b57cec5SDimitry Andric   Res.addDefToMIB(*getMRI(), MIB);
1400b57cec5SDimitry Andric   MIB.addFrameIndex(Idx);
1410b57cec5SDimitry Andric   return MIB;
1420b57cec5SDimitry Andric }
1430b57cec5SDimitry Andric 
1440b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildGlobalValue(const DstOp &Res,
1450b57cec5SDimitry Andric                                                        const GlobalValue *GV) {
1460b57cec5SDimitry Andric   assert(Res.getLLTTy(*getMRI()).isPointer() && "invalid operand type");
1470b57cec5SDimitry Andric   assert(Res.getLLTTy(*getMRI()).getAddressSpace() ==
1480b57cec5SDimitry Andric              GV->getType()->getAddressSpace() &&
1490b57cec5SDimitry Andric          "address space mismatch");
1500b57cec5SDimitry Andric 
1510b57cec5SDimitry Andric   auto MIB = buildInstr(TargetOpcode::G_GLOBAL_VALUE);
1520b57cec5SDimitry Andric   Res.addDefToMIB(*getMRI(), MIB);
1530b57cec5SDimitry Andric   MIB.addGlobalAddress(GV);
1540b57cec5SDimitry Andric   return MIB;
1550b57cec5SDimitry Andric }
1560b57cec5SDimitry Andric 
1570b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildJumpTable(const LLT PtrTy,
1580b57cec5SDimitry Andric                                                      unsigned JTI) {
1590b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_JUMP_TABLE, {PtrTy}, {})
1600b57cec5SDimitry Andric       .addJumpTableIndex(JTI);
1610b57cec5SDimitry Andric }
1620b57cec5SDimitry Andric 
163e8d8bef9SDimitry Andric void MachineIRBuilder::validateUnaryOp(const LLT Res, const LLT Op0) {
164e8d8bef9SDimitry Andric   assert((Res.isScalar() || Res.isVector()) && "invalid operand type");
165e8d8bef9SDimitry Andric   assert((Res == Op0) && "type mismatch");
166e8d8bef9SDimitry Andric }
167e8d8bef9SDimitry Andric 
1685ffd83dbSDimitry Andric void MachineIRBuilder::validateBinaryOp(const LLT Res, const LLT Op0,
1695ffd83dbSDimitry Andric                                         const LLT Op1) {
1700b57cec5SDimitry Andric   assert((Res.isScalar() || Res.isVector()) && "invalid operand type");
1710b57cec5SDimitry Andric   assert((Res == Op0 && Res == Op1) && "type mismatch");
1720b57cec5SDimitry Andric }
1730b57cec5SDimitry Andric 
1745ffd83dbSDimitry Andric void MachineIRBuilder::validateShiftOp(const LLT Res, const LLT Op0,
1755ffd83dbSDimitry Andric                                        const LLT Op1) {
1760b57cec5SDimitry Andric   assert((Res.isScalar() || Res.isVector()) && "invalid operand type");
1770b57cec5SDimitry Andric   assert((Res == Op0) && "type mismatch");
1780b57cec5SDimitry Andric }
1790b57cec5SDimitry Andric 
180480093f4SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildPtrAdd(const DstOp &Res,
1810b57cec5SDimitry Andric                                                   const SrcOp &Op0,
1820b57cec5SDimitry Andric                                                   const SrcOp &Op1) {
1835ffd83dbSDimitry Andric   assert(Res.getLLTTy(*getMRI()).getScalarType().isPointer() &&
1840b57cec5SDimitry Andric          Res.getLLTTy(*getMRI()) == Op0.getLLTTy(*getMRI()) && "type mismatch");
1855ffd83dbSDimitry Andric   assert(Op1.getLLTTy(*getMRI()).getScalarType().isScalar() && "invalid offset type");
1860b57cec5SDimitry Andric 
187480093f4SDimitry Andric   return buildInstr(TargetOpcode::G_PTR_ADD, {Res}, {Op0, Op1});
1880b57cec5SDimitry Andric }
1890b57cec5SDimitry Andric 
1900b57cec5SDimitry Andric Optional<MachineInstrBuilder>
191480093f4SDimitry Andric MachineIRBuilder::materializePtrAdd(Register &Res, Register Op0,
1925ffd83dbSDimitry Andric                                     const LLT ValueTy, uint64_t Value) {
1930b57cec5SDimitry Andric   assert(Res == 0 && "Res is a result argument");
1940b57cec5SDimitry Andric   assert(ValueTy.isScalar()  && "invalid offset type");
1950b57cec5SDimitry Andric 
1960b57cec5SDimitry Andric   if (Value == 0) {
1970b57cec5SDimitry Andric     Res = Op0;
1980b57cec5SDimitry Andric     return None;
1990b57cec5SDimitry Andric   }
2000b57cec5SDimitry Andric 
2010b57cec5SDimitry Andric   Res = getMRI()->createGenericVirtualRegister(getMRI()->getType(Op0));
2020b57cec5SDimitry Andric   auto Cst = buildConstant(ValueTy, Value);
203480093f4SDimitry Andric   return buildPtrAdd(Res, Op0, Cst.getReg(0));
2040b57cec5SDimitry Andric }
2050b57cec5SDimitry Andric 
2065ffd83dbSDimitry Andric MachineInstrBuilder MachineIRBuilder::buildMaskLowPtrBits(const DstOp &Res,
2070b57cec5SDimitry Andric                                                           const SrcOp &Op0,
2080b57cec5SDimitry Andric                                                           uint32_t NumBits) {
2095ffd83dbSDimitry Andric   LLT PtrTy = Res.getLLTTy(*getMRI());
2105ffd83dbSDimitry Andric   LLT MaskTy = LLT::scalar(PtrTy.getSizeInBits());
2115ffd83dbSDimitry Andric   Register MaskReg = getMRI()->createGenericVirtualRegister(MaskTy);
2125ffd83dbSDimitry Andric   buildConstant(MaskReg, maskTrailingZeros<uint64_t>(NumBits));
2135ffd83dbSDimitry Andric   return buildPtrMask(Res, Op0, MaskReg);
2140b57cec5SDimitry Andric }
2150b57cec5SDimitry Andric 
2160eae32dcSDimitry Andric MachineInstrBuilder
2170eae32dcSDimitry Andric MachineIRBuilder::buildPadVectorWithUndefElements(const DstOp &Res,
2180eae32dcSDimitry Andric                                                   const SrcOp &Op0) {
2190eae32dcSDimitry Andric   LLT ResTy = Res.getLLTTy(*getMRI());
2200eae32dcSDimitry Andric   LLT Op0Ty = Op0.getLLTTy(*getMRI());
2210eae32dcSDimitry Andric 
2220eae32dcSDimitry Andric   assert((ResTy.isVector() && Op0Ty.isVector()) && "Non vector type");
2230eae32dcSDimitry Andric   assert((ResTy.getElementType() == Op0Ty.getElementType()) &&
2240eae32dcSDimitry Andric          "Different vector element types");
2250eae32dcSDimitry Andric   assert((ResTy.getNumElements() > Op0Ty.getNumElements()) &&
2260eae32dcSDimitry Andric          "Op0 has more elements");
2270eae32dcSDimitry Andric 
2280eae32dcSDimitry Andric   auto Unmerge = buildUnmerge(Op0Ty.getElementType(), Op0);
2290eae32dcSDimitry Andric   SmallVector<Register, 8> Regs;
2300eae32dcSDimitry Andric   for (auto Op : Unmerge.getInstr()->defs())
2310eae32dcSDimitry Andric     Regs.push_back(Op.getReg());
2320eae32dcSDimitry Andric   Register Undef = buildUndef(Op0Ty.getElementType()).getReg(0);
2330eae32dcSDimitry Andric   unsigned NumberOfPadElts = ResTy.getNumElements() - Regs.size();
2340eae32dcSDimitry Andric   for (unsigned i = 0; i < NumberOfPadElts; ++i)
2350eae32dcSDimitry Andric     Regs.push_back(Undef);
2360eae32dcSDimitry Andric   return buildMerge(Res, Regs);
2370eae32dcSDimitry Andric }
2380eae32dcSDimitry Andric 
2390eae32dcSDimitry Andric MachineInstrBuilder
2400eae32dcSDimitry Andric MachineIRBuilder::buildDeleteTrailingVectorElements(const DstOp &Res,
2410eae32dcSDimitry Andric                                                     const SrcOp &Op0) {
2420eae32dcSDimitry Andric   LLT ResTy = Res.getLLTTy(*getMRI());
2430eae32dcSDimitry Andric   LLT Op0Ty = Op0.getLLTTy(*getMRI());
2440eae32dcSDimitry Andric 
2450eae32dcSDimitry Andric   assert((ResTy.isVector() && Op0Ty.isVector()) && "Non vector type");
2460eae32dcSDimitry Andric   assert((ResTy.getElementType() == Op0Ty.getElementType()) &&
2470eae32dcSDimitry Andric          "Different vector element types");
2480eae32dcSDimitry Andric   assert((ResTy.getNumElements() < Op0Ty.getNumElements()) &&
2490eae32dcSDimitry Andric          "Op0 has fewer elements");
2500eae32dcSDimitry Andric 
2510eae32dcSDimitry Andric   SmallVector<Register, 8> Regs;
2520eae32dcSDimitry Andric   auto Unmerge = buildUnmerge(Op0Ty.getElementType(), Op0);
2530eae32dcSDimitry Andric   for (unsigned i = 0; i < ResTy.getNumElements(); ++i)
2540eae32dcSDimitry Andric     Regs.push_back(Unmerge.getReg(i));
2550eae32dcSDimitry Andric   return buildMerge(Res, Regs);
2560eae32dcSDimitry Andric }
2570eae32dcSDimitry Andric 
2580b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildBr(MachineBasicBlock &Dest) {
2590b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_BR).addMBB(&Dest);
2600b57cec5SDimitry Andric }
2610b57cec5SDimitry Andric 
2620b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildBrIndirect(Register Tgt) {
2630b57cec5SDimitry Andric   assert(getMRI()->getType(Tgt).isPointer() && "invalid branch destination");
2640b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_BRINDIRECT).addUse(Tgt);
2650b57cec5SDimitry Andric }
2660b57cec5SDimitry Andric 
2670b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildBrJT(Register TablePtr,
2680b57cec5SDimitry Andric                                                 unsigned JTI,
2690b57cec5SDimitry Andric                                                 Register IndexReg) {
2700b57cec5SDimitry Andric   assert(getMRI()->getType(TablePtr).isPointer() &&
2710b57cec5SDimitry Andric          "Table reg must be a pointer");
2720b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_BRJT)
2730b57cec5SDimitry Andric       .addUse(TablePtr)
2740b57cec5SDimitry Andric       .addJumpTableIndex(JTI)
2750b57cec5SDimitry Andric       .addUse(IndexReg);
2760b57cec5SDimitry Andric }
2770b57cec5SDimitry Andric 
2780b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildCopy(const DstOp &Res,
2790b57cec5SDimitry Andric                                                 const SrcOp &Op) {
2800b57cec5SDimitry Andric   return buildInstr(TargetOpcode::COPY, Res, Op);
2810b57cec5SDimitry Andric }
2820b57cec5SDimitry Andric 
2830b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildConstant(const DstOp &Res,
2840b57cec5SDimitry Andric                                                     const ConstantInt &Val) {
2850b57cec5SDimitry Andric   LLT Ty = Res.getLLTTy(*getMRI());
2860b57cec5SDimitry Andric   LLT EltTy = Ty.getScalarType();
2870b57cec5SDimitry Andric   assert(EltTy.getScalarSizeInBits() == Val.getBitWidth() &&
2880b57cec5SDimitry Andric          "creating constant with the wrong size");
2890b57cec5SDimitry Andric 
2900b57cec5SDimitry Andric   if (Ty.isVector()) {
2910b57cec5SDimitry Andric     auto Const = buildInstr(TargetOpcode::G_CONSTANT)
2920b57cec5SDimitry Andric     .addDef(getMRI()->createGenericVirtualRegister(EltTy))
2930b57cec5SDimitry Andric     .addCImm(&Val);
2940b57cec5SDimitry Andric     return buildSplatVector(Res, Const);
2950b57cec5SDimitry Andric   }
2960b57cec5SDimitry Andric 
2970b57cec5SDimitry Andric   auto Const = buildInstr(TargetOpcode::G_CONSTANT);
2985ffd83dbSDimitry Andric   Const->setDebugLoc(DebugLoc());
2990b57cec5SDimitry Andric   Res.addDefToMIB(*getMRI(), Const);
3000b57cec5SDimitry Andric   Const.addCImm(&Val);
3010b57cec5SDimitry Andric   return Const;
3020b57cec5SDimitry Andric }
3030b57cec5SDimitry Andric 
3040b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildConstant(const DstOp &Res,
3050b57cec5SDimitry Andric                                                     int64_t Val) {
3060b57cec5SDimitry Andric   auto IntN = IntegerType::get(getMF().getFunction().getContext(),
3070b57cec5SDimitry Andric                                Res.getLLTTy(*getMRI()).getScalarSizeInBits());
3080b57cec5SDimitry Andric   ConstantInt *CI = ConstantInt::get(IntN, Val, true);
3090b57cec5SDimitry Andric   return buildConstant(Res, *CI);
3100b57cec5SDimitry Andric }
3110b57cec5SDimitry Andric 
3120b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildFConstant(const DstOp &Res,
3130b57cec5SDimitry Andric                                                      const ConstantFP &Val) {
3140b57cec5SDimitry Andric   LLT Ty = Res.getLLTTy(*getMRI());
3150b57cec5SDimitry Andric   LLT EltTy = Ty.getScalarType();
3160b57cec5SDimitry Andric 
3170b57cec5SDimitry Andric   assert(APFloat::getSizeInBits(Val.getValueAPF().getSemantics())
3180b57cec5SDimitry Andric          == EltTy.getSizeInBits() &&
3190b57cec5SDimitry Andric          "creating fconstant with the wrong size");
3200b57cec5SDimitry Andric 
3210b57cec5SDimitry Andric   assert(!Ty.isPointer() && "invalid operand type");
3220b57cec5SDimitry Andric 
3230b57cec5SDimitry Andric   if (Ty.isVector()) {
3240b57cec5SDimitry Andric     auto Const = buildInstr(TargetOpcode::G_FCONSTANT)
3250b57cec5SDimitry Andric     .addDef(getMRI()->createGenericVirtualRegister(EltTy))
3260b57cec5SDimitry Andric     .addFPImm(&Val);
3270b57cec5SDimitry Andric 
3280b57cec5SDimitry Andric     return buildSplatVector(Res, Const);
3290b57cec5SDimitry Andric   }
3300b57cec5SDimitry Andric 
3310b57cec5SDimitry Andric   auto Const = buildInstr(TargetOpcode::G_FCONSTANT);
3325ffd83dbSDimitry Andric   Const->setDebugLoc(DebugLoc());
3330b57cec5SDimitry Andric   Res.addDefToMIB(*getMRI(), Const);
3340b57cec5SDimitry Andric   Const.addFPImm(&Val);
3350b57cec5SDimitry Andric   return Const;
3360b57cec5SDimitry Andric }
3370b57cec5SDimitry Andric 
3380b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildConstant(const DstOp &Res,
3390b57cec5SDimitry Andric                                                     const APInt &Val) {
3400b57cec5SDimitry Andric   ConstantInt *CI = ConstantInt::get(getMF().getFunction().getContext(), Val);
3410b57cec5SDimitry Andric   return buildConstant(Res, *CI);
3420b57cec5SDimitry Andric }
3430b57cec5SDimitry Andric 
3440b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildFConstant(const DstOp &Res,
3450b57cec5SDimitry Andric                                                      double Val) {
3460b57cec5SDimitry Andric   LLT DstTy = Res.getLLTTy(*getMRI());
3470b57cec5SDimitry Andric   auto &Ctx = getMF().getFunction().getContext();
3480b57cec5SDimitry Andric   auto *CFP =
3490b57cec5SDimitry Andric       ConstantFP::get(Ctx, getAPFloatFromSize(Val, DstTy.getScalarSizeInBits()));
3500b57cec5SDimitry Andric   return buildFConstant(Res, *CFP);
3510b57cec5SDimitry Andric }
3520b57cec5SDimitry Andric 
3530b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildFConstant(const DstOp &Res,
3540b57cec5SDimitry Andric                                                      const APFloat &Val) {
3550b57cec5SDimitry Andric   auto &Ctx = getMF().getFunction().getContext();
3560b57cec5SDimitry Andric   auto *CFP = ConstantFP::get(Ctx, Val);
3570b57cec5SDimitry Andric   return buildFConstant(Res, *CFP);
3580b57cec5SDimitry Andric }
3590b57cec5SDimitry Andric 
360e8d8bef9SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildBrCond(const SrcOp &Tst,
3610b57cec5SDimitry Andric                                                   MachineBasicBlock &Dest) {
362e8d8bef9SDimitry Andric   assert(Tst.getLLTTy(*getMRI()).isScalar() && "invalid operand type");
3630b57cec5SDimitry Andric 
364e8d8bef9SDimitry Andric   auto MIB = buildInstr(TargetOpcode::G_BRCOND);
365e8d8bef9SDimitry Andric   Tst.addSrcToMIB(MIB);
366e8d8bef9SDimitry Andric   MIB.addMBB(&Dest);
367e8d8bef9SDimitry Andric   return MIB;
3680b57cec5SDimitry Andric }
3690b57cec5SDimitry Andric 
370e8d8bef9SDimitry Andric MachineInstrBuilder
371e8d8bef9SDimitry Andric MachineIRBuilder::buildLoad(const DstOp &Dst, const SrcOp &Addr,
372e8d8bef9SDimitry Andric                             MachinePointerInfo PtrInfo, Align Alignment,
373e8d8bef9SDimitry Andric                             MachineMemOperand::Flags MMOFlags,
374e8d8bef9SDimitry Andric                             const AAMDNodes &AAInfo) {
375e8d8bef9SDimitry Andric   MMOFlags |= MachineMemOperand::MOLoad;
376e8d8bef9SDimitry Andric   assert((MMOFlags & MachineMemOperand::MOStore) == 0);
377e8d8bef9SDimitry Andric 
378fe6060f1SDimitry Andric   LLT Ty = Dst.getLLTTy(*getMRI());
379e8d8bef9SDimitry Andric   MachineMemOperand *MMO =
380fe6060f1SDimitry Andric       getMF().getMachineMemOperand(PtrInfo, MMOFlags, Ty, Alignment, AAInfo);
381e8d8bef9SDimitry Andric   return buildLoad(Dst, Addr, *MMO);
3820b57cec5SDimitry Andric }
3830b57cec5SDimitry Andric 
3840b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildLoadInstr(unsigned Opcode,
3850b57cec5SDimitry Andric                                                      const DstOp &Res,
3860b57cec5SDimitry Andric                                                      const SrcOp &Addr,
3870b57cec5SDimitry Andric                                                      MachineMemOperand &MMO) {
3880b57cec5SDimitry Andric   assert(Res.getLLTTy(*getMRI()).isValid() && "invalid operand type");
3890b57cec5SDimitry Andric   assert(Addr.getLLTTy(*getMRI()).isPointer() && "invalid operand type");
3900b57cec5SDimitry Andric 
3910b57cec5SDimitry Andric   auto MIB = buildInstr(Opcode);
3920b57cec5SDimitry Andric   Res.addDefToMIB(*getMRI(), MIB);
3930b57cec5SDimitry Andric   Addr.addSrcToMIB(MIB);
3940b57cec5SDimitry Andric   MIB.addMemOperand(&MMO);
3950b57cec5SDimitry Andric   return MIB;
3960b57cec5SDimitry Andric }
3970b57cec5SDimitry Andric 
3985ffd83dbSDimitry Andric MachineInstrBuilder MachineIRBuilder::buildLoadFromOffset(
3995ffd83dbSDimitry Andric   const DstOp &Dst, const SrcOp &BasePtr,
4005ffd83dbSDimitry Andric   MachineMemOperand &BaseMMO, int64_t Offset) {
4015ffd83dbSDimitry Andric   LLT LoadTy = Dst.getLLTTy(*getMRI());
4025ffd83dbSDimitry Andric   MachineMemOperand *OffsetMMO =
403fe6060f1SDimitry Andric       getMF().getMachineMemOperand(&BaseMMO, Offset, LoadTy);
4045ffd83dbSDimitry Andric 
4055ffd83dbSDimitry Andric   if (Offset == 0) // This may be a size or type changing load.
4065ffd83dbSDimitry Andric     return buildLoad(Dst, BasePtr, *OffsetMMO);
4075ffd83dbSDimitry Andric 
4085ffd83dbSDimitry Andric   LLT PtrTy = BasePtr.getLLTTy(*getMRI());
4095ffd83dbSDimitry Andric   LLT OffsetTy = LLT::scalar(PtrTy.getSizeInBits());
4105ffd83dbSDimitry Andric   auto ConstOffset = buildConstant(OffsetTy, Offset);
4115ffd83dbSDimitry Andric   auto Ptr = buildPtrAdd(PtrTy, BasePtr, ConstOffset);
4125ffd83dbSDimitry Andric   return buildLoad(Dst, Ptr, *OffsetMMO);
4135ffd83dbSDimitry Andric }
4145ffd83dbSDimitry Andric 
4150b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildStore(const SrcOp &Val,
4160b57cec5SDimitry Andric                                                  const SrcOp &Addr,
4170b57cec5SDimitry Andric                                                  MachineMemOperand &MMO) {
4180b57cec5SDimitry Andric   assert(Val.getLLTTy(*getMRI()).isValid() && "invalid operand type");
4190b57cec5SDimitry Andric   assert(Addr.getLLTTy(*getMRI()).isPointer() && "invalid operand type");
4200b57cec5SDimitry Andric 
4210b57cec5SDimitry Andric   auto MIB = buildInstr(TargetOpcode::G_STORE);
4220b57cec5SDimitry Andric   Val.addSrcToMIB(MIB);
4230b57cec5SDimitry Andric   Addr.addSrcToMIB(MIB);
4240b57cec5SDimitry Andric   MIB.addMemOperand(&MMO);
4250b57cec5SDimitry Andric   return MIB;
4260b57cec5SDimitry Andric }
4270b57cec5SDimitry Andric 
428e8d8bef9SDimitry Andric MachineInstrBuilder
429e8d8bef9SDimitry Andric MachineIRBuilder::buildStore(const SrcOp &Val, const SrcOp &Addr,
430e8d8bef9SDimitry Andric                              MachinePointerInfo PtrInfo, Align Alignment,
431e8d8bef9SDimitry Andric                              MachineMemOperand::Flags MMOFlags,
432e8d8bef9SDimitry Andric                              const AAMDNodes &AAInfo) {
433e8d8bef9SDimitry Andric   MMOFlags |= MachineMemOperand::MOStore;
434e8d8bef9SDimitry Andric   assert((MMOFlags & MachineMemOperand::MOLoad) == 0);
435e8d8bef9SDimitry Andric 
436fe6060f1SDimitry Andric   LLT Ty = Val.getLLTTy(*getMRI());
437e8d8bef9SDimitry Andric   MachineMemOperand *MMO =
438fe6060f1SDimitry Andric       getMF().getMachineMemOperand(PtrInfo, MMOFlags, Ty, Alignment, AAInfo);
439e8d8bef9SDimitry Andric   return buildStore(Val, Addr, *MMO);
440e8d8bef9SDimitry Andric }
441e8d8bef9SDimitry Andric 
4420b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildAnyExt(const DstOp &Res,
4430b57cec5SDimitry Andric                                                   const SrcOp &Op) {
4440b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_ANYEXT, Res, Op);
4450b57cec5SDimitry Andric }
4460b57cec5SDimitry Andric 
4470b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildSExt(const DstOp &Res,
4480b57cec5SDimitry Andric                                                 const SrcOp &Op) {
4490b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_SEXT, Res, Op);
4500b57cec5SDimitry Andric }
4510b57cec5SDimitry Andric 
4520b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildZExt(const DstOp &Res,
4530b57cec5SDimitry Andric                                                 const SrcOp &Op) {
4540b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_ZEXT, Res, Op);
4550b57cec5SDimitry Andric }
4560b57cec5SDimitry Andric 
4570b57cec5SDimitry Andric unsigned MachineIRBuilder::getBoolExtOp(bool IsVec, bool IsFP) const {
4580b57cec5SDimitry Andric   const auto *TLI = getMF().getSubtarget().getTargetLowering();
4590b57cec5SDimitry Andric   switch (TLI->getBooleanContents(IsVec, IsFP)) {
4600b57cec5SDimitry Andric   case TargetLoweringBase::ZeroOrNegativeOneBooleanContent:
4610b57cec5SDimitry Andric     return TargetOpcode::G_SEXT;
4620b57cec5SDimitry Andric   case TargetLoweringBase::ZeroOrOneBooleanContent:
4630b57cec5SDimitry Andric     return TargetOpcode::G_ZEXT;
4640b57cec5SDimitry Andric   default:
4650b57cec5SDimitry Andric     return TargetOpcode::G_ANYEXT;
4660b57cec5SDimitry Andric   }
4670b57cec5SDimitry Andric }
4680b57cec5SDimitry Andric 
4690b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildBoolExt(const DstOp &Res,
4700b57cec5SDimitry Andric                                                    const SrcOp &Op,
4710b57cec5SDimitry Andric                                                    bool IsFP) {
4720b57cec5SDimitry Andric   unsigned ExtOp = getBoolExtOp(getMRI()->getType(Op.getReg()).isVector(), IsFP);
4730b57cec5SDimitry Andric   return buildInstr(ExtOp, Res, Op);
4740b57cec5SDimitry Andric }
4750b57cec5SDimitry Andric 
476753f127fSDimitry Andric MachineInstrBuilder MachineIRBuilder::buildBoolExtInReg(const DstOp &Res,
477753f127fSDimitry Andric                                                         const SrcOp &Op,
478753f127fSDimitry Andric                                                         bool IsVector,
479753f127fSDimitry Andric                                                         bool IsFP) {
480753f127fSDimitry Andric   const auto *TLI = getMF().getSubtarget().getTargetLowering();
481753f127fSDimitry Andric   switch (TLI->getBooleanContents(IsVector, IsFP)) {
482753f127fSDimitry Andric   case TargetLoweringBase::ZeroOrNegativeOneBooleanContent:
483753f127fSDimitry Andric     return buildSExtInReg(Res, Op, 1);
484753f127fSDimitry Andric   case TargetLoweringBase::ZeroOrOneBooleanContent:
485753f127fSDimitry Andric     return buildZExtInReg(Res, Op, 1);
486753f127fSDimitry Andric   case TargetLoweringBase::UndefinedBooleanContent:
487753f127fSDimitry Andric     return buildCopy(Res, Op);
488753f127fSDimitry Andric   }
489753f127fSDimitry Andric 
490753f127fSDimitry Andric   llvm_unreachable("unexpected BooleanContent");
491753f127fSDimitry Andric }
492753f127fSDimitry Andric 
4930b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildExtOrTrunc(unsigned ExtOpc,
4940b57cec5SDimitry Andric                                                       const DstOp &Res,
4950b57cec5SDimitry Andric                                                       const SrcOp &Op) {
4960b57cec5SDimitry Andric   assert((TargetOpcode::G_ANYEXT == ExtOpc || TargetOpcode::G_ZEXT == ExtOpc ||
4970b57cec5SDimitry Andric           TargetOpcode::G_SEXT == ExtOpc) &&
4980b57cec5SDimitry Andric          "Expecting Extending Opc");
4990b57cec5SDimitry Andric   assert(Res.getLLTTy(*getMRI()).isScalar() ||
5000b57cec5SDimitry Andric          Res.getLLTTy(*getMRI()).isVector());
5010b57cec5SDimitry Andric   assert(Res.getLLTTy(*getMRI()).isScalar() ==
5020b57cec5SDimitry Andric          Op.getLLTTy(*getMRI()).isScalar());
5030b57cec5SDimitry Andric 
5040b57cec5SDimitry Andric   unsigned Opcode = TargetOpcode::COPY;
5050b57cec5SDimitry Andric   if (Res.getLLTTy(*getMRI()).getSizeInBits() >
5060b57cec5SDimitry Andric       Op.getLLTTy(*getMRI()).getSizeInBits())
5070b57cec5SDimitry Andric     Opcode = ExtOpc;
5080b57cec5SDimitry Andric   else if (Res.getLLTTy(*getMRI()).getSizeInBits() <
5090b57cec5SDimitry Andric            Op.getLLTTy(*getMRI()).getSizeInBits())
5100b57cec5SDimitry Andric     Opcode = TargetOpcode::G_TRUNC;
5110b57cec5SDimitry Andric   else
5120b57cec5SDimitry Andric     assert(Res.getLLTTy(*getMRI()) == Op.getLLTTy(*getMRI()));
5130b57cec5SDimitry Andric 
5140b57cec5SDimitry Andric   return buildInstr(Opcode, Res, Op);
5150b57cec5SDimitry Andric }
5160b57cec5SDimitry Andric 
5170b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildSExtOrTrunc(const DstOp &Res,
5180b57cec5SDimitry Andric                                                        const SrcOp &Op) {
5190b57cec5SDimitry Andric   return buildExtOrTrunc(TargetOpcode::G_SEXT, Res, Op);
5200b57cec5SDimitry Andric }
5210b57cec5SDimitry Andric 
5220b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildZExtOrTrunc(const DstOp &Res,
5230b57cec5SDimitry Andric                                                        const SrcOp &Op) {
5240b57cec5SDimitry Andric   return buildExtOrTrunc(TargetOpcode::G_ZEXT, Res, Op);
5250b57cec5SDimitry Andric }
5260b57cec5SDimitry Andric 
5270b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildAnyExtOrTrunc(const DstOp &Res,
5280b57cec5SDimitry Andric                                                          const SrcOp &Op) {
5290b57cec5SDimitry Andric   return buildExtOrTrunc(TargetOpcode::G_ANYEXT, Res, Op);
5300b57cec5SDimitry Andric }
5310b57cec5SDimitry Andric 
532fe6060f1SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildZExtInReg(const DstOp &Res,
533fe6060f1SDimitry Andric                                                      const SrcOp &Op,
534fe6060f1SDimitry Andric                                                      int64_t ImmOp) {
535fe6060f1SDimitry Andric   LLT ResTy = Res.getLLTTy(*getMRI());
536fe6060f1SDimitry Andric   auto Mask = buildConstant(
537fe6060f1SDimitry Andric       ResTy, APInt::getLowBitsSet(ResTy.getScalarSizeInBits(), ImmOp));
538fe6060f1SDimitry Andric   return buildAnd(Res, Op, Mask);
539fe6060f1SDimitry Andric }
540fe6060f1SDimitry Andric 
5410b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildCast(const DstOp &Dst,
5420b57cec5SDimitry Andric                                                 const SrcOp &Src) {
5430b57cec5SDimitry Andric   LLT SrcTy = Src.getLLTTy(*getMRI());
5440b57cec5SDimitry Andric   LLT DstTy = Dst.getLLTTy(*getMRI());
5450b57cec5SDimitry Andric   if (SrcTy == DstTy)
5460b57cec5SDimitry Andric     return buildCopy(Dst, Src);
5470b57cec5SDimitry Andric 
5480b57cec5SDimitry Andric   unsigned Opcode;
5490b57cec5SDimitry Andric   if (SrcTy.isPointer() && DstTy.isScalar())
5500b57cec5SDimitry Andric     Opcode = TargetOpcode::G_PTRTOINT;
5510b57cec5SDimitry Andric   else if (DstTy.isPointer() && SrcTy.isScalar())
5520b57cec5SDimitry Andric     Opcode = TargetOpcode::G_INTTOPTR;
5530b57cec5SDimitry Andric   else {
5540b57cec5SDimitry Andric     assert(!SrcTy.isPointer() && !DstTy.isPointer() && "n G_ADDRCAST yet");
5550b57cec5SDimitry Andric     Opcode = TargetOpcode::G_BITCAST;
5560b57cec5SDimitry Andric   }
5570b57cec5SDimitry Andric 
5580b57cec5SDimitry Andric   return buildInstr(Opcode, Dst, Src);
5590b57cec5SDimitry Andric }
5600b57cec5SDimitry Andric 
5610b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildExtract(const DstOp &Dst,
5620b57cec5SDimitry Andric                                                    const SrcOp &Src,
5630b57cec5SDimitry Andric                                                    uint64_t Index) {
5640b57cec5SDimitry Andric   LLT SrcTy = Src.getLLTTy(*getMRI());
5650b57cec5SDimitry Andric   LLT DstTy = Dst.getLLTTy(*getMRI());
5660b57cec5SDimitry Andric 
5670b57cec5SDimitry Andric #ifndef NDEBUG
5680b57cec5SDimitry Andric   assert(SrcTy.isValid() && "invalid operand type");
5690b57cec5SDimitry Andric   assert(DstTy.isValid() && "invalid operand type");
5700b57cec5SDimitry Andric   assert(Index + DstTy.getSizeInBits() <= SrcTy.getSizeInBits() &&
5710b57cec5SDimitry Andric          "extracting off end of register");
5720b57cec5SDimitry Andric #endif
5730b57cec5SDimitry Andric 
5740b57cec5SDimitry Andric   if (DstTy.getSizeInBits() == SrcTy.getSizeInBits()) {
5750b57cec5SDimitry Andric     assert(Index == 0 && "insertion past the end of a register");
5760b57cec5SDimitry Andric     return buildCast(Dst, Src);
5770b57cec5SDimitry Andric   }
5780b57cec5SDimitry Andric 
5790b57cec5SDimitry Andric   auto Extract = buildInstr(TargetOpcode::G_EXTRACT);
5800b57cec5SDimitry Andric   Dst.addDefToMIB(*getMRI(), Extract);
5810b57cec5SDimitry Andric   Src.addSrcToMIB(Extract);
5820b57cec5SDimitry Andric   Extract.addImm(Index);
5830b57cec5SDimitry Andric   return Extract;
5840b57cec5SDimitry Andric }
5850b57cec5SDimitry Andric 
5860b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildUndef(const DstOp &Res) {
5870b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_IMPLICIT_DEF, {Res}, {});
5880b57cec5SDimitry Andric }
5890b57cec5SDimitry Andric 
5900b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildMerge(const DstOp &Res,
5910b57cec5SDimitry Andric                                                  ArrayRef<Register> Ops) {
5920b57cec5SDimitry Andric   // Unfortunately to convert from ArrayRef<LLT> to ArrayRef<SrcOp>,
5930b57cec5SDimitry Andric   // we need some temporary storage for the DstOp objects. Here we use a
5940b57cec5SDimitry Andric   // sufficiently large SmallVector to not go through the heap.
5950b57cec5SDimitry Andric   SmallVector<SrcOp, 8> TmpVec(Ops.begin(), Ops.end());
5960b57cec5SDimitry Andric   assert(TmpVec.size() > 1);
5970b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_MERGE_VALUES, Res, TmpVec);
5980b57cec5SDimitry Andric }
5990b57cec5SDimitry Andric 
6005ffd83dbSDimitry Andric MachineInstrBuilder
6015ffd83dbSDimitry Andric MachineIRBuilder::buildMerge(const DstOp &Res,
6025ffd83dbSDimitry Andric                              std::initializer_list<SrcOp> Ops) {
6035ffd83dbSDimitry Andric   assert(Ops.size() > 1);
6045ffd83dbSDimitry Andric   return buildInstr(TargetOpcode::G_MERGE_VALUES, Res, Ops);
6055ffd83dbSDimitry Andric }
6065ffd83dbSDimitry Andric 
6070b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildUnmerge(ArrayRef<LLT> Res,
6080b57cec5SDimitry Andric                                                    const SrcOp &Op) {
6090b57cec5SDimitry Andric   // Unfortunately to convert from ArrayRef<LLT> to ArrayRef<DstOp>,
6100b57cec5SDimitry Andric   // we need some temporary storage for the DstOp objects. Here we use a
6110b57cec5SDimitry Andric   // sufficiently large SmallVector to not go through the heap.
6120b57cec5SDimitry Andric   SmallVector<DstOp, 8> TmpVec(Res.begin(), Res.end());
6130b57cec5SDimitry Andric   assert(TmpVec.size() > 1);
6140b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_UNMERGE_VALUES, TmpVec, Op);
6150b57cec5SDimitry Andric }
6160b57cec5SDimitry Andric 
6170b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildUnmerge(LLT Res,
6180b57cec5SDimitry Andric                                                    const SrcOp &Op) {
6190b57cec5SDimitry Andric   unsigned NumReg = Op.getLLTTy(*getMRI()).getSizeInBits() / Res.getSizeInBits();
6200eae32dcSDimitry Andric   SmallVector<DstOp, 8> TmpVec(NumReg, Res);
6210eae32dcSDimitry Andric   return buildInstr(TargetOpcode::G_UNMERGE_VALUES, TmpVec, Op);
6220b57cec5SDimitry Andric }
6230b57cec5SDimitry Andric 
6240b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildUnmerge(ArrayRef<Register> Res,
6250b57cec5SDimitry Andric                                                    const SrcOp &Op) {
6260b57cec5SDimitry Andric   // Unfortunately to convert from ArrayRef<Register> to ArrayRef<DstOp>,
6270b57cec5SDimitry Andric   // we need some temporary storage for the DstOp objects. Here we use a
6280b57cec5SDimitry Andric   // sufficiently large SmallVector to not go through the heap.
6290b57cec5SDimitry Andric   SmallVector<DstOp, 8> TmpVec(Res.begin(), Res.end());
6300b57cec5SDimitry Andric   assert(TmpVec.size() > 1);
6310b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_UNMERGE_VALUES, TmpVec, Op);
6320b57cec5SDimitry Andric }
6330b57cec5SDimitry Andric 
6340b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildBuildVector(const DstOp &Res,
6350b57cec5SDimitry Andric                                                        ArrayRef<Register> Ops) {
6360b57cec5SDimitry Andric   // Unfortunately to convert from ArrayRef<Register> to ArrayRef<SrcOp>,
6370b57cec5SDimitry Andric   // we need some temporary storage for the DstOp objects. Here we use a
6380b57cec5SDimitry Andric   // sufficiently large SmallVector to not go through the heap.
6390b57cec5SDimitry Andric   SmallVector<SrcOp, 8> TmpVec(Ops.begin(), Ops.end());
6400b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_BUILD_VECTOR, Res, TmpVec);
6410b57cec5SDimitry Andric }
6420b57cec5SDimitry Andric 
64381ad6265SDimitry Andric MachineInstrBuilder
64481ad6265SDimitry Andric MachineIRBuilder::buildBuildVectorConstant(const DstOp &Res,
64581ad6265SDimitry Andric                                            ArrayRef<APInt> Ops) {
64681ad6265SDimitry Andric   SmallVector<SrcOp> TmpVec;
64781ad6265SDimitry Andric   TmpVec.reserve(Ops.size());
64881ad6265SDimitry Andric   LLT EltTy = Res.getLLTTy(*getMRI()).getElementType();
649*fcaf7f86SDimitry Andric   for (const auto &Op : Ops)
65081ad6265SDimitry Andric     TmpVec.push_back(buildConstant(EltTy, Op));
65181ad6265SDimitry Andric   return buildInstr(TargetOpcode::G_BUILD_VECTOR, Res, TmpVec);
65281ad6265SDimitry Andric }
65381ad6265SDimitry Andric 
6540b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildSplatVector(const DstOp &Res,
6550b57cec5SDimitry Andric                                                        const SrcOp &Src) {
6560b57cec5SDimitry Andric   SmallVector<SrcOp, 8> TmpVec(Res.getLLTTy(*getMRI()).getNumElements(), Src);
6570b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_BUILD_VECTOR, Res, TmpVec);
6580b57cec5SDimitry Andric }
6590b57cec5SDimitry Andric 
6600b57cec5SDimitry Andric MachineInstrBuilder
6610b57cec5SDimitry Andric MachineIRBuilder::buildBuildVectorTrunc(const DstOp &Res,
6620b57cec5SDimitry Andric                                         ArrayRef<Register> Ops) {
6630b57cec5SDimitry Andric   // Unfortunately to convert from ArrayRef<Register> to ArrayRef<SrcOp>,
6640b57cec5SDimitry Andric   // we need some temporary storage for the DstOp objects. Here we use a
6650b57cec5SDimitry Andric   // sufficiently large SmallVector to not go through the heap.
6660b57cec5SDimitry Andric   SmallVector<SrcOp, 8> TmpVec(Ops.begin(), Ops.end());
6670b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_BUILD_VECTOR_TRUNC, Res, TmpVec);
6680b57cec5SDimitry Andric }
6690b57cec5SDimitry Andric 
670e8d8bef9SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildShuffleSplat(const DstOp &Res,
671e8d8bef9SDimitry Andric                                                         const SrcOp &Src) {
672e8d8bef9SDimitry Andric   LLT DstTy = Res.getLLTTy(*getMRI());
673e8d8bef9SDimitry Andric   assert(Src.getLLTTy(*getMRI()) == DstTy.getElementType() &&
674e8d8bef9SDimitry Andric          "Expected Src to match Dst elt ty");
675e8d8bef9SDimitry Andric   auto UndefVec = buildUndef(DstTy);
676e8d8bef9SDimitry Andric   auto Zero = buildConstant(LLT::scalar(64), 0);
677e8d8bef9SDimitry Andric   auto InsElt = buildInsertVectorElement(DstTy, UndefVec, Src, Zero);
678e8d8bef9SDimitry Andric   SmallVector<int, 16> ZeroMask(DstTy.getNumElements());
679e8d8bef9SDimitry Andric   return buildShuffleVector(DstTy, InsElt, UndefVec, ZeroMask);
680e8d8bef9SDimitry Andric }
681e8d8bef9SDimitry Andric 
682e8d8bef9SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildShuffleVector(const DstOp &Res,
683e8d8bef9SDimitry Andric                                                          const SrcOp &Src1,
684e8d8bef9SDimitry Andric                                                          const SrcOp &Src2,
685e8d8bef9SDimitry Andric                                                          ArrayRef<int> Mask) {
686e8d8bef9SDimitry Andric   LLT DstTy = Res.getLLTTy(*getMRI());
687e8d8bef9SDimitry Andric   LLT Src1Ty = Src1.getLLTTy(*getMRI());
688e8d8bef9SDimitry Andric   LLT Src2Ty = Src2.getLLTTy(*getMRI());
689349cc55cSDimitry Andric   assert((size_t)(Src1Ty.getNumElements() + Src2Ty.getNumElements()) >=
690349cc55cSDimitry Andric          Mask.size());
691e8d8bef9SDimitry Andric   assert(DstTy.getElementType() == Src1Ty.getElementType() &&
692e8d8bef9SDimitry Andric          DstTy.getElementType() == Src2Ty.getElementType());
693fe6060f1SDimitry Andric   (void)DstTy;
694e8d8bef9SDimitry Andric   (void)Src1Ty;
695e8d8bef9SDimitry Andric   (void)Src2Ty;
696e8d8bef9SDimitry Andric   ArrayRef<int> MaskAlloc = getMF().allocateShuffleMask(Mask);
697fe6060f1SDimitry Andric   return buildInstr(TargetOpcode::G_SHUFFLE_VECTOR, {Res}, {Src1, Src2})
698e8d8bef9SDimitry Andric       .addShuffleMask(MaskAlloc);
699e8d8bef9SDimitry Andric }
700e8d8bef9SDimitry Andric 
7010b57cec5SDimitry Andric MachineInstrBuilder
7020b57cec5SDimitry Andric MachineIRBuilder::buildConcatVectors(const DstOp &Res, ArrayRef<Register> Ops) {
7030b57cec5SDimitry Andric   // Unfortunately to convert from ArrayRef<Register> to ArrayRef<SrcOp>,
7040b57cec5SDimitry Andric   // we need some temporary storage for the DstOp objects. Here we use a
7050b57cec5SDimitry Andric   // sufficiently large SmallVector to not go through the heap.
7060b57cec5SDimitry Andric   SmallVector<SrcOp, 8> TmpVec(Ops.begin(), Ops.end());
7070b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_CONCAT_VECTORS, Res, TmpVec);
7080b57cec5SDimitry Andric }
7090b57cec5SDimitry Andric 
7105ffd83dbSDimitry Andric MachineInstrBuilder MachineIRBuilder::buildInsert(const DstOp &Res,
7115ffd83dbSDimitry Andric                                                   const SrcOp &Src,
7125ffd83dbSDimitry Andric                                                   const SrcOp &Op,
7135ffd83dbSDimitry Andric                                                   unsigned Index) {
7145ffd83dbSDimitry Andric   assert(Index + Op.getLLTTy(*getMRI()).getSizeInBits() <=
7155ffd83dbSDimitry Andric              Res.getLLTTy(*getMRI()).getSizeInBits() &&
7160b57cec5SDimitry Andric          "insertion past the end of a register");
7170b57cec5SDimitry Andric 
7185ffd83dbSDimitry Andric   if (Res.getLLTTy(*getMRI()).getSizeInBits() ==
7195ffd83dbSDimitry Andric       Op.getLLTTy(*getMRI()).getSizeInBits()) {
7200b57cec5SDimitry Andric     return buildCast(Res, Op);
7210b57cec5SDimitry Andric   }
7220b57cec5SDimitry Andric 
7235ffd83dbSDimitry Andric   return buildInstr(TargetOpcode::G_INSERT, Res, {Src, Op, uint64_t(Index)});
7240b57cec5SDimitry Andric }
7250b57cec5SDimitry Andric 
7260b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildIntrinsic(Intrinsic::ID ID,
7270b57cec5SDimitry Andric                                                      ArrayRef<Register> ResultRegs,
7280b57cec5SDimitry Andric                                                      bool HasSideEffects) {
7290b57cec5SDimitry Andric   auto MIB =
7300b57cec5SDimitry Andric       buildInstr(HasSideEffects ? TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS
7310b57cec5SDimitry Andric                                 : TargetOpcode::G_INTRINSIC);
7320b57cec5SDimitry Andric   for (unsigned ResultReg : ResultRegs)
7330b57cec5SDimitry Andric     MIB.addDef(ResultReg);
7340b57cec5SDimitry Andric   MIB.addIntrinsicID(ID);
7350b57cec5SDimitry Andric   return MIB;
7360b57cec5SDimitry Andric }
7370b57cec5SDimitry Andric 
7380b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildIntrinsic(Intrinsic::ID ID,
7390b57cec5SDimitry Andric                                                      ArrayRef<DstOp> Results,
7400b57cec5SDimitry Andric                                                      bool HasSideEffects) {
7410b57cec5SDimitry Andric   auto MIB =
7420b57cec5SDimitry Andric       buildInstr(HasSideEffects ? TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS
7430b57cec5SDimitry Andric                                 : TargetOpcode::G_INTRINSIC);
7440b57cec5SDimitry Andric   for (DstOp Result : Results)
7450b57cec5SDimitry Andric     Result.addDefToMIB(*getMRI(), MIB);
7460b57cec5SDimitry Andric   MIB.addIntrinsicID(ID);
7470b57cec5SDimitry Andric   return MIB;
7480b57cec5SDimitry Andric }
7490b57cec5SDimitry Andric 
7500b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildTrunc(const DstOp &Res,
7510b57cec5SDimitry Andric                                                  const SrcOp &Op) {
7520b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_TRUNC, Res, Op);
7530b57cec5SDimitry Andric }
7540b57cec5SDimitry Andric 
7550b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildFPTrunc(const DstOp &Res,
756480093f4SDimitry Andric                                                    const SrcOp &Op,
757480093f4SDimitry Andric                                                    Optional<unsigned> Flags) {
758480093f4SDimitry Andric   return buildInstr(TargetOpcode::G_FPTRUNC, Res, Op, Flags);
7590b57cec5SDimitry Andric }
7600b57cec5SDimitry Andric 
7610b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildICmp(CmpInst::Predicate Pred,
7620b57cec5SDimitry Andric                                                 const DstOp &Res,
7630b57cec5SDimitry Andric                                                 const SrcOp &Op0,
7640b57cec5SDimitry Andric                                                 const SrcOp &Op1) {
7650b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_ICMP, Res, {Pred, Op0, Op1});
7660b57cec5SDimitry Andric }
7670b57cec5SDimitry Andric 
7680b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildFCmp(CmpInst::Predicate Pred,
7690b57cec5SDimitry Andric                                                 const DstOp &Res,
7700b57cec5SDimitry Andric                                                 const SrcOp &Op0,
7718bcb0991SDimitry Andric                                                 const SrcOp &Op1,
7728bcb0991SDimitry Andric                                                 Optional<unsigned> Flags) {
7730b57cec5SDimitry Andric 
7748bcb0991SDimitry Andric   return buildInstr(TargetOpcode::G_FCMP, Res, {Pred, Op0, Op1}, Flags);
7750b57cec5SDimitry Andric }
7760b57cec5SDimitry Andric 
7770b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildSelect(const DstOp &Res,
7780b57cec5SDimitry Andric                                                   const SrcOp &Tst,
7790b57cec5SDimitry Andric                                                   const SrcOp &Op0,
7808bcb0991SDimitry Andric                                                   const SrcOp &Op1,
7818bcb0991SDimitry Andric                                                   Optional<unsigned> Flags) {
7820b57cec5SDimitry Andric 
7838bcb0991SDimitry Andric   return buildInstr(TargetOpcode::G_SELECT, {Res}, {Tst, Op0, Op1}, Flags);
7840b57cec5SDimitry Andric }
7850b57cec5SDimitry Andric 
7860b57cec5SDimitry Andric MachineInstrBuilder
7870b57cec5SDimitry Andric MachineIRBuilder::buildInsertVectorElement(const DstOp &Res, const SrcOp &Val,
7880b57cec5SDimitry Andric                                            const SrcOp &Elt, const SrcOp &Idx) {
7890b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_INSERT_VECTOR_ELT, Res, {Val, Elt, Idx});
7900b57cec5SDimitry Andric }
7910b57cec5SDimitry Andric 
7920b57cec5SDimitry Andric MachineInstrBuilder
7930b57cec5SDimitry Andric MachineIRBuilder::buildExtractVectorElement(const DstOp &Res, const SrcOp &Val,
7940b57cec5SDimitry Andric                                             const SrcOp &Idx) {
7950b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_EXTRACT_VECTOR_ELT, Res, {Val, Idx});
7960b57cec5SDimitry Andric }
7970b57cec5SDimitry Andric 
7980b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildAtomicCmpXchgWithSuccess(
7990b57cec5SDimitry Andric     Register OldValRes, Register SuccessRes, Register Addr, Register CmpVal,
8000b57cec5SDimitry Andric     Register NewVal, MachineMemOperand &MMO) {
8010b57cec5SDimitry Andric #ifndef NDEBUG
8020b57cec5SDimitry Andric   LLT OldValResTy = getMRI()->getType(OldValRes);
8030b57cec5SDimitry Andric   LLT SuccessResTy = getMRI()->getType(SuccessRes);
8040b57cec5SDimitry Andric   LLT AddrTy = getMRI()->getType(Addr);
8050b57cec5SDimitry Andric   LLT CmpValTy = getMRI()->getType(CmpVal);
8060b57cec5SDimitry Andric   LLT NewValTy = getMRI()->getType(NewVal);
8070b57cec5SDimitry Andric   assert(OldValResTy.isScalar() && "invalid operand type");
8080b57cec5SDimitry Andric   assert(SuccessResTy.isScalar() && "invalid operand type");
8090b57cec5SDimitry Andric   assert(AddrTy.isPointer() && "invalid operand type");
8100b57cec5SDimitry Andric   assert(CmpValTy.isValid() && "invalid operand type");
8110b57cec5SDimitry Andric   assert(NewValTy.isValid() && "invalid operand type");
8120b57cec5SDimitry Andric   assert(OldValResTy == CmpValTy && "type mismatch");
8130b57cec5SDimitry Andric   assert(OldValResTy == NewValTy && "type mismatch");
8140b57cec5SDimitry Andric #endif
8150b57cec5SDimitry Andric 
8160b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_ATOMIC_CMPXCHG_WITH_SUCCESS)
8170b57cec5SDimitry Andric       .addDef(OldValRes)
8180b57cec5SDimitry Andric       .addDef(SuccessRes)
8190b57cec5SDimitry Andric       .addUse(Addr)
8200b57cec5SDimitry Andric       .addUse(CmpVal)
8210b57cec5SDimitry Andric       .addUse(NewVal)
8220b57cec5SDimitry Andric       .addMemOperand(&MMO);
8230b57cec5SDimitry Andric }
8240b57cec5SDimitry Andric 
8250b57cec5SDimitry Andric MachineInstrBuilder
8260b57cec5SDimitry Andric MachineIRBuilder::buildAtomicCmpXchg(Register OldValRes, Register Addr,
8270b57cec5SDimitry Andric                                      Register CmpVal, Register NewVal,
8280b57cec5SDimitry Andric                                      MachineMemOperand &MMO) {
8290b57cec5SDimitry Andric #ifndef NDEBUG
8300b57cec5SDimitry Andric   LLT OldValResTy = getMRI()->getType(OldValRes);
8310b57cec5SDimitry Andric   LLT AddrTy = getMRI()->getType(Addr);
8320b57cec5SDimitry Andric   LLT CmpValTy = getMRI()->getType(CmpVal);
8330b57cec5SDimitry Andric   LLT NewValTy = getMRI()->getType(NewVal);
8340b57cec5SDimitry Andric   assert(OldValResTy.isScalar() && "invalid operand type");
8350b57cec5SDimitry Andric   assert(AddrTy.isPointer() && "invalid operand type");
8360b57cec5SDimitry Andric   assert(CmpValTy.isValid() && "invalid operand type");
8370b57cec5SDimitry Andric   assert(NewValTy.isValid() && "invalid operand type");
8380b57cec5SDimitry Andric   assert(OldValResTy == CmpValTy && "type mismatch");
8390b57cec5SDimitry Andric   assert(OldValResTy == NewValTy && "type mismatch");
8400b57cec5SDimitry Andric #endif
8410b57cec5SDimitry Andric 
8420b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_ATOMIC_CMPXCHG)
8430b57cec5SDimitry Andric       .addDef(OldValRes)
8440b57cec5SDimitry Andric       .addUse(Addr)
8450b57cec5SDimitry Andric       .addUse(CmpVal)
8460b57cec5SDimitry Andric       .addUse(NewVal)
8470b57cec5SDimitry Andric       .addMemOperand(&MMO);
8480b57cec5SDimitry Andric }
8490b57cec5SDimitry Andric 
8508bcb0991SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildAtomicRMW(
8518bcb0991SDimitry Andric   unsigned Opcode, const DstOp &OldValRes,
8528bcb0991SDimitry Andric   const SrcOp &Addr, const SrcOp &Val,
8530b57cec5SDimitry Andric   MachineMemOperand &MMO) {
8548bcb0991SDimitry Andric 
8550b57cec5SDimitry Andric #ifndef NDEBUG
8568bcb0991SDimitry Andric   LLT OldValResTy = OldValRes.getLLTTy(*getMRI());
8578bcb0991SDimitry Andric   LLT AddrTy = Addr.getLLTTy(*getMRI());
8588bcb0991SDimitry Andric   LLT ValTy = Val.getLLTTy(*getMRI());
8590b57cec5SDimitry Andric   assert(OldValResTy.isScalar() && "invalid operand type");
8600b57cec5SDimitry Andric   assert(AddrTy.isPointer() && "invalid operand type");
8610b57cec5SDimitry Andric   assert(ValTy.isValid() && "invalid operand type");
8620b57cec5SDimitry Andric   assert(OldValResTy == ValTy && "type mismatch");
8638bcb0991SDimitry Andric   assert(MMO.isAtomic() && "not atomic mem operand");
8640b57cec5SDimitry Andric #endif
8650b57cec5SDimitry Andric 
8668bcb0991SDimitry Andric   auto MIB = buildInstr(Opcode);
8678bcb0991SDimitry Andric   OldValRes.addDefToMIB(*getMRI(), MIB);
8688bcb0991SDimitry Andric   Addr.addSrcToMIB(MIB);
8698bcb0991SDimitry Andric   Val.addSrcToMIB(MIB);
8708bcb0991SDimitry Andric   MIB.addMemOperand(&MMO);
8718bcb0991SDimitry Andric   return MIB;
8720b57cec5SDimitry Andric }
8730b57cec5SDimitry Andric 
8740b57cec5SDimitry Andric MachineInstrBuilder
8750b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWXchg(Register OldValRes, Register Addr,
8760b57cec5SDimitry Andric                                      Register Val, MachineMemOperand &MMO) {
8770b57cec5SDimitry Andric   return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_XCHG, OldValRes, Addr, Val,
8780b57cec5SDimitry Andric                         MMO);
8790b57cec5SDimitry Andric }
8800b57cec5SDimitry Andric MachineInstrBuilder
8810b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWAdd(Register OldValRes, Register Addr,
8820b57cec5SDimitry Andric                                     Register Val, MachineMemOperand &MMO) {
8830b57cec5SDimitry Andric   return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_ADD, OldValRes, Addr, Val,
8840b57cec5SDimitry Andric                         MMO);
8850b57cec5SDimitry Andric }
8860b57cec5SDimitry Andric MachineInstrBuilder
8870b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWSub(Register OldValRes, Register Addr,
8880b57cec5SDimitry Andric                                     Register Val, MachineMemOperand &MMO) {
8890b57cec5SDimitry Andric   return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_SUB, OldValRes, Addr, Val,
8900b57cec5SDimitry Andric                         MMO);
8910b57cec5SDimitry Andric }
8920b57cec5SDimitry Andric MachineInstrBuilder
8930b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWAnd(Register OldValRes, Register Addr,
8940b57cec5SDimitry Andric                                     Register Val, MachineMemOperand &MMO) {
8950b57cec5SDimitry Andric   return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_AND, OldValRes, Addr, Val,
8960b57cec5SDimitry Andric                         MMO);
8970b57cec5SDimitry Andric }
8980b57cec5SDimitry Andric MachineInstrBuilder
8990b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWNand(Register OldValRes, Register Addr,
9000b57cec5SDimitry Andric                                      Register Val, MachineMemOperand &MMO) {
9010b57cec5SDimitry Andric   return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_NAND, OldValRes, Addr, Val,
9020b57cec5SDimitry Andric                         MMO);
9030b57cec5SDimitry Andric }
9040b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildAtomicRMWOr(Register OldValRes,
9050b57cec5SDimitry Andric                                                        Register Addr,
9060b57cec5SDimitry Andric                                                        Register Val,
9070b57cec5SDimitry Andric                                                        MachineMemOperand &MMO) {
9080b57cec5SDimitry Andric   return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_OR, OldValRes, Addr, Val,
9090b57cec5SDimitry Andric                         MMO);
9100b57cec5SDimitry Andric }
9110b57cec5SDimitry Andric MachineInstrBuilder
9120b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWXor(Register OldValRes, Register Addr,
9130b57cec5SDimitry Andric                                     Register Val, MachineMemOperand &MMO) {
9140b57cec5SDimitry Andric   return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_XOR, OldValRes, Addr, Val,
9150b57cec5SDimitry Andric                         MMO);
9160b57cec5SDimitry Andric }
9170b57cec5SDimitry Andric MachineInstrBuilder
9180b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWMax(Register OldValRes, Register Addr,
9190b57cec5SDimitry Andric                                     Register Val, MachineMemOperand &MMO) {
9200b57cec5SDimitry Andric   return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_MAX, OldValRes, Addr, Val,
9210b57cec5SDimitry Andric                         MMO);
9220b57cec5SDimitry Andric }
9230b57cec5SDimitry Andric MachineInstrBuilder
9240b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWMin(Register OldValRes, Register Addr,
9250b57cec5SDimitry Andric                                     Register Val, MachineMemOperand &MMO) {
9260b57cec5SDimitry Andric   return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_MIN, OldValRes, Addr, Val,
9270b57cec5SDimitry Andric                         MMO);
9280b57cec5SDimitry Andric }
9290b57cec5SDimitry Andric MachineInstrBuilder
9300b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWUmax(Register OldValRes, Register Addr,
9310b57cec5SDimitry Andric                                      Register Val, MachineMemOperand &MMO) {
9320b57cec5SDimitry Andric   return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_UMAX, OldValRes, Addr, Val,
9330b57cec5SDimitry Andric                         MMO);
9340b57cec5SDimitry Andric }
9350b57cec5SDimitry Andric MachineInstrBuilder
9360b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWUmin(Register OldValRes, Register Addr,
9370b57cec5SDimitry Andric                                      Register Val, MachineMemOperand &MMO) {
9380b57cec5SDimitry Andric   return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_UMIN, OldValRes, Addr, Val,
9390b57cec5SDimitry Andric                         MMO);
9400b57cec5SDimitry Andric }
9410b57cec5SDimitry Andric 
9420b57cec5SDimitry Andric MachineInstrBuilder
9438bcb0991SDimitry Andric MachineIRBuilder::buildAtomicRMWFAdd(
9448bcb0991SDimitry Andric   const DstOp &OldValRes, const SrcOp &Addr, const SrcOp &Val,
9458bcb0991SDimitry Andric   MachineMemOperand &MMO) {
9468bcb0991SDimitry Andric   return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_FADD, OldValRes, Addr, Val,
9478bcb0991SDimitry Andric                         MMO);
9488bcb0991SDimitry Andric }
9498bcb0991SDimitry Andric 
9508bcb0991SDimitry Andric MachineInstrBuilder
9518bcb0991SDimitry Andric MachineIRBuilder::buildAtomicRMWFSub(const DstOp &OldValRes, const SrcOp &Addr, const SrcOp &Val,
9528bcb0991SDimitry Andric                                      MachineMemOperand &MMO) {
9538bcb0991SDimitry Andric   return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_FSUB, OldValRes, Addr, Val,
9548bcb0991SDimitry Andric                         MMO);
9558bcb0991SDimitry Andric }
9568bcb0991SDimitry Andric 
9578bcb0991SDimitry Andric MachineInstrBuilder
958753f127fSDimitry Andric MachineIRBuilder::buildAtomicRMWFMax(const DstOp &OldValRes, const SrcOp &Addr,
959753f127fSDimitry Andric                                      const SrcOp &Val, MachineMemOperand &MMO) {
960753f127fSDimitry Andric   return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_FMAX, OldValRes, Addr, Val,
961753f127fSDimitry Andric                         MMO);
962753f127fSDimitry Andric }
963753f127fSDimitry Andric 
964753f127fSDimitry Andric MachineInstrBuilder
965753f127fSDimitry Andric MachineIRBuilder::buildAtomicRMWFMin(const DstOp &OldValRes, const SrcOp &Addr,
966753f127fSDimitry Andric                                      const SrcOp &Val, MachineMemOperand &MMO) {
967753f127fSDimitry Andric   return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_FMIN, OldValRes, Addr, Val,
968753f127fSDimitry Andric                         MMO);
969753f127fSDimitry Andric }
970753f127fSDimitry Andric 
971753f127fSDimitry Andric MachineInstrBuilder
9720b57cec5SDimitry Andric MachineIRBuilder::buildFence(unsigned Ordering, unsigned Scope) {
9730b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_FENCE)
9740b57cec5SDimitry Andric     .addImm(Ordering)
9750b57cec5SDimitry Andric     .addImm(Scope);
9760b57cec5SDimitry Andric }
9770b57cec5SDimitry Andric 
9780b57cec5SDimitry Andric MachineInstrBuilder
9790b57cec5SDimitry Andric MachineIRBuilder::buildBlockAddress(Register Res, const BlockAddress *BA) {
9800b57cec5SDimitry Andric #ifndef NDEBUG
9810b57cec5SDimitry Andric   assert(getMRI()->getType(Res).isPointer() && "invalid res type");
9820b57cec5SDimitry Andric #endif
9830b57cec5SDimitry Andric 
9840b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_BLOCK_ADDR).addDef(Res).addBlockAddress(BA);
9850b57cec5SDimitry Andric }
9860b57cec5SDimitry Andric 
9875ffd83dbSDimitry Andric void MachineIRBuilder::validateTruncExt(const LLT DstTy, const LLT SrcTy,
9880b57cec5SDimitry Andric                                         bool IsExtend) {
9890b57cec5SDimitry Andric #ifndef NDEBUG
9900b57cec5SDimitry Andric   if (DstTy.isVector()) {
9910b57cec5SDimitry Andric     assert(SrcTy.isVector() && "mismatched cast between vector and non-vector");
9920b57cec5SDimitry Andric     assert(SrcTy.getNumElements() == DstTy.getNumElements() &&
9930b57cec5SDimitry Andric            "different number of elements in a trunc/ext");
9940b57cec5SDimitry Andric   } else
9950b57cec5SDimitry Andric     assert(DstTy.isScalar() && SrcTy.isScalar() && "invalid extend/trunc");
9960b57cec5SDimitry Andric 
9970b57cec5SDimitry Andric   if (IsExtend)
9980b57cec5SDimitry Andric     assert(DstTy.getSizeInBits() > SrcTy.getSizeInBits() &&
9990b57cec5SDimitry Andric            "invalid narrowing extend");
10000b57cec5SDimitry Andric   else
10010b57cec5SDimitry Andric     assert(DstTy.getSizeInBits() < SrcTy.getSizeInBits() &&
10020b57cec5SDimitry Andric            "invalid widening trunc");
10030b57cec5SDimitry Andric #endif
10040b57cec5SDimitry Andric }
10050b57cec5SDimitry Andric 
10065ffd83dbSDimitry Andric void MachineIRBuilder::validateSelectOp(const LLT ResTy, const LLT TstTy,
10075ffd83dbSDimitry Andric                                         const LLT Op0Ty, const LLT Op1Ty) {
10080b57cec5SDimitry Andric #ifndef NDEBUG
10090b57cec5SDimitry Andric   assert((ResTy.isScalar() || ResTy.isVector() || ResTy.isPointer()) &&
10100b57cec5SDimitry Andric          "invalid operand type");
10110b57cec5SDimitry Andric   assert((ResTy == Op0Ty && ResTy == Op1Ty) && "type mismatch");
10120b57cec5SDimitry Andric   if (ResTy.isScalar() || ResTy.isPointer())
10130b57cec5SDimitry Andric     assert(TstTy.isScalar() && "type mismatch");
10140b57cec5SDimitry Andric   else
10150b57cec5SDimitry Andric     assert((TstTy.isScalar() ||
10160b57cec5SDimitry Andric             (TstTy.isVector() &&
10170b57cec5SDimitry Andric              TstTy.getNumElements() == Op0Ty.getNumElements())) &&
10180b57cec5SDimitry Andric            "type mismatch");
10190b57cec5SDimitry Andric #endif
10200b57cec5SDimitry Andric }
10210b57cec5SDimitry Andric 
10220b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildInstr(unsigned Opc,
10230b57cec5SDimitry Andric                                                  ArrayRef<DstOp> DstOps,
10240b57cec5SDimitry Andric                                                  ArrayRef<SrcOp> SrcOps,
10250b57cec5SDimitry Andric                                                  Optional<unsigned> Flags) {
10260b57cec5SDimitry Andric   switch (Opc) {
10270b57cec5SDimitry Andric   default:
10280b57cec5SDimitry Andric     break;
10290b57cec5SDimitry Andric   case TargetOpcode::G_SELECT: {
10300b57cec5SDimitry Andric     assert(DstOps.size() == 1 && "Invalid select");
10310b57cec5SDimitry Andric     assert(SrcOps.size() == 3 && "Invalid select");
10320b57cec5SDimitry Andric     validateSelectOp(
10330b57cec5SDimitry Andric         DstOps[0].getLLTTy(*getMRI()), SrcOps[0].getLLTTy(*getMRI()),
10340b57cec5SDimitry Andric         SrcOps[1].getLLTTy(*getMRI()), SrcOps[2].getLLTTy(*getMRI()));
10350b57cec5SDimitry Andric     break;
10360b57cec5SDimitry Andric   }
1037e8d8bef9SDimitry Andric   case TargetOpcode::G_FNEG:
1038e8d8bef9SDimitry Andric   case TargetOpcode::G_ABS:
1039e8d8bef9SDimitry Andric     // All these are unary ops.
1040e8d8bef9SDimitry Andric     assert(DstOps.size() == 1 && "Invalid Dst");
1041e8d8bef9SDimitry Andric     assert(SrcOps.size() == 1 && "Invalid Srcs");
1042e8d8bef9SDimitry Andric     validateUnaryOp(DstOps[0].getLLTTy(*getMRI()),
1043e8d8bef9SDimitry Andric                     SrcOps[0].getLLTTy(*getMRI()));
1044e8d8bef9SDimitry Andric     break;
10450b57cec5SDimitry Andric   case TargetOpcode::G_ADD:
10460b57cec5SDimitry Andric   case TargetOpcode::G_AND:
10470b57cec5SDimitry Andric   case TargetOpcode::G_MUL:
10480b57cec5SDimitry Andric   case TargetOpcode::G_OR:
10490b57cec5SDimitry Andric   case TargetOpcode::G_SUB:
10500b57cec5SDimitry Andric   case TargetOpcode::G_XOR:
10510b57cec5SDimitry Andric   case TargetOpcode::G_UDIV:
10520b57cec5SDimitry Andric   case TargetOpcode::G_SDIV:
10530b57cec5SDimitry Andric   case TargetOpcode::G_UREM:
10540b57cec5SDimitry Andric   case TargetOpcode::G_SREM:
10550b57cec5SDimitry Andric   case TargetOpcode::G_SMIN:
10560b57cec5SDimitry Andric   case TargetOpcode::G_SMAX:
10570b57cec5SDimitry Andric   case TargetOpcode::G_UMIN:
10585ffd83dbSDimitry Andric   case TargetOpcode::G_UMAX:
10595ffd83dbSDimitry Andric   case TargetOpcode::G_UADDSAT:
10605ffd83dbSDimitry Andric   case TargetOpcode::G_SADDSAT:
10615ffd83dbSDimitry Andric   case TargetOpcode::G_USUBSAT:
10625ffd83dbSDimitry Andric   case TargetOpcode::G_SSUBSAT: {
10630b57cec5SDimitry Andric     // All these are binary ops.
10640b57cec5SDimitry Andric     assert(DstOps.size() == 1 && "Invalid Dst");
10650b57cec5SDimitry Andric     assert(SrcOps.size() == 2 && "Invalid Srcs");
10660b57cec5SDimitry Andric     validateBinaryOp(DstOps[0].getLLTTy(*getMRI()),
10670b57cec5SDimitry Andric                      SrcOps[0].getLLTTy(*getMRI()),
10680b57cec5SDimitry Andric                      SrcOps[1].getLLTTy(*getMRI()));
10690b57cec5SDimitry Andric     break;
10700b57cec5SDimitry Andric   }
10710b57cec5SDimitry Andric   case TargetOpcode::G_SHL:
10720b57cec5SDimitry Andric   case TargetOpcode::G_ASHR:
1073e8d8bef9SDimitry Andric   case TargetOpcode::G_LSHR:
1074e8d8bef9SDimitry Andric   case TargetOpcode::G_USHLSAT:
1075e8d8bef9SDimitry Andric   case TargetOpcode::G_SSHLSAT: {
10760b57cec5SDimitry Andric     assert(DstOps.size() == 1 && "Invalid Dst");
10770b57cec5SDimitry Andric     assert(SrcOps.size() == 2 && "Invalid Srcs");
10780b57cec5SDimitry Andric     validateShiftOp(DstOps[0].getLLTTy(*getMRI()),
10790b57cec5SDimitry Andric                     SrcOps[0].getLLTTy(*getMRI()),
10800b57cec5SDimitry Andric                     SrcOps[1].getLLTTy(*getMRI()));
10810b57cec5SDimitry Andric     break;
10820b57cec5SDimitry Andric   }
10830b57cec5SDimitry Andric   case TargetOpcode::G_SEXT:
10840b57cec5SDimitry Andric   case TargetOpcode::G_ZEXT:
10850b57cec5SDimitry Andric   case TargetOpcode::G_ANYEXT:
10860b57cec5SDimitry Andric     assert(DstOps.size() == 1 && "Invalid Dst");
10870b57cec5SDimitry Andric     assert(SrcOps.size() == 1 && "Invalid Srcs");
10880b57cec5SDimitry Andric     validateTruncExt(DstOps[0].getLLTTy(*getMRI()),
10890b57cec5SDimitry Andric                      SrcOps[0].getLLTTy(*getMRI()), true);
10900b57cec5SDimitry Andric     break;
10910b57cec5SDimitry Andric   case TargetOpcode::G_TRUNC:
10920b57cec5SDimitry Andric   case TargetOpcode::G_FPTRUNC: {
10930b57cec5SDimitry Andric     assert(DstOps.size() == 1 && "Invalid Dst");
10940b57cec5SDimitry Andric     assert(SrcOps.size() == 1 && "Invalid Srcs");
10950b57cec5SDimitry Andric     validateTruncExt(DstOps[0].getLLTTy(*getMRI()),
10960b57cec5SDimitry Andric                      SrcOps[0].getLLTTy(*getMRI()), false);
10970b57cec5SDimitry Andric     break;
10980b57cec5SDimitry Andric   }
10995ffd83dbSDimitry Andric   case TargetOpcode::G_BITCAST: {
11005ffd83dbSDimitry Andric     assert(DstOps.size() == 1 && "Invalid Dst");
11015ffd83dbSDimitry Andric     assert(SrcOps.size() == 1 && "Invalid Srcs");
11025ffd83dbSDimitry Andric     assert(DstOps[0].getLLTTy(*getMRI()).getSizeInBits() ==
11035ffd83dbSDimitry Andric            SrcOps[0].getLLTTy(*getMRI()).getSizeInBits() && "invalid bitcast");
11045ffd83dbSDimitry Andric     break;
11055ffd83dbSDimitry Andric   }
11060b57cec5SDimitry Andric   case TargetOpcode::COPY:
11070b57cec5SDimitry Andric     assert(DstOps.size() == 1 && "Invalid Dst");
11080b57cec5SDimitry Andric     // If the caller wants to add a subreg source it has to be done separately
11090b57cec5SDimitry Andric     // so we may not have any SrcOps at this point yet.
11100b57cec5SDimitry Andric     break;
11110b57cec5SDimitry Andric   case TargetOpcode::G_FCMP:
11120b57cec5SDimitry Andric   case TargetOpcode::G_ICMP: {
11130b57cec5SDimitry Andric     assert(DstOps.size() == 1 && "Invalid Dst Operands");
11140b57cec5SDimitry Andric     assert(SrcOps.size() == 3 && "Invalid Src Operands");
11150b57cec5SDimitry Andric     // For F/ICMP, the first src operand is the predicate, followed by
11160b57cec5SDimitry Andric     // the two comparands.
11170b57cec5SDimitry Andric     assert(SrcOps[0].getSrcOpKind() == SrcOp::SrcType::Ty_Predicate &&
11180b57cec5SDimitry Andric            "Expecting predicate");
11190b57cec5SDimitry Andric     assert([&]() -> bool {
11200b57cec5SDimitry Andric       CmpInst::Predicate Pred = SrcOps[0].getPredicate();
11210b57cec5SDimitry Andric       return Opc == TargetOpcode::G_ICMP ? CmpInst::isIntPredicate(Pred)
11220b57cec5SDimitry Andric                                          : CmpInst::isFPPredicate(Pred);
11230b57cec5SDimitry Andric     }() && "Invalid predicate");
11240b57cec5SDimitry Andric     assert(SrcOps[1].getLLTTy(*getMRI()) == SrcOps[2].getLLTTy(*getMRI()) &&
11250b57cec5SDimitry Andric            "Type mismatch");
11260b57cec5SDimitry Andric     assert([&]() -> bool {
11270b57cec5SDimitry Andric       LLT Op0Ty = SrcOps[1].getLLTTy(*getMRI());
11280b57cec5SDimitry Andric       LLT DstTy = DstOps[0].getLLTTy(*getMRI());
11290b57cec5SDimitry Andric       if (Op0Ty.isScalar() || Op0Ty.isPointer())
11300b57cec5SDimitry Andric         return DstTy.isScalar();
11310b57cec5SDimitry Andric       else
11320b57cec5SDimitry Andric         return DstTy.isVector() &&
11330b57cec5SDimitry Andric                DstTy.getNumElements() == Op0Ty.getNumElements();
11340b57cec5SDimitry Andric     }() && "Type Mismatch");
11350b57cec5SDimitry Andric     break;
11360b57cec5SDimitry Andric   }
11370b57cec5SDimitry Andric   case TargetOpcode::G_UNMERGE_VALUES: {
11380b57cec5SDimitry Andric     assert(!DstOps.empty() && "Invalid trivial sequence");
11390b57cec5SDimitry Andric     assert(SrcOps.size() == 1 && "Invalid src for Unmerge");
1140e8d8bef9SDimitry Andric     assert(llvm::all_of(DstOps,
11410b57cec5SDimitry Andric                         [&, this](const DstOp &Op) {
11420b57cec5SDimitry Andric                           return Op.getLLTTy(*getMRI()) ==
11430b57cec5SDimitry Andric                                  DstOps[0].getLLTTy(*getMRI());
11440b57cec5SDimitry Andric                         }) &&
11450b57cec5SDimitry Andric            "type mismatch in output list");
1146fe6060f1SDimitry Andric     assert((TypeSize::ScalarTy)DstOps.size() *
1147fe6060f1SDimitry Andric                    DstOps[0].getLLTTy(*getMRI()).getSizeInBits() ==
11480b57cec5SDimitry Andric                SrcOps[0].getLLTTy(*getMRI()).getSizeInBits() &&
11490b57cec5SDimitry Andric            "input operands do not cover output register");
11500b57cec5SDimitry Andric     break;
11510b57cec5SDimitry Andric   }
11520b57cec5SDimitry Andric   case TargetOpcode::G_MERGE_VALUES: {
11530b57cec5SDimitry Andric     assert(!SrcOps.empty() && "invalid trivial sequence");
11540b57cec5SDimitry Andric     assert(DstOps.size() == 1 && "Invalid Dst");
1155e8d8bef9SDimitry Andric     assert(llvm::all_of(SrcOps,
11560b57cec5SDimitry Andric                         [&, this](const SrcOp &Op) {
11570b57cec5SDimitry Andric                           return Op.getLLTTy(*getMRI()) ==
11580b57cec5SDimitry Andric                                  SrcOps[0].getLLTTy(*getMRI());
11590b57cec5SDimitry Andric                         }) &&
11600b57cec5SDimitry Andric            "type mismatch in input list");
1161fe6060f1SDimitry Andric     assert((TypeSize::ScalarTy)SrcOps.size() *
1162fe6060f1SDimitry Andric                    SrcOps[0].getLLTTy(*getMRI()).getSizeInBits() ==
11630b57cec5SDimitry Andric                DstOps[0].getLLTTy(*getMRI()).getSizeInBits() &&
11640b57cec5SDimitry Andric            "input operands do not cover output register");
11650b57cec5SDimitry Andric     if (SrcOps.size() == 1)
11660b57cec5SDimitry Andric       return buildCast(DstOps[0], SrcOps[0]);
11678bcb0991SDimitry Andric     if (DstOps[0].getLLTTy(*getMRI()).isVector()) {
11688bcb0991SDimitry Andric       if (SrcOps[0].getLLTTy(*getMRI()).isVector())
11690b57cec5SDimitry Andric         return buildInstr(TargetOpcode::G_CONCAT_VECTORS, DstOps, SrcOps);
11708bcb0991SDimitry Andric       return buildInstr(TargetOpcode::G_BUILD_VECTOR, DstOps, SrcOps);
11718bcb0991SDimitry Andric     }
11720b57cec5SDimitry Andric     break;
11730b57cec5SDimitry Andric   }
11740b57cec5SDimitry Andric   case TargetOpcode::G_EXTRACT_VECTOR_ELT: {
11750b57cec5SDimitry Andric     assert(DstOps.size() == 1 && "Invalid Dst size");
11760b57cec5SDimitry Andric     assert(SrcOps.size() == 2 && "Invalid Src size");
11770b57cec5SDimitry Andric     assert(SrcOps[0].getLLTTy(*getMRI()).isVector() && "Invalid operand type");
11780b57cec5SDimitry Andric     assert((DstOps[0].getLLTTy(*getMRI()).isScalar() ||
11790b57cec5SDimitry Andric             DstOps[0].getLLTTy(*getMRI()).isPointer()) &&
11800b57cec5SDimitry Andric            "Invalid operand type");
11810b57cec5SDimitry Andric     assert(SrcOps[1].getLLTTy(*getMRI()).isScalar() && "Invalid operand type");
11820b57cec5SDimitry Andric     assert(SrcOps[0].getLLTTy(*getMRI()).getElementType() ==
11830b57cec5SDimitry Andric                DstOps[0].getLLTTy(*getMRI()) &&
11840b57cec5SDimitry Andric            "Type mismatch");
11850b57cec5SDimitry Andric     break;
11860b57cec5SDimitry Andric   }
11870b57cec5SDimitry Andric   case TargetOpcode::G_INSERT_VECTOR_ELT: {
11880b57cec5SDimitry Andric     assert(DstOps.size() == 1 && "Invalid dst size");
11890b57cec5SDimitry Andric     assert(SrcOps.size() == 3 && "Invalid src size");
11900b57cec5SDimitry Andric     assert(DstOps[0].getLLTTy(*getMRI()).isVector() &&
11910b57cec5SDimitry Andric            SrcOps[0].getLLTTy(*getMRI()).isVector() && "Invalid operand type");
11920b57cec5SDimitry Andric     assert(DstOps[0].getLLTTy(*getMRI()).getElementType() ==
11930b57cec5SDimitry Andric                SrcOps[1].getLLTTy(*getMRI()) &&
11940b57cec5SDimitry Andric            "Type mismatch");
11950b57cec5SDimitry Andric     assert(SrcOps[2].getLLTTy(*getMRI()).isScalar() && "Invalid index");
11960b57cec5SDimitry Andric     assert(DstOps[0].getLLTTy(*getMRI()).getNumElements() ==
11970b57cec5SDimitry Andric                SrcOps[0].getLLTTy(*getMRI()).getNumElements() &&
11980b57cec5SDimitry Andric            "Type mismatch");
11990b57cec5SDimitry Andric     break;
12000b57cec5SDimitry Andric   }
12010b57cec5SDimitry Andric   case TargetOpcode::G_BUILD_VECTOR: {
12020b57cec5SDimitry Andric     assert((!SrcOps.empty() || SrcOps.size() < 2) &&
12030b57cec5SDimitry Andric            "Must have at least 2 operands");
12040b57cec5SDimitry Andric     assert(DstOps.size() == 1 && "Invalid DstOps");
12050b57cec5SDimitry Andric     assert(DstOps[0].getLLTTy(*getMRI()).isVector() &&
12060b57cec5SDimitry Andric            "Res type must be a vector");
1207e8d8bef9SDimitry Andric     assert(llvm::all_of(SrcOps,
12080b57cec5SDimitry Andric                         [&, this](const SrcOp &Op) {
12090b57cec5SDimitry Andric                           return Op.getLLTTy(*getMRI()) ==
12100b57cec5SDimitry Andric                                  SrcOps[0].getLLTTy(*getMRI());
12110b57cec5SDimitry Andric                         }) &&
12120b57cec5SDimitry Andric            "type mismatch in input list");
1213fe6060f1SDimitry Andric     assert((TypeSize::ScalarTy)SrcOps.size() *
1214fe6060f1SDimitry Andric                    SrcOps[0].getLLTTy(*getMRI()).getSizeInBits() ==
12150b57cec5SDimitry Andric                DstOps[0].getLLTTy(*getMRI()).getSizeInBits() &&
12160b57cec5SDimitry Andric            "input scalars do not exactly cover the output vector register");
12170b57cec5SDimitry Andric     break;
12180b57cec5SDimitry Andric   }
12190b57cec5SDimitry Andric   case TargetOpcode::G_BUILD_VECTOR_TRUNC: {
12200b57cec5SDimitry Andric     assert((!SrcOps.empty() || SrcOps.size() < 2) &&
12210b57cec5SDimitry Andric            "Must have at least 2 operands");
12220b57cec5SDimitry Andric     assert(DstOps.size() == 1 && "Invalid DstOps");
12230b57cec5SDimitry Andric     assert(DstOps[0].getLLTTy(*getMRI()).isVector() &&
12240b57cec5SDimitry Andric            "Res type must be a vector");
1225e8d8bef9SDimitry Andric     assert(llvm::all_of(SrcOps,
12260b57cec5SDimitry Andric                         [&, this](const SrcOp &Op) {
12270b57cec5SDimitry Andric                           return Op.getLLTTy(*getMRI()) ==
12280b57cec5SDimitry Andric                                  SrcOps[0].getLLTTy(*getMRI());
12290b57cec5SDimitry Andric                         }) &&
12300b57cec5SDimitry Andric            "type mismatch in input list");
12310b57cec5SDimitry Andric     if (SrcOps[0].getLLTTy(*getMRI()).getSizeInBits() ==
12320b57cec5SDimitry Andric         DstOps[0].getLLTTy(*getMRI()).getElementType().getSizeInBits())
12330b57cec5SDimitry Andric       return buildInstr(TargetOpcode::G_BUILD_VECTOR, DstOps, SrcOps);
12340b57cec5SDimitry Andric     break;
12350b57cec5SDimitry Andric   }
12360b57cec5SDimitry Andric   case TargetOpcode::G_CONCAT_VECTORS: {
12370b57cec5SDimitry Andric     assert(DstOps.size() == 1 && "Invalid DstOps");
12380b57cec5SDimitry Andric     assert((!SrcOps.empty() || SrcOps.size() < 2) &&
12390b57cec5SDimitry Andric            "Must have at least 2 operands");
1240e8d8bef9SDimitry Andric     assert(llvm::all_of(SrcOps,
12410b57cec5SDimitry Andric                         [&, this](const SrcOp &Op) {
12420b57cec5SDimitry Andric                           return (Op.getLLTTy(*getMRI()).isVector() &&
12430b57cec5SDimitry Andric                                   Op.getLLTTy(*getMRI()) ==
12440b57cec5SDimitry Andric                                       SrcOps[0].getLLTTy(*getMRI()));
12450b57cec5SDimitry Andric                         }) &&
12460b57cec5SDimitry Andric            "type mismatch in input list");
1247fe6060f1SDimitry Andric     assert((TypeSize::ScalarTy)SrcOps.size() *
1248fe6060f1SDimitry Andric                    SrcOps[0].getLLTTy(*getMRI()).getSizeInBits() ==
12490b57cec5SDimitry Andric                DstOps[0].getLLTTy(*getMRI()).getSizeInBits() &&
12500b57cec5SDimitry Andric            "input vectors do not exactly cover the output vector register");
12510b57cec5SDimitry Andric     break;
12520b57cec5SDimitry Andric   }
12530b57cec5SDimitry Andric   case TargetOpcode::G_UADDE: {
12540b57cec5SDimitry Andric     assert(DstOps.size() == 2 && "Invalid no of dst operands");
12550b57cec5SDimitry Andric     assert(SrcOps.size() == 3 && "Invalid no of src operands");
12560b57cec5SDimitry Andric     assert(DstOps[0].getLLTTy(*getMRI()).isScalar() && "Invalid operand");
12570b57cec5SDimitry Andric     assert((DstOps[0].getLLTTy(*getMRI()) == SrcOps[0].getLLTTy(*getMRI())) &&
12580b57cec5SDimitry Andric            (DstOps[0].getLLTTy(*getMRI()) == SrcOps[1].getLLTTy(*getMRI())) &&
12590b57cec5SDimitry Andric            "Invalid operand");
12600b57cec5SDimitry Andric     assert(DstOps[1].getLLTTy(*getMRI()).isScalar() && "Invalid operand");
12610b57cec5SDimitry Andric     assert(DstOps[1].getLLTTy(*getMRI()) == SrcOps[2].getLLTTy(*getMRI()) &&
12620b57cec5SDimitry Andric            "type mismatch");
12630b57cec5SDimitry Andric     break;
12640b57cec5SDimitry Andric   }
12650b57cec5SDimitry Andric   }
12660b57cec5SDimitry Andric 
12670b57cec5SDimitry Andric   auto MIB = buildInstr(Opc);
12680b57cec5SDimitry Andric   for (const DstOp &Op : DstOps)
12690b57cec5SDimitry Andric     Op.addDefToMIB(*getMRI(), MIB);
12700b57cec5SDimitry Andric   for (const SrcOp &Op : SrcOps)
12710b57cec5SDimitry Andric     Op.addSrcToMIB(MIB);
12720b57cec5SDimitry Andric   if (Flags)
12730b57cec5SDimitry Andric     MIB->setFlags(*Flags);
12740b57cec5SDimitry Andric   return MIB;
12750b57cec5SDimitry Andric }
1276