10b57cec5SDimitry Andric //===-- llvm/CodeGen/GlobalISel/MachineIRBuilder.cpp - MIBuilder--*- C++ -*-==// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric /// \file 90b57cec5SDimitry Andric /// This file implements the MachineIRBuidler class. 100b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 110b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h" 12*e8d8bef9SDimitry Andric #include "llvm/Analysis/MemoryLocation.h" 130b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/GISelChangeObserver.h" 140b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h" 150b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstr.h" 160b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h" 170b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h" 180b57cec5SDimitry Andric #include "llvm/CodeGen/TargetInstrInfo.h" 190b57cec5SDimitry Andric #include "llvm/CodeGen/TargetLowering.h" 200b57cec5SDimitry Andric #include "llvm/CodeGen/TargetOpcodes.h" 210b57cec5SDimitry Andric #include "llvm/CodeGen/TargetSubtargetInfo.h" 220b57cec5SDimitry Andric #include "llvm/IR/DebugInfo.h" 230b57cec5SDimitry Andric 240b57cec5SDimitry Andric using namespace llvm; 250b57cec5SDimitry Andric 260b57cec5SDimitry Andric void MachineIRBuilder::setMF(MachineFunction &MF) { 270b57cec5SDimitry Andric State.MF = &MF; 280b57cec5SDimitry Andric State.MBB = nullptr; 290b57cec5SDimitry Andric State.MRI = &MF.getRegInfo(); 300b57cec5SDimitry Andric State.TII = MF.getSubtarget().getInstrInfo(); 310b57cec5SDimitry Andric State.DL = DebugLoc(); 320b57cec5SDimitry Andric State.II = MachineBasicBlock::iterator(); 330b57cec5SDimitry Andric State.Observer = nullptr; 340b57cec5SDimitry Andric } 350b57cec5SDimitry Andric 360b57cec5SDimitry Andric //------------------------------------------------------------------------------ 370b57cec5SDimitry Andric // Build instruction variants. 380b57cec5SDimitry Andric //------------------------------------------------------------------------------ 390b57cec5SDimitry Andric 400b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildInstrNoInsert(unsigned Opcode) { 410b57cec5SDimitry Andric MachineInstrBuilder MIB = BuildMI(getMF(), getDL(), getTII().get(Opcode)); 420b57cec5SDimitry Andric return MIB; 430b57cec5SDimitry Andric } 440b57cec5SDimitry Andric 450b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::insertInstr(MachineInstrBuilder MIB) { 460b57cec5SDimitry Andric getMBB().insert(getInsertPt(), MIB); 470b57cec5SDimitry Andric recordInsertion(MIB); 480b57cec5SDimitry Andric return MIB; 490b57cec5SDimitry Andric } 500b57cec5SDimitry Andric 510b57cec5SDimitry Andric MachineInstrBuilder 520b57cec5SDimitry Andric MachineIRBuilder::buildDirectDbgValue(Register Reg, const MDNode *Variable, 530b57cec5SDimitry Andric const MDNode *Expr) { 540b57cec5SDimitry Andric assert(isa<DILocalVariable>(Variable) && "not a variable"); 550b57cec5SDimitry Andric assert(cast<DIExpression>(Expr)->isValid() && "not an expression"); 560b57cec5SDimitry Andric assert( 570b57cec5SDimitry Andric cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(getDL()) && 580b57cec5SDimitry Andric "Expected inlined-at fields to agree"); 590b57cec5SDimitry Andric return insertInstr(BuildMI(getMF(), getDL(), 600b57cec5SDimitry Andric getTII().get(TargetOpcode::DBG_VALUE), 610b57cec5SDimitry Andric /*IsIndirect*/ false, Reg, Variable, Expr)); 620b57cec5SDimitry Andric } 630b57cec5SDimitry Andric 640b57cec5SDimitry Andric MachineInstrBuilder 650b57cec5SDimitry Andric MachineIRBuilder::buildIndirectDbgValue(Register Reg, const MDNode *Variable, 660b57cec5SDimitry Andric const MDNode *Expr) { 670b57cec5SDimitry Andric assert(isa<DILocalVariable>(Variable) && "not a variable"); 680b57cec5SDimitry Andric assert(cast<DIExpression>(Expr)->isValid() && "not an expression"); 690b57cec5SDimitry Andric assert( 700b57cec5SDimitry Andric cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(getDL()) && 710b57cec5SDimitry Andric "Expected inlined-at fields to agree"); 720b57cec5SDimitry Andric return insertInstr(BuildMI(getMF(), getDL(), 730b57cec5SDimitry Andric getTII().get(TargetOpcode::DBG_VALUE), 7413138422SDimitry Andric /*IsIndirect*/ true, Reg, Variable, Expr)); 750b57cec5SDimitry Andric } 760b57cec5SDimitry Andric 770b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildFIDbgValue(int FI, 780b57cec5SDimitry Andric const MDNode *Variable, 790b57cec5SDimitry Andric const MDNode *Expr) { 800b57cec5SDimitry Andric assert(isa<DILocalVariable>(Variable) && "not a variable"); 810b57cec5SDimitry Andric assert(cast<DIExpression>(Expr)->isValid() && "not an expression"); 820b57cec5SDimitry Andric assert( 830b57cec5SDimitry Andric cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(getDL()) && 840b57cec5SDimitry Andric "Expected inlined-at fields to agree"); 850b57cec5SDimitry Andric return buildInstr(TargetOpcode::DBG_VALUE) 860b57cec5SDimitry Andric .addFrameIndex(FI) 8713138422SDimitry Andric .addImm(0) 880b57cec5SDimitry Andric .addMetadata(Variable) 8913138422SDimitry Andric .addMetadata(Expr); 900b57cec5SDimitry Andric } 910b57cec5SDimitry Andric 920b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildConstDbgValue(const Constant &C, 930b57cec5SDimitry Andric const MDNode *Variable, 940b57cec5SDimitry Andric const MDNode *Expr) { 950b57cec5SDimitry Andric assert(isa<DILocalVariable>(Variable) && "not a variable"); 960b57cec5SDimitry Andric assert(cast<DIExpression>(Expr)->isValid() && "not an expression"); 970b57cec5SDimitry Andric assert( 980b57cec5SDimitry Andric cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(getDL()) && 990b57cec5SDimitry Andric "Expected inlined-at fields to agree"); 1005ffd83dbSDimitry Andric auto MIB = buildInstrNoInsert(TargetOpcode::DBG_VALUE); 1010b57cec5SDimitry Andric if (auto *CI = dyn_cast<ConstantInt>(&C)) { 1020b57cec5SDimitry Andric if (CI->getBitWidth() > 64) 1030b57cec5SDimitry Andric MIB.addCImm(CI); 1040b57cec5SDimitry Andric else 1050b57cec5SDimitry Andric MIB.addImm(CI->getZExtValue()); 1060b57cec5SDimitry Andric } else if (auto *CFP = dyn_cast<ConstantFP>(&C)) { 1070b57cec5SDimitry Andric MIB.addFPImm(CFP); 1080b57cec5SDimitry Andric } else { 109*e8d8bef9SDimitry Andric // Insert $noreg if we didn't find a usable constant and had to drop it. 110*e8d8bef9SDimitry Andric MIB.addReg(Register()); 1110b57cec5SDimitry Andric } 1120b57cec5SDimitry Andric 1135ffd83dbSDimitry Andric MIB.addImm(0).addMetadata(Variable).addMetadata(Expr); 1145ffd83dbSDimitry Andric return insertInstr(MIB); 1150b57cec5SDimitry Andric } 1160b57cec5SDimitry Andric 1170b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildDbgLabel(const MDNode *Label) { 1180b57cec5SDimitry Andric assert(isa<DILabel>(Label) && "not a label"); 1190b57cec5SDimitry Andric assert(cast<DILabel>(Label)->isValidLocationForIntrinsic(State.DL) && 1200b57cec5SDimitry Andric "Expected inlined-at fields to agree"); 1210b57cec5SDimitry Andric auto MIB = buildInstr(TargetOpcode::DBG_LABEL); 1220b57cec5SDimitry Andric 1230b57cec5SDimitry Andric return MIB.addMetadata(Label); 1240b57cec5SDimitry Andric } 1250b57cec5SDimitry Andric 1268bcb0991SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildDynStackAlloc(const DstOp &Res, 1278bcb0991SDimitry Andric const SrcOp &Size, 1285ffd83dbSDimitry Andric Align Alignment) { 1298bcb0991SDimitry Andric assert(Res.getLLTTy(*getMRI()).isPointer() && "expected ptr dst type"); 1308bcb0991SDimitry Andric auto MIB = buildInstr(TargetOpcode::G_DYN_STACKALLOC); 1318bcb0991SDimitry Andric Res.addDefToMIB(*getMRI(), MIB); 1328bcb0991SDimitry Andric Size.addSrcToMIB(MIB); 1335ffd83dbSDimitry Andric MIB.addImm(Alignment.value()); 1348bcb0991SDimitry Andric return MIB; 1358bcb0991SDimitry Andric } 1368bcb0991SDimitry Andric 1370b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildFrameIndex(const DstOp &Res, 1380b57cec5SDimitry Andric int Idx) { 1390b57cec5SDimitry Andric assert(Res.getLLTTy(*getMRI()).isPointer() && "invalid operand type"); 1400b57cec5SDimitry Andric auto MIB = buildInstr(TargetOpcode::G_FRAME_INDEX); 1410b57cec5SDimitry Andric Res.addDefToMIB(*getMRI(), MIB); 1420b57cec5SDimitry Andric MIB.addFrameIndex(Idx); 1430b57cec5SDimitry Andric return MIB; 1440b57cec5SDimitry Andric } 1450b57cec5SDimitry Andric 1460b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildGlobalValue(const DstOp &Res, 1470b57cec5SDimitry Andric const GlobalValue *GV) { 1480b57cec5SDimitry Andric assert(Res.getLLTTy(*getMRI()).isPointer() && "invalid operand type"); 1490b57cec5SDimitry Andric assert(Res.getLLTTy(*getMRI()).getAddressSpace() == 1500b57cec5SDimitry Andric GV->getType()->getAddressSpace() && 1510b57cec5SDimitry Andric "address space mismatch"); 1520b57cec5SDimitry Andric 1530b57cec5SDimitry Andric auto MIB = buildInstr(TargetOpcode::G_GLOBAL_VALUE); 1540b57cec5SDimitry Andric Res.addDefToMIB(*getMRI(), MIB); 1550b57cec5SDimitry Andric MIB.addGlobalAddress(GV); 1560b57cec5SDimitry Andric return MIB; 1570b57cec5SDimitry Andric } 1580b57cec5SDimitry Andric 1590b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildJumpTable(const LLT PtrTy, 1600b57cec5SDimitry Andric unsigned JTI) { 1610b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_JUMP_TABLE, {PtrTy}, {}) 1620b57cec5SDimitry Andric .addJumpTableIndex(JTI); 1630b57cec5SDimitry Andric } 1640b57cec5SDimitry Andric 165*e8d8bef9SDimitry Andric void MachineIRBuilder::validateUnaryOp(const LLT Res, const LLT Op0) { 166*e8d8bef9SDimitry Andric assert((Res.isScalar() || Res.isVector()) && "invalid operand type"); 167*e8d8bef9SDimitry Andric assert((Res == Op0) && "type mismatch"); 168*e8d8bef9SDimitry Andric } 169*e8d8bef9SDimitry Andric 1705ffd83dbSDimitry Andric void MachineIRBuilder::validateBinaryOp(const LLT Res, const LLT Op0, 1715ffd83dbSDimitry Andric const LLT Op1) { 1720b57cec5SDimitry Andric assert((Res.isScalar() || Res.isVector()) && "invalid operand type"); 1730b57cec5SDimitry Andric assert((Res == Op0 && Res == Op1) && "type mismatch"); 1740b57cec5SDimitry Andric } 1750b57cec5SDimitry Andric 1765ffd83dbSDimitry Andric void MachineIRBuilder::validateShiftOp(const LLT Res, const LLT Op0, 1775ffd83dbSDimitry Andric const LLT Op1) { 1780b57cec5SDimitry Andric assert((Res.isScalar() || Res.isVector()) && "invalid operand type"); 1790b57cec5SDimitry Andric assert((Res == Op0) && "type mismatch"); 1800b57cec5SDimitry Andric } 1810b57cec5SDimitry Andric 182480093f4SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildPtrAdd(const DstOp &Res, 1830b57cec5SDimitry Andric const SrcOp &Op0, 1840b57cec5SDimitry Andric const SrcOp &Op1) { 1855ffd83dbSDimitry Andric assert(Res.getLLTTy(*getMRI()).getScalarType().isPointer() && 1860b57cec5SDimitry Andric Res.getLLTTy(*getMRI()) == Op0.getLLTTy(*getMRI()) && "type mismatch"); 1875ffd83dbSDimitry Andric assert(Op1.getLLTTy(*getMRI()).getScalarType().isScalar() && "invalid offset type"); 1880b57cec5SDimitry Andric 189480093f4SDimitry Andric return buildInstr(TargetOpcode::G_PTR_ADD, {Res}, {Op0, Op1}); 1900b57cec5SDimitry Andric } 1910b57cec5SDimitry Andric 1920b57cec5SDimitry Andric Optional<MachineInstrBuilder> 193480093f4SDimitry Andric MachineIRBuilder::materializePtrAdd(Register &Res, Register Op0, 1945ffd83dbSDimitry Andric const LLT ValueTy, uint64_t Value) { 1950b57cec5SDimitry Andric assert(Res == 0 && "Res is a result argument"); 1960b57cec5SDimitry Andric assert(ValueTy.isScalar() && "invalid offset type"); 1970b57cec5SDimitry Andric 1980b57cec5SDimitry Andric if (Value == 0) { 1990b57cec5SDimitry Andric Res = Op0; 2000b57cec5SDimitry Andric return None; 2010b57cec5SDimitry Andric } 2020b57cec5SDimitry Andric 2030b57cec5SDimitry Andric Res = getMRI()->createGenericVirtualRegister(getMRI()->getType(Op0)); 2040b57cec5SDimitry Andric auto Cst = buildConstant(ValueTy, Value); 205480093f4SDimitry Andric return buildPtrAdd(Res, Op0, Cst.getReg(0)); 2060b57cec5SDimitry Andric } 2070b57cec5SDimitry Andric 2085ffd83dbSDimitry Andric MachineInstrBuilder MachineIRBuilder::buildMaskLowPtrBits(const DstOp &Res, 2090b57cec5SDimitry Andric const SrcOp &Op0, 2100b57cec5SDimitry Andric uint32_t NumBits) { 2115ffd83dbSDimitry Andric LLT PtrTy = Res.getLLTTy(*getMRI()); 2125ffd83dbSDimitry Andric LLT MaskTy = LLT::scalar(PtrTy.getSizeInBits()); 2135ffd83dbSDimitry Andric Register MaskReg = getMRI()->createGenericVirtualRegister(MaskTy); 2145ffd83dbSDimitry Andric buildConstant(MaskReg, maskTrailingZeros<uint64_t>(NumBits)); 2155ffd83dbSDimitry Andric return buildPtrMask(Res, Op0, MaskReg); 2160b57cec5SDimitry Andric } 2170b57cec5SDimitry Andric 2180b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildBr(MachineBasicBlock &Dest) { 2190b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_BR).addMBB(&Dest); 2200b57cec5SDimitry Andric } 2210b57cec5SDimitry Andric 2220b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildBrIndirect(Register Tgt) { 2230b57cec5SDimitry Andric assert(getMRI()->getType(Tgt).isPointer() && "invalid branch destination"); 2240b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_BRINDIRECT).addUse(Tgt); 2250b57cec5SDimitry Andric } 2260b57cec5SDimitry Andric 2270b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildBrJT(Register TablePtr, 2280b57cec5SDimitry Andric unsigned JTI, 2290b57cec5SDimitry Andric Register IndexReg) { 2300b57cec5SDimitry Andric assert(getMRI()->getType(TablePtr).isPointer() && 2310b57cec5SDimitry Andric "Table reg must be a pointer"); 2320b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_BRJT) 2330b57cec5SDimitry Andric .addUse(TablePtr) 2340b57cec5SDimitry Andric .addJumpTableIndex(JTI) 2350b57cec5SDimitry Andric .addUse(IndexReg); 2360b57cec5SDimitry Andric } 2370b57cec5SDimitry Andric 2380b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildCopy(const DstOp &Res, 2390b57cec5SDimitry Andric const SrcOp &Op) { 2400b57cec5SDimitry Andric return buildInstr(TargetOpcode::COPY, Res, Op); 2410b57cec5SDimitry Andric } 2420b57cec5SDimitry Andric 2430b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildConstant(const DstOp &Res, 2440b57cec5SDimitry Andric const ConstantInt &Val) { 2450b57cec5SDimitry Andric LLT Ty = Res.getLLTTy(*getMRI()); 2460b57cec5SDimitry Andric LLT EltTy = Ty.getScalarType(); 2470b57cec5SDimitry Andric assert(EltTy.getScalarSizeInBits() == Val.getBitWidth() && 2480b57cec5SDimitry Andric "creating constant with the wrong size"); 2490b57cec5SDimitry Andric 2500b57cec5SDimitry Andric if (Ty.isVector()) { 2510b57cec5SDimitry Andric auto Const = buildInstr(TargetOpcode::G_CONSTANT) 2520b57cec5SDimitry Andric .addDef(getMRI()->createGenericVirtualRegister(EltTy)) 2530b57cec5SDimitry Andric .addCImm(&Val); 2540b57cec5SDimitry Andric return buildSplatVector(Res, Const); 2550b57cec5SDimitry Andric } 2560b57cec5SDimitry Andric 2570b57cec5SDimitry Andric auto Const = buildInstr(TargetOpcode::G_CONSTANT); 2585ffd83dbSDimitry Andric Const->setDebugLoc(DebugLoc()); 2590b57cec5SDimitry Andric Res.addDefToMIB(*getMRI(), Const); 2600b57cec5SDimitry Andric Const.addCImm(&Val); 2610b57cec5SDimitry Andric return Const; 2620b57cec5SDimitry Andric } 2630b57cec5SDimitry Andric 2640b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildConstant(const DstOp &Res, 2650b57cec5SDimitry Andric int64_t Val) { 2660b57cec5SDimitry Andric auto IntN = IntegerType::get(getMF().getFunction().getContext(), 2670b57cec5SDimitry Andric Res.getLLTTy(*getMRI()).getScalarSizeInBits()); 2680b57cec5SDimitry Andric ConstantInt *CI = ConstantInt::get(IntN, Val, true); 2690b57cec5SDimitry Andric return buildConstant(Res, *CI); 2700b57cec5SDimitry Andric } 2710b57cec5SDimitry Andric 2720b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildFConstant(const DstOp &Res, 2730b57cec5SDimitry Andric const ConstantFP &Val) { 2740b57cec5SDimitry Andric LLT Ty = Res.getLLTTy(*getMRI()); 2750b57cec5SDimitry Andric LLT EltTy = Ty.getScalarType(); 2760b57cec5SDimitry Andric 2770b57cec5SDimitry Andric assert(APFloat::getSizeInBits(Val.getValueAPF().getSemantics()) 2780b57cec5SDimitry Andric == EltTy.getSizeInBits() && 2790b57cec5SDimitry Andric "creating fconstant with the wrong size"); 2800b57cec5SDimitry Andric 2810b57cec5SDimitry Andric assert(!Ty.isPointer() && "invalid operand type"); 2820b57cec5SDimitry Andric 2830b57cec5SDimitry Andric if (Ty.isVector()) { 2840b57cec5SDimitry Andric auto Const = buildInstr(TargetOpcode::G_FCONSTANT) 2850b57cec5SDimitry Andric .addDef(getMRI()->createGenericVirtualRegister(EltTy)) 2860b57cec5SDimitry Andric .addFPImm(&Val); 2870b57cec5SDimitry Andric 2880b57cec5SDimitry Andric return buildSplatVector(Res, Const); 2890b57cec5SDimitry Andric } 2900b57cec5SDimitry Andric 2910b57cec5SDimitry Andric auto Const = buildInstr(TargetOpcode::G_FCONSTANT); 2925ffd83dbSDimitry Andric Const->setDebugLoc(DebugLoc()); 2930b57cec5SDimitry Andric Res.addDefToMIB(*getMRI(), Const); 2940b57cec5SDimitry Andric Const.addFPImm(&Val); 2950b57cec5SDimitry Andric return Const; 2960b57cec5SDimitry Andric } 2970b57cec5SDimitry Andric 2980b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildConstant(const DstOp &Res, 2990b57cec5SDimitry Andric const APInt &Val) { 3000b57cec5SDimitry Andric ConstantInt *CI = ConstantInt::get(getMF().getFunction().getContext(), Val); 3010b57cec5SDimitry Andric return buildConstant(Res, *CI); 3020b57cec5SDimitry Andric } 3030b57cec5SDimitry Andric 3040b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildFConstant(const DstOp &Res, 3050b57cec5SDimitry Andric double Val) { 3060b57cec5SDimitry Andric LLT DstTy = Res.getLLTTy(*getMRI()); 3070b57cec5SDimitry Andric auto &Ctx = getMF().getFunction().getContext(); 3080b57cec5SDimitry Andric auto *CFP = 3090b57cec5SDimitry Andric ConstantFP::get(Ctx, getAPFloatFromSize(Val, DstTy.getScalarSizeInBits())); 3100b57cec5SDimitry Andric return buildFConstant(Res, *CFP); 3110b57cec5SDimitry Andric } 3120b57cec5SDimitry Andric 3130b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildFConstant(const DstOp &Res, 3140b57cec5SDimitry Andric const APFloat &Val) { 3150b57cec5SDimitry Andric auto &Ctx = getMF().getFunction().getContext(); 3160b57cec5SDimitry Andric auto *CFP = ConstantFP::get(Ctx, Val); 3170b57cec5SDimitry Andric return buildFConstant(Res, *CFP); 3180b57cec5SDimitry Andric } 3190b57cec5SDimitry Andric 320*e8d8bef9SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildBrCond(const SrcOp &Tst, 3210b57cec5SDimitry Andric MachineBasicBlock &Dest) { 322*e8d8bef9SDimitry Andric assert(Tst.getLLTTy(*getMRI()).isScalar() && "invalid operand type"); 3230b57cec5SDimitry Andric 324*e8d8bef9SDimitry Andric auto MIB = buildInstr(TargetOpcode::G_BRCOND); 325*e8d8bef9SDimitry Andric Tst.addSrcToMIB(MIB); 326*e8d8bef9SDimitry Andric MIB.addMBB(&Dest); 327*e8d8bef9SDimitry Andric return MIB; 3280b57cec5SDimitry Andric } 3290b57cec5SDimitry Andric 330*e8d8bef9SDimitry Andric MachineInstrBuilder 331*e8d8bef9SDimitry Andric MachineIRBuilder::buildLoad(const DstOp &Dst, const SrcOp &Addr, 332*e8d8bef9SDimitry Andric MachinePointerInfo PtrInfo, Align Alignment, 333*e8d8bef9SDimitry Andric MachineMemOperand::Flags MMOFlags, 334*e8d8bef9SDimitry Andric const AAMDNodes &AAInfo) { 335*e8d8bef9SDimitry Andric MMOFlags |= MachineMemOperand::MOLoad; 336*e8d8bef9SDimitry Andric assert((MMOFlags & MachineMemOperand::MOStore) == 0); 337*e8d8bef9SDimitry Andric 338*e8d8bef9SDimitry Andric uint64_t Size = MemoryLocation::getSizeOrUnknown( 339*e8d8bef9SDimitry Andric TypeSize::Fixed(Dst.getLLTTy(*getMRI()).getSizeInBytes())); 340*e8d8bef9SDimitry Andric MachineMemOperand *MMO = 341*e8d8bef9SDimitry Andric getMF().getMachineMemOperand(PtrInfo, MMOFlags, Size, Alignment, AAInfo); 342*e8d8bef9SDimitry Andric return buildLoad(Dst, Addr, *MMO); 3430b57cec5SDimitry Andric } 3440b57cec5SDimitry Andric 3450b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildLoadInstr(unsigned Opcode, 3460b57cec5SDimitry Andric const DstOp &Res, 3470b57cec5SDimitry Andric const SrcOp &Addr, 3480b57cec5SDimitry Andric MachineMemOperand &MMO) { 3490b57cec5SDimitry Andric assert(Res.getLLTTy(*getMRI()).isValid() && "invalid operand type"); 3500b57cec5SDimitry Andric assert(Addr.getLLTTy(*getMRI()).isPointer() && "invalid operand type"); 3510b57cec5SDimitry Andric 3520b57cec5SDimitry Andric auto MIB = buildInstr(Opcode); 3530b57cec5SDimitry Andric Res.addDefToMIB(*getMRI(), MIB); 3540b57cec5SDimitry Andric Addr.addSrcToMIB(MIB); 3550b57cec5SDimitry Andric MIB.addMemOperand(&MMO); 3560b57cec5SDimitry Andric return MIB; 3570b57cec5SDimitry Andric } 3580b57cec5SDimitry Andric 3595ffd83dbSDimitry Andric MachineInstrBuilder MachineIRBuilder::buildLoadFromOffset( 3605ffd83dbSDimitry Andric const DstOp &Dst, const SrcOp &BasePtr, 3615ffd83dbSDimitry Andric MachineMemOperand &BaseMMO, int64_t Offset) { 3625ffd83dbSDimitry Andric LLT LoadTy = Dst.getLLTTy(*getMRI()); 3635ffd83dbSDimitry Andric MachineMemOperand *OffsetMMO = 3645ffd83dbSDimitry Andric getMF().getMachineMemOperand(&BaseMMO, Offset, LoadTy.getSizeInBytes()); 3655ffd83dbSDimitry Andric 3665ffd83dbSDimitry Andric if (Offset == 0) // This may be a size or type changing load. 3675ffd83dbSDimitry Andric return buildLoad(Dst, BasePtr, *OffsetMMO); 3685ffd83dbSDimitry Andric 3695ffd83dbSDimitry Andric LLT PtrTy = BasePtr.getLLTTy(*getMRI()); 3705ffd83dbSDimitry Andric LLT OffsetTy = LLT::scalar(PtrTy.getSizeInBits()); 3715ffd83dbSDimitry Andric auto ConstOffset = buildConstant(OffsetTy, Offset); 3725ffd83dbSDimitry Andric auto Ptr = buildPtrAdd(PtrTy, BasePtr, ConstOffset); 3735ffd83dbSDimitry Andric return buildLoad(Dst, Ptr, *OffsetMMO); 3745ffd83dbSDimitry Andric } 3755ffd83dbSDimitry Andric 3760b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildStore(const SrcOp &Val, 3770b57cec5SDimitry Andric const SrcOp &Addr, 3780b57cec5SDimitry Andric MachineMemOperand &MMO) { 3790b57cec5SDimitry Andric assert(Val.getLLTTy(*getMRI()).isValid() && "invalid operand type"); 3800b57cec5SDimitry Andric assert(Addr.getLLTTy(*getMRI()).isPointer() && "invalid operand type"); 3810b57cec5SDimitry Andric 3820b57cec5SDimitry Andric auto MIB = buildInstr(TargetOpcode::G_STORE); 3830b57cec5SDimitry Andric Val.addSrcToMIB(MIB); 3840b57cec5SDimitry Andric Addr.addSrcToMIB(MIB); 3850b57cec5SDimitry Andric MIB.addMemOperand(&MMO); 3860b57cec5SDimitry Andric return MIB; 3870b57cec5SDimitry Andric } 3880b57cec5SDimitry Andric 389*e8d8bef9SDimitry Andric MachineInstrBuilder 390*e8d8bef9SDimitry Andric MachineIRBuilder::buildStore(const SrcOp &Val, const SrcOp &Addr, 391*e8d8bef9SDimitry Andric MachinePointerInfo PtrInfo, Align Alignment, 392*e8d8bef9SDimitry Andric MachineMemOperand::Flags MMOFlags, 393*e8d8bef9SDimitry Andric const AAMDNodes &AAInfo) { 394*e8d8bef9SDimitry Andric MMOFlags |= MachineMemOperand::MOStore; 395*e8d8bef9SDimitry Andric assert((MMOFlags & MachineMemOperand::MOLoad) == 0); 396*e8d8bef9SDimitry Andric 397*e8d8bef9SDimitry Andric uint64_t Size = MemoryLocation::getSizeOrUnknown( 398*e8d8bef9SDimitry Andric TypeSize::Fixed(Val.getLLTTy(*getMRI()).getSizeInBytes())); 399*e8d8bef9SDimitry Andric MachineMemOperand *MMO = 400*e8d8bef9SDimitry Andric getMF().getMachineMemOperand(PtrInfo, MMOFlags, Size, Alignment, AAInfo); 401*e8d8bef9SDimitry Andric return buildStore(Val, Addr, *MMO); 402*e8d8bef9SDimitry Andric } 403*e8d8bef9SDimitry Andric 4040b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildAnyExt(const DstOp &Res, 4050b57cec5SDimitry Andric const SrcOp &Op) { 4060b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_ANYEXT, Res, Op); 4070b57cec5SDimitry Andric } 4080b57cec5SDimitry Andric 4090b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildSExt(const DstOp &Res, 4100b57cec5SDimitry Andric const SrcOp &Op) { 4110b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_SEXT, Res, Op); 4120b57cec5SDimitry Andric } 4130b57cec5SDimitry Andric 4140b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildZExt(const DstOp &Res, 4150b57cec5SDimitry Andric const SrcOp &Op) { 4160b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_ZEXT, Res, Op); 4170b57cec5SDimitry Andric } 4180b57cec5SDimitry Andric 4190b57cec5SDimitry Andric unsigned MachineIRBuilder::getBoolExtOp(bool IsVec, bool IsFP) const { 4200b57cec5SDimitry Andric const auto *TLI = getMF().getSubtarget().getTargetLowering(); 4210b57cec5SDimitry Andric switch (TLI->getBooleanContents(IsVec, IsFP)) { 4220b57cec5SDimitry Andric case TargetLoweringBase::ZeroOrNegativeOneBooleanContent: 4230b57cec5SDimitry Andric return TargetOpcode::G_SEXT; 4240b57cec5SDimitry Andric case TargetLoweringBase::ZeroOrOneBooleanContent: 4250b57cec5SDimitry Andric return TargetOpcode::G_ZEXT; 4260b57cec5SDimitry Andric default: 4270b57cec5SDimitry Andric return TargetOpcode::G_ANYEXT; 4280b57cec5SDimitry Andric } 4290b57cec5SDimitry Andric } 4300b57cec5SDimitry Andric 4310b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildBoolExt(const DstOp &Res, 4320b57cec5SDimitry Andric const SrcOp &Op, 4330b57cec5SDimitry Andric bool IsFP) { 4340b57cec5SDimitry Andric unsigned ExtOp = getBoolExtOp(getMRI()->getType(Op.getReg()).isVector(), IsFP); 4350b57cec5SDimitry Andric return buildInstr(ExtOp, Res, Op); 4360b57cec5SDimitry Andric } 4370b57cec5SDimitry Andric 4380b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildExtOrTrunc(unsigned ExtOpc, 4390b57cec5SDimitry Andric const DstOp &Res, 4400b57cec5SDimitry Andric const SrcOp &Op) { 4410b57cec5SDimitry Andric assert((TargetOpcode::G_ANYEXT == ExtOpc || TargetOpcode::G_ZEXT == ExtOpc || 4420b57cec5SDimitry Andric TargetOpcode::G_SEXT == ExtOpc) && 4430b57cec5SDimitry Andric "Expecting Extending Opc"); 4440b57cec5SDimitry Andric assert(Res.getLLTTy(*getMRI()).isScalar() || 4450b57cec5SDimitry Andric Res.getLLTTy(*getMRI()).isVector()); 4460b57cec5SDimitry Andric assert(Res.getLLTTy(*getMRI()).isScalar() == 4470b57cec5SDimitry Andric Op.getLLTTy(*getMRI()).isScalar()); 4480b57cec5SDimitry Andric 4490b57cec5SDimitry Andric unsigned Opcode = TargetOpcode::COPY; 4500b57cec5SDimitry Andric if (Res.getLLTTy(*getMRI()).getSizeInBits() > 4510b57cec5SDimitry Andric Op.getLLTTy(*getMRI()).getSizeInBits()) 4520b57cec5SDimitry Andric Opcode = ExtOpc; 4530b57cec5SDimitry Andric else if (Res.getLLTTy(*getMRI()).getSizeInBits() < 4540b57cec5SDimitry Andric Op.getLLTTy(*getMRI()).getSizeInBits()) 4550b57cec5SDimitry Andric Opcode = TargetOpcode::G_TRUNC; 4560b57cec5SDimitry Andric else 4570b57cec5SDimitry Andric assert(Res.getLLTTy(*getMRI()) == Op.getLLTTy(*getMRI())); 4580b57cec5SDimitry Andric 4590b57cec5SDimitry Andric return buildInstr(Opcode, Res, Op); 4600b57cec5SDimitry Andric } 4610b57cec5SDimitry Andric 4620b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildSExtOrTrunc(const DstOp &Res, 4630b57cec5SDimitry Andric const SrcOp &Op) { 4640b57cec5SDimitry Andric return buildExtOrTrunc(TargetOpcode::G_SEXT, Res, Op); 4650b57cec5SDimitry Andric } 4660b57cec5SDimitry Andric 4670b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildZExtOrTrunc(const DstOp &Res, 4680b57cec5SDimitry Andric const SrcOp &Op) { 4690b57cec5SDimitry Andric return buildExtOrTrunc(TargetOpcode::G_ZEXT, Res, Op); 4700b57cec5SDimitry Andric } 4710b57cec5SDimitry Andric 4720b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildAnyExtOrTrunc(const DstOp &Res, 4730b57cec5SDimitry Andric const SrcOp &Op) { 4740b57cec5SDimitry Andric return buildExtOrTrunc(TargetOpcode::G_ANYEXT, Res, Op); 4750b57cec5SDimitry Andric } 4760b57cec5SDimitry Andric 4770b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildCast(const DstOp &Dst, 4780b57cec5SDimitry Andric const SrcOp &Src) { 4790b57cec5SDimitry Andric LLT SrcTy = Src.getLLTTy(*getMRI()); 4800b57cec5SDimitry Andric LLT DstTy = Dst.getLLTTy(*getMRI()); 4810b57cec5SDimitry Andric if (SrcTy == DstTy) 4820b57cec5SDimitry Andric return buildCopy(Dst, Src); 4830b57cec5SDimitry Andric 4840b57cec5SDimitry Andric unsigned Opcode; 4850b57cec5SDimitry Andric if (SrcTy.isPointer() && DstTy.isScalar()) 4860b57cec5SDimitry Andric Opcode = TargetOpcode::G_PTRTOINT; 4870b57cec5SDimitry Andric else if (DstTy.isPointer() && SrcTy.isScalar()) 4880b57cec5SDimitry Andric Opcode = TargetOpcode::G_INTTOPTR; 4890b57cec5SDimitry Andric else { 4900b57cec5SDimitry Andric assert(!SrcTy.isPointer() && !DstTy.isPointer() && "n G_ADDRCAST yet"); 4910b57cec5SDimitry Andric Opcode = TargetOpcode::G_BITCAST; 4920b57cec5SDimitry Andric } 4930b57cec5SDimitry Andric 4940b57cec5SDimitry Andric return buildInstr(Opcode, Dst, Src); 4950b57cec5SDimitry Andric } 4960b57cec5SDimitry Andric 4970b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildExtract(const DstOp &Dst, 4980b57cec5SDimitry Andric const SrcOp &Src, 4990b57cec5SDimitry Andric uint64_t Index) { 5000b57cec5SDimitry Andric LLT SrcTy = Src.getLLTTy(*getMRI()); 5010b57cec5SDimitry Andric LLT DstTy = Dst.getLLTTy(*getMRI()); 5020b57cec5SDimitry Andric 5030b57cec5SDimitry Andric #ifndef NDEBUG 5040b57cec5SDimitry Andric assert(SrcTy.isValid() && "invalid operand type"); 5050b57cec5SDimitry Andric assert(DstTy.isValid() && "invalid operand type"); 5060b57cec5SDimitry Andric assert(Index + DstTy.getSizeInBits() <= SrcTy.getSizeInBits() && 5070b57cec5SDimitry Andric "extracting off end of register"); 5080b57cec5SDimitry Andric #endif 5090b57cec5SDimitry Andric 5100b57cec5SDimitry Andric if (DstTy.getSizeInBits() == SrcTy.getSizeInBits()) { 5110b57cec5SDimitry Andric assert(Index == 0 && "insertion past the end of a register"); 5120b57cec5SDimitry Andric return buildCast(Dst, Src); 5130b57cec5SDimitry Andric } 5140b57cec5SDimitry Andric 5150b57cec5SDimitry Andric auto Extract = buildInstr(TargetOpcode::G_EXTRACT); 5160b57cec5SDimitry Andric Dst.addDefToMIB(*getMRI(), Extract); 5170b57cec5SDimitry Andric Src.addSrcToMIB(Extract); 5180b57cec5SDimitry Andric Extract.addImm(Index); 5190b57cec5SDimitry Andric return Extract; 5200b57cec5SDimitry Andric } 5210b57cec5SDimitry Andric 5220b57cec5SDimitry Andric void MachineIRBuilder::buildSequence(Register Res, ArrayRef<Register> Ops, 5230b57cec5SDimitry Andric ArrayRef<uint64_t> Indices) { 5240b57cec5SDimitry Andric #ifndef NDEBUG 5250b57cec5SDimitry Andric assert(Ops.size() == Indices.size() && "incompatible args"); 5260b57cec5SDimitry Andric assert(!Ops.empty() && "invalid trivial sequence"); 5275ffd83dbSDimitry Andric assert(llvm::is_sorted(Indices) && 5280b57cec5SDimitry Andric "sequence offsets must be in ascending order"); 5290b57cec5SDimitry Andric 5300b57cec5SDimitry Andric assert(getMRI()->getType(Res).isValid() && "invalid operand type"); 5310b57cec5SDimitry Andric for (auto Op : Ops) 5320b57cec5SDimitry Andric assert(getMRI()->getType(Op).isValid() && "invalid operand type"); 5330b57cec5SDimitry Andric #endif 5340b57cec5SDimitry Andric 5350b57cec5SDimitry Andric LLT ResTy = getMRI()->getType(Res); 5360b57cec5SDimitry Andric LLT OpTy = getMRI()->getType(Ops[0]); 5370b57cec5SDimitry Andric unsigned OpSize = OpTy.getSizeInBits(); 5380b57cec5SDimitry Andric bool MaybeMerge = true; 5390b57cec5SDimitry Andric for (unsigned i = 0; i < Ops.size(); ++i) { 5400b57cec5SDimitry Andric if (getMRI()->getType(Ops[i]) != OpTy || Indices[i] != i * OpSize) { 5410b57cec5SDimitry Andric MaybeMerge = false; 5420b57cec5SDimitry Andric break; 5430b57cec5SDimitry Andric } 5440b57cec5SDimitry Andric } 5450b57cec5SDimitry Andric 5460b57cec5SDimitry Andric if (MaybeMerge && Ops.size() * OpSize == ResTy.getSizeInBits()) { 5470b57cec5SDimitry Andric buildMerge(Res, Ops); 5480b57cec5SDimitry Andric return; 5490b57cec5SDimitry Andric } 5500b57cec5SDimitry Andric 5510b57cec5SDimitry Andric Register ResIn = getMRI()->createGenericVirtualRegister(ResTy); 5520b57cec5SDimitry Andric buildUndef(ResIn); 5530b57cec5SDimitry Andric 5540b57cec5SDimitry Andric for (unsigned i = 0; i < Ops.size(); ++i) { 5550b57cec5SDimitry Andric Register ResOut = i + 1 == Ops.size() 5560b57cec5SDimitry Andric ? Res 5570b57cec5SDimitry Andric : getMRI()->createGenericVirtualRegister(ResTy); 5580b57cec5SDimitry Andric buildInsert(ResOut, ResIn, Ops[i], Indices[i]); 5590b57cec5SDimitry Andric ResIn = ResOut; 5600b57cec5SDimitry Andric } 5610b57cec5SDimitry Andric } 5620b57cec5SDimitry Andric 5630b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildUndef(const DstOp &Res) { 5640b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_IMPLICIT_DEF, {Res}, {}); 5650b57cec5SDimitry Andric } 5660b57cec5SDimitry Andric 5670b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildMerge(const DstOp &Res, 5680b57cec5SDimitry Andric ArrayRef<Register> Ops) { 5690b57cec5SDimitry Andric // Unfortunately to convert from ArrayRef<LLT> to ArrayRef<SrcOp>, 5700b57cec5SDimitry Andric // we need some temporary storage for the DstOp objects. Here we use a 5710b57cec5SDimitry Andric // sufficiently large SmallVector to not go through the heap. 5720b57cec5SDimitry Andric SmallVector<SrcOp, 8> TmpVec(Ops.begin(), Ops.end()); 5730b57cec5SDimitry Andric assert(TmpVec.size() > 1); 5740b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_MERGE_VALUES, Res, TmpVec); 5750b57cec5SDimitry Andric } 5760b57cec5SDimitry Andric 5775ffd83dbSDimitry Andric MachineInstrBuilder 5785ffd83dbSDimitry Andric MachineIRBuilder::buildMerge(const DstOp &Res, 5795ffd83dbSDimitry Andric std::initializer_list<SrcOp> Ops) { 5805ffd83dbSDimitry Andric assert(Ops.size() > 1); 5815ffd83dbSDimitry Andric return buildInstr(TargetOpcode::G_MERGE_VALUES, Res, Ops); 5825ffd83dbSDimitry Andric } 5835ffd83dbSDimitry Andric 5840b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildUnmerge(ArrayRef<LLT> Res, 5850b57cec5SDimitry Andric const SrcOp &Op) { 5860b57cec5SDimitry Andric // Unfortunately to convert from ArrayRef<LLT> to ArrayRef<DstOp>, 5870b57cec5SDimitry Andric // we need some temporary storage for the DstOp objects. Here we use a 5880b57cec5SDimitry Andric // sufficiently large SmallVector to not go through the heap. 5890b57cec5SDimitry Andric SmallVector<DstOp, 8> TmpVec(Res.begin(), Res.end()); 5900b57cec5SDimitry Andric assert(TmpVec.size() > 1); 5910b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_UNMERGE_VALUES, TmpVec, Op); 5920b57cec5SDimitry Andric } 5930b57cec5SDimitry Andric 5940b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildUnmerge(LLT Res, 5950b57cec5SDimitry Andric const SrcOp &Op) { 5960b57cec5SDimitry Andric unsigned NumReg = Op.getLLTTy(*getMRI()).getSizeInBits() / Res.getSizeInBits(); 5970b57cec5SDimitry Andric SmallVector<Register, 8> TmpVec; 5980b57cec5SDimitry Andric for (unsigned I = 0; I != NumReg; ++I) 5990b57cec5SDimitry Andric TmpVec.push_back(getMRI()->createGenericVirtualRegister(Res)); 6000b57cec5SDimitry Andric return buildUnmerge(TmpVec, Op); 6010b57cec5SDimitry Andric } 6020b57cec5SDimitry Andric 6030b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildUnmerge(ArrayRef<Register> Res, 6040b57cec5SDimitry Andric const SrcOp &Op) { 6050b57cec5SDimitry Andric // Unfortunately to convert from ArrayRef<Register> to ArrayRef<DstOp>, 6060b57cec5SDimitry Andric // we need some temporary storage for the DstOp objects. Here we use a 6070b57cec5SDimitry Andric // sufficiently large SmallVector to not go through the heap. 6080b57cec5SDimitry Andric SmallVector<DstOp, 8> TmpVec(Res.begin(), Res.end()); 6090b57cec5SDimitry Andric assert(TmpVec.size() > 1); 6100b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_UNMERGE_VALUES, TmpVec, Op); 6110b57cec5SDimitry Andric } 6120b57cec5SDimitry Andric 6130b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildBuildVector(const DstOp &Res, 6140b57cec5SDimitry Andric ArrayRef<Register> Ops) { 6150b57cec5SDimitry Andric // Unfortunately to convert from ArrayRef<Register> to ArrayRef<SrcOp>, 6160b57cec5SDimitry Andric // we need some temporary storage for the DstOp objects. Here we use a 6170b57cec5SDimitry Andric // sufficiently large SmallVector to not go through the heap. 6180b57cec5SDimitry Andric SmallVector<SrcOp, 8> TmpVec(Ops.begin(), Ops.end()); 6190b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_BUILD_VECTOR, Res, TmpVec); 6200b57cec5SDimitry Andric } 6210b57cec5SDimitry Andric 6220b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildSplatVector(const DstOp &Res, 6230b57cec5SDimitry Andric const SrcOp &Src) { 6240b57cec5SDimitry Andric SmallVector<SrcOp, 8> TmpVec(Res.getLLTTy(*getMRI()).getNumElements(), Src); 6250b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_BUILD_VECTOR, Res, TmpVec); 6260b57cec5SDimitry Andric } 6270b57cec5SDimitry Andric 6280b57cec5SDimitry Andric MachineInstrBuilder 6290b57cec5SDimitry Andric MachineIRBuilder::buildBuildVectorTrunc(const DstOp &Res, 6300b57cec5SDimitry Andric ArrayRef<Register> Ops) { 6310b57cec5SDimitry Andric // Unfortunately to convert from ArrayRef<Register> to ArrayRef<SrcOp>, 6320b57cec5SDimitry Andric // we need some temporary storage for the DstOp objects. Here we use a 6330b57cec5SDimitry Andric // sufficiently large SmallVector to not go through the heap. 6340b57cec5SDimitry Andric SmallVector<SrcOp, 8> TmpVec(Ops.begin(), Ops.end()); 6350b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_BUILD_VECTOR_TRUNC, Res, TmpVec); 6360b57cec5SDimitry Andric } 6370b57cec5SDimitry Andric 638*e8d8bef9SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildShuffleSplat(const DstOp &Res, 639*e8d8bef9SDimitry Andric const SrcOp &Src) { 640*e8d8bef9SDimitry Andric LLT DstTy = Res.getLLTTy(*getMRI()); 641*e8d8bef9SDimitry Andric assert(Src.getLLTTy(*getMRI()) == DstTy.getElementType() && 642*e8d8bef9SDimitry Andric "Expected Src to match Dst elt ty"); 643*e8d8bef9SDimitry Andric auto UndefVec = buildUndef(DstTy); 644*e8d8bef9SDimitry Andric auto Zero = buildConstant(LLT::scalar(64), 0); 645*e8d8bef9SDimitry Andric auto InsElt = buildInsertVectorElement(DstTy, UndefVec, Src, Zero); 646*e8d8bef9SDimitry Andric SmallVector<int, 16> ZeroMask(DstTy.getNumElements()); 647*e8d8bef9SDimitry Andric return buildShuffleVector(DstTy, InsElt, UndefVec, ZeroMask); 648*e8d8bef9SDimitry Andric } 649*e8d8bef9SDimitry Andric 650*e8d8bef9SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildShuffleVector(const DstOp &Res, 651*e8d8bef9SDimitry Andric const SrcOp &Src1, 652*e8d8bef9SDimitry Andric const SrcOp &Src2, 653*e8d8bef9SDimitry Andric ArrayRef<int> Mask) { 654*e8d8bef9SDimitry Andric LLT DstTy = Res.getLLTTy(*getMRI()); 655*e8d8bef9SDimitry Andric LLT Src1Ty = Src1.getLLTTy(*getMRI()); 656*e8d8bef9SDimitry Andric LLT Src2Ty = Src2.getLLTTy(*getMRI()); 657*e8d8bef9SDimitry Andric assert(Src1Ty.getNumElements() + Src2Ty.getNumElements() >= Mask.size()); 658*e8d8bef9SDimitry Andric assert(DstTy.getElementType() == Src1Ty.getElementType() && 659*e8d8bef9SDimitry Andric DstTy.getElementType() == Src2Ty.getElementType()); 660*e8d8bef9SDimitry Andric (void)Src1Ty; 661*e8d8bef9SDimitry Andric (void)Src2Ty; 662*e8d8bef9SDimitry Andric ArrayRef<int> MaskAlloc = getMF().allocateShuffleMask(Mask); 663*e8d8bef9SDimitry Andric return buildInstr(TargetOpcode::G_SHUFFLE_VECTOR, {DstTy}, {Src1, Src2}) 664*e8d8bef9SDimitry Andric .addShuffleMask(MaskAlloc); 665*e8d8bef9SDimitry Andric } 666*e8d8bef9SDimitry Andric 6670b57cec5SDimitry Andric MachineInstrBuilder 6680b57cec5SDimitry Andric MachineIRBuilder::buildConcatVectors(const DstOp &Res, ArrayRef<Register> Ops) { 6690b57cec5SDimitry Andric // Unfortunately to convert from ArrayRef<Register> to ArrayRef<SrcOp>, 6700b57cec5SDimitry Andric // we need some temporary storage for the DstOp objects. Here we use a 6710b57cec5SDimitry Andric // sufficiently large SmallVector to not go through the heap. 6720b57cec5SDimitry Andric SmallVector<SrcOp, 8> TmpVec(Ops.begin(), Ops.end()); 6730b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_CONCAT_VECTORS, Res, TmpVec); 6740b57cec5SDimitry Andric } 6750b57cec5SDimitry Andric 6765ffd83dbSDimitry Andric MachineInstrBuilder MachineIRBuilder::buildInsert(const DstOp &Res, 6775ffd83dbSDimitry Andric const SrcOp &Src, 6785ffd83dbSDimitry Andric const SrcOp &Op, 6795ffd83dbSDimitry Andric unsigned Index) { 6805ffd83dbSDimitry Andric assert(Index + Op.getLLTTy(*getMRI()).getSizeInBits() <= 6815ffd83dbSDimitry Andric Res.getLLTTy(*getMRI()).getSizeInBits() && 6820b57cec5SDimitry Andric "insertion past the end of a register"); 6830b57cec5SDimitry Andric 6845ffd83dbSDimitry Andric if (Res.getLLTTy(*getMRI()).getSizeInBits() == 6855ffd83dbSDimitry Andric Op.getLLTTy(*getMRI()).getSizeInBits()) { 6860b57cec5SDimitry Andric return buildCast(Res, Op); 6870b57cec5SDimitry Andric } 6880b57cec5SDimitry Andric 6895ffd83dbSDimitry Andric return buildInstr(TargetOpcode::G_INSERT, Res, {Src, Op, uint64_t(Index)}); 6900b57cec5SDimitry Andric } 6910b57cec5SDimitry Andric 6920b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildIntrinsic(Intrinsic::ID ID, 6930b57cec5SDimitry Andric ArrayRef<Register> ResultRegs, 6940b57cec5SDimitry Andric bool HasSideEffects) { 6950b57cec5SDimitry Andric auto MIB = 6960b57cec5SDimitry Andric buildInstr(HasSideEffects ? TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS 6970b57cec5SDimitry Andric : TargetOpcode::G_INTRINSIC); 6980b57cec5SDimitry Andric for (unsigned ResultReg : ResultRegs) 6990b57cec5SDimitry Andric MIB.addDef(ResultReg); 7000b57cec5SDimitry Andric MIB.addIntrinsicID(ID); 7010b57cec5SDimitry Andric return MIB; 7020b57cec5SDimitry Andric } 7030b57cec5SDimitry Andric 7040b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildIntrinsic(Intrinsic::ID ID, 7050b57cec5SDimitry Andric ArrayRef<DstOp> Results, 7060b57cec5SDimitry Andric bool HasSideEffects) { 7070b57cec5SDimitry Andric auto MIB = 7080b57cec5SDimitry Andric buildInstr(HasSideEffects ? TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS 7090b57cec5SDimitry Andric : TargetOpcode::G_INTRINSIC); 7100b57cec5SDimitry Andric for (DstOp Result : Results) 7110b57cec5SDimitry Andric Result.addDefToMIB(*getMRI(), MIB); 7120b57cec5SDimitry Andric MIB.addIntrinsicID(ID); 7130b57cec5SDimitry Andric return MIB; 7140b57cec5SDimitry Andric } 7150b57cec5SDimitry Andric 7160b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildTrunc(const DstOp &Res, 7170b57cec5SDimitry Andric const SrcOp &Op) { 7180b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_TRUNC, Res, Op); 7190b57cec5SDimitry Andric } 7200b57cec5SDimitry Andric 7210b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildFPTrunc(const DstOp &Res, 722480093f4SDimitry Andric const SrcOp &Op, 723480093f4SDimitry Andric Optional<unsigned> Flags) { 724480093f4SDimitry Andric return buildInstr(TargetOpcode::G_FPTRUNC, Res, Op, Flags); 7250b57cec5SDimitry Andric } 7260b57cec5SDimitry Andric 7270b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildICmp(CmpInst::Predicate Pred, 7280b57cec5SDimitry Andric const DstOp &Res, 7290b57cec5SDimitry Andric const SrcOp &Op0, 7300b57cec5SDimitry Andric const SrcOp &Op1) { 7310b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_ICMP, Res, {Pred, Op0, Op1}); 7320b57cec5SDimitry Andric } 7330b57cec5SDimitry Andric 7340b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildFCmp(CmpInst::Predicate Pred, 7350b57cec5SDimitry Andric const DstOp &Res, 7360b57cec5SDimitry Andric const SrcOp &Op0, 7378bcb0991SDimitry Andric const SrcOp &Op1, 7388bcb0991SDimitry Andric Optional<unsigned> Flags) { 7390b57cec5SDimitry Andric 7408bcb0991SDimitry Andric return buildInstr(TargetOpcode::G_FCMP, Res, {Pred, Op0, Op1}, Flags); 7410b57cec5SDimitry Andric } 7420b57cec5SDimitry Andric 7430b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildSelect(const DstOp &Res, 7440b57cec5SDimitry Andric const SrcOp &Tst, 7450b57cec5SDimitry Andric const SrcOp &Op0, 7468bcb0991SDimitry Andric const SrcOp &Op1, 7478bcb0991SDimitry Andric Optional<unsigned> Flags) { 7480b57cec5SDimitry Andric 7498bcb0991SDimitry Andric return buildInstr(TargetOpcode::G_SELECT, {Res}, {Tst, Op0, Op1}, Flags); 7500b57cec5SDimitry Andric } 7510b57cec5SDimitry Andric 7520b57cec5SDimitry Andric MachineInstrBuilder 7530b57cec5SDimitry Andric MachineIRBuilder::buildInsertVectorElement(const DstOp &Res, const SrcOp &Val, 7540b57cec5SDimitry Andric const SrcOp &Elt, const SrcOp &Idx) { 7550b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_INSERT_VECTOR_ELT, Res, {Val, Elt, Idx}); 7560b57cec5SDimitry Andric } 7570b57cec5SDimitry Andric 7580b57cec5SDimitry Andric MachineInstrBuilder 7590b57cec5SDimitry Andric MachineIRBuilder::buildExtractVectorElement(const DstOp &Res, const SrcOp &Val, 7600b57cec5SDimitry Andric const SrcOp &Idx) { 7610b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_EXTRACT_VECTOR_ELT, Res, {Val, Idx}); 7620b57cec5SDimitry Andric } 7630b57cec5SDimitry Andric 7640b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildAtomicCmpXchgWithSuccess( 7650b57cec5SDimitry Andric Register OldValRes, Register SuccessRes, Register Addr, Register CmpVal, 7660b57cec5SDimitry Andric Register NewVal, MachineMemOperand &MMO) { 7670b57cec5SDimitry Andric #ifndef NDEBUG 7680b57cec5SDimitry Andric LLT OldValResTy = getMRI()->getType(OldValRes); 7690b57cec5SDimitry Andric LLT SuccessResTy = getMRI()->getType(SuccessRes); 7700b57cec5SDimitry Andric LLT AddrTy = getMRI()->getType(Addr); 7710b57cec5SDimitry Andric LLT CmpValTy = getMRI()->getType(CmpVal); 7720b57cec5SDimitry Andric LLT NewValTy = getMRI()->getType(NewVal); 7730b57cec5SDimitry Andric assert(OldValResTy.isScalar() && "invalid operand type"); 7740b57cec5SDimitry Andric assert(SuccessResTy.isScalar() && "invalid operand type"); 7750b57cec5SDimitry Andric assert(AddrTy.isPointer() && "invalid operand type"); 7760b57cec5SDimitry Andric assert(CmpValTy.isValid() && "invalid operand type"); 7770b57cec5SDimitry Andric assert(NewValTy.isValid() && "invalid operand type"); 7780b57cec5SDimitry Andric assert(OldValResTy == CmpValTy && "type mismatch"); 7790b57cec5SDimitry Andric assert(OldValResTy == NewValTy && "type mismatch"); 7800b57cec5SDimitry Andric #endif 7810b57cec5SDimitry Andric 7820b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_ATOMIC_CMPXCHG_WITH_SUCCESS) 7830b57cec5SDimitry Andric .addDef(OldValRes) 7840b57cec5SDimitry Andric .addDef(SuccessRes) 7850b57cec5SDimitry Andric .addUse(Addr) 7860b57cec5SDimitry Andric .addUse(CmpVal) 7870b57cec5SDimitry Andric .addUse(NewVal) 7880b57cec5SDimitry Andric .addMemOperand(&MMO); 7890b57cec5SDimitry Andric } 7900b57cec5SDimitry Andric 7910b57cec5SDimitry Andric MachineInstrBuilder 7920b57cec5SDimitry Andric MachineIRBuilder::buildAtomicCmpXchg(Register OldValRes, Register Addr, 7930b57cec5SDimitry Andric Register CmpVal, Register NewVal, 7940b57cec5SDimitry Andric MachineMemOperand &MMO) { 7950b57cec5SDimitry Andric #ifndef NDEBUG 7960b57cec5SDimitry Andric LLT OldValResTy = getMRI()->getType(OldValRes); 7970b57cec5SDimitry Andric LLT AddrTy = getMRI()->getType(Addr); 7980b57cec5SDimitry Andric LLT CmpValTy = getMRI()->getType(CmpVal); 7990b57cec5SDimitry Andric LLT NewValTy = getMRI()->getType(NewVal); 8000b57cec5SDimitry Andric assert(OldValResTy.isScalar() && "invalid operand type"); 8010b57cec5SDimitry Andric assert(AddrTy.isPointer() && "invalid operand type"); 8020b57cec5SDimitry Andric assert(CmpValTy.isValid() && "invalid operand type"); 8030b57cec5SDimitry Andric assert(NewValTy.isValid() && "invalid operand type"); 8040b57cec5SDimitry Andric assert(OldValResTy == CmpValTy && "type mismatch"); 8050b57cec5SDimitry Andric assert(OldValResTy == NewValTy && "type mismatch"); 8060b57cec5SDimitry Andric #endif 8070b57cec5SDimitry Andric 8080b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_ATOMIC_CMPXCHG) 8090b57cec5SDimitry Andric .addDef(OldValRes) 8100b57cec5SDimitry Andric .addUse(Addr) 8110b57cec5SDimitry Andric .addUse(CmpVal) 8120b57cec5SDimitry Andric .addUse(NewVal) 8130b57cec5SDimitry Andric .addMemOperand(&MMO); 8140b57cec5SDimitry Andric } 8150b57cec5SDimitry Andric 8168bcb0991SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildAtomicRMW( 8178bcb0991SDimitry Andric unsigned Opcode, const DstOp &OldValRes, 8188bcb0991SDimitry Andric const SrcOp &Addr, const SrcOp &Val, 8190b57cec5SDimitry Andric MachineMemOperand &MMO) { 8208bcb0991SDimitry Andric 8210b57cec5SDimitry Andric #ifndef NDEBUG 8228bcb0991SDimitry Andric LLT OldValResTy = OldValRes.getLLTTy(*getMRI()); 8238bcb0991SDimitry Andric LLT AddrTy = Addr.getLLTTy(*getMRI()); 8248bcb0991SDimitry Andric LLT ValTy = Val.getLLTTy(*getMRI()); 8250b57cec5SDimitry Andric assert(OldValResTy.isScalar() && "invalid operand type"); 8260b57cec5SDimitry Andric assert(AddrTy.isPointer() && "invalid operand type"); 8270b57cec5SDimitry Andric assert(ValTy.isValid() && "invalid operand type"); 8280b57cec5SDimitry Andric assert(OldValResTy == ValTy && "type mismatch"); 8298bcb0991SDimitry Andric assert(MMO.isAtomic() && "not atomic mem operand"); 8300b57cec5SDimitry Andric #endif 8310b57cec5SDimitry Andric 8328bcb0991SDimitry Andric auto MIB = buildInstr(Opcode); 8338bcb0991SDimitry Andric OldValRes.addDefToMIB(*getMRI(), MIB); 8348bcb0991SDimitry Andric Addr.addSrcToMIB(MIB); 8358bcb0991SDimitry Andric Val.addSrcToMIB(MIB); 8368bcb0991SDimitry Andric MIB.addMemOperand(&MMO); 8378bcb0991SDimitry Andric return MIB; 8380b57cec5SDimitry Andric } 8390b57cec5SDimitry Andric 8400b57cec5SDimitry Andric MachineInstrBuilder 8410b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWXchg(Register OldValRes, Register Addr, 8420b57cec5SDimitry Andric Register Val, MachineMemOperand &MMO) { 8430b57cec5SDimitry Andric return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_XCHG, OldValRes, Addr, Val, 8440b57cec5SDimitry Andric MMO); 8450b57cec5SDimitry Andric } 8460b57cec5SDimitry Andric MachineInstrBuilder 8470b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWAdd(Register OldValRes, Register Addr, 8480b57cec5SDimitry Andric Register Val, MachineMemOperand &MMO) { 8490b57cec5SDimitry Andric return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_ADD, OldValRes, Addr, Val, 8500b57cec5SDimitry Andric MMO); 8510b57cec5SDimitry Andric } 8520b57cec5SDimitry Andric MachineInstrBuilder 8530b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWSub(Register OldValRes, Register Addr, 8540b57cec5SDimitry Andric Register Val, MachineMemOperand &MMO) { 8550b57cec5SDimitry Andric return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_SUB, OldValRes, Addr, Val, 8560b57cec5SDimitry Andric MMO); 8570b57cec5SDimitry Andric } 8580b57cec5SDimitry Andric MachineInstrBuilder 8590b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWAnd(Register OldValRes, Register Addr, 8600b57cec5SDimitry Andric Register Val, MachineMemOperand &MMO) { 8610b57cec5SDimitry Andric return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_AND, OldValRes, Addr, Val, 8620b57cec5SDimitry Andric MMO); 8630b57cec5SDimitry Andric } 8640b57cec5SDimitry Andric MachineInstrBuilder 8650b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWNand(Register OldValRes, Register Addr, 8660b57cec5SDimitry Andric Register Val, MachineMemOperand &MMO) { 8670b57cec5SDimitry Andric return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_NAND, OldValRes, Addr, Val, 8680b57cec5SDimitry Andric MMO); 8690b57cec5SDimitry Andric } 8700b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildAtomicRMWOr(Register OldValRes, 8710b57cec5SDimitry Andric Register Addr, 8720b57cec5SDimitry Andric Register Val, 8730b57cec5SDimitry Andric MachineMemOperand &MMO) { 8740b57cec5SDimitry Andric return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_OR, OldValRes, Addr, Val, 8750b57cec5SDimitry Andric MMO); 8760b57cec5SDimitry Andric } 8770b57cec5SDimitry Andric MachineInstrBuilder 8780b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWXor(Register OldValRes, Register Addr, 8790b57cec5SDimitry Andric Register Val, MachineMemOperand &MMO) { 8800b57cec5SDimitry Andric return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_XOR, OldValRes, Addr, Val, 8810b57cec5SDimitry Andric MMO); 8820b57cec5SDimitry Andric } 8830b57cec5SDimitry Andric MachineInstrBuilder 8840b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWMax(Register OldValRes, Register Addr, 8850b57cec5SDimitry Andric Register Val, MachineMemOperand &MMO) { 8860b57cec5SDimitry Andric return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_MAX, OldValRes, Addr, Val, 8870b57cec5SDimitry Andric MMO); 8880b57cec5SDimitry Andric } 8890b57cec5SDimitry Andric MachineInstrBuilder 8900b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWMin(Register OldValRes, Register Addr, 8910b57cec5SDimitry Andric Register Val, MachineMemOperand &MMO) { 8920b57cec5SDimitry Andric return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_MIN, OldValRes, Addr, Val, 8930b57cec5SDimitry Andric MMO); 8940b57cec5SDimitry Andric } 8950b57cec5SDimitry Andric MachineInstrBuilder 8960b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWUmax(Register OldValRes, Register Addr, 8970b57cec5SDimitry Andric Register Val, MachineMemOperand &MMO) { 8980b57cec5SDimitry Andric return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_UMAX, OldValRes, Addr, Val, 8990b57cec5SDimitry Andric MMO); 9000b57cec5SDimitry Andric } 9010b57cec5SDimitry Andric MachineInstrBuilder 9020b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWUmin(Register OldValRes, Register Addr, 9030b57cec5SDimitry Andric Register Val, MachineMemOperand &MMO) { 9040b57cec5SDimitry Andric return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_UMIN, OldValRes, Addr, Val, 9050b57cec5SDimitry Andric MMO); 9060b57cec5SDimitry Andric } 9070b57cec5SDimitry Andric 9080b57cec5SDimitry Andric MachineInstrBuilder 9098bcb0991SDimitry Andric MachineIRBuilder::buildAtomicRMWFAdd( 9108bcb0991SDimitry Andric const DstOp &OldValRes, const SrcOp &Addr, const SrcOp &Val, 9118bcb0991SDimitry Andric MachineMemOperand &MMO) { 9128bcb0991SDimitry Andric return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_FADD, OldValRes, Addr, Val, 9138bcb0991SDimitry Andric MMO); 9148bcb0991SDimitry Andric } 9158bcb0991SDimitry Andric 9168bcb0991SDimitry Andric MachineInstrBuilder 9178bcb0991SDimitry Andric MachineIRBuilder::buildAtomicRMWFSub(const DstOp &OldValRes, const SrcOp &Addr, const SrcOp &Val, 9188bcb0991SDimitry Andric MachineMemOperand &MMO) { 9198bcb0991SDimitry Andric return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_FSUB, OldValRes, Addr, Val, 9208bcb0991SDimitry Andric MMO); 9218bcb0991SDimitry Andric } 9228bcb0991SDimitry Andric 9238bcb0991SDimitry Andric MachineInstrBuilder 9240b57cec5SDimitry Andric MachineIRBuilder::buildFence(unsigned Ordering, unsigned Scope) { 9250b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_FENCE) 9260b57cec5SDimitry Andric .addImm(Ordering) 9270b57cec5SDimitry Andric .addImm(Scope); 9280b57cec5SDimitry Andric } 9290b57cec5SDimitry Andric 9300b57cec5SDimitry Andric MachineInstrBuilder 9310b57cec5SDimitry Andric MachineIRBuilder::buildBlockAddress(Register Res, const BlockAddress *BA) { 9320b57cec5SDimitry Andric #ifndef NDEBUG 9330b57cec5SDimitry Andric assert(getMRI()->getType(Res).isPointer() && "invalid res type"); 9340b57cec5SDimitry Andric #endif 9350b57cec5SDimitry Andric 9360b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_BLOCK_ADDR).addDef(Res).addBlockAddress(BA); 9370b57cec5SDimitry Andric } 9380b57cec5SDimitry Andric 9395ffd83dbSDimitry Andric void MachineIRBuilder::validateTruncExt(const LLT DstTy, const LLT SrcTy, 9400b57cec5SDimitry Andric bool IsExtend) { 9410b57cec5SDimitry Andric #ifndef NDEBUG 9420b57cec5SDimitry Andric if (DstTy.isVector()) { 9430b57cec5SDimitry Andric assert(SrcTy.isVector() && "mismatched cast between vector and non-vector"); 9440b57cec5SDimitry Andric assert(SrcTy.getNumElements() == DstTy.getNumElements() && 9450b57cec5SDimitry Andric "different number of elements in a trunc/ext"); 9460b57cec5SDimitry Andric } else 9470b57cec5SDimitry Andric assert(DstTy.isScalar() && SrcTy.isScalar() && "invalid extend/trunc"); 9480b57cec5SDimitry Andric 9490b57cec5SDimitry Andric if (IsExtend) 9500b57cec5SDimitry Andric assert(DstTy.getSizeInBits() > SrcTy.getSizeInBits() && 9510b57cec5SDimitry Andric "invalid narrowing extend"); 9520b57cec5SDimitry Andric else 9530b57cec5SDimitry Andric assert(DstTy.getSizeInBits() < SrcTy.getSizeInBits() && 9540b57cec5SDimitry Andric "invalid widening trunc"); 9550b57cec5SDimitry Andric #endif 9560b57cec5SDimitry Andric } 9570b57cec5SDimitry Andric 9585ffd83dbSDimitry Andric void MachineIRBuilder::validateSelectOp(const LLT ResTy, const LLT TstTy, 9595ffd83dbSDimitry Andric const LLT Op0Ty, const LLT Op1Ty) { 9600b57cec5SDimitry Andric #ifndef NDEBUG 9610b57cec5SDimitry Andric assert((ResTy.isScalar() || ResTy.isVector() || ResTy.isPointer()) && 9620b57cec5SDimitry Andric "invalid operand type"); 9630b57cec5SDimitry Andric assert((ResTy == Op0Ty && ResTy == Op1Ty) && "type mismatch"); 9640b57cec5SDimitry Andric if (ResTy.isScalar() || ResTy.isPointer()) 9650b57cec5SDimitry Andric assert(TstTy.isScalar() && "type mismatch"); 9660b57cec5SDimitry Andric else 9670b57cec5SDimitry Andric assert((TstTy.isScalar() || 9680b57cec5SDimitry Andric (TstTy.isVector() && 9690b57cec5SDimitry Andric TstTy.getNumElements() == Op0Ty.getNumElements())) && 9700b57cec5SDimitry Andric "type mismatch"); 9710b57cec5SDimitry Andric #endif 9720b57cec5SDimitry Andric } 9730b57cec5SDimitry Andric 9740b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildInstr(unsigned Opc, 9750b57cec5SDimitry Andric ArrayRef<DstOp> DstOps, 9760b57cec5SDimitry Andric ArrayRef<SrcOp> SrcOps, 9770b57cec5SDimitry Andric Optional<unsigned> Flags) { 9780b57cec5SDimitry Andric switch (Opc) { 9790b57cec5SDimitry Andric default: 9800b57cec5SDimitry Andric break; 9810b57cec5SDimitry Andric case TargetOpcode::G_SELECT: { 9820b57cec5SDimitry Andric assert(DstOps.size() == 1 && "Invalid select"); 9830b57cec5SDimitry Andric assert(SrcOps.size() == 3 && "Invalid select"); 9840b57cec5SDimitry Andric validateSelectOp( 9850b57cec5SDimitry Andric DstOps[0].getLLTTy(*getMRI()), SrcOps[0].getLLTTy(*getMRI()), 9860b57cec5SDimitry Andric SrcOps[1].getLLTTy(*getMRI()), SrcOps[2].getLLTTy(*getMRI())); 9870b57cec5SDimitry Andric break; 9880b57cec5SDimitry Andric } 989*e8d8bef9SDimitry Andric case TargetOpcode::G_FNEG: 990*e8d8bef9SDimitry Andric case TargetOpcode::G_ABS: 991*e8d8bef9SDimitry Andric // All these are unary ops. 992*e8d8bef9SDimitry Andric assert(DstOps.size() == 1 && "Invalid Dst"); 993*e8d8bef9SDimitry Andric assert(SrcOps.size() == 1 && "Invalid Srcs"); 994*e8d8bef9SDimitry Andric validateUnaryOp(DstOps[0].getLLTTy(*getMRI()), 995*e8d8bef9SDimitry Andric SrcOps[0].getLLTTy(*getMRI())); 996*e8d8bef9SDimitry Andric break; 9970b57cec5SDimitry Andric case TargetOpcode::G_ADD: 9980b57cec5SDimitry Andric case TargetOpcode::G_AND: 9990b57cec5SDimitry Andric case TargetOpcode::G_MUL: 10000b57cec5SDimitry Andric case TargetOpcode::G_OR: 10010b57cec5SDimitry Andric case TargetOpcode::G_SUB: 10020b57cec5SDimitry Andric case TargetOpcode::G_XOR: 10030b57cec5SDimitry Andric case TargetOpcode::G_UDIV: 10040b57cec5SDimitry Andric case TargetOpcode::G_SDIV: 10050b57cec5SDimitry Andric case TargetOpcode::G_UREM: 10060b57cec5SDimitry Andric case TargetOpcode::G_SREM: 10070b57cec5SDimitry Andric case TargetOpcode::G_SMIN: 10080b57cec5SDimitry Andric case TargetOpcode::G_SMAX: 10090b57cec5SDimitry Andric case TargetOpcode::G_UMIN: 10105ffd83dbSDimitry Andric case TargetOpcode::G_UMAX: 10115ffd83dbSDimitry Andric case TargetOpcode::G_UADDSAT: 10125ffd83dbSDimitry Andric case TargetOpcode::G_SADDSAT: 10135ffd83dbSDimitry Andric case TargetOpcode::G_USUBSAT: 10145ffd83dbSDimitry Andric case TargetOpcode::G_SSUBSAT: { 10150b57cec5SDimitry Andric // All these are binary ops. 10160b57cec5SDimitry Andric assert(DstOps.size() == 1 && "Invalid Dst"); 10170b57cec5SDimitry Andric assert(SrcOps.size() == 2 && "Invalid Srcs"); 10180b57cec5SDimitry Andric validateBinaryOp(DstOps[0].getLLTTy(*getMRI()), 10190b57cec5SDimitry Andric SrcOps[0].getLLTTy(*getMRI()), 10200b57cec5SDimitry Andric SrcOps[1].getLLTTy(*getMRI())); 10210b57cec5SDimitry Andric break; 10220b57cec5SDimitry Andric } 10230b57cec5SDimitry Andric case TargetOpcode::G_SHL: 10240b57cec5SDimitry Andric case TargetOpcode::G_ASHR: 1025*e8d8bef9SDimitry Andric case TargetOpcode::G_LSHR: 1026*e8d8bef9SDimitry Andric case TargetOpcode::G_USHLSAT: 1027*e8d8bef9SDimitry Andric case TargetOpcode::G_SSHLSAT: { 10280b57cec5SDimitry Andric assert(DstOps.size() == 1 && "Invalid Dst"); 10290b57cec5SDimitry Andric assert(SrcOps.size() == 2 && "Invalid Srcs"); 10300b57cec5SDimitry Andric validateShiftOp(DstOps[0].getLLTTy(*getMRI()), 10310b57cec5SDimitry Andric SrcOps[0].getLLTTy(*getMRI()), 10320b57cec5SDimitry Andric SrcOps[1].getLLTTy(*getMRI())); 10330b57cec5SDimitry Andric break; 10340b57cec5SDimitry Andric } 10350b57cec5SDimitry Andric case TargetOpcode::G_SEXT: 10360b57cec5SDimitry Andric case TargetOpcode::G_ZEXT: 10370b57cec5SDimitry Andric case TargetOpcode::G_ANYEXT: 10380b57cec5SDimitry Andric assert(DstOps.size() == 1 && "Invalid Dst"); 10390b57cec5SDimitry Andric assert(SrcOps.size() == 1 && "Invalid Srcs"); 10400b57cec5SDimitry Andric validateTruncExt(DstOps[0].getLLTTy(*getMRI()), 10410b57cec5SDimitry Andric SrcOps[0].getLLTTy(*getMRI()), true); 10420b57cec5SDimitry Andric break; 10430b57cec5SDimitry Andric case TargetOpcode::G_TRUNC: 10440b57cec5SDimitry Andric case TargetOpcode::G_FPTRUNC: { 10450b57cec5SDimitry Andric assert(DstOps.size() == 1 && "Invalid Dst"); 10460b57cec5SDimitry Andric assert(SrcOps.size() == 1 && "Invalid Srcs"); 10470b57cec5SDimitry Andric validateTruncExt(DstOps[0].getLLTTy(*getMRI()), 10480b57cec5SDimitry Andric SrcOps[0].getLLTTy(*getMRI()), false); 10490b57cec5SDimitry Andric break; 10500b57cec5SDimitry Andric } 10515ffd83dbSDimitry Andric case TargetOpcode::G_BITCAST: { 10525ffd83dbSDimitry Andric assert(DstOps.size() == 1 && "Invalid Dst"); 10535ffd83dbSDimitry Andric assert(SrcOps.size() == 1 && "Invalid Srcs"); 10545ffd83dbSDimitry Andric assert(DstOps[0].getLLTTy(*getMRI()).getSizeInBits() == 10555ffd83dbSDimitry Andric SrcOps[0].getLLTTy(*getMRI()).getSizeInBits() && "invalid bitcast"); 10565ffd83dbSDimitry Andric break; 10575ffd83dbSDimitry Andric } 10580b57cec5SDimitry Andric case TargetOpcode::COPY: 10590b57cec5SDimitry Andric assert(DstOps.size() == 1 && "Invalid Dst"); 10600b57cec5SDimitry Andric // If the caller wants to add a subreg source it has to be done separately 10610b57cec5SDimitry Andric // so we may not have any SrcOps at this point yet. 10620b57cec5SDimitry Andric break; 10630b57cec5SDimitry Andric case TargetOpcode::G_FCMP: 10640b57cec5SDimitry Andric case TargetOpcode::G_ICMP: { 10650b57cec5SDimitry Andric assert(DstOps.size() == 1 && "Invalid Dst Operands"); 10660b57cec5SDimitry Andric assert(SrcOps.size() == 3 && "Invalid Src Operands"); 10670b57cec5SDimitry Andric // For F/ICMP, the first src operand is the predicate, followed by 10680b57cec5SDimitry Andric // the two comparands. 10690b57cec5SDimitry Andric assert(SrcOps[0].getSrcOpKind() == SrcOp::SrcType::Ty_Predicate && 10700b57cec5SDimitry Andric "Expecting predicate"); 10710b57cec5SDimitry Andric assert([&]() -> bool { 10720b57cec5SDimitry Andric CmpInst::Predicate Pred = SrcOps[0].getPredicate(); 10730b57cec5SDimitry Andric return Opc == TargetOpcode::G_ICMP ? CmpInst::isIntPredicate(Pred) 10740b57cec5SDimitry Andric : CmpInst::isFPPredicate(Pred); 10750b57cec5SDimitry Andric }() && "Invalid predicate"); 10760b57cec5SDimitry Andric assert(SrcOps[1].getLLTTy(*getMRI()) == SrcOps[2].getLLTTy(*getMRI()) && 10770b57cec5SDimitry Andric "Type mismatch"); 10780b57cec5SDimitry Andric assert([&]() -> bool { 10790b57cec5SDimitry Andric LLT Op0Ty = SrcOps[1].getLLTTy(*getMRI()); 10800b57cec5SDimitry Andric LLT DstTy = DstOps[0].getLLTTy(*getMRI()); 10810b57cec5SDimitry Andric if (Op0Ty.isScalar() || Op0Ty.isPointer()) 10820b57cec5SDimitry Andric return DstTy.isScalar(); 10830b57cec5SDimitry Andric else 10840b57cec5SDimitry Andric return DstTy.isVector() && 10850b57cec5SDimitry Andric DstTy.getNumElements() == Op0Ty.getNumElements(); 10860b57cec5SDimitry Andric }() && "Type Mismatch"); 10870b57cec5SDimitry Andric break; 10880b57cec5SDimitry Andric } 10890b57cec5SDimitry Andric case TargetOpcode::G_UNMERGE_VALUES: { 10900b57cec5SDimitry Andric assert(!DstOps.empty() && "Invalid trivial sequence"); 10910b57cec5SDimitry Andric assert(SrcOps.size() == 1 && "Invalid src for Unmerge"); 1092*e8d8bef9SDimitry Andric assert(llvm::all_of(DstOps, 10930b57cec5SDimitry Andric [&, this](const DstOp &Op) { 10940b57cec5SDimitry Andric return Op.getLLTTy(*getMRI()) == 10950b57cec5SDimitry Andric DstOps[0].getLLTTy(*getMRI()); 10960b57cec5SDimitry Andric }) && 10970b57cec5SDimitry Andric "type mismatch in output list"); 10980b57cec5SDimitry Andric assert(DstOps.size() * DstOps[0].getLLTTy(*getMRI()).getSizeInBits() == 10990b57cec5SDimitry Andric SrcOps[0].getLLTTy(*getMRI()).getSizeInBits() && 11000b57cec5SDimitry Andric "input operands do not cover output register"); 11010b57cec5SDimitry Andric break; 11020b57cec5SDimitry Andric } 11030b57cec5SDimitry Andric case TargetOpcode::G_MERGE_VALUES: { 11040b57cec5SDimitry Andric assert(!SrcOps.empty() && "invalid trivial sequence"); 11050b57cec5SDimitry Andric assert(DstOps.size() == 1 && "Invalid Dst"); 1106*e8d8bef9SDimitry Andric assert(llvm::all_of(SrcOps, 11070b57cec5SDimitry Andric [&, this](const SrcOp &Op) { 11080b57cec5SDimitry Andric return Op.getLLTTy(*getMRI()) == 11090b57cec5SDimitry Andric SrcOps[0].getLLTTy(*getMRI()); 11100b57cec5SDimitry Andric }) && 11110b57cec5SDimitry Andric "type mismatch in input list"); 11120b57cec5SDimitry Andric assert(SrcOps.size() * SrcOps[0].getLLTTy(*getMRI()).getSizeInBits() == 11130b57cec5SDimitry Andric DstOps[0].getLLTTy(*getMRI()).getSizeInBits() && 11140b57cec5SDimitry Andric "input operands do not cover output register"); 11150b57cec5SDimitry Andric if (SrcOps.size() == 1) 11160b57cec5SDimitry Andric return buildCast(DstOps[0], SrcOps[0]); 11178bcb0991SDimitry Andric if (DstOps[0].getLLTTy(*getMRI()).isVector()) { 11188bcb0991SDimitry Andric if (SrcOps[0].getLLTTy(*getMRI()).isVector()) 11190b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_CONCAT_VECTORS, DstOps, SrcOps); 11208bcb0991SDimitry Andric return buildInstr(TargetOpcode::G_BUILD_VECTOR, DstOps, SrcOps); 11218bcb0991SDimitry Andric } 11220b57cec5SDimitry Andric break; 11230b57cec5SDimitry Andric } 11240b57cec5SDimitry Andric case TargetOpcode::G_EXTRACT_VECTOR_ELT: { 11250b57cec5SDimitry Andric assert(DstOps.size() == 1 && "Invalid Dst size"); 11260b57cec5SDimitry Andric assert(SrcOps.size() == 2 && "Invalid Src size"); 11270b57cec5SDimitry Andric assert(SrcOps[0].getLLTTy(*getMRI()).isVector() && "Invalid operand type"); 11280b57cec5SDimitry Andric assert((DstOps[0].getLLTTy(*getMRI()).isScalar() || 11290b57cec5SDimitry Andric DstOps[0].getLLTTy(*getMRI()).isPointer()) && 11300b57cec5SDimitry Andric "Invalid operand type"); 11310b57cec5SDimitry Andric assert(SrcOps[1].getLLTTy(*getMRI()).isScalar() && "Invalid operand type"); 11320b57cec5SDimitry Andric assert(SrcOps[0].getLLTTy(*getMRI()).getElementType() == 11330b57cec5SDimitry Andric DstOps[0].getLLTTy(*getMRI()) && 11340b57cec5SDimitry Andric "Type mismatch"); 11350b57cec5SDimitry Andric break; 11360b57cec5SDimitry Andric } 11370b57cec5SDimitry Andric case TargetOpcode::G_INSERT_VECTOR_ELT: { 11380b57cec5SDimitry Andric assert(DstOps.size() == 1 && "Invalid dst size"); 11390b57cec5SDimitry Andric assert(SrcOps.size() == 3 && "Invalid src size"); 11400b57cec5SDimitry Andric assert(DstOps[0].getLLTTy(*getMRI()).isVector() && 11410b57cec5SDimitry Andric SrcOps[0].getLLTTy(*getMRI()).isVector() && "Invalid operand type"); 11420b57cec5SDimitry Andric assert(DstOps[0].getLLTTy(*getMRI()).getElementType() == 11430b57cec5SDimitry Andric SrcOps[1].getLLTTy(*getMRI()) && 11440b57cec5SDimitry Andric "Type mismatch"); 11450b57cec5SDimitry Andric assert(SrcOps[2].getLLTTy(*getMRI()).isScalar() && "Invalid index"); 11460b57cec5SDimitry Andric assert(DstOps[0].getLLTTy(*getMRI()).getNumElements() == 11470b57cec5SDimitry Andric SrcOps[0].getLLTTy(*getMRI()).getNumElements() && 11480b57cec5SDimitry Andric "Type mismatch"); 11490b57cec5SDimitry Andric break; 11500b57cec5SDimitry Andric } 11510b57cec5SDimitry Andric case TargetOpcode::G_BUILD_VECTOR: { 11520b57cec5SDimitry Andric assert((!SrcOps.empty() || SrcOps.size() < 2) && 11530b57cec5SDimitry Andric "Must have at least 2 operands"); 11540b57cec5SDimitry Andric assert(DstOps.size() == 1 && "Invalid DstOps"); 11550b57cec5SDimitry Andric assert(DstOps[0].getLLTTy(*getMRI()).isVector() && 11560b57cec5SDimitry Andric "Res type must be a vector"); 1157*e8d8bef9SDimitry Andric assert(llvm::all_of(SrcOps, 11580b57cec5SDimitry Andric [&, this](const SrcOp &Op) { 11590b57cec5SDimitry Andric return Op.getLLTTy(*getMRI()) == 11600b57cec5SDimitry Andric SrcOps[0].getLLTTy(*getMRI()); 11610b57cec5SDimitry Andric }) && 11620b57cec5SDimitry Andric "type mismatch in input list"); 11630b57cec5SDimitry Andric assert(SrcOps.size() * SrcOps[0].getLLTTy(*getMRI()).getSizeInBits() == 11640b57cec5SDimitry Andric DstOps[0].getLLTTy(*getMRI()).getSizeInBits() && 11650b57cec5SDimitry Andric "input scalars do not exactly cover the output vector register"); 11660b57cec5SDimitry Andric break; 11670b57cec5SDimitry Andric } 11680b57cec5SDimitry Andric case TargetOpcode::G_BUILD_VECTOR_TRUNC: { 11690b57cec5SDimitry Andric assert((!SrcOps.empty() || SrcOps.size() < 2) && 11700b57cec5SDimitry Andric "Must have at least 2 operands"); 11710b57cec5SDimitry Andric assert(DstOps.size() == 1 && "Invalid DstOps"); 11720b57cec5SDimitry Andric assert(DstOps[0].getLLTTy(*getMRI()).isVector() && 11730b57cec5SDimitry Andric "Res type must be a vector"); 1174*e8d8bef9SDimitry Andric assert(llvm::all_of(SrcOps, 11750b57cec5SDimitry Andric [&, this](const SrcOp &Op) { 11760b57cec5SDimitry Andric return Op.getLLTTy(*getMRI()) == 11770b57cec5SDimitry Andric SrcOps[0].getLLTTy(*getMRI()); 11780b57cec5SDimitry Andric }) && 11790b57cec5SDimitry Andric "type mismatch in input list"); 11800b57cec5SDimitry Andric if (SrcOps[0].getLLTTy(*getMRI()).getSizeInBits() == 11810b57cec5SDimitry Andric DstOps[0].getLLTTy(*getMRI()).getElementType().getSizeInBits()) 11820b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_BUILD_VECTOR, DstOps, SrcOps); 11830b57cec5SDimitry Andric break; 11840b57cec5SDimitry Andric } 11850b57cec5SDimitry Andric case TargetOpcode::G_CONCAT_VECTORS: { 11860b57cec5SDimitry Andric assert(DstOps.size() == 1 && "Invalid DstOps"); 11870b57cec5SDimitry Andric assert((!SrcOps.empty() || SrcOps.size() < 2) && 11880b57cec5SDimitry Andric "Must have at least 2 operands"); 1189*e8d8bef9SDimitry Andric assert(llvm::all_of(SrcOps, 11900b57cec5SDimitry Andric [&, this](const SrcOp &Op) { 11910b57cec5SDimitry Andric return (Op.getLLTTy(*getMRI()).isVector() && 11920b57cec5SDimitry Andric Op.getLLTTy(*getMRI()) == 11930b57cec5SDimitry Andric SrcOps[0].getLLTTy(*getMRI())); 11940b57cec5SDimitry Andric }) && 11950b57cec5SDimitry Andric "type mismatch in input list"); 11960b57cec5SDimitry Andric assert(SrcOps.size() * SrcOps[0].getLLTTy(*getMRI()).getSizeInBits() == 11970b57cec5SDimitry Andric DstOps[0].getLLTTy(*getMRI()).getSizeInBits() && 11980b57cec5SDimitry Andric "input vectors do not exactly cover the output vector register"); 11990b57cec5SDimitry Andric break; 12000b57cec5SDimitry Andric } 12010b57cec5SDimitry Andric case TargetOpcode::G_UADDE: { 12020b57cec5SDimitry Andric assert(DstOps.size() == 2 && "Invalid no of dst operands"); 12030b57cec5SDimitry Andric assert(SrcOps.size() == 3 && "Invalid no of src operands"); 12040b57cec5SDimitry Andric assert(DstOps[0].getLLTTy(*getMRI()).isScalar() && "Invalid operand"); 12050b57cec5SDimitry Andric assert((DstOps[0].getLLTTy(*getMRI()) == SrcOps[0].getLLTTy(*getMRI())) && 12060b57cec5SDimitry Andric (DstOps[0].getLLTTy(*getMRI()) == SrcOps[1].getLLTTy(*getMRI())) && 12070b57cec5SDimitry Andric "Invalid operand"); 12080b57cec5SDimitry Andric assert(DstOps[1].getLLTTy(*getMRI()).isScalar() && "Invalid operand"); 12090b57cec5SDimitry Andric assert(DstOps[1].getLLTTy(*getMRI()) == SrcOps[2].getLLTTy(*getMRI()) && 12100b57cec5SDimitry Andric "type mismatch"); 12110b57cec5SDimitry Andric break; 12120b57cec5SDimitry Andric } 12130b57cec5SDimitry Andric } 12140b57cec5SDimitry Andric 12150b57cec5SDimitry Andric auto MIB = buildInstr(Opc); 12160b57cec5SDimitry Andric for (const DstOp &Op : DstOps) 12170b57cec5SDimitry Andric Op.addDefToMIB(*getMRI(), MIB); 12180b57cec5SDimitry Andric for (const SrcOp &Op : SrcOps) 12190b57cec5SDimitry Andric Op.addSrcToMIB(MIB); 12200b57cec5SDimitry Andric if (Flags) 12210b57cec5SDimitry Andric MIB->setFlags(*Flags); 12220b57cec5SDimitry Andric return MIB; 12230b57cec5SDimitry Andric } 1224