10b57cec5SDimitry Andric //===-- llvm/CodeGen/GlobalISel/MachineIRBuilder.cpp - MIBuilder--*- C++ -*-==// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric /// \file 90b57cec5SDimitry Andric /// This file implements the MachineIRBuidler class. 100b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 110b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h" 120b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/GISelChangeObserver.h" 130b57cec5SDimitry Andric 140b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h" 150b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstr.h" 160b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h" 170b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h" 180b57cec5SDimitry Andric #include "llvm/CodeGen/TargetInstrInfo.h" 190b57cec5SDimitry Andric #include "llvm/CodeGen/TargetLowering.h" 200b57cec5SDimitry Andric #include "llvm/CodeGen/TargetOpcodes.h" 210b57cec5SDimitry Andric #include "llvm/CodeGen/TargetSubtargetInfo.h" 220b57cec5SDimitry Andric #include "llvm/IR/DebugInfo.h" 230b57cec5SDimitry Andric 240b57cec5SDimitry Andric using namespace llvm; 250b57cec5SDimitry Andric 260b57cec5SDimitry Andric void MachineIRBuilder::setMF(MachineFunction &MF) { 270b57cec5SDimitry Andric State.MF = &MF; 280b57cec5SDimitry Andric State.MBB = nullptr; 290b57cec5SDimitry Andric State.MRI = &MF.getRegInfo(); 300b57cec5SDimitry Andric State.TII = MF.getSubtarget().getInstrInfo(); 310b57cec5SDimitry Andric State.DL = DebugLoc(); 320b57cec5SDimitry Andric State.II = MachineBasicBlock::iterator(); 330b57cec5SDimitry Andric State.Observer = nullptr; 340b57cec5SDimitry Andric } 350b57cec5SDimitry Andric 360b57cec5SDimitry Andric //------------------------------------------------------------------------------ 370b57cec5SDimitry Andric // Build instruction variants. 380b57cec5SDimitry Andric //------------------------------------------------------------------------------ 390b57cec5SDimitry Andric 400b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildInstrNoInsert(unsigned Opcode) { 410b57cec5SDimitry Andric MachineInstrBuilder MIB = BuildMI(getMF(), getDL(), getTII().get(Opcode)); 420b57cec5SDimitry Andric return MIB; 430b57cec5SDimitry Andric } 440b57cec5SDimitry Andric 450b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::insertInstr(MachineInstrBuilder MIB) { 460b57cec5SDimitry Andric getMBB().insert(getInsertPt(), MIB); 470b57cec5SDimitry Andric recordInsertion(MIB); 480b57cec5SDimitry Andric return MIB; 490b57cec5SDimitry Andric } 500b57cec5SDimitry Andric 510b57cec5SDimitry Andric MachineInstrBuilder 520b57cec5SDimitry Andric MachineIRBuilder::buildDirectDbgValue(Register Reg, const MDNode *Variable, 530b57cec5SDimitry Andric const MDNode *Expr) { 540b57cec5SDimitry Andric assert(isa<DILocalVariable>(Variable) && "not a variable"); 550b57cec5SDimitry Andric assert(cast<DIExpression>(Expr)->isValid() && "not an expression"); 560b57cec5SDimitry Andric assert( 570b57cec5SDimitry Andric cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(getDL()) && 580b57cec5SDimitry Andric "Expected inlined-at fields to agree"); 590b57cec5SDimitry Andric return insertInstr(BuildMI(getMF(), getDL(), 600b57cec5SDimitry Andric getTII().get(TargetOpcode::DBG_VALUE), 610b57cec5SDimitry Andric /*IsIndirect*/ false, Reg, Variable, Expr)); 620b57cec5SDimitry Andric } 630b57cec5SDimitry Andric 640b57cec5SDimitry Andric MachineInstrBuilder 650b57cec5SDimitry Andric MachineIRBuilder::buildIndirectDbgValue(Register Reg, const MDNode *Variable, 660b57cec5SDimitry Andric const MDNode *Expr) { 670b57cec5SDimitry Andric assert(isa<DILocalVariable>(Variable) && "not a variable"); 680b57cec5SDimitry Andric assert(cast<DIExpression>(Expr)->isValid() && "not an expression"); 690b57cec5SDimitry Andric assert( 700b57cec5SDimitry Andric cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(getDL()) && 710b57cec5SDimitry Andric "Expected inlined-at fields to agree"); 720b57cec5SDimitry Andric return insertInstr(BuildMI(getMF(), getDL(), 730b57cec5SDimitry Andric getTII().get(TargetOpcode::DBG_VALUE), 7413138422SDimitry Andric /*IsIndirect*/ true, Reg, Variable, Expr)); 750b57cec5SDimitry Andric } 760b57cec5SDimitry Andric 770b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildFIDbgValue(int FI, 780b57cec5SDimitry Andric const MDNode *Variable, 790b57cec5SDimitry Andric const MDNode *Expr) { 800b57cec5SDimitry Andric assert(isa<DILocalVariable>(Variable) && "not a variable"); 810b57cec5SDimitry Andric assert(cast<DIExpression>(Expr)->isValid() && "not an expression"); 820b57cec5SDimitry Andric assert( 830b57cec5SDimitry Andric cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(getDL()) && 840b57cec5SDimitry Andric "Expected inlined-at fields to agree"); 850b57cec5SDimitry Andric return buildInstr(TargetOpcode::DBG_VALUE) 860b57cec5SDimitry Andric .addFrameIndex(FI) 8713138422SDimitry Andric .addImm(0) 880b57cec5SDimitry Andric .addMetadata(Variable) 8913138422SDimitry Andric .addMetadata(Expr); 900b57cec5SDimitry Andric } 910b57cec5SDimitry Andric 920b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildConstDbgValue(const Constant &C, 930b57cec5SDimitry Andric const MDNode *Variable, 940b57cec5SDimitry Andric const MDNode *Expr) { 950b57cec5SDimitry Andric assert(isa<DILocalVariable>(Variable) && "not a variable"); 960b57cec5SDimitry Andric assert(cast<DIExpression>(Expr)->isValid() && "not an expression"); 970b57cec5SDimitry Andric assert( 980b57cec5SDimitry Andric cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(getDL()) && 990b57cec5SDimitry Andric "Expected inlined-at fields to agree"); 100*5ffd83dbSDimitry Andric auto MIB = buildInstrNoInsert(TargetOpcode::DBG_VALUE); 1010b57cec5SDimitry Andric if (auto *CI = dyn_cast<ConstantInt>(&C)) { 1020b57cec5SDimitry Andric if (CI->getBitWidth() > 64) 1030b57cec5SDimitry Andric MIB.addCImm(CI); 1040b57cec5SDimitry Andric else 1050b57cec5SDimitry Andric MIB.addImm(CI->getZExtValue()); 1060b57cec5SDimitry Andric } else if (auto *CFP = dyn_cast<ConstantFP>(&C)) { 1070b57cec5SDimitry Andric MIB.addFPImm(CFP); 1080b57cec5SDimitry Andric } else { 1090b57cec5SDimitry Andric // Insert %noreg if we didn't find a usable constant and had to drop it. 1100b57cec5SDimitry Andric MIB.addReg(0U); 1110b57cec5SDimitry Andric } 1120b57cec5SDimitry Andric 113*5ffd83dbSDimitry Andric MIB.addImm(0).addMetadata(Variable).addMetadata(Expr); 114*5ffd83dbSDimitry Andric return insertInstr(MIB); 1150b57cec5SDimitry Andric } 1160b57cec5SDimitry Andric 1170b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildDbgLabel(const MDNode *Label) { 1180b57cec5SDimitry Andric assert(isa<DILabel>(Label) && "not a label"); 1190b57cec5SDimitry Andric assert(cast<DILabel>(Label)->isValidLocationForIntrinsic(State.DL) && 1200b57cec5SDimitry Andric "Expected inlined-at fields to agree"); 1210b57cec5SDimitry Andric auto MIB = buildInstr(TargetOpcode::DBG_LABEL); 1220b57cec5SDimitry Andric 1230b57cec5SDimitry Andric return MIB.addMetadata(Label); 1240b57cec5SDimitry Andric } 1250b57cec5SDimitry Andric 1268bcb0991SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildDynStackAlloc(const DstOp &Res, 1278bcb0991SDimitry Andric const SrcOp &Size, 128*5ffd83dbSDimitry Andric Align Alignment) { 1298bcb0991SDimitry Andric assert(Res.getLLTTy(*getMRI()).isPointer() && "expected ptr dst type"); 1308bcb0991SDimitry Andric auto MIB = buildInstr(TargetOpcode::G_DYN_STACKALLOC); 1318bcb0991SDimitry Andric Res.addDefToMIB(*getMRI(), MIB); 1328bcb0991SDimitry Andric Size.addSrcToMIB(MIB); 133*5ffd83dbSDimitry Andric MIB.addImm(Alignment.value()); 1348bcb0991SDimitry Andric return MIB; 1358bcb0991SDimitry Andric } 1368bcb0991SDimitry Andric 1370b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildFrameIndex(const DstOp &Res, 1380b57cec5SDimitry Andric int Idx) { 1390b57cec5SDimitry Andric assert(Res.getLLTTy(*getMRI()).isPointer() && "invalid operand type"); 1400b57cec5SDimitry Andric auto MIB = buildInstr(TargetOpcode::G_FRAME_INDEX); 1410b57cec5SDimitry Andric Res.addDefToMIB(*getMRI(), MIB); 1420b57cec5SDimitry Andric MIB.addFrameIndex(Idx); 1430b57cec5SDimitry Andric return MIB; 1440b57cec5SDimitry Andric } 1450b57cec5SDimitry Andric 1460b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildGlobalValue(const DstOp &Res, 1470b57cec5SDimitry Andric const GlobalValue *GV) { 1480b57cec5SDimitry Andric assert(Res.getLLTTy(*getMRI()).isPointer() && "invalid operand type"); 1490b57cec5SDimitry Andric assert(Res.getLLTTy(*getMRI()).getAddressSpace() == 1500b57cec5SDimitry Andric GV->getType()->getAddressSpace() && 1510b57cec5SDimitry Andric "address space mismatch"); 1520b57cec5SDimitry Andric 1530b57cec5SDimitry Andric auto MIB = buildInstr(TargetOpcode::G_GLOBAL_VALUE); 1540b57cec5SDimitry Andric Res.addDefToMIB(*getMRI(), MIB); 1550b57cec5SDimitry Andric MIB.addGlobalAddress(GV); 1560b57cec5SDimitry Andric return MIB; 1570b57cec5SDimitry Andric } 1580b57cec5SDimitry Andric 1590b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildJumpTable(const LLT PtrTy, 1600b57cec5SDimitry Andric unsigned JTI) { 1610b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_JUMP_TABLE, {PtrTy}, {}) 1620b57cec5SDimitry Andric .addJumpTableIndex(JTI); 1630b57cec5SDimitry Andric } 1640b57cec5SDimitry Andric 165*5ffd83dbSDimitry Andric void MachineIRBuilder::validateBinaryOp(const LLT Res, const LLT Op0, 166*5ffd83dbSDimitry Andric const LLT Op1) { 1670b57cec5SDimitry Andric assert((Res.isScalar() || Res.isVector()) && "invalid operand type"); 1680b57cec5SDimitry Andric assert((Res == Op0 && Res == Op1) && "type mismatch"); 1690b57cec5SDimitry Andric } 1700b57cec5SDimitry Andric 171*5ffd83dbSDimitry Andric void MachineIRBuilder::validateShiftOp(const LLT Res, const LLT Op0, 172*5ffd83dbSDimitry Andric const LLT Op1) { 1730b57cec5SDimitry Andric assert((Res.isScalar() || Res.isVector()) && "invalid operand type"); 1740b57cec5SDimitry Andric assert((Res == Op0) && "type mismatch"); 1750b57cec5SDimitry Andric } 1760b57cec5SDimitry Andric 177480093f4SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildPtrAdd(const DstOp &Res, 1780b57cec5SDimitry Andric const SrcOp &Op0, 1790b57cec5SDimitry Andric const SrcOp &Op1) { 180*5ffd83dbSDimitry Andric assert(Res.getLLTTy(*getMRI()).getScalarType().isPointer() && 1810b57cec5SDimitry Andric Res.getLLTTy(*getMRI()) == Op0.getLLTTy(*getMRI()) && "type mismatch"); 182*5ffd83dbSDimitry Andric assert(Op1.getLLTTy(*getMRI()).getScalarType().isScalar() && "invalid offset type"); 1830b57cec5SDimitry Andric 184480093f4SDimitry Andric return buildInstr(TargetOpcode::G_PTR_ADD, {Res}, {Op0, Op1}); 1850b57cec5SDimitry Andric } 1860b57cec5SDimitry Andric 1870b57cec5SDimitry Andric Optional<MachineInstrBuilder> 188480093f4SDimitry Andric MachineIRBuilder::materializePtrAdd(Register &Res, Register Op0, 189*5ffd83dbSDimitry Andric const LLT ValueTy, uint64_t Value) { 1900b57cec5SDimitry Andric assert(Res == 0 && "Res is a result argument"); 1910b57cec5SDimitry Andric assert(ValueTy.isScalar() && "invalid offset type"); 1920b57cec5SDimitry Andric 1930b57cec5SDimitry Andric if (Value == 0) { 1940b57cec5SDimitry Andric Res = Op0; 1950b57cec5SDimitry Andric return None; 1960b57cec5SDimitry Andric } 1970b57cec5SDimitry Andric 1980b57cec5SDimitry Andric Res = getMRI()->createGenericVirtualRegister(getMRI()->getType(Op0)); 1990b57cec5SDimitry Andric auto Cst = buildConstant(ValueTy, Value); 200480093f4SDimitry Andric return buildPtrAdd(Res, Op0, Cst.getReg(0)); 2010b57cec5SDimitry Andric } 2020b57cec5SDimitry Andric 203*5ffd83dbSDimitry Andric MachineInstrBuilder MachineIRBuilder::buildMaskLowPtrBits(const DstOp &Res, 2040b57cec5SDimitry Andric const SrcOp &Op0, 2050b57cec5SDimitry Andric uint32_t NumBits) { 206*5ffd83dbSDimitry Andric LLT PtrTy = Res.getLLTTy(*getMRI()); 207*5ffd83dbSDimitry Andric LLT MaskTy = LLT::scalar(PtrTy.getSizeInBits()); 208*5ffd83dbSDimitry Andric Register MaskReg = getMRI()->createGenericVirtualRegister(MaskTy); 209*5ffd83dbSDimitry Andric buildConstant(MaskReg, maskTrailingZeros<uint64_t>(NumBits)); 210*5ffd83dbSDimitry Andric return buildPtrMask(Res, Op0, MaskReg); 2110b57cec5SDimitry Andric } 2120b57cec5SDimitry Andric 2130b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildBr(MachineBasicBlock &Dest) { 2140b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_BR).addMBB(&Dest); 2150b57cec5SDimitry Andric } 2160b57cec5SDimitry Andric 2170b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildBrIndirect(Register Tgt) { 2180b57cec5SDimitry Andric assert(getMRI()->getType(Tgt).isPointer() && "invalid branch destination"); 2190b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_BRINDIRECT).addUse(Tgt); 2200b57cec5SDimitry Andric } 2210b57cec5SDimitry Andric 2220b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildBrJT(Register TablePtr, 2230b57cec5SDimitry Andric unsigned JTI, 2240b57cec5SDimitry Andric Register IndexReg) { 2250b57cec5SDimitry Andric assert(getMRI()->getType(TablePtr).isPointer() && 2260b57cec5SDimitry Andric "Table reg must be a pointer"); 2270b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_BRJT) 2280b57cec5SDimitry Andric .addUse(TablePtr) 2290b57cec5SDimitry Andric .addJumpTableIndex(JTI) 2300b57cec5SDimitry Andric .addUse(IndexReg); 2310b57cec5SDimitry Andric } 2320b57cec5SDimitry Andric 2330b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildCopy(const DstOp &Res, 2340b57cec5SDimitry Andric const SrcOp &Op) { 2350b57cec5SDimitry Andric return buildInstr(TargetOpcode::COPY, Res, Op); 2360b57cec5SDimitry Andric } 2370b57cec5SDimitry Andric 2380b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildConstant(const DstOp &Res, 2390b57cec5SDimitry Andric const ConstantInt &Val) { 2400b57cec5SDimitry Andric LLT Ty = Res.getLLTTy(*getMRI()); 2410b57cec5SDimitry Andric LLT EltTy = Ty.getScalarType(); 2420b57cec5SDimitry Andric assert(EltTy.getScalarSizeInBits() == Val.getBitWidth() && 2430b57cec5SDimitry Andric "creating constant with the wrong size"); 2440b57cec5SDimitry Andric 2450b57cec5SDimitry Andric if (Ty.isVector()) { 2460b57cec5SDimitry Andric auto Const = buildInstr(TargetOpcode::G_CONSTANT) 2470b57cec5SDimitry Andric .addDef(getMRI()->createGenericVirtualRegister(EltTy)) 2480b57cec5SDimitry Andric .addCImm(&Val); 2490b57cec5SDimitry Andric return buildSplatVector(Res, Const); 2500b57cec5SDimitry Andric } 2510b57cec5SDimitry Andric 2520b57cec5SDimitry Andric auto Const = buildInstr(TargetOpcode::G_CONSTANT); 253*5ffd83dbSDimitry Andric Const->setDebugLoc(DebugLoc()); 2540b57cec5SDimitry Andric Res.addDefToMIB(*getMRI(), Const); 2550b57cec5SDimitry Andric Const.addCImm(&Val); 2560b57cec5SDimitry Andric return Const; 2570b57cec5SDimitry Andric } 2580b57cec5SDimitry Andric 2590b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildConstant(const DstOp &Res, 2600b57cec5SDimitry Andric int64_t Val) { 2610b57cec5SDimitry Andric auto IntN = IntegerType::get(getMF().getFunction().getContext(), 2620b57cec5SDimitry Andric Res.getLLTTy(*getMRI()).getScalarSizeInBits()); 2630b57cec5SDimitry Andric ConstantInt *CI = ConstantInt::get(IntN, Val, true); 2640b57cec5SDimitry Andric return buildConstant(Res, *CI); 2650b57cec5SDimitry Andric } 2660b57cec5SDimitry Andric 2670b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildFConstant(const DstOp &Res, 2680b57cec5SDimitry Andric const ConstantFP &Val) { 2690b57cec5SDimitry Andric LLT Ty = Res.getLLTTy(*getMRI()); 2700b57cec5SDimitry Andric LLT EltTy = Ty.getScalarType(); 2710b57cec5SDimitry Andric 2720b57cec5SDimitry Andric assert(APFloat::getSizeInBits(Val.getValueAPF().getSemantics()) 2730b57cec5SDimitry Andric == EltTy.getSizeInBits() && 2740b57cec5SDimitry Andric "creating fconstant with the wrong size"); 2750b57cec5SDimitry Andric 2760b57cec5SDimitry Andric assert(!Ty.isPointer() && "invalid operand type"); 2770b57cec5SDimitry Andric 2780b57cec5SDimitry Andric if (Ty.isVector()) { 2790b57cec5SDimitry Andric auto Const = buildInstr(TargetOpcode::G_FCONSTANT) 2800b57cec5SDimitry Andric .addDef(getMRI()->createGenericVirtualRegister(EltTy)) 2810b57cec5SDimitry Andric .addFPImm(&Val); 2820b57cec5SDimitry Andric 2830b57cec5SDimitry Andric return buildSplatVector(Res, Const); 2840b57cec5SDimitry Andric } 2850b57cec5SDimitry Andric 2860b57cec5SDimitry Andric auto Const = buildInstr(TargetOpcode::G_FCONSTANT); 287*5ffd83dbSDimitry Andric Const->setDebugLoc(DebugLoc()); 2880b57cec5SDimitry Andric Res.addDefToMIB(*getMRI(), Const); 2890b57cec5SDimitry Andric Const.addFPImm(&Val); 2900b57cec5SDimitry Andric return Const; 2910b57cec5SDimitry Andric } 2920b57cec5SDimitry Andric 2930b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildConstant(const DstOp &Res, 2940b57cec5SDimitry Andric const APInt &Val) { 2950b57cec5SDimitry Andric ConstantInt *CI = ConstantInt::get(getMF().getFunction().getContext(), Val); 2960b57cec5SDimitry Andric return buildConstant(Res, *CI); 2970b57cec5SDimitry Andric } 2980b57cec5SDimitry Andric 2990b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildFConstant(const DstOp &Res, 3000b57cec5SDimitry Andric double Val) { 3010b57cec5SDimitry Andric LLT DstTy = Res.getLLTTy(*getMRI()); 3020b57cec5SDimitry Andric auto &Ctx = getMF().getFunction().getContext(); 3030b57cec5SDimitry Andric auto *CFP = 3040b57cec5SDimitry Andric ConstantFP::get(Ctx, getAPFloatFromSize(Val, DstTy.getScalarSizeInBits())); 3050b57cec5SDimitry Andric return buildFConstant(Res, *CFP); 3060b57cec5SDimitry Andric } 3070b57cec5SDimitry Andric 3080b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildFConstant(const DstOp &Res, 3090b57cec5SDimitry Andric const APFloat &Val) { 3100b57cec5SDimitry Andric auto &Ctx = getMF().getFunction().getContext(); 3110b57cec5SDimitry Andric auto *CFP = ConstantFP::get(Ctx, Val); 3120b57cec5SDimitry Andric return buildFConstant(Res, *CFP); 3130b57cec5SDimitry Andric } 3140b57cec5SDimitry Andric 3150b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildBrCond(Register Tst, 3160b57cec5SDimitry Andric MachineBasicBlock &Dest) { 3170b57cec5SDimitry Andric assert(getMRI()->getType(Tst).isScalar() && "invalid operand type"); 3180b57cec5SDimitry Andric 3190b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_BRCOND).addUse(Tst).addMBB(&Dest); 3200b57cec5SDimitry Andric } 3210b57cec5SDimitry Andric 3220b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildLoad(const DstOp &Res, 3230b57cec5SDimitry Andric const SrcOp &Addr, 3240b57cec5SDimitry Andric MachineMemOperand &MMO) { 3250b57cec5SDimitry Andric return buildLoadInstr(TargetOpcode::G_LOAD, Res, Addr, MMO); 3260b57cec5SDimitry Andric } 3270b57cec5SDimitry Andric 3280b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildLoadInstr(unsigned Opcode, 3290b57cec5SDimitry Andric const DstOp &Res, 3300b57cec5SDimitry Andric const SrcOp &Addr, 3310b57cec5SDimitry Andric MachineMemOperand &MMO) { 3320b57cec5SDimitry Andric assert(Res.getLLTTy(*getMRI()).isValid() && "invalid operand type"); 3330b57cec5SDimitry Andric assert(Addr.getLLTTy(*getMRI()).isPointer() && "invalid operand type"); 3340b57cec5SDimitry Andric 3350b57cec5SDimitry Andric auto MIB = buildInstr(Opcode); 3360b57cec5SDimitry Andric Res.addDefToMIB(*getMRI(), MIB); 3370b57cec5SDimitry Andric Addr.addSrcToMIB(MIB); 3380b57cec5SDimitry Andric MIB.addMemOperand(&MMO); 3390b57cec5SDimitry Andric return MIB; 3400b57cec5SDimitry Andric } 3410b57cec5SDimitry Andric 342*5ffd83dbSDimitry Andric MachineInstrBuilder MachineIRBuilder::buildLoadFromOffset( 343*5ffd83dbSDimitry Andric const DstOp &Dst, const SrcOp &BasePtr, 344*5ffd83dbSDimitry Andric MachineMemOperand &BaseMMO, int64_t Offset) { 345*5ffd83dbSDimitry Andric LLT LoadTy = Dst.getLLTTy(*getMRI()); 346*5ffd83dbSDimitry Andric MachineMemOperand *OffsetMMO = 347*5ffd83dbSDimitry Andric getMF().getMachineMemOperand(&BaseMMO, Offset, LoadTy.getSizeInBytes()); 348*5ffd83dbSDimitry Andric 349*5ffd83dbSDimitry Andric if (Offset == 0) // This may be a size or type changing load. 350*5ffd83dbSDimitry Andric return buildLoad(Dst, BasePtr, *OffsetMMO); 351*5ffd83dbSDimitry Andric 352*5ffd83dbSDimitry Andric LLT PtrTy = BasePtr.getLLTTy(*getMRI()); 353*5ffd83dbSDimitry Andric LLT OffsetTy = LLT::scalar(PtrTy.getSizeInBits()); 354*5ffd83dbSDimitry Andric auto ConstOffset = buildConstant(OffsetTy, Offset); 355*5ffd83dbSDimitry Andric auto Ptr = buildPtrAdd(PtrTy, BasePtr, ConstOffset); 356*5ffd83dbSDimitry Andric return buildLoad(Dst, Ptr, *OffsetMMO); 357*5ffd83dbSDimitry Andric } 358*5ffd83dbSDimitry Andric 3590b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildStore(const SrcOp &Val, 3600b57cec5SDimitry Andric const SrcOp &Addr, 3610b57cec5SDimitry Andric MachineMemOperand &MMO) { 3620b57cec5SDimitry Andric assert(Val.getLLTTy(*getMRI()).isValid() && "invalid operand type"); 3630b57cec5SDimitry Andric assert(Addr.getLLTTy(*getMRI()).isPointer() && "invalid operand type"); 3640b57cec5SDimitry Andric 3650b57cec5SDimitry Andric auto MIB = buildInstr(TargetOpcode::G_STORE); 3660b57cec5SDimitry Andric Val.addSrcToMIB(MIB); 3670b57cec5SDimitry Andric Addr.addSrcToMIB(MIB); 3680b57cec5SDimitry Andric MIB.addMemOperand(&MMO); 3690b57cec5SDimitry Andric return MIB; 3700b57cec5SDimitry Andric } 3710b57cec5SDimitry Andric 3720b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildAnyExt(const DstOp &Res, 3730b57cec5SDimitry Andric const SrcOp &Op) { 3740b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_ANYEXT, Res, Op); 3750b57cec5SDimitry Andric } 3760b57cec5SDimitry Andric 3770b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildSExt(const DstOp &Res, 3780b57cec5SDimitry Andric const SrcOp &Op) { 3790b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_SEXT, Res, Op); 3800b57cec5SDimitry Andric } 3810b57cec5SDimitry Andric 3820b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildZExt(const DstOp &Res, 3830b57cec5SDimitry Andric const SrcOp &Op) { 3840b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_ZEXT, Res, Op); 3850b57cec5SDimitry Andric } 3860b57cec5SDimitry Andric 3870b57cec5SDimitry Andric unsigned MachineIRBuilder::getBoolExtOp(bool IsVec, bool IsFP) const { 3880b57cec5SDimitry Andric const auto *TLI = getMF().getSubtarget().getTargetLowering(); 3890b57cec5SDimitry Andric switch (TLI->getBooleanContents(IsVec, IsFP)) { 3900b57cec5SDimitry Andric case TargetLoweringBase::ZeroOrNegativeOneBooleanContent: 3910b57cec5SDimitry Andric return TargetOpcode::G_SEXT; 3920b57cec5SDimitry Andric case TargetLoweringBase::ZeroOrOneBooleanContent: 3930b57cec5SDimitry Andric return TargetOpcode::G_ZEXT; 3940b57cec5SDimitry Andric default: 3950b57cec5SDimitry Andric return TargetOpcode::G_ANYEXT; 3960b57cec5SDimitry Andric } 3970b57cec5SDimitry Andric } 3980b57cec5SDimitry Andric 3990b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildBoolExt(const DstOp &Res, 4000b57cec5SDimitry Andric const SrcOp &Op, 4010b57cec5SDimitry Andric bool IsFP) { 4020b57cec5SDimitry Andric unsigned ExtOp = getBoolExtOp(getMRI()->getType(Op.getReg()).isVector(), IsFP); 4030b57cec5SDimitry Andric return buildInstr(ExtOp, Res, Op); 4040b57cec5SDimitry Andric } 4050b57cec5SDimitry Andric 4060b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildExtOrTrunc(unsigned ExtOpc, 4070b57cec5SDimitry Andric const DstOp &Res, 4080b57cec5SDimitry Andric const SrcOp &Op) { 4090b57cec5SDimitry Andric assert((TargetOpcode::G_ANYEXT == ExtOpc || TargetOpcode::G_ZEXT == ExtOpc || 4100b57cec5SDimitry Andric TargetOpcode::G_SEXT == ExtOpc) && 4110b57cec5SDimitry Andric "Expecting Extending Opc"); 4120b57cec5SDimitry Andric assert(Res.getLLTTy(*getMRI()).isScalar() || 4130b57cec5SDimitry Andric Res.getLLTTy(*getMRI()).isVector()); 4140b57cec5SDimitry Andric assert(Res.getLLTTy(*getMRI()).isScalar() == 4150b57cec5SDimitry Andric Op.getLLTTy(*getMRI()).isScalar()); 4160b57cec5SDimitry Andric 4170b57cec5SDimitry Andric unsigned Opcode = TargetOpcode::COPY; 4180b57cec5SDimitry Andric if (Res.getLLTTy(*getMRI()).getSizeInBits() > 4190b57cec5SDimitry Andric Op.getLLTTy(*getMRI()).getSizeInBits()) 4200b57cec5SDimitry Andric Opcode = ExtOpc; 4210b57cec5SDimitry Andric else if (Res.getLLTTy(*getMRI()).getSizeInBits() < 4220b57cec5SDimitry Andric Op.getLLTTy(*getMRI()).getSizeInBits()) 4230b57cec5SDimitry Andric Opcode = TargetOpcode::G_TRUNC; 4240b57cec5SDimitry Andric else 4250b57cec5SDimitry Andric assert(Res.getLLTTy(*getMRI()) == Op.getLLTTy(*getMRI())); 4260b57cec5SDimitry Andric 4270b57cec5SDimitry Andric return buildInstr(Opcode, Res, Op); 4280b57cec5SDimitry Andric } 4290b57cec5SDimitry Andric 4300b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildSExtOrTrunc(const DstOp &Res, 4310b57cec5SDimitry Andric const SrcOp &Op) { 4320b57cec5SDimitry Andric return buildExtOrTrunc(TargetOpcode::G_SEXT, Res, Op); 4330b57cec5SDimitry Andric } 4340b57cec5SDimitry Andric 4350b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildZExtOrTrunc(const DstOp &Res, 4360b57cec5SDimitry Andric const SrcOp &Op) { 4370b57cec5SDimitry Andric return buildExtOrTrunc(TargetOpcode::G_ZEXT, Res, Op); 4380b57cec5SDimitry Andric } 4390b57cec5SDimitry Andric 4400b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildAnyExtOrTrunc(const DstOp &Res, 4410b57cec5SDimitry Andric const SrcOp &Op) { 4420b57cec5SDimitry Andric return buildExtOrTrunc(TargetOpcode::G_ANYEXT, Res, Op); 4430b57cec5SDimitry Andric } 4440b57cec5SDimitry Andric 4450b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildCast(const DstOp &Dst, 4460b57cec5SDimitry Andric const SrcOp &Src) { 4470b57cec5SDimitry Andric LLT SrcTy = Src.getLLTTy(*getMRI()); 4480b57cec5SDimitry Andric LLT DstTy = Dst.getLLTTy(*getMRI()); 4490b57cec5SDimitry Andric if (SrcTy == DstTy) 4500b57cec5SDimitry Andric return buildCopy(Dst, Src); 4510b57cec5SDimitry Andric 4520b57cec5SDimitry Andric unsigned Opcode; 4530b57cec5SDimitry Andric if (SrcTy.isPointer() && DstTy.isScalar()) 4540b57cec5SDimitry Andric Opcode = TargetOpcode::G_PTRTOINT; 4550b57cec5SDimitry Andric else if (DstTy.isPointer() && SrcTy.isScalar()) 4560b57cec5SDimitry Andric Opcode = TargetOpcode::G_INTTOPTR; 4570b57cec5SDimitry Andric else { 4580b57cec5SDimitry Andric assert(!SrcTy.isPointer() && !DstTy.isPointer() && "n G_ADDRCAST yet"); 4590b57cec5SDimitry Andric Opcode = TargetOpcode::G_BITCAST; 4600b57cec5SDimitry Andric } 4610b57cec5SDimitry Andric 4620b57cec5SDimitry Andric return buildInstr(Opcode, Dst, Src); 4630b57cec5SDimitry Andric } 4640b57cec5SDimitry Andric 4650b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildExtract(const DstOp &Dst, 4660b57cec5SDimitry Andric const SrcOp &Src, 4670b57cec5SDimitry Andric uint64_t Index) { 4680b57cec5SDimitry Andric LLT SrcTy = Src.getLLTTy(*getMRI()); 4690b57cec5SDimitry Andric LLT DstTy = Dst.getLLTTy(*getMRI()); 4700b57cec5SDimitry Andric 4710b57cec5SDimitry Andric #ifndef NDEBUG 4720b57cec5SDimitry Andric assert(SrcTy.isValid() && "invalid operand type"); 4730b57cec5SDimitry Andric assert(DstTy.isValid() && "invalid operand type"); 4740b57cec5SDimitry Andric assert(Index + DstTy.getSizeInBits() <= SrcTy.getSizeInBits() && 4750b57cec5SDimitry Andric "extracting off end of register"); 4760b57cec5SDimitry Andric #endif 4770b57cec5SDimitry Andric 4780b57cec5SDimitry Andric if (DstTy.getSizeInBits() == SrcTy.getSizeInBits()) { 4790b57cec5SDimitry Andric assert(Index == 0 && "insertion past the end of a register"); 4800b57cec5SDimitry Andric return buildCast(Dst, Src); 4810b57cec5SDimitry Andric } 4820b57cec5SDimitry Andric 4830b57cec5SDimitry Andric auto Extract = buildInstr(TargetOpcode::G_EXTRACT); 4840b57cec5SDimitry Andric Dst.addDefToMIB(*getMRI(), Extract); 4850b57cec5SDimitry Andric Src.addSrcToMIB(Extract); 4860b57cec5SDimitry Andric Extract.addImm(Index); 4870b57cec5SDimitry Andric return Extract; 4880b57cec5SDimitry Andric } 4890b57cec5SDimitry Andric 4900b57cec5SDimitry Andric void MachineIRBuilder::buildSequence(Register Res, ArrayRef<Register> Ops, 4910b57cec5SDimitry Andric ArrayRef<uint64_t> Indices) { 4920b57cec5SDimitry Andric #ifndef NDEBUG 4930b57cec5SDimitry Andric assert(Ops.size() == Indices.size() && "incompatible args"); 4940b57cec5SDimitry Andric assert(!Ops.empty() && "invalid trivial sequence"); 495*5ffd83dbSDimitry Andric assert(llvm::is_sorted(Indices) && 4960b57cec5SDimitry Andric "sequence offsets must be in ascending order"); 4970b57cec5SDimitry Andric 4980b57cec5SDimitry Andric assert(getMRI()->getType(Res).isValid() && "invalid operand type"); 4990b57cec5SDimitry Andric for (auto Op : Ops) 5000b57cec5SDimitry Andric assert(getMRI()->getType(Op).isValid() && "invalid operand type"); 5010b57cec5SDimitry Andric #endif 5020b57cec5SDimitry Andric 5030b57cec5SDimitry Andric LLT ResTy = getMRI()->getType(Res); 5040b57cec5SDimitry Andric LLT OpTy = getMRI()->getType(Ops[0]); 5050b57cec5SDimitry Andric unsigned OpSize = OpTy.getSizeInBits(); 5060b57cec5SDimitry Andric bool MaybeMerge = true; 5070b57cec5SDimitry Andric for (unsigned i = 0; i < Ops.size(); ++i) { 5080b57cec5SDimitry Andric if (getMRI()->getType(Ops[i]) != OpTy || Indices[i] != i * OpSize) { 5090b57cec5SDimitry Andric MaybeMerge = false; 5100b57cec5SDimitry Andric break; 5110b57cec5SDimitry Andric } 5120b57cec5SDimitry Andric } 5130b57cec5SDimitry Andric 5140b57cec5SDimitry Andric if (MaybeMerge && Ops.size() * OpSize == ResTy.getSizeInBits()) { 5150b57cec5SDimitry Andric buildMerge(Res, Ops); 5160b57cec5SDimitry Andric return; 5170b57cec5SDimitry Andric } 5180b57cec5SDimitry Andric 5190b57cec5SDimitry Andric Register ResIn = getMRI()->createGenericVirtualRegister(ResTy); 5200b57cec5SDimitry Andric buildUndef(ResIn); 5210b57cec5SDimitry Andric 5220b57cec5SDimitry Andric for (unsigned i = 0; i < Ops.size(); ++i) { 5230b57cec5SDimitry Andric Register ResOut = i + 1 == Ops.size() 5240b57cec5SDimitry Andric ? Res 5250b57cec5SDimitry Andric : getMRI()->createGenericVirtualRegister(ResTy); 5260b57cec5SDimitry Andric buildInsert(ResOut, ResIn, Ops[i], Indices[i]); 5270b57cec5SDimitry Andric ResIn = ResOut; 5280b57cec5SDimitry Andric } 5290b57cec5SDimitry Andric } 5300b57cec5SDimitry Andric 5310b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildUndef(const DstOp &Res) { 5320b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_IMPLICIT_DEF, {Res}, {}); 5330b57cec5SDimitry Andric } 5340b57cec5SDimitry Andric 5350b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildMerge(const DstOp &Res, 5360b57cec5SDimitry Andric ArrayRef<Register> Ops) { 5370b57cec5SDimitry Andric // Unfortunately to convert from ArrayRef<LLT> to ArrayRef<SrcOp>, 5380b57cec5SDimitry Andric // we need some temporary storage for the DstOp objects. Here we use a 5390b57cec5SDimitry Andric // sufficiently large SmallVector to not go through the heap. 5400b57cec5SDimitry Andric SmallVector<SrcOp, 8> TmpVec(Ops.begin(), Ops.end()); 5410b57cec5SDimitry Andric assert(TmpVec.size() > 1); 5420b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_MERGE_VALUES, Res, TmpVec); 5430b57cec5SDimitry Andric } 5440b57cec5SDimitry Andric 545*5ffd83dbSDimitry Andric MachineInstrBuilder 546*5ffd83dbSDimitry Andric MachineIRBuilder::buildMerge(const DstOp &Res, 547*5ffd83dbSDimitry Andric std::initializer_list<SrcOp> Ops) { 548*5ffd83dbSDimitry Andric assert(Ops.size() > 1); 549*5ffd83dbSDimitry Andric return buildInstr(TargetOpcode::G_MERGE_VALUES, Res, Ops); 550*5ffd83dbSDimitry Andric } 551*5ffd83dbSDimitry Andric 5520b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildUnmerge(ArrayRef<LLT> Res, 5530b57cec5SDimitry Andric const SrcOp &Op) { 5540b57cec5SDimitry Andric // Unfortunately to convert from ArrayRef<LLT> to ArrayRef<DstOp>, 5550b57cec5SDimitry Andric // we need some temporary storage for the DstOp objects. Here we use a 5560b57cec5SDimitry Andric // sufficiently large SmallVector to not go through the heap. 5570b57cec5SDimitry Andric SmallVector<DstOp, 8> TmpVec(Res.begin(), Res.end()); 5580b57cec5SDimitry Andric assert(TmpVec.size() > 1); 5590b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_UNMERGE_VALUES, TmpVec, Op); 5600b57cec5SDimitry Andric } 5610b57cec5SDimitry Andric 5620b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildUnmerge(LLT Res, 5630b57cec5SDimitry Andric const SrcOp &Op) { 5640b57cec5SDimitry Andric unsigned NumReg = Op.getLLTTy(*getMRI()).getSizeInBits() / Res.getSizeInBits(); 5650b57cec5SDimitry Andric SmallVector<Register, 8> TmpVec; 5660b57cec5SDimitry Andric for (unsigned I = 0; I != NumReg; ++I) 5670b57cec5SDimitry Andric TmpVec.push_back(getMRI()->createGenericVirtualRegister(Res)); 5680b57cec5SDimitry Andric return buildUnmerge(TmpVec, Op); 5690b57cec5SDimitry Andric } 5700b57cec5SDimitry Andric 5710b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildUnmerge(ArrayRef<Register> Res, 5720b57cec5SDimitry Andric const SrcOp &Op) { 5730b57cec5SDimitry Andric // Unfortunately to convert from ArrayRef<Register> to ArrayRef<DstOp>, 5740b57cec5SDimitry Andric // we need some temporary storage for the DstOp objects. Here we use a 5750b57cec5SDimitry Andric // sufficiently large SmallVector to not go through the heap. 5760b57cec5SDimitry Andric SmallVector<DstOp, 8> TmpVec(Res.begin(), Res.end()); 5770b57cec5SDimitry Andric assert(TmpVec.size() > 1); 5780b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_UNMERGE_VALUES, TmpVec, Op); 5790b57cec5SDimitry Andric } 5800b57cec5SDimitry Andric 5810b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildBuildVector(const DstOp &Res, 5820b57cec5SDimitry Andric ArrayRef<Register> Ops) { 5830b57cec5SDimitry Andric // Unfortunately to convert from ArrayRef<Register> to ArrayRef<SrcOp>, 5840b57cec5SDimitry Andric // we need some temporary storage for the DstOp objects. Here we use a 5850b57cec5SDimitry Andric // sufficiently large SmallVector to not go through the heap. 5860b57cec5SDimitry Andric SmallVector<SrcOp, 8> TmpVec(Ops.begin(), Ops.end()); 5870b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_BUILD_VECTOR, Res, TmpVec); 5880b57cec5SDimitry Andric } 5890b57cec5SDimitry Andric 5900b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildSplatVector(const DstOp &Res, 5910b57cec5SDimitry Andric const SrcOp &Src) { 5920b57cec5SDimitry Andric SmallVector<SrcOp, 8> TmpVec(Res.getLLTTy(*getMRI()).getNumElements(), Src); 5930b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_BUILD_VECTOR, Res, TmpVec); 5940b57cec5SDimitry Andric } 5950b57cec5SDimitry Andric 5960b57cec5SDimitry Andric MachineInstrBuilder 5970b57cec5SDimitry Andric MachineIRBuilder::buildBuildVectorTrunc(const DstOp &Res, 5980b57cec5SDimitry Andric ArrayRef<Register> Ops) { 5990b57cec5SDimitry Andric // Unfortunately to convert from ArrayRef<Register> to ArrayRef<SrcOp>, 6000b57cec5SDimitry Andric // we need some temporary storage for the DstOp objects. Here we use a 6010b57cec5SDimitry Andric // sufficiently large SmallVector to not go through the heap. 6020b57cec5SDimitry Andric SmallVector<SrcOp, 8> TmpVec(Ops.begin(), Ops.end()); 6030b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_BUILD_VECTOR_TRUNC, Res, TmpVec); 6040b57cec5SDimitry Andric } 6050b57cec5SDimitry Andric 6060b57cec5SDimitry Andric MachineInstrBuilder 6070b57cec5SDimitry Andric MachineIRBuilder::buildConcatVectors(const DstOp &Res, ArrayRef<Register> Ops) { 6080b57cec5SDimitry Andric // Unfortunately to convert from ArrayRef<Register> to ArrayRef<SrcOp>, 6090b57cec5SDimitry Andric // we need some temporary storage for the DstOp objects. Here we use a 6100b57cec5SDimitry Andric // sufficiently large SmallVector to not go through the heap. 6110b57cec5SDimitry Andric SmallVector<SrcOp, 8> TmpVec(Ops.begin(), Ops.end()); 6120b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_CONCAT_VECTORS, Res, TmpVec); 6130b57cec5SDimitry Andric } 6140b57cec5SDimitry Andric 615*5ffd83dbSDimitry Andric MachineInstrBuilder MachineIRBuilder::buildInsert(const DstOp &Res, 616*5ffd83dbSDimitry Andric const SrcOp &Src, 617*5ffd83dbSDimitry Andric const SrcOp &Op, 618*5ffd83dbSDimitry Andric unsigned Index) { 619*5ffd83dbSDimitry Andric assert(Index + Op.getLLTTy(*getMRI()).getSizeInBits() <= 620*5ffd83dbSDimitry Andric Res.getLLTTy(*getMRI()).getSizeInBits() && 6210b57cec5SDimitry Andric "insertion past the end of a register"); 6220b57cec5SDimitry Andric 623*5ffd83dbSDimitry Andric if (Res.getLLTTy(*getMRI()).getSizeInBits() == 624*5ffd83dbSDimitry Andric Op.getLLTTy(*getMRI()).getSizeInBits()) { 6250b57cec5SDimitry Andric return buildCast(Res, Op); 6260b57cec5SDimitry Andric } 6270b57cec5SDimitry Andric 628*5ffd83dbSDimitry Andric return buildInstr(TargetOpcode::G_INSERT, Res, {Src, Op, uint64_t(Index)}); 6290b57cec5SDimitry Andric } 6300b57cec5SDimitry Andric 6310b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildIntrinsic(Intrinsic::ID ID, 6320b57cec5SDimitry Andric ArrayRef<Register> ResultRegs, 6330b57cec5SDimitry Andric bool HasSideEffects) { 6340b57cec5SDimitry Andric auto MIB = 6350b57cec5SDimitry Andric buildInstr(HasSideEffects ? TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS 6360b57cec5SDimitry Andric : TargetOpcode::G_INTRINSIC); 6370b57cec5SDimitry Andric for (unsigned ResultReg : ResultRegs) 6380b57cec5SDimitry Andric MIB.addDef(ResultReg); 6390b57cec5SDimitry Andric MIB.addIntrinsicID(ID); 6400b57cec5SDimitry Andric return MIB; 6410b57cec5SDimitry Andric } 6420b57cec5SDimitry Andric 6430b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildIntrinsic(Intrinsic::ID ID, 6440b57cec5SDimitry Andric ArrayRef<DstOp> Results, 6450b57cec5SDimitry Andric bool HasSideEffects) { 6460b57cec5SDimitry Andric auto MIB = 6470b57cec5SDimitry Andric buildInstr(HasSideEffects ? TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS 6480b57cec5SDimitry Andric : TargetOpcode::G_INTRINSIC); 6490b57cec5SDimitry Andric for (DstOp Result : Results) 6500b57cec5SDimitry Andric Result.addDefToMIB(*getMRI(), MIB); 6510b57cec5SDimitry Andric MIB.addIntrinsicID(ID); 6520b57cec5SDimitry Andric return MIB; 6530b57cec5SDimitry Andric } 6540b57cec5SDimitry Andric 6550b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildTrunc(const DstOp &Res, 6560b57cec5SDimitry Andric const SrcOp &Op) { 6570b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_TRUNC, Res, Op); 6580b57cec5SDimitry Andric } 6590b57cec5SDimitry Andric 6600b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildFPTrunc(const DstOp &Res, 661480093f4SDimitry Andric const SrcOp &Op, 662480093f4SDimitry Andric Optional<unsigned> Flags) { 663480093f4SDimitry Andric return buildInstr(TargetOpcode::G_FPTRUNC, Res, Op, Flags); 6640b57cec5SDimitry Andric } 6650b57cec5SDimitry Andric 6660b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildICmp(CmpInst::Predicate Pred, 6670b57cec5SDimitry Andric const DstOp &Res, 6680b57cec5SDimitry Andric const SrcOp &Op0, 6690b57cec5SDimitry Andric const SrcOp &Op1) { 6700b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_ICMP, Res, {Pred, Op0, Op1}); 6710b57cec5SDimitry Andric } 6720b57cec5SDimitry Andric 6730b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildFCmp(CmpInst::Predicate Pred, 6740b57cec5SDimitry Andric const DstOp &Res, 6750b57cec5SDimitry Andric const SrcOp &Op0, 6768bcb0991SDimitry Andric const SrcOp &Op1, 6778bcb0991SDimitry Andric Optional<unsigned> Flags) { 6780b57cec5SDimitry Andric 6798bcb0991SDimitry Andric return buildInstr(TargetOpcode::G_FCMP, Res, {Pred, Op0, Op1}, Flags); 6800b57cec5SDimitry Andric } 6810b57cec5SDimitry Andric 6820b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildSelect(const DstOp &Res, 6830b57cec5SDimitry Andric const SrcOp &Tst, 6840b57cec5SDimitry Andric const SrcOp &Op0, 6858bcb0991SDimitry Andric const SrcOp &Op1, 6868bcb0991SDimitry Andric Optional<unsigned> Flags) { 6870b57cec5SDimitry Andric 6888bcb0991SDimitry Andric return buildInstr(TargetOpcode::G_SELECT, {Res}, {Tst, Op0, Op1}, Flags); 6890b57cec5SDimitry Andric } 6900b57cec5SDimitry Andric 6910b57cec5SDimitry Andric MachineInstrBuilder 6920b57cec5SDimitry Andric MachineIRBuilder::buildInsertVectorElement(const DstOp &Res, const SrcOp &Val, 6930b57cec5SDimitry Andric const SrcOp &Elt, const SrcOp &Idx) { 6940b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_INSERT_VECTOR_ELT, Res, {Val, Elt, Idx}); 6950b57cec5SDimitry Andric } 6960b57cec5SDimitry Andric 6970b57cec5SDimitry Andric MachineInstrBuilder 6980b57cec5SDimitry Andric MachineIRBuilder::buildExtractVectorElement(const DstOp &Res, const SrcOp &Val, 6990b57cec5SDimitry Andric const SrcOp &Idx) { 7000b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_EXTRACT_VECTOR_ELT, Res, {Val, Idx}); 7010b57cec5SDimitry Andric } 7020b57cec5SDimitry Andric 7030b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildAtomicCmpXchgWithSuccess( 7040b57cec5SDimitry Andric Register OldValRes, Register SuccessRes, Register Addr, Register CmpVal, 7050b57cec5SDimitry Andric Register NewVal, MachineMemOperand &MMO) { 7060b57cec5SDimitry Andric #ifndef NDEBUG 7070b57cec5SDimitry Andric LLT OldValResTy = getMRI()->getType(OldValRes); 7080b57cec5SDimitry Andric LLT SuccessResTy = getMRI()->getType(SuccessRes); 7090b57cec5SDimitry Andric LLT AddrTy = getMRI()->getType(Addr); 7100b57cec5SDimitry Andric LLT CmpValTy = getMRI()->getType(CmpVal); 7110b57cec5SDimitry Andric LLT NewValTy = getMRI()->getType(NewVal); 7120b57cec5SDimitry Andric assert(OldValResTy.isScalar() && "invalid operand type"); 7130b57cec5SDimitry Andric assert(SuccessResTy.isScalar() && "invalid operand type"); 7140b57cec5SDimitry Andric assert(AddrTy.isPointer() && "invalid operand type"); 7150b57cec5SDimitry Andric assert(CmpValTy.isValid() && "invalid operand type"); 7160b57cec5SDimitry Andric assert(NewValTy.isValid() && "invalid operand type"); 7170b57cec5SDimitry Andric assert(OldValResTy == CmpValTy && "type mismatch"); 7180b57cec5SDimitry Andric assert(OldValResTy == NewValTy && "type mismatch"); 7190b57cec5SDimitry Andric #endif 7200b57cec5SDimitry Andric 7210b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_ATOMIC_CMPXCHG_WITH_SUCCESS) 7220b57cec5SDimitry Andric .addDef(OldValRes) 7230b57cec5SDimitry Andric .addDef(SuccessRes) 7240b57cec5SDimitry Andric .addUse(Addr) 7250b57cec5SDimitry Andric .addUse(CmpVal) 7260b57cec5SDimitry Andric .addUse(NewVal) 7270b57cec5SDimitry Andric .addMemOperand(&MMO); 7280b57cec5SDimitry Andric } 7290b57cec5SDimitry Andric 7300b57cec5SDimitry Andric MachineInstrBuilder 7310b57cec5SDimitry Andric MachineIRBuilder::buildAtomicCmpXchg(Register OldValRes, Register Addr, 7320b57cec5SDimitry Andric Register CmpVal, Register NewVal, 7330b57cec5SDimitry Andric MachineMemOperand &MMO) { 7340b57cec5SDimitry Andric #ifndef NDEBUG 7350b57cec5SDimitry Andric LLT OldValResTy = getMRI()->getType(OldValRes); 7360b57cec5SDimitry Andric LLT AddrTy = getMRI()->getType(Addr); 7370b57cec5SDimitry Andric LLT CmpValTy = getMRI()->getType(CmpVal); 7380b57cec5SDimitry Andric LLT NewValTy = getMRI()->getType(NewVal); 7390b57cec5SDimitry Andric assert(OldValResTy.isScalar() && "invalid operand type"); 7400b57cec5SDimitry Andric assert(AddrTy.isPointer() && "invalid operand type"); 7410b57cec5SDimitry Andric assert(CmpValTy.isValid() && "invalid operand type"); 7420b57cec5SDimitry Andric assert(NewValTy.isValid() && "invalid operand type"); 7430b57cec5SDimitry Andric assert(OldValResTy == CmpValTy && "type mismatch"); 7440b57cec5SDimitry Andric assert(OldValResTy == NewValTy && "type mismatch"); 7450b57cec5SDimitry Andric #endif 7460b57cec5SDimitry Andric 7470b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_ATOMIC_CMPXCHG) 7480b57cec5SDimitry Andric .addDef(OldValRes) 7490b57cec5SDimitry Andric .addUse(Addr) 7500b57cec5SDimitry Andric .addUse(CmpVal) 7510b57cec5SDimitry Andric .addUse(NewVal) 7520b57cec5SDimitry Andric .addMemOperand(&MMO); 7530b57cec5SDimitry Andric } 7540b57cec5SDimitry Andric 7558bcb0991SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildAtomicRMW( 7568bcb0991SDimitry Andric unsigned Opcode, const DstOp &OldValRes, 7578bcb0991SDimitry Andric const SrcOp &Addr, const SrcOp &Val, 7580b57cec5SDimitry Andric MachineMemOperand &MMO) { 7598bcb0991SDimitry Andric 7600b57cec5SDimitry Andric #ifndef NDEBUG 7618bcb0991SDimitry Andric LLT OldValResTy = OldValRes.getLLTTy(*getMRI()); 7628bcb0991SDimitry Andric LLT AddrTy = Addr.getLLTTy(*getMRI()); 7638bcb0991SDimitry Andric LLT ValTy = Val.getLLTTy(*getMRI()); 7640b57cec5SDimitry Andric assert(OldValResTy.isScalar() && "invalid operand type"); 7650b57cec5SDimitry Andric assert(AddrTy.isPointer() && "invalid operand type"); 7660b57cec5SDimitry Andric assert(ValTy.isValid() && "invalid operand type"); 7670b57cec5SDimitry Andric assert(OldValResTy == ValTy && "type mismatch"); 7688bcb0991SDimitry Andric assert(MMO.isAtomic() && "not atomic mem operand"); 7690b57cec5SDimitry Andric #endif 7700b57cec5SDimitry Andric 7718bcb0991SDimitry Andric auto MIB = buildInstr(Opcode); 7728bcb0991SDimitry Andric OldValRes.addDefToMIB(*getMRI(), MIB); 7738bcb0991SDimitry Andric Addr.addSrcToMIB(MIB); 7748bcb0991SDimitry Andric Val.addSrcToMIB(MIB); 7758bcb0991SDimitry Andric MIB.addMemOperand(&MMO); 7768bcb0991SDimitry Andric return MIB; 7770b57cec5SDimitry Andric } 7780b57cec5SDimitry Andric 7790b57cec5SDimitry Andric MachineInstrBuilder 7800b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWXchg(Register OldValRes, Register Addr, 7810b57cec5SDimitry Andric Register Val, MachineMemOperand &MMO) { 7820b57cec5SDimitry Andric return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_XCHG, OldValRes, Addr, Val, 7830b57cec5SDimitry Andric MMO); 7840b57cec5SDimitry Andric } 7850b57cec5SDimitry Andric MachineInstrBuilder 7860b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWAdd(Register OldValRes, Register Addr, 7870b57cec5SDimitry Andric Register Val, MachineMemOperand &MMO) { 7880b57cec5SDimitry Andric return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_ADD, OldValRes, Addr, Val, 7890b57cec5SDimitry Andric MMO); 7900b57cec5SDimitry Andric } 7910b57cec5SDimitry Andric MachineInstrBuilder 7920b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWSub(Register OldValRes, Register Addr, 7930b57cec5SDimitry Andric Register Val, MachineMemOperand &MMO) { 7940b57cec5SDimitry Andric return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_SUB, OldValRes, Addr, Val, 7950b57cec5SDimitry Andric MMO); 7960b57cec5SDimitry Andric } 7970b57cec5SDimitry Andric MachineInstrBuilder 7980b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWAnd(Register OldValRes, Register Addr, 7990b57cec5SDimitry Andric Register Val, MachineMemOperand &MMO) { 8000b57cec5SDimitry Andric return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_AND, OldValRes, Addr, Val, 8010b57cec5SDimitry Andric MMO); 8020b57cec5SDimitry Andric } 8030b57cec5SDimitry Andric MachineInstrBuilder 8040b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWNand(Register OldValRes, Register Addr, 8050b57cec5SDimitry Andric Register Val, MachineMemOperand &MMO) { 8060b57cec5SDimitry Andric return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_NAND, OldValRes, Addr, Val, 8070b57cec5SDimitry Andric MMO); 8080b57cec5SDimitry Andric } 8090b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildAtomicRMWOr(Register OldValRes, 8100b57cec5SDimitry Andric Register Addr, 8110b57cec5SDimitry Andric Register Val, 8120b57cec5SDimitry Andric MachineMemOperand &MMO) { 8130b57cec5SDimitry Andric return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_OR, OldValRes, Addr, Val, 8140b57cec5SDimitry Andric MMO); 8150b57cec5SDimitry Andric } 8160b57cec5SDimitry Andric MachineInstrBuilder 8170b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWXor(Register OldValRes, Register Addr, 8180b57cec5SDimitry Andric Register Val, MachineMemOperand &MMO) { 8190b57cec5SDimitry Andric return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_XOR, OldValRes, Addr, Val, 8200b57cec5SDimitry Andric MMO); 8210b57cec5SDimitry Andric } 8220b57cec5SDimitry Andric MachineInstrBuilder 8230b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWMax(Register OldValRes, Register Addr, 8240b57cec5SDimitry Andric Register Val, MachineMemOperand &MMO) { 8250b57cec5SDimitry Andric return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_MAX, OldValRes, Addr, Val, 8260b57cec5SDimitry Andric MMO); 8270b57cec5SDimitry Andric } 8280b57cec5SDimitry Andric MachineInstrBuilder 8290b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWMin(Register OldValRes, Register Addr, 8300b57cec5SDimitry Andric Register Val, MachineMemOperand &MMO) { 8310b57cec5SDimitry Andric return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_MIN, OldValRes, Addr, Val, 8320b57cec5SDimitry Andric MMO); 8330b57cec5SDimitry Andric } 8340b57cec5SDimitry Andric MachineInstrBuilder 8350b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWUmax(Register OldValRes, Register Addr, 8360b57cec5SDimitry Andric Register Val, MachineMemOperand &MMO) { 8370b57cec5SDimitry Andric return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_UMAX, OldValRes, Addr, Val, 8380b57cec5SDimitry Andric MMO); 8390b57cec5SDimitry Andric } 8400b57cec5SDimitry Andric MachineInstrBuilder 8410b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWUmin(Register OldValRes, Register Addr, 8420b57cec5SDimitry Andric Register Val, MachineMemOperand &MMO) { 8430b57cec5SDimitry Andric return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_UMIN, OldValRes, Addr, Val, 8440b57cec5SDimitry Andric MMO); 8450b57cec5SDimitry Andric } 8460b57cec5SDimitry Andric 8470b57cec5SDimitry Andric MachineInstrBuilder 8488bcb0991SDimitry Andric MachineIRBuilder::buildAtomicRMWFAdd( 8498bcb0991SDimitry Andric const DstOp &OldValRes, const SrcOp &Addr, const SrcOp &Val, 8508bcb0991SDimitry Andric MachineMemOperand &MMO) { 8518bcb0991SDimitry Andric return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_FADD, OldValRes, Addr, Val, 8528bcb0991SDimitry Andric MMO); 8538bcb0991SDimitry Andric } 8548bcb0991SDimitry Andric 8558bcb0991SDimitry Andric MachineInstrBuilder 8568bcb0991SDimitry Andric MachineIRBuilder::buildAtomicRMWFSub(const DstOp &OldValRes, const SrcOp &Addr, const SrcOp &Val, 8578bcb0991SDimitry Andric MachineMemOperand &MMO) { 8588bcb0991SDimitry Andric return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_FSUB, OldValRes, Addr, Val, 8598bcb0991SDimitry Andric MMO); 8608bcb0991SDimitry Andric } 8618bcb0991SDimitry Andric 8628bcb0991SDimitry Andric MachineInstrBuilder 8630b57cec5SDimitry Andric MachineIRBuilder::buildFence(unsigned Ordering, unsigned Scope) { 8640b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_FENCE) 8650b57cec5SDimitry Andric .addImm(Ordering) 8660b57cec5SDimitry Andric .addImm(Scope); 8670b57cec5SDimitry Andric } 8680b57cec5SDimitry Andric 8690b57cec5SDimitry Andric MachineInstrBuilder 8700b57cec5SDimitry Andric MachineIRBuilder::buildBlockAddress(Register Res, const BlockAddress *BA) { 8710b57cec5SDimitry Andric #ifndef NDEBUG 8720b57cec5SDimitry Andric assert(getMRI()->getType(Res).isPointer() && "invalid res type"); 8730b57cec5SDimitry Andric #endif 8740b57cec5SDimitry Andric 8750b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_BLOCK_ADDR).addDef(Res).addBlockAddress(BA); 8760b57cec5SDimitry Andric } 8770b57cec5SDimitry Andric 878*5ffd83dbSDimitry Andric void MachineIRBuilder::validateTruncExt(const LLT DstTy, const LLT SrcTy, 8790b57cec5SDimitry Andric bool IsExtend) { 8800b57cec5SDimitry Andric #ifndef NDEBUG 8810b57cec5SDimitry Andric if (DstTy.isVector()) { 8820b57cec5SDimitry Andric assert(SrcTy.isVector() && "mismatched cast between vector and non-vector"); 8830b57cec5SDimitry Andric assert(SrcTy.getNumElements() == DstTy.getNumElements() && 8840b57cec5SDimitry Andric "different number of elements in a trunc/ext"); 8850b57cec5SDimitry Andric } else 8860b57cec5SDimitry Andric assert(DstTy.isScalar() && SrcTy.isScalar() && "invalid extend/trunc"); 8870b57cec5SDimitry Andric 8880b57cec5SDimitry Andric if (IsExtend) 8890b57cec5SDimitry Andric assert(DstTy.getSizeInBits() > SrcTy.getSizeInBits() && 8900b57cec5SDimitry Andric "invalid narrowing extend"); 8910b57cec5SDimitry Andric else 8920b57cec5SDimitry Andric assert(DstTy.getSizeInBits() < SrcTy.getSizeInBits() && 8930b57cec5SDimitry Andric "invalid widening trunc"); 8940b57cec5SDimitry Andric #endif 8950b57cec5SDimitry Andric } 8960b57cec5SDimitry Andric 897*5ffd83dbSDimitry Andric void MachineIRBuilder::validateSelectOp(const LLT ResTy, const LLT TstTy, 898*5ffd83dbSDimitry Andric const LLT Op0Ty, const LLT Op1Ty) { 8990b57cec5SDimitry Andric #ifndef NDEBUG 9000b57cec5SDimitry Andric assert((ResTy.isScalar() || ResTy.isVector() || ResTy.isPointer()) && 9010b57cec5SDimitry Andric "invalid operand type"); 9020b57cec5SDimitry Andric assert((ResTy == Op0Ty && ResTy == Op1Ty) && "type mismatch"); 9030b57cec5SDimitry Andric if (ResTy.isScalar() || ResTy.isPointer()) 9040b57cec5SDimitry Andric assert(TstTy.isScalar() && "type mismatch"); 9050b57cec5SDimitry Andric else 9060b57cec5SDimitry Andric assert((TstTy.isScalar() || 9070b57cec5SDimitry Andric (TstTy.isVector() && 9080b57cec5SDimitry Andric TstTy.getNumElements() == Op0Ty.getNumElements())) && 9090b57cec5SDimitry Andric "type mismatch"); 9100b57cec5SDimitry Andric #endif 9110b57cec5SDimitry Andric } 9120b57cec5SDimitry Andric 9130b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildInstr(unsigned Opc, 9140b57cec5SDimitry Andric ArrayRef<DstOp> DstOps, 9150b57cec5SDimitry Andric ArrayRef<SrcOp> SrcOps, 9160b57cec5SDimitry Andric Optional<unsigned> Flags) { 9170b57cec5SDimitry Andric switch (Opc) { 9180b57cec5SDimitry Andric default: 9190b57cec5SDimitry Andric break; 9200b57cec5SDimitry Andric case TargetOpcode::G_SELECT: { 9210b57cec5SDimitry Andric assert(DstOps.size() == 1 && "Invalid select"); 9220b57cec5SDimitry Andric assert(SrcOps.size() == 3 && "Invalid select"); 9230b57cec5SDimitry Andric validateSelectOp( 9240b57cec5SDimitry Andric DstOps[0].getLLTTy(*getMRI()), SrcOps[0].getLLTTy(*getMRI()), 9250b57cec5SDimitry Andric SrcOps[1].getLLTTy(*getMRI()), SrcOps[2].getLLTTy(*getMRI())); 9260b57cec5SDimitry Andric break; 9270b57cec5SDimitry Andric } 9280b57cec5SDimitry Andric case TargetOpcode::G_ADD: 9290b57cec5SDimitry Andric case TargetOpcode::G_AND: 9300b57cec5SDimitry Andric case TargetOpcode::G_MUL: 9310b57cec5SDimitry Andric case TargetOpcode::G_OR: 9320b57cec5SDimitry Andric case TargetOpcode::G_SUB: 9330b57cec5SDimitry Andric case TargetOpcode::G_XOR: 9340b57cec5SDimitry Andric case TargetOpcode::G_UDIV: 9350b57cec5SDimitry Andric case TargetOpcode::G_SDIV: 9360b57cec5SDimitry Andric case TargetOpcode::G_UREM: 9370b57cec5SDimitry Andric case TargetOpcode::G_SREM: 9380b57cec5SDimitry Andric case TargetOpcode::G_SMIN: 9390b57cec5SDimitry Andric case TargetOpcode::G_SMAX: 9400b57cec5SDimitry Andric case TargetOpcode::G_UMIN: 941*5ffd83dbSDimitry Andric case TargetOpcode::G_UMAX: 942*5ffd83dbSDimitry Andric case TargetOpcode::G_UADDSAT: 943*5ffd83dbSDimitry Andric case TargetOpcode::G_SADDSAT: 944*5ffd83dbSDimitry Andric case TargetOpcode::G_USUBSAT: 945*5ffd83dbSDimitry Andric case TargetOpcode::G_SSUBSAT: { 9460b57cec5SDimitry Andric // All these are binary ops. 9470b57cec5SDimitry Andric assert(DstOps.size() == 1 && "Invalid Dst"); 9480b57cec5SDimitry Andric assert(SrcOps.size() == 2 && "Invalid Srcs"); 9490b57cec5SDimitry Andric validateBinaryOp(DstOps[0].getLLTTy(*getMRI()), 9500b57cec5SDimitry Andric SrcOps[0].getLLTTy(*getMRI()), 9510b57cec5SDimitry Andric SrcOps[1].getLLTTy(*getMRI())); 9520b57cec5SDimitry Andric break; 9530b57cec5SDimitry Andric } 9540b57cec5SDimitry Andric case TargetOpcode::G_SHL: 9550b57cec5SDimitry Andric case TargetOpcode::G_ASHR: 9560b57cec5SDimitry Andric case TargetOpcode::G_LSHR: { 9570b57cec5SDimitry Andric assert(DstOps.size() == 1 && "Invalid Dst"); 9580b57cec5SDimitry Andric assert(SrcOps.size() == 2 && "Invalid Srcs"); 9590b57cec5SDimitry Andric validateShiftOp(DstOps[0].getLLTTy(*getMRI()), 9600b57cec5SDimitry Andric SrcOps[0].getLLTTy(*getMRI()), 9610b57cec5SDimitry Andric SrcOps[1].getLLTTy(*getMRI())); 9620b57cec5SDimitry Andric break; 9630b57cec5SDimitry Andric } 9640b57cec5SDimitry Andric case TargetOpcode::G_SEXT: 9650b57cec5SDimitry Andric case TargetOpcode::G_ZEXT: 9660b57cec5SDimitry Andric case TargetOpcode::G_ANYEXT: 9670b57cec5SDimitry Andric assert(DstOps.size() == 1 && "Invalid Dst"); 9680b57cec5SDimitry Andric assert(SrcOps.size() == 1 && "Invalid Srcs"); 9690b57cec5SDimitry Andric validateTruncExt(DstOps[0].getLLTTy(*getMRI()), 9700b57cec5SDimitry Andric SrcOps[0].getLLTTy(*getMRI()), true); 9710b57cec5SDimitry Andric break; 9720b57cec5SDimitry Andric case TargetOpcode::G_TRUNC: 9730b57cec5SDimitry Andric case TargetOpcode::G_FPTRUNC: { 9740b57cec5SDimitry Andric assert(DstOps.size() == 1 && "Invalid Dst"); 9750b57cec5SDimitry Andric assert(SrcOps.size() == 1 && "Invalid Srcs"); 9760b57cec5SDimitry Andric validateTruncExt(DstOps[0].getLLTTy(*getMRI()), 9770b57cec5SDimitry Andric SrcOps[0].getLLTTy(*getMRI()), false); 9780b57cec5SDimitry Andric break; 9790b57cec5SDimitry Andric } 980*5ffd83dbSDimitry Andric case TargetOpcode::G_BITCAST: { 981*5ffd83dbSDimitry Andric assert(DstOps.size() == 1 && "Invalid Dst"); 982*5ffd83dbSDimitry Andric assert(SrcOps.size() == 1 && "Invalid Srcs"); 983*5ffd83dbSDimitry Andric assert(DstOps[0].getLLTTy(*getMRI()).getSizeInBits() == 984*5ffd83dbSDimitry Andric SrcOps[0].getLLTTy(*getMRI()).getSizeInBits() && "invalid bitcast"); 985*5ffd83dbSDimitry Andric break; 986*5ffd83dbSDimitry Andric } 9870b57cec5SDimitry Andric case TargetOpcode::COPY: 9880b57cec5SDimitry Andric assert(DstOps.size() == 1 && "Invalid Dst"); 9890b57cec5SDimitry Andric // If the caller wants to add a subreg source it has to be done separately 9900b57cec5SDimitry Andric // so we may not have any SrcOps at this point yet. 9910b57cec5SDimitry Andric break; 9920b57cec5SDimitry Andric case TargetOpcode::G_FCMP: 9930b57cec5SDimitry Andric case TargetOpcode::G_ICMP: { 9940b57cec5SDimitry Andric assert(DstOps.size() == 1 && "Invalid Dst Operands"); 9950b57cec5SDimitry Andric assert(SrcOps.size() == 3 && "Invalid Src Operands"); 9960b57cec5SDimitry Andric // For F/ICMP, the first src operand is the predicate, followed by 9970b57cec5SDimitry Andric // the two comparands. 9980b57cec5SDimitry Andric assert(SrcOps[0].getSrcOpKind() == SrcOp::SrcType::Ty_Predicate && 9990b57cec5SDimitry Andric "Expecting predicate"); 10000b57cec5SDimitry Andric assert([&]() -> bool { 10010b57cec5SDimitry Andric CmpInst::Predicate Pred = SrcOps[0].getPredicate(); 10020b57cec5SDimitry Andric return Opc == TargetOpcode::G_ICMP ? CmpInst::isIntPredicate(Pred) 10030b57cec5SDimitry Andric : CmpInst::isFPPredicate(Pred); 10040b57cec5SDimitry Andric }() && "Invalid predicate"); 10050b57cec5SDimitry Andric assert(SrcOps[1].getLLTTy(*getMRI()) == SrcOps[2].getLLTTy(*getMRI()) && 10060b57cec5SDimitry Andric "Type mismatch"); 10070b57cec5SDimitry Andric assert([&]() -> bool { 10080b57cec5SDimitry Andric LLT Op0Ty = SrcOps[1].getLLTTy(*getMRI()); 10090b57cec5SDimitry Andric LLT DstTy = DstOps[0].getLLTTy(*getMRI()); 10100b57cec5SDimitry Andric if (Op0Ty.isScalar() || Op0Ty.isPointer()) 10110b57cec5SDimitry Andric return DstTy.isScalar(); 10120b57cec5SDimitry Andric else 10130b57cec5SDimitry Andric return DstTy.isVector() && 10140b57cec5SDimitry Andric DstTy.getNumElements() == Op0Ty.getNumElements(); 10150b57cec5SDimitry Andric }() && "Type Mismatch"); 10160b57cec5SDimitry Andric break; 10170b57cec5SDimitry Andric } 10180b57cec5SDimitry Andric case TargetOpcode::G_UNMERGE_VALUES: { 10190b57cec5SDimitry Andric assert(!DstOps.empty() && "Invalid trivial sequence"); 10200b57cec5SDimitry Andric assert(SrcOps.size() == 1 && "Invalid src for Unmerge"); 10210b57cec5SDimitry Andric assert(std::all_of(DstOps.begin(), DstOps.end(), 10220b57cec5SDimitry Andric [&, this](const DstOp &Op) { 10230b57cec5SDimitry Andric return Op.getLLTTy(*getMRI()) == 10240b57cec5SDimitry Andric DstOps[0].getLLTTy(*getMRI()); 10250b57cec5SDimitry Andric }) && 10260b57cec5SDimitry Andric "type mismatch in output list"); 10270b57cec5SDimitry Andric assert(DstOps.size() * DstOps[0].getLLTTy(*getMRI()).getSizeInBits() == 10280b57cec5SDimitry Andric SrcOps[0].getLLTTy(*getMRI()).getSizeInBits() && 10290b57cec5SDimitry Andric "input operands do not cover output register"); 10300b57cec5SDimitry Andric break; 10310b57cec5SDimitry Andric } 10320b57cec5SDimitry Andric case TargetOpcode::G_MERGE_VALUES: { 10330b57cec5SDimitry Andric assert(!SrcOps.empty() && "invalid trivial sequence"); 10340b57cec5SDimitry Andric assert(DstOps.size() == 1 && "Invalid Dst"); 10350b57cec5SDimitry Andric assert(std::all_of(SrcOps.begin(), SrcOps.end(), 10360b57cec5SDimitry Andric [&, this](const SrcOp &Op) { 10370b57cec5SDimitry Andric return Op.getLLTTy(*getMRI()) == 10380b57cec5SDimitry Andric SrcOps[0].getLLTTy(*getMRI()); 10390b57cec5SDimitry Andric }) && 10400b57cec5SDimitry Andric "type mismatch in input list"); 10410b57cec5SDimitry Andric assert(SrcOps.size() * SrcOps[0].getLLTTy(*getMRI()).getSizeInBits() == 10420b57cec5SDimitry Andric DstOps[0].getLLTTy(*getMRI()).getSizeInBits() && 10430b57cec5SDimitry Andric "input operands do not cover output register"); 10440b57cec5SDimitry Andric if (SrcOps.size() == 1) 10450b57cec5SDimitry Andric return buildCast(DstOps[0], SrcOps[0]); 10468bcb0991SDimitry Andric if (DstOps[0].getLLTTy(*getMRI()).isVector()) { 10478bcb0991SDimitry Andric if (SrcOps[0].getLLTTy(*getMRI()).isVector()) 10480b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_CONCAT_VECTORS, DstOps, SrcOps); 10498bcb0991SDimitry Andric return buildInstr(TargetOpcode::G_BUILD_VECTOR, DstOps, SrcOps); 10508bcb0991SDimitry Andric } 10510b57cec5SDimitry Andric break; 10520b57cec5SDimitry Andric } 10530b57cec5SDimitry Andric case TargetOpcode::G_EXTRACT_VECTOR_ELT: { 10540b57cec5SDimitry Andric assert(DstOps.size() == 1 && "Invalid Dst size"); 10550b57cec5SDimitry Andric assert(SrcOps.size() == 2 && "Invalid Src size"); 10560b57cec5SDimitry Andric assert(SrcOps[0].getLLTTy(*getMRI()).isVector() && "Invalid operand type"); 10570b57cec5SDimitry Andric assert((DstOps[0].getLLTTy(*getMRI()).isScalar() || 10580b57cec5SDimitry Andric DstOps[0].getLLTTy(*getMRI()).isPointer()) && 10590b57cec5SDimitry Andric "Invalid operand type"); 10600b57cec5SDimitry Andric assert(SrcOps[1].getLLTTy(*getMRI()).isScalar() && "Invalid operand type"); 10610b57cec5SDimitry Andric assert(SrcOps[0].getLLTTy(*getMRI()).getElementType() == 10620b57cec5SDimitry Andric DstOps[0].getLLTTy(*getMRI()) && 10630b57cec5SDimitry Andric "Type mismatch"); 10640b57cec5SDimitry Andric break; 10650b57cec5SDimitry Andric } 10660b57cec5SDimitry Andric case TargetOpcode::G_INSERT_VECTOR_ELT: { 10670b57cec5SDimitry Andric assert(DstOps.size() == 1 && "Invalid dst size"); 10680b57cec5SDimitry Andric assert(SrcOps.size() == 3 && "Invalid src size"); 10690b57cec5SDimitry Andric assert(DstOps[0].getLLTTy(*getMRI()).isVector() && 10700b57cec5SDimitry Andric SrcOps[0].getLLTTy(*getMRI()).isVector() && "Invalid operand type"); 10710b57cec5SDimitry Andric assert(DstOps[0].getLLTTy(*getMRI()).getElementType() == 10720b57cec5SDimitry Andric SrcOps[1].getLLTTy(*getMRI()) && 10730b57cec5SDimitry Andric "Type mismatch"); 10740b57cec5SDimitry Andric assert(SrcOps[2].getLLTTy(*getMRI()).isScalar() && "Invalid index"); 10750b57cec5SDimitry Andric assert(DstOps[0].getLLTTy(*getMRI()).getNumElements() == 10760b57cec5SDimitry Andric SrcOps[0].getLLTTy(*getMRI()).getNumElements() && 10770b57cec5SDimitry Andric "Type mismatch"); 10780b57cec5SDimitry Andric break; 10790b57cec5SDimitry Andric } 10800b57cec5SDimitry Andric case TargetOpcode::G_BUILD_VECTOR: { 10810b57cec5SDimitry Andric assert((!SrcOps.empty() || SrcOps.size() < 2) && 10820b57cec5SDimitry Andric "Must have at least 2 operands"); 10830b57cec5SDimitry Andric assert(DstOps.size() == 1 && "Invalid DstOps"); 10840b57cec5SDimitry Andric assert(DstOps[0].getLLTTy(*getMRI()).isVector() && 10850b57cec5SDimitry Andric "Res type must be a vector"); 10860b57cec5SDimitry Andric assert(std::all_of(SrcOps.begin(), SrcOps.end(), 10870b57cec5SDimitry Andric [&, this](const SrcOp &Op) { 10880b57cec5SDimitry Andric return Op.getLLTTy(*getMRI()) == 10890b57cec5SDimitry Andric SrcOps[0].getLLTTy(*getMRI()); 10900b57cec5SDimitry Andric }) && 10910b57cec5SDimitry Andric "type mismatch in input list"); 10920b57cec5SDimitry Andric assert(SrcOps.size() * SrcOps[0].getLLTTy(*getMRI()).getSizeInBits() == 10930b57cec5SDimitry Andric DstOps[0].getLLTTy(*getMRI()).getSizeInBits() && 10940b57cec5SDimitry Andric "input scalars do not exactly cover the output vector register"); 10950b57cec5SDimitry Andric break; 10960b57cec5SDimitry Andric } 10970b57cec5SDimitry Andric case TargetOpcode::G_BUILD_VECTOR_TRUNC: { 10980b57cec5SDimitry Andric assert((!SrcOps.empty() || SrcOps.size() < 2) && 10990b57cec5SDimitry Andric "Must have at least 2 operands"); 11000b57cec5SDimitry Andric assert(DstOps.size() == 1 && "Invalid DstOps"); 11010b57cec5SDimitry Andric assert(DstOps[0].getLLTTy(*getMRI()).isVector() && 11020b57cec5SDimitry Andric "Res type must be a vector"); 11030b57cec5SDimitry Andric assert(std::all_of(SrcOps.begin(), SrcOps.end(), 11040b57cec5SDimitry Andric [&, this](const SrcOp &Op) { 11050b57cec5SDimitry Andric return Op.getLLTTy(*getMRI()) == 11060b57cec5SDimitry Andric SrcOps[0].getLLTTy(*getMRI()); 11070b57cec5SDimitry Andric }) && 11080b57cec5SDimitry Andric "type mismatch in input list"); 11090b57cec5SDimitry Andric if (SrcOps[0].getLLTTy(*getMRI()).getSizeInBits() == 11100b57cec5SDimitry Andric DstOps[0].getLLTTy(*getMRI()).getElementType().getSizeInBits()) 11110b57cec5SDimitry Andric return buildInstr(TargetOpcode::G_BUILD_VECTOR, DstOps, SrcOps); 11120b57cec5SDimitry Andric break; 11130b57cec5SDimitry Andric } 11140b57cec5SDimitry Andric case TargetOpcode::G_CONCAT_VECTORS: { 11150b57cec5SDimitry Andric assert(DstOps.size() == 1 && "Invalid DstOps"); 11160b57cec5SDimitry Andric assert((!SrcOps.empty() || SrcOps.size() < 2) && 11170b57cec5SDimitry Andric "Must have at least 2 operands"); 11180b57cec5SDimitry Andric assert(std::all_of(SrcOps.begin(), SrcOps.end(), 11190b57cec5SDimitry Andric [&, this](const SrcOp &Op) { 11200b57cec5SDimitry Andric return (Op.getLLTTy(*getMRI()).isVector() && 11210b57cec5SDimitry Andric Op.getLLTTy(*getMRI()) == 11220b57cec5SDimitry Andric SrcOps[0].getLLTTy(*getMRI())); 11230b57cec5SDimitry Andric }) && 11240b57cec5SDimitry Andric "type mismatch in input list"); 11250b57cec5SDimitry Andric assert(SrcOps.size() * SrcOps[0].getLLTTy(*getMRI()).getSizeInBits() == 11260b57cec5SDimitry Andric DstOps[0].getLLTTy(*getMRI()).getSizeInBits() && 11270b57cec5SDimitry Andric "input vectors do not exactly cover the output vector register"); 11280b57cec5SDimitry Andric break; 11290b57cec5SDimitry Andric } 11300b57cec5SDimitry Andric case TargetOpcode::G_UADDE: { 11310b57cec5SDimitry Andric assert(DstOps.size() == 2 && "Invalid no of dst operands"); 11320b57cec5SDimitry Andric assert(SrcOps.size() == 3 && "Invalid no of src operands"); 11330b57cec5SDimitry Andric assert(DstOps[0].getLLTTy(*getMRI()).isScalar() && "Invalid operand"); 11340b57cec5SDimitry Andric assert((DstOps[0].getLLTTy(*getMRI()) == SrcOps[0].getLLTTy(*getMRI())) && 11350b57cec5SDimitry Andric (DstOps[0].getLLTTy(*getMRI()) == SrcOps[1].getLLTTy(*getMRI())) && 11360b57cec5SDimitry Andric "Invalid operand"); 11370b57cec5SDimitry Andric assert(DstOps[1].getLLTTy(*getMRI()).isScalar() && "Invalid operand"); 11380b57cec5SDimitry Andric assert(DstOps[1].getLLTTy(*getMRI()) == SrcOps[2].getLLTTy(*getMRI()) && 11390b57cec5SDimitry Andric "type mismatch"); 11400b57cec5SDimitry Andric break; 11410b57cec5SDimitry Andric } 11420b57cec5SDimitry Andric } 11430b57cec5SDimitry Andric 11440b57cec5SDimitry Andric auto MIB = buildInstr(Opc); 11450b57cec5SDimitry Andric for (const DstOp &Op : DstOps) 11460b57cec5SDimitry Andric Op.addDefToMIB(*getMRI(), MIB); 11470b57cec5SDimitry Andric for (const SrcOp &Op : SrcOps) 11480b57cec5SDimitry Andric Op.addSrcToMIB(MIB); 11490b57cec5SDimitry Andric if (Flags) 11500b57cec5SDimitry Andric MIB->setFlags(*Flags); 11510b57cec5SDimitry Andric return MIB; 11520b57cec5SDimitry Andric } 1153