xref: /freebsd/contrib/llvm-project/llvm/lib/CodeGen/GlobalISel/MachineIRBuilder.cpp (revision 0b57cec536236d46e3dba9bd041533462f33dbb7)
1*0b57cec5SDimitry Andric //===-- llvm/CodeGen/GlobalISel/MachineIRBuilder.cpp - MIBuilder--*- C++ -*-==//
2*0b57cec5SDimitry Andric //
3*0b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4*0b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
5*0b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6*0b57cec5SDimitry Andric //
7*0b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
8*0b57cec5SDimitry Andric /// \file
9*0b57cec5SDimitry Andric /// This file implements the MachineIRBuidler class.
10*0b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
11*0b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
12*0b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/GISelChangeObserver.h"
13*0b57cec5SDimitry Andric 
14*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h"
15*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstr.h"
16*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h"
17*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h"
18*0b57cec5SDimitry Andric #include "llvm/CodeGen/TargetInstrInfo.h"
19*0b57cec5SDimitry Andric #include "llvm/CodeGen/TargetLowering.h"
20*0b57cec5SDimitry Andric #include "llvm/CodeGen/TargetOpcodes.h"
21*0b57cec5SDimitry Andric #include "llvm/CodeGen/TargetSubtargetInfo.h"
22*0b57cec5SDimitry Andric #include "llvm/IR/DebugInfo.h"
23*0b57cec5SDimitry Andric 
24*0b57cec5SDimitry Andric using namespace llvm;
25*0b57cec5SDimitry Andric 
26*0b57cec5SDimitry Andric void MachineIRBuilder::setMF(MachineFunction &MF) {
27*0b57cec5SDimitry Andric   State.MF = &MF;
28*0b57cec5SDimitry Andric   State.MBB = nullptr;
29*0b57cec5SDimitry Andric   State.MRI = &MF.getRegInfo();
30*0b57cec5SDimitry Andric   State.TII = MF.getSubtarget().getInstrInfo();
31*0b57cec5SDimitry Andric   State.DL = DebugLoc();
32*0b57cec5SDimitry Andric   State.II = MachineBasicBlock::iterator();
33*0b57cec5SDimitry Andric   State.Observer = nullptr;
34*0b57cec5SDimitry Andric }
35*0b57cec5SDimitry Andric 
36*0b57cec5SDimitry Andric void MachineIRBuilder::setMBB(MachineBasicBlock &MBB) {
37*0b57cec5SDimitry Andric   State.MBB = &MBB;
38*0b57cec5SDimitry Andric   State.II = MBB.end();
39*0b57cec5SDimitry Andric   assert(&getMF() == MBB.getParent() &&
40*0b57cec5SDimitry Andric          "Basic block is in a different function");
41*0b57cec5SDimitry Andric }
42*0b57cec5SDimitry Andric 
43*0b57cec5SDimitry Andric void MachineIRBuilder::setInstr(MachineInstr &MI) {
44*0b57cec5SDimitry Andric   assert(MI.getParent() && "Instruction is not part of a basic block");
45*0b57cec5SDimitry Andric   setMBB(*MI.getParent());
46*0b57cec5SDimitry Andric   State.II = MI.getIterator();
47*0b57cec5SDimitry Andric }
48*0b57cec5SDimitry Andric 
49*0b57cec5SDimitry Andric void MachineIRBuilder::setCSEInfo(GISelCSEInfo *Info) { State.CSEInfo = Info; }
50*0b57cec5SDimitry Andric 
51*0b57cec5SDimitry Andric void MachineIRBuilder::setInsertPt(MachineBasicBlock &MBB,
52*0b57cec5SDimitry Andric                                    MachineBasicBlock::iterator II) {
53*0b57cec5SDimitry Andric   assert(MBB.getParent() == &getMF() &&
54*0b57cec5SDimitry Andric          "Basic block is in a different function");
55*0b57cec5SDimitry Andric   State.MBB = &MBB;
56*0b57cec5SDimitry Andric   State.II = II;
57*0b57cec5SDimitry Andric }
58*0b57cec5SDimitry Andric 
59*0b57cec5SDimitry Andric void MachineIRBuilder::recordInsertion(MachineInstr *InsertedInstr) const {
60*0b57cec5SDimitry Andric   if (State.Observer)
61*0b57cec5SDimitry Andric     State.Observer->createdInstr(*InsertedInstr);
62*0b57cec5SDimitry Andric }
63*0b57cec5SDimitry Andric 
64*0b57cec5SDimitry Andric void MachineIRBuilder::setChangeObserver(GISelChangeObserver &Observer) {
65*0b57cec5SDimitry Andric   State.Observer = &Observer;
66*0b57cec5SDimitry Andric }
67*0b57cec5SDimitry Andric 
68*0b57cec5SDimitry Andric void MachineIRBuilder::stopObservingChanges() { State.Observer = nullptr; }
69*0b57cec5SDimitry Andric 
70*0b57cec5SDimitry Andric //------------------------------------------------------------------------------
71*0b57cec5SDimitry Andric // Build instruction variants.
72*0b57cec5SDimitry Andric //------------------------------------------------------------------------------
73*0b57cec5SDimitry Andric 
74*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildInstr(unsigned Opcode) {
75*0b57cec5SDimitry Andric   return insertInstr(buildInstrNoInsert(Opcode));
76*0b57cec5SDimitry Andric }
77*0b57cec5SDimitry Andric 
78*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildInstrNoInsert(unsigned Opcode) {
79*0b57cec5SDimitry Andric   MachineInstrBuilder MIB = BuildMI(getMF(), getDL(), getTII().get(Opcode));
80*0b57cec5SDimitry Andric   return MIB;
81*0b57cec5SDimitry Andric }
82*0b57cec5SDimitry Andric 
83*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::insertInstr(MachineInstrBuilder MIB) {
84*0b57cec5SDimitry Andric   getMBB().insert(getInsertPt(), MIB);
85*0b57cec5SDimitry Andric   recordInsertion(MIB);
86*0b57cec5SDimitry Andric   return MIB;
87*0b57cec5SDimitry Andric }
88*0b57cec5SDimitry Andric 
89*0b57cec5SDimitry Andric MachineInstrBuilder
90*0b57cec5SDimitry Andric MachineIRBuilder::buildDirectDbgValue(Register Reg, const MDNode *Variable,
91*0b57cec5SDimitry Andric                                       const MDNode *Expr) {
92*0b57cec5SDimitry Andric   assert(isa<DILocalVariable>(Variable) && "not a variable");
93*0b57cec5SDimitry Andric   assert(cast<DIExpression>(Expr)->isValid() && "not an expression");
94*0b57cec5SDimitry Andric   assert(
95*0b57cec5SDimitry Andric       cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(getDL()) &&
96*0b57cec5SDimitry Andric       "Expected inlined-at fields to agree");
97*0b57cec5SDimitry Andric   return insertInstr(BuildMI(getMF(), getDL(),
98*0b57cec5SDimitry Andric                              getTII().get(TargetOpcode::DBG_VALUE),
99*0b57cec5SDimitry Andric                              /*IsIndirect*/ false, Reg, Variable, Expr));
100*0b57cec5SDimitry Andric }
101*0b57cec5SDimitry Andric 
102*0b57cec5SDimitry Andric MachineInstrBuilder
103*0b57cec5SDimitry Andric MachineIRBuilder::buildIndirectDbgValue(Register Reg, const MDNode *Variable,
104*0b57cec5SDimitry Andric                                         const MDNode *Expr) {
105*0b57cec5SDimitry Andric   assert(isa<DILocalVariable>(Variable) && "not a variable");
106*0b57cec5SDimitry Andric   assert(cast<DIExpression>(Expr)->isValid() && "not an expression");
107*0b57cec5SDimitry Andric   assert(
108*0b57cec5SDimitry Andric       cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(getDL()) &&
109*0b57cec5SDimitry Andric       "Expected inlined-at fields to agree");
110*0b57cec5SDimitry Andric   return insertInstr(BuildMI(getMF(), getDL(),
111*0b57cec5SDimitry Andric                              getTII().get(TargetOpcode::DBG_VALUE),
112*0b57cec5SDimitry Andric                              /*IsIndirect*/ true, Reg, Variable, Expr));
113*0b57cec5SDimitry Andric }
114*0b57cec5SDimitry Andric 
115*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildFIDbgValue(int FI,
116*0b57cec5SDimitry Andric                                                       const MDNode *Variable,
117*0b57cec5SDimitry Andric                                                       const MDNode *Expr) {
118*0b57cec5SDimitry Andric   assert(isa<DILocalVariable>(Variable) && "not a variable");
119*0b57cec5SDimitry Andric   assert(cast<DIExpression>(Expr)->isValid() && "not an expression");
120*0b57cec5SDimitry Andric   assert(
121*0b57cec5SDimitry Andric       cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(getDL()) &&
122*0b57cec5SDimitry Andric       "Expected inlined-at fields to agree");
123*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::DBG_VALUE)
124*0b57cec5SDimitry Andric       .addFrameIndex(FI)
125*0b57cec5SDimitry Andric       .addImm(0)
126*0b57cec5SDimitry Andric       .addMetadata(Variable)
127*0b57cec5SDimitry Andric       .addMetadata(Expr);
128*0b57cec5SDimitry Andric }
129*0b57cec5SDimitry Andric 
130*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildConstDbgValue(const Constant &C,
131*0b57cec5SDimitry Andric                                                          const MDNode *Variable,
132*0b57cec5SDimitry Andric                                                          const MDNode *Expr) {
133*0b57cec5SDimitry Andric   assert(isa<DILocalVariable>(Variable) && "not a variable");
134*0b57cec5SDimitry Andric   assert(cast<DIExpression>(Expr)->isValid() && "not an expression");
135*0b57cec5SDimitry Andric   assert(
136*0b57cec5SDimitry Andric       cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(getDL()) &&
137*0b57cec5SDimitry Andric       "Expected inlined-at fields to agree");
138*0b57cec5SDimitry Andric   auto MIB = buildInstr(TargetOpcode::DBG_VALUE);
139*0b57cec5SDimitry Andric   if (auto *CI = dyn_cast<ConstantInt>(&C)) {
140*0b57cec5SDimitry Andric     if (CI->getBitWidth() > 64)
141*0b57cec5SDimitry Andric       MIB.addCImm(CI);
142*0b57cec5SDimitry Andric     else
143*0b57cec5SDimitry Andric       MIB.addImm(CI->getZExtValue());
144*0b57cec5SDimitry Andric   } else if (auto *CFP = dyn_cast<ConstantFP>(&C)) {
145*0b57cec5SDimitry Andric     MIB.addFPImm(CFP);
146*0b57cec5SDimitry Andric   } else {
147*0b57cec5SDimitry Andric     // Insert %noreg if we didn't find a usable constant and had to drop it.
148*0b57cec5SDimitry Andric     MIB.addReg(0U);
149*0b57cec5SDimitry Andric   }
150*0b57cec5SDimitry Andric 
151*0b57cec5SDimitry Andric   return MIB.addImm(0).addMetadata(Variable).addMetadata(Expr);
152*0b57cec5SDimitry Andric }
153*0b57cec5SDimitry Andric 
154*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildDbgLabel(const MDNode *Label) {
155*0b57cec5SDimitry Andric   assert(isa<DILabel>(Label) && "not a label");
156*0b57cec5SDimitry Andric   assert(cast<DILabel>(Label)->isValidLocationForIntrinsic(State.DL) &&
157*0b57cec5SDimitry Andric          "Expected inlined-at fields to agree");
158*0b57cec5SDimitry Andric   auto MIB = buildInstr(TargetOpcode::DBG_LABEL);
159*0b57cec5SDimitry Andric 
160*0b57cec5SDimitry Andric   return MIB.addMetadata(Label);
161*0b57cec5SDimitry Andric }
162*0b57cec5SDimitry Andric 
163*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildFrameIndex(const DstOp &Res,
164*0b57cec5SDimitry Andric                                                       int Idx) {
165*0b57cec5SDimitry Andric   assert(Res.getLLTTy(*getMRI()).isPointer() && "invalid operand type");
166*0b57cec5SDimitry Andric   auto MIB = buildInstr(TargetOpcode::G_FRAME_INDEX);
167*0b57cec5SDimitry Andric   Res.addDefToMIB(*getMRI(), MIB);
168*0b57cec5SDimitry Andric   MIB.addFrameIndex(Idx);
169*0b57cec5SDimitry Andric   return MIB;
170*0b57cec5SDimitry Andric }
171*0b57cec5SDimitry Andric 
172*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildGlobalValue(const DstOp &Res,
173*0b57cec5SDimitry Andric                                                        const GlobalValue *GV) {
174*0b57cec5SDimitry Andric   assert(Res.getLLTTy(*getMRI()).isPointer() && "invalid operand type");
175*0b57cec5SDimitry Andric   assert(Res.getLLTTy(*getMRI()).getAddressSpace() ==
176*0b57cec5SDimitry Andric              GV->getType()->getAddressSpace() &&
177*0b57cec5SDimitry Andric          "address space mismatch");
178*0b57cec5SDimitry Andric 
179*0b57cec5SDimitry Andric   auto MIB = buildInstr(TargetOpcode::G_GLOBAL_VALUE);
180*0b57cec5SDimitry Andric   Res.addDefToMIB(*getMRI(), MIB);
181*0b57cec5SDimitry Andric   MIB.addGlobalAddress(GV);
182*0b57cec5SDimitry Andric   return MIB;
183*0b57cec5SDimitry Andric }
184*0b57cec5SDimitry Andric 
185*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildJumpTable(const LLT PtrTy,
186*0b57cec5SDimitry Andric                                                      unsigned JTI) {
187*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_JUMP_TABLE, {PtrTy}, {})
188*0b57cec5SDimitry Andric       .addJumpTableIndex(JTI);
189*0b57cec5SDimitry Andric }
190*0b57cec5SDimitry Andric 
191*0b57cec5SDimitry Andric void MachineIRBuilder::validateBinaryOp(const LLT &Res, const LLT &Op0,
192*0b57cec5SDimitry Andric                                         const LLT &Op1) {
193*0b57cec5SDimitry Andric   assert((Res.isScalar() || Res.isVector()) && "invalid operand type");
194*0b57cec5SDimitry Andric   assert((Res == Op0 && Res == Op1) && "type mismatch");
195*0b57cec5SDimitry Andric }
196*0b57cec5SDimitry Andric 
197*0b57cec5SDimitry Andric void MachineIRBuilder::validateShiftOp(const LLT &Res, const LLT &Op0,
198*0b57cec5SDimitry Andric                                        const LLT &Op1) {
199*0b57cec5SDimitry Andric   assert((Res.isScalar() || Res.isVector()) && "invalid operand type");
200*0b57cec5SDimitry Andric   assert((Res == Op0) && "type mismatch");
201*0b57cec5SDimitry Andric }
202*0b57cec5SDimitry Andric 
203*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildGEP(const DstOp &Res,
204*0b57cec5SDimitry Andric                                                const SrcOp &Op0,
205*0b57cec5SDimitry Andric                                                const SrcOp &Op1) {
206*0b57cec5SDimitry Andric   assert(Res.getLLTTy(*getMRI()).isPointer() &&
207*0b57cec5SDimitry Andric          Res.getLLTTy(*getMRI()) == Op0.getLLTTy(*getMRI()) && "type mismatch");
208*0b57cec5SDimitry Andric   assert(Op1.getLLTTy(*getMRI()).isScalar() && "invalid offset type");
209*0b57cec5SDimitry Andric 
210*0b57cec5SDimitry Andric   auto MIB = buildInstr(TargetOpcode::G_GEP);
211*0b57cec5SDimitry Andric   Res.addDefToMIB(*getMRI(), MIB);
212*0b57cec5SDimitry Andric   Op0.addSrcToMIB(MIB);
213*0b57cec5SDimitry Andric   Op1.addSrcToMIB(MIB);
214*0b57cec5SDimitry Andric   return MIB;
215*0b57cec5SDimitry Andric }
216*0b57cec5SDimitry Andric 
217*0b57cec5SDimitry Andric Optional<MachineInstrBuilder>
218*0b57cec5SDimitry Andric MachineIRBuilder::materializeGEP(Register &Res, Register Op0,
219*0b57cec5SDimitry Andric                                  const LLT &ValueTy, uint64_t Value) {
220*0b57cec5SDimitry Andric   assert(Res == 0 && "Res is a result argument");
221*0b57cec5SDimitry Andric   assert(ValueTy.isScalar()  && "invalid offset type");
222*0b57cec5SDimitry Andric 
223*0b57cec5SDimitry Andric   if (Value == 0) {
224*0b57cec5SDimitry Andric     Res = Op0;
225*0b57cec5SDimitry Andric     return None;
226*0b57cec5SDimitry Andric   }
227*0b57cec5SDimitry Andric 
228*0b57cec5SDimitry Andric   Res = getMRI()->createGenericVirtualRegister(getMRI()->getType(Op0));
229*0b57cec5SDimitry Andric   auto Cst = buildConstant(ValueTy, Value);
230*0b57cec5SDimitry Andric   return buildGEP(Res, Op0, Cst.getReg(0));
231*0b57cec5SDimitry Andric }
232*0b57cec5SDimitry Andric 
233*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildPtrMask(const DstOp &Res,
234*0b57cec5SDimitry Andric                                                    const SrcOp &Op0,
235*0b57cec5SDimitry Andric                                                    uint32_t NumBits) {
236*0b57cec5SDimitry Andric   assert(Res.getLLTTy(*getMRI()).isPointer() &&
237*0b57cec5SDimitry Andric          Res.getLLTTy(*getMRI()) == Op0.getLLTTy(*getMRI()) && "type mismatch");
238*0b57cec5SDimitry Andric 
239*0b57cec5SDimitry Andric   auto MIB = buildInstr(TargetOpcode::G_PTR_MASK);
240*0b57cec5SDimitry Andric   Res.addDefToMIB(*getMRI(), MIB);
241*0b57cec5SDimitry Andric   Op0.addSrcToMIB(MIB);
242*0b57cec5SDimitry Andric   MIB.addImm(NumBits);
243*0b57cec5SDimitry Andric   return MIB;
244*0b57cec5SDimitry Andric }
245*0b57cec5SDimitry Andric 
246*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildBr(MachineBasicBlock &Dest) {
247*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_BR).addMBB(&Dest);
248*0b57cec5SDimitry Andric }
249*0b57cec5SDimitry Andric 
250*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildBrIndirect(Register Tgt) {
251*0b57cec5SDimitry Andric   assert(getMRI()->getType(Tgt).isPointer() && "invalid branch destination");
252*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_BRINDIRECT).addUse(Tgt);
253*0b57cec5SDimitry Andric }
254*0b57cec5SDimitry Andric 
255*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildBrJT(Register TablePtr,
256*0b57cec5SDimitry Andric                                                 unsigned JTI,
257*0b57cec5SDimitry Andric                                                 Register IndexReg) {
258*0b57cec5SDimitry Andric   assert(getMRI()->getType(TablePtr).isPointer() &&
259*0b57cec5SDimitry Andric          "Table reg must be a pointer");
260*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_BRJT)
261*0b57cec5SDimitry Andric       .addUse(TablePtr)
262*0b57cec5SDimitry Andric       .addJumpTableIndex(JTI)
263*0b57cec5SDimitry Andric       .addUse(IndexReg);
264*0b57cec5SDimitry Andric }
265*0b57cec5SDimitry Andric 
266*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildCopy(const DstOp &Res,
267*0b57cec5SDimitry Andric                                                 const SrcOp &Op) {
268*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::COPY, Res, Op);
269*0b57cec5SDimitry Andric }
270*0b57cec5SDimitry Andric 
271*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildConstant(const DstOp &Res,
272*0b57cec5SDimitry Andric                                                     const ConstantInt &Val) {
273*0b57cec5SDimitry Andric   LLT Ty = Res.getLLTTy(*getMRI());
274*0b57cec5SDimitry Andric   LLT EltTy = Ty.getScalarType();
275*0b57cec5SDimitry Andric   assert(EltTy.getScalarSizeInBits() == Val.getBitWidth() &&
276*0b57cec5SDimitry Andric          "creating constant with the wrong size");
277*0b57cec5SDimitry Andric 
278*0b57cec5SDimitry Andric   if (Ty.isVector()) {
279*0b57cec5SDimitry Andric     auto Const = buildInstr(TargetOpcode::G_CONSTANT)
280*0b57cec5SDimitry Andric     .addDef(getMRI()->createGenericVirtualRegister(EltTy))
281*0b57cec5SDimitry Andric     .addCImm(&Val);
282*0b57cec5SDimitry Andric     return buildSplatVector(Res, Const);
283*0b57cec5SDimitry Andric   }
284*0b57cec5SDimitry Andric 
285*0b57cec5SDimitry Andric   auto Const = buildInstr(TargetOpcode::G_CONSTANT);
286*0b57cec5SDimitry Andric   Res.addDefToMIB(*getMRI(), Const);
287*0b57cec5SDimitry Andric   Const.addCImm(&Val);
288*0b57cec5SDimitry Andric   return Const;
289*0b57cec5SDimitry Andric }
290*0b57cec5SDimitry Andric 
291*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildConstant(const DstOp &Res,
292*0b57cec5SDimitry Andric                                                     int64_t Val) {
293*0b57cec5SDimitry Andric   auto IntN = IntegerType::get(getMF().getFunction().getContext(),
294*0b57cec5SDimitry Andric                                Res.getLLTTy(*getMRI()).getScalarSizeInBits());
295*0b57cec5SDimitry Andric   ConstantInt *CI = ConstantInt::get(IntN, Val, true);
296*0b57cec5SDimitry Andric   return buildConstant(Res, *CI);
297*0b57cec5SDimitry Andric }
298*0b57cec5SDimitry Andric 
299*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildFConstant(const DstOp &Res,
300*0b57cec5SDimitry Andric                                                      const ConstantFP &Val) {
301*0b57cec5SDimitry Andric   LLT Ty = Res.getLLTTy(*getMRI());
302*0b57cec5SDimitry Andric   LLT EltTy = Ty.getScalarType();
303*0b57cec5SDimitry Andric 
304*0b57cec5SDimitry Andric   assert(APFloat::getSizeInBits(Val.getValueAPF().getSemantics())
305*0b57cec5SDimitry Andric          == EltTy.getSizeInBits() &&
306*0b57cec5SDimitry Andric          "creating fconstant with the wrong size");
307*0b57cec5SDimitry Andric 
308*0b57cec5SDimitry Andric   assert(!Ty.isPointer() && "invalid operand type");
309*0b57cec5SDimitry Andric 
310*0b57cec5SDimitry Andric   if (Ty.isVector()) {
311*0b57cec5SDimitry Andric     auto Const = buildInstr(TargetOpcode::G_FCONSTANT)
312*0b57cec5SDimitry Andric     .addDef(getMRI()->createGenericVirtualRegister(EltTy))
313*0b57cec5SDimitry Andric     .addFPImm(&Val);
314*0b57cec5SDimitry Andric 
315*0b57cec5SDimitry Andric     return buildSplatVector(Res, Const);
316*0b57cec5SDimitry Andric   }
317*0b57cec5SDimitry Andric 
318*0b57cec5SDimitry Andric   auto Const = buildInstr(TargetOpcode::G_FCONSTANT);
319*0b57cec5SDimitry Andric   Res.addDefToMIB(*getMRI(), Const);
320*0b57cec5SDimitry Andric   Const.addFPImm(&Val);
321*0b57cec5SDimitry Andric   return Const;
322*0b57cec5SDimitry Andric }
323*0b57cec5SDimitry Andric 
324*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildConstant(const DstOp &Res,
325*0b57cec5SDimitry Andric                                                     const APInt &Val) {
326*0b57cec5SDimitry Andric   ConstantInt *CI = ConstantInt::get(getMF().getFunction().getContext(), Val);
327*0b57cec5SDimitry Andric   return buildConstant(Res, *CI);
328*0b57cec5SDimitry Andric }
329*0b57cec5SDimitry Andric 
330*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildFConstant(const DstOp &Res,
331*0b57cec5SDimitry Andric                                                      double Val) {
332*0b57cec5SDimitry Andric   LLT DstTy = Res.getLLTTy(*getMRI());
333*0b57cec5SDimitry Andric   auto &Ctx = getMF().getFunction().getContext();
334*0b57cec5SDimitry Andric   auto *CFP =
335*0b57cec5SDimitry Andric       ConstantFP::get(Ctx, getAPFloatFromSize(Val, DstTy.getScalarSizeInBits()));
336*0b57cec5SDimitry Andric   return buildFConstant(Res, *CFP);
337*0b57cec5SDimitry Andric }
338*0b57cec5SDimitry Andric 
339*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildFConstant(const DstOp &Res,
340*0b57cec5SDimitry Andric                                                      const APFloat &Val) {
341*0b57cec5SDimitry Andric   auto &Ctx = getMF().getFunction().getContext();
342*0b57cec5SDimitry Andric   auto *CFP = ConstantFP::get(Ctx, Val);
343*0b57cec5SDimitry Andric   return buildFConstant(Res, *CFP);
344*0b57cec5SDimitry Andric }
345*0b57cec5SDimitry Andric 
346*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildBrCond(Register Tst,
347*0b57cec5SDimitry Andric                                                   MachineBasicBlock &Dest) {
348*0b57cec5SDimitry Andric   assert(getMRI()->getType(Tst).isScalar() && "invalid operand type");
349*0b57cec5SDimitry Andric 
350*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_BRCOND).addUse(Tst).addMBB(&Dest);
351*0b57cec5SDimitry Andric }
352*0b57cec5SDimitry Andric 
353*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildLoad(const DstOp &Res,
354*0b57cec5SDimitry Andric                                                 const SrcOp &Addr,
355*0b57cec5SDimitry Andric                                                 MachineMemOperand &MMO) {
356*0b57cec5SDimitry Andric   return buildLoadInstr(TargetOpcode::G_LOAD, Res, Addr, MMO);
357*0b57cec5SDimitry Andric }
358*0b57cec5SDimitry Andric 
359*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildLoadInstr(unsigned Opcode,
360*0b57cec5SDimitry Andric                                                      const DstOp &Res,
361*0b57cec5SDimitry Andric                                                      const SrcOp &Addr,
362*0b57cec5SDimitry Andric                                                      MachineMemOperand &MMO) {
363*0b57cec5SDimitry Andric   assert(Res.getLLTTy(*getMRI()).isValid() && "invalid operand type");
364*0b57cec5SDimitry Andric   assert(Addr.getLLTTy(*getMRI()).isPointer() && "invalid operand type");
365*0b57cec5SDimitry Andric 
366*0b57cec5SDimitry Andric   auto MIB = buildInstr(Opcode);
367*0b57cec5SDimitry Andric   Res.addDefToMIB(*getMRI(), MIB);
368*0b57cec5SDimitry Andric   Addr.addSrcToMIB(MIB);
369*0b57cec5SDimitry Andric   MIB.addMemOperand(&MMO);
370*0b57cec5SDimitry Andric   return MIB;
371*0b57cec5SDimitry Andric }
372*0b57cec5SDimitry Andric 
373*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildStore(const SrcOp &Val,
374*0b57cec5SDimitry Andric                                                  const SrcOp &Addr,
375*0b57cec5SDimitry Andric                                                  MachineMemOperand &MMO) {
376*0b57cec5SDimitry Andric   assert(Val.getLLTTy(*getMRI()).isValid() && "invalid operand type");
377*0b57cec5SDimitry Andric   assert(Addr.getLLTTy(*getMRI()).isPointer() && "invalid operand type");
378*0b57cec5SDimitry Andric 
379*0b57cec5SDimitry Andric   auto MIB = buildInstr(TargetOpcode::G_STORE);
380*0b57cec5SDimitry Andric   Val.addSrcToMIB(MIB);
381*0b57cec5SDimitry Andric   Addr.addSrcToMIB(MIB);
382*0b57cec5SDimitry Andric   MIB.addMemOperand(&MMO);
383*0b57cec5SDimitry Andric   return MIB;
384*0b57cec5SDimitry Andric }
385*0b57cec5SDimitry Andric 
386*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildUAddo(const DstOp &Res,
387*0b57cec5SDimitry Andric                                                  const DstOp &CarryOut,
388*0b57cec5SDimitry Andric                                                  const SrcOp &Op0,
389*0b57cec5SDimitry Andric                                                  const SrcOp &Op1) {
390*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_UADDO, {Res, CarryOut}, {Op0, Op1});
391*0b57cec5SDimitry Andric }
392*0b57cec5SDimitry Andric 
393*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildUAdde(const DstOp &Res,
394*0b57cec5SDimitry Andric                                                  const DstOp &CarryOut,
395*0b57cec5SDimitry Andric                                                  const SrcOp &Op0,
396*0b57cec5SDimitry Andric                                                  const SrcOp &Op1,
397*0b57cec5SDimitry Andric                                                  const SrcOp &CarryIn) {
398*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_UADDE, {Res, CarryOut},
399*0b57cec5SDimitry Andric                     {Op0, Op1, CarryIn});
400*0b57cec5SDimitry Andric }
401*0b57cec5SDimitry Andric 
402*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildAnyExt(const DstOp &Res,
403*0b57cec5SDimitry Andric                                                   const SrcOp &Op) {
404*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_ANYEXT, Res, Op);
405*0b57cec5SDimitry Andric }
406*0b57cec5SDimitry Andric 
407*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildSExt(const DstOp &Res,
408*0b57cec5SDimitry Andric                                                 const SrcOp &Op) {
409*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_SEXT, Res, Op);
410*0b57cec5SDimitry Andric }
411*0b57cec5SDimitry Andric 
412*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildZExt(const DstOp &Res,
413*0b57cec5SDimitry Andric                                                 const SrcOp &Op) {
414*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_ZEXT, Res, Op);
415*0b57cec5SDimitry Andric }
416*0b57cec5SDimitry Andric 
417*0b57cec5SDimitry Andric unsigned MachineIRBuilder::getBoolExtOp(bool IsVec, bool IsFP) const {
418*0b57cec5SDimitry Andric   const auto *TLI = getMF().getSubtarget().getTargetLowering();
419*0b57cec5SDimitry Andric   switch (TLI->getBooleanContents(IsVec, IsFP)) {
420*0b57cec5SDimitry Andric   case TargetLoweringBase::ZeroOrNegativeOneBooleanContent:
421*0b57cec5SDimitry Andric     return TargetOpcode::G_SEXT;
422*0b57cec5SDimitry Andric   case TargetLoweringBase::ZeroOrOneBooleanContent:
423*0b57cec5SDimitry Andric     return TargetOpcode::G_ZEXT;
424*0b57cec5SDimitry Andric   default:
425*0b57cec5SDimitry Andric     return TargetOpcode::G_ANYEXT;
426*0b57cec5SDimitry Andric   }
427*0b57cec5SDimitry Andric }
428*0b57cec5SDimitry Andric 
429*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildBoolExt(const DstOp &Res,
430*0b57cec5SDimitry Andric                                                    const SrcOp &Op,
431*0b57cec5SDimitry Andric                                                    bool IsFP) {
432*0b57cec5SDimitry Andric   unsigned ExtOp = getBoolExtOp(getMRI()->getType(Op.getReg()).isVector(), IsFP);
433*0b57cec5SDimitry Andric   return buildInstr(ExtOp, Res, Op);
434*0b57cec5SDimitry Andric }
435*0b57cec5SDimitry Andric 
436*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildExtOrTrunc(unsigned ExtOpc,
437*0b57cec5SDimitry Andric                                                       const DstOp &Res,
438*0b57cec5SDimitry Andric                                                       const SrcOp &Op) {
439*0b57cec5SDimitry Andric   assert((TargetOpcode::G_ANYEXT == ExtOpc || TargetOpcode::G_ZEXT == ExtOpc ||
440*0b57cec5SDimitry Andric           TargetOpcode::G_SEXT == ExtOpc) &&
441*0b57cec5SDimitry Andric          "Expecting Extending Opc");
442*0b57cec5SDimitry Andric   assert(Res.getLLTTy(*getMRI()).isScalar() ||
443*0b57cec5SDimitry Andric          Res.getLLTTy(*getMRI()).isVector());
444*0b57cec5SDimitry Andric   assert(Res.getLLTTy(*getMRI()).isScalar() ==
445*0b57cec5SDimitry Andric          Op.getLLTTy(*getMRI()).isScalar());
446*0b57cec5SDimitry Andric 
447*0b57cec5SDimitry Andric   unsigned Opcode = TargetOpcode::COPY;
448*0b57cec5SDimitry Andric   if (Res.getLLTTy(*getMRI()).getSizeInBits() >
449*0b57cec5SDimitry Andric       Op.getLLTTy(*getMRI()).getSizeInBits())
450*0b57cec5SDimitry Andric     Opcode = ExtOpc;
451*0b57cec5SDimitry Andric   else if (Res.getLLTTy(*getMRI()).getSizeInBits() <
452*0b57cec5SDimitry Andric            Op.getLLTTy(*getMRI()).getSizeInBits())
453*0b57cec5SDimitry Andric     Opcode = TargetOpcode::G_TRUNC;
454*0b57cec5SDimitry Andric   else
455*0b57cec5SDimitry Andric     assert(Res.getLLTTy(*getMRI()) == Op.getLLTTy(*getMRI()));
456*0b57cec5SDimitry Andric 
457*0b57cec5SDimitry Andric   return buildInstr(Opcode, Res, Op);
458*0b57cec5SDimitry Andric }
459*0b57cec5SDimitry Andric 
460*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildSExtOrTrunc(const DstOp &Res,
461*0b57cec5SDimitry Andric                                                        const SrcOp &Op) {
462*0b57cec5SDimitry Andric   return buildExtOrTrunc(TargetOpcode::G_SEXT, Res, Op);
463*0b57cec5SDimitry Andric }
464*0b57cec5SDimitry Andric 
465*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildZExtOrTrunc(const DstOp &Res,
466*0b57cec5SDimitry Andric                                                        const SrcOp &Op) {
467*0b57cec5SDimitry Andric   return buildExtOrTrunc(TargetOpcode::G_ZEXT, Res, Op);
468*0b57cec5SDimitry Andric }
469*0b57cec5SDimitry Andric 
470*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildAnyExtOrTrunc(const DstOp &Res,
471*0b57cec5SDimitry Andric                                                          const SrcOp &Op) {
472*0b57cec5SDimitry Andric   return buildExtOrTrunc(TargetOpcode::G_ANYEXT, Res, Op);
473*0b57cec5SDimitry Andric }
474*0b57cec5SDimitry Andric 
475*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildCast(const DstOp &Dst,
476*0b57cec5SDimitry Andric                                                 const SrcOp &Src) {
477*0b57cec5SDimitry Andric   LLT SrcTy = Src.getLLTTy(*getMRI());
478*0b57cec5SDimitry Andric   LLT DstTy = Dst.getLLTTy(*getMRI());
479*0b57cec5SDimitry Andric   if (SrcTy == DstTy)
480*0b57cec5SDimitry Andric     return buildCopy(Dst, Src);
481*0b57cec5SDimitry Andric 
482*0b57cec5SDimitry Andric   unsigned Opcode;
483*0b57cec5SDimitry Andric   if (SrcTy.isPointer() && DstTy.isScalar())
484*0b57cec5SDimitry Andric     Opcode = TargetOpcode::G_PTRTOINT;
485*0b57cec5SDimitry Andric   else if (DstTy.isPointer() && SrcTy.isScalar())
486*0b57cec5SDimitry Andric     Opcode = TargetOpcode::G_INTTOPTR;
487*0b57cec5SDimitry Andric   else {
488*0b57cec5SDimitry Andric     assert(!SrcTy.isPointer() && !DstTy.isPointer() && "n G_ADDRCAST yet");
489*0b57cec5SDimitry Andric     Opcode = TargetOpcode::G_BITCAST;
490*0b57cec5SDimitry Andric   }
491*0b57cec5SDimitry Andric 
492*0b57cec5SDimitry Andric   return buildInstr(Opcode, Dst, Src);
493*0b57cec5SDimitry Andric }
494*0b57cec5SDimitry Andric 
495*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildExtract(const DstOp &Dst,
496*0b57cec5SDimitry Andric                                                    const SrcOp &Src,
497*0b57cec5SDimitry Andric                                                    uint64_t Index) {
498*0b57cec5SDimitry Andric   LLT SrcTy = Src.getLLTTy(*getMRI());
499*0b57cec5SDimitry Andric   LLT DstTy = Dst.getLLTTy(*getMRI());
500*0b57cec5SDimitry Andric 
501*0b57cec5SDimitry Andric #ifndef NDEBUG
502*0b57cec5SDimitry Andric   assert(SrcTy.isValid() && "invalid operand type");
503*0b57cec5SDimitry Andric   assert(DstTy.isValid() && "invalid operand type");
504*0b57cec5SDimitry Andric   assert(Index + DstTy.getSizeInBits() <= SrcTy.getSizeInBits() &&
505*0b57cec5SDimitry Andric          "extracting off end of register");
506*0b57cec5SDimitry Andric #endif
507*0b57cec5SDimitry Andric 
508*0b57cec5SDimitry Andric   if (DstTy.getSizeInBits() == SrcTy.getSizeInBits()) {
509*0b57cec5SDimitry Andric     assert(Index == 0 && "insertion past the end of a register");
510*0b57cec5SDimitry Andric     return buildCast(Dst, Src);
511*0b57cec5SDimitry Andric   }
512*0b57cec5SDimitry Andric 
513*0b57cec5SDimitry Andric   auto Extract = buildInstr(TargetOpcode::G_EXTRACT);
514*0b57cec5SDimitry Andric   Dst.addDefToMIB(*getMRI(), Extract);
515*0b57cec5SDimitry Andric   Src.addSrcToMIB(Extract);
516*0b57cec5SDimitry Andric   Extract.addImm(Index);
517*0b57cec5SDimitry Andric   return Extract;
518*0b57cec5SDimitry Andric }
519*0b57cec5SDimitry Andric 
520*0b57cec5SDimitry Andric void MachineIRBuilder::buildSequence(Register Res, ArrayRef<Register> Ops,
521*0b57cec5SDimitry Andric                                      ArrayRef<uint64_t> Indices) {
522*0b57cec5SDimitry Andric #ifndef NDEBUG
523*0b57cec5SDimitry Andric   assert(Ops.size() == Indices.size() && "incompatible args");
524*0b57cec5SDimitry Andric   assert(!Ops.empty() && "invalid trivial sequence");
525*0b57cec5SDimitry Andric   assert(std::is_sorted(Indices.begin(), Indices.end()) &&
526*0b57cec5SDimitry Andric          "sequence offsets must be in ascending order");
527*0b57cec5SDimitry Andric 
528*0b57cec5SDimitry Andric   assert(getMRI()->getType(Res).isValid() && "invalid operand type");
529*0b57cec5SDimitry Andric   for (auto Op : Ops)
530*0b57cec5SDimitry Andric     assert(getMRI()->getType(Op).isValid() && "invalid operand type");
531*0b57cec5SDimitry Andric #endif
532*0b57cec5SDimitry Andric 
533*0b57cec5SDimitry Andric   LLT ResTy = getMRI()->getType(Res);
534*0b57cec5SDimitry Andric   LLT OpTy = getMRI()->getType(Ops[0]);
535*0b57cec5SDimitry Andric   unsigned OpSize = OpTy.getSizeInBits();
536*0b57cec5SDimitry Andric   bool MaybeMerge = true;
537*0b57cec5SDimitry Andric   for (unsigned i = 0; i < Ops.size(); ++i) {
538*0b57cec5SDimitry Andric     if (getMRI()->getType(Ops[i]) != OpTy || Indices[i] != i * OpSize) {
539*0b57cec5SDimitry Andric       MaybeMerge = false;
540*0b57cec5SDimitry Andric       break;
541*0b57cec5SDimitry Andric     }
542*0b57cec5SDimitry Andric   }
543*0b57cec5SDimitry Andric 
544*0b57cec5SDimitry Andric   if (MaybeMerge && Ops.size() * OpSize == ResTy.getSizeInBits()) {
545*0b57cec5SDimitry Andric     buildMerge(Res, Ops);
546*0b57cec5SDimitry Andric     return;
547*0b57cec5SDimitry Andric   }
548*0b57cec5SDimitry Andric 
549*0b57cec5SDimitry Andric   Register ResIn = getMRI()->createGenericVirtualRegister(ResTy);
550*0b57cec5SDimitry Andric   buildUndef(ResIn);
551*0b57cec5SDimitry Andric 
552*0b57cec5SDimitry Andric   for (unsigned i = 0; i < Ops.size(); ++i) {
553*0b57cec5SDimitry Andric     Register ResOut = i + 1 == Ops.size()
554*0b57cec5SDimitry Andric                           ? Res
555*0b57cec5SDimitry Andric                           : getMRI()->createGenericVirtualRegister(ResTy);
556*0b57cec5SDimitry Andric     buildInsert(ResOut, ResIn, Ops[i], Indices[i]);
557*0b57cec5SDimitry Andric     ResIn = ResOut;
558*0b57cec5SDimitry Andric   }
559*0b57cec5SDimitry Andric }
560*0b57cec5SDimitry Andric 
561*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildUndef(const DstOp &Res) {
562*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_IMPLICIT_DEF, {Res}, {});
563*0b57cec5SDimitry Andric }
564*0b57cec5SDimitry Andric 
565*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildMerge(const DstOp &Res,
566*0b57cec5SDimitry Andric                                                  ArrayRef<Register> Ops) {
567*0b57cec5SDimitry Andric   // Unfortunately to convert from ArrayRef<LLT> to ArrayRef<SrcOp>,
568*0b57cec5SDimitry Andric   // we need some temporary storage for the DstOp objects. Here we use a
569*0b57cec5SDimitry Andric   // sufficiently large SmallVector to not go through the heap.
570*0b57cec5SDimitry Andric   SmallVector<SrcOp, 8> TmpVec(Ops.begin(), Ops.end());
571*0b57cec5SDimitry Andric   assert(TmpVec.size() > 1);
572*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_MERGE_VALUES, Res, TmpVec);
573*0b57cec5SDimitry Andric }
574*0b57cec5SDimitry Andric 
575*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildUnmerge(ArrayRef<LLT> Res,
576*0b57cec5SDimitry Andric                                                    const SrcOp &Op) {
577*0b57cec5SDimitry Andric   // Unfortunately to convert from ArrayRef<LLT> to ArrayRef<DstOp>,
578*0b57cec5SDimitry Andric   // we need some temporary storage for the DstOp objects. Here we use a
579*0b57cec5SDimitry Andric   // sufficiently large SmallVector to not go through the heap.
580*0b57cec5SDimitry Andric   SmallVector<DstOp, 8> TmpVec(Res.begin(), Res.end());
581*0b57cec5SDimitry Andric   assert(TmpVec.size() > 1);
582*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_UNMERGE_VALUES, TmpVec, Op);
583*0b57cec5SDimitry Andric }
584*0b57cec5SDimitry Andric 
585*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildUnmerge(LLT Res,
586*0b57cec5SDimitry Andric                                                    const SrcOp &Op) {
587*0b57cec5SDimitry Andric   unsigned NumReg = Op.getLLTTy(*getMRI()).getSizeInBits() / Res.getSizeInBits();
588*0b57cec5SDimitry Andric   SmallVector<Register, 8> TmpVec;
589*0b57cec5SDimitry Andric   for (unsigned I = 0; I != NumReg; ++I)
590*0b57cec5SDimitry Andric     TmpVec.push_back(getMRI()->createGenericVirtualRegister(Res));
591*0b57cec5SDimitry Andric   return buildUnmerge(TmpVec, Op);
592*0b57cec5SDimitry Andric }
593*0b57cec5SDimitry Andric 
594*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildUnmerge(ArrayRef<Register> Res,
595*0b57cec5SDimitry Andric                                                    const SrcOp &Op) {
596*0b57cec5SDimitry Andric   // Unfortunately to convert from ArrayRef<Register> to ArrayRef<DstOp>,
597*0b57cec5SDimitry Andric   // we need some temporary storage for the DstOp objects. Here we use a
598*0b57cec5SDimitry Andric   // sufficiently large SmallVector to not go through the heap.
599*0b57cec5SDimitry Andric   SmallVector<DstOp, 8> TmpVec(Res.begin(), Res.end());
600*0b57cec5SDimitry Andric   assert(TmpVec.size() > 1);
601*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_UNMERGE_VALUES, TmpVec, Op);
602*0b57cec5SDimitry Andric }
603*0b57cec5SDimitry Andric 
604*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildBuildVector(const DstOp &Res,
605*0b57cec5SDimitry Andric                                                        ArrayRef<Register> Ops) {
606*0b57cec5SDimitry Andric   // Unfortunately to convert from ArrayRef<Register> to ArrayRef<SrcOp>,
607*0b57cec5SDimitry Andric   // we need some temporary storage for the DstOp objects. Here we use a
608*0b57cec5SDimitry Andric   // sufficiently large SmallVector to not go through the heap.
609*0b57cec5SDimitry Andric   SmallVector<SrcOp, 8> TmpVec(Ops.begin(), Ops.end());
610*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_BUILD_VECTOR, Res, TmpVec);
611*0b57cec5SDimitry Andric }
612*0b57cec5SDimitry Andric 
613*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildSplatVector(const DstOp &Res,
614*0b57cec5SDimitry Andric                                                        const SrcOp &Src) {
615*0b57cec5SDimitry Andric   SmallVector<SrcOp, 8> TmpVec(Res.getLLTTy(*getMRI()).getNumElements(), Src);
616*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_BUILD_VECTOR, Res, TmpVec);
617*0b57cec5SDimitry Andric }
618*0b57cec5SDimitry Andric 
619*0b57cec5SDimitry Andric MachineInstrBuilder
620*0b57cec5SDimitry Andric MachineIRBuilder::buildBuildVectorTrunc(const DstOp &Res,
621*0b57cec5SDimitry Andric                                         ArrayRef<Register> Ops) {
622*0b57cec5SDimitry Andric   // Unfortunately to convert from ArrayRef<Register> to ArrayRef<SrcOp>,
623*0b57cec5SDimitry Andric   // we need some temporary storage for the DstOp objects. Here we use a
624*0b57cec5SDimitry Andric   // sufficiently large SmallVector to not go through the heap.
625*0b57cec5SDimitry Andric   SmallVector<SrcOp, 8> TmpVec(Ops.begin(), Ops.end());
626*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_BUILD_VECTOR_TRUNC, Res, TmpVec);
627*0b57cec5SDimitry Andric }
628*0b57cec5SDimitry Andric 
629*0b57cec5SDimitry Andric MachineInstrBuilder
630*0b57cec5SDimitry Andric MachineIRBuilder::buildConcatVectors(const DstOp &Res, ArrayRef<Register> Ops) {
631*0b57cec5SDimitry Andric   // Unfortunately to convert from ArrayRef<Register> to ArrayRef<SrcOp>,
632*0b57cec5SDimitry Andric   // we need some temporary storage for the DstOp objects. Here we use a
633*0b57cec5SDimitry Andric   // sufficiently large SmallVector to not go through the heap.
634*0b57cec5SDimitry Andric   SmallVector<SrcOp, 8> TmpVec(Ops.begin(), Ops.end());
635*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_CONCAT_VECTORS, Res, TmpVec);
636*0b57cec5SDimitry Andric }
637*0b57cec5SDimitry Andric 
638*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildInsert(Register Res, Register Src,
639*0b57cec5SDimitry Andric                                                   Register Op, unsigned Index) {
640*0b57cec5SDimitry Andric   assert(Index + getMRI()->getType(Op).getSizeInBits() <=
641*0b57cec5SDimitry Andric              getMRI()->getType(Res).getSizeInBits() &&
642*0b57cec5SDimitry Andric          "insertion past the end of a register");
643*0b57cec5SDimitry Andric 
644*0b57cec5SDimitry Andric   if (getMRI()->getType(Res).getSizeInBits() ==
645*0b57cec5SDimitry Andric       getMRI()->getType(Op).getSizeInBits()) {
646*0b57cec5SDimitry Andric     return buildCast(Res, Op);
647*0b57cec5SDimitry Andric   }
648*0b57cec5SDimitry Andric 
649*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_INSERT)
650*0b57cec5SDimitry Andric       .addDef(Res)
651*0b57cec5SDimitry Andric       .addUse(Src)
652*0b57cec5SDimitry Andric       .addUse(Op)
653*0b57cec5SDimitry Andric       .addImm(Index);
654*0b57cec5SDimitry Andric }
655*0b57cec5SDimitry Andric 
656*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildIntrinsic(Intrinsic::ID ID,
657*0b57cec5SDimitry Andric                                                      ArrayRef<Register> ResultRegs,
658*0b57cec5SDimitry Andric                                                      bool HasSideEffects) {
659*0b57cec5SDimitry Andric   auto MIB =
660*0b57cec5SDimitry Andric       buildInstr(HasSideEffects ? TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS
661*0b57cec5SDimitry Andric                                 : TargetOpcode::G_INTRINSIC);
662*0b57cec5SDimitry Andric   for (unsigned ResultReg : ResultRegs)
663*0b57cec5SDimitry Andric     MIB.addDef(ResultReg);
664*0b57cec5SDimitry Andric   MIB.addIntrinsicID(ID);
665*0b57cec5SDimitry Andric   return MIB;
666*0b57cec5SDimitry Andric }
667*0b57cec5SDimitry Andric 
668*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildIntrinsic(Intrinsic::ID ID,
669*0b57cec5SDimitry Andric                                                      ArrayRef<DstOp> Results,
670*0b57cec5SDimitry Andric                                                      bool HasSideEffects) {
671*0b57cec5SDimitry Andric   auto MIB =
672*0b57cec5SDimitry Andric       buildInstr(HasSideEffects ? TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS
673*0b57cec5SDimitry Andric                                 : TargetOpcode::G_INTRINSIC);
674*0b57cec5SDimitry Andric   for (DstOp Result : Results)
675*0b57cec5SDimitry Andric     Result.addDefToMIB(*getMRI(), MIB);
676*0b57cec5SDimitry Andric   MIB.addIntrinsicID(ID);
677*0b57cec5SDimitry Andric   return MIB;
678*0b57cec5SDimitry Andric }
679*0b57cec5SDimitry Andric 
680*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildTrunc(const DstOp &Res,
681*0b57cec5SDimitry Andric                                                  const SrcOp &Op) {
682*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_TRUNC, Res, Op);
683*0b57cec5SDimitry Andric }
684*0b57cec5SDimitry Andric 
685*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildFPTrunc(const DstOp &Res,
686*0b57cec5SDimitry Andric                                                    const SrcOp &Op) {
687*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_FPTRUNC, Res, Op);
688*0b57cec5SDimitry Andric }
689*0b57cec5SDimitry Andric 
690*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildICmp(CmpInst::Predicate Pred,
691*0b57cec5SDimitry Andric                                                 const DstOp &Res,
692*0b57cec5SDimitry Andric                                                 const SrcOp &Op0,
693*0b57cec5SDimitry Andric                                                 const SrcOp &Op1) {
694*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_ICMP, Res, {Pred, Op0, Op1});
695*0b57cec5SDimitry Andric }
696*0b57cec5SDimitry Andric 
697*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildFCmp(CmpInst::Predicate Pred,
698*0b57cec5SDimitry Andric                                                 const DstOp &Res,
699*0b57cec5SDimitry Andric                                                 const SrcOp &Op0,
700*0b57cec5SDimitry Andric                                                 const SrcOp &Op1) {
701*0b57cec5SDimitry Andric 
702*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_FCMP, Res, {Pred, Op0, Op1});
703*0b57cec5SDimitry Andric }
704*0b57cec5SDimitry Andric 
705*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildSelect(const DstOp &Res,
706*0b57cec5SDimitry Andric                                                   const SrcOp &Tst,
707*0b57cec5SDimitry Andric                                                   const SrcOp &Op0,
708*0b57cec5SDimitry Andric                                                   const SrcOp &Op1) {
709*0b57cec5SDimitry Andric 
710*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_SELECT, {Res}, {Tst, Op0, Op1});
711*0b57cec5SDimitry Andric }
712*0b57cec5SDimitry Andric 
713*0b57cec5SDimitry Andric MachineInstrBuilder
714*0b57cec5SDimitry Andric MachineIRBuilder::buildInsertVectorElement(const DstOp &Res, const SrcOp &Val,
715*0b57cec5SDimitry Andric                                            const SrcOp &Elt, const SrcOp &Idx) {
716*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_INSERT_VECTOR_ELT, Res, {Val, Elt, Idx});
717*0b57cec5SDimitry Andric }
718*0b57cec5SDimitry Andric 
719*0b57cec5SDimitry Andric MachineInstrBuilder
720*0b57cec5SDimitry Andric MachineIRBuilder::buildExtractVectorElement(const DstOp &Res, const SrcOp &Val,
721*0b57cec5SDimitry Andric                                             const SrcOp &Idx) {
722*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_EXTRACT_VECTOR_ELT, Res, {Val, Idx});
723*0b57cec5SDimitry Andric }
724*0b57cec5SDimitry Andric 
725*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildAtomicCmpXchgWithSuccess(
726*0b57cec5SDimitry Andric     Register OldValRes, Register SuccessRes, Register Addr, Register CmpVal,
727*0b57cec5SDimitry Andric     Register NewVal, MachineMemOperand &MMO) {
728*0b57cec5SDimitry Andric #ifndef NDEBUG
729*0b57cec5SDimitry Andric   LLT OldValResTy = getMRI()->getType(OldValRes);
730*0b57cec5SDimitry Andric   LLT SuccessResTy = getMRI()->getType(SuccessRes);
731*0b57cec5SDimitry Andric   LLT AddrTy = getMRI()->getType(Addr);
732*0b57cec5SDimitry Andric   LLT CmpValTy = getMRI()->getType(CmpVal);
733*0b57cec5SDimitry Andric   LLT NewValTy = getMRI()->getType(NewVal);
734*0b57cec5SDimitry Andric   assert(OldValResTy.isScalar() && "invalid operand type");
735*0b57cec5SDimitry Andric   assert(SuccessResTy.isScalar() && "invalid operand type");
736*0b57cec5SDimitry Andric   assert(AddrTy.isPointer() && "invalid operand type");
737*0b57cec5SDimitry Andric   assert(CmpValTy.isValid() && "invalid operand type");
738*0b57cec5SDimitry Andric   assert(NewValTy.isValid() && "invalid operand type");
739*0b57cec5SDimitry Andric   assert(OldValResTy == CmpValTy && "type mismatch");
740*0b57cec5SDimitry Andric   assert(OldValResTy == NewValTy && "type mismatch");
741*0b57cec5SDimitry Andric #endif
742*0b57cec5SDimitry Andric 
743*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_ATOMIC_CMPXCHG_WITH_SUCCESS)
744*0b57cec5SDimitry Andric       .addDef(OldValRes)
745*0b57cec5SDimitry Andric       .addDef(SuccessRes)
746*0b57cec5SDimitry Andric       .addUse(Addr)
747*0b57cec5SDimitry Andric       .addUse(CmpVal)
748*0b57cec5SDimitry Andric       .addUse(NewVal)
749*0b57cec5SDimitry Andric       .addMemOperand(&MMO);
750*0b57cec5SDimitry Andric }
751*0b57cec5SDimitry Andric 
752*0b57cec5SDimitry Andric MachineInstrBuilder
753*0b57cec5SDimitry Andric MachineIRBuilder::buildAtomicCmpXchg(Register OldValRes, Register Addr,
754*0b57cec5SDimitry Andric                                      Register CmpVal, Register NewVal,
755*0b57cec5SDimitry Andric                                      MachineMemOperand &MMO) {
756*0b57cec5SDimitry Andric #ifndef NDEBUG
757*0b57cec5SDimitry Andric   LLT OldValResTy = getMRI()->getType(OldValRes);
758*0b57cec5SDimitry Andric   LLT AddrTy = getMRI()->getType(Addr);
759*0b57cec5SDimitry Andric   LLT CmpValTy = getMRI()->getType(CmpVal);
760*0b57cec5SDimitry Andric   LLT NewValTy = getMRI()->getType(NewVal);
761*0b57cec5SDimitry Andric   assert(OldValResTy.isScalar() && "invalid operand type");
762*0b57cec5SDimitry Andric   assert(AddrTy.isPointer() && "invalid operand type");
763*0b57cec5SDimitry Andric   assert(CmpValTy.isValid() && "invalid operand type");
764*0b57cec5SDimitry Andric   assert(NewValTy.isValid() && "invalid operand type");
765*0b57cec5SDimitry Andric   assert(OldValResTy == CmpValTy && "type mismatch");
766*0b57cec5SDimitry Andric   assert(OldValResTy == NewValTy && "type mismatch");
767*0b57cec5SDimitry Andric #endif
768*0b57cec5SDimitry Andric 
769*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_ATOMIC_CMPXCHG)
770*0b57cec5SDimitry Andric       .addDef(OldValRes)
771*0b57cec5SDimitry Andric       .addUse(Addr)
772*0b57cec5SDimitry Andric       .addUse(CmpVal)
773*0b57cec5SDimitry Andric       .addUse(NewVal)
774*0b57cec5SDimitry Andric       .addMemOperand(&MMO);
775*0b57cec5SDimitry Andric }
776*0b57cec5SDimitry Andric 
777*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildAtomicRMW(unsigned Opcode,
778*0b57cec5SDimitry Andric                                                      Register OldValRes,
779*0b57cec5SDimitry Andric                                                      Register Addr,
780*0b57cec5SDimitry Andric                                                      Register Val,
781*0b57cec5SDimitry Andric                                                      MachineMemOperand &MMO) {
782*0b57cec5SDimitry Andric #ifndef NDEBUG
783*0b57cec5SDimitry Andric   LLT OldValResTy = getMRI()->getType(OldValRes);
784*0b57cec5SDimitry Andric   LLT AddrTy = getMRI()->getType(Addr);
785*0b57cec5SDimitry Andric   LLT ValTy = getMRI()->getType(Val);
786*0b57cec5SDimitry Andric   assert(OldValResTy.isScalar() && "invalid operand type");
787*0b57cec5SDimitry Andric   assert(AddrTy.isPointer() && "invalid operand type");
788*0b57cec5SDimitry Andric   assert(ValTy.isValid() && "invalid operand type");
789*0b57cec5SDimitry Andric   assert(OldValResTy == ValTy && "type mismatch");
790*0b57cec5SDimitry Andric #endif
791*0b57cec5SDimitry Andric 
792*0b57cec5SDimitry Andric   return buildInstr(Opcode)
793*0b57cec5SDimitry Andric       .addDef(OldValRes)
794*0b57cec5SDimitry Andric       .addUse(Addr)
795*0b57cec5SDimitry Andric       .addUse(Val)
796*0b57cec5SDimitry Andric       .addMemOperand(&MMO);
797*0b57cec5SDimitry Andric }
798*0b57cec5SDimitry Andric 
799*0b57cec5SDimitry Andric MachineInstrBuilder
800*0b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWXchg(Register OldValRes, Register Addr,
801*0b57cec5SDimitry Andric                                      Register Val, MachineMemOperand &MMO) {
802*0b57cec5SDimitry Andric   return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_XCHG, OldValRes, Addr, Val,
803*0b57cec5SDimitry Andric                         MMO);
804*0b57cec5SDimitry Andric }
805*0b57cec5SDimitry Andric MachineInstrBuilder
806*0b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWAdd(Register OldValRes, Register Addr,
807*0b57cec5SDimitry Andric                                     Register Val, MachineMemOperand &MMO) {
808*0b57cec5SDimitry Andric   return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_ADD, OldValRes, Addr, Val,
809*0b57cec5SDimitry Andric                         MMO);
810*0b57cec5SDimitry Andric }
811*0b57cec5SDimitry Andric MachineInstrBuilder
812*0b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWSub(Register OldValRes, Register Addr,
813*0b57cec5SDimitry Andric                                     Register Val, MachineMemOperand &MMO) {
814*0b57cec5SDimitry Andric   return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_SUB, OldValRes, Addr, Val,
815*0b57cec5SDimitry Andric                         MMO);
816*0b57cec5SDimitry Andric }
817*0b57cec5SDimitry Andric MachineInstrBuilder
818*0b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWAnd(Register OldValRes, Register Addr,
819*0b57cec5SDimitry Andric                                     Register Val, MachineMemOperand &MMO) {
820*0b57cec5SDimitry Andric   return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_AND, OldValRes, Addr, Val,
821*0b57cec5SDimitry Andric                         MMO);
822*0b57cec5SDimitry Andric }
823*0b57cec5SDimitry Andric MachineInstrBuilder
824*0b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWNand(Register OldValRes, Register Addr,
825*0b57cec5SDimitry Andric                                      Register Val, MachineMemOperand &MMO) {
826*0b57cec5SDimitry Andric   return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_NAND, OldValRes, Addr, Val,
827*0b57cec5SDimitry Andric                         MMO);
828*0b57cec5SDimitry Andric }
829*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildAtomicRMWOr(Register OldValRes,
830*0b57cec5SDimitry Andric                                                        Register Addr,
831*0b57cec5SDimitry Andric                                                        Register Val,
832*0b57cec5SDimitry Andric                                                        MachineMemOperand &MMO) {
833*0b57cec5SDimitry Andric   return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_OR, OldValRes, Addr, Val,
834*0b57cec5SDimitry Andric                         MMO);
835*0b57cec5SDimitry Andric }
836*0b57cec5SDimitry Andric MachineInstrBuilder
837*0b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWXor(Register OldValRes, Register Addr,
838*0b57cec5SDimitry Andric                                     Register Val, MachineMemOperand &MMO) {
839*0b57cec5SDimitry Andric   return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_XOR, OldValRes, Addr, Val,
840*0b57cec5SDimitry Andric                         MMO);
841*0b57cec5SDimitry Andric }
842*0b57cec5SDimitry Andric MachineInstrBuilder
843*0b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWMax(Register OldValRes, Register Addr,
844*0b57cec5SDimitry Andric                                     Register Val, MachineMemOperand &MMO) {
845*0b57cec5SDimitry Andric   return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_MAX, OldValRes, Addr, Val,
846*0b57cec5SDimitry Andric                         MMO);
847*0b57cec5SDimitry Andric }
848*0b57cec5SDimitry Andric MachineInstrBuilder
849*0b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWMin(Register OldValRes, Register Addr,
850*0b57cec5SDimitry Andric                                     Register Val, MachineMemOperand &MMO) {
851*0b57cec5SDimitry Andric   return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_MIN, OldValRes, Addr, Val,
852*0b57cec5SDimitry Andric                         MMO);
853*0b57cec5SDimitry Andric }
854*0b57cec5SDimitry Andric MachineInstrBuilder
855*0b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWUmax(Register OldValRes, Register Addr,
856*0b57cec5SDimitry Andric                                      Register Val, MachineMemOperand &MMO) {
857*0b57cec5SDimitry Andric   return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_UMAX, OldValRes, Addr, Val,
858*0b57cec5SDimitry Andric                         MMO);
859*0b57cec5SDimitry Andric }
860*0b57cec5SDimitry Andric MachineInstrBuilder
861*0b57cec5SDimitry Andric MachineIRBuilder::buildAtomicRMWUmin(Register OldValRes, Register Addr,
862*0b57cec5SDimitry Andric                                      Register Val, MachineMemOperand &MMO) {
863*0b57cec5SDimitry Andric   return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_UMIN, OldValRes, Addr, Val,
864*0b57cec5SDimitry Andric                         MMO);
865*0b57cec5SDimitry Andric }
866*0b57cec5SDimitry Andric 
867*0b57cec5SDimitry Andric MachineInstrBuilder
868*0b57cec5SDimitry Andric MachineIRBuilder::buildFence(unsigned Ordering, unsigned Scope) {
869*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_FENCE)
870*0b57cec5SDimitry Andric     .addImm(Ordering)
871*0b57cec5SDimitry Andric     .addImm(Scope);
872*0b57cec5SDimitry Andric }
873*0b57cec5SDimitry Andric 
874*0b57cec5SDimitry Andric MachineInstrBuilder
875*0b57cec5SDimitry Andric MachineIRBuilder::buildBlockAddress(Register Res, const BlockAddress *BA) {
876*0b57cec5SDimitry Andric #ifndef NDEBUG
877*0b57cec5SDimitry Andric   assert(getMRI()->getType(Res).isPointer() && "invalid res type");
878*0b57cec5SDimitry Andric #endif
879*0b57cec5SDimitry Andric 
880*0b57cec5SDimitry Andric   return buildInstr(TargetOpcode::G_BLOCK_ADDR).addDef(Res).addBlockAddress(BA);
881*0b57cec5SDimitry Andric }
882*0b57cec5SDimitry Andric 
883*0b57cec5SDimitry Andric void MachineIRBuilder::validateTruncExt(const LLT &DstTy, const LLT &SrcTy,
884*0b57cec5SDimitry Andric                                         bool IsExtend) {
885*0b57cec5SDimitry Andric #ifndef NDEBUG
886*0b57cec5SDimitry Andric   if (DstTy.isVector()) {
887*0b57cec5SDimitry Andric     assert(SrcTy.isVector() && "mismatched cast between vector and non-vector");
888*0b57cec5SDimitry Andric     assert(SrcTy.getNumElements() == DstTy.getNumElements() &&
889*0b57cec5SDimitry Andric            "different number of elements in a trunc/ext");
890*0b57cec5SDimitry Andric   } else
891*0b57cec5SDimitry Andric     assert(DstTy.isScalar() && SrcTy.isScalar() && "invalid extend/trunc");
892*0b57cec5SDimitry Andric 
893*0b57cec5SDimitry Andric   if (IsExtend)
894*0b57cec5SDimitry Andric     assert(DstTy.getSizeInBits() > SrcTy.getSizeInBits() &&
895*0b57cec5SDimitry Andric            "invalid narrowing extend");
896*0b57cec5SDimitry Andric   else
897*0b57cec5SDimitry Andric     assert(DstTy.getSizeInBits() < SrcTy.getSizeInBits() &&
898*0b57cec5SDimitry Andric            "invalid widening trunc");
899*0b57cec5SDimitry Andric #endif
900*0b57cec5SDimitry Andric }
901*0b57cec5SDimitry Andric 
902*0b57cec5SDimitry Andric void MachineIRBuilder::validateSelectOp(const LLT &ResTy, const LLT &TstTy,
903*0b57cec5SDimitry Andric                                         const LLT &Op0Ty, const LLT &Op1Ty) {
904*0b57cec5SDimitry Andric #ifndef NDEBUG
905*0b57cec5SDimitry Andric   assert((ResTy.isScalar() || ResTy.isVector() || ResTy.isPointer()) &&
906*0b57cec5SDimitry Andric          "invalid operand type");
907*0b57cec5SDimitry Andric   assert((ResTy == Op0Ty && ResTy == Op1Ty) && "type mismatch");
908*0b57cec5SDimitry Andric   if (ResTy.isScalar() || ResTy.isPointer())
909*0b57cec5SDimitry Andric     assert(TstTy.isScalar() && "type mismatch");
910*0b57cec5SDimitry Andric   else
911*0b57cec5SDimitry Andric     assert((TstTy.isScalar() ||
912*0b57cec5SDimitry Andric             (TstTy.isVector() &&
913*0b57cec5SDimitry Andric              TstTy.getNumElements() == Op0Ty.getNumElements())) &&
914*0b57cec5SDimitry Andric            "type mismatch");
915*0b57cec5SDimitry Andric #endif
916*0b57cec5SDimitry Andric }
917*0b57cec5SDimitry Andric 
918*0b57cec5SDimitry Andric MachineInstrBuilder MachineIRBuilder::buildInstr(unsigned Opc,
919*0b57cec5SDimitry Andric                                                  ArrayRef<DstOp> DstOps,
920*0b57cec5SDimitry Andric                                                  ArrayRef<SrcOp> SrcOps,
921*0b57cec5SDimitry Andric                                                  Optional<unsigned> Flags) {
922*0b57cec5SDimitry Andric   switch (Opc) {
923*0b57cec5SDimitry Andric   default:
924*0b57cec5SDimitry Andric     break;
925*0b57cec5SDimitry Andric   case TargetOpcode::G_SELECT: {
926*0b57cec5SDimitry Andric     assert(DstOps.size() == 1 && "Invalid select");
927*0b57cec5SDimitry Andric     assert(SrcOps.size() == 3 && "Invalid select");
928*0b57cec5SDimitry Andric     validateSelectOp(
929*0b57cec5SDimitry Andric         DstOps[0].getLLTTy(*getMRI()), SrcOps[0].getLLTTy(*getMRI()),
930*0b57cec5SDimitry Andric         SrcOps[1].getLLTTy(*getMRI()), SrcOps[2].getLLTTy(*getMRI()));
931*0b57cec5SDimitry Andric     break;
932*0b57cec5SDimitry Andric   }
933*0b57cec5SDimitry Andric   case TargetOpcode::G_ADD:
934*0b57cec5SDimitry Andric   case TargetOpcode::G_AND:
935*0b57cec5SDimitry Andric   case TargetOpcode::G_MUL:
936*0b57cec5SDimitry Andric   case TargetOpcode::G_OR:
937*0b57cec5SDimitry Andric   case TargetOpcode::G_SUB:
938*0b57cec5SDimitry Andric   case TargetOpcode::G_XOR:
939*0b57cec5SDimitry Andric   case TargetOpcode::G_UDIV:
940*0b57cec5SDimitry Andric   case TargetOpcode::G_SDIV:
941*0b57cec5SDimitry Andric   case TargetOpcode::G_UREM:
942*0b57cec5SDimitry Andric   case TargetOpcode::G_SREM:
943*0b57cec5SDimitry Andric   case TargetOpcode::G_SMIN:
944*0b57cec5SDimitry Andric   case TargetOpcode::G_SMAX:
945*0b57cec5SDimitry Andric   case TargetOpcode::G_UMIN:
946*0b57cec5SDimitry Andric   case TargetOpcode::G_UMAX: {
947*0b57cec5SDimitry Andric     // All these are binary ops.
948*0b57cec5SDimitry Andric     assert(DstOps.size() == 1 && "Invalid Dst");
949*0b57cec5SDimitry Andric     assert(SrcOps.size() == 2 && "Invalid Srcs");
950*0b57cec5SDimitry Andric     validateBinaryOp(DstOps[0].getLLTTy(*getMRI()),
951*0b57cec5SDimitry Andric                      SrcOps[0].getLLTTy(*getMRI()),
952*0b57cec5SDimitry Andric                      SrcOps[1].getLLTTy(*getMRI()));
953*0b57cec5SDimitry Andric     break;
954*0b57cec5SDimitry Andric   }
955*0b57cec5SDimitry Andric   case TargetOpcode::G_SHL:
956*0b57cec5SDimitry Andric   case TargetOpcode::G_ASHR:
957*0b57cec5SDimitry Andric   case TargetOpcode::G_LSHR: {
958*0b57cec5SDimitry Andric     assert(DstOps.size() == 1 && "Invalid Dst");
959*0b57cec5SDimitry Andric     assert(SrcOps.size() == 2 && "Invalid Srcs");
960*0b57cec5SDimitry Andric     validateShiftOp(DstOps[0].getLLTTy(*getMRI()),
961*0b57cec5SDimitry Andric                     SrcOps[0].getLLTTy(*getMRI()),
962*0b57cec5SDimitry Andric                     SrcOps[1].getLLTTy(*getMRI()));
963*0b57cec5SDimitry Andric     break;
964*0b57cec5SDimitry Andric   }
965*0b57cec5SDimitry Andric   case TargetOpcode::G_SEXT:
966*0b57cec5SDimitry Andric   case TargetOpcode::G_ZEXT:
967*0b57cec5SDimitry Andric   case TargetOpcode::G_ANYEXT:
968*0b57cec5SDimitry Andric     assert(DstOps.size() == 1 && "Invalid Dst");
969*0b57cec5SDimitry Andric     assert(SrcOps.size() == 1 && "Invalid Srcs");
970*0b57cec5SDimitry Andric     validateTruncExt(DstOps[0].getLLTTy(*getMRI()),
971*0b57cec5SDimitry Andric                      SrcOps[0].getLLTTy(*getMRI()), true);
972*0b57cec5SDimitry Andric     break;
973*0b57cec5SDimitry Andric   case TargetOpcode::G_TRUNC:
974*0b57cec5SDimitry Andric   case TargetOpcode::G_FPTRUNC: {
975*0b57cec5SDimitry Andric     assert(DstOps.size() == 1 && "Invalid Dst");
976*0b57cec5SDimitry Andric     assert(SrcOps.size() == 1 && "Invalid Srcs");
977*0b57cec5SDimitry Andric     validateTruncExt(DstOps[0].getLLTTy(*getMRI()),
978*0b57cec5SDimitry Andric                      SrcOps[0].getLLTTy(*getMRI()), false);
979*0b57cec5SDimitry Andric     break;
980*0b57cec5SDimitry Andric   }
981*0b57cec5SDimitry Andric   case TargetOpcode::COPY:
982*0b57cec5SDimitry Andric     assert(DstOps.size() == 1 && "Invalid Dst");
983*0b57cec5SDimitry Andric     // If the caller wants to add a subreg source it has to be done separately
984*0b57cec5SDimitry Andric     // so we may not have any SrcOps at this point yet.
985*0b57cec5SDimitry Andric     break;
986*0b57cec5SDimitry Andric   case TargetOpcode::G_FCMP:
987*0b57cec5SDimitry Andric   case TargetOpcode::G_ICMP: {
988*0b57cec5SDimitry Andric     assert(DstOps.size() == 1 && "Invalid Dst Operands");
989*0b57cec5SDimitry Andric     assert(SrcOps.size() == 3 && "Invalid Src Operands");
990*0b57cec5SDimitry Andric     // For F/ICMP, the first src operand is the predicate, followed by
991*0b57cec5SDimitry Andric     // the two comparands.
992*0b57cec5SDimitry Andric     assert(SrcOps[0].getSrcOpKind() == SrcOp::SrcType::Ty_Predicate &&
993*0b57cec5SDimitry Andric            "Expecting predicate");
994*0b57cec5SDimitry Andric     assert([&]() -> bool {
995*0b57cec5SDimitry Andric       CmpInst::Predicate Pred = SrcOps[0].getPredicate();
996*0b57cec5SDimitry Andric       return Opc == TargetOpcode::G_ICMP ? CmpInst::isIntPredicate(Pred)
997*0b57cec5SDimitry Andric                                          : CmpInst::isFPPredicate(Pred);
998*0b57cec5SDimitry Andric     }() && "Invalid predicate");
999*0b57cec5SDimitry Andric     assert(SrcOps[1].getLLTTy(*getMRI()) == SrcOps[2].getLLTTy(*getMRI()) &&
1000*0b57cec5SDimitry Andric            "Type mismatch");
1001*0b57cec5SDimitry Andric     assert([&]() -> bool {
1002*0b57cec5SDimitry Andric       LLT Op0Ty = SrcOps[1].getLLTTy(*getMRI());
1003*0b57cec5SDimitry Andric       LLT DstTy = DstOps[0].getLLTTy(*getMRI());
1004*0b57cec5SDimitry Andric       if (Op0Ty.isScalar() || Op0Ty.isPointer())
1005*0b57cec5SDimitry Andric         return DstTy.isScalar();
1006*0b57cec5SDimitry Andric       else
1007*0b57cec5SDimitry Andric         return DstTy.isVector() &&
1008*0b57cec5SDimitry Andric                DstTy.getNumElements() == Op0Ty.getNumElements();
1009*0b57cec5SDimitry Andric     }() && "Type Mismatch");
1010*0b57cec5SDimitry Andric     break;
1011*0b57cec5SDimitry Andric   }
1012*0b57cec5SDimitry Andric   case TargetOpcode::G_UNMERGE_VALUES: {
1013*0b57cec5SDimitry Andric     assert(!DstOps.empty() && "Invalid trivial sequence");
1014*0b57cec5SDimitry Andric     assert(SrcOps.size() == 1 && "Invalid src for Unmerge");
1015*0b57cec5SDimitry Andric     assert(std::all_of(DstOps.begin(), DstOps.end(),
1016*0b57cec5SDimitry Andric                        [&, this](const DstOp &Op) {
1017*0b57cec5SDimitry Andric                          return Op.getLLTTy(*getMRI()) ==
1018*0b57cec5SDimitry Andric                                 DstOps[0].getLLTTy(*getMRI());
1019*0b57cec5SDimitry Andric                        }) &&
1020*0b57cec5SDimitry Andric            "type mismatch in output list");
1021*0b57cec5SDimitry Andric     assert(DstOps.size() * DstOps[0].getLLTTy(*getMRI()).getSizeInBits() ==
1022*0b57cec5SDimitry Andric                SrcOps[0].getLLTTy(*getMRI()).getSizeInBits() &&
1023*0b57cec5SDimitry Andric            "input operands do not cover output register");
1024*0b57cec5SDimitry Andric     break;
1025*0b57cec5SDimitry Andric   }
1026*0b57cec5SDimitry Andric   case TargetOpcode::G_MERGE_VALUES: {
1027*0b57cec5SDimitry Andric     assert(!SrcOps.empty() && "invalid trivial sequence");
1028*0b57cec5SDimitry Andric     assert(DstOps.size() == 1 && "Invalid Dst");
1029*0b57cec5SDimitry Andric     assert(std::all_of(SrcOps.begin(), SrcOps.end(),
1030*0b57cec5SDimitry Andric                        [&, this](const SrcOp &Op) {
1031*0b57cec5SDimitry Andric                          return Op.getLLTTy(*getMRI()) ==
1032*0b57cec5SDimitry Andric                                 SrcOps[0].getLLTTy(*getMRI());
1033*0b57cec5SDimitry Andric                        }) &&
1034*0b57cec5SDimitry Andric            "type mismatch in input list");
1035*0b57cec5SDimitry Andric     assert(SrcOps.size() * SrcOps[0].getLLTTy(*getMRI()).getSizeInBits() ==
1036*0b57cec5SDimitry Andric                DstOps[0].getLLTTy(*getMRI()).getSizeInBits() &&
1037*0b57cec5SDimitry Andric            "input operands do not cover output register");
1038*0b57cec5SDimitry Andric     if (SrcOps.size() == 1)
1039*0b57cec5SDimitry Andric       return buildCast(DstOps[0], SrcOps[0]);
1040*0b57cec5SDimitry Andric     if (DstOps[0].getLLTTy(*getMRI()).isVector())
1041*0b57cec5SDimitry Andric       return buildInstr(TargetOpcode::G_CONCAT_VECTORS, DstOps, SrcOps);
1042*0b57cec5SDimitry Andric     break;
1043*0b57cec5SDimitry Andric   }
1044*0b57cec5SDimitry Andric   case TargetOpcode::G_EXTRACT_VECTOR_ELT: {
1045*0b57cec5SDimitry Andric     assert(DstOps.size() == 1 && "Invalid Dst size");
1046*0b57cec5SDimitry Andric     assert(SrcOps.size() == 2 && "Invalid Src size");
1047*0b57cec5SDimitry Andric     assert(SrcOps[0].getLLTTy(*getMRI()).isVector() && "Invalid operand type");
1048*0b57cec5SDimitry Andric     assert((DstOps[0].getLLTTy(*getMRI()).isScalar() ||
1049*0b57cec5SDimitry Andric             DstOps[0].getLLTTy(*getMRI()).isPointer()) &&
1050*0b57cec5SDimitry Andric            "Invalid operand type");
1051*0b57cec5SDimitry Andric     assert(SrcOps[1].getLLTTy(*getMRI()).isScalar() && "Invalid operand type");
1052*0b57cec5SDimitry Andric     assert(SrcOps[0].getLLTTy(*getMRI()).getElementType() ==
1053*0b57cec5SDimitry Andric                DstOps[0].getLLTTy(*getMRI()) &&
1054*0b57cec5SDimitry Andric            "Type mismatch");
1055*0b57cec5SDimitry Andric     break;
1056*0b57cec5SDimitry Andric   }
1057*0b57cec5SDimitry Andric   case TargetOpcode::G_INSERT_VECTOR_ELT: {
1058*0b57cec5SDimitry Andric     assert(DstOps.size() == 1 && "Invalid dst size");
1059*0b57cec5SDimitry Andric     assert(SrcOps.size() == 3 && "Invalid src size");
1060*0b57cec5SDimitry Andric     assert(DstOps[0].getLLTTy(*getMRI()).isVector() &&
1061*0b57cec5SDimitry Andric            SrcOps[0].getLLTTy(*getMRI()).isVector() && "Invalid operand type");
1062*0b57cec5SDimitry Andric     assert(DstOps[0].getLLTTy(*getMRI()).getElementType() ==
1063*0b57cec5SDimitry Andric                SrcOps[1].getLLTTy(*getMRI()) &&
1064*0b57cec5SDimitry Andric            "Type mismatch");
1065*0b57cec5SDimitry Andric     assert(SrcOps[2].getLLTTy(*getMRI()).isScalar() && "Invalid index");
1066*0b57cec5SDimitry Andric     assert(DstOps[0].getLLTTy(*getMRI()).getNumElements() ==
1067*0b57cec5SDimitry Andric                SrcOps[0].getLLTTy(*getMRI()).getNumElements() &&
1068*0b57cec5SDimitry Andric            "Type mismatch");
1069*0b57cec5SDimitry Andric     break;
1070*0b57cec5SDimitry Andric   }
1071*0b57cec5SDimitry Andric   case TargetOpcode::G_BUILD_VECTOR: {
1072*0b57cec5SDimitry Andric     assert((!SrcOps.empty() || SrcOps.size() < 2) &&
1073*0b57cec5SDimitry Andric            "Must have at least 2 operands");
1074*0b57cec5SDimitry Andric     assert(DstOps.size() == 1 && "Invalid DstOps");
1075*0b57cec5SDimitry Andric     assert(DstOps[0].getLLTTy(*getMRI()).isVector() &&
1076*0b57cec5SDimitry Andric            "Res type must be a vector");
1077*0b57cec5SDimitry Andric     assert(std::all_of(SrcOps.begin(), SrcOps.end(),
1078*0b57cec5SDimitry Andric                        [&, this](const SrcOp &Op) {
1079*0b57cec5SDimitry Andric                          return Op.getLLTTy(*getMRI()) ==
1080*0b57cec5SDimitry Andric                                 SrcOps[0].getLLTTy(*getMRI());
1081*0b57cec5SDimitry Andric                        }) &&
1082*0b57cec5SDimitry Andric            "type mismatch in input list");
1083*0b57cec5SDimitry Andric     assert(SrcOps.size() * SrcOps[0].getLLTTy(*getMRI()).getSizeInBits() ==
1084*0b57cec5SDimitry Andric                DstOps[0].getLLTTy(*getMRI()).getSizeInBits() &&
1085*0b57cec5SDimitry Andric            "input scalars do not exactly cover the output vector register");
1086*0b57cec5SDimitry Andric     break;
1087*0b57cec5SDimitry Andric   }
1088*0b57cec5SDimitry Andric   case TargetOpcode::G_BUILD_VECTOR_TRUNC: {
1089*0b57cec5SDimitry Andric     assert((!SrcOps.empty() || SrcOps.size() < 2) &&
1090*0b57cec5SDimitry Andric            "Must have at least 2 operands");
1091*0b57cec5SDimitry Andric     assert(DstOps.size() == 1 && "Invalid DstOps");
1092*0b57cec5SDimitry Andric     assert(DstOps[0].getLLTTy(*getMRI()).isVector() &&
1093*0b57cec5SDimitry Andric            "Res type must be a vector");
1094*0b57cec5SDimitry Andric     assert(std::all_of(SrcOps.begin(), SrcOps.end(),
1095*0b57cec5SDimitry Andric                        [&, this](const SrcOp &Op) {
1096*0b57cec5SDimitry Andric                          return Op.getLLTTy(*getMRI()) ==
1097*0b57cec5SDimitry Andric                                 SrcOps[0].getLLTTy(*getMRI());
1098*0b57cec5SDimitry Andric                        }) &&
1099*0b57cec5SDimitry Andric            "type mismatch in input list");
1100*0b57cec5SDimitry Andric     if (SrcOps[0].getLLTTy(*getMRI()).getSizeInBits() ==
1101*0b57cec5SDimitry Andric         DstOps[0].getLLTTy(*getMRI()).getElementType().getSizeInBits())
1102*0b57cec5SDimitry Andric       return buildInstr(TargetOpcode::G_BUILD_VECTOR, DstOps, SrcOps);
1103*0b57cec5SDimitry Andric     break;
1104*0b57cec5SDimitry Andric   }
1105*0b57cec5SDimitry Andric   case TargetOpcode::G_CONCAT_VECTORS: {
1106*0b57cec5SDimitry Andric     assert(DstOps.size() == 1 && "Invalid DstOps");
1107*0b57cec5SDimitry Andric     assert((!SrcOps.empty() || SrcOps.size() < 2) &&
1108*0b57cec5SDimitry Andric            "Must have at least 2 operands");
1109*0b57cec5SDimitry Andric     assert(std::all_of(SrcOps.begin(), SrcOps.end(),
1110*0b57cec5SDimitry Andric                        [&, this](const SrcOp &Op) {
1111*0b57cec5SDimitry Andric                          return (Op.getLLTTy(*getMRI()).isVector() &&
1112*0b57cec5SDimitry Andric                                  Op.getLLTTy(*getMRI()) ==
1113*0b57cec5SDimitry Andric                                      SrcOps[0].getLLTTy(*getMRI()));
1114*0b57cec5SDimitry Andric                        }) &&
1115*0b57cec5SDimitry Andric            "type mismatch in input list");
1116*0b57cec5SDimitry Andric     assert(SrcOps.size() * SrcOps[0].getLLTTy(*getMRI()).getSizeInBits() ==
1117*0b57cec5SDimitry Andric                DstOps[0].getLLTTy(*getMRI()).getSizeInBits() &&
1118*0b57cec5SDimitry Andric            "input vectors do not exactly cover the output vector register");
1119*0b57cec5SDimitry Andric     break;
1120*0b57cec5SDimitry Andric   }
1121*0b57cec5SDimitry Andric   case TargetOpcode::G_UADDE: {
1122*0b57cec5SDimitry Andric     assert(DstOps.size() == 2 && "Invalid no of dst operands");
1123*0b57cec5SDimitry Andric     assert(SrcOps.size() == 3 && "Invalid no of src operands");
1124*0b57cec5SDimitry Andric     assert(DstOps[0].getLLTTy(*getMRI()).isScalar() && "Invalid operand");
1125*0b57cec5SDimitry Andric     assert((DstOps[0].getLLTTy(*getMRI()) == SrcOps[0].getLLTTy(*getMRI())) &&
1126*0b57cec5SDimitry Andric            (DstOps[0].getLLTTy(*getMRI()) == SrcOps[1].getLLTTy(*getMRI())) &&
1127*0b57cec5SDimitry Andric            "Invalid operand");
1128*0b57cec5SDimitry Andric     assert(DstOps[1].getLLTTy(*getMRI()).isScalar() && "Invalid operand");
1129*0b57cec5SDimitry Andric     assert(DstOps[1].getLLTTy(*getMRI()) == SrcOps[2].getLLTTy(*getMRI()) &&
1130*0b57cec5SDimitry Andric            "type mismatch");
1131*0b57cec5SDimitry Andric     break;
1132*0b57cec5SDimitry Andric   }
1133*0b57cec5SDimitry Andric   }
1134*0b57cec5SDimitry Andric 
1135*0b57cec5SDimitry Andric   auto MIB = buildInstr(Opc);
1136*0b57cec5SDimitry Andric   for (const DstOp &Op : DstOps)
1137*0b57cec5SDimitry Andric     Op.addDefToMIB(*getMRI(), MIB);
1138*0b57cec5SDimitry Andric   for (const SrcOp &Op : SrcOps)
1139*0b57cec5SDimitry Andric     Op.addSrcToMIB(MIB);
1140*0b57cec5SDimitry Andric   if (Flags)
1141*0b57cec5SDimitry Andric     MIB->setFlags(*Flags);
1142*0b57cec5SDimitry Andric   return MIB;
1143*0b57cec5SDimitry Andric }
1144