10b57cec5SDimitry Andric //===-- llvm/CodeGen/GlobalISel/LegalizerHelper.cpp -----------------------===// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric // 90b57cec5SDimitry Andric /// \file This file implements the LegalizerHelper class to legalize 100b57cec5SDimitry Andric /// individual instructions and the LegalizeMachineIR wrapper pass for the 110b57cec5SDimitry Andric /// primary legalization. 120b57cec5SDimitry Andric // 130b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 140b57cec5SDimitry Andric 150b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/LegalizerHelper.h" 160b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/CallLowering.h" 170b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/GISelChangeObserver.h" 1881ad6265SDimitry Andric #include "llvm/CodeGen/GlobalISel/GenericMachineInstrs.h" 190b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/LegalizerInfo.h" 20fe6060f1SDimitry Andric #include "llvm/CodeGen/GlobalISel/LostDebugLocObserver.h" 21e8d8bef9SDimitry Andric #include "llvm/CodeGen/GlobalISel/MIPatternMatch.h" 2281ad6265SDimitry Andric #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h" 23fe6060f1SDimitry Andric #include "llvm/CodeGen/GlobalISel/Utils.h" 2481ad6265SDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h" 250b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h" 268bcb0991SDimitry Andric #include "llvm/CodeGen/TargetFrameLowering.h" 270b57cec5SDimitry Andric #include "llvm/CodeGen/TargetInstrInfo.h" 280b57cec5SDimitry Andric #include "llvm/CodeGen/TargetLowering.h" 29fe6060f1SDimitry Andric #include "llvm/CodeGen/TargetOpcodes.h" 300b57cec5SDimitry Andric #include "llvm/CodeGen/TargetSubtargetInfo.h" 31fe6060f1SDimitry Andric #include "llvm/IR/Instructions.h" 320b57cec5SDimitry Andric #include "llvm/Support/Debug.h" 330b57cec5SDimitry Andric #include "llvm/Support/MathExtras.h" 340b57cec5SDimitry Andric #include "llvm/Support/raw_ostream.h" 35349cc55cSDimitry Andric #include "llvm/Target/TargetMachine.h" 36*bdd1243dSDimitry Andric #include <numeric> 37*bdd1243dSDimitry Andric #include <optional> 380b57cec5SDimitry Andric 390b57cec5SDimitry Andric #define DEBUG_TYPE "legalizer" 400b57cec5SDimitry Andric 410b57cec5SDimitry Andric using namespace llvm; 420b57cec5SDimitry Andric using namespace LegalizeActions; 43e8d8bef9SDimitry Andric using namespace MIPatternMatch; 440b57cec5SDimitry Andric 450b57cec5SDimitry Andric /// Try to break down \p OrigTy into \p NarrowTy sized pieces. 460b57cec5SDimitry Andric /// 470b57cec5SDimitry Andric /// Returns the number of \p NarrowTy elements needed to reconstruct \p OrigTy, 480b57cec5SDimitry Andric /// with any leftover piece as type \p LeftoverTy 490b57cec5SDimitry Andric /// 500b57cec5SDimitry Andric /// Returns -1 in the first element of the pair if the breakdown is not 510b57cec5SDimitry Andric /// satisfiable. 520b57cec5SDimitry Andric static std::pair<int, int> 530b57cec5SDimitry Andric getNarrowTypeBreakDown(LLT OrigTy, LLT NarrowTy, LLT &LeftoverTy) { 540b57cec5SDimitry Andric assert(!LeftoverTy.isValid() && "this is an out argument"); 550b57cec5SDimitry Andric 560b57cec5SDimitry Andric unsigned Size = OrigTy.getSizeInBits(); 570b57cec5SDimitry Andric unsigned NarrowSize = NarrowTy.getSizeInBits(); 580b57cec5SDimitry Andric unsigned NumParts = Size / NarrowSize; 590b57cec5SDimitry Andric unsigned LeftoverSize = Size - NumParts * NarrowSize; 600b57cec5SDimitry Andric assert(Size > NarrowSize); 610b57cec5SDimitry Andric 620b57cec5SDimitry Andric if (LeftoverSize == 0) 630b57cec5SDimitry Andric return {NumParts, 0}; 640b57cec5SDimitry Andric 650b57cec5SDimitry Andric if (NarrowTy.isVector()) { 660b57cec5SDimitry Andric unsigned EltSize = OrigTy.getScalarSizeInBits(); 670b57cec5SDimitry Andric if (LeftoverSize % EltSize != 0) 680b57cec5SDimitry Andric return {-1, -1}; 69fe6060f1SDimitry Andric LeftoverTy = LLT::scalarOrVector( 70fe6060f1SDimitry Andric ElementCount::getFixed(LeftoverSize / EltSize), EltSize); 710b57cec5SDimitry Andric } else { 720b57cec5SDimitry Andric LeftoverTy = LLT::scalar(LeftoverSize); 730b57cec5SDimitry Andric } 740b57cec5SDimitry Andric 750b57cec5SDimitry Andric int NumLeftover = LeftoverSize / LeftoverTy.getSizeInBits(); 760b57cec5SDimitry Andric return std::make_pair(NumParts, NumLeftover); 770b57cec5SDimitry Andric } 780b57cec5SDimitry Andric 795ffd83dbSDimitry Andric static Type *getFloatTypeForLLT(LLVMContext &Ctx, LLT Ty) { 805ffd83dbSDimitry Andric 815ffd83dbSDimitry Andric if (!Ty.isScalar()) 825ffd83dbSDimitry Andric return nullptr; 835ffd83dbSDimitry Andric 845ffd83dbSDimitry Andric switch (Ty.getSizeInBits()) { 855ffd83dbSDimitry Andric case 16: 865ffd83dbSDimitry Andric return Type::getHalfTy(Ctx); 875ffd83dbSDimitry Andric case 32: 885ffd83dbSDimitry Andric return Type::getFloatTy(Ctx); 895ffd83dbSDimitry Andric case 64: 905ffd83dbSDimitry Andric return Type::getDoubleTy(Ctx); 91e8d8bef9SDimitry Andric case 80: 92e8d8bef9SDimitry Andric return Type::getX86_FP80Ty(Ctx); 935ffd83dbSDimitry Andric case 128: 945ffd83dbSDimitry Andric return Type::getFP128Ty(Ctx); 955ffd83dbSDimitry Andric default: 965ffd83dbSDimitry Andric return nullptr; 975ffd83dbSDimitry Andric } 985ffd83dbSDimitry Andric } 995ffd83dbSDimitry Andric 1000b57cec5SDimitry Andric LegalizerHelper::LegalizerHelper(MachineFunction &MF, 1010b57cec5SDimitry Andric GISelChangeObserver &Observer, 1020b57cec5SDimitry Andric MachineIRBuilder &Builder) 1035ffd83dbSDimitry Andric : MIRBuilder(Builder), Observer(Observer), MRI(MF.getRegInfo()), 104e8d8bef9SDimitry Andric LI(*MF.getSubtarget().getLegalizerInfo()), 105e8d8bef9SDimitry Andric TLI(*MF.getSubtarget().getTargetLowering()) { } 1060b57cec5SDimitry Andric 1070b57cec5SDimitry Andric LegalizerHelper::LegalizerHelper(MachineFunction &MF, const LegalizerInfo &LI, 1080b57cec5SDimitry Andric GISelChangeObserver &Observer, 1090b57cec5SDimitry Andric MachineIRBuilder &B) 110e8d8bef9SDimitry Andric : MIRBuilder(B), Observer(Observer), MRI(MF.getRegInfo()), LI(LI), 111e8d8bef9SDimitry Andric TLI(*MF.getSubtarget().getTargetLowering()) { } 112e8d8bef9SDimitry Andric 1130b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 114fe6060f1SDimitry Andric LegalizerHelper::legalizeInstrStep(MachineInstr &MI, 115fe6060f1SDimitry Andric LostDebugLocObserver &LocObserver) { 1165ffd83dbSDimitry Andric LLVM_DEBUG(dbgs() << "Legalizing: " << MI); 1175ffd83dbSDimitry Andric 1185ffd83dbSDimitry Andric MIRBuilder.setInstrAndDebugLoc(MI); 1190b57cec5SDimitry Andric 1200b57cec5SDimitry Andric if (MI.getOpcode() == TargetOpcode::G_INTRINSIC || 1210b57cec5SDimitry Andric MI.getOpcode() == TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS) 1225ffd83dbSDimitry Andric return LI.legalizeIntrinsic(*this, MI) ? Legalized : UnableToLegalize; 1230b57cec5SDimitry Andric auto Step = LI.getAction(MI, MRI); 1240b57cec5SDimitry Andric switch (Step.Action) { 1250b57cec5SDimitry Andric case Legal: 1260b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << ".. Already legal\n"); 1270b57cec5SDimitry Andric return AlreadyLegal; 1280b57cec5SDimitry Andric case Libcall: 1290b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << ".. Convert to libcall\n"); 130fe6060f1SDimitry Andric return libcall(MI, LocObserver); 1310b57cec5SDimitry Andric case NarrowScalar: 1320b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << ".. Narrow scalar\n"); 1330b57cec5SDimitry Andric return narrowScalar(MI, Step.TypeIdx, Step.NewType); 1340b57cec5SDimitry Andric case WidenScalar: 1350b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << ".. Widen scalar\n"); 1360b57cec5SDimitry Andric return widenScalar(MI, Step.TypeIdx, Step.NewType); 1375ffd83dbSDimitry Andric case Bitcast: 1385ffd83dbSDimitry Andric LLVM_DEBUG(dbgs() << ".. Bitcast type\n"); 1395ffd83dbSDimitry Andric return bitcast(MI, Step.TypeIdx, Step.NewType); 1400b57cec5SDimitry Andric case Lower: 1410b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << ".. Lower\n"); 1420b57cec5SDimitry Andric return lower(MI, Step.TypeIdx, Step.NewType); 1430b57cec5SDimitry Andric case FewerElements: 1440b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << ".. Reduce number of elements\n"); 1450b57cec5SDimitry Andric return fewerElementsVector(MI, Step.TypeIdx, Step.NewType); 1460b57cec5SDimitry Andric case MoreElements: 1470b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << ".. Increase number of elements\n"); 1480b57cec5SDimitry Andric return moreElementsVector(MI, Step.TypeIdx, Step.NewType); 1490b57cec5SDimitry Andric case Custom: 1500b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << ".. Custom legalization\n"); 1515ffd83dbSDimitry Andric return LI.legalizeCustom(*this, MI) ? Legalized : UnableToLegalize; 1520b57cec5SDimitry Andric default: 1530b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << ".. Unable to legalize\n"); 1540b57cec5SDimitry Andric return UnableToLegalize; 1550b57cec5SDimitry Andric } 1560b57cec5SDimitry Andric } 1570b57cec5SDimitry Andric 1580b57cec5SDimitry Andric void LegalizerHelper::extractParts(Register Reg, LLT Ty, int NumParts, 1590b57cec5SDimitry Andric SmallVectorImpl<Register> &VRegs) { 1600b57cec5SDimitry Andric for (int i = 0; i < NumParts; ++i) 1610b57cec5SDimitry Andric VRegs.push_back(MRI.createGenericVirtualRegister(Ty)); 1620b57cec5SDimitry Andric MIRBuilder.buildUnmerge(VRegs, Reg); 1630b57cec5SDimitry Andric } 1640b57cec5SDimitry Andric 1650b57cec5SDimitry Andric bool LegalizerHelper::extractParts(Register Reg, LLT RegTy, 1660b57cec5SDimitry Andric LLT MainTy, LLT &LeftoverTy, 1670b57cec5SDimitry Andric SmallVectorImpl<Register> &VRegs, 1680b57cec5SDimitry Andric SmallVectorImpl<Register> &LeftoverRegs) { 1690b57cec5SDimitry Andric assert(!LeftoverTy.isValid() && "this is an out argument"); 1700b57cec5SDimitry Andric 1710b57cec5SDimitry Andric unsigned RegSize = RegTy.getSizeInBits(); 1720b57cec5SDimitry Andric unsigned MainSize = MainTy.getSizeInBits(); 1730b57cec5SDimitry Andric unsigned NumParts = RegSize / MainSize; 1740b57cec5SDimitry Andric unsigned LeftoverSize = RegSize - NumParts * MainSize; 1750b57cec5SDimitry Andric 1760b57cec5SDimitry Andric // Use an unmerge when possible. 1770b57cec5SDimitry Andric if (LeftoverSize == 0) { 1780b57cec5SDimitry Andric for (unsigned I = 0; I < NumParts; ++I) 1790b57cec5SDimitry Andric VRegs.push_back(MRI.createGenericVirtualRegister(MainTy)); 1800b57cec5SDimitry Andric MIRBuilder.buildUnmerge(VRegs, Reg); 1810b57cec5SDimitry Andric return true; 1820b57cec5SDimitry Andric } 1830b57cec5SDimitry Andric 1840eae32dcSDimitry Andric // Perform irregular split. Leftover is last element of RegPieces. 1850b57cec5SDimitry Andric if (MainTy.isVector()) { 1860eae32dcSDimitry Andric SmallVector<Register, 8> RegPieces; 1870eae32dcSDimitry Andric extractVectorParts(Reg, MainTy.getNumElements(), RegPieces); 1880eae32dcSDimitry Andric for (unsigned i = 0; i < RegPieces.size() - 1; ++i) 1890eae32dcSDimitry Andric VRegs.push_back(RegPieces[i]); 1900eae32dcSDimitry Andric LeftoverRegs.push_back(RegPieces[RegPieces.size() - 1]); 1910eae32dcSDimitry Andric LeftoverTy = MRI.getType(LeftoverRegs[0]); 1920eae32dcSDimitry Andric return true; 1930b57cec5SDimitry Andric } 1940b57cec5SDimitry Andric 1950eae32dcSDimitry Andric LeftoverTy = LLT::scalar(LeftoverSize); 1960b57cec5SDimitry Andric // For irregular sizes, extract the individual parts. 1970b57cec5SDimitry Andric for (unsigned I = 0; I != NumParts; ++I) { 1980b57cec5SDimitry Andric Register NewReg = MRI.createGenericVirtualRegister(MainTy); 1990b57cec5SDimitry Andric VRegs.push_back(NewReg); 2000b57cec5SDimitry Andric MIRBuilder.buildExtract(NewReg, Reg, MainSize * I); 2010b57cec5SDimitry Andric } 2020b57cec5SDimitry Andric 2030b57cec5SDimitry Andric for (unsigned Offset = MainSize * NumParts; Offset < RegSize; 2040b57cec5SDimitry Andric Offset += LeftoverSize) { 2050b57cec5SDimitry Andric Register NewReg = MRI.createGenericVirtualRegister(LeftoverTy); 2060b57cec5SDimitry Andric LeftoverRegs.push_back(NewReg); 2070b57cec5SDimitry Andric MIRBuilder.buildExtract(NewReg, Reg, Offset); 2080b57cec5SDimitry Andric } 2090b57cec5SDimitry Andric 2100b57cec5SDimitry Andric return true; 2110b57cec5SDimitry Andric } 2120b57cec5SDimitry Andric 2130eae32dcSDimitry Andric void LegalizerHelper::extractVectorParts(Register Reg, unsigned NumElts, 2140eae32dcSDimitry Andric SmallVectorImpl<Register> &VRegs) { 2150eae32dcSDimitry Andric LLT RegTy = MRI.getType(Reg); 2160eae32dcSDimitry Andric assert(RegTy.isVector() && "Expected a vector type"); 2170eae32dcSDimitry Andric 2180eae32dcSDimitry Andric LLT EltTy = RegTy.getElementType(); 2190eae32dcSDimitry Andric LLT NarrowTy = (NumElts == 1) ? EltTy : LLT::fixed_vector(NumElts, EltTy); 2200eae32dcSDimitry Andric unsigned RegNumElts = RegTy.getNumElements(); 2210eae32dcSDimitry Andric unsigned LeftoverNumElts = RegNumElts % NumElts; 2220eae32dcSDimitry Andric unsigned NumNarrowTyPieces = RegNumElts / NumElts; 2230eae32dcSDimitry Andric 2240eae32dcSDimitry Andric // Perfect split without leftover 2250eae32dcSDimitry Andric if (LeftoverNumElts == 0) 2260eae32dcSDimitry Andric return extractParts(Reg, NarrowTy, NumNarrowTyPieces, VRegs); 2270eae32dcSDimitry Andric 2280eae32dcSDimitry Andric // Irregular split. Provide direct access to all elements for artifact 2290eae32dcSDimitry Andric // combiner using unmerge to elements. Then build vectors with NumElts 2300eae32dcSDimitry Andric // elements. Remaining element(s) will be (used to build vector) Leftover. 2310eae32dcSDimitry Andric SmallVector<Register, 8> Elts; 2320eae32dcSDimitry Andric extractParts(Reg, EltTy, RegNumElts, Elts); 2330eae32dcSDimitry Andric 2340eae32dcSDimitry Andric unsigned Offset = 0; 2350eae32dcSDimitry Andric // Requested sub-vectors of NarrowTy. 2360eae32dcSDimitry Andric for (unsigned i = 0; i < NumNarrowTyPieces; ++i, Offset += NumElts) { 2370eae32dcSDimitry Andric ArrayRef<Register> Pieces(&Elts[Offset], NumElts); 238*bdd1243dSDimitry Andric VRegs.push_back(MIRBuilder.buildMergeLikeInstr(NarrowTy, Pieces).getReg(0)); 2390eae32dcSDimitry Andric } 2400eae32dcSDimitry Andric 2410eae32dcSDimitry Andric // Leftover element(s). 2420eae32dcSDimitry Andric if (LeftoverNumElts == 1) { 2430eae32dcSDimitry Andric VRegs.push_back(Elts[Offset]); 2440eae32dcSDimitry Andric } else { 2450eae32dcSDimitry Andric LLT LeftoverTy = LLT::fixed_vector(LeftoverNumElts, EltTy); 2460eae32dcSDimitry Andric ArrayRef<Register> Pieces(&Elts[Offset], LeftoverNumElts); 247*bdd1243dSDimitry Andric VRegs.push_back( 248*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(LeftoverTy, Pieces).getReg(0)); 2490eae32dcSDimitry Andric } 2500eae32dcSDimitry Andric } 2510eae32dcSDimitry Andric 2520b57cec5SDimitry Andric void LegalizerHelper::insertParts(Register DstReg, 2530b57cec5SDimitry Andric LLT ResultTy, LLT PartTy, 2540b57cec5SDimitry Andric ArrayRef<Register> PartRegs, 2550b57cec5SDimitry Andric LLT LeftoverTy, 2560b57cec5SDimitry Andric ArrayRef<Register> LeftoverRegs) { 2570b57cec5SDimitry Andric if (!LeftoverTy.isValid()) { 2580b57cec5SDimitry Andric assert(LeftoverRegs.empty()); 2590b57cec5SDimitry Andric 2600b57cec5SDimitry Andric if (!ResultTy.isVector()) { 261*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(DstReg, PartRegs); 2620b57cec5SDimitry Andric return; 2630b57cec5SDimitry Andric } 2640b57cec5SDimitry Andric 2650b57cec5SDimitry Andric if (PartTy.isVector()) 2660b57cec5SDimitry Andric MIRBuilder.buildConcatVectors(DstReg, PartRegs); 2670b57cec5SDimitry Andric else 2680b57cec5SDimitry Andric MIRBuilder.buildBuildVector(DstReg, PartRegs); 2690b57cec5SDimitry Andric return; 2700b57cec5SDimitry Andric } 2710b57cec5SDimitry Andric 2720eae32dcSDimitry Andric // Merge sub-vectors with different number of elements and insert into DstReg. 2730eae32dcSDimitry Andric if (ResultTy.isVector()) { 2740eae32dcSDimitry Andric assert(LeftoverRegs.size() == 1 && "Expected one leftover register"); 2750eae32dcSDimitry Andric SmallVector<Register, 8> AllRegs; 2760eae32dcSDimitry Andric for (auto Reg : concat<const Register>(PartRegs, LeftoverRegs)) 2770eae32dcSDimitry Andric AllRegs.push_back(Reg); 2780eae32dcSDimitry Andric return mergeMixedSubvectors(DstReg, AllRegs); 2790eae32dcSDimitry Andric } 2800eae32dcSDimitry Andric 281fe6060f1SDimitry Andric SmallVector<Register> GCDRegs; 282fe6060f1SDimitry Andric LLT GCDTy = getGCDType(getGCDType(ResultTy, LeftoverTy), PartTy); 283fe6060f1SDimitry Andric for (auto PartReg : concat<const Register>(PartRegs, LeftoverRegs)) 284fe6060f1SDimitry Andric extractGCDType(GCDRegs, GCDTy, PartReg); 285fe6060f1SDimitry Andric LLT ResultLCMTy = buildLCMMergePieces(ResultTy, LeftoverTy, GCDTy, GCDRegs); 286fe6060f1SDimitry Andric buildWidenedRemergeToDst(DstReg, ResultLCMTy, GCDRegs); 2870b57cec5SDimitry Andric } 2880b57cec5SDimitry Andric 2890eae32dcSDimitry Andric void LegalizerHelper::appendVectorElts(SmallVectorImpl<Register> &Elts, 2900eae32dcSDimitry Andric Register Reg) { 2910eae32dcSDimitry Andric LLT Ty = MRI.getType(Reg); 2920eae32dcSDimitry Andric SmallVector<Register, 8> RegElts; 2930eae32dcSDimitry Andric extractParts(Reg, Ty.getScalarType(), Ty.getNumElements(), RegElts); 2940eae32dcSDimitry Andric Elts.append(RegElts); 2950eae32dcSDimitry Andric } 2960eae32dcSDimitry Andric 2970eae32dcSDimitry Andric /// Merge \p PartRegs with different types into \p DstReg. 2980eae32dcSDimitry Andric void LegalizerHelper::mergeMixedSubvectors(Register DstReg, 2990eae32dcSDimitry Andric ArrayRef<Register> PartRegs) { 3000eae32dcSDimitry Andric SmallVector<Register, 8> AllElts; 3010eae32dcSDimitry Andric for (unsigned i = 0; i < PartRegs.size() - 1; ++i) 3020eae32dcSDimitry Andric appendVectorElts(AllElts, PartRegs[i]); 3030eae32dcSDimitry Andric 3040eae32dcSDimitry Andric Register Leftover = PartRegs[PartRegs.size() - 1]; 3050eae32dcSDimitry Andric if (MRI.getType(Leftover).isScalar()) 3060eae32dcSDimitry Andric AllElts.push_back(Leftover); 3070eae32dcSDimitry Andric else 3080eae32dcSDimitry Andric appendVectorElts(AllElts, Leftover); 3090eae32dcSDimitry Andric 310*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(DstReg, AllElts); 3110eae32dcSDimitry Andric } 3120eae32dcSDimitry Andric 313e8d8bef9SDimitry Andric /// Append the result registers of G_UNMERGE_VALUES \p MI to \p Regs. 3145ffd83dbSDimitry Andric static void getUnmergeResults(SmallVectorImpl<Register> &Regs, 3155ffd83dbSDimitry Andric const MachineInstr &MI) { 3165ffd83dbSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_UNMERGE_VALUES); 3175ffd83dbSDimitry Andric 318e8d8bef9SDimitry Andric const int StartIdx = Regs.size(); 3195ffd83dbSDimitry Andric const int NumResults = MI.getNumOperands() - 1; 320e8d8bef9SDimitry Andric Regs.resize(Regs.size() + NumResults); 3215ffd83dbSDimitry Andric for (int I = 0; I != NumResults; ++I) 322e8d8bef9SDimitry Andric Regs[StartIdx + I] = MI.getOperand(I).getReg(); 3235ffd83dbSDimitry Andric } 3245ffd83dbSDimitry Andric 325e8d8bef9SDimitry Andric void LegalizerHelper::extractGCDType(SmallVectorImpl<Register> &Parts, 326e8d8bef9SDimitry Andric LLT GCDTy, Register SrcReg) { 3275ffd83dbSDimitry Andric LLT SrcTy = MRI.getType(SrcReg); 3285ffd83dbSDimitry Andric if (SrcTy == GCDTy) { 3295ffd83dbSDimitry Andric // If the source already evenly divides the result type, we don't need to do 3305ffd83dbSDimitry Andric // anything. 3315ffd83dbSDimitry Andric Parts.push_back(SrcReg); 3325ffd83dbSDimitry Andric } else { 3335ffd83dbSDimitry Andric // Need to split into common type sized pieces. 3345ffd83dbSDimitry Andric auto Unmerge = MIRBuilder.buildUnmerge(GCDTy, SrcReg); 3355ffd83dbSDimitry Andric getUnmergeResults(Parts, *Unmerge); 3365ffd83dbSDimitry Andric } 337e8d8bef9SDimitry Andric } 3385ffd83dbSDimitry Andric 339e8d8bef9SDimitry Andric LLT LegalizerHelper::extractGCDType(SmallVectorImpl<Register> &Parts, LLT DstTy, 340e8d8bef9SDimitry Andric LLT NarrowTy, Register SrcReg) { 341e8d8bef9SDimitry Andric LLT SrcTy = MRI.getType(SrcReg); 342e8d8bef9SDimitry Andric LLT GCDTy = getGCDType(getGCDType(SrcTy, NarrowTy), DstTy); 343e8d8bef9SDimitry Andric extractGCDType(Parts, GCDTy, SrcReg); 3445ffd83dbSDimitry Andric return GCDTy; 3455ffd83dbSDimitry Andric } 3465ffd83dbSDimitry Andric 3475ffd83dbSDimitry Andric LLT LegalizerHelper::buildLCMMergePieces(LLT DstTy, LLT NarrowTy, LLT GCDTy, 3485ffd83dbSDimitry Andric SmallVectorImpl<Register> &VRegs, 3495ffd83dbSDimitry Andric unsigned PadStrategy) { 3505ffd83dbSDimitry Andric LLT LCMTy = getLCMType(DstTy, NarrowTy); 3515ffd83dbSDimitry Andric 3525ffd83dbSDimitry Andric int NumParts = LCMTy.getSizeInBits() / NarrowTy.getSizeInBits(); 3535ffd83dbSDimitry Andric int NumSubParts = NarrowTy.getSizeInBits() / GCDTy.getSizeInBits(); 3545ffd83dbSDimitry Andric int NumOrigSrc = VRegs.size(); 3555ffd83dbSDimitry Andric 3565ffd83dbSDimitry Andric Register PadReg; 3575ffd83dbSDimitry Andric 3585ffd83dbSDimitry Andric // Get a value we can use to pad the source value if the sources won't evenly 3595ffd83dbSDimitry Andric // cover the result type. 3605ffd83dbSDimitry Andric if (NumOrigSrc < NumParts * NumSubParts) { 3615ffd83dbSDimitry Andric if (PadStrategy == TargetOpcode::G_ZEXT) 3625ffd83dbSDimitry Andric PadReg = MIRBuilder.buildConstant(GCDTy, 0).getReg(0); 3635ffd83dbSDimitry Andric else if (PadStrategy == TargetOpcode::G_ANYEXT) 3645ffd83dbSDimitry Andric PadReg = MIRBuilder.buildUndef(GCDTy).getReg(0); 3655ffd83dbSDimitry Andric else { 3665ffd83dbSDimitry Andric assert(PadStrategy == TargetOpcode::G_SEXT); 3675ffd83dbSDimitry Andric 3685ffd83dbSDimitry Andric // Shift the sign bit of the low register through the high register. 3695ffd83dbSDimitry Andric auto ShiftAmt = 3705ffd83dbSDimitry Andric MIRBuilder.buildConstant(LLT::scalar(64), GCDTy.getSizeInBits() - 1); 3715ffd83dbSDimitry Andric PadReg = MIRBuilder.buildAShr(GCDTy, VRegs.back(), ShiftAmt).getReg(0); 3725ffd83dbSDimitry Andric } 3735ffd83dbSDimitry Andric } 3745ffd83dbSDimitry Andric 3755ffd83dbSDimitry Andric // Registers for the final merge to be produced. 3765ffd83dbSDimitry Andric SmallVector<Register, 4> Remerge(NumParts); 3775ffd83dbSDimitry Andric 3785ffd83dbSDimitry Andric // Registers needed for intermediate merges, which will be merged into a 3795ffd83dbSDimitry Andric // source for Remerge. 3805ffd83dbSDimitry Andric SmallVector<Register, 4> SubMerge(NumSubParts); 3815ffd83dbSDimitry Andric 3825ffd83dbSDimitry Andric // Once we've fully read off the end of the original source bits, we can reuse 3835ffd83dbSDimitry Andric // the same high bits for remaining padding elements. 3845ffd83dbSDimitry Andric Register AllPadReg; 3855ffd83dbSDimitry Andric 3865ffd83dbSDimitry Andric // Build merges to the LCM type to cover the original result type. 3875ffd83dbSDimitry Andric for (int I = 0; I != NumParts; ++I) { 3885ffd83dbSDimitry Andric bool AllMergePartsArePadding = true; 3895ffd83dbSDimitry Andric 3905ffd83dbSDimitry Andric // Build the requested merges to the requested type. 3915ffd83dbSDimitry Andric for (int J = 0; J != NumSubParts; ++J) { 3925ffd83dbSDimitry Andric int Idx = I * NumSubParts + J; 3935ffd83dbSDimitry Andric if (Idx >= NumOrigSrc) { 3945ffd83dbSDimitry Andric SubMerge[J] = PadReg; 3955ffd83dbSDimitry Andric continue; 3965ffd83dbSDimitry Andric } 3975ffd83dbSDimitry Andric 3985ffd83dbSDimitry Andric SubMerge[J] = VRegs[Idx]; 3995ffd83dbSDimitry Andric 4005ffd83dbSDimitry Andric // There are meaningful bits here we can't reuse later. 4015ffd83dbSDimitry Andric AllMergePartsArePadding = false; 4025ffd83dbSDimitry Andric } 4035ffd83dbSDimitry Andric 4045ffd83dbSDimitry Andric // If we've filled up a complete piece with padding bits, we can directly 4055ffd83dbSDimitry Andric // emit the natural sized constant if applicable, rather than a merge of 4065ffd83dbSDimitry Andric // smaller constants. 4075ffd83dbSDimitry Andric if (AllMergePartsArePadding && !AllPadReg) { 4085ffd83dbSDimitry Andric if (PadStrategy == TargetOpcode::G_ANYEXT) 4095ffd83dbSDimitry Andric AllPadReg = MIRBuilder.buildUndef(NarrowTy).getReg(0); 4105ffd83dbSDimitry Andric else if (PadStrategy == TargetOpcode::G_ZEXT) 4115ffd83dbSDimitry Andric AllPadReg = MIRBuilder.buildConstant(NarrowTy, 0).getReg(0); 4125ffd83dbSDimitry Andric 4135ffd83dbSDimitry Andric // If this is a sign extension, we can't materialize a trivial constant 4145ffd83dbSDimitry Andric // with the right type and have to produce a merge. 4155ffd83dbSDimitry Andric } 4165ffd83dbSDimitry Andric 4175ffd83dbSDimitry Andric if (AllPadReg) { 4185ffd83dbSDimitry Andric // Avoid creating additional instructions if we're just adding additional 4195ffd83dbSDimitry Andric // copies of padding bits. 4205ffd83dbSDimitry Andric Remerge[I] = AllPadReg; 4215ffd83dbSDimitry Andric continue; 4225ffd83dbSDimitry Andric } 4235ffd83dbSDimitry Andric 4245ffd83dbSDimitry Andric if (NumSubParts == 1) 4255ffd83dbSDimitry Andric Remerge[I] = SubMerge[0]; 4265ffd83dbSDimitry Andric else 427*bdd1243dSDimitry Andric Remerge[I] = MIRBuilder.buildMergeLikeInstr(NarrowTy, SubMerge).getReg(0); 4285ffd83dbSDimitry Andric 4295ffd83dbSDimitry Andric // In the sign extend padding case, re-use the first all-signbit merge. 4305ffd83dbSDimitry Andric if (AllMergePartsArePadding && !AllPadReg) 4315ffd83dbSDimitry Andric AllPadReg = Remerge[I]; 4325ffd83dbSDimitry Andric } 4335ffd83dbSDimitry Andric 4345ffd83dbSDimitry Andric VRegs = std::move(Remerge); 4355ffd83dbSDimitry Andric return LCMTy; 4365ffd83dbSDimitry Andric } 4375ffd83dbSDimitry Andric 4385ffd83dbSDimitry Andric void LegalizerHelper::buildWidenedRemergeToDst(Register DstReg, LLT LCMTy, 4395ffd83dbSDimitry Andric ArrayRef<Register> RemergeRegs) { 4405ffd83dbSDimitry Andric LLT DstTy = MRI.getType(DstReg); 4415ffd83dbSDimitry Andric 4425ffd83dbSDimitry Andric // Create the merge to the widened source, and extract the relevant bits into 4435ffd83dbSDimitry Andric // the result. 4445ffd83dbSDimitry Andric 4455ffd83dbSDimitry Andric if (DstTy == LCMTy) { 446*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(DstReg, RemergeRegs); 4475ffd83dbSDimitry Andric return; 4485ffd83dbSDimitry Andric } 4495ffd83dbSDimitry Andric 450*bdd1243dSDimitry Andric auto Remerge = MIRBuilder.buildMergeLikeInstr(LCMTy, RemergeRegs); 4515ffd83dbSDimitry Andric if (DstTy.isScalar() && LCMTy.isScalar()) { 4525ffd83dbSDimitry Andric MIRBuilder.buildTrunc(DstReg, Remerge); 4535ffd83dbSDimitry Andric return; 4545ffd83dbSDimitry Andric } 4555ffd83dbSDimitry Andric 4565ffd83dbSDimitry Andric if (LCMTy.isVector()) { 457e8d8bef9SDimitry Andric unsigned NumDefs = LCMTy.getSizeInBits() / DstTy.getSizeInBits(); 458e8d8bef9SDimitry Andric SmallVector<Register, 8> UnmergeDefs(NumDefs); 459e8d8bef9SDimitry Andric UnmergeDefs[0] = DstReg; 460e8d8bef9SDimitry Andric for (unsigned I = 1; I != NumDefs; ++I) 461e8d8bef9SDimitry Andric UnmergeDefs[I] = MRI.createGenericVirtualRegister(DstTy); 462e8d8bef9SDimitry Andric 463e8d8bef9SDimitry Andric MIRBuilder.buildUnmerge(UnmergeDefs, 464*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(LCMTy, RemergeRegs)); 4655ffd83dbSDimitry Andric return; 4665ffd83dbSDimitry Andric } 4675ffd83dbSDimitry Andric 4685ffd83dbSDimitry Andric llvm_unreachable("unhandled case"); 4695ffd83dbSDimitry Andric } 4705ffd83dbSDimitry Andric 4710b57cec5SDimitry Andric static RTLIB::Libcall getRTLibDesc(unsigned Opcode, unsigned Size) { 472e8d8bef9SDimitry Andric #define RTLIBCASE_INT(LibcallPrefix) \ 4735ffd83dbSDimitry Andric do { \ 4745ffd83dbSDimitry Andric switch (Size) { \ 4755ffd83dbSDimitry Andric case 32: \ 4765ffd83dbSDimitry Andric return RTLIB::LibcallPrefix##32; \ 4775ffd83dbSDimitry Andric case 64: \ 4785ffd83dbSDimitry Andric return RTLIB::LibcallPrefix##64; \ 4795ffd83dbSDimitry Andric case 128: \ 4805ffd83dbSDimitry Andric return RTLIB::LibcallPrefix##128; \ 4815ffd83dbSDimitry Andric default: \ 4825ffd83dbSDimitry Andric llvm_unreachable("unexpected size"); \ 4835ffd83dbSDimitry Andric } \ 4845ffd83dbSDimitry Andric } while (0) 4855ffd83dbSDimitry Andric 486e8d8bef9SDimitry Andric #define RTLIBCASE(LibcallPrefix) \ 487e8d8bef9SDimitry Andric do { \ 488e8d8bef9SDimitry Andric switch (Size) { \ 489e8d8bef9SDimitry Andric case 32: \ 490e8d8bef9SDimitry Andric return RTLIB::LibcallPrefix##32; \ 491e8d8bef9SDimitry Andric case 64: \ 492e8d8bef9SDimitry Andric return RTLIB::LibcallPrefix##64; \ 493e8d8bef9SDimitry Andric case 80: \ 494e8d8bef9SDimitry Andric return RTLIB::LibcallPrefix##80; \ 495e8d8bef9SDimitry Andric case 128: \ 496e8d8bef9SDimitry Andric return RTLIB::LibcallPrefix##128; \ 497e8d8bef9SDimitry Andric default: \ 498e8d8bef9SDimitry Andric llvm_unreachable("unexpected size"); \ 499e8d8bef9SDimitry Andric } \ 500e8d8bef9SDimitry Andric } while (0) 5015ffd83dbSDimitry Andric 5020b57cec5SDimitry Andric switch (Opcode) { 503*bdd1243dSDimitry Andric case TargetOpcode::G_MUL: 504*bdd1243dSDimitry Andric RTLIBCASE_INT(MUL_I); 5050b57cec5SDimitry Andric case TargetOpcode::G_SDIV: 506e8d8bef9SDimitry Andric RTLIBCASE_INT(SDIV_I); 5070b57cec5SDimitry Andric case TargetOpcode::G_UDIV: 508e8d8bef9SDimitry Andric RTLIBCASE_INT(UDIV_I); 5090b57cec5SDimitry Andric case TargetOpcode::G_SREM: 510e8d8bef9SDimitry Andric RTLIBCASE_INT(SREM_I); 5110b57cec5SDimitry Andric case TargetOpcode::G_UREM: 512e8d8bef9SDimitry Andric RTLIBCASE_INT(UREM_I); 5130b57cec5SDimitry Andric case TargetOpcode::G_CTLZ_ZERO_UNDEF: 514e8d8bef9SDimitry Andric RTLIBCASE_INT(CTLZ_I); 5150b57cec5SDimitry Andric case TargetOpcode::G_FADD: 5165ffd83dbSDimitry Andric RTLIBCASE(ADD_F); 5170b57cec5SDimitry Andric case TargetOpcode::G_FSUB: 5185ffd83dbSDimitry Andric RTLIBCASE(SUB_F); 5190b57cec5SDimitry Andric case TargetOpcode::G_FMUL: 5205ffd83dbSDimitry Andric RTLIBCASE(MUL_F); 5210b57cec5SDimitry Andric case TargetOpcode::G_FDIV: 5225ffd83dbSDimitry Andric RTLIBCASE(DIV_F); 5230b57cec5SDimitry Andric case TargetOpcode::G_FEXP: 5245ffd83dbSDimitry Andric RTLIBCASE(EXP_F); 5250b57cec5SDimitry Andric case TargetOpcode::G_FEXP2: 5265ffd83dbSDimitry Andric RTLIBCASE(EXP2_F); 5270b57cec5SDimitry Andric case TargetOpcode::G_FREM: 5285ffd83dbSDimitry Andric RTLIBCASE(REM_F); 5290b57cec5SDimitry Andric case TargetOpcode::G_FPOW: 5305ffd83dbSDimitry Andric RTLIBCASE(POW_F); 5310b57cec5SDimitry Andric case TargetOpcode::G_FMA: 5325ffd83dbSDimitry Andric RTLIBCASE(FMA_F); 5330b57cec5SDimitry Andric case TargetOpcode::G_FSIN: 5345ffd83dbSDimitry Andric RTLIBCASE(SIN_F); 5350b57cec5SDimitry Andric case TargetOpcode::G_FCOS: 5365ffd83dbSDimitry Andric RTLIBCASE(COS_F); 5370b57cec5SDimitry Andric case TargetOpcode::G_FLOG10: 5385ffd83dbSDimitry Andric RTLIBCASE(LOG10_F); 5390b57cec5SDimitry Andric case TargetOpcode::G_FLOG: 5405ffd83dbSDimitry Andric RTLIBCASE(LOG_F); 5410b57cec5SDimitry Andric case TargetOpcode::G_FLOG2: 5425ffd83dbSDimitry Andric RTLIBCASE(LOG2_F); 5430b57cec5SDimitry Andric case TargetOpcode::G_FCEIL: 5445ffd83dbSDimitry Andric RTLIBCASE(CEIL_F); 5450b57cec5SDimitry Andric case TargetOpcode::G_FFLOOR: 5465ffd83dbSDimitry Andric RTLIBCASE(FLOOR_F); 5475ffd83dbSDimitry Andric case TargetOpcode::G_FMINNUM: 5485ffd83dbSDimitry Andric RTLIBCASE(FMIN_F); 5495ffd83dbSDimitry Andric case TargetOpcode::G_FMAXNUM: 5505ffd83dbSDimitry Andric RTLIBCASE(FMAX_F); 5515ffd83dbSDimitry Andric case TargetOpcode::G_FSQRT: 5525ffd83dbSDimitry Andric RTLIBCASE(SQRT_F); 5535ffd83dbSDimitry Andric case TargetOpcode::G_FRINT: 5545ffd83dbSDimitry Andric RTLIBCASE(RINT_F); 5555ffd83dbSDimitry Andric case TargetOpcode::G_FNEARBYINT: 5565ffd83dbSDimitry Andric RTLIBCASE(NEARBYINT_F); 557e8d8bef9SDimitry Andric case TargetOpcode::G_INTRINSIC_ROUNDEVEN: 558e8d8bef9SDimitry Andric RTLIBCASE(ROUNDEVEN_F); 5590b57cec5SDimitry Andric } 5600b57cec5SDimitry Andric llvm_unreachable("Unknown libcall function"); 5610b57cec5SDimitry Andric } 5620b57cec5SDimitry Andric 5638bcb0991SDimitry Andric /// True if an instruction is in tail position in its caller. Intended for 5648bcb0991SDimitry Andric /// legalizing libcalls as tail calls when possible. 565fe6060f1SDimitry Andric static bool isLibCallInTailPosition(MachineInstr &MI, 566fe6060f1SDimitry Andric const TargetInstrInfo &TII, 567fe6060f1SDimitry Andric MachineRegisterInfo &MRI) { 5685ffd83dbSDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 5695ffd83dbSDimitry Andric const Function &F = MBB.getParent()->getFunction(); 5708bcb0991SDimitry Andric 5718bcb0991SDimitry Andric // Conservatively require the attributes of the call to match those of 5728bcb0991SDimitry Andric // the return. Ignore NoAlias and NonNull because they don't affect the 5738bcb0991SDimitry Andric // call sequence. 5748bcb0991SDimitry Andric AttributeList CallerAttrs = F.getAttributes(); 57504eeddc0SDimitry Andric if (AttrBuilder(F.getContext(), CallerAttrs.getRetAttrs()) 5768bcb0991SDimitry Andric .removeAttribute(Attribute::NoAlias) 5778bcb0991SDimitry Andric .removeAttribute(Attribute::NonNull) 5788bcb0991SDimitry Andric .hasAttributes()) 5798bcb0991SDimitry Andric return false; 5808bcb0991SDimitry Andric 5818bcb0991SDimitry Andric // It's not safe to eliminate the sign / zero extension of the return value. 582349cc55cSDimitry Andric if (CallerAttrs.hasRetAttr(Attribute::ZExt) || 583349cc55cSDimitry Andric CallerAttrs.hasRetAttr(Attribute::SExt)) 5848bcb0991SDimitry Andric return false; 5858bcb0991SDimitry Andric 586fe6060f1SDimitry Andric // Only tail call if the following instruction is a standard return or if we 587fe6060f1SDimitry Andric // have a `thisreturn` callee, and a sequence like: 588fe6060f1SDimitry Andric // 589fe6060f1SDimitry Andric // G_MEMCPY %0, %1, %2 590fe6060f1SDimitry Andric // $x0 = COPY %0 591fe6060f1SDimitry Andric // RET_ReallyLR implicit $x0 5925ffd83dbSDimitry Andric auto Next = next_nodbg(MI.getIterator(), MBB.instr_end()); 593fe6060f1SDimitry Andric if (Next != MBB.instr_end() && Next->isCopy()) { 594fe6060f1SDimitry Andric switch (MI.getOpcode()) { 595fe6060f1SDimitry Andric default: 596fe6060f1SDimitry Andric llvm_unreachable("unsupported opcode"); 597fe6060f1SDimitry Andric case TargetOpcode::G_BZERO: 598fe6060f1SDimitry Andric return false; 599fe6060f1SDimitry Andric case TargetOpcode::G_MEMCPY: 600fe6060f1SDimitry Andric case TargetOpcode::G_MEMMOVE: 601fe6060f1SDimitry Andric case TargetOpcode::G_MEMSET: 602fe6060f1SDimitry Andric break; 603fe6060f1SDimitry Andric } 604fe6060f1SDimitry Andric 605fe6060f1SDimitry Andric Register VReg = MI.getOperand(0).getReg(); 606fe6060f1SDimitry Andric if (!VReg.isVirtual() || VReg != Next->getOperand(1).getReg()) 607fe6060f1SDimitry Andric return false; 608fe6060f1SDimitry Andric 609fe6060f1SDimitry Andric Register PReg = Next->getOperand(0).getReg(); 610fe6060f1SDimitry Andric if (!PReg.isPhysical()) 611fe6060f1SDimitry Andric return false; 612fe6060f1SDimitry Andric 613fe6060f1SDimitry Andric auto Ret = next_nodbg(Next, MBB.instr_end()); 614fe6060f1SDimitry Andric if (Ret == MBB.instr_end() || !Ret->isReturn()) 615fe6060f1SDimitry Andric return false; 616fe6060f1SDimitry Andric 617fe6060f1SDimitry Andric if (Ret->getNumImplicitOperands() != 1) 618fe6060f1SDimitry Andric return false; 619fe6060f1SDimitry Andric 620fe6060f1SDimitry Andric if (PReg != Ret->getOperand(0).getReg()) 621fe6060f1SDimitry Andric return false; 622fe6060f1SDimitry Andric 623fe6060f1SDimitry Andric // Skip over the COPY that we just validated. 624fe6060f1SDimitry Andric Next = Ret; 625fe6060f1SDimitry Andric } 626fe6060f1SDimitry Andric 6275ffd83dbSDimitry Andric if (Next == MBB.instr_end() || TII.isTailCall(*Next) || !Next->isReturn()) 6288bcb0991SDimitry Andric return false; 6298bcb0991SDimitry Andric 6308bcb0991SDimitry Andric return true; 6318bcb0991SDimitry Andric } 6328bcb0991SDimitry Andric 6330b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 6345ffd83dbSDimitry Andric llvm::createLibcall(MachineIRBuilder &MIRBuilder, const char *Name, 6350b57cec5SDimitry Andric const CallLowering::ArgInfo &Result, 6365ffd83dbSDimitry Andric ArrayRef<CallLowering::ArgInfo> Args, 6375ffd83dbSDimitry Andric const CallingConv::ID CC) { 6380b57cec5SDimitry Andric auto &CLI = *MIRBuilder.getMF().getSubtarget().getCallLowering(); 6390b57cec5SDimitry Andric 6408bcb0991SDimitry Andric CallLowering::CallLoweringInfo Info; 6415ffd83dbSDimitry Andric Info.CallConv = CC; 6428bcb0991SDimitry Andric Info.Callee = MachineOperand::CreateES(Name); 6438bcb0991SDimitry Andric Info.OrigRet = Result; 6448bcb0991SDimitry Andric std::copy(Args.begin(), Args.end(), std::back_inserter(Info.OrigArgs)); 6458bcb0991SDimitry Andric if (!CLI.lowerCall(MIRBuilder, Info)) 6460b57cec5SDimitry Andric return LegalizerHelper::UnableToLegalize; 6470b57cec5SDimitry Andric 6480b57cec5SDimitry Andric return LegalizerHelper::Legalized; 6490b57cec5SDimitry Andric } 6500b57cec5SDimitry Andric 6515ffd83dbSDimitry Andric LegalizerHelper::LegalizeResult 6525ffd83dbSDimitry Andric llvm::createLibcall(MachineIRBuilder &MIRBuilder, RTLIB::Libcall Libcall, 6535ffd83dbSDimitry Andric const CallLowering::ArgInfo &Result, 6545ffd83dbSDimitry Andric ArrayRef<CallLowering::ArgInfo> Args) { 6555ffd83dbSDimitry Andric auto &TLI = *MIRBuilder.getMF().getSubtarget().getTargetLowering(); 6565ffd83dbSDimitry Andric const char *Name = TLI.getLibcallName(Libcall); 6575ffd83dbSDimitry Andric const CallingConv::ID CC = TLI.getLibcallCallingConv(Libcall); 6585ffd83dbSDimitry Andric return createLibcall(MIRBuilder, Name, Result, Args, CC); 6595ffd83dbSDimitry Andric } 6605ffd83dbSDimitry Andric 6610b57cec5SDimitry Andric // Useful for libcalls where all operands have the same type. 6620b57cec5SDimitry Andric static LegalizerHelper::LegalizeResult 6630b57cec5SDimitry Andric simpleLibcall(MachineInstr &MI, MachineIRBuilder &MIRBuilder, unsigned Size, 6640b57cec5SDimitry Andric Type *OpType) { 6650b57cec5SDimitry Andric auto Libcall = getRTLibDesc(MI.getOpcode(), Size); 6660b57cec5SDimitry Andric 667fe6060f1SDimitry Andric // FIXME: What does the original arg index mean here? 6680b57cec5SDimitry Andric SmallVector<CallLowering::ArgInfo, 3> Args; 6694824e7fdSDimitry Andric for (const MachineOperand &MO : llvm::drop_begin(MI.operands())) 6704824e7fdSDimitry Andric Args.push_back({MO.getReg(), OpType, 0}); 671fe6060f1SDimitry Andric return createLibcall(MIRBuilder, Libcall, 672fe6060f1SDimitry Andric {MI.getOperand(0).getReg(), OpType, 0}, Args); 6730b57cec5SDimitry Andric } 6740b57cec5SDimitry Andric 6758bcb0991SDimitry Andric LegalizerHelper::LegalizeResult 6768bcb0991SDimitry Andric llvm::createMemLibcall(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI, 677fe6060f1SDimitry Andric MachineInstr &MI, LostDebugLocObserver &LocObserver) { 6788bcb0991SDimitry Andric auto &Ctx = MIRBuilder.getMF().getFunction().getContext(); 6798bcb0991SDimitry Andric 6808bcb0991SDimitry Andric SmallVector<CallLowering::ArgInfo, 3> Args; 6818bcb0991SDimitry Andric // Add all the args, except for the last which is an imm denoting 'tail'. 682e8d8bef9SDimitry Andric for (unsigned i = 0; i < MI.getNumOperands() - 1; ++i) { 6838bcb0991SDimitry Andric Register Reg = MI.getOperand(i).getReg(); 6848bcb0991SDimitry Andric 6858bcb0991SDimitry Andric // Need derive an IR type for call lowering. 6868bcb0991SDimitry Andric LLT OpLLT = MRI.getType(Reg); 6878bcb0991SDimitry Andric Type *OpTy = nullptr; 6888bcb0991SDimitry Andric if (OpLLT.isPointer()) 6898bcb0991SDimitry Andric OpTy = Type::getInt8PtrTy(Ctx, OpLLT.getAddressSpace()); 6908bcb0991SDimitry Andric else 6918bcb0991SDimitry Andric OpTy = IntegerType::get(Ctx, OpLLT.getSizeInBits()); 692fe6060f1SDimitry Andric Args.push_back({Reg, OpTy, 0}); 6938bcb0991SDimitry Andric } 6948bcb0991SDimitry Andric 6958bcb0991SDimitry Andric auto &CLI = *MIRBuilder.getMF().getSubtarget().getCallLowering(); 6968bcb0991SDimitry Andric auto &TLI = *MIRBuilder.getMF().getSubtarget().getTargetLowering(); 6978bcb0991SDimitry Andric RTLIB::Libcall RTLibcall; 698fe6060f1SDimitry Andric unsigned Opc = MI.getOpcode(); 699fe6060f1SDimitry Andric switch (Opc) { 700fe6060f1SDimitry Andric case TargetOpcode::G_BZERO: 701fe6060f1SDimitry Andric RTLibcall = RTLIB::BZERO; 702fe6060f1SDimitry Andric break; 703e8d8bef9SDimitry Andric case TargetOpcode::G_MEMCPY: 7048bcb0991SDimitry Andric RTLibcall = RTLIB::MEMCPY; 705fe6060f1SDimitry Andric Args[0].Flags[0].setReturned(); 7068bcb0991SDimitry Andric break; 707e8d8bef9SDimitry Andric case TargetOpcode::G_MEMMOVE: 7088bcb0991SDimitry Andric RTLibcall = RTLIB::MEMMOVE; 709fe6060f1SDimitry Andric Args[0].Flags[0].setReturned(); 7108bcb0991SDimitry Andric break; 711e8d8bef9SDimitry Andric case TargetOpcode::G_MEMSET: 712e8d8bef9SDimitry Andric RTLibcall = RTLIB::MEMSET; 713fe6060f1SDimitry Andric Args[0].Flags[0].setReturned(); 714e8d8bef9SDimitry Andric break; 7158bcb0991SDimitry Andric default: 716fe6060f1SDimitry Andric llvm_unreachable("unsupported opcode"); 7178bcb0991SDimitry Andric } 7188bcb0991SDimitry Andric const char *Name = TLI.getLibcallName(RTLibcall); 7198bcb0991SDimitry Andric 720fe6060f1SDimitry Andric // Unsupported libcall on the target. 721fe6060f1SDimitry Andric if (!Name) { 722fe6060f1SDimitry Andric LLVM_DEBUG(dbgs() << ".. .. Could not find libcall name for " 723fe6060f1SDimitry Andric << MIRBuilder.getTII().getName(Opc) << "\n"); 724fe6060f1SDimitry Andric return LegalizerHelper::UnableToLegalize; 725fe6060f1SDimitry Andric } 726fe6060f1SDimitry Andric 7278bcb0991SDimitry Andric CallLowering::CallLoweringInfo Info; 7288bcb0991SDimitry Andric Info.CallConv = TLI.getLibcallCallingConv(RTLibcall); 7298bcb0991SDimitry Andric Info.Callee = MachineOperand::CreateES(Name); 730fe6060f1SDimitry Andric Info.OrigRet = CallLowering::ArgInfo({0}, Type::getVoidTy(Ctx), 0); 731e8d8bef9SDimitry Andric Info.IsTailCall = MI.getOperand(MI.getNumOperands() - 1).getImm() && 732fe6060f1SDimitry Andric isLibCallInTailPosition(MI, MIRBuilder.getTII(), MRI); 7338bcb0991SDimitry Andric 7348bcb0991SDimitry Andric std::copy(Args.begin(), Args.end(), std::back_inserter(Info.OrigArgs)); 7358bcb0991SDimitry Andric if (!CLI.lowerCall(MIRBuilder, Info)) 7368bcb0991SDimitry Andric return LegalizerHelper::UnableToLegalize; 7378bcb0991SDimitry Andric 7388bcb0991SDimitry Andric if (Info.LoweredTailCall) { 7398bcb0991SDimitry Andric assert(Info.IsTailCall && "Lowered tail call when it wasn't a tail call?"); 740fe6060f1SDimitry Andric 741fe6060f1SDimitry Andric // Check debug locations before removing the return. 742fe6060f1SDimitry Andric LocObserver.checkpoint(true); 743fe6060f1SDimitry Andric 7445ffd83dbSDimitry Andric // We must have a return following the call (or debug insts) to get past 7458bcb0991SDimitry Andric // isLibCallInTailPosition. 7465ffd83dbSDimitry Andric do { 7475ffd83dbSDimitry Andric MachineInstr *Next = MI.getNextNode(); 748fe6060f1SDimitry Andric assert(Next && 749fe6060f1SDimitry Andric (Next->isCopy() || Next->isReturn() || Next->isDebugInstr()) && 7505ffd83dbSDimitry Andric "Expected instr following MI to be return or debug inst?"); 7518bcb0991SDimitry Andric // We lowered a tail call, so the call is now the return from the block. 7528bcb0991SDimitry Andric // Delete the old return. 7535ffd83dbSDimitry Andric Next->eraseFromParent(); 7545ffd83dbSDimitry Andric } while (MI.getNextNode()); 755fe6060f1SDimitry Andric 756fe6060f1SDimitry Andric // We expect to lose the debug location from the return. 757fe6060f1SDimitry Andric LocObserver.checkpoint(false); 7588bcb0991SDimitry Andric } 7598bcb0991SDimitry Andric 7608bcb0991SDimitry Andric return LegalizerHelper::Legalized; 7618bcb0991SDimitry Andric } 7628bcb0991SDimitry Andric 7630b57cec5SDimitry Andric static RTLIB::Libcall getConvRTLibDesc(unsigned Opcode, Type *ToType, 7640b57cec5SDimitry Andric Type *FromType) { 7650b57cec5SDimitry Andric auto ToMVT = MVT::getVT(ToType); 7660b57cec5SDimitry Andric auto FromMVT = MVT::getVT(FromType); 7670b57cec5SDimitry Andric 7680b57cec5SDimitry Andric switch (Opcode) { 7690b57cec5SDimitry Andric case TargetOpcode::G_FPEXT: 7700b57cec5SDimitry Andric return RTLIB::getFPEXT(FromMVT, ToMVT); 7710b57cec5SDimitry Andric case TargetOpcode::G_FPTRUNC: 7720b57cec5SDimitry Andric return RTLIB::getFPROUND(FromMVT, ToMVT); 7730b57cec5SDimitry Andric case TargetOpcode::G_FPTOSI: 7740b57cec5SDimitry Andric return RTLIB::getFPTOSINT(FromMVT, ToMVT); 7750b57cec5SDimitry Andric case TargetOpcode::G_FPTOUI: 7760b57cec5SDimitry Andric return RTLIB::getFPTOUINT(FromMVT, ToMVT); 7770b57cec5SDimitry Andric case TargetOpcode::G_SITOFP: 7780b57cec5SDimitry Andric return RTLIB::getSINTTOFP(FromMVT, ToMVT); 7790b57cec5SDimitry Andric case TargetOpcode::G_UITOFP: 7800b57cec5SDimitry Andric return RTLIB::getUINTTOFP(FromMVT, ToMVT); 7810b57cec5SDimitry Andric } 7820b57cec5SDimitry Andric llvm_unreachable("Unsupported libcall function"); 7830b57cec5SDimitry Andric } 7840b57cec5SDimitry Andric 7850b57cec5SDimitry Andric static LegalizerHelper::LegalizeResult 7860b57cec5SDimitry Andric conversionLibcall(MachineInstr &MI, MachineIRBuilder &MIRBuilder, Type *ToType, 7870b57cec5SDimitry Andric Type *FromType) { 7880b57cec5SDimitry Andric RTLIB::Libcall Libcall = getConvRTLibDesc(MI.getOpcode(), ToType, FromType); 789fe6060f1SDimitry Andric return createLibcall(MIRBuilder, Libcall, 790fe6060f1SDimitry Andric {MI.getOperand(0).getReg(), ToType, 0}, 791fe6060f1SDimitry Andric {{MI.getOperand(1).getReg(), FromType, 0}}); 7920b57cec5SDimitry Andric } 7930b57cec5SDimitry Andric 7940b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 795fe6060f1SDimitry Andric LegalizerHelper::libcall(MachineInstr &MI, LostDebugLocObserver &LocObserver) { 7960b57cec5SDimitry Andric LLT LLTy = MRI.getType(MI.getOperand(0).getReg()); 7970b57cec5SDimitry Andric unsigned Size = LLTy.getSizeInBits(); 7980b57cec5SDimitry Andric auto &Ctx = MIRBuilder.getMF().getFunction().getContext(); 7990b57cec5SDimitry Andric 8000b57cec5SDimitry Andric switch (MI.getOpcode()) { 8010b57cec5SDimitry Andric default: 8020b57cec5SDimitry Andric return UnableToLegalize; 803*bdd1243dSDimitry Andric case TargetOpcode::G_MUL: 8040b57cec5SDimitry Andric case TargetOpcode::G_SDIV: 8050b57cec5SDimitry Andric case TargetOpcode::G_UDIV: 8060b57cec5SDimitry Andric case TargetOpcode::G_SREM: 8070b57cec5SDimitry Andric case TargetOpcode::G_UREM: 8080b57cec5SDimitry Andric case TargetOpcode::G_CTLZ_ZERO_UNDEF: { 8090b57cec5SDimitry Andric Type *HLTy = IntegerType::get(Ctx, Size); 8100b57cec5SDimitry Andric auto Status = simpleLibcall(MI, MIRBuilder, Size, HLTy); 8110b57cec5SDimitry Andric if (Status != Legalized) 8120b57cec5SDimitry Andric return Status; 8130b57cec5SDimitry Andric break; 8140b57cec5SDimitry Andric } 8150b57cec5SDimitry Andric case TargetOpcode::G_FADD: 8160b57cec5SDimitry Andric case TargetOpcode::G_FSUB: 8170b57cec5SDimitry Andric case TargetOpcode::G_FMUL: 8180b57cec5SDimitry Andric case TargetOpcode::G_FDIV: 8190b57cec5SDimitry Andric case TargetOpcode::G_FMA: 8200b57cec5SDimitry Andric case TargetOpcode::G_FPOW: 8210b57cec5SDimitry Andric case TargetOpcode::G_FREM: 8220b57cec5SDimitry Andric case TargetOpcode::G_FCOS: 8230b57cec5SDimitry Andric case TargetOpcode::G_FSIN: 8240b57cec5SDimitry Andric case TargetOpcode::G_FLOG10: 8250b57cec5SDimitry Andric case TargetOpcode::G_FLOG: 8260b57cec5SDimitry Andric case TargetOpcode::G_FLOG2: 8270b57cec5SDimitry Andric case TargetOpcode::G_FEXP: 8280b57cec5SDimitry Andric case TargetOpcode::G_FEXP2: 8290b57cec5SDimitry Andric case TargetOpcode::G_FCEIL: 8305ffd83dbSDimitry Andric case TargetOpcode::G_FFLOOR: 8315ffd83dbSDimitry Andric case TargetOpcode::G_FMINNUM: 8325ffd83dbSDimitry Andric case TargetOpcode::G_FMAXNUM: 8335ffd83dbSDimitry Andric case TargetOpcode::G_FSQRT: 8345ffd83dbSDimitry Andric case TargetOpcode::G_FRINT: 835e8d8bef9SDimitry Andric case TargetOpcode::G_FNEARBYINT: 836e8d8bef9SDimitry Andric case TargetOpcode::G_INTRINSIC_ROUNDEVEN: { 8375ffd83dbSDimitry Andric Type *HLTy = getFloatTypeForLLT(Ctx, LLTy); 838e8d8bef9SDimitry Andric if (!HLTy || (Size != 32 && Size != 64 && Size != 80 && Size != 128)) { 839e8d8bef9SDimitry Andric LLVM_DEBUG(dbgs() << "No libcall available for type " << LLTy << ".\n"); 8400b57cec5SDimitry Andric return UnableToLegalize; 8410b57cec5SDimitry Andric } 8420b57cec5SDimitry Andric auto Status = simpleLibcall(MI, MIRBuilder, Size, HLTy); 8430b57cec5SDimitry Andric if (Status != Legalized) 8440b57cec5SDimitry Andric return Status; 8450b57cec5SDimitry Andric break; 8460b57cec5SDimitry Andric } 8475ffd83dbSDimitry Andric case TargetOpcode::G_FPEXT: 8480b57cec5SDimitry Andric case TargetOpcode::G_FPTRUNC: { 8495ffd83dbSDimitry Andric Type *FromTy = getFloatTypeForLLT(Ctx, MRI.getType(MI.getOperand(1).getReg())); 8505ffd83dbSDimitry Andric Type *ToTy = getFloatTypeForLLT(Ctx, MRI.getType(MI.getOperand(0).getReg())); 8515ffd83dbSDimitry Andric if (!FromTy || !ToTy) 8520b57cec5SDimitry Andric return UnableToLegalize; 8535ffd83dbSDimitry Andric LegalizeResult Status = conversionLibcall(MI, MIRBuilder, ToTy, FromTy ); 8540b57cec5SDimitry Andric if (Status != Legalized) 8550b57cec5SDimitry Andric return Status; 8560b57cec5SDimitry Andric break; 8570b57cec5SDimitry Andric } 8580b57cec5SDimitry Andric case TargetOpcode::G_FPTOSI: 8590b57cec5SDimitry Andric case TargetOpcode::G_FPTOUI: { 8600b57cec5SDimitry Andric // FIXME: Support other types 8610b57cec5SDimitry Andric unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits(); 8620b57cec5SDimitry Andric unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(); 8630b57cec5SDimitry Andric if ((ToSize != 32 && ToSize != 64) || (FromSize != 32 && FromSize != 64)) 8640b57cec5SDimitry Andric return UnableToLegalize; 8650b57cec5SDimitry Andric LegalizeResult Status = conversionLibcall( 8660b57cec5SDimitry Andric MI, MIRBuilder, 8670b57cec5SDimitry Andric ToSize == 32 ? Type::getInt32Ty(Ctx) : Type::getInt64Ty(Ctx), 8680b57cec5SDimitry Andric FromSize == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx)); 8690b57cec5SDimitry Andric if (Status != Legalized) 8700b57cec5SDimitry Andric return Status; 8710b57cec5SDimitry Andric break; 8720b57cec5SDimitry Andric } 8730b57cec5SDimitry Andric case TargetOpcode::G_SITOFP: 8740b57cec5SDimitry Andric case TargetOpcode::G_UITOFP: { 8750b57cec5SDimitry Andric // FIXME: Support other types 8760b57cec5SDimitry Andric unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits(); 8770b57cec5SDimitry Andric unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(); 8780b57cec5SDimitry Andric if ((FromSize != 32 && FromSize != 64) || (ToSize != 32 && ToSize != 64)) 8790b57cec5SDimitry Andric return UnableToLegalize; 8800b57cec5SDimitry Andric LegalizeResult Status = conversionLibcall( 8810b57cec5SDimitry Andric MI, MIRBuilder, 8820b57cec5SDimitry Andric ToSize == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx), 8830b57cec5SDimitry Andric FromSize == 32 ? Type::getInt32Ty(Ctx) : Type::getInt64Ty(Ctx)); 8840b57cec5SDimitry Andric if (Status != Legalized) 8850b57cec5SDimitry Andric return Status; 8860b57cec5SDimitry Andric break; 8870b57cec5SDimitry Andric } 888fe6060f1SDimitry Andric case TargetOpcode::G_BZERO: 889e8d8bef9SDimitry Andric case TargetOpcode::G_MEMCPY: 890e8d8bef9SDimitry Andric case TargetOpcode::G_MEMMOVE: 891e8d8bef9SDimitry Andric case TargetOpcode::G_MEMSET: { 892fe6060f1SDimitry Andric LegalizeResult Result = 893fe6060f1SDimitry Andric createMemLibcall(MIRBuilder, *MIRBuilder.getMRI(), MI, LocObserver); 894fe6060f1SDimitry Andric if (Result != Legalized) 895fe6060f1SDimitry Andric return Result; 896e8d8bef9SDimitry Andric MI.eraseFromParent(); 897e8d8bef9SDimitry Andric return Result; 898e8d8bef9SDimitry Andric } 8990b57cec5SDimitry Andric } 9000b57cec5SDimitry Andric 9010b57cec5SDimitry Andric MI.eraseFromParent(); 9020b57cec5SDimitry Andric return Legalized; 9030b57cec5SDimitry Andric } 9040b57cec5SDimitry Andric 9050b57cec5SDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::narrowScalar(MachineInstr &MI, 9060b57cec5SDimitry Andric unsigned TypeIdx, 9070b57cec5SDimitry Andric LLT NarrowTy) { 9080b57cec5SDimitry Andric uint64_t SizeOp0 = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(); 9090b57cec5SDimitry Andric uint64_t NarrowSize = NarrowTy.getSizeInBits(); 9100b57cec5SDimitry Andric 9110b57cec5SDimitry Andric switch (MI.getOpcode()) { 9120b57cec5SDimitry Andric default: 9130b57cec5SDimitry Andric return UnableToLegalize; 9140b57cec5SDimitry Andric case TargetOpcode::G_IMPLICIT_DEF: { 9155ffd83dbSDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 9165ffd83dbSDimitry Andric LLT DstTy = MRI.getType(DstReg); 9175ffd83dbSDimitry Andric 9185ffd83dbSDimitry Andric // If SizeOp0 is not an exact multiple of NarrowSize, emit 9195ffd83dbSDimitry Andric // G_ANYEXT(G_IMPLICIT_DEF). Cast result to vector if needed. 9205ffd83dbSDimitry Andric // FIXME: Although this would also be legal for the general case, it causes 9215ffd83dbSDimitry Andric // a lot of regressions in the emitted code (superfluous COPYs, artifact 9225ffd83dbSDimitry Andric // combines not being hit). This seems to be a problem related to the 9235ffd83dbSDimitry Andric // artifact combiner. 9245ffd83dbSDimitry Andric if (SizeOp0 % NarrowSize != 0) { 9255ffd83dbSDimitry Andric LLT ImplicitTy = NarrowTy; 9265ffd83dbSDimitry Andric if (DstTy.isVector()) 927fe6060f1SDimitry Andric ImplicitTy = LLT::vector(DstTy.getElementCount(), ImplicitTy); 9285ffd83dbSDimitry Andric 9295ffd83dbSDimitry Andric Register ImplicitReg = MIRBuilder.buildUndef(ImplicitTy).getReg(0); 9305ffd83dbSDimitry Andric MIRBuilder.buildAnyExt(DstReg, ImplicitReg); 9315ffd83dbSDimitry Andric 9325ffd83dbSDimitry Andric MI.eraseFromParent(); 9335ffd83dbSDimitry Andric return Legalized; 9345ffd83dbSDimitry Andric } 9355ffd83dbSDimitry Andric 9360b57cec5SDimitry Andric int NumParts = SizeOp0 / NarrowSize; 9370b57cec5SDimitry Andric 9380b57cec5SDimitry Andric SmallVector<Register, 2> DstRegs; 9390b57cec5SDimitry Andric for (int i = 0; i < NumParts; ++i) 9405ffd83dbSDimitry Andric DstRegs.push_back(MIRBuilder.buildUndef(NarrowTy).getReg(0)); 9410b57cec5SDimitry Andric 9425ffd83dbSDimitry Andric if (DstTy.isVector()) 9430b57cec5SDimitry Andric MIRBuilder.buildBuildVector(DstReg, DstRegs); 9440b57cec5SDimitry Andric else 945*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(DstReg, DstRegs); 9460b57cec5SDimitry Andric MI.eraseFromParent(); 9470b57cec5SDimitry Andric return Legalized; 9480b57cec5SDimitry Andric } 9490b57cec5SDimitry Andric case TargetOpcode::G_CONSTANT: { 9500b57cec5SDimitry Andric LLT Ty = MRI.getType(MI.getOperand(0).getReg()); 9510b57cec5SDimitry Andric const APInt &Val = MI.getOperand(1).getCImm()->getValue(); 9520b57cec5SDimitry Andric unsigned TotalSize = Ty.getSizeInBits(); 9530b57cec5SDimitry Andric unsigned NarrowSize = NarrowTy.getSizeInBits(); 9540b57cec5SDimitry Andric int NumParts = TotalSize / NarrowSize; 9550b57cec5SDimitry Andric 9560b57cec5SDimitry Andric SmallVector<Register, 4> PartRegs; 9570b57cec5SDimitry Andric for (int I = 0; I != NumParts; ++I) { 9580b57cec5SDimitry Andric unsigned Offset = I * NarrowSize; 9590b57cec5SDimitry Andric auto K = MIRBuilder.buildConstant(NarrowTy, 9600b57cec5SDimitry Andric Val.lshr(Offset).trunc(NarrowSize)); 9610b57cec5SDimitry Andric PartRegs.push_back(K.getReg(0)); 9620b57cec5SDimitry Andric } 9630b57cec5SDimitry Andric 9640b57cec5SDimitry Andric LLT LeftoverTy; 9650b57cec5SDimitry Andric unsigned LeftoverBits = TotalSize - NumParts * NarrowSize; 9660b57cec5SDimitry Andric SmallVector<Register, 1> LeftoverRegs; 9670b57cec5SDimitry Andric if (LeftoverBits != 0) { 9680b57cec5SDimitry Andric LeftoverTy = LLT::scalar(LeftoverBits); 9690b57cec5SDimitry Andric auto K = MIRBuilder.buildConstant( 9700b57cec5SDimitry Andric LeftoverTy, 9710b57cec5SDimitry Andric Val.lshr(NumParts * NarrowSize).trunc(LeftoverBits)); 9720b57cec5SDimitry Andric LeftoverRegs.push_back(K.getReg(0)); 9730b57cec5SDimitry Andric } 9740b57cec5SDimitry Andric 9750b57cec5SDimitry Andric insertParts(MI.getOperand(0).getReg(), 9760b57cec5SDimitry Andric Ty, NarrowTy, PartRegs, LeftoverTy, LeftoverRegs); 9770b57cec5SDimitry Andric 9780b57cec5SDimitry Andric MI.eraseFromParent(); 9790b57cec5SDimitry Andric return Legalized; 9800b57cec5SDimitry Andric } 9815ffd83dbSDimitry Andric case TargetOpcode::G_SEXT: 9825ffd83dbSDimitry Andric case TargetOpcode::G_ZEXT: 9835ffd83dbSDimitry Andric case TargetOpcode::G_ANYEXT: 9845ffd83dbSDimitry Andric return narrowScalarExt(MI, TypeIdx, NarrowTy); 9858bcb0991SDimitry Andric case TargetOpcode::G_TRUNC: { 9868bcb0991SDimitry Andric if (TypeIdx != 1) 9878bcb0991SDimitry Andric return UnableToLegalize; 9888bcb0991SDimitry Andric 9898bcb0991SDimitry Andric uint64_t SizeOp1 = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits(); 9908bcb0991SDimitry Andric if (NarrowTy.getSizeInBits() * 2 != SizeOp1) { 9918bcb0991SDimitry Andric LLVM_DEBUG(dbgs() << "Can't narrow trunc to type " << NarrowTy << "\n"); 9928bcb0991SDimitry Andric return UnableToLegalize; 9938bcb0991SDimitry Andric } 9948bcb0991SDimitry Andric 9955ffd83dbSDimitry Andric auto Unmerge = MIRBuilder.buildUnmerge(NarrowTy, MI.getOperand(1)); 9965ffd83dbSDimitry Andric MIRBuilder.buildCopy(MI.getOperand(0), Unmerge.getReg(0)); 9978bcb0991SDimitry Andric MI.eraseFromParent(); 9988bcb0991SDimitry Andric return Legalized; 9998bcb0991SDimitry Andric } 10008bcb0991SDimitry Andric 10010eae32dcSDimitry Andric case TargetOpcode::G_FREEZE: { 10020eae32dcSDimitry Andric if (TypeIdx != 0) 10030eae32dcSDimitry Andric return UnableToLegalize; 10040eae32dcSDimitry Andric 10050eae32dcSDimitry Andric LLT Ty = MRI.getType(MI.getOperand(0).getReg()); 10060eae32dcSDimitry Andric // Should widen scalar first 10070eae32dcSDimitry Andric if (Ty.getSizeInBits() % NarrowTy.getSizeInBits() != 0) 10080eae32dcSDimitry Andric return UnableToLegalize; 10090eae32dcSDimitry Andric 10100eae32dcSDimitry Andric auto Unmerge = MIRBuilder.buildUnmerge(NarrowTy, MI.getOperand(1).getReg()); 10110eae32dcSDimitry Andric SmallVector<Register, 8> Parts; 10120eae32dcSDimitry Andric for (unsigned i = 0; i < Unmerge->getNumDefs(); ++i) { 10130eae32dcSDimitry Andric Parts.push_back( 10140eae32dcSDimitry Andric MIRBuilder.buildFreeze(NarrowTy, Unmerge.getReg(i)).getReg(0)); 10150eae32dcSDimitry Andric } 10160eae32dcSDimitry Andric 1017*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(MI.getOperand(0).getReg(), Parts); 10180eae32dcSDimitry Andric MI.eraseFromParent(); 10190eae32dcSDimitry Andric return Legalized; 10200eae32dcSDimitry Andric } 1021fe6060f1SDimitry Andric case TargetOpcode::G_ADD: 1022fe6060f1SDimitry Andric case TargetOpcode::G_SUB: 1023fe6060f1SDimitry Andric case TargetOpcode::G_SADDO: 1024fe6060f1SDimitry Andric case TargetOpcode::G_SSUBO: 1025fe6060f1SDimitry Andric case TargetOpcode::G_SADDE: 1026fe6060f1SDimitry Andric case TargetOpcode::G_SSUBE: 1027fe6060f1SDimitry Andric case TargetOpcode::G_UADDO: 1028fe6060f1SDimitry Andric case TargetOpcode::G_USUBO: 1029fe6060f1SDimitry Andric case TargetOpcode::G_UADDE: 1030fe6060f1SDimitry Andric case TargetOpcode::G_USUBE: 1031fe6060f1SDimitry Andric return narrowScalarAddSub(MI, TypeIdx, NarrowTy); 10320b57cec5SDimitry Andric case TargetOpcode::G_MUL: 10330b57cec5SDimitry Andric case TargetOpcode::G_UMULH: 10340b57cec5SDimitry Andric return narrowScalarMul(MI, NarrowTy); 10350b57cec5SDimitry Andric case TargetOpcode::G_EXTRACT: 10360b57cec5SDimitry Andric return narrowScalarExtract(MI, TypeIdx, NarrowTy); 10370b57cec5SDimitry Andric case TargetOpcode::G_INSERT: 10380b57cec5SDimitry Andric return narrowScalarInsert(MI, TypeIdx, NarrowTy); 10390b57cec5SDimitry Andric case TargetOpcode::G_LOAD: { 1040fe6060f1SDimitry Andric auto &LoadMI = cast<GLoad>(MI); 1041fe6060f1SDimitry Andric Register DstReg = LoadMI.getDstReg(); 10420b57cec5SDimitry Andric LLT DstTy = MRI.getType(DstReg); 10430b57cec5SDimitry Andric if (DstTy.isVector()) 10440b57cec5SDimitry Andric return UnableToLegalize; 10450b57cec5SDimitry Andric 1046fe6060f1SDimitry Andric if (8 * LoadMI.getMemSize() != DstTy.getSizeInBits()) { 10470b57cec5SDimitry Andric Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy); 1048fe6060f1SDimitry Andric MIRBuilder.buildLoad(TmpReg, LoadMI.getPointerReg(), LoadMI.getMMO()); 10490b57cec5SDimitry Andric MIRBuilder.buildAnyExt(DstReg, TmpReg); 1050fe6060f1SDimitry Andric LoadMI.eraseFromParent(); 10510b57cec5SDimitry Andric return Legalized; 10520b57cec5SDimitry Andric } 10530b57cec5SDimitry Andric 1054fe6060f1SDimitry Andric return reduceLoadStoreWidth(LoadMI, TypeIdx, NarrowTy); 10550b57cec5SDimitry Andric } 10560b57cec5SDimitry Andric case TargetOpcode::G_ZEXTLOAD: 10570b57cec5SDimitry Andric case TargetOpcode::G_SEXTLOAD: { 1058fe6060f1SDimitry Andric auto &LoadMI = cast<GExtLoad>(MI); 1059fe6060f1SDimitry Andric Register DstReg = LoadMI.getDstReg(); 1060fe6060f1SDimitry Andric Register PtrReg = LoadMI.getPointerReg(); 10610b57cec5SDimitry Andric 10620b57cec5SDimitry Andric Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy); 1063fe6060f1SDimitry Andric auto &MMO = LoadMI.getMMO(); 1064e8d8bef9SDimitry Andric unsigned MemSize = MMO.getSizeInBits(); 1065e8d8bef9SDimitry Andric 1066e8d8bef9SDimitry Andric if (MemSize == NarrowSize) { 10670b57cec5SDimitry Andric MIRBuilder.buildLoad(TmpReg, PtrReg, MMO); 1068e8d8bef9SDimitry Andric } else if (MemSize < NarrowSize) { 1069fe6060f1SDimitry Andric MIRBuilder.buildLoadInstr(LoadMI.getOpcode(), TmpReg, PtrReg, MMO); 1070e8d8bef9SDimitry Andric } else if (MemSize > NarrowSize) { 1071e8d8bef9SDimitry Andric // FIXME: Need to split the load. 1072e8d8bef9SDimitry Andric return UnableToLegalize; 10730b57cec5SDimitry Andric } 10740b57cec5SDimitry Andric 1075fe6060f1SDimitry Andric if (isa<GZExtLoad>(LoadMI)) 10760b57cec5SDimitry Andric MIRBuilder.buildZExt(DstReg, TmpReg); 10770b57cec5SDimitry Andric else 10780b57cec5SDimitry Andric MIRBuilder.buildSExt(DstReg, TmpReg); 10790b57cec5SDimitry Andric 1080fe6060f1SDimitry Andric LoadMI.eraseFromParent(); 10810b57cec5SDimitry Andric return Legalized; 10820b57cec5SDimitry Andric } 10830b57cec5SDimitry Andric case TargetOpcode::G_STORE: { 1084fe6060f1SDimitry Andric auto &StoreMI = cast<GStore>(MI); 10850b57cec5SDimitry Andric 1086fe6060f1SDimitry Andric Register SrcReg = StoreMI.getValueReg(); 10870b57cec5SDimitry Andric LLT SrcTy = MRI.getType(SrcReg); 10880b57cec5SDimitry Andric if (SrcTy.isVector()) 10890b57cec5SDimitry Andric return UnableToLegalize; 10900b57cec5SDimitry Andric 10910b57cec5SDimitry Andric int NumParts = SizeOp0 / NarrowSize; 10920b57cec5SDimitry Andric unsigned HandledSize = NumParts * NarrowTy.getSizeInBits(); 10930b57cec5SDimitry Andric unsigned LeftoverBits = SrcTy.getSizeInBits() - HandledSize; 10940b57cec5SDimitry Andric if (SrcTy.isVector() && LeftoverBits != 0) 10950b57cec5SDimitry Andric return UnableToLegalize; 10960b57cec5SDimitry Andric 1097fe6060f1SDimitry Andric if (8 * StoreMI.getMemSize() != SrcTy.getSizeInBits()) { 10980b57cec5SDimitry Andric Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy); 10990b57cec5SDimitry Andric MIRBuilder.buildTrunc(TmpReg, SrcReg); 1100fe6060f1SDimitry Andric MIRBuilder.buildStore(TmpReg, StoreMI.getPointerReg(), StoreMI.getMMO()); 1101fe6060f1SDimitry Andric StoreMI.eraseFromParent(); 11020b57cec5SDimitry Andric return Legalized; 11030b57cec5SDimitry Andric } 11040b57cec5SDimitry Andric 1105fe6060f1SDimitry Andric return reduceLoadStoreWidth(StoreMI, 0, NarrowTy); 11060b57cec5SDimitry Andric } 11070b57cec5SDimitry Andric case TargetOpcode::G_SELECT: 11080b57cec5SDimitry Andric return narrowScalarSelect(MI, TypeIdx, NarrowTy); 11090b57cec5SDimitry Andric case TargetOpcode::G_AND: 11100b57cec5SDimitry Andric case TargetOpcode::G_OR: 11110b57cec5SDimitry Andric case TargetOpcode::G_XOR: { 11120b57cec5SDimitry Andric // Legalize bitwise operation: 11130b57cec5SDimitry Andric // A = BinOp<Ty> B, C 11140b57cec5SDimitry Andric // into: 11150b57cec5SDimitry Andric // B1, ..., BN = G_UNMERGE_VALUES B 11160b57cec5SDimitry Andric // C1, ..., CN = G_UNMERGE_VALUES C 11170b57cec5SDimitry Andric // A1 = BinOp<Ty/N> B1, C2 11180b57cec5SDimitry Andric // ... 11190b57cec5SDimitry Andric // AN = BinOp<Ty/N> BN, CN 11200b57cec5SDimitry Andric // A = G_MERGE_VALUES A1, ..., AN 11210b57cec5SDimitry Andric return narrowScalarBasic(MI, TypeIdx, NarrowTy); 11220b57cec5SDimitry Andric } 11230b57cec5SDimitry Andric case TargetOpcode::G_SHL: 11240b57cec5SDimitry Andric case TargetOpcode::G_LSHR: 11250b57cec5SDimitry Andric case TargetOpcode::G_ASHR: 11260b57cec5SDimitry Andric return narrowScalarShift(MI, TypeIdx, NarrowTy); 11270b57cec5SDimitry Andric case TargetOpcode::G_CTLZ: 11280b57cec5SDimitry Andric case TargetOpcode::G_CTLZ_ZERO_UNDEF: 11290b57cec5SDimitry Andric case TargetOpcode::G_CTTZ: 11300b57cec5SDimitry Andric case TargetOpcode::G_CTTZ_ZERO_UNDEF: 11310b57cec5SDimitry Andric case TargetOpcode::G_CTPOP: 11325ffd83dbSDimitry Andric if (TypeIdx == 1) 11335ffd83dbSDimitry Andric switch (MI.getOpcode()) { 11345ffd83dbSDimitry Andric case TargetOpcode::G_CTLZ: 11355ffd83dbSDimitry Andric case TargetOpcode::G_CTLZ_ZERO_UNDEF: 11365ffd83dbSDimitry Andric return narrowScalarCTLZ(MI, TypeIdx, NarrowTy); 11375ffd83dbSDimitry Andric case TargetOpcode::G_CTTZ: 11385ffd83dbSDimitry Andric case TargetOpcode::G_CTTZ_ZERO_UNDEF: 11395ffd83dbSDimitry Andric return narrowScalarCTTZ(MI, TypeIdx, NarrowTy); 11405ffd83dbSDimitry Andric case TargetOpcode::G_CTPOP: 11415ffd83dbSDimitry Andric return narrowScalarCTPOP(MI, TypeIdx, NarrowTy); 11425ffd83dbSDimitry Andric default: 11435ffd83dbSDimitry Andric return UnableToLegalize; 11445ffd83dbSDimitry Andric } 11450b57cec5SDimitry Andric 11460b57cec5SDimitry Andric Observer.changingInstr(MI); 11470b57cec5SDimitry Andric narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_ZEXT); 11480b57cec5SDimitry Andric Observer.changedInstr(MI); 11490b57cec5SDimitry Andric return Legalized; 11500b57cec5SDimitry Andric case TargetOpcode::G_INTTOPTR: 11510b57cec5SDimitry Andric if (TypeIdx != 1) 11520b57cec5SDimitry Andric return UnableToLegalize; 11530b57cec5SDimitry Andric 11540b57cec5SDimitry Andric Observer.changingInstr(MI); 11550b57cec5SDimitry Andric narrowScalarSrc(MI, NarrowTy, 1); 11560b57cec5SDimitry Andric Observer.changedInstr(MI); 11570b57cec5SDimitry Andric return Legalized; 11580b57cec5SDimitry Andric case TargetOpcode::G_PTRTOINT: 11590b57cec5SDimitry Andric if (TypeIdx != 0) 11600b57cec5SDimitry Andric return UnableToLegalize; 11610b57cec5SDimitry Andric 11620b57cec5SDimitry Andric Observer.changingInstr(MI); 11630b57cec5SDimitry Andric narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_ZEXT); 11640b57cec5SDimitry Andric Observer.changedInstr(MI); 11650b57cec5SDimitry Andric return Legalized; 11660b57cec5SDimitry Andric case TargetOpcode::G_PHI: { 1167d409305fSDimitry Andric // FIXME: add support for when SizeOp0 isn't an exact multiple of 1168d409305fSDimitry Andric // NarrowSize. 1169d409305fSDimitry Andric if (SizeOp0 % NarrowSize != 0) 1170d409305fSDimitry Andric return UnableToLegalize; 1171d409305fSDimitry Andric 11720b57cec5SDimitry Andric unsigned NumParts = SizeOp0 / NarrowSize; 11735ffd83dbSDimitry Andric SmallVector<Register, 2> DstRegs(NumParts); 11745ffd83dbSDimitry Andric SmallVector<SmallVector<Register, 2>, 2> SrcRegs(MI.getNumOperands() / 2); 11750b57cec5SDimitry Andric Observer.changingInstr(MI); 11760b57cec5SDimitry Andric for (unsigned i = 1; i < MI.getNumOperands(); i += 2) { 11770b57cec5SDimitry Andric MachineBasicBlock &OpMBB = *MI.getOperand(i + 1).getMBB(); 1178*bdd1243dSDimitry Andric MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminatorForward()); 11790b57cec5SDimitry Andric extractParts(MI.getOperand(i).getReg(), NarrowTy, NumParts, 11800b57cec5SDimitry Andric SrcRegs[i / 2]); 11810b57cec5SDimitry Andric } 11820b57cec5SDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 11830b57cec5SDimitry Andric MIRBuilder.setInsertPt(MBB, MI); 11840b57cec5SDimitry Andric for (unsigned i = 0; i < NumParts; ++i) { 11850b57cec5SDimitry Andric DstRegs[i] = MRI.createGenericVirtualRegister(NarrowTy); 11860b57cec5SDimitry Andric MachineInstrBuilder MIB = 11870b57cec5SDimitry Andric MIRBuilder.buildInstr(TargetOpcode::G_PHI).addDef(DstRegs[i]); 11880b57cec5SDimitry Andric for (unsigned j = 1; j < MI.getNumOperands(); j += 2) 11890b57cec5SDimitry Andric MIB.addUse(SrcRegs[j / 2][i]).add(MI.getOperand(j + 1)); 11900b57cec5SDimitry Andric } 11918bcb0991SDimitry Andric MIRBuilder.setInsertPt(MBB, MBB.getFirstNonPHI()); 1192*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(MI.getOperand(0), DstRegs); 11930b57cec5SDimitry Andric Observer.changedInstr(MI); 11940b57cec5SDimitry Andric MI.eraseFromParent(); 11950b57cec5SDimitry Andric return Legalized; 11960b57cec5SDimitry Andric } 11970b57cec5SDimitry Andric case TargetOpcode::G_EXTRACT_VECTOR_ELT: 11980b57cec5SDimitry Andric case TargetOpcode::G_INSERT_VECTOR_ELT: { 11990b57cec5SDimitry Andric if (TypeIdx != 2) 12000b57cec5SDimitry Andric return UnableToLegalize; 12010b57cec5SDimitry Andric 12020b57cec5SDimitry Andric int OpIdx = MI.getOpcode() == TargetOpcode::G_EXTRACT_VECTOR_ELT ? 2 : 3; 12030b57cec5SDimitry Andric Observer.changingInstr(MI); 12040b57cec5SDimitry Andric narrowScalarSrc(MI, NarrowTy, OpIdx); 12050b57cec5SDimitry Andric Observer.changedInstr(MI); 12060b57cec5SDimitry Andric return Legalized; 12070b57cec5SDimitry Andric } 12080b57cec5SDimitry Andric case TargetOpcode::G_ICMP: { 1209fe6060f1SDimitry Andric Register LHS = MI.getOperand(2).getReg(); 1210fe6060f1SDimitry Andric LLT SrcTy = MRI.getType(LHS); 1211fe6060f1SDimitry Andric uint64_t SrcSize = SrcTy.getSizeInBits(); 12120b57cec5SDimitry Andric CmpInst::Predicate Pred = 12130b57cec5SDimitry Andric static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate()); 12140b57cec5SDimitry Andric 1215fe6060f1SDimitry Andric // TODO: Handle the non-equality case for weird sizes. 1216fe6060f1SDimitry Andric if (NarrowSize * 2 != SrcSize && !ICmpInst::isEquality(Pred)) 1217fe6060f1SDimitry Andric return UnableToLegalize; 1218fe6060f1SDimitry Andric 1219fe6060f1SDimitry Andric LLT LeftoverTy; // Example: s88 -> s64 (NarrowTy) + s24 (leftover) 1220fe6060f1SDimitry Andric SmallVector<Register, 4> LHSPartRegs, LHSLeftoverRegs; 1221fe6060f1SDimitry Andric if (!extractParts(LHS, SrcTy, NarrowTy, LeftoverTy, LHSPartRegs, 1222fe6060f1SDimitry Andric LHSLeftoverRegs)) 1223fe6060f1SDimitry Andric return UnableToLegalize; 1224fe6060f1SDimitry Andric 1225fe6060f1SDimitry Andric LLT Unused; // Matches LeftoverTy; G_ICMP LHS and RHS are the same type. 1226fe6060f1SDimitry Andric SmallVector<Register, 4> RHSPartRegs, RHSLeftoverRegs; 1227fe6060f1SDimitry Andric if (!extractParts(MI.getOperand(3).getReg(), SrcTy, NarrowTy, Unused, 1228fe6060f1SDimitry Andric RHSPartRegs, RHSLeftoverRegs)) 1229fe6060f1SDimitry Andric return UnableToLegalize; 1230fe6060f1SDimitry Andric 1231fe6060f1SDimitry Andric // We now have the LHS and RHS of the compare split into narrow-type 1232fe6060f1SDimitry Andric // registers, plus potentially some leftover type. 1233fe6060f1SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 1234fe6060f1SDimitry Andric LLT ResTy = MRI.getType(Dst); 1235fe6060f1SDimitry Andric if (ICmpInst::isEquality(Pred)) { 1236fe6060f1SDimitry Andric // For each part on the LHS and RHS, keep track of the result of XOR-ing 1237fe6060f1SDimitry Andric // them together. For each equal part, the result should be all 0s. For 1238fe6060f1SDimitry Andric // each non-equal part, we'll get at least one 1. 1239fe6060f1SDimitry Andric auto Zero = MIRBuilder.buildConstant(NarrowTy, 0); 1240fe6060f1SDimitry Andric SmallVector<Register, 4> Xors; 1241fe6060f1SDimitry Andric for (auto LHSAndRHS : zip(LHSPartRegs, RHSPartRegs)) { 1242fe6060f1SDimitry Andric auto LHS = std::get<0>(LHSAndRHS); 1243fe6060f1SDimitry Andric auto RHS = std::get<1>(LHSAndRHS); 1244fe6060f1SDimitry Andric auto Xor = MIRBuilder.buildXor(NarrowTy, LHS, RHS).getReg(0); 1245fe6060f1SDimitry Andric Xors.push_back(Xor); 1246fe6060f1SDimitry Andric } 1247fe6060f1SDimitry Andric 1248fe6060f1SDimitry Andric // Build a G_XOR for each leftover register. Each G_XOR must be widened 1249fe6060f1SDimitry Andric // to the desired narrow type so that we can OR them together later. 1250fe6060f1SDimitry Andric SmallVector<Register, 4> WidenedXors; 1251fe6060f1SDimitry Andric for (auto LHSAndRHS : zip(LHSLeftoverRegs, RHSLeftoverRegs)) { 1252fe6060f1SDimitry Andric auto LHS = std::get<0>(LHSAndRHS); 1253fe6060f1SDimitry Andric auto RHS = std::get<1>(LHSAndRHS); 1254fe6060f1SDimitry Andric auto Xor = MIRBuilder.buildXor(LeftoverTy, LHS, RHS).getReg(0); 1255fe6060f1SDimitry Andric LLT GCDTy = extractGCDType(WidenedXors, NarrowTy, LeftoverTy, Xor); 1256fe6060f1SDimitry Andric buildLCMMergePieces(LeftoverTy, NarrowTy, GCDTy, WidenedXors, 1257fe6060f1SDimitry Andric /* PadStrategy = */ TargetOpcode::G_ZEXT); 1258fe6060f1SDimitry Andric Xors.insert(Xors.end(), WidenedXors.begin(), WidenedXors.end()); 1259fe6060f1SDimitry Andric } 1260fe6060f1SDimitry Andric 1261fe6060f1SDimitry Andric // Now, for each part we broke up, we know if they are equal/not equal 1262fe6060f1SDimitry Andric // based off the G_XOR. We can OR these all together and compare against 1263fe6060f1SDimitry Andric // 0 to get the result. 1264fe6060f1SDimitry Andric assert(Xors.size() >= 2 && "Should have gotten at least two Xors?"); 1265fe6060f1SDimitry Andric auto Or = MIRBuilder.buildOr(NarrowTy, Xors[0], Xors[1]); 1266fe6060f1SDimitry Andric for (unsigned I = 2, E = Xors.size(); I < E; ++I) 1267fe6060f1SDimitry Andric Or = MIRBuilder.buildOr(NarrowTy, Or, Xors[I]); 1268fe6060f1SDimitry Andric MIRBuilder.buildICmp(Pred, Dst, Or, Zero); 12690b57cec5SDimitry Andric } else { 1270fe6060f1SDimitry Andric // TODO: Handle non-power-of-two types. 1271fe6060f1SDimitry Andric assert(LHSPartRegs.size() == 2 && "Expected exactly 2 LHS part regs?"); 1272fe6060f1SDimitry Andric assert(RHSPartRegs.size() == 2 && "Expected exactly 2 RHS part regs?"); 1273fe6060f1SDimitry Andric Register LHSL = LHSPartRegs[0]; 1274fe6060f1SDimitry Andric Register LHSH = LHSPartRegs[1]; 1275fe6060f1SDimitry Andric Register RHSL = RHSPartRegs[0]; 1276fe6060f1SDimitry Andric Register RHSH = RHSPartRegs[1]; 12778bcb0991SDimitry Andric MachineInstrBuilder CmpH = MIRBuilder.buildICmp(Pred, ResTy, LHSH, RHSH); 12780b57cec5SDimitry Andric MachineInstrBuilder CmpHEQ = 12798bcb0991SDimitry Andric MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, ResTy, LHSH, RHSH); 12800b57cec5SDimitry Andric MachineInstrBuilder CmpLU = MIRBuilder.buildICmp( 12818bcb0991SDimitry Andric ICmpInst::getUnsignedPredicate(Pred), ResTy, LHSL, RHSL); 1282fe6060f1SDimitry Andric MIRBuilder.buildSelect(Dst, CmpHEQ, CmpLU, CmpH); 12830b57cec5SDimitry Andric } 12840b57cec5SDimitry Andric MI.eraseFromParent(); 12850b57cec5SDimitry Andric return Legalized; 12860b57cec5SDimitry Andric } 12878bcb0991SDimitry Andric case TargetOpcode::G_SEXT_INREG: { 12888bcb0991SDimitry Andric if (TypeIdx != 0) 12898bcb0991SDimitry Andric return UnableToLegalize; 12908bcb0991SDimitry Andric 12918bcb0991SDimitry Andric int64_t SizeInBits = MI.getOperand(2).getImm(); 12928bcb0991SDimitry Andric 12938bcb0991SDimitry Andric // So long as the new type has more bits than the bits we're extending we 12948bcb0991SDimitry Andric // don't need to break it apart. 12958bcb0991SDimitry Andric if (NarrowTy.getScalarSizeInBits() >= SizeInBits) { 12968bcb0991SDimitry Andric Observer.changingInstr(MI); 12978bcb0991SDimitry Andric // We don't lose any non-extension bits by truncating the src and 12988bcb0991SDimitry Andric // sign-extending the dst. 12998bcb0991SDimitry Andric MachineOperand &MO1 = MI.getOperand(1); 13005ffd83dbSDimitry Andric auto TruncMIB = MIRBuilder.buildTrunc(NarrowTy, MO1); 13015ffd83dbSDimitry Andric MO1.setReg(TruncMIB.getReg(0)); 13028bcb0991SDimitry Andric 13038bcb0991SDimitry Andric MachineOperand &MO2 = MI.getOperand(0); 13048bcb0991SDimitry Andric Register DstExt = MRI.createGenericVirtualRegister(NarrowTy); 13058bcb0991SDimitry Andric MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 13065ffd83dbSDimitry Andric MIRBuilder.buildSExt(MO2, DstExt); 13078bcb0991SDimitry Andric MO2.setReg(DstExt); 13088bcb0991SDimitry Andric Observer.changedInstr(MI); 13098bcb0991SDimitry Andric return Legalized; 13108bcb0991SDimitry Andric } 13118bcb0991SDimitry Andric 13128bcb0991SDimitry Andric // Break it apart. Components below the extension point are unmodified. The 13138bcb0991SDimitry Andric // component containing the extension point becomes a narrower SEXT_INREG. 13148bcb0991SDimitry Andric // Components above it are ashr'd from the component containing the 13158bcb0991SDimitry Andric // extension point. 13168bcb0991SDimitry Andric if (SizeOp0 % NarrowSize != 0) 13178bcb0991SDimitry Andric return UnableToLegalize; 13188bcb0991SDimitry Andric int NumParts = SizeOp0 / NarrowSize; 13198bcb0991SDimitry Andric 13208bcb0991SDimitry Andric // List the registers where the destination will be scattered. 13218bcb0991SDimitry Andric SmallVector<Register, 2> DstRegs; 13228bcb0991SDimitry Andric // List the registers where the source will be split. 13238bcb0991SDimitry Andric SmallVector<Register, 2> SrcRegs; 13248bcb0991SDimitry Andric 13258bcb0991SDimitry Andric // Create all the temporary registers. 13268bcb0991SDimitry Andric for (int i = 0; i < NumParts; ++i) { 13278bcb0991SDimitry Andric Register SrcReg = MRI.createGenericVirtualRegister(NarrowTy); 13288bcb0991SDimitry Andric 13298bcb0991SDimitry Andric SrcRegs.push_back(SrcReg); 13308bcb0991SDimitry Andric } 13318bcb0991SDimitry Andric 13328bcb0991SDimitry Andric // Explode the big arguments into smaller chunks. 13335ffd83dbSDimitry Andric MIRBuilder.buildUnmerge(SrcRegs, MI.getOperand(1)); 13348bcb0991SDimitry Andric 13358bcb0991SDimitry Andric Register AshrCstReg = 13368bcb0991SDimitry Andric MIRBuilder.buildConstant(NarrowTy, NarrowTy.getScalarSizeInBits() - 1) 13375ffd83dbSDimitry Andric .getReg(0); 13388bcb0991SDimitry Andric Register FullExtensionReg = 0; 13398bcb0991SDimitry Andric Register PartialExtensionReg = 0; 13408bcb0991SDimitry Andric 13418bcb0991SDimitry Andric // Do the operation on each small part. 13428bcb0991SDimitry Andric for (int i = 0; i < NumParts; ++i) { 13438bcb0991SDimitry Andric if ((i + 1) * NarrowTy.getScalarSizeInBits() < SizeInBits) 13448bcb0991SDimitry Andric DstRegs.push_back(SrcRegs[i]); 13458bcb0991SDimitry Andric else if (i * NarrowTy.getScalarSizeInBits() > SizeInBits) { 13468bcb0991SDimitry Andric assert(PartialExtensionReg && 13478bcb0991SDimitry Andric "Expected to visit partial extension before full"); 13488bcb0991SDimitry Andric if (FullExtensionReg) { 13498bcb0991SDimitry Andric DstRegs.push_back(FullExtensionReg); 13508bcb0991SDimitry Andric continue; 13518bcb0991SDimitry Andric } 13525ffd83dbSDimitry Andric DstRegs.push_back( 13535ffd83dbSDimitry Andric MIRBuilder.buildAShr(NarrowTy, PartialExtensionReg, AshrCstReg) 13545ffd83dbSDimitry Andric .getReg(0)); 13558bcb0991SDimitry Andric FullExtensionReg = DstRegs.back(); 13568bcb0991SDimitry Andric } else { 13578bcb0991SDimitry Andric DstRegs.push_back( 13588bcb0991SDimitry Andric MIRBuilder 13598bcb0991SDimitry Andric .buildInstr( 13608bcb0991SDimitry Andric TargetOpcode::G_SEXT_INREG, {NarrowTy}, 13618bcb0991SDimitry Andric {SrcRegs[i], SizeInBits % NarrowTy.getScalarSizeInBits()}) 13625ffd83dbSDimitry Andric .getReg(0)); 13638bcb0991SDimitry Andric PartialExtensionReg = DstRegs.back(); 13648bcb0991SDimitry Andric } 13658bcb0991SDimitry Andric } 13668bcb0991SDimitry Andric 13678bcb0991SDimitry Andric // Gather the destination registers into the final destination. 13688bcb0991SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 1369*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(DstReg, DstRegs); 13708bcb0991SDimitry Andric MI.eraseFromParent(); 13718bcb0991SDimitry Andric return Legalized; 13728bcb0991SDimitry Andric } 1373480093f4SDimitry Andric case TargetOpcode::G_BSWAP: 1374480093f4SDimitry Andric case TargetOpcode::G_BITREVERSE: { 1375480093f4SDimitry Andric if (SizeOp0 % NarrowSize != 0) 1376480093f4SDimitry Andric return UnableToLegalize; 1377480093f4SDimitry Andric 1378480093f4SDimitry Andric Observer.changingInstr(MI); 1379480093f4SDimitry Andric SmallVector<Register, 2> SrcRegs, DstRegs; 1380480093f4SDimitry Andric unsigned NumParts = SizeOp0 / NarrowSize; 1381480093f4SDimitry Andric extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs); 1382480093f4SDimitry Andric 1383480093f4SDimitry Andric for (unsigned i = 0; i < NumParts; ++i) { 1384480093f4SDimitry Andric auto DstPart = MIRBuilder.buildInstr(MI.getOpcode(), {NarrowTy}, 1385480093f4SDimitry Andric {SrcRegs[NumParts - 1 - i]}); 1386480093f4SDimitry Andric DstRegs.push_back(DstPart.getReg(0)); 1387480093f4SDimitry Andric } 1388480093f4SDimitry Andric 1389*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(MI.getOperand(0), DstRegs); 1390480093f4SDimitry Andric 1391480093f4SDimitry Andric Observer.changedInstr(MI); 1392480093f4SDimitry Andric MI.eraseFromParent(); 1393480093f4SDimitry Andric return Legalized; 1394480093f4SDimitry Andric } 1395e8d8bef9SDimitry Andric case TargetOpcode::G_PTR_ADD: 13965ffd83dbSDimitry Andric case TargetOpcode::G_PTRMASK: { 13975ffd83dbSDimitry Andric if (TypeIdx != 1) 13985ffd83dbSDimitry Andric return UnableToLegalize; 13995ffd83dbSDimitry Andric Observer.changingInstr(MI); 14005ffd83dbSDimitry Andric narrowScalarSrc(MI, NarrowTy, 2); 14015ffd83dbSDimitry Andric Observer.changedInstr(MI); 14025ffd83dbSDimitry Andric return Legalized; 14030b57cec5SDimitry Andric } 140423408297SDimitry Andric case TargetOpcode::G_FPTOUI: 140523408297SDimitry Andric case TargetOpcode::G_FPTOSI: 140623408297SDimitry Andric return narrowScalarFPTOI(MI, TypeIdx, NarrowTy); 1407e8d8bef9SDimitry Andric case TargetOpcode::G_FPEXT: 1408e8d8bef9SDimitry Andric if (TypeIdx != 0) 1409e8d8bef9SDimitry Andric return UnableToLegalize; 1410e8d8bef9SDimitry Andric Observer.changingInstr(MI); 1411e8d8bef9SDimitry Andric narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_FPEXT); 1412e8d8bef9SDimitry Andric Observer.changedInstr(MI); 1413e8d8bef9SDimitry Andric return Legalized; 14140b57cec5SDimitry Andric } 14155ffd83dbSDimitry Andric } 14165ffd83dbSDimitry Andric 14175ffd83dbSDimitry Andric Register LegalizerHelper::coerceToScalar(Register Val) { 14185ffd83dbSDimitry Andric LLT Ty = MRI.getType(Val); 14195ffd83dbSDimitry Andric if (Ty.isScalar()) 14205ffd83dbSDimitry Andric return Val; 14215ffd83dbSDimitry Andric 14225ffd83dbSDimitry Andric const DataLayout &DL = MIRBuilder.getDataLayout(); 14235ffd83dbSDimitry Andric LLT NewTy = LLT::scalar(Ty.getSizeInBits()); 14245ffd83dbSDimitry Andric if (Ty.isPointer()) { 14255ffd83dbSDimitry Andric if (DL.isNonIntegralAddressSpace(Ty.getAddressSpace())) 14265ffd83dbSDimitry Andric return Register(); 14275ffd83dbSDimitry Andric return MIRBuilder.buildPtrToInt(NewTy, Val).getReg(0); 14285ffd83dbSDimitry Andric } 14295ffd83dbSDimitry Andric 14305ffd83dbSDimitry Andric Register NewVal = Val; 14315ffd83dbSDimitry Andric 14325ffd83dbSDimitry Andric assert(Ty.isVector()); 14335ffd83dbSDimitry Andric LLT EltTy = Ty.getElementType(); 14345ffd83dbSDimitry Andric if (EltTy.isPointer()) 14355ffd83dbSDimitry Andric NewVal = MIRBuilder.buildPtrToInt(NewTy, NewVal).getReg(0); 14365ffd83dbSDimitry Andric return MIRBuilder.buildBitcast(NewTy, NewVal).getReg(0); 14375ffd83dbSDimitry Andric } 14380b57cec5SDimitry Andric 14390b57cec5SDimitry Andric void LegalizerHelper::widenScalarSrc(MachineInstr &MI, LLT WideTy, 14400b57cec5SDimitry Andric unsigned OpIdx, unsigned ExtOpcode) { 14410b57cec5SDimitry Andric MachineOperand &MO = MI.getOperand(OpIdx); 14425ffd83dbSDimitry Andric auto ExtB = MIRBuilder.buildInstr(ExtOpcode, {WideTy}, {MO}); 14435ffd83dbSDimitry Andric MO.setReg(ExtB.getReg(0)); 14440b57cec5SDimitry Andric } 14450b57cec5SDimitry Andric 14460b57cec5SDimitry Andric void LegalizerHelper::narrowScalarSrc(MachineInstr &MI, LLT NarrowTy, 14470b57cec5SDimitry Andric unsigned OpIdx) { 14480b57cec5SDimitry Andric MachineOperand &MO = MI.getOperand(OpIdx); 14495ffd83dbSDimitry Andric auto ExtB = MIRBuilder.buildTrunc(NarrowTy, MO); 14505ffd83dbSDimitry Andric MO.setReg(ExtB.getReg(0)); 14510b57cec5SDimitry Andric } 14520b57cec5SDimitry Andric 14530b57cec5SDimitry Andric void LegalizerHelper::widenScalarDst(MachineInstr &MI, LLT WideTy, 14540b57cec5SDimitry Andric unsigned OpIdx, unsigned TruncOpcode) { 14550b57cec5SDimitry Andric MachineOperand &MO = MI.getOperand(OpIdx); 14560b57cec5SDimitry Andric Register DstExt = MRI.createGenericVirtualRegister(WideTy); 14570b57cec5SDimitry Andric MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 14585ffd83dbSDimitry Andric MIRBuilder.buildInstr(TruncOpcode, {MO}, {DstExt}); 14590b57cec5SDimitry Andric MO.setReg(DstExt); 14600b57cec5SDimitry Andric } 14610b57cec5SDimitry Andric 14620b57cec5SDimitry Andric void LegalizerHelper::narrowScalarDst(MachineInstr &MI, LLT NarrowTy, 14630b57cec5SDimitry Andric unsigned OpIdx, unsigned ExtOpcode) { 14640b57cec5SDimitry Andric MachineOperand &MO = MI.getOperand(OpIdx); 14650b57cec5SDimitry Andric Register DstTrunc = MRI.createGenericVirtualRegister(NarrowTy); 14660b57cec5SDimitry Andric MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 14675ffd83dbSDimitry Andric MIRBuilder.buildInstr(ExtOpcode, {MO}, {DstTrunc}); 14680b57cec5SDimitry Andric MO.setReg(DstTrunc); 14690b57cec5SDimitry Andric } 14700b57cec5SDimitry Andric 14710b57cec5SDimitry Andric void LegalizerHelper::moreElementsVectorDst(MachineInstr &MI, LLT WideTy, 14720b57cec5SDimitry Andric unsigned OpIdx) { 14730b57cec5SDimitry Andric MachineOperand &MO = MI.getOperand(OpIdx); 14740b57cec5SDimitry Andric MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 14750eae32dcSDimitry Andric Register Dst = MO.getReg(); 14760eae32dcSDimitry Andric Register DstExt = MRI.createGenericVirtualRegister(WideTy); 14770eae32dcSDimitry Andric MO.setReg(DstExt); 14780eae32dcSDimitry Andric MIRBuilder.buildDeleteTrailingVectorElements(Dst, DstExt); 14790b57cec5SDimitry Andric } 14800b57cec5SDimitry Andric 14810b57cec5SDimitry Andric void LegalizerHelper::moreElementsVectorSrc(MachineInstr &MI, LLT MoreTy, 14820b57cec5SDimitry Andric unsigned OpIdx) { 14830b57cec5SDimitry Andric MachineOperand &MO = MI.getOperand(OpIdx); 14840eae32dcSDimitry Andric SmallVector<Register, 8> Regs; 14850eae32dcSDimitry Andric MO.setReg(MIRBuilder.buildPadVectorWithUndefElements(MoreTy, MO).getReg(0)); 14860b57cec5SDimitry Andric } 14870b57cec5SDimitry Andric 14885ffd83dbSDimitry Andric void LegalizerHelper::bitcastSrc(MachineInstr &MI, LLT CastTy, unsigned OpIdx) { 14895ffd83dbSDimitry Andric MachineOperand &Op = MI.getOperand(OpIdx); 14905ffd83dbSDimitry Andric Op.setReg(MIRBuilder.buildBitcast(CastTy, Op).getReg(0)); 14915ffd83dbSDimitry Andric } 14925ffd83dbSDimitry Andric 14935ffd83dbSDimitry Andric void LegalizerHelper::bitcastDst(MachineInstr &MI, LLT CastTy, unsigned OpIdx) { 14945ffd83dbSDimitry Andric MachineOperand &MO = MI.getOperand(OpIdx); 14955ffd83dbSDimitry Andric Register CastDst = MRI.createGenericVirtualRegister(CastTy); 14965ffd83dbSDimitry Andric MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 14975ffd83dbSDimitry Andric MIRBuilder.buildBitcast(MO, CastDst); 14985ffd83dbSDimitry Andric MO.setReg(CastDst); 14995ffd83dbSDimitry Andric } 15005ffd83dbSDimitry Andric 15010b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 15020b57cec5SDimitry Andric LegalizerHelper::widenScalarMergeValues(MachineInstr &MI, unsigned TypeIdx, 15030b57cec5SDimitry Andric LLT WideTy) { 15040b57cec5SDimitry Andric if (TypeIdx != 1) 15050b57cec5SDimitry Andric return UnableToLegalize; 15060b57cec5SDimitry Andric 15070b57cec5SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 15080b57cec5SDimitry Andric LLT DstTy = MRI.getType(DstReg); 15090b57cec5SDimitry Andric if (DstTy.isVector()) 15100b57cec5SDimitry Andric return UnableToLegalize; 15110b57cec5SDimitry Andric 15120b57cec5SDimitry Andric Register Src1 = MI.getOperand(1).getReg(); 15130b57cec5SDimitry Andric LLT SrcTy = MRI.getType(Src1); 15140b57cec5SDimitry Andric const int DstSize = DstTy.getSizeInBits(); 15150b57cec5SDimitry Andric const int SrcSize = SrcTy.getSizeInBits(); 15160b57cec5SDimitry Andric const int WideSize = WideTy.getSizeInBits(); 15170b57cec5SDimitry Andric const int NumMerge = (DstSize + WideSize - 1) / WideSize; 15180b57cec5SDimitry Andric 15190b57cec5SDimitry Andric unsigned NumOps = MI.getNumOperands(); 15200b57cec5SDimitry Andric unsigned NumSrc = MI.getNumOperands() - 1; 15210b57cec5SDimitry Andric unsigned PartSize = DstTy.getSizeInBits() / NumSrc; 15220b57cec5SDimitry Andric 15230b57cec5SDimitry Andric if (WideSize >= DstSize) { 15240b57cec5SDimitry Andric // Directly pack the bits in the target type. 15250b57cec5SDimitry Andric Register ResultReg = MIRBuilder.buildZExt(WideTy, Src1).getReg(0); 15260b57cec5SDimitry Andric 15270b57cec5SDimitry Andric for (unsigned I = 2; I != NumOps; ++I) { 15280b57cec5SDimitry Andric const unsigned Offset = (I - 1) * PartSize; 15290b57cec5SDimitry Andric 15300b57cec5SDimitry Andric Register SrcReg = MI.getOperand(I).getReg(); 15310b57cec5SDimitry Andric assert(MRI.getType(SrcReg) == LLT::scalar(PartSize)); 15320b57cec5SDimitry Andric 15330b57cec5SDimitry Andric auto ZextInput = MIRBuilder.buildZExt(WideTy, SrcReg); 15340b57cec5SDimitry Andric 15358bcb0991SDimitry Andric Register NextResult = I + 1 == NumOps && WideTy == DstTy ? DstReg : 15360b57cec5SDimitry Andric MRI.createGenericVirtualRegister(WideTy); 15370b57cec5SDimitry Andric 15380b57cec5SDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(WideTy, Offset); 15390b57cec5SDimitry Andric auto Shl = MIRBuilder.buildShl(WideTy, ZextInput, ShiftAmt); 15400b57cec5SDimitry Andric MIRBuilder.buildOr(NextResult, ResultReg, Shl); 15410b57cec5SDimitry Andric ResultReg = NextResult; 15420b57cec5SDimitry Andric } 15430b57cec5SDimitry Andric 15440b57cec5SDimitry Andric if (WideSize > DstSize) 15450b57cec5SDimitry Andric MIRBuilder.buildTrunc(DstReg, ResultReg); 15468bcb0991SDimitry Andric else if (DstTy.isPointer()) 15478bcb0991SDimitry Andric MIRBuilder.buildIntToPtr(DstReg, ResultReg); 15480b57cec5SDimitry Andric 15490b57cec5SDimitry Andric MI.eraseFromParent(); 15500b57cec5SDimitry Andric return Legalized; 15510b57cec5SDimitry Andric } 15520b57cec5SDimitry Andric 15530b57cec5SDimitry Andric // Unmerge the original values to the GCD type, and recombine to the next 15540b57cec5SDimitry Andric // multiple greater than the original type. 15550b57cec5SDimitry Andric // 15560b57cec5SDimitry Andric // %3:_(s12) = G_MERGE_VALUES %0:_(s4), %1:_(s4), %2:_(s4) -> s6 15570b57cec5SDimitry Andric // %4:_(s2), %5:_(s2) = G_UNMERGE_VALUES %0 15580b57cec5SDimitry Andric // %6:_(s2), %7:_(s2) = G_UNMERGE_VALUES %1 15590b57cec5SDimitry Andric // %8:_(s2), %9:_(s2) = G_UNMERGE_VALUES %2 15600b57cec5SDimitry Andric // %10:_(s6) = G_MERGE_VALUES %4, %5, %6 15610b57cec5SDimitry Andric // %11:_(s6) = G_MERGE_VALUES %7, %8, %9 15620b57cec5SDimitry Andric // %12:_(s12) = G_MERGE_VALUES %10, %11 15630b57cec5SDimitry Andric // 15640b57cec5SDimitry Andric // Padding with undef if necessary: 15650b57cec5SDimitry Andric // 15660b57cec5SDimitry Andric // %2:_(s8) = G_MERGE_VALUES %0:_(s4), %1:_(s4) -> s6 15670b57cec5SDimitry Andric // %3:_(s2), %4:_(s2) = G_UNMERGE_VALUES %0 15680b57cec5SDimitry Andric // %5:_(s2), %6:_(s2) = G_UNMERGE_VALUES %1 15690b57cec5SDimitry Andric // %7:_(s2) = G_IMPLICIT_DEF 15700b57cec5SDimitry Andric // %8:_(s6) = G_MERGE_VALUES %3, %4, %5 15710b57cec5SDimitry Andric // %9:_(s6) = G_MERGE_VALUES %6, %7, %7 15720b57cec5SDimitry Andric // %10:_(s12) = G_MERGE_VALUES %8, %9 15730b57cec5SDimitry Andric 1574*bdd1243dSDimitry Andric const int GCD = std::gcd(SrcSize, WideSize); 15750b57cec5SDimitry Andric LLT GCDTy = LLT::scalar(GCD); 15760b57cec5SDimitry Andric 15770b57cec5SDimitry Andric SmallVector<Register, 8> Parts; 15780b57cec5SDimitry Andric SmallVector<Register, 8> NewMergeRegs; 15790b57cec5SDimitry Andric SmallVector<Register, 8> Unmerges; 15800b57cec5SDimitry Andric LLT WideDstTy = LLT::scalar(NumMerge * WideSize); 15810b57cec5SDimitry Andric 15820b57cec5SDimitry Andric // Decompose the original operands if they don't evenly divide. 15834824e7fdSDimitry Andric for (const MachineOperand &MO : llvm::drop_begin(MI.operands())) { 15844824e7fdSDimitry Andric Register SrcReg = MO.getReg(); 15850b57cec5SDimitry Andric if (GCD == SrcSize) { 15860b57cec5SDimitry Andric Unmerges.push_back(SrcReg); 15870b57cec5SDimitry Andric } else { 15880b57cec5SDimitry Andric auto Unmerge = MIRBuilder.buildUnmerge(GCDTy, SrcReg); 15890b57cec5SDimitry Andric for (int J = 0, JE = Unmerge->getNumOperands() - 1; J != JE; ++J) 15900b57cec5SDimitry Andric Unmerges.push_back(Unmerge.getReg(J)); 15910b57cec5SDimitry Andric } 15920b57cec5SDimitry Andric } 15930b57cec5SDimitry Andric 15940b57cec5SDimitry Andric // Pad with undef to the next size that is a multiple of the requested size. 15950b57cec5SDimitry Andric if (static_cast<int>(Unmerges.size()) != NumMerge * WideSize) { 15960b57cec5SDimitry Andric Register UndefReg = MIRBuilder.buildUndef(GCDTy).getReg(0); 15970b57cec5SDimitry Andric for (int I = Unmerges.size(); I != NumMerge * WideSize; ++I) 15980b57cec5SDimitry Andric Unmerges.push_back(UndefReg); 15990b57cec5SDimitry Andric } 16000b57cec5SDimitry Andric 16010b57cec5SDimitry Andric const int PartsPerGCD = WideSize / GCD; 16020b57cec5SDimitry Andric 16030b57cec5SDimitry Andric // Build merges of each piece. 16040b57cec5SDimitry Andric ArrayRef<Register> Slicer(Unmerges); 16050b57cec5SDimitry Andric for (int I = 0; I != NumMerge; ++I, Slicer = Slicer.drop_front(PartsPerGCD)) { 1606*bdd1243dSDimitry Andric auto Merge = 1607*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(WideTy, Slicer.take_front(PartsPerGCD)); 16080b57cec5SDimitry Andric NewMergeRegs.push_back(Merge.getReg(0)); 16090b57cec5SDimitry Andric } 16100b57cec5SDimitry Andric 16110b57cec5SDimitry Andric // A truncate may be necessary if the requested type doesn't evenly divide the 16120b57cec5SDimitry Andric // original result type. 16130b57cec5SDimitry Andric if (DstTy.getSizeInBits() == WideDstTy.getSizeInBits()) { 1614*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(DstReg, NewMergeRegs); 16150b57cec5SDimitry Andric } else { 1616*bdd1243dSDimitry Andric auto FinalMerge = MIRBuilder.buildMergeLikeInstr(WideDstTy, NewMergeRegs); 16170b57cec5SDimitry Andric MIRBuilder.buildTrunc(DstReg, FinalMerge.getReg(0)); 16180b57cec5SDimitry Andric } 16190b57cec5SDimitry Andric 16200b57cec5SDimitry Andric MI.eraseFromParent(); 16210b57cec5SDimitry Andric return Legalized; 16220b57cec5SDimitry Andric } 16230b57cec5SDimitry Andric 16240b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 16250b57cec5SDimitry Andric LegalizerHelper::widenScalarUnmergeValues(MachineInstr &MI, unsigned TypeIdx, 16260b57cec5SDimitry Andric LLT WideTy) { 16270b57cec5SDimitry Andric if (TypeIdx != 0) 16280b57cec5SDimitry Andric return UnableToLegalize; 16290b57cec5SDimitry Andric 16305ffd83dbSDimitry Andric int NumDst = MI.getNumOperands() - 1; 16310b57cec5SDimitry Andric Register SrcReg = MI.getOperand(NumDst).getReg(); 16320b57cec5SDimitry Andric LLT SrcTy = MRI.getType(SrcReg); 16335ffd83dbSDimitry Andric if (SrcTy.isVector()) 16340b57cec5SDimitry Andric return UnableToLegalize; 16350b57cec5SDimitry Andric 16360b57cec5SDimitry Andric Register Dst0Reg = MI.getOperand(0).getReg(); 16370b57cec5SDimitry Andric LLT DstTy = MRI.getType(Dst0Reg); 16380b57cec5SDimitry Andric if (!DstTy.isScalar()) 16390b57cec5SDimitry Andric return UnableToLegalize; 16400b57cec5SDimitry Andric 16415ffd83dbSDimitry Andric if (WideTy.getSizeInBits() >= SrcTy.getSizeInBits()) { 16425ffd83dbSDimitry Andric if (SrcTy.isPointer()) { 16435ffd83dbSDimitry Andric const DataLayout &DL = MIRBuilder.getDataLayout(); 16445ffd83dbSDimitry Andric if (DL.isNonIntegralAddressSpace(SrcTy.getAddressSpace())) { 16455ffd83dbSDimitry Andric LLVM_DEBUG( 16465ffd83dbSDimitry Andric dbgs() << "Not casting non-integral address space integer\n"); 16475ffd83dbSDimitry Andric return UnableToLegalize; 16480b57cec5SDimitry Andric } 16490b57cec5SDimitry Andric 16505ffd83dbSDimitry Andric SrcTy = LLT::scalar(SrcTy.getSizeInBits()); 16515ffd83dbSDimitry Andric SrcReg = MIRBuilder.buildPtrToInt(SrcTy, SrcReg).getReg(0); 16525ffd83dbSDimitry Andric } 16530b57cec5SDimitry Andric 16545ffd83dbSDimitry Andric // Widen SrcTy to WideTy. This does not affect the result, but since the 16555ffd83dbSDimitry Andric // user requested this size, it is probably better handled than SrcTy and 165604eeddc0SDimitry Andric // should reduce the total number of legalization artifacts. 16575ffd83dbSDimitry Andric if (WideTy.getSizeInBits() > SrcTy.getSizeInBits()) { 16585ffd83dbSDimitry Andric SrcTy = WideTy; 16595ffd83dbSDimitry Andric SrcReg = MIRBuilder.buildAnyExt(WideTy, SrcReg).getReg(0); 16605ffd83dbSDimitry Andric } 16610b57cec5SDimitry Andric 16625ffd83dbSDimitry Andric // Theres no unmerge type to target. Directly extract the bits from the 16635ffd83dbSDimitry Andric // source type 16645ffd83dbSDimitry Andric unsigned DstSize = DstTy.getSizeInBits(); 16650b57cec5SDimitry Andric 16665ffd83dbSDimitry Andric MIRBuilder.buildTrunc(Dst0Reg, SrcReg); 16675ffd83dbSDimitry Andric for (int I = 1; I != NumDst; ++I) { 16685ffd83dbSDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(SrcTy, DstSize * I); 16695ffd83dbSDimitry Andric auto Shr = MIRBuilder.buildLShr(SrcTy, SrcReg, ShiftAmt); 16705ffd83dbSDimitry Andric MIRBuilder.buildTrunc(MI.getOperand(I), Shr); 16715ffd83dbSDimitry Andric } 16725ffd83dbSDimitry Andric 16735ffd83dbSDimitry Andric MI.eraseFromParent(); 16745ffd83dbSDimitry Andric return Legalized; 16755ffd83dbSDimitry Andric } 16765ffd83dbSDimitry Andric 16775ffd83dbSDimitry Andric // Extend the source to a wider type. 16785ffd83dbSDimitry Andric LLT LCMTy = getLCMType(SrcTy, WideTy); 16795ffd83dbSDimitry Andric 16805ffd83dbSDimitry Andric Register WideSrc = SrcReg; 16815ffd83dbSDimitry Andric if (LCMTy.getSizeInBits() != SrcTy.getSizeInBits()) { 16825ffd83dbSDimitry Andric // TODO: If this is an integral address space, cast to integer and anyext. 16835ffd83dbSDimitry Andric if (SrcTy.isPointer()) { 16845ffd83dbSDimitry Andric LLVM_DEBUG(dbgs() << "Widening pointer source types not implemented\n"); 16855ffd83dbSDimitry Andric return UnableToLegalize; 16865ffd83dbSDimitry Andric } 16875ffd83dbSDimitry Andric 16885ffd83dbSDimitry Andric WideSrc = MIRBuilder.buildAnyExt(LCMTy, WideSrc).getReg(0); 16895ffd83dbSDimitry Andric } 16905ffd83dbSDimitry Andric 16915ffd83dbSDimitry Andric auto Unmerge = MIRBuilder.buildUnmerge(WideTy, WideSrc); 16925ffd83dbSDimitry Andric 1693e8d8bef9SDimitry Andric // Create a sequence of unmerges and merges to the original results. Since we 1694e8d8bef9SDimitry Andric // may have widened the source, we will need to pad the results with dead defs 1695e8d8bef9SDimitry Andric // to cover the source register. 1696e8d8bef9SDimitry Andric // e.g. widen s48 to s64: 1697e8d8bef9SDimitry Andric // %1:_(s48), %2:_(s48) = G_UNMERGE_VALUES %0:_(s96) 16985ffd83dbSDimitry Andric // 16995ffd83dbSDimitry Andric // => 1700e8d8bef9SDimitry Andric // %4:_(s192) = G_ANYEXT %0:_(s96) 1701e8d8bef9SDimitry Andric // %5:_(s64), %6, %7 = G_UNMERGE_VALUES %4 ; Requested unmerge 1702e8d8bef9SDimitry Andric // ; unpack to GCD type, with extra dead defs 1703e8d8bef9SDimitry Andric // %8:_(s16), %9, %10, %11 = G_UNMERGE_VALUES %5:_(s64) 1704e8d8bef9SDimitry Andric // %12:_(s16), %13, dead %14, dead %15 = G_UNMERGE_VALUES %6:_(s64) 1705e8d8bef9SDimitry Andric // dead %16:_(s16), dead %17, dead %18, dead %18 = G_UNMERGE_VALUES %7:_(s64) 1706e8d8bef9SDimitry Andric // %1:_(s48) = G_MERGE_VALUES %8:_(s16), %9, %10 ; Remerge to destination 1707e8d8bef9SDimitry Andric // %2:_(s48) = G_MERGE_VALUES %11:_(s16), %12, %13 ; Remerge to destination 1708e8d8bef9SDimitry Andric const LLT GCDTy = getGCDType(WideTy, DstTy); 17095ffd83dbSDimitry Andric const int NumUnmerge = Unmerge->getNumOperands() - 1; 1710e8d8bef9SDimitry Andric const int PartsPerRemerge = DstTy.getSizeInBits() / GCDTy.getSizeInBits(); 1711e8d8bef9SDimitry Andric 1712e8d8bef9SDimitry Andric // Directly unmerge to the destination without going through a GCD type 1713e8d8bef9SDimitry Andric // if possible 1714e8d8bef9SDimitry Andric if (PartsPerRemerge == 1) { 17155ffd83dbSDimitry Andric const int PartsPerUnmerge = WideTy.getSizeInBits() / DstTy.getSizeInBits(); 17165ffd83dbSDimitry Andric 17175ffd83dbSDimitry Andric for (int I = 0; I != NumUnmerge; ++I) { 17185ffd83dbSDimitry Andric auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_UNMERGE_VALUES); 17195ffd83dbSDimitry Andric 17205ffd83dbSDimitry Andric for (int J = 0; J != PartsPerUnmerge; ++J) { 17215ffd83dbSDimitry Andric int Idx = I * PartsPerUnmerge + J; 17225ffd83dbSDimitry Andric if (Idx < NumDst) 17235ffd83dbSDimitry Andric MIB.addDef(MI.getOperand(Idx).getReg()); 17245ffd83dbSDimitry Andric else { 17255ffd83dbSDimitry Andric // Create dead def for excess components. 17265ffd83dbSDimitry Andric MIB.addDef(MRI.createGenericVirtualRegister(DstTy)); 17275ffd83dbSDimitry Andric } 17285ffd83dbSDimitry Andric } 17295ffd83dbSDimitry Andric 17305ffd83dbSDimitry Andric MIB.addUse(Unmerge.getReg(I)); 17315ffd83dbSDimitry Andric } 1732e8d8bef9SDimitry Andric } else { 1733e8d8bef9SDimitry Andric SmallVector<Register, 16> Parts; 1734e8d8bef9SDimitry Andric for (int J = 0; J != NumUnmerge; ++J) 1735e8d8bef9SDimitry Andric extractGCDType(Parts, GCDTy, Unmerge.getReg(J)); 1736e8d8bef9SDimitry Andric 1737e8d8bef9SDimitry Andric SmallVector<Register, 8> RemergeParts; 1738e8d8bef9SDimitry Andric for (int I = 0; I != NumDst; ++I) { 1739e8d8bef9SDimitry Andric for (int J = 0; J < PartsPerRemerge; ++J) { 1740e8d8bef9SDimitry Andric const int Idx = I * PartsPerRemerge + J; 1741e8d8bef9SDimitry Andric RemergeParts.emplace_back(Parts[Idx]); 1742e8d8bef9SDimitry Andric } 1743e8d8bef9SDimitry Andric 1744*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(MI.getOperand(I).getReg(), RemergeParts); 1745e8d8bef9SDimitry Andric RemergeParts.clear(); 1746e8d8bef9SDimitry Andric } 1747e8d8bef9SDimitry Andric } 17485ffd83dbSDimitry Andric 17495ffd83dbSDimitry Andric MI.eraseFromParent(); 17500b57cec5SDimitry Andric return Legalized; 17510b57cec5SDimitry Andric } 17520b57cec5SDimitry Andric 17530b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 17540b57cec5SDimitry Andric LegalizerHelper::widenScalarExtract(MachineInstr &MI, unsigned TypeIdx, 17550b57cec5SDimitry Andric LLT WideTy) { 17560b57cec5SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 17570b57cec5SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 17580b57cec5SDimitry Andric LLT SrcTy = MRI.getType(SrcReg); 17590b57cec5SDimitry Andric 17600b57cec5SDimitry Andric LLT DstTy = MRI.getType(DstReg); 17610b57cec5SDimitry Andric unsigned Offset = MI.getOperand(2).getImm(); 17620b57cec5SDimitry Andric 17630b57cec5SDimitry Andric if (TypeIdx == 0) { 17640b57cec5SDimitry Andric if (SrcTy.isVector() || DstTy.isVector()) 17650b57cec5SDimitry Andric return UnableToLegalize; 17660b57cec5SDimitry Andric 17670b57cec5SDimitry Andric SrcOp Src(SrcReg); 17680b57cec5SDimitry Andric if (SrcTy.isPointer()) { 17690b57cec5SDimitry Andric // Extracts from pointers can be handled only if they are really just 17700b57cec5SDimitry Andric // simple integers. 17710b57cec5SDimitry Andric const DataLayout &DL = MIRBuilder.getDataLayout(); 17720b57cec5SDimitry Andric if (DL.isNonIntegralAddressSpace(SrcTy.getAddressSpace())) 17730b57cec5SDimitry Andric return UnableToLegalize; 17740b57cec5SDimitry Andric 17750b57cec5SDimitry Andric LLT SrcAsIntTy = LLT::scalar(SrcTy.getSizeInBits()); 17760b57cec5SDimitry Andric Src = MIRBuilder.buildPtrToInt(SrcAsIntTy, Src); 17770b57cec5SDimitry Andric SrcTy = SrcAsIntTy; 17780b57cec5SDimitry Andric } 17790b57cec5SDimitry Andric 17800b57cec5SDimitry Andric if (DstTy.isPointer()) 17810b57cec5SDimitry Andric return UnableToLegalize; 17820b57cec5SDimitry Andric 17830b57cec5SDimitry Andric if (Offset == 0) { 17840b57cec5SDimitry Andric // Avoid a shift in the degenerate case. 17850b57cec5SDimitry Andric MIRBuilder.buildTrunc(DstReg, 17860b57cec5SDimitry Andric MIRBuilder.buildAnyExtOrTrunc(WideTy, Src)); 17870b57cec5SDimitry Andric MI.eraseFromParent(); 17880b57cec5SDimitry Andric return Legalized; 17890b57cec5SDimitry Andric } 17900b57cec5SDimitry Andric 17910b57cec5SDimitry Andric // Do a shift in the source type. 17920b57cec5SDimitry Andric LLT ShiftTy = SrcTy; 17930b57cec5SDimitry Andric if (WideTy.getSizeInBits() > SrcTy.getSizeInBits()) { 17940b57cec5SDimitry Andric Src = MIRBuilder.buildAnyExt(WideTy, Src); 17950b57cec5SDimitry Andric ShiftTy = WideTy; 1796e8d8bef9SDimitry Andric } 17970b57cec5SDimitry Andric 17980b57cec5SDimitry Andric auto LShr = MIRBuilder.buildLShr( 17990b57cec5SDimitry Andric ShiftTy, Src, MIRBuilder.buildConstant(ShiftTy, Offset)); 18000b57cec5SDimitry Andric MIRBuilder.buildTrunc(DstReg, LShr); 18010b57cec5SDimitry Andric MI.eraseFromParent(); 18020b57cec5SDimitry Andric return Legalized; 18030b57cec5SDimitry Andric } 18040b57cec5SDimitry Andric 18050b57cec5SDimitry Andric if (SrcTy.isScalar()) { 18060b57cec5SDimitry Andric Observer.changingInstr(MI); 18070b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 18080b57cec5SDimitry Andric Observer.changedInstr(MI); 18090b57cec5SDimitry Andric return Legalized; 18100b57cec5SDimitry Andric } 18110b57cec5SDimitry Andric 18120b57cec5SDimitry Andric if (!SrcTy.isVector()) 18130b57cec5SDimitry Andric return UnableToLegalize; 18140b57cec5SDimitry Andric 18150b57cec5SDimitry Andric if (DstTy != SrcTy.getElementType()) 18160b57cec5SDimitry Andric return UnableToLegalize; 18170b57cec5SDimitry Andric 18180b57cec5SDimitry Andric if (Offset % SrcTy.getScalarSizeInBits() != 0) 18190b57cec5SDimitry Andric return UnableToLegalize; 18200b57cec5SDimitry Andric 18210b57cec5SDimitry Andric Observer.changingInstr(MI); 18220b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 18230b57cec5SDimitry Andric 18240b57cec5SDimitry Andric MI.getOperand(2).setImm((WideTy.getSizeInBits() / SrcTy.getSizeInBits()) * 18250b57cec5SDimitry Andric Offset); 18260b57cec5SDimitry Andric widenScalarDst(MI, WideTy.getScalarType(), 0); 18270b57cec5SDimitry Andric Observer.changedInstr(MI); 18280b57cec5SDimitry Andric return Legalized; 18290b57cec5SDimitry Andric } 18300b57cec5SDimitry Andric 18310b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 18320b57cec5SDimitry Andric LegalizerHelper::widenScalarInsert(MachineInstr &MI, unsigned TypeIdx, 18330b57cec5SDimitry Andric LLT WideTy) { 1834e8d8bef9SDimitry Andric if (TypeIdx != 0 || WideTy.isVector()) 18350b57cec5SDimitry Andric return UnableToLegalize; 18360b57cec5SDimitry Andric Observer.changingInstr(MI); 18370b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 18380b57cec5SDimitry Andric widenScalarDst(MI, WideTy); 18390b57cec5SDimitry Andric Observer.changedInstr(MI); 18400b57cec5SDimitry Andric return Legalized; 18410b57cec5SDimitry Andric } 18420b57cec5SDimitry Andric 18430b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 1844fe6060f1SDimitry Andric LegalizerHelper::widenScalarAddSubOverflow(MachineInstr &MI, unsigned TypeIdx, 1845e8d8bef9SDimitry Andric LLT WideTy) { 1846fe6060f1SDimitry Andric unsigned Opcode; 1847fe6060f1SDimitry Andric unsigned ExtOpcode; 1848*bdd1243dSDimitry Andric std::optional<Register> CarryIn; 1849fe6060f1SDimitry Andric switch (MI.getOpcode()) { 1850fe6060f1SDimitry Andric default: 1851fe6060f1SDimitry Andric llvm_unreachable("Unexpected opcode!"); 1852fe6060f1SDimitry Andric case TargetOpcode::G_SADDO: 1853fe6060f1SDimitry Andric Opcode = TargetOpcode::G_ADD; 1854fe6060f1SDimitry Andric ExtOpcode = TargetOpcode::G_SEXT; 1855fe6060f1SDimitry Andric break; 1856fe6060f1SDimitry Andric case TargetOpcode::G_SSUBO: 1857fe6060f1SDimitry Andric Opcode = TargetOpcode::G_SUB; 1858fe6060f1SDimitry Andric ExtOpcode = TargetOpcode::G_SEXT; 1859fe6060f1SDimitry Andric break; 1860fe6060f1SDimitry Andric case TargetOpcode::G_UADDO: 1861fe6060f1SDimitry Andric Opcode = TargetOpcode::G_ADD; 1862fe6060f1SDimitry Andric ExtOpcode = TargetOpcode::G_ZEXT; 1863fe6060f1SDimitry Andric break; 1864fe6060f1SDimitry Andric case TargetOpcode::G_USUBO: 1865fe6060f1SDimitry Andric Opcode = TargetOpcode::G_SUB; 1866fe6060f1SDimitry Andric ExtOpcode = TargetOpcode::G_ZEXT; 1867fe6060f1SDimitry Andric break; 1868fe6060f1SDimitry Andric case TargetOpcode::G_SADDE: 1869fe6060f1SDimitry Andric Opcode = TargetOpcode::G_UADDE; 1870fe6060f1SDimitry Andric ExtOpcode = TargetOpcode::G_SEXT; 1871fe6060f1SDimitry Andric CarryIn = MI.getOperand(4).getReg(); 1872fe6060f1SDimitry Andric break; 1873fe6060f1SDimitry Andric case TargetOpcode::G_SSUBE: 1874fe6060f1SDimitry Andric Opcode = TargetOpcode::G_USUBE; 1875fe6060f1SDimitry Andric ExtOpcode = TargetOpcode::G_SEXT; 1876fe6060f1SDimitry Andric CarryIn = MI.getOperand(4).getReg(); 1877fe6060f1SDimitry Andric break; 1878fe6060f1SDimitry Andric case TargetOpcode::G_UADDE: 1879fe6060f1SDimitry Andric Opcode = TargetOpcode::G_UADDE; 1880fe6060f1SDimitry Andric ExtOpcode = TargetOpcode::G_ZEXT; 1881fe6060f1SDimitry Andric CarryIn = MI.getOperand(4).getReg(); 1882fe6060f1SDimitry Andric break; 1883fe6060f1SDimitry Andric case TargetOpcode::G_USUBE: 1884fe6060f1SDimitry Andric Opcode = TargetOpcode::G_USUBE; 1885fe6060f1SDimitry Andric ExtOpcode = TargetOpcode::G_ZEXT; 1886fe6060f1SDimitry Andric CarryIn = MI.getOperand(4).getReg(); 1887fe6060f1SDimitry Andric break; 1888fe6060f1SDimitry Andric } 1889fe6060f1SDimitry Andric 189081ad6265SDimitry Andric if (TypeIdx == 1) { 189181ad6265SDimitry Andric unsigned BoolExtOp = MIRBuilder.getBoolExtOp(WideTy.isVector(), false); 189281ad6265SDimitry Andric 189381ad6265SDimitry Andric Observer.changingInstr(MI); 189481ad6265SDimitry Andric if (CarryIn) 189581ad6265SDimitry Andric widenScalarSrc(MI, WideTy, 4, BoolExtOp); 1896*bdd1243dSDimitry Andric widenScalarDst(MI, WideTy, 1); 189781ad6265SDimitry Andric 189881ad6265SDimitry Andric Observer.changedInstr(MI); 189981ad6265SDimitry Andric return Legalized; 190081ad6265SDimitry Andric } 190181ad6265SDimitry Andric 1902e8d8bef9SDimitry Andric auto LHSExt = MIRBuilder.buildInstr(ExtOpcode, {WideTy}, {MI.getOperand(2)}); 1903e8d8bef9SDimitry Andric auto RHSExt = MIRBuilder.buildInstr(ExtOpcode, {WideTy}, {MI.getOperand(3)}); 1904e8d8bef9SDimitry Andric // Do the arithmetic in the larger type. 1905fe6060f1SDimitry Andric Register NewOp; 1906fe6060f1SDimitry Andric if (CarryIn) { 1907fe6060f1SDimitry Andric LLT CarryOutTy = MRI.getType(MI.getOperand(1).getReg()); 1908fe6060f1SDimitry Andric NewOp = MIRBuilder 1909fe6060f1SDimitry Andric .buildInstr(Opcode, {WideTy, CarryOutTy}, 1910fe6060f1SDimitry Andric {LHSExt, RHSExt, *CarryIn}) 1911fe6060f1SDimitry Andric .getReg(0); 1912fe6060f1SDimitry Andric } else { 1913fe6060f1SDimitry Andric NewOp = MIRBuilder.buildInstr(Opcode, {WideTy}, {LHSExt, RHSExt}).getReg(0); 1914fe6060f1SDimitry Andric } 1915e8d8bef9SDimitry Andric LLT OrigTy = MRI.getType(MI.getOperand(0).getReg()); 1916e8d8bef9SDimitry Andric auto TruncOp = MIRBuilder.buildTrunc(OrigTy, NewOp); 1917e8d8bef9SDimitry Andric auto ExtOp = MIRBuilder.buildInstr(ExtOpcode, {WideTy}, {TruncOp}); 1918e8d8bef9SDimitry Andric // There is no overflow if the ExtOp is the same as NewOp. 1919e8d8bef9SDimitry Andric MIRBuilder.buildICmp(CmpInst::ICMP_NE, MI.getOperand(1), NewOp, ExtOp); 1920e8d8bef9SDimitry Andric // Now trunc the NewOp to the original result. 1921e8d8bef9SDimitry Andric MIRBuilder.buildTrunc(MI.getOperand(0), NewOp); 1922e8d8bef9SDimitry Andric MI.eraseFromParent(); 1923e8d8bef9SDimitry Andric return Legalized; 1924e8d8bef9SDimitry Andric } 1925e8d8bef9SDimitry Andric 1926e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult 1927e8d8bef9SDimitry Andric LegalizerHelper::widenScalarAddSubShlSat(MachineInstr &MI, unsigned TypeIdx, 19285ffd83dbSDimitry Andric LLT WideTy) { 19295ffd83dbSDimitry Andric bool IsSigned = MI.getOpcode() == TargetOpcode::G_SADDSAT || 1930e8d8bef9SDimitry Andric MI.getOpcode() == TargetOpcode::G_SSUBSAT || 1931e8d8bef9SDimitry Andric MI.getOpcode() == TargetOpcode::G_SSHLSAT; 1932e8d8bef9SDimitry Andric bool IsShift = MI.getOpcode() == TargetOpcode::G_SSHLSAT || 1933e8d8bef9SDimitry Andric MI.getOpcode() == TargetOpcode::G_USHLSAT; 19345ffd83dbSDimitry Andric // We can convert this to: 19355ffd83dbSDimitry Andric // 1. Any extend iN to iM 19365ffd83dbSDimitry Andric // 2. SHL by M-N 1937e8d8bef9SDimitry Andric // 3. [US][ADD|SUB|SHL]SAT 19385ffd83dbSDimitry Andric // 4. L/ASHR by M-N 19395ffd83dbSDimitry Andric // 19405ffd83dbSDimitry Andric // It may be more efficient to lower this to a min and a max operation in 19415ffd83dbSDimitry Andric // the higher precision arithmetic if the promoted operation isn't legal, 19425ffd83dbSDimitry Andric // but this decision is up to the target's lowering request. 19435ffd83dbSDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 19440b57cec5SDimitry Andric 19455ffd83dbSDimitry Andric unsigned NewBits = WideTy.getScalarSizeInBits(); 19465ffd83dbSDimitry Andric unsigned SHLAmount = NewBits - MRI.getType(DstReg).getScalarSizeInBits(); 19475ffd83dbSDimitry Andric 1948e8d8bef9SDimitry Andric // Shifts must zero-extend the RHS to preserve the unsigned quantity, and 1949e8d8bef9SDimitry Andric // must not left shift the RHS to preserve the shift amount. 19505ffd83dbSDimitry Andric auto LHS = MIRBuilder.buildAnyExt(WideTy, MI.getOperand(1)); 1951e8d8bef9SDimitry Andric auto RHS = IsShift ? MIRBuilder.buildZExt(WideTy, MI.getOperand(2)) 1952e8d8bef9SDimitry Andric : MIRBuilder.buildAnyExt(WideTy, MI.getOperand(2)); 19535ffd83dbSDimitry Andric auto ShiftK = MIRBuilder.buildConstant(WideTy, SHLAmount); 19545ffd83dbSDimitry Andric auto ShiftL = MIRBuilder.buildShl(WideTy, LHS, ShiftK); 1955e8d8bef9SDimitry Andric auto ShiftR = IsShift ? RHS : MIRBuilder.buildShl(WideTy, RHS, ShiftK); 19565ffd83dbSDimitry Andric 19575ffd83dbSDimitry Andric auto WideInst = MIRBuilder.buildInstr(MI.getOpcode(), {WideTy}, 19585ffd83dbSDimitry Andric {ShiftL, ShiftR}, MI.getFlags()); 19595ffd83dbSDimitry Andric 19605ffd83dbSDimitry Andric // Use a shift that will preserve the number of sign bits when the trunc is 19615ffd83dbSDimitry Andric // folded away. 19625ffd83dbSDimitry Andric auto Result = IsSigned ? MIRBuilder.buildAShr(WideTy, WideInst, ShiftK) 19635ffd83dbSDimitry Andric : MIRBuilder.buildLShr(WideTy, WideInst, ShiftK); 19645ffd83dbSDimitry Andric 19655ffd83dbSDimitry Andric MIRBuilder.buildTrunc(DstReg, Result); 19665ffd83dbSDimitry Andric MI.eraseFromParent(); 19675ffd83dbSDimitry Andric return Legalized; 19685ffd83dbSDimitry Andric } 19695ffd83dbSDimitry Andric 19705ffd83dbSDimitry Andric LegalizerHelper::LegalizeResult 1971fe6060f1SDimitry Andric LegalizerHelper::widenScalarMulo(MachineInstr &MI, unsigned TypeIdx, 1972fe6060f1SDimitry Andric LLT WideTy) { 197381ad6265SDimitry Andric if (TypeIdx == 1) { 197481ad6265SDimitry Andric Observer.changingInstr(MI); 197581ad6265SDimitry Andric widenScalarDst(MI, WideTy, 1); 197681ad6265SDimitry Andric Observer.changedInstr(MI); 197781ad6265SDimitry Andric return Legalized; 197881ad6265SDimitry Andric } 1979fe6060f1SDimitry Andric 1980fe6060f1SDimitry Andric bool IsSigned = MI.getOpcode() == TargetOpcode::G_SMULO; 1981fe6060f1SDimitry Andric Register Result = MI.getOperand(0).getReg(); 1982fe6060f1SDimitry Andric Register OriginalOverflow = MI.getOperand(1).getReg(); 1983fe6060f1SDimitry Andric Register LHS = MI.getOperand(2).getReg(); 1984fe6060f1SDimitry Andric Register RHS = MI.getOperand(3).getReg(); 1985fe6060f1SDimitry Andric LLT SrcTy = MRI.getType(LHS); 1986fe6060f1SDimitry Andric LLT OverflowTy = MRI.getType(OriginalOverflow); 1987fe6060f1SDimitry Andric unsigned SrcBitWidth = SrcTy.getScalarSizeInBits(); 1988fe6060f1SDimitry Andric 1989fe6060f1SDimitry Andric // To determine if the result overflowed in the larger type, we extend the 1990fe6060f1SDimitry Andric // input to the larger type, do the multiply (checking if it overflows), 1991fe6060f1SDimitry Andric // then also check the high bits of the result to see if overflow happened 1992fe6060f1SDimitry Andric // there. 1993fe6060f1SDimitry Andric unsigned ExtOp = IsSigned ? TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT; 1994fe6060f1SDimitry Andric auto LeftOperand = MIRBuilder.buildInstr(ExtOp, {WideTy}, {LHS}); 1995fe6060f1SDimitry Andric auto RightOperand = MIRBuilder.buildInstr(ExtOp, {WideTy}, {RHS}); 1996fe6060f1SDimitry Andric 1997fe6060f1SDimitry Andric auto Mulo = MIRBuilder.buildInstr(MI.getOpcode(), {WideTy, OverflowTy}, 1998fe6060f1SDimitry Andric {LeftOperand, RightOperand}); 1999fe6060f1SDimitry Andric auto Mul = Mulo->getOperand(0); 2000fe6060f1SDimitry Andric MIRBuilder.buildTrunc(Result, Mul); 2001fe6060f1SDimitry Andric 2002fe6060f1SDimitry Andric MachineInstrBuilder ExtResult; 2003fe6060f1SDimitry Andric // Overflow occurred if it occurred in the larger type, or if the high part 2004fe6060f1SDimitry Andric // of the result does not zero/sign-extend the low part. Check this second 2005fe6060f1SDimitry Andric // possibility first. 2006fe6060f1SDimitry Andric if (IsSigned) { 2007fe6060f1SDimitry Andric // For signed, overflow occurred when the high part does not sign-extend 2008fe6060f1SDimitry Andric // the low part. 2009fe6060f1SDimitry Andric ExtResult = MIRBuilder.buildSExtInReg(WideTy, Mul, SrcBitWidth); 2010fe6060f1SDimitry Andric } else { 2011fe6060f1SDimitry Andric // Unsigned overflow occurred when the high part does not zero-extend the 2012fe6060f1SDimitry Andric // low part. 2013fe6060f1SDimitry Andric ExtResult = MIRBuilder.buildZExtInReg(WideTy, Mul, SrcBitWidth); 2014fe6060f1SDimitry Andric } 2015fe6060f1SDimitry Andric 2016fe6060f1SDimitry Andric // Multiplication cannot overflow if the WideTy is >= 2 * original width, 2017fe6060f1SDimitry Andric // so we don't need to check the overflow result of larger type Mulo. 2018fe6060f1SDimitry Andric if (WideTy.getScalarSizeInBits() < 2 * SrcBitWidth) { 2019fe6060f1SDimitry Andric auto Overflow = 2020fe6060f1SDimitry Andric MIRBuilder.buildICmp(CmpInst::ICMP_NE, OverflowTy, Mul, ExtResult); 2021fe6060f1SDimitry Andric // Finally check if the multiplication in the larger type itself overflowed. 2022fe6060f1SDimitry Andric MIRBuilder.buildOr(OriginalOverflow, Mulo->getOperand(1), Overflow); 2023fe6060f1SDimitry Andric } else { 2024fe6060f1SDimitry Andric MIRBuilder.buildICmp(CmpInst::ICMP_NE, OriginalOverflow, Mul, ExtResult); 2025fe6060f1SDimitry Andric } 2026fe6060f1SDimitry Andric MI.eraseFromParent(); 2027fe6060f1SDimitry Andric return Legalized; 2028fe6060f1SDimitry Andric } 2029fe6060f1SDimitry Andric 2030fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult 20315ffd83dbSDimitry Andric LegalizerHelper::widenScalar(MachineInstr &MI, unsigned TypeIdx, LLT WideTy) { 20320b57cec5SDimitry Andric switch (MI.getOpcode()) { 20330b57cec5SDimitry Andric default: 20340b57cec5SDimitry Andric return UnableToLegalize; 2035fe6060f1SDimitry Andric case TargetOpcode::G_ATOMICRMW_XCHG: 2036fe6060f1SDimitry Andric case TargetOpcode::G_ATOMICRMW_ADD: 2037fe6060f1SDimitry Andric case TargetOpcode::G_ATOMICRMW_SUB: 2038fe6060f1SDimitry Andric case TargetOpcode::G_ATOMICRMW_AND: 2039fe6060f1SDimitry Andric case TargetOpcode::G_ATOMICRMW_OR: 2040fe6060f1SDimitry Andric case TargetOpcode::G_ATOMICRMW_XOR: 2041fe6060f1SDimitry Andric case TargetOpcode::G_ATOMICRMW_MIN: 2042fe6060f1SDimitry Andric case TargetOpcode::G_ATOMICRMW_MAX: 2043fe6060f1SDimitry Andric case TargetOpcode::G_ATOMICRMW_UMIN: 2044fe6060f1SDimitry Andric case TargetOpcode::G_ATOMICRMW_UMAX: 2045fe6060f1SDimitry Andric assert(TypeIdx == 0 && "atomicrmw with second scalar type"); 2046fe6060f1SDimitry Andric Observer.changingInstr(MI); 2047fe6060f1SDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT); 2048fe6060f1SDimitry Andric widenScalarDst(MI, WideTy, 0); 2049fe6060f1SDimitry Andric Observer.changedInstr(MI); 2050fe6060f1SDimitry Andric return Legalized; 2051fe6060f1SDimitry Andric case TargetOpcode::G_ATOMIC_CMPXCHG: 2052fe6060f1SDimitry Andric assert(TypeIdx == 0 && "G_ATOMIC_CMPXCHG with second scalar type"); 2053fe6060f1SDimitry Andric Observer.changingInstr(MI); 2054fe6060f1SDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT); 2055fe6060f1SDimitry Andric widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ANYEXT); 2056fe6060f1SDimitry Andric widenScalarDst(MI, WideTy, 0); 2057fe6060f1SDimitry Andric Observer.changedInstr(MI); 2058fe6060f1SDimitry Andric return Legalized; 2059fe6060f1SDimitry Andric case TargetOpcode::G_ATOMIC_CMPXCHG_WITH_SUCCESS: 2060fe6060f1SDimitry Andric if (TypeIdx == 0) { 2061fe6060f1SDimitry Andric Observer.changingInstr(MI); 2062fe6060f1SDimitry Andric widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ANYEXT); 2063fe6060f1SDimitry Andric widenScalarSrc(MI, WideTy, 4, TargetOpcode::G_ANYEXT); 2064fe6060f1SDimitry Andric widenScalarDst(MI, WideTy, 0); 2065fe6060f1SDimitry Andric Observer.changedInstr(MI); 2066fe6060f1SDimitry Andric return Legalized; 2067fe6060f1SDimitry Andric } 2068fe6060f1SDimitry Andric assert(TypeIdx == 1 && 2069fe6060f1SDimitry Andric "G_ATOMIC_CMPXCHG_WITH_SUCCESS with third scalar type"); 2070fe6060f1SDimitry Andric Observer.changingInstr(MI); 2071fe6060f1SDimitry Andric widenScalarDst(MI, WideTy, 1); 2072fe6060f1SDimitry Andric Observer.changedInstr(MI); 2073fe6060f1SDimitry Andric return Legalized; 20740b57cec5SDimitry Andric case TargetOpcode::G_EXTRACT: 20750b57cec5SDimitry Andric return widenScalarExtract(MI, TypeIdx, WideTy); 20760b57cec5SDimitry Andric case TargetOpcode::G_INSERT: 20770b57cec5SDimitry Andric return widenScalarInsert(MI, TypeIdx, WideTy); 20780b57cec5SDimitry Andric case TargetOpcode::G_MERGE_VALUES: 20790b57cec5SDimitry Andric return widenScalarMergeValues(MI, TypeIdx, WideTy); 20800b57cec5SDimitry Andric case TargetOpcode::G_UNMERGE_VALUES: 20810b57cec5SDimitry Andric return widenScalarUnmergeValues(MI, TypeIdx, WideTy); 2082e8d8bef9SDimitry Andric case TargetOpcode::G_SADDO: 2083e8d8bef9SDimitry Andric case TargetOpcode::G_SSUBO: 20840b57cec5SDimitry Andric case TargetOpcode::G_UADDO: 2085e8d8bef9SDimitry Andric case TargetOpcode::G_USUBO: 2086fe6060f1SDimitry Andric case TargetOpcode::G_SADDE: 2087fe6060f1SDimitry Andric case TargetOpcode::G_SSUBE: 2088fe6060f1SDimitry Andric case TargetOpcode::G_UADDE: 2089fe6060f1SDimitry Andric case TargetOpcode::G_USUBE: 2090fe6060f1SDimitry Andric return widenScalarAddSubOverflow(MI, TypeIdx, WideTy); 2091fe6060f1SDimitry Andric case TargetOpcode::G_UMULO: 2092fe6060f1SDimitry Andric case TargetOpcode::G_SMULO: 2093fe6060f1SDimitry Andric return widenScalarMulo(MI, TypeIdx, WideTy); 20945ffd83dbSDimitry Andric case TargetOpcode::G_SADDSAT: 20955ffd83dbSDimitry Andric case TargetOpcode::G_SSUBSAT: 2096e8d8bef9SDimitry Andric case TargetOpcode::G_SSHLSAT: 20975ffd83dbSDimitry Andric case TargetOpcode::G_UADDSAT: 20985ffd83dbSDimitry Andric case TargetOpcode::G_USUBSAT: 2099e8d8bef9SDimitry Andric case TargetOpcode::G_USHLSAT: 2100e8d8bef9SDimitry Andric return widenScalarAddSubShlSat(MI, TypeIdx, WideTy); 21010b57cec5SDimitry Andric case TargetOpcode::G_CTTZ: 21020b57cec5SDimitry Andric case TargetOpcode::G_CTTZ_ZERO_UNDEF: 21030b57cec5SDimitry Andric case TargetOpcode::G_CTLZ: 21040b57cec5SDimitry Andric case TargetOpcode::G_CTLZ_ZERO_UNDEF: 21050b57cec5SDimitry Andric case TargetOpcode::G_CTPOP: { 21060b57cec5SDimitry Andric if (TypeIdx == 0) { 21070b57cec5SDimitry Andric Observer.changingInstr(MI); 21080b57cec5SDimitry Andric widenScalarDst(MI, WideTy, 0); 21090b57cec5SDimitry Andric Observer.changedInstr(MI); 21100b57cec5SDimitry Andric return Legalized; 21110b57cec5SDimitry Andric } 21120b57cec5SDimitry Andric 21130b57cec5SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 21140b57cec5SDimitry Andric 2115349cc55cSDimitry Andric // First extend the input. 2116349cc55cSDimitry Andric unsigned ExtOpc = MI.getOpcode() == TargetOpcode::G_CTTZ || 2117349cc55cSDimitry Andric MI.getOpcode() == TargetOpcode::G_CTTZ_ZERO_UNDEF 2118349cc55cSDimitry Andric ? TargetOpcode::G_ANYEXT 2119349cc55cSDimitry Andric : TargetOpcode::G_ZEXT; 2120349cc55cSDimitry Andric auto MIBSrc = MIRBuilder.buildInstr(ExtOpc, {WideTy}, {SrcReg}); 21210b57cec5SDimitry Andric LLT CurTy = MRI.getType(SrcReg); 2122349cc55cSDimitry Andric unsigned NewOpc = MI.getOpcode(); 2123349cc55cSDimitry Andric if (NewOpc == TargetOpcode::G_CTTZ) { 21240b57cec5SDimitry Andric // The count is the same in the larger type except if the original 21250b57cec5SDimitry Andric // value was zero. This can be handled by setting the bit just off 21260b57cec5SDimitry Andric // the top of the original type. 21270b57cec5SDimitry Andric auto TopBit = 21280b57cec5SDimitry Andric APInt::getOneBitSet(WideTy.getSizeInBits(), CurTy.getSizeInBits()); 21290b57cec5SDimitry Andric MIBSrc = MIRBuilder.buildOr( 21300b57cec5SDimitry Andric WideTy, MIBSrc, MIRBuilder.buildConstant(WideTy, TopBit)); 2131349cc55cSDimitry Andric // Now we know the operand is non-zero, use the more relaxed opcode. 2132349cc55cSDimitry Andric NewOpc = TargetOpcode::G_CTTZ_ZERO_UNDEF; 21330b57cec5SDimitry Andric } 21340b57cec5SDimitry Andric 21350b57cec5SDimitry Andric // Perform the operation at the larger size. 2136349cc55cSDimitry Andric auto MIBNewOp = MIRBuilder.buildInstr(NewOpc, {WideTy}, {MIBSrc}); 21370b57cec5SDimitry Andric // This is already the correct result for CTPOP and CTTZs 21380b57cec5SDimitry Andric if (MI.getOpcode() == TargetOpcode::G_CTLZ || 21390b57cec5SDimitry Andric MI.getOpcode() == TargetOpcode::G_CTLZ_ZERO_UNDEF) { 21400b57cec5SDimitry Andric // The correct result is NewOp - (Difference in widety and current ty). 21410b57cec5SDimitry Andric unsigned SizeDiff = WideTy.getSizeInBits() - CurTy.getSizeInBits(); 21425ffd83dbSDimitry Andric MIBNewOp = MIRBuilder.buildSub( 21435ffd83dbSDimitry Andric WideTy, MIBNewOp, MIRBuilder.buildConstant(WideTy, SizeDiff)); 21440b57cec5SDimitry Andric } 21450b57cec5SDimitry Andric 21460b57cec5SDimitry Andric MIRBuilder.buildZExtOrTrunc(MI.getOperand(0), MIBNewOp); 21470b57cec5SDimitry Andric MI.eraseFromParent(); 21480b57cec5SDimitry Andric return Legalized; 21490b57cec5SDimitry Andric } 21500b57cec5SDimitry Andric case TargetOpcode::G_BSWAP: { 21510b57cec5SDimitry Andric Observer.changingInstr(MI); 21520b57cec5SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 21530b57cec5SDimitry Andric 21540b57cec5SDimitry Andric Register ShrReg = MRI.createGenericVirtualRegister(WideTy); 21550b57cec5SDimitry Andric Register DstExt = MRI.createGenericVirtualRegister(WideTy); 21560b57cec5SDimitry Andric Register ShiftAmtReg = MRI.createGenericVirtualRegister(WideTy); 21570b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 21580b57cec5SDimitry Andric 21590b57cec5SDimitry Andric MI.getOperand(0).setReg(DstExt); 21600b57cec5SDimitry Andric 21610b57cec5SDimitry Andric MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 21620b57cec5SDimitry Andric 21630b57cec5SDimitry Andric LLT Ty = MRI.getType(DstReg); 21640b57cec5SDimitry Andric unsigned DiffBits = WideTy.getScalarSizeInBits() - Ty.getScalarSizeInBits(); 21650b57cec5SDimitry Andric MIRBuilder.buildConstant(ShiftAmtReg, DiffBits); 21665ffd83dbSDimitry Andric MIRBuilder.buildLShr(ShrReg, DstExt, ShiftAmtReg); 21670b57cec5SDimitry Andric 21680b57cec5SDimitry Andric MIRBuilder.buildTrunc(DstReg, ShrReg); 21690b57cec5SDimitry Andric Observer.changedInstr(MI); 21700b57cec5SDimitry Andric return Legalized; 21710b57cec5SDimitry Andric } 21728bcb0991SDimitry Andric case TargetOpcode::G_BITREVERSE: { 21738bcb0991SDimitry Andric Observer.changingInstr(MI); 21748bcb0991SDimitry Andric 21758bcb0991SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 21768bcb0991SDimitry Andric LLT Ty = MRI.getType(DstReg); 21778bcb0991SDimitry Andric unsigned DiffBits = WideTy.getScalarSizeInBits() - Ty.getScalarSizeInBits(); 21788bcb0991SDimitry Andric 21798bcb0991SDimitry Andric Register DstExt = MRI.createGenericVirtualRegister(WideTy); 21808bcb0991SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 21818bcb0991SDimitry Andric MI.getOperand(0).setReg(DstExt); 21828bcb0991SDimitry Andric MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 21838bcb0991SDimitry Andric 21848bcb0991SDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(WideTy, DiffBits); 21858bcb0991SDimitry Andric auto Shift = MIRBuilder.buildLShr(WideTy, DstExt, ShiftAmt); 21868bcb0991SDimitry Andric MIRBuilder.buildTrunc(DstReg, Shift); 21878bcb0991SDimitry Andric Observer.changedInstr(MI); 21888bcb0991SDimitry Andric return Legalized; 21898bcb0991SDimitry Andric } 21905ffd83dbSDimitry Andric case TargetOpcode::G_FREEZE: 21915ffd83dbSDimitry Andric Observer.changingInstr(MI); 21925ffd83dbSDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 21935ffd83dbSDimitry Andric widenScalarDst(MI, WideTy); 21945ffd83dbSDimitry Andric Observer.changedInstr(MI); 21955ffd83dbSDimitry Andric return Legalized; 21965ffd83dbSDimitry Andric 2197fe6060f1SDimitry Andric case TargetOpcode::G_ABS: 2198fe6060f1SDimitry Andric Observer.changingInstr(MI); 2199fe6060f1SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT); 2200fe6060f1SDimitry Andric widenScalarDst(MI, WideTy); 2201fe6060f1SDimitry Andric Observer.changedInstr(MI); 2202fe6060f1SDimitry Andric return Legalized; 2203fe6060f1SDimitry Andric 22040b57cec5SDimitry Andric case TargetOpcode::G_ADD: 22050b57cec5SDimitry Andric case TargetOpcode::G_AND: 22060b57cec5SDimitry Andric case TargetOpcode::G_MUL: 22070b57cec5SDimitry Andric case TargetOpcode::G_OR: 22080b57cec5SDimitry Andric case TargetOpcode::G_XOR: 22090b57cec5SDimitry Andric case TargetOpcode::G_SUB: 22100b57cec5SDimitry Andric // Perform operation at larger width (any extension is fines here, high bits 22110b57cec5SDimitry Andric // don't affect the result) and then truncate the result back to the 22120b57cec5SDimitry Andric // original type. 22130b57cec5SDimitry Andric Observer.changingInstr(MI); 22140b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 22150b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT); 22160b57cec5SDimitry Andric widenScalarDst(MI, WideTy); 22170b57cec5SDimitry Andric Observer.changedInstr(MI); 22180b57cec5SDimitry Andric return Legalized; 22190b57cec5SDimitry Andric 2220fe6060f1SDimitry Andric case TargetOpcode::G_SBFX: 2221fe6060f1SDimitry Andric case TargetOpcode::G_UBFX: 2222fe6060f1SDimitry Andric Observer.changingInstr(MI); 2223fe6060f1SDimitry Andric 2224fe6060f1SDimitry Andric if (TypeIdx == 0) { 2225fe6060f1SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 2226fe6060f1SDimitry Andric widenScalarDst(MI, WideTy); 2227fe6060f1SDimitry Andric } else { 2228fe6060f1SDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); 2229fe6060f1SDimitry Andric widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ZEXT); 2230fe6060f1SDimitry Andric } 2231fe6060f1SDimitry Andric 2232fe6060f1SDimitry Andric Observer.changedInstr(MI); 2233fe6060f1SDimitry Andric return Legalized; 2234fe6060f1SDimitry Andric 22350b57cec5SDimitry Andric case TargetOpcode::G_SHL: 22360b57cec5SDimitry Andric Observer.changingInstr(MI); 22370b57cec5SDimitry Andric 22380b57cec5SDimitry Andric if (TypeIdx == 0) { 22390b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 22400b57cec5SDimitry Andric widenScalarDst(MI, WideTy); 22410b57cec5SDimitry Andric } else { 22420b57cec5SDimitry Andric assert(TypeIdx == 1); 22430b57cec5SDimitry Andric // The "number of bits to shift" operand must preserve its value as an 22440b57cec5SDimitry Andric // unsigned integer: 22450b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); 22460b57cec5SDimitry Andric } 22470b57cec5SDimitry Andric 22480b57cec5SDimitry Andric Observer.changedInstr(MI); 22490b57cec5SDimitry Andric return Legalized; 22500b57cec5SDimitry Andric 22510b57cec5SDimitry Andric case TargetOpcode::G_SDIV: 22520b57cec5SDimitry Andric case TargetOpcode::G_SREM: 22530b57cec5SDimitry Andric case TargetOpcode::G_SMIN: 22540b57cec5SDimitry Andric case TargetOpcode::G_SMAX: 22550b57cec5SDimitry Andric Observer.changingInstr(MI); 22560b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT); 22570b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT); 22580b57cec5SDimitry Andric widenScalarDst(MI, WideTy); 22590b57cec5SDimitry Andric Observer.changedInstr(MI); 22600b57cec5SDimitry Andric return Legalized; 22610b57cec5SDimitry Andric 2262fe6060f1SDimitry Andric case TargetOpcode::G_SDIVREM: 2263fe6060f1SDimitry Andric Observer.changingInstr(MI); 2264fe6060f1SDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT); 2265fe6060f1SDimitry Andric widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_SEXT); 2266fe6060f1SDimitry Andric widenScalarDst(MI, WideTy); 2267fe6060f1SDimitry Andric widenScalarDst(MI, WideTy, 1); 2268fe6060f1SDimitry Andric Observer.changedInstr(MI); 2269fe6060f1SDimitry Andric return Legalized; 2270fe6060f1SDimitry Andric 22710b57cec5SDimitry Andric case TargetOpcode::G_ASHR: 22720b57cec5SDimitry Andric case TargetOpcode::G_LSHR: 22730b57cec5SDimitry Andric Observer.changingInstr(MI); 22740b57cec5SDimitry Andric 22750b57cec5SDimitry Andric if (TypeIdx == 0) { 22760b57cec5SDimitry Andric unsigned CvtOp = MI.getOpcode() == TargetOpcode::G_ASHR ? 22770b57cec5SDimitry Andric TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT; 22780b57cec5SDimitry Andric 22790b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 1, CvtOp); 22800b57cec5SDimitry Andric widenScalarDst(MI, WideTy); 22810b57cec5SDimitry Andric } else { 22820b57cec5SDimitry Andric assert(TypeIdx == 1); 22830b57cec5SDimitry Andric // The "number of bits to shift" operand must preserve its value as an 22840b57cec5SDimitry Andric // unsigned integer: 22850b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); 22860b57cec5SDimitry Andric } 22870b57cec5SDimitry Andric 22880b57cec5SDimitry Andric Observer.changedInstr(MI); 22890b57cec5SDimitry Andric return Legalized; 22900b57cec5SDimitry Andric case TargetOpcode::G_UDIV: 22910b57cec5SDimitry Andric case TargetOpcode::G_UREM: 22920b57cec5SDimitry Andric case TargetOpcode::G_UMIN: 22930b57cec5SDimitry Andric case TargetOpcode::G_UMAX: 22940b57cec5SDimitry Andric Observer.changingInstr(MI); 22950b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT); 22960b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); 22970b57cec5SDimitry Andric widenScalarDst(MI, WideTy); 22980b57cec5SDimitry Andric Observer.changedInstr(MI); 22990b57cec5SDimitry Andric return Legalized; 23000b57cec5SDimitry Andric 2301fe6060f1SDimitry Andric case TargetOpcode::G_UDIVREM: 2302fe6060f1SDimitry Andric Observer.changingInstr(MI); 2303fe6060f1SDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); 2304fe6060f1SDimitry Andric widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ZEXT); 2305fe6060f1SDimitry Andric widenScalarDst(MI, WideTy); 2306fe6060f1SDimitry Andric widenScalarDst(MI, WideTy, 1); 2307fe6060f1SDimitry Andric Observer.changedInstr(MI); 2308fe6060f1SDimitry Andric return Legalized; 2309fe6060f1SDimitry Andric 23100b57cec5SDimitry Andric case TargetOpcode::G_SELECT: 23110b57cec5SDimitry Andric Observer.changingInstr(MI); 23120b57cec5SDimitry Andric if (TypeIdx == 0) { 23130b57cec5SDimitry Andric // Perform operation at larger width (any extension is fine here, high 23140b57cec5SDimitry Andric // bits don't affect the result) and then truncate the result back to the 23150b57cec5SDimitry Andric // original type. 23160b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT); 23170b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ANYEXT); 23180b57cec5SDimitry Andric widenScalarDst(MI, WideTy); 23190b57cec5SDimitry Andric } else { 23200b57cec5SDimitry Andric bool IsVec = MRI.getType(MI.getOperand(1).getReg()).isVector(); 23210b57cec5SDimitry Andric // Explicit extension is required here since high bits affect the result. 23220b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 1, MIRBuilder.getBoolExtOp(IsVec, false)); 23230b57cec5SDimitry Andric } 23240b57cec5SDimitry Andric Observer.changedInstr(MI); 23250b57cec5SDimitry Andric return Legalized; 23260b57cec5SDimitry Andric 23270b57cec5SDimitry Andric case TargetOpcode::G_FPTOSI: 23280b57cec5SDimitry Andric case TargetOpcode::G_FPTOUI: 23290b57cec5SDimitry Andric Observer.changingInstr(MI); 23308bcb0991SDimitry Andric 23318bcb0991SDimitry Andric if (TypeIdx == 0) 23320b57cec5SDimitry Andric widenScalarDst(MI, WideTy); 23338bcb0991SDimitry Andric else 23348bcb0991SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_FPEXT); 23358bcb0991SDimitry Andric 23360b57cec5SDimitry Andric Observer.changedInstr(MI); 23370b57cec5SDimitry Andric return Legalized; 23380b57cec5SDimitry Andric case TargetOpcode::G_SITOFP: 23390b57cec5SDimitry Andric Observer.changingInstr(MI); 2340e8d8bef9SDimitry Andric 2341e8d8bef9SDimitry Andric if (TypeIdx == 0) 2342e8d8bef9SDimitry Andric widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC); 2343e8d8bef9SDimitry Andric else 23440b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT); 2345e8d8bef9SDimitry Andric 23460b57cec5SDimitry Andric Observer.changedInstr(MI); 23470b57cec5SDimitry Andric return Legalized; 23480b57cec5SDimitry Andric case TargetOpcode::G_UITOFP: 23490b57cec5SDimitry Andric Observer.changingInstr(MI); 2350e8d8bef9SDimitry Andric 2351e8d8bef9SDimitry Andric if (TypeIdx == 0) 2352e8d8bef9SDimitry Andric widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC); 2353e8d8bef9SDimitry Andric else 23540b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT); 2355e8d8bef9SDimitry Andric 23560b57cec5SDimitry Andric Observer.changedInstr(MI); 23570b57cec5SDimitry Andric return Legalized; 23580b57cec5SDimitry Andric case TargetOpcode::G_LOAD: 23590b57cec5SDimitry Andric case TargetOpcode::G_SEXTLOAD: 23600b57cec5SDimitry Andric case TargetOpcode::G_ZEXTLOAD: 23610b57cec5SDimitry Andric Observer.changingInstr(MI); 23620b57cec5SDimitry Andric widenScalarDst(MI, WideTy); 23630b57cec5SDimitry Andric Observer.changedInstr(MI); 23640b57cec5SDimitry Andric return Legalized; 23650b57cec5SDimitry Andric 23660b57cec5SDimitry Andric case TargetOpcode::G_STORE: { 23670b57cec5SDimitry Andric if (TypeIdx != 0) 23680b57cec5SDimitry Andric return UnableToLegalize; 23690b57cec5SDimitry Andric 23700b57cec5SDimitry Andric LLT Ty = MRI.getType(MI.getOperand(0).getReg()); 2371e8d8bef9SDimitry Andric if (!Ty.isScalar()) 23720b57cec5SDimitry Andric return UnableToLegalize; 23730b57cec5SDimitry Andric 23740b57cec5SDimitry Andric Observer.changingInstr(MI); 23750b57cec5SDimitry Andric 23760b57cec5SDimitry Andric unsigned ExtType = Ty.getScalarSizeInBits() == 1 ? 23770b57cec5SDimitry Andric TargetOpcode::G_ZEXT : TargetOpcode::G_ANYEXT; 23780b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 0, ExtType); 23790b57cec5SDimitry Andric 23800b57cec5SDimitry Andric Observer.changedInstr(MI); 23810b57cec5SDimitry Andric return Legalized; 23820b57cec5SDimitry Andric } 23830b57cec5SDimitry Andric case TargetOpcode::G_CONSTANT: { 23840b57cec5SDimitry Andric MachineOperand &SrcMO = MI.getOperand(1); 23850b57cec5SDimitry Andric LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext(); 2386480093f4SDimitry Andric unsigned ExtOpc = LI.getExtOpcodeForWideningConstant( 2387480093f4SDimitry Andric MRI.getType(MI.getOperand(0).getReg())); 2388480093f4SDimitry Andric assert((ExtOpc == TargetOpcode::G_ZEXT || ExtOpc == TargetOpcode::G_SEXT || 2389480093f4SDimitry Andric ExtOpc == TargetOpcode::G_ANYEXT) && 2390480093f4SDimitry Andric "Illegal Extend"); 2391480093f4SDimitry Andric const APInt &SrcVal = SrcMO.getCImm()->getValue(); 2392480093f4SDimitry Andric const APInt &Val = (ExtOpc == TargetOpcode::G_SEXT) 2393480093f4SDimitry Andric ? SrcVal.sext(WideTy.getSizeInBits()) 2394480093f4SDimitry Andric : SrcVal.zext(WideTy.getSizeInBits()); 23950b57cec5SDimitry Andric Observer.changingInstr(MI); 23960b57cec5SDimitry Andric SrcMO.setCImm(ConstantInt::get(Ctx, Val)); 23970b57cec5SDimitry Andric 23980b57cec5SDimitry Andric widenScalarDst(MI, WideTy); 23990b57cec5SDimitry Andric Observer.changedInstr(MI); 24000b57cec5SDimitry Andric return Legalized; 24010b57cec5SDimitry Andric } 24020b57cec5SDimitry Andric case TargetOpcode::G_FCONSTANT: { 2403fcaf7f86SDimitry Andric // To avoid changing the bits of the constant due to extension to a larger 2404fcaf7f86SDimitry Andric // type and then using G_FPTRUNC, we simply convert to a G_CONSTANT. 24050b57cec5SDimitry Andric MachineOperand &SrcMO = MI.getOperand(1); 2406fcaf7f86SDimitry Andric APInt Val = SrcMO.getFPImm()->getValueAPF().bitcastToAPInt(); 2407fcaf7f86SDimitry Andric MIRBuilder.setInstrAndDebugLoc(MI); 2408fcaf7f86SDimitry Andric auto IntCst = MIRBuilder.buildConstant(MI.getOperand(0).getReg(), Val); 2409fcaf7f86SDimitry Andric widenScalarDst(*IntCst, WideTy, 0, TargetOpcode::G_TRUNC); 2410fcaf7f86SDimitry Andric MI.eraseFromParent(); 24110b57cec5SDimitry Andric return Legalized; 24120b57cec5SDimitry Andric } 24130b57cec5SDimitry Andric case TargetOpcode::G_IMPLICIT_DEF: { 24140b57cec5SDimitry Andric Observer.changingInstr(MI); 24150b57cec5SDimitry Andric widenScalarDst(MI, WideTy); 24160b57cec5SDimitry Andric Observer.changedInstr(MI); 24170b57cec5SDimitry Andric return Legalized; 24180b57cec5SDimitry Andric } 24190b57cec5SDimitry Andric case TargetOpcode::G_BRCOND: 24200b57cec5SDimitry Andric Observer.changingInstr(MI); 24210b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 0, MIRBuilder.getBoolExtOp(false, false)); 24220b57cec5SDimitry Andric Observer.changedInstr(MI); 24230b57cec5SDimitry Andric return Legalized; 24240b57cec5SDimitry Andric 24250b57cec5SDimitry Andric case TargetOpcode::G_FCMP: 24260b57cec5SDimitry Andric Observer.changingInstr(MI); 24270b57cec5SDimitry Andric if (TypeIdx == 0) 24280b57cec5SDimitry Andric widenScalarDst(MI, WideTy); 24290b57cec5SDimitry Andric else { 24300b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_FPEXT); 24310b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_FPEXT); 24320b57cec5SDimitry Andric } 24330b57cec5SDimitry Andric Observer.changedInstr(MI); 24340b57cec5SDimitry Andric return Legalized; 24350b57cec5SDimitry Andric 24360b57cec5SDimitry Andric case TargetOpcode::G_ICMP: 24370b57cec5SDimitry Andric Observer.changingInstr(MI); 24380b57cec5SDimitry Andric if (TypeIdx == 0) 24390b57cec5SDimitry Andric widenScalarDst(MI, WideTy); 24400b57cec5SDimitry Andric else { 24410b57cec5SDimitry Andric unsigned ExtOpcode = CmpInst::isSigned(static_cast<CmpInst::Predicate>( 24420b57cec5SDimitry Andric MI.getOperand(1).getPredicate())) 24430b57cec5SDimitry Andric ? TargetOpcode::G_SEXT 24440b57cec5SDimitry Andric : TargetOpcode::G_ZEXT; 24450b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 2, ExtOpcode); 24460b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 3, ExtOpcode); 24470b57cec5SDimitry Andric } 24480b57cec5SDimitry Andric Observer.changedInstr(MI); 24490b57cec5SDimitry Andric return Legalized; 24500b57cec5SDimitry Andric 2451480093f4SDimitry Andric case TargetOpcode::G_PTR_ADD: 2452480093f4SDimitry Andric assert(TypeIdx == 1 && "unable to legalize pointer of G_PTR_ADD"); 24530b57cec5SDimitry Andric Observer.changingInstr(MI); 24540b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT); 24550b57cec5SDimitry Andric Observer.changedInstr(MI); 24560b57cec5SDimitry Andric return Legalized; 24570b57cec5SDimitry Andric 24580b57cec5SDimitry Andric case TargetOpcode::G_PHI: { 24590b57cec5SDimitry Andric assert(TypeIdx == 0 && "Expecting only Idx 0"); 24600b57cec5SDimitry Andric 24610b57cec5SDimitry Andric Observer.changingInstr(MI); 24620b57cec5SDimitry Andric for (unsigned I = 1; I < MI.getNumOperands(); I += 2) { 24630b57cec5SDimitry Andric MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB(); 2464*bdd1243dSDimitry Andric MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminatorForward()); 24650b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, I, TargetOpcode::G_ANYEXT); 24660b57cec5SDimitry Andric } 24670b57cec5SDimitry Andric 24680b57cec5SDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 24690b57cec5SDimitry Andric MIRBuilder.setInsertPt(MBB, --MBB.getFirstNonPHI()); 24700b57cec5SDimitry Andric widenScalarDst(MI, WideTy); 24710b57cec5SDimitry Andric Observer.changedInstr(MI); 24720b57cec5SDimitry Andric return Legalized; 24730b57cec5SDimitry Andric } 24740b57cec5SDimitry Andric case TargetOpcode::G_EXTRACT_VECTOR_ELT: { 24750b57cec5SDimitry Andric if (TypeIdx == 0) { 24760b57cec5SDimitry Andric Register VecReg = MI.getOperand(1).getReg(); 24770b57cec5SDimitry Andric LLT VecTy = MRI.getType(VecReg); 24780b57cec5SDimitry Andric Observer.changingInstr(MI); 24790b57cec5SDimitry Andric 2480fe6060f1SDimitry Andric widenScalarSrc( 2481fe6060f1SDimitry Andric MI, LLT::vector(VecTy.getElementCount(), WideTy.getSizeInBits()), 1, 2482349cc55cSDimitry Andric TargetOpcode::G_ANYEXT); 24830b57cec5SDimitry Andric 24840b57cec5SDimitry Andric widenScalarDst(MI, WideTy, 0); 24850b57cec5SDimitry Andric Observer.changedInstr(MI); 24860b57cec5SDimitry Andric return Legalized; 24870b57cec5SDimitry Andric } 24880b57cec5SDimitry Andric 24890b57cec5SDimitry Andric if (TypeIdx != 2) 24900b57cec5SDimitry Andric return UnableToLegalize; 24910b57cec5SDimitry Andric Observer.changingInstr(MI); 2492480093f4SDimitry Andric // TODO: Probably should be zext 24930b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT); 24940b57cec5SDimitry Andric Observer.changedInstr(MI); 24950b57cec5SDimitry Andric return Legalized; 24960b57cec5SDimitry Andric } 2497480093f4SDimitry Andric case TargetOpcode::G_INSERT_VECTOR_ELT: { 2498480093f4SDimitry Andric if (TypeIdx == 1) { 2499480093f4SDimitry Andric Observer.changingInstr(MI); 2500480093f4SDimitry Andric 2501480093f4SDimitry Andric Register VecReg = MI.getOperand(1).getReg(); 2502480093f4SDimitry Andric LLT VecTy = MRI.getType(VecReg); 2503fe6060f1SDimitry Andric LLT WideVecTy = LLT::vector(VecTy.getElementCount(), WideTy); 2504480093f4SDimitry Andric 2505480093f4SDimitry Andric widenScalarSrc(MI, WideVecTy, 1, TargetOpcode::G_ANYEXT); 2506480093f4SDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT); 2507480093f4SDimitry Andric widenScalarDst(MI, WideVecTy, 0); 2508480093f4SDimitry Andric Observer.changedInstr(MI); 2509480093f4SDimitry Andric return Legalized; 2510480093f4SDimitry Andric } 2511480093f4SDimitry Andric 2512480093f4SDimitry Andric if (TypeIdx == 2) { 2513480093f4SDimitry Andric Observer.changingInstr(MI); 2514480093f4SDimitry Andric // TODO: Probably should be zext 2515480093f4SDimitry Andric widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_SEXT); 2516480093f4SDimitry Andric Observer.changedInstr(MI); 25175ffd83dbSDimitry Andric return Legalized; 2518480093f4SDimitry Andric } 2519480093f4SDimitry Andric 25205ffd83dbSDimitry Andric return UnableToLegalize; 2521480093f4SDimitry Andric } 25220b57cec5SDimitry Andric case TargetOpcode::G_FADD: 25230b57cec5SDimitry Andric case TargetOpcode::G_FMUL: 25240b57cec5SDimitry Andric case TargetOpcode::G_FSUB: 25250b57cec5SDimitry Andric case TargetOpcode::G_FMA: 25268bcb0991SDimitry Andric case TargetOpcode::G_FMAD: 25270b57cec5SDimitry Andric case TargetOpcode::G_FNEG: 25280b57cec5SDimitry Andric case TargetOpcode::G_FABS: 25290b57cec5SDimitry Andric case TargetOpcode::G_FCANONICALIZE: 25300b57cec5SDimitry Andric case TargetOpcode::G_FMINNUM: 25310b57cec5SDimitry Andric case TargetOpcode::G_FMAXNUM: 25320b57cec5SDimitry Andric case TargetOpcode::G_FMINNUM_IEEE: 25330b57cec5SDimitry Andric case TargetOpcode::G_FMAXNUM_IEEE: 25340b57cec5SDimitry Andric case TargetOpcode::G_FMINIMUM: 25350b57cec5SDimitry Andric case TargetOpcode::G_FMAXIMUM: 25360b57cec5SDimitry Andric case TargetOpcode::G_FDIV: 25370b57cec5SDimitry Andric case TargetOpcode::G_FREM: 25380b57cec5SDimitry Andric case TargetOpcode::G_FCEIL: 25390b57cec5SDimitry Andric case TargetOpcode::G_FFLOOR: 25400b57cec5SDimitry Andric case TargetOpcode::G_FCOS: 25410b57cec5SDimitry Andric case TargetOpcode::G_FSIN: 25420b57cec5SDimitry Andric case TargetOpcode::G_FLOG10: 25430b57cec5SDimitry Andric case TargetOpcode::G_FLOG: 25440b57cec5SDimitry Andric case TargetOpcode::G_FLOG2: 25450b57cec5SDimitry Andric case TargetOpcode::G_FRINT: 25460b57cec5SDimitry Andric case TargetOpcode::G_FNEARBYINT: 25470b57cec5SDimitry Andric case TargetOpcode::G_FSQRT: 25480b57cec5SDimitry Andric case TargetOpcode::G_FEXP: 25490b57cec5SDimitry Andric case TargetOpcode::G_FEXP2: 25500b57cec5SDimitry Andric case TargetOpcode::G_FPOW: 25510b57cec5SDimitry Andric case TargetOpcode::G_INTRINSIC_TRUNC: 25520b57cec5SDimitry Andric case TargetOpcode::G_INTRINSIC_ROUND: 2553e8d8bef9SDimitry Andric case TargetOpcode::G_INTRINSIC_ROUNDEVEN: 25540b57cec5SDimitry Andric assert(TypeIdx == 0); 25550b57cec5SDimitry Andric Observer.changingInstr(MI); 25560b57cec5SDimitry Andric 25570b57cec5SDimitry Andric for (unsigned I = 1, E = MI.getNumOperands(); I != E; ++I) 25580b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, I, TargetOpcode::G_FPEXT); 25590b57cec5SDimitry Andric 25600b57cec5SDimitry Andric widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC); 25610b57cec5SDimitry Andric Observer.changedInstr(MI); 25620b57cec5SDimitry Andric return Legalized; 2563e8d8bef9SDimitry Andric case TargetOpcode::G_FPOWI: { 2564e8d8bef9SDimitry Andric if (TypeIdx != 0) 2565e8d8bef9SDimitry Andric return UnableToLegalize; 2566e8d8bef9SDimitry Andric Observer.changingInstr(MI); 2567e8d8bef9SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_FPEXT); 2568e8d8bef9SDimitry Andric widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC); 2569e8d8bef9SDimitry Andric Observer.changedInstr(MI); 2570e8d8bef9SDimitry Andric return Legalized; 2571e8d8bef9SDimitry Andric } 25720b57cec5SDimitry Andric case TargetOpcode::G_INTTOPTR: 25730b57cec5SDimitry Andric if (TypeIdx != 1) 25740b57cec5SDimitry Andric return UnableToLegalize; 25750b57cec5SDimitry Andric 25760b57cec5SDimitry Andric Observer.changingInstr(MI); 25770b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT); 25780b57cec5SDimitry Andric Observer.changedInstr(MI); 25790b57cec5SDimitry Andric return Legalized; 25800b57cec5SDimitry Andric case TargetOpcode::G_PTRTOINT: 25810b57cec5SDimitry Andric if (TypeIdx != 0) 25820b57cec5SDimitry Andric return UnableToLegalize; 25830b57cec5SDimitry Andric 25840b57cec5SDimitry Andric Observer.changingInstr(MI); 25850b57cec5SDimitry Andric widenScalarDst(MI, WideTy, 0); 25860b57cec5SDimitry Andric Observer.changedInstr(MI); 25870b57cec5SDimitry Andric return Legalized; 25880b57cec5SDimitry Andric case TargetOpcode::G_BUILD_VECTOR: { 25890b57cec5SDimitry Andric Observer.changingInstr(MI); 25900b57cec5SDimitry Andric 25910b57cec5SDimitry Andric const LLT WideEltTy = TypeIdx == 1 ? WideTy : WideTy.getElementType(); 25920b57cec5SDimitry Andric for (int I = 1, E = MI.getNumOperands(); I != E; ++I) 25930b57cec5SDimitry Andric widenScalarSrc(MI, WideEltTy, I, TargetOpcode::G_ANYEXT); 25940b57cec5SDimitry Andric 25950b57cec5SDimitry Andric // Avoid changing the result vector type if the source element type was 25960b57cec5SDimitry Andric // requested. 25970b57cec5SDimitry Andric if (TypeIdx == 1) { 2598e8d8bef9SDimitry Andric MI.setDesc(MIRBuilder.getTII().get(TargetOpcode::G_BUILD_VECTOR_TRUNC)); 25990b57cec5SDimitry Andric } else { 26000b57cec5SDimitry Andric widenScalarDst(MI, WideTy, 0); 26010b57cec5SDimitry Andric } 26020b57cec5SDimitry Andric 26030b57cec5SDimitry Andric Observer.changedInstr(MI); 26040b57cec5SDimitry Andric return Legalized; 26050b57cec5SDimitry Andric } 26068bcb0991SDimitry Andric case TargetOpcode::G_SEXT_INREG: 26078bcb0991SDimitry Andric if (TypeIdx != 0) 26088bcb0991SDimitry Andric return UnableToLegalize; 26098bcb0991SDimitry Andric 26108bcb0991SDimitry Andric Observer.changingInstr(MI); 26118bcb0991SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 26128bcb0991SDimitry Andric widenScalarDst(MI, WideTy, 0, TargetOpcode::G_TRUNC); 26138bcb0991SDimitry Andric Observer.changedInstr(MI); 26148bcb0991SDimitry Andric return Legalized; 26155ffd83dbSDimitry Andric case TargetOpcode::G_PTRMASK: { 26165ffd83dbSDimitry Andric if (TypeIdx != 1) 26175ffd83dbSDimitry Andric return UnableToLegalize; 26185ffd83dbSDimitry Andric Observer.changingInstr(MI); 26195ffd83dbSDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); 26205ffd83dbSDimitry Andric Observer.changedInstr(MI); 26215ffd83dbSDimitry Andric return Legalized; 26225ffd83dbSDimitry Andric } 26235ffd83dbSDimitry Andric } 26245ffd83dbSDimitry Andric } 26255ffd83dbSDimitry Andric 26265ffd83dbSDimitry Andric static void getUnmergePieces(SmallVectorImpl<Register> &Pieces, 26275ffd83dbSDimitry Andric MachineIRBuilder &B, Register Src, LLT Ty) { 26285ffd83dbSDimitry Andric auto Unmerge = B.buildUnmerge(Ty, Src); 26295ffd83dbSDimitry Andric for (int I = 0, E = Unmerge->getNumOperands() - 1; I != E; ++I) 26305ffd83dbSDimitry Andric Pieces.push_back(Unmerge.getReg(I)); 26315ffd83dbSDimitry Andric } 26325ffd83dbSDimitry Andric 26335ffd83dbSDimitry Andric LegalizerHelper::LegalizeResult 26345ffd83dbSDimitry Andric LegalizerHelper::lowerBitcast(MachineInstr &MI) { 26355ffd83dbSDimitry Andric Register Dst = MI.getOperand(0).getReg(); 26365ffd83dbSDimitry Andric Register Src = MI.getOperand(1).getReg(); 26375ffd83dbSDimitry Andric LLT DstTy = MRI.getType(Dst); 26385ffd83dbSDimitry Andric LLT SrcTy = MRI.getType(Src); 26395ffd83dbSDimitry Andric 26405ffd83dbSDimitry Andric if (SrcTy.isVector()) { 26415ffd83dbSDimitry Andric LLT SrcEltTy = SrcTy.getElementType(); 26425ffd83dbSDimitry Andric SmallVector<Register, 8> SrcRegs; 26435ffd83dbSDimitry Andric 26445ffd83dbSDimitry Andric if (DstTy.isVector()) { 26455ffd83dbSDimitry Andric int NumDstElt = DstTy.getNumElements(); 26465ffd83dbSDimitry Andric int NumSrcElt = SrcTy.getNumElements(); 26475ffd83dbSDimitry Andric 26485ffd83dbSDimitry Andric LLT DstEltTy = DstTy.getElementType(); 26495ffd83dbSDimitry Andric LLT DstCastTy = DstEltTy; // Intermediate bitcast result type 26505ffd83dbSDimitry Andric LLT SrcPartTy = SrcEltTy; // Original unmerge result type. 26515ffd83dbSDimitry Andric 26525ffd83dbSDimitry Andric // If there's an element size mismatch, insert intermediate casts to match 26535ffd83dbSDimitry Andric // the result element type. 26545ffd83dbSDimitry Andric if (NumSrcElt < NumDstElt) { // Source element type is larger. 26555ffd83dbSDimitry Andric // %1:_(<4 x s8>) = G_BITCAST %0:_(<2 x s16>) 26565ffd83dbSDimitry Andric // 26575ffd83dbSDimitry Andric // => 26585ffd83dbSDimitry Andric // 26595ffd83dbSDimitry Andric // %2:_(s16), %3:_(s16) = G_UNMERGE_VALUES %0 26605ffd83dbSDimitry Andric // %3:_(<2 x s8>) = G_BITCAST %2 26615ffd83dbSDimitry Andric // %4:_(<2 x s8>) = G_BITCAST %3 26625ffd83dbSDimitry Andric // %1:_(<4 x s16>) = G_CONCAT_VECTORS %3, %4 2663fe6060f1SDimitry Andric DstCastTy = LLT::fixed_vector(NumDstElt / NumSrcElt, DstEltTy); 26645ffd83dbSDimitry Andric SrcPartTy = SrcEltTy; 26655ffd83dbSDimitry Andric } else if (NumSrcElt > NumDstElt) { // Source element type is smaller. 26665ffd83dbSDimitry Andric // 26675ffd83dbSDimitry Andric // %1:_(<2 x s16>) = G_BITCAST %0:_(<4 x s8>) 26685ffd83dbSDimitry Andric // 26695ffd83dbSDimitry Andric // => 26705ffd83dbSDimitry Andric // 26715ffd83dbSDimitry Andric // %2:_(<2 x s8>), %3:_(<2 x s8>) = G_UNMERGE_VALUES %0 26725ffd83dbSDimitry Andric // %3:_(s16) = G_BITCAST %2 26735ffd83dbSDimitry Andric // %4:_(s16) = G_BITCAST %3 26745ffd83dbSDimitry Andric // %1:_(<2 x s16>) = G_BUILD_VECTOR %3, %4 2675fe6060f1SDimitry Andric SrcPartTy = LLT::fixed_vector(NumSrcElt / NumDstElt, SrcEltTy); 26765ffd83dbSDimitry Andric DstCastTy = DstEltTy; 26775ffd83dbSDimitry Andric } 26785ffd83dbSDimitry Andric 26795ffd83dbSDimitry Andric getUnmergePieces(SrcRegs, MIRBuilder, Src, SrcPartTy); 26805ffd83dbSDimitry Andric for (Register &SrcReg : SrcRegs) 26815ffd83dbSDimitry Andric SrcReg = MIRBuilder.buildBitcast(DstCastTy, SrcReg).getReg(0); 26825ffd83dbSDimitry Andric } else 26835ffd83dbSDimitry Andric getUnmergePieces(SrcRegs, MIRBuilder, Src, SrcEltTy); 26845ffd83dbSDimitry Andric 2685*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(Dst, SrcRegs); 26865ffd83dbSDimitry Andric MI.eraseFromParent(); 26875ffd83dbSDimitry Andric return Legalized; 26885ffd83dbSDimitry Andric } 26895ffd83dbSDimitry Andric 26905ffd83dbSDimitry Andric if (DstTy.isVector()) { 26915ffd83dbSDimitry Andric SmallVector<Register, 8> SrcRegs; 26925ffd83dbSDimitry Andric getUnmergePieces(SrcRegs, MIRBuilder, Src, DstTy.getElementType()); 2693*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(Dst, SrcRegs); 26945ffd83dbSDimitry Andric MI.eraseFromParent(); 26955ffd83dbSDimitry Andric return Legalized; 26965ffd83dbSDimitry Andric } 26975ffd83dbSDimitry Andric 26985ffd83dbSDimitry Andric return UnableToLegalize; 26995ffd83dbSDimitry Andric } 27005ffd83dbSDimitry Andric 2701e8d8bef9SDimitry Andric /// Figure out the bit offset into a register when coercing a vector index for 2702e8d8bef9SDimitry Andric /// the wide element type. This is only for the case when promoting vector to 2703e8d8bef9SDimitry Andric /// one with larger elements. 2704e8d8bef9SDimitry Andric // 2705e8d8bef9SDimitry Andric /// 2706e8d8bef9SDimitry Andric /// %offset_idx = G_AND %idx, ~(-1 << Log2(DstEltSize / SrcEltSize)) 2707e8d8bef9SDimitry Andric /// %offset_bits = G_SHL %offset_idx, Log2(SrcEltSize) 2708e8d8bef9SDimitry Andric static Register getBitcastWiderVectorElementOffset(MachineIRBuilder &B, 2709e8d8bef9SDimitry Andric Register Idx, 2710e8d8bef9SDimitry Andric unsigned NewEltSize, 2711e8d8bef9SDimitry Andric unsigned OldEltSize) { 2712e8d8bef9SDimitry Andric const unsigned Log2EltRatio = Log2_32(NewEltSize / OldEltSize); 2713e8d8bef9SDimitry Andric LLT IdxTy = B.getMRI()->getType(Idx); 2714e8d8bef9SDimitry Andric 2715e8d8bef9SDimitry Andric // Now figure out the amount we need to shift to get the target bits. 2716e8d8bef9SDimitry Andric auto OffsetMask = B.buildConstant( 2717349cc55cSDimitry Andric IdxTy, ~(APInt::getAllOnes(IdxTy.getSizeInBits()) << Log2EltRatio)); 2718e8d8bef9SDimitry Andric auto OffsetIdx = B.buildAnd(IdxTy, Idx, OffsetMask); 2719e8d8bef9SDimitry Andric return B.buildShl(IdxTy, OffsetIdx, 2720e8d8bef9SDimitry Andric B.buildConstant(IdxTy, Log2_32(OldEltSize))).getReg(0); 2721e8d8bef9SDimitry Andric } 2722e8d8bef9SDimitry Andric 2723e8d8bef9SDimitry Andric /// Perform a G_EXTRACT_VECTOR_ELT in a different sized vector element. If this 2724e8d8bef9SDimitry Andric /// is casting to a vector with a smaller element size, perform multiple element 2725e8d8bef9SDimitry Andric /// extracts and merge the results. If this is coercing to a vector with larger 2726e8d8bef9SDimitry Andric /// elements, index the bitcasted vector and extract the target element with bit 2727e8d8bef9SDimitry Andric /// operations. This is intended to force the indexing in the native register 2728e8d8bef9SDimitry Andric /// size for architectures that can dynamically index the register file. 27295ffd83dbSDimitry Andric LegalizerHelper::LegalizeResult 2730e8d8bef9SDimitry Andric LegalizerHelper::bitcastExtractVectorElt(MachineInstr &MI, unsigned TypeIdx, 2731e8d8bef9SDimitry Andric LLT CastTy) { 2732e8d8bef9SDimitry Andric if (TypeIdx != 1) 2733e8d8bef9SDimitry Andric return UnableToLegalize; 2734e8d8bef9SDimitry Andric 2735e8d8bef9SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 2736e8d8bef9SDimitry Andric Register SrcVec = MI.getOperand(1).getReg(); 2737e8d8bef9SDimitry Andric Register Idx = MI.getOperand(2).getReg(); 2738e8d8bef9SDimitry Andric LLT SrcVecTy = MRI.getType(SrcVec); 2739e8d8bef9SDimitry Andric LLT IdxTy = MRI.getType(Idx); 2740e8d8bef9SDimitry Andric 2741e8d8bef9SDimitry Andric LLT SrcEltTy = SrcVecTy.getElementType(); 2742e8d8bef9SDimitry Andric unsigned NewNumElts = CastTy.isVector() ? CastTy.getNumElements() : 1; 2743e8d8bef9SDimitry Andric unsigned OldNumElts = SrcVecTy.getNumElements(); 2744e8d8bef9SDimitry Andric 2745e8d8bef9SDimitry Andric LLT NewEltTy = CastTy.isVector() ? CastTy.getElementType() : CastTy; 2746e8d8bef9SDimitry Andric Register CastVec = MIRBuilder.buildBitcast(CastTy, SrcVec).getReg(0); 2747e8d8bef9SDimitry Andric 2748e8d8bef9SDimitry Andric const unsigned NewEltSize = NewEltTy.getSizeInBits(); 2749e8d8bef9SDimitry Andric const unsigned OldEltSize = SrcEltTy.getSizeInBits(); 2750e8d8bef9SDimitry Andric if (NewNumElts > OldNumElts) { 2751e8d8bef9SDimitry Andric // Decreasing the vector element size 2752e8d8bef9SDimitry Andric // 2753e8d8bef9SDimitry Andric // e.g. i64 = extract_vector_elt x:v2i64, y:i32 2754e8d8bef9SDimitry Andric // => 2755e8d8bef9SDimitry Andric // v4i32:castx = bitcast x:v2i64 2756e8d8bef9SDimitry Andric // 2757e8d8bef9SDimitry Andric // i64 = bitcast 2758e8d8bef9SDimitry Andric // (v2i32 build_vector (i32 (extract_vector_elt castx, (2 * y))), 2759e8d8bef9SDimitry Andric // (i32 (extract_vector_elt castx, (2 * y + 1))) 2760e8d8bef9SDimitry Andric // 2761e8d8bef9SDimitry Andric if (NewNumElts % OldNumElts != 0) 2762e8d8bef9SDimitry Andric return UnableToLegalize; 2763e8d8bef9SDimitry Andric 2764e8d8bef9SDimitry Andric // Type of the intermediate result vector. 2765e8d8bef9SDimitry Andric const unsigned NewEltsPerOldElt = NewNumElts / OldNumElts; 2766fe6060f1SDimitry Andric LLT MidTy = 2767fe6060f1SDimitry Andric LLT::scalarOrVector(ElementCount::getFixed(NewEltsPerOldElt), NewEltTy); 2768e8d8bef9SDimitry Andric 2769e8d8bef9SDimitry Andric auto NewEltsPerOldEltK = MIRBuilder.buildConstant(IdxTy, NewEltsPerOldElt); 2770e8d8bef9SDimitry Andric 2771e8d8bef9SDimitry Andric SmallVector<Register, 8> NewOps(NewEltsPerOldElt); 2772e8d8bef9SDimitry Andric auto NewBaseIdx = MIRBuilder.buildMul(IdxTy, Idx, NewEltsPerOldEltK); 2773e8d8bef9SDimitry Andric 2774e8d8bef9SDimitry Andric for (unsigned I = 0; I < NewEltsPerOldElt; ++I) { 2775e8d8bef9SDimitry Andric auto IdxOffset = MIRBuilder.buildConstant(IdxTy, I); 2776e8d8bef9SDimitry Andric auto TmpIdx = MIRBuilder.buildAdd(IdxTy, NewBaseIdx, IdxOffset); 2777e8d8bef9SDimitry Andric auto Elt = MIRBuilder.buildExtractVectorElement(NewEltTy, CastVec, TmpIdx); 2778e8d8bef9SDimitry Andric NewOps[I] = Elt.getReg(0); 2779e8d8bef9SDimitry Andric } 2780e8d8bef9SDimitry Andric 2781e8d8bef9SDimitry Andric auto NewVec = MIRBuilder.buildBuildVector(MidTy, NewOps); 2782e8d8bef9SDimitry Andric MIRBuilder.buildBitcast(Dst, NewVec); 2783e8d8bef9SDimitry Andric MI.eraseFromParent(); 2784e8d8bef9SDimitry Andric return Legalized; 2785e8d8bef9SDimitry Andric } 2786e8d8bef9SDimitry Andric 2787e8d8bef9SDimitry Andric if (NewNumElts < OldNumElts) { 2788e8d8bef9SDimitry Andric if (NewEltSize % OldEltSize != 0) 2789e8d8bef9SDimitry Andric return UnableToLegalize; 2790e8d8bef9SDimitry Andric 2791e8d8bef9SDimitry Andric // This only depends on powers of 2 because we use bit tricks to figure out 2792e8d8bef9SDimitry Andric // the bit offset we need to shift to get the target element. A general 2793e8d8bef9SDimitry Andric // expansion could emit division/multiply. 2794e8d8bef9SDimitry Andric if (!isPowerOf2_32(NewEltSize / OldEltSize)) 2795e8d8bef9SDimitry Andric return UnableToLegalize; 2796e8d8bef9SDimitry Andric 2797e8d8bef9SDimitry Andric // Increasing the vector element size. 2798e8d8bef9SDimitry Andric // %elt:_(small_elt) = G_EXTRACT_VECTOR_ELT %vec:_(<N x small_elt>), %idx 2799e8d8bef9SDimitry Andric // 2800e8d8bef9SDimitry Andric // => 2801e8d8bef9SDimitry Andric // 2802e8d8bef9SDimitry Andric // %cast = G_BITCAST %vec 2803e8d8bef9SDimitry Andric // %scaled_idx = G_LSHR %idx, Log2(DstEltSize / SrcEltSize) 2804e8d8bef9SDimitry Andric // %wide_elt = G_EXTRACT_VECTOR_ELT %cast, %scaled_idx 2805e8d8bef9SDimitry Andric // %offset_idx = G_AND %idx, ~(-1 << Log2(DstEltSize / SrcEltSize)) 2806e8d8bef9SDimitry Andric // %offset_bits = G_SHL %offset_idx, Log2(SrcEltSize) 2807e8d8bef9SDimitry Andric // %elt_bits = G_LSHR %wide_elt, %offset_bits 2808e8d8bef9SDimitry Andric // %elt = G_TRUNC %elt_bits 2809e8d8bef9SDimitry Andric 2810e8d8bef9SDimitry Andric const unsigned Log2EltRatio = Log2_32(NewEltSize / OldEltSize); 2811e8d8bef9SDimitry Andric auto Log2Ratio = MIRBuilder.buildConstant(IdxTy, Log2EltRatio); 2812e8d8bef9SDimitry Andric 2813e8d8bef9SDimitry Andric // Divide to get the index in the wider element type. 2814e8d8bef9SDimitry Andric auto ScaledIdx = MIRBuilder.buildLShr(IdxTy, Idx, Log2Ratio); 2815e8d8bef9SDimitry Andric 2816e8d8bef9SDimitry Andric Register WideElt = CastVec; 2817e8d8bef9SDimitry Andric if (CastTy.isVector()) { 2818e8d8bef9SDimitry Andric WideElt = MIRBuilder.buildExtractVectorElement(NewEltTy, CastVec, 2819e8d8bef9SDimitry Andric ScaledIdx).getReg(0); 2820e8d8bef9SDimitry Andric } 2821e8d8bef9SDimitry Andric 2822e8d8bef9SDimitry Andric // Compute the bit offset into the register of the target element. 2823e8d8bef9SDimitry Andric Register OffsetBits = getBitcastWiderVectorElementOffset( 2824e8d8bef9SDimitry Andric MIRBuilder, Idx, NewEltSize, OldEltSize); 2825e8d8bef9SDimitry Andric 2826e8d8bef9SDimitry Andric // Shift the wide element to get the target element. 2827e8d8bef9SDimitry Andric auto ExtractedBits = MIRBuilder.buildLShr(NewEltTy, WideElt, OffsetBits); 2828e8d8bef9SDimitry Andric MIRBuilder.buildTrunc(Dst, ExtractedBits); 2829e8d8bef9SDimitry Andric MI.eraseFromParent(); 2830e8d8bef9SDimitry Andric return Legalized; 2831e8d8bef9SDimitry Andric } 2832e8d8bef9SDimitry Andric 2833e8d8bef9SDimitry Andric return UnableToLegalize; 2834e8d8bef9SDimitry Andric } 2835e8d8bef9SDimitry Andric 2836e8d8bef9SDimitry Andric /// Emit code to insert \p InsertReg into \p TargetRet at \p OffsetBits in \p 2837e8d8bef9SDimitry Andric /// TargetReg, while preserving other bits in \p TargetReg. 2838e8d8bef9SDimitry Andric /// 2839e8d8bef9SDimitry Andric /// (InsertReg << Offset) | (TargetReg & ~(-1 >> InsertReg.size()) << Offset) 2840e8d8bef9SDimitry Andric static Register buildBitFieldInsert(MachineIRBuilder &B, 2841e8d8bef9SDimitry Andric Register TargetReg, Register InsertReg, 2842e8d8bef9SDimitry Andric Register OffsetBits) { 2843e8d8bef9SDimitry Andric LLT TargetTy = B.getMRI()->getType(TargetReg); 2844e8d8bef9SDimitry Andric LLT InsertTy = B.getMRI()->getType(InsertReg); 2845e8d8bef9SDimitry Andric auto ZextVal = B.buildZExt(TargetTy, InsertReg); 2846e8d8bef9SDimitry Andric auto ShiftedInsertVal = B.buildShl(TargetTy, ZextVal, OffsetBits); 2847e8d8bef9SDimitry Andric 2848e8d8bef9SDimitry Andric // Produce a bitmask of the value to insert 2849e8d8bef9SDimitry Andric auto EltMask = B.buildConstant( 2850e8d8bef9SDimitry Andric TargetTy, APInt::getLowBitsSet(TargetTy.getSizeInBits(), 2851e8d8bef9SDimitry Andric InsertTy.getSizeInBits())); 2852e8d8bef9SDimitry Andric // Shift it into position 2853e8d8bef9SDimitry Andric auto ShiftedMask = B.buildShl(TargetTy, EltMask, OffsetBits); 2854e8d8bef9SDimitry Andric auto InvShiftedMask = B.buildNot(TargetTy, ShiftedMask); 2855e8d8bef9SDimitry Andric 2856e8d8bef9SDimitry Andric // Clear out the bits in the wide element 2857e8d8bef9SDimitry Andric auto MaskedOldElt = B.buildAnd(TargetTy, TargetReg, InvShiftedMask); 2858e8d8bef9SDimitry Andric 2859e8d8bef9SDimitry Andric // The value to insert has all zeros already, so stick it into the masked 2860e8d8bef9SDimitry Andric // wide element. 2861e8d8bef9SDimitry Andric return B.buildOr(TargetTy, MaskedOldElt, ShiftedInsertVal).getReg(0); 2862e8d8bef9SDimitry Andric } 2863e8d8bef9SDimitry Andric 2864e8d8bef9SDimitry Andric /// Perform a G_INSERT_VECTOR_ELT in a different sized vector element. If this 2865e8d8bef9SDimitry Andric /// is increasing the element size, perform the indexing in the target element 2866e8d8bef9SDimitry Andric /// type, and use bit operations to insert at the element position. This is 2867e8d8bef9SDimitry Andric /// intended for architectures that can dynamically index the register file and 2868e8d8bef9SDimitry Andric /// want to force indexing in the native register size. 2869e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult 2870e8d8bef9SDimitry Andric LegalizerHelper::bitcastInsertVectorElt(MachineInstr &MI, unsigned TypeIdx, 2871e8d8bef9SDimitry Andric LLT CastTy) { 28725ffd83dbSDimitry Andric if (TypeIdx != 0) 28735ffd83dbSDimitry Andric return UnableToLegalize; 28745ffd83dbSDimitry Andric 2875e8d8bef9SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 2876e8d8bef9SDimitry Andric Register SrcVec = MI.getOperand(1).getReg(); 2877e8d8bef9SDimitry Andric Register Val = MI.getOperand(2).getReg(); 2878e8d8bef9SDimitry Andric Register Idx = MI.getOperand(3).getReg(); 2879e8d8bef9SDimitry Andric 2880e8d8bef9SDimitry Andric LLT VecTy = MRI.getType(Dst); 2881e8d8bef9SDimitry Andric LLT IdxTy = MRI.getType(Idx); 2882e8d8bef9SDimitry Andric 2883e8d8bef9SDimitry Andric LLT VecEltTy = VecTy.getElementType(); 2884e8d8bef9SDimitry Andric LLT NewEltTy = CastTy.isVector() ? CastTy.getElementType() : CastTy; 2885e8d8bef9SDimitry Andric const unsigned NewEltSize = NewEltTy.getSizeInBits(); 2886e8d8bef9SDimitry Andric const unsigned OldEltSize = VecEltTy.getSizeInBits(); 2887e8d8bef9SDimitry Andric 2888e8d8bef9SDimitry Andric unsigned NewNumElts = CastTy.isVector() ? CastTy.getNumElements() : 1; 2889e8d8bef9SDimitry Andric unsigned OldNumElts = VecTy.getNumElements(); 2890e8d8bef9SDimitry Andric 2891e8d8bef9SDimitry Andric Register CastVec = MIRBuilder.buildBitcast(CastTy, SrcVec).getReg(0); 2892e8d8bef9SDimitry Andric if (NewNumElts < OldNumElts) { 2893e8d8bef9SDimitry Andric if (NewEltSize % OldEltSize != 0) 28945ffd83dbSDimitry Andric return UnableToLegalize; 28955ffd83dbSDimitry Andric 2896e8d8bef9SDimitry Andric // This only depends on powers of 2 because we use bit tricks to figure out 2897e8d8bef9SDimitry Andric // the bit offset we need to shift to get the target element. A general 2898e8d8bef9SDimitry Andric // expansion could emit division/multiply. 2899e8d8bef9SDimitry Andric if (!isPowerOf2_32(NewEltSize / OldEltSize)) 29005ffd83dbSDimitry Andric return UnableToLegalize; 29015ffd83dbSDimitry Andric 2902e8d8bef9SDimitry Andric const unsigned Log2EltRatio = Log2_32(NewEltSize / OldEltSize); 2903e8d8bef9SDimitry Andric auto Log2Ratio = MIRBuilder.buildConstant(IdxTy, Log2EltRatio); 2904e8d8bef9SDimitry Andric 2905e8d8bef9SDimitry Andric // Divide to get the index in the wider element type. 2906e8d8bef9SDimitry Andric auto ScaledIdx = MIRBuilder.buildLShr(IdxTy, Idx, Log2Ratio); 2907e8d8bef9SDimitry Andric 2908e8d8bef9SDimitry Andric Register ExtractedElt = CastVec; 2909e8d8bef9SDimitry Andric if (CastTy.isVector()) { 2910e8d8bef9SDimitry Andric ExtractedElt = MIRBuilder.buildExtractVectorElement(NewEltTy, CastVec, 2911e8d8bef9SDimitry Andric ScaledIdx).getReg(0); 29125ffd83dbSDimitry Andric } 29135ffd83dbSDimitry Andric 2914e8d8bef9SDimitry Andric // Compute the bit offset into the register of the target element. 2915e8d8bef9SDimitry Andric Register OffsetBits = getBitcastWiderVectorElementOffset( 2916e8d8bef9SDimitry Andric MIRBuilder, Idx, NewEltSize, OldEltSize); 2917e8d8bef9SDimitry Andric 2918e8d8bef9SDimitry Andric Register InsertedElt = buildBitFieldInsert(MIRBuilder, ExtractedElt, 2919e8d8bef9SDimitry Andric Val, OffsetBits); 2920e8d8bef9SDimitry Andric if (CastTy.isVector()) { 2921e8d8bef9SDimitry Andric InsertedElt = MIRBuilder.buildInsertVectorElement( 2922e8d8bef9SDimitry Andric CastTy, CastVec, InsertedElt, ScaledIdx).getReg(0); 2923e8d8bef9SDimitry Andric } 2924e8d8bef9SDimitry Andric 2925e8d8bef9SDimitry Andric MIRBuilder.buildBitcast(Dst, InsertedElt); 2926e8d8bef9SDimitry Andric MI.eraseFromParent(); 29275ffd83dbSDimitry Andric return Legalized; 29285ffd83dbSDimitry Andric } 2929e8d8bef9SDimitry Andric 29305ffd83dbSDimitry Andric return UnableToLegalize; 29310b57cec5SDimitry Andric } 29320b57cec5SDimitry Andric 2933fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::lowerLoad(GAnyLoad &LoadMI) { 29340b57cec5SDimitry Andric // Lower to a memory-width G_LOAD and a G_SEXT/G_ZEXT/G_ANYEXT 2935fe6060f1SDimitry Andric Register DstReg = LoadMI.getDstReg(); 2936fe6060f1SDimitry Andric Register PtrReg = LoadMI.getPointerReg(); 29370b57cec5SDimitry Andric LLT DstTy = MRI.getType(DstReg); 2938fe6060f1SDimitry Andric MachineMemOperand &MMO = LoadMI.getMMO(); 2939fe6060f1SDimitry Andric LLT MemTy = MMO.getMemoryType(); 2940fe6060f1SDimitry Andric MachineFunction &MF = MIRBuilder.getMF(); 29410b57cec5SDimitry Andric 2942fe6060f1SDimitry Andric unsigned MemSizeInBits = MemTy.getSizeInBits(); 2943fe6060f1SDimitry Andric unsigned MemStoreSizeInBits = 8 * MemTy.getSizeInBytes(); 2944fe6060f1SDimitry Andric 2945fe6060f1SDimitry Andric if (MemSizeInBits != MemStoreSizeInBits) { 2946349cc55cSDimitry Andric if (MemTy.isVector()) 2947349cc55cSDimitry Andric return UnableToLegalize; 2948349cc55cSDimitry Andric 2949fe6060f1SDimitry Andric // Promote to a byte-sized load if not loading an integral number of 2950fe6060f1SDimitry Andric // bytes. For example, promote EXTLOAD:i20 -> EXTLOAD:i24. 2951fe6060f1SDimitry Andric LLT WideMemTy = LLT::scalar(MemStoreSizeInBits); 2952fe6060f1SDimitry Andric MachineMemOperand *NewMMO = 2953fe6060f1SDimitry Andric MF.getMachineMemOperand(&MMO, MMO.getPointerInfo(), WideMemTy); 2954fe6060f1SDimitry Andric 2955fe6060f1SDimitry Andric Register LoadReg = DstReg; 2956fe6060f1SDimitry Andric LLT LoadTy = DstTy; 2957fe6060f1SDimitry Andric 2958fe6060f1SDimitry Andric // If this wasn't already an extending load, we need to widen the result 2959fe6060f1SDimitry Andric // register to avoid creating a load with a narrower result than the source. 2960fe6060f1SDimitry Andric if (MemStoreSizeInBits > DstTy.getSizeInBits()) { 2961fe6060f1SDimitry Andric LoadTy = WideMemTy; 2962fe6060f1SDimitry Andric LoadReg = MRI.createGenericVirtualRegister(WideMemTy); 2963fe6060f1SDimitry Andric } 2964fe6060f1SDimitry Andric 2965fe6060f1SDimitry Andric if (isa<GSExtLoad>(LoadMI)) { 2966fe6060f1SDimitry Andric auto NewLoad = MIRBuilder.buildLoad(LoadTy, PtrReg, *NewMMO); 2967fe6060f1SDimitry Andric MIRBuilder.buildSExtInReg(LoadReg, NewLoad, MemSizeInBits); 296881ad6265SDimitry Andric } else if (isa<GZExtLoad>(LoadMI) || WideMemTy == LoadTy) { 2969fe6060f1SDimitry Andric auto NewLoad = MIRBuilder.buildLoad(LoadTy, PtrReg, *NewMMO); 2970fe6060f1SDimitry Andric // The extra bits are guaranteed to be zero, since we stored them that 2971fe6060f1SDimitry Andric // way. A zext load from Wide thus automatically gives zext from MemVT. 2972fe6060f1SDimitry Andric MIRBuilder.buildAssertZExt(LoadReg, NewLoad, MemSizeInBits); 2973fe6060f1SDimitry Andric } else { 2974fe6060f1SDimitry Andric MIRBuilder.buildLoad(LoadReg, PtrReg, *NewMMO); 2975fe6060f1SDimitry Andric } 2976fe6060f1SDimitry Andric 2977fe6060f1SDimitry Andric if (DstTy != LoadTy) 2978fe6060f1SDimitry Andric MIRBuilder.buildTrunc(DstReg, LoadReg); 2979fe6060f1SDimitry Andric 2980fe6060f1SDimitry Andric LoadMI.eraseFromParent(); 2981fe6060f1SDimitry Andric return Legalized; 2982fe6060f1SDimitry Andric } 2983fe6060f1SDimitry Andric 2984fe6060f1SDimitry Andric // Big endian lowering not implemented. 2985fe6060f1SDimitry Andric if (MIRBuilder.getDataLayout().isBigEndian()) 2986fe6060f1SDimitry Andric return UnableToLegalize; 2987fe6060f1SDimitry Andric 2988349cc55cSDimitry Andric // This load needs splitting into power of 2 sized loads. 2989349cc55cSDimitry Andric // 29908bcb0991SDimitry Andric // Our strategy here is to generate anyextending loads for the smaller 29918bcb0991SDimitry Andric // types up to next power-2 result type, and then combine the two larger 29928bcb0991SDimitry Andric // result values together, before truncating back down to the non-pow-2 29938bcb0991SDimitry Andric // type. 29948bcb0991SDimitry Andric // E.g. v1 = i24 load => 29955ffd83dbSDimitry Andric // v2 = i32 zextload (2 byte) 29968bcb0991SDimitry Andric // v3 = i32 load (1 byte) 29978bcb0991SDimitry Andric // v4 = i32 shl v3, 16 29988bcb0991SDimitry Andric // v5 = i32 or v4, v2 29998bcb0991SDimitry Andric // v1 = i24 trunc v5 30008bcb0991SDimitry Andric // By doing this we generate the correct truncate which should get 30018bcb0991SDimitry Andric // combined away as an artifact with a matching extend. 3002349cc55cSDimitry Andric 3003349cc55cSDimitry Andric uint64_t LargeSplitSize, SmallSplitSize; 3004349cc55cSDimitry Andric 3005349cc55cSDimitry Andric if (!isPowerOf2_32(MemSizeInBits)) { 3006349cc55cSDimitry Andric // This load needs splitting into power of 2 sized loads. 3007349cc55cSDimitry Andric LargeSplitSize = PowerOf2Floor(MemSizeInBits); 3008349cc55cSDimitry Andric SmallSplitSize = MemSizeInBits - LargeSplitSize; 3009349cc55cSDimitry Andric } else { 3010349cc55cSDimitry Andric // This is already a power of 2, but we still need to split this in half. 3011349cc55cSDimitry Andric // 3012349cc55cSDimitry Andric // Assume we're being asked to decompose an unaligned load. 3013349cc55cSDimitry Andric // TODO: If this requires multiple splits, handle them all at once. 3014349cc55cSDimitry Andric auto &Ctx = MF.getFunction().getContext(); 3015349cc55cSDimitry Andric if (TLI.allowsMemoryAccess(Ctx, MIRBuilder.getDataLayout(), MemTy, MMO)) 3016349cc55cSDimitry Andric return UnableToLegalize; 3017349cc55cSDimitry Andric 3018349cc55cSDimitry Andric SmallSplitSize = LargeSplitSize = MemSizeInBits / 2; 3019349cc55cSDimitry Andric } 3020349cc55cSDimitry Andric 3021349cc55cSDimitry Andric if (MemTy.isVector()) { 3022349cc55cSDimitry Andric // TODO: Handle vector extloads 3023349cc55cSDimitry Andric if (MemTy != DstTy) 3024349cc55cSDimitry Andric return UnableToLegalize; 3025349cc55cSDimitry Andric 3026349cc55cSDimitry Andric // TODO: We can do better than scalarizing the vector and at least split it 3027349cc55cSDimitry Andric // in half. 3028349cc55cSDimitry Andric return reduceLoadStoreWidth(LoadMI, 0, DstTy.getElementType()); 3029349cc55cSDimitry Andric } 30308bcb0991SDimitry Andric 30318bcb0991SDimitry Andric MachineMemOperand *LargeMMO = 30328bcb0991SDimitry Andric MF.getMachineMemOperand(&MMO, 0, LargeSplitSize / 8); 3033fe6060f1SDimitry Andric MachineMemOperand *SmallMMO = 3034fe6060f1SDimitry Andric MF.getMachineMemOperand(&MMO, LargeSplitSize / 8, SmallSplitSize / 8); 30358bcb0991SDimitry Andric 30368bcb0991SDimitry Andric LLT PtrTy = MRI.getType(PtrReg); 3037fe6060f1SDimitry Andric unsigned AnyExtSize = PowerOf2Ceil(DstTy.getSizeInBits()); 30388bcb0991SDimitry Andric LLT AnyExtTy = LLT::scalar(AnyExtSize); 3039fe6060f1SDimitry Andric auto LargeLoad = MIRBuilder.buildLoadInstr(TargetOpcode::G_ZEXTLOAD, AnyExtTy, 3040fe6060f1SDimitry Andric PtrReg, *LargeMMO); 30418bcb0991SDimitry Andric 3042fe6060f1SDimitry Andric auto OffsetCst = MIRBuilder.buildConstant(LLT::scalar(PtrTy.getSizeInBits()), 3043fe6060f1SDimitry Andric LargeSplitSize / 8); 3044480093f4SDimitry Andric Register PtrAddReg = MRI.createGenericVirtualRegister(PtrTy); 3045fe6060f1SDimitry Andric auto SmallPtr = MIRBuilder.buildPtrAdd(PtrAddReg, PtrReg, OffsetCst); 3046fe6060f1SDimitry Andric auto SmallLoad = MIRBuilder.buildLoadInstr(LoadMI.getOpcode(), AnyExtTy, 3047fe6060f1SDimitry Andric SmallPtr, *SmallMMO); 30488bcb0991SDimitry Andric 30498bcb0991SDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(AnyExtTy, LargeSplitSize); 30508bcb0991SDimitry Andric auto Shift = MIRBuilder.buildShl(AnyExtTy, SmallLoad, ShiftAmt); 3051fe6060f1SDimitry Andric 3052fe6060f1SDimitry Andric if (AnyExtTy == DstTy) 3053fe6060f1SDimitry Andric MIRBuilder.buildOr(DstReg, Shift, LargeLoad); 3054349cc55cSDimitry Andric else if (AnyExtTy.getSizeInBits() != DstTy.getSizeInBits()) { 30558bcb0991SDimitry Andric auto Or = MIRBuilder.buildOr(AnyExtTy, Shift, LargeLoad); 3056fe6060f1SDimitry Andric MIRBuilder.buildTrunc(DstReg, {Or}); 3057349cc55cSDimitry Andric } else { 3058349cc55cSDimitry Andric assert(DstTy.isPointer() && "expected pointer"); 3059349cc55cSDimitry Andric auto Or = MIRBuilder.buildOr(AnyExtTy, Shift, LargeLoad); 3060349cc55cSDimitry Andric 3061349cc55cSDimitry Andric // FIXME: We currently consider this to be illegal for non-integral address 3062349cc55cSDimitry Andric // spaces, but we need still need a way to reinterpret the bits. 3063349cc55cSDimitry Andric MIRBuilder.buildIntToPtr(DstReg, Or); 3064fe6060f1SDimitry Andric } 3065fe6060f1SDimitry Andric 3066fe6060f1SDimitry Andric LoadMI.eraseFromParent(); 30678bcb0991SDimitry Andric return Legalized; 30688bcb0991SDimitry Andric } 3069e8d8bef9SDimitry Andric 3070fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::lowerStore(GStore &StoreMI) { 30718bcb0991SDimitry Andric // Lower a non-power of 2 store into multiple pow-2 stores. 30728bcb0991SDimitry Andric // E.g. split an i24 store into an i16 store + i8 store. 30738bcb0991SDimitry Andric // We do this by first extending the stored value to the next largest power 30748bcb0991SDimitry Andric // of 2 type, and then using truncating stores to store the components. 30758bcb0991SDimitry Andric // By doing this, likewise with G_LOAD, generate an extend that can be 30768bcb0991SDimitry Andric // artifact-combined away instead of leaving behind extracts. 3077fe6060f1SDimitry Andric Register SrcReg = StoreMI.getValueReg(); 3078fe6060f1SDimitry Andric Register PtrReg = StoreMI.getPointerReg(); 30798bcb0991SDimitry Andric LLT SrcTy = MRI.getType(SrcReg); 3080fe6060f1SDimitry Andric MachineFunction &MF = MIRBuilder.getMF(); 3081fe6060f1SDimitry Andric MachineMemOperand &MMO = **StoreMI.memoperands_begin(); 3082fe6060f1SDimitry Andric LLT MemTy = MMO.getMemoryType(); 3083fe6060f1SDimitry Andric 3084fe6060f1SDimitry Andric unsigned StoreWidth = MemTy.getSizeInBits(); 3085fe6060f1SDimitry Andric unsigned StoreSizeInBits = 8 * MemTy.getSizeInBytes(); 3086fe6060f1SDimitry Andric 3087fe6060f1SDimitry Andric if (StoreWidth != StoreSizeInBits) { 3088349cc55cSDimitry Andric if (SrcTy.isVector()) 3089349cc55cSDimitry Andric return UnableToLegalize; 3090349cc55cSDimitry Andric 3091fe6060f1SDimitry Andric // Promote to a byte-sized store with upper bits zero if not 3092fe6060f1SDimitry Andric // storing an integral number of bytes. For example, promote 3093fe6060f1SDimitry Andric // TRUNCSTORE:i1 X -> TRUNCSTORE:i8 (and X, 1) 3094fe6060f1SDimitry Andric LLT WideTy = LLT::scalar(StoreSizeInBits); 3095fe6060f1SDimitry Andric 3096fe6060f1SDimitry Andric if (StoreSizeInBits > SrcTy.getSizeInBits()) { 3097fe6060f1SDimitry Andric // Avoid creating a store with a narrower source than result. 3098fe6060f1SDimitry Andric SrcReg = MIRBuilder.buildAnyExt(WideTy, SrcReg).getReg(0); 3099fe6060f1SDimitry Andric SrcTy = WideTy; 3100fe6060f1SDimitry Andric } 3101fe6060f1SDimitry Andric 3102fe6060f1SDimitry Andric auto ZextInReg = MIRBuilder.buildZExtInReg(SrcTy, SrcReg, StoreWidth); 3103fe6060f1SDimitry Andric 3104fe6060f1SDimitry Andric MachineMemOperand *NewMMO = 3105fe6060f1SDimitry Andric MF.getMachineMemOperand(&MMO, MMO.getPointerInfo(), WideTy); 3106fe6060f1SDimitry Andric MIRBuilder.buildStore(ZextInReg, PtrReg, *NewMMO); 3107fe6060f1SDimitry Andric StoreMI.eraseFromParent(); 3108fe6060f1SDimitry Andric return Legalized; 3109fe6060f1SDimitry Andric } 3110fe6060f1SDimitry Andric 3111349cc55cSDimitry Andric if (MemTy.isVector()) { 3112349cc55cSDimitry Andric // TODO: Handle vector trunc stores 3113349cc55cSDimitry Andric if (MemTy != SrcTy) 3114349cc55cSDimitry Andric return UnableToLegalize; 3115349cc55cSDimitry Andric 3116349cc55cSDimitry Andric // TODO: We can do better than scalarizing the vector and at least split it 3117349cc55cSDimitry Andric // in half. 3118349cc55cSDimitry Andric return reduceLoadStoreWidth(StoreMI, 0, SrcTy.getElementType()); 3119349cc55cSDimitry Andric } 3120349cc55cSDimitry Andric 3121349cc55cSDimitry Andric unsigned MemSizeInBits = MemTy.getSizeInBits(); 3122349cc55cSDimitry Andric uint64_t LargeSplitSize, SmallSplitSize; 3123349cc55cSDimitry Andric 3124349cc55cSDimitry Andric if (!isPowerOf2_32(MemSizeInBits)) { 3125349cc55cSDimitry Andric LargeSplitSize = PowerOf2Floor(MemTy.getSizeInBits()); 3126349cc55cSDimitry Andric SmallSplitSize = MemTy.getSizeInBits() - LargeSplitSize; 3127349cc55cSDimitry Andric } else { 3128349cc55cSDimitry Andric auto &Ctx = MF.getFunction().getContext(); 3129349cc55cSDimitry Andric if (TLI.allowsMemoryAccess(Ctx, MIRBuilder.getDataLayout(), MemTy, MMO)) 31308bcb0991SDimitry Andric return UnableToLegalize; // Don't know what we're being asked to do. 31318bcb0991SDimitry Andric 3132349cc55cSDimitry Andric SmallSplitSize = LargeSplitSize = MemSizeInBits / 2; 3133349cc55cSDimitry Andric } 3134349cc55cSDimitry Andric 3135fe6060f1SDimitry Andric // Extend to the next pow-2. If this store was itself the result of lowering, 3136fe6060f1SDimitry Andric // e.g. an s56 store being broken into s32 + s24, we might have a stored type 3137349cc55cSDimitry Andric // that's wider than the stored size. 3138349cc55cSDimitry Andric unsigned AnyExtSize = PowerOf2Ceil(MemTy.getSizeInBits()); 3139349cc55cSDimitry Andric const LLT NewSrcTy = LLT::scalar(AnyExtSize); 3140349cc55cSDimitry Andric 3141349cc55cSDimitry Andric if (SrcTy.isPointer()) { 3142349cc55cSDimitry Andric const LLT IntPtrTy = LLT::scalar(SrcTy.getSizeInBits()); 3143349cc55cSDimitry Andric SrcReg = MIRBuilder.buildPtrToInt(IntPtrTy, SrcReg).getReg(0); 3144349cc55cSDimitry Andric } 3145349cc55cSDimitry Andric 3146fe6060f1SDimitry Andric auto ExtVal = MIRBuilder.buildAnyExtOrTrunc(NewSrcTy, SrcReg); 31478bcb0991SDimitry Andric 31488bcb0991SDimitry Andric // Obtain the smaller value by shifting away the larger value. 3149fe6060f1SDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(NewSrcTy, LargeSplitSize); 3150fe6060f1SDimitry Andric auto SmallVal = MIRBuilder.buildLShr(NewSrcTy, ExtVal, ShiftAmt); 31518bcb0991SDimitry Andric 3152480093f4SDimitry Andric // Generate the PtrAdd and truncating stores. 31538bcb0991SDimitry Andric LLT PtrTy = MRI.getType(PtrReg); 31545ffd83dbSDimitry Andric auto OffsetCst = MIRBuilder.buildConstant( 31555ffd83dbSDimitry Andric LLT::scalar(PtrTy.getSizeInBits()), LargeSplitSize / 8); 3156480093f4SDimitry Andric auto SmallPtr = 3157349cc55cSDimitry Andric MIRBuilder.buildPtrAdd(PtrTy, PtrReg, OffsetCst); 31588bcb0991SDimitry Andric 31598bcb0991SDimitry Andric MachineMemOperand *LargeMMO = 31608bcb0991SDimitry Andric MF.getMachineMemOperand(&MMO, 0, LargeSplitSize / 8); 31618bcb0991SDimitry Andric MachineMemOperand *SmallMMO = 31628bcb0991SDimitry Andric MF.getMachineMemOperand(&MMO, LargeSplitSize / 8, SmallSplitSize / 8); 3163fe6060f1SDimitry Andric MIRBuilder.buildStore(ExtVal, PtrReg, *LargeMMO); 3164fe6060f1SDimitry Andric MIRBuilder.buildStore(SmallVal, SmallPtr, *SmallMMO); 3165fe6060f1SDimitry Andric StoreMI.eraseFromParent(); 31668bcb0991SDimitry Andric return Legalized; 31678bcb0991SDimitry Andric } 3168e8d8bef9SDimitry Andric 3169e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult 3170e8d8bef9SDimitry Andric LegalizerHelper::bitcast(MachineInstr &MI, unsigned TypeIdx, LLT CastTy) { 3171e8d8bef9SDimitry Andric switch (MI.getOpcode()) { 3172e8d8bef9SDimitry Andric case TargetOpcode::G_LOAD: { 3173e8d8bef9SDimitry Andric if (TypeIdx != 0) 3174e8d8bef9SDimitry Andric return UnableToLegalize; 3175fe6060f1SDimitry Andric MachineMemOperand &MMO = **MI.memoperands_begin(); 3176fe6060f1SDimitry Andric 3177fe6060f1SDimitry Andric // Not sure how to interpret a bitcast of an extending load. 3178fe6060f1SDimitry Andric if (MMO.getMemoryType().getSizeInBits() != CastTy.getSizeInBits()) 3179fe6060f1SDimitry Andric return UnableToLegalize; 3180e8d8bef9SDimitry Andric 3181e8d8bef9SDimitry Andric Observer.changingInstr(MI); 3182e8d8bef9SDimitry Andric bitcastDst(MI, CastTy, 0); 3183fe6060f1SDimitry Andric MMO.setType(CastTy); 3184e8d8bef9SDimitry Andric Observer.changedInstr(MI); 3185e8d8bef9SDimitry Andric return Legalized; 3186e8d8bef9SDimitry Andric } 3187e8d8bef9SDimitry Andric case TargetOpcode::G_STORE: { 3188e8d8bef9SDimitry Andric if (TypeIdx != 0) 3189e8d8bef9SDimitry Andric return UnableToLegalize; 3190e8d8bef9SDimitry Andric 3191fe6060f1SDimitry Andric MachineMemOperand &MMO = **MI.memoperands_begin(); 3192fe6060f1SDimitry Andric 3193fe6060f1SDimitry Andric // Not sure how to interpret a bitcast of a truncating store. 3194fe6060f1SDimitry Andric if (MMO.getMemoryType().getSizeInBits() != CastTy.getSizeInBits()) 3195fe6060f1SDimitry Andric return UnableToLegalize; 3196fe6060f1SDimitry Andric 3197e8d8bef9SDimitry Andric Observer.changingInstr(MI); 3198e8d8bef9SDimitry Andric bitcastSrc(MI, CastTy, 0); 3199fe6060f1SDimitry Andric MMO.setType(CastTy); 3200e8d8bef9SDimitry Andric Observer.changedInstr(MI); 3201e8d8bef9SDimitry Andric return Legalized; 3202e8d8bef9SDimitry Andric } 3203e8d8bef9SDimitry Andric case TargetOpcode::G_SELECT: { 3204e8d8bef9SDimitry Andric if (TypeIdx != 0) 3205e8d8bef9SDimitry Andric return UnableToLegalize; 3206e8d8bef9SDimitry Andric 3207e8d8bef9SDimitry Andric if (MRI.getType(MI.getOperand(1).getReg()).isVector()) { 3208e8d8bef9SDimitry Andric LLVM_DEBUG( 3209e8d8bef9SDimitry Andric dbgs() << "bitcast action not implemented for vector select\n"); 3210e8d8bef9SDimitry Andric return UnableToLegalize; 3211e8d8bef9SDimitry Andric } 3212e8d8bef9SDimitry Andric 3213e8d8bef9SDimitry Andric Observer.changingInstr(MI); 3214e8d8bef9SDimitry Andric bitcastSrc(MI, CastTy, 2); 3215e8d8bef9SDimitry Andric bitcastSrc(MI, CastTy, 3); 3216e8d8bef9SDimitry Andric bitcastDst(MI, CastTy, 0); 3217e8d8bef9SDimitry Andric Observer.changedInstr(MI); 3218e8d8bef9SDimitry Andric return Legalized; 3219e8d8bef9SDimitry Andric } 3220e8d8bef9SDimitry Andric case TargetOpcode::G_AND: 3221e8d8bef9SDimitry Andric case TargetOpcode::G_OR: 3222e8d8bef9SDimitry Andric case TargetOpcode::G_XOR: { 3223e8d8bef9SDimitry Andric Observer.changingInstr(MI); 3224e8d8bef9SDimitry Andric bitcastSrc(MI, CastTy, 1); 3225e8d8bef9SDimitry Andric bitcastSrc(MI, CastTy, 2); 3226e8d8bef9SDimitry Andric bitcastDst(MI, CastTy, 0); 3227e8d8bef9SDimitry Andric Observer.changedInstr(MI); 3228e8d8bef9SDimitry Andric return Legalized; 3229e8d8bef9SDimitry Andric } 3230e8d8bef9SDimitry Andric case TargetOpcode::G_EXTRACT_VECTOR_ELT: 3231e8d8bef9SDimitry Andric return bitcastExtractVectorElt(MI, TypeIdx, CastTy); 3232e8d8bef9SDimitry Andric case TargetOpcode::G_INSERT_VECTOR_ELT: 3233e8d8bef9SDimitry Andric return bitcastInsertVectorElt(MI, TypeIdx, CastTy); 3234e8d8bef9SDimitry Andric default: 3235e8d8bef9SDimitry Andric return UnableToLegalize; 3236e8d8bef9SDimitry Andric } 3237e8d8bef9SDimitry Andric } 3238e8d8bef9SDimitry Andric 3239e8d8bef9SDimitry Andric // Legalize an instruction by changing the opcode in place. 3240e8d8bef9SDimitry Andric void LegalizerHelper::changeOpcode(MachineInstr &MI, unsigned NewOpcode) { 3241e8d8bef9SDimitry Andric Observer.changingInstr(MI); 3242e8d8bef9SDimitry Andric MI.setDesc(MIRBuilder.getTII().get(NewOpcode)); 3243e8d8bef9SDimitry Andric Observer.changedInstr(MI); 3244e8d8bef9SDimitry Andric } 3245e8d8bef9SDimitry Andric 3246e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult 3247e8d8bef9SDimitry Andric LegalizerHelper::lower(MachineInstr &MI, unsigned TypeIdx, LLT LowerHintTy) { 3248e8d8bef9SDimitry Andric using namespace TargetOpcode; 3249e8d8bef9SDimitry Andric 3250e8d8bef9SDimitry Andric switch(MI.getOpcode()) { 3251e8d8bef9SDimitry Andric default: 3252e8d8bef9SDimitry Andric return UnableToLegalize; 3253e8d8bef9SDimitry Andric case TargetOpcode::G_BITCAST: 3254e8d8bef9SDimitry Andric return lowerBitcast(MI); 3255e8d8bef9SDimitry Andric case TargetOpcode::G_SREM: 3256e8d8bef9SDimitry Andric case TargetOpcode::G_UREM: { 3257e8d8bef9SDimitry Andric LLT Ty = MRI.getType(MI.getOperand(0).getReg()); 3258e8d8bef9SDimitry Andric auto Quot = 3259e8d8bef9SDimitry Andric MIRBuilder.buildInstr(MI.getOpcode() == G_SREM ? G_SDIV : G_UDIV, {Ty}, 3260e8d8bef9SDimitry Andric {MI.getOperand(1), MI.getOperand(2)}); 3261e8d8bef9SDimitry Andric 3262e8d8bef9SDimitry Andric auto Prod = MIRBuilder.buildMul(Ty, Quot, MI.getOperand(2)); 3263e8d8bef9SDimitry Andric MIRBuilder.buildSub(MI.getOperand(0), MI.getOperand(1), Prod); 3264e8d8bef9SDimitry Andric MI.eraseFromParent(); 3265e8d8bef9SDimitry Andric return Legalized; 3266e8d8bef9SDimitry Andric } 3267e8d8bef9SDimitry Andric case TargetOpcode::G_SADDO: 3268e8d8bef9SDimitry Andric case TargetOpcode::G_SSUBO: 3269e8d8bef9SDimitry Andric return lowerSADDO_SSUBO(MI); 3270e8d8bef9SDimitry Andric case TargetOpcode::G_UMULH: 3271e8d8bef9SDimitry Andric case TargetOpcode::G_SMULH: 3272e8d8bef9SDimitry Andric return lowerSMULH_UMULH(MI); 3273e8d8bef9SDimitry Andric case TargetOpcode::G_SMULO: 3274e8d8bef9SDimitry Andric case TargetOpcode::G_UMULO: { 3275e8d8bef9SDimitry Andric // Generate G_UMULH/G_SMULH to check for overflow and a normal G_MUL for the 3276e8d8bef9SDimitry Andric // result. 3277e8d8bef9SDimitry Andric Register Res = MI.getOperand(0).getReg(); 3278e8d8bef9SDimitry Andric Register Overflow = MI.getOperand(1).getReg(); 3279e8d8bef9SDimitry Andric Register LHS = MI.getOperand(2).getReg(); 3280e8d8bef9SDimitry Andric Register RHS = MI.getOperand(3).getReg(); 3281e8d8bef9SDimitry Andric LLT Ty = MRI.getType(Res); 3282e8d8bef9SDimitry Andric 3283e8d8bef9SDimitry Andric unsigned Opcode = MI.getOpcode() == TargetOpcode::G_SMULO 3284e8d8bef9SDimitry Andric ? TargetOpcode::G_SMULH 3285e8d8bef9SDimitry Andric : TargetOpcode::G_UMULH; 3286e8d8bef9SDimitry Andric 3287e8d8bef9SDimitry Andric Observer.changingInstr(MI); 3288e8d8bef9SDimitry Andric const auto &TII = MIRBuilder.getTII(); 3289e8d8bef9SDimitry Andric MI.setDesc(TII.get(TargetOpcode::G_MUL)); 329081ad6265SDimitry Andric MI.removeOperand(1); 3291e8d8bef9SDimitry Andric Observer.changedInstr(MI); 3292e8d8bef9SDimitry Andric 3293e8d8bef9SDimitry Andric auto HiPart = MIRBuilder.buildInstr(Opcode, {Ty}, {LHS, RHS}); 3294e8d8bef9SDimitry Andric auto Zero = MIRBuilder.buildConstant(Ty, 0); 3295e8d8bef9SDimitry Andric 3296e8d8bef9SDimitry Andric // Move insert point forward so we can use the Res register if needed. 3297e8d8bef9SDimitry Andric MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 3298e8d8bef9SDimitry Andric 3299e8d8bef9SDimitry Andric // For *signed* multiply, overflow is detected by checking: 3300e8d8bef9SDimitry Andric // (hi != (lo >> bitwidth-1)) 3301e8d8bef9SDimitry Andric if (Opcode == TargetOpcode::G_SMULH) { 3302e8d8bef9SDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(Ty, Ty.getSizeInBits() - 1); 3303e8d8bef9SDimitry Andric auto Shifted = MIRBuilder.buildAShr(Ty, Res, ShiftAmt); 3304e8d8bef9SDimitry Andric MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Shifted); 3305e8d8bef9SDimitry Andric } else { 3306e8d8bef9SDimitry Andric MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Zero); 3307e8d8bef9SDimitry Andric } 3308e8d8bef9SDimitry Andric return Legalized; 3309e8d8bef9SDimitry Andric } 3310e8d8bef9SDimitry Andric case TargetOpcode::G_FNEG: { 3311e8d8bef9SDimitry Andric Register Res = MI.getOperand(0).getReg(); 3312e8d8bef9SDimitry Andric LLT Ty = MRI.getType(Res); 3313e8d8bef9SDimitry Andric 3314e8d8bef9SDimitry Andric // TODO: Handle vector types once we are able to 3315e8d8bef9SDimitry Andric // represent them. 3316e8d8bef9SDimitry Andric if (Ty.isVector()) 3317e8d8bef9SDimitry Andric return UnableToLegalize; 3318e8d8bef9SDimitry Andric auto SignMask = 3319e8d8bef9SDimitry Andric MIRBuilder.buildConstant(Ty, APInt::getSignMask(Ty.getSizeInBits())); 3320e8d8bef9SDimitry Andric Register SubByReg = MI.getOperand(1).getReg(); 3321e8d8bef9SDimitry Andric MIRBuilder.buildXor(Res, SubByReg, SignMask); 3322e8d8bef9SDimitry Andric MI.eraseFromParent(); 3323e8d8bef9SDimitry Andric return Legalized; 3324e8d8bef9SDimitry Andric } 3325*bdd1243dSDimitry Andric case TargetOpcode::G_FSUB: 3326*bdd1243dSDimitry Andric case TargetOpcode::G_STRICT_FSUB: { 3327e8d8bef9SDimitry Andric Register Res = MI.getOperand(0).getReg(); 3328e8d8bef9SDimitry Andric LLT Ty = MRI.getType(Res); 3329e8d8bef9SDimitry Andric 3330e8d8bef9SDimitry Andric // Lower (G_FSUB LHS, RHS) to (G_FADD LHS, (G_FNEG RHS)). 3331e8d8bef9SDimitry Andric // First, check if G_FNEG is marked as Lower. If so, we may 3332e8d8bef9SDimitry Andric // end up with an infinite loop as G_FSUB is used to legalize G_FNEG. 3333e8d8bef9SDimitry Andric if (LI.getAction({G_FNEG, {Ty}}).Action == Lower) 3334e8d8bef9SDimitry Andric return UnableToLegalize; 3335e8d8bef9SDimitry Andric Register LHS = MI.getOperand(1).getReg(); 3336e8d8bef9SDimitry Andric Register RHS = MI.getOperand(2).getReg(); 3337*bdd1243dSDimitry Andric auto Neg = MIRBuilder.buildFNeg(Ty, RHS); 3338*bdd1243dSDimitry Andric 3339*bdd1243dSDimitry Andric if (MI.getOpcode() == TargetOpcode::G_STRICT_FSUB) 3340*bdd1243dSDimitry Andric MIRBuilder.buildStrictFAdd(Res, LHS, Neg, MI.getFlags()); 3341*bdd1243dSDimitry Andric else 3342e8d8bef9SDimitry Andric MIRBuilder.buildFAdd(Res, LHS, Neg, MI.getFlags()); 3343*bdd1243dSDimitry Andric 3344e8d8bef9SDimitry Andric MI.eraseFromParent(); 3345e8d8bef9SDimitry Andric return Legalized; 3346e8d8bef9SDimitry Andric } 3347e8d8bef9SDimitry Andric case TargetOpcode::G_FMAD: 3348e8d8bef9SDimitry Andric return lowerFMad(MI); 3349e8d8bef9SDimitry Andric case TargetOpcode::G_FFLOOR: 3350e8d8bef9SDimitry Andric return lowerFFloor(MI); 3351e8d8bef9SDimitry Andric case TargetOpcode::G_INTRINSIC_ROUND: 3352e8d8bef9SDimitry Andric return lowerIntrinsicRound(MI); 3353e8d8bef9SDimitry Andric case TargetOpcode::G_INTRINSIC_ROUNDEVEN: { 3354e8d8bef9SDimitry Andric // Since round even is the assumed rounding mode for unconstrained FP 3355e8d8bef9SDimitry Andric // operations, rint and roundeven are the same operation. 3356e8d8bef9SDimitry Andric changeOpcode(MI, TargetOpcode::G_FRINT); 3357e8d8bef9SDimitry Andric return Legalized; 3358e8d8bef9SDimitry Andric } 3359e8d8bef9SDimitry Andric case TargetOpcode::G_ATOMIC_CMPXCHG_WITH_SUCCESS: { 3360e8d8bef9SDimitry Andric Register OldValRes = MI.getOperand(0).getReg(); 3361e8d8bef9SDimitry Andric Register SuccessRes = MI.getOperand(1).getReg(); 3362e8d8bef9SDimitry Andric Register Addr = MI.getOperand(2).getReg(); 3363e8d8bef9SDimitry Andric Register CmpVal = MI.getOperand(3).getReg(); 3364e8d8bef9SDimitry Andric Register NewVal = MI.getOperand(4).getReg(); 3365e8d8bef9SDimitry Andric MIRBuilder.buildAtomicCmpXchg(OldValRes, Addr, CmpVal, NewVal, 3366e8d8bef9SDimitry Andric **MI.memoperands_begin()); 3367e8d8bef9SDimitry Andric MIRBuilder.buildICmp(CmpInst::ICMP_EQ, SuccessRes, OldValRes, CmpVal); 3368e8d8bef9SDimitry Andric MI.eraseFromParent(); 3369e8d8bef9SDimitry Andric return Legalized; 3370e8d8bef9SDimitry Andric } 3371e8d8bef9SDimitry Andric case TargetOpcode::G_LOAD: 3372e8d8bef9SDimitry Andric case TargetOpcode::G_SEXTLOAD: 3373e8d8bef9SDimitry Andric case TargetOpcode::G_ZEXTLOAD: 3374fe6060f1SDimitry Andric return lowerLoad(cast<GAnyLoad>(MI)); 3375e8d8bef9SDimitry Andric case TargetOpcode::G_STORE: 3376fe6060f1SDimitry Andric return lowerStore(cast<GStore>(MI)); 33770b57cec5SDimitry Andric case TargetOpcode::G_CTLZ_ZERO_UNDEF: 33780b57cec5SDimitry Andric case TargetOpcode::G_CTTZ_ZERO_UNDEF: 33790b57cec5SDimitry Andric case TargetOpcode::G_CTLZ: 33800b57cec5SDimitry Andric case TargetOpcode::G_CTTZ: 33810b57cec5SDimitry Andric case TargetOpcode::G_CTPOP: 3382e8d8bef9SDimitry Andric return lowerBitCount(MI); 33830b57cec5SDimitry Andric case G_UADDO: { 33840b57cec5SDimitry Andric Register Res = MI.getOperand(0).getReg(); 33850b57cec5SDimitry Andric Register CarryOut = MI.getOperand(1).getReg(); 33860b57cec5SDimitry Andric Register LHS = MI.getOperand(2).getReg(); 33870b57cec5SDimitry Andric Register RHS = MI.getOperand(3).getReg(); 33880b57cec5SDimitry Andric 33890b57cec5SDimitry Andric MIRBuilder.buildAdd(Res, LHS, RHS); 33900b57cec5SDimitry Andric MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CarryOut, Res, RHS); 33910b57cec5SDimitry Andric 33920b57cec5SDimitry Andric MI.eraseFromParent(); 33930b57cec5SDimitry Andric return Legalized; 33940b57cec5SDimitry Andric } 33950b57cec5SDimitry Andric case G_UADDE: { 33960b57cec5SDimitry Andric Register Res = MI.getOperand(0).getReg(); 33970b57cec5SDimitry Andric Register CarryOut = MI.getOperand(1).getReg(); 33980b57cec5SDimitry Andric Register LHS = MI.getOperand(2).getReg(); 33990b57cec5SDimitry Andric Register RHS = MI.getOperand(3).getReg(); 34000b57cec5SDimitry Andric Register CarryIn = MI.getOperand(4).getReg(); 34015ffd83dbSDimitry Andric LLT Ty = MRI.getType(Res); 34020b57cec5SDimitry Andric 34035ffd83dbSDimitry Andric auto TmpRes = MIRBuilder.buildAdd(Ty, LHS, RHS); 34045ffd83dbSDimitry Andric auto ZExtCarryIn = MIRBuilder.buildZExt(Ty, CarryIn); 34050b57cec5SDimitry Andric MIRBuilder.buildAdd(Res, TmpRes, ZExtCarryIn); 34060b57cec5SDimitry Andric MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CarryOut, Res, LHS); 34070b57cec5SDimitry Andric 34080b57cec5SDimitry Andric MI.eraseFromParent(); 34090b57cec5SDimitry Andric return Legalized; 34100b57cec5SDimitry Andric } 34110b57cec5SDimitry Andric case G_USUBO: { 34120b57cec5SDimitry Andric Register Res = MI.getOperand(0).getReg(); 34130b57cec5SDimitry Andric Register BorrowOut = MI.getOperand(1).getReg(); 34140b57cec5SDimitry Andric Register LHS = MI.getOperand(2).getReg(); 34150b57cec5SDimitry Andric Register RHS = MI.getOperand(3).getReg(); 34160b57cec5SDimitry Andric 34170b57cec5SDimitry Andric MIRBuilder.buildSub(Res, LHS, RHS); 34180b57cec5SDimitry Andric MIRBuilder.buildICmp(CmpInst::ICMP_ULT, BorrowOut, LHS, RHS); 34190b57cec5SDimitry Andric 34200b57cec5SDimitry Andric MI.eraseFromParent(); 34210b57cec5SDimitry Andric return Legalized; 34220b57cec5SDimitry Andric } 34230b57cec5SDimitry Andric case G_USUBE: { 34240b57cec5SDimitry Andric Register Res = MI.getOperand(0).getReg(); 34250b57cec5SDimitry Andric Register BorrowOut = MI.getOperand(1).getReg(); 34260b57cec5SDimitry Andric Register LHS = MI.getOperand(2).getReg(); 34270b57cec5SDimitry Andric Register RHS = MI.getOperand(3).getReg(); 34280b57cec5SDimitry Andric Register BorrowIn = MI.getOperand(4).getReg(); 34295ffd83dbSDimitry Andric const LLT CondTy = MRI.getType(BorrowOut); 34305ffd83dbSDimitry Andric const LLT Ty = MRI.getType(Res); 34310b57cec5SDimitry Andric 34325ffd83dbSDimitry Andric auto TmpRes = MIRBuilder.buildSub(Ty, LHS, RHS); 34335ffd83dbSDimitry Andric auto ZExtBorrowIn = MIRBuilder.buildZExt(Ty, BorrowIn); 34340b57cec5SDimitry Andric MIRBuilder.buildSub(Res, TmpRes, ZExtBorrowIn); 34355ffd83dbSDimitry Andric 34365ffd83dbSDimitry Andric auto LHS_EQ_RHS = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, CondTy, LHS, RHS); 34375ffd83dbSDimitry Andric auto LHS_ULT_RHS = MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CondTy, LHS, RHS); 34380b57cec5SDimitry Andric MIRBuilder.buildSelect(BorrowOut, LHS_EQ_RHS, BorrowIn, LHS_ULT_RHS); 34390b57cec5SDimitry Andric 34400b57cec5SDimitry Andric MI.eraseFromParent(); 34410b57cec5SDimitry Andric return Legalized; 34420b57cec5SDimitry Andric } 34430b57cec5SDimitry Andric case G_UITOFP: 3444e8d8bef9SDimitry Andric return lowerUITOFP(MI); 34450b57cec5SDimitry Andric case G_SITOFP: 3446e8d8bef9SDimitry Andric return lowerSITOFP(MI); 34478bcb0991SDimitry Andric case G_FPTOUI: 3448e8d8bef9SDimitry Andric return lowerFPTOUI(MI); 34495ffd83dbSDimitry Andric case G_FPTOSI: 34505ffd83dbSDimitry Andric return lowerFPTOSI(MI); 34515ffd83dbSDimitry Andric case G_FPTRUNC: 3452e8d8bef9SDimitry Andric return lowerFPTRUNC(MI); 3453e8d8bef9SDimitry Andric case G_FPOWI: 3454e8d8bef9SDimitry Andric return lowerFPOWI(MI); 34550b57cec5SDimitry Andric case G_SMIN: 34560b57cec5SDimitry Andric case G_SMAX: 34570b57cec5SDimitry Andric case G_UMIN: 34580b57cec5SDimitry Andric case G_UMAX: 3459e8d8bef9SDimitry Andric return lowerMinMax(MI); 34600b57cec5SDimitry Andric case G_FCOPYSIGN: 3461e8d8bef9SDimitry Andric return lowerFCopySign(MI); 34620b57cec5SDimitry Andric case G_FMINNUM: 34630b57cec5SDimitry Andric case G_FMAXNUM: 34640b57cec5SDimitry Andric return lowerFMinNumMaxNum(MI); 34655ffd83dbSDimitry Andric case G_MERGE_VALUES: 34665ffd83dbSDimitry Andric return lowerMergeValues(MI); 34678bcb0991SDimitry Andric case G_UNMERGE_VALUES: 34688bcb0991SDimitry Andric return lowerUnmergeValues(MI); 34698bcb0991SDimitry Andric case TargetOpcode::G_SEXT_INREG: { 34708bcb0991SDimitry Andric assert(MI.getOperand(2).isImm() && "Expected immediate"); 34718bcb0991SDimitry Andric int64_t SizeInBits = MI.getOperand(2).getImm(); 34728bcb0991SDimitry Andric 34738bcb0991SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 34748bcb0991SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 34758bcb0991SDimitry Andric LLT DstTy = MRI.getType(DstReg); 34768bcb0991SDimitry Andric Register TmpRes = MRI.createGenericVirtualRegister(DstTy); 34778bcb0991SDimitry Andric 34788bcb0991SDimitry Andric auto MIBSz = MIRBuilder.buildConstant(DstTy, DstTy.getScalarSizeInBits() - SizeInBits); 34795ffd83dbSDimitry Andric MIRBuilder.buildShl(TmpRes, SrcReg, MIBSz->getOperand(0)); 34805ffd83dbSDimitry Andric MIRBuilder.buildAShr(DstReg, TmpRes, MIBSz->getOperand(0)); 34818bcb0991SDimitry Andric MI.eraseFromParent(); 34828bcb0991SDimitry Andric return Legalized; 34838bcb0991SDimitry Andric } 3484e8d8bef9SDimitry Andric case G_EXTRACT_VECTOR_ELT: 3485e8d8bef9SDimitry Andric case G_INSERT_VECTOR_ELT: 3486e8d8bef9SDimitry Andric return lowerExtractInsertVectorElt(MI); 34878bcb0991SDimitry Andric case G_SHUFFLE_VECTOR: 34888bcb0991SDimitry Andric return lowerShuffleVector(MI); 34898bcb0991SDimitry Andric case G_DYN_STACKALLOC: 34908bcb0991SDimitry Andric return lowerDynStackAlloc(MI); 34918bcb0991SDimitry Andric case G_EXTRACT: 34928bcb0991SDimitry Andric return lowerExtract(MI); 34938bcb0991SDimitry Andric case G_INSERT: 34948bcb0991SDimitry Andric return lowerInsert(MI); 3495480093f4SDimitry Andric case G_BSWAP: 3496480093f4SDimitry Andric return lowerBswap(MI); 3497480093f4SDimitry Andric case G_BITREVERSE: 3498480093f4SDimitry Andric return lowerBitreverse(MI); 3499480093f4SDimitry Andric case G_READ_REGISTER: 35005ffd83dbSDimitry Andric case G_WRITE_REGISTER: 35015ffd83dbSDimitry Andric return lowerReadWriteRegister(MI); 3502e8d8bef9SDimitry Andric case G_UADDSAT: 3503e8d8bef9SDimitry Andric case G_USUBSAT: { 3504e8d8bef9SDimitry Andric // Try to make a reasonable guess about which lowering strategy to use. The 3505e8d8bef9SDimitry Andric // target can override this with custom lowering and calling the 3506e8d8bef9SDimitry Andric // implementation functions. 3507e8d8bef9SDimitry Andric LLT Ty = MRI.getType(MI.getOperand(0).getReg()); 3508e8d8bef9SDimitry Andric if (LI.isLegalOrCustom({G_UMIN, Ty})) 3509e8d8bef9SDimitry Andric return lowerAddSubSatToMinMax(MI); 3510e8d8bef9SDimitry Andric return lowerAddSubSatToAddoSubo(MI); 35110b57cec5SDimitry Andric } 3512e8d8bef9SDimitry Andric case G_SADDSAT: 3513e8d8bef9SDimitry Andric case G_SSUBSAT: { 3514e8d8bef9SDimitry Andric LLT Ty = MRI.getType(MI.getOperand(0).getReg()); 3515e8d8bef9SDimitry Andric 3516e8d8bef9SDimitry Andric // FIXME: It would probably make more sense to see if G_SADDO is preferred, 3517e8d8bef9SDimitry Andric // since it's a shorter expansion. However, we would need to figure out the 3518e8d8bef9SDimitry Andric // preferred boolean type for the carry out for the query. 3519e8d8bef9SDimitry Andric if (LI.isLegalOrCustom({G_SMIN, Ty}) && LI.isLegalOrCustom({G_SMAX, Ty})) 3520e8d8bef9SDimitry Andric return lowerAddSubSatToMinMax(MI); 3521e8d8bef9SDimitry Andric return lowerAddSubSatToAddoSubo(MI); 3522e8d8bef9SDimitry Andric } 3523e8d8bef9SDimitry Andric case G_SSHLSAT: 3524e8d8bef9SDimitry Andric case G_USHLSAT: 3525e8d8bef9SDimitry Andric return lowerShlSat(MI); 3526fe6060f1SDimitry Andric case G_ABS: 3527fe6060f1SDimitry Andric return lowerAbsToAddXor(MI); 3528e8d8bef9SDimitry Andric case G_SELECT: 3529e8d8bef9SDimitry Andric return lowerSelect(MI); 3530*bdd1243dSDimitry Andric case G_IS_FPCLASS: 3531*bdd1243dSDimitry Andric return lowerISFPCLASS(MI); 3532fe6060f1SDimitry Andric case G_SDIVREM: 3533fe6060f1SDimitry Andric case G_UDIVREM: 3534fe6060f1SDimitry Andric return lowerDIVREM(MI); 3535fe6060f1SDimitry Andric case G_FSHL: 3536fe6060f1SDimitry Andric case G_FSHR: 3537fe6060f1SDimitry Andric return lowerFunnelShift(MI); 3538fe6060f1SDimitry Andric case G_ROTL: 3539fe6060f1SDimitry Andric case G_ROTR: 3540fe6060f1SDimitry Andric return lowerRotate(MI); 3541349cc55cSDimitry Andric case G_MEMSET: 3542349cc55cSDimitry Andric case G_MEMCPY: 3543349cc55cSDimitry Andric case G_MEMMOVE: 3544349cc55cSDimitry Andric return lowerMemCpyFamily(MI); 3545349cc55cSDimitry Andric case G_MEMCPY_INLINE: 3546349cc55cSDimitry Andric return lowerMemcpyInline(MI); 3547349cc55cSDimitry Andric GISEL_VECREDUCE_CASES_NONSEQ 3548349cc55cSDimitry Andric return lowerVectorReduction(MI); 3549e8d8bef9SDimitry Andric } 3550e8d8bef9SDimitry Andric } 3551e8d8bef9SDimitry Andric 3552e8d8bef9SDimitry Andric Align LegalizerHelper::getStackTemporaryAlignment(LLT Ty, 3553e8d8bef9SDimitry Andric Align MinAlign) const { 3554e8d8bef9SDimitry Andric // FIXME: We're missing a way to go back from LLT to llvm::Type to query the 3555e8d8bef9SDimitry Andric // datalayout for the preferred alignment. Also there should be a target hook 3556e8d8bef9SDimitry Andric // for this to allow targets to reduce the alignment and ignore the 3557e8d8bef9SDimitry Andric // datalayout. e.g. AMDGPU should always use a 4-byte alignment, regardless of 3558e8d8bef9SDimitry Andric // the type. 3559e8d8bef9SDimitry Andric return std::max(Align(PowerOf2Ceil(Ty.getSizeInBytes())), MinAlign); 3560e8d8bef9SDimitry Andric } 3561e8d8bef9SDimitry Andric 3562e8d8bef9SDimitry Andric MachineInstrBuilder 3563e8d8bef9SDimitry Andric LegalizerHelper::createStackTemporary(TypeSize Bytes, Align Alignment, 3564e8d8bef9SDimitry Andric MachinePointerInfo &PtrInfo) { 3565e8d8bef9SDimitry Andric MachineFunction &MF = MIRBuilder.getMF(); 3566e8d8bef9SDimitry Andric const DataLayout &DL = MIRBuilder.getDataLayout(); 3567e8d8bef9SDimitry Andric int FrameIdx = MF.getFrameInfo().CreateStackObject(Bytes, Alignment, false); 3568e8d8bef9SDimitry Andric 3569e8d8bef9SDimitry Andric unsigned AddrSpace = DL.getAllocaAddrSpace(); 3570e8d8bef9SDimitry Andric LLT FramePtrTy = LLT::pointer(AddrSpace, DL.getPointerSizeInBits(AddrSpace)); 3571e8d8bef9SDimitry Andric 3572e8d8bef9SDimitry Andric PtrInfo = MachinePointerInfo::getFixedStack(MF, FrameIdx); 3573e8d8bef9SDimitry Andric return MIRBuilder.buildFrameIndex(FramePtrTy, FrameIdx); 3574e8d8bef9SDimitry Andric } 3575e8d8bef9SDimitry Andric 3576e8d8bef9SDimitry Andric static Register clampDynamicVectorIndex(MachineIRBuilder &B, Register IdxReg, 3577e8d8bef9SDimitry Andric LLT VecTy) { 3578e8d8bef9SDimitry Andric int64_t IdxVal; 3579e8d8bef9SDimitry Andric if (mi_match(IdxReg, *B.getMRI(), m_ICst(IdxVal))) 3580e8d8bef9SDimitry Andric return IdxReg; 3581e8d8bef9SDimitry Andric 3582e8d8bef9SDimitry Andric LLT IdxTy = B.getMRI()->getType(IdxReg); 3583e8d8bef9SDimitry Andric unsigned NElts = VecTy.getNumElements(); 3584e8d8bef9SDimitry Andric if (isPowerOf2_32(NElts)) { 3585e8d8bef9SDimitry Andric APInt Imm = APInt::getLowBitsSet(IdxTy.getSizeInBits(), Log2_32(NElts)); 3586e8d8bef9SDimitry Andric return B.buildAnd(IdxTy, IdxReg, B.buildConstant(IdxTy, Imm)).getReg(0); 3587e8d8bef9SDimitry Andric } 3588e8d8bef9SDimitry Andric 3589e8d8bef9SDimitry Andric return B.buildUMin(IdxTy, IdxReg, B.buildConstant(IdxTy, NElts - 1)) 3590e8d8bef9SDimitry Andric .getReg(0); 3591e8d8bef9SDimitry Andric } 3592e8d8bef9SDimitry Andric 3593e8d8bef9SDimitry Andric Register LegalizerHelper::getVectorElementPointer(Register VecPtr, LLT VecTy, 3594e8d8bef9SDimitry Andric Register Index) { 3595e8d8bef9SDimitry Andric LLT EltTy = VecTy.getElementType(); 3596e8d8bef9SDimitry Andric 3597e8d8bef9SDimitry Andric // Calculate the element offset and add it to the pointer. 3598e8d8bef9SDimitry Andric unsigned EltSize = EltTy.getSizeInBits() / 8; // FIXME: should be ABI size. 3599e8d8bef9SDimitry Andric assert(EltSize * 8 == EltTy.getSizeInBits() && 3600e8d8bef9SDimitry Andric "Converting bits to bytes lost precision"); 3601e8d8bef9SDimitry Andric 3602e8d8bef9SDimitry Andric Index = clampDynamicVectorIndex(MIRBuilder, Index, VecTy); 3603e8d8bef9SDimitry Andric 3604e8d8bef9SDimitry Andric LLT IdxTy = MRI.getType(Index); 3605e8d8bef9SDimitry Andric auto Mul = MIRBuilder.buildMul(IdxTy, Index, 3606e8d8bef9SDimitry Andric MIRBuilder.buildConstant(IdxTy, EltSize)); 3607e8d8bef9SDimitry Andric 3608e8d8bef9SDimitry Andric LLT PtrTy = MRI.getType(VecPtr); 3609e8d8bef9SDimitry Andric return MIRBuilder.buildPtrAdd(PtrTy, VecPtr, Mul).getReg(0); 36100b57cec5SDimitry Andric } 36110b57cec5SDimitry Andric 36120eae32dcSDimitry Andric #ifndef NDEBUG 36130eae32dcSDimitry Andric /// Check that all vector operands have same number of elements. Other operands 36140eae32dcSDimitry Andric /// should be listed in NonVecOp. 36150eae32dcSDimitry Andric static bool hasSameNumEltsOnAllVectorOperands( 36160eae32dcSDimitry Andric GenericMachineInstr &MI, MachineRegisterInfo &MRI, 36170eae32dcSDimitry Andric std::initializer_list<unsigned> NonVecOpIndices) { 36180eae32dcSDimitry Andric if (MI.getNumMemOperands() != 0) 36190eae32dcSDimitry Andric return false; 36200b57cec5SDimitry Andric 36210eae32dcSDimitry Andric LLT VecTy = MRI.getType(MI.getReg(0)); 36220eae32dcSDimitry Andric if (!VecTy.isVector()) 36230eae32dcSDimitry Andric return false; 36240eae32dcSDimitry Andric unsigned NumElts = VecTy.getNumElements(); 36250b57cec5SDimitry Andric 36260eae32dcSDimitry Andric for (unsigned OpIdx = 1; OpIdx < MI.getNumOperands(); ++OpIdx) { 36270eae32dcSDimitry Andric MachineOperand &Op = MI.getOperand(OpIdx); 36280eae32dcSDimitry Andric if (!Op.isReg()) { 36290eae32dcSDimitry Andric if (!is_contained(NonVecOpIndices, OpIdx)) 36300eae32dcSDimitry Andric return false; 36310eae32dcSDimitry Andric continue; 36320eae32dcSDimitry Andric } 36330b57cec5SDimitry Andric 36340eae32dcSDimitry Andric LLT Ty = MRI.getType(Op.getReg()); 36350eae32dcSDimitry Andric if (!Ty.isVector()) { 36360eae32dcSDimitry Andric if (!is_contained(NonVecOpIndices, OpIdx)) 36370eae32dcSDimitry Andric return false; 36380eae32dcSDimitry Andric continue; 36390eae32dcSDimitry Andric } 36400eae32dcSDimitry Andric 36410eae32dcSDimitry Andric if (Ty.getNumElements() != NumElts) 36420eae32dcSDimitry Andric return false; 36430eae32dcSDimitry Andric } 36440eae32dcSDimitry Andric 36450eae32dcSDimitry Andric return true; 36460eae32dcSDimitry Andric } 36470eae32dcSDimitry Andric #endif 36480eae32dcSDimitry Andric 36490eae32dcSDimitry Andric /// Fill \p DstOps with DstOps that have same number of elements combined as 36500eae32dcSDimitry Andric /// the Ty. These DstOps have either scalar type when \p NumElts = 1 or are 36510eae32dcSDimitry Andric /// vectors with \p NumElts elements. When Ty.getNumElements() is not multiple 36520eae32dcSDimitry Andric /// of \p NumElts last DstOp (leftover) has fewer then \p NumElts elements. 36530eae32dcSDimitry Andric static void makeDstOps(SmallVectorImpl<DstOp> &DstOps, LLT Ty, 36540eae32dcSDimitry Andric unsigned NumElts) { 36550eae32dcSDimitry Andric LLT LeftoverTy; 36560eae32dcSDimitry Andric assert(Ty.isVector() && "Expected vector type"); 36570eae32dcSDimitry Andric LLT EltTy = Ty.getElementType(); 36580eae32dcSDimitry Andric LLT NarrowTy = (NumElts == 1) ? EltTy : LLT::fixed_vector(NumElts, EltTy); 36590eae32dcSDimitry Andric int NumParts, NumLeftover; 36600eae32dcSDimitry Andric std::tie(NumParts, NumLeftover) = 36610eae32dcSDimitry Andric getNarrowTypeBreakDown(Ty, NarrowTy, LeftoverTy); 36620eae32dcSDimitry Andric 36630eae32dcSDimitry Andric assert(NumParts > 0 && "Error in getNarrowTypeBreakDown"); 36640eae32dcSDimitry Andric for (int i = 0; i < NumParts; ++i) { 36650eae32dcSDimitry Andric DstOps.push_back(NarrowTy); 36660eae32dcSDimitry Andric } 36670eae32dcSDimitry Andric 36680eae32dcSDimitry Andric if (LeftoverTy.isValid()) { 36690eae32dcSDimitry Andric assert(NumLeftover == 1 && "expected exactly one leftover"); 36700eae32dcSDimitry Andric DstOps.push_back(LeftoverTy); 36710eae32dcSDimitry Andric } 36720eae32dcSDimitry Andric } 36730eae32dcSDimitry Andric 36740eae32dcSDimitry Andric /// Operand \p Op is used on \p N sub-instructions. Fill \p Ops with \p N SrcOps 36750eae32dcSDimitry Andric /// made from \p Op depending on operand type. 36760eae32dcSDimitry Andric static void broadcastSrcOp(SmallVectorImpl<SrcOp> &Ops, unsigned N, 36770eae32dcSDimitry Andric MachineOperand &Op) { 36780eae32dcSDimitry Andric for (unsigned i = 0; i < N; ++i) { 36790eae32dcSDimitry Andric if (Op.isReg()) 36800eae32dcSDimitry Andric Ops.push_back(Op.getReg()); 36810eae32dcSDimitry Andric else if (Op.isImm()) 36820eae32dcSDimitry Andric Ops.push_back(Op.getImm()); 36830eae32dcSDimitry Andric else if (Op.isPredicate()) 36840eae32dcSDimitry Andric Ops.push_back(static_cast<CmpInst::Predicate>(Op.getPredicate())); 36850eae32dcSDimitry Andric else 36860eae32dcSDimitry Andric llvm_unreachable("Unsupported type"); 36870eae32dcSDimitry Andric } 36880b57cec5SDimitry Andric } 36890b57cec5SDimitry Andric 36900b57cec5SDimitry Andric // Handle splitting vector operations which need to have the same number of 36910b57cec5SDimitry Andric // elements in each type index, but each type index may have a different element 36920b57cec5SDimitry Andric // type. 36930b57cec5SDimitry Andric // 36940b57cec5SDimitry Andric // e.g. <4 x s64> = G_SHL <4 x s64>, <4 x s32> -> 36950b57cec5SDimitry Andric // <2 x s64> = G_SHL <2 x s64>, <2 x s32> 36960b57cec5SDimitry Andric // <2 x s64> = G_SHL <2 x s64>, <2 x s32> 36970b57cec5SDimitry Andric // 36980b57cec5SDimitry Andric // Also handles some irregular breakdown cases, e.g. 36990b57cec5SDimitry Andric // e.g. <3 x s64> = G_SHL <3 x s64>, <3 x s32> -> 37000b57cec5SDimitry Andric // <2 x s64> = G_SHL <2 x s64>, <2 x s32> 37010b57cec5SDimitry Andric // s64 = G_SHL s64, s32 37020b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 37030b57cec5SDimitry Andric LegalizerHelper::fewerElementsVectorMultiEltType( 37040eae32dcSDimitry Andric GenericMachineInstr &MI, unsigned NumElts, 37050eae32dcSDimitry Andric std::initializer_list<unsigned> NonVecOpIndices) { 37060eae32dcSDimitry Andric assert(hasSameNumEltsOnAllVectorOperands(MI, MRI, NonVecOpIndices) && 37070eae32dcSDimitry Andric "Non-compatible opcode or not specified non-vector operands"); 37080eae32dcSDimitry Andric unsigned OrigNumElts = MRI.getType(MI.getReg(0)).getNumElements(); 37090b57cec5SDimitry Andric 37100eae32dcSDimitry Andric unsigned NumInputs = MI.getNumOperands() - MI.getNumDefs(); 37110eae32dcSDimitry Andric unsigned NumDefs = MI.getNumDefs(); 37120b57cec5SDimitry Andric 37130eae32dcSDimitry Andric // Create DstOps (sub-vectors with NumElts elts + Leftover) for each output. 37140eae32dcSDimitry Andric // Build instructions with DstOps to use instruction found by CSE directly. 37150eae32dcSDimitry Andric // CSE copies found instruction into given vreg when building with vreg dest. 37160eae32dcSDimitry Andric SmallVector<SmallVector<DstOp, 8>, 2> OutputOpsPieces(NumDefs); 37170eae32dcSDimitry Andric // Output registers will be taken from created instructions. 37180eae32dcSDimitry Andric SmallVector<SmallVector<Register, 8>, 2> OutputRegs(NumDefs); 37190eae32dcSDimitry Andric for (unsigned i = 0; i < NumDefs; ++i) { 37200eae32dcSDimitry Andric makeDstOps(OutputOpsPieces[i], MRI.getType(MI.getReg(i)), NumElts); 37210b57cec5SDimitry Andric } 37220b57cec5SDimitry Andric 37230eae32dcSDimitry Andric // Split vector input operands into sub-vectors with NumElts elts + Leftover. 37240eae32dcSDimitry Andric // Operands listed in NonVecOpIndices will be used as is without splitting; 37250eae32dcSDimitry Andric // examples: compare predicate in icmp and fcmp (op 1), vector select with i1 37260eae32dcSDimitry Andric // scalar condition (op 1), immediate in sext_inreg (op 2). 37270eae32dcSDimitry Andric SmallVector<SmallVector<SrcOp, 8>, 3> InputOpsPieces(NumInputs); 37280eae32dcSDimitry Andric for (unsigned UseIdx = NumDefs, UseNo = 0; UseIdx < MI.getNumOperands(); 37290eae32dcSDimitry Andric ++UseIdx, ++UseNo) { 37300eae32dcSDimitry Andric if (is_contained(NonVecOpIndices, UseIdx)) { 37310eae32dcSDimitry Andric broadcastSrcOp(InputOpsPieces[UseNo], OutputOpsPieces[0].size(), 37320eae32dcSDimitry Andric MI.getOperand(UseIdx)); 37330b57cec5SDimitry Andric } else { 37340eae32dcSDimitry Andric SmallVector<Register, 8> SplitPieces; 37350eae32dcSDimitry Andric extractVectorParts(MI.getReg(UseIdx), NumElts, SplitPieces); 37360eae32dcSDimitry Andric for (auto Reg : SplitPieces) 37370eae32dcSDimitry Andric InputOpsPieces[UseNo].push_back(Reg); 37380eae32dcSDimitry Andric } 37390b57cec5SDimitry Andric } 37400b57cec5SDimitry Andric 37410eae32dcSDimitry Andric unsigned NumLeftovers = OrigNumElts % NumElts ? 1 : 0; 37420eae32dcSDimitry Andric 37430eae32dcSDimitry Andric // Take i-th piece of each input operand split and build sub-vector/scalar 37440eae32dcSDimitry Andric // instruction. Set i-th DstOp(s) from OutputOpsPieces as destination(s). 37450eae32dcSDimitry Andric for (unsigned i = 0; i < OrigNumElts / NumElts + NumLeftovers; ++i) { 37460eae32dcSDimitry Andric SmallVector<DstOp, 2> Defs; 37470eae32dcSDimitry Andric for (unsigned DstNo = 0; DstNo < NumDefs; ++DstNo) 37480eae32dcSDimitry Andric Defs.push_back(OutputOpsPieces[DstNo][i]); 37490eae32dcSDimitry Andric 37500eae32dcSDimitry Andric SmallVector<SrcOp, 3> Uses; 37510eae32dcSDimitry Andric for (unsigned InputNo = 0; InputNo < NumInputs; ++InputNo) 37520eae32dcSDimitry Andric Uses.push_back(InputOpsPieces[InputNo][i]); 37530eae32dcSDimitry Andric 37540eae32dcSDimitry Andric auto I = MIRBuilder.buildInstr(MI.getOpcode(), Defs, Uses, MI.getFlags()); 37550eae32dcSDimitry Andric for (unsigned DstNo = 0; DstNo < NumDefs; ++DstNo) 37560eae32dcSDimitry Andric OutputRegs[DstNo].push_back(I.getReg(DstNo)); 37570b57cec5SDimitry Andric } 37580b57cec5SDimitry Andric 37590eae32dcSDimitry Andric // Merge small outputs into MI's output for each def operand. 37600eae32dcSDimitry Andric if (NumLeftovers) { 37610eae32dcSDimitry Andric for (unsigned i = 0; i < NumDefs; ++i) 37620eae32dcSDimitry Andric mergeMixedSubvectors(MI.getReg(i), OutputRegs[i]); 37630eae32dcSDimitry Andric } else { 37640eae32dcSDimitry Andric for (unsigned i = 0; i < NumDefs; ++i) 3765*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(MI.getReg(i), OutputRegs[i]); 37660eae32dcSDimitry Andric } 37670b57cec5SDimitry Andric 37680b57cec5SDimitry Andric MI.eraseFromParent(); 37690b57cec5SDimitry Andric return Legalized; 37700b57cec5SDimitry Andric } 37710b57cec5SDimitry Andric 37720b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 37730eae32dcSDimitry Andric LegalizerHelper::fewerElementsVectorPhi(GenericMachineInstr &MI, 37740eae32dcSDimitry Andric unsigned NumElts) { 37750eae32dcSDimitry Andric unsigned OrigNumElts = MRI.getType(MI.getReg(0)).getNumElements(); 37760b57cec5SDimitry Andric 37770eae32dcSDimitry Andric unsigned NumInputs = MI.getNumOperands() - MI.getNumDefs(); 37780eae32dcSDimitry Andric unsigned NumDefs = MI.getNumDefs(); 37790b57cec5SDimitry Andric 37800eae32dcSDimitry Andric SmallVector<DstOp, 8> OutputOpsPieces; 37810eae32dcSDimitry Andric SmallVector<Register, 8> OutputRegs; 37820eae32dcSDimitry Andric makeDstOps(OutputOpsPieces, MRI.getType(MI.getReg(0)), NumElts); 37830b57cec5SDimitry Andric 37840eae32dcSDimitry Andric // Instructions that perform register split will be inserted in basic block 37850eae32dcSDimitry Andric // where register is defined (basic block is in the next operand). 37860eae32dcSDimitry Andric SmallVector<SmallVector<Register, 8>, 3> InputOpsPieces(NumInputs / 2); 37870eae32dcSDimitry Andric for (unsigned UseIdx = NumDefs, UseNo = 0; UseIdx < MI.getNumOperands(); 37880eae32dcSDimitry Andric UseIdx += 2, ++UseNo) { 37890eae32dcSDimitry Andric MachineBasicBlock &OpMBB = *MI.getOperand(UseIdx + 1).getMBB(); 3790*bdd1243dSDimitry Andric MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminatorForward()); 37910eae32dcSDimitry Andric extractVectorParts(MI.getReg(UseIdx), NumElts, InputOpsPieces[UseNo]); 37920b57cec5SDimitry Andric } 37930eae32dcSDimitry Andric 37940eae32dcSDimitry Andric // Build PHIs with fewer elements. 37950eae32dcSDimitry Andric unsigned NumLeftovers = OrigNumElts % NumElts ? 1 : 0; 37960eae32dcSDimitry Andric MIRBuilder.setInsertPt(*MI.getParent(), MI); 37970eae32dcSDimitry Andric for (unsigned i = 0; i < OrigNumElts / NumElts + NumLeftovers; ++i) { 37980eae32dcSDimitry Andric auto Phi = MIRBuilder.buildInstr(TargetOpcode::G_PHI); 37990eae32dcSDimitry Andric Phi.addDef( 38000eae32dcSDimitry Andric MRI.createGenericVirtualRegister(OutputOpsPieces[i].getLLTTy(MRI))); 38010eae32dcSDimitry Andric OutputRegs.push_back(Phi.getReg(0)); 38020eae32dcSDimitry Andric 38030eae32dcSDimitry Andric for (unsigned j = 0; j < NumInputs / 2; ++j) { 38040eae32dcSDimitry Andric Phi.addUse(InputOpsPieces[j][i]); 38050eae32dcSDimitry Andric Phi.add(MI.getOperand(1 + j * 2 + 1)); 38060eae32dcSDimitry Andric } 38070eae32dcSDimitry Andric } 38080eae32dcSDimitry Andric 38090eae32dcSDimitry Andric // Merge small outputs into MI's def. 38100eae32dcSDimitry Andric if (NumLeftovers) { 38110eae32dcSDimitry Andric mergeMixedSubvectors(MI.getReg(0), OutputRegs); 38120eae32dcSDimitry Andric } else { 3813*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(MI.getReg(0), OutputRegs); 38140b57cec5SDimitry Andric } 38150b57cec5SDimitry Andric 38160b57cec5SDimitry Andric MI.eraseFromParent(); 38170b57cec5SDimitry Andric return Legalized; 38180b57cec5SDimitry Andric } 38190b57cec5SDimitry Andric 38200b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 38218bcb0991SDimitry Andric LegalizerHelper::fewerElementsVectorUnmergeValues(MachineInstr &MI, 38228bcb0991SDimitry Andric unsigned TypeIdx, 38238bcb0991SDimitry Andric LLT NarrowTy) { 38248bcb0991SDimitry Andric const int NumDst = MI.getNumOperands() - 1; 38258bcb0991SDimitry Andric const Register SrcReg = MI.getOperand(NumDst).getReg(); 38260eae32dcSDimitry Andric LLT DstTy = MRI.getType(MI.getOperand(0).getReg()); 38278bcb0991SDimitry Andric LLT SrcTy = MRI.getType(SrcReg); 38288bcb0991SDimitry Andric 38290eae32dcSDimitry Andric if (TypeIdx != 1 || NarrowTy == DstTy) 38308bcb0991SDimitry Andric return UnableToLegalize; 38318bcb0991SDimitry Andric 38320eae32dcSDimitry Andric // Requires compatible types. Otherwise SrcReg should have been defined by 38330eae32dcSDimitry Andric // merge-like instruction that would get artifact combined. Most likely 38340eae32dcSDimitry Andric // instruction that defines SrcReg has to perform more/fewer elements 38350eae32dcSDimitry Andric // legalization compatible with NarrowTy. 38360eae32dcSDimitry Andric assert(SrcTy.isVector() && NarrowTy.isVector() && "Expected vector types"); 38370eae32dcSDimitry Andric assert((SrcTy.getScalarType() == NarrowTy.getScalarType()) && "bad type"); 38388bcb0991SDimitry Andric 38390eae32dcSDimitry Andric if ((SrcTy.getSizeInBits() % NarrowTy.getSizeInBits() != 0) || 38400eae32dcSDimitry Andric (NarrowTy.getSizeInBits() % DstTy.getSizeInBits() != 0)) 38410eae32dcSDimitry Andric return UnableToLegalize; 38420eae32dcSDimitry Andric 38430eae32dcSDimitry Andric // This is most likely DstTy (smaller then register size) packed in SrcTy 38440eae32dcSDimitry Andric // (larger then register size) and since unmerge was not combined it will be 38450eae32dcSDimitry Andric // lowered to bit sequence extracts from register. Unpack SrcTy to NarrowTy 38460eae32dcSDimitry Andric // (register size) pieces first. Then unpack each of NarrowTy pieces to DstTy. 38470eae32dcSDimitry Andric 38480eae32dcSDimitry Andric // %1:_(DstTy), %2, %3, %4 = G_UNMERGE_VALUES %0:_(SrcTy) 38490eae32dcSDimitry Andric // 38500eae32dcSDimitry Andric // %5:_(NarrowTy), %6 = G_UNMERGE_VALUES %0:_(SrcTy) - reg sequence 38510eae32dcSDimitry Andric // %1:_(DstTy), %2 = G_UNMERGE_VALUES %5:_(NarrowTy) - sequence of bits in reg 38520eae32dcSDimitry Andric // %3:_(DstTy), %4 = G_UNMERGE_VALUES %6:_(NarrowTy) 38530eae32dcSDimitry Andric auto Unmerge = MIRBuilder.buildUnmerge(NarrowTy, SrcReg); 38548bcb0991SDimitry Andric const int NumUnmerge = Unmerge->getNumOperands() - 1; 38558bcb0991SDimitry Andric const int PartsPerUnmerge = NumDst / NumUnmerge; 38568bcb0991SDimitry Andric 38578bcb0991SDimitry Andric for (int I = 0; I != NumUnmerge; ++I) { 38588bcb0991SDimitry Andric auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_UNMERGE_VALUES); 38598bcb0991SDimitry Andric 38608bcb0991SDimitry Andric for (int J = 0; J != PartsPerUnmerge; ++J) 38618bcb0991SDimitry Andric MIB.addDef(MI.getOperand(I * PartsPerUnmerge + J).getReg()); 38628bcb0991SDimitry Andric MIB.addUse(Unmerge.getReg(I)); 38638bcb0991SDimitry Andric } 38648bcb0991SDimitry Andric 38658bcb0991SDimitry Andric MI.eraseFromParent(); 38668bcb0991SDimitry Andric return Legalized; 38678bcb0991SDimitry Andric } 38688bcb0991SDimitry Andric 3869fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult 3870e8d8bef9SDimitry Andric LegalizerHelper::fewerElementsVectorMerge(MachineInstr &MI, unsigned TypeIdx, 3871e8d8bef9SDimitry Andric LLT NarrowTy) { 3872e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 3873e8d8bef9SDimitry Andric LLT DstTy = MRI.getType(DstReg); 3874e8d8bef9SDimitry Andric LLT SrcTy = MRI.getType(MI.getOperand(1).getReg()); 38750eae32dcSDimitry Andric // Requires compatible types. Otherwise user of DstReg did not perform unmerge 38760eae32dcSDimitry Andric // that should have been artifact combined. Most likely instruction that uses 38770eae32dcSDimitry Andric // DstReg has to do more/fewer elements legalization compatible with NarrowTy. 38780eae32dcSDimitry Andric assert(DstTy.isVector() && NarrowTy.isVector() && "Expected vector types"); 38790eae32dcSDimitry Andric assert((DstTy.getScalarType() == NarrowTy.getScalarType()) && "bad type"); 38800eae32dcSDimitry Andric if (NarrowTy == SrcTy) 38810eae32dcSDimitry Andric return UnableToLegalize; 38828bcb0991SDimitry Andric 38830eae32dcSDimitry Andric // This attempts to lower part of LCMTy merge/unmerge sequence. Intended use 38840eae32dcSDimitry Andric // is for old mir tests. Since the changes to more/fewer elements it should no 38850eae32dcSDimitry Andric // longer be possible to generate MIR like this when starting from llvm-ir 38860eae32dcSDimitry Andric // because LCMTy approach was replaced with merge/unmerge to vector elements. 38870eae32dcSDimitry Andric if (TypeIdx == 1) { 38880eae32dcSDimitry Andric assert(SrcTy.isVector() && "Expected vector types"); 38890eae32dcSDimitry Andric assert((SrcTy.getScalarType() == NarrowTy.getScalarType()) && "bad type"); 38900eae32dcSDimitry Andric if ((DstTy.getSizeInBits() % NarrowTy.getSizeInBits() != 0) || 38910eae32dcSDimitry Andric (NarrowTy.getNumElements() >= SrcTy.getNumElements())) 38920eae32dcSDimitry Andric return UnableToLegalize; 38930eae32dcSDimitry Andric // %2:_(DstTy) = G_CONCAT_VECTORS %0:_(SrcTy), %1:_(SrcTy) 38940eae32dcSDimitry Andric // 38950eae32dcSDimitry Andric // %3:_(EltTy), %4, %5 = G_UNMERGE_VALUES %0:_(SrcTy) 38960eae32dcSDimitry Andric // %6:_(EltTy), %7, %8 = G_UNMERGE_VALUES %1:_(SrcTy) 38970eae32dcSDimitry Andric // %9:_(NarrowTy) = G_BUILD_VECTOR %3:_(EltTy), %4 38980eae32dcSDimitry Andric // %10:_(NarrowTy) = G_BUILD_VECTOR %5:_(EltTy), %6 38990eae32dcSDimitry Andric // %11:_(NarrowTy) = G_BUILD_VECTOR %7:_(EltTy), %8 39000eae32dcSDimitry Andric // %2:_(DstTy) = G_CONCAT_VECTORS %9:_(NarrowTy), %10, %11 3901e8d8bef9SDimitry Andric 39020eae32dcSDimitry Andric SmallVector<Register, 8> Elts; 39030eae32dcSDimitry Andric LLT EltTy = MRI.getType(MI.getOperand(1).getReg()).getScalarType(); 39040eae32dcSDimitry Andric for (unsigned i = 1; i < MI.getNumOperands(); ++i) { 39050eae32dcSDimitry Andric auto Unmerge = MIRBuilder.buildUnmerge(EltTy, MI.getOperand(i).getReg()); 39060eae32dcSDimitry Andric for (unsigned j = 0; j < Unmerge->getNumDefs(); ++j) 39070eae32dcSDimitry Andric Elts.push_back(Unmerge.getReg(j)); 39080eae32dcSDimitry Andric } 3909e8d8bef9SDimitry Andric 39100eae32dcSDimitry Andric SmallVector<Register, 8> NarrowTyElts; 39110eae32dcSDimitry Andric unsigned NumNarrowTyElts = NarrowTy.getNumElements(); 39120eae32dcSDimitry Andric unsigned NumNarrowTyPieces = DstTy.getNumElements() / NumNarrowTyElts; 39130eae32dcSDimitry Andric for (unsigned i = 0, Offset = 0; i < NumNarrowTyPieces; 39140eae32dcSDimitry Andric ++i, Offset += NumNarrowTyElts) { 39150eae32dcSDimitry Andric ArrayRef<Register> Pieces(&Elts[Offset], NumNarrowTyElts); 3916*bdd1243dSDimitry Andric NarrowTyElts.push_back( 3917*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(NarrowTy, Pieces).getReg(0)); 39180eae32dcSDimitry Andric } 3919e8d8bef9SDimitry Andric 3920*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(DstReg, NarrowTyElts); 39210eae32dcSDimitry Andric MI.eraseFromParent(); 39220eae32dcSDimitry Andric return Legalized; 39230eae32dcSDimitry Andric } 39240eae32dcSDimitry Andric 39250eae32dcSDimitry Andric assert(TypeIdx == 0 && "Bad type index"); 39260eae32dcSDimitry Andric if ((NarrowTy.getSizeInBits() % SrcTy.getSizeInBits() != 0) || 39270eae32dcSDimitry Andric (DstTy.getSizeInBits() % NarrowTy.getSizeInBits() != 0)) 39280eae32dcSDimitry Andric return UnableToLegalize; 39290eae32dcSDimitry Andric 39300eae32dcSDimitry Andric // This is most likely SrcTy (smaller then register size) packed in DstTy 39310eae32dcSDimitry Andric // (larger then register size) and since merge was not combined it will be 39320eae32dcSDimitry Andric // lowered to bit sequence packing into register. Merge SrcTy to NarrowTy 39330eae32dcSDimitry Andric // (register size) pieces first. Then merge each of NarrowTy pieces to DstTy. 39340eae32dcSDimitry Andric 39350eae32dcSDimitry Andric // %0:_(DstTy) = G_MERGE_VALUES %1:_(SrcTy), %2, %3, %4 39360eae32dcSDimitry Andric // 39370eae32dcSDimitry Andric // %5:_(NarrowTy) = G_MERGE_VALUES %1:_(SrcTy), %2 - sequence of bits in reg 39380eae32dcSDimitry Andric // %6:_(NarrowTy) = G_MERGE_VALUES %3:_(SrcTy), %4 39390eae32dcSDimitry Andric // %0:_(DstTy) = G_MERGE_VALUES %5:_(NarrowTy), %6 - reg sequence 39400eae32dcSDimitry Andric SmallVector<Register, 8> NarrowTyElts; 39410eae32dcSDimitry Andric unsigned NumParts = DstTy.getNumElements() / NarrowTy.getNumElements(); 39420eae32dcSDimitry Andric unsigned NumSrcElts = SrcTy.isVector() ? SrcTy.getNumElements() : 1; 39430eae32dcSDimitry Andric unsigned NumElts = NarrowTy.getNumElements() / NumSrcElts; 39440eae32dcSDimitry Andric for (unsigned i = 0; i < NumParts; ++i) { 39450eae32dcSDimitry Andric SmallVector<Register, 8> Sources; 39460eae32dcSDimitry Andric for (unsigned j = 0; j < NumElts; ++j) 39470eae32dcSDimitry Andric Sources.push_back(MI.getOperand(1 + i * NumElts + j).getReg()); 3948*bdd1243dSDimitry Andric NarrowTyElts.push_back( 3949*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(NarrowTy, Sources).getReg(0)); 39500eae32dcSDimitry Andric } 39510eae32dcSDimitry Andric 3952*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(DstReg, NarrowTyElts); 3953e8d8bef9SDimitry Andric MI.eraseFromParent(); 3954e8d8bef9SDimitry Andric return Legalized; 39558bcb0991SDimitry Andric } 39568bcb0991SDimitry Andric 3957e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult 3958e8d8bef9SDimitry Andric LegalizerHelper::fewerElementsVectorExtractInsertVectorElt(MachineInstr &MI, 3959e8d8bef9SDimitry Andric unsigned TypeIdx, 3960e8d8bef9SDimitry Andric LLT NarrowVecTy) { 3961e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 3962e8d8bef9SDimitry Andric Register SrcVec = MI.getOperand(1).getReg(); 3963e8d8bef9SDimitry Andric Register InsertVal; 3964e8d8bef9SDimitry Andric bool IsInsert = MI.getOpcode() == TargetOpcode::G_INSERT_VECTOR_ELT; 3965e8d8bef9SDimitry Andric 3966e8d8bef9SDimitry Andric assert((IsInsert ? TypeIdx == 0 : TypeIdx == 1) && "not a vector type index"); 3967e8d8bef9SDimitry Andric if (IsInsert) 3968e8d8bef9SDimitry Andric InsertVal = MI.getOperand(2).getReg(); 3969e8d8bef9SDimitry Andric 3970e8d8bef9SDimitry Andric Register Idx = MI.getOperand(MI.getNumOperands() - 1).getReg(); 3971e8d8bef9SDimitry Andric 3972e8d8bef9SDimitry Andric // TODO: Handle total scalarization case. 3973e8d8bef9SDimitry Andric if (!NarrowVecTy.isVector()) 3974e8d8bef9SDimitry Andric return UnableToLegalize; 3975e8d8bef9SDimitry Andric 3976e8d8bef9SDimitry Andric LLT VecTy = MRI.getType(SrcVec); 3977e8d8bef9SDimitry Andric 3978e8d8bef9SDimitry Andric // If the index is a constant, we can really break this down as you would 3979e8d8bef9SDimitry Andric // expect, and index into the target size pieces. 3980e8d8bef9SDimitry Andric int64_t IdxVal; 3981349cc55cSDimitry Andric auto MaybeCst = getIConstantVRegValWithLookThrough(Idx, MRI); 3982fe6060f1SDimitry Andric if (MaybeCst) { 3983fe6060f1SDimitry Andric IdxVal = MaybeCst->Value.getSExtValue(); 3984e8d8bef9SDimitry Andric // Avoid out of bounds indexing the pieces. 3985e8d8bef9SDimitry Andric if (IdxVal >= VecTy.getNumElements()) { 3986e8d8bef9SDimitry Andric MIRBuilder.buildUndef(DstReg); 3987e8d8bef9SDimitry Andric MI.eraseFromParent(); 3988e8d8bef9SDimitry Andric return Legalized; 39898bcb0991SDimitry Andric } 39908bcb0991SDimitry Andric 3991e8d8bef9SDimitry Andric SmallVector<Register, 8> VecParts; 3992e8d8bef9SDimitry Andric LLT GCDTy = extractGCDType(VecParts, VecTy, NarrowVecTy, SrcVec); 3993e8d8bef9SDimitry Andric 3994e8d8bef9SDimitry Andric // Build a sequence of NarrowTy pieces in VecParts for this operand. 3995e8d8bef9SDimitry Andric LLT LCMTy = buildLCMMergePieces(VecTy, NarrowVecTy, GCDTy, VecParts, 3996e8d8bef9SDimitry Andric TargetOpcode::G_ANYEXT); 3997e8d8bef9SDimitry Andric 3998e8d8bef9SDimitry Andric unsigned NewNumElts = NarrowVecTy.getNumElements(); 3999e8d8bef9SDimitry Andric 4000e8d8bef9SDimitry Andric LLT IdxTy = MRI.getType(Idx); 4001e8d8bef9SDimitry Andric int64_t PartIdx = IdxVal / NewNumElts; 4002e8d8bef9SDimitry Andric auto NewIdx = 4003e8d8bef9SDimitry Andric MIRBuilder.buildConstant(IdxTy, IdxVal - NewNumElts * PartIdx); 4004e8d8bef9SDimitry Andric 4005e8d8bef9SDimitry Andric if (IsInsert) { 4006e8d8bef9SDimitry Andric LLT PartTy = MRI.getType(VecParts[PartIdx]); 4007e8d8bef9SDimitry Andric 4008e8d8bef9SDimitry Andric // Use the adjusted index to insert into one of the subvectors. 4009e8d8bef9SDimitry Andric auto InsertPart = MIRBuilder.buildInsertVectorElement( 4010e8d8bef9SDimitry Andric PartTy, VecParts[PartIdx], InsertVal, NewIdx); 4011e8d8bef9SDimitry Andric VecParts[PartIdx] = InsertPart.getReg(0); 4012e8d8bef9SDimitry Andric 4013e8d8bef9SDimitry Andric // Recombine the inserted subvector with the others to reform the result 4014e8d8bef9SDimitry Andric // vector. 4015e8d8bef9SDimitry Andric buildWidenedRemergeToDst(DstReg, LCMTy, VecParts); 4016e8d8bef9SDimitry Andric } else { 4017e8d8bef9SDimitry Andric MIRBuilder.buildExtractVectorElement(DstReg, VecParts[PartIdx], NewIdx); 40188bcb0991SDimitry Andric } 40198bcb0991SDimitry Andric 40208bcb0991SDimitry Andric MI.eraseFromParent(); 40218bcb0991SDimitry Andric return Legalized; 40228bcb0991SDimitry Andric } 40238bcb0991SDimitry Andric 4024e8d8bef9SDimitry Andric // With a variable index, we can't perform the operation in a smaller type, so 4025e8d8bef9SDimitry Andric // we're forced to expand this. 4026e8d8bef9SDimitry Andric // 4027e8d8bef9SDimitry Andric // TODO: We could emit a chain of compare/select to figure out which piece to 4028e8d8bef9SDimitry Andric // index. 4029e8d8bef9SDimitry Andric return lowerExtractInsertVectorElt(MI); 4030e8d8bef9SDimitry Andric } 4031e8d8bef9SDimitry Andric 40328bcb0991SDimitry Andric LegalizerHelper::LegalizeResult 4033fe6060f1SDimitry Andric LegalizerHelper::reduceLoadStoreWidth(GLoadStore &LdStMI, unsigned TypeIdx, 40340b57cec5SDimitry Andric LLT NarrowTy) { 40350b57cec5SDimitry Andric // FIXME: Don't know how to handle secondary types yet. 40360b57cec5SDimitry Andric if (TypeIdx != 0) 40370b57cec5SDimitry Andric return UnableToLegalize; 40380b57cec5SDimitry Andric 40390b57cec5SDimitry Andric // This implementation doesn't work for atomics. Give up instead of doing 40400b57cec5SDimitry Andric // something invalid. 4041fe6060f1SDimitry Andric if (LdStMI.isAtomic()) 40420b57cec5SDimitry Andric return UnableToLegalize; 40430b57cec5SDimitry Andric 4044fe6060f1SDimitry Andric bool IsLoad = isa<GLoad>(LdStMI); 4045fe6060f1SDimitry Andric Register ValReg = LdStMI.getReg(0); 4046fe6060f1SDimitry Andric Register AddrReg = LdStMI.getPointerReg(); 40470b57cec5SDimitry Andric LLT ValTy = MRI.getType(ValReg); 40480b57cec5SDimitry Andric 40495ffd83dbSDimitry Andric // FIXME: Do we need a distinct NarrowMemory legalize action? 4050fe6060f1SDimitry Andric if (ValTy.getSizeInBits() != 8 * LdStMI.getMemSize()) { 40515ffd83dbSDimitry Andric LLVM_DEBUG(dbgs() << "Can't narrow extload/truncstore\n"); 40525ffd83dbSDimitry Andric return UnableToLegalize; 40535ffd83dbSDimitry Andric } 40545ffd83dbSDimitry Andric 40550b57cec5SDimitry Andric int NumParts = -1; 40560b57cec5SDimitry Andric int NumLeftover = -1; 40570b57cec5SDimitry Andric LLT LeftoverTy; 40580b57cec5SDimitry Andric SmallVector<Register, 8> NarrowRegs, NarrowLeftoverRegs; 40590b57cec5SDimitry Andric if (IsLoad) { 40600b57cec5SDimitry Andric std::tie(NumParts, NumLeftover) = getNarrowTypeBreakDown(ValTy, NarrowTy, LeftoverTy); 40610b57cec5SDimitry Andric } else { 40620b57cec5SDimitry Andric if (extractParts(ValReg, ValTy, NarrowTy, LeftoverTy, NarrowRegs, 40630b57cec5SDimitry Andric NarrowLeftoverRegs)) { 40640b57cec5SDimitry Andric NumParts = NarrowRegs.size(); 40650b57cec5SDimitry Andric NumLeftover = NarrowLeftoverRegs.size(); 40660b57cec5SDimitry Andric } 40670b57cec5SDimitry Andric } 40680b57cec5SDimitry Andric 40690b57cec5SDimitry Andric if (NumParts == -1) 40700b57cec5SDimitry Andric return UnableToLegalize; 40710b57cec5SDimitry Andric 4072e8d8bef9SDimitry Andric LLT PtrTy = MRI.getType(AddrReg); 4073e8d8bef9SDimitry Andric const LLT OffsetTy = LLT::scalar(PtrTy.getSizeInBits()); 40740b57cec5SDimitry Andric 40750b57cec5SDimitry Andric unsigned TotalSize = ValTy.getSizeInBits(); 40760b57cec5SDimitry Andric 40770b57cec5SDimitry Andric // Split the load/store into PartTy sized pieces starting at Offset. If this 40780b57cec5SDimitry Andric // is a load, return the new registers in ValRegs. For a store, each elements 40790b57cec5SDimitry Andric // of ValRegs should be PartTy. Returns the next offset that needs to be 40800b57cec5SDimitry Andric // handled. 408181ad6265SDimitry Andric bool isBigEndian = MIRBuilder.getDataLayout().isBigEndian(); 4082fe6060f1SDimitry Andric auto MMO = LdStMI.getMMO(); 40830b57cec5SDimitry Andric auto splitTypePieces = [=](LLT PartTy, SmallVectorImpl<Register> &ValRegs, 408481ad6265SDimitry Andric unsigned NumParts, unsigned Offset) -> unsigned { 40850b57cec5SDimitry Andric MachineFunction &MF = MIRBuilder.getMF(); 40860b57cec5SDimitry Andric unsigned PartSize = PartTy.getSizeInBits(); 40870b57cec5SDimitry Andric for (unsigned Idx = 0, E = NumParts; Idx != E && Offset < TotalSize; 408881ad6265SDimitry Andric ++Idx) { 40890b57cec5SDimitry Andric unsigned ByteOffset = Offset / 8; 40900b57cec5SDimitry Andric Register NewAddrReg; 40910b57cec5SDimitry Andric 4092480093f4SDimitry Andric MIRBuilder.materializePtrAdd(NewAddrReg, AddrReg, OffsetTy, ByteOffset); 40930b57cec5SDimitry Andric 40940b57cec5SDimitry Andric MachineMemOperand *NewMMO = 4095fe6060f1SDimitry Andric MF.getMachineMemOperand(&MMO, ByteOffset, PartTy); 40960b57cec5SDimitry Andric 40970b57cec5SDimitry Andric if (IsLoad) { 40980b57cec5SDimitry Andric Register Dst = MRI.createGenericVirtualRegister(PartTy); 40990b57cec5SDimitry Andric ValRegs.push_back(Dst); 41000b57cec5SDimitry Andric MIRBuilder.buildLoad(Dst, NewAddrReg, *NewMMO); 41010b57cec5SDimitry Andric } else { 41020b57cec5SDimitry Andric MIRBuilder.buildStore(ValRegs[Idx], NewAddrReg, *NewMMO); 41030b57cec5SDimitry Andric } 410481ad6265SDimitry Andric Offset = isBigEndian ? Offset - PartSize : Offset + PartSize; 41050b57cec5SDimitry Andric } 41060b57cec5SDimitry Andric 41070b57cec5SDimitry Andric return Offset; 41080b57cec5SDimitry Andric }; 41090b57cec5SDimitry Andric 411081ad6265SDimitry Andric unsigned Offset = isBigEndian ? TotalSize - NarrowTy.getSizeInBits() : 0; 411181ad6265SDimitry Andric unsigned HandledOffset = 411281ad6265SDimitry Andric splitTypePieces(NarrowTy, NarrowRegs, NumParts, Offset); 41130b57cec5SDimitry Andric 41140b57cec5SDimitry Andric // Handle the rest of the register if this isn't an even type breakdown. 41150b57cec5SDimitry Andric if (LeftoverTy.isValid()) 411681ad6265SDimitry Andric splitTypePieces(LeftoverTy, NarrowLeftoverRegs, NumLeftover, HandledOffset); 41170b57cec5SDimitry Andric 41180b57cec5SDimitry Andric if (IsLoad) { 41190b57cec5SDimitry Andric insertParts(ValReg, ValTy, NarrowTy, NarrowRegs, 41200b57cec5SDimitry Andric LeftoverTy, NarrowLeftoverRegs); 41210b57cec5SDimitry Andric } 41220b57cec5SDimitry Andric 4123fe6060f1SDimitry Andric LdStMI.eraseFromParent(); 41240b57cec5SDimitry Andric return Legalized; 41250b57cec5SDimitry Andric } 41260b57cec5SDimitry Andric 41270b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 41280b57cec5SDimitry Andric LegalizerHelper::fewerElementsVector(MachineInstr &MI, unsigned TypeIdx, 41290b57cec5SDimitry Andric LLT NarrowTy) { 41300b57cec5SDimitry Andric using namespace TargetOpcode; 41310eae32dcSDimitry Andric GenericMachineInstr &GMI = cast<GenericMachineInstr>(MI); 41320eae32dcSDimitry Andric unsigned NumElts = NarrowTy.isVector() ? NarrowTy.getNumElements() : 1; 41330b57cec5SDimitry Andric 41340b57cec5SDimitry Andric switch (MI.getOpcode()) { 41350b57cec5SDimitry Andric case G_IMPLICIT_DEF: 41365ffd83dbSDimitry Andric case G_TRUNC: 41370b57cec5SDimitry Andric case G_AND: 41380b57cec5SDimitry Andric case G_OR: 41390b57cec5SDimitry Andric case G_XOR: 41400b57cec5SDimitry Andric case G_ADD: 41410b57cec5SDimitry Andric case G_SUB: 41420b57cec5SDimitry Andric case G_MUL: 4143e8d8bef9SDimitry Andric case G_PTR_ADD: 41440b57cec5SDimitry Andric case G_SMULH: 41450b57cec5SDimitry Andric case G_UMULH: 41460b57cec5SDimitry Andric case G_FADD: 41470b57cec5SDimitry Andric case G_FMUL: 41480b57cec5SDimitry Andric case G_FSUB: 41490b57cec5SDimitry Andric case G_FNEG: 41500b57cec5SDimitry Andric case G_FABS: 41510b57cec5SDimitry Andric case G_FCANONICALIZE: 41520b57cec5SDimitry Andric case G_FDIV: 41530b57cec5SDimitry Andric case G_FREM: 41540b57cec5SDimitry Andric case G_FMA: 41558bcb0991SDimitry Andric case G_FMAD: 41560b57cec5SDimitry Andric case G_FPOW: 41570b57cec5SDimitry Andric case G_FEXP: 41580b57cec5SDimitry Andric case G_FEXP2: 41590b57cec5SDimitry Andric case G_FLOG: 41600b57cec5SDimitry Andric case G_FLOG2: 41610b57cec5SDimitry Andric case G_FLOG10: 41620b57cec5SDimitry Andric case G_FNEARBYINT: 41630b57cec5SDimitry Andric case G_FCEIL: 41640b57cec5SDimitry Andric case G_FFLOOR: 41650b57cec5SDimitry Andric case G_FRINT: 41660b57cec5SDimitry Andric case G_INTRINSIC_ROUND: 4167e8d8bef9SDimitry Andric case G_INTRINSIC_ROUNDEVEN: 41680b57cec5SDimitry Andric case G_INTRINSIC_TRUNC: 41690b57cec5SDimitry Andric case G_FCOS: 41700b57cec5SDimitry Andric case G_FSIN: 41710b57cec5SDimitry Andric case G_FSQRT: 41720b57cec5SDimitry Andric case G_BSWAP: 41738bcb0991SDimitry Andric case G_BITREVERSE: 41740b57cec5SDimitry Andric case G_SDIV: 4175480093f4SDimitry Andric case G_UDIV: 4176480093f4SDimitry Andric case G_SREM: 4177480093f4SDimitry Andric case G_UREM: 4178fe6060f1SDimitry Andric case G_SDIVREM: 4179fe6060f1SDimitry Andric case G_UDIVREM: 41800b57cec5SDimitry Andric case G_SMIN: 41810b57cec5SDimitry Andric case G_SMAX: 41820b57cec5SDimitry Andric case G_UMIN: 41830b57cec5SDimitry Andric case G_UMAX: 4184fe6060f1SDimitry Andric case G_ABS: 41850b57cec5SDimitry Andric case G_FMINNUM: 41860b57cec5SDimitry Andric case G_FMAXNUM: 41870b57cec5SDimitry Andric case G_FMINNUM_IEEE: 41880b57cec5SDimitry Andric case G_FMAXNUM_IEEE: 41890b57cec5SDimitry Andric case G_FMINIMUM: 41900b57cec5SDimitry Andric case G_FMAXIMUM: 41915ffd83dbSDimitry Andric case G_FSHL: 41925ffd83dbSDimitry Andric case G_FSHR: 4193349cc55cSDimitry Andric case G_ROTL: 4194349cc55cSDimitry Andric case G_ROTR: 41955ffd83dbSDimitry Andric case G_FREEZE: 41965ffd83dbSDimitry Andric case G_SADDSAT: 41975ffd83dbSDimitry Andric case G_SSUBSAT: 41985ffd83dbSDimitry Andric case G_UADDSAT: 41995ffd83dbSDimitry Andric case G_USUBSAT: 4200fe6060f1SDimitry Andric case G_UMULO: 4201fe6060f1SDimitry Andric case G_SMULO: 42020b57cec5SDimitry Andric case G_SHL: 42030b57cec5SDimitry Andric case G_LSHR: 42040b57cec5SDimitry Andric case G_ASHR: 4205e8d8bef9SDimitry Andric case G_SSHLSAT: 4206e8d8bef9SDimitry Andric case G_USHLSAT: 42070b57cec5SDimitry Andric case G_CTLZ: 42080b57cec5SDimitry Andric case G_CTLZ_ZERO_UNDEF: 42090b57cec5SDimitry Andric case G_CTTZ: 42100b57cec5SDimitry Andric case G_CTTZ_ZERO_UNDEF: 42110b57cec5SDimitry Andric case G_CTPOP: 42120b57cec5SDimitry Andric case G_FCOPYSIGN: 42130b57cec5SDimitry Andric case G_ZEXT: 42140b57cec5SDimitry Andric case G_SEXT: 42150b57cec5SDimitry Andric case G_ANYEXT: 42160b57cec5SDimitry Andric case G_FPEXT: 42170b57cec5SDimitry Andric case G_FPTRUNC: 42180b57cec5SDimitry Andric case G_SITOFP: 42190b57cec5SDimitry Andric case G_UITOFP: 42200b57cec5SDimitry Andric case G_FPTOSI: 42210b57cec5SDimitry Andric case G_FPTOUI: 42220b57cec5SDimitry Andric case G_INTTOPTR: 42230b57cec5SDimitry Andric case G_PTRTOINT: 42240b57cec5SDimitry Andric case G_ADDRSPACE_CAST: 422581ad6265SDimitry Andric case G_UADDO: 422681ad6265SDimitry Andric case G_USUBO: 422781ad6265SDimitry Andric case G_UADDE: 422881ad6265SDimitry Andric case G_USUBE: 422981ad6265SDimitry Andric case G_SADDO: 423081ad6265SDimitry Andric case G_SSUBO: 423181ad6265SDimitry Andric case G_SADDE: 423281ad6265SDimitry Andric case G_SSUBE: 4233*bdd1243dSDimitry Andric case G_STRICT_FADD: 4234*bdd1243dSDimitry Andric case G_STRICT_FSUB: 4235*bdd1243dSDimitry Andric case G_STRICT_FMUL: 4236*bdd1243dSDimitry Andric case G_STRICT_FMA: 42370eae32dcSDimitry Andric return fewerElementsVectorMultiEltType(GMI, NumElts); 42380b57cec5SDimitry Andric case G_ICMP: 42390b57cec5SDimitry Andric case G_FCMP: 42400eae32dcSDimitry Andric return fewerElementsVectorMultiEltType(GMI, NumElts, {1 /*cpm predicate*/}); 4241*bdd1243dSDimitry Andric case G_IS_FPCLASS: 4242*bdd1243dSDimitry Andric return fewerElementsVectorMultiEltType(GMI, NumElts, {2, 3 /*mask,fpsem*/}); 42430b57cec5SDimitry Andric case G_SELECT: 42440eae32dcSDimitry Andric if (MRI.getType(MI.getOperand(1).getReg()).isVector()) 42450eae32dcSDimitry Andric return fewerElementsVectorMultiEltType(GMI, NumElts); 42460eae32dcSDimitry Andric return fewerElementsVectorMultiEltType(GMI, NumElts, {1 /*scalar cond*/}); 42470b57cec5SDimitry Andric case G_PHI: 42480eae32dcSDimitry Andric return fewerElementsVectorPhi(GMI, NumElts); 42498bcb0991SDimitry Andric case G_UNMERGE_VALUES: 42508bcb0991SDimitry Andric return fewerElementsVectorUnmergeValues(MI, TypeIdx, NarrowTy); 42518bcb0991SDimitry Andric case G_BUILD_VECTOR: 4252e8d8bef9SDimitry Andric assert(TypeIdx == 0 && "not a vector type index"); 4253e8d8bef9SDimitry Andric return fewerElementsVectorMerge(MI, TypeIdx, NarrowTy); 4254e8d8bef9SDimitry Andric case G_CONCAT_VECTORS: 4255e8d8bef9SDimitry Andric if (TypeIdx != 1) // TODO: This probably does work as expected already. 4256e8d8bef9SDimitry Andric return UnableToLegalize; 4257e8d8bef9SDimitry Andric return fewerElementsVectorMerge(MI, TypeIdx, NarrowTy); 4258e8d8bef9SDimitry Andric case G_EXTRACT_VECTOR_ELT: 4259e8d8bef9SDimitry Andric case G_INSERT_VECTOR_ELT: 4260e8d8bef9SDimitry Andric return fewerElementsVectorExtractInsertVectorElt(MI, TypeIdx, NarrowTy); 42610b57cec5SDimitry Andric case G_LOAD: 42620b57cec5SDimitry Andric case G_STORE: 4263fe6060f1SDimitry Andric return reduceLoadStoreWidth(cast<GLoadStore>(MI), TypeIdx, NarrowTy); 42645ffd83dbSDimitry Andric case G_SEXT_INREG: 42650eae32dcSDimitry Andric return fewerElementsVectorMultiEltType(GMI, NumElts, {2 /*imm*/}); 4266fe6060f1SDimitry Andric GISEL_VECREDUCE_CASES_NONSEQ 4267fe6060f1SDimitry Andric return fewerElementsVectorReductions(MI, TypeIdx, NarrowTy); 4268fe6060f1SDimitry Andric case G_SHUFFLE_VECTOR: 4269fe6060f1SDimitry Andric return fewerElementsVectorShuffle(MI, TypeIdx, NarrowTy); 42700b57cec5SDimitry Andric default: 42710b57cec5SDimitry Andric return UnableToLegalize; 42720b57cec5SDimitry Andric } 42730b57cec5SDimitry Andric } 42740b57cec5SDimitry Andric 4275fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::fewerElementsVectorShuffle( 4276fe6060f1SDimitry Andric MachineInstr &MI, unsigned int TypeIdx, LLT NarrowTy) { 4277fe6060f1SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_SHUFFLE_VECTOR); 4278fe6060f1SDimitry Andric if (TypeIdx != 0) 4279fe6060f1SDimitry Andric return UnableToLegalize; 4280fe6060f1SDimitry Andric 4281fe6060f1SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 4282fe6060f1SDimitry Andric Register Src1Reg = MI.getOperand(1).getReg(); 4283fe6060f1SDimitry Andric Register Src2Reg = MI.getOperand(2).getReg(); 4284fe6060f1SDimitry Andric ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask(); 4285fe6060f1SDimitry Andric LLT DstTy = MRI.getType(DstReg); 4286fe6060f1SDimitry Andric LLT Src1Ty = MRI.getType(Src1Reg); 4287fe6060f1SDimitry Andric LLT Src2Ty = MRI.getType(Src2Reg); 4288fe6060f1SDimitry Andric // The shuffle should be canonicalized by now. 4289fe6060f1SDimitry Andric if (DstTy != Src1Ty) 4290fe6060f1SDimitry Andric return UnableToLegalize; 4291fe6060f1SDimitry Andric if (DstTy != Src2Ty) 4292fe6060f1SDimitry Andric return UnableToLegalize; 4293fe6060f1SDimitry Andric 4294fe6060f1SDimitry Andric if (!isPowerOf2_32(DstTy.getNumElements())) 4295fe6060f1SDimitry Andric return UnableToLegalize; 4296fe6060f1SDimitry Andric 4297fe6060f1SDimitry Andric // We only support splitting a shuffle into 2, so adjust NarrowTy accordingly. 4298fe6060f1SDimitry Andric // Further legalization attempts will be needed to do split further. 4299fe6060f1SDimitry Andric NarrowTy = 4300fe6060f1SDimitry Andric DstTy.changeElementCount(DstTy.getElementCount().divideCoefficientBy(2)); 4301fe6060f1SDimitry Andric unsigned NewElts = NarrowTy.getNumElements(); 4302fe6060f1SDimitry Andric 4303fe6060f1SDimitry Andric SmallVector<Register> SplitSrc1Regs, SplitSrc2Regs; 4304fe6060f1SDimitry Andric extractParts(Src1Reg, NarrowTy, 2, SplitSrc1Regs); 4305fe6060f1SDimitry Andric extractParts(Src2Reg, NarrowTy, 2, SplitSrc2Regs); 4306fe6060f1SDimitry Andric Register Inputs[4] = {SplitSrc1Regs[0], SplitSrc1Regs[1], SplitSrc2Regs[0], 4307fe6060f1SDimitry Andric SplitSrc2Regs[1]}; 4308fe6060f1SDimitry Andric 4309fe6060f1SDimitry Andric Register Hi, Lo; 4310fe6060f1SDimitry Andric 4311fe6060f1SDimitry Andric // If Lo or Hi uses elements from at most two of the four input vectors, then 4312fe6060f1SDimitry Andric // express it as a vector shuffle of those two inputs. Otherwise extract the 4313fe6060f1SDimitry Andric // input elements by hand and construct the Lo/Hi output using a BUILD_VECTOR. 4314fe6060f1SDimitry Andric SmallVector<int, 16> Ops; 4315fe6060f1SDimitry Andric for (unsigned High = 0; High < 2; ++High) { 4316fe6060f1SDimitry Andric Register &Output = High ? Hi : Lo; 4317fe6060f1SDimitry Andric 4318fe6060f1SDimitry Andric // Build a shuffle mask for the output, discovering on the fly which 4319fe6060f1SDimitry Andric // input vectors to use as shuffle operands (recorded in InputUsed). 4320fe6060f1SDimitry Andric // If building a suitable shuffle vector proves too hard, then bail 4321fe6060f1SDimitry Andric // out with useBuildVector set. 4322fe6060f1SDimitry Andric unsigned InputUsed[2] = {-1U, -1U}; // Not yet discovered. 4323fe6060f1SDimitry Andric unsigned FirstMaskIdx = High * NewElts; 4324fe6060f1SDimitry Andric bool UseBuildVector = false; 4325fe6060f1SDimitry Andric for (unsigned MaskOffset = 0; MaskOffset < NewElts; ++MaskOffset) { 4326fe6060f1SDimitry Andric // The mask element. This indexes into the input. 4327fe6060f1SDimitry Andric int Idx = Mask[FirstMaskIdx + MaskOffset]; 4328fe6060f1SDimitry Andric 4329fe6060f1SDimitry Andric // The input vector this mask element indexes into. 4330fe6060f1SDimitry Andric unsigned Input = (unsigned)Idx / NewElts; 4331fe6060f1SDimitry Andric 4332*bdd1243dSDimitry Andric if (Input >= std::size(Inputs)) { 4333fe6060f1SDimitry Andric // The mask element does not index into any input vector. 4334fe6060f1SDimitry Andric Ops.push_back(-1); 4335fe6060f1SDimitry Andric continue; 4336fe6060f1SDimitry Andric } 4337fe6060f1SDimitry Andric 4338fe6060f1SDimitry Andric // Turn the index into an offset from the start of the input vector. 4339fe6060f1SDimitry Andric Idx -= Input * NewElts; 4340fe6060f1SDimitry Andric 4341fe6060f1SDimitry Andric // Find or create a shuffle vector operand to hold this input. 4342fe6060f1SDimitry Andric unsigned OpNo; 4343*bdd1243dSDimitry Andric for (OpNo = 0; OpNo < std::size(InputUsed); ++OpNo) { 4344fe6060f1SDimitry Andric if (InputUsed[OpNo] == Input) { 4345fe6060f1SDimitry Andric // This input vector is already an operand. 4346fe6060f1SDimitry Andric break; 4347fe6060f1SDimitry Andric } else if (InputUsed[OpNo] == -1U) { 4348fe6060f1SDimitry Andric // Create a new operand for this input vector. 4349fe6060f1SDimitry Andric InputUsed[OpNo] = Input; 4350fe6060f1SDimitry Andric break; 4351fe6060f1SDimitry Andric } 4352fe6060f1SDimitry Andric } 4353fe6060f1SDimitry Andric 4354*bdd1243dSDimitry Andric if (OpNo >= std::size(InputUsed)) { 4355fe6060f1SDimitry Andric // More than two input vectors used! Give up on trying to create a 4356fe6060f1SDimitry Andric // shuffle vector. Insert all elements into a BUILD_VECTOR instead. 4357fe6060f1SDimitry Andric UseBuildVector = true; 4358fe6060f1SDimitry Andric break; 4359fe6060f1SDimitry Andric } 4360fe6060f1SDimitry Andric 4361fe6060f1SDimitry Andric // Add the mask index for the new shuffle vector. 4362fe6060f1SDimitry Andric Ops.push_back(Idx + OpNo * NewElts); 4363fe6060f1SDimitry Andric } 4364fe6060f1SDimitry Andric 4365fe6060f1SDimitry Andric if (UseBuildVector) { 4366fe6060f1SDimitry Andric LLT EltTy = NarrowTy.getElementType(); 4367fe6060f1SDimitry Andric SmallVector<Register, 16> SVOps; 4368fe6060f1SDimitry Andric 4369fe6060f1SDimitry Andric // Extract the input elements by hand. 4370fe6060f1SDimitry Andric for (unsigned MaskOffset = 0; MaskOffset < NewElts; ++MaskOffset) { 4371fe6060f1SDimitry Andric // The mask element. This indexes into the input. 4372fe6060f1SDimitry Andric int Idx = Mask[FirstMaskIdx + MaskOffset]; 4373fe6060f1SDimitry Andric 4374fe6060f1SDimitry Andric // The input vector this mask element indexes into. 4375fe6060f1SDimitry Andric unsigned Input = (unsigned)Idx / NewElts; 4376fe6060f1SDimitry Andric 4377*bdd1243dSDimitry Andric if (Input >= std::size(Inputs)) { 4378fe6060f1SDimitry Andric // The mask element is "undef" or indexes off the end of the input. 4379fe6060f1SDimitry Andric SVOps.push_back(MIRBuilder.buildUndef(EltTy).getReg(0)); 4380fe6060f1SDimitry Andric continue; 4381fe6060f1SDimitry Andric } 4382fe6060f1SDimitry Andric 4383fe6060f1SDimitry Andric // Turn the index into an offset from the start of the input vector. 4384fe6060f1SDimitry Andric Idx -= Input * NewElts; 4385fe6060f1SDimitry Andric 4386fe6060f1SDimitry Andric // Extract the vector element by hand. 4387fe6060f1SDimitry Andric SVOps.push_back(MIRBuilder 4388fe6060f1SDimitry Andric .buildExtractVectorElement( 4389fe6060f1SDimitry Andric EltTy, Inputs[Input], 4390fe6060f1SDimitry Andric MIRBuilder.buildConstant(LLT::scalar(32), Idx)) 4391fe6060f1SDimitry Andric .getReg(0)); 4392fe6060f1SDimitry Andric } 4393fe6060f1SDimitry Andric 4394fe6060f1SDimitry Andric // Construct the Lo/Hi output using a G_BUILD_VECTOR. 4395fe6060f1SDimitry Andric Output = MIRBuilder.buildBuildVector(NarrowTy, SVOps).getReg(0); 4396fe6060f1SDimitry Andric } else if (InputUsed[0] == -1U) { 4397fe6060f1SDimitry Andric // No input vectors were used! The result is undefined. 4398fe6060f1SDimitry Andric Output = MIRBuilder.buildUndef(NarrowTy).getReg(0); 4399fe6060f1SDimitry Andric } else { 4400fe6060f1SDimitry Andric Register Op0 = Inputs[InputUsed[0]]; 4401fe6060f1SDimitry Andric // If only one input was used, use an undefined vector for the other. 4402fe6060f1SDimitry Andric Register Op1 = InputUsed[1] == -1U 4403fe6060f1SDimitry Andric ? MIRBuilder.buildUndef(NarrowTy).getReg(0) 4404fe6060f1SDimitry Andric : Inputs[InputUsed[1]]; 4405fe6060f1SDimitry Andric // At least one input vector was used. Create a new shuffle vector. 4406fe6060f1SDimitry Andric Output = MIRBuilder.buildShuffleVector(NarrowTy, Op0, Op1, Ops).getReg(0); 4407fe6060f1SDimitry Andric } 4408fe6060f1SDimitry Andric 4409fe6060f1SDimitry Andric Ops.clear(); 4410fe6060f1SDimitry Andric } 4411fe6060f1SDimitry Andric 4412fe6060f1SDimitry Andric MIRBuilder.buildConcatVectors(DstReg, {Lo, Hi}); 4413fe6060f1SDimitry Andric MI.eraseFromParent(); 4414fe6060f1SDimitry Andric return Legalized; 4415fe6060f1SDimitry Andric } 4416fe6060f1SDimitry Andric 4417349cc55cSDimitry Andric static unsigned getScalarOpcForReduction(unsigned Opc) { 4418fe6060f1SDimitry Andric unsigned ScalarOpc; 4419fe6060f1SDimitry Andric switch (Opc) { 4420fe6060f1SDimitry Andric case TargetOpcode::G_VECREDUCE_FADD: 4421fe6060f1SDimitry Andric ScalarOpc = TargetOpcode::G_FADD; 4422fe6060f1SDimitry Andric break; 4423fe6060f1SDimitry Andric case TargetOpcode::G_VECREDUCE_FMUL: 4424fe6060f1SDimitry Andric ScalarOpc = TargetOpcode::G_FMUL; 4425fe6060f1SDimitry Andric break; 4426fe6060f1SDimitry Andric case TargetOpcode::G_VECREDUCE_FMAX: 4427fe6060f1SDimitry Andric ScalarOpc = TargetOpcode::G_FMAXNUM; 4428fe6060f1SDimitry Andric break; 4429fe6060f1SDimitry Andric case TargetOpcode::G_VECREDUCE_FMIN: 4430fe6060f1SDimitry Andric ScalarOpc = TargetOpcode::G_FMINNUM; 4431fe6060f1SDimitry Andric break; 4432fe6060f1SDimitry Andric case TargetOpcode::G_VECREDUCE_ADD: 4433fe6060f1SDimitry Andric ScalarOpc = TargetOpcode::G_ADD; 4434fe6060f1SDimitry Andric break; 4435fe6060f1SDimitry Andric case TargetOpcode::G_VECREDUCE_MUL: 4436fe6060f1SDimitry Andric ScalarOpc = TargetOpcode::G_MUL; 4437fe6060f1SDimitry Andric break; 4438fe6060f1SDimitry Andric case TargetOpcode::G_VECREDUCE_AND: 4439fe6060f1SDimitry Andric ScalarOpc = TargetOpcode::G_AND; 4440fe6060f1SDimitry Andric break; 4441fe6060f1SDimitry Andric case TargetOpcode::G_VECREDUCE_OR: 4442fe6060f1SDimitry Andric ScalarOpc = TargetOpcode::G_OR; 4443fe6060f1SDimitry Andric break; 4444fe6060f1SDimitry Andric case TargetOpcode::G_VECREDUCE_XOR: 4445fe6060f1SDimitry Andric ScalarOpc = TargetOpcode::G_XOR; 4446fe6060f1SDimitry Andric break; 4447fe6060f1SDimitry Andric case TargetOpcode::G_VECREDUCE_SMAX: 4448fe6060f1SDimitry Andric ScalarOpc = TargetOpcode::G_SMAX; 4449fe6060f1SDimitry Andric break; 4450fe6060f1SDimitry Andric case TargetOpcode::G_VECREDUCE_SMIN: 4451fe6060f1SDimitry Andric ScalarOpc = TargetOpcode::G_SMIN; 4452fe6060f1SDimitry Andric break; 4453fe6060f1SDimitry Andric case TargetOpcode::G_VECREDUCE_UMAX: 4454fe6060f1SDimitry Andric ScalarOpc = TargetOpcode::G_UMAX; 4455fe6060f1SDimitry Andric break; 4456fe6060f1SDimitry Andric case TargetOpcode::G_VECREDUCE_UMIN: 4457fe6060f1SDimitry Andric ScalarOpc = TargetOpcode::G_UMIN; 4458fe6060f1SDimitry Andric break; 4459fe6060f1SDimitry Andric default: 4460349cc55cSDimitry Andric llvm_unreachable("Unhandled reduction"); 4461fe6060f1SDimitry Andric } 4462349cc55cSDimitry Andric return ScalarOpc; 4463349cc55cSDimitry Andric } 4464349cc55cSDimitry Andric 4465349cc55cSDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::fewerElementsVectorReductions( 4466349cc55cSDimitry Andric MachineInstr &MI, unsigned int TypeIdx, LLT NarrowTy) { 4467349cc55cSDimitry Andric unsigned Opc = MI.getOpcode(); 4468349cc55cSDimitry Andric assert(Opc != TargetOpcode::G_VECREDUCE_SEQ_FADD && 4469349cc55cSDimitry Andric Opc != TargetOpcode::G_VECREDUCE_SEQ_FMUL && 4470349cc55cSDimitry Andric "Sequential reductions not expected"); 4471349cc55cSDimitry Andric 4472349cc55cSDimitry Andric if (TypeIdx != 1) 4473349cc55cSDimitry Andric return UnableToLegalize; 4474349cc55cSDimitry Andric 4475349cc55cSDimitry Andric // The semantics of the normal non-sequential reductions allow us to freely 4476349cc55cSDimitry Andric // re-associate the operation. 4477349cc55cSDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 4478349cc55cSDimitry Andric LLT SrcTy = MRI.getType(SrcReg); 4479349cc55cSDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 4480349cc55cSDimitry Andric LLT DstTy = MRI.getType(DstReg); 4481349cc55cSDimitry Andric 4482349cc55cSDimitry Andric if (NarrowTy.isVector() && 4483349cc55cSDimitry Andric (SrcTy.getNumElements() % NarrowTy.getNumElements() != 0)) 4484349cc55cSDimitry Andric return UnableToLegalize; 4485349cc55cSDimitry Andric 4486349cc55cSDimitry Andric unsigned ScalarOpc = getScalarOpcForReduction(Opc); 4487349cc55cSDimitry Andric SmallVector<Register> SplitSrcs; 4488349cc55cSDimitry Andric // If NarrowTy is a scalar then we're being asked to scalarize. 4489349cc55cSDimitry Andric const unsigned NumParts = 4490349cc55cSDimitry Andric NarrowTy.isVector() ? SrcTy.getNumElements() / NarrowTy.getNumElements() 4491349cc55cSDimitry Andric : SrcTy.getNumElements(); 4492349cc55cSDimitry Andric 4493349cc55cSDimitry Andric extractParts(SrcReg, NarrowTy, NumParts, SplitSrcs); 4494349cc55cSDimitry Andric if (NarrowTy.isScalar()) { 4495349cc55cSDimitry Andric if (DstTy != NarrowTy) 4496349cc55cSDimitry Andric return UnableToLegalize; // FIXME: handle implicit extensions. 4497349cc55cSDimitry Andric 4498349cc55cSDimitry Andric if (isPowerOf2_32(NumParts)) { 4499349cc55cSDimitry Andric // Generate a tree of scalar operations to reduce the critical path. 4500349cc55cSDimitry Andric SmallVector<Register> PartialResults; 4501349cc55cSDimitry Andric unsigned NumPartsLeft = NumParts; 4502349cc55cSDimitry Andric while (NumPartsLeft > 1) { 4503349cc55cSDimitry Andric for (unsigned Idx = 0; Idx < NumPartsLeft - 1; Idx += 2) { 4504349cc55cSDimitry Andric PartialResults.emplace_back( 4505349cc55cSDimitry Andric MIRBuilder 4506349cc55cSDimitry Andric .buildInstr(ScalarOpc, {NarrowTy}, 4507349cc55cSDimitry Andric {SplitSrcs[Idx], SplitSrcs[Idx + 1]}) 4508349cc55cSDimitry Andric .getReg(0)); 4509349cc55cSDimitry Andric } 4510349cc55cSDimitry Andric SplitSrcs = PartialResults; 4511349cc55cSDimitry Andric PartialResults.clear(); 4512349cc55cSDimitry Andric NumPartsLeft = SplitSrcs.size(); 4513349cc55cSDimitry Andric } 4514349cc55cSDimitry Andric assert(SplitSrcs.size() == 1); 4515349cc55cSDimitry Andric MIRBuilder.buildCopy(DstReg, SplitSrcs[0]); 4516349cc55cSDimitry Andric MI.eraseFromParent(); 4517349cc55cSDimitry Andric return Legalized; 4518349cc55cSDimitry Andric } 4519349cc55cSDimitry Andric // If we can't generate a tree, then just do sequential operations. 4520349cc55cSDimitry Andric Register Acc = SplitSrcs[0]; 4521349cc55cSDimitry Andric for (unsigned Idx = 1; Idx < NumParts; ++Idx) 4522349cc55cSDimitry Andric Acc = MIRBuilder.buildInstr(ScalarOpc, {NarrowTy}, {Acc, SplitSrcs[Idx]}) 4523349cc55cSDimitry Andric .getReg(0); 4524349cc55cSDimitry Andric MIRBuilder.buildCopy(DstReg, Acc); 4525349cc55cSDimitry Andric MI.eraseFromParent(); 4526349cc55cSDimitry Andric return Legalized; 4527349cc55cSDimitry Andric } 4528349cc55cSDimitry Andric SmallVector<Register> PartialReductions; 4529349cc55cSDimitry Andric for (unsigned Part = 0; Part < NumParts; ++Part) { 4530349cc55cSDimitry Andric PartialReductions.push_back( 4531349cc55cSDimitry Andric MIRBuilder.buildInstr(Opc, {DstTy}, {SplitSrcs[Part]}).getReg(0)); 4532349cc55cSDimitry Andric } 4533349cc55cSDimitry Andric 4534fe6060f1SDimitry Andric 4535fe6060f1SDimitry Andric // If the types involved are powers of 2, we can generate intermediate vector 4536fe6060f1SDimitry Andric // ops, before generating a final reduction operation. 4537fe6060f1SDimitry Andric if (isPowerOf2_32(SrcTy.getNumElements()) && 4538fe6060f1SDimitry Andric isPowerOf2_32(NarrowTy.getNumElements())) { 4539fe6060f1SDimitry Andric return tryNarrowPow2Reduction(MI, SrcReg, SrcTy, NarrowTy, ScalarOpc); 4540fe6060f1SDimitry Andric } 4541fe6060f1SDimitry Andric 4542fe6060f1SDimitry Andric Register Acc = PartialReductions[0]; 4543fe6060f1SDimitry Andric for (unsigned Part = 1; Part < NumParts; ++Part) { 4544fe6060f1SDimitry Andric if (Part == NumParts - 1) { 4545fe6060f1SDimitry Andric MIRBuilder.buildInstr(ScalarOpc, {DstReg}, 4546fe6060f1SDimitry Andric {Acc, PartialReductions[Part]}); 4547fe6060f1SDimitry Andric } else { 4548fe6060f1SDimitry Andric Acc = MIRBuilder 4549fe6060f1SDimitry Andric .buildInstr(ScalarOpc, {DstTy}, {Acc, PartialReductions[Part]}) 4550fe6060f1SDimitry Andric .getReg(0); 4551fe6060f1SDimitry Andric } 4552fe6060f1SDimitry Andric } 4553fe6060f1SDimitry Andric MI.eraseFromParent(); 4554fe6060f1SDimitry Andric return Legalized; 4555fe6060f1SDimitry Andric } 4556fe6060f1SDimitry Andric 4557fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult 4558fe6060f1SDimitry Andric LegalizerHelper::tryNarrowPow2Reduction(MachineInstr &MI, Register SrcReg, 4559fe6060f1SDimitry Andric LLT SrcTy, LLT NarrowTy, 4560fe6060f1SDimitry Andric unsigned ScalarOpc) { 4561fe6060f1SDimitry Andric SmallVector<Register> SplitSrcs; 4562fe6060f1SDimitry Andric // Split the sources into NarrowTy size pieces. 4563fe6060f1SDimitry Andric extractParts(SrcReg, NarrowTy, 4564fe6060f1SDimitry Andric SrcTy.getNumElements() / NarrowTy.getNumElements(), SplitSrcs); 4565fe6060f1SDimitry Andric // We're going to do a tree reduction using vector operations until we have 4566fe6060f1SDimitry Andric // one NarrowTy size value left. 4567fe6060f1SDimitry Andric while (SplitSrcs.size() > 1) { 4568fe6060f1SDimitry Andric SmallVector<Register> PartialRdxs; 4569fe6060f1SDimitry Andric for (unsigned Idx = 0; Idx < SplitSrcs.size()-1; Idx += 2) { 4570fe6060f1SDimitry Andric Register LHS = SplitSrcs[Idx]; 4571fe6060f1SDimitry Andric Register RHS = SplitSrcs[Idx + 1]; 4572fe6060f1SDimitry Andric // Create the intermediate vector op. 4573fe6060f1SDimitry Andric Register Res = 4574fe6060f1SDimitry Andric MIRBuilder.buildInstr(ScalarOpc, {NarrowTy}, {LHS, RHS}).getReg(0); 4575fe6060f1SDimitry Andric PartialRdxs.push_back(Res); 4576fe6060f1SDimitry Andric } 4577fe6060f1SDimitry Andric SplitSrcs = std::move(PartialRdxs); 4578fe6060f1SDimitry Andric } 4579fe6060f1SDimitry Andric // Finally generate the requested NarrowTy based reduction. 4580fe6060f1SDimitry Andric Observer.changingInstr(MI); 4581fe6060f1SDimitry Andric MI.getOperand(1).setReg(SplitSrcs[0]); 4582fe6060f1SDimitry Andric Observer.changedInstr(MI); 4583fe6060f1SDimitry Andric return Legalized; 4584fe6060f1SDimitry Andric } 4585fe6060f1SDimitry Andric 45860b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 45870b57cec5SDimitry Andric LegalizerHelper::narrowScalarShiftByConstant(MachineInstr &MI, const APInt &Amt, 45880b57cec5SDimitry Andric const LLT HalfTy, const LLT AmtTy) { 45890b57cec5SDimitry Andric 45900b57cec5SDimitry Andric Register InL = MRI.createGenericVirtualRegister(HalfTy); 45910b57cec5SDimitry Andric Register InH = MRI.createGenericVirtualRegister(HalfTy); 45925ffd83dbSDimitry Andric MIRBuilder.buildUnmerge({InL, InH}, MI.getOperand(1)); 45930b57cec5SDimitry Andric 4594349cc55cSDimitry Andric if (Amt.isZero()) { 4595*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(MI.getOperand(0), {InL, InH}); 45960b57cec5SDimitry Andric MI.eraseFromParent(); 45970b57cec5SDimitry Andric return Legalized; 45980b57cec5SDimitry Andric } 45990b57cec5SDimitry Andric 46000b57cec5SDimitry Andric LLT NVT = HalfTy; 46010b57cec5SDimitry Andric unsigned NVTBits = HalfTy.getSizeInBits(); 46020b57cec5SDimitry Andric unsigned VTBits = 2 * NVTBits; 46030b57cec5SDimitry Andric 46040b57cec5SDimitry Andric SrcOp Lo(Register(0)), Hi(Register(0)); 46050b57cec5SDimitry Andric if (MI.getOpcode() == TargetOpcode::G_SHL) { 46060b57cec5SDimitry Andric if (Amt.ugt(VTBits)) { 46070b57cec5SDimitry Andric Lo = Hi = MIRBuilder.buildConstant(NVT, 0); 46080b57cec5SDimitry Andric } else if (Amt.ugt(NVTBits)) { 46090b57cec5SDimitry Andric Lo = MIRBuilder.buildConstant(NVT, 0); 46100b57cec5SDimitry Andric Hi = MIRBuilder.buildShl(NVT, InL, 46110b57cec5SDimitry Andric MIRBuilder.buildConstant(AmtTy, Amt - NVTBits)); 46120b57cec5SDimitry Andric } else if (Amt == NVTBits) { 46130b57cec5SDimitry Andric Lo = MIRBuilder.buildConstant(NVT, 0); 46140b57cec5SDimitry Andric Hi = InL; 46150b57cec5SDimitry Andric } else { 46160b57cec5SDimitry Andric Lo = MIRBuilder.buildShl(NVT, InL, MIRBuilder.buildConstant(AmtTy, Amt)); 46170b57cec5SDimitry Andric auto OrLHS = 46180b57cec5SDimitry Andric MIRBuilder.buildShl(NVT, InH, MIRBuilder.buildConstant(AmtTy, Amt)); 46190b57cec5SDimitry Andric auto OrRHS = MIRBuilder.buildLShr( 46200b57cec5SDimitry Andric NVT, InL, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits)); 46210b57cec5SDimitry Andric Hi = MIRBuilder.buildOr(NVT, OrLHS, OrRHS); 46220b57cec5SDimitry Andric } 46230b57cec5SDimitry Andric } else if (MI.getOpcode() == TargetOpcode::G_LSHR) { 46240b57cec5SDimitry Andric if (Amt.ugt(VTBits)) { 46250b57cec5SDimitry Andric Lo = Hi = MIRBuilder.buildConstant(NVT, 0); 46260b57cec5SDimitry Andric } else if (Amt.ugt(NVTBits)) { 46270b57cec5SDimitry Andric Lo = MIRBuilder.buildLShr(NVT, InH, 46280b57cec5SDimitry Andric MIRBuilder.buildConstant(AmtTy, Amt - NVTBits)); 46290b57cec5SDimitry Andric Hi = MIRBuilder.buildConstant(NVT, 0); 46300b57cec5SDimitry Andric } else if (Amt == NVTBits) { 46310b57cec5SDimitry Andric Lo = InH; 46320b57cec5SDimitry Andric Hi = MIRBuilder.buildConstant(NVT, 0); 46330b57cec5SDimitry Andric } else { 46340b57cec5SDimitry Andric auto ShiftAmtConst = MIRBuilder.buildConstant(AmtTy, Amt); 46350b57cec5SDimitry Andric 46360b57cec5SDimitry Andric auto OrLHS = MIRBuilder.buildLShr(NVT, InL, ShiftAmtConst); 46370b57cec5SDimitry Andric auto OrRHS = MIRBuilder.buildShl( 46380b57cec5SDimitry Andric NVT, InH, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits)); 46390b57cec5SDimitry Andric 46400b57cec5SDimitry Andric Lo = MIRBuilder.buildOr(NVT, OrLHS, OrRHS); 46410b57cec5SDimitry Andric Hi = MIRBuilder.buildLShr(NVT, InH, ShiftAmtConst); 46420b57cec5SDimitry Andric } 46430b57cec5SDimitry Andric } else { 46440b57cec5SDimitry Andric if (Amt.ugt(VTBits)) { 46450b57cec5SDimitry Andric Hi = Lo = MIRBuilder.buildAShr( 46460b57cec5SDimitry Andric NVT, InH, MIRBuilder.buildConstant(AmtTy, NVTBits - 1)); 46470b57cec5SDimitry Andric } else if (Amt.ugt(NVTBits)) { 46480b57cec5SDimitry Andric Lo = MIRBuilder.buildAShr(NVT, InH, 46490b57cec5SDimitry Andric MIRBuilder.buildConstant(AmtTy, Amt - NVTBits)); 46500b57cec5SDimitry Andric Hi = MIRBuilder.buildAShr(NVT, InH, 46510b57cec5SDimitry Andric MIRBuilder.buildConstant(AmtTy, NVTBits - 1)); 46520b57cec5SDimitry Andric } else if (Amt == NVTBits) { 46530b57cec5SDimitry Andric Lo = InH; 46540b57cec5SDimitry Andric Hi = MIRBuilder.buildAShr(NVT, InH, 46550b57cec5SDimitry Andric MIRBuilder.buildConstant(AmtTy, NVTBits - 1)); 46560b57cec5SDimitry Andric } else { 46570b57cec5SDimitry Andric auto ShiftAmtConst = MIRBuilder.buildConstant(AmtTy, Amt); 46580b57cec5SDimitry Andric 46590b57cec5SDimitry Andric auto OrLHS = MIRBuilder.buildLShr(NVT, InL, ShiftAmtConst); 46600b57cec5SDimitry Andric auto OrRHS = MIRBuilder.buildShl( 46610b57cec5SDimitry Andric NVT, InH, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits)); 46620b57cec5SDimitry Andric 46630b57cec5SDimitry Andric Lo = MIRBuilder.buildOr(NVT, OrLHS, OrRHS); 46640b57cec5SDimitry Andric Hi = MIRBuilder.buildAShr(NVT, InH, ShiftAmtConst); 46650b57cec5SDimitry Andric } 46660b57cec5SDimitry Andric } 46670b57cec5SDimitry Andric 4668*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(MI.getOperand(0), {Lo, Hi}); 46690b57cec5SDimitry Andric MI.eraseFromParent(); 46700b57cec5SDimitry Andric 46710b57cec5SDimitry Andric return Legalized; 46720b57cec5SDimitry Andric } 46730b57cec5SDimitry Andric 46740b57cec5SDimitry Andric // TODO: Optimize if constant shift amount. 46750b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 46760b57cec5SDimitry Andric LegalizerHelper::narrowScalarShift(MachineInstr &MI, unsigned TypeIdx, 46770b57cec5SDimitry Andric LLT RequestedTy) { 46780b57cec5SDimitry Andric if (TypeIdx == 1) { 46790b57cec5SDimitry Andric Observer.changingInstr(MI); 46800b57cec5SDimitry Andric narrowScalarSrc(MI, RequestedTy, 2); 46810b57cec5SDimitry Andric Observer.changedInstr(MI); 46820b57cec5SDimitry Andric return Legalized; 46830b57cec5SDimitry Andric } 46840b57cec5SDimitry Andric 46850b57cec5SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 46860b57cec5SDimitry Andric LLT DstTy = MRI.getType(DstReg); 46870b57cec5SDimitry Andric if (DstTy.isVector()) 46880b57cec5SDimitry Andric return UnableToLegalize; 46890b57cec5SDimitry Andric 46900b57cec5SDimitry Andric Register Amt = MI.getOperand(2).getReg(); 46910b57cec5SDimitry Andric LLT ShiftAmtTy = MRI.getType(Amt); 46920b57cec5SDimitry Andric const unsigned DstEltSize = DstTy.getScalarSizeInBits(); 46930b57cec5SDimitry Andric if (DstEltSize % 2 != 0) 46940b57cec5SDimitry Andric return UnableToLegalize; 46950b57cec5SDimitry Andric 46960b57cec5SDimitry Andric // Ignore the input type. We can only go to exactly half the size of the 46970b57cec5SDimitry Andric // input. If that isn't small enough, the resulting pieces will be further 46980b57cec5SDimitry Andric // legalized. 46990b57cec5SDimitry Andric const unsigned NewBitSize = DstEltSize / 2; 47000b57cec5SDimitry Andric const LLT HalfTy = LLT::scalar(NewBitSize); 47010b57cec5SDimitry Andric const LLT CondTy = LLT::scalar(1); 47020b57cec5SDimitry Andric 4703349cc55cSDimitry Andric if (auto VRegAndVal = getIConstantVRegValWithLookThrough(Amt, MRI)) { 4704349cc55cSDimitry Andric return narrowScalarShiftByConstant(MI, VRegAndVal->Value, HalfTy, 4705349cc55cSDimitry Andric ShiftAmtTy); 47060b57cec5SDimitry Andric } 47070b57cec5SDimitry Andric 47080b57cec5SDimitry Andric // TODO: Expand with known bits. 47090b57cec5SDimitry Andric 47100b57cec5SDimitry Andric // Handle the fully general expansion by an unknown amount. 47110b57cec5SDimitry Andric auto NewBits = MIRBuilder.buildConstant(ShiftAmtTy, NewBitSize); 47120b57cec5SDimitry Andric 47130b57cec5SDimitry Andric Register InL = MRI.createGenericVirtualRegister(HalfTy); 47140b57cec5SDimitry Andric Register InH = MRI.createGenericVirtualRegister(HalfTy); 47155ffd83dbSDimitry Andric MIRBuilder.buildUnmerge({InL, InH}, MI.getOperand(1)); 47160b57cec5SDimitry Andric 47170b57cec5SDimitry Andric auto AmtExcess = MIRBuilder.buildSub(ShiftAmtTy, Amt, NewBits); 47180b57cec5SDimitry Andric auto AmtLack = MIRBuilder.buildSub(ShiftAmtTy, NewBits, Amt); 47190b57cec5SDimitry Andric 47200b57cec5SDimitry Andric auto Zero = MIRBuilder.buildConstant(ShiftAmtTy, 0); 47210b57cec5SDimitry Andric auto IsShort = MIRBuilder.buildICmp(ICmpInst::ICMP_ULT, CondTy, Amt, NewBits); 47220b57cec5SDimitry Andric auto IsZero = MIRBuilder.buildICmp(ICmpInst::ICMP_EQ, CondTy, Amt, Zero); 47230b57cec5SDimitry Andric 47240b57cec5SDimitry Andric Register ResultRegs[2]; 47250b57cec5SDimitry Andric switch (MI.getOpcode()) { 47260b57cec5SDimitry Andric case TargetOpcode::G_SHL: { 47270b57cec5SDimitry Andric // Short: ShAmt < NewBitSize 47288bcb0991SDimitry Andric auto LoS = MIRBuilder.buildShl(HalfTy, InL, Amt); 47290b57cec5SDimitry Andric 47308bcb0991SDimitry Andric auto LoOr = MIRBuilder.buildLShr(HalfTy, InL, AmtLack); 47318bcb0991SDimitry Andric auto HiOr = MIRBuilder.buildShl(HalfTy, InH, Amt); 47328bcb0991SDimitry Andric auto HiS = MIRBuilder.buildOr(HalfTy, LoOr, HiOr); 47330b57cec5SDimitry Andric 47340b57cec5SDimitry Andric // Long: ShAmt >= NewBitSize 47350b57cec5SDimitry Andric auto LoL = MIRBuilder.buildConstant(HalfTy, 0); // Lo part is zero. 47360b57cec5SDimitry Andric auto HiL = MIRBuilder.buildShl(HalfTy, InL, AmtExcess); // Hi from Lo part. 47370b57cec5SDimitry Andric 47380b57cec5SDimitry Andric auto Lo = MIRBuilder.buildSelect(HalfTy, IsShort, LoS, LoL); 47390b57cec5SDimitry Andric auto Hi = MIRBuilder.buildSelect( 47400b57cec5SDimitry Andric HalfTy, IsZero, InH, MIRBuilder.buildSelect(HalfTy, IsShort, HiS, HiL)); 47410b57cec5SDimitry Andric 47420b57cec5SDimitry Andric ResultRegs[0] = Lo.getReg(0); 47430b57cec5SDimitry Andric ResultRegs[1] = Hi.getReg(0); 47440b57cec5SDimitry Andric break; 47450b57cec5SDimitry Andric } 47468bcb0991SDimitry Andric case TargetOpcode::G_LSHR: 47470b57cec5SDimitry Andric case TargetOpcode::G_ASHR: { 47480b57cec5SDimitry Andric // Short: ShAmt < NewBitSize 47498bcb0991SDimitry Andric auto HiS = MIRBuilder.buildInstr(MI.getOpcode(), {HalfTy}, {InH, Amt}); 47500b57cec5SDimitry Andric 47518bcb0991SDimitry Andric auto LoOr = MIRBuilder.buildLShr(HalfTy, InL, Amt); 47528bcb0991SDimitry Andric auto HiOr = MIRBuilder.buildShl(HalfTy, InH, AmtLack); 47538bcb0991SDimitry Andric auto LoS = MIRBuilder.buildOr(HalfTy, LoOr, HiOr); 47540b57cec5SDimitry Andric 47550b57cec5SDimitry Andric // Long: ShAmt >= NewBitSize 47568bcb0991SDimitry Andric MachineInstrBuilder HiL; 47578bcb0991SDimitry Andric if (MI.getOpcode() == TargetOpcode::G_LSHR) { 47588bcb0991SDimitry Andric HiL = MIRBuilder.buildConstant(HalfTy, 0); // Hi part is zero. 47598bcb0991SDimitry Andric } else { 47608bcb0991SDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(ShiftAmtTy, NewBitSize - 1); 47618bcb0991SDimitry Andric HiL = MIRBuilder.buildAShr(HalfTy, InH, ShiftAmt); // Sign of Hi part. 47628bcb0991SDimitry Andric } 47638bcb0991SDimitry Andric auto LoL = MIRBuilder.buildInstr(MI.getOpcode(), {HalfTy}, 47648bcb0991SDimitry Andric {InH, AmtExcess}); // Lo from Hi part. 47650b57cec5SDimitry Andric 47660b57cec5SDimitry Andric auto Lo = MIRBuilder.buildSelect( 47670b57cec5SDimitry Andric HalfTy, IsZero, InL, MIRBuilder.buildSelect(HalfTy, IsShort, LoS, LoL)); 47680b57cec5SDimitry Andric 47690b57cec5SDimitry Andric auto Hi = MIRBuilder.buildSelect(HalfTy, IsShort, HiS, HiL); 47700b57cec5SDimitry Andric 47710b57cec5SDimitry Andric ResultRegs[0] = Lo.getReg(0); 47720b57cec5SDimitry Andric ResultRegs[1] = Hi.getReg(0); 47730b57cec5SDimitry Andric break; 47740b57cec5SDimitry Andric } 47750b57cec5SDimitry Andric default: 47760b57cec5SDimitry Andric llvm_unreachable("not a shift"); 47770b57cec5SDimitry Andric } 47780b57cec5SDimitry Andric 4779*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(DstReg, ResultRegs); 47800b57cec5SDimitry Andric MI.eraseFromParent(); 47810b57cec5SDimitry Andric return Legalized; 47820b57cec5SDimitry Andric } 47830b57cec5SDimitry Andric 47840b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 47850b57cec5SDimitry Andric LegalizerHelper::moreElementsVectorPhi(MachineInstr &MI, unsigned TypeIdx, 47860b57cec5SDimitry Andric LLT MoreTy) { 47870b57cec5SDimitry Andric assert(TypeIdx == 0 && "Expecting only Idx 0"); 47880b57cec5SDimitry Andric 47890b57cec5SDimitry Andric Observer.changingInstr(MI); 47900b57cec5SDimitry Andric for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) { 47910b57cec5SDimitry Andric MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB(); 47920b57cec5SDimitry Andric MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator()); 47930b57cec5SDimitry Andric moreElementsVectorSrc(MI, MoreTy, I); 47940b57cec5SDimitry Andric } 47950b57cec5SDimitry Andric 47960b57cec5SDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 47970b57cec5SDimitry Andric MIRBuilder.setInsertPt(MBB, --MBB.getFirstNonPHI()); 47980b57cec5SDimitry Andric moreElementsVectorDst(MI, MoreTy, 0); 47990b57cec5SDimitry Andric Observer.changedInstr(MI); 48000b57cec5SDimitry Andric return Legalized; 48010b57cec5SDimitry Andric } 48020b57cec5SDimitry Andric 48030b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 48040b57cec5SDimitry Andric LegalizerHelper::moreElementsVector(MachineInstr &MI, unsigned TypeIdx, 48050b57cec5SDimitry Andric LLT MoreTy) { 48060b57cec5SDimitry Andric unsigned Opc = MI.getOpcode(); 48070b57cec5SDimitry Andric switch (Opc) { 48088bcb0991SDimitry Andric case TargetOpcode::G_IMPLICIT_DEF: 48098bcb0991SDimitry Andric case TargetOpcode::G_LOAD: { 48108bcb0991SDimitry Andric if (TypeIdx != 0) 48118bcb0991SDimitry Andric return UnableToLegalize; 48120b57cec5SDimitry Andric Observer.changingInstr(MI); 48130b57cec5SDimitry Andric moreElementsVectorDst(MI, MoreTy, 0); 48140b57cec5SDimitry Andric Observer.changedInstr(MI); 48150b57cec5SDimitry Andric return Legalized; 48160b57cec5SDimitry Andric } 48178bcb0991SDimitry Andric case TargetOpcode::G_STORE: 48188bcb0991SDimitry Andric if (TypeIdx != 0) 48198bcb0991SDimitry Andric return UnableToLegalize; 48208bcb0991SDimitry Andric Observer.changingInstr(MI); 48218bcb0991SDimitry Andric moreElementsVectorSrc(MI, MoreTy, 0); 48228bcb0991SDimitry Andric Observer.changedInstr(MI); 48238bcb0991SDimitry Andric return Legalized; 48240b57cec5SDimitry Andric case TargetOpcode::G_AND: 48250b57cec5SDimitry Andric case TargetOpcode::G_OR: 48260b57cec5SDimitry Andric case TargetOpcode::G_XOR: 48270eae32dcSDimitry Andric case TargetOpcode::G_ADD: 48280eae32dcSDimitry Andric case TargetOpcode::G_SUB: 48290eae32dcSDimitry Andric case TargetOpcode::G_MUL: 48300eae32dcSDimitry Andric case TargetOpcode::G_FADD: 48310eae32dcSDimitry Andric case TargetOpcode::G_FMUL: 48320eae32dcSDimitry Andric case TargetOpcode::G_UADDSAT: 48330eae32dcSDimitry Andric case TargetOpcode::G_USUBSAT: 48340eae32dcSDimitry Andric case TargetOpcode::G_SADDSAT: 48350eae32dcSDimitry Andric case TargetOpcode::G_SSUBSAT: 48360b57cec5SDimitry Andric case TargetOpcode::G_SMIN: 48370b57cec5SDimitry Andric case TargetOpcode::G_SMAX: 48380b57cec5SDimitry Andric case TargetOpcode::G_UMIN: 4839480093f4SDimitry Andric case TargetOpcode::G_UMAX: 4840480093f4SDimitry Andric case TargetOpcode::G_FMINNUM: 4841480093f4SDimitry Andric case TargetOpcode::G_FMAXNUM: 4842480093f4SDimitry Andric case TargetOpcode::G_FMINNUM_IEEE: 4843480093f4SDimitry Andric case TargetOpcode::G_FMAXNUM_IEEE: 4844480093f4SDimitry Andric case TargetOpcode::G_FMINIMUM: 4845*bdd1243dSDimitry Andric case TargetOpcode::G_FMAXIMUM: 4846*bdd1243dSDimitry Andric case TargetOpcode::G_STRICT_FADD: 4847*bdd1243dSDimitry Andric case TargetOpcode::G_STRICT_FSUB: 4848*bdd1243dSDimitry Andric case TargetOpcode::G_STRICT_FMUL: { 48490b57cec5SDimitry Andric Observer.changingInstr(MI); 48500b57cec5SDimitry Andric moreElementsVectorSrc(MI, MoreTy, 1); 48510b57cec5SDimitry Andric moreElementsVectorSrc(MI, MoreTy, 2); 48520b57cec5SDimitry Andric moreElementsVectorDst(MI, MoreTy, 0); 48530b57cec5SDimitry Andric Observer.changedInstr(MI); 48540b57cec5SDimitry Andric return Legalized; 48550b57cec5SDimitry Andric } 48560eae32dcSDimitry Andric case TargetOpcode::G_FMA: 4857*bdd1243dSDimitry Andric case TargetOpcode::G_STRICT_FMA: 48580eae32dcSDimitry Andric case TargetOpcode::G_FSHR: 48590eae32dcSDimitry Andric case TargetOpcode::G_FSHL: { 48600eae32dcSDimitry Andric Observer.changingInstr(MI); 48610eae32dcSDimitry Andric moreElementsVectorSrc(MI, MoreTy, 1); 48620eae32dcSDimitry Andric moreElementsVectorSrc(MI, MoreTy, 2); 48630eae32dcSDimitry Andric moreElementsVectorSrc(MI, MoreTy, 3); 48640eae32dcSDimitry Andric moreElementsVectorDst(MI, MoreTy, 0); 48650eae32dcSDimitry Andric Observer.changedInstr(MI); 48660eae32dcSDimitry Andric return Legalized; 48670eae32dcSDimitry Andric } 48680b57cec5SDimitry Andric case TargetOpcode::G_EXTRACT: 48690b57cec5SDimitry Andric if (TypeIdx != 1) 48700b57cec5SDimitry Andric return UnableToLegalize; 48710b57cec5SDimitry Andric Observer.changingInstr(MI); 48720b57cec5SDimitry Andric moreElementsVectorSrc(MI, MoreTy, 1); 48730b57cec5SDimitry Andric Observer.changedInstr(MI); 48740b57cec5SDimitry Andric return Legalized; 48750b57cec5SDimitry Andric case TargetOpcode::G_INSERT: 48765ffd83dbSDimitry Andric case TargetOpcode::G_FREEZE: 48770eae32dcSDimitry Andric case TargetOpcode::G_FNEG: 48780eae32dcSDimitry Andric case TargetOpcode::G_FABS: 48790eae32dcSDimitry Andric case TargetOpcode::G_BSWAP: 48800eae32dcSDimitry Andric case TargetOpcode::G_FCANONICALIZE: 48810eae32dcSDimitry Andric case TargetOpcode::G_SEXT_INREG: 48820b57cec5SDimitry Andric if (TypeIdx != 0) 48830b57cec5SDimitry Andric return UnableToLegalize; 48840b57cec5SDimitry Andric Observer.changingInstr(MI); 48850b57cec5SDimitry Andric moreElementsVectorSrc(MI, MoreTy, 1); 48860b57cec5SDimitry Andric moreElementsVectorDst(MI, MoreTy, 0); 48870b57cec5SDimitry Andric Observer.changedInstr(MI); 48880b57cec5SDimitry Andric return Legalized; 488981ad6265SDimitry Andric case TargetOpcode::G_SELECT: { 489081ad6265SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 489181ad6265SDimitry Andric Register CondReg = MI.getOperand(1).getReg(); 489281ad6265SDimitry Andric LLT DstTy = MRI.getType(DstReg); 489381ad6265SDimitry Andric LLT CondTy = MRI.getType(CondReg); 489481ad6265SDimitry Andric if (TypeIdx == 1) { 489581ad6265SDimitry Andric if (!CondTy.isScalar() || 489681ad6265SDimitry Andric DstTy.getElementCount() != MoreTy.getElementCount()) 48970b57cec5SDimitry Andric return UnableToLegalize; 489881ad6265SDimitry Andric 489981ad6265SDimitry Andric // This is turning a scalar select of vectors into a vector 490081ad6265SDimitry Andric // select. Broadcast the select condition. 490181ad6265SDimitry Andric auto ShufSplat = MIRBuilder.buildShuffleSplat(MoreTy, CondReg); 490281ad6265SDimitry Andric Observer.changingInstr(MI); 490381ad6265SDimitry Andric MI.getOperand(1).setReg(ShufSplat.getReg(0)); 490481ad6265SDimitry Andric Observer.changedInstr(MI); 490581ad6265SDimitry Andric return Legalized; 490681ad6265SDimitry Andric } 490781ad6265SDimitry Andric 490881ad6265SDimitry Andric if (CondTy.isVector()) 49090b57cec5SDimitry Andric return UnableToLegalize; 49100b57cec5SDimitry Andric 49110b57cec5SDimitry Andric Observer.changingInstr(MI); 49120b57cec5SDimitry Andric moreElementsVectorSrc(MI, MoreTy, 2); 49130b57cec5SDimitry Andric moreElementsVectorSrc(MI, MoreTy, 3); 49140b57cec5SDimitry Andric moreElementsVectorDst(MI, MoreTy, 0); 49150b57cec5SDimitry Andric Observer.changedInstr(MI); 49160b57cec5SDimitry Andric return Legalized; 491781ad6265SDimitry Andric } 49180eae32dcSDimitry Andric case TargetOpcode::G_UNMERGE_VALUES: 49198bcb0991SDimitry Andric return UnableToLegalize; 49200b57cec5SDimitry Andric case TargetOpcode::G_PHI: 49210b57cec5SDimitry Andric return moreElementsVectorPhi(MI, TypeIdx, MoreTy); 4922fe6060f1SDimitry Andric case TargetOpcode::G_SHUFFLE_VECTOR: 4923fe6060f1SDimitry Andric return moreElementsVectorShuffle(MI, TypeIdx, MoreTy); 49240eae32dcSDimitry Andric case TargetOpcode::G_BUILD_VECTOR: { 49250eae32dcSDimitry Andric SmallVector<SrcOp, 8> Elts; 49260eae32dcSDimitry Andric for (auto Op : MI.uses()) { 49270eae32dcSDimitry Andric Elts.push_back(Op.getReg()); 49280eae32dcSDimitry Andric } 49290eae32dcSDimitry Andric 49300eae32dcSDimitry Andric for (unsigned i = Elts.size(); i < MoreTy.getNumElements(); ++i) { 49310eae32dcSDimitry Andric Elts.push_back(MIRBuilder.buildUndef(MoreTy.getScalarType())); 49320eae32dcSDimitry Andric } 49330eae32dcSDimitry Andric 49340eae32dcSDimitry Andric MIRBuilder.buildDeleteTrailingVectorElements( 49350eae32dcSDimitry Andric MI.getOperand(0).getReg(), MIRBuilder.buildInstr(Opc, {MoreTy}, Elts)); 49360eae32dcSDimitry Andric MI.eraseFromParent(); 49370eae32dcSDimitry Andric return Legalized; 49380eae32dcSDimitry Andric } 49390eae32dcSDimitry Andric case TargetOpcode::G_TRUNC: { 49400eae32dcSDimitry Andric Observer.changingInstr(MI); 49410eae32dcSDimitry Andric moreElementsVectorSrc(MI, MoreTy, 1); 49420eae32dcSDimitry Andric moreElementsVectorDst(MI, MoreTy, 0); 49430eae32dcSDimitry Andric Observer.changedInstr(MI); 49440eae32dcSDimitry Andric return Legalized; 49450eae32dcSDimitry Andric } 49460b57cec5SDimitry Andric default: 49470b57cec5SDimitry Andric return UnableToLegalize; 49480b57cec5SDimitry Andric } 49490b57cec5SDimitry Andric } 49500b57cec5SDimitry Andric 4951*bdd1243dSDimitry Andric /// Expand source vectors to the size of destination vector. 4952*bdd1243dSDimitry Andric static LegalizerHelper::LegalizeResult 4953*bdd1243dSDimitry Andric equalizeVectorShuffleLengths(MachineInstr &MI, MachineIRBuilder &MIRBuilder) { 4954*bdd1243dSDimitry Andric MachineRegisterInfo &MRI = *MIRBuilder.getMRI(); 4955*bdd1243dSDimitry Andric 4956*bdd1243dSDimitry Andric LLT DstTy = MRI.getType(MI.getOperand(0).getReg()); 4957*bdd1243dSDimitry Andric LLT SrcTy = MRI.getType(MI.getOperand(1).getReg()); 4958*bdd1243dSDimitry Andric ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask(); 4959*bdd1243dSDimitry Andric unsigned MaskNumElts = Mask.size(); 4960*bdd1243dSDimitry Andric unsigned SrcNumElts = SrcTy.getNumElements(); 4961*bdd1243dSDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 4962*bdd1243dSDimitry Andric LLT DestEltTy = DstTy.getElementType(); 4963*bdd1243dSDimitry Andric 4964*bdd1243dSDimitry Andric // TODO: Normalize the shuffle vector since mask and vector length don't 4965*bdd1243dSDimitry Andric // match. 4966*bdd1243dSDimitry Andric if (MaskNumElts <= SrcNumElts) { 4967*bdd1243dSDimitry Andric return LegalizerHelper::LegalizeResult::UnableToLegalize; 4968*bdd1243dSDimitry Andric } 4969*bdd1243dSDimitry Andric 4970*bdd1243dSDimitry Andric unsigned PaddedMaskNumElts = alignTo(MaskNumElts, SrcNumElts); 4971*bdd1243dSDimitry Andric unsigned NumConcat = PaddedMaskNumElts / SrcNumElts; 4972*bdd1243dSDimitry Andric LLT PaddedTy = LLT::fixed_vector(PaddedMaskNumElts, DestEltTy); 4973*bdd1243dSDimitry Andric 4974*bdd1243dSDimitry Andric // Create new source vectors by concatenating the initial 4975*bdd1243dSDimitry Andric // source vectors with undefined vectors of the same size. 4976*bdd1243dSDimitry Andric auto Undef = MIRBuilder.buildUndef(SrcTy); 4977*bdd1243dSDimitry Andric SmallVector<Register, 8> MOps1(NumConcat, Undef.getReg(0)); 4978*bdd1243dSDimitry Andric SmallVector<Register, 8> MOps2(NumConcat, Undef.getReg(0)); 4979*bdd1243dSDimitry Andric MOps1[0] = MI.getOperand(1).getReg(); 4980*bdd1243dSDimitry Andric MOps2[0] = MI.getOperand(2).getReg(); 4981*bdd1243dSDimitry Andric 4982*bdd1243dSDimitry Andric auto Src1 = MIRBuilder.buildConcatVectors(PaddedTy, MOps1); 4983*bdd1243dSDimitry Andric auto Src2 = MIRBuilder.buildConcatVectors(PaddedTy, MOps2); 4984*bdd1243dSDimitry Andric 4985*bdd1243dSDimitry Andric // Readjust mask for new input vector length. 4986*bdd1243dSDimitry Andric SmallVector<int, 8> MappedOps(PaddedMaskNumElts, -1); 4987*bdd1243dSDimitry Andric for (unsigned I = 0; I != MaskNumElts; ++I) { 4988*bdd1243dSDimitry Andric int Idx = Mask[I]; 4989*bdd1243dSDimitry Andric if (Idx >= static_cast<int>(SrcNumElts)) 4990*bdd1243dSDimitry Andric Idx += PaddedMaskNumElts - SrcNumElts; 4991*bdd1243dSDimitry Andric MappedOps[I] = Idx; 4992*bdd1243dSDimitry Andric } 4993*bdd1243dSDimitry Andric 4994*bdd1243dSDimitry Andric // If we got more elements than required, extract subvector. 4995*bdd1243dSDimitry Andric if (MaskNumElts != PaddedMaskNumElts) { 4996*bdd1243dSDimitry Andric auto Shuffle = 4997*bdd1243dSDimitry Andric MIRBuilder.buildShuffleVector(PaddedTy, Src1, Src2, MappedOps); 4998*bdd1243dSDimitry Andric 4999*bdd1243dSDimitry Andric SmallVector<Register, 16> Elts(MaskNumElts); 5000*bdd1243dSDimitry Andric for (unsigned I = 0; I < MaskNumElts; ++I) { 5001*bdd1243dSDimitry Andric Elts[I] = 5002*bdd1243dSDimitry Andric MIRBuilder.buildExtractVectorElementConstant(DestEltTy, Shuffle, I) 5003*bdd1243dSDimitry Andric .getReg(0); 5004*bdd1243dSDimitry Andric } 5005*bdd1243dSDimitry Andric MIRBuilder.buildBuildVector(DstReg, Elts); 5006*bdd1243dSDimitry Andric } else { 5007*bdd1243dSDimitry Andric MIRBuilder.buildShuffleVector(DstReg, Src1, Src2, MappedOps); 5008*bdd1243dSDimitry Andric } 5009*bdd1243dSDimitry Andric 5010*bdd1243dSDimitry Andric MI.eraseFromParent(); 5011*bdd1243dSDimitry Andric return LegalizerHelper::LegalizeResult::Legalized; 5012*bdd1243dSDimitry Andric } 5013*bdd1243dSDimitry Andric 5014fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult 5015fe6060f1SDimitry Andric LegalizerHelper::moreElementsVectorShuffle(MachineInstr &MI, 5016fe6060f1SDimitry Andric unsigned int TypeIdx, LLT MoreTy) { 5017fe6060f1SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 5018fe6060f1SDimitry Andric Register Src1Reg = MI.getOperand(1).getReg(); 5019fe6060f1SDimitry Andric Register Src2Reg = MI.getOperand(2).getReg(); 5020fe6060f1SDimitry Andric ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask(); 5021fe6060f1SDimitry Andric LLT DstTy = MRI.getType(DstReg); 5022fe6060f1SDimitry Andric LLT Src1Ty = MRI.getType(Src1Reg); 5023fe6060f1SDimitry Andric LLT Src2Ty = MRI.getType(Src2Reg); 5024fe6060f1SDimitry Andric unsigned NumElts = DstTy.getNumElements(); 5025fe6060f1SDimitry Andric unsigned WidenNumElts = MoreTy.getNumElements(); 5026fe6060f1SDimitry Andric 5027*bdd1243dSDimitry Andric if (DstTy.isVector() && Src1Ty.isVector() && 5028*bdd1243dSDimitry Andric DstTy.getNumElements() > Src1Ty.getNumElements()) { 5029*bdd1243dSDimitry Andric return equalizeVectorShuffleLengths(MI, MIRBuilder); 5030*bdd1243dSDimitry Andric } 5031*bdd1243dSDimitry Andric 5032*bdd1243dSDimitry Andric if (TypeIdx != 0) 5033*bdd1243dSDimitry Andric return UnableToLegalize; 5034*bdd1243dSDimitry Andric 5035fe6060f1SDimitry Andric // Expect a canonicalized shuffle. 5036fe6060f1SDimitry Andric if (DstTy != Src1Ty || DstTy != Src2Ty) 5037fe6060f1SDimitry Andric return UnableToLegalize; 5038fe6060f1SDimitry Andric 5039fe6060f1SDimitry Andric moreElementsVectorSrc(MI, MoreTy, 1); 5040fe6060f1SDimitry Andric moreElementsVectorSrc(MI, MoreTy, 2); 5041fe6060f1SDimitry Andric 5042fe6060f1SDimitry Andric // Adjust mask based on new input vector length. 5043fe6060f1SDimitry Andric SmallVector<int, 16> NewMask; 5044fe6060f1SDimitry Andric for (unsigned I = 0; I != NumElts; ++I) { 5045fe6060f1SDimitry Andric int Idx = Mask[I]; 5046fe6060f1SDimitry Andric if (Idx < static_cast<int>(NumElts)) 5047fe6060f1SDimitry Andric NewMask.push_back(Idx); 5048fe6060f1SDimitry Andric else 5049fe6060f1SDimitry Andric NewMask.push_back(Idx - NumElts + WidenNumElts); 5050fe6060f1SDimitry Andric } 5051fe6060f1SDimitry Andric for (unsigned I = NumElts; I != WidenNumElts; ++I) 5052fe6060f1SDimitry Andric NewMask.push_back(-1); 5053fe6060f1SDimitry Andric moreElementsVectorDst(MI, MoreTy, 0); 5054fe6060f1SDimitry Andric MIRBuilder.setInstrAndDebugLoc(MI); 5055fe6060f1SDimitry Andric MIRBuilder.buildShuffleVector(MI.getOperand(0).getReg(), 5056fe6060f1SDimitry Andric MI.getOperand(1).getReg(), 5057fe6060f1SDimitry Andric MI.getOperand(2).getReg(), NewMask); 5058fe6060f1SDimitry Andric MI.eraseFromParent(); 5059fe6060f1SDimitry Andric return Legalized; 5060fe6060f1SDimitry Andric } 5061fe6060f1SDimitry Andric 50620b57cec5SDimitry Andric void LegalizerHelper::multiplyRegisters(SmallVectorImpl<Register> &DstRegs, 50630b57cec5SDimitry Andric ArrayRef<Register> Src1Regs, 50640b57cec5SDimitry Andric ArrayRef<Register> Src2Regs, 50650b57cec5SDimitry Andric LLT NarrowTy) { 50660b57cec5SDimitry Andric MachineIRBuilder &B = MIRBuilder; 50670b57cec5SDimitry Andric unsigned SrcParts = Src1Regs.size(); 50680b57cec5SDimitry Andric unsigned DstParts = DstRegs.size(); 50690b57cec5SDimitry Andric 50700b57cec5SDimitry Andric unsigned DstIdx = 0; // Low bits of the result. 50710b57cec5SDimitry Andric Register FactorSum = 50720b57cec5SDimitry Andric B.buildMul(NarrowTy, Src1Regs[DstIdx], Src2Regs[DstIdx]).getReg(0); 50730b57cec5SDimitry Andric DstRegs[DstIdx] = FactorSum; 50740b57cec5SDimitry Andric 50750b57cec5SDimitry Andric unsigned CarrySumPrevDstIdx; 50760b57cec5SDimitry Andric SmallVector<Register, 4> Factors; 50770b57cec5SDimitry Andric 50780b57cec5SDimitry Andric for (DstIdx = 1; DstIdx < DstParts; DstIdx++) { 50790b57cec5SDimitry Andric // Collect low parts of muls for DstIdx. 50800b57cec5SDimitry Andric for (unsigned i = DstIdx + 1 < SrcParts ? 0 : DstIdx - SrcParts + 1; 50810b57cec5SDimitry Andric i <= std::min(DstIdx, SrcParts - 1); ++i) { 50820b57cec5SDimitry Andric MachineInstrBuilder Mul = 50830b57cec5SDimitry Andric B.buildMul(NarrowTy, Src1Regs[DstIdx - i], Src2Regs[i]); 50840b57cec5SDimitry Andric Factors.push_back(Mul.getReg(0)); 50850b57cec5SDimitry Andric } 50860b57cec5SDimitry Andric // Collect high parts of muls from previous DstIdx. 50870b57cec5SDimitry Andric for (unsigned i = DstIdx < SrcParts ? 0 : DstIdx - SrcParts; 50880b57cec5SDimitry Andric i <= std::min(DstIdx - 1, SrcParts - 1); ++i) { 50890b57cec5SDimitry Andric MachineInstrBuilder Umulh = 50900b57cec5SDimitry Andric B.buildUMulH(NarrowTy, Src1Regs[DstIdx - 1 - i], Src2Regs[i]); 50910b57cec5SDimitry Andric Factors.push_back(Umulh.getReg(0)); 50920b57cec5SDimitry Andric } 5093480093f4SDimitry Andric // Add CarrySum from additions calculated for previous DstIdx. 50940b57cec5SDimitry Andric if (DstIdx != 1) { 50950b57cec5SDimitry Andric Factors.push_back(CarrySumPrevDstIdx); 50960b57cec5SDimitry Andric } 50970b57cec5SDimitry Andric 50980b57cec5SDimitry Andric Register CarrySum; 50990b57cec5SDimitry Andric // Add all factors and accumulate all carries into CarrySum. 51000b57cec5SDimitry Andric if (DstIdx != DstParts - 1) { 51010b57cec5SDimitry Andric MachineInstrBuilder Uaddo = 51020b57cec5SDimitry Andric B.buildUAddo(NarrowTy, LLT::scalar(1), Factors[0], Factors[1]); 51030b57cec5SDimitry Andric FactorSum = Uaddo.getReg(0); 51040b57cec5SDimitry Andric CarrySum = B.buildZExt(NarrowTy, Uaddo.getReg(1)).getReg(0); 51050b57cec5SDimitry Andric for (unsigned i = 2; i < Factors.size(); ++i) { 51060b57cec5SDimitry Andric MachineInstrBuilder Uaddo = 51070b57cec5SDimitry Andric B.buildUAddo(NarrowTy, LLT::scalar(1), FactorSum, Factors[i]); 51080b57cec5SDimitry Andric FactorSum = Uaddo.getReg(0); 51090b57cec5SDimitry Andric MachineInstrBuilder Carry = B.buildZExt(NarrowTy, Uaddo.getReg(1)); 51100b57cec5SDimitry Andric CarrySum = B.buildAdd(NarrowTy, CarrySum, Carry).getReg(0); 51110b57cec5SDimitry Andric } 51120b57cec5SDimitry Andric } else { 51130b57cec5SDimitry Andric // Since value for the next index is not calculated, neither is CarrySum. 51140b57cec5SDimitry Andric FactorSum = B.buildAdd(NarrowTy, Factors[0], Factors[1]).getReg(0); 51150b57cec5SDimitry Andric for (unsigned i = 2; i < Factors.size(); ++i) 51160b57cec5SDimitry Andric FactorSum = B.buildAdd(NarrowTy, FactorSum, Factors[i]).getReg(0); 51170b57cec5SDimitry Andric } 51180b57cec5SDimitry Andric 51190b57cec5SDimitry Andric CarrySumPrevDstIdx = CarrySum; 51200b57cec5SDimitry Andric DstRegs[DstIdx] = FactorSum; 51210b57cec5SDimitry Andric Factors.clear(); 51220b57cec5SDimitry Andric } 51230b57cec5SDimitry Andric } 51240b57cec5SDimitry Andric 51250b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 5126fe6060f1SDimitry Andric LegalizerHelper::narrowScalarAddSub(MachineInstr &MI, unsigned TypeIdx, 5127fe6060f1SDimitry Andric LLT NarrowTy) { 5128fe6060f1SDimitry Andric if (TypeIdx != 0) 5129fe6060f1SDimitry Andric return UnableToLegalize; 5130fe6060f1SDimitry Andric 5131fe6060f1SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 5132fe6060f1SDimitry Andric LLT DstType = MRI.getType(DstReg); 5133fe6060f1SDimitry Andric // FIXME: add support for vector types 5134fe6060f1SDimitry Andric if (DstType.isVector()) 5135fe6060f1SDimitry Andric return UnableToLegalize; 5136fe6060f1SDimitry Andric 5137fe6060f1SDimitry Andric unsigned Opcode = MI.getOpcode(); 5138fe6060f1SDimitry Andric unsigned OpO, OpE, OpF; 5139fe6060f1SDimitry Andric switch (Opcode) { 5140fe6060f1SDimitry Andric case TargetOpcode::G_SADDO: 5141fe6060f1SDimitry Andric case TargetOpcode::G_SADDE: 5142fe6060f1SDimitry Andric case TargetOpcode::G_UADDO: 5143fe6060f1SDimitry Andric case TargetOpcode::G_UADDE: 5144fe6060f1SDimitry Andric case TargetOpcode::G_ADD: 5145fe6060f1SDimitry Andric OpO = TargetOpcode::G_UADDO; 5146fe6060f1SDimitry Andric OpE = TargetOpcode::G_UADDE; 5147fe6060f1SDimitry Andric OpF = TargetOpcode::G_UADDE; 5148fe6060f1SDimitry Andric if (Opcode == TargetOpcode::G_SADDO || Opcode == TargetOpcode::G_SADDE) 5149fe6060f1SDimitry Andric OpF = TargetOpcode::G_SADDE; 5150fe6060f1SDimitry Andric break; 5151fe6060f1SDimitry Andric case TargetOpcode::G_SSUBO: 5152fe6060f1SDimitry Andric case TargetOpcode::G_SSUBE: 5153fe6060f1SDimitry Andric case TargetOpcode::G_USUBO: 5154fe6060f1SDimitry Andric case TargetOpcode::G_USUBE: 5155fe6060f1SDimitry Andric case TargetOpcode::G_SUB: 5156fe6060f1SDimitry Andric OpO = TargetOpcode::G_USUBO; 5157fe6060f1SDimitry Andric OpE = TargetOpcode::G_USUBE; 5158fe6060f1SDimitry Andric OpF = TargetOpcode::G_USUBE; 5159fe6060f1SDimitry Andric if (Opcode == TargetOpcode::G_SSUBO || Opcode == TargetOpcode::G_SSUBE) 5160fe6060f1SDimitry Andric OpF = TargetOpcode::G_SSUBE; 5161fe6060f1SDimitry Andric break; 5162fe6060f1SDimitry Andric default: 5163fe6060f1SDimitry Andric llvm_unreachable("Unexpected add/sub opcode!"); 5164fe6060f1SDimitry Andric } 5165fe6060f1SDimitry Andric 5166fe6060f1SDimitry Andric // 1 for a plain add/sub, 2 if this is an operation with a carry-out. 5167fe6060f1SDimitry Andric unsigned NumDefs = MI.getNumExplicitDefs(); 5168fe6060f1SDimitry Andric Register Src1 = MI.getOperand(NumDefs).getReg(); 5169fe6060f1SDimitry Andric Register Src2 = MI.getOperand(NumDefs + 1).getReg(); 5170fe6060f1SDimitry Andric Register CarryDst, CarryIn; 5171fe6060f1SDimitry Andric if (NumDefs == 2) 5172fe6060f1SDimitry Andric CarryDst = MI.getOperand(1).getReg(); 5173fe6060f1SDimitry Andric if (MI.getNumOperands() == NumDefs + 3) 5174fe6060f1SDimitry Andric CarryIn = MI.getOperand(NumDefs + 2).getReg(); 5175fe6060f1SDimitry Andric 5176fe6060f1SDimitry Andric LLT RegTy = MRI.getType(MI.getOperand(0).getReg()); 5177fe6060f1SDimitry Andric LLT LeftoverTy, DummyTy; 5178fe6060f1SDimitry Andric SmallVector<Register, 2> Src1Regs, Src2Regs, Src1Left, Src2Left, DstRegs; 5179fe6060f1SDimitry Andric extractParts(Src1, RegTy, NarrowTy, LeftoverTy, Src1Regs, Src1Left); 5180fe6060f1SDimitry Andric extractParts(Src2, RegTy, NarrowTy, DummyTy, Src2Regs, Src2Left); 5181fe6060f1SDimitry Andric 5182fe6060f1SDimitry Andric int NarrowParts = Src1Regs.size(); 5183fe6060f1SDimitry Andric for (int I = 0, E = Src1Left.size(); I != E; ++I) { 5184fe6060f1SDimitry Andric Src1Regs.push_back(Src1Left[I]); 5185fe6060f1SDimitry Andric Src2Regs.push_back(Src2Left[I]); 5186fe6060f1SDimitry Andric } 5187fe6060f1SDimitry Andric DstRegs.reserve(Src1Regs.size()); 5188fe6060f1SDimitry Andric 5189fe6060f1SDimitry Andric for (int i = 0, e = Src1Regs.size(); i != e; ++i) { 5190fe6060f1SDimitry Andric Register DstReg = 5191fe6060f1SDimitry Andric MRI.createGenericVirtualRegister(MRI.getType(Src1Regs[i])); 5192fe6060f1SDimitry Andric Register CarryOut = MRI.createGenericVirtualRegister(LLT::scalar(1)); 5193fe6060f1SDimitry Andric // Forward the final carry-out to the destination register 5194fe6060f1SDimitry Andric if (i == e - 1 && CarryDst) 5195fe6060f1SDimitry Andric CarryOut = CarryDst; 5196fe6060f1SDimitry Andric 5197fe6060f1SDimitry Andric if (!CarryIn) { 5198fe6060f1SDimitry Andric MIRBuilder.buildInstr(OpO, {DstReg, CarryOut}, 5199fe6060f1SDimitry Andric {Src1Regs[i], Src2Regs[i]}); 5200fe6060f1SDimitry Andric } else if (i == e - 1) { 5201fe6060f1SDimitry Andric MIRBuilder.buildInstr(OpF, {DstReg, CarryOut}, 5202fe6060f1SDimitry Andric {Src1Regs[i], Src2Regs[i], CarryIn}); 5203fe6060f1SDimitry Andric } else { 5204fe6060f1SDimitry Andric MIRBuilder.buildInstr(OpE, {DstReg, CarryOut}, 5205fe6060f1SDimitry Andric {Src1Regs[i], Src2Regs[i], CarryIn}); 5206fe6060f1SDimitry Andric } 5207fe6060f1SDimitry Andric 5208fe6060f1SDimitry Andric DstRegs.push_back(DstReg); 5209fe6060f1SDimitry Andric CarryIn = CarryOut; 5210fe6060f1SDimitry Andric } 5211fe6060f1SDimitry Andric insertParts(MI.getOperand(0).getReg(), RegTy, NarrowTy, 5212*bdd1243dSDimitry Andric ArrayRef(DstRegs).take_front(NarrowParts), LeftoverTy, 5213*bdd1243dSDimitry Andric ArrayRef(DstRegs).drop_front(NarrowParts)); 5214fe6060f1SDimitry Andric 5215fe6060f1SDimitry Andric MI.eraseFromParent(); 5216fe6060f1SDimitry Andric return Legalized; 5217fe6060f1SDimitry Andric } 5218fe6060f1SDimitry Andric 5219fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult 52200b57cec5SDimitry Andric LegalizerHelper::narrowScalarMul(MachineInstr &MI, LLT NarrowTy) { 52210b57cec5SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 52220b57cec5SDimitry Andric Register Src1 = MI.getOperand(1).getReg(); 52230b57cec5SDimitry Andric Register Src2 = MI.getOperand(2).getReg(); 52240b57cec5SDimitry Andric 52250b57cec5SDimitry Andric LLT Ty = MRI.getType(DstReg); 52260b57cec5SDimitry Andric if (Ty.isVector()) 52270b57cec5SDimitry Andric return UnableToLegalize; 52280b57cec5SDimitry Andric 5229349cc55cSDimitry Andric unsigned Size = Ty.getSizeInBits(); 52300b57cec5SDimitry Andric unsigned NarrowSize = NarrowTy.getSizeInBits(); 5231349cc55cSDimitry Andric if (Size % NarrowSize != 0) 52320b57cec5SDimitry Andric return UnableToLegalize; 52330b57cec5SDimitry Andric 5234349cc55cSDimitry Andric unsigned NumParts = Size / NarrowSize; 52350b57cec5SDimitry Andric bool IsMulHigh = MI.getOpcode() == TargetOpcode::G_UMULH; 5236349cc55cSDimitry Andric unsigned DstTmpParts = NumParts * (IsMulHigh ? 2 : 1); 52370b57cec5SDimitry Andric 52385ffd83dbSDimitry Andric SmallVector<Register, 2> Src1Parts, Src2Parts; 52395ffd83dbSDimitry Andric SmallVector<Register, 2> DstTmpRegs(DstTmpParts); 5240349cc55cSDimitry Andric extractParts(Src1, NarrowTy, NumParts, Src1Parts); 5241349cc55cSDimitry Andric extractParts(Src2, NarrowTy, NumParts, Src2Parts); 52420b57cec5SDimitry Andric multiplyRegisters(DstTmpRegs, Src1Parts, Src2Parts, NarrowTy); 52430b57cec5SDimitry Andric 52440b57cec5SDimitry Andric // Take only high half of registers if this is high mul. 5245349cc55cSDimitry Andric ArrayRef<Register> DstRegs(&DstTmpRegs[DstTmpParts - NumParts], NumParts); 5246*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(DstReg, DstRegs); 52470b57cec5SDimitry Andric MI.eraseFromParent(); 52480b57cec5SDimitry Andric return Legalized; 52490b57cec5SDimitry Andric } 52500b57cec5SDimitry Andric 52510b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 525223408297SDimitry Andric LegalizerHelper::narrowScalarFPTOI(MachineInstr &MI, unsigned TypeIdx, 525323408297SDimitry Andric LLT NarrowTy) { 525423408297SDimitry Andric if (TypeIdx != 0) 525523408297SDimitry Andric return UnableToLegalize; 525623408297SDimitry Andric 525723408297SDimitry Andric bool IsSigned = MI.getOpcode() == TargetOpcode::G_FPTOSI; 525823408297SDimitry Andric 525923408297SDimitry Andric Register Src = MI.getOperand(1).getReg(); 526023408297SDimitry Andric LLT SrcTy = MRI.getType(Src); 526123408297SDimitry Andric 526223408297SDimitry Andric // If all finite floats fit into the narrowed integer type, we can just swap 526323408297SDimitry Andric // out the result type. This is practically only useful for conversions from 526423408297SDimitry Andric // half to at least 16-bits, so just handle the one case. 526523408297SDimitry Andric if (SrcTy.getScalarType() != LLT::scalar(16) || 5266fe6060f1SDimitry Andric NarrowTy.getScalarSizeInBits() < (IsSigned ? 17u : 16u)) 526723408297SDimitry Andric return UnableToLegalize; 526823408297SDimitry Andric 526923408297SDimitry Andric Observer.changingInstr(MI); 527023408297SDimitry Andric narrowScalarDst(MI, NarrowTy, 0, 527123408297SDimitry Andric IsSigned ? TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT); 527223408297SDimitry Andric Observer.changedInstr(MI); 527323408297SDimitry Andric return Legalized; 527423408297SDimitry Andric } 527523408297SDimitry Andric 527623408297SDimitry Andric LegalizerHelper::LegalizeResult 52770b57cec5SDimitry Andric LegalizerHelper::narrowScalarExtract(MachineInstr &MI, unsigned TypeIdx, 52780b57cec5SDimitry Andric LLT NarrowTy) { 52790b57cec5SDimitry Andric if (TypeIdx != 1) 52800b57cec5SDimitry Andric return UnableToLegalize; 52810b57cec5SDimitry Andric 52820b57cec5SDimitry Andric uint64_t NarrowSize = NarrowTy.getSizeInBits(); 52830b57cec5SDimitry Andric 52840b57cec5SDimitry Andric int64_t SizeOp1 = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits(); 52850b57cec5SDimitry Andric // FIXME: add support for when SizeOp1 isn't an exact multiple of 52860b57cec5SDimitry Andric // NarrowSize. 52870b57cec5SDimitry Andric if (SizeOp1 % NarrowSize != 0) 52880b57cec5SDimitry Andric return UnableToLegalize; 52890b57cec5SDimitry Andric int NumParts = SizeOp1 / NarrowSize; 52900b57cec5SDimitry Andric 52910b57cec5SDimitry Andric SmallVector<Register, 2> SrcRegs, DstRegs; 52920b57cec5SDimitry Andric SmallVector<uint64_t, 2> Indexes; 52930b57cec5SDimitry Andric extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs); 52940b57cec5SDimitry Andric 52950b57cec5SDimitry Andric Register OpReg = MI.getOperand(0).getReg(); 52960b57cec5SDimitry Andric uint64_t OpStart = MI.getOperand(2).getImm(); 52970b57cec5SDimitry Andric uint64_t OpSize = MRI.getType(OpReg).getSizeInBits(); 52980b57cec5SDimitry Andric for (int i = 0; i < NumParts; ++i) { 52990b57cec5SDimitry Andric unsigned SrcStart = i * NarrowSize; 53000b57cec5SDimitry Andric 53010b57cec5SDimitry Andric if (SrcStart + NarrowSize <= OpStart || SrcStart >= OpStart + OpSize) { 53020b57cec5SDimitry Andric // No part of the extract uses this subregister, ignore it. 53030b57cec5SDimitry Andric continue; 53040b57cec5SDimitry Andric } else if (SrcStart == OpStart && NarrowTy == MRI.getType(OpReg)) { 53050b57cec5SDimitry Andric // The entire subregister is extracted, forward the value. 53060b57cec5SDimitry Andric DstRegs.push_back(SrcRegs[i]); 53070b57cec5SDimitry Andric continue; 53080b57cec5SDimitry Andric } 53090b57cec5SDimitry Andric 53100b57cec5SDimitry Andric // OpSegStart is where this destination segment would start in OpReg if it 53110b57cec5SDimitry Andric // extended infinitely in both directions. 53120b57cec5SDimitry Andric int64_t ExtractOffset; 53130b57cec5SDimitry Andric uint64_t SegSize; 53140b57cec5SDimitry Andric if (OpStart < SrcStart) { 53150b57cec5SDimitry Andric ExtractOffset = 0; 53160b57cec5SDimitry Andric SegSize = std::min(NarrowSize, OpStart + OpSize - SrcStart); 53170b57cec5SDimitry Andric } else { 53180b57cec5SDimitry Andric ExtractOffset = OpStart - SrcStart; 53190b57cec5SDimitry Andric SegSize = std::min(SrcStart + NarrowSize - OpStart, OpSize); 53200b57cec5SDimitry Andric } 53210b57cec5SDimitry Andric 53220b57cec5SDimitry Andric Register SegReg = SrcRegs[i]; 53230b57cec5SDimitry Andric if (ExtractOffset != 0 || SegSize != NarrowSize) { 53240b57cec5SDimitry Andric // A genuine extract is needed. 53250b57cec5SDimitry Andric SegReg = MRI.createGenericVirtualRegister(LLT::scalar(SegSize)); 53260b57cec5SDimitry Andric MIRBuilder.buildExtract(SegReg, SrcRegs[i], ExtractOffset); 53270b57cec5SDimitry Andric } 53280b57cec5SDimitry Andric 53290b57cec5SDimitry Andric DstRegs.push_back(SegReg); 53300b57cec5SDimitry Andric } 53310b57cec5SDimitry Andric 53320b57cec5SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 53330b57cec5SDimitry Andric if (MRI.getType(DstReg).isVector()) 53340b57cec5SDimitry Andric MIRBuilder.buildBuildVector(DstReg, DstRegs); 53355ffd83dbSDimitry Andric else if (DstRegs.size() > 1) 5336*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(DstReg, DstRegs); 53375ffd83dbSDimitry Andric else 53385ffd83dbSDimitry Andric MIRBuilder.buildCopy(DstReg, DstRegs[0]); 53390b57cec5SDimitry Andric MI.eraseFromParent(); 53400b57cec5SDimitry Andric return Legalized; 53410b57cec5SDimitry Andric } 53420b57cec5SDimitry Andric 53430b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 53440b57cec5SDimitry Andric LegalizerHelper::narrowScalarInsert(MachineInstr &MI, unsigned TypeIdx, 53450b57cec5SDimitry Andric LLT NarrowTy) { 53460b57cec5SDimitry Andric // FIXME: Don't know how to handle secondary types yet. 53470b57cec5SDimitry Andric if (TypeIdx != 0) 53480b57cec5SDimitry Andric return UnableToLegalize; 53490b57cec5SDimitry Andric 5350fe6060f1SDimitry Andric SmallVector<Register, 2> SrcRegs, LeftoverRegs, DstRegs; 53510b57cec5SDimitry Andric SmallVector<uint64_t, 2> Indexes; 5352fe6060f1SDimitry Andric LLT RegTy = MRI.getType(MI.getOperand(0).getReg()); 5353fe6060f1SDimitry Andric LLT LeftoverTy; 5354fe6060f1SDimitry Andric extractParts(MI.getOperand(1).getReg(), RegTy, NarrowTy, LeftoverTy, SrcRegs, 5355fe6060f1SDimitry Andric LeftoverRegs); 53560b57cec5SDimitry Andric 5357fe6060f1SDimitry Andric for (Register Reg : LeftoverRegs) 5358fe6060f1SDimitry Andric SrcRegs.push_back(Reg); 5359fe6060f1SDimitry Andric 5360fe6060f1SDimitry Andric uint64_t NarrowSize = NarrowTy.getSizeInBits(); 53610b57cec5SDimitry Andric Register OpReg = MI.getOperand(2).getReg(); 53620b57cec5SDimitry Andric uint64_t OpStart = MI.getOperand(3).getImm(); 53630b57cec5SDimitry Andric uint64_t OpSize = MRI.getType(OpReg).getSizeInBits(); 5364fe6060f1SDimitry Andric for (int I = 0, E = SrcRegs.size(); I != E; ++I) { 5365fe6060f1SDimitry Andric unsigned DstStart = I * NarrowSize; 53660b57cec5SDimitry Andric 5367fe6060f1SDimitry Andric if (DstStart == OpStart && NarrowTy == MRI.getType(OpReg)) { 53680b57cec5SDimitry Andric // The entire subregister is defined by this insert, forward the new 53690b57cec5SDimitry Andric // value. 53700b57cec5SDimitry Andric DstRegs.push_back(OpReg); 53710b57cec5SDimitry Andric continue; 53720b57cec5SDimitry Andric } 53730b57cec5SDimitry Andric 5374fe6060f1SDimitry Andric Register SrcReg = SrcRegs[I]; 5375fe6060f1SDimitry Andric if (MRI.getType(SrcRegs[I]) == LeftoverTy) { 5376fe6060f1SDimitry Andric // The leftover reg is smaller than NarrowTy, so we need to extend it. 5377fe6060f1SDimitry Andric SrcReg = MRI.createGenericVirtualRegister(NarrowTy); 5378fe6060f1SDimitry Andric MIRBuilder.buildAnyExt(SrcReg, SrcRegs[I]); 5379fe6060f1SDimitry Andric } 5380fe6060f1SDimitry Andric 5381fe6060f1SDimitry Andric if (DstStart + NarrowSize <= OpStart || DstStart >= OpStart + OpSize) { 5382fe6060f1SDimitry Andric // No part of the insert affects this subregister, forward the original. 5383fe6060f1SDimitry Andric DstRegs.push_back(SrcReg); 5384fe6060f1SDimitry Andric continue; 5385fe6060f1SDimitry Andric } 5386fe6060f1SDimitry Andric 53870b57cec5SDimitry Andric // OpSegStart is where this destination segment would start in OpReg if it 53880b57cec5SDimitry Andric // extended infinitely in both directions. 53890b57cec5SDimitry Andric int64_t ExtractOffset, InsertOffset; 53900b57cec5SDimitry Andric uint64_t SegSize; 53910b57cec5SDimitry Andric if (OpStart < DstStart) { 53920b57cec5SDimitry Andric InsertOffset = 0; 53930b57cec5SDimitry Andric ExtractOffset = DstStart - OpStart; 53940b57cec5SDimitry Andric SegSize = std::min(NarrowSize, OpStart + OpSize - DstStart); 53950b57cec5SDimitry Andric } else { 53960b57cec5SDimitry Andric InsertOffset = OpStart - DstStart; 53970b57cec5SDimitry Andric ExtractOffset = 0; 53980b57cec5SDimitry Andric SegSize = 53990b57cec5SDimitry Andric std::min(NarrowSize - InsertOffset, OpStart + OpSize - DstStart); 54000b57cec5SDimitry Andric } 54010b57cec5SDimitry Andric 54020b57cec5SDimitry Andric Register SegReg = OpReg; 54030b57cec5SDimitry Andric if (ExtractOffset != 0 || SegSize != OpSize) { 54040b57cec5SDimitry Andric // A genuine extract is needed. 54050b57cec5SDimitry Andric SegReg = MRI.createGenericVirtualRegister(LLT::scalar(SegSize)); 54060b57cec5SDimitry Andric MIRBuilder.buildExtract(SegReg, OpReg, ExtractOffset); 54070b57cec5SDimitry Andric } 54080b57cec5SDimitry Andric 54090b57cec5SDimitry Andric Register DstReg = MRI.createGenericVirtualRegister(NarrowTy); 5410fe6060f1SDimitry Andric MIRBuilder.buildInsert(DstReg, SrcReg, SegReg, InsertOffset); 54110b57cec5SDimitry Andric DstRegs.push_back(DstReg); 54120b57cec5SDimitry Andric } 54130b57cec5SDimitry Andric 5414fe6060f1SDimitry Andric uint64_t WideSize = DstRegs.size() * NarrowSize; 54150b57cec5SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 5416fe6060f1SDimitry Andric if (WideSize > RegTy.getSizeInBits()) { 5417fe6060f1SDimitry Andric Register MergeReg = MRI.createGenericVirtualRegister(LLT::scalar(WideSize)); 5418*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(MergeReg, DstRegs); 5419fe6060f1SDimitry Andric MIRBuilder.buildTrunc(DstReg, MergeReg); 5420fe6060f1SDimitry Andric } else 5421*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(DstReg, DstRegs); 5422fe6060f1SDimitry Andric 54230b57cec5SDimitry Andric MI.eraseFromParent(); 54240b57cec5SDimitry Andric return Legalized; 54250b57cec5SDimitry Andric } 54260b57cec5SDimitry Andric 54270b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 54280b57cec5SDimitry Andric LegalizerHelper::narrowScalarBasic(MachineInstr &MI, unsigned TypeIdx, 54290b57cec5SDimitry Andric LLT NarrowTy) { 54300b57cec5SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 54310b57cec5SDimitry Andric LLT DstTy = MRI.getType(DstReg); 54320b57cec5SDimitry Andric 54330b57cec5SDimitry Andric assert(MI.getNumOperands() == 3 && TypeIdx == 0); 54340b57cec5SDimitry Andric 54350b57cec5SDimitry Andric SmallVector<Register, 4> DstRegs, DstLeftoverRegs; 54360b57cec5SDimitry Andric SmallVector<Register, 4> Src0Regs, Src0LeftoverRegs; 54370b57cec5SDimitry Andric SmallVector<Register, 4> Src1Regs, Src1LeftoverRegs; 54380b57cec5SDimitry Andric LLT LeftoverTy; 54390b57cec5SDimitry Andric if (!extractParts(MI.getOperand(1).getReg(), DstTy, NarrowTy, LeftoverTy, 54400b57cec5SDimitry Andric Src0Regs, Src0LeftoverRegs)) 54410b57cec5SDimitry Andric return UnableToLegalize; 54420b57cec5SDimitry Andric 54430b57cec5SDimitry Andric LLT Unused; 54440b57cec5SDimitry Andric if (!extractParts(MI.getOperand(2).getReg(), DstTy, NarrowTy, Unused, 54450b57cec5SDimitry Andric Src1Regs, Src1LeftoverRegs)) 54460b57cec5SDimitry Andric llvm_unreachable("inconsistent extractParts result"); 54470b57cec5SDimitry Andric 54480b57cec5SDimitry Andric for (unsigned I = 0, E = Src1Regs.size(); I != E; ++I) { 54490b57cec5SDimitry Andric auto Inst = MIRBuilder.buildInstr(MI.getOpcode(), {NarrowTy}, 54500b57cec5SDimitry Andric {Src0Regs[I], Src1Regs[I]}); 54515ffd83dbSDimitry Andric DstRegs.push_back(Inst.getReg(0)); 54520b57cec5SDimitry Andric } 54530b57cec5SDimitry Andric 54540b57cec5SDimitry Andric for (unsigned I = 0, E = Src1LeftoverRegs.size(); I != E; ++I) { 54550b57cec5SDimitry Andric auto Inst = MIRBuilder.buildInstr( 54560b57cec5SDimitry Andric MI.getOpcode(), 54570b57cec5SDimitry Andric {LeftoverTy}, {Src0LeftoverRegs[I], Src1LeftoverRegs[I]}); 54585ffd83dbSDimitry Andric DstLeftoverRegs.push_back(Inst.getReg(0)); 54590b57cec5SDimitry Andric } 54600b57cec5SDimitry Andric 54610b57cec5SDimitry Andric insertParts(DstReg, DstTy, NarrowTy, DstRegs, 54620b57cec5SDimitry Andric LeftoverTy, DstLeftoverRegs); 54630b57cec5SDimitry Andric 54640b57cec5SDimitry Andric MI.eraseFromParent(); 54650b57cec5SDimitry Andric return Legalized; 54660b57cec5SDimitry Andric } 54670b57cec5SDimitry Andric 54680b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 54695ffd83dbSDimitry Andric LegalizerHelper::narrowScalarExt(MachineInstr &MI, unsigned TypeIdx, 54705ffd83dbSDimitry Andric LLT NarrowTy) { 54715ffd83dbSDimitry Andric if (TypeIdx != 0) 54725ffd83dbSDimitry Andric return UnableToLegalize; 54735ffd83dbSDimitry Andric 54745ffd83dbSDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 54755ffd83dbSDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 54765ffd83dbSDimitry Andric 54775ffd83dbSDimitry Andric LLT DstTy = MRI.getType(DstReg); 54785ffd83dbSDimitry Andric if (DstTy.isVector()) 54795ffd83dbSDimitry Andric return UnableToLegalize; 54805ffd83dbSDimitry Andric 54815ffd83dbSDimitry Andric SmallVector<Register, 8> Parts; 54825ffd83dbSDimitry Andric LLT GCDTy = extractGCDType(Parts, DstTy, NarrowTy, SrcReg); 54835ffd83dbSDimitry Andric LLT LCMTy = buildLCMMergePieces(DstTy, NarrowTy, GCDTy, Parts, MI.getOpcode()); 54845ffd83dbSDimitry Andric buildWidenedRemergeToDst(DstReg, LCMTy, Parts); 54855ffd83dbSDimitry Andric 54865ffd83dbSDimitry Andric MI.eraseFromParent(); 54875ffd83dbSDimitry Andric return Legalized; 54885ffd83dbSDimitry Andric } 54895ffd83dbSDimitry Andric 54905ffd83dbSDimitry Andric LegalizerHelper::LegalizeResult 54910b57cec5SDimitry Andric LegalizerHelper::narrowScalarSelect(MachineInstr &MI, unsigned TypeIdx, 54920b57cec5SDimitry Andric LLT NarrowTy) { 54930b57cec5SDimitry Andric if (TypeIdx != 0) 54940b57cec5SDimitry Andric return UnableToLegalize; 54950b57cec5SDimitry Andric 54960b57cec5SDimitry Andric Register CondReg = MI.getOperand(1).getReg(); 54970b57cec5SDimitry Andric LLT CondTy = MRI.getType(CondReg); 54980b57cec5SDimitry Andric if (CondTy.isVector()) // TODO: Handle vselect 54990b57cec5SDimitry Andric return UnableToLegalize; 55000b57cec5SDimitry Andric 55010b57cec5SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 55020b57cec5SDimitry Andric LLT DstTy = MRI.getType(DstReg); 55030b57cec5SDimitry Andric 55040b57cec5SDimitry Andric SmallVector<Register, 4> DstRegs, DstLeftoverRegs; 55050b57cec5SDimitry Andric SmallVector<Register, 4> Src1Regs, Src1LeftoverRegs; 55060b57cec5SDimitry Andric SmallVector<Register, 4> Src2Regs, Src2LeftoverRegs; 55070b57cec5SDimitry Andric LLT LeftoverTy; 55080b57cec5SDimitry Andric if (!extractParts(MI.getOperand(2).getReg(), DstTy, NarrowTy, LeftoverTy, 55090b57cec5SDimitry Andric Src1Regs, Src1LeftoverRegs)) 55100b57cec5SDimitry Andric return UnableToLegalize; 55110b57cec5SDimitry Andric 55120b57cec5SDimitry Andric LLT Unused; 55130b57cec5SDimitry Andric if (!extractParts(MI.getOperand(3).getReg(), DstTy, NarrowTy, Unused, 55140b57cec5SDimitry Andric Src2Regs, Src2LeftoverRegs)) 55150b57cec5SDimitry Andric llvm_unreachable("inconsistent extractParts result"); 55160b57cec5SDimitry Andric 55170b57cec5SDimitry Andric for (unsigned I = 0, E = Src1Regs.size(); I != E; ++I) { 55180b57cec5SDimitry Andric auto Select = MIRBuilder.buildSelect(NarrowTy, 55190b57cec5SDimitry Andric CondReg, Src1Regs[I], Src2Regs[I]); 55205ffd83dbSDimitry Andric DstRegs.push_back(Select.getReg(0)); 55210b57cec5SDimitry Andric } 55220b57cec5SDimitry Andric 55230b57cec5SDimitry Andric for (unsigned I = 0, E = Src1LeftoverRegs.size(); I != E; ++I) { 55240b57cec5SDimitry Andric auto Select = MIRBuilder.buildSelect( 55250b57cec5SDimitry Andric LeftoverTy, CondReg, Src1LeftoverRegs[I], Src2LeftoverRegs[I]); 55265ffd83dbSDimitry Andric DstLeftoverRegs.push_back(Select.getReg(0)); 55270b57cec5SDimitry Andric } 55280b57cec5SDimitry Andric 55290b57cec5SDimitry Andric insertParts(DstReg, DstTy, NarrowTy, DstRegs, 55300b57cec5SDimitry Andric LeftoverTy, DstLeftoverRegs); 55310b57cec5SDimitry Andric 55320b57cec5SDimitry Andric MI.eraseFromParent(); 55330b57cec5SDimitry Andric return Legalized; 55340b57cec5SDimitry Andric } 55350b57cec5SDimitry Andric 55360b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 55375ffd83dbSDimitry Andric LegalizerHelper::narrowScalarCTLZ(MachineInstr &MI, unsigned TypeIdx, 55385ffd83dbSDimitry Andric LLT NarrowTy) { 55395ffd83dbSDimitry Andric if (TypeIdx != 1) 55405ffd83dbSDimitry Andric return UnableToLegalize; 55415ffd83dbSDimitry Andric 55425ffd83dbSDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 55435ffd83dbSDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 55445ffd83dbSDimitry Andric LLT DstTy = MRI.getType(DstReg); 55455ffd83dbSDimitry Andric LLT SrcTy = MRI.getType(SrcReg); 55465ffd83dbSDimitry Andric unsigned NarrowSize = NarrowTy.getSizeInBits(); 55475ffd83dbSDimitry Andric 55485ffd83dbSDimitry Andric if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) { 55495ffd83dbSDimitry Andric const bool IsUndef = MI.getOpcode() == TargetOpcode::G_CTLZ_ZERO_UNDEF; 55505ffd83dbSDimitry Andric 55515ffd83dbSDimitry Andric MachineIRBuilder &B = MIRBuilder; 55525ffd83dbSDimitry Andric auto UnmergeSrc = B.buildUnmerge(NarrowTy, SrcReg); 55535ffd83dbSDimitry Andric // ctlz(Hi:Lo) -> Hi == 0 ? (NarrowSize + ctlz(Lo)) : ctlz(Hi) 55545ffd83dbSDimitry Andric auto C_0 = B.buildConstant(NarrowTy, 0); 55555ffd83dbSDimitry Andric auto HiIsZero = B.buildICmp(CmpInst::ICMP_EQ, LLT::scalar(1), 55565ffd83dbSDimitry Andric UnmergeSrc.getReg(1), C_0); 55575ffd83dbSDimitry Andric auto LoCTLZ = IsUndef ? 55585ffd83dbSDimitry Andric B.buildCTLZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(0)) : 55595ffd83dbSDimitry Andric B.buildCTLZ(DstTy, UnmergeSrc.getReg(0)); 55605ffd83dbSDimitry Andric auto C_NarrowSize = B.buildConstant(DstTy, NarrowSize); 55615ffd83dbSDimitry Andric auto HiIsZeroCTLZ = B.buildAdd(DstTy, LoCTLZ, C_NarrowSize); 55625ffd83dbSDimitry Andric auto HiCTLZ = B.buildCTLZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(1)); 55635ffd83dbSDimitry Andric B.buildSelect(DstReg, HiIsZero, HiIsZeroCTLZ, HiCTLZ); 55645ffd83dbSDimitry Andric 55655ffd83dbSDimitry Andric MI.eraseFromParent(); 55665ffd83dbSDimitry Andric return Legalized; 55675ffd83dbSDimitry Andric } 55685ffd83dbSDimitry Andric 55695ffd83dbSDimitry Andric return UnableToLegalize; 55705ffd83dbSDimitry Andric } 55715ffd83dbSDimitry Andric 55725ffd83dbSDimitry Andric LegalizerHelper::LegalizeResult 55735ffd83dbSDimitry Andric LegalizerHelper::narrowScalarCTTZ(MachineInstr &MI, unsigned TypeIdx, 55745ffd83dbSDimitry Andric LLT NarrowTy) { 55755ffd83dbSDimitry Andric if (TypeIdx != 1) 55765ffd83dbSDimitry Andric return UnableToLegalize; 55775ffd83dbSDimitry Andric 55785ffd83dbSDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 55795ffd83dbSDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 55805ffd83dbSDimitry Andric LLT DstTy = MRI.getType(DstReg); 55815ffd83dbSDimitry Andric LLT SrcTy = MRI.getType(SrcReg); 55825ffd83dbSDimitry Andric unsigned NarrowSize = NarrowTy.getSizeInBits(); 55835ffd83dbSDimitry Andric 55845ffd83dbSDimitry Andric if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) { 55855ffd83dbSDimitry Andric const bool IsUndef = MI.getOpcode() == TargetOpcode::G_CTTZ_ZERO_UNDEF; 55865ffd83dbSDimitry Andric 55875ffd83dbSDimitry Andric MachineIRBuilder &B = MIRBuilder; 55885ffd83dbSDimitry Andric auto UnmergeSrc = B.buildUnmerge(NarrowTy, SrcReg); 55895ffd83dbSDimitry Andric // cttz(Hi:Lo) -> Lo == 0 ? (cttz(Hi) + NarrowSize) : cttz(Lo) 55905ffd83dbSDimitry Andric auto C_0 = B.buildConstant(NarrowTy, 0); 55915ffd83dbSDimitry Andric auto LoIsZero = B.buildICmp(CmpInst::ICMP_EQ, LLT::scalar(1), 55925ffd83dbSDimitry Andric UnmergeSrc.getReg(0), C_0); 55935ffd83dbSDimitry Andric auto HiCTTZ = IsUndef ? 55945ffd83dbSDimitry Andric B.buildCTTZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(1)) : 55955ffd83dbSDimitry Andric B.buildCTTZ(DstTy, UnmergeSrc.getReg(1)); 55965ffd83dbSDimitry Andric auto C_NarrowSize = B.buildConstant(DstTy, NarrowSize); 55975ffd83dbSDimitry Andric auto LoIsZeroCTTZ = B.buildAdd(DstTy, HiCTTZ, C_NarrowSize); 55985ffd83dbSDimitry Andric auto LoCTTZ = B.buildCTTZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(0)); 55995ffd83dbSDimitry Andric B.buildSelect(DstReg, LoIsZero, LoIsZeroCTTZ, LoCTTZ); 56005ffd83dbSDimitry Andric 56015ffd83dbSDimitry Andric MI.eraseFromParent(); 56025ffd83dbSDimitry Andric return Legalized; 56035ffd83dbSDimitry Andric } 56045ffd83dbSDimitry Andric 56055ffd83dbSDimitry Andric return UnableToLegalize; 56065ffd83dbSDimitry Andric } 56075ffd83dbSDimitry Andric 56085ffd83dbSDimitry Andric LegalizerHelper::LegalizeResult 56095ffd83dbSDimitry Andric LegalizerHelper::narrowScalarCTPOP(MachineInstr &MI, unsigned TypeIdx, 56105ffd83dbSDimitry Andric LLT NarrowTy) { 56115ffd83dbSDimitry Andric if (TypeIdx != 1) 56125ffd83dbSDimitry Andric return UnableToLegalize; 56135ffd83dbSDimitry Andric 56145ffd83dbSDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 56155ffd83dbSDimitry Andric LLT DstTy = MRI.getType(DstReg); 56165ffd83dbSDimitry Andric LLT SrcTy = MRI.getType(MI.getOperand(1).getReg()); 56175ffd83dbSDimitry Andric unsigned NarrowSize = NarrowTy.getSizeInBits(); 56185ffd83dbSDimitry Andric 56195ffd83dbSDimitry Andric if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) { 56205ffd83dbSDimitry Andric auto UnmergeSrc = MIRBuilder.buildUnmerge(NarrowTy, MI.getOperand(1)); 56215ffd83dbSDimitry Andric 56225ffd83dbSDimitry Andric auto LoCTPOP = MIRBuilder.buildCTPOP(DstTy, UnmergeSrc.getReg(0)); 56235ffd83dbSDimitry Andric auto HiCTPOP = MIRBuilder.buildCTPOP(DstTy, UnmergeSrc.getReg(1)); 56245ffd83dbSDimitry Andric MIRBuilder.buildAdd(DstReg, HiCTPOP, LoCTPOP); 56255ffd83dbSDimitry Andric 56265ffd83dbSDimitry Andric MI.eraseFromParent(); 56275ffd83dbSDimitry Andric return Legalized; 56285ffd83dbSDimitry Andric } 56295ffd83dbSDimitry Andric 56305ffd83dbSDimitry Andric return UnableToLegalize; 56315ffd83dbSDimitry Andric } 56325ffd83dbSDimitry Andric 56335ffd83dbSDimitry Andric LegalizerHelper::LegalizeResult 5634e8d8bef9SDimitry Andric LegalizerHelper::lowerBitCount(MachineInstr &MI) { 56350b57cec5SDimitry Andric unsigned Opc = MI.getOpcode(); 5636e8d8bef9SDimitry Andric const auto &TII = MIRBuilder.getTII(); 56370b57cec5SDimitry Andric auto isSupported = [this](const LegalityQuery &Q) { 56380b57cec5SDimitry Andric auto QAction = LI.getAction(Q).Action; 56390b57cec5SDimitry Andric return QAction == Legal || QAction == Libcall || QAction == Custom; 56400b57cec5SDimitry Andric }; 56410b57cec5SDimitry Andric switch (Opc) { 56420b57cec5SDimitry Andric default: 56430b57cec5SDimitry Andric return UnableToLegalize; 56440b57cec5SDimitry Andric case TargetOpcode::G_CTLZ_ZERO_UNDEF: { 56450b57cec5SDimitry Andric // This trivially expands to CTLZ. 56460b57cec5SDimitry Andric Observer.changingInstr(MI); 56470b57cec5SDimitry Andric MI.setDesc(TII.get(TargetOpcode::G_CTLZ)); 56480b57cec5SDimitry Andric Observer.changedInstr(MI); 56490b57cec5SDimitry Andric return Legalized; 56500b57cec5SDimitry Andric } 56510b57cec5SDimitry Andric case TargetOpcode::G_CTLZ: { 56525ffd83dbSDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 56530b57cec5SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 56545ffd83dbSDimitry Andric LLT DstTy = MRI.getType(DstReg); 56555ffd83dbSDimitry Andric LLT SrcTy = MRI.getType(SrcReg); 56565ffd83dbSDimitry Andric unsigned Len = SrcTy.getSizeInBits(); 56575ffd83dbSDimitry Andric 56585ffd83dbSDimitry Andric if (isSupported({TargetOpcode::G_CTLZ_ZERO_UNDEF, {DstTy, SrcTy}})) { 56590b57cec5SDimitry Andric // If CTLZ_ZERO_UNDEF is supported, emit that and a select for zero. 56605ffd83dbSDimitry Andric auto CtlzZU = MIRBuilder.buildCTLZ_ZERO_UNDEF(DstTy, SrcReg); 56615ffd83dbSDimitry Andric auto ZeroSrc = MIRBuilder.buildConstant(SrcTy, 0); 56625ffd83dbSDimitry Andric auto ICmp = MIRBuilder.buildICmp( 56635ffd83dbSDimitry Andric CmpInst::ICMP_EQ, SrcTy.changeElementSize(1), SrcReg, ZeroSrc); 56645ffd83dbSDimitry Andric auto LenConst = MIRBuilder.buildConstant(DstTy, Len); 56655ffd83dbSDimitry Andric MIRBuilder.buildSelect(DstReg, ICmp, LenConst, CtlzZU); 56660b57cec5SDimitry Andric MI.eraseFromParent(); 56670b57cec5SDimitry Andric return Legalized; 56680b57cec5SDimitry Andric } 56690b57cec5SDimitry Andric // for now, we do this: 56700b57cec5SDimitry Andric // NewLen = NextPowerOf2(Len); 56710b57cec5SDimitry Andric // x = x | (x >> 1); 56720b57cec5SDimitry Andric // x = x | (x >> 2); 56730b57cec5SDimitry Andric // ... 56740b57cec5SDimitry Andric // x = x | (x >>16); 56750b57cec5SDimitry Andric // x = x | (x >>32); // for 64-bit input 56760b57cec5SDimitry Andric // Upto NewLen/2 56770b57cec5SDimitry Andric // return Len - popcount(x); 56780b57cec5SDimitry Andric // 56790b57cec5SDimitry Andric // Ref: "Hacker's Delight" by Henry Warren 56800b57cec5SDimitry Andric Register Op = SrcReg; 56810b57cec5SDimitry Andric unsigned NewLen = PowerOf2Ceil(Len); 56820b57cec5SDimitry Andric for (unsigned i = 0; (1U << i) <= (NewLen / 2); ++i) { 56835ffd83dbSDimitry Andric auto MIBShiftAmt = MIRBuilder.buildConstant(SrcTy, 1ULL << i); 56845ffd83dbSDimitry Andric auto MIBOp = MIRBuilder.buildOr( 56855ffd83dbSDimitry Andric SrcTy, Op, MIRBuilder.buildLShr(SrcTy, Op, MIBShiftAmt)); 56865ffd83dbSDimitry Andric Op = MIBOp.getReg(0); 56870b57cec5SDimitry Andric } 56885ffd83dbSDimitry Andric auto MIBPop = MIRBuilder.buildCTPOP(DstTy, Op); 56895ffd83dbSDimitry Andric MIRBuilder.buildSub(MI.getOperand(0), MIRBuilder.buildConstant(DstTy, Len), 56905ffd83dbSDimitry Andric MIBPop); 56910b57cec5SDimitry Andric MI.eraseFromParent(); 56920b57cec5SDimitry Andric return Legalized; 56930b57cec5SDimitry Andric } 56940b57cec5SDimitry Andric case TargetOpcode::G_CTTZ_ZERO_UNDEF: { 56950b57cec5SDimitry Andric // This trivially expands to CTTZ. 56960b57cec5SDimitry Andric Observer.changingInstr(MI); 56970b57cec5SDimitry Andric MI.setDesc(TII.get(TargetOpcode::G_CTTZ)); 56980b57cec5SDimitry Andric Observer.changedInstr(MI); 56990b57cec5SDimitry Andric return Legalized; 57000b57cec5SDimitry Andric } 57010b57cec5SDimitry Andric case TargetOpcode::G_CTTZ: { 57025ffd83dbSDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 57030b57cec5SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 57045ffd83dbSDimitry Andric LLT DstTy = MRI.getType(DstReg); 57055ffd83dbSDimitry Andric LLT SrcTy = MRI.getType(SrcReg); 57065ffd83dbSDimitry Andric 57075ffd83dbSDimitry Andric unsigned Len = SrcTy.getSizeInBits(); 57085ffd83dbSDimitry Andric if (isSupported({TargetOpcode::G_CTTZ_ZERO_UNDEF, {DstTy, SrcTy}})) { 57090b57cec5SDimitry Andric // If CTTZ_ZERO_UNDEF is legal or custom, emit that and a select with 57100b57cec5SDimitry Andric // zero. 57115ffd83dbSDimitry Andric auto CttzZU = MIRBuilder.buildCTTZ_ZERO_UNDEF(DstTy, SrcReg); 57125ffd83dbSDimitry Andric auto Zero = MIRBuilder.buildConstant(SrcTy, 0); 57135ffd83dbSDimitry Andric auto ICmp = MIRBuilder.buildICmp( 57145ffd83dbSDimitry Andric CmpInst::ICMP_EQ, DstTy.changeElementSize(1), SrcReg, Zero); 57155ffd83dbSDimitry Andric auto LenConst = MIRBuilder.buildConstant(DstTy, Len); 57165ffd83dbSDimitry Andric MIRBuilder.buildSelect(DstReg, ICmp, LenConst, CttzZU); 57170b57cec5SDimitry Andric MI.eraseFromParent(); 57180b57cec5SDimitry Andric return Legalized; 57190b57cec5SDimitry Andric } 57200b57cec5SDimitry Andric // for now, we use: { return popcount(~x & (x - 1)); } 57210b57cec5SDimitry Andric // unless the target has ctlz but not ctpop, in which case we use: 57220b57cec5SDimitry Andric // { return 32 - nlz(~x & (x-1)); } 57230b57cec5SDimitry Andric // Ref: "Hacker's Delight" by Henry Warren 5724e8d8bef9SDimitry Andric auto MIBCstNeg1 = MIRBuilder.buildConstant(SrcTy, -1); 5725e8d8bef9SDimitry Andric auto MIBNot = MIRBuilder.buildXor(SrcTy, SrcReg, MIBCstNeg1); 57265ffd83dbSDimitry Andric auto MIBTmp = MIRBuilder.buildAnd( 5727e8d8bef9SDimitry Andric SrcTy, MIBNot, MIRBuilder.buildAdd(SrcTy, SrcReg, MIBCstNeg1)); 5728e8d8bef9SDimitry Andric if (!isSupported({TargetOpcode::G_CTPOP, {SrcTy, SrcTy}}) && 5729e8d8bef9SDimitry Andric isSupported({TargetOpcode::G_CTLZ, {SrcTy, SrcTy}})) { 5730e8d8bef9SDimitry Andric auto MIBCstLen = MIRBuilder.buildConstant(SrcTy, Len); 57315ffd83dbSDimitry Andric MIRBuilder.buildSub(MI.getOperand(0), MIBCstLen, 5732e8d8bef9SDimitry Andric MIRBuilder.buildCTLZ(SrcTy, MIBTmp)); 57330b57cec5SDimitry Andric MI.eraseFromParent(); 57340b57cec5SDimitry Andric return Legalized; 57350b57cec5SDimitry Andric } 57360b57cec5SDimitry Andric MI.setDesc(TII.get(TargetOpcode::G_CTPOP)); 57375ffd83dbSDimitry Andric MI.getOperand(1).setReg(MIBTmp.getReg(0)); 57385ffd83dbSDimitry Andric return Legalized; 57395ffd83dbSDimitry Andric } 57405ffd83dbSDimitry Andric case TargetOpcode::G_CTPOP: { 5741e8d8bef9SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 5742e8d8bef9SDimitry Andric LLT Ty = MRI.getType(SrcReg); 57435ffd83dbSDimitry Andric unsigned Size = Ty.getSizeInBits(); 57445ffd83dbSDimitry Andric MachineIRBuilder &B = MIRBuilder; 57455ffd83dbSDimitry Andric 57465ffd83dbSDimitry Andric // Count set bits in blocks of 2 bits. Default approach would be 57475ffd83dbSDimitry Andric // B2Count = { val & 0x55555555 } + { (val >> 1) & 0x55555555 } 57485ffd83dbSDimitry Andric // We use following formula instead: 57495ffd83dbSDimitry Andric // B2Count = val - { (val >> 1) & 0x55555555 } 57505ffd83dbSDimitry Andric // since it gives same result in blocks of 2 with one instruction less. 57515ffd83dbSDimitry Andric auto C_1 = B.buildConstant(Ty, 1); 5752e8d8bef9SDimitry Andric auto B2Set1LoTo1Hi = B.buildLShr(Ty, SrcReg, C_1); 57535ffd83dbSDimitry Andric APInt B2Mask1HiTo0 = APInt::getSplat(Size, APInt(8, 0x55)); 57545ffd83dbSDimitry Andric auto C_B2Mask1HiTo0 = B.buildConstant(Ty, B2Mask1HiTo0); 57555ffd83dbSDimitry Andric auto B2Count1Hi = B.buildAnd(Ty, B2Set1LoTo1Hi, C_B2Mask1HiTo0); 5756e8d8bef9SDimitry Andric auto B2Count = B.buildSub(Ty, SrcReg, B2Count1Hi); 57575ffd83dbSDimitry Andric 57585ffd83dbSDimitry Andric // In order to get count in blocks of 4 add values from adjacent block of 2. 57595ffd83dbSDimitry Andric // B4Count = { B2Count & 0x33333333 } + { (B2Count >> 2) & 0x33333333 } 57605ffd83dbSDimitry Andric auto C_2 = B.buildConstant(Ty, 2); 57615ffd83dbSDimitry Andric auto B4Set2LoTo2Hi = B.buildLShr(Ty, B2Count, C_2); 57625ffd83dbSDimitry Andric APInt B4Mask2HiTo0 = APInt::getSplat(Size, APInt(8, 0x33)); 57635ffd83dbSDimitry Andric auto C_B4Mask2HiTo0 = B.buildConstant(Ty, B4Mask2HiTo0); 57645ffd83dbSDimitry Andric auto B4HiB2Count = B.buildAnd(Ty, B4Set2LoTo2Hi, C_B4Mask2HiTo0); 57655ffd83dbSDimitry Andric auto B4LoB2Count = B.buildAnd(Ty, B2Count, C_B4Mask2HiTo0); 57665ffd83dbSDimitry Andric auto B4Count = B.buildAdd(Ty, B4HiB2Count, B4LoB2Count); 57675ffd83dbSDimitry Andric 57685ffd83dbSDimitry Andric // For count in blocks of 8 bits we don't have to mask high 4 bits before 57695ffd83dbSDimitry Andric // addition since count value sits in range {0,...,8} and 4 bits are enough 57705ffd83dbSDimitry Andric // to hold such binary values. After addition high 4 bits still hold count 57715ffd83dbSDimitry Andric // of set bits in high 4 bit block, set them to zero and get 8 bit result. 57725ffd83dbSDimitry Andric // B8Count = { B4Count + (B4Count >> 4) } & 0x0F0F0F0F 57735ffd83dbSDimitry Andric auto C_4 = B.buildConstant(Ty, 4); 57745ffd83dbSDimitry Andric auto B8HiB4Count = B.buildLShr(Ty, B4Count, C_4); 57755ffd83dbSDimitry Andric auto B8CountDirty4Hi = B.buildAdd(Ty, B8HiB4Count, B4Count); 57765ffd83dbSDimitry Andric APInt B8Mask4HiTo0 = APInt::getSplat(Size, APInt(8, 0x0F)); 57775ffd83dbSDimitry Andric auto C_B8Mask4HiTo0 = B.buildConstant(Ty, B8Mask4HiTo0); 57785ffd83dbSDimitry Andric auto B8Count = B.buildAnd(Ty, B8CountDirty4Hi, C_B8Mask4HiTo0); 57795ffd83dbSDimitry Andric 57805ffd83dbSDimitry Andric assert(Size<=128 && "Scalar size is too large for CTPOP lower algorithm"); 57815ffd83dbSDimitry Andric // 8 bits can hold CTPOP result of 128 bit int or smaller. Mul with this 57825ffd83dbSDimitry Andric // bitmask will set 8 msb in ResTmp to sum of all B8Counts in 8 bit blocks. 57835ffd83dbSDimitry Andric auto MulMask = B.buildConstant(Ty, APInt::getSplat(Size, APInt(8, 0x01))); 57845ffd83dbSDimitry Andric auto ResTmp = B.buildMul(Ty, B8Count, MulMask); 57855ffd83dbSDimitry Andric 57865ffd83dbSDimitry Andric // Shift count result from 8 high bits to low bits. 57875ffd83dbSDimitry Andric auto C_SizeM8 = B.buildConstant(Ty, Size - 8); 57885ffd83dbSDimitry Andric B.buildLShr(MI.getOperand(0).getReg(), ResTmp, C_SizeM8); 57895ffd83dbSDimitry Andric 57905ffd83dbSDimitry Andric MI.eraseFromParent(); 57910b57cec5SDimitry Andric return Legalized; 57920b57cec5SDimitry Andric } 57930b57cec5SDimitry Andric } 57940b57cec5SDimitry Andric } 57950b57cec5SDimitry Andric 5796fe6060f1SDimitry Andric // Check that (every element of) Reg is undef or not an exact multiple of BW. 5797fe6060f1SDimitry Andric static bool isNonZeroModBitWidthOrUndef(const MachineRegisterInfo &MRI, 5798fe6060f1SDimitry Andric Register Reg, unsigned BW) { 5799fe6060f1SDimitry Andric return matchUnaryPredicate( 5800fe6060f1SDimitry Andric MRI, Reg, 5801fe6060f1SDimitry Andric [=](const Constant *C) { 5802fe6060f1SDimitry Andric // Null constant here means an undef. 5803fe6060f1SDimitry Andric const ConstantInt *CI = dyn_cast_or_null<ConstantInt>(C); 5804fe6060f1SDimitry Andric return !CI || CI->getValue().urem(BW) != 0; 5805fe6060f1SDimitry Andric }, 5806fe6060f1SDimitry Andric /*AllowUndefs*/ true); 5807fe6060f1SDimitry Andric } 5808fe6060f1SDimitry Andric 5809fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult 5810fe6060f1SDimitry Andric LegalizerHelper::lowerFunnelShiftWithInverse(MachineInstr &MI) { 5811fe6060f1SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 5812fe6060f1SDimitry Andric Register X = MI.getOperand(1).getReg(); 5813fe6060f1SDimitry Andric Register Y = MI.getOperand(2).getReg(); 5814fe6060f1SDimitry Andric Register Z = MI.getOperand(3).getReg(); 5815fe6060f1SDimitry Andric LLT Ty = MRI.getType(Dst); 5816fe6060f1SDimitry Andric LLT ShTy = MRI.getType(Z); 5817fe6060f1SDimitry Andric 5818fe6060f1SDimitry Andric unsigned BW = Ty.getScalarSizeInBits(); 5819fe6060f1SDimitry Andric 5820fe6060f1SDimitry Andric if (!isPowerOf2_32(BW)) 5821fe6060f1SDimitry Andric return UnableToLegalize; 5822fe6060f1SDimitry Andric 5823fe6060f1SDimitry Andric const bool IsFSHL = MI.getOpcode() == TargetOpcode::G_FSHL; 5824fe6060f1SDimitry Andric unsigned RevOpcode = IsFSHL ? TargetOpcode::G_FSHR : TargetOpcode::G_FSHL; 5825fe6060f1SDimitry Andric 5826fe6060f1SDimitry Andric if (isNonZeroModBitWidthOrUndef(MRI, Z, BW)) { 5827fe6060f1SDimitry Andric // fshl X, Y, Z -> fshr X, Y, -Z 5828fe6060f1SDimitry Andric // fshr X, Y, Z -> fshl X, Y, -Z 5829fe6060f1SDimitry Andric auto Zero = MIRBuilder.buildConstant(ShTy, 0); 5830fe6060f1SDimitry Andric Z = MIRBuilder.buildSub(Ty, Zero, Z).getReg(0); 5831fe6060f1SDimitry Andric } else { 5832fe6060f1SDimitry Andric // fshl X, Y, Z -> fshr (srl X, 1), (fshr X, Y, 1), ~Z 5833fe6060f1SDimitry Andric // fshr X, Y, Z -> fshl (fshl X, Y, 1), (shl Y, 1), ~Z 5834fe6060f1SDimitry Andric auto One = MIRBuilder.buildConstant(ShTy, 1); 5835fe6060f1SDimitry Andric if (IsFSHL) { 5836fe6060f1SDimitry Andric Y = MIRBuilder.buildInstr(RevOpcode, {Ty}, {X, Y, One}).getReg(0); 5837fe6060f1SDimitry Andric X = MIRBuilder.buildLShr(Ty, X, One).getReg(0); 5838fe6060f1SDimitry Andric } else { 5839fe6060f1SDimitry Andric X = MIRBuilder.buildInstr(RevOpcode, {Ty}, {X, Y, One}).getReg(0); 5840fe6060f1SDimitry Andric Y = MIRBuilder.buildShl(Ty, Y, One).getReg(0); 5841fe6060f1SDimitry Andric } 5842fe6060f1SDimitry Andric 5843fe6060f1SDimitry Andric Z = MIRBuilder.buildNot(ShTy, Z).getReg(0); 5844fe6060f1SDimitry Andric } 5845fe6060f1SDimitry Andric 5846fe6060f1SDimitry Andric MIRBuilder.buildInstr(RevOpcode, {Dst}, {X, Y, Z}); 5847fe6060f1SDimitry Andric MI.eraseFromParent(); 5848fe6060f1SDimitry Andric return Legalized; 5849fe6060f1SDimitry Andric } 5850fe6060f1SDimitry Andric 5851fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult 5852fe6060f1SDimitry Andric LegalizerHelper::lowerFunnelShiftAsShifts(MachineInstr &MI) { 5853fe6060f1SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 5854fe6060f1SDimitry Andric Register X = MI.getOperand(1).getReg(); 5855fe6060f1SDimitry Andric Register Y = MI.getOperand(2).getReg(); 5856fe6060f1SDimitry Andric Register Z = MI.getOperand(3).getReg(); 5857fe6060f1SDimitry Andric LLT Ty = MRI.getType(Dst); 5858fe6060f1SDimitry Andric LLT ShTy = MRI.getType(Z); 5859fe6060f1SDimitry Andric 5860fe6060f1SDimitry Andric const unsigned BW = Ty.getScalarSizeInBits(); 5861fe6060f1SDimitry Andric const bool IsFSHL = MI.getOpcode() == TargetOpcode::G_FSHL; 5862fe6060f1SDimitry Andric 5863fe6060f1SDimitry Andric Register ShX, ShY; 5864fe6060f1SDimitry Andric Register ShAmt, InvShAmt; 5865fe6060f1SDimitry Andric 5866fe6060f1SDimitry Andric // FIXME: Emit optimized urem by constant instead of letting it expand later. 5867fe6060f1SDimitry Andric if (isNonZeroModBitWidthOrUndef(MRI, Z, BW)) { 5868fe6060f1SDimitry Andric // fshl: X << C | Y >> (BW - C) 5869fe6060f1SDimitry Andric // fshr: X << (BW - C) | Y >> C 5870fe6060f1SDimitry Andric // where C = Z % BW is not zero 5871fe6060f1SDimitry Andric auto BitWidthC = MIRBuilder.buildConstant(ShTy, BW); 5872fe6060f1SDimitry Andric ShAmt = MIRBuilder.buildURem(ShTy, Z, BitWidthC).getReg(0); 5873fe6060f1SDimitry Andric InvShAmt = MIRBuilder.buildSub(ShTy, BitWidthC, ShAmt).getReg(0); 5874fe6060f1SDimitry Andric ShX = MIRBuilder.buildShl(Ty, X, IsFSHL ? ShAmt : InvShAmt).getReg(0); 5875fe6060f1SDimitry Andric ShY = MIRBuilder.buildLShr(Ty, Y, IsFSHL ? InvShAmt : ShAmt).getReg(0); 5876fe6060f1SDimitry Andric } else { 5877fe6060f1SDimitry Andric // fshl: X << (Z % BW) | Y >> 1 >> (BW - 1 - (Z % BW)) 5878fe6060f1SDimitry Andric // fshr: X << 1 << (BW - 1 - (Z % BW)) | Y >> (Z % BW) 5879fe6060f1SDimitry Andric auto Mask = MIRBuilder.buildConstant(ShTy, BW - 1); 5880fe6060f1SDimitry Andric if (isPowerOf2_32(BW)) { 5881fe6060f1SDimitry Andric // Z % BW -> Z & (BW - 1) 5882fe6060f1SDimitry Andric ShAmt = MIRBuilder.buildAnd(ShTy, Z, Mask).getReg(0); 5883fe6060f1SDimitry Andric // (BW - 1) - (Z % BW) -> ~Z & (BW - 1) 5884fe6060f1SDimitry Andric auto NotZ = MIRBuilder.buildNot(ShTy, Z); 5885fe6060f1SDimitry Andric InvShAmt = MIRBuilder.buildAnd(ShTy, NotZ, Mask).getReg(0); 5886fe6060f1SDimitry Andric } else { 5887fe6060f1SDimitry Andric auto BitWidthC = MIRBuilder.buildConstant(ShTy, BW); 5888fe6060f1SDimitry Andric ShAmt = MIRBuilder.buildURem(ShTy, Z, BitWidthC).getReg(0); 5889fe6060f1SDimitry Andric InvShAmt = MIRBuilder.buildSub(ShTy, Mask, ShAmt).getReg(0); 5890fe6060f1SDimitry Andric } 5891fe6060f1SDimitry Andric 5892fe6060f1SDimitry Andric auto One = MIRBuilder.buildConstant(ShTy, 1); 5893fe6060f1SDimitry Andric if (IsFSHL) { 5894fe6060f1SDimitry Andric ShX = MIRBuilder.buildShl(Ty, X, ShAmt).getReg(0); 5895fe6060f1SDimitry Andric auto ShY1 = MIRBuilder.buildLShr(Ty, Y, One); 5896fe6060f1SDimitry Andric ShY = MIRBuilder.buildLShr(Ty, ShY1, InvShAmt).getReg(0); 5897fe6060f1SDimitry Andric } else { 5898fe6060f1SDimitry Andric auto ShX1 = MIRBuilder.buildShl(Ty, X, One); 5899fe6060f1SDimitry Andric ShX = MIRBuilder.buildShl(Ty, ShX1, InvShAmt).getReg(0); 5900fe6060f1SDimitry Andric ShY = MIRBuilder.buildLShr(Ty, Y, ShAmt).getReg(0); 5901fe6060f1SDimitry Andric } 5902fe6060f1SDimitry Andric } 5903fe6060f1SDimitry Andric 5904fe6060f1SDimitry Andric MIRBuilder.buildOr(Dst, ShX, ShY); 5905fe6060f1SDimitry Andric MI.eraseFromParent(); 5906fe6060f1SDimitry Andric return Legalized; 5907fe6060f1SDimitry Andric } 5908fe6060f1SDimitry Andric 5909fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult 5910fe6060f1SDimitry Andric LegalizerHelper::lowerFunnelShift(MachineInstr &MI) { 5911fe6060f1SDimitry Andric // These operations approximately do the following (while avoiding undefined 5912fe6060f1SDimitry Andric // shifts by BW): 5913fe6060f1SDimitry Andric // G_FSHL: (X << (Z % BW)) | (Y >> (BW - (Z % BW))) 5914fe6060f1SDimitry Andric // G_FSHR: (X << (BW - (Z % BW))) | (Y >> (Z % BW)) 5915fe6060f1SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 5916fe6060f1SDimitry Andric LLT Ty = MRI.getType(Dst); 5917fe6060f1SDimitry Andric LLT ShTy = MRI.getType(MI.getOperand(3).getReg()); 5918fe6060f1SDimitry Andric 5919fe6060f1SDimitry Andric bool IsFSHL = MI.getOpcode() == TargetOpcode::G_FSHL; 5920fe6060f1SDimitry Andric unsigned RevOpcode = IsFSHL ? TargetOpcode::G_FSHR : TargetOpcode::G_FSHL; 5921fe6060f1SDimitry Andric 5922fe6060f1SDimitry Andric // TODO: Use smarter heuristic that accounts for vector legalization. 5923fe6060f1SDimitry Andric if (LI.getAction({RevOpcode, {Ty, ShTy}}).Action == Lower) 5924fe6060f1SDimitry Andric return lowerFunnelShiftAsShifts(MI); 5925fe6060f1SDimitry Andric 5926fe6060f1SDimitry Andric // This only works for powers of 2, fallback to shifts if it fails. 5927fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult Result = lowerFunnelShiftWithInverse(MI); 5928fe6060f1SDimitry Andric if (Result == UnableToLegalize) 5929fe6060f1SDimitry Andric return lowerFunnelShiftAsShifts(MI); 5930fe6060f1SDimitry Andric return Result; 5931fe6060f1SDimitry Andric } 5932fe6060f1SDimitry Andric 5933fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult 5934fe6060f1SDimitry Andric LegalizerHelper::lowerRotateWithReverseRotate(MachineInstr &MI) { 5935fe6060f1SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 5936fe6060f1SDimitry Andric Register Src = MI.getOperand(1).getReg(); 5937fe6060f1SDimitry Andric Register Amt = MI.getOperand(2).getReg(); 5938fe6060f1SDimitry Andric LLT AmtTy = MRI.getType(Amt); 5939fe6060f1SDimitry Andric auto Zero = MIRBuilder.buildConstant(AmtTy, 0); 5940fe6060f1SDimitry Andric bool IsLeft = MI.getOpcode() == TargetOpcode::G_ROTL; 5941fe6060f1SDimitry Andric unsigned RevRot = IsLeft ? TargetOpcode::G_ROTR : TargetOpcode::G_ROTL; 5942fe6060f1SDimitry Andric auto Neg = MIRBuilder.buildSub(AmtTy, Zero, Amt); 5943fe6060f1SDimitry Andric MIRBuilder.buildInstr(RevRot, {Dst}, {Src, Neg}); 5944fe6060f1SDimitry Andric MI.eraseFromParent(); 5945fe6060f1SDimitry Andric return Legalized; 5946fe6060f1SDimitry Andric } 5947fe6060f1SDimitry Andric 5948fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::lowerRotate(MachineInstr &MI) { 5949fe6060f1SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 5950fe6060f1SDimitry Andric Register Src = MI.getOperand(1).getReg(); 5951fe6060f1SDimitry Andric Register Amt = MI.getOperand(2).getReg(); 5952fe6060f1SDimitry Andric LLT DstTy = MRI.getType(Dst); 5953349cc55cSDimitry Andric LLT SrcTy = MRI.getType(Src); 5954fe6060f1SDimitry Andric LLT AmtTy = MRI.getType(Amt); 5955fe6060f1SDimitry Andric 5956fe6060f1SDimitry Andric unsigned EltSizeInBits = DstTy.getScalarSizeInBits(); 5957fe6060f1SDimitry Andric bool IsLeft = MI.getOpcode() == TargetOpcode::G_ROTL; 5958fe6060f1SDimitry Andric 5959fe6060f1SDimitry Andric MIRBuilder.setInstrAndDebugLoc(MI); 5960fe6060f1SDimitry Andric 5961fe6060f1SDimitry Andric // If a rotate in the other direction is supported, use it. 5962fe6060f1SDimitry Andric unsigned RevRot = IsLeft ? TargetOpcode::G_ROTR : TargetOpcode::G_ROTL; 5963fe6060f1SDimitry Andric if (LI.isLegalOrCustom({RevRot, {DstTy, SrcTy}}) && 5964fe6060f1SDimitry Andric isPowerOf2_32(EltSizeInBits)) 5965fe6060f1SDimitry Andric return lowerRotateWithReverseRotate(MI); 5966fe6060f1SDimitry Andric 5967349cc55cSDimitry Andric // If a funnel shift is supported, use it. 5968349cc55cSDimitry Andric unsigned FShOpc = IsLeft ? TargetOpcode::G_FSHL : TargetOpcode::G_FSHR; 5969349cc55cSDimitry Andric unsigned RevFsh = !IsLeft ? TargetOpcode::G_FSHL : TargetOpcode::G_FSHR; 5970349cc55cSDimitry Andric bool IsFShLegal = false; 5971349cc55cSDimitry Andric if ((IsFShLegal = LI.isLegalOrCustom({FShOpc, {DstTy, AmtTy}})) || 5972349cc55cSDimitry Andric LI.isLegalOrCustom({RevFsh, {DstTy, AmtTy}})) { 5973349cc55cSDimitry Andric auto buildFunnelShift = [&](unsigned Opc, Register R1, Register R2, 5974349cc55cSDimitry Andric Register R3) { 5975349cc55cSDimitry Andric MIRBuilder.buildInstr(Opc, {R1}, {R2, R2, R3}); 5976349cc55cSDimitry Andric MI.eraseFromParent(); 5977349cc55cSDimitry Andric return Legalized; 5978349cc55cSDimitry Andric }; 5979349cc55cSDimitry Andric // If a funnel shift in the other direction is supported, use it. 5980349cc55cSDimitry Andric if (IsFShLegal) { 5981349cc55cSDimitry Andric return buildFunnelShift(FShOpc, Dst, Src, Amt); 5982349cc55cSDimitry Andric } else if (isPowerOf2_32(EltSizeInBits)) { 5983349cc55cSDimitry Andric Amt = MIRBuilder.buildNeg(DstTy, Amt).getReg(0); 5984349cc55cSDimitry Andric return buildFunnelShift(RevFsh, Dst, Src, Amt); 5985349cc55cSDimitry Andric } 5986349cc55cSDimitry Andric } 5987349cc55cSDimitry Andric 5988fe6060f1SDimitry Andric auto Zero = MIRBuilder.buildConstant(AmtTy, 0); 5989fe6060f1SDimitry Andric unsigned ShOpc = IsLeft ? TargetOpcode::G_SHL : TargetOpcode::G_LSHR; 5990fe6060f1SDimitry Andric unsigned RevShiftOpc = IsLeft ? TargetOpcode::G_LSHR : TargetOpcode::G_SHL; 5991fe6060f1SDimitry Andric auto BitWidthMinusOneC = MIRBuilder.buildConstant(AmtTy, EltSizeInBits - 1); 5992fe6060f1SDimitry Andric Register ShVal; 5993fe6060f1SDimitry Andric Register RevShiftVal; 5994fe6060f1SDimitry Andric if (isPowerOf2_32(EltSizeInBits)) { 5995fe6060f1SDimitry Andric // (rotl x, c) -> x << (c & (w - 1)) | x >> (-c & (w - 1)) 5996fe6060f1SDimitry Andric // (rotr x, c) -> x >> (c & (w - 1)) | x << (-c & (w - 1)) 5997fe6060f1SDimitry Andric auto NegAmt = MIRBuilder.buildSub(AmtTy, Zero, Amt); 5998fe6060f1SDimitry Andric auto ShAmt = MIRBuilder.buildAnd(AmtTy, Amt, BitWidthMinusOneC); 5999fe6060f1SDimitry Andric ShVal = MIRBuilder.buildInstr(ShOpc, {DstTy}, {Src, ShAmt}).getReg(0); 6000fe6060f1SDimitry Andric auto RevAmt = MIRBuilder.buildAnd(AmtTy, NegAmt, BitWidthMinusOneC); 6001fe6060f1SDimitry Andric RevShiftVal = 6002fe6060f1SDimitry Andric MIRBuilder.buildInstr(RevShiftOpc, {DstTy}, {Src, RevAmt}).getReg(0); 6003fe6060f1SDimitry Andric } else { 6004fe6060f1SDimitry Andric // (rotl x, c) -> x << (c % w) | x >> 1 >> (w - 1 - (c % w)) 6005fe6060f1SDimitry Andric // (rotr x, c) -> x >> (c % w) | x << 1 << (w - 1 - (c % w)) 6006fe6060f1SDimitry Andric auto BitWidthC = MIRBuilder.buildConstant(AmtTy, EltSizeInBits); 6007fe6060f1SDimitry Andric auto ShAmt = MIRBuilder.buildURem(AmtTy, Amt, BitWidthC); 6008fe6060f1SDimitry Andric ShVal = MIRBuilder.buildInstr(ShOpc, {DstTy}, {Src, ShAmt}).getReg(0); 6009fe6060f1SDimitry Andric auto RevAmt = MIRBuilder.buildSub(AmtTy, BitWidthMinusOneC, ShAmt); 6010fe6060f1SDimitry Andric auto One = MIRBuilder.buildConstant(AmtTy, 1); 6011fe6060f1SDimitry Andric auto Inner = MIRBuilder.buildInstr(RevShiftOpc, {DstTy}, {Src, One}); 6012fe6060f1SDimitry Andric RevShiftVal = 6013fe6060f1SDimitry Andric MIRBuilder.buildInstr(RevShiftOpc, {DstTy}, {Inner, RevAmt}).getReg(0); 6014fe6060f1SDimitry Andric } 6015fe6060f1SDimitry Andric MIRBuilder.buildOr(Dst, ShVal, RevShiftVal); 6016fe6060f1SDimitry Andric MI.eraseFromParent(); 6017fe6060f1SDimitry Andric return Legalized; 6018fe6060f1SDimitry Andric } 6019fe6060f1SDimitry Andric 60200b57cec5SDimitry Andric // Expand s32 = G_UITOFP s64 using bit operations to an IEEE float 60210b57cec5SDimitry Andric // representation. 60220b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 60230b57cec5SDimitry Andric LegalizerHelper::lowerU64ToF32BitOps(MachineInstr &MI) { 60240b57cec5SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 60250b57cec5SDimitry Andric Register Src = MI.getOperand(1).getReg(); 60260b57cec5SDimitry Andric const LLT S64 = LLT::scalar(64); 60270b57cec5SDimitry Andric const LLT S32 = LLT::scalar(32); 60280b57cec5SDimitry Andric const LLT S1 = LLT::scalar(1); 60290b57cec5SDimitry Andric 60300b57cec5SDimitry Andric assert(MRI.getType(Src) == S64 && MRI.getType(Dst) == S32); 60310b57cec5SDimitry Andric 60320b57cec5SDimitry Andric // unsigned cul2f(ulong u) { 60330b57cec5SDimitry Andric // uint lz = clz(u); 60340b57cec5SDimitry Andric // uint e = (u != 0) ? 127U + 63U - lz : 0; 60350b57cec5SDimitry Andric // u = (u << lz) & 0x7fffffffffffffffUL; 60360b57cec5SDimitry Andric // ulong t = u & 0xffffffffffUL; 60370b57cec5SDimitry Andric // uint v = (e << 23) | (uint)(u >> 40); 60380b57cec5SDimitry Andric // uint r = t > 0x8000000000UL ? 1U : (t == 0x8000000000UL ? v & 1U : 0U); 60390b57cec5SDimitry Andric // return as_float(v + r); 60400b57cec5SDimitry Andric // } 60410b57cec5SDimitry Andric 60420b57cec5SDimitry Andric auto Zero32 = MIRBuilder.buildConstant(S32, 0); 60430b57cec5SDimitry Andric auto Zero64 = MIRBuilder.buildConstant(S64, 0); 60440b57cec5SDimitry Andric 60450b57cec5SDimitry Andric auto LZ = MIRBuilder.buildCTLZ_ZERO_UNDEF(S32, Src); 60460b57cec5SDimitry Andric 60470b57cec5SDimitry Andric auto K = MIRBuilder.buildConstant(S32, 127U + 63U); 60480b57cec5SDimitry Andric auto Sub = MIRBuilder.buildSub(S32, K, LZ); 60490b57cec5SDimitry Andric 60500b57cec5SDimitry Andric auto NotZero = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, Src, Zero64); 60510b57cec5SDimitry Andric auto E = MIRBuilder.buildSelect(S32, NotZero, Sub, Zero32); 60520b57cec5SDimitry Andric 60530b57cec5SDimitry Andric auto Mask0 = MIRBuilder.buildConstant(S64, (-1ULL) >> 1); 60540b57cec5SDimitry Andric auto ShlLZ = MIRBuilder.buildShl(S64, Src, LZ); 60550b57cec5SDimitry Andric 60560b57cec5SDimitry Andric auto U = MIRBuilder.buildAnd(S64, ShlLZ, Mask0); 60570b57cec5SDimitry Andric 60580b57cec5SDimitry Andric auto Mask1 = MIRBuilder.buildConstant(S64, 0xffffffffffULL); 60590b57cec5SDimitry Andric auto T = MIRBuilder.buildAnd(S64, U, Mask1); 60600b57cec5SDimitry Andric 60610b57cec5SDimitry Andric auto UShl = MIRBuilder.buildLShr(S64, U, MIRBuilder.buildConstant(S64, 40)); 60620b57cec5SDimitry Andric auto ShlE = MIRBuilder.buildShl(S32, E, MIRBuilder.buildConstant(S32, 23)); 60630b57cec5SDimitry Andric auto V = MIRBuilder.buildOr(S32, ShlE, MIRBuilder.buildTrunc(S32, UShl)); 60640b57cec5SDimitry Andric 60650b57cec5SDimitry Andric auto C = MIRBuilder.buildConstant(S64, 0x8000000000ULL); 60660b57cec5SDimitry Andric auto RCmp = MIRBuilder.buildICmp(CmpInst::ICMP_UGT, S1, T, C); 60670b57cec5SDimitry Andric auto TCmp = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1, T, C); 60680b57cec5SDimitry Andric auto One = MIRBuilder.buildConstant(S32, 1); 60690b57cec5SDimitry Andric 60700b57cec5SDimitry Andric auto VTrunc1 = MIRBuilder.buildAnd(S32, V, One); 60710b57cec5SDimitry Andric auto Select0 = MIRBuilder.buildSelect(S32, TCmp, VTrunc1, Zero32); 60720b57cec5SDimitry Andric auto R = MIRBuilder.buildSelect(S32, RCmp, One, Select0); 60730b57cec5SDimitry Andric MIRBuilder.buildAdd(Dst, V, R); 60740b57cec5SDimitry Andric 60755ffd83dbSDimitry Andric MI.eraseFromParent(); 60760b57cec5SDimitry Andric return Legalized; 60770b57cec5SDimitry Andric } 60780b57cec5SDimitry Andric 6079e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::lowerUITOFP(MachineInstr &MI) { 60800b57cec5SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 60810b57cec5SDimitry Andric Register Src = MI.getOperand(1).getReg(); 60820b57cec5SDimitry Andric LLT DstTy = MRI.getType(Dst); 60830b57cec5SDimitry Andric LLT SrcTy = MRI.getType(Src); 60840b57cec5SDimitry Andric 6085480093f4SDimitry Andric if (SrcTy == LLT::scalar(1)) { 6086480093f4SDimitry Andric auto True = MIRBuilder.buildFConstant(DstTy, 1.0); 6087480093f4SDimitry Andric auto False = MIRBuilder.buildFConstant(DstTy, 0.0); 6088480093f4SDimitry Andric MIRBuilder.buildSelect(Dst, Src, True, False); 6089480093f4SDimitry Andric MI.eraseFromParent(); 6090480093f4SDimitry Andric return Legalized; 6091480093f4SDimitry Andric } 6092480093f4SDimitry Andric 60930b57cec5SDimitry Andric if (SrcTy != LLT::scalar(64)) 60940b57cec5SDimitry Andric return UnableToLegalize; 60950b57cec5SDimitry Andric 60960b57cec5SDimitry Andric if (DstTy == LLT::scalar(32)) { 60970b57cec5SDimitry Andric // TODO: SelectionDAG has several alternative expansions to port which may 60980b57cec5SDimitry Andric // be more reasonble depending on the available instructions. If a target 60990b57cec5SDimitry Andric // has sitofp, does not have CTLZ, or can efficiently use f64 as an 61000b57cec5SDimitry Andric // intermediate type, this is probably worse. 61010b57cec5SDimitry Andric return lowerU64ToF32BitOps(MI); 61020b57cec5SDimitry Andric } 61030b57cec5SDimitry Andric 61040b57cec5SDimitry Andric return UnableToLegalize; 61050b57cec5SDimitry Andric } 61060b57cec5SDimitry Andric 6107e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::lowerSITOFP(MachineInstr &MI) { 61080b57cec5SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 61090b57cec5SDimitry Andric Register Src = MI.getOperand(1).getReg(); 61100b57cec5SDimitry Andric LLT DstTy = MRI.getType(Dst); 61110b57cec5SDimitry Andric LLT SrcTy = MRI.getType(Src); 61120b57cec5SDimitry Andric 61130b57cec5SDimitry Andric const LLT S64 = LLT::scalar(64); 61140b57cec5SDimitry Andric const LLT S32 = LLT::scalar(32); 61150b57cec5SDimitry Andric const LLT S1 = LLT::scalar(1); 61160b57cec5SDimitry Andric 6117480093f4SDimitry Andric if (SrcTy == S1) { 6118480093f4SDimitry Andric auto True = MIRBuilder.buildFConstant(DstTy, -1.0); 6119480093f4SDimitry Andric auto False = MIRBuilder.buildFConstant(DstTy, 0.0); 6120480093f4SDimitry Andric MIRBuilder.buildSelect(Dst, Src, True, False); 6121480093f4SDimitry Andric MI.eraseFromParent(); 6122480093f4SDimitry Andric return Legalized; 6123480093f4SDimitry Andric } 6124480093f4SDimitry Andric 61250b57cec5SDimitry Andric if (SrcTy != S64) 61260b57cec5SDimitry Andric return UnableToLegalize; 61270b57cec5SDimitry Andric 61280b57cec5SDimitry Andric if (DstTy == S32) { 61290b57cec5SDimitry Andric // signed cl2f(long l) { 61300b57cec5SDimitry Andric // long s = l >> 63; 61310b57cec5SDimitry Andric // float r = cul2f((l + s) ^ s); 61320b57cec5SDimitry Andric // return s ? -r : r; 61330b57cec5SDimitry Andric // } 61340b57cec5SDimitry Andric Register L = Src; 61350b57cec5SDimitry Andric auto SignBit = MIRBuilder.buildConstant(S64, 63); 61360b57cec5SDimitry Andric auto S = MIRBuilder.buildAShr(S64, L, SignBit); 61370b57cec5SDimitry Andric 61380b57cec5SDimitry Andric auto LPlusS = MIRBuilder.buildAdd(S64, L, S); 61390b57cec5SDimitry Andric auto Xor = MIRBuilder.buildXor(S64, LPlusS, S); 61400b57cec5SDimitry Andric auto R = MIRBuilder.buildUITOFP(S32, Xor); 61410b57cec5SDimitry Andric 61420b57cec5SDimitry Andric auto RNeg = MIRBuilder.buildFNeg(S32, R); 61430b57cec5SDimitry Andric auto SignNotZero = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, S, 61440b57cec5SDimitry Andric MIRBuilder.buildConstant(S64, 0)); 61450b57cec5SDimitry Andric MIRBuilder.buildSelect(Dst, SignNotZero, RNeg, R); 61465ffd83dbSDimitry Andric MI.eraseFromParent(); 61470b57cec5SDimitry Andric return Legalized; 61480b57cec5SDimitry Andric } 61490b57cec5SDimitry Andric 61500b57cec5SDimitry Andric return UnableToLegalize; 61510b57cec5SDimitry Andric } 61520b57cec5SDimitry Andric 6153e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::lowerFPTOUI(MachineInstr &MI) { 61548bcb0991SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 61558bcb0991SDimitry Andric Register Src = MI.getOperand(1).getReg(); 61568bcb0991SDimitry Andric LLT DstTy = MRI.getType(Dst); 61578bcb0991SDimitry Andric LLT SrcTy = MRI.getType(Src); 61588bcb0991SDimitry Andric const LLT S64 = LLT::scalar(64); 61598bcb0991SDimitry Andric const LLT S32 = LLT::scalar(32); 61608bcb0991SDimitry Andric 61618bcb0991SDimitry Andric if (SrcTy != S64 && SrcTy != S32) 61628bcb0991SDimitry Andric return UnableToLegalize; 61638bcb0991SDimitry Andric if (DstTy != S32 && DstTy != S64) 61648bcb0991SDimitry Andric return UnableToLegalize; 61658bcb0991SDimitry Andric 61668bcb0991SDimitry Andric // FPTOSI gives same result as FPTOUI for positive signed integers. 61678bcb0991SDimitry Andric // FPTOUI needs to deal with fp values that convert to unsigned integers 61688bcb0991SDimitry Andric // greater or equal to 2^31 for float or 2^63 for double. For brevity 2^Exp. 61698bcb0991SDimitry Andric 61708bcb0991SDimitry Andric APInt TwoPExpInt = APInt::getSignMask(DstTy.getSizeInBits()); 61718bcb0991SDimitry Andric APFloat TwoPExpFP(SrcTy.getSizeInBits() == 32 ? APFloat::IEEEsingle() 61728bcb0991SDimitry Andric : APFloat::IEEEdouble(), 6173349cc55cSDimitry Andric APInt::getZero(SrcTy.getSizeInBits())); 61748bcb0991SDimitry Andric TwoPExpFP.convertFromAPInt(TwoPExpInt, false, APFloat::rmNearestTiesToEven); 61758bcb0991SDimitry Andric 61768bcb0991SDimitry Andric MachineInstrBuilder FPTOSI = MIRBuilder.buildFPTOSI(DstTy, Src); 61778bcb0991SDimitry Andric 61788bcb0991SDimitry Andric MachineInstrBuilder Threshold = MIRBuilder.buildFConstant(SrcTy, TwoPExpFP); 61798bcb0991SDimitry Andric // For fp Value greater or equal to Threshold(2^Exp), we use FPTOSI on 61808bcb0991SDimitry Andric // (Value - 2^Exp) and add 2^Exp by setting highest bit in result to 1. 61818bcb0991SDimitry Andric MachineInstrBuilder FSub = MIRBuilder.buildFSub(SrcTy, Src, Threshold); 61828bcb0991SDimitry Andric MachineInstrBuilder ResLowBits = MIRBuilder.buildFPTOSI(DstTy, FSub); 61838bcb0991SDimitry Andric MachineInstrBuilder ResHighBit = MIRBuilder.buildConstant(DstTy, TwoPExpInt); 61848bcb0991SDimitry Andric MachineInstrBuilder Res = MIRBuilder.buildXor(DstTy, ResLowBits, ResHighBit); 61858bcb0991SDimitry Andric 6186480093f4SDimitry Andric const LLT S1 = LLT::scalar(1); 6187480093f4SDimitry Andric 61888bcb0991SDimitry Andric MachineInstrBuilder FCMP = 6189480093f4SDimitry Andric MIRBuilder.buildFCmp(CmpInst::FCMP_ULT, S1, Src, Threshold); 61908bcb0991SDimitry Andric MIRBuilder.buildSelect(Dst, FCMP, FPTOSI, Res); 61918bcb0991SDimitry Andric 61928bcb0991SDimitry Andric MI.eraseFromParent(); 61938bcb0991SDimitry Andric return Legalized; 61948bcb0991SDimitry Andric } 61958bcb0991SDimitry Andric 61965ffd83dbSDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::lowerFPTOSI(MachineInstr &MI) { 61975ffd83dbSDimitry Andric Register Dst = MI.getOperand(0).getReg(); 61985ffd83dbSDimitry Andric Register Src = MI.getOperand(1).getReg(); 61995ffd83dbSDimitry Andric LLT DstTy = MRI.getType(Dst); 62005ffd83dbSDimitry Andric LLT SrcTy = MRI.getType(Src); 62015ffd83dbSDimitry Andric const LLT S64 = LLT::scalar(64); 62025ffd83dbSDimitry Andric const LLT S32 = LLT::scalar(32); 62035ffd83dbSDimitry Andric 62045ffd83dbSDimitry Andric // FIXME: Only f32 to i64 conversions are supported. 62055ffd83dbSDimitry Andric if (SrcTy.getScalarType() != S32 || DstTy.getScalarType() != S64) 62065ffd83dbSDimitry Andric return UnableToLegalize; 62075ffd83dbSDimitry Andric 62085ffd83dbSDimitry Andric // Expand f32 -> i64 conversion 62095ffd83dbSDimitry Andric // This algorithm comes from compiler-rt's implementation of fixsfdi: 6210fe6060f1SDimitry Andric // https://github.com/llvm/llvm-project/blob/main/compiler-rt/lib/builtins/fixsfdi.c 62115ffd83dbSDimitry Andric 62125ffd83dbSDimitry Andric unsigned SrcEltBits = SrcTy.getScalarSizeInBits(); 62135ffd83dbSDimitry Andric 62145ffd83dbSDimitry Andric auto ExponentMask = MIRBuilder.buildConstant(SrcTy, 0x7F800000); 62155ffd83dbSDimitry Andric auto ExponentLoBit = MIRBuilder.buildConstant(SrcTy, 23); 62165ffd83dbSDimitry Andric 62175ffd83dbSDimitry Andric auto AndExpMask = MIRBuilder.buildAnd(SrcTy, Src, ExponentMask); 62185ffd83dbSDimitry Andric auto ExponentBits = MIRBuilder.buildLShr(SrcTy, AndExpMask, ExponentLoBit); 62195ffd83dbSDimitry Andric 62205ffd83dbSDimitry Andric auto SignMask = MIRBuilder.buildConstant(SrcTy, 62215ffd83dbSDimitry Andric APInt::getSignMask(SrcEltBits)); 62225ffd83dbSDimitry Andric auto AndSignMask = MIRBuilder.buildAnd(SrcTy, Src, SignMask); 62235ffd83dbSDimitry Andric auto SignLowBit = MIRBuilder.buildConstant(SrcTy, SrcEltBits - 1); 62245ffd83dbSDimitry Andric auto Sign = MIRBuilder.buildAShr(SrcTy, AndSignMask, SignLowBit); 62255ffd83dbSDimitry Andric Sign = MIRBuilder.buildSExt(DstTy, Sign); 62265ffd83dbSDimitry Andric 62275ffd83dbSDimitry Andric auto MantissaMask = MIRBuilder.buildConstant(SrcTy, 0x007FFFFF); 62285ffd83dbSDimitry Andric auto AndMantissaMask = MIRBuilder.buildAnd(SrcTy, Src, MantissaMask); 62295ffd83dbSDimitry Andric auto K = MIRBuilder.buildConstant(SrcTy, 0x00800000); 62305ffd83dbSDimitry Andric 62315ffd83dbSDimitry Andric auto R = MIRBuilder.buildOr(SrcTy, AndMantissaMask, K); 62325ffd83dbSDimitry Andric R = MIRBuilder.buildZExt(DstTy, R); 62335ffd83dbSDimitry Andric 62345ffd83dbSDimitry Andric auto Bias = MIRBuilder.buildConstant(SrcTy, 127); 62355ffd83dbSDimitry Andric auto Exponent = MIRBuilder.buildSub(SrcTy, ExponentBits, Bias); 62365ffd83dbSDimitry Andric auto SubExponent = MIRBuilder.buildSub(SrcTy, Exponent, ExponentLoBit); 62375ffd83dbSDimitry Andric auto ExponentSub = MIRBuilder.buildSub(SrcTy, ExponentLoBit, Exponent); 62385ffd83dbSDimitry Andric 62395ffd83dbSDimitry Andric auto Shl = MIRBuilder.buildShl(DstTy, R, SubExponent); 62405ffd83dbSDimitry Andric auto Srl = MIRBuilder.buildLShr(DstTy, R, ExponentSub); 62415ffd83dbSDimitry Andric 62425ffd83dbSDimitry Andric const LLT S1 = LLT::scalar(1); 62435ffd83dbSDimitry Andric auto CmpGt = MIRBuilder.buildICmp(CmpInst::ICMP_SGT, 62445ffd83dbSDimitry Andric S1, Exponent, ExponentLoBit); 62455ffd83dbSDimitry Andric 62465ffd83dbSDimitry Andric R = MIRBuilder.buildSelect(DstTy, CmpGt, Shl, Srl); 62475ffd83dbSDimitry Andric 62485ffd83dbSDimitry Andric auto XorSign = MIRBuilder.buildXor(DstTy, R, Sign); 62495ffd83dbSDimitry Andric auto Ret = MIRBuilder.buildSub(DstTy, XorSign, Sign); 62505ffd83dbSDimitry Andric 62515ffd83dbSDimitry Andric auto ZeroSrcTy = MIRBuilder.buildConstant(SrcTy, 0); 62525ffd83dbSDimitry Andric 62535ffd83dbSDimitry Andric auto ExponentLt0 = MIRBuilder.buildICmp(CmpInst::ICMP_SLT, 62545ffd83dbSDimitry Andric S1, Exponent, ZeroSrcTy); 62555ffd83dbSDimitry Andric 62565ffd83dbSDimitry Andric auto ZeroDstTy = MIRBuilder.buildConstant(DstTy, 0); 62575ffd83dbSDimitry Andric MIRBuilder.buildSelect(Dst, ExponentLt0, ZeroDstTy, Ret); 62585ffd83dbSDimitry Andric 62595ffd83dbSDimitry Andric MI.eraseFromParent(); 62605ffd83dbSDimitry Andric return Legalized; 62615ffd83dbSDimitry Andric } 62625ffd83dbSDimitry Andric 62635ffd83dbSDimitry Andric // f64 -> f16 conversion using round-to-nearest-even rounding mode. 62645ffd83dbSDimitry Andric LegalizerHelper::LegalizeResult 62655ffd83dbSDimitry Andric LegalizerHelper::lowerFPTRUNC_F64_TO_F16(MachineInstr &MI) { 62665ffd83dbSDimitry Andric Register Dst = MI.getOperand(0).getReg(); 62675ffd83dbSDimitry Andric Register Src = MI.getOperand(1).getReg(); 62685ffd83dbSDimitry Andric 62695ffd83dbSDimitry Andric if (MRI.getType(Src).isVector()) // TODO: Handle vectors directly. 62705ffd83dbSDimitry Andric return UnableToLegalize; 62715ffd83dbSDimitry Andric 62725ffd83dbSDimitry Andric const unsigned ExpMask = 0x7ff; 62735ffd83dbSDimitry Andric const unsigned ExpBiasf64 = 1023; 62745ffd83dbSDimitry Andric const unsigned ExpBiasf16 = 15; 62755ffd83dbSDimitry Andric const LLT S32 = LLT::scalar(32); 62765ffd83dbSDimitry Andric const LLT S1 = LLT::scalar(1); 62775ffd83dbSDimitry Andric 62785ffd83dbSDimitry Andric auto Unmerge = MIRBuilder.buildUnmerge(S32, Src); 62795ffd83dbSDimitry Andric Register U = Unmerge.getReg(0); 62805ffd83dbSDimitry Andric Register UH = Unmerge.getReg(1); 62815ffd83dbSDimitry Andric 62825ffd83dbSDimitry Andric auto E = MIRBuilder.buildLShr(S32, UH, MIRBuilder.buildConstant(S32, 20)); 62835ffd83dbSDimitry Andric E = MIRBuilder.buildAnd(S32, E, MIRBuilder.buildConstant(S32, ExpMask)); 62845ffd83dbSDimitry Andric 62855ffd83dbSDimitry Andric // Subtract the fp64 exponent bias (1023) to get the real exponent and 62865ffd83dbSDimitry Andric // add the f16 bias (15) to get the biased exponent for the f16 format. 62875ffd83dbSDimitry Andric E = MIRBuilder.buildAdd( 62885ffd83dbSDimitry Andric S32, E, MIRBuilder.buildConstant(S32, -ExpBiasf64 + ExpBiasf16)); 62895ffd83dbSDimitry Andric 62905ffd83dbSDimitry Andric auto M = MIRBuilder.buildLShr(S32, UH, MIRBuilder.buildConstant(S32, 8)); 62915ffd83dbSDimitry Andric M = MIRBuilder.buildAnd(S32, M, MIRBuilder.buildConstant(S32, 0xffe)); 62925ffd83dbSDimitry Andric 62935ffd83dbSDimitry Andric auto MaskedSig = MIRBuilder.buildAnd(S32, UH, 62945ffd83dbSDimitry Andric MIRBuilder.buildConstant(S32, 0x1ff)); 62955ffd83dbSDimitry Andric MaskedSig = MIRBuilder.buildOr(S32, MaskedSig, U); 62965ffd83dbSDimitry Andric 62975ffd83dbSDimitry Andric auto Zero = MIRBuilder.buildConstant(S32, 0); 62985ffd83dbSDimitry Andric auto SigCmpNE0 = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, MaskedSig, Zero); 62995ffd83dbSDimitry Andric auto Lo40Set = MIRBuilder.buildZExt(S32, SigCmpNE0); 63005ffd83dbSDimitry Andric M = MIRBuilder.buildOr(S32, M, Lo40Set); 63015ffd83dbSDimitry Andric 63025ffd83dbSDimitry Andric // (M != 0 ? 0x0200 : 0) | 0x7c00; 63035ffd83dbSDimitry Andric auto Bits0x200 = MIRBuilder.buildConstant(S32, 0x0200); 63045ffd83dbSDimitry Andric auto CmpM_NE0 = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, M, Zero); 63055ffd83dbSDimitry Andric auto SelectCC = MIRBuilder.buildSelect(S32, CmpM_NE0, Bits0x200, Zero); 63065ffd83dbSDimitry Andric 63075ffd83dbSDimitry Andric auto Bits0x7c00 = MIRBuilder.buildConstant(S32, 0x7c00); 63085ffd83dbSDimitry Andric auto I = MIRBuilder.buildOr(S32, SelectCC, Bits0x7c00); 63095ffd83dbSDimitry Andric 63105ffd83dbSDimitry Andric // N = M | (E << 12); 63115ffd83dbSDimitry Andric auto EShl12 = MIRBuilder.buildShl(S32, E, MIRBuilder.buildConstant(S32, 12)); 63125ffd83dbSDimitry Andric auto N = MIRBuilder.buildOr(S32, M, EShl12); 63135ffd83dbSDimitry Andric 63145ffd83dbSDimitry Andric // B = clamp(1-E, 0, 13); 63155ffd83dbSDimitry Andric auto One = MIRBuilder.buildConstant(S32, 1); 63165ffd83dbSDimitry Andric auto OneSubExp = MIRBuilder.buildSub(S32, One, E); 63175ffd83dbSDimitry Andric auto B = MIRBuilder.buildSMax(S32, OneSubExp, Zero); 63185ffd83dbSDimitry Andric B = MIRBuilder.buildSMin(S32, B, MIRBuilder.buildConstant(S32, 13)); 63195ffd83dbSDimitry Andric 63205ffd83dbSDimitry Andric auto SigSetHigh = MIRBuilder.buildOr(S32, M, 63215ffd83dbSDimitry Andric MIRBuilder.buildConstant(S32, 0x1000)); 63225ffd83dbSDimitry Andric 63235ffd83dbSDimitry Andric auto D = MIRBuilder.buildLShr(S32, SigSetHigh, B); 63245ffd83dbSDimitry Andric auto D0 = MIRBuilder.buildShl(S32, D, B); 63255ffd83dbSDimitry Andric 63265ffd83dbSDimitry Andric auto D0_NE_SigSetHigh = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, 63275ffd83dbSDimitry Andric D0, SigSetHigh); 63285ffd83dbSDimitry Andric auto D1 = MIRBuilder.buildZExt(S32, D0_NE_SigSetHigh); 63295ffd83dbSDimitry Andric D = MIRBuilder.buildOr(S32, D, D1); 63305ffd83dbSDimitry Andric 63315ffd83dbSDimitry Andric auto CmpELtOne = MIRBuilder.buildICmp(CmpInst::ICMP_SLT, S1, E, One); 63325ffd83dbSDimitry Andric auto V = MIRBuilder.buildSelect(S32, CmpELtOne, D, N); 63335ffd83dbSDimitry Andric 63345ffd83dbSDimitry Andric auto VLow3 = MIRBuilder.buildAnd(S32, V, MIRBuilder.buildConstant(S32, 7)); 63355ffd83dbSDimitry Andric V = MIRBuilder.buildLShr(S32, V, MIRBuilder.buildConstant(S32, 2)); 63365ffd83dbSDimitry Andric 63375ffd83dbSDimitry Andric auto VLow3Eq3 = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1, VLow3, 63385ffd83dbSDimitry Andric MIRBuilder.buildConstant(S32, 3)); 63395ffd83dbSDimitry Andric auto V0 = MIRBuilder.buildZExt(S32, VLow3Eq3); 63405ffd83dbSDimitry Andric 63415ffd83dbSDimitry Andric auto VLow3Gt5 = MIRBuilder.buildICmp(CmpInst::ICMP_SGT, S1, VLow3, 63425ffd83dbSDimitry Andric MIRBuilder.buildConstant(S32, 5)); 63435ffd83dbSDimitry Andric auto V1 = MIRBuilder.buildZExt(S32, VLow3Gt5); 63445ffd83dbSDimitry Andric 63455ffd83dbSDimitry Andric V1 = MIRBuilder.buildOr(S32, V0, V1); 63465ffd83dbSDimitry Andric V = MIRBuilder.buildAdd(S32, V, V1); 63475ffd83dbSDimitry Andric 63485ffd83dbSDimitry Andric auto CmpEGt30 = MIRBuilder.buildICmp(CmpInst::ICMP_SGT, S1, 63495ffd83dbSDimitry Andric E, MIRBuilder.buildConstant(S32, 30)); 63505ffd83dbSDimitry Andric V = MIRBuilder.buildSelect(S32, CmpEGt30, 63515ffd83dbSDimitry Andric MIRBuilder.buildConstant(S32, 0x7c00), V); 63525ffd83dbSDimitry Andric 63535ffd83dbSDimitry Andric auto CmpEGt1039 = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1, 63545ffd83dbSDimitry Andric E, MIRBuilder.buildConstant(S32, 1039)); 63555ffd83dbSDimitry Andric V = MIRBuilder.buildSelect(S32, CmpEGt1039, I, V); 63565ffd83dbSDimitry Andric 63575ffd83dbSDimitry Andric // Extract the sign bit. 63585ffd83dbSDimitry Andric auto Sign = MIRBuilder.buildLShr(S32, UH, MIRBuilder.buildConstant(S32, 16)); 63595ffd83dbSDimitry Andric Sign = MIRBuilder.buildAnd(S32, Sign, MIRBuilder.buildConstant(S32, 0x8000)); 63605ffd83dbSDimitry Andric 63615ffd83dbSDimitry Andric // Insert the sign bit 63625ffd83dbSDimitry Andric V = MIRBuilder.buildOr(S32, Sign, V); 63635ffd83dbSDimitry Andric 63645ffd83dbSDimitry Andric MIRBuilder.buildTrunc(Dst, V); 63655ffd83dbSDimitry Andric MI.eraseFromParent(); 63665ffd83dbSDimitry Andric return Legalized; 63675ffd83dbSDimitry Andric } 63685ffd83dbSDimitry Andric 63695ffd83dbSDimitry Andric LegalizerHelper::LegalizeResult 6370e8d8bef9SDimitry Andric LegalizerHelper::lowerFPTRUNC(MachineInstr &MI) { 63715ffd83dbSDimitry Andric Register Dst = MI.getOperand(0).getReg(); 63725ffd83dbSDimitry Andric Register Src = MI.getOperand(1).getReg(); 63735ffd83dbSDimitry Andric 63745ffd83dbSDimitry Andric LLT DstTy = MRI.getType(Dst); 63755ffd83dbSDimitry Andric LLT SrcTy = MRI.getType(Src); 63765ffd83dbSDimitry Andric const LLT S64 = LLT::scalar(64); 63775ffd83dbSDimitry Andric const LLT S16 = LLT::scalar(16); 63785ffd83dbSDimitry Andric 63795ffd83dbSDimitry Andric if (DstTy.getScalarType() == S16 && SrcTy.getScalarType() == S64) 63805ffd83dbSDimitry Andric return lowerFPTRUNC_F64_TO_F16(MI); 63815ffd83dbSDimitry Andric 63825ffd83dbSDimitry Andric return UnableToLegalize; 63835ffd83dbSDimitry Andric } 63845ffd83dbSDimitry Andric 6385e8d8bef9SDimitry Andric // TODO: If RHS is a constant SelectionDAGBuilder expands this into a 6386e8d8bef9SDimitry Andric // multiplication tree. 6387e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::lowerFPOWI(MachineInstr &MI) { 6388e8d8bef9SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 6389e8d8bef9SDimitry Andric Register Src0 = MI.getOperand(1).getReg(); 6390e8d8bef9SDimitry Andric Register Src1 = MI.getOperand(2).getReg(); 6391e8d8bef9SDimitry Andric LLT Ty = MRI.getType(Dst); 6392e8d8bef9SDimitry Andric 6393e8d8bef9SDimitry Andric auto CvtSrc1 = MIRBuilder.buildSITOFP(Ty, Src1); 6394e8d8bef9SDimitry Andric MIRBuilder.buildFPow(Dst, Src0, CvtSrc1, MI.getFlags()); 6395e8d8bef9SDimitry Andric MI.eraseFromParent(); 6396e8d8bef9SDimitry Andric return Legalized; 6397e8d8bef9SDimitry Andric } 6398e8d8bef9SDimitry Andric 63990b57cec5SDimitry Andric static CmpInst::Predicate minMaxToCompare(unsigned Opc) { 64000b57cec5SDimitry Andric switch (Opc) { 64010b57cec5SDimitry Andric case TargetOpcode::G_SMIN: 64020b57cec5SDimitry Andric return CmpInst::ICMP_SLT; 64030b57cec5SDimitry Andric case TargetOpcode::G_SMAX: 64040b57cec5SDimitry Andric return CmpInst::ICMP_SGT; 64050b57cec5SDimitry Andric case TargetOpcode::G_UMIN: 64060b57cec5SDimitry Andric return CmpInst::ICMP_ULT; 64070b57cec5SDimitry Andric case TargetOpcode::G_UMAX: 64080b57cec5SDimitry Andric return CmpInst::ICMP_UGT; 64090b57cec5SDimitry Andric default: 64100b57cec5SDimitry Andric llvm_unreachable("not in integer min/max"); 64110b57cec5SDimitry Andric } 64120b57cec5SDimitry Andric } 64130b57cec5SDimitry Andric 6414e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::lowerMinMax(MachineInstr &MI) { 64150b57cec5SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 64160b57cec5SDimitry Andric Register Src0 = MI.getOperand(1).getReg(); 64170b57cec5SDimitry Andric Register Src1 = MI.getOperand(2).getReg(); 64180b57cec5SDimitry Andric 64190b57cec5SDimitry Andric const CmpInst::Predicate Pred = minMaxToCompare(MI.getOpcode()); 64200b57cec5SDimitry Andric LLT CmpType = MRI.getType(Dst).changeElementSize(1); 64210b57cec5SDimitry Andric 64220b57cec5SDimitry Andric auto Cmp = MIRBuilder.buildICmp(Pred, CmpType, Src0, Src1); 64230b57cec5SDimitry Andric MIRBuilder.buildSelect(Dst, Cmp, Src0, Src1); 64240b57cec5SDimitry Andric 64250b57cec5SDimitry Andric MI.eraseFromParent(); 64260b57cec5SDimitry Andric return Legalized; 64270b57cec5SDimitry Andric } 64280b57cec5SDimitry Andric 64290b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 6430e8d8bef9SDimitry Andric LegalizerHelper::lowerFCopySign(MachineInstr &MI) { 64310b57cec5SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 64320b57cec5SDimitry Andric Register Src0 = MI.getOperand(1).getReg(); 64330b57cec5SDimitry Andric Register Src1 = MI.getOperand(2).getReg(); 64340b57cec5SDimitry Andric 64350b57cec5SDimitry Andric const LLT Src0Ty = MRI.getType(Src0); 64360b57cec5SDimitry Andric const LLT Src1Ty = MRI.getType(Src1); 64370b57cec5SDimitry Andric 64380b57cec5SDimitry Andric const int Src0Size = Src0Ty.getScalarSizeInBits(); 64390b57cec5SDimitry Andric const int Src1Size = Src1Ty.getScalarSizeInBits(); 64400b57cec5SDimitry Andric 64410b57cec5SDimitry Andric auto SignBitMask = MIRBuilder.buildConstant( 64420b57cec5SDimitry Andric Src0Ty, APInt::getSignMask(Src0Size)); 64430b57cec5SDimitry Andric 64440b57cec5SDimitry Andric auto NotSignBitMask = MIRBuilder.buildConstant( 64450b57cec5SDimitry Andric Src0Ty, APInt::getLowBitsSet(Src0Size, Src0Size - 1)); 64460b57cec5SDimitry Andric 6447fe6060f1SDimitry Andric Register And0 = MIRBuilder.buildAnd(Src0Ty, Src0, NotSignBitMask).getReg(0); 6448fe6060f1SDimitry Andric Register And1; 64490b57cec5SDimitry Andric if (Src0Ty == Src1Ty) { 6450fe6060f1SDimitry Andric And1 = MIRBuilder.buildAnd(Src1Ty, Src1, SignBitMask).getReg(0); 64510b57cec5SDimitry Andric } else if (Src0Size > Src1Size) { 64520b57cec5SDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(Src0Ty, Src0Size - Src1Size); 64530b57cec5SDimitry Andric auto Zext = MIRBuilder.buildZExt(Src0Ty, Src1); 64540b57cec5SDimitry Andric auto Shift = MIRBuilder.buildShl(Src0Ty, Zext, ShiftAmt); 6455fe6060f1SDimitry Andric And1 = MIRBuilder.buildAnd(Src0Ty, Shift, SignBitMask).getReg(0); 64560b57cec5SDimitry Andric } else { 64570b57cec5SDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(Src1Ty, Src1Size - Src0Size); 64580b57cec5SDimitry Andric auto Shift = MIRBuilder.buildLShr(Src1Ty, Src1, ShiftAmt); 64590b57cec5SDimitry Andric auto Trunc = MIRBuilder.buildTrunc(Src0Ty, Shift); 6460fe6060f1SDimitry Andric And1 = MIRBuilder.buildAnd(Src0Ty, Trunc, SignBitMask).getReg(0); 64610b57cec5SDimitry Andric } 64620b57cec5SDimitry Andric 64630b57cec5SDimitry Andric // Be careful about setting nsz/nnan/ninf on every instruction, since the 64640b57cec5SDimitry Andric // constants are a nan and -0.0, but the final result should preserve 64650b57cec5SDimitry Andric // everything. 6466fe6060f1SDimitry Andric unsigned Flags = MI.getFlags(); 6467fe6060f1SDimitry Andric MIRBuilder.buildOr(Dst, And0, And1, Flags); 64680b57cec5SDimitry Andric 64690b57cec5SDimitry Andric MI.eraseFromParent(); 64700b57cec5SDimitry Andric return Legalized; 64710b57cec5SDimitry Andric } 64720b57cec5SDimitry Andric 64730b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 64740b57cec5SDimitry Andric LegalizerHelper::lowerFMinNumMaxNum(MachineInstr &MI) { 64750b57cec5SDimitry Andric unsigned NewOp = MI.getOpcode() == TargetOpcode::G_FMINNUM ? 64760b57cec5SDimitry Andric TargetOpcode::G_FMINNUM_IEEE : TargetOpcode::G_FMAXNUM_IEEE; 64770b57cec5SDimitry Andric 64780b57cec5SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 64790b57cec5SDimitry Andric Register Src0 = MI.getOperand(1).getReg(); 64800b57cec5SDimitry Andric Register Src1 = MI.getOperand(2).getReg(); 64810b57cec5SDimitry Andric LLT Ty = MRI.getType(Dst); 64820b57cec5SDimitry Andric 64830b57cec5SDimitry Andric if (!MI.getFlag(MachineInstr::FmNoNans)) { 64840b57cec5SDimitry Andric // Insert canonicalizes if it's possible we need to quiet to get correct 64850b57cec5SDimitry Andric // sNaN behavior. 64860b57cec5SDimitry Andric 64870b57cec5SDimitry Andric // Note this must be done here, and not as an optimization combine in the 64880b57cec5SDimitry Andric // absence of a dedicate quiet-snan instruction as we're using an 64890b57cec5SDimitry Andric // omni-purpose G_FCANONICALIZE. 64900b57cec5SDimitry Andric if (!isKnownNeverSNaN(Src0, MRI)) 64910b57cec5SDimitry Andric Src0 = MIRBuilder.buildFCanonicalize(Ty, Src0, MI.getFlags()).getReg(0); 64920b57cec5SDimitry Andric 64930b57cec5SDimitry Andric if (!isKnownNeverSNaN(Src1, MRI)) 64940b57cec5SDimitry Andric Src1 = MIRBuilder.buildFCanonicalize(Ty, Src1, MI.getFlags()).getReg(0); 64950b57cec5SDimitry Andric } 64960b57cec5SDimitry Andric 64970b57cec5SDimitry Andric // If there are no nans, it's safe to simply replace this with the non-IEEE 64980b57cec5SDimitry Andric // version. 64990b57cec5SDimitry Andric MIRBuilder.buildInstr(NewOp, {Dst}, {Src0, Src1}, MI.getFlags()); 65000b57cec5SDimitry Andric MI.eraseFromParent(); 65010b57cec5SDimitry Andric return Legalized; 65020b57cec5SDimitry Andric } 65038bcb0991SDimitry Andric 65048bcb0991SDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::lowerFMad(MachineInstr &MI) { 65058bcb0991SDimitry Andric // Expand G_FMAD a, b, c -> G_FADD (G_FMUL a, b), c 65068bcb0991SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 65078bcb0991SDimitry Andric LLT Ty = MRI.getType(DstReg); 65088bcb0991SDimitry Andric unsigned Flags = MI.getFlags(); 65098bcb0991SDimitry Andric 65108bcb0991SDimitry Andric auto Mul = MIRBuilder.buildFMul(Ty, MI.getOperand(1), MI.getOperand(2), 65118bcb0991SDimitry Andric Flags); 65128bcb0991SDimitry Andric MIRBuilder.buildFAdd(DstReg, Mul, MI.getOperand(3), Flags); 65138bcb0991SDimitry Andric MI.eraseFromParent(); 65148bcb0991SDimitry Andric return Legalized; 65158bcb0991SDimitry Andric } 65168bcb0991SDimitry Andric 65178bcb0991SDimitry Andric LegalizerHelper::LegalizeResult 6518480093f4SDimitry Andric LegalizerHelper::lowerIntrinsicRound(MachineInstr &MI) { 6519480093f4SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 65205ffd83dbSDimitry Andric Register X = MI.getOperand(1).getReg(); 65215ffd83dbSDimitry Andric const unsigned Flags = MI.getFlags(); 65225ffd83dbSDimitry Andric const LLT Ty = MRI.getType(DstReg); 65235ffd83dbSDimitry Andric const LLT CondTy = Ty.changeElementSize(1); 65245ffd83dbSDimitry Andric 65255ffd83dbSDimitry Andric // round(x) => 65265ffd83dbSDimitry Andric // t = trunc(x); 65275ffd83dbSDimitry Andric // d = fabs(x - t); 65285ffd83dbSDimitry Andric // o = copysign(1.0f, x); 65295ffd83dbSDimitry Andric // return t + (d >= 0.5 ? o : 0.0); 65305ffd83dbSDimitry Andric 65315ffd83dbSDimitry Andric auto T = MIRBuilder.buildIntrinsicTrunc(Ty, X, Flags); 65325ffd83dbSDimitry Andric 65335ffd83dbSDimitry Andric auto Diff = MIRBuilder.buildFSub(Ty, X, T, Flags); 65345ffd83dbSDimitry Andric auto AbsDiff = MIRBuilder.buildFAbs(Ty, Diff, Flags); 65355ffd83dbSDimitry Andric auto Zero = MIRBuilder.buildFConstant(Ty, 0.0); 65365ffd83dbSDimitry Andric auto One = MIRBuilder.buildFConstant(Ty, 1.0); 65375ffd83dbSDimitry Andric auto Half = MIRBuilder.buildFConstant(Ty, 0.5); 65385ffd83dbSDimitry Andric auto SignOne = MIRBuilder.buildFCopysign(Ty, One, X); 65395ffd83dbSDimitry Andric 65405ffd83dbSDimitry Andric auto Cmp = MIRBuilder.buildFCmp(CmpInst::FCMP_OGE, CondTy, AbsDiff, Half, 65415ffd83dbSDimitry Andric Flags); 65425ffd83dbSDimitry Andric auto Sel = MIRBuilder.buildSelect(Ty, Cmp, SignOne, Zero, Flags); 65435ffd83dbSDimitry Andric 65445ffd83dbSDimitry Andric MIRBuilder.buildFAdd(DstReg, T, Sel, Flags); 65455ffd83dbSDimitry Andric 65465ffd83dbSDimitry Andric MI.eraseFromParent(); 65475ffd83dbSDimitry Andric return Legalized; 65485ffd83dbSDimitry Andric } 65495ffd83dbSDimitry Andric 65505ffd83dbSDimitry Andric LegalizerHelper::LegalizeResult 65515ffd83dbSDimitry Andric LegalizerHelper::lowerFFloor(MachineInstr &MI) { 65525ffd83dbSDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 6553480093f4SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 6554480093f4SDimitry Andric unsigned Flags = MI.getFlags(); 6555480093f4SDimitry Andric LLT Ty = MRI.getType(DstReg); 6556480093f4SDimitry Andric const LLT CondTy = Ty.changeElementSize(1); 6557480093f4SDimitry Andric 6558480093f4SDimitry Andric // result = trunc(src); 6559480093f4SDimitry Andric // if (src < 0.0 && src != result) 6560480093f4SDimitry Andric // result += -1.0. 6561480093f4SDimitry Andric 6562480093f4SDimitry Andric auto Trunc = MIRBuilder.buildIntrinsicTrunc(Ty, SrcReg, Flags); 65635ffd83dbSDimitry Andric auto Zero = MIRBuilder.buildFConstant(Ty, 0.0); 6564480093f4SDimitry Andric 6565480093f4SDimitry Andric auto Lt0 = MIRBuilder.buildFCmp(CmpInst::FCMP_OLT, CondTy, 6566480093f4SDimitry Andric SrcReg, Zero, Flags); 6567480093f4SDimitry Andric auto NeTrunc = MIRBuilder.buildFCmp(CmpInst::FCMP_ONE, CondTy, 6568480093f4SDimitry Andric SrcReg, Trunc, Flags); 6569480093f4SDimitry Andric auto And = MIRBuilder.buildAnd(CondTy, Lt0, NeTrunc); 6570480093f4SDimitry Andric auto AddVal = MIRBuilder.buildSITOFP(Ty, And); 6571480093f4SDimitry Andric 65725ffd83dbSDimitry Andric MIRBuilder.buildFAdd(DstReg, Trunc, AddVal, Flags); 65735ffd83dbSDimitry Andric MI.eraseFromParent(); 65745ffd83dbSDimitry Andric return Legalized; 65755ffd83dbSDimitry Andric } 65765ffd83dbSDimitry Andric 65775ffd83dbSDimitry Andric LegalizerHelper::LegalizeResult 65785ffd83dbSDimitry Andric LegalizerHelper::lowerMergeValues(MachineInstr &MI) { 65795ffd83dbSDimitry Andric const unsigned NumOps = MI.getNumOperands(); 65805ffd83dbSDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 65815ffd83dbSDimitry Andric Register Src0Reg = MI.getOperand(1).getReg(); 65825ffd83dbSDimitry Andric LLT DstTy = MRI.getType(DstReg); 65835ffd83dbSDimitry Andric LLT SrcTy = MRI.getType(Src0Reg); 65845ffd83dbSDimitry Andric unsigned PartSize = SrcTy.getSizeInBits(); 65855ffd83dbSDimitry Andric 65865ffd83dbSDimitry Andric LLT WideTy = LLT::scalar(DstTy.getSizeInBits()); 65875ffd83dbSDimitry Andric Register ResultReg = MIRBuilder.buildZExt(WideTy, Src0Reg).getReg(0); 65885ffd83dbSDimitry Andric 65895ffd83dbSDimitry Andric for (unsigned I = 2; I != NumOps; ++I) { 65905ffd83dbSDimitry Andric const unsigned Offset = (I - 1) * PartSize; 65915ffd83dbSDimitry Andric 65925ffd83dbSDimitry Andric Register SrcReg = MI.getOperand(I).getReg(); 65935ffd83dbSDimitry Andric auto ZextInput = MIRBuilder.buildZExt(WideTy, SrcReg); 65945ffd83dbSDimitry Andric 65955ffd83dbSDimitry Andric Register NextResult = I + 1 == NumOps && WideTy == DstTy ? DstReg : 65965ffd83dbSDimitry Andric MRI.createGenericVirtualRegister(WideTy); 65975ffd83dbSDimitry Andric 65985ffd83dbSDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(WideTy, Offset); 65995ffd83dbSDimitry Andric auto Shl = MIRBuilder.buildShl(WideTy, ZextInput, ShiftAmt); 66005ffd83dbSDimitry Andric MIRBuilder.buildOr(NextResult, ResultReg, Shl); 66015ffd83dbSDimitry Andric ResultReg = NextResult; 66025ffd83dbSDimitry Andric } 66035ffd83dbSDimitry Andric 66045ffd83dbSDimitry Andric if (DstTy.isPointer()) { 66055ffd83dbSDimitry Andric if (MIRBuilder.getDataLayout().isNonIntegralAddressSpace( 66065ffd83dbSDimitry Andric DstTy.getAddressSpace())) { 66075ffd83dbSDimitry Andric LLVM_DEBUG(dbgs() << "Not casting nonintegral address space\n"); 66085ffd83dbSDimitry Andric return UnableToLegalize; 66095ffd83dbSDimitry Andric } 66105ffd83dbSDimitry Andric 66115ffd83dbSDimitry Andric MIRBuilder.buildIntToPtr(DstReg, ResultReg); 66125ffd83dbSDimitry Andric } 66135ffd83dbSDimitry Andric 6614480093f4SDimitry Andric MI.eraseFromParent(); 6615480093f4SDimitry Andric return Legalized; 6616480093f4SDimitry Andric } 6617480093f4SDimitry Andric 6618480093f4SDimitry Andric LegalizerHelper::LegalizeResult 66198bcb0991SDimitry Andric LegalizerHelper::lowerUnmergeValues(MachineInstr &MI) { 66208bcb0991SDimitry Andric const unsigned NumDst = MI.getNumOperands() - 1; 66215ffd83dbSDimitry Andric Register SrcReg = MI.getOperand(NumDst).getReg(); 66228bcb0991SDimitry Andric Register Dst0Reg = MI.getOperand(0).getReg(); 66238bcb0991SDimitry Andric LLT DstTy = MRI.getType(Dst0Reg); 66245ffd83dbSDimitry Andric if (DstTy.isPointer()) 66255ffd83dbSDimitry Andric return UnableToLegalize; // TODO 66268bcb0991SDimitry Andric 66275ffd83dbSDimitry Andric SrcReg = coerceToScalar(SrcReg); 66285ffd83dbSDimitry Andric if (!SrcReg) 66295ffd83dbSDimitry Andric return UnableToLegalize; 66308bcb0991SDimitry Andric 66318bcb0991SDimitry Andric // Expand scalarizing unmerge as bitcast to integer and shift. 66325ffd83dbSDimitry Andric LLT IntTy = MRI.getType(SrcReg); 66338bcb0991SDimitry Andric 66345ffd83dbSDimitry Andric MIRBuilder.buildTrunc(Dst0Reg, SrcReg); 66358bcb0991SDimitry Andric 66368bcb0991SDimitry Andric const unsigned DstSize = DstTy.getSizeInBits(); 66378bcb0991SDimitry Andric unsigned Offset = DstSize; 66388bcb0991SDimitry Andric for (unsigned I = 1; I != NumDst; ++I, Offset += DstSize) { 66398bcb0991SDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(IntTy, Offset); 66405ffd83dbSDimitry Andric auto Shift = MIRBuilder.buildLShr(IntTy, SrcReg, ShiftAmt); 66418bcb0991SDimitry Andric MIRBuilder.buildTrunc(MI.getOperand(I), Shift); 66428bcb0991SDimitry Andric } 66438bcb0991SDimitry Andric 66448bcb0991SDimitry Andric MI.eraseFromParent(); 66458bcb0991SDimitry Andric return Legalized; 66468bcb0991SDimitry Andric } 66478bcb0991SDimitry Andric 6648e8d8bef9SDimitry Andric /// Lower a vector extract or insert by writing the vector to a stack temporary 6649e8d8bef9SDimitry Andric /// and reloading the element or vector. 6650e8d8bef9SDimitry Andric /// 6651e8d8bef9SDimitry Andric /// %dst = G_EXTRACT_VECTOR_ELT %vec, %idx 6652e8d8bef9SDimitry Andric /// => 6653e8d8bef9SDimitry Andric /// %stack_temp = G_FRAME_INDEX 6654e8d8bef9SDimitry Andric /// G_STORE %vec, %stack_temp 6655e8d8bef9SDimitry Andric /// %idx = clamp(%idx, %vec.getNumElements()) 6656e8d8bef9SDimitry Andric /// %element_ptr = G_PTR_ADD %stack_temp, %idx 6657e8d8bef9SDimitry Andric /// %dst = G_LOAD %element_ptr 6658e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult 6659e8d8bef9SDimitry Andric LegalizerHelper::lowerExtractInsertVectorElt(MachineInstr &MI) { 6660e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 6661e8d8bef9SDimitry Andric Register SrcVec = MI.getOperand(1).getReg(); 6662e8d8bef9SDimitry Andric Register InsertVal; 6663e8d8bef9SDimitry Andric if (MI.getOpcode() == TargetOpcode::G_INSERT_VECTOR_ELT) 6664e8d8bef9SDimitry Andric InsertVal = MI.getOperand(2).getReg(); 6665e8d8bef9SDimitry Andric 6666e8d8bef9SDimitry Andric Register Idx = MI.getOperand(MI.getNumOperands() - 1).getReg(); 6667e8d8bef9SDimitry Andric 6668e8d8bef9SDimitry Andric LLT VecTy = MRI.getType(SrcVec); 6669e8d8bef9SDimitry Andric LLT EltTy = VecTy.getElementType(); 66700eae32dcSDimitry Andric unsigned NumElts = VecTy.getNumElements(); 66710eae32dcSDimitry Andric 66720eae32dcSDimitry Andric int64_t IdxVal; 66730eae32dcSDimitry Andric if (mi_match(Idx, MRI, m_ICst(IdxVal)) && IdxVal <= NumElts) { 66740eae32dcSDimitry Andric SmallVector<Register, 8> SrcRegs; 66750eae32dcSDimitry Andric extractParts(SrcVec, EltTy, NumElts, SrcRegs); 66760eae32dcSDimitry Andric 66770eae32dcSDimitry Andric if (InsertVal) { 66780eae32dcSDimitry Andric SrcRegs[IdxVal] = MI.getOperand(2).getReg(); 6679*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(DstReg, SrcRegs); 66800eae32dcSDimitry Andric } else { 66810eae32dcSDimitry Andric MIRBuilder.buildCopy(DstReg, SrcRegs[IdxVal]); 66820eae32dcSDimitry Andric } 66830eae32dcSDimitry Andric 66840eae32dcSDimitry Andric MI.eraseFromParent(); 66850eae32dcSDimitry Andric return Legalized; 66860eae32dcSDimitry Andric } 66870eae32dcSDimitry Andric 6688e8d8bef9SDimitry Andric if (!EltTy.isByteSized()) { // Not implemented. 6689e8d8bef9SDimitry Andric LLVM_DEBUG(dbgs() << "Can't handle non-byte element vectors yet\n"); 6690e8d8bef9SDimitry Andric return UnableToLegalize; 6691e8d8bef9SDimitry Andric } 6692e8d8bef9SDimitry Andric 6693e8d8bef9SDimitry Andric unsigned EltBytes = EltTy.getSizeInBytes(); 6694e8d8bef9SDimitry Andric Align VecAlign = getStackTemporaryAlignment(VecTy); 6695e8d8bef9SDimitry Andric Align EltAlign; 6696e8d8bef9SDimitry Andric 6697e8d8bef9SDimitry Andric MachinePointerInfo PtrInfo; 6698e8d8bef9SDimitry Andric auto StackTemp = createStackTemporary(TypeSize::Fixed(VecTy.getSizeInBytes()), 6699e8d8bef9SDimitry Andric VecAlign, PtrInfo); 6700e8d8bef9SDimitry Andric MIRBuilder.buildStore(SrcVec, StackTemp, PtrInfo, VecAlign); 6701e8d8bef9SDimitry Andric 6702e8d8bef9SDimitry Andric // Get the pointer to the element, and be sure not to hit undefined behavior 6703e8d8bef9SDimitry Andric // if the index is out of bounds. 6704e8d8bef9SDimitry Andric Register EltPtr = getVectorElementPointer(StackTemp.getReg(0), VecTy, Idx); 6705e8d8bef9SDimitry Andric 6706e8d8bef9SDimitry Andric if (mi_match(Idx, MRI, m_ICst(IdxVal))) { 6707e8d8bef9SDimitry Andric int64_t Offset = IdxVal * EltBytes; 6708e8d8bef9SDimitry Andric PtrInfo = PtrInfo.getWithOffset(Offset); 6709e8d8bef9SDimitry Andric EltAlign = commonAlignment(VecAlign, Offset); 6710e8d8bef9SDimitry Andric } else { 6711e8d8bef9SDimitry Andric // We lose information with a variable offset. 6712e8d8bef9SDimitry Andric EltAlign = getStackTemporaryAlignment(EltTy); 6713e8d8bef9SDimitry Andric PtrInfo = MachinePointerInfo(MRI.getType(EltPtr).getAddressSpace()); 6714e8d8bef9SDimitry Andric } 6715e8d8bef9SDimitry Andric 6716e8d8bef9SDimitry Andric if (InsertVal) { 6717e8d8bef9SDimitry Andric // Write the inserted element 6718e8d8bef9SDimitry Andric MIRBuilder.buildStore(InsertVal, EltPtr, PtrInfo, EltAlign); 6719e8d8bef9SDimitry Andric 6720e8d8bef9SDimitry Andric // Reload the whole vector. 6721e8d8bef9SDimitry Andric MIRBuilder.buildLoad(DstReg, StackTemp, PtrInfo, VecAlign); 6722e8d8bef9SDimitry Andric } else { 6723e8d8bef9SDimitry Andric MIRBuilder.buildLoad(DstReg, EltPtr, PtrInfo, EltAlign); 6724e8d8bef9SDimitry Andric } 6725e8d8bef9SDimitry Andric 6726e8d8bef9SDimitry Andric MI.eraseFromParent(); 6727e8d8bef9SDimitry Andric return Legalized; 6728e8d8bef9SDimitry Andric } 6729e8d8bef9SDimitry Andric 67308bcb0991SDimitry Andric LegalizerHelper::LegalizeResult 67318bcb0991SDimitry Andric LegalizerHelper::lowerShuffleVector(MachineInstr &MI) { 67328bcb0991SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 67338bcb0991SDimitry Andric Register Src0Reg = MI.getOperand(1).getReg(); 67348bcb0991SDimitry Andric Register Src1Reg = MI.getOperand(2).getReg(); 67358bcb0991SDimitry Andric LLT Src0Ty = MRI.getType(Src0Reg); 67368bcb0991SDimitry Andric LLT DstTy = MRI.getType(DstReg); 67378bcb0991SDimitry Andric LLT IdxTy = LLT::scalar(32); 67388bcb0991SDimitry Andric 6739480093f4SDimitry Andric ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask(); 67408bcb0991SDimitry Andric 67418bcb0991SDimitry Andric if (DstTy.isScalar()) { 67428bcb0991SDimitry Andric if (Src0Ty.isVector()) 67438bcb0991SDimitry Andric return UnableToLegalize; 67448bcb0991SDimitry Andric 67458bcb0991SDimitry Andric // This is just a SELECT. 67468bcb0991SDimitry Andric assert(Mask.size() == 1 && "Expected a single mask element"); 67478bcb0991SDimitry Andric Register Val; 67488bcb0991SDimitry Andric if (Mask[0] < 0 || Mask[0] > 1) 67498bcb0991SDimitry Andric Val = MIRBuilder.buildUndef(DstTy).getReg(0); 67508bcb0991SDimitry Andric else 67518bcb0991SDimitry Andric Val = Mask[0] == 0 ? Src0Reg : Src1Reg; 67528bcb0991SDimitry Andric MIRBuilder.buildCopy(DstReg, Val); 67538bcb0991SDimitry Andric MI.eraseFromParent(); 67548bcb0991SDimitry Andric return Legalized; 67558bcb0991SDimitry Andric } 67568bcb0991SDimitry Andric 67578bcb0991SDimitry Andric Register Undef; 67588bcb0991SDimitry Andric SmallVector<Register, 32> BuildVec; 67598bcb0991SDimitry Andric LLT EltTy = DstTy.getElementType(); 67608bcb0991SDimitry Andric 67618bcb0991SDimitry Andric for (int Idx : Mask) { 67628bcb0991SDimitry Andric if (Idx < 0) { 67638bcb0991SDimitry Andric if (!Undef.isValid()) 67648bcb0991SDimitry Andric Undef = MIRBuilder.buildUndef(EltTy).getReg(0); 67658bcb0991SDimitry Andric BuildVec.push_back(Undef); 67668bcb0991SDimitry Andric continue; 67678bcb0991SDimitry Andric } 67688bcb0991SDimitry Andric 67698bcb0991SDimitry Andric if (Src0Ty.isScalar()) { 67708bcb0991SDimitry Andric BuildVec.push_back(Idx == 0 ? Src0Reg : Src1Reg); 67718bcb0991SDimitry Andric } else { 67728bcb0991SDimitry Andric int NumElts = Src0Ty.getNumElements(); 67738bcb0991SDimitry Andric Register SrcVec = Idx < NumElts ? Src0Reg : Src1Reg; 67748bcb0991SDimitry Andric int ExtractIdx = Idx < NumElts ? Idx : Idx - NumElts; 67758bcb0991SDimitry Andric auto IdxK = MIRBuilder.buildConstant(IdxTy, ExtractIdx); 67768bcb0991SDimitry Andric auto Extract = MIRBuilder.buildExtractVectorElement(EltTy, SrcVec, IdxK); 67778bcb0991SDimitry Andric BuildVec.push_back(Extract.getReg(0)); 67788bcb0991SDimitry Andric } 67798bcb0991SDimitry Andric } 67808bcb0991SDimitry Andric 67818bcb0991SDimitry Andric MIRBuilder.buildBuildVector(DstReg, BuildVec); 67828bcb0991SDimitry Andric MI.eraseFromParent(); 67838bcb0991SDimitry Andric return Legalized; 67848bcb0991SDimitry Andric } 67858bcb0991SDimitry Andric 67868bcb0991SDimitry Andric LegalizerHelper::LegalizeResult 67878bcb0991SDimitry Andric LegalizerHelper::lowerDynStackAlloc(MachineInstr &MI) { 67885ffd83dbSDimitry Andric const auto &MF = *MI.getMF(); 67895ffd83dbSDimitry Andric const auto &TFI = *MF.getSubtarget().getFrameLowering(); 67905ffd83dbSDimitry Andric if (TFI.getStackGrowthDirection() == TargetFrameLowering::StackGrowsUp) 67915ffd83dbSDimitry Andric return UnableToLegalize; 67925ffd83dbSDimitry Andric 67938bcb0991SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 67948bcb0991SDimitry Andric Register AllocSize = MI.getOperand(1).getReg(); 67955ffd83dbSDimitry Andric Align Alignment = assumeAligned(MI.getOperand(2).getImm()); 67968bcb0991SDimitry Andric 67978bcb0991SDimitry Andric LLT PtrTy = MRI.getType(Dst); 67988bcb0991SDimitry Andric LLT IntPtrTy = LLT::scalar(PtrTy.getSizeInBits()); 67998bcb0991SDimitry Andric 68008bcb0991SDimitry Andric Register SPReg = TLI.getStackPointerRegisterToSaveRestore(); 68018bcb0991SDimitry Andric auto SPTmp = MIRBuilder.buildCopy(PtrTy, SPReg); 68028bcb0991SDimitry Andric SPTmp = MIRBuilder.buildCast(IntPtrTy, SPTmp); 68038bcb0991SDimitry Andric 68048bcb0991SDimitry Andric // Subtract the final alloc from the SP. We use G_PTRTOINT here so we don't 68058bcb0991SDimitry Andric // have to generate an extra instruction to negate the alloc and then use 6806480093f4SDimitry Andric // G_PTR_ADD to add the negative offset. 68078bcb0991SDimitry Andric auto Alloc = MIRBuilder.buildSub(IntPtrTy, SPTmp, AllocSize); 68085ffd83dbSDimitry Andric if (Alignment > Align(1)) { 68095ffd83dbSDimitry Andric APInt AlignMask(IntPtrTy.getSizeInBits(), Alignment.value(), true); 68108bcb0991SDimitry Andric AlignMask.negate(); 68118bcb0991SDimitry Andric auto AlignCst = MIRBuilder.buildConstant(IntPtrTy, AlignMask); 68128bcb0991SDimitry Andric Alloc = MIRBuilder.buildAnd(IntPtrTy, Alloc, AlignCst); 68138bcb0991SDimitry Andric } 68148bcb0991SDimitry Andric 68158bcb0991SDimitry Andric SPTmp = MIRBuilder.buildCast(PtrTy, Alloc); 68168bcb0991SDimitry Andric MIRBuilder.buildCopy(SPReg, SPTmp); 68178bcb0991SDimitry Andric MIRBuilder.buildCopy(Dst, SPTmp); 68188bcb0991SDimitry Andric 68198bcb0991SDimitry Andric MI.eraseFromParent(); 68208bcb0991SDimitry Andric return Legalized; 68218bcb0991SDimitry Andric } 68228bcb0991SDimitry Andric 68238bcb0991SDimitry Andric LegalizerHelper::LegalizeResult 68248bcb0991SDimitry Andric LegalizerHelper::lowerExtract(MachineInstr &MI) { 68258bcb0991SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 68268bcb0991SDimitry Andric Register Src = MI.getOperand(1).getReg(); 68278bcb0991SDimitry Andric unsigned Offset = MI.getOperand(2).getImm(); 68288bcb0991SDimitry Andric 68298bcb0991SDimitry Andric LLT DstTy = MRI.getType(Dst); 68308bcb0991SDimitry Andric LLT SrcTy = MRI.getType(Src); 68318bcb0991SDimitry Andric 68320eae32dcSDimitry Andric // Extract sub-vector or one element 68330eae32dcSDimitry Andric if (SrcTy.isVector()) { 68340eae32dcSDimitry Andric unsigned SrcEltSize = SrcTy.getElementType().getSizeInBits(); 68350eae32dcSDimitry Andric unsigned DstSize = DstTy.getSizeInBits(); 68360eae32dcSDimitry Andric 68370eae32dcSDimitry Andric if ((Offset % SrcEltSize == 0) && (DstSize % SrcEltSize == 0) && 68380eae32dcSDimitry Andric (Offset + DstSize <= SrcTy.getSizeInBits())) { 68390eae32dcSDimitry Andric // Unmerge and allow access to each Src element for the artifact combiner. 68400eae32dcSDimitry Andric auto Unmerge = MIRBuilder.buildUnmerge(SrcTy.getElementType(), Src); 68410eae32dcSDimitry Andric 68420eae32dcSDimitry Andric // Take element(s) we need to extract and copy it (merge them). 68430eae32dcSDimitry Andric SmallVector<Register, 8> SubVectorElts; 68440eae32dcSDimitry Andric for (unsigned Idx = Offset / SrcEltSize; 68450eae32dcSDimitry Andric Idx < (Offset + DstSize) / SrcEltSize; ++Idx) { 68460eae32dcSDimitry Andric SubVectorElts.push_back(Unmerge.getReg(Idx)); 68470eae32dcSDimitry Andric } 68480eae32dcSDimitry Andric if (SubVectorElts.size() == 1) 68490eae32dcSDimitry Andric MIRBuilder.buildCopy(Dst, SubVectorElts[0]); 68500eae32dcSDimitry Andric else 6851*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(Dst, SubVectorElts); 68520eae32dcSDimitry Andric 68530eae32dcSDimitry Andric MI.eraseFromParent(); 68540eae32dcSDimitry Andric return Legalized; 68550eae32dcSDimitry Andric } 68560eae32dcSDimitry Andric } 68570eae32dcSDimitry Andric 68588bcb0991SDimitry Andric if (DstTy.isScalar() && 68598bcb0991SDimitry Andric (SrcTy.isScalar() || 68608bcb0991SDimitry Andric (SrcTy.isVector() && DstTy == SrcTy.getElementType()))) { 68618bcb0991SDimitry Andric LLT SrcIntTy = SrcTy; 68628bcb0991SDimitry Andric if (!SrcTy.isScalar()) { 68638bcb0991SDimitry Andric SrcIntTy = LLT::scalar(SrcTy.getSizeInBits()); 68648bcb0991SDimitry Andric Src = MIRBuilder.buildBitcast(SrcIntTy, Src).getReg(0); 68658bcb0991SDimitry Andric } 68668bcb0991SDimitry Andric 68678bcb0991SDimitry Andric if (Offset == 0) 68688bcb0991SDimitry Andric MIRBuilder.buildTrunc(Dst, Src); 68698bcb0991SDimitry Andric else { 68708bcb0991SDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(SrcIntTy, Offset); 68718bcb0991SDimitry Andric auto Shr = MIRBuilder.buildLShr(SrcIntTy, Src, ShiftAmt); 68728bcb0991SDimitry Andric MIRBuilder.buildTrunc(Dst, Shr); 68738bcb0991SDimitry Andric } 68748bcb0991SDimitry Andric 68758bcb0991SDimitry Andric MI.eraseFromParent(); 68768bcb0991SDimitry Andric return Legalized; 68778bcb0991SDimitry Andric } 68788bcb0991SDimitry Andric 68798bcb0991SDimitry Andric return UnableToLegalize; 68808bcb0991SDimitry Andric } 68818bcb0991SDimitry Andric 68828bcb0991SDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::lowerInsert(MachineInstr &MI) { 68838bcb0991SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 68848bcb0991SDimitry Andric Register Src = MI.getOperand(1).getReg(); 68858bcb0991SDimitry Andric Register InsertSrc = MI.getOperand(2).getReg(); 68868bcb0991SDimitry Andric uint64_t Offset = MI.getOperand(3).getImm(); 68878bcb0991SDimitry Andric 68888bcb0991SDimitry Andric LLT DstTy = MRI.getType(Src); 68898bcb0991SDimitry Andric LLT InsertTy = MRI.getType(InsertSrc); 68908bcb0991SDimitry Andric 68910eae32dcSDimitry Andric // Insert sub-vector or one element 68920eae32dcSDimitry Andric if (DstTy.isVector() && !InsertTy.isPointer()) { 68930eae32dcSDimitry Andric LLT EltTy = DstTy.getElementType(); 68940eae32dcSDimitry Andric unsigned EltSize = EltTy.getSizeInBits(); 68950eae32dcSDimitry Andric unsigned InsertSize = InsertTy.getSizeInBits(); 68960eae32dcSDimitry Andric 68970eae32dcSDimitry Andric if ((Offset % EltSize == 0) && (InsertSize % EltSize == 0) && 68980eae32dcSDimitry Andric (Offset + InsertSize <= DstTy.getSizeInBits())) { 68990eae32dcSDimitry Andric auto UnmergeSrc = MIRBuilder.buildUnmerge(EltTy, Src); 69000eae32dcSDimitry Andric SmallVector<Register, 8> DstElts; 69010eae32dcSDimitry Andric unsigned Idx = 0; 69020eae32dcSDimitry Andric // Elements from Src before insert start Offset 69030eae32dcSDimitry Andric for (; Idx < Offset / EltSize; ++Idx) { 69040eae32dcSDimitry Andric DstElts.push_back(UnmergeSrc.getReg(Idx)); 69050eae32dcSDimitry Andric } 69060eae32dcSDimitry Andric 69070eae32dcSDimitry Andric // Replace elements in Src with elements from InsertSrc 69080eae32dcSDimitry Andric if (InsertTy.getSizeInBits() > EltSize) { 69090eae32dcSDimitry Andric auto UnmergeInsertSrc = MIRBuilder.buildUnmerge(EltTy, InsertSrc); 69100eae32dcSDimitry Andric for (unsigned i = 0; Idx < (Offset + InsertSize) / EltSize; 69110eae32dcSDimitry Andric ++Idx, ++i) { 69120eae32dcSDimitry Andric DstElts.push_back(UnmergeInsertSrc.getReg(i)); 69130eae32dcSDimitry Andric } 69140eae32dcSDimitry Andric } else { 69150eae32dcSDimitry Andric DstElts.push_back(InsertSrc); 69160eae32dcSDimitry Andric ++Idx; 69170eae32dcSDimitry Andric } 69180eae32dcSDimitry Andric 69190eae32dcSDimitry Andric // Remaining elements from Src after insert 69200eae32dcSDimitry Andric for (; Idx < DstTy.getNumElements(); ++Idx) { 69210eae32dcSDimitry Andric DstElts.push_back(UnmergeSrc.getReg(Idx)); 69220eae32dcSDimitry Andric } 69230eae32dcSDimitry Andric 6924*bdd1243dSDimitry Andric MIRBuilder.buildMergeLikeInstr(Dst, DstElts); 69250eae32dcSDimitry Andric MI.eraseFromParent(); 69260eae32dcSDimitry Andric return Legalized; 69270eae32dcSDimitry Andric } 69280eae32dcSDimitry Andric } 69290eae32dcSDimitry Andric 69305ffd83dbSDimitry Andric if (InsertTy.isVector() || 69315ffd83dbSDimitry Andric (DstTy.isVector() && DstTy.getElementType() != InsertTy)) 69325ffd83dbSDimitry Andric return UnableToLegalize; 69335ffd83dbSDimitry Andric 69345ffd83dbSDimitry Andric const DataLayout &DL = MIRBuilder.getDataLayout(); 69355ffd83dbSDimitry Andric if ((DstTy.isPointer() && 69365ffd83dbSDimitry Andric DL.isNonIntegralAddressSpace(DstTy.getAddressSpace())) || 69375ffd83dbSDimitry Andric (InsertTy.isPointer() && 69385ffd83dbSDimitry Andric DL.isNonIntegralAddressSpace(InsertTy.getAddressSpace()))) { 69395ffd83dbSDimitry Andric LLVM_DEBUG(dbgs() << "Not casting non-integral address space integer\n"); 69405ffd83dbSDimitry Andric return UnableToLegalize; 69415ffd83dbSDimitry Andric } 69425ffd83dbSDimitry Andric 69438bcb0991SDimitry Andric LLT IntDstTy = DstTy; 69445ffd83dbSDimitry Andric 69458bcb0991SDimitry Andric if (!DstTy.isScalar()) { 69468bcb0991SDimitry Andric IntDstTy = LLT::scalar(DstTy.getSizeInBits()); 69475ffd83dbSDimitry Andric Src = MIRBuilder.buildCast(IntDstTy, Src).getReg(0); 69485ffd83dbSDimitry Andric } 69495ffd83dbSDimitry Andric 69505ffd83dbSDimitry Andric if (!InsertTy.isScalar()) { 69515ffd83dbSDimitry Andric const LLT IntInsertTy = LLT::scalar(InsertTy.getSizeInBits()); 69525ffd83dbSDimitry Andric InsertSrc = MIRBuilder.buildPtrToInt(IntInsertTy, InsertSrc).getReg(0); 69538bcb0991SDimitry Andric } 69548bcb0991SDimitry Andric 69558bcb0991SDimitry Andric Register ExtInsSrc = MIRBuilder.buildZExt(IntDstTy, InsertSrc).getReg(0); 69568bcb0991SDimitry Andric if (Offset != 0) { 69578bcb0991SDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(IntDstTy, Offset); 69588bcb0991SDimitry Andric ExtInsSrc = MIRBuilder.buildShl(IntDstTy, ExtInsSrc, ShiftAmt).getReg(0); 69598bcb0991SDimitry Andric } 69608bcb0991SDimitry Andric 69615ffd83dbSDimitry Andric APInt MaskVal = APInt::getBitsSetWithWrap( 69625ffd83dbSDimitry Andric DstTy.getSizeInBits(), Offset + InsertTy.getSizeInBits(), Offset); 69638bcb0991SDimitry Andric 69648bcb0991SDimitry Andric auto Mask = MIRBuilder.buildConstant(IntDstTy, MaskVal); 69658bcb0991SDimitry Andric auto MaskedSrc = MIRBuilder.buildAnd(IntDstTy, Src, Mask); 69668bcb0991SDimitry Andric auto Or = MIRBuilder.buildOr(IntDstTy, MaskedSrc, ExtInsSrc); 69678bcb0991SDimitry Andric 69685ffd83dbSDimitry Andric MIRBuilder.buildCast(Dst, Or); 69698bcb0991SDimitry Andric MI.eraseFromParent(); 69708bcb0991SDimitry Andric return Legalized; 69718bcb0991SDimitry Andric } 69728bcb0991SDimitry Andric 69738bcb0991SDimitry Andric LegalizerHelper::LegalizeResult 69748bcb0991SDimitry Andric LegalizerHelper::lowerSADDO_SSUBO(MachineInstr &MI) { 69758bcb0991SDimitry Andric Register Dst0 = MI.getOperand(0).getReg(); 69768bcb0991SDimitry Andric Register Dst1 = MI.getOperand(1).getReg(); 69778bcb0991SDimitry Andric Register LHS = MI.getOperand(2).getReg(); 69788bcb0991SDimitry Andric Register RHS = MI.getOperand(3).getReg(); 69798bcb0991SDimitry Andric const bool IsAdd = MI.getOpcode() == TargetOpcode::G_SADDO; 69808bcb0991SDimitry Andric 69818bcb0991SDimitry Andric LLT Ty = MRI.getType(Dst0); 69828bcb0991SDimitry Andric LLT BoolTy = MRI.getType(Dst1); 69838bcb0991SDimitry Andric 69848bcb0991SDimitry Andric if (IsAdd) 69858bcb0991SDimitry Andric MIRBuilder.buildAdd(Dst0, LHS, RHS); 69868bcb0991SDimitry Andric else 69878bcb0991SDimitry Andric MIRBuilder.buildSub(Dst0, LHS, RHS); 69888bcb0991SDimitry Andric 69898bcb0991SDimitry Andric // TODO: If SADDSAT/SSUBSAT is legal, compare results to detect overflow. 69908bcb0991SDimitry Andric 69918bcb0991SDimitry Andric auto Zero = MIRBuilder.buildConstant(Ty, 0); 69928bcb0991SDimitry Andric 69938bcb0991SDimitry Andric // For an addition, the result should be less than one of the operands (LHS) 69948bcb0991SDimitry Andric // if and only if the other operand (RHS) is negative, otherwise there will 69958bcb0991SDimitry Andric // be overflow. 69968bcb0991SDimitry Andric // For a subtraction, the result should be less than one of the operands 69978bcb0991SDimitry Andric // (LHS) if and only if the other operand (RHS) is (non-zero) positive, 69988bcb0991SDimitry Andric // otherwise there will be overflow. 69998bcb0991SDimitry Andric auto ResultLowerThanLHS = 70008bcb0991SDimitry Andric MIRBuilder.buildICmp(CmpInst::ICMP_SLT, BoolTy, Dst0, LHS); 70018bcb0991SDimitry Andric auto ConditionRHS = MIRBuilder.buildICmp( 70028bcb0991SDimitry Andric IsAdd ? CmpInst::ICMP_SLT : CmpInst::ICMP_SGT, BoolTy, RHS, Zero); 70038bcb0991SDimitry Andric 70048bcb0991SDimitry Andric MIRBuilder.buildXor(Dst1, ConditionRHS, ResultLowerThanLHS); 70058bcb0991SDimitry Andric MI.eraseFromParent(); 70068bcb0991SDimitry Andric return Legalized; 70078bcb0991SDimitry Andric } 7008480093f4SDimitry Andric 7009480093f4SDimitry Andric LegalizerHelper::LegalizeResult 7010e8d8bef9SDimitry Andric LegalizerHelper::lowerAddSubSatToMinMax(MachineInstr &MI) { 7011e8d8bef9SDimitry Andric Register Res = MI.getOperand(0).getReg(); 7012e8d8bef9SDimitry Andric Register LHS = MI.getOperand(1).getReg(); 7013e8d8bef9SDimitry Andric Register RHS = MI.getOperand(2).getReg(); 7014e8d8bef9SDimitry Andric LLT Ty = MRI.getType(Res); 7015e8d8bef9SDimitry Andric bool IsSigned; 7016e8d8bef9SDimitry Andric bool IsAdd; 7017e8d8bef9SDimitry Andric unsigned BaseOp; 7018e8d8bef9SDimitry Andric switch (MI.getOpcode()) { 7019e8d8bef9SDimitry Andric default: 7020e8d8bef9SDimitry Andric llvm_unreachable("unexpected addsat/subsat opcode"); 7021e8d8bef9SDimitry Andric case TargetOpcode::G_UADDSAT: 7022e8d8bef9SDimitry Andric IsSigned = false; 7023e8d8bef9SDimitry Andric IsAdd = true; 7024e8d8bef9SDimitry Andric BaseOp = TargetOpcode::G_ADD; 7025e8d8bef9SDimitry Andric break; 7026e8d8bef9SDimitry Andric case TargetOpcode::G_SADDSAT: 7027e8d8bef9SDimitry Andric IsSigned = true; 7028e8d8bef9SDimitry Andric IsAdd = true; 7029e8d8bef9SDimitry Andric BaseOp = TargetOpcode::G_ADD; 7030e8d8bef9SDimitry Andric break; 7031e8d8bef9SDimitry Andric case TargetOpcode::G_USUBSAT: 7032e8d8bef9SDimitry Andric IsSigned = false; 7033e8d8bef9SDimitry Andric IsAdd = false; 7034e8d8bef9SDimitry Andric BaseOp = TargetOpcode::G_SUB; 7035e8d8bef9SDimitry Andric break; 7036e8d8bef9SDimitry Andric case TargetOpcode::G_SSUBSAT: 7037e8d8bef9SDimitry Andric IsSigned = true; 7038e8d8bef9SDimitry Andric IsAdd = false; 7039e8d8bef9SDimitry Andric BaseOp = TargetOpcode::G_SUB; 7040e8d8bef9SDimitry Andric break; 7041e8d8bef9SDimitry Andric } 7042e8d8bef9SDimitry Andric 7043e8d8bef9SDimitry Andric if (IsSigned) { 7044e8d8bef9SDimitry Andric // sadd.sat(a, b) -> 7045e8d8bef9SDimitry Andric // hi = 0x7fffffff - smax(a, 0) 7046e8d8bef9SDimitry Andric // lo = 0x80000000 - smin(a, 0) 7047e8d8bef9SDimitry Andric // a + smin(smax(lo, b), hi) 7048e8d8bef9SDimitry Andric // ssub.sat(a, b) -> 7049e8d8bef9SDimitry Andric // lo = smax(a, -1) - 0x7fffffff 7050e8d8bef9SDimitry Andric // hi = smin(a, -1) - 0x80000000 7051e8d8bef9SDimitry Andric // a - smin(smax(lo, b), hi) 7052e8d8bef9SDimitry Andric // TODO: AMDGPU can use a "median of 3" instruction here: 7053e8d8bef9SDimitry Andric // a +/- med3(lo, b, hi) 7054e8d8bef9SDimitry Andric uint64_t NumBits = Ty.getScalarSizeInBits(); 7055e8d8bef9SDimitry Andric auto MaxVal = 7056e8d8bef9SDimitry Andric MIRBuilder.buildConstant(Ty, APInt::getSignedMaxValue(NumBits)); 7057e8d8bef9SDimitry Andric auto MinVal = 7058e8d8bef9SDimitry Andric MIRBuilder.buildConstant(Ty, APInt::getSignedMinValue(NumBits)); 7059e8d8bef9SDimitry Andric MachineInstrBuilder Hi, Lo; 7060e8d8bef9SDimitry Andric if (IsAdd) { 7061e8d8bef9SDimitry Andric auto Zero = MIRBuilder.buildConstant(Ty, 0); 7062e8d8bef9SDimitry Andric Hi = MIRBuilder.buildSub(Ty, MaxVal, MIRBuilder.buildSMax(Ty, LHS, Zero)); 7063e8d8bef9SDimitry Andric Lo = MIRBuilder.buildSub(Ty, MinVal, MIRBuilder.buildSMin(Ty, LHS, Zero)); 7064e8d8bef9SDimitry Andric } else { 7065e8d8bef9SDimitry Andric auto NegOne = MIRBuilder.buildConstant(Ty, -1); 7066e8d8bef9SDimitry Andric Lo = MIRBuilder.buildSub(Ty, MIRBuilder.buildSMax(Ty, LHS, NegOne), 7067e8d8bef9SDimitry Andric MaxVal); 7068e8d8bef9SDimitry Andric Hi = MIRBuilder.buildSub(Ty, MIRBuilder.buildSMin(Ty, LHS, NegOne), 7069e8d8bef9SDimitry Andric MinVal); 7070e8d8bef9SDimitry Andric } 7071e8d8bef9SDimitry Andric auto RHSClamped = 7072e8d8bef9SDimitry Andric MIRBuilder.buildSMin(Ty, MIRBuilder.buildSMax(Ty, Lo, RHS), Hi); 7073e8d8bef9SDimitry Andric MIRBuilder.buildInstr(BaseOp, {Res}, {LHS, RHSClamped}); 7074e8d8bef9SDimitry Andric } else { 7075e8d8bef9SDimitry Andric // uadd.sat(a, b) -> a + umin(~a, b) 7076e8d8bef9SDimitry Andric // usub.sat(a, b) -> a - umin(a, b) 7077e8d8bef9SDimitry Andric Register Not = IsAdd ? MIRBuilder.buildNot(Ty, LHS).getReg(0) : LHS; 7078e8d8bef9SDimitry Andric auto Min = MIRBuilder.buildUMin(Ty, Not, RHS); 7079e8d8bef9SDimitry Andric MIRBuilder.buildInstr(BaseOp, {Res}, {LHS, Min}); 7080e8d8bef9SDimitry Andric } 7081e8d8bef9SDimitry Andric 7082e8d8bef9SDimitry Andric MI.eraseFromParent(); 7083e8d8bef9SDimitry Andric return Legalized; 7084e8d8bef9SDimitry Andric } 7085e8d8bef9SDimitry Andric 7086e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult 7087e8d8bef9SDimitry Andric LegalizerHelper::lowerAddSubSatToAddoSubo(MachineInstr &MI) { 7088e8d8bef9SDimitry Andric Register Res = MI.getOperand(0).getReg(); 7089e8d8bef9SDimitry Andric Register LHS = MI.getOperand(1).getReg(); 7090e8d8bef9SDimitry Andric Register RHS = MI.getOperand(2).getReg(); 7091e8d8bef9SDimitry Andric LLT Ty = MRI.getType(Res); 7092e8d8bef9SDimitry Andric LLT BoolTy = Ty.changeElementSize(1); 7093e8d8bef9SDimitry Andric bool IsSigned; 7094e8d8bef9SDimitry Andric bool IsAdd; 7095e8d8bef9SDimitry Andric unsigned OverflowOp; 7096e8d8bef9SDimitry Andric switch (MI.getOpcode()) { 7097e8d8bef9SDimitry Andric default: 7098e8d8bef9SDimitry Andric llvm_unreachable("unexpected addsat/subsat opcode"); 7099e8d8bef9SDimitry Andric case TargetOpcode::G_UADDSAT: 7100e8d8bef9SDimitry Andric IsSigned = false; 7101e8d8bef9SDimitry Andric IsAdd = true; 7102e8d8bef9SDimitry Andric OverflowOp = TargetOpcode::G_UADDO; 7103e8d8bef9SDimitry Andric break; 7104e8d8bef9SDimitry Andric case TargetOpcode::G_SADDSAT: 7105e8d8bef9SDimitry Andric IsSigned = true; 7106e8d8bef9SDimitry Andric IsAdd = true; 7107e8d8bef9SDimitry Andric OverflowOp = TargetOpcode::G_SADDO; 7108e8d8bef9SDimitry Andric break; 7109e8d8bef9SDimitry Andric case TargetOpcode::G_USUBSAT: 7110e8d8bef9SDimitry Andric IsSigned = false; 7111e8d8bef9SDimitry Andric IsAdd = false; 7112e8d8bef9SDimitry Andric OverflowOp = TargetOpcode::G_USUBO; 7113e8d8bef9SDimitry Andric break; 7114e8d8bef9SDimitry Andric case TargetOpcode::G_SSUBSAT: 7115e8d8bef9SDimitry Andric IsSigned = true; 7116e8d8bef9SDimitry Andric IsAdd = false; 7117e8d8bef9SDimitry Andric OverflowOp = TargetOpcode::G_SSUBO; 7118e8d8bef9SDimitry Andric break; 7119e8d8bef9SDimitry Andric } 7120e8d8bef9SDimitry Andric 7121e8d8bef9SDimitry Andric auto OverflowRes = 7122e8d8bef9SDimitry Andric MIRBuilder.buildInstr(OverflowOp, {Ty, BoolTy}, {LHS, RHS}); 7123e8d8bef9SDimitry Andric Register Tmp = OverflowRes.getReg(0); 7124e8d8bef9SDimitry Andric Register Ov = OverflowRes.getReg(1); 7125e8d8bef9SDimitry Andric MachineInstrBuilder Clamp; 7126e8d8bef9SDimitry Andric if (IsSigned) { 7127e8d8bef9SDimitry Andric // sadd.sat(a, b) -> 7128e8d8bef9SDimitry Andric // {tmp, ov} = saddo(a, b) 7129e8d8bef9SDimitry Andric // ov ? (tmp >>s 31) + 0x80000000 : r 7130e8d8bef9SDimitry Andric // ssub.sat(a, b) -> 7131e8d8bef9SDimitry Andric // {tmp, ov} = ssubo(a, b) 7132e8d8bef9SDimitry Andric // ov ? (tmp >>s 31) + 0x80000000 : r 7133e8d8bef9SDimitry Andric uint64_t NumBits = Ty.getScalarSizeInBits(); 7134e8d8bef9SDimitry Andric auto ShiftAmount = MIRBuilder.buildConstant(Ty, NumBits - 1); 7135e8d8bef9SDimitry Andric auto Sign = MIRBuilder.buildAShr(Ty, Tmp, ShiftAmount); 7136e8d8bef9SDimitry Andric auto MinVal = 7137e8d8bef9SDimitry Andric MIRBuilder.buildConstant(Ty, APInt::getSignedMinValue(NumBits)); 7138e8d8bef9SDimitry Andric Clamp = MIRBuilder.buildAdd(Ty, Sign, MinVal); 7139e8d8bef9SDimitry Andric } else { 7140e8d8bef9SDimitry Andric // uadd.sat(a, b) -> 7141e8d8bef9SDimitry Andric // {tmp, ov} = uaddo(a, b) 7142e8d8bef9SDimitry Andric // ov ? 0xffffffff : tmp 7143e8d8bef9SDimitry Andric // usub.sat(a, b) -> 7144e8d8bef9SDimitry Andric // {tmp, ov} = usubo(a, b) 7145e8d8bef9SDimitry Andric // ov ? 0 : tmp 7146e8d8bef9SDimitry Andric Clamp = MIRBuilder.buildConstant(Ty, IsAdd ? -1 : 0); 7147e8d8bef9SDimitry Andric } 7148e8d8bef9SDimitry Andric MIRBuilder.buildSelect(Res, Ov, Clamp, Tmp); 7149e8d8bef9SDimitry Andric 7150e8d8bef9SDimitry Andric MI.eraseFromParent(); 7151e8d8bef9SDimitry Andric return Legalized; 7152e8d8bef9SDimitry Andric } 7153e8d8bef9SDimitry Andric 7154e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult 7155e8d8bef9SDimitry Andric LegalizerHelper::lowerShlSat(MachineInstr &MI) { 7156e8d8bef9SDimitry Andric assert((MI.getOpcode() == TargetOpcode::G_SSHLSAT || 7157e8d8bef9SDimitry Andric MI.getOpcode() == TargetOpcode::G_USHLSAT) && 7158e8d8bef9SDimitry Andric "Expected shlsat opcode!"); 7159e8d8bef9SDimitry Andric bool IsSigned = MI.getOpcode() == TargetOpcode::G_SSHLSAT; 7160e8d8bef9SDimitry Andric Register Res = MI.getOperand(0).getReg(); 7161e8d8bef9SDimitry Andric Register LHS = MI.getOperand(1).getReg(); 7162e8d8bef9SDimitry Andric Register RHS = MI.getOperand(2).getReg(); 7163e8d8bef9SDimitry Andric LLT Ty = MRI.getType(Res); 7164e8d8bef9SDimitry Andric LLT BoolTy = Ty.changeElementSize(1); 7165e8d8bef9SDimitry Andric 7166e8d8bef9SDimitry Andric unsigned BW = Ty.getScalarSizeInBits(); 7167e8d8bef9SDimitry Andric auto Result = MIRBuilder.buildShl(Ty, LHS, RHS); 7168e8d8bef9SDimitry Andric auto Orig = IsSigned ? MIRBuilder.buildAShr(Ty, Result, RHS) 7169e8d8bef9SDimitry Andric : MIRBuilder.buildLShr(Ty, Result, RHS); 7170e8d8bef9SDimitry Andric 7171e8d8bef9SDimitry Andric MachineInstrBuilder SatVal; 7172e8d8bef9SDimitry Andric if (IsSigned) { 7173e8d8bef9SDimitry Andric auto SatMin = MIRBuilder.buildConstant(Ty, APInt::getSignedMinValue(BW)); 7174e8d8bef9SDimitry Andric auto SatMax = MIRBuilder.buildConstant(Ty, APInt::getSignedMaxValue(BW)); 7175e8d8bef9SDimitry Andric auto Cmp = MIRBuilder.buildICmp(CmpInst::ICMP_SLT, BoolTy, LHS, 7176e8d8bef9SDimitry Andric MIRBuilder.buildConstant(Ty, 0)); 7177e8d8bef9SDimitry Andric SatVal = MIRBuilder.buildSelect(Ty, Cmp, SatMin, SatMax); 7178e8d8bef9SDimitry Andric } else { 7179e8d8bef9SDimitry Andric SatVal = MIRBuilder.buildConstant(Ty, APInt::getMaxValue(BW)); 7180e8d8bef9SDimitry Andric } 7181e8d8bef9SDimitry Andric auto Ov = MIRBuilder.buildICmp(CmpInst::ICMP_NE, BoolTy, LHS, Orig); 7182e8d8bef9SDimitry Andric MIRBuilder.buildSelect(Res, Ov, SatVal, Result); 7183e8d8bef9SDimitry Andric 7184e8d8bef9SDimitry Andric MI.eraseFromParent(); 7185e8d8bef9SDimitry Andric return Legalized; 7186e8d8bef9SDimitry Andric } 7187e8d8bef9SDimitry Andric 7188e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult 7189480093f4SDimitry Andric LegalizerHelper::lowerBswap(MachineInstr &MI) { 7190480093f4SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 7191480093f4SDimitry Andric Register Src = MI.getOperand(1).getReg(); 7192480093f4SDimitry Andric const LLT Ty = MRI.getType(Src); 71935ffd83dbSDimitry Andric unsigned SizeInBytes = (Ty.getScalarSizeInBits() + 7) / 8; 7194480093f4SDimitry Andric unsigned BaseShiftAmt = (SizeInBytes - 1) * 8; 7195480093f4SDimitry Andric 7196480093f4SDimitry Andric // Swap most and least significant byte, set remaining bytes in Res to zero. 7197480093f4SDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(Ty, BaseShiftAmt); 7198480093f4SDimitry Andric auto LSByteShiftedLeft = MIRBuilder.buildShl(Ty, Src, ShiftAmt); 7199480093f4SDimitry Andric auto MSByteShiftedRight = MIRBuilder.buildLShr(Ty, Src, ShiftAmt); 7200480093f4SDimitry Andric auto Res = MIRBuilder.buildOr(Ty, MSByteShiftedRight, LSByteShiftedLeft); 7201480093f4SDimitry Andric 7202480093f4SDimitry Andric // Set i-th high/low byte in Res to i-th low/high byte from Src. 7203480093f4SDimitry Andric for (unsigned i = 1; i < SizeInBytes / 2; ++i) { 7204480093f4SDimitry Andric // AND with Mask leaves byte i unchanged and sets remaining bytes to 0. 7205480093f4SDimitry Andric APInt APMask(SizeInBytes * 8, 0xFF << (i * 8)); 7206480093f4SDimitry Andric auto Mask = MIRBuilder.buildConstant(Ty, APMask); 7207480093f4SDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(Ty, BaseShiftAmt - 16 * i); 7208480093f4SDimitry Andric // Low byte shifted left to place of high byte: (Src & Mask) << ShiftAmt. 7209480093f4SDimitry Andric auto LoByte = MIRBuilder.buildAnd(Ty, Src, Mask); 7210480093f4SDimitry Andric auto LoShiftedLeft = MIRBuilder.buildShl(Ty, LoByte, ShiftAmt); 7211480093f4SDimitry Andric Res = MIRBuilder.buildOr(Ty, Res, LoShiftedLeft); 7212480093f4SDimitry Andric // High byte shifted right to place of low byte: (Src >> ShiftAmt) & Mask. 7213480093f4SDimitry Andric auto SrcShiftedRight = MIRBuilder.buildLShr(Ty, Src, ShiftAmt); 7214480093f4SDimitry Andric auto HiShiftedRight = MIRBuilder.buildAnd(Ty, SrcShiftedRight, Mask); 7215480093f4SDimitry Andric Res = MIRBuilder.buildOr(Ty, Res, HiShiftedRight); 7216480093f4SDimitry Andric } 7217480093f4SDimitry Andric Res.getInstr()->getOperand(0).setReg(Dst); 7218480093f4SDimitry Andric 7219480093f4SDimitry Andric MI.eraseFromParent(); 7220480093f4SDimitry Andric return Legalized; 7221480093f4SDimitry Andric } 7222480093f4SDimitry Andric 7223480093f4SDimitry Andric //{ (Src & Mask) >> N } | { (Src << N) & Mask } 7224480093f4SDimitry Andric static MachineInstrBuilder SwapN(unsigned N, DstOp Dst, MachineIRBuilder &B, 7225480093f4SDimitry Andric MachineInstrBuilder Src, APInt Mask) { 7226480093f4SDimitry Andric const LLT Ty = Dst.getLLTTy(*B.getMRI()); 7227480093f4SDimitry Andric MachineInstrBuilder C_N = B.buildConstant(Ty, N); 7228480093f4SDimitry Andric MachineInstrBuilder MaskLoNTo0 = B.buildConstant(Ty, Mask); 7229480093f4SDimitry Andric auto LHS = B.buildLShr(Ty, B.buildAnd(Ty, Src, MaskLoNTo0), C_N); 7230480093f4SDimitry Andric auto RHS = B.buildAnd(Ty, B.buildShl(Ty, Src, C_N), MaskLoNTo0); 7231480093f4SDimitry Andric return B.buildOr(Dst, LHS, RHS); 7232480093f4SDimitry Andric } 7233480093f4SDimitry Andric 7234480093f4SDimitry Andric LegalizerHelper::LegalizeResult 7235480093f4SDimitry Andric LegalizerHelper::lowerBitreverse(MachineInstr &MI) { 7236480093f4SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 7237480093f4SDimitry Andric Register Src = MI.getOperand(1).getReg(); 7238480093f4SDimitry Andric const LLT Ty = MRI.getType(Src); 7239480093f4SDimitry Andric unsigned Size = Ty.getSizeInBits(); 7240480093f4SDimitry Andric 7241480093f4SDimitry Andric MachineInstrBuilder BSWAP = 7242480093f4SDimitry Andric MIRBuilder.buildInstr(TargetOpcode::G_BSWAP, {Ty}, {Src}); 7243480093f4SDimitry Andric 7244480093f4SDimitry Andric // swap high and low 4 bits in 8 bit blocks 7654|3210 -> 3210|7654 7245480093f4SDimitry Andric // [(val & 0xF0F0F0F0) >> 4] | [(val & 0x0F0F0F0F) << 4] 7246480093f4SDimitry Andric // -> [(val & 0xF0F0F0F0) >> 4] | [(val << 4) & 0xF0F0F0F0] 7247480093f4SDimitry Andric MachineInstrBuilder Swap4 = 7248480093f4SDimitry Andric SwapN(4, Ty, MIRBuilder, BSWAP, APInt::getSplat(Size, APInt(8, 0xF0))); 7249480093f4SDimitry Andric 7250480093f4SDimitry Andric // swap high and low 2 bits in 4 bit blocks 32|10 76|54 -> 10|32 54|76 7251480093f4SDimitry Andric // [(val & 0xCCCCCCCC) >> 2] & [(val & 0x33333333) << 2] 7252480093f4SDimitry Andric // -> [(val & 0xCCCCCCCC) >> 2] & [(val << 2) & 0xCCCCCCCC] 7253480093f4SDimitry Andric MachineInstrBuilder Swap2 = 7254480093f4SDimitry Andric SwapN(2, Ty, MIRBuilder, Swap4, APInt::getSplat(Size, APInt(8, 0xCC))); 7255480093f4SDimitry Andric 7256480093f4SDimitry Andric // swap high and low 1 bit in 2 bit blocks 1|0 3|2 5|4 7|6 -> 0|1 2|3 4|5 6|7 7257480093f4SDimitry Andric // [(val & 0xAAAAAAAA) >> 1] & [(val & 0x55555555) << 1] 7258480093f4SDimitry Andric // -> [(val & 0xAAAAAAAA) >> 1] & [(val << 1) & 0xAAAAAAAA] 7259480093f4SDimitry Andric SwapN(1, Dst, MIRBuilder, Swap2, APInt::getSplat(Size, APInt(8, 0xAA))); 7260480093f4SDimitry Andric 7261480093f4SDimitry Andric MI.eraseFromParent(); 7262480093f4SDimitry Andric return Legalized; 7263480093f4SDimitry Andric } 7264480093f4SDimitry Andric 7265480093f4SDimitry Andric LegalizerHelper::LegalizeResult 72665ffd83dbSDimitry Andric LegalizerHelper::lowerReadWriteRegister(MachineInstr &MI) { 7267480093f4SDimitry Andric MachineFunction &MF = MIRBuilder.getMF(); 72685ffd83dbSDimitry Andric 72695ffd83dbSDimitry Andric bool IsRead = MI.getOpcode() == TargetOpcode::G_READ_REGISTER; 72705ffd83dbSDimitry Andric int NameOpIdx = IsRead ? 1 : 0; 72715ffd83dbSDimitry Andric int ValRegIndex = IsRead ? 0 : 1; 72725ffd83dbSDimitry Andric 72735ffd83dbSDimitry Andric Register ValReg = MI.getOperand(ValRegIndex).getReg(); 72745ffd83dbSDimitry Andric const LLT Ty = MRI.getType(ValReg); 72755ffd83dbSDimitry Andric const MDString *RegStr = cast<MDString>( 72765ffd83dbSDimitry Andric cast<MDNode>(MI.getOperand(NameOpIdx).getMetadata())->getOperand(0)); 72775ffd83dbSDimitry Andric 7278e8d8bef9SDimitry Andric Register PhysReg = TLI.getRegisterByName(RegStr->getString().data(), Ty, MF); 72795ffd83dbSDimitry Andric if (!PhysReg.isValid()) 7280480093f4SDimitry Andric return UnableToLegalize; 7281480093f4SDimitry Andric 72825ffd83dbSDimitry Andric if (IsRead) 72835ffd83dbSDimitry Andric MIRBuilder.buildCopy(ValReg, PhysReg); 72845ffd83dbSDimitry Andric else 72855ffd83dbSDimitry Andric MIRBuilder.buildCopy(PhysReg, ValReg); 72865ffd83dbSDimitry Andric 7287480093f4SDimitry Andric MI.eraseFromParent(); 7288480093f4SDimitry Andric return Legalized; 7289480093f4SDimitry Andric } 7290e8d8bef9SDimitry Andric 7291e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult 7292e8d8bef9SDimitry Andric LegalizerHelper::lowerSMULH_UMULH(MachineInstr &MI) { 7293e8d8bef9SDimitry Andric bool IsSigned = MI.getOpcode() == TargetOpcode::G_SMULH; 7294e8d8bef9SDimitry Andric unsigned ExtOp = IsSigned ? TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT; 7295e8d8bef9SDimitry Andric Register Result = MI.getOperand(0).getReg(); 7296e8d8bef9SDimitry Andric LLT OrigTy = MRI.getType(Result); 7297e8d8bef9SDimitry Andric auto SizeInBits = OrigTy.getScalarSizeInBits(); 7298e8d8bef9SDimitry Andric LLT WideTy = OrigTy.changeElementSize(SizeInBits * 2); 7299e8d8bef9SDimitry Andric 7300e8d8bef9SDimitry Andric auto LHS = MIRBuilder.buildInstr(ExtOp, {WideTy}, {MI.getOperand(1)}); 7301e8d8bef9SDimitry Andric auto RHS = MIRBuilder.buildInstr(ExtOp, {WideTy}, {MI.getOperand(2)}); 7302e8d8bef9SDimitry Andric auto Mul = MIRBuilder.buildMul(WideTy, LHS, RHS); 7303e8d8bef9SDimitry Andric unsigned ShiftOp = IsSigned ? TargetOpcode::G_ASHR : TargetOpcode::G_LSHR; 7304e8d8bef9SDimitry Andric 7305e8d8bef9SDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(WideTy, SizeInBits); 7306e8d8bef9SDimitry Andric auto Shifted = MIRBuilder.buildInstr(ShiftOp, {WideTy}, {Mul, ShiftAmt}); 7307e8d8bef9SDimitry Andric MIRBuilder.buildTrunc(Result, Shifted); 7308e8d8bef9SDimitry Andric 7309e8d8bef9SDimitry Andric MI.eraseFromParent(); 7310e8d8bef9SDimitry Andric return Legalized; 7311e8d8bef9SDimitry Andric } 7312e8d8bef9SDimitry Andric 7313*bdd1243dSDimitry Andric LegalizerHelper::LegalizeResult 7314*bdd1243dSDimitry Andric LegalizerHelper::lowerISFPCLASS(MachineInstr &MI) { 7315*bdd1243dSDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 7316*bdd1243dSDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 7317*bdd1243dSDimitry Andric LLT DstTy = MRI.getType(DstReg); 7318*bdd1243dSDimitry Andric LLT SrcTy = MRI.getType(SrcReg); 7319*bdd1243dSDimitry Andric uint64_t Mask = MI.getOperand(2).getImm(); 7320*bdd1243dSDimitry Andric 7321*bdd1243dSDimitry Andric if (Mask == 0) { 7322*bdd1243dSDimitry Andric MIRBuilder.buildConstant(DstReg, 0); 7323*bdd1243dSDimitry Andric MI.eraseFromParent(); 7324*bdd1243dSDimitry Andric return Legalized; 7325*bdd1243dSDimitry Andric } 7326*bdd1243dSDimitry Andric if ((Mask & fcAllFlags) == fcAllFlags) { 7327*bdd1243dSDimitry Andric MIRBuilder.buildConstant(DstReg, 1); 7328*bdd1243dSDimitry Andric MI.eraseFromParent(); 7329*bdd1243dSDimitry Andric return Legalized; 7330*bdd1243dSDimitry Andric } 7331*bdd1243dSDimitry Andric 7332*bdd1243dSDimitry Andric unsigned BitSize = SrcTy.getScalarSizeInBits(); 7333*bdd1243dSDimitry Andric const fltSemantics &Semantics = getFltSemanticForLLT(SrcTy.getScalarType()); 7334*bdd1243dSDimitry Andric 7335*bdd1243dSDimitry Andric LLT IntTy = LLT::scalar(BitSize); 7336*bdd1243dSDimitry Andric if (SrcTy.isVector()) 7337*bdd1243dSDimitry Andric IntTy = LLT::vector(SrcTy.getElementCount(), IntTy); 7338*bdd1243dSDimitry Andric auto AsInt = MIRBuilder.buildCopy(IntTy, SrcReg); 7339*bdd1243dSDimitry Andric 7340*bdd1243dSDimitry Andric // Various masks. 7341*bdd1243dSDimitry Andric APInt SignBit = APInt::getSignMask(BitSize); 7342*bdd1243dSDimitry Andric APInt ValueMask = APInt::getSignedMaxValue(BitSize); // All bits but sign. 7343*bdd1243dSDimitry Andric APInt Inf = APFloat::getInf(Semantics).bitcastToAPInt(); // Exp and int bit. 7344*bdd1243dSDimitry Andric APInt ExpMask = Inf; 7345*bdd1243dSDimitry Andric APInt AllOneMantissa = APFloat::getLargest(Semantics).bitcastToAPInt() & ~Inf; 7346*bdd1243dSDimitry Andric APInt QNaNBitMask = 7347*bdd1243dSDimitry Andric APInt::getOneBitSet(BitSize, AllOneMantissa.getActiveBits() - 1); 7348*bdd1243dSDimitry Andric APInt InvertionMask = APInt::getAllOnesValue(DstTy.getScalarSizeInBits()); 7349*bdd1243dSDimitry Andric 7350*bdd1243dSDimitry Andric auto SignBitC = MIRBuilder.buildConstant(IntTy, SignBit); 7351*bdd1243dSDimitry Andric auto ValueMaskC = MIRBuilder.buildConstant(IntTy, ValueMask); 7352*bdd1243dSDimitry Andric auto InfC = MIRBuilder.buildConstant(IntTy, Inf); 7353*bdd1243dSDimitry Andric auto ExpMaskC = MIRBuilder.buildConstant(IntTy, ExpMask); 7354*bdd1243dSDimitry Andric auto ZeroC = MIRBuilder.buildConstant(IntTy, 0); 7355*bdd1243dSDimitry Andric 7356*bdd1243dSDimitry Andric auto Abs = MIRBuilder.buildAnd(IntTy, AsInt, ValueMaskC); 7357*bdd1243dSDimitry Andric auto Sign = 7358*bdd1243dSDimitry Andric MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_NE, DstTy, AsInt, Abs); 7359*bdd1243dSDimitry Andric 7360*bdd1243dSDimitry Andric auto Res = MIRBuilder.buildConstant(DstTy, 0); 7361*bdd1243dSDimitry Andric const auto appendToRes = [&](MachineInstrBuilder ToAppend) { 7362*bdd1243dSDimitry Andric Res = MIRBuilder.buildOr(DstTy, Res, ToAppend); 7363*bdd1243dSDimitry Andric }; 7364*bdd1243dSDimitry Andric 7365*bdd1243dSDimitry Andric // Tests that involve more than one class should be processed first. 7366*bdd1243dSDimitry Andric if ((Mask & fcFinite) == fcFinite) { 7367*bdd1243dSDimitry Andric // finite(V) ==> abs(V) u< exp_mask 7368*bdd1243dSDimitry Andric appendToRes(MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_ULT, DstTy, Abs, 7369*bdd1243dSDimitry Andric ExpMaskC)); 7370*bdd1243dSDimitry Andric Mask &= ~fcFinite; 7371*bdd1243dSDimitry Andric } else if ((Mask & fcFinite) == fcPosFinite) { 7372*bdd1243dSDimitry Andric // finite(V) && V > 0 ==> V u< exp_mask 7373*bdd1243dSDimitry Andric appendToRes(MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_ULT, DstTy, AsInt, 7374*bdd1243dSDimitry Andric ExpMaskC)); 7375*bdd1243dSDimitry Andric Mask &= ~fcPosFinite; 7376*bdd1243dSDimitry Andric } else if ((Mask & fcFinite) == fcNegFinite) { 7377*bdd1243dSDimitry Andric // finite(V) && V < 0 ==> abs(V) u< exp_mask && signbit == 1 7378*bdd1243dSDimitry Andric auto Cmp = MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_ULT, DstTy, Abs, 7379*bdd1243dSDimitry Andric ExpMaskC); 7380*bdd1243dSDimitry Andric auto And = MIRBuilder.buildAnd(DstTy, Cmp, Sign); 7381*bdd1243dSDimitry Andric appendToRes(And); 7382*bdd1243dSDimitry Andric Mask &= ~fcNegFinite; 7383*bdd1243dSDimitry Andric } 7384*bdd1243dSDimitry Andric 7385*bdd1243dSDimitry Andric // Check for individual classes. 7386*bdd1243dSDimitry Andric if (unsigned PartialCheck = Mask & fcZero) { 7387*bdd1243dSDimitry Andric if (PartialCheck == fcPosZero) 7388*bdd1243dSDimitry Andric appendToRes(MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, DstTy, 7389*bdd1243dSDimitry Andric AsInt, ZeroC)); 7390*bdd1243dSDimitry Andric else if (PartialCheck == fcZero) 7391*bdd1243dSDimitry Andric appendToRes( 7392*bdd1243dSDimitry Andric MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, DstTy, Abs, ZeroC)); 7393*bdd1243dSDimitry Andric else // fcNegZero 7394*bdd1243dSDimitry Andric appendToRes(MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, DstTy, 7395*bdd1243dSDimitry Andric AsInt, SignBitC)); 7396*bdd1243dSDimitry Andric } 7397*bdd1243dSDimitry Andric 7398*bdd1243dSDimitry Andric if (unsigned PartialCheck = Mask & fcInf) { 7399*bdd1243dSDimitry Andric if (PartialCheck == fcPosInf) 7400*bdd1243dSDimitry Andric appendToRes(MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, DstTy, 7401*bdd1243dSDimitry Andric AsInt, InfC)); 7402*bdd1243dSDimitry Andric else if (PartialCheck == fcInf) 7403*bdd1243dSDimitry Andric appendToRes( 7404*bdd1243dSDimitry Andric MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, DstTy, Abs, InfC)); 7405*bdd1243dSDimitry Andric else { // fcNegInf 7406*bdd1243dSDimitry Andric APInt NegInf = APFloat::getInf(Semantics, true).bitcastToAPInt(); 7407*bdd1243dSDimitry Andric auto NegInfC = MIRBuilder.buildConstant(IntTy, NegInf); 7408*bdd1243dSDimitry Andric appendToRes(MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, DstTy, 7409*bdd1243dSDimitry Andric AsInt, NegInfC)); 7410*bdd1243dSDimitry Andric } 7411*bdd1243dSDimitry Andric } 7412*bdd1243dSDimitry Andric 7413*bdd1243dSDimitry Andric if (unsigned PartialCheck = Mask & fcNan) { 7414*bdd1243dSDimitry Andric auto InfWithQnanBitC = MIRBuilder.buildConstant(IntTy, Inf | QNaNBitMask); 7415*bdd1243dSDimitry Andric if (PartialCheck == fcNan) { 7416*bdd1243dSDimitry Andric // isnan(V) ==> abs(V) u> int(inf) 7417*bdd1243dSDimitry Andric appendToRes( 7418*bdd1243dSDimitry Andric MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_UGT, DstTy, Abs, InfC)); 7419*bdd1243dSDimitry Andric } else if (PartialCheck == fcQNan) { 7420*bdd1243dSDimitry Andric // isquiet(V) ==> abs(V) u>= (unsigned(Inf) | quiet_bit) 7421*bdd1243dSDimitry Andric appendToRes(MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_UGE, DstTy, Abs, 7422*bdd1243dSDimitry Andric InfWithQnanBitC)); 7423*bdd1243dSDimitry Andric } else { // fcSNan 7424*bdd1243dSDimitry Andric // issignaling(V) ==> abs(V) u> unsigned(Inf) && 7425*bdd1243dSDimitry Andric // abs(V) u< (unsigned(Inf) | quiet_bit) 7426*bdd1243dSDimitry Andric auto IsNan = 7427*bdd1243dSDimitry Andric MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_UGT, DstTy, Abs, InfC); 7428*bdd1243dSDimitry Andric auto IsNotQnan = MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_ULT, DstTy, 7429*bdd1243dSDimitry Andric Abs, InfWithQnanBitC); 7430*bdd1243dSDimitry Andric appendToRes(MIRBuilder.buildAnd(DstTy, IsNan, IsNotQnan)); 7431*bdd1243dSDimitry Andric } 7432*bdd1243dSDimitry Andric } 7433*bdd1243dSDimitry Andric 7434*bdd1243dSDimitry Andric if (unsigned PartialCheck = Mask & fcSubnormal) { 7435*bdd1243dSDimitry Andric // issubnormal(V) ==> unsigned(abs(V) - 1) u< (all mantissa bits set) 7436*bdd1243dSDimitry Andric // issubnormal(V) && V>0 ==> unsigned(V - 1) u< (all mantissa bits set) 7437*bdd1243dSDimitry Andric auto V = (PartialCheck == fcPosSubnormal) ? AsInt : Abs; 7438*bdd1243dSDimitry Andric auto OneC = MIRBuilder.buildConstant(IntTy, 1); 7439*bdd1243dSDimitry Andric auto VMinusOne = MIRBuilder.buildSub(IntTy, V, OneC); 7440*bdd1243dSDimitry Andric auto SubnormalRes = 7441*bdd1243dSDimitry Andric MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_ULT, DstTy, VMinusOne, 7442*bdd1243dSDimitry Andric MIRBuilder.buildConstant(IntTy, AllOneMantissa)); 7443*bdd1243dSDimitry Andric if (PartialCheck == fcNegSubnormal) 7444*bdd1243dSDimitry Andric SubnormalRes = MIRBuilder.buildAnd(DstTy, SubnormalRes, Sign); 7445*bdd1243dSDimitry Andric appendToRes(SubnormalRes); 7446*bdd1243dSDimitry Andric } 7447*bdd1243dSDimitry Andric 7448*bdd1243dSDimitry Andric if (unsigned PartialCheck = Mask & fcNormal) { 7449*bdd1243dSDimitry Andric // isnormal(V) ==> (0 u< exp u< max_exp) ==> (unsigned(exp-1) u< 7450*bdd1243dSDimitry Andric // (max_exp-1)) 7451*bdd1243dSDimitry Andric APInt ExpLSB = ExpMask & ~(ExpMask.shl(1)); 7452*bdd1243dSDimitry Andric auto ExpMinusOne = MIRBuilder.buildSub( 7453*bdd1243dSDimitry Andric IntTy, Abs, MIRBuilder.buildConstant(IntTy, ExpLSB)); 7454*bdd1243dSDimitry Andric APInt MaxExpMinusOne = ExpMask - ExpLSB; 7455*bdd1243dSDimitry Andric auto NormalRes = 7456*bdd1243dSDimitry Andric MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_ULT, DstTy, ExpMinusOne, 7457*bdd1243dSDimitry Andric MIRBuilder.buildConstant(IntTy, MaxExpMinusOne)); 7458*bdd1243dSDimitry Andric if (PartialCheck == fcNegNormal) 7459*bdd1243dSDimitry Andric NormalRes = MIRBuilder.buildAnd(DstTy, NormalRes, Sign); 7460*bdd1243dSDimitry Andric else if (PartialCheck == fcPosNormal) { 7461*bdd1243dSDimitry Andric auto PosSign = MIRBuilder.buildXor( 7462*bdd1243dSDimitry Andric DstTy, Sign, MIRBuilder.buildConstant(DstTy, InvertionMask)); 7463*bdd1243dSDimitry Andric NormalRes = MIRBuilder.buildAnd(DstTy, NormalRes, PosSign); 7464*bdd1243dSDimitry Andric } 7465*bdd1243dSDimitry Andric appendToRes(NormalRes); 7466*bdd1243dSDimitry Andric } 7467*bdd1243dSDimitry Andric 7468*bdd1243dSDimitry Andric MIRBuilder.buildCopy(DstReg, Res); 7469*bdd1243dSDimitry Andric MI.eraseFromParent(); 7470*bdd1243dSDimitry Andric return Legalized; 7471*bdd1243dSDimitry Andric } 7472*bdd1243dSDimitry Andric 7473e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::lowerSelect(MachineInstr &MI) { 7474e8d8bef9SDimitry Andric // Implement vector G_SELECT in terms of XOR, AND, OR. 7475e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 7476e8d8bef9SDimitry Andric Register MaskReg = MI.getOperand(1).getReg(); 7477e8d8bef9SDimitry Andric Register Op1Reg = MI.getOperand(2).getReg(); 7478e8d8bef9SDimitry Andric Register Op2Reg = MI.getOperand(3).getReg(); 7479e8d8bef9SDimitry Andric LLT DstTy = MRI.getType(DstReg); 7480e8d8bef9SDimitry Andric LLT MaskTy = MRI.getType(MaskReg); 7481e8d8bef9SDimitry Andric if (!DstTy.isVector()) 7482e8d8bef9SDimitry Andric return UnableToLegalize; 7483e8d8bef9SDimitry Andric 7484*bdd1243dSDimitry Andric bool IsEltPtr = DstTy.getElementType().isPointer(); 7485*bdd1243dSDimitry Andric if (IsEltPtr) { 7486*bdd1243dSDimitry Andric LLT ScalarPtrTy = LLT::scalar(DstTy.getScalarSizeInBits()); 7487*bdd1243dSDimitry Andric LLT NewTy = DstTy.changeElementType(ScalarPtrTy); 7488*bdd1243dSDimitry Andric Op1Reg = MIRBuilder.buildPtrToInt(NewTy, Op1Reg).getReg(0); 7489*bdd1243dSDimitry Andric Op2Reg = MIRBuilder.buildPtrToInt(NewTy, Op2Reg).getReg(0); 7490*bdd1243dSDimitry Andric DstTy = NewTy; 7491*bdd1243dSDimitry Andric } 7492*bdd1243dSDimitry Andric 7493e8d8bef9SDimitry Andric if (MaskTy.isScalar()) { 749481ad6265SDimitry Andric // Turn the scalar condition into a vector condition mask. 749581ad6265SDimitry Andric 7496e8d8bef9SDimitry Andric Register MaskElt = MaskReg; 749781ad6265SDimitry Andric 749881ad6265SDimitry Andric // The condition was potentially zero extended before, but we want a sign 749981ad6265SDimitry Andric // extended boolean. 7500*bdd1243dSDimitry Andric if (MaskTy != LLT::scalar(1)) 750181ad6265SDimitry Andric MaskElt = MIRBuilder.buildSExtInReg(MaskTy, MaskElt, 1).getReg(0); 7502e8d8bef9SDimitry Andric 750381ad6265SDimitry Andric // Continue the sign extension (or truncate) to match the data type. 750481ad6265SDimitry Andric MaskElt = MIRBuilder.buildSExtOrTrunc(DstTy.getElementType(), 750581ad6265SDimitry Andric MaskElt).getReg(0); 750681ad6265SDimitry Andric 750781ad6265SDimitry Andric // Generate a vector splat idiom. 750881ad6265SDimitry Andric auto ShufSplat = MIRBuilder.buildShuffleSplat(DstTy, MaskElt); 750981ad6265SDimitry Andric MaskReg = ShufSplat.getReg(0); 751081ad6265SDimitry Andric MaskTy = DstTy; 751181ad6265SDimitry Andric } 751281ad6265SDimitry Andric 751381ad6265SDimitry Andric if (MaskTy.getSizeInBits() != DstTy.getSizeInBits()) { 7514e8d8bef9SDimitry Andric return UnableToLegalize; 7515e8d8bef9SDimitry Andric } 7516e8d8bef9SDimitry Andric 7517e8d8bef9SDimitry Andric auto NotMask = MIRBuilder.buildNot(MaskTy, MaskReg); 7518e8d8bef9SDimitry Andric auto NewOp1 = MIRBuilder.buildAnd(MaskTy, Op1Reg, MaskReg); 7519e8d8bef9SDimitry Andric auto NewOp2 = MIRBuilder.buildAnd(MaskTy, Op2Reg, NotMask); 7520*bdd1243dSDimitry Andric if (IsEltPtr) { 7521*bdd1243dSDimitry Andric auto Or = MIRBuilder.buildOr(DstTy, NewOp1, NewOp2); 7522*bdd1243dSDimitry Andric MIRBuilder.buildIntToPtr(DstReg, Or); 7523*bdd1243dSDimitry Andric } else { 7524e8d8bef9SDimitry Andric MIRBuilder.buildOr(DstReg, NewOp1, NewOp2); 7525*bdd1243dSDimitry Andric } 7526e8d8bef9SDimitry Andric MI.eraseFromParent(); 7527e8d8bef9SDimitry Andric return Legalized; 7528e8d8bef9SDimitry Andric } 7529fe6060f1SDimitry Andric 7530fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::lowerDIVREM(MachineInstr &MI) { 7531fe6060f1SDimitry Andric // Split DIVREM into individual instructions. 7532fe6060f1SDimitry Andric unsigned Opcode = MI.getOpcode(); 7533fe6060f1SDimitry Andric 7534fe6060f1SDimitry Andric MIRBuilder.buildInstr( 7535fe6060f1SDimitry Andric Opcode == TargetOpcode::G_SDIVREM ? TargetOpcode::G_SDIV 7536fe6060f1SDimitry Andric : TargetOpcode::G_UDIV, 7537fe6060f1SDimitry Andric {MI.getOperand(0).getReg()}, {MI.getOperand(2), MI.getOperand(3)}); 7538fe6060f1SDimitry Andric MIRBuilder.buildInstr( 7539fe6060f1SDimitry Andric Opcode == TargetOpcode::G_SDIVREM ? TargetOpcode::G_SREM 7540fe6060f1SDimitry Andric : TargetOpcode::G_UREM, 7541fe6060f1SDimitry Andric {MI.getOperand(1).getReg()}, {MI.getOperand(2), MI.getOperand(3)}); 7542fe6060f1SDimitry Andric MI.eraseFromParent(); 7543fe6060f1SDimitry Andric return Legalized; 7544fe6060f1SDimitry Andric } 7545fe6060f1SDimitry Andric 7546fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult 7547fe6060f1SDimitry Andric LegalizerHelper::lowerAbsToAddXor(MachineInstr &MI) { 7548fe6060f1SDimitry Andric // Expand %res = G_ABS %a into: 7549fe6060f1SDimitry Andric // %v1 = G_ASHR %a, scalar_size-1 7550fe6060f1SDimitry Andric // %v2 = G_ADD %a, %v1 7551fe6060f1SDimitry Andric // %res = G_XOR %v2, %v1 7552fe6060f1SDimitry Andric LLT DstTy = MRI.getType(MI.getOperand(0).getReg()); 7553fe6060f1SDimitry Andric Register OpReg = MI.getOperand(1).getReg(); 7554fe6060f1SDimitry Andric auto ShiftAmt = 7555fe6060f1SDimitry Andric MIRBuilder.buildConstant(DstTy, DstTy.getScalarSizeInBits() - 1); 7556fe6060f1SDimitry Andric auto Shift = MIRBuilder.buildAShr(DstTy, OpReg, ShiftAmt); 7557fe6060f1SDimitry Andric auto Add = MIRBuilder.buildAdd(DstTy, OpReg, Shift); 7558fe6060f1SDimitry Andric MIRBuilder.buildXor(MI.getOperand(0).getReg(), Add, Shift); 7559fe6060f1SDimitry Andric MI.eraseFromParent(); 7560fe6060f1SDimitry Andric return Legalized; 7561fe6060f1SDimitry Andric } 7562fe6060f1SDimitry Andric 7563fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult 7564fe6060f1SDimitry Andric LegalizerHelper::lowerAbsToMaxNeg(MachineInstr &MI) { 7565fe6060f1SDimitry Andric // Expand %res = G_ABS %a into: 7566fe6060f1SDimitry Andric // %v1 = G_CONSTANT 0 7567fe6060f1SDimitry Andric // %v2 = G_SUB %v1, %a 7568fe6060f1SDimitry Andric // %res = G_SMAX %a, %v2 7569fe6060f1SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 7570fe6060f1SDimitry Andric LLT Ty = MRI.getType(SrcReg); 7571fe6060f1SDimitry Andric auto Zero = MIRBuilder.buildConstant(Ty, 0).getReg(0); 7572fe6060f1SDimitry Andric auto Sub = MIRBuilder.buildSub(Ty, Zero, SrcReg).getReg(0); 7573fe6060f1SDimitry Andric MIRBuilder.buildSMax(MI.getOperand(0), SrcReg, Sub); 7574fe6060f1SDimitry Andric MI.eraseFromParent(); 7575fe6060f1SDimitry Andric return Legalized; 7576fe6060f1SDimitry Andric } 7577349cc55cSDimitry Andric 7578349cc55cSDimitry Andric LegalizerHelper::LegalizeResult 7579349cc55cSDimitry Andric LegalizerHelper::lowerVectorReduction(MachineInstr &MI) { 7580349cc55cSDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 7581349cc55cSDimitry Andric LLT SrcTy = MRI.getType(SrcReg); 7582349cc55cSDimitry Andric LLT DstTy = MRI.getType(SrcReg); 7583349cc55cSDimitry Andric 7584349cc55cSDimitry Andric // The source could be a scalar if the IR type was <1 x sN>. 7585349cc55cSDimitry Andric if (SrcTy.isScalar()) { 7586349cc55cSDimitry Andric if (DstTy.getSizeInBits() > SrcTy.getSizeInBits()) 7587349cc55cSDimitry Andric return UnableToLegalize; // FIXME: handle extension. 7588349cc55cSDimitry Andric // This can be just a plain copy. 7589349cc55cSDimitry Andric Observer.changingInstr(MI); 7590349cc55cSDimitry Andric MI.setDesc(MIRBuilder.getTII().get(TargetOpcode::COPY)); 7591349cc55cSDimitry Andric Observer.changedInstr(MI); 7592349cc55cSDimitry Andric return Legalized; 7593349cc55cSDimitry Andric } 7594349cc55cSDimitry Andric return UnableToLegalize;; 7595349cc55cSDimitry Andric } 7596349cc55cSDimitry Andric 7597349cc55cSDimitry Andric static bool shouldLowerMemFuncForSize(const MachineFunction &MF) { 7598349cc55cSDimitry Andric // On Darwin, -Os means optimize for size without hurting performance, so 7599349cc55cSDimitry Andric // only really optimize for size when -Oz (MinSize) is used. 7600349cc55cSDimitry Andric if (MF.getTarget().getTargetTriple().isOSDarwin()) 7601349cc55cSDimitry Andric return MF.getFunction().hasMinSize(); 7602349cc55cSDimitry Andric return MF.getFunction().hasOptSize(); 7603349cc55cSDimitry Andric } 7604349cc55cSDimitry Andric 7605349cc55cSDimitry Andric // Returns a list of types to use for memory op lowering in MemOps. A partial 7606349cc55cSDimitry Andric // port of findOptimalMemOpLowering in TargetLowering. 7607349cc55cSDimitry Andric static bool findGISelOptimalMemOpLowering(std::vector<LLT> &MemOps, 7608349cc55cSDimitry Andric unsigned Limit, const MemOp &Op, 7609349cc55cSDimitry Andric unsigned DstAS, unsigned SrcAS, 7610349cc55cSDimitry Andric const AttributeList &FuncAttributes, 7611349cc55cSDimitry Andric const TargetLowering &TLI) { 7612349cc55cSDimitry Andric if (Op.isMemcpyWithFixedDstAlign() && Op.getSrcAlign() < Op.getDstAlign()) 7613349cc55cSDimitry Andric return false; 7614349cc55cSDimitry Andric 7615349cc55cSDimitry Andric LLT Ty = TLI.getOptimalMemOpLLT(Op, FuncAttributes); 7616349cc55cSDimitry Andric 7617349cc55cSDimitry Andric if (Ty == LLT()) { 7618349cc55cSDimitry Andric // Use the largest scalar type whose alignment constraints are satisfied. 7619349cc55cSDimitry Andric // We only need to check DstAlign here as SrcAlign is always greater or 7620349cc55cSDimitry Andric // equal to DstAlign (or zero). 7621349cc55cSDimitry Andric Ty = LLT::scalar(64); 7622349cc55cSDimitry Andric if (Op.isFixedDstAlign()) 7623349cc55cSDimitry Andric while (Op.getDstAlign() < Ty.getSizeInBytes() && 7624349cc55cSDimitry Andric !TLI.allowsMisalignedMemoryAccesses(Ty, DstAS, Op.getDstAlign())) 7625349cc55cSDimitry Andric Ty = LLT::scalar(Ty.getSizeInBytes()); 7626349cc55cSDimitry Andric assert(Ty.getSizeInBits() > 0 && "Could not find valid type"); 7627349cc55cSDimitry Andric // FIXME: check for the largest legal type we can load/store to. 7628349cc55cSDimitry Andric } 7629349cc55cSDimitry Andric 7630349cc55cSDimitry Andric unsigned NumMemOps = 0; 7631349cc55cSDimitry Andric uint64_t Size = Op.size(); 7632349cc55cSDimitry Andric while (Size) { 7633349cc55cSDimitry Andric unsigned TySize = Ty.getSizeInBytes(); 7634349cc55cSDimitry Andric while (TySize > Size) { 7635349cc55cSDimitry Andric // For now, only use non-vector load / store's for the left-over pieces. 7636349cc55cSDimitry Andric LLT NewTy = Ty; 7637349cc55cSDimitry Andric // FIXME: check for mem op safety and legality of the types. Not all of 7638349cc55cSDimitry Andric // SDAGisms map cleanly to GISel concepts. 7639349cc55cSDimitry Andric if (NewTy.isVector()) 7640349cc55cSDimitry Andric NewTy = NewTy.getSizeInBits() > 64 ? LLT::scalar(64) : LLT::scalar(32); 7641349cc55cSDimitry Andric NewTy = LLT::scalar(PowerOf2Floor(NewTy.getSizeInBits() - 1)); 7642349cc55cSDimitry Andric unsigned NewTySize = NewTy.getSizeInBytes(); 7643349cc55cSDimitry Andric assert(NewTySize > 0 && "Could not find appropriate type"); 7644349cc55cSDimitry Andric 7645349cc55cSDimitry Andric // If the new LLT cannot cover all of the remaining bits, then consider 7646349cc55cSDimitry Andric // issuing a (or a pair of) unaligned and overlapping load / store. 7647*bdd1243dSDimitry Andric unsigned Fast; 7648349cc55cSDimitry Andric // Need to get a VT equivalent for allowMisalignedMemoryAccesses(). 7649349cc55cSDimitry Andric MVT VT = getMVTForLLT(Ty); 7650349cc55cSDimitry Andric if (NumMemOps && Op.allowOverlap() && NewTySize < Size && 7651349cc55cSDimitry Andric TLI.allowsMisalignedMemoryAccesses( 7652349cc55cSDimitry Andric VT, DstAS, Op.isFixedDstAlign() ? Op.getDstAlign() : Align(1), 7653349cc55cSDimitry Andric MachineMemOperand::MONone, &Fast) && 7654349cc55cSDimitry Andric Fast) 7655349cc55cSDimitry Andric TySize = Size; 7656349cc55cSDimitry Andric else { 7657349cc55cSDimitry Andric Ty = NewTy; 7658349cc55cSDimitry Andric TySize = NewTySize; 7659349cc55cSDimitry Andric } 7660349cc55cSDimitry Andric } 7661349cc55cSDimitry Andric 7662349cc55cSDimitry Andric if (++NumMemOps > Limit) 7663349cc55cSDimitry Andric return false; 7664349cc55cSDimitry Andric 7665349cc55cSDimitry Andric MemOps.push_back(Ty); 7666349cc55cSDimitry Andric Size -= TySize; 7667349cc55cSDimitry Andric } 7668349cc55cSDimitry Andric 7669349cc55cSDimitry Andric return true; 7670349cc55cSDimitry Andric } 7671349cc55cSDimitry Andric 7672349cc55cSDimitry Andric static Type *getTypeForLLT(LLT Ty, LLVMContext &C) { 7673349cc55cSDimitry Andric if (Ty.isVector()) 7674349cc55cSDimitry Andric return FixedVectorType::get(IntegerType::get(C, Ty.getScalarSizeInBits()), 7675349cc55cSDimitry Andric Ty.getNumElements()); 7676349cc55cSDimitry Andric return IntegerType::get(C, Ty.getSizeInBits()); 7677349cc55cSDimitry Andric } 7678349cc55cSDimitry Andric 7679349cc55cSDimitry Andric // Get a vectorized representation of the memset value operand, GISel edition. 7680349cc55cSDimitry Andric static Register getMemsetValue(Register Val, LLT Ty, MachineIRBuilder &MIB) { 7681349cc55cSDimitry Andric MachineRegisterInfo &MRI = *MIB.getMRI(); 7682349cc55cSDimitry Andric unsigned NumBits = Ty.getScalarSizeInBits(); 7683349cc55cSDimitry Andric auto ValVRegAndVal = getIConstantVRegValWithLookThrough(Val, MRI); 7684349cc55cSDimitry Andric if (!Ty.isVector() && ValVRegAndVal) { 768581ad6265SDimitry Andric APInt Scalar = ValVRegAndVal->Value.trunc(8); 7686349cc55cSDimitry Andric APInt SplatVal = APInt::getSplat(NumBits, Scalar); 7687349cc55cSDimitry Andric return MIB.buildConstant(Ty, SplatVal).getReg(0); 7688349cc55cSDimitry Andric } 7689349cc55cSDimitry Andric 7690349cc55cSDimitry Andric // Extend the byte value to the larger type, and then multiply by a magic 7691349cc55cSDimitry Andric // value 0x010101... in order to replicate it across every byte. 7692349cc55cSDimitry Andric // Unless it's zero, in which case just emit a larger G_CONSTANT 0. 7693349cc55cSDimitry Andric if (ValVRegAndVal && ValVRegAndVal->Value == 0) { 7694349cc55cSDimitry Andric return MIB.buildConstant(Ty, 0).getReg(0); 7695349cc55cSDimitry Andric } 7696349cc55cSDimitry Andric 7697349cc55cSDimitry Andric LLT ExtType = Ty.getScalarType(); 7698349cc55cSDimitry Andric auto ZExt = MIB.buildZExtOrTrunc(ExtType, Val); 7699349cc55cSDimitry Andric if (NumBits > 8) { 7700349cc55cSDimitry Andric APInt Magic = APInt::getSplat(NumBits, APInt(8, 0x01)); 7701349cc55cSDimitry Andric auto MagicMI = MIB.buildConstant(ExtType, Magic); 7702349cc55cSDimitry Andric Val = MIB.buildMul(ExtType, ZExt, MagicMI).getReg(0); 7703349cc55cSDimitry Andric } 7704349cc55cSDimitry Andric 7705349cc55cSDimitry Andric // For vector types create a G_BUILD_VECTOR. 7706349cc55cSDimitry Andric if (Ty.isVector()) 7707349cc55cSDimitry Andric Val = MIB.buildSplatVector(Ty, Val).getReg(0); 7708349cc55cSDimitry Andric 7709349cc55cSDimitry Andric return Val; 7710349cc55cSDimitry Andric } 7711349cc55cSDimitry Andric 7712349cc55cSDimitry Andric LegalizerHelper::LegalizeResult 7713349cc55cSDimitry Andric LegalizerHelper::lowerMemset(MachineInstr &MI, Register Dst, Register Val, 7714349cc55cSDimitry Andric uint64_t KnownLen, Align Alignment, 7715349cc55cSDimitry Andric bool IsVolatile) { 7716349cc55cSDimitry Andric auto &MF = *MI.getParent()->getParent(); 7717349cc55cSDimitry Andric const auto &TLI = *MF.getSubtarget().getTargetLowering(); 7718349cc55cSDimitry Andric auto &DL = MF.getDataLayout(); 7719349cc55cSDimitry Andric LLVMContext &C = MF.getFunction().getContext(); 7720349cc55cSDimitry Andric 7721349cc55cSDimitry Andric assert(KnownLen != 0 && "Have a zero length memset length!"); 7722349cc55cSDimitry Andric 7723349cc55cSDimitry Andric bool DstAlignCanChange = false; 7724349cc55cSDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 7725349cc55cSDimitry Andric bool OptSize = shouldLowerMemFuncForSize(MF); 7726349cc55cSDimitry Andric 7727349cc55cSDimitry Andric MachineInstr *FIDef = getOpcodeDef(TargetOpcode::G_FRAME_INDEX, Dst, MRI); 7728349cc55cSDimitry Andric if (FIDef && !MFI.isFixedObjectIndex(FIDef->getOperand(1).getIndex())) 7729349cc55cSDimitry Andric DstAlignCanChange = true; 7730349cc55cSDimitry Andric 7731349cc55cSDimitry Andric unsigned Limit = TLI.getMaxStoresPerMemset(OptSize); 7732349cc55cSDimitry Andric std::vector<LLT> MemOps; 7733349cc55cSDimitry Andric 7734349cc55cSDimitry Andric const auto &DstMMO = **MI.memoperands_begin(); 7735349cc55cSDimitry Andric MachinePointerInfo DstPtrInfo = DstMMO.getPointerInfo(); 7736349cc55cSDimitry Andric 7737349cc55cSDimitry Andric auto ValVRegAndVal = getIConstantVRegValWithLookThrough(Val, MRI); 7738349cc55cSDimitry Andric bool IsZeroVal = ValVRegAndVal && ValVRegAndVal->Value == 0; 7739349cc55cSDimitry Andric 7740349cc55cSDimitry Andric if (!findGISelOptimalMemOpLowering(MemOps, Limit, 7741349cc55cSDimitry Andric MemOp::Set(KnownLen, DstAlignCanChange, 7742349cc55cSDimitry Andric Alignment, 7743349cc55cSDimitry Andric /*IsZeroMemset=*/IsZeroVal, 7744349cc55cSDimitry Andric /*IsVolatile=*/IsVolatile), 7745349cc55cSDimitry Andric DstPtrInfo.getAddrSpace(), ~0u, 7746349cc55cSDimitry Andric MF.getFunction().getAttributes(), TLI)) 7747349cc55cSDimitry Andric return UnableToLegalize; 7748349cc55cSDimitry Andric 7749349cc55cSDimitry Andric if (DstAlignCanChange) { 7750349cc55cSDimitry Andric // Get an estimate of the type from the LLT. 7751349cc55cSDimitry Andric Type *IRTy = getTypeForLLT(MemOps[0], C); 7752349cc55cSDimitry Andric Align NewAlign = DL.getABITypeAlign(IRTy); 7753349cc55cSDimitry Andric if (NewAlign > Alignment) { 7754349cc55cSDimitry Andric Alignment = NewAlign; 7755349cc55cSDimitry Andric unsigned FI = FIDef->getOperand(1).getIndex(); 7756349cc55cSDimitry Andric // Give the stack frame object a larger alignment if needed. 7757349cc55cSDimitry Andric if (MFI.getObjectAlign(FI) < Alignment) 7758349cc55cSDimitry Andric MFI.setObjectAlignment(FI, Alignment); 7759349cc55cSDimitry Andric } 7760349cc55cSDimitry Andric } 7761349cc55cSDimitry Andric 7762349cc55cSDimitry Andric MachineIRBuilder MIB(MI); 7763349cc55cSDimitry Andric // Find the largest store and generate the bit pattern for it. 7764349cc55cSDimitry Andric LLT LargestTy = MemOps[0]; 7765349cc55cSDimitry Andric for (unsigned i = 1; i < MemOps.size(); i++) 7766349cc55cSDimitry Andric if (MemOps[i].getSizeInBits() > LargestTy.getSizeInBits()) 7767349cc55cSDimitry Andric LargestTy = MemOps[i]; 7768349cc55cSDimitry Andric 7769349cc55cSDimitry Andric // The memset stored value is always defined as an s8, so in order to make it 7770349cc55cSDimitry Andric // work with larger store types we need to repeat the bit pattern across the 7771349cc55cSDimitry Andric // wider type. 7772349cc55cSDimitry Andric Register MemSetValue = getMemsetValue(Val, LargestTy, MIB); 7773349cc55cSDimitry Andric 7774349cc55cSDimitry Andric if (!MemSetValue) 7775349cc55cSDimitry Andric return UnableToLegalize; 7776349cc55cSDimitry Andric 7777349cc55cSDimitry Andric // Generate the stores. For each store type in the list, we generate the 7778349cc55cSDimitry Andric // matching store of that type to the destination address. 7779349cc55cSDimitry Andric LLT PtrTy = MRI.getType(Dst); 7780349cc55cSDimitry Andric unsigned DstOff = 0; 7781349cc55cSDimitry Andric unsigned Size = KnownLen; 7782349cc55cSDimitry Andric for (unsigned I = 0; I < MemOps.size(); I++) { 7783349cc55cSDimitry Andric LLT Ty = MemOps[I]; 7784349cc55cSDimitry Andric unsigned TySize = Ty.getSizeInBytes(); 7785349cc55cSDimitry Andric if (TySize > Size) { 7786349cc55cSDimitry Andric // Issuing an unaligned load / store pair that overlaps with the previous 7787349cc55cSDimitry Andric // pair. Adjust the offset accordingly. 7788349cc55cSDimitry Andric assert(I == MemOps.size() - 1 && I != 0); 7789349cc55cSDimitry Andric DstOff -= TySize - Size; 7790349cc55cSDimitry Andric } 7791349cc55cSDimitry Andric 7792349cc55cSDimitry Andric // If this store is smaller than the largest store see whether we can get 7793349cc55cSDimitry Andric // the smaller value for free with a truncate. 7794349cc55cSDimitry Andric Register Value = MemSetValue; 7795349cc55cSDimitry Andric if (Ty.getSizeInBits() < LargestTy.getSizeInBits()) { 7796349cc55cSDimitry Andric MVT VT = getMVTForLLT(Ty); 7797349cc55cSDimitry Andric MVT LargestVT = getMVTForLLT(LargestTy); 7798349cc55cSDimitry Andric if (!LargestTy.isVector() && !Ty.isVector() && 7799349cc55cSDimitry Andric TLI.isTruncateFree(LargestVT, VT)) 7800349cc55cSDimitry Andric Value = MIB.buildTrunc(Ty, MemSetValue).getReg(0); 7801349cc55cSDimitry Andric else 7802349cc55cSDimitry Andric Value = getMemsetValue(Val, Ty, MIB); 7803349cc55cSDimitry Andric if (!Value) 7804349cc55cSDimitry Andric return UnableToLegalize; 7805349cc55cSDimitry Andric } 7806349cc55cSDimitry Andric 7807349cc55cSDimitry Andric auto *StoreMMO = MF.getMachineMemOperand(&DstMMO, DstOff, Ty); 7808349cc55cSDimitry Andric 7809349cc55cSDimitry Andric Register Ptr = Dst; 7810349cc55cSDimitry Andric if (DstOff != 0) { 7811349cc55cSDimitry Andric auto Offset = 7812349cc55cSDimitry Andric MIB.buildConstant(LLT::scalar(PtrTy.getSizeInBits()), DstOff); 7813349cc55cSDimitry Andric Ptr = MIB.buildPtrAdd(PtrTy, Dst, Offset).getReg(0); 7814349cc55cSDimitry Andric } 7815349cc55cSDimitry Andric 7816349cc55cSDimitry Andric MIB.buildStore(Value, Ptr, *StoreMMO); 7817349cc55cSDimitry Andric DstOff += Ty.getSizeInBytes(); 7818349cc55cSDimitry Andric Size -= TySize; 7819349cc55cSDimitry Andric } 7820349cc55cSDimitry Andric 7821349cc55cSDimitry Andric MI.eraseFromParent(); 7822349cc55cSDimitry Andric return Legalized; 7823349cc55cSDimitry Andric } 7824349cc55cSDimitry Andric 7825349cc55cSDimitry Andric LegalizerHelper::LegalizeResult 7826349cc55cSDimitry Andric LegalizerHelper::lowerMemcpyInline(MachineInstr &MI) { 7827349cc55cSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_MEMCPY_INLINE); 7828349cc55cSDimitry Andric 7829349cc55cSDimitry Andric Register Dst = MI.getOperand(0).getReg(); 7830349cc55cSDimitry Andric Register Src = MI.getOperand(1).getReg(); 7831349cc55cSDimitry Andric Register Len = MI.getOperand(2).getReg(); 7832349cc55cSDimitry Andric 7833349cc55cSDimitry Andric const auto *MMOIt = MI.memoperands_begin(); 7834349cc55cSDimitry Andric const MachineMemOperand *MemOp = *MMOIt; 7835349cc55cSDimitry Andric bool IsVolatile = MemOp->isVolatile(); 7836349cc55cSDimitry Andric 7837349cc55cSDimitry Andric // See if this is a constant length copy 7838349cc55cSDimitry Andric auto LenVRegAndVal = getIConstantVRegValWithLookThrough(Len, MRI); 7839349cc55cSDimitry Andric // FIXME: support dynamically sized G_MEMCPY_INLINE 784081ad6265SDimitry Andric assert(LenVRegAndVal && 7841349cc55cSDimitry Andric "inline memcpy with dynamic size is not yet supported"); 7842349cc55cSDimitry Andric uint64_t KnownLen = LenVRegAndVal->Value.getZExtValue(); 7843349cc55cSDimitry Andric if (KnownLen == 0) { 7844349cc55cSDimitry Andric MI.eraseFromParent(); 7845349cc55cSDimitry Andric return Legalized; 7846349cc55cSDimitry Andric } 7847349cc55cSDimitry Andric 7848349cc55cSDimitry Andric const auto &DstMMO = **MI.memoperands_begin(); 7849349cc55cSDimitry Andric const auto &SrcMMO = **std::next(MI.memoperands_begin()); 7850349cc55cSDimitry Andric Align DstAlign = DstMMO.getBaseAlign(); 7851349cc55cSDimitry Andric Align SrcAlign = SrcMMO.getBaseAlign(); 7852349cc55cSDimitry Andric 7853349cc55cSDimitry Andric return lowerMemcpyInline(MI, Dst, Src, KnownLen, DstAlign, SrcAlign, 7854349cc55cSDimitry Andric IsVolatile); 7855349cc55cSDimitry Andric } 7856349cc55cSDimitry Andric 7857349cc55cSDimitry Andric LegalizerHelper::LegalizeResult 7858349cc55cSDimitry Andric LegalizerHelper::lowerMemcpyInline(MachineInstr &MI, Register Dst, Register Src, 7859349cc55cSDimitry Andric uint64_t KnownLen, Align DstAlign, 7860349cc55cSDimitry Andric Align SrcAlign, bool IsVolatile) { 7861349cc55cSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_MEMCPY_INLINE); 7862349cc55cSDimitry Andric return lowerMemcpy(MI, Dst, Src, KnownLen, 7863349cc55cSDimitry Andric std::numeric_limits<uint64_t>::max(), DstAlign, SrcAlign, 7864349cc55cSDimitry Andric IsVolatile); 7865349cc55cSDimitry Andric } 7866349cc55cSDimitry Andric 7867349cc55cSDimitry Andric LegalizerHelper::LegalizeResult 7868349cc55cSDimitry Andric LegalizerHelper::lowerMemcpy(MachineInstr &MI, Register Dst, Register Src, 7869349cc55cSDimitry Andric uint64_t KnownLen, uint64_t Limit, Align DstAlign, 7870349cc55cSDimitry Andric Align SrcAlign, bool IsVolatile) { 7871349cc55cSDimitry Andric auto &MF = *MI.getParent()->getParent(); 7872349cc55cSDimitry Andric const auto &TLI = *MF.getSubtarget().getTargetLowering(); 7873349cc55cSDimitry Andric auto &DL = MF.getDataLayout(); 7874349cc55cSDimitry Andric LLVMContext &C = MF.getFunction().getContext(); 7875349cc55cSDimitry Andric 7876349cc55cSDimitry Andric assert(KnownLen != 0 && "Have a zero length memcpy length!"); 7877349cc55cSDimitry Andric 7878349cc55cSDimitry Andric bool DstAlignCanChange = false; 7879349cc55cSDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 788081ad6265SDimitry Andric Align Alignment = std::min(DstAlign, SrcAlign); 7881349cc55cSDimitry Andric 7882349cc55cSDimitry Andric MachineInstr *FIDef = getOpcodeDef(TargetOpcode::G_FRAME_INDEX, Dst, MRI); 7883349cc55cSDimitry Andric if (FIDef && !MFI.isFixedObjectIndex(FIDef->getOperand(1).getIndex())) 7884349cc55cSDimitry Andric DstAlignCanChange = true; 7885349cc55cSDimitry Andric 7886349cc55cSDimitry Andric // FIXME: infer better src pointer alignment like SelectionDAG does here. 7887349cc55cSDimitry Andric // FIXME: also use the equivalent of isMemSrcFromConstant and alwaysinlining 7888349cc55cSDimitry Andric // if the memcpy is in a tail call position. 7889349cc55cSDimitry Andric 7890349cc55cSDimitry Andric std::vector<LLT> MemOps; 7891349cc55cSDimitry Andric 7892349cc55cSDimitry Andric const auto &DstMMO = **MI.memoperands_begin(); 7893349cc55cSDimitry Andric const auto &SrcMMO = **std::next(MI.memoperands_begin()); 7894349cc55cSDimitry Andric MachinePointerInfo DstPtrInfo = DstMMO.getPointerInfo(); 7895349cc55cSDimitry Andric MachinePointerInfo SrcPtrInfo = SrcMMO.getPointerInfo(); 7896349cc55cSDimitry Andric 7897349cc55cSDimitry Andric if (!findGISelOptimalMemOpLowering( 7898349cc55cSDimitry Andric MemOps, Limit, 7899349cc55cSDimitry Andric MemOp::Copy(KnownLen, DstAlignCanChange, Alignment, SrcAlign, 7900349cc55cSDimitry Andric IsVolatile), 7901349cc55cSDimitry Andric DstPtrInfo.getAddrSpace(), SrcPtrInfo.getAddrSpace(), 7902349cc55cSDimitry Andric MF.getFunction().getAttributes(), TLI)) 7903349cc55cSDimitry Andric return UnableToLegalize; 7904349cc55cSDimitry Andric 7905349cc55cSDimitry Andric if (DstAlignCanChange) { 7906349cc55cSDimitry Andric // Get an estimate of the type from the LLT. 7907349cc55cSDimitry Andric Type *IRTy = getTypeForLLT(MemOps[0], C); 7908349cc55cSDimitry Andric Align NewAlign = DL.getABITypeAlign(IRTy); 7909349cc55cSDimitry Andric 7910349cc55cSDimitry Andric // Don't promote to an alignment that would require dynamic stack 7911349cc55cSDimitry Andric // realignment. 7912349cc55cSDimitry Andric const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); 7913349cc55cSDimitry Andric if (!TRI->hasStackRealignment(MF)) 7914349cc55cSDimitry Andric while (NewAlign > Alignment && DL.exceedsNaturalStackAlignment(NewAlign)) 791581ad6265SDimitry Andric NewAlign = NewAlign.previous(); 7916349cc55cSDimitry Andric 7917349cc55cSDimitry Andric if (NewAlign > Alignment) { 7918349cc55cSDimitry Andric Alignment = NewAlign; 7919349cc55cSDimitry Andric unsigned FI = FIDef->getOperand(1).getIndex(); 7920349cc55cSDimitry Andric // Give the stack frame object a larger alignment if needed. 7921349cc55cSDimitry Andric if (MFI.getObjectAlign(FI) < Alignment) 7922349cc55cSDimitry Andric MFI.setObjectAlignment(FI, Alignment); 7923349cc55cSDimitry Andric } 7924349cc55cSDimitry Andric } 7925349cc55cSDimitry Andric 7926349cc55cSDimitry Andric LLVM_DEBUG(dbgs() << "Inlining memcpy: " << MI << " into loads & stores\n"); 7927349cc55cSDimitry Andric 7928349cc55cSDimitry Andric MachineIRBuilder MIB(MI); 7929349cc55cSDimitry Andric // Now we need to emit a pair of load and stores for each of the types we've 7930349cc55cSDimitry Andric // collected. I.e. for each type, generate a load from the source pointer of 7931349cc55cSDimitry Andric // that type width, and then generate a corresponding store to the dest buffer 7932349cc55cSDimitry Andric // of that value loaded. This can result in a sequence of loads and stores 7933349cc55cSDimitry Andric // mixed types, depending on what the target specifies as good types to use. 7934349cc55cSDimitry Andric unsigned CurrOffset = 0; 7935349cc55cSDimitry Andric unsigned Size = KnownLen; 7936349cc55cSDimitry Andric for (auto CopyTy : MemOps) { 7937349cc55cSDimitry Andric // Issuing an unaligned load / store pair that overlaps with the previous 7938349cc55cSDimitry Andric // pair. Adjust the offset accordingly. 7939349cc55cSDimitry Andric if (CopyTy.getSizeInBytes() > Size) 7940349cc55cSDimitry Andric CurrOffset -= CopyTy.getSizeInBytes() - Size; 7941349cc55cSDimitry Andric 7942349cc55cSDimitry Andric // Construct MMOs for the accesses. 7943349cc55cSDimitry Andric auto *LoadMMO = 7944349cc55cSDimitry Andric MF.getMachineMemOperand(&SrcMMO, CurrOffset, CopyTy.getSizeInBytes()); 7945349cc55cSDimitry Andric auto *StoreMMO = 7946349cc55cSDimitry Andric MF.getMachineMemOperand(&DstMMO, CurrOffset, CopyTy.getSizeInBytes()); 7947349cc55cSDimitry Andric 7948349cc55cSDimitry Andric // Create the load. 7949349cc55cSDimitry Andric Register LoadPtr = Src; 7950349cc55cSDimitry Andric Register Offset; 7951349cc55cSDimitry Andric if (CurrOffset != 0) { 79524824e7fdSDimitry Andric LLT SrcTy = MRI.getType(Src); 79534824e7fdSDimitry Andric Offset = MIB.buildConstant(LLT::scalar(SrcTy.getSizeInBits()), CurrOffset) 7954349cc55cSDimitry Andric .getReg(0); 79554824e7fdSDimitry Andric LoadPtr = MIB.buildPtrAdd(SrcTy, Src, Offset).getReg(0); 7956349cc55cSDimitry Andric } 7957349cc55cSDimitry Andric auto LdVal = MIB.buildLoad(CopyTy, LoadPtr, *LoadMMO); 7958349cc55cSDimitry Andric 7959349cc55cSDimitry Andric // Create the store. 79604824e7fdSDimitry Andric Register StorePtr = Dst; 79614824e7fdSDimitry Andric if (CurrOffset != 0) { 79624824e7fdSDimitry Andric LLT DstTy = MRI.getType(Dst); 79634824e7fdSDimitry Andric StorePtr = MIB.buildPtrAdd(DstTy, Dst, Offset).getReg(0); 79644824e7fdSDimitry Andric } 7965349cc55cSDimitry Andric MIB.buildStore(LdVal, StorePtr, *StoreMMO); 7966349cc55cSDimitry Andric CurrOffset += CopyTy.getSizeInBytes(); 7967349cc55cSDimitry Andric Size -= CopyTy.getSizeInBytes(); 7968349cc55cSDimitry Andric } 7969349cc55cSDimitry Andric 7970349cc55cSDimitry Andric MI.eraseFromParent(); 7971349cc55cSDimitry Andric return Legalized; 7972349cc55cSDimitry Andric } 7973349cc55cSDimitry Andric 7974349cc55cSDimitry Andric LegalizerHelper::LegalizeResult 7975349cc55cSDimitry Andric LegalizerHelper::lowerMemmove(MachineInstr &MI, Register Dst, Register Src, 7976349cc55cSDimitry Andric uint64_t KnownLen, Align DstAlign, Align SrcAlign, 7977349cc55cSDimitry Andric bool IsVolatile) { 7978349cc55cSDimitry Andric auto &MF = *MI.getParent()->getParent(); 7979349cc55cSDimitry Andric const auto &TLI = *MF.getSubtarget().getTargetLowering(); 7980349cc55cSDimitry Andric auto &DL = MF.getDataLayout(); 7981349cc55cSDimitry Andric LLVMContext &C = MF.getFunction().getContext(); 7982349cc55cSDimitry Andric 7983349cc55cSDimitry Andric assert(KnownLen != 0 && "Have a zero length memmove length!"); 7984349cc55cSDimitry Andric 7985349cc55cSDimitry Andric bool DstAlignCanChange = false; 7986349cc55cSDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 7987349cc55cSDimitry Andric bool OptSize = shouldLowerMemFuncForSize(MF); 798881ad6265SDimitry Andric Align Alignment = std::min(DstAlign, SrcAlign); 7989349cc55cSDimitry Andric 7990349cc55cSDimitry Andric MachineInstr *FIDef = getOpcodeDef(TargetOpcode::G_FRAME_INDEX, Dst, MRI); 7991349cc55cSDimitry Andric if (FIDef && !MFI.isFixedObjectIndex(FIDef->getOperand(1).getIndex())) 7992349cc55cSDimitry Andric DstAlignCanChange = true; 7993349cc55cSDimitry Andric 7994349cc55cSDimitry Andric unsigned Limit = TLI.getMaxStoresPerMemmove(OptSize); 7995349cc55cSDimitry Andric std::vector<LLT> MemOps; 7996349cc55cSDimitry Andric 7997349cc55cSDimitry Andric const auto &DstMMO = **MI.memoperands_begin(); 7998349cc55cSDimitry Andric const auto &SrcMMO = **std::next(MI.memoperands_begin()); 7999349cc55cSDimitry Andric MachinePointerInfo DstPtrInfo = DstMMO.getPointerInfo(); 8000349cc55cSDimitry Andric MachinePointerInfo SrcPtrInfo = SrcMMO.getPointerInfo(); 8001349cc55cSDimitry Andric 8002349cc55cSDimitry Andric // FIXME: SelectionDAG always passes false for 'AllowOverlap', apparently due 8003349cc55cSDimitry Andric // to a bug in it's findOptimalMemOpLowering implementation. For now do the 8004349cc55cSDimitry Andric // same thing here. 8005349cc55cSDimitry Andric if (!findGISelOptimalMemOpLowering( 8006349cc55cSDimitry Andric MemOps, Limit, 8007349cc55cSDimitry Andric MemOp::Copy(KnownLen, DstAlignCanChange, Alignment, SrcAlign, 8008349cc55cSDimitry Andric /*IsVolatile*/ true), 8009349cc55cSDimitry Andric DstPtrInfo.getAddrSpace(), SrcPtrInfo.getAddrSpace(), 8010349cc55cSDimitry Andric MF.getFunction().getAttributes(), TLI)) 8011349cc55cSDimitry Andric return UnableToLegalize; 8012349cc55cSDimitry Andric 8013349cc55cSDimitry Andric if (DstAlignCanChange) { 8014349cc55cSDimitry Andric // Get an estimate of the type from the LLT. 8015349cc55cSDimitry Andric Type *IRTy = getTypeForLLT(MemOps[0], C); 8016349cc55cSDimitry Andric Align NewAlign = DL.getABITypeAlign(IRTy); 8017349cc55cSDimitry Andric 8018349cc55cSDimitry Andric // Don't promote to an alignment that would require dynamic stack 8019349cc55cSDimitry Andric // realignment. 8020349cc55cSDimitry Andric const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); 8021349cc55cSDimitry Andric if (!TRI->hasStackRealignment(MF)) 8022349cc55cSDimitry Andric while (NewAlign > Alignment && DL.exceedsNaturalStackAlignment(NewAlign)) 802381ad6265SDimitry Andric NewAlign = NewAlign.previous(); 8024349cc55cSDimitry Andric 8025349cc55cSDimitry Andric if (NewAlign > Alignment) { 8026349cc55cSDimitry Andric Alignment = NewAlign; 8027349cc55cSDimitry Andric unsigned FI = FIDef->getOperand(1).getIndex(); 8028349cc55cSDimitry Andric // Give the stack frame object a larger alignment if needed. 8029349cc55cSDimitry Andric if (MFI.getObjectAlign(FI) < Alignment) 8030349cc55cSDimitry Andric MFI.setObjectAlignment(FI, Alignment); 8031349cc55cSDimitry Andric } 8032349cc55cSDimitry Andric } 8033349cc55cSDimitry Andric 8034349cc55cSDimitry Andric LLVM_DEBUG(dbgs() << "Inlining memmove: " << MI << " into loads & stores\n"); 8035349cc55cSDimitry Andric 8036349cc55cSDimitry Andric MachineIRBuilder MIB(MI); 8037349cc55cSDimitry Andric // Memmove requires that we perform the loads first before issuing the stores. 8038349cc55cSDimitry Andric // Apart from that, this loop is pretty much doing the same thing as the 8039349cc55cSDimitry Andric // memcpy codegen function. 8040349cc55cSDimitry Andric unsigned CurrOffset = 0; 8041349cc55cSDimitry Andric SmallVector<Register, 16> LoadVals; 8042349cc55cSDimitry Andric for (auto CopyTy : MemOps) { 8043349cc55cSDimitry Andric // Construct MMO for the load. 8044349cc55cSDimitry Andric auto *LoadMMO = 8045349cc55cSDimitry Andric MF.getMachineMemOperand(&SrcMMO, CurrOffset, CopyTy.getSizeInBytes()); 8046349cc55cSDimitry Andric 8047349cc55cSDimitry Andric // Create the load. 8048349cc55cSDimitry Andric Register LoadPtr = Src; 8049349cc55cSDimitry Andric if (CurrOffset != 0) { 80504824e7fdSDimitry Andric LLT SrcTy = MRI.getType(Src); 8051349cc55cSDimitry Andric auto Offset = 80524824e7fdSDimitry Andric MIB.buildConstant(LLT::scalar(SrcTy.getSizeInBits()), CurrOffset); 80534824e7fdSDimitry Andric LoadPtr = MIB.buildPtrAdd(SrcTy, Src, Offset).getReg(0); 8054349cc55cSDimitry Andric } 8055349cc55cSDimitry Andric LoadVals.push_back(MIB.buildLoad(CopyTy, LoadPtr, *LoadMMO).getReg(0)); 8056349cc55cSDimitry Andric CurrOffset += CopyTy.getSizeInBytes(); 8057349cc55cSDimitry Andric } 8058349cc55cSDimitry Andric 8059349cc55cSDimitry Andric CurrOffset = 0; 8060349cc55cSDimitry Andric for (unsigned I = 0; I < MemOps.size(); ++I) { 8061349cc55cSDimitry Andric LLT CopyTy = MemOps[I]; 8062349cc55cSDimitry Andric // Now store the values loaded. 8063349cc55cSDimitry Andric auto *StoreMMO = 8064349cc55cSDimitry Andric MF.getMachineMemOperand(&DstMMO, CurrOffset, CopyTy.getSizeInBytes()); 8065349cc55cSDimitry Andric 8066349cc55cSDimitry Andric Register StorePtr = Dst; 8067349cc55cSDimitry Andric if (CurrOffset != 0) { 80684824e7fdSDimitry Andric LLT DstTy = MRI.getType(Dst); 8069349cc55cSDimitry Andric auto Offset = 80704824e7fdSDimitry Andric MIB.buildConstant(LLT::scalar(DstTy.getSizeInBits()), CurrOffset); 80714824e7fdSDimitry Andric StorePtr = MIB.buildPtrAdd(DstTy, Dst, Offset).getReg(0); 8072349cc55cSDimitry Andric } 8073349cc55cSDimitry Andric MIB.buildStore(LoadVals[I], StorePtr, *StoreMMO); 8074349cc55cSDimitry Andric CurrOffset += CopyTy.getSizeInBytes(); 8075349cc55cSDimitry Andric } 8076349cc55cSDimitry Andric MI.eraseFromParent(); 8077349cc55cSDimitry Andric return Legalized; 8078349cc55cSDimitry Andric } 8079349cc55cSDimitry Andric 8080349cc55cSDimitry Andric LegalizerHelper::LegalizeResult 8081349cc55cSDimitry Andric LegalizerHelper::lowerMemCpyFamily(MachineInstr &MI, unsigned MaxLen) { 8082349cc55cSDimitry Andric const unsigned Opc = MI.getOpcode(); 8083349cc55cSDimitry Andric // This combine is fairly complex so it's not written with a separate 8084349cc55cSDimitry Andric // matcher function. 8085349cc55cSDimitry Andric assert((Opc == TargetOpcode::G_MEMCPY || Opc == TargetOpcode::G_MEMMOVE || 8086349cc55cSDimitry Andric Opc == TargetOpcode::G_MEMSET) && 8087349cc55cSDimitry Andric "Expected memcpy like instruction"); 8088349cc55cSDimitry Andric 8089349cc55cSDimitry Andric auto MMOIt = MI.memoperands_begin(); 8090349cc55cSDimitry Andric const MachineMemOperand *MemOp = *MMOIt; 8091349cc55cSDimitry Andric 8092349cc55cSDimitry Andric Align DstAlign = MemOp->getBaseAlign(); 8093349cc55cSDimitry Andric Align SrcAlign; 8094349cc55cSDimitry Andric Register Dst = MI.getOperand(0).getReg(); 8095349cc55cSDimitry Andric Register Src = MI.getOperand(1).getReg(); 8096349cc55cSDimitry Andric Register Len = MI.getOperand(2).getReg(); 8097349cc55cSDimitry Andric 8098349cc55cSDimitry Andric if (Opc != TargetOpcode::G_MEMSET) { 8099349cc55cSDimitry Andric assert(MMOIt != MI.memoperands_end() && "Expected a second MMO on MI"); 8100349cc55cSDimitry Andric MemOp = *(++MMOIt); 8101349cc55cSDimitry Andric SrcAlign = MemOp->getBaseAlign(); 8102349cc55cSDimitry Andric } 8103349cc55cSDimitry Andric 8104349cc55cSDimitry Andric // See if this is a constant length copy 8105349cc55cSDimitry Andric auto LenVRegAndVal = getIConstantVRegValWithLookThrough(Len, MRI); 8106349cc55cSDimitry Andric if (!LenVRegAndVal) 8107349cc55cSDimitry Andric return UnableToLegalize; 8108349cc55cSDimitry Andric uint64_t KnownLen = LenVRegAndVal->Value.getZExtValue(); 8109349cc55cSDimitry Andric 8110349cc55cSDimitry Andric if (KnownLen == 0) { 8111349cc55cSDimitry Andric MI.eraseFromParent(); 8112349cc55cSDimitry Andric return Legalized; 8113349cc55cSDimitry Andric } 8114349cc55cSDimitry Andric 8115349cc55cSDimitry Andric bool IsVolatile = MemOp->isVolatile(); 8116349cc55cSDimitry Andric if (Opc == TargetOpcode::G_MEMCPY_INLINE) 8117349cc55cSDimitry Andric return lowerMemcpyInline(MI, Dst, Src, KnownLen, DstAlign, SrcAlign, 8118349cc55cSDimitry Andric IsVolatile); 8119349cc55cSDimitry Andric 8120349cc55cSDimitry Andric // Don't try to optimize volatile. 8121349cc55cSDimitry Andric if (IsVolatile) 8122349cc55cSDimitry Andric return UnableToLegalize; 8123349cc55cSDimitry Andric 8124349cc55cSDimitry Andric if (MaxLen && KnownLen > MaxLen) 8125349cc55cSDimitry Andric return UnableToLegalize; 8126349cc55cSDimitry Andric 8127349cc55cSDimitry Andric if (Opc == TargetOpcode::G_MEMCPY) { 8128349cc55cSDimitry Andric auto &MF = *MI.getParent()->getParent(); 8129349cc55cSDimitry Andric const auto &TLI = *MF.getSubtarget().getTargetLowering(); 8130349cc55cSDimitry Andric bool OptSize = shouldLowerMemFuncForSize(MF); 8131349cc55cSDimitry Andric uint64_t Limit = TLI.getMaxStoresPerMemcpy(OptSize); 8132349cc55cSDimitry Andric return lowerMemcpy(MI, Dst, Src, KnownLen, Limit, DstAlign, SrcAlign, 8133349cc55cSDimitry Andric IsVolatile); 8134349cc55cSDimitry Andric } 8135349cc55cSDimitry Andric if (Opc == TargetOpcode::G_MEMMOVE) 8136349cc55cSDimitry Andric return lowerMemmove(MI, Dst, Src, KnownLen, DstAlign, SrcAlign, IsVolatile); 8137349cc55cSDimitry Andric if (Opc == TargetOpcode::G_MEMSET) 8138349cc55cSDimitry Andric return lowerMemset(MI, Dst, Src, KnownLen, DstAlign, IsVolatile); 8139349cc55cSDimitry Andric return UnableToLegalize; 8140349cc55cSDimitry Andric } 8141