10b57cec5SDimitry Andric //===-- llvm/CodeGen/GlobalISel/LegalizerHelper.cpp -----------------------===// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric // 90b57cec5SDimitry Andric /// \file This file implements the LegalizerHelper class to legalize 100b57cec5SDimitry Andric /// individual instructions and the LegalizeMachineIR wrapper pass for the 110b57cec5SDimitry Andric /// primary legalization. 120b57cec5SDimitry Andric // 130b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 140b57cec5SDimitry Andric 150b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/LegalizerHelper.h" 160b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/CallLowering.h" 170b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/GISelChangeObserver.h" 180b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/LegalizerInfo.h" 19fe6060f1SDimitry Andric #include "llvm/CodeGen/GlobalISel/LostDebugLocObserver.h" 20e8d8bef9SDimitry Andric #include "llvm/CodeGen/GlobalISel/MIPatternMatch.h" 21fe6060f1SDimitry Andric #include "llvm/CodeGen/GlobalISel/Utils.h" 220b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h" 238bcb0991SDimitry Andric #include "llvm/CodeGen/TargetFrameLowering.h" 240b57cec5SDimitry Andric #include "llvm/CodeGen/TargetInstrInfo.h" 250b57cec5SDimitry Andric #include "llvm/CodeGen/TargetLowering.h" 26fe6060f1SDimitry Andric #include "llvm/CodeGen/TargetOpcodes.h" 270b57cec5SDimitry Andric #include "llvm/CodeGen/TargetSubtargetInfo.h" 28fe6060f1SDimitry Andric #include "llvm/IR/Instructions.h" 290b57cec5SDimitry Andric #include "llvm/Support/Debug.h" 300b57cec5SDimitry Andric #include "llvm/Support/MathExtras.h" 310b57cec5SDimitry Andric #include "llvm/Support/raw_ostream.h" 32349cc55cSDimitry Andric #include "llvm/Target/TargetMachine.h" 330b57cec5SDimitry Andric 340b57cec5SDimitry Andric #define DEBUG_TYPE "legalizer" 350b57cec5SDimitry Andric 360b57cec5SDimitry Andric using namespace llvm; 370b57cec5SDimitry Andric using namespace LegalizeActions; 38e8d8bef9SDimitry Andric using namespace MIPatternMatch; 390b57cec5SDimitry Andric 400b57cec5SDimitry Andric /// Try to break down \p OrigTy into \p NarrowTy sized pieces. 410b57cec5SDimitry Andric /// 420b57cec5SDimitry Andric /// Returns the number of \p NarrowTy elements needed to reconstruct \p OrigTy, 430b57cec5SDimitry Andric /// with any leftover piece as type \p LeftoverTy 440b57cec5SDimitry Andric /// 450b57cec5SDimitry Andric /// Returns -1 in the first element of the pair if the breakdown is not 460b57cec5SDimitry Andric /// satisfiable. 470b57cec5SDimitry Andric static std::pair<int, int> 480b57cec5SDimitry Andric getNarrowTypeBreakDown(LLT OrigTy, LLT NarrowTy, LLT &LeftoverTy) { 490b57cec5SDimitry Andric assert(!LeftoverTy.isValid() && "this is an out argument"); 500b57cec5SDimitry Andric 510b57cec5SDimitry Andric unsigned Size = OrigTy.getSizeInBits(); 520b57cec5SDimitry Andric unsigned NarrowSize = NarrowTy.getSizeInBits(); 530b57cec5SDimitry Andric unsigned NumParts = Size / NarrowSize; 540b57cec5SDimitry Andric unsigned LeftoverSize = Size - NumParts * NarrowSize; 550b57cec5SDimitry Andric assert(Size > NarrowSize); 560b57cec5SDimitry Andric 570b57cec5SDimitry Andric if (LeftoverSize == 0) 580b57cec5SDimitry Andric return {NumParts, 0}; 590b57cec5SDimitry Andric 600b57cec5SDimitry Andric if (NarrowTy.isVector()) { 610b57cec5SDimitry Andric unsigned EltSize = OrigTy.getScalarSizeInBits(); 620b57cec5SDimitry Andric if (LeftoverSize % EltSize != 0) 630b57cec5SDimitry Andric return {-1, -1}; 64fe6060f1SDimitry Andric LeftoverTy = LLT::scalarOrVector( 65fe6060f1SDimitry Andric ElementCount::getFixed(LeftoverSize / EltSize), EltSize); 660b57cec5SDimitry Andric } else { 670b57cec5SDimitry Andric LeftoverTy = LLT::scalar(LeftoverSize); 680b57cec5SDimitry Andric } 690b57cec5SDimitry Andric 700b57cec5SDimitry Andric int NumLeftover = LeftoverSize / LeftoverTy.getSizeInBits(); 710b57cec5SDimitry Andric return std::make_pair(NumParts, NumLeftover); 720b57cec5SDimitry Andric } 730b57cec5SDimitry Andric 745ffd83dbSDimitry Andric static Type *getFloatTypeForLLT(LLVMContext &Ctx, LLT Ty) { 755ffd83dbSDimitry Andric 765ffd83dbSDimitry Andric if (!Ty.isScalar()) 775ffd83dbSDimitry Andric return nullptr; 785ffd83dbSDimitry Andric 795ffd83dbSDimitry Andric switch (Ty.getSizeInBits()) { 805ffd83dbSDimitry Andric case 16: 815ffd83dbSDimitry Andric return Type::getHalfTy(Ctx); 825ffd83dbSDimitry Andric case 32: 835ffd83dbSDimitry Andric return Type::getFloatTy(Ctx); 845ffd83dbSDimitry Andric case 64: 855ffd83dbSDimitry Andric return Type::getDoubleTy(Ctx); 86e8d8bef9SDimitry Andric case 80: 87e8d8bef9SDimitry Andric return Type::getX86_FP80Ty(Ctx); 885ffd83dbSDimitry Andric case 128: 895ffd83dbSDimitry Andric return Type::getFP128Ty(Ctx); 905ffd83dbSDimitry Andric default: 915ffd83dbSDimitry Andric return nullptr; 925ffd83dbSDimitry Andric } 935ffd83dbSDimitry Andric } 945ffd83dbSDimitry Andric 950b57cec5SDimitry Andric LegalizerHelper::LegalizerHelper(MachineFunction &MF, 960b57cec5SDimitry Andric GISelChangeObserver &Observer, 970b57cec5SDimitry Andric MachineIRBuilder &Builder) 985ffd83dbSDimitry Andric : MIRBuilder(Builder), Observer(Observer), MRI(MF.getRegInfo()), 99e8d8bef9SDimitry Andric LI(*MF.getSubtarget().getLegalizerInfo()), 100e8d8bef9SDimitry Andric TLI(*MF.getSubtarget().getTargetLowering()) { } 1010b57cec5SDimitry Andric 1020b57cec5SDimitry Andric LegalizerHelper::LegalizerHelper(MachineFunction &MF, const LegalizerInfo &LI, 1030b57cec5SDimitry Andric GISelChangeObserver &Observer, 1040b57cec5SDimitry Andric MachineIRBuilder &B) 105e8d8bef9SDimitry Andric : MIRBuilder(B), Observer(Observer), MRI(MF.getRegInfo()), LI(LI), 106e8d8bef9SDimitry Andric TLI(*MF.getSubtarget().getTargetLowering()) { } 107e8d8bef9SDimitry Andric 1080b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 109fe6060f1SDimitry Andric LegalizerHelper::legalizeInstrStep(MachineInstr &MI, 110fe6060f1SDimitry Andric LostDebugLocObserver &LocObserver) { 1115ffd83dbSDimitry Andric LLVM_DEBUG(dbgs() << "Legalizing: " << MI); 1125ffd83dbSDimitry Andric 1135ffd83dbSDimitry Andric MIRBuilder.setInstrAndDebugLoc(MI); 1140b57cec5SDimitry Andric 1150b57cec5SDimitry Andric if (MI.getOpcode() == TargetOpcode::G_INTRINSIC || 1160b57cec5SDimitry Andric MI.getOpcode() == TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS) 1175ffd83dbSDimitry Andric return LI.legalizeIntrinsic(*this, MI) ? Legalized : UnableToLegalize; 1180b57cec5SDimitry Andric auto Step = LI.getAction(MI, MRI); 1190b57cec5SDimitry Andric switch (Step.Action) { 1200b57cec5SDimitry Andric case Legal: 1210b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << ".. Already legal\n"); 1220b57cec5SDimitry Andric return AlreadyLegal; 1230b57cec5SDimitry Andric case Libcall: 1240b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << ".. Convert to libcall\n"); 125fe6060f1SDimitry Andric return libcall(MI, LocObserver); 1260b57cec5SDimitry Andric case NarrowScalar: 1270b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << ".. Narrow scalar\n"); 1280b57cec5SDimitry Andric return narrowScalar(MI, Step.TypeIdx, Step.NewType); 1290b57cec5SDimitry Andric case WidenScalar: 1300b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << ".. Widen scalar\n"); 1310b57cec5SDimitry Andric return widenScalar(MI, Step.TypeIdx, Step.NewType); 1325ffd83dbSDimitry Andric case Bitcast: 1335ffd83dbSDimitry Andric LLVM_DEBUG(dbgs() << ".. Bitcast type\n"); 1345ffd83dbSDimitry Andric return bitcast(MI, Step.TypeIdx, Step.NewType); 1350b57cec5SDimitry Andric case Lower: 1360b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << ".. Lower\n"); 1370b57cec5SDimitry Andric return lower(MI, Step.TypeIdx, Step.NewType); 1380b57cec5SDimitry Andric case FewerElements: 1390b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << ".. Reduce number of elements\n"); 1400b57cec5SDimitry Andric return fewerElementsVector(MI, Step.TypeIdx, Step.NewType); 1410b57cec5SDimitry Andric case MoreElements: 1420b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << ".. Increase number of elements\n"); 1430b57cec5SDimitry Andric return moreElementsVector(MI, Step.TypeIdx, Step.NewType); 1440b57cec5SDimitry Andric case Custom: 1450b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << ".. Custom legalization\n"); 1465ffd83dbSDimitry Andric return LI.legalizeCustom(*this, MI) ? Legalized : UnableToLegalize; 1470b57cec5SDimitry Andric default: 1480b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << ".. Unable to legalize\n"); 1490b57cec5SDimitry Andric return UnableToLegalize; 1500b57cec5SDimitry Andric } 1510b57cec5SDimitry Andric } 1520b57cec5SDimitry Andric 1530b57cec5SDimitry Andric void LegalizerHelper::extractParts(Register Reg, LLT Ty, int NumParts, 1540b57cec5SDimitry Andric SmallVectorImpl<Register> &VRegs) { 1550b57cec5SDimitry Andric for (int i = 0; i < NumParts; ++i) 1560b57cec5SDimitry Andric VRegs.push_back(MRI.createGenericVirtualRegister(Ty)); 1570b57cec5SDimitry Andric MIRBuilder.buildUnmerge(VRegs, Reg); 1580b57cec5SDimitry Andric } 1590b57cec5SDimitry Andric 1600b57cec5SDimitry Andric bool LegalizerHelper::extractParts(Register Reg, LLT RegTy, 1610b57cec5SDimitry Andric LLT MainTy, LLT &LeftoverTy, 1620b57cec5SDimitry Andric SmallVectorImpl<Register> &VRegs, 1630b57cec5SDimitry Andric SmallVectorImpl<Register> &LeftoverRegs) { 1640b57cec5SDimitry Andric assert(!LeftoverTy.isValid() && "this is an out argument"); 1650b57cec5SDimitry Andric 1660b57cec5SDimitry Andric unsigned RegSize = RegTy.getSizeInBits(); 1670b57cec5SDimitry Andric unsigned MainSize = MainTy.getSizeInBits(); 1680b57cec5SDimitry Andric unsigned NumParts = RegSize / MainSize; 1690b57cec5SDimitry Andric unsigned LeftoverSize = RegSize - NumParts * MainSize; 1700b57cec5SDimitry Andric 1710b57cec5SDimitry Andric // Use an unmerge when possible. 1720b57cec5SDimitry Andric if (LeftoverSize == 0) { 1730b57cec5SDimitry Andric for (unsigned I = 0; I < NumParts; ++I) 1740b57cec5SDimitry Andric VRegs.push_back(MRI.createGenericVirtualRegister(MainTy)); 1750b57cec5SDimitry Andric MIRBuilder.buildUnmerge(VRegs, Reg); 1760b57cec5SDimitry Andric return true; 1770b57cec5SDimitry Andric } 1780b57cec5SDimitry Andric 1790eae32dcSDimitry Andric // Perform irregular split. Leftover is last element of RegPieces. 1800b57cec5SDimitry Andric if (MainTy.isVector()) { 1810eae32dcSDimitry Andric SmallVector<Register, 8> RegPieces; 1820eae32dcSDimitry Andric extractVectorParts(Reg, MainTy.getNumElements(), RegPieces); 1830eae32dcSDimitry Andric for (unsigned i = 0; i < RegPieces.size() - 1; ++i) 1840eae32dcSDimitry Andric VRegs.push_back(RegPieces[i]); 1850eae32dcSDimitry Andric LeftoverRegs.push_back(RegPieces[RegPieces.size() - 1]); 1860eae32dcSDimitry Andric LeftoverTy = MRI.getType(LeftoverRegs[0]); 1870eae32dcSDimitry Andric return true; 1880b57cec5SDimitry Andric } 1890b57cec5SDimitry Andric 1900eae32dcSDimitry Andric LeftoverTy = LLT::scalar(LeftoverSize); 1910b57cec5SDimitry Andric // For irregular sizes, extract the individual parts. 1920b57cec5SDimitry Andric for (unsigned I = 0; I != NumParts; ++I) { 1930b57cec5SDimitry Andric Register NewReg = MRI.createGenericVirtualRegister(MainTy); 1940b57cec5SDimitry Andric VRegs.push_back(NewReg); 1950b57cec5SDimitry Andric MIRBuilder.buildExtract(NewReg, Reg, MainSize * I); 1960b57cec5SDimitry Andric } 1970b57cec5SDimitry Andric 1980b57cec5SDimitry Andric for (unsigned Offset = MainSize * NumParts; Offset < RegSize; 1990b57cec5SDimitry Andric Offset += LeftoverSize) { 2000b57cec5SDimitry Andric Register NewReg = MRI.createGenericVirtualRegister(LeftoverTy); 2010b57cec5SDimitry Andric LeftoverRegs.push_back(NewReg); 2020b57cec5SDimitry Andric MIRBuilder.buildExtract(NewReg, Reg, Offset); 2030b57cec5SDimitry Andric } 2040b57cec5SDimitry Andric 2050b57cec5SDimitry Andric return true; 2060b57cec5SDimitry Andric } 2070b57cec5SDimitry Andric 2080eae32dcSDimitry Andric void LegalizerHelper::extractVectorParts(Register Reg, unsigned NumElts, 2090eae32dcSDimitry Andric SmallVectorImpl<Register> &VRegs) { 2100eae32dcSDimitry Andric LLT RegTy = MRI.getType(Reg); 2110eae32dcSDimitry Andric assert(RegTy.isVector() && "Expected a vector type"); 2120eae32dcSDimitry Andric 2130eae32dcSDimitry Andric LLT EltTy = RegTy.getElementType(); 2140eae32dcSDimitry Andric LLT NarrowTy = (NumElts == 1) ? EltTy : LLT::fixed_vector(NumElts, EltTy); 2150eae32dcSDimitry Andric unsigned RegNumElts = RegTy.getNumElements(); 2160eae32dcSDimitry Andric unsigned LeftoverNumElts = RegNumElts % NumElts; 2170eae32dcSDimitry Andric unsigned NumNarrowTyPieces = RegNumElts / NumElts; 2180eae32dcSDimitry Andric 2190eae32dcSDimitry Andric // Perfect split without leftover 2200eae32dcSDimitry Andric if (LeftoverNumElts == 0) 2210eae32dcSDimitry Andric return extractParts(Reg, NarrowTy, NumNarrowTyPieces, VRegs); 2220eae32dcSDimitry Andric 2230eae32dcSDimitry Andric // Irregular split. Provide direct access to all elements for artifact 2240eae32dcSDimitry Andric // combiner using unmerge to elements. Then build vectors with NumElts 2250eae32dcSDimitry Andric // elements. Remaining element(s) will be (used to build vector) Leftover. 2260eae32dcSDimitry Andric SmallVector<Register, 8> Elts; 2270eae32dcSDimitry Andric extractParts(Reg, EltTy, RegNumElts, Elts); 2280eae32dcSDimitry Andric 2290eae32dcSDimitry Andric unsigned Offset = 0; 2300eae32dcSDimitry Andric // Requested sub-vectors of NarrowTy. 2310eae32dcSDimitry Andric for (unsigned i = 0; i < NumNarrowTyPieces; ++i, Offset += NumElts) { 2320eae32dcSDimitry Andric ArrayRef<Register> Pieces(&Elts[Offset], NumElts); 2330eae32dcSDimitry Andric VRegs.push_back(MIRBuilder.buildMerge(NarrowTy, Pieces).getReg(0)); 2340eae32dcSDimitry Andric } 2350eae32dcSDimitry Andric 2360eae32dcSDimitry Andric // Leftover element(s). 2370eae32dcSDimitry Andric if (LeftoverNumElts == 1) { 2380eae32dcSDimitry Andric VRegs.push_back(Elts[Offset]); 2390eae32dcSDimitry Andric } else { 2400eae32dcSDimitry Andric LLT LeftoverTy = LLT::fixed_vector(LeftoverNumElts, EltTy); 2410eae32dcSDimitry Andric ArrayRef<Register> Pieces(&Elts[Offset], LeftoverNumElts); 2420eae32dcSDimitry Andric VRegs.push_back(MIRBuilder.buildMerge(LeftoverTy, Pieces).getReg(0)); 2430eae32dcSDimitry Andric } 2440eae32dcSDimitry Andric } 2450eae32dcSDimitry Andric 2460b57cec5SDimitry Andric void LegalizerHelper::insertParts(Register DstReg, 2470b57cec5SDimitry Andric LLT ResultTy, LLT PartTy, 2480b57cec5SDimitry Andric ArrayRef<Register> PartRegs, 2490b57cec5SDimitry Andric LLT LeftoverTy, 2500b57cec5SDimitry Andric ArrayRef<Register> LeftoverRegs) { 2510b57cec5SDimitry Andric if (!LeftoverTy.isValid()) { 2520b57cec5SDimitry Andric assert(LeftoverRegs.empty()); 2530b57cec5SDimitry Andric 2540b57cec5SDimitry Andric if (!ResultTy.isVector()) { 2550b57cec5SDimitry Andric MIRBuilder.buildMerge(DstReg, PartRegs); 2560b57cec5SDimitry Andric return; 2570b57cec5SDimitry Andric } 2580b57cec5SDimitry Andric 2590b57cec5SDimitry Andric if (PartTy.isVector()) 2600b57cec5SDimitry Andric MIRBuilder.buildConcatVectors(DstReg, PartRegs); 2610b57cec5SDimitry Andric else 2620b57cec5SDimitry Andric MIRBuilder.buildBuildVector(DstReg, PartRegs); 2630b57cec5SDimitry Andric return; 2640b57cec5SDimitry Andric } 2650b57cec5SDimitry Andric 2660eae32dcSDimitry Andric // Merge sub-vectors with different number of elements and insert into DstReg. 2670eae32dcSDimitry Andric if (ResultTy.isVector()) { 2680eae32dcSDimitry Andric assert(LeftoverRegs.size() == 1 && "Expected one leftover register"); 2690eae32dcSDimitry Andric SmallVector<Register, 8> AllRegs; 2700eae32dcSDimitry Andric for (auto Reg : concat<const Register>(PartRegs, LeftoverRegs)) 2710eae32dcSDimitry Andric AllRegs.push_back(Reg); 2720eae32dcSDimitry Andric return mergeMixedSubvectors(DstReg, AllRegs); 2730eae32dcSDimitry Andric } 2740eae32dcSDimitry Andric 275fe6060f1SDimitry Andric SmallVector<Register> GCDRegs; 276fe6060f1SDimitry Andric LLT GCDTy = getGCDType(getGCDType(ResultTy, LeftoverTy), PartTy); 277fe6060f1SDimitry Andric for (auto PartReg : concat<const Register>(PartRegs, LeftoverRegs)) 278fe6060f1SDimitry Andric extractGCDType(GCDRegs, GCDTy, PartReg); 279fe6060f1SDimitry Andric LLT ResultLCMTy = buildLCMMergePieces(ResultTy, LeftoverTy, GCDTy, GCDRegs); 280fe6060f1SDimitry Andric buildWidenedRemergeToDst(DstReg, ResultLCMTy, GCDRegs); 2810b57cec5SDimitry Andric } 2820b57cec5SDimitry Andric 2830eae32dcSDimitry Andric void LegalizerHelper::appendVectorElts(SmallVectorImpl<Register> &Elts, 2840eae32dcSDimitry Andric Register Reg) { 2850eae32dcSDimitry Andric LLT Ty = MRI.getType(Reg); 2860eae32dcSDimitry Andric SmallVector<Register, 8> RegElts; 2870eae32dcSDimitry Andric extractParts(Reg, Ty.getScalarType(), Ty.getNumElements(), RegElts); 2880eae32dcSDimitry Andric Elts.append(RegElts); 2890eae32dcSDimitry Andric } 2900eae32dcSDimitry Andric 2910eae32dcSDimitry Andric /// Merge \p PartRegs with different types into \p DstReg. 2920eae32dcSDimitry Andric void LegalizerHelper::mergeMixedSubvectors(Register DstReg, 2930eae32dcSDimitry Andric ArrayRef<Register> PartRegs) { 2940eae32dcSDimitry Andric SmallVector<Register, 8> AllElts; 2950eae32dcSDimitry Andric for (unsigned i = 0; i < PartRegs.size() - 1; ++i) 2960eae32dcSDimitry Andric appendVectorElts(AllElts, PartRegs[i]); 2970eae32dcSDimitry Andric 2980eae32dcSDimitry Andric Register Leftover = PartRegs[PartRegs.size() - 1]; 2990eae32dcSDimitry Andric if (MRI.getType(Leftover).isScalar()) 3000eae32dcSDimitry Andric AllElts.push_back(Leftover); 3010eae32dcSDimitry Andric else 3020eae32dcSDimitry Andric appendVectorElts(AllElts, Leftover); 3030eae32dcSDimitry Andric 3040eae32dcSDimitry Andric MIRBuilder.buildMerge(DstReg, AllElts); 3050eae32dcSDimitry Andric } 3060eae32dcSDimitry Andric 307e8d8bef9SDimitry Andric /// Append the result registers of G_UNMERGE_VALUES \p MI to \p Regs. 3085ffd83dbSDimitry Andric static void getUnmergeResults(SmallVectorImpl<Register> &Regs, 3095ffd83dbSDimitry Andric const MachineInstr &MI) { 3105ffd83dbSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_UNMERGE_VALUES); 3115ffd83dbSDimitry Andric 312e8d8bef9SDimitry Andric const int StartIdx = Regs.size(); 3135ffd83dbSDimitry Andric const int NumResults = MI.getNumOperands() - 1; 314e8d8bef9SDimitry Andric Regs.resize(Regs.size() + NumResults); 3155ffd83dbSDimitry Andric for (int I = 0; I != NumResults; ++I) 316e8d8bef9SDimitry Andric Regs[StartIdx + I] = MI.getOperand(I).getReg(); 3175ffd83dbSDimitry Andric } 3185ffd83dbSDimitry Andric 319e8d8bef9SDimitry Andric void LegalizerHelper::extractGCDType(SmallVectorImpl<Register> &Parts, 320e8d8bef9SDimitry Andric LLT GCDTy, Register SrcReg) { 3215ffd83dbSDimitry Andric LLT SrcTy = MRI.getType(SrcReg); 3225ffd83dbSDimitry Andric if (SrcTy == GCDTy) { 3235ffd83dbSDimitry Andric // If the source already evenly divides the result type, we don't need to do 3245ffd83dbSDimitry Andric // anything. 3255ffd83dbSDimitry Andric Parts.push_back(SrcReg); 3265ffd83dbSDimitry Andric } else { 3275ffd83dbSDimitry Andric // Need to split into common type sized pieces. 3285ffd83dbSDimitry Andric auto Unmerge = MIRBuilder.buildUnmerge(GCDTy, SrcReg); 3295ffd83dbSDimitry Andric getUnmergeResults(Parts, *Unmerge); 3305ffd83dbSDimitry Andric } 331e8d8bef9SDimitry Andric } 3325ffd83dbSDimitry Andric 333e8d8bef9SDimitry Andric LLT LegalizerHelper::extractGCDType(SmallVectorImpl<Register> &Parts, LLT DstTy, 334e8d8bef9SDimitry Andric LLT NarrowTy, Register SrcReg) { 335e8d8bef9SDimitry Andric LLT SrcTy = MRI.getType(SrcReg); 336e8d8bef9SDimitry Andric LLT GCDTy = getGCDType(getGCDType(SrcTy, NarrowTy), DstTy); 337e8d8bef9SDimitry Andric extractGCDType(Parts, GCDTy, SrcReg); 3385ffd83dbSDimitry Andric return GCDTy; 3395ffd83dbSDimitry Andric } 3405ffd83dbSDimitry Andric 3415ffd83dbSDimitry Andric LLT LegalizerHelper::buildLCMMergePieces(LLT DstTy, LLT NarrowTy, LLT GCDTy, 3425ffd83dbSDimitry Andric SmallVectorImpl<Register> &VRegs, 3435ffd83dbSDimitry Andric unsigned PadStrategy) { 3445ffd83dbSDimitry Andric LLT LCMTy = getLCMType(DstTy, NarrowTy); 3455ffd83dbSDimitry Andric 3465ffd83dbSDimitry Andric int NumParts = LCMTy.getSizeInBits() / NarrowTy.getSizeInBits(); 3475ffd83dbSDimitry Andric int NumSubParts = NarrowTy.getSizeInBits() / GCDTy.getSizeInBits(); 3485ffd83dbSDimitry Andric int NumOrigSrc = VRegs.size(); 3495ffd83dbSDimitry Andric 3505ffd83dbSDimitry Andric Register PadReg; 3515ffd83dbSDimitry Andric 3525ffd83dbSDimitry Andric // Get a value we can use to pad the source value if the sources won't evenly 3535ffd83dbSDimitry Andric // cover the result type. 3545ffd83dbSDimitry Andric if (NumOrigSrc < NumParts * NumSubParts) { 3555ffd83dbSDimitry Andric if (PadStrategy == TargetOpcode::G_ZEXT) 3565ffd83dbSDimitry Andric PadReg = MIRBuilder.buildConstant(GCDTy, 0).getReg(0); 3575ffd83dbSDimitry Andric else if (PadStrategy == TargetOpcode::G_ANYEXT) 3585ffd83dbSDimitry Andric PadReg = MIRBuilder.buildUndef(GCDTy).getReg(0); 3595ffd83dbSDimitry Andric else { 3605ffd83dbSDimitry Andric assert(PadStrategy == TargetOpcode::G_SEXT); 3615ffd83dbSDimitry Andric 3625ffd83dbSDimitry Andric // Shift the sign bit of the low register through the high register. 3635ffd83dbSDimitry Andric auto ShiftAmt = 3645ffd83dbSDimitry Andric MIRBuilder.buildConstant(LLT::scalar(64), GCDTy.getSizeInBits() - 1); 3655ffd83dbSDimitry Andric PadReg = MIRBuilder.buildAShr(GCDTy, VRegs.back(), ShiftAmt).getReg(0); 3665ffd83dbSDimitry Andric } 3675ffd83dbSDimitry Andric } 3685ffd83dbSDimitry Andric 3695ffd83dbSDimitry Andric // Registers for the final merge to be produced. 3705ffd83dbSDimitry Andric SmallVector<Register, 4> Remerge(NumParts); 3715ffd83dbSDimitry Andric 3725ffd83dbSDimitry Andric // Registers needed for intermediate merges, which will be merged into a 3735ffd83dbSDimitry Andric // source for Remerge. 3745ffd83dbSDimitry Andric SmallVector<Register, 4> SubMerge(NumSubParts); 3755ffd83dbSDimitry Andric 3765ffd83dbSDimitry Andric // Once we've fully read off the end of the original source bits, we can reuse 3775ffd83dbSDimitry Andric // the same high bits for remaining padding elements. 3785ffd83dbSDimitry Andric Register AllPadReg; 3795ffd83dbSDimitry Andric 3805ffd83dbSDimitry Andric // Build merges to the LCM type to cover the original result type. 3815ffd83dbSDimitry Andric for (int I = 0; I != NumParts; ++I) { 3825ffd83dbSDimitry Andric bool AllMergePartsArePadding = true; 3835ffd83dbSDimitry Andric 3845ffd83dbSDimitry Andric // Build the requested merges to the requested type. 3855ffd83dbSDimitry Andric for (int J = 0; J != NumSubParts; ++J) { 3865ffd83dbSDimitry Andric int Idx = I * NumSubParts + J; 3875ffd83dbSDimitry Andric if (Idx >= NumOrigSrc) { 3885ffd83dbSDimitry Andric SubMerge[J] = PadReg; 3895ffd83dbSDimitry Andric continue; 3905ffd83dbSDimitry Andric } 3915ffd83dbSDimitry Andric 3925ffd83dbSDimitry Andric SubMerge[J] = VRegs[Idx]; 3935ffd83dbSDimitry Andric 3945ffd83dbSDimitry Andric // There are meaningful bits here we can't reuse later. 3955ffd83dbSDimitry Andric AllMergePartsArePadding = false; 3965ffd83dbSDimitry Andric } 3975ffd83dbSDimitry Andric 3985ffd83dbSDimitry Andric // If we've filled up a complete piece with padding bits, we can directly 3995ffd83dbSDimitry Andric // emit the natural sized constant if applicable, rather than a merge of 4005ffd83dbSDimitry Andric // smaller constants. 4015ffd83dbSDimitry Andric if (AllMergePartsArePadding && !AllPadReg) { 4025ffd83dbSDimitry Andric if (PadStrategy == TargetOpcode::G_ANYEXT) 4035ffd83dbSDimitry Andric AllPadReg = MIRBuilder.buildUndef(NarrowTy).getReg(0); 4045ffd83dbSDimitry Andric else if (PadStrategy == TargetOpcode::G_ZEXT) 4055ffd83dbSDimitry Andric AllPadReg = MIRBuilder.buildConstant(NarrowTy, 0).getReg(0); 4065ffd83dbSDimitry Andric 4075ffd83dbSDimitry Andric // If this is a sign extension, we can't materialize a trivial constant 4085ffd83dbSDimitry Andric // with the right type and have to produce a merge. 4095ffd83dbSDimitry Andric } 4105ffd83dbSDimitry Andric 4115ffd83dbSDimitry Andric if (AllPadReg) { 4125ffd83dbSDimitry Andric // Avoid creating additional instructions if we're just adding additional 4135ffd83dbSDimitry Andric // copies of padding bits. 4145ffd83dbSDimitry Andric Remerge[I] = AllPadReg; 4155ffd83dbSDimitry Andric continue; 4165ffd83dbSDimitry Andric } 4175ffd83dbSDimitry Andric 4185ffd83dbSDimitry Andric if (NumSubParts == 1) 4195ffd83dbSDimitry Andric Remerge[I] = SubMerge[0]; 4205ffd83dbSDimitry Andric else 4215ffd83dbSDimitry Andric Remerge[I] = MIRBuilder.buildMerge(NarrowTy, SubMerge).getReg(0); 4225ffd83dbSDimitry Andric 4235ffd83dbSDimitry Andric // In the sign extend padding case, re-use the first all-signbit merge. 4245ffd83dbSDimitry Andric if (AllMergePartsArePadding && !AllPadReg) 4255ffd83dbSDimitry Andric AllPadReg = Remerge[I]; 4265ffd83dbSDimitry Andric } 4275ffd83dbSDimitry Andric 4285ffd83dbSDimitry Andric VRegs = std::move(Remerge); 4295ffd83dbSDimitry Andric return LCMTy; 4305ffd83dbSDimitry Andric } 4315ffd83dbSDimitry Andric 4325ffd83dbSDimitry Andric void LegalizerHelper::buildWidenedRemergeToDst(Register DstReg, LLT LCMTy, 4335ffd83dbSDimitry Andric ArrayRef<Register> RemergeRegs) { 4345ffd83dbSDimitry Andric LLT DstTy = MRI.getType(DstReg); 4355ffd83dbSDimitry Andric 4365ffd83dbSDimitry Andric // Create the merge to the widened source, and extract the relevant bits into 4375ffd83dbSDimitry Andric // the result. 4385ffd83dbSDimitry Andric 4395ffd83dbSDimitry Andric if (DstTy == LCMTy) { 4405ffd83dbSDimitry Andric MIRBuilder.buildMerge(DstReg, RemergeRegs); 4415ffd83dbSDimitry Andric return; 4425ffd83dbSDimitry Andric } 4435ffd83dbSDimitry Andric 4445ffd83dbSDimitry Andric auto Remerge = MIRBuilder.buildMerge(LCMTy, RemergeRegs); 4455ffd83dbSDimitry Andric if (DstTy.isScalar() && LCMTy.isScalar()) { 4465ffd83dbSDimitry Andric MIRBuilder.buildTrunc(DstReg, Remerge); 4475ffd83dbSDimitry Andric return; 4485ffd83dbSDimitry Andric } 4495ffd83dbSDimitry Andric 4505ffd83dbSDimitry Andric if (LCMTy.isVector()) { 451e8d8bef9SDimitry Andric unsigned NumDefs = LCMTy.getSizeInBits() / DstTy.getSizeInBits(); 452e8d8bef9SDimitry Andric SmallVector<Register, 8> UnmergeDefs(NumDefs); 453e8d8bef9SDimitry Andric UnmergeDefs[0] = DstReg; 454e8d8bef9SDimitry Andric for (unsigned I = 1; I != NumDefs; ++I) 455e8d8bef9SDimitry Andric UnmergeDefs[I] = MRI.createGenericVirtualRegister(DstTy); 456e8d8bef9SDimitry Andric 457e8d8bef9SDimitry Andric MIRBuilder.buildUnmerge(UnmergeDefs, 458e8d8bef9SDimitry Andric MIRBuilder.buildMerge(LCMTy, RemergeRegs)); 4595ffd83dbSDimitry Andric return; 4605ffd83dbSDimitry Andric } 4615ffd83dbSDimitry Andric 4625ffd83dbSDimitry Andric llvm_unreachable("unhandled case"); 4635ffd83dbSDimitry Andric } 4645ffd83dbSDimitry Andric 4650b57cec5SDimitry Andric static RTLIB::Libcall getRTLibDesc(unsigned Opcode, unsigned Size) { 466e8d8bef9SDimitry Andric #define RTLIBCASE_INT(LibcallPrefix) \ 4675ffd83dbSDimitry Andric do { \ 4685ffd83dbSDimitry Andric switch (Size) { \ 4695ffd83dbSDimitry Andric case 32: \ 4705ffd83dbSDimitry Andric return RTLIB::LibcallPrefix##32; \ 4715ffd83dbSDimitry Andric case 64: \ 4725ffd83dbSDimitry Andric return RTLIB::LibcallPrefix##64; \ 4735ffd83dbSDimitry Andric case 128: \ 4745ffd83dbSDimitry Andric return RTLIB::LibcallPrefix##128; \ 4755ffd83dbSDimitry Andric default: \ 4765ffd83dbSDimitry Andric llvm_unreachable("unexpected size"); \ 4775ffd83dbSDimitry Andric } \ 4785ffd83dbSDimitry Andric } while (0) 4795ffd83dbSDimitry Andric 480e8d8bef9SDimitry Andric #define RTLIBCASE(LibcallPrefix) \ 481e8d8bef9SDimitry Andric do { \ 482e8d8bef9SDimitry Andric switch (Size) { \ 483e8d8bef9SDimitry Andric case 32: \ 484e8d8bef9SDimitry Andric return RTLIB::LibcallPrefix##32; \ 485e8d8bef9SDimitry Andric case 64: \ 486e8d8bef9SDimitry Andric return RTLIB::LibcallPrefix##64; \ 487e8d8bef9SDimitry Andric case 80: \ 488e8d8bef9SDimitry Andric return RTLIB::LibcallPrefix##80; \ 489e8d8bef9SDimitry Andric case 128: \ 490e8d8bef9SDimitry Andric return RTLIB::LibcallPrefix##128; \ 491e8d8bef9SDimitry Andric default: \ 492e8d8bef9SDimitry Andric llvm_unreachable("unexpected size"); \ 493e8d8bef9SDimitry Andric } \ 494e8d8bef9SDimitry Andric } while (0) 4955ffd83dbSDimitry Andric 4960b57cec5SDimitry Andric switch (Opcode) { 4970b57cec5SDimitry Andric case TargetOpcode::G_SDIV: 498e8d8bef9SDimitry Andric RTLIBCASE_INT(SDIV_I); 4990b57cec5SDimitry Andric case TargetOpcode::G_UDIV: 500e8d8bef9SDimitry Andric RTLIBCASE_INT(UDIV_I); 5010b57cec5SDimitry Andric case TargetOpcode::G_SREM: 502e8d8bef9SDimitry Andric RTLIBCASE_INT(SREM_I); 5030b57cec5SDimitry Andric case TargetOpcode::G_UREM: 504e8d8bef9SDimitry Andric RTLIBCASE_INT(UREM_I); 5050b57cec5SDimitry Andric case TargetOpcode::G_CTLZ_ZERO_UNDEF: 506e8d8bef9SDimitry Andric RTLIBCASE_INT(CTLZ_I); 5070b57cec5SDimitry Andric case TargetOpcode::G_FADD: 5085ffd83dbSDimitry Andric RTLIBCASE(ADD_F); 5090b57cec5SDimitry Andric case TargetOpcode::G_FSUB: 5105ffd83dbSDimitry Andric RTLIBCASE(SUB_F); 5110b57cec5SDimitry Andric case TargetOpcode::G_FMUL: 5125ffd83dbSDimitry Andric RTLIBCASE(MUL_F); 5130b57cec5SDimitry Andric case TargetOpcode::G_FDIV: 5145ffd83dbSDimitry Andric RTLIBCASE(DIV_F); 5150b57cec5SDimitry Andric case TargetOpcode::G_FEXP: 5165ffd83dbSDimitry Andric RTLIBCASE(EXP_F); 5170b57cec5SDimitry Andric case TargetOpcode::G_FEXP2: 5185ffd83dbSDimitry Andric RTLIBCASE(EXP2_F); 5190b57cec5SDimitry Andric case TargetOpcode::G_FREM: 5205ffd83dbSDimitry Andric RTLIBCASE(REM_F); 5210b57cec5SDimitry Andric case TargetOpcode::G_FPOW: 5225ffd83dbSDimitry Andric RTLIBCASE(POW_F); 5230b57cec5SDimitry Andric case TargetOpcode::G_FMA: 5245ffd83dbSDimitry Andric RTLIBCASE(FMA_F); 5250b57cec5SDimitry Andric case TargetOpcode::G_FSIN: 5265ffd83dbSDimitry Andric RTLIBCASE(SIN_F); 5270b57cec5SDimitry Andric case TargetOpcode::G_FCOS: 5285ffd83dbSDimitry Andric RTLIBCASE(COS_F); 5290b57cec5SDimitry Andric case TargetOpcode::G_FLOG10: 5305ffd83dbSDimitry Andric RTLIBCASE(LOG10_F); 5310b57cec5SDimitry Andric case TargetOpcode::G_FLOG: 5325ffd83dbSDimitry Andric RTLIBCASE(LOG_F); 5330b57cec5SDimitry Andric case TargetOpcode::G_FLOG2: 5345ffd83dbSDimitry Andric RTLIBCASE(LOG2_F); 5350b57cec5SDimitry Andric case TargetOpcode::G_FCEIL: 5365ffd83dbSDimitry Andric RTLIBCASE(CEIL_F); 5370b57cec5SDimitry Andric case TargetOpcode::G_FFLOOR: 5385ffd83dbSDimitry Andric RTLIBCASE(FLOOR_F); 5395ffd83dbSDimitry Andric case TargetOpcode::G_FMINNUM: 5405ffd83dbSDimitry Andric RTLIBCASE(FMIN_F); 5415ffd83dbSDimitry Andric case TargetOpcode::G_FMAXNUM: 5425ffd83dbSDimitry Andric RTLIBCASE(FMAX_F); 5435ffd83dbSDimitry Andric case TargetOpcode::G_FSQRT: 5445ffd83dbSDimitry Andric RTLIBCASE(SQRT_F); 5455ffd83dbSDimitry Andric case TargetOpcode::G_FRINT: 5465ffd83dbSDimitry Andric RTLIBCASE(RINT_F); 5475ffd83dbSDimitry Andric case TargetOpcode::G_FNEARBYINT: 5485ffd83dbSDimitry Andric RTLIBCASE(NEARBYINT_F); 549e8d8bef9SDimitry Andric case TargetOpcode::G_INTRINSIC_ROUNDEVEN: 550e8d8bef9SDimitry Andric RTLIBCASE(ROUNDEVEN_F); 5510b57cec5SDimitry Andric } 5520b57cec5SDimitry Andric llvm_unreachable("Unknown libcall function"); 5530b57cec5SDimitry Andric } 5540b57cec5SDimitry Andric 5558bcb0991SDimitry Andric /// True if an instruction is in tail position in its caller. Intended for 5568bcb0991SDimitry Andric /// legalizing libcalls as tail calls when possible. 557fe6060f1SDimitry Andric static bool isLibCallInTailPosition(MachineInstr &MI, 558fe6060f1SDimitry Andric const TargetInstrInfo &TII, 559fe6060f1SDimitry Andric MachineRegisterInfo &MRI) { 5605ffd83dbSDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 5615ffd83dbSDimitry Andric const Function &F = MBB.getParent()->getFunction(); 5628bcb0991SDimitry Andric 5638bcb0991SDimitry Andric // Conservatively require the attributes of the call to match those of 5648bcb0991SDimitry Andric // the return. Ignore NoAlias and NonNull because they don't affect the 5658bcb0991SDimitry Andric // call sequence. 5668bcb0991SDimitry Andric AttributeList CallerAttrs = F.getAttributes(); 567*04eeddc0SDimitry Andric if (AttrBuilder(F.getContext(), CallerAttrs.getRetAttrs()) 5688bcb0991SDimitry Andric .removeAttribute(Attribute::NoAlias) 5698bcb0991SDimitry Andric .removeAttribute(Attribute::NonNull) 5708bcb0991SDimitry Andric .hasAttributes()) 5718bcb0991SDimitry Andric return false; 5728bcb0991SDimitry Andric 5738bcb0991SDimitry Andric // It's not safe to eliminate the sign / zero extension of the return value. 574349cc55cSDimitry Andric if (CallerAttrs.hasRetAttr(Attribute::ZExt) || 575349cc55cSDimitry Andric CallerAttrs.hasRetAttr(Attribute::SExt)) 5768bcb0991SDimitry Andric return false; 5778bcb0991SDimitry Andric 578fe6060f1SDimitry Andric // Only tail call if the following instruction is a standard return or if we 579fe6060f1SDimitry Andric // have a `thisreturn` callee, and a sequence like: 580fe6060f1SDimitry Andric // 581fe6060f1SDimitry Andric // G_MEMCPY %0, %1, %2 582fe6060f1SDimitry Andric // $x0 = COPY %0 583fe6060f1SDimitry Andric // RET_ReallyLR implicit $x0 5845ffd83dbSDimitry Andric auto Next = next_nodbg(MI.getIterator(), MBB.instr_end()); 585fe6060f1SDimitry Andric if (Next != MBB.instr_end() && Next->isCopy()) { 586fe6060f1SDimitry Andric switch (MI.getOpcode()) { 587fe6060f1SDimitry Andric default: 588fe6060f1SDimitry Andric llvm_unreachable("unsupported opcode"); 589fe6060f1SDimitry Andric case TargetOpcode::G_BZERO: 590fe6060f1SDimitry Andric return false; 591fe6060f1SDimitry Andric case TargetOpcode::G_MEMCPY: 592fe6060f1SDimitry Andric case TargetOpcode::G_MEMMOVE: 593fe6060f1SDimitry Andric case TargetOpcode::G_MEMSET: 594fe6060f1SDimitry Andric break; 595fe6060f1SDimitry Andric } 596fe6060f1SDimitry Andric 597fe6060f1SDimitry Andric Register VReg = MI.getOperand(0).getReg(); 598fe6060f1SDimitry Andric if (!VReg.isVirtual() || VReg != Next->getOperand(1).getReg()) 599fe6060f1SDimitry Andric return false; 600fe6060f1SDimitry Andric 601fe6060f1SDimitry Andric Register PReg = Next->getOperand(0).getReg(); 602fe6060f1SDimitry Andric if (!PReg.isPhysical()) 603fe6060f1SDimitry Andric return false; 604fe6060f1SDimitry Andric 605fe6060f1SDimitry Andric auto Ret = next_nodbg(Next, MBB.instr_end()); 606fe6060f1SDimitry Andric if (Ret == MBB.instr_end() || !Ret->isReturn()) 607fe6060f1SDimitry Andric return false; 608fe6060f1SDimitry Andric 609fe6060f1SDimitry Andric if (Ret->getNumImplicitOperands() != 1) 610fe6060f1SDimitry Andric return false; 611fe6060f1SDimitry Andric 612fe6060f1SDimitry Andric if (PReg != Ret->getOperand(0).getReg()) 613fe6060f1SDimitry Andric return false; 614fe6060f1SDimitry Andric 615fe6060f1SDimitry Andric // Skip over the COPY that we just validated. 616fe6060f1SDimitry Andric Next = Ret; 617fe6060f1SDimitry Andric } 618fe6060f1SDimitry Andric 6195ffd83dbSDimitry Andric if (Next == MBB.instr_end() || TII.isTailCall(*Next) || !Next->isReturn()) 6208bcb0991SDimitry Andric return false; 6218bcb0991SDimitry Andric 6228bcb0991SDimitry Andric return true; 6238bcb0991SDimitry Andric } 6248bcb0991SDimitry Andric 6250b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 6265ffd83dbSDimitry Andric llvm::createLibcall(MachineIRBuilder &MIRBuilder, const char *Name, 6270b57cec5SDimitry Andric const CallLowering::ArgInfo &Result, 6285ffd83dbSDimitry Andric ArrayRef<CallLowering::ArgInfo> Args, 6295ffd83dbSDimitry Andric const CallingConv::ID CC) { 6300b57cec5SDimitry Andric auto &CLI = *MIRBuilder.getMF().getSubtarget().getCallLowering(); 6310b57cec5SDimitry Andric 6328bcb0991SDimitry Andric CallLowering::CallLoweringInfo Info; 6335ffd83dbSDimitry Andric Info.CallConv = CC; 6348bcb0991SDimitry Andric Info.Callee = MachineOperand::CreateES(Name); 6358bcb0991SDimitry Andric Info.OrigRet = Result; 6368bcb0991SDimitry Andric std::copy(Args.begin(), Args.end(), std::back_inserter(Info.OrigArgs)); 6378bcb0991SDimitry Andric if (!CLI.lowerCall(MIRBuilder, Info)) 6380b57cec5SDimitry Andric return LegalizerHelper::UnableToLegalize; 6390b57cec5SDimitry Andric 6400b57cec5SDimitry Andric return LegalizerHelper::Legalized; 6410b57cec5SDimitry Andric } 6420b57cec5SDimitry Andric 6435ffd83dbSDimitry Andric LegalizerHelper::LegalizeResult 6445ffd83dbSDimitry Andric llvm::createLibcall(MachineIRBuilder &MIRBuilder, RTLIB::Libcall Libcall, 6455ffd83dbSDimitry Andric const CallLowering::ArgInfo &Result, 6465ffd83dbSDimitry Andric ArrayRef<CallLowering::ArgInfo> Args) { 6475ffd83dbSDimitry Andric auto &TLI = *MIRBuilder.getMF().getSubtarget().getTargetLowering(); 6485ffd83dbSDimitry Andric const char *Name = TLI.getLibcallName(Libcall); 6495ffd83dbSDimitry Andric const CallingConv::ID CC = TLI.getLibcallCallingConv(Libcall); 6505ffd83dbSDimitry Andric return createLibcall(MIRBuilder, Name, Result, Args, CC); 6515ffd83dbSDimitry Andric } 6525ffd83dbSDimitry Andric 6530b57cec5SDimitry Andric // Useful for libcalls where all operands have the same type. 6540b57cec5SDimitry Andric static LegalizerHelper::LegalizeResult 6550b57cec5SDimitry Andric simpleLibcall(MachineInstr &MI, MachineIRBuilder &MIRBuilder, unsigned Size, 6560b57cec5SDimitry Andric Type *OpType) { 6570b57cec5SDimitry Andric auto Libcall = getRTLibDesc(MI.getOpcode(), Size); 6580b57cec5SDimitry Andric 659fe6060f1SDimitry Andric // FIXME: What does the original arg index mean here? 6600b57cec5SDimitry Andric SmallVector<CallLowering::ArgInfo, 3> Args; 6614824e7fdSDimitry Andric for (const MachineOperand &MO : llvm::drop_begin(MI.operands())) 6624824e7fdSDimitry Andric Args.push_back({MO.getReg(), OpType, 0}); 663fe6060f1SDimitry Andric return createLibcall(MIRBuilder, Libcall, 664fe6060f1SDimitry Andric {MI.getOperand(0).getReg(), OpType, 0}, Args); 6650b57cec5SDimitry Andric } 6660b57cec5SDimitry Andric 6678bcb0991SDimitry Andric LegalizerHelper::LegalizeResult 6688bcb0991SDimitry Andric llvm::createMemLibcall(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI, 669fe6060f1SDimitry Andric MachineInstr &MI, LostDebugLocObserver &LocObserver) { 6708bcb0991SDimitry Andric auto &Ctx = MIRBuilder.getMF().getFunction().getContext(); 6718bcb0991SDimitry Andric 6728bcb0991SDimitry Andric SmallVector<CallLowering::ArgInfo, 3> Args; 6738bcb0991SDimitry Andric // Add all the args, except for the last which is an imm denoting 'tail'. 674e8d8bef9SDimitry Andric for (unsigned i = 0; i < MI.getNumOperands() - 1; ++i) { 6758bcb0991SDimitry Andric Register Reg = MI.getOperand(i).getReg(); 6768bcb0991SDimitry Andric 6778bcb0991SDimitry Andric // Need derive an IR type for call lowering. 6788bcb0991SDimitry Andric LLT OpLLT = MRI.getType(Reg); 6798bcb0991SDimitry Andric Type *OpTy = nullptr; 6808bcb0991SDimitry Andric if (OpLLT.isPointer()) 6818bcb0991SDimitry Andric OpTy = Type::getInt8PtrTy(Ctx, OpLLT.getAddressSpace()); 6828bcb0991SDimitry Andric else 6838bcb0991SDimitry Andric OpTy = IntegerType::get(Ctx, OpLLT.getSizeInBits()); 684fe6060f1SDimitry Andric Args.push_back({Reg, OpTy, 0}); 6858bcb0991SDimitry Andric } 6868bcb0991SDimitry Andric 6878bcb0991SDimitry Andric auto &CLI = *MIRBuilder.getMF().getSubtarget().getCallLowering(); 6888bcb0991SDimitry Andric auto &TLI = *MIRBuilder.getMF().getSubtarget().getTargetLowering(); 6898bcb0991SDimitry Andric RTLIB::Libcall RTLibcall; 690fe6060f1SDimitry Andric unsigned Opc = MI.getOpcode(); 691fe6060f1SDimitry Andric switch (Opc) { 692fe6060f1SDimitry Andric case TargetOpcode::G_BZERO: 693fe6060f1SDimitry Andric RTLibcall = RTLIB::BZERO; 694fe6060f1SDimitry Andric break; 695e8d8bef9SDimitry Andric case TargetOpcode::G_MEMCPY: 6968bcb0991SDimitry Andric RTLibcall = RTLIB::MEMCPY; 697fe6060f1SDimitry Andric Args[0].Flags[0].setReturned(); 6988bcb0991SDimitry Andric break; 699e8d8bef9SDimitry Andric case TargetOpcode::G_MEMMOVE: 7008bcb0991SDimitry Andric RTLibcall = RTLIB::MEMMOVE; 701fe6060f1SDimitry Andric Args[0].Flags[0].setReturned(); 7028bcb0991SDimitry Andric break; 703e8d8bef9SDimitry Andric case TargetOpcode::G_MEMSET: 704e8d8bef9SDimitry Andric RTLibcall = RTLIB::MEMSET; 705fe6060f1SDimitry Andric Args[0].Flags[0].setReturned(); 706e8d8bef9SDimitry Andric break; 7078bcb0991SDimitry Andric default: 708fe6060f1SDimitry Andric llvm_unreachable("unsupported opcode"); 7098bcb0991SDimitry Andric } 7108bcb0991SDimitry Andric const char *Name = TLI.getLibcallName(RTLibcall); 7118bcb0991SDimitry Andric 712fe6060f1SDimitry Andric // Unsupported libcall on the target. 713fe6060f1SDimitry Andric if (!Name) { 714fe6060f1SDimitry Andric LLVM_DEBUG(dbgs() << ".. .. Could not find libcall name for " 715fe6060f1SDimitry Andric << MIRBuilder.getTII().getName(Opc) << "\n"); 716fe6060f1SDimitry Andric return LegalizerHelper::UnableToLegalize; 717fe6060f1SDimitry Andric } 718fe6060f1SDimitry Andric 7198bcb0991SDimitry Andric CallLowering::CallLoweringInfo Info; 7208bcb0991SDimitry Andric Info.CallConv = TLI.getLibcallCallingConv(RTLibcall); 7218bcb0991SDimitry Andric Info.Callee = MachineOperand::CreateES(Name); 722fe6060f1SDimitry Andric Info.OrigRet = CallLowering::ArgInfo({0}, Type::getVoidTy(Ctx), 0); 723e8d8bef9SDimitry Andric Info.IsTailCall = MI.getOperand(MI.getNumOperands() - 1).getImm() && 724fe6060f1SDimitry Andric isLibCallInTailPosition(MI, MIRBuilder.getTII(), MRI); 7258bcb0991SDimitry Andric 7268bcb0991SDimitry Andric std::copy(Args.begin(), Args.end(), std::back_inserter(Info.OrigArgs)); 7278bcb0991SDimitry Andric if (!CLI.lowerCall(MIRBuilder, Info)) 7288bcb0991SDimitry Andric return LegalizerHelper::UnableToLegalize; 7298bcb0991SDimitry Andric 7308bcb0991SDimitry Andric if (Info.LoweredTailCall) { 7318bcb0991SDimitry Andric assert(Info.IsTailCall && "Lowered tail call when it wasn't a tail call?"); 732fe6060f1SDimitry Andric 733fe6060f1SDimitry Andric // Check debug locations before removing the return. 734fe6060f1SDimitry Andric LocObserver.checkpoint(true); 735fe6060f1SDimitry Andric 7365ffd83dbSDimitry Andric // We must have a return following the call (or debug insts) to get past 7378bcb0991SDimitry Andric // isLibCallInTailPosition. 7385ffd83dbSDimitry Andric do { 7395ffd83dbSDimitry Andric MachineInstr *Next = MI.getNextNode(); 740fe6060f1SDimitry Andric assert(Next && 741fe6060f1SDimitry Andric (Next->isCopy() || Next->isReturn() || Next->isDebugInstr()) && 7425ffd83dbSDimitry Andric "Expected instr following MI to be return or debug inst?"); 7438bcb0991SDimitry Andric // We lowered a tail call, so the call is now the return from the block. 7448bcb0991SDimitry Andric // Delete the old return. 7455ffd83dbSDimitry Andric Next->eraseFromParent(); 7465ffd83dbSDimitry Andric } while (MI.getNextNode()); 747fe6060f1SDimitry Andric 748fe6060f1SDimitry Andric // We expect to lose the debug location from the return. 749fe6060f1SDimitry Andric LocObserver.checkpoint(false); 7508bcb0991SDimitry Andric } 7518bcb0991SDimitry Andric 7528bcb0991SDimitry Andric return LegalizerHelper::Legalized; 7538bcb0991SDimitry Andric } 7548bcb0991SDimitry Andric 7550b57cec5SDimitry Andric static RTLIB::Libcall getConvRTLibDesc(unsigned Opcode, Type *ToType, 7560b57cec5SDimitry Andric Type *FromType) { 7570b57cec5SDimitry Andric auto ToMVT = MVT::getVT(ToType); 7580b57cec5SDimitry Andric auto FromMVT = MVT::getVT(FromType); 7590b57cec5SDimitry Andric 7600b57cec5SDimitry Andric switch (Opcode) { 7610b57cec5SDimitry Andric case TargetOpcode::G_FPEXT: 7620b57cec5SDimitry Andric return RTLIB::getFPEXT(FromMVT, ToMVT); 7630b57cec5SDimitry Andric case TargetOpcode::G_FPTRUNC: 7640b57cec5SDimitry Andric return RTLIB::getFPROUND(FromMVT, ToMVT); 7650b57cec5SDimitry Andric case TargetOpcode::G_FPTOSI: 7660b57cec5SDimitry Andric return RTLIB::getFPTOSINT(FromMVT, ToMVT); 7670b57cec5SDimitry Andric case TargetOpcode::G_FPTOUI: 7680b57cec5SDimitry Andric return RTLIB::getFPTOUINT(FromMVT, ToMVT); 7690b57cec5SDimitry Andric case TargetOpcode::G_SITOFP: 7700b57cec5SDimitry Andric return RTLIB::getSINTTOFP(FromMVT, ToMVT); 7710b57cec5SDimitry Andric case TargetOpcode::G_UITOFP: 7720b57cec5SDimitry Andric return RTLIB::getUINTTOFP(FromMVT, ToMVT); 7730b57cec5SDimitry Andric } 7740b57cec5SDimitry Andric llvm_unreachable("Unsupported libcall function"); 7750b57cec5SDimitry Andric } 7760b57cec5SDimitry Andric 7770b57cec5SDimitry Andric static LegalizerHelper::LegalizeResult 7780b57cec5SDimitry Andric conversionLibcall(MachineInstr &MI, MachineIRBuilder &MIRBuilder, Type *ToType, 7790b57cec5SDimitry Andric Type *FromType) { 7800b57cec5SDimitry Andric RTLIB::Libcall Libcall = getConvRTLibDesc(MI.getOpcode(), ToType, FromType); 781fe6060f1SDimitry Andric return createLibcall(MIRBuilder, Libcall, 782fe6060f1SDimitry Andric {MI.getOperand(0).getReg(), ToType, 0}, 783fe6060f1SDimitry Andric {{MI.getOperand(1).getReg(), FromType, 0}}); 7840b57cec5SDimitry Andric } 7850b57cec5SDimitry Andric 7860b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 787fe6060f1SDimitry Andric LegalizerHelper::libcall(MachineInstr &MI, LostDebugLocObserver &LocObserver) { 7880b57cec5SDimitry Andric LLT LLTy = MRI.getType(MI.getOperand(0).getReg()); 7890b57cec5SDimitry Andric unsigned Size = LLTy.getSizeInBits(); 7900b57cec5SDimitry Andric auto &Ctx = MIRBuilder.getMF().getFunction().getContext(); 7910b57cec5SDimitry Andric 7920b57cec5SDimitry Andric switch (MI.getOpcode()) { 7930b57cec5SDimitry Andric default: 7940b57cec5SDimitry Andric return UnableToLegalize; 7950b57cec5SDimitry Andric case TargetOpcode::G_SDIV: 7960b57cec5SDimitry Andric case TargetOpcode::G_UDIV: 7970b57cec5SDimitry Andric case TargetOpcode::G_SREM: 7980b57cec5SDimitry Andric case TargetOpcode::G_UREM: 7990b57cec5SDimitry Andric case TargetOpcode::G_CTLZ_ZERO_UNDEF: { 8000b57cec5SDimitry Andric Type *HLTy = IntegerType::get(Ctx, Size); 8010b57cec5SDimitry Andric auto Status = simpleLibcall(MI, MIRBuilder, Size, HLTy); 8020b57cec5SDimitry Andric if (Status != Legalized) 8030b57cec5SDimitry Andric return Status; 8040b57cec5SDimitry Andric break; 8050b57cec5SDimitry Andric } 8060b57cec5SDimitry Andric case TargetOpcode::G_FADD: 8070b57cec5SDimitry Andric case TargetOpcode::G_FSUB: 8080b57cec5SDimitry Andric case TargetOpcode::G_FMUL: 8090b57cec5SDimitry Andric case TargetOpcode::G_FDIV: 8100b57cec5SDimitry Andric case TargetOpcode::G_FMA: 8110b57cec5SDimitry Andric case TargetOpcode::G_FPOW: 8120b57cec5SDimitry Andric case TargetOpcode::G_FREM: 8130b57cec5SDimitry Andric case TargetOpcode::G_FCOS: 8140b57cec5SDimitry Andric case TargetOpcode::G_FSIN: 8150b57cec5SDimitry Andric case TargetOpcode::G_FLOG10: 8160b57cec5SDimitry Andric case TargetOpcode::G_FLOG: 8170b57cec5SDimitry Andric case TargetOpcode::G_FLOG2: 8180b57cec5SDimitry Andric case TargetOpcode::G_FEXP: 8190b57cec5SDimitry Andric case TargetOpcode::G_FEXP2: 8200b57cec5SDimitry Andric case TargetOpcode::G_FCEIL: 8215ffd83dbSDimitry Andric case TargetOpcode::G_FFLOOR: 8225ffd83dbSDimitry Andric case TargetOpcode::G_FMINNUM: 8235ffd83dbSDimitry Andric case TargetOpcode::G_FMAXNUM: 8245ffd83dbSDimitry Andric case TargetOpcode::G_FSQRT: 8255ffd83dbSDimitry Andric case TargetOpcode::G_FRINT: 826e8d8bef9SDimitry Andric case TargetOpcode::G_FNEARBYINT: 827e8d8bef9SDimitry Andric case TargetOpcode::G_INTRINSIC_ROUNDEVEN: { 8285ffd83dbSDimitry Andric Type *HLTy = getFloatTypeForLLT(Ctx, LLTy); 829e8d8bef9SDimitry Andric if (!HLTy || (Size != 32 && Size != 64 && Size != 80 && Size != 128)) { 830e8d8bef9SDimitry Andric LLVM_DEBUG(dbgs() << "No libcall available for type " << LLTy << ".\n"); 8310b57cec5SDimitry Andric return UnableToLegalize; 8320b57cec5SDimitry Andric } 8330b57cec5SDimitry Andric auto Status = simpleLibcall(MI, MIRBuilder, Size, HLTy); 8340b57cec5SDimitry Andric if (Status != Legalized) 8350b57cec5SDimitry Andric return Status; 8360b57cec5SDimitry Andric break; 8370b57cec5SDimitry Andric } 8385ffd83dbSDimitry Andric case TargetOpcode::G_FPEXT: 8390b57cec5SDimitry Andric case TargetOpcode::G_FPTRUNC: { 8405ffd83dbSDimitry Andric Type *FromTy = getFloatTypeForLLT(Ctx, MRI.getType(MI.getOperand(1).getReg())); 8415ffd83dbSDimitry Andric Type *ToTy = getFloatTypeForLLT(Ctx, MRI.getType(MI.getOperand(0).getReg())); 8425ffd83dbSDimitry Andric if (!FromTy || !ToTy) 8430b57cec5SDimitry Andric return UnableToLegalize; 8445ffd83dbSDimitry Andric LegalizeResult Status = conversionLibcall(MI, MIRBuilder, ToTy, FromTy ); 8450b57cec5SDimitry Andric if (Status != Legalized) 8460b57cec5SDimitry Andric return Status; 8470b57cec5SDimitry Andric break; 8480b57cec5SDimitry Andric } 8490b57cec5SDimitry Andric case TargetOpcode::G_FPTOSI: 8500b57cec5SDimitry Andric case TargetOpcode::G_FPTOUI: { 8510b57cec5SDimitry Andric // FIXME: Support other types 8520b57cec5SDimitry Andric unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits(); 8530b57cec5SDimitry Andric unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(); 8540b57cec5SDimitry Andric if ((ToSize != 32 && ToSize != 64) || (FromSize != 32 && FromSize != 64)) 8550b57cec5SDimitry Andric return UnableToLegalize; 8560b57cec5SDimitry Andric LegalizeResult Status = conversionLibcall( 8570b57cec5SDimitry Andric MI, MIRBuilder, 8580b57cec5SDimitry Andric ToSize == 32 ? Type::getInt32Ty(Ctx) : Type::getInt64Ty(Ctx), 8590b57cec5SDimitry Andric FromSize == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx)); 8600b57cec5SDimitry Andric if (Status != Legalized) 8610b57cec5SDimitry Andric return Status; 8620b57cec5SDimitry Andric break; 8630b57cec5SDimitry Andric } 8640b57cec5SDimitry Andric case TargetOpcode::G_SITOFP: 8650b57cec5SDimitry Andric case TargetOpcode::G_UITOFP: { 8660b57cec5SDimitry Andric // FIXME: Support other types 8670b57cec5SDimitry Andric unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits(); 8680b57cec5SDimitry Andric unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(); 8690b57cec5SDimitry Andric if ((FromSize != 32 && FromSize != 64) || (ToSize != 32 && ToSize != 64)) 8700b57cec5SDimitry Andric return UnableToLegalize; 8710b57cec5SDimitry Andric LegalizeResult Status = conversionLibcall( 8720b57cec5SDimitry Andric MI, MIRBuilder, 8730b57cec5SDimitry Andric ToSize == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx), 8740b57cec5SDimitry Andric FromSize == 32 ? Type::getInt32Ty(Ctx) : Type::getInt64Ty(Ctx)); 8750b57cec5SDimitry Andric if (Status != Legalized) 8760b57cec5SDimitry Andric return Status; 8770b57cec5SDimitry Andric break; 8780b57cec5SDimitry Andric } 879fe6060f1SDimitry Andric case TargetOpcode::G_BZERO: 880e8d8bef9SDimitry Andric case TargetOpcode::G_MEMCPY: 881e8d8bef9SDimitry Andric case TargetOpcode::G_MEMMOVE: 882e8d8bef9SDimitry Andric case TargetOpcode::G_MEMSET: { 883fe6060f1SDimitry Andric LegalizeResult Result = 884fe6060f1SDimitry Andric createMemLibcall(MIRBuilder, *MIRBuilder.getMRI(), MI, LocObserver); 885fe6060f1SDimitry Andric if (Result != Legalized) 886fe6060f1SDimitry Andric return Result; 887e8d8bef9SDimitry Andric MI.eraseFromParent(); 888e8d8bef9SDimitry Andric return Result; 889e8d8bef9SDimitry Andric } 8900b57cec5SDimitry Andric } 8910b57cec5SDimitry Andric 8920b57cec5SDimitry Andric MI.eraseFromParent(); 8930b57cec5SDimitry Andric return Legalized; 8940b57cec5SDimitry Andric } 8950b57cec5SDimitry Andric 8960b57cec5SDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::narrowScalar(MachineInstr &MI, 8970b57cec5SDimitry Andric unsigned TypeIdx, 8980b57cec5SDimitry Andric LLT NarrowTy) { 8990b57cec5SDimitry Andric uint64_t SizeOp0 = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(); 9000b57cec5SDimitry Andric uint64_t NarrowSize = NarrowTy.getSizeInBits(); 9010b57cec5SDimitry Andric 9020b57cec5SDimitry Andric switch (MI.getOpcode()) { 9030b57cec5SDimitry Andric default: 9040b57cec5SDimitry Andric return UnableToLegalize; 9050b57cec5SDimitry Andric case TargetOpcode::G_IMPLICIT_DEF: { 9065ffd83dbSDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 9075ffd83dbSDimitry Andric LLT DstTy = MRI.getType(DstReg); 9085ffd83dbSDimitry Andric 9095ffd83dbSDimitry Andric // If SizeOp0 is not an exact multiple of NarrowSize, emit 9105ffd83dbSDimitry Andric // G_ANYEXT(G_IMPLICIT_DEF). Cast result to vector if needed. 9115ffd83dbSDimitry Andric // FIXME: Although this would also be legal for the general case, it causes 9125ffd83dbSDimitry Andric // a lot of regressions in the emitted code (superfluous COPYs, artifact 9135ffd83dbSDimitry Andric // combines not being hit). This seems to be a problem related to the 9145ffd83dbSDimitry Andric // artifact combiner. 9155ffd83dbSDimitry Andric if (SizeOp0 % NarrowSize != 0) { 9165ffd83dbSDimitry Andric LLT ImplicitTy = NarrowTy; 9175ffd83dbSDimitry Andric if (DstTy.isVector()) 918fe6060f1SDimitry Andric ImplicitTy = LLT::vector(DstTy.getElementCount(), ImplicitTy); 9195ffd83dbSDimitry Andric 9205ffd83dbSDimitry Andric Register ImplicitReg = MIRBuilder.buildUndef(ImplicitTy).getReg(0); 9215ffd83dbSDimitry Andric MIRBuilder.buildAnyExt(DstReg, ImplicitReg); 9225ffd83dbSDimitry Andric 9235ffd83dbSDimitry Andric MI.eraseFromParent(); 9245ffd83dbSDimitry Andric return Legalized; 9255ffd83dbSDimitry Andric } 9265ffd83dbSDimitry Andric 9270b57cec5SDimitry Andric int NumParts = SizeOp0 / NarrowSize; 9280b57cec5SDimitry Andric 9290b57cec5SDimitry Andric SmallVector<Register, 2> DstRegs; 9300b57cec5SDimitry Andric for (int i = 0; i < NumParts; ++i) 9315ffd83dbSDimitry Andric DstRegs.push_back(MIRBuilder.buildUndef(NarrowTy).getReg(0)); 9320b57cec5SDimitry Andric 9335ffd83dbSDimitry Andric if (DstTy.isVector()) 9340b57cec5SDimitry Andric MIRBuilder.buildBuildVector(DstReg, DstRegs); 9350b57cec5SDimitry Andric else 9360b57cec5SDimitry Andric MIRBuilder.buildMerge(DstReg, DstRegs); 9370b57cec5SDimitry Andric MI.eraseFromParent(); 9380b57cec5SDimitry Andric return Legalized; 9390b57cec5SDimitry Andric } 9400b57cec5SDimitry Andric case TargetOpcode::G_CONSTANT: { 9410b57cec5SDimitry Andric LLT Ty = MRI.getType(MI.getOperand(0).getReg()); 9420b57cec5SDimitry Andric const APInt &Val = MI.getOperand(1).getCImm()->getValue(); 9430b57cec5SDimitry Andric unsigned TotalSize = Ty.getSizeInBits(); 9440b57cec5SDimitry Andric unsigned NarrowSize = NarrowTy.getSizeInBits(); 9450b57cec5SDimitry Andric int NumParts = TotalSize / NarrowSize; 9460b57cec5SDimitry Andric 9470b57cec5SDimitry Andric SmallVector<Register, 4> PartRegs; 9480b57cec5SDimitry Andric for (int I = 0; I != NumParts; ++I) { 9490b57cec5SDimitry Andric unsigned Offset = I * NarrowSize; 9500b57cec5SDimitry Andric auto K = MIRBuilder.buildConstant(NarrowTy, 9510b57cec5SDimitry Andric Val.lshr(Offset).trunc(NarrowSize)); 9520b57cec5SDimitry Andric PartRegs.push_back(K.getReg(0)); 9530b57cec5SDimitry Andric } 9540b57cec5SDimitry Andric 9550b57cec5SDimitry Andric LLT LeftoverTy; 9560b57cec5SDimitry Andric unsigned LeftoverBits = TotalSize - NumParts * NarrowSize; 9570b57cec5SDimitry Andric SmallVector<Register, 1> LeftoverRegs; 9580b57cec5SDimitry Andric if (LeftoverBits != 0) { 9590b57cec5SDimitry Andric LeftoverTy = LLT::scalar(LeftoverBits); 9600b57cec5SDimitry Andric auto K = MIRBuilder.buildConstant( 9610b57cec5SDimitry Andric LeftoverTy, 9620b57cec5SDimitry Andric Val.lshr(NumParts * NarrowSize).trunc(LeftoverBits)); 9630b57cec5SDimitry Andric LeftoverRegs.push_back(K.getReg(0)); 9640b57cec5SDimitry Andric } 9650b57cec5SDimitry Andric 9660b57cec5SDimitry Andric insertParts(MI.getOperand(0).getReg(), 9670b57cec5SDimitry Andric Ty, NarrowTy, PartRegs, LeftoverTy, LeftoverRegs); 9680b57cec5SDimitry Andric 9690b57cec5SDimitry Andric MI.eraseFromParent(); 9700b57cec5SDimitry Andric return Legalized; 9710b57cec5SDimitry Andric } 9725ffd83dbSDimitry Andric case TargetOpcode::G_SEXT: 9735ffd83dbSDimitry Andric case TargetOpcode::G_ZEXT: 9745ffd83dbSDimitry Andric case TargetOpcode::G_ANYEXT: 9755ffd83dbSDimitry Andric return narrowScalarExt(MI, TypeIdx, NarrowTy); 9768bcb0991SDimitry Andric case TargetOpcode::G_TRUNC: { 9778bcb0991SDimitry Andric if (TypeIdx != 1) 9788bcb0991SDimitry Andric return UnableToLegalize; 9798bcb0991SDimitry Andric 9808bcb0991SDimitry Andric uint64_t SizeOp1 = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits(); 9818bcb0991SDimitry Andric if (NarrowTy.getSizeInBits() * 2 != SizeOp1) { 9828bcb0991SDimitry Andric LLVM_DEBUG(dbgs() << "Can't narrow trunc to type " << NarrowTy << "\n"); 9838bcb0991SDimitry Andric return UnableToLegalize; 9848bcb0991SDimitry Andric } 9858bcb0991SDimitry Andric 9865ffd83dbSDimitry Andric auto Unmerge = MIRBuilder.buildUnmerge(NarrowTy, MI.getOperand(1)); 9875ffd83dbSDimitry Andric MIRBuilder.buildCopy(MI.getOperand(0), Unmerge.getReg(0)); 9888bcb0991SDimitry Andric MI.eraseFromParent(); 9898bcb0991SDimitry Andric return Legalized; 9908bcb0991SDimitry Andric } 9918bcb0991SDimitry Andric 9920eae32dcSDimitry Andric case TargetOpcode::G_FREEZE: { 9930eae32dcSDimitry Andric if (TypeIdx != 0) 9940eae32dcSDimitry Andric return UnableToLegalize; 9950eae32dcSDimitry Andric 9960eae32dcSDimitry Andric LLT Ty = MRI.getType(MI.getOperand(0).getReg()); 9970eae32dcSDimitry Andric // Should widen scalar first 9980eae32dcSDimitry Andric if (Ty.getSizeInBits() % NarrowTy.getSizeInBits() != 0) 9990eae32dcSDimitry Andric return UnableToLegalize; 10000eae32dcSDimitry Andric 10010eae32dcSDimitry Andric auto Unmerge = MIRBuilder.buildUnmerge(NarrowTy, MI.getOperand(1).getReg()); 10020eae32dcSDimitry Andric SmallVector<Register, 8> Parts; 10030eae32dcSDimitry Andric for (unsigned i = 0; i < Unmerge->getNumDefs(); ++i) { 10040eae32dcSDimitry Andric Parts.push_back( 10050eae32dcSDimitry Andric MIRBuilder.buildFreeze(NarrowTy, Unmerge.getReg(i)).getReg(0)); 10060eae32dcSDimitry Andric } 10070eae32dcSDimitry Andric 10080eae32dcSDimitry Andric MIRBuilder.buildMerge(MI.getOperand(0).getReg(), Parts); 10090eae32dcSDimitry Andric MI.eraseFromParent(); 10100eae32dcSDimitry Andric return Legalized; 10110eae32dcSDimitry Andric } 1012fe6060f1SDimitry Andric case TargetOpcode::G_ADD: 1013fe6060f1SDimitry Andric case TargetOpcode::G_SUB: 1014fe6060f1SDimitry Andric case TargetOpcode::G_SADDO: 1015fe6060f1SDimitry Andric case TargetOpcode::G_SSUBO: 1016fe6060f1SDimitry Andric case TargetOpcode::G_SADDE: 1017fe6060f1SDimitry Andric case TargetOpcode::G_SSUBE: 1018fe6060f1SDimitry Andric case TargetOpcode::G_UADDO: 1019fe6060f1SDimitry Andric case TargetOpcode::G_USUBO: 1020fe6060f1SDimitry Andric case TargetOpcode::G_UADDE: 1021fe6060f1SDimitry Andric case TargetOpcode::G_USUBE: 1022fe6060f1SDimitry Andric return narrowScalarAddSub(MI, TypeIdx, NarrowTy); 10230b57cec5SDimitry Andric case TargetOpcode::G_MUL: 10240b57cec5SDimitry Andric case TargetOpcode::G_UMULH: 10250b57cec5SDimitry Andric return narrowScalarMul(MI, NarrowTy); 10260b57cec5SDimitry Andric case TargetOpcode::G_EXTRACT: 10270b57cec5SDimitry Andric return narrowScalarExtract(MI, TypeIdx, NarrowTy); 10280b57cec5SDimitry Andric case TargetOpcode::G_INSERT: 10290b57cec5SDimitry Andric return narrowScalarInsert(MI, TypeIdx, NarrowTy); 10300b57cec5SDimitry Andric case TargetOpcode::G_LOAD: { 1031fe6060f1SDimitry Andric auto &LoadMI = cast<GLoad>(MI); 1032fe6060f1SDimitry Andric Register DstReg = LoadMI.getDstReg(); 10330b57cec5SDimitry Andric LLT DstTy = MRI.getType(DstReg); 10340b57cec5SDimitry Andric if (DstTy.isVector()) 10350b57cec5SDimitry Andric return UnableToLegalize; 10360b57cec5SDimitry Andric 1037fe6060f1SDimitry Andric if (8 * LoadMI.getMemSize() != DstTy.getSizeInBits()) { 10380b57cec5SDimitry Andric Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy); 1039fe6060f1SDimitry Andric MIRBuilder.buildLoad(TmpReg, LoadMI.getPointerReg(), LoadMI.getMMO()); 10400b57cec5SDimitry Andric MIRBuilder.buildAnyExt(DstReg, TmpReg); 1041fe6060f1SDimitry Andric LoadMI.eraseFromParent(); 10420b57cec5SDimitry Andric return Legalized; 10430b57cec5SDimitry Andric } 10440b57cec5SDimitry Andric 1045fe6060f1SDimitry Andric return reduceLoadStoreWidth(LoadMI, TypeIdx, NarrowTy); 10460b57cec5SDimitry Andric } 10470b57cec5SDimitry Andric case TargetOpcode::G_ZEXTLOAD: 10480b57cec5SDimitry Andric case TargetOpcode::G_SEXTLOAD: { 1049fe6060f1SDimitry Andric auto &LoadMI = cast<GExtLoad>(MI); 1050fe6060f1SDimitry Andric Register DstReg = LoadMI.getDstReg(); 1051fe6060f1SDimitry Andric Register PtrReg = LoadMI.getPointerReg(); 10520b57cec5SDimitry Andric 10530b57cec5SDimitry Andric Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy); 1054fe6060f1SDimitry Andric auto &MMO = LoadMI.getMMO(); 1055e8d8bef9SDimitry Andric unsigned MemSize = MMO.getSizeInBits(); 1056e8d8bef9SDimitry Andric 1057e8d8bef9SDimitry Andric if (MemSize == NarrowSize) { 10580b57cec5SDimitry Andric MIRBuilder.buildLoad(TmpReg, PtrReg, MMO); 1059e8d8bef9SDimitry Andric } else if (MemSize < NarrowSize) { 1060fe6060f1SDimitry Andric MIRBuilder.buildLoadInstr(LoadMI.getOpcode(), TmpReg, PtrReg, MMO); 1061e8d8bef9SDimitry Andric } else if (MemSize > NarrowSize) { 1062e8d8bef9SDimitry Andric // FIXME: Need to split the load. 1063e8d8bef9SDimitry Andric return UnableToLegalize; 10640b57cec5SDimitry Andric } 10650b57cec5SDimitry Andric 1066fe6060f1SDimitry Andric if (isa<GZExtLoad>(LoadMI)) 10670b57cec5SDimitry Andric MIRBuilder.buildZExt(DstReg, TmpReg); 10680b57cec5SDimitry Andric else 10690b57cec5SDimitry Andric MIRBuilder.buildSExt(DstReg, TmpReg); 10700b57cec5SDimitry Andric 1071fe6060f1SDimitry Andric LoadMI.eraseFromParent(); 10720b57cec5SDimitry Andric return Legalized; 10730b57cec5SDimitry Andric } 10740b57cec5SDimitry Andric case TargetOpcode::G_STORE: { 1075fe6060f1SDimitry Andric auto &StoreMI = cast<GStore>(MI); 10760b57cec5SDimitry Andric 1077fe6060f1SDimitry Andric Register SrcReg = StoreMI.getValueReg(); 10780b57cec5SDimitry Andric LLT SrcTy = MRI.getType(SrcReg); 10790b57cec5SDimitry Andric if (SrcTy.isVector()) 10800b57cec5SDimitry Andric return UnableToLegalize; 10810b57cec5SDimitry Andric 10820b57cec5SDimitry Andric int NumParts = SizeOp0 / NarrowSize; 10830b57cec5SDimitry Andric unsigned HandledSize = NumParts * NarrowTy.getSizeInBits(); 10840b57cec5SDimitry Andric unsigned LeftoverBits = SrcTy.getSizeInBits() - HandledSize; 10850b57cec5SDimitry Andric if (SrcTy.isVector() && LeftoverBits != 0) 10860b57cec5SDimitry Andric return UnableToLegalize; 10870b57cec5SDimitry Andric 1088fe6060f1SDimitry Andric if (8 * StoreMI.getMemSize() != SrcTy.getSizeInBits()) { 10890b57cec5SDimitry Andric Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy); 10900b57cec5SDimitry Andric MIRBuilder.buildTrunc(TmpReg, SrcReg); 1091fe6060f1SDimitry Andric MIRBuilder.buildStore(TmpReg, StoreMI.getPointerReg(), StoreMI.getMMO()); 1092fe6060f1SDimitry Andric StoreMI.eraseFromParent(); 10930b57cec5SDimitry Andric return Legalized; 10940b57cec5SDimitry Andric } 10950b57cec5SDimitry Andric 1096fe6060f1SDimitry Andric return reduceLoadStoreWidth(StoreMI, 0, NarrowTy); 10970b57cec5SDimitry Andric } 10980b57cec5SDimitry Andric case TargetOpcode::G_SELECT: 10990b57cec5SDimitry Andric return narrowScalarSelect(MI, TypeIdx, NarrowTy); 11000b57cec5SDimitry Andric case TargetOpcode::G_AND: 11010b57cec5SDimitry Andric case TargetOpcode::G_OR: 11020b57cec5SDimitry Andric case TargetOpcode::G_XOR: { 11030b57cec5SDimitry Andric // Legalize bitwise operation: 11040b57cec5SDimitry Andric // A = BinOp<Ty> B, C 11050b57cec5SDimitry Andric // into: 11060b57cec5SDimitry Andric // B1, ..., BN = G_UNMERGE_VALUES B 11070b57cec5SDimitry Andric // C1, ..., CN = G_UNMERGE_VALUES C 11080b57cec5SDimitry Andric // A1 = BinOp<Ty/N> B1, C2 11090b57cec5SDimitry Andric // ... 11100b57cec5SDimitry Andric // AN = BinOp<Ty/N> BN, CN 11110b57cec5SDimitry Andric // A = G_MERGE_VALUES A1, ..., AN 11120b57cec5SDimitry Andric return narrowScalarBasic(MI, TypeIdx, NarrowTy); 11130b57cec5SDimitry Andric } 11140b57cec5SDimitry Andric case TargetOpcode::G_SHL: 11150b57cec5SDimitry Andric case TargetOpcode::G_LSHR: 11160b57cec5SDimitry Andric case TargetOpcode::G_ASHR: 11170b57cec5SDimitry Andric return narrowScalarShift(MI, TypeIdx, NarrowTy); 11180b57cec5SDimitry Andric case TargetOpcode::G_CTLZ: 11190b57cec5SDimitry Andric case TargetOpcode::G_CTLZ_ZERO_UNDEF: 11200b57cec5SDimitry Andric case TargetOpcode::G_CTTZ: 11210b57cec5SDimitry Andric case TargetOpcode::G_CTTZ_ZERO_UNDEF: 11220b57cec5SDimitry Andric case TargetOpcode::G_CTPOP: 11235ffd83dbSDimitry Andric if (TypeIdx == 1) 11245ffd83dbSDimitry Andric switch (MI.getOpcode()) { 11255ffd83dbSDimitry Andric case TargetOpcode::G_CTLZ: 11265ffd83dbSDimitry Andric case TargetOpcode::G_CTLZ_ZERO_UNDEF: 11275ffd83dbSDimitry Andric return narrowScalarCTLZ(MI, TypeIdx, NarrowTy); 11285ffd83dbSDimitry Andric case TargetOpcode::G_CTTZ: 11295ffd83dbSDimitry Andric case TargetOpcode::G_CTTZ_ZERO_UNDEF: 11305ffd83dbSDimitry Andric return narrowScalarCTTZ(MI, TypeIdx, NarrowTy); 11315ffd83dbSDimitry Andric case TargetOpcode::G_CTPOP: 11325ffd83dbSDimitry Andric return narrowScalarCTPOP(MI, TypeIdx, NarrowTy); 11335ffd83dbSDimitry Andric default: 11345ffd83dbSDimitry Andric return UnableToLegalize; 11355ffd83dbSDimitry Andric } 11360b57cec5SDimitry Andric 11370b57cec5SDimitry Andric Observer.changingInstr(MI); 11380b57cec5SDimitry Andric narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_ZEXT); 11390b57cec5SDimitry Andric Observer.changedInstr(MI); 11400b57cec5SDimitry Andric return Legalized; 11410b57cec5SDimitry Andric case TargetOpcode::G_INTTOPTR: 11420b57cec5SDimitry Andric if (TypeIdx != 1) 11430b57cec5SDimitry Andric return UnableToLegalize; 11440b57cec5SDimitry Andric 11450b57cec5SDimitry Andric Observer.changingInstr(MI); 11460b57cec5SDimitry Andric narrowScalarSrc(MI, NarrowTy, 1); 11470b57cec5SDimitry Andric Observer.changedInstr(MI); 11480b57cec5SDimitry Andric return Legalized; 11490b57cec5SDimitry Andric case TargetOpcode::G_PTRTOINT: 11500b57cec5SDimitry Andric if (TypeIdx != 0) 11510b57cec5SDimitry Andric return UnableToLegalize; 11520b57cec5SDimitry Andric 11530b57cec5SDimitry Andric Observer.changingInstr(MI); 11540b57cec5SDimitry Andric narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_ZEXT); 11550b57cec5SDimitry Andric Observer.changedInstr(MI); 11560b57cec5SDimitry Andric return Legalized; 11570b57cec5SDimitry Andric case TargetOpcode::G_PHI: { 1158d409305fSDimitry Andric // FIXME: add support for when SizeOp0 isn't an exact multiple of 1159d409305fSDimitry Andric // NarrowSize. 1160d409305fSDimitry Andric if (SizeOp0 % NarrowSize != 0) 1161d409305fSDimitry Andric return UnableToLegalize; 1162d409305fSDimitry Andric 11630b57cec5SDimitry Andric unsigned NumParts = SizeOp0 / NarrowSize; 11645ffd83dbSDimitry Andric SmallVector<Register, 2> DstRegs(NumParts); 11655ffd83dbSDimitry Andric SmallVector<SmallVector<Register, 2>, 2> SrcRegs(MI.getNumOperands() / 2); 11660b57cec5SDimitry Andric Observer.changingInstr(MI); 11670b57cec5SDimitry Andric for (unsigned i = 1; i < MI.getNumOperands(); i += 2) { 11680b57cec5SDimitry Andric MachineBasicBlock &OpMBB = *MI.getOperand(i + 1).getMBB(); 11690b57cec5SDimitry Andric MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator()); 11700b57cec5SDimitry Andric extractParts(MI.getOperand(i).getReg(), NarrowTy, NumParts, 11710b57cec5SDimitry Andric SrcRegs[i / 2]); 11720b57cec5SDimitry Andric } 11730b57cec5SDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 11740b57cec5SDimitry Andric MIRBuilder.setInsertPt(MBB, MI); 11750b57cec5SDimitry Andric for (unsigned i = 0; i < NumParts; ++i) { 11760b57cec5SDimitry Andric DstRegs[i] = MRI.createGenericVirtualRegister(NarrowTy); 11770b57cec5SDimitry Andric MachineInstrBuilder MIB = 11780b57cec5SDimitry Andric MIRBuilder.buildInstr(TargetOpcode::G_PHI).addDef(DstRegs[i]); 11790b57cec5SDimitry Andric for (unsigned j = 1; j < MI.getNumOperands(); j += 2) 11800b57cec5SDimitry Andric MIB.addUse(SrcRegs[j / 2][i]).add(MI.getOperand(j + 1)); 11810b57cec5SDimitry Andric } 11828bcb0991SDimitry Andric MIRBuilder.setInsertPt(MBB, MBB.getFirstNonPHI()); 11835ffd83dbSDimitry Andric MIRBuilder.buildMerge(MI.getOperand(0), DstRegs); 11840b57cec5SDimitry Andric Observer.changedInstr(MI); 11850b57cec5SDimitry Andric MI.eraseFromParent(); 11860b57cec5SDimitry Andric return Legalized; 11870b57cec5SDimitry Andric } 11880b57cec5SDimitry Andric case TargetOpcode::G_EXTRACT_VECTOR_ELT: 11890b57cec5SDimitry Andric case TargetOpcode::G_INSERT_VECTOR_ELT: { 11900b57cec5SDimitry Andric if (TypeIdx != 2) 11910b57cec5SDimitry Andric return UnableToLegalize; 11920b57cec5SDimitry Andric 11930b57cec5SDimitry Andric int OpIdx = MI.getOpcode() == TargetOpcode::G_EXTRACT_VECTOR_ELT ? 2 : 3; 11940b57cec5SDimitry Andric Observer.changingInstr(MI); 11950b57cec5SDimitry Andric narrowScalarSrc(MI, NarrowTy, OpIdx); 11960b57cec5SDimitry Andric Observer.changedInstr(MI); 11970b57cec5SDimitry Andric return Legalized; 11980b57cec5SDimitry Andric } 11990b57cec5SDimitry Andric case TargetOpcode::G_ICMP: { 1200fe6060f1SDimitry Andric Register LHS = MI.getOperand(2).getReg(); 1201fe6060f1SDimitry Andric LLT SrcTy = MRI.getType(LHS); 1202fe6060f1SDimitry Andric uint64_t SrcSize = SrcTy.getSizeInBits(); 12030b57cec5SDimitry Andric CmpInst::Predicate Pred = 12040b57cec5SDimitry Andric static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate()); 12050b57cec5SDimitry Andric 1206fe6060f1SDimitry Andric // TODO: Handle the non-equality case for weird sizes. 1207fe6060f1SDimitry Andric if (NarrowSize * 2 != SrcSize && !ICmpInst::isEquality(Pred)) 1208fe6060f1SDimitry Andric return UnableToLegalize; 1209fe6060f1SDimitry Andric 1210fe6060f1SDimitry Andric LLT LeftoverTy; // Example: s88 -> s64 (NarrowTy) + s24 (leftover) 1211fe6060f1SDimitry Andric SmallVector<Register, 4> LHSPartRegs, LHSLeftoverRegs; 1212fe6060f1SDimitry Andric if (!extractParts(LHS, SrcTy, NarrowTy, LeftoverTy, LHSPartRegs, 1213fe6060f1SDimitry Andric LHSLeftoverRegs)) 1214fe6060f1SDimitry Andric return UnableToLegalize; 1215fe6060f1SDimitry Andric 1216fe6060f1SDimitry Andric LLT Unused; // Matches LeftoverTy; G_ICMP LHS and RHS are the same type. 1217fe6060f1SDimitry Andric SmallVector<Register, 4> RHSPartRegs, RHSLeftoverRegs; 1218fe6060f1SDimitry Andric if (!extractParts(MI.getOperand(3).getReg(), SrcTy, NarrowTy, Unused, 1219fe6060f1SDimitry Andric RHSPartRegs, RHSLeftoverRegs)) 1220fe6060f1SDimitry Andric return UnableToLegalize; 1221fe6060f1SDimitry Andric 1222fe6060f1SDimitry Andric // We now have the LHS and RHS of the compare split into narrow-type 1223fe6060f1SDimitry Andric // registers, plus potentially some leftover type. 1224fe6060f1SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 1225fe6060f1SDimitry Andric LLT ResTy = MRI.getType(Dst); 1226fe6060f1SDimitry Andric if (ICmpInst::isEquality(Pred)) { 1227fe6060f1SDimitry Andric // For each part on the LHS and RHS, keep track of the result of XOR-ing 1228fe6060f1SDimitry Andric // them together. For each equal part, the result should be all 0s. For 1229fe6060f1SDimitry Andric // each non-equal part, we'll get at least one 1. 1230fe6060f1SDimitry Andric auto Zero = MIRBuilder.buildConstant(NarrowTy, 0); 1231fe6060f1SDimitry Andric SmallVector<Register, 4> Xors; 1232fe6060f1SDimitry Andric for (auto LHSAndRHS : zip(LHSPartRegs, RHSPartRegs)) { 1233fe6060f1SDimitry Andric auto LHS = std::get<0>(LHSAndRHS); 1234fe6060f1SDimitry Andric auto RHS = std::get<1>(LHSAndRHS); 1235fe6060f1SDimitry Andric auto Xor = MIRBuilder.buildXor(NarrowTy, LHS, RHS).getReg(0); 1236fe6060f1SDimitry Andric Xors.push_back(Xor); 1237fe6060f1SDimitry Andric } 1238fe6060f1SDimitry Andric 1239fe6060f1SDimitry Andric // Build a G_XOR for each leftover register. Each G_XOR must be widened 1240fe6060f1SDimitry Andric // to the desired narrow type so that we can OR them together later. 1241fe6060f1SDimitry Andric SmallVector<Register, 4> WidenedXors; 1242fe6060f1SDimitry Andric for (auto LHSAndRHS : zip(LHSLeftoverRegs, RHSLeftoverRegs)) { 1243fe6060f1SDimitry Andric auto LHS = std::get<0>(LHSAndRHS); 1244fe6060f1SDimitry Andric auto RHS = std::get<1>(LHSAndRHS); 1245fe6060f1SDimitry Andric auto Xor = MIRBuilder.buildXor(LeftoverTy, LHS, RHS).getReg(0); 1246fe6060f1SDimitry Andric LLT GCDTy = extractGCDType(WidenedXors, NarrowTy, LeftoverTy, Xor); 1247fe6060f1SDimitry Andric buildLCMMergePieces(LeftoverTy, NarrowTy, GCDTy, WidenedXors, 1248fe6060f1SDimitry Andric /* PadStrategy = */ TargetOpcode::G_ZEXT); 1249fe6060f1SDimitry Andric Xors.insert(Xors.end(), WidenedXors.begin(), WidenedXors.end()); 1250fe6060f1SDimitry Andric } 1251fe6060f1SDimitry Andric 1252fe6060f1SDimitry Andric // Now, for each part we broke up, we know if they are equal/not equal 1253fe6060f1SDimitry Andric // based off the G_XOR. We can OR these all together and compare against 1254fe6060f1SDimitry Andric // 0 to get the result. 1255fe6060f1SDimitry Andric assert(Xors.size() >= 2 && "Should have gotten at least two Xors?"); 1256fe6060f1SDimitry Andric auto Or = MIRBuilder.buildOr(NarrowTy, Xors[0], Xors[1]); 1257fe6060f1SDimitry Andric for (unsigned I = 2, E = Xors.size(); I < E; ++I) 1258fe6060f1SDimitry Andric Or = MIRBuilder.buildOr(NarrowTy, Or, Xors[I]); 1259fe6060f1SDimitry Andric MIRBuilder.buildICmp(Pred, Dst, Or, Zero); 12600b57cec5SDimitry Andric } else { 1261fe6060f1SDimitry Andric // TODO: Handle non-power-of-two types. 1262fe6060f1SDimitry Andric assert(LHSPartRegs.size() == 2 && "Expected exactly 2 LHS part regs?"); 1263fe6060f1SDimitry Andric assert(RHSPartRegs.size() == 2 && "Expected exactly 2 RHS part regs?"); 1264fe6060f1SDimitry Andric Register LHSL = LHSPartRegs[0]; 1265fe6060f1SDimitry Andric Register LHSH = LHSPartRegs[1]; 1266fe6060f1SDimitry Andric Register RHSL = RHSPartRegs[0]; 1267fe6060f1SDimitry Andric Register RHSH = RHSPartRegs[1]; 12688bcb0991SDimitry Andric MachineInstrBuilder CmpH = MIRBuilder.buildICmp(Pred, ResTy, LHSH, RHSH); 12690b57cec5SDimitry Andric MachineInstrBuilder CmpHEQ = 12708bcb0991SDimitry Andric MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, ResTy, LHSH, RHSH); 12710b57cec5SDimitry Andric MachineInstrBuilder CmpLU = MIRBuilder.buildICmp( 12728bcb0991SDimitry Andric ICmpInst::getUnsignedPredicate(Pred), ResTy, LHSL, RHSL); 1273fe6060f1SDimitry Andric MIRBuilder.buildSelect(Dst, CmpHEQ, CmpLU, CmpH); 12740b57cec5SDimitry Andric } 12750b57cec5SDimitry Andric MI.eraseFromParent(); 12760b57cec5SDimitry Andric return Legalized; 12770b57cec5SDimitry Andric } 12788bcb0991SDimitry Andric case TargetOpcode::G_SEXT_INREG: { 12798bcb0991SDimitry Andric if (TypeIdx != 0) 12808bcb0991SDimitry Andric return UnableToLegalize; 12818bcb0991SDimitry Andric 12828bcb0991SDimitry Andric int64_t SizeInBits = MI.getOperand(2).getImm(); 12838bcb0991SDimitry Andric 12848bcb0991SDimitry Andric // So long as the new type has more bits than the bits we're extending we 12858bcb0991SDimitry Andric // don't need to break it apart. 12868bcb0991SDimitry Andric if (NarrowTy.getScalarSizeInBits() >= SizeInBits) { 12878bcb0991SDimitry Andric Observer.changingInstr(MI); 12888bcb0991SDimitry Andric // We don't lose any non-extension bits by truncating the src and 12898bcb0991SDimitry Andric // sign-extending the dst. 12908bcb0991SDimitry Andric MachineOperand &MO1 = MI.getOperand(1); 12915ffd83dbSDimitry Andric auto TruncMIB = MIRBuilder.buildTrunc(NarrowTy, MO1); 12925ffd83dbSDimitry Andric MO1.setReg(TruncMIB.getReg(0)); 12938bcb0991SDimitry Andric 12948bcb0991SDimitry Andric MachineOperand &MO2 = MI.getOperand(0); 12958bcb0991SDimitry Andric Register DstExt = MRI.createGenericVirtualRegister(NarrowTy); 12968bcb0991SDimitry Andric MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 12975ffd83dbSDimitry Andric MIRBuilder.buildSExt(MO2, DstExt); 12988bcb0991SDimitry Andric MO2.setReg(DstExt); 12998bcb0991SDimitry Andric Observer.changedInstr(MI); 13008bcb0991SDimitry Andric return Legalized; 13018bcb0991SDimitry Andric } 13028bcb0991SDimitry Andric 13038bcb0991SDimitry Andric // Break it apart. Components below the extension point are unmodified. The 13048bcb0991SDimitry Andric // component containing the extension point becomes a narrower SEXT_INREG. 13058bcb0991SDimitry Andric // Components above it are ashr'd from the component containing the 13068bcb0991SDimitry Andric // extension point. 13078bcb0991SDimitry Andric if (SizeOp0 % NarrowSize != 0) 13088bcb0991SDimitry Andric return UnableToLegalize; 13098bcb0991SDimitry Andric int NumParts = SizeOp0 / NarrowSize; 13108bcb0991SDimitry Andric 13118bcb0991SDimitry Andric // List the registers where the destination will be scattered. 13128bcb0991SDimitry Andric SmallVector<Register, 2> DstRegs; 13138bcb0991SDimitry Andric // List the registers where the source will be split. 13148bcb0991SDimitry Andric SmallVector<Register, 2> SrcRegs; 13158bcb0991SDimitry Andric 13168bcb0991SDimitry Andric // Create all the temporary registers. 13178bcb0991SDimitry Andric for (int i = 0; i < NumParts; ++i) { 13188bcb0991SDimitry Andric Register SrcReg = MRI.createGenericVirtualRegister(NarrowTy); 13198bcb0991SDimitry Andric 13208bcb0991SDimitry Andric SrcRegs.push_back(SrcReg); 13218bcb0991SDimitry Andric } 13228bcb0991SDimitry Andric 13238bcb0991SDimitry Andric // Explode the big arguments into smaller chunks. 13245ffd83dbSDimitry Andric MIRBuilder.buildUnmerge(SrcRegs, MI.getOperand(1)); 13258bcb0991SDimitry Andric 13268bcb0991SDimitry Andric Register AshrCstReg = 13278bcb0991SDimitry Andric MIRBuilder.buildConstant(NarrowTy, NarrowTy.getScalarSizeInBits() - 1) 13285ffd83dbSDimitry Andric .getReg(0); 13298bcb0991SDimitry Andric Register FullExtensionReg = 0; 13308bcb0991SDimitry Andric Register PartialExtensionReg = 0; 13318bcb0991SDimitry Andric 13328bcb0991SDimitry Andric // Do the operation on each small part. 13338bcb0991SDimitry Andric for (int i = 0; i < NumParts; ++i) { 13348bcb0991SDimitry Andric if ((i + 1) * NarrowTy.getScalarSizeInBits() < SizeInBits) 13358bcb0991SDimitry Andric DstRegs.push_back(SrcRegs[i]); 13368bcb0991SDimitry Andric else if (i * NarrowTy.getScalarSizeInBits() > SizeInBits) { 13378bcb0991SDimitry Andric assert(PartialExtensionReg && 13388bcb0991SDimitry Andric "Expected to visit partial extension before full"); 13398bcb0991SDimitry Andric if (FullExtensionReg) { 13408bcb0991SDimitry Andric DstRegs.push_back(FullExtensionReg); 13418bcb0991SDimitry Andric continue; 13428bcb0991SDimitry Andric } 13435ffd83dbSDimitry Andric DstRegs.push_back( 13445ffd83dbSDimitry Andric MIRBuilder.buildAShr(NarrowTy, PartialExtensionReg, AshrCstReg) 13455ffd83dbSDimitry Andric .getReg(0)); 13468bcb0991SDimitry Andric FullExtensionReg = DstRegs.back(); 13478bcb0991SDimitry Andric } else { 13488bcb0991SDimitry Andric DstRegs.push_back( 13498bcb0991SDimitry Andric MIRBuilder 13508bcb0991SDimitry Andric .buildInstr( 13518bcb0991SDimitry Andric TargetOpcode::G_SEXT_INREG, {NarrowTy}, 13528bcb0991SDimitry Andric {SrcRegs[i], SizeInBits % NarrowTy.getScalarSizeInBits()}) 13535ffd83dbSDimitry Andric .getReg(0)); 13548bcb0991SDimitry Andric PartialExtensionReg = DstRegs.back(); 13558bcb0991SDimitry Andric } 13568bcb0991SDimitry Andric } 13578bcb0991SDimitry Andric 13588bcb0991SDimitry Andric // Gather the destination registers into the final destination. 13598bcb0991SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 13608bcb0991SDimitry Andric MIRBuilder.buildMerge(DstReg, DstRegs); 13618bcb0991SDimitry Andric MI.eraseFromParent(); 13628bcb0991SDimitry Andric return Legalized; 13638bcb0991SDimitry Andric } 1364480093f4SDimitry Andric case TargetOpcode::G_BSWAP: 1365480093f4SDimitry Andric case TargetOpcode::G_BITREVERSE: { 1366480093f4SDimitry Andric if (SizeOp0 % NarrowSize != 0) 1367480093f4SDimitry Andric return UnableToLegalize; 1368480093f4SDimitry Andric 1369480093f4SDimitry Andric Observer.changingInstr(MI); 1370480093f4SDimitry Andric SmallVector<Register, 2> SrcRegs, DstRegs; 1371480093f4SDimitry Andric unsigned NumParts = SizeOp0 / NarrowSize; 1372480093f4SDimitry Andric extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs); 1373480093f4SDimitry Andric 1374480093f4SDimitry Andric for (unsigned i = 0; i < NumParts; ++i) { 1375480093f4SDimitry Andric auto DstPart = MIRBuilder.buildInstr(MI.getOpcode(), {NarrowTy}, 1376480093f4SDimitry Andric {SrcRegs[NumParts - 1 - i]}); 1377480093f4SDimitry Andric DstRegs.push_back(DstPart.getReg(0)); 1378480093f4SDimitry Andric } 1379480093f4SDimitry Andric 13805ffd83dbSDimitry Andric MIRBuilder.buildMerge(MI.getOperand(0), DstRegs); 1381480093f4SDimitry Andric 1382480093f4SDimitry Andric Observer.changedInstr(MI); 1383480093f4SDimitry Andric MI.eraseFromParent(); 1384480093f4SDimitry Andric return Legalized; 1385480093f4SDimitry Andric } 1386e8d8bef9SDimitry Andric case TargetOpcode::G_PTR_ADD: 13875ffd83dbSDimitry Andric case TargetOpcode::G_PTRMASK: { 13885ffd83dbSDimitry Andric if (TypeIdx != 1) 13895ffd83dbSDimitry Andric return UnableToLegalize; 13905ffd83dbSDimitry Andric Observer.changingInstr(MI); 13915ffd83dbSDimitry Andric narrowScalarSrc(MI, NarrowTy, 2); 13925ffd83dbSDimitry Andric Observer.changedInstr(MI); 13935ffd83dbSDimitry Andric return Legalized; 13940b57cec5SDimitry Andric } 139523408297SDimitry Andric case TargetOpcode::G_FPTOUI: 139623408297SDimitry Andric case TargetOpcode::G_FPTOSI: 139723408297SDimitry Andric return narrowScalarFPTOI(MI, TypeIdx, NarrowTy); 1398e8d8bef9SDimitry Andric case TargetOpcode::G_FPEXT: 1399e8d8bef9SDimitry Andric if (TypeIdx != 0) 1400e8d8bef9SDimitry Andric return UnableToLegalize; 1401e8d8bef9SDimitry Andric Observer.changingInstr(MI); 1402e8d8bef9SDimitry Andric narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_FPEXT); 1403e8d8bef9SDimitry Andric Observer.changedInstr(MI); 1404e8d8bef9SDimitry Andric return Legalized; 14050b57cec5SDimitry Andric } 14065ffd83dbSDimitry Andric } 14075ffd83dbSDimitry Andric 14085ffd83dbSDimitry Andric Register LegalizerHelper::coerceToScalar(Register Val) { 14095ffd83dbSDimitry Andric LLT Ty = MRI.getType(Val); 14105ffd83dbSDimitry Andric if (Ty.isScalar()) 14115ffd83dbSDimitry Andric return Val; 14125ffd83dbSDimitry Andric 14135ffd83dbSDimitry Andric const DataLayout &DL = MIRBuilder.getDataLayout(); 14145ffd83dbSDimitry Andric LLT NewTy = LLT::scalar(Ty.getSizeInBits()); 14155ffd83dbSDimitry Andric if (Ty.isPointer()) { 14165ffd83dbSDimitry Andric if (DL.isNonIntegralAddressSpace(Ty.getAddressSpace())) 14175ffd83dbSDimitry Andric return Register(); 14185ffd83dbSDimitry Andric return MIRBuilder.buildPtrToInt(NewTy, Val).getReg(0); 14195ffd83dbSDimitry Andric } 14205ffd83dbSDimitry Andric 14215ffd83dbSDimitry Andric Register NewVal = Val; 14225ffd83dbSDimitry Andric 14235ffd83dbSDimitry Andric assert(Ty.isVector()); 14245ffd83dbSDimitry Andric LLT EltTy = Ty.getElementType(); 14255ffd83dbSDimitry Andric if (EltTy.isPointer()) 14265ffd83dbSDimitry Andric NewVal = MIRBuilder.buildPtrToInt(NewTy, NewVal).getReg(0); 14275ffd83dbSDimitry Andric return MIRBuilder.buildBitcast(NewTy, NewVal).getReg(0); 14285ffd83dbSDimitry Andric } 14290b57cec5SDimitry Andric 14300b57cec5SDimitry Andric void LegalizerHelper::widenScalarSrc(MachineInstr &MI, LLT WideTy, 14310b57cec5SDimitry Andric unsigned OpIdx, unsigned ExtOpcode) { 14320b57cec5SDimitry Andric MachineOperand &MO = MI.getOperand(OpIdx); 14335ffd83dbSDimitry Andric auto ExtB = MIRBuilder.buildInstr(ExtOpcode, {WideTy}, {MO}); 14345ffd83dbSDimitry Andric MO.setReg(ExtB.getReg(0)); 14350b57cec5SDimitry Andric } 14360b57cec5SDimitry Andric 14370b57cec5SDimitry Andric void LegalizerHelper::narrowScalarSrc(MachineInstr &MI, LLT NarrowTy, 14380b57cec5SDimitry Andric unsigned OpIdx) { 14390b57cec5SDimitry Andric MachineOperand &MO = MI.getOperand(OpIdx); 14405ffd83dbSDimitry Andric auto ExtB = MIRBuilder.buildTrunc(NarrowTy, MO); 14415ffd83dbSDimitry Andric MO.setReg(ExtB.getReg(0)); 14420b57cec5SDimitry Andric } 14430b57cec5SDimitry Andric 14440b57cec5SDimitry Andric void LegalizerHelper::widenScalarDst(MachineInstr &MI, LLT WideTy, 14450b57cec5SDimitry Andric unsigned OpIdx, unsigned TruncOpcode) { 14460b57cec5SDimitry Andric MachineOperand &MO = MI.getOperand(OpIdx); 14470b57cec5SDimitry Andric Register DstExt = MRI.createGenericVirtualRegister(WideTy); 14480b57cec5SDimitry Andric MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 14495ffd83dbSDimitry Andric MIRBuilder.buildInstr(TruncOpcode, {MO}, {DstExt}); 14500b57cec5SDimitry Andric MO.setReg(DstExt); 14510b57cec5SDimitry Andric } 14520b57cec5SDimitry Andric 14530b57cec5SDimitry Andric void LegalizerHelper::narrowScalarDst(MachineInstr &MI, LLT NarrowTy, 14540b57cec5SDimitry Andric unsigned OpIdx, unsigned ExtOpcode) { 14550b57cec5SDimitry Andric MachineOperand &MO = MI.getOperand(OpIdx); 14560b57cec5SDimitry Andric Register DstTrunc = MRI.createGenericVirtualRegister(NarrowTy); 14570b57cec5SDimitry Andric MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 14585ffd83dbSDimitry Andric MIRBuilder.buildInstr(ExtOpcode, {MO}, {DstTrunc}); 14590b57cec5SDimitry Andric MO.setReg(DstTrunc); 14600b57cec5SDimitry Andric } 14610b57cec5SDimitry Andric 14620b57cec5SDimitry Andric void LegalizerHelper::moreElementsVectorDst(MachineInstr &MI, LLT WideTy, 14630b57cec5SDimitry Andric unsigned OpIdx) { 14640b57cec5SDimitry Andric MachineOperand &MO = MI.getOperand(OpIdx); 14650b57cec5SDimitry Andric MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 14660eae32dcSDimitry Andric Register Dst = MO.getReg(); 14670eae32dcSDimitry Andric Register DstExt = MRI.createGenericVirtualRegister(WideTy); 14680eae32dcSDimitry Andric MO.setReg(DstExt); 14690eae32dcSDimitry Andric MIRBuilder.buildDeleteTrailingVectorElements(Dst, DstExt); 14700b57cec5SDimitry Andric } 14710b57cec5SDimitry Andric 14720b57cec5SDimitry Andric void LegalizerHelper::moreElementsVectorSrc(MachineInstr &MI, LLT MoreTy, 14730b57cec5SDimitry Andric unsigned OpIdx) { 14740b57cec5SDimitry Andric MachineOperand &MO = MI.getOperand(OpIdx); 14750eae32dcSDimitry Andric SmallVector<Register, 8> Regs; 14760eae32dcSDimitry Andric MO.setReg(MIRBuilder.buildPadVectorWithUndefElements(MoreTy, MO).getReg(0)); 14770b57cec5SDimitry Andric } 14780b57cec5SDimitry Andric 14795ffd83dbSDimitry Andric void LegalizerHelper::bitcastSrc(MachineInstr &MI, LLT CastTy, unsigned OpIdx) { 14805ffd83dbSDimitry Andric MachineOperand &Op = MI.getOperand(OpIdx); 14815ffd83dbSDimitry Andric Op.setReg(MIRBuilder.buildBitcast(CastTy, Op).getReg(0)); 14825ffd83dbSDimitry Andric } 14835ffd83dbSDimitry Andric 14845ffd83dbSDimitry Andric void LegalizerHelper::bitcastDst(MachineInstr &MI, LLT CastTy, unsigned OpIdx) { 14855ffd83dbSDimitry Andric MachineOperand &MO = MI.getOperand(OpIdx); 14865ffd83dbSDimitry Andric Register CastDst = MRI.createGenericVirtualRegister(CastTy); 14875ffd83dbSDimitry Andric MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 14885ffd83dbSDimitry Andric MIRBuilder.buildBitcast(MO, CastDst); 14895ffd83dbSDimitry Andric MO.setReg(CastDst); 14905ffd83dbSDimitry Andric } 14915ffd83dbSDimitry Andric 14920b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 14930b57cec5SDimitry Andric LegalizerHelper::widenScalarMergeValues(MachineInstr &MI, unsigned TypeIdx, 14940b57cec5SDimitry Andric LLT WideTy) { 14950b57cec5SDimitry Andric if (TypeIdx != 1) 14960b57cec5SDimitry Andric return UnableToLegalize; 14970b57cec5SDimitry Andric 14980b57cec5SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 14990b57cec5SDimitry Andric LLT DstTy = MRI.getType(DstReg); 15000b57cec5SDimitry Andric if (DstTy.isVector()) 15010b57cec5SDimitry Andric return UnableToLegalize; 15020b57cec5SDimitry Andric 15030b57cec5SDimitry Andric Register Src1 = MI.getOperand(1).getReg(); 15040b57cec5SDimitry Andric LLT SrcTy = MRI.getType(Src1); 15050b57cec5SDimitry Andric const int DstSize = DstTy.getSizeInBits(); 15060b57cec5SDimitry Andric const int SrcSize = SrcTy.getSizeInBits(); 15070b57cec5SDimitry Andric const int WideSize = WideTy.getSizeInBits(); 15080b57cec5SDimitry Andric const int NumMerge = (DstSize + WideSize - 1) / WideSize; 15090b57cec5SDimitry Andric 15100b57cec5SDimitry Andric unsigned NumOps = MI.getNumOperands(); 15110b57cec5SDimitry Andric unsigned NumSrc = MI.getNumOperands() - 1; 15120b57cec5SDimitry Andric unsigned PartSize = DstTy.getSizeInBits() / NumSrc; 15130b57cec5SDimitry Andric 15140b57cec5SDimitry Andric if (WideSize >= DstSize) { 15150b57cec5SDimitry Andric // Directly pack the bits in the target type. 15160b57cec5SDimitry Andric Register ResultReg = MIRBuilder.buildZExt(WideTy, Src1).getReg(0); 15170b57cec5SDimitry Andric 15180b57cec5SDimitry Andric for (unsigned I = 2; I != NumOps; ++I) { 15190b57cec5SDimitry Andric const unsigned Offset = (I - 1) * PartSize; 15200b57cec5SDimitry Andric 15210b57cec5SDimitry Andric Register SrcReg = MI.getOperand(I).getReg(); 15220b57cec5SDimitry Andric assert(MRI.getType(SrcReg) == LLT::scalar(PartSize)); 15230b57cec5SDimitry Andric 15240b57cec5SDimitry Andric auto ZextInput = MIRBuilder.buildZExt(WideTy, SrcReg); 15250b57cec5SDimitry Andric 15268bcb0991SDimitry Andric Register NextResult = I + 1 == NumOps && WideTy == DstTy ? DstReg : 15270b57cec5SDimitry Andric MRI.createGenericVirtualRegister(WideTy); 15280b57cec5SDimitry Andric 15290b57cec5SDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(WideTy, Offset); 15300b57cec5SDimitry Andric auto Shl = MIRBuilder.buildShl(WideTy, ZextInput, ShiftAmt); 15310b57cec5SDimitry Andric MIRBuilder.buildOr(NextResult, ResultReg, Shl); 15320b57cec5SDimitry Andric ResultReg = NextResult; 15330b57cec5SDimitry Andric } 15340b57cec5SDimitry Andric 15350b57cec5SDimitry Andric if (WideSize > DstSize) 15360b57cec5SDimitry Andric MIRBuilder.buildTrunc(DstReg, ResultReg); 15378bcb0991SDimitry Andric else if (DstTy.isPointer()) 15388bcb0991SDimitry Andric MIRBuilder.buildIntToPtr(DstReg, ResultReg); 15390b57cec5SDimitry Andric 15400b57cec5SDimitry Andric MI.eraseFromParent(); 15410b57cec5SDimitry Andric return Legalized; 15420b57cec5SDimitry Andric } 15430b57cec5SDimitry Andric 15440b57cec5SDimitry Andric // Unmerge the original values to the GCD type, and recombine to the next 15450b57cec5SDimitry Andric // multiple greater than the original type. 15460b57cec5SDimitry Andric // 15470b57cec5SDimitry Andric // %3:_(s12) = G_MERGE_VALUES %0:_(s4), %1:_(s4), %2:_(s4) -> s6 15480b57cec5SDimitry Andric // %4:_(s2), %5:_(s2) = G_UNMERGE_VALUES %0 15490b57cec5SDimitry Andric // %6:_(s2), %7:_(s2) = G_UNMERGE_VALUES %1 15500b57cec5SDimitry Andric // %8:_(s2), %9:_(s2) = G_UNMERGE_VALUES %2 15510b57cec5SDimitry Andric // %10:_(s6) = G_MERGE_VALUES %4, %5, %6 15520b57cec5SDimitry Andric // %11:_(s6) = G_MERGE_VALUES %7, %8, %9 15530b57cec5SDimitry Andric // %12:_(s12) = G_MERGE_VALUES %10, %11 15540b57cec5SDimitry Andric // 15550b57cec5SDimitry Andric // Padding with undef if necessary: 15560b57cec5SDimitry Andric // 15570b57cec5SDimitry Andric // %2:_(s8) = G_MERGE_VALUES %0:_(s4), %1:_(s4) -> s6 15580b57cec5SDimitry Andric // %3:_(s2), %4:_(s2) = G_UNMERGE_VALUES %0 15590b57cec5SDimitry Andric // %5:_(s2), %6:_(s2) = G_UNMERGE_VALUES %1 15600b57cec5SDimitry Andric // %7:_(s2) = G_IMPLICIT_DEF 15610b57cec5SDimitry Andric // %8:_(s6) = G_MERGE_VALUES %3, %4, %5 15620b57cec5SDimitry Andric // %9:_(s6) = G_MERGE_VALUES %6, %7, %7 15630b57cec5SDimitry Andric // %10:_(s12) = G_MERGE_VALUES %8, %9 15640b57cec5SDimitry Andric 15650b57cec5SDimitry Andric const int GCD = greatestCommonDivisor(SrcSize, WideSize); 15660b57cec5SDimitry Andric LLT GCDTy = LLT::scalar(GCD); 15670b57cec5SDimitry Andric 15680b57cec5SDimitry Andric SmallVector<Register, 8> Parts; 15690b57cec5SDimitry Andric SmallVector<Register, 8> NewMergeRegs; 15700b57cec5SDimitry Andric SmallVector<Register, 8> Unmerges; 15710b57cec5SDimitry Andric LLT WideDstTy = LLT::scalar(NumMerge * WideSize); 15720b57cec5SDimitry Andric 15730b57cec5SDimitry Andric // Decompose the original operands if they don't evenly divide. 15744824e7fdSDimitry Andric for (const MachineOperand &MO : llvm::drop_begin(MI.operands())) { 15754824e7fdSDimitry Andric Register SrcReg = MO.getReg(); 15760b57cec5SDimitry Andric if (GCD == SrcSize) { 15770b57cec5SDimitry Andric Unmerges.push_back(SrcReg); 15780b57cec5SDimitry Andric } else { 15790b57cec5SDimitry Andric auto Unmerge = MIRBuilder.buildUnmerge(GCDTy, SrcReg); 15800b57cec5SDimitry Andric for (int J = 0, JE = Unmerge->getNumOperands() - 1; J != JE; ++J) 15810b57cec5SDimitry Andric Unmerges.push_back(Unmerge.getReg(J)); 15820b57cec5SDimitry Andric } 15830b57cec5SDimitry Andric } 15840b57cec5SDimitry Andric 15850b57cec5SDimitry Andric // Pad with undef to the next size that is a multiple of the requested size. 15860b57cec5SDimitry Andric if (static_cast<int>(Unmerges.size()) != NumMerge * WideSize) { 15870b57cec5SDimitry Andric Register UndefReg = MIRBuilder.buildUndef(GCDTy).getReg(0); 15880b57cec5SDimitry Andric for (int I = Unmerges.size(); I != NumMerge * WideSize; ++I) 15890b57cec5SDimitry Andric Unmerges.push_back(UndefReg); 15900b57cec5SDimitry Andric } 15910b57cec5SDimitry Andric 15920b57cec5SDimitry Andric const int PartsPerGCD = WideSize / GCD; 15930b57cec5SDimitry Andric 15940b57cec5SDimitry Andric // Build merges of each piece. 15950b57cec5SDimitry Andric ArrayRef<Register> Slicer(Unmerges); 15960b57cec5SDimitry Andric for (int I = 0; I != NumMerge; ++I, Slicer = Slicer.drop_front(PartsPerGCD)) { 15970b57cec5SDimitry Andric auto Merge = MIRBuilder.buildMerge(WideTy, Slicer.take_front(PartsPerGCD)); 15980b57cec5SDimitry Andric NewMergeRegs.push_back(Merge.getReg(0)); 15990b57cec5SDimitry Andric } 16000b57cec5SDimitry Andric 16010b57cec5SDimitry Andric // A truncate may be necessary if the requested type doesn't evenly divide the 16020b57cec5SDimitry Andric // original result type. 16030b57cec5SDimitry Andric if (DstTy.getSizeInBits() == WideDstTy.getSizeInBits()) { 16040b57cec5SDimitry Andric MIRBuilder.buildMerge(DstReg, NewMergeRegs); 16050b57cec5SDimitry Andric } else { 16060b57cec5SDimitry Andric auto FinalMerge = MIRBuilder.buildMerge(WideDstTy, NewMergeRegs); 16070b57cec5SDimitry Andric MIRBuilder.buildTrunc(DstReg, FinalMerge.getReg(0)); 16080b57cec5SDimitry Andric } 16090b57cec5SDimitry Andric 16100b57cec5SDimitry Andric MI.eraseFromParent(); 16110b57cec5SDimitry Andric return Legalized; 16120b57cec5SDimitry Andric } 16130b57cec5SDimitry Andric 1614e8d8bef9SDimitry Andric Register LegalizerHelper::widenWithUnmerge(LLT WideTy, Register OrigReg) { 1615e8d8bef9SDimitry Andric Register WideReg = MRI.createGenericVirtualRegister(WideTy); 1616e8d8bef9SDimitry Andric LLT OrigTy = MRI.getType(OrigReg); 1617e8d8bef9SDimitry Andric LLT LCMTy = getLCMType(WideTy, OrigTy); 1618e8d8bef9SDimitry Andric 1619e8d8bef9SDimitry Andric const int NumMergeParts = LCMTy.getSizeInBits() / WideTy.getSizeInBits(); 1620e8d8bef9SDimitry Andric const int NumUnmergeParts = LCMTy.getSizeInBits() / OrigTy.getSizeInBits(); 1621e8d8bef9SDimitry Andric 1622e8d8bef9SDimitry Andric Register UnmergeSrc = WideReg; 1623e8d8bef9SDimitry Andric 1624e8d8bef9SDimitry Andric // Create a merge to the LCM type, padding with undef 1625e8d8bef9SDimitry Andric // %0:_(<3 x s32>) = G_FOO => <4 x s32> 1626e8d8bef9SDimitry Andric // => 1627e8d8bef9SDimitry Andric // %1:_(<4 x s32>) = G_FOO 1628e8d8bef9SDimitry Andric // %2:_(<4 x s32>) = G_IMPLICIT_DEF 1629e8d8bef9SDimitry Andric // %3:_(<12 x s32>) = G_CONCAT_VECTORS %1, %2, %2 1630e8d8bef9SDimitry Andric // %0:_(<3 x s32>), %4:_, %5:_, %6:_ = G_UNMERGE_VALUES %3 1631e8d8bef9SDimitry Andric if (NumMergeParts > 1) { 1632e8d8bef9SDimitry Andric Register Undef = MIRBuilder.buildUndef(WideTy).getReg(0); 1633e8d8bef9SDimitry Andric SmallVector<Register, 8> MergeParts(NumMergeParts, Undef); 1634e8d8bef9SDimitry Andric MergeParts[0] = WideReg; 1635e8d8bef9SDimitry Andric UnmergeSrc = MIRBuilder.buildMerge(LCMTy, MergeParts).getReg(0); 1636e8d8bef9SDimitry Andric } 1637e8d8bef9SDimitry Andric 1638e8d8bef9SDimitry Andric // Unmerge to the original register and pad with dead defs. 1639e8d8bef9SDimitry Andric SmallVector<Register, 8> UnmergeResults(NumUnmergeParts); 1640e8d8bef9SDimitry Andric UnmergeResults[0] = OrigReg; 1641e8d8bef9SDimitry Andric for (int I = 1; I != NumUnmergeParts; ++I) 1642e8d8bef9SDimitry Andric UnmergeResults[I] = MRI.createGenericVirtualRegister(OrigTy); 1643e8d8bef9SDimitry Andric 1644e8d8bef9SDimitry Andric MIRBuilder.buildUnmerge(UnmergeResults, UnmergeSrc); 1645e8d8bef9SDimitry Andric return WideReg; 1646e8d8bef9SDimitry Andric } 1647e8d8bef9SDimitry Andric 16480b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 16490b57cec5SDimitry Andric LegalizerHelper::widenScalarUnmergeValues(MachineInstr &MI, unsigned TypeIdx, 16500b57cec5SDimitry Andric LLT WideTy) { 16510b57cec5SDimitry Andric if (TypeIdx != 0) 16520b57cec5SDimitry Andric return UnableToLegalize; 16530b57cec5SDimitry Andric 16545ffd83dbSDimitry Andric int NumDst = MI.getNumOperands() - 1; 16550b57cec5SDimitry Andric Register SrcReg = MI.getOperand(NumDst).getReg(); 16560b57cec5SDimitry Andric LLT SrcTy = MRI.getType(SrcReg); 16575ffd83dbSDimitry Andric if (SrcTy.isVector()) 16580b57cec5SDimitry Andric return UnableToLegalize; 16590b57cec5SDimitry Andric 16600b57cec5SDimitry Andric Register Dst0Reg = MI.getOperand(0).getReg(); 16610b57cec5SDimitry Andric LLT DstTy = MRI.getType(Dst0Reg); 16620b57cec5SDimitry Andric if (!DstTy.isScalar()) 16630b57cec5SDimitry Andric return UnableToLegalize; 16640b57cec5SDimitry Andric 16655ffd83dbSDimitry Andric if (WideTy.getSizeInBits() >= SrcTy.getSizeInBits()) { 16665ffd83dbSDimitry Andric if (SrcTy.isPointer()) { 16675ffd83dbSDimitry Andric const DataLayout &DL = MIRBuilder.getDataLayout(); 16685ffd83dbSDimitry Andric if (DL.isNonIntegralAddressSpace(SrcTy.getAddressSpace())) { 16695ffd83dbSDimitry Andric LLVM_DEBUG( 16705ffd83dbSDimitry Andric dbgs() << "Not casting non-integral address space integer\n"); 16715ffd83dbSDimitry Andric return UnableToLegalize; 16720b57cec5SDimitry Andric } 16730b57cec5SDimitry Andric 16745ffd83dbSDimitry Andric SrcTy = LLT::scalar(SrcTy.getSizeInBits()); 16755ffd83dbSDimitry Andric SrcReg = MIRBuilder.buildPtrToInt(SrcTy, SrcReg).getReg(0); 16765ffd83dbSDimitry Andric } 16770b57cec5SDimitry Andric 16785ffd83dbSDimitry Andric // Widen SrcTy to WideTy. This does not affect the result, but since the 16795ffd83dbSDimitry Andric // user requested this size, it is probably better handled than SrcTy and 1680*04eeddc0SDimitry Andric // should reduce the total number of legalization artifacts. 16815ffd83dbSDimitry Andric if (WideTy.getSizeInBits() > SrcTy.getSizeInBits()) { 16825ffd83dbSDimitry Andric SrcTy = WideTy; 16835ffd83dbSDimitry Andric SrcReg = MIRBuilder.buildAnyExt(WideTy, SrcReg).getReg(0); 16845ffd83dbSDimitry Andric } 16850b57cec5SDimitry Andric 16865ffd83dbSDimitry Andric // Theres no unmerge type to target. Directly extract the bits from the 16875ffd83dbSDimitry Andric // source type 16885ffd83dbSDimitry Andric unsigned DstSize = DstTy.getSizeInBits(); 16890b57cec5SDimitry Andric 16905ffd83dbSDimitry Andric MIRBuilder.buildTrunc(Dst0Reg, SrcReg); 16915ffd83dbSDimitry Andric for (int I = 1; I != NumDst; ++I) { 16925ffd83dbSDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(SrcTy, DstSize * I); 16935ffd83dbSDimitry Andric auto Shr = MIRBuilder.buildLShr(SrcTy, SrcReg, ShiftAmt); 16945ffd83dbSDimitry Andric MIRBuilder.buildTrunc(MI.getOperand(I), Shr); 16955ffd83dbSDimitry Andric } 16965ffd83dbSDimitry Andric 16975ffd83dbSDimitry Andric MI.eraseFromParent(); 16985ffd83dbSDimitry Andric return Legalized; 16995ffd83dbSDimitry Andric } 17005ffd83dbSDimitry Andric 17015ffd83dbSDimitry Andric // Extend the source to a wider type. 17025ffd83dbSDimitry Andric LLT LCMTy = getLCMType(SrcTy, WideTy); 17035ffd83dbSDimitry Andric 17045ffd83dbSDimitry Andric Register WideSrc = SrcReg; 17055ffd83dbSDimitry Andric if (LCMTy.getSizeInBits() != SrcTy.getSizeInBits()) { 17065ffd83dbSDimitry Andric // TODO: If this is an integral address space, cast to integer and anyext. 17075ffd83dbSDimitry Andric if (SrcTy.isPointer()) { 17085ffd83dbSDimitry Andric LLVM_DEBUG(dbgs() << "Widening pointer source types not implemented\n"); 17095ffd83dbSDimitry Andric return UnableToLegalize; 17105ffd83dbSDimitry Andric } 17115ffd83dbSDimitry Andric 17125ffd83dbSDimitry Andric WideSrc = MIRBuilder.buildAnyExt(LCMTy, WideSrc).getReg(0); 17135ffd83dbSDimitry Andric } 17145ffd83dbSDimitry Andric 17155ffd83dbSDimitry Andric auto Unmerge = MIRBuilder.buildUnmerge(WideTy, WideSrc); 17165ffd83dbSDimitry Andric 1717e8d8bef9SDimitry Andric // Create a sequence of unmerges and merges to the original results. Since we 1718e8d8bef9SDimitry Andric // may have widened the source, we will need to pad the results with dead defs 1719e8d8bef9SDimitry Andric // to cover the source register. 1720e8d8bef9SDimitry Andric // e.g. widen s48 to s64: 1721e8d8bef9SDimitry Andric // %1:_(s48), %2:_(s48) = G_UNMERGE_VALUES %0:_(s96) 17225ffd83dbSDimitry Andric // 17235ffd83dbSDimitry Andric // => 1724e8d8bef9SDimitry Andric // %4:_(s192) = G_ANYEXT %0:_(s96) 1725e8d8bef9SDimitry Andric // %5:_(s64), %6, %7 = G_UNMERGE_VALUES %4 ; Requested unmerge 1726e8d8bef9SDimitry Andric // ; unpack to GCD type, with extra dead defs 1727e8d8bef9SDimitry Andric // %8:_(s16), %9, %10, %11 = G_UNMERGE_VALUES %5:_(s64) 1728e8d8bef9SDimitry Andric // %12:_(s16), %13, dead %14, dead %15 = G_UNMERGE_VALUES %6:_(s64) 1729e8d8bef9SDimitry Andric // dead %16:_(s16), dead %17, dead %18, dead %18 = G_UNMERGE_VALUES %7:_(s64) 1730e8d8bef9SDimitry Andric // %1:_(s48) = G_MERGE_VALUES %8:_(s16), %9, %10 ; Remerge to destination 1731e8d8bef9SDimitry Andric // %2:_(s48) = G_MERGE_VALUES %11:_(s16), %12, %13 ; Remerge to destination 1732e8d8bef9SDimitry Andric const LLT GCDTy = getGCDType(WideTy, DstTy); 17335ffd83dbSDimitry Andric const int NumUnmerge = Unmerge->getNumOperands() - 1; 1734e8d8bef9SDimitry Andric const int PartsPerRemerge = DstTy.getSizeInBits() / GCDTy.getSizeInBits(); 1735e8d8bef9SDimitry Andric 1736e8d8bef9SDimitry Andric // Directly unmerge to the destination without going through a GCD type 1737e8d8bef9SDimitry Andric // if possible 1738e8d8bef9SDimitry Andric if (PartsPerRemerge == 1) { 17395ffd83dbSDimitry Andric const int PartsPerUnmerge = WideTy.getSizeInBits() / DstTy.getSizeInBits(); 17405ffd83dbSDimitry Andric 17415ffd83dbSDimitry Andric for (int I = 0; I != NumUnmerge; ++I) { 17425ffd83dbSDimitry Andric auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_UNMERGE_VALUES); 17435ffd83dbSDimitry Andric 17445ffd83dbSDimitry Andric for (int J = 0; J != PartsPerUnmerge; ++J) { 17455ffd83dbSDimitry Andric int Idx = I * PartsPerUnmerge + J; 17465ffd83dbSDimitry Andric if (Idx < NumDst) 17475ffd83dbSDimitry Andric MIB.addDef(MI.getOperand(Idx).getReg()); 17485ffd83dbSDimitry Andric else { 17495ffd83dbSDimitry Andric // Create dead def for excess components. 17505ffd83dbSDimitry Andric MIB.addDef(MRI.createGenericVirtualRegister(DstTy)); 17515ffd83dbSDimitry Andric } 17525ffd83dbSDimitry Andric } 17535ffd83dbSDimitry Andric 17545ffd83dbSDimitry Andric MIB.addUse(Unmerge.getReg(I)); 17555ffd83dbSDimitry Andric } 1756e8d8bef9SDimitry Andric } else { 1757e8d8bef9SDimitry Andric SmallVector<Register, 16> Parts; 1758e8d8bef9SDimitry Andric for (int J = 0; J != NumUnmerge; ++J) 1759e8d8bef9SDimitry Andric extractGCDType(Parts, GCDTy, Unmerge.getReg(J)); 1760e8d8bef9SDimitry Andric 1761e8d8bef9SDimitry Andric SmallVector<Register, 8> RemergeParts; 1762e8d8bef9SDimitry Andric for (int I = 0; I != NumDst; ++I) { 1763e8d8bef9SDimitry Andric for (int J = 0; J < PartsPerRemerge; ++J) { 1764e8d8bef9SDimitry Andric const int Idx = I * PartsPerRemerge + J; 1765e8d8bef9SDimitry Andric RemergeParts.emplace_back(Parts[Idx]); 1766e8d8bef9SDimitry Andric } 1767e8d8bef9SDimitry Andric 1768e8d8bef9SDimitry Andric MIRBuilder.buildMerge(MI.getOperand(I).getReg(), RemergeParts); 1769e8d8bef9SDimitry Andric RemergeParts.clear(); 1770e8d8bef9SDimitry Andric } 1771e8d8bef9SDimitry Andric } 17725ffd83dbSDimitry Andric 17735ffd83dbSDimitry Andric MI.eraseFromParent(); 17740b57cec5SDimitry Andric return Legalized; 17750b57cec5SDimitry Andric } 17760b57cec5SDimitry Andric 17770b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 17780b57cec5SDimitry Andric LegalizerHelper::widenScalarExtract(MachineInstr &MI, unsigned TypeIdx, 17790b57cec5SDimitry Andric LLT WideTy) { 17800b57cec5SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 17810b57cec5SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 17820b57cec5SDimitry Andric LLT SrcTy = MRI.getType(SrcReg); 17830b57cec5SDimitry Andric 17840b57cec5SDimitry Andric LLT DstTy = MRI.getType(DstReg); 17850b57cec5SDimitry Andric unsigned Offset = MI.getOperand(2).getImm(); 17860b57cec5SDimitry Andric 17870b57cec5SDimitry Andric if (TypeIdx == 0) { 17880b57cec5SDimitry Andric if (SrcTy.isVector() || DstTy.isVector()) 17890b57cec5SDimitry Andric return UnableToLegalize; 17900b57cec5SDimitry Andric 17910b57cec5SDimitry Andric SrcOp Src(SrcReg); 17920b57cec5SDimitry Andric if (SrcTy.isPointer()) { 17930b57cec5SDimitry Andric // Extracts from pointers can be handled only if they are really just 17940b57cec5SDimitry Andric // simple integers. 17950b57cec5SDimitry Andric const DataLayout &DL = MIRBuilder.getDataLayout(); 17960b57cec5SDimitry Andric if (DL.isNonIntegralAddressSpace(SrcTy.getAddressSpace())) 17970b57cec5SDimitry Andric return UnableToLegalize; 17980b57cec5SDimitry Andric 17990b57cec5SDimitry Andric LLT SrcAsIntTy = LLT::scalar(SrcTy.getSizeInBits()); 18000b57cec5SDimitry Andric Src = MIRBuilder.buildPtrToInt(SrcAsIntTy, Src); 18010b57cec5SDimitry Andric SrcTy = SrcAsIntTy; 18020b57cec5SDimitry Andric } 18030b57cec5SDimitry Andric 18040b57cec5SDimitry Andric if (DstTy.isPointer()) 18050b57cec5SDimitry Andric return UnableToLegalize; 18060b57cec5SDimitry Andric 18070b57cec5SDimitry Andric if (Offset == 0) { 18080b57cec5SDimitry Andric // Avoid a shift in the degenerate case. 18090b57cec5SDimitry Andric MIRBuilder.buildTrunc(DstReg, 18100b57cec5SDimitry Andric MIRBuilder.buildAnyExtOrTrunc(WideTy, Src)); 18110b57cec5SDimitry Andric MI.eraseFromParent(); 18120b57cec5SDimitry Andric return Legalized; 18130b57cec5SDimitry Andric } 18140b57cec5SDimitry Andric 18150b57cec5SDimitry Andric // Do a shift in the source type. 18160b57cec5SDimitry Andric LLT ShiftTy = SrcTy; 18170b57cec5SDimitry Andric if (WideTy.getSizeInBits() > SrcTy.getSizeInBits()) { 18180b57cec5SDimitry Andric Src = MIRBuilder.buildAnyExt(WideTy, Src); 18190b57cec5SDimitry Andric ShiftTy = WideTy; 1820e8d8bef9SDimitry Andric } 18210b57cec5SDimitry Andric 18220b57cec5SDimitry Andric auto LShr = MIRBuilder.buildLShr( 18230b57cec5SDimitry Andric ShiftTy, Src, MIRBuilder.buildConstant(ShiftTy, Offset)); 18240b57cec5SDimitry Andric MIRBuilder.buildTrunc(DstReg, LShr); 18250b57cec5SDimitry Andric MI.eraseFromParent(); 18260b57cec5SDimitry Andric return Legalized; 18270b57cec5SDimitry Andric } 18280b57cec5SDimitry Andric 18290b57cec5SDimitry Andric if (SrcTy.isScalar()) { 18300b57cec5SDimitry Andric Observer.changingInstr(MI); 18310b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 18320b57cec5SDimitry Andric Observer.changedInstr(MI); 18330b57cec5SDimitry Andric return Legalized; 18340b57cec5SDimitry Andric } 18350b57cec5SDimitry Andric 18360b57cec5SDimitry Andric if (!SrcTy.isVector()) 18370b57cec5SDimitry Andric return UnableToLegalize; 18380b57cec5SDimitry Andric 18390b57cec5SDimitry Andric if (DstTy != SrcTy.getElementType()) 18400b57cec5SDimitry Andric return UnableToLegalize; 18410b57cec5SDimitry Andric 18420b57cec5SDimitry Andric if (Offset % SrcTy.getScalarSizeInBits() != 0) 18430b57cec5SDimitry Andric return UnableToLegalize; 18440b57cec5SDimitry Andric 18450b57cec5SDimitry Andric Observer.changingInstr(MI); 18460b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 18470b57cec5SDimitry Andric 18480b57cec5SDimitry Andric MI.getOperand(2).setImm((WideTy.getSizeInBits() / SrcTy.getSizeInBits()) * 18490b57cec5SDimitry Andric Offset); 18500b57cec5SDimitry Andric widenScalarDst(MI, WideTy.getScalarType(), 0); 18510b57cec5SDimitry Andric Observer.changedInstr(MI); 18520b57cec5SDimitry Andric return Legalized; 18530b57cec5SDimitry Andric } 18540b57cec5SDimitry Andric 18550b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 18560b57cec5SDimitry Andric LegalizerHelper::widenScalarInsert(MachineInstr &MI, unsigned TypeIdx, 18570b57cec5SDimitry Andric LLT WideTy) { 1858e8d8bef9SDimitry Andric if (TypeIdx != 0 || WideTy.isVector()) 18590b57cec5SDimitry Andric return UnableToLegalize; 18600b57cec5SDimitry Andric Observer.changingInstr(MI); 18610b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 18620b57cec5SDimitry Andric widenScalarDst(MI, WideTy); 18630b57cec5SDimitry Andric Observer.changedInstr(MI); 18640b57cec5SDimitry Andric return Legalized; 18650b57cec5SDimitry Andric } 18660b57cec5SDimitry Andric 18670b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 1868fe6060f1SDimitry Andric LegalizerHelper::widenScalarAddSubOverflow(MachineInstr &MI, unsigned TypeIdx, 1869e8d8bef9SDimitry Andric LLT WideTy) { 1870e8d8bef9SDimitry Andric if (TypeIdx == 1) 1871e8d8bef9SDimitry Andric return UnableToLegalize; // TODO 1872fe6060f1SDimitry Andric 1873fe6060f1SDimitry Andric unsigned Opcode; 1874fe6060f1SDimitry Andric unsigned ExtOpcode; 1875fe6060f1SDimitry Andric Optional<Register> CarryIn = None; 1876fe6060f1SDimitry Andric switch (MI.getOpcode()) { 1877fe6060f1SDimitry Andric default: 1878fe6060f1SDimitry Andric llvm_unreachable("Unexpected opcode!"); 1879fe6060f1SDimitry Andric case TargetOpcode::G_SADDO: 1880fe6060f1SDimitry Andric Opcode = TargetOpcode::G_ADD; 1881fe6060f1SDimitry Andric ExtOpcode = TargetOpcode::G_SEXT; 1882fe6060f1SDimitry Andric break; 1883fe6060f1SDimitry Andric case TargetOpcode::G_SSUBO: 1884fe6060f1SDimitry Andric Opcode = TargetOpcode::G_SUB; 1885fe6060f1SDimitry Andric ExtOpcode = TargetOpcode::G_SEXT; 1886fe6060f1SDimitry Andric break; 1887fe6060f1SDimitry Andric case TargetOpcode::G_UADDO: 1888fe6060f1SDimitry Andric Opcode = TargetOpcode::G_ADD; 1889fe6060f1SDimitry Andric ExtOpcode = TargetOpcode::G_ZEXT; 1890fe6060f1SDimitry Andric break; 1891fe6060f1SDimitry Andric case TargetOpcode::G_USUBO: 1892fe6060f1SDimitry Andric Opcode = TargetOpcode::G_SUB; 1893fe6060f1SDimitry Andric ExtOpcode = TargetOpcode::G_ZEXT; 1894fe6060f1SDimitry Andric break; 1895fe6060f1SDimitry Andric case TargetOpcode::G_SADDE: 1896fe6060f1SDimitry Andric Opcode = TargetOpcode::G_UADDE; 1897fe6060f1SDimitry Andric ExtOpcode = TargetOpcode::G_SEXT; 1898fe6060f1SDimitry Andric CarryIn = MI.getOperand(4).getReg(); 1899fe6060f1SDimitry Andric break; 1900fe6060f1SDimitry Andric case TargetOpcode::G_SSUBE: 1901fe6060f1SDimitry Andric Opcode = TargetOpcode::G_USUBE; 1902fe6060f1SDimitry Andric ExtOpcode = TargetOpcode::G_SEXT; 1903fe6060f1SDimitry Andric CarryIn = MI.getOperand(4).getReg(); 1904fe6060f1SDimitry Andric break; 1905fe6060f1SDimitry Andric case TargetOpcode::G_UADDE: 1906fe6060f1SDimitry Andric Opcode = TargetOpcode::G_UADDE; 1907fe6060f1SDimitry Andric ExtOpcode = TargetOpcode::G_ZEXT; 1908fe6060f1SDimitry Andric CarryIn = MI.getOperand(4).getReg(); 1909fe6060f1SDimitry Andric break; 1910fe6060f1SDimitry Andric case TargetOpcode::G_USUBE: 1911fe6060f1SDimitry Andric Opcode = TargetOpcode::G_USUBE; 1912fe6060f1SDimitry Andric ExtOpcode = TargetOpcode::G_ZEXT; 1913fe6060f1SDimitry Andric CarryIn = MI.getOperand(4).getReg(); 1914fe6060f1SDimitry Andric break; 1915fe6060f1SDimitry Andric } 1916fe6060f1SDimitry Andric 1917e8d8bef9SDimitry Andric auto LHSExt = MIRBuilder.buildInstr(ExtOpcode, {WideTy}, {MI.getOperand(2)}); 1918e8d8bef9SDimitry Andric auto RHSExt = MIRBuilder.buildInstr(ExtOpcode, {WideTy}, {MI.getOperand(3)}); 1919e8d8bef9SDimitry Andric // Do the arithmetic in the larger type. 1920fe6060f1SDimitry Andric Register NewOp; 1921fe6060f1SDimitry Andric if (CarryIn) { 1922fe6060f1SDimitry Andric LLT CarryOutTy = MRI.getType(MI.getOperand(1).getReg()); 1923fe6060f1SDimitry Andric NewOp = MIRBuilder 1924fe6060f1SDimitry Andric .buildInstr(Opcode, {WideTy, CarryOutTy}, 1925fe6060f1SDimitry Andric {LHSExt, RHSExt, *CarryIn}) 1926fe6060f1SDimitry Andric .getReg(0); 1927fe6060f1SDimitry Andric } else { 1928fe6060f1SDimitry Andric NewOp = MIRBuilder.buildInstr(Opcode, {WideTy}, {LHSExt, RHSExt}).getReg(0); 1929fe6060f1SDimitry Andric } 1930e8d8bef9SDimitry Andric LLT OrigTy = MRI.getType(MI.getOperand(0).getReg()); 1931e8d8bef9SDimitry Andric auto TruncOp = MIRBuilder.buildTrunc(OrigTy, NewOp); 1932e8d8bef9SDimitry Andric auto ExtOp = MIRBuilder.buildInstr(ExtOpcode, {WideTy}, {TruncOp}); 1933e8d8bef9SDimitry Andric // There is no overflow if the ExtOp is the same as NewOp. 1934e8d8bef9SDimitry Andric MIRBuilder.buildICmp(CmpInst::ICMP_NE, MI.getOperand(1), NewOp, ExtOp); 1935e8d8bef9SDimitry Andric // Now trunc the NewOp to the original result. 1936e8d8bef9SDimitry Andric MIRBuilder.buildTrunc(MI.getOperand(0), NewOp); 1937e8d8bef9SDimitry Andric MI.eraseFromParent(); 1938e8d8bef9SDimitry Andric return Legalized; 1939e8d8bef9SDimitry Andric } 1940e8d8bef9SDimitry Andric 1941e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult 1942e8d8bef9SDimitry Andric LegalizerHelper::widenScalarAddSubShlSat(MachineInstr &MI, unsigned TypeIdx, 19435ffd83dbSDimitry Andric LLT WideTy) { 19445ffd83dbSDimitry Andric bool IsSigned = MI.getOpcode() == TargetOpcode::G_SADDSAT || 1945e8d8bef9SDimitry Andric MI.getOpcode() == TargetOpcode::G_SSUBSAT || 1946e8d8bef9SDimitry Andric MI.getOpcode() == TargetOpcode::G_SSHLSAT; 1947e8d8bef9SDimitry Andric bool IsShift = MI.getOpcode() == TargetOpcode::G_SSHLSAT || 1948e8d8bef9SDimitry Andric MI.getOpcode() == TargetOpcode::G_USHLSAT; 19495ffd83dbSDimitry Andric // We can convert this to: 19505ffd83dbSDimitry Andric // 1. Any extend iN to iM 19515ffd83dbSDimitry Andric // 2. SHL by M-N 1952e8d8bef9SDimitry Andric // 3. [US][ADD|SUB|SHL]SAT 19535ffd83dbSDimitry Andric // 4. L/ASHR by M-N 19545ffd83dbSDimitry Andric // 19555ffd83dbSDimitry Andric // It may be more efficient to lower this to a min and a max operation in 19565ffd83dbSDimitry Andric // the higher precision arithmetic if the promoted operation isn't legal, 19575ffd83dbSDimitry Andric // but this decision is up to the target's lowering request. 19585ffd83dbSDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 19590b57cec5SDimitry Andric 19605ffd83dbSDimitry Andric unsigned NewBits = WideTy.getScalarSizeInBits(); 19615ffd83dbSDimitry Andric unsigned SHLAmount = NewBits - MRI.getType(DstReg).getScalarSizeInBits(); 19625ffd83dbSDimitry Andric 1963e8d8bef9SDimitry Andric // Shifts must zero-extend the RHS to preserve the unsigned quantity, and 1964e8d8bef9SDimitry Andric // must not left shift the RHS to preserve the shift amount. 19655ffd83dbSDimitry Andric auto LHS = MIRBuilder.buildAnyExt(WideTy, MI.getOperand(1)); 1966e8d8bef9SDimitry Andric auto RHS = IsShift ? MIRBuilder.buildZExt(WideTy, MI.getOperand(2)) 1967e8d8bef9SDimitry Andric : MIRBuilder.buildAnyExt(WideTy, MI.getOperand(2)); 19685ffd83dbSDimitry Andric auto ShiftK = MIRBuilder.buildConstant(WideTy, SHLAmount); 19695ffd83dbSDimitry Andric auto ShiftL = MIRBuilder.buildShl(WideTy, LHS, ShiftK); 1970e8d8bef9SDimitry Andric auto ShiftR = IsShift ? RHS : MIRBuilder.buildShl(WideTy, RHS, ShiftK); 19715ffd83dbSDimitry Andric 19725ffd83dbSDimitry Andric auto WideInst = MIRBuilder.buildInstr(MI.getOpcode(), {WideTy}, 19735ffd83dbSDimitry Andric {ShiftL, ShiftR}, MI.getFlags()); 19745ffd83dbSDimitry Andric 19755ffd83dbSDimitry Andric // Use a shift that will preserve the number of sign bits when the trunc is 19765ffd83dbSDimitry Andric // folded away. 19775ffd83dbSDimitry Andric auto Result = IsSigned ? MIRBuilder.buildAShr(WideTy, WideInst, ShiftK) 19785ffd83dbSDimitry Andric : MIRBuilder.buildLShr(WideTy, WideInst, ShiftK); 19795ffd83dbSDimitry Andric 19805ffd83dbSDimitry Andric MIRBuilder.buildTrunc(DstReg, Result); 19815ffd83dbSDimitry Andric MI.eraseFromParent(); 19825ffd83dbSDimitry Andric return Legalized; 19835ffd83dbSDimitry Andric } 19845ffd83dbSDimitry Andric 19855ffd83dbSDimitry Andric LegalizerHelper::LegalizeResult 1986fe6060f1SDimitry Andric LegalizerHelper::widenScalarMulo(MachineInstr &MI, unsigned TypeIdx, 1987fe6060f1SDimitry Andric LLT WideTy) { 1988fe6060f1SDimitry Andric if (TypeIdx == 1) 1989fe6060f1SDimitry Andric return UnableToLegalize; 1990fe6060f1SDimitry Andric 1991fe6060f1SDimitry Andric bool IsSigned = MI.getOpcode() == TargetOpcode::G_SMULO; 1992fe6060f1SDimitry Andric Register Result = MI.getOperand(0).getReg(); 1993fe6060f1SDimitry Andric Register OriginalOverflow = MI.getOperand(1).getReg(); 1994fe6060f1SDimitry Andric Register LHS = MI.getOperand(2).getReg(); 1995fe6060f1SDimitry Andric Register RHS = MI.getOperand(3).getReg(); 1996fe6060f1SDimitry Andric LLT SrcTy = MRI.getType(LHS); 1997fe6060f1SDimitry Andric LLT OverflowTy = MRI.getType(OriginalOverflow); 1998fe6060f1SDimitry Andric unsigned SrcBitWidth = SrcTy.getScalarSizeInBits(); 1999fe6060f1SDimitry Andric 2000fe6060f1SDimitry Andric // To determine if the result overflowed in the larger type, we extend the 2001fe6060f1SDimitry Andric // input to the larger type, do the multiply (checking if it overflows), 2002fe6060f1SDimitry Andric // then also check the high bits of the result to see if overflow happened 2003fe6060f1SDimitry Andric // there. 2004fe6060f1SDimitry Andric unsigned ExtOp = IsSigned ? TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT; 2005fe6060f1SDimitry Andric auto LeftOperand = MIRBuilder.buildInstr(ExtOp, {WideTy}, {LHS}); 2006fe6060f1SDimitry Andric auto RightOperand = MIRBuilder.buildInstr(ExtOp, {WideTy}, {RHS}); 2007fe6060f1SDimitry Andric 2008fe6060f1SDimitry Andric auto Mulo = MIRBuilder.buildInstr(MI.getOpcode(), {WideTy, OverflowTy}, 2009fe6060f1SDimitry Andric {LeftOperand, RightOperand}); 2010fe6060f1SDimitry Andric auto Mul = Mulo->getOperand(0); 2011fe6060f1SDimitry Andric MIRBuilder.buildTrunc(Result, Mul); 2012fe6060f1SDimitry Andric 2013fe6060f1SDimitry Andric MachineInstrBuilder ExtResult; 2014fe6060f1SDimitry Andric // Overflow occurred if it occurred in the larger type, or if the high part 2015fe6060f1SDimitry Andric // of the result does not zero/sign-extend the low part. Check this second 2016fe6060f1SDimitry Andric // possibility first. 2017fe6060f1SDimitry Andric if (IsSigned) { 2018fe6060f1SDimitry Andric // For signed, overflow occurred when the high part does not sign-extend 2019fe6060f1SDimitry Andric // the low part. 2020fe6060f1SDimitry Andric ExtResult = MIRBuilder.buildSExtInReg(WideTy, Mul, SrcBitWidth); 2021fe6060f1SDimitry Andric } else { 2022fe6060f1SDimitry Andric // Unsigned overflow occurred when the high part does not zero-extend the 2023fe6060f1SDimitry Andric // low part. 2024fe6060f1SDimitry Andric ExtResult = MIRBuilder.buildZExtInReg(WideTy, Mul, SrcBitWidth); 2025fe6060f1SDimitry Andric } 2026fe6060f1SDimitry Andric 2027fe6060f1SDimitry Andric // Multiplication cannot overflow if the WideTy is >= 2 * original width, 2028fe6060f1SDimitry Andric // so we don't need to check the overflow result of larger type Mulo. 2029fe6060f1SDimitry Andric if (WideTy.getScalarSizeInBits() < 2 * SrcBitWidth) { 2030fe6060f1SDimitry Andric auto Overflow = 2031fe6060f1SDimitry Andric MIRBuilder.buildICmp(CmpInst::ICMP_NE, OverflowTy, Mul, ExtResult); 2032fe6060f1SDimitry Andric // Finally check if the multiplication in the larger type itself overflowed. 2033fe6060f1SDimitry Andric MIRBuilder.buildOr(OriginalOverflow, Mulo->getOperand(1), Overflow); 2034fe6060f1SDimitry Andric } else { 2035fe6060f1SDimitry Andric MIRBuilder.buildICmp(CmpInst::ICMP_NE, OriginalOverflow, Mul, ExtResult); 2036fe6060f1SDimitry Andric } 2037fe6060f1SDimitry Andric MI.eraseFromParent(); 2038fe6060f1SDimitry Andric return Legalized; 2039fe6060f1SDimitry Andric } 2040fe6060f1SDimitry Andric 2041fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult 20425ffd83dbSDimitry Andric LegalizerHelper::widenScalar(MachineInstr &MI, unsigned TypeIdx, LLT WideTy) { 20430b57cec5SDimitry Andric switch (MI.getOpcode()) { 20440b57cec5SDimitry Andric default: 20450b57cec5SDimitry Andric return UnableToLegalize; 2046fe6060f1SDimitry Andric case TargetOpcode::G_ATOMICRMW_XCHG: 2047fe6060f1SDimitry Andric case TargetOpcode::G_ATOMICRMW_ADD: 2048fe6060f1SDimitry Andric case TargetOpcode::G_ATOMICRMW_SUB: 2049fe6060f1SDimitry Andric case TargetOpcode::G_ATOMICRMW_AND: 2050fe6060f1SDimitry Andric case TargetOpcode::G_ATOMICRMW_OR: 2051fe6060f1SDimitry Andric case TargetOpcode::G_ATOMICRMW_XOR: 2052fe6060f1SDimitry Andric case TargetOpcode::G_ATOMICRMW_MIN: 2053fe6060f1SDimitry Andric case TargetOpcode::G_ATOMICRMW_MAX: 2054fe6060f1SDimitry Andric case TargetOpcode::G_ATOMICRMW_UMIN: 2055fe6060f1SDimitry Andric case TargetOpcode::G_ATOMICRMW_UMAX: 2056fe6060f1SDimitry Andric assert(TypeIdx == 0 && "atomicrmw with second scalar type"); 2057fe6060f1SDimitry Andric Observer.changingInstr(MI); 2058fe6060f1SDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT); 2059fe6060f1SDimitry Andric widenScalarDst(MI, WideTy, 0); 2060fe6060f1SDimitry Andric Observer.changedInstr(MI); 2061fe6060f1SDimitry Andric return Legalized; 2062fe6060f1SDimitry Andric case TargetOpcode::G_ATOMIC_CMPXCHG: 2063fe6060f1SDimitry Andric assert(TypeIdx == 0 && "G_ATOMIC_CMPXCHG with second scalar type"); 2064fe6060f1SDimitry Andric Observer.changingInstr(MI); 2065fe6060f1SDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT); 2066fe6060f1SDimitry Andric widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ANYEXT); 2067fe6060f1SDimitry Andric widenScalarDst(MI, WideTy, 0); 2068fe6060f1SDimitry Andric Observer.changedInstr(MI); 2069fe6060f1SDimitry Andric return Legalized; 2070fe6060f1SDimitry Andric case TargetOpcode::G_ATOMIC_CMPXCHG_WITH_SUCCESS: 2071fe6060f1SDimitry Andric if (TypeIdx == 0) { 2072fe6060f1SDimitry Andric Observer.changingInstr(MI); 2073fe6060f1SDimitry Andric widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ANYEXT); 2074fe6060f1SDimitry Andric widenScalarSrc(MI, WideTy, 4, TargetOpcode::G_ANYEXT); 2075fe6060f1SDimitry Andric widenScalarDst(MI, WideTy, 0); 2076fe6060f1SDimitry Andric Observer.changedInstr(MI); 2077fe6060f1SDimitry Andric return Legalized; 2078fe6060f1SDimitry Andric } 2079fe6060f1SDimitry Andric assert(TypeIdx == 1 && 2080fe6060f1SDimitry Andric "G_ATOMIC_CMPXCHG_WITH_SUCCESS with third scalar type"); 2081fe6060f1SDimitry Andric Observer.changingInstr(MI); 2082fe6060f1SDimitry Andric widenScalarDst(MI, WideTy, 1); 2083fe6060f1SDimitry Andric Observer.changedInstr(MI); 2084fe6060f1SDimitry Andric return Legalized; 20850b57cec5SDimitry Andric case TargetOpcode::G_EXTRACT: 20860b57cec5SDimitry Andric return widenScalarExtract(MI, TypeIdx, WideTy); 20870b57cec5SDimitry Andric case TargetOpcode::G_INSERT: 20880b57cec5SDimitry Andric return widenScalarInsert(MI, TypeIdx, WideTy); 20890b57cec5SDimitry Andric case TargetOpcode::G_MERGE_VALUES: 20900b57cec5SDimitry Andric return widenScalarMergeValues(MI, TypeIdx, WideTy); 20910b57cec5SDimitry Andric case TargetOpcode::G_UNMERGE_VALUES: 20920b57cec5SDimitry Andric return widenScalarUnmergeValues(MI, TypeIdx, WideTy); 2093e8d8bef9SDimitry Andric case TargetOpcode::G_SADDO: 2094e8d8bef9SDimitry Andric case TargetOpcode::G_SSUBO: 20950b57cec5SDimitry Andric case TargetOpcode::G_UADDO: 2096e8d8bef9SDimitry Andric case TargetOpcode::G_USUBO: 2097fe6060f1SDimitry Andric case TargetOpcode::G_SADDE: 2098fe6060f1SDimitry Andric case TargetOpcode::G_SSUBE: 2099fe6060f1SDimitry Andric case TargetOpcode::G_UADDE: 2100fe6060f1SDimitry Andric case TargetOpcode::G_USUBE: 2101fe6060f1SDimitry Andric return widenScalarAddSubOverflow(MI, TypeIdx, WideTy); 2102fe6060f1SDimitry Andric case TargetOpcode::G_UMULO: 2103fe6060f1SDimitry Andric case TargetOpcode::G_SMULO: 2104fe6060f1SDimitry Andric return widenScalarMulo(MI, TypeIdx, WideTy); 21055ffd83dbSDimitry Andric case TargetOpcode::G_SADDSAT: 21065ffd83dbSDimitry Andric case TargetOpcode::G_SSUBSAT: 2107e8d8bef9SDimitry Andric case TargetOpcode::G_SSHLSAT: 21085ffd83dbSDimitry Andric case TargetOpcode::G_UADDSAT: 21095ffd83dbSDimitry Andric case TargetOpcode::G_USUBSAT: 2110e8d8bef9SDimitry Andric case TargetOpcode::G_USHLSAT: 2111e8d8bef9SDimitry Andric return widenScalarAddSubShlSat(MI, TypeIdx, WideTy); 21120b57cec5SDimitry Andric case TargetOpcode::G_CTTZ: 21130b57cec5SDimitry Andric case TargetOpcode::G_CTTZ_ZERO_UNDEF: 21140b57cec5SDimitry Andric case TargetOpcode::G_CTLZ: 21150b57cec5SDimitry Andric case TargetOpcode::G_CTLZ_ZERO_UNDEF: 21160b57cec5SDimitry Andric case TargetOpcode::G_CTPOP: { 21170b57cec5SDimitry Andric if (TypeIdx == 0) { 21180b57cec5SDimitry Andric Observer.changingInstr(MI); 21190b57cec5SDimitry Andric widenScalarDst(MI, WideTy, 0); 21200b57cec5SDimitry Andric Observer.changedInstr(MI); 21210b57cec5SDimitry Andric return Legalized; 21220b57cec5SDimitry Andric } 21230b57cec5SDimitry Andric 21240b57cec5SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 21250b57cec5SDimitry Andric 2126349cc55cSDimitry Andric // First extend the input. 2127349cc55cSDimitry Andric unsigned ExtOpc = MI.getOpcode() == TargetOpcode::G_CTTZ || 2128349cc55cSDimitry Andric MI.getOpcode() == TargetOpcode::G_CTTZ_ZERO_UNDEF 2129349cc55cSDimitry Andric ? TargetOpcode::G_ANYEXT 2130349cc55cSDimitry Andric : TargetOpcode::G_ZEXT; 2131349cc55cSDimitry Andric auto MIBSrc = MIRBuilder.buildInstr(ExtOpc, {WideTy}, {SrcReg}); 21320b57cec5SDimitry Andric LLT CurTy = MRI.getType(SrcReg); 2133349cc55cSDimitry Andric unsigned NewOpc = MI.getOpcode(); 2134349cc55cSDimitry Andric if (NewOpc == TargetOpcode::G_CTTZ) { 21350b57cec5SDimitry Andric // The count is the same in the larger type except if the original 21360b57cec5SDimitry Andric // value was zero. This can be handled by setting the bit just off 21370b57cec5SDimitry Andric // the top of the original type. 21380b57cec5SDimitry Andric auto TopBit = 21390b57cec5SDimitry Andric APInt::getOneBitSet(WideTy.getSizeInBits(), CurTy.getSizeInBits()); 21400b57cec5SDimitry Andric MIBSrc = MIRBuilder.buildOr( 21410b57cec5SDimitry Andric WideTy, MIBSrc, MIRBuilder.buildConstant(WideTy, TopBit)); 2142349cc55cSDimitry Andric // Now we know the operand is non-zero, use the more relaxed opcode. 2143349cc55cSDimitry Andric NewOpc = TargetOpcode::G_CTTZ_ZERO_UNDEF; 21440b57cec5SDimitry Andric } 21450b57cec5SDimitry Andric 21460b57cec5SDimitry Andric // Perform the operation at the larger size. 2147349cc55cSDimitry Andric auto MIBNewOp = MIRBuilder.buildInstr(NewOpc, {WideTy}, {MIBSrc}); 21480b57cec5SDimitry Andric // This is already the correct result for CTPOP and CTTZs 21490b57cec5SDimitry Andric if (MI.getOpcode() == TargetOpcode::G_CTLZ || 21500b57cec5SDimitry Andric MI.getOpcode() == TargetOpcode::G_CTLZ_ZERO_UNDEF) { 21510b57cec5SDimitry Andric // The correct result is NewOp - (Difference in widety and current ty). 21520b57cec5SDimitry Andric unsigned SizeDiff = WideTy.getSizeInBits() - CurTy.getSizeInBits(); 21535ffd83dbSDimitry Andric MIBNewOp = MIRBuilder.buildSub( 21545ffd83dbSDimitry Andric WideTy, MIBNewOp, MIRBuilder.buildConstant(WideTy, SizeDiff)); 21550b57cec5SDimitry Andric } 21560b57cec5SDimitry Andric 21570b57cec5SDimitry Andric MIRBuilder.buildZExtOrTrunc(MI.getOperand(0), MIBNewOp); 21580b57cec5SDimitry Andric MI.eraseFromParent(); 21590b57cec5SDimitry Andric return Legalized; 21600b57cec5SDimitry Andric } 21610b57cec5SDimitry Andric case TargetOpcode::G_BSWAP: { 21620b57cec5SDimitry Andric Observer.changingInstr(MI); 21630b57cec5SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 21640b57cec5SDimitry Andric 21650b57cec5SDimitry Andric Register ShrReg = MRI.createGenericVirtualRegister(WideTy); 21660b57cec5SDimitry Andric Register DstExt = MRI.createGenericVirtualRegister(WideTy); 21670b57cec5SDimitry Andric Register ShiftAmtReg = MRI.createGenericVirtualRegister(WideTy); 21680b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 21690b57cec5SDimitry Andric 21700b57cec5SDimitry Andric MI.getOperand(0).setReg(DstExt); 21710b57cec5SDimitry Andric 21720b57cec5SDimitry Andric MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 21730b57cec5SDimitry Andric 21740b57cec5SDimitry Andric LLT Ty = MRI.getType(DstReg); 21750b57cec5SDimitry Andric unsigned DiffBits = WideTy.getScalarSizeInBits() - Ty.getScalarSizeInBits(); 21760b57cec5SDimitry Andric MIRBuilder.buildConstant(ShiftAmtReg, DiffBits); 21775ffd83dbSDimitry Andric MIRBuilder.buildLShr(ShrReg, DstExt, ShiftAmtReg); 21780b57cec5SDimitry Andric 21790b57cec5SDimitry Andric MIRBuilder.buildTrunc(DstReg, ShrReg); 21800b57cec5SDimitry Andric Observer.changedInstr(MI); 21810b57cec5SDimitry Andric return Legalized; 21820b57cec5SDimitry Andric } 21838bcb0991SDimitry Andric case TargetOpcode::G_BITREVERSE: { 21848bcb0991SDimitry Andric Observer.changingInstr(MI); 21858bcb0991SDimitry Andric 21868bcb0991SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 21878bcb0991SDimitry Andric LLT Ty = MRI.getType(DstReg); 21888bcb0991SDimitry Andric unsigned DiffBits = WideTy.getScalarSizeInBits() - Ty.getScalarSizeInBits(); 21898bcb0991SDimitry Andric 21908bcb0991SDimitry Andric Register DstExt = MRI.createGenericVirtualRegister(WideTy); 21918bcb0991SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 21928bcb0991SDimitry Andric MI.getOperand(0).setReg(DstExt); 21938bcb0991SDimitry Andric MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 21948bcb0991SDimitry Andric 21958bcb0991SDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(WideTy, DiffBits); 21968bcb0991SDimitry Andric auto Shift = MIRBuilder.buildLShr(WideTy, DstExt, ShiftAmt); 21978bcb0991SDimitry Andric MIRBuilder.buildTrunc(DstReg, Shift); 21988bcb0991SDimitry Andric Observer.changedInstr(MI); 21998bcb0991SDimitry Andric return Legalized; 22008bcb0991SDimitry Andric } 22015ffd83dbSDimitry Andric case TargetOpcode::G_FREEZE: 22025ffd83dbSDimitry Andric Observer.changingInstr(MI); 22035ffd83dbSDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 22045ffd83dbSDimitry Andric widenScalarDst(MI, WideTy); 22055ffd83dbSDimitry Andric Observer.changedInstr(MI); 22065ffd83dbSDimitry Andric return Legalized; 22075ffd83dbSDimitry Andric 2208fe6060f1SDimitry Andric case TargetOpcode::G_ABS: 2209fe6060f1SDimitry Andric Observer.changingInstr(MI); 2210fe6060f1SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT); 2211fe6060f1SDimitry Andric widenScalarDst(MI, WideTy); 2212fe6060f1SDimitry Andric Observer.changedInstr(MI); 2213fe6060f1SDimitry Andric return Legalized; 2214fe6060f1SDimitry Andric 22150b57cec5SDimitry Andric case TargetOpcode::G_ADD: 22160b57cec5SDimitry Andric case TargetOpcode::G_AND: 22170b57cec5SDimitry Andric case TargetOpcode::G_MUL: 22180b57cec5SDimitry Andric case TargetOpcode::G_OR: 22190b57cec5SDimitry Andric case TargetOpcode::G_XOR: 22200b57cec5SDimitry Andric case TargetOpcode::G_SUB: 22210b57cec5SDimitry Andric // Perform operation at larger width (any extension is fines here, high bits 22220b57cec5SDimitry Andric // don't affect the result) and then truncate the result back to the 22230b57cec5SDimitry Andric // original type. 22240b57cec5SDimitry Andric Observer.changingInstr(MI); 22250b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 22260b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT); 22270b57cec5SDimitry Andric widenScalarDst(MI, WideTy); 22280b57cec5SDimitry Andric Observer.changedInstr(MI); 22290b57cec5SDimitry Andric return Legalized; 22300b57cec5SDimitry Andric 2231fe6060f1SDimitry Andric case TargetOpcode::G_SBFX: 2232fe6060f1SDimitry Andric case TargetOpcode::G_UBFX: 2233fe6060f1SDimitry Andric Observer.changingInstr(MI); 2234fe6060f1SDimitry Andric 2235fe6060f1SDimitry Andric if (TypeIdx == 0) { 2236fe6060f1SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 2237fe6060f1SDimitry Andric widenScalarDst(MI, WideTy); 2238fe6060f1SDimitry Andric } else { 2239fe6060f1SDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); 2240fe6060f1SDimitry Andric widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ZEXT); 2241fe6060f1SDimitry Andric } 2242fe6060f1SDimitry Andric 2243fe6060f1SDimitry Andric Observer.changedInstr(MI); 2244fe6060f1SDimitry Andric return Legalized; 2245fe6060f1SDimitry Andric 22460b57cec5SDimitry Andric case TargetOpcode::G_SHL: 22470b57cec5SDimitry Andric Observer.changingInstr(MI); 22480b57cec5SDimitry Andric 22490b57cec5SDimitry Andric if (TypeIdx == 0) { 22500b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 22510b57cec5SDimitry Andric widenScalarDst(MI, WideTy); 22520b57cec5SDimitry Andric } else { 22530b57cec5SDimitry Andric assert(TypeIdx == 1); 22540b57cec5SDimitry Andric // The "number of bits to shift" operand must preserve its value as an 22550b57cec5SDimitry Andric // unsigned integer: 22560b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); 22570b57cec5SDimitry Andric } 22580b57cec5SDimitry Andric 22590b57cec5SDimitry Andric Observer.changedInstr(MI); 22600b57cec5SDimitry Andric return Legalized; 22610b57cec5SDimitry Andric 22620b57cec5SDimitry Andric case TargetOpcode::G_SDIV: 22630b57cec5SDimitry Andric case TargetOpcode::G_SREM: 22640b57cec5SDimitry Andric case TargetOpcode::G_SMIN: 22650b57cec5SDimitry Andric case TargetOpcode::G_SMAX: 22660b57cec5SDimitry Andric Observer.changingInstr(MI); 22670b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT); 22680b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT); 22690b57cec5SDimitry Andric widenScalarDst(MI, WideTy); 22700b57cec5SDimitry Andric Observer.changedInstr(MI); 22710b57cec5SDimitry Andric return Legalized; 22720b57cec5SDimitry Andric 2273fe6060f1SDimitry Andric case TargetOpcode::G_SDIVREM: 2274fe6060f1SDimitry Andric Observer.changingInstr(MI); 2275fe6060f1SDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT); 2276fe6060f1SDimitry Andric widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_SEXT); 2277fe6060f1SDimitry Andric widenScalarDst(MI, WideTy); 2278fe6060f1SDimitry Andric widenScalarDst(MI, WideTy, 1); 2279fe6060f1SDimitry Andric Observer.changedInstr(MI); 2280fe6060f1SDimitry Andric return Legalized; 2281fe6060f1SDimitry Andric 22820b57cec5SDimitry Andric case TargetOpcode::G_ASHR: 22830b57cec5SDimitry Andric case TargetOpcode::G_LSHR: 22840b57cec5SDimitry Andric Observer.changingInstr(MI); 22850b57cec5SDimitry Andric 22860b57cec5SDimitry Andric if (TypeIdx == 0) { 22870b57cec5SDimitry Andric unsigned CvtOp = MI.getOpcode() == TargetOpcode::G_ASHR ? 22880b57cec5SDimitry Andric TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT; 22890b57cec5SDimitry Andric 22900b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 1, CvtOp); 22910b57cec5SDimitry Andric widenScalarDst(MI, WideTy); 22920b57cec5SDimitry Andric } else { 22930b57cec5SDimitry Andric assert(TypeIdx == 1); 22940b57cec5SDimitry Andric // The "number of bits to shift" operand must preserve its value as an 22950b57cec5SDimitry Andric // unsigned integer: 22960b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); 22970b57cec5SDimitry Andric } 22980b57cec5SDimitry Andric 22990b57cec5SDimitry Andric Observer.changedInstr(MI); 23000b57cec5SDimitry Andric return Legalized; 23010b57cec5SDimitry Andric case TargetOpcode::G_UDIV: 23020b57cec5SDimitry Andric case TargetOpcode::G_UREM: 23030b57cec5SDimitry Andric case TargetOpcode::G_UMIN: 23040b57cec5SDimitry Andric case TargetOpcode::G_UMAX: 23050b57cec5SDimitry Andric Observer.changingInstr(MI); 23060b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT); 23070b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); 23080b57cec5SDimitry Andric widenScalarDst(MI, WideTy); 23090b57cec5SDimitry Andric Observer.changedInstr(MI); 23100b57cec5SDimitry Andric return Legalized; 23110b57cec5SDimitry Andric 2312fe6060f1SDimitry Andric case TargetOpcode::G_UDIVREM: 2313fe6060f1SDimitry Andric Observer.changingInstr(MI); 2314fe6060f1SDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); 2315fe6060f1SDimitry Andric widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ZEXT); 2316fe6060f1SDimitry Andric widenScalarDst(MI, WideTy); 2317fe6060f1SDimitry Andric widenScalarDst(MI, WideTy, 1); 2318fe6060f1SDimitry Andric Observer.changedInstr(MI); 2319fe6060f1SDimitry Andric return Legalized; 2320fe6060f1SDimitry Andric 23210b57cec5SDimitry Andric case TargetOpcode::G_SELECT: 23220b57cec5SDimitry Andric Observer.changingInstr(MI); 23230b57cec5SDimitry Andric if (TypeIdx == 0) { 23240b57cec5SDimitry Andric // Perform operation at larger width (any extension is fine here, high 23250b57cec5SDimitry Andric // bits don't affect the result) and then truncate the result back to the 23260b57cec5SDimitry Andric // original type. 23270b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT); 23280b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ANYEXT); 23290b57cec5SDimitry Andric widenScalarDst(MI, WideTy); 23300b57cec5SDimitry Andric } else { 23310b57cec5SDimitry Andric bool IsVec = MRI.getType(MI.getOperand(1).getReg()).isVector(); 23320b57cec5SDimitry Andric // Explicit extension is required here since high bits affect the result. 23330b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 1, MIRBuilder.getBoolExtOp(IsVec, false)); 23340b57cec5SDimitry Andric } 23350b57cec5SDimitry Andric Observer.changedInstr(MI); 23360b57cec5SDimitry Andric return Legalized; 23370b57cec5SDimitry Andric 23380b57cec5SDimitry Andric case TargetOpcode::G_FPTOSI: 23390b57cec5SDimitry Andric case TargetOpcode::G_FPTOUI: 23400b57cec5SDimitry Andric Observer.changingInstr(MI); 23418bcb0991SDimitry Andric 23428bcb0991SDimitry Andric if (TypeIdx == 0) 23430b57cec5SDimitry Andric widenScalarDst(MI, WideTy); 23448bcb0991SDimitry Andric else 23458bcb0991SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_FPEXT); 23468bcb0991SDimitry Andric 23470b57cec5SDimitry Andric Observer.changedInstr(MI); 23480b57cec5SDimitry Andric return Legalized; 23490b57cec5SDimitry Andric case TargetOpcode::G_SITOFP: 23500b57cec5SDimitry Andric Observer.changingInstr(MI); 2351e8d8bef9SDimitry Andric 2352e8d8bef9SDimitry Andric if (TypeIdx == 0) 2353e8d8bef9SDimitry Andric widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC); 2354e8d8bef9SDimitry Andric else 23550b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT); 2356e8d8bef9SDimitry Andric 23570b57cec5SDimitry Andric Observer.changedInstr(MI); 23580b57cec5SDimitry Andric return Legalized; 23590b57cec5SDimitry Andric case TargetOpcode::G_UITOFP: 23600b57cec5SDimitry Andric Observer.changingInstr(MI); 2361e8d8bef9SDimitry Andric 2362e8d8bef9SDimitry Andric if (TypeIdx == 0) 2363e8d8bef9SDimitry Andric widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC); 2364e8d8bef9SDimitry Andric else 23650b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT); 2366e8d8bef9SDimitry Andric 23670b57cec5SDimitry Andric Observer.changedInstr(MI); 23680b57cec5SDimitry Andric return Legalized; 23690b57cec5SDimitry Andric case TargetOpcode::G_LOAD: 23700b57cec5SDimitry Andric case TargetOpcode::G_SEXTLOAD: 23710b57cec5SDimitry Andric case TargetOpcode::G_ZEXTLOAD: 23720b57cec5SDimitry Andric Observer.changingInstr(MI); 23730b57cec5SDimitry Andric widenScalarDst(MI, WideTy); 23740b57cec5SDimitry Andric Observer.changedInstr(MI); 23750b57cec5SDimitry Andric return Legalized; 23760b57cec5SDimitry Andric 23770b57cec5SDimitry Andric case TargetOpcode::G_STORE: { 23780b57cec5SDimitry Andric if (TypeIdx != 0) 23790b57cec5SDimitry Andric return UnableToLegalize; 23800b57cec5SDimitry Andric 23810b57cec5SDimitry Andric LLT Ty = MRI.getType(MI.getOperand(0).getReg()); 2382e8d8bef9SDimitry Andric if (!Ty.isScalar()) 23830b57cec5SDimitry Andric return UnableToLegalize; 23840b57cec5SDimitry Andric 23850b57cec5SDimitry Andric Observer.changingInstr(MI); 23860b57cec5SDimitry Andric 23870b57cec5SDimitry Andric unsigned ExtType = Ty.getScalarSizeInBits() == 1 ? 23880b57cec5SDimitry Andric TargetOpcode::G_ZEXT : TargetOpcode::G_ANYEXT; 23890b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 0, ExtType); 23900b57cec5SDimitry Andric 23910b57cec5SDimitry Andric Observer.changedInstr(MI); 23920b57cec5SDimitry Andric return Legalized; 23930b57cec5SDimitry Andric } 23940b57cec5SDimitry Andric case TargetOpcode::G_CONSTANT: { 23950b57cec5SDimitry Andric MachineOperand &SrcMO = MI.getOperand(1); 23960b57cec5SDimitry Andric LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext(); 2397480093f4SDimitry Andric unsigned ExtOpc = LI.getExtOpcodeForWideningConstant( 2398480093f4SDimitry Andric MRI.getType(MI.getOperand(0).getReg())); 2399480093f4SDimitry Andric assert((ExtOpc == TargetOpcode::G_ZEXT || ExtOpc == TargetOpcode::G_SEXT || 2400480093f4SDimitry Andric ExtOpc == TargetOpcode::G_ANYEXT) && 2401480093f4SDimitry Andric "Illegal Extend"); 2402480093f4SDimitry Andric const APInt &SrcVal = SrcMO.getCImm()->getValue(); 2403480093f4SDimitry Andric const APInt &Val = (ExtOpc == TargetOpcode::G_SEXT) 2404480093f4SDimitry Andric ? SrcVal.sext(WideTy.getSizeInBits()) 2405480093f4SDimitry Andric : SrcVal.zext(WideTy.getSizeInBits()); 24060b57cec5SDimitry Andric Observer.changingInstr(MI); 24070b57cec5SDimitry Andric SrcMO.setCImm(ConstantInt::get(Ctx, Val)); 24080b57cec5SDimitry Andric 24090b57cec5SDimitry Andric widenScalarDst(MI, WideTy); 24100b57cec5SDimitry Andric Observer.changedInstr(MI); 24110b57cec5SDimitry Andric return Legalized; 24120b57cec5SDimitry Andric } 24130b57cec5SDimitry Andric case TargetOpcode::G_FCONSTANT: { 24140b57cec5SDimitry Andric MachineOperand &SrcMO = MI.getOperand(1); 24150b57cec5SDimitry Andric LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext(); 24160b57cec5SDimitry Andric APFloat Val = SrcMO.getFPImm()->getValueAPF(); 24170b57cec5SDimitry Andric bool LosesInfo; 24180b57cec5SDimitry Andric switch (WideTy.getSizeInBits()) { 24190b57cec5SDimitry Andric case 32: 24200b57cec5SDimitry Andric Val.convert(APFloat::IEEEsingle(), APFloat::rmNearestTiesToEven, 24210b57cec5SDimitry Andric &LosesInfo); 24220b57cec5SDimitry Andric break; 24230b57cec5SDimitry Andric case 64: 24240b57cec5SDimitry Andric Val.convert(APFloat::IEEEdouble(), APFloat::rmNearestTiesToEven, 24250b57cec5SDimitry Andric &LosesInfo); 24260b57cec5SDimitry Andric break; 24270b57cec5SDimitry Andric default: 24280b57cec5SDimitry Andric return UnableToLegalize; 24290b57cec5SDimitry Andric } 24300b57cec5SDimitry Andric 24310b57cec5SDimitry Andric assert(!LosesInfo && "extend should always be lossless"); 24320b57cec5SDimitry Andric 24330b57cec5SDimitry Andric Observer.changingInstr(MI); 24340b57cec5SDimitry Andric SrcMO.setFPImm(ConstantFP::get(Ctx, Val)); 24350b57cec5SDimitry Andric 24360b57cec5SDimitry Andric widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC); 24370b57cec5SDimitry Andric Observer.changedInstr(MI); 24380b57cec5SDimitry Andric return Legalized; 24390b57cec5SDimitry Andric } 24400b57cec5SDimitry Andric case TargetOpcode::G_IMPLICIT_DEF: { 24410b57cec5SDimitry Andric Observer.changingInstr(MI); 24420b57cec5SDimitry Andric widenScalarDst(MI, WideTy); 24430b57cec5SDimitry Andric Observer.changedInstr(MI); 24440b57cec5SDimitry Andric return Legalized; 24450b57cec5SDimitry Andric } 24460b57cec5SDimitry Andric case TargetOpcode::G_BRCOND: 24470b57cec5SDimitry Andric Observer.changingInstr(MI); 24480b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 0, MIRBuilder.getBoolExtOp(false, false)); 24490b57cec5SDimitry Andric Observer.changedInstr(MI); 24500b57cec5SDimitry Andric return Legalized; 24510b57cec5SDimitry Andric 24520b57cec5SDimitry Andric case TargetOpcode::G_FCMP: 24530b57cec5SDimitry Andric Observer.changingInstr(MI); 24540b57cec5SDimitry Andric if (TypeIdx == 0) 24550b57cec5SDimitry Andric widenScalarDst(MI, WideTy); 24560b57cec5SDimitry Andric else { 24570b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_FPEXT); 24580b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_FPEXT); 24590b57cec5SDimitry Andric } 24600b57cec5SDimitry Andric Observer.changedInstr(MI); 24610b57cec5SDimitry Andric return Legalized; 24620b57cec5SDimitry Andric 24630b57cec5SDimitry Andric case TargetOpcode::G_ICMP: 24640b57cec5SDimitry Andric Observer.changingInstr(MI); 24650b57cec5SDimitry Andric if (TypeIdx == 0) 24660b57cec5SDimitry Andric widenScalarDst(MI, WideTy); 24670b57cec5SDimitry Andric else { 24680b57cec5SDimitry Andric unsigned ExtOpcode = CmpInst::isSigned(static_cast<CmpInst::Predicate>( 24690b57cec5SDimitry Andric MI.getOperand(1).getPredicate())) 24700b57cec5SDimitry Andric ? TargetOpcode::G_SEXT 24710b57cec5SDimitry Andric : TargetOpcode::G_ZEXT; 24720b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 2, ExtOpcode); 24730b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 3, ExtOpcode); 24740b57cec5SDimitry Andric } 24750b57cec5SDimitry Andric Observer.changedInstr(MI); 24760b57cec5SDimitry Andric return Legalized; 24770b57cec5SDimitry Andric 2478480093f4SDimitry Andric case TargetOpcode::G_PTR_ADD: 2479480093f4SDimitry Andric assert(TypeIdx == 1 && "unable to legalize pointer of G_PTR_ADD"); 24800b57cec5SDimitry Andric Observer.changingInstr(MI); 24810b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT); 24820b57cec5SDimitry Andric Observer.changedInstr(MI); 24830b57cec5SDimitry Andric return Legalized; 24840b57cec5SDimitry Andric 24850b57cec5SDimitry Andric case TargetOpcode::G_PHI: { 24860b57cec5SDimitry Andric assert(TypeIdx == 0 && "Expecting only Idx 0"); 24870b57cec5SDimitry Andric 24880b57cec5SDimitry Andric Observer.changingInstr(MI); 24890b57cec5SDimitry Andric for (unsigned I = 1; I < MI.getNumOperands(); I += 2) { 24900b57cec5SDimitry Andric MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB(); 24910b57cec5SDimitry Andric MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator()); 24920b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, I, TargetOpcode::G_ANYEXT); 24930b57cec5SDimitry Andric } 24940b57cec5SDimitry Andric 24950b57cec5SDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 24960b57cec5SDimitry Andric MIRBuilder.setInsertPt(MBB, --MBB.getFirstNonPHI()); 24970b57cec5SDimitry Andric widenScalarDst(MI, WideTy); 24980b57cec5SDimitry Andric Observer.changedInstr(MI); 24990b57cec5SDimitry Andric return Legalized; 25000b57cec5SDimitry Andric } 25010b57cec5SDimitry Andric case TargetOpcode::G_EXTRACT_VECTOR_ELT: { 25020b57cec5SDimitry Andric if (TypeIdx == 0) { 25030b57cec5SDimitry Andric Register VecReg = MI.getOperand(1).getReg(); 25040b57cec5SDimitry Andric LLT VecTy = MRI.getType(VecReg); 25050b57cec5SDimitry Andric Observer.changingInstr(MI); 25060b57cec5SDimitry Andric 2507fe6060f1SDimitry Andric widenScalarSrc( 2508fe6060f1SDimitry Andric MI, LLT::vector(VecTy.getElementCount(), WideTy.getSizeInBits()), 1, 2509349cc55cSDimitry Andric TargetOpcode::G_ANYEXT); 25100b57cec5SDimitry Andric 25110b57cec5SDimitry Andric widenScalarDst(MI, WideTy, 0); 25120b57cec5SDimitry Andric Observer.changedInstr(MI); 25130b57cec5SDimitry Andric return Legalized; 25140b57cec5SDimitry Andric } 25150b57cec5SDimitry Andric 25160b57cec5SDimitry Andric if (TypeIdx != 2) 25170b57cec5SDimitry Andric return UnableToLegalize; 25180b57cec5SDimitry Andric Observer.changingInstr(MI); 2519480093f4SDimitry Andric // TODO: Probably should be zext 25200b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT); 25210b57cec5SDimitry Andric Observer.changedInstr(MI); 25220b57cec5SDimitry Andric return Legalized; 25230b57cec5SDimitry Andric } 2524480093f4SDimitry Andric case TargetOpcode::G_INSERT_VECTOR_ELT: { 2525480093f4SDimitry Andric if (TypeIdx == 1) { 2526480093f4SDimitry Andric Observer.changingInstr(MI); 2527480093f4SDimitry Andric 2528480093f4SDimitry Andric Register VecReg = MI.getOperand(1).getReg(); 2529480093f4SDimitry Andric LLT VecTy = MRI.getType(VecReg); 2530fe6060f1SDimitry Andric LLT WideVecTy = LLT::vector(VecTy.getElementCount(), WideTy); 2531480093f4SDimitry Andric 2532480093f4SDimitry Andric widenScalarSrc(MI, WideVecTy, 1, TargetOpcode::G_ANYEXT); 2533480093f4SDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT); 2534480093f4SDimitry Andric widenScalarDst(MI, WideVecTy, 0); 2535480093f4SDimitry Andric Observer.changedInstr(MI); 2536480093f4SDimitry Andric return Legalized; 2537480093f4SDimitry Andric } 2538480093f4SDimitry Andric 2539480093f4SDimitry Andric if (TypeIdx == 2) { 2540480093f4SDimitry Andric Observer.changingInstr(MI); 2541480093f4SDimitry Andric // TODO: Probably should be zext 2542480093f4SDimitry Andric widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_SEXT); 2543480093f4SDimitry Andric Observer.changedInstr(MI); 25445ffd83dbSDimitry Andric return Legalized; 2545480093f4SDimitry Andric } 2546480093f4SDimitry Andric 25475ffd83dbSDimitry Andric return UnableToLegalize; 2548480093f4SDimitry Andric } 25490b57cec5SDimitry Andric case TargetOpcode::G_FADD: 25500b57cec5SDimitry Andric case TargetOpcode::G_FMUL: 25510b57cec5SDimitry Andric case TargetOpcode::G_FSUB: 25520b57cec5SDimitry Andric case TargetOpcode::G_FMA: 25538bcb0991SDimitry Andric case TargetOpcode::G_FMAD: 25540b57cec5SDimitry Andric case TargetOpcode::G_FNEG: 25550b57cec5SDimitry Andric case TargetOpcode::G_FABS: 25560b57cec5SDimitry Andric case TargetOpcode::G_FCANONICALIZE: 25570b57cec5SDimitry Andric case TargetOpcode::G_FMINNUM: 25580b57cec5SDimitry Andric case TargetOpcode::G_FMAXNUM: 25590b57cec5SDimitry Andric case TargetOpcode::G_FMINNUM_IEEE: 25600b57cec5SDimitry Andric case TargetOpcode::G_FMAXNUM_IEEE: 25610b57cec5SDimitry Andric case TargetOpcode::G_FMINIMUM: 25620b57cec5SDimitry Andric case TargetOpcode::G_FMAXIMUM: 25630b57cec5SDimitry Andric case TargetOpcode::G_FDIV: 25640b57cec5SDimitry Andric case TargetOpcode::G_FREM: 25650b57cec5SDimitry Andric case TargetOpcode::G_FCEIL: 25660b57cec5SDimitry Andric case TargetOpcode::G_FFLOOR: 25670b57cec5SDimitry Andric case TargetOpcode::G_FCOS: 25680b57cec5SDimitry Andric case TargetOpcode::G_FSIN: 25690b57cec5SDimitry Andric case TargetOpcode::G_FLOG10: 25700b57cec5SDimitry Andric case TargetOpcode::G_FLOG: 25710b57cec5SDimitry Andric case TargetOpcode::G_FLOG2: 25720b57cec5SDimitry Andric case TargetOpcode::G_FRINT: 25730b57cec5SDimitry Andric case TargetOpcode::G_FNEARBYINT: 25740b57cec5SDimitry Andric case TargetOpcode::G_FSQRT: 25750b57cec5SDimitry Andric case TargetOpcode::G_FEXP: 25760b57cec5SDimitry Andric case TargetOpcode::G_FEXP2: 25770b57cec5SDimitry Andric case TargetOpcode::G_FPOW: 25780b57cec5SDimitry Andric case TargetOpcode::G_INTRINSIC_TRUNC: 25790b57cec5SDimitry Andric case TargetOpcode::G_INTRINSIC_ROUND: 2580e8d8bef9SDimitry Andric case TargetOpcode::G_INTRINSIC_ROUNDEVEN: 25810b57cec5SDimitry Andric assert(TypeIdx == 0); 25820b57cec5SDimitry Andric Observer.changingInstr(MI); 25830b57cec5SDimitry Andric 25840b57cec5SDimitry Andric for (unsigned I = 1, E = MI.getNumOperands(); I != E; ++I) 25850b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, I, TargetOpcode::G_FPEXT); 25860b57cec5SDimitry Andric 25870b57cec5SDimitry Andric widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC); 25880b57cec5SDimitry Andric Observer.changedInstr(MI); 25890b57cec5SDimitry Andric return Legalized; 2590e8d8bef9SDimitry Andric case TargetOpcode::G_FPOWI: { 2591e8d8bef9SDimitry Andric if (TypeIdx != 0) 2592e8d8bef9SDimitry Andric return UnableToLegalize; 2593e8d8bef9SDimitry Andric Observer.changingInstr(MI); 2594e8d8bef9SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_FPEXT); 2595e8d8bef9SDimitry Andric widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC); 2596e8d8bef9SDimitry Andric Observer.changedInstr(MI); 2597e8d8bef9SDimitry Andric return Legalized; 2598e8d8bef9SDimitry Andric } 25990b57cec5SDimitry Andric case TargetOpcode::G_INTTOPTR: 26000b57cec5SDimitry Andric if (TypeIdx != 1) 26010b57cec5SDimitry Andric return UnableToLegalize; 26020b57cec5SDimitry Andric 26030b57cec5SDimitry Andric Observer.changingInstr(MI); 26040b57cec5SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT); 26050b57cec5SDimitry Andric Observer.changedInstr(MI); 26060b57cec5SDimitry Andric return Legalized; 26070b57cec5SDimitry Andric case TargetOpcode::G_PTRTOINT: 26080b57cec5SDimitry Andric if (TypeIdx != 0) 26090b57cec5SDimitry Andric return UnableToLegalize; 26100b57cec5SDimitry Andric 26110b57cec5SDimitry Andric Observer.changingInstr(MI); 26120b57cec5SDimitry Andric widenScalarDst(MI, WideTy, 0); 26130b57cec5SDimitry Andric Observer.changedInstr(MI); 26140b57cec5SDimitry Andric return Legalized; 26150b57cec5SDimitry Andric case TargetOpcode::G_BUILD_VECTOR: { 26160b57cec5SDimitry Andric Observer.changingInstr(MI); 26170b57cec5SDimitry Andric 26180b57cec5SDimitry Andric const LLT WideEltTy = TypeIdx == 1 ? WideTy : WideTy.getElementType(); 26190b57cec5SDimitry Andric for (int I = 1, E = MI.getNumOperands(); I != E; ++I) 26200b57cec5SDimitry Andric widenScalarSrc(MI, WideEltTy, I, TargetOpcode::G_ANYEXT); 26210b57cec5SDimitry Andric 26220b57cec5SDimitry Andric // Avoid changing the result vector type if the source element type was 26230b57cec5SDimitry Andric // requested. 26240b57cec5SDimitry Andric if (TypeIdx == 1) { 2625e8d8bef9SDimitry Andric MI.setDesc(MIRBuilder.getTII().get(TargetOpcode::G_BUILD_VECTOR_TRUNC)); 26260b57cec5SDimitry Andric } else { 26270b57cec5SDimitry Andric widenScalarDst(MI, WideTy, 0); 26280b57cec5SDimitry Andric } 26290b57cec5SDimitry Andric 26300b57cec5SDimitry Andric Observer.changedInstr(MI); 26310b57cec5SDimitry Andric return Legalized; 26320b57cec5SDimitry Andric } 26338bcb0991SDimitry Andric case TargetOpcode::G_SEXT_INREG: 26348bcb0991SDimitry Andric if (TypeIdx != 0) 26358bcb0991SDimitry Andric return UnableToLegalize; 26368bcb0991SDimitry Andric 26378bcb0991SDimitry Andric Observer.changingInstr(MI); 26388bcb0991SDimitry Andric widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 26398bcb0991SDimitry Andric widenScalarDst(MI, WideTy, 0, TargetOpcode::G_TRUNC); 26408bcb0991SDimitry Andric Observer.changedInstr(MI); 26418bcb0991SDimitry Andric return Legalized; 26425ffd83dbSDimitry Andric case TargetOpcode::G_PTRMASK: { 26435ffd83dbSDimitry Andric if (TypeIdx != 1) 26445ffd83dbSDimitry Andric return UnableToLegalize; 26455ffd83dbSDimitry Andric Observer.changingInstr(MI); 26465ffd83dbSDimitry Andric widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); 26475ffd83dbSDimitry Andric Observer.changedInstr(MI); 26485ffd83dbSDimitry Andric return Legalized; 26495ffd83dbSDimitry Andric } 26505ffd83dbSDimitry Andric } 26515ffd83dbSDimitry Andric } 26525ffd83dbSDimitry Andric 26535ffd83dbSDimitry Andric static void getUnmergePieces(SmallVectorImpl<Register> &Pieces, 26545ffd83dbSDimitry Andric MachineIRBuilder &B, Register Src, LLT Ty) { 26555ffd83dbSDimitry Andric auto Unmerge = B.buildUnmerge(Ty, Src); 26565ffd83dbSDimitry Andric for (int I = 0, E = Unmerge->getNumOperands() - 1; I != E; ++I) 26575ffd83dbSDimitry Andric Pieces.push_back(Unmerge.getReg(I)); 26585ffd83dbSDimitry Andric } 26595ffd83dbSDimitry Andric 26605ffd83dbSDimitry Andric LegalizerHelper::LegalizeResult 26615ffd83dbSDimitry Andric LegalizerHelper::lowerBitcast(MachineInstr &MI) { 26625ffd83dbSDimitry Andric Register Dst = MI.getOperand(0).getReg(); 26635ffd83dbSDimitry Andric Register Src = MI.getOperand(1).getReg(); 26645ffd83dbSDimitry Andric LLT DstTy = MRI.getType(Dst); 26655ffd83dbSDimitry Andric LLT SrcTy = MRI.getType(Src); 26665ffd83dbSDimitry Andric 26675ffd83dbSDimitry Andric if (SrcTy.isVector()) { 26685ffd83dbSDimitry Andric LLT SrcEltTy = SrcTy.getElementType(); 26695ffd83dbSDimitry Andric SmallVector<Register, 8> SrcRegs; 26705ffd83dbSDimitry Andric 26715ffd83dbSDimitry Andric if (DstTy.isVector()) { 26725ffd83dbSDimitry Andric int NumDstElt = DstTy.getNumElements(); 26735ffd83dbSDimitry Andric int NumSrcElt = SrcTy.getNumElements(); 26745ffd83dbSDimitry Andric 26755ffd83dbSDimitry Andric LLT DstEltTy = DstTy.getElementType(); 26765ffd83dbSDimitry Andric LLT DstCastTy = DstEltTy; // Intermediate bitcast result type 26775ffd83dbSDimitry Andric LLT SrcPartTy = SrcEltTy; // Original unmerge result type. 26785ffd83dbSDimitry Andric 26795ffd83dbSDimitry Andric // If there's an element size mismatch, insert intermediate casts to match 26805ffd83dbSDimitry Andric // the result element type. 26815ffd83dbSDimitry Andric if (NumSrcElt < NumDstElt) { // Source element type is larger. 26825ffd83dbSDimitry Andric // %1:_(<4 x s8>) = G_BITCAST %0:_(<2 x s16>) 26835ffd83dbSDimitry Andric // 26845ffd83dbSDimitry Andric // => 26855ffd83dbSDimitry Andric // 26865ffd83dbSDimitry Andric // %2:_(s16), %3:_(s16) = G_UNMERGE_VALUES %0 26875ffd83dbSDimitry Andric // %3:_(<2 x s8>) = G_BITCAST %2 26885ffd83dbSDimitry Andric // %4:_(<2 x s8>) = G_BITCAST %3 26895ffd83dbSDimitry Andric // %1:_(<4 x s16>) = G_CONCAT_VECTORS %3, %4 2690fe6060f1SDimitry Andric DstCastTy = LLT::fixed_vector(NumDstElt / NumSrcElt, DstEltTy); 26915ffd83dbSDimitry Andric SrcPartTy = SrcEltTy; 26925ffd83dbSDimitry Andric } else if (NumSrcElt > NumDstElt) { // Source element type is smaller. 26935ffd83dbSDimitry Andric // 26945ffd83dbSDimitry Andric // %1:_(<2 x s16>) = G_BITCAST %0:_(<4 x s8>) 26955ffd83dbSDimitry Andric // 26965ffd83dbSDimitry Andric // => 26975ffd83dbSDimitry Andric // 26985ffd83dbSDimitry Andric // %2:_(<2 x s8>), %3:_(<2 x s8>) = G_UNMERGE_VALUES %0 26995ffd83dbSDimitry Andric // %3:_(s16) = G_BITCAST %2 27005ffd83dbSDimitry Andric // %4:_(s16) = G_BITCAST %3 27015ffd83dbSDimitry Andric // %1:_(<2 x s16>) = G_BUILD_VECTOR %3, %4 2702fe6060f1SDimitry Andric SrcPartTy = LLT::fixed_vector(NumSrcElt / NumDstElt, SrcEltTy); 27035ffd83dbSDimitry Andric DstCastTy = DstEltTy; 27045ffd83dbSDimitry Andric } 27055ffd83dbSDimitry Andric 27065ffd83dbSDimitry Andric getUnmergePieces(SrcRegs, MIRBuilder, Src, SrcPartTy); 27075ffd83dbSDimitry Andric for (Register &SrcReg : SrcRegs) 27085ffd83dbSDimitry Andric SrcReg = MIRBuilder.buildBitcast(DstCastTy, SrcReg).getReg(0); 27095ffd83dbSDimitry Andric } else 27105ffd83dbSDimitry Andric getUnmergePieces(SrcRegs, MIRBuilder, Src, SrcEltTy); 27115ffd83dbSDimitry Andric 27125ffd83dbSDimitry Andric MIRBuilder.buildMerge(Dst, SrcRegs); 27135ffd83dbSDimitry Andric MI.eraseFromParent(); 27145ffd83dbSDimitry Andric return Legalized; 27155ffd83dbSDimitry Andric } 27165ffd83dbSDimitry Andric 27175ffd83dbSDimitry Andric if (DstTy.isVector()) { 27185ffd83dbSDimitry Andric SmallVector<Register, 8> SrcRegs; 27195ffd83dbSDimitry Andric getUnmergePieces(SrcRegs, MIRBuilder, Src, DstTy.getElementType()); 27205ffd83dbSDimitry Andric MIRBuilder.buildMerge(Dst, SrcRegs); 27215ffd83dbSDimitry Andric MI.eraseFromParent(); 27225ffd83dbSDimitry Andric return Legalized; 27235ffd83dbSDimitry Andric } 27245ffd83dbSDimitry Andric 27255ffd83dbSDimitry Andric return UnableToLegalize; 27265ffd83dbSDimitry Andric } 27275ffd83dbSDimitry Andric 2728e8d8bef9SDimitry Andric /// Figure out the bit offset into a register when coercing a vector index for 2729e8d8bef9SDimitry Andric /// the wide element type. This is only for the case when promoting vector to 2730e8d8bef9SDimitry Andric /// one with larger elements. 2731e8d8bef9SDimitry Andric // 2732e8d8bef9SDimitry Andric /// 2733e8d8bef9SDimitry Andric /// %offset_idx = G_AND %idx, ~(-1 << Log2(DstEltSize / SrcEltSize)) 2734e8d8bef9SDimitry Andric /// %offset_bits = G_SHL %offset_idx, Log2(SrcEltSize) 2735e8d8bef9SDimitry Andric static Register getBitcastWiderVectorElementOffset(MachineIRBuilder &B, 2736e8d8bef9SDimitry Andric Register Idx, 2737e8d8bef9SDimitry Andric unsigned NewEltSize, 2738e8d8bef9SDimitry Andric unsigned OldEltSize) { 2739e8d8bef9SDimitry Andric const unsigned Log2EltRatio = Log2_32(NewEltSize / OldEltSize); 2740e8d8bef9SDimitry Andric LLT IdxTy = B.getMRI()->getType(Idx); 2741e8d8bef9SDimitry Andric 2742e8d8bef9SDimitry Andric // Now figure out the amount we need to shift to get the target bits. 2743e8d8bef9SDimitry Andric auto OffsetMask = B.buildConstant( 2744349cc55cSDimitry Andric IdxTy, ~(APInt::getAllOnes(IdxTy.getSizeInBits()) << Log2EltRatio)); 2745e8d8bef9SDimitry Andric auto OffsetIdx = B.buildAnd(IdxTy, Idx, OffsetMask); 2746e8d8bef9SDimitry Andric return B.buildShl(IdxTy, OffsetIdx, 2747e8d8bef9SDimitry Andric B.buildConstant(IdxTy, Log2_32(OldEltSize))).getReg(0); 2748e8d8bef9SDimitry Andric } 2749e8d8bef9SDimitry Andric 2750e8d8bef9SDimitry Andric /// Perform a G_EXTRACT_VECTOR_ELT in a different sized vector element. If this 2751e8d8bef9SDimitry Andric /// is casting to a vector with a smaller element size, perform multiple element 2752e8d8bef9SDimitry Andric /// extracts and merge the results. If this is coercing to a vector with larger 2753e8d8bef9SDimitry Andric /// elements, index the bitcasted vector and extract the target element with bit 2754e8d8bef9SDimitry Andric /// operations. This is intended to force the indexing in the native register 2755e8d8bef9SDimitry Andric /// size for architectures that can dynamically index the register file. 27565ffd83dbSDimitry Andric LegalizerHelper::LegalizeResult 2757e8d8bef9SDimitry Andric LegalizerHelper::bitcastExtractVectorElt(MachineInstr &MI, unsigned TypeIdx, 2758e8d8bef9SDimitry Andric LLT CastTy) { 2759e8d8bef9SDimitry Andric if (TypeIdx != 1) 2760e8d8bef9SDimitry Andric return UnableToLegalize; 2761e8d8bef9SDimitry Andric 2762e8d8bef9SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 2763e8d8bef9SDimitry Andric Register SrcVec = MI.getOperand(1).getReg(); 2764e8d8bef9SDimitry Andric Register Idx = MI.getOperand(2).getReg(); 2765e8d8bef9SDimitry Andric LLT SrcVecTy = MRI.getType(SrcVec); 2766e8d8bef9SDimitry Andric LLT IdxTy = MRI.getType(Idx); 2767e8d8bef9SDimitry Andric 2768e8d8bef9SDimitry Andric LLT SrcEltTy = SrcVecTy.getElementType(); 2769e8d8bef9SDimitry Andric unsigned NewNumElts = CastTy.isVector() ? CastTy.getNumElements() : 1; 2770e8d8bef9SDimitry Andric unsigned OldNumElts = SrcVecTy.getNumElements(); 2771e8d8bef9SDimitry Andric 2772e8d8bef9SDimitry Andric LLT NewEltTy = CastTy.isVector() ? CastTy.getElementType() : CastTy; 2773e8d8bef9SDimitry Andric Register CastVec = MIRBuilder.buildBitcast(CastTy, SrcVec).getReg(0); 2774e8d8bef9SDimitry Andric 2775e8d8bef9SDimitry Andric const unsigned NewEltSize = NewEltTy.getSizeInBits(); 2776e8d8bef9SDimitry Andric const unsigned OldEltSize = SrcEltTy.getSizeInBits(); 2777e8d8bef9SDimitry Andric if (NewNumElts > OldNumElts) { 2778e8d8bef9SDimitry Andric // Decreasing the vector element size 2779e8d8bef9SDimitry Andric // 2780e8d8bef9SDimitry Andric // e.g. i64 = extract_vector_elt x:v2i64, y:i32 2781e8d8bef9SDimitry Andric // => 2782e8d8bef9SDimitry Andric // v4i32:castx = bitcast x:v2i64 2783e8d8bef9SDimitry Andric // 2784e8d8bef9SDimitry Andric // i64 = bitcast 2785e8d8bef9SDimitry Andric // (v2i32 build_vector (i32 (extract_vector_elt castx, (2 * y))), 2786e8d8bef9SDimitry Andric // (i32 (extract_vector_elt castx, (2 * y + 1))) 2787e8d8bef9SDimitry Andric // 2788e8d8bef9SDimitry Andric if (NewNumElts % OldNumElts != 0) 2789e8d8bef9SDimitry Andric return UnableToLegalize; 2790e8d8bef9SDimitry Andric 2791e8d8bef9SDimitry Andric // Type of the intermediate result vector. 2792e8d8bef9SDimitry Andric const unsigned NewEltsPerOldElt = NewNumElts / OldNumElts; 2793fe6060f1SDimitry Andric LLT MidTy = 2794fe6060f1SDimitry Andric LLT::scalarOrVector(ElementCount::getFixed(NewEltsPerOldElt), NewEltTy); 2795e8d8bef9SDimitry Andric 2796e8d8bef9SDimitry Andric auto NewEltsPerOldEltK = MIRBuilder.buildConstant(IdxTy, NewEltsPerOldElt); 2797e8d8bef9SDimitry Andric 2798e8d8bef9SDimitry Andric SmallVector<Register, 8> NewOps(NewEltsPerOldElt); 2799e8d8bef9SDimitry Andric auto NewBaseIdx = MIRBuilder.buildMul(IdxTy, Idx, NewEltsPerOldEltK); 2800e8d8bef9SDimitry Andric 2801e8d8bef9SDimitry Andric for (unsigned I = 0; I < NewEltsPerOldElt; ++I) { 2802e8d8bef9SDimitry Andric auto IdxOffset = MIRBuilder.buildConstant(IdxTy, I); 2803e8d8bef9SDimitry Andric auto TmpIdx = MIRBuilder.buildAdd(IdxTy, NewBaseIdx, IdxOffset); 2804e8d8bef9SDimitry Andric auto Elt = MIRBuilder.buildExtractVectorElement(NewEltTy, CastVec, TmpIdx); 2805e8d8bef9SDimitry Andric NewOps[I] = Elt.getReg(0); 2806e8d8bef9SDimitry Andric } 2807e8d8bef9SDimitry Andric 2808e8d8bef9SDimitry Andric auto NewVec = MIRBuilder.buildBuildVector(MidTy, NewOps); 2809e8d8bef9SDimitry Andric MIRBuilder.buildBitcast(Dst, NewVec); 2810e8d8bef9SDimitry Andric MI.eraseFromParent(); 2811e8d8bef9SDimitry Andric return Legalized; 2812e8d8bef9SDimitry Andric } 2813e8d8bef9SDimitry Andric 2814e8d8bef9SDimitry Andric if (NewNumElts < OldNumElts) { 2815e8d8bef9SDimitry Andric if (NewEltSize % OldEltSize != 0) 2816e8d8bef9SDimitry Andric return UnableToLegalize; 2817e8d8bef9SDimitry Andric 2818e8d8bef9SDimitry Andric // This only depends on powers of 2 because we use bit tricks to figure out 2819e8d8bef9SDimitry Andric // the bit offset we need to shift to get the target element. A general 2820e8d8bef9SDimitry Andric // expansion could emit division/multiply. 2821e8d8bef9SDimitry Andric if (!isPowerOf2_32(NewEltSize / OldEltSize)) 2822e8d8bef9SDimitry Andric return UnableToLegalize; 2823e8d8bef9SDimitry Andric 2824e8d8bef9SDimitry Andric // Increasing the vector element size. 2825e8d8bef9SDimitry Andric // %elt:_(small_elt) = G_EXTRACT_VECTOR_ELT %vec:_(<N x small_elt>), %idx 2826e8d8bef9SDimitry Andric // 2827e8d8bef9SDimitry Andric // => 2828e8d8bef9SDimitry Andric // 2829e8d8bef9SDimitry Andric // %cast = G_BITCAST %vec 2830e8d8bef9SDimitry Andric // %scaled_idx = G_LSHR %idx, Log2(DstEltSize / SrcEltSize) 2831e8d8bef9SDimitry Andric // %wide_elt = G_EXTRACT_VECTOR_ELT %cast, %scaled_idx 2832e8d8bef9SDimitry Andric // %offset_idx = G_AND %idx, ~(-1 << Log2(DstEltSize / SrcEltSize)) 2833e8d8bef9SDimitry Andric // %offset_bits = G_SHL %offset_idx, Log2(SrcEltSize) 2834e8d8bef9SDimitry Andric // %elt_bits = G_LSHR %wide_elt, %offset_bits 2835e8d8bef9SDimitry Andric // %elt = G_TRUNC %elt_bits 2836e8d8bef9SDimitry Andric 2837e8d8bef9SDimitry Andric const unsigned Log2EltRatio = Log2_32(NewEltSize / OldEltSize); 2838e8d8bef9SDimitry Andric auto Log2Ratio = MIRBuilder.buildConstant(IdxTy, Log2EltRatio); 2839e8d8bef9SDimitry Andric 2840e8d8bef9SDimitry Andric // Divide to get the index in the wider element type. 2841e8d8bef9SDimitry Andric auto ScaledIdx = MIRBuilder.buildLShr(IdxTy, Idx, Log2Ratio); 2842e8d8bef9SDimitry Andric 2843e8d8bef9SDimitry Andric Register WideElt = CastVec; 2844e8d8bef9SDimitry Andric if (CastTy.isVector()) { 2845e8d8bef9SDimitry Andric WideElt = MIRBuilder.buildExtractVectorElement(NewEltTy, CastVec, 2846e8d8bef9SDimitry Andric ScaledIdx).getReg(0); 2847e8d8bef9SDimitry Andric } 2848e8d8bef9SDimitry Andric 2849e8d8bef9SDimitry Andric // Compute the bit offset into the register of the target element. 2850e8d8bef9SDimitry Andric Register OffsetBits = getBitcastWiderVectorElementOffset( 2851e8d8bef9SDimitry Andric MIRBuilder, Idx, NewEltSize, OldEltSize); 2852e8d8bef9SDimitry Andric 2853e8d8bef9SDimitry Andric // Shift the wide element to get the target element. 2854e8d8bef9SDimitry Andric auto ExtractedBits = MIRBuilder.buildLShr(NewEltTy, WideElt, OffsetBits); 2855e8d8bef9SDimitry Andric MIRBuilder.buildTrunc(Dst, ExtractedBits); 2856e8d8bef9SDimitry Andric MI.eraseFromParent(); 2857e8d8bef9SDimitry Andric return Legalized; 2858e8d8bef9SDimitry Andric } 2859e8d8bef9SDimitry Andric 2860e8d8bef9SDimitry Andric return UnableToLegalize; 2861e8d8bef9SDimitry Andric } 2862e8d8bef9SDimitry Andric 2863e8d8bef9SDimitry Andric /// Emit code to insert \p InsertReg into \p TargetRet at \p OffsetBits in \p 2864e8d8bef9SDimitry Andric /// TargetReg, while preserving other bits in \p TargetReg. 2865e8d8bef9SDimitry Andric /// 2866e8d8bef9SDimitry Andric /// (InsertReg << Offset) | (TargetReg & ~(-1 >> InsertReg.size()) << Offset) 2867e8d8bef9SDimitry Andric static Register buildBitFieldInsert(MachineIRBuilder &B, 2868e8d8bef9SDimitry Andric Register TargetReg, Register InsertReg, 2869e8d8bef9SDimitry Andric Register OffsetBits) { 2870e8d8bef9SDimitry Andric LLT TargetTy = B.getMRI()->getType(TargetReg); 2871e8d8bef9SDimitry Andric LLT InsertTy = B.getMRI()->getType(InsertReg); 2872e8d8bef9SDimitry Andric auto ZextVal = B.buildZExt(TargetTy, InsertReg); 2873e8d8bef9SDimitry Andric auto ShiftedInsertVal = B.buildShl(TargetTy, ZextVal, OffsetBits); 2874e8d8bef9SDimitry Andric 2875e8d8bef9SDimitry Andric // Produce a bitmask of the value to insert 2876e8d8bef9SDimitry Andric auto EltMask = B.buildConstant( 2877e8d8bef9SDimitry Andric TargetTy, APInt::getLowBitsSet(TargetTy.getSizeInBits(), 2878e8d8bef9SDimitry Andric InsertTy.getSizeInBits())); 2879e8d8bef9SDimitry Andric // Shift it into position 2880e8d8bef9SDimitry Andric auto ShiftedMask = B.buildShl(TargetTy, EltMask, OffsetBits); 2881e8d8bef9SDimitry Andric auto InvShiftedMask = B.buildNot(TargetTy, ShiftedMask); 2882e8d8bef9SDimitry Andric 2883e8d8bef9SDimitry Andric // Clear out the bits in the wide element 2884e8d8bef9SDimitry Andric auto MaskedOldElt = B.buildAnd(TargetTy, TargetReg, InvShiftedMask); 2885e8d8bef9SDimitry Andric 2886e8d8bef9SDimitry Andric // The value to insert has all zeros already, so stick it into the masked 2887e8d8bef9SDimitry Andric // wide element. 2888e8d8bef9SDimitry Andric return B.buildOr(TargetTy, MaskedOldElt, ShiftedInsertVal).getReg(0); 2889e8d8bef9SDimitry Andric } 2890e8d8bef9SDimitry Andric 2891e8d8bef9SDimitry Andric /// Perform a G_INSERT_VECTOR_ELT in a different sized vector element. If this 2892e8d8bef9SDimitry Andric /// is increasing the element size, perform the indexing in the target element 2893e8d8bef9SDimitry Andric /// type, and use bit operations to insert at the element position. This is 2894e8d8bef9SDimitry Andric /// intended for architectures that can dynamically index the register file and 2895e8d8bef9SDimitry Andric /// want to force indexing in the native register size. 2896e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult 2897e8d8bef9SDimitry Andric LegalizerHelper::bitcastInsertVectorElt(MachineInstr &MI, unsigned TypeIdx, 2898e8d8bef9SDimitry Andric LLT CastTy) { 28995ffd83dbSDimitry Andric if (TypeIdx != 0) 29005ffd83dbSDimitry Andric return UnableToLegalize; 29015ffd83dbSDimitry Andric 2902e8d8bef9SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 2903e8d8bef9SDimitry Andric Register SrcVec = MI.getOperand(1).getReg(); 2904e8d8bef9SDimitry Andric Register Val = MI.getOperand(2).getReg(); 2905e8d8bef9SDimitry Andric Register Idx = MI.getOperand(3).getReg(); 2906e8d8bef9SDimitry Andric 2907e8d8bef9SDimitry Andric LLT VecTy = MRI.getType(Dst); 2908e8d8bef9SDimitry Andric LLT IdxTy = MRI.getType(Idx); 2909e8d8bef9SDimitry Andric 2910e8d8bef9SDimitry Andric LLT VecEltTy = VecTy.getElementType(); 2911e8d8bef9SDimitry Andric LLT NewEltTy = CastTy.isVector() ? CastTy.getElementType() : CastTy; 2912e8d8bef9SDimitry Andric const unsigned NewEltSize = NewEltTy.getSizeInBits(); 2913e8d8bef9SDimitry Andric const unsigned OldEltSize = VecEltTy.getSizeInBits(); 2914e8d8bef9SDimitry Andric 2915e8d8bef9SDimitry Andric unsigned NewNumElts = CastTy.isVector() ? CastTy.getNumElements() : 1; 2916e8d8bef9SDimitry Andric unsigned OldNumElts = VecTy.getNumElements(); 2917e8d8bef9SDimitry Andric 2918e8d8bef9SDimitry Andric Register CastVec = MIRBuilder.buildBitcast(CastTy, SrcVec).getReg(0); 2919e8d8bef9SDimitry Andric if (NewNumElts < OldNumElts) { 2920e8d8bef9SDimitry Andric if (NewEltSize % OldEltSize != 0) 29215ffd83dbSDimitry Andric return UnableToLegalize; 29225ffd83dbSDimitry Andric 2923e8d8bef9SDimitry Andric // This only depends on powers of 2 because we use bit tricks to figure out 2924e8d8bef9SDimitry Andric // the bit offset we need to shift to get the target element. A general 2925e8d8bef9SDimitry Andric // expansion could emit division/multiply. 2926e8d8bef9SDimitry Andric if (!isPowerOf2_32(NewEltSize / OldEltSize)) 29275ffd83dbSDimitry Andric return UnableToLegalize; 29285ffd83dbSDimitry Andric 2929e8d8bef9SDimitry Andric const unsigned Log2EltRatio = Log2_32(NewEltSize / OldEltSize); 2930e8d8bef9SDimitry Andric auto Log2Ratio = MIRBuilder.buildConstant(IdxTy, Log2EltRatio); 2931e8d8bef9SDimitry Andric 2932e8d8bef9SDimitry Andric // Divide to get the index in the wider element type. 2933e8d8bef9SDimitry Andric auto ScaledIdx = MIRBuilder.buildLShr(IdxTy, Idx, Log2Ratio); 2934e8d8bef9SDimitry Andric 2935e8d8bef9SDimitry Andric Register ExtractedElt = CastVec; 2936e8d8bef9SDimitry Andric if (CastTy.isVector()) { 2937e8d8bef9SDimitry Andric ExtractedElt = MIRBuilder.buildExtractVectorElement(NewEltTy, CastVec, 2938e8d8bef9SDimitry Andric ScaledIdx).getReg(0); 29395ffd83dbSDimitry Andric } 29405ffd83dbSDimitry Andric 2941e8d8bef9SDimitry Andric // Compute the bit offset into the register of the target element. 2942e8d8bef9SDimitry Andric Register OffsetBits = getBitcastWiderVectorElementOffset( 2943e8d8bef9SDimitry Andric MIRBuilder, Idx, NewEltSize, OldEltSize); 2944e8d8bef9SDimitry Andric 2945e8d8bef9SDimitry Andric Register InsertedElt = buildBitFieldInsert(MIRBuilder, ExtractedElt, 2946e8d8bef9SDimitry Andric Val, OffsetBits); 2947e8d8bef9SDimitry Andric if (CastTy.isVector()) { 2948e8d8bef9SDimitry Andric InsertedElt = MIRBuilder.buildInsertVectorElement( 2949e8d8bef9SDimitry Andric CastTy, CastVec, InsertedElt, ScaledIdx).getReg(0); 2950e8d8bef9SDimitry Andric } 2951e8d8bef9SDimitry Andric 2952e8d8bef9SDimitry Andric MIRBuilder.buildBitcast(Dst, InsertedElt); 2953e8d8bef9SDimitry Andric MI.eraseFromParent(); 29545ffd83dbSDimitry Andric return Legalized; 29555ffd83dbSDimitry Andric } 2956e8d8bef9SDimitry Andric 29575ffd83dbSDimitry Andric return UnableToLegalize; 29580b57cec5SDimitry Andric } 29590b57cec5SDimitry Andric 2960fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::lowerLoad(GAnyLoad &LoadMI) { 29610b57cec5SDimitry Andric // Lower to a memory-width G_LOAD and a G_SEXT/G_ZEXT/G_ANYEXT 2962fe6060f1SDimitry Andric Register DstReg = LoadMI.getDstReg(); 2963fe6060f1SDimitry Andric Register PtrReg = LoadMI.getPointerReg(); 29640b57cec5SDimitry Andric LLT DstTy = MRI.getType(DstReg); 2965fe6060f1SDimitry Andric MachineMemOperand &MMO = LoadMI.getMMO(); 2966fe6060f1SDimitry Andric LLT MemTy = MMO.getMemoryType(); 2967fe6060f1SDimitry Andric MachineFunction &MF = MIRBuilder.getMF(); 29680b57cec5SDimitry Andric 2969fe6060f1SDimitry Andric unsigned MemSizeInBits = MemTy.getSizeInBits(); 2970fe6060f1SDimitry Andric unsigned MemStoreSizeInBits = 8 * MemTy.getSizeInBytes(); 2971fe6060f1SDimitry Andric 2972fe6060f1SDimitry Andric if (MemSizeInBits != MemStoreSizeInBits) { 2973349cc55cSDimitry Andric if (MemTy.isVector()) 2974349cc55cSDimitry Andric return UnableToLegalize; 2975349cc55cSDimitry Andric 2976fe6060f1SDimitry Andric // Promote to a byte-sized load if not loading an integral number of 2977fe6060f1SDimitry Andric // bytes. For example, promote EXTLOAD:i20 -> EXTLOAD:i24. 2978fe6060f1SDimitry Andric LLT WideMemTy = LLT::scalar(MemStoreSizeInBits); 2979fe6060f1SDimitry Andric MachineMemOperand *NewMMO = 2980fe6060f1SDimitry Andric MF.getMachineMemOperand(&MMO, MMO.getPointerInfo(), WideMemTy); 2981fe6060f1SDimitry Andric 2982fe6060f1SDimitry Andric Register LoadReg = DstReg; 2983fe6060f1SDimitry Andric LLT LoadTy = DstTy; 2984fe6060f1SDimitry Andric 2985fe6060f1SDimitry Andric // If this wasn't already an extending load, we need to widen the result 2986fe6060f1SDimitry Andric // register to avoid creating a load with a narrower result than the source. 2987fe6060f1SDimitry Andric if (MemStoreSizeInBits > DstTy.getSizeInBits()) { 2988fe6060f1SDimitry Andric LoadTy = WideMemTy; 2989fe6060f1SDimitry Andric LoadReg = MRI.createGenericVirtualRegister(WideMemTy); 2990fe6060f1SDimitry Andric } 2991fe6060f1SDimitry Andric 2992fe6060f1SDimitry Andric if (isa<GSExtLoad>(LoadMI)) { 2993fe6060f1SDimitry Andric auto NewLoad = MIRBuilder.buildLoad(LoadTy, PtrReg, *NewMMO); 2994fe6060f1SDimitry Andric MIRBuilder.buildSExtInReg(LoadReg, NewLoad, MemSizeInBits); 2995fe6060f1SDimitry Andric } else if (isa<GZExtLoad>(LoadMI) || WideMemTy == DstTy) { 2996fe6060f1SDimitry Andric auto NewLoad = MIRBuilder.buildLoad(LoadTy, PtrReg, *NewMMO); 2997fe6060f1SDimitry Andric // The extra bits are guaranteed to be zero, since we stored them that 2998fe6060f1SDimitry Andric // way. A zext load from Wide thus automatically gives zext from MemVT. 2999fe6060f1SDimitry Andric MIRBuilder.buildAssertZExt(LoadReg, NewLoad, MemSizeInBits); 3000fe6060f1SDimitry Andric } else { 3001fe6060f1SDimitry Andric MIRBuilder.buildLoad(LoadReg, PtrReg, *NewMMO); 3002fe6060f1SDimitry Andric } 3003fe6060f1SDimitry Andric 3004fe6060f1SDimitry Andric if (DstTy != LoadTy) 3005fe6060f1SDimitry Andric MIRBuilder.buildTrunc(DstReg, LoadReg); 3006fe6060f1SDimitry Andric 3007fe6060f1SDimitry Andric LoadMI.eraseFromParent(); 3008fe6060f1SDimitry Andric return Legalized; 3009fe6060f1SDimitry Andric } 3010fe6060f1SDimitry Andric 3011fe6060f1SDimitry Andric // Big endian lowering not implemented. 3012fe6060f1SDimitry Andric if (MIRBuilder.getDataLayout().isBigEndian()) 3013fe6060f1SDimitry Andric return UnableToLegalize; 3014fe6060f1SDimitry Andric 3015349cc55cSDimitry Andric // This load needs splitting into power of 2 sized loads. 3016349cc55cSDimitry Andric // 30178bcb0991SDimitry Andric // Our strategy here is to generate anyextending loads for the smaller 30188bcb0991SDimitry Andric // types up to next power-2 result type, and then combine the two larger 30198bcb0991SDimitry Andric // result values together, before truncating back down to the non-pow-2 30208bcb0991SDimitry Andric // type. 30218bcb0991SDimitry Andric // E.g. v1 = i24 load => 30225ffd83dbSDimitry Andric // v2 = i32 zextload (2 byte) 30238bcb0991SDimitry Andric // v3 = i32 load (1 byte) 30248bcb0991SDimitry Andric // v4 = i32 shl v3, 16 30258bcb0991SDimitry Andric // v5 = i32 or v4, v2 30268bcb0991SDimitry Andric // v1 = i24 trunc v5 30278bcb0991SDimitry Andric // By doing this we generate the correct truncate which should get 30288bcb0991SDimitry Andric // combined away as an artifact with a matching extend. 3029349cc55cSDimitry Andric 3030349cc55cSDimitry Andric uint64_t LargeSplitSize, SmallSplitSize; 3031349cc55cSDimitry Andric 3032349cc55cSDimitry Andric if (!isPowerOf2_32(MemSizeInBits)) { 3033349cc55cSDimitry Andric // This load needs splitting into power of 2 sized loads. 3034349cc55cSDimitry Andric LargeSplitSize = PowerOf2Floor(MemSizeInBits); 3035349cc55cSDimitry Andric SmallSplitSize = MemSizeInBits - LargeSplitSize; 3036349cc55cSDimitry Andric } else { 3037349cc55cSDimitry Andric // This is already a power of 2, but we still need to split this in half. 3038349cc55cSDimitry Andric // 3039349cc55cSDimitry Andric // Assume we're being asked to decompose an unaligned load. 3040349cc55cSDimitry Andric // TODO: If this requires multiple splits, handle them all at once. 3041349cc55cSDimitry Andric auto &Ctx = MF.getFunction().getContext(); 3042349cc55cSDimitry Andric if (TLI.allowsMemoryAccess(Ctx, MIRBuilder.getDataLayout(), MemTy, MMO)) 3043349cc55cSDimitry Andric return UnableToLegalize; 3044349cc55cSDimitry Andric 3045349cc55cSDimitry Andric SmallSplitSize = LargeSplitSize = MemSizeInBits / 2; 3046349cc55cSDimitry Andric } 3047349cc55cSDimitry Andric 3048349cc55cSDimitry Andric if (MemTy.isVector()) { 3049349cc55cSDimitry Andric // TODO: Handle vector extloads 3050349cc55cSDimitry Andric if (MemTy != DstTy) 3051349cc55cSDimitry Andric return UnableToLegalize; 3052349cc55cSDimitry Andric 3053349cc55cSDimitry Andric // TODO: We can do better than scalarizing the vector and at least split it 3054349cc55cSDimitry Andric // in half. 3055349cc55cSDimitry Andric return reduceLoadStoreWidth(LoadMI, 0, DstTy.getElementType()); 3056349cc55cSDimitry Andric } 30578bcb0991SDimitry Andric 30588bcb0991SDimitry Andric MachineMemOperand *LargeMMO = 30598bcb0991SDimitry Andric MF.getMachineMemOperand(&MMO, 0, LargeSplitSize / 8); 3060fe6060f1SDimitry Andric MachineMemOperand *SmallMMO = 3061fe6060f1SDimitry Andric MF.getMachineMemOperand(&MMO, LargeSplitSize / 8, SmallSplitSize / 8); 30628bcb0991SDimitry Andric 30638bcb0991SDimitry Andric LLT PtrTy = MRI.getType(PtrReg); 3064fe6060f1SDimitry Andric unsigned AnyExtSize = PowerOf2Ceil(DstTy.getSizeInBits()); 30658bcb0991SDimitry Andric LLT AnyExtTy = LLT::scalar(AnyExtSize); 3066fe6060f1SDimitry Andric auto LargeLoad = MIRBuilder.buildLoadInstr(TargetOpcode::G_ZEXTLOAD, AnyExtTy, 3067fe6060f1SDimitry Andric PtrReg, *LargeMMO); 30688bcb0991SDimitry Andric 3069fe6060f1SDimitry Andric auto OffsetCst = MIRBuilder.buildConstant(LLT::scalar(PtrTy.getSizeInBits()), 3070fe6060f1SDimitry Andric LargeSplitSize / 8); 3071480093f4SDimitry Andric Register PtrAddReg = MRI.createGenericVirtualRegister(PtrTy); 3072fe6060f1SDimitry Andric auto SmallPtr = MIRBuilder.buildPtrAdd(PtrAddReg, PtrReg, OffsetCst); 3073fe6060f1SDimitry Andric auto SmallLoad = MIRBuilder.buildLoadInstr(LoadMI.getOpcode(), AnyExtTy, 3074fe6060f1SDimitry Andric SmallPtr, *SmallMMO); 30758bcb0991SDimitry Andric 30768bcb0991SDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(AnyExtTy, LargeSplitSize); 30778bcb0991SDimitry Andric auto Shift = MIRBuilder.buildShl(AnyExtTy, SmallLoad, ShiftAmt); 3078fe6060f1SDimitry Andric 3079fe6060f1SDimitry Andric if (AnyExtTy == DstTy) 3080fe6060f1SDimitry Andric MIRBuilder.buildOr(DstReg, Shift, LargeLoad); 3081349cc55cSDimitry Andric else if (AnyExtTy.getSizeInBits() != DstTy.getSizeInBits()) { 30828bcb0991SDimitry Andric auto Or = MIRBuilder.buildOr(AnyExtTy, Shift, LargeLoad); 3083fe6060f1SDimitry Andric MIRBuilder.buildTrunc(DstReg, {Or}); 3084349cc55cSDimitry Andric } else { 3085349cc55cSDimitry Andric assert(DstTy.isPointer() && "expected pointer"); 3086349cc55cSDimitry Andric auto Or = MIRBuilder.buildOr(AnyExtTy, Shift, LargeLoad); 3087349cc55cSDimitry Andric 3088349cc55cSDimitry Andric // FIXME: We currently consider this to be illegal for non-integral address 3089349cc55cSDimitry Andric // spaces, but we need still need a way to reinterpret the bits. 3090349cc55cSDimitry Andric MIRBuilder.buildIntToPtr(DstReg, Or); 3091fe6060f1SDimitry Andric } 3092fe6060f1SDimitry Andric 3093fe6060f1SDimitry Andric LoadMI.eraseFromParent(); 30948bcb0991SDimitry Andric return Legalized; 30958bcb0991SDimitry Andric } 3096e8d8bef9SDimitry Andric 3097fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::lowerStore(GStore &StoreMI) { 30988bcb0991SDimitry Andric // Lower a non-power of 2 store into multiple pow-2 stores. 30998bcb0991SDimitry Andric // E.g. split an i24 store into an i16 store + i8 store. 31008bcb0991SDimitry Andric // We do this by first extending the stored value to the next largest power 31018bcb0991SDimitry Andric // of 2 type, and then using truncating stores to store the components. 31028bcb0991SDimitry Andric // By doing this, likewise with G_LOAD, generate an extend that can be 31038bcb0991SDimitry Andric // artifact-combined away instead of leaving behind extracts. 3104fe6060f1SDimitry Andric Register SrcReg = StoreMI.getValueReg(); 3105fe6060f1SDimitry Andric Register PtrReg = StoreMI.getPointerReg(); 31068bcb0991SDimitry Andric LLT SrcTy = MRI.getType(SrcReg); 3107fe6060f1SDimitry Andric MachineFunction &MF = MIRBuilder.getMF(); 3108fe6060f1SDimitry Andric MachineMemOperand &MMO = **StoreMI.memoperands_begin(); 3109fe6060f1SDimitry Andric LLT MemTy = MMO.getMemoryType(); 3110fe6060f1SDimitry Andric 3111fe6060f1SDimitry Andric unsigned StoreWidth = MemTy.getSizeInBits(); 3112fe6060f1SDimitry Andric unsigned StoreSizeInBits = 8 * MemTy.getSizeInBytes(); 3113fe6060f1SDimitry Andric 3114fe6060f1SDimitry Andric if (StoreWidth != StoreSizeInBits) { 3115349cc55cSDimitry Andric if (SrcTy.isVector()) 3116349cc55cSDimitry Andric return UnableToLegalize; 3117349cc55cSDimitry Andric 3118fe6060f1SDimitry Andric // Promote to a byte-sized store with upper bits zero if not 3119fe6060f1SDimitry Andric // storing an integral number of bytes. For example, promote 3120fe6060f1SDimitry Andric // TRUNCSTORE:i1 X -> TRUNCSTORE:i8 (and X, 1) 3121fe6060f1SDimitry Andric LLT WideTy = LLT::scalar(StoreSizeInBits); 3122fe6060f1SDimitry Andric 3123fe6060f1SDimitry Andric if (StoreSizeInBits > SrcTy.getSizeInBits()) { 3124fe6060f1SDimitry Andric // Avoid creating a store with a narrower source than result. 3125fe6060f1SDimitry Andric SrcReg = MIRBuilder.buildAnyExt(WideTy, SrcReg).getReg(0); 3126fe6060f1SDimitry Andric SrcTy = WideTy; 3127fe6060f1SDimitry Andric } 3128fe6060f1SDimitry Andric 3129fe6060f1SDimitry Andric auto ZextInReg = MIRBuilder.buildZExtInReg(SrcTy, SrcReg, StoreWidth); 3130fe6060f1SDimitry Andric 3131fe6060f1SDimitry Andric MachineMemOperand *NewMMO = 3132fe6060f1SDimitry Andric MF.getMachineMemOperand(&MMO, MMO.getPointerInfo(), WideTy); 3133fe6060f1SDimitry Andric MIRBuilder.buildStore(ZextInReg, PtrReg, *NewMMO); 3134fe6060f1SDimitry Andric StoreMI.eraseFromParent(); 3135fe6060f1SDimitry Andric return Legalized; 3136fe6060f1SDimitry Andric } 3137fe6060f1SDimitry Andric 3138349cc55cSDimitry Andric if (MemTy.isVector()) { 3139349cc55cSDimitry Andric // TODO: Handle vector trunc stores 3140349cc55cSDimitry Andric if (MemTy != SrcTy) 3141349cc55cSDimitry Andric return UnableToLegalize; 3142349cc55cSDimitry Andric 3143349cc55cSDimitry Andric // TODO: We can do better than scalarizing the vector and at least split it 3144349cc55cSDimitry Andric // in half. 3145349cc55cSDimitry Andric return reduceLoadStoreWidth(StoreMI, 0, SrcTy.getElementType()); 3146349cc55cSDimitry Andric } 3147349cc55cSDimitry Andric 3148349cc55cSDimitry Andric unsigned MemSizeInBits = MemTy.getSizeInBits(); 3149349cc55cSDimitry Andric uint64_t LargeSplitSize, SmallSplitSize; 3150349cc55cSDimitry Andric 3151349cc55cSDimitry Andric if (!isPowerOf2_32(MemSizeInBits)) { 3152349cc55cSDimitry Andric LargeSplitSize = PowerOf2Floor(MemTy.getSizeInBits()); 3153349cc55cSDimitry Andric SmallSplitSize = MemTy.getSizeInBits() - LargeSplitSize; 3154349cc55cSDimitry Andric } else { 3155349cc55cSDimitry Andric auto &Ctx = MF.getFunction().getContext(); 3156349cc55cSDimitry Andric if (TLI.allowsMemoryAccess(Ctx, MIRBuilder.getDataLayout(), MemTy, MMO)) 31578bcb0991SDimitry Andric return UnableToLegalize; // Don't know what we're being asked to do. 31588bcb0991SDimitry Andric 3159349cc55cSDimitry Andric SmallSplitSize = LargeSplitSize = MemSizeInBits / 2; 3160349cc55cSDimitry Andric } 3161349cc55cSDimitry Andric 3162fe6060f1SDimitry Andric // Extend to the next pow-2. If this store was itself the result of lowering, 3163fe6060f1SDimitry Andric // e.g. an s56 store being broken into s32 + s24, we might have a stored type 3164349cc55cSDimitry Andric // that's wider than the stored size. 3165349cc55cSDimitry Andric unsigned AnyExtSize = PowerOf2Ceil(MemTy.getSizeInBits()); 3166349cc55cSDimitry Andric const LLT NewSrcTy = LLT::scalar(AnyExtSize); 3167349cc55cSDimitry Andric 3168349cc55cSDimitry Andric if (SrcTy.isPointer()) { 3169349cc55cSDimitry Andric const LLT IntPtrTy = LLT::scalar(SrcTy.getSizeInBits()); 3170349cc55cSDimitry Andric SrcReg = MIRBuilder.buildPtrToInt(IntPtrTy, SrcReg).getReg(0); 3171349cc55cSDimitry Andric } 3172349cc55cSDimitry Andric 3173fe6060f1SDimitry Andric auto ExtVal = MIRBuilder.buildAnyExtOrTrunc(NewSrcTy, SrcReg); 31748bcb0991SDimitry Andric 31758bcb0991SDimitry Andric // Obtain the smaller value by shifting away the larger value. 3176fe6060f1SDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(NewSrcTy, LargeSplitSize); 3177fe6060f1SDimitry Andric auto SmallVal = MIRBuilder.buildLShr(NewSrcTy, ExtVal, ShiftAmt); 31788bcb0991SDimitry Andric 3179480093f4SDimitry Andric // Generate the PtrAdd and truncating stores. 31808bcb0991SDimitry Andric LLT PtrTy = MRI.getType(PtrReg); 31815ffd83dbSDimitry Andric auto OffsetCst = MIRBuilder.buildConstant( 31825ffd83dbSDimitry Andric LLT::scalar(PtrTy.getSizeInBits()), LargeSplitSize / 8); 3183480093f4SDimitry Andric auto SmallPtr = 3184349cc55cSDimitry Andric MIRBuilder.buildPtrAdd(PtrTy, PtrReg, OffsetCst); 31858bcb0991SDimitry Andric 31868bcb0991SDimitry Andric MachineMemOperand *LargeMMO = 31878bcb0991SDimitry Andric MF.getMachineMemOperand(&MMO, 0, LargeSplitSize / 8); 31888bcb0991SDimitry Andric MachineMemOperand *SmallMMO = 31898bcb0991SDimitry Andric MF.getMachineMemOperand(&MMO, LargeSplitSize / 8, SmallSplitSize / 8); 3190fe6060f1SDimitry Andric MIRBuilder.buildStore(ExtVal, PtrReg, *LargeMMO); 3191fe6060f1SDimitry Andric MIRBuilder.buildStore(SmallVal, SmallPtr, *SmallMMO); 3192fe6060f1SDimitry Andric StoreMI.eraseFromParent(); 31938bcb0991SDimitry Andric return Legalized; 31948bcb0991SDimitry Andric } 3195e8d8bef9SDimitry Andric 3196e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult 3197e8d8bef9SDimitry Andric LegalizerHelper::bitcast(MachineInstr &MI, unsigned TypeIdx, LLT CastTy) { 3198e8d8bef9SDimitry Andric switch (MI.getOpcode()) { 3199e8d8bef9SDimitry Andric case TargetOpcode::G_LOAD: { 3200e8d8bef9SDimitry Andric if (TypeIdx != 0) 3201e8d8bef9SDimitry Andric return UnableToLegalize; 3202fe6060f1SDimitry Andric MachineMemOperand &MMO = **MI.memoperands_begin(); 3203fe6060f1SDimitry Andric 3204fe6060f1SDimitry Andric // Not sure how to interpret a bitcast of an extending load. 3205fe6060f1SDimitry Andric if (MMO.getMemoryType().getSizeInBits() != CastTy.getSizeInBits()) 3206fe6060f1SDimitry Andric return UnableToLegalize; 3207e8d8bef9SDimitry Andric 3208e8d8bef9SDimitry Andric Observer.changingInstr(MI); 3209e8d8bef9SDimitry Andric bitcastDst(MI, CastTy, 0); 3210fe6060f1SDimitry Andric MMO.setType(CastTy); 3211e8d8bef9SDimitry Andric Observer.changedInstr(MI); 3212e8d8bef9SDimitry Andric return Legalized; 3213e8d8bef9SDimitry Andric } 3214e8d8bef9SDimitry Andric case TargetOpcode::G_STORE: { 3215e8d8bef9SDimitry Andric if (TypeIdx != 0) 3216e8d8bef9SDimitry Andric return UnableToLegalize; 3217e8d8bef9SDimitry Andric 3218fe6060f1SDimitry Andric MachineMemOperand &MMO = **MI.memoperands_begin(); 3219fe6060f1SDimitry Andric 3220fe6060f1SDimitry Andric // Not sure how to interpret a bitcast of a truncating store. 3221fe6060f1SDimitry Andric if (MMO.getMemoryType().getSizeInBits() != CastTy.getSizeInBits()) 3222fe6060f1SDimitry Andric return UnableToLegalize; 3223fe6060f1SDimitry Andric 3224e8d8bef9SDimitry Andric Observer.changingInstr(MI); 3225e8d8bef9SDimitry Andric bitcastSrc(MI, CastTy, 0); 3226fe6060f1SDimitry Andric MMO.setType(CastTy); 3227e8d8bef9SDimitry Andric Observer.changedInstr(MI); 3228e8d8bef9SDimitry Andric return Legalized; 3229e8d8bef9SDimitry Andric } 3230e8d8bef9SDimitry Andric case TargetOpcode::G_SELECT: { 3231e8d8bef9SDimitry Andric if (TypeIdx != 0) 3232e8d8bef9SDimitry Andric return UnableToLegalize; 3233e8d8bef9SDimitry Andric 3234e8d8bef9SDimitry Andric if (MRI.getType(MI.getOperand(1).getReg()).isVector()) { 3235e8d8bef9SDimitry Andric LLVM_DEBUG( 3236e8d8bef9SDimitry Andric dbgs() << "bitcast action not implemented for vector select\n"); 3237e8d8bef9SDimitry Andric return UnableToLegalize; 3238e8d8bef9SDimitry Andric } 3239e8d8bef9SDimitry Andric 3240e8d8bef9SDimitry Andric Observer.changingInstr(MI); 3241e8d8bef9SDimitry Andric bitcastSrc(MI, CastTy, 2); 3242e8d8bef9SDimitry Andric bitcastSrc(MI, CastTy, 3); 3243e8d8bef9SDimitry Andric bitcastDst(MI, CastTy, 0); 3244e8d8bef9SDimitry Andric Observer.changedInstr(MI); 3245e8d8bef9SDimitry Andric return Legalized; 3246e8d8bef9SDimitry Andric } 3247e8d8bef9SDimitry Andric case TargetOpcode::G_AND: 3248e8d8bef9SDimitry Andric case TargetOpcode::G_OR: 3249e8d8bef9SDimitry Andric case TargetOpcode::G_XOR: { 3250e8d8bef9SDimitry Andric Observer.changingInstr(MI); 3251e8d8bef9SDimitry Andric bitcastSrc(MI, CastTy, 1); 3252e8d8bef9SDimitry Andric bitcastSrc(MI, CastTy, 2); 3253e8d8bef9SDimitry Andric bitcastDst(MI, CastTy, 0); 3254e8d8bef9SDimitry Andric Observer.changedInstr(MI); 3255e8d8bef9SDimitry Andric return Legalized; 3256e8d8bef9SDimitry Andric } 3257e8d8bef9SDimitry Andric case TargetOpcode::G_EXTRACT_VECTOR_ELT: 3258e8d8bef9SDimitry Andric return bitcastExtractVectorElt(MI, TypeIdx, CastTy); 3259e8d8bef9SDimitry Andric case TargetOpcode::G_INSERT_VECTOR_ELT: 3260e8d8bef9SDimitry Andric return bitcastInsertVectorElt(MI, TypeIdx, CastTy); 3261e8d8bef9SDimitry Andric default: 3262e8d8bef9SDimitry Andric return UnableToLegalize; 3263e8d8bef9SDimitry Andric } 3264e8d8bef9SDimitry Andric } 3265e8d8bef9SDimitry Andric 3266e8d8bef9SDimitry Andric // Legalize an instruction by changing the opcode in place. 3267e8d8bef9SDimitry Andric void LegalizerHelper::changeOpcode(MachineInstr &MI, unsigned NewOpcode) { 3268e8d8bef9SDimitry Andric Observer.changingInstr(MI); 3269e8d8bef9SDimitry Andric MI.setDesc(MIRBuilder.getTII().get(NewOpcode)); 3270e8d8bef9SDimitry Andric Observer.changedInstr(MI); 3271e8d8bef9SDimitry Andric } 3272e8d8bef9SDimitry Andric 3273e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult 3274e8d8bef9SDimitry Andric LegalizerHelper::lower(MachineInstr &MI, unsigned TypeIdx, LLT LowerHintTy) { 3275e8d8bef9SDimitry Andric using namespace TargetOpcode; 3276e8d8bef9SDimitry Andric 3277e8d8bef9SDimitry Andric switch(MI.getOpcode()) { 3278e8d8bef9SDimitry Andric default: 3279e8d8bef9SDimitry Andric return UnableToLegalize; 3280e8d8bef9SDimitry Andric case TargetOpcode::G_BITCAST: 3281e8d8bef9SDimitry Andric return lowerBitcast(MI); 3282e8d8bef9SDimitry Andric case TargetOpcode::G_SREM: 3283e8d8bef9SDimitry Andric case TargetOpcode::G_UREM: { 3284e8d8bef9SDimitry Andric LLT Ty = MRI.getType(MI.getOperand(0).getReg()); 3285e8d8bef9SDimitry Andric auto Quot = 3286e8d8bef9SDimitry Andric MIRBuilder.buildInstr(MI.getOpcode() == G_SREM ? G_SDIV : G_UDIV, {Ty}, 3287e8d8bef9SDimitry Andric {MI.getOperand(1), MI.getOperand(2)}); 3288e8d8bef9SDimitry Andric 3289e8d8bef9SDimitry Andric auto Prod = MIRBuilder.buildMul(Ty, Quot, MI.getOperand(2)); 3290e8d8bef9SDimitry Andric MIRBuilder.buildSub(MI.getOperand(0), MI.getOperand(1), Prod); 3291e8d8bef9SDimitry Andric MI.eraseFromParent(); 3292e8d8bef9SDimitry Andric return Legalized; 3293e8d8bef9SDimitry Andric } 3294e8d8bef9SDimitry Andric case TargetOpcode::G_SADDO: 3295e8d8bef9SDimitry Andric case TargetOpcode::G_SSUBO: 3296e8d8bef9SDimitry Andric return lowerSADDO_SSUBO(MI); 3297e8d8bef9SDimitry Andric case TargetOpcode::G_UMULH: 3298e8d8bef9SDimitry Andric case TargetOpcode::G_SMULH: 3299e8d8bef9SDimitry Andric return lowerSMULH_UMULH(MI); 3300e8d8bef9SDimitry Andric case TargetOpcode::G_SMULO: 3301e8d8bef9SDimitry Andric case TargetOpcode::G_UMULO: { 3302e8d8bef9SDimitry Andric // Generate G_UMULH/G_SMULH to check for overflow and a normal G_MUL for the 3303e8d8bef9SDimitry Andric // result. 3304e8d8bef9SDimitry Andric Register Res = MI.getOperand(0).getReg(); 3305e8d8bef9SDimitry Andric Register Overflow = MI.getOperand(1).getReg(); 3306e8d8bef9SDimitry Andric Register LHS = MI.getOperand(2).getReg(); 3307e8d8bef9SDimitry Andric Register RHS = MI.getOperand(3).getReg(); 3308e8d8bef9SDimitry Andric LLT Ty = MRI.getType(Res); 3309e8d8bef9SDimitry Andric 3310e8d8bef9SDimitry Andric unsigned Opcode = MI.getOpcode() == TargetOpcode::G_SMULO 3311e8d8bef9SDimitry Andric ? TargetOpcode::G_SMULH 3312e8d8bef9SDimitry Andric : TargetOpcode::G_UMULH; 3313e8d8bef9SDimitry Andric 3314e8d8bef9SDimitry Andric Observer.changingInstr(MI); 3315e8d8bef9SDimitry Andric const auto &TII = MIRBuilder.getTII(); 3316e8d8bef9SDimitry Andric MI.setDesc(TII.get(TargetOpcode::G_MUL)); 3317e8d8bef9SDimitry Andric MI.RemoveOperand(1); 3318e8d8bef9SDimitry Andric Observer.changedInstr(MI); 3319e8d8bef9SDimitry Andric 3320e8d8bef9SDimitry Andric auto HiPart = MIRBuilder.buildInstr(Opcode, {Ty}, {LHS, RHS}); 3321e8d8bef9SDimitry Andric auto Zero = MIRBuilder.buildConstant(Ty, 0); 3322e8d8bef9SDimitry Andric 3323e8d8bef9SDimitry Andric // Move insert point forward so we can use the Res register if needed. 3324e8d8bef9SDimitry Andric MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 3325e8d8bef9SDimitry Andric 3326e8d8bef9SDimitry Andric // For *signed* multiply, overflow is detected by checking: 3327e8d8bef9SDimitry Andric // (hi != (lo >> bitwidth-1)) 3328e8d8bef9SDimitry Andric if (Opcode == TargetOpcode::G_SMULH) { 3329e8d8bef9SDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(Ty, Ty.getSizeInBits() - 1); 3330e8d8bef9SDimitry Andric auto Shifted = MIRBuilder.buildAShr(Ty, Res, ShiftAmt); 3331e8d8bef9SDimitry Andric MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Shifted); 3332e8d8bef9SDimitry Andric } else { 3333e8d8bef9SDimitry Andric MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Zero); 3334e8d8bef9SDimitry Andric } 3335e8d8bef9SDimitry Andric return Legalized; 3336e8d8bef9SDimitry Andric } 3337e8d8bef9SDimitry Andric case TargetOpcode::G_FNEG: { 3338e8d8bef9SDimitry Andric Register Res = MI.getOperand(0).getReg(); 3339e8d8bef9SDimitry Andric LLT Ty = MRI.getType(Res); 3340e8d8bef9SDimitry Andric 3341e8d8bef9SDimitry Andric // TODO: Handle vector types once we are able to 3342e8d8bef9SDimitry Andric // represent them. 3343e8d8bef9SDimitry Andric if (Ty.isVector()) 3344e8d8bef9SDimitry Andric return UnableToLegalize; 3345e8d8bef9SDimitry Andric auto SignMask = 3346e8d8bef9SDimitry Andric MIRBuilder.buildConstant(Ty, APInt::getSignMask(Ty.getSizeInBits())); 3347e8d8bef9SDimitry Andric Register SubByReg = MI.getOperand(1).getReg(); 3348e8d8bef9SDimitry Andric MIRBuilder.buildXor(Res, SubByReg, SignMask); 3349e8d8bef9SDimitry Andric MI.eraseFromParent(); 3350e8d8bef9SDimitry Andric return Legalized; 3351e8d8bef9SDimitry Andric } 3352e8d8bef9SDimitry Andric case TargetOpcode::G_FSUB: { 3353e8d8bef9SDimitry Andric Register Res = MI.getOperand(0).getReg(); 3354e8d8bef9SDimitry Andric LLT Ty = MRI.getType(Res); 3355e8d8bef9SDimitry Andric 3356e8d8bef9SDimitry Andric // Lower (G_FSUB LHS, RHS) to (G_FADD LHS, (G_FNEG RHS)). 3357e8d8bef9SDimitry Andric // First, check if G_FNEG is marked as Lower. If so, we may 3358e8d8bef9SDimitry Andric // end up with an infinite loop as G_FSUB is used to legalize G_FNEG. 3359e8d8bef9SDimitry Andric if (LI.getAction({G_FNEG, {Ty}}).Action == Lower) 3360e8d8bef9SDimitry Andric return UnableToLegalize; 3361e8d8bef9SDimitry Andric Register LHS = MI.getOperand(1).getReg(); 3362e8d8bef9SDimitry Andric Register RHS = MI.getOperand(2).getReg(); 3363e8d8bef9SDimitry Andric Register Neg = MRI.createGenericVirtualRegister(Ty); 3364e8d8bef9SDimitry Andric MIRBuilder.buildFNeg(Neg, RHS); 3365e8d8bef9SDimitry Andric MIRBuilder.buildFAdd(Res, LHS, Neg, MI.getFlags()); 3366e8d8bef9SDimitry Andric MI.eraseFromParent(); 3367e8d8bef9SDimitry Andric return Legalized; 3368e8d8bef9SDimitry Andric } 3369e8d8bef9SDimitry Andric case TargetOpcode::G_FMAD: 3370e8d8bef9SDimitry Andric return lowerFMad(MI); 3371e8d8bef9SDimitry Andric case TargetOpcode::G_FFLOOR: 3372e8d8bef9SDimitry Andric return lowerFFloor(MI); 3373e8d8bef9SDimitry Andric case TargetOpcode::G_INTRINSIC_ROUND: 3374e8d8bef9SDimitry Andric return lowerIntrinsicRound(MI); 3375e8d8bef9SDimitry Andric case TargetOpcode::G_INTRINSIC_ROUNDEVEN: { 3376e8d8bef9SDimitry Andric // Since round even is the assumed rounding mode for unconstrained FP 3377e8d8bef9SDimitry Andric // operations, rint and roundeven are the same operation. 3378e8d8bef9SDimitry Andric changeOpcode(MI, TargetOpcode::G_FRINT); 3379e8d8bef9SDimitry Andric return Legalized; 3380e8d8bef9SDimitry Andric } 3381e8d8bef9SDimitry Andric case TargetOpcode::G_ATOMIC_CMPXCHG_WITH_SUCCESS: { 3382e8d8bef9SDimitry Andric Register OldValRes = MI.getOperand(0).getReg(); 3383e8d8bef9SDimitry Andric Register SuccessRes = MI.getOperand(1).getReg(); 3384e8d8bef9SDimitry Andric Register Addr = MI.getOperand(2).getReg(); 3385e8d8bef9SDimitry Andric Register CmpVal = MI.getOperand(3).getReg(); 3386e8d8bef9SDimitry Andric Register NewVal = MI.getOperand(4).getReg(); 3387e8d8bef9SDimitry Andric MIRBuilder.buildAtomicCmpXchg(OldValRes, Addr, CmpVal, NewVal, 3388e8d8bef9SDimitry Andric **MI.memoperands_begin()); 3389e8d8bef9SDimitry Andric MIRBuilder.buildICmp(CmpInst::ICMP_EQ, SuccessRes, OldValRes, CmpVal); 3390e8d8bef9SDimitry Andric MI.eraseFromParent(); 3391e8d8bef9SDimitry Andric return Legalized; 3392e8d8bef9SDimitry Andric } 3393e8d8bef9SDimitry Andric case TargetOpcode::G_LOAD: 3394e8d8bef9SDimitry Andric case TargetOpcode::G_SEXTLOAD: 3395e8d8bef9SDimitry Andric case TargetOpcode::G_ZEXTLOAD: 3396fe6060f1SDimitry Andric return lowerLoad(cast<GAnyLoad>(MI)); 3397e8d8bef9SDimitry Andric case TargetOpcode::G_STORE: 3398fe6060f1SDimitry Andric return lowerStore(cast<GStore>(MI)); 33990b57cec5SDimitry Andric case TargetOpcode::G_CTLZ_ZERO_UNDEF: 34000b57cec5SDimitry Andric case TargetOpcode::G_CTTZ_ZERO_UNDEF: 34010b57cec5SDimitry Andric case TargetOpcode::G_CTLZ: 34020b57cec5SDimitry Andric case TargetOpcode::G_CTTZ: 34030b57cec5SDimitry Andric case TargetOpcode::G_CTPOP: 3404e8d8bef9SDimitry Andric return lowerBitCount(MI); 34050b57cec5SDimitry Andric case G_UADDO: { 34060b57cec5SDimitry Andric Register Res = MI.getOperand(0).getReg(); 34070b57cec5SDimitry Andric Register CarryOut = MI.getOperand(1).getReg(); 34080b57cec5SDimitry Andric Register LHS = MI.getOperand(2).getReg(); 34090b57cec5SDimitry Andric Register RHS = MI.getOperand(3).getReg(); 34100b57cec5SDimitry Andric 34110b57cec5SDimitry Andric MIRBuilder.buildAdd(Res, LHS, RHS); 34120b57cec5SDimitry Andric MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CarryOut, Res, RHS); 34130b57cec5SDimitry Andric 34140b57cec5SDimitry Andric MI.eraseFromParent(); 34150b57cec5SDimitry Andric return Legalized; 34160b57cec5SDimitry Andric } 34170b57cec5SDimitry Andric case G_UADDE: { 34180b57cec5SDimitry Andric Register Res = MI.getOperand(0).getReg(); 34190b57cec5SDimitry Andric Register CarryOut = MI.getOperand(1).getReg(); 34200b57cec5SDimitry Andric Register LHS = MI.getOperand(2).getReg(); 34210b57cec5SDimitry Andric Register RHS = MI.getOperand(3).getReg(); 34220b57cec5SDimitry Andric Register CarryIn = MI.getOperand(4).getReg(); 34235ffd83dbSDimitry Andric LLT Ty = MRI.getType(Res); 34240b57cec5SDimitry Andric 34255ffd83dbSDimitry Andric auto TmpRes = MIRBuilder.buildAdd(Ty, LHS, RHS); 34265ffd83dbSDimitry Andric auto ZExtCarryIn = MIRBuilder.buildZExt(Ty, CarryIn); 34270b57cec5SDimitry Andric MIRBuilder.buildAdd(Res, TmpRes, ZExtCarryIn); 34280b57cec5SDimitry Andric MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CarryOut, Res, LHS); 34290b57cec5SDimitry Andric 34300b57cec5SDimitry Andric MI.eraseFromParent(); 34310b57cec5SDimitry Andric return Legalized; 34320b57cec5SDimitry Andric } 34330b57cec5SDimitry Andric case G_USUBO: { 34340b57cec5SDimitry Andric Register Res = MI.getOperand(0).getReg(); 34350b57cec5SDimitry Andric Register BorrowOut = MI.getOperand(1).getReg(); 34360b57cec5SDimitry Andric Register LHS = MI.getOperand(2).getReg(); 34370b57cec5SDimitry Andric Register RHS = MI.getOperand(3).getReg(); 34380b57cec5SDimitry Andric 34390b57cec5SDimitry Andric MIRBuilder.buildSub(Res, LHS, RHS); 34400b57cec5SDimitry Andric MIRBuilder.buildICmp(CmpInst::ICMP_ULT, BorrowOut, LHS, RHS); 34410b57cec5SDimitry Andric 34420b57cec5SDimitry Andric MI.eraseFromParent(); 34430b57cec5SDimitry Andric return Legalized; 34440b57cec5SDimitry Andric } 34450b57cec5SDimitry Andric case G_USUBE: { 34460b57cec5SDimitry Andric Register Res = MI.getOperand(0).getReg(); 34470b57cec5SDimitry Andric Register BorrowOut = MI.getOperand(1).getReg(); 34480b57cec5SDimitry Andric Register LHS = MI.getOperand(2).getReg(); 34490b57cec5SDimitry Andric Register RHS = MI.getOperand(3).getReg(); 34500b57cec5SDimitry Andric Register BorrowIn = MI.getOperand(4).getReg(); 34515ffd83dbSDimitry Andric const LLT CondTy = MRI.getType(BorrowOut); 34525ffd83dbSDimitry Andric const LLT Ty = MRI.getType(Res); 34530b57cec5SDimitry Andric 34545ffd83dbSDimitry Andric auto TmpRes = MIRBuilder.buildSub(Ty, LHS, RHS); 34555ffd83dbSDimitry Andric auto ZExtBorrowIn = MIRBuilder.buildZExt(Ty, BorrowIn); 34560b57cec5SDimitry Andric MIRBuilder.buildSub(Res, TmpRes, ZExtBorrowIn); 34575ffd83dbSDimitry Andric 34585ffd83dbSDimitry Andric auto LHS_EQ_RHS = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, CondTy, LHS, RHS); 34595ffd83dbSDimitry Andric auto LHS_ULT_RHS = MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CondTy, LHS, RHS); 34600b57cec5SDimitry Andric MIRBuilder.buildSelect(BorrowOut, LHS_EQ_RHS, BorrowIn, LHS_ULT_RHS); 34610b57cec5SDimitry Andric 34620b57cec5SDimitry Andric MI.eraseFromParent(); 34630b57cec5SDimitry Andric return Legalized; 34640b57cec5SDimitry Andric } 34650b57cec5SDimitry Andric case G_UITOFP: 3466e8d8bef9SDimitry Andric return lowerUITOFP(MI); 34670b57cec5SDimitry Andric case G_SITOFP: 3468e8d8bef9SDimitry Andric return lowerSITOFP(MI); 34698bcb0991SDimitry Andric case G_FPTOUI: 3470e8d8bef9SDimitry Andric return lowerFPTOUI(MI); 34715ffd83dbSDimitry Andric case G_FPTOSI: 34725ffd83dbSDimitry Andric return lowerFPTOSI(MI); 34735ffd83dbSDimitry Andric case G_FPTRUNC: 3474e8d8bef9SDimitry Andric return lowerFPTRUNC(MI); 3475e8d8bef9SDimitry Andric case G_FPOWI: 3476e8d8bef9SDimitry Andric return lowerFPOWI(MI); 34770b57cec5SDimitry Andric case G_SMIN: 34780b57cec5SDimitry Andric case G_SMAX: 34790b57cec5SDimitry Andric case G_UMIN: 34800b57cec5SDimitry Andric case G_UMAX: 3481e8d8bef9SDimitry Andric return lowerMinMax(MI); 34820b57cec5SDimitry Andric case G_FCOPYSIGN: 3483e8d8bef9SDimitry Andric return lowerFCopySign(MI); 34840b57cec5SDimitry Andric case G_FMINNUM: 34850b57cec5SDimitry Andric case G_FMAXNUM: 34860b57cec5SDimitry Andric return lowerFMinNumMaxNum(MI); 34875ffd83dbSDimitry Andric case G_MERGE_VALUES: 34885ffd83dbSDimitry Andric return lowerMergeValues(MI); 34898bcb0991SDimitry Andric case G_UNMERGE_VALUES: 34908bcb0991SDimitry Andric return lowerUnmergeValues(MI); 34918bcb0991SDimitry Andric case TargetOpcode::G_SEXT_INREG: { 34928bcb0991SDimitry Andric assert(MI.getOperand(2).isImm() && "Expected immediate"); 34938bcb0991SDimitry Andric int64_t SizeInBits = MI.getOperand(2).getImm(); 34948bcb0991SDimitry Andric 34958bcb0991SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 34968bcb0991SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 34978bcb0991SDimitry Andric LLT DstTy = MRI.getType(DstReg); 34988bcb0991SDimitry Andric Register TmpRes = MRI.createGenericVirtualRegister(DstTy); 34998bcb0991SDimitry Andric 35008bcb0991SDimitry Andric auto MIBSz = MIRBuilder.buildConstant(DstTy, DstTy.getScalarSizeInBits() - SizeInBits); 35015ffd83dbSDimitry Andric MIRBuilder.buildShl(TmpRes, SrcReg, MIBSz->getOperand(0)); 35025ffd83dbSDimitry Andric MIRBuilder.buildAShr(DstReg, TmpRes, MIBSz->getOperand(0)); 35038bcb0991SDimitry Andric MI.eraseFromParent(); 35048bcb0991SDimitry Andric return Legalized; 35058bcb0991SDimitry Andric } 3506e8d8bef9SDimitry Andric case G_EXTRACT_VECTOR_ELT: 3507e8d8bef9SDimitry Andric case G_INSERT_VECTOR_ELT: 3508e8d8bef9SDimitry Andric return lowerExtractInsertVectorElt(MI); 35098bcb0991SDimitry Andric case G_SHUFFLE_VECTOR: 35108bcb0991SDimitry Andric return lowerShuffleVector(MI); 35118bcb0991SDimitry Andric case G_DYN_STACKALLOC: 35128bcb0991SDimitry Andric return lowerDynStackAlloc(MI); 35138bcb0991SDimitry Andric case G_EXTRACT: 35148bcb0991SDimitry Andric return lowerExtract(MI); 35158bcb0991SDimitry Andric case G_INSERT: 35168bcb0991SDimitry Andric return lowerInsert(MI); 3517480093f4SDimitry Andric case G_BSWAP: 3518480093f4SDimitry Andric return lowerBswap(MI); 3519480093f4SDimitry Andric case G_BITREVERSE: 3520480093f4SDimitry Andric return lowerBitreverse(MI); 3521480093f4SDimitry Andric case G_READ_REGISTER: 35225ffd83dbSDimitry Andric case G_WRITE_REGISTER: 35235ffd83dbSDimitry Andric return lowerReadWriteRegister(MI); 3524e8d8bef9SDimitry Andric case G_UADDSAT: 3525e8d8bef9SDimitry Andric case G_USUBSAT: { 3526e8d8bef9SDimitry Andric // Try to make a reasonable guess about which lowering strategy to use. The 3527e8d8bef9SDimitry Andric // target can override this with custom lowering and calling the 3528e8d8bef9SDimitry Andric // implementation functions. 3529e8d8bef9SDimitry Andric LLT Ty = MRI.getType(MI.getOperand(0).getReg()); 3530e8d8bef9SDimitry Andric if (LI.isLegalOrCustom({G_UMIN, Ty})) 3531e8d8bef9SDimitry Andric return lowerAddSubSatToMinMax(MI); 3532e8d8bef9SDimitry Andric return lowerAddSubSatToAddoSubo(MI); 35330b57cec5SDimitry Andric } 3534e8d8bef9SDimitry Andric case G_SADDSAT: 3535e8d8bef9SDimitry Andric case G_SSUBSAT: { 3536e8d8bef9SDimitry Andric LLT Ty = MRI.getType(MI.getOperand(0).getReg()); 3537e8d8bef9SDimitry Andric 3538e8d8bef9SDimitry Andric // FIXME: It would probably make more sense to see if G_SADDO is preferred, 3539e8d8bef9SDimitry Andric // since it's a shorter expansion. However, we would need to figure out the 3540e8d8bef9SDimitry Andric // preferred boolean type for the carry out for the query. 3541e8d8bef9SDimitry Andric if (LI.isLegalOrCustom({G_SMIN, Ty}) && LI.isLegalOrCustom({G_SMAX, Ty})) 3542e8d8bef9SDimitry Andric return lowerAddSubSatToMinMax(MI); 3543e8d8bef9SDimitry Andric return lowerAddSubSatToAddoSubo(MI); 3544e8d8bef9SDimitry Andric } 3545e8d8bef9SDimitry Andric case G_SSHLSAT: 3546e8d8bef9SDimitry Andric case G_USHLSAT: 3547e8d8bef9SDimitry Andric return lowerShlSat(MI); 3548fe6060f1SDimitry Andric case G_ABS: 3549fe6060f1SDimitry Andric return lowerAbsToAddXor(MI); 3550e8d8bef9SDimitry Andric case G_SELECT: 3551e8d8bef9SDimitry Andric return lowerSelect(MI); 3552fe6060f1SDimitry Andric case G_SDIVREM: 3553fe6060f1SDimitry Andric case G_UDIVREM: 3554fe6060f1SDimitry Andric return lowerDIVREM(MI); 3555fe6060f1SDimitry Andric case G_FSHL: 3556fe6060f1SDimitry Andric case G_FSHR: 3557fe6060f1SDimitry Andric return lowerFunnelShift(MI); 3558fe6060f1SDimitry Andric case G_ROTL: 3559fe6060f1SDimitry Andric case G_ROTR: 3560fe6060f1SDimitry Andric return lowerRotate(MI); 3561349cc55cSDimitry Andric case G_MEMSET: 3562349cc55cSDimitry Andric case G_MEMCPY: 3563349cc55cSDimitry Andric case G_MEMMOVE: 3564349cc55cSDimitry Andric return lowerMemCpyFamily(MI); 3565349cc55cSDimitry Andric case G_MEMCPY_INLINE: 3566349cc55cSDimitry Andric return lowerMemcpyInline(MI); 3567349cc55cSDimitry Andric GISEL_VECREDUCE_CASES_NONSEQ 3568349cc55cSDimitry Andric return lowerVectorReduction(MI); 3569e8d8bef9SDimitry Andric } 3570e8d8bef9SDimitry Andric } 3571e8d8bef9SDimitry Andric 3572e8d8bef9SDimitry Andric Align LegalizerHelper::getStackTemporaryAlignment(LLT Ty, 3573e8d8bef9SDimitry Andric Align MinAlign) const { 3574e8d8bef9SDimitry Andric // FIXME: We're missing a way to go back from LLT to llvm::Type to query the 3575e8d8bef9SDimitry Andric // datalayout for the preferred alignment. Also there should be a target hook 3576e8d8bef9SDimitry Andric // for this to allow targets to reduce the alignment and ignore the 3577e8d8bef9SDimitry Andric // datalayout. e.g. AMDGPU should always use a 4-byte alignment, regardless of 3578e8d8bef9SDimitry Andric // the type. 3579e8d8bef9SDimitry Andric return std::max(Align(PowerOf2Ceil(Ty.getSizeInBytes())), MinAlign); 3580e8d8bef9SDimitry Andric } 3581e8d8bef9SDimitry Andric 3582e8d8bef9SDimitry Andric MachineInstrBuilder 3583e8d8bef9SDimitry Andric LegalizerHelper::createStackTemporary(TypeSize Bytes, Align Alignment, 3584e8d8bef9SDimitry Andric MachinePointerInfo &PtrInfo) { 3585e8d8bef9SDimitry Andric MachineFunction &MF = MIRBuilder.getMF(); 3586e8d8bef9SDimitry Andric const DataLayout &DL = MIRBuilder.getDataLayout(); 3587e8d8bef9SDimitry Andric int FrameIdx = MF.getFrameInfo().CreateStackObject(Bytes, Alignment, false); 3588e8d8bef9SDimitry Andric 3589e8d8bef9SDimitry Andric unsigned AddrSpace = DL.getAllocaAddrSpace(); 3590e8d8bef9SDimitry Andric LLT FramePtrTy = LLT::pointer(AddrSpace, DL.getPointerSizeInBits(AddrSpace)); 3591e8d8bef9SDimitry Andric 3592e8d8bef9SDimitry Andric PtrInfo = MachinePointerInfo::getFixedStack(MF, FrameIdx); 3593e8d8bef9SDimitry Andric return MIRBuilder.buildFrameIndex(FramePtrTy, FrameIdx); 3594e8d8bef9SDimitry Andric } 3595e8d8bef9SDimitry Andric 3596e8d8bef9SDimitry Andric static Register clampDynamicVectorIndex(MachineIRBuilder &B, Register IdxReg, 3597e8d8bef9SDimitry Andric LLT VecTy) { 3598e8d8bef9SDimitry Andric int64_t IdxVal; 3599e8d8bef9SDimitry Andric if (mi_match(IdxReg, *B.getMRI(), m_ICst(IdxVal))) 3600e8d8bef9SDimitry Andric return IdxReg; 3601e8d8bef9SDimitry Andric 3602e8d8bef9SDimitry Andric LLT IdxTy = B.getMRI()->getType(IdxReg); 3603e8d8bef9SDimitry Andric unsigned NElts = VecTy.getNumElements(); 3604e8d8bef9SDimitry Andric if (isPowerOf2_32(NElts)) { 3605e8d8bef9SDimitry Andric APInt Imm = APInt::getLowBitsSet(IdxTy.getSizeInBits(), Log2_32(NElts)); 3606e8d8bef9SDimitry Andric return B.buildAnd(IdxTy, IdxReg, B.buildConstant(IdxTy, Imm)).getReg(0); 3607e8d8bef9SDimitry Andric } 3608e8d8bef9SDimitry Andric 3609e8d8bef9SDimitry Andric return B.buildUMin(IdxTy, IdxReg, B.buildConstant(IdxTy, NElts - 1)) 3610e8d8bef9SDimitry Andric .getReg(0); 3611e8d8bef9SDimitry Andric } 3612e8d8bef9SDimitry Andric 3613e8d8bef9SDimitry Andric Register LegalizerHelper::getVectorElementPointer(Register VecPtr, LLT VecTy, 3614e8d8bef9SDimitry Andric Register Index) { 3615e8d8bef9SDimitry Andric LLT EltTy = VecTy.getElementType(); 3616e8d8bef9SDimitry Andric 3617e8d8bef9SDimitry Andric // Calculate the element offset and add it to the pointer. 3618e8d8bef9SDimitry Andric unsigned EltSize = EltTy.getSizeInBits() / 8; // FIXME: should be ABI size. 3619e8d8bef9SDimitry Andric assert(EltSize * 8 == EltTy.getSizeInBits() && 3620e8d8bef9SDimitry Andric "Converting bits to bytes lost precision"); 3621e8d8bef9SDimitry Andric 3622e8d8bef9SDimitry Andric Index = clampDynamicVectorIndex(MIRBuilder, Index, VecTy); 3623e8d8bef9SDimitry Andric 3624e8d8bef9SDimitry Andric LLT IdxTy = MRI.getType(Index); 3625e8d8bef9SDimitry Andric auto Mul = MIRBuilder.buildMul(IdxTy, Index, 3626e8d8bef9SDimitry Andric MIRBuilder.buildConstant(IdxTy, EltSize)); 3627e8d8bef9SDimitry Andric 3628e8d8bef9SDimitry Andric LLT PtrTy = MRI.getType(VecPtr); 3629e8d8bef9SDimitry Andric return MIRBuilder.buildPtrAdd(PtrTy, VecPtr, Mul).getReg(0); 36300b57cec5SDimitry Andric } 36310b57cec5SDimitry Andric 36320eae32dcSDimitry Andric #ifndef NDEBUG 36330eae32dcSDimitry Andric /// Check that all vector operands have same number of elements. Other operands 36340eae32dcSDimitry Andric /// should be listed in NonVecOp. 36350eae32dcSDimitry Andric static bool hasSameNumEltsOnAllVectorOperands( 36360eae32dcSDimitry Andric GenericMachineInstr &MI, MachineRegisterInfo &MRI, 36370eae32dcSDimitry Andric std::initializer_list<unsigned> NonVecOpIndices) { 36380eae32dcSDimitry Andric if (MI.getNumMemOperands() != 0) 36390eae32dcSDimitry Andric return false; 36400b57cec5SDimitry Andric 36410eae32dcSDimitry Andric LLT VecTy = MRI.getType(MI.getReg(0)); 36420eae32dcSDimitry Andric if (!VecTy.isVector()) 36430eae32dcSDimitry Andric return false; 36440eae32dcSDimitry Andric unsigned NumElts = VecTy.getNumElements(); 36450b57cec5SDimitry Andric 36460eae32dcSDimitry Andric for (unsigned OpIdx = 1; OpIdx < MI.getNumOperands(); ++OpIdx) { 36470eae32dcSDimitry Andric MachineOperand &Op = MI.getOperand(OpIdx); 36480eae32dcSDimitry Andric if (!Op.isReg()) { 36490eae32dcSDimitry Andric if (!is_contained(NonVecOpIndices, OpIdx)) 36500eae32dcSDimitry Andric return false; 36510eae32dcSDimitry Andric continue; 36520eae32dcSDimitry Andric } 36530b57cec5SDimitry Andric 36540eae32dcSDimitry Andric LLT Ty = MRI.getType(Op.getReg()); 36550eae32dcSDimitry Andric if (!Ty.isVector()) { 36560eae32dcSDimitry Andric if (!is_contained(NonVecOpIndices, OpIdx)) 36570eae32dcSDimitry Andric return false; 36580eae32dcSDimitry Andric continue; 36590eae32dcSDimitry Andric } 36600eae32dcSDimitry Andric 36610eae32dcSDimitry Andric if (Ty.getNumElements() != NumElts) 36620eae32dcSDimitry Andric return false; 36630eae32dcSDimitry Andric } 36640eae32dcSDimitry Andric 36650eae32dcSDimitry Andric return true; 36660eae32dcSDimitry Andric } 36670eae32dcSDimitry Andric #endif 36680eae32dcSDimitry Andric 36690eae32dcSDimitry Andric /// Fill \p DstOps with DstOps that have same number of elements combined as 36700eae32dcSDimitry Andric /// the Ty. These DstOps have either scalar type when \p NumElts = 1 or are 36710eae32dcSDimitry Andric /// vectors with \p NumElts elements. When Ty.getNumElements() is not multiple 36720eae32dcSDimitry Andric /// of \p NumElts last DstOp (leftover) has fewer then \p NumElts elements. 36730eae32dcSDimitry Andric static void makeDstOps(SmallVectorImpl<DstOp> &DstOps, LLT Ty, 36740eae32dcSDimitry Andric unsigned NumElts) { 36750eae32dcSDimitry Andric LLT LeftoverTy; 36760eae32dcSDimitry Andric assert(Ty.isVector() && "Expected vector type"); 36770eae32dcSDimitry Andric LLT EltTy = Ty.getElementType(); 36780eae32dcSDimitry Andric LLT NarrowTy = (NumElts == 1) ? EltTy : LLT::fixed_vector(NumElts, EltTy); 36790eae32dcSDimitry Andric int NumParts, NumLeftover; 36800eae32dcSDimitry Andric std::tie(NumParts, NumLeftover) = 36810eae32dcSDimitry Andric getNarrowTypeBreakDown(Ty, NarrowTy, LeftoverTy); 36820eae32dcSDimitry Andric 36830eae32dcSDimitry Andric assert(NumParts > 0 && "Error in getNarrowTypeBreakDown"); 36840eae32dcSDimitry Andric for (int i = 0; i < NumParts; ++i) { 36850eae32dcSDimitry Andric DstOps.push_back(NarrowTy); 36860eae32dcSDimitry Andric } 36870eae32dcSDimitry Andric 36880eae32dcSDimitry Andric if (LeftoverTy.isValid()) { 36890eae32dcSDimitry Andric assert(NumLeftover == 1 && "expected exactly one leftover"); 36900eae32dcSDimitry Andric DstOps.push_back(LeftoverTy); 36910eae32dcSDimitry Andric } 36920eae32dcSDimitry Andric } 36930eae32dcSDimitry Andric 36940eae32dcSDimitry Andric /// Operand \p Op is used on \p N sub-instructions. Fill \p Ops with \p N SrcOps 36950eae32dcSDimitry Andric /// made from \p Op depending on operand type. 36960eae32dcSDimitry Andric static void broadcastSrcOp(SmallVectorImpl<SrcOp> &Ops, unsigned N, 36970eae32dcSDimitry Andric MachineOperand &Op) { 36980eae32dcSDimitry Andric for (unsigned i = 0; i < N; ++i) { 36990eae32dcSDimitry Andric if (Op.isReg()) 37000eae32dcSDimitry Andric Ops.push_back(Op.getReg()); 37010eae32dcSDimitry Andric else if (Op.isImm()) 37020eae32dcSDimitry Andric Ops.push_back(Op.getImm()); 37030eae32dcSDimitry Andric else if (Op.isPredicate()) 37040eae32dcSDimitry Andric Ops.push_back(static_cast<CmpInst::Predicate>(Op.getPredicate())); 37050eae32dcSDimitry Andric else 37060eae32dcSDimitry Andric llvm_unreachable("Unsupported type"); 37070eae32dcSDimitry Andric } 37080b57cec5SDimitry Andric } 37090b57cec5SDimitry Andric 37100b57cec5SDimitry Andric // Handle splitting vector operations which need to have the same number of 37110b57cec5SDimitry Andric // elements in each type index, but each type index may have a different element 37120b57cec5SDimitry Andric // type. 37130b57cec5SDimitry Andric // 37140b57cec5SDimitry Andric // e.g. <4 x s64> = G_SHL <4 x s64>, <4 x s32> -> 37150b57cec5SDimitry Andric // <2 x s64> = G_SHL <2 x s64>, <2 x s32> 37160b57cec5SDimitry Andric // <2 x s64> = G_SHL <2 x s64>, <2 x s32> 37170b57cec5SDimitry Andric // 37180b57cec5SDimitry Andric // Also handles some irregular breakdown cases, e.g. 37190b57cec5SDimitry Andric // e.g. <3 x s64> = G_SHL <3 x s64>, <3 x s32> -> 37200b57cec5SDimitry Andric // <2 x s64> = G_SHL <2 x s64>, <2 x s32> 37210b57cec5SDimitry Andric // s64 = G_SHL s64, s32 37220b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 37230b57cec5SDimitry Andric LegalizerHelper::fewerElementsVectorMultiEltType( 37240eae32dcSDimitry Andric GenericMachineInstr &MI, unsigned NumElts, 37250eae32dcSDimitry Andric std::initializer_list<unsigned> NonVecOpIndices) { 37260eae32dcSDimitry Andric assert(hasSameNumEltsOnAllVectorOperands(MI, MRI, NonVecOpIndices) && 37270eae32dcSDimitry Andric "Non-compatible opcode or not specified non-vector operands"); 37280eae32dcSDimitry Andric unsigned OrigNumElts = MRI.getType(MI.getReg(0)).getNumElements(); 37290b57cec5SDimitry Andric 37300eae32dcSDimitry Andric unsigned NumInputs = MI.getNumOperands() - MI.getNumDefs(); 37310eae32dcSDimitry Andric unsigned NumDefs = MI.getNumDefs(); 37320b57cec5SDimitry Andric 37330eae32dcSDimitry Andric // Create DstOps (sub-vectors with NumElts elts + Leftover) for each output. 37340eae32dcSDimitry Andric // Build instructions with DstOps to use instruction found by CSE directly. 37350eae32dcSDimitry Andric // CSE copies found instruction into given vreg when building with vreg dest. 37360eae32dcSDimitry Andric SmallVector<SmallVector<DstOp, 8>, 2> OutputOpsPieces(NumDefs); 37370eae32dcSDimitry Andric // Output registers will be taken from created instructions. 37380eae32dcSDimitry Andric SmallVector<SmallVector<Register, 8>, 2> OutputRegs(NumDefs); 37390eae32dcSDimitry Andric for (unsigned i = 0; i < NumDefs; ++i) { 37400eae32dcSDimitry Andric makeDstOps(OutputOpsPieces[i], MRI.getType(MI.getReg(i)), NumElts); 37410b57cec5SDimitry Andric } 37420b57cec5SDimitry Andric 37430eae32dcSDimitry Andric // Split vector input operands into sub-vectors with NumElts elts + Leftover. 37440eae32dcSDimitry Andric // Operands listed in NonVecOpIndices will be used as is without splitting; 37450eae32dcSDimitry Andric // examples: compare predicate in icmp and fcmp (op 1), vector select with i1 37460eae32dcSDimitry Andric // scalar condition (op 1), immediate in sext_inreg (op 2). 37470eae32dcSDimitry Andric SmallVector<SmallVector<SrcOp, 8>, 3> InputOpsPieces(NumInputs); 37480eae32dcSDimitry Andric for (unsigned UseIdx = NumDefs, UseNo = 0; UseIdx < MI.getNumOperands(); 37490eae32dcSDimitry Andric ++UseIdx, ++UseNo) { 37500eae32dcSDimitry Andric if (is_contained(NonVecOpIndices, UseIdx)) { 37510eae32dcSDimitry Andric broadcastSrcOp(InputOpsPieces[UseNo], OutputOpsPieces[0].size(), 37520eae32dcSDimitry Andric MI.getOperand(UseIdx)); 37530b57cec5SDimitry Andric } else { 37540eae32dcSDimitry Andric SmallVector<Register, 8> SplitPieces; 37550eae32dcSDimitry Andric extractVectorParts(MI.getReg(UseIdx), NumElts, SplitPieces); 37560eae32dcSDimitry Andric for (auto Reg : SplitPieces) 37570eae32dcSDimitry Andric InputOpsPieces[UseNo].push_back(Reg); 37580eae32dcSDimitry Andric } 37590b57cec5SDimitry Andric } 37600b57cec5SDimitry Andric 37610eae32dcSDimitry Andric unsigned NumLeftovers = OrigNumElts % NumElts ? 1 : 0; 37620eae32dcSDimitry Andric 37630eae32dcSDimitry Andric // Take i-th piece of each input operand split and build sub-vector/scalar 37640eae32dcSDimitry Andric // instruction. Set i-th DstOp(s) from OutputOpsPieces as destination(s). 37650eae32dcSDimitry Andric for (unsigned i = 0; i < OrigNumElts / NumElts + NumLeftovers; ++i) { 37660eae32dcSDimitry Andric SmallVector<DstOp, 2> Defs; 37670eae32dcSDimitry Andric for (unsigned DstNo = 0; DstNo < NumDefs; ++DstNo) 37680eae32dcSDimitry Andric Defs.push_back(OutputOpsPieces[DstNo][i]); 37690eae32dcSDimitry Andric 37700eae32dcSDimitry Andric SmallVector<SrcOp, 3> Uses; 37710eae32dcSDimitry Andric for (unsigned InputNo = 0; InputNo < NumInputs; ++InputNo) 37720eae32dcSDimitry Andric Uses.push_back(InputOpsPieces[InputNo][i]); 37730eae32dcSDimitry Andric 37740eae32dcSDimitry Andric auto I = MIRBuilder.buildInstr(MI.getOpcode(), Defs, Uses, MI.getFlags()); 37750eae32dcSDimitry Andric for (unsigned DstNo = 0; DstNo < NumDefs; ++DstNo) 37760eae32dcSDimitry Andric OutputRegs[DstNo].push_back(I.getReg(DstNo)); 37770b57cec5SDimitry Andric } 37780b57cec5SDimitry Andric 37790eae32dcSDimitry Andric // Merge small outputs into MI's output for each def operand. 37800eae32dcSDimitry Andric if (NumLeftovers) { 37810eae32dcSDimitry Andric for (unsigned i = 0; i < NumDefs; ++i) 37820eae32dcSDimitry Andric mergeMixedSubvectors(MI.getReg(i), OutputRegs[i]); 37830eae32dcSDimitry Andric } else { 37840eae32dcSDimitry Andric for (unsigned i = 0; i < NumDefs; ++i) 37850eae32dcSDimitry Andric MIRBuilder.buildMerge(MI.getReg(i), OutputRegs[i]); 37860eae32dcSDimitry Andric } 37870b57cec5SDimitry Andric 37880b57cec5SDimitry Andric MI.eraseFromParent(); 37890b57cec5SDimitry Andric return Legalized; 37900b57cec5SDimitry Andric } 37910b57cec5SDimitry Andric 37920b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 37930eae32dcSDimitry Andric LegalizerHelper::fewerElementsVectorPhi(GenericMachineInstr &MI, 37940eae32dcSDimitry Andric unsigned NumElts) { 37950eae32dcSDimitry Andric unsigned OrigNumElts = MRI.getType(MI.getReg(0)).getNumElements(); 37960b57cec5SDimitry Andric 37970eae32dcSDimitry Andric unsigned NumInputs = MI.getNumOperands() - MI.getNumDefs(); 37980eae32dcSDimitry Andric unsigned NumDefs = MI.getNumDefs(); 37990b57cec5SDimitry Andric 38000eae32dcSDimitry Andric SmallVector<DstOp, 8> OutputOpsPieces; 38010eae32dcSDimitry Andric SmallVector<Register, 8> OutputRegs; 38020eae32dcSDimitry Andric makeDstOps(OutputOpsPieces, MRI.getType(MI.getReg(0)), NumElts); 38030b57cec5SDimitry Andric 38040eae32dcSDimitry Andric // Instructions that perform register split will be inserted in basic block 38050eae32dcSDimitry Andric // where register is defined (basic block is in the next operand). 38060eae32dcSDimitry Andric SmallVector<SmallVector<Register, 8>, 3> InputOpsPieces(NumInputs / 2); 38070eae32dcSDimitry Andric for (unsigned UseIdx = NumDefs, UseNo = 0; UseIdx < MI.getNumOperands(); 38080eae32dcSDimitry Andric UseIdx += 2, ++UseNo) { 38090eae32dcSDimitry Andric MachineBasicBlock &OpMBB = *MI.getOperand(UseIdx + 1).getMBB(); 38100b57cec5SDimitry Andric MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator()); 38110eae32dcSDimitry Andric extractVectorParts(MI.getReg(UseIdx), NumElts, InputOpsPieces[UseNo]); 38120b57cec5SDimitry Andric } 38130eae32dcSDimitry Andric 38140eae32dcSDimitry Andric // Build PHIs with fewer elements. 38150eae32dcSDimitry Andric unsigned NumLeftovers = OrigNumElts % NumElts ? 1 : 0; 38160eae32dcSDimitry Andric MIRBuilder.setInsertPt(*MI.getParent(), MI); 38170eae32dcSDimitry Andric for (unsigned i = 0; i < OrigNumElts / NumElts + NumLeftovers; ++i) { 38180eae32dcSDimitry Andric auto Phi = MIRBuilder.buildInstr(TargetOpcode::G_PHI); 38190eae32dcSDimitry Andric Phi.addDef( 38200eae32dcSDimitry Andric MRI.createGenericVirtualRegister(OutputOpsPieces[i].getLLTTy(MRI))); 38210eae32dcSDimitry Andric OutputRegs.push_back(Phi.getReg(0)); 38220eae32dcSDimitry Andric 38230eae32dcSDimitry Andric for (unsigned j = 0; j < NumInputs / 2; ++j) { 38240eae32dcSDimitry Andric Phi.addUse(InputOpsPieces[j][i]); 38250eae32dcSDimitry Andric Phi.add(MI.getOperand(1 + j * 2 + 1)); 38260eae32dcSDimitry Andric } 38270eae32dcSDimitry Andric } 38280eae32dcSDimitry Andric 38290eae32dcSDimitry Andric // Merge small outputs into MI's def. 38300eae32dcSDimitry Andric if (NumLeftovers) { 38310eae32dcSDimitry Andric mergeMixedSubvectors(MI.getReg(0), OutputRegs); 38320eae32dcSDimitry Andric } else { 38330eae32dcSDimitry Andric MIRBuilder.buildMerge(MI.getReg(0), OutputRegs); 38340b57cec5SDimitry Andric } 38350b57cec5SDimitry Andric 38360b57cec5SDimitry Andric MI.eraseFromParent(); 38370b57cec5SDimitry Andric return Legalized; 38380b57cec5SDimitry Andric } 38390b57cec5SDimitry Andric 38400b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 38418bcb0991SDimitry Andric LegalizerHelper::fewerElementsVectorUnmergeValues(MachineInstr &MI, 38428bcb0991SDimitry Andric unsigned TypeIdx, 38438bcb0991SDimitry Andric LLT NarrowTy) { 38448bcb0991SDimitry Andric const int NumDst = MI.getNumOperands() - 1; 38458bcb0991SDimitry Andric const Register SrcReg = MI.getOperand(NumDst).getReg(); 38460eae32dcSDimitry Andric LLT DstTy = MRI.getType(MI.getOperand(0).getReg()); 38478bcb0991SDimitry Andric LLT SrcTy = MRI.getType(SrcReg); 38488bcb0991SDimitry Andric 38490eae32dcSDimitry Andric if (TypeIdx != 1 || NarrowTy == DstTy) 38508bcb0991SDimitry Andric return UnableToLegalize; 38518bcb0991SDimitry Andric 38520eae32dcSDimitry Andric // Requires compatible types. Otherwise SrcReg should have been defined by 38530eae32dcSDimitry Andric // merge-like instruction that would get artifact combined. Most likely 38540eae32dcSDimitry Andric // instruction that defines SrcReg has to perform more/fewer elements 38550eae32dcSDimitry Andric // legalization compatible with NarrowTy. 38560eae32dcSDimitry Andric assert(SrcTy.isVector() && NarrowTy.isVector() && "Expected vector types"); 38570eae32dcSDimitry Andric assert((SrcTy.getScalarType() == NarrowTy.getScalarType()) && "bad type"); 38588bcb0991SDimitry Andric 38590eae32dcSDimitry Andric if ((SrcTy.getSizeInBits() % NarrowTy.getSizeInBits() != 0) || 38600eae32dcSDimitry Andric (NarrowTy.getSizeInBits() % DstTy.getSizeInBits() != 0)) 38610eae32dcSDimitry Andric return UnableToLegalize; 38620eae32dcSDimitry Andric 38630eae32dcSDimitry Andric // This is most likely DstTy (smaller then register size) packed in SrcTy 38640eae32dcSDimitry Andric // (larger then register size) and since unmerge was not combined it will be 38650eae32dcSDimitry Andric // lowered to bit sequence extracts from register. Unpack SrcTy to NarrowTy 38660eae32dcSDimitry Andric // (register size) pieces first. Then unpack each of NarrowTy pieces to DstTy. 38670eae32dcSDimitry Andric 38680eae32dcSDimitry Andric // %1:_(DstTy), %2, %3, %4 = G_UNMERGE_VALUES %0:_(SrcTy) 38690eae32dcSDimitry Andric // 38700eae32dcSDimitry Andric // %5:_(NarrowTy), %6 = G_UNMERGE_VALUES %0:_(SrcTy) - reg sequence 38710eae32dcSDimitry Andric // %1:_(DstTy), %2 = G_UNMERGE_VALUES %5:_(NarrowTy) - sequence of bits in reg 38720eae32dcSDimitry Andric // %3:_(DstTy), %4 = G_UNMERGE_VALUES %6:_(NarrowTy) 38730eae32dcSDimitry Andric auto Unmerge = MIRBuilder.buildUnmerge(NarrowTy, SrcReg); 38748bcb0991SDimitry Andric const int NumUnmerge = Unmerge->getNumOperands() - 1; 38758bcb0991SDimitry Andric const int PartsPerUnmerge = NumDst / NumUnmerge; 38768bcb0991SDimitry Andric 38778bcb0991SDimitry Andric for (int I = 0; I != NumUnmerge; ++I) { 38788bcb0991SDimitry Andric auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_UNMERGE_VALUES); 38798bcb0991SDimitry Andric 38808bcb0991SDimitry Andric for (int J = 0; J != PartsPerUnmerge; ++J) 38818bcb0991SDimitry Andric MIB.addDef(MI.getOperand(I * PartsPerUnmerge + J).getReg()); 38828bcb0991SDimitry Andric MIB.addUse(Unmerge.getReg(I)); 38838bcb0991SDimitry Andric } 38848bcb0991SDimitry Andric 38858bcb0991SDimitry Andric MI.eraseFromParent(); 38868bcb0991SDimitry Andric return Legalized; 38878bcb0991SDimitry Andric } 38888bcb0991SDimitry Andric 3889fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult 3890e8d8bef9SDimitry Andric LegalizerHelper::fewerElementsVectorMerge(MachineInstr &MI, unsigned TypeIdx, 3891e8d8bef9SDimitry Andric LLT NarrowTy) { 3892e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 3893e8d8bef9SDimitry Andric LLT DstTy = MRI.getType(DstReg); 3894e8d8bef9SDimitry Andric LLT SrcTy = MRI.getType(MI.getOperand(1).getReg()); 38950eae32dcSDimitry Andric // Requires compatible types. Otherwise user of DstReg did not perform unmerge 38960eae32dcSDimitry Andric // that should have been artifact combined. Most likely instruction that uses 38970eae32dcSDimitry Andric // DstReg has to do more/fewer elements legalization compatible with NarrowTy. 38980eae32dcSDimitry Andric assert(DstTy.isVector() && NarrowTy.isVector() && "Expected vector types"); 38990eae32dcSDimitry Andric assert((DstTy.getScalarType() == NarrowTy.getScalarType()) && "bad type"); 39000eae32dcSDimitry Andric if (NarrowTy == SrcTy) 39010eae32dcSDimitry Andric return UnableToLegalize; 39028bcb0991SDimitry Andric 39030eae32dcSDimitry Andric // This attempts to lower part of LCMTy merge/unmerge sequence. Intended use 39040eae32dcSDimitry Andric // is for old mir tests. Since the changes to more/fewer elements it should no 39050eae32dcSDimitry Andric // longer be possible to generate MIR like this when starting from llvm-ir 39060eae32dcSDimitry Andric // because LCMTy approach was replaced with merge/unmerge to vector elements. 39070eae32dcSDimitry Andric if (TypeIdx == 1) { 39080eae32dcSDimitry Andric assert(SrcTy.isVector() && "Expected vector types"); 39090eae32dcSDimitry Andric assert((SrcTy.getScalarType() == NarrowTy.getScalarType()) && "bad type"); 39100eae32dcSDimitry Andric if ((DstTy.getSizeInBits() % NarrowTy.getSizeInBits() != 0) || 39110eae32dcSDimitry Andric (NarrowTy.getNumElements() >= SrcTy.getNumElements())) 39120eae32dcSDimitry Andric return UnableToLegalize; 39130eae32dcSDimitry Andric // %2:_(DstTy) = G_CONCAT_VECTORS %0:_(SrcTy), %1:_(SrcTy) 39140eae32dcSDimitry Andric // 39150eae32dcSDimitry Andric // %3:_(EltTy), %4, %5 = G_UNMERGE_VALUES %0:_(SrcTy) 39160eae32dcSDimitry Andric // %6:_(EltTy), %7, %8 = G_UNMERGE_VALUES %1:_(SrcTy) 39170eae32dcSDimitry Andric // %9:_(NarrowTy) = G_BUILD_VECTOR %3:_(EltTy), %4 39180eae32dcSDimitry Andric // %10:_(NarrowTy) = G_BUILD_VECTOR %5:_(EltTy), %6 39190eae32dcSDimitry Andric // %11:_(NarrowTy) = G_BUILD_VECTOR %7:_(EltTy), %8 39200eae32dcSDimitry Andric // %2:_(DstTy) = G_CONCAT_VECTORS %9:_(NarrowTy), %10, %11 3921e8d8bef9SDimitry Andric 39220eae32dcSDimitry Andric SmallVector<Register, 8> Elts; 39230eae32dcSDimitry Andric LLT EltTy = MRI.getType(MI.getOperand(1).getReg()).getScalarType(); 39240eae32dcSDimitry Andric for (unsigned i = 1; i < MI.getNumOperands(); ++i) { 39250eae32dcSDimitry Andric auto Unmerge = MIRBuilder.buildUnmerge(EltTy, MI.getOperand(i).getReg()); 39260eae32dcSDimitry Andric for (unsigned j = 0; j < Unmerge->getNumDefs(); ++j) 39270eae32dcSDimitry Andric Elts.push_back(Unmerge.getReg(j)); 39280eae32dcSDimitry Andric } 3929e8d8bef9SDimitry Andric 39300eae32dcSDimitry Andric SmallVector<Register, 8> NarrowTyElts; 39310eae32dcSDimitry Andric unsigned NumNarrowTyElts = NarrowTy.getNumElements(); 39320eae32dcSDimitry Andric unsigned NumNarrowTyPieces = DstTy.getNumElements() / NumNarrowTyElts; 39330eae32dcSDimitry Andric for (unsigned i = 0, Offset = 0; i < NumNarrowTyPieces; 39340eae32dcSDimitry Andric ++i, Offset += NumNarrowTyElts) { 39350eae32dcSDimitry Andric ArrayRef<Register> Pieces(&Elts[Offset], NumNarrowTyElts); 39360eae32dcSDimitry Andric NarrowTyElts.push_back(MIRBuilder.buildMerge(NarrowTy, Pieces).getReg(0)); 39370eae32dcSDimitry Andric } 3938e8d8bef9SDimitry Andric 39390eae32dcSDimitry Andric MIRBuilder.buildMerge(DstReg, NarrowTyElts); 39400eae32dcSDimitry Andric MI.eraseFromParent(); 39410eae32dcSDimitry Andric return Legalized; 39420eae32dcSDimitry Andric } 39430eae32dcSDimitry Andric 39440eae32dcSDimitry Andric assert(TypeIdx == 0 && "Bad type index"); 39450eae32dcSDimitry Andric if ((NarrowTy.getSizeInBits() % SrcTy.getSizeInBits() != 0) || 39460eae32dcSDimitry Andric (DstTy.getSizeInBits() % NarrowTy.getSizeInBits() != 0)) 39470eae32dcSDimitry Andric return UnableToLegalize; 39480eae32dcSDimitry Andric 39490eae32dcSDimitry Andric // This is most likely SrcTy (smaller then register size) packed in DstTy 39500eae32dcSDimitry Andric // (larger then register size) and since merge was not combined it will be 39510eae32dcSDimitry Andric // lowered to bit sequence packing into register. Merge SrcTy to NarrowTy 39520eae32dcSDimitry Andric // (register size) pieces first. Then merge each of NarrowTy pieces to DstTy. 39530eae32dcSDimitry Andric 39540eae32dcSDimitry Andric // %0:_(DstTy) = G_MERGE_VALUES %1:_(SrcTy), %2, %3, %4 39550eae32dcSDimitry Andric // 39560eae32dcSDimitry Andric // %5:_(NarrowTy) = G_MERGE_VALUES %1:_(SrcTy), %2 - sequence of bits in reg 39570eae32dcSDimitry Andric // %6:_(NarrowTy) = G_MERGE_VALUES %3:_(SrcTy), %4 39580eae32dcSDimitry Andric // %0:_(DstTy) = G_MERGE_VALUES %5:_(NarrowTy), %6 - reg sequence 39590eae32dcSDimitry Andric SmallVector<Register, 8> NarrowTyElts; 39600eae32dcSDimitry Andric unsigned NumParts = DstTy.getNumElements() / NarrowTy.getNumElements(); 39610eae32dcSDimitry Andric unsigned NumSrcElts = SrcTy.isVector() ? SrcTy.getNumElements() : 1; 39620eae32dcSDimitry Andric unsigned NumElts = NarrowTy.getNumElements() / NumSrcElts; 39630eae32dcSDimitry Andric for (unsigned i = 0; i < NumParts; ++i) { 39640eae32dcSDimitry Andric SmallVector<Register, 8> Sources; 39650eae32dcSDimitry Andric for (unsigned j = 0; j < NumElts; ++j) 39660eae32dcSDimitry Andric Sources.push_back(MI.getOperand(1 + i * NumElts + j).getReg()); 39670eae32dcSDimitry Andric NarrowTyElts.push_back(MIRBuilder.buildMerge(NarrowTy, Sources).getReg(0)); 39680eae32dcSDimitry Andric } 39690eae32dcSDimitry Andric 39700eae32dcSDimitry Andric MIRBuilder.buildMerge(DstReg, NarrowTyElts); 3971e8d8bef9SDimitry Andric MI.eraseFromParent(); 3972e8d8bef9SDimitry Andric return Legalized; 39738bcb0991SDimitry Andric } 39748bcb0991SDimitry Andric 3975e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult 3976e8d8bef9SDimitry Andric LegalizerHelper::fewerElementsVectorExtractInsertVectorElt(MachineInstr &MI, 3977e8d8bef9SDimitry Andric unsigned TypeIdx, 3978e8d8bef9SDimitry Andric LLT NarrowVecTy) { 3979e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 3980e8d8bef9SDimitry Andric Register SrcVec = MI.getOperand(1).getReg(); 3981e8d8bef9SDimitry Andric Register InsertVal; 3982e8d8bef9SDimitry Andric bool IsInsert = MI.getOpcode() == TargetOpcode::G_INSERT_VECTOR_ELT; 3983e8d8bef9SDimitry Andric 3984e8d8bef9SDimitry Andric assert((IsInsert ? TypeIdx == 0 : TypeIdx == 1) && "not a vector type index"); 3985e8d8bef9SDimitry Andric if (IsInsert) 3986e8d8bef9SDimitry Andric InsertVal = MI.getOperand(2).getReg(); 3987e8d8bef9SDimitry Andric 3988e8d8bef9SDimitry Andric Register Idx = MI.getOperand(MI.getNumOperands() - 1).getReg(); 3989e8d8bef9SDimitry Andric 3990e8d8bef9SDimitry Andric // TODO: Handle total scalarization case. 3991e8d8bef9SDimitry Andric if (!NarrowVecTy.isVector()) 3992e8d8bef9SDimitry Andric return UnableToLegalize; 3993e8d8bef9SDimitry Andric 3994e8d8bef9SDimitry Andric LLT VecTy = MRI.getType(SrcVec); 3995e8d8bef9SDimitry Andric 3996e8d8bef9SDimitry Andric // If the index is a constant, we can really break this down as you would 3997e8d8bef9SDimitry Andric // expect, and index into the target size pieces. 3998e8d8bef9SDimitry Andric int64_t IdxVal; 3999349cc55cSDimitry Andric auto MaybeCst = getIConstantVRegValWithLookThrough(Idx, MRI); 4000fe6060f1SDimitry Andric if (MaybeCst) { 4001fe6060f1SDimitry Andric IdxVal = MaybeCst->Value.getSExtValue(); 4002e8d8bef9SDimitry Andric // Avoid out of bounds indexing the pieces. 4003e8d8bef9SDimitry Andric if (IdxVal >= VecTy.getNumElements()) { 4004e8d8bef9SDimitry Andric MIRBuilder.buildUndef(DstReg); 4005e8d8bef9SDimitry Andric MI.eraseFromParent(); 4006e8d8bef9SDimitry Andric return Legalized; 40078bcb0991SDimitry Andric } 40088bcb0991SDimitry Andric 4009e8d8bef9SDimitry Andric SmallVector<Register, 8> VecParts; 4010e8d8bef9SDimitry Andric LLT GCDTy = extractGCDType(VecParts, VecTy, NarrowVecTy, SrcVec); 4011e8d8bef9SDimitry Andric 4012e8d8bef9SDimitry Andric // Build a sequence of NarrowTy pieces in VecParts for this operand. 4013e8d8bef9SDimitry Andric LLT LCMTy = buildLCMMergePieces(VecTy, NarrowVecTy, GCDTy, VecParts, 4014e8d8bef9SDimitry Andric TargetOpcode::G_ANYEXT); 4015e8d8bef9SDimitry Andric 4016e8d8bef9SDimitry Andric unsigned NewNumElts = NarrowVecTy.getNumElements(); 4017e8d8bef9SDimitry Andric 4018e8d8bef9SDimitry Andric LLT IdxTy = MRI.getType(Idx); 4019e8d8bef9SDimitry Andric int64_t PartIdx = IdxVal / NewNumElts; 4020e8d8bef9SDimitry Andric auto NewIdx = 4021e8d8bef9SDimitry Andric MIRBuilder.buildConstant(IdxTy, IdxVal - NewNumElts * PartIdx); 4022e8d8bef9SDimitry Andric 4023e8d8bef9SDimitry Andric if (IsInsert) { 4024e8d8bef9SDimitry Andric LLT PartTy = MRI.getType(VecParts[PartIdx]); 4025e8d8bef9SDimitry Andric 4026e8d8bef9SDimitry Andric // Use the adjusted index to insert into one of the subvectors. 4027e8d8bef9SDimitry Andric auto InsertPart = MIRBuilder.buildInsertVectorElement( 4028e8d8bef9SDimitry Andric PartTy, VecParts[PartIdx], InsertVal, NewIdx); 4029e8d8bef9SDimitry Andric VecParts[PartIdx] = InsertPart.getReg(0); 4030e8d8bef9SDimitry Andric 4031e8d8bef9SDimitry Andric // Recombine the inserted subvector with the others to reform the result 4032e8d8bef9SDimitry Andric // vector. 4033e8d8bef9SDimitry Andric buildWidenedRemergeToDst(DstReg, LCMTy, VecParts); 4034e8d8bef9SDimitry Andric } else { 4035e8d8bef9SDimitry Andric MIRBuilder.buildExtractVectorElement(DstReg, VecParts[PartIdx], NewIdx); 40368bcb0991SDimitry Andric } 40378bcb0991SDimitry Andric 40388bcb0991SDimitry Andric MI.eraseFromParent(); 40398bcb0991SDimitry Andric return Legalized; 40408bcb0991SDimitry Andric } 40418bcb0991SDimitry Andric 4042e8d8bef9SDimitry Andric // With a variable index, we can't perform the operation in a smaller type, so 4043e8d8bef9SDimitry Andric // we're forced to expand this. 4044e8d8bef9SDimitry Andric // 4045e8d8bef9SDimitry Andric // TODO: We could emit a chain of compare/select to figure out which piece to 4046e8d8bef9SDimitry Andric // index. 4047e8d8bef9SDimitry Andric return lowerExtractInsertVectorElt(MI); 4048e8d8bef9SDimitry Andric } 4049e8d8bef9SDimitry Andric 40508bcb0991SDimitry Andric LegalizerHelper::LegalizeResult 4051fe6060f1SDimitry Andric LegalizerHelper::reduceLoadStoreWidth(GLoadStore &LdStMI, unsigned TypeIdx, 40520b57cec5SDimitry Andric LLT NarrowTy) { 40530b57cec5SDimitry Andric // FIXME: Don't know how to handle secondary types yet. 40540b57cec5SDimitry Andric if (TypeIdx != 0) 40550b57cec5SDimitry Andric return UnableToLegalize; 40560b57cec5SDimitry Andric 40570b57cec5SDimitry Andric // This implementation doesn't work for atomics. Give up instead of doing 40580b57cec5SDimitry Andric // something invalid. 4059fe6060f1SDimitry Andric if (LdStMI.isAtomic()) 40600b57cec5SDimitry Andric return UnableToLegalize; 40610b57cec5SDimitry Andric 4062fe6060f1SDimitry Andric bool IsLoad = isa<GLoad>(LdStMI); 4063fe6060f1SDimitry Andric Register ValReg = LdStMI.getReg(0); 4064fe6060f1SDimitry Andric Register AddrReg = LdStMI.getPointerReg(); 40650b57cec5SDimitry Andric LLT ValTy = MRI.getType(ValReg); 40660b57cec5SDimitry Andric 40675ffd83dbSDimitry Andric // FIXME: Do we need a distinct NarrowMemory legalize action? 4068fe6060f1SDimitry Andric if (ValTy.getSizeInBits() != 8 * LdStMI.getMemSize()) { 40695ffd83dbSDimitry Andric LLVM_DEBUG(dbgs() << "Can't narrow extload/truncstore\n"); 40705ffd83dbSDimitry Andric return UnableToLegalize; 40715ffd83dbSDimitry Andric } 40725ffd83dbSDimitry Andric 40730b57cec5SDimitry Andric int NumParts = -1; 40740b57cec5SDimitry Andric int NumLeftover = -1; 40750b57cec5SDimitry Andric LLT LeftoverTy; 40760b57cec5SDimitry Andric SmallVector<Register, 8> NarrowRegs, NarrowLeftoverRegs; 40770b57cec5SDimitry Andric if (IsLoad) { 40780b57cec5SDimitry Andric std::tie(NumParts, NumLeftover) = getNarrowTypeBreakDown(ValTy, NarrowTy, LeftoverTy); 40790b57cec5SDimitry Andric } else { 40800b57cec5SDimitry Andric if (extractParts(ValReg, ValTy, NarrowTy, LeftoverTy, NarrowRegs, 40810b57cec5SDimitry Andric NarrowLeftoverRegs)) { 40820b57cec5SDimitry Andric NumParts = NarrowRegs.size(); 40830b57cec5SDimitry Andric NumLeftover = NarrowLeftoverRegs.size(); 40840b57cec5SDimitry Andric } 40850b57cec5SDimitry Andric } 40860b57cec5SDimitry Andric 40870b57cec5SDimitry Andric if (NumParts == -1) 40880b57cec5SDimitry Andric return UnableToLegalize; 40890b57cec5SDimitry Andric 4090e8d8bef9SDimitry Andric LLT PtrTy = MRI.getType(AddrReg); 4091e8d8bef9SDimitry Andric const LLT OffsetTy = LLT::scalar(PtrTy.getSizeInBits()); 40920b57cec5SDimitry Andric 40930b57cec5SDimitry Andric unsigned TotalSize = ValTy.getSizeInBits(); 40940b57cec5SDimitry Andric 40950b57cec5SDimitry Andric // Split the load/store into PartTy sized pieces starting at Offset. If this 40960b57cec5SDimitry Andric // is a load, return the new registers in ValRegs. For a store, each elements 40970b57cec5SDimitry Andric // of ValRegs should be PartTy. Returns the next offset that needs to be 40980b57cec5SDimitry Andric // handled. 4099fe6060f1SDimitry Andric auto MMO = LdStMI.getMMO(); 41000b57cec5SDimitry Andric auto splitTypePieces = [=](LLT PartTy, SmallVectorImpl<Register> &ValRegs, 41010b57cec5SDimitry Andric unsigned Offset) -> unsigned { 41020b57cec5SDimitry Andric MachineFunction &MF = MIRBuilder.getMF(); 41030b57cec5SDimitry Andric unsigned PartSize = PartTy.getSizeInBits(); 41040b57cec5SDimitry Andric for (unsigned Idx = 0, E = NumParts; Idx != E && Offset < TotalSize; 41050b57cec5SDimitry Andric Offset += PartSize, ++Idx) { 41060b57cec5SDimitry Andric unsigned ByteOffset = Offset / 8; 41070b57cec5SDimitry Andric Register NewAddrReg; 41080b57cec5SDimitry Andric 4109480093f4SDimitry Andric MIRBuilder.materializePtrAdd(NewAddrReg, AddrReg, OffsetTy, ByteOffset); 41100b57cec5SDimitry Andric 41110b57cec5SDimitry Andric MachineMemOperand *NewMMO = 4112fe6060f1SDimitry Andric MF.getMachineMemOperand(&MMO, ByteOffset, PartTy); 41130b57cec5SDimitry Andric 41140b57cec5SDimitry Andric if (IsLoad) { 41150b57cec5SDimitry Andric Register Dst = MRI.createGenericVirtualRegister(PartTy); 41160b57cec5SDimitry Andric ValRegs.push_back(Dst); 41170b57cec5SDimitry Andric MIRBuilder.buildLoad(Dst, NewAddrReg, *NewMMO); 41180b57cec5SDimitry Andric } else { 41190b57cec5SDimitry Andric MIRBuilder.buildStore(ValRegs[Idx], NewAddrReg, *NewMMO); 41200b57cec5SDimitry Andric } 41210b57cec5SDimitry Andric } 41220b57cec5SDimitry Andric 41230b57cec5SDimitry Andric return Offset; 41240b57cec5SDimitry Andric }; 41250b57cec5SDimitry Andric 41260b57cec5SDimitry Andric unsigned HandledOffset = splitTypePieces(NarrowTy, NarrowRegs, 0); 41270b57cec5SDimitry Andric 41280b57cec5SDimitry Andric // Handle the rest of the register if this isn't an even type breakdown. 41290b57cec5SDimitry Andric if (LeftoverTy.isValid()) 41300b57cec5SDimitry Andric splitTypePieces(LeftoverTy, NarrowLeftoverRegs, HandledOffset); 41310b57cec5SDimitry Andric 41320b57cec5SDimitry Andric if (IsLoad) { 41330b57cec5SDimitry Andric insertParts(ValReg, ValTy, NarrowTy, NarrowRegs, 41340b57cec5SDimitry Andric LeftoverTy, NarrowLeftoverRegs); 41350b57cec5SDimitry Andric } 41360b57cec5SDimitry Andric 4137fe6060f1SDimitry Andric LdStMI.eraseFromParent(); 41380b57cec5SDimitry Andric return Legalized; 41390b57cec5SDimitry Andric } 41400b57cec5SDimitry Andric 41410b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 41420b57cec5SDimitry Andric LegalizerHelper::fewerElementsVector(MachineInstr &MI, unsigned TypeIdx, 41430b57cec5SDimitry Andric LLT NarrowTy) { 41440b57cec5SDimitry Andric using namespace TargetOpcode; 41450eae32dcSDimitry Andric GenericMachineInstr &GMI = cast<GenericMachineInstr>(MI); 41460eae32dcSDimitry Andric unsigned NumElts = NarrowTy.isVector() ? NarrowTy.getNumElements() : 1; 41470b57cec5SDimitry Andric 41480b57cec5SDimitry Andric switch (MI.getOpcode()) { 41490b57cec5SDimitry Andric case G_IMPLICIT_DEF: 41505ffd83dbSDimitry Andric case G_TRUNC: 41510b57cec5SDimitry Andric case G_AND: 41520b57cec5SDimitry Andric case G_OR: 41530b57cec5SDimitry Andric case G_XOR: 41540b57cec5SDimitry Andric case G_ADD: 41550b57cec5SDimitry Andric case G_SUB: 41560b57cec5SDimitry Andric case G_MUL: 4157e8d8bef9SDimitry Andric case G_PTR_ADD: 41580b57cec5SDimitry Andric case G_SMULH: 41590b57cec5SDimitry Andric case G_UMULH: 41600b57cec5SDimitry Andric case G_FADD: 41610b57cec5SDimitry Andric case G_FMUL: 41620b57cec5SDimitry Andric case G_FSUB: 41630b57cec5SDimitry Andric case G_FNEG: 41640b57cec5SDimitry Andric case G_FABS: 41650b57cec5SDimitry Andric case G_FCANONICALIZE: 41660b57cec5SDimitry Andric case G_FDIV: 41670b57cec5SDimitry Andric case G_FREM: 41680b57cec5SDimitry Andric case G_FMA: 41698bcb0991SDimitry Andric case G_FMAD: 41700b57cec5SDimitry Andric case G_FPOW: 41710b57cec5SDimitry Andric case G_FEXP: 41720b57cec5SDimitry Andric case G_FEXP2: 41730b57cec5SDimitry Andric case G_FLOG: 41740b57cec5SDimitry Andric case G_FLOG2: 41750b57cec5SDimitry Andric case G_FLOG10: 41760b57cec5SDimitry Andric case G_FNEARBYINT: 41770b57cec5SDimitry Andric case G_FCEIL: 41780b57cec5SDimitry Andric case G_FFLOOR: 41790b57cec5SDimitry Andric case G_FRINT: 41800b57cec5SDimitry Andric case G_INTRINSIC_ROUND: 4181e8d8bef9SDimitry Andric case G_INTRINSIC_ROUNDEVEN: 41820b57cec5SDimitry Andric case G_INTRINSIC_TRUNC: 41830b57cec5SDimitry Andric case G_FCOS: 41840b57cec5SDimitry Andric case G_FSIN: 41850b57cec5SDimitry Andric case G_FSQRT: 41860b57cec5SDimitry Andric case G_BSWAP: 41878bcb0991SDimitry Andric case G_BITREVERSE: 41880b57cec5SDimitry Andric case G_SDIV: 4189480093f4SDimitry Andric case G_UDIV: 4190480093f4SDimitry Andric case G_SREM: 4191480093f4SDimitry Andric case G_UREM: 4192fe6060f1SDimitry Andric case G_SDIVREM: 4193fe6060f1SDimitry Andric case G_UDIVREM: 41940b57cec5SDimitry Andric case G_SMIN: 41950b57cec5SDimitry Andric case G_SMAX: 41960b57cec5SDimitry Andric case G_UMIN: 41970b57cec5SDimitry Andric case G_UMAX: 4198fe6060f1SDimitry Andric case G_ABS: 41990b57cec5SDimitry Andric case G_FMINNUM: 42000b57cec5SDimitry Andric case G_FMAXNUM: 42010b57cec5SDimitry Andric case G_FMINNUM_IEEE: 42020b57cec5SDimitry Andric case G_FMAXNUM_IEEE: 42030b57cec5SDimitry Andric case G_FMINIMUM: 42040b57cec5SDimitry Andric case G_FMAXIMUM: 42055ffd83dbSDimitry Andric case G_FSHL: 42065ffd83dbSDimitry Andric case G_FSHR: 4207349cc55cSDimitry Andric case G_ROTL: 4208349cc55cSDimitry Andric case G_ROTR: 42095ffd83dbSDimitry Andric case G_FREEZE: 42105ffd83dbSDimitry Andric case G_SADDSAT: 42115ffd83dbSDimitry Andric case G_SSUBSAT: 42125ffd83dbSDimitry Andric case G_UADDSAT: 42135ffd83dbSDimitry Andric case G_USUBSAT: 4214fe6060f1SDimitry Andric case G_UMULO: 4215fe6060f1SDimitry Andric case G_SMULO: 42160b57cec5SDimitry Andric case G_SHL: 42170b57cec5SDimitry Andric case G_LSHR: 42180b57cec5SDimitry Andric case G_ASHR: 4219e8d8bef9SDimitry Andric case G_SSHLSAT: 4220e8d8bef9SDimitry Andric case G_USHLSAT: 42210b57cec5SDimitry Andric case G_CTLZ: 42220b57cec5SDimitry Andric case G_CTLZ_ZERO_UNDEF: 42230b57cec5SDimitry Andric case G_CTTZ: 42240b57cec5SDimitry Andric case G_CTTZ_ZERO_UNDEF: 42250b57cec5SDimitry Andric case G_CTPOP: 42260b57cec5SDimitry Andric case G_FCOPYSIGN: 42270b57cec5SDimitry Andric case G_ZEXT: 42280b57cec5SDimitry Andric case G_SEXT: 42290b57cec5SDimitry Andric case G_ANYEXT: 42300b57cec5SDimitry Andric case G_FPEXT: 42310b57cec5SDimitry Andric case G_FPTRUNC: 42320b57cec5SDimitry Andric case G_SITOFP: 42330b57cec5SDimitry Andric case G_UITOFP: 42340b57cec5SDimitry Andric case G_FPTOSI: 42350b57cec5SDimitry Andric case G_FPTOUI: 42360b57cec5SDimitry Andric case G_INTTOPTR: 42370b57cec5SDimitry Andric case G_PTRTOINT: 42380b57cec5SDimitry Andric case G_ADDRSPACE_CAST: 42390eae32dcSDimitry Andric return fewerElementsVectorMultiEltType(GMI, NumElts); 42400b57cec5SDimitry Andric case G_ICMP: 42410b57cec5SDimitry Andric case G_FCMP: 42420eae32dcSDimitry Andric return fewerElementsVectorMultiEltType(GMI, NumElts, {1 /*cpm predicate*/}); 42430b57cec5SDimitry Andric case G_SELECT: 42440eae32dcSDimitry Andric if (MRI.getType(MI.getOperand(1).getReg()).isVector()) 42450eae32dcSDimitry Andric return fewerElementsVectorMultiEltType(GMI, NumElts); 42460eae32dcSDimitry Andric return fewerElementsVectorMultiEltType(GMI, NumElts, {1 /*scalar cond*/}); 42470b57cec5SDimitry Andric case G_PHI: 42480eae32dcSDimitry Andric return fewerElementsVectorPhi(GMI, NumElts); 42498bcb0991SDimitry Andric case G_UNMERGE_VALUES: 42508bcb0991SDimitry Andric return fewerElementsVectorUnmergeValues(MI, TypeIdx, NarrowTy); 42518bcb0991SDimitry Andric case G_BUILD_VECTOR: 4252e8d8bef9SDimitry Andric assert(TypeIdx == 0 && "not a vector type index"); 4253e8d8bef9SDimitry Andric return fewerElementsVectorMerge(MI, TypeIdx, NarrowTy); 4254e8d8bef9SDimitry Andric case G_CONCAT_VECTORS: 4255e8d8bef9SDimitry Andric if (TypeIdx != 1) // TODO: This probably does work as expected already. 4256e8d8bef9SDimitry Andric return UnableToLegalize; 4257e8d8bef9SDimitry Andric return fewerElementsVectorMerge(MI, TypeIdx, NarrowTy); 4258e8d8bef9SDimitry Andric case G_EXTRACT_VECTOR_ELT: 4259e8d8bef9SDimitry Andric case G_INSERT_VECTOR_ELT: 4260e8d8bef9SDimitry Andric return fewerElementsVectorExtractInsertVectorElt(MI, TypeIdx, NarrowTy); 42610b57cec5SDimitry Andric case G_LOAD: 42620b57cec5SDimitry Andric case G_STORE: 4263fe6060f1SDimitry Andric return reduceLoadStoreWidth(cast<GLoadStore>(MI), TypeIdx, NarrowTy); 42645ffd83dbSDimitry Andric case G_SEXT_INREG: 42650eae32dcSDimitry Andric return fewerElementsVectorMultiEltType(GMI, NumElts, {2 /*imm*/}); 4266fe6060f1SDimitry Andric GISEL_VECREDUCE_CASES_NONSEQ 4267fe6060f1SDimitry Andric return fewerElementsVectorReductions(MI, TypeIdx, NarrowTy); 4268fe6060f1SDimitry Andric case G_SHUFFLE_VECTOR: 4269fe6060f1SDimitry Andric return fewerElementsVectorShuffle(MI, TypeIdx, NarrowTy); 42700b57cec5SDimitry Andric default: 42710b57cec5SDimitry Andric return UnableToLegalize; 42720b57cec5SDimitry Andric } 42730b57cec5SDimitry Andric } 42740b57cec5SDimitry Andric 4275fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::fewerElementsVectorShuffle( 4276fe6060f1SDimitry Andric MachineInstr &MI, unsigned int TypeIdx, LLT NarrowTy) { 4277fe6060f1SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_SHUFFLE_VECTOR); 4278fe6060f1SDimitry Andric if (TypeIdx != 0) 4279fe6060f1SDimitry Andric return UnableToLegalize; 4280fe6060f1SDimitry Andric 4281fe6060f1SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 4282fe6060f1SDimitry Andric Register Src1Reg = MI.getOperand(1).getReg(); 4283fe6060f1SDimitry Andric Register Src2Reg = MI.getOperand(2).getReg(); 4284fe6060f1SDimitry Andric ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask(); 4285fe6060f1SDimitry Andric LLT DstTy = MRI.getType(DstReg); 4286fe6060f1SDimitry Andric LLT Src1Ty = MRI.getType(Src1Reg); 4287fe6060f1SDimitry Andric LLT Src2Ty = MRI.getType(Src2Reg); 4288fe6060f1SDimitry Andric // The shuffle should be canonicalized by now. 4289fe6060f1SDimitry Andric if (DstTy != Src1Ty) 4290fe6060f1SDimitry Andric return UnableToLegalize; 4291fe6060f1SDimitry Andric if (DstTy != Src2Ty) 4292fe6060f1SDimitry Andric return UnableToLegalize; 4293fe6060f1SDimitry Andric 4294fe6060f1SDimitry Andric if (!isPowerOf2_32(DstTy.getNumElements())) 4295fe6060f1SDimitry Andric return UnableToLegalize; 4296fe6060f1SDimitry Andric 4297fe6060f1SDimitry Andric // We only support splitting a shuffle into 2, so adjust NarrowTy accordingly. 4298fe6060f1SDimitry Andric // Further legalization attempts will be needed to do split further. 4299fe6060f1SDimitry Andric NarrowTy = 4300fe6060f1SDimitry Andric DstTy.changeElementCount(DstTy.getElementCount().divideCoefficientBy(2)); 4301fe6060f1SDimitry Andric unsigned NewElts = NarrowTy.getNumElements(); 4302fe6060f1SDimitry Andric 4303fe6060f1SDimitry Andric SmallVector<Register> SplitSrc1Regs, SplitSrc2Regs; 4304fe6060f1SDimitry Andric extractParts(Src1Reg, NarrowTy, 2, SplitSrc1Regs); 4305fe6060f1SDimitry Andric extractParts(Src2Reg, NarrowTy, 2, SplitSrc2Regs); 4306fe6060f1SDimitry Andric Register Inputs[4] = {SplitSrc1Regs[0], SplitSrc1Regs[1], SplitSrc2Regs[0], 4307fe6060f1SDimitry Andric SplitSrc2Regs[1]}; 4308fe6060f1SDimitry Andric 4309fe6060f1SDimitry Andric Register Hi, Lo; 4310fe6060f1SDimitry Andric 4311fe6060f1SDimitry Andric // If Lo or Hi uses elements from at most two of the four input vectors, then 4312fe6060f1SDimitry Andric // express it as a vector shuffle of those two inputs. Otherwise extract the 4313fe6060f1SDimitry Andric // input elements by hand and construct the Lo/Hi output using a BUILD_VECTOR. 4314fe6060f1SDimitry Andric SmallVector<int, 16> Ops; 4315fe6060f1SDimitry Andric for (unsigned High = 0; High < 2; ++High) { 4316fe6060f1SDimitry Andric Register &Output = High ? Hi : Lo; 4317fe6060f1SDimitry Andric 4318fe6060f1SDimitry Andric // Build a shuffle mask for the output, discovering on the fly which 4319fe6060f1SDimitry Andric // input vectors to use as shuffle operands (recorded in InputUsed). 4320fe6060f1SDimitry Andric // If building a suitable shuffle vector proves too hard, then bail 4321fe6060f1SDimitry Andric // out with useBuildVector set. 4322fe6060f1SDimitry Andric unsigned InputUsed[2] = {-1U, -1U}; // Not yet discovered. 4323fe6060f1SDimitry Andric unsigned FirstMaskIdx = High * NewElts; 4324fe6060f1SDimitry Andric bool UseBuildVector = false; 4325fe6060f1SDimitry Andric for (unsigned MaskOffset = 0; MaskOffset < NewElts; ++MaskOffset) { 4326fe6060f1SDimitry Andric // The mask element. This indexes into the input. 4327fe6060f1SDimitry Andric int Idx = Mask[FirstMaskIdx + MaskOffset]; 4328fe6060f1SDimitry Andric 4329fe6060f1SDimitry Andric // The input vector this mask element indexes into. 4330fe6060f1SDimitry Andric unsigned Input = (unsigned)Idx / NewElts; 4331fe6060f1SDimitry Andric 4332fe6060f1SDimitry Andric if (Input >= array_lengthof(Inputs)) { 4333fe6060f1SDimitry Andric // The mask element does not index into any input vector. 4334fe6060f1SDimitry Andric Ops.push_back(-1); 4335fe6060f1SDimitry Andric continue; 4336fe6060f1SDimitry Andric } 4337fe6060f1SDimitry Andric 4338fe6060f1SDimitry Andric // Turn the index into an offset from the start of the input vector. 4339fe6060f1SDimitry Andric Idx -= Input * NewElts; 4340fe6060f1SDimitry Andric 4341fe6060f1SDimitry Andric // Find or create a shuffle vector operand to hold this input. 4342fe6060f1SDimitry Andric unsigned OpNo; 4343fe6060f1SDimitry Andric for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) { 4344fe6060f1SDimitry Andric if (InputUsed[OpNo] == Input) { 4345fe6060f1SDimitry Andric // This input vector is already an operand. 4346fe6060f1SDimitry Andric break; 4347fe6060f1SDimitry Andric } else if (InputUsed[OpNo] == -1U) { 4348fe6060f1SDimitry Andric // Create a new operand for this input vector. 4349fe6060f1SDimitry Andric InputUsed[OpNo] = Input; 4350fe6060f1SDimitry Andric break; 4351fe6060f1SDimitry Andric } 4352fe6060f1SDimitry Andric } 4353fe6060f1SDimitry Andric 4354fe6060f1SDimitry Andric if (OpNo >= array_lengthof(InputUsed)) { 4355fe6060f1SDimitry Andric // More than two input vectors used! Give up on trying to create a 4356fe6060f1SDimitry Andric // shuffle vector. Insert all elements into a BUILD_VECTOR instead. 4357fe6060f1SDimitry Andric UseBuildVector = true; 4358fe6060f1SDimitry Andric break; 4359fe6060f1SDimitry Andric } 4360fe6060f1SDimitry Andric 4361fe6060f1SDimitry Andric // Add the mask index for the new shuffle vector. 4362fe6060f1SDimitry Andric Ops.push_back(Idx + OpNo * NewElts); 4363fe6060f1SDimitry Andric } 4364fe6060f1SDimitry Andric 4365fe6060f1SDimitry Andric if (UseBuildVector) { 4366fe6060f1SDimitry Andric LLT EltTy = NarrowTy.getElementType(); 4367fe6060f1SDimitry Andric SmallVector<Register, 16> SVOps; 4368fe6060f1SDimitry Andric 4369fe6060f1SDimitry Andric // Extract the input elements by hand. 4370fe6060f1SDimitry Andric for (unsigned MaskOffset = 0; MaskOffset < NewElts; ++MaskOffset) { 4371fe6060f1SDimitry Andric // The mask element. This indexes into the input. 4372fe6060f1SDimitry Andric int Idx = Mask[FirstMaskIdx + MaskOffset]; 4373fe6060f1SDimitry Andric 4374fe6060f1SDimitry Andric // The input vector this mask element indexes into. 4375fe6060f1SDimitry Andric unsigned Input = (unsigned)Idx / NewElts; 4376fe6060f1SDimitry Andric 4377fe6060f1SDimitry Andric if (Input >= array_lengthof(Inputs)) { 4378fe6060f1SDimitry Andric // The mask element is "undef" or indexes off the end of the input. 4379fe6060f1SDimitry Andric SVOps.push_back(MIRBuilder.buildUndef(EltTy).getReg(0)); 4380fe6060f1SDimitry Andric continue; 4381fe6060f1SDimitry Andric } 4382fe6060f1SDimitry Andric 4383fe6060f1SDimitry Andric // Turn the index into an offset from the start of the input vector. 4384fe6060f1SDimitry Andric Idx -= Input * NewElts; 4385fe6060f1SDimitry Andric 4386fe6060f1SDimitry Andric // Extract the vector element by hand. 4387fe6060f1SDimitry Andric SVOps.push_back(MIRBuilder 4388fe6060f1SDimitry Andric .buildExtractVectorElement( 4389fe6060f1SDimitry Andric EltTy, Inputs[Input], 4390fe6060f1SDimitry Andric MIRBuilder.buildConstant(LLT::scalar(32), Idx)) 4391fe6060f1SDimitry Andric .getReg(0)); 4392fe6060f1SDimitry Andric } 4393fe6060f1SDimitry Andric 4394fe6060f1SDimitry Andric // Construct the Lo/Hi output using a G_BUILD_VECTOR. 4395fe6060f1SDimitry Andric Output = MIRBuilder.buildBuildVector(NarrowTy, SVOps).getReg(0); 4396fe6060f1SDimitry Andric } else if (InputUsed[0] == -1U) { 4397fe6060f1SDimitry Andric // No input vectors were used! The result is undefined. 4398fe6060f1SDimitry Andric Output = MIRBuilder.buildUndef(NarrowTy).getReg(0); 4399fe6060f1SDimitry Andric } else { 4400fe6060f1SDimitry Andric Register Op0 = Inputs[InputUsed[0]]; 4401fe6060f1SDimitry Andric // If only one input was used, use an undefined vector for the other. 4402fe6060f1SDimitry Andric Register Op1 = InputUsed[1] == -1U 4403fe6060f1SDimitry Andric ? MIRBuilder.buildUndef(NarrowTy).getReg(0) 4404fe6060f1SDimitry Andric : Inputs[InputUsed[1]]; 4405fe6060f1SDimitry Andric // At least one input vector was used. Create a new shuffle vector. 4406fe6060f1SDimitry Andric Output = MIRBuilder.buildShuffleVector(NarrowTy, Op0, Op1, Ops).getReg(0); 4407fe6060f1SDimitry Andric } 4408fe6060f1SDimitry Andric 4409fe6060f1SDimitry Andric Ops.clear(); 4410fe6060f1SDimitry Andric } 4411fe6060f1SDimitry Andric 4412fe6060f1SDimitry Andric MIRBuilder.buildConcatVectors(DstReg, {Lo, Hi}); 4413fe6060f1SDimitry Andric MI.eraseFromParent(); 4414fe6060f1SDimitry Andric return Legalized; 4415fe6060f1SDimitry Andric } 4416fe6060f1SDimitry Andric 4417349cc55cSDimitry Andric static unsigned getScalarOpcForReduction(unsigned Opc) { 4418fe6060f1SDimitry Andric unsigned ScalarOpc; 4419fe6060f1SDimitry Andric switch (Opc) { 4420fe6060f1SDimitry Andric case TargetOpcode::G_VECREDUCE_FADD: 4421fe6060f1SDimitry Andric ScalarOpc = TargetOpcode::G_FADD; 4422fe6060f1SDimitry Andric break; 4423fe6060f1SDimitry Andric case TargetOpcode::G_VECREDUCE_FMUL: 4424fe6060f1SDimitry Andric ScalarOpc = TargetOpcode::G_FMUL; 4425fe6060f1SDimitry Andric break; 4426fe6060f1SDimitry Andric case TargetOpcode::G_VECREDUCE_FMAX: 4427fe6060f1SDimitry Andric ScalarOpc = TargetOpcode::G_FMAXNUM; 4428fe6060f1SDimitry Andric break; 4429fe6060f1SDimitry Andric case TargetOpcode::G_VECREDUCE_FMIN: 4430fe6060f1SDimitry Andric ScalarOpc = TargetOpcode::G_FMINNUM; 4431fe6060f1SDimitry Andric break; 4432fe6060f1SDimitry Andric case TargetOpcode::G_VECREDUCE_ADD: 4433fe6060f1SDimitry Andric ScalarOpc = TargetOpcode::G_ADD; 4434fe6060f1SDimitry Andric break; 4435fe6060f1SDimitry Andric case TargetOpcode::G_VECREDUCE_MUL: 4436fe6060f1SDimitry Andric ScalarOpc = TargetOpcode::G_MUL; 4437fe6060f1SDimitry Andric break; 4438fe6060f1SDimitry Andric case TargetOpcode::G_VECREDUCE_AND: 4439fe6060f1SDimitry Andric ScalarOpc = TargetOpcode::G_AND; 4440fe6060f1SDimitry Andric break; 4441fe6060f1SDimitry Andric case TargetOpcode::G_VECREDUCE_OR: 4442fe6060f1SDimitry Andric ScalarOpc = TargetOpcode::G_OR; 4443fe6060f1SDimitry Andric break; 4444fe6060f1SDimitry Andric case TargetOpcode::G_VECREDUCE_XOR: 4445fe6060f1SDimitry Andric ScalarOpc = TargetOpcode::G_XOR; 4446fe6060f1SDimitry Andric break; 4447fe6060f1SDimitry Andric case TargetOpcode::G_VECREDUCE_SMAX: 4448fe6060f1SDimitry Andric ScalarOpc = TargetOpcode::G_SMAX; 4449fe6060f1SDimitry Andric break; 4450fe6060f1SDimitry Andric case TargetOpcode::G_VECREDUCE_SMIN: 4451fe6060f1SDimitry Andric ScalarOpc = TargetOpcode::G_SMIN; 4452fe6060f1SDimitry Andric break; 4453fe6060f1SDimitry Andric case TargetOpcode::G_VECREDUCE_UMAX: 4454fe6060f1SDimitry Andric ScalarOpc = TargetOpcode::G_UMAX; 4455fe6060f1SDimitry Andric break; 4456fe6060f1SDimitry Andric case TargetOpcode::G_VECREDUCE_UMIN: 4457fe6060f1SDimitry Andric ScalarOpc = TargetOpcode::G_UMIN; 4458fe6060f1SDimitry Andric break; 4459fe6060f1SDimitry Andric default: 4460349cc55cSDimitry Andric llvm_unreachable("Unhandled reduction"); 4461fe6060f1SDimitry Andric } 4462349cc55cSDimitry Andric return ScalarOpc; 4463349cc55cSDimitry Andric } 4464349cc55cSDimitry Andric 4465349cc55cSDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::fewerElementsVectorReductions( 4466349cc55cSDimitry Andric MachineInstr &MI, unsigned int TypeIdx, LLT NarrowTy) { 4467349cc55cSDimitry Andric unsigned Opc = MI.getOpcode(); 4468349cc55cSDimitry Andric assert(Opc != TargetOpcode::G_VECREDUCE_SEQ_FADD && 4469349cc55cSDimitry Andric Opc != TargetOpcode::G_VECREDUCE_SEQ_FMUL && 4470349cc55cSDimitry Andric "Sequential reductions not expected"); 4471349cc55cSDimitry Andric 4472349cc55cSDimitry Andric if (TypeIdx != 1) 4473349cc55cSDimitry Andric return UnableToLegalize; 4474349cc55cSDimitry Andric 4475349cc55cSDimitry Andric // The semantics of the normal non-sequential reductions allow us to freely 4476349cc55cSDimitry Andric // re-associate the operation. 4477349cc55cSDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 4478349cc55cSDimitry Andric LLT SrcTy = MRI.getType(SrcReg); 4479349cc55cSDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 4480349cc55cSDimitry Andric LLT DstTy = MRI.getType(DstReg); 4481349cc55cSDimitry Andric 4482349cc55cSDimitry Andric if (NarrowTy.isVector() && 4483349cc55cSDimitry Andric (SrcTy.getNumElements() % NarrowTy.getNumElements() != 0)) 4484349cc55cSDimitry Andric return UnableToLegalize; 4485349cc55cSDimitry Andric 4486349cc55cSDimitry Andric unsigned ScalarOpc = getScalarOpcForReduction(Opc); 4487349cc55cSDimitry Andric SmallVector<Register> SplitSrcs; 4488349cc55cSDimitry Andric // If NarrowTy is a scalar then we're being asked to scalarize. 4489349cc55cSDimitry Andric const unsigned NumParts = 4490349cc55cSDimitry Andric NarrowTy.isVector() ? SrcTy.getNumElements() / NarrowTy.getNumElements() 4491349cc55cSDimitry Andric : SrcTy.getNumElements(); 4492349cc55cSDimitry Andric 4493349cc55cSDimitry Andric extractParts(SrcReg, NarrowTy, NumParts, SplitSrcs); 4494349cc55cSDimitry Andric if (NarrowTy.isScalar()) { 4495349cc55cSDimitry Andric if (DstTy != NarrowTy) 4496349cc55cSDimitry Andric return UnableToLegalize; // FIXME: handle implicit extensions. 4497349cc55cSDimitry Andric 4498349cc55cSDimitry Andric if (isPowerOf2_32(NumParts)) { 4499349cc55cSDimitry Andric // Generate a tree of scalar operations to reduce the critical path. 4500349cc55cSDimitry Andric SmallVector<Register> PartialResults; 4501349cc55cSDimitry Andric unsigned NumPartsLeft = NumParts; 4502349cc55cSDimitry Andric while (NumPartsLeft > 1) { 4503349cc55cSDimitry Andric for (unsigned Idx = 0; Idx < NumPartsLeft - 1; Idx += 2) { 4504349cc55cSDimitry Andric PartialResults.emplace_back( 4505349cc55cSDimitry Andric MIRBuilder 4506349cc55cSDimitry Andric .buildInstr(ScalarOpc, {NarrowTy}, 4507349cc55cSDimitry Andric {SplitSrcs[Idx], SplitSrcs[Idx + 1]}) 4508349cc55cSDimitry Andric .getReg(0)); 4509349cc55cSDimitry Andric } 4510349cc55cSDimitry Andric SplitSrcs = PartialResults; 4511349cc55cSDimitry Andric PartialResults.clear(); 4512349cc55cSDimitry Andric NumPartsLeft = SplitSrcs.size(); 4513349cc55cSDimitry Andric } 4514349cc55cSDimitry Andric assert(SplitSrcs.size() == 1); 4515349cc55cSDimitry Andric MIRBuilder.buildCopy(DstReg, SplitSrcs[0]); 4516349cc55cSDimitry Andric MI.eraseFromParent(); 4517349cc55cSDimitry Andric return Legalized; 4518349cc55cSDimitry Andric } 4519349cc55cSDimitry Andric // If we can't generate a tree, then just do sequential operations. 4520349cc55cSDimitry Andric Register Acc = SplitSrcs[0]; 4521349cc55cSDimitry Andric for (unsigned Idx = 1; Idx < NumParts; ++Idx) 4522349cc55cSDimitry Andric Acc = MIRBuilder.buildInstr(ScalarOpc, {NarrowTy}, {Acc, SplitSrcs[Idx]}) 4523349cc55cSDimitry Andric .getReg(0); 4524349cc55cSDimitry Andric MIRBuilder.buildCopy(DstReg, Acc); 4525349cc55cSDimitry Andric MI.eraseFromParent(); 4526349cc55cSDimitry Andric return Legalized; 4527349cc55cSDimitry Andric } 4528349cc55cSDimitry Andric SmallVector<Register> PartialReductions; 4529349cc55cSDimitry Andric for (unsigned Part = 0; Part < NumParts; ++Part) { 4530349cc55cSDimitry Andric PartialReductions.push_back( 4531349cc55cSDimitry Andric MIRBuilder.buildInstr(Opc, {DstTy}, {SplitSrcs[Part]}).getReg(0)); 4532349cc55cSDimitry Andric } 4533349cc55cSDimitry Andric 4534fe6060f1SDimitry Andric 4535fe6060f1SDimitry Andric // If the types involved are powers of 2, we can generate intermediate vector 4536fe6060f1SDimitry Andric // ops, before generating a final reduction operation. 4537fe6060f1SDimitry Andric if (isPowerOf2_32(SrcTy.getNumElements()) && 4538fe6060f1SDimitry Andric isPowerOf2_32(NarrowTy.getNumElements())) { 4539fe6060f1SDimitry Andric return tryNarrowPow2Reduction(MI, SrcReg, SrcTy, NarrowTy, ScalarOpc); 4540fe6060f1SDimitry Andric } 4541fe6060f1SDimitry Andric 4542fe6060f1SDimitry Andric Register Acc = PartialReductions[0]; 4543fe6060f1SDimitry Andric for (unsigned Part = 1; Part < NumParts; ++Part) { 4544fe6060f1SDimitry Andric if (Part == NumParts - 1) { 4545fe6060f1SDimitry Andric MIRBuilder.buildInstr(ScalarOpc, {DstReg}, 4546fe6060f1SDimitry Andric {Acc, PartialReductions[Part]}); 4547fe6060f1SDimitry Andric } else { 4548fe6060f1SDimitry Andric Acc = MIRBuilder 4549fe6060f1SDimitry Andric .buildInstr(ScalarOpc, {DstTy}, {Acc, PartialReductions[Part]}) 4550fe6060f1SDimitry Andric .getReg(0); 4551fe6060f1SDimitry Andric } 4552fe6060f1SDimitry Andric } 4553fe6060f1SDimitry Andric MI.eraseFromParent(); 4554fe6060f1SDimitry Andric return Legalized; 4555fe6060f1SDimitry Andric } 4556fe6060f1SDimitry Andric 4557fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult 4558fe6060f1SDimitry Andric LegalizerHelper::tryNarrowPow2Reduction(MachineInstr &MI, Register SrcReg, 4559fe6060f1SDimitry Andric LLT SrcTy, LLT NarrowTy, 4560fe6060f1SDimitry Andric unsigned ScalarOpc) { 4561fe6060f1SDimitry Andric SmallVector<Register> SplitSrcs; 4562fe6060f1SDimitry Andric // Split the sources into NarrowTy size pieces. 4563fe6060f1SDimitry Andric extractParts(SrcReg, NarrowTy, 4564fe6060f1SDimitry Andric SrcTy.getNumElements() / NarrowTy.getNumElements(), SplitSrcs); 4565fe6060f1SDimitry Andric // We're going to do a tree reduction using vector operations until we have 4566fe6060f1SDimitry Andric // one NarrowTy size value left. 4567fe6060f1SDimitry Andric while (SplitSrcs.size() > 1) { 4568fe6060f1SDimitry Andric SmallVector<Register> PartialRdxs; 4569fe6060f1SDimitry Andric for (unsigned Idx = 0; Idx < SplitSrcs.size()-1; Idx += 2) { 4570fe6060f1SDimitry Andric Register LHS = SplitSrcs[Idx]; 4571fe6060f1SDimitry Andric Register RHS = SplitSrcs[Idx + 1]; 4572fe6060f1SDimitry Andric // Create the intermediate vector op. 4573fe6060f1SDimitry Andric Register Res = 4574fe6060f1SDimitry Andric MIRBuilder.buildInstr(ScalarOpc, {NarrowTy}, {LHS, RHS}).getReg(0); 4575fe6060f1SDimitry Andric PartialRdxs.push_back(Res); 4576fe6060f1SDimitry Andric } 4577fe6060f1SDimitry Andric SplitSrcs = std::move(PartialRdxs); 4578fe6060f1SDimitry Andric } 4579fe6060f1SDimitry Andric // Finally generate the requested NarrowTy based reduction. 4580fe6060f1SDimitry Andric Observer.changingInstr(MI); 4581fe6060f1SDimitry Andric MI.getOperand(1).setReg(SplitSrcs[0]); 4582fe6060f1SDimitry Andric Observer.changedInstr(MI); 4583fe6060f1SDimitry Andric return Legalized; 4584fe6060f1SDimitry Andric } 4585fe6060f1SDimitry Andric 45860b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 45870b57cec5SDimitry Andric LegalizerHelper::narrowScalarShiftByConstant(MachineInstr &MI, const APInt &Amt, 45880b57cec5SDimitry Andric const LLT HalfTy, const LLT AmtTy) { 45890b57cec5SDimitry Andric 45900b57cec5SDimitry Andric Register InL = MRI.createGenericVirtualRegister(HalfTy); 45910b57cec5SDimitry Andric Register InH = MRI.createGenericVirtualRegister(HalfTy); 45925ffd83dbSDimitry Andric MIRBuilder.buildUnmerge({InL, InH}, MI.getOperand(1)); 45930b57cec5SDimitry Andric 4594349cc55cSDimitry Andric if (Amt.isZero()) { 45955ffd83dbSDimitry Andric MIRBuilder.buildMerge(MI.getOperand(0), {InL, InH}); 45960b57cec5SDimitry Andric MI.eraseFromParent(); 45970b57cec5SDimitry Andric return Legalized; 45980b57cec5SDimitry Andric } 45990b57cec5SDimitry Andric 46000b57cec5SDimitry Andric LLT NVT = HalfTy; 46010b57cec5SDimitry Andric unsigned NVTBits = HalfTy.getSizeInBits(); 46020b57cec5SDimitry Andric unsigned VTBits = 2 * NVTBits; 46030b57cec5SDimitry Andric 46040b57cec5SDimitry Andric SrcOp Lo(Register(0)), Hi(Register(0)); 46050b57cec5SDimitry Andric if (MI.getOpcode() == TargetOpcode::G_SHL) { 46060b57cec5SDimitry Andric if (Amt.ugt(VTBits)) { 46070b57cec5SDimitry Andric Lo = Hi = MIRBuilder.buildConstant(NVT, 0); 46080b57cec5SDimitry Andric } else if (Amt.ugt(NVTBits)) { 46090b57cec5SDimitry Andric Lo = MIRBuilder.buildConstant(NVT, 0); 46100b57cec5SDimitry Andric Hi = MIRBuilder.buildShl(NVT, InL, 46110b57cec5SDimitry Andric MIRBuilder.buildConstant(AmtTy, Amt - NVTBits)); 46120b57cec5SDimitry Andric } else if (Amt == NVTBits) { 46130b57cec5SDimitry Andric Lo = MIRBuilder.buildConstant(NVT, 0); 46140b57cec5SDimitry Andric Hi = InL; 46150b57cec5SDimitry Andric } else { 46160b57cec5SDimitry Andric Lo = MIRBuilder.buildShl(NVT, InL, MIRBuilder.buildConstant(AmtTy, Amt)); 46170b57cec5SDimitry Andric auto OrLHS = 46180b57cec5SDimitry Andric MIRBuilder.buildShl(NVT, InH, MIRBuilder.buildConstant(AmtTy, Amt)); 46190b57cec5SDimitry Andric auto OrRHS = MIRBuilder.buildLShr( 46200b57cec5SDimitry Andric NVT, InL, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits)); 46210b57cec5SDimitry Andric Hi = MIRBuilder.buildOr(NVT, OrLHS, OrRHS); 46220b57cec5SDimitry Andric } 46230b57cec5SDimitry Andric } else if (MI.getOpcode() == TargetOpcode::G_LSHR) { 46240b57cec5SDimitry Andric if (Amt.ugt(VTBits)) { 46250b57cec5SDimitry Andric Lo = Hi = MIRBuilder.buildConstant(NVT, 0); 46260b57cec5SDimitry Andric } else if (Amt.ugt(NVTBits)) { 46270b57cec5SDimitry Andric Lo = MIRBuilder.buildLShr(NVT, InH, 46280b57cec5SDimitry Andric MIRBuilder.buildConstant(AmtTy, Amt - NVTBits)); 46290b57cec5SDimitry Andric Hi = MIRBuilder.buildConstant(NVT, 0); 46300b57cec5SDimitry Andric } else if (Amt == NVTBits) { 46310b57cec5SDimitry Andric Lo = InH; 46320b57cec5SDimitry Andric Hi = MIRBuilder.buildConstant(NVT, 0); 46330b57cec5SDimitry Andric } else { 46340b57cec5SDimitry Andric auto ShiftAmtConst = MIRBuilder.buildConstant(AmtTy, Amt); 46350b57cec5SDimitry Andric 46360b57cec5SDimitry Andric auto OrLHS = MIRBuilder.buildLShr(NVT, InL, ShiftAmtConst); 46370b57cec5SDimitry Andric auto OrRHS = MIRBuilder.buildShl( 46380b57cec5SDimitry Andric NVT, InH, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits)); 46390b57cec5SDimitry Andric 46400b57cec5SDimitry Andric Lo = MIRBuilder.buildOr(NVT, OrLHS, OrRHS); 46410b57cec5SDimitry Andric Hi = MIRBuilder.buildLShr(NVT, InH, ShiftAmtConst); 46420b57cec5SDimitry Andric } 46430b57cec5SDimitry Andric } else { 46440b57cec5SDimitry Andric if (Amt.ugt(VTBits)) { 46450b57cec5SDimitry Andric Hi = Lo = MIRBuilder.buildAShr( 46460b57cec5SDimitry Andric NVT, InH, MIRBuilder.buildConstant(AmtTy, NVTBits - 1)); 46470b57cec5SDimitry Andric } else if (Amt.ugt(NVTBits)) { 46480b57cec5SDimitry Andric Lo = MIRBuilder.buildAShr(NVT, InH, 46490b57cec5SDimitry Andric MIRBuilder.buildConstant(AmtTy, Amt - NVTBits)); 46500b57cec5SDimitry Andric Hi = MIRBuilder.buildAShr(NVT, InH, 46510b57cec5SDimitry Andric MIRBuilder.buildConstant(AmtTy, NVTBits - 1)); 46520b57cec5SDimitry Andric } else if (Amt == NVTBits) { 46530b57cec5SDimitry Andric Lo = InH; 46540b57cec5SDimitry Andric Hi = MIRBuilder.buildAShr(NVT, InH, 46550b57cec5SDimitry Andric MIRBuilder.buildConstant(AmtTy, NVTBits - 1)); 46560b57cec5SDimitry Andric } else { 46570b57cec5SDimitry Andric auto ShiftAmtConst = MIRBuilder.buildConstant(AmtTy, Amt); 46580b57cec5SDimitry Andric 46590b57cec5SDimitry Andric auto OrLHS = MIRBuilder.buildLShr(NVT, InL, ShiftAmtConst); 46600b57cec5SDimitry Andric auto OrRHS = MIRBuilder.buildShl( 46610b57cec5SDimitry Andric NVT, InH, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits)); 46620b57cec5SDimitry Andric 46630b57cec5SDimitry Andric Lo = MIRBuilder.buildOr(NVT, OrLHS, OrRHS); 46640b57cec5SDimitry Andric Hi = MIRBuilder.buildAShr(NVT, InH, ShiftAmtConst); 46650b57cec5SDimitry Andric } 46660b57cec5SDimitry Andric } 46670b57cec5SDimitry Andric 46685ffd83dbSDimitry Andric MIRBuilder.buildMerge(MI.getOperand(0), {Lo, Hi}); 46690b57cec5SDimitry Andric MI.eraseFromParent(); 46700b57cec5SDimitry Andric 46710b57cec5SDimitry Andric return Legalized; 46720b57cec5SDimitry Andric } 46730b57cec5SDimitry Andric 46740b57cec5SDimitry Andric // TODO: Optimize if constant shift amount. 46750b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 46760b57cec5SDimitry Andric LegalizerHelper::narrowScalarShift(MachineInstr &MI, unsigned TypeIdx, 46770b57cec5SDimitry Andric LLT RequestedTy) { 46780b57cec5SDimitry Andric if (TypeIdx == 1) { 46790b57cec5SDimitry Andric Observer.changingInstr(MI); 46800b57cec5SDimitry Andric narrowScalarSrc(MI, RequestedTy, 2); 46810b57cec5SDimitry Andric Observer.changedInstr(MI); 46820b57cec5SDimitry Andric return Legalized; 46830b57cec5SDimitry Andric } 46840b57cec5SDimitry Andric 46850b57cec5SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 46860b57cec5SDimitry Andric LLT DstTy = MRI.getType(DstReg); 46870b57cec5SDimitry Andric if (DstTy.isVector()) 46880b57cec5SDimitry Andric return UnableToLegalize; 46890b57cec5SDimitry Andric 46900b57cec5SDimitry Andric Register Amt = MI.getOperand(2).getReg(); 46910b57cec5SDimitry Andric LLT ShiftAmtTy = MRI.getType(Amt); 46920b57cec5SDimitry Andric const unsigned DstEltSize = DstTy.getScalarSizeInBits(); 46930b57cec5SDimitry Andric if (DstEltSize % 2 != 0) 46940b57cec5SDimitry Andric return UnableToLegalize; 46950b57cec5SDimitry Andric 46960b57cec5SDimitry Andric // Ignore the input type. We can only go to exactly half the size of the 46970b57cec5SDimitry Andric // input. If that isn't small enough, the resulting pieces will be further 46980b57cec5SDimitry Andric // legalized. 46990b57cec5SDimitry Andric const unsigned NewBitSize = DstEltSize / 2; 47000b57cec5SDimitry Andric const LLT HalfTy = LLT::scalar(NewBitSize); 47010b57cec5SDimitry Andric const LLT CondTy = LLT::scalar(1); 47020b57cec5SDimitry Andric 4703349cc55cSDimitry Andric if (auto VRegAndVal = getIConstantVRegValWithLookThrough(Amt, MRI)) { 4704349cc55cSDimitry Andric return narrowScalarShiftByConstant(MI, VRegAndVal->Value, HalfTy, 4705349cc55cSDimitry Andric ShiftAmtTy); 47060b57cec5SDimitry Andric } 47070b57cec5SDimitry Andric 47080b57cec5SDimitry Andric // TODO: Expand with known bits. 47090b57cec5SDimitry Andric 47100b57cec5SDimitry Andric // Handle the fully general expansion by an unknown amount. 47110b57cec5SDimitry Andric auto NewBits = MIRBuilder.buildConstant(ShiftAmtTy, NewBitSize); 47120b57cec5SDimitry Andric 47130b57cec5SDimitry Andric Register InL = MRI.createGenericVirtualRegister(HalfTy); 47140b57cec5SDimitry Andric Register InH = MRI.createGenericVirtualRegister(HalfTy); 47155ffd83dbSDimitry Andric MIRBuilder.buildUnmerge({InL, InH}, MI.getOperand(1)); 47160b57cec5SDimitry Andric 47170b57cec5SDimitry Andric auto AmtExcess = MIRBuilder.buildSub(ShiftAmtTy, Amt, NewBits); 47180b57cec5SDimitry Andric auto AmtLack = MIRBuilder.buildSub(ShiftAmtTy, NewBits, Amt); 47190b57cec5SDimitry Andric 47200b57cec5SDimitry Andric auto Zero = MIRBuilder.buildConstant(ShiftAmtTy, 0); 47210b57cec5SDimitry Andric auto IsShort = MIRBuilder.buildICmp(ICmpInst::ICMP_ULT, CondTy, Amt, NewBits); 47220b57cec5SDimitry Andric auto IsZero = MIRBuilder.buildICmp(ICmpInst::ICMP_EQ, CondTy, Amt, Zero); 47230b57cec5SDimitry Andric 47240b57cec5SDimitry Andric Register ResultRegs[2]; 47250b57cec5SDimitry Andric switch (MI.getOpcode()) { 47260b57cec5SDimitry Andric case TargetOpcode::G_SHL: { 47270b57cec5SDimitry Andric // Short: ShAmt < NewBitSize 47288bcb0991SDimitry Andric auto LoS = MIRBuilder.buildShl(HalfTy, InL, Amt); 47290b57cec5SDimitry Andric 47308bcb0991SDimitry Andric auto LoOr = MIRBuilder.buildLShr(HalfTy, InL, AmtLack); 47318bcb0991SDimitry Andric auto HiOr = MIRBuilder.buildShl(HalfTy, InH, Amt); 47328bcb0991SDimitry Andric auto HiS = MIRBuilder.buildOr(HalfTy, LoOr, HiOr); 47330b57cec5SDimitry Andric 47340b57cec5SDimitry Andric // Long: ShAmt >= NewBitSize 47350b57cec5SDimitry Andric auto LoL = MIRBuilder.buildConstant(HalfTy, 0); // Lo part is zero. 47360b57cec5SDimitry Andric auto HiL = MIRBuilder.buildShl(HalfTy, InL, AmtExcess); // Hi from Lo part. 47370b57cec5SDimitry Andric 47380b57cec5SDimitry Andric auto Lo = MIRBuilder.buildSelect(HalfTy, IsShort, LoS, LoL); 47390b57cec5SDimitry Andric auto Hi = MIRBuilder.buildSelect( 47400b57cec5SDimitry Andric HalfTy, IsZero, InH, MIRBuilder.buildSelect(HalfTy, IsShort, HiS, HiL)); 47410b57cec5SDimitry Andric 47420b57cec5SDimitry Andric ResultRegs[0] = Lo.getReg(0); 47430b57cec5SDimitry Andric ResultRegs[1] = Hi.getReg(0); 47440b57cec5SDimitry Andric break; 47450b57cec5SDimitry Andric } 47468bcb0991SDimitry Andric case TargetOpcode::G_LSHR: 47470b57cec5SDimitry Andric case TargetOpcode::G_ASHR: { 47480b57cec5SDimitry Andric // Short: ShAmt < NewBitSize 47498bcb0991SDimitry Andric auto HiS = MIRBuilder.buildInstr(MI.getOpcode(), {HalfTy}, {InH, Amt}); 47500b57cec5SDimitry Andric 47518bcb0991SDimitry Andric auto LoOr = MIRBuilder.buildLShr(HalfTy, InL, Amt); 47528bcb0991SDimitry Andric auto HiOr = MIRBuilder.buildShl(HalfTy, InH, AmtLack); 47538bcb0991SDimitry Andric auto LoS = MIRBuilder.buildOr(HalfTy, LoOr, HiOr); 47540b57cec5SDimitry Andric 47550b57cec5SDimitry Andric // Long: ShAmt >= NewBitSize 47568bcb0991SDimitry Andric MachineInstrBuilder HiL; 47578bcb0991SDimitry Andric if (MI.getOpcode() == TargetOpcode::G_LSHR) { 47588bcb0991SDimitry Andric HiL = MIRBuilder.buildConstant(HalfTy, 0); // Hi part is zero. 47598bcb0991SDimitry Andric } else { 47608bcb0991SDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(ShiftAmtTy, NewBitSize - 1); 47618bcb0991SDimitry Andric HiL = MIRBuilder.buildAShr(HalfTy, InH, ShiftAmt); // Sign of Hi part. 47628bcb0991SDimitry Andric } 47638bcb0991SDimitry Andric auto LoL = MIRBuilder.buildInstr(MI.getOpcode(), {HalfTy}, 47648bcb0991SDimitry Andric {InH, AmtExcess}); // Lo from Hi part. 47650b57cec5SDimitry Andric 47660b57cec5SDimitry Andric auto Lo = MIRBuilder.buildSelect( 47670b57cec5SDimitry Andric HalfTy, IsZero, InL, MIRBuilder.buildSelect(HalfTy, IsShort, LoS, LoL)); 47680b57cec5SDimitry Andric 47690b57cec5SDimitry Andric auto Hi = MIRBuilder.buildSelect(HalfTy, IsShort, HiS, HiL); 47700b57cec5SDimitry Andric 47710b57cec5SDimitry Andric ResultRegs[0] = Lo.getReg(0); 47720b57cec5SDimitry Andric ResultRegs[1] = Hi.getReg(0); 47730b57cec5SDimitry Andric break; 47740b57cec5SDimitry Andric } 47750b57cec5SDimitry Andric default: 47760b57cec5SDimitry Andric llvm_unreachable("not a shift"); 47770b57cec5SDimitry Andric } 47780b57cec5SDimitry Andric 47790b57cec5SDimitry Andric MIRBuilder.buildMerge(DstReg, ResultRegs); 47800b57cec5SDimitry Andric MI.eraseFromParent(); 47810b57cec5SDimitry Andric return Legalized; 47820b57cec5SDimitry Andric } 47830b57cec5SDimitry Andric 47840b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 47850b57cec5SDimitry Andric LegalizerHelper::moreElementsVectorPhi(MachineInstr &MI, unsigned TypeIdx, 47860b57cec5SDimitry Andric LLT MoreTy) { 47870b57cec5SDimitry Andric assert(TypeIdx == 0 && "Expecting only Idx 0"); 47880b57cec5SDimitry Andric 47890b57cec5SDimitry Andric Observer.changingInstr(MI); 47900b57cec5SDimitry Andric for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) { 47910b57cec5SDimitry Andric MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB(); 47920b57cec5SDimitry Andric MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator()); 47930b57cec5SDimitry Andric moreElementsVectorSrc(MI, MoreTy, I); 47940b57cec5SDimitry Andric } 47950b57cec5SDimitry Andric 47960b57cec5SDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 47970b57cec5SDimitry Andric MIRBuilder.setInsertPt(MBB, --MBB.getFirstNonPHI()); 47980b57cec5SDimitry Andric moreElementsVectorDst(MI, MoreTy, 0); 47990b57cec5SDimitry Andric Observer.changedInstr(MI); 48000b57cec5SDimitry Andric return Legalized; 48010b57cec5SDimitry Andric } 48020b57cec5SDimitry Andric 48030b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 48040b57cec5SDimitry Andric LegalizerHelper::moreElementsVector(MachineInstr &MI, unsigned TypeIdx, 48050b57cec5SDimitry Andric LLT MoreTy) { 48060b57cec5SDimitry Andric unsigned Opc = MI.getOpcode(); 48070b57cec5SDimitry Andric switch (Opc) { 48088bcb0991SDimitry Andric case TargetOpcode::G_IMPLICIT_DEF: 48098bcb0991SDimitry Andric case TargetOpcode::G_LOAD: { 48108bcb0991SDimitry Andric if (TypeIdx != 0) 48118bcb0991SDimitry Andric return UnableToLegalize; 48120b57cec5SDimitry Andric Observer.changingInstr(MI); 48130b57cec5SDimitry Andric moreElementsVectorDst(MI, MoreTy, 0); 48140b57cec5SDimitry Andric Observer.changedInstr(MI); 48150b57cec5SDimitry Andric return Legalized; 48160b57cec5SDimitry Andric } 48178bcb0991SDimitry Andric case TargetOpcode::G_STORE: 48188bcb0991SDimitry Andric if (TypeIdx != 0) 48198bcb0991SDimitry Andric return UnableToLegalize; 48208bcb0991SDimitry Andric Observer.changingInstr(MI); 48218bcb0991SDimitry Andric moreElementsVectorSrc(MI, MoreTy, 0); 48228bcb0991SDimitry Andric Observer.changedInstr(MI); 48238bcb0991SDimitry Andric return Legalized; 48240b57cec5SDimitry Andric case TargetOpcode::G_AND: 48250b57cec5SDimitry Andric case TargetOpcode::G_OR: 48260b57cec5SDimitry Andric case TargetOpcode::G_XOR: 48270eae32dcSDimitry Andric case TargetOpcode::G_ADD: 48280eae32dcSDimitry Andric case TargetOpcode::G_SUB: 48290eae32dcSDimitry Andric case TargetOpcode::G_MUL: 48300eae32dcSDimitry Andric case TargetOpcode::G_FADD: 48310eae32dcSDimitry Andric case TargetOpcode::G_FMUL: 48320eae32dcSDimitry Andric case TargetOpcode::G_UADDSAT: 48330eae32dcSDimitry Andric case TargetOpcode::G_USUBSAT: 48340eae32dcSDimitry Andric case TargetOpcode::G_SADDSAT: 48350eae32dcSDimitry Andric case TargetOpcode::G_SSUBSAT: 48360b57cec5SDimitry Andric case TargetOpcode::G_SMIN: 48370b57cec5SDimitry Andric case TargetOpcode::G_SMAX: 48380b57cec5SDimitry Andric case TargetOpcode::G_UMIN: 4839480093f4SDimitry Andric case TargetOpcode::G_UMAX: 4840480093f4SDimitry Andric case TargetOpcode::G_FMINNUM: 4841480093f4SDimitry Andric case TargetOpcode::G_FMAXNUM: 4842480093f4SDimitry Andric case TargetOpcode::G_FMINNUM_IEEE: 4843480093f4SDimitry Andric case TargetOpcode::G_FMAXNUM_IEEE: 4844480093f4SDimitry Andric case TargetOpcode::G_FMINIMUM: 4845480093f4SDimitry Andric case TargetOpcode::G_FMAXIMUM: { 48460b57cec5SDimitry Andric Observer.changingInstr(MI); 48470b57cec5SDimitry Andric moreElementsVectorSrc(MI, MoreTy, 1); 48480b57cec5SDimitry Andric moreElementsVectorSrc(MI, MoreTy, 2); 48490b57cec5SDimitry Andric moreElementsVectorDst(MI, MoreTy, 0); 48500b57cec5SDimitry Andric Observer.changedInstr(MI); 48510b57cec5SDimitry Andric return Legalized; 48520b57cec5SDimitry Andric } 48530eae32dcSDimitry Andric case TargetOpcode::G_FMA: 48540eae32dcSDimitry Andric case TargetOpcode::G_FSHR: 48550eae32dcSDimitry Andric case TargetOpcode::G_FSHL: { 48560eae32dcSDimitry Andric Observer.changingInstr(MI); 48570eae32dcSDimitry Andric moreElementsVectorSrc(MI, MoreTy, 1); 48580eae32dcSDimitry Andric moreElementsVectorSrc(MI, MoreTy, 2); 48590eae32dcSDimitry Andric moreElementsVectorSrc(MI, MoreTy, 3); 48600eae32dcSDimitry Andric moreElementsVectorDst(MI, MoreTy, 0); 48610eae32dcSDimitry Andric Observer.changedInstr(MI); 48620eae32dcSDimitry Andric return Legalized; 48630eae32dcSDimitry Andric } 48640b57cec5SDimitry Andric case TargetOpcode::G_EXTRACT: 48650b57cec5SDimitry Andric if (TypeIdx != 1) 48660b57cec5SDimitry Andric return UnableToLegalize; 48670b57cec5SDimitry Andric Observer.changingInstr(MI); 48680b57cec5SDimitry Andric moreElementsVectorSrc(MI, MoreTy, 1); 48690b57cec5SDimitry Andric Observer.changedInstr(MI); 48700b57cec5SDimitry Andric return Legalized; 48710b57cec5SDimitry Andric case TargetOpcode::G_INSERT: 48725ffd83dbSDimitry Andric case TargetOpcode::G_FREEZE: 48730eae32dcSDimitry Andric case TargetOpcode::G_FNEG: 48740eae32dcSDimitry Andric case TargetOpcode::G_FABS: 48750eae32dcSDimitry Andric case TargetOpcode::G_BSWAP: 48760eae32dcSDimitry Andric case TargetOpcode::G_FCANONICALIZE: 48770eae32dcSDimitry Andric case TargetOpcode::G_SEXT_INREG: 48780b57cec5SDimitry Andric if (TypeIdx != 0) 48790b57cec5SDimitry Andric return UnableToLegalize; 48800b57cec5SDimitry Andric Observer.changingInstr(MI); 48810b57cec5SDimitry Andric moreElementsVectorSrc(MI, MoreTy, 1); 48820b57cec5SDimitry Andric moreElementsVectorDst(MI, MoreTy, 0); 48830b57cec5SDimitry Andric Observer.changedInstr(MI); 48840b57cec5SDimitry Andric return Legalized; 48850b57cec5SDimitry Andric case TargetOpcode::G_SELECT: 48860b57cec5SDimitry Andric if (TypeIdx != 0) 48870b57cec5SDimitry Andric return UnableToLegalize; 48880b57cec5SDimitry Andric if (MRI.getType(MI.getOperand(1).getReg()).isVector()) 48890b57cec5SDimitry Andric return UnableToLegalize; 48900b57cec5SDimitry Andric 48910b57cec5SDimitry Andric Observer.changingInstr(MI); 48920b57cec5SDimitry Andric moreElementsVectorSrc(MI, MoreTy, 2); 48930b57cec5SDimitry Andric moreElementsVectorSrc(MI, MoreTy, 3); 48940b57cec5SDimitry Andric moreElementsVectorDst(MI, MoreTy, 0); 48950b57cec5SDimitry Andric Observer.changedInstr(MI); 48960b57cec5SDimitry Andric return Legalized; 48970eae32dcSDimitry Andric case TargetOpcode::G_UNMERGE_VALUES: 48988bcb0991SDimitry Andric return UnableToLegalize; 48990b57cec5SDimitry Andric case TargetOpcode::G_PHI: 49000b57cec5SDimitry Andric return moreElementsVectorPhi(MI, TypeIdx, MoreTy); 4901fe6060f1SDimitry Andric case TargetOpcode::G_SHUFFLE_VECTOR: 4902fe6060f1SDimitry Andric return moreElementsVectorShuffle(MI, TypeIdx, MoreTy); 49030eae32dcSDimitry Andric case TargetOpcode::G_BUILD_VECTOR: { 49040eae32dcSDimitry Andric SmallVector<SrcOp, 8> Elts; 49050eae32dcSDimitry Andric for (auto Op : MI.uses()) { 49060eae32dcSDimitry Andric Elts.push_back(Op.getReg()); 49070eae32dcSDimitry Andric } 49080eae32dcSDimitry Andric 49090eae32dcSDimitry Andric for (unsigned i = Elts.size(); i < MoreTy.getNumElements(); ++i) { 49100eae32dcSDimitry Andric Elts.push_back(MIRBuilder.buildUndef(MoreTy.getScalarType())); 49110eae32dcSDimitry Andric } 49120eae32dcSDimitry Andric 49130eae32dcSDimitry Andric MIRBuilder.buildDeleteTrailingVectorElements( 49140eae32dcSDimitry Andric MI.getOperand(0).getReg(), MIRBuilder.buildInstr(Opc, {MoreTy}, Elts)); 49150eae32dcSDimitry Andric MI.eraseFromParent(); 49160eae32dcSDimitry Andric return Legalized; 49170eae32dcSDimitry Andric } 49180eae32dcSDimitry Andric case TargetOpcode::G_TRUNC: { 49190eae32dcSDimitry Andric Observer.changingInstr(MI); 49200eae32dcSDimitry Andric moreElementsVectorSrc(MI, MoreTy, 1); 49210eae32dcSDimitry Andric moreElementsVectorDst(MI, MoreTy, 0); 49220eae32dcSDimitry Andric Observer.changedInstr(MI); 49230eae32dcSDimitry Andric return Legalized; 49240eae32dcSDimitry Andric } 49250b57cec5SDimitry Andric default: 49260b57cec5SDimitry Andric return UnableToLegalize; 49270b57cec5SDimitry Andric } 49280b57cec5SDimitry Andric } 49290b57cec5SDimitry Andric 4930fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult 4931fe6060f1SDimitry Andric LegalizerHelper::moreElementsVectorShuffle(MachineInstr &MI, 4932fe6060f1SDimitry Andric unsigned int TypeIdx, LLT MoreTy) { 4933fe6060f1SDimitry Andric if (TypeIdx != 0) 4934fe6060f1SDimitry Andric return UnableToLegalize; 4935fe6060f1SDimitry Andric 4936fe6060f1SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 4937fe6060f1SDimitry Andric Register Src1Reg = MI.getOperand(1).getReg(); 4938fe6060f1SDimitry Andric Register Src2Reg = MI.getOperand(2).getReg(); 4939fe6060f1SDimitry Andric ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask(); 4940fe6060f1SDimitry Andric LLT DstTy = MRI.getType(DstReg); 4941fe6060f1SDimitry Andric LLT Src1Ty = MRI.getType(Src1Reg); 4942fe6060f1SDimitry Andric LLT Src2Ty = MRI.getType(Src2Reg); 4943fe6060f1SDimitry Andric unsigned NumElts = DstTy.getNumElements(); 4944fe6060f1SDimitry Andric unsigned WidenNumElts = MoreTy.getNumElements(); 4945fe6060f1SDimitry Andric 4946fe6060f1SDimitry Andric // Expect a canonicalized shuffle. 4947fe6060f1SDimitry Andric if (DstTy != Src1Ty || DstTy != Src2Ty) 4948fe6060f1SDimitry Andric return UnableToLegalize; 4949fe6060f1SDimitry Andric 4950fe6060f1SDimitry Andric moreElementsVectorSrc(MI, MoreTy, 1); 4951fe6060f1SDimitry Andric moreElementsVectorSrc(MI, MoreTy, 2); 4952fe6060f1SDimitry Andric 4953fe6060f1SDimitry Andric // Adjust mask based on new input vector length. 4954fe6060f1SDimitry Andric SmallVector<int, 16> NewMask; 4955fe6060f1SDimitry Andric for (unsigned I = 0; I != NumElts; ++I) { 4956fe6060f1SDimitry Andric int Idx = Mask[I]; 4957fe6060f1SDimitry Andric if (Idx < static_cast<int>(NumElts)) 4958fe6060f1SDimitry Andric NewMask.push_back(Idx); 4959fe6060f1SDimitry Andric else 4960fe6060f1SDimitry Andric NewMask.push_back(Idx - NumElts + WidenNumElts); 4961fe6060f1SDimitry Andric } 4962fe6060f1SDimitry Andric for (unsigned I = NumElts; I != WidenNumElts; ++I) 4963fe6060f1SDimitry Andric NewMask.push_back(-1); 4964fe6060f1SDimitry Andric moreElementsVectorDst(MI, MoreTy, 0); 4965fe6060f1SDimitry Andric MIRBuilder.setInstrAndDebugLoc(MI); 4966fe6060f1SDimitry Andric MIRBuilder.buildShuffleVector(MI.getOperand(0).getReg(), 4967fe6060f1SDimitry Andric MI.getOperand(1).getReg(), 4968fe6060f1SDimitry Andric MI.getOperand(2).getReg(), NewMask); 4969fe6060f1SDimitry Andric MI.eraseFromParent(); 4970fe6060f1SDimitry Andric return Legalized; 4971fe6060f1SDimitry Andric } 4972fe6060f1SDimitry Andric 49730b57cec5SDimitry Andric void LegalizerHelper::multiplyRegisters(SmallVectorImpl<Register> &DstRegs, 49740b57cec5SDimitry Andric ArrayRef<Register> Src1Regs, 49750b57cec5SDimitry Andric ArrayRef<Register> Src2Regs, 49760b57cec5SDimitry Andric LLT NarrowTy) { 49770b57cec5SDimitry Andric MachineIRBuilder &B = MIRBuilder; 49780b57cec5SDimitry Andric unsigned SrcParts = Src1Regs.size(); 49790b57cec5SDimitry Andric unsigned DstParts = DstRegs.size(); 49800b57cec5SDimitry Andric 49810b57cec5SDimitry Andric unsigned DstIdx = 0; // Low bits of the result. 49820b57cec5SDimitry Andric Register FactorSum = 49830b57cec5SDimitry Andric B.buildMul(NarrowTy, Src1Regs[DstIdx], Src2Regs[DstIdx]).getReg(0); 49840b57cec5SDimitry Andric DstRegs[DstIdx] = FactorSum; 49850b57cec5SDimitry Andric 49860b57cec5SDimitry Andric unsigned CarrySumPrevDstIdx; 49870b57cec5SDimitry Andric SmallVector<Register, 4> Factors; 49880b57cec5SDimitry Andric 49890b57cec5SDimitry Andric for (DstIdx = 1; DstIdx < DstParts; DstIdx++) { 49900b57cec5SDimitry Andric // Collect low parts of muls for DstIdx. 49910b57cec5SDimitry Andric for (unsigned i = DstIdx + 1 < SrcParts ? 0 : DstIdx - SrcParts + 1; 49920b57cec5SDimitry Andric i <= std::min(DstIdx, SrcParts - 1); ++i) { 49930b57cec5SDimitry Andric MachineInstrBuilder Mul = 49940b57cec5SDimitry Andric B.buildMul(NarrowTy, Src1Regs[DstIdx - i], Src2Regs[i]); 49950b57cec5SDimitry Andric Factors.push_back(Mul.getReg(0)); 49960b57cec5SDimitry Andric } 49970b57cec5SDimitry Andric // Collect high parts of muls from previous DstIdx. 49980b57cec5SDimitry Andric for (unsigned i = DstIdx < SrcParts ? 0 : DstIdx - SrcParts; 49990b57cec5SDimitry Andric i <= std::min(DstIdx - 1, SrcParts - 1); ++i) { 50000b57cec5SDimitry Andric MachineInstrBuilder Umulh = 50010b57cec5SDimitry Andric B.buildUMulH(NarrowTy, Src1Regs[DstIdx - 1 - i], Src2Regs[i]); 50020b57cec5SDimitry Andric Factors.push_back(Umulh.getReg(0)); 50030b57cec5SDimitry Andric } 5004480093f4SDimitry Andric // Add CarrySum from additions calculated for previous DstIdx. 50050b57cec5SDimitry Andric if (DstIdx != 1) { 50060b57cec5SDimitry Andric Factors.push_back(CarrySumPrevDstIdx); 50070b57cec5SDimitry Andric } 50080b57cec5SDimitry Andric 50090b57cec5SDimitry Andric Register CarrySum; 50100b57cec5SDimitry Andric // Add all factors and accumulate all carries into CarrySum. 50110b57cec5SDimitry Andric if (DstIdx != DstParts - 1) { 50120b57cec5SDimitry Andric MachineInstrBuilder Uaddo = 50130b57cec5SDimitry Andric B.buildUAddo(NarrowTy, LLT::scalar(1), Factors[0], Factors[1]); 50140b57cec5SDimitry Andric FactorSum = Uaddo.getReg(0); 50150b57cec5SDimitry Andric CarrySum = B.buildZExt(NarrowTy, Uaddo.getReg(1)).getReg(0); 50160b57cec5SDimitry Andric for (unsigned i = 2; i < Factors.size(); ++i) { 50170b57cec5SDimitry Andric MachineInstrBuilder Uaddo = 50180b57cec5SDimitry Andric B.buildUAddo(NarrowTy, LLT::scalar(1), FactorSum, Factors[i]); 50190b57cec5SDimitry Andric FactorSum = Uaddo.getReg(0); 50200b57cec5SDimitry Andric MachineInstrBuilder Carry = B.buildZExt(NarrowTy, Uaddo.getReg(1)); 50210b57cec5SDimitry Andric CarrySum = B.buildAdd(NarrowTy, CarrySum, Carry).getReg(0); 50220b57cec5SDimitry Andric } 50230b57cec5SDimitry Andric } else { 50240b57cec5SDimitry Andric // Since value for the next index is not calculated, neither is CarrySum. 50250b57cec5SDimitry Andric FactorSum = B.buildAdd(NarrowTy, Factors[0], Factors[1]).getReg(0); 50260b57cec5SDimitry Andric for (unsigned i = 2; i < Factors.size(); ++i) 50270b57cec5SDimitry Andric FactorSum = B.buildAdd(NarrowTy, FactorSum, Factors[i]).getReg(0); 50280b57cec5SDimitry Andric } 50290b57cec5SDimitry Andric 50300b57cec5SDimitry Andric CarrySumPrevDstIdx = CarrySum; 50310b57cec5SDimitry Andric DstRegs[DstIdx] = FactorSum; 50320b57cec5SDimitry Andric Factors.clear(); 50330b57cec5SDimitry Andric } 50340b57cec5SDimitry Andric } 50350b57cec5SDimitry Andric 50360b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 5037fe6060f1SDimitry Andric LegalizerHelper::narrowScalarAddSub(MachineInstr &MI, unsigned TypeIdx, 5038fe6060f1SDimitry Andric LLT NarrowTy) { 5039fe6060f1SDimitry Andric if (TypeIdx != 0) 5040fe6060f1SDimitry Andric return UnableToLegalize; 5041fe6060f1SDimitry Andric 5042fe6060f1SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 5043fe6060f1SDimitry Andric LLT DstType = MRI.getType(DstReg); 5044fe6060f1SDimitry Andric // FIXME: add support for vector types 5045fe6060f1SDimitry Andric if (DstType.isVector()) 5046fe6060f1SDimitry Andric return UnableToLegalize; 5047fe6060f1SDimitry Andric 5048fe6060f1SDimitry Andric unsigned Opcode = MI.getOpcode(); 5049fe6060f1SDimitry Andric unsigned OpO, OpE, OpF; 5050fe6060f1SDimitry Andric switch (Opcode) { 5051fe6060f1SDimitry Andric case TargetOpcode::G_SADDO: 5052fe6060f1SDimitry Andric case TargetOpcode::G_SADDE: 5053fe6060f1SDimitry Andric case TargetOpcode::G_UADDO: 5054fe6060f1SDimitry Andric case TargetOpcode::G_UADDE: 5055fe6060f1SDimitry Andric case TargetOpcode::G_ADD: 5056fe6060f1SDimitry Andric OpO = TargetOpcode::G_UADDO; 5057fe6060f1SDimitry Andric OpE = TargetOpcode::G_UADDE; 5058fe6060f1SDimitry Andric OpF = TargetOpcode::G_UADDE; 5059fe6060f1SDimitry Andric if (Opcode == TargetOpcode::G_SADDO || Opcode == TargetOpcode::G_SADDE) 5060fe6060f1SDimitry Andric OpF = TargetOpcode::G_SADDE; 5061fe6060f1SDimitry Andric break; 5062fe6060f1SDimitry Andric case TargetOpcode::G_SSUBO: 5063fe6060f1SDimitry Andric case TargetOpcode::G_SSUBE: 5064fe6060f1SDimitry Andric case TargetOpcode::G_USUBO: 5065fe6060f1SDimitry Andric case TargetOpcode::G_USUBE: 5066fe6060f1SDimitry Andric case TargetOpcode::G_SUB: 5067fe6060f1SDimitry Andric OpO = TargetOpcode::G_USUBO; 5068fe6060f1SDimitry Andric OpE = TargetOpcode::G_USUBE; 5069fe6060f1SDimitry Andric OpF = TargetOpcode::G_USUBE; 5070fe6060f1SDimitry Andric if (Opcode == TargetOpcode::G_SSUBO || Opcode == TargetOpcode::G_SSUBE) 5071fe6060f1SDimitry Andric OpF = TargetOpcode::G_SSUBE; 5072fe6060f1SDimitry Andric break; 5073fe6060f1SDimitry Andric default: 5074fe6060f1SDimitry Andric llvm_unreachable("Unexpected add/sub opcode!"); 5075fe6060f1SDimitry Andric } 5076fe6060f1SDimitry Andric 5077fe6060f1SDimitry Andric // 1 for a plain add/sub, 2 if this is an operation with a carry-out. 5078fe6060f1SDimitry Andric unsigned NumDefs = MI.getNumExplicitDefs(); 5079fe6060f1SDimitry Andric Register Src1 = MI.getOperand(NumDefs).getReg(); 5080fe6060f1SDimitry Andric Register Src2 = MI.getOperand(NumDefs + 1).getReg(); 5081fe6060f1SDimitry Andric Register CarryDst, CarryIn; 5082fe6060f1SDimitry Andric if (NumDefs == 2) 5083fe6060f1SDimitry Andric CarryDst = MI.getOperand(1).getReg(); 5084fe6060f1SDimitry Andric if (MI.getNumOperands() == NumDefs + 3) 5085fe6060f1SDimitry Andric CarryIn = MI.getOperand(NumDefs + 2).getReg(); 5086fe6060f1SDimitry Andric 5087fe6060f1SDimitry Andric LLT RegTy = MRI.getType(MI.getOperand(0).getReg()); 5088fe6060f1SDimitry Andric LLT LeftoverTy, DummyTy; 5089fe6060f1SDimitry Andric SmallVector<Register, 2> Src1Regs, Src2Regs, Src1Left, Src2Left, DstRegs; 5090fe6060f1SDimitry Andric extractParts(Src1, RegTy, NarrowTy, LeftoverTy, Src1Regs, Src1Left); 5091fe6060f1SDimitry Andric extractParts(Src2, RegTy, NarrowTy, DummyTy, Src2Regs, Src2Left); 5092fe6060f1SDimitry Andric 5093fe6060f1SDimitry Andric int NarrowParts = Src1Regs.size(); 5094fe6060f1SDimitry Andric for (int I = 0, E = Src1Left.size(); I != E; ++I) { 5095fe6060f1SDimitry Andric Src1Regs.push_back(Src1Left[I]); 5096fe6060f1SDimitry Andric Src2Regs.push_back(Src2Left[I]); 5097fe6060f1SDimitry Andric } 5098fe6060f1SDimitry Andric DstRegs.reserve(Src1Regs.size()); 5099fe6060f1SDimitry Andric 5100fe6060f1SDimitry Andric for (int i = 0, e = Src1Regs.size(); i != e; ++i) { 5101fe6060f1SDimitry Andric Register DstReg = 5102fe6060f1SDimitry Andric MRI.createGenericVirtualRegister(MRI.getType(Src1Regs[i])); 5103fe6060f1SDimitry Andric Register CarryOut = MRI.createGenericVirtualRegister(LLT::scalar(1)); 5104fe6060f1SDimitry Andric // Forward the final carry-out to the destination register 5105fe6060f1SDimitry Andric if (i == e - 1 && CarryDst) 5106fe6060f1SDimitry Andric CarryOut = CarryDst; 5107fe6060f1SDimitry Andric 5108fe6060f1SDimitry Andric if (!CarryIn) { 5109fe6060f1SDimitry Andric MIRBuilder.buildInstr(OpO, {DstReg, CarryOut}, 5110fe6060f1SDimitry Andric {Src1Regs[i], Src2Regs[i]}); 5111fe6060f1SDimitry Andric } else if (i == e - 1) { 5112fe6060f1SDimitry Andric MIRBuilder.buildInstr(OpF, {DstReg, CarryOut}, 5113fe6060f1SDimitry Andric {Src1Regs[i], Src2Regs[i], CarryIn}); 5114fe6060f1SDimitry Andric } else { 5115fe6060f1SDimitry Andric MIRBuilder.buildInstr(OpE, {DstReg, CarryOut}, 5116fe6060f1SDimitry Andric {Src1Regs[i], Src2Regs[i], CarryIn}); 5117fe6060f1SDimitry Andric } 5118fe6060f1SDimitry Andric 5119fe6060f1SDimitry Andric DstRegs.push_back(DstReg); 5120fe6060f1SDimitry Andric CarryIn = CarryOut; 5121fe6060f1SDimitry Andric } 5122fe6060f1SDimitry Andric insertParts(MI.getOperand(0).getReg(), RegTy, NarrowTy, 5123fe6060f1SDimitry Andric makeArrayRef(DstRegs).take_front(NarrowParts), LeftoverTy, 5124fe6060f1SDimitry Andric makeArrayRef(DstRegs).drop_front(NarrowParts)); 5125fe6060f1SDimitry Andric 5126fe6060f1SDimitry Andric MI.eraseFromParent(); 5127fe6060f1SDimitry Andric return Legalized; 5128fe6060f1SDimitry Andric } 5129fe6060f1SDimitry Andric 5130fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult 51310b57cec5SDimitry Andric LegalizerHelper::narrowScalarMul(MachineInstr &MI, LLT NarrowTy) { 51320b57cec5SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 51330b57cec5SDimitry Andric Register Src1 = MI.getOperand(1).getReg(); 51340b57cec5SDimitry Andric Register Src2 = MI.getOperand(2).getReg(); 51350b57cec5SDimitry Andric 51360b57cec5SDimitry Andric LLT Ty = MRI.getType(DstReg); 51370b57cec5SDimitry Andric if (Ty.isVector()) 51380b57cec5SDimitry Andric return UnableToLegalize; 51390b57cec5SDimitry Andric 5140349cc55cSDimitry Andric unsigned Size = Ty.getSizeInBits(); 51410b57cec5SDimitry Andric unsigned NarrowSize = NarrowTy.getSizeInBits(); 5142349cc55cSDimitry Andric if (Size % NarrowSize != 0) 51430b57cec5SDimitry Andric return UnableToLegalize; 51440b57cec5SDimitry Andric 5145349cc55cSDimitry Andric unsigned NumParts = Size / NarrowSize; 51460b57cec5SDimitry Andric bool IsMulHigh = MI.getOpcode() == TargetOpcode::G_UMULH; 5147349cc55cSDimitry Andric unsigned DstTmpParts = NumParts * (IsMulHigh ? 2 : 1); 51480b57cec5SDimitry Andric 51495ffd83dbSDimitry Andric SmallVector<Register, 2> Src1Parts, Src2Parts; 51505ffd83dbSDimitry Andric SmallVector<Register, 2> DstTmpRegs(DstTmpParts); 5151349cc55cSDimitry Andric extractParts(Src1, NarrowTy, NumParts, Src1Parts); 5152349cc55cSDimitry Andric extractParts(Src2, NarrowTy, NumParts, Src2Parts); 51530b57cec5SDimitry Andric multiplyRegisters(DstTmpRegs, Src1Parts, Src2Parts, NarrowTy); 51540b57cec5SDimitry Andric 51550b57cec5SDimitry Andric // Take only high half of registers if this is high mul. 5156349cc55cSDimitry Andric ArrayRef<Register> DstRegs(&DstTmpRegs[DstTmpParts - NumParts], NumParts); 51570b57cec5SDimitry Andric MIRBuilder.buildMerge(DstReg, DstRegs); 51580b57cec5SDimitry Andric MI.eraseFromParent(); 51590b57cec5SDimitry Andric return Legalized; 51600b57cec5SDimitry Andric } 51610b57cec5SDimitry Andric 51620b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 516323408297SDimitry Andric LegalizerHelper::narrowScalarFPTOI(MachineInstr &MI, unsigned TypeIdx, 516423408297SDimitry Andric LLT NarrowTy) { 516523408297SDimitry Andric if (TypeIdx != 0) 516623408297SDimitry Andric return UnableToLegalize; 516723408297SDimitry Andric 516823408297SDimitry Andric bool IsSigned = MI.getOpcode() == TargetOpcode::G_FPTOSI; 516923408297SDimitry Andric 517023408297SDimitry Andric Register Src = MI.getOperand(1).getReg(); 517123408297SDimitry Andric LLT SrcTy = MRI.getType(Src); 517223408297SDimitry Andric 517323408297SDimitry Andric // If all finite floats fit into the narrowed integer type, we can just swap 517423408297SDimitry Andric // out the result type. This is practically only useful for conversions from 517523408297SDimitry Andric // half to at least 16-bits, so just handle the one case. 517623408297SDimitry Andric if (SrcTy.getScalarType() != LLT::scalar(16) || 5177fe6060f1SDimitry Andric NarrowTy.getScalarSizeInBits() < (IsSigned ? 17u : 16u)) 517823408297SDimitry Andric return UnableToLegalize; 517923408297SDimitry Andric 518023408297SDimitry Andric Observer.changingInstr(MI); 518123408297SDimitry Andric narrowScalarDst(MI, NarrowTy, 0, 518223408297SDimitry Andric IsSigned ? TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT); 518323408297SDimitry Andric Observer.changedInstr(MI); 518423408297SDimitry Andric return Legalized; 518523408297SDimitry Andric } 518623408297SDimitry Andric 518723408297SDimitry Andric LegalizerHelper::LegalizeResult 51880b57cec5SDimitry Andric LegalizerHelper::narrowScalarExtract(MachineInstr &MI, unsigned TypeIdx, 51890b57cec5SDimitry Andric LLT NarrowTy) { 51900b57cec5SDimitry Andric if (TypeIdx != 1) 51910b57cec5SDimitry Andric return UnableToLegalize; 51920b57cec5SDimitry Andric 51930b57cec5SDimitry Andric uint64_t NarrowSize = NarrowTy.getSizeInBits(); 51940b57cec5SDimitry Andric 51950b57cec5SDimitry Andric int64_t SizeOp1 = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits(); 51960b57cec5SDimitry Andric // FIXME: add support for when SizeOp1 isn't an exact multiple of 51970b57cec5SDimitry Andric // NarrowSize. 51980b57cec5SDimitry Andric if (SizeOp1 % NarrowSize != 0) 51990b57cec5SDimitry Andric return UnableToLegalize; 52000b57cec5SDimitry Andric int NumParts = SizeOp1 / NarrowSize; 52010b57cec5SDimitry Andric 52020b57cec5SDimitry Andric SmallVector<Register, 2> SrcRegs, DstRegs; 52030b57cec5SDimitry Andric SmallVector<uint64_t, 2> Indexes; 52040b57cec5SDimitry Andric extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs); 52050b57cec5SDimitry Andric 52060b57cec5SDimitry Andric Register OpReg = MI.getOperand(0).getReg(); 52070b57cec5SDimitry Andric uint64_t OpStart = MI.getOperand(2).getImm(); 52080b57cec5SDimitry Andric uint64_t OpSize = MRI.getType(OpReg).getSizeInBits(); 52090b57cec5SDimitry Andric for (int i = 0; i < NumParts; ++i) { 52100b57cec5SDimitry Andric unsigned SrcStart = i * NarrowSize; 52110b57cec5SDimitry Andric 52120b57cec5SDimitry Andric if (SrcStart + NarrowSize <= OpStart || SrcStart >= OpStart + OpSize) { 52130b57cec5SDimitry Andric // No part of the extract uses this subregister, ignore it. 52140b57cec5SDimitry Andric continue; 52150b57cec5SDimitry Andric } else if (SrcStart == OpStart && NarrowTy == MRI.getType(OpReg)) { 52160b57cec5SDimitry Andric // The entire subregister is extracted, forward the value. 52170b57cec5SDimitry Andric DstRegs.push_back(SrcRegs[i]); 52180b57cec5SDimitry Andric continue; 52190b57cec5SDimitry Andric } 52200b57cec5SDimitry Andric 52210b57cec5SDimitry Andric // OpSegStart is where this destination segment would start in OpReg if it 52220b57cec5SDimitry Andric // extended infinitely in both directions. 52230b57cec5SDimitry Andric int64_t ExtractOffset; 52240b57cec5SDimitry Andric uint64_t SegSize; 52250b57cec5SDimitry Andric if (OpStart < SrcStart) { 52260b57cec5SDimitry Andric ExtractOffset = 0; 52270b57cec5SDimitry Andric SegSize = std::min(NarrowSize, OpStart + OpSize - SrcStart); 52280b57cec5SDimitry Andric } else { 52290b57cec5SDimitry Andric ExtractOffset = OpStart - SrcStart; 52300b57cec5SDimitry Andric SegSize = std::min(SrcStart + NarrowSize - OpStart, OpSize); 52310b57cec5SDimitry Andric } 52320b57cec5SDimitry Andric 52330b57cec5SDimitry Andric Register SegReg = SrcRegs[i]; 52340b57cec5SDimitry Andric if (ExtractOffset != 0 || SegSize != NarrowSize) { 52350b57cec5SDimitry Andric // A genuine extract is needed. 52360b57cec5SDimitry Andric SegReg = MRI.createGenericVirtualRegister(LLT::scalar(SegSize)); 52370b57cec5SDimitry Andric MIRBuilder.buildExtract(SegReg, SrcRegs[i], ExtractOffset); 52380b57cec5SDimitry Andric } 52390b57cec5SDimitry Andric 52400b57cec5SDimitry Andric DstRegs.push_back(SegReg); 52410b57cec5SDimitry Andric } 52420b57cec5SDimitry Andric 52430b57cec5SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 52440b57cec5SDimitry Andric if (MRI.getType(DstReg).isVector()) 52450b57cec5SDimitry Andric MIRBuilder.buildBuildVector(DstReg, DstRegs); 52465ffd83dbSDimitry Andric else if (DstRegs.size() > 1) 52470b57cec5SDimitry Andric MIRBuilder.buildMerge(DstReg, DstRegs); 52485ffd83dbSDimitry Andric else 52495ffd83dbSDimitry Andric MIRBuilder.buildCopy(DstReg, DstRegs[0]); 52500b57cec5SDimitry Andric MI.eraseFromParent(); 52510b57cec5SDimitry Andric return Legalized; 52520b57cec5SDimitry Andric } 52530b57cec5SDimitry Andric 52540b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 52550b57cec5SDimitry Andric LegalizerHelper::narrowScalarInsert(MachineInstr &MI, unsigned TypeIdx, 52560b57cec5SDimitry Andric LLT NarrowTy) { 52570b57cec5SDimitry Andric // FIXME: Don't know how to handle secondary types yet. 52580b57cec5SDimitry Andric if (TypeIdx != 0) 52590b57cec5SDimitry Andric return UnableToLegalize; 52600b57cec5SDimitry Andric 5261fe6060f1SDimitry Andric SmallVector<Register, 2> SrcRegs, LeftoverRegs, DstRegs; 52620b57cec5SDimitry Andric SmallVector<uint64_t, 2> Indexes; 5263fe6060f1SDimitry Andric LLT RegTy = MRI.getType(MI.getOperand(0).getReg()); 5264fe6060f1SDimitry Andric LLT LeftoverTy; 5265fe6060f1SDimitry Andric extractParts(MI.getOperand(1).getReg(), RegTy, NarrowTy, LeftoverTy, SrcRegs, 5266fe6060f1SDimitry Andric LeftoverRegs); 52670b57cec5SDimitry Andric 5268fe6060f1SDimitry Andric for (Register Reg : LeftoverRegs) 5269fe6060f1SDimitry Andric SrcRegs.push_back(Reg); 5270fe6060f1SDimitry Andric 5271fe6060f1SDimitry Andric uint64_t NarrowSize = NarrowTy.getSizeInBits(); 52720b57cec5SDimitry Andric Register OpReg = MI.getOperand(2).getReg(); 52730b57cec5SDimitry Andric uint64_t OpStart = MI.getOperand(3).getImm(); 52740b57cec5SDimitry Andric uint64_t OpSize = MRI.getType(OpReg).getSizeInBits(); 5275fe6060f1SDimitry Andric for (int I = 0, E = SrcRegs.size(); I != E; ++I) { 5276fe6060f1SDimitry Andric unsigned DstStart = I * NarrowSize; 52770b57cec5SDimitry Andric 5278fe6060f1SDimitry Andric if (DstStart == OpStart && NarrowTy == MRI.getType(OpReg)) { 52790b57cec5SDimitry Andric // The entire subregister is defined by this insert, forward the new 52800b57cec5SDimitry Andric // value. 52810b57cec5SDimitry Andric DstRegs.push_back(OpReg); 52820b57cec5SDimitry Andric continue; 52830b57cec5SDimitry Andric } 52840b57cec5SDimitry Andric 5285fe6060f1SDimitry Andric Register SrcReg = SrcRegs[I]; 5286fe6060f1SDimitry Andric if (MRI.getType(SrcRegs[I]) == LeftoverTy) { 5287fe6060f1SDimitry Andric // The leftover reg is smaller than NarrowTy, so we need to extend it. 5288fe6060f1SDimitry Andric SrcReg = MRI.createGenericVirtualRegister(NarrowTy); 5289fe6060f1SDimitry Andric MIRBuilder.buildAnyExt(SrcReg, SrcRegs[I]); 5290fe6060f1SDimitry Andric } 5291fe6060f1SDimitry Andric 5292fe6060f1SDimitry Andric if (DstStart + NarrowSize <= OpStart || DstStart >= OpStart + OpSize) { 5293fe6060f1SDimitry Andric // No part of the insert affects this subregister, forward the original. 5294fe6060f1SDimitry Andric DstRegs.push_back(SrcReg); 5295fe6060f1SDimitry Andric continue; 5296fe6060f1SDimitry Andric } 5297fe6060f1SDimitry Andric 52980b57cec5SDimitry Andric // OpSegStart is where this destination segment would start in OpReg if it 52990b57cec5SDimitry Andric // extended infinitely in both directions. 53000b57cec5SDimitry Andric int64_t ExtractOffset, InsertOffset; 53010b57cec5SDimitry Andric uint64_t SegSize; 53020b57cec5SDimitry Andric if (OpStart < DstStart) { 53030b57cec5SDimitry Andric InsertOffset = 0; 53040b57cec5SDimitry Andric ExtractOffset = DstStart - OpStart; 53050b57cec5SDimitry Andric SegSize = std::min(NarrowSize, OpStart + OpSize - DstStart); 53060b57cec5SDimitry Andric } else { 53070b57cec5SDimitry Andric InsertOffset = OpStart - DstStart; 53080b57cec5SDimitry Andric ExtractOffset = 0; 53090b57cec5SDimitry Andric SegSize = 53100b57cec5SDimitry Andric std::min(NarrowSize - InsertOffset, OpStart + OpSize - DstStart); 53110b57cec5SDimitry Andric } 53120b57cec5SDimitry Andric 53130b57cec5SDimitry Andric Register SegReg = OpReg; 53140b57cec5SDimitry Andric if (ExtractOffset != 0 || SegSize != OpSize) { 53150b57cec5SDimitry Andric // A genuine extract is needed. 53160b57cec5SDimitry Andric SegReg = MRI.createGenericVirtualRegister(LLT::scalar(SegSize)); 53170b57cec5SDimitry Andric MIRBuilder.buildExtract(SegReg, OpReg, ExtractOffset); 53180b57cec5SDimitry Andric } 53190b57cec5SDimitry Andric 53200b57cec5SDimitry Andric Register DstReg = MRI.createGenericVirtualRegister(NarrowTy); 5321fe6060f1SDimitry Andric MIRBuilder.buildInsert(DstReg, SrcReg, SegReg, InsertOffset); 53220b57cec5SDimitry Andric DstRegs.push_back(DstReg); 53230b57cec5SDimitry Andric } 53240b57cec5SDimitry Andric 5325fe6060f1SDimitry Andric uint64_t WideSize = DstRegs.size() * NarrowSize; 53260b57cec5SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 5327fe6060f1SDimitry Andric if (WideSize > RegTy.getSizeInBits()) { 5328fe6060f1SDimitry Andric Register MergeReg = MRI.createGenericVirtualRegister(LLT::scalar(WideSize)); 5329fe6060f1SDimitry Andric MIRBuilder.buildMerge(MergeReg, DstRegs); 5330fe6060f1SDimitry Andric MIRBuilder.buildTrunc(DstReg, MergeReg); 5331fe6060f1SDimitry Andric } else 53320b57cec5SDimitry Andric MIRBuilder.buildMerge(DstReg, DstRegs); 5333fe6060f1SDimitry Andric 53340b57cec5SDimitry Andric MI.eraseFromParent(); 53350b57cec5SDimitry Andric return Legalized; 53360b57cec5SDimitry Andric } 53370b57cec5SDimitry Andric 53380b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 53390b57cec5SDimitry Andric LegalizerHelper::narrowScalarBasic(MachineInstr &MI, unsigned TypeIdx, 53400b57cec5SDimitry Andric LLT NarrowTy) { 53410b57cec5SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 53420b57cec5SDimitry Andric LLT DstTy = MRI.getType(DstReg); 53430b57cec5SDimitry Andric 53440b57cec5SDimitry Andric assert(MI.getNumOperands() == 3 && TypeIdx == 0); 53450b57cec5SDimitry Andric 53460b57cec5SDimitry Andric SmallVector<Register, 4> DstRegs, DstLeftoverRegs; 53470b57cec5SDimitry Andric SmallVector<Register, 4> Src0Regs, Src0LeftoverRegs; 53480b57cec5SDimitry Andric SmallVector<Register, 4> Src1Regs, Src1LeftoverRegs; 53490b57cec5SDimitry Andric LLT LeftoverTy; 53500b57cec5SDimitry Andric if (!extractParts(MI.getOperand(1).getReg(), DstTy, NarrowTy, LeftoverTy, 53510b57cec5SDimitry Andric Src0Regs, Src0LeftoverRegs)) 53520b57cec5SDimitry Andric return UnableToLegalize; 53530b57cec5SDimitry Andric 53540b57cec5SDimitry Andric LLT Unused; 53550b57cec5SDimitry Andric if (!extractParts(MI.getOperand(2).getReg(), DstTy, NarrowTy, Unused, 53560b57cec5SDimitry Andric Src1Regs, Src1LeftoverRegs)) 53570b57cec5SDimitry Andric llvm_unreachable("inconsistent extractParts result"); 53580b57cec5SDimitry Andric 53590b57cec5SDimitry Andric for (unsigned I = 0, E = Src1Regs.size(); I != E; ++I) { 53600b57cec5SDimitry Andric auto Inst = MIRBuilder.buildInstr(MI.getOpcode(), {NarrowTy}, 53610b57cec5SDimitry Andric {Src0Regs[I], Src1Regs[I]}); 53625ffd83dbSDimitry Andric DstRegs.push_back(Inst.getReg(0)); 53630b57cec5SDimitry Andric } 53640b57cec5SDimitry Andric 53650b57cec5SDimitry Andric for (unsigned I = 0, E = Src1LeftoverRegs.size(); I != E; ++I) { 53660b57cec5SDimitry Andric auto Inst = MIRBuilder.buildInstr( 53670b57cec5SDimitry Andric MI.getOpcode(), 53680b57cec5SDimitry Andric {LeftoverTy}, {Src0LeftoverRegs[I], Src1LeftoverRegs[I]}); 53695ffd83dbSDimitry Andric DstLeftoverRegs.push_back(Inst.getReg(0)); 53700b57cec5SDimitry Andric } 53710b57cec5SDimitry Andric 53720b57cec5SDimitry Andric insertParts(DstReg, DstTy, NarrowTy, DstRegs, 53730b57cec5SDimitry Andric LeftoverTy, DstLeftoverRegs); 53740b57cec5SDimitry Andric 53750b57cec5SDimitry Andric MI.eraseFromParent(); 53760b57cec5SDimitry Andric return Legalized; 53770b57cec5SDimitry Andric } 53780b57cec5SDimitry Andric 53790b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 53805ffd83dbSDimitry Andric LegalizerHelper::narrowScalarExt(MachineInstr &MI, unsigned TypeIdx, 53815ffd83dbSDimitry Andric LLT NarrowTy) { 53825ffd83dbSDimitry Andric if (TypeIdx != 0) 53835ffd83dbSDimitry Andric return UnableToLegalize; 53845ffd83dbSDimitry Andric 53855ffd83dbSDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 53865ffd83dbSDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 53875ffd83dbSDimitry Andric 53885ffd83dbSDimitry Andric LLT DstTy = MRI.getType(DstReg); 53895ffd83dbSDimitry Andric if (DstTy.isVector()) 53905ffd83dbSDimitry Andric return UnableToLegalize; 53915ffd83dbSDimitry Andric 53925ffd83dbSDimitry Andric SmallVector<Register, 8> Parts; 53935ffd83dbSDimitry Andric LLT GCDTy = extractGCDType(Parts, DstTy, NarrowTy, SrcReg); 53945ffd83dbSDimitry Andric LLT LCMTy = buildLCMMergePieces(DstTy, NarrowTy, GCDTy, Parts, MI.getOpcode()); 53955ffd83dbSDimitry Andric buildWidenedRemergeToDst(DstReg, LCMTy, Parts); 53965ffd83dbSDimitry Andric 53975ffd83dbSDimitry Andric MI.eraseFromParent(); 53985ffd83dbSDimitry Andric return Legalized; 53995ffd83dbSDimitry Andric } 54005ffd83dbSDimitry Andric 54015ffd83dbSDimitry Andric LegalizerHelper::LegalizeResult 54020b57cec5SDimitry Andric LegalizerHelper::narrowScalarSelect(MachineInstr &MI, unsigned TypeIdx, 54030b57cec5SDimitry Andric LLT NarrowTy) { 54040b57cec5SDimitry Andric if (TypeIdx != 0) 54050b57cec5SDimitry Andric return UnableToLegalize; 54060b57cec5SDimitry Andric 54070b57cec5SDimitry Andric Register CondReg = MI.getOperand(1).getReg(); 54080b57cec5SDimitry Andric LLT CondTy = MRI.getType(CondReg); 54090b57cec5SDimitry Andric if (CondTy.isVector()) // TODO: Handle vselect 54100b57cec5SDimitry Andric return UnableToLegalize; 54110b57cec5SDimitry Andric 54120b57cec5SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 54130b57cec5SDimitry Andric LLT DstTy = MRI.getType(DstReg); 54140b57cec5SDimitry Andric 54150b57cec5SDimitry Andric SmallVector<Register, 4> DstRegs, DstLeftoverRegs; 54160b57cec5SDimitry Andric SmallVector<Register, 4> Src1Regs, Src1LeftoverRegs; 54170b57cec5SDimitry Andric SmallVector<Register, 4> Src2Regs, Src2LeftoverRegs; 54180b57cec5SDimitry Andric LLT LeftoverTy; 54190b57cec5SDimitry Andric if (!extractParts(MI.getOperand(2).getReg(), DstTy, NarrowTy, LeftoverTy, 54200b57cec5SDimitry Andric Src1Regs, Src1LeftoverRegs)) 54210b57cec5SDimitry Andric return UnableToLegalize; 54220b57cec5SDimitry Andric 54230b57cec5SDimitry Andric LLT Unused; 54240b57cec5SDimitry Andric if (!extractParts(MI.getOperand(3).getReg(), DstTy, NarrowTy, Unused, 54250b57cec5SDimitry Andric Src2Regs, Src2LeftoverRegs)) 54260b57cec5SDimitry Andric llvm_unreachable("inconsistent extractParts result"); 54270b57cec5SDimitry Andric 54280b57cec5SDimitry Andric for (unsigned I = 0, E = Src1Regs.size(); I != E; ++I) { 54290b57cec5SDimitry Andric auto Select = MIRBuilder.buildSelect(NarrowTy, 54300b57cec5SDimitry Andric CondReg, Src1Regs[I], Src2Regs[I]); 54315ffd83dbSDimitry Andric DstRegs.push_back(Select.getReg(0)); 54320b57cec5SDimitry Andric } 54330b57cec5SDimitry Andric 54340b57cec5SDimitry Andric for (unsigned I = 0, E = Src1LeftoverRegs.size(); I != E; ++I) { 54350b57cec5SDimitry Andric auto Select = MIRBuilder.buildSelect( 54360b57cec5SDimitry Andric LeftoverTy, CondReg, Src1LeftoverRegs[I], Src2LeftoverRegs[I]); 54375ffd83dbSDimitry Andric DstLeftoverRegs.push_back(Select.getReg(0)); 54380b57cec5SDimitry Andric } 54390b57cec5SDimitry Andric 54400b57cec5SDimitry Andric insertParts(DstReg, DstTy, NarrowTy, DstRegs, 54410b57cec5SDimitry Andric LeftoverTy, DstLeftoverRegs); 54420b57cec5SDimitry Andric 54430b57cec5SDimitry Andric MI.eraseFromParent(); 54440b57cec5SDimitry Andric return Legalized; 54450b57cec5SDimitry Andric } 54460b57cec5SDimitry Andric 54470b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 54485ffd83dbSDimitry Andric LegalizerHelper::narrowScalarCTLZ(MachineInstr &MI, unsigned TypeIdx, 54495ffd83dbSDimitry Andric LLT NarrowTy) { 54505ffd83dbSDimitry Andric if (TypeIdx != 1) 54515ffd83dbSDimitry Andric return UnableToLegalize; 54525ffd83dbSDimitry Andric 54535ffd83dbSDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 54545ffd83dbSDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 54555ffd83dbSDimitry Andric LLT DstTy = MRI.getType(DstReg); 54565ffd83dbSDimitry Andric LLT SrcTy = MRI.getType(SrcReg); 54575ffd83dbSDimitry Andric unsigned NarrowSize = NarrowTy.getSizeInBits(); 54585ffd83dbSDimitry Andric 54595ffd83dbSDimitry Andric if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) { 54605ffd83dbSDimitry Andric const bool IsUndef = MI.getOpcode() == TargetOpcode::G_CTLZ_ZERO_UNDEF; 54615ffd83dbSDimitry Andric 54625ffd83dbSDimitry Andric MachineIRBuilder &B = MIRBuilder; 54635ffd83dbSDimitry Andric auto UnmergeSrc = B.buildUnmerge(NarrowTy, SrcReg); 54645ffd83dbSDimitry Andric // ctlz(Hi:Lo) -> Hi == 0 ? (NarrowSize + ctlz(Lo)) : ctlz(Hi) 54655ffd83dbSDimitry Andric auto C_0 = B.buildConstant(NarrowTy, 0); 54665ffd83dbSDimitry Andric auto HiIsZero = B.buildICmp(CmpInst::ICMP_EQ, LLT::scalar(1), 54675ffd83dbSDimitry Andric UnmergeSrc.getReg(1), C_0); 54685ffd83dbSDimitry Andric auto LoCTLZ = IsUndef ? 54695ffd83dbSDimitry Andric B.buildCTLZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(0)) : 54705ffd83dbSDimitry Andric B.buildCTLZ(DstTy, UnmergeSrc.getReg(0)); 54715ffd83dbSDimitry Andric auto C_NarrowSize = B.buildConstant(DstTy, NarrowSize); 54725ffd83dbSDimitry Andric auto HiIsZeroCTLZ = B.buildAdd(DstTy, LoCTLZ, C_NarrowSize); 54735ffd83dbSDimitry Andric auto HiCTLZ = B.buildCTLZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(1)); 54745ffd83dbSDimitry Andric B.buildSelect(DstReg, HiIsZero, HiIsZeroCTLZ, HiCTLZ); 54755ffd83dbSDimitry Andric 54765ffd83dbSDimitry Andric MI.eraseFromParent(); 54775ffd83dbSDimitry Andric return Legalized; 54785ffd83dbSDimitry Andric } 54795ffd83dbSDimitry Andric 54805ffd83dbSDimitry Andric return UnableToLegalize; 54815ffd83dbSDimitry Andric } 54825ffd83dbSDimitry Andric 54835ffd83dbSDimitry Andric LegalizerHelper::LegalizeResult 54845ffd83dbSDimitry Andric LegalizerHelper::narrowScalarCTTZ(MachineInstr &MI, unsigned TypeIdx, 54855ffd83dbSDimitry Andric LLT NarrowTy) { 54865ffd83dbSDimitry Andric if (TypeIdx != 1) 54875ffd83dbSDimitry Andric return UnableToLegalize; 54885ffd83dbSDimitry Andric 54895ffd83dbSDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 54905ffd83dbSDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 54915ffd83dbSDimitry Andric LLT DstTy = MRI.getType(DstReg); 54925ffd83dbSDimitry Andric LLT SrcTy = MRI.getType(SrcReg); 54935ffd83dbSDimitry Andric unsigned NarrowSize = NarrowTy.getSizeInBits(); 54945ffd83dbSDimitry Andric 54955ffd83dbSDimitry Andric if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) { 54965ffd83dbSDimitry Andric const bool IsUndef = MI.getOpcode() == TargetOpcode::G_CTTZ_ZERO_UNDEF; 54975ffd83dbSDimitry Andric 54985ffd83dbSDimitry Andric MachineIRBuilder &B = MIRBuilder; 54995ffd83dbSDimitry Andric auto UnmergeSrc = B.buildUnmerge(NarrowTy, SrcReg); 55005ffd83dbSDimitry Andric // cttz(Hi:Lo) -> Lo == 0 ? (cttz(Hi) + NarrowSize) : cttz(Lo) 55015ffd83dbSDimitry Andric auto C_0 = B.buildConstant(NarrowTy, 0); 55025ffd83dbSDimitry Andric auto LoIsZero = B.buildICmp(CmpInst::ICMP_EQ, LLT::scalar(1), 55035ffd83dbSDimitry Andric UnmergeSrc.getReg(0), C_0); 55045ffd83dbSDimitry Andric auto HiCTTZ = IsUndef ? 55055ffd83dbSDimitry Andric B.buildCTTZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(1)) : 55065ffd83dbSDimitry Andric B.buildCTTZ(DstTy, UnmergeSrc.getReg(1)); 55075ffd83dbSDimitry Andric auto C_NarrowSize = B.buildConstant(DstTy, NarrowSize); 55085ffd83dbSDimitry Andric auto LoIsZeroCTTZ = B.buildAdd(DstTy, HiCTTZ, C_NarrowSize); 55095ffd83dbSDimitry Andric auto LoCTTZ = B.buildCTTZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(0)); 55105ffd83dbSDimitry Andric B.buildSelect(DstReg, LoIsZero, LoIsZeroCTTZ, LoCTTZ); 55115ffd83dbSDimitry Andric 55125ffd83dbSDimitry Andric MI.eraseFromParent(); 55135ffd83dbSDimitry Andric return Legalized; 55145ffd83dbSDimitry Andric } 55155ffd83dbSDimitry Andric 55165ffd83dbSDimitry Andric return UnableToLegalize; 55175ffd83dbSDimitry Andric } 55185ffd83dbSDimitry Andric 55195ffd83dbSDimitry Andric LegalizerHelper::LegalizeResult 55205ffd83dbSDimitry Andric LegalizerHelper::narrowScalarCTPOP(MachineInstr &MI, unsigned TypeIdx, 55215ffd83dbSDimitry Andric LLT NarrowTy) { 55225ffd83dbSDimitry Andric if (TypeIdx != 1) 55235ffd83dbSDimitry Andric return UnableToLegalize; 55245ffd83dbSDimitry Andric 55255ffd83dbSDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 55265ffd83dbSDimitry Andric LLT DstTy = MRI.getType(DstReg); 55275ffd83dbSDimitry Andric LLT SrcTy = MRI.getType(MI.getOperand(1).getReg()); 55285ffd83dbSDimitry Andric unsigned NarrowSize = NarrowTy.getSizeInBits(); 55295ffd83dbSDimitry Andric 55305ffd83dbSDimitry Andric if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) { 55315ffd83dbSDimitry Andric auto UnmergeSrc = MIRBuilder.buildUnmerge(NarrowTy, MI.getOperand(1)); 55325ffd83dbSDimitry Andric 55335ffd83dbSDimitry Andric auto LoCTPOP = MIRBuilder.buildCTPOP(DstTy, UnmergeSrc.getReg(0)); 55345ffd83dbSDimitry Andric auto HiCTPOP = MIRBuilder.buildCTPOP(DstTy, UnmergeSrc.getReg(1)); 55355ffd83dbSDimitry Andric MIRBuilder.buildAdd(DstReg, HiCTPOP, LoCTPOP); 55365ffd83dbSDimitry Andric 55375ffd83dbSDimitry Andric MI.eraseFromParent(); 55385ffd83dbSDimitry Andric return Legalized; 55395ffd83dbSDimitry Andric } 55405ffd83dbSDimitry Andric 55415ffd83dbSDimitry Andric return UnableToLegalize; 55425ffd83dbSDimitry Andric } 55435ffd83dbSDimitry Andric 55445ffd83dbSDimitry Andric LegalizerHelper::LegalizeResult 5545e8d8bef9SDimitry Andric LegalizerHelper::lowerBitCount(MachineInstr &MI) { 55460b57cec5SDimitry Andric unsigned Opc = MI.getOpcode(); 5547e8d8bef9SDimitry Andric const auto &TII = MIRBuilder.getTII(); 55480b57cec5SDimitry Andric auto isSupported = [this](const LegalityQuery &Q) { 55490b57cec5SDimitry Andric auto QAction = LI.getAction(Q).Action; 55500b57cec5SDimitry Andric return QAction == Legal || QAction == Libcall || QAction == Custom; 55510b57cec5SDimitry Andric }; 55520b57cec5SDimitry Andric switch (Opc) { 55530b57cec5SDimitry Andric default: 55540b57cec5SDimitry Andric return UnableToLegalize; 55550b57cec5SDimitry Andric case TargetOpcode::G_CTLZ_ZERO_UNDEF: { 55560b57cec5SDimitry Andric // This trivially expands to CTLZ. 55570b57cec5SDimitry Andric Observer.changingInstr(MI); 55580b57cec5SDimitry Andric MI.setDesc(TII.get(TargetOpcode::G_CTLZ)); 55590b57cec5SDimitry Andric Observer.changedInstr(MI); 55600b57cec5SDimitry Andric return Legalized; 55610b57cec5SDimitry Andric } 55620b57cec5SDimitry Andric case TargetOpcode::G_CTLZ: { 55635ffd83dbSDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 55640b57cec5SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 55655ffd83dbSDimitry Andric LLT DstTy = MRI.getType(DstReg); 55665ffd83dbSDimitry Andric LLT SrcTy = MRI.getType(SrcReg); 55675ffd83dbSDimitry Andric unsigned Len = SrcTy.getSizeInBits(); 55685ffd83dbSDimitry Andric 55695ffd83dbSDimitry Andric if (isSupported({TargetOpcode::G_CTLZ_ZERO_UNDEF, {DstTy, SrcTy}})) { 55700b57cec5SDimitry Andric // If CTLZ_ZERO_UNDEF is supported, emit that and a select for zero. 55715ffd83dbSDimitry Andric auto CtlzZU = MIRBuilder.buildCTLZ_ZERO_UNDEF(DstTy, SrcReg); 55725ffd83dbSDimitry Andric auto ZeroSrc = MIRBuilder.buildConstant(SrcTy, 0); 55735ffd83dbSDimitry Andric auto ICmp = MIRBuilder.buildICmp( 55745ffd83dbSDimitry Andric CmpInst::ICMP_EQ, SrcTy.changeElementSize(1), SrcReg, ZeroSrc); 55755ffd83dbSDimitry Andric auto LenConst = MIRBuilder.buildConstant(DstTy, Len); 55765ffd83dbSDimitry Andric MIRBuilder.buildSelect(DstReg, ICmp, LenConst, CtlzZU); 55770b57cec5SDimitry Andric MI.eraseFromParent(); 55780b57cec5SDimitry Andric return Legalized; 55790b57cec5SDimitry Andric } 55800b57cec5SDimitry Andric // for now, we do this: 55810b57cec5SDimitry Andric // NewLen = NextPowerOf2(Len); 55820b57cec5SDimitry Andric // x = x | (x >> 1); 55830b57cec5SDimitry Andric // x = x | (x >> 2); 55840b57cec5SDimitry Andric // ... 55850b57cec5SDimitry Andric // x = x | (x >>16); 55860b57cec5SDimitry Andric // x = x | (x >>32); // for 64-bit input 55870b57cec5SDimitry Andric // Upto NewLen/2 55880b57cec5SDimitry Andric // return Len - popcount(x); 55890b57cec5SDimitry Andric // 55900b57cec5SDimitry Andric // Ref: "Hacker's Delight" by Henry Warren 55910b57cec5SDimitry Andric Register Op = SrcReg; 55920b57cec5SDimitry Andric unsigned NewLen = PowerOf2Ceil(Len); 55930b57cec5SDimitry Andric for (unsigned i = 0; (1U << i) <= (NewLen / 2); ++i) { 55945ffd83dbSDimitry Andric auto MIBShiftAmt = MIRBuilder.buildConstant(SrcTy, 1ULL << i); 55955ffd83dbSDimitry Andric auto MIBOp = MIRBuilder.buildOr( 55965ffd83dbSDimitry Andric SrcTy, Op, MIRBuilder.buildLShr(SrcTy, Op, MIBShiftAmt)); 55975ffd83dbSDimitry Andric Op = MIBOp.getReg(0); 55980b57cec5SDimitry Andric } 55995ffd83dbSDimitry Andric auto MIBPop = MIRBuilder.buildCTPOP(DstTy, Op); 56005ffd83dbSDimitry Andric MIRBuilder.buildSub(MI.getOperand(0), MIRBuilder.buildConstant(DstTy, Len), 56015ffd83dbSDimitry Andric MIBPop); 56020b57cec5SDimitry Andric MI.eraseFromParent(); 56030b57cec5SDimitry Andric return Legalized; 56040b57cec5SDimitry Andric } 56050b57cec5SDimitry Andric case TargetOpcode::G_CTTZ_ZERO_UNDEF: { 56060b57cec5SDimitry Andric // This trivially expands to CTTZ. 56070b57cec5SDimitry Andric Observer.changingInstr(MI); 56080b57cec5SDimitry Andric MI.setDesc(TII.get(TargetOpcode::G_CTTZ)); 56090b57cec5SDimitry Andric Observer.changedInstr(MI); 56100b57cec5SDimitry Andric return Legalized; 56110b57cec5SDimitry Andric } 56120b57cec5SDimitry Andric case TargetOpcode::G_CTTZ: { 56135ffd83dbSDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 56140b57cec5SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 56155ffd83dbSDimitry Andric LLT DstTy = MRI.getType(DstReg); 56165ffd83dbSDimitry Andric LLT SrcTy = MRI.getType(SrcReg); 56175ffd83dbSDimitry Andric 56185ffd83dbSDimitry Andric unsigned Len = SrcTy.getSizeInBits(); 56195ffd83dbSDimitry Andric if (isSupported({TargetOpcode::G_CTTZ_ZERO_UNDEF, {DstTy, SrcTy}})) { 56200b57cec5SDimitry Andric // If CTTZ_ZERO_UNDEF is legal or custom, emit that and a select with 56210b57cec5SDimitry Andric // zero. 56225ffd83dbSDimitry Andric auto CttzZU = MIRBuilder.buildCTTZ_ZERO_UNDEF(DstTy, SrcReg); 56235ffd83dbSDimitry Andric auto Zero = MIRBuilder.buildConstant(SrcTy, 0); 56245ffd83dbSDimitry Andric auto ICmp = MIRBuilder.buildICmp( 56255ffd83dbSDimitry Andric CmpInst::ICMP_EQ, DstTy.changeElementSize(1), SrcReg, Zero); 56265ffd83dbSDimitry Andric auto LenConst = MIRBuilder.buildConstant(DstTy, Len); 56275ffd83dbSDimitry Andric MIRBuilder.buildSelect(DstReg, ICmp, LenConst, CttzZU); 56280b57cec5SDimitry Andric MI.eraseFromParent(); 56290b57cec5SDimitry Andric return Legalized; 56300b57cec5SDimitry Andric } 56310b57cec5SDimitry Andric // for now, we use: { return popcount(~x & (x - 1)); } 56320b57cec5SDimitry Andric // unless the target has ctlz but not ctpop, in which case we use: 56330b57cec5SDimitry Andric // { return 32 - nlz(~x & (x-1)); } 56340b57cec5SDimitry Andric // Ref: "Hacker's Delight" by Henry Warren 5635e8d8bef9SDimitry Andric auto MIBCstNeg1 = MIRBuilder.buildConstant(SrcTy, -1); 5636e8d8bef9SDimitry Andric auto MIBNot = MIRBuilder.buildXor(SrcTy, SrcReg, MIBCstNeg1); 56375ffd83dbSDimitry Andric auto MIBTmp = MIRBuilder.buildAnd( 5638e8d8bef9SDimitry Andric SrcTy, MIBNot, MIRBuilder.buildAdd(SrcTy, SrcReg, MIBCstNeg1)); 5639e8d8bef9SDimitry Andric if (!isSupported({TargetOpcode::G_CTPOP, {SrcTy, SrcTy}}) && 5640e8d8bef9SDimitry Andric isSupported({TargetOpcode::G_CTLZ, {SrcTy, SrcTy}})) { 5641e8d8bef9SDimitry Andric auto MIBCstLen = MIRBuilder.buildConstant(SrcTy, Len); 56425ffd83dbSDimitry Andric MIRBuilder.buildSub(MI.getOperand(0), MIBCstLen, 5643e8d8bef9SDimitry Andric MIRBuilder.buildCTLZ(SrcTy, MIBTmp)); 56440b57cec5SDimitry Andric MI.eraseFromParent(); 56450b57cec5SDimitry Andric return Legalized; 56460b57cec5SDimitry Andric } 56470b57cec5SDimitry Andric MI.setDesc(TII.get(TargetOpcode::G_CTPOP)); 56485ffd83dbSDimitry Andric MI.getOperand(1).setReg(MIBTmp.getReg(0)); 56495ffd83dbSDimitry Andric return Legalized; 56505ffd83dbSDimitry Andric } 56515ffd83dbSDimitry Andric case TargetOpcode::G_CTPOP: { 5652e8d8bef9SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 5653e8d8bef9SDimitry Andric LLT Ty = MRI.getType(SrcReg); 56545ffd83dbSDimitry Andric unsigned Size = Ty.getSizeInBits(); 56555ffd83dbSDimitry Andric MachineIRBuilder &B = MIRBuilder; 56565ffd83dbSDimitry Andric 56575ffd83dbSDimitry Andric // Count set bits in blocks of 2 bits. Default approach would be 56585ffd83dbSDimitry Andric // B2Count = { val & 0x55555555 } + { (val >> 1) & 0x55555555 } 56595ffd83dbSDimitry Andric // We use following formula instead: 56605ffd83dbSDimitry Andric // B2Count = val - { (val >> 1) & 0x55555555 } 56615ffd83dbSDimitry Andric // since it gives same result in blocks of 2 with one instruction less. 56625ffd83dbSDimitry Andric auto C_1 = B.buildConstant(Ty, 1); 5663e8d8bef9SDimitry Andric auto B2Set1LoTo1Hi = B.buildLShr(Ty, SrcReg, C_1); 56645ffd83dbSDimitry Andric APInt B2Mask1HiTo0 = APInt::getSplat(Size, APInt(8, 0x55)); 56655ffd83dbSDimitry Andric auto C_B2Mask1HiTo0 = B.buildConstant(Ty, B2Mask1HiTo0); 56665ffd83dbSDimitry Andric auto B2Count1Hi = B.buildAnd(Ty, B2Set1LoTo1Hi, C_B2Mask1HiTo0); 5667e8d8bef9SDimitry Andric auto B2Count = B.buildSub(Ty, SrcReg, B2Count1Hi); 56685ffd83dbSDimitry Andric 56695ffd83dbSDimitry Andric // In order to get count in blocks of 4 add values from adjacent block of 2. 56705ffd83dbSDimitry Andric // B4Count = { B2Count & 0x33333333 } + { (B2Count >> 2) & 0x33333333 } 56715ffd83dbSDimitry Andric auto C_2 = B.buildConstant(Ty, 2); 56725ffd83dbSDimitry Andric auto B4Set2LoTo2Hi = B.buildLShr(Ty, B2Count, C_2); 56735ffd83dbSDimitry Andric APInt B4Mask2HiTo0 = APInt::getSplat(Size, APInt(8, 0x33)); 56745ffd83dbSDimitry Andric auto C_B4Mask2HiTo0 = B.buildConstant(Ty, B4Mask2HiTo0); 56755ffd83dbSDimitry Andric auto B4HiB2Count = B.buildAnd(Ty, B4Set2LoTo2Hi, C_B4Mask2HiTo0); 56765ffd83dbSDimitry Andric auto B4LoB2Count = B.buildAnd(Ty, B2Count, C_B4Mask2HiTo0); 56775ffd83dbSDimitry Andric auto B4Count = B.buildAdd(Ty, B4HiB2Count, B4LoB2Count); 56785ffd83dbSDimitry Andric 56795ffd83dbSDimitry Andric // For count in blocks of 8 bits we don't have to mask high 4 bits before 56805ffd83dbSDimitry Andric // addition since count value sits in range {0,...,8} and 4 bits are enough 56815ffd83dbSDimitry Andric // to hold such binary values. After addition high 4 bits still hold count 56825ffd83dbSDimitry Andric // of set bits in high 4 bit block, set them to zero and get 8 bit result. 56835ffd83dbSDimitry Andric // B8Count = { B4Count + (B4Count >> 4) } & 0x0F0F0F0F 56845ffd83dbSDimitry Andric auto C_4 = B.buildConstant(Ty, 4); 56855ffd83dbSDimitry Andric auto B8HiB4Count = B.buildLShr(Ty, B4Count, C_4); 56865ffd83dbSDimitry Andric auto B8CountDirty4Hi = B.buildAdd(Ty, B8HiB4Count, B4Count); 56875ffd83dbSDimitry Andric APInt B8Mask4HiTo0 = APInt::getSplat(Size, APInt(8, 0x0F)); 56885ffd83dbSDimitry Andric auto C_B8Mask4HiTo0 = B.buildConstant(Ty, B8Mask4HiTo0); 56895ffd83dbSDimitry Andric auto B8Count = B.buildAnd(Ty, B8CountDirty4Hi, C_B8Mask4HiTo0); 56905ffd83dbSDimitry Andric 56915ffd83dbSDimitry Andric assert(Size<=128 && "Scalar size is too large for CTPOP lower algorithm"); 56925ffd83dbSDimitry Andric // 8 bits can hold CTPOP result of 128 bit int or smaller. Mul with this 56935ffd83dbSDimitry Andric // bitmask will set 8 msb in ResTmp to sum of all B8Counts in 8 bit blocks. 56945ffd83dbSDimitry Andric auto MulMask = B.buildConstant(Ty, APInt::getSplat(Size, APInt(8, 0x01))); 56955ffd83dbSDimitry Andric auto ResTmp = B.buildMul(Ty, B8Count, MulMask); 56965ffd83dbSDimitry Andric 56975ffd83dbSDimitry Andric // Shift count result from 8 high bits to low bits. 56985ffd83dbSDimitry Andric auto C_SizeM8 = B.buildConstant(Ty, Size - 8); 56995ffd83dbSDimitry Andric B.buildLShr(MI.getOperand(0).getReg(), ResTmp, C_SizeM8); 57005ffd83dbSDimitry Andric 57015ffd83dbSDimitry Andric MI.eraseFromParent(); 57020b57cec5SDimitry Andric return Legalized; 57030b57cec5SDimitry Andric } 57040b57cec5SDimitry Andric } 57050b57cec5SDimitry Andric } 57060b57cec5SDimitry Andric 5707fe6060f1SDimitry Andric // Check that (every element of) Reg is undef or not an exact multiple of BW. 5708fe6060f1SDimitry Andric static bool isNonZeroModBitWidthOrUndef(const MachineRegisterInfo &MRI, 5709fe6060f1SDimitry Andric Register Reg, unsigned BW) { 5710fe6060f1SDimitry Andric return matchUnaryPredicate( 5711fe6060f1SDimitry Andric MRI, Reg, 5712fe6060f1SDimitry Andric [=](const Constant *C) { 5713fe6060f1SDimitry Andric // Null constant here means an undef. 5714fe6060f1SDimitry Andric const ConstantInt *CI = dyn_cast_or_null<ConstantInt>(C); 5715fe6060f1SDimitry Andric return !CI || CI->getValue().urem(BW) != 0; 5716fe6060f1SDimitry Andric }, 5717fe6060f1SDimitry Andric /*AllowUndefs*/ true); 5718fe6060f1SDimitry Andric } 5719fe6060f1SDimitry Andric 5720fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult 5721fe6060f1SDimitry Andric LegalizerHelper::lowerFunnelShiftWithInverse(MachineInstr &MI) { 5722fe6060f1SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 5723fe6060f1SDimitry Andric Register X = MI.getOperand(1).getReg(); 5724fe6060f1SDimitry Andric Register Y = MI.getOperand(2).getReg(); 5725fe6060f1SDimitry Andric Register Z = MI.getOperand(3).getReg(); 5726fe6060f1SDimitry Andric LLT Ty = MRI.getType(Dst); 5727fe6060f1SDimitry Andric LLT ShTy = MRI.getType(Z); 5728fe6060f1SDimitry Andric 5729fe6060f1SDimitry Andric unsigned BW = Ty.getScalarSizeInBits(); 5730fe6060f1SDimitry Andric 5731fe6060f1SDimitry Andric if (!isPowerOf2_32(BW)) 5732fe6060f1SDimitry Andric return UnableToLegalize; 5733fe6060f1SDimitry Andric 5734fe6060f1SDimitry Andric const bool IsFSHL = MI.getOpcode() == TargetOpcode::G_FSHL; 5735fe6060f1SDimitry Andric unsigned RevOpcode = IsFSHL ? TargetOpcode::G_FSHR : TargetOpcode::G_FSHL; 5736fe6060f1SDimitry Andric 5737fe6060f1SDimitry Andric if (isNonZeroModBitWidthOrUndef(MRI, Z, BW)) { 5738fe6060f1SDimitry Andric // fshl X, Y, Z -> fshr X, Y, -Z 5739fe6060f1SDimitry Andric // fshr X, Y, Z -> fshl X, Y, -Z 5740fe6060f1SDimitry Andric auto Zero = MIRBuilder.buildConstant(ShTy, 0); 5741fe6060f1SDimitry Andric Z = MIRBuilder.buildSub(Ty, Zero, Z).getReg(0); 5742fe6060f1SDimitry Andric } else { 5743fe6060f1SDimitry Andric // fshl X, Y, Z -> fshr (srl X, 1), (fshr X, Y, 1), ~Z 5744fe6060f1SDimitry Andric // fshr X, Y, Z -> fshl (fshl X, Y, 1), (shl Y, 1), ~Z 5745fe6060f1SDimitry Andric auto One = MIRBuilder.buildConstant(ShTy, 1); 5746fe6060f1SDimitry Andric if (IsFSHL) { 5747fe6060f1SDimitry Andric Y = MIRBuilder.buildInstr(RevOpcode, {Ty}, {X, Y, One}).getReg(0); 5748fe6060f1SDimitry Andric X = MIRBuilder.buildLShr(Ty, X, One).getReg(0); 5749fe6060f1SDimitry Andric } else { 5750fe6060f1SDimitry Andric X = MIRBuilder.buildInstr(RevOpcode, {Ty}, {X, Y, One}).getReg(0); 5751fe6060f1SDimitry Andric Y = MIRBuilder.buildShl(Ty, Y, One).getReg(0); 5752fe6060f1SDimitry Andric } 5753fe6060f1SDimitry Andric 5754fe6060f1SDimitry Andric Z = MIRBuilder.buildNot(ShTy, Z).getReg(0); 5755fe6060f1SDimitry Andric } 5756fe6060f1SDimitry Andric 5757fe6060f1SDimitry Andric MIRBuilder.buildInstr(RevOpcode, {Dst}, {X, Y, Z}); 5758fe6060f1SDimitry Andric MI.eraseFromParent(); 5759fe6060f1SDimitry Andric return Legalized; 5760fe6060f1SDimitry Andric } 5761fe6060f1SDimitry Andric 5762fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult 5763fe6060f1SDimitry Andric LegalizerHelper::lowerFunnelShiftAsShifts(MachineInstr &MI) { 5764fe6060f1SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 5765fe6060f1SDimitry Andric Register X = MI.getOperand(1).getReg(); 5766fe6060f1SDimitry Andric Register Y = MI.getOperand(2).getReg(); 5767fe6060f1SDimitry Andric Register Z = MI.getOperand(3).getReg(); 5768fe6060f1SDimitry Andric LLT Ty = MRI.getType(Dst); 5769fe6060f1SDimitry Andric LLT ShTy = MRI.getType(Z); 5770fe6060f1SDimitry Andric 5771fe6060f1SDimitry Andric const unsigned BW = Ty.getScalarSizeInBits(); 5772fe6060f1SDimitry Andric const bool IsFSHL = MI.getOpcode() == TargetOpcode::G_FSHL; 5773fe6060f1SDimitry Andric 5774fe6060f1SDimitry Andric Register ShX, ShY; 5775fe6060f1SDimitry Andric Register ShAmt, InvShAmt; 5776fe6060f1SDimitry Andric 5777fe6060f1SDimitry Andric // FIXME: Emit optimized urem by constant instead of letting it expand later. 5778fe6060f1SDimitry Andric if (isNonZeroModBitWidthOrUndef(MRI, Z, BW)) { 5779fe6060f1SDimitry Andric // fshl: X << C | Y >> (BW - C) 5780fe6060f1SDimitry Andric // fshr: X << (BW - C) | Y >> C 5781fe6060f1SDimitry Andric // where C = Z % BW is not zero 5782fe6060f1SDimitry Andric auto BitWidthC = MIRBuilder.buildConstant(ShTy, BW); 5783fe6060f1SDimitry Andric ShAmt = MIRBuilder.buildURem(ShTy, Z, BitWidthC).getReg(0); 5784fe6060f1SDimitry Andric InvShAmt = MIRBuilder.buildSub(ShTy, BitWidthC, ShAmt).getReg(0); 5785fe6060f1SDimitry Andric ShX = MIRBuilder.buildShl(Ty, X, IsFSHL ? ShAmt : InvShAmt).getReg(0); 5786fe6060f1SDimitry Andric ShY = MIRBuilder.buildLShr(Ty, Y, IsFSHL ? InvShAmt : ShAmt).getReg(0); 5787fe6060f1SDimitry Andric } else { 5788fe6060f1SDimitry Andric // fshl: X << (Z % BW) | Y >> 1 >> (BW - 1 - (Z % BW)) 5789fe6060f1SDimitry Andric // fshr: X << 1 << (BW - 1 - (Z % BW)) | Y >> (Z % BW) 5790fe6060f1SDimitry Andric auto Mask = MIRBuilder.buildConstant(ShTy, BW - 1); 5791fe6060f1SDimitry Andric if (isPowerOf2_32(BW)) { 5792fe6060f1SDimitry Andric // Z % BW -> Z & (BW - 1) 5793fe6060f1SDimitry Andric ShAmt = MIRBuilder.buildAnd(ShTy, Z, Mask).getReg(0); 5794fe6060f1SDimitry Andric // (BW - 1) - (Z % BW) -> ~Z & (BW - 1) 5795fe6060f1SDimitry Andric auto NotZ = MIRBuilder.buildNot(ShTy, Z); 5796fe6060f1SDimitry Andric InvShAmt = MIRBuilder.buildAnd(ShTy, NotZ, Mask).getReg(0); 5797fe6060f1SDimitry Andric } else { 5798fe6060f1SDimitry Andric auto BitWidthC = MIRBuilder.buildConstant(ShTy, BW); 5799fe6060f1SDimitry Andric ShAmt = MIRBuilder.buildURem(ShTy, Z, BitWidthC).getReg(0); 5800fe6060f1SDimitry Andric InvShAmt = MIRBuilder.buildSub(ShTy, Mask, ShAmt).getReg(0); 5801fe6060f1SDimitry Andric } 5802fe6060f1SDimitry Andric 5803fe6060f1SDimitry Andric auto One = MIRBuilder.buildConstant(ShTy, 1); 5804fe6060f1SDimitry Andric if (IsFSHL) { 5805fe6060f1SDimitry Andric ShX = MIRBuilder.buildShl(Ty, X, ShAmt).getReg(0); 5806fe6060f1SDimitry Andric auto ShY1 = MIRBuilder.buildLShr(Ty, Y, One); 5807fe6060f1SDimitry Andric ShY = MIRBuilder.buildLShr(Ty, ShY1, InvShAmt).getReg(0); 5808fe6060f1SDimitry Andric } else { 5809fe6060f1SDimitry Andric auto ShX1 = MIRBuilder.buildShl(Ty, X, One); 5810fe6060f1SDimitry Andric ShX = MIRBuilder.buildShl(Ty, ShX1, InvShAmt).getReg(0); 5811fe6060f1SDimitry Andric ShY = MIRBuilder.buildLShr(Ty, Y, ShAmt).getReg(0); 5812fe6060f1SDimitry Andric } 5813fe6060f1SDimitry Andric } 5814fe6060f1SDimitry Andric 5815fe6060f1SDimitry Andric MIRBuilder.buildOr(Dst, ShX, ShY); 5816fe6060f1SDimitry Andric MI.eraseFromParent(); 5817fe6060f1SDimitry Andric return Legalized; 5818fe6060f1SDimitry Andric } 5819fe6060f1SDimitry Andric 5820fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult 5821fe6060f1SDimitry Andric LegalizerHelper::lowerFunnelShift(MachineInstr &MI) { 5822fe6060f1SDimitry Andric // These operations approximately do the following (while avoiding undefined 5823fe6060f1SDimitry Andric // shifts by BW): 5824fe6060f1SDimitry Andric // G_FSHL: (X << (Z % BW)) | (Y >> (BW - (Z % BW))) 5825fe6060f1SDimitry Andric // G_FSHR: (X << (BW - (Z % BW))) | (Y >> (Z % BW)) 5826fe6060f1SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 5827fe6060f1SDimitry Andric LLT Ty = MRI.getType(Dst); 5828fe6060f1SDimitry Andric LLT ShTy = MRI.getType(MI.getOperand(3).getReg()); 5829fe6060f1SDimitry Andric 5830fe6060f1SDimitry Andric bool IsFSHL = MI.getOpcode() == TargetOpcode::G_FSHL; 5831fe6060f1SDimitry Andric unsigned RevOpcode = IsFSHL ? TargetOpcode::G_FSHR : TargetOpcode::G_FSHL; 5832fe6060f1SDimitry Andric 5833fe6060f1SDimitry Andric // TODO: Use smarter heuristic that accounts for vector legalization. 5834fe6060f1SDimitry Andric if (LI.getAction({RevOpcode, {Ty, ShTy}}).Action == Lower) 5835fe6060f1SDimitry Andric return lowerFunnelShiftAsShifts(MI); 5836fe6060f1SDimitry Andric 5837fe6060f1SDimitry Andric // This only works for powers of 2, fallback to shifts if it fails. 5838fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult Result = lowerFunnelShiftWithInverse(MI); 5839fe6060f1SDimitry Andric if (Result == UnableToLegalize) 5840fe6060f1SDimitry Andric return lowerFunnelShiftAsShifts(MI); 5841fe6060f1SDimitry Andric return Result; 5842fe6060f1SDimitry Andric } 5843fe6060f1SDimitry Andric 5844fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult 5845fe6060f1SDimitry Andric LegalizerHelper::lowerRotateWithReverseRotate(MachineInstr &MI) { 5846fe6060f1SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 5847fe6060f1SDimitry Andric Register Src = MI.getOperand(1).getReg(); 5848fe6060f1SDimitry Andric Register Amt = MI.getOperand(2).getReg(); 5849fe6060f1SDimitry Andric LLT AmtTy = MRI.getType(Amt); 5850fe6060f1SDimitry Andric auto Zero = MIRBuilder.buildConstant(AmtTy, 0); 5851fe6060f1SDimitry Andric bool IsLeft = MI.getOpcode() == TargetOpcode::G_ROTL; 5852fe6060f1SDimitry Andric unsigned RevRot = IsLeft ? TargetOpcode::G_ROTR : TargetOpcode::G_ROTL; 5853fe6060f1SDimitry Andric auto Neg = MIRBuilder.buildSub(AmtTy, Zero, Amt); 5854fe6060f1SDimitry Andric MIRBuilder.buildInstr(RevRot, {Dst}, {Src, Neg}); 5855fe6060f1SDimitry Andric MI.eraseFromParent(); 5856fe6060f1SDimitry Andric return Legalized; 5857fe6060f1SDimitry Andric } 5858fe6060f1SDimitry Andric 5859fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::lowerRotate(MachineInstr &MI) { 5860fe6060f1SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 5861fe6060f1SDimitry Andric Register Src = MI.getOperand(1).getReg(); 5862fe6060f1SDimitry Andric Register Amt = MI.getOperand(2).getReg(); 5863fe6060f1SDimitry Andric LLT DstTy = MRI.getType(Dst); 5864349cc55cSDimitry Andric LLT SrcTy = MRI.getType(Src); 5865fe6060f1SDimitry Andric LLT AmtTy = MRI.getType(Amt); 5866fe6060f1SDimitry Andric 5867fe6060f1SDimitry Andric unsigned EltSizeInBits = DstTy.getScalarSizeInBits(); 5868fe6060f1SDimitry Andric bool IsLeft = MI.getOpcode() == TargetOpcode::G_ROTL; 5869fe6060f1SDimitry Andric 5870fe6060f1SDimitry Andric MIRBuilder.setInstrAndDebugLoc(MI); 5871fe6060f1SDimitry Andric 5872fe6060f1SDimitry Andric // If a rotate in the other direction is supported, use it. 5873fe6060f1SDimitry Andric unsigned RevRot = IsLeft ? TargetOpcode::G_ROTR : TargetOpcode::G_ROTL; 5874fe6060f1SDimitry Andric if (LI.isLegalOrCustom({RevRot, {DstTy, SrcTy}}) && 5875fe6060f1SDimitry Andric isPowerOf2_32(EltSizeInBits)) 5876fe6060f1SDimitry Andric return lowerRotateWithReverseRotate(MI); 5877fe6060f1SDimitry Andric 5878349cc55cSDimitry Andric // If a funnel shift is supported, use it. 5879349cc55cSDimitry Andric unsigned FShOpc = IsLeft ? TargetOpcode::G_FSHL : TargetOpcode::G_FSHR; 5880349cc55cSDimitry Andric unsigned RevFsh = !IsLeft ? TargetOpcode::G_FSHL : TargetOpcode::G_FSHR; 5881349cc55cSDimitry Andric bool IsFShLegal = false; 5882349cc55cSDimitry Andric if ((IsFShLegal = LI.isLegalOrCustom({FShOpc, {DstTy, AmtTy}})) || 5883349cc55cSDimitry Andric LI.isLegalOrCustom({RevFsh, {DstTy, AmtTy}})) { 5884349cc55cSDimitry Andric auto buildFunnelShift = [&](unsigned Opc, Register R1, Register R2, 5885349cc55cSDimitry Andric Register R3) { 5886349cc55cSDimitry Andric MIRBuilder.buildInstr(Opc, {R1}, {R2, R2, R3}); 5887349cc55cSDimitry Andric MI.eraseFromParent(); 5888349cc55cSDimitry Andric return Legalized; 5889349cc55cSDimitry Andric }; 5890349cc55cSDimitry Andric // If a funnel shift in the other direction is supported, use it. 5891349cc55cSDimitry Andric if (IsFShLegal) { 5892349cc55cSDimitry Andric return buildFunnelShift(FShOpc, Dst, Src, Amt); 5893349cc55cSDimitry Andric } else if (isPowerOf2_32(EltSizeInBits)) { 5894349cc55cSDimitry Andric Amt = MIRBuilder.buildNeg(DstTy, Amt).getReg(0); 5895349cc55cSDimitry Andric return buildFunnelShift(RevFsh, Dst, Src, Amt); 5896349cc55cSDimitry Andric } 5897349cc55cSDimitry Andric } 5898349cc55cSDimitry Andric 5899fe6060f1SDimitry Andric auto Zero = MIRBuilder.buildConstant(AmtTy, 0); 5900fe6060f1SDimitry Andric unsigned ShOpc = IsLeft ? TargetOpcode::G_SHL : TargetOpcode::G_LSHR; 5901fe6060f1SDimitry Andric unsigned RevShiftOpc = IsLeft ? TargetOpcode::G_LSHR : TargetOpcode::G_SHL; 5902fe6060f1SDimitry Andric auto BitWidthMinusOneC = MIRBuilder.buildConstant(AmtTy, EltSizeInBits - 1); 5903fe6060f1SDimitry Andric Register ShVal; 5904fe6060f1SDimitry Andric Register RevShiftVal; 5905fe6060f1SDimitry Andric if (isPowerOf2_32(EltSizeInBits)) { 5906fe6060f1SDimitry Andric // (rotl x, c) -> x << (c & (w - 1)) | x >> (-c & (w - 1)) 5907fe6060f1SDimitry Andric // (rotr x, c) -> x >> (c & (w - 1)) | x << (-c & (w - 1)) 5908fe6060f1SDimitry Andric auto NegAmt = MIRBuilder.buildSub(AmtTy, Zero, Amt); 5909fe6060f1SDimitry Andric auto ShAmt = MIRBuilder.buildAnd(AmtTy, Amt, BitWidthMinusOneC); 5910fe6060f1SDimitry Andric ShVal = MIRBuilder.buildInstr(ShOpc, {DstTy}, {Src, ShAmt}).getReg(0); 5911fe6060f1SDimitry Andric auto RevAmt = MIRBuilder.buildAnd(AmtTy, NegAmt, BitWidthMinusOneC); 5912fe6060f1SDimitry Andric RevShiftVal = 5913fe6060f1SDimitry Andric MIRBuilder.buildInstr(RevShiftOpc, {DstTy}, {Src, RevAmt}).getReg(0); 5914fe6060f1SDimitry Andric } else { 5915fe6060f1SDimitry Andric // (rotl x, c) -> x << (c % w) | x >> 1 >> (w - 1 - (c % w)) 5916fe6060f1SDimitry Andric // (rotr x, c) -> x >> (c % w) | x << 1 << (w - 1 - (c % w)) 5917fe6060f1SDimitry Andric auto BitWidthC = MIRBuilder.buildConstant(AmtTy, EltSizeInBits); 5918fe6060f1SDimitry Andric auto ShAmt = MIRBuilder.buildURem(AmtTy, Amt, BitWidthC); 5919fe6060f1SDimitry Andric ShVal = MIRBuilder.buildInstr(ShOpc, {DstTy}, {Src, ShAmt}).getReg(0); 5920fe6060f1SDimitry Andric auto RevAmt = MIRBuilder.buildSub(AmtTy, BitWidthMinusOneC, ShAmt); 5921fe6060f1SDimitry Andric auto One = MIRBuilder.buildConstant(AmtTy, 1); 5922fe6060f1SDimitry Andric auto Inner = MIRBuilder.buildInstr(RevShiftOpc, {DstTy}, {Src, One}); 5923fe6060f1SDimitry Andric RevShiftVal = 5924fe6060f1SDimitry Andric MIRBuilder.buildInstr(RevShiftOpc, {DstTy}, {Inner, RevAmt}).getReg(0); 5925fe6060f1SDimitry Andric } 5926fe6060f1SDimitry Andric MIRBuilder.buildOr(Dst, ShVal, RevShiftVal); 5927fe6060f1SDimitry Andric MI.eraseFromParent(); 5928fe6060f1SDimitry Andric return Legalized; 5929fe6060f1SDimitry Andric } 5930fe6060f1SDimitry Andric 59310b57cec5SDimitry Andric // Expand s32 = G_UITOFP s64 using bit operations to an IEEE float 59320b57cec5SDimitry Andric // representation. 59330b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 59340b57cec5SDimitry Andric LegalizerHelper::lowerU64ToF32BitOps(MachineInstr &MI) { 59350b57cec5SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 59360b57cec5SDimitry Andric Register Src = MI.getOperand(1).getReg(); 59370b57cec5SDimitry Andric const LLT S64 = LLT::scalar(64); 59380b57cec5SDimitry Andric const LLT S32 = LLT::scalar(32); 59390b57cec5SDimitry Andric const LLT S1 = LLT::scalar(1); 59400b57cec5SDimitry Andric 59410b57cec5SDimitry Andric assert(MRI.getType(Src) == S64 && MRI.getType(Dst) == S32); 59420b57cec5SDimitry Andric 59430b57cec5SDimitry Andric // unsigned cul2f(ulong u) { 59440b57cec5SDimitry Andric // uint lz = clz(u); 59450b57cec5SDimitry Andric // uint e = (u != 0) ? 127U + 63U - lz : 0; 59460b57cec5SDimitry Andric // u = (u << lz) & 0x7fffffffffffffffUL; 59470b57cec5SDimitry Andric // ulong t = u & 0xffffffffffUL; 59480b57cec5SDimitry Andric // uint v = (e << 23) | (uint)(u >> 40); 59490b57cec5SDimitry Andric // uint r = t > 0x8000000000UL ? 1U : (t == 0x8000000000UL ? v & 1U : 0U); 59500b57cec5SDimitry Andric // return as_float(v + r); 59510b57cec5SDimitry Andric // } 59520b57cec5SDimitry Andric 59530b57cec5SDimitry Andric auto Zero32 = MIRBuilder.buildConstant(S32, 0); 59540b57cec5SDimitry Andric auto Zero64 = MIRBuilder.buildConstant(S64, 0); 59550b57cec5SDimitry Andric 59560b57cec5SDimitry Andric auto LZ = MIRBuilder.buildCTLZ_ZERO_UNDEF(S32, Src); 59570b57cec5SDimitry Andric 59580b57cec5SDimitry Andric auto K = MIRBuilder.buildConstant(S32, 127U + 63U); 59590b57cec5SDimitry Andric auto Sub = MIRBuilder.buildSub(S32, K, LZ); 59600b57cec5SDimitry Andric 59610b57cec5SDimitry Andric auto NotZero = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, Src, Zero64); 59620b57cec5SDimitry Andric auto E = MIRBuilder.buildSelect(S32, NotZero, Sub, Zero32); 59630b57cec5SDimitry Andric 59640b57cec5SDimitry Andric auto Mask0 = MIRBuilder.buildConstant(S64, (-1ULL) >> 1); 59650b57cec5SDimitry Andric auto ShlLZ = MIRBuilder.buildShl(S64, Src, LZ); 59660b57cec5SDimitry Andric 59670b57cec5SDimitry Andric auto U = MIRBuilder.buildAnd(S64, ShlLZ, Mask0); 59680b57cec5SDimitry Andric 59690b57cec5SDimitry Andric auto Mask1 = MIRBuilder.buildConstant(S64, 0xffffffffffULL); 59700b57cec5SDimitry Andric auto T = MIRBuilder.buildAnd(S64, U, Mask1); 59710b57cec5SDimitry Andric 59720b57cec5SDimitry Andric auto UShl = MIRBuilder.buildLShr(S64, U, MIRBuilder.buildConstant(S64, 40)); 59730b57cec5SDimitry Andric auto ShlE = MIRBuilder.buildShl(S32, E, MIRBuilder.buildConstant(S32, 23)); 59740b57cec5SDimitry Andric auto V = MIRBuilder.buildOr(S32, ShlE, MIRBuilder.buildTrunc(S32, UShl)); 59750b57cec5SDimitry Andric 59760b57cec5SDimitry Andric auto C = MIRBuilder.buildConstant(S64, 0x8000000000ULL); 59770b57cec5SDimitry Andric auto RCmp = MIRBuilder.buildICmp(CmpInst::ICMP_UGT, S1, T, C); 59780b57cec5SDimitry Andric auto TCmp = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1, T, C); 59790b57cec5SDimitry Andric auto One = MIRBuilder.buildConstant(S32, 1); 59800b57cec5SDimitry Andric 59810b57cec5SDimitry Andric auto VTrunc1 = MIRBuilder.buildAnd(S32, V, One); 59820b57cec5SDimitry Andric auto Select0 = MIRBuilder.buildSelect(S32, TCmp, VTrunc1, Zero32); 59830b57cec5SDimitry Andric auto R = MIRBuilder.buildSelect(S32, RCmp, One, Select0); 59840b57cec5SDimitry Andric MIRBuilder.buildAdd(Dst, V, R); 59850b57cec5SDimitry Andric 59865ffd83dbSDimitry Andric MI.eraseFromParent(); 59870b57cec5SDimitry Andric return Legalized; 59880b57cec5SDimitry Andric } 59890b57cec5SDimitry Andric 5990e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::lowerUITOFP(MachineInstr &MI) { 59910b57cec5SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 59920b57cec5SDimitry Andric Register Src = MI.getOperand(1).getReg(); 59930b57cec5SDimitry Andric LLT DstTy = MRI.getType(Dst); 59940b57cec5SDimitry Andric LLT SrcTy = MRI.getType(Src); 59950b57cec5SDimitry Andric 5996480093f4SDimitry Andric if (SrcTy == LLT::scalar(1)) { 5997480093f4SDimitry Andric auto True = MIRBuilder.buildFConstant(DstTy, 1.0); 5998480093f4SDimitry Andric auto False = MIRBuilder.buildFConstant(DstTy, 0.0); 5999480093f4SDimitry Andric MIRBuilder.buildSelect(Dst, Src, True, False); 6000480093f4SDimitry Andric MI.eraseFromParent(); 6001480093f4SDimitry Andric return Legalized; 6002480093f4SDimitry Andric } 6003480093f4SDimitry Andric 60040b57cec5SDimitry Andric if (SrcTy != LLT::scalar(64)) 60050b57cec5SDimitry Andric return UnableToLegalize; 60060b57cec5SDimitry Andric 60070b57cec5SDimitry Andric if (DstTy == LLT::scalar(32)) { 60080b57cec5SDimitry Andric // TODO: SelectionDAG has several alternative expansions to port which may 60090b57cec5SDimitry Andric // be more reasonble depending on the available instructions. If a target 60100b57cec5SDimitry Andric // has sitofp, does not have CTLZ, or can efficiently use f64 as an 60110b57cec5SDimitry Andric // intermediate type, this is probably worse. 60120b57cec5SDimitry Andric return lowerU64ToF32BitOps(MI); 60130b57cec5SDimitry Andric } 60140b57cec5SDimitry Andric 60150b57cec5SDimitry Andric return UnableToLegalize; 60160b57cec5SDimitry Andric } 60170b57cec5SDimitry Andric 6018e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::lowerSITOFP(MachineInstr &MI) { 60190b57cec5SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 60200b57cec5SDimitry Andric Register Src = MI.getOperand(1).getReg(); 60210b57cec5SDimitry Andric LLT DstTy = MRI.getType(Dst); 60220b57cec5SDimitry Andric LLT SrcTy = MRI.getType(Src); 60230b57cec5SDimitry Andric 60240b57cec5SDimitry Andric const LLT S64 = LLT::scalar(64); 60250b57cec5SDimitry Andric const LLT S32 = LLT::scalar(32); 60260b57cec5SDimitry Andric const LLT S1 = LLT::scalar(1); 60270b57cec5SDimitry Andric 6028480093f4SDimitry Andric if (SrcTy == S1) { 6029480093f4SDimitry Andric auto True = MIRBuilder.buildFConstant(DstTy, -1.0); 6030480093f4SDimitry Andric auto False = MIRBuilder.buildFConstant(DstTy, 0.0); 6031480093f4SDimitry Andric MIRBuilder.buildSelect(Dst, Src, True, False); 6032480093f4SDimitry Andric MI.eraseFromParent(); 6033480093f4SDimitry Andric return Legalized; 6034480093f4SDimitry Andric } 6035480093f4SDimitry Andric 60360b57cec5SDimitry Andric if (SrcTy != S64) 60370b57cec5SDimitry Andric return UnableToLegalize; 60380b57cec5SDimitry Andric 60390b57cec5SDimitry Andric if (DstTy == S32) { 60400b57cec5SDimitry Andric // signed cl2f(long l) { 60410b57cec5SDimitry Andric // long s = l >> 63; 60420b57cec5SDimitry Andric // float r = cul2f((l + s) ^ s); 60430b57cec5SDimitry Andric // return s ? -r : r; 60440b57cec5SDimitry Andric // } 60450b57cec5SDimitry Andric Register L = Src; 60460b57cec5SDimitry Andric auto SignBit = MIRBuilder.buildConstant(S64, 63); 60470b57cec5SDimitry Andric auto S = MIRBuilder.buildAShr(S64, L, SignBit); 60480b57cec5SDimitry Andric 60490b57cec5SDimitry Andric auto LPlusS = MIRBuilder.buildAdd(S64, L, S); 60500b57cec5SDimitry Andric auto Xor = MIRBuilder.buildXor(S64, LPlusS, S); 60510b57cec5SDimitry Andric auto R = MIRBuilder.buildUITOFP(S32, Xor); 60520b57cec5SDimitry Andric 60530b57cec5SDimitry Andric auto RNeg = MIRBuilder.buildFNeg(S32, R); 60540b57cec5SDimitry Andric auto SignNotZero = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, S, 60550b57cec5SDimitry Andric MIRBuilder.buildConstant(S64, 0)); 60560b57cec5SDimitry Andric MIRBuilder.buildSelect(Dst, SignNotZero, RNeg, R); 60575ffd83dbSDimitry Andric MI.eraseFromParent(); 60580b57cec5SDimitry Andric return Legalized; 60590b57cec5SDimitry Andric } 60600b57cec5SDimitry Andric 60610b57cec5SDimitry Andric return UnableToLegalize; 60620b57cec5SDimitry Andric } 60630b57cec5SDimitry Andric 6064e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::lowerFPTOUI(MachineInstr &MI) { 60658bcb0991SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 60668bcb0991SDimitry Andric Register Src = MI.getOperand(1).getReg(); 60678bcb0991SDimitry Andric LLT DstTy = MRI.getType(Dst); 60688bcb0991SDimitry Andric LLT SrcTy = MRI.getType(Src); 60698bcb0991SDimitry Andric const LLT S64 = LLT::scalar(64); 60708bcb0991SDimitry Andric const LLT S32 = LLT::scalar(32); 60718bcb0991SDimitry Andric 60728bcb0991SDimitry Andric if (SrcTy != S64 && SrcTy != S32) 60738bcb0991SDimitry Andric return UnableToLegalize; 60748bcb0991SDimitry Andric if (DstTy != S32 && DstTy != S64) 60758bcb0991SDimitry Andric return UnableToLegalize; 60768bcb0991SDimitry Andric 60778bcb0991SDimitry Andric // FPTOSI gives same result as FPTOUI for positive signed integers. 60788bcb0991SDimitry Andric // FPTOUI needs to deal with fp values that convert to unsigned integers 60798bcb0991SDimitry Andric // greater or equal to 2^31 for float or 2^63 for double. For brevity 2^Exp. 60808bcb0991SDimitry Andric 60818bcb0991SDimitry Andric APInt TwoPExpInt = APInt::getSignMask(DstTy.getSizeInBits()); 60828bcb0991SDimitry Andric APFloat TwoPExpFP(SrcTy.getSizeInBits() == 32 ? APFloat::IEEEsingle() 60838bcb0991SDimitry Andric : APFloat::IEEEdouble(), 6084349cc55cSDimitry Andric APInt::getZero(SrcTy.getSizeInBits())); 60858bcb0991SDimitry Andric TwoPExpFP.convertFromAPInt(TwoPExpInt, false, APFloat::rmNearestTiesToEven); 60868bcb0991SDimitry Andric 60878bcb0991SDimitry Andric MachineInstrBuilder FPTOSI = MIRBuilder.buildFPTOSI(DstTy, Src); 60888bcb0991SDimitry Andric 60898bcb0991SDimitry Andric MachineInstrBuilder Threshold = MIRBuilder.buildFConstant(SrcTy, TwoPExpFP); 60908bcb0991SDimitry Andric // For fp Value greater or equal to Threshold(2^Exp), we use FPTOSI on 60918bcb0991SDimitry Andric // (Value - 2^Exp) and add 2^Exp by setting highest bit in result to 1. 60928bcb0991SDimitry Andric MachineInstrBuilder FSub = MIRBuilder.buildFSub(SrcTy, Src, Threshold); 60938bcb0991SDimitry Andric MachineInstrBuilder ResLowBits = MIRBuilder.buildFPTOSI(DstTy, FSub); 60948bcb0991SDimitry Andric MachineInstrBuilder ResHighBit = MIRBuilder.buildConstant(DstTy, TwoPExpInt); 60958bcb0991SDimitry Andric MachineInstrBuilder Res = MIRBuilder.buildXor(DstTy, ResLowBits, ResHighBit); 60968bcb0991SDimitry Andric 6097480093f4SDimitry Andric const LLT S1 = LLT::scalar(1); 6098480093f4SDimitry Andric 60998bcb0991SDimitry Andric MachineInstrBuilder FCMP = 6100480093f4SDimitry Andric MIRBuilder.buildFCmp(CmpInst::FCMP_ULT, S1, Src, Threshold); 61018bcb0991SDimitry Andric MIRBuilder.buildSelect(Dst, FCMP, FPTOSI, Res); 61028bcb0991SDimitry Andric 61038bcb0991SDimitry Andric MI.eraseFromParent(); 61048bcb0991SDimitry Andric return Legalized; 61058bcb0991SDimitry Andric } 61068bcb0991SDimitry Andric 61075ffd83dbSDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::lowerFPTOSI(MachineInstr &MI) { 61085ffd83dbSDimitry Andric Register Dst = MI.getOperand(0).getReg(); 61095ffd83dbSDimitry Andric Register Src = MI.getOperand(1).getReg(); 61105ffd83dbSDimitry Andric LLT DstTy = MRI.getType(Dst); 61115ffd83dbSDimitry Andric LLT SrcTy = MRI.getType(Src); 61125ffd83dbSDimitry Andric const LLT S64 = LLT::scalar(64); 61135ffd83dbSDimitry Andric const LLT S32 = LLT::scalar(32); 61145ffd83dbSDimitry Andric 61155ffd83dbSDimitry Andric // FIXME: Only f32 to i64 conversions are supported. 61165ffd83dbSDimitry Andric if (SrcTy.getScalarType() != S32 || DstTy.getScalarType() != S64) 61175ffd83dbSDimitry Andric return UnableToLegalize; 61185ffd83dbSDimitry Andric 61195ffd83dbSDimitry Andric // Expand f32 -> i64 conversion 61205ffd83dbSDimitry Andric // This algorithm comes from compiler-rt's implementation of fixsfdi: 6121fe6060f1SDimitry Andric // https://github.com/llvm/llvm-project/blob/main/compiler-rt/lib/builtins/fixsfdi.c 61225ffd83dbSDimitry Andric 61235ffd83dbSDimitry Andric unsigned SrcEltBits = SrcTy.getScalarSizeInBits(); 61245ffd83dbSDimitry Andric 61255ffd83dbSDimitry Andric auto ExponentMask = MIRBuilder.buildConstant(SrcTy, 0x7F800000); 61265ffd83dbSDimitry Andric auto ExponentLoBit = MIRBuilder.buildConstant(SrcTy, 23); 61275ffd83dbSDimitry Andric 61285ffd83dbSDimitry Andric auto AndExpMask = MIRBuilder.buildAnd(SrcTy, Src, ExponentMask); 61295ffd83dbSDimitry Andric auto ExponentBits = MIRBuilder.buildLShr(SrcTy, AndExpMask, ExponentLoBit); 61305ffd83dbSDimitry Andric 61315ffd83dbSDimitry Andric auto SignMask = MIRBuilder.buildConstant(SrcTy, 61325ffd83dbSDimitry Andric APInt::getSignMask(SrcEltBits)); 61335ffd83dbSDimitry Andric auto AndSignMask = MIRBuilder.buildAnd(SrcTy, Src, SignMask); 61345ffd83dbSDimitry Andric auto SignLowBit = MIRBuilder.buildConstant(SrcTy, SrcEltBits - 1); 61355ffd83dbSDimitry Andric auto Sign = MIRBuilder.buildAShr(SrcTy, AndSignMask, SignLowBit); 61365ffd83dbSDimitry Andric Sign = MIRBuilder.buildSExt(DstTy, Sign); 61375ffd83dbSDimitry Andric 61385ffd83dbSDimitry Andric auto MantissaMask = MIRBuilder.buildConstant(SrcTy, 0x007FFFFF); 61395ffd83dbSDimitry Andric auto AndMantissaMask = MIRBuilder.buildAnd(SrcTy, Src, MantissaMask); 61405ffd83dbSDimitry Andric auto K = MIRBuilder.buildConstant(SrcTy, 0x00800000); 61415ffd83dbSDimitry Andric 61425ffd83dbSDimitry Andric auto R = MIRBuilder.buildOr(SrcTy, AndMantissaMask, K); 61435ffd83dbSDimitry Andric R = MIRBuilder.buildZExt(DstTy, R); 61445ffd83dbSDimitry Andric 61455ffd83dbSDimitry Andric auto Bias = MIRBuilder.buildConstant(SrcTy, 127); 61465ffd83dbSDimitry Andric auto Exponent = MIRBuilder.buildSub(SrcTy, ExponentBits, Bias); 61475ffd83dbSDimitry Andric auto SubExponent = MIRBuilder.buildSub(SrcTy, Exponent, ExponentLoBit); 61485ffd83dbSDimitry Andric auto ExponentSub = MIRBuilder.buildSub(SrcTy, ExponentLoBit, Exponent); 61495ffd83dbSDimitry Andric 61505ffd83dbSDimitry Andric auto Shl = MIRBuilder.buildShl(DstTy, R, SubExponent); 61515ffd83dbSDimitry Andric auto Srl = MIRBuilder.buildLShr(DstTy, R, ExponentSub); 61525ffd83dbSDimitry Andric 61535ffd83dbSDimitry Andric const LLT S1 = LLT::scalar(1); 61545ffd83dbSDimitry Andric auto CmpGt = MIRBuilder.buildICmp(CmpInst::ICMP_SGT, 61555ffd83dbSDimitry Andric S1, Exponent, ExponentLoBit); 61565ffd83dbSDimitry Andric 61575ffd83dbSDimitry Andric R = MIRBuilder.buildSelect(DstTy, CmpGt, Shl, Srl); 61585ffd83dbSDimitry Andric 61595ffd83dbSDimitry Andric auto XorSign = MIRBuilder.buildXor(DstTy, R, Sign); 61605ffd83dbSDimitry Andric auto Ret = MIRBuilder.buildSub(DstTy, XorSign, Sign); 61615ffd83dbSDimitry Andric 61625ffd83dbSDimitry Andric auto ZeroSrcTy = MIRBuilder.buildConstant(SrcTy, 0); 61635ffd83dbSDimitry Andric 61645ffd83dbSDimitry Andric auto ExponentLt0 = MIRBuilder.buildICmp(CmpInst::ICMP_SLT, 61655ffd83dbSDimitry Andric S1, Exponent, ZeroSrcTy); 61665ffd83dbSDimitry Andric 61675ffd83dbSDimitry Andric auto ZeroDstTy = MIRBuilder.buildConstant(DstTy, 0); 61685ffd83dbSDimitry Andric MIRBuilder.buildSelect(Dst, ExponentLt0, ZeroDstTy, Ret); 61695ffd83dbSDimitry Andric 61705ffd83dbSDimitry Andric MI.eraseFromParent(); 61715ffd83dbSDimitry Andric return Legalized; 61725ffd83dbSDimitry Andric } 61735ffd83dbSDimitry Andric 61745ffd83dbSDimitry Andric // f64 -> f16 conversion using round-to-nearest-even rounding mode. 61755ffd83dbSDimitry Andric LegalizerHelper::LegalizeResult 61765ffd83dbSDimitry Andric LegalizerHelper::lowerFPTRUNC_F64_TO_F16(MachineInstr &MI) { 61775ffd83dbSDimitry Andric Register Dst = MI.getOperand(0).getReg(); 61785ffd83dbSDimitry Andric Register Src = MI.getOperand(1).getReg(); 61795ffd83dbSDimitry Andric 61805ffd83dbSDimitry Andric if (MRI.getType(Src).isVector()) // TODO: Handle vectors directly. 61815ffd83dbSDimitry Andric return UnableToLegalize; 61825ffd83dbSDimitry Andric 61835ffd83dbSDimitry Andric const unsigned ExpMask = 0x7ff; 61845ffd83dbSDimitry Andric const unsigned ExpBiasf64 = 1023; 61855ffd83dbSDimitry Andric const unsigned ExpBiasf16 = 15; 61865ffd83dbSDimitry Andric const LLT S32 = LLT::scalar(32); 61875ffd83dbSDimitry Andric const LLT S1 = LLT::scalar(1); 61885ffd83dbSDimitry Andric 61895ffd83dbSDimitry Andric auto Unmerge = MIRBuilder.buildUnmerge(S32, Src); 61905ffd83dbSDimitry Andric Register U = Unmerge.getReg(0); 61915ffd83dbSDimitry Andric Register UH = Unmerge.getReg(1); 61925ffd83dbSDimitry Andric 61935ffd83dbSDimitry Andric auto E = MIRBuilder.buildLShr(S32, UH, MIRBuilder.buildConstant(S32, 20)); 61945ffd83dbSDimitry Andric E = MIRBuilder.buildAnd(S32, E, MIRBuilder.buildConstant(S32, ExpMask)); 61955ffd83dbSDimitry Andric 61965ffd83dbSDimitry Andric // Subtract the fp64 exponent bias (1023) to get the real exponent and 61975ffd83dbSDimitry Andric // add the f16 bias (15) to get the biased exponent for the f16 format. 61985ffd83dbSDimitry Andric E = MIRBuilder.buildAdd( 61995ffd83dbSDimitry Andric S32, E, MIRBuilder.buildConstant(S32, -ExpBiasf64 + ExpBiasf16)); 62005ffd83dbSDimitry Andric 62015ffd83dbSDimitry Andric auto M = MIRBuilder.buildLShr(S32, UH, MIRBuilder.buildConstant(S32, 8)); 62025ffd83dbSDimitry Andric M = MIRBuilder.buildAnd(S32, M, MIRBuilder.buildConstant(S32, 0xffe)); 62035ffd83dbSDimitry Andric 62045ffd83dbSDimitry Andric auto MaskedSig = MIRBuilder.buildAnd(S32, UH, 62055ffd83dbSDimitry Andric MIRBuilder.buildConstant(S32, 0x1ff)); 62065ffd83dbSDimitry Andric MaskedSig = MIRBuilder.buildOr(S32, MaskedSig, U); 62075ffd83dbSDimitry Andric 62085ffd83dbSDimitry Andric auto Zero = MIRBuilder.buildConstant(S32, 0); 62095ffd83dbSDimitry Andric auto SigCmpNE0 = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, MaskedSig, Zero); 62105ffd83dbSDimitry Andric auto Lo40Set = MIRBuilder.buildZExt(S32, SigCmpNE0); 62115ffd83dbSDimitry Andric M = MIRBuilder.buildOr(S32, M, Lo40Set); 62125ffd83dbSDimitry Andric 62135ffd83dbSDimitry Andric // (M != 0 ? 0x0200 : 0) | 0x7c00; 62145ffd83dbSDimitry Andric auto Bits0x200 = MIRBuilder.buildConstant(S32, 0x0200); 62155ffd83dbSDimitry Andric auto CmpM_NE0 = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, M, Zero); 62165ffd83dbSDimitry Andric auto SelectCC = MIRBuilder.buildSelect(S32, CmpM_NE0, Bits0x200, Zero); 62175ffd83dbSDimitry Andric 62185ffd83dbSDimitry Andric auto Bits0x7c00 = MIRBuilder.buildConstant(S32, 0x7c00); 62195ffd83dbSDimitry Andric auto I = MIRBuilder.buildOr(S32, SelectCC, Bits0x7c00); 62205ffd83dbSDimitry Andric 62215ffd83dbSDimitry Andric // N = M | (E << 12); 62225ffd83dbSDimitry Andric auto EShl12 = MIRBuilder.buildShl(S32, E, MIRBuilder.buildConstant(S32, 12)); 62235ffd83dbSDimitry Andric auto N = MIRBuilder.buildOr(S32, M, EShl12); 62245ffd83dbSDimitry Andric 62255ffd83dbSDimitry Andric // B = clamp(1-E, 0, 13); 62265ffd83dbSDimitry Andric auto One = MIRBuilder.buildConstant(S32, 1); 62275ffd83dbSDimitry Andric auto OneSubExp = MIRBuilder.buildSub(S32, One, E); 62285ffd83dbSDimitry Andric auto B = MIRBuilder.buildSMax(S32, OneSubExp, Zero); 62295ffd83dbSDimitry Andric B = MIRBuilder.buildSMin(S32, B, MIRBuilder.buildConstant(S32, 13)); 62305ffd83dbSDimitry Andric 62315ffd83dbSDimitry Andric auto SigSetHigh = MIRBuilder.buildOr(S32, M, 62325ffd83dbSDimitry Andric MIRBuilder.buildConstant(S32, 0x1000)); 62335ffd83dbSDimitry Andric 62345ffd83dbSDimitry Andric auto D = MIRBuilder.buildLShr(S32, SigSetHigh, B); 62355ffd83dbSDimitry Andric auto D0 = MIRBuilder.buildShl(S32, D, B); 62365ffd83dbSDimitry Andric 62375ffd83dbSDimitry Andric auto D0_NE_SigSetHigh = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, 62385ffd83dbSDimitry Andric D0, SigSetHigh); 62395ffd83dbSDimitry Andric auto D1 = MIRBuilder.buildZExt(S32, D0_NE_SigSetHigh); 62405ffd83dbSDimitry Andric D = MIRBuilder.buildOr(S32, D, D1); 62415ffd83dbSDimitry Andric 62425ffd83dbSDimitry Andric auto CmpELtOne = MIRBuilder.buildICmp(CmpInst::ICMP_SLT, S1, E, One); 62435ffd83dbSDimitry Andric auto V = MIRBuilder.buildSelect(S32, CmpELtOne, D, N); 62445ffd83dbSDimitry Andric 62455ffd83dbSDimitry Andric auto VLow3 = MIRBuilder.buildAnd(S32, V, MIRBuilder.buildConstant(S32, 7)); 62465ffd83dbSDimitry Andric V = MIRBuilder.buildLShr(S32, V, MIRBuilder.buildConstant(S32, 2)); 62475ffd83dbSDimitry Andric 62485ffd83dbSDimitry Andric auto VLow3Eq3 = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1, VLow3, 62495ffd83dbSDimitry Andric MIRBuilder.buildConstant(S32, 3)); 62505ffd83dbSDimitry Andric auto V0 = MIRBuilder.buildZExt(S32, VLow3Eq3); 62515ffd83dbSDimitry Andric 62525ffd83dbSDimitry Andric auto VLow3Gt5 = MIRBuilder.buildICmp(CmpInst::ICMP_SGT, S1, VLow3, 62535ffd83dbSDimitry Andric MIRBuilder.buildConstant(S32, 5)); 62545ffd83dbSDimitry Andric auto V1 = MIRBuilder.buildZExt(S32, VLow3Gt5); 62555ffd83dbSDimitry Andric 62565ffd83dbSDimitry Andric V1 = MIRBuilder.buildOr(S32, V0, V1); 62575ffd83dbSDimitry Andric V = MIRBuilder.buildAdd(S32, V, V1); 62585ffd83dbSDimitry Andric 62595ffd83dbSDimitry Andric auto CmpEGt30 = MIRBuilder.buildICmp(CmpInst::ICMP_SGT, S1, 62605ffd83dbSDimitry Andric E, MIRBuilder.buildConstant(S32, 30)); 62615ffd83dbSDimitry Andric V = MIRBuilder.buildSelect(S32, CmpEGt30, 62625ffd83dbSDimitry Andric MIRBuilder.buildConstant(S32, 0x7c00), V); 62635ffd83dbSDimitry Andric 62645ffd83dbSDimitry Andric auto CmpEGt1039 = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1, 62655ffd83dbSDimitry Andric E, MIRBuilder.buildConstant(S32, 1039)); 62665ffd83dbSDimitry Andric V = MIRBuilder.buildSelect(S32, CmpEGt1039, I, V); 62675ffd83dbSDimitry Andric 62685ffd83dbSDimitry Andric // Extract the sign bit. 62695ffd83dbSDimitry Andric auto Sign = MIRBuilder.buildLShr(S32, UH, MIRBuilder.buildConstant(S32, 16)); 62705ffd83dbSDimitry Andric Sign = MIRBuilder.buildAnd(S32, Sign, MIRBuilder.buildConstant(S32, 0x8000)); 62715ffd83dbSDimitry Andric 62725ffd83dbSDimitry Andric // Insert the sign bit 62735ffd83dbSDimitry Andric V = MIRBuilder.buildOr(S32, Sign, V); 62745ffd83dbSDimitry Andric 62755ffd83dbSDimitry Andric MIRBuilder.buildTrunc(Dst, V); 62765ffd83dbSDimitry Andric MI.eraseFromParent(); 62775ffd83dbSDimitry Andric return Legalized; 62785ffd83dbSDimitry Andric } 62795ffd83dbSDimitry Andric 62805ffd83dbSDimitry Andric LegalizerHelper::LegalizeResult 6281e8d8bef9SDimitry Andric LegalizerHelper::lowerFPTRUNC(MachineInstr &MI) { 62825ffd83dbSDimitry Andric Register Dst = MI.getOperand(0).getReg(); 62835ffd83dbSDimitry Andric Register Src = MI.getOperand(1).getReg(); 62845ffd83dbSDimitry Andric 62855ffd83dbSDimitry Andric LLT DstTy = MRI.getType(Dst); 62865ffd83dbSDimitry Andric LLT SrcTy = MRI.getType(Src); 62875ffd83dbSDimitry Andric const LLT S64 = LLT::scalar(64); 62885ffd83dbSDimitry Andric const LLT S16 = LLT::scalar(16); 62895ffd83dbSDimitry Andric 62905ffd83dbSDimitry Andric if (DstTy.getScalarType() == S16 && SrcTy.getScalarType() == S64) 62915ffd83dbSDimitry Andric return lowerFPTRUNC_F64_TO_F16(MI); 62925ffd83dbSDimitry Andric 62935ffd83dbSDimitry Andric return UnableToLegalize; 62945ffd83dbSDimitry Andric } 62955ffd83dbSDimitry Andric 6296e8d8bef9SDimitry Andric // TODO: If RHS is a constant SelectionDAGBuilder expands this into a 6297e8d8bef9SDimitry Andric // multiplication tree. 6298e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::lowerFPOWI(MachineInstr &MI) { 6299e8d8bef9SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 6300e8d8bef9SDimitry Andric Register Src0 = MI.getOperand(1).getReg(); 6301e8d8bef9SDimitry Andric Register Src1 = MI.getOperand(2).getReg(); 6302e8d8bef9SDimitry Andric LLT Ty = MRI.getType(Dst); 6303e8d8bef9SDimitry Andric 6304e8d8bef9SDimitry Andric auto CvtSrc1 = MIRBuilder.buildSITOFP(Ty, Src1); 6305e8d8bef9SDimitry Andric MIRBuilder.buildFPow(Dst, Src0, CvtSrc1, MI.getFlags()); 6306e8d8bef9SDimitry Andric MI.eraseFromParent(); 6307e8d8bef9SDimitry Andric return Legalized; 6308e8d8bef9SDimitry Andric } 6309e8d8bef9SDimitry Andric 63100b57cec5SDimitry Andric static CmpInst::Predicate minMaxToCompare(unsigned Opc) { 63110b57cec5SDimitry Andric switch (Opc) { 63120b57cec5SDimitry Andric case TargetOpcode::G_SMIN: 63130b57cec5SDimitry Andric return CmpInst::ICMP_SLT; 63140b57cec5SDimitry Andric case TargetOpcode::G_SMAX: 63150b57cec5SDimitry Andric return CmpInst::ICMP_SGT; 63160b57cec5SDimitry Andric case TargetOpcode::G_UMIN: 63170b57cec5SDimitry Andric return CmpInst::ICMP_ULT; 63180b57cec5SDimitry Andric case TargetOpcode::G_UMAX: 63190b57cec5SDimitry Andric return CmpInst::ICMP_UGT; 63200b57cec5SDimitry Andric default: 63210b57cec5SDimitry Andric llvm_unreachable("not in integer min/max"); 63220b57cec5SDimitry Andric } 63230b57cec5SDimitry Andric } 63240b57cec5SDimitry Andric 6325e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::lowerMinMax(MachineInstr &MI) { 63260b57cec5SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 63270b57cec5SDimitry Andric Register Src0 = MI.getOperand(1).getReg(); 63280b57cec5SDimitry Andric Register Src1 = MI.getOperand(2).getReg(); 63290b57cec5SDimitry Andric 63300b57cec5SDimitry Andric const CmpInst::Predicate Pred = minMaxToCompare(MI.getOpcode()); 63310b57cec5SDimitry Andric LLT CmpType = MRI.getType(Dst).changeElementSize(1); 63320b57cec5SDimitry Andric 63330b57cec5SDimitry Andric auto Cmp = MIRBuilder.buildICmp(Pred, CmpType, Src0, Src1); 63340b57cec5SDimitry Andric MIRBuilder.buildSelect(Dst, Cmp, Src0, Src1); 63350b57cec5SDimitry Andric 63360b57cec5SDimitry Andric MI.eraseFromParent(); 63370b57cec5SDimitry Andric return Legalized; 63380b57cec5SDimitry Andric } 63390b57cec5SDimitry Andric 63400b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 6341e8d8bef9SDimitry Andric LegalizerHelper::lowerFCopySign(MachineInstr &MI) { 63420b57cec5SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 63430b57cec5SDimitry Andric Register Src0 = MI.getOperand(1).getReg(); 63440b57cec5SDimitry Andric Register Src1 = MI.getOperand(2).getReg(); 63450b57cec5SDimitry Andric 63460b57cec5SDimitry Andric const LLT Src0Ty = MRI.getType(Src0); 63470b57cec5SDimitry Andric const LLT Src1Ty = MRI.getType(Src1); 63480b57cec5SDimitry Andric 63490b57cec5SDimitry Andric const int Src0Size = Src0Ty.getScalarSizeInBits(); 63500b57cec5SDimitry Andric const int Src1Size = Src1Ty.getScalarSizeInBits(); 63510b57cec5SDimitry Andric 63520b57cec5SDimitry Andric auto SignBitMask = MIRBuilder.buildConstant( 63530b57cec5SDimitry Andric Src0Ty, APInt::getSignMask(Src0Size)); 63540b57cec5SDimitry Andric 63550b57cec5SDimitry Andric auto NotSignBitMask = MIRBuilder.buildConstant( 63560b57cec5SDimitry Andric Src0Ty, APInt::getLowBitsSet(Src0Size, Src0Size - 1)); 63570b57cec5SDimitry Andric 6358fe6060f1SDimitry Andric Register And0 = MIRBuilder.buildAnd(Src0Ty, Src0, NotSignBitMask).getReg(0); 6359fe6060f1SDimitry Andric Register And1; 63600b57cec5SDimitry Andric if (Src0Ty == Src1Ty) { 6361fe6060f1SDimitry Andric And1 = MIRBuilder.buildAnd(Src1Ty, Src1, SignBitMask).getReg(0); 63620b57cec5SDimitry Andric } else if (Src0Size > Src1Size) { 63630b57cec5SDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(Src0Ty, Src0Size - Src1Size); 63640b57cec5SDimitry Andric auto Zext = MIRBuilder.buildZExt(Src0Ty, Src1); 63650b57cec5SDimitry Andric auto Shift = MIRBuilder.buildShl(Src0Ty, Zext, ShiftAmt); 6366fe6060f1SDimitry Andric And1 = MIRBuilder.buildAnd(Src0Ty, Shift, SignBitMask).getReg(0); 63670b57cec5SDimitry Andric } else { 63680b57cec5SDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(Src1Ty, Src1Size - Src0Size); 63690b57cec5SDimitry Andric auto Shift = MIRBuilder.buildLShr(Src1Ty, Src1, ShiftAmt); 63700b57cec5SDimitry Andric auto Trunc = MIRBuilder.buildTrunc(Src0Ty, Shift); 6371fe6060f1SDimitry Andric And1 = MIRBuilder.buildAnd(Src0Ty, Trunc, SignBitMask).getReg(0); 63720b57cec5SDimitry Andric } 63730b57cec5SDimitry Andric 63740b57cec5SDimitry Andric // Be careful about setting nsz/nnan/ninf on every instruction, since the 63750b57cec5SDimitry Andric // constants are a nan and -0.0, but the final result should preserve 63760b57cec5SDimitry Andric // everything. 6377fe6060f1SDimitry Andric unsigned Flags = MI.getFlags(); 6378fe6060f1SDimitry Andric MIRBuilder.buildOr(Dst, And0, And1, Flags); 63790b57cec5SDimitry Andric 63800b57cec5SDimitry Andric MI.eraseFromParent(); 63810b57cec5SDimitry Andric return Legalized; 63820b57cec5SDimitry Andric } 63830b57cec5SDimitry Andric 63840b57cec5SDimitry Andric LegalizerHelper::LegalizeResult 63850b57cec5SDimitry Andric LegalizerHelper::lowerFMinNumMaxNum(MachineInstr &MI) { 63860b57cec5SDimitry Andric unsigned NewOp = MI.getOpcode() == TargetOpcode::G_FMINNUM ? 63870b57cec5SDimitry Andric TargetOpcode::G_FMINNUM_IEEE : TargetOpcode::G_FMAXNUM_IEEE; 63880b57cec5SDimitry Andric 63890b57cec5SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 63900b57cec5SDimitry Andric Register Src0 = MI.getOperand(1).getReg(); 63910b57cec5SDimitry Andric Register Src1 = MI.getOperand(2).getReg(); 63920b57cec5SDimitry Andric LLT Ty = MRI.getType(Dst); 63930b57cec5SDimitry Andric 63940b57cec5SDimitry Andric if (!MI.getFlag(MachineInstr::FmNoNans)) { 63950b57cec5SDimitry Andric // Insert canonicalizes if it's possible we need to quiet to get correct 63960b57cec5SDimitry Andric // sNaN behavior. 63970b57cec5SDimitry Andric 63980b57cec5SDimitry Andric // Note this must be done here, and not as an optimization combine in the 63990b57cec5SDimitry Andric // absence of a dedicate quiet-snan instruction as we're using an 64000b57cec5SDimitry Andric // omni-purpose G_FCANONICALIZE. 64010b57cec5SDimitry Andric if (!isKnownNeverSNaN(Src0, MRI)) 64020b57cec5SDimitry Andric Src0 = MIRBuilder.buildFCanonicalize(Ty, Src0, MI.getFlags()).getReg(0); 64030b57cec5SDimitry Andric 64040b57cec5SDimitry Andric if (!isKnownNeverSNaN(Src1, MRI)) 64050b57cec5SDimitry Andric Src1 = MIRBuilder.buildFCanonicalize(Ty, Src1, MI.getFlags()).getReg(0); 64060b57cec5SDimitry Andric } 64070b57cec5SDimitry Andric 64080b57cec5SDimitry Andric // If there are no nans, it's safe to simply replace this with the non-IEEE 64090b57cec5SDimitry Andric // version. 64100b57cec5SDimitry Andric MIRBuilder.buildInstr(NewOp, {Dst}, {Src0, Src1}, MI.getFlags()); 64110b57cec5SDimitry Andric MI.eraseFromParent(); 64120b57cec5SDimitry Andric return Legalized; 64130b57cec5SDimitry Andric } 64148bcb0991SDimitry Andric 64158bcb0991SDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::lowerFMad(MachineInstr &MI) { 64168bcb0991SDimitry Andric // Expand G_FMAD a, b, c -> G_FADD (G_FMUL a, b), c 64178bcb0991SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 64188bcb0991SDimitry Andric LLT Ty = MRI.getType(DstReg); 64198bcb0991SDimitry Andric unsigned Flags = MI.getFlags(); 64208bcb0991SDimitry Andric 64218bcb0991SDimitry Andric auto Mul = MIRBuilder.buildFMul(Ty, MI.getOperand(1), MI.getOperand(2), 64228bcb0991SDimitry Andric Flags); 64238bcb0991SDimitry Andric MIRBuilder.buildFAdd(DstReg, Mul, MI.getOperand(3), Flags); 64248bcb0991SDimitry Andric MI.eraseFromParent(); 64258bcb0991SDimitry Andric return Legalized; 64268bcb0991SDimitry Andric } 64278bcb0991SDimitry Andric 64288bcb0991SDimitry Andric LegalizerHelper::LegalizeResult 6429480093f4SDimitry Andric LegalizerHelper::lowerIntrinsicRound(MachineInstr &MI) { 6430480093f4SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 64315ffd83dbSDimitry Andric Register X = MI.getOperand(1).getReg(); 64325ffd83dbSDimitry Andric const unsigned Flags = MI.getFlags(); 64335ffd83dbSDimitry Andric const LLT Ty = MRI.getType(DstReg); 64345ffd83dbSDimitry Andric const LLT CondTy = Ty.changeElementSize(1); 64355ffd83dbSDimitry Andric 64365ffd83dbSDimitry Andric // round(x) => 64375ffd83dbSDimitry Andric // t = trunc(x); 64385ffd83dbSDimitry Andric // d = fabs(x - t); 64395ffd83dbSDimitry Andric // o = copysign(1.0f, x); 64405ffd83dbSDimitry Andric // return t + (d >= 0.5 ? o : 0.0); 64415ffd83dbSDimitry Andric 64425ffd83dbSDimitry Andric auto T = MIRBuilder.buildIntrinsicTrunc(Ty, X, Flags); 64435ffd83dbSDimitry Andric 64445ffd83dbSDimitry Andric auto Diff = MIRBuilder.buildFSub(Ty, X, T, Flags); 64455ffd83dbSDimitry Andric auto AbsDiff = MIRBuilder.buildFAbs(Ty, Diff, Flags); 64465ffd83dbSDimitry Andric auto Zero = MIRBuilder.buildFConstant(Ty, 0.0); 64475ffd83dbSDimitry Andric auto One = MIRBuilder.buildFConstant(Ty, 1.0); 64485ffd83dbSDimitry Andric auto Half = MIRBuilder.buildFConstant(Ty, 0.5); 64495ffd83dbSDimitry Andric auto SignOne = MIRBuilder.buildFCopysign(Ty, One, X); 64505ffd83dbSDimitry Andric 64515ffd83dbSDimitry Andric auto Cmp = MIRBuilder.buildFCmp(CmpInst::FCMP_OGE, CondTy, AbsDiff, Half, 64525ffd83dbSDimitry Andric Flags); 64535ffd83dbSDimitry Andric auto Sel = MIRBuilder.buildSelect(Ty, Cmp, SignOne, Zero, Flags); 64545ffd83dbSDimitry Andric 64555ffd83dbSDimitry Andric MIRBuilder.buildFAdd(DstReg, T, Sel, Flags); 64565ffd83dbSDimitry Andric 64575ffd83dbSDimitry Andric MI.eraseFromParent(); 64585ffd83dbSDimitry Andric return Legalized; 64595ffd83dbSDimitry Andric } 64605ffd83dbSDimitry Andric 64615ffd83dbSDimitry Andric LegalizerHelper::LegalizeResult 64625ffd83dbSDimitry Andric LegalizerHelper::lowerFFloor(MachineInstr &MI) { 64635ffd83dbSDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 6464480093f4SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 6465480093f4SDimitry Andric unsigned Flags = MI.getFlags(); 6466480093f4SDimitry Andric LLT Ty = MRI.getType(DstReg); 6467480093f4SDimitry Andric const LLT CondTy = Ty.changeElementSize(1); 6468480093f4SDimitry Andric 6469480093f4SDimitry Andric // result = trunc(src); 6470480093f4SDimitry Andric // if (src < 0.0 && src != result) 6471480093f4SDimitry Andric // result += -1.0. 6472480093f4SDimitry Andric 6473480093f4SDimitry Andric auto Trunc = MIRBuilder.buildIntrinsicTrunc(Ty, SrcReg, Flags); 64745ffd83dbSDimitry Andric auto Zero = MIRBuilder.buildFConstant(Ty, 0.0); 6475480093f4SDimitry Andric 6476480093f4SDimitry Andric auto Lt0 = MIRBuilder.buildFCmp(CmpInst::FCMP_OLT, CondTy, 6477480093f4SDimitry Andric SrcReg, Zero, Flags); 6478480093f4SDimitry Andric auto NeTrunc = MIRBuilder.buildFCmp(CmpInst::FCMP_ONE, CondTy, 6479480093f4SDimitry Andric SrcReg, Trunc, Flags); 6480480093f4SDimitry Andric auto And = MIRBuilder.buildAnd(CondTy, Lt0, NeTrunc); 6481480093f4SDimitry Andric auto AddVal = MIRBuilder.buildSITOFP(Ty, And); 6482480093f4SDimitry Andric 64835ffd83dbSDimitry Andric MIRBuilder.buildFAdd(DstReg, Trunc, AddVal, Flags); 64845ffd83dbSDimitry Andric MI.eraseFromParent(); 64855ffd83dbSDimitry Andric return Legalized; 64865ffd83dbSDimitry Andric } 64875ffd83dbSDimitry Andric 64885ffd83dbSDimitry Andric LegalizerHelper::LegalizeResult 64895ffd83dbSDimitry Andric LegalizerHelper::lowerMergeValues(MachineInstr &MI) { 64905ffd83dbSDimitry Andric const unsigned NumOps = MI.getNumOperands(); 64915ffd83dbSDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 64925ffd83dbSDimitry Andric Register Src0Reg = MI.getOperand(1).getReg(); 64935ffd83dbSDimitry Andric LLT DstTy = MRI.getType(DstReg); 64945ffd83dbSDimitry Andric LLT SrcTy = MRI.getType(Src0Reg); 64955ffd83dbSDimitry Andric unsigned PartSize = SrcTy.getSizeInBits(); 64965ffd83dbSDimitry Andric 64975ffd83dbSDimitry Andric LLT WideTy = LLT::scalar(DstTy.getSizeInBits()); 64985ffd83dbSDimitry Andric Register ResultReg = MIRBuilder.buildZExt(WideTy, Src0Reg).getReg(0); 64995ffd83dbSDimitry Andric 65005ffd83dbSDimitry Andric for (unsigned I = 2; I != NumOps; ++I) { 65015ffd83dbSDimitry Andric const unsigned Offset = (I - 1) * PartSize; 65025ffd83dbSDimitry Andric 65035ffd83dbSDimitry Andric Register SrcReg = MI.getOperand(I).getReg(); 65045ffd83dbSDimitry Andric auto ZextInput = MIRBuilder.buildZExt(WideTy, SrcReg); 65055ffd83dbSDimitry Andric 65065ffd83dbSDimitry Andric Register NextResult = I + 1 == NumOps && WideTy == DstTy ? DstReg : 65075ffd83dbSDimitry Andric MRI.createGenericVirtualRegister(WideTy); 65085ffd83dbSDimitry Andric 65095ffd83dbSDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(WideTy, Offset); 65105ffd83dbSDimitry Andric auto Shl = MIRBuilder.buildShl(WideTy, ZextInput, ShiftAmt); 65115ffd83dbSDimitry Andric MIRBuilder.buildOr(NextResult, ResultReg, Shl); 65125ffd83dbSDimitry Andric ResultReg = NextResult; 65135ffd83dbSDimitry Andric } 65145ffd83dbSDimitry Andric 65155ffd83dbSDimitry Andric if (DstTy.isPointer()) { 65165ffd83dbSDimitry Andric if (MIRBuilder.getDataLayout().isNonIntegralAddressSpace( 65175ffd83dbSDimitry Andric DstTy.getAddressSpace())) { 65185ffd83dbSDimitry Andric LLVM_DEBUG(dbgs() << "Not casting nonintegral address space\n"); 65195ffd83dbSDimitry Andric return UnableToLegalize; 65205ffd83dbSDimitry Andric } 65215ffd83dbSDimitry Andric 65225ffd83dbSDimitry Andric MIRBuilder.buildIntToPtr(DstReg, ResultReg); 65235ffd83dbSDimitry Andric } 65245ffd83dbSDimitry Andric 6525480093f4SDimitry Andric MI.eraseFromParent(); 6526480093f4SDimitry Andric return Legalized; 6527480093f4SDimitry Andric } 6528480093f4SDimitry Andric 6529480093f4SDimitry Andric LegalizerHelper::LegalizeResult 65308bcb0991SDimitry Andric LegalizerHelper::lowerUnmergeValues(MachineInstr &MI) { 65318bcb0991SDimitry Andric const unsigned NumDst = MI.getNumOperands() - 1; 65325ffd83dbSDimitry Andric Register SrcReg = MI.getOperand(NumDst).getReg(); 65338bcb0991SDimitry Andric Register Dst0Reg = MI.getOperand(0).getReg(); 65348bcb0991SDimitry Andric LLT DstTy = MRI.getType(Dst0Reg); 65355ffd83dbSDimitry Andric if (DstTy.isPointer()) 65365ffd83dbSDimitry Andric return UnableToLegalize; // TODO 65378bcb0991SDimitry Andric 65385ffd83dbSDimitry Andric SrcReg = coerceToScalar(SrcReg); 65395ffd83dbSDimitry Andric if (!SrcReg) 65405ffd83dbSDimitry Andric return UnableToLegalize; 65418bcb0991SDimitry Andric 65428bcb0991SDimitry Andric // Expand scalarizing unmerge as bitcast to integer and shift. 65435ffd83dbSDimitry Andric LLT IntTy = MRI.getType(SrcReg); 65448bcb0991SDimitry Andric 65455ffd83dbSDimitry Andric MIRBuilder.buildTrunc(Dst0Reg, SrcReg); 65468bcb0991SDimitry Andric 65478bcb0991SDimitry Andric const unsigned DstSize = DstTy.getSizeInBits(); 65488bcb0991SDimitry Andric unsigned Offset = DstSize; 65498bcb0991SDimitry Andric for (unsigned I = 1; I != NumDst; ++I, Offset += DstSize) { 65508bcb0991SDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(IntTy, Offset); 65515ffd83dbSDimitry Andric auto Shift = MIRBuilder.buildLShr(IntTy, SrcReg, ShiftAmt); 65528bcb0991SDimitry Andric MIRBuilder.buildTrunc(MI.getOperand(I), Shift); 65538bcb0991SDimitry Andric } 65548bcb0991SDimitry Andric 65558bcb0991SDimitry Andric MI.eraseFromParent(); 65568bcb0991SDimitry Andric return Legalized; 65578bcb0991SDimitry Andric } 65588bcb0991SDimitry Andric 6559e8d8bef9SDimitry Andric /// Lower a vector extract or insert by writing the vector to a stack temporary 6560e8d8bef9SDimitry Andric /// and reloading the element or vector. 6561e8d8bef9SDimitry Andric /// 6562e8d8bef9SDimitry Andric /// %dst = G_EXTRACT_VECTOR_ELT %vec, %idx 6563e8d8bef9SDimitry Andric /// => 6564e8d8bef9SDimitry Andric /// %stack_temp = G_FRAME_INDEX 6565e8d8bef9SDimitry Andric /// G_STORE %vec, %stack_temp 6566e8d8bef9SDimitry Andric /// %idx = clamp(%idx, %vec.getNumElements()) 6567e8d8bef9SDimitry Andric /// %element_ptr = G_PTR_ADD %stack_temp, %idx 6568e8d8bef9SDimitry Andric /// %dst = G_LOAD %element_ptr 6569e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult 6570e8d8bef9SDimitry Andric LegalizerHelper::lowerExtractInsertVectorElt(MachineInstr &MI) { 6571e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 6572e8d8bef9SDimitry Andric Register SrcVec = MI.getOperand(1).getReg(); 6573e8d8bef9SDimitry Andric Register InsertVal; 6574e8d8bef9SDimitry Andric if (MI.getOpcode() == TargetOpcode::G_INSERT_VECTOR_ELT) 6575e8d8bef9SDimitry Andric InsertVal = MI.getOperand(2).getReg(); 6576e8d8bef9SDimitry Andric 6577e8d8bef9SDimitry Andric Register Idx = MI.getOperand(MI.getNumOperands() - 1).getReg(); 6578e8d8bef9SDimitry Andric 6579e8d8bef9SDimitry Andric LLT VecTy = MRI.getType(SrcVec); 6580e8d8bef9SDimitry Andric LLT EltTy = VecTy.getElementType(); 65810eae32dcSDimitry Andric unsigned NumElts = VecTy.getNumElements(); 65820eae32dcSDimitry Andric 65830eae32dcSDimitry Andric int64_t IdxVal; 65840eae32dcSDimitry Andric if (mi_match(Idx, MRI, m_ICst(IdxVal)) && IdxVal <= NumElts) { 65850eae32dcSDimitry Andric SmallVector<Register, 8> SrcRegs; 65860eae32dcSDimitry Andric extractParts(SrcVec, EltTy, NumElts, SrcRegs); 65870eae32dcSDimitry Andric 65880eae32dcSDimitry Andric if (InsertVal) { 65890eae32dcSDimitry Andric SrcRegs[IdxVal] = MI.getOperand(2).getReg(); 65900eae32dcSDimitry Andric MIRBuilder.buildMerge(DstReg, SrcRegs); 65910eae32dcSDimitry Andric } else { 65920eae32dcSDimitry Andric MIRBuilder.buildCopy(DstReg, SrcRegs[IdxVal]); 65930eae32dcSDimitry Andric } 65940eae32dcSDimitry Andric 65950eae32dcSDimitry Andric MI.eraseFromParent(); 65960eae32dcSDimitry Andric return Legalized; 65970eae32dcSDimitry Andric } 65980eae32dcSDimitry Andric 6599e8d8bef9SDimitry Andric if (!EltTy.isByteSized()) { // Not implemented. 6600e8d8bef9SDimitry Andric LLVM_DEBUG(dbgs() << "Can't handle non-byte element vectors yet\n"); 6601e8d8bef9SDimitry Andric return UnableToLegalize; 6602e8d8bef9SDimitry Andric } 6603e8d8bef9SDimitry Andric 6604e8d8bef9SDimitry Andric unsigned EltBytes = EltTy.getSizeInBytes(); 6605e8d8bef9SDimitry Andric Align VecAlign = getStackTemporaryAlignment(VecTy); 6606e8d8bef9SDimitry Andric Align EltAlign; 6607e8d8bef9SDimitry Andric 6608e8d8bef9SDimitry Andric MachinePointerInfo PtrInfo; 6609e8d8bef9SDimitry Andric auto StackTemp = createStackTemporary(TypeSize::Fixed(VecTy.getSizeInBytes()), 6610e8d8bef9SDimitry Andric VecAlign, PtrInfo); 6611e8d8bef9SDimitry Andric MIRBuilder.buildStore(SrcVec, StackTemp, PtrInfo, VecAlign); 6612e8d8bef9SDimitry Andric 6613e8d8bef9SDimitry Andric // Get the pointer to the element, and be sure not to hit undefined behavior 6614e8d8bef9SDimitry Andric // if the index is out of bounds. 6615e8d8bef9SDimitry Andric Register EltPtr = getVectorElementPointer(StackTemp.getReg(0), VecTy, Idx); 6616e8d8bef9SDimitry Andric 6617e8d8bef9SDimitry Andric if (mi_match(Idx, MRI, m_ICst(IdxVal))) { 6618e8d8bef9SDimitry Andric int64_t Offset = IdxVal * EltBytes; 6619e8d8bef9SDimitry Andric PtrInfo = PtrInfo.getWithOffset(Offset); 6620e8d8bef9SDimitry Andric EltAlign = commonAlignment(VecAlign, Offset); 6621e8d8bef9SDimitry Andric } else { 6622e8d8bef9SDimitry Andric // We lose information with a variable offset. 6623e8d8bef9SDimitry Andric EltAlign = getStackTemporaryAlignment(EltTy); 6624e8d8bef9SDimitry Andric PtrInfo = MachinePointerInfo(MRI.getType(EltPtr).getAddressSpace()); 6625e8d8bef9SDimitry Andric } 6626e8d8bef9SDimitry Andric 6627e8d8bef9SDimitry Andric if (InsertVal) { 6628e8d8bef9SDimitry Andric // Write the inserted element 6629e8d8bef9SDimitry Andric MIRBuilder.buildStore(InsertVal, EltPtr, PtrInfo, EltAlign); 6630e8d8bef9SDimitry Andric 6631e8d8bef9SDimitry Andric // Reload the whole vector. 6632e8d8bef9SDimitry Andric MIRBuilder.buildLoad(DstReg, StackTemp, PtrInfo, VecAlign); 6633e8d8bef9SDimitry Andric } else { 6634e8d8bef9SDimitry Andric MIRBuilder.buildLoad(DstReg, EltPtr, PtrInfo, EltAlign); 6635e8d8bef9SDimitry Andric } 6636e8d8bef9SDimitry Andric 6637e8d8bef9SDimitry Andric MI.eraseFromParent(); 6638e8d8bef9SDimitry Andric return Legalized; 6639e8d8bef9SDimitry Andric } 6640e8d8bef9SDimitry Andric 66418bcb0991SDimitry Andric LegalizerHelper::LegalizeResult 66428bcb0991SDimitry Andric LegalizerHelper::lowerShuffleVector(MachineInstr &MI) { 66438bcb0991SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 66448bcb0991SDimitry Andric Register Src0Reg = MI.getOperand(1).getReg(); 66458bcb0991SDimitry Andric Register Src1Reg = MI.getOperand(2).getReg(); 66468bcb0991SDimitry Andric LLT Src0Ty = MRI.getType(Src0Reg); 66478bcb0991SDimitry Andric LLT DstTy = MRI.getType(DstReg); 66488bcb0991SDimitry Andric LLT IdxTy = LLT::scalar(32); 66498bcb0991SDimitry Andric 6650480093f4SDimitry Andric ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask(); 66518bcb0991SDimitry Andric 66528bcb0991SDimitry Andric if (DstTy.isScalar()) { 66538bcb0991SDimitry Andric if (Src0Ty.isVector()) 66548bcb0991SDimitry Andric return UnableToLegalize; 66558bcb0991SDimitry Andric 66568bcb0991SDimitry Andric // This is just a SELECT. 66578bcb0991SDimitry Andric assert(Mask.size() == 1 && "Expected a single mask element"); 66588bcb0991SDimitry Andric Register Val; 66598bcb0991SDimitry Andric if (Mask[0] < 0 || Mask[0] > 1) 66608bcb0991SDimitry Andric Val = MIRBuilder.buildUndef(DstTy).getReg(0); 66618bcb0991SDimitry Andric else 66628bcb0991SDimitry Andric Val = Mask[0] == 0 ? Src0Reg : Src1Reg; 66638bcb0991SDimitry Andric MIRBuilder.buildCopy(DstReg, Val); 66648bcb0991SDimitry Andric MI.eraseFromParent(); 66658bcb0991SDimitry Andric return Legalized; 66668bcb0991SDimitry Andric } 66678bcb0991SDimitry Andric 66688bcb0991SDimitry Andric Register Undef; 66698bcb0991SDimitry Andric SmallVector<Register, 32> BuildVec; 66708bcb0991SDimitry Andric LLT EltTy = DstTy.getElementType(); 66718bcb0991SDimitry Andric 66728bcb0991SDimitry Andric for (int Idx : Mask) { 66738bcb0991SDimitry Andric if (Idx < 0) { 66748bcb0991SDimitry Andric if (!Undef.isValid()) 66758bcb0991SDimitry Andric Undef = MIRBuilder.buildUndef(EltTy).getReg(0); 66768bcb0991SDimitry Andric BuildVec.push_back(Undef); 66778bcb0991SDimitry Andric continue; 66788bcb0991SDimitry Andric } 66798bcb0991SDimitry Andric 66808bcb0991SDimitry Andric if (Src0Ty.isScalar()) { 66818bcb0991SDimitry Andric BuildVec.push_back(Idx == 0 ? Src0Reg : Src1Reg); 66828bcb0991SDimitry Andric } else { 66838bcb0991SDimitry Andric int NumElts = Src0Ty.getNumElements(); 66848bcb0991SDimitry Andric Register SrcVec = Idx < NumElts ? Src0Reg : Src1Reg; 66858bcb0991SDimitry Andric int ExtractIdx = Idx < NumElts ? Idx : Idx - NumElts; 66868bcb0991SDimitry Andric auto IdxK = MIRBuilder.buildConstant(IdxTy, ExtractIdx); 66878bcb0991SDimitry Andric auto Extract = MIRBuilder.buildExtractVectorElement(EltTy, SrcVec, IdxK); 66888bcb0991SDimitry Andric BuildVec.push_back(Extract.getReg(0)); 66898bcb0991SDimitry Andric } 66908bcb0991SDimitry Andric } 66918bcb0991SDimitry Andric 66928bcb0991SDimitry Andric MIRBuilder.buildBuildVector(DstReg, BuildVec); 66938bcb0991SDimitry Andric MI.eraseFromParent(); 66948bcb0991SDimitry Andric return Legalized; 66958bcb0991SDimitry Andric } 66968bcb0991SDimitry Andric 66978bcb0991SDimitry Andric LegalizerHelper::LegalizeResult 66988bcb0991SDimitry Andric LegalizerHelper::lowerDynStackAlloc(MachineInstr &MI) { 66995ffd83dbSDimitry Andric const auto &MF = *MI.getMF(); 67005ffd83dbSDimitry Andric const auto &TFI = *MF.getSubtarget().getFrameLowering(); 67015ffd83dbSDimitry Andric if (TFI.getStackGrowthDirection() == TargetFrameLowering::StackGrowsUp) 67025ffd83dbSDimitry Andric return UnableToLegalize; 67035ffd83dbSDimitry Andric 67048bcb0991SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 67058bcb0991SDimitry Andric Register AllocSize = MI.getOperand(1).getReg(); 67065ffd83dbSDimitry Andric Align Alignment = assumeAligned(MI.getOperand(2).getImm()); 67078bcb0991SDimitry Andric 67088bcb0991SDimitry Andric LLT PtrTy = MRI.getType(Dst); 67098bcb0991SDimitry Andric LLT IntPtrTy = LLT::scalar(PtrTy.getSizeInBits()); 67108bcb0991SDimitry Andric 67118bcb0991SDimitry Andric Register SPReg = TLI.getStackPointerRegisterToSaveRestore(); 67128bcb0991SDimitry Andric auto SPTmp = MIRBuilder.buildCopy(PtrTy, SPReg); 67138bcb0991SDimitry Andric SPTmp = MIRBuilder.buildCast(IntPtrTy, SPTmp); 67148bcb0991SDimitry Andric 67158bcb0991SDimitry Andric // Subtract the final alloc from the SP. We use G_PTRTOINT here so we don't 67168bcb0991SDimitry Andric // have to generate an extra instruction to negate the alloc and then use 6717480093f4SDimitry Andric // G_PTR_ADD to add the negative offset. 67188bcb0991SDimitry Andric auto Alloc = MIRBuilder.buildSub(IntPtrTy, SPTmp, AllocSize); 67195ffd83dbSDimitry Andric if (Alignment > Align(1)) { 67205ffd83dbSDimitry Andric APInt AlignMask(IntPtrTy.getSizeInBits(), Alignment.value(), true); 67218bcb0991SDimitry Andric AlignMask.negate(); 67228bcb0991SDimitry Andric auto AlignCst = MIRBuilder.buildConstant(IntPtrTy, AlignMask); 67238bcb0991SDimitry Andric Alloc = MIRBuilder.buildAnd(IntPtrTy, Alloc, AlignCst); 67248bcb0991SDimitry Andric } 67258bcb0991SDimitry Andric 67268bcb0991SDimitry Andric SPTmp = MIRBuilder.buildCast(PtrTy, Alloc); 67278bcb0991SDimitry Andric MIRBuilder.buildCopy(SPReg, SPTmp); 67288bcb0991SDimitry Andric MIRBuilder.buildCopy(Dst, SPTmp); 67298bcb0991SDimitry Andric 67308bcb0991SDimitry Andric MI.eraseFromParent(); 67318bcb0991SDimitry Andric return Legalized; 67328bcb0991SDimitry Andric } 67338bcb0991SDimitry Andric 67348bcb0991SDimitry Andric LegalizerHelper::LegalizeResult 67358bcb0991SDimitry Andric LegalizerHelper::lowerExtract(MachineInstr &MI) { 67368bcb0991SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 67378bcb0991SDimitry Andric Register Src = MI.getOperand(1).getReg(); 67388bcb0991SDimitry Andric unsigned Offset = MI.getOperand(2).getImm(); 67398bcb0991SDimitry Andric 67408bcb0991SDimitry Andric LLT DstTy = MRI.getType(Dst); 67418bcb0991SDimitry Andric LLT SrcTy = MRI.getType(Src); 67428bcb0991SDimitry Andric 67430eae32dcSDimitry Andric // Extract sub-vector or one element 67440eae32dcSDimitry Andric if (SrcTy.isVector()) { 67450eae32dcSDimitry Andric unsigned SrcEltSize = SrcTy.getElementType().getSizeInBits(); 67460eae32dcSDimitry Andric unsigned DstSize = DstTy.getSizeInBits(); 67470eae32dcSDimitry Andric 67480eae32dcSDimitry Andric if ((Offset % SrcEltSize == 0) && (DstSize % SrcEltSize == 0) && 67490eae32dcSDimitry Andric (Offset + DstSize <= SrcTy.getSizeInBits())) { 67500eae32dcSDimitry Andric // Unmerge and allow access to each Src element for the artifact combiner. 67510eae32dcSDimitry Andric auto Unmerge = MIRBuilder.buildUnmerge(SrcTy.getElementType(), Src); 67520eae32dcSDimitry Andric 67530eae32dcSDimitry Andric // Take element(s) we need to extract and copy it (merge them). 67540eae32dcSDimitry Andric SmallVector<Register, 8> SubVectorElts; 67550eae32dcSDimitry Andric for (unsigned Idx = Offset / SrcEltSize; 67560eae32dcSDimitry Andric Idx < (Offset + DstSize) / SrcEltSize; ++Idx) { 67570eae32dcSDimitry Andric SubVectorElts.push_back(Unmerge.getReg(Idx)); 67580eae32dcSDimitry Andric } 67590eae32dcSDimitry Andric if (SubVectorElts.size() == 1) 67600eae32dcSDimitry Andric MIRBuilder.buildCopy(Dst, SubVectorElts[0]); 67610eae32dcSDimitry Andric else 67620eae32dcSDimitry Andric MIRBuilder.buildMerge(Dst, SubVectorElts); 67630eae32dcSDimitry Andric 67640eae32dcSDimitry Andric MI.eraseFromParent(); 67650eae32dcSDimitry Andric return Legalized; 67660eae32dcSDimitry Andric } 67670eae32dcSDimitry Andric } 67680eae32dcSDimitry Andric 67698bcb0991SDimitry Andric if (DstTy.isScalar() && 67708bcb0991SDimitry Andric (SrcTy.isScalar() || 67718bcb0991SDimitry Andric (SrcTy.isVector() && DstTy == SrcTy.getElementType()))) { 67728bcb0991SDimitry Andric LLT SrcIntTy = SrcTy; 67738bcb0991SDimitry Andric if (!SrcTy.isScalar()) { 67748bcb0991SDimitry Andric SrcIntTy = LLT::scalar(SrcTy.getSizeInBits()); 67758bcb0991SDimitry Andric Src = MIRBuilder.buildBitcast(SrcIntTy, Src).getReg(0); 67768bcb0991SDimitry Andric } 67778bcb0991SDimitry Andric 67788bcb0991SDimitry Andric if (Offset == 0) 67798bcb0991SDimitry Andric MIRBuilder.buildTrunc(Dst, Src); 67808bcb0991SDimitry Andric else { 67818bcb0991SDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(SrcIntTy, Offset); 67828bcb0991SDimitry Andric auto Shr = MIRBuilder.buildLShr(SrcIntTy, Src, ShiftAmt); 67838bcb0991SDimitry Andric MIRBuilder.buildTrunc(Dst, Shr); 67848bcb0991SDimitry Andric } 67858bcb0991SDimitry Andric 67868bcb0991SDimitry Andric MI.eraseFromParent(); 67878bcb0991SDimitry Andric return Legalized; 67888bcb0991SDimitry Andric } 67898bcb0991SDimitry Andric 67908bcb0991SDimitry Andric return UnableToLegalize; 67918bcb0991SDimitry Andric } 67928bcb0991SDimitry Andric 67938bcb0991SDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::lowerInsert(MachineInstr &MI) { 67948bcb0991SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 67958bcb0991SDimitry Andric Register Src = MI.getOperand(1).getReg(); 67968bcb0991SDimitry Andric Register InsertSrc = MI.getOperand(2).getReg(); 67978bcb0991SDimitry Andric uint64_t Offset = MI.getOperand(3).getImm(); 67988bcb0991SDimitry Andric 67998bcb0991SDimitry Andric LLT DstTy = MRI.getType(Src); 68008bcb0991SDimitry Andric LLT InsertTy = MRI.getType(InsertSrc); 68018bcb0991SDimitry Andric 68020eae32dcSDimitry Andric // Insert sub-vector or one element 68030eae32dcSDimitry Andric if (DstTy.isVector() && !InsertTy.isPointer()) { 68040eae32dcSDimitry Andric LLT EltTy = DstTy.getElementType(); 68050eae32dcSDimitry Andric unsigned EltSize = EltTy.getSizeInBits(); 68060eae32dcSDimitry Andric unsigned InsertSize = InsertTy.getSizeInBits(); 68070eae32dcSDimitry Andric 68080eae32dcSDimitry Andric if ((Offset % EltSize == 0) && (InsertSize % EltSize == 0) && 68090eae32dcSDimitry Andric (Offset + InsertSize <= DstTy.getSizeInBits())) { 68100eae32dcSDimitry Andric auto UnmergeSrc = MIRBuilder.buildUnmerge(EltTy, Src); 68110eae32dcSDimitry Andric SmallVector<Register, 8> DstElts; 68120eae32dcSDimitry Andric unsigned Idx = 0; 68130eae32dcSDimitry Andric // Elements from Src before insert start Offset 68140eae32dcSDimitry Andric for (; Idx < Offset / EltSize; ++Idx) { 68150eae32dcSDimitry Andric DstElts.push_back(UnmergeSrc.getReg(Idx)); 68160eae32dcSDimitry Andric } 68170eae32dcSDimitry Andric 68180eae32dcSDimitry Andric // Replace elements in Src with elements from InsertSrc 68190eae32dcSDimitry Andric if (InsertTy.getSizeInBits() > EltSize) { 68200eae32dcSDimitry Andric auto UnmergeInsertSrc = MIRBuilder.buildUnmerge(EltTy, InsertSrc); 68210eae32dcSDimitry Andric for (unsigned i = 0; Idx < (Offset + InsertSize) / EltSize; 68220eae32dcSDimitry Andric ++Idx, ++i) { 68230eae32dcSDimitry Andric DstElts.push_back(UnmergeInsertSrc.getReg(i)); 68240eae32dcSDimitry Andric } 68250eae32dcSDimitry Andric } else { 68260eae32dcSDimitry Andric DstElts.push_back(InsertSrc); 68270eae32dcSDimitry Andric ++Idx; 68280eae32dcSDimitry Andric } 68290eae32dcSDimitry Andric 68300eae32dcSDimitry Andric // Remaining elements from Src after insert 68310eae32dcSDimitry Andric for (; Idx < DstTy.getNumElements(); ++Idx) { 68320eae32dcSDimitry Andric DstElts.push_back(UnmergeSrc.getReg(Idx)); 68330eae32dcSDimitry Andric } 68340eae32dcSDimitry Andric 68350eae32dcSDimitry Andric MIRBuilder.buildMerge(Dst, DstElts); 68360eae32dcSDimitry Andric MI.eraseFromParent(); 68370eae32dcSDimitry Andric return Legalized; 68380eae32dcSDimitry Andric } 68390eae32dcSDimitry Andric } 68400eae32dcSDimitry Andric 68415ffd83dbSDimitry Andric if (InsertTy.isVector() || 68425ffd83dbSDimitry Andric (DstTy.isVector() && DstTy.getElementType() != InsertTy)) 68435ffd83dbSDimitry Andric return UnableToLegalize; 68445ffd83dbSDimitry Andric 68455ffd83dbSDimitry Andric const DataLayout &DL = MIRBuilder.getDataLayout(); 68465ffd83dbSDimitry Andric if ((DstTy.isPointer() && 68475ffd83dbSDimitry Andric DL.isNonIntegralAddressSpace(DstTy.getAddressSpace())) || 68485ffd83dbSDimitry Andric (InsertTy.isPointer() && 68495ffd83dbSDimitry Andric DL.isNonIntegralAddressSpace(InsertTy.getAddressSpace()))) { 68505ffd83dbSDimitry Andric LLVM_DEBUG(dbgs() << "Not casting non-integral address space integer\n"); 68515ffd83dbSDimitry Andric return UnableToLegalize; 68525ffd83dbSDimitry Andric } 68535ffd83dbSDimitry Andric 68548bcb0991SDimitry Andric LLT IntDstTy = DstTy; 68555ffd83dbSDimitry Andric 68568bcb0991SDimitry Andric if (!DstTy.isScalar()) { 68578bcb0991SDimitry Andric IntDstTy = LLT::scalar(DstTy.getSizeInBits()); 68585ffd83dbSDimitry Andric Src = MIRBuilder.buildCast(IntDstTy, Src).getReg(0); 68595ffd83dbSDimitry Andric } 68605ffd83dbSDimitry Andric 68615ffd83dbSDimitry Andric if (!InsertTy.isScalar()) { 68625ffd83dbSDimitry Andric const LLT IntInsertTy = LLT::scalar(InsertTy.getSizeInBits()); 68635ffd83dbSDimitry Andric InsertSrc = MIRBuilder.buildPtrToInt(IntInsertTy, InsertSrc).getReg(0); 68648bcb0991SDimitry Andric } 68658bcb0991SDimitry Andric 68668bcb0991SDimitry Andric Register ExtInsSrc = MIRBuilder.buildZExt(IntDstTy, InsertSrc).getReg(0); 68678bcb0991SDimitry Andric if (Offset != 0) { 68688bcb0991SDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(IntDstTy, Offset); 68698bcb0991SDimitry Andric ExtInsSrc = MIRBuilder.buildShl(IntDstTy, ExtInsSrc, ShiftAmt).getReg(0); 68708bcb0991SDimitry Andric } 68718bcb0991SDimitry Andric 68725ffd83dbSDimitry Andric APInt MaskVal = APInt::getBitsSetWithWrap( 68735ffd83dbSDimitry Andric DstTy.getSizeInBits(), Offset + InsertTy.getSizeInBits(), Offset); 68748bcb0991SDimitry Andric 68758bcb0991SDimitry Andric auto Mask = MIRBuilder.buildConstant(IntDstTy, MaskVal); 68768bcb0991SDimitry Andric auto MaskedSrc = MIRBuilder.buildAnd(IntDstTy, Src, Mask); 68778bcb0991SDimitry Andric auto Or = MIRBuilder.buildOr(IntDstTy, MaskedSrc, ExtInsSrc); 68788bcb0991SDimitry Andric 68795ffd83dbSDimitry Andric MIRBuilder.buildCast(Dst, Or); 68808bcb0991SDimitry Andric MI.eraseFromParent(); 68818bcb0991SDimitry Andric return Legalized; 68828bcb0991SDimitry Andric } 68838bcb0991SDimitry Andric 68848bcb0991SDimitry Andric LegalizerHelper::LegalizeResult 68858bcb0991SDimitry Andric LegalizerHelper::lowerSADDO_SSUBO(MachineInstr &MI) { 68868bcb0991SDimitry Andric Register Dst0 = MI.getOperand(0).getReg(); 68878bcb0991SDimitry Andric Register Dst1 = MI.getOperand(1).getReg(); 68888bcb0991SDimitry Andric Register LHS = MI.getOperand(2).getReg(); 68898bcb0991SDimitry Andric Register RHS = MI.getOperand(3).getReg(); 68908bcb0991SDimitry Andric const bool IsAdd = MI.getOpcode() == TargetOpcode::G_SADDO; 68918bcb0991SDimitry Andric 68928bcb0991SDimitry Andric LLT Ty = MRI.getType(Dst0); 68938bcb0991SDimitry Andric LLT BoolTy = MRI.getType(Dst1); 68948bcb0991SDimitry Andric 68958bcb0991SDimitry Andric if (IsAdd) 68968bcb0991SDimitry Andric MIRBuilder.buildAdd(Dst0, LHS, RHS); 68978bcb0991SDimitry Andric else 68988bcb0991SDimitry Andric MIRBuilder.buildSub(Dst0, LHS, RHS); 68998bcb0991SDimitry Andric 69008bcb0991SDimitry Andric // TODO: If SADDSAT/SSUBSAT is legal, compare results to detect overflow. 69018bcb0991SDimitry Andric 69028bcb0991SDimitry Andric auto Zero = MIRBuilder.buildConstant(Ty, 0); 69038bcb0991SDimitry Andric 69048bcb0991SDimitry Andric // For an addition, the result should be less than one of the operands (LHS) 69058bcb0991SDimitry Andric // if and only if the other operand (RHS) is negative, otherwise there will 69068bcb0991SDimitry Andric // be overflow. 69078bcb0991SDimitry Andric // For a subtraction, the result should be less than one of the operands 69088bcb0991SDimitry Andric // (LHS) if and only if the other operand (RHS) is (non-zero) positive, 69098bcb0991SDimitry Andric // otherwise there will be overflow. 69108bcb0991SDimitry Andric auto ResultLowerThanLHS = 69118bcb0991SDimitry Andric MIRBuilder.buildICmp(CmpInst::ICMP_SLT, BoolTy, Dst0, LHS); 69128bcb0991SDimitry Andric auto ConditionRHS = MIRBuilder.buildICmp( 69138bcb0991SDimitry Andric IsAdd ? CmpInst::ICMP_SLT : CmpInst::ICMP_SGT, BoolTy, RHS, Zero); 69148bcb0991SDimitry Andric 69158bcb0991SDimitry Andric MIRBuilder.buildXor(Dst1, ConditionRHS, ResultLowerThanLHS); 69168bcb0991SDimitry Andric MI.eraseFromParent(); 69178bcb0991SDimitry Andric return Legalized; 69188bcb0991SDimitry Andric } 6919480093f4SDimitry Andric 6920480093f4SDimitry Andric LegalizerHelper::LegalizeResult 6921e8d8bef9SDimitry Andric LegalizerHelper::lowerAddSubSatToMinMax(MachineInstr &MI) { 6922e8d8bef9SDimitry Andric Register Res = MI.getOperand(0).getReg(); 6923e8d8bef9SDimitry Andric Register LHS = MI.getOperand(1).getReg(); 6924e8d8bef9SDimitry Andric Register RHS = MI.getOperand(2).getReg(); 6925e8d8bef9SDimitry Andric LLT Ty = MRI.getType(Res); 6926e8d8bef9SDimitry Andric bool IsSigned; 6927e8d8bef9SDimitry Andric bool IsAdd; 6928e8d8bef9SDimitry Andric unsigned BaseOp; 6929e8d8bef9SDimitry Andric switch (MI.getOpcode()) { 6930e8d8bef9SDimitry Andric default: 6931e8d8bef9SDimitry Andric llvm_unreachable("unexpected addsat/subsat opcode"); 6932e8d8bef9SDimitry Andric case TargetOpcode::G_UADDSAT: 6933e8d8bef9SDimitry Andric IsSigned = false; 6934e8d8bef9SDimitry Andric IsAdd = true; 6935e8d8bef9SDimitry Andric BaseOp = TargetOpcode::G_ADD; 6936e8d8bef9SDimitry Andric break; 6937e8d8bef9SDimitry Andric case TargetOpcode::G_SADDSAT: 6938e8d8bef9SDimitry Andric IsSigned = true; 6939e8d8bef9SDimitry Andric IsAdd = true; 6940e8d8bef9SDimitry Andric BaseOp = TargetOpcode::G_ADD; 6941e8d8bef9SDimitry Andric break; 6942e8d8bef9SDimitry Andric case TargetOpcode::G_USUBSAT: 6943e8d8bef9SDimitry Andric IsSigned = false; 6944e8d8bef9SDimitry Andric IsAdd = false; 6945e8d8bef9SDimitry Andric BaseOp = TargetOpcode::G_SUB; 6946e8d8bef9SDimitry Andric break; 6947e8d8bef9SDimitry Andric case TargetOpcode::G_SSUBSAT: 6948e8d8bef9SDimitry Andric IsSigned = true; 6949e8d8bef9SDimitry Andric IsAdd = false; 6950e8d8bef9SDimitry Andric BaseOp = TargetOpcode::G_SUB; 6951e8d8bef9SDimitry Andric break; 6952e8d8bef9SDimitry Andric } 6953e8d8bef9SDimitry Andric 6954e8d8bef9SDimitry Andric if (IsSigned) { 6955e8d8bef9SDimitry Andric // sadd.sat(a, b) -> 6956e8d8bef9SDimitry Andric // hi = 0x7fffffff - smax(a, 0) 6957e8d8bef9SDimitry Andric // lo = 0x80000000 - smin(a, 0) 6958e8d8bef9SDimitry Andric // a + smin(smax(lo, b), hi) 6959e8d8bef9SDimitry Andric // ssub.sat(a, b) -> 6960e8d8bef9SDimitry Andric // lo = smax(a, -1) - 0x7fffffff 6961e8d8bef9SDimitry Andric // hi = smin(a, -1) - 0x80000000 6962e8d8bef9SDimitry Andric // a - smin(smax(lo, b), hi) 6963e8d8bef9SDimitry Andric // TODO: AMDGPU can use a "median of 3" instruction here: 6964e8d8bef9SDimitry Andric // a +/- med3(lo, b, hi) 6965e8d8bef9SDimitry Andric uint64_t NumBits = Ty.getScalarSizeInBits(); 6966e8d8bef9SDimitry Andric auto MaxVal = 6967e8d8bef9SDimitry Andric MIRBuilder.buildConstant(Ty, APInt::getSignedMaxValue(NumBits)); 6968e8d8bef9SDimitry Andric auto MinVal = 6969e8d8bef9SDimitry Andric MIRBuilder.buildConstant(Ty, APInt::getSignedMinValue(NumBits)); 6970e8d8bef9SDimitry Andric MachineInstrBuilder Hi, Lo; 6971e8d8bef9SDimitry Andric if (IsAdd) { 6972e8d8bef9SDimitry Andric auto Zero = MIRBuilder.buildConstant(Ty, 0); 6973e8d8bef9SDimitry Andric Hi = MIRBuilder.buildSub(Ty, MaxVal, MIRBuilder.buildSMax(Ty, LHS, Zero)); 6974e8d8bef9SDimitry Andric Lo = MIRBuilder.buildSub(Ty, MinVal, MIRBuilder.buildSMin(Ty, LHS, Zero)); 6975e8d8bef9SDimitry Andric } else { 6976e8d8bef9SDimitry Andric auto NegOne = MIRBuilder.buildConstant(Ty, -1); 6977e8d8bef9SDimitry Andric Lo = MIRBuilder.buildSub(Ty, MIRBuilder.buildSMax(Ty, LHS, NegOne), 6978e8d8bef9SDimitry Andric MaxVal); 6979e8d8bef9SDimitry Andric Hi = MIRBuilder.buildSub(Ty, MIRBuilder.buildSMin(Ty, LHS, NegOne), 6980e8d8bef9SDimitry Andric MinVal); 6981e8d8bef9SDimitry Andric } 6982e8d8bef9SDimitry Andric auto RHSClamped = 6983e8d8bef9SDimitry Andric MIRBuilder.buildSMin(Ty, MIRBuilder.buildSMax(Ty, Lo, RHS), Hi); 6984e8d8bef9SDimitry Andric MIRBuilder.buildInstr(BaseOp, {Res}, {LHS, RHSClamped}); 6985e8d8bef9SDimitry Andric } else { 6986e8d8bef9SDimitry Andric // uadd.sat(a, b) -> a + umin(~a, b) 6987e8d8bef9SDimitry Andric // usub.sat(a, b) -> a - umin(a, b) 6988e8d8bef9SDimitry Andric Register Not = IsAdd ? MIRBuilder.buildNot(Ty, LHS).getReg(0) : LHS; 6989e8d8bef9SDimitry Andric auto Min = MIRBuilder.buildUMin(Ty, Not, RHS); 6990e8d8bef9SDimitry Andric MIRBuilder.buildInstr(BaseOp, {Res}, {LHS, Min}); 6991e8d8bef9SDimitry Andric } 6992e8d8bef9SDimitry Andric 6993e8d8bef9SDimitry Andric MI.eraseFromParent(); 6994e8d8bef9SDimitry Andric return Legalized; 6995e8d8bef9SDimitry Andric } 6996e8d8bef9SDimitry Andric 6997e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult 6998e8d8bef9SDimitry Andric LegalizerHelper::lowerAddSubSatToAddoSubo(MachineInstr &MI) { 6999e8d8bef9SDimitry Andric Register Res = MI.getOperand(0).getReg(); 7000e8d8bef9SDimitry Andric Register LHS = MI.getOperand(1).getReg(); 7001e8d8bef9SDimitry Andric Register RHS = MI.getOperand(2).getReg(); 7002e8d8bef9SDimitry Andric LLT Ty = MRI.getType(Res); 7003e8d8bef9SDimitry Andric LLT BoolTy = Ty.changeElementSize(1); 7004e8d8bef9SDimitry Andric bool IsSigned; 7005e8d8bef9SDimitry Andric bool IsAdd; 7006e8d8bef9SDimitry Andric unsigned OverflowOp; 7007e8d8bef9SDimitry Andric switch (MI.getOpcode()) { 7008e8d8bef9SDimitry Andric default: 7009e8d8bef9SDimitry Andric llvm_unreachable("unexpected addsat/subsat opcode"); 7010e8d8bef9SDimitry Andric case TargetOpcode::G_UADDSAT: 7011e8d8bef9SDimitry Andric IsSigned = false; 7012e8d8bef9SDimitry Andric IsAdd = true; 7013e8d8bef9SDimitry Andric OverflowOp = TargetOpcode::G_UADDO; 7014e8d8bef9SDimitry Andric break; 7015e8d8bef9SDimitry Andric case TargetOpcode::G_SADDSAT: 7016e8d8bef9SDimitry Andric IsSigned = true; 7017e8d8bef9SDimitry Andric IsAdd = true; 7018e8d8bef9SDimitry Andric OverflowOp = TargetOpcode::G_SADDO; 7019e8d8bef9SDimitry Andric break; 7020e8d8bef9SDimitry Andric case TargetOpcode::G_USUBSAT: 7021e8d8bef9SDimitry Andric IsSigned = false; 7022e8d8bef9SDimitry Andric IsAdd = false; 7023e8d8bef9SDimitry Andric OverflowOp = TargetOpcode::G_USUBO; 7024e8d8bef9SDimitry Andric break; 7025e8d8bef9SDimitry Andric case TargetOpcode::G_SSUBSAT: 7026e8d8bef9SDimitry Andric IsSigned = true; 7027e8d8bef9SDimitry Andric IsAdd = false; 7028e8d8bef9SDimitry Andric OverflowOp = TargetOpcode::G_SSUBO; 7029e8d8bef9SDimitry Andric break; 7030e8d8bef9SDimitry Andric } 7031e8d8bef9SDimitry Andric 7032e8d8bef9SDimitry Andric auto OverflowRes = 7033e8d8bef9SDimitry Andric MIRBuilder.buildInstr(OverflowOp, {Ty, BoolTy}, {LHS, RHS}); 7034e8d8bef9SDimitry Andric Register Tmp = OverflowRes.getReg(0); 7035e8d8bef9SDimitry Andric Register Ov = OverflowRes.getReg(1); 7036e8d8bef9SDimitry Andric MachineInstrBuilder Clamp; 7037e8d8bef9SDimitry Andric if (IsSigned) { 7038e8d8bef9SDimitry Andric // sadd.sat(a, b) -> 7039e8d8bef9SDimitry Andric // {tmp, ov} = saddo(a, b) 7040e8d8bef9SDimitry Andric // ov ? (tmp >>s 31) + 0x80000000 : r 7041e8d8bef9SDimitry Andric // ssub.sat(a, b) -> 7042e8d8bef9SDimitry Andric // {tmp, ov} = ssubo(a, b) 7043e8d8bef9SDimitry Andric // ov ? (tmp >>s 31) + 0x80000000 : r 7044e8d8bef9SDimitry Andric uint64_t NumBits = Ty.getScalarSizeInBits(); 7045e8d8bef9SDimitry Andric auto ShiftAmount = MIRBuilder.buildConstant(Ty, NumBits - 1); 7046e8d8bef9SDimitry Andric auto Sign = MIRBuilder.buildAShr(Ty, Tmp, ShiftAmount); 7047e8d8bef9SDimitry Andric auto MinVal = 7048e8d8bef9SDimitry Andric MIRBuilder.buildConstant(Ty, APInt::getSignedMinValue(NumBits)); 7049e8d8bef9SDimitry Andric Clamp = MIRBuilder.buildAdd(Ty, Sign, MinVal); 7050e8d8bef9SDimitry Andric } else { 7051e8d8bef9SDimitry Andric // uadd.sat(a, b) -> 7052e8d8bef9SDimitry Andric // {tmp, ov} = uaddo(a, b) 7053e8d8bef9SDimitry Andric // ov ? 0xffffffff : tmp 7054e8d8bef9SDimitry Andric // usub.sat(a, b) -> 7055e8d8bef9SDimitry Andric // {tmp, ov} = usubo(a, b) 7056e8d8bef9SDimitry Andric // ov ? 0 : tmp 7057e8d8bef9SDimitry Andric Clamp = MIRBuilder.buildConstant(Ty, IsAdd ? -1 : 0); 7058e8d8bef9SDimitry Andric } 7059e8d8bef9SDimitry Andric MIRBuilder.buildSelect(Res, Ov, Clamp, Tmp); 7060e8d8bef9SDimitry Andric 7061e8d8bef9SDimitry Andric MI.eraseFromParent(); 7062e8d8bef9SDimitry Andric return Legalized; 7063e8d8bef9SDimitry Andric } 7064e8d8bef9SDimitry Andric 7065e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult 7066e8d8bef9SDimitry Andric LegalizerHelper::lowerShlSat(MachineInstr &MI) { 7067e8d8bef9SDimitry Andric assert((MI.getOpcode() == TargetOpcode::G_SSHLSAT || 7068e8d8bef9SDimitry Andric MI.getOpcode() == TargetOpcode::G_USHLSAT) && 7069e8d8bef9SDimitry Andric "Expected shlsat opcode!"); 7070e8d8bef9SDimitry Andric bool IsSigned = MI.getOpcode() == TargetOpcode::G_SSHLSAT; 7071e8d8bef9SDimitry Andric Register Res = MI.getOperand(0).getReg(); 7072e8d8bef9SDimitry Andric Register LHS = MI.getOperand(1).getReg(); 7073e8d8bef9SDimitry Andric Register RHS = MI.getOperand(2).getReg(); 7074e8d8bef9SDimitry Andric LLT Ty = MRI.getType(Res); 7075e8d8bef9SDimitry Andric LLT BoolTy = Ty.changeElementSize(1); 7076e8d8bef9SDimitry Andric 7077e8d8bef9SDimitry Andric unsigned BW = Ty.getScalarSizeInBits(); 7078e8d8bef9SDimitry Andric auto Result = MIRBuilder.buildShl(Ty, LHS, RHS); 7079e8d8bef9SDimitry Andric auto Orig = IsSigned ? MIRBuilder.buildAShr(Ty, Result, RHS) 7080e8d8bef9SDimitry Andric : MIRBuilder.buildLShr(Ty, Result, RHS); 7081e8d8bef9SDimitry Andric 7082e8d8bef9SDimitry Andric MachineInstrBuilder SatVal; 7083e8d8bef9SDimitry Andric if (IsSigned) { 7084e8d8bef9SDimitry Andric auto SatMin = MIRBuilder.buildConstant(Ty, APInt::getSignedMinValue(BW)); 7085e8d8bef9SDimitry Andric auto SatMax = MIRBuilder.buildConstant(Ty, APInt::getSignedMaxValue(BW)); 7086e8d8bef9SDimitry Andric auto Cmp = MIRBuilder.buildICmp(CmpInst::ICMP_SLT, BoolTy, LHS, 7087e8d8bef9SDimitry Andric MIRBuilder.buildConstant(Ty, 0)); 7088e8d8bef9SDimitry Andric SatVal = MIRBuilder.buildSelect(Ty, Cmp, SatMin, SatMax); 7089e8d8bef9SDimitry Andric } else { 7090e8d8bef9SDimitry Andric SatVal = MIRBuilder.buildConstant(Ty, APInt::getMaxValue(BW)); 7091e8d8bef9SDimitry Andric } 7092e8d8bef9SDimitry Andric auto Ov = MIRBuilder.buildICmp(CmpInst::ICMP_NE, BoolTy, LHS, Orig); 7093e8d8bef9SDimitry Andric MIRBuilder.buildSelect(Res, Ov, SatVal, Result); 7094e8d8bef9SDimitry Andric 7095e8d8bef9SDimitry Andric MI.eraseFromParent(); 7096e8d8bef9SDimitry Andric return Legalized; 7097e8d8bef9SDimitry Andric } 7098e8d8bef9SDimitry Andric 7099e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult 7100480093f4SDimitry Andric LegalizerHelper::lowerBswap(MachineInstr &MI) { 7101480093f4SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 7102480093f4SDimitry Andric Register Src = MI.getOperand(1).getReg(); 7103480093f4SDimitry Andric const LLT Ty = MRI.getType(Src); 71045ffd83dbSDimitry Andric unsigned SizeInBytes = (Ty.getScalarSizeInBits() + 7) / 8; 7105480093f4SDimitry Andric unsigned BaseShiftAmt = (SizeInBytes - 1) * 8; 7106480093f4SDimitry Andric 7107480093f4SDimitry Andric // Swap most and least significant byte, set remaining bytes in Res to zero. 7108480093f4SDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(Ty, BaseShiftAmt); 7109480093f4SDimitry Andric auto LSByteShiftedLeft = MIRBuilder.buildShl(Ty, Src, ShiftAmt); 7110480093f4SDimitry Andric auto MSByteShiftedRight = MIRBuilder.buildLShr(Ty, Src, ShiftAmt); 7111480093f4SDimitry Andric auto Res = MIRBuilder.buildOr(Ty, MSByteShiftedRight, LSByteShiftedLeft); 7112480093f4SDimitry Andric 7113480093f4SDimitry Andric // Set i-th high/low byte in Res to i-th low/high byte from Src. 7114480093f4SDimitry Andric for (unsigned i = 1; i < SizeInBytes / 2; ++i) { 7115480093f4SDimitry Andric // AND with Mask leaves byte i unchanged and sets remaining bytes to 0. 7116480093f4SDimitry Andric APInt APMask(SizeInBytes * 8, 0xFF << (i * 8)); 7117480093f4SDimitry Andric auto Mask = MIRBuilder.buildConstant(Ty, APMask); 7118480093f4SDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(Ty, BaseShiftAmt - 16 * i); 7119480093f4SDimitry Andric // Low byte shifted left to place of high byte: (Src & Mask) << ShiftAmt. 7120480093f4SDimitry Andric auto LoByte = MIRBuilder.buildAnd(Ty, Src, Mask); 7121480093f4SDimitry Andric auto LoShiftedLeft = MIRBuilder.buildShl(Ty, LoByte, ShiftAmt); 7122480093f4SDimitry Andric Res = MIRBuilder.buildOr(Ty, Res, LoShiftedLeft); 7123480093f4SDimitry Andric // High byte shifted right to place of low byte: (Src >> ShiftAmt) & Mask. 7124480093f4SDimitry Andric auto SrcShiftedRight = MIRBuilder.buildLShr(Ty, Src, ShiftAmt); 7125480093f4SDimitry Andric auto HiShiftedRight = MIRBuilder.buildAnd(Ty, SrcShiftedRight, Mask); 7126480093f4SDimitry Andric Res = MIRBuilder.buildOr(Ty, Res, HiShiftedRight); 7127480093f4SDimitry Andric } 7128480093f4SDimitry Andric Res.getInstr()->getOperand(0).setReg(Dst); 7129480093f4SDimitry Andric 7130480093f4SDimitry Andric MI.eraseFromParent(); 7131480093f4SDimitry Andric return Legalized; 7132480093f4SDimitry Andric } 7133480093f4SDimitry Andric 7134480093f4SDimitry Andric //{ (Src & Mask) >> N } | { (Src << N) & Mask } 7135480093f4SDimitry Andric static MachineInstrBuilder SwapN(unsigned N, DstOp Dst, MachineIRBuilder &B, 7136480093f4SDimitry Andric MachineInstrBuilder Src, APInt Mask) { 7137480093f4SDimitry Andric const LLT Ty = Dst.getLLTTy(*B.getMRI()); 7138480093f4SDimitry Andric MachineInstrBuilder C_N = B.buildConstant(Ty, N); 7139480093f4SDimitry Andric MachineInstrBuilder MaskLoNTo0 = B.buildConstant(Ty, Mask); 7140480093f4SDimitry Andric auto LHS = B.buildLShr(Ty, B.buildAnd(Ty, Src, MaskLoNTo0), C_N); 7141480093f4SDimitry Andric auto RHS = B.buildAnd(Ty, B.buildShl(Ty, Src, C_N), MaskLoNTo0); 7142480093f4SDimitry Andric return B.buildOr(Dst, LHS, RHS); 7143480093f4SDimitry Andric } 7144480093f4SDimitry Andric 7145480093f4SDimitry Andric LegalizerHelper::LegalizeResult 7146480093f4SDimitry Andric LegalizerHelper::lowerBitreverse(MachineInstr &MI) { 7147480093f4SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 7148480093f4SDimitry Andric Register Src = MI.getOperand(1).getReg(); 7149480093f4SDimitry Andric const LLT Ty = MRI.getType(Src); 7150480093f4SDimitry Andric unsigned Size = Ty.getSizeInBits(); 7151480093f4SDimitry Andric 7152480093f4SDimitry Andric MachineInstrBuilder BSWAP = 7153480093f4SDimitry Andric MIRBuilder.buildInstr(TargetOpcode::G_BSWAP, {Ty}, {Src}); 7154480093f4SDimitry Andric 7155480093f4SDimitry Andric // swap high and low 4 bits in 8 bit blocks 7654|3210 -> 3210|7654 7156480093f4SDimitry Andric // [(val & 0xF0F0F0F0) >> 4] | [(val & 0x0F0F0F0F) << 4] 7157480093f4SDimitry Andric // -> [(val & 0xF0F0F0F0) >> 4] | [(val << 4) & 0xF0F0F0F0] 7158480093f4SDimitry Andric MachineInstrBuilder Swap4 = 7159480093f4SDimitry Andric SwapN(4, Ty, MIRBuilder, BSWAP, APInt::getSplat(Size, APInt(8, 0xF0))); 7160480093f4SDimitry Andric 7161480093f4SDimitry Andric // swap high and low 2 bits in 4 bit blocks 32|10 76|54 -> 10|32 54|76 7162480093f4SDimitry Andric // [(val & 0xCCCCCCCC) >> 2] & [(val & 0x33333333) << 2] 7163480093f4SDimitry Andric // -> [(val & 0xCCCCCCCC) >> 2] & [(val << 2) & 0xCCCCCCCC] 7164480093f4SDimitry Andric MachineInstrBuilder Swap2 = 7165480093f4SDimitry Andric SwapN(2, Ty, MIRBuilder, Swap4, APInt::getSplat(Size, APInt(8, 0xCC))); 7166480093f4SDimitry Andric 7167480093f4SDimitry Andric // swap high and low 1 bit in 2 bit blocks 1|0 3|2 5|4 7|6 -> 0|1 2|3 4|5 6|7 7168480093f4SDimitry Andric // [(val & 0xAAAAAAAA) >> 1] & [(val & 0x55555555) << 1] 7169480093f4SDimitry Andric // -> [(val & 0xAAAAAAAA) >> 1] & [(val << 1) & 0xAAAAAAAA] 7170480093f4SDimitry Andric SwapN(1, Dst, MIRBuilder, Swap2, APInt::getSplat(Size, APInt(8, 0xAA))); 7171480093f4SDimitry Andric 7172480093f4SDimitry Andric MI.eraseFromParent(); 7173480093f4SDimitry Andric return Legalized; 7174480093f4SDimitry Andric } 7175480093f4SDimitry Andric 7176480093f4SDimitry Andric LegalizerHelper::LegalizeResult 71775ffd83dbSDimitry Andric LegalizerHelper::lowerReadWriteRegister(MachineInstr &MI) { 7178480093f4SDimitry Andric MachineFunction &MF = MIRBuilder.getMF(); 71795ffd83dbSDimitry Andric 71805ffd83dbSDimitry Andric bool IsRead = MI.getOpcode() == TargetOpcode::G_READ_REGISTER; 71815ffd83dbSDimitry Andric int NameOpIdx = IsRead ? 1 : 0; 71825ffd83dbSDimitry Andric int ValRegIndex = IsRead ? 0 : 1; 71835ffd83dbSDimitry Andric 71845ffd83dbSDimitry Andric Register ValReg = MI.getOperand(ValRegIndex).getReg(); 71855ffd83dbSDimitry Andric const LLT Ty = MRI.getType(ValReg); 71865ffd83dbSDimitry Andric const MDString *RegStr = cast<MDString>( 71875ffd83dbSDimitry Andric cast<MDNode>(MI.getOperand(NameOpIdx).getMetadata())->getOperand(0)); 71885ffd83dbSDimitry Andric 7189e8d8bef9SDimitry Andric Register PhysReg = TLI.getRegisterByName(RegStr->getString().data(), Ty, MF); 71905ffd83dbSDimitry Andric if (!PhysReg.isValid()) 7191480093f4SDimitry Andric return UnableToLegalize; 7192480093f4SDimitry Andric 71935ffd83dbSDimitry Andric if (IsRead) 71945ffd83dbSDimitry Andric MIRBuilder.buildCopy(ValReg, PhysReg); 71955ffd83dbSDimitry Andric else 71965ffd83dbSDimitry Andric MIRBuilder.buildCopy(PhysReg, ValReg); 71975ffd83dbSDimitry Andric 7198480093f4SDimitry Andric MI.eraseFromParent(); 7199480093f4SDimitry Andric return Legalized; 7200480093f4SDimitry Andric } 7201e8d8bef9SDimitry Andric 7202e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult 7203e8d8bef9SDimitry Andric LegalizerHelper::lowerSMULH_UMULH(MachineInstr &MI) { 7204e8d8bef9SDimitry Andric bool IsSigned = MI.getOpcode() == TargetOpcode::G_SMULH; 7205e8d8bef9SDimitry Andric unsigned ExtOp = IsSigned ? TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT; 7206e8d8bef9SDimitry Andric Register Result = MI.getOperand(0).getReg(); 7207e8d8bef9SDimitry Andric LLT OrigTy = MRI.getType(Result); 7208e8d8bef9SDimitry Andric auto SizeInBits = OrigTy.getScalarSizeInBits(); 7209e8d8bef9SDimitry Andric LLT WideTy = OrigTy.changeElementSize(SizeInBits * 2); 7210e8d8bef9SDimitry Andric 7211e8d8bef9SDimitry Andric auto LHS = MIRBuilder.buildInstr(ExtOp, {WideTy}, {MI.getOperand(1)}); 7212e8d8bef9SDimitry Andric auto RHS = MIRBuilder.buildInstr(ExtOp, {WideTy}, {MI.getOperand(2)}); 7213e8d8bef9SDimitry Andric auto Mul = MIRBuilder.buildMul(WideTy, LHS, RHS); 7214e8d8bef9SDimitry Andric unsigned ShiftOp = IsSigned ? TargetOpcode::G_ASHR : TargetOpcode::G_LSHR; 7215e8d8bef9SDimitry Andric 7216e8d8bef9SDimitry Andric auto ShiftAmt = MIRBuilder.buildConstant(WideTy, SizeInBits); 7217e8d8bef9SDimitry Andric auto Shifted = MIRBuilder.buildInstr(ShiftOp, {WideTy}, {Mul, ShiftAmt}); 7218e8d8bef9SDimitry Andric MIRBuilder.buildTrunc(Result, Shifted); 7219e8d8bef9SDimitry Andric 7220e8d8bef9SDimitry Andric MI.eraseFromParent(); 7221e8d8bef9SDimitry Andric return Legalized; 7222e8d8bef9SDimitry Andric } 7223e8d8bef9SDimitry Andric 7224e8d8bef9SDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::lowerSelect(MachineInstr &MI) { 7225e8d8bef9SDimitry Andric // Implement vector G_SELECT in terms of XOR, AND, OR. 7226e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 7227e8d8bef9SDimitry Andric Register MaskReg = MI.getOperand(1).getReg(); 7228e8d8bef9SDimitry Andric Register Op1Reg = MI.getOperand(2).getReg(); 7229e8d8bef9SDimitry Andric Register Op2Reg = MI.getOperand(3).getReg(); 7230e8d8bef9SDimitry Andric LLT DstTy = MRI.getType(DstReg); 7231e8d8bef9SDimitry Andric LLT MaskTy = MRI.getType(MaskReg); 7232e8d8bef9SDimitry Andric LLT Op1Ty = MRI.getType(Op1Reg); 7233e8d8bef9SDimitry Andric if (!DstTy.isVector()) 7234e8d8bef9SDimitry Andric return UnableToLegalize; 7235e8d8bef9SDimitry Andric 7236e8d8bef9SDimitry Andric // Vector selects can have a scalar predicate. If so, splat into a vector and 7237e8d8bef9SDimitry Andric // finish for later legalization attempts to try again. 7238e8d8bef9SDimitry Andric if (MaskTy.isScalar()) { 7239e8d8bef9SDimitry Andric Register MaskElt = MaskReg; 7240e8d8bef9SDimitry Andric if (MaskTy.getSizeInBits() < DstTy.getScalarSizeInBits()) 7241e8d8bef9SDimitry Andric MaskElt = MIRBuilder.buildSExt(DstTy.getElementType(), MaskElt).getReg(0); 7242e8d8bef9SDimitry Andric // Generate a vector splat idiom to be pattern matched later. 7243e8d8bef9SDimitry Andric auto ShufSplat = MIRBuilder.buildShuffleSplat(DstTy, MaskElt); 7244e8d8bef9SDimitry Andric Observer.changingInstr(MI); 7245e8d8bef9SDimitry Andric MI.getOperand(1).setReg(ShufSplat.getReg(0)); 7246e8d8bef9SDimitry Andric Observer.changedInstr(MI); 7247e8d8bef9SDimitry Andric return Legalized; 7248e8d8bef9SDimitry Andric } 7249e8d8bef9SDimitry Andric 7250e8d8bef9SDimitry Andric if (MaskTy.getSizeInBits() != Op1Ty.getSizeInBits()) { 7251e8d8bef9SDimitry Andric return UnableToLegalize; 7252e8d8bef9SDimitry Andric } 7253e8d8bef9SDimitry Andric 7254e8d8bef9SDimitry Andric auto NotMask = MIRBuilder.buildNot(MaskTy, MaskReg); 7255e8d8bef9SDimitry Andric auto NewOp1 = MIRBuilder.buildAnd(MaskTy, Op1Reg, MaskReg); 7256e8d8bef9SDimitry Andric auto NewOp2 = MIRBuilder.buildAnd(MaskTy, Op2Reg, NotMask); 7257e8d8bef9SDimitry Andric MIRBuilder.buildOr(DstReg, NewOp1, NewOp2); 7258e8d8bef9SDimitry Andric MI.eraseFromParent(); 7259e8d8bef9SDimitry Andric return Legalized; 7260e8d8bef9SDimitry Andric } 7261fe6060f1SDimitry Andric 7262fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult LegalizerHelper::lowerDIVREM(MachineInstr &MI) { 7263fe6060f1SDimitry Andric // Split DIVREM into individual instructions. 7264fe6060f1SDimitry Andric unsigned Opcode = MI.getOpcode(); 7265fe6060f1SDimitry Andric 7266fe6060f1SDimitry Andric MIRBuilder.buildInstr( 7267fe6060f1SDimitry Andric Opcode == TargetOpcode::G_SDIVREM ? TargetOpcode::G_SDIV 7268fe6060f1SDimitry Andric : TargetOpcode::G_UDIV, 7269fe6060f1SDimitry Andric {MI.getOperand(0).getReg()}, {MI.getOperand(2), MI.getOperand(3)}); 7270fe6060f1SDimitry Andric MIRBuilder.buildInstr( 7271fe6060f1SDimitry Andric Opcode == TargetOpcode::G_SDIVREM ? TargetOpcode::G_SREM 7272fe6060f1SDimitry Andric : TargetOpcode::G_UREM, 7273fe6060f1SDimitry Andric {MI.getOperand(1).getReg()}, {MI.getOperand(2), MI.getOperand(3)}); 7274fe6060f1SDimitry Andric MI.eraseFromParent(); 7275fe6060f1SDimitry Andric return Legalized; 7276fe6060f1SDimitry Andric } 7277fe6060f1SDimitry Andric 7278fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult 7279fe6060f1SDimitry Andric LegalizerHelper::lowerAbsToAddXor(MachineInstr &MI) { 7280fe6060f1SDimitry Andric // Expand %res = G_ABS %a into: 7281fe6060f1SDimitry Andric // %v1 = G_ASHR %a, scalar_size-1 7282fe6060f1SDimitry Andric // %v2 = G_ADD %a, %v1 7283fe6060f1SDimitry Andric // %res = G_XOR %v2, %v1 7284fe6060f1SDimitry Andric LLT DstTy = MRI.getType(MI.getOperand(0).getReg()); 7285fe6060f1SDimitry Andric Register OpReg = MI.getOperand(1).getReg(); 7286fe6060f1SDimitry Andric auto ShiftAmt = 7287fe6060f1SDimitry Andric MIRBuilder.buildConstant(DstTy, DstTy.getScalarSizeInBits() - 1); 7288fe6060f1SDimitry Andric auto Shift = MIRBuilder.buildAShr(DstTy, OpReg, ShiftAmt); 7289fe6060f1SDimitry Andric auto Add = MIRBuilder.buildAdd(DstTy, OpReg, Shift); 7290fe6060f1SDimitry Andric MIRBuilder.buildXor(MI.getOperand(0).getReg(), Add, Shift); 7291fe6060f1SDimitry Andric MI.eraseFromParent(); 7292fe6060f1SDimitry Andric return Legalized; 7293fe6060f1SDimitry Andric } 7294fe6060f1SDimitry Andric 7295fe6060f1SDimitry Andric LegalizerHelper::LegalizeResult 7296fe6060f1SDimitry Andric LegalizerHelper::lowerAbsToMaxNeg(MachineInstr &MI) { 7297fe6060f1SDimitry Andric // Expand %res = G_ABS %a into: 7298fe6060f1SDimitry Andric // %v1 = G_CONSTANT 0 7299fe6060f1SDimitry Andric // %v2 = G_SUB %v1, %a 7300fe6060f1SDimitry Andric // %res = G_SMAX %a, %v2 7301fe6060f1SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 7302fe6060f1SDimitry Andric LLT Ty = MRI.getType(SrcReg); 7303fe6060f1SDimitry Andric auto Zero = MIRBuilder.buildConstant(Ty, 0).getReg(0); 7304fe6060f1SDimitry Andric auto Sub = MIRBuilder.buildSub(Ty, Zero, SrcReg).getReg(0); 7305fe6060f1SDimitry Andric MIRBuilder.buildSMax(MI.getOperand(0), SrcReg, Sub); 7306fe6060f1SDimitry Andric MI.eraseFromParent(); 7307fe6060f1SDimitry Andric return Legalized; 7308fe6060f1SDimitry Andric } 7309349cc55cSDimitry Andric 7310349cc55cSDimitry Andric LegalizerHelper::LegalizeResult 7311349cc55cSDimitry Andric LegalizerHelper::lowerVectorReduction(MachineInstr &MI) { 7312349cc55cSDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 7313349cc55cSDimitry Andric LLT SrcTy = MRI.getType(SrcReg); 7314349cc55cSDimitry Andric LLT DstTy = MRI.getType(SrcReg); 7315349cc55cSDimitry Andric 7316349cc55cSDimitry Andric // The source could be a scalar if the IR type was <1 x sN>. 7317349cc55cSDimitry Andric if (SrcTy.isScalar()) { 7318349cc55cSDimitry Andric if (DstTy.getSizeInBits() > SrcTy.getSizeInBits()) 7319349cc55cSDimitry Andric return UnableToLegalize; // FIXME: handle extension. 7320349cc55cSDimitry Andric // This can be just a plain copy. 7321349cc55cSDimitry Andric Observer.changingInstr(MI); 7322349cc55cSDimitry Andric MI.setDesc(MIRBuilder.getTII().get(TargetOpcode::COPY)); 7323349cc55cSDimitry Andric Observer.changedInstr(MI); 7324349cc55cSDimitry Andric return Legalized; 7325349cc55cSDimitry Andric } 7326349cc55cSDimitry Andric return UnableToLegalize;; 7327349cc55cSDimitry Andric } 7328349cc55cSDimitry Andric 7329349cc55cSDimitry Andric static bool shouldLowerMemFuncForSize(const MachineFunction &MF) { 7330349cc55cSDimitry Andric // On Darwin, -Os means optimize for size without hurting performance, so 7331349cc55cSDimitry Andric // only really optimize for size when -Oz (MinSize) is used. 7332349cc55cSDimitry Andric if (MF.getTarget().getTargetTriple().isOSDarwin()) 7333349cc55cSDimitry Andric return MF.getFunction().hasMinSize(); 7334349cc55cSDimitry Andric return MF.getFunction().hasOptSize(); 7335349cc55cSDimitry Andric } 7336349cc55cSDimitry Andric 7337349cc55cSDimitry Andric // Returns a list of types to use for memory op lowering in MemOps. A partial 7338349cc55cSDimitry Andric // port of findOptimalMemOpLowering in TargetLowering. 7339349cc55cSDimitry Andric static bool findGISelOptimalMemOpLowering(std::vector<LLT> &MemOps, 7340349cc55cSDimitry Andric unsigned Limit, const MemOp &Op, 7341349cc55cSDimitry Andric unsigned DstAS, unsigned SrcAS, 7342349cc55cSDimitry Andric const AttributeList &FuncAttributes, 7343349cc55cSDimitry Andric const TargetLowering &TLI) { 7344349cc55cSDimitry Andric if (Op.isMemcpyWithFixedDstAlign() && Op.getSrcAlign() < Op.getDstAlign()) 7345349cc55cSDimitry Andric return false; 7346349cc55cSDimitry Andric 7347349cc55cSDimitry Andric LLT Ty = TLI.getOptimalMemOpLLT(Op, FuncAttributes); 7348349cc55cSDimitry Andric 7349349cc55cSDimitry Andric if (Ty == LLT()) { 7350349cc55cSDimitry Andric // Use the largest scalar type whose alignment constraints are satisfied. 7351349cc55cSDimitry Andric // We only need to check DstAlign here as SrcAlign is always greater or 7352349cc55cSDimitry Andric // equal to DstAlign (or zero). 7353349cc55cSDimitry Andric Ty = LLT::scalar(64); 7354349cc55cSDimitry Andric if (Op.isFixedDstAlign()) 7355349cc55cSDimitry Andric while (Op.getDstAlign() < Ty.getSizeInBytes() && 7356349cc55cSDimitry Andric !TLI.allowsMisalignedMemoryAccesses(Ty, DstAS, Op.getDstAlign())) 7357349cc55cSDimitry Andric Ty = LLT::scalar(Ty.getSizeInBytes()); 7358349cc55cSDimitry Andric assert(Ty.getSizeInBits() > 0 && "Could not find valid type"); 7359349cc55cSDimitry Andric // FIXME: check for the largest legal type we can load/store to. 7360349cc55cSDimitry Andric } 7361349cc55cSDimitry Andric 7362349cc55cSDimitry Andric unsigned NumMemOps = 0; 7363349cc55cSDimitry Andric uint64_t Size = Op.size(); 7364349cc55cSDimitry Andric while (Size) { 7365349cc55cSDimitry Andric unsigned TySize = Ty.getSizeInBytes(); 7366349cc55cSDimitry Andric while (TySize > Size) { 7367349cc55cSDimitry Andric // For now, only use non-vector load / store's for the left-over pieces. 7368349cc55cSDimitry Andric LLT NewTy = Ty; 7369349cc55cSDimitry Andric // FIXME: check for mem op safety and legality of the types. Not all of 7370349cc55cSDimitry Andric // SDAGisms map cleanly to GISel concepts. 7371349cc55cSDimitry Andric if (NewTy.isVector()) 7372349cc55cSDimitry Andric NewTy = NewTy.getSizeInBits() > 64 ? LLT::scalar(64) : LLT::scalar(32); 7373349cc55cSDimitry Andric NewTy = LLT::scalar(PowerOf2Floor(NewTy.getSizeInBits() - 1)); 7374349cc55cSDimitry Andric unsigned NewTySize = NewTy.getSizeInBytes(); 7375349cc55cSDimitry Andric assert(NewTySize > 0 && "Could not find appropriate type"); 7376349cc55cSDimitry Andric 7377349cc55cSDimitry Andric // If the new LLT cannot cover all of the remaining bits, then consider 7378349cc55cSDimitry Andric // issuing a (or a pair of) unaligned and overlapping load / store. 7379349cc55cSDimitry Andric bool Fast; 7380349cc55cSDimitry Andric // Need to get a VT equivalent for allowMisalignedMemoryAccesses(). 7381349cc55cSDimitry Andric MVT VT = getMVTForLLT(Ty); 7382349cc55cSDimitry Andric if (NumMemOps && Op.allowOverlap() && NewTySize < Size && 7383349cc55cSDimitry Andric TLI.allowsMisalignedMemoryAccesses( 7384349cc55cSDimitry Andric VT, DstAS, Op.isFixedDstAlign() ? Op.getDstAlign() : Align(1), 7385349cc55cSDimitry Andric MachineMemOperand::MONone, &Fast) && 7386349cc55cSDimitry Andric Fast) 7387349cc55cSDimitry Andric TySize = Size; 7388349cc55cSDimitry Andric else { 7389349cc55cSDimitry Andric Ty = NewTy; 7390349cc55cSDimitry Andric TySize = NewTySize; 7391349cc55cSDimitry Andric } 7392349cc55cSDimitry Andric } 7393349cc55cSDimitry Andric 7394349cc55cSDimitry Andric if (++NumMemOps > Limit) 7395349cc55cSDimitry Andric return false; 7396349cc55cSDimitry Andric 7397349cc55cSDimitry Andric MemOps.push_back(Ty); 7398349cc55cSDimitry Andric Size -= TySize; 7399349cc55cSDimitry Andric } 7400349cc55cSDimitry Andric 7401349cc55cSDimitry Andric return true; 7402349cc55cSDimitry Andric } 7403349cc55cSDimitry Andric 7404349cc55cSDimitry Andric static Type *getTypeForLLT(LLT Ty, LLVMContext &C) { 7405349cc55cSDimitry Andric if (Ty.isVector()) 7406349cc55cSDimitry Andric return FixedVectorType::get(IntegerType::get(C, Ty.getScalarSizeInBits()), 7407349cc55cSDimitry Andric Ty.getNumElements()); 7408349cc55cSDimitry Andric return IntegerType::get(C, Ty.getSizeInBits()); 7409349cc55cSDimitry Andric } 7410349cc55cSDimitry Andric 7411349cc55cSDimitry Andric // Get a vectorized representation of the memset value operand, GISel edition. 7412349cc55cSDimitry Andric static Register getMemsetValue(Register Val, LLT Ty, MachineIRBuilder &MIB) { 7413349cc55cSDimitry Andric MachineRegisterInfo &MRI = *MIB.getMRI(); 7414349cc55cSDimitry Andric unsigned NumBits = Ty.getScalarSizeInBits(); 7415349cc55cSDimitry Andric auto ValVRegAndVal = getIConstantVRegValWithLookThrough(Val, MRI); 7416349cc55cSDimitry Andric if (!Ty.isVector() && ValVRegAndVal) { 7417349cc55cSDimitry Andric APInt Scalar = ValVRegAndVal->Value.truncOrSelf(8); 7418349cc55cSDimitry Andric APInt SplatVal = APInt::getSplat(NumBits, Scalar); 7419349cc55cSDimitry Andric return MIB.buildConstant(Ty, SplatVal).getReg(0); 7420349cc55cSDimitry Andric } 7421349cc55cSDimitry Andric 7422349cc55cSDimitry Andric // Extend the byte value to the larger type, and then multiply by a magic 7423349cc55cSDimitry Andric // value 0x010101... in order to replicate it across every byte. 7424349cc55cSDimitry Andric // Unless it's zero, in which case just emit a larger G_CONSTANT 0. 7425349cc55cSDimitry Andric if (ValVRegAndVal && ValVRegAndVal->Value == 0) { 7426349cc55cSDimitry Andric return MIB.buildConstant(Ty, 0).getReg(0); 7427349cc55cSDimitry Andric } 7428349cc55cSDimitry Andric 7429349cc55cSDimitry Andric LLT ExtType = Ty.getScalarType(); 7430349cc55cSDimitry Andric auto ZExt = MIB.buildZExtOrTrunc(ExtType, Val); 7431349cc55cSDimitry Andric if (NumBits > 8) { 7432349cc55cSDimitry Andric APInt Magic = APInt::getSplat(NumBits, APInt(8, 0x01)); 7433349cc55cSDimitry Andric auto MagicMI = MIB.buildConstant(ExtType, Magic); 7434349cc55cSDimitry Andric Val = MIB.buildMul(ExtType, ZExt, MagicMI).getReg(0); 7435349cc55cSDimitry Andric } 7436349cc55cSDimitry Andric 7437349cc55cSDimitry Andric // For vector types create a G_BUILD_VECTOR. 7438349cc55cSDimitry Andric if (Ty.isVector()) 7439349cc55cSDimitry Andric Val = MIB.buildSplatVector(Ty, Val).getReg(0); 7440349cc55cSDimitry Andric 7441349cc55cSDimitry Andric return Val; 7442349cc55cSDimitry Andric } 7443349cc55cSDimitry Andric 7444349cc55cSDimitry Andric LegalizerHelper::LegalizeResult 7445349cc55cSDimitry Andric LegalizerHelper::lowerMemset(MachineInstr &MI, Register Dst, Register Val, 7446349cc55cSDimitry Andric uint64_t KnownLen, Align Alignment, 7447349cc55cSDimitry Andric bool IsVolatile) { 7448349cc55cSDimitry Andric auto &MF = *MI.getParent()->getParent(); 7449349cc55cSDimitry Andric const auto &TLI = *MF.getSubtarget().getTargetLowering(); 7450349cc55cSDimitry Andric auto &DL = MF.getDataLayout(); 7451349cc55cSDimitry Andric LLVMContext &C = MF.getFunction().getContext(); 7452349cc55cSDimitry Andric 7453349cc55cSDimitry Andric assert(KnownLen != 0 && "Have a zero length memset length!"); 7454349cc55cSDimitry Andric 7455349cc55cSDimitry Andric bool DstAlignCanChange = false; 7456349cc55cSDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 7457349cc55cSDimitry Andric bool OptSize = shouldLowerMemFuncForSize(MF); 7458349cc55cSDimitry Andric 7459349cc55cSDimitry Andric MachineInstr *FIDef = getOpcodeDef(TargetOpcode::G_FRAME_INDEX, Dst, MRI); 7460349cc55cSDimitry Andric if (FIDef && !MFI.isFixedObjectIndex(FIDef->getOperand(1).getIndex())) 7461349cc55cSDimitry Andric DstAlignCanChange = true; 7462349cc55cSDimitry Andric 7463349cc55cSDimitry Andric unsigned Limit = TLI.getMaxStoresPerMemset(OptSize); 7464349cc55cSDimitry Andric std::vector<LLT> MemOps; 7465349cc55cSDimitry Andric 7466349cc55cSDimitry Andric const auto &DstMMO = **MI.memoperands_begin(); 7467349cc55cSDimitry Andric MachinePointerInfo DstPtrInfo = DstMMO.getPointerInfo(); 7468349cc55cSDimitry Andric 7469349cc55cSDimitry Andric auto ValVRegAndVal = getIConstantVRegValWithLookThrough(Val, MRI); 7470349cc55cSDimitry Andric bool IsZeroVal = ValVRegAndVal && ValVRegAndVal->Value == 0; 7471349cc55cSDimitry Andric 7472349cc55cSDimitry Andric if (!findGISelOptimalMemOpLowering(MemOps, Limit, 7473349cc55cSDimitry Andric MemOp::Set(KnownLen, DstAlignCanChange, 7474349cc55cSDimitry Andric Alignment, 7475349cc55cSDimitry Andric /*IsZeroMemset=*/IsZeroVal, 7476349cc55cSDimitry Andric /*IsVolatile=*/IsVolatile), 7477349cc55cSDimitry Andric DstPtrInfo.getAddrSpace(), ~0u, 7478349cc55cSDimitry Andric MF.getFunction().getAttributes(), TLI)) 7479349cc55cSDimitry Andric return UnableToLegalize; 7480349cc55cSDimitry Andric 7481349cc55cSDimitry Andric if (DstAlignCanChange) { 7482349cc55cSDimitry Andric // Get an estimate of the type from the LLT. 7483349cc55cSDimitry Andric Type *IRTy = getTypeForLLT(MemOps[0], C); 7484349cc55cSDimitry Andric Align NewAlign = DL.getABITypeAlign(IRTy); 7485349cc55cSDimitry Andric if (NewAlign > Alignment) { 7486349cc55cSDimitry Andric Alignment = NewAlign; 7487349cc55cSDimitry Andric unsigned FI = FIDef->getOperand(1).getIndex(); 7488349cc55cSDimitry Andric // Give the stack frame object a larger alignment if needed. 7489349cc55cSDimitry Andric if (MFI.getObjectAlign(FI) < Alignment) 7490349cc55cSDimitry Andric MFI.setObjectAlignment(FI, Alignment); 7491349cc55cSDimitry Andric } 7492349cc55cSDimitry Andric } 7493349cc55cSDimitry Andric 7494349cc55cSDimitry Andric MachineIRBuilder MIB(MI); 7495349cc55cSDimitry Andric // Find the largest store and generate the bit pattern for it. 7496349cc55cSDimitry Andric LLT LargestTy = MemOps[0]; 7497349cc55cSDimitry Andric for (unsigned i = 1; i < MemOps.size(); i++) 7498349cc55cSDimitry Andric if (MemOps[i].getSizeInBits() > LargestTy.getSizeInBits()) 7499349cc55cSDimitry Andric LargestTy = MemOps[i]; 7500349cc55cSDimitry Andric 7501349cc55cSDimitry Andric // The memset stored value is always defined as an s8, so in order to make it 7502349cc55cSDimitry Andric // work with larger store types we need to repeat the bit pattern across the 7503349cc55cSDimitry Andric // wider type. 7504349cc55cSDimitry Andric Register MemSetValue = getMemsetValue(Val, LargestTy, MIB); 7505349cc55cSDimitry Andric 7506349cc55cSDimitry Andric if (!MemSetValue) 7507349cc55cSDimitry Andric return UnableToLegalize; 7508349cc55cSDimitry Andric 7509349cc55cSDimitry Andric // Generate the stores. For each store type in the list, we generate the 7510349cc55cSDimitry Andric // matching store of that type to the destination address. 7511349cc55cSDimitry Andric LLT PtrTy = MRI.getType(Dst); 7512349cc55cSDimitry Andric unsigned DstOff = 0; 7513349cc55cSDimitry Andric unsigned Size = KnownLen; 7514349cc55cSDimitry Andric for (unsigned I = 0; I < MemOps.size(); I++) { 7515349cc55cSDimitry Andric LLT Ty = MemOps[I]; 7516349cc55cSDimitry Andric unsigned TySize = Ty.getSizeInBytes(); 7517349cc55cSDimitry Andric if (TySize > Size) { 7518349cc55cSDimitry Andric // Issuing an unaligned load / store pair that overlaps with the previous 7519349cc55cSDimitry Andric // pair. Adjust the offset accordingly. 7520349cc55cSDimitry Andric assert(I == MemOps.size() - 1 && I != 0); 7521349cc55cSDimitry Andric DstOff -= TySize - Size; 7522349cc55cSDimitry Andric } 7523349cc55cSDimitry Andric 7524349cc55cSDimitry Andric // If this store is smaller than the largest store see whether we can get 7525349cc55cSDimitry Andric // the smaller value for free with a truncate. 7526349cc55cSDimitry Andric Register Value = MemSetValue; 7527349cc55cSDimitry Andric if (Ty.getSizeInBits() < LargestTy.getSizeInBits()) { 7528349cc55cSDimitry Andric MVT VT = getMVTForLLT(Ty); 7529349cc55cSDimitry Andric MVT LargestVT = getMVTForLLT(LargestTy); 7530349cc55cSDimitry Andric if (!LargestTy.isVector() && !Ty.isVector() && 7531349cc55cSDimitry Andric TLI.isTruncateFree(LargestVT, VT)) 7532349cc55cSDimitry Andric Value = MIB.buildTrunc(Ty, MemSetValue).getReg(0); 7533349cc55cSDimitry Andric else 7534349cc55cSDimitry Andric Value = getMemsetValue(Val, Ty, MIB); 7535349cc55cSDimitry Andric if (!Value) 7536349cc55cSDimitry Andric return UnableToLegalize; 7537349cc55cSDimitry Andric } 7538349cc55cSDimitry Andric 7539349cc55cSDimitry Andric auto *StoreMMO = MF.getMachineMemOperand(&DstMMO, DstOff, Ty); 7540349cc55cSDimitry Andric 7541349cc55cSDimitry Andric Register Ptr = Dst; 7542349cc55cSDimitry Andric if (DstOff != 0) { 7543349cc55cSDimitry Andric auto Offset = 7544349cc55cSDimitry Andric MIB.buildConstant(LLT::scalar(PtrTy.getSizeInBits()), DstOff); 7545349cc55cSDimitry Andric Ptr = MIB.buildPtrAdd(PtrTy, Dst, Offset).getReg(0); 7546349cc55cSDimitry Andric } 7547349cc55cSDimitry Andric 7548349cc55cSDimitry Andric MIB.buildStore(Value, Ptr, *StoreMMO); 7549349cc55cSDimitry Andric DstOff += Ty.getSizeInBytes(); 7550349cc55cSDimitry Andric Size -= TySize; 7551349cc55cSDimitry Andric } 7552349cc55cSDimitry Andric 7553349cc55cSDimitry Andric MI.eraseFromParent(); 7554349cc55cSDimitry Andric return Legalized; 7555349cc55cSDimitry Andric } 7556349cc55cSDimitry Andric 7557349cc55cSDimitry Andric LegalizerHelper::LegalizeResult 7558349cc55cSDimitry Andric LegalizerHelper::lowerMemcpyInline(MachineInstr &MI) { 7559349cc55cSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_MEMCPY_INLINE); 7560349cc55cSDimitry Andric 7561349cc55cSDimitry Andric Register Dst = MI.getOperand(0).getReg(); 7562349cc55cSDimitry Andric Register Src = MI.getOperand(1).getReg(); 7563349cc55cSDimitry Andric Register Len = MI.getOperand(2).getReg(); 7564349cc55cSDimitry Andric 7565349cc55cSDimitry Andric const auto *MMOIt = MI.memoperands_begin(); 7566349cc55cSDimitry Andric const MachineMemOperand *MemOp = *MMOIt; 7567349cc55cSDimitry Andric bool IsVolatile = MemOp->isVolatile(); 7568349cc55cSDimitry Andric 7569349cc55cSDimitry Andric // See if this is a constant length copy 7570349cc55cSDimitry Andric auto LenVRegAndVal = getIConstantVRegValWithLookThrough(Len, MRI); 7571349cc55cSDimitry Andric // FIXME: support dynamically sized G_MEMCPY_INLINE 7572349cc55cSDimitry Andric assert(LenVRegAndVal.hasValue() && 7573349cc55cSDimitry Andric "inline memcpy with dynamic size is not yet supported"); 7574349cc55cSDimitry Andric uint64_t KnownLen = LenVRegAndVal->Value.getZExtValue(); 7575349cc55cSDimitry Andric if (KnownLen == 0) { 7576349cc55cSDimitry Andric MI.eraseFromParent(); 7577349cc55cSDimitry Andric return Legalized; 7578349cc55cSDimitry Andric } 7579349cc55cSDimitry Andric 7580349cc55cSDimitry Andric const auto &DstMMO = **MI.memoperands_begin(); 7581349cc55cSDimitry Andric const auto &SrcMMO = **std::next(MI.memoperands_begin()); 7582349cc55cSDimitry Andric Align DstAlign = DstMMO.getBaseAlign(); 7583349cc55cSDimitry Andric Align SrcAlign = SrcMMO.getBaseAlign(); 7584349cc55cSDimitry Andric 7585349cc55cSDimitry Andric return lowerMemcpyInline(MI, Dst, Src, KnownLen, DstAlign, SrcAlign, 7586349cc55cSDimitry Andric IsVolatile); 7587349cc55cSDimitry Andric } 7588349cc55cSDimitry Andric 7589349cc55cSDimitry Andric LegalizerHelper::LegalizeResult 7590349cc55cSDimitry Andric LegalizerHelper::lowerMemcpyInline(MachineInstr &MI, Register Dst, Register Src, 7591349cc55cSDimitry Andric uint64_t KnownLen, Align DstAlign, 7592349cc55cSDimitry Andric Align SrcAlign, bool IsVolatile) { 7593349cc55cSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_MEMCPY_INLINE); 7594349cc55cSDimitry Andric return lowerMemcpy(MI, Dst, Src, KnownLen, 7595349cc55cSDimitry Andric std::numeric_limits<uint64_t>::max(), DstAlign, SrcAlign, 7596349cc55cSDimitry Andric IsVolatile); 7597349cc55cSDimitry Andric } 7598349cc55cSDimitry Andric 7599349cc55cSDimitry Andric LegalizerHelper::LegalizeResult 7600349cc55cSDimitry Andric LegalizerHelper::lowerMemcpy(MachineInstr &MI, Register Dst, Register Src, 7601349cc55cSDimitry Andric uint64_t KnownLen, uint64_t Limit, Align DstAlign, 7602349cc55cSDimitry Andric Align SrcAlign, bool IsVolatile) { 7603349cc55cSDimitry Andric auto &MF = *MI.getParent()->getParent(); 7604349cc55cSDimitry Andric const auto &TLI = *MF.getSubtarget().getTargetLowering(); 7605349cc55cSDimitry Andric auto &DL = MF.getDataLayout(); 7606349cc55cSDimitry Andric LLVMContext &C = MF.getFunction().getContext(); 7607349cc55cSDimitry Andric 7608349cc55cSDimitry Andric assert(KnownLen != 0 && "Have a zero length memcpy length!"); 7609349cc55cSDimitry Andric 7610349cc55cSDimitry Andric bool DstAlignCanChange = false; 7611349cc55cSDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 7612349cc55cSDimitry Andric Align Alignment = commonAlignment(DstAlign, SrcAlign); 7613349cc55cSDimitry Andric 7614349cc55cSDimitry Andric MachineInstr *FIDef = getOpcodeDef(TargetOpcode::G_FRAME_INDEX, Dst, MRI); 7615349cc55cSDimitry Andric if (FIDef && !MFI.isFixedObjectIndex(FIDef->getOperand(1).getIndex())) 7616349cc55cSDimitry Andric DstAlignCanChange = true; 7617349cc55cSDimitry Andric 7618349cc55cSDimitry Andric // FIXME: infer better src pointer alignment like SelectionDAG does here. 7619349cc55cSDimitry Andric // FIXME: also use the equivalent of isMemSrcFromConstant and alwaysinlining 7620349cc55cSDimitry Andric // if the memcpy is in a tail call position. 7621349cc55cSDimitry Andric 7622349cc55cSDimitry Andric std::vector<LLT> MemOps; 7623349cc55cSDimitry Andric 7624349cc55cSDimitry Andric const auto &DstMMO = **MI.memoperands_begin(); 7625349cc55cSDimitry Andric const auto &SrcMMO = **std::next(MI.memoperands_begin()); 7626349cc55cSDimitry Andric MachinePointerInfo DstPtrInfo = DstMMO.getPointerInfo(); 7627349cc55cSDimitry Andric MachinePointerInfo SrcPtrInfo = SrcMMO.getPointerInfo(); 7628349cc55cSDimitry Andric 7629349cc55cSDimitry Andric if (!findGISelOptimalMemOpLowering( 7630349cc55cSDimitry Andric MemOps, Limit, 7631349cc55cSDimitry Andric MemOp::Copy(KnownLen, DstAlignCanChange, Alignment, SrcAlign, 7632349cc55cSDimitry Andric IsVolatile), 7633349cc55cSDimitry Andric DstPtrInfo.getAddrSpace(), SrcPtrInfo.getAddrSpace(), 7634349cc55cSDimitry Andric MF.getFunction().getAttributes(), TLI)) 7635349cc55cSDimitry Andric return UnableToLegalize; 7636349cc55cSDimitry Andric 7637349cc55cSDimitry Andric if (DstAlignCanChange) { 7638349cc55cSDimitry Andric // Get an estimate of the type from the LLT. 7639349cc55cSDimitry Andric Type *IRTy = getTypeForLLT(MemOps[0], C); 7640349cc55cSDimitry Andric Align NewAlign = DL.getABITypeAlign(IRTy); 7641349cc55cSDimitry Andric 7642349cc55cSDimitry Andric // Don't promote to an alignment that would require dynamic stack 7643349cc55cSDimitry Andric // realignment. 7644349cc55cSDimitry Andric const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); 7645349cc55cSDimitry Andric if (!TRI->hasStackRealignment(MF)) 7646349cc55cSDimitry Andric while (NewAlign > Alignment && DL.exceedsNaturalStackAlignment(NewAlign)) 7647349cc55cSDimitry Andric NewAlign = NewAlign / 2; 7648349cc55cSDimitry Andric 7649349cc55cSDimitry Andric if (NewAlign > Alignment) { 7650349cc55cSDimitry Andric Alignment = NewAlign; 7651349cc55cSDimitry Andric unsigned FI = FIDef->getOperand(1).getIndex(); 7652349cc55cSDimitry Andric // Give the stack frame object a larger alignment if needed. 7653349cc55cSDimitry Andric if (MFI.getObjectAlign(FI) < Alignment) 7654349cc55cSDimitry Andric MFI.setObjectAlignment(FI, Alignment); 7655349cc55cSDimitry Andric } 7656349cc55cSDimitry Andric } 7657349cc55cSDimitry Andric 7658349cc55cSDimitry Andric LLVM_DEBUG(dbgs() << "Inlining memcpy: " << MI << " into loads & stores\n"); 7659349cc55cSDimitry Andric 7660349cc55cSDimitry Andric MachineIRBuilder MIB(MI); 7661349cc55cSDimitry Andric // Now we need to emit a pair of load and stores for each of the types we've 7662349cc55cSDimitry Andric // collected. I.e. for each type, generate a load from the source pointer of 7663349cc55cSDimitry Andric // that type width, and then generate a corresponding store to the dest buffer 7664349cc55cSDimitry Andric // of that value loaded. This can result in a sequence of loads and stores 7665349cc55cSDimitry Andric // mixed types, depending on what the target specifies as good types to use. 7666349cc55cSDimitry Andric unsigned CurrOffset = 0; 7667349cc55cSDimitry Andric unsigned Size = KnownLen; 7668349cc55cSDimitry Andric for (auto CopyTy : MemOps) { 7669349cc55cSDimitry Andric // Issuing an unaligned load / store pair that overlaps with the previous 7670349cc55cSDimitry Andric // pair. Adjust the offset accordingly. 7671349cc55cSDimitry Andric if (CopyTy.getSizeInBytes() > Size) 7672349cc55cSDimitry Andric CurrOffset -= CopyTy.getSizeInBytes() - Size; 7673349cc55cSDimitry Andric 7674349cc55cSDimitry Andric // Construct MMOs for the accesses. 7675349cc55cSDimitry Andric auto *LoadMMO = 7676349cc55cSDimitry Andric MF.getMachineMemOperand(&SrcMMO, CurrOffset, CopyTy.getSizeInBytes()); 7677349cc55cSDimitry Andric auto *StoreMMO = 7678349cc55cSDimitry Andric MF.getMachineMemOperand(&DstMMO, CurrOffset, CopyTy.getSizeInBytes()); 7679349cc55cSDimitry Andric 7680349cc55cSDimitry Andric // Create the load. 7681349cc55cSDimitry Andric Register LoadPtr = Src; 7682349cc55cSDimitry Andric Register Offset; 7683349cc55cSDimitry Andric if (CurrOffset != 0) { 76844824e7fdSDimitry Andric LLT SrcTy = MRI.getType(Src); 76854824e7fdSDimitry Andric Offset = MIB.buildConstant(LLT::scalar(SrcTy.getSizeInBits()), CurrOffset) 7686349cc55cSDimitry Andric .getReg(0); 76874824e7fdSDimitry Andric LoadPtr = MIB.buildPtrAdd(SrcTy, Src, Offset).getReg(0); 7688349cc55cSDimitry Andric } 7689349cc55cSDimitry Andric auto LdVal = MIB.buildLoad(CopyTy, LoadPtr, *LoadMMO); 7690349cc55cSDimitry Andric 7691349cc55cSDimitry Andric // Create the store. 76924824e7fdSDimitry Andric Register StorePtr = Dst; 76934824e7fdSDimitry Andric if (CurrOffset != 0) { 76944824e7fdSDimitry Andric LLT DstTy = MRI.getType(Dst); 76954824e7fdSDimitry Andric StorePtr = MIB.buildPtrAdd(DstTy, Dst, Offset).getReg(0); 76964824e7fdSDimitry Andric } 7697349cc55cSDimitry Andric MIB.buildStore(LdVal, StorePtr, *StoreMMO); 7698349cc55cSDimitry Andric CurrOffset += CopyTy.getSizeInBytes(); 7699349cc55cSDimitry Andric Size -= CopyTy.getSizeInBytes(); 7700349cc55cSDimitry Andric } 7701349cc55cSDimitry Andric 7702349cc55cSDimitry Andric MI.eraseFromParent(); 7703349cc55cSDimitry Andric return Legalized; 7704349cc55cSDimitry Andric } 7705349cc55cSDimitry Andric 7706349cc55cSDimitry Andric LegalizerHelper::LegalizeResult 7707349cc55cSDimitry Andric LegalizerHelper::lowerMemmove(MachineInstr &MI, Register Dst, Register Src, 7708349cc55cSDimitry Andric uint64_t KnownLen, Align DstAlign, Align SrcAlign, 7709349cc55cSDimitry Andric bool IsVolatile) { 7710349cc55cSDimitry Andric auto &MF = *MI.getParent()->getParent(); 7711349cc55cSDimitry Andric const auto &TLI = *MF.getSubtarget().getTargetLowering(); 7712349cc55cSDimitry Andric auto &DL = MF.getDataLayout(); 7713349cc55cSDimitry Andric LLVMContext &C = MF.getFunction().getContext(); 7714349cc55cSDimitry Andric 7715349cc55cSDimitry Andric assert(KnownLen != 0 && "Have a zero length memmove length!"); 7716349cc55cSDimitry Andric 7717349cc55cSDimitry Andric bool DstAlignCanChange = false; 7718349cc55cSDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 7719349cc55cSDimitry Andric bool OptSize = shouldLowerMemFuncForSize(MF); 7720349cc55cSDimitry Andric Align Alignment = commonAlignment(DstAlign, SrcAlign); 7721349cc55cSDimitry Andric 7722349cc55cSDimitry Andric MachineInstr *FIDef = getOpcodeDef(TargetOpcode::G_FRAME_INDEX, Dst, MRI); 7723349cc55cSDimitry Andric if (FIDef && !MFI.isFixedObjectIndex(FIDef->getOperand(1).getIndex())) 7724349cc55cSDimitry Andric DstAlignCanChange = true; 7725349cc55cSDimitry Andric 7726349cc55cSDimitry Andric unsigned Limit = TLI.getMaxStoresPerMemmove(OptSize); 7727349cc55cSDimitry Andric std::vector<LLT> MemOps; 7728349cc55cSDimitry Andric 7729349cc55cSDimitry Andric const auto &DstMMO = **MI.memoperands_begin(); 7730349cc55cSDimitry Andric const auto &SrcMMO = **std::next(MI.memoperands_begin()); 7731349cc55cSDimitry Andric MachinePointerInfo DstPtrInfo = DstMMO.getPointerInfo(); 7732349cc55cSDimitry Andric MachinePointerInfo SrcPtrInfo = SrcMMO.getPointerInfo(); 7733349cc55cSDimitry Andric 7734349cc55cSDimitry Andric // FIXME: SelectionDAG always passes false for 'AllowOverlap', apparently due 7735349cc55cSDimitry Andric // to a bug in it's findOptimalMemOpLowering implementation. For now do the 7736349cc55cSDimitry Andric // same thing here. 7737349cc55cSDimitry Andric if (!findGISelOptimalMemOpLowering( 7738349cc55cSDimitry Andric MemOps, Limit, 7739349cc55cSDimitry Andric MemOp::Copy(KnownLen, DstAlignCanChange, Alignment, SrcAlign, 7740349cc55cSDimitry Andric /*IsVolatile*/ true), 7741349cc55cSDimitry Andric DstPtrInfo.getAddrSpace(), SrcPtrInfo.getAddrSpace(), 7742349cc55cSDimitry Andric MF.getFunction().getAttributes(), TLI)) 7743349cc55cSDimitry Andric return UnableToLegalize; 7744349cc55cSDimitry Andric 7745349cc55cSDimitry Andric if (DstAlignCanChange) { 7746349cc55cSDimitry Andric // Get an estimate of the type from the LLT. 7747349cc55cSDimitry Andric Type *IRTy = getTypeForLLT(MemOps[0], C); 7748349cc55cSDimitry Andric Align NewAlign = DL.getABITypeAlign(IRTy); 7749349cc55cSDimitry Andric 7750349cc55cSDimitry Andric // Don't promote to an alignment that would require dynamic stack 7751349cc55cSDimitry Andric // realignment. 7752349cc55cSDimitry Andric const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); 7753349cc55cSDimitry Andric if (!TRI->hasStackRealignment(MF)) 7754349cc55cSDimitry Andric while (NewAlign > Alignment && DL.exceedsNaturalStackAlignment(NewAlign)) 7755349cc55cSDimitry Andric NewAlign = NewAlign / 2; 7756349cc55cSDimitry Andric 7757349cc55cSDimitry Andric if (NewAlign > Alignment) { 7758349cc55cSDimitry Andric Alignment = NewAlign; 7759349cc55cSDimitry Andric unsigned FI = FIDef->getOperand(1).getIndex(); 7760349cc55cSDimitry Andric // Give the stack frame object a larger alignment if needed. 7761349cc55cSDimitry Andric if (MFI.getObjectAlign(FI) < Alignment) 7762349cc55cSDimitry Andric MFI.setObjectAlignment(FI, Alignment); 7763349cc55cSDimitry Andric } 7764349cc55cSDimitry Andric } 7765349cc55cSDimitry Andric 7766349cc55cSDimitry Andric LLVM_DEBUG(dbgs() << "Inlining memmove: " << MI << " into loads & stores\n"); 7767349cc55cSDimitry Andric 7768349cc55cSDimitry Andric MachineIRBuilder MIB(MI); 7769349cc55cSDimitry Andric // Memmove requires that we perform the loads first before issuing the stores. 7770349cc55cSDimitry Andric // Apart from that, this loop is pretty much doing the same thing as the 7771349cc55cSDimitry Andric // memcpy codegen function. 7772349cc55cSDimitry Andric unsigned CurrOffset = 0; 7773349cc55cSDimitry Andric SmallVector<Register, 16> LoadVals; 7774349cc55cSDimitry Andric for (auto CopyTy : MemOps) { 7775349cc55cSDimitry Andric // Construct MMO for the load. 7776349cc55cSDimitry Andric auto *LoadMMO = 7777349cc55cSDimitry Andric MF.getMachineMemOperand(&SrcMMO, CurrOffset, CopyTy.getSizeInBytes()); 7778349cc55cSDimitry Andric 7779349cc55cSDimitry Andric // Create the load. 7780349cc55cSDimitry Andric Register LoadPtr = Src; 7781349cc55cSDimitry Andric if (CurrOffset != 0) { 77824824e7fdSDimitry Andric LLT SrcTy = MRI.getType(Src); 7783349cc55cSDimitry Andric auto Offset = 77844824e7fdSDimitry Andric MIB.buildConstant(LLT::scalar(SrcTy.getSizeInBits()), CurrOffset); 77854824e7fdSDimitry Andric LoadPtr = MIB.buildPtrAdd(SrcTy, Src, Offset).getReg(0); 7786349cc55cSDimitry Andric } 7787349cc55cSDimitry Andric LoadVals.push_back(MIB.buildLoad(CopyTy, LoadPtr, *LoadMMO).getReg(0)); 7788349cc55cSDimitry Andric CurrOffset += CopyTy.getSizeInBytes(); 7789349cc55cSDimitry Andric } 7790349cc55cSDimitry Andric 7791349cc55cSDimitry Andric CurrOffset = 0; 7792349cc55cSDimitry Andric for (unsigned I = 0; I < MemOps.size(); ++I) { 7793349cc55cSDimitry Andric LLT CopyTy = MemOps[I]; 7794349cc55cSDimitry Andric // Now store the values loaded. 7795349cc55cSDimitry Andric auto *StoreMMO = 7796349cc55cSDimitry Andric MF.getMachineMemOperand(&DstMMO, CurrOffset, CopyTy.getSizeInBytes()); 7797349cc55cSDimitry Andric 7798349cc55cSDimitry Andric Register StorePtr = Dst; 7799349cc55cSDimitry Andric if (CurrOffset != 0) { 78004824e7fdSDimitry Andric LLT DstTy = MRI.getType(Dst); 7801349cc55cSDimitry Andric auto Offset = 78024824e7fdSDimitry Andric MIB.buildConstant(LLT::scalar(DstTy.getSizeInBits()), CurrOffset); 78034824e7fdSDimitry Andric StorePtr = MIB.buildPtrAdd(DstTy, Dst, Offset).getReg(0); 7804349cc55cSDimitry Andric } 7805349cc55cSDimitry Andric MIB.buildStore(LoadVals[I], StorePtr, *StoreMMO); 7806349cc55cSDimitry Andric CurrOffset += CopyTy.getSizeInBytes(); 7807349cc55cSDimitry Andric } 7808349cc55cSDimitry Andric MI.eraseFromParent(); 7809349cc55cSDimitry Andric return Legalized; 7810349cc55cSDimitry Andric } 7811349cc55cSDimitry Andric 7812349cc55cSDimitry Andric LegalizerHelper::LegalizeResult 7813349cc55cSDimitry Andric LegalizerHelper::lowerMemCpyFamily(MachineInstr &MI, unsigned MaxLen) { 7814349cc55cSDimitry Andric const unsigned Opc = MI.getOpcode(); 7815349cc55cSDimitry Andric // This combine is fairly complex so it's not written with a separate 7816349cc55cSDimitry Andric // matcher function. 7817349cc55cSDimitry Andric assert((Opc == TargetOpcode::G_MEMCPY || Opc == TargetOpcode::G_MEMMOVE || 7818349cc55cSDimitry Andric Opc == TargetOpcode::G_MEMSET) && 7819349cc55cSDimitry Andric "Expected memcpy like instruction"); 7820349cc55cSDimitry Andric 7821349cc55cSDimitry Andric auto MMOIt = MI.memoperands_begin(); 7822349cc55cSDimitry Andric const MachineMemOperand *MemOp = *MMOIt; 7823349cc55cSDimitry Andric 7824349cc55cSDimitry Andric Align DstAlign = MemOp->getBaseAlign(); 7825349cc55cSDimitry Andric Align SrcAlign; 7826349cc55cSDimitry Andric Register Dst = MI.getOperand(0).getReg(); 7827349cc55cSDimitry Andric Register Src = MI.getOperand(1).getReg(); 7828349cc55cSDimitry Andric Register Len = MI.getOperand(2).getReg(); 7829349cc55cSDimitry Andric 7830349cc55cSDimitry Andric if (Opc != TargetOpcode::G_MEMSET) { 7831349cc55cSDimitry Andric assert(MMOIt != MI.memoperands_end() && "Expected a second MMO on MI"); 7832349cc55cSDimitry Andric MemOp = *(++MMOIt); 7833349cc55cSDimitry Andric SrcAlign = MemOp->getBaseAlign(); 7834349cc55cSDimitry Andric } 7835349cc55cSDimitry Andric 7836349cc55cSDimitry Andric // See if this is a constant length copy 7837349cc55cSDimitry Andric auto LenVRegAndVal = getIConstantVRegValWithLookThrough(Len, MRI); 7838349cc55cSDimitry Andric if (!LenVRegAndVal) 7839349cc55cSDimitry Andric return UnableToLegalize; 7840349cc55cSDimitry Andric uint64_t KnownLen = LenVRegAndVal->Value.getZExtValue(); 7841349cc55cSDimitry Andric 7842349cc55cSDimitry Andric if (KnownLen == 0) { 7843349cc55cSDimitry Andric MI.eraseFromParent(); 7844349cc55cSDimitry Andric return Legalized; 7845349cc55cSDimitry Andric } 7846349cc55cSDimitry Andric 7847349cc55cSDimitry Andric bool IsVolatile = MemOp->isVolatile(); 7848349cc55cSDimitry Andric if (Opc == TargetOpcode::G_MEMCPY_INLINE) 7849349cc55cSDimitry Andric return lowerMemcpyInline(MI, Dst, Src, KnownLen, DstAlign, SrcAlign, 7850349cc55cSDimitry Andric IsVolatile); 7851349cc55cSDimitry Andric 7852349cc55cSDimitry Andric // Don't try to optimize volatile. 7853349cc55cSDimitry Andric if (IsVolatile) 7854349cc55cSDimitry Andric return UnableToLegalize; 7855349cc55cSDimitry Andric 7856349cc55cSDimitry Andric if (MaxLen && KnownLen > MaxLen) 7857349cc55cSDimitry Andric return UnableToLegalize; 7858349cc55cSDimitry Andric 7859349cc55cSDimitry Andric if (Opc == TargetOpcode::G_MEMCPY) { 7860349cc55cSDimitry Andric auto &MF = *MI.getParent()->getParent(); 7861349cc55cSDimitry Andric const auto &TLI = *MF.getSubtarget().getTargetLowering(); 7862349cc55cSDimitry Andric bool OptSize = shouldLowerMemFuncForSize(MF); 7863349cc55cSDimitry Andric uint64_t Limit = TLI.getMaxStoresPerMemcpy(OptSize); 7864349cc55cSDimitry Andric return lowerMemcpy(MI, Dst, Src, KnownLen, Limit, DstAlign, SrcAlign, 7865349cc55cSDimitry Andric IsVolatile); 7866349cc55cSDimitry Andric } 7867349cc55cSDimitry Andric if (Opc == TargetOpcode::G_MEMMOVE) 7868349cc55cSDimitry Andric return lowerMemmove(MI, Dst, Src, KnownLen, DstAlign, SrcAlign, IsVolatile); 7869349cc55cSDimitry Andric if (Opc == TargetOpcode::G_MEMSET) 7870349cc55cSDimitry Andric return lowerMemset(MI, Dst, Src, KnownLen, DstAlign, IsVolatile); 7871349cc55cSDimitry Andric return UnableToLegalize; 7872349cc55cSDimitry Andric } 7873