xref: /freebsd/contrib/llvm-project/llvm/lib/CodeGen/GlobalISel/InstructionSelect.cpp (revision bdd1243df58e60e85101c09001d9812a789b6bc4)
10b57cec5SDimitry Andric //===- llvm/CodeGen/GlobalISel/InstructionSelect.cpp - InstructionSelect ---==//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric /// \file
90b57cec5SDimitry Andric /// This file implements the InstructionSelect class.
100b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
110b57cec5SDimitry Andric 
120b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/InstructionSelect.h"
130b57cec5SDimitry Andric #include "llvm/ADT/PostOrderIterator.h"
14fe6060f1SDimitry Andric #include "llvm/ADT/ScopeExit.h"
15fe6060f1SDimitry Andric #include "llvm/Analysis/LazyBlockFrequencyInfo.h"
16fe6060f1SDimitry Andric #include "llvm/Analysis/ProfileSummaryInfo.h"
178bcb0991SDimitry Andric #include "llvm/CodeGen/GlobalISel/GISelKnownBits.h"
180b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
190b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
200b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/Utils.h"
218bcb0991SDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h"
22349cc55cSDimitry Andric #include "llvm/CodeGen/MachineOptimizationRemarkEmitter.h"
230b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h"
240b57cec5SDimitry Andric #include "llvm/CodeGen/TargetLowering.h"
250b57cec5SDimitry Andric #include "llvm/CodeGen/TargetPassConfig.h"
260b57cec5SDimitry Andric #include "llvm/CodeGen/TargetSubtargetInfo.h"
270b57cec5SDimitry Andric #include "llvm/Config/config.h"
280b57cec5SDimitry Andric #include "llvm/IR/Function.h"
29349cc55cSDimitry Andric #include "llvm/MC/TargetRegistry.h"
3081ad6265SDimitry Andric #include "llvm/Support/CodeGenCoverage.h"
310b57cec5SDimitry Andric #include "llvm/Support/CommandLine.h"
320b57cec5SDimitry Andric #include "llvm/Support/Debug.h"
335ffd83dbSDimitry Andric #include "llvm/Target/TargetMachine.h"
340b57cec5SDimitry Andric 
350b57cec5SDimitry Andric #define DEBUG_TYPE "instruction-select"
360b57cec5SDimitry Andric 
370b57cec5SDimitry Andric using namespace llvm;
380b57cec5SDimitry Andric 
390b57cec5SDimitry Andric #ifdef LLVM_GISEL_COV_PREFIX
400b57cec5SDimitry Andric static cl::opt<std::string>
410b57cec5SDimitry Andric     CoveragePrefix("gisel-coverage-prefix", cl::init(LLVM_GISEL_COV_PREFIX),
420b57cec5SDimitry Andric                    cl::desc("Record GlobalISel rule coverage files of this "
430b57cec5SDimitry Andric                             "prefix if instrumentation was generated"));
440b57cec5SDimitry Andric #else
45e8d8bef9SDimitry Andric static const std::string CoveragePrefix;
460b57cec5SDimitry Andric #endif
470b57cec5SDimitry Andric 
480b57cec5SDimitry Andric char InstructionSelect::ID = 0;
490b57cec5SDimitry Andric INITIALIZE_PASS_BEGIN(InstructionSelect, DEBUG_TYPE,
500b57cec5SDimitry Andric                       "Select target instructions out of generic instructions",
510b57cec5SDimitry Andric                       false, false)
520b57cec5SDimitry Andric INITIALIZE_PASS_DEPENDENCY(TargetPassConfig)
538bcb0991SDimitry Andric INITIALIZE_PASS_DEPENDENCY(GISelKnownBitsAnalysis)
54fe6060f1SDimitry Andric INITIALIZE_PASS_DEPENDENCY(ProfileSummaryInfoWrapperPass)
55fe6060f1SDimitry Andric INITIALIZE_PASS_DEPENDENCY(LazyBlockFrequencyInfoPass)
560b57cec5SDimitry Andric INITIALIZE_PASS_END(InstructionSelect, DEBUG_TYPE,
570b57cec5SDimitry Andric                     "Select target instructions out of generic instructions",
580b57cec5SDimitry Andric                     false, false)
590b57cec5SDimitry Andric 
60fe6060f1SDimitry Andric InstructionSelect::InstructionSelect(CodeGenOpt::Level OL)
61fe6060f1SDimitry Andric     : MachineFunctionPass(ID), OptLevel(OL) {}
62fe6060f1SDimitry Andric 
63fe6060f1SDimitry Andric // In order not to crash when calling getAnalysis during testing with -run-pass
64fe6060f1SDimitry Andric // we use the default opt level here instead of None, so that the addRequired()
65fe6060f1SDimitry Andric // calls are made in getAnalysisUsage().
66fe6060f1SDimitry Andric InstructionSelect::InstructionSelect()
67fe6060f1SDimitry Andric     : MachineFunctionPass(ID), OptLevel(CodeGenOpt::Default) {}
680b57cec5SDimitry Andric 
690b57cec5SDimitry Andric void InstructionSelect::getAnalysisUsage(AnalysisUsage &AU) const {
700b57cec5SDimitry Andric   AU.addRequired<TargetPassConfig>();
718bcb0991SDimitry Andric   AU.addRequired<GISelKnownBitsAnalysis>();
728bcb0991SDimitry Andric   AU.addPreserved<GISelKnownBitsAnalysis>();
7304eeddc0SDimitry Andric 
7404eeddc0SDimitry Andric   if (OptLevel != CodeGenOpt::None) {
75fe6060f1SDimitry Andric     AU.addRequired<ProfileSummaryInfoWrapperPass>();
76fe6060f1SDimitry Andric     LazyBlockFrequencyInfoPass::getLazyBFIAnalysisUsage(AU);
77fe6060f1SDimitry Andric   }
780b57cec5SDimitry Andric   getSelectionDAGFallbackAnalysisUsage(AU);
790b57cec5SDimitry Andric   MachineFunctionPass::getAnalysisUsage(AU);
800b57cec5SDimitry Andric }
810b57cec5SDimitry Andric 
820b57cec5SDimitry Andric bool InstructionSelect::runOnMachineFunction(MachineFunction &MF) {
830b57cec5SDimitry Andric   // If the ISel pipeline failed, do not bother running that pass.
840b57cec5SDimitry Andric   if (MF.getProperties().hasProperty(
850b57cec5SDimitry Andric           MachineFunctionProperties::Property::FailedISel))
860b57cec5SDimitry Andric     return false;
870b57cec5SDimitry Andric 
880b57cec5SDimitry Andric   LLVM_DEBUG(dbgs() << "Selecting function: " << MF.getName() << '\n');
890b57cec5SDimitry Andric 
900b57cec5SDimitry Andric   const TargetPassConfig &TPC = getAnalysis<TargetPassConfig>();
918bcb0991SDimitry Andric   InstructionSelector *ISel = MF.getSubtarget().getInstructionSelector();
92fe6060f1SDimitry Andric 
93fe6060f1SDimitry Andric   CodeGenOpt::Level OldOptLevel = OptLevel;
94fe6060f1SDimitry Andric   auto RestoreOptLevel = make_scope_exit([=]() { OptLevel = OldOptLevel; });
95fe6060f1SDimitry Andric   OptLevel = MF.getFunction().hasOptNone() ? CodeGenOpt::None
96fe6060f1SDimitry Andric                                            : MF.getTarget().getOptLevel();
97fe6060f1SDimitry Andric 
9804eeddc0SDimitry Andric   GISelKnownBits *KB = &getAnalysis<GISelKnownBitsAnalysis>().get(MF);
99fe6060f1SDimitry Andric   if (OptLevel != CodeGenOpt::None) {
100fe6060f1SDimitry Andric     PSI = &getAnalysis<ProfileSummaryInfoWrapperPass>().getPSI();
101fe6060f1SDimitry Andric     if (PSI && PSI->hasProfileSummary())
102fe6060f1SDimitry Andric       BFI = &getAnalysis<LazyBlockFrequencyInfoPass>().getBFI();
103fe6060f1SDimitry Andric   }
104fe6060f1SDimitry Andric 
1050b57cec5SDimitry Andric   CodeGenCoverage CoverageInfo;
1060b57cec5SDimitry Andric   assert(ISel && "Cannot work without InstructionSelector");
107fe6060f1SDimitry Andric   ISel->setupMF(MF, KB, CoverageInfo, PSI, BFI);
1080b57cec5SDimitry Andric 
1090b57cec5SDimitry Andric   // An optimization remark emitter. Used to report failures.
1100b57cec5SDimitry Andric   MachineOptimizationRemarkEmitter MORE(MF, /*MBFI=*/nullptr);
1110b57cec5SDimitry Andric 
1120b57cec5SDimitry Andric   // FIXME: There are many other MF/MFI fields we need to initialize.
1130b57cec5SDimitry Andric 
1140b57cec5SDimitry Andric   MachineRegisterInfo &MRI = MF.getRegInfo();
1150b57cec5SDimitry Andric #ifndef NDEBUG
1160b57cec5SDimitry Andric   // Check that our input is fully legal: we require the function to have the
1170b57cec5SDimitry Andric   // Legalized property, so it should be.
1180b57cec5SDimitry Andric   // FIXME: This should be in the MachineVerifier, as the RegBankSelected
1190b57cec5SDimitry Andric   // property check already is.
1200b57cec5SDimitry Andric   if (!DisableGISelLegalityCheck)
1210b57cec5SDimitry Andric     if (const MachineInstr *MI = machineFunctionIsIllegal(MF)) {
1220b57cec5SDimitry Andric       reportGISelFailure(MF, TPC, MORE, "gisel-select",
1230b57cec5SDimitry Andric                          "instruction is not legal", *MI);
1240b57cec5SDimitry Andric       return false;
1250b57cec5SDimitry Andric     }
1260b57cec5SDimitry Andric   // FIXME: We could introduce new blocks and will need to fix the outer loop.
1270b57cec5SDimitry Andric   // Until then, keep track of the number of blocks to assert that we don't.
1280b57cec5SDimitry Andric   const size_t NumBlocks = MF.size();
1290b57cec5SDimitry Andric #endif
130349cc55cSDimitry Andric   // Keep track of selected blocks, so we can delete unreachable ones later.
131349cc55cSDimitry Andric   DenseSet<MachineBasicBlock *> SelectedBlocks;
1320b57cec5SDimitry Andric 
1330b57cec5SDimitry Andric   for (MachineBasicBlock *MBB : post_order(&MF)) {
134fe6060f1SDimitry Andric     ISel->CurMBB = MBB;
135349cc55cSDimitry Andric     SelectedBlocks.insert(MBB);
1360b57cec5SDimitry Andric     if (MBB->empty())
1370b57cec5SDimitry Andric       continue;
1380b57cec5SDimitry Andric 
1390b57cec5SDimitry Andric     // Select instructions in reverse block order. We permit erasing so have
1400b57cec5SDimitry Andric     // to resort to manually iterating and recognizing the begin (rend) case.
1410b57cec5SDimitry Andric     bool ReachedBegin = false;
1420b57cec5SDimitry Andric     for (auto MII = std::prev(MBB->end()), Begin = MBB->begin();
1430b57cec5SDimitry Andric          !ReachedBegin;) {
1440b57cec5SDimitry Andric #ifndef NDEBUG
1450b57cec5SDimitry Andric       // Keep track of the insertion range for debug printing.
1460b57cec5SDimitry Andric       const auto AfterIt = std::next(MII);
1470b57cec5SDimitry Andric #endif
1480b57cec5SDimitry Andric       // Select this instruction.
1490b57cec5SDimitry Andric       MachineInstr &MI = *MII;
1500b57cec5SDimitry Andric 
1510b57cec5SDimitry Andric       // And have our iterator point to the next instruction, if there is one.
1520b57cec5SDimitry Andric       if (MII == Begin)
1530b57cec5SDimitry Andric         ReachedBegin = true;
1540b57cec5SDimitry Andric       else
1550b57cec5SDimitry Andric         --MII;
1560b57cec5SDimitry Andric 
1570b57cec5SDimitry Andric       LLVM_DEBUG(dbgs() << "Selecting: \n  " << MI);
1580b57cec5SDimitry Andric 
1590b57cec5SDimitry Andric       // We could have folded this instruction away already, making it dead.
1600b57cec5SDimitry Andric       // If so, erase it.
1610b57cec5SDimitry Andric       if (isTriviallyDead(MI, MRI)) {
1620b57cec5SDimitry Andric         LLVM_DEBUG(dbgs() << "Is dead; erasing.\n");
163*bdd1243dSDimitry Andric         salvageDebugInfo(MRI, MI);
1640eae32dcSDimitry Andric         MI.eraseFromParent();
1650b57cec5SDimitry Andric         continue;
1660b57cec5SDimitry Andric       }
1670b57cec5SDimitry Andric 
168fe6060f1SDimitry Andric       // Eliminate hints.
169fe6060f1SDimitry Andric       if (isPreISelGenericOptimizationHint(MI.getOpcode())) {
170fe6060f1SDimitry Andric         Register DstReg = MI.getOperand(0).getReg();
171fe6060f1SDimitry Andric         Register SrcReg = MI.getOperand(1).getReg();
172fe6060f1SDimitry Andric 
173fe6060f1SDimitry Andric         // At this point, the destination register class of the hint may have
174fe6060f1SDimitry Andric         // been decided.
175fe6060f1SDimitry Andric         //
176fe6060f1SDimitry Andric         // Propagate that through to the source register.
177fe6060f1SDimitry Andric         const TargetRegisterClass *DstRC = MRI.getRegClassOrNull(DstReg);
178fe6060f1SDimitry Andric         if (DstRC)
179fe6060f1SDimitry Andric           MRI.setRegClass(SrcReg, DstRC);
180fe6060f1SDimitry Andric         assert(canReplaceReg(DstReg, SrcReg, MRI) &&
181fe6060f1SDimitry Andric                "Must be able to replace dst with src!");
182fe6060f1SDimitry Andric         MI.eraseFromParent();
183fe6060f1SDimitry Andric         MRI.replaceRegWith(DstReg, SrcReg);
184fe6060f1SDimitry Andric         continue;
185fe6060f1SDimitry Andric       }
186fe6060f1SDimitry Andric 
187*bdd1243dSDimitry Andric       if (MI.getOpcode() == TargetOpcode::G_INVOKE_REGION_START) {
188*bdd1243dSDimitry Andric         MI.eraseFromParent();
189*bdd1243dSDimitry Andric         continue;
190*bdd1243dSDimitry Andric       }
191*bdd1243dSDimitry Andric 
1928bcb0991SDimitry Andric       if (!ISel->select(MI)) {
1930b57cec5SDimitry Andric         // FIXME: It would be nice to dump all inserted instructions.  It's
1940b57cec5SDimitry Andric         // not obvious how, esp. considering select() can insert after MI.
1950b57cec5SDimitry Andric         reportGISelFailure(MF, TPC, MORE, "gisel-select", "cannot select", MI);
1960b57cec5SDimitry Andric         return false;
1970b57cec5SDimitry Andric       }
1980b57cec5SDimitry Andric 
1990b57cec5SDimitry Andric       // Dump the range of instructions that MI expanded into.
2000b57cec5SDimitry Andric       LLVM_DEBUG({
2010b57cec5SDimitry Andric         auto InsertedBegin = ReachedBegin ? MBB->begin() : std::next(MII);
2020b57cec5SDimitry Andric         dbgs() << "Into:\n";
2030b57cec5SDimitry Andric         for (auto &InsertedMI : make_range(InsertedBegin, AfterIt))
2040b57cec5SDimitry Andric           dbgs() << "  " << InsertedMI;
2050b57cec5SDimitry Andric         dbgs() << '\n';
2060b57cec5SDimitry Andric       });
2070b57cec5SDimitry Andric     }
2080b57cec5SDimitry Andric   }
2090b57cec5SDimitry Andric 
2100b57cec5SDimitry Andric   for (MachineBasicBlock &MBB : MF) {
2110b57cec5SDimitry Andric     if (MBB.empty())
2120b57cec5SDimitry Andric       continue;
2130b57cec5SDimitry Andric 
214349cc55cSDimitry Andric     if (!SelectedBlocks.contains(&MBB)) {
215349cc55cSDimitry Andric       // This is an unreachable block and therefore hasn't been selected, since
216349cc55cSDimitry Andric       // the main selection loop above uses a postorder block traversal.
217349cc55cSDimitry Andric       // We delete all the instructions in this block since it's unreachable.
218349cc55cSDimitry Andric       MBB.clear();
219349cc55cSDimitry Andric       // Don't delete the block in case the block has it's address taken or is
220349cc55cSDimitry Andric       // still being referenced by a phi somewhere.
221349cc55cSDimitry Andric       continue;
222349cc55cSDimitry Andric     }
2230b57cec5SDimitry Andric     // Try to find redundant copies b/w vregs of the same register class.
2240b57cec5SDimitry Andric     bool ReachedBegin = false;
2250b57cec5SDimitry Andric     for (auto MII = std::prev(MBB.end()), Begin = MBB.begin(); !ReachedBegin;) {
2260b57cec5SDimitry Andric       // Select this instruction.
2270b57cec5SDimitry Andric       MachineInstr &MI = *MII;
2280b57cec5SDimitry Andric 
2290b57cec5SDimitry Andric       // And have our iterator point to the next instruction, if there is one.
2300b57cec5SDimitry Andric       if (MII == Begin)
2310b57cec5SDimitry Andric         ReachedBegin = true;
2320b57cec5SDimitry Andric       else
2330b57cec5SDimitry Andric         --MII;
2340b57cec5SDimitry Andric       if (MI.getOpcode() != TargetOpcode::COPY)
2350b57cec5SDimitry Andric         continue;
2368bcb0991SDimitry Andric       Register SrcReg = MI.getOperand(1).getReg();
2378bcb0991SDimitry Andric       Register DstReg = MI.getOperand(0).getReg();
238*bdd1243dSDimitry Andric       if (SrcReg.isVirtual() && DstReg.isVirtual()) {
2390b57cec5SDimitry Andric         auto SrcRC = MRI.getRegClass(SrcReg);
2400b57cec5SDimitry Andric         auto DstRC = MRI.getRegClass(DstReg);
2410b57cec5SDimitry Andric         if (SrcRC == DstRC) {
2420b57cec5SDimitry Andric           MRI.replaceRegWith(DstReg, SrcReg);
2435ffd83dbSDimitry Andric           MI.eraseFromParent();
2440b57cec5SDimitry Andric         }
2450b57cec5SDimitry Andric       }
2460b57cec5SDimitry Andric     }
2470b57cec5SDimitry Andric   }
2480b57cec5SDimitry Andric 
2490b57cec5SDimitry Andric #ifndef NDEBUG
2500b57cec5SDimitry Andric   const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
2510b57cec5SDimitry Andric   // Now that selection is complete, there are no more generic vregs.  Verify
2520b57cec5SDimitry Andric   // that the size of the now-constrained vreg is unchanged and that it has a
2530b57cec5SDimitry Andric   // register class.
2540b57cec5SDimitry Andric   for (unsigned I = 0, E = MRI.getNumVirtRegs(); I != E; ++I) {
255*bdd1243dSDimitry Andric     Register VReg = Register::index2VirtReg(I);
2560b57cec5SDimitry Andric 
2570b57cec5SDimitry Andric     MachineInstr *MI = nullptr;
2580b57cec5SDimitry Andric     if (!MRI.def_empty(VReg))
2590b57cec5SDimitry Andric       MI = &*MRI.def_instr_begin(VReg);
2600eae32dcSDimitry Andric     else if (!MRI.use_empty(VReg)) {
2610b57cec5SDimitry Andric       MI = &*MRI.use_instr_begin(VReg);
2620eae32dcSDimitry Andric       // Debug value instruction is permitted to use undefined vregs.
2630eae32dcSDimitry Andric       if (MI->isDebugValue())
2640eae32dcSDimitry Andric         continue;
2650eae32dcSDimitry Andric     }
2660b57cec5SDimitry Andric     if (!MI)
2670b57cec5SDimitry Andric       continue;
2680b57cec5SDimitry Andric 
2690b57cec5SDimitry Andric     const TargetRegisterClass *RC = MRI.getRegClassOrNull(VReg);
2700b57cec5SDimitry Andric     if (!RC) {
2710b57cec5SDimitry Andric       reportGISelFailure(MF, TPC, MORE, "gisel-select",
2720b57cec5SDimitry Andric                          "VReg has no regclass after selection", *MI);
2730b57cec5SDimitry Andric       return false;
2740b57cec5SDimitry Andric     }
2750b57cec5SDimitry Andric 
2760b57cec5SDimitry Andric     const LLT Ty = MRI.getType(VReg);
2770b57cec5SDimitry Andric     if (Ty.isValid() && Ty.getSizeInBits() > TRI.getRegSizeInBits(*RC)) {
2780b57cec5SDimitry Andric       reportGISelFailure(
2790b57cec5SDimitry Andric           MF, TPC, MORE, "gisel-select",
2800b57cec5SDimitry Andric           "VReg's low-level type and register class have different sizes", *MI);
2810b57cec5SDimitry Andric       return false;
2820b57cec5SDimitry Andric     }
2830b57cec5SDimitry Andric   }
2840b57cec5SDimitry Andric 
2850b57cec5SDimitry Andric   if (MF.size() != NumBlocks) {
2860b57cec5SDimitry Andric     MachineOptimizationRemarkMissed R("gisel-select", "GISelFailure",
2870b57cec5SDimitry Andric                                       MF.getFunction().getSubprogram(),
2880b57cec5SDimitry Andric                                       /*MBB=*/nullptr);
2890b57cec5SDimitry Andric     R << "inserting blocks is not supported yet";
2900b57cec5SDimitry Andric     reportGISelFailure(MF, TPC, MORE, R);
2910b57cec5SDimitry Andric     return false;
2920b57cec5SDimitry Andric   }
2930b57cec5SDimitry Andric #endif
2948bcb0991SDimitry Andric   // Determine if there are any calls in this machine function. Ported from
2958bcb0991SDimitry Andric   // SelectionDAG.
2968bcb0991SDimitry Andric   MachineFrameInfo &MFI = MF.getFrameInfo();
2978bcb0991SDimitry Andric   for (const auto &MBB : MF) {
2988bcb0991SDimitry Andric     if (MFI.hasCalls() && MF.hasInlineAsm())
2998bcb0991SDimitry Andric       break;
3008bcb0991SDimitry Andric 
3018bcb0991SDimitry Andric     for (const auto &MI : MBB) {
3028bcb0991SDimitry Andric       if ((MI.isCall() && !MI.isReturn()) || MI.isStackAligningInlineAsm())
3038bcb0991SDimitry Andric         MFI.setHasCalls(true);
3048bcb0991SDimitry Andric       if (MI.isInlineAsm())
3058bcb0991SDimitry Andric         MF.setHasInlineAsm(true);
3068bcb0991SDimitry Andric     }
3078bcb0991SDimitry Andric   }
3088bcb0991SDimitry Andric 
3095ffd83dbSDimitry Andric   // FIXME: FinalizeISel pass calls finalizeLowering, so it's called twice.
3105ffd83dbSDimitry Andric   auto &TLI = *MF.getSubtarget().getTargetLowering();
3115ffd83dbSDimitry Andric   TLI.finalizeLowering(MF);
3128bcb0991SDimitry Andric 
3130b57cec5SDimitry Andric   LLVM_DEBUG({
3140b57cec5SDimitry Andric     dbgs() << "Rules covered by selecting function: " << MF.getName() << ":";
3150b57cec5SDimitry Andric     for (auto RuleID : CoverageInfo.covered())
3160b57cec5SDimitry Andric       dbgs() << " id" << RuleID;
3170b57cec5SDimitry Andric     dbgs() << "\n\n";
3180b57cec5SDimitry Andric   });
3190b57cec5SDimitry Andric   CoverageInfo.emit(CoveragePrefix,
3205ffd83dbSDimitry Andric                     TLI.getTargetMachine().getTarget().getBackendName());
3210b57cec5SDimitry Andric 
3220b57cec5SDimitry Andric   // If we successfully selected the function nothing is going to use the vreg
3230b57cec5SDimitry Andric   // types after us (otherwise MIRPrinter would need them). Make sure the types
3240b57cec5SDimitry Andric   // disappear.
3250b57cec5SDimitry Andric   MRI.clearVirtRegTypes();
3260b57cec5SDimitry Andric 
3270b57cec5SDimitry Andric   // FIXME: Should we accurately track changes?
3280b57cec5SDimitry Andric   return true;
3290b57cec5SDimitry Andric }
330