10b57cec5SDimitry Andric //===-- lib/CodeGen/GlobalISel/GICombinerHelper.cpp -----------------------===// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/CombinerHelper.h" 9fe6060f1SDimitry Andric #include "llvm/ADT/SetVector.h" 10fe6060f1SDimitry Andric #include "llvm/ADT/SmallBitVector.h" 110b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/GISelChangeObserver.h" 128bcb0991SDimitry Andric #include "llvm/CodeGen/GlobalISel/GISelKnownBits.h" 13fe6060f1SDimitry Andric #include "llvm/CodeGen/GlobalISel/GenericMachineInstrs.h" 14349cc55cSDimitry Andric #include "llvm/CodeGen/GlobalISel/LegalizerHelper.h" 155ffd83dbSDimitry Andric #include "llvm/CodeGen/GlobalISel/LegalizerInfo.h" 165ffd83dbSDimitry Andric #include "llvm/CodeGen/GlobalISel/MIPatternMatch.h" 170b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h" 180b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/Utils.h" 19fe6060f1SDimitry Andric #include "llvm/CodeGen/LowLevelType.h" 20fe6060f1SDimitry Andric #include "llvm/CodeGen/MachineBasicBlock.h" 218bcb0991SDimitry Andric #include "llvm/CodeGen/MachineDominators.h" 220b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstr.h" 23e8d8bef9SDimitry Andric #include "llvm/CodeGen/MachineMemOperand.h" 240b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h" 2581ad6265SDimitry Andric #include "llvm/CodeGen/RegisterBankInfo.h" 260b57cec5SDimitry Andric #include "llvm/CodeGen/TargetInstrInfo.h" 278bcb0991SDimitry Andric #include "llvm/CodeGen/TargetLowering.h" 28fe6060f1SDimitry Andric #include "llvm/CodeGen/TargetOpcodes.h" 29349cc55cSDimitry Andric #include "llvm/IR/DataLayout.h" 30349cc55cSDimitry Andric #include "llvm/Support/Casting.h" 31349cc55cSDimitry Andric #include "llvm/Support/DivisionByConstantInfo.h" 325ffd83dbSDimitry Andric #include "llvm/Support/MathExtras.h" 3381ad6265SDimitry Andric #include "llvm/Target/TargetMachine.h" 34fe6060f1SDimitry Andric #include <tuple> 350b57cec5SDimitry Andric 360b57cec5SDimitry Andric #define DEBUG_TYPE "gi-combiner" 370b57cec5SDimitry Andric 380b57cec5SDimitry Andric using namespace llvm; 395ffd83dbSDimitry Andric using namespace MIPatternMatch; 400b57cec5SDimitry Andric 418bcb0991SDimitry Andric // Option to allow testing of the combiner while no targets know about indexed 428bcb0991SDimitry Andric // addressing. 438bcb0991SDimitry Andric static cl::opt<bool> 448bcb0991SDimitry Andric ForceLegalIndexing("force-legal-indexing", cl::Hidden, cl::init(false), 458bcb0991SDimitry Andric cl::desc("Force all indexed operations to be " 468bcb0991SDimitry Andric "legal for the GlobalISel combiner")); 478bcb0991SDimitry Andric 480b57cec5SDimitry Andric CombinerHelper::CombinerHelper(GISelChangeObserver &Observer, 498bcb0991SDimitry Andric MachineIRBuilder &B, GISelKnownBits *KB, 505ffd83dbSDimitry Andric MachineDominatorTree *MDT, 515ffd83dbSDimitry Andric const LegalizerInfo *LI) 52349cc55cSDimitry Andric : Builder(B), MRI(Builder.getMF().getRegInfo()), Observer(Observer), KB(KB), 53349cc55cSDimitry Andric MDT(MDT), LI(LI), RBI(Builder.getMF().getSubtarget().getRegBankInfo()), 54349cc55cSDimitry Andric TRI(Builder.getMF().getSubtarget().getRegisterInfo()) { 558bcb0991SDimitry Andric (void)this->KB; 568bcb0991SDimitry Andric } 570b57cec5SDimitry Andric 58e8d8bef9SDimitry Andric const TargetLowering &CombinerHelper::getTargetLowering() const { 59e8d8bef9SDimitry Andric return *Builder.getMF().getSubtarget().getTargetLowering(); 60e8d8bef9SDimitry Andric } 61e8d8bef9SDimitry Andric 62e8d8bef9SDimitry Andric /// \returns The little endian in-memory byte position of byte \p I in a 63e8d8bef9SDimitry Andric /// \p ByteWidth bytes wide type. 64e8d8bef9SDimitry Andric /// 65e8d8bef9SDimitry Andric /// E.g. Given a 4-byte type x, x[0] -> byte 0 66e8d8bef9SDimitry Andric static unsigned littleEndianByteAt(const unsigned ByteWidth, const unsigned I) { 67e8d8bef9SDimitry Andric assert(I < ByteWidth && "I must be in [0, ByteWidth)"); 68e8d8bef9SDimitry Andric return I; 69e8d8bef9SDimitry Andric } 70e8d8bef9SDimitry Andric 71349cc55cSDimitry Andric /// Determines the LogBase2 value for a non-null input value using the 72349cc55cSDimitry Andric /// transform: LogBase2(V) = (EltBits - 1) - ctlz(V). 73349cc55cSDimitry Andric static Register buildLogBase2(Register V, MachineIRBuilder &MIB) { 74349cc55cSDimitry Andric auto &MRI = *MIB.getMRI(); 75349cc55cSDimitry Andric LLT Ty = MRI.getType(V); 76349cc55cSDimitry Andric auto Ctlz = MIB.buildCTLZ(Ty, V); 77349cc55cSDimitry Andric auto Base = MIB.buildConstant(Ty, Ty.getScalarSizeInBits() - 1); 78349cc55cSDimitry Andric return MIB.buildSub(Ty, Base, Ctlz).getReg(0); 79349cc55cSDimitry Andric } 80349cc55cSDimitry Andric 81e8d8bef9SDimitry Andric /// \returns The big endian in-memory byte position of byte \p I in a 82e8d8bef9SDimitry Andric /// \p ByteWidth bytes wide type. 83e8d8bef9SDimitry Andric /// 84e8d8bef9SDimitry Andric /// E.g. Given a 4-byte type x, x[0] -> byte 3 85e8d8bef9SDimitry Andric static unsigned bigEndianByteAt(const unsigned ByteWidth, const unsigned I) { 86e8d8bef9SDimitry Andric assert(I < ByteWidth && "I must be in [0, ByteWidth)"); 87e8d8bef9SDimitry Andric return ByteWidth - I - 1; 88e8d8bef9SDimitry Andric } 89e8d8bef9SDimitry Andric 90e8d8bef9SDimitry Andric /// Given a map from byte offsets in memory to indices in a load/store, 91e8d8bef9SDimitry Andric /// determine if that map corresponds to a little or big endian byte pattern. 92e8d8bef9SDimitry Andric /// 93e8d8bef9SDimitry Andric /// \param MemOffset2Idx maps memory offsets to address offsets. 94e8d8bef9SDimitry Andric /// \param LowestIdx is the lowest index in \p MemOffset2Idx. 95e8d8bef9SDimitry Andric /// 96e8d8bef9SDimitry Andric /// \returns true if the map corresponds to a big endian byte pattern, false 97e8d8bef9SDimitry Andric /// if it corresponds to a little endian byte pattern, and None otherwise. 98e8d8bef9SDimitry Andric /// 99e8d8bef9SDimitry Andric /// E.g. given a 32-bit type x, and x[AddrOffset], the in-memory byte patterns 100e8d8bef9SDimitry Andric /// are as follows: 101e8d8bef9SDimitry Andric /// 102e8d8bef9SDimitry Andric /// AddrOffset Little endian Big endian 103e8d8bef9SDimitry Andric /// 0 0 3 104e8d8bef9SDimitry Andric /// 1 1 2 105e8d8bef9SDimitry Andric /// 2 2 1 106e8d8bef9SDimitry Andric /// 3 3 0 107e8d8bef9SDimitry Andric static Optional<bool> 108e8d8bef9SDimitry Andric isBigEndian(const SmallDenseMap<int64_t, int64_t, 8> &MemOffset2Idx, 109e8d8bef9SDimitry Andric int64_t LowestIdx) { 110e8d8bef9SDimitry Andric // Need at least two byte positions to decide on endianness. 111e8d8bef9SDimitry Andric unsigned Width = MemOffset2Idx.size(); 112e8d8bef9SDimitry Andric if (Width < 2) 113e8d8bef9SDimitry Andric return None; 114e8d8bef9SDimitry Andric bool BigEndian = true, LittleEndian = true; 115e8d8bef9SDimitry Andric for (unsigned MemOffset = 0; MemOffset < Width; ++ MemOffset) { 116e8d8bef9SDimitry Andric auto MemOffsetAndIdx = MemOffset2Idx.find(MemOffset); 117e8d8bef9SDimitry Andric if (MemOffsetAndIdx == MemOffset2Idx.end()) 118e8d8bef9SDimitry Andric return None; 119e8d8bef9SDimitry Andric const int64_t Idx = MemOffsetAndIdx->second - LowestIdx; 120e8d8bef9SDimitry Andric assert(Idx >= 0 && "Expected non-negative byte offset?"); 121e8d8bef9SDimitry Andric LittleEndian &= Idx == littleEndianByteAt(Width, MemOffset); 122e8d8bef9SDimitry Andric BigEndian &= Idx == bigEndianByteAt(Width, MemOffset); 123e8d8bef9SDimitry Andric if (!BigEndian && !LittleEndian) 124e8d8bef9SDimitry Andric return None; 125e8d8bef9SDimitry Andric } 126e8d8bef9SDimitry Andric 127e8d8bef9SDimitry Andric assert((BigEndian != LittleEndian) && 128e8d8bef9SDimitry Andric "Pattern cannot be both big and little endian!"); 129e8d8bef9SDimitry Andric return BigEndian; 130e8d8bef9SDimitry Andric } 131e8d8bef9SDimitry Andric 13281ad6265SDimitry Andric bool CombinerHelper::isPreLegalize() const { return !LI; } 13381ad6265SDimitry Andric 13481ad6265SDimitry Andric bool CombinerHelper::isLegal(const LegalityQuery &Query) const { 13581ad6265SDimitry Andric assert(LI && "Must have LegalizerInfo to query isLegal!"); 13681ad6265SDimitry Andric return LI->getAction(Query).Action == LegalizeActions::Legal; 13781ad6265SDimitry Andric } 13881ad6265SDimitry Andric 139e8d8bef9SDimitry Andric bool CombinerHelper::isLegalOrBeforeLegalizer( 140e8d8bef9SDimitry Andric const LegalityQuery &Query) const { 14181ad6265SDimitry Andric return isPreLegalize() || isLegal(Query); 14281ad6265SDimitry Andric } 14381ad6265SDimitry Andric 14481ad6265SDimitry Andric bool CombinerHelper::isConstantLegalOrBeforeLegalizer(const LLT Ty) const { 14581ad6265SDimitry Andric if (!Ty.isVector()) 14681ad6265SDimitry Andric return isLegalOrBeforeLegalizer({TargetOpcode::G_CONSTANT, {Ty}}); 14781ad6265SDimitry Andric // Vector constants are represented as a G_BUILD_VECTOR of scalar G_CONSTANTs. 14881ad6265SDimitry Andric if (isPreLegalize()) 14981ad6265SDimitry Andric return true; 15081ad6265SDimitry Andric LLT EltTy = Ty.getElementType(); 15181ad6265SDimitry Andric return isLegal({TargetOpcode::G_BUILD_VECTOR, {Ty, EltTy}}) && 15281ad6265SDimitry Andric isLegal({TargetOpcode::G_CONSTANT, {EltTy}}); 153e8d8bef9SDimitry Andric } 154e8d8bef9SDimitry Andric 1550b57cec5SDimitry Andric void CombinerHelper::replaceRegWith(MachineRegisterInfo &MRI, Register FromReg, 1560b57cec5SDimitry Andric Register ToReg) const { 1570b57cec5SDimitry Andric Observer.changingAllUsesOfReg(MRI, FromReg); 1580b57cec5SDimitry Andric 1590b57cec5SDimitry Andric if (MRI.constrainRegAttrs(ToReg, FromReg)) 1600b57cec5SDimitry Andric MRI.replaceRegWith(FromReg, ToReg); 1610b57cec5SDimitry Andric else 1620b57cec5SDimitry Andric Builder.buildCopy(ToReg, FromReg); 1630b57cec5SDimitry Andric 1640b57cec5SDimitry Andric Observer.finishedChangingAllUsesOfReg(); 1650b57cec5SDimitry Andric } 1660b57cec5SDimitry Andric 1670b57cec5SDimitry Andric void CombinerHelper::replaceRegOpWith(MachineRegisterInfo &MRI, 1680b57cec5SDimitry Andric MachineOperand &FromRegOp, 1690b57cec5SDimitry Andric Register ToReg) const { 1700b57cec5SDimitry Andric assert(FromRegOp.getParent() && "Expected an operand in an MI"); 1710b57cec5SDimitry Andric Observer.changingInstr(*FromRegOp.getParent()); 1720b57cec5SDimitry Andric 1730b57cec5SDimitry Andric FromRegOp.setReg(ToReg); 1740b57cec5SDimitry Andric 1750b57cec5SDimitry Andric Observer.changedInstr(*FromRegOp.getParent()); 1760b57cec5SDimitry Andric } 1770b57cec5SDimitry Andric 178349cc55cSDimitry Andric void CombinerHelper::replaceOpcodeWith(MachineInstr &FromMI, 179349cc55cSDimitry Andric unsigned ToOpcode) const { 180349cc55cSDimitry Andric Observer.changingInstr(FromMI); 181349cc55cSDimitry Andric 182349cc55cSDimitry Andric FromMI.setDesc(Builder.getTII().get(ToOpcode)); 183349cc55cSDimitry Andric 184349cc55cSDimitry Andric Observer.changedInstr(FromMI); 185349cc55cSDimitry Andric } 186349cc55cSDimitry Andric 187349cc55cSDimitry Andric const RegisterBank *CombinerHelper::getRegBank(Register Reg) const { 188349cc55cSDimitry Andric return RBI->getRegBank(Reg, MRI, *TRI); 189349cc55cSDimitry Andric } 190349cc55cSDimitry Andric 191349cc55cSDimitry Andric void CombinerHelper::setRegBank(Register Reg, const RegisterBank *RegBank) { 192349cc55cSDimitry Andric if (RegBank) 193349cc55cSDimitry Andric MRI.setRegBank(Reg, *RegBank); 194349cc55cSDimitry Andric } 195349cc55cSDimitry Andric 1960b57cec5SDimitry Andric bool CombinerHelper::tryCombineCopy(MachineInstr &MI) { 1970b57cec5SDimitry Andric if (matchCombineCopy(MI)) { 1980b57cec5SDimitry Andric applyCombineCopy(MI); 1990b57cec5SDimitry Andric return true; 2000b57cec5SDimitry Andric } 2010b57cec5SDimitry Andric return false; 2020b57cec5SDimitry Andric } 2030b57cec5SDimitry Andric bool CombinerHelper::matchCombineCopy(MachineInstr &MI) { 2040b57cec5SDimitry Andric if (MI.getOpcode() != TargetOpcode::COPY) 2050b57cec5SDimitry Andric return false; 2068bcb0991SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 2078bcb0991SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 2085ffd83dbSDimitry Andric return canReplaceReg(DstReg, SrcReg, MRI); 2090b57cec5SDimitry Andric } 2100b57cec5SDimitry Andric void CombinerHelper::applyCombineCopy(MachineInstr &MI) { 2118bcb0991SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 2128bcb0991SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 2130b57cec5SDimitry Andric MI.eraseFromParent(); 2140b57cec5SDimitry Andric replaceRegWith(MRI, DstReg, SrcReg); 2150b57cec5SDimitry Andric } 2160b57cec5SDimitry Andric 2178bcb0991SDimitry Andric bool CombinerHelper::tryCombineConcatVectors(MachineInstr &MI) { 2188bcb0991SDimitry Andric bool IsUndef = false; 2198bcb0991SDimitry Andric SmallVector<Register, 4> Ops; 2208bcb0991SDimitry Andric if (matchCombineConcatVectors(MI, IsUndef, Ops)) { 2218bcb0991SDimitry Andric applyCombineConcatVectors(MI, IsUndef, Ops); 2228bcb0991SDimitry Andric return true; 2238bcb0991SDimitry Andric } 2248bcb0991SDimitry Andric return false; 2258bcb0991SDimitry Andric } 2268bcb0991SDimitry Andric 2278bcb0991SDimitry Andric bool CombinerHelper::matchCombineConcatVectors(MachineInstr &MI, bool &IsUndef, 2288bcb0991SDimitry Andric SmallVectorImpl<Register> &Ops) { 2298bcb0991SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_CONCAT_VECTORS && 2308bcb0991SDimitry Andric "Invalid instruction"); 2318bcb0991SDimitry Andric IsUndef = true; 2328bcb0991SDimitry Andric MachineInstr *Undef = nullptr; 2338bcb0991SDimitry Andric 2348bcb0991SDimitry Andric // Walk over all the operands of concat vectors and check if they are 2358bcb0991SDimitry Andric // build_vector themselves or undef. 2368bcb0991SDimitry Andric // Then collect their operands in Ops. 237480093f4SDimitry Andric for (const MachineOperand &MO : MI.uses()) { 2388bcb0991SDimitry Andric Register Reg = MO.getReg(); 2398bcb0991SDimitry Andric MachineInstr *Def = MRI.getVRegDef(Reg); 2408bcb0991SDimitry Andric assert(Def && "Operand not defined"); 2418bcb0991SDimitry Andric switch (Def->getOpcode()) { 2428bcb0991SDimitry Andric case TargetOpcode::G_BUILD_VECTOR: 2438bcb0991SDimitry Andric IsUndef = false; 2448bcb0991SDimitry Andric // Remember the operands of the build_vector to fold 2458bcb0991SDimitry Andric // them into the yet-to-build flattened concat vectors. 246480093f4SDimitry Andric for (const MachineOperand &BuildVecMO : Def->uses()) 2478bcb0991SDimitry Andric Ops.push_back(BuildVecMO.getReg()); 2488bcb0991SDimitry Andric break; 2498bcb0991SDimitry Andric case TargetOpcode::G_IMPLICIT_DEF: { 2508bcb0991SDimitry Andric LLT OpType = MRI.getType(Reg); 2518bcb0991SDimitry Andric // Keep one undef value for all the undef operands. 2528bcb0991SDimitry Andric if (!Undef) { 2538bcb0991SDimitry Andric Builder.setInsertPt(*MI.getParent(), MI); 2548bcb0991SDimitry Andric Undef = Builder.buildUndef(OpType.getScalarType()); 2558bcb0991SDimitry Andric } 2568bcb0991SDimitry Andric assert(MRI.getType(Undef->getOperand(0).getReg()) == 2578bcb0991SDimitry Andric OpType.getScalarType() && 2588bcb0991SDimitry Andric "All undefs should have the same type"); 2598bcb0991SDimitry Andric // Break the undef vector in as many scalar elements as needed 2608bcb0991SDimitry Andric // for the flattening. 2618bcb0991SDimitry Andric for (unsigned EltIdx = 0, EltEnd = OpType.getNumElements(); 2628bcb0991SDimitry Andric EltIdx != EltEnd; ++EltIdx) 2638bcb0991SDimitry Andric Ops.push_back(Undef->getOperand(0).getReg()); 2648bcb0991SDimitry Andric break; 2658bcb0991SDimitry Andric } 2668bcb0991SDimitry Andric default: 2678bcb0991SDimitry Andric return false; 2688bcb0991SDimitry Andric } 2698bcb0991SDimitry Andric } 2708bcb0991SDimitry Andric return true; 2718bcb0991SDimitry Andric } 2728bcb0991SDimitry Andric void CombinerHelper::applyCombineConcatVectors( 2738bcb0991SDimitry Andric MachineInstr &MI, bool IsUndef, const ArrayRef<Register> Ops) { 2748bcb0991SDimitry Andric // We determined that the concat_vectors can be flatten. 2758bcb0991SDimitry Andric // Generate the flattened build_vector. 2768bcb0991SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 2778bcb0991SDimitry Andric Builder.setInsertPt(*MI.getParent(), MI); 2788bcb0991SDimitry Andric Register NewDstReg = MRI.cloneVirtualRegister(DstReg); 2798bcb0991SDimitry Andric 2808bcb0991SDimitry Andric // Note: IsUndef is sort of redundant. We could have determine it by 2818bcb0991SDimitry Andric // checking that at all Ops are undef. Alternatively, we could have 2828bcb0991SDimitry Andric // generate a build_vector of undefs and rely on another combine to 2838bcb0991SDimitry Andric // clean that up. For now, given we already gather this information 2848bcb0991SDimitry Andric // in tryCombineConcatVectors, just save compile time and issue the 2858bcb0991SDimitry Andric // right thing. 2868bcb0991SDimitry Andric if (IsUndef) 2878bcb0991SDimitry Andric Builder.buildUndef(NewDstReg); 2888bcb0991SDimitry Andric else 2898bcb0991SDimitry Andric Builder.buildBuildVector(NewDstReg, Ops); 2908bcb0991SDimitry Andric MI.eraseFromParent(); 2918bcb0991SDimitry Andric replaceRegWith(MRI, DstReg, NewDstReg); 2928bcb0991SDimitry Andric } 2938bcb0991SDimitry Andric 2948bcb0991SDimitry Andric bool CombinerHelper::tryCombineShuffleVector(MachineInstr &MI) { 2958bcb0991SDimitry Andric SmallVector<Register, 4> Ops; 2968bcb0991SDimitry Andric if (matchCombineShuffleVector(MI, Ops)) { 2978bcb0991SDimitry Andric applyCombineShuffleVector(MI, Ops); 2988bcb0991SDimitry Andric return true; 2998bcb0991SDimitry Andric } 3008bcb0991SDimitry Andric return false; 3018bcb0991SDimitry Andric } 3028bcb0991SDimitry Andric 3038bcb0991SDimitry Andric bool CombinerHelper::matchCombineShuffleVector(MachineInstr &MI, 3048bcb0991SDimitry Andric SmallVectorImpl<Register> &Ops) { 3058bcb0991SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_SHUFFLE_VECTOR && 3068bcb0991SDimitry Andric "Invalid instruction kind"); 3078bcb0991SDimitry Andric LLT DstType = MRI.getType(MI.getOperand(0).getReg()); 3088bcb0991SDimitry Andric Register Src1 = MI.getOperand(1).getReg(); 3098bcb0991SDimitry Andric LLT SrcType = MRI.getType(Src1); 310480093f4SDimitry Andric // As bizarre as it may look, shuffle vector can actually produce 311480093f4SDimitry Andric // scalar! This is because at the IR level a <1 x ty> shuffle 312480093f4SDimitry Andric // vector is perfectly valid. 313480093f4SDimitry Andric unsigned DstNumElts = DstType.isVector() ? DstType.getNumElements() : 1; 314480093f4SDimitry Andric unsigned SrcNumElts = SrcType.isVector() ? SrcType.getNumElements() : 1; 3158bcb0991SDimitry Andric 3168bcb0991SDimitry Andric // If the resulting vector is smaller than the size of the source 3178bcb0991SDimitry Andric // vectors being concatenated, we won't be able to replace the 3188bcb0991SDimitry Andric // shuffle vector into a concat_vectors. 3198bcb0991SDimitry Andric // 3208bcb0991SDimitry Andric // Note: We may still be able to produce a concat_vectors fed by 3218bcb0991SDimitry Andric // extract_vector_elt and so on. It is less clear that would 3228bcb0991SDimitry Andric // be better though, so don't bother for now. 323480093f4SDimitry Andric // 324480093f4SDimitry Andric // If the destination is a scalar, the size of the sources doesn't 325480093f4SDimitry Andric // matter. we will lower the shuffle to a plain copy. This will 326480093f4SDimitry Andric // work only if the source and destination have the same size. But 327480093f4SDimitry Andric // that's covered by the next condition. 328480093f4SDimitry Andric // 329480093f4SDimitry Andric // TODO: If the size between the source and destination don't match 330480093f4SDimitry Andric // we could still emit an extract vector element in that case. 331480093f4SDimitry Andric if (DstNumElts < 2 * SrcNumElts && DstNumElts != 1) 3328bcb0991SDimitry Andric return false; 3338bcb0991SDimitry Andric 3348bcb0991SDimitry Andric // Check that the shuffle mask can be broken evenly between the 3358bcb0991SDimitry Andric // different sources. 3368bcb0991SDimitry Andric if (DstNumElts % SrcNumElts != 0) 3378bcb0991SDimitry Andric return false; 3388bcb0991SDimitry Andric 3398bcb0991SDimitry Andric // Mask length is a multiple of the source vector length. 3408bcb0991SDimitry Andric // Check if the shuffle is some kind of concatenation of the input 3418bcb0991SDimitry Andric // vectors. 3428bcb0991SDimitry Andric unsigned NumConcat = DstNumElts / SrcNumElts; 3438bcb0991SDimitry Andric SmallVector<int, 8> ConcatSrcs(NumConcat, -1); 344480093f4SDimitry Andric ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask(); 3458bcb0991SDimitry Andric for (unsigned i = 0; i != DstNumElts; ++i) { 3468bcb0991SDimitry Andric int Idx = Mask[i]; 3478bcb0991SDimitry Andric // Undef value. 3488bcb0991SDimitry Andric if (Idx < 0) 3498bcb0991SDimitry Andric continue; 3508bcb0991SDimitry Andric // Ensure the indices in each SrcType sized piece are sequential and that 3518bcb0991SDimitry Andric // the same source is used for the whole piece. 3528bcb0991SDimitry Andric if ((Idx % SrcNumElts != (i % SrcNumElts)) || 3538bcb0991SDimitry Andric (ConcatSrcs[i / SrcNumElts] >= 0 && 3548bcb0991SDimitry Andric ConcatSrcs[i / SrcNumElts] != (int)(Idx / SrcNumElts))) 3558bcb0991SDimitry Andric return false; 3568bcb0991SDimitry Andric // Remember which source this index came from. 3578bcb0991SDimitry Andric ConcatSrcs[i / SrcNumElts] = Idx / SrcNumElts; 3588bcb0991SDimitry Andric } 3598bcb0991SDimitry Andric 3608bcb0991SDimitry Andric // The shuffle is concatenating multiple vectors together. 3618bcb0991SDimitry Andric // Collect the different operands for that. 3628bcb0991SDimitry Andric Register UndefReg; 3638bcb0991SDimitry Andric Register Src2 = MI.getOperand(2).getReg(); 3648bcb0991SDimitry Andric for (auto Src : ConcatSrcs) { 3658bcb0991SDimitry Andric if (Src < 0) { 3668bcb0991SDimitry Andric if (!UndefReg) { 3678bcb0991SDimitry Andric Builder.setInsertPt(*MI.getParent(), MI); 3688bcb0991SDimitry Andric UndefReg = Builder.buildUndef(SrcType).getReg(0); 3698bcb0991SDimitry Andric } 3708bcb0991SDimitry Andric Ops.push_back(UndefReg); 3718bcb0991SDimitry Andric } else if (Src == 0) 3728bcb0991SDimitry Andric Ops.push_back(Src1); 3738bcb0991SDimitry Andric else 3748bcb0991SDimitry Andric Ops.push_back(Src2); 3758bcb0991SDimitry Andric } 3768bcb0991SDimitry Andric return true; 3778bcb0991SDimitry Andric } 3788bcb0991SDimitry Andric 3798bcb0991SDimitry Andric void CombinerHelper::applyCombineShuffleVector(MachineInstr &MI, 3808bcb0991SDimitry Andric const ArrayRef<Register> Ops) { 3818bcb0991SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 3828bcb0991SDimitry Andric Builder.setInsertPt(*MI.getParent(), MI); 3838bcb0991SDimitry Andric Register NewDstReg = MRI.cloneVirtualRegister(DstReg); 3848bcb0991SDimitry Andric 385480093f4SDimitry Andric if (Ops.size() == 1) 386480093f4SDimitry Andric Builder.buildCopy(NewDstReg, Ops[0]); 387480093f4SDimitry Andric else 388480093f4SDimitry Andric Builder.buildMerge(NewDstReg, Ops); 3898bcb0991SDimitry Andric 3908bcb0991SDimitry Andric MI.eraseFromParent(); 3918bcb0991SDimitry Andric replaceRegWith(MRI, DstReg, NewDstReg); 3928bcb0991SDimitry Andric } 3938bcb0991SDimitry Andric 3940b57cec5SDimitry Andric namespace { 3950b57cec5SDimitry Andric 3960b57cec5SDimitry Andric /// Select a preference between two uses. CurrentUse is the current preference 3970b57cec5SDimitry Andric /// while *ForCandidate is attributes of the candidate under consideration. 3980b57cec5SDimitry Andric PreferredTuple ChoosePreferredUse(PreferredTuple &CurrentUse, 3995ffd83dbSDimitry Andric const LLT TyForCandidate, 4000b57cec5SDimitry Andric unsigned OpcodeForCandidate, 4010b57cec5SDimitry Andric MachineInstr *MIForCandidate) { 4020b57cec5SDimitry Andric if (!CurrentUse.Ty.isValid()) { 4030b57cec5SDimitry Andric if (CurrentUse.ExtendOpcode == OpcodeForCandidate || 4040b57cec5SDimitry Andric CurrentUse.ExtendOpcode == TargetOpcode::G_ANYEXT) 4050b57cec5SDimitry Andric return {TyForCandidate, OpcodeForCandidate, MIForCandidate}; 4060b57cec5SDimitry Andric return CurrentUse; 4070b57cec5SDimitry Andric } 4080b57cec5SDimitry Andric 4090b57cec5SDimitry Andric // We permit the extend to hoist through basic blocks but this is only 4100b57cec5SDimitry Andric // sensible if the target has extending loads. If you end up lowering back 4110b57cec5SDimitry Andric // into a load and extend during the legalizer then the end result is 4120b57cec5SDimitry Andric // hoisting the extend up to the load. 4130b57cec5SDimitry Andric 4140b57cec5SDimitry Andric // Prefer defined extensions to undefined extensions as these are more 4150b57cec5SDimitry Andric // likely to reduce the number of instructions. 4160b57cec5SDimitry Andric if (OpcodeForCandidate == TargetOpcode::G_ANYEXT && 4170b57cec5SDimitry Andric CurrentUse.ExtendOpcode != TargetOpcode::G_ANYEXT) 4180b57cec5SDimitry Andric return CurrentUse; 4190b57cec5SDimitry Andric else if (CurrentUse.ExtendOpcode == TargetOpcode::G_ANYEXT && 4200b57cec5SDimitry Andric OpcodeForCandidate != TargetOpcode::G_ANYEXT) 4210b57cec5SDimitry Andric return {TyForCandidate, OpcodeForCandidate, MIForCandidate}; 4220b57cec5SDimitry Andric 4230b57cec5SDimitry Andric // Prefer sign extensions to zero extensions as sign-extensions tend to be 4240b57cec5SDimitry Andric // more expensive. 4250b57cec5SDimitry Andric if (CurrentUse.Ty == TyForCandidate) { 4260b57cec5SDimitry Andric if (CurrentUse.ExtendOpcode == TargetOpcode::G_SEXT && 4270b57cec5SDimitry Andric OpcodeForCandidate == TargetOpcode::G_ZEXT) 4280b57cec5SDimitry Andric return CurrentUse; 4290b57cec5SDimitry Andric else if (CurrentUse.ExtendOpcode == TargetOpcode::G_ZEXT && 4300b57cec5SDimitry Andric OpcodeForCandidate == TargetOpcode::G_SEXT) 4310b57cec5SDimitry Andric return {TyForCandidate, OpcodeForCandidate, MIForCandidate}; 4320b57cec5SDimitry Andric } 4330b57cec5SDimitry Andric 4340b57cec5SDimitry Andric // This is potentially target specific. We've chosen the largest type 4350b57cec5SDimitry Andric // because G_TRUNC is usually free. One potential catch with this is that 4360b57cec5SDimitry Andric // some targets have a reduced number of larger registers than smaller 4370b57cec5SDimitry Andric // registers and this choice potentially increases the live-range for the 4380b57cec5SDimitry Andric // larger value. 4390b57cec5SDimitry Andric if (TyForCandidate.getSizeInBits() > CurrentUse.Ty.getSizeInBits()) { 4400b57cec5SDimitry Andric return {TyForCandidate, OpcodeForCandidate, MIForCandidate}; 4410b57cec5SDimitry Andric } 4420b57cec5SDimitry Andric return CurrentUse; 4430b57cec5SDimitry Andric } 4440b57cec5SDimitry Andric 4450b57cec5SDimitry Andric /// Find a suitable place to insert some instructions and insert them. This 4460b57cec5SDimitry Andric /// function accounts for special cases like inserting before a PHI node. 4470b57cec5SDimitry Andric /// The current strategy for inserting before PHI's is to duplicate the 4480b57cec5SDimitry Andric /// instructions for each predecessor. However, while that's ok for G_TRUNC 4490b57cec5SDimitry Andric /// on most targets since it generally requires no code, other targets/cases may 4500b57cec5SDimitry Andric /// want to try harder to find a dominating block. 4510b57cec5SDimitry Andric static void InsertInsnsWithoutSideEffectsBeforeUse( 4520b57cec5SDimitry Andric MachineIRBuilder &Builder, MachineInstr &DefMI, MachineOperand &UseMO, 4530b57cec5SDimitry Andric std::function<void(MachineBasicBlock *, MachineBasicBlock::iterator, 4540b57cec5SDimitry Andric MachineOperand &UseMO)> 4550b57cec5SDimitry Andric Inserter) { 4560b57cec5SDimitry Andric MachineInstr &UseMI = *UseMO.getParent(); 4570b57cec5SDimitry Andric 4580b57cec5SDimitry Andric MachineBasicBlock *InsertBB = UseMI.getParent(); 4590b57cec5SDimitry Andric 4600b57cec5SDimitry Andric // If the use is a PHI then we want the predecessor block instead. 4610b57cec5SDimitry Andric if (UseMI.isPHI()) { 4620b57cec5SDimitry Andric MachineOperand *PredBB = std::next(&UseMO); 4630b57cec5SDimitry Andric InsertBB = PredBB->getMBB(); 4640b57cec5SDimitry Andric } 4650b57cec5SDimitry Andric 4660b57cec5SDimitry Andric // If the block is the same block as the def then we want to insert just after 4670b57cec5SDimitry Andric // the def instead of at the start of the block. 4680b57cec5SDimitry Andric if (InsertBB == DefMI.getParent()) { 4690b57cec5SDimitry Andric MachineBasicBlock::iterator InsertPt = &DefMI; 4700b57cec5SDimitry Andric Inserter(InsertBB, std::next(InsertPt), UseMO); 4710b57cec5SDimitry Andric return; 4720b57cec5SDimitry Andric } 4730b57cec5SDimitry Andric 4740b57cec5SDimitry Andric // Otherwise we want the start of the BB 4750b57cec5SDimitry Andric Inserter(InsertBB, InsertBB->getFirstNonPHI(), UseMO); 4760b57cec5SDimitry Andric } 4770b57cec5SDimitry Andric } // end anonymous namespace 4780b57cec5SDimitry Andric 4790b57cec5SDimitry Andric bool CombinerHelper::tryCombineExtendingLoads(MachineInstr &MI) { 4800b57cec5SDimitry Andric PreferredTuple Preferred; 4810b57cec5SDimitry Andric if (matchCombineExtendingLoads(MI, Preferred)) { 4820b57cec5SDimitry Andric applyCombineExtendingLoads(MI, Preferred); 4830b57cec5SDimitry Andric return true; 4840b57cec5SDimitry Andric } 4850b57cec5SDimitry Andric return false; 4860b57cec5SDimitry Andric } 4870b57cec5SDimitry Andric 4880b57cec5SDimitry Andric bool CombinerHelper::matchCombineExtendingLoads(MachineInstr &MI, 4890b57cec5SDimitry Andric PreferredTuple &Preferred) { 4900b57cec5SDimitry Andric // We match the loads and follow the uses to the extend instead of matching 4910b57cec5SDimitry Andric // the extends and following the def to the load. This is because the load 4920b57cec5SDimitry Andric // must remain in the same position for correctness (unless we also add code 4930b57cec5SDimitry Andric // to find a safe place to sink it) whereas the extend is freely movable. 4940b57cec5SDimitry Andric // It also prevents us from duplicating the load for the volatile case or just 4950b57cec5SDimitry Andric // for performance. 496fe6060f1SDimitry Andric GAnyLoad *LoadMI = dyn_cast<GAnyLoad>(&MI); 497fe6060f1SDimitry Andric if (!LoadMI) 4980b57cec5SDimitry Andric return false; 4990b57cec5SDimitry Andric 500fe6060f1SDimitry Andric Register LoadReg = LoadMI->getDstReg(); 5010b57cec5SDimitry Andric 502fe6060f1SDimitry Andric LLT LoadValueTy = MRI.getType(LoadReg); 5030b57cec5SDimitry Andric if (!LoadValueTy.isScalar()) 5040b57cec5SDimitry Andric return false; 5050b57cec5SDimitry Andric 5060b57cec5SDimitry Andric // Most architectures are going to legalize <s8 loads into at least a 1 byte 5070b57cec5SDimitry Andric // load, and the MMOs can only describe memory accesses in multiples of bytes. 5080b57cec5SDimitry Andric // If we try to perform extload combining on those, we can end up with 5090b57cec5SDimitry Andric // %a(s8) = extload %ptr (load 1 byte from %ptr) 5100b57cec5SDimitry Andric // ... which is an illegal extload instruction. 5110b57cec5SDimitry Andric if (LoadValueTy.getSizeInBits() < 8) 5120b57cec5SDimitry Andric return false; 5130b57cec5SDimitry Andric 5140b57cec5SDimitry Andric // For non power-of-2 types, they will very likely be legalized into multiple 5150b57cec5SDimitry Andric // loads. Don't bother trying to match them into extending loads. 5160b57cec5SDimitry Andric if (!isPowerOf2_32(LoadValueTy.getSizeInBits())) 5170b57cec5SDimitry Andric return false; 5180b57cec5SDimitry Andric 5190b57cec5SDimitry Andric // Find the preferred type aside from the any-extends (unless it's the only 5200b57cec5SDimitry Andric // one) and non-extending ops. We'll emit an extending load to that type and 5210b57cec5SDimitry Andric // and emit a variant of (extend (trunc X)) for the others according to the 5220b57cec5SDimitry Andric // relative type sizes. At the same time, pick an extend to use based on the 5230b57cec5SDimitry Andric // extend involved in the chosen type. 524fe6060f1SDimitry Andric unsigned PreferredOpcode = 525fe6060f1SDimitry Andric isa<GLoad>(&MI) 5260b57cec5SDimitry Andric ? TargetOpcode::G_ANYEXT 527fe6060f1SDimitry Andric : isa<GSExtLoad>(&MI) ? TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT; 5280b57cec5SDimitry Andric Preferred = {LLT(), PreferredOpcode, nullptr}; 529fe6060f1SDimitry Andric for (auto &UseMI : MRI.use_nodbg_instructions(LoadReg)) { 5300b57cec5SDimitry Andric if (UseMI.getOpcode() == TargetOpcode::G_SEXT || 5310b57cec5SDimitry Andric UseMI.getOpcode() == TargetOpcode::G_ZEXT || 5325ffd83dbSDimitry Andric (UseMI.getOpcode() == TargetOpcode::G_ANYEXT)) { 533fe6060f1SDimitry Andric const auto &MMO = LoadMI->getMMO(); 534fe6060f1SDimitry Andric // For atomics, only form anyextending loads. 535fe6060f1SDimitry Andric if (MMO.isAtomic() && UseMI.getOpcode() != TargetOpcode::G_ANYEXT) 536fe6060f1SDimitry Andric continue; 5375ffd83dbSDimitry Andric // Check for legality. 5385ffd83dbSDimitry Andric if (LI) { 539349cc55cSDimitry Andric LegalityQuery::MemDesc MMDesc(MMO); 5405ffd83dbSDimitry Andric LLT UseTy = MRI.getType(UseMI.getOperand(0).getReg()); 541fe6060f1SDimitry Andric LLT SrcTy = MRI.getType(LoadMI->getPointerReg()); 542fe6060f1SDimitry Andric if (LI->getAction({LoadMI->getOpcode(), {UseTy, SrcTy}, {MMDesc}}) 543fe6060f1SDimitry Andric .Action != LegalizeActions::Legal) 5445ffd83dbSDimitry Andric continue; 5455ffd83dbSDimitry Andric } 5460b57cec5SDimitry Andric Preferred = ChoosePreferredUse(Preferred, 5470b57cec5SDimitry Andric MRI.getType(UseMI.getOperand(0).getReg()), 5480b57cec5SDimitry Andric UseMI.getOpcode(), &UseMI); 5490b57cec5SDimitry Andric } 5500b57cec5SDimitry Andric } 5510b57cec5SDimitry Andric 5520b57cec5SDimitry Andric // There were no extends 5530b57cec5SDimitry Andric if (!Preferred.MI) 5540b57cec5SDimitry Andric return false; 5550b57cec5SDimitry Andric // It should be impossible to chose an extend without selecting a different 5560b57cec5SDimitry Andric // type since by definition the result of an extend is larger. 5570b57cec5SDimitry Andric assert(Preferred.Ty != LoadValueTy && "Extending to same type?"); 5580b57cec5SDimitry Andric 5590b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Preferred use is: " << *Preferred.MI); 5600b57cec5SDimitry Andric return true; 5610b57cec5SDimitry Andric } 5620b57cec5SDimitry Andric 5630b57cec5SDimitry Andric void CombinerHelper::applyCombineExtendingLoads(MachineInstr &MI, 5640b57cec5SDimitry Andric PreferredTuple &Preferred) { 5650b57cec5SDimitry Andric // Rewrite the load to the chosen extending load. 5660b57cec5SDimitry Andric Register ChosenDstReg = Preferred.MI->getOperand(0).getReg(); 5670b57cec5SDimitry Andric 5680b57cec5SDimitry Andric // Inserter to insert a truncate back to the original type at a given point 5690b57cec5SDimitry Andric // with some basic CSE to limit truncate duplication to one per BB. 5700b57cec5SDimitry Andric DenseMap<MachineBasicBlock *, MachineInstr *> EmittedInsns; 5710b57cec5SDimitry Andric auto InsertTruncAt = [&](MachineBasicBlock *InsertIntoBB, 5720b57cec5SDimitry Andric MachineBasicBlock::iterator InsertBefore, 5730b57cec5SDimitry Andric MachineOperand &UseMO) { 5740b57cec5SDimitry Andric MachineInstr *PreviouslyEmitted = EmittedInsns.lookup(InsertIntoBB); 5750b57cec5SDimitry Andric if (PreviouslyEmitted) { 5760b57cec5SDimitry Andric Observer.changingInstr(*UseMO.getParent()); 5770b57cec5SDimitry Andric UseMO.setReg(PreviouslyEmitted->getOperand(0).getReg()); 5780b57cec5SDimitry Andric Observer.changedInstr(*UseMO.getParent()); 5790b57cec5SDimitry Andric return; 5800b57cec5SDimitry Andric } 5810b57cec5SDimitry Andric 5820b57cec5SDimitry Andric Builder.setInsertPt(*InsertIntoBB, InsertBefore); 5830b57cec5SDimitry Andric Register NewDstReg = MRI.cloneVirtualRegister(MI.getOperand(0).getReg()); 5840b57cec5SDimitry Andric MachineInstr *NewMI = Builder.buildTrunc(NewDstReg, ChosenDstReg); 5850b57cec5SDimitry Andric EmittedInsns[InsertIntoBB] = NewMI; 5860b57cec5SDimitry Andric replaceRegOpWith(MRI, UseMO, NewDstReg); 5870b57cec5SDimitry Andric }; 5880b57cec5SDimitry Andric 5890b57cec5SDimitry Andric Observer.changingInstr(MI); 5900b57cec5SDimitry Andric MI.setDesc( 5910b57cec5SDimitry Andric Builder.getTII().get(Preferred.ExtendOpcode == TargetOpcode::G_SEXT 5920b57cec5SDimitry Andric ? TargetOpcode::G_SEXTLOAD 5930b57cec5SDimitry Andric : Preferred.ExtendOpcode == TargetOpcode::G_ZEXT 5940b57cec5SDimitry Andric ? TargetOpcode::G_ZEXTLOAD 5950b57cec5SDimitry Andric : TargetOpcode::G_LOAD)); 5960b57cec5SDimitry Andric 5970b57cec5SDimitry Andric // Rewrite all the uses to fix up the types. 5980b57cec5SDimitry Andric auto &LoadValue = MI.getOperand(0); 5990b57cec5SDimitry Andric SmallVector<MachineOperand *, 4> Uses; 6000b57cec5SDimitry Andric for (auto &UseMO : MRI.use_operands(LoadValue.getReg())) 6010b57cec5SDimitry Andric Uses.push_back(&UseMO); 6020b57cec5SDimitry Andric 6030b57cec5SDimitry Andric for (auto *UseMO : Uses) { 6040b57cec5SDimitry Andric MachineInstr *UseMI = UseMO->getParent(); 6050b57cec5SDimitry Andric 6060b57cec5SDimitry Andric // If the extend is compatible with the preferred extend then we should fix 6070b57cec5SDimitry Andric // up the type and extend so that it uses the preferred use. 6080b57cec5SDimitry Andric if (UseMI->getOpcode() == Preferred.ExtendOpcode || 6090b57cec5SDimitry Andric UseMI->getOpcode() == TargetOpcode::G_ANYEXT) { 6108bcb0991SDimitry Andric Register UseDstReg = UseMI->getOperand(0).getReg(); 6110b57cec5SDimitry Andric MachineOperand &UseSrcMO = UseMI->getOperand(1); 6125ffd83dbSDimitry Andric const LLT UseDstTy = MRI.getType(UseDstReg); 6130b57cec5SDimitry Andric if (UseDstReg != ChosenDstReg) { 6140b57cec5SDimitry Andric if (Preferred.Ty == UseDstTy) { 6150b57cec5SDimitry Andric // If the use has the same type as the preferred use, then merge 6160b57cec5SDimitry Andric // the vregs and erase the extend. For example: 6170b57cec5SDimitry Andric // %1:_(s8) = G_LOAD ... 6180b57cec5SDimitry Andric // %2:_(s32) = G_SEXT %1(s8) 6190b57cec5SDimitry Andric // %3:_(s32) = G_ANYEXT %1(s8) 6200b57cec5SDimitry Andric // ... = ... %3(s32) 6210b57cec5SDimitry Andric // rewrites to: 6220b57cec5SDimitry Andric // %2:_(s32) = G_SEXTLOAD ... 6230b57cec5SDimitry Andric // ... = ... %2(s32) 6240b57cec5SDimitry Andric replaceRegWith(MRI, UseDstReg, ChosenDstReg); 6250b57cec5SDimitry Andric Observer.erasingInstr(*UseMO->getParent()); 6260b57cec5SDimitry Andric UseMO->getParent()->eraseFromParent(); 6270b57cec5SDimitry Andric } else if (Preferred.Ty.getSizeInBits() < UseDstTy.getSizeInBits()) { 6280b57cec5SDimitry Andric // If the preferred size is smaller, then keep the extend but extend 6290b57cec5SDimitry Andric // from the result of the extending load. For example: 6300b57cec5SDimitry Andric // %1:_(s8) = G_LOAD ... 6310b57cec5SDimitry Andric // %2:_(s32) = G_SEXT %1(s8) 6320b57cec5SDimitry Andric // %3:_(s64) = G_ANYEXT %1(s8) 6330b57cec5SDimitry Andric // ... = ... %3(s64) 6340b57cec5SDimitry Andric /// rewrites to: 6350b57cec5SDimitry Andric // %2:_(s32) = G_SEXTLOAD ... 6360b57cec5SDimitry Andric // %3:_(s64) = G_ANYEXT %2:_(s32) 6370b57cec5SDimitry Andric // ... = ... %3(s64) 6380b57cec5SDimitry Andric replaceRegOpWith(MRI, UseSrcMO, ChosenDstReg); 6390b57cec5SDimitry Andric } else { 6400b57cec5SDimitry Andric // If the preferred size is large, then insert a truncate. For 6410b57cec5SDimitry Andric // example: 6420b57cec5SDimitry Andric // %1:_(s8) = G_LOAD ... 6430b57cec5SDimitry Andric // %2:_(s64) = G_SEXT %1(s8) 6440b57cec5SDimitry Andric // %3:_(s32) = G_ZEXT %1(s8) 6450b57cec5SDimitry Andric // ... = ... %3(s32) 6460b57cec5SDimitry Andric /// rewrites to: 6470b57cec5SDimitry Andric // %2:_(s64) = G_SEXTLOAD ... 6480b57cec5SDimitry Andric // %4:_(s8) = G_TRUNC %2:_(s32) 6490b57cec5SDimitry Andric // %3:_(s64) = G_ZEXT %2:_(s8) 6500b57cec5SDimitry Andric // ... = ... %3(s64) 6510b57cec5SDimitry Andric InsertInsnsWithoutSideEffectsBeforeUse(Builder, MI, *UseMO, 6520b57cec5SDimitry Andric InsertTruncAt); 6530b57cec5SDimitry Andric } 6540b57cec5SDimitry Andric continue; 6550b57cec5SDimitry Andric } 6560b57cec5SDimitry Andric // The use is (one of) the uses of the preferred use we chose earlier. 6570b57cec5SDimitry Andric // We're going to update the load to def this value later so just erase 6580b57cec5SDimitry Andric // the old extend. 6590b57cec5SDimitry Andric Observer.erasingInstr(*UseMO->getParent()); 6600b57cec5SDimitry Andric UseMO->getParent()->eraseFromParent(); 6610b57cec5SDimitry Andric continue; 6620b57cec5SDimitry Andric } 6630b57cec5SDimitry Andric 6640b57cec5SDimitry Andric // The use isn't an extend. Truncate back to the type we originally loaded. 6650b57cec5SDimitry Andric // This is free on many targets. 6660b57cec5SDimitry Andric InsertInsnsWithoutSideEffectsBeforeUse(Builder, MI, *UseMO, InsertTruncAt); 6670b57cec5SDimitry Andric } 6680b57cec5SDimitry Andric 6690b57cec5SDimitry Andric MI.getOperand(0).setReg(ChosenDstReg); 6700b57cec5SDimitry Andric Observer.changedInstr(MI); 6710b57cec5SDimitry Andric } 6720b57cec5SDimitry Andric 673349cc55cSDimitry Andric bool CombinerHelper::matchCombineLoadWithAndMask(MachineInstr &MI, 674349cc55cSDimitry Andric BuildFnTy &MatchInfo) { 675349cc55cSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_AND); 676349cc55cSDimitry Andric 677349cc55cSDimitry Andric // If we have the following code: 678349cc55cSDimitry Andric // %mask = G_CONSTANT 255 679349cc55cSDimitry Andric // %ld = G_LOAD %ptr, (load s16) 680349cc55cSDimitry Andric // %and = G_AND %ld, %mask 681349cc55cSDimitry Andric // 682349cc55cSDimitry Andric // Try to fold it into 683349cc55cSDimitry Andric // %ld = G_ZEXTLOAD %ptr, (load s8) 684349cc55cSDimitry Andric 685349cc55cSDimitry Andric Register Dst = MI.getOperand(0).getReg(); 686349cc55cSDimitry Andric if (MRI.getType(Dst).isVector()) 687349cc55cSDimitry Andric return false; 688349cc55cSDimitry Andric 689349cc55cSDimitry Andric auto MaybeMask = 690349cc55cSDimitry Andric getIConstantVRegValWithLookThrough(MI.getOperand(2).getReg(), MRI); 691349cc55cSDimitry Andric if (!MaybeMask) 692349cc55cSDimitry Andric return false; 693349cc55cSDimitry Andric 694349cc55cSDimitry Andric APInt MaskVal = MaybeMask->Value; 695349cc55cSDimitry Andric 696349cc55cSDimitry Andric if (!MaskVal.isMask()) 697349cc55cSDimitry Andric return false; 698349cc55cSDimitry Andric 699349cc55cSDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 700753f127fSDimitry Andric // Don't use getOpcodeDef() here since intermediate instructions may have 701753f127fSDimitry Andric // multiple users. 702753f127fSDimitry Andric GAnyLoad *LoadMI = dyn_cast<GAnyLoad>(MRI.getVRegDef(SrcReg)); 703753f127fSDimitry Andric if (!LoadMI || !MRI.hasOneNonDBGUse(LoadMI->getDstReg())) 704349cc55cSDimitry Andric return false; 705349cc55cSDimitry Andric 706349cc55cSDimitry Andric Register LoadReg = LoadMI->getDstReg(); 707753f127fSDimitry Andric LLT RegTy = MRI.getType(LoadReg); 708349cc55cSDimitry Andric Register PtrReg = LoadMI->getPointerReg(); 709753f127fSDimitry Andric unsigned RegSize = RegTy.getSizeInBits(); 710349cc55cSDimitry Andric uint64_t LoadSizeBits = LoadMI->getMemSizeInBits(); 711349cc55cSDimitry Andric unsigned MaskSizeBits = MaskVal.countTrailingOnes(); 712349cc55cSDimitry Andric 713349cc55cSDimitry Andric // The mask may not be larger than the in-memory type, as it might cover sign 714349cc55cSDimitry Andric // extended bits 715349cc55cSDimitry Andric if (MaskSizeBits > LoadSizeBits) 716349cc55cSDimitry Andric return false; 717349cc55cSDimitry Andric 718349cc55cSDimitry Andric // If the mask covers the whole destination register, there's nothing to 719349cc55cSDimitry Andric // extend 720753f127fSDimitry Andric if (MaskSizeBits >= RegSize) 721349cc55cSDimitry Andric return false; 722349cc55cSDimitry Andric 723349cc55cSDimitry Andric // Most targets cannot deal with loads of size < 8 and need to re-legalize to 724349cc55cSDimitry Andric // at least byte loads. Avoid creating such loads here 725349cc55cSDimitry Andric if (MaskSizeBits < 8 || !isPowerOf2_32(MaskSizeBits)) 726349cc55cSDimitry Andric return false; 727349cc55cSDimitry Andric 728349cc55cSDimitry Andric const MachineMemOperand &MMO = LoadMI->getMMO(); 729349cc55cSDimitry Andric LegalityQuery::MemDesc MemDesc(MMO); 730753f127fSDimitry Andric 731753f127fSDimitry Andric // Don't modify the memory access size if this is atomic/volatile, but we can 732753f127fSDimitry Andric // still adjust the opcode to indicate the high bit behavior. 733753f127fSDimitry Andric if (LoadMI->isSimple()) 734349cc55cSDimitry Andric MemDesc.MemoryTy = LLT::scalar(MaskSizeBits); 735753f127fSDimitry Andric else if (LoadSizeBits > MaskSizeBits || LoadSizeBits == RegSize) 736753f127fSDimitry Andric return false; 737753f127fSDimitry Andric 738753f127fSDimitry Andric // TODO: Could check if it's legal with the reduced or original memory size. 739349cc55cSDimitry Andric if (!isLegalOrBeforeLegalizer( 740753f127fSDimitry Andric {TargetOpcode::G_ZEXTLOAD, {RegTy, MRI.getType(PtrReg)}, {MemDesc}})) 741349cc55cSDimitry Andric return false; 742349cc55cSDimitry Andric 743349cc55cSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) { 744349cc55cSDimitry Andric B.setInstrAndDebugLoc(*LoadMI); 745349cc55cSDimitry Andric auto &MF = B.getMF(); 746349cc55cSDimitry Andric auto PtrInfo = MMO.getPointerInfo(); 747753f127fSDimitry Andric auto *NewMMO = MF.getMachineMemOperand(&MMO, PtrInfo, MemDesc.MemoryTy); 748349cc55cSDimitry Andric B.buildLoadInstr(TargetOpcode::G_ZEXTLOAD, Dst, PtrReg, *NewMMO); 749753f127fSDimitry Andric LoadMI->eraseFromParent(); 750349cc55cSDimitry Andric }; 751349cc55cSDimitry Andric return true; 752349cc55cSDimitry Andric } 753349cc55cSDimitry Andric 7545ffd83dbSDimitry Andric bool CombinerHelper::isPredecessor(const MachineInstr &DefMI, 7555ffd83dbSDimitry Andric const MachineInstr &UseMI) { 7565ffd83dbSDimitry Andric assert(!DefMI.isDebugInstr() && !UseMI.isDebugInstr() && 7575ffd83dbSDimitry Andric "shouldn't consider debug uses"); 7588bcb0991SDimitry Andric assert(DefMI.getParent() == UseMI.getParent()); 7598bcb0991SDimitry Andric if (&DefMI == &UseMI) 760349cc55cSDimitry Andric return true; 761e8d8bef9SDimitry Andric const MachineBasicBlock &MBB = *DefMI.getParent(); 762e8d8bef9SDimitry Andric auto DefOrUse = find_if(MBB, [&DefMI, &UseMI](const MachineInstr &MI) { 763e8d8bef9SDimitry Andric return &MI == &DefMI || &MI == &UseMI; 764e8d8bef9SDimitry Andric }); 765e8d8bef9SDimitry Andric if (DefOrUse == MBB.end()) 766e8d8bef9SDimitry Andric llvm_unreachable("Block must contain both DefMI and UseMI!"); 767e8d8bef9SDimitry Andric return &*DefOrUse == &DefMI; 7688bcb0991SDimitry Andric } 7698bcb0991SDimitry Andric 7705ffd83dbSDimitry Andric bool CombinerHelper::dominates(const MachineInstr &DefMI, 7715ffd83dbSDimitry Andric const MachineInstr &UseMI) { 7725ffd83dbSDimitry Andric assert(!DefMI.isDebugInstr() && !UseMI.isDebugInstr() && 7735ffd83dbSDimitry Andric "shouldn't consider debug uses"); 7748bcb0991SDimitry Andric if (MDT) 7758bcb0991SDimitry Andric return MDT->dominates(&DefMI, &UseMI); 7768bcb0991SDimitry Andric else if (DefMI.getParent() != UseMI.getParent()) 7778bcb0991SDimitry Andric return false; 7788bcb0991SDimitry Andric 7798bcb0991SDimitry Andric return isPredecessor(DefMI, UseMI); 7808bcb0991SDimitry Andric } 7818bcb0991SDimitry Andric 782e8d8bef9SDimitry Andric bool CombinerHelper::matchSextTruncSextLoad(MachineInstr &MI) { 7835ffd83dbSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_SEXT_INREG); 7845ffd83dbSDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 785e8d8bef9SDimitry Andric Register LoadUser = SrcReg; 786e8d8bef9SDimitry Andric 787e8d8bef9SDimitry Andric if (MRI.getType(SrcReg).isVector()) 788e8d8bef9SDimitry Andric return false; 789e8d8bef9SDimitry Andric 790e8d8bef9SDimitry Andric Register TruncSrc; 791e8d8bef9SDimitry Andric if (mi_match(SrcReg, MRI, m_GTrunc(m_Reg(TruncSrc)))) 792e8d8bef9SDimitry Andric LoadUser = TruncSrc; 793e8d8bef9SDimitry Andric 794e8d8bef9SDimitry Andric uint64_t SizeInBits = MI.getOperand(2).getImm(); 795e8d8bef9SDimitry Andric // If the source is a G_SEXTLOAD from the same bit width, then we don't 796e8d8bef9SDimitry Andric // need any extend at all, just a truncate. 797fe6060f1SDimitry Andric if (auto *LoadMI = getOpcodeDef<GSExtLoad>(LoadUser, MRI)) { 798e8d8bef9SDimitry Andric // If truncating more than the original extended value, abort. 799fe6060f1SDimitry Andric auto LoadSizeBits = LoadMI->getMemSizeInBits(); 800fe6060f1SDimitry Andric if (TruncSrc && MRI.getType(TruncSrc).getSizeInBits() < LoadSizeBits) 801e8d8bef9SDimitry Andric return false; 802fe6060f1SDimitry Andric if (LoadSizeBits == SizeInBits) 803e8d8bef9SDimitry Andric return true; 804e8d8bef9SDimitry Andric } 805e8d8bef9SDimitry Andric return false; 8065ffd83dbSDimitry Andric } 8075ffd83dbSDimitry Andric 808fe6060f1SDimitry Andric void CombinerHelper::applySextTruncSextLoad(MachineInstr &MI) { 8095ffd83dbSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_SEXT_INREG); 810e8d8bef9SDimitry Andric Builder.setInstrAndDebugLoc(MI); 811e8d8bef9SDimitry Andric Builder.buildCopy(MI.getOperand(0).getReg(), MI.getOperand(1).getReg()); 812e8d8bef9SDimitry Andric MI.eraseFromParent(); 813e8d8bef9SDimitry Andric } 814e8d8bef9SDimitry Andric 815e8d8bef9SDimitry Andric bool CombinerHelper::matchSextInRegOfLoad( 816e8d8bef9SDimitry Andric MachineInstr &MI, std::tuple<Register, unsigned> &MatchInfo) { 817e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_SEXT_INREG); 818e8d8bef9SDimitry Andric 819753f127fSDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 820753f127fSDimitry Andric LLT RegTy = MRI.getType(DstReg); 821753f127fSDimitry Andric 822e8d8bef9SDimitry Andric // Only supports scalars for now. 823753f127fSDimitry Andric if (RegTy.isVector()) 824e8d8bef9SDimitry Andric return false; 825e8d8bef9SDimitry Andric 826e8d8bef9SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 827fe6060f1SDimitry Andric auto *LoadDef = getOpcodeDef<GLoad>(SrcReg, MRI); 828753f127fSDimitry Andric if (!LoadDef || !MRI.hasOneNonDBGUse(DstReg)) 829e8d8bef9SDimitry Andric return false; 830e8d8bef9SDimitry Andric 831753f127fSDimitry Andric uint64_t MemBits = LoadDef->getMemSizeInBits(); 832753f127fSDimitry Andric 833e8d8bef9SDimitry Andric // If the sign extend extends from a narrower width than the load's width, 834e8d8bef9SDimitry Andric // then we can narrow the load width when we combine to a G_SEXTLOAD. 835e8d8bef9SDimitry Andric // Avoid widening the load at all. 836753f127fSDimitry Andric unsigned NewSizeBits = std::min((uint64_t)MI.getOperand(2).getImm(), MemBits); 837e8d8bef9SDimitry Andric 838e8d8bef9SDimitry Andric // Don't generate G_SEXTLOADs with a < 1 byte width. 839e8d8bef9SDimitry Andric if (NewSizeBits < 8) 840e8d8bef9SDimitry Andric return false; 841e8d8bef9SDimitry Andric // Don't bother creating a non-power-2 sextload, it will likely be broken up 842e8d8bef9SDimitry Andric // anyway for most targets. 843e8d8bef9SDimitry Andric if (!isPowerOf2_32(NewSizeBits)) 844e8d8bef9SDimitry Andric return false; 845349cc55cSDimitry Andric 846349cc55cSDimitry Andric const MachineMemOperand &MMO = LoadDef->getMMO(); 847349cc55cSDimitry Andric LegalityQuery::MemDesc MMDesc(MMO); 848753f127fSDimitry Andric 849753f127fSDimitry Andric // Don't modify the memory access size if this is atomic/volatile, but we can 850753f127fSDimitry Andric // still adjust the opcode to indicate the high bit behavior. 851753f127fSDimitry Andric if (LoadDef->isSimple()) 852349cc55cSDimitry Andric MMDesc.MemoryTy = LLT::scalar(NewSizeBits); 853753f127fSDimitry Andric else if (MemBits > NewSizeBits || MemBits == RegTy.getSizeInBits()) 854753f127fSDimitry Andric return false; 855753f127fSDimitry Andric 856753f127fSDimitry Andric // TODO: Could check if it's legal with the reduced or original memory size. 857349cc55cSDimitry Andric if (!isLegalOrBeforeLegalizer({TargetOpcode::G_SEXTLOAD, 858349cc55cSDimitry Andric {MRI.getType(LoadDef->getDstReg()), 859349cc55cSDimitry Andric MRI.getType(LoadDef->getPointerReg())}, 860349cc55cSDimitry Andric {MMDesc}})) 861349cc55cSDimitry Andric return false; 862349cc55cSDimitry Andric 863fe6060f1SDimitry Andric MatchInfo = std::make_tuple(LoadDef->getDstReg(), NewSizeBits); 864e8d8bef9SDimitry Andric return true; 865e8d8bef9SDimitry Andric } 866e8d8bef9SDimitry Andric 867fe6060f1SDimitry Andric void CombinerHelper::applySextInRegOfLoad( 868e8d8bef9SDimitry Andric MachineInstr &MI, std::tuple<Register, unsigned> &MatchInfo) { 869e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_SEXT_INREG); 870e8d8bef9SDimitry Andric Register LoadReg; 871e8d8bef9SDimitry Andric unsigned ScalarSizeBits; 872e8d8bef9SDimitry Andric std::tie(LoadReg, ScalarSizeBits) = MatchInfo; 873fe6060f1SDimitry Andric GLoad *LoadDef = cast<GLoad>(MRI.getVRegDef(LoadReg)); 874e8d8bef9SDimitry Andric 875e8d8bef9SDimitry Andric // If we have the following: 876e8d8bef9SDimitry Andric // %ld = G_LOAD %ptr, (load 2) 877e8d8bef9SDimitry Andric // %ext = G_SEXT_INREG %ld, 8 878e8d8bef9SDimitry Andric // ==> 879e8d8bef9SDimitry Andric // %ld = G_SEXTLOAD %ptr (load 1) 880e8d8bef9SDimitry Andric 881fe6060f1SDimitry Andric auto &MMO = LoadDef->getMMO(); 882fe6060f1SDimitry Andric Builder.setInstrAndDebugLoc(*LoadDef); 883e8d8bef9SDimitry Andric auto &MF = Builder.getMF(); 884e8d8bef9SDimitry Andric auto PtrInfo = MMO.getPointerInfo(); 885e8d8bef9SDimitry Andric auto *NewMMO = MF.getMachineMemOperand(&MMO, PtrInfo, ScalarSizeBits / 8); 886e8d8bef9SDimitry Andric Builder.buildLoadInstr(TargetOpcode::G_SEXTLOAD, MI.getOperand(0).getReg(), 887fe6060f1SDimitry Andric LoadDef->getPointerReg(), *NewMMO); 8885ffd83dbSDimitry Andric MI.eraseFromParent(); 8895ffd83dbSDimitry Andric } 8905ffd83dbSDimitry Andric 8918bcb0991SDimitry Andric bool CombinerHelper::findPostIndexCandidate(MachineInstr &MI, Register &Addr, 8928bcb0991SDimitry Andric Register &Base, Register &Offset) { 8938bcb0991SDimitry Andric auto &MF = *MI.getParent()->getParent(); 8948bcb0991SDimitry Andric const auto &TLI = *MF.getSubtarget().getTargetLowering(); 8958bcb0991SDimitry Andric 8968bcb0991SDimitry Andric #ifndef NDEBUG 8978bcb0991SDimitry Andric unsigned Opcode = MI.getOpcode(); 8988bcb0991SDimitry Andric assert(Opcode == TargetOpcode::G_LOAD || Opcode == TargetOpcode::G_SEXTLOAD || 8998bcb0991SDimitry Andric Opcode == TargetOpcode::G_ZEXTLOAD || Opcode == TargetOpcode::G_STORE); 9008bcb0991SDimitry Andric #endif 9018bcb0991SDimitry Andric 9028bcb0991SDimitry Andric Base = MI.getOperand(1).getReg(); 9038bcb0991SDimitry Andric MachineInstr *BaseDef = MRI.getUniqueVRegDef(Base); 9048bcb0991SDimitry Andric if (BaseDef && BaseDef->getOpcode() == TargetOpcode::G_FRAME_INDEX) 9058bcb0991SDimitry Andric return false; 9068bcb0991SDimitry Andric 9078bcb0991SDimitry Andric LLVM_DEBUG(dbgs() << "Searching for post-indexing opportunity for: " << MI); 908e8d8bef9SDimitry Andric // FIXME: The following use traversal needs a bail out for patholigical cases. 9095ffd83dbSDimitry Andric for (auto &Use : MRI.use_nodbg_instructions(Base)) { 910480093f4SDimitry Andric if (Use.getOpcode() != TargetOpcode::G_PTR_ADD) 9118bcb0991SDimitry Andric continue; 9128bcb0991SDimitry Andric 9138bcb0991SDimitry Andric Offset = Use.getOperand(2).getReg(); 9148bcb0991SDimitry Andric if (!ForceLegalIndexing && 9158bcb0991SDimitry Andric !TLI.isIndexingLegal(MI, Base, Offset, /*IsPre*/ false, MRI)) { 9168bcb0991SDimitry Andric LLVM_DEBUG(dbgs() << " Ignoring candidate with illegal addrmode: " 9178bcb0991SDimitry Andric << Use); 9188bcb0991SDimitry Andric continue; 9198bcb0991SDimitry Andric } 9208bcb0991SDimitry Andric 9218bcb0991SDimitry Andric // Make sure the offset calculation is before the potentially indexed op. 9228bcb0991SDimitry Andric // FIXME: we really care about dependency here. The offset calculation might 9238bcb0991SDimitry Andric // be movable. 9248bcb0991SDimitry Andric MachineInstr *OffsetDef = MRI.getUniqueVRegDef(Offset); 9258bcb0991SDimitry Andric if (!OffsetDef || !dominates(*OffsetDef, MI)) { 9268bcb0991SDimitry Andric LLVM_DEBUG(dbgs() << " Ignoring candidate with offset after mem-op: " 9278bcb0991SDimitry Andric << Use); 9288bcb0991SDimitry Andric continue; 9298bcb0991SDimitry Andric } 9308bcb0991SDimitry Andric 9318bcb0991SDimitry Andric // FIXME: check whether all uses of Base are load/store with foldable 9328bcb0991SDimitry Andric // addressing modes. If so, using the normal addr-modes is better than 9338bcb0991SDimitry Andric // forming an indexed one. 9348bcb0991SDimitry Andric 9358bcb0991SDimitry Andric bool MemOpDominatesAddrUses = true; 9365ffd83dbSDimitry Andric for (auto &PtrAddUse : 9375ffd83dbSDimitry Andric MRI.use_nodbg_instructions(Use.getOperand(0).getReg())) { 938480093f4SDimitry Andric if (!dominates(MI, PtrAddUse)) { 9398bcb0991SDimitry Andric MemOpDominatesAddrUses = false; 9408bcb0991SDimitry Andric break; 9418bcb0991SDimitry Andric } 9428bcb0991SDimitry Andric } 9438bcb0991SDimitry Andric 9448bcb0991SDimitry Andric if (!MemOpDominatesAddrUses) { 9458bcb0991SDimitry Andric LLVM_DEBUG( 9468bcb0991SDimitry Andric dbgs() << " Ignoring candidate as memop does not dominate uses: " 9478bcb0991SDimitry Andric << Use); 9488bcb0991SDimitry Andric continue; 9498bcb0991SDimitry Andric } 9508bcb0991SDimitry Andric 9518bcb0991SDimitry Andric LLVM_DEBUG(dbgs() << " Found match: " << Use); 9528bcb0991SDimitry Andric Addr = Use.getOperand(0).getReg(); 9538bcb0991SDimitry Andric return true; 9548bcb0991SDimitry Andric } 9558bcb0991SDimitry Andric 9568bcb0991SDimitry Andric return false; 9578bcb0991SDimitry Andric } 9588bcb0991SDimitry Andric 9598bcb0991SDimitry Andric bool CombinerHelper::findPreIndexCandidate(MachineInstr &MI, Register &Addr, 9608bcb0991SDimitry Andric Register &Base, Register &Offset) { 9618bcb0991SDimitry Andric auto &MF = *MI.getParent()->getParent(); 9628bcb0991SDimitry Andric const auto &TLI = *MF.getSubtarget().getTargetLowering(); 9638bcb0991SDimitry Andric 9648bcb0991SDimitry Andric #ifndef NDEBUG 9658bcb0991SDimitry Andric unsigned Opcode = MI.getOpcode(); 9668bcb0991SDimitry Andric assert(Opcode == TargetOpcode::G_LOAD || Opcode == TargetOpcode::G_SEXTLOAD || 9678bcb0991SDimitry Andric Opcode == TargetOpcode::G_ZEXTLOAD || Opcode == TargetOpcode::G_STORE); 9688bcb0991SDimitry Andric #endif 9698bcb0991SDimitry Andric 9708bcb0991SDimitry Andric Addr = MI.getOperand(1).getReg(); 971480093f4SDimitry Andric MachineInstr *AddrDef = getOpcodeDef(TargetOpcode::G_PTR_ADD, Addr, MRI); 9725ffd83dbSDimitry Andric if (!AddrDef || MRI.hasOneNonDBGUse(Addr)) 9738bcb0991SDimitry Andric return false; 9748bcb0991SDimitry Andric 9758bcb0991SDimitry Andric Base = AddrDef->getOperand(1).getReg(); 9768bcb0991SDimitry Andric Offset = AddrDef->getOperand(2).getReg(); 9778bcb0991SDimitry Andric 9788bcb0991SDimitry Andric LLVM_DEBUG(dbgs() << "Found potential pre-indexed load_store: " << MI); 9798bcb0991SDimitry Andric 9808bcb0991SDimitry Andric if (!ForceLegalIndexing && 9818bcb0991SDimitry Andric !TLI.isIndexingLegal(MI, Base, Offset, /*IsPre*/ true, MRI)) { 9828bcb0991SDimitry Andric LLVM_DEBUG(dbgs() << " Skipping, not legal for target"); 9838bcb0991SDimitry Andric return false; 9848bcb0991SDimitry Andric } 9858bcb0991SDimitry Andric 9868bcb0991SDimitry Andric MachineInstr *BaseDef = getDefIgnoringCopies(Base, MRI); 9878bcb0991SDimitry Andric if (BaseDef->getOpcode() == TargetOpcode::G_FRAME_INDEX) { 9888bcb0991SDimitry Andric LLVM_DEBUG(dbgs() << " Skipping, frame index would need copy anyway."); 9898bcb0991SDimitry Andric return false; 9908bcb0991SDimitry Andric } 9918bcb0991SDimitry Andric 9928bcb0991SDimitry Andric if (MI.getOpcode() == TargetOpcode::G_STORE) { 9938bcb0991SDimitry Andric // Would require a copy. 9948bcb0991SDimitry Andric if (Base == MI.getOperand(0).getReg()) { 9958bcb0991SDimitry Andric LLVM_DEBUG(dbgs() << " Skipping, storing base so need copy anyway."); 9968bcb0991SDimitry Andric return false; 9978bcb0991SDimitry Andric } 9988bcb0991SDimitry Andric 9998bcb0991SDimitry Andric // We're expecting one use of Addr in MI, but it could also be the 10008bcb0991SDimitry Andric // value stored, which isn't actually dominated by the instruction. 10018bcb0991SDimitry Andric if (MI.getOperand(0).getReg() == Addr) { 10028bcb0991SDimitry Andric LLVM_DEBUG(dbgs() << " Skipping, does not dominate all addr uses"); 10038bcb0991SDimitry Andric return false; 10048bcb0991SDimitry Andric } 10058bcb0991SDimitry Andric } 10068bcb0991SDimitry Andric 1007480093f4SDimitry Andric // FIXME: check whether all uses of the base pointer are constant PtrAdds. 1008480093f4SDimitry Andric // That might allow us to end base's liveness here by adjusting the constant. 10098bcb0991SDimitry Andric 10105ffd83dbSDimitry Andric for (auto &UseMI : MRI.use_nodbg_instructions(Addr)) { 10118bcb0991SDimitry Andric if (!dominates(MI, UseMI)) { 10128bcb0991SDimitry Andric LLVM_DEBUG(dbgs() << " Skipping, does not dominate all addr uses."); 10138bcb0991SDimitry Andric return false; 10148bcb0991SDimitry Andric } 10158bcb0991SDimitry Andric } 10168bcb0991SDimitry Andric 10178bcb0991SDimitry Andric return true; 10188bcb0991SDimitry Andric } 10198bcb0991SDimitry Andric 10208bcb0991SDimitry Andric bool CombinerHelper::tryCombineIndexedLoadStore(MachineInstr &MI) { 1021480093f4SDimitry Andric IndexedLoadStoreMatchInfo MatchInfo; 1022480093f4SDimitry Andric if (matchCombineIndexedLoadStore(MI, MatchInfo)) { 1023480093f4SDimitry Andric applyCombineIndexedLoadStore(MI, MatchInfo); 1024480093f4SDimitry Andric return true; 1025480093f4SDimitry Andric } 1026480093f4SDimitry Andric return false; 1027480093f4SDimitry Andric } 1028480093f4SDimitry Andric 1029480093f4SDimitry Andric bool CombinerHelper::matchCombineIndexedLoadStore(MachineInstr &MI, IndexedLoadStoreMatchInfo &MatchInfo) { 10308bcb0991SDimitry Andric unsigned Opcode = MI.getOpcode(); 10318bcb0991SDimitry Andric if (Opcode != TargetOpcode::G_LOAD && Opcode != TargetOpcode::G_SEXTLOAD && 10328bcb0991SDimitry Andric Opcode != TargetOpcode::G_ZEXTLOAD && Opcode != TargetOpcode::G_STORE) 10338bcb0991SDimitry Andric return false; 10348bcb0991SDimitry Andric 1035e8d8bef9SDimitry Andric // For now, no targets actually support these opcodes so don't waste time 1036e8d8bef9SDimitry Andric // running these unless we're forced to for testing. 1037e8d8bef9SDimitry Andric if (!ForceLegalIndexing) 1038e8d8bef9SDimitry Andric return false; 1039e8d8bef9SDimitry Andric 1040480093f4SDimitry Andric MatchInfo.IsPre = findPreIndexCandidate(MI, MatchInfo.Addr, MatchInfo.Base, 1041480093f4SDimitry Andric MatchInfo.Offset); 1042480093f4SDimitry Andric if (!MatchInfo.IsPre && 1043480093f4SDimitry Andric !findPostIndexCandidate(MI, MatchInfo.Addr, MatchInfo.Base, 1044480093f4SDimitry Andric MatchInfo.Offset)) 10458bcb0991SDimitry Andric return false; 10468bcb0991SDimitry Andric 1047480093f4SDimitry Andric return true; 1048480093f4SDimitry Andric } 10498bcb0991SDimitry Andric 1050480093f4SDimitry Andric void CombinerHelper::applyCombineIndexedLoadStore( 1051480093f4SDimitry Andric MachineInstr &MI, IndexedLoadStoreMatchInfo &MatchInfo) { 1052480093f4SDimitry Andric MachineInstr &AddrDef = *MRI.getUniqueVRegDef(MatchInfo.Addr); 1053480093f4SDimitry Andric MachineIRBuilder MIRBuilder(MI); 1054480093f4SDimitry Andric unsigned Opcode = MI.getOpcode(); 1055480093f4SDimitry Andric bool IsStore = Opcode == TargetOpcode::G_STORE; 10568bcb0991SDimitry Andric unsigned NewOpcode; 10578bcb0991SDimitry Andric switch (Opcode) { 10588bcb0991SDimitry Andric case TargetOpcode::G_LOAD: 10598bcb0991SDimitry Andric NewOpcode = TargetOpcode::G_INDEXED_LOAD; 10608bcb0991SDimitry Andric break; 10618bcb0991SDimitry Andric case TargetOpcode::G_SEXTLOAD: 10628bcb0991SDimitry Andric NewOpcode = TargetOpcode::G_INDEXED_SEXTLOAD; 10638bcb0991SDimitry Andric break; 10648bcb0991SDimitry Andric case TargetOpcode::G_ZEXTLOAD: 10658bcb0991SDimitry Andric NewOpcode = TargetOpcode::G_INDEXED_ZEXTLOAD; 10668bcb0991SDimitry Andric break; 10678bcb0991SDimitry Andric case TargetOpcode::G_STORE: 10688bcb0991SDimitry Andric NewOpcode = TargetOpcode::G_INDEXED_STORE; 10698bcb0991SDimitry Andric break; 10708bcb0991SDimitry Andric default: 10718bcb0991SDimitry Andric llvm_unreachable("Unknown load/store opcode"); 10728bcb0991SDimitry Andric } 10738bcb0991SDimitry Andric 10748bcb0991SDimitry Andric auto MIB = MIRBuilder.buildInstr(NewOpcode); 10758bcb0991SDimitry Andric if (IsStore) { 1076480093f4SDimitry Andric MIB.addDef(MatchInfo.Addr); 10778bcb0991SDimitry Andric MIB.addUse(MI.getOperand(0).getReg()); 10788bcb0991SDimitry Andric } else { 10798bcb0991SDimitry Andric MIB.addDef(MI.getOperand(0).getReg()); 1080480093f4SDimitry Andric MIB.addDef(MatchInfo.Addr); 10818bcb0991SDimitry Andric } 10828bcb0991SDimitry Andric 1083480093f4SDimitry Andric MIB.addUse(MatchInfo.Base); 1084480093f4SDimitry Andric MIB.addUse(MatchInfo.Offset); 1085480093f4SDimitry Andric MIB.addImm(MatchInfo.IsPre); 10868bcb0991SDimitry Andric MI.eraseFromParent(); 10878bcb0991SDimitry Andric AddrDef.eraseFromParent(); 10888bcb0991SDimitry Andric 10898bcb0991SDimitry Andric LLVM_DEBUG(dbgs() << " Combinined to indexed operation"); 10908bcb0991SDimitry Andric } 10918bcb0991SDimitry Andric 1092fe6060f1SDimitry Andric bool CombinerHelper::matchCombineDivRem(MachineInstr &MI, 1093fe6060f1SDimitry Andric MachineInstr *&OtherMI) { 1094fe6060f1SDimitry Andric unsigned Opcode = MI.getOpcode(); 1095fe6060f1SDimitry Andric bool IsDiv, IsSigned; 1096fe6060f1SDimitry Andric 1097fe6060f1SDimitry Andric switch (Opcode) { 1098fe6060f1SDimitry Andric default: 1099fe6060f1SDimitry Andric llvm_unreachable("Unexpected opcode!"); 1100fe6060f1SDimitry Andric case TargetOpcode::G_SDIV: 1101fe6060f1SDimitry Andric case TargetOpcode::G_UDIV: { 1102fe6060f1SDimitry Andric IsDiv = true; 1103fe6060f1SDimitry Andric IsSigned = Opcode == TargetOpcode::G_SDIV; 1104fe6060f1SDimitry Andric break; 1105fe6060f1SDimitry Andric } 1106fe6060f1SDimitry Andric case TargetOpcode::G_SREM: 1107fe6060f1SDimitry Andric case TargetOpcode::G_UREM: { 1108fe6060f1SDimitry Andric IsDiv = false; 1109fe6060f1SDimitry Andric IsSigned = Opcode == TargetOpcode::G_SREM; 1110fe6060f1SDimitry Andric break; 1111fe6060f1SDimitry Andric } 1112fe6060f1SDimitry Andric } 1113fe6060f1SDimitry Andric 1114fe6060f1SDimitry Andric Register Src1 = MI.getOperand(1).getReg(); 1115fe6060f1SDimitry Andric unsigned DivOpcode, RemOpcode, DivremOpcode; 1116fe6060f1SDimitry Andric if (IsSigned) { 1117fe6060f1SDimitry Andric DivOpcode = TargetOpcode::G_SDIV; 1118fe6060f1SDimitry Andric RemOpcode = TargetOpcode::G_SREM; 1119fe6060f1SDimitry Andric DivremOpcode = TargetOpcode::G_SDIVREM; 1120fe6060f1SDimitry Andric } else { 1121fe6060f1SDimitry Andric DivOpcode = TargetOpcode::G_UDIV; 1122fe6060f1SDimitry Andric RemOpcode = TargetOpcode::G_UREM; 1123fe6060f1SDimitry Andric DivremOpcode = TargetOpcode::G_UDIVREM; 1124fe6060f1SDimitry Andric } 1125fe6060f1SDimitry Andric 1126fe6060f1SDimitry Andric if (!isLegalOrBeforeLegalizer({DivremOpcode, {MRI.getType(Src1)}})) 11278bcb0991SDimitry Andric return false; 11288bcb0991SDimitry Andric 1129fe6060f1SDimitry Andric // Combine: 1130fe6060f1SDimitry Andric // %div:_ = G_[SU]DIV %src1:_, %src2:_ 1131fe6060f1SDimitry Andric // %rem:_ = G_[SU]REM %src1:_, %src2:_ 1132fe6060f1SDimitry Andric // into: 1133fe6060f1SDimitry Andric // %div:_, %rem:_ = G_[SU]DIVREM %src1:_, %src2:_ 1134fe6060f1SDimitry Andric 1135fe6060f1SDimitry Andric // Combine: 1136fe6060f1SDimitry Andric // %rem:_ = G_[SU]REM %src1:_, %src2:_ 1137fe6060f1SDimitry Andric // %div:_ = G_[SU]DIV %src1:_, %src2:_ 1138fe6060f1SDimitry Andric // into: 1139fe6060f1SDimitry Andric // %div:_, %rem:_ = G_[SU]DIVREM %src1:_, %src2:_ 1140fe6060f1SDimitry Andric 1141fe6060f1SDimitry Andric for (auto &UseMI : MRI.use_nodbg_instructions(Src1)) { 1142fe6060f1SDimitry Andric if (MI.getParent() == UseMI.getParent() && 1143fe6060f1SDimitry Andric ((IsDiv && UseMI.getOpcode() == RemOpcode) || 1144fe6060f1SDimitry Andric (!IsDiv && UseMI.getOpcode() == DivOpcode)) && 1145*972a253aSDimitry Andric matchEqualDefs(MI.getOperand(2), UseMI.getOperand(2)) && 1146*972a253aSDimitry Andric matchEqualDefs(MI.getOperand(1), UseMI.getOperand(1))) { 1147fe6060f1SDimitry Andric OtherMI = &UseMI; 1148fe6060f1SDimitry Andric return true; 1149fe6060f1SDimitry Andric } 1150fe6060f1SDimitry Andric } 1151fe6060f1SDimitry Andric 1152fe6060f1SDimitry Andric return false; 1153fe6060f1SDimitry Andric } 1154fe6060f1SDimitry Andric 1155fe6060f1SDimitry Andric void CombinerHelper::applyCombineDivRem(MachineInstr &MI, 1156fe6060f1SDimitry Andric MachineInstr *&OtherMI) { 1157fe6060f1SDimitry Andric unsigned Opcode = MI.getOpcode(); 1158fe6060f1SDimitry Andric assert(OtherMI && "OtherMI shouldn't be empty."); 1159fe6060f1SDimitry Andric 1160fe6060f1SDimitry Andric Register DestDivReg, DestRemReg; 1161fe6060f1SDimitry Andric if (Opcode == TargetOpcode::G_SDIV || Opcode == TargetOpcode::G_UDIV) { 1162fe6060f1SDimitry Andric DestDivReg = MI.getOperand(0).getReg(); 1163fe6060f1SDimitry Andric DestRemReg = OtherMI->getOperand(0).getReg(); 1164fe6060f1SDimitry Andric } else { 1165fe6060f1SDimitry Andric DestDivReg = OtherMI->getOperand(0).getReg(); 1166fe6060f1SDimitry Andric DestRemReg = MI.getOperand(0).getReg(); 1167fe6060f1SDimitry Andric } 1168fe6060f1SDimitry Andric 1169fe6060f1SDimitry Andric bool IsSigned = 1170fe6060f1SDimitry Andric Opcode == TargetOpcode::G_SDIV || Opcode == TargetOpcode::G_SREM; 1171fe6060f1SDimitry Andric 1172fe6060f1SDimitry Andric // Check which instruction is first in the block so we don't break def-use 1173fe6060f1SDimitry Andric // deps by "moving" the instruction incorrectly. 1174fe6060f1SDimitry Andric if (dominates(MI, *OtherMI)) 1175fe6060f1SDimitry Andric Builder.setInstrAndDebugLoc(MI); 1176fe6060f1SDimitry Andric else 1177fe6060f1SDimitry Andric Builder.setInstrAndDebugLoc(*OtherMI); 1178fe6060f1SDimitry Andric 1179fe6060f1SDimitry Andric Builder.buildInstr(IsSigned ? TargetOpcode::G_SDIVREM 1180fe6060f1SDimitry Andric : TargetOpcode::G_UDIVREM, 1181fe6060f1SDimitry Andric {DestDivReg, DestRemReg}, 1182fe6060f1SDimitry Andric {MI.getOperand(1).getReg(), MI.getOperand(2).getReg()}); 1183fe6060f1SDimitry Andric MI.eraseFromParent(); 1184fe6060f1SDimitry Andric OtherMI->eraseFromParent(); 1185fe6060f1SDimitry Andric } 1186fe6060f1SDimitry Andric 1187fe6060f1SDimitry Andric bool CombinerHelper::matchOptBrCondByInvertingCond(MachineInstr &MI, 1188fe6060f1SDimitry Andric MachineInstr *&BrCond) { 1189fe6060f1SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_BR); 1190fe6060f1SDimitry Andric 11910b57cec5SDimitry Andric // Try to match the following: 11920b57cec5SDimitry Andric // bb1: 11930b57cec5SDimitry Andric // G_BRCOND %c1, %bb2 11940b57cec5SDimitry Andric // G_BR %bb3 11950b57cec5SDimitry Andric // bb2: 11960b57cec5SDimitry Andric // ... 11970b57cec5SDimitry Andric // bb3: 11980b57cec5SDimitry Andric 11990b57cec5SDimitry Andric // The above pattern does not have a fall through to the successor bb2, always 12000b57cec5SDimitry Andric // resulting in a branch no matter which path is taken. Here we try to find 12010b57cec5SDimitry Andric // and replace that pattern with conditional branch to bb3 and otherwise 1202e8d8bef9SDimitry Andric // fallthrough to bb2. This is generally better for branch predictors. 12030b57cec5SDimitry Andric 12040b57cec5SDimitry Andric MachineBasicBlock *MBB = MI.getParent(); 12050b57cec5SDimitry Andric MachineBasicBlock::iterator BrIt(MI); 12060b57cec5SDimitry Andric if (BrIt == MBB->begin()) 12070b57cec5SDimitry Andric return false; 12080b57cec5SDimitry Andric assert(std::next(BrIt) == MBB->end() && "expected G_BR to be a terminator"); 12090b57cec5SDimitry Andric 1210fe6060f1SDimitry Andric BrCond = &*std::prev(BrIt); 12110b57cec5SDimitry Andric if (BrCond->getOpcode() != TargetOpcode::G_BRCOND) 12120b57cec5SDimitry Andric return false; 12130b57cec5SDimitry Andric 1214d409305fSDimitry Andric // Check that the next block is the conditional branch target. Also make sure 1215d409305fSDimitry Andric // that it isn't the same as the G_BR's target (otherwise, this will loop.) 1216d409305fSDimitry Andric MachineBasicBlock *BrCondTarget = BrCond->getOperand(1).getMBB(); 1217d409305fSDimitry Andric return BrCondTarget != MI.getOperand(0).getMBB() && 1218d409305fSDimitry Andric MBB->isLayoutSuccessor(BrCondTarget); 12190b57cec5SDimitry Andric } 12200b57cec5SDimitry Andric 1221fe6060f1SDimitry Andric void CombinerHelper::applyOptBrCondByInvertingCond(MachineInstr &MI, 1222fe6060f1SDimitry Andric MachineInstr *&BrCond) { 12230b57cec5SDimitry Andric MachineBasicBlock *BrTarget = MI.getOperand(0).getMBB(); 1224e8d8bef9SDimitry Andric Builder.setInstrAndDebugLoc(*BrCond); 1225e8d8bef9SDimitry Andric LLT Ty = MRI.getType(BrCond->getOperand(0).getReg()); 1226e8d8bef9SDimitry Andric // FIXME: Does int/fp matter for this? If so, we might need to restrict 1227e8d8bef9SDimitry Andric // this to i1 only since we might not know for sure what kind of 1228e8d8bef9SDimitry Andric // compare generated the condition value. 1229e8d8bef9SDimitry Andric auto True = Builder.buildConstant( 1230e8d8bef9SDimitry Andric Ty, getICmpTrueVal(getTargetLowering(), false, false)); 1231e8d8bef9SDimitry Andric auto Xor = Builder.buildXor(Ty, BrCond->getOperand(0), True); 12320b57cec5SDimitry Andric 1233e8d8bef9SDimitry Andric auto *FallthroughBB = BrCond->getOperand(1).getMBB(); 1234e8d8bef9SDimitry Andric Observer.changingInstr(MI); 1235e8d8bef9SDimitry Andric MI.getOperand(0).setMBB(FallthroughBB); 1236e8d8bef9SDimitry Andric Observer.changedInstr(MI); 12370b57cec5SDimitry Andric 1238e8d8bef9SDimitry Andric // Change the conditional branch to use the inverted condition and 1239e8d8bef9SDimitry Andric // new target block. 12400b57cec5SDimitry Andric Observer.changingInstr(*BrCond); 1241e8d8bef9SDimitry Andric BrCond->getOperand(0).setReg(Xor.getReg(0)); 12420b57cec5SDimitry Andric BrCond->getOperand(1).setMBB(BrTarget); 12430b57cec5SDimitry Andric Observer.changedInstr(*BrCond); 12448bcb0991SDimitry Andric } 12458bcb0991SDimitry Andric 12468bcb0991SDimitry Andric static Type *getTypeForLLT(LLT Ty, LLVMContext &C) { 12478bcb0991SDimitry Andric if (Ty.isVector()) 12485ffd83dbSDimitry Andric return FixedVectorType::get(IntegerType::get(C, Ty.getScalarSizeInBits()), 12498bcb0991SDimitry Andric Ty.getNumElements()); 12508bcb0991SDimitry Andric return IntegerType::get(C, Ty.getSizeInBits()); 12518bcb0991SDimitry Andric } 12528bcb0991SDimitry Andric 1253fe6060f1SDimitry Andric bool CombinerHelper::tryEmitMemcpyInline(MachineInstr &MI) { 1254349cc55cSDimitry Andric MachineIRBuilder HelperBuilder(MI); 1255349cc55cSDimitry Andric GISelObserverWrapper DummyObserver; 1256349cc55cSDimitry Andric LegalizerHelper Helper(HelperBuilder.getMF(), DummyObserver, HelperBuilder); 1257349cc55cSDimitry Andric return Helper.lowerMemcpyInline(MI) == 1258349cc55cSDimitry Andric LegalizerHelper::LegalizeResult::Legalized; 12598bcb0991SDimitry Andric } 12608bcb0991SDimitry Andric 12618bcb0991SDimitry Andric bool CombinerHelper::tryCombineMemCpyFamily(MachineInstr &MI, unsigned MaxLen) { 1262349cc55cSDimitry Andric MachineIRBuilder HelperBuilder(MI); 1263349cc55cSDimitry Andric GISelObserverWrapper DummyObserver; 1264349cc55cSDimitry Andric LegalizerHelper Helper(HelperBuilder.getMF(), DummyObserver, HelperBuilder); 1265349cc55cSDimitry Andric return Helper.lowerMemCpyFamily(MI, MaxLen) == 1266349cc55cSDimitry Andric LegalizerHelper::LegalizeResult::Legalized; 12678bcb0991SDimitry Andric } 12688bcb0991SDimitry Andric 1269e8d8bef9SDimitry Andric static Optional<APFloat> constantFoldFpUnary(unsigned Opcode, LLT DstTy, 1270e8d8bef9SDimitry Andric const Register Op, 1271e8d8bef9SDimitry Andric const MachineRegisterInfo &MRI) { 1272e8d8bef9SDimitry Andric const ConstantFP *MaybeCst = getConstantFPVRegVal(Op, MRI); 1273e8d8bef9SDimitry Andric if (!MaybeCst) 1274e8d8bef9SDimitry Andric return None; 1275e8d8bef9SDimitry Andric 1276e8d8bef9SDimitry Andric APFloat V = MaybeCst->getValueAPF(); 1277e8d8bef9SDimitry Andric switch (Opcode) { 1278e8d8bef9SDimitry Andric default: 1279e8d8bef9SDimitry Andric llvm_unreachable("Unexpected opcode!"); 1280e8d8bef9SDimitry Andric case TargetOpcode::G_FNEG: { 1281e8d8bef9SDimitry Andric V.changeSign(); 1282e8d8bef9SDimitry Andric return V; 1283e8d8bef9SDimitry Andric } 1284e8d8bef9SDimitry Andric case TargetOpcode::G_FABS: { 1285e8d8bef9SDimitry Andric V.clearSign(); 1286e8d8bef9SDimitry Andric return V; 1287e8d8bef9SDimitry Andric } 1288e8d8bef9SDimitry Andric case TargetOpcode::G_FPTRUNC: 1289e8d8bef9SDimitry Andric break; 1290e8d8bef9SDimitry Andric case TargetOpcode::G_FSQRT: { 1291e8d8bef9SDimitry Andric bool Unused; 1292e8d8bef9SDimitry Andric V.convert(APFloat::IEEEdouble(), APFloat::rmNearestTiesToEven, &Unused); 1293e8d8bef9SDimitry Andric V = APFloat(sqrt(V.convertToDouble())); 1294e8d8bef9SDimitry Andric break; 1295e8d8bef9SDimitry Andric } 1296e8d8bef9SDimitry Andric case TargetOpcode::G_FLOG2: { 1297e8d8bef9SDimitry Andric bool Unused; 1298e8d8bef9SDimitry Andric V.convert(APFloat::IEEEdouble(), APFloat::rmNearestTiesToEven, &Unused); 1299e8d8bef9SDimitry Andric V = APFloat(log2(V.convertToDouble())); 1300e8d8bef9SDimitry Andric break; 1301e8d8bef9SDimitry Andric } 1302e8d8bef9SDimitry Andric } 1303e8d8bef9SDimitry Andric // Convert `APFloat` to appropriate IEEE type depending on `DstTy`. Otherwise, 1304e8d8bef9SDimitry Andric // `buildFConstant` will assert on size mismatch. Only `G_FPTRUNC`, `G_FSQRT`, 1305e8d8bef9SDimitry Andric // and `G_FLOG2` reach here. 1306e8d8bef9SDimitry Andric bool Unused; 1307e8d8bef9SDimitry Andric V.convert(getFltSemanticForLLT(DstTy), APFloat::rmNearestTiesToEven, &Unused); 1308e8d8bef9SDimitry Andric return V; 1309e8d8bef9SDimitry Andric } 1310e8d8bef9SDimitry Andric 1311e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineConstantFoldFpUnary(MachineInstr &MI, 1312e8d8bef9SDimitry Andric Optional<APFloat> &Cst) { 1313e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 1314e8d8bef9SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 1315e8d8bef9SDimitry Andric LLT DstTy = MRI.getType(DstReg); 1316e8d8bef9SDimitry Andric Cst = constantFoldFpUnary(MI.getOpcode(), DstTy, SrcReg, MRI); 131781ad6265SDimitry Andric return Cst.has_value(); 1318e8d8bef9SDimitry Andric } 1319e8d8bef9SDimitry Andric 1320fe6060f1SDimitry Andric void CombinerHelper::applyCombineConstantFoldFpUnary(MachineInstr &MI, 1321e8d8bef9SDimitry Andric Optional<APFloat> &Cst) { 132281ad6265SDimitry Andric assert(Cst && "Optional is unexpectedly empty!"); 1323e8d8bef9SDimitry Andric Builder.setInstrAndDebugLoc(MI); 1324e8d8bef9SDimitry Andric MachineFunction &MF = Builder.getMF(); 1325e8d8bef9SDimitry Andric auto *FPVal = ConstantFP::get(MF.getFunction().getContext(), *Cst); 1326e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 1327e8d8bef9SDimitry Andric Builder.buildFConstant(DstReg, *FPVal); 1328e8d8bef9SDimitry Andric MI.eraseFromParent(); 1329e8d8bef9SDimitry Andric } 1330e8d8bef9SDimitry Andric 1331480093f4SDimitry Andric bool CombinerHelper::matchPtrAddImmedChain(MachineInstr &MI, 1332480093f4SDimitry Andric PtrAddChain &MatchInfo) { 1333480093f4SDimitry Andric // We're trying to match the following pattern: 1334480093f4SDimitry Andric // %t1 = G_PTR_ADD %base, G_CONSTANT imm1 1335480093f4SDimitry Andric // %root = G_PTR_ADD %t1, G_CONSTANT imm2 1336480093f4SDimitry Andric // --> 1337480093f4SDimitry Andric // %root = G_PTR_ADD %base, G_CONSTANT (imm1 + imm2) 1338480093f4SDimitry Andric 1339480093f4SDimitry Andric if (MI.getOpcode() != TargetOpcode::G_PTR_ADD) 1340480093f4SDimitry Andric return false; 1341480093f4SDimitry Andric 1342480093f4SDimitry Andric Register Add2 = MI.getOperand(1).getReg(); 1343480093f4SDimitry Andric Register Imm1 = MI.getOperand(2).getReg(); 1344349cc55cSDimitry Andric auto MaybeImmVal = getIConstantVRegValWithLookThrough(Imm1, MRI); 1345480093f4SDimitry Andric if (!MaybeImmVal) 1346480093f4SDimitry Andric return false; 1347480093f4SDimitry Andric 1348349cc55cSDimitry Andric MachineInstr *Add2Def = MRI.getVRegDef(Add2); 1349480093f4SDimitry Andric if (!Add2Def || Add2Def->getOpcode() != TargetOpcode::G_PTR_ADD) 1350480093f4SDimitry Andric return false; 1351480093f4SDimitry Andric 1352480093f4SDimitry Andric Register Base = Add2Def->getOperand(1).getReg(); 1353480093f4SDimitry Andric Register Imm2 = Add2Def->getOperand(2).getReg(); 1354349cc55cSDimitry Andric auto MaybeImm2Val = getIConstantVRegValWithLookThrough(Imm2, MRI); 1355480093f4SDimitry Andric if (!MaybeImm2Val) 1356480093f4SDimitry Andric return false; 1357480093f4SDimitry Andric 1358349cc55cSDimitry Andric // Check if the new combined immediate forms an illegal addressing mode. 1359349cc55cSDimitry Andric // Do not combine if it was legal before but would get illegal. 1360349cc55cSDimitry Andric // To do so, we need to find a load/store user of the pointer to get 1361349cc55cSDimitry Andric // the access type. 1362349cc55cSDimitry Andric Type *AccessTy = nullptr; 1363349cc55cSDimitry Andric auto &MF = *MI.getMF(); 1364349cc55cSDimitry Andric for (auto &UseMI : MRI.use_nodbg_instructions(MI.getOperand(0).getReg())) { 1365349cc55cSDimitry Andric if (auto *LdSt = dyn_cast<GLoadStore>(&UseMI)) { 1366349cc55cSDimitry Andric AccessTy = getTypeForLLT(MRI.getType(LdSt->getReg(0)), 1367349cc55cSDimitry Andric MF.getFunction().getContext()); 1368349cc55cSDimitry Andric break; 1369349cc55cSDimitry Andric } 1370349cc55cSDimitry Andric } 1371349cc55cSDimitry Andric TargetLoweringBase::AddrMode AMNew; 1372349cc55cSDimitry Andric APInt CombinedImm = MaybeImmVal->Value + MaybeImm2Val->Value; 1373349cc55cSDimitry Andric AMNew.BaseOffs = CombinedImm.getSExtValue(); 1374349cc55cSDimitry Andric if (AccessTy) { 1375349cc55cSDimitry Andric AMNew.HasBaseReg = true; 1376349cc55cSDimitry Andric TargetLoweringBase::AddrMode AMOld; 1377349cc55cSDimitry Andric AMOld.BaseOffs = MaybeImm2Val->Value.getSExtValue(); 1378349cc55cSDimitry Andric AMOld.HasBaseReg = true; 1379349cc55cSDimitry Andric unsigned AS = MRI.getType(Add2).getAddressSpace(); 1380349cc55cSDimitry Andric const auto &TLI = *MF.getSubtarget().getTargetLowering(); 1381349cc55cSDimitry Andric if (TLI.isLegalAddressingMode(MF.getDataLayout(), AMOld, AccessTy, AS) && 1382349cc55cSDimitry Andric !TLI.isLegalAddressingMode(MF.getDataLayout(), AMNew, AccessTy, AS)) 1383349cc55cSDimitry Andric return false; 1384349cc55cSDimitry Andric } 1385349cc55cSDimitry Andric 1386480093f4SDimitry Andric // Pass the combined immediate to the apply function. 1387349cc55cSDimitry Andric MatchInfo.Imm = AMNew.BaseOffs; 1388480093f4SDimitry Andric MatchInfo.Base = Base; 1389349cc55cSDimitry Andric MatchInfo.Bank = getRegBank(Imm2); 1390480093f4SDimitry Andric return true; 1391480093f4SDimitry Andric } 1392480093f4SDimitry Andric 1393fe6060f1SDimitry Andric void CombinerHelper::applyPtrAddImmedChain(MachineInstr &MI, 1394480093f4SDimitry Andric PtrAddChain &MatchInfo) { 1395480093f4SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_PTR_ADD && "Expected G_PTR_ADD"); 1396480093f4SDimitry Andric MachineIRBuilder MIB(MI); 1397480093f4SDimitry Andric LLT OffsetTy = MRI.getType(MI.getOperand(2).getReg()); 1398480093f4SDimitry Andric auto NewOffset = MIB.buildConstant(OffsetTy, MatchInfo.Imm); 1399349cc55cSDimitry Andric setRegBank(NewOffset.getReg(0), MatchInfo.Bank); 1400480093f4SDimitry Andric Observer.changingInstr(MI); 1401480093f4SDimitry Andric MI.getOperand(1).setReg(MatchInfo.Base); 1402480093f4SDimitry Andric MI.getOperand(2).setReg(NewOffset.getReg(0)); 1403480093f4SDimitry Andric Observer.changedInstr(MI); 1404480093f4SDimitry Andric } 1405480093f4SDimitry Andric 1406e8d8bef9SDimitry Andric bool CombinerHelper::matchShiftImmedChain(MachineInstr &MI, 1407e8d8bef9SDimitry Andric RegisterImmPair &MatchInfo) { 1408e8d8bef9SDimitry Andric // We're trying to match the following pattern with any of 1409e8d8bef9SDimitry Andric // G_SHL/G_ASHR/G_LSHR/G_SSHLSAT/G_USHLSAT shift instructions: 1410e8d8bef9SDimitry Andric // %t1 = SHIFT %base, G_CONSTANT imm1 1411e8d8bef9SDimitry Andric // %root = SHIFT %t1, G_CONSTANT imm2 1412e8d8bef9SDimitry Andric // --> 1413e8d8bef9SDimitry Andric // %root = SHIFT %base, G_CONSTANT (imm1 + imm2) 1414e8d8bef9SDimitry Andric 1415e8d8bef9SDimitry Andric unsigned Opcode = MI.getOpcode(); 1416e8d8bef9SDimitry Andric assert((Opcode == TargetOpcode::G_SHL || Opcode == TargetOpcode::G_ASHR || 1417e8d8bef9SDimitry Andric Opcode == TargetOpcode::G_LSHR || Opcode == TargetOpcode::G_SSHLSAT || 1418e8d8bef9SDimitry Andric Opcode == TargetOpcode::G_USHLSAT) && 1419e8d8bef9SDimitry Andric "Expected G_SHL, G_ASHR, G_LSHR, G_SSHLSAT or G_USHLSAT"); 1420e8d8bef9SDimitry Andric 1421e8d8bef9SDimitry Andric Register Shl2 = MI.getOperand(1).getReg(); 1422e8d8bef9SDimitry Andric Register Imm1 = MI.getOperand(2).getReg(); 1423349cc55cSDimitry Andric auto MaybeImmVal = getIConstantVRegValWithLookThrough(Imm1, MRI); 1424e8d8bef9SDimitry Andric if (!MaybeImmVal) 1425e8d8bef9SDimitry Andric return false; 1426e8d8bef9SDimitry Andric 1427e8d8bef9SDimitry Andric MachineInstr *Shl2Def = MRI.getUniqueVRegDef(Shl2); 1428e8d8bef9SDimitry Andric if (Shl2Def->getOpcode() != Opcode) 1429e8d8bef9SDimitry Andric return false; 1430e8d8bef9SDimitry Andric 1431e8d8bef9SDimitry Andric Register Base = Shl2Def->getOperand(1).getReg(); 1432e8d8bef9SDimitry Andric Register Imm2 = Shl2Def->getOperand(2).getReg(); 1433349cc55cSDimitry Andric auto MaybeImm2Val = getIConstantVRegValWithLookThrough(Imm2, MRI); 1434e8d8bef9SDimitry Andric if (!MaybeImm2Val) 1435e8d8bef9SDimitry Andric return false; 1436e8d8bef9SDimitry Andric 1437e8d8bef9SDimitry Andric // Pass the combined immediate to the apply function. 1438e8d8bef9SDimitry Andric MatchInfo.Imm = 1439e8d8bef9SDimitry Andric (MaybeImmVal->Value.getSExtValue() + MaybeImm2Val->Value).getSExtValue(); 1440e8d8bef9SDimitry Andric MatchInfo.Reg = Base; 1441e8d8bef9SDimitry Andric 1442e8d8bef9SDimitry Andric // There is no simple replacement for a saturating unsigned left shift that 1443e8d8bef9SDimitry Andric // exceeds the scalar size. 1444e8d8bef9SDimitry Andric if (Opcode == TargetOpcode::G_USHLSAT && 1445e8d8bef9SDimitry Andric MatchInfo.Imm >= MRI.getType(Shl2).getScalarSizeInBits()) 1446e8d8bef9SDimitry Andric return false; 1447e8d8bef9SDimitry Andric 1448e8d8bef9SDimitry Andric return true; 1449e8d8bef9SDimitry Andric } 1450e8d8bef9SDimitry Andric 1451fe6060f1SDimitry Andric void CombinerHelper::applyShiftImmedChain(MachineInstr &MI, 1452e8d8bef9SDimitry Andric RegisterImmPair &MatchInfo) { 1453e8d8bef9SDimitry Andric unsigned Opcode = MI.getOpcode(); 1454e8d8bef9SDimitry Andric assert((Opcode == TargetOpcode::G_SHL || Opcode == TargetOpcode::G_ASHR || 1455e8d8bef9SDimitry Andric Opcode == TargetOpcode::G_LSHR || Opcode == TargetOpcode::G_SSHLSAT || 1456e8d8bef9SDimitry Andric Opcode == TargetOpcode::G_USHLSAT) && 1457e8d8bef9SDimitry Andric "Expected G_SHL, G_ASHR, G_LSHR, G_SSHLSAT or G_USHLSAT"); 1458e8d8bef9SDimitry Andric 1459e8d8bef9SDimitry Andric Builder.setInstrAndDebugLoc(MI); 1460e8d8bef9SDimitry Andric LLT Ty = MRI.getType(MI.getOperand(1).getReg()); 1461e8d8bef9SDimitry Andric unsigned const ScalarSizeInBits = Ty.getScalarSizeInBits(); 1462e8d8bef9SDimitry Andric auto Imm = MatchInfo.Imm; 1463e8d8bef9SDimitry Andric 1464e8d8bef9SDimitry Andric if (Imm >= ScalarSizeInBits) { 1465e8d8bef9SDimitry Andric // Any logical shift that exceeds scalar size will produce zero. 1466e8d8bef9SDimitry Andric if (Opcode == TargetOpcode::G_SHL || Opcode == TargetOpcode::G_LSHR) { 1467e8d8bef9SDimitry Andric Builder.buildConstant(MI.getOperand(0), 0); 1468e8d8bef9SDimitry Andric MI.eraseFromParent(); 1469fe6060f1SDimitry Andric return; 1470e8d8bef9SDimitry Andric } 1471e8d8bef9SDimitry Andric // Arithmetic shift and saturating signed left shift have no effect beyond 1472e8d8bef9SDimitry Andric // scalar size. 1473e8d8bef9SDimitry Andric Imm = ScalarSizeInBits - 1; 1474e8d8bef9SDimitry Andric } 1475e8d8bef9SDimitry Andric 1476e8d8bef9SDimitry Andric LLT ImmTy = MRI.getType(MI.getOperand(2).getReg()); 1477e8d8bef9SDimitry Andric Register NewImm = Builder.buildConstant(ImmTy, Imm).getReg(0); 1478e8d8bef9SDimitry Andric Observer.changingInstr(MI); 1479e8d8bef9SDimitry Andric MI.getOperand(1).setReg(MatchInfo.Reg); 1480e8d8bef9SDimitry Andric MI.getOperand(2).setReg(NewImm); 1481e8d8bef9SDimitry Andric Observer.changedInstr(MI); 1482e8d8bef9SDimitry Andric } 1483e8d8bef9SDimitry Andric 1484e8d8bef9SDimitry Andric bool CombinerHelper::matchShiftOfShiftedLogic(MachineInstr &MI, 1485e8d8bef9SDimitry Andric ShiftOfShiftedLogic &MatchInfo) { 1486e8d8bef9SDimitry Andric // We're trying to match the following pattern with any of 1487e8d8bef9SDimitry Andric // G_SHL/G_ASHR/G_LSHR/G_USHLSAT/G_SSHLSAT shift instructions in combination 1488e8d8bef9SDimitry Andric // with any of G_AND/G_OR/G_XOR logic instructions. 1489e8d8bef9SDimitry Andric // %t1 = SHIFT %X, G_CONSTANT C0 1490e8d8bef9SDimitry Andric // %t2 = LOGIC %t1, %Y 1491e8d8bef9SDimitry Andric // %root = SHIFT %t2, G_CONSTANT C1 1492e8d8bef9SDimitry Andric // --> 1493e8d8bef9SDimitry Andric // %t3 = SHIFT %X, G_CONSTANT (C0+C1) 1494e8d8bef9SDimitry Andric // %t4 = SHIFT %Y, G_CONSTANT C1 1495e8d8bef9SDimitry Andric // %root = LOGIC %t3, %t4 1496e8d8bef9SDimitry Andric unsigned ShiftOpcode = MI.getOpcode(); 1497e8d8bef9SDimitry Andric assert((ShiftOpcode == TargetOpcode::G_SHL || 1498e8d8bef9SDimitry Andric ShiftOpcode == TargetOpcode::G_ASHR || 1499e8d8bef9SDimitry Andric ShiftOpcode == TargetOpcode::G_LSHR || 1500e8d8bef9SDimitry Andric ShiftOpcode == TargetOpcode::G_USHLSAT || 1501e8d8bef9SDimitry Andric ShiftOpcode == TargetOpcode::G_SSHLSAT) && 1502e8d8bef9SDimitry Andric "Expected G_SHL, G_ASHR, G_LSHR, G_USHLSAT and G_SSHLSAT"); 1503e8d8bef9SDimitry Andric 1504e8d8bef9SDimitry Andric // Match a one-use bitwise logic op. 1505e8d8bef9SDimitry Andric Register LogicDest = MI.getOperand(1).getReg(); 1506e8d8bef9SDimitry Andric if (!MRI.hasOneNonDBGUse(LogicDest)) 1507e8d8bef9SDimitry Andric return false; 1508e8d8bef9SDimitry Andric 1509e8d8bef9SDimitry Andric MachineInstr *LogicMI = MRI.getUniqueVRegDef(LogicDest); 1510e8d8bef9SDimitry Andric unsigned LogicOpcode = LogicMI->getOpcode(); 1511e8d8bef9SDimitry Andric if (LogicOpcode != TargetOpcode::G_AND && LogicOpcode != TargetOpcode::G_OR && 1512e8d8bef9SDimitry Andric LogicOpcode != TargetOpcode::G_XOR) 1513e8d8bef9SDimitry Andric return false; 1514e8d8bef9SDimitry Andric 1515e8d8bef9SDimitry Andric // Find a matching one-use shift by constant. 1516e8d8bef9SDimitry Andric const Register C1 = MI.getOperand(2).getReg(); 1517349cc55cSDimitry Andric auto MaybeImmVal = getIConstantVRegValWithLookThrough(C1, MRI); 1518e8d8bef9SDimitry Andric if (!MaybeImmVal) 1519e8d8bef9SDimitry Andric return false; 1520e8d8bef9SDimitry Andric 1521e8d8bef9SDimitry Andric const uint64_t C1Val = MaybeImmVal->Value.getZExtValue(); 1522e8d8bef9SDimitry Andric 1523e8d8bef9SDimitry Andric auto matchFirstShift = [&](const MachineInstr *MI, uint64_t &ShiftVal) { 1524e8d8bef9SDimitry Andric // Shift should match previous one and should be a one-use. 1525e8d8bef9SDimitry Andric if (MI->getOpcode() != ShiftOpcode || 1526e8d8bef9SDimitry Andric !MRI.hasOneNonDBGUse(MI->getOperand(0).getReg())) 1527e8d8bef9SDimitry Andric return false; 1528e8d8bef9SDimitry Andric 1529e8d8bef9SDimitry Andric // Must be a constant. 1530e8d8bef9SDimitry Andric auto MaybeImmVal = 1531349cc55cSDimitry Andric getIConstantVRegValWithLookThrough(MI->getOperand(2).getReg(), MRI); 1532e8d8bef9SDimitry Andric if (!MaybeImmVal) 1533e8d8bef9SDimitry Andric return false; 1534e8d8bef9SDimitry Andric 1535e8d8bef9SDimitry Andric ShiftVal = MaybeImmVal->Value.getSExtValue(); 1536e8d8bef9SDimitry Andric return true; 1537e8d8bef9SDimitry Andric }; 1538e8d8bef9SDimitry Andric 1539e8d8bef9SDimitry Andric // Logic ops are commutative, so check each operand for a match. 1540e8d8bef9SDimitry Andric Register LogicMIReg1 = LogicMI->getOperand(1).getReg(); 1541e8d8bef9SDimitry Andric MachineInstr *LogicMIOp1 = MRI.getUniqueVRegDef(LogicMIReg1); 1542e8d8bef9SDimitry Andric Register LogicMIReg2 = LogicMI->getOperand(2).getReg(); 1543e8d8bef9SDimitry Andric MachineInstr *LogicMIOp2 = MRI.getUniqueVRegDef(LogicMIReg2); 1544e8d8bef9SDimitry Andric uint64_t C0Val; 1545e8d8bef9SDimitry Andric 1546e8d8bef9SDimitry Andric if (matchFirstShift(LogicMIOp1, C0Val)) { 1547e8d8bef9SDimitry Andric MatchInfo.LogicNonShiftReg = LogicMIReg2; 1548e8d8bef9SDimitry Andric MatchInfo.Shift2 = LogicMIOp1; 1549e8d8bef9SDimitry Andric } else if (matchFirstShift(LogicMIOp2, C0Val)) { 1550e8d8bef9SDimitry Andric MatchInfo.LogicNonShiftReg = LogicMIReg1; 1551e8d8bef9SDimitry Andric MatchInfo.Shift2 = LogicMIOp2; 1552e8d8bef9SDimitry Andric } else 1553e8d8bef9SDimitry Andric return false; 1554e8d8bef9SDimitry Andric 1555e8d8bef9SDimitry Andric MatchInfo.ValSum = C0Val + C1Val; 1556e8d8bef9SDimitry Andric 1557e8d8bef9SDimitry Andric // The fold is not valid if the sum of the shift values exceeds bitwidth. 1558e8d8bef9SDimitry Andric if (MatchInfo.ValSum >= MRI.getType(LogicDest).getScalarSizeInBits()) 1559e8d8bef9SDimitry Andric return false; 1560e8d8bef9SDimitry Andric 1561e8d8bef9SDimitry Andric MatchInfo.Logic = LogicMI; 1562e8d8bef9SDimitry Andric return true; 1563e8d8bef9SDimitry Andric } 1564e8d8bef9SDimitry Andric 1565fe6060f1SDimitry Andric void CombinerHelper::applyShiftOfShiftedLogic(MachineInstr &MI, 1566e8d8bef9SDimitry Andric ShiftOfShiftedLogic &MatchInfo) { 1567e8d8bef9SDimitry Andric unsigned Opcode = MI.getOpcode(); 1568e8d8bef9SDimitry Andric assert((Opcode == TargetOpcode::G_SHL || Opcode == TargetOpcode::G_ASHR || 1569e8d8bef9SDimitry Andric Opcode == TargetOpcode::G_LSHR || Opcode == TargetOpcode::G_USHLSAT || 1570e8d8bef9SDimitry Andric Opcode == TargetOpcode::G_SSHLSAT) && 1571e8d8bef9SDimitry Andric "Expected G_SHL, G_ASHR, G_LSHR, G_USHLSAT and G_SSHLSAT"); 1572e8d8bef9SDimitry Andric 1573e8d8bef9SDimitry Andric LLT ShlType = MRI.getType(MI.getOperand(2).getReg()); 1574e8d8bef9SDimitry Andric LLT DestType = MRI.getType(MI.getOperand(0).getReg()); 1575e8d8bef9SDimitry Andric Builder.setInstrAndDebugLoc(MI); 1576e8d8bef9SDimitry Andric 1577e8d8bef9SDimitry Andric Register Const = Builder.buildConstant(ShlType, MatchInfo.ValSum).getReg(0); 1578e8d8bef9SDimitry Andric 1579e8d8bef9SDimitry Andric Register Shift1Base = MatchInfo.Shift2->getOperand(1).getReg(); 1580e8d8bef9SDimitry Andric Register Shift1 = 1581e8d8bef9SDimitry Andric Builder.buildInstr(Opcode, {DestType}, {Shift1Base, Const}).getReg(0); 1582e8d8bef9SDimitry Andric 1583e8d8bef9SDimitry Andric Register Shift2Const = MI.getOperand(2).getReg(); 1584e8d8bef9SDimitry Andric Register Shift2 = Builder 1585e8d8bef9SDimitry Andric .buildInstr(Opcode, {DestType}, 1586e8d8bef9SDimitry Andric {MatchInfo.LogicNonShiftReg, Shift2Const}) 1587e8d8bef9SDimitry Andric .getReg(0); 1588e8d8bef9SDimitry Andric 1589e8d8bef9SDimitry Andric Register Dest = MI.getOperand(0).getReg(); 1590e8d8bef9SDimitry Andric Builder.buildInstr(MatchInfo.Logic->getOpcode(), {Dest}, {Shift1, Shift2}); 1591e8d8bef9SDimitry Andric 1592e8d8bef9SDimitry Andric // These were one use so it's safe to remove them. 15930eae32dcSDimitry Andric MatchInfo.Shift2->eraseFromParent(); 15940eae32dcSDimitry Andric MatchInfo.Logic->eraseFromParent(); 1595e8d8bef9SDimitry Andric 1596e8d8bef9SDimitry Andric MI.eraseFromParent(); 1597e8d8bef9SDimitry Andric } 1598e8d8bef9SDimitry Andric 15995ffd83dbSDimitry Andric bool CombinerHelper::matchCombineMulToShl(MachineInstr &MI, 16005ffd83dbSDimitry Andric unsigned &ShiftVal) { 16015ffd83dbSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_MUL && "Expected a G_MUL"); 16025ffd83dbSDimitry Andric auto MaybeImmVal = 1603349cc55cSDimitry Andric getIConstantVRegValWithLookThrough(MI.getOperand(2).getReg(), MRI); 1604e8d8bef9SDimitry Andric if (!MaybeImmVal) 16055ffd83dbSDimitry Andric return false; 1606e8d8bef9SDimitry Andric 1607e8d8bef9SDimitry Andric ShiftVal = MaybeImmVal->Value.exactLogBase2(); 1608e8d8bef9SDimitry Andric return (static_cast<int32_t>(ShiftVal) != -1); 16095ffd83dbSDimitry Andric } 16105ffd83dbSDimitry Andric 1611fe6060f1SDimitry Andric void CombinerHelper::applyCombineMulToShl(MachineInstr &MI, 16125ffd83dbSDimitry Andric unsigned &ShiftVal) { 16135ffd83dbSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_MUL && "Expected a G_MUL"); 16145ffd83dbSDimitry Andric MachineIRBuilder MIB(MI); 16155ffd83dbSDimitry Andric LLT ShiftTy = MRI.getType(MI.getOperand(0).getReg()); 16165ffd83dbSDimitry Andric auto ShiftCst = MIB.buildConstant(ShiftTy, ShiftVal); 16175ffd83dbSDimitry Andric Observer.changingInstr(MI); 16185ffd83dbSDimitry Andric MI.setDesc(MIB.getTII().get(TargetOpcode::G_SHL)); 16195ffd83dbSDimitry Andric MI.getOperand(2).setReg(ShiftCst.getReg(0)); 16205ffd83dbSDimitry Andric Observer.changedInstr(MI); 16215ffd83dbSDimitry Andric } 16225ffd83dbSDimitry Andric 1623e8d8bef9SDimitry Andric // shl ([sza]ext x), y => zext (shl x, y), if shift does not overflow source 1624e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineShlOfExtend(MachineInstr &MI, 1625e8d8bef9SDimitry Andric RegisterImmPair &MatchData) { 1626e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_SHL && KB); 1627e8d8bef9SDimitry Andric 1628e8d8bef9SDimitry Andric Register LHS = MI.getOperand(1).getReg(); 1629e8d8bef9SDimitry Andric 1630e8d8bef9SDimitry Andric Register ExtSrc; 1631e8d8bef9SDimitry Andric if (!mi_match(LHS, MRI, m_GAnyExt(m_Reg(ExtSrc))) && 1632e8d8bef9SDimitry Andric !mi_match(LHS, MRI, m_GZExt(m_Reg(ExtSrc))) && 1633e8d8bef9SDimitry Andric !mi_match(LHS, MRI, m_GSExt(m_Reg(ExtSrc)))) 1634e8d8bef9SDimitry Andric return false; 1635e8d8bef9SDimitry Andric 1636e8d8bef9SDimitry Andric // TODO: Should handle vector splat. 1637e8d8bef9SDimitry Andric Register RHS = MI.getOperand(2).getReg(); 1638349cc55cSDimitry Andric auto MaybeShiftAmtVal = getIConstantVRegValWithLookThrough(RHS, MRI); 1639e8d8bef9SDimitry Andric if (!MaybeShiftAmtVal) 1640e8d8bef9SDimitry Andric return false; 1641e8d8bef9SDimitry Andric 1642e8d8bef9SDimitry Andric if (LI) { 1643e8d8bef9SDimitry Andric LLT SrcTy = MRI.getType(ExtSrc); 1644e8d8bef9SDimitry Andric 1645e8d8bef9SDimitry Andric // We only really care about the legality with the shifted value. We can 1646e8d8bef9SDimitry Andric // pick any type the constant shift amount, so ask the target what to 1647e8d8bef9SDimitry Andric // use. Otherwise we would have to guess and hope it is reported as legal. 1648e8d8bef9SDimitry Andric LLT ShiftAmtTy = getTargetLowering().getPreferredShiftAmountTy(SrcTy); 1649e8d8bef9SDimitry Andric if (!isLegalOrBeforeLegalizer({TargetOpcode::G_SHL, {SrcTy, ShiftAmtTy}})) 1650e8d8bef9SDimitry Andric return false; 1651e8d8bef9SDimitry Andric } 1652e8d8bef9SDimitry Andric 1653e8d8bef9SDimitry Andric int64_t ShiftAmt = MaybeShiftAmtVal->Value.getSExtValue(); 1654e8d8bef9SDimitry Andric MatchData.Reg = ExtSrc; 1655e8d8bef9SDimitry Andric MatchData.Imm = ShiftAmt; 1656e8d8bef9SDimitry Andric 1657e8d8bef9SDimitry Andric unsigned MinLeadingZeros = KB->getKnownZeroes(ExtSrc).countLeadingOnes(); 1658e8d8bef9SDimitry Andric return MinLeadingZeros >= ShiftAmt; 1659e8d8bef9SDimitry Andric } 1660e8d8bef9SDimitry Andric 1661fe6060f1SDimitry Andric void CombinerHelper::applyCombineShlOfExtend(MachineInstr &MI, 1662e8d8bef9SDimitry Andric const RegisterImmPair &MatchData) { 1663e8d8bef9SDimitry Andric Register ExtSrcReg = MatchData.Reg; 1664e8d8bef9SDimitry Andric int64_t ShiftAmtVal = MatchData.Imm; 1665e8d8bef9SDimitry Andric 1666e8d8bef9SDimitry Andric LLT ExtSrcTy = MRI.getType(ExtSrcReg); 1667e8d8bef9SDimitry Andric Builder.setInstrAndDebugLoc(MI); 1668e8d8bef9SDimitry Andric auto ShiftAmt = Builder.buildConstant(ExtSrcTy, ShiftAmtVal); 1669e8d8bef9SDimitry Andric auto NarrowShift = 1670e8d8bef9SDimitry Andric Builder.buildShl(ExtSrcTy, ExtSrcReg, ShiftAmt, MI.getFlags()); 1671e8d8bef9SDimitry Andric Builder.buildZExt(MI.getOperand(0), NarrowShift); 1672e8d8bef9SDimitry Andric MI.eraseFromParent(); 1673fe6060f1SDimitry Andric } 1674fe6060f1SDimitry Andric 1675fe6060f1SDimitry Andric bool CombinerHelper::matchCombineMergeUnmerge(MachineInstr &MI, 1676fe6060f1SDimitry Andric Register &MatchInfo) { 1677fe6060f1SDimitry Andric GMerge &Merge = cast<GMerge>(MI); 1678fe6060f1SDimitry Andric SmallVector<Register, 16> MergedValues; 1679fe6060f1SDimitry Andric for (unsigned I = 0; I < Merge.getNumSources(); ++I) 1680fe6060f1SDimitry Andric MergedValues.emplace_back(Merge.getSourceReg(I)); 1681fe6060f1SDimitry Andric 1682fe6060f1SDimitry Andric auto *Unmerge = getOpcodeDef<GUnmerge>(MergedValues[0], MRI); 1683fe6060f1SDimitry Andric if (!Unmerge || Unmerge->getNumDefs() != Merge.getNumSources()) 1684fe6060f1SDimitry Andric return false; 1685fe6060f1SDimitry Andric 1686fe6060f1SDimitry Andric for (unsigned I = 0; I < MergedValues.size(); ++I) 1687fe6060f1SDimitry Andric if (MergedValues[I] != Unmerge->getReg(I)) 1688fe6060f1SDimitry Andric return false; 1689fe6060f1SDimitry Andric 1690fe6060f1SDimitry Andric MatchInfo = Unmerge->getSourceReg(); 1691e8d8bef9SDimitry Andric return true; 1692e8d8bef9SDimitry Andric } 1693e8d8bef9SDimitry Andric 1694e8d8bef9SDimitry Andric static Register peekThroughBitcast(Register Reg, 1695e8d8bef9SDimitry Andric const MachineRegisterInfo &MRI) { 1696e8d8bef9SDimitry Andric while (mi_match(Reg, MRI, m_GBitcast(m_Reg(Reg)))) 1697e8d8bef9SDimitry Andric ; 1698e8d8bef9SDimitry Andric 1699e8d8bef9SDimitry Andric return Reg; 1700e8d8bef9SDimitry Andric } 1701e8d8bef9SDimitry Andric 1702e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineUnmergeMergeToPlainValues( 1703e8d8bef9SDimitry Andric MachineInstr &MI, SmallVectorImpl<Register> &Operands) { 1704e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_UNMERGE_VALUES && 1705e8d8bef9SDimitry Andric "Expected an unmerge"); 1706349cc55cSDimitry Andric auto &Unmerge = cast<GUnmerge>(MI); 1707349cc55cSDimitry Andric Register SrcReg = peekThroughBitcast(Unmerge.getSourceReg(), MRI); 1708e8d8bef9SDimitry Andric 1709349cc55cSDimitry Andric auto *SrcInstr = getOpcodeDef<GMergeLikeOp>(SrcReg, MRI); 1710349cc55cSDimitry Andric if (!SrcInstr) 1711e8d8bef9SDimitry Andric return false; 1712e8d8bef9SDimitry Andric 1713e8d8bef9SDimitry Andric // Check the source type of the merge. 1714349cc55cSDimitry Andric LLT SrcMergeTy = MRI.getType(SrcInstr->getSourceReg(0)); 1715349cc55cSDimitry Andric LLT Dst0Ty = MRI.getType(Unmerge.getReg(0)); 1716e8d8bef9SDimitry Andric bool SameSize = Dst0Ty.getSizeInBits() == SrcMergeTy.getSizeInBits(); 1717e8d8bef9SDimitry Andric if (SrcMergeTy != Dst0Ty && !SameSize) 1718e8d8bef9SDimitry Andric return false; 1719e8d8bef9SDimitry Andric // They are the same now (modulo a bitcast). 1720e8d8bef9SDimitry Andric // We can collect all the src registers. 1721349cc55cSDimitry Andric for (unsigned Idx = 0; Idx < SrcInstr->getNumSources(); ++Idx) 1722349cc55cSDimitry Andric Operands.push_back(SrcInstr->getSourceReg(Idx)); 1723e8d8bef9SDimitry Andric return true; 1724e8d8bef9SDimitry Andric } 1725e8d8bef9SDimitry Andric 1726fe6060f1SDimitry Andric void CombinerHelper::applyCombineUnmergeMergeToPlainValues( 1727e8d8bef9SDimitry Andric MachineInstr &MI, SmallVectorImpl<Register> &Operands) { 1728e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_UNMERGE_VALUES && 1729e8d8bef9SDimitry Andric "Expected an unmerge"); 1730e8d8bef9SDimitry Andric assert((MI.getNumOperands() - 1 == Operands.size()) && 1731e8d8bef9SDimitry Andric "Not enough operands to replace all defs"); 1732e8d8bef9SDimitry Andric unsigned NumElems = MI.getNumOperands() - 1; 1733e8d8bef9SDimitry Andric 1734e8d8bef9SDimitry Andric LLT SrcTy = MRI.getType(Operands[0]); 1735e8d8bef9SDimitry Andric LLT DstTy = MRI.getType(MI.getOperand(0).getReg()); 1736e8d8bef9SDimitry Andric bool CanReuseInputDirectly = DstTy == SrcTy; 1737e8d8bef9SDimitry Andric Builder.setInstrAndDebugLoc(MI); 1738e8d8bef9SDimitry Andric for (unsigned Idx = 0; Idx < NumElems; ++Idx) { 1739e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(Idx).getReg(); 1740e8d8bef9SDimitry Andric Register SrcReg = Operands[Idx]; 1741e8d8bef9SDimitry Andric if (CanReuseInputDirectly) 1742e8d8bef9SDimitry Andric replaceRegWith(MRI, DstReg, SrcReg); 1743e8d8bef9SDimitry Andric else 1744e8d8bef9SDimitry Andric Builder.buildCast(DstReg, SrcReg); 1745e8d8bef9SDimitry Andric } 1746e8d8bef9SDimitry Andric MI.eraseFromParent(); 1747e8d8bef9SDimitry Andric } 1748e8d8bef9SDimitry Andric 1749e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineUnmergeConstant(MachineInstr &MI, 1750e8d8bef9SDimitry Andric SmallVectorImpl<APInt> &Csts) { 1751e8d8bef9SDimitry Andric unsigned SrcIdx = MI.getNumOperands() - 1; 1752e8d8bef9SDimitry Andric Register SrcReg = MI.getOperand(SrcIdx).getReg(); 1753e8d8bef9SDimitry Andric MachineInstr *SrcInstr = MRI.getVRegDef(SrcReg); 1754e8d8bef9SDimitry Andric if (SrcInstr->getOpcode() != TargetOpcode::G_CONSTANT && 1755e8d8bef9SDimitry Andric SrcInstr->getOpcode() != TargetOpcode::G_FCONSTANT) 1756e8d8bef9SDimitry Andric return false; 1757e8d8bef9SDimitry Andric // Break down the big constant in smaller ones. 1758e8d8bef9SDimitry Andric const MachineOperand &CstVal = SrcInstr->getOperand(1); 1759e8d8bef9SDimitry Andric APInt Val = SrcInstr->getOpcode() == TargetOpcode::G_CONSTANT 1760e8d8bef9SDimitry Andric ? CstVal.getCImm()->getValue() 1761e8d8bef9SDimitry Andric : CstVal.getFPImm()->getValueAPF().bitcastToAPInt(); 1762e8d8bef9SDimitry Andric 1763e8d8bef9SDimitry Andric LLT Dst0Ty = MRI.getType(MI.getOperand(0).getReg()); 1764e8d8bef9SDimitry Andric unsigned ShiftAmt = Dst0Ty.getSizeInBits(); 1765e8d8bef9SDimitry Andric // Unmerge a constant. 1766e8d8bef9SDimitry Andric for (unsigned Idx = 0; Idx != SrcIdx; ++Idx) { 1767e8d8bef9SDimitry Andric Csts.emplace_back(Val.trunc(ShiftAmt)); 1768e8d8bef9SDimitry Andric Val = Val.lshr(ShiftAmt); 1769e8d8bef9SDimitry Andric } 1770e8d8bef9SDimitry Andric 1771e8d8bef9SDimitry Andric return true; 1772e8d8bef9SDimitry Andric } 1773e8d8bef9SDimitry Andric 1774fe6060f1SDimitry Andric void CombinerHelper::applyCombineUnmergeConstant(MachineInstr &MI, 1775e8d8bef9SDimitry Andric SmallVectorImpl<APInt> &Csts) { 1776e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_UNMERGE_VALUES && 1777e8d8bef9SDimitry Andric "Expected an unmerge"); 1778e8d8bef9SDimitry Andric assert((MI.getNumOperands() - 1 == Csts.size()) && 1779e8d8bef9SDimitry Andric "Not enough operands to replace all defs"); 1780e8d8bef9SDimitry Andric unsigned NumElems = MI.getNumOperands() - 1; 1781e8d8bef9SDimitry Andric Builder.setInstrAndDebugLoc(MI); 1782e8d8bef9SDimitry Andric for (unsigned Idx = 0; Idx < NumElems; ++Idx) { 1783e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(Idx).getReg(); 1784e8d8bef9SDimitry Andric Builder.buildConstant(DstReg, Csts[Idx]); 1785e8d8bef9SDimitry Andric } 1786e8d8bef9SDimitry Andric 1787e8d8bef9SDimitry Andric MI.eraseFromParent(); 1788e8d8bef9SDimitry Andric } 1789e8d8bef9SDimitry Andric 179004eeddc0SDimitry Andric bool CombinerHelper::matchCombineUnmergeUndef( 179104eeddc0SDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) { 179204eeddc0SDimitry Andric unsigned SrcIdx = MI.getNumOperands() - 1; 179304eeddc0SDimitry Andric Register SrcReg = MI.getOperand(SrcIdx).getReg(); 179404eeddc0SDimitry Andric MatchInfo = [&MI](MachineIRBuilder &B) { 179504eeddc0SDimitry Andric unsigned NumElems = MI.getNumOperands() - 1; 179604eeddc0SDimitry Andric for (unsigned Idx = 0; Idx < NumElems; ++Idx) { 179704eeddc0SDimitry Andric Register DstReg = MI.getOperand(Idx).getReg(); 179804eeddc0SDimitry Andric B.buildUndef(DstReg); 179904eeddc0SDimitry Andric } 180004eeddc0SDimitry Andric }; 180104eeddc0SDimitry Andric return isa<GImplicitDef>(MRI.getVRegDef(SrcReg)); 180204eeddc0SDimitry Andric } 180304eeddc0SDimitry Andric 1804e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineUnmergeWithDeadLanesToTrunc(MachineInstr &MI) { 1805e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_UNMERGE_VALUES && 1806e8d8bef9SDimitry Andric "Expected an unmerge"); 1807e8d8bef9SDimitry Andric // Check that all the lanes are dead except the first one. 1808e8d8bef9SDimitry Andric for (unsigned Idx = 1, EndIdx = MI.getNumDefs(); Idx != EndIdx; ++Idx) { 1809e8d8bef9SDimitry Andric if (!MRI.use_nodbg_empty(MI.getOperand(Idx).getReg())) 1810e8d8bef9SDimitry Andric return false; 1811e8d8bef9SDimitry Andric } 1812e8d8bef9SDimitry Andric return true; 1813e8d8bef9SDimitry Andric } 1814e8d8bef9SDimitry Andric 1815fe6060f1SDimitry Andric void CombinerHelper::applyCombineUnmergeWithDeadLanesToTrunc(MachineInstr &MI) { 1816e8d8bef9SDimitry Andric Builder.setInstrAndDebugLoc(MI); 1817e8d8bef9SDimitry Andric Register SrcReg = MI.getOperand(MI.getNumDefs()).getReg(); 1818e8d8bef9SDimitry Andric // Truncating a vector is going to truncate every single lane, 1819e8d8bef9SDimitry Andric // whereas we want the full lowbits. 1820e8d8bef9SDimitry Andric // Do the operation on a scalar instead. 1821e8d8bef9SDimitry Andric LLT SrcTy = MRI.getType(SrcReg); 1822e8d8bef9SDimitry Andric if (SrcTy.isVector()) 1823e8d8bef9SDimitry Andric SrcReg = 1824e8d8bef9SDimitry Andric Builder.buildCast(LLT::scalar(SrcTy.getSizeInBits()), SrcReg).getReg(0); 1825e8d8bef9SDimitry Andric 1826e8d8bef9SDimitry Andric Register Dst0Reg = MI.getOperand(0).getReg(); 1827e8d8bef9SDimitry Andric LLT Dst0Ty = MRI.getType(Dst0Reg); 1828e8d8bef9SDimitry Andric if (Dst0Ty.isVector()) { 1829e8d8bef9SDimitry Andric auto MIB = Builder.buildTrunc(LLT::scalar(Dst0Ty.getSizeInBits()), SrcReg); 1830e8d8bef9SDimitry Andric Builder.buildCast(Dst0Reg, MIB); 1831e8d8bef9SDimitry Andric } else 1832e8d8bef9SDimitry Andric Builder.buildTrunc(Dst0Reg, SrcReg); 1833e8d8bef9SDimitry Andric MI.eraseFromParent(); 1834e8d8bef9SDimitry Andric } 1835e8d8bef9SDimitry Andric 1836e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineUnmergeZExtToZExt(MachineInstr &MI) { 1837e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_UNMERGE_VALUES && 1838e8d8bef9SDimitry Andric "Expected an unmerge"); 1839e8d8bef9SDimitry Andric Register Dst0Reg = MI.getOperand(0).getReg(); 1840e8d8bef9SDimitry Andric LLT Dst0Ty = MRI.getType(Dst0Reg); 1841e8d8bef9SDimitry Andric // G_ZEXT on vector applies to each lane, so it will 1842e8d8bef9SDimitry Andric // affect all destinations. Therefore we won't be able 1843e8d8bef9SDimitry Andric // to simplify the unmerge to just the first definition. 1844e8d8bef9SDimitry Andric if (Dst0Ty.isVector()) 1845e8d8bef9SDimitry Andric return false; 1846e8d8bef9SDimitry Andric Register SrcReg = MI.getOperand(MI.getNumDefs()).getReg(); 1847e8d8bef9SDimitry Andric LLT SrcTy = MRI.getType(SrcReg); 1848e8d8bef9SDimitry Andric if (SrcTy.isVector()) 1849e8d8bef9SDimitry Andric return false; 1850e8d8bef9SDimitry Andric 1851e8d8bef9SDimitry Andric Register ZExtSrcReg; 1852e8d8bef9SDimitry Andric if (!mi_match(SrcReg, MRI, m_GZExt(m_Reg(ZExtSrcReg)))) 1853e8d8bef9SDimitry Andric return false; 1854e8d8bef9SDimitry Andric 1855e8d8bef9SDimitry Andric // Finally we can replace the first definition with 1856e8d8bef9SDimitry Andric // a zext of the source if the definition is big enough to hold 1857e8d8bef9SDimitry Andric // all of ZExtSrc bits. 1858e8d8bef9SDimitry Andric LLT ZExtSrcTy = MRI.getType(ZExtSrcReg); 1859e8d8bef9SDimitry Andric return ZExtSrcTy.getSizeInBits() <= Dst0Ty.getSizeInBits(); 1860e8d8bef9SDimitry Andric } 1861e8d8bef9SDimitry Andric 1862fe6060f1SDimitry Andric void CombinerHelper::applyCombineUnmergeZExtToZExt(MachineInstr &MI) { 1863e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_UNMERGE_VALUES && 1864e8d8bef9SDimitry Andric "Expected an unmerge"); 1865e8d8bef9SDimitry Andric 1866e8d8bef9SDimitry Andric Register Dst0Reg = MI.getOperand(0).getReg(); 1867e8d8bef9SDimitry Andric 1868e8d8bef9SDimitry Andric MachineInstr *ZExtInstr = 1869e8d8bef9SDimitry Andric MRI.getVRegDef(MI.getOperand(MI.getNumDefs()).getReg()); 1870e8d8bef9SDimitry Andric assert(ZExtInstr && ZExtInstr->getOpcode() == TargetOpcode::G_ZEXT && 1871e8d8bef9SDimitry Andric "Expecting a G_ZEXT"); 1872e8d8bef9SDimitry Andric 1873e8d8bef9SDimitry Andric Register ZExtSrcReg = ZExtInstr->getOperand(1).getReg(); 1874e8d8bef9SDimitry Andric LLT Dst0Ty = MRI.getType(Dst0Reg); 1875e8d8bef9SDimitry Andric LLT ZExtSrcTy = MRI.getType(ZExtSrcReg); 1876e8d8bef9SDimitry Andric 1877e8d8bef9SDimitry Andric Builder.setInstrAndDebugLoc(MI); 1878e8d8bef9SDimitry Andric 1879e8d8bef9SDimitry Andric if (Dst0Ty.getSizeInBits() > ZExtSrcTy.getSizeInBits()) { 1880e8d8bef9SDimitry Andric Builder.buildZExt(Dst0Reg, ZExtSrcReg); 1881e8d8bef9SDimitry Andric } else { 1882e8d8bef9SDimitry Andric assert(Dst0Ty.getSizeInBits() == ZExtSrcTy.getSizeInBits() && 1883e8d8bef9SDimitry Andric "ZExt src doesn't fit in destination"); 1884e8d8bef9SDimitry Andric replaceRegWith(MRI, Dst0Reg, ZExtSrcReg); 1885e8d8bef9SDimitry Andric } 1886e8d8bef9SDimitry Andric 1887e8d8bef9SDimitry Andric Register ZeroReg; 1888e8d8bef9SDimitry Andric for (unsigned Idx = 1, EndIdx = MI.getNumDefs(); Idx != EndIdx; ++Idx) { 1889e8d8bef9SDimitry Andric if (!ZeroReg) 1890e8d8bef9SDimitry Andric ZeroReg = Builder.buildConstant(Dst0Ty, 0).getReg(0); 1891e8d8bef9SDimitry Andric replaceRegWith(MRI, MI.getOperand(Idx).getReg(), ZeroReg); 1892e8d8bef9SDimitry Andric } 1893e8d8bef9SDimitry Andric MI.eraseFromParent(); 1894e8d8bef9SDimitry Andric } 1895e8d8bef9SDimitry Andric 18965ffd83dbSDimitry Andric bool CombinerHelper::matchCombineShiftToUnmerge(MachineInstr &MI, 18975ffd83dbSDimitry Andric unsigned TargetShiftSize, 18985ffd83dbSDimitry Andric unsigned &ShiftVal) { 18995ffd83dbSDimitry Andric assert((MI.getOpcode() == TargetOpcode::G_SHL || 19005ffd83dbSDimitry Andric MI.getOpcode() == TargetOpcode::G_LSHR || 19015ffd83dbSDimitry Andric MI.getOpcode() == TargetOpcode::G_ASHR) && "Expected a shift"); 19025ffd83dbSDimitry Andric 19035ffd83dbSDimitry Andric LLT Ty = MRI.getType(MI.getOperand(0).getReg()); 19045ffd83dbSDimitry Andric if (Ty.isVector()) // TODO: 19055ffd83dbSDimitry Andric return false; 19065ffd83dbSDimitry Andric 19075ffd83dbSDimitry Andric // Don't narrow further than the requested size. 19085ffd83dbSDimitry Andric unsigned Size = Ty.getSizeInBits(); 19095ffd83dbSDimitry Andric if (Size <= TargetShiftSize) 19105ffd83dbSDimitry Andric return false; 19115ffd83dbSDimitry Andric 19125ffd83dbSDimitry Andric auto MaybeImmVal = 1913349cc55cSDimitry Andric getIConstantVRegValWithLookThrough(MI.getOperand(2).getReg(), MRI); 19145ffd83dbSDimitry Andric if (!MaybeImmVal) 19155ffd83dbSDimitry Andric return false; 19165ffd83dbSDimitry Andric 1917e8d8bef9SDimitry Andric ShiftVal = MaybeImmVal->Value.getSExtValue(); 19185ffd83dbSDimitry Andric return ShiftVal >= Size / 2 && ShiftVal < Size; 19195ffd83dbSDimitry Andric } 19205ffd83dbSDimitry Andric 1921fe6060f1SDimitry Andric void CombinerHelper::applyCombineShiftToUnmerge(MachineInstr &MI, 19225ffd83dbSDimitry Andric const unsigned &ShiftVal) { 19235ffd83dbSDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 19245ffd83dbSDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 19255ffd83dbSDimitry Andric LLT Ty = MRI.getType(SrcReg); 19265ffd83dbSDimitry Andric unsigned Size = Ty.getSizeInBits(); 19275ffd83dbSDimitry Andric unsigned HalfSize = Size / 2; 19285ffd83dbSDimitry Andric assert(ShiftVal >= HalfSize); 19295ffd83dbSDimitry Andric 19305ffd83dbSDimitry Andric LLT HalfTy = LLT::scalar(HalfSize); 19315ffd83dbSDimitry Andric 19325ffd83dbSDimitry Andric Builder.setInstr(MI); 19335ffd83dbSDimitry Andric auto Unmerge = Builder.buildUnmerge(HalfTy, SrcReg); 19345ffd83dbSDimitry Andric unsigned NarrowShiftAmt = ShiftVal - HalfSize; 19355ffd83dbSDimitry Andric 19365ffd83dbSDimitry Andric if (MI.getOpcode() == TargetOpcode::G_LSHR) { 19375ffd83dbSDimitry Andric Register Narrowed = Unmerge.getReg(1); 19385ffd83dbSDimitry Andric 19395ffd83dbSDimitry Andric // dst = G_LSHR s64:x, C for C >= 32 19405ffd83dbSDimitry Andric // => 19415ffd83dbSDimitry Andric // lo, hi = G_UNMERGE_VALUES x 19425ffd83dbSDimitry Andric // dst = G_MERGE_VALUES (G_LSHR hi, C - 32), 0 19435ffd83dbSDimitry Andric 19445ffd83dbSDimitry Andric if (NarrowShiftAmt != 0) { 19455ffd83dbSDimitry Andric Narrowed = Builder.buildLShr(HalfTy, Narrowed, 19465ffd83dbSDimitry Andric Builder.buildConstant(HalfTy, NarrowShiftAmt)).getReg(0); 19475ffd83dbSDimitry Andric } 19485ffd83dbSDimitry Andric 19495ffd83dbSDimitry Andric auto Zero = Builder.buildConstant(HalfTy, 0); 19505ffd83dbSDimitry Andric Builder.buildMerge(DstReg, { Narrowed, Zero }); 19515ffd83dbSDimitry Andric } else if (MI.getOpcode() == TargetOpcode::G_SHL) { 19525ffd83dbSDimitry Andric Register Narrowed = Unmerge.getReg(0); 19535ffd83dbSDimitry Andric // dst = G_SHL s64:x, C for C >= 32 19545ffd83dbSDimitry Andric // => 19555ffd83dbSDimitry Andric // lo, hi = G_UNMERGE_VALUES x 19565ffd83dbSDimitry Andric // dst = G_MERGE_VALUES 0, (G_SHL hi, C - 32) 19575ffd83dbSDimitry Andric if (NarrowShiftAmt != 0) { 19585ffd83dbSDimitry Andric Narrowed = Builder.buildShl(HalfTy, Narrowed, 19595ffd83dbSDimitry Andric Builder.buildConstant(HalfTy, NarrowShiftAmt)).getReg(0); 19605ffd83dbSDimitry Andric } 19615ffd83dbSDimitry Andric 19625ffd83dbSDimitry Andric auto Zero = Builder.buildConstant(HalfTy, 0); 19635ffd83dbSDimitry Andric Builder.buildMerge(DstReg, { Zero, Narrowed }); 19645ffd83dbSDimitry Andric } else { 19655ffd83dbSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_ASHR); 19665ffd83dbSDimitry Andric auto Hi = Builder.buildAShr( 19675ffd83dbSDimitry Andric HalfTy, Unmerge.getReg(1), 19685ffd83dbSDimitry Andric Builder.buildConstant(HalfTy, HalfSize - 1)); 19695ffd83dbSDimitry Andric 19705ffd83dbSDimitry Andric if (ShiftVal == HalfSize) { 19715ffd83dbSDimitry Andric // (G_ASHR i64:x, 32) -> 19725ffd83dbSDimitry Andric // G_MERGE_VALUES hi_32(x), (G_ASHR hi_32(x), 31) 19735ffd83dbSDimitry Andric Builder.buildMerge(DstReg, { Unmerge.getReg(1), Hi }); 19745ffd83dbSDimitry Andric } else if (ShiftVal == Size - 1) { 19755ffd83dbSDimitry Andric // Don't need a second shift. 19765ffd83dbSDimitry Andric // (G_ASHR i64:x, 63) -> 19775ffd83dbSDimitry Andric // %narrowed = (G_ASHR hi_32(x), 31) 19785ffd83dbSDimitry Andric // G_MERGE_VALUES %narrowed, %narrowed 19795ffd83dbSDimitry Andric Builder.buildMerge(DstReg, { Hi, Hi }); 19805ffd83dbSDimitry Andric } else { 19815ffd83dbSDimitry Andric auto Lo = Builder.buildAShr( 19825ffd83dbSDimitry Andric HalfTy, Unmerge.getReg(1), 19835ffd83dbSDimitry Andric Builder.buildConstant(HalfTy, ShiftVal - HalfSize)); 19845ffd83dbSDimitry Andric 19855ffd83dbSDimitry Andric // (G_ASHR i64:x, C) ->, for C >= 32 19865ffd83dbSDimitry Andric // G_MERGE_VALUES (G_ASHR hi_32(x), C - 32), (G_ASHR hi_32(x), 31) 19875ffd83dbSDimitry Andric Builder.buildMerge(DstReg, { Lo, Hi }); 19885ffd83dbSDimitry Andric } 19895ffd83dbSDimitry Andric } 19905ffd83dbSDimitry Andric 19915ffd83dbSDimitry Andric MI.eraseFromParent(); 19925ffd83dbSDimitry Andric } 19935ffd83dbSDimitry Andric 19945ffd83dbSDimitry Andric bool CombinerHelper::tryCombineShiftToUnmerge(MachineInstr &MI, 19955ffd83dbSDimitry Andric unsigned TargetShiftAmount) { 19965ffd83dbSDimitry Andric unsigned ShiftAmt; 19975ffd83dbSDimitry Andric if (matchCombineShiftToUnmerge(MI, TargetShiftAmount, ShiftAmt)) { 19985ffd83dbSDimitry Andric applyCombineShiftToUnmerge(MI, ShiftAmt); 19995ffd83dbSDimitry Andric return true; 20005ffd83dbSDimitry Andric } 20015ffd83dbSDimitry Andric 20025ffd83dbSDimitry Andric return false; 20035ffd83dbSDimitry Andric } 20045ffd83dbSDimitry Andric 2005e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineI2PToP2I(MachineInstr &MI, Register &Reg) { 2006e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_INTTOPTR && "Expected a G_INTTOPTR"); 2007e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 2008e8d8bef9SDimitry Andric LLT DstTy = MRI.getType(DstReg); 2009e8d8bef9SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 2010e8d8bef9SDimitry Andric return mi_match(SrcReg, MRI, 2011e8d8bef9SDimitry Andric m_GPtrToInt(m_all_of(m_SpecificType(DstTy), m_Reg(Reg)))); 2012e8d8bef9SDimitry Andric } 2013e8d8bef9SDimitry Andric 2014fe6060f1SDimitry Andric void CombinerHelper::applyCombineI2PToP2I(MachineInstr &MI, Register &Reg) { 2015e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_INTTOPTR && "Expected a G_INTTOPTR"); 2016e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 2017e8d8bef9SDimitry Andric Builder.setInstr(MI); 2018e8d8bef9SDimitry Andric Builder.buildCopy(DstReg, Reg); 2019e8d8bef9SDimitry Andric MI.eraseFromParent(); 2020e8d8bef9SDimitry Andric } 2021e8d8bef9SDimitry Andric 2022e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineP2IToI2P(MachineInstr &MI, Register &Reg) { 2023e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_PTRTOINT && "Expected a G_PTRTOINT"); 2024e8d8bef9SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 2025e8d8bef9SDimitry Andric return mi_match(SrcReg, MRI, m_GIntToPtr(m_Reg(Reg))); 2026e8d8bef9SDimitry Andric } 2027e8d8bef9SDimitry Andric 2028fe6060f1SDimitry Andric void CombinerHelper::applyCombineP2IToI2P(MachineInstr &MI, Register &Reg) { 2029e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_PTRTOINT && "Expected a G_PTRTOINT"); 2030e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 2031e8d8bef9SDimitry Andric Builder.setInstr(MI); 2032e8d8bef9SDimitry Andric Builder.buildZExtOrTrunc(DstReg, Reg); 2033e8d8bef9SDimitry Andric MI.eraseFromParent(); 2034e8d8bef9SDimitry Andric } 2035e8d8bef9SDimitry Andric 2036e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineAddP2IToPtrAdd( 2037e8d8bef9SDimitry Andric MachineInstr &MI, std::pair<Register, bool> &PtrReg) { 2038e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_ADD); 2039e8d8bef9SDimitry Andric Register LHS = MI.getOperand(1).getReg(); 2040e8d8bef9SDimitry Andric Register RHS = MI.getOperand(2).getReg(); 2041e8d8bef9SDimitry Andric LLT IntTy = MRI.getType(LHS); 2042e8d8bef9SDimitry Andric 2043e8d8bef9SDimitry Andric // G_PTR_ADD always has the pointer in the LHS, so we may need to commute the 2044e8d8bef9SDimitry Andric // instruction. 2045e8d8bef9SDimitry Andric PtrReg.second = false; 2046e8d8bef9SDimitry Andric for (Register SrcReg : {LHS, RHS}) { 2047e8d8bef9SDimitry Andric if (mi_match(SrcReg, MRI, m_GPtrToInt(m_Reg(PtrReg.first)))) { 2048e8d8bef9SDimitry Andric // Don't handle cases where the integer is implicitly converted to the 2049e8d8bef9SDimitry Andric // pointer width. 2050e8d8bef9SDimitry Andric LLT PtrTy = MRI.getType(PtrReg.first); 2051e8d8bef9SDimitry Andric if (PtrTy.getScalarSizeInBits() == IntTy.getScalarSizeInBits()) 2052e8d8bef9SDimitry Andric return true; 2053e8d8bef9SDimitry Andric } 2054e8d8bef9SDimitry Andric 2055e8d8bef9SDimitry Andric PtrReg.second = true; 2056e8d8bef9SDimitry Andric } 2057e8d8bef9SDimitry Andric 2058e8d8bef9SDimitry Andric return false; 2059e8d8bef9SDimitry Andric } 2060e8d8bef9SDimitry Andric 2061fe6060f1SDimitry Andric void CombinerHelper::applyCombineAddP2IToPtrAdd( 2062e8d8bef9SDimitry Andric MachineInstr &MI, std::pair<Register, bool> &PtrReg) { 2063e8d8bef9SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 2064e8d8bef9SDimitry Andric Register LHS = MI.getOperand(1).getReg(); 2065e8d8bef9SDimitry Andric Register RHS = MI.getOperand(2).getReg(); 2066e8d8bef9SDimitry Andric 2067e8d8bef9SDimitry Andric const bool DoCommute = PtrReg.second; 2068e8d8bef9SDimitry Andric if (DoCommute) 2069e8d8bef9SDimitry Andric std::swap(LHS, RHS); 2070e8d8bef9SDimitry Andric LHS = PtrReg.first; 2071e8d8bef9SDimitry Andric 2072e8d8bef9SDimitry Andric LLT PtrTy = MRI.getType(LHS); 2073e8d8bef9SDimitry Andric 2074e8d8bef9SDimitry Andric Builder.setInstrAndDebugLoc(MI); 2075e8d8bef9SDimitry Andric auto PtrAdd = Builder.buildPtrAdd(PtrTy, LHS, RHS); 2076e8d8bef9SDimitry Andric Builder.buildPtrToInt(Dst, PtrAdd); 2077e8d8bef9SDimitry Andric MI.eraseFromParent(); 2078e8d8bef9SDimitry Andric } 2079e8d8bef9SDimitry Andric 2080e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineConstPtrAddToI2P(MachineInstr &MI, 208104eeddc0SDimitry Andric APInt &NewCst) { 2082349cc55cSDimitry Andric auto &PtrAdd = cast<GPtrAdd>(MI); 2083349cc55cSDimitry Andric Register LHS = PtrAdd.getBaseReg(); 2084349cc55cSDimitry Andric Register RHS = PtrAdd.getOffsetReg(); 2085e8d8bef9SDimitry Andric MachineRegisterInfo &MRI = Builder.getMF().getRegInfo(); 2086e8d8bef9SDimitry Andric 208704eeddc0SDimitry Andric if (auto RHSCst = getIConstantVRegVal(RHS, MRI)) { 208804eeddc0SDimitry Andric APInt Cst; 2089e8d8bef9SDimitry Andric if (mi_match(LHS, MRI, m_GIntToPtr(m_ICst(Cst)))) { 209004eeddc0SDimitry Andric auto DstTy = MRI.getType(PtrAdd.getReg(0)); 209104eeddc0SDimitry Andric // G_INTTOPTR uses zero-extension 209204eeddc0SDimitry Andric NewCst = Cst.zextOrTrunc(DstTy.getSizeInBits()); 209304eeddc0SDimitry Andric NewCst += RHSCst->sextOrTrunc(DstTy.getSizeInBits()); 2094e8d8bef9SDimitry Andric return true; 2095e8d8bef9SDimitry Andric } 2096e8d8bef9SDimitry Andric } 2097e8d8bef9SDimitry Andric 2098e8d8bef9SDimitry Andric return false; 2099e8d8bef9SDimitry Andric } 2100e8d8bef9SDimitry Andric 2101fe6060f1SDimitry Andric void CombinerHelper::applyCombineConstPtrAddToI2P(MachineInstr &MI, 210204eeddc0SDimitry Andric APInt &NewCst) { 2103349cc55cSDimitry Andric auto &PtrAdd = cast<GPtrAdd>(MI); 2104349cc55cSDimitry Andric Register Dst = PtrAdd.getReg(0); 2105e8d8bef9SDimitry Andric 2106e8d8bef9SDimitry Andric Builder.setInstrAndDebugLoc(MI); 2107e8d8bef9SDimitry Andric Builder.buildConstant(Dst, NewCst); 2108349cc55cSDimitry Andric PtrAdd.eraseFromParent(); 2109e8d8bef9SDimitry Andric } 2110e8d8bef9SDimitry Andric 2111e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineAnyExtTrunc(MachineInstr &MI, Register &Reg) { 2112e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_ANYEXT && "Expected a G_ANYEXT"); 2113e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 2114e8d8bef9SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 2115e8d8bef9SDimitry Andric LLT DstTy = MRI.getType(DstReg); 2116e8d8bef9SDimitry Andric return mi_match(SrcReg, MRI, 2117e8d8bef9SDimitry Andric m_GTrunc(m_all_of(m_Reg(Reg), m_SpecificType(DstTy)))); 2118e8d8bef9SDimitry Andric } 2119e8d8bef9SDimitry Andric 2120fe6060f1SDimitry Andric bool CombinerHelper::matchCombineZextTrunc(MachineInstr &MI, Register &Reg) { 2121fe6060f1SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_ZEXT && "Expected a G_ZEXT"); 2122e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 2123fe6060f1SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 2124fe6060f1SDimitry Andric LLT DstTy = MRI.getType(DstReg); 2125fe6060f1SDimitry Andric if (mi_match(SrcReg, MRI, 2126fe6060f1SDimitry Andric m_GTrunc(m_all_of(m_Reg(Reg), m_SpecificType(DstTy))))) { 2127fe6060f1SDimitry Andric unsigned DstSize = DstTy.getScalarSizeInBits(); 2128fe6060f1SDimitry Andric unsigned SrcSize = MRI.getType(SrcReg).getScalarSizeInBits(); 2129fe6060f1SDimitry Andric return KB->getKnownBits(Reg).countMinLeadingZeros() >= DstSize - SrcSize; 2130fe6060f1SDimitry Andric } 2131fe6060f1SDimitry Andric return false; 2132e8d8bef9SDimitry Andric } 2133e8d8bef9SDimitry Andric 2134e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineExtOfExt( 2135e8d8bef9SDimitry Andric MachineInstr &MI, std::tuple<Register, unsigned> &MatchInfo) { 2136e8d8bef9SDimitry Andric assert((MI.getOpcode() == TargetOpcode::G_ANYEXT || 2137e8d8bef9SDimitry Andric MI.getOpcode() == TargetOpcode::G_SEXT || 2138e8d8bef9SDimitry Andric MI.getOpcode() == TargetOpcode::G_ZEXT) && 2139e8d8bef9SDimitry Andric "Expected a G_[ASZ]EXT"); 2140e8d8bef9SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 2141e8d8bef9SDimitry Andric MachineInstr *SrcMI = MRI.getVRegDef(SrcReg); 2142e8d8bef9SDimitry Andric // Match exts with the same opcode, anyext([sz]ext) and sext(zext). 2143e8d8bef9SDimitry Andric unsigned Opc = MI.getOpcode(); 2144e8d8bef9SDimitry Andric unsigned SrcOpc = SrcMI->getOpcode(); 2145e8d8bef9SDimitry Andric if (Opc == SrcOpc || 2146e8d8bef9SDimitry Andric (Opc == TargetOpcode::G_ANYEXT && 2147e8d8bef9SDimitry Andric (SrcOpc == TargetOpcode::G_SEXT || SrcOpc == TargetOpcode::G_ZEXT)) || 2148e8d8bef9SDimitry Andric (Opc == TargetOpcode::G_SEXT && SrcOpc == TargetOpcode::G_ZEXT)) { 2149e8d8bef9SDimitry Andric MatchInfo = std::make_tuple(SrcMI->getOperand(1).getReg(), SrcOpc); 2150e8d8bef9SDimitry Andric return true; 2151e8d8bef9SDimitry Andric } 2152e8d8bef9SDimitry Andric return false; 2153e8d8bef9SDimitry Andric } 2154e8d8bef9SDimitry Andric 2155fe6060f1SDimitry Andric void CombinerHelper::applyCombineExtOfExt( 2156e8d8bef9SDimitry Andric MachineInstr &MI, std::tuple<Register, unsigned> &MatchInfo) { 2157e8d8bef9SDimitry Andric assert((MI.getOpcode() == TargetOpcode::G_ANYEXT || 2158e8d8bef9SDimitry Andric MI.getOpcode() == TargetOpcode::G_SEXT || 2159e8d8bef9SDimitry Andric MI.getOpcode() == TargetOpcode::G_ZEXT) && 2160e8d8bef9SDimitry Andric "Expected a G_[ASZ]EXT"); 2161e8d8bef9SDimitry Andric 2162e8d8bef9SDimitry Andric Register Reg = std::get<0>(MatchInfo); 2163e8d8bef9SDimitry Andric unsigned SrcExtOp = std::get<1>(MatchInfo); 2164e8d8bef9SDimitry Andric 2165e8d8bef9SDimitry Andric // Combine exts with the same opcode. 2166e8d8bef9SDimitry Andric if (MI.getOpcode() == SrcExtOp) { 2167e8d8bef9SDimitry Andric Observer.changingInstr(MI); 2168e8d8bef9SDimitry Andric MI.getOperand(1).setReg(Reg); 2169e8d8bef9SDimitry Andric Observer.changedInstr(MI); 2170fe6060f1SDimitry Andric return; 2171e8d8bef9SDimitry Andric } 2172e8d8bef9SDimitry Andric 2173e8d8bef9SDimitry Andric // Combine: 2174e8d8bef9SDimitry Andric // - anyext([sz]ext x) to [sz]ext x 2175e8d8bef9SDimitry Andric // - sext(zext x) to zext x 2176e8d8bef9SDimitry Andric if (MI.getOpcode() == TargetOpcode::G_ANYEXT || 2177e8d8bef9SDimitry Andric (MI.getOpcode() == TargetOpcode::G_SEXT && 2178e8d8bef9SDimitry Andric SrcExtOp == TargetOpcode::G_ZEXT)) { 2179e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 2180e8d8bef9SDimitry Andric Builder.setInstrAndDebugLoc(MI); 2181e8d8bef9SDimitry Andric Builder.buildInstr(SrcExtOp, {DstReg}, {Reg}); 2182e8d8bef9SDimitry Andric MI.eraseFromParent(); 2183fe6060f1SDimitry Andric } 2184e8d8bef9SDimitry Andric } 2185e8d8bef9SDimitry Andric 2186fe6060f1SDimitry Andric void CombinerHelper::applyCombineMulByNegativeOne(MachineInstr &MI) { 2187e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_MUL && "Expected a G_MUL"); 2188e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 2189e8d8bef9SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 2190e8d8bef9SDimitry Andric LLT DstTy = MRI.getType(DstReg); 2191e8d8bef9SDimitry Andric 2192e8d8bef9SDimitry Andric Builder.setInstrAndDebugLoc(MI); 2193e8d8bef9SDimitry Andric Builder.buildSub(DstReg, Builder.buildConstant(DstTy, 0), SrcReg, 2194e8d8bef9SDimitry Andric MI.getFlags()); 2195e8d8bef9SDimitry Andric MI.eraseFromParent(); 2196e8d8bef9SDimitry Andric } 2197e8d8bef9SDimitry Andric 2198e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineFNegOfFNeg(MachineInstr &MI, Register &Reg) { 2199e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_FNEG && "Expected a G_FNEG"); 2200e8d8bef9SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 2201e8d8bef9SDimitry Andric return mi_match(SrcReg, MRI, m_GFNeg(m_Reg(Reg))); 2202e8d8bef9SDimitry Andric } 2203e8d8bef9SDimitry Andric 2204e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineFAbsOfFAbs(MachineInstr &MI, Register &Src) { 2205e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_FABS && "Expected a G_FABS"); 2206e8d8bef9SDimitry Andric Src = MI.getOperand(1).getReg(); 2207e8d8bef9SDimitry Andric Register AbsSrc; 2208e8d8bef9SDimitry Andric return mi_match(Src, MRI, m_GFabs(m_Reg(AbsSrc))); 2209e8d8bef9SDimitry Andric } 2210e8d8bef9SDimitry Andric 2211349cc55cSDimitry Andric bool CombinerHelper::matchCombineFAbsOfFNeg(MachineInstr &MI, 2212349cc55cSDimitry Andric BuildFnTy &MatchInfo) { 2213349cc55cSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_FABS && "Expected a G_FABS"); 2214349cc55cSDimitry Andric Register Src = MI.getOperand(1).getReg(); 2215349cc55cSDimitry Andric Register NegSrc; 2216349cc55cSDimitry Andric 2217349cc55cSDimitry Andric if (!mi_match(Src, MRI, m_GFNeg(m_Reg(NegSrc)))) 2218349cc55cSDimitry Andric return false; 2219349cc55cSDimitry Andric 2220349cc55cSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) { 2221349cc55cSDimitry Andric Observer.changingInstr(MI); 2222349cc55cSDimitry Andric MI.getOperand(1).setReg(NegSrc); 2223349cc55cSDimitry Andric Observer.changedInstr(MI); 2224349cc55cSDimitry Andric }; 2225349cc55cSDimitry Andric return true; 2226349cc55cSDimitry Andric } 2227349cc55cSDimitry Andric 2228e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineTruncOfExt( 2229e8d8bef9SDimitry Andric MachineInstr &MI, std::pair<Register, unsigned> &MatchInfo) { 2230e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_TRUNC && "Expected a G_TRUNC"); 2231e8d8bef9SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 2232e8d8bef9SDimitry Andric MachineInstr *SrcMI = MRI.getVRegDef(SrcReg); 2233e8d8bef9SDimitry Andric unsigned SrcOpc = SrcMI->getOpcode(); 2234e8d8bef9SDimitry Andric if (SrcOpc == TargetOpcode::G_ANYEXT || SrcOpc == TargetOpcode::G_SEXT || 2235e8d8bef9SDimitry Andric SrcOpc == TargetOpcode::G_ZEXT) { 2236e8d8bef9SDimitry Andric MatchInfo = std::make_pair(SrcMI->getOperand(1).getReg(), SrcOpc); 2237e8d8bef9SDimitry Andric return true; 2238e8d8bef9SDimitry Andric } 2239e8d8bef9SDimitry Andric return false; 2240e8d8bef9SDimitry Andric } 2241e8d8bef9SDimitry Andric 2242fe6060f1SDimitry Andric void CombinerHelper::applyCombineTruncOfExt( 2243e8d8bef9SDimitry Andric MachineInstr &MI, std::pair<Register, unsigned> &MatchInfo) { 2244e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_TRUNC && "Expected a G_TRUNC"); 2245e8d8bef9SDimitry Andric Register SrcReg = MatchInfo.first; 2246e8d8bef9SDimitry Andric unsigned SrcExtOp = MatchInfo.second; 2247e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 2248e8d8bef9SDimitry Andric LLT SrcTy = MRI.getType(SrcReg); 2249e8d8bef9SDimitry Andric LLT DstTy = MRI.getType(DstReg); 2250e8d8bef9SDimitry Andric if (SrcTy == DstTy) { 2251e8d8bef9SDimitry Andric MI.eraseFromParent(); 2252e8d8bef9SDimitry Andric replaceRegWith(MRI, DstReg, SrcReg); 2253fe6060f1SDimitry Andric return; 2254e8d8bef9SDimitry Andric } 2255e8d8bef9SDimitry Andric Builder.setInstrAndDebugLoc(MI); 2256e8d8bef9SDimitry Andric if (SrcTy.getSizeInBits() < DstTy.getSizeInBits()) 2257e8d8bef9SDimitry Andric Builder.buildInstr(SrcExtOp, {DstReg}, {SrcReg}); 2258e8d8bef9SDimitry Andric else 2259e8d8bef9SDimitry Andric Builder.buildTrunc(DstReg, SrcReg); 2260e8d8bef9SDimitry Andric MI.eraseFromParent(); 2261e8d8bef9SDimitry Andric } 2262e8d8bef9SDimitry Andric 2263e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineTruncOfShl( 2264e8d8bef9SDimitry Andric MachineInstr &MI, std::pair<Register, Register> &MatchInfo) { 2265e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_TRUNC && "Expected a G_TRUNC"); 2266e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 2267e8d8bef9SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 2268e8d8bef9SDimitry Andric LLT DstTy = MRI.getType(DstReg); 2269e8d8bef9SDimitry Andric Register ShiftSrc; 2270e8d8bef9SDimitry Andric Register ShiftAmt; 2271e8d8bef9SDimitry Andric 2272e8d8bef9SDimitry Andric if (MRI.hasOneNonDBGUse(SrcReg) && 2273e8d8bef9SDimitry Andric mi_match(SrcReg, MRI, m_GShl(m_Reg(ShiftSrc), m_Reg(ShiftAmt))) && 2274e8d8bef9SDimitry Andric isLegalOrBeforeLegalizer( 2275e8d8bef9SDimitry Andric {TargetOpcode::G_SHL, 2276e8d8bef9SDimitry Andric {DstTy, getTargetLowering().getPreferredShiftAmountTy(DstTy)}})) { 2277e8d8bef9SDimitry Andric KnownBits Known = KB->getKnownBits(ShiftAmt); 2278e8d8bef9SDimitry Andric unsigned Size = DstTy.getSizeInBits(); 2279349cc55cSDimitry Andric if (Known.countMaxActiveBits() <= Log2_32(Size)) { 2280e8d8bef9SDimitry Andric MatchInfo = std::make_pair(ShiftSrc, ShiftAmt); 2281e8d8bef9SDimitry Andric return true; 2282e8d8bef9SDimitry Andric } 2283e8d8bef9SDimitry Andric } 2284e8d8bef9SDimitry Andric return false; 2285e8d8bef9SDimitry Andric } 2286e8d8bef9SDimitry Andric 2287fe6060f1SDimitry Andric void CombinerHelper::applyCombineTruncOfShl( 2288e8d8bef9SDimitry Andric MachineInstr &MI, std::pair<Register, Register> &MatchInfo) { 2289e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_TRUNC && "Expected a G_TRUNC"); 2290e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 2291e8d8bef9SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 2292e8d8bef9SDimitry Andric LLT DstTy = MRI.getType(DstReg); 2293e8d8bef9SDimitry Andric MachineInstr *SrcMI = MRI.getVRegDef(SrcReg); 2294e8d8bef9SDimitry Andric 2295e8d8bef9SDimitry Andric Register ShiftSrc = MatchInfo.first; 2296e8d8bef9SDimitry Andric Register ShiftAmt = MatchInfo.second; 2297e8d8bef9SDimitry Andric Builder.setInstrAndDebugLoc(MI); 2298e8d8bef9SDimitry Andric auto TruncShiftSrc = Builder.buildTrunc(DstTy, ShiftSrc); 2299e8d8bef9SDimitry Andric Builder.buildShl(DstReg, TruncShiftSrc, ShiftAmt, SrcMI->getFlags()); 2300e8d8bef9SDimitry Andric MI.eraseFromParent(); 2301e8d8bef9SDimitry Andric } 2302e8d8bef9SDimitry Andric 23035ffd83dbSDimitry Andric bool CombinerHelper::matchAnyExplicitUseIsUndef(MachineInstr &MI) { 23045ffd83dbSDimitry Andric return any_of(MI.explicit_uses(), [this](const MachineOperand &MO) { 23055ffd83dbSDimitry Andric return MO.isReg() && 23065ffd83dbSDimitry Andric getOpcodeDef(TargetOpcode::G_IMPLICIT_DEF, MO.getReg(), MRI); 23075ffd83dbSDimitry Andric }); 23085ffd83dbSDimitry Andric } 23095ffd83dbSDimitry Andric 23105ffd83dbSDimitry Andric bool CombinerHelper::matchAllExplicitUsesAreUndef(MachineInstr &MI) { 23115ffd83dbSDimitry Andric return all_of(MI.explicit_uses(), [this](const MachineOperand &MO) { 23125ffd83dbSDimitry Andric return !MO.isReg() || 23135ffd83dbSDimitry Andric getOpcodeDef(TargetOpcode::G_IMPLICIT_DEF, MO.getReg(), MRI); 23145ffd83dbSDimitry Andric }); 23155ffd83dbSDimitry Andric } 23165ffd83dbSDimitry Andric 23175ffd83dbSDimitry Andric bool CombinerHelper::matchUndefShuffleVectorMask(MachineInstr &MI) { 23185ffd83dbSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_SHUFFLE_VECTOR); 23195ffd83dbSDimitry Andric ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask(); 23205ffd83dbSDimitry Andric return all_of(Mask, [](int Elt) { return Elt < 0; }); 23215ffd83dbSDimitry Andric } 23225ffd83dbSDimitry Andric 23235ffd83dbSDimitry Andric bool CombinerHelper::matchUndefStore(MachineInstr &MI) { 23245ffd83dbSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_STORE); 23255ffd83dbSDimitry Andric return getOpcodeDef(TargetOpcode::G_IMPLICIT_DEF, MI.getOperand(0).getReg(), 23265ffd83dbSDimitry Andric MRI); 23275ffd83dbSDimitry Andric } 23285ffd83dbSDimitry Andric 2329e8d8bef9SDimitry Andric bool CombinerHelper::matchUndefSelectCmp(MachineInstr &MI) { 2330e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_SELECT); 2331e8d8bef9SDimitry Andric return getOpcodeDef(TargetOpcode::G_IMPLICIT_DEF, MI.getOperand(1).getReg(), 2332e8d8bef9SDimitry Andric MRI); 2333e8d8bef9SDimitry Andric } 2334e8d8bef9SDimitry Andric 2335e8d8bef9SDimitry Andric bool CombinerHelper::matchConstantSelectCmp(MachineInstr &MI, unsigned &OpIdx) { 2336349cc55cSDimitry Andric GSelect &SelMI = cast<GSelect>(MI); 2337349cc55cSDimitry Andric auto Cst = 2338349cc55cSDimitry Andric isConstantOrConstantSplatVector(*MRI.getVRegDef(SelMI.getCondReg()), MRI); 2339349cc55cSDimitry Andric if (!Cst) 2340e8d8bef9SDimitry Andric return false; 2341349cc55cSDimitry Andric OpIdx = Cst->isZero() ? 3 : 2; 2342349cc55cSDimitry Andric return true; 2343e8d8bef9SDimitry Andric } 2344e8d8bef9SDimitry Andric 23455ffd83dbSDimitry Andric bool CombinerHelper::eraseInst(MachineInstr &MI) { 23465ffd83dbSDimitry Andric MI.eraseFromParent(); 23475ffd83dbSDimitry Andric return true; 23485ffd83dbSDimitry Andric } 23495ffd83dbSDimitry Andric 23505ffd83dbSDimitry Andric bool CombinerHelper::matchEqualDefs(const MachineOperand &MOP1, 23515ffd83dbSDimitry Andric const MachineOperand &MOP2) { 23525ffd83dbSDimitry Andric if (!MOP1.isReg() || !MOP2.isReg()) 23535ffd83dbSDimitry Andric return false; 2354349cc55cSDimitry Andric auto InstAndDef1 = getDefSrcRegIgnoringCopies(MOP1.getReg(), MRI); 2355349cc55cSDimitry Andric if (!InstAndDef1) 23565ffd83dbSDimitry Andric return false; 2357349cc55cSDimitry Andric auto InstAndDef2 = getDefSrcRegIgnoringCopies(MOP2.getReg(), MRI); 2358349cc55cSDimitry Andric if (!InstAndDef2) 23595ffd83dbSDimitry Andric return false; 2360349cc55cSDimitry Andric MachineInstr *I1 = InstAndDef1->MI; 2361349cc55cSDimitry Andric MachineInstr *I2 = InstAndDef2->MI; 23625ffd83dbSDimitry Andric 23635ffd83dbSDimitry Andric // Handle a case like this: 23645ffd83dbSDimitry Andric // 23655ffd83dbSDimitry Andric // %0:_(s64), %1:_(s64) = G_UNMERGE_VALUES %2:_(<2 x s64>) 23665ffd83dbSDimitry Andric // 23675ffd83dbSDimitry Andric // Even though %0 and %1 are produced by the same instruction they are not 23685ffd83dbSDimitry Andric // the same values. 23695ffd83dbSDimitry Andric if (I1 == I2) 23705ffd83dbSDimitry Andric return MOP1.getReg() == MOP2.getReg(); 23715ffd83dbSDimitry Andric 23725ffd83dbSDimitry Andric // If we have an instruction which loads or stores, we can't guarantee that 23735ffd83dbSDimitry Andric // it is identical. 23745ffd83dbSDimitry Andric // 23755ffd83dbSDimitry Andric // For example, we may have 23765ffd83dbSDimitry Andric // 23775ffd83dbSDimitry Andric // %x1 = G_LOAD %addr (load N from @somewhere) 23785ffd83dbSDimitry Andric // ... 23795ffd83dbSDimitry Andric // call @foo 23805ffd83dbSDimitry Andric // ... 23815ffd83dbSDimitry Andric // %x2 = G_LOAD %addr (load N from @somewhere) 23825ffd83dbSDimitry Andric // ... 23835ffd83dbSDimitry Andric // %or = G_OR %x1, %x2 23845ffd83dbSDimitry Andric // 23855ffd83dbSDimitry Andric // It's possible that @foo will modify whatever lives at the address we're 23865ffd83dbSDimitry Andric // loading from. To be safe, let's just assume that all loads and stores 23875ffd83dbSDimitry Andric // are different (unless we have something which is guaranteed to not 23885ffd83dbSDimitry Andric // change.) 2389fcaf7f86SDimitry Andric if (I1->mayLoadOrStore() && !I1->isDereferenceableInvariantLoad()) 23905ffd83dbSDimitry Andric return false; 23915ffd83dbSDimitry Andric 239281ad6265SDimitry Andric // If both instructions are loads or stores, they are equal only if both 239381ad6265SDimitry Andric // are dereferenceable invariant loads with the same number of bits. 239481ad6265SDimitry Andric if (I1->mayLoadOrStore() && I2->mayLoadOrStore()) { 239581ad6265SDimitry Andric GLoadStore *LS1 = dyn_cast<GLoadStore>(I1); 239681ad6265SDimitry Andric GLoadStore *LS2 = dyn_cast<GLoadStore>(I2); 239781ad6265SDimitry Andric if (!LS1 || !LS2) 239881ad6265SDimitry Andric return false; 239981ad6265SDimitry Andric 2400fcaf7f86SDimitry Andric if (!I2->isDereferenceableInvariantLoad() || 240181ad6265SDimitry Andric (LS1->getMemSizeInBits() != LS2->getMemSizeInBits())) 240281ad6265SDimitry Andric return false; 240381ad6265SDimitry Andric } 240481ad6265SDimitry Andric 24055ffd83dbSDimitry Andric // Check for physical registers on the instructions first to avoid cases 24065ffd83dbSDimitry Andric // like this: 24075ffd83dbSDimitry Andric // 24085ffd83dbSDimitry Andric // %a = COPY $physreg 24095ffd83dbSDimitry Andric // ... 24105ffd83dbSDimitry Andric // SOMETHING implicit-def $physreg 24115ffd83dbSDimitry Andric // ... 24125ffd83dbSDimitry Andric // %b = COPY $physreg 24135ffd83dbSDimitry Andric // 24145ffd83dbSDimitry Andric // These copies are not equivalent. 24155ffd83dbSDimitry Andric if (any_of(I1->uses(), [](const MachineOperand &MO) { 24165ffd83dbSDimitry Andric return MO.isReg() && MO.getReg().isPhysical(); 24175ffd83dbSDimitry Andric })) { 24185ffd83dbSDimitry Andric // Check if we have a case like this: 24195ffd83dbSDimitry Andric // 24205ffd83dbSDimitry Andric // %a = COPY $physreg 24215ffd83dbSDimitry Andric // %b = COPY %a 24225ffd83dbSDimitry Andric // 24235ffd83dbSDimitry Andric // In this case, I1 and I2 will both be equal to %a = COPY $physreg. 24245ffd83dbSDimitry Andric // From that, we know that they must have the same value, since they must 24255ffd83dbSDimitry Andric // have come from the same COPY. 24265ffd83dbSDimitry Andric return I1->isIdenticalTo(*I2); 24275ffd83dbSDimitry Andric } 24285ffd83dbSDimitry Andric 24295ffd83dbSDimitry Andric // We don't have any physical registers, so we don't necessarily need the 24305ffd83dbSDimitry Andric // same vreg defs. 24315ffd83dbSDimitry Andric // 24325ffd83dbSDimitry Andric // On the off-chance that there's some target instruction feeding into the 24335ffd83dbSDimitry Andric // instruction, let's use produceSameValue instead of isIdenticalTo. 2434349cc55cSDimitry Andric if (Builder.getTII().produceSameValue(*I1, *I2, &MRI)) { 2435349cc55cSDimitry Andric // Handle instructions with multiple defs that produce same values. Values 2436349cc55cSDimitry Andric // are same for operands with same index. 2437349cc55cSDimitry Andric // %0:_(s8), %1:_(s8), %2:_(s8), %3:_(s8) = G_UNMERGE_VALUES %4:_(<4 x s8>) 2438349cc55cSDimitry Andric // %5:_(s8), %6:_(s8), %7:_(s8), %8:_(s8) = G_UNMERGE_VALUES %4:_(<4 x s8>) 2439349cc55cSDimitry Andric // I1 and I2 are different instructions but produce same values, 2440349cc55cSDimitry Andric // %1 and %6 are same, %1 and %7 are not the same value. 2441349cc55cSDimitry Andric return I1->findRegisterDefOperandIdx(InstAndDef1->Reg) == 2442349cc55cSDimitry Andric I2->findRegisterDefOperandIdx(InstAndDef2->Reg); 2443349cc55cSDimitry Andric } 2444349cc55cSDimitry Andric return false; 24455ffd83dbSDimitry Andric } 24465ffd83dbSDimitry Andric 24475ffd83dbSDimitry Andric bool CombinerHelper::matchConstantOp(const MachineOperand &MOP, int64_t C) { 24485ffd83dbSDimitry Andric if (!MOP.isReg()) 24495ffd83dbSDimitry Andric return false; 2450349cc55cSDimitry Andric auto *MI = MRI.getVRegDef(MOP.getReg()); 2451349cc55cSDimitry Andric auto MaybeCst = isConstantOrConstantSplatVector(*MI, MRI); 245281ad6265SDimitry Andric return MaybeCst && MaybeCst->getBitWidth() <= 64 && 2453349cc55cSDimitry Andric MaybeCst->getSExtValue() == C; 24545ffd83dbSDimitry Andric } 24555ffd83dbSDimitry Andric 24565ffd83dbSDimitry Andric bool CombinerHelper::replaceSingleDefInstWithOperand(MachineInstr &MI, 24575ffd83dbSDimitry Andric unsigned OpIdx) { 24585ffd83dbSDimitry Andric assert(MI.getNumExplicitDefs() == 1 && "Expected one explicit def?"); 24595ffd83dbSDimitry Andric Register OldReg = MI.getOperand(0).getReg(); 24605ffd83dbSDimitry Andric Register Replacement = MI.getOperand(OpIdx).getReg(); 24615ffd83dbSDimitry Andric assert(canReplaceReg(OldReg, Replacement, MRI) && "Cannot replace register?"); 24625ffd83dbSDimitry Andric MI.eraseFromParent(); 24635ffd83dbSDimitry Andric replaceRegWith(MRI, OldReg, Replacement); 24645ffd83dbSDimitry Andric return true; 24655ffd83dbSDimitry Andric } 24665ffd83dbSDimitry Andric 2467e8d8bef9SDimitry Andric bool CombinerHelper::replaceSingleDefInstWithReg(MachineInstr &MI, 2468e8d8bef9SDimitry Andric Register Replacement) { 2469e8d8bef9SDimitry Andric assert(MI.getNumExplicitDefs() == 1 && "Expected one explicit def?"); 2470e8d8bef9SDimitry Andric Register OldReg = MI.getOperand(0).getReg(); 2471e8d8bef9SDimitry Andric assert(canReplaceReg(OldReg, Replacement, MRI) && "Cannot replace register?"); 2472e8d8bef9SDimitry Andric MI.eraseFromParent(); 2473e8d8bef9SDimitry Andric replaceRegWith(MRI, OldReg, Replacement); 2474e8d8bef9SDimitry Andric return true; 2475e8d8bef9SDimitry Andric } 2476e8d8bef9SDimitry Andric 24775ffd83dbSDimitry Andric bool CombinerHelper::matchSelectSameVal(MachineInstr &MI) { 24785ffd83dbSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_SELECT); 24795ffd83dbSDimitry Andric // Match (cond ? x : x) 24805ffd83dbSDimitry Andric return matchEqualDefs(MI.getOperand(2), MI.getOperand(3)) && 24815ffd83dbSDimitry Andric canReplaceReg(MI.getOperand(0).getReg(), MI.getOperand(2).getReg(), 24825ffd83dbSDimitry Andric MRI); 24835ffd83dbSDimitry Andric } 24845ffd83dbSDimitry Andric 24855ffd83dbSDimitry Andric bool CombinerHelper::matchBinOpSameVal(MachineInstr &MI) { 24865ffd83dbSDimitry Andric return matchEqualDefs(MI.getOperand(1), MI.getOperand(2)) && 24875ffd83dbSDimitry Andric canReplaceReg(MI.getOperand(0).getReg(), MI.getOperand(1).getReg(), 24885ffd83dbSDimitry Andric MRI); 24895ffd83dbSDimitry Andric } 24905ffd83dbSDimitry Andric 24915ffd83dbSDimitry Andric bool CombinerHelper::matchOperandIsZero(MachineInstr &MI, unsigned OpIdx) { 24925ffd83dbSDimitry Andric return matchConstantOp(MI.getOperand(OpIdx), 0) && 24935ffd83dbSDimitry Andric canReplaceReg(MI.getOperand(0).getReg(), MI.getOperand(OpIdx).getReg(), 24945ffd83dbSDimitry Andric MRI); 24955ffd83dbSDimitry Andric } 24965ffd83dbSDimitry Andric 2497e8d8bef9SDimitry Andric bool CombinerHelper::matchOperandIsUndef(MachineInstr &MI, unsigned OpIdx) { 2498e8d8bef9SDimitry Andric MachineOperand &MO = MI.getOperand(OpIdx); 2499e8d8bef9SDimitry Andric return MO.isReg() && 2500e8d8bef9SDimitry Andric getOpcodeDef(TargetOpcode::G_IMPLICIT_DEF, MO.getReg(), MRI); 2501e8d8bef9SDimitry Andric } 2502e8d8bef9SDimitry Andric 2503e8d8bef9SDimitry Andric bool CombinerHelper::matchOperandIsKnownToBeAPowerOfTwo(MachineInstr &MI, 2504e8d8bef9SDimitry Andric unsigned OpIdx) { 2505e8d8bef9SDimitry Andric MachineOperand &MO = MI.getOperand(OpIdx); 2506e8d8bef9SDimitry Andric return isKnownToBeAPowerOfTwo(MO.getReg(), MRI, KB); 2507e8d8bef9SDimitry Andric } 2508e8d8bef9SDimitry Andric 25095ffd83dbSDimitry Andric bool CombinerHelper::replaceInstWithFConstant(MachineInstr &MI, double C) { 25105ffd83dbSDimitry Andric assert(MI.getNumDefs() == 1 && "Expected only one def?"); 25115ffd83dbSDimitry Andric Builder.setInstr(MI); 25125ffd83dbSDimitry Andric Builder.buildFConstant(MI.getOperand(0), C); 25135ffd83dbSDimitry Andric MI.eraseFromParent(); 25145ffd83dbSDimitry Andric return true; 25155ffd83dbSDimitry Andric } 25165ffd83dbSDimitry Andric 25175ffd83dbSDimitry Andric bool CombinerHelper::replaceInstWithConstant(MachineInstr &MI, int64_t C) { 25185ffd83dbSDimitry Andric assert(MI.getNumDefs() == 1 && "Expected only one def?"); 25195ffd83dbSDimitry Andric Builder.setInstr(MI); 25205ffd83dbSDimitry Andric Builder.buildConstant(MI.getOperand(0), C); 25215ffd83dbSDimitry Andric MI.eraseFromParent(); 25225ffd83dbSDimitry Andric return true; 25235ffd83dbSDimitry Andric } 25245ffd83dbSDimitry Andric 2525fe6060f1SDimitry Andric bool CombinerHelper::replaceInstWithConstant(MachineInstr &MI, APInt C) { 2526fe6060f1SDimitry Andric assert(MI.getNumDefs() == 1 && "Expected only one def?"); 2527fe6060f1SDimitry Andric Builder.setInstr(MI); 2528fe6060f1SDimitry Andric Builder.buildConstant(MI.getOperand(0), C); 2529fe6060f1SDimitry Andric MI.eraseFromParent(); 2530fe6060f1SDimitry Andric return true; 2531fe6060f1SDimitry Andric } 2532fe6060f1SDimitry Andric 25335ffd83dbSDimitry Andric bool CombinerHelper::replaceInstWithUndef(MachineInstr &MI) { 25345ffd83dbSDimitry Andric assert(MI.getNumDefs() == 1 && "Expected only one def?"); 25355ffd83dbSDimitry Andric Builder.setInstr(MI); 25365ffd83dbSDimitry Andric Builder.buildUndef(MI.getOperand(0)); 25375ffd83dbSDimitry Andric MI.eraseFromParent(); 25385ffd83dbSDimitry Andric return true; 25395ffd83dbSDimitry Andric } 25405ffd83dbSDimitry Andric 25415ffd83dbSDimitry Andric bool CombinerHelper::matchSimplifyAddToSub( 25425ffd83dbSDimitry Andric MachineInstr &MI, std::tuple<Register, Register> &MatchInfo) { 25435ffd83dbSDimitry Andric Register LHS = MI.getOperand(1).getReg(); 25445ffd83dbSDimitry Andric Register RHS = MI.getOperand(2).getReg(); 25455ffd83dbSDimitry Andric Register &NewLHS = std::get<0>(MatchInfo); 25465ffd83dbSDimitry Andric Register &NewRHS = std::get<1>(MatchInfo); 25475ffd83dbSDimitry Andric 25485ffd83dbSDimitry Andric // Helper lambda to check for opportunities for 25495ffd83dbSDimitry Andric // ((0-A) + B) -> B - A 25505ffd83dbSDimitry Andric // (A + (0-B)) -> A - B 25515ffd83dbSDimitry Andric auto CheckFold = [&](Register &MaybeSub, Register &MaybeNewLHS) { 2552e8d8bef9SDimitry Andric if (!mi_match(MaybeSub, MRI, m_Neg(m_Reg(NewRHS)))) 25535ffd83dbSDimitry Andric return false; 25545ffd83dbSDimitry Andric NewLHS = MaybeNewLHS; 25555ffd83dbSDimitry Andric return true; 25565ffd83dbSDimitry Andric }; 25575ffd83dbSDimitry Andric 25585ffd83dbSDimitry Andric return CheckFold(LHS, RHS) || CheckFold(RHS, LHS); 25595ffd83dbSDimitry Andric } 25605ffd83dbSDimitry Andric 2561e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineInsertVecElts( 2562e8d8bef9SDimitry Andric MachineInstr &MI, SmallVectorImpl<Register> &MatchInfo) { 2563e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_INSERT_VECTOR_ELT && 2564e8d8bef9SDimitry Andric "Invalid opcode"); 2565e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 2566e8d8bef9SDimitry Andric LLT DstTy = MRI.getType(DstReg); 2567e8d8bef9SDimitry Andric assert(DstTy.isVector() && "Invalid G_INSERT_VECTOR_ELT?"); 2568e8d8bef9SDimitry Andric unsigned NumElts = DstTy.getNumElements(); 2569e8d8bef9SDimitry Andric // If this MI is part of a sequence of insert_vec_elts, then 2570e8d8bef9SDimitry Andric // don't do the combine in the middle of the sequence. 2571e8d8bef9SDimitry Andric if (MRI.hasOneUse(DstReg) && MRI.use_instr_begin(DstReg)->getOpcode() == 2572e8d8bef9SDimitry Andric TargetOpcode::G_INSERT_VECTOR_ELT) 2573e8d8bef9SDimitry Andric return false; 2574e8d8bef9SDimitry Andric MachineInstr *CurrInst = &MI; 2575e8d8bef9SDimitry Andric MachineInstr *TmpInst; 2576e8d8bef9SDimitry Andric int64_t IntImm; 2577e8d8bef9SDimitry Andric Register TmpReg; 2578e8d8bef9SDimitry Andric MatchInfo.resize(NumElts); 2579e8d8bef9SDimitry Andric while (mi_match( 2580e8d8bef9SDimitry Andric CurrInst->getOperand(0).getReg(), MRI, 2581e8d8bef9SDimitry Andric m_GInsertVecElt(m_MInstr(TmpInst), m_Reg(TmpReg), m_ICst(IntImm)))) { 2582e8d8bef9SDimitry Andric if (IntImm >= NumElts) 2583e8d8bef9SDimitry Andric return false; 2584e8d8bef9SDimitry Andric if (!MatchInfo[IntImm]) 2585e8d8bef9SDimitry Andric MatchInfo[IntImm] = TmpReg; 2586e8d8bef9SDimitry Andric CurrInst = TmpInst; 2587e8d8bef9SDimitry Andric } 2588e8d8bef9SDimitry Andric // Variable index. 2589e8d8bef9SDimitry Andric if (CurrInst->getOpcode() == TargetOpcode::G_INSERT_VECTOR_ELT) 2590e8d8bef9SDimitry Andric return false; 2591e8d8bef9SDimitry Andric if (TmpInst->getOpcode() == TargetOpcode::G_BUILD_VECTOR) { 2592e8d8bef9SDimitry Andric for (unsigned I = 1; I < TmpInst->getNumOperands(); ++I) { 2593e8d8bef9SDimitry Andric if (!MatchInfo[I - 1].isValid()) 2594e8d8bef9SDimitry Andric MatchInfo[I - 1] = TmpInst->getOperand(I).getReg(); 2595e8d8bef9SDimitry Andric } 2596e8d8bef9SDimitry Andric return true; 2597e8d8bef9SDimitry Andric } 2598e8d8bef9SDimitry Andric // If we didn't end in a G_IMPLICIT_DEF, bail out. 2599e8d8bef9SDimitry Andric return TmpInst->getOpcode() == TargetOpcode::G_IMPLICIT_DEF; 2600e8d8bef9SDimitry Andric } 2601e8d8bef9SDimitry Andric 2602fe6060f1SDimitry Andric void CombinerHelper::applyCombineInsertVecElts( 2603e8d8bef9SDimitry Andric MachineInstr &MI, SmallVectorImpl<Register> &MatchInfo) { 2604e8d8bef9SDimitry Andric Builder.setInstr(MI); 2605e8d8bef9SDimitry Andric Register UndefReg; 2606e8d8bef9SDimitry Andric auto GetUndef = [&]() { 2607e8d8bef9SDimitry Andric if (UndefReg) 2608e8d8bef9SDimitry Andric return UndefReg; 2609e8d8bef9SDimitry Andric LLT DstTy = MRI.getType(MI.getOperand(0).getReg()); 2610e8d8bef9SDimitry Andric UndefReg = Builder.buildUndef(DstTy.getScalarType()).getReg(0); 2611e8d8bef9SDimitry Andric return UndefReg; 2612e8d8bef9SDimitry Andric }; 2613e8d8bef9SDimitry Andric for (unsigned I = 0; I < MatchInfo.size(); ++I) { 2614e8d8bef9SDimitry Andric if (!MatchInfo[I]) 2615e8d8bef9SDimitry Andric MatchInfo[I] = GetUndef(); 2616e8d8bef9SDimitry Andric } 2617e8d8bef9SDimitry Andric Builder.buildBuildVector(MI.getOperand(0).getReg(), MatchInfo); 2618e8d8bef9SDimitry Andric MI.eraseFromParent(); 2619e8d8bef9SDimitry Andric } 2620e8d8bef9SDimitry Andric 2621fe6060f1SDimitry Andric void CombinerHelper::applySimplifyAddToSub( 26225ffd83dbSDimitry Andric MachineInstr &MI, std::tuple<Register, Register> &MatchInfo) { 26235ffd83dbSDimitry Andric Builder.setInstr(MI); 26245ffd83dbSDimitry Andric Register SubLHS, SubRHS; 26255ffd83dbSDimitry Andric std::tie(SubLHS, SubRHS) = MatchInfo; 26265ffd83dbSDimitry Andric Builder.buildSub(MI.getOperand(0).getReg(), SubLHS, SubRHS); 26275ffd83dbSDimitry Andric MI.eraseFromParent(); 26285ffd83dbSDimitry Andric } 26295ffd83dbSDimitry Andric 2630e8d8bef9SDimitry Andric bool CombinerHelper::matchHoistLogicOpWithSameOpcodeHands( 2631e8d8bef9SDimitry Andric MachineInstr &MI, InstructionStepsMatchInfo &MatchInfo) { 2632e8d8bef9SDimitry Andric // Matches: logic (hand x, ...), (hand y, ...) -> hand (logic x, y), ... 2633e8d8bef9SDimitry Andric // 2634e8d8bef9SDimitry Andric // Creates the new hand + logic instruction (but does not insert them.) 2635e8d8bef9SDimitry Andric // 2636e8d8bef9SDimitry Andric // On success, MatchInfo is populated with the new instructions. These are 2637e8d8bef9SDimitry Andric // inserted in applyHoistLogicOpWithSameOpcodeHands. 2638e8d8bef9SDimitry Andric unsigned LogicOpcode = MI.getOpcode(); 2639e8d8bef9SDimitry Andric assert(LogicOpcode == TargetOpcode::G_AND || 2640e8d8bef9SDimitry Andric LogicOpcode == TargetOpcode::G_OR || 2641e8d8bef9SDimitry Andric LogicOpcode == TargetOpcode::G_XOR); 2642e8d8bef9SDimitry Andric MachineIRBuilder MIB(MI); 2643e8d8bef9SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 2644e8d8bef9SDimitry Andric Register LHSReg = MI.getOperand(1).getReg(); 2645e8d8bef9SDimitry Andric Register RHSReg = MI.getOperand(2).getReg(); 2646e8d8bef9SDimitry Andric 2647e8d8bef9SDimitry Andric // Don't recompute anything. 2648e8d8bef9SDimitry Andric if (!MRI.hasOneNonDBGUse(LHSReg) || !MRI.hasOneNonDBGUse(RHSReg)) 2649e8d8bef9SDimitry Andric return false; 2650e8d8bef9SDimitry Andric 2651e8d8bef9SDimitry Andric // Make sure we have (hand x, ...), (hand y, ...) 2652e8d8bef9SDimitry Andric MachineInstr *LeftHandInst = getDefIgnoringCopies(LHSReg, MRI); 2653e8d8bef9SDimitry Andric MachineInstr *RightHandInst = getDefIgnoringCopies(RHSReg, MRI); 2654e8d8bef9SDimitry Andric if (!LeftHandInst || !RightHandInst) 2655e8d8bef9SDimitry Andric return false; 2656e8d8bef9SDimitry Andric unsigned HandOpcode = LeftHandInst->getOpcode(); 2657e8d8bef9SDimitry Andric if (HandOpcode != RightHandInst->getOpcode()) 2658e8d8bef9SDimitry Andric return false; 2659e8d8bef9SDimitry Andric if (!LeftHandInst->getOperand(1).isReg() || 2660e8d8bef9SDimitry Andric !RightHandInst->getOperand(1).isReg()) 2661e8d8bef9SDimitry Andric return false; 2662e8d8bef9SDimitry Andric 2663e8d8bef9SDimitry Andric // Make sure the types match up, and if we're doing this post-legalization, 2664e8d8bef9SDimitry Andric // we end up with legal types. 2665e8d8bef9SDimitry Andric Register X = LeftHandInst->getOperand(1).getReg(); 2666e8d8bef9SDimitry Andric Register Y = RightHandInst->getOperand(1).getReg(); 2667e8d8bef9SDimitry Andric LLT XTy = MRI.getType(X); 2668e8d8bef9SDimitry Andric LLT YTy = MRI.getType(Y); 2669e8d8bef9SDimitry Andric if (XTy != YTy) 2670e8d8bef9SDimitry Andric return false; 2671e8d8bef9SDimitry Andric if (!isLegalOrBeforeLegalizer({LogicOpcode, {XTy, YTy}})) 2672e8d8bef9SDimitry Andric return false; 2673e8d8bef9SDimitry Andric 2674e8d8bef9SDimitry Andric // Optional extra source register. 2675e8d8bef9SDimitry Andric Register ExtraHandOpSrcReg; 2676e8d8bef9SDimitry Andric switch (HandOpcode) { 2677e8d8bef9SDimitry Andric default: 2678e8d8bef9SDimitry Andric return false; 2679e8d8bef9SDimitry Andric case TargetOpcode::G_ANYEXT: 2680e8d8bef9SDimitry Andric case TargetOpcode::G_SEXT: 2681e8d8bef9SDimitry Andric case TargetOpcode::G_ZEXT: { 2682e8d8bef9SDimitry Andric // Match: logic (ext X), (ext Y) --> ext (logic X, Y) 2683e8d8bef9SDimitry Andric break; 2684e8d8bef9SDimitry Andric } 2685e8d8bef9SDimitry Andric case TargetOpcode::G_AND: 2686e8d8bef9SDimitry Andric case TargetOpcode::G_ASHR: 2687e8d8bef9SDimitry Andric case TargetOpcode::G_LSHR: 2688e8d8bef9SDimitry Andric case TargetOpcode::G_SHL: { 2689e8d8bef9SDimitry Andric // Match: logic (binop x, z), (binop y, z) -> binop (logic x, y), z 2690e8d8bef9SDimitry Andric MachineOperand &ZOp = LeftHandInst->getOperand(2); 2691e8d8bef9SDimitry Andric if (!matchEqualDefs(ZOp, RightHandInst->getOperand(2))) 2692e8d8bef9SDimitry Andric return false; 2693e8d8bef9SDimitry Andric ExtraHandOpSrcReg = ZOp.getReg(); 2694e8d8bef9SDimitry Andric break; 2695e8d8bef9SDimitry Andric } 2696e8d8bef9SDimitry Andric } 2697e8d8bef9SDimitry Andric 2698e8d8bef9SDimitry Andric // Record the steps to build the new instructions. 2699e8d8bef9SDimitry Andric // 2700e8d8bef9SDimitry Andric // Steps to build (logic x, y) 2701e8d8bef9SDimitry Andric auto NewLogicDst = MRI.createGenericVirtualRegister(XTy); 2702e8d8bef9SDimitry Andric OperandBuildSteps LogicBuildSteps = { 2703e8d8bef9SDimitry Andric [=](MachineInstrBuilder &MIB) { MIB.addDef(NewLogicDst); }, 2704e8d8bef9SDimitry Andric [=](MachineInstrBuilder &MIB) { MIB.addReg(X); }, 2705e8d8bef9SDimitry Andric [=](MachineInstrBuilder &MIB) { MIB.addReg(Y); }}; 2706e8d8bef9SDimitry Andric InstructionBuildSteps LogicSteps(LogicOpcode, LogicBuildSteps); 2707e8d8bef9SDimitry Andric 2708e8d8bef9SDimitry Andric // Steps to build hand (logic x, y), ...z 2709e8d8bef9SDimitry Andric OperandBuildSteps HandBuildSteps = { 2710e8d8bef9SDimitry Andric [=](MachineInstrBuilder &MIB) { MIB.addDef(Dst); }, 2711e8d8bef9SDimitry Andric [=](MachineInstrBuilder &MIB) { MIB.addReg(NewLogicDst); }}; 2712e8d8bef9SDimitry Andric if (ExtraHandOpSrcReg.isValid()) 2713e8d8bef9SDimitry Andric HandBuildSteps.push_back( 2714e8d8bef9SDimitry Andric [=](MachineInstrBuilder &MIB) { MIB.addReg(ExtraHandOpSrcReg); }); 2715e8d8bef9SDimitry Andric InstructionBuildSteps HandSteps(HandOpcode, HandBuildSteps); 2716e8d8bef9SDimitry Andric 2717e8d8bef9SDimitry Andric MatchInfo = InstructionStepsMatchInfo({LogicSteps, HandSteps}); 2718e8d8bef9SDimitry Andric return true; 2719e8d8bef9SDimitry Andric } 2720e8d8bef9SDimitry Andric 2721fe6060f1SDimitry Andric void CombinerHelper::applyBuildInstructionSteps( 2722e8d8bef9SDimitry Andric MachineInstr &MI, InstructionStepsMatchInfo &MatchInfo) { 2723e8d8bef9SDimitry Andric assert(MatchInfo.InstrsToBuild.size() && 2724e8d8bef9SDimitry Andric "Expected at least one instr to build?"); 2725e8d8bef9SDimitry Andric Builder.setInstr(MI); 2726e8d8bef9SDimitry Andric for (auto &InstrToBuild : MatchInfo.InstrsToBuild) { 2727e8d8bef9SDimitry Andric assert(InstrToBuild.Opcode && "Expected a valid opcode?"); 2728e8d8bef9SDimitry Andric assert(InstrToBuild.OperandFns.size() && "Expected at least one operand?"); 2729e8d8bef9SDimitry Andric MachineInstrBuilder Instr = Builder.buildInstr(InstrToBuild.Opcode); 2730e8d8bef9SDimitry Andric for (auto &OperandFn : InstrToBuild.OperandFns) 2731e8d8bef9SDimitry Andric OperandFn(Instr); 2732e8d8bef9SDimitry Andric } 2733e8d8bef9SDimitry Andric MI.eraseFromParent(); 2734e8d8bef9SDimitry Andric } 2735e8d8bef9SDimitry Andric 2736e8d8bef9SDimitry Andric bool CombinerHelper::matchAshrShlToSextInreg( 2737e8d8bef9SDimitry Andric MachineInstr &MI, std::tuple<Register, int64_t> &MatchInfo) { 2738e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_ASHR); 2739e8d8bef9SDimitry Andric int64_t ShlCst, AshrCst; 2740e8d8bef9SDimitry Andric Register Src; 2741e8d8bef9SDimitry Andric // FIXME: detect splat constant vectors. 2742e8d8bef9SDimitry Andric if (!mi_match(MI.getOperand(0).getReg(), MRI, 2743e8d8bef9SDimitry Andric m_GAShr(m_GShl(m_Reg(Src), m_ICst(ShlCst)), m_ICst(AshrCst)))) 2744e8d8bef9SDimitry Andric return false; 2745e8d8bef9SDimitry Andric if (ShlCst != AshrCst) 2746e8d8bef9SDimitry Andric return false; 2747e8d8bef9SDimitry Andric if (!isLegalOrBeforeLegalizer( 2748e8d8bef9SDimitry Andric {TargetOpcode::G_SEXT_INREG, {MRI.getType(Src)}})) 2749e8d8bef9SDimitry Andric return false; 2750e8d8bef9SDimitry Andric MatchInfo = std::make_tuple(Src, ShlCst); 2751e8d8bef9SDimitry Andric return true; 2752e8d8bef9SDimitry Andric } 2753fe6060f1SDimitry Andric 2754fe6060f1SDimitry Andric void CombinerHelper::applyAshShlToSextInreg( 2755e8d8bef9SDimitry Andric MachineInstr &MI, std::tuple<Register, int64_t> &MatchInfo) { 2756e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_ASHR); 2757e8d8bef9SDimitry Andric Register Src; 2758e8d8bef9SDimitry Andric int64_t ShiftAmt; 2759e8d8bef9SDimitry Andric std::tie(Src, ShiftAmt) = MatchInfo; 2760e8d8bef9SDimitry Andric unsigned Size = MRI.getType(Src).getScalarSizeInBits(); 2761e8d8bef9SDimitry Andric Builder.setInstrAndDebugLoc(MI); 2762e8d8bef9SDimitry Andric Builder.buildSExtInReg(MI.getOperand(0).getReg(), Src, Size - ShiftAmt); 2763e8d8bef9SDimitry Andric MI.eraseFromParent(); 2764fe6060f1SDimitry Andric } 2765fe6060f1SDimitry Andric 2766fe6060f1SDimitry Andric /// and(and(x, C1), C2) -> C1&C2 ? and(x, C1&C2) : 0 2767fe6060f1SDimitry Andric bool CombinerHelper::matchOverlappingAnd( 2768fe6060f1SDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) { 2769fe6060f1SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_AND); 2770fe6060f1SDimitry Andric 2771fe6060f1SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 2772fe6060f1SDimitry Andric LLT Ty = MRI.getType(Dst); 2773fe6060f1SDimitry Andric 2774fe6060f1SDimitry Andric Register R; 2775fe6060f1SDimitry Andric int64_t C1; 2776fe6060f1SDimitry Andric int64_t C2; 2777fe6060f1SDimitry Andric if (!mi_match( 2778fe6060f1SDimitry Andric Dst, MRI, 2779fe6060f1SDimitry Andric m_GAnd(m_GAnd(m_Reg(R), m_ICst(C1)), m_ICst(C2)))) 2780fe6060f1SDimitry Andric return false; 2781fe6060f1SDimitry Andric 2782fe6060f1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) { 2783fe6060f1SDimitry Andric if (C1 & C2) { 2784fe6060f1SDimitry Andric B.buildAnd(Dst, R, B.buildConstant(Ty, C1 & C2)); 2785fe6060f1SDimitry Andric return; 2786fe6060f1SDimitry Andric } 2787fe6060f1SDimitry Andric auto Zero = B.buildConstant(Ty, 0); 2788fe6060f1SDimitry Andric replaceRegWith(MRI, Dst, Zero->getOperand(0).getReg()); 2789fe6060f1SDimitry Andric }; 2790e8d8bef9SDimitry Andric return true; 2791e8d8bef9SDimitry Andric } 2792e8d8bef9SDimitry Andric 2793e8d8bef9SDimitry Andric bool CombinerHelper::matchRedundantAnd(MachineInstr &MI, 2794e8d8bef9SDimitry Andric Register &Replacement) { 2795e8d8bef9SDimitry Andric // Given 2796e8d8bef9SDimitry Andric // 2797e8d8bef9SDimitry Andric // %y:_(sN) = G_SOMETHING 2798e8d8bef9SDimitry Andric // %x:_(sN) = G_SOMETHING 2799e8d8bef9SDimitry Andric // %res:_(sN) = G_AND %x, %y 2800e8d8bef9SDimitry Andric // 2801e8d8bef9SDimitry Andric // Eliminate the G_AND when it is known that x & y == x or x & y == y. 2802e8d8bef9SDimitry Andric // 2803e8d8bef9SDimitry Andric // Patterns like this can appear as a result of legalization. E.g. 2804e8d8bef9SDimitry Andric // 2805e8d8bef9SDimitry Andric // %cmp:_(s32) = G_ICMP intpred(pred), %x(s32), %y 2806e8d8bef9SDimitry Andric // %one:_(s32) = G_CONSTANT i32 1 2807e8d8bef9SDimitry Andric // %and:_(s32) = G_AND %cmp, %one 2808e8d8bef9SDimitry Andric // 2809e8d8bef9SDimitry Andric // In this case, G_ICMP only produces a single bit, so x & 1 == x. 2810e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_AND); 2811e8d8bef9SDimitry Andric if (!KB) 2812e8d8bef9SDimitry Andric return false; 2813e8d8bef9SDimitry Andric 2814e8d8bef9SDimitry Andric Register AndDst = MI.getOperand(0).getReg(); 2815e8d8bef9SDimitry Andric LLT DstTy = MRI.getType(AndDst); 2816e8d8bef9SDimitry Andric 2817e8d8bef9SDimitry Andric // FIXME: This should be removed once GISelKnownBits supports vectors. 2818e8d8bef9SDimitry Andric if (DstTy.isVector()) 2819e8d8bef9SDimitry Andric return false; 2820e8d8bef9SDimitry Andric 2821e8d8bef9SDimitry Andric Register LHS = MI.getOperand(1).getReg(); 2822e8d8bef9SDimitry Andric Register RHS = MI.getOperand(2).getReg(); 2823e8d8bef9SDimitry Andric KnownBits LHSBits = KB->getKnownBits(LHS); 2824e8d8bef9SDimitry Andric KnownBits RHSBits = KB->getKnownBits(RHS); 2825e8d8bef9SDimitry Andric 2826e8d8bef9SDimitry Andric // Check that x & Mask == x. 2827e8d8bef9SDimitry Andric // x & 1 == x, always 2828e8d8bef9SDimitry Andric // x & 0 == x, only if x is also 0 2829e8d8bef9SDimitry Andric // Meaning Mask has no effect if every bit is either one in Mask or zero in x. 2830e8d8bef9SDimitry Andric // 2831e8d8bef9SDimitry Andric // Check if we can replace AndDst with the LHS of the G_AND 2832e8d8bef9SDimitry Andric if (canReplaceReg(AndDst, LHS, MRI) && 2833349cc55cSDimitry Andric (LHSBits.Zero | RHSBits.One).isAllOnes()) { 2834e8d8bef9SDimitry Andric Replacement = LHS; 2835e8d8bef9SDimitry Andric return true; 2836e8d8bef9SDimitry Andric } 2837e8d8bef9SDimitry Andric 2838e8d8bef9SDimitry Andric // Check if we can replace AndDst with the RHS of the G_AND 2839e8d8bef9SDimitry Andric if (canReplaceReg(AndDst, RHS, MRI) && 2840349cc55cSDimitry Andric (LHSBits.One | RHSBits.Zero).isAllOnes()) { 2841e8d8bef9SDimitry Andric Replacement = RHS; 2842e8d8bef9SDimitry Andric return true; 2843e8d8bef9SDimitry Andric } 2844e8d8bef9SDimitry Andric 2845e8d8bef9SDimitry Andric return false; 2846e8d8bef9SDimitry Andric } 2847e8d8bef9SDimitry Andric 2848e8d8bef9SDimitry Andric bool CombinerHelper::matchRedundantOr(MachineInstr &MI, Register &Replacement) { 2849e8d8bef9SDimitry Andric // Given 2850e8d8bef9SDimitry Andric // 2851e8d8bef9SDimitry Andric // %y:_(sN) = G_SOMETHING 2852e8d8bef9SDimitry Andric // %x:_(sN) = G_SOMETHING 2853e8d8bef9SDimitry Andric // %res:_(sN) = G_OR %x, %y 2854e8d8bef9SDimitry Andric // 2855e8d8bef9SDimitry Andric // Eliminate the G_OR when it is known that x | y == x or x | y == y. 2856e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_OR); 2857e8d8bef9SDimitry Andric if (!KB) 2858e8d8bef9SDimitry Andric return false; 2859e8d8bef9SDimitry Andric 2860e8d8bef9SDimitry Andric Register OrDst = MI.getOperand(0).getReg(); 2861e8d8bef9SDimitry Andric LLT DstTy = MRI.getType(OrDst); 2862e8d8bef9SDimitry Andric 2863e8d8bef9SDimitry Andric // FIXME: This should be removed once GISelKnownBits supports vectors. 2864e8d8bef9SDimitry Andric if (DstTy.isVector()) 2865e8d8bef9SDimitry Andric return false; 2866e8d8bef9SDimitry Andric 2867e8d8bef9SDimitry Andric Register LHS = MI.getOperand(1).getReg(); 2868e8d8bef9SDimitry Andric Register RHS = MI.getOperand(2).getReg(); 2869e8d8bef9SDimitry Andric KnownBits LHSBits = KB->getKnownBits(LHS); 2870e8d8bef9SDimitry Andric KnownBits RHSBits = KB->getKnownBits(RHS); 2871e8d8bef9SDimitry Andric 2872e8d8bef9SDimitry Andric // Check that x | Mask == x. 2873e8d8bef9SDimitry Andric // x | 0 == x, always 2874e8d8bef9SDimitry Andric // x | 1 == x, only if x is also 1 2875e8d8bef9SDimitry Andric // Meaning Mask has no effect if every bit is either zero in Mask or one in x. 2876e8d8bef9SDimitry Andric // 2877e8d8bef9SDimitry Andric // Check if we can replace OrDst with the LHS of the G_OR 2878e8d8bef9SDimitry Andric if (canReplaceReg(OrDst, LHS, MRI) && 2879349cc55cSDimitry Andric (LHSBits.One | RHSBits.Zero).isAllOnes()) { 2880e8d8bef9SDimitry Andric Replacement = LHS; 2881e8d8bef9SDimitry Andric return true; 2882e8d8bef9SDimitry Andric } 2883e8d8bef9SDimitry Andric 2884e8d8bef9SDimitry Andric // Check if we can replace OrDst with the RHS of the G_OR 2885e8d8bef9SDimitry Andric if (canReplaceReg(OrDst, RHS, MRI) && 2886349cc55cSDimitry Andric (LHSBits.Zero | RHSBits.One).isAllOnes()) { 2887e8d8bef9SDimitry Andric Replacement = RHS; 2888e8d8bef9SDimitry Andric return true; 2889e8d8bef9SDimitry Andric } 2890e8d8bef9SDimitry Andric 2891e8d8bef9SDimitry Andric return false; 2892e8d8bef9SDimitry Andric } 2893e8d8bef9SDimitry Andric 2894e8d8bef9SDimitry Andric bool CombinerHelper::matchRedundantSExtInReg(MachineInstr &MI) { 2895e8d8bef9SDimitry Andric // If the input is already sign extended, just drop the extension. 2896e8d8bef9SDimitry Andric Register Src = MI.getOperand(1).getReg(); 2897e8d8bef9SDimitry Andric unsigned ExtBits = MI.getOperand(2).getImm(); 2898e8d8bef9SDimitry Andric unsigned TypeSize = MRI.getType(Src).getScalarSizeInBits(); 2899e8d8bef9SDimitry Andric return KB->computeNumSignBits(Src) >= (TypeSize - ExtBits + 1); 2900e8d8bef9SDimitry Andric } 2901e8d8bef9SDimitry Andric 2902e8d8bef9SDimitry Andric static bool isConstValidTrue(const TargetLowering &TLI, unsigned ScalarSizeBits, 2903e8d8bef9SDimitry Andric int64_t Cst, bool IsVector, bool IsFP) { 2904e8d8bef9SDimitry Andric // For i1, Cst will always be -1 regardless of boolean contents. 2905e8d8bef9SDimitry Andric return (ScalarSizeBits == 1 && Cst == -1) || 2906e8d8bef9SDimitry Andric isConstTrueVal(TLI, Cst, IsVector, IsFP); 2907e8d8bef9SDimitry Andric } 2908e8d8bef9SDimitry Andric 2909e8d8bef9SDimitry Andric bool CombinerHelper::matchNotCmp(MachineInstr &MI, 2910e8d8bef9SDimitry Andric SmallVectorImpl<Register> &RegsToNegate) { 2911e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_XOR); 2912e8d8bef9SDimitry Andric LLT Ty = MRI.getType(MI.getOperand(0).getReg()); 2913e8d8bef9SDimitry Andric const auto &TLI = *Builder.getMF().getSubtarget().getTargetLowering(); 2914e8d8bef9SDimitry Andric Register XorSrc; 2915e8d8bef9SDimitry Andric Register CstReg; 2916e8d8bef9SDimitry Andric // We match xor(src, true) here. 2917e8d8bef9SDimitry Andric if (!mi_match(MI.getOperand(0).getReg(), MRI, 2918e8d8bef9SDimitry Andric m_GXor(m_Reg(XorSrc), m_Reg(CstReg)))) 2919e8d8bef9SDimitry Andric return false; 2920e8d8bef9SDimitry Andric 2921e8d8bef9SDimitry Andric if (!MRI.hasOneNonDBGUse(XorSrc)) 2922e8d8bef9SDimitry Andric return false; 2923e8d8bef9SDimitry Andric 2924e8d8bef9SDimitry Andric // Check that XorSrc is the root of a tree of comparisons combined with ANDs 2925e8d8bef9SDimitry Andric // and ORs. The suffix of RegsToNegate starting from index I is used a work 2926e8d8bef9SDimitry Andric // list of tree nodes to visit. 2927e8d8bef9SDimitry Andric RegsToNegate.push_back(XorSrc); 2928e8d8bef9SDimitry Andric // Remember whether the comparisons are all integer or all floating point. 2929e8d8bef9SDimitry Andric bool IsInt = false; 2930e8d8bef9SDimitry Andric bool IsFP = false; 2931e8d8bef9SDimitry Andric for (unsigned I = 0; I < RegsToNegate.size(); ++I) { 2932e8d8bef9SDimitry Andric Register Reg = RegsToNegate[I]; 2933e8d8bef9SDimitry Andric if (!MRI.hasOneNonDBGUse(Reg)) 2934e8d8bef9SDimitry Andric return false; 2935e8d8bef9SDimitry Andric MachineInstr *Def = MRI.getVRegDef(Reg); 2936e8d8bef9SDimitry Andric switch (Def->getOpcode()) { 2937e8d8bef9SDimitry Andric default: 2938e8d8bef9SDimitry Andric // Don't match if the tree contains anything other than ANDs, ORs and 2939e8d8bef9SDimitry Andric // comparisons. 2940e8d8bef9SDimitry Andric return false; 2941e8d8bef9SDimitry Andric case TargetOpcode::G_ICMP: 2942e8d8bef9SDimitry Andric if (IsFP) 2943e8d8bef9SDimitry Andric return false; 2944e8d8bef9SDimitry Andric IsInt = true; 2945e8d8bef9SDimitry Andric // When we apply the combine we will invert the predicate. 2946e8d8bef9SDimitry Andric break; 2947e8d8bef9SDimitry Andric case TargetOpcode::G_FCMP: 2948e8d8bef9SDimitry Andric if (IsInt) 2949e8d8bef9SDimitry Andric return false; 2950e8d8bef9SDimitry Andric IsFP = true; 2951e8d8bef9SDimitry Andric // When we apply the combine we will invert the predicate. 2952e8d8bef9SDimitry Andric break; 2953e8d8bef9SDimitry Andric case TargetOpcode::G_AND: 2954e8d8bef9SDimitry Andric case TargetOpcode::G_OR: 2955e8d8bef9SDimitry Andric // Implement De Morgan's laws: 2956e8d8bef9SDimitry Andric // ~(x & y) -> ~x | ~y 2957e8d8bef9SDimitry Andric // ~(x | y) -> ~x & ~y 2958e8d8bef9SDimitry Andric // When we apply the combine we will change the opcode and recursively 2959e8d8bef9SDimitry Andric // negate the operands. 2960e8d8bef9SDimitry Andric RegsToNegate.push_back(Def->getOperand(1).getReg()); 2961e8d8bef9SDimitry Andric RegsToNegate.push_back(Def->getOperand(2).getReg()); 2962e8d8bef9SDimitry Andric break; 2963e8d8bef9SDimitry Andric } 2964e8d8bef9SDimitry Andric } 2965e8d8bef9SDimitry Andric 2966e8d8bef9SDimitry Andric // Now we know whether the comparisons are integer or floating point, check 2967e8d8bef9SDimitry Andric // the constant in the xor. 2968e8d8bef9SDimitry Andric int64_t Cst; 2969e8d8bef9SDimitry Andric if (Ty.isVector()) { 2970e8d8bef9SDimitry Andric MachineInstr *CstDef = MRI.getVRegDef(CstReg); 297181ad6265SDimitry Andric auto MaybeCst = getIConstantSplatSExtVal(*CstDef, MRI); 2972e8d8bef9SDimitry Andric if (!MaybeCst) 2973e8d8bef9SDimitry Andric return false; 2974e8d8bef9SDimitry Andric if (!isConstValidTrue(TLI, Ty.getScalarSizeInBits(), *MaybeCst, true, IsFP)) 2975e8d8bef9SDimitry Andric return false; 2976e8d8bef9SDimitry Andric } else { 2977e8d8bef9SDimitry Andric if (!mi_match(CstReg, MRI, m_ICst(Cst))) 2978e8d8bef9SDimitry Andric return false; 2979e8d8bef9SDimitry Andric if (!isConstValidTrue(TLI, Ty.getSizeInBits(), Cst, false, IsFP)) 2980e8d8bef9SDimitry Andric return false; 2981e8d8bef9SDimitry Andric } 2982e8d8bef9SDimitry Andric 2983e8d8bef9SDimitry Andric return true; 2984e8d8bef9SDimitry Andric } 2985e8d8bef9SDimitry Andric 2986fe6060f1SDimitry Andric void CombinerHelper::applyNotCmp(MachineInstr &MI, 2987e8d8bef9SDimitry Andric SmallVectorImpl<Register> &RegsToNegate) { 2988e8d8bef9SDimitry Andric for (Register Reg : RegsToNegate) { 2989e8d8bef9SDimitry Andric MachineInstr *Def = MRI.getVRegDef(Reg); 2990e8d8bef9SDimitry Andric Observer.changingInstr(*Def); 2991e8d8bef9SDimitry Andric // For each comparison, invert the opcode. For each AND and OR, change the 2992e8d8bef9SDimitry Andric // opcode. 2993e8d8bef9SDimitry Andric switch (Def->getOpcode()) { 2994e8d8bef9SDimitry Andric default: 2995e8d8bef9SDimitry Andric llvm_unreachable("Unexpected opcode"); 2996e8d8bef9SDimitry Andric case TargetOpcode::G_ICMP: 2997e8d8bef9SDimitry Andric case TargetOpcode::G_FCMP: { 2998e8d8bef9SDimitry Andric MachineOperand &PredOp = Def->getOperand(1); 2999e8d8bef9SDimitry Andric CmpInst::Predicate NewP = CmpInst::getInversePredicate( 3000e8d8bef9SDimitry Andric (CmpInst::Predicate)PredOp.getPredicate()); 3001e8d8bef9SDimitry Andric PredOp.setPredicate(NewP); 3002e8d8bef9SDimitry Andric break; 3003e8d8bef9SDimitry Andric } 3004e8d8bef9SDimitry Andric case TargetOpcode::G_AND: 3005e8d8bef9SDimitry Andric Def->setDesc(Builder.getTII().get(TargetOpcode::G_OR)); 3006e8d8bef9SDimitry Andric break; 3007e8d8bef9SDimitry Andric case TargetOpcode::G_OR: 3008e8d8bef9SDimitry Andric Def->setDesc(Builder.getTII().get(TargetOpcode::G_AND)); 3009e8d8bef9SDimitry Andric break; 3010e8d8bef9SDimitry Andric } 3011e8d8bef9SDimitry Andric Observer.changedInstr(*Def); 3012e8d8bef9SDimitry Andric } 3013e8d8bef9SDimitry Andric 3014e8d8bef9SDimitry Andric replaceRegWith(MRI, MI.getOperand(0).getReg(), MI.getOperand(1).getReg()); 3015e8d8bef9SDimitry Andric MI.eraseFromParent(); 3016e8d8bef9SDimitry Andric } 3017e8d8bef9SDimitry Andric 3018e8d8bef9SDimitry Andric bool CombinerHelper::matchXorOfAndWithSameReg( 3019e8d8bef9SDimitry Andric MachineInstr &MI, std::pair<Register, Register> &MatchInfo) { 3020e8d8bef9SDimitry Andric // Match (xor (and x, y), y) (or any of its commuted cases) 3021e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_XOR); 3022e8d8bef9SDimitry Andric Register &X = MatchInfo.first; 3023e8d8bef9SDimitry Andric Register &Y = MatchInfo.second; 3024e8d8bef9SDimitry Andric Register AndReg = MI.getOperand(1).getReg(); 3025e8d8bef9SDimitry Andric Register SharedReg = MI.getOperand(2).getReg(); 3026e8d8bef9SDimitry Andric 3027e8d8bef9SDimitry Andric // Find a G_AND on either side of the G_XOR. 3028e8d8bef9SDimitry Andric // Look for one of 3029e8d8bef9SDimitry Andric // 3030e8d8bef9SDimitry Andric // (xor (and x, y), SharedReg) 3031e8d8bef9SDimitry Andric // (xor SharedReg, (and x, y)) 3032e8d8bef9SDimitry Andric if (!mi_match(AndReg, MRI, m_GAnd(m_Reg(X), m_Reg(Y)))) { 3033e8d8bef9SDimitry Andric std::swap(AndReg, SharedReg); 3034e8d8bef9SDimitry Andric if (!mi_match(AndReg, MRI, m_GAnd(m_Reg(X), m_Reg(Y)))) 3035e8d8bef9SDimitry Andric return false; 3036e8d8bef9SDimitry Andric } 3037e8d8bef9SDimitry Andric 3038e8d8bef9SDimitry Andric // Only do this if we'll eliminate the G_AND. 3039e8d8bef9SDimitry Andric if (!MRI.hasOneNonDBGUse(AndReg)) 3040e8d8bef9SDimitry Andric return false; 3041e8d8bef9SDimitry Andric 3042e8d8bef9SDimitry Andric // We can combine if SharedReg is the same as either the LHS or RHS of the 3043e8d8bef9SDimitry Andric // G_AND. 3044e8d8bef9SDimitry Andric if (Y != SharedReg) 3045e8d8bef9SDimitry Andric std::swap(X, Y); 3046e8d8bef9SDimitry Andric return Y == SharedReg; 3047e8d8bef9SDimitry Andric } 3048e8d8bef9SDimitry Andric 3049fe6060f1SDimitry Andric void CombinerHelper::applyXorOfAndWithSameReg( 3050e8d8bef9SDimitry Andric MachineInstr &MI, std::pair<Register, Register> &MatchInfo) { 3051e8d8bef9SDimitry Andric // Fold (xor (and x, y), y) -> (and (not x), y) 3052e8d8bef9SDimitry Andric Builder.setInstrAndDebugLoc(MI); 3053e8d8bef9SDimitry Andric Register X, Y; 3054e8d8bef9SDimitry Andric std::tie(X, Y) = MatchInfo; 3055e8d8bef9SDimitry Andric auto Not = Builder.buildNot(MRI.getType(X), X); 3056e8d8bef9SDimitry Andric Observer.changingInstr(MI); 3057e8d8bef9SDimitry Andric MI.setDesc(Builder.getTII().get(TargetOpcode::G_AND)); 3058e8d8bef9SDimitry Andric MI.getOperand(1).setReg(Not->getOperand(0).getReg()); 3059e8d8bef9SDimitry Andric MI.getOperand(2).setReg(Y); 3060e8d8bef9SDimitry Andric Observer.changedInstr(MI); 3061e8d8bef9SDimitry Andric } 3062e8d8bef9SDimitry Andric 3063e8d8bef9SDimitry Andric bool CombinerHelper::matchPtrAddZero(MachineInstr &MI) { 3064349cc55cSDimitry Andric auto &PtrAdd = cast<GPtrAdd>(MI); 3065349cc55cSDimitry Andric Register DstReg = PtrAdd.getReg(0); 3066e8d8bef9SDimitry Andric LLT Ty = MRI.getType(DstReg); 3067e8d8bef9SDimitry Andric const DataLayout &DL = Builder.getMF().getDataLayout(); 3068e8d8bef9SDimitry Andric 3069e8d8bef9SDimitry Andric if (DL.isNonIntegralAddressSpace(Ty.getScalarType().getAddressSpace())) 3070e8d8bef9SDimitry Andric return false; 3071e8d8bef9SDimitry Andric 3072e8d8bef9SDimitry Andric if (Ty.isPointer()) { 3073349cc55cSDimitry Andric auto ConstVal = getIConstantVRegVal(PtrAdd.getBaseReg(), MRI); 3074e8d8bef9SDimitry Andric return ConstVal && *ConstVal == 0; 3075e8d8bef9SDimitry Andric } 3076e8d8bef9SDimitry Andric 3077e8d8bef9SDimitry Andric assert(Ty.isVector() && "Expecting a vector type"); 3078349cc55cSDimitry Andric const MachineInstr *VecMI = MRI.getVRegDef(PtrAdd.getBaseReg()); 3079e8d8bef9SDimitry Andric return isBuildVectorAllZeros(*VecMI, MRI); 3080e8d8bef9SDimitry Andric } 3081e8d8bef9SDimitry Andric 3082fe6060f1SDimitry Andric void CombinerHelper::applyPtrAddZero(MachineInstr &MI) { 3083349cc55cSDimitry Andric auto &PtrAdd = cast<GPtrAdd>(MI); 3084349cc55cSDimitry Andric Builder.setInstrAndDebugLoc(PtrAdd); 3085349cc55cSDimitry Andric Builder.buildIntToPtr(PtrAdd.getReg(0), PtrAdd.getOffsetReg()); 3086349cc55cSDimitry Andric PtrAdd.eraseFromParent(); 3087e8d8bef9SDimitry Andric } 3088e8d8bef9SDimitry Andric 3089e8d8bef9SDimitry Andric /// The second source operand is known to be a power of 2. 3090fe6060f1SDimitry Andric void CombinerHelper::applySimplifyURemByPow2(MachineInstr &MI) { 3091e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 3092e8d8bef9SDimitry Andric Register Src0 = MI.getOperand(1).getReg(); 3093e8d8bef9SDimitry Andric Register Pow2Src1 = MI.getOperand(2).getReg(); 3094e8d8bef9SDimitry Andric LLT Ty = MRI.getType(DstReg); 3095e8d8bef9SDimitry Andric Builder.setInstrAndDebugLoc(MI); 3096e8d8bef9SDimitry Andric 3097e8d8bef9SDimitry Andric // Fold (urem x, pow2) -> (and x, pow2-1) 3098e8d8bef9SDimitry Andric auto NegOne = Builder.buildConstant(Ty, -1); 3099e8d8bef9SDimitry Andric auto Add = Builder.buildAdd(Ty, Pow2Src1, NegOne); 3100e8d8bef9SDimitry Andric Builder.buildAnd(DstReg, Src0, Add); 3101e8d8bef9SDimitry Andric MI.eraseFromParent(); 3102e8d8bef9SDimitry Andric } 3103e8d8bef9SDimitry Andric 310481ad6265SDimitry Andric bool CombinerHelper::matchFoldBinOpIntoSelect(MachineInstr &MI, 310581ad6265SDimitry Andric unsigned &SelectOpNo) { 310681ad6265SDimitry Andric Register LHS = MI.getOperand(1).getReg(); 310781ad6265SDimitry Andric Register RHS = MI.getOperand(2).getReg(); 310881ad6265SDimitry Andric 310981ad6265SDimitry Andric Register OtherOperandReg = RHS; 311081ad6265SDimitry Andric SelectOpNo = 1; 311181ad6265SDimitry Andric MachineInstr *Select = MRI.getVRegDef(LHS); 311281ad6265SDimitry Andric 311381ad6265SDimitry Andric // Don't do this unless the old select is going away. We want to eliminate the 311481ad6265SDimitry Andric // binary operator, not replace a binop with a select. 311581ad6265SDimitry Andric if (Select->getOpcode() != TargetOpcode::G_SELECT || 311681ad6265SDimitry Andric !MRI.hasOneNonDBGUse(LHS)) { 311781ad6265SDimitry Andric OtherOperandReg = LHS; 311881ad6265SDimitry Andric SelectOpNo = 2; 311981ad6265SDimitry Andric Select = MRI.getVRegDef(RHS); 312081ad6265SDimitry Andric if (Select->getOpcode() != TargetOpcode::G_SELECT || 312181ad6265SDimitry Andric !MRI.hasOneNonDBGUse(RHS)) 312281ad6265SDimitry Andric return false; 312381ad6265SDimitry Andric } 312481ad6265SDimitry Andric 312581ad6265SDimitry Andric MachineInstr *SelectLHS = MRI.getVRegDef(Select->getOperand(2).getReg()); 312681ad6265SDimitry Andric MachineInstr *SelectRHS = MRI.getVRegDef(Select->getOperand(3).getReg()); 312781ad6265SDimitry Andric 312881ad6265SDimitry Andric if (!isConstantOrConstantVector(*SelectLHS, MRI, 312981ad6265SDimitry Andric /*AllowFP*/ true, 313081ad6265SDimitry Andric /*AllowOpaqueConstants*/ false)) 313181ad6265SDimitry Andric return false; 313281ad6265SDimitry Andric if (!isConstantOrConstantVector(*SelectRHS, MRI, 313381ad6265SDimitry Andric /*AllowFP*/ true, 313481ad6265SDimitry Andric /*AllowOpaqueConstants*/ false)) 313581ad6265SDimitry Andric return false; 313681ad6265SDimitry Andric 313781ad6265SDimitry Andric unsigned BinOpcode = MI.getOpcode(); 313881ad6265SDimitry Andric 313981ad6265SDimitry Andric // We know know one of the operands is a select of constants. Now verify that 314081ad6265SDimitry Andric // the other binary operator operand is either a constant, or we can handle a 314181ad6265SDimitry Andric // variable. 314281ad6265SDimitry Andric bool CanFoldNonConst = 314381ad6265SDimitry Andric (BinOpcode == TargetOpcode::G_AND || BinOpcode == TargetOpcode::G_OR) && 314481ad6265SDimitry Andric (isNullOrNullSplat(*SelectLHS, MRI) || 314581ad6265SDimitry Andric isAllOnesOrAllOnesSplat(*SelectLHS, MRI)) && 314681ad6265SDimitry Andric (isNullOrNullSplat(*SelectRHS, MRI) || 314781ad6265SDimitry Andric isAllOnesOrAllOnesSplat(*SelectRHS, MRI)); 314881ad6265SDimitry Andric if (CanFoldNonConst) 314981ad6265SDimitry Andric return true; 315081ad6265SDimitry Andric 315181ad6265SDimitry Andric return isConstantOrConstantVector(*MRI.getVRegDef(OtherOperandReg), MRI, 315281ad6265SDimitry Andric /*AllowFP*/ true, 315381ad6265SDimitry Andric /*AllowOpaqueConstants*/ false); 315481ad6265SDimitry Andric } 315581ad6265SDimitry Andric 315681ad6265SDimitry Andric /// \p SelectOperand is the operand in binary operator \p MI that is the select 315781ad6265SDimitry Andric /// to fold. 315881ad6265SDimitry Andric bool CombinerHelper::applyFoldBinOpIntoSelect(MachineInstr &MI, 315981ad6265SDimitry Andric const unsigned &SelectOperand) { 316081ad6265SDimitry Andric Builder.setInstrAndDebugLoc(MI); 316181ad6265SDimitry Andric 316281ad6265SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 316381ad6265SDimitry Andric Register LHS = MI.getOperand(1).getReg(); 316481ad6265SDimitry Andric Register RHS = MI.getOperand(2).getReg(); 316581ad6265SDimitry Andric MachineInstr *Select = MRI.getVRegDef(MI.getOperand(SelectOperand).getReg()); 316681ad6265SDimitry Andric 316781ad6265SDimitry Andric Register SelectCond = Select->getOperand(1).getReg(); 316881ad6265SDimitry Andric Register SelectTrue = Select->getOperand(2).getReg(); 316981ad6265SDimitry Andric Register SelectFalse = Select->getOperand(3).getReg(); 317081ad6265SDimitry Andric 317181ad6265SDimitry Andric LLT Ty = MRI.getType(Dst); 317281ad6265SDimitry Andric unsigned BinOpcode = MI.getOpcode(); 317381ad6265SDimitry Andric 317481ad6265SDimitry Andric Register FoldTrue, FoldFalse; 317581ad6265SDimitry Andric 317681ad6265SDimitry Andric // We have a select-of-constants followed by a binary operator with a 317781ad6265SDimitry Andric // constant. Eliminate the binop by pulling the constant math into the select. 317881ad6265SDimitry Andric // Example: add (select Cond, CT, CF), CBO --> select Cond, CT + CBO, CF + CBO 317981ad6265SDimitry Andric if (SelectOperand == 1) { 318081ad6265SDimitry Andric // TODO: SelectionDAG verifies this actually constant folds before 318181ad6265SDimitry Andric // committing to the combine. 318281ad6265SDimitry Andric 318381ad6265SDimitry Andric FoldTrue = Builder.buildInstr(BinOpcode, {Ty}, {SelectTrue, RHS}).getReg(0); 318481ad6265SDimitry Andric FoldFalse = 318581ad6265SDimitry Andric Builder.buildInstr(BinOpcode, {Ty}, {SelectFalse, RHS}).getReg(0); 318681ad6265SDimitry Andric } else { 318781ad6265SDimitry Andric FoldTrue = Builder.buildInstr(BinOpcode, {Ty}, {LHS, SelectTrue}).getReg(0); 318881ad6265SDimitry Andric FoldFalse = 318981ad6265SDimitry Andric Builder.buildInstr(BinOpcode, {Ty}, {LHS, SelectFalse}).getReg(0); 319081ad6265SDimitry Andric } 319181ad6265SDimitry Andric 319281ad6265SDimitry Andric Builder.buildSelect(Dst, SelectCond, FoldTrue, FoldFalse, MI.getFlags()); 319381ad6265SDimitry Andric Observer.erasingInstr(*Select); 319481ad6265SDimitry Andric Select->eraseFromParent(); 319581ad6265SDimitry Andric MI.eraseFromParent(); 319681ad6265SDimitry Andric 319781ad6265SDimitry Andric return true; 319881ad6265SDimitry Andric } 319981ad6265SDimitry Andric 3200e8d8bef9SDimitry Andric Optional<SmallVector<Register, 8>> 3201e8d8bef9SDimitry Andric CombinerHelper::findCandidatesForLoadOrCombine(const MachineInstr *Root) const { 3202e8d8bef9SDimitry Andric assert(Root->getOpcode() == TargetOpcode::G_OR && "Expected G_OR only!"); 3203e8d8bef9SDimitry Andric // We want to detect if Root is part of a tree which represents a bunch 3204e8d8bef9SDimitry Andric // of loads being merged into a larger load. We'll try to recognize patterns 3205e8d8bef9SDimitry Andric // like, for example: 3206e8d8bef9SDimitry Andric // 3207e8d8bef9SDimitry Andric // Reg Reg 3208e8d8bef9SDimitry Andric // \ / 3209e8d8bef9SDimitry Andric // OR_1 Reg 3210e8d8bef9SDimitry Andric // \ / 3211e8d8bef9SDimitry Andric // OR_2 3212e8d8bef9SDimitry Andric // \ Reg 3213e8d8bef9SDimitry Andric // .. / 3214e8d8bef9SDimitry Andric // Root 3215e8d8bef9SDimitry Andric // 3216e8d8bef9SDimitry Andric // Reg Reg Reg Reg 3217e8d8bef9SDimitry Andric // \ / \ / 3218e8d8bef9SDimitry Andric // OR_1 OR_2 3219e8d8bef9SDimitry Andric // \ / 3220e8d8bef9SDimitry Andric // \ / 3221e8d8bef9SDimitry Andric // ... 3222e8d8bef9SDimitry Andric // Root 3223e8d8bef9SDimitry Andric // 3224e8d8bef9SDimitry Andric // Each "Reg" may have been produced by a load + some arithmetic. This 3225e8d8bef9SDimitry Andric // function will save each of them. 3226e8d8bef9SDimitry Andric SmallVector<Register, 8> RegsToVisit; 3227e8d8bef9SDimitry Andric SmallVector<const MachineInstr *, 7> Ors = {Root}; 3228e8d8bef9SDimitry Andric 3229e8d8bef9SDimitry Andric // In the "worst" case, we're dealing with a load for each byte. So, there 3230e8d8bef9SDimitry Andric // are at most #bytes - 1 ORs. 3231e8d8bef9SDimitry Andric const unsigned MaxIter = 3232e8d8bef9SDimitry Andric MRI.getType(Root->getOperand(0).getReg()).getSizeInBytes() - 1; 3233e8d8bef9SDimitry Andric for (unsigned Iter = 0; Iter < MaxIter; ++Iter) { 3234e8d8bef9SDimitry Andric if (Ors.empty()) 3235e8d8bef9SDimitry Andric break; 3236e8d8bef9SDimitry Andric const MachineInstr *Curr = Ors.pop_back_val(); 3237e8d8bef9SDimitry Andric Register OrLHS = Curr->getOperand(1).getReg(); 3238e8d8bef9SDimitry Andric Register OrRHS = Curr->getOperand(2).getReg(); 3239e8d8bef9SDimitry Andric 3240e8d8bef9SDimitry Andric // In the combine, we want to elimate the entire tree. 3241e8d8bef9SDimitry Andric if (!MRI.hasOneNonDBGUse(OrLHS) || !MRI.hasOneNonDBGUse(OrRHS)) 3242e8d8bef9SDimitry Andric return None; 3243e8d8bef9SDimitry Andric 3244e8d8bef9SDimitry Andric // If it's a G_OR, save it and continue to walk. If it's not, then it's 3245e8d8bef9SDimitry Andric // something that may be a load + arithmetic. 3246e8d8bef9SDimitry Andric if (const MachineInstr *Or = getOpcodeDef(TargetOpcode::G_OR, OrLHS, MRI)) 3247e8d8bef9SDimitry Andric Ors.push_back(Or); 3248e8d8bef9SDimitry Andric else 3249e8d8bef9SDimitry Andric RegsToVisit.push_back(OrLHS); 3250e8d8bef9SDimitry Andric if (const MachineInstr *Or = getOpcodeDef(TargetOpcode::G_OR, OrRHS, MRI)) 3251e8d8bef9SDimitry Andric Ors.push_back(Or); 3252e8d8bef9SDimitry Andric else 3253e8d8bef9SDimitry Andric RegsToVisit.push_back(OrRHS); 3254e8d8bef9SDimitry Andric } 3255e8d8bef9SDimitry Andric 3256e8d8bef9SDimitry Andric // We're going to try and merge each register into a wider power-of-2 type, 3257e8d8bef9SDimitry Andric // so we ought to have an even number of registers. 3258e8d8bef9SDimitry Andric if (RegsToVisit.empty() || RegsToVisit.size() % 2 != 0) 3259e8d8bef9SDimitry Andric return None; 3260e8d8bef9SDimitry Andric return RegsToVisit; 3261e8d8bef9SDimitry Andric } 3262e8d8bef9SDimitry Andric 3263e8d8bef9SDimitry Andric /// Helper function for findLoadOffsetsForLoadOrCombine. 3264e8d8bef9SDimitry Andric /// 3265e8d8bef9SDimitry Andric /// Check if \p Reg is the result of loading a \p MemSizeInBits wide value, 3266e8d8bef9SDimitry Andric /// and then moving that value into a specific byte offset. 3267e8d8bef9SDimitry Andric /// 3268e8d8bef9SDimitry Andric /// e.g. x[i] << 24 3269e8d8bef9SDimitry Andric /// 3270e8d8bef9SDimitry Andric /// \returns The load instruction and the byte offset it is moved into. 3271fe6060f1SDimitry Andric static Optional<std::pair<GZExtLoad *, int64_t>> 3272e8d8bef9SDimitry Andric matchLoadAndBytePosition(Register Reg, unsigned MemSizeInBits, 3273e8d8bef9SDimitry Andric const MachineRegisterInfo &MRI) { 3274e8d8bef9SDimitry Andric assert(MRI.hasOneNonDBGUse(Reg) && 3275e8d8bef9SDimitry Andric "Expected Reg to only have one non-debug use?"); 3276e8d8bef9SDimitry Andric Register MaybeLoad; 3277e8d8bef9SDimitry Andric int64_t Shift; 3278e8d8bef9SDimitry Andric if (!mi_match(Reg, MRI, 3279e8d8bef9SDimitry Andric m_OneNonDBGUse(m_GShl(m_Reg(MaybeLoad), m_ICst(Shift))))) { 3280e8d8bef9SDimitry Andric Shift = 0; 3281e8d8bef9SDimitry Andric MaybeLoad = Reg; 3282e8d8bef9SDimitry Andric } 3283e8d8bef9SDimitry Andric 3284e8d8bef9SDimitry Andric if (Shift % MemSizeInBits != 0) 3285e8d8bef9SDimitry Andric return None; 3286e8d8bef9SDimitry Andric 3287e8d8bef9SDimitry Andric // TODO: Handle other types of loads. 3288fe6060f1SDimitry Andric auto *Load = getOpcodeDef<GZExtLoad>(MaybeLoad, MRI); 3289e8d8bef9SDimitry Andric if (!Load) 3290e8d8bef9SDimitry Andric return None; 3291e8d8bef9SDimitry Andric 3292fe6060f1SDimitry Andric if (!Load->isUnordered() || Load->getMemSizeInBits() != MemSizeInBits) 3293e8d8bef9SDimitry Andric return None; 3294e8d8bef9SDimitry Andric 3295e8d8bef9SDimitry Andric return std::make_pair(Load, Shift / MemSizeInBits); 3296e8d8bef9SDimitry Andric } 3297e8d8bef9SDimitry Andric 3298fe6060f1SDimitry Andric Optional<std::tuple<GZExtLoad *, int64_t, GZExtLoad *>> 3299e8d8bef9SDimitry Andric CombinerHelper::findLoadOffsetsForLoadOrCombine( 3300e8d8bef9SDimitry Andric SmallDenseMap<int64_t, int64_t, 8> &MemOffset2Idx, 3301e8d8bef9SDimitry Andric const SmallVector<Register, 8> &RegsToVisit, const unsigned MemSizeInBits) { 3302e8d8bef9SDimitry Andric 3303e8d8bef9SDimitry Andric // Each load found for the pattern. There should be one for each RegsToVisit. 3304e8d8bef9SDimitry Andric SmallSetVector<const MachineInstr *, 8> Loads; 3305e8d8bef9SDimitry Andric 3306e8d8bef9SDimitry Andric // The lowest index used in any load. (The lowest "i" for each x[i].) 3307e8d8bef9SDimitry Andric int64_t LowestIdx = INT64_MAX; 3308e8d8bef9SDimitry Andric 3309e8d8bef9SDimitry Andric // The load which uses the lowest index. 3310fe6060f1SDimitry Andric GZExtLoad *LowestIdxLoad = nullptr; 3311e8d8bef9SDimitry Andric 3312e8d8bef9SDimitry Andric // Keeps track of the load indices we see. We shouldn't see any indices twice. 3313e8d8bef9SDimitry Andric SmallSet<int64_t, 8> SeenIdx; 3314e8d8bef9SDimitry Andric 3315e8d8bef9SDimitry Andric // Ensure each load is in the same MBB. 3316e8d8bef9SDimitry Andric // TODO: Support multiple MachineBasicBlocks. 3317e8d8bef9SDimitry Andric MachineBasicBlock *MBB = nullptr; 3318e8d8bef9SDimitry Andric const MachineMemOperand *MMO = nullptr; 3319e8d8bef9SDimitry Andric 3320e8d8bef9SDimitry Andric // Earliest instruction-order load in the pattern. 3321fe6060f1SDimitry Andric GZExtLoad *EarliestLoad = nullptr; 3322e8d8bef9SDimitry Andric 3323e8d8bef9SDimitry Andric // Latest instruction-order load in the pattern. 3324fe6060f1SDimitry Andric GZExtLoad *LatestLoad = nullptr; 3325e8d8bef9SDimitry Andric 3326e8d8bef9SDimitry Andric // Base pointer which every load should share. 3327e8d8bef9SDimitry Andric Register BasePtr; 3328e8d8bef9SDimitry Andric 3329e8d8bef9SDimitry Andric // We want to find a load for each register. Each load should have some 3330e8d8bef9SDimitry Andric // appropriate bit twiddling arithmetic. During this loop, we will also keep 3331e8d8bef9SDimitry Andric // track of the load which uses the lowest index. Later, we will check if we 3332e8d8bef9SDimitry Andric // can use its pointer in the final, combined load. 3333e8d8bef9SDimitry Andric for (auto Reg : RegsToVisit) { 3334e8d8bef9SDimitry Andric // Find the load, and find the position that it will end up in (e.g. a 3335e8d8bef9SDimitry Andric // shifted) value. 3336e8d8bef9SDimitry Andric auto LoadAndPos = matchLoadAndBytePosition(Reg, MemSizeInBits, MRI); 3337e8d8bef9SDimitry Andric if (!LoadAndPos) 3338e8d8bef9SDimitry Andric return None; 3339fe6060f1SDimitry Andric GZExtLoad *Load; 3340e8d8bef9SDimitry Andric int64_t DstPos; 3341e8d8bef9SDimitry Andric std::tie(Load, DstPos) = *LoadAndPos; 3342e8d8bef9SDimitry Andric 3343e8d8bef9SDimitry Andric // TODO: Handle multiple MachineBasicBlocks. Currently not handled because 3344e8d8bef9SDimitry Andric // it is difficult to check for stores/calls/etc between loads. 3345e8d8bef9SDimitry Andric MachineBasicBlock *LoadMBB = Load->getParent(); 3346e8d8bef9SDimitry Andric if (!MBB) 3347e8d8bef9SDimitry Andric MBB = LoadMBB; 3348e8d8bef9SDimitry Andric if (LoadMBB != MBB) 3349e8d8bef9SDimitry Andric return None; 3350e8d8bef9SDimitry Andric 3351e8d8bef9SDimitry Andric // Make sure that the MachineMemOperands of every seen load are compatible. 3352fe6060f1SDimitry Andric auto &LoadMMO = Load->getMMO(); 3353e8d8bef9SDimitry Andric if (!MMO) 3354fe6060f1SDimitry Andric MMO = &LoadMMO; 3355fe6060f1SDimitry Andric if (MMO->getAddrSpace() != LoadMMO.getAddrSpace()) 3356e8d8bef9SDimitry Andric return None; 3357e8d8bef9SDimitry Andric 3358e8d8bef9SDimitry Andric // Find out what the base pointer and index for the load is. 3359e8d8bef9SDimitry Andric Register LoadPtr; 3360e8d8bef9SDimitry Andric int64_t Idx; 3361e8d8bef9SDimitry Andric if (!mi_match(Load->getOperand(1).getReg(), MRI, 3362e8d8bef9SDimitry Andric m_GPtrAdd(m_Reg(LoadPtr), m_ICst(Idx)))) { 3363e8d8bef9SDimitry Andric LoadPtr = Load->getOperand(1).getReg(); 3364e8d8bef9SDimitry Andric Idx = 0; 3365e8d8bef9SDimitry Andric } 3366e8d8bef9SDimitry Andric 3367e8d8bef9SDimitry Andric // Don't combine things like a[i], a[i] -> a bigger load. 3368e8d8bef9SDimitry Andric if (!SeenIdx.insert(Idx).second) 3369e8d8bef9SDimitry Andric return None; 3370e8d8bef9SDimitry Andric 3371e8d8bef9SDimitry Andric // Every load must share the same base pointer; don't combine things like: 3372e8d8bef9SDimitry Andric // 3373e8d8bef9SDimitry Andric // a[i], b[i + 1] -> a bigger load. 3374e8d8bef9SDimitry Andric if (!BasePtr.isValid()) 3375e8d8bef9SDimitry Andric BasePtr = LoadPtr; 3376e8d8bef9SDimitry Andric if (BasePtr != LoadPtr) 3377e8d8bef9SDimitry Andric return None; 3378e8d8bef9SDimitry Andric 3379e8d8bef9SDimitry Andric if (Idx < LowestIdx) { 3380e8d8bef9SDimitry Andric LowestIdx = Idx; 3381e8d8bef9SDimitry Andric LowestIdxLoad = Load; 3382e8d8bef9SDimitry Andric } 3383e8d8bef9SDimitry Andric 3384e8d8bef9SDimitry Andric // Keep track of the byte offset that this load ends up at. If we have seen 3385e8d8bef9SDimitry Andric // the byte offset, then stop here. We do not want to combine: 3386e8d8bef9SDimitry Andric // 3387e8d8bef9SDimitry Andric // a[i] << 16, a[i + k] << 16 -> a bigger load. 3388e8d8bef9SDimitry Andric if (!MemOffset2Idx.try_emplace(DstPos, Idx).second) 3389e8d8bef9SDimitry Andric return None; 3390e8d8bef9SDimitry Andric Loads.insert(Load); 3391e8d8bef9SDimitry Andric 3392e8d8bef9SDimitry Andric // Keep track of the position of the earliest/latest loads in the pattern. 3393e8d8bef9SDimitry Andric // We will check that there are no load fold barriers between them later 3394e8d8bef9SDimitry Andric // on. 3395e8d8bef9SDimitry Andric // 3396e8d8bef9SDimitry Andric // FIXME: Is there a better way to check for load fold barriers? 3397e8d8bef9SDimitry Andric if (!EarliestLoad || dominates(*Load, *EarliestLoad)) 3398e8d8bef9SDimitry Andric EarliestLoad = Load; 3399e8d8bef9SDimitry Andric if (!LatestLoad || dominates(*LatestLoad, *Load)) 3400e8d8bef9SDimitry Andric LatestLoad = Load; 3401e8d8bef9SDimitry Andric } 3402e8d8bef9SDimitry Andric 3403e8d8bef9SDimitry Andric // We found a load for each register. Let's check if each load satisfies the 3404e8d8bef9SDimitry Andric // pattern. 3405e8d8bef9SDimitry Andric assert(Loads.size() == RegsToVisit.size() && 3406e8d8bef9SDimitry Andric "Expected to find a load for each register?"); 3407e8d8bef9SDimitry Andric assert(EarliestLoad != LatestLoad && EarliestLoad && 3408e8d8bef9SDimitry Andric LatestLoad && "Expected at least two loads?"); 3409e8d8bef9SDimitry Andric 3410e8d8bef9SDimitry Andric // Check if there are any stores, calls, etc. between any of the loads. If 3411e8d8bef9SDimitry Andric // there are, then we can't safely perform the combine. 3412e8d8bef9SDimitry Andric // 3413e8d8bef9SDimitry Andric // MaxIter is chosen based off the (worst case) number of iterations it 3414e8d8bef9SDimitry Andric // typically takes to succeed in the LLVM test suite plus some padding. 3415e8d8bef9SDimitry Andric // 3416e8d8bef9SDimitry Andric // FIXME: Is there a better way to check for load fold barriers? 3417e8d8bef9SDimitry Andric const unsigned MaxIter = 20; 3418e8d8bef9SDimitry Andric unsigned Iter = 0; 3419e8d8bef9SDimitry Andric for (const auto &MI : instructionsWithoutDebug(EarliestLoad->getIterator(), 3420e8d8bef9SDimitry Andric LatestLoad->getIterator())) { 3421e8d8bef9SDimitry Andric if (Loads.count(&MI)) 3422e8d8bef9SDimitry Andric continue; 3423e8d8bef9SDimitry Andric if (MI.isLoadFoldBarrier()) 3424e8d8bef9SDimitry Andric return None; 3425e8d8bef9SDimitry Andric if (Iter++ == MaxIter) 3426e8d8bef9SDimitry Andric return None; 3427e8d8bef9SDimitry Andric } 3428e8d8bef9SDimitry Andric 3429fe6060f1SDimitry Andric return std::make_tuple(LowestIdxLoad, LowestIdx, LatestLoad); 3430e8d8bef9SDimitry Andric } 3431e8d8bef9SDimitry Andric 3432e8d8bef9SDimitry Andric bool CombinerHelper::matchLoadOrCombine( 3433e8d8bef9SDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) { 3434e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_OR); 3435e8d8bef9SDimitry Andric MachineFunction &MF = *MI.getMF(); 3436e8d8bef9SDimitry Andric // Assuming a little-endian target, transform: 3437e8d8bef9SDimitry Andric // s8 *a = ... 3438e8d8bef9SDimitry Andric // s32 val = a[0] | (a[1] << 8) | (a[2] << 16) | (a[3] << 24) 3439e8d8bef9SDimitry Andric // => 3440e8d8bef9SDimitry Andric // s32 val = *((i32)a) 3441e8d8bef9SDimitry Andric // 3442e8d8bef9SDimitry Andric // s8 *a = ... 3443e8d8bef9SDimitry Andric // s32 val = (a[0] << 24) | (a[1] << 16) | (a[2] << 8) | a[3] 3444e8d8bef9SDimitry Andric // => 3445e8d8bef9SDimitry Andric // s32 val = BSWAP(*((s32)a)) 3446e8d8bef9SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 3447e8d8bef9SDimitry Andric LLT Ty = MRI.getType(Dst); 3448e8d8bef9SDimitry Andric if (Ty.isVector()) 3449e8d8bef9SDimitry Andric return false; 3450e8d8bef9SDimitry Andric 3451e8d8bef9SDimitry Andric // We need to combine at least two loads into this type. Since the smallest 3452e8d8bef9SDimitry Andric // possible load is into a byte, we need at least a 16-bit wide type. 3453e8d8bef9SDimitry Andric const unsigned WideMemSizeInBits = Ty.getSizeInBits(); 3454e8d8bef9SDimitry Andric if (WideMemSizeInBits < 16 || WideMemSizeInBits % 8 != 0) 3455e8d8bef9SDimitry Andric return false; 3456e8d8bef9SDimitry Andric 3457e8d8bef9SDimitry Andric // Match a collection of non-OR instructions in the pattern. 3458e8d8bef9SDimitry Andric auto RegsToVisit = findCandidatesForLoadOrCombine(&MI); 3459e8d8bef9SDimitry Andric if (!RegsToVisit) 3460e8d8bef9SDimitry Andric return false; 3461e8d8bef9SDimitry Andric 3462e8d8bef9SDimitry Andric // We have a collection of non-OR instructions. Figure out how wide each of 3463e8d8bef9SDimitry Andric // the small loads should be based off of the number of potential loads we 3464e8d8bef9SDimitry Andric // found. 3465e8d8bef9SDimitry Andric const unsigned NarrowMemSizeInBits = WideMemSizeInBits / RegsToVisit->size(); 3466e8d8bef9SDimitry Andric if (NarrowMemSizeInBits % 8 != 0) 3467e8d8bef9SDimitry Andric return false; 3468e8d8bef9SDimitry Andric 3469e8d8bef9SDimitry Andric // Check if each register feeding into each OR is a load from the same 3470e8d8bef9SDimitry Andric // base pointer + some arithmetic. 3471e8d8bef9SDimitry Andric // 3472e8d8bef9SDimitry Andric // e.g. a[0], a[1] << 8, a[2] << 16, etc. 3473e8d8bef9SDimitry Andric // 3474e8d8bef9SDimitry Andric // Also verify that each of these ends up putting a[i] into the same memory 3475e8d8bef9SDimitry Andric // offset as a load into a wide type would. 3476e8d8bef9SDimitry Andric SmallDenseMap<int64_t, int64_t, 8> MemOffset2Idx; 3477fe6060f1SDimitry Andric GZExtLoad *LowestIdxLoad, *LatestLoad; 3478e8d8bef9SDimitry Andric int64_t LowestIdx; 3479e8d8bef9SDimitry Andric auto MaybeLoadInfo = findLoadOffsetsForLoadOrCombine( 3480e8d8bef9SDimitry Andric MemOffset2Idx, *RegsToVisit, NarrowMemSizeInBits); 3481e8d8bef9SDimitry Andric if (!MaybeLoadInfo) 3482e8d8bef9SDimitry Andric return false; 3483fe6060f1SDimitry Andric std::tie(LowestIdxLoad, LowestIdx, LatestLoad) = *MaybeLoadInfo; 3484e8d8bef9SDimitry Andric 3485e8d8bef9SDimitry Andric // We have a bunch of loads being OR'd together. Using the addresses + offsets 3486e8d8bef9SDimitry Andric // we found before, check if this corresponds to a big or little endian byte 3487e8d8bef9SDimitry Andric // pattern. If it does, then we can represent it using a load + possibly a 3488e8d8bef9SDimitry Andric // BSWAP. 3489e8d8bef9SDimitry Andric bool IsBigEndianTarget = MF.getDataLayout().isBigEndian(); 3490e8d8bef9SDimitry Andric Optional<bool> IsBigEndian = isBigEndian(MemOffset2Idx, LowestIdx); 349181ad6265SDimitry Andric if (!IsBigEndian) 3492e8d8bef9SDimitry Andric return false; 3493e8d8bef9SDimitry Andric bool NeedsBSwap = IsBigEndianTarget != *IsBigEndian; 3494e8d8bef9SDimitry Andric if (NeedsBSwap && !isLegalOrBeforeLegalizer({TargetOpcode::G_BSWAP, {Ty}})) 3495e8d8bef9SDimitry Andric return false; 3496e8d8bef9SDimitry Andric 3497e8d8bef9SDimitry Andric // Make sure that the load from the lowest index produces offset 0 in the 3498e8d8bef9SDimitry Andric // final value. 3499e8d8bef9SDimitry Andric // 3500e8d8bef9SDimitry Andric // This ensures that we won't combine something like this: 3501e8d8bef9SDimitry Andric // 3502e8d8bef9SDimitry Andric // load x[i] -> byte 2 3503e8d8bef9SDimitry Andric // load x[i+1] -> byte 0 ---> wide_load x[i] 3504e8d8bef9SDimitry Andric // load x[i+2] -> byte 1 3505e8d8bef9SDimitry Andric const unsigned NumLoadsInTy = WideMemSizeInBits / NarrowMemSizeInBits; 3506e8d8bef9SDimitry Andric const unsigned ZeroByteOffset = 3507e8d8bef9SDimitry Andric *IsBigEndian 3508e8d8bef9SDimitry Andric ? bigEndianByteAt(NumLoadsInTy, 0) 3509e8d8bef9SDimitry Andric : littleEndianByteAt(NumLoadsInTy, 0); 3510e8d8bef9SDimitry Andric auto ZeroOffsetIdx = MemOffset2Idx.find(ZeroByteOffset); 3511e8d8bef9SDimitry Andric if (ZeroOffsetIdx == MemOffset2Idx.end() || 3512e8d8bef9SDimitry Andric ZeroOffsetIdx->second != LowestIdx) 3513e8d8bef9SDimitry Andric return false; 3514e8d8bef9SDimitry Andric 3515e8d8bef9SDimitry Andric // We wil reuse the pointer from the load which ends up at byte offset 0. It 3516e8d8bef9SDimitry Andric // may not use index 0. 3517fe6060f1SDimitry Andric Register Ptr = LowestIdxLoad->getPointerReg(); 3518fe6060f1SDimitry Andric const MachineMemOperand &MMO = LowestIdxLoad->getMMO(); 3519349cc55cSDimitry Andric LegalityQuery::MemDesc MMDesc(MMO); 3520fe6060f1SDimitry Andric MMDesc.MemoryTy = Ty; 3521e8d8bef9SDimitry Andric if (!isLegalOrBeforeLegalizer( 3522e8d8bef9SDimitry Andric {TargetOpcode::G_LOAD, {Ty, MRI.getType(Ptr)}, {MMDesc}})) 3523e8d8bef9SDimitry Andric return false; 3524e8d8bef9SDimitry Andric auto PtrInfo = MMO.getPointerInfo(); 3525e8d8bef9SDimitry Andric auto *NewMMO = MF.getMachineMemOperand(&MMO, PtrInfo, WideMemSizeInBits / 8); 3526e8d8bef9SDimitry Andric 3527e8d8bef9SDimitry Andric // Load must be allowed and fast on the target. 3528e8d8bef9SDimitry Andric LLVMContext &C = MF.getFunction().getContext(); 3529e8d8bef9SDimitry Andric auto &DL = MF.getDataLayout(); 3530e8d8bef9SDimitry Andric bool Fast = false; 3531e8d8bef9SDimitry Andric if (!getTargetLowering().allowsMemoryAccess(C, DL, Ty, *NewMMO, &Fast) || 3532e8d8bef9SDimitry Andric !Fast) 3533e8d8bef9SDimitry Andric return false; 3534e8d8bef9SDimitry Andric 3535e8d8bef9SDimitry Andric MatchInfo = [=](MachineIRBuilder &MIB) { 3536fe6060f1SDimitry Andric MIB.setInstrAndDebugLoc(*LatestLoad); 3537e8d8bef9SDimitry Andric Register LoadDst = NeedsBSwap ? MRI.cloneVirtualRegister(Dst) : Dst; 3538e8d8bef9SDimitry Andric MIB.buildLoad(LoadDst, Ptr, *NewMMO); 3539e8d8bef9SDimitry Andric if (NeedsBSwap) 3540e8d8bef9SDimitry Andric MIB.buildBSwap(Dst, LoadDst); 3541e8d8bef9SDimitry Andric }; 3542e8d8bef9SDimitry Andric return true; 3543e8d8bef9SDimitry Andric } 3544e8d8bef9SDimitry Andric 3545349cc55cSDimitry Andric /// Check if the store \p Store is a truncstore that can be merged. That is, 3546349cc55cSDimitry Andric /// it's a store of a shifted value of \p SrcVal. If \p SrcVal is an empty 3547349cc55cSDimitry Andric /// Register then it does not need to match and SrcVal is set to the source 3548349cc55cSDimitry Andric /// value found. 3549349cc55cSDimitry Andric /// On match, returns the start byte offset of the \p SrcVal that is being 3550349cc55cSDimitry Andric /// stored. 3551349cc55cSDimitry Andric static Optional<int64_t> getTruncStoreByteOffset(GStore &Store, Register &SrcVal, 3552349cc55cSDimitry Andric MachineRegisterInfo &MRI) { 3553349cc55cSDimitry Andric Register TruncVal; 3554349cc55cSDimitry Andric if (!mi_match(Store.getValueReg(), MRI, m_GTrunc(m_Reg(TruncVal)))) 3555349cc55cSDimitry Andric return None; 3556349cc55cSDimitry Andric 3557349cc55cSDimitry Andric // The shift amount must be a constant multiple of the narrow type. 3558349cc55cSDimitry Andric // It is translated to the offset address in the wide source value "y". 3559349cc55cSDimitry Andric // 3560349cc55cSDimitry Andric // x = G_LSHR y, ShiftAmtC 3561349cc55cSDimitry Andric // s8 z = G_TRUNC x 3562349cc55cSDimitry Andric // store z, ... 3563349cc55cSDimitry Andric Register FoundSrcVal; 3564349cc55cSDimitry Andric int64_t ShiftAmt; 3565349cc55cSDimitry Andric if (!mi_match(TruncVal, MRI, 3566349cc55cSDimitry Andric m_any_of(m_GLShr(m_Reg(FoundSrcVal), m_ICst(ShiftAmt)), 3567349cc55cSDimitry Andric m_GAShr(m_Reg(FoundSrcVal), m_ICst(ShiftAmt))))) { 3568349cc55cSDimitry Andric if (!SrcVal.isValid() || TruncVal == SrcVal) { 3569349cc55cSDimitry Andric if (!SrcVal.isValid()) 3570349cc55cSDimitry Andric SrcVal = TruncVal; 3571349cc55cSDimitry Andric return 0; // If it's the lowest index store. 3572349cc55cSDimitry Andric } 3573349cc55cSDimitry Andric return None; 3574349cc55cSDimitry Andric } 3575349cc55cSDimitry Andric 3576349cc55cSDimitry Andric unsigned NarrowBits = Store.getMMO().getMemoryType().getScalarSizeInBits(); 3577349cc55cSDimitry Andric if (ShiftAmt % NarrowBits!= 0) 3578349cc55cSDimitry Andric return None; 3579349cc55cSDimitry Andric const unsigned Offset = ShiftAmt / NarrowBits; 3580349cc55cSDimitry Andric 3581349cc55cSDimitry Andric if (SrcVal.isValid() && FoundSrcVal != SrcVal) 3582349cc55cSDimitry Andric return None; 3583349cc55cSDimitry Andric 3584349cc55cSDimitry Andric if (!SrcVal.isValid()) 3585349cc55cSDimitry Andric SrcVal = FoundSrcVal; 3586349cc55cSDimitry Andric else if (MRI.getType(SrcVal) != MRI.getType(FoundSrcVal)) 3587349cc55cSDimitry Andric return None; 3588349cc55cSDimitry Andric return Offset; 3589349cc55cSDimitry Andric } 3590349cc55cSDimitry Andric 3591349cc55cSDimitry Andric /// Match a pattern where a wide type scalar value is stored by several narrow 3592349cc55cSDimitry Andric /// stores. Fold it into a single store or a BSWAP and a store if the targets 3593349cc55cSDimitry Andric /// supports it. 3594349cc55cSDimitry Andric /// 3595349cc55cSDimitry Andric /// Assuming little endian target: 3596349cc55cSDimitry Andric /// i8 *p = ... 3597349cc55cSDimitry Andric /// i32 val = ... 3598349cc55cSDimitry Andric /// p[0] = (val >> 0) & 0xFF; 3599349cc55cSDimitry Andric /// p[1] = (val >> 8) & 0xFF; 3600349cc55cSDimitry Andric /// p[2] = (val >> 16) & 0xFF; 3601349cc55cSDimitry Andric /// p[3] = (val >> 24) & 0xFF; 3602349cc55cSDimitry Andric /// => 3603349cc55cSDimitry Andric /// *((i32)p) = val; 3604349cc55cSDimitry Andric /// 3605349cc55cSDimitry Andric /// i8 *p = ... 3606349cc55cSDimitry Andric /// i32 val = ... 3607349cc55cSDimitry Andric /// p[0] = (val >> 24) & 0xFF; 3608349cc55cSDimitry Andric /// p[1] = (val >> 16) & 0xFF; 3609349cc55cSDimitry Andric /// p[2] = (val >> 8) & 0xFF; 3610349cc55cSDimitry Andric /// p[3] = (val >> 0) & 0xFF; 3611349cc55cSDimitry Andric /// => 3612349cc55cSDimitry Andric /// *((i32)p) = BSWAP(val); 3613349cc55cSDimitry Andric bool CombinerHelper::matchTruncStoreMerge(MachineInstr &MI, 3614349cc55cSDimitry Andric MergeTruncStoresInfo &MatchInfo) { 3615349cc55cSDimitry Andric auto &StoreMI = cast<GStore>(MI); 3616349cc55cSDimitry Andric LLT MemTy = StoreMI.getMMO().getMemoryType(); 3617349cc55cSDimitry Andric 3618349cc55cSDimitry Andric // We only handle merging simple stores of 1-4 bytes. 3619349cc55cSDimitry Andric if (!MemTy.isScalar()) 3620349cc55cSDimitry Andric return false; 3621349cc55cSDimitry Andric switch (MemTy.getSizeInBits()) { 3622349cc55cSDimitry Andric case 8: 3623349cc55cSDimitry Andric case 16: 3624349cc55cSDimitry Andric case 32: 3625349cc55cSDimitry Andric break; 3626349cc55cSDimitry Andric default: 3627349cc55cSDimitry Andric return false; 3628349cc55cSDimitry Andric } 3629349cc55cSDimitry Andric if (!StoreMI.isSimple()) 3630349cc55cSDimitry Andric return false; 3631349cc55cSDimitry Andric 3632349cc55cSDimitry Andric // We do a simple search for mergeable stores prior to this one. 3633349cc55cSDimitry Andric // Any potential alias hazard along the way terminates the search. 3634349cc55cSDimitry Andric SmallVector<GStore *> FoundStores; 3635349cc55cSDimitry Andric 3636349cc55cSDimitry Andric // We're looking for: 3637349cc55cSDimitry Andric // 1) a (store(trunc(...))) 3638349cc55cSDimitry Andric // 2) of an LSHR/ASHR of a single wide value, by the appropriate shift to get 3639349cc55cSDimitry Andric // the partial value stored. 3640349cc55cSDimitry Andric // 3) where the offsets form either a little or big-endian sequence. 3641349cc55cSDimitry Andric 3642349cc55cSDimitry Andric auto &LastStore = StoreMI; 3643349cc55cSDimitry Andric 3644349cc55cSDimitry Andric // The single base pointer that all stores must use. 3645349cc55cSDimitry Andric Register BaseReg; 3646349cc55cSDimitry Andric int64_t LastOffset; 3647349cc55cSDimitry Andric if (!mi_match(LastStore.getPointerReg(), MRI, 3648349cc55cSDimitry Andric m_GPtrAdd(m_Reg(BaseReg), m_ICst(LastOffset)))) { 3649349cc55cSDimitry Andric BaseReg = LastStore.getPointerReg(); 3650349cc55cSDimitry Andric LastOffset = 0; 3651349cc55cSDimitry Andric } 3652349cc55cSDimitry Andric 3653349cc55cSDimitry Andric GStore *LowestIdxStore = &LastStore; 3654349cc55cSDimitry Andric int64_t LowestIdxOffset = LastOffset; 3655349cc55cSDimitry Andric 3656349cc55cSDimitry Andric Register WideSrcVal; 3657349cc55cSDimitry Andric auto LowestShiftAmt = getTruncStoreByteOffset(LastStore, WideSrcVal, MRI); 3658349cc55cSDimitry Andric if (!LowestShiftAmt) 3659349cc55cSDimitry Andric return false; // Didn't match a trunc. 3660349cc55cSDimitry Andric assert(WideSrcVal.isValid()); 3661349cc55cSDimitry Andric 3662349cc55cSDimitry Andric LLT WideStoreTy = MRI.getType(WideSrcVal); 3663349cc55cSDimitry Andric // The wide type might not be a multiple of the memory type, e.g. s48 and s32. 3664349cc55cSDimitry Andric if (WideStoreTy.getSizeInBits() % MemTy.getSizeInBits() != 0) 3665349cc55cSDimitry Andric return false; 3666349cc55cSDimitry Andric const unsigned NumStoresRequired = 3667349cc55cSDimitry Andric WideStoreTy.getSizeInBits() / MemTy.getSizeInBits(); 3668349cc55cSDimitry Andric 3669349cc55cSDimitry Andric SmallVector<int64_t, 8> OffsetMap(NumStoresRequired, INT64_MAX); 3670349cc55cSDimitry Andric OffsetMap[*LowestShiftAmt] = LastOffset; 3671349cc55cSDimitry Andric FoundStores.emplace_back(&LastStore); 3672349cc55cSDimitry Andric 3673349cc55cSDimitry Andric // Search the block up for more stores. 3674349cc55cSDimitry Andric // We use a search threshold of 10 instructions here because the combiner 3675349cc55cSDimitry Andric // works top-down within a block, and we don't want to search an unbounded 3676349cc55cSDimitry Andric // number of predecessor instructions trying to find matching stores. 3677349cc55cSDimitry Andric // If we moved this optimization into a separate pass then we could probably 3678349cc55cSDimitry Andric // use a more efficient search without having a hard-coded threshold. 3679349cc55cSDimitry Andric const int MaxInstsToCheck = 10; 3680349cc55cSDimitry Andric int NumInstsChecked = 0; 3681349cc55cSDimitry Andric for (auto II = ++LastStore.getReverseIterator(); 3682349cc55cSDimitry Andric II != LastStore.getParent()->rend() && NumInstsChecked < MaxInstsToCheck; 3683349cc55cSDimitry Andric ++II) { 3684349cc55cSDimitry Andric NumInstsChecked++; 3685349cc55cSDimitry Andric GStore *NewStore; 3686349cc55cSDimitry Andric if ((NewStore = dyn_cast<GStore>(&*II))) { 3687349cc55cSDimitry Andric if (NewStore->getMMO().getMemoryType() != MemTy || !NewStore->isSimple()) 3688349cc55cSDimitry Andric break; 3689349cc55cSDimitry Andric } else if (II->isLoadFoldBarrier() || II->mayLoad()) { 3690349cc55cSDimitry Andric break; 3691349cc55cSDimitry Andric } else { 3692349cc55cSDimitry Andric continue; // This is a safe instruction we can look past. 3693349cc55cSDimitry Andric } 3694349cc55cSDimitry Andric 3695349cc55cSDimitry Andric Register NewBaseReg; 3696349cc55cSDimitry Andric int64_t MemOffset; 3697349cc55cSDimitry Andric // Check we're storing to the same base + some offset. 3698349cc55cSDimitry Andric if (!mi_match(NewStore->getPointerReg(), MRI, 3699349cc55cSDimitry Andric m_GPtrAdd(m_Reg(NewBaseReg), m_ICst(MemOffset)))) { 3700349cc55cSDimitry Andric NewBaseReg = NewStore->getPointerReg(); 3701349cc55cSDimitry Andric MemOffset = 0; 3702349cc55cSDimitry Andric } 3703349cc55cSDimitry Andric if (BaseReg != NewBaseReg) 3704349cc55cSDimitry Andric break; 3705349cc55cSDimitry Andric 3706349cc55cSDimitry Andric auto ShiftByteOffset = getTruncStoreByteOffset(*NewStore, WideSrcVal, MRI); 3707349cc55cSDimitry Andric if (!ShiftByteOffset) 3708349cc55cSDimitry Andric break; 3709349cc55cSDimitry Andric if (MemOffset < LowestIdxOffset) { 3710349cc55cSDimitry Andric LowestIdxOffset = MemOffset; 3711349cc55cSDimitry Andric LowestIdxStore = NewStore; 3712349cc55cSDimitry Andric } 3713349cc55cSDimitry Andric 3714349cc55cSDimitry Andric // Map the offset in the store and the offset in the combined value, and 3715349cc55cSDimitry Andric // early return if it has been set before. 3716349cc55cSDimitry Andric if (*ShiftByteOffset < 0 || *ShiftByteOffset >= NumStoresRequired || 3717349cc55cSDimitry Andric OffsetMap[*ShiftByteOffset] != INT64_MAX) 3718349cc55cSDimitry Andric break; 3719349cc55cSDimitry Andric OffsetMap[*ShiftByteOffset] = MemOffset; 3720349cc55cSDimitry Andric 3721349cc55cSDimitry Andric FoundStores.emplace_back(NewStore); 3722349cc55cSDimitry Andric // Reset counter since we've found a matching inst. 3723349cc55cSDimitry Andric NumInstsChecked = 0; 3724349cc55cSDimitry Andric if (FoundStores.size() == NumStoresRequired) 3725349cc55cSDimitry Andric break; 3726349cc55cSDimitry Andric } 3727349cc55cSDimitry Andric 3728349cc55cSDimitry Andric if (FoundStores.size() != NumStoresRequired) { 3729349cc55cSDimitry Andric return false; 3730349cc55cSDimitry Andric } 3731349cc55cSDimitry Andric 3732349cc55cSDimitry Andric const auto &DL = LastStore.getMF()->getDataLayout(); 3733349cc55cSDimitry Andric auto &C = LastStore.getMF()->getFunction().getContext(); 3734349cc55cSDimitry Andric // Check that a store of the wide type is both allowed and fast on the target 3735349cc55cSDimitry Andric bool Fast = false; 3736349cc55cSDimitry Andric bool Allowed = getTargetLowering().allowsMemoryAccess( 3737349cc55cSDimitry Andric C, DL, WideStoreTy, LowestIdxStore->getMMO(), &Fast); 3738349cc55cSDimitry Andric if (!Allowed || !Fast) 3739349cc55cSDimitry Andric return false; 3740349cc55cSDimitry Andric 3741349cc55cSDimitry Andric // Check if the pieces of the value are going to the expected places in memory 3742349cc55cSDimitry Andric // to merge the stores. 3743349cc55cSDimitry Andric unsigned NarrowBits = MemTy.getScalarSizeInBits(); 3744349cc55cSDimitry Andric auto checkOffsets = [&](bool MatchLittleEndian) { 3745349cc55cSDimitry Andric if (MatchLittleEndian) { 3746349cc55cSDimitry Andric for (unsigned i = 0; i != NumStoresRequired; ++i) 3747349cc55cSDimitry Andric if (OffsetMap[i] != i * (NarrowBits / 8) + LowestIdxOffset) 3748349cc55cSDimitry Andric return false; 3749349cc55cSDimitry Andric } else { // MatchBigEndian by reversing loop counter. 3750349cc55cSDimitry Andric for (unsigned i = 0, j = NumStoresRequired - 1; i != NumStoresRequired; 3751349cc55cSDimitry Andric ++i, --j) 3752349cc55cSDimitry Andric if (OffsetMap[j] != i * (NarrowBits / 8) + LowestIdxOffset) 3753349cc55cSDimitry Andric return false; 3754349cc55cSDimitry Andric } 3755349cc55cSDimitry Andric return true; 3756349cc55cSDimitry Andric }; 3757349cc55cSDimitry Andric 3758349cc55cSDimitry Andric // Check if the offsets line up for the native data layout of this target. 3759349cc55cSDimitry Andric bool NeedBswap = false; 3760349cc55cSDimitry Andric bool NeedRotate = false; 3761349cc55cSDimitry Andric if (!checkOffsets(DL.isLittleEndian())) { 3762349cc55cSDimitry Andric // Special-case: check if byte offsets line up for the opposite endian. 3763349cc55cSDimitry Andric if (NarrowBits == 8 && checkOffsets(DL.isBigEndian())) 3764349cc55cSDimitry Andric NeedBswap = true; 3765349cc55cSDimitry Andric else if (NumStoresRequired == 2 && checkOffsets(DL.isBigEndian())) 3766349cc55cSDimitry Andric NeedRotate = true; 3767349cc55cSDimitry Andric else 3768349cc55cSDimitry Andric return false; 3769349cc55cSDimitry Andric } 3770349cc55cSDimitry Andric 3771349cc55cSDimitry Andric if (NeedBswap && 3772349cc55cSDimitry Andric !isLegalOrBeforeLegalizer({TargetOpcode::G_BSWAP, {WideStoreTy}})) 3773349cc55cSDimitry Andric return false; 3774349cc55cSDimitry Andric if (NeedRotate && 3775349cc55cSDimitry Andric !isLegalOrBeforeLegalizer({TargetOpcode::G_ROTR, {WideStoreTy}})) 3776349cc55cSDimitry Andric return false; 3777349cc55cSDimitry Andric 3778349cc55cSDimitry Andric MatchInfo.NeedBSwap = NeedBswap; 3779349cc55cSDimitry Andric MatchInfo.NeedRotate = NeedRotate; 3780349cc55cSDimitry Andric MatchInfo.LowestIdxStore = LowestIdxStore; 3781349cc55cSDimitry Andric MatchInfo.WideSrcVal = WideSrcVal; 3782349cc55cSDimitry Andric MatchInfo.FoundStores = std::move(FoundStores); 3783349cc55cSDimitry Andric return true; 3784349cc55cSDimitry Andric } 3785349cc55cSDimitry Andric 3786349cc55cSDimitry Andric void CombinerHelper::applyTruncStoreMerge(MachineInstr &MI, 3787349cc55cSDimitry Andric MergeTruncStoresInfo &MatchInfo) { 3788349cc55cSDimitry Andric 3789349cc55cSDimitry Andric Builder.setInstrAndDebugLoc(MI); 3790349cc55cSDimitry Andric Register WideSrcVal = MatchInfo.WideSrcVal; 3791349cc55cSDimitry Andric LLT WideStoreTy = MRI.getType(WideSrcVal); 3792349cc55cSDimitry Andric 3793349cc55cSDimitry Andric if (MatchInfo.NeedBSwap) { 3794349cc55cSDimitry Andric WideSrcVal = Builder.buildBSwap(WideStoreTy, WideSrcVal).getReg(0); 3795349cc55cSDimitry Andric } else if (MatchInfo.NeedRotate) { 3796349cc55cSDimitry Andric assert(WideStoreTy.getSizeInBits() % 2 == 0 && 3797349cc55cSDimitry Andric "Unexpected type for rotate"); 3798349cc55cSDimitry Andric auto RotAmt = 3799349cc55cSDimitry Andric Builder.buildConstant(WideStoreTy, WideStoreTy.getSizeInBits() / 2); 3800349cc55cSDimitry Andric WideSrcVal = 3801349cc55cSDimitry Andric Builder.buildRotateRight(WideStoreTy, WideSrcVal, RotAmt).getReg(0); 3802349cc55cSDimitry Andric } 3803349cc55cSDimitry Andric 3804349cc55cSDimitry Andric Builder.buildStore(WideSrcVal, MatchInfo.LowestIdxStore->getPointerReg(), 3805349cc55cSDimitry Andric MatchInfo.LowestIdxStore->getMMO().getPointerInfo(), 3806349cc55cSDimitry Andric MatchInfo.LowestIdxStore->getMMO().getAlign()); 3807349cc55cSDimitry Andric 3808349cc55cSDimitry Andric // Erase the old stores. 3809349cc55cSDimitry Andric for (auto *ST : MatchInfo.FoundStores) 3810349cc55cSDimitry Andric ST->eraseFromParent(); 3811349cc55cSDimitry Andric } 3812349cc55cSDimitry Andric 3813fe6060f1SDimitry Andric bool CombinerHelper::matchExtendThroughPhis(MachineInstr &MI, 3814fe6060f1SDimitry Andric MachineInstr *&ExtMI) { 3815fe6060f1SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_PHI); 3816fe6060f1SDimitry Andric 3817fe6060f1SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 3818fe6060f1SDimitry Andric 3819fe6060f1SDimitry Andric // TODO: Extending a vector may be expensive, don't do this until heuristics 3820fe6060f1SDimitry Andric // are better. 3821fe6060f1SDimitry Andric if (MRI.getType(DstReg).isVector()) 3822fe6060f1SDimitry Andric return false; 3823fe6060f1SDimitry Andric 3824fe6060f1SDimitry Andric // Try to match a phi, whose only use is an extend. 3825fe6060f1SDimitry Andric if (!MRI.hasOneNonDBGUse(DstReg)) 3826fe6060f1SDimitry Andric return false; 3827fe6060f1SDimitry Andric ExtMI = &*MRI.use_instr_nodbg_begin(DstReg); 3828fe6060f1SDimitry Andric switch (ExtMI->getOpcode()) { 3829fe6060f1SDimitry Andric case TargetOpcode::G_ANYEXT: 3830fe6060f1SDimitry Andric return true; // G_ANYEXT is usually free. 3831fe6060f1SDimitry Andric case TargetOpcode::G_ZEXT: 3832fe6060f1SDimitry Andric case TargetOpcode::G_SEXT: 3833fe6060f1SDimitry Andric break; 3834fe6060f1SDimitry Andric default: 3835fe6060f1SDimitry Andric return false; 3836fe6060f1SDimitry Andric } 3837fe6060f1SDimitry Andric 3838fe6060f1SDimitry Andric // If the target is likely to fold this extend away, don't propagate. 3839fe6060f1SDimitry Andric if (Builder.getTII().isExtendLikelyToBeFolded(*ExtMI, MRI)) 3840fe6060f1SDimitry Andric return false; 3841fe6060f1SDimitry Andric 3842fe6060f1SDimitry Andric // We don't want to propagate the extends unless there's a good chance that 3843fe6060f1SDimitry Andric // they'll be optimized in some way. 3844fe6060f1SDimitry Andric // Collect the unique incoming values. 3845fe6060f1SDimitry Andric SmallPtrSet<MachineInstr *, 4> InSrcs; 3846fe6060f1SDimitry Andric for (unsigned Idx = 1; Idx < MI.getNumOperands(); Idx += 2) { 3847fe6060f1SDimitry Andric auto *DefMI = getDefIgnoringCopies(MI.getOperand(Idx).getReg(), MRI); 3848fe6060f1SDimitry Andric switch (DefMI->getOpcode()) { 3849fe6060f1SDimitry Andric case TargetOpcode::G_LOAD: 3850fe6060f1SDimitry Andric case TargetOpcode::G_TRUNC: 3851fe6060f1SDimitry Andric case TargetOpcode::G_SEXT: 3852fe6060f1SDimitry Andric case TargetOpcode::G_ZEXT: 3853fe6060f1SDimitry Andric case TargetOpcode::G_ANYEXT: 3854fe6060f1SDimitry Andric case TargetOpcode::G_CONSTANT: 3855fe6060f1SDimitry Andric InSrcs.insert(getDefIgnoringCopies(MI.getOperand(Idx).getReg(), MRI)); 3856fe6060f1SDimitry Andric // Don't try to propagate if there are too many places to create new 3857fe6060f1SDimitry Andric // extends, chances are it'll increase code size. 3858fe6060f1SDimitry Andric if (InSrcs.size() > 2) 3859fe6060f1SDimitry Andric return false; 3860fe6060f1SDimitry Andric break; 3861fe6060f1SDimitry Andric default: 3862fe6060f1SDimitry Andric return false; 3863fe6060f1SDimitry Andric } 3864fe6060f1SDimitry Andric } 3865fe6060f1SDimitry Andric return true; 3866fe6060f1SDimitry Andric } 3867fe6060f1SDimitry Andric 3868fe6060f1SDimitry Andric void CombinerHelper::applyExtendThroughPhis(MachineInstr &MI, 3869fe6060f1SDimitry Andric MachineInstr *&ExtMI) { 3870fe6060f1SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_PHI); 3871fe6060f1SDimitry Andric Register DstReg = ExtMI->getOperand(0).getReg(); 3872fe6060f1SDimitry Andric LLT ExtTy = MRI.getType(DstReg); 3873fe6060f1SDimitry Andric 3874fe6060f1SDimitry Andric // Propagate the extension into the block of each incoming reg's block. 3875fe6060f1SDimitry Andric // Use a SetVector here because PHIs can have duplicate edges, and we want 3876fe6060f1SDimitry Andric // deterministic iteration order. 3877fe6060f1SDimitry Andric SmallSetVector<MachineInstr *, 8> SrcMIs; 3878fe6060f1SDimitry Andric SmallDenseMap<MachineInstr *, MachineInstr *, 8> OldToNewSrcMap; 3879fe6060f1SDimitry Andric for (unsigned SrcIdx = 1; SrcIdx < MI.getNumOperands(); SrcIdx += 2) { 3880fe6060f1SDimitry Andric auto *SrcMI = MRI.getVRegDef(MI.getOperand(SrcIdx).getReg()); 3881fe6060f1SDimitry Andric if (!SrcMIs.insert(SrcMI)) 3882fe6060f1SDimitry Andric continue; 3883fe6060f1SDimitry Andric 3884fe6060f1SDimitry Andric // Build an extend after each src inst. 3885fe6060f1SDimitry Andric auto *MBB = SrcMI->getParent(); 3886fe6060f1SDimitry Andric MachineBasicBlock::iterator InsertPt = ++SrcMI->getIterator(); 3887fe6060f1SDimitry Andric if (InsertPt != MBB->end() && InsertPt->isPHI()) 3888fe6060f1SDimitry Andric InsertPt = MBB->getFirstNonPHI(); 3889fe6060f1SDimitry Andric 3890fe6060f1SDimitry Andric Builder.setInsertPt(*SrcMI->getParent(), InsertPt); 3891fe6060f1SDimitry Andric Builder.setDebugLoc(MI.getDebugLoc()); 3892fe6060f1SDimitry Andric auto NewExt = Builder.buildExtOrTrunc(ExtMI->getOpcode(), ExtTy, 3893fe6060f1SDimitry Andric SrcMI->getOperand(0).getReg()); 3894fe6060f1SDimitry Andric OldToNewSrcMap[SrcMI] = NewExt; 3895fe6060f1SDimitry Andric } 3896fe6060f1SDimitry Andric 3897fe6060f1SDimitry Andric // Create a new phi with the extended inputs. 3898fe6060f1SDimitry Andric Builder.setInstrAndDebugLoc(MI); 3899fe6060f1SDimitry Andric auto NewPhi = Builder.buildInstrNoInsert(TargetOpcode::G_PHI); 3900fe6060f1SDimitry Andric NewPhi.addDef(DstReg); 39014824e7fdSDimitry Andric for (const MachineOperand &MO : llvm::drop_begin(MI.operands())) { 3902fe6060f1SDimitry Andric if (!MO.isReg()) { 3903fe6060f1SDimitry Andric NewPhi.addMBB(MO.getMBB()); 3904fe6060f1SDimitry Andric continue; 3905fe6060f1SDimitry Andric } 3906fe6060f1SDimitry Andric auto *NewSrc = OldToNewSrcMap[MRI.getVRegDef(MO.getReg())]; 3907fe6060f1SDimitry Andric NewPhi.addUse(NewSrc->getOperand(0).getReg()); 3908fe6060f1SDimitry Andric } 3909fe6060f1SDimitry Andric Builder.insertInstr(NewPhi); 3910fe6060f1SDimitry Andric ExtMI->eraseFromParent(); 3911fe6060f1SDimitry Andric } 3912fe6060f1SDimitry Andric 3913fe6060f1SDimitry Andric bool CombinerHelper::matchExtractVecEltBuildVec(MachineInstr &MI, 3914fe6060f1SDimitry Andric Register &Reg) { 3915fe6060f1SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_EXTRACT_VECTOR_ELT); 3916fe6060f1SDimitry Andric // If we have a constant index, look for a G_BUILD_VECTOR source 3917fe6060f1SDimitry Andric // and find the source register that the index maps to. 3918fe6060f1SDimitry Andric Register SrcVec = MI.getOperand(1).getReg(); 3919fe6060f1SDimitry Andric LLT SrcTy = MRI.getType(SrcVec); 3920fe6060f1SDimitry Andric if (!isLegalOrBeforeLegalizer( 3921fe6060f1SDimitry Andric {TargetOpcode::G_BUILD_VECTOR, {SrcTy, SrcTy.getElementType()}})) 3922fe6060f1SDimitry Andric return false; 3923fe6060f1SDimitry Andric 3924349cc55cSDimitry Andric auto Cst = getIConstantVRegValWithLookThrough(MI.getOperand(2).getReg(), MRI); 3925fe6060f1SDimitry Andric if (!Cst || Cst->Value.getZExtValue() >= SrcTy.getNumElements()) 3926fe6060f1SDimitry Andric return false; 3927fe6060f1SDimitry Andric 3928fe6060f1SDimitry Andric unsigned VecIdx = Cst->Value.getZExtValue(); 3929fe6060f1SDimitry Andric MachineInstr *BuildVecMI = 3930fe6060f1SDimitry Andric getOpcodeDef(TargetOpcode::G_BUILD_VECTOR, SrcVec, MRI); 3931fe6060f1SDimitry Andric if (!BuildVecMI) { 3932fe6060f1SDimitry Andric BuildVecMI = getOpcodeDef(TargetOpcode::G_BUILD_VECTOR_TRUNC, SrcVec, MRI); 3933fe6060f1SDimitry Andric if (!BuildVecMI) 3934fe6060f1SDimitry Andric return false; 3935fe6060f1SDimitry Andric LLT ScalarTy = MRI.getType(BuildVecMI->getOperand(1).getReg()); 3936fe6060f1SDimitry Andric if (!isLegalOrBeforeLegalizer( 3937fe6060f1SDimitry Andric {TargetOpcode::G_BUILD_VECTOR_TRUNC, {SrcTy, ScalarTy}})) 3938fe6060f1SDimitry Andric return false; 3939fe6060f1SDimitry Andric } 3940fe6060f1SDimitry Andric 3941fe6060f1SDimitry Andric EVT Ty(getMVTForLLT(SrcTy)); 3942fe6060f1SDimitry Andric if (!MRI.hasOneNonDBGUse(SrcVec) && 3943fe6060f1SDimitry Andric !getTargetLowering().aggressivelyPreferBuildVectorSources(Ty)) 3944fe6060f1SDimitry Andric return false; 3945fe6060f1SDimitry Andric 3946fe6060f1SDimitry Andric Reg = BuildVecMI->getOperand(VecIdx + 1).getReg(); 3947fe6060f1SDimitry Andric return true; 3948fe6060f1SDimitry Andric } 3949fe6060f1SDimitry Andric 3950fe6060f1SDimitry Andric void CombinerHelper::applyExtractVecEltBuildVec(MachineInstr &MI, 3951fe6060f1SDimitry Andric Register &Reg) { 3952fe6060f1SDimitry Andric // Check the type of the register, since it may have come from a 3953fe6060f1SDimitry Andric // G_BUILD_VECTOR_TRUNC. 3954fe6060f1SDimitry Andric LLT ScalarTy = MRI.getType(Reg); 3955fe6060f1SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 3956fe6060f1SDimitry Andric LLT DstTy = MRI.getType(DstReg); 3957fe6060f1SDimitry Andric 3958fe6060f1SDimitry Andric Builder.setInstrAndDebugLoc(MI); 3959fe6060f1SDimitry Andric if (ScalarTy != DstTy) { 3960fe6060f1SDimitry Andric assert(ScalarTy.getSizeInBits() > DstTy.getSizeInBits()); 3961fe6060f1SDimitry Andric Builder.buildTrunc(DstReg, Reg); 3962fe6060f1SDimitry Andric MI.eraseFromParent(); 3963fe6060f1SDimitry Andric return; 3964fe6060f1SDimitry Andric } 3965fe6060f1SDimitry Andric replaceSingleDefInstWithReg(MI, Reg); 3966fe6060f1SDimitry Andric } 3967fe6060f1SDimitry Andric 3968fe6060f1SDimitry Andric bool CombinerHelper::matchExtractAllEltsFromBuildVector( 3969fe6060f1SDimitry Andric MachineInstr &MI, 3970fe6060f1SDimitry Andric SmallVectorImpl<std::pair<Register, MachineInstr *>> &SrcDstPairs) { 3971fe6060f1SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_BUILD_VECTOR); 3972fe6060f1SDimitry Andric // This combine tries to find build_vector's which have every source element 3973fe6060f1SDimitry Andric // extracted using G_EXTRACT_VECTOR_ELT. This can happen when transforms like 3974fe6060f1SDimitry Andric // the masked load scalarization is run late in the pipeline. There's already 3975fe6060f1SDimitry Andric // a combine for a similar pattern starting from the extract, but that 3976fe6060f1SDimitry Andric // doesn't attempt to do it if there are multiple uses of the build_vector, 3977fe6060f1SDimitry Andric // which in this case is true. Starting the combine from the build_vector 3978fe6060f1SDimitry Andric // feels more natural than trying to find sibling nodes of extracts. 3979fe6060f1SDimitry Andric // E.g. 3980fe6060f1SDimitry Andric // %vec(<4 x s32>) = G_BUILD_VECTOR %s1(s32), %s2, %s3, %s4 3981fe6060f1SDimitry Andric // %ext1 = G_EXTRACT_VECTOR_ELT %vec, 0 3982fe6060f1SDimitry Andric // %ext2 = G_EXTRACT_VECTOR_ELT %vec, 1 3983fe6060f1SDimitry Andric // %ext3 = G_EXTRACT_VECTOR_ELT %vec, 2 3984fe6060f1SDimitry Andric // %ext4 = G_EXTRACT_VECTOR_ELT %vec, 3 3985fe6060f1SDimitry Andric // ==> 3986fe6060f1SDimitry Andric // replace ext{1,2,3,4} with %s{1,2,3,4} 3987fe6060f1SDimitry Andric 3988fe6060f1SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 3989fe6060f1SDimitry Andric LLT DstTy = MRI.getType(DstReg); 3990fe6060f1SDimitry Andric unsigned NumElts = DstTy.getNumElements(); 3991fe6060f1SDimitry Andric 3992fe6060f1SDimitry Andric SmallBitVector ExtractedElts(NumElts); 39934824e7fdSDimitry Andric for (MachineInstr &II : MRI.use_nodbg_instructions(DstReg)) { 3994fe6060f1SDimitry Andric if (II.getOpcode() != TargetOpcode::G_EXTRACT_VECTOR_ELT) 3995fe6060f1SDimitry Andric return false; 3996349cc55cSDimitry Andric auto Cst = getIConstantVRegVal(II.getOperand(2).getReg(), MRI); 3997fe6060f1SDimitry Andric if (!Cst) 3998fe6060f1SDimitry Andric return false; 399981ad6265SDimitry Andric unsigned Idx = Cst->getZExtValue(); 4000fe6060f1SDimitry Andric if (Idx >= NumElts) 4001fe6060f1SDimitry Andric return false; // Out of range. 4002fe6060f1SDimitry Andric ExtractedElts.set(Idx); 4003fe6060f1SDimitry Andric SrcDstPairs.emplace_back( 4004fe6060f1SDimitry Andric std::make_pair(MI.getOperand(Idx + 1).getReg(), &II)); 4005fe6060f1SDimitry Andric } 4006fe6060f1SDimitry Andric // Match if every element was extracted. 4007fe6060f1SDimitry Andric return ExtractedElts.all(); 4008fe6060f1SDimitry Andric } 4009fe6060f1SDimitry Andric 4010fe6060f1SDimitry Andric void CombinerHelper::applyExtractAllEltsFromBuildVector( 4011fe6060f1SDimitry Andric MachineInstr &MI, 4012fe6060f1SDimitry Andric SmallVectorImpl<std::pair<Register, MachineInstr *>> &SrcDstPairs) { 4013fe6060f1SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_BUILD_VECTOR); 4014fe6060f1SDimitry Andric for (auto &Pair : SrcDstPairs) { 4015fe6060f1SDimitry Andric auto *ExtMI = Pair.second; 4016fe6060f1SDimitry Andric replaceRegWith(MRI, ExtMI->getOperand(0).getReg(), Pair.first); 4017fe6060f1SDimitry Andric ExtMI->eraseFromParent(); 4018fe6060f1SDimitry Andric } 4019fe6060f1SDimitry Andric MI.eraseFromParent(); 4020fe6060f1SDimitry Andric } 4021fe6060f1SDimitry Andric 4022fe6060f1SDimitry Andric void CombinerHelper::applyBuildFn( 4023e8d8bef9SDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) { 4024e8d8bef9SDimitry Andric Builder.setInstrAndDebugLoc(MI); 4025e8d8bef9SDimitry Andric MatchInfo(Builder); 4026e8d8bef9SDimitry Andric MI.eraseFromParent(); 4027fe6060f1SDimitry Andric } 4028fe6060f1SDimitry Andric 4029fe6060f1SDimitry Andric void CombinerHelper::applyBuildFnNoErase( 4030fe6060f1SDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) { 4031fe6060f1SDimitry Andric Builder.setInstrAndDebugLoc(MI); 4032fe6060f1SDimitry Andric MatchInfo(Builder); 4033fe6060f1SDimitry Andric } 4034fe6060f1SDimitry Andric 40354824e7fdSDimitry Andric bool CombinerHelper::matchOrShiftToFunnelShift(MachineInstr &MI, 40364824e7fdSDimitry Andric BuildFnTy &MatchInfo) { 40374824e7fdSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_OR); 40384824e7fdSDimitry Andric 40394824e7fdSDimitry Andric Register Dst = MI.getOperand(0).getReg(); 40404824e7fdSDimitry Andric LLT Ty = MRI.getType(Dst); 40414824e7fdSDimitry Andric unsigned BitWidth = Ty.getScalarSizeInBits(); 40424824e7fdSDimitry Andric 404304eeddc0SDimitry Andric Register ShlSrc, ShlAmt, LShrSrc, LShrAmt, Amt; 40444824e7fdSDimitry Andric unsigned FshOpc = 0; 40454824e7fdSDimitry Andric 404604eeddc0SDimitry Andric // Match (or (shl ...), (lshr ...)). 404704eeddc0SDimitry Andric if (!mi_match(Dst, MRI, 40484824e7fdSDimitry Andric // m_GOr() handles the commuted version as well. 40494824e7fdSDimitry Andric m_GOr(m_GShl(m_Reg(ShlSrc), m_Reg(ShlAmt)), 405004eeddc0SDimitry Andric m_GLShr(m_Reg(LShrSrc), m_Reg(LShrAmt))))) 405104eeddc0SDimitry Andric return false; 405204eeddc0SDimitry Andric 405304eeddc0SDimitry Andric // Given constants C0 and C1 such that C0 + C1 is bit-width: 405404eeddc0SDimitry Andric // (or (shl x, C0), (lshr y, C1)) -> (fshl x, y, C0) or (fshr x, y, C1) 405504eeddc0SDimitry Andric int64_t CstShlAmt, CstLShrAmt; 405681ad6265SDimitry Andric if (mi_match(ShlAmt, MRI, m_ICstOrSplat(CstShlAmt)) && 405781ad6265SDimitry Andric mi_match(LShrAmt, MRI, m_ICstOrSplat(CstLShrAmt)) && 405804eeddc0SDimitry Andric CstShlAmt + CstLShrAmt == BitWidth) { 405904eeddc0SDimitry Andric FshOpc = TargetOpcode::G_FSHR; 406004eeddc0SDimitry Andric Amt = LShrAmt; 406104eeddc0SDimitry Andric 406204eeddc0SDimitry Andric } else if (mi_match(LShrAmt, MRI, 406304eeddc0SDimitry Andric m_GSub(m_SpecificICstOrSplat(BitWidth), m_Reg(Amt))) && 406404eeddc0SDimitry Andric ShlAmt == Amt) { 406504eeddc0SDimitry Andric // (or (shl x, amt), (lshr y, (sub bw, amt))) -> (fshl x, y, amt) 40664824e7fdSDimitry Andric FshOpc = TargetOpcode::G_FSHL; 40674824e7fdSDimitry Andric 406804eeddc0SDimitry Andric } else if (mi_match(ShlAmt, MRI, 406904eeddc0SDimitry Andric m_GSub(m_SpecificICstOrSplat(BitWidth), m_Reg(Amt))) && 407004eeddc0SDimitry Andric LShrAmt == Amt) { 407104eeddc0SDimitry Andric // (or (shl x, (sub bw, amt)), (lshr y, amt)) -> (fshr x, y, amt) 40724824e7fdSDimitry Andric FshOpc = TargetOpcode::G_FSHR; 40734824e7fdSDimitry Andric 40744824e7fdSDimitry Andric } else { 40754824e7fdSDimitry Andric return false; 40764824e7fdSDimitry Andric } 40774824e7fdSDimitry Andric 407804eeddc0SDimitry Andric LLT AmtTy = MRI.getType(Amt); 40794824e7fdSDimitry Andric if (!isLegalOrBeforeLegalizer({FshOpc, {Ty, AmtTy}})) 40804824e7fdSDimitry Andric return false; 40814824e7fdSDimitry Andric 40824824e7fdSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) { 408304eeddc0SDimitry Andric B.buildInstr(FshOpc, {Dst}, {ShlSrc, LShrSrc, Amt}); 40844824e7fdSDimitry Andric }; 40854824e7fdSDimitry Andric return true; 40864824e7fdSDimitry Andric } 40874824e7fdSDimitry Andric 4088fe6060f1SDimitry Andric /// Match an FSHL or FSHR that can be combined to a ROTR or ROTL rotate. 4089fe6060f1SDimitry Andric bool CombinerHelper::matchFunnelShiftToRotate(MachineInstr &MI) { 4090fe6060f1SDimitry Andric unsigned Opc = MI.getOpcode(); 4091fe6060f1SDimitry Andric assert(Opc == TargetOpcode::G_FSHL || Opc == TargetOpcode::G_FSHR); 4092fe6060f1SDimitry Andric Register X = MI.getOperand(1).getReg(); 4093fe6060f1SDimitry Andric Register Y = MI.getOperand(2).getReg(); 4094fe6060f1SDimitry Andric if (X != Y) 4095fe6060f1SDimitry Andric return false; 4096fe6060f1SDimitry Andric unsigned RotateOpc = 4097fe6060f1SDimitry Andric Opc == TargetOpcode::G_FSHL ? TargetOpcode::G_ROTL : TargetOpcode::G_ROTR; 4098fe6060f1SDimitry Andric return isLegalOrBeforeLegalizer({RotateOpc, {MRI.getType(X), MRI.getType(Y)}}); 4099fe6060f1SDimitry Andric } 4100fe6060f1SDimitry Andric 4101fe6060f1SDimitry Andric void CombinerHelper::applyFunnelShiftToRotate(MachineInstr &MI) { 4102fe6060f1SDimitry Andric unsigned Opc = MI.getOpcode(); 4103fe6060f1SDimitry Andric assert(Opc == TargetOpcode::G_FSHL || Opc == TargetOpcode::G_FSHR); 4104fe6060f1SDimitry Andric bool IsFSHL = Opc == TargetOpcode::G_FSHL; 4105fe6060f1SDimitry Andric Observer.changingInstr(MI); 4106fe6060f1SDimitry Andric MI.setDesc(Builder.getTII().get(IsFSHL ? TargetOpcode::G_ROTL 4107fe6060f1SDimitry Andric : TargetOpcode::G_ROTR)); 410881ad6265SDimitry Andric MI.removeOperand(2); 4109fe6060f1SDimitry Andric Observer.changedInstr(MI); 4110fe6060f1SDimitry Andric } 4111fe6060f1SDimitry Andric 4112fe6060f1SDimitry Andric // Fold (rot x, c) -> (rot x, c % BitSize) 4113fe6060f1SDimitry Andric bool CombinerHelper::matchRotateOutOfRange(MachineInstr &MI) { 4114fe6060f1SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_ROTL || 4115fe6060f1SDimitry Andric MI.getOpcode() == TargetOpcode::G_ROTR); 4116fe6060f1SDimitry Andric unsigned Bitsize = 4117fe6060f1SDimitry Andric MRI.getType(MI.getOperand(0).getReg()).getScalarSizeInBits(); 4118fe6060f1SDimitry Andric Register AmtReg = MI.getOperand(2).getReg(); 4119fe6060f1SDimitry Andric bool OutOfRange = false; 4120fe6060f1SDimitry Andric auto MatchOutOfRange = [Bitsize, &OutOfRange](const Constant *C) { 4121fe6060f1SDimitry Andric if (auto *CI = dyn_cast<ConstantInt>(C)) 4122fe6060f1SDimitry Andric OutOfRange |= CI->getValue().uge(Bitsize); 4123fe6060f1SDimitry Andric return true; 4124fe6060f1SDimitry Andric }; 4125fe6060f1SDimitry Andric return matchUnaryPredicate(MRI, AmtReg, MatchOutOfRange) && OutOfRange; 4126fe6060f1SDimitry Andric } 4127fe6060f1SDimitry Andric 4128fe6060f1SDimitry Andric void CombinerHelper::applyRotateOutOfRange(MachineInstr &MI) { 4129fe6060f1SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_ROTL || 4130fe6060f1SDimitry Andric MI.getOpcode() == TargetOpcode::G_ROTR); 4131fe6060f1SDimitry Andric unsigned Bitsize = 4132fe6060f1SDimitry Andric MRI.getType(MI.getOperand(0).getReg()).getScalarSizeInBits(); 4133fe6060f1SDimitry Andric Builder.setInstrAndDebugLoc(MI); 4134fe6060f1SDimitry Andric Register Amt = MI.getOperand(2).getReg(); 4135fe6060f1SDimitry Andric LLT AmtTy = MRI.getType(Amt); 4136fe6060f1SDimitry Andric auto Bits = Builder.buildConstant(AmtTy, Bitsize); 4137fe6060f1SDimitry Andric Amt = Builder.buildURem(AmtTy, MI.getOperand(2).getReg(), Bits).getReg(0); 4138fe6060f1SDimitry Andric Observer.changingInstr(MI); 4139fe6060f1SDimitry Andric MI.getOperand(2).setReg(Amt); 4140fe6060f1SDimitry Andric Observer.changedInstr(MI); 4141fe6060f1SDimitry Andric } 4142fe6060f1SDimitry Andric 4143fe6060f1SDimitry Andric bool CombinerHelper::matchICmpToTrueFalseKnownBits(MachineInstr &MI, 4144fe6060f1SDimitry Andric int64_t &MatchInfo) { 4145fe6060f1SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_ICMP); 4146fe6060f1SDimitry Andric auto Pred = static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate()); 4147fe6060f1SDimitry Andric auto KnownLHS = KB->getKnownBits(MI.getOperand(2).getReg()); 4148fe6060f1SDimitry Andric auto KnownRHS = KB->getKnownBits(MI.getOperand(3).getReg()); 4149fe6060f1SDimitry Andric Optional<bool> KnownVal; 4150fe6060f1SDimitry Andric switch (Pred) { 4151fe6060f1SDimitry Andric default: 4152fe6060f1SDimitry Andric llvm_unreachable("Unexpected G_ICMP predicate?"); 4153fe6060f1SDimitry Andric case CmpInst::ICMP_EQ: 4154fe6060f1SDimitry Andric KnownVal = KnownBits::eq(KnownLHS, KnownRHS); 4155fe6060f1SDimitry Andric break; 4156fe6060f1SDimitry Andric case CmpInst::ICMP_NE: 4157fe6060f1SDimitry Andric KnownVal = KnownBits::ne(KnownLHS, KnownRHS); 4158fe6060f1SDimitry Andric break; 4159fe6060f1SDimitry Andric case CmpInst::ICMP_SGE: 4160fe6060f1SDimitry Andric KnownVal = KnownBits::sge(KnownLHS, KnownRHS); 4161fe6060f1SDimitry Andric break; 4162fe6060f1SDimitry Andric case CmpInst::ICMP_SGT: 4163fe6060f1SDimitry Andric KnownVal = KnownBits::sgt(KnownLHS, KnownRHS); 4164fe6060f1SDimitry Andric break; 4165fe6060f1SDimitry Andric case CmpInst::ICMP_SLE: 4166fe6060f1SDimitry Andric KnownVal = KnownBits::sle(KnownLHS, KnownRHS); 4167fe6060f1SDimitry Andric break; 4168fe6060f1SDimitry Andric case CmpInst::ICMP_SLT: 4169fe6060f1SDimitry Andric KnownVal = KnownBits::slt(KnownLHS, KnownRHS); 4170fe6060f1SDimitry Andric break; 4171fe6060f1SDimitry Andric case CmpInst::ICMP_UGE: 4172fe6060f1SDimitry Andric KnownVal = KnownBits::uge(KnownLHS, KnownRHS); 4173fe6060f1SDimitry Andric break; 4174fe6060f1SDimitry Andric case CmpInst::ICMP_UGT: 4175fe6060f1SDimitry Andric KnownVal = KnownBits::ugt(KnownLHS, KnownRHS); 4176fe6060f1SDimitry Andric break; 4177fe6060f1SDimitry Andric case CmpInst::ICMP_ULE: 4178fe6060f1SDimitry Andric KnownVal = KnownBits::ule(KnownLHS, KnownRHS); 4179fe6060f1SDimitry Andric break; 4180fe6060f1SDimitry Andric case CmpInst::ICMP_ULT: 4181fe6060f1SDimitry Andric KnownVal = KnownBits::ult(KnownLHS, KnownRHS); 4182fe6060f1SDimitry Andric break; 4183fe6060f1SDimitry Andric } 4184fe6060f1SDimitry Andric if (!KnownVal) 4185fe6060f1SDimitry Andric return false; 4186fe6060f1SDimitry Andric MatchInfo = 4187fe6060f1SDimitry Andric *KnownVal 4188fe6060f1SDimitry Andric ? getICmpTrueVal(getTargetLowering(), 4189fe6060f1SDimitry Andric /*IsVector = */ 4190fe6060f1SDimitry Andric MRI.getType(MI.getOperand(0).getReg()).isVector(), 4191fe6060f1SDimitry Andric /* IsFP = */ false) 4192fe6060f1SDimitry Andric : 0; 4193fe6060f1SDimitry Andric return true; 4194fe6060f1SDimitry Andric } 4195fe6060f1SDimitry Andric 4196349cc55cSDimitry Andric bool CombinerHelper::matchICmpToLHSKnownBits( 4197349cc55cSDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) { 4198349cc55cSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_ICMP); 4199349cc55cSDimitry Andric // Given: 4200349cc55cSDimitry Andric // 4201349cc55cSDimitry Andric // %x = G_WHATEVER (... x is known to be 0 or 1 ...) 4202349cc55cSDimitry Andric // %cmp = G_ICMP ne %x, 0 4203349cc55cSDimitry Andric // 4204349cc55cSDimitry Andric // Or: 4205349cc55cSDimitry Andric // 4206349cc55cSDimitry Andric // %x = G_WHATEVER (... x is known to be 0 or 1 ...) 4207349cc55cSDimitry Andric // %cmp = G_ICMP eq %x, 1 4208349cc55cSDimitry Andric // 4209349cc55cSDimitry Andric // We can replace %cmp with %x assuming true is 1 on the target. 4210349cc55cSDimitry Andric auto Pred = static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate()); 4211349cc55cSDimitry Andric if (!CmpInst::isEquality(Pred)) 4212349cc55cSDimitry Andric return false; 4213349cc55cSDimitry Andric Register Dst = MI.getOperand(0).getReg(); 4214349cc55cSDimitry Andric LLT DstTy = MRI.getType(Dst); 4215349cc55cSDimitry Andric if (getICmpTrueVal(getTargetLowering(), DstTy.isVector(), 4216349cc55cSDimitry Andric /* IsFP = */ false) != 1) 4217349cc55cSDimitry Andric return false; 4218349cc55cSDimitry Andric int64_t OneOrZero = Pred == CmpInst::ICMP_EQ; 4219349cc55cSDimitry Andric if (!mi_match(MI.getOperand(3).getReg(), MRI, m_SpecificICst(OneOrZero))) 4220349cc55cSDimitry Andric return false; 4221349cc55cSDimitry Andric Register LHS = MI.getOperand(2).getReg(); 4222349cc55cSDimitry Andric auto KnownLHS = KB->getKnownBits(LHS); 4223349cc55cSDimitry Andric if (KnownLHS.getMinValue() != 0 || KnownLHS.getMaxValue() != 1) 4224349cc55cSDimitry Andric return false; 4225349cc55cSDimitry Andric // Make sure replacing Dst with the LHS is a legal operation. 4226349cc55cSDimitry Andric LLT LHSTy = MRI.getType(LHS); 4227349cc55cSDimitry Andric unsigned LHSSize = LHSTy.getSizeInBits(); 4228349cc55cSDimitry Andric unsigned DstSize = DstTy.getSizeInBits(); 4229349cc55cSDimitry Andric unsigned Op = TargetOpcode::COPY; 4230349cc55cSDimitry Andric if (DstSize != LHSSize) 4231349cc55cSDimitry Andric Op = DstSize < LHSSize ? TargetOpcode::G_TRUNC : TargetOpcode::G_ZEXT; 4232349cc55cSDimitry Andric if (!isLegalOrBeforeLegalizer({Op, {DstTy, LHSTy}})) 4233349cc55cSDimitry Andric return false; 4234349cc55cSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) { B.buildInstr(Op, {Dst}, {LHS}); }; 4235349cc55cSDimitry Andric return true; 4236349cc55cSDimitry Andric } 4237349cc55cSDimitry Andric 4238349cc55cSDimitry Andric // Replace (and (or x, c1), c2) with (and x, c2) iff c1 & c2 == 0 4239349cc55cSDimitry Andric bool CombinerHelper::matchAndOrDisjointMask( 4240349cc55cSDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) { 4241349cc55cSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_AND); 4242349cc55cSDimitry Andric 4243349cc55cSDimitry Andric // Ignore vector types to simplify matching the two constants. 4244349cc55cSDimitry Andric // TODO: do this for vectors and scalars via a demanded bits analysis. 4245349cc55cSDimitry Andric LLT Ty = MRI.getType(MI.getOperand(0).getReg()); 4246349cc55cSDimitry Andric if (Ty.isVector()) 4247349cc55cSDimitry Andric return false; 4248349cc55cSDimitry Andric 4249349cc55cSDimitry Andric Register Src; 425081ad6265SDimitry Andric Register AndMaskReg; 425181ad6265SDimitry Andric int64_t AndMaskBits; 425281ad6265SDimitry Andric int64_t OrMaskBits; 4253349cc55cSDimitry Andric if (!mi_match(MI, MRI, 425481ad6265SDimitry Andric m_GAnd(m_GOr(m_Reg(Src), m_ICst(OrMaskBits)), 425581ad6265SDimitry Andric m_all_of(m_ICst(AndMaskBits), m_Reg(AndMaskReg))))) 4256349cc55cSDimitry Andric return false; 4257349cc55cSDimitry Andric 425881ad6265SDimitry Andric // Check if OrMask could turn on any bits in Src. 425981ad6265SDimitry Andric if (AndMaskBits & OrMaskBits) 4260349cc55cSDimitry Andric return false; 4261349cc55cSDimitry Andric 4262349cc55cSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) { 4263349cc55cSDimitry Andric Observer.changingInstr(MI); 426481ad6265SDimitry Andric // Canonicalize the result to have the constant on the RHS. 426581ad6265SDimitry Andric if (MI.getOperand(1).getReg() == AndMaskReg) 426681ad6265SDimitry Andric MI.getOperand(2).setReg(AndMaskReg); 4267349cc55cSDimitry Andric MI.getOperand(1).setReg(Src); 4268349cc55cSDimitry Andric Observer.changedInstr(MI); 4269349cc55cSDimitry Andric }; 4270349cc55cSDimitry Andric return true; 4271349cc55cSDimitry Andric } 4272349cc55cSDimitry Andric 4273fe6060f1SDimitry Andric /// Form a G_SBFX from a G_SEXT_INREG fed by a right shift. 4274fe6060f1SDimitry Andric bool CombinerHelper::matchBitfieldExtractFromSExtInReg( 4275fe6060f1SDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) { 4276fe6060f1SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_SEXT_INREG); 4277fe6060f1SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 4278fe6060f1SDimitry Andric Register Src = MI.getOperand(1).getReg(); 4279fe6060f1SDimitry Andric LLT Ty = MRI.getType(Src); 4280fe6060f1SDimitry Andric LLT ExtractTy = getTargetLowering().getPreferredShiftAmountTy(Ty); 4281fe6060f1SDimitry Andric if (!LI || !LI->isLegalOrCustom({TargetOpcode::G_SBFX, {Ty, ExtractTy}})) 4282fe6060f1SDimitry Andric return false; 4283fe6060f1SDimitry Andric int64_t Width = MI.getOperand(2).getImm(); 4284fe6060f1SDimitry Andric Register ShiftSrc; 4285fe6060f1SDimitry Andric int64_t ShiftImm; 4286fe6060f1SDimitry Andric if (!mi_match( 4287fe6060f1SDimitry Andric Src, MRI, 4288fe6060f1SDimitry Andric m_OneNonDBGUse(m_any_of(m_GAShr(m_Reg(ShiftSrc), m_ICst(ShiftImm)), 4289fe6060f1SDimitry Andric m_GLShr(m_Reg(ShiftSrc), m_ICst(ShiftImm)))))) 4290fe6060f1SDimitry Andric return false; 4291fe6060f1SDimitry Andric if (ShiftImm < 0 || ShiftImm + Width > Ty.getScalarSizeInBits()) 4292fe6060f1SDimitry Andric return false; 4293fe6060f1SDimitry Andric 4294fe6060f1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) { 4295fe6060f1SDimitry Andric auto Cst1 = B.buildConstant(ExtractTy, ShiftImm); 4296fe6060f1SDimitry Andric auto Cst2 = B.buildConstant(ExtractTy, Width); 4297fe6060f1SDimitry Andric B.buildSbfx(Dst, ShiftSrc, Cst1, Cst2); 4298fe6060f1SDimitry Andric }; 4299fe6060f1SDimitry Andric return true; 4300fe6060f1SDimitry Andric } 4301fe6060f1SDimitry Andric 4302fe6060f1SDimitry Andric /// Form a G_UBFX from "(a srl b) & mask", where b and mask are constants. 4303fe6060f1SDimitry Andric bool CombinerHelper::matchBitfieldExtractFromAnd( 4304fe6060f1SDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) { 4305fe6060f1SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_AND); 4306fe6060f1SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 4307fe6060f1SDimitry Andric LLT Ty = MRI.getType(Dst); 430804eeddc0SDimitry Andric LLT ExtractTy = getTargetLowering().getPreferredShiftAmountTy(Ty); 430904eeddc0SDimitry Andric if (!getTargetLowering().isConstantUnsignedBitfieldExtractLegal( 431004eeddc0SDimitry Andric TargetOpcode::G_UBFX, Ty, ExtractTy)) 4311fe6060f1SDimitry Andric return false; 4312fe6060f1SDimitry Andric 4313fe6060f1SDimitry Andric int64_t AndImm, LSBImm; 4314fe6060f1SDimitry Andric Register ShiftSrc; 4315fe6060f1SDimitry Andric const unsigned Size = Ty.getScalarSizeInBits(); 4316fe6060f1SDimitry Andric if (!mi_match(MI.getOperand(0).getReg(), MRI, 4317fe6060f1SDimitry Andric m_GAnd(m_OneNonDBGUse(m_GLShr(m_Reg(ShiftSrc), m_ICst(LSBImm))), 4318fe6060f1SDimitry Andric m_ICst(AndImm)))) 4319fe6060f1SDimitry Andric return false; 4320fe6060f1SDimitry Andric 4321fe6060f1SDimitry Andric // The mask is a mask of the low bits iff imm & (imm+1) == 0. 4322fe6060f1SDimitry Andric auto MaybeMask = static_cast<uint64_t>(AndImm); 4323fe6060f1SDimitry Andric if (MaybeMask & (MaybeMask + 1)) 4324fe6060f1SDimitry Andric return false; 4325fe6060f1SDimitry Andric 4326fe6060f1SDimitry Andric // LSB must fit within the register. 4327fe6060f1SDimitry Andric if (static_cast<uint64_t>(LSBImm) >= Size) 4328fe6060f1SDimitry Andric return false; 4329fe6060f1SDimitry Andric 4330fe6060f1SDimitry Andric uint64_t Width = APInt(Size, AndImm).countTrailingOnes(); 4331fe6060f1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) { 4332fe6060f1SDimitry Andric auto WidthCst = B.buildConstant(ExtractTy, Width); 4333fe6060f1SDimitry Andric auto LSBCst = B.buildConstant(ExtractTy, LSBImm); 4334fe6060f1SDimitry Andric B.buildInstr(TargetOpcode::G_UBFX, {Dst}, {ShiftSrc, LSBCst, WidthCst}); 4335fe6060f1SDimitry Andric }; 4336fe6060f1SDimitry Andric return true; 4337fe6060f1SDimitry Andric } 4338fe6060f1SDimitry Andric 4339349cc55cSDimitry Andric bool CombinerHelper::matchBitfieldExtractFromShr( 4340349cc55cSDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) { 4341349cc55cSDimitry Andric const unsigned Opcode = MI.getOpcode(); 4342349cc55cSDimitry Andric assert(Opcode == TargetOpcode::G_ASHR || Opcode == TargetOpcode::G_LSHR); 4343349cc55cSDimitry Andric 4344349cc55cSDimitry Andric const Register Dst = MI.getOperand(0).getReg(); 4345349cc55cSDimitry Andric 4346349cc55cSDimitry Andric const unsigned ExtrOpcode = Opcode == TargetOpcode::G_ASHR 4347349cc55cSDimitry Andric ? TargetOpcode::G_SBFX 4348349cc55cSDimitry Andric : TargetOpcode::G_UBFX; 4349349cc55cSDimitry Andric 4350349cc55cSDimitry Andric // Check if the type we would use for the extract is legal 4351349cc55cSDimitry Andric LLT Ty = MRI.getType(Dst); 4352349cc55cSDimitry Andric LLT ExtractTy = getTargetLowering().getPreferredShiftAmountTy(Ty); 4353349cc55cSDimitry Andric if (!LI || !LI->isLegalOrCustom({ExtrOpcode, {Ty, ExtractTy}})) 4354349cc55cSDimitry Andric return false; 4355349cc55cSDimitry Andric 4356349cc55cSDimitry Andric Register ShlSrc; 4357349cc55cSDimitry Andric int64_t ShrAmt; 4358349cc55cSDimitry Andric int64_t ShlAmt; 4359349cc55cSDimitry Andric const unsigned Size = Ty.getScalarSizeInBits(); 4360349cc55cSDimitry Andric 4361349cc55cSDimitry Andric // Try to match shr (shl x, c1), c2 4362349cc55cSDimitry Andric if (!mi_match(Dst, MRI, 4363349cc55cSDimitry Andric m_BinOp(Opcode, 4364349cc55cSDimitry Andric m_OneNonDBGUse(m_GShl(m_Reg(ShlSrc), m_ICst(ShlAmt))), 4365349cc55cSDimitry Andric m_ICst(ShrAmt)))) 4366349cc55cSDimitry Andric return false; 4367349cc55cSDimitry Andric 4368349cc55cSDimitry Andric // Make sure that the shift sizes can fit a bitfield extract 4369349cc55cSDimitry Andric if (ShlAmt < 0 || ShlAmt > ShrAmt || ShrAmt >= Size) 4370349cc55cSDimitry Andric return false; 4371349cc55cSDimitry Andric 4372349cc55cSDimitry Andric // Skip this combine if the G_SEXT_INREG combine could handle it 4373349cc55cSDimitry Andric if (Opcode == TargetOpcode::G_ASHR && ShlAmt == ShrAmt) 4374349cc55cSDimitry Andric return false; 4375349cc55cSDimitry Andric 4376349cc55cSDimitry Andric // Calculate start position and width of the extract 4377349cc55cSDimitry Andric const int64_t Pos = ShrAmt - ShlAmt; 4378349cc55cSDimitry Andric const int64_t Width = Size - ShrAmt; 4379349cc55cSDimitry Andric 4380349cc55cSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) { 4381349cc55cSDimitry Andric auto WidthCst = B.buildConstant(ExtractTy, Width); 4382349cc55cSDimitry Andric auto PosCst = B.buildConstant(ExtractTy, Pos); 4383349cc55cSDimitry Andric B.buildInstr(ExtrOpcode, {Dst}, {ShlSrc, PosCst, WidthCst}); 4384349cc55cSDimitry Andric }; 4385349cc55cSDimitry Andric return true; 4386349cc55cSDimitry Andric } 4387349cc55cSDimitry Andric 4388349cc55cSDimitry Andric bool CombinerHelper::matchBitfieldExtractFromShrAnd( 4389349cc55cSDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) { 4390349cc55cSDimitry Andric const unsigned Opcode = MI.getOpcode(); 4391349cc55cSDimitry Andric assert(Opcode == TargetOpcode::G_LSHR || Opcode == TargetOpcode::G_ASHR); 4392349cc55cSDimitry Andric 4393349cc55cSDimitry Andric const Register Dst = MI.getOperand(0).getReg(); 4394349cc55cSDimitry Andric LLT Ty = MRI.getType(Dst); 439504eeddc0SDimitry Andric LLT ExtractTy = getTargetLowering().getPreferredShiftAmountTy(Ty); 439604eeddc0SDimitry Andric if (!getTargetLowering().isConstantUnsignedBitfieldExtractLegal( 439704eeddc0SDimitry Andric TargetOpcode::G_UBFX, Ty, ExtractTy)) 4398349cc55cSDimitry Andric return false; 4399349cc55cSDimitry Andric 4400349cc55cSDimitry Andric // Try to match shr (and x, c1), c2 4401349cc55cSDimitry Andric Register AndSrc; 4402349cc55cSDimitry Andric int64_t ShrAmt; 4403349cc55cSDimitry Andric int64_t SMask; 4404349cc55cSDimitry Andric if (!mi_match(Dst, MRI, 4405349cc55cSDimitry Andric m_BinOp(Opcode, 4406349cc55cSDimitry Andric m_OneNonDBGUse(m_GAnd(m_Reg(AndSrc), m_ICst(SMask))), 4407349cc55cSDimitry Andric m_ICst(ShrAmt)))) 4408349cc55cSDimitry Andric return false; 4409349cc55cSDimitry Andric 4410349cc55cSDimitry Andric const unsigned Size = Ty.getScalarSizeInBits(); 4411349cc55cSDimitry Andric if (ShrAmt < 0 || ShrAmt >= Size) 4412349cc55cSDimitry Andric return false; 4413349cc55cSDimitry Andric 441481ad6265SDimitry Andric // If the shift subsumes the mask, emit the 0 directly. 441581ad6265SDimitry Andric if (0 == (SMask >> ShrAmt)) { 441681ad6265SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) { 441781ad6265SDimitry Andric B.buildConstant(Dst, 0); 441881ad6265SDimitry Andric }; 441981ad6265SDimitry Andric return true; 442081ad6265SDimitry Andric } 442181ad6265SDimitry Andric 4422349cc55cSDimitry Andric // Check that ubfx can do the extraction, with no holes in the mask. 4423349cc55cSDimitry Andric uint64_t UMask = SMask; 4424349cc55cSDimitry Andric UMask |= maskTrailingOnes<uint64_t>(ShrAmt); 4425349cc55cSDimitry Andric UMask &= maskTrailingOnes<uint64_t>(Size); 4426349cc55cSDimitry Andric if (!isMask_64(UMask)) 4427349cc55cSDimitry Andric return false; 4428349cc55cSDimitry Andric 4429349cc55cSDimitry Andric // Calculate start position and width of the extract. 4430349cc55cSDimitry Andric const int64_t Pos = ShrAmt; 4431349cc55cSDimitry Andric const int64_t Width = countTrailingOnes(UMask) - ShrAmt; 4432349cc55cSDimitry Andric 4433349cc55cSDimitry Andric // It's preferable to keep the shift, rather than form G_SBFX. 4434349cc55cSDimitry Andric // TODO: remove the G_AND via demanded bits analysis. 4435349cc55cSDimitry Andric if (Opcode == TargetOpcode::G_ASHR && Width + ShrAmt == Size) 4436349cc55cSDimitry Andric return false; 4437349cc55cSDimitry Andric 4438349cc55cSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) { 443904eeddc0SDimitry Andric auto WidthCst = B.buildConstant(ExtractTy, Width); 444004eeddc0SDimitry Andric auto PosCst = B.buildConstant(ExtractTy, Pos); 4441349cc55cSDimitry Andric B.buildInstr(TargetOpcode::G_UBFX, {Dst}, {AndSrc, PosCst, WidthCst}); 4442349cc55cSDimitry Andric }; 4443349cc55cSDimitry Andric return true; 4444349cc55cSDimitry Andric } 4445349cc55cSDimitry Andric 4446fe6060f1SDimitry Andric bool CombinerHelper::reassociationCanBreakAddressingModePattern( 4447fe6060f1SDimitry Andric MachineInstr &PtrAdd) { 4448fe6060f1SDimitry Andric assert(PtrAdd.getOpcode() == TargetOpcode::G_PTR_ADD); 4449fe6060f1SDimitry Andric 4450fe6060f1SDimitry Andric Register Src1Reg = PtrAdd.getOperand(1).getReg(); 4451fe6060f1SDimitry Andric MachineInstr *Src1Def = getOpcodeDef(TargetOpcode::G_PTR_ADD, Src1Reg, MRI); 4452fe6060f1SDimitry Andric if (!Src1Def) 4453fe6060f1SDimitry Andric return false; 4454fe6060f1SDimitry Andric 4455fe6060f1SDimitry Andric Register Src2Reg = PtrAdd.getOperand(2).getReg(); 4456fe6060f1SDimitry Andric 4457fe6060f1SDimitry Andric if (MRI.hasOneNonDBGUse(Src1Reg)) 4458fe6060f1SDimitry Andric return false; 4459fe6060f1SDimitry Andric 4460349cc55cSDimitry Andric auto C1 = getIConstantVRegVal(Src1Def->getOperand(2).getReg(), MRI); 4461fe6060f1SDimitry Andric if (!C1) 4462fe6060f1SDimitry Andric return false; 4463349cc55cSDimitry Andric auto C2 = getIConstantVRegVal(Src2Reg, MRI); 4464fe6060f1SDimitry Andric if (!C2) 4465fe6060f1SDimitry Andric return false; 4466fe6060f1SDimitry Andric 4467fe6060f1SDimitry Andric const APInt &C1APIntVal = *C1; 4468fe6060f1SDimitry Andric const APInt &C2APIntVal = *C2; 4469fe6060f1SDimitry Andric const int64_t CombinedValue = (C1APIntVal + C2APIntVal).getSExtValue(); 4470fe6060f1SDimitry Andric 4471fe6060f1SDimitry Andric for (auto &UseMI : MRI.use_nodbg_instructions(Src1Reg)) { 4472fe6060f1SDimitry Andric // This combine may end up running before ptrtoint/inttoptr combines 4473fe6060f1SDimitry Andric // manage to eliminate redundant conversions, so try to look through them. 4474fe6060f1SDimitry Andric MachineInstr *ConvUseMI = &UseMI; 4475fe6060f1SDimitry Andric unsigned ConvUseOpc = ConvUseMI->getOpcode(); 4476fe6060f1SDimitry Andric while (ConvUseOpc == TargetOpcode::G_INTTOPTR || 4477fe6060f1SDimitry Andric ConvUseOpc == TargetOpcode::G_PTRTOINT) { 4478fe6060f1SDimitry Andric Register DefReg = ConvUseMI->getOperand(0).getReg(); 4479fe6060f1SDimitry Andric if (!MRI.hasOneNonDBGUse(DefReg)) 4480fe6060f1SDimitry Andric break; 4481fe6060f1SDimitry Andric ConvUseMI = &*MRI.use_instr_nodbg_begin(DefReg); 4482fe6060f1SDimitry Andric ConvUseOpc = ConvUseMI->getOpcode(); 4483fe6060f1SDimitry Andric } 4484fe6060f1SDimitry Andric auto LoadStore = ConvUseOpc == TargetOpcode::G_LOAD || 4485fe6060f1SDimitry Andric ConvUseOpc == TargetOpcode::G_STORE; 4486fe6060f1SDimitry Andric if (!LoadStore) 4487fe6060f1SDimitry Andric continue; 4488fe6060f1SDimitry Andric // Is x[offset2] already not a legal addressing mode? If so then 4489fe6060f1SDimitry Andric // reassociating the constants breaks nothing (we test offset2 because 4490fe6060f1SDimitry Andric // that's the one we hope to fold into the load or store). 4491fe6060f1SDimitry Andric TargetLoweringBase::AddrMode AM; 4492fe6060f1SDimitry Andric AM.HasBaseReg = true; 4493fe6060f1SDimitry Andric AM.BaseOffs = C2APIntVal.getSExtValue(); 4494fe6060f1SDimitry Andric unsigned AS = 4495fe6060f1SDimitry Andric MRI.getType(ConvUseMI->getOperand(1).getReg()).getAddressSpace(); 4496fe6060f1SDimitry Andric Type *AccessTy = 4497fe6060f1SDimitry Andric getTypeForLLT(MRI.getType(ConvUseMI->getOperand(0).getReg()), 4498fe6060f1SDimitry Andric PtrAdd.getMF()->getFunction().getContext()); 4499fe6060f1SDimitry Andric const auto &TLI = *PtrAdd.getMF()->getSubtarget().getTargetLowering(); 4500fe6060f1SDimitry Andric if (!TLI.isLegalAddressingMode(PtrAdd.getMF()->getDataLayout(), AM, 4501fe6060f1SDimitry Andric AccessTy, AS)) 4502fe6060f1SDimitry Andric continue; 4503fe6060f1SDimitry Andric 4504fe6060f1SDimitry Andric // Would x[offset1+offset2] still be a legal addressing mode? 4505fe6060f1SDimitry Andric AM.BaseOffs = CombinedValue; 4506fe6060f1SDimitry Andric if (!TLI.isLegalAddressingMode(PtrAdd.getMF()->getDataLayout(), AM, 4507fe6060f1SDimitry Andric AccessTy, AS)) 4508fe6060f1SDimitry Andric return true; 4509fe6060f1SDimitry Andric } 4510fe6060f1SDimitry Andric 4511fe6060f1SDimitry Andric return false; 4512fe6060f1SDimitry Andric } 4513fe6060f1SDimitry Andric 4514349cc55cSDimitry Andric bool CombinerHelper::matchReassocConstantInnerRHS(GPtrAdd &MI, 4515349cc55cSDimitry Andric MachineInstr *RHS, 4516349cc55cSDimitry Andric BuildFnTy &MatchInfo) { 4517fe6060f1SDimitry Andric // G_PTR_ADD(BASE, G_ADD(X, C)) -> G_PTR_ADD(G_PTR_ADD(BASE, X), C) 4518fe6060f1SDimitry Andric Register Src1Reg = MI.getOperand(1).getReg(); 4519fe6060f1SDimitry Andric if (RHS->getOpcode() != TargetOpcode::G_ADD) 4520fe6060f1SDimitry Andric return false; 4521349cc55cSDimitry Andric auto C2 = getIConstantVRegVal(RHS->getOperand(2).getReg(), MRI); 4522fe6060f1SDimitry Andric if (!C2) 4523fe6060f1SDimitry Andric return false; 4524fe6060f1SDimitry Andric 4525fe6060f1SDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) { 4526fe6060f1SDimitry Andric LLT PtrTy = MRI.getType(MI.getOperand(0).getReg()); 4527fe6060f1SDimitry Andric 4528fe6060f1SDimitry Andric auto NewBase = 4529fe6060f1SDimitry Andric Builder.buildPtrAdd(PtrTy, Src1Reg, RHS->getOperand(1).getReg()); 4530fe6060f1SDimitry Andric Observer.changingInstr(MI); 4531fe6060f1SDimitry Andric MI.getOperand(1).setReg(NewBase.getReg(0)); 4532fe6060f1SDimitry Andric MI.getOperand(2).setReg(RHS->getOperand(2).getReg()); 4533fe6060f1SDimitry Andric Observer.changedInstr(MI); 4534fe6060f1SDimitry Andric }; 4535349cc55cSDimitry Andric return !reassociationCanBreakAddressingModePattern(MI); 4536349cc55cSDimitry Andric } 4537349cc55cSDimitry Andric 4538349cc55cSDimitry Andric bool CombinerHelper::matchReassocConstantInnerLHS(GPtrAdd &MI, 4539349cc55cSDimitry Andric MachineInstr *LHS, 4540349cc55cSDimitry Andric MachineInstr *RHS, 4541349cc55cSDimitry Andric BuildFnTy &MatchInfo) { 4542349cc55cSDimitry Andric // G_PTR_ADD (G_PTR_ADD X, C), Y) -> (G_PTR_ADD (G_PTR_ADD(X, Y), C) 4543349cc55cSDimitry Andric // if and only if (G_PTR_ADD X, C) has one use. 4544349cc55cSDimitry Andric Register LHSBase; 4545349cc55cSDimitry Andric Optional<ValueAndVReg> LHSCstOff; 4546349cc55cSDimitry Andric if (!mi_match(MI.getBaseReg(), MRI, 4547349cc55cSDimitry Andric m_OneNonDBGUse(m_GPtrAdd(m_Reg(LHSBase), m_GCst(LHSCstOff))))) 4548349cc55cSDimitry Andric return false; 4549349cc55cSDimitry Andric 4550349cc55cSDimitry Andric auto *LHSPtrAdd = cast<GPtrAdd>(LHS); 4551349cc55cSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) { 4552349cc55cSDimitry Andric // When we change LHSPtrAdd's offset register we might cause it to use a reg 4553349cc55cSDimitry Andric // before its def. Sink the instruction so the outer PTR_ADD to ensure this 4554349cc55cSDimitry Andric // doesn't happen. 4555349cc55cSDimitry Andric LHSPtrAdd->moveBefore(&MI); 4556349cc55cSDimitry Andric Register RHSReg = MI.getOffsetReg(); 4557349cc55cSDimitry Andric Observer.changingInstr(MI); 4558349cc55cSDimitry Andric MI.getOperand(2).setReg(LHSCstOff->VReg); 4559349cc55cSDimitry Andric Observer.changedInstr(MI); 4560349cc55cSDimitry Andric Observer.changingInstr(*LHSPtrAdd); 4561349cc55cSDimitry Andric LHSPtrAdd->getOperand(2).setReg(RHSReg); 4562349cc55cSDimitry Andric Observer.changedInstr(*LHSPtrAdd); 4563349cc55cSDimitry Andric }; 4564349cc55cSDimitry Andric return !reassociationCanBreakAddressingModePattern(MI); 4565349cc55cSDimitry Andric } 4566349cc55cSDimitry Andric 4567349cc55cSDimitry Andric bool CombinerHelper::matchReassocFoldConstantsInSubTree(GPtrAdd &MI, 4568349cc55cSDimitry Andric MachineInstr *LHS, 4569349cc55cSDimitry Andric MachineInstr *RHS, 4570349cc55cSDimitry Andric BuildFnTy &MatchInfo) { 4571349cc55cSDimitry Andric // G_PTR_ADD(G_PTR_ADD(BASE, C1), C2) -> G_PTR_ADD(BASE, C1+C2) 4572349cc55cSDimitry Andric auto *LHSPtrAdd = dyn_cast<GPtrAdd>(LHS); 4573349cc55cSDimitry Andric if (!LHSPtrAdd) 4574349cc55cSDimitry Andric return false; 4575349cc55cSDimitry Andric 4576349cc55cSDimitry Andric Register Src2Reg = MI.getOperand(2).getReg(); 4577349cc55cSDimitry Andric Register LHSSrc1 = LHSPtrAdd->getBaseReg(); 4578349cc55cSDimitry Andric Register LHSSrc2 = LHSPtrAdd->getOffsetReg(); 4579349cc55cSDimitry Andric auto C1 = getIConstantVRegVal(LHSSrc2, MRI); 4580fe6060f1SDimitry Andric if (!C1) 4581fe6060f1SDimitry Andric return false; 4582349cc55cSDimitry Andric auto C2 = getIConstantVRegVal(Src2Reg, MRI); 4583fe6060f1SDimitry Andric if (!C2) 4584fe6060f1SDimitry Andric return false; 4585fe6060f1SDimitry Andric 4586fe6060f1SDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) { 4587fe6060f1SDimitry Andric auto NewCst = B.buildConstant(MRI.getType(Src2Reg), *C1 + *C2); 4588fe6060f1SDimitry Andric Observer.changingInstr(MI); 4589fe6060f1SDimitry Andric MI.getOperand(1).setReg(LHSSrc1); 4590fe6060f1SDimitry Andric MI.getOperand(2).setReg(NewCst.getReg(0)); 4591fe6060f1SDimitry Andric Observer.changedInstr(MI); 4592fe6060f1SDimitry Andric }; 4593fe6060f1SDimitry Andric return !reassociationCanBreakAddressingModePattern(MI); 4594fe6060f1SDimitry Andric } 4595fe6060f1SDimitry Andric 4596349cc55cSDimitry Andric bool CombinerHelper::matchReassocPtrAdd(MachineInstr &MI, 4597349cc55cSDimitry Andric BuildFnTy &MatchInfo) { 4598349cc55cSDimitry Andric auto &PtrAdd = cast<GPtrAdd>(MI); 4599349cc55cSDimitry Andric // We're trying to match a few pointer computation patterns here for 4600349cc55cSDimitry Andric // re-association opportunities. 4601349cc55cSDimitry Andric // 1) Isolating a constant operand to be on the RHS, e.g.: 4602349cc55cSDimitry Andric // G_PTR_ADD(BASE, G_ADD(X, C)) -> G_PTR_ADD(G_PTR_ADD(BASE, X), C) 4603349cc55cSDimitry Andric // 4604349cc55cSDimitry Andric // 2) Folding two constants in each sub-tree as long as such folding 4605349cc55cSDimitry Andric // doesn't break a legal addressing mode. 4606349cc55cSDimitry Andric // G_PTR_ADD(G_PTR_ADD(BASE, C1), C2) -> G_PTR_ADD(BASE, C1+C2) 4607349cc55cSDimitry Andric // 4608349cc55cSDimitry Andric // 3) Move a constant from the LHS of an inner op to the RHS of the outer. 4609349cc55cSDimitry Andric // G_PTR_ADD (G_PTR_ADD X, C), Y) -> G_PTR_ADD (G_PTR_ADD(X, Y), C) 4610349cc55cSDimitry Andric // iif (G_PTR_ADD X, C) has one use. 4611349cc55cSDimitry Andric MachineInstr *LHS = MRI.getVRegDef(PtrAdd.getBaseReg()); 4612349cc55cSDimitry Andric MachineInstr *RHS = MRI.getVRegDef(PtrAdd.getOffsetReg()); 4613349cc55cSDimitry Andric 4614349cc55cSDimitry Andric // Try to match example 2. 4615349cc55cSDimitry Andric if (matchReassocFoldConstantsInSubTree(PtrAdd, LHS, RHS, MatchInfo)) 4616349cc55cSDimitry Andric return true; 4617349cc55cSDimitry Andric 4618349cc55cSDimitry Andric // Try to match example 3. 4619349cc55cSDimitry Andric if (matchReassocConstantInnerLHS(PtrAdd, LHS, RHS, MatchInfo)) 4620349cc55cSDimitry Andric return true; 4621349cc55cSDimitry Andric 4622349cc55cSDimitry Andric // Try to match example 1. 4623349cc55cSDimitry Andric if (matchReassocConstantInnerRHS(PtrAdd, RHS, MatchInfo)) 4624349cc55cSDimitry Andric return true; 4625349cc55cSDimitry Andric 4626349cc55cSDimitry Andric return false; 4627349cc55cSDimitry Andric } 4628349cc55cSDimitry Andric 4629fe6060f1SDimitry Andric bool CombinerHelper::matchConstantFold(MachineInstr &MI, APInt &MatchInfo) { 4630fe6060f1SDimitry Andric Register Op1 = MI.getOperand(1).getReg(); 4631fe6060f1SDimitry Andric Register Op2 = MI.getOperand(2).getReg(); 4632fe6060f1SDimitry Andric auto MaybeCst = ConstantFoldBinOp(MI.getOpcode(), Op1, Op2, MRI); 4633fe6060f1SDimitry Andric if (!MaybeCst) 4634fe6060f1SDimitry Andric return false; 4635fe6060f1SDimitry Andric MatchInfo = *MaybeCst; 4636e8d8bef9SDimitry Andric return true; 4637e8d8bef9SDimitry Andric } 4638e8d8bef9SDimitry Andric 4639349cc55cSDimitry Andric bool CombinerHelper::matchNarrowBinopFeedingAnd( 4640349cc55cSDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) { 4641349cc55cSDimitry Andric // Look for a binop feeding into an AND with a mask: 4642349cc55cSDimitry Andric // 4643349cc55cSDimitry Andric // %add = G_ADD %lhs, %rhs 4644349cc55cSDimitry Andric // %and = G_AND %add, 000...11111111 4645349cc55cSDimitry Andric // 4646349cc55cSDimitry Andric // Check if it's possible to perform the binop at a narrower width and zext 4647349cc55cSDimitry Andric // back to the original width like so: 4648349cc55cSDimitry Andric // 4649349cc55cSDimitry Andric // %narrow_lhs = G_TRUNC %lhs 4650349cc55cSDimitry Andric // %narrow_rhs = G_TRUNC %rhs 4651349cc55cSDimitry Andric // %narrow_add = G_ADD %narrow_lhs, %narrow_rhs 4652349cc55cSDimitry Andric // %new_add = G_ZEXT %narrow_add 4653349cc55cSDimitry Andric // %and = G_AND %new_add, 000...11111111 4654349cc55cSDimitry Andric // 4655349cc55cSDimitry Andric // This can allow later combines to eliminate the G_AND if it turns out 4656349cc55cSDimitry Andric // that the mask is irrelevant. 4657349cc55cSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_AND); 4658349cc55cSDimitry Andric Register Dst = MI.getOperand(0).getReg(); 4659349cc55cSDimitry Andric Register AndLHS = MI.getOperand(1).getReg(); 4660349cc55cSDimitry Andric Register AndRHS = MI.getOperand(2).getReg(); 4661349cc55cSDimitry Andric LLT WideTy = MRI.getType(Dst); 4662349cc55cSDimitry Andric 4663349cc55cSDimitry Andric // If the potential binop has more than one use, then it's possible that one 4664349cc55cSDimitry Andric // of those uses will need its full width. 4665349cc55cSDimitry Andric if (!WideTy.isScalar() || !MRI.hasOneNonDBGUse(AndLHS)) 4666349cc55cSDimitry Andric return false; 4667349cc55cSDimitry Andric 4668349cc55cSDimitry Andric // Check if the LHS feeding the AND is impacted by the high bits that we're 4669349cc55cSDimitry Andric // masking out. 4670349cc55cSDimitry Andric // 4671349cc55cSDimitry Andric // e.g. for 64-bit x, y: 4672349cc55cSDimitry Andric // 4673349cc55cSDimitry Andric // add_64(x, y) & 65535 == zext(add_16(trunc(x), trunc(y))) & 65535 4674349cc55cSDimitry Andric MachineInstr *LHSInst = getDefIgnoringCopies(AndLHS, MRI); 4675349cc55cSDimitry Andric if (!LHSInst) 4676349cc55cSDimitry Andric return false; 4677349cc55cSDimitry Andric unsigned LHSOpc = LHSInst->getOpcode(); 4678349cc55cSDimitry Andric switch (LHSOpc) { 4679349cc55cSDimitry Andric default: 4680349cc55cSDimitry Andric return false; 4681349cc55cSDimitry Andric case TargetOpcode::G_ADD: 4682349cc55cSDimitry Andric case TargetOpcode::G_SUB: 4683349cc55cSDimitry Andric case TargetOpcode::G_MUL: 4684349cc55cSDimitry Andric case TargetOpcode::G_AND: 4685349cc55cSDimitry Andric case TargetOpcode::G_OR: 4686349cc55cSDimitry Andric case TargetOpcode::G_XOR: 4687349cc55cSDimitry Andric break; 4688349cc55cSDimitry Andric } 4689349cc55cSDimitry Andric 4690349cc55cSDimitry Andric // Find the mask on the RHS. 4691349cc55cSDimitry Andric auto Cst = getIConstantVRegValWithLookThrough(AndRHS, MRI); 4692349cc55cSDimitry Andric if (!Cst) 4693349cc55cSDimitry Andric return false; 4694349cc55cSDimitry Andric auto Mask = Cst->Value; 4695349cc55cSDimitry Andric if (!Mask.isMask()) 4696349cc55cSDimitry Andric return false; 4697349cc55cSDimitry Andric 4698349cc55cSDimitry Andric // No point in combining if there's nothing to truncate. 4699349cc55cSDimitry Andric unsigned NarrowWidth = Mask.countTrailingOnes(); 4700349cc55cSDimitry Andric if (NarrowWidth == WideTy.getSizeInBits()) 4701349cc55cSDimitry Andric return false; 4702349cc55cSDimitry Andric LLT NarrowTy = LLT::scalar(NarrowWidth); 4703349cc55cSDimitry Andric 4704349cc55cSDimitry Andric // Check if adding the zext + truncates could be harmful. 4705349cc55cSDimitry Andric auto &MF = *MI.getMF(); 4706349cc55cSDimitry Andric const auto &TLI = getTargetLowering(); 4707349cc55cSDimitry Andric LLVMContext &Ctx = MF.getFunction().getContext(); 4708349cc55cSDimitry Andric auto &DL = MF.getDataLayout(); 4709349cc55cSDimitry Andric if (!TLI.isTruncateFree(WideTy, NarrowTy, DL, Ctx) || 4710349cc55cSDimitry Andric !TLI.isZExtFree(NarrowTy, WideTy, DL, Ctx)) 4711349cc55cSDimitry Andric return false; 4712349cc55cSDimitry Andric if (!isLegalOrBeforeLegalizer({TargetOpcode::G_TRUNC, {NarrowTy, WideTy}}) || 4713349cc55cSDimitry Andric !isLegalOrBeforeLegalizer({TargetOpcode::G_ZEXT, {WideTy, NarrowTy}})) 4714349cc55cSDimitry Andric return false; 4715349cc55cSDimitry Andric Register BinOpLHS = LHSInst->getOperand(1).getReg(); 4716349cc55cSDimitry Andric Register BinOpRHS = LHSInst->getOperand(2).getReg(); 4717349cc55cSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) { 4718349cc55cSDimitry Andric auto NarrowLHS = Builder.buildTrunc(NarrowTy, BinOpLHS); 4719349cc55cSDimitry Andric auto NarrowRHS = Builder.buildTrunc(NarrowTy, BinOpRHS); 4720349cc55cSDimitry Andric auto NarrowBinOp = 4721349cc55cSDimitry Andric Builder.buildInstr(LHSOpc, {NarrowTy}, {NarrowLHS, NarrowRHS}); 4722349cc55cSDimitry Andric auto Ext = Builder.buildZExt(WideTy, NarrowBinOp); 4723349cc55cSDimitry Andric Observer.changingInstr(MI); 4724349cc55cSDimitry Andric MI.getOperand(1).setReg(Ext.getReg(0)); 4725349cc55cSDimitry Andric Observer.changedInstr(MI); 4726349cc55cSDimitry Andric }; 4727349cc55cSDimitry Andric return true; 4728349cc55cSDimitry Andric } 4729349cc55cSDimitry Andric 4730349cc55cSDimitry Andric bool CombinerHelper::matchMulOBy2(MachineInstr &MI, BuildFnTy &MatchInfo) { 4731349cc55cSDimitry Andric unsigned Opc = MI.getOpcode(); 4732349cc55cSDimitry Andric assert(Opc == TargetOpcode::G_UMULO || Opc == TargetOpcode::G_SMULO); 47334824e7fdSDimitry Andric 47344824e7fdSDimitry Andric if (!mi_match(MI.getOperand(3).getReg(), MRI, m_SpecificICstOrSplat(2))) 4735349cc55cSDimitry Andric return false; 4736349cc55cSDimitry Andric 4737349cc55cSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) { 4738349cc55cSDimitry Andric Observer.changingInstr(MI); 4739349cc55cSDimitry Andric unsigned NewOpc = Opc == TargetOpcode::G_UMULO ? TargetOpcode::G_UADDO 4740349cc55cSDimitry Andric : TargetOpcode::G_SADDO; 4741349cc55cSDimitry Andric MI.setDesc(Builder.getTII().get(NewOpc)); 4742349cc55cSDimitry Andric MI.getOperand(3).setReg(MI.getOperand(2).getReg()); 4743349cc55cSDimitry Andric Observer.changedInstr(MI); 4744349cc55cSDimitry Andric }; 4745349cc55cSDimitry Andric return true; 4746349cc55cSDimitry Andric } 4747349cc55cSDimitry Andric 474881ad6265SDimitry Andric bool CombinerHelper::matchMulOBy0(MachineInstr &MI, BuildFnTy &MatchInfo) { 474981ad6265SDimitry Andric // (G_*MULO x, 0) -> 0 + no carry out 475081ad6265SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_UMULO || 475181ad6265SDimitry Andric MI.getOpcode() == TargetOpcode::G_SMULO); 475281ad6265SDimitry Andric if (!mi_match(MI.getOperand(3).getReg(), MRI, m_SpecificICstOrSplat(0))) 475381ad6265SDimitry Andric return false; 475481ad6265SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 475581ad6265SDimitry Andric Register Carry = MI.getOperand(1).getReg(); 475681ad6265SDimitry Andric if (!isConstantLegalOrBeforeLegalizer(MRI.getType(Dst)) || 475781ad6265SDimitry Andric !isConstantLegalOrBeforeLegalizer(MRI.getType(Carry))) 475881ad6265SDimitry Andric return false; 475981ad6265SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) { 476081ad6265SDimitry Andric B.buildConstant(Dst, 0); 476181ad6265SDimitry Andric B.buildConstant(Carry, 0); 476281ad6265SDimitry Andric }; 476381ad6265SDimitry Andric return true; 476481ad6265SDimitry Andric } 476581ad6265SDimitry Andric 476681ad6265SDimitry Andric bool CombinerHelper::matchAddOBy0(MachineInstr &MI, BuildFnTy &MatchInfo) { 476781ad6265SDimitry Andric // (G_*ADDO x, 0) -> x + no carry out 476881ad6265SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_UADDO || 476981ad6265SDimitry Andric MI.getOpcode() == TargetOpcode::G_SADDO); 477081ad6265SDimitry Andric if (!mi_match(MI.getOperand(3).getReg(), MRI, m_SpecificICstOrSplat(0))) 477181ad6265SDimitry Andric return false; 477281ad6265SDimitry Andric Register Carry = MI.getOperand(1).getReg(); 477381ad6265SDimitry Andric if (!isConstantLegalOrBeforeLegalizer(MRI.getType(Carry))) 477481ad6265SDimitry Andric return false; 477581ad6265SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 477681ad6265SDimitry Andric Register LHS = MI.getOperand(2).getReg(); 477781ad6265SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) { 477881ad6265SDimitry Andric B.buildCopy(Dst, LHS); 477981ad6265SDimitry Andric B.buildConstant(Carry, 0); 478081ad6265SDimitry Andric }; 478181ad6265SDimitry Andric return true; 478281ad6265SDimitry Andric } 478381ad6265SDimitry Andric 4784349cc55cSDimitry Andric MachineInstr *CombinerHelper::buildUDivUsingMul(MachineInstr &MI) { 4785349cc55cSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_UDIV); 4786349cc55cSDimitry Andric auto &UDiv = cast<GenericMachineInstr>(MI); 4787349cc55cSDimitry Andric Register Dst = UDiv.getReg(0); 4788349cc55cSDimitry Andric Register LHS = UDiv.getReg(1); 4789349cc55cSDimitry Andric Register RHS = UDiv.getReg(2); 4790349cc55cSDimitry Andric LLT Ty = MRI.getType(Dst); 4791349cc55cSDimitry Andric LLT ScalarTy = Ty.getScalarType(); 4792349cc55cSDimitry Andric const unsigned EltBits = ScalarTy.getScalarSizeInBits(); 4793349cc55cSDimitry Andric LLT ShiftAmtTy = getTargetLowering().getPreferredShiftAmountTy(Ty); 4794349cc55cSDimitry Andric LLT ScalarShiftAmtTy = ShiftAmtTy.getScalarType(); 4795349cc55cSDimitry Andric auto &MIB = Builder; 4796349cc55cSDimitry Andric MIB.setInstrAndDebugLoc(MI); 4797349cc55cSDimitry Andric 4798349cc55cSDimitry Andric bool UseNPQ = false; 4799349cc55cSDimitry Andric SmallVector<Register, 16> PreShifts, PostShifts, MagicFactors, NPQFactors; 4800349cc55cSDimitry Andric 4801349cc55cSDimitry Andric auto BuildUDIVPattern = [&](const Constant *C) { 4802349cc55cSDimitry Andric auto *CI = cast<ConstantInt>(C); 4803349cc55cSDimitry Andric const APInt &Divisor = CI->getValue(); 4804fcaf7f86SDimitry Andric UnsignedDivisionByConstantInfo magics = 4805fcaf7f86SDimitry Andric UnsignedDivisionByConstantInfo::get(Divisor); 4806349cc55cSDimitry Andric unsigned PreShift = 0, PostShift = 0; 4807349cc55cSDimitry Andric 4808349cc55cSDimitry Andric // If the divisor is even, we can avoid using the expensive fixup by 4809349cc55cSDimitry Andric // shifting the divided value upfront. 4810fcaf7f86SDimitry Andric if (magics.IsAdd && !Divisor[0]) { 4811349cc55cSDimitry Andric PreShift = Divisor.countTrailingZeros(); 4812349cc55cSDimitry Andric // Get magic number for the shifted divisor. 4813349cc55cSDimitry Andric magics = 4814fcaf7f86SDimitry Andric UnsignedDivisionByConstantInfo::get(Divisor.lshr(PreShift), PreShift); 4815fcaf7f86SDimitry Andric assert(!magics.IsAdd && "Should use cheap fixup now"); 4816349cc55cSDimitry Andric } 4817349cc55cSDimitry Andric 4818349cc55cSDimitry Andric unsigned SelNPQ; 4819fcaf7f86SDimitry Andric if (!magics.IsAdd || Divisor.isOneValue()) { 4820349cc55cSDimitry Andric assert(magics.ShiftAmount < Divisor.getBitWidth() && 4821349cc55cSDimitry Andric "We shouldn't generate an undefined shift!"); 4822349cc55cSDimitry Andric PostShift = magics.ShiftAmount; 4823349cc55cSDimitry Andric SelNPQ = false; 4824349cc55cSDimitry Andric } else { 4825349cc55cSDimitry Andric PostShift = magics.ShiftAmount - 1; 4826349cc55cSDimitry Andric SelNPQ = true; 4827349cc55cSDimitry Andric } 4828349cc55cSDimitry Andric 4829349cc55cSDimitry Andric PreShifts.push_back( 4830349cc55cSDimitry Andric MIB.buildConstant(ScalarShiftAmtTy, PreShift).getReg(0)); 4831fcaf7f86SDimitry Andric MagicFactors.push_back(MIB.buildConstant(ScalarTy, magics.Magic).getReg(0)); 4832349cc55cSDimitry Andric NPQFactors.push_back( 4833349cc55cSDimitry Andric MIB.buildConstant(ScalarTy, 4834349cc55cSDimitry Andric SelNPQ ? APInt::getOneBitSet(EltBits, EltBits - 1) 4835349cc55cSDimitry Andric : APInt::getZero(EltBits)) 4836349cc55cSDimitry Andric .getReg(0)); 4837349cc55cSDimitry Andric PostShifts.push_back( 4838349cc55cSDimitry Andric MIB.buildConstant(ScalarShiftAmtTy, PostShift).getReg(0)); 4839349cc55cSDimitry Andric UseNPQ |= SelNPQ; 4840349cc55cSDimitry Andric return true; 4841349cc55cSDimitry Andric }; 4842349cc55cSDimitry Andric 4843349cc55cSDimitry Andric // Collect the shifts/magic values from each element. 4844349cc55cSDimitry Andric bool Matched = matchUnaryPredicate(MRI, RHS, BuildUDIVPattern); 4845349cc55cSDimitry Andric (void)Matched; 4846349cc55cSDimitry Andric assert(Matched && "Expected unary predicate match to succeed"); 4847349cc55cSDimitry Andric 4848349cc55cSDimitry Andric Register PreShift, PostShift, MagicFactor, NPQFactor; 4849349cc55cSDimitry Andric auto *RHSDef = getOpcodeDef<GBuildVector>(RHS, MRI); 4850349cc55cSDimitry Andric if (RHSDef) { 4851349cc55cSDimitry Andric PreShift = MIB.buildBuildVector(ShiftAmtTy, PreShifts).getReg(0); 4852349cc55cSDimitry Andric MagicFactor = MIB.buildBuildVector(Ty, MagicFactors).getReg(0); 4853349cc55cSDimitry Andric NPQFactor = MIB.buildBuildVector(Ty, NPQFactors).getReg(0); 4854349cc55cSDimitry Andric PostShift = MIB.buildBuildVector(ShiftAmtTy, PostShifts).getReg(0); 4855349cc55cSDimitry Andric } else { 4856349cc55cSDimitry Andric assert(MRI.getType(RHS).isScalar() && 4857349cc55cSDimitry Andric "Non-build_vector operation should have been a scalar"); 4858349cc55cSDimitry Andric PreShift = PreShifts[0]; 4859349cc55cSDimitry Andric MagicFactor = MagicFactors[0]; 4860349cc55cSDimitry Andric PostShift = PostShifts[0]; 4861349cc55cSDimitry Andric } 4862349cc55cSDimitry Andric 4863349cc55cSDimitry Andric Register Q = LHS; 4864349cc55cSDimitry Andric Q = MIB.buildLShr(Ty, Q, PreShift).getReg(0); 4865349cc55cSDimitry Andric 4866349cc55cSDimitry Andric // Multiply the numerator (operand 0) by the magic value. 4867349cc55cSDimitry Andric Q = MIB.buildUMulH(Ty, Q, MagicFactor).getReg(0); 4868349cc55cSDimitry Andric 4869349cc55cSDimitry Andric if (UseNPQ) { 4870349cc55cSDimitry Andric Register NPQ = MIB.buildSub(Ty, LHS, Q).getReg(0); 4871349cc55cSDimitry Andric 4872349cc55cSDimitry Andric // For vectors we might have a mix of non-NPQ/NPQ paths, so use 4873349cc55cSDimitry Andric // G_UMULH to act as a SRL-by-1 for NPQ, else multiply by zero. 4874349cc55cSDimitry Andric if (Ty.isVector()) 4875349cc55cSDimitry Andric NPQ = MIB.buildUMulH(Ty, NPQ, NPQFactor).getReg(0); 4876349cc55cSDimitry Andric else 4877349cc55cSDimitry Andric NPQ = MIB.buildLShr(Ty, NPQ, MIB.buildConstant(ShiftAmtTy, 1)).getReg(0); 4878349cc55cSDimitry Andric 4879349cc55cSDimitry Andric Q = MIB.buildAdd(Ty, NPQ, Q).getReg(0); 4880349cc55cSDimitry Andric } 4881349cc55cSDimitry Andric 4882349cc55cSDimitry Andric Q = MIB.buildLShr(Ty, Q, PostShift).getReg(0); 4883349cc55cSDimitry Andric auto One = MIB.buildConstant(Ty, 1); 4884349cc55cSDimitry Andric auto IsOne = MIB.buildICmp( 4885349cc55cSDimitry Andric CmpInst::Predicate::ICMP_EQ, 4886349cc55cSDimitry Andric Ty.isScalar() ? LLT::scalar(1) : Ty.changeElementSize(1), RHS, One); 4887349cc55cSDimitry Andric return MIB.buildSelect(Ty, IsOne, LHS, Q); 4888349cc55cSDimitry Andric } 4889349cc55cSDimitry Andric 4890349cc55cSDimitry Andric bool CombinerHelper::matchUDivByConst(MachineInstr &MI) { 4891349cc55cSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_UDIV); 4892349cc55cSDimitry Andric Register Dst = MI.getOperand(0).getReg(); 4893349cc55cSDimitry Andric Register RHS = MI.getOperand(2).getReg(); 4894349cc55cSDimitry Andric LLT DstTy = MRI.getType(Dst); 4895349cc55cSDimitry Andric auto *RHSDef = MRI.getVRegDef(RHS); 4896349cc55cSDimitry Andric if (!isConstantOrConstantVector(*RHSDef, MRI)) 4897349cc55cSDimitry Andric return false; 4898349cc55cSDimitry Andric 4899349cc55cSDimitry Andric auto &MF = *MI.getMF(); 4900349cc55cSDimitry Andric AttributeList Attr = MF.getFunction().getAttributes(); 4901349cc55cSDimitry Andric const auto &TLI = getTargetLowering(); 4902349cc55cSDimitry Andric LLVMContext &Ctx = MF.getFunction().getContext(); 4903349cc55cSDimitry Andric auto &DL = MF.getDataLayout(); 4904349cc55cSDimitry Andric if (TLI.isIntDivCheap(getApproximateEVTForLLT(DstTy, DL, Ctx), Attr)) 4905349cc55cSDimitry Andric return false; 4906349cc55cSDimitry Andric 4907349cc55cSDimitry Andric // Don't do this for minsize because the instruction sequence is usually 4908349cc55cSDimitry Andric // larger. 4909349cc55cSDimitry Andric if (MF.getFunction().hasMinSize()) 4910349cc55cSDimitry Andric return false; 4911349cc55cSDimitry Andric 4912349cc55cSDimitry Andric // Don't do this if the types are not going to be legal. 4913349cc55cSDimitry Andric if (LI) { 4914349cc55cSDimitry Andric if (!isLegalOrBeforeLegalizer({TargetOpcode::G_MUL, {DstTy, DstTy}})) 4915349cc55cSDimitry Andric return false; 4916349cc55cSDimitry Andric if (!isLegalOrBeforeLegalizer({TargetOpcode::G_UMULH, {DstTy}})) 4917349cc55cSDimitry Andric return false; 4918349cc55cSDimitry Andric if (!isLegalOrBeforeLegalizer( 4919349cc55cSDimitry Andric {TargetOpcode::G_ICMP, 4920349cc55cSDimitry Andric {DstTy.isVector() ? DstTy.changeElementSize(1) : LLT::scalar(1), 4921349cc55cSDimitry Andric DstTy}})) 4922349cc55cSDimitry Andric return false; 4923349cc55cSDimitry Andric } 4924349cc55cSDimitry Andric 4925349cc55cSDimitry Andric auto CheckEltValue = [&](const Constant *C) { 4926349cc55cSDimitry Andric if (auto *CI = dyn_cast_or_null<ConstantInt>(C)) 4927349cc55cSDimitry Andric return !CI->isZero(); 4928349cc55cSDimitry Andric return false; 4929349cc55cSDimitry Andric }; 4930349cc55cSDimitry Andric return matchUnaryPredicate(MRI, RHS, CheckEltValue); 4931349cc55cSDimitry Andric } 4932349cc55cSDimitry Andric 4933349cc55cSDimitry Andric void CombinerHelper::applyUDivByConst(MachineInstr &MI) { 4934349cc55cSDimitry Andric auto *NewMI = buildUDivUsingMul(MI); 4935349cc55cSDimitry Andric replaceSingleDefInstWithReg(MI, NewMI->getOperand(0).getReg()); 4936349cc55cSDimitry Andric } 4937349cc55cSDimitry Andric 4938349cc55cSDimitry Andric bool CombinerHelper::matchUMulHToLShr(MachineInstr &MI) { 4939349cc55cSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_UMULH); 4940349cc55cSDimitry Andric Register RHS = MI.getOperand(2).getReg(); 4941349cc55cSDimitry Andric Register Dst = MI.getOperand(0).getReg(); 4942349cc55cSDimitry Andric LLT Ty = MRI.getType(Dst); 4943349cc55cSDimitry Andric LLT ShiftAmtTy = getTargetLowering().getPreferredShiftAmountTy(Ty); 4944349cc55cSDimitry Andric auto MatchPow2ExceptOne = [&](const Constant *C) { 4945349cc55cSDimitry Andric if (auto *CI = dyn_cast<ConstantInt>(C)) 4946349cc55cSDimitry Andric return CI->getValue().isPowerOf2() && !CI->getValue().isOne(); 4947349cc55cSDimitry Andric return false; 4948349cc55cSDimitry Andric }; 4949349cc55cSDimitry Andric if (!matchUnaryPredicate(MRI, RHS, MatchPow2ExceptOne, false)) 4950349cc55cSDimitry Andric return false; 4951349cc55cSDimitry Andric return isLegalOrBeforeLegalizer({TargetOpcode::G_LSHR, {Ty, ShiftAmtTy}}); 4952349cc55cSDimitry Andric } 4953349cc55cSDimitry Andric 4954349cc55cSDimitry Andric void CombinerHelper::applyUMulHToLShr(MachineInstr &MI) { 4955349cc55cSDimitry Andric Register LHS = MI.getOperand(1).getReg(); 4956349cc55cSDimitry Andric Register RHS = MI.getOperand(2).getReg(); 4957349cc55cSDimitry Andric Register Dst = MI.getOperand(0).getReg(); 4958349cc55cSDimitry Andric LLT Ty = MRI.getType(Dst); 4959349cc55cSDimitry Andric LLT ShiftAmtTy = getTargetLowering().getPreferredShiftAmountTy(Ty); 4960349cc55cSDimitry Andric unsigned NumEltBits = Ty.getScalarSizeInBits(); 4961349cc55cSDimitry Andric 4962349cc55cSDimitry Andric Builder.setInstrAndDebugLoc(MI); 4963349cc55cSDimitry Andric auto LogBase2 = buildLogBase2(RHS, Builder); 4964349cc55cSDimitry Andric auto ShiftAmt = 4965349cc55cSDimitry Andric Builder.buildSub(Ty, Builder.buildConstant(Ty, NumEltBits), LogBase2); 4966349cc55cSDimitry Andric auto Trunc = Builder.buildZExtOrTrunc(ShiftAmtTy, ShiftAmt); 4967349cc55cSDimitry Andric Builder.buildLShr(Dst, LHS, Trunc); 4968349cc55cSDimitry Andric MI.eraseFromParent(); 4969349cc55cSDimitry Andric } 4970349cc55cSDimitry Andric 4971349cc55cSDimitry Andric bool CombinerHelper::matchRedundantNegOperands(MachineInstr &MI, 4972349cc55cSDimitry Andric BuildFnTy &MatchInfo) { 4973349cc55cSDimitry Andric unsigned Opc = MI.getOpcode(); 4974349cc55cSDimitry Andric assert(Opc == TargetOpcode::G_FADD || Opc == TargetOpcode::G_FSUB || 4975349cc55cSDimitry Andric Opc == TargetOpcode::G_FMUL || Opc == TargetOpcode::G_FDIV || 4976349cc55cSDimitry Andric Opc == TargetOpcode::G_FMAD || Opc == TargetOpcode::G_FMA); 4977349cc55cSDimitry Andric 4978349cc55cSDimitry Andric Register Dst = MI.getOperand(0).getReg(); 4979349cc55cSDimitry Andric Register X = MI.getOperand(1).getReg(); 4980349cc55cSDimitry Andric Register Y = MI.getOperand(2).getReg(); 4981349cc55cSDimitry Andric LLT Type = MRI.getType(Dst); 4982349cc55cSDimitry Andric 4983349cc55cSDimitry Andric // fold (fadd x, fneg(y)) -> (fsub x, y) 4984349cc55cSDimitry Andric // fold (fadd fneg(y), x) -> (fsub x, y) 4985349cc55cSDimitry Andric // G_ADD is commutative so both cases are checked by m_GFAdd 4986349cc55cSDimitry Andric if (mi_match(Dst, MRI, m_GFAdd(m_Reg(X), m_GFNeg(m_Reg(Y)))) && 4987349cc55cSDimitry Andric isLegalOrBeforeLegalizer({TargetOpcode::G_FSUB, {Type}})) { 4988349cc55cSDimitry Andric Opc = TargetOpcode::G_FSUB; 4989349cc55cSDimitry Andric } 4990349cc55cSDimitry Andric /// fold (fsub x, fneg(y)) -> (fadd x, y) 4991349cc55cSDimitry Andric else if (mi_match(Dst, MRI, m_GFSub(m_Reg(X), m_GFNeg(m_Reg(Y)))) && 4992349cc55cSDimitry Andric isLegalOrBeforeLegalizer({TargetOpcode::G_FADD, {Type}})) { 4993349cc55cSDimitry Andric Opc = TargetOpcode::G_FADD; 4994349cc55cSDimitry Andric } 4995349cc55cSDimitry Andric // fold (fmul fneg(x), fneg(y)) -> (fmul x, y) 4996349cc55cSDimitry Andric // fold (fdiv fneg(x), fneg(y)) -> (fdiv x, y) 4997349cc55cSDimitry Andric // fold (fmad fneg(x), fneg(y), z) -> (fmad x, y, z) 4998349cc55cSDimitry Andric // fold (fma fneg(x), fneg(y), z) -> (fma x, y, z) 4999349cc55cSDimitry Andric else if ((Opc == TargetOpcode::G_FMUL || Opc == TargetOpcode::G_FDIV || 5000349cc55cSDimitry Andric Opc == TargetOpcode::G_FMAD || Opc == TargetOpcode::G_FMA) && 5001349cc55cSDimitry Andric mi_match(X, MRI, m_GFNeg(m_Reg(X))) && 5002349cc55cSDimitry Andric mi_match(Y, MRI, m_GFNeg(m_Reg(Y)))) { 5003349cc55cSDimitry Andric // no opcode change 5004349cc55cSDimitry Andric } else 5005349cc55cSDimitry Andric return false; 5006349cc55cSDimitry Andric 5007349cc55cSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) { 5008349cc55cSDimitry Andric Observer.changingInstr(MI); 5009349cc55cSDimitry Andric MI.setDesc(B.getTII().get(Opc)); 5010349cc55cSDimitry Andric MI.getOperand(1).setReg(X); 5011349cc55cSDimitry Andric MI.getOperand(2).setReg(Y); 5012349cc55cSDimitry Andric Observer.changedInstr(MI); 5013349cc55cSDimitry Andric }; 5014349cc55cSDimitry Andric return true; 5015349cc55cSDimitry Andric } 5016349cc55cSDimitry Andric 50174824e7fdSDimitry Andric /// Checks if \p MI is TargetOpcode::G_FMUL and contractable either 50184824e7fdSDimitry Andric /// due to global flags or MachineInstr flags. 50194824e7fdSDimitry Andric static bool isContractableFMul(MachineInstr &MI, bool AllowFusionGlobally) { 50204824e7fdSDimitry Andric if (MI.getOpcode() != TargetOpcode::G_FMUL) 50214824e7fdSDimitry Andric return false; 50224824e7fdSDimitry Andric return AllowFusionGlobally || MI.getFlag(MachineInstr::MIFlag::FmContract); 50234824e7fdSDimitry Andric } 50244824e7fdSDimitry Andric 50254824e7fdSDimitry Andric static bool hasMoreUses(const MachineInstr &MI0, const MachineInstr &MI1, 50264824e7fdSDimitry Andric const MachineRegisterInfo &MRI) { 50274824e7fdSDimitry Andric return std::distance(MRI.use_instr_nodbg_begin(MI0.getOperand(0).getReg()), 50284824e7fdSDimitry Andric MRI.use_instr_nodbg_end()) > 50294824e7fdSDimitry Andric std::distance(MRI.use_instr_nodbg_begin(MI1.getOperand(0).getReg()), 50304824e7fdSDimitry Andric MRI.use_instr_nodbg_end()); 50314824e7fdSDimitry Andric } 50324824e7fdSDimitry Andric 50334824e7fdSDimitry Andric bool CombinerHelper::canCombineFMadOrFMA(MachineInstr &MI, 50344824e7fdSDimitry Andric bool &AllowFusionGlobally, 50354824e7fdSDimitry Andric bool &HasFMAD, bool &Aggressive, 50364824e7fdSDimitry Andric bool CanReassociate) { 50374824e7fdSDimitry Andric 50384824e7fdSDimitry Andric auto *MF = MI.getMF(); 50394824e7fdSDimitry Andric const auto &TLI = *MF->getSubtarget().getTargetLowering(); 50404824e7fdSDimitry Andric const TargetOptions &Options = MF->getTarget().Options; 50414824e7fdSDimitry Andric LLT DstType = MRI.getType(MI.getOperand(0).getReg()); 50424824e7fdSDimitry Andric 50434824e7fdSDimitry Andric if (CanReassociate && 50444824e7fdSDimitry Andric !(Options.UnsafeFPMath || MI.getFlag(MachineInstr::MIFlag::FmReassoc))) 50454824e7fdSDimitry Andric return false; 50464824e7fdSDimitry Andric 50474824e7fdSDimitry Andric // Floating-point multiply-add with intermediate rounding. 50484824e7fdSDimitry Andric HasFMAD = (LI && TLI.isFMADLegal(MI, DstType)); 50494824e7fdSDimitry Andric // Floating-point multiply-add without intermediate rounding. 50504824e7fdSDimitry Andric bool HasFMA = TLI.isFMAFasterThanFMulAndFAdd(*MF, DstType) && 50514824e7fdSDimitry Andric isLegalOrBeforeLegalizer({TargetOpcode::G_FMA, {DstType}}); 50524824e7fdSDimitry Andric // No valid opcode, do not combine. 50534824e7fdSDimitry Andric if (!HasFMAD && !HasFMA) 50544824e7fdSDimitry Andric return false; 50554824e7fdSDimitry Andric 50564824e7fdSDimitry Andric AllowFusionGlobally = Options.AllowFPOpFusion == FPOpFusion::Fast || 50574824e7fdSDimitry Andric Options.UnsafeFPMath || HasFMAD; 50584824e7fdSDimitry Andric // If the addition is not contractable, do not combine. 50594824e7fdSDimitry Andric if (!AllowFusionGlobally && !MI.getFlag(MachineInstr::MIFlag::FmContract)) 50604824e7fdSDimitry Andric return false; 50614824e7fdSDimitry Andric 50624824e7fdSDimitry Andric Aggressive = TLI.enableAggressiveFMAFusion(DstType); 50634824e7fdSDimitry Andric return true; 50644824e7fdSDimitry Andric } 50654824e7fdSDimitry Andric 50664824e7fdSDimitry Andric bool CombinerHelper::matchCombineFAddFMulToFMadOrFMA( 50674824e7fdSDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) { 50684824e7fdSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_FADD); 50694824e7fdSDimitry Andric 50704824e7fdSDimitry Andric bool AllowFusionGlobally, HasFMAD, Aggressive; 50714824e7fdSDimitry Andric if (!canCombineFMadOrFMA(MI, AllowFusionGlobally, HasFMAD, Aggressive)) 50724824e7fdSDimitry Andric return false; 50734824e7fdSDimitry Andric 507404eeddc0SDimitry Andric Register Op1 = MI.getOperand(1).getReg(); 507504eeddc0SDimitry Andric Register Op2 = MI.getOperand(2).getReg(); 507604eeddc0SDimitry Andric DefinitionAndSourceRegister LHS = {MRI.getVRegDef(Op1), Op1}; 507704eeddc0SDimitry Andric DefinitionAndSourceRegister RHS = {MRI.getVRegDef(Op2), Op2}; 50784824e7fdSDimitry Andric unsigned PreferredFusedOpcode = 50794824e7fdSDimitry Andric HasFMAD ? TargetOpcode::G_FMAD : TargetOpcode::G_FMA; 50804824e7fdSDimitry Andric 50814824e7fdSDimitry Andric // If we have two choices trying to fold (fadd (fmul u, v), (fmul x, y)), 50824824e7fdSDimitry Andric // prefer to fold the multiply with fewer uses. 508304eeddc0SDimitry Andric if (Aggressive && isContractableFMul(*LHS.MI, AllowFusionGlobally) && 508404eeddc0SDimitry Andric isContractableFMul(*RHS.MI, AllowFusionGlobally)) { 508504eeddc0SDimitry Andric if (hasMoreUses(*LHS.MI, *RHS.MI, MRI)) 50864824e7fdSDimitry Andric std::swap(LHS, RHS); 50874824e7fdSDimitry Andric } 50884824e7fdSDimitry Andric 50894824e7fdSDimitry Andric // fold (fadd (fmul x, y), z) -> (fma x, y, z) 509004eeddc0SDimitry Andric if (isContractableFMul(*LHS.MI, AllowFusionGlobally) && 509104eeddc0SDimitry Andric (Aggressive || MRI.hasOneNonDBGUse(LHS.Reg))) { 50924824e7fdSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) { 50934824e7fdSDimitry Andric B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()}, 509404eeddc0SDimitry Andric {LHS.MI->getOperand(1).getReg(), 509504eeddc0SDimitry Andric LHS.MI->getOperand(2).getReg(), RHS.Reg}); 50964824e7fdSDimitry Andric }; 50974824e7fdSDimitry Andric return true; 50984824e7fdSDimitry Andric } 50994824e7fdSDimitry Andric 51004824e7fdSDimitry Andric // fold (fadd x, (fmul y, z)) -> (fma y, z, x) 510104eeddc0SDimitry Andric if (isContractableFMul(*RHS.MI, AllowFusionGlobally) && 510204eeddc0SDimitry Andric (Aggressive || MRI.hasOneNonDBGUse(RHS.Reg))) { 51034824e7fdSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) { 51044824e7fdSDimitry Andric B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()}, 510504eeddc0SDimitry Andric {RHS.MI->getOperand(1).getReg(), 510604eeddc0SDimitry Andric RHS.MI->getOperand(2).getReg(), LHS.Reg}); 51074824e7fdSDimitry Andric }; 51084824e7fdSDimitry Andric return true; 51094824e7fdSDimitry Andric } 51104824e7fdSDimitry Andric 51114824e7fdSDimitry Andric return false; 51124824e7fdSDimitry Andric } 51134824e7fdSDimitry Andric 51144824e7fdSDimitry Andric bool CombinerHelper::matchCombineFAddFpExtFMulToFMadOrFMA( 51154824e7fdSDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) { 51164824e7fdSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_FADD); 51174824e7fdSDimitry Andric 51184824e7fdSDimitry Andric bool AllowFusionGlobally, HasFMAD, Aggressive; 51194824e7fdSDimitry Andric if (!canCombineFMadOrFMA(MI, AllowFusionGlobally, HasFMAD, Aggressive)) 51204824e7fdSDimitry Andric return false; 51214824e7fdSDimitry Andric 51224824e7fdSDimitry Andric const auto &TLI = *MI.getMF()->getSubtarget().getTargetLowering(); 512304eeddc0SDimitry Andric Register Op1 = MI.getOperand(1).getReg(); 512404eeddc0SDimitry Andric Register Op2 = MI.getOperand(2).getReg(); 512504eeddc0SDimitry Andric DefinitionAndSourceRegister LHS = {MRI.getVRegDef(Op1), Op1}; 512604eeddc0SDimitry Andric DefinitionAndSourceRegister RHS = {MRI.getVRegDef(Op2), Op2}; 51274824e7fdSDimitry Andric LLT DstType = MRI.getType(MI.getOperand(0).getReg()); 51284824e7fdSDimitry Andric 51294824e7fdSDimitry Andric unsigned PreferredFusedOpcode = 51304824e7fdSDimitry Andric HasFMAD ? TargetOpcode::G_FMAD : TargetOpcode::G_FMA; 51314824e7fdSDimitry Andric 51324824e7fdSDimitry Andric // If we have two choices trying to fold (fadd (fmul u, v), (fmul x, y)), 51334824e7fdSDimitry Andric // prefer to fold the multiply with fewer uses. 513404eeddc0SDimitry Andric if (Aggressive && isContractableFMul(*LHS.MI, AllowFusionGlobally) && 513504eeddc0SDimitry Andric isContractableFMul(*RHS.MI, AllowFusionGlobally)) { 513604eeddc0SDimitry Andric if (hasMoreUses(*LHS.MI, *RHS.MI, MRI)) 51374824e7fdSDimitry Andric std::swap(LHS, RHS); 51384824e7fdSDimitry Andric } 51394824e7fdSDimitry Andric 51404824e7fdSDimitry Andric // fold (fadd (fpext (fmul x, y)), z) -> (fma (fpext x), (fpext y), z) 51414824e7fdSDimitry Andric MachineInstr *FpExtSrc; 514204eeddc0SDimitry Andric if (mi_match(LHS.Reg, MRI, m_GFPExt(m_MInstr(FpExtSrc))) && 51434824e7fdSDimitry Andric isContractableFMul(*FpExtSrc, AllowFusionGlobally) && 51444824e7fdSDimitry Andric TLI.isFPExtFoldable(MI, PreferredFusedOpcode, DstType, 51454824e7fdSDimitry Andric MRI.getType(FpExtSrc->getOperand(1).getReg()))) { 51464824e7fdSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) { 51474824e7fdSDimitry Andric auto FpExtX = B.buildFPExt(DstType, FpExtSrc->getOperand(1).getReg()); 51484824e7fdSDimitry Andric auto FpExtY = B.buildFPExt(DstType, FpExtSrc->getOperand(2).getReg()); 514904eeddc0SDimitry Andric B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()}, 515004eeddc0SDimitry Andric {FpExtX.getReg(0), FpExtY.getReg(0), RHS.Reg}); 51514824e7fdSDimitry Andric }; 51524824e7fdSDimitry Andric return true; 51534824e7fdSDimitry Andric } 51544824e7fdSDimitry Andric 51554824e7fdSDimitry Andric // fold (fadd z, (fpext (fmul x, y))) -> (fma (fpext x), (fpext y), z) 51564824e7fdSDimitry Andric // Note: Commutes FADD operands. 515704eeddc0SDimitry Andric if (mi_match(RHS.Reg, MRI, m_GFPExt(m_MInstr(FpExtSrc))) && 51584824e7fdSDimitry Andric isContractableFMul(*FpExtSrc, AllowFusionGlobally) && 51594824e7fdSDimitry Andric TLI.isFPExtFoldable(MI, PreferredFusedOpcode, DstType, 51604824e7fdSDimitry Andric MRI.getType(FpExtSrc->getOperand(1).getReg()))) { 51614824e7fdSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) { 51624824e7fdSDimitry Andric auto FpExtX = B.buildFPExt(DstType, FpExtSrc->getOperand(1).getReg()); 51634824e7fdSDimitry Andric auto FpExtY = B.buildFPExt(DstType, FpExtSrc->getOperand(2).getReg()); 516404eeddc0SDimitry Andric B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()}, 516504eeddc0SDimitry Andric {FpExtX.getReg(0), FpExtY.getReg(0), LHS.Reg}); 51664824e7fdSDimitry Andric }; 51674824e7fdSDimitry Andric return true; 51684824e7fdSDimitry Andric } 51694824e7fdSDimitry Andric 51704824e7fdSDimitry Andric return false; 51714824e7fdSDimitry Andric } 51724824e7fdSDimitry Andric 51734824e7fdSDimitry Andric bool CombinerHelper::matchCombineFAddFMAFMulToFMadOrFMA( 51744824e7fdSDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) { 51754824e7fdSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_FADD); 51764824e7fdSDimitry Andric 51774824e7fdSDimitry Andric bool AllowFusionGlobally, HasFMAD, Aggressive; 51784824e7fdSDimitry Andric if (!canCombineFMadOrFMA(MI, AllowFusionGlobally, HasFMAD, Aggressive, true)) 51794824e7fdSDimitry Andric return false; 51804824e7fdSDimitry Andric 518104eeddc0SDimitry Andric Register Op1 = MI.getOperand(1).getReg(); 518204eeddc0SDimitry Andric Register Op2 = MI.getOperand(2).getReg(); 518304eeddc0SDimitry Andric DefinitionAndSourceRegister LHS = {MRI.getVRegDef(Op1), Op1}; 518404eeddc0SDimitry Andric DefinitionAndSourceRegister RHS = {MRI.getVRegDef(Op2), Op2}; 51854824e7fdSDimitry Andric LLT DstTy = MRI.getType(MI.getOperand(0).getReg()); 51864824e7fdSDimitry Andric 51874824e7fdSDimitry Andric unsigned PreferredFusedOpcode = 51884824e7fdSDimitry Andric HasFMAD ? TargetOpcode::G_FMAD : TargetOpcode::G_FMA; 51894824e7fdSDimitry Andric 51904824e7fdSDimitry Andric // If we have two choices trying to fold (fadd (fmul u, v), (fmul x, y)), 51914824e7fdSDimitry Andric // prefer to fold the multiply with fewer uses. 519204eeddc0SDimitry Andric if (Aggressive && isContractableFMul(*LHS.MI, AllowFusionGlobally) && 519304eeddc0SDimitry Andric isContractableFMul(*RHS.MI, AllowFusionGlobally)) { 519404eeddc0SDimitry Andric if (hasMoreUses(*LHS.MI, *RHS.MI, MRI)) 51954824e7fdSDimitry Andric std::swap(LHS, RHS); 51964824e7fdSDimitry Andric } 51974824e7fdSDimitry Andric 51984824e7fdSDimitry Andric MachineInstr *FMA = nullptr; 51994824e7fdSDimitry Andric Register Z; 52004824e7fdSDimitry Andric // fold (fadd (fma x, y, (fmul u, v)), z) -> (fma x, y, (fma u, v, z)) 520104eeddc0SDimitry Andric if (LHS.MI->getOpcode() == PreferredFusedOpcode && 520204eeddc0SDimitry Andric (MRI.getVRegDef(LHS.MI->getOperand(3).getReg())->getOpcode() == 52034824e7fdSDimitry Andric TargetOpcode::G_FMUL) && 520404eeddc0SDimitry Andric MRI.hasOneNonDBGUse(LHS.MI->getOperand(0).getReg()) && 520504eeddc0SDimitry Andric MRI.hasOneNonDBGUse(LHS.MI->getOperand(3).getReg())) { 520604eeddc0SDimitry Andric FMA = LHS.MI; 520704eeddc0SDimitry Andric Z = RHS.Reg; 52084824e7fdSDimitry Andric } 52094824e7fdSDimitry Andric // fold (fadd z, (fma x, y, (fmul u, v))) -> (fma x, y, (fma u, v, z)) 521004eeddc0SDimitry Andric else if (RHS.MI->getOpcode() == PreferredFusedOpcode && 521104eeddc0SDimitry Andric (MRI.getVRegDef(RHS.MI->getOperand(3).getReg())->getOpcode() == 52124824e7fdSDimitry Andric TargetOpcode::G_FMUL) && 521304eeddc0SDimitry Andric MRI.hasOneNonDBGUse(RHS.MI->getOperand(0).getReg()) && 521404eeddc0SDimitry Andric MRI.hasOneNonDBGUse(RHS.MI->getOperand(3).getReg())) { 521504eeddc0SDimitry Andric Z = LHS.Reg; 521604eeddc0SDimitry Andric FMA = RHS.MI; 52174824e7fdSDimitry Andric } 52184824e7fdSDimitry Andric 52194824e7fdSDimitry Andric if (FMA) { 52204824e7fdSDimitry Andric MachineInstr *FMulMI = MRI.getVRegDef(FMA->getOperand(3).getReg()); 52214824e7fdSDimitry Andric Register X = FMA->getOperand(1).getReg(); 52224824e7fdSDimitry Andric Register Y = FMA->getOperand(2).getReg(); 52234824e7fdSDimitry Andric Register U = FMulMI->getOperand(1).getReg(); 52244824e7fdSDimitry Andric Register V = FMulMI->getOperand(2).getReg(); 52254824e7fdSDimitry Andric 52264824e7fdSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) { 52274824e7fdSDimitry Andric Register InnerFMA = MRI.createGenericVirtualRegister(DstTy); 52284824e7fdSDimitry Andric B.buildInstr(PreferredFusedOpcode, {InnerFMA}, {U, V, Z}); 52294824e7fdSDimitry Andric B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()}, 52304824e7fdSDimitry Andric {X, Y, InnerFMA}); 52314824e7fdSDimitry Andric }; 52324824e7fdSDimitry Andric return true; 52334824e7fdSDimitry Andric } 52344824e7fdSDimitry Andric 52354824e7fdSDimitry Andric return false; 52364824e7fdSDimitry Andric } 52374824e7fdSDimitry Andric 52384824e7fdSDimitry Andric bool CombinerHelper::matchCombineFAddFpExtFMulToFMadOrFMAAggressive( 52394824e7fdSDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) { 52404824e7fdSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_FADD); 52414824e7fdSDimitry Andric 52424824e7fdSDimitry Andric bool AllowFusionGlobally, HasFMAD, Aggressive; 52434824e7fdSDimitry Andric if (!canCombineFMadOrFMA(MI, AllowFusionGlobally, HasFMAD, Aggressive)) 52444824e7fdSDimitry Andric return false; 52454824e7fdSDimitry Andric 52464824e7fdSDimitry Andric if (!Aggressive) 52474824e7fdSDimitry Andric return false; 52484824e7fdSDimitry Andric 52494824e7fdSDimitry Andric const auto &TLI = *MI.getMF()->getSubtarget().getTargetLowering(); 52504824e7fdSDimitry Andric LLT DstType = MRI.getType(MI.getOperand(0).getReg()); 525104eeddc0SDimitry Andric Register Op1 = MI.getOperand(1).getReg(); 525204eeddc0SDimitry Andric Register Op2 = MI.getOperand(2).getReg(); 525304eeddc0SDimitry Andric DefinitionAndSourceRegister LHS = {MRI.getVRegDef(Op1), Op1}; 525404eeddc0SDimitry Andric DefinitionAndSourceRegister RHS = {MRI.getVRegDef(Op2), Op2}; 52554824e7fdSDimitry Andric 52564824e7fdSDimitry Andric unsigned PreferredFusedOpcode = 52574824e7fdSDimitry Andric HasFMAD ? TargetOpcode::G_FMAD : TargetOpcode::G_FMA; 52584824e7fdSDimitry Andric 52594824e7fdSDimitry Andric // If we have two choices trying to fold (fadd (fmul u, v), (fmul x, y)), 52604824e7fdSDimitry Andric // prefer to fold the multiply with fewer uses. 526104eeddc0SDimitry Andric if (Aggressive && isContractableFMul(*LHS.MI, AllowFusionGlobally) && 526204eeddc0SDimitry Andric isContractableFMul(*RHS.MI, AllowFusionGlobally)) { 526304eeddc0SDimitry Andric if (hasMoreUses(*LHS.MI, *RHS.MI, MRI)) 52644824e7fdSDimitry Andric std::swap(LHS, RHS); 52654824e7fdSDimitry Andric } 52664824e7fdSDimitry Andric 52674824e7fdSDimitry Andric // Builds: (fma x, y, (fma (fpext u), (fpext v), z)) 52684824e7fdSDimitry Andric auto buildMatchInfo = [=, &MI](Register U, Register V, Register Z, Register X, 52694824e7fdSDimitry Andric Register Y, MachineIRBuilder &B) { 52704824e7fdSDimitry Andric Register FpExtU = B.buildFPExt(DstType, U).getReg(0); 52714824e7fdSDimitry Andric Register FpExtV = B.buildFPExt(DstType, V).getReg(0); 52724824e7fdSDimitry Andric Register InnerFMA = 52734824e7fdSDimitry Andric B.buildInstr(PreferredFusedOpcode, {DstType}, {FpExtU, FpExtV, Z}) 52744824e7fdSDimitry Andric .getReg(0); 52754824e7fdSDimitry Andric B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()}, 52764824e7fdSDimitry Andric {X, Y, InnerFMA}); 52774824e7fdSDimitry Andric }; 52784824e7fdSDimitry Andric 52794824e7fdSDimitry Andric MachineInstr *FMulMI, *FMAMI; 52804824e7fdSDimitry Andric // fold (fadd (fma x, y, (fpext (fmul u, v))), z) 52814824e7fdSDimitry Andric // -> (fma x, y, (fma (fpext u), (fpext v), z)) 528204eeddc0SDimitry Andric if (LHS.MI->getOpcode() == PreferredFusedOpcode && 528304eeddc0SDimitry Andric mi_match(LHS.MI->getOperand(3).getReg(), MRI, 528404eeddc0SDimitry Andric m_GFPExt(m_MInstr(FMulMI))) && 52854824e7fdSDimitry Andric isContractableFMul(*FMulMI, AllowFusionGlobally) && 52864824e7fdSDimitry Andric TLI.isFPExtFoldable(MI, PreferredFusedOpcode, DstType, 52874824e7fdSDimitry Andric MRI.getType(FMulMI->getOperand(0).getReg()))) { 52884824e7fdSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) { 52894824e7fdSDimitry Andric buildMatchInfo(FMulMI->getOperand(1).getReg(), 529004eeddc0SDimitry Andric FMulMI->getOperand(2).getReg(), RHS.Reg, 529104eeddc0SDimitry Andric LHS.MI->getOperand(1).getReg(), 529204eeddc0SDimitry Andric LHS.MI->getOperand(2).getReg(), B); 52934824e7fdSDimitry Andric }; 52944824e7fdSDimitry Andric return true; 52954824e7fdSDimitry Andric } 52964824e7fdSDimitry Andric 52974824e7fdSDimitry Andric // fold (fadd (fpext (fma x, y, (fmul u, v))), z) 52984824e7fdSDimitry Andric // -> (fma (fpext x), (fpext y), (fma (fpext u), (fpext v), z)) 52994824e7fdSDimitry Andric // FIXME: This turns two single-precision and one double-precision 53004824e7fdSDimitry Andric // operation into two double-precision operations, which might not be 53014824e7fdSDimitry Andric // interesting for all targets, especially GPUs. 530204eeddc0SDimitry Andric if (mi_match(LHS.Reg, MRI, m_GFPExt(m_MInstr(FMAMI))) && 53034824e7fdSDimitry Andric FMAMI->getOpcode() == PreferredFusedOpcode) { 53044824e7fdSDimitry Andric MachineInstr *FMulMI = MRI.getVRegDef(FMAMI->getOperand(3).getReg()); 53054824e7fdSDimitry Andric if (isContractableFMul(*FMulMI, AllowFusionGlobally) && 53064824e7fdSDimitry Andric TLI.isFPExtFoldable(MI, PreferredFusedOpcode, DstType, 53074824e7fdSDimitry Andric MRI.getType(FMAMI->getOperand(0).getReg()))) { 53084824e7fdSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) { 53094824e7fdSDimitry Andric Register X = FMAMI->getOperand(1).getReg(); 53104824e7fdSDimitry Andric Register Y = FMAMI->getOperand(2).getReg(); 53114824e7fdSDimitry Andric X = B.buildFPExt(DstType, X).getReg(0); 53124824e7fdSDimitry Andric Y = B.buildFPExt(DstType, Y).getReg(0); 53134824e7fdSDimitry Andric buildMatchInfo(FMulMI->getOperand(1).getReg(), 531404eeddc0SDimitry Andric FMulMI->getOperand(2).getReg(), RHS.Reg, X, Y, B); 53154824e7fdSDimitry Andric }; 53164824e7fdSDimitry Andric 53174824e7fdSDimitry Andric return true; 53184824e7fdSDimitry Andric } 53194824e7fdSDimitry Andric } 53204824e7fdSDimitry Andric 53214824e7fdSDimitry Andric // fold (fadd z, (fma x, y, (fpext (fmul u, v))) 53224824e7fdSDimitry Andric // -> (fma x, y, (fma (fpext u), (fpext v), z)) 532304eeddc0SDimitry Andric if (RHS.MI->getOpcode() == PreferredFusedOpcode && 532404eeddc0SDimitry Andric mi_match(RHS.MI->getOperand(3).getReg(), MRI, 532504eeddc0SDimitry Andric m_GFPExt(m_MInstr(FMulMI))) && 53264824e7fdSDimitry Andric isContractableFMul(*FMulMI, AllowFusionGlobally) && 53274824e7fdSDimitry Andric TLI.isFPExtFoldable(MI, PreferredFusedOpcode, DstType, 53284824e7fdSDimitry Andric MRI.getType(FMulMI->getOperand(0).getReg()))) { 53294824e7fdSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) { 53304824e7fdSDimitry Andric buildMatchInfo(FMulMI->getOperand(1).getReg(), 533104eeddc0SDimitry Andric FMulMI->getOperand(2).getReg(), LHS.Reg, 533204eeddc0SDimitry Andric RHS.MI->getOperand(1).getReg(), 533304eeddc0SDimitry Andric RHS.MI->getOperand(2).getReg(), B); 53344824e7fdSDimitry Andric }; 53354824e7fdSDimitry Andric return true; 53364824e7fdSDimitry Andric } 53374824e7fdSDimitry Andric 53384824e7fdSDimitry Andric // fold (fadd z, (fpext (fma x, y, (fmul u, v))) 53394824e7fdSDimitry Andric // -> (fma (fpext x), (fpext y), (fma (fpext u), (fpext v), z)) 53404824e7fdSDimitry Andric // FIXME: This turns two single-precision and one double-precision 53414824e7fdSDimitry Andric // operation into two double-precision operations, which might not be 53424824e7fdSDimitry Andric // interesting for all targets, especially GPUs. 534304eeddc0SDimitry Andric if (mi_match(RHS.Reg, MRI, m_GFPExt(m_MInstr(FMAMI))) && 53444824e7fdSDimitry Andric FMAMI->getOpcode() == PreferredFusedOpcode) { 53454824e7fdSDimitry Andric MachineInstr *FMulMI = MRI.getVRegDef(FMAMI->getOperand(3).getReg()); 53464824e7fdSDimitry Andric if (isContractableFMul(*FMulMI, AllowFusionGlobally) && 53474824e7fdSDimitry Andric TLI.isFPExtFoldable(MI, PreferredFusedOpcode, DstType, 53484824e7fdSDimitry Andric MRI.getType(FMAMI->getOperand(0).getReg()))) { 53494824e7fdSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) { 53504824e7fdSDimitry Andric Register X = FMAMI->getOperand(1).getReg(); 53514824e7fdSDimitry Andric Register Y = FMAMI->getOperand(2).getReg(); 53524824e7fdSDimitry Andric X = B.buildFPExt(DstType, X).getReg(0); 53534824e7fdSDimitry Andric Y = B.buildFPExt(DstType, Y).getReg(0); 53544824e7fdSDimitry Andric buildMatchInfo(FMulMI->getOperand(1).getReg(), 535504eeddc0SDimitry Andric FMulMI->getOperand(2).getReg(), LHS.Reg, X, Y, B); 53564824e7fdSDimitry Andric }; 53574824e7fdSDimitry Andric return true; 53584824e7fdSDimitry Andric } 53594824e7fdSDimitry Andric } 53604824e7fdSDimitry Andric 53614824e7fdSDimitry Andric return false; 53624824e7fdSDimitry Andric } 53634824e7fdSDimitry Andric 53644824e7fdSDimitry Andric bool CombinerHelper::matchCombineFSubFMulToFMadOrFMA( 53654824e7fdSDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) { 53664824e7fdSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_FSUB); 53674824e7fdSDimitry Andric 53684824e7fdSDimitry Andric bool AllowFusionGlobally, HasFMAD, Aggressive; 53694824e7fdSDimitry Andric if (!canCombineFMadOrFMA(MI, AllowFusionGlobally, HasFMAD, Aggressive)) 53704824e7fdSDimitry Andric return false; 53714824e7fdSDimitry Andric 537204eeddc0SDimitry Andric Register Op1 = MI.getOperand(1).getReg(); 537304eeddc0SDimitry Andric Register Op2 = MI.getOperand(2).getReg(); 537404eeddc0SDimitry Andric DefinitionAndSourceRegister LHS = {MRI.getVRegDef(Op1), Op1}; 537504eeddc0SDimitry Andric DefinitionAndSourceRegister RHS = {MRI.getVRegDef(Op2), Op2}; 53764824e7fdSDimitry Andric LLT DstTy = MRI.getType(MI.getOperand(0).getReg()); 53774824e7fdSDimitry Andric 53784824e7fdSDimitry Andric // If we have two choices trying to fold (fadd (fmul u, v), (fmul x, y)), 53794824e7fdSDimitry Andric // prefer to fold the multiply with fewer uses. 53804824e7fdSDimitry Andric int FirstMulHasFewerUses = true; 538104eeddc0SDimitry Andric if (isContractableFMul(*LHS.MI, AllowFusionGlobally) && 538204eeddc0SDimitry Andric isContractableFMul(*RHS.MI, AllowFusionGlobally) && 538304eeddc0SDimitry Andric hasMoreUses(*LHS.MI, *RHS.MI, MRI)) 53844824e7fdSDimitry Andric FirstMulHasFewerUses = false; 53854824e7fdSDimitry Andric 53864824e7fdSDimitry Andric unsigned PreferredFusedOpcode = 53874824e7fdSDimitry Andric HasFMAD ? TargetOpcode::G_FMAD : TargetOpcode::G_FMA; 53884824e7fdSDimitry Andric 53894824e7fdSDimitry Andric // fold (fsub (fmul x, y), z) -> (fma x, y, -z) 53904824e7fdSDimitry Andric if (FirstMulHasFewerUses && 539104eeddc0SDimitry Andric (isContractableFMul(*LHS.MI, AllowFusionGlobally) && 539204eeddc0SDimitry Andric (Aggressive || MRI.hasOneNonDBGUse(LHS.Reg)))) { 53934824e7fdSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) { 539404eeddc0SDimitry Andric Register NegZ = B.buildFNeg(DstTy, RHS.Reg).getReg(0); 539504eeddc0SDimitry Andric B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()}, 539604eeddc0SDimitry Andric {LHS.MI->getOperand(1).getReg(), 539704eeddc0SDimitry Andric LHS.MI->getOperand(2).getReg(), NegZ}); 53984824e7fdSDimitry Andric }; 53994824e7fdSDimitry Andric return true; 54004824e7fdSDimitry Andric } 54014824e7fdSDimitry Andric // fold (fsub x, (fmul y, z)) -> (fma -y, z, x) 540204eeddc0SDimitry Andric else if ((isContractableFMul(*RHS.MI, AllowFusionGlobally) && 540304eeddc0SDimitry Andric (Aggressive || MRI.hasOneNonDBGUse(RHS.Reg)))) { 54044824e7fdSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) { 540504eeddc0SDimitry Andric Register NegY = 540604eeddc0SDimitry Andric B.buildFNeg(DstTy, RHS.MI->getOperand(1).getReg()).getReg(0); 540704eeddc0SDimitry Andric B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()}, 540804eeddc0SDimitry Andric {NegY, RHS.MI->getOperand(2).getReg(), LHS.Reg}); 54094824e7fdSDimitry Andric }; 54104824e7fdSDimitry Andric return true; 54114824e7fdSDimitry Andric } 54124824e7fdSDimitry Andric 54134824e7fdSDimitry Andric return false; 54144824e7fdSDimitry Andric } 54154824e7fdSDimitry Andric 54164824e7fdSDimitry Andric bool CombinerHelper::matchCombineFSubFNegFMulToFMadOrFMA( 54174824e7fdSDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) { 54184824e7fdSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_FSUB); 54194824e7fdSDimitry Andric 54204824e7fdSDimitry Andric bool AllowFusionGlobally, HasFMAD, Aggressive; 54214824e7fdSDimitry Andric if (!canCombineFMadOrFMA(MI, AllowFusionGlobally, HasFMAD, Aggressive)) 54224824e7fdSDimitry Andric return false; 54234824e7fdSDimitry Andric 54244824e7fdSDimitry Andric Register LHSReg = MI.getOperand(1).getReg(); 54254824e7fdSDimitry Andric Register RHSReg = MI.getOperand(2).getReg(); 54264824e7fdSDimitry Andric LLT DstTy = MRI.getType(MI.getOperand(0).getReg()); 54274824e7fdSDimitry Andric 54284824e7fdSDimitry Andric unsigned PreferredFusedOpcode = 54294824e7fdSDimitry Andric HasFMAD ? TargetOpcode::G_FMAD : TargetOpcode::G_FMA; 54304824e7fdSDimitry Andric 54314824e7fdSDimitry Andric MachineInstr *FMulMI; 54324824e7fdSDimitry Andric // fold (fsub (fneg (fmul x, y)), z) -> (fma (fneg x), y, (fneg z)) 54334824e7fdSDimitry Andric if (mi_match(LHSReg, MRI, m_GFNeg(m_MInstr(FMulMI))) && 54344824e7fdSDimitry Andric (Aggressive || (MRI.hasOneNonDBGUse(LHSReg) && 54354824e7fdSDimitry Andric MRI.hasOneNonDBGUse(FMulMI->getOperand(0).getReg()))) && 54364824e7fdSDimitry Andric isContractableFMul(*FMulMI, AllowFusionGlobally)) { 54374824e7fdSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) { 54384824e7fdSDimitry Andric Register NegX = 54394824e7fdSDimitry Andric B.buildFNeg(DstTy, FMulMI->getOperand(1).getReg()).getReg(0); 54404824e7fdSDimitry Andric Register NegZ = B.buildFNeg(DstTy, RHSReg).getReg(0); 54414824e7fdSDimitry Andric B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()}, 54424824e7fdSDimitry Andric {NegX, FMulMI->getOperand(2).getReg(), NegZ}); 54434824e7fdSDimitry Andric }; 54444824e7fdSDimitry Andric return true; 54454824e7fdSDimitry Andric } 54464824e7fdSDimitry Andric 54474824e7fdSDimitry Andric // fold (fsub x, (fneg (fmul, y, z))) -> (fma y, z, x) 54484824e7fdSDimitry Andric if (mi_match(RHSReg, MRI, m_GFNeg(m_MInstr(FMulMI))) && 54494824e7fdSDimitry Andric (Aggressive || (MRI.hasOneNonDBGUse(RHSReg) && 54504824e7fdSDimitry Andric MRI.hasOneNonDBGUse(FMulMI->getOperand(0).getReg()))) && 54514824e7fdSDimitry Andric isContractableFMul(*FMulMI, AllowFusionGlobally)) { 54524824e7fdSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) { 54534824e7fdSDimitry Andric B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()}, 54544824e7fdSDimitry Andric {FMulMI->getOperand(1).getReg(), 54554824e7fdSDimitry Andric FMulMI->getOperand(2).getReg(), LHSReg}); 54564824e7fdSDimitry Andric }; 54574824e7fdSDimitry Andric return true; 54584824e7fdSDimitry Andric } 54594824e7fdSDimitry Andric 54604824e7fdSDimitry Andric return false; 54614824e7fdSDimitry Andric } 54624824e7fdSDimitry Andric 54634824e7fdSDimitry Andric bool CombinerHelper::matchCombineFSubFpExtFMulToFMadOrFMA( 54644824e7fdSDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) { 54654824e7fdSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_FSUB); 54664824e7fdSDimitry Andric 54674824e7fdSDimitry Andric bool AllowFusionGlobally, HasFMAD, Aggressive; 54684824e7fdSDimitry Andric if (!canCombineFMadOrFMA(MI, AllowFusionGlobally, HasFMAD, Aggressive)) 54694824e7fdSDimitry Andric return false; 54704824e7fdSDimitry Andric 54714824e7fdSDimitry Andric Register LHSReg = MI.getOperand(1).getReg(); 54724824e7fdSDimitry Andric Register RHSReg = MI.getOperand(2).getReg(); 54734824e7fdSDimitry Andric LLT DstTy = MRI.getType(MI.getOperand(0).getReg()); 54744824e7fdSDimitry Andric 54754824e7fdSDimitry Andric unsigned PreferredFusedOpcode = 54764824e7fdSDimitry Andric HasFMAD ? TargetOpcode::G_FMAD : TargetOpcode::G_FMA; 54774824e7fdSDimitry Andric 54784824e7fdSDimitry Andric MachineInstr *FMulMI; 54794824e7fdSDimitry Andric // fold (fsub (fpext (fmul x, y)), z) -> (fma (fpext x), (fpext y), (fneg z)) 54804824e7fdSDimitry Andric if (mi_match(LHSReg, MRI, m_GFPExt(m_MInstr(FMulMI))) && 54814824e7fdSDimitry Andric isContractableFMul(*FMulMI, AllowFusionGlobally) && 54824824e7fdSDimitry Andric (Aggressive || MRI.hasOneNonDBGUse(LHSReg))) { 54834824e7fdSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) { 54844824e7fdSDimitry Andric Register FpExtX = 54854824e7fdSDimitry Andric B.buildFPExt(DstTy, FMulMI->getOperand(1).getReg()).getReg(0); 54864824e7fdSDimitry Andric Register FpExtY = 54874824e7fdSDimitry Andric B.buildFPExt(DstTy, FMulMI->getOperand(2).getReg()).getReg(0); 54884824e7fdSDimitry Andric Register NegZ = B.buildFNeg(DstTy, RHSReg).getReg(0); 54894824e7fdSDimitry Andric B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()}, 54904824e7fdSDimitry Andric {FpExtX, FpExtY, NegZ}); 54914824e7fdSDimitry Andric }; 54924824e7fdSDimitry Andric return true; 54934824e7fdSDimitry Andric } 54944824e7fdSDimitry Andric 54954824e7fdSDimitry Andric // fold (fsub x, (fpext (fmul y, z))) -> (fma (fneg (fpext y)), (fpext z), x) 54964824e7fdSDimitry Andric if (mi_match(RHSReg, MRI, m_GFPExt(m_MInstr(FMulMI))) && 54974824e7fdSDimitry Andric isContractableFMul(*FMulMI, AllowFusionGlobally) && 54984824e7fdSDimitry Andric (Aggressive || MRI.hasOneNonDBGUse(RHSReg))) { 54994824e7fdSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) { 55004824e7fdSDimitry Andric Register FpExtY = 55014824e7fdSDimitry Andric B.buildFPExt(DstTy, FMulMI->getOperand(1).getReg()).getReg(0); 55024824e7fdSDimitry Andric Register NegY = B.buildFNeg(DstTy, FpExtY).getReg(0); 55034824e7fdSDimitry Andric Register FpExtZ = 55044824e7fdSDimitry Andric B.buildFPExt(DstTy, FMulMI->getOperand(2).getReg()).getReg(0); 55054824e7fdSDimitry Andric B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()}, 55064824e7fdSDimitry Andric {NegY, FpExtZ, LHSReg}); 55074824e7fdSDimitry Andric }; 55084824e7fdSDimitry Andric return true; 55094824e7fdSDimitry Andric } 55104824e7fdSDimitry Andric 55114824e7fdSDimitry Andric return false; 55124824e7fdSDimitry Andric } 55134824e7fdSDimitry Andric 55144824e7fdSDimitry Andric bool CombinerHelper::matchCombineFSubFpExtFNegFMulToFMadOrFMA( 55154824e7fdSDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) { 55164824e7fdSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_FSUB); 55174824e7fdSDimitry Andric 55184824e7fdSDimitry Andric bool AllowFusionGlobally, HasFMAD, Aggressive; 55194824e7fdSDimitry Andric if (!canCombineFMadOrFMA(MI, AllowFusionGlobally, HasFMAD, Aggressive)) 55204824e7fdSDimitry Andric return false; 55214824e7fdSDimitry Andric 55224824e7fdSDimitry Andric const auto &TLI = *MI.getMF()->getSubtarget().getTargetLowering(); 55234824e7fdSDimitry Andric LLT DstTy = MRI.getType(MI.getOperand(0).getReg()); 55244824e7fdSDimitry Andric Register LHSReg = MI.getOperand(1).getReg(); 55254824e7fdSDimitry Andric Register RHSReg = MI.getOperand(2).getReg(); 55264824e7fdSDimitry Andric 55274824e7fdSDimitry Andric unsigned PreferredFusedOpcode = 55284824e7fdSDimitry Andric HasFMAD ? TargetOpcode::G_FMAD : TargetOpcode::G_FMA; 55294824e7fdSDimitry Andric 55304824e7fdSDimitry Andric auto buildMatchInfo = [=](Register Dst, Register X, Register Y, Register Z, 55314824e7fdSDimitry Andric MachineIRBuilder &B) { 55324824e7fdSDimitry Andric Register FpExtX = B.buildFPExt(DstTy, X).getReg(0); 55334824e7fdSDimitry Andric Register FpExtY = B.buildFPExt(DstTy, Y).getReg(0); 55344824e7fdSDimitry Andric B.buildInstr(PreferredFusedOpcode, {Dst}, {FpExtX, FpExtY, Z}); 55354824e7fdSDimitry Andric }; 55364824e7fdSDimitry Andric 55374824e7fdSDimitry Andric MachineInstr *FMulMI; 55384824e7fdSDimitry Andric // fold (fsub (fpext (fneg (fmul x, y))), z) -> 55394824e7fdSDimitry Andric // (fneg (fma (fpext x), (fpext y), z)) 55404824e7fdSDimitry Andric // fold (fsub (fneg (fpext (fmul x, y))), z) -> 55414824e7fdSDimitry Andric // (fneg (fma (fpext x), (fpext y), z)) 55424824e7fdSDimitry Andric if ((mi_match(LHSReg, MRI, m_GFPExt(m_GFNeg(m_MInstr(FMulMI)))) || 55434824e7fdSDimitry Andric mi_match(LHSReg, MRI, m_GFNeg(m_GFPExt(m_MInstr(FMulMI))))) && 55444824e7fdSDimitry Andric isContractableFMul(*FMulMI, AllowFusionGlobally) && 55454824e7fdSDimitry Andric TLI.isFPExtFoldable(MI, PreferredFusedOpcode, DstTy, 55464824e7fdSDimitry Andric MRI.getType(FMulMI->getOperand(0).getReg()))) { 55474824e7fdSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) { 55484824e7fdSDimitry Andric Register FMAReg = MRI.createGenericVirtualRegister(DstTy); 55494824e7fdSDimitry Andric buildMatchInfo(FMAReg, FMulMI->getOperand(1).getReg(), 55504824e7fdSDimitry Andric FMulMI->getOperand(2).getReg(), RHSReg, B); 55514824e7fdSDimitry Andric B.buildFNeg(MI.getOperand(0).getReg(), FMAReg); 55524824e7fdSDimitry Andric }; 55534824e7fdSDimitry Andric return true; 55544824e7fdSDimitry Andric } 55554824e7fdSDimitry Andric 55564824e7fdSDimitry Andric // fold (fsub x, (fpext (fneg (fmul y, z)))) -> (fma (fpext y), (fpext z), x) 55574824e7fdSDimitry Andric // fold (fsub x, (fneg (fpext (fmul y, z)))) -> (fma (fpext y), (fpext z), x) 55584824e7fdSDimitry Andric if ((mi_match(RHSReg, MRI, m_GFPExt(m_GFNeg(m_MInstr(FMulMI)))) || 55594824e7fdSDimitry Andric mi_match(RHSReg, MRI, m_GFNeg(m_GFPExt(m_MInstr(FMulMI))))) && 55604824e7fdSDimitry Andric isContractableFMul(*FMulMI, AllowFusionGlobally) && 55614824e7fdSDimitry Andric TLI.isFPExtFoldable(MI, PreferredFusedOpcode, DstTy, 55624824e7fdSDimitry Andric MRI.getType(FMulMI->getOperand(0).getReg()))) { 55634824e7fdSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) { 55644824e7fdSDimitry Andric buildMatchInfo(MI.getOperand(0).getReg(), FMulMI->getOperand(1).getReg(), 55654824e7fdSDimitry Andric FMulMI->getOperand(2).getReg(), LHSReg, B); 55664824e7fdSDimitry Andric }; 55674824e7fdSDimitry Andric return true; 55684824e7fdSDimitry Andric } 55694824e7fdSDimitry Andric 55704824e7fdSDimitry Andric return false; 55714824e7fdSDimitry Andric } 55724824e7fdSDimitry Andric 557381ad6265SDimitry Andric bool CombinerHelper::matchSelectToLogical(MachineInstr &MI, 557481ad6265SDimitry Andric BuildFnTy &MatchInfo) { 557581ad6265SDimitry Andric GSelect &Sel = cast<GSelect>(MI); 557681ad6265SDimitry Andric Register DstReg = Sel.getReg(0); 557781ad6265SDimitry Andric Register Cond = Sel.getCondReg(); 557881ad6265SDimitry Andric Register TrueReg = Sel.getTrueReg(); 557981ad6265SDimitry Andric Register FalseReg = Sel.getFalseReg(); 558081ad6265SDimitry Andric 558181ad6265SDimitry Andric auto *TrueDef = getDefIgnoringCopies(TrueReg, MRI); 558281ad6265SDimitry Andric auto *FalseDef = getDefIgnoringCopies(FalseReg, MRI); 558381ad6265SDimitry Andric 558481ad6265SDimitry Andric const LLT CondTy = MRI.getType(Cond); 558581ad6265SDimitry Andric const LLT OpTy = MRI.getType(TrueReg); 558681ad6265SDimitry Andric if (CondTy != OpTy || OpTy.getScalarSizeInBits() != 1) 558781ad6265SDimitry Andric return false; 558881ad6265SDimitry Andric 558981ad6265SDimitry Andric // We have a boolean select. 559081ad6265SDimitry Andric 559181ad6265SDimitry Andric // select Cond, Cond, F --> or Cond, F 559281ad6265SDimitry Andric // select Cond, 1, F --> or Cond, F 559381ad6265SDimitry Andric auto MaybeCstTrue = isConstantOrConstantSplatVector(*TrueDef, MRI); 559481ad6265SDimitry Andric if (Cond == TrueReg || (MaybeCstTrue && MaybeCstTrue->isOne())) { 559581ad6265SDimitry Andric MatchInfo = [=](MachineIRBuilder &MIB) { 559681ad6265SDimitry Andric MIB.buildOr(DstReg, Cond, FalseReg); 559781ad6265SDimitry Andric }; 559881ad6265SDimitry Andric return true; 559981ad6265SDimitry Andric } 560081ad6265SDimitry Andric 560181ad6265SDimitry Andric // select Cond, T, Cond --> and Cond, T 560281ad6265SDimitry Andric // select Cond, T, 0 --> and Cond, T 560381ad6265SDimitry Andric auto MaybeCstFalse = isConstantOrConstantSplatVector(*FalseDef, MRI); 560481ad6265SDimitry Andric if (Cond == FalseReg || (MaybeCstFalse && MaybeCstFalse->isZero())) { 560581ad6265SDimitry Andric MatchInfo = [=](MachineIRBuilder &MIB) { 560681ad6265SDimitry Andric MIB.buildAnd(DstReg, Cond, TrueReg); 560781ad6265SDimitry Andric }; 560881ad6265SDimitry Andric return true; 560981ad6265SDimitry Andric } 561081ad6265SDimitry Andric 561181ad6265SDimitry Andric // select Cond, T, 1 --> or (not Cond), T 561281ad6265SDimitry Andric if (MaybeCstFalse && MaybeCstFalse->isOne()) { 561381ad6265SDimitry Andric MatchInfo = [=](MachineIRBuilder &MIB) { 561481ad6265SDimitry Andric MIB.buildOr(DstReg, MIB.buildNot(OpTy, Cond), TrueReg); 561581ad6265SDimitry Andric }; 561681ad6265SDimitry Andric return true; 561781ad6265SDimitry Andric } 561881ad6265SDimitry Andric 561981ad6265SDimitry Andric // select Cond, 0, F --> and (not Cond), F 562081ad6265SDimitry Andric if (MaybeCstTrue && MaybeCstTrue->isZero()) { 562181ad6265SDimitry Andric MatchInfo = [=](MachineIRBuilder &MIB) { 562281ad6265SDimitry Andric MIB.buildAnd(DstReg, MIB.buildNot(OpTy, Cond), FalseReg); 562381ad6265SDimitry Andric }; 562481ad6265SDimitry Andric return true; 562581ad6265SDimitry Andric } 562681ad6265SDimitry Andric return false; 562781ad6265SDimitry Andric } 562881ad6265SDimitry Andric 562981ad6265SDimitry Andric bool CombinerHelper::matchCombineFMinMaxNaN(MachineInstr &MI, 563081ad6265SDimitry Andric unsigned &IdxToPropagate) { 563181ad6265SDimitry Andric bool PropagateNaN; 563281ad6265SDimitry Andric switch (MI.getOpcode()) { 563381ad6265SDimitry Andric default: 563481ad6265SDimitry Andric return false; 563581ad6265SDimitry Andric case TargetOpcode::G_FMINNUM: 563681ad6265SDimitry Andric case TargetOpcode::G_FMAXNUM: 563781ad6265SDimitry Andric PropagateNaN = false; 563881ad6265SDimitry Andric break; 563981ad6265SDimitry Andric case TargetOpcode::G_FMINIMUM: 564081ad6265SDimitry Andric case TargetOpcode::G_FMAXIMUM: 564181ad6265SDimitry Andric PropagateNaN = true; 564281ad6265SDimitry Andric break; 564381ad6265SDimitry Andric } 564481ad6265SDimitry Andric 564581ad6265SDimitry Andric auto MatchNaN = [&](unsigned Idx) { 564681ad6265SDimitry Andric Register MaybeNaNReg = MI.getOperand(Idx).getReg(); 564781ad6265SDimitry Andric const ConstantFP *MaybeCst = getConstantFPVRegVal(MaybeNaNReg, MRI); 564881ad6265SDimitry Andric if (!MaybeCst || !MaybeCst->getValueAPF().isNaN()) 564981ad6265SDimitry Andric return false; 565081ad6265SDimitry Andric IdxToPropagate = PropagateNaN ? Idx : (Idx == 1 ? 2 : 1); 565181ad6265SDimitry Andric return true; 565281ad6265SDimitry Andric }; 565381ad6265SDimitry Andric 565481ad6265SDimitry Andric return MatchNaN(1) || MatchNaN(2); 565581ad6265SDimitry Andric } 565681ad6265SDimitry Andric 565781ad6265SDimitry Andric bool CombinerHelper::matchAddSubSameReg(MachineInstr &MI, Register &Src) { 565881ad6265SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_ADD && "Expected a G_ADD"); 565981ad6265SDimitry Andric Register LHS = MI.getOperand(1).getReg(); 566081ad6265SDimitry Andric Register RHS = MI.getOperand(2).getReg(); 566181ad6265SDimitry Andric 566281ad6265SDimitry Andric // Helper lambda to check for opportunities for 566381ad6265SDimitry Andric // A + (B - A) -> B 566481ad6265SDimitry Andric // (B - A) + A -> B 566581ad6265SDimitry Andric auto CheckFold = [&](Register MaybeSub, Register MaybeSameReg) { 566681ad6265SDimitry Andric Register Reg; 566781ad6265SDimitry Andric return mi_match(MaybeSub, MRI, m_GSub(m_Reg(Src), m_Reg(Reg))) && 566881ad6265SDimitry Andric Reg == MaybeSameReg; 566981ad6265SDimitry Andric }; 567081ad6265SDimitry Andric return CheckFold(LHS, RHS) || CheckFold(RHS, LHS); 567181ad6265SDimitry Andric } 567281ad6265SDimitry Andric 56730b57cec5SDimitry Andric bool CombinerHelper::tryCombine(MachineInstr &MI) { 56740b57cec5SDimitry Andric if (tryCombineCopy(MI)) 56750b57cec5SDimitry Andric return true; 56768bcb0991SDimitry Andric if (tryCombineExtendingLoads(MI)) 56778bcb0991SDimitry Andric return true; 56788bcb0991SDimitry Andric if (tryCombineIndexedLoadStore(MI)) 56798bcb0991SDimitry Andric return true; 56808bcb0991SDimitry Andric return false; 56810b57cec5SDimitry Andric } 5682