xref: /freebsd/contrib/llvm-project/llvm/lib/CodeGen/GlobalISel/CombinerHelper.cpp (revision 4824e7fd18a1223177218d4aec1b3c6c5c4a444e)
10b57cec5SDimitry Andric //===-- lib/CodeGen/GlobalISel/GICombinerHelper.cpp -----------------------===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/CombinerHelper.h"
9fe6060f1SDimitry Andric #include "llvm/ADT/SetVector.h"
10fe6060f1SDimitry Andric #include "llvm/ADT/SmallBitVector.h"
110b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/Combiner.h"
120b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/GISelChangeObserver.h"
138bcb0991SDimitry Andric #include "llvm/CodeGen/GlobalISel/GISelKnownBits.h"
14fe6060f1SDimitry Andric #include "llvm/CodeGen/GlobalISel/GenericMachineInstrs.h"
15349cc55cSDimitry Andric #include "llvm/CodeGen/GlobalISel/LegalizerHelper.h"
165ffd83dbSDimitry Andric #include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
175ffd83dbSDimitry Andric #include "llvm/CodeGen/GlobalISel/MIPatternMatch.h"
180b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
19349cc55cSDimitry Andric #include "llvm/CodeGen/GlobalISel/RegisterBankInfo.h"
200b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/Utils.h"
21fe6060f1SDimitry Andric #include "llvm/CodeGen/LowLevelType.h"
22fe6060f1SDimitry Andric #include "llvm/CodeGen/MachineBasicBlock.h"
238bcb0991SDimitry Andric #include "llvm/CodeGen/MachineDominators.h"
248bcb0991SDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h"
250b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstr.h"
26e8d8bef9SDimitry Andric #include "llvm/CodeGen/MachineMemOperand.h"
270b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h"
280b57cec5SDimitry Andric #include "llvm/CodeGen/TargetInstrInfo.h"
298bcb0991SDimitry Andric #include "llvm/CodeGen/TargetLowering.h"
30*4824e7fdSDimitry Andric #include "llvm/Target/TargetMachine.h"
31fe6060f1SDimitry Andric #include "llvm/CodeGen/TargetOpcodes.h"
32349cc55cSDimitry Andric #include "llvm/IR/DataLayout.h"
33349cc55cSDimitry Andric #include "llvm/Support/Casting.h"
34349cc55cSDimitry Andric #include "llvm/Support/DivisionByConstantInfo.h"
355ffd83dbSDimitry Andric #include "llvm/Support/MathExtras.h"
36fe6060f1SDimitry Andric #include <tuple>
370b57cec5SDimitry Andric 
380b57cec5SDimitry Andric #define DEBUG_TYPE "gi-combiner"
390b57cec5SDimitry Andric 
400b57cec5SDimitry Andric using namespace llvm;
415ffd83dbSDimitry Andric using namespace MIPatternMatch;
420b57cec5SDimitry Andric 
438bcb0991SDimitry Andric // Option to allow testing of the combiner while no targets know about indexed
448bcb0991SDimitry Andric // addressing.
458bcb0991SDimitry Andric static cl::opt<bool>
468bcb0991SDimitry Andric     ForceLegalIndexing("force-legal-indexing", cl::Hidden, cl::init(false),
478bcb0991SDimitry Andric                        cl::desc("Force all indexed operations to be "
488bcb0991SDimitry Andric                                 "legal for the GlobalISel combiner"));
498bcb0991SDimitry Andric 
500b57cec5SDimitry Andric CombinerHelper::CombinerHelper(GISelChangeObserver &Observer,
518bcb0991SDimitry Andric                                MachineIRBuilder &B, GISelKnownBits *KB,
525ffd83dbSDimitry Andric                                MachineDominatorTree *MDT,
535ffd83dbSDimitry Andric                                const LegalizerInfo *LI)
54349cc55cSDimitry Andric     : Builder(B), MRI(Builder.getMF().getRegInfo()), Observer(Observer), KB(KB),
55349cc55cSDimitry Andric       MDT(MDT), LI(LI), RBI(Builder.getMF().getSubtarget().getRegBankInfo()),
56349cc55cSDimitry Andric       TRI(Builder.getMF().getSubtarget().getRegisterInfo()) {
578bcb0991SDimitry Andric   (void)this->KB;
588bcb0991SDimitry Andric }
590b57cec5SDimitry Andric 
60e8d8bef9SDimitry Andric const TargetLowering &CombinerHelper::getTargetLowering() const {
61e8d8bef9SDimitry Andric   return *Builder.getMF().getSubtarget().getTargetLowering();
62e8d8bef9SDimitry Andric }
63e8d8bef9SDimitry Andric 
64e8d8bef9SDimitry Andric /// \returns The little endian in-memory byte position of byte \p I in a
65e8d8bef9SDimitry Andric /// \p ByteWidth bytes wide type.
66e8d8bef9SDimitry Andric ///
67e8d8bef9SDimitry Andric /// E.g. Given a 4-byte type x, x[0] -> byte 0
68e8d8bef9SDimitry Andric static unsigned littleEndianByteAt(const unsigned ByteWidth, const unsigned I) {
69e8d8bef9SDimitry Andric   assert(I < ByteWidth && "I must be in [0, ByteWidth)");
70e8d8bef9SDimitry Andric   return I;
71e8d8bef9SDimitry Andric }
72e8d8bef9SDimitry Andric 
73349cc55cSDimitry Andric /// Determines the LogBase2 value for a non-null input value using the
74349cc55cSDimitry Andric /// transform: LogBase2(V) = (EltBits - 1) - ctlz(V).
75349cc55cSDimitry Andric static Register buildLogBase2(Register V, MachineIRBuilder &MIB) {
76349cc55cSDimitry Andric   auto &MRI = *MIB.getMRI();
77349cc55cSDimitry Andric   LLT Ty = MRI.getType(V);
78349cc55cSDimitry Andric   auto Ctlz = MIB.buildCTLZ(Ty, V);
79349cc55cSDimitry Andric   auto Base = MIB.buildConstant(Ty, Ty.getScalarSizeInBits() - 1);
80349cc55cSDimitry Andric   return MIB.buildSub(Ty, Base, Ctlz).getReg(0);
81349cc55cSDimitry Andric }
82349cc55cSDimitry Andric 
83e8d8bef9SDimitry Andric /// \returns The big endian in-memory byte position of byte \p I in a
84e8d8bef9SDimitry Andric /// \p ByteWidth bytes wide type.
85e8d8bef9SDimitry Andric ///
86e8d8bef9SDimitry Andric /// E.g. Given a 4-byte type x, x[0] -> byte 3
87e8d8bef9SDimitry Andric static unsigned bigEndianByteAt(const unsigned ByteWidth, const unsigned I) {
88e8d8bef9SDimitry Andric   assert(I < ByteWidth && "I must be in [0, ByteWidth)");
89e8d8bef9SDimitry Andric   return ByteWidth - I - 1;
90e8d8bef9SDimitry Andric }
91e8d8bef9SDimitry Andric 
92e8d8bef9SDimitry Andric /// Given a map from byte offsets in memory to indices in a load/store,
93e8d8bef9SDimitry Andric /// determine if that map corresponds to a little or big endian byte pattern.
94e8d8bef9SDimitry Andric ///
95e8d8bef9SDimitry Andric /// \param MemOffset2Idx maps memory offsets to address offsets.
96e8d8bef9SDimitry Andric /// \param LowestIdx is the lowest index in \p MemOffset2Idx.
97e8d8bef9SDimitry Andric ///
98e8d8bef9SDimitry Andric /// \returns true if the map corresponds to a big endian byte pattern, false
99e8d8bef9SDimitry Andric /// if it corresponds to a little endian byte pattern, and None otherwise.
100e8d8bef9SDimitry Andric ///
101e8d8bef9SDimitry Andric /// E.g. given a 32-bit type x, and x[AddrOffset], the in-memory byte patterns
102e8d8bef9SDimitry Andric /// are as follows:
103e8d8bef9SDimitry Andric ///
104e8d8bef9SDimitry Andric /// AddrOffset   Little endian    Big endian
105e8d8bef9SDimitry Andric /// 0            0                3
106e8d8bef9SDimitry Andric /// 1            1                2
107e8d8bef9SDimitry Andric /// 2            2                1
108e8d8bef9SDimitry Andric /// 3            3                0
109e8d8bef9SDimitry Andric static Optional<bool>
110e8d8bef9SDimitry Andric isBigEndian(const SmallDenseMap<int64_t, int64_t, 8> &MemOffset2Idx,
111e8d8bef9SDimitry Andric             int64_t LowestIdx) {
112e8d8bef9SDimitry Andric   // Need at least two byte positions to decide on endianness.
113e8d8bef9SDimitry Andric   unsigned Width = MemOffset2Idx.size();
114e8d8bef9SDimitry Andric   if (Width < 2)
115e8d8bef9SDimitry Andric     return None;
116e8d8bef9SDimitry Andric   bool BigEndian = true, LittleEndian = true;
117e8d8bef9SDimitry Andric   for (unsigned MemOffset = 0; MemOffset < Width; ++ MemOffset) {
118e8d8bef9SDimitry Andric     auto MemOffsetAndIdx = MemOffset2Idx.find(MemOffset);
119e8d8bef9SDimitry Andric     if (MemOffsetAndIdx == MemOffset2Idx.end())
120e8d8bef9SDimitry Andric       return None;
121e8d8bef9SDimitry Andric     const int64_t Idx = MemOffsetAndIdx->second - LowestIdx;
122e8d8bef9SDimitry Andric     assert(Idx >= 0 && "Expected non-negative byte offset?");
123e8d8bef9SDimitry Andric     LittleEndian &= Idx == littleEndianByteAt(Width, MemOffset);
124e8d8bef9SDimitry Andric     BigEndian &= Idx == bigEndianByteAt(Width, MemOffset);
125e8d8bef9SDimitry Andric     if (!BigEndian && !LittleEndian)
126e8d8bef9SDimitry Andric       return None;
127e8d8bef9SDimitry Andric   }
128e8d8bef9SDimitry Andric 
129e8d8bef9SDimitry Andric   assert((BigEndian != LittleEndian) &&
130e8d8bef9SDimitry Andric          "Pattern cannot be both big and little endian!");
131e8d8bef9SDimitry Andric   return BigEndian;
132e8d8bef9SDimitry Andric }
133e8d8bef9SDimitry Andric 
134e8d8bef9SDimitry Andric bool CombinerHelper::isLegalOrBeforeLegalizer(
135e8d8bef9SDimitry Andric     const LegalityQuery &Query) const {
136e8d8bef9SDimitry Andric   return !LI || LI->getAction(Query).Action == LegalizeActions::Legal;
137e8d8bef9SDimitry Andric }
138e8d8bef9SDimitry Andric 
1390b57cec5SDimitry Andric void CombinerHelper::replaceRegWith(MachineRegisterInfo &MRI, Register FromReg,
1400b57cec5SDimitry Andric                                     Register ToReg) const {
1410b57cec5SDimitry Andric   Observer.changingAllUsesOfReg(MRI, FromReg);
1420b57cec5SDimitry Andric 
1430b57cec5SDimitry Andric   if (MRI.constrainRegAttrs(ToReg, FromReg))
1440b57cec5SDimitry Andric     MRI.replaceRegWith(FromReg, ToReg);
1450b57cec5SDimitry Andric   else
1460b57cec5SDimitry Andric     Builder.buildCopy(ToReg, FromReg);
1470b57cec5SDimitry Andric 
1480b57cec5SDimitry Andric   Observer.finishedChangingAllUsesOfReg();
1490b57cec5SDimitry Andric }
1500b57cec5SDimitry Andric 
1510b57cec5SDimitry Andric void CombinerHelper::replaceRegOpWith(MachineRegisterInfo &MRI,
1520b57cec5SDimitry Andric                                       MachineOperand &FromRegOp,
1530b57cec5SDimitry Andric                                       Register ToReg) const {
1540b57cec5SDimitry Andric   assert(FromRegOp.getParent() && "Expected an operand in an MI");
1550b57cec5SDimitry Andric   Observer.changingInstr(*FromRegOp.getParent());
1560b57cec5SDimitry Andric 
1570b57cec5SDimitry Andric   FromRegOp.setReg(ToReg);
1580b57cec5SDimitry Andric 
1590b57cec5SDimitry Andric   Observer.changedInstr(*FromRegOp.getParent());
1600b57cec5SDimitry Andric }
1610b57cec5SDimitry Andric 
162349cc55cSDimitry Andric void CombinerHelper::replaceOpcodeWith(MachineInstr &FromMI,
163349cc55cSDimitry Andric                                        unsigned ToOpcode) const {
164349cc55cSDimitry Andric   Observer.changingInstr(FromMI);
165349cc55cSDimitry Andric 
166349cc55cSDimitry Andric   FromMI.setDesc(Builder.getTII().get(ToOpcode));
167349cc55cSDimitry Andric 
168349cc55cSDimitry Andric   Observer.changedInstr(FromMI);
169349cc55cSDimitry Andric }
170349cc55cSDimitry Andric 
171349cc55cSDimitry Andric const RegisterBank *CombinerHelper::getRegBank(Register Reg) const {
172349cc55cSDimitry Andric   return RBI->getRegBank(Reg, MRI, *TRI);
173349cc55cSDimitry Andric }
174349cc55cSDimitry Andric 
175349cc55cSDimitry Andric void CombinerHelper::setRegBank(Register Reg, const RegisterBank *RegBank) {
176349cc55cSDimitry Andric   if (RegBank)
177349cc55cSDimitry Andric     MRI.setRegBank(Reg, *RegBank);
178349cc55cSDimitry Andric }
179349cc55cSDimitry Andric 
1800b57cec5SDimitry Andric bool CombinerHelper::tryCombineCopy(MachineInstr &MI) {
1810b57cec5SDimitry Andric   if (matchCombineCopy(MI)) {
1820b57cec5SDimitry Andric     applyCombineCopy(MI);
1830b57cec5SDimitry Andric     return true;
1840b57cec5SDimitry Andric   }
1850b57cec5SDimitry Andric   return false;
1860b57cec5SDimitry Andric }
1870b57cec5SDimitry Andric bool CombinerHelper::matchCombineCopy(MachineInstr &MI) {
1880b57cec5SDimitry Andric   if (MI.getOpcode() != TargetOpcode::COPY)
1890b57cec5SDimitry Andric     return false;
1908bcb0991SDimitry Andric   Register DstReg = MI.getOperand(0).getReg();
1918bcb0991SDimitry Andric   Register SrcReg = MI.getOperand(1).getReg();
1925ffd83dbSDimitry Andric   return canReplaceReg(DstReg, SrcReg, MRI);
1930b57cec5SDimitry Andric }
1940b57cec5SDimitry Andric void CombinerHelper::applyCombineCopy(MachineInstr &MI) {
1958bcb0991SDimitry Andric   Register DstReg = MI.getOperand(0).getReg();
1968bcb0991SDimitry Andric   Register SrcReg = MI.getOperand(1).getReg();
1970b57cec5SDimitry Andric   MI.eraseFromParent();
1980b57cec5SDimitry Andric   replaceRegWith(MRI, DstReg, SrcReg);
1990b57cec5SDimitry Andric }
2000b57cec5SDimitry Andric 
2018bcb0991SDimitry Andric bool CombinerHelper::tryCombineConcatVectors(MachineInstr &MI) {
2028bcb0991SDimitry Andric   bool IsUndef = false;
2038bcb0991SDimitry Andric   SmallVector<Register, 4> Ops;
2048bcb0991SDimitry Andric   if (matchCombineConcatVectors(MI, IsUndef, Ops)) {
2058bcb0991SDimitry Andric     applyCombineConcatVectors(MI, IsUndef, Ops);
2068bcb0991SDimitry Andric     return true;
2078bcb0991SDimitry Andric   }
2088bcb0991SDimitry Andric   return false;
2098bcb0991SDimitry Andric }
2108bcb0991SDimitry Andric 
2118bcb0991SDimitry Andric bool CombinerHelper::matchCombineConcatVectors(MachineInstr &MI, bool &IsUndef,
2128bcb0991SDimitry Andric                                                SmallVectorImpl<Register> &Ops) {
2138bcb0991SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_CONCAT_VECTORS &&
2148bcb0991SDimitry Andric          "Invalid instruction");
2158bcb0991SDimitry Andric   IsUndef = true;
2168bcb0991SDimitry Andric   MachineInstr *Undef = nullptr;
2178bcb0991SDimitry Andric 
2188bcb0991SDimitry Andric   // Walk over all the operands of concat vectors and check if they are
2198bcb0991SDimitry Andric   // build_vector themselves or undef.
2208bcb0991SDimitry Andric   // Then collect their operands in Ops.
221480093f4SDimitry Andric   for (const MachineOperand &MO : MI.uses()) {
2228bcb0991SDimitry Andric     Register Reg = MO.getReg();
2238bcb0991SDimitry Andric     MachineInstr *Def = MRI.getVRegDef(Reg);
2248bcb0991SDimitry Andric     assert(Def && "Operand not defined");
2258bcb0991SDimitry Andric     switch (Def->getOpcode()) {
2268bcb0991SDimitry Andric     case TargetOpcode::G_BUILD_VECTOR:
2278bcb0991SDimitry Andric       IsUndef = false;
2288bcb0991SDimitry Andric       // Remember the operands of the build_vector to fold
2298bcb0991SDimitry Andric       // them into the yet-to-build flattened concat vectors.
230480093f4SDimitry Andric       for (const MachineOperand &BuildVecMO : Def->uses())
2318bcb0991SDimitry Andric         Ops.push_back(BuildVecMO.getReg());
2328bcb0991SDimitry Andric       break;
2338bcb0991SDimitry Andric     case TargetOpcode::G_IMPLICIT_DEF: {
2348bcb0991SDimitry Andric       LLT OpType = MRI.getType(Reg);
2358bcb0991SDimitry Andric       // Keep one undef value for all the undef operands.
2368bcb0991SDimitry Andric       if (!Undef) {
2378bcb0991SDimitry Andric         Builder.setInsertPt(*MI.getParent(), MI);
2388bcb0991SDimitry Andric         Undef = Builder.buildUndef(OpType.getScalarType());
2398bcb0991SDimitry Andric       }
2408bcb0991SDimitry Andric       assert(MRI.getType(Undef->getOperand(0).getReg()) ==
2418bcb0991SDimitry Andric                  OpType.getScalarType() &&
2428bcb0991SDimitry Andric              "All undefs should have the same type");
2438bcb0991SDimitry Andric       // Break the undef vector in as many scalar elements as needed
2448bcb0991SDimitry Andric       // for the flattening.
2458bcb0991SDimitry Andric       for (unsigned EltIdx = 0, EltEnd = OpType.getNumElements();
2468bcb0991SDimitry Andric            EltIdx != EltEnd; ++EltIdx)
2478bcb0991SDimitry Andric         Ops.push_back(Undef->getOperand(0).getReg());
2488bcb0991SDimitry Andric       break;
2498bcb0991SDimitry Andric     }
2508bcb0991SDimitry Andric     default:
2518bcb0991SDimitry Andric       return false;
2528bcb0991SDimitry Andric     }
2538bcb0991SDimitry Andric   }
2548bcb0991SDimitry Andric   return true;
2558bcb0991SDimitry Andric }
2568bcb0991SDimitry Andric void CombinerHelper::applyCombineConcatVectors(
2578bcb0991SDimitry Andric     MachineInstr &MI, bool IsUndef, const ArrayRef<Register> Ops) {
2588bcb0991SDimitry Andric   // We determined that the concat_vectors can be flatten.
2598bcb0991SDimitry Andric   // Generate the flattened build_vector.
2608bcb0991SDimitry Andric   Register DstReg = MI.getOperand(0).getReg();
2618bcb0991SDimitry Andric   Builder.setInsertPt(*MI.getParent(), MI);
2628bcb0991SDimitry Andric   Register NewDstReg = MRI.cloneVirtualRegister(DstReg);
2638bcb0991SDimitry Andric 
2648bcb0991SDimitry Andric   // Note: IsUndef is sort of redundant. We could have determine it by
2658bcb0991SDimitry Andric   // checking that at all Ops are undef.  Alternatively, we could have
2668bcb0991SDimitry Andric   // generate a build_vector of undefs and rely on another combine to
2678bcb0991SDimitry Andric   // clean that up.  For now, given we already gather this information
2688bcb0991SDimitry Andric   // in tryCombineConcatVectors, just save compile time and issue the
2698bcb0991SDimitry Andric   // right thing.
2708bcb0991SDimitry Andric   if (IsUndef)
2718bcb0991SDimitry Andric     Builder.buildUndef(NewDstReg);
2728bcb0991SDimitry Andric   else
2738bcb0991SDimitry Andric     Builder.buildBuildVector(NewDstReg, Ops);
2748bcb0991SDimitry Andric   MI.eraseFromParent();
2758bcb0991SDimitry Andric   replaceRegWith(MRI, DstReg, NewDstReg);
2768bcb0991SDimitry Andric }
2778bcb0991SDimitry Andric 
2788bcb0991SDimitry Andric bool CombinerHelper::tryCombineShuffleVector(MachineInstr &MI) {
2798bcb0991SDimitry Andric   SmallVector<Register, 4> Ops;
2808bcb0991SDimitry Andric   if (matchCombineShuffleVector(MI, Ops)) {
2818bcb0991SDimitry Andric     applyCombineShuffleVector(MI, Ops);
2828bcb0991SDimitry Andric     return true;
2838bcb0991SDimitry Andric   }
2848bcb0991SDimitry Andric   return false;
2858bcb0991SDimitry Andric }
2868bcb0991SDimitry Andric 
2878bcb0991SDimitry Andric bool CombinerHelper::matchCombineShuffleVector(MachineInstr &MI,
2888bcb0991SDimitry Andric                                                SmallVectorImpl<Register> &Ops) {
2898bcb0991SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_SHUFFLE_VECTOR &&
2908bcb0991SDimitry Andric          "Invalid instruction kind");
2918bcb0991SDimitry Andric   LLT DstType = MRI.getType(MI.getOperand(0).getReg());
2928bcb0991SDimitry Andric   Register Src1 = MI.getOperand(1).getReg();
2938bcb0991SDimitry Andric   LLT SrcType = MRI.getType(Src1);
294480093f4SDimitry Andric   // As bizarre as it may look, shuffle vector can actually produce
295480093f4SDimitry Andric   // scalar! This is because at the IR level a <1 x ty> shuffle
296480093f4SDimitry Andric   // vector is perfectly valid.
297480093f4SDimitry Andric   unsigned DstNumElts = DstType.isVector() ? DstType.getNumElements() : 1;
298480093f4SDimitry Andric   unsigned SrcNumElts = SrcType.isVector() ? SrcType.getNumElements() : 1;
2998bcb0991SDimitry Andric 
3008bcb0991SDimitry Andric   // If the resulting vector is smaller than the size of the source
3018bcb0991SDimitry Andric   // vectors being concatenated, we won't be able to replace the
3028bcb0991SDimitry Andric   // shuffle vector into a concat_vectors.
3038bcb0991SDimitry Andric   //
3048bcb0991SDimitry Andric   // Note: We may still be able to produce a concat_vectors fed by
3058bcb0991SDimitry Andric   //       extract_vector_elt and so on. It is less clear that would
3068bcb0991SDimitry Andric   //       be better though, so don't bother for now.
307480093f4SDimitry Andric   //
308480093f4SDimitry Andric   // If the destination is a scalar, the size of the sources doesn't
309480093f4SDimitry Andric   // matter. we will lower the shuffle to a plain copy. This will
310480093f4SDimitry Andric   // work only if the source and destination have the same size. But
311480093f4SDimitry Andric   // that's covered by the next condition.
312480093f4SDimitry Andric   //
313480093f4SDimitry Andric   // TODO: If the size between the source and destination don't match
314480093f4SDimitry Andric   //       we could still emit an extract vector element in that case.
315480093f4SDimitry Andric   if (DstNumElts < 2 * SrcNumElts && DstNumElts != 1)
3168bcb0991SDimitry Andric     return false;
3178bcb0991SDimitry Andric 
3188bcb0991SDimitry Andric   // Check that the shuffle mask can be broken evenly between the
3198bcb0991SDimitry Andric   // different sources.
3208bcb0991SDimitry Andric   if (DstNumElts % SrcNumElts != 0)
3218bcb0991SDimitry Andric     return false;
3228bcb0991SDimitry Andric 
3238bcb0991SDimitry Andric   // Mask length is a multiple of the source vector length.
3248bcb0991SDimitry Andric   // Check if the shuffle is some kind of concatenation of the input
3258bcb0991SDimitry Andric   // vectors.
3268bcb0991SDimitry Andric   unsigned NumConcat = DstNumElts / SrcNumElts;
3278bcb0991SDimitry Andric   SmallVector<int, 8> ConcatSrcs(NumConcat, -1);
328480093f4SDimitry Andric   ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask();
3298bcb0991SDimitry Andric   for (unsigned i = 0; i != DstNumElts; ++i) {
3308bcb0991SDimitry Andric     int Idx = Mask[i];
3318bcb0991SDimitry Andric     // Undef value.
3328bcb0991SDimitry Andric     if (Idx < 0)
3338bcb0991SDimitry Andric       continue;
3348bcb0991SDimitry Andric     // Ensure the indices in each SrcType sized piece are sequential and that
3358bcb0991SDimitry Andric     // the same source is used for the whole piece.
3368bcb0991SDimitry Andric     if ((Idx % SrcNumElts != (i % SrcNumElts)) ||
3378bcb0991SDimitry Andric         (ConcatSrcs[i / SrcNumElts] >= 0 &&
3388bcb0991SDimitry Andric          ConcatSrcs[i / SrcNumElts] != (int)(Idx / SrcNumElts)))
3398bcb0991SDimitry Andric       return false;
3408bcb0991SDimitry Andric     // Remember which source this index came from.
3418bcb0991SDimitry Andric     ConcatSrcs[i / SrcNumElts] = Idx / SrcNumElts;
3428bcb0991SDimitry Andric   }
3438bcb0991SDimitry Andric 
3448bcb0991SDimitry Andric   // The shuffle is concatenating multiple vectors together.
3458bcb0991SDimitry Andric   // Collect the different operands for that.
3468bcb0991SDimitry Andric   Register UndefReg;
3478bcb0991SDimitry Andric   Register Src2 = MI.getOperand(2).getReg();
3488bcb0991SDimitry Andric   for (auto Src : ConcatSrcs) {
3498bcb0991SDimitry Andric     if (Src < 0) {
3508bcb0991SDimitry Andric       if (!UndefReg) {
3518bcb0991SDimitry Andric         Builder.setInsertPt(*MI.getParent(), MI);
3528bcb0991SDimitry Andric         UndefReg = Builder.buildUndef(SrcType).getReg(0);
3538bcb0991SDimitry Andric       }
3548bcb0991SDimitry Andric       Ops.push_back(UndefReg);
3558bcb0991SDimitry Andric     } else if (Src == 0)
3568bcb0991SDimitry Andric       Ops.push_back(Src1);
3578bcb0991SDimitry Andric     else
3588bcb0991SDimitry Andric       Ops.push_back(Src2);
3598bcb0991SDimitry Andric   }
3608bcb0991SDimitry Andric   return true;
3618bcb0991SDimitry Andric }
3628bcb0991SDimitry Andric 
3638bcb0991SDimitry Andric void CombinerHelper::applyCombineShuffleVector(MachineInstr &MI,
3648bcb0991SDimitry Andric                                                const ArrayRef<Register> Ops) {
3658bcb0991SDimitry Andric   Register DstReg = MI.getOperand(0).getReg();
3668bcb0991SDimitry Andric   Builder.setInsertPt(*MI.getParent(), MI);
3678bcb0991SDimitry Andric   Register NewDstReg = MRI.cloneVirtualRegister(DstReg);
3688bcb0991SDimitry Andric 
369480093f4SDimitry Andric   if (Ops.size() == 1)
370480093f4SDimitry Andric     Builder.buildCopy(NewDstReg, Ops[0]);
371480093f4SDimitry Andric   else
372480093f4SDimitry Andric     Builder.buildMerge(NewDstReg, Ops);
3738bcb0991SDimitry Andric 
3748bcb0991SDimitry Andric   MI.eraseFromParent();
3758bcb0991SDimitry Andric   replaceRegWith(MRI, DstReg, NewDstReg);
3768bcb0991SDimitry Andric }
3778bcb0991SDimitry Andric 
3780b57cec5SDimitry Andric namespace {
3790b57cec5SDimitry Andric 
3800b57cec5SDimitry Andric /// Select a preference between two uses. CurrentUse is the current preference
3810b57cec5SDimitry Andric /// while *ForCandidate is attributes of the candidate under consideration.
3820b57cec5SDimitry Andric PreferredTuple ChoosePreferredUse(PreferredTuple &CurrentUse,
3835ffd83dbSDimitry Andric                                   const LLT TyForCandidate,
3840b57cec5SDimitry Andric                                   unsigned OpcodeForCandidate,
3850b57cec5SDimitry Andric                                   MachineInstr *MIForCandidate) {
3860b57cec5SDimitry Andric   if (!CurrentUse.Ty.isValid()) {
3870b57cec5SDimitry Andric     if (CurrentUse.ExtendOpcode == OpcodeForCandidate ||
3880b57cec5SDimitry Andric         CurrentUse.ExtendOpcode == TargetOpcode::G_ANYEXT)
3890b57cec5SDimitry Andric       return {TyForCandidate, OpcodeForCandidate, MIForCandidate};
3900b57cec5SDimitry Andric     return CurrentUse;
3910b57cec5SDimitry Andric   }
3920b57cec5SDimitry Andric 
3930b57cec5SDimitry Andric   // We permit the extend to hoist through basic blocks but this is only
3940b57cec5SDimitry Andric   // sensible if the target has extending loads. If you end up lowering back
3950b57cec5SDimitry Andric   // into a load and extend during the legalizer then the end result is
3960b57cec5SDimitry Andric   // hoisting the extend up to the load.
3970b57cec5SDimitry Andric 
3980b57cec5SDimitry Andric   // Prefer defined extensions to undefined extensions as these are more
3990b57cec5SDimitry Andric   // likely to reduce the number of instructions.
4000b57cec5SDimitry Andric   if (OpcodeForCandidate == TargetOpcode::G_ANYEXT &&
4010b57cec5SDimitry Andric       CurrentUse.ExtendOpcode != TargetOpcode::G_ANYEXT)
4020b57cec5SDimitry Andric     return CurrentUse;
4030b57cec5SDimitry Andric   else if (CurrentUse.ExtendOpcode == TargetOpcode::G_ANYEXT &&
4040b57cec5SDimitry Andric            OpcodeForCandidate != TargetOpcode::G_ANYEXT)
4050b57cec5SDimitry Andric     return {TyForCandidate, OpcodeForCandidate, MIForCandidate};
4060b57cec5SDimitry Andric 
4070b57cec5SDimitry Andric   // Prefer sign extensions to zero extensions as sign-extensions tend to be
4080b57cec5SDimitry Andric   // more expensive.
4090b57cec5SDimitry Andric   if (CurrentUse.Ty == TyForCandidate) {
4100b57cec5SDimitry Andric     if (CurrentUse.ExtendOpcode == TargetOpcode::G_SEXT &&
4110b57cec5SDimitry Andric         OpcodeForCandidate == TargetOpcode::G_ZEXT)
4120b57cec5SDimitry Andric       return CurrentUse;
4130b57cec5SDimitry Andric     else if (CurrentUse.ExtendOpcode == TargetOpcode::G_ZEXT &&
4140b57cec5SDimitry Andric              OpcodeForCandidate == TargetOpcode::G_SEXT)
4150b57cec5SDimitry Andric       return {TyForCandidate, OpcodeForCandidate, MIForCandidate};
4160b57cec5SDimitry Andric   }
4170b57cec5SDimitry Andric 
4180b57cec5SDimitry Andric   // This is potentially target specific. We've chosen the largest type
4190b57cec5SDimitry Andric   // because G_TRUNC is usually free. One potential catch with this is that
4200b57cec5SDimitry Andric   // some targets have a reduced number of larger registers than smaller
4210b57cec5SDimitry Andric   // registers and this choice potentially increases the live-range for the
4220b57cec5SDimitry Andric   // larger value.
4230b57cec5SDimitry Andric   if (TyForCandidate.getSizeInBits() > CurrentUse.Ty.getSizeInBits()) {
4240b57cec5SDimitry Andric     return {TyForCandidate, OpcodeForCandidate, MIForCandidate};
4250b57cec5SDimitry Andric   }
4260b57cec5SDimitry Andric   return CurrentUse;
4270b57cec5SDimitry Andric }
4280b57cec5SDimitry Andric 
4290b57cec5SDimitry Andric /// Find a suitable place to insert some instructions and insert them. This
4300b57cec5SDimitry Andric /// function accounts for special cases like inserting before a PHI node.
4310b57cec5SDimitry Andric /// The current strategy for inserting before PHI's is to duplicate the
4320b57cec5SDimitry Andric /// instructions for each predecessor. However, while that's ok for G_TRUNC
4330b57cec5SDimitry Andric /// on most targets since it generally requires no code, other targets/cases may
4340b57cec5SDimitry Andric /// want to try harder to find a dominating block.
4350b57cec5SDimitry Andric static void InsertInsnsWithoutSideEffectsBeforeUse(
4360b57cec5SDimitry Andric     MachineIRBuilder &Builder, MachineInstr &DefMI, MachineOperand &UseMO,
4370b57cec5SDimitry Andric     std::function<void(MachineBasicBlock *, MachineBasicBlock::iterator,
4380b57cec5SDimitry Andric                        MachineOperand &UseMO)>
4390b57cec5SDimitry Andric         Inserter) {
4400b57cec5SDimitry Andric   MachineInstr &UseMI = *UseMO.getParent();
4410b57cec5SDimitry Andric 
4420b57cec5SDimitry Andric   MachineBasicBlock *InsertBB = UseMI.getParent();
4430b57cec5SDimitry Andric 
4440b57cec5SDimitry Andric   // If the use is a PHI then we want the predecessor block instead.
4450b57cec5SDimitry Andric   if (UseMI.isPHI()) {
4460b57cec5SDimitry Andric     MachineOperand *PredBB = std::next(&UseMO);
4470b57cec5SDimitry Andric     InsertBB = PredBB->getMBB();
4480b57cec5SDimitry Andric   }
4490b57cec5SDimitry Andric 
4500b57cec5SDimitry Andric   // If the block is the same block as the def then we want to insert just after
4510b57cec5SDimitry Andric   // the def instead of at the start of the block.
4520b57cec5SDimitry Andric   if (InsertBB == DefMI.getParent()) {
4530b57cec5SDimitry Andric     MachineBasicBlock::iterator InsertPt = &DefMI;
4540b57cec5SDimitry Andric     Inserter(InsertBB, std::next(InsertPt), UseMO);
4550b57cec5SDimitry Andric     return;
4560b57cec5SDimitry Andric   }
4570b57cec5SDimitry Andric 
4580b57cec5SDimitry Andric   // Otherwise we want the start of the BB
4590b57cec5SDimitry Andric   Inserter(InsertBB, InsertBB->getFirstNonPHI(), UseMO);
4600b57cec5SDimitry Andric }
4610b57cec5SDimitry Andric } // end anonymous namespace
4620b57cec5SDimitry Andric 
4630b57cec5SDimitry Andric bool CombinerHelper::tryCombineExtendingLoads(MachineInstr &MI) {
4640b57cec5SDimitry Andric   PreferredTuple Preferred;
4650b57cec5SDimitry Andric   if (matchCombineExtendingLoads(MI, Preferred)) {
4660b57cec5SDimitry Andric     applyCombineExtendingLoads(MI, Preferred);
4670b57cec5SDimitry Andric     return true;
4680b57cec5SDimitry Andric   }
4690b57cec5SDimitry Andric   return false;
4700b57cec5SDimitry Andric }
4710b57cec5SDimitry Andric 
4720b57cec5SDimitry Andric bool CombinerHelper::matchCombineExtendingLoads(MachineInstr &MI,
4730b57cec5SDimitry Andric                                                 PreferredTuple &Preferred) {
4740b57cec5SDimitry Andric   // We match the loads and follow the uses to the extend instead of matching
4750b57cec5SDimitry Andric   // the extends and following the def to the load. This is because the load
4760b57cec5SDimitry Andric   // must remain in the same position for correctness (unless we also add code
4770b57cec5SDimitry Andric   // to find a safe place to sink it) whereas the extend is freely movable.
4780b57cec5SDimitry Andric   // It also prevents us from duplicating the load for the volatile case or just
4790b57cec5SDimitry Andric   // for performance.
480fe6060f1SDimitry Andric   GAnyLoad *LoadMI = dyn_cast<GAnyLoad>(&MI);
481fe6060f1SDimitry Andric   if (!LoadMI)
4820b57cec5SDimitry Andric     return false;
4830b57cec5SDimitry Andric 
484fe6060f1SDimitry Andric   Register LoadReg = LoadMI->getDstReg();
4850b57cec5SDimitry Andric 
486fe6060f1SDimitry Andric   LLT LoadValueTy = MRI.getType(LoadReg);
4870b57cec5SDimitry Andric   if (!LoadValueTy.isScalar())
4880b57cec5SDimitry Andric     return false;
4890b57cec5SDimitry Andric 
4900b57cec5SDimitry Andric   // Most architectures are going to legalize <s8 loads into at least a 1 byte
4910b57cec5SDimitry Andric   // load, and the MMOs can only describe memory accesses in multiples of bytes.
4920b57cec5SDimitry Andric   // If we try to perform extload combining on those, we can end up with
4930b57cec5SDimitry Andric   // %a(s8) = extload %ptr (load 1 byte from %ptr)
4940b57cec5SDimitry Andric   // ... which is an illegal extload instruction.
4950b57cec5SDimitry Andric   if (LoadValueTy.getSizeInBits() < 8)
4960b57cec5SDimitry Andric     return false;
4970b57cec5SDimitry Andric 
4980b57cec5SDimitry Andric   // For non power-of-2 types, they will very likely be legalized into multiple
4990b57cec5SDimitry Andric   // loads. Don't bother trying to match them into extending loads.
5000b57cec5SDimitry Andric   if (!isPowerOf2_32(LoadValueTy.getSizeInBits()))
5010b57cec5SDimitry Andric     return false;
5020b57cec5SDimitry Andric 
5030b57cec5SDimitry Andric   // Find the preferred type aside from the any-extends (unless it's the only
5040b57cec5SDimitry Andric   // one) and non-extending ops. We'll emit an extending load to that type and
5050b57cec5SDimitry Andric   // and emit a variant of (extend (trunc X)) for the others according to the
5060b57cec5SDimitry Andric   // relative type sizes. At the same time, pick an extend to use based on the
5070b57cec5SDimitry Andric   // extend involved in the chosen type.
508fe6060f1SDimitry Andric   unsigned PreferredOpcode =
509fe6060f1SDimitry Andric       isa<GLoad>(&MI)
5100b57cec5SDimitry Andric           ? TargetOpcode::G_ANYEXT
511fe6060f1SDimitry Andric           : isa<GSExtLoad>(&MI) ? TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT;
5120b57cec5SDimitry Andric   Preferred = {LLT(), PreferredOpcode, nullptr};
513fe6060f1SDimitry Andric   for (auto &UseMI : MRI.use_nodbg_instructions(LoadReg)) {
5140b57cec5SDimitry Andric     if (UseMI.getOpcode() == TargetOpcode::G_SEXT ||
5150b57cec5SDimitry Andric         UseMI.getOpcode() == TargetOpcode::G_ZEXT ||
5165ffd83dbSDimitry Andric         (UseMI.getOpcode() == TargetOpcode::G_ANYEXT)) {
517fe6060f1SDimitry Andric       const auto &MMO = LoadMI->getMMO();
518fe6060f1SDimitry Andric       // For atomics, only form anyextending loads.
519fe6060f1SDimitry Andric       if (MMO.isAtomic() && UseMI.getOpcode() != TargetOpcode::G_ANYEXT)
520fe6060f1SDimitry Andric         continue;
5215ffd83dbSDimitry Andric       // Check for legality.
5225ffd83dbSDimitry Andric       if (LI) {
523349cc55cSDimitry Andric         LegalityQuery::MemDesc MMDesc(MMO);
5245ffd83dbSDimitry Andric         LLT UseTy = MRI.getType(UseMI.getOperand(0).getReg());
525fe6060f1SDimitry Andric         LLT SrcTy = MRI.getType(LoadMI->getPointerReg());
526fe6060f1SDimitry Andric         if (LI->getAction({LoadMI->getOpcode(), {UseTy, SrcTy}, {MMDesc}})
527fe6060f1SDimitry Andric                 .Action != LegalizeActions::Legal)
5285ffd83dbSDimitry Andric           continue;
5295ffd83dbSDimitry Andric       }
5300b57cec5SDimitry Andric       Preferred = ChoosePreferredUse(Preferred,
5310b57cec5SDimitry Andric                                      MRI.getType(UseMI.getOperand(0).getReg()),
5320b57cec5SDimitry Andric                                      UseMI.getOpcode(), &UseMI);
5330b57cec5SDimitry Andric     }
5340b57cec5SDimitry Andric   }
5350b57cec5SDimitry Andric 
5360b57cec5SDimitry Andric   // There were no extends
5370b57cec5SDimitry Andric   if (!Preferred.MI)
5380b57cec5SDimitry Andric     return false;
5390b57cec5SDimitry Andric   // It should be impossible to chose an extend without selecting a different
5400b57cec5SDimitry Andric   // type since by definition the result of an extend is larger.
5410b57cec5SDimitry Andric   assert(Preferred.Ty != LoadValueTy && "Extending to same type?");
5420b57cec5SDimitry Andric 
5430b57cec5SDimitry Andric   LLVM_DEBUG(dbgs() << "Preferred use is: " << *Preferred.MI);
5440b57cec5SDimitry Andric   return true;
5450b57cec5SDimitry Andric }
5460b57cec5SDimitry Andric 
5470b57cec5SDimitry Andric void CombinerHelper::applyCombineExtendingLoads(MachineInstr &MI,
5480b57cec5SDimitry Andric                                                 PreferredTuple &Preferred) {
5490b57cec5SDimitry Andric   // Rewrite the load to the chosen extending load.
5500b57cec5SDimitry Andric   Register ChosenDstReg = Preferred.MI->getOperand(0).getReg();
5510b57cec5SDimitry Andric 
5520b57cec5SDimitry Andric   // Inserter to insert a truncate back to the original type at a given point
5530b57cec5SDimitry Andric   // with some basic CSE to limit truncate duplication to one per BB.
5540b57cec5SDimitry Andric   DenseMap<MachineBasicBlock *, MachineInstr *> EmittedInsns;
5550b57cec5SDimitry Andric   auto InsertTruncAt = [&](MachineBasicBlock *InsertIntoBB,
5560b57cec5SDimitry Andric                            MachineBasicBlock::iterator InsertBefore,
5570b57cec5SDimitry Andric                            MachineOperand &UseMO) {
5580b57cec5SDimitry Andric     MachineInstr *PreviouslyEmitted = EmittedInsns.lookup(InsertIntoBB);
5590b57cec5SDimitry Andric     if (PreviouslyEmitted) {
5600b57cec5SDimitry Andric       Observer.changingInstr(*UseMO.getParent());
5610b57cec5SDimitry Andric       UseMO.setReg(PreviouslyEmitted->getOperand(0).getReg());
5620b57cec5SDimitry Andric       Observer.changedInstr(*UseMO.getParent());
5630b57cec5SDimitry Andric       return;
5640b57cec5SDimitry Andric     }
5650b57cec5SDimitry Andric 
5660b57cec5SDimitry Andric     Builder.setInsertPt(*InsertIntoBB, InsertBefore);
5670b57cec5SDimitry Andric     Register NewDstReg = MRI.cloneVirtualRegister(MI.getOperand(0).getReg());
5680b57cec5SDimitry Andric     MachineInstr *NewMI = Builder.buildTrunc(NewDstReg, ChosenDstReg);
5690b57cec5SDimitry Andric     EmittedInsns[InsertIntoBB] = NewMI;
5700b57cec5SDimitry Andric     replaceRegOpWith(MRI, UseMO, NewDstReg);
5710b57cec5SDimitry Andric   };
5720b57cec5SDimitry Andric 
5730b57cec5SDimitry Andric   Observer.changingInstr(MI);
5740b57cec5SDimitry Andric   MI.setDesc(
5750b57cec5SDimitry Andric       Builder.getTII().get(Preferred.ExtendOpcode == TargetOpcode::G_SEXT
5760b57cec5SDimitry Andric                                ? TargetOpcode::G_SEXTLOAD
5770b57cec5SDimitry Andric                                : Preferred.ExtendOpcode == TargetOpcode::G_ZEXT
5780b57cec5SDimitry Andric                                      ? TargetOpcode::G_ZEXTLOAD
5790b57cec5SDimitry Andric                                      : TargetOpcode::G_LOAD));
5800b57cec5SDimitry Andric 
5810b57cec5SDimitry Andric   // Rewrite all the uses to fix up the types.
5820b57cec5SDimitry Andric   auto &LoadValue = MI.getOperand(0);
5830b57cec5SDimitry Andric   SmallVector<MachineOperand *, 4> Uses;
5840b57cec5SDimitry Andric   for (auto &UseMO : MRI.use_operands(LoadValue.getReg()))
5850b57cec5SDimitry Andric     Uses.push_back(&UseMO);
5860b57cec5SDimitry Andric 
5870b57cec5SDimitry Andric   for (auto *UseMO : Uses) {
5880b57cec5SDimitry Andric     MachineInstr *UseMI = UseMO->getParent();
5890b57cec5SDimitry Andric 
5900b57cec5SDimitry Andric     // If the extend is compatible with the preferred extend then we should fix
5910b57cec5SDimitry Andric     // up the type and extend so that it uses the preferred use.
5920b57cec5SDimitry Andric     if (UseMI->getOpcode() == Preferred.ExtendOpcode ||
5930b57cec5SDimitry Andric         UseMI->getOpcode() == TargetOpcode::G_ANYEXT) {
5948bcb0991SDimitry Andric       Register UseDstReg = UseMI->getOperand(0).getReg();
5950b57cec5SDimitry Andric       MachineOperand &UseSrcMO = UseMI->getOperand(1);
5965ffd83dbSDimitry Andric       const LLT UseDstTy = MRI.getType(UseDstReg);
5970b57cec5SDimitry Andric       if (UseDstReg != ChosenDstReg) {
5980b57cec5SDimitry Andric         if (Preferred.Ty == UseDstTy) {
5990b57cec5SDimitry Andric           // If the use has the same type as the preferred use, then merge
6000b57cec5SDimitry Andric           // the vregs and erase the extend. For example:
6010b57cec5SDimitry Andric           //    %1:_(s8) = G_LOAD ...
6020b57cec5SDimitry Andric           //    %2:_(s32) = G_SEXT %1(s8)
6030b57cec5SDimitry Andric           //    %3:_(s32) = G_ANYEXT %1(s8)
6040b57cec5SDimitry Andric           //    ... = ... %3(s32)
6050b57cec5SDimitry Andric           // rewrites to:
6060b57cec5SDimitry Andric           //    %2:_(s32) = G_SEXTLOAD ...
6070b57cec5SDimitry Andric           //    ... = ... %2(s32)
6080b57cec5SDimitry Andric           replaceRegWith(MRI, UseDstReg, ChosenDstReg);
6090b57cec5SDimitry Andric           Observer.erasingInstr(*UseMO->getParent());
6100b57cec5SDimitry Andric           UseMO->getParent()->eraseFromParent();
6110b57cec5SDimitry Andric         } else if (Preferred.Ty.getSizeInBits() < UseDstTy.getSizeInBits()) {
6120b57cec5SDimitry Andric           // If the preferred size is smaller, then keep the extend but extend
6130b57cec5SDimitry Andric           // from the result of the extending load. For example:
6140b57cec5SDimitry Andric           //    %1:_(s8) = G_LOAD ...
6150b57cec5SDimitry Andric           //    %2:_(s32) = G_SEXT %1(s8)
6160b57cec5SDimitry Andric           //    %3:_(s64) = G_ANYEXT %1(s8)
6170b57cec5SDimitry Andric           //    ... = ... %3(s64)
6180b57cec5SDimitry Andric           /// rewrites to:
6190b57cec5SDimitry Andric           //    %2:_(s32) = G_SEXTLOAD ...
6200b57cec5SDimitry Andric           //    %3:_(s64) = G_ANYEXT %2:_(s32)
6210b57cec5SDimitry Andric           //    ... = ... %3(s64)
6220b57cec5SDimitry Andric           replaceRegOpWith(MRI, UseSrcMO, ChosenDstReg);
6230b57cec5SDimitry Andric         } else {
6240b57cec5SDimitry Andric           // If the preferred size is large, then insert a truncate. For
6250b57cec5SDimitry Andric           // example:
6260b57cec5SDimitry Andric           //    %1:_(s8) = G_LOAD ...
6270b57cec5SDimitry Andric           //    %2:_(s64) = G_SEXT %1(s8)
6280b57cec5SDimitry Andric           //    %3:_(s32) = G_ZEXT %1(s8)
6290b57cec5SDimitry Andric           //    ... = ... %3(s32)
6300b57cec5SDimitry Andric           /// rewrites to:
6310b57cec5SDimitry Andric           //    %2:_(s64) = G_SEXTLOAD ...
6320b57cec5SDimitry Andric           //    %4:_(s8) = G_TRUNC %2:_(s32)
6330b57cec5SDimitry Andric           //    %3:_(s64) = G_ZEXT %2:_(s8)
6340b57cec5SDimitry Andric           //    ... = ... %3(s64)
6350b57cec5SDimitry Andric           InsertInsnsWithoutSideEffectsBeforeUse(Builder, MI, *UseMO,
6360b57cec5SDimitry Andric                                                  InsertTruncAt);
6370b57cec5SDimitry Andric         }
6380b57cec5SDimitry Andric         continue;
6390b57cec5SDimitry Andric       }
6400b57cec5SDimitry Andric       // The use is (one of) the uses of the preferred use we chose earlier.
6410b57cec5SDimitry Andric       // We're going to update the load to def this value later so just erase
6420b57cec5SDimitry Andric       // the old extend.
6430b57cec5SDimitry Andric       Observer.erasingInstr(*UseMO->getParent());
6440b57cec5SDimitry Andric       UseMO->getParent()->eraseFromParent();
6450b57cec5SDimitry Andric       continue;
6460b57cec5SDimitry Andric     }
6470b57cec5SDimitry Andric 
6480b57cec5SDimitry Andric     // The use isn't an extend. Truncate back to the type we originally loaded.
6490b57cec5SDimitry Andric     // This is free on many targets.
6500b57cec5SDimitry Andric     InsertInsnsWithoutSideEffectsBeforeUse(Builder, MI, *UseMO, InsertTruncAt);
6510b57cec5SDimitry Andric   }
6520b57cec5SDimitry Andric 
6530b57cec5SDimitry Andric   MI.getOperand(0).setReg(ChosenDstReg);
6540b57cec5SDimitry Andric   Observer.changedInstr(MI);
6550b57cec5SDimitry Andric }
6560b57cec5SDimitry Andric 
657349cc55cSDimitry Andric bool CombinerHelper::matchCombineLoadWithAndMask(MachineInstr &MI,
658349cc55cSDimitry Andric                                                  BuildFnTy &MatchInfo) {
659349cc55cSDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_AND);
660349cc55cSDimitry Andric 
661349cc55cSDimitry Andric   // If we have the following code:
662349cc55cSDimitry Andric   //  %mask = G_CONSTANT 255
663349cc55cSDimitry Andric   //  %ld   = G_LOAD %ptr, (load s16)
664349cc55cSDimitry Andric   //  %and  = G_AND %ld, %mask
665349cc55cSDimitry Andric   //
666349cc55cSDimitry Andric   // Try to fold it into
667349cc55cSDimitry Andric   //   %ld = G_ZEXTLOAD %ptr, (load s8)
668349cc55cSDimitry Andric 
669349cc55cSDimitry Andric   Register Dst = MI.getOperand(0).getReg();
670349cc55cSDimitry Andric   if (MRI.getType(Dst).isVector())
671349cc55cSDimitry Andric     return false;
672349cc55cSDimitry Andric 
673349cc55cSDimitry Andric   auto MaybeMask =
674349cc55cSDimitry Andric       getIConstantVRegValWithLookThrough(MI.getOperand(2).getReg(), MRI);
675349cc55cSDimitry Andric   if (!MaybeMask)
676349cc55cSDimitry Andric     return false;
677349cc55cSDimitry Andric 
678349cc55cSDimitry Andric   APInt MaskVal = MaybeMask->Value;
679349cc55cSDimitry Andric 
680349cc55cSDimitry Andric   if (!MaskVal.isMask())
681349cc55cSDimitry Andric     return false;
682349cc55cSDimitry Andric 
683349cc55cSDimitry Andric   Register SrcReg = MI.getOperand(1).getReg();
684349cc55cSDimitry Andric   GAnyLoad *LoadMI = getOpcodeDef<GAnyLoad>(SrcReg, MRI);
685349cc55cSDimitry Andric   if (!LoadMI || !MRI.hasOneNonDBGUse(LoadMI->getDstReg()) ||
686349cc55cSDimitry Andric       !LoadMI->isSimple())
687349cc55cSDimitry Andric     return false;
688349cc55cSDimitry Andric 
689349cc55cSDimitry Andric   Register LoadReg = LoadMI->getDstReg();
690349cc55cSDimitry Andric   LLT LoadTy = MRI.getType(LoadReg);
691349cc55cSDimitry Andric   Register PtrReg = LoadMI->getPointerReg();
692349cc55cSDimitry Andric   uint64_t LoadSizeBits = LoadMI->getMemSizeInBits();
693349cc55cSDimitry Andric   unsigned MaskSizeBits = MaskVal.countTrailingOnes();
694349cc55cSDimitry Andric 
695349cc55cSDimitry Andric   // The mask may not be larger than the in-memory type, as it might cover sign
696349cc55cSDimitry Andric   // extended bits
697349cc55cSDimitry Andric   if (MaskSizeBits > LoadSizeBits)
698349cc55cSDimitry Andric     return false;
699349cc55cSDimitry Andric 
700349cc55cSDimitry Andric   // If the mask covers the whole destination register, there's nothing to
701349cc55cSDimitry Andric   // extend
702349cc55cSDimitry Andric   if (MaskSizeBits >= LoadTy.getSizeInBits())
703349cc55cSDimitry Andric     return false;
704349cc55cSDimitry Andric 
705349cc55cSDimitry Andric   // Most targets cannot deal with loads of size < 8 and need to re-legalize to
706349cc55cSDimitry Andric   // at least byte loads. Avoid creating such loads here
707349cc55cSDimitry Andric   if (MaskSizeBits < 8 || !isPowerOf2_32(MaskSizeBits))
708349cc55cSDimitry Andric     return false;
709349cc55cSDimitry Andric 
710349cc55cSDimitry Andric   const MachineMemOperand &MMO = LoadMI->getMMO();
711349cc55cSDimitry Andric   LegalityQuery::MemDesc MemDesc(MMO);
712349cc55cSDimitry Andric   MemDesc.MemoryTy = LLT::scalar(MaskSizeBits);
713349cc55cSDimitry Andric   if (!isLegalOrBeforeLegalizer(
714349cc55cSDimitry Andric           {TargetOpcode::G_ZEXTLOAD, {LoadTy, MRI.getType(PtrReg)}, {MemDesc}}))
715349cc55cSDimitry Andric     return false;
716349cc55cSDimitry Andric 
717349cc55cSDimitry Andric   MatchInfo = [=](MachineIRBuilder &B) {
718349cc55cSDimitry Andric     B.setInstrAndDebugLoc(*LoadMI);
719349cc55cSDimitry Andric     auto &MF = B.getMF();
720349cc55cSDimitry Andric     auto PtrInfo = MMO.getPointerInfo();
721349cc55cSDimitry Andric     auto *NewMMO = MF.getMachineMemOperand(&MMO, PtrInfo, MaskSizeBits / 8);
722349cc55cSDimitry Andric     B.buildLoadInstr(TargetOpcode::G_ZEXTLOAD, Dst, PtrReg, *NewMMO);
723349cc55cSDimitry Andric   };
724349cc55cSDimitry Andric   return true;
725349cc55cSDimitry Andric }
726349cc55cSDimitry Andric 
7275ffd83dbSDimitry Andric bool CombinerHelper::isPredecessor(const MachineInstr &DefMI,
7285ffd83dbSDimitry Andric                                    const MachineInstr &UseMI) {
7295ffd83dbSDimitry Andric   assert(!DefMI.isDebugInstr() && !UseMI.isDebugInstr() &&
7305ffd83dbSDimitry Andric          "shouldn't consider debug uses");
7318bcb0991SDimitry Andric   assert(DefMI.getParent() == UseMI.getParent());
7328bcb0991SDimitry Andric   if (&DefMI == &UseMI)
733349cc55cSDimitry Andric     return true;
734e8d8bef9SDimitry Andric   const MachineBasicBlock &MBB = *DefMI.getParent();
735e8d8bef9SDimitry Andric   auto DefOrUse = find_if(MBB, [&DefMI, &UseMI](const MachineInstr &MI) {
736e8d8bef9SDimitry Andric     return &MI == &DefMI || &MI == &UseMI;
737e8d8bef9SDimitry Andric   });
738e8d8bef9SDimitry Andric   if (DefOrUse == MBB.end())
739e8d8bef9SDimitry Andric     llvm_unreachable("Block must contain both DefMI and UseMI!");
740e8d8bef9SDimitry Andric   return &*DefOrUse == &DefMI;
7418bcb0991SDimitry Andric }
7428bcb0991SDimitry Andric 
7435ffd83dbSDimitry Andric bool CombinerHelper::dominates(const MachineInstr &DefMI,
7445ffd83dbSDimitry Andric                                const MachineInstr &UseMI) {
7455ffd83dbSDimitry Andric   assert(!DefMI.isDebugInstr() && !UseMI.isDebugInstr() &&
7465ffd83dbSDimitry Andric          "shouldn't consider debug uses");
7478bcb0991SDimitry Andric   if (MDT)
7488bcb0991SDimitry Andric     return MDT->dominates(&DefMI, &UseMI);
7498bcb0991SDimitry Andric   else if (DefMI.getParent() != UseMI.getParent())
7508bcb0991SDimitry Andric     return false;
7518bcb0991SDimitry Andric 
7528bcb0991SDimitry Andric   return isPredecessor(DefMI, UseMI);
7538bcb0991SDimitry Andric }
7548bcb0991SDimitry Andric 
755e8d8bef9SDimitry Andric bool CombinerHelper::matchSextTruncSextLoad(MachineInstr &MI) {
7565ffd83dbSDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_SEXT_INREG);
7575ffd83dbSDimitry Andric   Register SrcReg = MI.getOperand(1).getReg();
758e8d8bef9SDimitry Andric   Register LoadUser = SrcReg;
759e8d8bef9SDimitry Andric 
760e8d8bef9SDimitry Andric   if (MRI.getType(SrcReg).isVector())
761e8d8bef9SDimitry Andric     return false;
762e8d8bef9SDimitry Andric 
763e8d8bef9SDimitry Andric   Register TruncSrc;
764e8d8bef9SDimitry Andric   if (mi_match(SrcReg, MRI, m_GTrunc(m_Reg(TruncSrc))))
765e8d8bef9SDimitry Andric     LoadUser = TruncSrc;
766e8d8bef9SDimitry Andric 
767e8d8bef9SDimitry Andric   uint64_t SizeInBits = MI.getOperand(2).getImm();
768e8d8bef9SDimitry Andric   // If the source is a G_SEXTLOAD from the same bit width, then we don't
769e8d8bef9SDimitry Andric   // need any extend at all, just a truncate.
770fe6060f1SDimitry Andric   if (auto *LoadMI = getOpcodeDef<GSExtLoad>(LoadUser, MRI)) {
771e8d8bef9SDimitry Andric     // If truncating more than the original extended value, abort.
772fe6060f1SDimitry Andric     auto LoadSizeBits = LoadMI->getMemSizeInBits();
773fe6060f1SDimitry Andric     if (TruncSrc && MRI.getType(TruncSrc).getSizeInBits() < LoadSizeBits)
774e8d8bef9SDimitry Andric       return false;
775fe6060f1SDimitry Andric     if (LoadSizeBits == SizeInBits)
776e8d8bef9SDimitry Andric       return true;
777e8d8bef9SDimitry Andric   }
778e8d8bef9SDimitry Andric   return false;
7795ffd83dbSDimitry Andric }
7805ffd83dbSDimitry Andric 
781fe6060f1SDimitry Andric void CombinerHelper::applySextTruncSextLoad(MachineInstr &MI) {
7825ffd83dbSDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_SEXT_INREG);
783e8d8bef9SDimitry Andric   Builder.setInstrAndDebugLoc(MI);
784e8d8bef9SDimitry Andric   Builder.buildCopy(MI.getOperand(0).getReg(), MI.getOperand(1).getReg());
785e8d8bef9SDimitry Andric   MI.eraseFromParent();
786e8d8bef9SDimitry Andric }
787e8d8bef9SDimitry Andric 
788e8d8bef9SDimitry Andric bool CombinerHelper::matchSextInRegOfLoad(
789e8d8bef9SDimitry Andric     MachineInstr &MI, std::tuple<Register, unsigned> &MatchInfo) {
790e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_SEXT_INREG);
791e8d8bef9SDimitry Andric 
792e8d8bef9SDimitry Andric   // Only supports scalars for now.
793e8d8bef9SDimitry Andric   if (MRI.getType(MI.getOperand(0).getReg()).isVector())
794e8d8bef9SDimitry Andric     return false;
795e8d8bef9SDimitry Andric 
796e8d8bef9SDimitry Andric   Register SrcReg = MI.getOperand(1).getReg();
797fe6060f1SDimitry Andric   auto *LoadDef = getOpcodeDef<GLoad>(SrcReg, MRI);
798fe6060f1SDimitry Andric   if (!LoadDef || !MRI.hasOneNonDBGUse(LoadDef->getOperand(0).getReg()) ||
799fe6060f1SDimitry Andric       !LoadDef->isSimple())
800e8d8bef9SDimitry Andric     return false;
801e8d8bef9SDimitry Andric 
802e8d8bef9SDimitry Andric   // If the sign extend extends from a narrower width than the load's width,
803e8d8bef9SDimitry Andric   // then we can narrow the load width when we combine to a G_SEXTLOAD.
804e8d8bef9SDimitry Andric   // Avoid widening the load at all.
805fe6060f1SDimitry Andric   unsigned NewSizeBits = std::min((uint64_t)MI.getOperand(2).getImm(),
806fe6060f1SDimitry Andric                                   LoadDef->getMemSizeInBits());
807e8d8bef9SDimitry Andric 
808e8d8bef9SDimitry Andric   // Don't generate G_SEXTLOADs with a < 1 byte width.
809e8d8bef9SDimitry Andric   if (NewSizeBits < 8)
810e8d8bef9SDimitry Andric     return false;
811e8d8bef9SDimitry Andric   // Don't bother creating a non-power-2 sextload, it will likely be broken up
812e8d8bef9SDimitry Andric   // anyway for most targets.
813e8d8bef9SDimitry Andric   if (!isPowerOf2_32(NewSizeBits))
814e8d8bef9SDimitry Andric     return false;
815349cc55cSDimitry Andric 
816349cc55cSDimitry Andric   const MachineMemOperand &MMO = LoadDef->getMMO();
817349cc55cSDimitry Andric   LegalityQuery::MemDesc MMDesc(MMO);
818349cc55cSDimitry Andric   MMDesc.MemoryTy = LLT::scalar(NewSizeBits);
819349cc55cSDimitry Andric   if (!isLegalOrBeforeLegalizer({TargetOpcode::G_SEXTLOAD,
820349cc55cSDimitry Andric                                  {MRI.getType(LoadDef->getDstReg()),
821349cc55cSDimitry Andric                                   MRI.getType(LoadDef->getPointerReg())},
822349cc55cSDimitry Andric                                  {MMDesc}}))
823349cc55cSDimitry Andric     return false;
824349cc55cSDimitry Andric 
825fe6060f1SDimitry Andric   MatchInfo = std::make_tuple(LoadDef->getDstReg(), NewSizeBits);
826e8d8bef9SDimitry Andric   return true;
827e8d8bef9SDimitry Andric }
828e8d8bef9SDimitry Andric 
829fe6060f1SDimitry Andric void CombinerHelper::applySextInRegOfLoad(
830e8d8bef9SDimitry Andric     MachineInstr &MI, std::tuple<Register, unsigned> &MatchInfo) {
831e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_SEXT_INREG);
832e8d8bef9SDimitry Andric   Register LoadReg;
833e8d8bef9SDimitry Andric   unsigned ScalarSizeBits;
834e8d8bef9SDimitry Andric   std::tie(LoadReg, ScalarSizeBits) = MatchInfo;
835fe6060f1SDimitry Andric   GLoad *LoadDef = cast<GLoad>(MRI.getVRegDef(LoadReg));
836e8d8bef9SDimitry Andric 
837e8d8bef9SDimitry Andric   // If we have the following:
838e8d8bef9SDimitry Andric   // %ld = G_LOAD %ptr, (load 2)
839e8d8bef9SDimitry Andric   // %ext = G_SEXT_INREG %ld, 8
840e8d8bef9SDimitry Andric   //    ==>
841e8d8bef9SDimitry Andric   // %ld = G_SEXTLOAD %ptr (load 1)
842e8d8bef9SDimitry Andric 
843fe6060f1SDimitry Andric   auto &MMO = LoadDef->getMMO();
844fe6060f1SDimitry Andric   Builder.setInstrAndDebugLoc(*LoadDef);
845e8d8bef9SDimitry Andric   auto &MF = Builder.getMF();
846e8d8bef9SDimitry Andric   auto PtrInfo = MMO.getPointerInfo();
847e8d8bef9SDimitry Andric   auto *NewMMO = MF.getMachineMemOperand(&MMO, PtrInfo, ScalarSizeBits / 8);
848e8d8bef9SDimitry Andric   Builder.buildLoadInstr(TargetOpcode::G_SEXTLOAD, MI.getOperand(0).getReg(),
849fe6060f1SDimitry Andric                          LoadDef->getPointerReg(), *NewMMO);
8505ffd83dbSDimitry Andric   MI.eraseFromParent();
8515ffd83dbSDimitry Andric }
8525ffd83dbSDimitry Andric 
8538bcb0991SDimitry Andric bool CombinerHelper::findPostIndexCandidate(MachineInstr &MI, Register &Addr,
8548bcb0991SDimitry Andric                                             Register &Base, Register &Offset) {
8558bcb0991SDimitry Andric   auto &MF = *MI.getParent()->getParent();
8568bcb0991SDimitry Andric   const auto &TLI = *MF.getSubtarget().getTargetLowering();
8578bcb0991SDimitry Andric 
8588bcb0991SDimitry Andric #ifndef NDEBUG
8598bcb0991SDimitry Andric   unsigned Opcode = MI.getOpcode();
8608bcb0991SDimitry Andric   assert(Opcode == TargetOpcode::G_LOAD || Opcode == TargetOpcode::G_SEXTLOAD ||
8618bcb0991SDimitry Andric          Opcode == TargetOpcode::G_ZEXTLOAD || Opcode == TargetOpcode::G_STORE);
8628bcb0991SDimitry Andric #endif
8638bcb0991SDimitry Andric 
8648bcb0991SDimitry Andric   Base = MI.getOperand(1).getReg();
8658bcb0991SDimitry Andric   MachineInstr *BaseDef = MRI.getUniqueVRegDef(Base);
8668bcb0991SDimitry Andric   if (BaseDef && BaseDef->getOpcode() == TargetOpcode::G_FRAME_INDEX)
8678bcb0991SDimitry Andric     return false;
8688bcb0991SDimitry Andric 
8698bcb0991SDimitry Andric   LLVM_DEBUG(dbgs() << "Searching for post-indexing opportunity for: " << MI);
870e8d8bef9SDimitry Andric   // FIXME: The following use traversal needs a bail out for patholigical cases.
8715ffd83dbSDimitry Andric   for (auto &Use : MRI.use_nodbg_instructions(Base)) {
872480093f4SDimitry Andric     if (Use.getOpcode() != TargetOpcode::G_PTR_ADD)
8738bcb0991SDimitry Andric       continue;
8748bcb0991SDimitry Andric 
8758bcb0991SDimitry Andric     Offset = Use.getOperand(2).getReg();
8768bcb0991SDimitry Andric     if (!ForceLegalIndexing &&
8778bcb0991SDimitry Andric         !TLI.isIndexingLegal(MI, Base, Offset, /*IsPre*/ false, MRI)) {
8788bcb0991SDimitry Andric       LLVM_DEBUG(dbgs() << "    Ignoring candidate with illegal addrmode: "
8798bcb0991SDimitry Andric                         << Use);
8808bcb0991SDimitry Andric       continue;
8818bcb0991SDimitry Andric     }
8828bcb0991SDimitry Andric 
8838bcb0991SDimitry Andric     // Make sure the offset calculation is before the potentially indexed op.
8848bcb0991SDimitry Andric     // FIXME: we really care about dependency here. The offset calculation might
8858bcb0991SDimitry Andric     // be movable.
8868bcb0991SDimitry Andric     MachineInstr *OffsetDef = MRI.getUniqueVRegDef(Offset);
8878bcb0991SDimitry Andric     if (!OffsetDef || !dominates(*OffsetDef, MI)) {
8888bcb0991SDimitry Andric       LLVM_DEBUG(dbgs() << "    Ignoring candidate with offset after mem-op: "
8898bcb0991SDimitry Andric                         << Use);
8908bcb0991SDimitry Andric       continue;
8918bcb0991SDimitry Andric     }
8928bcb0991SDimitry Andric 
8938bcb0991SDimitry Andric     // FIXME: check whether all uses of Base are load/store with foldable
8948bcb0991SDimitry Andric     // addressing modes. If so, using the normal addr-modes is better than
8958bcb0991SDimitry Andric     // forming an indexed one.
8968bcb0991SDimitry Andric 
8978bcb0991SDimitry Andric     bool MemOpDominatesAddrUses = true;
8985ffd83dbSDimitry Andric     for (auto &PtrAddUse :
8995ffd83dbSDimitry Andric          MRI.use_nodbg_instructions(Use.getOperand(0).getReg())) {
900480093f4SDimitry Andric       if (!dominates(MI, PtrAddUse)) {
9018bcb0991SDimitry Andric         MemOpDominatesAddrUses = false;
9028bcb0991SDimitry Andric         break;
9038bcb0991SDimitry Andric       }
9048bcb0991SDimitry Andric     }
9058bcb0991SDimitry Andric 
9068bcb0991SDimitry Andric     if (!MemOpDominatesAddrUses) {
9078bcb0991SDimitry Andric       LLVM_DEBUG(
9088bcb0991SDimitry Andric           dbgs() << "    Ignoring candidate as memop does not dominate uses: "
9098bcb0991SDimitry Andric                  << Use);
9108bcb0991SDimitry Andric       continue;
9118bcb0991SDimitry Andric     }
9128bcb0991SDimitry Andric 
9138bcb0991SDimitry Andric     LLVM_DEBUG(dbgs() << "    Found match: " << Use);
9148bcb0991SDimitry Andric     Addr = Use.getOperand(0).getReg();
9158bcb0991SDimitry Andric     return true;
9168bcb0991SDimitry Andric   }
9178bcb0991SDimitry Andric 
9188bcb0991SDimitry Andric   return false;
9198bcb0991SDimitry Andric }
9208bcb0991SDimitry Andric 
9218bcb0991SDimitry Andric bool CombinerHelper::findPreIndexCandidate(MachineInstr &MI, Register &Addr,
9228bcb0991SDimitry Andric                                            Register &Base, Register &Offset) {
9238bcb0991SDimitry Andric   auto &MF = *MI.getParent()->getParent();
9248bcb0991SDimitry Andric   const auto &TLI = *MF.getSubtarget().getTargetLowering();
9258bcb0991SDimitry Andric 
9268bcb0991SDimitry Andric #ifndef NDEBUG
9278bcb0991SDimitry Andric   unsigned Opcode = MI.getOpcode();
9288bcb0991SDimitry Andric   assert(Opcode == TargetOpcode::G_LOAD || Opcode == TargetOpcode::G_SEXTLOAD ||
9298bcb0991SDimitry Andric          Opcode == TargetOpcode::G_ZEXTLOAD || Opcode == TargetOpcode::G_STORE);
9308bcb0991SDimitry Andric #endif
9318bcb0991SDimitry Andric 
9328bcb0991SDimitry Andric   Addr = MI.getOperand(1).getReg();
933480093f4SDimitry Andric   MachineInstr *AddrDef = getOpcodeDef(TargetOpcode::G_PTR_ADD, Addr, MRI);
9345ffd83dbSDimitry Andric   if (!AddrDef || MRI.hasOneNonDBGUse(Addr))
9358bcb0991SDimitry Andric     return false;
9368bcb0991SDimitry Andric 
9378bcb0991SDimitry Andric   Base = AddrDef->getOperand(1).getReg();
9388bcb0991SDimitry Andric   Offset = AddrDef->getOperand(2).getReg();
9398bcb0991SDimitry Andric 
9408bcb0991SDimitry Andric   LLVM_DEBUG(dbgs() << "Found potential pre-indexed load_store: " << MI);
9418bcb0991SDimitry Andric 
9428bcb0991SDimitry Andric   if (!ForceLegalIndexing &&
9438bcb0991SDimitry Andric       !TLI.isIndexingLegal(MI, Base, Offset, /*IsPre*/ true, MRI)) {
9448bcb0991SDimitry Andric     LLVM_DEBUG(dbgs() << "    Skipping, not legal for target");
9458bcb0991SDimitry Andric     return false;
9468bcb0991SDimitry Andric   }
9478bcb0991SDimitry Andric 
9488bcb0991SDimitry Andric   MachineInstr *BaseDef = getDefIgnoringCopies(Base, MRI);
9498bcb0991SDimitry Andric   if (BaseDef->getOpcode() == TargetOpcode::G_FRAME_INDEX) {
9508bcb0991SDimitry Andric     LLVM_DEBUG(dbgs() << "    Skipping, frame index would need copy anyway.");
9518bcb0991SDimitry Andric     return false;
9528bcb0991SDimitry Andric   }
9538bcb0991SDimitry Andric 
9548bcb0991SDimitry Andric   if (MI.getOpcode() == TargetOpcode::G_STORE) {
9558bcb0991SDimitry Andric     // Would require a copy.
9568bcb0991SDimitry Andric     if (Base == MI.getOperand(0).getReg()) {
9578bcb0991SDimitry Andric       LLVM_DEBUG(dbgs() << "    Skipping, storing base so need copy anyway.");
9588bcb0991SDimitry Andric       return false;
9598bcb0991SDimitry Andric     }
9608bcb0991SDimitry Andric 
9618bcb0991SDimitry Andric     // We're expecting one use of Addr in MI, but it could also be the
9628bcb0991SDimitry Andric     // value stored, which isn't actually dominated by the instruction.
9638bcb0991SDimitry Andric     if (MI.getOperand(0).getReg() == Addr) {
9648bcb0991SDimitry Andric       LLVM_DEBUG(dbgs() << "    Skipping, does not dominate all addr uses");
9658bcb0991SDimitry Andric       return false;
9668bcb0991SDimitry Andric     }
9678bcb0991SDimitry Andric   }
9688bcb0991SDimitry Andric 
969480093f4SDimitry Andric   // FIXME: check whether all uses of the base pointer are constant PtrAdds.
970480093f4SDimitry Andric   // That might allow us to end base's liveness here by adjusting the constant.
9718bcb0991SDimitry Andric 
9725ffd83dbSDimitry Andric   for (auto &UseMI : MRI.use_nodbg_instructions(Addr)) {
9738bcb0991SDimitry Andric     if (!dominates(MI, UseMI)) {
9748bcb0991SDimitry Andric       LLVM_DEBUG(dbgs() << "    Skipping, does not dominate all addr uses.");
9758bcb0991SDimitry Andric       return false;
9768bcb0991SDimitry Andric     }
9778bcb0991SDimitry Andric   }
9788bcb0991SDimitry Andric 
9798bcb0991SDimitry Andric   return true;
9808bcb0991SDimitry Andric }
9818bcb0991SDimitry Andric 
9828bcb0991SDimitry Andric bool CombinerHelper::tryCombineIndexedLoadStore(MachineInstr &MI) {
983480093f4SDimitry Andric   IndexedLoadStoreMatchInfo MatchInfo;
984480093f4SDimitry Andric   if (matchCombineIndexedLoadStore(MI, MatchInfo)) {
985480093f4SDimitry Andric     applyCombineIndexedLoadStore(MI, MatchInfo);
986480093f4SDimitry Andric     return true;
987480093f4SDimitry Andric   }
988480093f4SDimitry Andric   return false;
989480093f4SDimitry Andric }
990480093f4SDimitry Andric 
991480093f4SDimitry Andric bool CombinerHelper::matchCombineIndexedLoadStore(MachineInstr &MI, IndexedLoadStoreMatchInfo &MatchInfo) {
9928bcb0991SDimitry Andric   unsigned Opcode = MI.getOpcode();
9938bcb0991SDimitry Andric   if (Opcode != TargetOpcode::G_LOAD && Opcode != TargetOpcode::G_SEXTLOAD &&
9948bcb0991SDimitry Andric       Opcode != TargetOpcode::G_ZEXTLOAD && Opcode != TargetOpcode::G_STORE)
9958bcb0991SDimitry Andric     return false;
9968bcb0991SDimitry Andric 
997e8d8bef9SDimitry Andric   // For now, no targets actually support these opcodes so don't waste time
998e8d8bef9SDimitry Andric   // running these unless we're forced to for testing.
999e8d8bef9SDimitry Andric   if (!ForceLegalIndexing)
1000e8d8bef9SDimitry Andric     return false;
1001e8d8bef9SDimitry Andric 
1002480093f4SDimitry Andric   MatchInfo.IsPre = findPreIndexCandidate(MI, MatchInfo.Addr, MatchInfo.Base,
1003480093f4SDimitry Andric                                           MatchInfo.Offset);
1004480093f4SDimitry Andric   if (!MatchInfo.IsPre &&
1005480093f4SDimitry Andric       !findPostIndexCandidate(MI, MatchInfo.Addr, MatchInfo.Base,
1006480093f4SDimitry Andric                               MatchInfo.Offset))
10078bcb0991SDimitry Andric     return false;
10088bcb0991SDimitry Andric 
1009480093f4SDimitry Andric   return true;
1010480093f4SDimitry Andric }
10118bcb0991SDimitry Andric 
1012480093f4SDimitry Andric void CombinerHelper::applyCombineIndexedLoadStore(
1013480093f4SDimitry Andric     MachineInstr &MI, IndexedLoadStoreMatchInfo &MatchInfo) {
1014480093f4SDimitry Andric   MachineInstr &AddrDef = *MRI.getUniqueVRegDef(MatchInfo.Addr);
1015480093f4SDimitry Andric   MachineIRBuilder MIRBuilder(MI);
1016480093f4SDimitry Andric   unsigned Opcode = MI.getOpcode();
1017480093f4SDimitry Andric   bool IsStore = Opcode == TargetOpcode::G_STORE;
10188bcb0991SDimitry Andric   unsigned NewOpcode;
10198bcb0991SDimitry Andric   switch (Opcode) {
10208bcb0991SDimitry Andric   case TargetOpcode::G_LOAD:
10218bcb0991SDimitry Andric     NewOpcode = TargetOpcode::G_INDEXED_LOAD;
10228bcb0991SDimitry Andric     break;
10238bcb0991SDimitry Andric   case TargetOpcode::G_SEXTLOAD:
10248bcb0991SDimitry Andric     NewOpcode = TargetOpcode::G_INDEXED_SEXTLOAD;
10258bcb0991SDimitry Andric     break;
10268bcb0991SDimitry Andric   case TargetOpcode::G_ZEXTLOAD:
10278bcb0991SDimitry Andric     NewOpcode = TargetOpcode::G_INDEXED_ZEXTLOAD;
10288bcb0991SDimitry Andric     break;
10298bcb0991SDimitry Andric   case TargetOpcode::G_STORE:
10308bcb0991SDimitry Andric     NewOpcode = TargetOpcode::G_INDEXED_STORE;
10318bcb0991SDimitry Andric     break;
10328bcb0991SDimitry Andric   default:
10338bcb0991SDimitry Andric     llvm_unreachable("Unknown load/store opcode");
10348bcb0991SDimitry Andric   }
10358bcb0991SDimitry Andric 
10368bcb0991SDimitry Andric   auto MIB = MIRBuilder.buildInstr(NewOpcode);
10378bcb0991SDimitry Andric   if (IsStore) {
1038480093f4SDimitry Andric     MIB.addDef(MatchInfo.Addr);
10398bcb0991SDimitry Andric     MIB.addUse(MI.getOperand(0).getReg());
10408bcb0991SDimitry Andric   } else {
10418bcb0991SDimitry Andric     MIB.addDef(MI.getOperand(0).getReg());
1042480093f4SDimitry Andric     MIB.addDef(MatchInfo.Addr);
10438bcb0991SDimitry Andric   }
10448bcb0991SDimitry Andric 
1045480093f4SDimitry Andric   MIB.addUse(MatchInfo.Base);
1046480093f4SDimitry Andric   MIB.addUse(MatchInfo.Offset);
1047480093f4SDimitry Andric   MIB.addImm(MatchInfo.IsPre);
10488bcb0991SDimitry Andric   MI.eraseFromParent();
10498bcb0991SDimitry Andric   AddrDef.eraseFromParent();
10508bcb0991SDimitry Andric 
10518bcb0991SDimitry Andric   LLVM_DEBUG(dbgs() << "    Combinined to indexed operation");
10528bcb0991SDimitry Andric }
10538bcb0991SDimitry Andric 
1054fe6060f1SDimitry Andric bool CombinerHelper::matchCombineDivRem(MachineInstr &MI,
1055fe6060f1SDimitry Andric                                         MachineInstr *&OtherMI) {
1056fe6060f1SDimitry Andric   unsigned Opcode = MI.getOpcode();
1057fe6060f1SDimitry Andric   bool IsDiv, IsSigned;
1058fe6060f1SDimitry Andric 
1059fe6060f1SDimitry Andric   switch (Opcode) {
1060fe6060f1SDimitry Andric   default:
1061fe6060f1SDimitry Andric     llvm_unreachable("Unexpected opcode!");
1062fe6060f1SDimitry Andric   case TargetOpcode::G_SDIV:
1063fe6060f1SDimitry Andric   case TargetOpcode::G_UDIV: {
1064fe6060f1SDimitry Andric     IsDiv = true;
1065fe6060f1SDimitry Andric     IsSigned = Opcode == TargetOpcode::G_SDIV;
1066fe6060f1SDimitry Andric     break;
1067fe6060f1SDimitry Andric   }
1068fe6060f1SDimitry Andric   case TargetOpcode::G_SREM:
1069fe6060f1SDimitry Andric   case TargetOpcode::G_UREM: {
1070fe6060f1SDimitry Andric     IsDiv = false;
1071fe6060f1SDimitry Andric     IsSigned = Opcode == TargetOpcode::G_SREM;
1072fe6060f1SDimitry Andric     break;
1073fe6060f1SDimitry Andric   }
1074fe6060f1SDimitry Andric   }
1075fe6060f1SDimitry Andric 
1076fe6060f1SDimitry Andric   Register Src1 = MI.getOperand(1).getReg();
1077fe6060f1SDimitry Andric   unsigned DivOpcode, RemOpcode, DivremOpcode;
1078fe6060f1SDimitry Andric   if (IsSigned) {
1079fe6060f1SDimitry Andric     DivOpcode = TargetOpcode::G_SDIV;
1080fe6060f1SDimitry Andric     RemOpcode = TargetOpcode::G_SREM;
1081fe6060f1SDimitry Andric     DivremOpcode = TargetOpcode::G_SDIVREM;
1082fe6060f1SDimitry Andric   } else {
1083fe6060f1SDimitry Andric     DivOpcode = TargetOpcode::G_UDIV;
1084fe6060f1SDimitry Andric     RemOpcode = TargetOpcode::G_UREM;
1085fe6060f1SDimitry Andric     DivremOpcode = TargetOpcode::G_UDIVREM;
1086fe6060f1SDimitry Andric   }
1087fe6060f1SDimitry Andric 
1088fe6060f1SDimitry Andric   if (!isLegalOrBeforeLegalizer({DivremOpcode, {MRI.getType(Src1)}}))
10898bcb0991SDimitry Andric     return false;
10908bcb0991SDimitry Andric 
1091fe6060f1SDimitry Andric   // Combine:
1092fe6060f1SDimitry Andric   //   %div:_ = G_[SU]DIV %src1:_, %src2:_
1093fe6060f1SDimitry Andric   //   %rem:_ = G_[SU]REM %src1:_, %src2:_
1094fe6060f1SDimitry Andric   // into:
1095fe6060f1SDimitry Andric   //  %div:_, %rem:_ = G_[SU]DIVREM %src1:_, %src2:_
1096fe6060f1SDimitry Andric 
1097fe6060f1SDimitry Andric   // Combine:
1098fe6060f1SDimitry Andric   //   %rem:_ = G_[SU]REM %src1:_, %src2:_
1099fe6060f1SDimitry Andric   //   %div:_ = G_[SU]DIV %src1:_, %src2:_
1100fe6060f1SDimitry Andric   // into:
1101fe6060f1SDimitry Andric   //  %div:_, %rem:_ = G_[SU]DIVREM %src1:_, %src2:_
1102fe6060f1SDimitry Andric 
1103fe6060f1SDimitry Andric   for (auto &UseMI : MRI.use_nodbg_instructions(Src1)) {
1104fe6060f1SDimitry Andric     if (MI.getParent() == UseMI.getParent() &&
1105fe6060f1SDimitry Andric         ((IsDiv && UseMI.getOpcode() == RemOpcode) ||
1106fe6060f1SDimitry Andric          (!IsDiv && UseMI.getOpcode() == DivOpcode)) &&
1107fe6060f1SDimitry Andric         matchEqualDefs(MI.getOperand(2), UseMI.getOperand(2))) {
1108fe6060f1SDimitry Andric       OtherMI = &UseMI;
1109fe6060f1SDimitry Andric       return true;
1110fe6060f1SDimitry Andric     }
1111fe6060f1SDimitry Andric   }
1112fe6060f1SDimitry Andric 
1113fe6060f1SDimitry Andric   return false;
1114fe6060f1SDimitry Andric }
1115fe6060f1SDimitry Andric 
1116fe6060f1SDimitry Andric void CombinerHelper::applyCombineDivRem(MachineInstr &MI,
1117fe6060f1SDimitry Andric                                         MachineInstr *&OtherMI) {
1118fe6060f1SDimitry Andric   unsigned Opcode = MI.getOpcode();
1119fe6060f1SDimitry Andric   assert(OtherMI && "OtherMI shouldn't be empty.");
1120fe6060f1SDimitry Andric 
1121fe6060f1SDimitry Andric   Register DestDivReg, DestRemReg;
1122fe6060f1SDimitry Andric   if (Opcode == TargetOpcode::G_SDIV || Opcode == TargetOpcode::G_UDIV) {
1123fe6060f1SDimitry Andric     DestDivReg = MI.getOperand(0).getReg();
1124fe6060f1SDimitry Andric     DestRemReg = OtherMI->getOperand(0).getReg();
1125fe6060f1SDimitry Andric   } else {
1126fe6060f1SDimitry Andric     DestDivReg = OtherMI->getOperand(0).getReg();
1127fe6060f1SDimitry Andric     DestRemReg = MI.getOperand(0).getReg();
1128fe6060f1SDimitry Andric   }
1129fe6060f1SDimitry Andric 
1130fe6060f1SDimitry Andric   bool IsSigned =
1131fe6060f1SDimitry Andric       Opcode == TargetOpcode::G_SDIV || Opcode == TargetOpcode::G_SREM;
1132fe6060f1SDimitry Andric 
1133fe6060f1SDimitry Andric   // Check which instruction is first in the block so we don't break def-use
1134fe6060f1SDimitry Andric   // deps by "moving" the instruction incorrectly.
1135fe6060f1SDimitry Andric   if (dominates(MI, *OtherMI))
1136fe6060f1SDimitry Andric     Builder.setInstrAndDebugLoc(MI);
1137fe6060f1SDimitry Andric   else
1138fe6060f1SDimitry Andric     Builder.setInstrAndDebugLoc(*OtherMI);
1139fe6060f1SDimitry Andric 
1140fe6060f1SDimitry Andric   Builder.buildInstr(IsSigned ? TargetOpcode::G_SDIVREM
1141fe6060f1SDimitry Andric                               : TargetOpcode::G_UDIVREM,
1142fe6060f1SDimitry Andric                      {DestDivReg, DestRemReg},
1143fe6060f1SDimitry Andric                      {MI.getOperand(1).getReg(), MI.getOperand(2).getReg()});
1144fe6060f1SDimitry Andric   MI.eraseFromParent();
1145fe6060f1SDimitry Andric   OtherMI->eraseFromParent();
1146fe6060f1SDimitry Andric }
1147fe6060f1SDimitry Andric 
1148fe6060f1SDimitry Andric bool CombinerHelper::matchOptBrCondByInvertingCond(MachineInstr &MI,
1149fe6060f1SDimitry Andric                                                    MachineInstr *&BrCond) {
1150fe6060f1SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_BR);
1151fe6060f1SDimitry Andric 
11520b57cec5SDimitry Andric   // Try to match the following:
11530b57cec5SDimitry Andric   // bb1:
11540b57cec5SDimitry Andric   //   G_BRCOND %c1, %bb2
11550b57cec5SDimitry Andric   //   G_BR %bb3
11560b57cec5SDimitry Andric   // bb2:
11570b57cec5SDimitry Andric   // ...
11580b57cec5SDimitry Andric   // bb3:
11590b57cec5SDimitry Andric 
11600b57cec5SDimitry Andric   // The above pattern does not have a fall through to the successor bb2, always
11610b57cec5SDimitry Andric   // resulting in a branch no matter which path is taken. Here we try to find
11620b57cec5SDimitry Andric   // and replace that pattern with conditional branch to bb3 and otherwise
1163e8d8bef9SDimitry Andric   // fallthrough to bb2. This is generally better for branch predictors.
11640b57cec5SDimitry Andric 
11650b57cec5SDimitry Andric   MachineBasicBlock *MBB = MI.getParent();
11660b57cec5SDimitry Andric   MachineBasicBlock::iterator BrIt(MI);
11670b57cec5SDimitry Andric   if (BrIt == MBB->begin())
11680b57cec5SDimitry Andric     return false;
11690b57cec5SDimitry Andric   assert(std::next(BrIt) == MBB->end() && "expected G_BR to be a terminator");
11700b57cec5SDimitry Andric 
1171fe6060f1SDimitry Andric   BrCond = &*std::prev(BrIt);
11720b57cec5SDimitry Andric   if (BrCond->getOpcode() != TargetOpcode::G_BRCOND)
11730b57cec5SDimitry Andric     return false;
11740b57cec5SDimitry Andric 
1175d409305fSDimitry Andric   // Check that the next block is the conditional branch target. Also make sure
1176d409305fSDimitry Andric   // that it isn't the same as the G_BR's target (otherwise, this will loop.)
1177d409305fSDimitry Andric   MachineBasicBlock *BrCondTarget = BrCond->getOperand(1).getMBB();
1178d409305fSDimitry Andric   return BrCondTarget != MI.getOperand(0).getMBB() &&
1179d409305fSDimitry Andric          MBB->isLayoutSuccessor(BrCondTarget);
11800b57cec5SDimitry Andric }
11810b57cec5SDimitry Andric 
1182fe6060f1SDimitry Andric void CombinerHelper::applyOptBrCondByInvertingCond(MachineInstr &MI,
1183fe6060f1SDimitry Andric                                                    MachineInstr *&BrCond) {
11840b57cec5SDimitry Andric   MachineBasicBlock *BrTarget = MI.getOperand(0).getMBB();
1185e8d8bef9SDimitry Andric   Builder.setInstrAndDebugLoc(*BrCond);
1186e8d8bef9SDimitry Andric   LLT Ty = MRI.getType(BrCond->getOperand(0).getReg());
1187e8d8bef9SDimitry Andric   // FIXME: Does int/fp matter for this? If so, we might need to restrict
1188e8d8bef9SDimitry Andric   // this to i1 only since we might not know for sure what kind of
1189e8d8bef9SDimitry Andric   // compare generated the condition value.
1190e8d8bef9SDimitry Andric   auto True = Builder.buildConstant(
1191e8d8bef9SDimitry Andric       Ty, getICmpTrueVal(getTargetLowering(), false, false));
1192e8d8bef9SDimitry Andric   auto Xor = Builder.buildXor(Ty, BrCond->getOperand(0), True);
11930b57cec5SDimitry Andric 
1194e8d8bef9SDimitry Andric   auto *FallthroughBB = BrCond->getOperand(1).getMBB();
1195e8d8bef9SDimitry Andric   Observer.changingInstr(MI);
1196e8d8bef9SDimitry Andric   MI.getOperand(0).setMBB(FallthroughBB);
1197e8d8bef9SDimitry Andric   Observer.changedInstr(MI);
11980b57cec5SDimitry Andric 
1199e8d8bef9SDimitry Andric   // Change the conditional branch to use the inverted condition and
1200e8d8bef9SDimitry Andric   // new target block.
12010b57cec5SDimitry Andric   Observer.changingInstr(*BrCond);
1202e8d8bef9SDimitry Andric   BrCond->getOperand(0).setReg(Xor.getReg(0));
12030b57cec5SDimitry Andric   BrCond->getOperand(1).setMBB(BrTarget);
12040b57cec5SDimitry Andric   Observer.changedInstr(*BrCond);
12058bcb0991SDimitry Andric }
12068bcb0991SDimitry Andric 
12078bcb0991SDimitry Andric static Type *getTypeForLLT(LLT Ty, LLVMContext &C) {
12088bcb0991SDimitry Andric   if (Ty.isVector())
12095ffd83dbSDimitry Andric     return FixedVectorType::get(IntegerType::get(C, Ty.getScalarSizeInBits()),
12108bcb0991SDimitry Andric                                 Ty.getNumElements());
12118bcb0991SDimitry Andric   return IntegerType::get(C, Ty.getSizeInBits());
12128bcb0991SDimitry Andric }
12138bcb0991SDimitry Andric 
1214fe6060f1SDimitry Andric bool CombinerHelper::tryEmitMemcpyInline(MachineInstr &MI) {
1215349cc55cSDimitry Andric   MachineIRBuilder HelperBuilder(MI);
1216349cc55cSDimitry Andric   GISelObserverWrapper DummyObserver;
1217349cc55cSDimitry Andric   LegalizerHelper Helper(HelperBuilder.getMF(), DummyObserver, HelperBuilder);
1218349cc55cSDimitry Andric   return Helper.lowerMemcpyInline(MI) ==
1219349cc55cSDimitry Andric          LegalizerHelper::LegalizeResult::Legalized;
12208bcb0991SDimitry Andric }
12218bcb0991SDimitry Andric 
12228bcb0991SDimitry Andric bool CombinerHelper::tryCombineMemCpyFamily(MachineInstr &MI, unsigned MaxLen) {
1223349cc55cSDimitry Andric   MachineIRBuilder HelperBuilder(MI);
1224349cc55cSDimitry Andric   GISelObserverWrapper DummyObserver;
1225349cc55cSDimitry Andric   LegalizerHelper Helper(HelperBuilder.getMF(), DummyObserver, HelperBuilder);
1226349cc55cSDimitry Andric   return Helper.lowerMemCpyFamily(MI, MaxLen) ==
1227349cc55cSDimitry Andric          LegalizerHelper::LegalizeResult::Legalized;
12288bcb0991SDimitry Andric }
12298bcb0991SDimitry Andric 
1230e8d8bef9SDimitry Andric static Optional<APFloat> constantFoldFpUnary(unsigned Opcode, LLT DstTy,
1231e8d8bef9SDimitry Andric                                              const Register Op,
1232e8d8bef9SDimitry Andric                                              const MachineRegisterInfo &MRI) {
1233e8d8bef9SDimitry Andric   const ConstantFP *MaybeCst = getConstantFPVRegVal(Op, MRI);
1234e8d8bef9SDimitry Andric   if (!MaybeCst)
1235e8d8bef9SDimitry Andric     return None;
1236e8d8bef9SDimitry Andric 
1237e8d8bef9SDimitry Andric   APFloat V = MaybeCst->getValueAPF();
1238e8d8bef9SDimitry Andric   switch (Opcode) {
1239e8d8bef9SDimitry Andric   default:
1240e8d8bef9SDimitry Andric     llvm_unreachable("Unexpected opcode!");
1241e8d8bef9SDimitry Andric   case TargetOpcode::G_FNEG: {
1242e8d8bef9SDimitry Andric     V.changeSign();
1243e8d8bef9SDimitry Andric     return V;
1244e8d8bef9SDimitry Andric   }
1245e8d8bef9SDimitry Andric   case TargetOpcode::G_FABS: {
1246e8d8bef9SDimitry Andric     V.clearSign();
1247e8d8bef9SDimitry Andric     return V;
1248e8d8bef9SDimitry Andric   }
1249e8d8bef9SDimitry Andric   case TargetOpcode::G_FPTRUNC:
1250e8d8bef9SDimitry Andric     break;
1251e8d8bef9SDimitry Andric   case TargetOpcode::G_FSQRT: {
1252e8d8bef9SDimitry Andric     bool Unused;
1253e8d8bef9SDimitry Andric     V.convert(APFloat::IEEEdouble(), APFloat::rmNearestTiesToEven, &Unused);
1254e8d8bef9SDimitry Andric     V = APFloat(sqrt(V.convertToDouble()));
1255e8d8bef9SDimitry Andric     break;
1256e8d8bef9SDimitry Andric   }
1257e8d8bef9SDimitry Andric   case TargetOpcode::G_FLOG2: {
1258e8d8bef9SDimitry Andric     bool Unused;
1259e8d8bef9SDimitry Andric     V.convert(APFloat::IEEEdouble(), APFloat::rmNearestTiesToEven, &Unused);
1260e8d8bef9SDimitry Andric     V = APFloat(log2(V.convertToDouble()));
1261e8d8bef9SDimitry Andric     break;
1262e8d8bef9SDimitry Andric   }
1263e8d8bef9SDimitry Andric   }
1264e8d8bef9SDimitry Andric   // Convert `APFloat` to appropriate IEEE type depending on `DstTy`. Otherwise,
1265e8d8bef9SDimitry Andric   // `buildFConstant` will assert on size mismatch. Only `G_FPTRUNC`, `G_FSQRT`,
1266e8d8bef9SDimitry Andric   // and `G_FLOG2` reach here.
1267e8d8bef9SDimitry Andric   bool Unused;
1268e8d8bef9SDimitry Andric   V.convert(getFltSemanticForLLT(DstTy), APFloat::rmNearestTiesToEven, &Unused);
1269e8d8bef9SDimitry Andric   return V;
1270e8d8bef9SDimitry Andric }
1271e8d8bef9SDimitry Andric 
1272e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineConstantFoldFpUnary(MachineInstr &MI,
1273e8d8bef9SDimitry Andric                                                      Optional<APFloat> &Cst) {
1274e8d8bef9SDimitry Andric   Register DstReg = MI.getOperand(0).getReg();
1275e8d8bef9SDimitry Andric   Register SrcReg = MI.getOperand(1).getReg();
1276e8d8bef9SDimitry Andric   LLT DstTy = MRI.getType(DstReg);
1277e8d8bef9SDimitry Andric   Cst = constantFoldFpUnary(MI.getOpcode(), DstTy, SrcReg, MRI);
1278e8d8bef9SDimitry Andric   return Cst.hasValue();
1279e8d8bef9SDimitry Andric }
1280e8d8bef9SDimitry Andric 
1281fe6060f1SDimitry Andric void CombinerHelper::applyCombineConstantFoldFpUnary(MachineInstr &MI,
1282e8d8bef9SDimitry Andric                                                      Optional<APFloat> &Cst) {
1283e8d8bef9SDimitry Andric   assert(Cst.hasValue() && "Optional is unexpectedly empty!");
1284e8d8bef9SDimitry Andric   Builder.setInstrAndDebugLoc(MI);
1285e8d8bef9SDimitry Andric   MachineFunction &MF = Builder.getMF();
1286e8d8bef9SDimitry Andric   auto *FPVal = ConstantFP::get(MF.getFunction().getContext(), *Cst);
1287e8d8bef9SDimitry Andric   Register DstReg = MI.getOperand(0).getReg();
1288e8d8bef9SDimitry Andric   Builder.buildFConstant(DstReg, *FPVal);
1289e8d8bef9SDimitry Andric   MI.eraseFromParent();
1290e8d8bef9SDimitry Andric }
1291e8d8bef9SDimitry Andric 
1292480093f4SDimitry Andric bool CombinerHelper::matchPtrAddImmedChain(MachineInstr &MI,
1293480093f4SDimitry Andric                                            PtrAddChain &MatchInfo) {
1294480093f4SDimitry Andric   // We're trying to match the following pattern:
1295480093f4SDimitry Andric   //   %t1 = G_PTR_ADD %base, G_CONSTANT imm1
1296480093f4SDimitry Andric   //   %root = G_PTR_ADD %t1, G_CONSTANT imm2
1297480093f4SDimitry Andric   // -->
1298480093f4SDimitry Andric   //   %root = G_PTR_ADD %base, G_CONSTANT (imm1 + imm2)
1299480093f4SDimitry Andric 
1300480093f4SDimitry Andric   if (MI.getOpcode() != TargetOpcode::G_PTR_ADD)
1301480093f4SDimitry Andric     return false;
1302480093f4SDimitry Andric 
1303480093f4SDimitry Andric   Register Add2 = MI.getOperand(1).getReg();
1304480093f4SDimitry Andric   Register Imm1 = MI.getOperand(2).getReg();
1305349cc55cSDimitry Andric   auto MaybeImmVal = getIConstantVRegValWithLookThrough(Imm1, MRI);
1306480093f4SDimitry Andric   if (!MaybeImmVal)
1307480093f4SDimitry Andric     return false;
1308480093f4SDimitry Andric 
1309349cc55cSDimitry Andric   MachineInstr *Add2Def = MRI.getVRegDef(Add2);
1310480093f4SDimitry Andric   if (!Add2Def || Add2Def->getOpcode() != TargetOpcode::G_PTR_ADD)
1311480093f4SDimitry Andric     return false;
1312480093f4SDimitry Andric 
1313480093f4SDimitry Andric   Register Base = Add2Def->getOperand(1).getReg();
1314480093f4SDimitry Andric   Register Imm2 = Add2Def->getOperand(2).getReg();
1315349cc55cSDimitry Andric   auto MaybeImm2Val = getIConstantVRegValWithLookThrough(Imm2, MRI);
1316480093f4SDimitry Andric   if (!MaybeImm2Val)
1317480093f4SDimitry Andric     return false;
1318480093f4SDimitry Andric 
1319349cc55cSDimitry Andric   // Check if the new combined immediate forms an illegal addressing mode.
1320349cc55cSDimitry Andric   // Do not combine if it was legal before but would get illegal.
1321349cc55cSDimitry Andric   // To do so, we need to find a load/store user of the pointer to get
1322349cc55cSDimitry Andric   // the access type.
1323349cc55cSDimitry Andric   Type *AccessTy = nullptr;
1324349cc55cSDimitry Andric   auto &MF = *MI.getMF();
1325349cc55cSDimitry Andric   for (auto &UseMI : MRI.use_nodbg_instructions(MI.getOperand(0).getReg())) {
1326349cc55cSDimitry Andric     if (auto *LdSt = dyn_cast<GLoadStore>(&UseMI)) {
1327349cc55cSDimitry Andric       AccessTy = getTypeForLLT(MRI.getType(LdSt->getReg(0)),
1328349cc55cSDimitry Andric                                MF.getFunction().getContext());
1329349cc55cSDimitry Andric       break;
1330349cc55cSDimitry Andric     }
1331349cc55cSDimitry Andric   }
1332349cc55cSDimitry Andric   TargetLoweringBase::AddrMode AMNew;
1333349cc55cSDimitry Andric   APInt CombinedImm = MaybeImmVal->Value + MaybeImm2Val->Value;
1334349cc55cSDimitry Andric   AMNew.BaseOffs = CombinedImm.getSExtValue();
1335349cc55cSDimitry Andric   if (AccessTy) {
1336349cc55cSDimitry Andric     AMNew.HasBaseReg = true;
1337349cc55cSDimitry Andric     TargetLoweringBase::AddrMode AMOld;
1338349cc55cSDimitry Andric     AMOld.BaseOffs = MaybeImm2Val->Value.getSExtValue();
1339349cc55cSDimitry Andric     AMOld.HasBaseReg = true;
1340349cc55cSDimitry Andric     unsigned AS = MRI.getType(Add2).getAddressSpace();
1341349cc55cSDimitry Andric     const auto &TLI = *MF.getSubtarget().getTargetLowering();
1342349cc55cSDimitry Andric     if (TLI.isLegalAddressingMode(MF.getDataLayout(), AMOld, AccessTy, AS) &&
1343349cc55cSDimitry Andric         !TLI.isLegalAddressingMode(MF.getDataLayout(), AMNew, AccessTy, AS))
1344349cc55cSDimitry Andric       return false;
1345349cc55cSDimitry Andric   }
1346349cc55cSDimitry Andric 
1347480093f4SDimitry Andric   // Pass the combined immediate to the apply function.
1348349cc55cSDimitry Andric   MatchInfo.Imm = AMNew.BaseOffs;
1349480093f4SDimitry Andric   MatchInfo.Base = Base;
1350349cc55cSDimitry Andric   MatchInfo.Bank = getRegBank(Imm2);
1351480093f4SDimitry Andric   return true;
1352480093f4SDimitry Andric }
1353480093f4SDimitry Andric 
1354fe6060f1SDimitry Andric void CombinerHelper::applyPtrAddImmedChain(MachineInstr &MI,
1355480093f4SDimitry Andric                                            PtrAddChain &MatchInfo) {
1356480093f4SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_PTR_ADD && "Expected G_PTR_ADD");
1357480093f4SDimitry Andric   MachineIRBuilder MIB(MI);
1358480093f4SDimitry Andric   LLT OffsetTy = MRI.getType(MI.getOperand(2).getReg());
1359480093f4SDimitry Andric   auto NewOffset = MIB.buildConstant(OffsetTy, MatchInfo.Imm);
1360349cc55cSDimitry Andric   setRegBank(NewOffset.getReg(0), MatchInfo.Bank);
1361480093f4SDimitry Andric   Observer.changingInstr(MI);
1362480093f4SDimitry Andric   MI.getOperand(1).setReg(MatchInfo.Base);
1363480093f4SDimitry Andric   MI.getOperand(2).setReg(NewOffset.getReg(0));
1364480093f4SDimitry Andric   Observer.changedInstr(MI);
1365480093f4SDimitry Andric }
1366480093f4SDimitry Andric 
1367e8d8bef9SDimitry Andric bool CombinerHelper::matchShiftImmedChain(MachineInstr &MI,
1368e8d8bef9SDimitry Andric                                           RegisterImmPair &MatchInfo) {
1369e8d8bef9SDimitry Andric   // We're trying to match the following pattern with any of
1370e8d8bef9SDimitry Andric   // G_SHL/G_ASHR/G_LSHR/G_SSHLSAT/G_USHLSAT shift instructions:
1371e8d8bef9SDimitry Andric   //   %t1 = SHIFT %base, G_CONSTANT imm1
1372e8d8bef9SDimitry Andric   //   %root = SHIFT %t1, G_CONSTANT imm2
1373e8d8bef9SDimitry Andric   // -->
1374e8d8bef9SDimitry Andric   //   %root = SHIFT %base, G_CONSTANT (imm1 + imm2)
1375e8d8bef9SDimitry Andric 
1376e8d8bef9SDimitry Andric   unsigned Opcode = MI.getOpcode();
1377e8d8bef9SDimitry Andric   assert((Opcode == TargetOpcode::G_SHL || Opcode == TargetOpcode::G_ASHR ||
1378e8d8bef9SDimitry Andric           Opcode == TargetOpcode::G_LSHR || Opcode == TargetOpcode::G_SSHLSAT ||
1379e8d8bef9SDimitry Andric           Opcode == TargetOpcode::G_USHLSAT) &&
1380e8d8bef9SDimitry Andric          "Expected G_SHL, G_ASHR, G_LSHR, G_SSHLSAT or G_USHLSAT");
1381e8d8bef9SDimitry Andric 
1382e8d8bef9SDimitry Andric   Register Shl2 = MI.getOperand(1).getReg();
1383e8d8bef9SDimitry Andric   Register Imm1 = MI.getOperand(2).getReg();
1384349cc55cSDimitry Andric   auto MaybeImmVal = getIConstantVRegValWithLookThrough(Imm1, MRI);
1385e8d8bef9SDimitry Andric   if (!MaybeImmVal)
1386e8d8bef9SDimitry Andric     return false;
1387e8d8bef9SDimitry Andric 
1388e8d8bef9SDimitry Andric   MachineInstr *Shl2Def = MRI.getUniqueVRegDef(Shl2);
1389e8d8bef9SDimitry Andric   if (Shl2Def->getOpcode() != Opcode)
1390e8d8bef9SDimitry Andric     return false;
1391e8d8bef9SDimitry Andric 
1392e8d8bef9SDimitry Andric   Register Base = Shl2Def->getOperand(1).getReg();
1393e8d8bef9SDimitry Andric   Register Imm2 = Shl2Def->getOperand(2).getReg();
1394349cc55cSDimitry Andric   auto MaybeImm2Val = getIConstantVRegValWithLookThrough(Imm2, MRI);
1395e8d8bef9SDimitry Andric   if (!MaybeImm2Val)
1396e8d8bef9SDimitry Andric     return false;
1397e8d8bef9SDimitry Andric 
1398e8d8bef9SDimitry Andric   // Pass the combined immediate to the apply function.
1399e8d8bef9SDimitry Andric   MatchInfo.Imm =
1400e8d8bef9SDimitry Andric       (MaybeImmVal->Value.getSExtValue() + MaybeImm2Val->Value).getSExtValue();
1401e8d8bef9SDimitry Andric   MatchInfo.Reg = Base;
1402e8d8bef9SDimitry Andric 
1403e8d8bef9SDimitry Andric   // There is no simple replacement for a saturating unsigned left shift that
1404e8d8bef9SDimitry Andric   // exceeds the scalar size.
1405e8d8bef9SDimitry Andric   if (Opcode == TargetOpcode::G_USHLSAT &&
1406e8d8bef9SDimitry Andric       MatchInfo.Imm >= MRI.getType(Shl2).getScalarSizeInBits())
1407e8d8bef9SDimitry Andric     return false;
1408e8d8bef9SDimitry Andric 
1409e8d8bef9SDimitry Andric   return true;
1410e8d8bef9SDimitry Andric }
1411e8d8bef9SDimitry Andric 
1412fe6060f1SDimitry Andric void CombinerHelper::applyShiftImmedChain(MachineInstr &MI,
1413e8d8bef9SDimitry Andric                                           RegisterImmPair &MatchInfo) {
1414e8d8bef9SDimitry Andric   unsigned Opcode = MI.getOpcode();
1415e8d8bef9SDimitry Andric   assert((Opcode == TargetOpcode::G_SHL || Opcode == TargetOpcode::G_ASHR ||
1416e8d8bef9SDimitry Andric           Opcode == TargetOpcode::G_LSHR || Opcode == TargetOpcode::G_SSHLSAT ||
1417e8d8bef9SDimitry Andric           Opcode == TargetOpcode::G_USHLSAT) &&
1418e8d8bef9SDimitry Andric          "Expected G_SHL, G_ASHR, G_LSHR, G_SSHLSAT or G_USHLSAT");
1419e8d8bef9SDimitry Andric 
1420e8d8bef9SDimitry Andric   Builder.setInstrAndDebugLoc(MI);
1421e8d8bef9SDimitry Andric   LLT Ty = MRI.getType(MI.getOperand(1).getReg());
1422e8d8bef9SDimitry Andric   unsigned const ScalarSizeInBits = Ty.getScalarSizeInBits();
1423e8d8bef9SDimitry Andric   auto Imm = MatchInfo.Imm;
1424e8d8bef9SDimitry Andric 
1425e8d8bef9SDimitry Andric   if (Imm >= ScalarSizeInBits) {
1426e8d8bef9SDimitry Andric     // Any logical shift that exceeds scalar size will produce zero.
1427e8d8bef9SDimitry Andric     if (Opcode == TargetOpcode::G_SHL || Opcode == TargetOpcode::G_LSHR) {
1428e8d8bef9SDimitry Andric       Builder.buildConstant(MI.getOperand(0), 0);
1429e8d8bef9SDimitry Andric       MI.eraseFromParent();
1430fe6060f1SDimitry Andric       return;
1431e8d8bef9SDimitry Andric     }
1432e8d8bef9SDimitry Andric     // Arithmetic shift and saturating signed left shift have no effect beyond
1433e8d8bef9SDimitry Andric     // scalar size.
1434e8d8bef9SDimitry Andric     Imm = ScalarSizeInBits - 1;
1435e8d8bef9SDimitry Andric   }
1436e8d8bef9SDimitry Andric 
1437e8d8bef9SDimitry Andric   LLT ImmTy = MRI.getType(MI.getOperand(2).getReg());
1438e8d8bef9SDimitry Andric   Register NewImm = Builder.buildConstant(ImmTy, Imm).getReg(0);
1439e8d8bef9SDimitry Andric   Observer.changingInstr(MI);
1440e8d8bef9SDimitry Andric   MI.getOperand(1).setReg(MatchInfo.Reg);
1441e8d8bef9SDimitry Andric   MI.getOperand(2).setReg(NewImm);
1442e8d8bef9SDimitry Andric   Observer.changedInstr(MI);
1443e8d8bef9SDimitry Andric }
1444e8d8bef9SDimitry Andric 
1445e8d8bef9SDimitry Andric bool CombinerHelper::matchShiftOfShiftedLogic(MachineInstr &MI,
1446e8d8bef9SDimitry Andric                                               ShiftOfShiftedLogic &MatchInfo) {
1447e8d8bef9SDimitry Andric   // We're trying to match the following pattern with any of
1448e8d8bef9SDimitry Andric   // G_SHL/G_ASHR/G_LSHR/G_USHLSAT/G_SSHLSAT shift instructions in combination
1449e8d8bef9SDimitry Andric   // with any of G_AND/G_OR/G_XOR logic instructions.
1450e8d8bef9SDimitry Andric   //   %t1 = SHIFT %X, G_CONSTANT C0
1451e8d8bef9SDimitry Andric   //   %t2 = LOGIC %t1, %Y
1452e8d8bef9SDimitry Andric   //   %root = SHIFT %t2, G_CONSTANT C1
1453e8d8bef9SDimitry Andric   // -->
1454e8d8bef9SDimitry Andric   //   %t3 = SHIFT %X, G_CONSTANT (C0+C1)
1455e8d8bef9SDimitry Andric   //   %t4 = SHIFT %Y, G_CONSTANT C1
1456e8d8bef9SDimitry Andric   //   %root = LOGIC %t3, %t4
1457e8d8bef9SDimitry Andric   unsigned ShiftOpcode = MI.getOpcode();
1458e8d8bef9SDimitry Andric   assert((ShiftOpcode == TargetOpcode::G_SHL ||
1459e8d8bef9SDimitry Andric           ShiftOpcode == TargetOpcode::G_ASHR ||
1460e8d8bef9SDimitry Andric           ShiftOpcode == TargetOpcode::G_LSHR ||
1461e8d8bef9SDimitry Andric           ShiftOpcode == TargetOpcode::G_USHLSAT ||
1462e8d8bef9SDimitry Andric           ShiftOpcode == TargetOpcode::G_SSHLSAT) &&
1463e8d8bef9SDimitry Andric          "Expected G_SHL, G_ASHR, G_LSHR, G_USHLSAT and G_SSHLSAT");
1464e8d8bef9SDimitry Andric 
1465e8d8bef9SDimitry Andric   // Match a one-use bitwise logic op.
1466e8d8bef9SDimitry Andric   Register LogicDest = MI.getOperand(1).getReg();
1467e8d8bef9SDimitry Andric   if (!MRI.hasOneNonDBGUse(LogicDest))
1468e8d8bef9SDimitry Andric     return false;
1469e8d8bef9SDimitry Andric 
1470e8d8bef9SDimitry Andric   MachineInstr *LogicMI = MRI.getUniqueVRegDef(LogicDest);
1471e8d8bef9SDimitry Andric   unsigned LogicOpcode = LogicMI->getOpcode();
1472e8d8bef9SDimitry Andric   if (LogicOpcode != TargetOpcode::G_AND && LogicOpcode != TargetOpcode::G_OR &&
1473e8d8bef9SDimitry Andric       LogicOpcode != TargetOpcode::G_XOR)
1474e8d8bef9SDimitry Andric     return false;
1475e8d8bef9SDimitry Andric 
1476e8d8bef9SDimitry Andric   // Find a matching one-use shift by constant.
1477e8d8bef9SDimitry Andric   const Register C1 = MI.getOperand(2).getReg();
1478349cc55cSDimitry Andric   auto MaybeImmVal = getIConstantVRegValWithLookThrough(C1, MRI);
1479e8d8bef9SDimitry Andric   if (!MaybeImmVal)
1480e8d8bef9SDimitry Andric     return false;
1481e8d8bef9SDimitry Andric 
1482e8d8bef9SDimitry Andric   const uint64_t C1Val = MaybeImmVal->Value.getZExtValue();
1483e8d8bef9SDimitry Andric 
1484e8d8bef9SDimitry Andric   auto matchFirstShift = [&](const MachineInstr *MI, uint64_t &ShiftVal) {
1485e8d8bef9SDimitry Andric     // Shift should match previous one and should be a one-use.
1486e8d8bef9SDimitry Andric     if (MI->getOpcode() != ShiftOpcode ||
1487e8d8bef9SDimitry Andric         !MRI.hasOneNonDBGUse(MI->getOperand(0).getReg()))
1488e8d8bef9SDimitry Andric       return false;
1489e8d8bef9SDimitry Andric 
1490e8d8bef9SDimitry Andric     // Must be a constant.
1491e8d8bef9SDimitry Andric     auto MaybeImmVal =
1492349cc55cSDimitry Andric         getIConstantVRegValWithLookThrough(MI->getOperand(2).getReg(), MRI);
1493e8d8bef9SDimitry Andric     if (!MaybeImmVal)
1494e8d8bef9SDimitry Andric       return false;
1495e8d8bef9SDimitry Andric 
1496e8d8bef9SDimitry Andric     ShiftVal = MaybeImmVal->Value.getSExtValue();
1497e8d8bef9SDimitry Andric     return true;
1498e8d8bef9SDimitry Andric   };
1499e8d8bef9SDimitry Andric 
1500e8d8bef9SDimitry Andric   // Logic ops are commutative, so check each operand for a match.
1501e8d8bef9SDimitry Andric   Register LogicMIReg1 = LogicMI->getOperand(1).getReg();
1502e8d8bef9SDimitry Andric   MachineInstr *LogicMIOp1 = MRI.getUniqueVRegDef(LogicMIReg1);
1503e8d8bef9SDimitry Andric   Register LogicMIReg2 = LogicMI->getOperand(2).getReg();
1504e8d8bef9SDimitry Andric   MachineInstr *LogicMIOp2 = MRI.getUniqueVRegDef(LogicMIReg2);
1505e8d8bef9SDimitry Andric   uint64_t C0Val;
1506e8d8bef9SDimitry Andric 
1507e8d8bef9SDimitry Andric   if (matchFirstShift(LogicMIOp1, C0Val)) {
1508e8d8bef9SDimitry Andric     MatchInfo.LogicNonShiftReg = LogicMIReg2;
1509e8d8bef9SDimitry Andric     MatchInfo.Shift2 = LogicMIOp1;
1510e8d8bef9SDimitry Andric   } else if (matchFirstShift(LogicMIOp2, C0Val)) {
1511e8d8bef9SDimitry Andric     MatchInfo.LogicNonShiftReg = LogicMIReg1;
1512e8d8bef9SDimitry Andric     MatchInfo.Shift2 = LogicMIOp2;
1513e8d8bef9SDimitry Andric   } else
1514e8d8bef9SDimitry Andric     return false;
1515e8d8bef9SDimitry Andric 
1516e8d8bef9SDimitry Andric   MatchInfo.ValSum = C0Val + C1Val;
1517e8d8bef9SDimitry Andric 
1518e8d8bef9SDimitry Andric   // The fold is not valid if the sum of the shift values exceeds bitwidth.
1519e8d8bef9SDimitry Andric   if (MatchInfo.ValSum >= MRI.getType(LogicDest).getScalarSizeInBits())
1520e8d8bef9SDimitry Andric     return false;
1521e8d8bef9SDimitry Andric 
1522e8d8bef9SDimitry Andric   MatchInfo.Logic = LogicMI;
1523e8d8bef9SDimitry Andric   return true;
1524e8d8bef9SDimitry Andric }
1525e8d8bef9SDimitry Andric 
1526fe6060f1SDimitry Andric void CombinerHelper::applyShiftOfShiftedLogic(MachineInstr &MI,
1527e8d8bef9SDimitry Andric                                               ShiftOfShiftedLogic &MatchInfo) {
1528e8d8bef9SDimitry Andric   unsigned Opcode = MI.getOpcode();
1529e8d8bef9SDimitry Andric   assert((Opcode == TargetOpcode::G_SHL || Opcode == TargetOpcode::G_ASHR ||
1530e8d8bef9SDimitry Andric           Opcode == TargetOpcode::G_LSHR || Opcode == TargetOpcode::G_USHLSAT ||
1531e8d8bef9SDimitry Andric           Opcode == TargetOpcode::G_SSHLSAT) &&
1532e8d8bef9SDimitry Andric          "Expected G_SHL, G_ASHR, G_LSHR, G_USHLSAT and G_SSHLSAT");
1533e8d8bef9SDimitry Andric 
1534e8d8bef9SDimitry Andric   LLT ShlType = MRI.getType(MI.getOperand(2).getReg());
1535e8d8bef9SDimitry Andric   LLT DestType = MRI.getType(MI.getOperand(0).getReg());
1536e8d8bef9SDimitry Andric   Builder.setInstrAndDebugLoc(MI);
1537e8d8bef9SDimitry Andric 
1538e8d8bef9SDimitry Andric   Register Const = Builder.buildConstant(ShlType, MatchInfo.ValSum).getReg(0);
1539e8d8bef9SDimitry Andric 
1540e8d8bef9SDimitry Andric   Register Shift1Base = MatchInfo.Shift2->getOperand(1).getReg();
1541e8d8bef9SDimitry Andric   Register Shift1 =
1542e8d8bef9SDimitry Andric       Builder.buildInstr(Opcode, {DestType}, {Shift1Base, Const}).getReg(0);
1543e8d8bef9SDimitry Andric 
1544e8d8bef9SDimitry Andric   Register Shift2Const = MI.getOperand(2).getReg();
1545e8d8bef9SDimitry Andric   Register Shift2 = Builder
1546e8d8bef9SDimitry Andric                         .buildInstr(Opcode, {DestType},
1547e8d8bef9SDimitry Andric                                     {MatchInfo.LogicNonShiftReg, Shift2Const})
1548e8d8bef9SDimitry Andric                         .getReg(0);
1549e8d8bef9SDimitry Andric 
1550e8d8bef9SDimitry Andric   Register Dest = MI.getOperand(0).getReg();
1551e8d8bef9SDimitry Andric   Builder.buildInstr(MatchInfo.Logic->getOpcode(), {Dest}, {Shift1, Shift2});
1552e8d8bef9SDimitry Andric 
1553e8d8bef9SDimitry Andric   // These were one use so it's safe to remove them.
1554349cc55cSDimitry Andric   MatchInfo.Shift2->eraseFromParentAndMarkDBGValuesForRemoval();
1555349cc55cSDimitry Andric   MatchInfo.Logic->eraseFromParentAndMarkDBGValuesForRemoval();
1556e8d8bef9SDimitry Andric 
1557e8d8bef9SDimitry Andric   MI.eraseFromParent();
1558e8d8bef9SDimitry Andric }
1559e8d8bef9SDimitry Andric 
15605ffd83dbSDimitry Andric bool CombinerHelper::matchCombineMulToShl(MachineInstr &MI,
15615ffd83dbSDimitry Andric                                           unsigned &ShiftVal) {
15625ffd83dbSDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_MUL && "Expected a G_MUL");
15635ffd83dbSDimitry Andric   auto MaybeImmVal =
1564349cc55cSDimitry Andric       getIConstantVRegValWithLookThrough(MI.getOperand(2).getReg(), MRI);
1565e8d8bef9SDimitry Andric   if (!MaybeImmVal)
15665ffd83dbSDimitry Andric     return false;
1567e8d8bef9SDimitry Andric 
1568e8d8bef9SDimitry Andric   ShiftVal = MaybeImmVal->Value.exactLogBase2();
1569e8d8bef9SDimitry Andric   return (static_cast<int32_t>(ShiftVal) != -1);
15705ffd83dbSDimitry Andric }
15715ffd83dbSDimitry Andric 
1572fe6060f1SDimitry Andric void CombinerHelper::applyCombineMulToShl(MachineInstr &MI,
15735ffd83dbSDimitry Andric                                           unsigned &ShiftVal) {
15745ffd83dbSDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_MUL && "Expected a G_MUL");
15755ffd83dbSDimitry Andric   MachineIRBuilder MIB(MI);
15765ffd83dbSDimitry Andric   LLT ShiftTy = MRI.getType(MI.getOperand(0).getReg());
15775ffd83dbSDimitry Andric   auto ShiftCst = MIB.buildConstant(ShiftTy, ShiftVal);
15785ffd83dbSDimitry Andric   Observer.changingInstr(MI);
15795ffd83dbSDimitry Andric   MI.setDesc(MIB.getTII().get(TargetOpcode::G_SHL));
15805ffd83dbSDimitry Andric   MI.getOperand(2).setReg(ShiftCst.getReg(0));
15815ffd83dbSDimitry Andric   Observer.changedInstr(MI);
15825ffd83dbSDimitry Andric }
15835ffd83dbSDimitry Andric 
1584e8d8bef9SDimitry Andric // shl ([sza]ext x), y => zext (shl x, y), if shift does not overflow source
1585e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineShlOfExtend(MachineInstr &MI,
1586e8d8bef9SDimitry Andric                                              RegisterImmPair &MatchData) {
1587e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_SHL && KB);
1588e8d8bef9SDimitry Andric 
1589e8d8bef9SDimitry Andric   Register LHS = MI.getOperand(1).getReg();
1590e8d8bef9SDimitry Andric 
1591e8d8bef9SDimitry Andric   Register ExtSrc;
1592e8d8bef9SDimitry Andric   if (!mi_match(LHS, MRI, m_GAnyExt(m_Reg(ExtSrc))) &&
1593e8d8bef9SDimitry Andric       !mi_match(LHS, MRI, m_GZExt(m_Reg(ExtSrc))) &&
1594e8d8bef9SDimitry Andric       !mi_match(LHS, MRI, m_GSExt(m_Reg(ExtSrc))))
1595e8d8bef9SDimitry Andric     return false;
1596e8d8bef9SDimitry Andric 
1597e8d8bef9SDimitry Andric   // TODO: Should handle vector splat.
1598e8d8bef9SDimitry Andric   Register RHS = MI.getOperand(2).getReg();
1599349cc55cSDimitry Andric   auto MaybeShiftAmtVal = getIConstantVRegValWithLookThrough(RHS, MRI);
1600e8d8bef9SDimitry Andric   if (!MaybeShiftAmtVal)
1601e8d8bef9SDimitry Andric     return false;
1602e8d8bef9SDimitry Andric 
1603e8d8bef9SDimitry Andric   if (LI) {
1604e8d8bef9SDimitry Andric     LLT SrcTy = MRI.getType(ExtSrc);
1605e8d8bef9SDimitry Andric 
1606e8d8bef9SDimitry Andric     // We only really care about the legality with the shifted value. We can
1607e8d8bef9SDimitry Andric     // pick any type the constant shift amount, so ask the target what to
1608e8d8bef9SDimitry Andric     // use. Otherwise we would have to guess and hope it is reported as legal.
1609e8d8bef9SDimitry Andric     LLT ShiftAmtTy = getTargetLowering().getPreferredShiftAmountTy(SrcTy);
1610e8d8bef9SDimitry Andric     if (!isLegalOrBeforeLegalizer({TargetOpcode::G_SHL, {SrcTy, ShiftAmtTy}}))
1611e8d8bef9SDimitry Andric       return false;
1612e8d8bef9SDimitry Andric   }
1613e8d8bef9SDimitry Andric 
1614e8d8bef9SDimitry Andric   int64_t ShiftAmt = MaybeShiftAmtVal->Value.getSExtValue();
1615e8d8bef9SDimitry Andric   MatchData.Reg = ExtSrc;
1616e8d8bef9SDimitry Andric   MatchData.Imm = ShiftAmt;
1617e8d8bef9SDimitry Andric 
1618e8d8bef9SDimitry Andric   unsigned MinLeadingZeros = KB->getKnownZeroes(ExtSrc).countLeadingOnes();
1619e8d8bef9SDimitry Andric   return MinLeadingZeros >= ShiftAmt;
1620e8d8bef9SDimitry Andric }
1621e8d8bef9SDimitry Andric 
1622fe6060f1SDimitry Andric void CombinerHelper::applyCombineShlOfExtend(MachineInstr &MI,
1623e8d8bef9SDimitry Andric                                              const RegisterImmPair &MatchData) {
1624e8d8bef9SDimitry Andric   Register ExtSrcReg = MatchData.Reg;
1625e8d8bef9SDimitry Andric   int64_t ShiftAmtVal = MatchData.Imm;
1626e8d8bef9SDimitry Andric 
1627e8d8bef9SDimitry Andric   LLT ExtSrcTy = MRI.getType(ExtSrcReg);
1628e8d8bef9SDimitry Andric   Builder.setInstrAndDebugLoc(MI);
1629e8d8bef9SDimitry Andric   auto ShiftAmt = Builder.buildConstant(ExtSrcTy, ShiftAmtVal);
1630e8d8bef9SDimitry Andric   auto NarrowShift =
1631e8d8bef9SDimitry Andric       Builder.buildShl(ExtSrcTy, ExtSrcReg, ShiftAmt, MI.getFlags());
1632e8d8bef9SDimitry Andric   Builder.buildZExt(MI.getOperand(0), NarrowShift);
1633e8d8bef9SDimitry Andric   MI.eraseFromParent();
1634fe6060f1SDimitry Andric }
1635fe6060f1SDimitry Andric 
1636fe6060f1SDimitry Andric bool CombinerHelper::matchCombineMergeUnmerge(MachineInstr &MI,
1637fe6060f1SDimitry Andric                                               Register &MatchInfo) {
1638fe6060f1SDimitry Andric   GMerge &Merge = cast<GMerge>(MI);
1639fe6060f1SDimitry Andric   SmallVector<Register, 16> MergedValues;
1640fe6060f1SDimitry Andric   for (unsigned I = 0; I < Merge.getNumSources(); ++I)
1641fe6060f1SDimitry Andric     MergedValues.emplace_back(Merge.getSourceReg(I));
1642fe6060f1SDimitry Andric 
1643fe6060f1SDimitry Andric   auto *Unmerge = getOpcodeDef<GUnmerge>(MergedValues[0], MRI);
1644fe6060f1SDimitry Andric   if (!Unmerge || Unmerge->getNumDefs() != Merge.getNumSources())
1645fe6060f1SDimitry Andric     return false;
1646fe6060f1SDimitry Andric 
1647fe6060f1SDimitry Andric   for (unsigned I = 0; I < MergedValues.size(); ++I)
1648fe6060f1SDimitry Andric     if (MergedValues[I] != Unmerge->getReg(I))
1649fe6060f1SDimitry Andric       return false;
1650fe6060f1SDimitry Andric 
1651fe6060f1SDimitry Andric   MatchInfo = Unmerge->getSourceReg();
1652e8d8bef9SDimitry Andric   return true;
1653e8d8bef9SDimitry Andric }
1654e8d8bef9SDimitry Andric 
1655e8d8bef9SDimitry Andric static Register peekThroughBitcast(Register Reg,
1656e8d8bef9SDimitry Andric                                    const MachineRegisterInfo &MRI) {
1657e8d8bef9SDimitry Andric   while (mi_match(Reg, MRI, m_GBitcast(m_Reg(Reg))))
1658e8d8bef9SDimitry Andric     ;
1659e8d8bef9SDimitry Andric 
1660e8d8bef9SDimitry Andric   return Reg;
1661e8d8bef9SDimitry Andric }
1662e8d8bef9SDimitry Andric 
1663e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineUnmergeMergeToPlainValues(
1664e8d8bef9SDimitry Andric     MachineInstr &MI, SmallVectorImpl<Register> &Operands) {
1665e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_UNMERGE_VALUES &&
1666e8d8bef9SDimitry Andric          "Expected an unmerge");
1667349cc55cSDimitry Andric   auto &Unmerge = cast<GUnmerge>(MI);
1668349cc55cSDimitry Andric   Register SrcReg = peekThroughBitcast(Unmerge.getSourceReg(), MRI);
1669e8d8bef9SDimitry Andric 
1670349cc55cSDimitry Andric   auto *SrcInstr = getOpcodeDef<GMergeLikeOp>(SrcReg, MRI);
1671349cc55cSDimitry Andric   if (!SrcInstr)
1672e8d8bef9SDimitry Andric     return false;
1673e8d8bef9SDimitry Andric 
1674e8d8bef9SDimitry Andric   // Check the source type of the merge.
1675349cc55cSDimitry Andric   LLT SrcMergeTy = MRI.getType(SrcInstr->getSourceReg(0));
1676349cc55cSDimitry Andric   LLT Dst0Ty = MRI.getType(Unmerge.getReg(0));
1677e8d8bef9SDimitry Andric   bool SameSize = Dst0Ty.getSizeInBits() == SrcMergeTy.getSizeInBits();
1678e8d8bef9SDimitry Andric   if (SrcMergeTy != Dst0Ty && !SameSize)
1679e8d8bef9SDimitry Andric     return false;
1680e8d8bef9SDimitry Andric   // They are the same now (modulo a bitcast).
1681e8d8bef9SDimitry Andric   // We can collect all the src registers.
1682349cc55cSDimitry Andric   for (unsigned Idx = 0; Idx < SrcInstr->getNumSources(); ++Idx)
1683349cc55cSDimitry Andric     Operands.push_back(SrcInstr->getSourceReg(Idx));
1684e8d8bef9SDimitry Andric   return true;
1685e8d8bef9SDimitry Andric }
1686e8d8bef9SDimitry Andric 
1687fe6060f1SDimitry Andric void CombinerHelper::applyCombineUnmergeMergeToPlainValues(
1688e8d8bef9SDimitry Andric     MachineInstr &MI, SmallVectorImpl<Register> &Operands) {
1689e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_UNMERGE_VALUES &&
1690e8d8bef9SDimitry Andric          "Expected an unmerge");
1691e8d8bef9SDimitry Andric   assert((MI.getNumOperands() - 1 == Operands.size()) &&
1692e8d8bef9SDimitry Andric          "Not enough operands to replace all defs");
1693e8d8bef9SDimitry Andric   unsigned NumElems = MI.getNumOperands() - 1;
1694e8d8bef9SDimitry Andric 
1695e8d8bef9SDimitry Andric   LLT SrcTy = MRI.getType(Operands[0]);
1696e8d8bef9SDimitry Andric   LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
1697e8d8bef9SDimitry Andric   bool CanReuseInputDirectly = DstTy == SrcTy;
1698e8d8bef9SDimitry Andric   Builder.setInstrAndDebugLoc(MI);
1699e8d8bef9SDimitry Andric   for (unsigned Idx = 0; Idx < NumElems; ++Idx) {
1700e8d8bef9SDimitry Andric     Register DstReg = MI.getOperand(Idx).getReg();
1701e8d8bef9SDimitry Andric     Register SrcReg = Operands[Idx];
1702e8d8bef9SDimitry Andric     if (CanReuseInputDirectly)
1703e8d8bef9SDimitry Andric       replaceRegWith(MRI, DstReg, SrcReg);
1704e8d8bef9SDimitry Andric     else
1705e8d8bef9SDimitry Andric       Builder.buildCast(DstReg, SrcReg);
1706e8d8bef9SDimitry Andric   }
1707e8d8bef9SDimitry Andric   MI.eraseFromParent();
1708e8d8bef9SDimitry Andric }
1709e8d8bef9SDimitry Andric 
1710e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineUnmergeConstant(MachineInstr &MI,
1711e8d8bef9SDimitry Andric                                                  SmallVectorImpl<APInt> &Csts) {
1712e8d8bef9SDimitry Andric   unsigned SrcIdx = MI.getNumOperands() - 1;
1713e8d8bef9SDimitry Andric   Register SrcReg = MI.getOperand(SrcIdx).getReg();
1714e8d8bef9SDimitry Andric   MachineInstr *SrcInstr = MRI.getVRegDef(SrcReg);
1715e8d8bef9SDimitry Andric   if (SrcInstr->getOpcode() != TargetOpcode::G_CONSTANT &&
1716e8d8bef9SDimitry Andric       SrcInstr->getOpcode() != TargetOpcode::G_FCONSTANT)
1717e8d8bef9SDimitry Andric     return false;
1718e8d8bef9SDimitry Andric   // Break down the big constant in smaller ones.
1719e8d8bef9SDimitry Andric   const MachineOperand &CstVal = SrcInstr->getOperand(1);
1720e8d8bef9SDimitry Andric   APInt Val = SrcInstr->getOpcode() == TargetOpcode::G_CONSTANT
1721e8d8bef9SDimitry Andric                   ? CstVal.getCImm()->getValue()
1722e8d8bef9SDimitry Andric                   : CstVal.getFPImm()->getValueAPF().bitcastToAPInt();
1723e8d8bef9SDimitry Andric 
1724e8d8bef9SDimitry Andric   LLT Dst0Ty = MRI.getType(MI.getOperand(0).getReg());
1725e8d8bef9SDimitry Andric   unsigned ShiftAmt = Dst0Ty.getSizeInBits();
1726e8d8bef9SDimitry Andric   // Unmerge a constant.
1727e8d8bef9SDimitry Andric   for (unsigned Idx = 0; Idx != SrcIdx; ++Idx) {
1728e8d8bef9SDimitry Andric     Csts.emplace_back(Val.trunc(ShiftAmt));
1729e8d8bef9SDimitry Andric     Val = Val.lshr(ShiftAmt);
1730e8d8bef9SDimitry Andric   }
1731e8d8bef9SDimitry Andric 
1732e8d8bef9SDimitry Andric   return true;
1733e8d8bef9SDimitry Andric }
1734e8d8bef9SDimitry Andric 
1735fe6060f1SDimitry Andric void CombinerHelper::applyCombineUnmergeConstant(MachineInstr &MI,
1736e8d8bef9SDimitry Andric                                                  SmallVectorImpl<APInt> &Csts) {
1737e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_UNMERGE_VALUES &&
1738e8d8bef9SDimitry Andric          "Expected an unmerge");
1739e8d8bef9SDimitry Andric   assert((MI.getNumOperands() - 1 == Csts.size()) &&
1740e8d8bef9SDimitry Andric          "Not enough operands to replace all defs");
1741e8d8bef9SDimitry Andric   unsigned NumElems = MI.getNumOperands() - 1;
1742e8d8bef9SDimitry Andric   Builder.setInstrAndDebugLoc(MI);
1743e8d8bef9SDimitry Andric   for (unsigned Idx = 0; Idx < NumElems; ++Idx) {
1744e8d8bef9SDimitry Andric     Register DstReg = MI.getOperand(Idx).getReg();
1745e8d8bef9SDimitry Andric     Builder.buildConstant(DstReg, Csts[Idx]);
1746e8d8bef9SDimitry Andric   }
1747e8d8bef9SDimitry Andric 
1748e8d8bef9SDimitry Andric   MI.eraseFromParent();
1749e8d8bef9SDimitry Andric }
1750e8d8bef9SDimitry Andric 
1751e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineUnmergeWithDeadLanesToTrunc(MachineInstr &MI) {
1752e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_UNMERGE_VALUES &&
1753e8d8bef9SDimitry Andric          "Expected an unmerge");
1754e8d8bef9SDimitry Andric   // Check that all the lanes are dead except the first one.
1755e8d8bef9SDimitry Andric   for (unsigned Idx = 1, EndIdx = MI.getNumDefs(); Idx != EndIdx; ++Idx) {
1756e8d8bef9SDimitry Andric     if (!MRI.use_nodbg_empty(MI.getOperand(Idx).getReg()))
1757e8d8bef9SDimitry Andric       return false;
1758e8d8bef9SDimitry Andric   }
1759e8d8bef9SDimitry Andric   return true;
1760e8d8bef9SDimitry Andric }
1761e8d8bef9SDimitry Andric 
1762fe6060f1SDimitry Andric void CombinerHelper::applyCombineUnmergeWithDeadLanesToTrunc(MachineInstr &MI) {
1763e8d8bef9SDimitry Andric   Builder.setInstrAndDebugLoc(MI);
1764e8d8bef9SDimitry Andric   Register SrcReg = MI.getOperand(MI.getNumDefs()).getReg();
1765e8d8bef9SDimitry Andric   // Truncating a vector is going to truncate every single lane,
1766e8d8bef9SDimitry Andric   // whereas we want the full lowbits.
1767e8d8bef9SDimitry Andric   // Do the operation on a scalar instead.
1768e8d8bef9SDimitry Andric   LLT SrcTy = MRI.getType(SrcReg);
1769e8d8bef9SDimitry Andric   if (SrcTy.isVector())
1770e8d8bef9SDimitry Andric     SrcReg =
1771e8d8bef9SDimitry Andric         Builder.buildCast(LLT::scalar(SrcTy.getSizeInBits()), SrcReg).getReg(0);
1772e8d8bef9SDimitry Andric 
1773e8d8bef9SDimitry Andric   Register Dst0Reg = MI.getOperand(0).getReg();
1774e8d8bef9SDimitry Andric   LLT Dst0Ty = MRI.getType(Dst0Reg);
1775e8d8bef9SDimitry Andric   if (Dst0Ty.isVector()) {
1776e8d8bef9SDimitry Andric     auto MIB = Builder.buildTrunc(LLT::scalar(Dst0Ty.getSizeInBits()), SrcReg);
1777e8d8bef9SDimitry Andric     Builder.buildCast(Dst0Reg, MIB);
1778e8d8bef9SDimitry Andric   } else
1779e8d8bef9SDimitry Andric     Builder.buildTrunc(Dst0Reg, SrcReg);
1780e8d8bef9SDimitry Andric   MI.eraseFromParent();
1781e8d8bef9SDimitry Andric }
1782e8d8bef9SDimitry Andric 
1783e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineUnmergeZExtToZExt(MachineInstr &MI) {
1784e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_UNMERGE_VALUES &&
1785e8d8bef9SDimitry Andric          "Expected an unmerge");
1786e8d8bef9SDimitry Andric   Register Dst0Reg = MI.getOperand(0).getReg();
1787e8d8bef9SDimitry Andric   LLT Dst0Ty = MRI.getType(Dst0Reg);
1788e8d8bef9SDimitry Andric   // G_ZEXT on vector applies to each lane, so it will
1789e8d8bef9SDimitry Andric   // affect all destinations. Therefore we won't be able
1790e8d8bef9SDimitry Andric   // to simplify the unmerge to just the first definition.
1791e8d8bef9SDimitry Andric   if (Dst0Ty.isVector())
1792e8d8bef9SDimitry Andric     return false;
1793e8d8bef9SDimitry Andric   Register SrcReg = MI.getOperand(MI.getNumDefs()).getReg();
1794e8d8bef9SDimitry Andric   LLT SrcTy = MRI.getType(SrcReg);
1795e8d8bef9SDimitry Andric   if (SrcTy.isVector())
1796e8d8bef9SDimitry Andric     return false;
1797e8d8bef9SDimitry Andric 
1798e8d8bef9SDimitry Andric   Register ZExtSrcReg;
1799e8d8bef9SDimitry Andric   if (!mi_match(SrcReg, MRI, m_GZExt(m_Reg(ZExtSrcReg))))
1800e8d8bef9SDimitry Andric     return false;
1801e8d8bef9SDimitry Andric 
1802e8d8bef9SDimitry Andric   // Finally we can replace the first definition with
1803e8d8bef9SDimitry Andric   // a zext of the source if the definition is big enough to hold
1804e8d8bef9SDimitry Andric   // all of ZExtSrc bits.
1805e8d8bef9SDimitry Andric   LLT ZExtSrcTy = MRI.getType(ZExtSrcReg);
1806e8d8bef9SDimitry Andric   return ZExtSrcTy.getSizeInBits() <= Dst0Ty.getSizeInBits();
1807e8d8bef9SDimitry Andric }
1808e8d8bef9SDimitry Andric 
1809fe6060f1SDimitry Andric void CombinerHelper::applyCombineUnmergeZExtToZExt(MachineInstr &MI) {
1810e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_UNMERGE_VALUES &&
1811e8d8bef9SDimitry Andric          "Expected an unmerge");
1812e8d8bef9SDimitry Andric 
1813e8d8bef9SDimitry Andric   Register Dst0Reg = MI.getOperand(0).getReg();
1814e8d8bef9SDimitry Andric 
1815e8d8bef9SDimitry Andric   MachineInstr *ZExtInstr =
1816e8d8bef9SDimitry Andric       MRI.getVRegDef(MI.getOperand(MI.getNumDefs()).getReg());
1817e8d8bef9SDimitry Andric   assert(ZExtInstr && ZExtInstr->getOpcode() == TargetOpcode::G_ZEXT &&
1818e8d8bef9SDimitry Andric          "Expecting a G_ZEXT");
1819e8d8bef9SDimitry Andric 
1820e8d8bef9SDimitry Andric   Register ZExtSrcReg = ZExtInstr->getOperand(1).getReg();
1821e8d8bef9SDimitry Andric   LLT Dst0Ty = MRI.getType(Dst0Reg);
1822e8d8bef9SDimitry Andric   LLT ZExtSrcTy = MRI.getType(ZExtSrcReg);
1823e8d8bef9SDimitry Andric 
1824e8d8bef9SDimitry Andric   Builder.setInstrAndDebugLoc(MI);
1825e8d8bef9SDimitry Andric 
1826e8d8bef9SDimitry Andric   if (Dst0Ty.getSizeInBits() > ZExtSrcTy.getSizeInBits()) {
1827e8d8bef9SDimitry Andric     Builder.buildZExt(Dst0Reg, ZExtSrcReg);
1828e8d8bef9SDimitry Andric   } else {
1829e8d8bef9SDimitry Andric     assert(Dst0Ty.getSizeInBits() == ZExtSrcTy.getSizeInBits() &&
1830e8d8bef9SDimitry Andric            "ZExt src doesn't fit in destination");
1831e8d8bef9SDimitry Andric     replaceRegWith(MRI, Dst0Reg, ZExtSrcReg);
1832e8d8bef9SDimitry Andric   }
1833e8d8bef9SDimitry Andric 
1834e8d8bef9SDimitry Andric   Register ZeroReg;
1835e8d8bef9SDimitry Andric   for (unsigned Idx = 1, EndIdx = MI.getNumDefs(); Idx != EndIdx; ++Idx) {
1836e8d8bef9SDimitry Andric     if (!ZeroReg)
1837e8d8bef9SDimitry Andric       ZeroReg = Builder.buildConstant(Dst0Ty, 0).getReg(0);
1838e8d8bef9SDimitry Andric     replaceRegWith(MRI, MI.getOperand(Idx).getReg(), ZeroReg);
1839e8d8bef9SDimitry Andric   }
1840e8d8bef9SDimitry Andric   MI.eraseFromParent();
1841e8d8bef9SDimitry Andric }
1842e8d8bef9SDimitry Andric 
18435ffd83dbSDimitry Andric bool CombinerHelper::matchCombineShiftToUnmerge(MachineInstr &MI,
18445ffd83dbSDimitry Andric                                                 unsigned TargetShiftSize,
18455ffd83dbSDimitry Andric                                                 unsigned &ShiftVal) {
18465ffd83dbSDimitry Andric   assert((MI.getOpcode() == TargetOpcode::G_SHL ||
18475ffd83dbSDimitry Andric           MI.getOpcode() == TargetOpcode::G_LSHR ||
18485ffd83dbSDimitry Andric           MI.getOpcode() == TargetOpcode::G_ASHR) && "Expected a shift");
18495ffd83dbSDimitry Andric 
18505ffd83dbSDimitry Andric   LLT Ty = MRI.getType(MI.getOperand(0).getReg());
18515ffd83dbSDimitry Andric   if (Ty.isVector()) // TODO:
18525ffd83dbSDimitry Andric     return false;
18535ffd83dbSDimitry Andric 
18545ffd83dbSDimitry Andric   // Don't narrow further than the requested size.
18555ffd83dbSDimitry Andric   unsigned Size = Ty.getSizeInBits();
18565ffd83dbSDimitry Andric   if (Size <= TargetShiftSize)
18575ffd83dbSDimitry Andric     return false;
18585ffd83dbSDimitry Andric 
18595ffd83dbSDimitry Andric   auto MaybeImmVal =
1860349cc55cSDimitry Andric       getIConstantVRegValWithLookThrough(MI.getOperand(2).getReg(), MRI);
18615ffd83dbSDimitry Andric   if (!MaybeImmVal)
18625ffd83dbSDimitry Andric     return false;
18635ffd83dbSDimitry Andric 
1864e8d8bef9SDimitry Andric   ShiftVal = MaybeImmVal->Value.getSExtValue();
18655ffd83dbSDimitry Andric   return ShiftVal >= Size / 2 && ShiftVal < Size;
18665ffd83dbSDimitry Andric }
18675ffd83dbSDimitry Andric 
1868fe6060f1SDimitry Andric void CombinerHelper::applyCombineShiftToUnmerge(MachineInstr &MI,
18695ffd83dbSDimitry Andric                                                 const unsigned &ShiftVal) {
18705ffd83dbSDimitry Andric   Register DstReg = MI.getOperand(0).getReg();
18715ffd83dbSDimitry Andric   Register SrcReg = MI.getOperand(1).getReg();
18725ffd83dbSDimitry Andric   LLT Ty = MRI.getType(SrcReg);
18735ffd83dbSDimitry Andric   unsigned Size = Ty.getSizeInBits();
18745ffd83dbSDimitry Andric   unsigned HalfSize = Size / 2;
18755ffd83dbSDimitry Andric   assert(ShiftVal >= HalfSize);
18765ffd83dbSDimitry Andric 
18775ffd83dbSDimitry Andric   LLT HalfTy = LLT::scalar(HalfSize);
18785ffd83dbSDimitry Andric 
18795ffd83dbSDimitry Andric   Builder.setInstr(MI);
18805ffd83dbSDimitry Andric   auto Unmerge = Builder.buildUnmerge(HalfTy, SrcReg);
18815ffd83dbSDimitry Andric   unsigned NarrowShiftAmt = ShiftVal - HalfSize;
18825ffd83dbSDimitry Andric 
18835ffd83dbSDimitry Andric   if (MI.getOpcode() == TargetOpcode::G_LSHR) {
18845ffd83dbSDimitry Andric     Register Narrowed = Unmerge.getReg(1);
18855ffd83dbSDimitry Andric 
18865ffd83dbSDimitry Andric     //  dst = G_LSHR s64:x, C for C >= 32
18875ffd83dbSDimitry Andric     // =>
18885ffd83dbSDimitry Andric     //   lo, hi = G_UNMERGE_VALUES x
18895ffd83dbSDimitry Andric     //   dst = G_MERGE_VALUES (G_LSHR hi, C - 32), 0
18905ffd83dbSDimitry Andric 
18915ffd83dbSDimitry Andric     if (NarrowShiftAmt != 0) {
18925ffd83dbSDimitry Andric       Narrowed = Builder.buildLShr(HalfTy, Narrowed,
18935ffd83dbSDimitry Andric         Builder.buildConstant(HalfTy, NarrowShiftAmt)).getReg(0);
18945ffd83dbSDimitry Andric     }
18955ffd83dbSDimitry Andric 
18965ffd83dbSDimitry Andric     auto Zero = Builder.buildConstant(HalfTy, 0);
18975ffd83dbSDimitry Andric     Builder.buildMerge(DstReg, { Narrowed, Zero });
18985ffd83dbSDimitry Andric   } else if (MI.getOpcode() == TargetOpcode::G_SHL) {
18995ffd83dbSDimitry Andric     Register Narrowed = Unmerge.getReg(0);
19005ffd83dbSDimitry Andric     //  dst = G_SHL s64:x, C for C >= 32
19015ffd83dbSDimitry Andric     // =>
19025ffd83dbSDimitry Andric     //   lo, hi = G_UNMERGE_VALUES x
19035ffd83dbSDimitry Andric     //   dst = G_MERGE_VALUES 0, (G_SHL hi, C - 32)
19045ffd83dbSDimitry Andric     if (NarrowShiftAmt != 0) {
19055ffd83dbSDimitry Andric       Narrowed = Builder.buildShl(HalfTy, Narrowed,
19065ffd83dbSDimitry Andric         Builder.buildConstant(HalfTy, NarrowShiftAmt)).getReg(0);
19075ffd83dbSDimitry Andric     }
19085ffd83dbSDimitry Andric 
19095ffd83dbSDimitry Andric     auto Zero = Builder.buildConstant(HalfTy, 0);
19105ffd83dbSDimitry Andric     Builder.buildMerge(DstReg, { Zero, Narrowed });
19115ffd83dbSDimitry Andric   } else {
19125ffd83dbSDimitry Andric     assert(MI.getOpcode() == TargetOpcode::G_ASHR);
19135ffd83dbSDimitry Andric     auto Hi = Builder.buildAShr(
19145ffd83dbSDimitry Andric       HalfTy, Unmerge.getReg(1),
19155ffd83dbSDimitry Andric       Builder.buildConstant(HalfTy, HalfSize - 1));
19165ffd83dbSDimitry Andric 
19175ffd83dbSDimitry Andric     if (ShiftVal == HalfSize) {
19185ffd83dbSDimitry Andric       // (G_ASHR i64:x, 32) ->
19195ffd83dbSDimitry Andric       //   G_MERGE_VALUES hi_32(x), (G_ASHR hi_32(x), 31)
19205ffd83dbSDimitry Andric       Builder.buildMerge(DstReg, { Unmerge.getReg(1), Hi });
19215ffd83dbSDimitry Andric     } else if (ShiftVal == Size - 1) {
19225ffd83dbSDimitry Andric       // Don't need a second shift.
19235ffd83dbSDimitry Andric       // (G_ASHR i64:x, 63) ->
19245ffd83dbSDimitry Andric       //   %narrowed = (G_ASHR hi_32(x), 31)
19255ffd83dbSDimitry Andric       //   G_MERGE_VALUES %narrowed, %narrowed
19265ffd83dbSDimitry Andric       Builder.buildMerge(DstReg, { Hi, Hi });
19275ffd83dbSDimitry Andric     } else {
19285ffd83dbSDimitry Andric       auto Lo = Builder.buildAShr(
19295ffd83dbSDimitry Andric         HalfTy, Unmerge.getReg(1),
19305ffd83dbSDimitry Andric         Builder.buildConstant(HalfTy, ShiftVal - HalfSize));
19315ffd83dbSDimitry Andric 
19325ffd83dbSDimitry Andric       // (G_ASHR i64:x, C) ->, for C >= 32
19335ffd83dbSDimitry Andric       //   G_MERGE_VALUES (G_ASHR hi_32(x), C - 32), (G_ASHR hi_32(x), 31)
19345ffd83dbSDimitry Andric       Builder.buildMerge(DstReg, { Lo, Hi });
19355ffd83dbSDimitry Andric     }
19365ffd83dbSDimitry Andric   }
19375ffd83dbSDimitry Andric 
19385ffd83dbSDimitry Andric   MI.eraseFromParent();
19395ffd83dbSDimitry Andric }
19405ffd83dbSDimitry Andric 
19415ffd83dbSDimitry Andric bool CombinerHelper::tryCombineShiftToUnmerge(MachineInstr &MI,
19425ffd83dbSDimitry Andric                                               unsigned TargetShiftAmount) {
19435ffd83dbSDimitry Andric   unsigned ShiftAmt;
19445ffd83dbSDimitry Andric   if (matchCombineShiftToUnmerge(MI, TargetShiftAmount, ShiftAmt)) {
19455ffd83dbSDimitry Andric     applyCombineShiftToUnmerge(MI, ShiftAmt);
19465ffd83dbSDimitry Andric     return true;
19475ffd83dbSDimitry Andric   }
19485ffd83dbSDimitry Andric 
19495ffd83dbSDimitry Andric   return false;
19505ffd83dbSDimitry Andric }
19515ffd83dbSDimitry Andric 
1952e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineI2PToP2I(MachineInstr &MI, Register &Reg) {
1953e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_INTTOPTR && "Expected a G_INTTOPTR");
1954e8d8bef9SDimitry Andric   Register DstReg = MI.getOperand(0).getReg();
1955e8d8bef9SDimitry Andric   LLT DstTy = MRI.getType(DstReg);
1956e8d8bef9SDimitry Andric   Register SrcReg = MI.getOperand(1).getReg();
1957e8d8bef9SDimitry Andric   return mi_match(SrcReg, MRI,
1958e8d8bef9SDimitry Andric                   m_GPtrToInt(m_all_of(m_SpecificType(DstTy), m_Reg(Reg))));
1959e8d8bef9SDimitry Andric }
1960e8d8bef9SDimitry Andric 
1961fe6060f1SDimitry Andric void CombinerHelper::applyCombineI2PToP2I(MachineInstr &MI, Register &Reg) {
1962e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_INTTOPTR && "Expected a G_INTTOPTR");
1963e8d8bef9SDimitry Andric   Register DstReg = MI.getOperand(0).getReg();
1964e8d8bef9SDimitry Andric   Builder.setInstr(MI);
1965e8d8bef9SDimitry Andric   Builder.buildCopy(DstReg, Reg);
1966e8d8bef9SDimitry Andric   MI.eraseFromParent();
1967e8d8bef9SDimitry Andric }
1968e8d8bef9SDimitry Andric 
1969e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineP2IToI2P(MachineInstr &MI, Register &Reg) {
1970e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_PTRTOINT && "Expected a G_PTRTOINT");
1971e8d8bef9SDimitry Andric   Register SrcReg = MI.getOperand(1).getReg();
1972e8d8bef9SDimitry Andric   return mi_match(SrcReg, MRI, m_GIntToPtr(m_Reg(Reg)));
1973e8d8bef9SDimitry Andric }
1974e8d8bef9SDimitry Andric 
1975fe6060f1SDimitry Andric void CombinerHelper::applyCombineP2IToI2P(MachineInstr &MI, Register &Reg) {
1976e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_PTRTOINT && "Expected a G_PTRTOINT");
1977e8d8bef9SDimitry Andric   Register DstReg = MI.getOperand(0).getReg();
1978e8d8bef9SDimitry Andric   Builder.setInstr(MI);
1979e8d8bef9SDimitry Andric   Builder.buildZExtOrTrunc(DstReg, Reg);
1980e8d8bef9SDimitry Andric   MI.eraseFromParent();
1981e8d8bef9SDimitry Andric }
1982e8d8bef9SDimitry Andric 
1983e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineAddP2IToPtrAdd(
1984e8d8bef9SDimitry Andric     MachineInstr &MI, std::pair<Register, bool> &PtrReg) {
1985e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_ADD);
1986e8d8bef9SDimitry Andric   Register LHS = MI.getOperand(1).getReg();
1987e8d8bef9SDimitry Andric   Register RHS = MI.getOperand(2).getReg();
1988e8d8bef9SDimitry Andric   LLT IntTy = MRI.getType(LHS);
1989e8d8bef9SDimitry Andric 
1990e8d8bef9SDimitry Andric   // G_PTR_ADD always has the pointer in the LHS, so we may need to commute the
1991e8d8bef9SDimitry Andric   // instruction.
1992e8d8bef9SDimitry Andric   PtrReg.second = false;
1993e8d8bef9SDimitry Andric   for (Register SrcReg : {LHS, RHS}) {
1994e8d8bef9SDimitry Andric     if (mi_match(SrcReg, MRI, m_GPtrToInt(m_Reg(PtrReg.first)))) {
1995e8d8bef9SDimitry Andric       // Don't handle cases where the integer is implicitly converted to the
1996e8d8bef9SDimitry Andric       // pointer width.
1997e8d8bef9SDimitry Andric       LLT PtrTy = MRI.getType(PtrReg.first);
1998e8d8bef9SDimitry Andric       if (PtrTy.getScalarSizeInBits() == IntTy.getScalarSizeInBits())
1999e8d8bef9SDimitry Andric         return true;
2000e8d8bef9SDimitry Andric     }
2001e8d8bef9SDimitry Andric 
2002e8d8bef9SDimitry Andric     PtrReg.second = true;
2003e8d8bef9SDimitry Andric   }
2004e8d8bef9SDimitry Andric 
2005e8d8bef9SDimitry Andric   return false;
2006e8d8bef9SDimitry Andric }
2007e8d8bef9SDimitry Andric 
2008fe6060f1SDimitry Andric void CombinerHelper::applyCombineAddP2IToPtrAdd(
2009e8d8bef9SDimitry Andric     MachineInstr &MI, std::pair<Register, bool> &PtrReg) {
2010e8d8bef9SDimitry Andric   Register Dst = MI.getOperand(0).getReg();
2011e8d8bef9SDimitry Andric   Register LHS = MI.getOperand(1).getReg();
2012e8d8bef9SDimitry Andric   Register RHS = MI.getOperand(2).getReg();
2013e8d8bef9SDimitry Andric 
2014e8d8bef9SDimitry Andric   const bool DoCommute = PtrReg.second;
2015e8d8bef9SDimitry Andric   if (DoCommute)
2016e8d8bef9SDimitry Andric     std::swap(LHS, RHS);
2017e8d8bef9SDimitry Andric   LHS = PtrReg.first;
2018e8d8bef9SDimitry Andric 
2019e8d8bef9SDimitry Andric   LLT PtrTy = MRI.getType(LHS);
2020e8d8bef9SDimitry Andric 
2021e8d8bef9SDimitry Andric   Builder.setInstrAndDebugLoc(MI);
2022e8d8bef9SDimitry Andric   auto PtrAdd = Builder.buildPtrAdd(PtrTy, LHS, RHS);
2023e8d8bef9SDimitry Andric   Builder.buildPtrToInt(Dst, PtrAdd);
2024e8d8bef9SDimitry Andric   MI.eraseFromParent();
2025e8d8bef9SDimitry Andric }
2026e8d8bef9SDimitry Andric 
2027e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineConstPtrAddToI2P(MachineInstr &MI,
2028e8d8bef9SDimitry Andric                                                   int64_t &NewCst) {
2029349cc55cSDimitry Andric   auto &PtrAdd = cast<GPtrAdd>(MI);
2030349cc55cSDimitry Andric   Register LHS = PtrAdd.getBaseReg();
2031349cc55cSDimitry Andric   Register RHS = PtrAdd.getOffsetReg();
2032e8d8bef9SDimitry Andric   MachineRegisterInfo &MRI = Builder.getMF().getRegInfo();
2033e8d8bef9SDimitry Andric 
2034349cc55cSDimitry Andric   if (auto RHSCst = getIConstantVRegSExtVal(RHS, MRI)) {
2035e8d8bef9SDimitry Andric     int64_t Cst;
2036e8d8bef9SDimitry Andric     if (mi_match(LHS, MRI, m_GIntToPtr(m_ICst(Cst)))) {
2037e8d8bef9SDimitry Andric       NewCst = Cst + *RHSCst;
2038e8d8bef9SDimitry Andric       return true;
2039e8d8bef9SDimitry Andric     }
2040e8d8bef9SDimitry Andric   }
2041e8d8bef9SDimitry Andric 
2042e8d8bef9SDimitry Andric   return false;
2043e8d8bef9SDimitry Andric }
2044e8d8bef9SDimitry Andric 
2045fe6060f1SDimitry Andric void CombinerHelper::applyCombineConstPtrAddToI2P(MachineInstr &MI,
2046e8d8bef9SDimitry Andric                                                   int64_t &NewCst) {
2047349cc55cSDimitry Andric   auto &PtrAdd = cast<GPtrAdd>(MI);
2048349cc55cSDimitry Andric   Register Dst = PtrAdd.getReg(0);
2049e8d8bef9SDimitry Andric 
2050e8d8bef9SDimitry Andric   Builder.setInstrAndDebugLoc(MI);
2051e8d8bef9SDimitry Andric   Builder.buildConstant(Dst, NewCst);
2052349cc55cSDimitry Andric   PtrAdd.eraseFromParent();
2053e8d8bef9SDimitry Andric }
2054e8d8bef9SDimitry Andric 
2055e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineAnyExtTrunc(MachineInstr &MI, Register &Reg) {
2056e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_ANYEXT && "Expected a G_ANYEXT");
2057e8d8bef9SDimitry Andric   Register DstReg = MI.getOperand(0).getReg();
2058e8d8bef9SDimitry Andric   Register SrcReg = MI.getOperand(1).getReg();
2059e8d8bef9SDimitry Andric   LLT DstTy = MRI.getType(DstReg);
2060e8d8bef9SDimitry Andric   return mi_match(SrcReg, MRI,
2061e8d8bef9SDimitry Andric                   m_GTrunc(m_all_of(m_Reg(Reg), m_SpecificType(DstTy))));
2062e8d8bef9SDimitry Andric }
2063e8d8bef9SDimitry Andric 
2064fe6060f1SDimitry Andric bool CombinerHelper::matchCombineZextTrunc(MachineInstr &MI, Register &Reg) {
2065fe6060f1SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_ZEXT && "Expected a G_ZEXT");
2066e8d8bef9SDimitry Andric   Register DstReg = MI.getOperand(0).getReg();
2067fe6060f1SDimitry Andric   Register SrcReg = MI.getOperand(1).getReg();
2068fe6060f1SDimitry Andric   LLT DstTy = MRI.getType(DstReg);
2069fe6060f1SDimitry Andric   if (mi_match(SrcReg, MRI,
2070fe6060f1SDimitry Andric                m_GTrunc(m_all_of(m_Reg(Reg), m_SpecificType(DstTy))))) {
2071fe6060f1SDimitry Andric     unsigned DstSize = DstTy.getScalarSizeInBits();
2072fe6060f1SDimitry Andric     unsigned SrcSize = MRI.getType(SrcReg).getScalarSizeInBits();
2073fe6060f1SDimitry Andric     return KB->getKnownBits(Reg).countMinLeadingZeros() >= DstSize - SrcSize;
2074fe6060f1SDimitry Andric   }
2075fe6060f1SDimitry Andric   return false;
2076e8d8bef9SDimitry Andric }
2077e8d8bef9SDimitry Andric 
2078e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineExtOfExt(
2079e8d8bef9SDimitry Andric     MachineInstr &MI, std::tuple<Register, unsigned> &MatchInfo) {
2080e8d8bef9SDimitry Andric   assert((MI.getOpcode() == TargetOpcode::G_ANYEXT ||
2081e8d8bef9SDimitry Andric           MI.getOpcode() == TargetOpcode::G_SEXT ||
2082e8d8bef9SDimitry Andric           MI.getOpcode() == TargetOpcode::G_ZEXT) &&
2083e8d8bef9SDimitry Andric          "Expected a G_[ASZ]EXT");
2084e8d8bef9SDimitry Andric   Register SrcReg = MI.getOperand(1).getReg();
2085e8d8bef9SDimitry Andric   MachineInstr *SrcMI = MRI.getVRegDef(SrcReg);
2086e8d8bef9SDimitry Andric   // Match exts with the same opcode, anyext([sz]ext) and sext(zext).
2087e8d8bef9SDimitry Andric   unsigned Opc = MI.getOpcode();
2088e8d8bef9SDimitry Andric   unsigned SrcOpc = SrcMI->getOpcode();
2089e8d8bef9SDimitry Andric   if (Opc == SrcOpc ||
2090e8d8bef9SDimitry Andric       (Opc == TargetOpcode::G_ANYEXT &&
2091e8d8bef9SDimitry Andric        (SrcOpc == TargetOpcode::G_SEXT || SrcOpc == TargetOpcode::G_ZEXT)) ||
2092e8d8bef9SDimitry Andric       (Opc == TargetOpcode::G_SEXT && SrcOpc == TargetOpcode::G_ZEXT)) {
2093e8d8bef9SDimitry Andric     MatchInfo = std::make_tuple(SrcMI->getOperand(1).getReg(), SrcOpc);
2094e8d8bef9SDimitry Andric     return true;
2095e8d8bef9SDimitry Andric   }
2096e8d8bef9SDimitry Andric   return false;
2097e8d8bef9SDimitry Andric }
2098e8d8bef9SDimitry Andric 
2099fe6060f1SDimitry Andric void CombinerHelper::applyCombineExtOfExt(
2100e8d8bef9SDimitry Andric     MachineInstr &MI, std::tuple<Register, unsigned> &MatchInfo) {
2101e8d8bef9SDimitry Andric   assert((MI.getOpcode() == TargetOpcode::G_ANYEXT ||
2102e8d8bef9SDimitry Andric           MI.getOpcode() == TargetOpcode::G_SEXT ||
2103e8d8bef9SDimitry Andric           MI.getOpcode() == TargetOpcode::G_ZEXT) &&
2104e8d8bef9SDimitry Andric          "Expected a G_[ASZ]EXT");
2105e8d8bef9SDimitry Andric 
2106e8d8bef9SDimitry Andric   Register Reg = std::get<0>(MatchInfo);
2107e8d8bef9SDimitry Andric   unsigned SrcExtOp = std::get<1>(MatchInfo);
2108e8d8bef9SDimitry Andric 
2109e8d8bef9SDimitry Andric   // Combine exts with the same opcode.
2110e8d8bef9SDimitry Andric   if (MI.getOpcode() == SrcExtOp) {
2111e8d8bef9SDimitry Andric     Observer.changingInstr(MI);
2112e8d8bef9SDimitry Andric     MI.getOperand(1).setReg(Reg);
2113e8d8bef9SDimitry Andric     Observer.changedInstr(MI);
2114fe6060f1SDimitry Andric     return;
2115e8d8bef9SDimitry Andric   }
2116e8d8bef9SDimitry Andric 
2117e8d8bef9SDimitry Andric   // Combine:
2118e8d8bef9SDimitry Andric   // - anyext([sz]ext x) to [sz]ext x
2119e8d8bef9SDimitry Andric   // - sext(zext x) to zext x
2120e8d8bef9SDimitry Andric   if (MI.getOpcode() == TargetOpcode::G_ANYEXT ||
2121e8d8bef9SDimitry Andric       (MI.getOpcode() == TargetOpcode::G_SEXT &&
2122e8d8bef9SDimitry Andric        SrcExtOp == TargetOpcode::G_ZEXT)) {
2123e8d8bef9SDimitry Andric     Register DstReg = MI.getOperand(0).getReg();
2124e8d8bef9SDimitry Andric     Builder.setInstrAndDebugLoc(MI);
2125e8d8bef9SDimitry Andric     Builder.buildInstr(SrcExtOp, {DstReg}, {Reg});
2126e8d8bef9SDimitry Andric     MI.eraseFromParent();
2127fe6060f1SDimitry Andric   }
2128e8d8bef9SDimitry Andric }
2129e8d8bef9SDimitry Andric 
2130fe6060f1SDimitry Andric void CombinerHelper::applyCombineMulByNegativeOne(MachineInstr &MI) {
2131e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_MUL && "Expected a G_MUL");
2132e8d8bef9SDimitry Andric   Register DstReg = MI.getOperand(0).getReg();
2133e8d8bef9SDimitry Andric   Register SrcReg = MI.getOperand(1).getReg();
2134e8d8bef9SDimitry Andric   LLT DstTy = MRI.getType(DstReg);
2135e8d8bef9SDimitry Andric 
2136e8d8bef9SDimitry Andric   Builder.setInstrAndDebugLoc(MI);
2137e8d8bef9SDimitry Andric   Builder.buildSub(DstReg, Builder.buildConstant(DstTy, 0), SrcReg,
2138e8d8bef9SDimitry Andric                    MI.getFlags());
2139e8d8bef9SDimitry Andric   MI.eraseFromParent();
2140e8d8bef9SDimitry Andric }
2141e8d8bef9SDimitry Andric 
2142e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineFNegOfFNeg(MachineInstr &MI, Register &Reg) {
2143e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_FNEG && "Expected a G_FNEG");
2144e8d8bef9SDimitry Andric   Register SrcReg = MI.getOperand(1).getReg();
2145e8d8bef9SDimitry Andric   return mi_match(SrcReg, MRI, m_GFNeg(m_Reg(Reg)));
2146e8d8bef9SDimitry Andric }
2147e8d8bef9SDimitry Andric 
2148e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineFAbsOfFAbs(MachineInstr &MI, Register &Src) {
2149e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_FABS && "Expected a G_FABS");
2150e8d8bef9SDimitry Andric   Src = MI.getOperand(1).getReg();
2151e8d8bef9SDimitry Andric   Register AbsSrc;
2152e8d8bef9SDimitry Andric   return mi_match(Src, MRI, m_GFabs(m_Reg(AbsSrc)));
2153e8d8bef9SDimitry Andric }
2154e8d8bef9SDimitry Andric 
2155349cc55cSDimitry Andric bool CombinerHelper::matchCombineFAbsOfFNeg(MachineInstr &MI,
2156349cc55cSDimitry Andric                                             BuildFnTy &MatchInfo) {
2157349cc55cSDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_FABS && "Expected a G_FABS");
2158349cc55cSDimitry Andric   Register Src = MI.getOperand(1).getReg();
2159349cc55cSDimitry Andric   Register NegSrc;
2160349cc55cSDimitry Andric 
2161349cc55cSDimitry Andric   if (!mi_match(Src, MRI, m_GFNeg(m_Reg(NegSrc))))
2162349cc55cSDimitry Andric     return false;
2163349cc55cSDimitry Andric 
2164349cc55cSDimitry Andric   MatchInfo = [=, &MI](MachineIRBuilder &B) {
2165349cc55cSDimitry Andric     Observer.changingInstr(MI);
2166349cc55cSDimitry Andric     MI.getOperand(1).setReg(NegSrc);
2167349cc55cSDimitry Andric     Observer.changedInstr(MI);
2168349cc55cSDimitry Andric   };
2169349cc55cSDimitry Andric   return true;
2170349cc55cSDimitry Andric }
2171349cc55cSDimitry Andric 
2172e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineTruncOfExt(
2173e8d8bef9SDimitry Andric     MachineInstr &MI, std::pair<Register, unsigned> &MatchInfo) {
2174e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_TRUNC && "Expected a G_TRUNC");
2175e8d8bef9SDimitry Andric   Register SrcReg = MI.getOperand(1).getReg();
2176e8d8bef9SDimitry Andric   MachineInstr *SrcMI = MRI.getVRegDef(SrcReg);
2177e8d8bef9SDimitry Andric   unsigned SrcOpc = SrcMI->getOpcode();
2178e8d8bef9SDimitry Andric   if (SrcOpc == TargetOpcode::G_ANYEXT || SrcOpc == TargetOpcode::G_SEXT ||
2179e8d8bef9SDimitry Andric       SrcOpc == TargetOpcode::G_ZEXT) {
2180e8d8bef9SDimitry Andric     MatchInfo = std::make_pair(SrcMI->getOperand(1).getReg(), SrcOpc);
2181e8d8bef9SDimitry Andric     return true;
2182e8d8bef9SDimitry Andric   }
2183e8d8bef9SDimitry Andric   return false;
2184e8d8bef9SDimitry Andric }
2185e8d8bef9SDimitry Andric 
2186fe6060f1SDimitry Andric void CombinerHelper::applyCombineTruncOfExt(
2187e8d8bef9SDimitry Andric     MachineInstr &MI, std::pair<Register, unsigned> &MatchInfo) {
2188e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_TRUNC && "Expected a G_TRUNC");
2189e8d8bef9SDimitry Andric   Register SrcReg = MatchInfo.first;
2190e8d8bef9SDimitry Andric   unsigned SrcExtOp = MatchInfo.second;
2191e8d8bef9SDimitry Andric   Register DstReg = MI.getOperand(0).getReg();
2192e8d8bef9SDimitry Andric   LLT SrcTy = MRI.getType(SrcReg);
2193e8d8bef9SDimitry Andric   LLT DstTy = MRI.getType(DstReg);
2194e8d8bef9SDimitry Andric   if (SrcTy == DstTy) {
2195e8d8bef9SDimitry Andric     MI.eraseFromParent();
2196e8d8bef9SDimitry Andric     replaceRegWith(MRI, DstReg, SrcReg);
2197fe6060f1SDimitry Andric     return;
2198e8d8bef9SDimitry Andric   }
2199e8d8bef9SDimitry Andric   Builder.setInstrAndDebugLoc(MI);
2200e8d8bef9SDimitry Andric   if (SrcTy.getSizeInBits() < DstTy.getSizeInBits())
2201e8d8bef9SDimitry Andric     Builder.buildInstr(SrcExtOp, {DstReg}, {SrcReg});
2202e8d8bef9SDimitry Andric   else
2203e8d8bef9SDimitry Andric     Builder.buildTrunc(DstReg, SrcReg);
2204e8d8bef9SDimitry Andric   MI.eraseFromParent();
2205e8d8bef9SDimitry Andric }
2206e8d8bef9SDimitry Andric 
2207e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineTruncOfShl(
2208e8d8bef9SDimitry Andric     MachineInstr &MI, std::pair<Register, Register> &MatchInfo) {
2209e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_TRUNC && "Expected a G_TRUNC");
2210e8d8bef9SDimitry Andric   Register DstReg = MI.getOperand(0).getReg();
2211e8d8bef9SDimitry Andric   Register SrcReg = MI.getOperand(1).getReg();
2212e8d8bef9SDimitry Andric   LLT DstTy = MRI.getType(DstReg);
2213e8d8bef9SDimitry Andric   Register ShiftSrc;
2214e8d8bef9SDimitry Andric   Register ShiftAmt;
2215e8d8bef9SDimitry Andric 
2216e8d8bef9SDimitry Andric   if (MRI.hasOneNonDBGUse(SrcReg) &&
2217e8d8bef9SDimitry Andric       mi_match(SrcReg, MRI, m_GShl(m_Reg(ShiftSrc), m_Reg(ShiftAmt))) &&
2218e8d8bef9SDimitry Andric       isLegalOrBeforeLegalizer(
2219e8d8bef9SDimitry Andric           {TargetOpcode::G_SHL,
2220e8d8bef9SDimitry Andric            {DstTy, getTargetLowering().getPreferredShiftAmountTy(DstTy)}})) {
2221e8d8bef9SDimitry Andric     KnownBits Known = KB->getKnownBits(ShiftAmt);
2222e8d8bef9SDimitry Andric     unsigned Size = DstTy.getSizeInBits();
2223349cc55cSDimitry Andric     if (Known.countMaxActiveBits() <= Log2_32(Size)) {
2224e8d8bef9SDimitry Andric       MatchInfo = std::make_pair(ShiftSrc, ShiftAmt);
2225e8d8bef9SDimitry Andric       return true;
2226e8d8bef9SDimitry Andric     }
2227e8d8bef9SDimitry Andric   }
2228e8d8bef9SDimitry Andric   return false;
2229e8d8bef9SDimitry Andric }
2230e8d8bef9SDimitry Andric 
2231fe6060f1SDimitry Andric void CombinerHelper::applyCombineTruncOfShl(
2232e8d8bef9SDimitry Andric     MachineInstr &MI, std::pair<Register, Register> &MatchInfo) {
2233e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_TRUNC && "Expected a G_TRUNC");
2234e8d8bef9SDimitry Andric   Register DstReg = MI.getOperand(0).getReg();
2235e8d8bef9SDimitry Andric   Register SrcReg = MI.getOperand(1).getReg();
2236e8d8bef9SDimitry Andric   LLT DstTy = MRI.getType(DstReg);
2237e8d8bef9SDimitry Andric   MachineInstr *SrcMI = MRI.getVRegDef(SrcReg);
2238e8d8bef9SDimitry Andric 
2239e8d8bef9SDimitry Andric   Register ShiftSrc = MatchInfo.first;
2240e8d8bef9SDimitry Andric   Register ShiftAmt = MatchInfo.second;
2241e8d8bef9SDimitry Andric   Builder.setInstrAndDebugLoc(MI);
2242e8d8bef9SDimitry Andric   auto TruncShiftSrc = Builder.buildTrunc(DstTy, ShiftSrc);
2243e8d8bef9SDimitry Andric   Builder.buildShl(DstReg, TruncShiftSrc, ShiftAmt, SrcMI->getFlags());
2244e8d8bef9SDimitry Andric   MI.eraseFromParent();
2245e8d8bef9SDimitry Andric }
2246e8d8bef9SDimitry Andric 
22475ffd83dbSDimitry Andric bool CombinerHelper::matchAnyExplicitUseIsUndef(MachineInstr &MI) {
22485ffd83dbSDimitry Andric   return any_of(MI.explicit_uses(), [this](const MachineOperand &MO) {
22495ffd83dbSDimitry Andric     return MO.isReg() &&
22505ffd83dbSDimitry Andric            getOpcodeDef(TargetOpcode::G_IMPLICIT_DEF, MO.getReg(), MRI);
22515ffd83dbSDimitry Andric   });
22525ffd83dbSDimitry Andric }
22535ffd83dbSDimitry Andric 
22545ffd83dbSDimitry Andric bool CombinerHelper::matchAllExplicitUsesAreUndef(MachineInstr &MI) {
22555ffd83dbSDimitry Andric   return all_of(MI.explicit_uses(), [this](const MachineOperand &MO) {
22565ffd83dbSDimitry Andric     return !MO.isReg() ||
22575ffd83dbSDimitry Andric            getOpcodeDef(TargetOpcode::G_IMPLICIT_DEF, MO.getReg(), MRI);
22585ffd83dbSDimitry Andric   });
22595ffd83dbSDimitry Andric }
22605ffd83dbSDimitry Andric 
22615ffd83dbSDimitry Andric bool CombinerHelper::matchUndefShuffleVectorMask(MachineInstr &MI) {
22625ffd83dbSDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_SHUFFLE_VECTOR);
22635ffd83dbSDimitry Andric   ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask();
22645ffd83dbSDimitry Andric   return all_of(Mask, [](int Elt) { return Elt < 0; });
22655ffd83dbSDimitry Andric }
22665ffd83dbSDimitry Andric 
22675ffd83dbSDimitry Andric bool CombinerHelper::matchUndefStore(MachineInstr &MI) {
22685ffd83dbSDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_STORE);
22695ffd83dbSDimitry Andric   return getOpcodeDef(TargetOpcode::G_IMPLICIT_DEF, MI.getOperand(0).getReg(),
22705ffd83dbSDimitry Andric                       MRI);
22715ffd83dbSDimitry Andric }
22725ffd83dbSDimitry Andric 
2273e8d8bef9SDimitry Andric bool CombinerHelper::matchUndefSelectCmp(MachineInstr &MI) {
2274e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_SELECT);
2275e8d8bef9SDimitry Andric   return getOpcodeDef(TargetOpcode::G_IMPLICIT_DEF, MI.getOperand(1).getReg(),
2276e8d8bef9SDimitry Andric                       MRI);
2277e8d8bef9SDimitry Andric }
2278e8d8bef9SDimitry Andric 
2279e8d8bef9SDimitry Andric bool CombinerHelper::matchConstantSelectCmp(MachineInstr &MI, unsigned &OpIdx) {
2280349cc55cSDimitry Andric   GSelect &SelMI = cast<GSelect>(MI);
2281349cc55cSDimitry Andric   auto Cst =
2282349cc55cSDimitry Andric       isConstantOrConstantSplatVector(*MRI.getVRegDef(SelMI.getCondReg()), MRI);
2283349cc55cSDimitry Andric   if (!Cst)
2284e8d8bef9SDimitry Andric     return false;
2285349cc55cSDimitry Andric   OpIdx = Cst->isZero() ? 3 : 2;
2286349cc55cSDimitry Andric   return true;
2287e8d8bef9SDimitry Andric }
2288e8d8bef9SDimitry Andric 
22895ffd83dbSDimitry Andric bool CombinerHelper::eraseInst(MachineInstr &MI) {
22905ffd83dbSDimitry Andric   MI.eraseFromParent();
22915ffd83dbSDimitry Andric   return true;
22925ffd83dbSDimitry Andric }
22935ffd83dbSDimitry Andric 
22945ffd83dbSDimitry Andric bool CombinerHelper::matchEqualDefs(const MachineOperand &MOP1,
22955ffd83dbSDimitry Andric                                     const MachineOperand &MOP2) {
22965ffd83dbSDimitry Andric   if (!MOP1.isReg() || !MOP2.isReg())
22975ffd83dbSDimitry Andric     return false;
2298349cc55cSDimitry Andric   auto InstAndDef1 = getDefSrcRegIgnoringCopies(MOP1.getReg(), MRI);
2299349cc55cSDimitry Andric   if (!InstAndDef1)
23005ffd83dbSDimitry Andric     return false;
2301349cc55cSDimitry Andric   auto InstAndDef2 = getDefSrcRegIgnoringCopies(MOP2.getReg(), MRI);
2302349cc55cSDimitry Andric   if (!InstAndDef2)
23035ffd83dbSDimitry Andric     return false;
2304349cc55cSDimitry Andric   MachineInstr *I1 = InstAndDef1->MI;
2305349cc55cSDimitry Andric   MachineInstr *I2 = InstAndDef2->MI;
23065ffd83dbSDimitry Andric 
23075ffd83dbSDimitry Andric   // Handle a case like this:
23085ffd83dbSDimitry Andric   //
23095ffd83dbSDimitry Andric   // %0:_(s64), %1:_(s64) = G_UNMERGE_VALUES %2:_(<2 x s64>)
23105ffd83dbSDimitry Andric   //
23115ffd83dbSDimitry Andric   // Even though %0 and %1 are produced by the same instruction they are not
23125ffd83dbSDimitry Andric   // the same values.
23135ffd83dbSDimitry Andric   if (I1 == I2)
23145ffd83dbSDimitry Andric     return MOP1.getReg() == MOP2.getReg();
23155ffd83dbSDimitry Andric 
23165ffd83dbSDimitry Andric   // If we have an instruction which loads or stores, we can't guarantee that
23175ffd83dbSDimitry Andric   // it is identical.
23185ffd83dbSDimitry Andric   //
23195ffd83dbSDimitry Andric   // For example, we may have
23205ffd83dbSDimitry Andric   //
23215ffd83dbSDimitry Andric   // %x1 = G_LOAD %addr (load N from @somewhere)
23225ffd83dbSDimitry Andric   // ...
23235ffd83dbSDimitry Andric   // call @foo
23245ffd83dbSDimitry Andric   // ...
23255ffd83dbSDimitry Andric   // %x2 = G_LOAD %addr (load N from @somewhere)
23265ffd83dbSDimitry Andric   // ...
23275ffd83dbSDimitry Andric   // %or = G_OR %x1, %x2
23285ffd83dbSDimitry Andric   //
23295ffd83dbSDimitry Andric   // It's possible that @foo will modify whatever lives at the address we're
23305ffd83dbSDimitry Andric   // loading from. To be safe, let's just assume that all loads and stores
23315ffd83dbSDimitry Andric   // are different (unless we have something which is guaranteed to not
23325ffd83dbSDimitry Andric   // change.)
23335ffd83dbSDimitry Andric   if (I1->mayLoadOrStore() && !I1->isDereferenceableInvariantLoad(nullptr))
23345ffd83dbSDimitry Andric     return false;
23355ffd83dbSDimitry Andric 
23365ffd83dbSDimitry Andric   // Check for physical registers on the instructions first to avoid cases
23375ffd83dbSDimitry Andric   // like this:
23385ffd83dbSDimitry Andric   //
23395ffd83dbSDimitry Andric   // %a = COPY $physreg
23405ffd83dbSDimitry Andric   // ...
23415ffd83dbSDimitry Andric   // SOMETHING implicit-def $physreg
23425ffd83dbSDimitry Andric   // ...
23435ffd83dbSDimitry Andric   // %b = COPY $physreg
23445ffd83dbSDimitry Andric   //
23455ffd83dbSDimitry Andric   // These copies are not equivalent.
23465ffd83dbSDimitry Andric   if (any_of(I1->uses(), [](const MachineOperand &MO) {
23475ffd83dbSDimitry Andric         return MO.isReg() && MO.getReg().isPhysical();
23485ffd83dbSDimitry Andric       })) {
23495ffd83dbSDimitry Andric     // Check if we have a case like this:
23505ffd83dbSDimitry Andric     //
23515ffd83dbSDimitry Andric     // %a = COPY $physreg
23525ffd83dbSDimitry Andric     // %b = COPY %a
23535ffd83dbSDimitry Andric     //
23545ffd83dbSDimitry Andric     // In this case, I1 and I2 will both be equal to %a = COPY $physreg.
23555ffd83dbSDimitry Andric     // From that, we know that they must have the same value, since they must
23565ffd83dbSDimitry Andric     // have come from the same COPY.
23575ffd83dbSDimitry Andric     return I1->isIdenticalTo(*I2);
23585ffd83dbSDimitry Andric   }
23595ffd83dbSDimitry Andric 
23605ffd83dbSDimitry Andric   // We don't have any physical registers, so we don't necessarily need the
23615ffd83dbSDimitry Andric   // same vreg defs.
23625ffd83dbSDimitry Andric   //
23635ffd83dbSDimitry Andric   // On the off-chance that there's some target instruction feeding into the
23645ffd83dbSDimitry Andric   // instruction, let's use produceSameValue instead of isIdenticalTo.
2365349cc55cSDimitry Andric   if (Builder.getTII().produceSameValue(*I1, *I2, &MRI)) {
2366349cc55cSDimitry Andric     // Handle instructions with multiple defs that produce same values. Values
2367349cc55cSDimitry Andric     // are same for operands with same index.
2368349cc55cSDimitry Andric     // %0:_(s8), %1:_(s8), %2:_(s8), %3:_(s8) = G_UNMERGE_VALUES %4:_(<4 x s8>)
2369349cc55cSDimitry Andric     // %5:_(s8), %6:_(s8), %7:_(s8), %8:_(s8) = G_UNMERGE_VALUES %4:_(<4 x s8>)
2370349cc55cSDimitry Andric     // I1 and I2 are different instructions but produce same values,
2371349cc55cSDimitry Andric     // %1 and %6 are same, %1 and %7 are not the same value.
2372349cc55cSDimitry Andric     return I1->findRegisterDefOperandIdx(InstAndDef1->Reg) ==
2373349cc55cSDimitry Andric            I2->findRegisterDefOperandIdx(InstAndDef2->Reg);
2374349cc55cSDimitry Andric   }
2375349cc55cSDimitry Andric   return false;
23765ffd83dbSDimitry Andric }
23775ffd83dbSDimitry Andric 
23785ffd83dbSDimitry Andric bool CombinerHelper::matchConstantOp(const MachineOperand &MOP, int64_t C) {
23795ffd83dbSDimitry Andric   if (!MOP.isReg())
23805ffd83dbSDimitry Andric     return false;
2381349cc55cSDimitry Andric   auto *MI = MRI.getVRegDef(MOP.getReg());
2382349cc55cSDimitry Andric   auto MaybeCst = isConstantOrConstantSplatVector(*MI, MRI);
2383349cc55cSDimitry Andric   return MaybeCst.hasValue() && MaybeCst->getBitWidth() <= 64 &&
2384349cc55cSDimitry Andric          MaybeCst->getSExtValue() == C;
23855ffd83dbSDimitry Andric }
23865ffd83dbSDimitry Andric 
23875ffd83dbSDimitry Andric bool CombinerHelper::replaceSingleDefInstWithOperand(MachineInstr &MI,
23885ffd83dbSDimitry Andric                                                      unsigned OpIdx) {
23895ffd83dbSDimitry Andric   assert(MI.getNumExplicitDefs() == 1 && "Expected one explicit def?");
23905ffd83dbSDimitry Andric   Register OldReg = MI.getOperand(0).getReg();
23915ffd83dbSDimitry Andric   Register Replacement = MI.getOperand(OpIdx).getReg();
23925ffd83dbSDimitry Andric   assert(canReplaceReg(OldReg, Replacement, MRI) && "Cannot replace register?");
23935ffd83dbSDimitry Andric   MI.eraseFromParent();
23945ffd83dbSDimitry Andric   replaceRegWith(MRI, OldReg, Replacement);
23955ffd83dbSDimitry Andric   return true;
23965ffd83dbSDimitry Andric }
23975ffd83dbSDimitry Andric 
2398e8d8bef9SDimitry Andric bool CombinerHelper::replaceSingleDefInstWithReg(MachineInstr &MI,
2399e8d8bef9SDimitry Andric                                                  Register Replacement) {
2400e8d8bef9SDimitry Andric   assert(MI.getNumExplicitDefs() == 1 && "Expected one explicit def?");
2401e8d8bef9SDimitry Andric   Register OldReg = MI.getOperand(0).getReg();
2402e8d8bef9SDimitry Andric   assert(canReplaceReg(OldReg, Replacement, MRI) && "Cannot replace register?");
2403e8d8bef9SDimitry Andric   MI.eraseFromParent();
2404e8d8bef9SDimitry Andric   replaceRegWith(MRI, OldReg, Replacement);
2405e8d8bef9SDimitry Andric   return true;
2406e8d8bef9SDimitry Andric }
2407e8d8bef9SDimitry Andric 
24085ffd83dbSDimitry Andric bool CombinerHelper::matchSelectSameVal(MachineInstr &MI) {
24095ffd83dbSDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_SELECT);
24105ffd83dbSDimitry Andric   // Match (cond ? x : x)
24115ffd83dbSDimitry Andric   return matchEqualDefs(MI.getOperand(2), MI.getOperand(3)) &&
24125ffd83dbSDimitry Andric          canReplaceReg(MI.getOperand(0).getReg(), MI.getOperand(2).getReg(),
24135ffd83dbSDimitry Andric                        MRI);
24145ffd83dbSDimitry Andric }
24155ffd83dbSDimitry Andric 
24165ffd83dbSDimitry Andric bool CombinerHelper::matchBinOpSameVal(MachineInstr &MI) {
24175ffd83dbSDimitry Andric   return matchEqualDefs(MI.getOperand(1), MI.getOperand(2)) &&
24185ffd83dbSDimitry Andric          canReplaceReg(MI.getOperand(0).getReg(), MI.getOperand(1).getReg(),
24195ffd83dbSDimitry Andric                        MRI);
24205ffd83dbSDimitry Andric }
24215ffd83dbSDimitry Andric 
24225ffd83dbSDimitry Andric bool CombinerHelper::matchOperandIsZero(MachineInstr &MI, unsigned OpIdx) {
24235ffd83dbSDimitry Andric   return matchConstantOp(MI.getOperand(OpIdx), 0) &&
24245ffd83dbSDimitry Andric          canReplaceReg(MI.getOperand(0).getReg(), MI.getOperand(OpIdx).getReg(),
24255ffd83dbSDimitry Andric                        MRI);
24265ffd83dbSDimitry Andric }
24275ffd83dbSDimitry Andric 
2428e8d8bef9SDimitry Andric bool CombinerHelper::matchOperandIsUndef(MachineInstr &MI, unsigned OpIdx) {
2429e8d8bef9SDimitry Andric   MachineOperand &MO = MI.getOperand(OpIdx);
2430e8d8bef9SDimitry Andric   return MO.isReg() &&
2431e8d8bef9SDimitry Andric          getOpcodeDef(TargetOpcode::G_IMPLICIT_DEF, MO.getReg(), MRI);
2432e8d8bef9SDimitry Andric }
2433e8d8bef9SDimitry Andric 
2434e8d8bef9SDimitry Andric bool CombinerHelper::matchOperandIsKnownToBeAPowerOfTwo(MachineInstr &MI,
2435e8d8bef9SDimitry Andric                                                         unsigned OpIdx) {
2436e8d8bef9SDimitry Andric   MachineOperand &MO = MI.getOperand(OpIdx);
2437e8d8bef9SDimitry Andric   return isKnownToBeAPowerOfTwo(MO.getReg(), MRI, KB);
2438e8d8bef9SDimitry Andric }
2439e8d8bef9SDimitry Andric 
24405ffd83dbSDimitry Andric bool CombinerHelper::replaceInstWithFConstant(MachineInstr &MI, double C) {
24415ffd83dbSDimitry Andric   assert(MI.getNumDefs() == 1 && "Expected only one def?");
24425ffd83dbSDimitry Andric   Builder.setInstr(MI);
24435ffd83dbSDimitry Andric   Builder.buildFConstant(MI.getOperand(0), C);
24445ffd83dbSDimitry Andric   MI.eraseFromParent();
24455ffd83dbSDimitry Andric   return true;
24465ffd83dbSDimitry Andric }
24475ffd83dbSDimitry Andric 
24485ffd83dbSDimitry Andric bool CombinerHelper::replaceInstWithConstant(MachineInstr &MI, int64_t C) {
24495ffd83dbSDimitry Andric   assert(MI.getNumDefs() == 1 && "Expected only one def?");
24505ffd83dbSDimitry Andric   Builder.setInstr(MI);
24515ffd83dbSDimitry Andric   Builder.buildConstant(MI.getOperand(0), C);
24525ffd83dbSDimitry Andric   MI.eraseFromParent();
24535ffd83dbSDimitry Andric   return true;
24545ffd83dbSDimitry Andric }
24555ffd83dbSDimitry Andric 
2456fe6060f1SDimitry Andric bool CombinerHelper::replaceInstWithConstant(MachineInstr &MI, APInt C) {
2457fe6060f1SDimitry Andric   assert(MI.getNumDefs() == 1 && "Expected only one def?");
2458fe6060f1SDimitry Andric   Builder.setInstr(MI);
2459fe6060f1SDimitry Andric   Builder.buildConstant(MI.getOperand(0), C);
2460fe6060f1SDimitry Andric   MI.eraseFromParent();
2461fe6060f1SDimitry Andric   return true;
2462fe6060f1SDimitry Andric }
2463fe6060f1SDimitry Andric 
24645ffd83dbSDimitry Andric bool CombinerHelper::replaceInstWithUndef(MachineInstr &MI) {
24655ffd83dbSDimitry Andric   assert(MI.getNumDefs() == 1 && "Expected only one def?");
24665ffd83dbSDimitry Andric   Builder.setInstr(MI);
24675ffd83dbSDimitry Andric   Builder.buildUndef(MI.getOperand(0));
24685ffd83dbSDimitry Andric   MI.eraseFromParent();
24695ffd83dbSDimitry Andric   return true;
24705ffd83dbSDimitry Andric }
24715ffd83dbSDimitry Andric 
24725ffd83dbSDimitry Andric bool CombinerHelper::matchSimplifyAddToSub(
24735ffd83dbSDimitry Andric     MachineInstr &MI, std::tuple<Register, Register> &MatchInfo) {
24745ffd83dbSDimitry Andric   Register LHS = MI.getOperand(1).getReg();
24755ffd83dbSDimitry Andric   Register RHS = MI.getOperand(2).getReg();
24765ffd83dbSDimitry Andric   Register &NewLHS = std::get<0>(MatchInfo);
24775ffd83dbSDimitry Andric   Register &NewRHS = std::get<1>(MatchInfo);
24785ffd83dbSDimitry Andric 
24795ffd83dbSDimitry Andric   // Helper lambda to check for opportunities for
24805ffd83dbSDimitry Andric   // ((0-A) + B) -> B - A
24815ffd83dbSDimitry Andric   // (A + (0-B)) -> A - B
24825ffd83dbSDimitry Andric   auto CheckFold = [&](Register &MaybeSub, Register &MaybeNewLHS) {
2483e8d8bef9SDimitry Andric     if (!mi_match(MaybeSub, MRI, m_Neg(m_Reg(NewRHS))))
24845ffd83dbSDimitry Andric       return false;
24855ffd83dbSDimitry Andric     NewLHS = MaybeNewLHS;
24865ffd83dbSDimitry Andric     return true;
24875ffd83dbSDimitry Andric   };
24885ffd83dbSDimitry Andric 
24895ffd83dbSDimitry Andric   return CheckFold(LHS, RHS) || CheckFold(RHS, LHS);
24905ffd83dbSDimitry Andric }
24915ffd83dbSDimitry Andric 
2492e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineInsertVecElts(
2493e8d8bef9SDimitry Andric     MachineInstr &MI, SmallVectorImpl<Register> &MatchInfo) {
2494e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_INSERT_VECTOR_ELT &&
2495e8d8bef9SDimitry Andric          "Invalid opcode");
2496e8d8bef9SDimitry Andric   Register DstReg = MI.getOperand(0).getReg();
2497e8d8bef9SDimitry Andric   LLT DstTy = MRI.getType(DstReg);
2498e8d8bef9SDimitry Andric   assert(DstTy.isVector() && "Invalid G_INSERT_VECTOR_ELT?");
2499e8d8bef9SDimitry Andric   unsigned NumElts = DstTy.getNumElements();
2500e8d8bef9SDimitry Andric   // If this MI is part of a sequence of insert_vec_elts, then
2501e8d8bef9SDimitry Andric   // don't do the combine in the middle of the sequence.
2502e8d8bef9SDimitry Andric   if (MRI.hasOneUse(DstReg) && MRI.use_instr_begin(DstReg)->getOpcode() ==
2503e8d8bef9SDimitry Andric                                    TargetOpcode::G_INSERT_VECTOR_ELT)
2504e8d8bef9SDimitry Andric     return false;
2505e8d8bef9SDimitry Andric   MachineInstr *CurrInst = &MI;
2506e8d8bef9SDimitry Andric   MachineInstr *TmpInst;
2507e8d8bef9SDimitry Andric   int64_t IntImm;
2508e8d8bef9SDimitry Andric   Register TmpReg;
2509e8d8bef9SDimitry Andric   MatchInfo.resize(NumElts);
2510e8d8bef9SDimitry Andric   while (mi_match(
2511e8d8bef9SDimitry Andric       CurrInst->getOperand(0).getReg(), MRI,
2512e8d8bef9SDimitry Andric       m_GInsertVecElt(m_MInstr(TmpInst), m_Reg(TmpReg), m_ICst(IntImm)))) {
2513e8d8bef9SDimitry Andric     if (IntImm >= NumElts)
2514e8d8bef9SDimitry Andric       return false;
2515e8d8bef9SDimitry Andric     if (!MatchInfo[IntImm])
2516e8d8bef9SDimitry Andric       MatchInfo[IntImm] = TmpReg;
2517e8d8bef9SDimitry Andric     CurrInst = TmpInst;
2518e8d8bef9SDimitry Andric   }
2519e8d8bef9SDimitry Andric   // Variable index.
2520e8d8bef9SDimitry Andric   if (CurrInst->getOpcode() == TargetOpcode::G_INSERT_VECTOR_ELT)
2521e8d8bef9SDimitry Andric     return false;
2522e8d8bef9SDimitry Andric   if (TmpInst->getOpcode() == TargetOpcode::G_BUILD_VECTOR) {
2523e8d8bef9SDimitry Andric     for (unsigned I = 1; I < TmpInst->getNumOperands(); ++I) {
2524e8d8bef9SDimitry Andric       if (!MatchInfo[I - 1].isValid())
2525e8d8bef9SDimitry Andric         MatchInfo[I - 1] = TmpInst->getOperand(I).getReg();
2526e8d8bef9SDimitry Andric     }
2527e8d8bef9SDimitry Andric     return true;
2528e8d8bef9SDimitry Andric   }
2529e8d8bef9SDimitry Andric   // If we didn't end in a G_IMPLICIT_DEF, bail out.
2530e8d8bef9SDimitry Andric   return TmpInst->getOpcode() == TargetOpcode::G_IMPLICIT_DEF;
2531e8d8bef9SDimitry Andric }
2532e8d8bef9SDimitry Andric 
2533fe6060f1SDimitry Andric void CombinerHelper::applyCombineInsertVecElts(
2534e8d8bef9SDimitry Andric     MachineInstr &MI, SmallVectorImpl<Register> &MatchInfo) {
2535e8d8bef9SDimitry Andric   Builder.setInstr(MI);
2536e8d8bef9SDimitry Andric   Register UndefReg;
2537e8d8bef9SDimitry Andric   auto GetUndef = [&]() {
2538e8d8bef9SDimitry Andric     if (UndefReg)
2539e8d8bef9SDimitry Andric       return UndefReg;
2540e8d8bef9SDimitry Andric     LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
2541e8d8bef9SDimitry Andric     UndefReg = Builder.buildUndef(DstTy.getScalarType()).getReg(0);
2542e8d8bef9SDimitry Andric     return UndefReg;
2543e8d8bef9SDimitry Andric   };
2544e8d8bef9SDimitry Andric   for (unsigned I = 0; I < MatchInfo.size(); ++I) {
2545e8d8bef9SDimitry Andric     if (!MatchInfo[I])
2546e8d8bef9SDimitry Andric       MatchInfo[I] = GetUndef();
2547e8d8bef9SDimitry Andric   }
2548e8d8bef9SDimitry Andric   Builder.buildBuildVector(MI.getOperand(0).getReg(), MatchInfo);
2549e8d8bef9SDimitry Andric   MI.eraseFromParent();
2550e8d8bef9SDimitry Andric }
2551e8d8bef9SDimitry Andric 
2552fe6060f1SDimitry Andric void CombinerHelper::applySimplifyAddToSub(
25535ffd83dbSDimitry Andric     MachineInstr &MI, std::tuple<Register, Register> &MatchInfo) {
25545ffd83dbSDimitry Andric   Builder.setInstr(MI);
25555ffd83dbSDimitry Andric   Register SubLHS, SubRHS;
25565ffd83dbSDimitry Andric   std::tie(SubLHS, SubRHS) = MatchInfo;
25575ffd83dbSDimitry Andric   Builder.buildSub(MI.getOperand(0).getReg(), SubLHS, SubRHS);
25585ffd83dbSDimitry Andric   MI.eraseFromParent();
25595ffd83dbSDimitry Andric }
25605ffd83dbSDimitry Andric 
2561e8d8bef9SDimitry Andric bool CombinerHelper::matchHoistLogicOpWithSameOpcodeHands(
2562e8d8bef9SDimitry Andric     MachineInstr &MI, InstructionStepsMatchInfo &MatchInfo) {
2563e8d8bef9SDimitry Andric   // Matches: logic (hand x, ...), (hand y, ...) -> hand (logic x, y), ...
2564e8d8bef9SDimitry Andric   //
2565e8d8bef9SDimitry Andric   // Creates the new hand + logic instruction (but does not insert them.)
2566e8d8bef9SDimitry Andric   //
2567e8d8bef9SDimitry Andric   // On success, MatchInfo is populated with the new instructions. These are
2568e8d8bef9SDimitry Andric   // inserted in applyHoistLogicOpWithSameOpcodeHands.
2569e8d8bef9SDimitry Andric   unsigned LogicOpcode = MI.getOpcode();
2570e8d8bef9SDimitry Andric   assert(LogicOpcode == TargetOpcode::G_AND ||
2571e8d8bef9SDimitry Andric          LogicOpcode == TargetOpcode::G_OR ||
2572e8d8bef9SDimitry Andric          LogicOpcode == TargetOpcode::G_XOR);
2573e8d8bef9SDimitry Andric   MachineIRBuilder MIB(MI);
2574e8d8bef9SDimitry Andric   Register Dst = MI.getOperand(0).getReg();
2575e8d8bef9SDimitry Andric   Register LHSReg = MI.getOperand(1).getReg();
2576e8d8bef9SDimitry Andric   Register RHSReg = MI.getOperand(2).getReg();
2577e8d8bef9SDimitry Andric 
2578e8d8bef9SDimitry Andric   // Don't recompute anything.
2579e8d8bef9SDimitry Andric   if (!MRI.hasOneNonDBGUse(LHSReg) || !MRI.hasOneNonDBGUse(RHSReg))
2580e8d8bef9SDimitry Andric     return false;
2581e8d8bef9SDimitry Andric 
2582e8d8bef9SDimitry Andric   // Make sure we have (hand x, ...), (hand y, ...)
2583e8d8bef9SDimitry Andric   MachineInstr *LeftHandInst = getDefIgnoringCopies(LHSReg, MRI);
2584e8d8bef9SDimitry Andric   MachineInstr *RightHandInst = getDefIgnoringCopies(RHSReg, MRI);
2585e8d8bef9SDimitry Andric   if (!LeftHandInst || !RightHandInst)
2586e8d8bef9SDimitry Andric     return false;
2587e8d8bef9SDimitry Andric   unsigned HandOpcode = LeftHandInst->getOpcode();
2588e8d8bef9SDimitry Andric   if (HandOpcode != RightHandInst->getOpcode())
2589e8d8bef9SDimitry Andric     return false;
2590e8d8bef9SDimitry Andric   if (!LeftHandInst->getOperand(1).isReg() ||
2591e8d8bef9SDimitry Andric       !RightHandInst->getOperand(1).isReg())
2592e8d8bef9SDimitry Andric     return false;
2593e8d8bef9SDimitry Andric 
2594e8d8bef9SDimitry Andric   // Make sure the types match up, and if we're doing this post-legalization,
2595e8d8bef9SDimitry Andric   // we end up with legal types.
2596e8d8bef9SDimitry Andric   Register X = LeftHandInst->getOperand(1).getReg();
2597e8d8bef9SDimitry Andric   Register Y = RightHandInst->getOperand(1).getReg();
2598e8d8bef9SDimitry Andric   LLT XTy = MRI.getType(X);
2599e8d8bef9SDimitry Andric   LLT YTy = MRI.getType(Y);
2600e8d8bef9SDimitry Andric   if (XTy != YTy)
2601e8d8bef9SDimitry Andric     return false;
2602e8d8bef9SDimitry Andric   if (!isLegalOrBeforeLegalizer({LogicOpcode, {XTy, YTy}}))
2603e8d8bef9SDimitry Andric     return false;
2604e8d8bef9SDimitry Andric 
2605e8d8bef9SDimitry Andric   // Optional extra source register.
2606e8d8bef9SDimitry Andric   Register ExtraHandOpSrcReg;
2607e8d8bef9SDimitry Andric   switch (HandOpcode) {
2608e8d8bef9SDimitry Andric   default:
2609e8d8bef9SDimitry Andric     return false;
2610e8d8bef9SDimitry Andric   case TargetOpcode::G_ANYEXT:
2611e8d8bef9SDimitry Andric   case TargetOpcode::G_SEXT:
2612e8d8bef9SDimitry Andric   case TargetOpcode::G_ZEXT: {
2613e8d8bef9SDimitry Andric     // Match: logic (ext X), (ext Y) --> ext (logic X, Y)
2614e8d8bef9SDimitry Andric     break;
2615e8d8bef9SDimitry Andric   }
2616e8d8bef9SDimitry Andric   case TargetOpcode::G_AND:
2617e8d8bef9SDimitry Andric   case TargetOpcode::G_ASHR:
2618e8d8bef9SDimitry Andric   case TargetOpcode::G_LSHR:
2619e8d8bef9SDimitry Andric   case TargetOpcode::G_SHL: {
2620e8d8bef9SDimitry Andric     // Match: logic (binop x, z), (binop y, z) -> binop (logic x, y), z
2621e8d8bef9SDimitry Andric     MachineOperand &ZOp = LeftHandInst->getOperand(2);
2622e8d8bef9SDimitry Andric     if (!matchEqualDefs(ZOp, RightHandInst->getOperand(2)))
2623e8d8bef9SDimitry Andric       return false;
2624e8d8bef9SDimitry Andric     ExtraHandOpSrcReg = ZOp.getReg();
2625e8d8bef9SDimitry Andric     break;
2626e8d8bef9SDimitry Andric   }
2627e8d8bef9SDimitry Andric   }
2628e8d8bef9SDimitry Andric 
2629e8d8bef9SDimitry Andric   // Record the steps to build the new instructions.
2630e8d8bef9SDimitry Andric   //
2631e8d8bef9SDimitry Andric   // Steps to build (logic x, y)
2632e8d8bef9SDimitry Andric   auto NewLogicDst = MRI.createGenericVirtualRegister(XTy);
2633e8d8bef9SDimitry Andric   OperandBuildSteps LogicBuildSteps = {
2634e8d8bef9SDimitry Andric       [=](MachineInstrBuilder &MIB) { MIB.addDef(NewLogicDst); },
2635e8d8bef9SDimitry Andric       [=](MachineInstrBuilder &MIB) { MIB.addReg(X); },
2636e8d8bef9SDimitry Andric       [=](MachineInstrBuilder &MIB) { MIB.addReg(Y); }};
2637e8d8bef9SDimitry Andric   InstructionBuildSteps LogicSteps(LogicOpcode, LogicBuildSteps);
2638e8d8bef9SDimitry Andric 
2639e8d8bef9SDimitry Andric   // Steps to build hand (logic x, y), ...z
2640e8d8bef9SDimitry Andric   OperandBuildSteps HandBuildSteps = {
2641e8d8bef9SDimitry Andric       [=](MachineInstrBuilder &MIB) { MIB.addDef(Dst); },
2642e8d8bef9SDimitry Andric       [=](MachineInstrBuilder &MIB) { MIB.addReg(NewLogicDst); }};
2643e8d8bef9SDimitry Andric   if (ExtraHandOpSrcReg.isValid())
2644e8d8bef9SDimitry Andric     HandBuildSteps.push_back(
2645e8d8bef9SDimitry Andric         [=](MachineInstrBuilder &MIB) { MIB.addReg(ExtraHandOpSrcReg); });
2646e8d8bef9SDimitry Andric   InstructionBuildSteps HandSteps(HandOpcode, HandBuildSteps);
2647e8d8bef9SDimitry Andric 
2648e8d8bef9SDimitry Andric   MatchInfo = InstructionStepsMatchInfo({LogicSteps, HandSteps});
2649e8d8bef9SDimitry Andric   return true;
2650e8d8bef9SDimitry Andric }
2651e8d8bef9SDimitry Andric 
2652fe6060f1SDimitry Andric void CombinerHelper::applyBuildInstructionSteps(
2653e8d8bef9SDimitry Andric     MachineInstr &MI, InstructionStepsMatchInfo &MatchInfo) {
2654e8d8bef9SDimitry Andric   assert(MatchInfo.InstrsToBuild.size() &&
2655e8d8bef9SDimitry Andric          "Expected at least one instr to build?");
2656e8d8bef9SDimitry Andric   Builder.setInstr(MI);
2657e8d8bef9SDimitry Andric   for (auto &InstrToBuild : MatchInfo.InstrsToBuild) {
2658e8d8bef9SDimitry Andric     assert(InstrToBuild.Opcode && "Expected a valid opcode?");
2659e8d8bef9SDimitry Andric     assert(InstrToBuild.OperandFns.size() && "Expected at least one operand?");
2660e8d8bef9SDimitry Andric     MachineInstrBuilder Instr = Builder.buildInstr(InstrToBuild.Opcode);
2661e8d8bef9SDimitry Andric     for (auto &OperandFn : InstrToBuild.OperandFns)
2662e8d8bef9SDimitry Andric       OperandFn(Instr);
2663e8d8bef9SDimitry Andric   }
2664e8d8bef9SDimitry Andric   MI.eraseFromParent();
2665e8d8bef9SDimitry Andric }
2666e8d8bef9SDimitry Andric 
2667e8d8bef9SDimitry Andric bool CombinerHelper::matchAshrShlToSextInreg(
2668e8d8bef9SDimitry Andric     MachineInstr &MI, std::tuple<Register, int64_t> &MatchInfo) {
2669e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_ASHR);
2670e8d8bef9SDimitry Andric   int64_t ShlCst, AshrCst;
2671e8d8bef9SDimitry Andric   Register Src;
2672e8d8bef9SDimitry Andric   // FIXME: detect splat constant vectors.
2673e8d8bef9SDimitry Andric   if (!mi_match(MI.getOperand(0).getReg(), MRI,
2674e8d8bef9SDimitry Andric                 m_GAShr(m_GShl(m_Reg(Src), m_ICst(ShlCst)), m_ICst(AshrCst))))
2675e8d8bef9SDimitry Andric     return false;
2676e8d8bef9SDimitry Andric   if (ShlCst != AshrCst)
2677e8d8bef9SDimitry Andric     return false;
2678e8d8bef9SDimitry Andric   if (!isLegalOrBeforeLegalizer(
2679e8d8bef9SDimitry Andric           {TargetOpcode::G_SEXT_INREG, {MRI.getType(Src)}}))
2680e8d8bef9SDimitry Andric     return false;
2681e8d8bef9SDimitry Andric   MatchInfo = std::make_tuple(Src, ShlCst);
2682e8d8bef9SDimitry Andric   return true;
2683e8d8bef9SDimitry Andric }
2684fe6060f1SDimitry Andric 
2685fe6060f1SDimitry Andric void CombinerHelper::applyAshShlToSextInreg(
2686e8d8bef9SDimitry Andric     MachineInstr &MI, std::tuple<Register, int64_t> &MatchInfo) {
2687e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_ASHR);
2688e8d8bef9SDimitry Andric   Register Src;
2689e8d8bef9SDimitry Andric   int64_t ShiftAmt;
2690e8d8bef9SDimitry Andric   std::tie(Src, ShiftAmt) = MatchInfo;
2691e8d8bef9SDimitry Andric   unsigned Size = MRI.getType(Src).getScalarSizeInBits();
2692e8d8bef9SDimitry Andric   Builder.setInstrAndDebugLoc(MI);
2693e8d8bef9SDimitry Andric   Builder.buildSExtInReg(MI.getOperand(0).getReg(), Src, Size - ShiftAmt);
2694e8d8bef9SDimitry Andric   MI.eraseFromParent();
2695fe6060f1SDimitry Andric }
2696fe6060f1SDimitry Andric 
2697fe6060f1SDimitry Andric /// and(and(x, C1), C2) -> C1&C2 ? and(x, C1&C2) : 0
2698fe6060f1SDimitry Andric bool CombinerHelper::matchOverlappingAnd(
2699fe6060f1SDimitry Andric     MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
2700fe6060f1SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_AND);
2701fe6060f1SDimitry Andric 
2702fe6060f1SDimitry Andric   Register Dst = MI.getOperand(0).getReg();
2703fe6060f1SDimitry Andric   LLT Ty = MRI.getType(Dst);
2704fe6060f1SDimitry Andric 
2705fe6060f1SDimitry Andric   Register R;
2706fe6060f1SDimitry Andric   int64_t C1;
2707fe6060f1SDimitry Andric   int64_t C2;
2708fe6060f1SDimitry Andric   if (!mi_match(
2709fe6060f1SDimitry Andric           Dst, MRI,
2710fe6060f1SDimitry Andric           m_GAnd(m_GAnd(m_Reg(R), m_ICst(C1)), m_ICst(C2))))
2711fe6060f1SDimitry Andric     return false;
2712fe6060f1SDimitry Andric 
2713fe6060f1SDimitry Andric   MatchInfo = [=](MachineIRBuilder &B) {
2714fe6060f1SDimitry Andric     if (C1 & C2) {
2715fe6060f1SDimitry Andric       B.buildAnd(Dst, R, B.buildConstant(Ty, C1 & C2));
2716fe6060f1SDimitry Andric       return;
2717fe6060f1SDimitry Andric     }
2718fe6060f1SDimitry Andric     auto Zero = B.buildConstant(Ty, 0);
2719fe6060f1SDimitry Andric     replaceRegWith(MRI, Dst, Zero->getOperand(0).getReg());
2720fe6060f1SDimitry Andric   };
2721e8d8bef9SDimitry Andric   return true;
2722e8d8bef9SDimitry Andric }
2723e8d8bef9SDimitry Andric 
2724e8d8bef9SDimitry Andric bool CombinerHelper::matchRedundantAnd(MachineInstr &MI,
2725e8d8bef9SDimitry Andric                                        Register &Replacement) {
2726e8d8bef9SDimitry Andric   // Given
2727e8d8bef9SDimitry Andric   //
2728e8d8bef9SDimitry Andric   // %y:_(sN) = G_SOMETHING
2729e8d8bef9SDimitry Andric   // %x:_(sN) = G_SOMETHING
2730e8d8bef9SDimitry Andric   // %res:_(sN) = G_AND %x, %y
2731e8d8bef9SDimitry Andric   //
2732e8d8bef9SDimitry Andric   // Eliminate the G_AND when it is known that x & y == x or x & y == y.
2733e8d8bef9SDimitry Andric   //
2734e8d8bef9SDimitry Andric   // Patterns like this can appear as a result of legalization. E.g.
2735e8d8bef9SDimitry Andric   //
2736e8d8bef9SDimitry Andric   // %cmp:_(s32) = G_ICMP intpred(pred), %x(s32), %y
2737e8d8bef9SDimitry Andric   // %one:_(s32) = G_CONSTANT i32 1
2738e8d8bef9SDimitry Andric   // %and:_(s32) = G_AND %cmp, %one
2739e8d8bef9SDimitry Andric   //
2740e8d8bef9SDimitry Andric   // In this case, G_ICMP only produces a single bit, so x & 1 == x.
2741e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_AND);
2742e8d8bef9SDimitry Andric   if (!KB)
2743e8d8bef9SDimitry Andric     return false;
2744e8d8bef9SDimitry Andric 
2745e8d8bef9SDimitry Andric   Register AndDst = MI.getOperand(0).getReg();
2746e8d8bef9SDimitry Andric   LLT DstTy = MRI.getType(AndDst);
2747e8d8bef9SDimitry Andric 
2748e8d8bef9SDimitry Andric   // FIXME: This should be removed once GISelKnownBits supports vectors.
2749e8d8bef9SDimitry Andric   if (DstTy.isVector())
2750e8d8bef9SDimitry Andric     return false;
2751e8d8bef9SDimitry Andric 
2752e8d8bef9SDimitry Andric   Register LHS = MI.getOperand(1).getReg();
2753e8d8bef9SDimitry Andric   Register RHS = MI.getOperand(2).getReg();
2754e8d8bef9SDimitry Andric   KnownBits LHSBits = KB->getKnownBits(LHS);
2755e8d8bef9SDimitry Andric   KnownBits RHSBits = KB->getKnownBits(RHS);
2756e8d8bef9SDimitry Andric 
2757e8d8bef9SDimitry Andric   // Check that x & Mask == x.
2758e8d8bef9SDimitry Andric   // x & 1 == x, always
2759e8d8bef9SDimitry Andric   // x & 0 == x, only if x is also 0
2760e8d8bef9SDimitry Andric   // Meaning Mask has no effect if every bit is either one in Mask or zero in x.
2761e8d8bef9SDimitry Andric   //
2762e8d8bef9SDimitry Andric   // Check if we can replace AndDst with the LHS of the G_AND
2763e8d8bef9SDimitry Andric   if (canReplaceReg(AndDst, LHS, MRI) &&
2764349cc55cSDimitry Andric       (LHSBits.Zero | RHSBits.One).isAllOnes()) {
2765e8d8bef9SDimitry Andric     Replacement = LHS;
2766e8d8bef9SDimitry Andric     return true;
2767e8d8bef9SDimitry Andric   }
2768e8d8bef9SDimitry Andric 
2769e8d8bef9SDimitry Andric   // Check if we can replace AndDst with the RHS of the G_AND
2770e8d8bef9SDimitry Andric   if (canReplaceReg(AndDst, RHS, MRI) &&
2771349cc55cSDimitry Andric       (LHSBits.One | RHSBits.Zero).isAllOnes()) {
2772e8d8bef9SDimitry Andric     Replacement = RHS;
2773e8d8bef9SDimitry Andric     return true;
2774e8d8bef9SDimitry Andric   }
2775e8d8bef9SDimitry Andric 
2776e8d8bef9SDimitry Andric   return false;
2777e8d8bef9SDimitry Andric }
2778e8d8bef9SDimitry Andric 
2779e8d8bef9SDimitry Andric bool CombinerHelper::matchRedundantOr(MachineInstr &MI, Register &Replacement) {
2780e8d8bef9SDimitry Andric   // Given
2781e8d8bef9SDimitry Andric   //
2782e8d8bef9SDimitry Andric   // %y:_(sN) = G_SOMETHING
2783e8d8bef9SDimitry Andric   // %x:_(sN) = G_SOMETHING
2784e8d8bef9SDimitry Andric   // %res:_(sN) = G_OR %x, %y
2785e8d8bef9SDimitry Andric   //
2786e8d8bef9SDimitry Andric   // Eliminate the G_OR when it is known that x | y == x or x | y == y.
2787e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_OR);
2788e8d8bef9SDimitry Andric   if (!KB)
2789e8d8bef9SDimitry Andric     return false;
2790e8d8bef9SDimitry Andric 
2791e8d8bef9SDimitry Andric   Register OrDst = MI.getOperand(0).getReg();
2792e8d8bef9SDimitry Andric   LLT DstTy = MRI.getType(OrDst);
2793e8d8bef9SDimitry Andric 
2794e8d8bef9SDimitry Andric   // FIXME: This should be removed once GISelKnownBits supports vectors.
2795e8d8bef9SDimitry Andric   if (DstTy.isVector())
2796e8d8bef9SDimitry Andric     return false;
2797e8d8bef9SDimitry Andric 
2798e8d8bef9SDimitry Andric   Register LHS = MI.getOperand(1).getReg();
2799e8d8bef9SDimitry Andric   Register RHS = MI.getOperand(2).getReg();
2800e8d8bef9SDimitry Andric   KnownBits LHSBits = KB->getKnownBits(LHS);
2801e8d8bef9SDimitry Andric   KnownBits RHSBits = KB->getKnownBits(RHS);
2802e8d8bef9SDimitry Andric 
2803e8d8bef9SDimitry Andric   // Check that x | Mask == x.
2804e8d8bef9SDimitry Andric   // x | 0 == x, always
2805e8d8bef9SDimitry Andric   // x | 1 == x, only if x is also 1
2806e8d8bef9SDimitry Andric   // Meaning Mask has no effect if every bit is either zero in Mask or one in x.
2807e8d8bef9SDimitry Andric   //
2808e8d8bef9SDimitry Andric   // Check if we can replace OrDst with the LHS of the G_OR
2809e8d8bef9SDimitry Andric   if (canReplaceReg(OrDst, LHS, MRI) &&
2810349cc55cSDimitry Andric       (LHSBits.One | RHSBits.Zero).isAllOnes()) {
2811e8d8bef9SDimitry Andric     Replacement = LHS;
2812e8d8bef9SDimitry Andric     return true;
2813e8d8bef9SDimitry Andric   }
2814e8d8bef9SDimitry Andric 
2815e8d8bef9SDimitry Andric   // Check if we can replace OrDst with the RHS of the G_OR
2816e8d8bef9SDimitry Andric   if (canReplaceReg(OrDst, RHS, MRI) &&
2817349cc55cSDimitry Andric       (LHSBits.Zero | RHSBits.One).isAllOnes()) {
2818e8d8bef9SDimitry Andric     Replacement = RHS;
2819e8d8bef9SDimitry Andric     return true;
2820e8d8bef9SDimitry Andric   }
2821e8d8bef9SDimitry Andric 
2822e8d8bef9SDimitry Andric   return false;
2823e8d8bef9SDimitry Andric }
2824e8d8bef9SDimitry Andric 
2825e8d8bef9SDimitry Andric bool CombinerHelper::matchRedundantSExtInReg(MachineInstr &MI) {
2826e8d8bef9SDimitry Andric   // If the input is already sign extended, just drop the extension.
2827e8d8bef9SDimitry Andric   Register Src = MI.getOperand(1).getReg();
2828e8d8bef9SDimitry Andric   unsigned ExtBits = MI.getOperand(2).getImm();
2829e8d8bef9SDimitry Andric   unsigned TypeSize = MRI.getType(Src).getScalarSizeInBits();
2830e8d8bef9SDimitry Andric   return KB->computeNumSignBits(Src) >= (TypeSize - ExtBits + 1);
2831e8d8bef9SDimitry Andric }
2832e8d8bef9SDimitry Andric 
2833e8d8bef9SDimitry Andric static bool isConstValidTrue(const TargetLowering &TLI, unsigned ScalarSizeBits,
2834e8d8bef9SDimitry Andric                              int64_t Cst, bool IsVector, bool IsFP) {
2835e8d8bef9SDimitry Andric   // For i1, Cst will always be -1 regardless of boolean contents.
2836e8d8bef9SDimitry Andric   return (ScalarSizeBits == 1 && Cst == -1) ||
2837e8d8bef9SDimitry Andric          isConstTrueVal(TLI, Cst, IsVector, IsFP);
2838e8d8bef9SDimitry Andric }
2839e8d8bef9SDimitry Andric 
2840e8d8bef9SDimitry Andric bool CombinerHelper::matchNotCmp(MachineInstr &MI,
2841e8d8bef9SDimitry Andric                                  SmallVectorImpl<Register> &RegsToNegate) {
2842e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_XOR);
2843e8d8bef9SDimitry Andric   LLT Ty = MRI.getType(MI.getOperand(0).getReg());
2844e8d8bef9SDimitry Andric   const auto &TLI = *Builder.getMF().getSubtarget().getTargetLowering();
2845e8d8bef9SDimitry Andric   Register XorSrc;
2846e8d8bef9SDimitry Andric   Register CstReg;
2847e8d8bef9SDimitry Andric   // We match xor(src, true) here.
2848e8d8bef9SDimitry Andric   if (!mi_match(MI.getOperand(0).getReg(), MRI,
2849e8d8bef9SDimitry Andric                 m_GXor(m_Reg(XorSrc), m_Reg(CstReg))))
2850e8d8bef9SDimitry Andric     return false;
2851e8d8bef9SDimitry Andric 
2852e8d8bef9SDimitry Andric   if (!MRI.hasOneNonDBGUse(XorSrc))
2853e8d8bef9SDimitry Andric     return false;
2854e8d8bef9SDimitry Andric 
2855e8d8bef9SDimitry Andric   // Check that XorSrc is the root of a tree of comparisons combined with ANDs
2856e8d8bef9SDimitry Andric   // and ORs. The suffix of RegsToNegate starting from index I is used a work
2857e8d8bef9SDimitry Andric   // list of tree nodes to visit.
2858e8d8bef9SDimitry Andric   RegsToNegate.push_back(XorSrc);
2859e8d8bef9SDimitry Andric   // Remember whether the comparisons are all integer or all floating point.
2860e8d8bef9SDimitry Andric   bool IsInt = false;
2861e8d8bef9SDimitry Andric   bool IsFP = false;
2862e8d8bef9SDimitry Andric   for (unsigned I = 0; I < RegsToNegate.size(); ++I) {
2863e8d8bef9SDimitry Andric     Register Reg = RegsToNegate[I];
2864e8d8bef9SDimitry Andric     if (!MRI.hasOneNonDBGUse(Reg))
2865e8d8bef9SDimitry Andric       return false;
2866e8d8bef9SDimitry Andric     MachineInstr *Def = MRI.getVRegDef(Reg);
2867e8d8bef9SDimitry Andric     switch (Def->getOpcode()) {
2868e8d8bef9SDimitry Andric     default:
2869e8d8bef9SDimitry Andric       // Don't match if the tree contains anything other than ANDs, ORs and
2870e8d8bef9SDimitry Andric       // comparisons.
2871e8d8bef9SDimitry Andric       return false;
2872e8d8bef9SDimitry Andric     case TargetOpcode::G_ICMP:
2873e8d8bef9SDimitry Andric       if (IsFP)
2874e8d8bef9SDimitry Andric         return false;
2875e8d8bef9SDimitry Andric       IsInt = true;
2876e8d8bef9SDimitry Andric       // When we apply the combine we will invert the predicate.
2877e8d8bef9SDimitry Andric       break;
2878e8d8bef9SDimitry Andric     case TargetOpcode::G_FCMP:
2879e8d8bef9SDimitry Andric       if (IsInt)
2880e8d8bef9SDimitry Andric         return false;
2881e8d8bef9SDimitry Andric       IsFP = true;
2882e8d8bef9SDimitry Andric       // When we apply the combine we will invert the predicate.
2883e8d8bef9SDimitry Andric       break;
2884e8d8bef9SDimitry Andric     case TargetOpcode::G_AND:
2885e8d8bef9SDimitry Andric     case TargetOpcode::G_OR:
2886e8d8bef9SDimitry Andric       // Implement De Morgan's laws:
2887e8d8bef9SDimitry Andric       // ~(x & y) -> ~x | ~y
2888e8d8bef9SDimitry Andric       // ~(x | y) -> ~x & ~y
2889e8d8bef9SDimitry Andric       // When we apply the combine we will change the opcode and recursively
2890e8d8bef9SDimitry Andric       // negate the operands.
2891e8d8bef9SDimitry Andric       RegsToNegate.push_back(Def->getOperand(1).getReg());
2892e8d8bef9SDimitry Andric       RegsToNegate.push_back(Def->getOperand(2).getReg());
2893e8d8bef9SDimitry Andric       break;
2894e8d8bef9SDimitry Andric     }
2895e8d8bef9SDimitry Andric   }
2896e8d8bef9SDimitry Andric 
2897e8d8bef9SDimitry Andric   // Now we know whether the comparisons are integer or floating point, check
2898e8d8bef9SDimitry Andric   // the constant in the xor.
2899e8d8bef9SDimitry Andric   int64_t Cst;
2900e8d8bef9SDimitry Andric   if (Ty.isVector()) {
2901e8d8bef9SDimitry Andric     MachineInstr *CstDef = MRI.getVRegDef(CstReg);
2902e8d8bef9SDimitry Andric     auto MaybeCst = getBuildVectorConstantSplat(*CstDef, MRI);
2903e8d8bef9SDimitry Andric     if (!MaybeCst)
2904e8d8bef9SDimitry Andric       return false;
2905e8d8bef9SDimitry Andric     if (!isConstValidTrue(TLI, Ty.getScalarSizeInBits(), *MaybeCst, true, IsFP))
2906e8d8bef9SDimitry Andric       return false;
2907e8d8bef9SDimitry Andric   } else {
2908e8d8bef9SDimitry Andric     if (!mi_match(CstReg, MRI, m_ICst(Cst)))
2909e8d8bef9SDimitry Andric       return false;
2910e8d8bef9SDimitry Andric     if (!isConstValidTrue(TLI, Ty.getSizeInBits(), Cst, false, IsFP))
2911e8d8bef9SDimitry Andric       return false;
2912e8d8bef9SDimitry Andric   }
2913e8d8bef9SDimitry Andric 
2914e8d8bef9SDimitry Andric   return true;
2915e8d8bef9SDimitry Andric }
2916e8d8bef9SDimitry Andric 
2917fe6060f1SDimitry Andric void CombinerHelper::applyNotCmp(MachineInstr &MI,
2918e8d8bef9SDimitry Andric                                  SmallVectorImpl<Register> &RegsToNegate) {
2919e8d8bef9SDimitry Andric   for (Register Reg : RegsToNegate) {
2920e8d8bef9SDimitry Andric     MachineInstr *Def = MRI.getVRegDef(Reg);
2921e8d8bef9SDimitry Andric     Observer.changingInstr(*Def);
2922e8d8bef9SDimitry Andric     // For each comparison, invert the opcode. For each AND and OR, change the
2923e8d8bef9SDimitry Andric     // opcode.
2924e8d8bef9SDimitry Andric     switch (Def->getOpcode()) {
2925e8d8bef9SDimitry Andric     default:
2926e8d8bef9SDimitry Andric       llvm_unreachable("Unexpected opcode");
2927e8d8bef9SDimitry Andric     case TargetOpcode::G_ICMP:
2928e8d8bef9SDimitry Andric     case TargetOpcode::G_FCMP: {
2929e8d8bef9SDimitry Andric       MachineOperand &PredOp = Def->getOperand(1);
2930e8d8bef9SDimitry Andric       CmpInst::Predicate NewP = CmpInst::getInversePredicate(
2931e8d8bef9SDimitry Andric           (CmpInst::Predicate)PredOp.getPredicate());
2932e8d8bef9SDimitry Andric       PredOp.setPredicate(NewP);
2933e8d8bef9SDimitry Andric       break;
2934e8d8bef9SDimitry Andric     }
2935e8d8bef9SDimitry Andric     case TargetOpcode::G_AND:
2936e8d8bef9SDimitry Andric       Def->setDesc(Builder.getTII().get(TargetOpcode::G_OR));
2937e8d8bef9SDimitry Andric       break;
2938e8d8bef9SDimitry Andric     case TargetOpcode::G_OR:
2939e8d8bef9SDimitry Andric       Def->setDesc(Builder.getTII().get(TargetOpcode::G_AND));
2940e8d8bef9SDimitry Andric       break;
2941e8d8bef9SDimitry Andric     }
2942e8d8bef9SDimitry Andric     Observer.changedInstr(*Def);
2943e8d8bef9SDimitry Andric   }
2944e8d8bef9SDimitry Andric 
2945e8d8bef9SDimitry Andric   replaceRegWith(MRI, MI.getOperand(0).getReg(), MI.getOperand(1).getReg());
2946e8d8bef9SDimitry Andric   MI.eraseFromParent();
2947e8d8bef9SDimitry Andric }
2948e8d8bef9SDimitry Andric 
2949e8d8bef9SDimitry Andric bool CombinerHelper::matchXorOfAndWithSameReg(
2950e8d8bef9SDimitry Andric     MachineInstr &MI, std::pair<Register, Register> &MatchInfo) {
2951e8d8bef9SDimitry Andric   // Match (xor (and x, y), y) (or any of its commuted cases)
2952e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_XOR);
2953e8d8bef9SDimitry Andric   Register &X = MatchInfo.first;
2954e8d8bef9SDimitry Andric   Register &Y = MatchInfo.second;
2955e8d8bef9SDimitry Andric   Register AndReg = MI.getOperand(1).getReg();
2956e8d8bef9SDimitry Andric   Register SharedReg = MI.getOperand(2).getReg();
2957e8d8bef9SDimitry Andric 
2958e8d8bef9SDimitry Andric   // Find a G_AND on either side of the G_XOR.
2959e8d8bef9SDimitry Andric   // Look for one of
2960e8d8bef9SDimitry Andric   //
2961e8d8bef9SDimitry Andric   // (xor (and x, y), SharedReg)
2962e8d8bef9SDimitry Andric   // (xor SharedReg, (and x, y))
2963e8d8bef9SDimitry Andric   if (!mi_match(AndReg, MRI, m_GAnd(m_Reg(X), m_Reg(Y)))) {
2964e8d8bef9SDimitry Andric     std::swap(AndReg, SharedReg);
2965e8d8bef9SDimitry Andric     if (!mi_match(AndReg, MRI, m_GAnd(m_Reg(X), m_Reg(Y))))
2966e8d8bef9SDimitry Andric       return false;
2967e8d8bef9SDimitry Andric   }
2968e8d8bef9SDimitry Andric 
2969e8d8bef9SDimitry Andric   // Only do this if we'll eliminate the G_AND.
2970e8d8bef9SDimitry Andric   if (!MRI.hasOneNonDBGUse(AndReg))
2971e8d8bef9SDimitry Andric     return false;
2972e8d8bef9SDimitry Andric 
2973e8d8bef9SDimitry Andric   // We can combine if SharedReg is the same as either the LHS or RHS of the
2974e8d8bef9SDimitry Andric   // G_AND.
2975e8d8bef9SDimitry Andric   if (Y != SharedReg)
2976e8d8bef9SDimitry Andric     std::swap(X, Y);
2977e8d8bef9SDimitry Andric   return Y == SharedReg;
2978e8d8bef9SDimitry Andric }
2979e8d8bef9SDimitry Andric 
2980fe6060f1SDimitry Andric void CombinerHelper::applyXorOfAndWithSameReg(
2981e8d8bef9SDimitry Andric     MachineInstr &MI, std::pair<Register, Register> &MatchInfo) {
2982e8d8bef9SDimitry Andric   // Fold (xor (and x, y), y) -> (and (not x), y)
2983e8d8bef9SDimitry Andric   Builder.setInstrAndDebugLoc(MI);
2984e8d8bef9SDimitry Andric   Register X, Y;
2985e8d8bef9SDimitry Andric   std::tie(X, Y) = MatchInfo;
2986e8d8bef9SDimitry Andric   auto Not = Builder.buildNot(MRI.getType(X), X);
2987e8d8bef9SDimitry Andric   Observer.changingInstr(MI);
2988e8d8bef9SDimitry Andric   MI.setDesc(Builder.getTII().get(TargetOpcode::G_AND));
2989e8d8bef9SDimitry Andric   MI.getOperand(1).setReg(Not->getOperand(0).getReg());
2990e8d8bef9SDimitry Andric   MI.getOperand(2).setReg(Y);
2991e8d8bef9SDimitry Andric   Observer.changedInstr(MI);
2992e8d8bef9SDimitry Andric }
2993e8d8bef9SDimitry Andric 
2994e8d8bef9SDimitry Andric bool CombinerHelper::matchPtrAddZero(MachineInstr &MI) {
2995349cc55cSDimitry Andric   auto &PtrAdd = cast<GPtrAdd>(MI);
2996349cc55cSDimitry Andric   Register DstReg = PtrAdd.getReg(0);
2997e8d8bef9SDimitry Andric   LLT Ty = MRI.getType(DstReg);
2998e8d8bef9SDimitry Andric   const DataLayout &DL = Builder.getMF().getDataLayout();
2999e8d8bef9SDimitry Andric 
3000e8d8bef9SDimitry Andric   if (DL.isNonIntegralAddressSpace(Ty.getScalarType().getAddressSpace()))
3001e8d8bef9SDimitry Andric     return false;
3002e8d8bef9SDimitry Andric 
3003e8d8bef9SDimitry Andric   if (Ty.isPointer()) {
3004349cc55cSDimitry Andric     auto ConstVal = getIConstantVRegVal(PtrAdd.getBaseReg(), MRI);
3005e8d8bef9SDimitry Andric     return ConstVal && *ConstVal == 0;
3006e8d8bef9SDimitry Andric   }
3007e8d8bef9SDimitry Andric 
3008e8d8bef9SDimitry Andric   assert(Ty.isVector() && "Expecting a vector type");
3009349cc55cSDimitry Andric   const MachineInstr *VecMI = MRI.getVRegDef(PtrAdd.getBaseReg());
3010e8d8bef9SDimitry Andric   return isBuildVectorAllZeros(*VecMI, MRI);
3011e8d8bef9SDimitry Andric }
3012e8d8bef9SDimitry Andric 
3013fe6060f1SDimitry Andric void CombinerHelper::applyPtrAddZero(MachineInstr &MI) {
3014349cc55cSDimitry Andric   auto &PtrAdd = cast<GPtrAdd>(MI);
3015349cc55cSDimitry Andric   Builder.setInstrAndDebugLoc(PtrAdd);
3016349cc55cSDimitry Andric   Builder.buildIntToPtr(PtrAdd.getReg(0), PtrAdd.getOffsetReg());
3017349cc55cSDimitry Andric   PtrAdd.eraseFromParent();
3018e8d8bef9SDimitry Andric }
3019e8d8bef9SDimitry Andric 
3020e8d8bef9SDimitry Andric /// The second source operand is known to be a power of 2.
3021fe6060f1SDimitry Andric void CombinerHelper::applySimplifyURemByPow2(MachineInstr &MI) {
3022e8d8bef9SDimitry Andric   Register DstReg = MI.getOperand(0).getReg();
3023e8d8bef9SDimitry Andric   Register Src0 = MI.getOperand(1).getReg();
3024e8d8bef9SDimitry Andric   Register Pow2Src1 = MI.getOperand(2).getReg();
3025e8d8bef9SDimitry Andric   LLT Ty = MRI.getType(DstReg);
3026e8d8bef9SDimitry Andric   Builder.setInstrAndDebugLoc(MI);
3027e8d8bef9SDimitry Andric 
3028e8d8bef9SDimitry Andric   // Fold (urem x, pow2) -> (and x, pow2-1)
3029e8d8bef9SDimitry Andric   auto NegOne = Builder.buildConstant(Ty, -1);
3030e8d8bef9SDimitry Andric   auto Add = Builder.buildAdd(Ty, Pow2Src1, NegOne);
3031e8d8bef9SDimitry Andric   Builder.buildAnd(DstReg, Src0, Add);
3032e8d8bef9SDimitry Andric   MI.eraseFromParent();
3033e8d8bef9SDimitry Andric }
3034e8d8bef9SDimitry Andric 
3035e8d8bef9SDimitry Andric Optional<SmallVector<Register, 8>>
3036e8d8bef9SDimitry Andric CombinerHelper::findCandidatesForLoadOrCombine(const MachineInstr *Root) const {
3037e8d8bef9SDimitry Andric   assert(Root->getOpcode() == TargetOpcode::G_OR && "Expected G_OR only!");
3038e8d8bef9SDimitry Andric   // We want to detect if Root is part of a tree which represents a bunch
3039e8d8bef9SDimitry Andric   // of loads being merged into a larger load. We'll try to recognize patterns
3040e8d8bef9SDimitry Andric   // like, for example:
3041e8d8bef9SDimitry Andric   //
3042e8d8bef9SDimitry Andric   //  Reg   Reg
3043e8d8bef9SDimitry Andric   //   \    /
3044e8d8bef9SDimitry Andric   //    OR_1   Reg
3045e8d8bef9SDimitry Andric   //     \    /
3046e8d8bef9SDimitry Andric   //      OR_2
3047e8d8bef9SDimitry Andric   //        \     Reg
3048e8d8bef9SDimitry Andric   //         .. /
3049e8d8bef9SDimitry Andric   //        Root
3050e8d8bef9SDimitry Andric   //
3051e8d8bef9SDimitry Andric   //  Reg   Reg   Reg   Reg
3052e8d8bef9SDimitry Andric   //     \ /       \   /
3053e8d8bef9SDimitry Andric   //     OR_1      OR_2
3054e8d8bef9SDimitry Andric   //       \       /
3055e8d8bef9SDimitry Andric   //        \    /
3056e8d8bef9SDimitry Andric   //         ...
3057e8d8bef9SDimitry Andric   //         Root
3058e8d8bef9SDimitry Andric   //
3059e8d8bef9SDimitry Andric   // Each "Reg" may have been produced by a load + some arithmetic. This
3060e8d8bef9SDimitry Andric   // function will save each of them.
3061e8d8bef9SDimitry Andric   SmallVector<Register, 8> RegsToVisit;
3062e8d8bef9SDimitry Andric   SmallVector<const MachineInstr *, 7> Ors = {Root};
3063e8d8bef9SDimitry Andric 
3064e8d8bef9SDimitry Andric   // In the "worst" case, we're dealing with a load for each byte. So, there
3065e8d8bef9SDimitry Andric   // are at most #bytes - 1 ORs.
3066e8d8bef9SDimitry Andric   const unsigned MaxIter =
3067e8d8bef9SDimitry Andric       MRI.getType(Root->getOperand(0).getReg()).getSizeInBytes() - 1;
3068e8d8bef9SDimitry Andric   for (unsigned Iter = 0; Iter < MaxIter; ++Iter) {
3069e8d8bef9SDimitry Andric     if (Ors.empty())
3070e8d8bef9SDimitry Andric       break;
3071e8d8bef9SDimitry Andric     const MachineInstr *Curr = Ors.pop_back_val();
3072e8d8bef9SDimitry Andric     Register OrLHS = Curr->getOperand(1).getReg();
3073e8d8bef9SDimitry Andric     Register OrRHS = Curr->getOperand(2).getReg();
3074e8d8bef9SDimitry Andric 
3075e8d8bef9SDimitry Andric     // In the combine, we want to elimate the entire tree.
3076e8d8bef9SDimitry Andric     if (!MRI.hasOneNonDBGUse(OrLHS) || !MRI.hasOneNonDBGUse(OrRHS))
3077e8d8bef9SDimitry Andric       return None;
3078e8d8bef9SDimitry Andric 
3079e8d8bef9SDimitry Andric     // If it's a G_OR, save it and continue to walk. If it's not, then it's
3080e8d8bef9SDimitry Andric     // something that may be a load + arithmetic.
3081e8d8bef9SDimitry Andric     if (const MachineInstr *Or = getOpcodeDef(TargetOpcode::G_OR, OrLHS, MRI))
3082e8d8bef9SDimitry Andric       Ors.push_back(Or);
3083e8d8bef9SDimitry Andric     else
3084e8d8bef9SDimitry Andric       RegsToVisit.push_back(OrLHS);
3085e8d8bef9SDimitry Andric     if (const MachineInstr *Or = getOpcodeDef(TargetOpcode::G_OR, OrRHS, MRI))
3086e8d8bef9SDimitry Andric       Ors.push_back(Or);
3087e8d8bef9SDimitry Andric     else
3088e8d8bef9SDimitry Andric       RegsToVisit.push_back(OrRHS);
3089e8d8bef9SDimitry Andric   }
3090e8d8bef9SDimitry Andric 
3091e8d8bef9SDimitry Andric   // We're going to try and merge each register into a wider power-of-2 type,
3092e8d8bef9SDimitry Andric   // so we ought to have an even number of registers.
3093e8d8bef9SDimitry Andric   if (RegsToVisit.empty() || RegsToVisit.size() % 2 != 0)
3094e8d8bef9SDimitry Andric     return None;
3095e8d8bef9SDimitry Andric   return RegsToVisit;
3096e8d8bef9SDimitry Andric }
3097e8d8bef9SDimitry Andric 
3098e8d8bef9SDimitry Andric /// Helper function for findLoadOffsetsForLoadOrCombine.
3099e8d8bef9SDimitry Andric ///
3100e8d8bef9SDimitry Andric /// Check if \p Reg is the result of loading a \p MemSizeInBits wide value,
3101e8d8bef9SDimitry Andric /// and then moving that value into a specific byte offset.
3102e8d8bef9SDimitry Andric ///
3103e8d8bef9SDimitry Andric /// e.g. x[i] << 24
3104e8d8bef9SDimitry Andric ///
3105e8d8bef9SDimitry Andric /// \returns The load instruction and the byte offset it is moved into.
3106fe6060f1SDimitry Andric static Optional<std::pair<GZExtLoad *, int64_t>>
3107e8d8bef9SDimitry Andric matchLoadAndBytePosition(Register Reg, unsigned MemSizeInBits,
3108e8d8bef9SDimitry Andric                          const MachineRegisterInfo &MRI) {
3109e8d8bef9SDimitry Andric   assert(MRI.hasOneNonDBGUse(Reg) &&
3110e8d8bef9SDimitry Andric          "Expected Reg to only have one non-debug use?");
3111e8d8bef9SDimitry Andric   Register MaybeLoad;
3112e8d8bef9SDimitry Andric   int64_t Shift;
3113e8d8bef9SDimitry Andric   if (!mi_match(Reg, MRI,
3114e8d8bef9SDimitry Andric                 m_OneNonDBGUse(m_GShl(m_Reg(MaybeLoad), m_ICst(Shift))))) {
3115e8d8bef9SDimitry Andric     Shift = 0;
3116e8d8bef9SDimitry Andric     MaybeLoad = Reg;
3117e8d8bef9SDimitry Andric   }
3118e8d8bef9SDimitry Andric 
3119e8d8bef9SDimitry Andric   if (Shift % MemSizeInBits != 0)
3120e8d8bef9SDimitry Andric     return None;
3121e8d8bef9SDimitry Andric 
3122e8d8bef9SDimitry Andric   // TODO: Handle other types of loads.
3123fe6060f1SDimitry Andric   auto *Load = getOpcodeDef<GZExtLoad>(MaybeLoad, MRI);
3124e8d8bef9SDimitry Andric   if (!Load)
3125e8d8bef9SDimitry Andric     return None;
3126e8d8bef9SDimitry Andric 
3127fe6060f1SDimitry Andric   if (!Load->isUnordered() || Load->getMemSizeInBits() != MemSizeInBits)
3128e8d8bef9SDimitry Andric     return None;
3129e8d8bef9SDimitry Andric 
3130e8d8bef9SDimitry Andric   return std::make_pair(Load, Shift / MemSizeInBits);
3131e8d8bef9SDimitry Andric }
3132e8d8bef9SDimitry Andric 
3133fe6060f1SDimitry Andric Optional<std::tuple<GZExtLoad *, int64_t, GZExtLoad *>>
3134e8d8bef9SDimitry Andric CombinerHelper::findLoadOffsetsForLoadOrCombine(
3135e8d8bef9SDimitry Andric     SmallDenseMap<int64_t, int64_t, 8> &MemOffset2Idx,
3136e8d8bef9SDimitry Andric     const SmallVector<Register, 8> &RegsToVisit, const unsigned MemSizeInBits) {
3137e8d8bef9SDimitry Andric 
3138e8d8bef9SDimitry Andric   // Each load found for the pattern. There should be one for each RegsToVisit.
3139e8d8bef9SDimitry Andric   SmallSetVector<const MachineInstr *, 8> Loads;
3140e8d8bef9SDimitry Andric 
3141e8d8bef9SDimitry Andric   // The lowest index used in any load. (The lowest "i" for each x[i].)
3142e8d8bef9SDimitry Andric   int64_t LowestIdx = INT64_MAX;
3143e8d8bef9SDimitry Andric 
3144e8d8bef9SDimitry Andric   // The load which uses the lowest index.
3145fe6060f1SDimitry Andric   GZExtLoad *LowestIdxLoad = nullptr;
3146e8d8bef9SDimitry Andric 
3147e8d8bef9SDimitry Andric   // Keeps track of the load indices we see. We shouldn't see any indices twice.
3148e8d8bef9SDimitry Andric   SmallSet<int64_t, 8> SeenIdx;
3149e8d8bef9SDimitry Andric 
3150e8d8bef9SDimitry Andric   // Ensure each load is in the same MBB.
3151e8d8bef9SDimitry Andric   // TODO: Support multiple MachineBasicBlocks.
3152e8d8bef9SDimitry Andric   MachineBasicBlock *MBB = nullptr;
3153e8d8bef9SDimitry Andric   const MachineMemOperand *MMO = nullptr;
3154e8d8bef9SDimitry Andric 
3155e8d8bef9SDimitry Andric   // Earliest instruction-order load in the pattern.
3156fe6060f1SDimitry Andric   GZExtLoad *EarliestLoad = nullptr;
3157e8d8bef9SDimitry Andric 
3158e8d8bef9SDimitry Andric   // Latest instruction-order load in the pattern.
3159fe6060f1SDimitry Andric   GZExtLoad *LatestLoad = nullptr;
3160e8d8bef9SDimitry Andric 
3161e8d8bef9SDimitry Andric   // Base pointer which every load should share.
3162e8d8bef9SDimitry Andric   Register BasePtr;
3163e8d8bef9SDimitry Andric 
3164e8d8bef9SDimitry Andric   // We want to find a load for each register. Each load should have some
3165e8d8bef9SDimitry Andric   // appropriate bit twiddling arithmetic. During this loop, we will also keep
3166e8d8bef9SDimitry Andric   // track of the load which uses the lowest index. Later, we will check if we
3167e8d8bef9SDimitry Andric   // can use its pointer in the final, combined load.
3168e8d8bef9SDimitry Andric   for (auto Reg : RegsToVisit) {
3169e8d8bef9SDimitry Andric     // Find the load, and find the position that it will end up in (e.g. a
3170e8d8bef9SDimitry Andric     // shifted) value.
3171e8d8bef9SDimitry Andric     auto LoadAndPos = matchLoadAndBytePosition(Reg, MemSizeInBits, MRI);
3172e8d8bef9SDimitry Andric     if (!LoadAndPos)
3173e8d8bef9SDimitry Andric       return None;
3174fe6060f1SDimitry Andric     GZExtLoad *Load;
3175e8d8bef9SDimitry Andric     int64_t DstPos;
3176e8d8bef9SDimitry Andric     std::tie(Load, DstPos) = *LoadAndPos;
3177e8d8bef9SDimitry Andric 
3178e8d8bef9SDimitry Andric     // TODO: Handle multiple MachineBasicBlocks. Currently not handled because
3179e8d8bef9SDimitry Andric     // it is difficult to check for stores/calls/etc between loads.
3180e8d8bef9SDimitry Andric     MachineBasicBlock *LoadMBB = Load->getParent();
3181e8d8bef9SDimitry Andric     if (!MBB)
3182e8d8bef9SDimitry Andric       MBB = LoadMBB;
3183e8d8bef9SDimitry Andric     if (LoadMBB != MBB)
3184e8d8bef9SDimitry Andric       return None;
3185e8d8bef9SDimitry Andric 
3186e8d8bef9SDimitry Andric     // Make sure that the MachineMemOperands of every seen load are compatible.
3187fe6060f1SDimitry Andric     auto &LoadMMO = Load->getMMO();
3188e8d8bef9SDimitry Andric     if (!MMO)
3189fe6060f1SDimitry Andric       MMO = &LoadMMO;
3190fe6060f1SDimitry Andric     if (MMO->getAddrSpace() != LoadMMO.getAddrSpace())
3191e8d8bef9SDimitry Andric       return None;
3192e8d8bef9SDimitry Andric 
3193e8d8bef9SDimitry Andric     // Find out what the base pointer and index for the load is.
3194e8d8bef9SDimitry Andric     Register LoadPtr;
3195e8d8bef9SDimitry Andric     int64_t Idx;
3196e8d8bef9SDimitry Andric     if (!mi_match(Load->getOperand(1).getReg(), MRI,
3197e8d8bef9SDimitry Andric                   m_GPtrAdd(m_Reg(LoadPtr), m_ICst(Idx)))) {
3198e8d8bef9SDimitry Andric       LoadPtr = Load->getOperand(1).getReg();
3199e8d8bef9SDimitry Andric       Idx = 0;
3200e8d8bef9SDimitry Andric     }
3201e8d8bef9SDimitry Andric 
3202e8d8bef9SDimitry Andric     // Don't combine things like a[i], a[i] -> a bigger load.
3203e8d8bef9SDimitry Andric     if (!SeenIdx.insert(Idx).second)
3204e8d8bef9SDimitry Andric       return None;
3205e8d8bef9SDimitry Andric 
3206e8d8bef9SDimitry Andric     // Every load must share the same base pointer; don't combine things like:
3207e8d8bef9SDimitry Andric     //
3208e8d8bef9SDimitry Andric     // a[i], b[i + 1] -> a bigger load.
3209e8d8bef9SDimitry Andric     if (!BasePtr.isValid())
3210e8d8bef9SDimitry Andric       BasePtr = LoadPtr;
3211e8d8bef9SDimitry Andric     if (BasePtr != LoadPtr)
3212e8d8bef9SDimitry Andric       return None;
3213e8d8bef9SDimitry Andric 
3214e8d8bef9SDimitry Andric     if (Idx < LowestIdx) {
3215e8d8bef9SDimitry Andric       LowestIdx = Idx;
3216e8d8bef9SDimitry Andric       LowestIdxLoad = Load;
3217e8d8bef9SDimitry Andric     }
3218e8d8bef9SDimitry Andric 
3219e8d8bef9SDimitry Andric     // Keep track of the byte offset that this load ends up at. If we have seen
3220e8d8bef9SDimitry Andric     // the byte offset, then stop here. We do not want to combine:
3221e8d8bef9SDimitry Andric     //
3222e8d8bef9SDimitry Andric     // a[i] << 16, a[i + k] << 16 -> a bigger load.
3223e8d8bef9SDimitry Andric     if (!MemOffset2Idx.try_emplace(DstPos, Idx).second)
3224e8d8bef9SDimitry Andric       return None;
3225e8d8bef9SDimitry Andric     Loads.insert(Load);
3226e8d8bef9SDimitry Andric 
3227e8d8bef9SDimitry Andric     // Keep track of the position of the earliest/latest loads in the pattern.
3228e8d8bef9SDimitry Andric     // We will check that there are no load fold barriers between them later
3229e8d8bef9SDimitry Andric     // on.
3230e8d8bef9SDimitry Andric     //
3231e8d8bef9SDimitry Andric     // FIXME: Is there a better way to check for load fold barriers?
3232e8d8bef9SDimitry Andric     if (!EarliestLoad || dominates(*Load, *EarliestLoad))
3233e8d8bef9SDimitry Andric       EarliestLoad = Load;
3234e8d8bef9SDimitry Andric     if (!LatestLoad || dominates(*LatestLoad, *Load))
3235e8d8bef9SDimitry Andric       LatestLoad = Load;
3236e8d8bef9SDimitry Andric   }
3237e8d8bef9SDimitry Andric 
3238e8d8bef9SDimitry Andric   // We found a load for each register. Let's check if each load satisfies the
3239e8d8bef9SDimitry Andric   // pattern.
3240e8d8bef9SDimitry Andric   assert(Loads.size() == RegsToVisit.size() &&
3241e8d8bef9SDimitry Andric          "Expected to find a load for each register?");
3242e8d8bef9SDimitry Andric   assert(EarliestLoad != LatestLoad && EarliestLoad &&
3243e8d8bef9SDimitry Andric          LatestLoad && "Expected at least two loads?");
3244e8d8bef9SDimitry Andric 
3245e8d8bef9SDimitry Andric   // Check if there are any stores, calls, etc. between any of the loads. If
3246e8d8bef9SDimitry Andric   // there are, then we can't safely perform the combine.
3247e8d8bef9SDimitry Andric   //
3248e8d8bef9SDimitry Andric   // MaxIter is chosen based off the (worst case) number of iterations it
3249e8d8bef9SDimitry Andric   // typically takes to succeed in the LLVM test suite plus some padding.
3250e8d8bef9SDimitry Andric   //
3251e8d8bef9SDimitry Andric   // FIXME: Is there a better way to check for load fold barriers?
3252e8d8bef9SDimitry Andric   const unsigned MaxIter = 20;
3253e8d8bef9SDimitry Andric   unsigned Iter = 0;
3254e8d8bef9SDimitry Andric   for (const auto &MI : instructionsWithoutDebug(EarliestLoad->getIterator(),
3255e8d8bef9SDimitry Andric                                                  LatestLoad->getIterator())) {
3256e8d8bef9SDimitry Andric     if (Loads.count(&MI))
3257e8d8bef9SDimitry Andric       continue;
3258e8d8bef9SDimitry Andric     if (MI.isLoadFoldBarrier())
3259e8d8bef9SDimitry Andric       return None;
3260e8d8bef9SDimitry Andric     if (Iter++ == MaxIter)
3261e8d8bef9SDimitry Andric       return None;
3262e8d8bef9SDimitry Andric   }
3263e8d8bef9SDimitry Andric 
3264fe6060f1SDimitry Andric   return std::make_tuple(LowestIdxLoad, LowestIdx, LatestLoad);
3265e8d8bef9SDimitry Andric }
3266e8d8bef9SDimitry Andric 
3267e8d8bef9SDimitry Andric bool CombinerHelper::matchLoadOrCombine(
3268e8d8bef9SDimitry Andric     MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
3269e8d8bef9SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_OR);
3270e8d8bef9SDimitry Andric   MachineFunction &MF = *MI.getMF();
3271e8d8bef9SDimitry Andric   // Assuming a little-endian target, transform:
3272e8d8bef9SDimitry Andric   //  s8 *a = ...
3273e8d8bef9SDimitry Andric   //  s32 val = a[0] | (a[1] << 8) | (a[2] << 16) | (a[3] << 24)
3274e8d8bef9SDimitry Andric   // =>
3275e8d8bef9SDimitry Andric   //  s32 val = *((i32)a)
3276e8d8bef9SDimitry Andric   //
3277e8d8bef9SDimitry Andric   //  s8 *a = ...
3278e8d8bef9SDimitry Andric   //  s32 val = (a[0] << 24) | (a[1] << 16) | (a[2] << 8) | a[3]
3279e8d8bef9SDimitry Andric   // =>
3280e8d8bef9SDimitry Andric   //  s32 val = BSWAP(*((s32)a))
3281e8d8bef9SDimitry Andric   Register Dst = MI.getOperand(0).getReg();
3282e8d8bef9SDimitry Andric   LLT Ty = MRI.getType(Dst);
3283e8d8bef9SDimitry Andric   if (Ty.isVector())
3284e8d8bef9SDimitry Andric     return false;
3285e8d8bef9SDimitry Andric 
3286e8d8bef9SDimitry Andric   // We need to combine at least two loads into this type. Since the smallest
3287e8d8bef9SDimitry Andric   // possible load is into a byte, we need at least a 16-bit wide type.
3288e8d8bef9SDimitry Andric   const unsigned WideMemSizeInBits = Ty.getSizeInBits();
3289e8d8bef9SDimitry Andric   if (WideMemSizeInBits < 16 || WideMemSizeInBits % 8 != 0)
3290e8d8bef9SDimitry Andric     return false;
3291e8d8bef9SDimitry Andric 
3292e8d8bef9SDimitry Andric   // Match a collection of non-OR instructions in the pattern.
3293e8d8bef9SDimitry Andric   auto RegsToVisit = findCandidatesForLoadOrCombine(&MI);
3294e8d8bef9SDimitry Andric   if (!RegsToVisit)
3295e8d8bef9SDimitry Andric     return false;
3296e8d8bef9SDimitry Andric 
3297e8d8bef9SDimitry Andric   // We have a collection of non-OR instructions. Figure out how wide each of
3298e8d8bef9SDimitry Andric   // the small loads should be based off of the number of potential loads we
3299e8d8bef9SDimitry Andric   // found.
3300e8d8bef9SDimitry Andric   const unsigned NarrowMemSizeInBits = WideMemSizeInBits / RegsToVisit->size();
3301e8d8bef9SDimitry Andric   if (NarrowMemSizeInBits % 8 != 0)
3302e8d8bef9SDimitry Andric     return false;
3303e8d8bef9SDimitry Andric 
3304e8d8bef9SDimitry Andric   // Check if each register feeding into each OR is a load from the same
3305e8d8bef9SDimitry Andric   // base pointer + some arithmetic.
3306e8d8bef9SDimitry Andric   //
3307e8d8bef9SDimitry Andric   // e.g. a[0], a[1] << 8, a[2] << 16, etc.
3308e8d8bef9SDimitry Andric   //
3309e8d8bef9SDimitry Andric   // Also verify that each of these ends up putting a[i] into the same memory
3310e8d8bef9SDimitry Andric   // offset as a load into a wide type would.
3311e8d8bef9SDimitry Andric   SmallDenseMap<int64_t, int64_t, 8> MemOffset2Idx;
3312fe6060f1SDimitry Andric   GZExtLoad *LowestIdxLoad, *LatestLoad;
3313e8d8bef9SDimitry Andric   int64_t LowestIdx;
3314e8d8bef9SDimitry Andric   auto MaybeLoadInfo = findLoadOffsetsForLoadOrCombine(
3315e8d8bef9SDimitry Andric       MemOffset2Idx, *RegsToVisit, NarrowMemSizeInBits);
3316e8d8bef9SDimitry Andric   if (!MaybeLoadInfo)
3317e8d8bef9SDimitry Andric     return false;
3318fe6060f1SDimitry Andric   std::tie(LowestIdxLoad, LowestIdx, LatestLoad) = *MaybeLoadInfo;
3319e8d8bef9SDimitry Andric 
3320e8d8bef9SDimitry Andric   // We have a bunch of loads being OR'd together. Using the addresses + offsets
3321e8d8bef9SDimitry Andric   // we found before, check if this corresponds to a big or little endian byte
3322e8d8bef9SDimitry Andric   // pattern. If it does, then we can represent it using a load + possibly a
3323e8d8bef9SDimitry Andric   // BSWAP.
3324e8d8bef9SDimitry Andric   bool IsBigEndianTarget = MF.getDataLayout().isBigEndian();
3325e8d8bef9SDimitry Andric   Optional<bool> IsBigEndian = isBigEndian(MemOffset2Idx, LowestIdx);
3326e8d8bef9SDimitry Andric   if (!IsBigEndian.hasValue())
3327e8d8bef9SDimitry Andric     return false;
3328e8d8bef9SDimitry Andric   bool NeedsBSwap = IsBigEndianTarget != *IsBigEndian;
3329e8d8bef9SDimitry Andric   if (NeedsBSwap && !isLegalOrBeforeLegalizer({TargetOpcode::G_BSWAP, {Ty}}))
3330e8d8bef9SDimitry Andric     return false;
3331e8d8bef9SDimitry Andric 
3332e8d8bef9SDimitry Andric   // Make sure that the load from the lowest index produces offset 0 in the
3333e8d8bef9SDimitry Andric   // final value.
3334e8d8bef9SDimitry Andric   //
3335e8d8bef9SDimitry Andric   // This ensures that we won't combine something like this:
3336e8d8bef9SDimitry Andric   //
3337e8d8bef9SDimitry Andric   // load x[i] -> byte 2
3338e8d8bef9SDimitry Andric   // load x[i+1] -> byte 0 ---> wide_load x[i]
3339e8d8bef9SDimitry Andric   // load x[i+2] -> byte 1
3340e8d8bef9SDimitry Andric   const unsigned NumLoadsInTy = WideMemSizeInBits / NarrowMemSizeInBits;
3341e8d8bef9SDimitry Andric   const unsigned ZeroByteOffset =
3342e8d8bef9SDimitry Andric       *IsBigEndian
3343e8d8bef9SDimitry Andric           ? bigEndianByteAt(NumLoadsInTy, 0)
3344e8d8bef9SDimitry Andric           : littleEndianByteAt(NumLoadsInTy, 0);
3345e8d8bef9SDimitry Andric   auto ZeroOffsetIdx = MemOffset2Idx.find(ZeroByteOffset);
3346e8d8bef9SDimitry Andric   if (ZeroOffsetIdx == MemOffset2Idx.end() ||
3347e8d8bef9SDimitry Andric       ZeroOffsetIdx->second != LowestIdx)
3348e8d8bef9SDimitry Andric     return false;
3349e8d8bef9SDimitry Andric 
3350e8d8bef9SDimitry Andric   // We wil reuse the pointer from the load which ends up at byte offset 0. It
3351e8d8bef9SDimitry Andric   // may not use index 0.
3352fe6060f1SDimitry Andric   Register Ptr = LowestIdxLoad->getPointerReg();
3353fe6060f1SDimitry Andric   const MachineMemOperand &MMO = LowestIdxLoad->getMMO();
3354349cc55cSDimitry Andric   LegalityQuery::MemDesc MMDesc(MMO);
3355fe6060f1SDimitry Andric   MMDesc.MemoryTy = Ty;
3356e8d8bef9SDimitry Andric   if (!isLegalOrBeforeLegalizer(
3357e8d8bef9SDimitry Andric           {TargetOpcode::G_LOAD, {Ty, MRI.getType(Ptr)}, {MMDesc}}))
3358e8d8bef9SDimitry Andric     return false;
3359e8d8bef9SDimitry Andric   auto PtrInfo = MMO.getPointerInfo();
3360e8d8bef9SDimitry Andric   auto *NewMMO = MF.getMachineMemOperand(&MMO, PtrInfo, WideMemSizeInBits / 8);
3361e8d8bef9SDimitry Andric 
3362e8d8bef9SDimitry Andric   // Load must be allowed and fast on the target.
3363e8d8bef9SDimitry Andric   LLVMContext &C = MF.getFunction().getContext();
3364e8d8bef9SDimitry Andric   auto &DL = MF.getDataLayout();
3365e8d8bef9SDimitry Andric   bool Fast = false;
3366e8d8bef9SDimitry Andric   if (!getTargetLowering().allowsMemoryAccess(C, DL, Ty, *NewMMO, &Fast) ||
3367e8d8bef9SDimitry Andric       !Fast)
3368e8d8bef9SDimitry Andric     return false;
3369e8d8bef9SDimitry Andric 
3370e8d8bef9SDimitry Andric   MatchInfo = [=](MachineIRBuilder &MIB) {
3371fe6060f1SDimitry Andric     MIB.setInstrAndDebugLoc(*LatestLoad);
3372e8d8bef9SDimitry Andric     Register LoadDst = NeedsBSwap ? MRI.cloneVirtualRegister(Dst) : Dst;
3373e8d8bef9SDimitry Andric     MIB.buildLoad(LoadDst, Ptr, *NewMMO);
3374e8d8bef9SDimitry Andric     if (NeedsBSwap)
3375e8d8bef9SDimitry Andric       MIB.buildBSwap(Dst, LoadDst);
3376e8d8bef9SDimitry Andric   };
3377e8d8bef9SDimitry Andric   return true;
3378e8d8bef9SDimitry Andric }
3379e8d8bef9SDimitry Andric 
3380349cc55cSDimitry Andric /// Check if the store \p Store is a truncstore that can be merged. That is,
3381349cc55cSDimitry Andric /// it's a store of a shifted value of \p SrcVal. If \p SrcVal is an empty
3382349cc55cSDimitry Andric /// Register then it does not need to match and SrcVal is set to the source
3383349cc55cSDimitry Andric /// value found.
3384349cc55cSDimitry Andric /// On match, returns the start byte offset of the \p SrcVal that is being
3385349cc55cSDimitry Andric /// stored.
3386349cc55cSDimitry Andric static Optional<int64_t> getTruncStoreByteOffset(GStore &Store, Register &SrcVal,
3387349cc55cSDimitry Andric                                                  MachineRegisterInfo &MRI) {
3388349cc55cSDimitry Andric   Register TruncVal;
3389349cc55cSDimitry Andric   if (!mi_match(Store.getValueReg(), MRI, m_GTrunc(m_Reg(TruncVal))))
3390349cc55cSDimitry Andric     return None;
3391349cc55cSDimitry Andric 
3392349cc55cSDimitry Andric   // The shift amount must be a constant multiple of the narrow type.
3393349cc55cSDimitry Andric   // It is translated to the offset address in the wide source value "y".
3394349cc55cSDimitry Andric   //
3395349cc55cSDimitry Andric   // x = G_LSHR y, ShiftAmtC
3396349cc55cSDimitry Andric   // s8 z = G_TRUNC x
3397349cc55cSDimitry Andric   // store z, ...
3398349cc55cSDimitry Andric   Register FoundSrcVal;
3399349cc55cSDimitry Andric   int64_t ShiftAmt;
3400349cc55cSDimitry Andric   if (!mi_match(TruncVal, MRI,
3401349cc55cSDimitry Andric                 m_any_of(m_GLShr(m_Reg(FoundSrcVal), m_ICst(ShiftAmt)),
3402349cc55cSDimitry Andric                          m_GAShr(m_Reg(FoundSrcVal), m_ICst(ShiftAmt))))) {
3403349cc55cSDimitry Andric     if (!SrcVal.isValid() || TruncVal == SrcVal) {
3404349cc55cSDimitry Andric       if (!SrcVal.isValid())
3405349cc55cSDimitry Andric         SrcVal = TruncVal;
3406349cc55cSDimitry Andric       return 0; // If it's the lowest index store.
3407349cc55cSDimitry Andric     }
3408349cc55cSDimitry Andric     return None;
3409349cc55cSDimitry Andric   }
3410349cc55cSDimitry Andric 
3411349cc55cSDimitry Andric   unsigned NarrowBits = Store.getMMO().getMemoryType().getScalarSizeInBits();
3412349cc55cSDimitry Andric   if (ShiftAmt % NarrowBits!= 0)
3413349cc55cSDimitry Andric     return None;
3414349cc55cSDimitry Andric   const unsigned Offset = ShiftAmt / NarrowBits;
3415349cc55cSDimitry Andric 
3416349cc55cSDimitry Andric   if (SrcVal.isValid() && FoundSrcVal != SrcVal)
3417349cc55cSDimitry Andric     return None;
3418349cc55cSDimitry Andric 
3419349cc55cSDimitry Andric   if (!SrcVal.isValid())
3420349cc55cSDimitry Andric     SrcVal = FoundSrcVal;
3421349cc55cSDimitry Andric   else if (MRI.getType(SrcVal) != MRI.getType(FoundSrcVal))
3422349cc55cSDimitry Andric     return None;
3423349cc55cSDimitry Andric   return Offset;
3424349cc55cSDimitry Andric }
3425349cc55cSDimitry Andric 
3426349cc55cSDimitry Andric /// Match a pattern where a wide type scalar value is stored by several narrow
3427349cc55cSDimitry Andric /// stores. Fold it into a single store or a BSWAP and a store if the targets
3428349cc55cSDimitry Andric /// supports it.
3429349cc55cSDimitry Andric ///
3430349cc55cSDimitry Andric /// Assuming little endian target:
3431349cc55cSDimitry Andric ///  i8 *p = ...
3432349cc55cSDimitry Andric ///  i32 val = ...
3433349cc55cSDimitry Andric ///  p[0] = (val >> 0) & 0xFF;
3434349cc55cSDimitry Andric ///  p[1] = (val >> 8) & 0xFF;
3435349cc55cSDimitry Andric ///  p[2] = (val >> 16) & 0xFF;
3436349cc55cSDimitry Andric ///  p[3] = (val >> 24) & 0xFF;
3437349cc55cSDimitry Andric /// =>
3438349cc55cSDimitry Andric ///  *((i32)p) = val;
3439349cc55cSDimitry Andric ///
3440349cc55cSDimitry Andric ///  i8 *p = ...
3441349cc55cSDimitry Andric ///  i32 val = ...
3442349cc55cSDimitry Andric ///  p[0] = (val >> 24) & 0xFF;
3443349cc55cSDimitry Andric ///  p[1] = (val >> 16) & 0xFF;
3444349cc55cSDimitry Andric ///  p[2] = (val >> 8) & 0xFF;
3445349cc55cSDimitry Andric ///  p[3] = (val >> 0) & 0xFF;
3446349cc55cSDimitry Andric /// =>
3447349cc55cSDimitry Andric ///  *((i32)p) = BSWAP(val);
3448349cc55cSDimitry Andric bool CombinerHelper::matchTruncStoreMerge(MachineInstr &MI,
3449349cc55cSDimitry Andric                                           MergeTruncStoresInfo &MatchInfo) {
3450349cc55cSDimitry Andric   auto &StoreMI = cast<GStore>(MI);
3451349cc55cSDimitry Andric   LLT MemTy = StoreMI.getMMO().getMemoryType();
3452349cc55cSDimitry Andric 
3453349cc55cSDimitry Andric   // We only handle merging simple stores of 1-4 bytes.
3454349cc55cSDimitry Andric   if (!MemTy.isScalar())
3455349cc55cSDimitry Andric     return false;
3456349cc55cSDimitry Andric   switch (MemTy.getSizeInBits()) {
3457349cc55cSDimitry Andric   case 8:
3458349cc55cSDimitry Andric   case 16:
3459349cc55cSDimitry Andric   case 32:
3460349cc55cSDimitry Andric     break;
3461349cc55cSDimitry Andric   default:
3462349cc55cSDimitry Andric     return false;
3463349cc55cSDimitry Andric   }
3464349cc55cSDimitry Andric   if (!StoreMI.isSimple())
3465349cc55cSDimitry Andric     return false;
3466349cc55cSDimitry Andric 
3467349cc55cSDimitry Andric   // We do a simple search for mergeable stores prior to this one.
3468349cc55cSDimitry Andric   // Any potential alias hazard along the way terminates the search.
3469349cc55cSDimitry Andric   SmallVector<GStore *> FoundStores;
3470349cc55cSDimitry Andric 
3471349cc55cSDimitry Andric   // We're looking for:
3472349cc55cSDimitry Andric   // 1) a (store(trunc(...)))
3473349cc55cSDimitry Andric   // 2) of an LSHR/ASHR of a single wide value, by the appropriate shift to get
3474349cc55cSDimitry Andric   //    the partial value stored.
3475349cc55cSDimitry Andric   // 3) where the offsets form either a little or big-endian sequence.
3476349cc55cSDimitry Andric 
3477349cc55cSDimitry Andric   auto &LastStore = StoreMI;
3478349cc55cSDimitry Andric 
3479349cc55cSDimitry Andric   // The single base pointer that all stores must use.
3480349cc55cSDimitry Andric   Register BaseReg;
3481349cc55cSDimitry Andric   int64_t LastOffset;
3482349cc55cSDimitry Andric   if (!mi_match(LastStore.getPointerReg(), MRI,
3483349cc55cSDimitry Andric                 m_GPtrAdd(m_Reg(BaseReg), m_ICst(LastOffset)))) {
3484349cc55cSDimitry Andric     BaseReg = LastStore.getPointerReg();
3485349cc55cSDimitry Andric     LastOffset = 0;
3486349cc55cSDimitry Andric   }
3487349cc55cSDimitry Andric 
3488349cc55cSDimitry Andric   GStore *LowestIdxStore = &LastStore;
3489349cc55cSDimitry Andric   int64_t LowestIdxOffset = LastOffset;
3490349cc55cSDimitry Andric 
3491349cc55cSDimitry Andric   Register WideSrcVal;
3492349cc55cSDimitry Andric   auto LowestShiftAmt = getTruncStoreByteOffset(LastStore, WideSrcVal, MRI);
3493349cc55cSDimitry Andric   if (!LowestShiftAmt)
3494349cc55cSDimitry Andric     return false; // Didn't match a trunc.
3495349cc55cSDimitry Andric   assert(WideSrcVal.isValid());
3496349cc55cSDimitry Andric 
3497349cc55cSDimitry Andric   LLT WideStoreTy = MRI.getType(WideSrcVal);
3498349cc55cSDimitry Andric   // The wide type might not be a multiple of the memory type, e.g. s48 and s32.
3499349cc55cSDimitry Andric   if (WideStoreTy.getSizeInBits() % MemTy.getSizeInBits() != 0)
3500349cc55cSDimitry Andric     return false;
3501349cc55cSDimitry Andric   const unsigned NumStoresRequired =
3502349cc55cSDimitry Andric       WideStoreTy.getSizeInBits() / MemTy.getSizeInBits();
3503349cc55cSDimitry Andric 
3504349cc55cSDimitry Andric   SmallVector<int64_t, 8> OffsetMap(NumStoresRequired, INT64_MAX);
3505349cc55cSDimitry Andric   OffsetMap[*LowestShiftAmt] = LastOffset;
3506349cc55cSDimitry Andric   FoundStores.emplace_back(&LastStore);
3507349cc55cSDimitry Andric 
3508349cc55cSDimitry Andric   // Search the block up for more stores.
3509349cc55cSDimitry Andric   // We use a search threshold of 10 instructions here because the combiner
3510349cc55cSDimitry Andric   // works top-down within a block, and we don't want to search an unbounded
3511349cc55cSDimitry Andric   // number of predecessor instructions trying to find matching stores.
3512349cc55cSDimitry Andric   // If we moved this optimization into a separate pass then we could probably
3513349cc55cSDimitry Andric   // use a more efficient search without having a hard-coded threshold.
3514349cc55cSDimitry Andric   const int MaxInstsToCheck = 10;
3515349cc55cSDimitry Andric   int NumInstsChecked = 0;
3516349cc55cSDimitry Andric   for (auto II = ++LastStore.getReverseIterator();
3517349cc55cSDimitry Andric        II != LastStore.getParent()->rend() && NumInstsChecked < MaxInstsToCheck;
3518349cc55cSDimitry Andric        ++II) {
3519349cc55cSDimitry Andric     NumInstsChecked++;
3520349cc55cSDimitry Andric     GStore *NewStore;
3521349cc55cSDimitry Andric     if ((NewStore = dyn_cast<GStore>(&*II))) {
3522349cc55cSDimitry Andric       if (NewStore->getMMO().getMemoryType() != MemTy || !NewStore->isSimple())
3523349cc55cSDimitry Andric         break;
3524349cc55cSDimitry Andric     } else if (II->isLoadFoldBarrier() || II->mayLoad()) {
3525349cc55cSDimitry Andric       break;
3526349cc55cSDimitry Andric     } else {
3527349cc55cSDimitry Andric       continue; // This is a safe instruction we can look past.
3528349cc55cSDimitry Andric     }
3529349cc55cSDimitry Andric 
3530349cc55cSDimitry Andric     Register NewBaseReg;
3531349cc55cSDimitry Andric     int64_t MemOffset;
3532349cc55cSDimitry Andric     // Check we're storing to the same base + some offset.
3533349cc55cSDimitry Andric     if (!mi_match(NewStore->getPointerReg(), MRI,
3534349cc55cSDimitry Andric                   m_GPtrAdd(m_Reg(NewBaseReg), m_ICst(MemOffset)))) {
3535349cc55cSDimitry Andric       NewBaseReg = NewStore->getPointerReg();
3536349cc55cSDimitry Andric       MemOffset = 0;
3537349cc55cSDimitry Andric     }
3538349cc55cSDimitry Andric     if (BaseReg != NewBaseReg)
3539349cc55cSDimitry Andric       break;
3540349cc55cSDimitry Andric 
3541349cc55cSDimitry Andric     auto ShiftByteOffset = getTruncStoreByteOffset(*NewStore, WideSrcVal, MRI);
3542349cc55cSDimitry Andric     if (!ShiftByteOffset)
3543349cc55cSDimitry Andric       break;
3544349cc55cSDimitry Andric     if (MemOffset < LowestIdxOffset) {
3545349cc55cSDimitry Andric       LowestIdxOffset = MemOffset;
3546349cc55cSDimitry Andric       LowestIdxStore = NewStore;
3547349cc55cSDimitry Andric     }
3548349cc55cSDimitry Andric 
3549349cc55cSDimitry Andric     // Map the offset in the store and the offset in the combined value, and
3550349cc55cSDimitry Andric     // early return if it has been set before.
3551349cc55cSDimitry Andric     if (*ShiftByteOffset < 0 || *ShiftByteOffset >= NumStoresRequired ||
3552349cc55cSDimitry Andric         OffsetMap[*ShiftByteOffset] != INT64_MAX)
3553349cc55cSDimitry Andric       break;
3554349cc55cSDimitry Andric     OffsetMap[*ShiftByteOffset] = MemOffset;
3555349cc55cSDimitry Andric 
3556349cc55cSDimitry Andric     FoundStores.emplace_back(NewStore);
3557349cc55cSDimitry Andric     // Reset counter since we've found a matching inst.
3558349cc55cSDimitry Andric     NumInstsChecked = 0;
3559349cc55cSDimitry Andric     if (FoundStores.size() == NumStoresRequired)
3560349cc55cSDimitry Andric       break;
3561349cc55cSDimitry Andric   }
3562349cc55cSDimitry Andric 
3563349cc55cSDimitry Andric   if (FoundStores.size() != NumStoresRequired) {
3564349cc55cSDimitry Andric     return false;
3565349cc55cSDimitry Andric   }
3566349cc55cSDimitry Andric 
3567349cc55cSDimitry Andric   const auto &DL = LastStore.getMF()->getDataLayout();
3568349cc55cSDimitry Andric   auto &C = LastStore.getMF()->getFunction().getContext();
3569349cc55cSDimitry Andric   // Check that a store of the wide type is both allowed and fast on the target
3570349cc55cSDimitry Andric   bool Fast = false;
3571349cc55cSDimitry Andric   bool Allowed = getTargetLowering().allowsMemoryAccess(
3572349cc55cSDimitry Andric       C, DL, WideStoreTy, LowestIdxStore->getMMO(), &Fast);
3573349cc55cSDimitry Andric   if (!Allowed || !Fast)
3574349cc55cSDimitry Andric     return false;
3575349cc55cSDimitry Andric 
3576349cc55cSDimitry Andric   // Check if the pieces of the value are going to the expected places in memory
3577349cc55cSDimitry Andric   // to merge the stores.
3578349cc55cSDimitry Andric   unsigned NarrowBits = MemTy.getScalarSizeInBits();
3579349cc55cSDimitry Andric   auto checkOffsets = [&](bool MatchLittleEndian) {
3580349cc55cSDimitry Andric     if (MatchLittleEndian) {
3581349cc55cSDimitry Andric       for (unsigned i = 0; i != NumStoresRequired; ++i)
3582349cc55cSDimitry Andric         if (OffsetMap[i] != i * (NarrowBits / 8) + LowestIdxOffset)
3583349cc55cSDimitry Andric           return false;
3584349cc55cSDimitry Andric     } else { // MatchBigEndian by reversing loop counter.
3585349cc55cSDimitry Andric       for (unsigned i = 0, j = NumStoresRequired - 1; i != NumStoresRequired;
3586349cc55cSDimitry Andric            ++i, --j)
3587349cc55cSDimitry Andric         if (OffsetMap[j] != i * (NarrowBits / 8) + LowestIdxOffset)
3588349cc55cSDimitry Andric           return false;
3589349cc55cSDimitry Andric     }
3590349cc55cSDimitry Andric     return true;
3591349cc55cSDimitry Andric   };
3592349cc55cSDimitry Andric 
3593349cc55cSDimitry Andric   // Check if the offsets line up for the native data layout of this target.
3594349cc55cSDimitry Andric   bool NeedBswap = false;
3595349cc55cSDimitry Andric   bool NeedRotate = false;
3596349cc55cSDimitry Andric   if (!checkOffsets(DL.isLittleEndian())) {
3597349cc55cSDimitry Andric     // Special-case: check if byte offsets line up for the opposite endian.
3598349cc55cSDimitry Andric     if (NarrowBits == 8 && checkOffsets(DL.isBigEndian()))
3599349cc55cSDimitry Andric       NeedBswap = true;
3600349cc55cSDimitry Andric     else if (NumStoresRequired == 2 && checkOffsets(DL.isBigEndian()))
3601349cc55cSDimitry Andric       NeedRotate = true;
3602349cc55cSDimitry Andric     else
3603349cc55cSDimitry Andric       return false;
3604349cc55cSDimitry Andric   }
3605349cc55cSDimitry Andric 
3606349cc55cSDimitry Andric   if (NeedBswap &&
3607349cc55cSDimitry Andric       !isLegalOrBeforeLegalizer({TargetOpcode::G_BSWAP, {WideStoreTy}}))
3608349cc55cSDimitry Andric     return false;
3609349cc55cSDimitry Andric   if (NeedRotate &&
3610349cc55cSDimitry Andric       !isLegalOrBeforeLegalizer({TargetOpcode::G_ROTR, {WideStoreTy}}))
3611349cc55cSDimitry Andric     return false;
3612349cc55cSDimitry Andric 
3613349cc55cSDimitry Andric   MatchInfo.NeedBSwap = NeedBswap;
3614349cc55cSDimitry Andric   MatchInfo.NeedRotate = NeedRotate;
3615349cc55cSDimitry Andric   MatchInfo.LowestIdxStore = LowestIdxStore;
3616349cc55cSDimitry Andric   MatchInfo.WideSrcVal = WideSrcVal;
3617349cc55cSDimitry Andric   MatchInfo.FoundStores = std::move(FoundStores);
3618349cc55cSDimitry Andric   return true;
3619349cc55cSDimitry Andric }
3620349cc55cSDimitry Andric 
3621349cc55cSDimitry Andric void CombinerHelper::applyTruncStoreMerge(MachineInstr &MI,
3622349cc55cSDimitry Andric                                           MergeTruncStoresInfo &MatchInfo) {
3623349cc55cSDimitry Andric 
3624349cc55cSDimitry Andric   Builder.setInstrAndDebugLoc(MI);
3625349cc55cSDimitry Andric   Register WideSrcVal = MatchInfo.WideSrcVal;
3626349cc55cSDimitry Andric   LLT WideStoreTy = MRI.getType(WideSrcVal);
3627349cc55cSDimitry Andric 
3628349cc55cSDimitry Andric   if (MatchInfo.NeedBSwap) {
3629349cc55cSDimitry Andric     WideSrcVal = Builder.buildBSwap(WideStoreTy, WideSrcVal).getReg(0);
3630349cc55cSDimitry Andric   } else if (MatchInfo.NeedRotate) {
3631349cc55cSDimitry Andric     assert(WideStoreTy.getSizeInBits() % 2 == 0 &&
3632349cc55cSDimitry Andric            "Unexpected type for rotate");
3633349cc55cSDimitry Andric     auto RotAmt =
3634349cc55cSDimitry Andric         Builder.buildConstant(WideStoreTy, WideStoreTy.getSizeInBits() / 2);
3635349cc55cSDimitry Andric     WideSrcVal =
3636349cc55cSDimitry Andric         Builder.buildRotateRight(WideStoreTy, WideSrcVal, RotAmt).getReg(0);
3637349cc55cSDimitry Andric   }
3638349cc55cSDimitry Andric 
3639349cc55cSDimitry Andric   Builder.buildStore(WideSrcVal, MatchInfo.LowestIdxStore->getPointerReg(),
3640349cc55cSDimitry Andric                      MatchInfo.LowestIdxStore->getMMO().getPointerInfo(),
3641349cc55cSDimitry Andric                      MatchInfo.LowestIdxStore->getMMO().getAlign());
3642349cc55cSDimitry Andric 
3643349cc55cSDimitry Andric   // Erase the old stores.
3644349cc55cSDimitry Andric   for (auto *ST : MatchInfo.FoundStores)
3645349cc55cSDimitry Andric     ST->eraseFromParent();
3646349cc55cSDimitry Andric }
3647349cc55cSDimitry Andric 
3648fe6060f1SDimitry Andric bool CombinerHelper::matchExtendThroughPhis(MachineInstr &MI,
3649fe6060f1SDimitry Andric                                             MachineInstr *&ExtMI) {
3650fe6060f1SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_PHI);
3651fe6060f1SDimitry Andric 
3652fe6060f1SDimitry Andric   Register DstReg = MI.getOperand(0).getReg();
3653fe6060f1SDimitry Andric 
3654fe6060f1SDimitry Andric   // TODO: Extending a vector may be expensive, don't do this until heuristics
3655fe6060f1SDimitry Andric   // are better.
3656fe6060f1SDimitry Andric   if (MRI.getType(DstReg).isVector())
3657fe6060f1SDimitry Andric     return false;
3658fe6060f1SDimitry Andric 
3659fe6060f1SDimitry Andric   // Try to match a phi, whose only use is an extend.
3660fe6060f1SDimitry Andric   if (!MRI.hasOneNonDBGUse(DstReg))
3661fe6060f1SDimitry Andric     return false;
3662fe6060f1SDimitry Andric   ExtMI = &*MRI.use_instr_nodbg_begin(DstReg);
3663fe6060f1SDimitry Andric   switch (ExtMI->getOpcode()) {
3664fe6060f1SDimitry Andric   case TargetOpcode::G_ANYEXT:
3665fe6060f1SDimitry Andric     return true; // G_ANYEXT is usually free.
3666fe6060f1SDimitry Andric   case TargetOpcode::G_ZEXT:
3667fe6060f1SDimitry Andric   case TargetOpcode::G_SEXT:
3668fe6060f1SDimitry Andric     break;
3669fe6060f1SDimitry Andric   default:
3670fe6060f1SDimitry Andric     return false;
3671fe6060f1SDimitry Andric   }
3672fe6060f1SDimitry Andric 
3673fe6060f1SDimitry Andric   // If the target is likely to fold this extend away, don't propagate.
3674fe6060f1SDimitry Andric   if (Builder.getTII().isExtendLikelyToBeFolded(*ExtMI, MRI))
3675fe6060f1SDimitry Andric     return false;
3676fe6060f1SDimitry Andric 
3677fe6060f1SDimitry Andric   // We don't want to propagate the extends unless there's a good chance that
3678fe6060f1SDimitry Andric   // they'll be optimized in some way.
3679fe6060f1SDimitry Andric   // Collect the unique incoming values.
3680fe6060f1SDimitry Andric   SmallPtrSet<MachineInstr *, 4> InSrcs;
3681fe6060f1SDimitry Andric   for (unsigned Idx = 1; Idx < MI.getNumOperands(); Idx += 2) {
3682fe6060f1SDimitry Andric     auto *DefMI = getDefIgnoringCopies(MI.getOperand(Idx).getReg(), MRI);
3683fe6060f1SDimitry Andric     switch (DefMI->getOpcode()) {
3684fe6060f1SDimitry Andric     case TargetOpcode::G_LOAD:
3685fe6060f1SDimitry Andric     case TargetOpcode::G_TRUNC:
3686fe6060f1SDimitry Andric     case TargetOpcode::G_SEXT:
3687fe6060f1SDimitry Andric     case TargetOpcode::G_ZEXT:
3688fe6060f1SDimitry Andric     case TargetOpcode::G_ANYEXT:
3689fe6060f1SDimitry Andric     case TargetOpcode::G_CONSTANT:
3690fe6060f1SDimitry Andric       InSrcs.insert(getDefIgnoringCopies(MI.getOperand(Idx).getReg(), MRI));
3691fe6060f1SDimitry Andric       // Don't try to propagate if there are too many places to create new
3692fe6060f1SDimitry Andric       // extends, chances are it'll increase code size.
3693fe6060f1SDimitry Andric       if (InSrcs.size() > 2)
3694fe6060f1SDimitry Andric         return false;
3695fe6060f1SDimitry Andric       break;
3696fe6060f1SDimitry Andric     default:
3697fe6060f1SDimitry Andric       return false;
3698fe6060f1SDimitry Andric     }
3699fe6060f1SDimitry Andric   }
3700fe6060f1SDimitry Andric   return true;
3701fe6060f1SDimitry Andric }
3702fe6060f1SDimitry Andric 
3703fe6060f1SDimitry Andric void CombinerHelper::applyExtendThroughPhis(MachineInstr &MI,
3704fe6060f1SDimitry Andric                                             MachineInstr *&ExtMI) {
3705fe6060f1SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_PHI);
3706fe6060f1SDimitry Andric   Register DstReg = ExtMI->getOperand(0).getReg();
3707fe6060f1SDimitry Andric   LLT ExtTy = MRI.getType(DstReg);
3708fe6060f1SDimitry Andric 
3709fe6060f1SDimitry Andric   // Propagate the extension into the block of each incoming reg's block.
3710fe6060f1SDimitry Andric   // Use a SetVector here because PHIs can have duplicate edges, and we want
3711fe6060f1SDimitry Andric   // deterministic iteration order.
3712fe6060f1SDimitry Andric   SmallSetVector<MachineInstr *, 8> SrcMIs;
3713fe6060f1SDimitry Andric   SmallDenseMap<MachineInstr *, MachineInstr *, 8> OldToNewSrcMap;
3714fe6060f1SDimitry Andric   for (unsigned SrcIdx = 1; SrcIdx < MI.getNumOperands(); SrcIdx += 2) {
3715fe6060f1SDimitry Andric     auto *SrcMI = MRI.getVRegDef(MI.getOperand(SrcIdx).getReg());
3716fe6060f1SDimitry Andric     if (!SrcMIs.insert(SrcMI))
3717fe6060f1SDimitry Andric       continue;
3718fe6060f1SDimitry Andric 
3719fe6060f1SDimitry Andric     // Build an extend after each src inst.
3720fe6060f1SDimitry Andric     auto *MBB = SrcMI->getParent();
3721fe6060f1SDimitry Andric     MachineBasicBlock::iterator InsertPt = ++SrcMI->getIterator();
3722fe6060f1SDimitry Andric     if (InsertPt != MBB->end() && InsertPt->isPHI())
3723fe6060f1SDimitry Andric       InsertPt = MBB->getFirstNonPHI();
3724fe6060f1SDimitry Andric 
3725fe6060f1SDimitry Andric     Builder.setInsertPt(*SrcMI->getParent(), InsertPt);
3726fe6060f1SDimitry Andric     Builder.setDebugLoc(MI.getDebugLoc());
3727fe6060f1SDimitry Andric     auto NewExt = Builder.buildExtOrTrunc(ExtMI->getOpcode(), ExtTy,
3728fe6060f1SDimitry Andric                                           SrcMI->getOperand(0).getReg());
3729fe6060f1SDimitry Andric     OldToNewSrcMap[SrcMI] = NewExt;
3730fe6060f1SDimitry Andric   }
3731fe6060f1SDimitry Andric 
3732fe6060f1SDimitry Andric   // Create a new phi with the extended inputs.
3733fe6060f1SDimitry Andric   Builder.setInstrAndDebugLoc(MI);
3734fe6060f1SDimitry Andric   auto NewPhi = Builder.buildInstrNoInsert(TargetOpcode::G_PHI);
3735fe6060f1SDimitry Andric   NewPhi.addDef(DstReg);
3736*4824e7fdSDimitry Andric   for (const MachineOperand &MO : llvm::drop_begin(MI.operands())) {
3737fe6060f1SDimitry Andric     if (!MO.isReg()) {
3738fe6060f1SDimitry Andric       NewPhi.addMBB(MO.getMBB());
3739fe6060f1SDimitry Andric       continue;
3740fe6060f1SDimitry Andric     }
3741fe6060f1SDimitry Andric     auto *NewSrc = OldToNewSrcMap[MRI.getVRegDef(MO.getReg())];
3742fe6060f1SDimitry Andric     NewPhi.addUse(NewSrc->getOperand(0).getReg());
3743fe6060f1SDimitry Andric   }
3744fe6060f1SDimitry Andric   Builder.insertInstr(NewPhi);
3745fe6060f1SDimitry Andric   ExtMI->eraseFromParent();
3746fe6060f1SDimitry Andric }
3747fe6060f1SDimitry Andric 
3748fe6060f1SDimitry Andric bool CombinerHelper::matchExtractVecEltBuildVec(MachineInstr &MI,
3749fe6060f1SDimitry Andric                                                 Register &Reg) {
3750fe6060f1SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_EXTRACT_VECTOR_ELT);
3751fe6060f1SDimitry Andric   // If we have a constant index, look for a G_BUILD_VECTOR source
3752fe6060f1SDimitry Andric   // and find the source register that the index maps to.
3753fe6060f1SDimitry Andric   Register SrcVec = MI.getOperand(1).getReg();
3754fe6060f1SDimitry Andric   LLT SrcTy = MRI.getType(SrcVec);
3755fe6060f1SDimitry Andric   if (!isLegalOrBeforeLegalizer(
3756fe6060f1SDimitry Andric           {TargetOpcode::G_BUILD_VECTOR, {SrcTy, SrcTy.getElementType()}}))
3757fe6060f1SDimitry Andric     return false;
3758fe6060f1SDimitry Andric 
3759349cc55cSDimitry Andric   auto Cst = getIConstantVRegValWithLookThrough(MI.getOperand(2).getReg(), MRI);
3760fe6060f1SDimitry Andric   if (!Cst || Cst->Value.getZExtValue() >= SrcTy.getNumElements())
3761fe6060f1SDimitry Andric     return false;
3762fe6060f1SDimitry Andric 
3763fe6060f1SDimitry Andric   unsigned VecIdx = Cst->Value.getZExtValue();
3764fe6060f1SDimitry Andric   MachineInstr *BuildVecMI =
3765fe6060f1SDimitry Andric       getOpcodeDef(TargetOpcode::G_BUILD_VECTOR, SrcVec, MRI);
3766fe6060f1SDimitry Andric   if (!BuildVecMI) {
3767fe6060f1SDimitry Andric     BuildVecMI = getOpcodeDef(TargetOpcode::G_BUILD_VECTOR_TRUNC, SrcVec, MRI);
3768fe6060f1SDimitry Andric     if (!BuildVecMI)
3769fe6060f1SDimitry Andric       return false;
3770fe6060f1SDimitry Andric     LLT ScalarTy = MRI.getType(BuildVecMI->getOperand(1).getReg());
3771fe6060f1SDimitry Andric     if (!isLegalOrBeforeLegalizer(
3772fe6060f1SDimitry Andric             {TargetOpcode::G_BUILD_VECTOR_TRUNC, {SrcTy, ScalarTy}}))
3773fe6060f1SDimitry Andric       return false;
3774fe6060f1SDimitry Andric   }
3775fe6060f1SDimitry Andric 
3776fe6060f1SDimitry Andric   EVT Ty(getMVTForLLT(SrcTy));
3777fe6060f1SDimitry Andric   if (!MRI.hasOneNonDBGUse(SrcVec) &&
3778fe6060f1SDimitry Andric       !getTargetLowering().aggressivelyPreferBuildVectorSources(Ty))
3779fe6060f1SDimitry Andric     return false;
3780fe6060f1SDimitry Andric 
3781fe6060f1SDimitry Andric   Reg = BuildVecMI->getOperand(VecIdx + 1).getReg();
3782fe6060f1SDimitry Andric   return true;
3783fe6060f1SDimitry Andric }
3784fe6060f1SDimitry Andric 
3785fe6060f1SDimitry Andric void CombinerHelper::applyExtractVecEltBuildVec(MachineInstr &MI,
3786fe6060f1SDimitry Andric                                                 Register &Reg) {
3787fe6060f1SDimitry Andric   // Check the type of the register, since it may have come from a
3788fe6060f1SDimitry Andric   // G_BUILD_VECTOR_TRUNC.
3789fe6060f1SDimitry Andric   LLT ScalarTy = MRI.getType(Reg);
3790fe6060f1SDimitry Andric   Register DstReg = MI.getOperand(0).getReg();
3791fe6060f1SDimitry Andric   LLT DstTy = MRI.getType(DstReg);
3792fe6060f1SDimitry Andric 
3793fe6060f1SDimitry Andric   Builder.setInstrAndDebugLoc(MI);
3794fe6060f1SDimitry Andric   if (ScalarTy != DstTy) {
3795fe6060f1SDimitry Andric     assert(ScalarTy.getSizeInBits() > DstTy.getSizeInBits());
3796fe6060f1SDimitry Andric     Builder.buildTrunc(DstReg, Reg);
3797fe6060f1SDimitry Andric     MI.eraseFromParent();
3798fe6060f1SDimitry Andric     return;
3799fe6060f1SDimitry Andric   }
3800fe6060f1SDimitry Andric   replaceSingleDefInstWithReg(MI, Reg);
3801fe6060f1SDimitry Andric }
3802fe6060f1SDimitry Andric 
3803fe6060f1SDimitry Andric bool CombinerHelper::matchExtractAllEltsFromBuildVector(
3804fe6060f1SDimitry Andric     MachineInstr &MI,
3805fe6060f1SDimitry Andric     SmallVectorImpl<std::pair<Register, MachineInstr *>> &SrcDstPairs) {
3806fe6060f1SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_BUILD_VECTOR);
3807fe6060f1SDimitry Andric   // This combine tries to find build_vector's which have every source element
3808fe6060f1SDimitry Andric   // extracted using G_EXTRACT_VECTOR_ELT. This can happen when transforms like
3809fe6060f1SDimitry Andric   // the masked load scalarization is run late in the pipeline. There's already
3810fe6060f1SDimitry Andric   // a combine for a similar pattern starting from the extract, but that
3811fe6060f1SDimitry Andric   // doesn't attempt to do it if there are multiple uses of the build_vector,
3812fe6060f1SDimitry Andric   // which in this case is true. Starting the combine from the build_vector
3813fe6060f1SDimitry Andric   // feels more natural than trying to find sibling nodes of extracts.
3814fe6060f1SDimitry Andric   // E.g.
3815fe6060f1SDimitry Andric   //  %vec(<4 x s32>) = G_BUILD_VECTOR %s1(s32), %s2, %s3, %s4
3816fe6060f1SDimitry Andric   //  %ext1 = G_EXTRACT_VECTOR_ELT %vec, 0
3817fe6060f1SDimitry Andric   //  %ext2 = G_EXTRACT_VECTOR_ELT %vec, 1
3818fe6060f1SDimitry Andric   //  %ext3 = G_EXTRACT_VECTOR_ELT %vec, 2
3819fe6060f1SDimitry Andric   //  %ext4 = G_EXTRACT_VECTOR_ELT %vec, 3
3820fe6060f1SDimitry Andric   // ==>
3821fe6060f1SDimitry Andric   // replace ext{1,2,3,4} with %s{1,2,3,4}
3822fe6060f1SDimitry Andric 
3823fe6060f1SDimitry Andric   Register DstReg = MI.getOperand(0).getReg();
3824fe6060f1SDimitry Andric   LLT DstTy = MRI.getType(DstReg);
3825fe6060f1SDimitry Andric   unsigned NumElts = DstTy.getNumElements();
3826fe6060f1SDimitry Andric 
3827fe6060f1SDimitry Andric   SmallBitVector ExtractedElts(NumElts);
3828*4824e7fdSDimitry Andric   for (MachineInstr &II : MRI.use_nodbg_instructions(DstReg)) {
3829fe6060f1SDimitry Andric     if (II.getOpcode() != TargetOpcode::G_EXTRACT_VECTOR_ELT)
3830fe6060f1SDimitry Andric       return false;
3831349cc55cSDimitry Andric     auto Cst = getIConstantVRegVal(II.getOperand(2).getReg(), MRI);
3832fe6060f1SDimitry Andric     if (!Cst)
3833fe6060f1SDimitry Andric       return false;
3834fe6060f1SDimitry Andric     unsigned Idx = Cst.getValue().getZExtValue();
3835fe6060f1SDimitry Andric     if (Idx >= NumElts)
3836fe6060f1SDimitry Andric       return false; // Out of range.
3837fe6060f1SDimitry Andric     ExtractedElts.set(Idx);
3838fe6060f1SDimitry Andric     SrcDstPairs.emplace_back(
3839fe6060f1SDimitry Andric         std::make_pair(MI.getOperand(Idx + 1).getReg(), &II));
3840fe6060f1SDimitry Andric   }
3841fe6060f1SDimitry Andric   // Match if every element was extracted.
3842fe6060f1SDimitry Andric   return ExtractedElts.all();
3843fe6060f1SDimitry Andric }
3844fe6060f1SDimitry Andric 
3845fe6060f1SDimitry Andric void CombinerHelper::applyExtractAllEltsFromBuildVector(
3846fe6060f1SDimitry Andric     MachineInstr &MI,
3847fe6060f1SDimitry Andric     SmallVectorImpl<std::pair<Register, MachineInstr *>> &SrcDstPairs) {
3848fe6060f1SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_BUILD_VECTOR);
3849fe6060f1SDimitry Andric   for (auto &Pair : SrcDstPairs) {
3850fe6060f1SDimitry Andric     auto *ExtMI = Pair.second;
3851fe6060f1SDimitry Andric     replaceRegWith(MRI, ExtMI->getOperand(0).getReg(), Pair.first);
3852fe6060f1SDimitry Andric     ExtMI->eraseFromParent();
3853fe6060f1SDimitry Andric   }
3854fe6060f1SDimitry Andric   MI.eraseFromParent();
3855fe6060f1SDimitry Andric }
3856fe6060f1SDimitry Andric 
3857fe6060f1SDimitry Andric void CombinerHelper::applyBuildFn(
3858e8d8bef9SDimitry Andric     MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
3859e8d8bef9SDimitry Andric   Builder.setInstrAndDebugLoc(MI);
3860e8d8bef9SDimitry Andric   MatchInfo(Builder);
3861e8d8bef9SDimitry Andric   MI.eraseFromParent();
3862fe6060f1SDimitry Andric }
3863fe6060f1SDimitry Andric 
3864fe6060f1SDimitry Andric void CombinerHelper::applyBuildFnNoErase(
3865fe6060f1SDimitry Andric     MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
3866fe6060f1SDimitry Andric   Builder.setInstrAndDebugLoc(MI);
3867fe6060f1SDimitry Andric   MatchInfo(Builder);
3868fe6060f1SDimitry Andric }
3869fe6060f1SDimitry Andric 
3870*4824e7fdSDimitry Andric bool CombinerHelper::matchOrShiftToFunnelShift(MachineInstr &MI,
3871*4824e7fdSDimitry Andric                                                BuildFnTy &MatchInfo) {
3872*4824e7fdSDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_OR);
3873*4824e7fdSDimitry Andric 
3874*4824e7fdSDimitry Andric   Register Dst = MI.getOperand(0).getReg();
3875*4824e7fdSDimitry Andric   LLT Ty = MRI.getType(Dst);
3876*4824e7fdSDimitry Andric   unsigned BitWidth = Ty.getScalarSizeInBits();
3877*4824e7fdSDimitry Andric 
3878*4824e7fdSDimitry Andric   Register ShlSrc, ShlAmt, LShrSrc, LShrAmt;
3879*4824e7fdSDimitry Andric   unsigned FshOpc = 0;
3880*4824e7fdSDimitry Andric 
3881*4824e7fdSDimitry Andric   // Match (or (shl x, amt), (lshr y, sub(bw, amt))).
3882*4824e7fdSDimitry Andric   if (mi_match(
3883*4824e7fdSDimitry Andric           Dst, MRI,
3884*4824e7fdSDimitry Andric           // m_GOr() handles the commuted version as well.
3885*4824e7fdSDimitry Andric           m_GOr(m_GShl(m_Reg(ShlSrc), m_Reg(ShlAmt)),
3886*4824e7fdSDimitry Andric                 m_GLShr(m_Reg(LShrSrc), m_GSub(m_SpecificICstOrSplat(BitWidth),
3887*4824e7fdSDimitry Andric                                                m_Reg(LShrAmt)))))) {
3888*4824e7fdSDimitry Andric     FshOpc = TargetOpcode::G_FSHL;
3889*4824e7fdSDimitry Andric 
3890*4824e7fdSDimitry Andric     // Match (or (shl x, sub(bw, amt)), (lshr y, amt)).
3891*4824e7fdSDimitry Andric   } else if (mi_match(Dst, MRI,
3892*4824e7fdSDimitry Andric                       m_GOr(m_GLShr(m_Reg(LShrSrc), m_Reg(LShrAmt)),
3893*4824e7fdSDimitry Andric                             m_GShl(m_Reg(ShlSrc),
3894*4824e7fdSDimitry Andric                                    m_GSub(m_SpecificICstOrSplat(BitWidth),
3895*4824e7fdSDimitry Andric                                           m_Reg(ShlAmt)))))) {
3896*4824e7fdSDimitry Andric     FshOpc = TargetOpcode::G_FSHR;
3897*4824e7fdSDimitry Andric 
3898*4824e7fdSDimitry Andric   } else {
3899*4824e7fdSDimitry Andric     return false;
3900*4824e7fdSDimitry Andric   }
3901*4824e7fdSDimitry Andric 
3902*4824e7fdSDimitry Andric   if (ShlAmt != LShrAmt)
3903*4824e7fdSDimitry Andric     return false;
3904*4824e7fdSDimitry Andric 
3905*4824e7fdSDimitry Andric   LLT AmtTy = MRI.getType(ShlAmt);
3906*4824e7fdSDimitry Andric   if (!isLegalOrBeforeLegalizer({FshOpc, {Ty, AmtTy}}))
3907*4824e7fdSDimitry Andric     return false;
3908*4824e7fdSDimitry Andric 
3909*4824e7fdSDimitry Andric   MatchInfo = [=](MachineIRBuilder &B) {
3910*4824e7fdSDimitry Andric     B.buildInstr(FshOpc, {Dst}, {ShlSrc, LShrSrc, ShlAmt});
3911*4824e7fdSDimitry Andric   };
3912*4824e7fdSDimitry Andric   return true;
3913*4824e7fdSDimitry Andric }
3914*4824e7fdSDimitry Andric 
3915fe6060f1SDimitry Andric /// Match an FSHL or FSHR that can be combined to a ROTR or ROTL rotate.
3916fe6060f1SDimitry Andric bool CombinerHelper::matchFunnelShiftToRotate(MachineInstr &MI) {
3917fe6060f1SDimitry Andric   unsigned Opc = MI.getOpcode();
3918fe6060f1SDimitry Andric   assert(Opc == TargetOpcode::G_FSHL || Opc == TargetOpcode::G_FSHR);
3919fe6060f1SDimitry Andric   Register X = MI.getOperand(1).getReg();
3920fe6060f1SDimitry Andric   Register Y = MI.getOperand(2).getReg();
3921fe6060f1SDimitry Andric   if (X != Y)
3922fe6060f1SDimitry Andric     return false;
3923fe6060f1SDimitry Andric   unsigned RotateOpc =
3924fe6060f1SDimitry Andric       Opc == TargetOpcode::G_FSHL ? TargetOpcode::G_ROTL : TargetOpcode::G_ROTR;
3925fe6060f1SDimitry Andric   return isLegalOrBeforeLegalizer({RotateOpc, {MRI.getType(X), MRI.getType(Y)}});
3926fe6060f1SDimitry Andric }
3927fe6060f1SDimitry Andric 
3928fe6060f1SDimitry Andric void CombinerHelper::applyFunnelShiftToRotate(MachineInstr &MI) {
3929fe6060f1SDimitry Andric   unsigned Opc = MI.getOpcode();
3930fe6060f1SDimitry Andric   assert(Opc == TargetOpcode::G_FSHL || Opc == TargetOpcode::G_FSHR);
3931fe6060f1SDimitry Andric   bool IsFSHL = Opc == TargetOpcode::G_FSHL;
3932fe6060f1SDimitry Andric   Observer.changingInstr(MI);
3933fe6060f1SDimitry Andric   MI.setDesc(Builder.getTII().get(IsFSHL ? TargetOpcode::G_ROTL
3934fe6060f1SDimitry Andric                                          : TargetOpcode::G_ROTR));
3935fe6060f1SDimitry Andric   MI.RemoveOperand(2);
3936fe6060f1SDimitry Andric   Observer.changedInstr(MI);
3937fe6060f1SDimitry Andric }
3938fe6060f1SDimitry Andric 
3939fe6060f1SDimitry Andric // Fold (rot x, c) -> (rot x, c % BitSize)
3940fe6060f1SDimitry Andric bool CombinerHelper::matchRotateOutOfRange(MachineInstr &MI) {
3941fe6060f1SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_ROTL ||
3942fe6060f1SDimitry Andric          MI.getOpcode() == TargetOpcode::G_ROTR);
3943fe6060f1SDimitry Andric   unsigned Bitsize =
3944fe6060f1SDimitry Andric       MRI.getType(MI.getOperand(0).getReg()).getScalarSizeInBits();
3945fe6060f1SDimitry Andric   Register AmtReg = MI.getOperand(2).getReg();
3946fe6060f1SDimitry Andric   bool OutOfRange = false;
3947fe6060f1SDimitry Andric   auto MatchOutOfRange = [Bitsize, &OutOfRange](const Constant *C) {
3948fe6060f1SDimitry Andric     if (auto *CI = dyn_cast<ConstantInt>(C))
3949fe6060f1SDimitry Andric       OutOfRange |= CI->getValue().uge(Bitsize);
3950fe6060f1SDimitry Andric     return true;
3951fe6060f1SDimitry Andric   };
3952fe6060f1SDimitry Andric   return matchUnaryPredicate(MRI, AmtReg, MatchOutOfRange) && OutOfRange;
3953fe6060f1SDimitry Andric }
3954fe6060f1SDimitry Andric 
3955fe6060f1SDimitry Andric void CombinerHelper::applyRotateOutOfRange(MachineInstr &MI) {
3956fe6060f1SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_ROTL ||
3957fe6060f1SDimitry Andric          MI.getOpcode() == TargetOpcode::G_ROTR);
3958fe6060f1SDimitry Andric   unsigned Bitsize =
3959fe6060f1SDimitry Andric       MRI.getType(MI.getOperand(0).getReg()).getScalarSizeInBits();
3960fe6060f1SDimitry Andric   Builder.setInstrAndDebugLoc(MI);
3961fe6060f1SDimitry Andric   Register Amt = MI.getOperand(2).getReg();
3962fe6060f1SDimitry Andric   LLT AmtTy = MRI.getType(Amt);
3963fe6060f1SDimitry Andric   auto Bits = Builder.buildConstant(AmtTy, Bitsize);
3964fe6060f1SDimitry Andric   Amt = Builder.buildURem(AmtTy, MI.getOperand(2).getReg(), Bits).getReg(0);
3965fe6060f1SDimitry Andric   Observer.changingInstr(MI);
3966fe6060f1SDimitry Andric   MI.getOperand(2).setReg(Amt);
3967fe6060f1SDimitry Andric   Observer.changedInstr(MI);
3968fe6060f1SDimitry Andric }
3969fe6060f1SDimitry Andric 
3970fe6060f1SDimitry Andric bool CombinerHelper::matchICmpToTrueFalseKnownBits(MachineInstr &MI,
3971fe6060f1SDimitry Andric                                                    int64_t &MatchInfo) {
3972fe6060f1SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_ICMP);
3973fe6060f1SDimitry Andric   auto Pred = static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate());
3974fe6060f1SDimitry Andric   auto KnownLHS = KB->getKnownBits(MI.getOperand(2).getReg());
3975fe6060f1SDimitry Andric   auto KnownRHS = KB->getKnownBits(MI.getOperand(3).getReg());
3976fe6060f1SDimitry Andric   Optional<bool> KnownVal;
3977fe6060f1SDimitry Andric   switch (Pred) {
3978fe6060f1SDimitry Andric   default:
3979fe6060f1SDimitry Andric     llvm_unreachable("Unexpected G_ICMP predicate?");
3980fe6060f1SDimitry Andric   case CmpInst::ICMP_EQ:
3981fe6060f1SDimitry Andric     KnownVal = KnownBits::eq(KnownLHS, KnownRHS);
3982fe6060f1SDimitry Andric     break;
3983fe6060f1SDimitry Andric   case CmpInst::ICMP_NE:
3984fe6060f1SDimitry Andric     KnownVal = KnownBits::ne(KnownLHS, KnownRHS);
3985fe6060f1SDimitry Andric     break;
3986fe6060f1SDimitry Andric   case CmpInst::ICMP_SGE:
3987fe6060f1SDimitry Andric     KnownVal = KnownBits::sge(KnownLHS, KnownRHS);
3988fe6060f1SDimitry Andric     break;
3989fe6060f1SDimitry Andric   case CmpInst::ICMP_SGT:
3990fe6060f1SDimitry Andric     KnownVal = KnownBits::sgt(KnownLHS, KnownRHS);
3991fe6060f1SDimitry Andric     break;
3992fe6060f1SDimitry Andric   case CmpInst::ICMP_SLE:
3993fe6060f1SDimitry Andric     KnownVal = KnownBits::sle(KnownLHS, KnownRHS);
3994fe6060f1SDimitry Andric     break;
3995fe6060f1SDimitry Andric   case CmpInst::ICMP_SLT:
3996fe6060f1SDimitry Andric     KnownVal = KnownBits::slt(KnownLHS, KnownRHS);
3997fe6060f1SDimitry Andric     break;
3998fe6060f1SDimitry Andric   case CmpInst::ICMP_UGE:
3999fe6060f1SDimitry Andric     KnownVal = KnownBits::uge(KnownLHS, KnownRHS);
4000fe6060f1SDimitry Andric     break;
4001fe6060f1SDimitry Andric   case CmpInst::ICMP_UGT:
4002fe6060f1SDimitry Andric     KnownVal = KnownBits::ugt(KnownLHS, KnownRHS);
4003fe6060f1SDimitry Andric     break;
4004fe6060f1SDimitry Andric   case CmpInst::ICMP_ULE:
4005fe6060f1SDimitry Andric     KnownVal = KnownBits::ule(KnownLHS, KnownRHS);
4006fe6060f1SDimitry Andric     break;
4007fe6060f1SDimitry Andric   case CmpInst::ICMP_ULT:
4008fe6060f1SDimitry Andric     KnownVal = KnownBits::ult(KnownLHS, KnownRHS);
4009fe6060f1SDimitry Andric     break;
4010fe6060f1SDimitry Andric   }
4011fe6060f1SDimitry Andric   if (!KnownVal)
4012fe6060f1SDimitry Andric     return false;
4013fe6060f1SDimitry Andric   MatchInfo =
4014fe6060f1SDimitry Andric       *KnownVal
4015fe6060f1SDimitry Andric           ? getICmpTrueVal(getTargetLowering(),
4016fe6060f1SDimitry Andric                            /*IsVector = */
4017fe6060f1SDimitry Andric                            MRI.getType(MI.getOperand(0).getReg()).isVector(),
4018fe6060f1SDimitry Andric                            /* IsFP = */ false)
4019fe6060f1SDimitry Andric           : 0;
4020fe6060f1SDimitry Andric   return true;
4021fe6060f1SDimitry Andric }
4022fe6060f1SDimitry Andric 
4023349cc55cSDimitry Andric bool CombinerHelper::matchICmpToLHSKnownBits(
4024349cc55cSDimitry Andric     MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
4025349cc55cSDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_ICMP);
4026349cc55cSDimitry Andric   // Given:
4027349cc55cSDimitry Andric   //
4028349cc55cSDimitry Andric   // %x = G_WHATEVER (... x is known to be 0 or 1 ...)
4029349cc55cSDimitry Andric   // %cmp = G_ICMP ne %x, 0
4030349cc55cSDimitry Andric   //
4031349cc55cSDimitry Andric   // Or:
4032349cc55cSDimitry Andric   //
4033349cc55cSDimitry Andric   // %x = G_WHATEVER (... x is known to be 0 or 1 ...)
4034349cc55cSDimitry Andric   // %cmp = G_ICMP eq %x, 1
4035349cc55cSDimitry Andric   //
4036349cc55cSDimitry Andric   // We can replace %cmp with %x assuming true is 1 on the target.
4037349cc55cSDimitry Andric   auto Pred = static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate());
4038349cc55cSDimitry Andric   if (!CmpInst::isEquality(Pred))
4039349cc55cSDimitry Andric     return false;
4040349cc55cSDimitry Andric   Register Dst = MI.getOperand(0).getReg();
4041349cc55cSDimitry Andric   LLT DstTy = MRI.getType(Dst);
4042349cc55cSDimitry Andric   if (getICmpTrueVal(getTargetLowering(), DstTy.isVector(),
4043349cc55cSDimitry Andric                      /* IsFP = */ false) != 1)
4044349cc55cSDimitry Andric     return false;
4045349cc55cSDimitry Andric   int64_t OneOrZero = Pred == CmpInst::ICMP_EQ;
4046349cc55cSDimitry Andric   if (!mi_match(MI.getOperand(3).getReg(), MRI, m_SpecificICst(OneOrZero)))
4047349cc55cSDimitry Andric     return false;
4048349cc55cSDimitry Andric   Register LHS = MI.getOperand(2).getReg();
4049349cc55cSDimitry Andric   auto KnownLHS = KB->getKnownBits(LHS);
4050349cc55cSDimitry Andric   if (KnownLHS.getMinValue() != 0 || KnownLHS.getMaxValue() != 1)
4051349cc55cSDimitry Andric     return false;
4052349cc55cSDimitry Andric   // Make sure replacing Dst with the LHS is a legal operation.
4053349cc55cSDimitry Andric   LLT LHSTy = MRI.getType(LHS);
4054349cc55cSDimitry Andric   unsigned LHSSize = LHSTy.getSizeInBits();
4055349cc55cSDimitry Andric   unsigned DstSize = DstTy.getSizeInBits();
4056349cc55cSDimitry Andric   unsigned Op = TargetOpcode::COPY;
4057349cc55cSDimitry Andric   if (DstSize != LHSSize)
4058349cc55cSDimitry Andric     Op = DstSize < LHSSize ? TargetOpcode::G_TRUNC : TargetOpcode::G_ZEXT;
4059349cc55cSDimitry Andric   if (!isLegalOrBeforeLegalizer({Op, {DstTy, LHSTy}}))
4060349cc55cSDimitry Andric     return false;
4061349cc55cSDimitry Andric   MatchInfo = [=](MachineIRBuilder &B) { B.buildInstr(Op, {Dst}, {LHS}); };
4062349cc55cSDimitry Andric   return true;
4063349cc55cSDimitry Andric }
4064349cc55cSDimitry Andric 
4065349cc55cSDimitry Andric // Replace (and (or x, c1), c2) with (and x, c2) iff c1 & c2 == 0
4066349cc55cSDimitry Andric bool CombinerHelper::matchAndOrDisjointMask(
4067349cc55cSDimitry Andric     MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
4068349cc55cSDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_AND);
4069349cc55cSDimitry Andric 
4070349cc55cSDimitry Andric   // Ignore vector types to simplify matching the two constants.
4071349cc55cSDimitry Andric   // TODO: do this for vectors and scalars via a demanded bits analysis.
4072349cc55cSDimitry Andric   LLT Ty = MRI.getType(MI.getOperand(0).getReg());
4073349cc55cSDimitry Andric   if (Ty.isVector())
4074349cc55cSDimitry Andric     return false;
4075349cc55cSDimitry Andric 
4076349cc55cSDimitry Andric   Register Src;
4077349cc55cSDimitry Andric   int64_t MaskAnd;
4078349cc55cSDimitry Andric   int64_t MaskOr;
4079349cc55cSDimitry Andric   if (!mi_match(MI, MRI,
4080349cc55cSDimitry Andric                 m_GAnd(m_GOr(m_Reg(Src), m_ICst(MaskOr)), m_ICst(MaskAnd))))
4081349cc55cSDimitry Andric     return false;
4082349cc55cSDimitry Andric 
4083349cc55cSDimitry Andric   // Check if MaskOr could turn on any bits in Src.
4084349cc55cSDimitry Andric   if (MaskAnd & MaskOr)
4085349cc55cSDimitry Andric     return false;
4086349cc55cSDimitry Andric 
4087349cc55cSDimitry Andric   MatchInfo = [=, &MI](MachineIRBuilder &B) {
4088349cc55cSDimitry Andric     Observer.changingInstr(MI);
4089349cc55cSDimitry Andric     MI.getOperand(1).setReg(Src);
4090349cc55cSDimitry Andric     Observer.changedInstr(MI);
4091349cc55cSDimitry Andric   };
4092349cc55cSDimitry Andric   return true;
4093349cc55cSDimitry Andric }
4094349cc55cSDimitry Andric 
4095fe6060f1SDimitry Andric /// Form a G_SBFX from a G_SEXT_INREG fed by a right shift.
4096fe6060f1SDimitry Andric bool CombinerHelper::matchBitfieldExtractFromSExtInReg(
4097fe6060f1SDimitry Andric     MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
4098fe6060f1SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_SEXT_INREG);
4099fe6060f1SDimitry Andric   Register Dst = MI.getOperand(0).getReg();
4100fe6060f1SDimitry Andric   Register Src = MI.getOperand(1).getReg();
4101fe6060f1SDimitry Andric   LLT Ty = MRI.getType(Src);
4102fe6060f1SDimitry Andric   LLT ExtractTy = getTargetLowering().getPreferredShiftAmountTy(Ty);
4103fe6060f1SDimitry Andric   if (!LI || !LI->isLegalOrCustom({TargetOpcode::G_SBFX, {Ty, ExtractTy}}))
4104fe6060f1SDimitry Andric     return false;
4105fe6060f1SDimitry Andric   int64_t Width = MI.getOperand(2).getImm();
4106fe6060f1SDimitry Andric   Register ShiftSrc;
4107fe6060f1SDimitry Andric   int64_t ShiftImm;
4108fe6060f1SDimitry Andric   if (!mi_match(
4109fe6060f1SDimitry Andric           Src, MRI,
4110fe6060f1SDimitry Andric           m_OneNonDBGUse(m_any_of(m_GAShr(m_Reg(ShiftSrc), m_ICst(ShiftImm)),
4111fe6060f1SDimitry Andric                                   m_GLShr(m_Reg(ShiftSrc), m_ICst(ShiftImm))))))
4112fe6060f1SDimitry Andric     return false;
4113fe6060f1SDimitry Andric   if (ShiftImm < 0 || ShiftImm + Width > Ty.getScalarSizeInBits())
4114fe6060f1SDimitry Andric     return false;
4115fe6060f1SDimitry Andric 
4116fe6060f1SDimitry Andric   MatchInfo = [=](MachineIRBuilder &B) {
4117fe6060f1SDimitry Andric     auto Cst1 = B.buildConstant(ExtractTy, ShiftImm);
4118fe6060f1SDimitry Andric     auto Cst2 = B.buildConstant(ExtractTy, Width);
4119fe6060f1SDimitry Andric     B.buildSbfx(Dst, ShiftSrc, Cst1, Cst2);
4120fe6060f1SDimitry Andric   };
4121fe6060f1SDimitry Andric   return true;
4122fe6060f1SDimitry Andric }
4123fe6060f1SDimitry Andric 
4124fe6060f1SDimitry Andric /// Form a G_UBFX from "(a srl b) & mask", where b and mask are constants.
4125fe6060f1SDimitry Andric bool CombinerHelper::matchBitfieldExtractFromAnd(
4126fe6060f1SDimitry Andric     MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
4127fe6060f1SDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_AND);
4128fe6060f1SDimitry Andric   Register Dst = MI.getOperand(0).getReg();
4129fe6060f1SDimitry Andric   LLT Ty = MRI.getType(Dst);
4130fe6060f1SDimitry Andric   if (!getTargetLowering().isConstantUnsignedBitfieldExtactLegal(
4131fe6060f1SDimitry Andric           TargetOpcode::G_UBFX, Ty, Ty))
4132fe6060f1SDimitry Andric     return false;
4133fe6060f1SDimitry Andric 
4134fe6060f1SDimitry Andric   int64_t AndImm, LSBImm;
4135fe6060f1SDimitry Andric   Register ShiftSrc;
4136fe6060f1SDimitry Andric   const unsigned Size = Ty.getScalarSizeInBits();
4137fe6060f1SDimitry Andric   if (!mi_match(MI.getOperand(0).getReg(), MRI,
4138fe6060f1SDimitry Andric                 m_GAnd(m_OneNonDBGUse(m_GLShr(m_Reg(ShiftSrc), m_ICst(LSBImm))),
4139fe6060f1SDimitry Andric                        m_ICst(AndImm))))
4140fe6060f1SDimitry Andric     return false;
4141fe6060f1SDimitry Andric 
4142fe6060f1SDimitry Andric   // The mask is a mask of the low bits iff imm & (imm+1) == 0.
4143fe6060f1SDimitry Andric   auto MaybeMask = static_cast<uint64_t>(AndImm);
4144fe6060f1SDimitry Andric   if (MaybeMask & (MaybeMask + 1))
4145fe6060f1SDimitry Andric     return false;
4146fe6060f1SDimitry Andric 
4147fe6060f1SDimitry Andric   // LSB must fit within the register.
4148fe6060f1SDimitry Andric   if (static_cast<uint64_t>(LSBImm) >= Size)
4149fe6060f1SDimitry Andric     return false;
4150fe6060f1SDimitry Andric 
4151fe6060f1SDimitry Andric   LLT ExtractTy = getTargetLowering().getPreferredShiftAmountTy(Ty);
4152fe6060f1SDimitry Andric   uint64_t Width = APInt(Size, AndImm).countTrailingOnes();
4153fe6060f1SDimitry Andric   MatchInfo = [=](MachineIRBuilder &B) {
4154fe6060f1SDimitry Andric     auto WidthCst = B.buildConstant(ExtractTy, Width);
4155fe6060f1SDimitry Andric     auto LSBCst = B.buildConstant(ExtractTy, LSBImm);
4156fe6060f1SDimitry Andric     B.buildInstr(TargetOpcode::G_UBFX, {Dst}, {ShiftSrc, LSBCst, WidthCst});
4157fe6060f1SDimitry Andric   };
4158fe6060f1SDimitry Andric   return true;
4159fe6060f1SDimitry Andric }
4160fe6060f1SDimitry Andric 
4161349cc55cSDimitry Andric bool CombinerHelper::matchBitfieldExtractFromShr(
4162349cc55cSDimitry Andric     MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
4163349cc55cSDimitry Andric   const unsigned Opcode = MI.getOpcode();
4164349cc55cSDimitry Andric   assert(Opcode == TargetOpcode::G_ASHR || Opcode == TargetOpcode::G_LSHR);
4165349cc55cSDimitry Andric 
4166349cc55cSDimitry Andric   const Register Dst = MI.getOperand(0).getReg();
4167349cc55cSDimitry Andric 
4168349cc55cSDimitry Andric   const unsigned ExtrOpcode = Opcode == TargetOpcode::G_ASHR
4169349cc55cSDimitry Andric                                   ? TargetOpcode::G_SBFX
4170349cc55cSDimitry Andric                                   : TargetOpcode::G_UBFX;
4171349cc55cSDimitry Andric 
4172349cc55cSDimitry Andric   // Check if the type we would use for the extract is legal
4173349cc55cSDimitry Andric   LLT Ty = MRI.getType(Dst);
4174349cc55cSDimitry Andric   LLT ExtractTy = getTargetLowering().getPreferredShiftAmountTy(Ty);
4175349cc55cSDimitry Andric   if (!LI || !LI->isLegalOrCustom({ExtrOpcode, {Ty, ExtractTy}}))
4176349cc55cSDimitry Andric     return false;
4177349cc55cSDimitry Andric 
4178349cc55cSDimitry Andric   Register ShlSrc;
4179349cc55cSDimitry Andric   int64_t ShrAmt;
4180349cc55cSDimitry Andric   int64_t ShlAmt;
4181349cc55cSDimitry Andric   const unsigned Size = Ty.getScalarSizeInBits();
4182349cc55cSDimitry Andric 
4183349cc55cSDimitry Andric   // Try to match shr (shl x, c1), c2
4184349cc55cSDimitry Andric   if (!mi_match(Dst, MRI,
4185349cc55cSDimitry Andric                 m_BinOp(Opcode,
4186349cc55cSDimitry Andric                         m_OneNonDBGUse(m_GShl(m_Reg(ShlSrc), m_ICst(ShlAmt))),
4187349cc55cSDimitry Andric                         m_ICst(ShrAmt))))
4188349cc55cSDimitry Andric     return false;
4189349cc55cSDimitry Andric 
4190349cc55cSDimitry Andric   // Make sure that the shift sizes can fit a bitfield extract
4191349cc55cSDimitry Andric   if (ShlAmt < 0 || ShlAmt > ShrAmt || ShrAmt >= Size)
4192349cc55cSDimitry Andric     return false;
4193349cc55cSDimitry Andric 
4194349cc55cSDimitry Andric   // Skip this combine if the G_SEXT_INREG combine could handle it
4195349cc55cSDimitry Andric   if (Opcode == TargetOpcode::G_ASHR && ShlAmt == ShrAmt)
4196349cc55cSDimitry Andric     return false;
4197349cc55cSDimitry Andric 
4198349cc55cSDimitry Andric   // Calculate start position and width of the extract
4199349cc55cSDimitry Andric   const int64_t Pos = ShrAmt - ShlAmt;
4200349cc55cSDimitry Andric   const int64_t Width = Size - ShrAmt;
4201349cc55cSDimitry Andric 
4202349cc55cSDimitry Andric   MatchInfo = [=](MachineIRBuilder &B) {
4203349cc55cSDimitry Andric     auto WidthCst = B.buildConstant(ExtractTy, Width);
4204349cc55cSDimitry Andric     auto PosCst = B.buildConstant(ExtractTy, Pos);
4205349cc55cSDimitry Andric     B.buildInstr(ExtrOpcode, {Dst}, {ShlSrc, PosCst, WidthCst});
4206349cc55cSDimitry Andric   };
4207349cc55cSDimitry Andric   return true;
4208349cc55cSDimitry Andric }
4209349cc55cSDimitry Andric 
4210349cc55cSDimitry Andric bool CombinerHelper::matchBitfieldExtractFromShrAnd(
4211349cc55cSDimitry Andric     MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
4212349cc55cSDimitry Andric   const unsigned Opcode = MI.getOpcode();
4213349cc55cSDimitry Andric   assert(Opcode == TargetOpcode::G_LSHR || Opcode == TargetOpcode::G_ASHR);
4214349cc55cSDimitry Andric 
4215349cc55cSDimitry Andric   const Register Dst = MI.getOperand(0).getReg();
4216349cc55cSDimitry Andric   LLT Ty = MRI.getType(Dst);
4217349cc55cSDimitry Andric   if (!getTargetLowering().isConstantUnsignedBitfieldExtactLegal(
4218349cc55cSDimitry Andric           TargetOpcode::G_UBFX, Ty, Ty))
4219349cc55cSDimitry Andric     return false;
4220349cc55cSDimitry Andric 
4221349cc55cSDimitry Andric   // Try to match shr (and x, c1), c2
4222349cc55cSDimitry Andric   Register AndSrc;
4223349cc55cSDimitry Andric   int64_t ShrAmt;
4224349cc55cSDimitry Andric   int64_t SMask;
4225349cc55cSDimitry Andric   if (!mi_match(Dst, MRI,
4226349cc55cSDimitry Andric                 m_BinOp(Opcode,
4227349cc55cSDimitry Andric                         m_OneNonDBGUse(m_GAnd(m_Reg(AndSrc), m_ICst(SMask))),
4228349cc55cSDimitry Andric                         m_ICst(ShrAmt))))
4229349cc55cSDimitry Andric     return false;
4230349cc55cSDimitry Andric 
4231349cc55cSDimitry Andric   const unsigned Size = Ty.getScalarSizeInBits();
4232349cc55cSDimitry Andric   if (ShrAmt < 0 || ShrAmt >= Size)
4233349cc55cSDimitry Andric     return false;
4234349cc55cSDimitry Andric 
4235349cc55cSDimitry Andric   // Check that ubfx can do the extraction, with no holes in the mask.
4236349cc55cSDimitry Andric   uint64_t UMask = SMask;
4237349cc55cSDimitry Andric   UMask |= maskTrailingOnes<uint64_t>(ShrAmt);
4238349cc55cSDimitry Andric   UMask &= maskTrailingOnes<uint64_t>(Size);
4239349cc55cSDimitry Andric   if (!isMask_64(UMask))
4240349cc55cSDimitry Andric     return false;
4241349cc55cSDimitry Andric 
4242349cc55cSDimitry Andric   // Calculate start position and width of the extract.
4243349cc55cSDimitry Andric   const int64_t Pos = ShrAmt;
4244349cc55cSDimitry Andric   const int64_t Width = countTrailingOnes(UMask) - ShrAmt;
4245349cc55cSDimitry Andric 
4246349cc55cSDimitry Andric   // It's preferable to keep the shift, rather than form G_SBFX.
4247349cc55cSDimitry Andric   // TODO: remove the G_AND via demanded bits analysis.
4248349cc55cSDimitry Andric   if (Opcode == TargetOpcode::G_ASHR && Width + ShrAmt == Size)
4249349cc55cSDimitry Andric     return false;
4250349cc55cSDimitry Andric 
4251349cc55cSDimitry Andric   MatchInfo = [=](MachineIRBuilder &B) {
4252349cc55cSDimitry Andric     auto WidthCst = B.buildConstant(Ty, Width);
4253349cc55cSDimitry Andric     auto PosCst = B.buildConstant(Ty, Pos);
4254349cc55cSDimitry Andric     B.buildInstr(TargetOpcode::G_UBFX, {Dst}, {AndSrc, PosCst, WidthCst});
4255349cc55cSDimitry Andric   };
4256349cc55cSDimitry Andric   return true;
4257349cc55cSDimitry Andric }
4258349cc55cSDimitry Andric 
4259fe6060f1SDimitry Andric bool CombinerHelper::reassociationCanBreakAddressingModePattern(
4260fe6060f1SDimitry Andric     MachineInstr &PtrAdd) {
4261fe6060f1SDimitry Andric   assert(PtrAdd.getOpcode() == TargetOpcode::G_PTR_ADD);
4262fe6060f1SDimitry Andric 
4263fe6060f1SDimitry Andric   Register Src1Reg = PtrAdd.getOperand(1).getReg();
4264fe6060f1SDimitry Andric   MachineInstr *Src1Def = getOpcodeDef(TargetOpcode::G_PTR_ADD, Src1Reg, MRI);
4265fe6060f1SDimitry Andric   if (!Src1Def)
4266fe6060f1SDimitry Andric     return false;
4267fe6060f1SDimitry Andric 
4268fe6060f1SDimitry Andric   Register Src2Reg = PtrAdd.getOperand(2).getReg();
4269fe6060f1SDimitry Andric 
4270fe6060f1SDimitry Andric   if (MRI.hasOneNonDBGUse(Src1Reg))
4271fe6060f1SDimitry Andric     return false;
4272fe6060f1SDimitry Andric 
4273349cc55cSDimitry Andric   auto C1 = getIConstantVRegVal(Src1Def->getOperand(2).getReg(), MRI);
4274fe6060f1SDimitry Andric   if (!C1)
4275fe6060f1SDimitry Andric     return false;
4276349cc55cSDimitry Andric   auto C2 = getIConstantVRegVal(Src2Reg, MRI);
4277fe6060f1SDimitry Andric   if (!C2)
4278fe6060f1SDimitry Andric     return false;
4279fe6060f1SDimitry Andric 
4280fe6060f1SDimitry Andric   const APInt &C1APIntVal = *C1;
4281fe6060f1SDimitry Andric   const APInt &C2APIntVal = *C2;
4282fe6060f1SDimitry Andric   const int64_t CombinedValue = (C1APIntVal + C2APIntVal).getSExtValue();
4283fe6060f1SDimitry Andric 
4284fe6060f1SDimitry Andric   for (auto &UseMI : MRI.use_nodbg_instructions(Src1Reg)) {
4285fe6060f1SDimitry Andric     // This combine may end up running before ptrtoint/inttoptr combines
4286fe6060f1SDimitry Andric     // manage to eliminate redundant conversions, so try to look through them.
4287fe6060f1SDimitry Andric     MachineInstr *ConvUseMI = &UseMI;
4288fe6060f1SDimitry Andric     unsigned ConvUseOpc = ConvUseMI->getOpcode();
4289fe6060f1SDimitry Andric     while (ConvUseOpc == TargetOpcode::G_INTTOPTR ||
4290fe6060f1SDimitry Andric            ConvUseOpc == TargetOpcode::G_PTRTOINT) {
4291fe6060f1SDimitry Andric       Register DefReg = ConvUseMI->getOperand(0).getReg();
4292fe6060f1SDimitry Andric       if (!MRI.hasOneNonDBGUse(DefReg))
4293fe6060f1SDimitry Andric         break;
4294fe6060f1SDimitry Andric       ConvUseMI = &*MRI.use_instr_nodbg_begin(DefReg);
4295fe6060f1SDimitry Andric       ConvUseOpc = ConvUseMI->getOpcode();
4296fe6060f1SDimitry Andric     }
4297fe6060f1SDimitry Andric     auto LoadStore = ConvUseOpc == TargetOpcode::G_LOAD ||
4298fe6060f1SDimitry Andric                      ConvUseOpc == TargetOpcode::G_STORE;
4299fe6060f1SDimitry Andric     if (!LoadStore)
4300fe6060f1SDimitry Andric       continue;
4301fe6060f1SDimitry Andric     // Is x[offset2] already not a legal addressing mode? If so then
4302fe6060f1SDimitry Andric     // reassociating the constants breaks nothing (we test offset2 because
4303fe6060f1SDimitry Andric     // that's the one we hope to fold into the load or store).
4304fe6060f1SDimitry Andric     TargetLoweringBase::AddrMode AM;
4305fe6060f1SDimitry Andric     AM.HasBaseReg = true;
4306fe6060f1SDimitry Andric     AM.BaseOffs = C2APIntVal.getSExtValue();
4307fe6060f1SDimitry Andric     unsigned AS =
4308fe6060f1SDimitry Andric         MRI.getType(ConvUseMI->getOperand(1).getReg()).getAddressSpace();
4309fe6060f1SDimitry Andric     Type *AccessTy =
4310fe6060f1SDimitry Andric         getTypeForLLT(MRI.getType(ConvUseMI->getOperand(0).getReg()),
4311fe6060f1SDimitry Andric                       PtrAdd.getMF()->getFunction().getContext());
4312fe6060f1SDimitry Andric     const auto &TLI = *PtrAdd.getMF()->getSubtarget().getTargetLowering();
4313fe6060f1SDimitry Andric     if (!TLI.isLegalAddressingMode(PtrAdd.getMF()->getDataLayout(), AM,
4314fe6060f1SDimitry Andric                                    AccessTy, AS))
4315fe6060f1SDimitry Andric       continue;
4316fe6060f1SDimitry Andric 
4317fe6060f1SDimitry Andric     // Would x[offset1+offset2] still be a legal addressing mode?
4318fe6060f1SDimitry Andric     AM.BaseOffs = CombinedValue;
4319fe6060f1SDimitry Andric     if (!TLI.isLegalAddressingMode(PtrAdd.getMF()->getDataLayout(), AM,
4320fe6060f1SDimitry Andric                                    AccessTy, AS))
4321fe6060f1SDimitry Andric       return true;
4322fe6060f1SDimitry Andric   }
4323fe6060f1SDimitry Andric 
4324fe6060f1SDimitry Andric   return false;
4325fe6060f1SDimitry Andric }
4326fe6060f1SDimitry Andric 
4327349cc55cSDimitry Andric bool CombinerHelper::matchReassocConstantInnerRHS(GPtrAdd &MI,
4328349cc55cSDimitry Andric                                                   MachineInstr *RHS,
4329349cc55cSDimitry Andric                                                   BuildFnTy &MatchInfo) {
4330fe6060f1SDimitry Andric   // G_PTR_ADD(BASE, G_ADD(X, C)) -> G_PTR_ADD(G_PTR_ADD(BASE, X), C)
4331fe6060f1SDimitry Andric   Register Src1Reg = MI.getOperand(1).getReg();
4332fe6060f1SDimitry Andric   if (RHS->getOpcode() != TargetOpcode::G_ADD)
4333fe6060f1SDimitry Andric     return false;
4334349cc55cSDimitry Andric   auto C2 = getIConstantVRegVal(RHS->getOperand(2).getReg(), MRI);
4335fe6060f1SDimitry Andric   if (!C2)
4336fe6060f1SDimitry Andric     return false;
4337fe6060f1SDimitry Andric 
4338fe6060f1SDimitry Andric   MatchInfo = [=, &MI](MachineIRBuilder &B) {
4339fe6060f1SDimitry Andric     LLT PtrTy = MRI.getType(MI.getOperand(0).getReg());
4340fe6060f1SDimitry Andric 
4341fe6060f1SDimitry Andric     auto NewBase =
4342fe6060f1SDimitry Andric         Builder.buildPtrAdd(PtrTy, Src1Reg, RHS->getOperand(1).getReg());
4343fe6060f1SDimitry Andric     Observer.changingInstr(MI);
4344fe6060f1SDimitry Andric     MI.getOperand(1).setReg(NewBase.getReg(0));
4345fe6060f1SDimitry Andric     MI.getOperand(2).setReg(RHS->getOperand(2).getReg());
4346fe6060f1SDimitry Andric     Observer.changedInstr(MI);
4347fe6060f1SDimitry Andric   };
4348349cc55cSDimitry Andric   return !reassociationCanBreakAddressingModePattern(MI);
4349349cc55cSDimitry Andric }
4350349cc55cSDimitry Andric 
4351349cc55cSDimitry Andric bool CombinerHelper::matchReassocConstantInnerLHS(GPtrAdd &MI,
4352349cc55cSDimitry Andric                                                   MachineInstr *LHS,
4353349cc55cSDimitry Andric                                                   MachineInstr *RHS,
4354349cc55cSDimitry Andric                                                   BuildFnTy &MatchInfo) {
4355349cc55cSDimitry Andric   // G_PTR_ADD (G_PTR_ADD X, C), Y) -> (G_PTR_ADD (G_PTR_ADD(X, Y), C)
4356349cc55cSDimitry Andric   // if and only if (G_PTR_ADD X, C) has one use.
4357349cc55cSDimitry Andric   Register LHSBase;
4358349cc55cSDimitry Andric   Optional<ValueAndVReg> LHSCstOff;
4359349cc55cSDimitry Andric   if (!mi_match(MI.getBaseReg(), MRI,
4360349cc55cSDimitry Andric                 m_OneNonDBGUse(m_GPtrAdd(m_Reg(LHSBase), m_GCst(LHSCstOff)))))
4361349cc55cSDimitry Andric     return false;
4362349cc55cSDimitry Andric 
4363349cc55cSDimitry Andric   auto *LHSPtrAdd = cast<GPtrAdd>(LHS);
4364349cc55cSDimitry Andric   MatchInfo = [=, &MI](MachineIRBuilder &B) {
4365349cc55cSDimitry Andric     // When we change LHSPtrAdd's offset register we might cause it to use a reg
4366349cc55cSDimitry Andric     // before its def. Sink the instruction so the outer PTR_ADD to ensure this
4367349cc55cSDimitry Andric     // doesn't happen.
4368349cc55cSDimitry Andric     LHSPtrAdd->moveBefore(&MI);
4369349cc55cSDimitry Andric     Register RHSReg = MI.getOffsetReg();
4370349cc55cSDimitry Andric     Observer.changingInstr(MI);
4371349cc55cSDimitry Andric     MI.getOperand(2).setReg(LHSCstOff->VReg);
4372349cc55cSDimitry Andric     Observer.changedInstr(MI);
4373349cc55cSDimitry Andric     Observer.changingInstr(*LHSPtrAdd);
4374349cc55cSDimitry Andric     LHSPtrAdd->getOperand(2).setReg(RHSReg);
4375349cc55cSDimitry Andric     Observer.changedInstr(*LHSPtrAdd);
4376349cc55cSDimitry Andric   };
4377349cc55cSDimitry Andric   return !reassociationCanBreakAddressingModePattern(MI);
4378349cc55cSDimitry Andric }
4379349cc55cSDimitry Andric 
4380349cc55cSDimitry Andric bool CombinerHelper::matchReassocFoldConstantsInSubTree(GPtrAdd &MI,
4381349cc55cSDimitry Andric                                                         MachineInstr *LHS,
4382349cc55cSDimitry Andric                                                         MachineInstr *RHS,
4383349cc55cSDimitry Andric                                                         BuildFnTy &MatchInfo) {
4384349cc55cSDimitry Andric   // G_PTR_ADD(G_PTR_ADD(BASE, C1), C2) -> G_PTR_ADD(BASE, C1+C2)
4385349cc55cSDimitry Andric   auto *LHSPtrAdd = dyn_cast<GPtrAdd>(LHS);
4386349cc55cSDimitry Andric   if (!LHSPtrAdd)
4387349cc55cSDimitry Andric     return false;
4388349cc55cSDimitry Andric 
4389349cc55cSDimitry Andric   Register Src2Reg = MI.getOperand(2).getReg();
4390349cc55cSDimitry Andric   Register LHSSrc1 = LHSPtrAdd->getBaseReg();
4391349cc55cSDimitry Andric   Register LHSSrc2 = LHSPtrAdd->getOffsetReg();
4392349cc55cSDimitry Andric   auto C1 = getIConstantVRegVal(LHSSrc2, MRI);
4393fe6060f1SDimitry Andric   if (!C1)
4394fe6060f1SDimitry Andric     return false;
4395349cc55cSDimitry Andric   auto C2 = getIConstantVRegVal(Src2Reg, MRI);
4396fe6060f1SDimitry Andric   if (!C2)
4397fe6060f1SDimitry Andric     return false;
4398fe6060f1SDimitry Andric 
4399fe6060f1SDimitry Andric   MatchInfo = [=, &MI](MachineIRBuilder &B) {
4400fe6060f1SDimitry Andric     auto NewCst = B.buildConstant(MRI.getType(Src2Reg), *C1 + *C2);
4401fe6060f1SDimitry Andric     Observer.changingInstr(MI);
4402fe6060f1SDimitry Andric     MI.getOperand(1).setReg(LHSSrc1);
4403fe6060f1SDimitry Andric     MI.getOperand(2).setReg(NewCst.getReg(0));
4404fe6060f1SDimitry Andric     Observer.changedInstr(MI);
4405fe6060f1SDimitry Andric   };
4406fe6060f1SDimitry Andric   return !reassociationCanBreakAddressingModePattern(MI);
4407fe6060f1SDimitry Andric }
4408fe6060f1SDimitry Andric 
4409349cc55cSDimitry Andric bool CombinerHelper::matchReassocPtrAdd(MachineInstr &MI,
4410349cc55cSDimitry Andric                                         BuildFnTy &MatchInfo) {
4411349cc55cSDimitry Andric   auto &PtrAdd = cast<GPtrAdd>(MI);
4412349cc55cSDimitry Andric   // We're trying to match a few pointer computation patterns here for
4413349cc55cSDimitry Andric   // re-association opportunities.
4414349cc55cSDimitry Andric   // 1) Isolating a constant operand to be on the RHS, e.g.:
4415349cc55cSDimitry Andric   // G_PTR_ADD(BASE, G_ADD(X, C)) -> G_PTR_ADD(G_PTR_ADD(BASE, X), C)
4416349cc55cSDimitry Andric   //
4417349cc55cSDimitry Andric   // 2) Folding two constants in each sub-tree as long as such folding
4418349cc55cSDimitry Andric   // doesn't break a legal addressing mode.
4419349cc55cSDimitry Andric   // G_PTR_ADD(G_PTR_ADD(BASE, C1), C2) -> G_PTR_ADD(BASE, C1+C2)
4420349cc55cSDimitry Andric   //
4421349cc55cSDimitry Andric   // 3) Move a constant from the LHS of an inner op to the RHS of the outer.
4422349cc55cSDimitry Andric   // G_PTR_ADD (G_PTR_ADD X, C), Y) -> G_PTR_ADD (G_PTR_ADD(X, Y), C)
4423349cc55cSDimitry Andric   // iif (G_PTR_ADD X, C) has one use.
4424349cc55cSDimitry Andric   MachineInstr *LHS = MRI.getVRegDef(PtrAdd.getBaseReg());
4425349cc55cSDimitry Andric   MachineInstr *RHS = MRI.getVRegDef(PtrAdd.getOffsetReg());
4426349cc55cSDimitry Andric 
4427349cc55cSDimitry Andric   // Try to match example 2.
4428349cc55cSDimitry Andric   if (matchReassocFoldConstantsInSubTree(PtrAdd, LHS, RHS, MatchInfo))
4429349cc55cSDimitry Andric     return true;
4430349cc55cSDimitry Andric 
4431349cc55cSDimitry Andric   // Try to match example 3.
4432349cc55cSDimitry Andric   if (matchReassocConstantInnerLHS(PtrAdd, LHS, RHS, MatchInfo))
4433349cc55cSDimitry Andric     return true;
4434349cc55cSDimitry Andric 
4435349cc55cSDimitry Andric   // Try to match example 1.
4436349cc55cSDimitry Andric   if (matchReassocConstantInnerRHS(PtrAdd, RHS, MatchInfo))
4437349cc55cSDimitry Andric     return true;
4438349cc55cSDimitry Andric 
4439349cc55cSDimitry Andric   return false;
4440349cc55cSDimitry Andric }
4441349cc55cSDimitry Andric 
4442fe6060f1SDimitry Andric bool CombinerHelper::matchConstantFold(MachineInstr &MI, APInt &MatchInfo) {
4443fe6060f1SDimitry Andric   Register Op1 = MI.getOperand(1).getReg();
4444fe6060f1SDimitry Andric   Register Op2 = MI.getOperand(2).getReg();
4445fe6060f1SDimitry Andric   auto MaybeCst = ConstantFoldBinOp(MI.getOpcode(), Op1, Op2, MRI);
4446fe6060f1SDimitry Andric   if (!MaybeCst)
4447fe6060f1SDimitry Andric     return false;
4448fe6060f1SDimitry Andric   MatchInfo = *MaybeCst;
4449e8d8bef9SDimitry Andric   return true;
4450e8d8bef9SDimitry Andric }
4451e8d8bef9SDimitry Andric 
4452349cc55cSDimitry Andric bool CombinerHelper::matchNarrowBinopFeedingAnd(
4453349cc55cSDimitry Andric     MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
4454349cc55cSDimitry Andric   // Look for a binop feeding into an AND with a mask:
4455349cc55cSDimitry Andric   //
4456349cc55cSDimitry Andric   // %add = G_ADD %lhs, %rhs
4457349cc55cSDimitry Andric   // %and = G_AND %add, 000...11111111
4458349cc55cSDimitry Andric   //
4459349cc55cSDimitry Andric   // Check if it's possible to perform the binop at a narrower width and zext
4460349cc55cSDimitry Andric   // back to the original width like so:
4461349cc55cSDimitry Andric   //
4462349cc55cSDimitry Andric   // %narrow_lhs = G_TRUNC %lhs
4463349cc55cSDimitry Andric   // %narrow_rhs = G_TRUNC %rhs
4464349cc55cSDimitry Andric   // %narrow_add = G_ADD %narrow_lhs, %narrow_rhs
4465349cc55cSDimitry Andric   // %new_add = G_ZEXT %narrow_add
4466349cc55cSDimitry Andric   // %and = G_AND %new_add, 000...11111111
4467349cc55cSDimitry Andric   //
4468349cc55cSDimitry Andric   // This can allow later combines to eliminate the G_AND if it turns out
4469349cc55cSDimitry Andric   // that the mask is irrelevant.
4470349cc55cSDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_AND);
4471349cc55cSDimitry Andric   Register Dst = MI.getOperand(0).getReg();
4472349cc55cSDimitry Andric   Register AndLHS = MI.getOperand(1).getReg();
4473349cc55cSDimitry Andric   Register AndRHS = MI.getOperand(2).getReg();
4474349cc55cSDimitry Andric   LLT WideTy = MRI.getType(Dst);
4475349cc55cSDimitry Andric 
4476349cc55cSDimitry Andric   // If the potential binop has more than one use, then it's possible that one
4477349cc55cSDimitry Andric   // of those uses will need its full width.
4478349cc55cSDimitry Andric   if (!WideTy.isScalar() || !MRI.hasOneNonDBGUse(AndLHS))
4479349cc55cSDimitry Andric     return false;
4480349cc55cSDimitry Andric 
4481349cc55cSDimitry Andric   // Check if the LHS feeding the AND is impacted by the high bits that we're
4482349cc55cSDimitry Andric   // masking out.
4483349cc55cSDimitry Andric   //
4484349cc55cSDimitry Andric   // e.g. for 64-bit x, y:
4485349cc55cSDimitry Andric   //
4486349cc55cSDimitry Andric   // add_64(x, y) & 65535 == zext(add_16(trunc(x), trunc(y))) & 65535
4487349cc55cSDimitry Andric   MachineInstr *LHSInst = getDefIgnoringCopies(AndLHS, MRI);
4488349cc55cSDimitry Andric   if (!LHSInst)
4489349cc55cSDimitry Andric     return false;
4490349cc55cSDimitry Andric   unsigned LHSOpc = LHSInst->getOpcode();
4491349cc55cSDimitry Andric   switch (LHSOpc) {
4492349cc55cSDimitry Andric   default:
4493349cc55cSDimitry Andric     return false;
4494349cc55cSDimitry Andric   case TargetOpcode::G_ADD:
4495349cc55cSDimitry Andric   case TargetOpcode::G_SUB:
4496349cc55cSDimitry Andric   case TargetOpcode::G_MUL:
4497349cc55cSDimitry Andric   case TargetOpcode::G_AND:
4498349cc55cSDimitry Andric   case TargetOpcode::G_OR:
4499349cc55cSDimitry Andric   case TargetOpcode::G_XOR:
4500349cc55cSDimitry Andric     break;
4501349cc55cSDimitry Andric   }
4502349cc55cSDimitry Andric 
4503349cc55cSDimitry Andric   // Find the mask on the RHS.
4504349cc55cSDimitry Andric   auto Cst = getIConstantVRegValWithLookThrough(AndRHS, MRI);
4505349cc55cSDimitry Andric   if (!Cst)
4506349cc55cSDimitry Andric     return false;
4507349cc55cSDimitry Andric   auto Mask = Cst->Value;
4508349cc55cSDimitry Andric   if (!Mask.isMask())
4509349cc55cSDimitry Andric     return false;
4510349cc55cSDimitry Andric 
4511349cc55cSDimitry Andric   // No point in combining if there's nothing to truncate.
4512349cc55cSDimitry Andric   unsigned NarrowWidth = Mask.countTrailingOnes();
4513349cc55cSDimitry Andric   if (NarrowWidth == WideTy.getSizeInBits())
4514349cc55cSDimitry Andric     return false;
4515349cc55cSDimitry Andric   LLT NarrowTy = LLT::scalar(NarrowWidth);
4516349cc55cSDimitry Andric 
4517349cc55cSDimitry Andric   // Check if adding the zext + truncates could be harmful.
4518349cc55cSDimitry Andric   auto &MF = *MI.getMF();
4519349cc55cSDimitry Andric   const auto &TLI = getTargetLowering();
4520349cc55cSDimitry Andric   LLVMContext &Ctx = MF.getFunction().getContext();
4521349cc55cSDimitry Andric   auto &DL = MF.getDataLayout();
4522349cc55cSDimitry Andric   if (!TLI.isTruncateFree(WideTy, NarrowTy, DL, Ctx) ||
4523349cc55cSDimitry Andric       !TLI.isZExtFree(NarrowTy, WideTy, DL, Ctx))
4524349cc55cSDimitry Andric     return false;
4525349cc55cSDimitry Andric   if (!isLegalOrBeforeLegalizer({TargetOpcode::G_TRUNC, {NarrowTy, WideTy}}) ||
4526349cc55cSDimitry Andric       !isLegalOrBeforeLegalizer({TargetOpcode::G_ZEXT, {WideTy, NarrowTy}}))
4527349cc55cSDimitry Andric     return false;
4528349cc55cSDimitry Andric   Register BinOpLHS = LHSInst->getOperand(1).getReg();
4529349cc55cSDimitry Andric   Register BinOpRHS = LHSInst->getOperand(2).getReg();
4530349cc55cSDimitry Andric   MatchInfo = [=, &MI](MachineIRBuilder &B) {
4531349cc55cSDimitry Andric     auto NarrowLHS = Builder.buildTrunc(NarrowTy, BinOpLHS);
4532349cc55cSDimitry Andric     auto NarrowRHS = Builder.buildTrunc(NarrowTy, BinOpRHS);
4533349cc55cSDimitry Andric     auto NarrowBinOp =
4534349cc55cSDimitry Andric         Builder.buildInstr(LHSOpc, {NarrowTy}, {NarrowLHS, NarrowRHS});
4535349cc55cSDimitry Andric     auto Ext = Builder.buildZExt(WideTy, NarrowBinOp);
4536349cc55cSDimitry Andric     Observer.changingInstr(MI);
4537349cc55cSDimitry Andric     MI.getOperand(1).setReg(Ext.getReg(0));
4538349cc55cSDimitry Andric     Observer.changedInstr(MI);
4539349cc55cSDimitry Andric   };
4540349cc55cSDimitry Andric   return true;
4541349cc55cSDimitry Andric }
4542349cc55cSDimitry Andric 
4543349cc55cSDimitry Andric bool CombinerHelper::matchMulOBy2(MachineInstr &MI, BuildFnTy &MatchInfo) {
4544349cc55cSDimitry Andric   unsigned Opc = MI.getOpcode();
4545349cc55cSDimitry Andric   assert(Opc == TargetOpcode::G_UMULO || Opc == TargetOpcode::G_SMULO);
4546*4824e7fdSDimitry Andric 
4547*4824e7fdSDimitry Andric   if (!mi_match(MI.getOperand(3).getReg(), MRI, m_SpecificICstOrSplat(2)))
4548349cc55cSDimitry Andric     return false;
4549349cc55cSDimitry Andric 
4550349cc55cSDimitry Andric   MatchInfo = [=, &MI](MachineIRBuilder &B) {
4551349cc55cSDimitry Andric     Observer.changingInstr(MI);
4552349cc55cSDimitry Andric     unsigned NewOpc = Opc == TargetOpcode::G_UMULO ? TargetOpcode::G_UADDO
4553349cc55cSDimitry Andric                                                    : TargetOpcode::G_SADDO;
4554349cc55cSDimitry Andric     MI.setDesc(Builder.getTII().get(NewOpc));
4555349cc55cSDimitry Andric     MI.getOperand(3).setReg(MI.getOperand(2).getReg());
4556349cc55cSDimitry Andric     Observer.changedInstr(MI);
4557349cc55cSDimitry Andric   };
4558349cc55cSDimitry Andric   return true;
4559349cc55cSDimitry Andric }
4560349cc55cSDimitry Andric 
4561349cc55cSDimitry Andric MachineInstr *CombinerHelper::buildUDivUsingMul(MachineInstr &MI) {
4562349cc55cSDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_UDIV);
4563349cc55cSDimitry Andric   auto &UDiv = cast<GenericMachineInstr>(MI);
4564349cc55cSDimitry Andric   Register Dst = UDiv.getReg(0);
4565349cc55cSDimitry Andric   Register LHS = UDiv.getReg(1);
4566349cc55cSDimitry Andric   Register RHS = UDiv.getReg(2);
4567349cc55cSDimitry Andric   LLT Ty = MRI.getType(Dst);
4568349cc55cSDimitry Andric   LLT ScalarTy = Ty.getScalarType();
4569349cc55cSDimitry Andric   const unsigned EltBits = ScalarTy.getScalarSizeInBits();
4570349cc55cSDimitry Andric   LLT ShiftAmtTy = getTargetLowering().getPreferredShiftAmountTy(Ty);
4571349cc55cSDimitry Andric   LLT ScalarShiftAmtTy = ShiftAmtTy.getScalarType();
4572349cc55cSDimitry Andric   auto &MIB = Builder;
4573349cc55cSDimitry Andric   MIB.setInstrAndDebugLoc(MI);
4574349cc55cSDimitry Andric 
4575349cc55cSDimitry Andric   bool UseNPQ = false;
4576349cc55cSDimitry Andric   SmallVector<Register, 16> PreShifts, PostShifts, MagicFactors, NPQFactors;
4577349cc55cSDimitry Andric 
4578349cc55cSDimitry Andric   auto BuildUDIVPattern = [&](const Constant *C) {
4579349cc55cSDimitry Andric     auto *CI = cast<ConstantInt>(C);
4580349cc55cSDimitry Andric     const APInt &Divisor = CI->getValue();
4581349cc55cSDimitry Andric     UnsignedDivisonByConstantInfo magics =
4582349cc55cSDimitry Andric         UnsignedDivisonByConstantInfo::get(Divisor);
4583349cc55cSDimitry Andric     unsigned PreShift = 0, PostShift = 0;
4584349cc55cSDimitry Andric 
4585349cc55cSDimitry Andric     // If the divisor is even, we can avoid using the expensive fixup by
4586349cc55cSDimitry Andric     // shifting the divided value upfront.
4587349cc55cSDimitry Andric     if (magics.IsAdd != 0 && !Divisor[0]) {
4588349cc55cSDimitry Andric       PreShift = Divisor.countTrailingZeros();
4589349cc55cSDimitry Andric       // Get magic number for the shifted divisor.
4590349cc55cSDimitry Andric       magics =
4591349cc55cSDimitry Andric           UnsignedDivisonByConstantInfo::get(Divisor.lshr(PreShift), PreShift);
4592349cc55cSDimitry Andric       assert(magics.IsAdd == 0 && "Should use cheap fixup now");
4593349cc55cSDimitry Andric     }
4594349cc55cSDimitry Andric 
4595349cc55cSDimitry Andric     APInt Magic = magics.Magic;
4596349cc55cSDimitry Andric 
4597349cc55cSDimitry Andric     unsigned SelNPQ;
4598349cc55cSDimitry Andric     if (magics.IsAdd == 0 || Divisor.isOneValue()) {
4599349cc55cSDimitry Andric       assert(magics.ShiftAmount < Divisor.getBitWidth() &&
4600349cc55cSDimitry Andric              "We shouldn't generate an undefined shift!");
4601349cc55cSDimitry Andric       PostShift = magics.ShiftAmount;
4602349cc55cSDimitry Andric       SelNPQ = false;
4603349cc55cSDimitry Andric     } else {
4604349cc55cSDimitry Andric       PostShift = magics.ShiftAmount - 1;
4605349cc55cSDimitry Andric       SelNPQ = true;
4606349cc55cSDimitry Andric     }
4607349cc55cSDimitry Andric 
4608349cc55cSDimitry Andric     PreShifts.push_back(
4609349cc55cSDimitry Andric         MIB.buildConstant(ScalarShiftAmtTy, PreShift).getReg(0));
4610349cc55cSDimitry Andric     MagicFactors.push_back(MIB.buildConstant(ScalarTy, Magic).getReg(0));
4611349cc55cSDimitry Andric     NPQFactors.push_back(
4612349cc55cSDimitry Andric         MIB.buildConstant(ScalarTy,
4613349cc55cSDimitry Andric                           SelNPQ ? APInt::getOneBitSet(EltBits, EltBits - 1)
4614349cc55cSDimitry Andric                                  : APInt::getZero(EltBits))
4615349cc55cSDimitry Andric             .getReg(0));
4616349cc55cSDimitry Andric     PostShifts.push_back(
4617349cc55cSDimitry Andric         MIB.buildConstant(ScalarShiftAmtTy, PostShift).getReg(0));
4618349cc55cSDimitry Andric     UseNPQ |= SelNPQ;
4619349cc55cSDimitry Andric     return true;
4620349cc55cSDimitry Andric   };
4621349cc55cSDimitry Andric 
4622349cc55cSDimitry Andric   // Collect the shifts/magic values from each element.
4623349cc55cSDimitry Andric   bool Matched = matchUnaryPredicate(MRI, RHS, BuildUDIVPattern);
4624349cc55cSDimitry Andric   (void)Matched;
4625349cc55cSDimitry Andric   assert(Matched && "Expected unary predicate match to succeed");
4626349cc55cSDimitry Andric 
4627349cc55cSDimitry Andric   Register PreShift, PostShift, MagicFactor, NPQFactor;
4628349cc55cSDimitry Andric   auto *RHSDef = getOpcodeDef<GBuildVector>(RHS, MRI);
4629349cc55cSDimitry Andric   if (RHSDef) {
4630349cc55cSDimitry Andric     PreShift = MIB.buildBuildVector(ShiftAmtTy, PreShifts).getReg(0);
4631349cc55cSDimitry Andric     MagicFactor = MIB.buildBuildVector(Ty, MagicFactors).getReg(0);
4632349cc55cSDimitry Andric     NPQFactor = MIB.buildBuildVector(Ty, NPQFactors).getReg(0);
4633349cc55cSDimitry Andric     PostShift = MIB.buildBuildVector(ShiftAmtTy, PostShifts).getReg(0);
4634349cc55cSDimitry Andric   } else {
4635349cc55cSDimitry Andric     assert(MRI.getType(RHS).isScalar() &&
4636349cc55cSDimitry Andric            "Non-build_vector operation should have been a scalar");
4637349cc55cSDimitry Andric     PreShift = PreShifts[0];
4638349cc55cSDimitry Andric     MagicFactor = MagicFactors[0];
4639349cc55cSDimitry Andric     PostShift = PostShifts[0];
4640349cc55cSDimitry Andric   }
4641349cc55cSDimitry Andric 
4642349cc55cSDimitry Andric   Register Q = LHS;
4643349cc55cSDimitry Andric   Q = MIB.buildLShr(Ty, Q, PreShift).getReg(0);
4644349cc55cSDimitry Andric 
4645349cc55cSDimitry Andric   // Multiply the numerator (operand 0) by the magic value.
4646349cc55cSDimitry Andric   Q = MIB.buildUMulH(Ty, Q, MagicFactor).getReg(0);
4647349cc55cSDimitry Andric 
4648349cc55cSDimitry Andric   if (UseNPQ) {
4649349cc55cSDimitry Andric     Register NPQ = MIB.buildSub(Ty, LHS, Q).getReg(0);
4650349cc55cSDimitry Andric 
4651349cc55cSDimitry Andric     // For vectors we might have a mix of non-NPQ/NPQ paths, so use
4652349cc55cSDimitry Andric     // G_UMULH to act as a SRL-by-1 for NPQ, else multiply by zero.
4653349cc55cSDimitry Andric     if (Ty.isVector())
4654349cc55cSDimitry Andric       NPQ = MIB.buildUMulH(Ty, NPQ, NPQFactor).getReg(0);
4655349cc55cSDimitry Andric     else
4656349cc55cSDimitry Andric       NPQ = MIB.buildLShr(Ty, NPQ, MIB.buildConstant(ShiftAmtTy, 1)).getReg(0);
4657349cc55cSDimitry Andric 
4658349cc55cSDimitry Andric     Q = MIB.buildAdd(Ty, NPQ, Q).getReg(0);
4659349cc55cSDimitry Andric   }
4660349cc55cSDimitry Andric 
4661349cc55cSDimitry Andric   Q = MIB.buildLShr(Ty, Q, PostShift).getReg(0);
4662349cc55cSDimitry Andric   auto One = MIB.buildConstant(Ty, 1);
4663349cc55cSDimitry Andric   auto IsOne = MIB.buildICmp(
4664349cc55cSDimitry Andric       CmpInst::Predicate::ICMP_EQ,
4665349cc55cSDimitry Andric       Ty.isScalar() ? LLT::scalar(1) : Ty.changeElementSize(1), RHS, One);
4666349cc55cSDimitry Andric   return MIB.buildSelect(Ty, IsOne, LHS, Q);
4667349cc55cSDimitry Andric }
4668349cc55cSDimitry Andric 
4669349cc55cSDimitry Andric bool CombinerHelper::matchUDivByConst(MachineInstr &MI) {
4670349cc55cSDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_UDIV);
4671349cc55cSDimitry Andric   Register Dst = MI.getOperand(0).getReg();
4672349cc55cSDimitry Andric   Register RHS = MI.getOperand(2).getReg();
4673349cc55cSDimitry Andric   LLT DstTy = MRI.getType(Dst);
4674349cc55cSDimitry Andric   auto *RHSDef = MRI.getVRegDef(RHS);
4675349cc55cSDimitry Andric   if (!isConstantOrConstantVector(*RHSDef, MRI))
4676349cc55cSDimitry Andric     return false;
4677349cc55cSDimitry Andric 
4678349cc55cSDimitry Andric   auto &MF = *MI.getMF();
4679349cc55cSDimitry Andric   AttributeList Attr = MF.getFunction().getAttributes();
4680349cc55cSDimitry Andric   const auto &TLI = getTargetLowering();
4681349cc55cSDimitry Andric   LLVMContext &Ctx = MF.getFunction().getContext();
4682349cc55cSDimitry Andric   auto &DL = MF.getDataLayout();
4683349cc55cSDimitry Andric   if (TLI.isIntDivCheap(getApproximateEVTForLLT(DstTy, DL, Ctx), Attr))
4684349cc55cSDimitry Andric     return false;
4685349cc55cSDimitry Andric 
4686349cc55cSDimitry Andric   // Don't do this for minsize because the instruction sequence is usually
4687349cc55cSDimitry Andric   // larger.
4688349cc55cSDimitry Andric   if (MF.getFunction().hasMinSize())
4689349cc55cSDimitry Andric     return false;
4690349cc55cSDimitry Andric 
4691349cc55cSDimitry Andric   // Don't do this if the types are not going to be legal.
4692349cc55cSDimitry Andric   if (LI) {
4693349cc55cSDimitry Andric     if (!isLegalOrBeforeLegalizer({TargetOpcode::G_MUL, {DstTy, DstTy}}))
4694349cc55cSDimitry Andric       return false;
4695349cc55cSDimitry Andric     if (!isLegalOrBeforeLegalizer({TargetOpcode::G_UMULH, {DstTy}}))
4696349cc55cSDimitry Andric       return false;
4697349cc55cSDimitry Andric     if (!isLegalOrBeforeLegalizer(
4698349cc55cSDimitry Andric             {TargetOpcode::G_ICMP,
4699349cc55cSDimitry Andric              {DstTy.isVector() ? DstTy.changeElementSize(1) : LLT::scalar(1),
4700349cc55cSDimitry Andric               DstTy}}))
4701349cc55cSDimitry Andric       return false;
4702349cc55cSDimitry Andric   }
4703349cc55cSDimitry Andric 
4704349cc55cSDimitry Andric   auto CheckEltValue = [&](const Constant *C) {
4705349cc55cSDimitry Andric     if (auto *CI = dyn_cast_or_null<ConstantInt>(C))
4706349cc55cSDimitry Andric       return !CI->isZero();
4707349cc55cSDimitry Andric     return false;
4708349cc55cSDimitry Andric   };
4709349cc55cSDimitry Andric   return matchUnaryPredicate(MRI, RHS, CheckEltValue);
4710349cc55cSDimitry Andric }
4711349cc55cSDimitry Andric 
4712349cc55cSDimitry Andric void CombinerHelper::applyUDivByConst(MachineInstr &MI) {
4713349cc55cSDimitry Andric   auto *NewMI = buildUDivUsingMul(MI);
4714349cc55cSDimitry Andric   replaceSingleDefInstWithReg(MI, NewMI->getOperand(0).getReg());
4715349cc55cSDimitry Andric }
4716349cc55cSDimitry Andric 
4717349cc55cSDimitry Andric bool CombinerHelper::matchUMulHToLShr(MachineInstr &MI) {
4718349cc55cSDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_UMULH);
4719349cc55cSDimitry Andric   Register RHS = MI.getOperand(2).getReg();
4720349cc55cSDimitry Andric   Register Dst = MI.getOperand(0).getReg();
4721349cc55cSDimitry Andric   LLT Ty = MRI.getType(Dst);
4722349cc55cSDimitry Andric   LLT ShiftAmtTy = getTargetLowering().getPreferredShiftAmountTy(Ty);
4723349cc55cSDimitry Andric   auto MatchPow2ExceptOne = [&](const Constant *C) {
4724349cc55cSDimitry Andric     if (auto *CI = dyn_cast<ConstantInt>(C))
4725349cc55cSDimitry Andric       return CI->getValue().isPowerOf2() && !CI->getValue().isOne();
4726349cc55cSDimitry Andric     return false;
4727349cc55cSDimitry Andric   };
4728349cc55cSDimitry Andric   if (!matchUnaryPredicate(MRI, RHS, MatchPow2ExceptOne, false))
4729349cc55cSDimitry Andric     return false;
4730349cc55cSDimitry Andric   return isLegalOrBeforeLegalizer({TargetOpcode::G_LSHR, {Ty, ShiftAmtTy}});
4731349cc55cSDimitry Andric }
4732349cc55cSDimitry Andric 
4733349cc55cSDimitry Andric void CombinerHelper::applyUMulHToLShr(MachineInstr &MI) {
4734349cc55cSDimitry Andric   Register LHS = MI.getOperand(1).getReg();
4735349cc55cSDimitry Andric   Register RHS = MI.getOperand(2).getReg();
4736349cc55cSDimitry Andric   Register Dst = MI.getOperand(0).getReg();
4737349cc55cSDimitry Andric   LLT Ty = MRI.getType(Dst);
4738349cc55cSDimitry Andric   LLT ShiftAmtTy = getTargetLowering().getPreferredShiftAmountTy(Ty);
4739349cc55cSDimitry Andric   unsigned NumEltBits = Ty.getScalarSizeInBits();
4740349cc55cSDimitry Andric 
4741349cc55cSDimitry Andric   Builder.setInstrAndDebugLoc(MI);
4742349cc55cSDimitry Andric   auto LogBase2 = buildLogBase2(RHS, Builder);
4743349cc55cSDimitry Andric   auto ShiftAmt =
4744349cc55cSDimitry Andric       Builder.buildSub(Ty, Builder.buildConstant(Ty, NumEltBits), LogBase2);
4745349cc55cSDimitry Andric   auto Trunc = Builder.buildZExtOrTrunc(ShiftAmtTy, ShiftAmt);
4746349cc55cSDimitry Andric   Builder.buildLShr(Dst, LHS, Trunc);
4747349cc55cSDimitry Andric   MI.eraseFromParent();
4748349cc55cSDimitry Andric }
4749349cc55cSDimitry Andric 
4750349cc55cSDimitry Andric bool CombinerHelper::matchRedundantNegOperands(MachineInstr &MI,
4751349cc55cSDimitry Andric                                                BuildFnTy &MatchInfo) {
4752349cc55cSDimitry Andric   unsigned Opc = MI.getOpcode();
4753349cc55cSDimitry Andric   assert(Opc == TargetOpcode::G_FADD || Opc == TargetOpcode::G_FSUB ||
4754349cc55cSDimitry Andric          Opc == TargetOpcode::G_FMUL || Opc == TargetOpcode::G_FDIV ||
4755349cc55cSDimitry Andric          Opc == TargetOpcode::G_FMAD || Opc == TargetOpcode::G_FMA);
4756349cc55cSDimitry Andric 
4757349cc55cSDimitry Andric   Register Dst = MI.getOperand(0).getReg();
4758349cc55cSDimitry Andric   Register X = MI.getOperand(1).getReg();
4759349cc55cSDimitry Andric   Register Y = MI.getOperand(2).getReg();
4760349cc55cSDimitry Andric   LLT Type = MRI.getType(Dst);
4761349cc55cSDimitry Andric 
4762349cc55cSDimitry Andric   // fold (fadd x, fneg(y)) -> (fsub x, y)
4763349cc55cSDimitry Andric   // fold (fadd fneg(y), x) -> (fsub x, y)
4764349cc55cSDimitry Andric   // G_ADD is commutative so both cases are checked by m_GFAdd
4765349cc55cSDimitry Andric   if (mi_match(Dst, MRI, m_GFAdd(m_Reg(X), m_GFNeg(m_Reg(Y)))) &&
4766349cc55cSDimitry Andric       isLegalOrBeforeLegalizer({TargetOpcode::G_FSUB, {Type}})) {
4767349cc55cSDimitry Andric     Opc = TargetOpcode::G_FSUB;
4768349cc55cSDimitry Andric   }
4769349cc55cSDimitry Andric   /// fold (fsub x, fneg(y)) -> (fadd x, y)
4770349cc55cSDimitry Andric   else if (mi_match(Dst, MRI, m_GFSub(m_Reg(X), m_GFNeg(m_Reg(Y)))) &&
4771349cc55cSDimitry Andric            isLegalOrBeforeLegalizer({TargetOpcode::G_FADD, {Type}})) {
4772349cc55cSDimitry Andric     Opc = TargetOpcode::G_FADD;
4773349cc55cSDimitry Andric   }
4774349cc55cSDimitry Andric   // fold (fmul fneg(x), fneg(y)) -> (fmul x, y)
4775349cc55cSDimitry Andric   // fold (fdiv fneg(x), fneg(y)) -> (fdiv x, y)
4776349cc55cSDimitry Andric   // fold (fmad fneg(x), fneg(y), z) -> (fmad x, y, z)
4777349cc55cSDimitry Andric   // fold (fma fneg(x), fneg(y), z) -> (fma x, y, z)
4778349cc55cSDimitry Andric   else if ((Opc == TargetOpcode::G_FMUL || Opc == TargetOpcode::G_FDIV ||
4779349cc55cSDimitry Andric             Opc == TargetOpcode::G_FMAD || Opc == TargetOpcode::G_FMA) &&
4780349cc55cSDimitry Andric            mi_match(X, MRI, m_GFNeg(m_Reg(X))) &&
4781349cc55cSDimitry Andric            mi_match(Y, MRI, m_GFNeg(m_Reg(Y)))) {
4782349cc55cSDimitry Andric     // no opcode change
4783349cc55cSDimitry Andric   } else
4784349cc55cSDimitry Andric     return false;
4785349cc55cSDimitry Andric 
4786349cc55cSDimitry Andric   MatchInfo = [=, &MI](MachineIRBuilder &B) {
4787349cc55cSDimitry Andric     Observer.changingInstr(MI);
4788349cc55cSDimitry Andric     MI.setDesc(B.getTII().get(Opc));
4789349cc55cSDimitry Andric     MI.getOperand(1).setReg(X);
4790349cc55cSDimitry Andric     MI.getOperand(2).setReg(Y);
4791349cc55cSDimitry Andric     Observer.changedInstr(MI);
4792349cc55cSDimitry Andric   };
4793349cc55cSDimitry Andric   return true;
4794349cc55cSDimitry Andric }
4795349cc55cSDimitry Andric 
4796*4824e7fdSDimitry Andric /// Checks if \p MI is TargetOpcode::G_FMUL and contractable either
4797*4824e7fdSDimitry Andric /// due to global flags or MachineInstr flags.
4798*4824e7fdSDimitry Andric static bool isContractableFMul(MachineInstr &MI, bool AllowFusionGlobally) {
4799*4824e7fdSDimitry Andric   if (MI.getOpcode() != TargetOpcode::G_FMUL)
4800*4824e7fdSDimitry Andric     return false;
4801*4824e7fdSDimitry Andric   return AllowFusionGlobally || MI.getFlag(MachineInstr::MIFlag::FmContract);
4802*4824e7fdSDimitry Andric }
4803*4824e7fdSDimitry Andric 
4804*4824e7fdSDimitry Andric static bool hasMoreUses(const MachineInstr &MI0, const MachineInstr &MI1,
4805*4824e7fdSDimitry Andric                         const MachineRegisterInfo &MRI) {
4806*4824e7fdSDimitry Andric   return std::distance(MRI.use_instr_nodbg_begin(MI0.getOperand(0).getReg()),
4807*4824e7fdSDimitry Andric                        MRI.use_instr_nodbg_end()) >
4808*4824e7fdSDimitry Andric          std::distance(MRI.use_instr_nodbg_begin(MI1.getOperand(0).getReg()),
4809*4824e7fdSDimitry Andric                        MRI.use_instr_nodbg_end());
4810*4824e7fdSDimitry Andric }
4811*4824e7fdSDimitry Andric 
4812*4824e7fdSDimitry Andric bool CombinerHelper::canCombineFMadOrFMA(MachineInstr &MI,
4813*4824e7fdSDimitry Andric                                          bool &AllowFusionGlobally,
4814*4824e7fdSDimitry Andric                                          bool &HasFMAD, bool &Aggressive,
4815*4824e7fdSDimitry Andric                                          bool CanReassociate) {
4816*4824e7fdSDimitry Andric 
4817*4824e7fdSDimitry Andric   auto *MF = MI.getMF();
4818*4824e7fdSDimitry Andric   const auto &TLI = *MF->getSubtarget().getTargetLowering();
4819*4824e7fdSDimitry Andric   const TargetOptions &Options = MF->getTarget().Options;
4820*4824e7fdSDimitry Andric   LLT DstType = MRI.getType(MI.getOperand(0).getReg());
4821*4824e7fdSDimitry Andric 
4822*4824e7fdSDimitry Andric   if (CanReassociate &&
4823*4824e7fdSDimitry Andric       !(Options.UnsafeFPMath || MI.getFlag(MachineInstr::MIFlag::FmReassoc)))
4824*4824e7fdSDimitry Andric     return false;
4825*4824e7fdSDimitry Andric 
4826*4824e7fdSDimitry Andric   // Floating-point multiply-add with intermediate rounding.
4827*4824e7fdSDimitry Andric   HasFMAD = (LI && TLI.isFMADLegal(MI, DstType));
4828*4824e7fdSDimitry Andric   // Floating-point multiply-add without intermediate rounding.
4829*4824e7fdSDimitry Andric   bool HasFMA = TLI.isFMAFasterThanFMulAndFAdd(*MF, DstType) &&
4830*4824e7fdSDimitry Andric                 isLegalOrBeforeLegalizer({TargetOpcode::G_FMA, {DstType}});
4831*4824e7fdSDimitry Andric   // No valid opcode, do not combine.
4832*4824e7fdSDimitry Andric   if (!HasFMAD && !HasFMA)
4833*4824e7fdSDimitry Andric     return false;
4834*4824e7fdSDimitry Andric 
4835*4824e7fdSDimitry Andric   AllowFusionGlobally = Options.AllowFPOpFusion == FPOpFusion::Fast ||
4836*4824e7fdSDimitry Andric                         Options.UnsafeFPMath || HasFMAD;
4837*4824e7fdSDimitry Andric   // If the addition is not contractable, do not combine.
4838*4824e7fdSDimitry Andric   if (!AllowFusionGlobally && !MI.getFlag(MachineInstr::MIFlag::FmContract))
4839*4824e7fdSDimitry Andric     return false;
4840*4824e7fdSDimitry Andric 
4841*4824e7fdSDimitry Andric   Aggressive = TLI.enableAggressiveFMAFusion(DstType);
4842*4824e7fdSDimitry Andric   return true;
4843*4824e7fdSDimitry Andric }
4844*4824e7fdSDimitry Andric 
4845*4824e7fdSDimitry Andric bool CombinerHelper::matchCombineFAddFMulToFMadOrFMA(
4846*4824e7fdSDimitry Andric     MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
4847*4824e7fdSDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_FADD);
4848*4824e7fdSDimitry Andric 
4849*4824e7fdSDimitry Andric   bool AllowFusionGlobally, HasFMAD, Aggressive;
4850*4824e7fdSDimitry Andric   if (!canCombineFMadOrFMA(MI, AllowFusionGlobally, HasFMAD, Aggressive))
4851*4824e7fdSDimitry Andric     return false;
4852*4824e7fdSDimitry Andric 
4853*4824e7fdSDimitry Andric   MachineInstr *LHS = MRI.getVRegDef(MI.getOperand(1).getReg());
4854*4824e7fdSDimitry Andric   MachineInstr *RHS = MRI.getVRegDef(MI.getOperand(2).getReg());
4855*4824e7fdSDimitry Andric   unsigned PreferredFusedOpcode =
4856*4824e7fdSDimitry Andric       HasFMAD ? TargetOpcode::G_FMAD : TargetOpcode::G_FMA;
4857*4824e7fdSDimitry Andric 
4858*4824e7fdSDimitry Andric   // If we have two choices trying to fold (fadd (fmul u, v), (fmul x, y)),
4859*4824e7fdSDimitry Andric   // prefer to fold the multiply with fewer uses.
4860*4824e7fdSDimitry Andric   if (Aggressive && isContractableFMul(*LHS, AllowFusionGlobally) &&
4861*4824e7fdSDimitry Andric       isContractableFMul(*RHS, AllowFusionGlobally)) {
4862*4824e7fdSDimitry Andric     if (hasMoreUses(*LHS, *RHS, MRI))
4863*4824e7fdSDimitry Andric       std::swap(LHS, RHS);
4864*4824e7fdSDimitry Andric   }
4865*4824e7fdSDimitry Andric 
4866*4824e7fdSDimitry Andric   // fold (fadd (fmul x, y), z) -> (fma x, y, z)
4867*4824e7fdSDimitry Andric   if (isContractableFMul(*LHS, AllowFusionGlobally) &&
4868*4824e7fdSDimitry Andric       (Aggressive || MRI.hasOneNonDBGUse(LHS->getOperand(0).getReg()))) {
4869*4824e7fdSDimitry Andric     MatchInfo = [=, &MI](MachineIRBuilder &B) {
4870*4824e7fdSDimitry Andric       B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()},
4871*4824e7fdSDimitry Andric                    {LHS->getOperand(1).getReg(), LHS->getOperand(2).getReg(),
4872*4824e7fdSDimitry Andric                     RHS->getOperand(0).getReg()});
4873*4824e7fdSDimitry Andric     };
4874*4824e7fdSDimitry Andric     return true;
4875*4824e7fdSDimitry Andric   }
4876*4824e7fdSDimitry Andric 
4877*4824e7fdSDimitry Andric   // fold (fadd x, (fmul y, z)) -> (fma y, z, x)
4878*4824e7fdSDimitry Andric   if (isContractableFMul(*RHS, AllowFusionGlobally) &&
4879*4824e7fdSDimitry Andric       (Aggressive || MRI.hasOneNonDBGUse(RHS->getOperand(0).getReg()))) {
4880*4824e7fdSDimitry Andric     MatchInfo = [=, &MI](MachineIRBuilder &B) {
4881*4824e7fdSDimitry Andric       B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()},
4882*4824e7fdSDimitry Andric                    {RHS->getOperand(1).getReg(), RHS->getOperand(2).getReg(),
4883*4824e7fdSDimitry Andric                     LHS->getOperand(0).getReg()});
4884*4824e7fdSDimitry Andric     };
4885*4824e7fdSDimitry Andric     return true;
4886*4824e7fdSDimitry Andric   }
4887*4824e7fdSDimitry Andric 
4888*4824e7fdSDimitry Andric   return false;
4889*4824e7fdSDimitry Andric }
4890*4824e7fdSDimitry Andric 
4891*4824e7fdSDimitry Andric bool CombinerHelper::matchCombineFAddFpExtFMulToFMadOrFMA(
4892*4824e7fdSDimitry Andric     MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
4893*4824e7fdSDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_FADD);
4894*4824e7fdSDimitry Andric 
4895*4824e7fdSDimitry Andric   bool AllowFusionGlobally, HasFMAD, Aggressive;
4896*4824e7fdSDimitry Andric   if (!canCombineFMadOrFMA(MI, AllowFusionGlobally, HasFMAD, Aggressive))
4897*4824e7fdSDimitry Andric     return false;
4898*4824e7fdSDimitry Andric 
4899*4824e7fdSDimitry Andric   const auto &TLI = *MI.getMF()->getSubtarget().getTargetLowering();
4900*4824e7fdSDimitry Andric   MachineInstr *LHS = MRI.getVRegDef(MI.getOperand(1).getReg());
4901*4824e7fdSDimitry Andric   MachineInstr *RHS = MRI.getVRegDef(MI.getOperand(2).getReg());
4902*4824e7fdSDimitry Andric   LLT DstType = MRI.getType(MI.getOperand(0).getReg());
4903*4824e7fdSDimitry Andric 
4904*4824e7fdSDimitry Andric   unsigned PreferredFusedOpcode =
4905*4824e7fdSDimitry Andric       HasFMAD ? TargetOpcode::G_FMAD : TargetOpcode::G_FMA;
4906*4824e7fdSDimitry Andric 
4907*4824e7fdSDimitry Andric   // If we have two choices trying to fold (fadd (fmul u, v), (fmul x, y)),
4908*4824e7fdSDimitry Andric   // prefer to fold the multiply with fewer uses.
4909*4824e7fdSDimitry Andric   if (Aggressive && isContractableFMul(*LHS, AllowFusionGlobally) &&
4910*4824e7fdSDimitry Andric       isContractableFMul(*RHS, AllowFusionGlobally)) {
4911*4824e7fdSDimitry Andric     if (hasMoreUses(*LHS, *RHS, MRI))
4912*4824e7fdSDimitry Andric       std::swap(LHS, RHS);
4913*4824e7fdSDimitry Andric   }
4914*4824e7fdSDimitry Andric 
4915*4824e7fdSDimitry Andric   // fold (fadd (fpext (fmul x, y)), z) -> (fma (fpext x), (fpext y), z)
4916*4824e7fdSDimitry Andric   MachineInstr *FpExtSrc;
4917*4824e7fdSDimitry Andric   if (mi_match(LHS->getOperand(0).getReg(), MRI,
4918*4824e7fdSDimitry Andric                m_GFPExt(m_MInstr(FpExtSrc))) &&
4919*4824e7fdSDimitry Andric       isContractableFMul(*FpExtSrc, AllowFusionGlobally) &&
4920*4824e7fdSDimitry Andric       TLI.isFPExtFoldable(MI, PreferredFusedOpcode, DstType,
4921*4824e7fdSDimitry Andric                           MRI.getType(FpExtSrc->getOperand(1).getReg()))) {
4922*4824e7fdSDimitry Andric     MatchInfo = [=, &MI](MachineIRBuilder &B) {
4923*4824e7fdSDimitry Andric       auto FpExtX = B.buildFPExt(DstType, FpExtSrc->getOperand(1).getReg());
4924*4824e7fdSDimitry Andric       auto FpExtY = B.buildFPExt(DstType, FpExtSrc->getOperand(2).getReg());
4925*4824e7fdSDimitry Andric       B.buildInstr(
4926*4824e7fdSDimitry Andric           PreferredFusedOpcode, {MI.getOperand(0).getReg()},
4927*4824e7fdSDimitry Andric           {FpExtX.getReg(0), FpExtY.getReg(0), RHS->getOperand(0).getReg()});
4928*4824e7fdSDimitry Andric     };
4929*4824e7fdSDimitry Andric     return true;
4930*4824e7fdSDimitry Andric   }
4931*4824e7fdSDimitry Andric 
4932*4824e7fdSDimitry Andric   // fold (fadd z, (fpext (fmul x, y))) -> (fma (fpext x), (fpext y), z)
4933*4824e7fdSDimitry Andric   // Note: Commutes FADD operands.
4934*4824e7fdSDimitry Andric   if (mi_match(RHS->getOperand(0).getReg(), MRI,
4935*4824e7fdSDimitry Andric                m_GFPExt(m_MInstr(FpExtSrc))) &&
4936*4824e7fdSDimitry Andric       isContractableFMul(*FpExtSrc, AllowFusionGlobally) &&
4937*4824e7fdSDimitry Andric       TLI.isFPExtFoldable(MI, PreferredFusedOpcode, DstType,
4938*4824e7fdSDimitry Andric                           MRI.getType(FpExtSrc->getOperand(1).getReg()))) {
4939*4824e7fdSDimitry Andric     MatchInfo = [=, &MI](MachineIRBuilder &B) {
4940*4824e7fdSDimitry Andric       auto FpExtX = B.buildFPExt(DstType, FpExtSrc->getOperand(1).getReg());
4941*4824e7fdSDimitry Andric       auto FpExtY = B.buildFPExt(DstType, FpExtSrc->getOperand(2).getReg());
4942*4824e7fdSDimitry Andric       B.buildInstr(
4943*4824e7fdSDimitry Andric           PreferredFusedOpcode, {MI.getOperand(0).getReg()},
4944*4824e7fdSDimitry Andric           {FpExtX.getReg(0), FpExtY.getReg(0), LHS->getOperand(0).getReg()});
4945*4824e7fdSDimitry Andric     };
4946*4824e7fdSDimitry Andric     return true;
4947*4824e7fdSDimitry Andric   }
4948*4824e7fdSDimitry Andric 
4949*4824e7fdSDimitry Andric   return false;
4950*4824e7fdSDimitry Andric }
4951*4824e7fdSDimitry Andric 
4952*4824e7fdSDimitry Andric bool CombinerHelper::matchCombineFAddFMAFMulToFMadOrFMA(
4953*4824e7fdSDimitry Andric     MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
4954*4824e7fdSDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_FADD);
4955*4824e7fdSDimitry Andric 
4956*4824e7fdSDimitry Andric   bool AllowFusionGlobally, HasFMAD, Aggressive;
4957*4824e7fdSDimitry Andric   if (!canCombineFMadOrFMA(MI, AllowFusionGlobally, HasFMAD, Aggressive, true))
4958*4824e7fdSDimitry Andric     return false;
4959*4824e7fdSDimitry Andric 
4960*4824e7fdSDimitry Andric   MachineInstr *LHS = MRI.getVRegDef(MI.getOperand(1).getReg());
4961*4824e7fdSDimitry Andric   MachineInstr *RHS = MRI.getVRegDef(MI.getOperand(2).getReg());
4962*4824e7fdSDimitry Andric   LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
4963*4824e7fdSDimitry Andric 
4964*4824e7fdSDimitry Andric   unsigned PreferredFusedOpcode =
4965*4824e7fdSDimitry Andric       HasFMAD ? TargetOpcode::G_FMAD : TargetOpcode::G_FMA;
4966*4824e7fdSDimitry Andric 
4967*4824e7fdSDimitry Andric   // If we have two choices trying to fold (fadd (fmul u, v), (fmul x, y)),
4968*4824e7fdSDimitry Andric   // prefer to fold the multiply with fewer uses.
4969*4824e7fdSDimitry Andric   if (Aggressive && isContractableFMul(*LHS, AllowFusionGlobally) &&
4970*4824e7fdSDimitry Andric       isContractableFMul(*RHS, AllowFusionGlobally)) {
4971*4824e7fdSDimitry Andric     if (hasMoreUses(*LHS, *RHS, MRI))
4972*4824e7fdSDimitry Andric       std::swap(LHS, RHS);
4973*4824e7fdSDimitry Andric   }
4974*4824e7fdSDimitry Andric 
4975*4824e7fdSDimitry Andric   MachineInstr *FMA = nullptr;
4976*4824e7fdSDimitry Andric   Register Z;
4977*4824e7fdSDimitry Andric   // fold (fadd (fma x, y, (fmul u, v)), z) -> (fma x, y, (fma u, v, z))
4978*4824e7fdSDimitry Andric   if (LHS->getOpcode() == PreferredFusedOpcode &&
4979*4824e7fdSDimitry Andric       (MRI.getVRegDef(LHS->getOperand(3).getReg())->getOpcode() ==
4980*4824e7fdSDimitry Andric        TargetOpcode::G_FMUL) &&
4981*4824e7fdSDimitry Andric       MRI.hasOneNonDBGUse(LHS->getOperand(0).getReg()) &&
4982*4824e7fdSDimitry Andric       MRI.hasOneNonDBGUse(LHS->getOperand(3).getReg())) {
4983*4824e7fdSDimitry Andric     FMA = LHS;
4984*4824e7fdSDimitry Andric     Z = RHS->getOperand(0).getReg();
4985*4824e7fdSDimitry Andric   }
4986*4824e7fdSDimitry Andric   // fold (fadd z, (fma x, y, (fmul u, v))) -> (fma x, y, (fma u, v, z))
4987*4824e7fdSDimitry Andric   else if (RHS->getOpcode() == PreferredFusedOpcode &&
4988*4824e7fdSDimitry Andric            (MRI.getVRegDef(RHS->getOperand(3).getReg())->getOpcode() ==
4989*4824e7fdSDimitry Andric             TargetOpcode::G_FMUL) &&
4990*4824e7fdSDimitry Andric            MRI.hasOneNonDBGUse(RHS->getOperand(0).getReg()) &&
4991*4824e7fdSDimitry Andric            MRI.hasOneNonDBGUse(RHS->getOperand(3).getReg())) {
4992*4824e7fdSDimitry Andric     Z = LHS->getOperand(0).getReg();
4993*4824e7fdSDimitry Andric     FMA = RHS;
4994*4824e7fdSDimitry Andric   }
4995*4824e7fdSDimitry Andric 
4996*4824e7fdSDimitry Andric   if (FMA) {
4997*4824e7fdSDimitry Andric     MachineInstr *FMulMI = MRI.getVRegDef(FMA->getOperand(3).getReg());
4998*4824e7fdSDimitry Andric     Register X = FMA->getOperand(1).getReg();
4999*4824e7fdSDimitry Andric     Register Y = FMA->getOperand(2).getReg();
5000*4824e7fdSDimitry Andric     Register U = FMulMI->getOperand(1).getReg();
5001*4824e7fdSDimitry Andric     Register V = FMulMI->getOperand(2).getReg();
5002*4824e7fdSDimitry Andric 
5003*4824e7fdSDimitry Andric     MatchInfo = [=, &MI](MachineIRBuilder &B) {
5004*4824e7fdSDimitry Andric       Register InnerFMA = MRI.createGenericVirtualRegister(DstTy);
5005*4824e7fdSDimitry Andric       B.buildInstr(PreferredFusedOpcode, {InnerFMA}, {U, V, Z});
5006*4824e7fdSDimitry Andric       B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()},
5007*4824e7fdSDimitry Andric                    {X, Y, InnerFMA});
5008*4824e7fdSDimitry Andric     };
5009*4824e7fdSDimitry Andric     return true;
5010*4824e7fdSDimitry Andric   }
5011*4824e7fdSDimitry Andric 
5012*4824e7fdSDimitry Andric   return false;
5013*4824e7fdSDimitry Andric }
5014*4824e7fdSDimitry Andric 
5015*4824e7fdSDimitry Andric bool CombinerHelper::matchCombineFAddFpExtFMulToFMadOrFMAAggressive(
5016*4824e7fdSDimitry Andric     MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
5017*4824e7fdSDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_FADD);
5018*4824e7fdSDimitry Andric 
5019*4824e7fdSDimitry Andric   bool AllowFusionGlobally, HasFMAD, Aggressive;
5020*4824e7fdSDimitry Andric   if (!canCombineFMadOrFMA(MI, AllowFusionGlobally, HasFMAD, Aggressive))
5021*4824e7fdSDimitry Andric     return false;
5022*4824e7fdSDimitry Andric 
5023*4824e7fdSDimitry Andric   if (!Aggressive)
5024*4824e7fdSDimitry Andric     return false;
5025*4824e7fdSDimitry Andric 
5026*4824e7fdSDimitry Andric   const auto &TLI = *MI.getMF()->getSubtarget().getTargetLowering();
5027*4824e7fdSDimitry Andric   LLT DstType = MRI.getType(MI.getOperand(0).getReg());
5028*4824e7fdSDimitry Andric   MachineInstr *LHS = MRI.getVRegDef(MI.getOperand(1).getReg());
5029*4824e7fdSDimitry Andric   MachineInstr *RHS = MRI.getVRegDef(MI.getOperand(2).getReg());
5030*4824e7fdSDimitry Andric 
5031*4824e7fdSDimitry Andric   unsigned PreferredFusedOpcode =
5032*4824e7fdSDimitry Andric       HasFMAD ? TargetOpcode::G_FMAD : TargetOpcode::G_FMA;
5033*4824e7fdSDimitry Andric 
5034*4824e7fdSDimitry Andric   // If we have two choices trying to fold (fadd (fmul u, v), (fmul x, y)),
5035*4824e7fdSDimitry Andric   // prefer to fold the multiply with fewer uses.
5036*4824e7fdSDimitry Andric   if (Aggressive && isContractableFMul(*LHS, AllowFusionGlobally) &&
5037*4824e7fdSDimitry Andric       isContractableFMul(*RHS, AllowFusionGlobally)) {
5038*4824e7fdSDimitry Andric     if (hasMoreUses(*LHS, *RHS, MRI))
5039*4824e7fdSDimitry Andric       std::swap(LHS, RHS);
5040*4824e7fdSDimitry Andric   }
5041*4824e7fdSDimitry Andric 
5042*4824e7fdSDimitry Andric   // Builds: (fma x, y, (fma (fpext u), (fpext v), z))
5043*4824e7fdSDimitry Andric   auto buildMatchInfo = [=, &MI](Register U, Register V, Register Z, Register X,
5044*4824e7fdSDimitry Andric                                  Register Y, MachineIRBuilder &B) {
5045*4824e7fdSDimitry Andric     Register FpExtU = B.buildFPExt(DstType, U).getReg(0);
5046*4824e7fdSDimitry Andric     Register FpExtV = B.buildFPExt(DstType, V).getReg(0);
5047*4824e7fdSDimitry Andric     Register InnerFMA =
5048*4824e7fdSDimitry Andric         B.buildInstr(PreferredFusedOpcode, {DstType}, {FpExtU, FpExtV, Z})
5049*4824e7fdSDimitry Andric             .getReg(0);
5050*4824e7fdSDimitry Andric     B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()},
5051*4824e7fdSDimitry Andric                  {X, Y, InnerFMA});
5052*4824e7fdSDimitry Andric   };
5053*4824e7fdSDimitry Andric 
5054*4824e7fdSDimitry Andric   MachineInstr *FMulMI, *FMAMI;
5055*4824e7fdSDimitry Andric   // fold (fadd (fma x, y, (fpext (fmul u, v))), z)
5056*4824e7fdSDimitry Andric   //   -> (fma x, y, (fma (fpext u), (fpext v), z))
5057*4824e7fdSDimitry Andric   if (LHS->getOpcode() == PreferredFusedOpcode &&
5058*4824e7fdSDimitry Andric       mi_match(LHS->getOperand(3).getReg(), MRI, m_GFPExt(m_MInstr(FMulMI))) &&
5059*4824e7fdSDimitry Andric       isContractableFMul(*FMulMI, AllowFusionGlobally) &&
5060*4824e7fdSDimitry Andric       TLI.isFPExtFoldable(MI, PreferredFusedOpcode, DstType,
5061*4824e7fdSDimitry Andric                           MRI.getType(FMulMI->getOperand(0).getReg()))) {
5062*4824e7fdSDimitry Andric     MatchInfo = [=](MachineIRBuilder &B) {
5063*4824e7fdSDimitry Andric       buildMatchInfo(FMulMI->getOperand(1).getReg(),
5064*4824e7fdSDimitry Andric                      FMulMI->getOperand(2).getReg(),
5065*4824e7fdSDimitry Andric                      RHS->getOperand(0).getReg(), LHS->getOperand(1).getReg(),
5066*4824e7fdSDimitry Andric                      LHS->getOperand(2).getReg(), B);
5067*4824e7fdSDimitry Andric     };
5068*4824e7fdSDimitry Andric     return true;
5069*4824e7fdSDimitry Andric   }
5070*4824e7fdSDimitry Andric 
5071*4824e7fdSDimitry Andric   // fold (fadd (fpext (fma x, y, (fmul u, v))), z)
5072*4824e7fdSDimitry Andric   //   -> (fma (fpext x), (fpext y), (fma (fpext u), (fpext v), z))
5073*4824e7fdSDimitry Andric   // FIXME: This turns two single-precision and one double-precision
5074*4824e7fdSDimitry Andric   // operation into two double-precision operations, which might not be
5075*4824e7fdSDimitry Andric   // interesting for all targets, especially GPUs.
5076*4824e7fdSDimitry Andric   if (mi_match(LHS->getOperand(0).getReg(), MRI, m_GFPExt(m_MInstr(FMAMI))) &&
5077*4824e7fdSDimitry Andric       FMAMI->getOpcode() == PreferredFusedOpcode) {
5078*4824e7fdSDimitry Andric     MachineInstr *FMulMI = MRI.getVRegDef(FMAMI->getOperand(3).getReg());
5079*4824e7fdSDimitry Andric     if (isContractableFMul(*FMulMI, AllowFusionGlobally) &&
5080*4824e7fdSDimitry Andric         TLI.isFPExtFoldable(MI, PreferredFusedOpcode, DstType,
5081*4824e7fdSDimitry Andric                             MRI.getType(FMAMI->getOperand(0).getReg()))) {
5082*4824e7fdSDimitry Andric       MatchInfo = [=](MachineIRBuilder &B) {
5083*4824e7fdSDimitry Andric         Register X = FMAMI->getOperand(1).getReg();
5084*4824e7fdSDimitry Andric         Register Y = FMAMI->getOperand(2).getReg();
5085*4824e7fdSDimitry Andric         X = B.buildFPExt(DstType, X).getReg(0);
5086*4824e7fdSDimitry Andric         Y = B.buildFPExt(DstType, Y).getReg(0);
5087*4824e7fdSDimitry Andric         buildMatchInfo(FMulMI->getOperand(1).getReg(),
5088*4824e7fdSDimitry Andric                        FMulMI->getOperand(2).getReg(),
5089*4824e7fdSDimitry Andric                        RHS->getOperand(0).getReg(), X, Y, B);
5090*4824e7fdSDimitry Andric       };
5091*4824e7fdSDimitry Andric 
5092*4824e7fdSDimitry Andric       return true;
5093*4824e7fdSDimitry Andric     }
5094*4824e7fdSDimitry Andric   }
5095*4824e7fdSDimitry Andric 
5096*4824e7fdSDimitry Andric   // fold (fadd z, (fma x, y, (fpext (fmul u, v)))
5097*4824e7fdSDimitry Andric   //   -> (fma x, y, (fma (fpext u), (fpext v), z))
5098*4824e7fdSDimitry Andric   if (RHS->getOpcode() == PreferredFusedOpcode &&
5099*4824e7fdSDimitry Andric       mi_match(RHS->getOperand(3).getReg(), MRI, m_GFPExt(m_MInstr(FMulMI))) &&
5100*4824e7fdSDimitry Andric       isContractableFMul(*FMulMI, AllowFusionGlobally) &&
5101*4824e7fdSDimitry Andric       TLI.isFPExtFoldable(MI, PreferredFusedOpcode, DstType,
5102*4824e7fdSDimitry Andric                           MRI.getType(FMulMI->getOperand(0).getReg()))) {
5103*4824e7fdSDimitry Andric     MatchInfo = [=](MachineIRBuilder &B) {
5104*4824e7fdSDimitry Andric       buildMatchInfo(FMulMI->getOperand(1).getReg(),
5105*4824e7fdSDimitry Andric                      FMulMI->getOperand(2).getReg(),
5106*4824e7fdSDimitry Andric                      LHS->getOperand(0).getReg(), RHS->getOperand(1).getReg(),
5107*4824e7fdSDimitry Andric                      RHS->getOperand(2).getReg(), B);
5108*4824e7fdSDimitry Andric     };
5109*4824e7fdSDimitry Andric     return true;
5110*4824e7fdSDimitry Andric   }
5111*4824e7fdSDimitry Andric 
5112*4824e7fdSDimitry Andric   // fold (fadd z, (fpext (fma x, y, (fmul u, v)))
5113*4824e7fdSDimitry Andric   //   -> (fma (fpext x), (fpext y), (fma (fpext u), (fpext v), z))
5114*4824e7fdSDimitry Andric   // FIXME: This turns two single-precision and one double-precision
5115*4824e7fdSDimitry Andric   // operation into two double-precision operations, which might not be
5116*4824e7fdSDimitry Andric   // interesting for all targets, especially GPUs.
5117*4824e7fdSDimitry Andric   if (mi_match(RHS->getOperand(0).getReg(), MRI, m_GFPExt(m_MInstr(FMAMI))) &&
5118*4824e7fdSDimitry Andric       FMAMI->getOpcode() == PreferredFusedOpcode) {
5119*4824e7fdSDimitry Andric     MachineInstr *FMulMI = MRI.getVRegDef(FMAMI->getOperand(3).getReg());
5120*4824e7fdSDimitry Andric     if (isContractableFMul(*FMulMI, AllowFusionGlobally) &&
5121*4824e7fdSDimitry Andric         TLI.isFPExtFoldable(MI, PreferredFusedOpcode, DstType,
5122*4824e7fdSDimitry Andric                             MRI.getType(FMAMI->getOperand(0).getReg()))) {
5123*4824e7fdSDimitry Andric       MatchInfo = [=](MachineIRBuilder &B) {
5124*4824e7fdSDimitry Andric         Register X = FMAMI->getOperand(1).getReg();
5125*4824e7fdSDimitry Andric         Register Y = FMAMI->getOperand(2).getReg();
5126*4824e7fdSDimitry Andric         X = B.buildFPExt(DstType, X).getReg(0);
5127*4824e7fdSDimitry Andric         Y = B.buildFPExt(DstType, Y).getReg(0);
5128*4824e7fdSDimitry Andric         buildMatchInfo(FMulMI->getOperand(1).getReg(),
5129*4824e7fdSDimitry Andric                        FMulMI->getOperand(2).getReg(),
5130*4824e7fdSDimitry Andric                        LHS->getOperand(0).getReg(), X, Y, B);
5131*4824e7fdSDimitry Andric       };
5132*4824e7fdSDimitry Andric       return true;
5133*4824e7fdSDimitry Andric     }
5134*4824e7fdSDimitry Andric   }
5135*4824e7fdSDimitry Andric 
5136*4824e7fdSDimitry Andric   return false;
5137*4824e7fdSDimitry Andric }
5138*4824e7fdSDimitry Andric 
5139*4824e7fdSDimitry Andric bool CombinerHelper::matchCombineFSubFMulToFMadOrFMA(
5140*4824e7fdSDimitry Andric     MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
5141*4824e7fdSDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_FSUB);
5142*4824e7fdSDimitry Andric 
5143*4824e7fdSDimitry Andric   bool AllowFusionGlobally, HasFMAD, Aggressive;
5144*4824e7fdSDimitry Andric   if (!canCombineFMadOrFMA(MI, AllowFusionGlobally, HasFMAD, Aggressive))
5145*4824e7fdSDimitry Andric     return false;
5146*4824e7fdSDimitry Andric 
5147*4824e7fdSDimitry Andric   MachineInstr *LHS = MRI.getVRegDef(MI.getOperand(1).getReg());
5148*4824e7fdSDimitry Andric   MachineInstr *RHS = MRI.getVRegDef(MI.getOperand(2).getReg());
5149*4824e7fdSDimitry Andric   LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
5150*4824e7fdSDimitry Andric 
5151*4824e7fdSDimitry Andric   // If we have two choices trying to fold (fadd (fmul u, v), (fmul x, y)),
5152*4824e7fdSDimitry Andric   // prefer to fold the multiply with fewer uses.
5153*4824e7fdSDimitry Andric   int FirstMulHasFewerUses = true;
5154*4824e7fdSDimitry Andric   if (isContractableFMul(*LHS, AllowFusionGlobally) &&
5155*4824e7fdSDimitry Andric       isContractableFMul(*RHS, AllowFusionGlobally) &&
5156*4824e7fdSDimitry Andric       hasMoreUses(*LHS, *RHS, MRI))
5157*4824e7fdSDimitry Andric     FirstMulHasFewerUses = false;
5158*4824e7fdSDimitry Andric 
5159*4824e7fdSDimitry Andric   unsigned PreferredFusedOpcode =
5160*4824e7fdSDimitry Andric       HasFMAD ? TargetOpcode::G_FMAD : TargetOpcode::G_FMA;
5161*4824e7fdSDimitry Andric 
5162*4824e7fdSDimitry Andric   // fold (fsub (fmul x, y), z) -> (fma x, y, -z)
5163*4824e7fdSDimitry Andric   if (FirstMulHasFewerUses &&
5164*4824e7fdSDimitry Andric       (isContractableFMul(*LHS, AllowFusionGlobally) &&
5165*4824e7fdSDimitry Andric        (Aggressive || MRI.hasOneNonDBGUse(LHS->getOperand(0).getReg())))) {
5166*4824e7fdSDimitry Andric     MatchInfo = [=, &MI](MachineIRBuilder &B) {
5167*4824e7fdSDimitry Andric       Register NegZ = B.buildFNeg(DstTy, RHS->getOperand(0).getReg()).getReg(0);
5168*4824e7fdSDimitry Andric       B.buildInstr(
5169*4824e7fdSDimitry Andric           PreferredFusedOpcode, {MI.getOperand(0).getReg()},
5170*4824e7fdSDimitry Andric           {LHS->getOperand(1).getReg(), LHS->getOperand(2).getReg(), NegZ});
5171*4824e7fdSDimitry Andric     };
5172*4824e7fdSDimitry Andric     return true;
5173*4824e7fdSDimitry Andric   }
5174*4824e7fdSDimitry Andric   // fold (fsub x, (fmul y, z)) -> (fma -y, z, x)
5175*4824e7fdSDimitry Andric   else if ((isContractableFMul(*RHS, AllowFusionGlobally) &&
5176*4824e7fdSDimitry Andric             (Aggressive || MRI.hasOneNonDBGUse(RHS->getOperand(0).getReg())))) {
5177*4824e7fdSDimitry Andric     MatchInfo = [=, &MI](MachineIRBuilder &B) {
5178*4824e7fdSDimitry Andric       Register NegY = B.buildFNeg(DstTy, RHS->getOperand(1).getReg()).getReg(0);
5179*4824e7fdSDimitry Andric       B.buildInstr(
5180*4824e7fdSDimitry Andric           PreferredFusedOpcode, {MI.getOperand(0).getReg()},
5181*4824e7fdSDimitry Andric           {NegY, RHS->getOperand(2).getReg(), LHS->getOperand(0).getReg()});
5182*4824e7fdSDimitry Andric     };
5183*4824e7fdSDimitry Andric     return true;
5184*4824e7fdSDimitry Andric   }
5185*4824e7fdSDimitry Andric 
5186*4824e7fdSDimitry Andric   return false;
5187*4824e7fdSDimitry Andric }
5188*4824e7fdSDimitry Andric 
5189*4824e7fdSDimitry Andric bool CombinerHelper::matchCombineFSubFNegFMulToFMadOrFMA(
5190*4824e7fdSDimitry Andric     MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
5191*4824e7fdSDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_FSUB);
5192*4824e7fdSDimitry Andric 
5193*4824e7fdSDimitry Andric   bool AllowFusionGlobally, HasFMAD, Aggressive;
5194*4824e7fdSDimitry Andric   if (!canCombineFMadOrFMA(MI, AllowFusionGlobally, HasFMAD, Aggressive))
5195*4824e7fdSDimitry Andric     return false;
5196*4824e7fdSDimitry Andric 
5197*4824e7fdSDimitry Andric   Register LHSReg = MI.getOperand(1).getReg();
5198*4824e7fdSDimitry Andric   Register RHSReg = MI.getOperand(2).getReg();
5199*4824e7fdSDimitry Andric   LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
5200*4824e7fdSDimitry Andric 
5201*4824e7fdSDimitry Andric   unsigned PreferredFusedOpcode =
5202*4824e7fdSDimitry Andric       HasFMAD ? TargetOpcode::G_FMAD : TargetOpcode::G_FMA;
5203*4824e7fdSDimitry Andric 
5204*4824e7fdSDimitry Andric   MachineInstr *FMulMI;
5205*4824e7fdSDimitry Andric   // fold (fsub (fneg (fmul x, y)), z) -> (fma (fneg x), y, (fneg z))
5206*4824e7fdSDimitry Andric   if (mi_match(LHSReg, MRI, m_GFNeg(m_MInstr(FMulMI))) &&
5207*4824e7fdSDimitry Andric       (Aggressive || (MRI.hasOneNonDBGUse(LHSReg) &&
5208*4824e7fdSDimitry Andric                       MRI.hasOneNonDBGUse(FMulMI->getOperand(0).getReg()))) &&
5209*4824e7fdSDimitry Andric       isContractableFMul(*FMulMI, AllowFusionGlobally)) {
5210*4824e7fdSDimitry Andric     MatchInfo = [=, &MI](MachineIRBuilder &B) {
5211*4824e7fdSDimitry Andric       Register NegX =
5212*4824e7fdSDimitry Andric           B.buildFNeg(DstTy, FMulMI->getOperand(1).getReg()).getReg(0);
5213*4824e7fdSDimitry Andric       Register NegZ = B.buildFNeg(DstTy, RHSReg).getReg(0);
5214*4824e7fdSDimitry Andric       B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()},
5215*4824e7fdSDimitry Andric                    {NegX, FMulMI->getOperand(2).getReg(), NegZ});
5216*4824e7fdSDimitry Andric     };
5217*4824e7fdSDimitry Andric     return true;
5218*4824e7fdSDimitry Andric   }
5219*4824e7fdSDimitry Andric 
5220*4824e7fdSDimitry Andric   // fold (fsub x, (fneg (fmul, y, z))) -> (fma y, z, x)
5221*4824e7fdSDimitry Andric   if (mi_match(RHSReg, MRI, m_GFNeg(m_MInstr(FMulMI))) &&
5222*4824e7fdSDimitry Andric       (Aggressive || (MRI.hasOneNonDBGUse(RHSReg) &&
5223*4824e7fdSDimitry Andric                       MRI.hasOneNonDBGUse(FMulMI->getOperand(0).getReg()))) &&
5224*4824e7fdSDimitry Andric       isContractableFMul(*FMulMI, AllowFusionGlobally)) {
5225*4824e7fdSDimitry Andric     MatchInfo = [=, &MI](MachineIRBuilder &B) {
5226*4824e7fdSDimitry Andric       B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()},
5227*4824e7fdSDimitry Andric                    {FMulMI->getOperand(1).getReg(),
5228*4824e7fdSDimitry Andric                     FMulMI->getOperand(2).getReg(), LHSReg});
5229*4824e7fdSDimitry Andric     };
5230*4824e7fdSDimitry Andric     return true;
5231*4824e7fdSDimitry Andric   }
5232*4824e7fdSDimitry Andric 
5233*4824e7fdSDimitry Andric   return false;
5234*4824e7fdSDimitry Andric }
5235*4824e7fdSDimitry Andric 
5236*4824e7fdSDimitry Andric bool CombinerHelper::matchCombineFSubFpExtFMulToFMadOrFMA(
5237*4824e7fdSDimitry Andric     MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
5238*4824e7fdSDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_FSUB);
5239*4824e7fdSDimitry Andric 
5240*4824e7fdSDimitry Andric   bool AllowFusionGlobally, HasFMAD, Aggressive;
5241*4824e7fdSDimitry Andric   if (!canCombineFMadOrFMA(MI, AllowFusionGlobally, HasFMAD, Aggressive))
5242*4824e7fdSDimitry Andric     return false;
5243*4824e7fdSDimitry Andric 
5244*4824e7fdSDimitry Andric   Register LHSReg = MI.getOperand(1).getReg();
5245*4824e7fdSDimitry Andric   Register RHSReg = MI.getOperand(2).getReg();
5246*4824e7fdSDimitry Andric   LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
5247*4824e7fdSDimitry Andric 
5248*4824e7fdSDimitry Andric   unsigned PreferredFusedOpcode =
5249*4824e7fdSDimitry Andric       HasFMAD ? TargetOpcode::G_FMAD : TargetOpcode::G_FMA;
5250*4824e7fdSDimitry Andric 
5251*4824e7fdSDimitry Andric   MachineInstr *FMulMI;
5252*4824e7fdSDimitry Andric   // fold (fsub (fpext (fmul x, y)), z) -> (fma (fpext x), (fpext y), (fneg z))
5253*4824e7fdSDimitry Andric   if (mi_match(LHSReg, MRI, m_GFPExt(m_MInstr(FMulMI))) &&
5254*4824e7fdSDimitry Andric       isContractableFMul(*FMulMI, AllowFusionGlobally) &&
5255*4824e7fdSDimitry Andric       (Aggressive || MRI.hasOneNonDBGUse(LHSReg))) {
5256*4824e7fdSDimitry Andric     MatchInfo = [=, &MI](MachineIRBuilder &B) {
5257*4824e7fdSDimitry Andric       Register FpExtX =
5258*4824e7fdSDimitry Andric           B.buildFPExt(DstTy, FMulMI->getOperand(1).getReg()).getReg(0);
5259*4824e7fdSDimitry Andric       Register FpExtY =
5260*4824e7fdSDimitry Andric           B.buildFPExt(DstTy, FMulMI->getOperand(2).getReg()).getReg(0);
5261*4824e7fdSDimitry Andric       Register NegZ = B.buildFNeg(DstTy, RHSReg).getReg(0);
5262*4824e7fdSDimitry Andric       B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()},
5263*4824e7fdSDimitry Andric                    {FpExtX, FpExtY, NegZ});
5264*4824e7fdSDimitry Andric     };
5265*4824e7fdSDimitry Andric     return true;
5266*4824e7fdSDimitry Andric   }
5267*4824e7fdSDimitry Andric 
5268*4824e7fdSDimitry Andric   // fold (fsub x, (fpext (fmul y, z))) -> (fma (fneg (fpext y)), (fpext z), x)
5269*4824e7fdSDimitry Andric   if (mi_match(RHSReg, MRI, m_GFPExt(m_MInstr(FMulMI))) &&
5270*4824e7fdSDimitry Andric       isContractableFMul(*FMulMI, AllowFusionGlobally) &&
5271*4824e7fdSDimitry Andric       (Aggressive || MRI.hasOneNonDBGUse(RHSReg))) {
5272*4824e7fdSDimitry Andric     MatchInfo = [=, &MI](MachineIRBuilder &B) {
5273*4824e7fdSDimitry Andric       Register FpExtY =
5274*4824e7fdSDimitry Andric           B.buildFPExt(DstTy, FMulMI->getOperand(1).getReg()).getReg(0);
5275*4824e7fdSDimitry Andric       Register NegY = B.buildFNeg(DstTy, FpExtY).getReg(0);
5276*4824e7fdSDimitry Andric       Register FpExtZ =
5277*4824e7fdSDimitry Andric           B.buildFPExt(DstTy, FMulMI->getOperand(2).getReg()).getReg(0);
5278*4824e7fdSDimitry Andric       B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()},
5279*4824e7fdSDimitry Andric                    {NegY, FpExtZ, LHSReg});
5280*4824e7fdSDimitry Andric     };
5281*4824e7fdSDimitry Andric     return true;
5282*4824e7fdSDimitry Andric   }
5283*4824e7fdSDimitry Andric 
5284*4824e7fdSDimitry Andric   return false;
5285*4824e7fdSDimitry Andric }
5286*4824e7fdSDimitry Andric 
5287*4824e7fdSDimitry Andric bool CombinerHelper::matchCombineFSubFpExtFNegFMulToFMadOrFMA(
5288*4824e7fdSDimitry Andric     MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
5289*4824e7fdSDimitry Andric   assert(MI.getOpcode() == TargetOpcode::G_FSUB);
5290*4824e7fdSDimitry Andric 
5291*4824e7fdSDimitry Andric   bool AllowFusionGlobally, HasFMAD, Aggressive;
5292*4824e7fdSDimitry Andric   if (!canCombineFMadOrFMA(MI, AllowFusionGlobally, HasFMAD, Aggressive))
5293*4824e7fdSDimitry Andric     return false;
5294*4824e7fdSDimitry Andric 
5295*4824e7fdSDimitry Andric   const auto &TLI = *MI.getMF()->getSubtarget().getTargetLowering();
5296*4824e7fdSDimitry Andric   LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
5297*4824e7fdSDimitry Andric   Register LHSReg = MI.getOperand(1).getReg();
5298*4824e7fdSDimitry Andric   Register RHSReg = MI.getOperand(2).getReg();
5299*4824e7fdSDimitry Andric 
5300*4824e7fdSDimitry Andric   unsigned PreferredFusedOpcode =
5301*4824e7fdSDimitry Andric       HasFMAD ? TargetOpcode::G_FMAD : TargetOpcode::G_FMA;
5302*4824e7fdSDimitry Andric 
5303*4824e7fdSDimitry Andric   auto buildMatchInfo = [=](Register Dst, Register X, Register Y, Register Z,
5304*4824e7fdSDimitry Andric                             MachineIRBuilder &B) {
5305*4824e7fdSDimitry Andric     Register FpExtX = B.buildFPExt(DstTy, X).getReg(0);
5306*4824e7fdSDimitry Andric     Register FpExtY = B.buildFPExt(DstTy, Y).getReg(0);
5307*4824e7fdSDimitry Andric     B.buildInstr(PreferredFusedOpcode, {Dst}, {FpExtX, FpExtY, Z});
5308*4824e7fdSDimitry Andric   };
5309*4824e7fdSDimitry Andric 
5310*4824e7fdSDimitry Andric   MachineInstr *FMulMI;
5311*4824e7fdSDimitry Andric   // fold (fsub (fpext (fneg (fmul x, y))), z) ->
5312*4824e7fdSDimitry Andric   //      (fneg (fma (fpext x), (fpext y), z))
5313*4824e7fdSDimitry Andric   // fold (fsub (fneg (fpext (fmul x, y))), z) ->
5314*4824e7fdSDimitry Andric   //      (fneg (fma (fpext x), (fpext y), z))
5315*4824e7fdSDimitry Andric   if ((mi_match(LHSReg, MRI, m_GFPExt(m_GFNeg(m_MInstr(FMulMI)))) ||
5316*4824e7fdSDimitry Andric        mi_match(LHSReg, MRI, m_GFNeg(m_GFPExt(m_MInstr(FMulMI))))) &&
5317*4824e7fdSDimitry Andric       isContractableFMul(*FMulMI, AllowFusionGlobally) &&
5318*4824e7fdSDimitry Andric       TLI.isFPExtFoldable(MI, PreferredFusedOpcode, DstTy,
5319*4824e7fdSDimitry Andric                           MRI.getType(FMulMI->getOperand(0).getReg()))) {
5320*4824e7fdSDimitry Andric     MatchInfo = [=, &MI](MachineIRBuilder &B) {
5321*4824e7fdSDimitry Andric       Register FMAReg = MRI.createGenericVirtualRegister(DstTy);
5322*4824e7fdSDimitry Andric       buildMatchInfo(FMAReg, FMulMI->getOperand(1).getReg(),
5323*4824e7fdSDimitry Andric                      FMulMI->getOperand(2).getReg(), RHSReg, B);
5324*4824e7fdSDimitry Andric       B.buildFNeg(MI.getOperand(0).getReg(), FMAReg);
5325*4824e7fdSDimitry Andric     };
5326*4824e7fdSDimitry Andric     return true;
5327*4824e7fdSDimitry Andric   }
5328*4824e7fdSDimitry Andric 
5329*4824e7fdSDimitry Andric   // fold (fsub x, (fpext (fneg (fmul y, z)))) -> (fma (fpext y), (fpext z), x)
5330*4824e7fdSDimitry Andric   // fold (fsub x, (fneg (fpext (fmul y, z)))) -> (fma (fpext y), (fpext z), x)
5331*4824e7fdSDimitry Andric   if ((mi_match(RHSReg, MRI, m_GFPExt(m_GFNeg(m_MInstr(FMulMI)))) ||
5332*4824e7fdSDimitry Andric        mi_match(RHSReg, MRI, m_GFNeg(m_GFPExt(m_MInstr(FMulMI))))) &&
5333*4824e7fdSDimitry Andric       isContractableFMul(*FMulMI, AllowFusionGlobally) &&
5334*4824e7fdSDimitry Andric       TLI.isFPExtFoldable(MI, PreferredFusedOpcode, DstTy,
5335*4824e7fdSDimitry Andric                           MRI.getType(FMulMI->getOperand(0).getReg()))) {
5336*4824e7fdSDimitry Andric     MatchInfo = [=, &MI](MachineIRBuilder &B) {
5337*4824e7fdSDimitry Andric       buildMatchInfo(MI.getOperand(0).getReg(), FMulMI->getOperand(1).getReg(),
5338*4824e7fdSDimitry Andric                      FMulMI->getOperand(2).getReg(), LHSReg, B);
5339*4824e7fdSDimitry Andric     };
5340*4824e7fdSDimitry Andric     return true;
5341*4824e7fdSDimitry Andric   }
5342*4824e7fdSDimitry Andric 
5343*4824e7fdSDimitry Andric   return false;
5344*4824e7fdSDimitry Andric }
5345*4824e7fdSDimitry Andric 
53460b57cec5SDimitry Andric bool CombinerHelper::tryCombine(MachineInstr &MI) {
53470b57cec5SDimitry Andric   if (tryCombineCopy(MI))
53480b57cec5SDimitry Andric     return true;
53498bcb0991SDimitry Andric   if (tryCombineExtendingLoads(MI))
53508bcb0991SDimitry Andric     return true;
53518bcb0991SDimitry Andric   if (tryCombineIndexedLoadStore(MI))
53528bcb0991SDimitry Andric     return true;
53538bcb0991SDimitry Andric   return false;
53540b57cec5SDimitry Andric }
5355