10b57cec5SDimitry Andric //===-- lib/CodeGen/GlobalISel/GICombinerHelper.cpp -----------------------===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/CombinerHelper.h"
95f757f3fSDimitry Andric #include "llvm/ADT/APFloat.h"
105f757f3fSDimitry Andric #include "llvm/ADT/STLExtras.h"
11fe6060f1SDimitry Andric #include "llvm/ADT/SetVector.h"
12fe6060f1SDimitry Andric #include "llvm/ADT/SmallBitVector.h"
13*0fca6ea1SDimitry Andric #include "llvm/Analysis/CmpInstAnalysis.h"
140b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/GISelChangeObserver.h"
158bcb0991SDimitry Andric #include "llvm/CodeGen/GlobalISel/GISelKnownBits.h"
16fe6060f1SDimitry Andric #include "llvm/CodeGen/GlobalISel/GenericMachineInstrs.h"
17349cc55cSDimitry Andric #include "llvm/CodeGen/GlobalISel/LegalizerHelper.h"
185ffd83dbSDimitry Andric #include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
195ffd83dbSDimitry Andric #include "llvm/CodeGen/GlobalISel/MIPatternMatch.h"
200b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
210b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/Utils.h"
2206c3fb27SDimitry Andric #include "llvm/CodeGen/LowLevelTypeUtils.h"
23fe6060f1SDimitry Andric #include "llvm/CodeGen/MachineBasicBlock.h"
248bcb0991SDimitry Andric #include "llvm/CodeGen/MachineDominators.h"
250b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstr.h"
26e8d8bef9SDimitry Andric #include "llvm/CodeGen/MachineMemOperand.h"
270b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h"
2881ad6265SDimitry Andric #include "llvm/CodeGen/RegisterBankInfo.h"
290b57cec5SDimitry Andric #include "llvm/CodeGen/TargetInstrInfo.h"
308bcb0991SDimitry Andric #include "llvm/CodeGen/TargetLowering.h"
31fe6060f1SDimitry Andric #include "llvm/CodeGen/TargetOpcodes.h"
32*0fca6ea1SDimitry Andric #include "llvm/IR/ConstantRange.h"
33349cc55cSDimitry Andric #include "llvm/IR/DataLayout.h"
34bdd1243dSDimitry Andric #include "llvm/IR/InstrTypes.h"
35349cc55cSDimitry Andric #include "llvm/Support/Casting.h"
36349cc55cSDimitry Andric #include "llvm/Support/DivisionByConstantInfo.h"
37*0fca6ea1SDimitry Andric #include "llvm/Support/ErrorHandling.h"
385ffd83dbSDimitry Andric #include "llvm/Support/MathExtras.h"
3981ad6265SDimitry Andric #include "llvm/Target/TargetMachine.h"
40bdd1243dSDimitry Andric #include <cmath>
41bdd1243dSDimitry Andric #include <optional>
42fe6060f1SDimitry Andric #include <tuple>
430b57cec5SDimitry Andric
440b57cec5SDimitry Andric #define DEBUG_TYPE "gi-combiner"
450b57cec5SDimitry Andric
460b57cec5SDimitry Andric using namespace llvm;
475ffd83dbSDimitry Andric using namespace MIPatternMatch;
480b57cec5SDimitry Andric
498bcb0991SDimitry Andric // Option to allow testing of the combiner while no targets know about indexed
508bcb0991SDimitry Andric // addressing.
518bcb0991SDimitry Andric static cl::opt<bool>
528bcb0991SDimitry Andric ForceLegalIndexing("force-legal-indexing", cl::Hidden, cl::init(false),
538bcb0991SDimitry Andric cl::desc("Force all indexed operations to be "
548bcb0991SDimitry Andric "legal for the GlobalISel combiner"));
558bcb0991SDimitry Andric
CombinerHelper(GISelChangeObserver & Observer,MachineIRBuilder & B,bool IsPreLegalize,GISelKnownBits * KB,MachineDominatorTree * MDT,const LegalizerInfo * LI)560b57cec5SDimitry Andric CombinerHelper::CombinerHelper(GISelChangeObserver &Observer,
57bdd1243dSDimitry Andric MachineIRBuilder &B, bool IsPreLegalize,
58bdd1243dSDimitry Andric GISelKnownBits *KB, MachineDominatorTree *MDT,
595ffd83dbSDimitry Andric const LegalizerInfo *LI)
60349cc55cSDimitry Andric : Builder(B), MRI(Builder.getMF().getRegInfo()), Observer(Observer), KB(KB),
61bdd1243dSDimitry Andric MDT(MDT), IsPreLegalize(IsPreLegalize), LI(LI),
62bdd1243dSDimitry Andric RBI(Builder.getMF().getSubtarget().getRegBankInfo()),
63349cc55cSDimitry Andric TRI(Builder.getMF().getSubtarget().getRegisterInfo()) {
648bcb0991SDimitry Andric (void)this->KB;
658bcb0991SDimitry Andric }
660b57cec5SDimitry Andric
getTargetLowering() const67e8d8bef9SDimitry Andric const TargetLowering &CombinerHelper::getTargetLowering() const {
68e8d8bef9SDimitry Andric return *Builder.getMF().getSubtarget().getTargetLowering();
69e8d8bef9SDimitry Andric }
70e8d8bef9SDimitry Andric
71e8d8bef9SDimitry Andric /// \returns The little endian in-memory byte position of byte \p I in a
72e8d8bef9SDimitry Andric /// \p ByteWidth bytes wide type.
73e8d8bef9SDimitry Andric ///
74e8d8bef9SDimitry Andric /// E.g. Given a 4-byte type x, x[0] -> byte 0
littleEndianByteAt(const unsigned ByteWidth,const unsigned I)75e8d8bef9SDimitry Andric static unsigned littleEndianByteAt(const unsigned ByteWidth, const unsigned I) {
76e8d8bef9SDimitry Andric assert(I < ByteWidth && "I must be in [0, ByteWidth)");
77e8d8bef9SDimitry Andric return I;
78e8d8bef9SDimitry Andric }
79e8d8bef9SDimitry Andric
80349cc55cSDimitry Andric /// Determines the LogBase2 value for a non-null input value using the
81349cc55cSDimitry Andric /// transform: LogBase2(V) = (EltBits - 1) - ctlz(V).
buildLogBase2(Register V,MachineIRBuilder & MIB)82349cc55cSDimitry Andric static Register buildLogBase2(Register V, MachineIRBuilder &MIB) {
83349cc55cSDimitry Andric auto &MRI = *MIB.getMRI();
84349cc55cSDimitry Andric LLT Ty = MRI.getType(V);
85349cc55cSDimitry Andric auto Ctlz = MIB.buildCTLZ(Ty, V);
86349cc55cSDimitry Andric auto Base = MIB.buildConstant(Ty, Ty.getScalarSizeInBits() - 1);
87349cc55cSDimitry Andric return MIB.buildSub(Ty, Base, Ctlz).getReg(0);
88349cc55cSDimitry Andric }
89349cc55cSDimitry Andric
90e8d8bef9SDimitry Andric /// \returns The big endian in-memory byte position of byte \p I in a
91e8d8bef9SDimitry Andric /// \p ByteWidth bytes wide type.
92e8d8bef9SDimitry Andric ///
93e8d8bef9SDimitry Andric /// E.g. Given a 4-byte type x, x[0] -> byte 3
bigEndianByteAt(const unsigned ByteWidth,const unsigned I)94e8d8bef9SDimitry Andric static unsigned bigEndianByteAt(const unsigned ByteWidth, const unsigned I) {
95e8d8bef9SDimitry Andric assert(I < ByteWidth && "I must be in [0, ByteWidth)");
96e8d8bef9SDimitry Andric return ByteWidth - I - 1;
97e8d8bef9SDimitry Andric }
98e8d8bef9SDimitry Andric
99e8d8bef9SDimitry Andric /// Given a map from byte offsets in memory to indices in a load/store,
100e8d8bef9SDimitry Andric /// determine if that map corresponds to a little or big endian byte pattern.
101e8d8bef9SDimitry Andric ///
102e8d8bef9SDimitry Andric /// \param MemOffset2Idx maps memory offsets to address offsets.
103e8d8bef9SDimitry Andric /// \param LowestIdx is the lowest index in \p MemOffset2Idx.
104e8d8bef9SDimitry Andric ///
105bdd1243dSDimitry Andric /// \returns true if the map corresponds to a big endian byte pattern, false if
106bdd1243dSDimitry Andric /// it corresponds to a little endian byte pattern, and std::nullopt otherwise.
107e8d8bef9SDimitry Andric ///
108e8d8bef9SDimitry Andric /// E.g. given a 32-bit type x, and x[AddrOffset], the in-memory byte patterns
109e8d8bef9SDimitry Andric /// are as follows:
110e8d8bef9SDimitry Andric ///
111e8d8bef9SDimitry Andric /// AddrOffset Little endian Big endian
112e8d8bef9SDimitry Andric /// 0 0 3
113e8d8bef9SDimitry Andric /// 1 1 2
114e8d8bef9SDimitry Andric /// 2 2 1
115e8d8bef9SDimitry Andric /// 3 3 0
116bdd1243dSDimitry Andric static std::optional<bool>
isBigEndian(const SmallDenseMap<int64_t,int64_t,8> & MemOffset2Idx,int64_t LowestIdx)117e8d8bef9SDimitry Andric isBigEndian(const SmallDenseMap<int64_t, int64_t, 8> &MemOffset2Idx,
118e8d8bef9SDimitry Andric int64_t LowestIdx) {
119e8d8bef9SDimitry Andric // Need at least two byte positions to decide on endianness.
120e8d8bef9SDimitry Andric unsigned Width = MemOffset2Idx.size();
121e8d8bef9SDimitry Andric if (Width < 2)
122bdd1243dSDimitry Andric return std::nullopt;
123e8d8bef9SDimitry Andric bool BigEndian = true, LittleEndian = true;
124e8d8bef9SDimitry Andric for (unsigned MemOffset = 0; MemOffset < Width; ++ MemOffset) {
125e8d8bef9SDimitry Andric auto MemOffsetAndIdx = MemOffset2Idx.find(MemOffset);
126e8d8bef9SDimitry Andric if (MemOffsetAndIdx == MemOffset2Idx.end())
127bdd1243dSDimitry Andric return std::nullopt;
128e8d8bef9SDimitry Andric const int64_t Idx = MemOffsetAndIdx->second - LowestIdx;
129e8d8bef9SDimitry Andric assert(Idx >= 0 && "Expected non-negative byte offset?");
130e8d8bef9SDimitry Andric LittleEndian &= Idx == littleEndianByteAt(Width, MemOffset);
131e8d8bef9SDimitry Andric BigEndian &= Idx == bigEndianByteAt(Width, MemOffset);
132e8d8bef9SDimitry Andric if (!BigEndian && !LittleEndian)
133bdd1243dSDimitry Andric return std::nullopt;
134e8d8bef9SDimitry Andric }
135e8d8bef9SDimitry Andric
136e8d8bef9SDimitry Andric assert((BigEndian != LittleEndian) &&
137e8d8bef9SDimitry Andric "Pattern cannot be both big and little endian!");
138e8d8bef9SDimitry Andric return BigEndian;
139e8d8bef9SDimitry Andric }
140e8d8bef9SDimitry Andric
isPreLegalize() const141bdd1243dSDimitry Andric bool CombinerHelper::isPreLegalize() const { return IsPreLegalize; }
14281ad6265SDimitry Andric
isLegal(const LegalityQuery & Query) const14381ad6265SDimitry Andric bool CombinerHelper::isLegal(const LegalityQuery &Query) const {
14481ad6265SDimitry Andric assert(LI && "Must have LegalizerInfo to query isLegal!");
14581ad6265SDimitry Andric return LI->getAction(Query).Action == LegalizeActions::Legal;
14681ad6265SDimitry Andric }
14781ad6265SDimitry Andric
isLegalOrBeforeLegalizer(const LegalityQuery & Query) const148e8d8bef9SDimitry Andric bool CombinerHelper::isLegalOrBeforeLegalizer(
149e8d8bef9SDimitry Andric const LegalityQuery &Query) const {
15081ad6265SDimitry Andric return isPreLegalize() || isLegal(Query);
15181ad6265SDimitry Andric }
15281ad6265SDimitry Andric
isConstantLegalOrBeforeLegalizer(const LLT Ty) const15381ad6265SDimitry Andric bool CombinerHelper::isConstantLegalOrBeforeLegalizer(const LLT Ty) const {
15481ad6265SDimitry Andric if (!Ty.isVector())
15581ad6265SDimitry Andric return isLegalOrBeforeLegalizer({TargetOpcode::G_CONSTANT, {Ty}});
15681ad6265SDimitry Andric // Vector constants are represented as a G_BUILD_VECTOR of scalar G_CONSTANTs.
15781ad6265SDimitry Andric if (isPreLegalize())
15881ad6265SDimitry Andric return true;
15981ad6265SDimitry Andric LLT EltTy = Ty.getElementType();
16081ad6265SDimitry Andric return isLegal({TargetOpcode::G_BUILD_VECTOR, {Ty, EltTy}}) &&
16181ad6265SDimitry Andric isLegal({TargetOpcode::G_CONSTANT, {EltTy}});
162e8d8bef9SDimitry Andric }
163e8d8bef9SDimitry Andric
replaceRegWith(MachineRegisterInfo & MRI,Register FromReg,Register ToReg) const1640b57cec5SDimitry Andric void CombinerHelper::replaceRegWith(MachineRegisterInfo &MRI, Register FromReg,
1650b57cec5SDimitry Andric Register ToReg) const {
1660b57cec5SDimitry Andric Observer.changingAllUsesOfReg(MRI, FromReg);
1670b57cec5SDimitry Andric
1680b57cec5SDimitry Andric if (MRI.constrainRegAttrs(ToReg, FromReg))
1690b57cec5SDimitry Andric MRI.replaceRegWith(FromReg, ToReg);
1700b57cec5SDimitry Andric else
1710b57cec5SDimitry Andric Builder.buildCopy(ToReg, FromReg);
1720b57cec5SDimitry Andric
1730b57cec5SDimitry Andric Observer.finishedChangingAllUsesOfReg();
1740b57cec5SDimitry Andric }
1750b57cec5SDimitry Andric
replaceRegOpWith(MachineRegisterInfo & MRI,MachineOperand & FromRegOp,Register ToReg) const1760b57cec5SDimitry Andric void CombinerHelper::replaceRegOpWith(MachineRegisterInfo &MRI,
1770b57cec5SDimitry Andric MachineOperand &FromRegOp,
1780b57cec5SDimitry Andric Register ToReg) const {
1790b57cec5SDimitry Andric assert(FromRegOp.getParent() && "Expected an operand in an MI");
1800b57cec5SDimitry Andric Observer.changingInstr(*FromRegOp.getParent());
1810b57cec5SDimitry Andric
1820b57cec5SDimitry Andric FromRegOp.setReg(ToReg);
1830b57cec5SDimitry Andric
1840b57cec5SDimitry Andric Observer.changedInstr(*FromRegOp.getParent());
1850b57cec5SDimitry Andric }
1860b57cec5SDimitry Andric
replaceOpcodeWith(MachineInstr & FromMI,unsigned ToOpcode) const187349cc55cSDimitry Andric void CombinerHelper::replaceOpcodeWith(MachineInstr &FromMI,
188349cc55cSDimitry Andric unsigned ToOpcode) const {
189349cc55cSDimitry Andric Observer.changingInstr(FromMI);
190349cc55cSDimitry Andric
191349cc55cSDimitry Andric FromMI.setDesc(Builder.getTII().get(ToOpcode));
192349cc55cSDimitry Andric
193349cc55cSDimitry Andric Observer.changedInstr(FromMI);
194349cc55cSDimitry Andric }
195349cc55cSDimitry Andric
getRegBank(Register Reg) const196349cc55cSDimitry Andric const RegisterBank *CombinerHelper::getRegBank(Register Reg) const {
197349cc55cSDimitry Andric return RBI->getRegBank(Reg, MRI, *TRI);
198349cc55cSDimitry Andric }
199349cc55cSDimitry Andric
setRegBank(Register Reg,const RegisterBank * RegBank)200349cc55cSDimitry Andric void CombinerHelper::setRegBank(Register Reg, const RegisterBank *RegBank) {
201349cc55cSDimitry Andric if (RegBank)
202349cc55cSDimitry Andric MRI.setRegBank(Reg, *RegBank);
203349cc55cSDimitry Andric }
204349cc55cSDimitry Andric
tryCombineCopy(MachineInstr & MI)2050b57cec5SDimitry Andric bool CombinerHelper::tryCombineCopy(MachineInstr &MI) {
2060b57cec5SDimitry Andric if (matchCombineCopy(MI)) {
2070b57cec5SDimitry Andric applyCombineCopy(MI);
2080b57cec5SDimitry Andric return true;
2090b57cec5SDimitry Andric }
2100b57cec5SDimitry Andric return false;
2110b57cec5SDimitry Andric }
matchCombineCopy(MachineInstr & MI)2120b57cec5SDimitry Andric bool CombinerHelper::matchCombineCopy(MachineInstr &MI) {
2130b57cec5SDimitry Andric if (MI.getOpcode() != TargetOpcode::COPY)
2140b57cec5SDimitry Andric return false;
2158bcb0991SDimitry Andric Register DstReg = MI.getOperand(0).getReg();
2168bcb0991SDimitry Andric Register SrcReg = MI.getOperand(1).getReg();
2175ffd83dbSDimitry Andric return canReplaceReg(DstReg, SrcReg, MRI);
2180b57cec5SDimitry Andric }
applyCombineCopy(MachineInstr & MI)2190b57cec5SDimitry Andric void CombinerHelper::applyCombineCopy(MachineInstr &MI) {
2208bcb0991SDimitry Andric Register DstReg = MI.getOperand(0).getReg();
2218bcb0991SDimitry Andric Register SrcReg = MI.getOperand(1).getReg();
2220b57cec5SDimitry Andric MI.eraseFromParent();
2230b57cec5SDimitry Andric replaceRegWith(MRI, DstReg, SrcReg);
2240b57cec5SDimitry Andric }
2250b57cec5SDimitry Andric
matchFreezeOfSingleMaybePoisonOperand(MachineInstr & MI,BuildFnTy & MatchInfo)226*0fca6ea1SDimitry Andric bool CombinerHelper::matchFreezeOfSingleMaybePoisonOperand(
227*0fca6ea1SDimitry Andric MachineInstr &MI, BuildFnTy &MatchInfo) {
228*0fca6ea1SDimitry Andric // Ported from InstCombinerImpl::pushFreezeToPreventPoisonFromPropagating.
229*0fca6ea1SDimitry Andric Register DstOp = MI.getOperand(0).getReg();
230*0fca6ea1SDimitry Andric Register OrigOp = MI.getOperand(1).getReg();
231*0fca6ea1SDimitry Andric
232*0fca6ea1SDimitry Andric if (!MRI.hasOneNonDBGUse(OrigOp))
233*0fca6ea1SDimitry Andric return false;
234*0fca6ea1SDimitry Andric
235*0fca6ea1SDimitry Andric MachineInstr *OrigDef = MRI.getUniqueVRegDef(OrigOp);
236*0fca6ea1SDimitry Andric // Even if only a single operand of the PHI is not guaranteed non-poison,
237*0fca6ea1SDimitry Andric // moving freeze() backwards across a PHI can cause optimization issues for
238*0fca6ea1SDimitry Andric // other users of that operand.
239*0fca6ea1SDimitry Andric //
240*0fca6ea1SDimitry Andric // Moving freeze() from one of the output registers of a G_UNMERGE_VALUES to
241*0fca6ea1SDimitry Andric // the source register is unprofitable because it makes the freeze() more
242*0fca6ea1SDimitry Andric // strict than is necessary (it would affect the whole register instead of
243*0fca6ea1SDimitry Andric // just the subreg being frozen).
244*0fca6ea1SDimitry Andric if (OrigDef->isPHI() || isa<GUnmerge>(OrigDef))
245*0fca6ea1SDimitry Andric return false;
246*0fca6ea1SDimitry Andric
247*0fca6ea1SDimitry Andric if (canCreateUndefOrPoison(OrigOp, MRI,
248*0fca6ea1SDimitry Andric /*ConsiderFlagsAndMetadata=*/false))
249*0fca6ea1SDimitry Andric return false;
250*0fca6ea1SDimitry Andric
251*0fca6ea1SDimitry Andric std::optional<MachineOperand> MaybePoisonOperand;
252*0fca6ea1SDimitry Andric for (MachineOperand &Operand : OrigDef->uses()) {
253*0fca6ea1SDimitry Andric if (!Operand.isReg())
254*0fca6ea1SDimitry Andric return false;
255*0fca6ea1SDimitry Andric
256*0fca6ea1SDimitry Andric if (isGuaranteedNotToBeUndefOrPoison(Operand.getReg(), MRI))
257*0fca6ea1SDimitry Andric continue;
258*0fca6ea1SDimitry Andric
259*0fca6ea1SDimitry Andric if (!MaybePoisonOperand)
260*0fca6ea1SDimitry Andric MaybePoisonOperand = Operand;
261*0fca6ea1SDimitry Andric else {
262*0fca6ea1SDimitry Andric // We have more than one maybe-poison operand. Moving the freeze is
263*0fca6ea1SDimitry Andric // unsafe.
2648bcb0991SDimitry Andric return false;
2658bcb0991SDimitry Andric }
266*0fca6ea1SDimitry Andric }
2678bcb0991SDimitry Andric
268*0fca6ea1SDimitry Andric // Eliminate freeze if all operands are guaranteed non-poison.
269*0fca6ea1SDimitry Andric if (!MaybePoisonOperand) {
270*0fca6ea1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
271*0fca6ea1SDimitry Andric Observer.changingInstr(*OrigDef);
272*0fca6ea1SDimitry Andric cast<GenericMachineInstr>(OrigDef)->dropPoisonGeneratingFlags();
273*0fca6ea1SDimitry Andric Observer.changedInstr(*OrigDef);
274*0fca6ea1SDimitry Andric B.buildCopy(DstOp, OrigOp);
275*0fca6ea1SDimitry Andric };
276*0fca6ea1SDimitry Andric return true;
277*0fca6ea1SDimitry Andric }
278*0fca6ea1SDimitry Andric
279*0fca6ea1SDimitry Andric Register MaybePoisonOperandReg = MaybePoisonOperand->getReg();
280*0fca6ea1SDimitry Andric LLT MaybePoisonOperandRegTy = MRI.getType(MaybePoisonOperandReg);
281*0fca6ea1SDimitry Andric
282*0fca6ea1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) mutable {
283*0fca6ea1SDimitry Andric Observer.changingInstr(*OrigDef);
284*0fca6ea1SDimitry Andric cast<GenericMachineInstr>(OrigDef)->dropPoisonGeneratingFlags();
285*0fca6ea1SDimitry Andric Observer.changedInstr(*OrigDef);
286*0fca6ea1SDimitry Andric B.setInsertPt(*OrigDef->getParent(), OrigDef->getIterator());
287*0fca6ea1SDimitry Andric auto Freeze = B.buildFreeze(MaybePoisonOperandRegTy, MaybePoisonOperandReg);
288*0fca6ea1SDimitry Andric replaceRegOpWith(
289*0fca6ea1SDimitry Andric MRI, *OrigDef->findRegisterUseOperand(MaybePoisonOperandReg, TRI),
290*0fca6ea1SDimitry Andric Freeze.getReg(0));
291*0fca6ea1SDimitry Andric replaceRegWith(MRI, DstOp, OrigOp);
292*0fca6ea1SDimitry Andric };
293*0fca6ea1SDimitry Andric return true;
294*0fca6ea1SDimitry Andric }
295*0fca6ea1SDimitry Andric
matchCombineConcatVectors(MachineInstr & MI,SmallVector<Register> & Ops)296*0fca6ea1SDimitry Andric bool CombinerHelper::matchCombineConcatVectors(MachineInstr &MI,
297*0fca6ea1SDimitry Andric SmallVector<Register> &Ops) {
2988bcb0991SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_CONCAT_VECTORS &&
2998bcb0991SDimitry Andric "Invalid instruction");
300*0fca6ea1SDimitry Andric bool IsUndef = true;
3018bcb0991SDimitry Andric MachineInstr *Undef = nullptr;
3028bcb0991SDimitry Andric
3038bcb0991SDimitry Andric // Walk over all the operands of concat vectors and check if they are
3048bcb0991SDimitry Andric // build_vector themselves or undef.
3058bcb0991SDimitry Andric // Then collect their operands in Ops.
306480093f4SDimitry Andric for (const MachineOperand &MO : MI.uses()) {
3078bcb0991SDimitry Andric Register Reg = MO.getReg();
3088bcb0991SDimitry Andric MachineInstr *Def = MRI.getVRegDef(Reg);
3098bcb0991SDimitry Andric assert(Def && "Operand not defined");
310*0fca6ea1SDimitry Andric if (!MRI.hasOneNonDBGUse(Reg))
311*0fca6ea1SDimitry Andric return false;
3128bcb0991SDimitry Andric switch (Def->getOpcode()) {
3138bcb0991SDimitry Andric case TargetOpcode::G_BUILD_VECTOR:
3148bcb0991SDimitry Andric IsUndef = false;
3158bcb0991SDimitry Andric // Remember the operands of the build_vector to fold
3168bcb0991SDimitry Andric // them into the yet-to-build flattened concat vectors.
317480093f4SDimitry Andric for (const MachineOperand &BuildVecMO : Def->uses())
3188bcb0991SDimitry Andric Ops.push_back(BuildVecMO.getReg());
3198bcb0991SDimitry Andric break;
3208bcb0991SDimitry Andric case TargetOpcode::G_IMPLICIT_DEF: {
3218bcb0991SDimitry Andric LLT OpType = MRI.getType(Reg);
3228bcb0991SDimitry Andric // Keep one undef value for all the undef operands.
3238bcb0991SDimitry Andric if (!Undef) {
3248bcb0991SDimitry Andric Builder.setInsertPt(*MI.getParent(), MI);
3258bcb0991SDimitry Andric Undef = Builder.buildUndef(OpType.getScalarType());
3268bcb0991SDimitry Andric }
3278bcb0991SDimitry Andric assert(MRI.getType(Undef->getOperand(0).getReg()) ==
3288bcb0991SDimitry Andric OpType.getScalarType() &&
3298bcb0991SDimitry Andric "All undefs should have the same type");
3308bcb0991SDimitry Andric // Break the undef vector in as many scalar elements as needed
3318bcb0991SDimitry Andric // for the flattening.
3328bcb0991SDimitry Andric for (unsigned EltIdx = 0, EltEnd = OpType.getNumElements();
3338bcb0991SDimitry Andric EltIdx != EltEnd; ++EltIdx)
3348bcb0991SDimitry Andric Ops.push_back(Undef->getOperand(0).getReg());
3358bcb0991SDimitry Andric break;
3368bcb0991SDimitry Andric }
3378bcb0991SDimitry Andric default:
3388bcb0991SDimitry Andric return false;
3398bcb0991SDimitry Andric }
3408bcb0991SDimitry Andric }
341*0fca6ea1SDimitry Andric
342*0fca6ea1SDimitry Andric // Check if the combine is illegal
343*0fca6ea1SDimitry Andric LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
344*0fca6ea1SDimitry Andric if (!isLegalOrBeforeLegalizer(
345*0fca6ea1SDimitry Andric {TargetOpcode::G_BUILD_VECTOR, {DstTy, MRI.getType(Ops[0])}})) {
346*0fca6ea1SDimitry Andric return false;
347*0fca6ea1SDimitry Andric }
348*0fca6ea1SDimitry Andric
349*0fca6ea1SDimitry Andric if (IsUndef)
350*0fca6ea1SDimitry Andric Ops.clear();
351*0fca6ea1SDimitry Andric
3528bcb0991SDimitry Andric return true;
3538bcb0991SDimitry Andric }
applyCombineConcatVectors(MachineInstr & MI,SmallVector<Register> & Ops)354*0fca6ea1SDimitry Andric void CombinerHelper::applyCombineConcatVectors(MachineInstr &MI,
355*0fca6ea1SDimitry Andric SmallVector<Register> &Ops) {
3568bcb0991SDimitry Andric // We determined that the concat_vectors can be flatten.
3578bcb0991SDimitry Andric // Generate the flattened build_vector.
3588bcb0991SDimitry Andric Register DstReg = MI.getOperand(0).getReg();
3598bcb0991SDimitry Andric Builder.setInsertPt(*MI.getParent(), MI);
3608bcb0991SDimitry Andric Register NewDstReg = MRI.cloneVirtualRegister(DstReg);
3618bcb0991SDimitry Andric
3628bcb0991SDimitry Andric // Note: IsUndef is sort of redundant. We could have determine it by
3638bcb0991SDimitry Andric // checking that at all Ops are undef. Alternatively, we could have
3648bcb0991SDimitry Andric // generate a build_vector of undefs and rely on another combine to
3658bcb0991SDimitry Andric // clean that up. For now, given we already gather this information
366*0fca6ea1SDimitry Andric // in matchCombineConcatVectors, just save compile time and issue the
3678bcb0991SDimitry Andric // right thing.
368*0fca6ea1SDimitry Andric if (Ops.empty())
3698bcb0991SDimitry Andric Builder.buildUndef(NewDstReg);
3708bcb0991SDimitry Andric else
3718bcb0991SDimitry Andric Builder.buildBuildVector(NewDstReg, Ops);
3728bcb0991SDimitry Andric MI.eraseFromParent();
3738bcb0991SDimitry Andric replaceRegWith(MRI, DstReg, NewDstReg);
3748bcb0991SDimitry Andric }
3758bcb0991SDimitry Andric
matchCombineShuffleConcat(MachineInstr & MI,SmallVector<Register> & Ops)376*0fca6ea1SDimitry Andric bool CombinerHelper::matchCombineShuffleConcat(MachineInstr &MI,
377*0fca6ea1SDimitry Andric SmallVector<Register> &Ops) {
378*0fca6ea1SDimitry Andric ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask();
379*0fca6ea1SDimitry Andric auto ConcatMI1 =
380*0fca6ea1SDimitry Andric dyn_cast<GConcatVectors>(MRI.getVRegDef(MI.getOperand(1).getReg()));
381*0fca6ea1SDimitry Andric auto ConcatMI2 =
382*0fca6ea1SDimitry Andric dyn_cast<GConcatVectors>(MRI.getVRegDef(MI.getOperand(2).getReg()));
383*0fca6ea1SDimitry Andric if (!ConcatMI1 || !ConcatMI2)
384*0fca6ea1SDimitry Andric return false;
385*0fca6ea1SDimitry Andric
386*0fca6ea1SDimitry Andric // Check that the sources of the Concat instructions have the same type
387*0fca6ea1SDimitry Andric if (MRI.getType(ConcatMI1->getSourceReg(0)) !=
388*0fca6ea1SDimitry Andric MRI.getType(ConcatMI2->getSourceReg(0)))
389*0fca6ea1SDimitry Andric return false;
390*0fca6ea1SDimitry Andric
391*0fca6ea1SDimitry Andric LLT ConcatSrcTy = MRI.getType(ConcatMI1->getReg(1));
392*0fca6ea1SDimitry Andric LLT ShuffleSrcTy1 = MRI.getType(MI.getOperand(1).getReg());
393*0fca6ea1SDimitry Andric unsigned ConcatSrcNumElt = ConcatSrcTy.getNumElements();
394*0fca6ea1SDimitry Andric for (unsigned i = 0; i < Mask.size(); i += ConcatSrcNumElt) {
395*0fca6ea1SDimitry Andric // Check if the index takes a whole source register from G_CONCAT_VECTORS
396*0fca6ea1SDimitry Andric // Assumes that all Sources of G_CONCAT_VECTORS are the same type
397*0fca6ea1SDimitry Andric if (Mask[i] == -1) {
398*0fca6ea1SDimitry Andric for (unsigned j = 1; j < ConcatSrcNumElt; j++) {
399*0fca6ea1SDimitry Andric if (i + j >= Mask.size())
400*0fca6ea1SDimitry Andric return false;
401*0fca6ea1SDimitry Andric if (Mask[i + j] != -1)
402*0fca6ea1SDimitry Andric return false;
403*0fca6ea1SDimitry Andric }
404*0fca6ea1SDimitry Andric if (!isLegalOrBeforeLegalizer(
405*0fca6ea1SDimitry Andric {TargetOpcode::G_IMPLICIT_DEF, {ConcatSrcTy}}))
406*0fca6ea1SDimitry Andric return false;
407*0fca6ea1SDimitry Andric Ops.push_back(0);
408*0fca6ea1SDimitry Andric } else if (Mask[i] % ConcatSrcNumElt == 0) {
409*0fca6ea1SDimitry Andric for (unsigned j = 1; j < ConcatSrcNumElt; j++) {
410*0fca6ea1SDimitry Andric if (i + j >= Mask.size())
411*0fca6ea1SDimitry Andric return false;
412*0fca6ea1SDimitry Andric if (Mask[i + j] != Mask[i] + static_cast<int>(j))
413*0fca6ea1SDimitry Andric return false;
414*0fca6ea1SDimitry Andric }
415*0fca6ea1SDimitry Andric // Retrieve the source register from its respective G_CONCAT_VECTORS
416*0fca6ea1SDimitry Andric // instruction
417*0fca6ea1SDimitry Andric if (Mask[i] < ShuffleSrcTy1.getNumElements()) {
418*0fca6ea1SDimitry Andric Ops.push_back(ConcatMI1->getSourceReg(Mask[i] / ConcatSrcNumElt));
419*0fca6ea1SDimitry Andric } else {
420*0fca6ea1SDimitry Andric Ops.push_back(ConcatMI2->getSourceReg(Mask[i] / ConcatSrcNumElt -
421*0fca6ea1SDimitry Andric ConcatMI1->getNumSources()));
422*0fca6ea1SDimitry Andric }
423*0fca6ea1SDimitry Andric } else {
424*0fca6ea1SDimitry Andric return false;
425*0fca6ea1SDimitry Andric }
426*0fca6ea1SDimitry Andric }
427*0fca6ea1SDimitry Andric
428*0fca6ea1SDimitry Andric if (!isLegalOrBeforeLegalizer(
429*0fca6ea1SDimitry Andric {TargetOpcode::G_CONCAT_VECTORS,
430*0fca6ea1SDimitry Andric {MRI.getType(MI.getOperand(0).getReg()), ConcatSrcTy}}))
431*0fca6ea1SDimitry Andric return false;
432*0fca6ea1SDimitry Andric
433*0fca6ea1SDimitry Andric return !Ops.empty();
434*0fca6ea1SDimitry Andric }
435*0fca6ea1SDimitry Andric
applyCombineShuffleConcat(MachineInstr & MI,SmallVector<Register> & Ops)436*0fca6ea1SDimitry Andric void CombinerHelper::applyCombineShuffleConcat(MachineInstr &MI,
437*0fca6ea1SDimitry Andric SmallVector<Register> &Ops) {
438*0fca6ea1SDimitry Andric LLT SrcTy = MRI.getType(Ops[0]);
439*0fca6ea1SDimitry Andric Register UndefReg = 0;
440*0fca6ea1SDimitry Andric
441*0fca6ea1SDimitry Andric for (Register &Reg : Ops) {
442*0fca6ea1SDimitry Andric if (Reg == 0) {
443*0fca6ea1SDimitry Andric if (UndefReg == 0)
444*0fca6ea1SDimitry Andric UndefReg = Builder.buildUndef(SrcTy).getReg(0);
445*0fca6ea1SDimitry Andric Reg = UndefReg;
446*0fca6ea1SDimitry Andric }
447*0fca6ea1SDimitry Andric }
448*0fca6ea1SDimitry Andric
449*0fca6ea1SDimitry Andric if (Ops.size() > 1)
450*0fca6ea1SDimitry Andric Builder.buildConcatVectors(MI.getOperand(0).getReg(), Ops);
451*0fca6ea1SDimitry Andric else
452*0fca6ea1SDimitry Andric Builder.buildCopy(MI.getOperand(0).getReg(), Ops[0]);
453*0fca6ea1SDimitry Andric MI.eraseFromParent();
454*0fca6ea1SDimitry Andric }
455*0fca6ea1SDimitry Andric
tryCombineShuffleVector(MachineInstr & MI)4568bcb0991SDimitry Andric bool CombinerHelper::tryCombineShuffleVector(MachineInstr &MI) {
4578bcb0991SDimitry Andric SmallVector<Register, 4> Ops;
4588bcb0991SDimitry Andric if (matchCombineShuffleVector(MI, Ops)) {
4598bcb0991SDimitry Andric applyCombineShuffleVector(MI, Ops);
4608bcb0991SDimitry Andric return true;
4618bcb0991SDimitry Andric }
4628bcb0991SDimitry Andric return false;
4638bcb0991SDimitry Andric }
4648bcb0991SDimitry Andric
matchCombineShuffleVector(MachineInstr & MI,SmallVectorImpl<Register> & Ops)4658bcb0991SDimitry Andric bool CombinerHelper::matchCombineShuffleVector(MachineInstr &MI,
4668bcb0991SDimitry Andric SmallVectorImpl<Register> &Ops) {
4678bcb0991SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_SHUFFLE_VECTOR &&
4688bcb0991SDimitry Andric "Invalid instruction kind");
4698bcb0991SDimitry Andric LLT DstType = MRI.getType(MI.getOperand(0).getReg());
4708bcb0991SDimitry Andric Register Src1 = MI.getOperand(1).getReg();
4718bcb0991SDimitry Andric LLT SrcType = MRI.getType(Src1);
472480093f4SDimitry Andric // As bizarre as it may look, shuffle vector can actually produce
473480093f4SDimitry Andric // scalar! This is because at the IR level a <1 x ty> shuffle
474480093f4SDimitry Andric // vector is perfectly valid.
475480093f4SDimitry Andric unsigned DstNumElts = DstType.isVector() ? DstType.getNumElements() : 1;
476480093f4SDimitry Andric unsigned SrcNumElts = SrcType.isVector() ? SrcType.getNumElements() : 1;
4778bcb0991SDimitry Andric
4788bcb0991SDimitry Andric // If the resulting vector is smaller than the size of the source
4798bcb0991SDimitry Andric // vectors being concatenated, we won't be able to replace the
4808bcb0991SDimitry Andric // shuffle vector into a concat_vectors.
4818bcb0991SDimitry Andric //
4828bcb0991SDimitry Andric // Note: We may still be able to produce a concat_vectors fed by
4838bcb0991SDimitry Andric // extract_vector_elt and so on. It is less clear that would
4848bcb0991SDimitry Andric // be better though, so don't bother for now.
485480093f4SDimitry Andric //
486480093f4SDimitry Andric // If the destination is a scalar, the size of the sources doesn't
487480093f4SDimitry Andric // matter. we will lower the shuffle to a plain copy. This will
488480093f4SDimitry Andric // work only if the source and destination have the same size. But
489480093f4SDimitry Andric // that's covered by the next condition.
490480093f4SDimitry Andric //
491480093f4SDimitry Andric // TODO: If the size between the source and destination don't match
492480093f4SDimitry Andric // we could still emit an extract vector element in that case.
493480093f4SDimitry Andric if (DstNumElts < 2 * SrcNumElts && DstNumElts != 1)
4948bcb0991SDimitry Andric return false;
4958bcb0991SDimitry Andric
4968bcb0991SDimitry Andric // Check that the shuffle mask can be broken evenly between the
4978bcb0991SDimitry Andric // different sources.
4988bcb0991SDimitry Andric if (DstNumElts % SrcNumElts != 0)
4998bcb0991SDimitry Andric return false;
5008bcb0991SDimitry Andric
5018bcb0991SDimitry Andric // Mask length is a multiple of the source vector length.
5028bcb0991SDimitry Andric // Check if the shuffle is some kind of concatenation of the input
5038bcb0991SDimitry Andric // vectors.
5048bcb0991SDimitry Andric unsigned NumConcat = DstNumElts / SrcNumElts;
5058bcb0991SDimitry Andric SmallVector<int, 8> ConcatSrcs(NumConcat, -1);
506480093f4SDimitry Andric ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask();
5078bcb0991SDimitry Andric for (unsigned i = 0; i != DstNumElts; ++i) {
5088bcb0991SDimitry Andric int Idx = Mask[i];
5098bcb0991SDimitry Andric // Undef value.
5108bcb0991SDimitry Andric if (Idx < 0)
5118bcb0991SDimitry Andric continue;
5128bcb0991SDimitry Andric // Ensure the indices in each SrcType sized piece are sequential and that
5138bcb0991SDimitry Andric // the same source is used for the whole piece.
5148bcb0991SDimitry Andric if ((Idx % SrcNumElts != (i % SrcNumElts)) ||
5158bcb0991SDimitry Andric (ConcatSrcs[i / SrcNumElts] >= 0 &&
5168bcb0991SDimitry Andric ConcatSrcs[i / SrcNumElts] != (int)(Idx / SrcNumElts)))
5178bcb0991SDimitry Andric return false;
5188bcb0991SDimitry Andric // Remember which source this index came from.
5198bcb0991SDimitry Andric ConcatSrcs[i / SrcNumElts] = Idx / SrcNumElts;
5208bcb0991SDimitry Andric }
5218bcb0991SDimitry Andric
5228bcb0991SDimitry Andric // The shuffle is concatenating multiple vectors together.
5238bcb0991SDimitry Andric // Collect the different operands for that.
5248bcb0991SDimitry Andric Register UndefReg;
5258bcb0991SDimitry Andric Register Src2 = MI.getOperand(2).getReg();
5268bcb0991SDimitry Andric for (auto Src : ConcatSrcs) {
5278bcb0991SDimitry Andric if (Src < 0) {
5288bcb0991SDimitry Andric if (!UndefReg) {
5298bcb0991SDimitry Andric Builder.setInsertPt(*MI.getParent(), MI);
5308bcb0991SDimitry Andric UndefReg = Builder.buildUndef(SrcType).getReg(0);
5318bcb0991SDimitry Andric }
5328bcb0991SDimitry Andric Ops.push_back(UndefReg);
5338bcb0991SDimitry Andric } else if (Src == 0)
5348bcb0991SDimitry Andric Ops.push_back(Src1);
5358bcb0991SDimitry Andric else
5368bcb0991SDimitry Andric Ops.push_back(Src2);
5378bcb0991SDimitry Andric }
5388bcb0991SDimitry Andric return true;
5398bcb0991SDimitry Andric }
5408bcb0991SDimitry Andric
applyCombineShuffleVector(MachineInstr & MI,const ArrayRef<Register> Ops)5418bcb0991SDimitry Andric void CombinerHelper::applyCombineShuffleVector(MachineInstr &MI,
5428bcb0991SDimitry Andric const ArrayRef<Register> Ops) {
5438bcb0991SDimitry Andric Register DstReg = MI.getOperand(0).getReg();
5448bcb0991SDimitry Andric Builder.setInsertPt(*MI.getParent(), MI);
5458bcb0991SDimitry Andric Register NewDstReg = MRI.cloneVirtualRegister(DstReg);
5468bcb0991SDimitry Andric
547480093f4SDimitry Andric if (Ops.size() == 1)
548480093f4SDimitry Andric Builder.buildCopy(NewDstReg, Ops[0]);
549480093f4SDimitry Andric else
550bdd1243dSDimitry Andric Builder.buildMergeLikeInstr(NewDstReg, Ops);
5518bcb0991SDimitry Andric
5528bcb0991SDimitry Andric MI.eraseFromParent();
5538bcb0991SDimitry Andric replaceRegWith(MRI, DstReg, NewDstReg);
5548bcb0991SDimitry Andric }
5558bcb0991SDimitry Andric
matchShuffleToExtract(MachineInstr & MI)5565f757f3fSDimitry Andric bool CombinerHelper::matchShuffleToExtract(MachineInstr &MI) {
5575f757f3fSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_SHUFFLE_VECTOR &&
5585f757f3fSDimitry Andric "Invalid instruction kind");
5595f757f3fSDimitry Andric
5605f757f3fSDimitry Andric ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask();
5615f757f3fSDimitry Andric return Mask.size() == 1;
5625f757f3fSDimitry Andric }
5635f757f3fSDimitry Andric
applyShuffleToExtract(MachineInstr & MI)5645f757f3fSDimitry Andric void CombinerHelper::applyShuffleToExtract(MachineInstr &MI) {
5655f757f3fSDimitry Andric Register DstReg = MI.getOperand(0).getReg();
5665f757f3fSDimitry Andric Builder.setInsertPt(*MI.getParent(), MI);
5675f757f3fSDimitry Andric
5685f757f3fSDimitry Andric int I = MI.getOperand(3).getShuffleMask()[0];
5695f757f3fSDimitry Andric Register Src1 = MI.getOperand(1).getReg();
5705f757f3fSDimitry Andric LLT Src1Ty = MRI.getType(Src1);
5715f757f3fSDimitry Andric int Src1NumElts = Src1Ty.isVector() ? Src1Ty.getNumElements() : 1;
5725f757f3fSDimitry Andric Register SrcReg;
5735f757f3fSDimitry Andric if (I >= Src1NumElts) {
5745f757f3fSDimitry Andric SrcReg = MI.getOperand(2).getReg();
5755f757f3fSDimitry Andric I -= Src1NumElts;
5765f757f3fSDimitry Andric } else if (I >= 0)
5775f757f3fSDimitry Andric SrcReg = Src1;
5785f757f3fSDimitry Andric
5795f757f3fSDimitry Andric if (I < 0)
5805f757f3fSDimitry Andric Builder.buildUndef(DstReg);
5815f757f3fSDimitry Andric else if (!MRI.getType(SrcReg).isVector())
5825f757f3fSDimitry Andric Builder.buildCopy(DstReg, SrcReg);
5835f757f3fSDimitry Andric else
5845f757f3fSDimitry Andric Builder.buildExtractVectorElementConstant(DstReg, SrcReg, I);
5855f757f3fSDimitry Andric
5865f757f3fSDimitry Andric MI.eraseFromParent();
5875f757f3fSDimitry Andric }
5885f757f3fSDimitry Andric
5890b57cec5SDimitry Andric namespace {
5900b57cec5SDimitry Andric
5910b57cec5SDimitry Andric /// Select a preference between two uses. CurrentUse is the current preference
5920b57cec5SDimitry Andric /// while *ForCandidate is attributes of the candidate under consideration.
ChoosePreferredUse(MachineInstr & LoadMI,PreferredTuple & CurrentUse,const LLT TyForCandidate,unsigned OpcodeForCandidate,MachineInstr * MIForCandidate)59306c3fb27SDimitry Andric PreferredTuple ChoosePreferredUse(MachineInstr &LoadMI,
59406c3fb27SDimitry Andric PreferredTuple &CurrentUse,
5955ffd83dbSDimitry Andric const LLT TyForCandidate,
5960b57cec5SDimitry Andric unsigned OpcodeForCandidate,
5970b57cec5SDimitry Andric MachineInstr *MIForCandidate) {
5980b57cec5SDimitry Andric if (!CurrentUse.Ty.isValid()) {
5990b57cec5SDimitry Andric if (CurrentUse.ExtendOpcode == OpcodeForCandidate ||
6000b57cec5SDimitry Andric CurrentUse.ExtendOpcode == TargetOpcode::G_ANYEXT)
6010b57cec5SDimitry Andric return {TyForCandidate, OpcodeForCandidate, MIForCandidate};
6020b57cec5SDimitry Andric return CurrentUse;
6030b57cec5SDimitry Andric }
6040b57cec5SDimitry Andric
6050b57cec5SDimitry Andric // We permit the extend to hoist through basic blocks but this is only
6060b57cec5SDimitry Andric // sensible if the target has extending loads. If you end up lowering back
6070b57cec5SDimitry Andric // into a load and extend during the legalizer then the end result is
6080b57cec5SDimitry Andric // hoisting the extend up to the load.
6090b57cec5SDimitry Andric
6100b57cec5SDimitry Andric // Prefer defined extensions to undefined extensions as these are more
6110b57cec5SDimitry Andric // likely to reduce the number of instructions.
6120b57cec5SDimitry Andric if (OpcodeForCandidate == TargetOpcode::G_ANYEXT &&
6130b57cec5SDimitry Andric CurrentUse.ExtendOpcode != TargetOpcode::G_ANYEXT)
6140b57cec5SDimitry Andric return CurrentUse;
6150b57cec5SDimitry Andric else if (CurrentUse.ExtendOpcode == TargetOpcode::G_ANYEXT &&
6160b57cec5SDimitry Andric OpcodeForCandidate != TargetOpcode::G_ANYEXT)
6170b57cec5SDimitry Andric return {TyForCandidate, OpcodeForCandidate, MIForCandidate};
6180b57cec5SDimitry Andric
6190b57cec5SDimitry Andric // Prefer sign extensions to zero extensions as sign-extensions tend to be
62006c3fb27SDimitry Andric // more expensive. Don't do this if the load is already a zero-extend load
62106c3fb27SDimitry Andric // though, otherwise we'll rewrite a zero-extend load into a sign-extend
62206c3fb27SDimitry Andric // later.
62306c3fb27SDimitry Andric if (!isa<GZExtLoad>(LoadMI) && CurrentUse.Ty == TyForCandidate) {
6240b57cec5SDimitry Andric if (CurrentUse.ExtendOpcode == TargetOpcode::G_SEXT &&
6250b57cec5SDimitry Andric OpcodeForCandidate == TargetOpcode::G_ZEXT)
6260b57cec5SDimitry Andric return CurrentUse;
6270b57cec5SDimitry Andric else if (CurrentUse.ExtendOpcode == TargetOpcode::G_ZEXT &&
6280b57cec5SDimitry Andric OpcodeForCandidate == TargetOpcode::G_SEXT)
6290b57cec5SDimitry Andric return {TyForCandidate, OpcodeForCandidate, MIForCandidate};
6300b57cec5SDimitry Andric }
6310b57cec5SDimitry Andric
6320b57cec5SDimitry Andric // This is potentially target specific. We've chosen the largest type
6330b57cec5SDimitry Andric // because G_TRUNC is usually free. One potential catch with this is that
6340b57cec5SDimitry Andric // some targets have a reduced number of larger registers than smaller
6350b57cec5SDimitry Andric // registers and this choice potentially increases the live-range for the
6360b57cec5SDimitry Andric // larger value.
6370b57cec5SDimitry Andric if (TyForCandidate.getSizeInBits() > CurrentUse.Ty.getSizeInBits()) {
6380b57cec5SDimitry Andric return {TyForCandidate, OpcodeForCandidate, MIForCandidate};
6390b57cec5SDimitry Andric }
6400b57cec5SDimitry Andric return CurrentUse;
6410b57cec5SDimitry Andric }
6420b57cec5SDimitry Andric
6430b57cec5SDimitry Andric /// Find a suitable place to insert some instructions and insert them. This
6440b57cec5SDimitry Andric /// function accounts for special cases like inserting before a PHI node.
6450b57cec5SDimitry Andric /// The current strategy for inserting before PHI's is to duplicate the
6460b57cec5SDimitry Andric /// instructions for each predecessor. However, while that's ok for G_TRUNC
6470b57cec5SDimitry Andric /// on most targets since it generally requires no code, other targets/cases may
6480b57cec5SDimitry Andric /// want to try harder to find a dominating block.
InsertInsnsWithoutSideEffectsBeforeUse(MachineIRBuilder & Builder,MachineInstr & DefMI,MachineOperand & UseMO,std::function<void (MachineBasicBlock *,MachineBasicBlock::iterator,MachineOperand & UseMO)> Inserter)6490b57cec5SDimitry Andric static void InsertInsnsWithoutSideEffectsBeforeUse(
6500b57cec5SDimitry Andric MachineIRBuilder &Builder, MachineInstr &DefMI, MachineOperand &UseMO,
6510b57cec5SDimitry Andric std::function<void(MachineBasicBlock *, MachineBasicBlock::iterator,
6520b57cec5SDimitry Andric MachineOperand &UseMO)>
6530b57cec5SDimitry Andric Inserter) {
6540b57cec5SDimitry Andric MachineInstr &UseMI = *UseMO.getParent();
6550b57cec5SDimitry Andric
6560b57cec5SDimitry Andric MachineBasicBlock *InsertBB = UseMI.getParent();
6570b57cec5SDimitry Andric
6580b57cec5SDimitry Andric // If the use is a PHI then we want the predecessor block instead.
6590b57cec5SDimitry Andric if (UseMI.isPHI()) {
6600b57cec5SDimitry Andric MachineOperand *PredBB = std::next(&UseMO);
6610b57cec5SDimitry Andric InsertBB = PredBB->getMBB();
6620b57cec5SDimitry Andric }
6630b57cec5SDimitry Andric
6640b57cec5SDimitry Andric // If the block is the same block as the def then we want to insert just after
6650b57cec5SDimitry Andric // the def instead of at the start of the block.
6660b57cec5SDimitry Andric if (InsertBB == DefMI.getParent()) {
6670b57cec5SDimitry Andric MachineBasicBlock::iterator InsertPt = &DefMI;
6680b57cec5SDimitry Andric Inserter(InsertBB, std::next(InsertPt), UseMO);
6690b57cec5SDimitry Andric return;
6700b57cec5SDimitry Andric }
6710b57cec5SDimitry Andric
6720b57cec5SDimitry Andric // Otherwise we want the start of the BB
6730b57cec5SDimitry Andric Inserter(InsertBB, InsertBB->getFirstNonPHI(), UseMO);
6740b57cec5SDimitry Andric }
6750b57cec5SDimitry Andric } // end anonymous namespace
6760b57cec5SDimitry Andric
tryCombineExtendingLoads(MachineInstr & MI)6770b57cec5SDimitry Andric bool CombinerHelper::tryCombineExtendingLoads(MachineInstr &MI) {
6780b57cec5SDimitry Andric PreferredTuple Preferred;
6790b57cec5SDimitry Andric if (matchCombineExtendingLoads(MI, Preferred)) {
6800b57cec5SDimitry Andric applyCombineExtendingLoads(MI, Preferred);
6810b57cec5SDimitry Andric return true;
6820b57cec5SDimitry Andric }
6830b57cec5SDimitry Andric return false;
6840b57cec5SDimitry Andric }
6850b57cec5SDimitry Andric
getExtLoadOpcForExtend(unsigned ExtOpc)686bdd1243dSDimitry Andric static unsigned getExtLoadOpcForExtend(unsigned ExtOpc) {
687bdd1243dSDimitry Andric unsigned CandidateLoadOpc;
688bdd1243dSDimitry Andric switch (ExtOpc) {
689bdd1243dSDimitry Andric case TargetOpcode::G_ANYEXT:
690bdd1243dSDimitry Andric CandidateLoadOpc = TargetOpcode::G_LOAD;
691bdd1243dSDimitry Andric break;
692bdd1243dSDimitry Andric case TargetOpcode::G_SEXT:
693bdd1243dSDimitry Andric CandidateLoadOpc = TargetOpcode::G_SEXTLOAD;
694bdd1243dSDimitry Andric break;
695bdd1243dSDimitry Andric case TargetOpcode::G_ZEXT:
696bdd1243dSDimitry Andric CandidateLoadOpc = TargetOpcode::G_ZEXTLOAD;
697bdd1243dSDimitry Andric break;
698bdd1243dSDimitry Andric default:
699bdd1243dSDimitry Andric llvm_unreachable("Unexpected extend opc");
700bdd1243dSDimitry Andric }
701bdd1243dSDimitry Andric return CandidateLoadOpc;
702bdd1243dSDimitry Andric }
703bdd1243dSDimitry Andric
matchCombineExtendingLoads(MachineInstr & MI,PreferredTuple & Preferred)7040b57cec5SDimitry Andric bool CombinerHelper::matchCombineExtendingLoads(MachineInstr &MI,
7050b57cec5SDimitry Andric PreferredTuple &Preferred) {
7060b57cec5SDimitry Andric // We match the loads and follow the uses to the extend instead of matching
7070b57cec5SDimitry Andric // the extends and following the def to the load. This is because the load
7080b57cec5SDimitry Andric // must remain in the same position for correctness (unless we also add code
7090b57cec5SDimitry Andric // to find a safe place to sink it) whereas the extend is freely movable.
7100b57cec5SDimitry Andric // It also prevents us from duplicating the load for the volatile case or just
7110b57cec5SDimitry Andric // for performance.
712fe6060f1SDimitry Andric GAnyLoad *LoadMI = dyn_cast<GAnyLoad>(&MI);
713fe6060f1SDimitry Andric if (!LoadMI)
7140b57cec5SDimitry Andric return false;
7150b57cec5SDimitry Andric
716fe6060f1SDimitry Andric Register LoadReg = LoadMI->getDstReg();
7170b57cec5SDimitry Andric
718fe6060f1SDimitry Andric LLT LoadValueTy = MRI.getType(LoadReg);
7190b57cec5SDimitry Andric if (!LoadValueTy.isScalar())
7200b57cec5SDimitry Andric return false;
7210b57cec5SDimitry Andric
7220b57cec5SDimitry Andric // Most architectures are going to legalize <s8 loads into at least a 1 byte
7230b57cec5SDimitry Andric // load, and the MMOs can only describe memory accesses in multiples of bytes.
7240b57cec5SDimitry Andric // If we try to perform extload combining on those, we can end up with
7250b57cec5SDimitry Andric // %a(s8) = extload %ptr (load 1 byte from %ptr)
7260b57cec5SDimitry Andric // ... which is an illegal extload instruction.
7270b57cec5SDimitry Andric if (LoadValueTy.getSizeInBits() < 8)
7280b57cec5SDimitry Andric return false;
7290b57cec5SDimitry Andric
7300b57cec5SDimitry Andric // For non power-of-2 types, they will very likely be legalized into multiple
7310b57cec5SDimitry Andric // loads. Don't bother trying to match them into extending loads.
73206c3fb27SDimitry Andric if (!llvm::has_single_bit<uint32_t>(LoadValueTy.getSizeInBits()))
7330b57cec5SDimitry Andric return false;
7340b57cec5SDimitry Andric
7350b57cec5SDimitry Andric // Find the preferred type aside from the any-extends (unless it's the only
7360b57cec5SDimitry Andric // one) and non-extending ops. We'll emit an extending load to that type and
7370b57cec5SDimitry Andric // and emit a variant of (extend (trunc X)) for the others according to the
7380b57cec5SDimitry Andric // relative type sizes. At the same time, pick an extend to use based on the
7390b57cec5SDimitry Andric // extend involved in the chosen type.
740fe6060f1SDimitry Andric unsigned PreferredOpcode =
741fe6060f1SDimitry Andric isa<GLoad>(&MI)
7420b57cec5SDimitry Andric ? TargetOpcode::G_ANYEXT
743fe6060f1SDimitry Andric : isa<GSExtLoad>(&MI) ? TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT;
7440b57cec5SDimitry Andric Preferred = {LLT(), PreferredOpcode, nullptr};
745fe6060f1SDimitry Andric for (auto &UseMI : MRI.use_nodbg_instructions(LoadReg)) {
7460b57cec5SDimitry Andric if (UseMI.getOpcode() == TargetOpcode::G_SEXT ||
7470b57cec5SDimitry Andric UseMI.getOpcode() == TargetOpcode::G_ZEXT ||
7485ffd83dbSDimitry Andric (UseMI.getOpcode() == TargetOpcode::G_ANYEXT)) {
749fe6060f1SDimitry Andric const auto &MMO = LoadMI->getMMO();
7505678d1d9SDimitry Andric // Don't do anything for atomics.
7515678d1d9SDimitry Andric if (MMO.isAtomic())
752fe6060f1SDimitry Andric continue;
7535ffd83dbSDimitry Andric // Check for legality.
754bdd1243dSDimitry Andric if (!isPreLegalize()) {
755349cc55cSDimitry Andric LegalityQuery::MemDesc MMDesc(MMO);
756bdd1243dSDimitry Andric unsigned CandidateLoadOpc = getExtLoadOpcForExtend(UseMI.getOpcode());
7575ffd83dbSDimitry Andric LLT UseTy = MRI.getType(UseMI.getOperand(0).getReg());
758fe6060f1SDimitry Andric LLT SrcTy = MRI.getType(LoadMI->getPointerReg());
759bdd1243dSDimitry Andric if (LI->getAction({CandidateLoadOpc, {UseTy, SrcTy}, {MMDesc}})
760fe6060f1SDimitry Andric .Action != LegalizeActions::Legal)
7615ffd83dbSDimitry Andric continue;
7625ffd83dbSDimitry Andric }
76306c3fb27SDimitry Andric Preferred = ChoosePreferredUse(MI, Preferred,
7640b57cec5SDimitry Andric MRI.getType(UseMI.getOperand(0).getReg()),
7650b57cec5SDimitry Andric UseMI.getOpcode(), &UseMI);
7660b57cec5SDimitry Andric }
7670b57cec5SDimitry Andric }
7680b57cec5SDimitry Andric
7690b57cec5SDimitry Andric // There were no extends
7700b57cec5SDimitry Andric if (!Preferred.MI)
7710b57cec5SDimitry Andric return false;
7720b57cec5SDimitry Andric // It should be impossible to chose an extend without selecting a different
7730b57cec5SDimitry Andric // type since by definition the result of an extend is larger.
7740b57cec5SDimitry Andric assert(Preferred.Ty != LoadValueTy && "Extending to same type?");
7750b57cec5SDimitry Andric
7760b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Preferred use is: " << *Preferred.MI);
7770b57cec5SDimitry Andric return true;
7780b57cec5SDimitry Andric }
7790b57cec5SDimitry Andric
applyCombineExtendingLoads(MachineInstr & MI,PreferredTuple & Preferred)7800b57cec5SDimitry Andric void CombinerHelper::applyCombineExtendingLoads(MachineInstr &MI,
7810b57cec5SDimitry Andric PreferredTuple &Preferred) {
7820b57cec5SDimitry Andric // Rewrite the load to the chosen extending load.
7830b57cec5SDimitry Andric Register ChosenDstReg = Preferred.MI->getOperand(0).getReg();
7840b57cec5SDimitry Andric
7850b57cec5SDimitry Andric // Inserter to insert a truncate back to the original type at a given point
7860b57cec5SDimitry Andric // with some basic CSE to limit truncate duplication to one per BB.
7870b57cec5SDimitry Andric DenseMap<MachineBasicBlock *, MachineInstr *> EmittedInsns;
7880b57cec5SDimitry Andric auto InsertTruncAt = [&](MachineBasicBlock *InsertIntoBB,
7890b57cec5SDimitry Andric MachineBasicBlock::iterator InsertBefore,
7900b57cec5SDimitry Andric MachineOperand &UseMO) {
7910b57cec5SDimitry Andric MachineInstr *PreviouslyEmitted = EmittedInsns.lookup(InsertIntoBB);
7920b57cec5SDimitry Andric if (PreviouslyEmitted) {
7930b57cec5SDimitry Andric Observer.changingInstr(*UseMO.getParent());
7940b57cec5SDimitry Andric UseMO.setReg(PreviouslyEmitted->getOperand(0).getReg());
7950b57cec5SDimitry Andric Observer.changedInstr(*UseMO.getParent());
7960b57cec5SDimitry Andric return;
7970b57cec5SDimitry Andric }
7980b57cec5SDimitry Andric
7990b57cec5SDimitry Andric Builder.setInsertPt(*InsertIntoBB, InsertBefore);
8000b57cec5SDimitry Andric Register NewDstReg = MRI.cloneVirtualRegister(MI.getOperand(0).getReg());
8010b57cec5SDimitry Andric MachineInstr *NewMI = Builder.buildTrunc(NewDstReg, ChosenDstReg);
8020b57cec5SDimitry Andric EmittedInsns[InsertIntoBB] = NewMI;
8030b57cec5SDimitry Andric replaceRegOpWith(MRI, UseMO, NewDstReg);
8040b57cec5SDimitry Andric };
8050b57cec5SDimitry Andric
8060b57cec5SDimitry Andric Observer.changingInstr(MI);
807bdd1243dSDimitry Andric unsigned LoadOpc = getExtLoadOpcForExtend(Preferred.ExtendOpcode);
808bdd1243dSDimitry Andric MI.setDesc(Builder.getTII().get(LoadOpc));
8090b57cec5SDimitry Andric
8100b57cec5SDimitry Andric // Rewrite all the uses to fix up the types.
8110b57cec5SDimitry Andric auto &LoadValue = MI.getOperand(0);
8120b57cec5SDimitry Andric SmallVector<MachineOperand *, 4> Uses;
8130b57cec5SDimitry Andric for (auto &UseMO : MRI.use_operands(LoadValue.getReg()))
8140b57cec5SDimitry Andric Uses.push_back(&UseMO);
8150b57cec5SDimitry Andric
8160b57cec5SDimitry Andric for (auto *UseMO : Uses) {
8170b57cec5SDimitry Andric MachineInstr *UseMI = UseMO->getParent();
8180b57cec5SDimitry Andric
8190b57cec5SDimitry Andric // If the extend is compatible with the preferred extend then we should fix
8200b57cec5SDimitry Andric // up the type and extend so that it uses the preferred use.
8210b57cec5SDimitry Andric if (UseMI->getOpcode() == Preferred.ExtendOpcode ||
8220b57cec5SDimitry Andric UseMI->getOpcode() == TargetOpcode::G_ANYEXT) {
8238bcb0991SDimitry Andric Register UseDstReg = UseMI->getOperand(0).getReg();
8240b57cec5SDimitry Andric MachineOperand &UseSrcMO = UseMI->getOperand(1);
8255ffd83dbSDimitry Andric const LLT UseDstTy = MRI.getType(UseDstReg);
8260b57cec5SDimitry Andric if (UseDstReg != ChosenDstReg) {
8270b57cec5SDimitry Andric if (Preferred.Ty == UseDstTy) {
8280b57cec5SDimitry Andric // If the use has the same type as the preferred use, then merge
8290b57cec5SDimitry Andric // the vregs and erase the extend. For example:
8300b57cec5SDimitry Andric // %1:_(s8) = G_LOAD ...
8310b57cec5SDimitry Andric // %2:_(s32) = G_SEXT %1(s8)
8320b57cec5SDimitry Andric // %3:_(s32) = G_ANYEXT %1(s8)
8330b57cec5SDimitry Andric // ... = ... %3(s32)
8340b57cec5SDimitry Andric // rewrites to:
8350b57cec5SDimitry Andric // %2:_(s32) = G_SEXTLOAD ...
8360b57cec5SDimitry Andric // ... = ... %2(s32)
8370b57cec5SDimitry Andric replaceRegWith(MRI, UseDstReg, ChosenDstReg);
8380b57cec5SDimitry Andric Observer.erasingInstr(*UseMO->getParent());
8390b57cec5SDimitry Andric UseMO->getParent()->eraseFromParent();
8400b57cec5SDimitry Andric } else if (Preferred.Ty.getSizeInBits() < UseDstTy.getSizeInBits()) {
8410b57cec5SDimitry Andric // If the preferred size is smaller, then keep the extend but extend
8420b57cec5SDimitry Andric // from the result of the extending load. For example:
8430b57cec5SDimitry Andric // %1:_(s8) = G_LOAD ...
8440b57cec5SDimitry Andric // %2:_(s32) = G_SEXT %1(s8)
8450b57cec5SDimitry Andric // %3:_(s64) = G_ANYEXT %1(s8)
8460b57cec5SDimitry Andric // ... = ... %3(s64)
8470b57cec5SDimitry Andric /// rewrites to:
8480b57cec5SDimitry Andric // %2:_(s32) = G_SEXTLOAD ...
8490b57cec5SDimitry Andric // %3:_(s64) = G_ANYEXT %2:_(s32)
8500b57cec5SDimitry Andric // ... = ... %3(s64)
8510b57cec5SDimitry Andric replaceRegOpWith(MRI, UseSrcMO, ChosenDstReg);
8520b57cec5SDimitry Andric } else {
8530b57cec5SDimitry Andric // If the preferred size is large, then insert a truncate. For
8540b57cec5SDimitry Andric // example:
8550b57cec5SDimitry Andric // %1:_(s8) = G_LOAD ...
8560b57cec5SDimitry Andric // %2:_(s64) = G_SEXT %1(s8)
8570b57cec5SDimitry Andric // %3:_(s32) = G_ZEXT %1(s8)
8580b57cec5SDimitry Andric // ... = ... %3(s32)
8590b57cec5SDimitry Andric /// rewrites to:
8600b57cec5SDimitry Andric // %2:_(s64) = G_SEXTLOAD ...
8610b57cec5SDimitry Andric // %4:_(s8) = G_TRUNC %2:_(s32)
8620b57cec5SDimitry Andric // %3:_(s64) = G_ZEXT %2:_(s8)
8630b57cec5SDimitry Andric // ... = ... %3(s64)
8640b57cec5SDimitry Andric InsertInsnsWithoutSideEffectsBeforeUse(Builder, MI, *UseMO,
8650b57cec5SDimitry Andric InsertTruncAt);
8660b57cec5SDimitry Andric }
8670b57cec5SDimitry Andric continue;
8680b57cec5SDimitry Andric }
8690b57cec5SDimitry Andric // The use is (one of) the uses of the preferred use we chose earlier.
8700b57cec5SDimitry Andric // We're going to update the load to def this value later so just erase
8710b57cec5SDimitry Andric // the old extend.
8720b57cec5SDimitry Andric Observer.erasingInstr(*UseMO->getParent());
8730b57cec5SDimitry Andric UseMO->getParent()->eraseFromParent();
8740b57cec5SDimitry Andric continue;
8750b57cec5SDimitry Andric }
8760b57cec5SDimitry Andric
8770b57cec5SDimitry Andric // The use isn't an extend. Truncate back to the type we originally loaded.
8780b57cec5SDimitry Andric // This is free on many targets.
8790b57cec5SDimitry Andric InsertInsnsWithoutSideEffectsBeforeUse(Builder, MI, *UseMO, InsertTruncAt);
8800b57cec5SDimitry Andric }
8810b57cec5SDimitry Andric
8820b57cec5SDimitry Andric MI.getOperand(0).setReg(ChosenDstReg);
8830b57cec5SDimitry Andric Observer.changedInstr(MI);
8840b57cec5SDimitry Andric }
8850b57cec5SDimitry Andric
matchCombineLoadWithAndMask(MachineInstr & MI,BuildFnTy & MatchInfo)886349cc55cSDimitry Andric bool CombinerHelper::matchCombineLoadWithAndMask(MachineInstr &MI,
887349cc55cSDimitry Andric BuildFnTy &MatchInfo) {
888349cc55cSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_AND);
889349cc55cSDimitry Andric
890349cc55cSDimitry Andric // If we have the following code:
891349cc55cSDimitry Andric // %mask = G_CONSTANT 255
892349cc55cSDimitry Andric // %ld = G_LOAD %ptr, (load s16)
893349cc55cSDimitry Andric // %and = G_AND %ld, %mask
894349cc55cSDimitry Andric //
895349cc55cSDimitry Andric // Try to fold it into
896349cc55cSDimitry Andric // %ld = G_ZEXTLOAD %ptr, (load s8)
897349cc55cSDimitry Andric
898349cc55cSDimitry Andric Register Dst = MI.getOperand(0).getReg();
899349cc55cSDimitry Andric if (MRI.getType(Dst).isVector())
900349cc55cSDimitry Andric return false;
901349cc55cSDimitry Andric
902349cc55cSDimitry Andric auto MaybeMask =
903349cc55cSDimitry Andric getIConstantVRegValWithLookThrough(MI.getOperand(2).getReg(), MRI);
904349cc55cSDimitry Andric if (!MaybeMask)
905349cc55cSDimitry Andric return false;
906349cc55cSDimitry Andric
907349cc55cSDimitry Andric APInt MaskVal = MaybeMask->Value;
908349cc55cSDimitry Andric
909349cc55cSDimitry Andric if (!MaskVal.isMask())
910349cc55cSDimitry Andric return false;
911349cc55cSDimitry Andric
912349cc55cSDimitry Andric Register SrcReg = MI.getOperand(1).getReg();
913753f127fSDimitry Andric // Don't use getOpcodeDef() here since intermediate instructions may have
914753f127fSDimitry Andric // multiple users.
915753f127fSDimitry Andric GAnyLoad *LoadMI = dyn_cast<GAnyLoad>(MRI.getVRegDef(SrcReg));
916753f127fSDimitry Andric if (!LoadMI || !MRI.hasOneNonDBGUse(LoadMI->getDstReg()))
917349cc55cSDimitry Andric return false;
918349cc55cSDimitry Andric
919349cc55cSDimitry Andric Register LoadReg = LoadMI->getDstReg();
920753f127fSDimitry Andric LLT RegTy = MRI.getType(LoadReg);
921349cc55cSDimitry Andric Register PtrReg = LoadMI->getPointerReg();
922753f127fSDimitry Andric unsigned RegSize = RegTy.getSizeInBits();
923*0fca6ea1SDimitry Andric LocationSize LoadSizeBits = LoadMI->getMemSizeInBits();
92406c3fb27SDimitry Andric unsigned MaskSizeBits = MaskVal.countr_one();
925349cc55cSDimitry Andric
926349cc55cSDimitry Andric // The mask may not be larger than the in-memory type, as it might cover sign
927349cc55cSDimitry Andric // extended bits
928*0fca6ea1SDimitry Andric if (MaskSizeBits > LoadSizeBits.getValue())
929349cc55cSDimitry Andric return false;
930349cc55cSDimitry Andric
931349cc55cSDimitry Andric // If the mask covers the whole destination register, there's nothing to
932349cc55cSDimitry Andric // extend
933753f127fSDimitry Andric if (MaskSizeBits >= RegSize)
934349cc55cSDimitry Andric return false;
935349cc55cSDimitry Andric
936349cc55cSDimitry Andric // Most targets cannot deal with loads of size < 8 and need to re-legalize to
937349cc55cSDimitry Andric // at least byte loads. Avoid creating such loads here
938349cc55cSDimitry Andric if (MaskSizeBits < 8 || !isPowerOf2_32(MaskSizeBits))
939349cc55cSDimitry Andric return false;
940349cc55cSDimitry Andric
941349cc55cSDimitry Andric const MachineMemOperand &MMO = LoadMI->getMMO();
942349cc55cSDimitry Andric LegalityQuery::MemDesc MemDesc(MMO);
943753f127fSDimitry Andric
944753f127fSDimitry Andric // Don't modify the memory access size if this is atomic/volatile, but we can
945753f127fSDimitry Andric // still adjust the opcode to indicate the high bit behavior.
946753f127fSDimitry Andric if (LoadMI->isSimple())
947349cc55cSDimitry Andric MemDesc.MemoryTy = LLT::scalar(MaskSizeBits);
948*0fca6ea1SDimitry Andric else if (LoadSizeBits.getValue() > MaskSizeBits ||
949*0fca6ea1SDimitry Andric LoadSizeBits.getValue() == RegSize)
950753f127fSDimitry Andric return false;
951753f127fSDimitry Andric
952753f127fSDimitry Andric // TODO: Could check if it's legal with the reduced or original memory size.
953349cc55cSDimitry Andric if (!isLegalOrBeforeLegalizer(
954753f127fSDimitry Andric {TargetOpcode::G_ZEXTLOAD, {RegTy, MRI.getType(PtrReg)}, {MemDesc}}))
955349cc55cSDimitry Andric return false;
956349cc55cSDimitry Andric
957349cc55cSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
958349cc55cSDimitry Andric B.setInstrAndDebugLoc(*LoadMI);
959349cc55cSDimitry Andric auto &MF = B.getMF();
960349cc55cSDimitry Andric auto PtrInfo = MMO.getPointerInfo();
961753f127fSDimitry Andric auto *NewMMO = MF.getMachineMemOperand(&MMO, PtrInfo, MemDesc.MemoryTy);
962349cc55cSDimitry Andric B.buildLoadInstr(TargetOpcode::G_ZEXTLOAD, Dst, PtrReg, *NewMMO);
963753f127fSDimitry Andric LoadMI->eraseFromParent();
964349cc55cSDimitry Andric };
965349cc55cSDimitry Andric return true;
966349cc55cSDimitry Andric }
967349cc55cSDimitry Andric
isPredecessor(const MachineInstr & DefMI,const MachineInstr & UseMI)9685ffd83dbSDimitry Andric bool CombinerHelper::isPredecessor(const MachineInstr &DefMI,
9695ffd83dbSDimitry Andric const MachineInstr &UseMI) {
9705ffd83dbSDimitry Andric assert(!DefMI.isDebugInstr() && !UseMI.isDebugInstr() &&
9715ffd83dbSDimitry Andric "shouldn't consider debug uses");
9728bcb0991SDimitry Andric assert(DefMI.getParent() == UseMI.getParent());
9738bcb0991SDimitry Andric if (&DefMI == &UseMI)
974349cc55cSDimitry Andric return true;
975e8d8bef9SDimitry Andric const MachineBasicBlock &MBB = *DefMI.getParent();
976e8d8bef9SDimitry Andric auto DefOrUse = find_if(MBB, [&DefMI, &UseMI](const MachineInstr &MI) {
977e8d8bef9SDimitry Andric return &MI == &DefMI || &MI == &UseMI;
978e8d8bef9SDimitry Andric });
979e8d8bef9SDimitry Andric if (DefOrUse == MBB.end())
980e8d8bef9SDimitry Andric llvm_unreachable("Block must contain both DefMI and UseMI!");
981e8d8bef9SDimitry Andric return &*DefOrUse == &DefMI;
9828bcb0991SDimitry Andric }
9838bcb0991SDimitry Andric
dominates(const MachineInstr & DefMI,const MachineInstr & UseMI)9845ffd83dbSDimitry Andric bool CombinerHelper::dominates(const MachineInstr &DefMI,
9855ffd83dbSDimitry Andric const MachineInstr &UseMI) {
9865ffd83dbSDimitry Andric assert(!DefMI.isDebugInstr() && !UseMI.isDebugInstr() &&
9875ffd83dbSDimitry Andric "shouldn't consider debug uses");
9888bcb0991SDimitry Andric if (MDT)
9898bcb0991SDimitry Andric return MDT->dominates(&DefMI, &UseMI);
9908bcb0991SDimitry Andric else if (DefMI.getParent() != UseMI.getParent())
9918bcb0991SDimitry Andric return false;
9928bcb0991SDimitry Andric
9938bcb0991SDimitry Andric return isPredecessor(DefMI, UseMI);
9948bcb0991SDimitry Andric }
9958bcb0991SDimitry Andric
matchSextTruncSextLoad(MachineInstr & MI)996e8d8bef9SDimitry Andric bool CombinerHelper::matchSextTruncSextLoad(MachineInstr &MI) {
9975ffd83dbSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_SEXT_INREG);
9985ffd83dbSDimitry Andric Register SrcReg = MI.getOperand(1).getReg();
999e8d8bef9SDimitry Andric Register LoadUser = SrcReg;
1000e8d8bef9SDimitry Andric
1001e8d8bef9SDimitry Andric if (MRI.getType(SrcReg).isVector())
1002e8d8bef9SDimitry Andric return false;
1003e8d8bef9SDimitry Andric
1004e8d8bef9SDimitry Andric Register TruncSrc;
1005e8d8bef9SDimitry Andric if (mi_match(SrcReg, MRI, m_GTrunc(m_Reg(TruncSrc))))
1006e8d8bef9SDimitry Andric LoadUser = TruncSrc;
1007e8d8bef9SDimitry Andric
1008e8d8bef9SDimitry Andric uint64_t SizeInBits = MI.getOperand(2).getImm();
1009e8d8bef9SDimitry Andric // If the source is a G_SEXTLOAD from the same bit width, then we don't
1010e8d8bef9SDimitry Andric // need any extend at all, just a truncate.
1011fe6060f1SDimitry Andric if (auto *LoadMI = getOpcodeDef<GSExtLoad>(LoadUser, MRI)) {
1012e8d8bef9SDimitry Andric // If truncating more than the original extended value, abort.
1013fe6060f1SDimitry Andric auto LoadSizeBits = LoadMI->getMemSizeInBits();
1014*0fca6ea1SDimitry Andric if (TruncSrc &&
1015*0fca6ea1SDimitry Andric MRI.getType(TruncSrc).getSizeInBits() < LoadSizeBits.getValue())
1016e8d8bef9SDimitry Andric return false;
1017fe6060f1SDimitry Andric if (LoadSizeBits == SizeInBits)
1018e8d8bef9SDimitry Andric return true;
1019e8d8bef9SDimitry Andric }
1020e8d8bef9SDimitry Andric return false;
10215ffd83dbSDimitry Andric }
10225ffd83dbSDimitry Andric
applySextTruncSextLoad(MachineInstr & MI)1023fe6060f1SDimitry Andric void CombinerHelper::applySextTruncSextLoad(MachineInstr &MI) {
10245ffd83dbSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_SEXT_INREG);
1025e8d8bef9SDimitry Andric Builder.buildCopy(MI.getOperand(0).getReg(), MI.getOperand(1).getReg());
1026e8d8bef9SDimitry Andric MI.eraseFromParent();
1027e8d8bef9SDimitry Andric }
1028e8d8bef9SDimitry Andric
matchSextInRegOfLoad(MachineInstr & MI,std::tuple<Register,unsigned> & MatchInfo)1029e8d8bef9SDimitry Andric bool CombinerHelper::matchSextInRegOfLoad(
1030e8d8bef9SDimitry Andric MachineInstr &MI, std::tuple<Register, unsigned> &MatchInfo) {
1031e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_SEXT_INREG);
1032e8d8bef9SDimitry Andric
1033753f127fSDimitry Andric Register DstReg = MI.getOperand(0).getReg();
1034753f127fSDimitry Andric LLT RegTy = MRI.getType(DstReg);
1035753f127fSDimitry Andric
1036e8d8bef9SDimitry Andric // Only supports scalars for now.
1037753f127fSDimitry Andric if (RegTy.isVector())
1038e8d8bef9SDimitry Andric return false;
1039e8d8bef9SDimitry Andric
1040e8d8bef9SDimitry Andric Register SrcReg = MI.getOperand(1).getReg();
1041fe6060f1SDimitry Andric auto *LoadDef = getOpcodeDef<GLoad>(SrcReg, MRI);
1042753f127fSDimitry Andric if (!LoadDef || !MRI.hasOneNonDBGUse(DstReg))
1043e8d8bef9SDimitry Andric return false;
1044e8d8bef9SDimitry Andric
1045*0fca6ea1SDimitry Andric uint64_t MemBits = LoadDef->getMemSizeInBits().getValue();
1046753f127fSDimitry Andric
1047e8d8bef9SDimitry Andric // If the sign extend extends from a narrower width than the load's width,
1048e8d8bef9SDimitry Andric // then we can narrow the load width when we combine to a G_SEXTLOAD.
1049e8d8bef9SDimitry Andric // Avoid widening the load at all.
1050753f127fSDimitry Andric unsigned NewSizeBits = std::min((uint64_t)MI.getOperand(2).getImm(), MemBits);
1051e8d8bef9SDimitry Andric
1052e8d8bef9SDimitry Andric // Don't generate G_SEXTLOADs with a < 1 byte width.
1053e8d8bef9SDimitry Andric if (NewSizeBits < 8)
1054e8d8bef9SDimitry Andric return false;
1055e8d8bef9SDimitry Andric // Don't bother creating a non-power-2 sextload, it will likely be broken up
1056e8d8bef9SDimitry Andric // anyway for most targets.
1057e8d8bef9SDimitry Andric if (!isPowerOf2_32(NewSizeBits))
1058e8d8bef9SDimitry Andric return false;
1059349cc55cSDimitry Andric
1060349cc55cSDimitry Andric const MachineMemOperand &MMO = LoadDef->getMMO();
1061349cc55cSDimitry Andric LegalityQuery::MemDesc MMDesc(MMO);
1062753f127fSDimitry Andric
1063753f127fSDimitry Andric // Don't modify the memory access size if this is atomic/volatile, but we can
1064753f127fSDimitry Andric // still adjust the opcode to indicate the high bit behavior.
1065753f127fSDimitry Andric if (LoadDef->isSimple())
1066349cc55cSDimitry Andric MMDesc.MemoryTy = LLT::scalar(NewSizeBits);
1067753f127fSDimitry Andric else if (MemBits > NewSizeBits || MemBits == RegTy.getSizeInBits())
1068753f127fSDimitry Andric return false;
1069753f127fSDimitry Andric
1070753f127fSDimitry Andric // TODO: Could check if it's legal with the reduced or original memory size.
1071349cc55cSDimitry Andric if (!isLegalOrBeforeLegalizer({TargetOpcode::G_SEXTLOAD,
1072349cc55cSDimitry Andric {MRI.getType(LoadDef->getDstReg()),
1073349cc55cSDimitry Andric MRI.getType(LoadDef->getPointerReg())},
1074349cc55cSDimitry Andric {MMDesc}}))
1075349cc55cSDimitry Andric return false;
1076349cc55cSDimitry Andric
1077fe6060f1SDimitry Andric MatchInfo = std::make_tuple(LoadDef->getDstReg(), NewSizeBits);
1078e8d8bef9SDimitry Andric return true;
1079e8d8bef9SDimitry Andric }
1080e8d8bef9SDimitry Andric
applySextInRegOfLoad(MachineInstr & MI,std::tuple<Register,unsigned> & MatchInfo)1081fe6060f1SDimitry Andric void CombinerHelper::applySextInRegOfLoad(
1082e8d8bef9SDimitry Andric MachineInstr &MI, std::tuple<Register, unsigned> &MatchInfo) {
1083e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_SEXT_INREG);
1084e8d8bef9SDimitry Andric Register LoadReg;
1085e8d8bef9SDimitry Andric unsigned ScalarSizeBits;
1086e8d8bef9SDimitry Andric std::tie(LoadReg, ScalarSizeBits) = MatchInfo;
1087fe6060f1SDimitry Andric GLoad *LoadDef = cast<GLoad>(MRI.getVRegDef(LoadReg));
1088e8d8bef9SDimitry Andric
1089e8d8bef9SDimitry Andric // If we have the following:
1090e8d8bef9SDimitry Andric // %ld = G_LOAD %ptr, (load 2)
1091e8d8bef9SDimitry Andric // %ext = G_SEXT_INREG %ld, 8
1092e8d8bef9SDimitry Andric // ==>
1093e8d8bef9SDimitry Andric // %ld = G_SEXTLOAD %ptr (load 1)
1094e8d8bef9SDimitry Andric
1095fe6060f1SDimitry Andric auto &MMO = LoadDef->getMMO();
1096fe6060f1SDimitry Andric Builder.setInstrAndDebugLoc(*LoadDef);
1097e8d8bef9SDimitry Andric auto &MF = Builder.getMF();
1098e8d8bef9SDimitry Andric auto PtrInfo = MMO.getPointerInfo();
1099e8d8bef9SDimitry Andric auto *NewMMO = MF.getMachineMemOperand(&MMO, PtrInfo, ScalarSizeBits / 8);
1100e8d8bef9SDimitry Andric Builder.buildLoadInstr(TargetOpcode::G_SEXTLOAD, MI.getOperand(0).getReg(),
1101fe6060f1SDimitry Andric LoadDef->getPointerReg(), *NewMMO);
11025ffd83dbSDimitry Andric MI.eraseFromParent();
11035ffd83dbSDimitry Andric }
11045ffd83dbSDimitry Andric
11055f757f3fSDimitry Andric /// Return true if 'MI' is a load or a store that may be fold it's address
11065f757f3fSDimitry Andric /// operand into the load / store addressing mode.
canFoldInAddressingMode(GLoadStore * MI,const TargetLowering & TLI,MachineRegisterInfo & MRI)11075f757f3fSDimitry Andric static bool canFoldInAddressingMode(GLoadStore *MI, const TargetLowering &TLI,
11085f757f3fSDimitry Andric MachineRegisterInfo &MRI) {
11095f757f3fSDimitry Andric TargetLowering::AddrMode AM;
11105f757f3fSDimitry Andric auto *MF = MI->getMF();
11115f757f3fSDimitry Andric auto *Addr = getOpcodeDef<GPtrAdd>(MI->getPointerReg(), MRI);
11125f757f3fSDimitry Andric if (!Addr)
11138bcb0991SDimitry Andric return false;
11148bcb0991SDimitry Andric
11155f757f3fSDimitry Andric AM.HasBaseReg = true;
11165f757f3fSDimitry Andric if (auto CstOff = getIConstantVRegVal(Addr->getOffsetReg(), MRI))
11175f757f3fSDimitry Andric AM.BaseOffs = CstOff->getSExtValue(); // [reg +/- imm]
11185f757f3fSDimitry Andric else
11195f757f3fSDimitry Andric AM.Scale = 1; // [reg +/- reg]
11205f757f3fSDimitry Andric
11215f757f3fSDimitry Andric return TLI.isLegalAddressingMode(
11225f757f3fSDimitry Andric MF->getDataLayout(), AM,
11235f757f3fSDimitry Andric getTypeForLLT(MI->getMMO().getMemoryType(),
11245f757f3fSDimitry Andric MF->getFunction().getContext()),
11255f757f3fSDimitry Andric MI->getMMO().getAddrSpace());
11265f757f3fSDimitry Andric }
11275f757f3fSDimitry Andric
getIndexedOpc(unsigned LdStOpc)11285f757f3fSDimitry Andric static unsigned getIndexedOpc(unsigned LdStOpc) {
11295f757f3fSDimitry Andric switch (LdStOpc) {
11305f757f3fSDimitry Andric case TargetOpcode::G_LOAD:
11315f757f3fSDimitry Andric return TargetOpcode::G_INDEXED_LOAD;
11325f757f3fSDimitry Andric case TargetOpcode::G_STORE:
11335f757f3fSDimitry Andric return TargetOpcode::G_INDEXED_STORE;
11345f757f3fSDimitry Andric case TargetOpcode::G_ZEXTLOAD:
11355f757f3fSDimitry Andric return TargetOpcode::G_INDEXED_ZEXTLOAD;
11365f757f3fSDimitry Andric case TargetOpcode::G_SEXTLOAD:
11375f757f3fSDimitry Andric return TargetOpcode::G_INDEXED_SEXTLOAD;
11385f757f3fSDimitry Andric default:
11395f757f3fSDimitry Andric llvm_unreachable("Unexpected opcode");
11405f757f3fSDimitry Andric }
11415f757f3fSDimitry Andric }
11425f757f3fSDimitry Andric
isIndexedLoadStoreLegal(GLoadStore & LdSt) const11435f757f3fSDimitry Andric bool CombinerHelper::isIndexedLoadStoreLegal(GLoadStore &LdSt) const {
11445f757f3fSDimitry Andric // Check for legality.
11455f757f3fSDimitry Andric LLT PtrTy = MRI.getType(LdSt.getPointerReg());
11465f757f3fSDimitry Andric LLT Ty = MRI.getType(LdSt.getReg(0));
11475f757f3fSDimitry Andric LLT MemTy = LdSt.getMMO().getMemoryType();
11485f757f3fSDimitry Andric SmallVector<LegalityQuery::MemDesc, 2> MemDescrs(
1149*0fca6ea1SDimitry Andric {{MemTy, MemTy.getSizeInBits().getKnownMinValue(),
1150*0fca6ea1SDimitry Andric AtomicOrdering::NotAtomic}});
11515f757f3fSDimitry Andric unsigned IndexedOpc = getIndexedOpc(LdSt.getOpcode());
11525f757f3fSDimitry Andric SmallVector<LLT> OpTys;
11535f757f3fSDimitry Andric if (IndexedOpc == TargetOpcode::G_INDEXED_STORE)
11545f757f3fSDimitry Andric OpTys = {PtrTy, Ty, Ty};
11555f757f3fSDimitry Andric else
11565f757f3fSDimitry Andric OpTys = {Ty, PtrTy}; // For G_INDEXED_LOAD, G_INDEXED_[SZ]EXTLOAD
11575f757f3fSDimitry Andric
11585f757f3fSDimitry Andric LegalityQuery Q(IndexedOpc, OpTys, MemDescrs);
11595f757f3fSDimitry Andric return isLegal(Q);
11605f757f3fSDimitry Andric }
11615f757f3fSDimitry Andric
11625f757f3fSDimitry Andric static cl::opt<unsigned> PostIndexUseThreshold(
11635f757f3fSDimitry Andric "post-index-use-threshold", cl::Hidden, cl::init(32),
11645f757f3fSDimitry Andric cl::desc("Number of uses of a base pointer to check before it is no longer "
11655f757f3fSDimitry Andric "considered for post-indexing."));
11665f757f3fSDimitry Andric
findPostIndexCandidate(GLoadStore & LdSt,Register & Addr,Register & Base,Register & Offset,bool & RematOffset)11675f757f3fSDimitry Andric bool CombinerHelper::findPostIndexCandidate(GLoadStore &LdSt, Register &Addr,
11685f757f3fSDimitry Andric Register &Base, Register &Offset,
11695f757f3fSDimitry Andric bool &RematOffset) {
11705f757f3fSDimitry Andric // We're looking for the following pattern, for either load or store:
11715f757f3fSDimitry Andric // %baseptr:_(p0) = ...
11725f757f3fSDimitry Andric // G_STORE %val(s64), %baseptr(p0)
11735f757f3fSDimitry Andric // %offset:_(s64) = G_CONSTANT i64 -256
11745f757f3fSDimitry Andric // %new_addr:_(p0) = G_PTR_ADD %baseptr, %offset(s64)
11755f757f3fSDimitry Andric const auto &TLI = getTargetLowering();
11765f757f3fSDimitry Andric
11775f757f3fSDimitry Andric Register Ptr = LdSt.getPointerReg();
11785f757f3fSDimitry Andric // If the store is the only use, don't bother.
11795f757f3fSDimitry Andric if (MRI.hasOneNonDBGUse(Ptr))
11805f757f3fSDimitry Andric return false;
11815f757f3fSDimitry Andric
11825f757f3fSDimitry Andric if (!isIndexedLoadStoreLegal(LdSt))
11835f757f3fSDimitry Andric return false;
11845f757f3fSDimitry Andric
11855f757f3fSDimitry Andric if (getOpcodeDef(TargetOpcode::G_FRAME_INDEX, Ptr, MRI))
11865f757f3fSDimitry Andric return false;
11875f757f3fSDimitry Andric
11885f757f3fSDimitry Andric MachineInstr *StoredValDef = getDefIgnoringCopies(LdSt.getReg(0), MRI);
11895f757f3fSDimitry Andric auto *PtrDef = MRI.getVRegDef(Ptr);
11905f757f3fSDimitry Andric
11915f757f3fSDimitry Andric unsigned NumUsesChecked = 0;
11925f757f3fSDimitry Andric for (auto &Use : MRI.use_nodbg_instructions(Ptr)) {
11935f757f3fSDimitry Andric if (++NumUsesChecked > PostIndexUseThreshold)
11945f757f3fSDimitry Andric return false; // Try to avoid exploding compile time.
11955f757f3fSDimitry Andric
11965f757f3fSDimitry Andric auto *PtrAdd = dyn_cast<GPtrAdd>(&Use);
11975f757f3fSDimitry Andric // The use itself might be dead. This can happen during combines if DCE
11985f757f3fSDimitry Andric // hasn't had a chance to run yet. Don't allow it to form an indexed op.
11995f757f3fSDimitry Andric if (!PtrAdd || MRI.use_nodbg_empty(PtrAdd->getReg(0)))
12008bcb0991SDimitry Andric continue;
12018bcb0991SDimitry Andric
12025f757f3fSDimitry Andric // Check the user of this isn't the store, otherwise we'd be generate a
12035f757f3fSDimitry Andric // indexed store defining its own use.
12045f757f3fSDimitry Andric if (StoredValDef == &Use)
12058bcb0991SDimitry Andric continue;
12065f757f3fSDimitry Andric
12075f757f3fSDimitry Andric Offset = PtrAdd->getOffsetReg();
12085f757f3fSDimitry Andric if (!ForceLegalIndexing &&
12095f757f3fSDimitry Andric !TLI.isIndexingLegal(LdSt, PtrAdd->getBaseReg(), Offset,
12105f757f3fSDimitry Andric /*IsPre*/ false, MRI))
12115f757f3fSDimitry Andric continue;
12128bcb0991SDimitry Andric
12138bcb0991SDimitry Andric // Make sure the offset calculation is before the potentially indexed op.
12145f757f3fSDimitry Andric MachineInstr *OffsetDef = MRI.getVRegDef(Offset);
12155f757f3fSDimitry Andric RematOffset = false;
12165f757f3fSDimitry Andric if (!dominates(*OffsetDef, LdSt)) {
12175f757f3fSDimitry Andric // If the offset however is just a G_CONSTANT, we can always just
12185f757f3fSDimitry Andric // rematerialize it where we need it.
12195f757f3fSDimitry Andric if (OffsetDef->getOpcode() != TargetOpcode::G_CONSTANT)
12208bcb0991SDimitry Andric continue;
12215f757f3fSDimitry Andric RematOffset = true;
12228bcb0991SDimitry Andric }
12238bcb0991SDimitry Andric
12245f757f3fSDimitry Andric for (auto &BasePtrUse : MRI.use_nodbg_instructions(PtrAdd->getBaseReg())) {
12255f757f3fSDimitry Andric if (&BasePtrUse == PtrDef)
12268bcb0991SDimitry Andric continue;
12275f757f3fSDimitry Andric
12285f757f3fSDimitry Andric // If the user is a later load/store that can be post-indexed, then don't
12295f757f3fSDimitry Andric // combine this one.
12305f757f3fSDimitry Andric auto *BasePtrLdSt = dyn_cast<GLoadStore>(&BasePtrUse);
12315f757f3fSDimitry Andric if (BasePtrLdSt && BasePtrLdSt != &LdSt &&
12325f757f3fSDimitry Andric dominates(LdSt, *BasePtrLdSt) &&
12335f757f3fSDimitry Andric isIndexedLoadStoreLegal(*BasePtrLdSt))
12345f757f3fSDimitry Andric return false;
12355f757f3fSDimitry Andric
12365f757f3fSDimitry Andric // Now we're looking for the key G_PTR_ADD instruction, which contains
12375f757f3fSDimitry Andric // the offset add that we want to fold.
12385f757f3fSDimitry Andric if (auto *BasePtrUseDef = dyn_cast<GPtrAdd>(&BasePtrUse)) {
12395f757f3fSDimitry Andric Register PtrAddDefReg = BasePtrUseDef->getReg(0);
12405f757f3fSDimitry Andric for (auto &BaseUseUse : MRI.use_nodbg_instructions(PtrAddDefReg)) {
12415f757f3fSDimitry Andric // If the use is in a different block, then we may produce worse code
12425f757f3fSDimitry Andric // due to the extra register pressure.
12435f757f3fSDimitry Andric if (BaseUseUse.getParent() != LdSt.getParent())
12445f757f3fSDimitry Andric return false;
12455f757f3fSDimitry Andric
12465f757f3fSDimitry Andric if (auto *UseUseLdSt = dyn_cast<GLoadStore>(&BaseUseUse))
12475f757f3fSDimitry Andric if (canFoldInAddressingMode(UseUseLdSt, TLI, MRI))
12485f757f3fSDimitry Andric return false;
12495f757f3fSDimitry Andric }
12505f757f3fSDimitry Andric if (!dominates(LdSt, BasePtrUse))
12515f757f3fSDimitry Andric return false; // All use must be dominated by the load/store.
12525f757f3fSDimitry Andric }
12538bcb0991SDimitry Andric }
12548bcb0991SDimitry Andric
12555f757f3fSDimitry Andric Addr = PtrAdd->getReg(0);
12565f757f3fSDimitry Andric Base = PtrAdd->getBaseReg();
12578bcb0991SDimitry Andric return true;
12588bcb0991SDimitry Andric }
12598bcb0991SDimitry Andric
12608bcb0991SDimitry Andric return false;
12618bcb0991SDimitry Andric }
12628bcb0991SDimitry Andric
findPreIndexCandidate(GLoadStore & LdSt,Register & Addr,Register & Base,Register & Offset)12635f757f3fSDimitry Andric bool CombinerHelper::findPreIndexCandidate(GLoadStore &LdSt, Register &Addr,
12648bcb0991SDimitry Andric Register &Base, Register &Offset) {
12655f757f3fSDimitry Andric auto &MF = *LdSt.getParent()->getParent();
12668bcb0991SDimitry Andric const auto &TLI = *MF.getSubtarget().getTargetLowering();
12678bcb0991SDimitry Andric
12685f757f3fSDimitry Andric Addr = LdSt.getPointerReg();
12695f757f3fSDimitry Andric if (!mi_match(Addr, MRI, m_GPtrAdd(m_Reg(Base), m_Reg(Offset))) ||
12705f757f3fSDimitry Andric MRI.hasOneNonDBGUse(Addr))
12718bcb0991SDimitry Andric return false;
12728bcb0991SDimitry Andric
12738bcb0991SDimitry Andric if (!ForceLegalIndexing &&
12745f757f3fSDimitry Andric !TLI.isIndexingLegal(LdSt, Base, Offset, /*IsPre*/ true, MRI))
12758bcb0991SDimitry Andric return false;
12765f757f3fSDimitry Andric
12775f757f3fSDimitry Andric if (!isIndexedLoadStoreLegal(LdSt))
12785f757f3fSDimitry Andric return false;
12798bcb0991SDimitry Andric
12808bcb0991SDimitry Andric MachineInstr *BaseDef = getDefIgnoringCopies(Base, MRI);
12815f757f3fSDimitry Andric if (BaseDef->getOpcode() == TargetOpcode::G_FRAME_INDEX)
12828bcb0991SDimitry Andric return false;
12838bcb0991SDimitry Andric
12845f757f3fSDimitry Andric if (auto *St = dyn_cast<GStore>(&LdSt)) {
12858bcb0991SDimitry Andric // Would require a copy.
12865f757f3fSDimitry Andric if (Base == St->getValueReg())
12878bcb0991SDimitry Andric return false;
12888bcb0991SDimitry Andric
12898bcb0991SDimitry Andric // We're expecting one use of Addr in MI, but it could also be the
12908bcb0991SDimitry Andric // value stored, which isn't actually dominated by the instruction.
12915f757f3fSDimitry Andric if (St->getValueReg() == Addr)
12928bcb0991SDimitry Andric return false;
12938bcb0991SDimitry Andric }
12945f757f3fSDimitry Andric
12955f757f3fSDimitry Andric // Avoid increasing cross-block register pressure.
12965f757f3fSDimitry Andric for (auto &AddrUse : MRI.use_nodbg_instructions(Addr))
12975f757f3fSDimitry Andric if (AddrUse.getParent() != LdSt.getParent())
12985f757f3fSDimitry Andric return false;
12998bcb0991SDimitry Andric
1300480093f4SDimitry Andric // FIXME: check whether all uses of the base pointer are constant PtrAdds.
1301480093f4SDimitry Andric // That might allow us to end base's liveness here by adjusting the constant.
13025f757f3fSDimitry Andric bool RealUse = false;
13035f757f3fSDimitry Andric for (auto &AddrUse : MRI.use_nodbg_instructions(Addr)) {
13045f757f3fSDimitry Andric if (!dominates(LdSt, AddrUse))
13055f757f3fSDimitry Andric return false; // All use must be dominated by the load/store.
13068bcb0991SDimitry Andric
13075f757f3fSDimitry Andric // If Ptr may be folded in addressing mode of other use, then it's
13085f757f3fSDimitry Andric // not profitable to do this transformation.
13095f757f3fSDimitry Andric if (auto *UseLdSt = dyn_cast<GLoadStore>(&AddrUse)) {
13105f757f3fSDimitry Andric if (!canFoldInAddressingMode(UseLdSt, TLI, MRI))
13115f757f3fSDimitry Andric RealUse = true;
13125f757f3fSDimitry Andric } else {
13135f757f3fSDimitry Andric RealUse = true;
13145f757f3fSDimitry Andric }
13155f757f3fSDimitry Andric }
13165f757f3fSDimitry Andric return RealUse;
13175f757f3fSDimitry Andric }
13185f757f3fSDimitry Andric
matchCombineExtractedVectorLoad(MachineInstr & MI,BuildFnTy & MatchInfo)13195f757f3fSDimitry Andric bool CombinerHelper::matchCombineExtractedVectorLoad(MachineInstr &MI,
13205f757f3fSDimitry Andric BuildFnTy &MatchInfo) {
13215f757f3fSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_EXTRACT_VECTOR_ELT);
13225f757f3fSDimitry Andric
13235f757f3fSDimitry Andric // Check if there is a load that defines the vector being extracted from.
13245f757f3fSDimitry Andric auto *LoadMI = getOpcodeDef<GLoad>(MI.getOperand(1).getReg(), MRI);
13255f757f3fSDimitry Andric if (!LoadMI)
13268bcb0991SDimitry Andric return false;
13275f757f3fSDimitry Andric
13285f757f3fSDimitry Andric Register Vector = MI.getOperand(1).getReg();
13295f757f3fSDimitry Andric LLT VecEltTy = MRI.getType(Vector).getElementType();
13305f757f3fSDimitry Andric
13315f757f3fSDimitry Andric assert(MRI.getType(MI.getOperand(0).getReg()) == VecEltTy);
13325f757f3fSDimitry Andric
13335f757f3fSDimitry Andric // Checking whether we should reduce the load width.
13345f757f3fSDimitry Andric if (!MRI.hasOneNonDBGUse(Vector))
13355f757f3fSDimitry Andric return false;
13365f757f3fSDimitry Andric
13375f757f3fSDimitry Andric // Check if the defining load is simple.
13385f757f3fSDimitry Andric if (!LoadMI->isSimple())
13395f757f3fSDimitry Andric return false;
13405f757f3fSDimitry Andric
13415f757f3fSDimitry Andric // If the vector element type is not a multiple of a byte then we are unable
13425f757f3fSDimitry Andric // to correctly compute an address to load only the extracted element as a
13435f757f3fSDimitry Andric // scalar.
13445f757f3fSDimitry Andric if (!VecEltTy.isByteSized())
13455f757f3fSDimitry Andric return false;
13465f757f3fSDimitry Andric
1347*0fca6ea1SDimitry Andric // Check for load fold barriers between the extraction and the load.
1348*0fca6ea1SDimitry Andric if (MI.getParent() != LoadMI->getParent())
1349*0fca6ea1SDimitry Andric return false;
1350*0fca6ea1SDimitry Andric const unsigned MaxIter = 20;
1351*0fca6ea1SDimitry Andric unsigned Iter = 0;
1352*0fca6ea1SDimitry Andric for (auto II = LoadMI->getIterator(), IE = MI.getIterator(); II != IE; ++II) {
1353*0fca6ea1SDimitry Andric if (II->isLoadFoldBarrier())
1354*0fca6ea1SDimitry Andric return false;
1355*0fca6ea1SDimitry Andric if (Iter++ == MaxIter)
1356*0fca6ea1SDimitry Andric return false;
1357*0fca6ea1SDimitry Andric }
1358*0fca6ea1SDimitry Andric
13595f757f3fSDimitry Andric // Check if the new load that we are going to create is legal
13605f757f3fSDimitry Andric // if we are in the post-legalization phase.
13615f757f3fSDimitry Andric MachineMemOperand MMO = LoadMI->getMMO();
13625f757f3fSDimitry Andric Align Alignment = MMO.getAlign();
13635f757f3fSDimitry Andric MachinePointerInfo PtrInfo;
13645f757f3fSDimitry Andric uint64_t Offset;
13655f757f3fSDimitry Andric
13665f757f3fSDimitry Andric // Finding the appropriate PtrInfo if offset is a known constant.
13675f757f3fSDimitry Andric // This is required to create the memory operand for the narrowed load.
13685f757f3fSDimitry Andric // This machine memory operand object helps us infer about legality
13695f757f3fSDimitry Andric // before we proceed to combine the instruction.
13705f757f3fSDimitry Andric if (auto CVal = getIConstantVRegVal(Vector, MRI)) {
13715f757f3fSDimitry Andric int Elt = CVal->getZExtValue();
13725f757f3fSDimitry Andric // FIXME: should be (ABI size)*Elt.
13735f757f3fSDimitry Andric Offset = VecEltTy.getSizeInBits() * Elt / 8;
13745f757f3fSDimitry Andric PtrInfo = MMO.getPointerInfo().getWithOffset(Offset);
13755f757f3fSDimitry Andric } else {
13765f757f3fSDimitry Andric // Discard the pointer info except the address space because the memory
13775f757f3fSDimitry Andric // operand can't represent this new access since the offset is variable.
13785f757f3fSDimitry Andric Offset = VecEltTy.getSizeInBits() / 8;
13795f757f3fSDimitry Andric PtrInfo = MachinePointerInfo(MMO.getPointerInfo().getAddrSpace());
13808bcb0991SDimitry Andric }
13815f757f3fSDimitry Andric
13825f757f3fSDimitry Andric Alignment = commonAlignment(Alignment, Offset);
13835f757f3fSDimitry Andric
13845f757f3fSDimitry Andric Register VecPtr = LoadMI->getPointerReg();
13855f757f3fSDimitry Andric LLT PtrTy = MRI.getType(VecPtr);
13865f757f3fSDimitry Andric
13875f757f3fSDimitry Andric MachineFunction &MF = *MI.getMF();
13885f757f3fSDimitry Andric auto *NewMMO = MF.getMachineMemOperand(&MMO, PtrInfo, VecEltTy);
13895f757f3fSDimitry Andric
13905f757f3fSDimitry Andric LegalityQuery::MemDesc MMDesc(*NewMMO);
13915f757f3fSDimitry Andric
13925f757f3fSDimitry Andric LegalityQuery Q = {TargetOpcode::G_LOAD, {VecEltTy, PtrTy}, {MMDesc}};
13935f757f3fSDimitry Andric
13945f757f3fSDimitry Andric if (!isLegalOrBeforeLegalizer(Q))
13955f757f3fSDimitry Andric return false;
13965f757f3fSDimitry Andric
13975f757f3fSDimitry Andric // Load must be allowed and fast on the target.
13985f757f3fSDimitry Andric LLVMContext &C = MF.getFunction().getContext();
13995f757f3fSDimitry Andric auto &DL = MF.getDataLayout();
14005f757f3fSDimitry Andric unsigned Fast = 0;
14015f757f3fSDimitry Andric if (!getTargetLowering().allowsMemoryAccess(C, DL, VecEltTy, *NewMMO,
14025f757f3fSDimitry Andric &Fast) ||
14035f757f3fSDimitry Andric !Fast)
14045f757f3fSDimitry Andric return false;
14055f757f3fSDimitry Andric
14065f757f3fSDimitry Andric Register Result = MI.getOperand(0).getReg();
14075f757f3fSDimitry Andric Register Index = MI.getOperand(2).getReg();
14085f757f3fSDimitry Andric
14095f757f3fSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
14105f757f3fSDimitry Andric GISelObserverWrapper DummyObserver;
14115f757f3fSDimitry Andric LegalizerHelper Helper(B.getMF(), DummyObserver, B);
14125f757f3fSDimitry Andric //// Get pointer to the vector element.
14135f757f3fSDimitry Andric Register finalPtr = Helper.getVectorElementPointer(
14145f757f3fSDimitry Andric LoadMI->getPointerReg(), MRI.getType(LoadMI->getOperand(0).getReg()),
14155f757f3fSDimitry Andric Index);
14165f757f3fSDimitry Andric // New G_LOAD instruction.
14175f757f3fSDimitry Andric B.buildLoad(Result, finalPtr, PtrInfo, Alignment);
14185f757f3fSDimitry Andric // Remove original GLOAD instruction.
14195f757f3fSDimitry Andric LoadMI->eraseFromParent();
14205f757f3fSDimitry Andric };
14218bcb0991SDimitry Andric
14228bcb0991SDimitry Andric return true;
14238bcb0991SDimitry Andric }
14248bcb0991SDimitry Andric
matchCombineIndexedLoadStore(MachineInstr & MI,IndexedLoadStoreMatchInfo & MatchInfo)14255f757f3fSDimitry Andric bool CombinerHelper::matchCombineIndexedLoadStore(
14265f757f3fSDimitry Andric MachineInstr &MI, IndexedLoadStoreMatchInfo &MatchInfo) {
14275f757f3fSDimitry Andric auto &LdSt = cast<GLoadStore>(MI);
1428480093f4SDimitry Andric
14295f757f3fSDimitry Andric if (LdSt.isAtomic())
14308bcb0991SDimitry Andric return false;
14318bcb0991SDimitry Andric
14325f757f3fSDimitry Andric MatchInfo.IsPre = findPreIndexCandidate(LdSt, MatchInfo.Addr, MatchInfo.Base,
1433480093f4SDimitry Andric MatchInfo.Offset);
1434480093f4SDimitry Andric if (!MatchInfo.IsPre &&
14355f757f3fSDimitry Andric !findPostIndexCandidate(LdSt, MatchInfo.Addr, MatchInfo.Base,
14365f757f3fSDimitry Andric MatchInfo.Offset, MatchInfo.RematOffset))
14378bcb0991SDimitry Andric return false;
14388bcb0991SDimitry Andric
1439480093f4SDimitry Andric return true;
1440480093f4SDimitry Andric }
14418bcb0991SDimitry Andric
applyCombineIndexedLoadStore(MachineInstr & MI,IndexedLoadStoreMatchInfo & MatchInfo)1442480093f4SDimitry Andric void CombinerHelper::applyCombineIndexedLoadStore(
1443480093f4SDimitry Andric MachineInstr &MI, IndexedLoadStoreMatchInfo &MatchInfo) {
1444480093f4SDimitry Andric MachineInstr &AddrDef = *MRI.getUniqueVRegDef(MatchInfo.Addr);
1445480093f4SDimitry Andric unsigned Opcode = MI.getOpcode();
1446480093f4SDimitry Andric bool IsStore = Opcode == TargetOpcode::G_STORE;
14475f757f3fSDimitry Andric unsigned NewOpcode = getIndexedOpc(Opcode);
14485f757f3fSDimitry Andric
14495f757f3fSDimitry Andric // If the offset constant didn't happen to dominate the load/store, we can
14505f757f3fSDimitry Andric // just clone it as needed.
14515f757f3fSDimitry Andric if (MatchInfo.RematOffset) {
14525f757f3fSDimitry Andric auto *OldCst = MRI.getVRegDef(MatchInfo.Offset);
14535f757f3fSDimitry Andric auto NewCst = Builder.buildConstant(MRI.getType(MatchInfo.Offset),
14545f757f3fSDimitry Andric *OldCst->getOperand(1).getCImm());
14555f757f3fSDimitry Andric MatchInfo.Offset = NewCst.getReg(0);
14568bcb0991SDimitry Andric }
14578bcb0991SDimitry Andric
14585f757f3fSDimitry Andric auto MIB = Builder.buildInstr(NewOpcode);
14598bcb0991SDimitry Andric if (IsStore) {
1460480093f4SDimitry Andric MIB.addDef(MatchInfo.Addr);
14618bcb0991SDimitry Andric MIB.addUse(MI.getOperand(0).getReg());
14628bcb0991SDimitry Andric } else {
14638bcb0991SDimitry Andric MIB.addDef(MI.getOperand(0).getReg());
1464480093f4SDimitry Andric MIB.addDef(MatchInfo.Addr);
14658bcb0991SDimitry Andric }
14668bcb0991SDimitry Andric
1467480093f4SDimitry Andric MIB.addUse(MatchInfo.Base);
1468480093f4SDimitry Andric MIB.addUse(MatchInfo.Offset);
1469480093f4SDimitry Andric MIB.addImm(MatchInfo.IsPre);
14705f757f3fSDimitry Andric MIB->cloneMemRefs(*MI.getMF(), MI);
14718bcb0991SDimitry Andric MI.eraseFromParent();
14728bcb0991SDimitry Andric AddrDef.eraseFromParent();
14738bcb0991SDimitry Andric
14748bcb0991SDimitry Andric LLVM_DEBUG(dbgs() << " Combinined to indexed operation");
14758bcb0991SDimitry Andric }
14768bcb0991SDimitry Andric
matchCombineDivRem(MachineInstr & MI,MachineInstr * & OtherMI)1477fe6060f1SDimitry Andric bool CombinerHelper::matchCombineDivRem(MachineInstr &MI,
1478fe6060f1SDimitry Andric MachineInstr *&OtherMI) {
1479fe6060f1SDimitry Andric unsigned Opcode = MI.getOpcode();
1480fe6060f1SDimitry Andric bool IsDiv, IsSigned;
1481fe6060f1SDimitry Andric
1482fe6060f1SDimitry Andric switch (Opcode) {
1483fe6060f1SDimitry Andric default:
1484fe6060f1SDimitry Andric llvm_unreachable("Unexpected opcode!");
1485fe6060f1SDimitry Andric case TargetOpcode::G_SDIV:
1486fe6060f1SDimitry Andric case TargetOpcode::G_UDIV: {
1487fe6060f1SDimitry Andric IsDiv = true;
1488fe6060f1SDimitry Andric IsSigned = Opcode == TargetOpcode::G_SDIV;
1489fe6060f1SDimitry Andric break;
1490fe6060f1SDimitry Andric }
1491fe6060f1SDimitry Andric case TargetOpcode::G_SREM:
1492fe6060f1SDimitry Andric case TargetOpcode::G_UREM: {
1493fe6060f1SDimitry Andric IsDiv = false;
1494fe6060f1SDimitry Andric IsSigned = Opcode == TargetOpcode::G_SREM;
1495fe6060f1SDimitry Andric break;
1496fe6060f1SDimitry Andric }
1497fe6060f1SDimitry Andric }
1498fe6060f1SDimitry Andric
1499fe6060f1SDimitry Andric Register Src1 = MI.getOperand(1).getReg();
1500fe6060f1SDimitry Andric unsigned DivOpcode, RemOpcode, DivremOpcode;
1501fe6060f1SDimitry Andric if (IsSigned) {
1502fe6060f1SDimitry Andric DivOpcode = TargetOpcode::G_SDIV;
1503fe6060f1SDimitry Andric RemOpcode = TargetOpcode::G_SREM;
1504fe6060f1SDimitry Andric DivremOpcode = TargetOpcode::G_SDIVREM;
1505fe6060f1SDimitry Andric } else {
1506fe6060f1SDimitry Andric DivOpcode = TargetOpcode::G_UDIV;
1507fe6060f1SDimitry Andric RemOpcode = TargetOpcode::G_UREM;
1508fe6060f1SDimitry Andric DivremOpcode = TargetOpcode::G_UDIVREM;
1509fe6060f1SDimitry Andric }
1510fe6060f1SDimitry Andric
1511fe6060f1SDimitry Andric if (!isLegalOrBeforeLegalizer({DivremOpcode, {MRI.getType(Src1)}}))
15128bcb0991SDimitry Andric return false;
15138bcb0991SDimitry Andric
1514fe6060f1SDimitry Andric // Combine:
1515fe6060f1SDimitry Andric // %div:_ = G_[SU]DIV %src1:_, %src2:_
1516fe6060f1SDimitry Andric // %rem:_ = G_[SU]REM %src1:_, %src2:_
1517fe6060f1SDimitry Andric // into:
1518fe6060f1SDimitry Andric // %div:_, %rem:_ = G_[SU]DIVREM %src1:_, %src2:_
1519fe6060f1SDimitry Andric
1520fe6060f1SDimitry Andric // Combine:
1521fe6060f1SDimitry Andric // %rem:_ = G_[SU]REM %src1:_, %src2:_
1522fe6060f1SDimitry Andric // %div:_ = G_[SU]DIV %src1:_, %src2:_
1523fe6060f1SDimitry Andric // into:
1524fe6060f1SDimitry Andric // %div:_, %rem:_ = G_[SU]DIVREM %src1:_, %src2:_
1525fe6060f1SDimitry Andric
1526fe6060f1SDimitry Andric for (auto &UseMI : MRI.use_nodbg_instructions(Src1)) {
1527fe6060f1SDimitry Andric if (MI.getParent() == UseMI.getParent() &&
1528fe6060f1SDimitry Andric ((IsDiv && UseMI.getOpcode() == RemOpcode) ||
1529fe6060f1SDimitry Andric (!IsDiv && UseMI.getOpcode() == DivOpcode)) &&
1530972a253aSDimitry Andric matchEqualDefs(MI.getOperand(2), UseMI.getOperand(2)) &&
1531972a253aSDimitry Andric matchEqualDefs(MI.getOperand(1), UseMI.getOperand(1))) {
1532fe6060f1SDimitry Andric OtherMI = &UseMI;
1533fe6060f1SDimitry Andric return true;
1534fe6060f1SDimitry Andric }
1535fe6060f1SDimitry Andric }
1536fe6060f1SDimitry Andric
1537fe6060f1SDimitry Andric return false;
1538fe6060f1SDimitry Andric }
1539fe6060f1SDimitry Andric
applyCombineDivRem(MachineInstr & MI,MachineInstr * & OtherMI)1540fe6060f1SDimitry Andric void CombinerHelper::applyCombineDivRem(MachineInstr &MI,
1541fe6060f1SDimitry Andric MachineInstr *&OtherMI) {
1542fe6060f1SDimitry Andric unsigned Opcode = MI.getOpcode();
1543fe6060f1SDimitry Andric assert(OtherMI && "OtherMI shouldn't be empty.");
1544fe6060f1SDimitry Andric
1545fe6060f1SDimitry Andric Register DestDivReg, DestRemReg;
1546fe6060f1SDimitry Andric if (Opcode == TargetOpcode::G_SDIV || Opcode == TargetOpcode::G_UDIV) {
1547fe6060f1SDimitry Andric DestDivReg = MI.getOperand(0).getReg();
1548fe6060f1SDimitry Andric DestRemReg = OtherMI->getOperand(0).getReg();
1549fe6060f1SDimitry Andric } else {
1550fe6060f1SDimitry Andric DestDivReg = OtherMI->getOperand(0).getReg();
1551fe6060f1SDimitry Andric DestRemReg = MI.getOperand(0).getReg();
1552fe6060f1SDimitry Andric }
1553fe6060f1SDimitry Andric
1554fe6060f1SDimitry Andric bool IsSigned =
1555fe6060f1SDimitry Andric Opcode == TargetOpcode::G_SDIV || Opcode == TargetOpcode::G_SREM;
1556fe6060f1SDimitry Andric
1557fe6060f1SDimitry Andric // Check which instruction is first in the block so we don't break def-use
155806c3fb27SDimitry Andric // deps by "moving" the instruction incorrectly. Also keep track of which
155906c3fb27SDimitry Andric // instruction is first so we pick it's operands, avoiding use-before-def
156006c3fb27SDimitry Andric // bugs.
1561*0fca6ea1SDimitry Andric MachineInstr *FirstInst = dominates(MI, *OtherMI) ? &MI : OtherMI;
1562*0fca6ea1SDimitry Andric Builder.setInstrAndDebugLoc(*FirstInst);
1563fe6060f1SDimitry Andric
1564fe6060f1SDimitry Andric Builder.buildInstr(IsSigned ? TargetOpcode::G_SDIVREM
1565fe6060f1SDimitry Andric : TargetOpcode::G_UDIVREM,
1566fe6060f1SDimitry Andric {DestDivReg, DestRemReg},
156706c3fb27SDimitry Andric { FirstInst->getOperand(1), FirstInst->getOperand(2) });
1568fe6060f1SDimitry Andric MI.eraseFromParent();
1569fe6060f1SDimitry Andric OtherMI->eraseFromParent();
1570fe6060f1SDimitry Andric }
1571fe6060f1SDimitry Andric
matchOptBrCondByInvertingCond(MachineInstr & MI,MachineInstr * & BrCond)1572fe6060f1SDimitry Andric bool CombinerHelper::matchOptBrCondByInvertingCond(MachineInstr &MI,
1573fe6060f1SDimitry Andric MachineInstr *&BrCond) {
1574fe6060f1SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_BR);
1575fe6060f1SDimitry Andric
15760b57cec5SDimitry Andric // Try to match the following:
15770b57cec5SDimitry Andric // bb1:
15780b57cec5SDimitry Andric // G_BRCOND %c1, %bb2
15790b57cec5SDimitry Andric // G_BR %bb3
15800b57cec5SDimitry Andric // bb2:
15810b57cec5SDimitry Andric // ...
15820b57cec5SDimitry Andric // bb3:
15830b57cec5SDimitry Andric
15840b57cec5SDimitry Andric // The above pattern does not have a fall through to the successor bb2, always
15850b57cec5SDimitry Andric // resulting in a branch no matter which path is taken. Here we try to find
15860b57cec5SDimitry Andric // and replace that pattern with conditional branch to bb3 and otherwise
1587e8d8bef9SDimitry Andric // fallthrough to bb2. This is generally better for branch predictors.
15880b57cec5SDimitry Andric
15890b57cec5SDimitry Andric MachineBasicBlock *MBB = MI.getParent();
15900b57cec5SDimitry Andric MachineBasicBlock::iterator BrIt(MI);
15910b57cec5SDimitry Andric if (BrIt == MBB->begin())
15920b57cec5SDimitry Andric return false;
15930b57cec5SDimitry Andric assert(std::next(BrIt) == MBB->end() && "expected G_BR to be a terminator");
15940b57cec5SDimitry Andric
1595fe6060f1SDimitry Andric BrCond = &*std::prev(BrIt);
15960b57cec5SDimitry Andric if (BrCond->getOpcode() != TargetOpcode::G_BRCOND)
15970b57cec5SDimitry Andric return false;
15980b57cec5SDimitry Andric
1599d409305fSDimitry Andric // Check that the next block is the conditional branch target. Also make sure
1600d409305fSDimitry Andric // that it isn't the same as the G_BR's target (otherwise, this will loop.)
1601d409305fSDimitry Andric MachineBasicBlock *BrCondTarget = BrCond->getOperand(1).getMBB();
1602d409305fSDimitry Andric return BrCondTarget != MI.getOperand(0).getMBB() &&
1603d409305fSDimitry Andric MBB->isLayoutSuccessor(BrCondTarget);
16040b57cec5SDimitry Andric }
16050b57cec5SDimitry Andric
applyOptBrCondByInvertingCond(MachineInstr & MI,MachineInstr * & BrCond)1606fe6060f1SDimitry Andric void CombinerHelper::applyOptBrCondByInvertingCond(MachineInstr &MI,
1607fe6060f1SDimitry Andric MachineInstr *&BrCond) {
16080b57cec5SDimitry Andric MachineBasicBlock *BrTarget = MI.getOperand(0).getMBB();
1609e8d8bef9SDimitry Andric Builder.setInstrAndDebugLoc(*BrCond);
1610e8d8bef9SDimitry Andric LLT Ty = MRI.getType(BrCond->getOperand(0).getReg());
1611e8d8bef9SDimitry Andric // FIXME: Does int/fp matter for this? If so, we might need to restrict
1612e8d8bef9SDimitry Andric // this to i1 only since we might not know for sure what kind of
1613e8d8bef9SDimitry Andric // compare generated the condition value.
1614e8d8bef9SDimitry Andric auto True = Builder.buildConstant(
1615e8d8bef9SDimitry Andric Ty, getICmpTrueVal(getTargetLowering(), false, false));
1616e8d8bef9SDimitry Andric auto Xor = Builder.buildXor(Ty, BrCond->getOperand(0), True);
16170b57cec5SDimitry Andric
1618e8d8bef9SDimitry Andric auto *FallthroughBB = BrCond->getOperand(1).getMBB();
1619e8d8bef9SDimitry Andric Observer.changingInstr(MI);
1620e8d8bef9SDimitry Andric MI.getOperand(0).setMBB(FallthroughBB);
1621e8d8bef9SDimitry Andric Observer.changedInstr(MI);
16220b57cec5SDimitry Andric
1623e8d8bef9SDimitry Andric // Change the conditional branch to use the inverted condition and
1624e8d8bef9SDimitry Andric // new target block.
16250b57cec5SDimitry Andric Observer.changingInstr(*BrCond);
1626e8d8bef9SDimitry Andric BrCond->getOperand(0).setReg(Xor.getReg(0));
16270b57cec5SDimitry Andric BrCond->getOperand(1).setMBB(BrTarget);
16280b57cec5SDimitry Andric Observer.changedInstr(*BrCond);
16298bcb0991SDimitry Andric }
16308bcb0991SDimitry Andric
16318bcb0991SDimitry Andric
tryEmitMemcpyInline(MachineInstr & MI)1632fe6060f1SDimitry Andric bool CombinerHelper::tryEmitMemcpyInline(MachineInstr &MI) {
1633349cc55cSDimitry Andric MachineIRBuilder HelperBuilder(MI);
1634349cc55cSDimitry Andric GISelObserverWrapper DummyObserver;
1635349cc55cSDimitry Andric LegalizerHelper Helper(HelperBuilder.getMF(), DummyObserver, HelperBuilder);
1636349cc55cSDimitry Andric return Helper.lowerMemcpyInline(MI) ==
1637349cc55cSDimitry Andric LegalizerHelper::LegalizeResult::Legalized;
16388bcb0991SDimitry Andric }
16398bcb0991SDimitry Andric
tryCombineMemCpyFamily(MachineInstr & MI,unsigned MaxLen)16408bcb0991SDimitry Andric bool CombinerHelper::tryCombineMemCpyFamily(MachineInstr &MI, unsigned MaxLen) {
1641349cc55cSDimitry Andric MachineIRBuilder HelperBuilder(MI);
1642349cc55cSDimitry Andric GISelObserverWrapper DummyObserver;
1643349cc55cSDimitry Andric LegalizerHelper Helper(HelperBuilder.getMF(), DummyObserver, HelperBuilder);
1644349cc55cSDimitry Andric return Helper.lowerMemCpyFamily(MI, MaxLen) ==
1645349cc55cSDimitry Andric LegalizerHelper::LegalizeResult::Legalized;
16468bcb0991SDimitry Andric }
16478bcb0991SDimitry Andric
constantFoldFpUnary(const MachineInstr & MI,const MachineRegisterInfo & MRI,const APFloat & Val)164806c3fb27SDimitry Andric static APFloat constantFoldFpUnary(const MachineInstr &MI,
164906c3fb27SDimitry Andric const MachineRegisterInfo &MRI,
165006c3fb27SDimitry Andric const APFloat &Val) {
165106c3fb27SDimitry Andric APFloat Result(Val);
165206c3fb27SDimitry Andric switch (MI.getOpcode()) {
1653e8d8bef9SDimitry Andric default:
1654e8d8bef9SDimitry Andric llvm_unreachable("Unexpected opcode!");
1655e8d8bef9SDimitry Andric case TargetOpcode::G_FNEG: {
165606c3fb27SDimitry Andric Result.changeSign();
165706c3fb27SDimitry Andric return Result;
1658e8d8bef9SDimitry Andric }
1659e8d8bef9SDimitry Andric case TargetOpcode::G_FABS: {
166006c3fb27SDimitry Andric Result.clearSign();
166106c3fb27SDimitry Andric return Result;
1662e8d8bef9SDimitry Andric }
166306c3fb27SDimitry Andric case TargetOpcode::G_FPTRUNC: {
166406c3fb27SDimitry Andric bool Unused;
166506c3fb27SDimitry Andric LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
166606c3fb27SDimitry Andric Result.convert(getFltSemanticForLLT(DstTy), APFloat::rmNearestTiesToEven,
166706c3fb27SDimitry Andric &Unused);
166806c3fb27SDimitry Andric return Result;
166906c3fb27SDimitry Andric }
1670e8d8bef9SDimitry Andric case TargetOpcode::G_FSQRT: {
1671e8d8bef9SDimitry Andric bool Unused;
167206c3fb27SDimitry Andric Result.convert(APFloat::IEEEdouble(), APFloat::rmNearestTiesToEven,
167306c3fb27SDimitry Andric &Unused);
167406c3fb27SDimitry Andric Result = APFloat(sqrt(Result.convertToDouble()));
1675e8d8bef9SDimitry Andric break;
1676e8d8bef9SDimitry Andric }
1677e8d8bef9SDimitry Andric case TargetOpcode::G_FLOG2: {
1678e8d8bef9SDimitry Andric bool Unused;
167906c3fb27SDimitry Andric Result.convert(APFloat::IEEEdouble(), APFloat::rmNearestTiesToEven,
168006c3fb27SDimitry Andric &Unused);
168106c3fb27SDimitry Andric Result = APFloat(log2(Result.convertToDouble()));
1682e8d8bef9SDimitry Andric break;
1683e8d8bef9SDimitry Andric }
1684e8d8bef9SDimitry Andric }
1685e8d8bef9SDimitry Andric // Convert `APFloat` to appropriate IEEE type depending on `DstTy`. Otherwise,
168606c3fb27SDimitry Andric // `buildFConstant` will assert on size mismatch. Only `G_FSQRT`, and
168706c3fb27SDimitry Andric // `G_FLOG2` reach here.
1688e8d8bef9SDimitry Andric bool Unused;
168906c3fb27SDimitry Andric Result.convert(Val.getSemantics(), APFloat::rmNearestTiesToEven, &Unused);
169006c3fb27SDimitry Andric return Result;
1691e8d8bef9SDimitry Andric }
1692e8d8bef9SDimitry Andric
applyCombineConstantFoldFpUnary(MachineInstr & MI,const ConstantFP * Cst)169306c3fb27SDimitry Andric void CombinerHelper::applyCombineConstantFoldFpUnary(MachineInstr &MI,
169406c3fb27SDimitry Andric const ConstantFP *Cst) {
169506c3fb27SDimitry Andric APFloat Folded = constantFoldFpUnary(MI, MRI, Cst->getValue());
169606c3fb27SDimitry Andric const ConstantFP *NewCst = ConstantFP::get(Builder.getContext(), Folded);
169706c3fb27SDimitry Andric Builder.buildFConstant(MI.getOperand(0), *NewCst);
1698e8d8bef9SDimitry Andric MI.eraseFromParent();
1699e8d8bef9SDimitry Andric }
1700e8d8bef9SDimitry Andric
matchPtrAddImmedChain(MachineInstr & MI,PtrAddChain & MatchInfo)1701480093f4SDimitry Andric bool CombinerHelper::matchPtrAddImmedChain(MachineInstr &MI,
1702480093f4SDimitry Andric PtrAddChain &MatchInfo) {
1703480093f4SDimitry Andric // We're trying to match the following pattern:
1704480093f4SDimitry Andric // %t1 = G_PTR_ADD %base, G_CONSTANT imm1
1705480093f4SDimitry Andric // %root = G_PTR_ADD %t1, G_CONSTANT imm2
1706480093f4SDimitry Andric // -->
1707480093f4SDimitry Andric // %root = G_PTR_ADD %base, G_CONSTANT (imm1 + imm2)
1708480093f4SDimitry Andric
1709480093f4SDimitry Andric if (MI.getOpcode() != TargetOpcode::G_PTR_ADD)
1710480093f4SDimitry Andric return false;
1711480093f4SDimitry Andric
1712480093f4SDimitry Andric Register Add2 = MI.getOperand(1).getReg();
1713480093f4SDimitry Andric Register Imm1 = MI.getOperand(2).getReg();
1714349cc55cSDimitry Andric auto MaybeImmVal = getIConstantVRegValWithLookThrough(Imm1, MRI);
1715480093f4SDimitry Andric if (!MaybeImmVal)
1716480093f4SDimitry Andric return false;
1717480093f4SDimitry Andric
1718349cc55cSDimitry Andric MachineInstr *Add2Def = MRI.getVRegDef(Add2);
1719480093f4SDimitry Andric if (!Add2Def || Add2Def->getOpcode() != TargetOpcode::G_PTR_ADD)
1720480093f4SDimitry Andric return false;
1721480093f4SDimitry Andric
1722480093f4SDimitry Andric Register Base = Add2Def->getOperand(1).getReg();
1723480093f4SDimitry Andric Register Imm2 = Add2Def->getOperand(2).getReg();
1724349cc55cSDimitry Andric auto MaybeImm2Val = getIConstantVRegValWithLookThrough(Imm2, MRI);
1725480093f4SDimitry Andric if (!MaybeImm2Val)
1726480093f4SDimitry Andric return false;
1727480093f4SDimitry Andric
1728349cc55cSDimitry Andric // Check if the new combined immediate forms an illegal addressing mode.
1729349cc55cSDimitry Andric // Do not combine if it was legal before but would get illegal.
1730349cc55cSDimitry Andric // To do so, we need to find a load/store user of the pointer to get
1731349cc55cSDimitry Andric // the access type.
1732349cc55cSDimitry Andric Type *AccessTy = nullptr;
1733349cc55cSDimitry Andric auto &MF = *MI.getMF();
1734349cc55cSDimitry Andric for (auto &UseMI : MRI.use_nodbg_instructions(MI.getOperand(0).getReg())) {
1735349cc55cSDimitry Andric if (auto *LdSt = dyn_cast<GLoadStore>(&UseMI)) {
1736349cc55cSDimitry Andric AccessTy = getTypeForLLT(MRI.getType(LdSt->getReg(0)),
1737349cc55cSDimitry Andric MF.getFunction().getContext());
1738349cc55cSDimitry Andric break;
1739349cc55cSDimitry Andric }
1740349cc55cSDimitry Andric }
1741349cc55cSDimitry Andric TargetLoweringBase::AddrMode AMNew;
1742349cc55cSDimitry Andric APInt CombinedImm = MaybeImmVal->Value + MaybeImm2Val->Value;
1743349cc55cSDimitry Andric AMNew.BaseOffs = CombinedImm.getSExtValue();
1744349cc55cSDimitry Andric if (AccessTy) {
1745349cc55cSDimitry Andric AMNew.HasBaseReg = true;
1746349cc55cSDimitry Andric TargetLoweringBase::AddrMode AMOld;
17475f757f3fSDimitry Andric AMOld.BaseOffs = MaybeImmVal->Value.getSExtValue();
1748349cc55cSDimitry Andric AMOld.HasBaseReg = true;
1749349cc55cSDimitry Andric unsigned AS = MRI.getType(Add2).getAddressSpace();
1750349cc55cSDimitry Andric const auto &TLI = *MF.getSubtarget().getTargetLowering();
1751349cc55cSDimitry Andric if (TLI.isLegalAddressingMode(MF.getDataLayout(), AMOld, AccessTy, AS) &&
1752349cc55cSDimitry Andric !TLI.isLegalAddressingMode(MF.getDataLayout(), AMNew, AccessTy, AS))
1753349cc55cSDimitry Andric return false;
1754349cc55cSDimitry Andric }
1755349cc55cSDimitry Andric
1756480093f4SDimitry Andric // Pass the combined immediate to the apply function.
1757349cc55cSDimitry Andric MatchInfo.Imm = AMNew.BaseOffs;
1758480093f4SDimitry Andric MatchInfo.Base = Base;
1759349cc55cSDimitry Andric MatchInfo.Bank = getRegBank(Imm2);
1760480093f4SDimitry Andric return true;
1761480093f4SDimitry Andric }
1762480093f4SDimitry Andric
applyPtrAddImmedChain(MachineInstr & MI,PtrAddChain & MatchInfo)1763fe6060f1SDimitry Andric void CombinerHelper::applyPtrAddImmedChain(MachineInstr &MI,
1764480093f4SDimitry Andric PtrAddChain &MatchInfo) {
1765480093f4SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_PTR_ADD && "Expected G_PTR_ADD");
1766480093f4SDimitry Andric MachineIRBuilder MIB(MI);
1767480093f4SDimitry Andric LLT OffsetTy = MRI.getType(MI.getOperand(2).getReg());
1768480093f4SDimitry Andric auto NewOffset = MIB.buildConstant(OffsetTy, MatchInfo.Imm);
1769349cc55cSDimitry Andric setRegBank(NewOffset.getReg(0), MatchInfo.Bank);
1770480093f4SDimitry Andric Observer.changingInstr(MI);
1771480093f4SDimitry Andric MI.getOperand(1).setReg(MatchInfo.Base);
1772480093f4SDimitry Andric MI.getOperand(2).setReg(NewOffset.getReg(0));
1773480093f4SDimitry Andric Observer.changedInstr(MI);
1774480093f4SDimitry Andric }
1775480093f4SDimitry Andric
matchShiftImmedChain(MachineInstr & MI,RegisterImmPair & MatchInfo)1776e8d8bef9SDimitry Andric bool CombinerHelper::matchShiftImmedChain(MachineInstr &MI,
1777e8d8bef9SDimitry Andric RegisterImmPair &MatchInfo) {
1778e8d8bef9SDimitry Andric // We're trying to match the following pattern with any of
1779e8d8bef9SDimitry Andric // G_SHL/G_ASHR/G_LSHR/G_SSHLSAT/G_USHLSAT shift instructions:
1780e8d8bef9SDimitry Andric // %t1 = SHIFT %base, G_CONSTANT imm1
1781e8d8bef9SDimitry Andric // %root = SHIFT %t1, G_CONSTANT imm2
1782e8d8bef9SDimitry Andric // -->
1783e8d8bef9SDimitry Andric // %root = SHIFT %base, G_CONSTANT (imm1 + imm2)
1784e8d8bef9SDimitry Andric
1785e8d8bef9SDimitry Andric unsigned Opcode = MI.getOpcode();
1786e8d8bef9SDimitry Andric assert((Opcode == TargetOpcode::G_SHL || Opcode == TargetOpcode::G_ASHR ||
1787e8d8bef9SDimitry Andric Opcode == TargetOpcode::G_LSHR || Opcode == TargetOpcode::G_SSHLSAT ||
1788e8d8bef9SDimitry Andric Opcode == TargetOpcode::G_USHLSAT) &&
1789e8d8bef9SDimitry Andric "Expected G_SHL, G_ASHR, G_LSHR, G_SSHLSAT or G_USHLSAT");
1790e8d8bef9SDimitry Andric
1791e8d8bef9SDimitry Andric Register Shl2 = MI.getOperand(1).getReg();
1792e8d8bef9SDimitry Andric Register Imm1 = MI.getOperand(2).getReg();
1793349cc55cSDimitry Andric auto MaybeImmVal = getIConstantVRegValWithLookThrough(Imm1, MRI);
1794e8d8bef9SDimitry Andric if (!MaybeImmVal)
1795e8d8bef9SDimitry Andric return false;
1796e8d8bef9SDimitry Andric
1797e8d8bef9SDimitry Andric MachineInstr *Shl2Def = MRI.getUniqueVRegDef(Shl2);
1798e8d8bef9SDimitry Andric if (Shl2Def->getOpcode() != Opcode)
1799e8d8bef9SDimitry Andric return false;
1800e8d8bef9SDimitry Andric
1801e8d8bef9SDimitry Andric Register Base = Shl2Def->getOperand(1).getReg();
1802e8d8bef9SDimitry Andric Register Imm2 = Shl2Def->getOperand(2).getReg();
1803349cc55cSDimitry Andric auto MaybeImm2Val = getIConstantVRegValWithLookThrough(Imm2, MRI);
1804e8d8bef9SDimitry Andric if (!MaybeImm2Val)
1805e8d8bef9SDimitry Andric return false;
1806e8d8bef9SDimitry Andric
1807e8d8bef9SDimitry Andric // Pass the combined immediate to the apply function.
1808e8d8bef9SDimitry Andric MatchInfo.Imm =
18095f757f3fSDimitry Andric (MaybeImmVal->Value.getZExtValue() + MaybeImm2Val->Value).getZExtValue();
1810e8d8bef9SDimitry Andric MatchInfo.Reg = Base;
1811e8d8bef9SDimitry Andric
1812e8d8bef9SDimitry Andric // There is no simple replacement for a saturating unsigned left shift that
1813e8d8bef9SDimitry Andric // exceeds the scalar size.
1814e8d8bef9SDimitry Andric if (Opcode == TargetOpcode::G_USHLSAT &&
1815e8d8bef9SDimitry Andric MatchInfo.Imm >= MRI.getType(Shl2).getScalarSizeInBits())
1816e8d8bef9SDimitry Andric return false;
1817e8d8bef9SDimitry Andric
1818e8d8bef9SDimitry Andric return true;
1819e8d8bef9SDimitry Andric }
1820e8d8bef9SDimitry Andric
applyShiftImmedChain(MachineInstr & MI,RegisterImmPair & MatchInfo)1821fe6060f1SDimitry Andric void CombinerHelper::applyShiftImmedChain(MachineInstr &MI,
1822e8d8bef9SDimitry Andric RegisterImmPair &MatchInfo) {
1823e8d8bef9SDimitry Andric unsigned Opcode = MI.getOpcode();
1824e8d8bef9SDimitry Andric assert((Opcode == TargetOpcode::G_SHL || Opcode == TargetOpcode::G_ASHR ||
1825e8d8bef9SDimitry Andric Opcode == TargetOpcode::G_LSHR || Opcode == TargetOpcode::G_SSHLSAT ||
1826e8d8bef9SDimitry Andric Opcode == TargetOpcode::G_USHLSAT) &&
1827e8d8bef9SDimitry Andric "Expected G_SHL, G_ASHR, G_LSHR, G_SSHLSAT or G_USHLSAT");
1828e8d8bef9SDimitry Andric
1829e8d8bef9SDimitry Andric LLT Ty = MRI.getType(MI.getOperand(1).getReg());
1830e8d8bef9SDimitry Andric unsigned const ScalarSizeInBits = Ty.getScalarSizeInBits();
1831e8d8bef9SDimitry Andric auto Imm = MatchInfo.Imm;
1832e8d8bef9SDimitry Andric
1833e8d8bef9SDimitry Andric if (Imm >= ScalarSizeInBits) {
1834e8d8bef9SDimitry Andric // Any logical shift that exceeds scalar size will produce zero.
1835e8d8bef9SDimitry Andric if (Opcode == TargetOpcode::G_SHL || Opcode == TargetOpcode::G_LSHR) {
1836e8d8bef9SDimitry Andric Builder.buildConstant(MI.getOperand(0), 0);
1837e8d8bef9SDimitry Andric MI.eraseFromParent();
1838fe6060f1SDimitry Andric return;
1839e8d8bef9SDimitry Andric }
1840e8d8bef9SDimitry Andric // Arithmetic shift and saturating signed left shift have no effect beyond
1841e8d8bef9SDimitry Andric // scalar size.
1842e8d8bef9SDimitry Andric Imm = ScalarSizeInBits - 1;
1843e8d8bef9SDimitry Andric }
1844e8d8bef9SDimitry Andric
1845e8d8bef9SDimitry Andric LLT ImmTy = MRI.getType(MI.getOperand(2).getReg());
1846e8d8bef9SDimitry Andric Register NewImm = Builder.buildConstant(ImmTy, Imm).getReg(0);
1847e8d8bef9SDimitry Andric Observer.changingInstr(MI);
1848e8d8bef9SDimitry Andric MI.getOperand(1).setReg(MatchInfo.Reg);
1849e8d8bef9SDimitry Andric MI.getOperand(2).setReg(NewImm);
1850e8d8bef9SDimitry Andric Observer.changedInstr(MI);
1851e8d8bef9SDimitry Andric }
1852e8d8bef9SDimitry Andric
matchShiftOfShiftedLogic(MachineInstr & MI,ShiftOfShiftedLogic & MatchInfo)1853e8d8bef9SDimitry Andric bool CombinerHelper::matchShiftOfShiftedLogic(MachineInstr &MI,
1854e8d8bef9SDimitry Andric ShiftOfShiftedLogic &MatchInfo) {
1855e8d8bef9SDimitry Andric // We're trying to match the following pattern with any of
1856e8d8bef9SDimitry Andric // G_SHL/G_ASHR/G_LSHR/G_USHLSAT/G_SSHLSAT shift instructions in combination
1857e8d8bef9SDimitry Andric // with any of G_AND/G_OR/G_XOR logic instructions.
1858e8d8bef9SDimitry Andric // %t1 = SHIFT %X, G_CONSTANT C0
1859e8d8bef9SDimitry Andric // %t2 = LOGIC %t1, %Y
1860e8d8bef9SDimitry Andric // %root = SHIFT %t2, G_CONSTANT C1
1861e8d8bef9SDimitry Andric // -->
1862e8d8bef9SDimitry Andric // %t3 = SHIFT %X, G_CONSTANT (C0+C1)
1863e8d8bef9SDimitry Andric // %t4 = SHIFT %Y, G_CONSTANT C1
1864e8d8bef9SDimitry Andric // %root = LOGIC %t3, %t4
1865e8d8bef9SDimitry Andric unsigned ShiftOpcode = MI.getOpcode();
1866e8d8bef9SDimitry Andric assert((ShiftOpcode == TargetOpcode::G_SHL ||
1867e8d8bef9SDimitry Andric ShiftOpcode == TargetOpcode::G_ASHR ||
1868e8d8bef9SDimitry Andric ShiftOpcode == TargetOpcode::G_LSHR ||
1869e8d8bef9SDimitry Andric ShiftOpcode == TargetOpcode::G_USHLSAT ||
1870e8d8bef9SDimitry Andric ShiftOpcode == TargetOpcode::G_SSHLSAT) &&
1871e8d8bef9SDimitry Andric "Expected G_SHL, G_ASHR, G_LSHR, G_USHLSAT and G_SSHLSAT");
1872e8d8bef9SDimitry Andric
1873e8d8bef9SDimitry Andric // Match a one-use bitwise logic op.
1874e8d8bef9SDimitry Andric Register LogicDest = MI.getOperand(1).getReg();
1875e8d8bef9SDimitry Andric if (!MRI.hasOneNonDBGUse(LogicDest))
1876e8d8bef9SDimitry Andric return false;
1877e8d8bef9SDimitry Andric
1878e8d8bef9SDimitry Andric MachineInstr *LogicMI = MRI.getUniqueVRegDef(LogicDest);
1879e8d8bef9SDimitry Andric unsigned LogicOpcode = LogicMI->getOpcode();
1880e8d8bef9SDimitry Andric if (LogicOpcode != TargetOpcode::G_AND && LogicOpcode != TargetOpcode::G_OR &&
1881e8d8bef9SDimitry Andric LogicOpcode != TargetOpcode::G_XOR)
1882e8d8bef9SDimitry Andric return false;
1883e8d8bef9SDimitry Andric
1884e8d8bef9SDimitry Andric // Find a matching one-use shift by constant.
1885e8d8bef9SDimitry Andric const Register C1 = MI.getOperand(2).getReg();
1886349cc55cSDimitry Andric auto MaybeImmVal = getIConstantVRegValWithLookThrough(C1, MRI);
18875f757f3fSDimitry Andric if (!MaybeImmVal || MaybeImmVal->Value == 0)
1888e8d8bef9SDimitry Andric return false;
1889e8d8bef9SDimitry Andric
1890e8d8bef9SDimitry Andric const uint64_t C1Val = MaybeImmVal->Value.getZExtValue();
1891e8d8bef9SDimitry Andric
1892e8d8bef9SDimitry Andric auto matchFirstShift = [&](const MachineInstr *MI, uint64_t &ShiftVal) {
1893e8d8bef9SDimitry Andric // Shift should match previous one and should be a one-use.
1894e8d8bef9SDimitry Andric if (MI->getOpcode() != ShiftOpcode ||
1895e8d8bef9SDimitry Andric !MRI.hasOneNonDBGUse(MI->getOperand(0).getReg()))
1896e8d8bef9SDimitry Andric return false;
1897e8d8bef9SDimitry Andric
1898e8d8bef9SDimitry Andric // Must be a constant.
1899e8d8bef9SDimitry Andric auto MaybeImmVal =
1900349cc55cSDimitry Andric getIConstantVRegValWithLookThrough(MI->getOperand(2).getReg(), MRI);
1901e8d8bef9SDimitry Andric if (!MaybeImmVal)
1902e8d8bef9SDimitry Andric return false;
1903e8d8bef9SDimitry Andric
1904e8d8bef9SDimitry Andric ShiftVal = MaybeImmVal->Value.getSExtValue();
1905e8d8bef9SDimitry Andric return true;
1906e8d8bef9SDimitry Andric };
1907e8d8bef9SDimitry Andric
1908e8d8bef9SDimitry Andric // Logic ops are commutative, so check each operand for a match.
1909e8d8bef9SDimitry Andric Register LogicMIReg1 = LogicMI->getOperand(1).getReg();
1910e8d8bef9SDimitry Andric MachineInstr *LogicMIOp1 = MRI.getUniqueVRegDef(LogicMIReg1);
1911e8d8bef9SDimitry Andric Register LogicMIReg2 = LogicMI->getOperand(2).getReg();
1912e8d8bef9SDimitry Andric MachineInstr *LogicMIOp2 = MRI.getUniqueVRegDef(LogicMIReg2);
1913e8d8bef9SDimitry Andric uint64_t C0Val;
1914e8d8bef9SDimitry Andric
1915e8d8bef9SDimitry Andric if (matchFirstShift(LogicMIOp1, C0Val)) {
1916e8d8bef9SDimitry Andric MatchInfo.LogicNonShiftReg = LogicMIReg2;
1917e8d8bef9SDimitry Andric MatchInfo.Shift2 = LogicMIOp1;
1918e8d8bef9SDimitry Andric } else if (matchFirstShift(LogicMIOp2, C0Val)) {
1919e8d8bef9SDimitry Andric MatchInfo.LogicNonShiftReg = LogicMIReg1;
1920e8d8bef9SDimitry Andric MatchInfo.Shift2 = LogicMIOp2;
1921e8d8bef9SDimitry Andric } else
1922e8d8bef9SDimitry Andric return false;
1923e8d8bef9SDimitry Andric
1924e8d8bef9SDimitry Andric MatchInfo.ValSum = C0Val + C1Val;
1925e8d8bef9SDimitry Andric
1926e8d8bef9SDimitry Andric // The fold is not valid if the sum of the shift values exceeds bitwidth.
1927e8d8bef9SDimitry Andric if (MatchInfo.ValSum >= MRI.getType(LogicDest).getScalarSizeInBits())
1928e8d8bef9SDimitry Andric return false;
1929e8d8bef9SDimitry Andric
1930e8d8bef9SDimitry Andric MatchInfo.Logic = LogicMI;
1931e8d8bef9SDimitry Andric return true;
1932e8d8bef9SDimitry Andric }
1933e8d8bef9SDimitry Andric
applyShiftOfShiftedLogic(MachineInstr & MI,ShiftOfShiftedLogic & MatchInfo)1934fe6060f1SDimitry Andric void CombinerHelper::applyShiftOfShiftedLogic(MachineInstr &MI,
1935e8d8bef9SDimitry Andric ShiftOfShiftedLogic &MatchInfo) {
1936e8d8bef9SDimitry Andric unsigned Opcode = MI.getOpcode();
1937e8d8bef9SDimitry Andric assert((Opcode == TargetOpcode::G_SHL || Opcode == TargetOpcode::G_ASHR ||
1938e8d8bef9SDimitry Andric Opcode == TargetOpcode::G_LSHR || Opcode == TargetOpcode::G_USHLSAT ||
1939e8d8bef9SDimitry Andric Opcode == TargetOpcode::G_SSHLSAT) &&
1940e8d8bef9SDimitry Andric "Expected G_SHL, G_ASHR, G_LSHR, G_USHLSAT and G_SSHLSAT");
1941e8d8bef9SDimitry Andric
1942e8d8bef9SDimitry Andric LLT ShlType = MRI.getType(MI.getOperand(2).getReg());
1943e8d8bef9SDimitry Andric LLT DestType = MRI.getType(MI.getOperand(0).getReg());
1944e8d8bef9SDimitry Andric
1945e8d8bef9SDimitry Andric Register Const = Builder.buildConstant(ShlType, MatchInfo.ValSum).getReg(0);
1946e8d8bef9SDimitry Andric
1947e8d8bef9SDimitry Andric Register Shift1Base = MatchInfo.Shift2->getOperand(1).getReg();
1948e8d8bef9SDimitry Andric Register Shift1 =
1949e8d8bef9SDimitry Andric Builder.buildInstr(Opcode, {DestType}, {Shift1Base, Const}).getReg(0);
1950e8d8bef9SDimitry Andric
1951bdd1243dSDimitry Andric // If LogicNonShiftReg is the same to Shift1Base, and shift1 const is the same
1952bdd1243dSDimitry Andric // to MatchInfo.Shift2 const, CSEMIRBuilder will reuse the old shift1 when
1953bdd1243dSDimitry Andric // build shift2. So, if we erase MatchInfo.Shift2 at the end, actually we
1954bdd1243dSDimitry Andric // remove old shift1. And it will cause crash later. So erase it earlier to
1955bdd1243dSDimitry Andric // avoid the crash.
1956bdd1243dSDimitry Andric MatchInfo.Shift2->eraseFromParent();
1957bdd1243dSDimitry Andric
1958e8d8bef9SDimitry Andric Register Shift2Const = MI.getOperand(2).getReg();
1959e8d8bef9SDimitry Andric Register Shift2 = Builder
1960e8d8bef9SDimitry Andric .buildInstr(Opcode, {DestType},
1961e8d8bef9SDimitry Andric {MatchInfo.LogicNonShiftReg, Shift2Const})
1962e8d8bef9SDimitry Andric .getReg(0);
1963e8d8bef9SDimitry Andric
1964e8d8bef9SDimitry Andric Register Dest = MI.getOperand(0).getReg();
1965e8d8bef9SDimitry Andric Builder.buildInstr(MatchInfo.Logic->getOpcode(), {Dest}, {Shift1, Shift2});
1966e8d8bef9SDimitry Andric
1967bdd1243dSDimitry Andric // This was one use so it's safe to remove it.
19680eae32dcSDimitry Andric MatchInfo.Logic->eraseFromParent();
1969e8d8bef9SDimitry Andric
1970e8d8bef9SDimitry Andric MI.eraseFromParent();
1971e8d8bef9SDimitry Andric }
1972e8d8bef9SDimitry Andric
matchCommuteShift(MachineInstr & MI,BuildFnTy & MatchInfo)197306c3fb27SDimitry Andric bool CombinerHelper::matchCommuteShift(MachineInstr &MI, BuildFnTy &MatchInfo) {
197406c3fb27SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_SHL && "Expected G_SHL");
197506c3fb27SDimitry Andric // Combine (shl (add x, c1), c2) -> (add (shl x, c2), c1 << c2)
197606c3fb27SDimitry Andric // Combine (shl (or x, c1), c2) -> (or (shl x, c2), c1 << c2)
197706c3fb27SDimitry Andric auto &Shl = cast<GenericMachineInstr>(MI);
197806c3fb27SDimitry Andric Register DstReg = Shl.getReg(0);
197906c3fb27SDimitry Andric Register SrcReg = Shl.getReg(1);
198006c3fb27SDimitry Andric Register ShiftReg = Shl.getReg(2);
198106c3fb27SDimitry Andric Register X, C1;
198206c3fb27SDimitry Andric
198306c3fb27SDimitry Andric if (!getTargetLowering().isDesirableToCommuteWithShift(MI, !isPreLegalize()))
198406c3fb27SDimitry Andric return false;
198506c3fb27SDimitry Andric
198606c3fb27SDimitry Andric if (!mi_match(SrcReg, MRI,
198706c3fb27SDimitry Andric m_OneNonDBGUse(m_any_of(m_GAdd(m_Reg(X), m_Reg(C1)),
198806c3fb27SDimitry Andric m_GOr(m_Reg(X), m_Reg(C1))))))
198906c3fb27SDimitry Andric return false;
199006c3fb27SDimitry Andric
199106c3fb27SDimitry Andric APInt C1Val, C2Val;
199206c3fb27SDimitry Andric if (!mi_match(C1, MRI, m_ICstOrSplat(C1Val)) ||
199306c3fb27SDimitry Andric !mi_match(ShiftReg, MRI, m_ICstOrSplat(C2Val)))
199406c3fb27SDimitry Andric return false;
199506c3fb27SDimitry Andric
199606c3fb27SDimitry Andric auto *SrcDef = MRI.getVRegDef(SrcReg);
199706c3fb27SDimitry Andric assert((SrcDef->getOpcode() == TargetOpcode::G_ADD ||
199806c3fb27SDimitry Andric SrcDef->getOpcode() == TargetOpcode::G_OR) && "Unexpected op");
199906c3fb27SDimitry Andric LLT SrcTy = MRI.getType(SrcReg);
200006c3fb27SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
200106c3fb27SDimitry Andric auto S1 = B.buildShl(SrcTy, X, ShiftReg);
200206c3fb27SDimitry Andric auto S2 = B.buildShl(SrcTy, C1, ShiftReg);
200306c3fb27SDimitry Andric B.buildInstr(SrcDef->getOpcode(), {DstReg}, {S1, S2});
200406c3fb27SDimitry Andric };
200506c3fb27SDimitry Andric return true;
200606c3fb27SDimitry Andric }
200706c3fb27SDimitry Andric
matchCombineMulToShl(MachineInstr & MI,unsigned & ShiftVal)20085ffd83dbSDimitry Andric bool CombinerHelper::matchCombineMulToShl(MachineInstr &MI,
20095ffd83dbSDimitry Andric unsigned &ShiftVal) {
20105ffd83dbSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_MUL && "Expected a G_MUL");
20115ffd83dbSDimitry Andric auto MaybeImmVal =
2012349cc55cSDimitry Andric getIConstantVRegValWithLookThrough(MI.getOperand(2).getReg(), MRI);
2013e8d8bef9SDimitry Andric if (!MaybeImmVal)
20145ffd83dbSDimitry Andric return false;
2015e8d8bef9SDimitry Andric
2016e8d8bef9SDimitry Andric ShiftVal = MaybeImmVal->Value.exactLogBase2();
2017e8d8bef9SDimitry Andric return (static_cast<int32_t>(ShiftVal) != -1);
20185ffd83dbSDimitry Andric }
20195ffd83dbSDimitry Andric
applyCombineMulToShl(MachineInstr & MI,unsigned & ShiftVal)2020fe6060f1SDimitry Andric void CombinerHelper::applyCombineMulToShl(MachineInstr &MI,
20215ffd83dbSDimitry Andric unsigned &ShiftVal) {
20225ffd83dbSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_MUL && "Expected a G_MUL");
20235ffd83dbSDimitry Andric MachineIRBuilder MIB(MI);
20245ffd83dbSDimitry Andric LLT ShiftTy = MRI.getType(MI.getOperand(0).getReg());
20255ffd83dbSDimitry Andric auto ShiftCst = MIB.buildConstant(ShiftTy, ShiftVal);
20265ffd83dbSDimitry Andric Observer.changingInstr(MI);
20275ffd83dbSDimitry Andric MI.setDesc(MIB.getTII().get(TargetOpcode::G_SHL));
20285ffd83dbSDimitry Andric MI.getOperand(2).setReg(ShiftCst.getReg(0));
20295ffd83dbSDimitry Andric Observer.changedInstr(MI);
20305ffd83dbSDimitry Andric }
20315ffd83dbSDimitry Andric
2032e8d8bef9SDimitry Andric // shl ([sza]ext x), y => zext (shl x, y), if shift does not overflow source
matchCombineShlOfExtend(MachineInstr & MI,RegisterImmPair & MatchData)2033e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineShlOfExtend(MachineInstr &MI,
2034e8d8bef9SDimitry Andric RegisterImmPair &MatchData) {
2035e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_SHL && KB);
20365f757f3fSDimitry Andric if (!getTargetLowering().isDesirableToPullExtFromShl(MI))
20375f757f3fSDimitry Andric return false;
2038e8d8bef9SDimitry Andric
2039e8d8bef9SDimitry Andric Register LHS = MI.getOperand(1).getReg();
2040e8d8bef9SDimitry Andric
2041e8d8bef9SDimitry Andric Register ExtSrc;
2042e8d8bef9SDimitry Andric if (!mi_match(LHS, MRI, m_GAnyExt(m_Reg(ExtSrc))) &&
2043e8d8bef9SDimitry Andric !mi_match(LHS, MRI, m_GZExt(m_Reg(ExtSrc))) &&
2044e8d8bef9SDimitry Andric !mi_match(LHS, MRI, m_GSExt(m_Reg(ExtSrc))))
2045e8d8bef9SDimitry Andric return false;
2046e8d8bef9SDimitry Andric
2047e8d8bef9SDimitry Andric Register RHS = MI.getOperand(2).getReg();
204806c3fb27SDimitry Andric MachineInstr *MIShiftAmt = MRI.getVRegDef(RHS);
204906c3fb27SDimitry Andric auto MaybeShiftAmtVal = isConstantOrConstantSplatVector(*MIShiftAmt, MRI);
2050e8d8bef9SDimitry Andric if (!MaybeShiftAmtVal)
2051e8d8bef9SDimitry Andric return false;
2052e8d8bef9SDimitry Andric
2053e8d8bef9SDimitry Andric if (LI) {
2054e8d8bef9SDimitry Andric LLT SrcTy = MRI.getType(ExtSrc);
2055e8d8bef9SDimitry Andric
2056e8d8bef9SDimitry Andric // We only really care about the legality with the shifted value. We can
2057e8d8bef9SDimitry Andric // pick any type the constant shift amount, so ask the target what to
2058e8d8bef9SDimitry Andric // use. Otherwise we would have to guess and hope it is reported as legal.
2059e8d8bef9SDimitry Andric LLT ShiftAmtTy = getTargetLowering().getPreferredShiftAmountTy(SrcTy);
2060e8d8bef9SDimitry Andric if (!isLegalOrBeforeLegalizer({TargetOpcode::G_SHL, {SrcTy, ShiftAmtTy}}))
2061e8d8bef9SDimitry Andric return false;
2062e8d8bef9SDimitry Andric }
2063e8d8bef9SDimitry Andric
206406c3fb27SDimitry Andric int64_t ShiftAmt = MaybeShiftAmtVal->getSExtValue();
2065e8d8bef9SDimitry Andric MatchData.Reg = ExtSrc;
2066e8d8bef9SDimitry Andric MatchData.Imm = ShiftAmt;
2067e8d8bef9SDimitry Andric
206806c3fb27SDimitry Andric unsigned MinLeadingZeros = KB->getKnownZeroes(ExtSrc).countl_one();
206906c3fb27SDimitry Andric unsigned SrcTySize = MRI.getType(ExtSrc).getScalarSizeInBits();
207006c3fb27SDimitry Andric return MinLeadingZeros >= ShiftAmt && ShiftAmt < SrcTySize;
2071e8d8bef9SDimitry Andric }
2072e8d8bef9SDimitry Andric
applyCombineShlOfExtend(MachineInstr & MI,const RegisterImmPair & MatchData)2073fe6060f1SDimitry Andric void CombinerHelper::applyCombineShlOfExtend(MachineInstr &MI,
2074e8d8bef9SDimitry Andric const RegisterImmPair &MatchData) {
2075e8d8bef9SDimitry Andric Register ExtSrcReg = MatchData.Reg;
2076e8d8bef9SDimitry Andric int64_t ShiftAmtVal = MatchData.Imm;
2077e8d8bef9SDimitry Andric
2078e8d8bef9SDimitry Andric LLT ExtSrcTy = MRI.getType(ExtSrcReg);
2079e8d8bef9SDimitry Andric auto ShiftAmt = Builder.buildConstant(ExtSrcTy, ShiftAmtVal);
2080e8d8bef9SDimitry Andric auto NarrowShift =
2081e8d8bef9SDimitry Andric Builder.buildShl(ExtSrcTy, ExtSrcReg, ShiftAmt, MI.getFlags());
2082e8d8bef9SDimitry Andric Builder.buildZExt(MI.getOperand(0), NarrowShift);
2083e8d8bef9SDimitry Andric MI.eraseFromParent();
2084fe6060f1SDimitry Andric }
2085fe6060f1SDimitry Andric
matchCombineMergeUnmerge(MachineInstr & MI,Register & MatchInfo)2086fe6060f1SDimitry Andric bool CombinerHelper::matchCombineMergeUnmerge(MachineInstr &MI,
2087fe6060f1SDimitry Andric Register &MatchInfo) {
2088fe6060f1SDimitry Andric GMerge &Merge = cast<GMerge>(MI);
2089fe6060f1SDimitry Andric SmallVector<Register, 16> MergedValues;
2090fe6060f1SDimitry Andric for (unsigned I = 0; I < Merge.getNumSources(); ++I)
2091fe6060f1SDimitry Andric MergedValues.emplace_back(Merge.getSourceReg(I));
2092fe6060f1SDimitry Andric
2093fe6060f1SDimitry Andric auto *Unmerge = getOpcodeDef<GUnmerge>(MergedValues[0], MRI);
2094fe6060f1SDimitry Andric if (!Unmerge || Unmerge->getNumDefs() != Merge.getNumSources())
2095fe6060f1SDimitry Andric return false;
2096fe6060f1SDimitry Andric
2097fe6060f1SDimitry Andric for (unsigned I = 0; I < MergedValues.size(); ++I)
2098fe6060f1SDimitry Andric if (MergedValues[I] != Unmerge->getReg(I))
2099fe6060f1SDimitry Andric return false;
2100fe6060f1SDimitry Andric
2101fe6060f1SDimitry Andric MatchInfo = Unmerge->getSourceReg();
2102e8d8bef9SDimitry Andric return true;
2103e8d8bef9SDimitry Andric }
2104e8d8bef9SDimitry Andric
peekThroughBitcast(Register Reg,const MachineRegisterInfo & MRI)2105e8d8bef9SDimitry Andric static Register peekThroughBitcast(Register Reg,
2106e8d8bef9SDimitry Andric const MachineRegisterInfo &MRI) {
2107e8d8bef9SDimitry Andric while (mi_match(Reg, MRI, m_GBitcast(m_Reg(Reg))))
2108e8d8bef9SDimitry Andric ;
2109e8d8bef9SDimitry Andric
2110e8d8bef9SDimitry Andric return Reg;
2111e8d8bef9SDimitry Andric }
2112e8d8bef9SDimitry Andric
matchCombineUnmergeMergeToPlainValues(MachineInstr & MI,SmallVectorImpl<Register> & Operands)2113e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineUnmergeMergeToPlainValues(
2114e8d8bef9SDimitry Andric MachineInstr &MI, SmallVectorImpl<Register> &Operands) {
2115e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_UNMERGE_VALUES &&
2116e8d8bef9SDimitry Andric "Expected an unmerge");
2117349cc55cSDimitry Andric auto &Unmerge = cast<GUnmerge>(MI);
2118349cc55cSDimitry Andric Register SrcReg = peekThroughBitcast(Unmerge.getSourceReg(), MRI);
2119e8d8bef9SDimitry Andric
2120bdd1243dSDimitry Andric auto *SrcInstr = getOpcodeDef<GMergeLikeInstr>(SrcReg, MRI);
2121349cc55cSDimitry Andric if (!SrcInstr)
2122e8d8bef9SDimitry Andric return false;
2123e8d8bef9SDimitry Andric
2124e8d8bef9SDimitry Andric // Check the source type of the merge.
2125349cc55cSDimitry Andric LLT SrcMergeTy = MRI.getType(SrcInstr->getSourceReg(0));
2126349cc55cSDimitry Andric LLT Dst0Ty = MRI.getType(Unmerge.getReg(0));
2127e8d8bef9SDimitry Andric bool SameSize = Dst0Ty.getSizeInBits() == SrcMergeTy.getSizeInBits();
2128e8d8bef9SDimitry Andric if (SrcMergeTy != Dst0Ty && !SameSize)
2129e8d8bef9SDimitry Andric return false;
2130e8d8bef9SDimitry Andric // They are the same now (modulo a bitcast).
2131e8d8bef9SDimitry Andric // We can collect all the src registers.
2132349cc55cSDimitry Andric for (unsigned Idx = 0; Idx < SrcInstr->getNumSources(); ++Idx)
2133349cc55cSDimitry Andric Operands.push_back(SrcInstr->getSourceReg(Idx));
2134e8d8bef9SDimitry Andric return true;
2135e8d8bef9SDimitry Andric }
2136e8d8bef9SDimitry Andric
applyCombineUnmergeMergeToPlainValues(MachineInstr & MI,SmallVectorImpl<Register> & Operands)2137fe6060f1SDimitry Andric void CombinerHelper::applyCombineUnmergeMergeToPlainValues(
2138e8d8bef9SDimitry Andric MachineInstr &MI, SmallVectorImpl<Register> &Operands) {
2139e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_UNMERGE_VALUES &&
2140e8d8bef9SDimitry Andric "Expected an unmerge");
2141e8d8bef9SDimitry Andric assert((MI.getNumOperands() - 1 == Operands.size()) &&
2142e8d8bef9SDimitry Andric "Not enough operands to replace all defs");
2143e8d8bef9SDimitry Andric unsigned NumElems = MI.getNumOperands() - 1;
2144e8d8bef9SDimitry Andric
2145e8d8bef9SDimitry Andric LLT SrcTy = MRI.getType(Operands[0]);
2146e8d8bef9SDimitry Andric LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
2147e8d8bef9SDimitry Andric bool CanReuseInputDirectly = DstTy == SrcTy;
2148e8d8bef9SDimitry Andric for (unsigned Idx = 0; Idx < NumElems; ++Idx) {
2149e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(Idx).getReg();
2150e8d8bef9SDimitry Andric Register SrcReg = Operands[Idx];
215106c3fb27SDimitry Andric
215206c3fb27SDimitry Andric // This combine may run after RegBankSelect, so we need to be aware of
215306c3fb27SDimitry Andric // register banks.
215406c3fb27SDimitry Andric const auto &DstCB = MRI.getRegClassOrRegBank(DstReg);
215506c3fb27SDimitry Andric if (!DstCB.isNull() && DstCB != MRI.getRegClassOrRegBank(SrcReg)) {
215606c3fb27SDimitry Andric SrcReg = Builder.buildCopy(MRI.getType(SrcReg), SrcReg).getReg(0);
215706c3fb27SDimitry Andric MRI.setRegClassOrRegBank(SrcReg, DstCB);
215806c3fb27SDimitry Andric }
215906c3fb27SDimitry Andric
2160e8d8bef9SDimitry Andric if (CanReuseInputDirectly)
2161e8d8bef9SDimitry Andric replaceRegWith(MRI, DstReg, SrcReg);
2162e8d8bef9SDimitry Andric else
2163e8d8bef9SDimitry Andric Builder.buildCast(DstReg, SrcReg);
2164e8d8bef9SDimitry Andric }
2165e8d8bef9SDimitry Andric MI.eraseFromParent();
2166e8d8bef9SDimitry Andric }
2167e8d8bef9SDimitry Andric
matchCombineUnmergeConstant(MachineInstr & MI,SmallVectorImpl<APInt> & Csts)2168e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineUnmergeConstant(MachineInstr &MI,
2169e8d8bef9SDimitry Andric SmallVectorImpl<APInt> &Csts) {
2170e8d8bef9SDimitry Andric unsigned SrcIdx = MI.getNumOperands() - 1;
2171e8d8bef9SDimitry Andric Register SrcReg = MI.getOperand(SrcIdx).getReg();
2172e8d8bef9SDimitry Andric MachineInstr *SrcInstr = MRI.getVRegDef(SrcReg);
2173e8d8bef9SDimitry Andric if (SrcInstr->getOpcode() != TargetOpcode::G_CONSTANT &&
2174e8d8bef9SDimitry Andric SrcInstr->getOpcode() != TargetOpcode::G_FCONSTANT)
2175e8d8bef9SDimitry Andric return false;
2176e8d8bef9SDimitry Andric // Break down the big constant in smaller ones.
2177e8d8bef9SDimitry Andric const MachineOperand &CstVal = SrcInstr->getOperand(1);
2178e8d8bef9SDimitry Andric APInt Val = SrcInstr->getOpcode() == TargetOpcode::G_CONSTANT
2179e8d8bef9SDimitry Andric ? CstVal.getCImm()->getValue()
2180e8d8bef9SDimitry Andric : CstVal.getFPImm()->getValueAPF().bitcastToAPInt();
2181e8d8bef9SDimitry Andric
2182e8d8bef9SDimitry Andric LLT Dst0Ty = MRI.getType(MI.getOperand(0).getReg());
2183e8d8bef9SDimitry Andric unsigned ShiftAmt = Dst0Ty.getSizeInBits();
2184e8d8bef9SDimitry Andric // Unmerge a constant.
2185e8d8bef9SDimitry Andric for (unsigned Idx = 0; Idx != SrcIdx; ++Idx) {
2186e8d8bef9SDimitry Andric Csts.emplace_back(Val.trunc(ShiftAmt));
2187e8d8bef9SDimitry Andric Val = Val.lshr(ShiftAmt);
2188e8d8bef9SDimitry Andric }
2189e8d8bef9SDimitry Andric
2190e8d8bef9SDimitry Andric return true;
2191e8d8bef9SDimitry Andric }
2192e8d8bef9SDimitry Andric
applyCombineUnmergeConstant(MachineInstr & MI,SmallVectorImpl<APInt> & Csts)2193fe6060f1SDimitry Andric void CombinerHelper::applyCombineUnmergeConstant(MachineInstr &MI,
2194e8d8bef9SDimitry Andric SmallVectorImpl<APInt> &Csts) {
2195e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_UNMERGE_VALUES &&
2196e8d8bef9SDimitry Andric "Expected an unmerge");
2197e8d8bef9SDimitry Andric assert((MI.getNumOperands() - 1 == Csts.size()) &&
2198e8d8bef9SDimitry Andric "Not enough operands to replace all defs");
2199e8d8bef9SDimitry Andric unsigned NumElems = MI.getNumOperands() - 1;
2200e8d8bef9SDimitry Andric for (unsigned Idx = 0; Idx < NumElems; ++Idx) {
2201e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(Idx).getReg();
2202e8d8bef9SDimitry Andric Builder.buildConstant(DstReg, Csts[Idx]);
2203e8d8bef9SDimitry Andric }
2204e8d8bef9SDimitry Andric
2205e8d8bef9SDimitry Andric MI.eraseFromParent();
2206e8d8bef9SDimitry Andric }
2207e8d8bef9SDimitry Andric
matchCombineUnmergeUndef(MachineInstr & MI,std::function<void (MachineIRBuilder &)> & MatchInfo)220804eeddc0SDimitry Andric bool CombinerHelper::matchCombineUnmergeUndef(
220904eeddc0SDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
221004eeddc0SDimitry Andric unsigned SrcIdx = MI.getNumOperands() - 1;
221104eeddc0SDimitry Andric Register SrcReg = MI.getOperand(SrcIdx).getReg();
221204eeddc0SDimitry Andric MatchInfo = [&MI](MachineIRBuilder &B) {
221304eeddc0SDimitry Andric unsigned NumElems = MI.getNumOperands() - 1;
221404eeddc0SDimitry Andric for (unsigned Idx = 0; Idx < NumElems; ++Idx) {
221504eeddc0SDimitry Andric Register DstReg = MI.getOperand(Idx).getReg();
221604eeddc0SDimitry Andric B.buildUndef(DstReg);
221704eeddc0SDimitry Andric }
221804eeddc0SDimitry Andric };
221904eeddc0SDimitry Andric return isa<GImplicitDef>(MRI.getVRegDef(SrcReg));
222004eeddc0SDimitry Andric }
222104eeddc0SDimitry Andric
matchCombineUnmergeWithDeadLanesToTrunc(MachineInstr & MI)2222e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineUnmergeWithDeadLanesToTrunc(MachineInstr &MI) {
2223e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_UNMERGE_VALUES &&
2224e8d8bef9SDimitry Andric "Expected an unmerge");
2225*0fca6ea1SDimitry Andric if (MRI.getType(MI.getOperand(0).getReg()).isVector() ||
2226*0fca6ea1SDimitry Andric MRI.getType(MI.getOperand(MI.getNumDefs()).getReg()).isVector())
2227*0fca6ea1SDimitry Andric return false;
2228e8d8bef9SDimitry Andric // Check that all the lanes are dead except the first one.
2229e8d8bef9SDimitry Andric for (unsigned Idx = 1, EndIdx = MI.getNumDefs(); Idx != EndIdx; ++Idx) {
2230e8d8bef9SDimitry Andric if (!MRI.use_nodbg_empty(MI.getOperand(Idx).getReg()))
2231e8d8bef9SDimitry Andric return false;
2232e8d8bef9SDimitry Andric }
2233e8d8bef9SDimitry Andric return true;
2234e8d8bef9SDimitry Andric }
2235e8d8bef9SDimitry Andric
applyCombineUnmergeWithDeadLanesToTrunc(MachineInstr & MI)2236fe6060f1SDimitry Andric void CombinerHelper::applyCombineUnmergeWithDeadLanesToTrunc(MachineInstr &MI) {
2237e8d8bef9SDimitry Andric Register SrcReg = MI.getOperand(MI.getNumDefs()).getReg();
2238e8d8bef9SDimitry Andric Register Dst0Reg = MI.getOperand(0).getReg();
2239e8d8bef9SDimitry Andric Builder.buildTrunc(Dst0Reg, SrcReg);
2240e8d8bef9SDimitry Andric MI.eraseFromParent();
2241e8d8bef9SDimitry Andric }
2242e8d8bef9SDimitry Andric
matchCombineUnmergeZExtToZExt(MachineInstr & MI)2243e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineUnmergeZExtToZExt(MachineInstr &MI) {
2244e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_UNMERGE_VALUES &&
2245e8d8bef9SDimitry Andric "Expected an unmerge");
2246e8d8bef9SDimitry Andric Register Dst0Reg = MI.getOperand(0).getReg();
2247e8d8bef9SDimitry Andric LLT Dst0Ty = MRI.getType(Dst0Reg);
2248e8d8bef9SDimitry Andric // G_ZEXT on vector applies to each lane, so it will
2249e8d8bef9SDimitry Andric // affect all destinations. Therefore we won't be able
2250e8d8bef9SDimitry Andric // to simplify the unmerge to just the first definition.
2251e8d8bef9SDimitry Andric if (Dst0Ty.isVector())
2252e8d8bef9SDimitry Andric return false;
2253e8d8bef9SDimitry Andric Register SrcReg = MI.getOperand(MI.getNumDefs()).getReg();
2254e8d8bef9SDimitry Andric LLT SrcTy = MRI.getType(SrcReg);
2255e8d8bef9SDimitry Andric if (SrcTy.isVector())
2256e8d8bef9SDimitry Andric return false;
2257e8d8bef9SDimitry Andric
2258e8d8bef9SDimitry Andric Register ZExtSrcReg;
2259e8d8bef9SDimitry Andric if (!mi_match(SrcReg, MRI, m_GZExt(m_Reg(ZExtSrcReg))))
2260e8d8bef9SDimitry Andric return false;
2261e8d8bef9SDimitry Andric
2262e8d8bef9SDimitry Andric // Finally we can replace the first definition with
2263e8d8bef9SDimitry Andric // a zext of the source if the definition is big enough to hold
2264e8d8bef9SDimitry Andric // all of ZExtSrc bits.
2265e8d8bef9SDimitry Andric LLT ZExtSrcTy = MRI.getType(ZExtSrcReg);
2266e8d8bef9SDimitry Andric return ZExtSrcTy.getSizeInBits() <= Dst0Ty.getSizeInBits();
2267e8d8bef9SDimitry Andric }
2268e8d8bef9SDimitry Andric
applyCombineUnmergeZExtToZExt(MachineInstr & MI)2269fe6060f1SDimitry Andric void CombinerHelper::applyCombineUnmergeZExtToZExt(MachineInstr &MI) {
2270e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_UNMERGE_VALUES &&
2271e8d8bef9SDimitry Andric "Expected an unmerge");
2272e8d8bef9SDimitry Andric
2273e8d8bef9SDimitry Andric Register Dst0Reg = MI.getOperand(0).getReg();
2274e8d8bef9SDimitry Andric
2275e8d8bef9SDimitry Andric MachineInstr *ZExtInstr =
2276e8d8bef9SDimitry Andric MRI.getVRegDef(MI.getOperand(MI.getNumDefs()).getReg());
2277e8d8bef9SDimitry Andric assert(ZExtInstr && ZExtInstr->getOpcode() == TargetOpcode::G_ZEXT &&
2278e8d8bef9SDimitry Andric "Expecting a G_ZEXT");
2279e8d8bef9SDimitry Andric
2280e8d8bef9SDimitry Andric Register ZExtSrcReg = ZExtInstr->getOperand(1).getReg();
2281e8d8bef9SDimitry Andric LLT Dst0Ty = MRI.getType(Dst0Reg);
2282e8d8bef9SDimitry Andric LLT ZExtSrcTy = MRI.getType(ZExtSrcReg);
2283e8d8bef9SDimitry Andric
2284e8d8bef9SDimitry Andric if (Dst0Ty.getSizeInBits() > ZExtSrcTy.getSizeInBits()) {
2285e8d8bef9SDimitry Andric Builder.buildZExt(Dst0Reg, ZExtSrcReg);
2286e8d8bef9SDimitry Andric } else {
2287e8d8bef9SDimitry Andric assert(Dst0Ty.getSizeInBits() == ZExtSrcTy.getSizeInBits() &&
2288e8d8bef9SDimitry Andric "ZExt src doesn't fit in destination");
2289e8d8bef9SDimitry Andric replaceRegWith(MRI, Dst0Reg, ZExtSrcReg);
2290e8d8bef9SDimitry Andric }
2291e8d8bef9SDimitry Andric
2292e8d8bef9SDimitry Andric Register ZeroReg;
2293e8d8bef9SDimitry Andric for (unsigned Idx = 1, EndIdx = MI.getNumDefs(); Idx != EndIdx; ++Idx) {
2294e8d8bef9SDimitry Andric if (!ZeroReg)
2295e8d8bef9SDimitry Andric ZeroReg = Builder.buildConstant(Dst0Ty, 0).getReg(0);
2296e8d8bef9SDimitry Andric replaceRegWith(MRI, MI.getOperand(Idx).getReg(), ZeroReg);
2297e8d8bef9SDimitry Andric }
2298e8d8bef9SDimitry Andric MI.eraseFromParent();
2299e8d8bef9SDimitry Andric }
2300e8d8bef9SDimitry Andric
matchCombineShiftToUnmerge(MachineInstr & MI,unsigned TargetShiftSize,unsigned & ShiftVal)23015ffd83dbSDimitry Andric bool CombinerHelper::matchCombineShiftToUnmerge(MachineInstr &MI,
23025ffd83dbSDimitry Andric unsigned TargetShiftSize,
23035ffd83dbSDimitry Andric unsigned &ShiftVal) {
23045ffd83dbSDimitry Andric assert((MI.getOpcode() == TargetOpcode::G_SHL ||
23055ffd83dbSDimitry Andric MI.getOpcode() == TargetOpcode::G_LSHR ||
23065ffd83dbSDimitry Andric MI.getOpcode() == TargetOpcode::G_ASHR) && "Expected a shift");
23075ffd83dbSDimitry Andric
23085ffd83dbSDimitry Andric LLT Ty = MRI.getType(MI.getOperand(0).getReg());
23095ffd83dbSDimitry Andric if (Ty.isVector()) // TODO:
23105ffd83dbSDimitry Andric return false;
23115ffd83dbSDimitry Andric
23125ffd83dbSDimitry Andric // Don't narrow further than the requested size.
23135ffd83dbSDimitry Andric unsigned Size = Ty.getSizeInBits();
23145ffd83dbSDimitry Andric if (Size <= TargetShiftSize)
23155ffd83dbSDimitry Andric return false;
23165ffd83dbSDimitry Andric
23175ffd83dbSDimitry Andric auto MaybeImmVal =
2318349cc55cSDimitry Andric getIConstantVRegValWithLookThrough(MI.getOperand(2).getReg(), MRI);
23195ffd83dbSDimitry Andric if (!MaybeImmVal)
23205ffd83dbSDimitry Andric return false;
23215ffd83dbSDimitry Andric
2322e8d8bef9SDimitry Andric ShiftVal = MaybeImmVal->Value.getSExtValue();
23235ffd83dbSDimitry Andric return ShiftVal >= Size / 2 && ShiftVal < Size;
23245ffd83dbSDimitry Andric }
23255ffd83dbSDimitry Andric
applyCombineShiftToUnmerge(MachineInstr & MI,const unsigned & ShiftVal)2326fe6060f1SDimitry Andric void CombinerHelper::applyCombineShiftToUnmerge(MachineInstr &MI,
23275ffd83dbSDimitry Andric const unsigned &ShiftVal) {
23285ffd83dbSDimitry Andric Register DstReg = MI.getOperand(0).getReg();
23295ffd83dbSDimitry Andric Register SrcReg = MI.getOperand(1).getReg();
23305ffd83dbSDimitry Andric LLT Ty = MRI.getType(SrcReg);
23315ffd83dbSDimitry Andric unsigned Size = Ty.getSizeInBits();
23325ffd83dbSDimitry Andric unsigned HalfSize = Size / 2;
23335ffd83dbSDimitry Andric assert(ShiftVal >= HalfSize);
23345ffd83dbSDimitry Andric
23355ffd83dbSDimitry Andric LLT HalfTy = LLT::scalar(HalfSize);
23365ffd83dbSDimitry Andric
23375ffd83dbSDimitry Andric auto Unmerge = Builder.buildUnmerge(HalfTy, SrcReg);
23385ffd83dbSDimitry Andric unsigned NarrowShiftAmt = ShiftVal - HalfSize;
23395ffd83dbSDimitry Andric
23405ffd83dbSDimitry Andric if (MI.getOpcode() == TargetOpcode::G_LSHR) {
23415ffd83dbSDimitry Andric Register Narrowed = Unmerge.getReg(1);
23425ffd83dbSDimitry Andric
23435ffd83dbSDimitry Andric // dst = G_LSHR s64:x, C for C >= 32
23445ffd83dbSDimitry Andric // =>
23455ffd83dbSDimitry Andric // lo, hi = G_UNMERGE_VALUES x
23465ffd83dbSDimitry Andric // dst = G_MERGE_VALUES (G_LSHR hi, C - 32), 0
23475ffd83dbSDimitry Andric
23485ffd83dbSDimitry Andric if (NarrowShiftAmt != 0) {
23495ffd83dbSDimitry Andric Narrowed = Builder.buildLShr(HalfTy, Narrowed,
23505ffd83dbSDimitry Andric Builder.buildConstant(HalfTy, NarrowShiftAmt)).getReg(0);
23515ffd83dbSDimitry Andric }
23525ffd83dbSDimitry Andric
23535ffd83dbSDimitry Andric auto Zero = Builder.buildConstant(HalfTy, 0);
2354bdd1243dSDimitry Andric Builder.buildMergeLikeInstr(DstReg, {Narrowed, Zero});
23555ffd83dbSDimitry Andric } else if (MI.getOpcode() == TargetOpcode::G_SHL) {
23565ffd83dbSDimitry Andric Register Narrowed = Unmerge.getReg(0);
23575ffd83dbSDimitry Andric // dst = G_SHL s64:x, C for C >= 32
23585ffd83dbSDimitry Andric // =>
23595ffd83dbSDimitry Andric // lo, hi = G_UNMERGE_VALUES x
23605ffd83dbSDimitry Andric // dst = G_MERGE_VALUES 0, (G_SHL hi, C - 32)
23615ffd83dbSDimitry Andric if (NarrowShiftAmt != 0) {
23625ffd83dbSDimitry Andric Narrowed = Builder.buildShl(HalfTy, Narrowed,
23635ffd83dbSDimitry Andric Builder.buildConstant(HalfTy, NarrowShiftAmt)).getReg(0);
23645ffd83dbSDimitry Andric }
23655ffd83dbSDimitry Andric
23665ffd83dbSDimitry Andric auto Zero = Builder.buildConstant(HalfTy, 0);
2367bdd1243dSDimitry Andric Builder.buildMergeLikeInstr(DstReg, {Zero, Narrowed});
23685ffd83dbSDimitry Andric } else {
23695ffd83dbSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_ASHR);
23705ffd83dbSDimitry Andric auto Hi = Builder.buildAShr(
23715ffd83dbSDimitry Andric HalfTy, Unmerge.getReg(1),
23725ffd83dbSDimitry Andric Builder.buildConstant(HalfTy, HalfSize - 1));
23735ffd83dbSDimitry Andric
23745ffd83dbSDimitry Andric if (ShiftVal == HalfSize) {
23755ffd83dbSDimitry Andric // (G_ASHR i64:x, 32) ->
23765ffd83dbSDimitry Andric // G_MERGE_VALUES hi_32(x), (G_ASHR hi_32(x), 31)
2377bdd1243dSDimitry Andric Builder.buildMergeLikeInstr(DstReg, {Unmerge.getReg(1), Hi});
23785ffd83dbSDimitry Andric } else if (ShiftVal == Size - 1) {
23795ffd83dbSDimitry Andric // Don't need a second shift.
23805ffd83dbSDimitry Andric // (G_ASHR i64:x, 63) ->
23815ffd83dbSDimitry Andric // %narrowed = (G_ASHR hi_32(x), 31)
23825ffd83dbSDimitry Andric // G_MERGE_VALUES %narrowed, %narrowed
2383bdd1243dSDimitry Andric Builder.buildMergeLikeInstr(DstReg, {Hi, Hi});
23845ffd83dbSDimitry Andric } else {
23855ffd83dbSDimitry Andric auto Lo = Builder.buildAShr(
23865ffd83dbSDimitry Andric HalfTy, Unmerge.getReg(1),
23875ffd83dbSDimitry Andric Builder.buildConstant(HalfTy, ShiftVal - HalfSize));
23885ffd83dbSDimitry Andric
23895ffd83dbSDimitry Andric // (G_ASHR i64:x, C) ->, for C >= 32
23905ffd83dbSDimitry Andric // G_MERGE_VALUES (G_ASHR hi_32(x), C - 32), (G_ASHR hi_32(x), 31)
2391bdd1243dSDimitry Andric Builder.buildMergeLikeInstr(DstReg, {Lo, Hi});
23925ffd83dbSDimitry Andric }
23935ffd83dbSDimitry Andric }
23945ffd83dbSDimitry Andric
23955ffd83dbSDimitry Andric MI.eraseFromParent();
23965ffd83dbSDimitry Andric }
23975ffd83dbSDimitry Andric
tryCombineShiftToUnmerge(MachineInstr & MI,unsigned TargetShiftAmount)23985ffd83dbSDimitry Andric bool CombinerHelper::tryCombineShiftToUnmerge(MachineInstr &MI,
23995ffd83dbSDimitry Andric unsigned TargetShiftAmount) {
24005ffd83dbSDimitry Andric unsigned ShiftAmt;
24015ffd83dbSDimitry Andric if (matchCombineShiftToUnmerge(MI, TargetShiftAmount, ShiftAmt)) {
24025ffd83dbSDimitry Andric applyCombineShiftToUnmerge(MI, ShiftAmt);
24035ffd83dbSDimitry Andric return true;
24045ffd83dbSDimitry Andric }
24055ffd83dbSDimitry Andric
24065ffd83dbSDimitry Andric return false;
24075ffd83dbSDimitry Andric }
24085ffd83dbSDimitry Andric
matchCombineI2PToP2I(MachineInstr & MI,Register & Reg)2409e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineI2PToP2I(MachineInstr &MI, Register &Reg) {
2410e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_INTTOPTR && "Expected a G_INTTOPTR");
2411e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg();
2412e8d8bef9SDimitry Andric LLT DstTy = MRI.getType(DstReg);
2413e8d8bef9SDimitry Andric Register SrcReg = MI.getOperand(1).getReg();
2414e8d8bef9SDimitry Andric return mi_match(SrcReg, MRI,
2415e8d8bef9SDimitry Andric m_GPtrToInt(m_all_of(m_SpecificType(DstTy), m_Reg(Reg))));
2416e8d8bef9SDimitry Andric }
2417e8d8bef9SDimitry Andric
applyCombineI2PToP2I(MachineInstr & MI,Register & Reg)2418fe6060f1SDimitry Andric void CombinerHelper::applyCombineI2PToP2I(MachineInstr &MI, Register &Reg) {
2419e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_INTTOPTR && "Expected a G_INTTOPTR");
2420e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg();
2421e8d8bef9SDimitry Andric Builder.buildCopy(DstReg, Reg);
2422e8d8bef9SDimitry Andric MI.eraseFromParent();
2423e8d8bef9SDimitry Andric }
2424e8d8bef9SDimitry Andric
applyCombineP2IToI2P(MachineInstr & MI,Register & Reg)2425fe6060f1SDimitry Andric void CombinerHelper::applyCombineP2IToI2P(MachineInstr &MI, Register &Reg) {
2426e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_PTRTOINT && "Expected a G_PTRTOINT");
2427e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg();
2428e8d8bef9SDimitry Andric Builder.buildZExtOrTrunc(DstReg, Reg);
2429e8d8bef9SDimitry Andric MI.eraseFromParent();
2430e8d8bef9SDimitry Andric }
2431e8d8bef9SDimitry Andric
matchCombineAddP2IToPtrAdd(MachineInstr & MI,std::pair<Register,bool> & PtrReg)2432e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineAddP2IToPtrAdd(
2433e8d8bef9SDimitry Andric MachineInstr &MI, std::pair<Register, bool> &PtrReg) {
2434e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_ADD);
2435e8d8bef9SDimitry Andric Register LHS = MI.getOperand(1).getReg();
2436e8d8bef9SDimitry Andric Register RHS = MI.getOperand(2).getReg();
2437e8d8bef9SDimitry Andric LLT IntTy = MRI.getType(LHS);
2438e8d8bef9SDimitry Andric
2439e8d8bef9SDimitry Andric // G_PTR_ADD always has the pointer in the LHS, so we may need to commute the
2440e8d8bef9SDimitry Andric // instruction.
2441e8d8bef9SDimitry Andric PtrReg.second = false;
2442e8d8bef9SDimitry Andric for (Register SrcReg : {LHS, RHS}) {
2443e8d8bef9SDimitry Andric if (mi_match(SrcReg, MRI, m_GPtrToInt(m_Reg(PtrReg.first)))) {
2444e8d8bef9SDimitry Andric // Don't handle cases where the integer is implicitly converted to the
2445e8d8bef9SDimitry Andric // pointer width.
2446e8d8bef9SDimitry Andric LLT PtrTy = MRI.getType(PtrReg.first);
2447e8d8bef9SDimitry Andric if (PtrTy.getScalarSizeInBits() == IntTy.getScalarSizeInBits())
2448e8d8bef9SDimitry Andric return true;
2449e8d8bef9SDimitry Andric }
2450e8d8bef9SDimitry Andric
2451e8d8bef9SDimitry Andric PtrReg.second = true;
2452e8d8bef9SDimitry Andric }
2453e8d8bef9SDimitry Andric
2454e8d8bef9SDimitry Andric return false;
2455e8d8bef9SDimitry Andric }
2456e8d8bef9SDimitry Andric
applyCombineAddP2IToPtrAdd(MachineInstr & MI,std::pair<Register,bool> & PtrReg)2457fe6060f1SDimitry Andric void CombinerHelper::applyCombineAddP2IToPtrAdd(
2458e8d8bef9SDimitry Andric MachineInstr &MI, std::pair<Register, bool> &PtrReg) {
2459e8d8bef9SDimitry Andric Register Dst = MI.getOperand(0).getReg();
2460e8d8bef9SDimitry Andric Register LHS = MI.getOperand(1).getReg();
2461e8d8bef9SDimitry Andric Register RHS = MI.getOperand(2).getReg();
2462e8d8bef9SDimitry Andric
2463e8d8bef9SDimitry Andric const bool DoCommute = PtrReg.second;
2464e8d8bef9SDimitry Andric if (DoCommute)
2465e8d8bef9SDimitry Andric std::swap(LHS, RHS);
2466e8d8bef9SDimitry Andric LHS = PtrReg.first;
2467e8d8bef9SDimitry Andric
2468e8d8bef9SDimitry Andric LLT PtrTy = MRI.getType(LHS);
2469e8d8bef9SDimitry Andric
2470e8d8bef9SDimitry Andric auto PtrAdd = Builder.buildPtrAdd(PtrTy, LHS, RHS);
2471e8d8bef9SDimitry Andric Builder.buildPtrToInt(Dst, PtrAdd);
2472e8d8bef9SDimitry Andric MI.eraseFromParent();
2473e8d8bef9SDimitry Andric }
2474e8d8bef9SDimitry Andric
matchCombineConstPtrAddToI2P(MachineInstr & MI,APInt & NewCst)2475e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineConstPtrAddToI2P(MachineInstr &MI,
247604eeddc0SDimitry Andric APInt &NewCst) {
2477349cc55cSDimitry Andric auto &PtrAdd = cast<GPtrAdd>(MI);
2478349cc55cSDimitry Andric Register LHS = PtrAdd.getBaseReg();
2479349cc55cSDimitry Andric Register RHS = PtrAdd.getOffsetReg();
2480e8d8bef9SDimitry Andric MachineRegisterInfo &MRI = Builder.getMF().getRegInfo();
2481e8d8bef9SDimitry Andric
248204eeddc0SDimitry Andric if (auto RHSCst = getIConstantVRegVal(RHS, MRI)) {
248304eeddc0SDimitry Andric APInt Cst;
2484e8d8bef9SDimitry Andric if (mi_match(LHS, MRI, m_GIntToPtr(m_ICst(Cst)))) {
248504eeddc0SDimitry Andric auto DstTy = MRI.getType(PtrAdd.getReg(0));
248604eeddc0SDimitry Andric // G_INTTOPTR uses zero-extension
248704eeddc0SDimitry Andric NewCst = Cst.zextOrTrunc(DstTy.getSizeInBits());
248804eeddc0SDimitry Andric NewCst += RHSCst->sextOrTrunc(DstTy.getSizeInBits());
2489e8d8bef9SDimitry Andric return true;
2490e8d8bef9SDimitry Andric }
2491e8d8bef9SDimitry Andric }
2492e8d8bef9SDimitry Andric
2493e8d8bef9SDimitry Andric return false;
2494e8d8bef9SDimitry Andric }
2495e8d8bef9SDimitry Andric
applyCombineConstPtrAddToI2P(MachineInstr & MI,APInt & NewCst)2496fe6060f1SDimitry Andric void CombinerHelper::applyCombineConstPtrAddToI2P(MachineInstr &MI,
249704eeddc0SDimitry Andric APInt &NewCst) {
2498349cc55cSDimitry Andric auto &PtrAdd = cast<GPtrAdd>(MI);
2499349cc55cSDimitry Andric Register Dst = PtrAdd.getReg(0);
2500e8d8bef9SDimitry Andric
2501e8d8bef9SDimitry Andric Builder.buildConstant(Dst, NewCst);
2502349cc55cSDimitry Andric PtrAdd.eraseFromParent();
2503e8d8bef9SDimitry Andric }
2504e8d8bef9SDimitry Andric
matchCombineAnyExtTrunc(MachineInstr & MI,Register & Reg)2505e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineAnyExtTrunc(MachineInstr &MI, Register &Reg) {
2506e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_ANYEXT && "Expected a G_ANYEXT");
2507e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg();
2508e8d8bef9SDimitry Andric Register SrcReg = MI.getOperand(1).getReg();
25097a6dacacSDimitry Andric Register OriginalSrcReg = getSrcRegIgnoringCopies(SrcReg, MRI);
25107a6dacacSDimitry Andric if (OriginalSrcReg.isValid())
25117a6dacacSDimitry Andric SrcReg = OriginalSrcReg;
2512e8d8bef9SDimitry Andric LLT DstTy = MRI.getType(DstReg);
2513e8d8bef9SDimitry Andric return mi_match(SrcReg, MRI,
2514e8d8bef9SDimitry Andric m_GTrunc(m_all_of(m_Reg(Reg), m_SpecificType(DstTy))));
2515e8d8bef9SDimitry Andric }
2516e8d8bef9SDimitry Andric
matchCombineZextTrunc(MachineInstr & MI,Register & Reg)2517fe6060f1SDimitry Andric bool CombinerHelper::matchCombineZextTrunc(MachineInstr &MI, Register &Reg) {
2518fe6060f1SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_ZEXT && "Expected a G_ZEXT");
2519e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg();
2520fe6060f1SDimitry Andric Register SrcReg = MI.getOperand(1).getReg();
2521fe6060f1SDimitry Andric LLT DstTy = MRI.getType(DstReg);
2522fe6060f1SDimitry Andric if (mi_match(SrcReg, MRI,
2523fe6060f1SDimitry Andric m_GTrunc(m_all_of(m_Reg(Reg), m_SpecificType(DstTy))))) {
2524fe6060f1SDimitry Andric unsigned DstSize = DstTy.getScalarSizeInBits();
2525fe6060f1SDimitry Andric unsigned SrcSize = MRI.getType(SrcReg).getScalarSizeInBits();
2526fe6060f1SDimitry Andric return KB->getKnownBits(Reg).countMinLeadingZeros() >= DstSize - SrcSize;
2527fe6060f1SDimitry Andric }
2528fe6060f1SDimitry Andric return false;
2529e8d8bef9SDimitry Andric }
2530e8d8bef9SDimitry Andric
matchCombineExtOfExt(MachineInstr & MI,std::tuple<Register,unsigned> & MatchInfo)2531e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineExtOfExt(
2532e8d8bef9SDimitry Andric MachineInstr &MI, std::tuple<Register, unsigned> &MatchInfo) {
2533e8d8bef9SDimitry Andric assert((MI.getOpcode() == TargetOpcode::G_ANYEXT ||
2534e8d8bef9SDimitry Andric MI.getOpcode() == TargetOpcode::G_SEXT ||
2535e8d8bef9SDimitry Andric MI.getOpcode() == TargetOpcode::G_ZEXT) &&
2536e8d8bef9SDimitry Andric "Expected a G_[ASZ]EXT");
2537e8d8bef9SDimitry Andric Register SrcReg = MI.getOperand(1).getReg();
25387a6dacacSDimitry Andric Register OriginalSrcReg = getSrcRegIgnoringCopies(SrcReg, MRI);
25397a6dacacSDimitry Andric if (OriginalSrcReg.isValid())
25407a6dacacSDimitry Andric SrcReg = OriginalSrcReg;
2541e8d8bef9SDimitry Andric MachineInstr *SrcMI = MRI.getVRegDef(SrcReg);
2542e8d8bef9SDimitry Andric // Match exts with the same opcode, anyext([sz]ext) and sext(zext).
2543e8d8bef9SDimitry Andric unsigned Opc = MI.getOpcode();
2544e8d8bef9SDimitry Andric unsigned SrcOpc = SrcMI->getOpcode();
2545e8d8bef9SDimitry Andric if (Opc == SrcOpc ||
2546e8d8bef9SDimitry Andric (Opc == TargetOpcode::G_ANYEXT &&
2547e8d8bef9SDimitry Andric (SrcOpc == TargetOpcode::G_SEXT || SrcOpc == TargetOpcode::G_ZEXT)) ||
2548e8d8bef9SDimitry Andric (Opc == TargetOpcode::G_SEXT && SrcOpc == TargetOpcode::G_ZEXT)) {
2549e8d8bef9SDimitry Andric MatchInfo = std::make_tuple(SrcMI->getOperand(1).getReg(), SrcOpc);
2550e8d8bef9SDimitry Andric return true;
2551e8d8bef9SDimitry Andric }
2552e8d8bef9SDimitry Andric return false;
2553e8d8bef9SDimitry Andric }
2554e8d8bef9SDimitry Andric
applyCombineExtOfExt(MachineInstr & MI,std::tuple<Register,unsigned> & MatchInfo)2555fe6060f1SDimitry Andric void CombinerHelper::applyCombineExtOfExt(
2556e8d8bef9SDimitry Andric MachineInstr &MI, std::tuple<Register, unsigned> &MatchInfo) {
2557e8d8bef9SDimitry Andric assert((MI.getOpcode() == TargetOpcode::G_ANYEXT ||
2558e8d8bef9SDimitry Andric MI.getOpcode() == TargetOpcode::G_SEXT ||
2559e8d8bef9SDimitry Andric MI.getOpcode() == TargetOpcode::G_ZEXT) &&
2560e8d8bef9SDimitry Andric "Expected a G_[ASZ]EXT");
2561e8d8bef9SDimitry Andric
2562e8d8bef9SDimitry Andric Register Reg = std::get<0>(MatchInfo);
2563e8d8bef9SDimitry Andric unsigned SrcExtOp = std::get<1>(MatchInfo);
2564e8d8bef9SDimitry Andric
2565e8d8bef9SDimitry Andric // Combine exts with the same opcode.
2566e8d8bef9SDimitry Andric if (MI.getOpcode() == SrcExtOp) {
2567e8d8bef9SDimitry Andric Observer.changingInstr(MI);
2568e8d8bef9SDimitry Andric MI.getOperand(1).setReg(Reg);
2569e8d8bef9SDimitry Andric Observer.changedInstr(MI);
2570fe6060f1SDimitry Andric return;
2571e8d8bef9SDimitry Andric }
2572e8d8bef9SDimitry Andric
2573e8d8bef9SDimitry Andric // Combine:
2574e8d8bef9SDimitry Andric // - anyext([sz]ext x) to [sz]ext x
2575e8d8bef9SDimitry Andric // - sext(zext x) to zext x
2576e8d8bef9SDimitry Andric if (MI.getOpcode() == TargetOpcode::G_ANYEXT ||
2577e8d8bef9SDimitry Andric (MI.getOpcode() == TargetOpcode::G_SEXT &&
2578e8d8bef9SDimitry Andric SrcExtOp == TargetOpcode::G_ZEXT)) {
2579e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg();
2580e8d8bef9SDimitry Andric Builder.buildInstr(SrcExtOp, {DstReg}, {Reg});
2581e8d8bef9SDimitry Andric MI.eraseFromParent();
2582fe6060f1SDimitry Andric }
2583e8d8bef9SDimitry Andric }
2584e8d8bef9SDimitry Andric
matchCombineTruncOfExt(MachineInstr & MI,std::pair<Register,unsigned> & MatchInfo)2585e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineTruncOfExt(
2586e8d8bef9SDimitry Andric MachineInstr &MI, std::pair<Register, unsigned> &MatchInfo) {
2587e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_TRUNC && "Expected a G_TRUNC");
2588e8d8bef9SDimitry Andric Register SrcReg = MI.getOperand(1).getReg();
2589e8d8bef9SDimitry Andric MachineInstr *SrcMI = MRI.getVRegDef(SrcReg);
2590e8d8bef9SDimitry Andric unsigned SrcOpc = SrcMI->getOpcode();
2591e8d8bef9SDimitry Andric if (SrcOpc == TargetOpcode::G_ANYEXT || SrcOpc == TargetOpcode::G_SEXT ||
2592e8d8bef9SDimitry Andric SrcOpc == TargetOpcode::G_ZEXT) {
2593e8d8bef9SDimitry Andric MatchInfo = std::make_pair(SrcMI->getOperand(1).getReg(), SrcOpc);
2594e8d8bef9SDimitry Andric return true;
2595e8d8bef9SDimitry Andric }
2596e8d8bef9SDimitry Andric return false;
2597e8d8bef9SDimitry Andric }
2598e8d8bef9SDimitry Andric
applyCombineTruncOfExt(MachineInstr & MI,std::pair<Register,unsigned> & MatchInfo)2599fe6060f1SDimitry Andric void CombinerHelper::applyCombineTruncOfExt(
2600e8d8bef9SDimitry Andric MachineInstr &MI, std::pair<Register, unsigned> &MatchInfo) {
2601e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_TRUNC && "Expected a G_TRUNC");
2602e8d8bef9SDimitry Andric Register SrcReg = MatchInfo.first;
2603e8d8bef9SDimitry Andric unsigned SrcExtOp = MatchInfo.second;
2604e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg();
2605e8d8bef9SDimitry Andric LLT SrcTy = MRI.getType(SrcReg);
2606e8d8bef9SDimitry Andric LLT DstTy = MRI.getType(DstReg);
2607e8d8bef9SDimitry Andric if (SrcTy == DstTy) {
2608e8d8bef9SDimitry Andric MI.eraseFromParent();
2609e8d8bef9SDimitry Andric replaceRegWith(MRI, DstReg, SrcReg);
2610fe6060f1SDimitry Andric return;
2611e8d8bef9SDimitry Andric }
2612e8d8bef9SDimitry Andric if (SrcTy.getSizeInBits() < DstTy.getSizeInBits())
2613e8d8bef9SDimitry Andric Builder.buildInstr(SrcExtOp, {DstReg}, {SrcReg});
2614e8d8bef9SDimitry Andric else
2615e8d8bef9SDimitry Andric Builder.buildTrunc(DstReg, SrcReg);
2616e8d8bef9SDimitry Andric MI.eraseFromParent();
2617e8d8bef9SDimitry Andric }
2618e8d8bef9SDimitry Andric
getMidVTForTruncRightShiftCombine(LLT ShiftTy,LLT TruncTy)2619bdd1243dSDimitry Andric static LLT getMidVTForTruncRightShiftCombine(LLT ShiftTy, LLT TruncTy) {
2620bdd1243dSDimitry Andric const unsigned ShiftSize = ShiftTy.getScalarSizeInBits();
2621bdd1243dSDimitry Andric const unsigned TruncSize = TruncTy.getScalarSizeInBits();
2622bdd1243dSDimitry Andric
2623bdd1243dSDimitry Andric // ShiftTy > 32 > TruncTy -> 32
2624bdd1243dSDimitry Andric if (ShiftSize > 32 && TruncSize < 32)
2625bdd1243dSDimitry Andric return ShiftTy.changeElementSize(32);
2626bdd1243dSDimitry Andric
2627bdd1243dSDimitry Andric // TODO: We could also reduce to 16 bits, but that's more target-dependent.
2628bdd1243dSDimitry Andric // Some targets like it, some don't, some only like it under certain
2629bdd1243dSDimitry Andric // conditions/processor versions, etc.
2630bdd1243dSDimitry Andric // A TL hook might be needed for this.
2631bdd1243dSDimitry Andric
2632bdd1243dSDimitry Andric // Don't combine
2633bdd1243dSDimitry Andric return ShiftTy;
2634bdd1243dSDimitry Andric }
2635bdd1243dSDimitry Andric
matchCombineTruncOfShift(MachineInstr & MI,std::pair<MachineInstr *,LLT> & MatchInfo)2636bdd1243dSDimitry Andric bool CombinerHelper::matchCombineTruncOfShift(
2637bdd1243dSDimitry Andric MachineInstr &MI, std::pair<MachineInstr *, LLT> &MatchInfo) {
2638e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_TRUNC && "Expected a G_TRUNC");
2639e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg();
2640e8d8bef9SDimitry Andric Register SrcReg = MI.getOperand(1).getReg();
2641e8d8bef9SDimitry Andric
2642bdd1243dSDimitry Andric if (!MRI.hasOneNonDBGUse(SrcReg))
2643bdd1243dSDimitry Andric return false;
2644bdd1243dSDimitry Andric
2645bdd1243dSDimitry Andric LLT SrcTy = MRI.getType(SrcReg);
2646bdd1243dSDimitry Andric LLT DstTy = MRI.getType(DstReg);
2647bdd1243dSDimitry Andric
2648bdd1243dSDimitry Andric MachineInstr *SrcMI = getDefIgnoringCopies(SrcReg, MRI);
2649bdd1243dSDimitry Andric const auto &TL = getTargetLowering();
2650bdd1243dSDimitry Andric
2651bdd1243dSDimitry Andric LLT NewShiftTy;
2652bdd1243dSDimitry Andric switch (SrcMI->getOpcode()) {
2653bdd1243dSDimitry Andric default:
2654bdd1243dSDimitry Andric return false;
2655bdd1243dSDimitry Andric case TargetOpcode::G_SHL: {
2656bdd1243dSDimitry Andric NewShiftTy = DstTy;
2657bdd1243dSDimitry Andric
2658bdd1243dSDimitry Andric // Make sure new shift amount is legal.
2659bdd1243dSDimitry Andric KnownBits Known = KB->getKnownBits(SrcMI->getOperand(2).getReg());
2660bdd1243dSDimitry Andric if (Known.getMaxValue().uge(NewShiftTy.getScalarSizeInBits()))
2661bdd1243dSDimitry Andric return false;
2662bdd1243dSDimitry Andric break;
2663bdd1243dSDimitry Andric }
2664bdd1243dSDimitry Andric case TargetOpcode::G_LSHR:
2665bdd1243dSDimitry Andric case TargetOpcode::G_ASHR: {
2666bdd1243dSDimitry Andric // For right shifts, we conservatively do not do the transform if the TRUNC
2667bdd1243dSDimitry Andric // has any STORE users. The reason is that if we change the type of the
2668bdd1243dSDimitry Andric // shift, we may break the truncstore combine.
2669bdd1243dSDimitry Andric //
2670bdd1243dSDimitry Andric // TODO: Fix truncstore combine to handle (trunc(lshr (trunc x), k)).
2671bdd1243dSDimitry Andric for (auto &User : MRI.use_instructions(DstReg))
2672bdd1243dSDimitry Andric if (User.getOpcode() == TargetOpcode::G_STORE)
2673bdd1243dSDimitry Andric return false;
2674bdd1243dSDimitry Andric
2675bdd1243dSDimitry Andric NewShiftTy = getMidVTForTruncRightShiftCombine(SrcTy, DstTy);
2676bdd1243dSDimitry Andric if (NewShiftTy == SrcTy)
2677bdd1243dSDimitry Andric return false;
2678bdd1243dSDimitry Andric
2679bdd1243dSDimitry Andric // Make sure we won't lose information by truncating the high bits.
2680bdd1243dSDimitry Andric KnownBits Known = KB->getKnownBits(SrcMI->getOperand(2).getReg());
2681bdd1243dSDimitry Andric if (Known.getMaxValue().ugt(NewShiftTy.getScalarSizeInBits() -
2682bdd1243dSDimitry Andric DstTy.getScalarSizeInBits()))
2683bdd1243dSDimitry Andric return false;
2684bdd1243dSDimitry Andric break;
2685bdd1243dSDimitry Andric }
2686bdd1243dSDimitry Andric }
2687bdd1243dSDimitry Andric
2688bdd1243dSDimitry Andric if (!isLegalOrBeforeLegalizer(
2689bdd1243dSDimitry Andric {SrcMI->getOpcode(),
2690bdd1243dSDimitry Andric {NewShiftTy, TL.getPreferredShiftAmountTy(NewShiftTy)}}))
2691bdd1243dSDimitry Andric return false;
2692bdd1243dSDimitry Andric
2693bdd1243dSDimitry Andric MatchInfo = std::make_pair(SrcMI, NewShiftTy);
2694e8d8bef9SDimitry Andric return true;
2695e8d8bef9SDimitry Andric }
2696e8d8bef9SDimitry Andric
applyCombineTruncOfShift(MachineInstr & MI,std::pair<MachineInstr *,LLT> & MatchInfo)2697bdd1243dSDimitry Andric void CombinerHelper::applyCombineTruncOfShift(
2698bdd1243dSDimitry Andric MachineInstr &MI, std::pair<MachineInstr *, LLT> &MatchInfo) {
2699bdd1243dSDimitry Andric MachineInstr *ShiftMI = MatchInfo.first;
2700bdd1243dSDimitry Andric LLT NewShiftTy = MatchInfo.second;
2701bdd1243dSDimitry Andric
2702bdd1243dSDimitry Andric Register Dst = MI.getOperand(0).getReg();
2703bdd1243dSDimitry Andric LLT DstTy = MRI.getType(Dst);
2704bdd1243dSDimitry Andric
2705bdd1243dSDimitry Andric Register ShiftAmt = ShiftMI->getOperand(2).getReg();
2706bdd1243dSDimitry Andric Register ShiftSrc = ShiftMI->getOperand(1).getReg();
2707bdd1243dSDimitry Andric ShiftSrc = Builder.buildTrunc(NewShiftTy, ShiftSrc).getReg(0);
2708bdd1243dSDimitry Andric
2709bdd1243dSDimitry Andric Register NewShift =
2710bdd1243dSDimitry Andric Builder
2711bdd1243dSDimitry Andric .buildInstr(ShiftMI->getOpcode(), {NewShiftTy}, {ShiftSrc, ShiftAmt})
2712bdd1243dSDimitry Andric .getReg(0);
2713bdd1243dSDimitry Andric
2714bdd1243dSDimitry Andric if (NewShiftTy == DstTy)
2715bdd1243dSDimitry Andric replaceRegWith(MRI, Dst, NewShift);
2716bdd1243dSDimitry Andric else
2717bdd1243dSDimitry Andric Builder.buildTrunc(Dst, NewShift);
2718bdd1243dSDimitry Andric
2719bdd1243dSDimitry Andric eraseInst(MI);
2720e8d8bef9SDimitry Andric }
2721e8d8bef9SDimitry Andric
matchAnyExplicitUseIsUndef(MachineInstr & MI)27225ffd83dbSDimitry Andric bool CombinerHelper::matchAnyExplicitUseIsUndef(MachineInstr &MI) {
27235ffd83dbSDimitry Andric return any_of(MI.explicit_uses(), [this](const MachineOperand &MO) {
27245ffd83dbSDimitry Andric return MO.isReg() &&
27255ffd83dbSDimitry Andric getOpcodeDef(TargetOpcode::G_IMPLICIT_DEF, MO.getReg(), MRI);
27265ffd83dbSDimitry Andric });
27275ffd83dbSDimitry Andric }
27285ffd83dbSDimitry Andric
matchAllExplicitUsesAreUndef(MachineInstr & MI)27295ffd83dbSDimitry Andric bool CombinerHelper::matchAllExplicitUsesAreUndef(MachineInstr &MI) {
27305ffd83dbSDimitry Andric return all_of(MI.explicit_uses(), [this](const MachineOperand &MO) {
27315ffd83dbSDimitry Andric return !MO.isReg() ||
27325ffd83dbSDimitry Andric getOpcodeDef(TargetOpcode::G_IMPLICIT_DEF, MO.getReg(), MRI);
27335ffd83dbSDimitry Andric });
27345ffd83dbSDimitry Andric }
27355ffd83dbSDimitry Andric
matchUndefShuffleVectorMask(MachineInstr & MI)27365ffd83dbSDimitry Andric bool CombinerHelper::matchUndefShuffleVectorMask(MachineInstr &MI) {
27375ffd83dbSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_SHUFFLE_VECTOR);
27385ffd83dbSDimitry Andric ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask();
27395ffd83dbSDimitry Andric return all_of(Mask, [](int Elt) { return Elt < 0; });
27405ffd83dbSDimitry Andric }
27415ffd83dbSDimitry Andric
matchUndefStore(MachineInstr & MI)27425ffd83dbSDimitry Andric bool CombinerHelper::matchUndefStore(MachineInstr &MI) {
27435ffd83dbSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_STORE);
27445ffd83dbSDimitry Andric return getOpcodeDef(TargetOpcode::G_IMPLICIT_DEF, MI.getOperand(0).getReg(),
27455ffd83dbSDimitry Andric MRI);
27465ffd83dbSDimitry Andric }
27475ffd83dbSDimitry Andric
matchUndefSelectCmp(MachineInstr & MI)2748e8d8bef9SDimitry Andric bool CombinerHelper::matchUndefSelectCmp(MachineInstr &MI) {
2749e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_SELECT);
2750e8d8bef9SDimitry Andric return getOpcodeDef(TargetOpcode::G_IMPLICIT_DEF, MI.getOperand(1).getReg(),
2751e8d8bef9SDimitry Andric MRI);
2752e8d8bef9SDimitry Andric }
2753e8d8bef9SDimitry Andric
matchInsertExtractVecEltOutOfBounds(MachineInstr & MI)2754bdd1243dSDimitry Andric bool CombinerHelper::matchInsertExtractVecEltOutOfBounds(MachineInstr &MI) {
2755bdd1243dSDimitry Andric assert((MI.getOpcode() == TargetOpcode::G_INSERT_VECTOR_ELT ||
2756bdd1243dSDimitry Andric MI.getOpcode() == TargetOpcode::G_EXTRACT_VECTOR_ELT) &&
2757bdd1243dSDimitry Andric "Expected an insert/extract element op");
2758bdd1243dSDimitry Andric LLT VecTy = MRI.getType(MI.getOperand(1).getReg());
2759bdd1243dSDimitry Andric unsigned IdxIdx =
2760bdd1243dSDimitry Andric MI.getOpcode() == TargetOpcode::G_EXTRACT_VECTOR_ELT ? 2 : 3;
2761bdd1243dSDimitry Andric auto Idx = getIConstantVRegVal(MI.getOperand(IdxIdx).getReg(), MRI);
2762bdd1243dSDimitry Andric if (!Idx)
2763bdd1243dSDimitry Andric return false;
2764bdd1243dSDimitry Andric return Idx->getZExtValue() >= VecTy.getNumElements();
2765bdd1243dSDimitry Andric }
2766bdd1243dSDimitry Andric
matchConstantSelectCmp(MachineInstr & MI,unsigned & OpIdx)2767e8d8bef9SDimitry Andric bool CombinerHelper::matchConstantSelectCmp(MachineInstr &MI, unsigned &OpIdx) {
2768349cc55cSDimitry Andric GSelect &SelMI = cast<GSelect>(MI);
2769349cc55cSDimitry Andric auto Cst =
2770349cc55cSDimitry Andric isConstantOrConstantSplatVector(*MRI.getVRegDef(SelMI.getCondReg()), MRI);
2771349cc55cSDimitry Andric if (!Cst)
2772e8d8bef9SDimitry Andric return false;
2773349cc55cSDimitry Andric OpIdx = Cst->isZero() ? 3 : 2;
2774349cc55cSDimitry Andric return true;
2775e8d8bef9SDimitry Andric }
2776e8d8bef9SDimitry Andric
eraseInst(MachineInstr & MI)277706c3fb27SDimitry Andric void CombinerHelper::eraseInst(MachineInstr &MI) { MI.eraseFromParent(); }
27785ffd83dbSDimitry Andric
matchEqualDefs(const MachineOperand & MOP1,const MachineOperand & MOP2)27795ffd83dbSDimitry Andric bool CombinerHelper::matchEqualDefs(const MachineOperand &MOP1,
27805ffd83dbSDimitry Andric const MachineOperand &MOP2) {
27815ffd83dbSDimitry Andric if (!MOP1.isReg() || !MOP2.isReg())
27825ffd83dbSDimitry Andric return false;
2783349cc55cSDimitry Andric auto InstAndDef1 = getDefSrcRegIgnoringCopies(MOP1.getReg(), MRI);
2784349cc55cSDimitry Andric if (!InstAndDef1)
27855ffd83dbSDimitry Andric return false;
2786349cc55cSDimitry Andric auto InstAndDef2 = getDefSrcRegIgnoringCopies(MOP2.getReg(), MRI);
2787349cc55cSDimitry Andric if (!InstAndDef2)
27885ffd83dbSDimitry Andric return false;
2789349cc55cSDimitry Andric MachineInstr *I1 = InstAndDef1->MI;
2790349cc55cSDimitry Andric MachineInstr *I2 = InstAndDef2->MI;
27915ffd83dbSDimitry Andric
27925ffd83dbSDimitry Andric // Handle a case like this:
27935ffd83dbSDimitry Andric //
27945ffd83dbSDimitry Andric // %0:_(s64), %1:_(s64) = G_UNMERGE_VALUES %2:_(<2 x s64>)
27955ffd83dbSDimitry Andric //
27965ffd83dbSDimitry Andric // Even though %0 and %1 are produced by the same instruction they are not
27975ffd83dbSDimitry Andric // the same values.
27985ffd83dbSDimitry Andric if (I1 == I2)
27995ffd83dbSDimitry Andric return MOP1.getReg() == MOP2.getReg();
28005ffd83dbSDimitry Andric
28015ffd83dbSDimitry Andric // If we have an instruction which loads or stores, we can't guarantee that
28025ffd83dbSDimitry Andric // it is identical.
28035ffd83dbSDimitry Andric //
28045ffd83dbSDimitry Andric // For example, we may have
28055ffd83dbSDimitry Andric //
28065ffd83dbSDimitry Andric // %x1 = G_LOAD %addr (load N from @somewhere)
28075ffd83dbSDimitry Andric // ...
28085ffd83dbSDimitry Andric // call @foo
28095ffd83dbSDimitry Andric // ...
28105ffd83dbSDimitry Andric // %x2 = G_LOAD %addr (load N from @somewhere)
28115ffd83dbSDimitry Andric // ...
28125ffd83dbSDimitry Andric // %or = G_OR %x1, %x2
28135ffd83dbSDimitry Andric //
28145ffd83dbSDimitry Andric // It's possible that @foo will modify whatever lives at the address we're
28155ffd83dbSDimitry Andric // loading from. To be safe, let's just assume that all loads and stores
28165ffd83dbSDimitry Andric // are different (unless we have something which is guaranteed to not
28175ffd83dbSDimitry Andric // change.)
2818fcaf7f86SDimitry Andric if (I1->mayLoadOrStore() && !I1->isDereferenceableInvariantLoad())
28195ffd83dbSDimitry Andric return false;
28205ffd83dbSDimitry Andric
282181ad6265SDimitry Andric // If both instructions are loads or stores, they are equal only if both
282281ad6265SDimitry Andric // are dereferenceable invariant loads with the same number of bits.
282381ad6265SDimitry Andric if (I1->mayLoadOrStore() && I2->mayLoadOrStore()) {
282481ad6265SDimitry Andric GLoadStore *LS1 = dyn_cast<GLoadStore>(I1);
282581ad6265SDimitry Andric GLoadStore *LS2 = dyn_cast<GLoadStore>(I2);
282681ad6265SDimitry Andric if (!LS1 || !LS2)
282781ad6265SDimitry Andric return false;
282881ad6265SDimitry Andric
2829fcaf7f86SDimitry Andric if (!I2->isDereferenceableInvariantLoad() ||
283081ad6265SDimitry Andric (LS1->getMemSizeInBits() != LS2->getMemSizeInBits()))
283181ad6265SDimitry Andric return false;
283281ad6265SDimitry Andric }
283381ad6265SDimitry Andric
28345ffd83dbSDimitry Andric // Check for physical registers on the instructions first to avoid cases
28355ffd83dbSDimitry Andric // like this:
28365ffd83dbSDimitry Andric //
28375ffd83dbSDimitry Andric // %a = COPY $physreg
28385ffd83dbSDimitry Andric // ...
28395ffd83dbSDimitry Andric // SOMETHING implicit-def $physreg
28405ffd83dbSDimitry Andric // ...
28415ffd83dbSDimitry Andric // %b = COPY $physreg
28425ffd83dbSDimitry Andric //
28435ffd83dbSDimitry Andric // These copies are not equivalent.
28445ffd83dbSDimitry Andric if (any_of(I1->uses(), [](const MachineOperand &MO) {
28455ffd83dbSDimitry Andric return MO.isReg() && MO.getReg().isPhysical();
28465ffd83dbSDimitry Andric })) {
28475ffd83dbSDimitry Andric // Check if we have a case like this:
28485ffd83dbSDimitry Andric //
28495ffd83dbSDimitry Andric // %a = COPY $physreg
28505ffd83dbSDimitry Andric // %b = COPY %a
28515ffd83dbSDimitry Andric //
28525ffd83dbSDimitry Andric // In this case, I1 and I2 will both be equal to %a = COPY $physreg.
28535ffd83dbSDimitry Andric // From that, we know that they must have the same value, since they must
28545ffd83dbSDimitry Andric // have come from the same COPY.
28555ffd83dbSDimitry Andric return I1->isIdenticalTo(*I2);
28565ffd83dbSDimitry Andric }
28575ffd83dbSDimitry Andric
28585ffd83dbSDimitry Andric // We don't have any physical registers, so we don't necessarily need the
28595ffd83dbSDimitry Andric // same vreg defs.
28605ffd83dbSDimitry Andric //
28615ffd83dbSDimitry Andric // On the off-chance that there's some target instruction feeding into the
28625ffd83dbSDimitry Andric // instruction, let's use produceSameValue instead of isIdenticalTo.
2863349cc55cSDimitry Andric if (Builder.getTII().produceSameValue(*I1, *I2, &MRI)) {
2864349cc55cSDimitry Andric // Handle instructions with multiple defs that produce same values. Values
2865349cc55cSDimitry Andric // are same for operands with same index.
2866349cc55cSDimitry Andric // %0:_(s8), %1:_(s8), %2:_(s8), %3:_(s8) = G_UNMERGE_VALUES %4:_(<4 x s8>)
2867349cc55cSDimitry Andric // %5:_(s8), %6:_(s8), %7:_(s8), %8:_(s8) = G_UNMERGE_VALUES %4:_(<4 x s8>)
2868349cc55cSDimitry Andric // I1 and I2 are different instructions but produce same values,
2869349cc55cSDimitry Andric // %1 and %6 are same, %1 and %7 are not the same value.
2870*0fca6ea1SDimitry Andric return I1->findRegisterDefOperandIdx(InstAndDef1->Reg, /*TRI=*/nullptr) ==
2871*0fca6ea1SDimitry Andric I2->findRegisterDefOperandIdx(InstAndDef2->Reg, /*TRI=*/nullptr);
2872349cc55cSDimitry Andric }
2873349cc55cSDimitry Andric return false;
28745ffd83dbSDimitry Andric }
28755ffd83dbSDimitry Andric
matchConstantOp(const MachineOperand & MOP,int64_t C)28765ffd83dbSDimitry Andric bool CombinerHelper::matchConstantOp(const MachineOperand &MOP, int64_t C) {
28775ffd83dbSDimitry Andric if (!MOP.isReg())
28785ffd83dbSDimitry Andric return false;
2879349cc55cSDimitry Andric auto *MI = MRI.getVRegDef(MOP.getReg());
2880349cc55cSDimitry Andric auto MaybeCst = isConstantOrConstantSplatVector(*MI, MRI);
288181ad6265SDimitry Andric return MaybeCst && MaybeCst->getBitWidth() <= 64 &&
2882349cc55cSDimitry Andric MaybeCst->getSExtValue() == C;
28835ffd83dbSDimitry Andric }
28845ffd83dbSDimitry Andric
matchConstantFPOp(const MachineOperand & MOP,double C)28855f757f3fSDimitry Andric bool CombinerHelper::matchConstantFPOp(const MachineOperand &MOP, double C) {
28865f757f3fSDimitry Andric if (!MOP.isReg())
28875f757f3fSDimitry Andric return false;
28885f757f3fSDimitry Andric std::optional<FPValueAndVReg> MaybeCst;
28895f757f3fSDimitry Andric if (!mi_match(MOP.getReg(), MRI, m_GFCstOrSplat(MaybeCst)))
28905f757f3fSDimitry Andric return false;
28915f757f3fSDimitry Andric
28925f757f3fSDimitry Andric return MaybeCst->Value.isExactlyValue(C);
28935f757f3fSDimitry Andric }
28945f757f3fSDimitry Andric
replaceSingleDefInstWithOperand(MachineInstr & MI,unsigned OpIdx)289506c3fb27SDimitry Andric void CombinerHelper::replaceSingleDefInstWithOperand(MachineInstr &MI,
28965ffd83dbSDimitry Andric unsigned OpIdx) {
28975ffd83dbSDimitry Andric assert(MI.getNumExplicitDefs() == 1 && "Expected one explicit def?");
28985ffd83dbSDimitry Andric Register OldReg = MI.getOperand(0).getReg();
28995ffd83dbSDimitry Andric Register Replacement = MI.getOperand(OpIdx).getReg();
29005ffd83dbSDimitry Andric assert(canReplaceReg(OldReg, Replacement, MRI) && "Cannot replace register?");
29015ffd83dbSDimitry Andric MI.eraseFromParent();
29025ffd83dbSDimitry Andric replaceRegWith(MRI, OldReg, Replacement);
29035ffd83dbSDimitry Andric }
29045ffd83dbSDimitry Andric
replaceSingleDefInstWithReg(MachineInstr & MI,Register Replacement)290506c3fb27SDimitry Andric void CombinerHelper::replaceSingleDefInstWithReg(MachineInstr &MI,
2906e8d8bef9SDimitry Andric Register Replacement) {
2907e8d8bef9SDimitry Andric assert(MI.getNumExplicitDefs() == 1 && "Expected one explicit def?");
2908e8d8bef9SDimitry Andric Register OldReg = MI.getOperand(0).getReg();
2909e8d8bef9SDimitry Andric assert(canReplaceReg(OldReg, Replacement, MRI) && "Cannot replace register?");
2910e8d8bef9SDimitry Andric MI.eraseFromParent();
2911e8d8bef9SDimitry Andric replaceRegWith(MRI, OldReg, Replacement);
2912e8d8bef9SDimitry Andric }
2913e8d8bef9SDimitry Andric
matchConstantLargerBitWidth(MachineInstr & MI,unsigned ConstIdx)29145f757f3fSDimitry Andric bool CombinerHelper::matchConstantLargerBitWidth(MachineInstr &MI,
29155f757f3fSDimitry Andric unsigned ConstIdx) {
29165f757f3fSDimitry Andric Register ConstReg = MI.getOperand(ConstIdx).getReg();
29175f757f3fSDimitry Andric LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
29185f757f3fSDimitry Andric
29195f757f3fSDimitry Andric // Get the shift amount
29205f757f3fSDimitry Andric auto VRegAndVal = getIConstantVRegValWithLookThrough(ConstReg, MRI);
29215f757f3fSDimitry Andric if (!VRegAndVal)
29225f757f3fSDimitry Andric return false;
29235f757f3fSDimitry Andric
29245f757f3fSDimitry Andric // Return true of shift amount >= Bitwidth
29255f757f3fSDimitry Andric return (VRegAndVal->Value.uge(DstTy.getSizeInBits()));
29265f757f3fSDimitry Andric }
29275f757f3fSDimitry Andric
applyFunnelShiftConstantModulo(MachineInstr & MI)29285f757f3fSDimitry Andric void CombinerHelper::applyFunnelShiftConstantModulo(MachineInstr &MI) {
29295f757f3fSDimitry Andric assert((MI.getOpcode() == TargetOpcode::G_FSHL ||
29305f757f3fSDimitry Andric MI.getOpcode() == TargetOpcode::G_FSHR) &&
29315f757f3fSDimitry Andric "This is not a funnel shift operation");
29325f757f3fSDimitry Andric
29335f757f3fSDimitry Andric Register ConstReg = MI.getOperand(3).getReg();
29345f757f3fSDimitry Andric LLT ConstTy = MRI.getType(ConstReg);
29355f757f3fSDimitry Andric LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
29365f757f3fSDimitry Andric
29375f757f3fSDimitry Andric auto VRegAndVal = getIConstantVRegValWithLookThrough(ConstReg, MRI);
29385f757f3fSDimitry Andric assert((VRegAndVal) && "Value is not a constant");
29395f757f3fSDimitry Andric
29405f757f3fSDimitry Andric // Calculate the new Shift Amount = Old Shift Amount % BitWidth
29415f757f3fSDimitry Andric APInt NewConst = VRegAndVal->Value.urem(
29425f757f3fSDimitry Andric APInt(ConstTy.getSizeInBits(), DstTy.getScalarSizeInBits()));
29435f757f3fSDimitry Andric
29445f757f3fSDimitry Andric auto NewConstInstr = Builder.buildConstant(ConstTy, NewConst.getZExtValue());
29455f757f3fSDimitry Andric Builder.buildInstr(
29465f757f3fSDimitry Andric MI.getOpcode(), {MI.getOperand(0)},
29475f757f3fSDimitry Andric {MI.getOperand(1), MI.getOperand(2), NewConstInstr.getReg(0)});
29485f757f3fSDimitry Andric
29495f757f3fSDimitry Andric MI.eraseFromParent();
29505f757f3fSDimitry Andric }
29515f757f3fSDimitry Andric
matchSelectSameVal(MachineInstr & MI)29525ffd83dbSDimitry Andric bool CombinerHelper::matchSelectSameVal(MachineInstr &MI) {
29535ffd83dbSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_SELECT);
29545ffd83dbSDimitry Andric // Match (cond ? x : x)
29555ffd83dbSDimitry Andric return matchEqualDefs(MI.getOperand(2), MI.getOperand(3)) &&
29565ffd83dbSDimitry Andric canReplaceReg(MI.getOperand(0).getReg(), MI.getOperand(2).getReg(),
29575ffd83dbSDimitry Andric MRI);
29585ffd83dbSDimitry Andric }
29595ffd83dbSDimitry Andric
matchBinOpSameVal(MachineInstr & MI)29605ffd83dbSDimitry Andric bool CombinerHelper::matchBinOpSameVal(MachineInstr &MI) {
29615ffd83dbSDimitry Andric return matchEqualDefs(MI.getOperand(1), MI.getOperand(2)) &&
29625ffd83dbSDimitry Andric canReplaceReg(MI.getOperand(0).getReg(), MI.getOperand(1).getReg(),
29635ffd83dbSDimitry Andric MRI);
29645ffd83dbSDimitry Andric }
29655ffd83dbSDimitry Andric
matchOperandIsZero(MachineInstr & MI,unsigned OpIdx)29665ffd83dbSDimitry Andric bool CombinerHelper::matchOperandIsZero(MachineInstr &MI, unsigned OpIdx) {
29675ffd83dbSDimitry Andric return matchConstantOp(MI.getOperand(OpIdx), 0) &&
29685ffd83dbSDimitry Andric canReplaceReg(MI.getOperand(0).getReg(), MI.getOperand(OpIdx).getReg(),
29695ffd83dbSDimitry Andric MRI);
29705ffd83dbSDimitry Andric }
29715ffd83dbSDimitry Andric
matchOperandIsUndef(MachineInstr & MI,unsigned OpIdx)2972e8d8bef9SDimitry Andric bool CombinerHelper::matchOperandIsUndef(MachineInstr &MI, unsigned OpIdx) {
2973e8d8bef9SDimitry Andric MachineOperand &MO = MI.getOperand(OpIdx);
2974e8d8bef9SDimitry Andric return MO.isReg() &&
2975e8d8bef9SDimitry Andric getOpcodeDef(TargetOpcode::G_IMPLICIT_DEF, MO.getReg(), MRI);
2976e8d8bef9SDimitry Andric }
2977e8d8bef9SDimitry Andric
matchOperandIsKnownToBeAPowerOfTwo(MachineInstr & MI,unsigned OpIdx)2978e8d8bef9SDimitry Andric bool CombinerHelper::matchOperandIsKnownToBeAPowerOfTwo(MachineInstr &MI,
2979e8d8bef9SDimitry Andric unsigned OpIdx) {
2980e8d8bef9SDimitry Andric MachineOperand &MO = MI.getOperand(OpIdx);
2981e8d8bef9SDimitry Andric return isKnownToBeAPowerOfTwo(MO.getReg(), MRI, KB);
2982e8d8bef9SDimitry Andric }
2983e8d8bef9SDimitry Andric
replaceInstWithFConstant(MachineInstr & MI,double C)298406c3fb27SDimitry Andric void CombinerHelper::replaceInstWithFConstant(MachineInstr &MI, double C) {
29855ffd83dbSDimitry Andric assert(MI.getNumDefs() == 1 && "Expected only one def?");
29865ffd83dbSDimitry Andric Builder.buildFConstant(MI.getOperand(0), C);
29875ffd83dbSDimitry Andric MI.eraseFromParent();
29885ffd83dbSDimitry Andric }
29895ffd83dbSDimitry Andric
replaceInstWithConstant(MachineInstr & MI,int64_t C)299006c3fb27SDimitry Andric void CombinerHelper::replaceInstWithConstant(MachineInstr &MI, int64_t C) {
29915ffd83dbSDimitry Andric assert(MI.getNumDefs() == 1 && "Expected only one def?");
29925ffd83dbSDimitry Andric Builder.buildConstant(MI.getOperand(0), C);
29935ffd83dbSDimitry Andric MI.eraseFromParent();
29945ffd83dbSDimitry Andric }
29955ffd83dbSDimitry Andric
replaceInstWithConstant(MachineInstr & MI,APInt C)299606c3fb27SDimitry Andric void CombinerHelper::replaceInstWithConstant(MachineInstr &MI, APInt C) {
2997fe6060f1SDimitry Andric assert(MI.getNumDefs() == 1 && "Expected only one def?");
2998fe6060f1SDimitry Andric Builder.buildConstant(MI.getOperand(0), C);
2999fe6060f1SDimitry Andric MI.eraseFromParent();
3000fe6060f1SDimitry Andric }
3001fe6060f1SDimitry Andric
replaceInstWithFConstant(MachineInstr & MI,ConstantFP * CFP)3002*0fca6ea1SDimitry Andric void CombinerHelper::replaceInstWithFConstant(MachineInstr &MI,
3003*0fca6ea1SDimitry Andric ConstantFP *CFP) {
30045f757f3fSDimitry Andric assert(MI.getNumDefs() == 1 && "Expected only one def?");
30055f757f3fSDimitry Andric Builder.buildFConstant(MI.getOperand(0), CFP->getValueAPF());
30065f757f3fSDimitry Andric MI.eraseFromParent();
30075f757f3fSDimitry Andric }
30085f757f3fSDimitry Andric
replaceInstWithUndef(MachineInstr & MI)300906c3fb27SDimitry Andric void CombinerHelper::replaceInstWithUndef(MachineInstr &MI) {
30105ffd83dbSDimitry Andric assert(MI.getNumDefs() == 1 && "Expected only one def?");
30115ffd83dbSDimitry Andric Builder.buildUndef(MI.getOperand(0));
30125ffd83dbSDimitry Andric MI.eraseFromParent();
30135ffd83dbSDimitry Andric }
30145ffd83dbSDimitry Andric
matchSimplifyAddToSub(MachineInstr & MI,std::tuple<Register,Register> & MatchInfo)30155ffd83dbSDimitry Andric bool CombinerHelper::matchSimplifyAddToSub(
30165ffd83dbSDimitry Andric MachineInstr &MI, std::tuple<Register, Register> &MatchInfo) {
30175ffd83dbSDimitry Andric Register LHS = MI.getOperand(1).getReg();
30185ffd83dbSDimitry Andric Register RHS = MI.getOperand(2).getReg();
30195ffd83dbSDimitry Andric Register &NewLHS = std::get<0>(MatchInfo);
30205ffd83dbSDimitry Andric Register &NewRHS = std::get<1>(MatchInfo);
30215ffd83dbSDimitry Andric
30225ffd83dbSDimitry Andric // Helper lambda to check for opportunities for
30235ffd83dbSDimitry Andric // ((0-A) + B) -> B - A
30245ffd83dbSDimitry Andric // (A + (0-B)) -> A - B
30255ffd83dbSDimitry Andric auto CheckFold = [&](Register &MaybeSub, Register &MaybeNewLHS) {
3026e8d8bef9SDimitry Andric if (!mi_match(MaybeSub, MRI, m_Neg(m_Reg(NewRHS))))
30275ffd83dbSDimitry Andric return false;
30285ffd83dbSDimitry Andric NewLHS = MaybeNewLHS;
30295ffd83dbSDimitry Andric return true;
30305ffd83dbSDimitry Andric };
30315ffd83dbSDimitry Andric
30325ffd83dbSDimitry Andric return CheckFold(LHS, RHS) || CheckFold(RHS, LHS);
30335ffd83dbSDimitry Andric }
30345ffd83dbSDimitry Andric
matchCombineInsertVecElts(MachineInstr & MI,SmallVectorImpl<Register> & MatchInfo)3035e8d8bef9SDimitry Andric bool CombinerHelper::matchCombineInsertVecElts(
3036e8d8bef9SDimitry Andric MachineInstr &MI, SmallVectorImpl<Register> &MatchInfo) {
3037e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_INSERT_VECTOR_ELT &&
3038e8d8bef9SDimitry Andric "Invalid opcode");
3039e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg();
3040e8d8bef9SDimitry Andric LLT DstTy = MRI.getType(DstReg);
3041e8d8bef9SDimitry Andric assert(DstTy.isVector() && "Invalid G_INSERT_VECTOR_ELT?");
3042e8d8bef9SDimitry Andric unsigned NumElts = DstTy.getNumElements();
3043e8d8bef9SDimitry Andric // If this MI is part of a sequence of insert_vec_elts, then
3044e8d8bef9SDimitry Andric // don't do the combine in the middle of the sequence.
3045e8d8bef9SDimitry Andric if (MRI.hasOneUse(DstReg) && MRI.use_instr_begin(DstReg)->getOpcode() ==
3046e8d8bef9SDimitry Andric TargetOpcode::G_INSERT_VECTOR_ELT)
3047e8d8bef9SDimitry Andric return false;
3048e8d8bef9SDimitry Andric MachineInstr *CurrInst = &MI;
3049e8d8bef9SDimitry Andric MachineInstr *TmpInst;
3050e8d8bef9SDimitry Andric int64_t IntImm;
3051e8d8bef9SDimitry Andric Register TmpReg;
3052e8d8bef9SDimitry Andric MatchInfo.resize(NumElts);
3053e8d8bef9SDimitry Andric while (mi_match(
3054e8d8bef9SDimitry Andric CurrInst->getOperand(0).getReg(), MRI,
3055e8d8bef9SDimitry Andric m_GInsertVecElt(m_MInstr(TmpInst), m_Reg(TmpReg), m_ICst(IntImm)))) {
3056bdd1243dSDimitry Andric if (IntImm >= NumElts || IntImm < 0)
3057e8d8bef9SDimitry Andric return false;
3058e8d8bef9SDimitry Andric if (!MatchInfo[IntImm])
3059e8d8bef9SDimitry Andric MatchInfo[IntImm] = TmpReg;
3060e8d8bef9SDimitry Andric CurrInst = TmpInst;
3061e8d8bef9SDimitry Andric }
3062e8d8bef9SDimitry Andric // Variable index.
3063e8d8bef9SDimitry Andric if (CurrInst->getOpcode() == TargetOpcode::G_INSERT_VECTOR_ELT)
3064e8d8bef9SDimitry Andric return false;
3065e8d8bef9SDimitry Andric if (TmpInst->getOpcode() == TargetOpcode::G_BUILD_VECTOR) {
3066e8d8bef9SDimitry Andric for (unsigned I = 1; I < TmpInst->getNumOperands(); ++I) {
3067e8d8bef9SDimitry Andric if (!MatchInfo[I - 1].isValid())
3068e8d8bef9SDimitry Andric MatchInfo[I - 1] = TmpInst->getOperand(I).getReg();
3069e8d8bef9SDimitry Andric }
3070e8d8bef9SDimitry Andric return true;
3071e8d8bef9SDimitry Andric }
3072*0fca6ea1SDimitry Andric // If we didn't end in a G_IMPLICIT_DEF and the source is not fully
3073*0fca6ea1SDimitry Andric // overwritten, bail out.
3074*0fca6ea1SDimitry Andric return TmpInst->getOpcode() == TargetOpcode::G_IMPLICIT_DEF ||
3075*0fca6ea1SDimitry Andric all_of(MatchInfo, [](Register Reg) { return !!Reg; });
3076e8d8bef9SDimitry Andric }
3077e8d8bef9SDimitry Andric
applyCombineInsertVecElts(MachineInstr & MI,SmallVectorImpl<Register> & MatchInfo)3078fe6060f1SDimitry Andric void CombinerHelper::applyCombineInsertVecElts(
3079e8d8bef9SDimitry Andric MachineInstr &MI, SmallVectorImpl<Register> &MatchInfo) {
3080e8d8bef9SDimitry Andric Register UndefReg;
3081e8d8bef9SDimitry Andric auto GetUndef = [&]() {
3082e8d8bef9SDimitry Andric if (UndefReg)
3083e8d8bef9SDimitry Andric return UndefReg;
3084e8d8bef9SDimitry Andric LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
3085e8d8bef9SDimitry Andric UndefReg = Builder.buildUndef(DstTy.getScalarType()).getReg(0);
3086e8d8bef9SDimitry Andric return UndefReg;
3087e8d8bef9SDimitry Andric };
3088*0fca6ea1SDimitry Andric for (Register &Reg : MatchInfo) {
3089*0fca6ea1SDimitry Andric if (!Reg)
3090*0fca6ea1SDimitry Andric Reg = GetUndef();
3091e8d8bef9SDimitry Andric }
3092e8d8bef9SDimitry Andric Builder.buildBuildVector(MI.getOperand(0).getReg(), MatchInfo);
3093e8d8bef9SDimitry Andric MI.eraseFromParent();
3094e8d8bef9SDimitry Andric }
3095e8d8bef9SDimitry Andric
applySimplifyAddToSub(MachineInstr & MI,std::tuple<Register,Register> & MatchInfo)3096fe6060f1SDimitry Andric void CombinerHelper::applySimplifyAddToSub(
30975ffd83dbSDimitry Andric MachineInstr &MI, std::tuple<Register, Register> &MatchInfo) {
30985ffd83dbSDimitry Andric Register SubLHS, SubRHS;
30995ffd83dbSDimitry Andric std::tie(SubLHS, SubRHS) = MatchInfo;
31005ffd83dbSDimitry Andric Builder.buildSub(MI.getOperand(0).getReg(), SubLHS, SubRHS);
31015ffd83dbSDimitry Andric MI.eraseFromParent();
31025ffd83dbSDimitry Andric }
31035ffd83dbSDimitry Andric
matchHoistLogicOpWithSameOpcodeHands(MachineInstr & MI,InstructionStepsMatchInfo & MatchInfo)3104e8d8bef9SDimitry Andric bool CombinerHelper::matchHoistLogicOpWithSameOpcodeHands(
3105e8d8bef9SDimitry Andric MachineInstr &MI, InstructionStepsMatchInfo &MatchInfo) {
3106e8d8bef9SDimitry Andric // Matches: logic (hand x, ...), (hand y, ...) -> hand (logic x, y), ...
3107e8d8bef9SDimitry Andric //
3108e8d8bef9SDimitry Andric // Creates the new hand + logic instruction (but does not insert them.)
3109e8d8bef9SDimitry Andric //
3110e8d8bef9SDimitry Andric // On success, MatchInfo is populated with the new instructions. These are
3111e8d8bef9SDimitry Andric // inserted in applyHoistLogicOpWithSameOpcodeHands.
3112e8d8bef9SDimitry Andric unsigned LogicOpcode = MI.getOpcode();
3113e8d8bef9SDimitry Andric assert(LogicOpcode == TargetOpcode::G_AND ||
3114e8d8bef9SDimitry Andric LogicOpcode == TargetOpcode::G_OR ||
3115e8d8bef9SDimitry Andric LogicOpcode == TargetOpcode::G_XOR);
3116e8d8bef9SDimitry Andric MachineIRBuilder MIB(MI);
3117e8d8bef9SDimitry Andric Register Dst = MI.getOperand(0).getReg();
3118e8d8bef9SDimitry Andric Register LHSReg = MI.getOperand(1).getReg();
3119e8d8bef9SDimitry Andric Register RHSReg = MI.getOperand(2).getReg();
3120e8d8bef9SDimitry Andric
3121e8d8bef9SDimitry Andric // Don't recompute anything.
3122e8d8bef9SDimitry Andric if (!MRI.hasOneNonDBGUse(LHSReg) || !MRI.hasOneNonDBGUse(RHSReg))
3123e8d8bef9SDimitry Andric return false;
3124e8d8bef9SDimitry Andric
3125e8d8bef9SDimitry Andric // Make sure we have (hand x, ...), (hand y, ...)
3126e8d8bef9SDimitry Andric MachineInstr *LeftHandInst = getDefIgnoringCopies(LHSReg, MRI);
3127e8d8bef9SDimitry Andric MachineInstr *RightHandInst = getDefIgnoringCopies(RHSReg, MRI);
3128e8d8bef9SDimitry Andric if (!LeftHandInst || !RightHandInst)
3129e8d8bef9SDimitry Andric return false;
3130e8d8bef9SDimitry Andric unsigned HandOpcode = LeftHandInst->getOpcode();
3131e8d8bef9SDimitry Andric if (HandOpcode != RightHandInst->getOpcode())
3132e8d8bef9SDimitry Andric return false;
3133e8d8bef9SDimitry Andric if (!LeftHandInst->getOperand(1).isReg() ||
3134e8d8bef9SDimitry Andric !RightHandInst->getOperand(1).isReg())
3135e8d8bef9SDimitry Andric return false;
3136e8d8bef9SDimitry Andric
3137e8d8bef9SDimitry Andric // Make sure the types match up, and if we're doing this post-legalization,
3138e8d8bef9SDimitry Andric // we end up with legal types.
3139e8d8bef9SDimitry Andric Register X = LeftHandInst->getOperand(1).getReg();
3140e8d8bef9SDimitry Andric Register Y = RightHandInst->getOperand(1).getReg();
3141e8d8bef9SDimitry Andric LLT XTy = MRI.getType(X);
3142e8d8bef9SDimitry Andric LLT YTy = MRI.getType(Y);
314306c3fb27SDimitry Andric if (!XTy.isValid() || XTy != YTy)
3144e8d8bef9SDimitry Andric return false;
3145e8d8bef9SDimitry Andric
3146e8d8bef9SDimitry Andric // Optional extra source register.
3147e8d8bef9SDimitry Andric Register ExtraHandOpSrcReg;
3148e8d8bef9SDimitry Andric switch (HandOpcode) {
3149e8d8bef9SDimitry Andric default:
3150e8d8bef9SDimitry Andric return false;
3151e8d8bef9SDimitry Andric case TargetOpcode::G_ANYEXT:
3152e8d8bef9SDimitry Andric case TargetOpcode::G_SEXT:
3153e8d8bef9SDimitry Andric case TargetOpcode::G_ZEXT: {
3154e8d8bef9SDimitry Andric // Match: logic (ext X), (ext Y) --> ext (logic X, Y)
3155e8d8bef9SDimitry Andric break;
3156e8d8bef9SDimitry Andric }
3157*0fca6ea1SDimitry Andric case TargetOpcode::G_TRUNC: {
3158*0fca6ea1SDimitry Andric // Match: logic (trunc X), (trunc Y) -> trunc (logic X, Y)
3159*0fca6ea1SDimitry Andric const MachineFunction *MF = MI.getMF();
3160*0fca6ea1SDimitry Andric const DataLayout &DL = MF->getDataLayout();
3161*0fca6ea1SDimitry Andric LLVMContext &Ctx = MF->getFunction().getContext();
3162*0fca6ea1SDimitry Andric
3163*0fca6ea1SDimitry Andric LLT DstTy = MRI.getType(Dst);
3164*0fca6ea1SDimitry Andric const TargetLowering &TLI = getTargetLowering();
3165*0fca6ea1SDimitry Andric
3166*0fca6ea1SDimitry Andric // Be extra careful sinking truncate. If it's free, there's no benefit in
3167*0fca6ea1SDimitry Andric // widening a binop.
3168*0fca6ea1SDimitry Andric if (TLI.isZExtFree(DstTy, XTy, DL, Ctx) &&
3169*0fca6ea1SDimitry Andric TLI.isTruncateFree(XTy, DstTy, DL, Ctx))
3170*0fca6ea1SDimitry Andric return false;
3171*0fca6ea1SDimitry Andric break;
3172*0fca6ea1SDimitry Andric }
3173e8d8bef9SDimitry Andric case TargetOpcode::G_AND:
3174e8d8bef9SDimitry Andric case TargetOpcode::G_ASHR:
3175e8d8bef9SDimitry Andric case TargetOpcode::G_LSHR:
3176e8d8bef9SDimitry Andric case TargetOpcode::G_SHL: {
3177e8d8bef9SDimitry Andric // Match: logic (binop x, z), (binop y, z) -> binop (logic x, y), z
3178e8d8bef9SDimitry Andric MachineOperand &ZOp = LeftHandInst->getOperand(2);
3179e8d8bef9SDimitry Andric if (!matchEqualDefs(ZOp, RightHandInst->getOperand(2)))
3180e8d8bef9SDimitry Andric return false;
3181e8d8bef9SDimitry Andric ExtraHandOpSrcReg = ZOp.getReg();
3182e8d8bef9SDimitry Andric break;
3183e8d8bef9SDimitry Andric }
3184e8d8bef9SDimitry Andric }
3185e8d8bef9SDimitry Andric
318606c3fb27SDimitry Andric if (!isLegalOrBeforeLegalizer({LogicOpcode, {XTy, YTy}}))
318706c3fb27SDimitry Andric return false;
318806c3fb27SDimitry Andric
3189e8d8bef9SDimitry Andric // Record the steps to build the new instructions.
3190e8d8bef9SDimitry Andric //
3191e8d8bef9SDimitry Andric // Steps to build (logic x, y)
3192e8d8bef9SDimitry Andric auto NewLogicDst = MRI.createGenericVirtualRegister(XTy);
3193e8d8bef9SDimitry Andric OperandBuildSteps LogicBuildSteps = {
3194e8d8bef9SDimitry Andric [=](MachineInstrBuilder &MIB) { MIB.addDef(NewLogicDst); },
3195e8d8bef9SDimitry Andric [=](MachineInstrBuilder &MIB) { MIB.addReg(X); },
3196e8d8bef9SDimitry Andric [=](MachineInstrBuilder &MIB) { MIB.addReg(Y); }};
3197e8d8bef9SDimitry Andric InstructionBuildSteps LogicSteps(LogicOpcode, LogicBuildSteps);
3198e8d8bef9SDimitry Andric
3199e8d8bef9SDimitry Andric // Steps to build hand (logic x, y), ...z
3200e8d8bef9SDimitry Andric OperandBuildSteps HandBuildSteps = {
3201e8d8bef9SDimitry Andric [=](MachineInstrBuilder &MIB) { MIB.addDef(Dst); },
3202e8d8bef9SDimitry Andric [=](MachineInstrBuilder &MIB) { MIB.addReg(NewLogicDst); }};
3203e8d8bef9SDimitry Andric if (ExtraHandOpSrcReg.isValid())
3204e8d8bef9SDimitry Andric HandBuildSteps.push_back(
3205e8d8bef9SDimitry Andric [=](MachineInstrBuilder &MIB) { MIB.addReg(ExtraHandOpSrcReg); });
3206e8d8bef9SDimitry Andric InstructionBuildSteps HandSteps(HandOpcode, HandBuildSteps);
3207e8d8bef9SDimitry Andric
3208e8d8bef9SDimitry Andric MatchInfo = InstructionStepsMatchInfo({LogicSteps, HandSteps});
3209e8d8bef9SDimitry Andric return true;
3210e8d8bef9SDimitry Andric }
3211e8d8bef9SDimitry Andric
applyBuildInstructionSteps(MachineInstr & MI,InstructionStepsMatchInfo & MatchInfo)3212fe6060f1SDimitry Andric void CombinerHelper::applyBuildInstructionSteps(
3213e8d8bef9SDimitry Andric MachineInstr &MI, InstructionStepsMatchInfo &MatchInfo) {
3214e8d8bef9SDimitry Andric assert(MatchInfo.InstrsToBuild.size() &&
3215e8d8bef9SDimitry Andric "Expected at least one instr to build?");
3216e8d8bef9SDimitry Andric for (auto &InstrToBuild : MatchInfo.InstrsToBuild) {
3217e8d8bef9SDimitry Andric assert(InstrToBuild.Opcode && "Expected a valid opcode?");
3218e8d8bef9SDimitry Andric assert(InstrToBuild.OperandFns.size() && "Expected at least one operand?");
3219e8d8bef9SDimitry Andric MachineInstrBuilder Instr = Builder.buildInstr(InstrToBuild.Opcode);
3220e8d8bef9SDimitry Andric for (auto &OperandFn : InstrToBuild.OperandFns)
3221e8d8bef9SDimitry Andric OperandFn(Instr);
3222e8d8bef9SDimitry Andric }
3223e8d8bef9SDimitry Andric MI.eraseFromParent();
3224e8d8bef9SDimitry Andric }
3225e8d8bef9SDimitry Andric
matchAshrShlToSextInreg(MachineInstr & MI,std::tuple<Register,int64_t> & MatchInfo)3226e8d8bef9SDimitry Andric bool CombinerHelper::matchAshrShlToSextInreg(
3227e8d8bef9SDimitry Andric MachineInstr &MI, std::tuple<Register, int64_t> &MatchInfo) {
3228e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_ASHR);
3229e8d8bef9SDimitry Andric int64_t ShlCst, AshrCst;
3230e8d8bef9SDimitry Andric Register Src;
3231e8d8bef9SDimitry Andric if (!mi_match(MI.getOperand(0).getReg(), MRI,
3232bdd1243dSDimitry Andric m_GAShr(m_GShl(m_Reg(Src), m_ICstOrSplat(ShlCst)),
3233bdd1243dSDimitry Andric m_ICstOrSplat(AshrCst))))
3234e8d8bef9SDimitry Andric return false;
3235e8d8bef9SDimitry Andric if (ShlCst != AshrCst)
3236e8d8bef9SDimitry Andric return false;
3237e8d8bef9SDimitry Andric if (!isLegalOrBeforeLegalizer(
3238e8d8bef9SDimitry Andric {TargetOpcode::G_SEXT_INREG, {MRI.getType(Src)}}))
3239e8d8bef9SDimitry Andric return false;
3240e8d8bef9SDimitry Andric MatchInfo = std::make_tuple(Src, ShlCst);
3241e8d8bef9SDimitry Andric return true;
3242e8d8bef9SDimitry Andric }
3243fe6060f1SDimitry Andric
applyAshShlToSextInreg(MachineInstr & MI,std::tuple<Register,int64_t> & MatchInfo)3244fe6060f1SDimitry Andric void CombinerHelper::applyAshShlToSextInreg(
3245e8d8bef9SDimitry Andric MachineInstr &MI, std::tuple<Register, int64_t> &MatchInfo) {
3246e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_ASHR);
3247e8d8bef9SDimitry Andric Register Src;
3248e8d8bef9SDimitry Andric int64_t ShiftAmt;
3249e8d8bef9SDimitry Andric std::tie(Src, ShiftAmt) = MatchInfo;
3250e8d8bef9SDimitry Andric unsigned Size = MRI.getType(Src).getScalarSizeInBits();
3251e8d8bef9SDimitry Andric Builder.buildSExtInReg(MI.getOperand(0).getReg(), Src, Size - ShiftAmt);
3252e8d8bef9SDimitry Andric MI.eraseFromParent();
3253fe6060f1SDimitry Andric }
3254fe6060f1SDimitry Andric
3255fe6060f1SDimitry Andric /// and(and(x, C1), C2) -> C1&C2 ? and(x, C1&C2) : 0
matchOverlappingAnd(MachineInstr & MI,std::function<void (MachineIRBuilder &)> & MatchInfo)3256fe6060f1SDimitry Andric bool CombinerHelper::matchOverlappingAnd(
3257fe6060f1SDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
3258fe6060f1SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_AND);
3259fe6060f1SDimitry Andric
3260fe6060f1SDimitry Andric Register Dst = MI.getOperand(0).getReg();
3261fe6060f1SDimitry Andric LLT Ty = MRI.getType(Dst);
3262fe6060f1SDimitry Andric
3263fe6060f1SDimitry Andric Register R;
3264fe6060f1SDimitry Andric int64_t C1;
3265fe6060f1SDimitry Andric int64_t C2;
3266fe6060f1SDimitry Andric if (!mi_match(
3267fe6060f1SDimitry Andric Dst, MRI,
3268fe6060f1SDimitry Andric m_GAnd(m_GAnd(m_Reg(R), m_ICst(C1)), m_ICst(C2))))
3269fe6060f1SDimitry Andric return false;
3270fe6060f1SDimitry Andric
3271fe6060f1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
3272fe6060f1SDimitry Andric if (C1 & C2) {
3273fe6060f1SDimitry Andric B.buildAnd(Dst, R, B.buildConstant(Ty, C1 & C2));
3274fe6060f1SDimitry Andric return;
3275fe6060f1SDimitry Andric }
3276fe6060f1SDimitry Andric auto Zero = B.buildConstant(Ty, 0);
3277fe6060f1SDimitry Andric replaceRegWith(MRI, Dst, Zero->getOperand(0).getReg());
3278fe6060f1SDimitry Andric };
3279e8d8bef9SDimitry Andric return true;
3280e8d8bef9SDimitry Andric }
3281e8d8bef9SDimitry Andric
matchRedundantAnd(MachineInstr & MI,Register & Replacement)3282e8d8bef9SDimitry Andric bool CombinerHelper::matchRedundantAnd(MachineInstr &MI,
3283e8d8bef9SDimitry Andric Register &Replacement) {
3284e8d8bef9SDimitry Andric // Given
3285e8d8bef9SDimitry Andric //
3286e8d8bef9SDimitry Andric // %y:_(sN) = G_SOMETHING
3287e8d8bef9SDimitry Andric // %x:_(sN) = G_SOMETHING
3288e8d8bef9SDimitry Andric // %res:_(sN) = G_AND %x, %y
3289e8d8bef9SDimitry Andric //
3290e8d8bef9SDimitry Andric // Eliminate the G_AND when it is known that x & y == x or x & y == y.
3291e8d8bef9SDimitry Andric //
3292e8d8bef9SDimitry Andric // Patterns like this can appear as a result of legalization. E.g.
3293e8d8bef9SDimitry Andric //
3294e8d8bef9SDimitry Andric // %cmp:_(s32) = G_ICMP intpred(pred), %x(s32), %y
3295e8d8bef9SDimitry Andric // %one:_(s32) = G_CONSTANT i32 1
3296e8d8bef9SDimitry Andric // %and:_(s32) = G_AND %cmp, %one
3297e8d8bef9SDimitry Andric //
3298e8d8bef9SDimitry Andric // In this case, G_ICMP only produces a single bit, so x & 1 == x.
3299e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_AND);
3300e8d8bef9SDimitry Andric if (!KB)
3301e8d8bef9SDimitry Andric return false;
3302e8d8bef9SDimitry Andric
3303e8d8bef9SDimitry Andric Register AndDst = MI.getOperand(0).getReg();
3304e8d8bef9SDimitry Andric Register LHS = MI.getOperand(1).getReg();
3305e8d8bef9SDimitry Andric Register RHS = MI.getOperand(2).getReg();
3306*0fca6ea1SDimitry Andric
3307*0fca6ea1SDimitry Andric // Check the RHS (maybe a constant) first, and if we have no KnownBits there,
3308*0fca6ea1SDimitry Andric // we can't do anything. If we do, then it depends on whether we have
3309*0fca6ea1SDimitry Andric // KnownBits on the LHS.
3310e8d8bef9SDimitry Andric KnownBits RHSBits = KB->getKnownBits(RHS);
3311*0fca6ea1SDimitry Andric if (RHSBits.isUnknown())
3312*0fca6ea1SDimitry Andric return false;
3313*0fca6ea1SDimitry Andric
3314*0fca6ea1SDimitry Andric KnownBits LHSBits = KB->getKnownBits(LHS);
3315e8d8bef9SDimitry Andric
3316e8d8bef9SDimitry Andric // Check that x & Mask == x.
3317e8d8bef9SDimitry Andric // x & 1 == x, always
3318e8d8bef9SDimitry Andric // x & 0 == x, only if x is also 0
3319e8d8bef9SDimitry Andric // Meaning Mask has no effect if every bit is either one in Mask or zero in x.
3320e8d8bef9SDimitry Andric //
3321e8d8bef9SDimitry Andric // Check if we can replace AndDst with the LHS of the G_AND
3322e8d8bef9SDimitry Andric if (canReplaceReg(AndDst, LHS, MRI) &&
3323349cc55cSDimitry Andric (LHSBits.Zero | RHSBits.One).isAllOnes()) {
3324e8d8bef9SDimitry Andric Replacement = LHS;
3325e8d8bef9SDimitry Andric return true;
3326e8d8bef9SDimitry Andric }
3327e8d8bef9SDimitry Andric
3328e8d8bef9SDimitry Andric // Check if we can replace AndDst with the RHS of the G_AND
3329e8d8bef9SDimitry Andric if (canReplaceReg(AndDst, RHS, MRI) &&
3330349cc55cSDimitry Andric (LHSBits.One | RHSBits.Zero).isAllOnes()) {
3331e8d8bef9SDimitry Andric Replacement = RHS;
3332e8d8bef9SDimitry Andric return true;
3333e8d8bef9SDimitry Andric }
3334e8d8bef9SDimitry Andric
3335e8d8bef9SDimitry Andric return false;
3336e8d8bef9SDimitry Andric }
3337e8d8bef9SDimitry Andric
matchRedundantOr(MachineInstr & MI,Register & Replacement)3338e8d8bef9SDimitry Andric bool CombinerHelper::matchRedundantOr(MachineInstr &MI, Register &Replacement) {
3339e8d8bef9SDimitry Andric // Given
3340e8d8bef9SDimitry Andric //
3341e8d8bef9SDimitry Andric // %y:_(sN) = G_SOMETHING
3342e8d8bef9SDimitry Andric // %x:_(sN) = G_SOMETHING
3343e8d8bef9SDimitry Andric // %res:_(sN) = G_OR %x, %y
3344e8d8bef9SDimitry Andric //
3345e8d8bef9SDimitry Andric // Eliminate the G_OR when it is known that x | y == x or x | y == y.
3346e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_OR);
3347e8d8bef9SDimitry Andric if (!KB)
3348e8d8bef9SDimitry Andric return false;
3349e8d8bef9SDimitry Andric
3350e8d8bef9SDimitry Andric Register OrDst = MI.getOperand(0).getReg();
3351e8d8bef9SDimitry Andric Register LHS = MI.getOperand(1).getReg();
3352e8d8bef9SDimitry Andric Register RHS = MI.getOperand(2).getReg();
3353*0fca6ea1SDimitry Andric
3354e8d8bef9SDimitry Andric KnownBits LHSBits = KB->getKnownBits(LHS);
3355e8d8bef9SDimitry Andric KnownBits RHSBits = KB->getKnownBits(RHS);
3356e8d8bef9SDimitry Andric
3357e8d8bef9SDimitry Andric // Check that x | Mask == x.
3358e8d8bef9SDimitry Andric // x | 0 == x, always
3359e8d8bef9SDimitry Andric // x | 1 == x, only if x is also 1
3360e8d8bef9SDimitry Andric // Meaning Mask has no effect if every bit is either zero in Mask or one in x.
3361e8d8bef9SDimitry Andric //
3362e8d8bef9SDimitry Andric // Check if we can replace OrDst with the LHS of the G_OR
3363e8d8bef9SDimitry Andric if (canReplaceReg(OrDst, LHS, MRI) &&
3364349cc55cSDimitry Andric (LHSBits.One | RHSBits.Zero).isAllOnes()) {
3365e8d8bef9SDimitry Andric Replacement = LHS;
3366e8d8bef9SDimitry Andric return true;
3367e8d8bef9SDimitry Andric }
3368e8d8bef9SDimitry Andric
3369e8d8bef9SDimitry Andric // Check if we can replace OrDst with the RHS of the G_OR
3370e8d8bef9SDimitry Andric if (canReplaceReg(OrDst, RHS, MRI) &&
3371349cc55cSDimitry Andric (LHSBits.Zero | RHSBits.One).isAllOnes()) {
3372e8d8bef9SDimitry Andric Replacement = RHS;
3373e8d8bef9SDimitry Andric return true;
3374e8d8bef9SDimitry Andric }
3375e8d8bef9SDimitry Andric
3376e8d8bef9SDimitry Andric return false;
3377e8d8bef9SDimitry Andric }
3378e8d8bef9SDimitry Andric
matchRedundantSExtInReg(MachineInstr & MI)3379e8d8bef9SDimitry Andric bool CombinerHelper::matchRedundantSExtInReg(MachineInstr &MI) {
3380e8d8bef9SDimitry Andric // If the input is already sign extended, just drop the extension.
3381e8d8bef9SDimitry Andric Register Src = MI.getOperand(1).getReg();
3382e8d8bef9SDimitry Andric unsigned ExtBits = MI.getOperand(2).getImm();
3383e8d8bef9SDimitry Andric unsigned TypeSize = MRI.getType(Src).getScalarSizeInBits();
3384e8d8bef9SDimitry Andric return KB->computeNumSignBits(Src) >= (TypeSize - ExtBits + 1);
3385e8d8bef9SDimitry Andric }
3386e8d8bef9SDimitry Andric
isConstValidTrue(const TargetLowering & TLI,unsigned ScalarSizeBits,int64_t Cst,bool IsVector,bool IsFP)3387e8d8bef9SDimitry Andric static bool isConstValidTrue(const TargetLowering &TLI, unsigned ScalarSizeBits,
3388e8d8bef9SDimitry Andric int64_t Cst, bool IsVector, bool IsFP) {
3389e8d8bef9SDimitry Andric // For i1, Cst will always be -1 regardless of boolean contents.
3390e8d8bef9SDimitry Andric return (ScalarSizeBits == 1 && Cst == -1) ||
3391e8d8bef9SDimitry Andric isConstTrueVal(TLI, Cst, IsVector, IsFP);
3392e8d8bef9SDimitry Andric }
3393e8d8bef9SDimitry Andric
matchNotCmp(MachineInstr & MI,SmallVectorImpl<Register> & RegsToNegate)3394e8d8bef9SDimitry Andric bool CombinerHelper::matchNotCmp(MachineInstr &MI,
3395e8d8bef9SDimitry Andric SmallVectorImpl<Register> &RegsToNegate) {
3396e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_XOR);
3397e8d8bef9SDimitry Andric LLT Ty = MRI.getType(MI.getOperand(0).getReg());
3398e8d8bef9SDimitry Andric const auto &TLI = *Builder.getMF().getSubtarget().getTargetLowering();
3399e8d8bef9SDimitry Andric Register XorSrc;
3400e8d8bef9SDimitry Andric Register CstReg;
3401e8d8bef9SDimitry Andric // We match xor(src, true) here.
3402e8d8bef9SDimitry Andric if (!mi_match(MI.getOperand(0).getReg(), MRI,
3403e8d8bef9SDimitry Andric m_GXor(m_Reg(XorSrc), m_Reg(CstReg))))
3404e8d8bef9SDimitry Andric return false;
3405e8d8bef9SDimitry Andric
3406e8d8bef9SDimitry Andric if (!MRI.hasOneNonDBGUse(XorSrc))
3407e8d8bef9SDimitry Andric return false;
3408e8d8bef9SDimitry Andric
3409e8d8bef9SDimitry Andric // Check that XorSrc is the root of a tree of comparisons combined with ANDs
3410e8d8bef9SDimitry Andric // and ORs. The suffix of RegsToNegate starting from index I is used a work
3411e8d8bef9SDimitry Andric // list of tree nodes to visit.
3412e8d8bef9SDimitry Andric RegsToNegate.push_back(XorSrc);
3413e8d8bef9SDimitry Andric // Remember whether the comparisons are all integer or all floating point.
3414e8d8bef9SDimitry Andric bool IsInt = false;
3415e8d8bef9SDimitry Andric bool IsFP = false;
3416e8d8bef9SDimitry Andric for (unsigned I = 0; I < RegsToNegate.size(); ++I) {
3417e8d8bef9SDimitry Andric Register Reg = RegsToNegate[I];
3418e8d8bef9SDimitry Andric if (!MRI.hasOneNonDBGUse(Reg))
3419e8d8bef9SDimitry Andric return false;
3420e8d8bef9SDimitry Andric MachineInstr *Def = MRI.getVRegDef(Reg);
3421e8d8bef9SDimitry Andric switch (Def->getOpcode()) {
3422e8d8bef9SDimitry Andric default:
3423e8d8bef9SDimitry Andric // Don't match if the tree contains anything other than ANDs, ORs and
3424e8d8bef9SDimitry Andric // comparisons.
3425e8d8bef9SDimitry Andric return false;
3426e8d8bef9SDimitry Andric case TargetOpcode::G_ICMP:
3427e8d8bef9SDimitry Andric if (IsFP)
3428e8d8bef9SDimitry Andric return false;
3429e8d8bef9SDimitry Andric IsInt = true;
3430e8d8bef9SDimitry Andric // When we apply the combine we will invert the predicate.
3431e8d8bef9SDimitry Andric break;
3432e8d8bef9SDimitry Andric case TargetOpcode::G_FCMP:
3433e8d8bef9SDimitry Andric if (IsInt)
3434e8d8bef9SDimitry Andric return false;
3435e8d8bef9SDimitry Andric IsFP = true;
3436e8d8bef9SDimitry Andric // When we apply the combine we will invert the predicate.
3437e8d8bef9SDimitry Andric break;
3438e8d8bef9SDimitry Andric case TargetOpcode::G_AND:
3439e8d8bef9SDimitry Andric case TargetOpcode::G_OR:
3440e8d8bef9SDimitry Andric // Implement De Morgan's laws:
3441e8d8bef9SDimitry Andric // ~(x & y) -> ~x | ~y
3442e8d8bef9SDimitry Andric // ~(x | y) -> ~x & ~y
3443e8d8bef9SDimitry Andric // When we apply the combine we will change the opcode and recursively
3444e8d8bef9SDimitry Andric // negate the operands.
3445e8d8bef9SDimitry Andric RegsToNegate.push_back(Def->getOperand(1).getReg());
3446e8d8bef9SDimitry Andric RegsToNegate.push_back(Def->getOperand(2).getReg());
3447e8d8bef9SDimitry Andric break;
3448e8d8bef9SDimitry Andric }
3449e8d8bef9SDimitry Andric }
3450e8d8bef9SDimitry Andric
3451e8d8bef9SDimitry Andric // Now we know whether the comparisons are integer or floating point, check
3452e8d8bef9SDimitry Andric // the constant in the xor.
3453e8d8bef9SDimitry Andric int64_t Cst;
3454e8d8bef9SDimitry Andric if (Ty.isVector()) {
3455e8d8bef9SDimitry Andric MachineInstr *CstDef = MRI.getVRegDef(CstReg);
345681ad6265SDimitry Andric auto MaybeCst = getIConstantSplatSExtVal(*CstDef, MRI);
3457e8d8bef9SDimitry Andric if (!MaybeCst)
3458e8d8bef9SDimitry Andric return false;
3459e8d8bef9SDimitry Andric if (!isConstValidTrue(TLI, Ty.getScalarSizeInBits(), *MaybeCst, true, IsFP))
3460e8d8bef9SDimitry Andric return false;
3461e8d8bef9SDimitry Andric } else {
3462e8d8bef9SDimitry Andric if (!mi_match(CstReg, MRI, m_ICst(Cst)))
3463e8d8bef9SDimitry Andric return false;
3464e8d8bef9SDimitry Andric if (!isConstValidTrue(TLI, Ty.getSizeInBits(), Cst, false, IsFP))
3465e8d8bef9SDimitry Andric return false;
3466e8d8bef9SDimitry Andric }
3467e8d8bef9SDimitry Andric
3468e8d8bef9SDimitry Andric return true;
3469e8d8bef9SDimitry Andric }
3470e8d8bef9SDimitry Andric
applyNotCmp(MachineInstr & MI,SmallVectorImpl<Register> & RegsToNegate)3471fe6060f1SDimitry Andric void CombinerHelper::applyNotCmp(MachineInstr &MI,
3472e8d8bef9SDimitry Andric SmallVectorImpl<Register> &RegsToNegate) {
3473e8d8bef9SDimitry Andric for (Register Reg : RegsToNegate) {
3474e8d8bef9SDimitry Andric MachineInstr *Def = MRI.getVRegDef(Reg);
3475e8d8bef9SDimitry Andric Observer.changingInstr(*Def);
3476e8d8bef9SDimitry Andric // For each comparison, invert the opcode. For each AND and OR, change the
3477e8d8bef9SDimitry Andric // opcode.
3478e8d8bef9SDimitry Andric switch (Def->getOpcode()) {
3479e8d8bef9SDimitry Andric default:
3480e8d8bef9SDimitry Andric llvm_unreachable("Unexpected opcode");
3481e8d8bef9SDimitry Andric case TargetOpcode::G_ICMP:
3482e8d8bef9SDimitry Andric case TargetOpcode::G_FCMP: {
3483e8d8bef9SDimitry Andric MachineOperand &PredOp = Def->getOperand(1);
3484e8d8bef9SDimitry Andric CmpInst::Predicate NewP = CmpInst::getInversePredicate(
3485e8d8bef9SDimitry Andric (CmpInst::Predicate)PredOp.getPredicate());
3486e8d8bef9SDimitry Andric PredOp.setPredicate(NewP);
3487e8d8bef9SDimitry Andric break;
3488e8d8bef9SDimitry Andric }
3489e8d8bef9SDimitry Andric case TargetOpcode::G_AND:
3490e8d8bef9SDimitry Andric Def->setDesc(Builder.getTII().get(TargetOpcode::G_OR));
3491e8d8bef9SDimitry Andric break;
3492e8d8bef9SDimitry Andric case TargetOpcode::G_OR:
3493e8d8bef9SDimitry Andric Def->setDesc(Builder.getTII().get(TargetOpcode::G_AND));
3494e8d8bef9SDimitry Andric break;
3495e8d8bef9SDimitry Andric }
3496e8d8bef9SDimitry Andric Observer.changedInstr(*Def);
3497e8d8bef9SDimitry Andric }
3498e8d8bef9SDimitry Andric
3499e8d8bef9SDimitry Andric replaceRegWith(MRI, MI.getOperand(0).getReg(), MI.getOperand(1).getReg());
3500e8d8bef9SDimitry Andric MI.eraseFromParent();
3501e8d8bef9SDimitry Andric }
3502e8d8bef9SDimitry Andric
matchXorOfAndWithSameReg(MachineInstr & MI,std::pair<Register,Register> & MatchInfo)3503e8d8bef9SDimitry Andric bool CombinerHelper::matchXorOfAndWithSameReg(
3504e8d8bef9SDimitry Andric MachineInstr &MI, std::pair<Register, Register> &MatchInfo) {
3505e8d8bef9SDimitry Andric // Match (xor (and x, y), y) (or any of its commuted cases)
3506e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_XOR);
3507e8d8bef9SDimitry Andric Register &X = MatchInfo.first;
3508e8d8bef9SDimitry Andric Register &Y = MatchInfo.second;
3509e8d8bef9SDimitry Andric Register AndReg = MI.getOperand(1).getReg();
3510e8d8bef9SDimitry Andric Register SharedReg = MI.getOperand(2).getReg();
3511e8d8bef9SDimitry Andric
3512e8d8bef9SDimitry Andric // Find a G_AND on either side of the G_XOR.
3513e8d8bef9SDimitry Andric // Look for one of
3514e8d8bef9SDimitry Andric //
3515e8d8bef9SDimitry Andric // (xor (and x, y), SharedReg)
3516e8d8bef9SDimitry Andric // (xor SharedReg, (and x, y))
3517e8d8bef9SDimitry Andric if (!mi_match(AndReg, MRI, m_GAnd(m_Reg(X), m_Reg(Y)))) {
3518e8d8bef9SDimitry Andric std::swap(AndReg, SharedReg);
3519e8d8bef9SDimitry Andric if (!mi_match(AndReg, MRI, m_GAnd(m_Reg(X), m_Reg(Y))))
3520e8d8bef9SDimitry Andric return false;
3521e8d8bef9SDimitry Andric }
3522e8d8bef9SDimitry Andric
3523e8d8bef9SDimitry Andric // Only do this if we'll eliminate the G_AND.
3524e8d8bef9SDimitry Andric if (!MRI.hasOneNonDBGUse(AndReg))
3525e8d8bef9SDimitry Andric return false;
3526e8d8bef9SDimitry Andric
3527e8d8bef9SDimitry Andric // We can combine if SharedReg is the same as either the LHS or RHS of the
3528e8d8bef9SDimitry Andric // G_AND.
3529e8d8bef9SDimitry Andric if (Y != SharedReg)
3530e8d8bef9SDimitry Andric std::swap(X, Y);
3531e8d8bef9SDimitry Andric return Y == SharedReg;
3532e8d8bef9SDimitry Andric }
3533e8d8bef9SDimitry Andric
applyXorOfAndWithSameReg(MachineInstr & MI,std::pair<Register,Register> & MatchInfo)3534fe6060f1SDimitry Andric void CombinerHelper::applyXorOfAndWithSameReg(
3535e8d8bef9SDimitry Andric MachineInstr &MI, std::pair<Register, Register> &MatchInfo) {
3536e8d8bef9SDimitry Andric // Fold (xor (and x, y), y) -> (and (not x), y)
3537e8d8bef9SDimitry Andric Register X, Y;
3538e8d8bef9SDimitry Andric std::tie(X, Y) = MatchInfo;
3539e8d8bef9SDimitry Andric auto Not = Builder.buildNot(MRI.getType(X), X);
3540e8d8bef9SDimitry Andric Observer.changingInstr(MI);
3541e8d8bef9SDimitry Andric MI.setDesc(Builder.getTII().get(TargetOpcode::G_AND));
3542e8d8bef9SDimitry Andric MI.getOperand(1).setReg(Not->getOperand(0).getReg());
3543e8d8bef9SDimitry Andric MI.getOperand(2).setReg(Y);
3544e8d8bef9SDimitry Andric Observer.changedInstr(MI);
3545e8d8bef9SDimitry Andric }
3546e8d8bef9SDimitry Andric
matchPtrAddZero(MachineInstr & MI)3547e8d8bef9SDimitry Andric bool CombinerHelper::matchPtrAddZero(MachineInstr &MI) {
3548349cc55cSDimitry Andric auto &PtrAdd = cast<GPtrAdd>(MI);
3549349cc55cSDimitry Andric Register DstReg = PtrAdd.getReg(0);
3550e8d8bef9SDimitry Andric LLT Ty = MRI.getType(DstReg);
3551e8d8bef9SDimitry Andric const DataLayout &DL = Builder.getMF().getDataLayout();
3552e8d8bef9SDimitry Andric
3553e8d8bef9SDimitry Andric if (DL.isNonIntegralAddressSpace(Ty.getScalarType().getAddressSpace()))
3554e8d8bef9SDimitry Andric return false;
3555e8d8bef9SDimitry Andric
3556e8d8bef9SDimitry Andric if (Ty.isPointer()) {
3557349cc55cSDimitry Andric auto ConstVal = getIConstantVRegVal(PtrAdd.getBaseReg(), MRI);
3558e8d8bef9SDimitry Andric return ConstVal && *ConstVal == 0;
3559e8d8bef9SDimitry Andric }
3560e8d8bef9SDimitry Andric
3561e8d8bef9SDimitry Andric assert(Ty.isVector() && "Expecting a vector type");
3562349cc55cSDimitry Andric const MachineInstr *VecMI = MRI.getVRegDef(PtrAdd.getBaseReg());
3563e8d8bef9SDimitry Andric return isBuildVectorAllZeros(*VecMI, MRI);
3564e8d8bef9SDimitry Andric }
3565e8d8bef9SDimitry Andric
applyPtrAddZero(MachineInstr & MI)3566fe6060f1SDimitry Andric void CombinerHelper::applyPtrAddZero(MachineInstr &MI) {
3567349cc55cSDimitry Andric auto &PtrAdd = cast<GPtrAdd>(MI);
3568349cc55cSDimitry Andric Builder.buildIntToPtr(PtrAdd.getReg(0), PtrAdd.getOffsetReg());
3569349cc55cSDimitry Andric PtrAdd.eraseFromParent();
3570e8d8bef9SDimitry Andric }
3571e8d8bef9SDimitry Andric
3572e8d8bef9SDimitry Andric /// The second source operand is known to be a power of 2.
applySimplifyURemByPow2(MachineInstr & MI)3573fe6060f1SDimitry Andric void CombinerHelper::applySimplifyURemByPow2(MachineInstr &MI) {
3574e8d8bef9SDimitry Andric Register DstReg = MI.getOperand(0).getReg();
3575e8d8bef9SDimitry Andric Register Src0 = MI.getOperand(1).getReg();
3576e8d8bef9SDimitry Andric Register Pow2Src1 = MI.getOperand(2).getReg();
3577e8d8bef9SDimitry Andric LLT Ty = MRI.getType(DstReg);
3578e8d8bef9SDimitry Andric
3579e8d8bef9SDimitry Andric // Fold (urem x, pow2) -> (and x, pow2-1)
3580e8d8bef9SDimitry Andric auto NegOne = Builder.buildConstant(Ty, -1);
3581e8d8bef9SDimitry Andric auto Add = Builder.buildAdd(Ty, Pow2Src1, NegOne);
3582e8d8bef9SDimitry Andric Builder.buildAnd(DstReg, Src0, Add);
3583e8d8bef9SDimitry Andric MI.eraseFromParent();
3584e8d8bef9SDimitry Andric }
3585e8d8bef9SDimitry Andric
matchFoldBinOpIntoSelect(MachineInstr & MI,unsigned & SelectOpNo)358681ad6265SDimitry Andric bool CombinerHelper::matchFoldBinOpIntoSelect(MachineInstr &MI,
358781ad6265SDimitry Andric unsigned &SelectOpNo) {
358881ad6265SDimitry Andric Register LHS = MI.getOperand(1).getReg();
358981ad6265SDimitry Andric Register RHS = MI.getOperand(2).getReg();
359081ad6265SDimitry Andric
359181ad6265SDimitry Andric Register OtherOperandReg = RHS;
359281ad6265SDimitry Andric SelectOpNo = 1;
359381ad6265SDimitry Andric MachineInstr *Select = MRI.getVRegDef(LHS);
359481ad6265SDimitry Andric
359581ad6265SDimitry Andric // Don't do this unless the old select is going away. We want to eliminate the
359681ad6265SDimitry Andric // binary operator, not replace a binop with a select.
359781ad6265SDimitry Andric if (Select->getOpcode() != TargetOpcode::G_SELECT ||
359881ad6265SDimitry Andric !MRI.hasOneNonDBGUse(LHS)) {
359981ad6265SDimitry Andric OtherOperandReg = LHS;
360081ad6265SDimitry Andric SelectOpNo = 2;
360181ad6265SDimitry Andric Select = MRI.getVRegDef(RHS);
360281ad6265SDimitry Andric if (Select->getOpcode() != TargetOpcode::G_SELECT ||
360381ad6265SDimitry Andric !MRI.hasOneNonDBGUse(RHS))
360481ad6265SDimitry Andric return false;
360581ad6265SDimitry Andric }
360681ad6265SDimitry Andric
360781ad6265SDimitry Andric MachineInstr *SelectLHS = MRI.getVRegDef(Select->getOperand(2).getReg());
360881ad6265SDimitry Andric MachineInstr *SelectRHS = MRI.getVRegDef(Select->getOperand(3).getReg());
360981ad6265SDimitry Andric
361081ad6265SDimitry Andric if (!isConstantOrConstantVector(*SelectLHS, MRI,
361181ad6265SDimitry Andric /*AllowFP*/ true,
361281ad6265SDimitry Andric /*AllowOpaqueConstants*/ false))
361381ad6265SDimitry Andric return false;
361481ad6265SDimitry Andric if (!isConstantOrConstantVector(*SelectRHS, MRI,
361581ad6265SDimitry Andric /*AllowFP*/ true,
361681ad6265SDimitry Andric /*AllowOpaqueConstants*/ false))
361781ad6265SDimitry Andric return false;
361881ad6265SDimitry Andric
361981ad6265SDimitry Andric unsigned BinOpcode = MI.getOpcode();
362081ad6265SDimitry Andric
36215f757f3fSDimitry Andric // We know that one of the operands is a select of constants. Now verify that
362281ad6265SDimitry Andric // the other binary operator operand is either a constant, or we can handle a
362381ad6265SDimitry Andric // variable.
362481ad6265SDimitry Andric bool CanFoldNonConst =
362581ad6265SDimitry Andric (BinOpcode == TargetOpcode::G_AND || BinOpcode == TargetOpcode::G_OR) &&
362681ad6265SDimitry Andric (isNullOrNullSplat(*SelectLHS, MRI) ||
362781ad6265SDimitry Andric isAllOnesOrAllOnesSplat(*SelectLHS, MRI)) &&
362881ad6265SDimitry Andric (isNullOrNullSplat(*SelectRHS, MRI) ||
362981ad6265SDimitry Andric isAllOnesOrAllOnesSplat(*SelectRHS, MRI));
363081ad6265SDimitry Andric if (CanFoldNonConst)
363181ad6265SDimitry Andric return true;
363281ad6265SDimitry Andric
363381ad6265SDimitry Andric return isConstantOrConstantVector(*MRI.getVRegDef(OtherOperandReg), MRI,
363481ad6265SDimitry Andric /*AllowFP*/ true,
363581ad6265SDimitry Andric /*AllowOpaqueConstants*/ false);
363681ad6265SDimitry Andric }
363781ad6265SDimitry Andric
363881ad6265SDimitry Andric /// \p SelectOperand is the operand in binary operator \p MI that is the select
363981ad6265SDimitry Andric /// to fold.
applyFoldBinOpIntoSelect(MachineInstr & MI,const unsigned & SelectOperand)364006c3fb27SDimitry Andric void CombinerHelper::applyFoldBinOpIntoSelect(MachineInstr &MI,
364181ad6265SDimitry Andric const unsigned &SelectOperand) {
364281ad6265SDimitry Andric Register Dst = MI.getOperand(0).getReg();
364381ad6265SDimitry Andric Register LHS = MI.getOperand(1).getReg();
364481ad6265SDimitry Andric Register RHS = MI.getOperand(2).getReg();
364581ad6265SDimitry Andric MachineInstr *Select = MRI.getVRegDef(MI.getOperand(SelectOperand).getReg());
364681ad6265SDimitry Andric
364781ad6265SDimitry Andric Register SelectCond = Select->getOperand(1).getReg();
364881ad6265SDimitry Andric Register SelectTrue = Select->getOperand(2).getReg();
364981ad6265SDimitry Andric Register SelectFalse = Select->getOperand(3).getReg();
365081ad6265SDimitry Andric
365181ad6265SDimitry Andric LLT Ty = MRI.getType(Dst);
365281ad6265SDimitry Andric unsigned BinOpcode = MI.getOpcode();
365381ad6265SDimitry Andric
365481ad6265SDimitry Andric Register FoldTrue, FoldFalse;
365581ad6265SDimitry Andric
365681ad6265SDimitry Andric // We have a select-of-constants followed by a binary operator with a
365781ad6265SDimitry Andric // constant. Eliminate the binop by pulling the constant math into the select.
365881ad6265SDimitry Andric // Example: add (select Cond, CT, CF), CBO --> select Cond, CT + CBO, CF + CBO
365981ad6265SDimitry Andric if (SelectOperand == 1) {
366081ad6265SDimitry Andric // TODO: SelectionDAG verifies this actually constant folds before
366181ad6265SDimitry Andric // committing to the combine.
366281ad6265SDimitry Andric
366381ad6265SDimitry Andric FoldTrue = Builder.buildInstr(BinOpcode, {Ty}, {SelectTrue, RHS}).getReg(0);
366481ad6265SDimitry Andric FoldFalse =
366581ad6265SDimitry Andric Builder.buildInstr(BinOpcode, {Ty}, {SelectFalse, RHS}).getReg(0);
366681ad6265SDimitry Andric } else {
366781ad6265SDimitry Andric FoldTrue = Builder.buildInstr(BinOpcode, {Ty}, {LHS, SelectTrue}).getReg(0);
366881ad6265SDimitry Andric FoldFalse =
366981ad6265SDimitry Andric Builder.buildInstr(BinOpcode, {Ty}, {LHS, SelectFalse}).getReg(0);
367081ad6265SDimitry Andric }
367181ad6265SDimitry Andric
367281ad6265SDimitry Andric Builder.buildSelect(Dst, SelectCond, FoldTrue, FoldFalse, MI.getFlags());
367381ad6265SDimitry Andric MI.eraseFromParent();
367481ad6265SDimitry Andric }
367581ad6265SDimitry Andric
3676bdd1243dSDimitry Andric std::optional<SmallVector<Register, 8>>
findCandidatesForLoadOrCombine(const MachineInstr * Root) const3677e8d8bef9SDimitry Andric CombinerHelper::findCandidatesForLoadOrCombine(const MachineInstr *Root) const {
3678e8d8bef9SDimitry Andric assert(Root->getOpcode() == TargetOpcode::G_OR && "Expected G_OR only!");
3679e8d8bef9SDimitry Andric // We want to detect if Root is part of a tree which represents a bunch
3680e8d8bef9SDimitry Andric // of loads being merged into a larger load. We'll try to recognize patterns
3681e8d8bef9SDimitry Andric // like, for example:
3682e8d8bef9SDimitry Andric //
3683e8d8bef9SDimitry Andric // Reg Reg
3684e8d8bef9SDimitry Andric // \ /
3685e8d8bef9SDimitry Andric // OR_1 Reg
3686e8d8bef9SDimitry Andric // \ /
3687e8d8bef9SDimitry Andric // OR_2
3688e8d8bef9SDimitry Andric // \ Reg
3689e8d8bef9SDimitry Andric // .. /
3690e8d8bef9SDimitry Andric // Root
3691e8d8bef9SDimitry Andric //
3692e8d8bef9SDimitry Andric // Reg Reg Reg Reg
3693e8d8bef9SDimitry Andric // \ / \ /
3694e8d8bef9SDimitry Andric // OR_1 OR_2
3695e8d8bef9SDimitry Andric // \ /
3696e8d8bef9SDimitry Andric // \ /
3697e8d8bef9SDimitry Andric // ...
3698e8d8bef9SDimitry Andric // Root
3699e8d8bef9SDimitry Andric //
3700e8d8bef9SDimitry Andric // Each "Reg" may have been produced by a load + some arithmetic. This
3701e8d8bef9SDimitry Andric // function will save each of them.
3702e8d8bef9SDimitry Andric SmallVector<Register, 8> RegsToVisit;
3703e8d8bef9SDimitry Andric SmallVector<const MachineInstr *, 7> Ors = {Root};
3704e8d8bef9SDimitry Andric
3705e8d8bef9SDimitry Andric // In the "worst" case, we're dealing with a load for each byte. So, there
3706e8d8bef9SDimitry Andric // are at most #bytes - 1 ORs.
3707e8d8bef9SDimitry Andric const unsigned MaxIter =
3708e8d8bef9SDimitry Andric MRI.getType(Root->getOperand(0).getReg()).getSizeInBytes() - 1;
3709e8d8bef9SDimitry Andric for (unsigned Iter = 0; Iter < MaxIter; ++Iter) {
3710e8d8bef9SDimitry Andric if (Ors.empty())
3711e8d8bef9SDimitry Andric break;
3712e8d8bef9SDimitry Andric const MachineInstr *Curr = Ors.pop_back_val();
3713e8d8bef9SDimitry Andric Register OrLHS = Curr->getOperand(1).getReg();
3714e8d8bef9SDimitry Andric Register OrRHS = Curr->getOperand(2).getReg();
3715e8d8bef9SDimitry Andric
3716e8d8bef9SDimitry Andric // In the combine, we want to elimate the entire tree.
3717e8d8bef9SDimitry Andric if (!MRI.hasOneNonDBGUse(OrLHS) || !MRI.hasOneNonDBGUse(OrRHS))
3718bdd1243dSDimitry Andric return std::nullopt;
3719e8d8bef9SDimitry Andric
3720e8d8bef9SDimitry Andric // If it's a G_OR, save it and continue to walk. If it's not, then it's
3721e8d8bef9SDimitry Andric // something that may be a load + arithmetic.
3722e8d8bef9SDimitry Andric if (const MachineInstr *Or = getOpcodeDef(TargetOpcode::G_OR, OrLHS, MRI))
3723e8d8bef9SDimitry Andric Ors.push_back(Or);
3724e8d8bef9SDimitry Andric else
3725e8d8bef9SDimitry Andric RegsToVisit.push_back(OrLHS);
3726e8d8bef9SDimitry Andric if (const MachineInstr *Or = getOpcodeDef(TargetOpcode::G_OR, OrRHS, MRI))
3727e8d8bef9SDimitry Andric Ors.push_back(Or);
3728e8d8bef9SDimitry Andric else
3729e8d8bef9SDimitry Andric RegsToVisit.push_back(OrRHS);
3730e8d8bef9SDimitry Andric }
3731e8d8bef9SDimitry Andric
3732e8d8bef9SDimitry Andric // We're going to try and merge each register into a wider power-of-2 type,
3733e8d8bef9SDimitry Andric // so we ought to have an even number of registers.
3734e8d8bef9SDimitry Andric if (RegsToVisit.empty() || RegsToVisit.size() % 2 != 0)
3735bdd1243dSDimitry Andric return std::nullopt;
3736e8d8bef9SDimitry Andric return RegsToVisit;
3737e8d8bef9SDimitry Andric }
3738e8d8bef9SDimitry Andric
3739e8d8bef9SDimitry Andric /// Helper function for findLoadOffsetsForLoadOrCombine.
3740e8d8bef9SDimitry Andric ///
3741e8d8bef9SDimitry Andric /// Check if \p Reg is the result of loading a \p MemSizeInBits wide value,
3742e8d8bef9SDimitry Andric /// and then moving that value into a specific byte offset.
3743e8d8bef9SDimitry Andric ///
3744e8d8bef9SDimitry Andric /// e.g. x[i] << 24
3745e8d8bef9SDimitry Andric ///
3746e8d8bef9SDimitry Andric /// \returns The load instruction and the byte offset it is moved into.
3747bdd1243dSDimitry Andric static std::optional<std::pair<GZExtLoad *, int64_t>>
matchLoadAndBytePosition(Register Reg,unsigned MemSizeInBits,const MachineRegisterInfo & MRI)3748e8d8bef9SDimitry Andric matchLoadAndBytePosition(Register Reg, unsigned MemSizeInBits,
3749e8d8bef9SDimitry Andric const MachineRegisterInfo &MRI) {
3750e8d8bef9SDimitry Andric assert(MRI.hasOneNonDBGUse(Reg) &&
3751e8d8bef9SDimitry Andric "Expected Reg to only have one non-debug use?");
3752e8d8bef9SDimitry Andric Register MaybeLoad;
3753e8d8bef9SDimitry Andric int64_t Shift;
3754e8d8bef9SDimitry Andric if (!mi_match(Reg, MRI,
3755e8d8bef9SDimitry Andric m_OneNonDBGUse(m_GShl(m_Reg(MaybeLoad), m_ICst(Shift))))) {
3756e8d8bef9SDimitry Andric Shift = 0;
3757e8d8bef9SDimitry Andric MaybeLoad = Reg;
3758e8d8bef9SDimitry Andric }
3759e8d8bef9SDimitry Andric
3760e8d8bef9SDimitry Andric if (Shift % MemSizeInBits != 0)
3761bdd1243dSDimitry Andric return std::nullopt;
3762e8d8bef9SDimitry Andric
3763e8d8bef9SDimitry Andric // TODO: Handle other types of loads.
3764fe6060f1SDimitry Andric auto *Load = getOpcodeDef<GZExtLoad>(MaybeLoad, MRI);
3765e8d8bef9SDimitry Andric if (!Load)
3766bdd1243dSDimitry Andric return std::nullopt;
3767e8d8bef9SDimitry Andric
3768fe6060f1SDimitry Andric if (!Load->isUnordered() || Load->getMemSizeInBits() != MemSizeInBits)
3769bdd1243dSDimitry Andric return std::nullopt;
3770e8d8bef9SDimitry Andric
3771e8d8bef9SDimitry Andric return std::make_pair(Load, Shift / MemSizeInBits);
3772e8d8bef9SDimitry Andric }
3773e8d8bef9SDimitry Andric
3774bdd1243dSDimitry Andric std::optional<std::tuple<GZExtLoad *, int64_t, GZExtLoad *>>
findLoadOffsetsForLoadOrCombine(SmallDenseMap<int64_t,int64_t,8> & MemOffset2Idx,const SmallVector<Register,8> & RegsToVisit,const unsigned MemSizeInBits)3775e8d8bef9SDimitry Andric CombinerHelper::findLoadOffsetsForLoadOrCombine(
3776e8d8bef9SDimitry Andric SmallDenseMap<int64_t, int64_t, 8> &MemOffset2Idx,
3777e8d8bef9SDimitry Andric const SmallVector<Register, 8> &RegsToVisit, const unsigned MemSizeInBits) {
3778e8d8bef9SDimitry Andric
3779e8d8bef9SDimitry Andric // Each load found for the pattern. There should be one for each RegsToVisit.
3780e8d8bef9SDimitry Andric SmallSetVector<const MachineInstr *, 8> Loads;
3781e8d8bef9SDimitry Andric
3782e8d8bef9SDimitry Andric // The lowest index used in any load. (The lowest "i" for each x[i].)
3783e8d8bef9SDimitry Andric int64_t LowestIdx = INT64_MAX;
3784e8d8bef9SDimitry Andric
3785e8d8bef9SDimitry Andric // The load which uses the lowest index.
3786fe6060f1SDimitry Andric GZExtLoad *LowestIdxLoad = nullptr;
3787e8d8bef9SDimitry Andric
3788e8d8bef9SDimitry Andric // Keeps track of the load indices we see. We shouldn't see any indices twice.
3789e8d8bef9SDimitry Andric SmallSet<int64_t, 8> SeenIdx;
3790e8d8bef9SDimitry Andric
3791e8d8bef9SDimitry Andric // Ensure each load is in the same MBB.
3792e8d8bef9SDimitry Andric // TODO: Support multiple MachineBasicBlocks.
3793e8d8bef9SDimitry Andric MachineBasicBlock *MBB = nullptr;
3794e8d8bef9SDimitry Andric const MachineMemOperand *MMO = nullptr;
3795e8d8bef9SDimitry Andric
3796e8d8bef9SDimitry Andric // Earliest instruction-order load in the pattern.
3797fe6060f1SDimitry Andric GZExtLoad *EarliestLoad = nullptr;
3798e8d8bef9SDimitry Andric
3799e8d8bef9SDimitry Andric // Latest instruction-order load in the pattern.
3800fe6060f1SDimitry Andric GZExtLoad *LatestLoad = nullptr;
3801e8d8bef9SDimitry Andric
3802e8d8bef9SDimitry Andric // Base pointer which every load should share.
3803e8d8bef9SDimitry Andric Register BasePtr;
3804e8d8bef9SDimitry Andric
3805e8d8bef9SDimitry Andric // We want to find a load for each register. Each load should have some
3806e8d8bef9SDimitry Andric // appropriate bit twiddling arithmetic. During this loop, we will also keep
3807e8d8bef9SDimitry Andric // track of the load which uses the lowest index. Later, we will check if we
3808e8d8bef9SDimitry Andric // can use its pointer in the final, combined load.
3809e8d8bef9SDimitry Andric for (auto Reg : RegsToVisit) {
3810e8d8bef9SDimitry Andric // Find the load, and find the position that it will end up in (e.g. a
3811e8d8bef9SDimitry Andric // shifted) value.
3812e8d8bef9SDimitry Andric auto LoadAndPos = matchLoadAndBytePosition(Reg, MemSizeInBits, MRI);
3813e8d8bef9SDimitry Andric if (!LoadAndPos)
3814bdd1243dSDimitry Andric return std::nullopt;
3815fe6060f1SDimitry Andric GZExtLoad *Load;
3816e8d8bef9SDimitry Andric int64_t DstPos;
3817e8d8bef9SDimitry Andric std::tie(Load, DstPos) = *LoadAndPos;
3818e8d8bef9SDimitry Andric
3819e8d8bef9SDimitry Andric // TODO: Handle multiple MachineBasicBlocks. Currently not handled because
3820e8d8bef9SDimitry Andric // it is difficult to check for stores/calls/etc between loads.
3821e8d8bef9SDimitry Andric MachineBasicBlock *LoadMBB = Load->getParent();
3822e8d8bef9SDimitry Andric if (!MBB)
3823e8d8bef9SDimitry Andric MBB = LoadMBB;
3824e8d8bef9SDimitry Andric if (LoadMBB != MBB)
3825bdd1243dSDimitry Andric return std::nullopt;
3826e8d8bef9SDimitry Andric
3827e8d8bef9SDimitry Andric // Make sure that the MachineMemOperands of every seen load are compatible.
3828fe6060f1SDimitry Andric auto &LoadMMO = Load->getMMO();
3829e8d8bef9SDimitry Andric if (!MMO)
3830fe6060f1SDimitry Andric MMO = &LoadMMO;
3831fe6060f1SDimitry Andric if (MMO->getAddrSpace() != LoadMMO.getAddrSpace())
3832bdd1243dSDimitry Andric return std::nullopt;
3833e8d8bef9SDimitry Andric
3834e8d8bef9SDimitry Andric // Find out what the base pointer and index for the load is.
3835e8d8bef9SDimitry Andric Register LoadPtr;
3836e8d8bef9SDimitry Andric int64_t Idx;
3837e8d8bef9SDimitry Andric if (!mi_match(Load->getOperand(1).getReg(), MRI,
3838e8d8bef9SDimitry Andric m_GPtrAdd(m_Reg(LoadPtr), m_ICst(Idx)))) {
3839e8d8bef9SDimitry Andric LoadPtr = Load->getOperand(1).getReg();
3840e8d8bef9SDimitry Andric Idx = 0;
3841e8d8bef9SDimitry Andric }
3842e8d8bef9SDimitry Andric
3843e8d8bef9SDimitry Andric // Don't combine things like a[i], a[i] -> a bigger load.
3844e8d8bef9SDimitry Andric if (!SeenIdx.insert(Idx).second)
3845bdd1243dSDimitry Andric return std::nullopt;
3846e8d8bef9SDimitry Andric
3847e8d8bef9SDimitry Andric // Every load must share the same base pointer; don't combine things like:
3848e8d8bef9SDimitry Andric //
3849e8d8bef9SDimitry Andric // a[i], b[i + 1] -> a bigger load.
3850e8d8bef9SDimitry Andric if (!BasePtr.isValid())
3851e8d8bef9SDimitry Andric BasePtr = LoadPtr;
3852e8d8bef9SDimitry Andric if (BasePtr != LoadPtr)
3853bdd1243dSDimitry Andric return std::nullopt;
3854e8d8bef9SDimitry Andric
3855e8d8bef9SDimitry Andric if (Idx < LowestIdx) {
3856e8d8bef9SDimitry Andric LowestIdx = Idx;
3857e8d8bef9SDimitry Andric LowestIdxLoad = Load;
3858e8d8bef9SDimitry Andric }
3859e8d8bef9SDimitry Andric
3860e8d8bef9SDimitry Andric // Keep track of the byte offset that this load ends up at. If we have seen
3861e8d8bef9SDimitry Andric // the byte offset, then stop here. We do not want to combine:
3862e8d8bef9SDimitry Andric //
3863e8d8bef9SDimitry Andric // a[i] << 16, a[i + k] << 16 -> a bigger load.
3864e8d8bef9SDimitry Andric if (!MemOffset2Idx.try_emplace(DstPos, Idx).second)
3865bdd1243dSDimitry Andric return std::nullopt;
3866e8d8bef9SDimitry Andric Loads.insert(Load);
3867e8d8bef9SDimitry Andric
3868e8d8bef9SDimitry Andric // Keep track of the position of the earliest/latest loads in the pattern.
3869e8d8bef9SDimitry Andric // We will check that there are no load fold barriers between them later
3870e8d8bef9SDimitry Andric // on.
3871e8d8bef9SDimitry Andric //
3872e8d8bef9SDimitry Andric // FIXME: Is there a better way to check for load fold barriers?
3873e8d8bef9SDimitry Andric if (!EarliestLoad || dominates(*Load, *EarliestLoad))
3874e8d8bef9SDimitry Andric EarliestLoad = Load;
3875e8d8bef9SDimitry Andric if (!LatestLoad || dominates(*LatestLoad, *Load))
3876e8d8bef9SDimitry Andric LatestLoad = Load;
3877e8d8bef9SDimitry Andric }
3878e8d8bef9SDimitry Andric
3879e8d8bef9SDimitry Andric // We found a load for each register. Let's check if each load satisfies the
3880e8d8bef9SDimitry Andric // pattern.
3881e8d8bef9SDimitry Andric assert(Loads.size() == RegsToVisit.size() &&
3882e8d8bef9SDimitry Andric "Expected to find a load for each register?");
3883e8d8bef9SDimitry Andric assert(EarliestLoad != LatestLoad && EarliestLoad &&
3884e8d8bef9SDimitry Andric LatestLoad && "Expected at least two loads?");
3885e8d8bef9SDimitry Andric
3886e8d8bef9SDimitry Andric // Check if there are any stores, calls, etc. between any of the loads. If
3887e8d8bef9SDimitry Andric // there are, then we can't safely perform the combine.
3888e8d8bef9SDimitry Andric //
3889e8d8bef9SDimitry Andric // MaxIter is chosen based off the (worst case) number of iterations it
3890e8d8bef9SDimitry Andric // typically takes to succeed in the LLVM test suite plus some padding.
3891e8d8bef9SDimitry Andric //
3892e8d8bef9SDimitry Andric // FIXME: Is there a better way to check for load fold barriers?
3893e8d8bef9SDimitry Andric const unsigned MaxIter = 20;
3894e8d8bef9SDimitry Andric unsigned Iter = 0;
3895e8d8bef9SDimitry Andric for (const auto &MI : instructionsWithoutDebug(EarliestLoad->getIterator(),
3896e8d8bef9SDimitry Andric LatestLoad->getIterator())) {
3897e8d8bef9SDimitry Andric if (Loads.count(&MI))
3898e8d8bef9SDimitry Andric continue;
3899e8d8bef9SDimitry Andric if (MI.isLoadFoldBarrier())
3900bdd1243dSDimitry Andric return std::nullopt;
3901e8d8bef9SDimitry Andric if (Iter++ == MaxIter)
3902bdd1243dSDimitry Andric return std::nullopt;
3903e8d8bef9SDimitry Andric }
3904e8d8bef9SDimitry Andric
3905fe6060f1SDimitry Andric return std::make_tuple(LowestIdxLoad, LowestIdx, LatestLoad);
3906e8d8bef9SDimitry Andric }
3907e8d8bef9SDimitry Andric
matchLoadOrCombine(MachineInstr & MI,std::function<void (MachineIRBuilder &)> & MatchInfo)3908e8d8bef9SDimitry Andric bool CombinerHelper::matchLoadOrCombine(
3909e8d8bef9SDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
3910e8d8bef9SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_OR);
3911e8d8bef9SDimitry Andric MachineFunction &MF = *MI.getMF();
3912e8d8bef9SDimitry Andric // Assuming a little-endian target, transform:
3913e8d8bef9SDimitry Andric // s8 *a = ...
3914e8d8bef9SDimitry Andric // s32 val = a[0] | (a[1] << 8) | (a[2] << 16) | (a[3] << 24)
3915e8d8bef9SDimitry Andric // =>
3916e8d8bef9SDimitry Andric // s32 val = *((i32)a)
3917e8d8bef9SDimitry Andric //
3918e8d8bef9SDimitry Andric // s8 *a = ...
3919e8d8bef9SDimitry Andric // s32 val = (a[0] << 24) | (a[1] << 16) | (a[2] << 8) | a[3]
3920e8d8bef9SDimitry Andric // =>
3921e8d8bef9SDimitry Andric // s32 val = BSWAP(*((s32)a))
3922e8d8bef9SDimitry Andric Register Dst = MI.getOperand(0).getReg();
3923e8d8bef9SDimitry Andric LLT Ty = MRI.getType(Dst);
3924e8d8bef9SDimitry Andric if (Ty.isVector())
3925e8d8bef9SDimitry Andric return false;
3926e8d8bef9SDimitry Andric
3927e8d8bef9SDimitry Andric // We need to combine at least two loads into this type. Since the smallest
3928e8d8bef9SDimitry Andric // possible load is into a byte, we need at least a 16-bit wide type.
3929e8d8bef9SDimitry Andric const unsigned WideMemSizeInBits = Ty.getSizeInBits();
3930e8d8bef9SDimitry Andric if (WideMemSizeInBits < 16 || WideMemSizeInBits % 8 != 0)
3931e8d8bef9SDimitry Andric return false;
3932e8d8bef9SDimitry Andric
3933e8d8bef9SDimitry Andric // Match a collection of non-OR instructions in the pattern.
3934e8d8bef9SDimitry Andric auto RegsToVisit = findCandidatesForLoadOrCombine(&MI);
3935e8d8bef9SDimitry Andric if (!RegsToVisit)
3936e8d8bef9SDimitry Andric return false;
3937e8d8bef9SDimitry Andric
3938e8d8bef9SDimitry Andric // We have a collection of non-OR instructions. Figure out how wide each of
3939e8d8bef9SDimitry Andric // the small loads should be based off of the number of potential loads we
3940e8d8bef9SDimitry Andric // found.
3941e8d8bef9SDimitry Andric const unsigned NarrowMemSizeInBits = WideMemSizeInBits / RegsToVisit->size();
3942e8d8bef9SDimitry Andric if (NarrowMemSizeInBits % 8 != 0)
3943e8d8bef9SDimitry Andric return false;
3944e8d8bef9SDimitry Andric
3945e8d8bef9SDimitry Andric // Check if each register feeding into each OR is a load from the same
3946e8d8bef9SDimitry Andric // base pointer + some arithmetic.
3947e8d8bef9SDimitry Andric //
3948e8d8bef9SDimitry Andric // e.g. a[0], a[1] << 8, a[2] << 16, etc.
3949e8d8bef9SDimitry Andric //
3950e8d8bef9SDimitry Andric // Also verify that each of these ends up putting a[i] into the same memory
3951e8d8bef9SDimitry Andric // offset as a load into a wide type would.
3952e8d8bef9SDimitry Andric SmallDenseMap<int64_t, int64_t, 8> MemOffset2Idx;
3953fe6060f1SDimitry Andric GZExtLoad *LowestIdxLoad, *LatestLoad;
3954e8d8bef9SDimitry Andric int64_t LowestIdx;
3955e8d8bef9SDimitry Andric auto MaybeLoadInfo = findLoadOffsetsForLoadOrCombine(
3956e8d8bef9SDimitry Andric MemOffset2Idx, *RegsToVisit, NarrowMemSizeInBits);
3957e8d8bef9SDimitry Andric if (!MaybeLoadInfo)
3958e8d8bef9SDimitry Andric return false;
3959fe6060f1SDimitry Andric std::tie(LowestIdxLoad, LowestIdx, LatestLoad) = *MaybeLoadInfo;
3960e8d8bef9SDimitry Andric
3961e8d8bef9SDimitry Andric // We have a bunch of loads being OR'd together. Using the addresses + offsets
3962e8d8bef9SDimitry Andric // we found before, check if this corresponds to a big or little endian byte
3963e8d8bef9SDimitry Andric // pattern. If it does, then we can represent it using a load + possibly a
3964e8d8bef9SDimitry Andric // BSWAP.
3965e8d8bef9SDimitry Andric bool IsBigEndianTarget = MF.getDataLayout().isBigEndian();
3966bdd1243dSDimitry Andric std::optional<bool> IsBigEndian = isBigEndian(MemOffset2Idx, LowestIdx);
396781ad6265SDimitry Andric if (!IsBigEndian)
3968e8d8bef9SDimitry Andric return false;
3969e8d8bef9SDimitry Andric bool NeedsBSwap = IsBigEndianTarget != *IsBigEndian;
3970e8d8bef9SDimitry Andric if (NeedsBSwap && !isLegalOrBeforeLegalizer({TargetOpcode::G_BSWAP, {Ty}}))
3971e8d8bef9SDimitry Andric return false;
3972e8d8bef9SDimitry Andric
3973e8d8bef9SDimitry Andric // Make sure that the load from the lowest index produces offset 0 in the
3974e8d8bef9SDimitry Andric // final value.
3975e8d8bef9SDimitry Andric //
3976e8d8bef9SDimitry Andric // This ensures that we won't combine something like this:
3977e8d8bef9SDimitry Andric //
3978e8d8bef9SDimitry Andric // load x[i] -> byte 2
3979e8d8bef9SDimitry Andric // load x[i+1] -> byte 0 ---> wide_load x[i]
3980e8d8bef9SDimitry Andric // load x[i+2] -> byte 1
3981e8d8bef9SDimitry Andric const unsigned NumLoadsInTy = WideMemSizeInBits / NarrowMemSizeInBits;
3982e8d8bef9SDimitry Andric const unsigned ZeroByteOffset =
3983e8d8bef9SDimitry Andric *IsBigEndian
3984e8d8bef9SDimitry Andric ? bigEndianByteAt(NumLoadsInTy, 0)
3985e8d8bef9SDimitry Andric : littleEndianByteAt(NumLoadsInTy, 0);
3986e8d8bef9SDimitry Andric auto ZeroOffsetIdx = MemOffset2Idx.find(ZeroByteOffset);
3987e8d8bef9SDimitry Andric if (ZeroOffsetIdx == MemOffset2Idx.end() ||
3988e8d8bef9SDimitry Andric ZeroOffsetIdx->second != LowestIdx)
3989e8d8bef9SDimitry Andric return false;
3990e8d8bef9SDimitry Andric
3991e8d8bef9SDimitry Andric // We wil reuse the pointer from the load which ends up at byte offset 0. It
3992e8d8bef9SDimitry Andric // may not use index 0.
3993fe6060f1SDimitry Andric Register Ptr = LowestIdxLoad->getPointerReg();
3994fe6060f1SDimitry Andric const MachineMemOperand &MMO = LowestIdxLoad->getMMO();
3995349cc55cSDimitry Andric LegalityQuery::MemDesc MMDesc(MMO);
3996fe6060f1SDimitry Andric MMDesc.MemoryTy = Ty;
3997e8d8bef9SDimitry Andric if (!isLegalOrBeforeLegalizer(
3998e8d8bef9SDimitry Andric {TargetOpcode::G_LOAD, {Ty, MRI.getType(Ptr)}, {MMDesc}}))
3999e8d8bef9SDimitry Andric return false;
4000e8d8bef9SDimitry Andric auto PtrInfo = MMO.getPointerInfo();
4001e8d8bef9SDimitry Andric auto *NewMMO = MF.getMachineMemOperand(&MMO, PtrInfo, WideMemSizeInBits / 8);
4002e8d8bef9SDimitry Andric
4003e8d8bef9SDimitry Andric // Load must be allowed and fast on the target.
4004e8d8bef9SDimitry Andric LLVMContext &C = MF.getFunction().getContext();
4005e8d8bef9SDimitry Andric auto &DL = MF.getDataLayout();
4006bdd1243dSDimitry Andric unsigned Fast = 0;
4007e8d8bef9SDimitry Andric if (!getTargetLowering().allowsMemoryAccess(C, DL, Ty, *NewMMO, &Fast) ||
4008e8d8bef9SDimitry Andric !Fast)
4009e8d8bef9SDimitry Andric return false;
4010e8d8bef9SDimitry Andric
4011e8d8bef9SDimitry Andric MatchInfo = [=](MachineIRBuilder &MIB) {
4012fe6060f1SDimitry Andric MIB.setInstrAndDebugLoc(*LatestLoad);
4013e8d8bef9SDimitry Andric Register LoadDst = NeedsBSwap ? MRI.cloneVirtualRegister(Dst) : Dst;
4014e8d8bef9SDimitry Andric MIB.buildLoad(LoadDst, Ptr, *NewMMO);
4015e8d8bef9SDimitry Andric if (NeedsBSwap)
4016e8d8bef9SDimitry Andric MIB.buildBSwap(Dst, LoadDst);
4017e8d8bef9SDimitry Andric };
4018e8d8bef9SDimitry Andric return true;
4019e8d8bef9SDimitry Andric }
4020e8d8bef9SDimitry Andric
matchExtendThroughPhis(MachineInstr & MI,MachineInstr * & ExtMI)4021fe6060f1SDimitry Andric bool CombinerHelper::matchExtendThroughPhis(MachineInstr &MI,
4022fe6060f1SDimitry Andric MachineInstr *&ExtMI) {
40237a6dacacSDimitry Andric auto &PHI = cast<GPhi>(MI);
40247a6dacacSDimitry Andric Register DstReg = PHI.getReg(0);
4025fe6060f1SDimitry Andric
4026fe6060f1SDimitry Andric // TODO: Extending a vector may be expensive, don't do this until heuristics
4027fe6060f1SDimitry Andric // are better.
4028fe6060f1SDimitry Andric if (MRI.getType(DstReg).isVector())
4029fe6060f1SDimitry Andric return false;
4030fe6060f1SDimitry Andric
4031fe6060f1SDimitry Andric // Try to match a phi, whose only use is an extend.
4032fe6060f1SDimitry Andric if (!MRI.hasOneNonDBGUse(DstReg))
4033fe6060f1SDimitry Andric return false;
4034fe6060f1SDimitry Andric ExtMI = &*MRI.use_instr_nodbg_begin(DstReg);
4035fe6060f1SDimitry Andric switch (ExtMI->getOpcode()) {
4036fe6060f1SDimitry Andric case TargetOpcode::G_ANYEXT:
4037fe6060f1SDimitry Andric return true; // G_ANYEXT is usually free.
4038fe6060f1SDimitry Andric case TargetOpcode::G_ZEXT:
4039fe6060f1SDimitry Andric case TargetOpcode::G_SEXT:
4040fe6060f1SDimitry Andric break;
4041fe6060f1SDimitry Andric default:
4042fe6060f1SDimitry Andric return false;
4043fe6060f1SDimitry Andric }
4044fe6060f1SDimitry Andric
4045fe6060f1SDimitry Andric // If the target is likely to fold this extend away, don't propagate.
4046fe6060f1SDimitry Andric if (Builder.getTII().isExtendLikelyToBeFolded(*ExtMI, MRI))
4047fe6060f1SDimitry Andric return false;
4048fe6060f1SDimitry Andric
4049fe6060f1SDimitry Andric // We don't want to propagate the extends unless there's a good chance that
4050fe6060f1SDimitry Andric // they'll be optimized in some way.
4051fe6060f1SDimitry Andric // Collect the unique incoming values.
4052fe6060f1SDimitry Andric SmallPtrSet<MachineInstr *, 4> InSrcs;
40537a6dacacSDimitry Andric for (unsigned I = 0; I < PHI.getNumIncomingValues(); ++I) {
40547a6dacacSDimitry Andric auto *DefMI = getDefIgnoringCopies(PHI.getIncomingValue(I), MRI);
4055fe6060f1SDimitry Andric switch (DefMI->getOpcode()) {
4056fe6060f1SDimitry Andric case TargetOpcode::G_LOAD:
4057fe6060f1SDimitry Andric case TargetOpcode::G_TRUNC:
4058fe6060f1SDimitry Andric case TargetOpcode::G_SEXT:
4059fe6060f1SDimitry Andric case TargetOpcode::G_ZEXT:
4060fe6060f1SDimitry Andric case TargetOpcode::G_ANYEXT:
4061fe6060f1SDimitry Andric case TargetOpcode::G_CONSTANT:
40627a6dacacSDimitry Andric InSrcs.insert(DefMI);
4063fe6060f1SDimitry Andric // Don't try to propagate if there are too many places to create new
4064fe6060f1SDimitry Andric // extends, chances are it'll increase code size.
4065fe6060f1SDimitry Andric if (InSrcs.size() > 2)
4066fe6060f1SDimitry Andric return false;
4067fe6060f1SDimitry Andric break;
4068fe6060f1SDimitry Andric default:
4069fe6060f1SDimitry Andric return false;
4070fe6060f1SDimitry Andric }
4071fe6060f1SDimitry Andric }
4072fe6060f1SDimitry Andric return true;
4073fe6060f1SDimitry Andric }
4074fe6060f1SDimitry Andric
applyExtendThroughPhis(MachineInstr & MI,MachineInstr * & ExtMI)4075fe6060f1SDimitry Andric void CombinerHelper::applyExtendThroughPhis(MachineInstr &MI,
4076fe6060f1SDimitry Andric MachineInstr *&ExtMI) {
40777a6dacacSDimitry Andric auto &PHI = cast<GPhi>(MI);
4078fe6060f1SDimitry Andric Register DstReg = ExtMI->getOperand(0).getReg();
4079fe6060f1SDimitry Andric LLT ExtTy = MRI.getType(DstReg);
4080fe6060f1SDimitry Andric
4081fe6060f1SDimitry Andric // Propagate the extension into the block of each incoming reg's block.
4082fe6060f1SDimitry Andric // Use a SetVector here because PHIs can have duplicate edges, and we want
4083fe6060f1SDimitry Andric // deterministic iteration order.
4084fe6060f1SDimitry Andric SmallSetVector<MachineInstr *, 8> SrcMIs;
4085fe6060f1SDimitry Andric SmallDenseMap<MachineInstr *, MachineInstr *, 8> OldToNewSrcMap;
40867a6dacacSDimitry Andric for (unsigned I = 0; I < PHI.getNumIncomingValues(); ++I) {
40877a6dacacSDimitry Andric auto SrcReg = PHI.getIncomingValue(I);
40887a6dacacSDimitry Andric auto *SrcMI = MRI.getVRegDef(SrcReg);
4089fe6060f1SDimitry Andric if (!SrcMIs.insert(SrcMI))
4090fe6060f1SDimitry Andric continue;
4091fe6060f1SDimitry Andric
4092fe6060f1SDimitry Andric // Build an extend after each src inst.
4093fe6060f1SDimitry Andric auto *MBB = SrcMI->getParent();
4094fe6060f1SDimitry Andric MachineBasicBlock::iterator InsertPt = ++SrcMI->getIterator();
4095fe6060f1SDimitry Andric if (InsertPt != MBB->end() && InsertPt->isPHI())
4096fe6060f1SDimitry Andric InsertPt = MBB->getFirstNonPHI();
4097fe6060f1SDimitry Andric
4098fe6060f1SDimitry Andric Builder.setInsertPt(*SrcMI->getParent(), InsertPt);
4099fe6060f1SDimitry Andric Builder.setDebugLoc(MI.getDebugLoc());
41007a6dacacSDimitry Andric auto NewExt = Builder.buildExtOrTrunc(ExtMI->getOpcode(), ExtTy, SrcReg);
4101fe6060f1SDimitry Andric OldToNewSrcMap[SrcMI] = NewExt;
4102fe6060f1SDimitry Andric }
4103fe6060f1SDimitry Andric
4104fe6060f1SDimitry Andric // Create a new phi with the extended inputs.
4105fe6060f1SDimitry Andric Builder.setInstrAndDebugLoc(MI);
4106fe6060f1SDimitry Andric auto NewPhi = Builder.buildInstrNoInsert(TargetOpcode::G_PHI);
4107fe6060f1SDimitry Andric NewPhi.addDef(DstReg);
41084824e7fdSDimitry Andric for (const MachineOperand &MO : llvm::drop_begin(MI.operands())) {
4109fe6060f1SDimitry Andric if (!MO.isReg()) {
4110fe6060f1SDimitry Andric NewPhi.addMBB(MO.getMBB());
4111fe6060f1SDimitry Andric continue;
4112fe6060f1SDimitry Andric }
4113fe6060f1SDimitry Andric auto *NewSrc = OldToNewSrcMap[MRI.getVRegDef(MO.getReg())];
4114fe6060f1SDimitry Andric NewPhi.addUse(NewSrc->getOperand(0).getReg());
4115fe6060f1SDimitry Andric }
4116fe6060f1SDimitry Andric Builder.insertInstr(NewPhi);
4117fe6060f1SDimitry Andric ExtMI->eraseFromParent();
4118fe6060f1SDimitry Andric }
4119fe6060f1SDimitry Andric
matchExtractVecEltBuildVec(MachineInstr & MI,Register & Reg)4120fe6060f1SDimitry Andric bool CombinerHelper::matchExtractVecEltBuildVec(MachineInstr &MI,
4121fe6060f1SDimitry Andric Register &Reg) {
4122fe6060f1SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_EXTRACT_VECTOR_ELT);
4123fe6060f1SDimitry Andric // If we have a constant index, look for a G_BUILD_VECTOR source
4124fe6060f1SDimitry Andric // and find the source register that the index maps to.
4125fe6060f1SDimitry Andric Register SrcVec = MI.getOperand(1).getReg();
4126fe6060f1SDimitry Andric LLT SrcTy = MRI.getType(SrcVec);
4127fe6060f1SDimitry Andric
4128349cc55cSDimitry Andric auto Cst = getIConstantVRegValWithLookThrough(MI.getOperand(2).getReg(), MRI);
4129fe6060f1SDimitry Andric if (!Cst || Cst->Value.getZExtValue() >= SrcTy.getNumElements())
4130fe6060f1SDimitry Andric return false;
4131fe6060f1SDimitry Andric
4132fe6060f1SDimitry Andric unsigned VecIdx = Cst->Value.getZExtValue();
4133bdd1243dSDimitry Andric
4134bdd1243dSDimitry Andric // Check if we have a build_vector or build_vector_trunc with an optional
4135bdd1243dSDimitry Andric // trunc in front.
4136bdd1243dSDimitry Andric MachineInstr *SrcVecMI = MRI.getVRegDef(SrcVec);
4137bdd1243dSDimitry Andric if (SrcVecMI->getOpcode() == TargetOpcode::G_TRUNC) {
4138bdd1243dSDimitry Andric SrcVecMI = MRI.getVRegDef(SrcVecMI->getOperand(1).getReg());
4139fe6060f1SDimitry Andric }
4140fe6060f1SDimitry Andric
4141bdd1243dSDimitry Andric if (SrcVecMI->getOpcode() != TargetOpcode::G_BUILD_VECTOR &&
4142bdd1243dSDimitry Andric SrcVecMI->getOpcode() != TargetOpcode::G_BUILD_VECTOR_TRUNC)
4143bdd1243dSDimitry Andric return false;
4144bdd1243dSDimitry Andric
4145fe6060f1SDimitry Andric EVT Ty(getMVTForLLT(SrcTy));
4146fe6060f1SDimitry Andric if (!MRI.hasOneNonDBGUse(SrcVec) &&
4147fe6060f1SDimitry Andric !getTargetLowering().aggressivelyPreferBuildVectorSources(Ty))
4148fe6060f1SDimitry Andric return false;
4149fe6060f1SDimitry Andric
4150bdd1243dSDimitry Andric Reg = SrcVecMI->getOperand(VecIdx + 1).getReg();
4151fe6060f1SDimitry Andric return true;
4152fe6060f1SDimitry Andric }
4153fe6060f1SDimitry Andric
applyExtractVecEltBuildVec(MachineInstr & MI,Register & Reg)4154fe6060f1SDimitry Andric void CombinerHelper::applyExtractVecEltBuildVec(MachineInstr &MI,
4155fe6060f1SDimitry Andric Register &Reg) {
4156fe6060f1SDimitry Andric // Check the type of the register, since it may have come from a
4157fe6060f1SDimitry Andric // G_BUILD_VECTOR_TRUNC.
4158fe6060f1SDimitry Andric LLT ScalarTy = MRI.getType(Reg);
4159fe6060f1SDimitry Andric Register DstReg = MI.getOperand(0).getReg();
4160fe6060f1SDimitry Andric LLT DstTy = MRI.getType(DstReg);
4161fe6060f1SDimitry Andric
4162fe6060f1SDimitry Andric if (ScalarTy != DstTy) {
4163fe6060f1SDimitry Andric assert(ScalarTy.getSizeInBits() > DstTy.getSizeInBits());
4164fe6060f1SDimitry Andric Builder.buildTrunc(DstReg, Reg);
4165fe6060f1SDimitry Andric MI.eraseFromParent();
4166fe6060f1SDimitry Andric return;
4167fe6060f1SDimitry Andric }
4168fe6060f1SDimitry Andric replaceSingleDefInstWithReg(MI, Reg);
4169fe6060f1SDimitry Andric }
4170fe6060f1SDimitry Andric
matchExtractAllEltsFromBuildVector(MachineInstr & MI,SmallVectorImpl<std::pair<Register,MachineInstr * >> & SrcDstPairs)4171fe6060f1SDimitry Andric bool CombinerHelper::matchExtractAllEltsFromBuildVector(
4172fe6060f1SDimitry Andric MachineInstr &MI,
4173fe6060f1SDimitry Andric SmallVectorImpl<std::pair<Register, MachineInstr *>> &SrcDstPairs) {
4174fe6060f1SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_BUILD_VECTOR);
4175fe6060f1SDimitry Andric // This combine tries to find build_vector's which have every source element
4176fe6060f1SDimitry Andric // extracted using G_EXTRACT_VECTOR_ELT. This can happen when transforms like
4177fe6060f1SDimitry Andric // the masked load scalarization is run late in the pipeline. There's already
4178fe6060f1SDimitry Andric // a combine for a similar pattern starting from the extract, but that
4179fe6060f1SDimitry Andric // doesn't attempt to do it if there are multiple uses of the build_vector,
4180fe6060f1SDimitry Andric // which in this case is true. Starting the combine from the build_vector
4181fe6060f1SDimitry Andric // feels more natural than trying to find sibling nodes of extracts.
4182fe6060f1SDimitry Andric // E.g.
4183fe6060f1SDimitry Andric // %vec(<4 x s32>) = G_BUILD_VECTOR %s1(s32), %s2, %s3, %s4
4184fe6060f1SDimitry Andric // %ext1 = G_EXTRACT_VECTOR_ELT %vec, 0
4185fe6060f1SDimitry Andric // %ext2 = G_EXTRACT_VECTOR_ELT %vec, 1
4186fe6060f1SDimitry Andric // %ext3 = G_EXTRACT_VECTOR_ELT %vec, 2
4187fe6060f1SDimitry Andric // %ext4 = G_EXTRACT_VECTOR_ELT %vec, 3
4188fe6060f1SDimitry Andric // ==>
4189fe6060f1SDimitry Andric // replace ext{1,2,3,4} with %s{1,2,3,4}
4190fe6060f1SDimitry Andric
4191fe6060f1SDimitry Andric Register DstReg = MI.getOperand(0).getReg();
4192fe6060f1SDimitry Andric LLT DstTy = MRI.getType(DstReg);
4193fe6060f1SDimitry Andric unsigned NumElts = DstTy.getNumElements();
4194fe6060f1SDimitry Andric
4195fe6060f1SDimitry Andric SmallBitVector ExtractedElts(NumElts);
41964824e7fdSDimitry Andric for (MachineInstr &II : MRI.use_nodbg_instructions(DstReg)) {
4197fe6060f1SDimitry Andric if (II.getOpcode() != TargetOpcode::G_EXTRACT_VECTOR_ELT)
4198fe6060f1SDimitry Andric return false;
4199349cc55cSDimitry Andric auto Cst = getIConstantVRegVal(II.getOperand(2).getReg(), MRI);
4200fe6060f1SDimitry Andric if (!Cst)
4201fe6060f1SDimitry Andric return false;
420281ad6265SDimitry Andric unsigned Idx = Cst->getZExtValue();
4203fe6060f1SDimitry Andric if (Idx >= NumElts)
4204fe6060f1SDimitry Andric return false; // Out of range.
4205fe6060f1SDimitry Andric ExtractedElts.set(Idx);
4206fe6060f1SDimitry Andric SrcDstPairs.emplace_back(
4207fe6060f1SDimitry Andric std::make_pair(MI.getOperand(Idx + 1).getReg(), &II));
4208fe6060f1SDimitry Andric }
4209fe6060f1SDimitry Andric // Match if every element was extracted.
4210fe6060f1SDimitry Andric return ExtractedElts.all();
4211fe6060f1SDimitry Andric }
4212fe6060f1SDimitry Andric
applyExtractAllEltsFromBuildVector(MachineInstr & MI,SmallVectorImpl<std::pair<Register,MachineInstr * >> & SrcDstPairs)4213fe6060f1SDimitry Andric void CombinerHelper::applyExtractAllEltsFromBuildVector(
4214fe6060f1SDimitry Andric MachineInstr &MI,
4215fe6060f1SDimitry Andric SmallVectorImpl<std::pair<Register, MachineInstr *>> &SrcDstPairs) {
4216fe6060f1SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_BUILD_VECTOR);
4217fe6060f1SDimitry Andric for (auto &Pair : SrcDstPairs) {
4218fe6060f1SDimitry Andric auto *ExtMI = Pair.second;
4219fe6060f1SDimitry Andric replaceRegWith(MRI, ExtMI->getOperand(0).getReg(), Pair.first);
4220fe6060f1SDimitry Andric ExtMI->eraseFromParent();
4221fe6060f1SDimitry Andric }
4222fe6060f1SDimitry Andric MI.eraseFromParent();
4223fe6060f1SDimitry Andric }
4224fe6060f1SDimitry Andric
applyBuildFn(MachineInstr & MI,std::function<void (MachineIRBuilder &)> & MatchInfo)4225fe6060f1SDimitry Andric void CombinerHelper::applyBuildFn(
4226e8d8bef9SDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
4227*0fca6ea1SDimitry Andric applyBuildFnNoErase(MI, MatchInfo);
4228e8d8bef9SDimitry Andric MI.eraseFromParent();
4229fe6060f1SDimitry Andric }
4230fe6060f1SDimitry Andric
applyBuildFnNoErase(MachineInstr & MI,std::function<void (MachineIRBuilder &)> & MatchInfo)4231fe6060f1SDimitry Andric void CombinerHelper::applyBuildFnNoErase(
4232fe6060f1SDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
4233fe6060f1SDimitry Andric MatchInfo(Builder);
4234fe6060f1SDimitry Andric }
4235fe6060f1SDimitry Andric
matchOrShiftToFunnelShift(MachineInstr & MI,BuildFnTy & MatchInfo)42364824e7fdSDimitry Andric bool CombinerHelper::matchOrShiftToFunnelShift(MachineInstr &MI,
42374824e7fdSDimitry Andric BuildFnTy &MatchInfo) {
42384824e7fdSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_OR);
42394824e7fdSDimitry Andric
42404824e7fdSDimitry Andric Register Dst = MI.getOperand(0).getReg();
42414824e7fdSDimitry Andric LLT Ty = MRI.getType(Dst);
42424824e7fdSDimitry Andric unsigned BitWidth = Ty.getScalarSizeInBits();
42434824e7fdSDimitry Andric
424404eeddc0SDimitry Andric Register ShlSrc, ShlAmt, LShrSrc, LShrAmt, Amt;
42454824e7fdSDimitry Andric unsigned FshOpc = 0;
42464824e7fdSDimitry Andric
424704eeddc0SDimitry Andric // Match (or (shl ...), (lshr ...)).
424804eeddc0SDimitry Andric if (!mi_match(Dst, MRI,
42494824e7fdSDimitry Andric // m_GOr() handles the commuted version as well.
42504824e7fdSDimitry Andric m_GOr(m_GShl(m_Reg(ShlSrc), m_Reg(ShlAmt)),
425104eeddc0SDimitry Andric m_GLShr(m_Reg(LShrSrc), m_Reg(LShrAmt)))))
425204eeddc0SDimitry Andric return false;
425304eeddc0SDimitry Andric
425404eeddc0SDimitry Andric // Given constants C0 and C1 such that C0 + C1 is bit-width:
425504eeddc0SDimitry Andric // (or (shl x, C0), (lshr y, C1)) -> (fshl x, y, C0) or (fshr x, y, C1)
425604eeddc0SDimitry Andric int64_t CstShlAmt, CstLShrAmt;
425781ad6265SDimitry Andric if (mi_match(ShlAmt, MRI, m_ICstOrSplat(CstShlAmt)) &&
425881ad6265SDimitry Andric mi_match(LShrAmt, MRI, m_ICstOrSplat(CstLShrAmt)) &&
425904eeddc0SDimitry Andric CstShlAmt + CstLShrAmt == BitWidth) {
426004eeddc0SDimitry Andric FshOpc = TargetOpcode::G_FSHR;
426104eeddc0SDimitry Andric Amt = LShrAmt;
426204eeddc0SDimitry Andric
426304eeddc0SDimitry Andric } else if (mi_match(LShrAmt, MRI,
426404eeddc0SDimitry Andric m_GSub(m_SpecificICstOrSplat(BitWidth), m_Reg(Amt))) &&
426504eeddc0SDimitry Andric ShlAmt == Amt) {
426604eeddc0SDimitry Andric // (or (shl x, amt), (lshr y, (sub bw, amt))) -> (fshl x, y, amt)
42674824e7fdSDimitry Andric FshOpc = TargetOpcode::G_FSHL;
42684824e7fdSDimitry Andric
426904eeddc0SDimitry Andric } else if (mi_match(ShlAmt, MRI,
427004eeddc0SDimitry Andric m_GSub(m_SpecificICstOrSplat(BitWidth), m_Reg(Amt))) &&
427104eeddc0SDimitry Andric LShrAmt == Amt) {
427204eeddc0SDimitry Andric // (or (shl x, (sub bw, amt)), (lshr y, amt)) -> (fshr x, y, amt)
42734824e7fdSDimitry Andric FshOpc = TargetOpcode::G_FSHR;
42744824e7fdSDimitry Andric
42754824e7fdSDimitry Andric } else {
42764824e7fdSDimitry Andric return false;
42774824e7fdSDimitry Andric }
42784824e7fdSDimitry Andric
427904eeddc0SDimitry Andric LLT AmtTy = MRI.getType(Amt);
42804824e7fdSDimitry Andric if (!isLegalOrBeforeLegalizer({FshOpc, {Ty, AmtTy}}))
42814824e7fdSDimitry Andric return false;
42824824e7fdSDimitry Andric
42834824e7fdSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
428404eeddc0SDimitry Andric B.buildInstr(FshOpc, {Dst}, {ShlSrc, LShrSrc, Amt});
42854824e7fdSDimitry Andric };
42864824e7fdSDimitry Andric return true;
42874824e7fdSDimitry Andric }
42884824e7fdSDimitry Andric
4289fe6060f1SDimitry Andric /// Match an FSHL or FSHR that can be combined to a ROTR or ROTL rotate.
matchFunnelShiftToRotate(MachineInstr & MI)4290fe6060f1SDimitry Andric bool CombinerHelper::matchFunnelShiftToRotate(MachineInstr &MI) {
4291fe6060f1SDimitry Andric unsigned Opc = MI.getOpcode();
4292fe6060f1SDimitry Andric assert(Opc == TargetOpcode::G_FSHL || Opc == TargetOpcode::G_FSHR);
4293fe6060f1SDimitry Andric Register X = MI.getOperand(1).getReg();
4294fe6060f1SDimitry Andric Register Y = MI.getOperand(2).getReg();
4295fe6060f1SDimitry Andric if (X != Y)
4296fe6060f1SDimitry Andric return false;
4297fe6060f1SDimitry Andric unsigned RotateOpc =
4298fe6060f1SDimitry Andric Opc == TargetOpcode::G_FSHL ? TargetOpcode::G_ROTL : TargetOpcode::G_ROTR;
4299fe6060f1SDimitry Andric return isLegalOrBeforeLegalizer({RotateOpc, {MRI.getType(X), MRI.getType(Y)}});
4300fe6060f1SDimitry Andric }
4301fe6060f1SDimitry Andric
applyFunnelShiftToRotate(MachineInstr & MI)4302fe6060f1SDimitry Andric void CombinerHelper::applyFunnelShiftToRotate(MachineInstr &MI) {
4303fe6060f1SDimitry Andric unsigned Opc = MI.getOpcode();
4304fe6060f1SDimitry Andric assert(Opc == TargetOpcode::G_FSHL || Opc == TargetOpcode::G_FSHR);
4305fe6060f1SDimitry Andric bool IsFSHL = Opc == TargetOpcode::G_FSHL;
4306fe6060f1SDimitry Andric Observer.changingInstr(MI);
4307fe6060f1SDimitry Andric MI.setDesc(Builder.getTII().get(IsFSHL ? TargetOpcode::G_ROTL
4308fe6060f1SDimitry Andric : TargetOpcode::G_ROTR));
430981ad6265SDimitry Andric MI.removeOperand(2);
4310fe6060f1SDimitry Andric Observer.changedInstr(MI);
4311fe6060f1SDimitry Andric }
4312fe6060f1SDimitry Andric
4313fe6060f1SDimitry Andric // Fold (rot x, c) -> (rot x, c % BitSize)
matchRotateOutOfRange(MachineInstr & MI)4314fe6060f1SDimitry Andric bool CombinerHelper::matchRotateOutOfRange(MachineInstr &MI) {
4315fe6060f1SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_ROTL ||
4316fe6060f1SDimitry Andric MI.getOpcode() == TargetOpcode::G_ROTR);
4317fe6060f1SDimitry Andric unsigned Bitsize =
4318fe6060f1SDimitry Andric MRI.getType(MI.getOperand(0).getReg()).getScalarSizeInBits();
4319fe6060f1SDimitry Andric Register AmtReg = MI.getOperand(2).getReg();
4320fe6060f1SDimitry Andric bool OutOfRange = false;
4321fe6060f1SDimitry Andric auto MatchOutOfRange = [Bitsize, &OutOfRange](const Constant *C) {
4322fe6060f1SDimitry Andric if (auto *CI = dyn_cast<ConstantInt>(C))
4323fe6060f1SDimitry Andric OutOfRange |= CI->getValue().uge(Bitsize);
4324fe6060f1SDimitry Andric return true;
4325fe6060f1SDimitry Andric };
4326fe6060f1SDimitry Andric return matchUnaryPredicate(MRI, AmtReg, MatchOutOfRange) && OutOfRange;
4327fe6060f1SDimitry Andric }
4328fe6060f1SDimitry Andric
applyRotateOutOfRange(MachineInstr & MI)4329fe6060f1SDimitry Andric void CombinerHelper::applyRotateOutOfRange(MachineInstr &MI) {
4330fe6060f1SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_ROTL ||
4331fe6060f1SDimitry Andric MI.getOpcode() == TargetOpcode::G_ROTR);
4332fe6060f1SDimitry Andric unsigned Bitsize =
4333fe6060f1SDimitry Andric MRI.getType(MI.getOperand(0).getReg()).getScalarSizeInBits();
4334fe6060f1SDimitry Andric Register Amt = MI.getOperand(2).getReg();
4335fe6060f1SDimitry Andric LLT AmtTy = MRI.getType(Amt);
4336fe6060f1SDimitry Andric auto Bits = Builder.buildConstant(AmtTy, Bitsize);
4337fe6060f1SDimitry Andric Amt = Builder.buildURem(AmtTy, MI.getOperand(2).getReg(), Bits).getReg(0);
4338fe6060f1SDimitry Andric Observer.changingInstr(MI);
4339fe6060f1SDimitry Andric MI.getOperand(2).setReg(Amt);
4340fe6060f1SDimitry Andric Observer.changedInstr(MI);
4341fe6060f1SDimitry Andric }
4342fe6060f1SDimitry Andric
matchICmpToTrueFalseKnownBits(MachineInstr & MI,int64_t & MatchInfo)4343fe6060f1SDimitry Andric bool CombinerHelper::matchICmpToTrueFalseKnownBits(MachineInstr &MI,
4344fe6060f1SDimitry Andric int64_t &MatchInfo) {
4345fe6060f1SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_ICMP);
4346fe6060f1SDimitry Andric auto Pred = static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate());
4347*0fca6ea1SDimitry Andric
4348*0fca6ea1SDimitry Andric // We want to avoid calling KnownBits on the LHS if possible, as this combine
4349*0fca6ea1SDimitry Andric // has no filter and runs on every G_ICMP instruction. We can avoid calling
4350*0fca6ea1SDimitry Andric // KnownBits on the LHS in two cases:
4351*0fca6ea1SDimitry Andric //
4352*0fca6ea1SDimitry Andric // - The RHS is unknown: Constants are always on RHS. If the RHS is unknown
4353*0fca6ea1SDimitry Andric // we cannot do any transforms so we can safely bail out early.
4354*0fca6ea1SDimitry Andric // - The RHS is zero: we don't need to know the LHS to do unsigned <0 and
4355*0fca6ea1SDimitry Andric // >=0.
4356fe6060f1SDimitry Andric auto KnownRHS = KB->getKnownBits(MI.getOperand(3).getReg());
4357*0fca6ea1SDimitry Andric if (KnownRHS.isUnknown())
4358*0fca6ea1SDimitry Andric return false;
4359*0fca6ea1SDimitry Andric
4360bdd1243dSDimitry Andric std::optional<bool> KnownVal;
4361*0fca6ea1SDimitry Andric if (KnownRHS.isZero()) {
4362*0fca6ea1SDimitry Andric // ? uge 0 -> always true
4363*0fca6ea1SDimitry Andric // ? ult 0 -> always false
4364*0fca6ea1SDimitry Andric if (Pred == CmpInst::ICMP_UGE)
4365*0fca6ea1SDimitry Andric KnownVal = true;
4366*0fca6ea1SDimitry Andric else if (Pred == CmpInst::ICMP_ULT)
4367*0fca6ea1SDimitry Andric KnownVal = false;
4368*0fca6ea1SDimitry Andric }
4369*0fca6ea1SDimitry Andric
4370*0fca6ea1SDimitry Andric if (!KnownVal) {
4371*0fca6ea1SDimitry Andric auto KnownLHS = KB->getKnownBits(MI.getOperand(2).getReg());
4372fe6060f1SDimitry Andric switch (Pred) {
4373fe6060f1SDimitry Andric default:
4374fe6060f1SDimitry Andric llvm_unreachable("Unexpected G_ICMP predicate?");
4375fe6060f1SDimitry Andric case CmpInst::ICMP_EQ:
4376fe6060f1SDimitry Andric KnownVal = KnownBits::eq(KnownLHS, KnownRHS);
4377fe6060f1SDimitry Andric break;
4378fe6060f1SDimitry Andric case CmpInst::ICMP_NE:
4379fe6060f1SDimitry Andric KnownVal = KnownBits::ne(KnownLHS, KnownRHS);
4380fe6060f1SDimitry Andric break;
4381fe6060f1SDimitry Andric case CmpInst::ICMP_SGE:
4382fe6060f1SDimitry Andric KnownVal = KnownBits::sge(KnownLHS, KnownRHS);
4383fe6060f1SDimitry Andric break;
4384fe6060f1SDimitry Andric case CmpInst::ICMP_SGT:
4385fe6060f1SDimitry Andric KnownVal = KnownBits::sgt(KnownLHS, KnownRHS);
4386fe6060f1SDimitry Andric break;
4387fe6060f1SDimitry Andric case CmpInst::ICMP_SLE:
4388fe6060f1SDimitry Andric KnownVal = KnownBits::sle(KnownLHS, KnownRHS);
4389fe6060f1SDimitry Andric break;
4390fe6060f1SDimitry Andric case CmpInst::ICMP_SLT:
4391fe6060f1SDimitry Andric KnownVal = KnownBits::slt(KnownLHS, KnownRHS);
4392fe6060f1SDimitry Andric break;
4393fe6060f1SDimitry Andric case CmpInst::ICMP_UGE:
4394fe6060f1SDimitry Andric KnownVal = KnownBits::uge(KnownLHS, KnownRHS);
4395fe6060f1SDimitry Andric break;
4396fe6060f1SDimitry Andric case CmpInst::ICMP_UGT:
4397fe6060f1SDimitry Andric KnownVal = KnownBits::ugt(KnownLHS, KnownRHS);
4398fe6060f1SDimitry Andric break;
4399fe6060f1SDimitry Andric case CmpInst::ICMP_ULE:
4400fe6060f1SDimitry Andric KnownVal = KnownBits::ule(KnownLHS, KnownRHS);
4401fe6060f1SDimitry Andric break;
4402fe6060f1SDimitry Andric case CmpInst::ICMP_ULT:
4403fe6060f1SDimitry Andric KnownVal = KnownBits::ult(KnownLHS, KnownRHS);
4404fe6060f1SDimitry Andric break;
4405fe6060f1SDimitry Andric }
4406*0fca6ea1SDimitry Andric }
4407*0fca6ea1SDimitry Andric
4408fe6060f1SDimitry Andric if (!KnownVal)
4409fe6060f1SDimitry Andric return false;
4410fe6060f1SDimitry Andric MatchInfo =
4411fe6060f1SDimitry Andric *KnownVal
4412fe6060f1SDimitry Andric ? getICmpTrueVal(getTargetLowering(),
4413fe6060f1SDimitry Andric /*IsVector = */
4414fe6060f1SDimitry Andric MRI.getType(MI.getOperand(0).getReg()).isVector(),
4415fe6060f1SDimitry Andric /* IsFP = */ false)
4416fe6060f1SDimitry Andric : 0;
4417fe6060f1SDimitry Andric return true;
4418fe6060f1SDimitry Andric }
4419fe6060f1SDimitry Andric
matchICmpToLHSKnownBits(MachineInstr & MI,std::function<void (MachineIRBuilder &)> & MatchInfo)4420349cc55cSDimitry Andric bool CombinerHelper::matchICmpToLHSKnownBits(
4421349cc55cSDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
4422349cc55cSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_ICMP);
4423349cc55cSDimitry Andric // Given:
4424349cc55cSDimitry Andric //
4425349cc55cSDimitry Andric // %x = G_WHATEVER (... x is known to be 0 or 1 ...)
4426349cc55cSDimitry Andric // %cmp = G_ICMP ne %x, 0
4427349cc55cSDimitry Andric //
4428349cc55cSDimitry Andric // Or:
4429349cc55cSDimitry Andric //
4430349cc55cSDimitry Andric // %x = G_WHATEVER (... x is known to be 0 or 1 ...)
4431349cc55cSDimitry Andric // %cmp = G_ICMP eq %x, 1
4432349cc55cSDimitry Andric //
4433349cc55cSDimitry Andric // We can replace %cmp with %x assuming true is 1 on the target.
4434349cc55cSDimitry Andric auto Pred = static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate());
4435349cc55cSDimitry Andric if (!CmpInst::isEquality(Pred))
4436349cc55cSDimitry Andric return false;
4437349cc55cSDimitry Andric Register Dst = MI.getOperand(0).getReg();
4438349cc55cSDimitry Andric LLT DstTy = MRI.getType(Dst);
4439349cc55cSDimitry Andric if (getICmpTrueVal(getTargetLowering(), DstTy.isVector(),
4440349cc55cSDimitry Andric /* IsFP = */ false) != 1)
4441349cc55cSDimitry Andric return false;
4442349cc55cSDimitry Andric int64_t OneOrZero = Pred == CmpInst::ICMP_EQ;
4443349cc55cSDimitry Andric if (!mi_match(MI.getOperand(3).getReg(), MRI, m_SpecificICst(OneOrZero)))
4444349cc55cSDimitry Andric return false;
4445349cc55cSDimitry Andric Register LHS = MI.getOperand(2).getReg();
4446349cc55cSDimitry Andric auto KnownLHS = KB->getKnownBits(LHS);
4447349cc55cSDimitry Andric if (KnownLHS.getMinValue() != 0 || KnownLHS.getMaxValue() != 1)
4448349cc55cSDimitry Andric return false;
4449349cc55cSDimitry Andric // Make sure replacing Dst with the LHS is a legal operation.
4450349cc55cSDimitry Andric LLT LHSTy = MRI.getType(LHS);
4451349cc55cSDimitry Andric unsigned LHSSize = LHSTy.getSizeInBits();
4452349cc55cSDimitry Andric unsigned DstSize = DstTy.getSizeInBits();
4453349cc55cSDimitry Andric unsigned Op = TargetOpcode::COPY;
4454349cc55cSDimitry Andric if (DstSize != LHSSize)
4455349cc55cSDimitry Andric Op = DstSize < LHSSize ? TargetOpcode::G_TRUNC : TargetOpcode::G_ZEXT;
4456349cc55cSDimitry Andric if (!isLegalOrBeforeLegalizer({Op, {DstTy, LHSTy}}))
4457349cc55cSDimitry Andric return false;
4458349cc55cSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) { B.buildInstr(Op, {Dst}, {LHS}); };
4459349cc55cSDimitry Andric return true;
4460349cc55cSDimitry Andric }
4461349cc55cSDimitry Andric
4462349cc55cSDimitry Andric // Replace (and (or x, c1), c2) with (and x, c2) iff c1 & c2 == 0
matchAndOrDisjointMask(MachineInstr & MI,std::function<void (MachineIRBuilder &)> & MatchInfo)4463349cc55cSDimitry Andric bool CombinerHelper::matchAndOrDisjointMask(
4464349cc55cSDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
4465349cc55cSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_AND);
4466349cc55cSDimitry Andric
4467349cc55cSDimitry Andric // Ignore vector types to simplify matching the two constants.
4468349cc55cSDimitry Andric // TODO: do this for vectors and scalars via a demanded bits analysis.
4469349cc55cSDimitry Andric LLT Ty = MRI.getType(MI.getOperand(0).getReg());
4470349cc55cSDimitry Andric if (Ty.isVector())
4471349cc55cSDimitry Andric return false;
4472349cc55cSDimitry Andric
4473349cc55cSDimitry Andric Register Src;
447481ad6265SDimitry Andric Register AndMaskReg;
447581ad6265SDimitry Andric int64_t AndMaskBits;
447681ad6265SDimitry Andric int64_t OrMaskBits;
4477349cc55cSDimitry Andric if (!mi_match(MI, MRI,
447881ad6265SDimitry Andric m_GAnd(m_GOr(m_Reg(Src), m_ICst(OrMaskBits)),
447981ad6265SDimitry Andric m_all_of(m_ICst(AndMaskBits), m_Reg(AndMaskReg)))))
4480349cc55cSDimitry Andric return false;
4481349cc55cSDimitry Andric
448281ad6265SDimitry Andric // Check if OrMask could turn on any bits in Src.
448381ad6265SDimitry Andric if (AndMaskBits & OrMaskBits)
4484349cc55cSDimitry Andric return false;
4485349cc55cSDimitry Andric
4486349cc55cSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) {
4487349cc55cSDimitry Andric Observer.changingInstr(MI);
448881ad6265SDimitry Andric // Canonicalize the result to have the constant on the RHS.
448981ad6265SDimitry Andric if (MI.getOperand(1).getReg() == AndMaskReg)
449081ad6265SDimitry Andric MI.getOperand(2).setReg(AndMaskReg);
4491349cc55cSDimitry Andric MI.getOperand(1).setReg(Src);
4492349cc55cSDimitry Andric Observer.changedInstr(MI);
4493349cc55cSDimitry Andric };
4494349cc55cSDimitry Andric return true;
4495349cc55cSDimitry Andric }
4496349cc55cSDimitry Andric
4497fe6060f1SDimitry Andric /// Form a G_SBFX from a G_SEXT_INREG fed by a right shift.
matchBitfieldExtractFromSExtInReg(MachineInstr & MI,std::function<void (MachineIRBuilder &)> & MatchInfo)4498fe6060f1SDimitry Andric bool CombinerHelper::matchBitfieldExtractFromSExtInReg(
4499fe6060f1SDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
4500fe6060f1SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_SEXT_INREG);
4501fe6060f1SDimitry Andric Register Dst = MI.getOperand(0).getReg();
4502fe6060f1SDimitry Andric Register Src = MI.getOperand(1).getReg();
4503fe6060f1SDimitry Andric LLT Ty = MRI.getType(Src);
4504fe6060f1SDimitry Andric LLT ExtractTy = getTargetLowering().getPreferredShiftAmountTy(Ty);
4505fe6060f1SDimitry Andric if (!LI || !LI->isLegalOrCustom({TargetOpcode::G_SBFX, {Ty, ExtractTy}}))
4506fe6060f1SDimitry Andric return false;
4507fe6060f1SDimitry Andric int64_t Width = MI.getOperand(2).getImm();
4508fe6060f1SDimitry Andric Register ShiftSrc;
4509fe6060f1SDimitry Andric int64_t ShiftImm;
4510fe6060f1SDimitry Andric if (!mi_match(
4511fe6060f1SDimitry Andric Src, MRI,
4512fe6060f1SDimitry Andric m_OneNonDBGUse(m_any_of(m_GAShr(m_Reg(ShiftSrc), m_ICst(ShiftImm)),
4513fe6060f1SDimitry Andric m_GLShr(m_Reg(ShiftSrc), m_ICst(ShiftImm))))))
4514fe6060f1SDimitry Andric return false;
4515fe6060f1SDimitry Andric if (ShiftImm < 0 || ShiftImm + Width > Ty.getScalarSizeInBits())
4516fe6060f1SDimitry Andric return false;
4517fe6060f1SDimitry Andric
4518fe6060f1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
4519fe6060f1SDimitry Andric auto Cst1 = B.buildConstant(ExtractTy, ShiftImm);
4520fe6060f1SDimitry Andric auto Cst2 = B.buildConstant(ExtractTy, Width);
4521fe6060f1SDimitry Andric B.buildSbfx(Dst, ShiftSrc, Cst1, Cst2);
4522fe6060f1SDimitry Andric };
4523fe6060f1SDimitry Andric return true;
4524fe6060f1SDimitry Andric }
4525fe6060f1SDimitry Andric
4526fe6060f1SDimitry Andric /// Form a G_UBFX from "(a srl b) & mask", where b and mask are constants.
matchBitfieldExtractFromAnd(MachineInstr & MI,BuildFnTy & MatchInfo)4527*0fca6ea1SDimitry Andric bool CombinerHelper::matchBitfieldExtractFromAnd(MachineInstr &MI,
4528*0fca6ea1SDimitry Andric BuildFnTy &MatchInfo) {
4529*0fca6ea1SDimitry Andric GAnd *And = cast<GAnd>(&MI);
4530*0fca6ea1SDimitry Andric Register Dst = And->getReg(0);
4531fe6060f1SDimitry Andric LLT Ty = MRI.getType(Dst);
453204eeddc0SDimitry Andric LLT ExtractTy = getTargetLowering().getPreferredShiftAmountTy(Ty);
4533*0fca6ea1SDimitry Andric // Note that isLegalOrBeforeLegalizer is stricter and does not take custom
4534*0fca6ea1SDimitry Andric // into account.
45355f757f3fSDimitry Andric if (LI && !LI->isLegalOrCustom({TargetOpcode::G_UBFX, {Ty, ExtractTy}}))
4536fe6060f1SDimitry Andric return false;
4537fe6060f1SDimitry Andric
4538fe6060f1SDimitry Andric int64_t AndImm, LSBImm;
4539fe6060f1SDimitry Andric Register ShiftSrc;
4540fe6060f1SDimitry Andric const unsigned Size = Ty.getScalarSizeInBits();
4541*0fca6ea1SDimitry Andric if (!mi_match(And->getReg(0), MRI,
4542fe6060f1SDimitry Andric m_GAnd(m_OneNonDBGUse(m_GLShr(m_Reg(ShiftSrc), m_ICst(LSBImm))),
4543fe6060f1SDimitry Andric m_ICst(AndImm))))
4544fe6060f1SDimitry Andric return false;
4545fe6060f1SDimitry Andric
4546fe6060f1SDimitry Andric // The mask is a mask of the low bits iff imm & (imm+1) == 0.
4547fe6060f1SDimitry Andric auto MaybeMask = static_cast<uint64_t>(AndImm);
4548fe6060f1SDimitry Andric if (MaybeMask & (MaybeMask + 1))
4549fe6060f1SDimitry Andric return false;
4550fe6060f1SDimitry Andric
4551fe6060f1SDimitry Andric // LSB must fit within the register.
4552fe6060f1SDimitry Andric if (static_cast<uint64_t>(LSBImm) >= Size)
4553fe6060f1SDimitry Andric return false;
4554fe6060f1SDimitry Andric
455506c3fb27SDimitry Andric uint64_t Width = APInt(Size, AndImm).countr_one();
4556fe6060f1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
4557fe6060f1SDimitry Andric auto WidthCst = B.buildConstant(ExtractTy, Width);
4558fe6060f1SDimitry Andric auto LSBCst = B.buildConstant(ExtractTy, LSBImm);
4559fe6060f1SDimitry Andric B.buildInstr(TargetOpcode::G_UBFX, {Dst}, {ShiftSrc, LSBCst, WidthCst});
4560fe6060f1SDimitry Andric };
4561fe6060f1SDimitry Andric return true;
4562fe6060f1SDimitry Andric }
4563fe6060f1SDimitry Andric
matchBitfieldExtractFromShr(MachineInstr & MI,std::function<void (MachineIRBuilder &)> & MatchInfo)4564349cc55cSDimitry Andric bool CombinerHelper::matchBitfieldExtractFromShr(
4565349cc55cSDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
4566349cc55cSDimitry Andric const unsigned Opcode = MI.getOpcode();
4567349cc55cSDimitry Andric assert(Opcode == TargetOpcode::G_ASHR || Opcode == TargetOpcode::G_LSHR);
4568349cc55cSDimitry Andric
4569349cc55cSDimitry Andric const Register Dst = MI.getOperand(0).getReg();
4570349cc55cSDimitry Andric
4571349cc55cSDimitry Andric const unsigned ExtrOpcode = Opcode == TargetOpcode::G_ASHR
4572349cc55cSDimitry Andric ? TargetOpcode::G_SBFX
4573349cc55cSDimitry Andric : TargetOpcode::G_UBFX;
4574349cc55cSDimitry Andric
4575349cc55cSDimitry Andric // Check if the type we would use for the extract is legal
4576349cc55cSDimitry Andric LLT Ty = MRI.getType(Dst);
4577349cc55cSDimitry Andric LLT ExtractTy = getTargetLowering().getPreferredShiftAmountTy(Ty);
4578349cc55cSDimitry Andric if (!LI || !LI->isLegalOrCustom({ExtrOpcode, {Ty, ExtractTy}}))
4579349cc55cSDimitry Andric return false;
4580349cc55cSDimitry Andric
4581349cc55cSDimitry Andric Register ShlSrc;
4582349cc55cSDimitry Andric int64_t ShrAmt;
4583349cc55cSDimitry Andric int64_t ShlAmt;
4584349cc55cSDimitry Andric const unsigned Size = Ty.getScalarSizeInBits();
4585349cc55cSDimitry Andric
4586349cc55cSDimitry Andric // Try to match shr (shl x, c1), c2
4587349cc55cSDimitry Andric if (!mi_match(Dst, MRI,
4588349cc55cSDimitry Andric m_BinOp(Opcode,
4589349cc55cSDimitry Andric m_OneNonDBGUse(m_GShl(m_Reg(ShlSrc), m_ICst(ShlAmt))),
4590349cc55cSDimitry Andric m_ICst(ShrAmt))))
4591349cc55cSDimitry Andric return false;
4592349cc55cSDimitry Andric
4593349cc55cSDimitry Andric // Make sure that the shift sizes can fit a bitfield extract
4594349cc55cSDimitry Andric if (ShlAmt < 0 || ShlAmt > ShrAmt || ShrAmt >= Size)
4595349cc55cSDimitry Andric return false;
4596349cc55cSDimitry Andric
4597349cc55cSDimitry Andric // Skip this combine if the G_SEXT_INREG combine could handle it
4598349cc55cSDimitry Andric if (Opcode == TargetOpcode::G_ASHR && ShlAmt == ShrAmt)
4599349cc55cSDimitry Andric return false;
4600349cc55cSDimitry Andric
4601349cc55cSDimitry Andric // Calculate start position and width of the extract
4602349cc55cSDimitry Andric const int64_t Pos = ShrAmt - ShlAmt;
4603349cc55cSDimitry Andric const int64_t Width = Size - ShrAmt;
4604349cc55cSDimitry Andric
4605349cc55cSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
4606349cc55cSDimitry Andric auto WidthCst = B.buildConstant(ExtractTy, Width);
4607349cc55cSDimitry Andric auto PosCst = B.buildConstant(ExtractTy, Pos);
4608349cc55cSDimitry Andric B.buildInstr(ExtrOpcode, {Dst}, {ShlSrc, PosCst, WidthCst});
4609349cc55cSDimitry Andric };
4610349cc55cSDimitry Andric return true;
4611349cc55cSDimitry Andric }
4612349cc55cSDimitry Andric
matchBitfieldExtractFromShrAnd(MachineInstr & MI,std::function<void (MachineIRBuilder &)> & MatchInfo)4613349cc55cSDimitry Andric bool CombinerHelper::matchBitfieldExtractFromShrAnd(
4614349cc55cSDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
4615349cc55cSDimitry Andric const unsigned Opcode = MI.getOpcode();
4616349cc55cSDimitry Andric assert(Opcode == TargetOpcode::G_LSHR || Opcode == TargetOpcode::G_ASHR);
4617349cc55cSDimitry Andric
4618349cc55cSDimitry Andric const Register Dst = MI.getOperand(0).getReg();
4619349cc55cSDimitry Andric LLT Ty = MRI.getType(Dst);
462004eeddc0SDimitry Andric LLT ExtractTy = getTargetLowering().getPreferredShiftAmountTy(Ty);
46215f757f3fSDimitry Andric if (LI && !LI->isLegalOrCustom({TargetOpcode::G_UBFX, {Ty, ExtractTy}}))
4622349cc55cSDimitry Andric return false;
4623349cc55cSDimitry Andric
4624349cc55cSDimitry Andric // Try to match shr (and x, c1), c2
4625349cc55cSDimitry Andric Register AndSrc;
4626349cc55cSDimitry Andric int64_t ShrAmt;
4627349cc55cSDimitry Andric int64_t SMask;
4628349cc55cSDimitry Andric if (!mi_match(Dst, MRI,
4629349cc55cSDimitry Andric m_BinOp(Opcode,
4630349cc55cSDimitry Andric m_OneNonDBGUse(m_GAnd(m_Reg(AndSrc), m_ICst(SMask))),
4631349cc55cSDimitry Andric m_ICst(ShrAmt))))
4632349cc55cSDimitry Andric return false;
4633349cc55cSDimitry Andric
4634349cc55cSDimitry Andric const unsigned Size = Ty.getScalarSizeInBits();
4635349cc55cSDimitry Andric if (ShrAmt < 0 || ShrAmt >= Size)
4636349cc55cSDimitry Andric return false;
4637349cc55cSDimitry Andric
463881ad6265SDimitry Andric // If the shift subsumes the mask, emit the 0 directly.
463981ad6265SDimitry Andric if (0 == (SMask >> ShrAmt)) {
464081ad6265SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
464181ad6265SDimitry Andric B.buildConstant(Dst, 0);
464281ad6265SDimitry Andric };
464381ad6265SDimitry Andric return true;
464481ad6265SDimitry Andric }
464581ad6265SDimitry Andric
4646349cc55cSDimitry Andric // Check that ubfx can do the extraction, with no holes in the mask.
4647349cc55cSDimitry Andric uint64_t UMask = SMask;
4648349cc55cSDimitry Andric UMask |= maskTrailingOnes<uint64_t>(ShrAmt);
4649349cc55cSDimitry Andric UMask &= maskTrailingOnes<uint64_t>(Size);
4650349cc55cSDimitry Andric if (!isMask_64(UMask))
4651349cc55cSDimitry Andric return false;
4652349cc55cSDimitry Andric
4653349cc55cSDimitry Andric // Calculate start position and width of the extract.
4654349cc55cSDimitry Andric const int64_t Pos = ShrAmt;
465506c3fb27SDimitry Andric const int64_t Width = llvm::countr_one(UMask) - ShrAmt;
4656349cc55cSDimitry Andric
4657349cc55cSDimitry Andric // It's preferable to keep the shift, rather than form G_SBFX.
4658349cc55cSDimitry Andric // TODO: remove the G_AND via demanded bits analysis.
4659349cc55cSDimitry Andric if (Opcode == TargetOpcode::G_ASHR && Width + ShrAmt == Size)
4660349cc55cSDimitry Andric return false;
4661349cc55cSDimitry Andric
4662349cc55cSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
466304eeddc0SDimitry Andric auto WidthCst = B.buildConstant(ExtractTy, Width);
466404eeddc0SDimitry Andric auto PosCst = B.buildConstant(ExtractTy, Pos);
4665349cc55cSDimitry Andric B.buildInstr(TargetOpcode::G_UBFX, {Dst}, {AndSrc, PosCst, WidthCst});
4666349cc55cSDimitry Andric };
4667349cc55cSDimitry Andric return true;
4668349cc55cSDimitry Andric }
4669349cc55cSDimitry Andric
reassociationCanBreakAddressingModePattern(MachineInstr & MI)4670fe6060f1SDimitry Andric bool CombinerHelper::reassociationCanBreakAddressingModePattern(
46715f757f3fSDimitry Andric MachineInstr &MI) {
46725f757f3fSDimitry Andric auto &PtrAdd = cast<GPtrAdd>(MI);
4673fe6060f1SDimitry Andric
46745f757f3fSDimitry Andric Register Src1Reg = PtrAdd.getBaseReg();
46755f757f3fSDimitry Andric auto *Src1Def = getOpcodeDef<GPtrAdd>(Src1Reg, MRI);
4676fe6060f1SDimitry Andric if (!Src1Def)
4677fe6060f1SDimitry Andric return false;
4678fe6060f1SDimitry Andric
46795f757f3fSDimitry Andric Register Src2Reg = PtrAdd.getOffsetReg();
4680fe6060f1SDimitry Andric
4681fe6060f1SDimitry Andric if (MRI.hasOneNonDBGUse(Src1Reg))
4682fe6060f1SDimitry Andric return false;
4683fe6060f1SDimitry Andric
46845f757f3fSDimitry Andric auto C1 = getIConstantVRegVal(Src1Def->getOffsetReg(), MRI);
4685fe6060f1SDimitry Andric if (!C1)
4686fe6060f1SDimitry Andric return false;
4687349cc55cSDimitry Andric auto C2 = getIConstantVRegVal(Src2Reg, MRI);
4688fe6060f1SDimitry Andric if (!C2)
4689fe6060f1SDimitry Andric return false;
4690fe6060f1SDimitry Andric
4691fe6060f1SDimitry Andric const APInt &C1APIntVal = *C1;
4692fe6060f1SDimitry Andric const APInt &C2APIntVal = *C2;
4693fe6060f1SDimitry Andric const int64_t CombinedValue = (C1APIntVal + C2APIntVal).getSExtValue();
4694fe6060f1SDimitry Andric
46955f757f3fSDimitry Andric for (auto &UseMI : MRI.use_nodbg_instructions(PtrAdd.getReg(0))) {
4696fe6060f1SDimitry Andric // This combine may end up running before ptrtoint/inttoptr combines
4697fe6060f1SDimitry Andric // manage to eliminate redundant conversions, so try to look through them.
4698fe6060f1SDimitry Andric MachineInstr *ConvUseMI = &UseMI;
4699fe6060f1SDimitry Andric unsigned ConvUseOpc = ConvUseMI->getOpcode();
4700fe6060f1SDimitry Andric while (ConvUseOpc == TargetOpcode::G_INTTOPTR ||
4701fe6060f1SDimitry Andric ConvUseOpc == TargetOpcode::G_PTRTOINT) {
4702fe6060f1SDimitry Andric Register DefReg = ConvUseMI->getOperand(0).getReg();
4703fe6060f1SDimitry Andric if (!MRI.hasOneNonDBGUse(DefReg))
4704fe6060f1SDimitry Andric break;
4705fe6060f1SDimitry Andric ConvUseMI = &*MRI.use_instr_nodbg_begin(DefReg);
4706fe6060f1SDimitry Andric ConvUseOpc = ConvUseMI->getOpcode();
4707fe6060f1SDimitry Andric }
47085f757f3fSDimitry Andric auto *LdStMI = dyn_cast<GLoadStore>(ConvUseMI);
47095f757f3fSDimitry Andric if (!LdStMI)
4710fe6060f1SDimitry Andric continue;
4711fe6060f1SDimitry Andric // Is x[offset2] already not a legal addressing mode? If so then
4712fe6060f1SDimitry Andric // reassociating the constants breaks nothing (we test offset2 because
4713fe6060f1SDimitry Andric // that's the one we hope to fold into the load or store).
4714fe6060f1SDimitry Andric TargetLoweringBase::AddrMode AM;
4715fe6060f1SDimitry Andric AM.HasBaseReg = true;
4716fe6060f1SDimitry Andric AM.BaseOffs = C2APIntVal.getSExtValue();
47175f757f3fSDimitry Andric unsigned AS = MRI.getType(LdStMI->getPointerReg()).getAddressSpace();
47185f757f3fSDimitry Andric Type *AccessTy = getTypeForLLT(LdStMI->getMMO().getMemoryType(),
4719fe6060f1SDimitry Andric PtrAdd.getMF()->getFunction().getContext());
4720fe6060f1SDimitry Andric const auto &TLI = *PtrAdd.getMF()->getSubtarget().getTargetLowering();
4721fe6060f1SDimitry Andric if (!TLI.isLegalAddressingMode(PtrAdd.getMF()->getDataLayout(), AM,
4722fe6060f1SDimitry Andric AccessTy, AS))
4723fe6060f1SDimitry Andric continue;
4724fe6060f1SDimitry Andric
4725fe6060f1SDimitry Andric // Would x[offset1+offset2] still be a legal addressing mode?
4726fe6060f1SDimitry Andric AM.BaseOffs = CombinedValue;
4727fe6060f1SDimitry Andric if (!TLI.isLegalAddressingMode(PtrAdd.getMF()->getDataLayout(), AM,
4728fe6060f1SDimitry Andric AccessTy, AS))
4729fe6060f1SDimitry Andric return true;
4730fe6060f1SDimitry Andric }
4731fe6060f1SDimitry Andric
4732fe6060f1SDimitry Andric return false;
4733fe6060f1SDimitry Andric }
4734fe6060f1SDimitry Andric
matchReassocConstantInnerRHS(GPtrAdd & MI,MachineInstr * RHS,BuildFnTy & MatchInfo)4735349cc55cSDimitry Andric bool CombinerHelper::matchReassocConstantInnerRHS(GPtrAdd &MI,
4736349cc55cSDimitry Andric MachineInstr *RHS,
4737349cc55cSDimitry Andric BuildFnTy &MatchInfo) {
4738fe6060f1SDimitry Andric // G_PTR_ADD(BASE, G_ADD(X, C)) -> G_PTR_ADD(G_PTR_ADD(BASE, X), C)
4739fe6060f1SDimitry Andric Register Src1Reg = MI.getOperand(1).getReg();
4740fe6060f1SDimitry Andric if (RHS->getOpcode() != TargetOpcode::G_ADD)
4741fe6060f1SDimitry Andric return false;
4742349cc55cSDimitry Andric auto C2 = getIConstantVRegVal(RHS->getOperand(2).getReg(), MRI);
4743fe6060f1SDimitry Andric if (!C2)
4744fe6060f1SDimitry Andric return false;
4745fe6060f1SDimitry Andric
4746fe6060f1SDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) {
4747fe6060f1SDimitry Andric LLT PtrTy = MRI.getType(MI.getOperand(0).getReg());
4748fe6060f1SDimitry Andric
4749fe6060f1SDimitry Andric auto NewBase =
4750fe6060f1SDimitry Andric Builder.buildPtrAdd(PtrTy, Src1Reg, RHS->getOperand(1).getReg());
4751fe6060f1SDimitry Andric Observer.changingInstr(MI);
4752fe6060f1SDimitry Andric MI.getOperand(1).setReg(NewBase.getReg(0));
4753fe6060f1SDimitry Andric MI.getOperand(2).setReg(RHS->getOperand(2).getReg());
4754fe6060f1SDimitry Andric Observer.changedInstr(MI);
4755fe6060f1SDimitry Andric };
4756349cc55cSDimitry Andric return !reassociationCanBreakAddressingModePattern(MI);
4757349cc55cSDimitry Andric }
4758349cc55cSDimitry Andric
matchReassocConstantInnerLHS(GPtrAdd & MI,MachineInstr * LHS,MachineInstr * RHS,BuildFnTy & MatchInfo)4759349cc55cSDimitry Andric bool CombinerHelper::matchReassocConstantInnerLHS(GPtrAdd &MI,
4760349cc55cSDimitry Andric MachineInstr *LHS,
4761349cc55cSDimitry Andric MachineInstr *RHS,
4762349cc55cSDimitry Andric BuildFnTy &MatchInfo) {
4763349cc55cSDimitry Andric // G_PTR_ADD (G_PTR_ADD X, C), Y) -> (G_PTR_ADD (G_PTR_ADD(X, Y), C)
4764349cc55cSDimitry Andric // if and only if (G_PTR_ADD X, C) has one use.
4765349cc55cSDimitry Andric Register LHSBase;
4766bdd1243dSDimitry Andric std::optional<ValueAndVReg> LHSCstOff;
4767349cc55cSDimitry Andric if (!mi_match(MI.getBaseReg(), MRI,
4768349cc55cSDimitry Andric m_OneNonDBGUse(m_GPtrAdd(m_Reg(LHSBase), m_GCst(LHSCstOff)))))
4769349cc55cSDimitry Andric return false;
4770349cc55cSDimitry Andric
4771349cc55cSDimitry Andric auto *LHSPtrAdd = cast<GPtrAdd>(LHS);
4772349cc55cSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) {
4773349cc55cSDimitry Andric // When we change LHSPtrAdd's offset register we might cause it to use a reg
4774349cc55cSDimitry Andric // before its def. Sink the instruction so the outer PTR_ADD to ensure this
4775349cc55cSDimitry Andric // doesn't happen.
4776349cc55cSDimitry Andric LHSPtrAdd->moveBefore(&MI);
4777349cc55cSDimitry Andric Register RHSReg = MI.getOffsetReg();
4778bdd1243dSDimitry Andric // set VReg will cause type mismatch if it comes from extend/trunc
4779bdd1243dSDimitry Andric auto NewCst = B.buildConstant(MRI.getType(RHSReg), LHSCstOff->Value);
4780349cc55cSDimitry Andric Observer.changingInstr(MI);
4781bdd1243dSDimitry Andric MI.getOperand(2).setReg(NewCst.getReg(0));
4782349cc55cSDimitry Andric Observer.changedInstr(MI);
4783349cc55cSDimitry Andric Observer.changingInstr(*LHSPtrAdd);
4784349cc55cSDimitry Andric LHSPtrAdd->getOperand(2).setReg(RHSReg);
4785349cc55cSDimitry Andric Observer.changedInstr(*LHSPtrAdd);
4786349cc55cSDimitry Andric };
4787349cc55cSDimitry Andric return !reassociationCanBreakAddressingModePattern(MI);
4788349cc55cSDimitry Andric }
4789349cc55cSDimitry Andric
matchReassocFoldConstantsInSubTree(GPtrAdd & MI,MachineInstr * LHS,MachineInstr * RHS,BuildFnTy & MatchInfo)4790349cc55cSDimitry Andric bool CombinerHelper::matchReassocFoldConstantsInSubTree(GPtrAdd &MI,
4791349cc55cSDimitry Andric MachineInstr *LHS,
4792349cc55cSDimitry Andric MachineInstr *RHS,
4793349cc55cSDimitry Andric BuildFnTy &MatchInfo) {
4794349cc55cSDimitry Andric // G_PTR_ADD(G_PTR_ADD(BASE, C1), C2) -> G_PTR_ADD(BASE, C1+C2)
4795349cc55cSDimitry Andric auto *LHSPtrAdd = dyn_cast<GPtrAdd>(LHS);
4796349cc55cSDimitry Andric if (!LHSPtrAdd)
4797349cc55cSDimitry Andric return false;
4798349cc55cSDimitry Andric
4799349cc55cSDimitry Andric Register Src2Reg = MI.getOperand(2).getReg();
4800349cc55cSDimitry Andric Register LHSSrc1 = LHSPtrAdd->getBaseReg();
4801349cc55cSDimitry Andric Register LHSSrc2 = LHSPtrAdd->getOffsetReg();
4802349cc55cSDimitry Andric auto C1 = getIConstantVRegVal(LHSSrc2, MRI);
4803fe6060f1SDimitry Andric if (!C1)
4804fe6060f1SDimitry Andric return false;
4805349cc55cSDimitry Andric auto C2 = getIConstantVRegVal(Src2Reg, MRI);
4806fe6060f1SDimitry Andric if (!C2)
4807fe6060f1SDimitry Andric return false;
4808fe6060f1SDimitry Andric
4809fe6060f1SDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) {
4810fe6060f1SDimitry Andric auto NewCst = B.buildConstant(MRI.getType(Src2Reg), *C1 + *C2);
4811fe6060f1SDimitry Andric Observer.changingInstr(MI);
4812fe6060f1SDimitry Andric MI.getOperand(1).setReg(LHSSrc1);
4813fe6060f1SDimitry Andric MI.getOperand(2).setReg(NewCst.getReg(0));
4814fe6060f1SDimitry Andric Observer.changedInstr(MI);
4815fe6060f1SDimitry Andric };
4816fe6060f1SDimitry Andric return !reassociationCanBreakAddressingModePattern(MI);
4817fe6060f1SDimitry Andric }
4818fe6060f1SDimitry Andric
matchReassocPtrAdd(MachineInstr & MI,BuildFnTy & MatchInfo)4819349cc55cSDimitry Andric bool CombinerHelper::matchReassocPtrAdd(MachineInstr &MI,
4820349cc55cSDimitry Andric BuildFnTy &MatchInfo) {
4821349cc55cSDimitry Andric auto &PtrAdd = cast<GPtrAdd>(MI);
4822349cc55cSDimitry Andric // We're trying to match a few pointer computation patterns here for
4823349cc55cSDimitry Andric // re-association opportunities.
4824349cc55cSDimitry Andric // 1) Isolating a constant operand to be on the RHS, e.g.:
4825349cc55cSDimitry Andric // G_PTR_ADD(BASE, G_ADD(X, C)) -> G_PTR_ADD(G_PTR_ADD(BASE, X), C)
4826349cc55cSDimitry Andric //
4827349cc55cSDimitry Andric // 2) Folding two constants in each sub-tree as long as such folding
4828349cc55cSDimitry Andric // doesn't break a legal addressing mode.
4829349cc55cSDimitry Andric // G_PTR_ADD(G_PTR_ADD(BASE, C1), C2) -> G_PTR_ADD(BASE, C1+C2)
4830349cc55cSDimitry Andric //
4831349cc55cSDimitry Andric // 3) Move a constant from the LHS of an inner op to the RHS of the outer.
4832349cc55cSDimitry Andric // G_PTR_ADD (G_PTR_ADD X, C), Y) -> G_PTR_ADD (G_PTR_ADD(X, Y), C)
4833349cc55cSDimitry Andric // iif (G_PTR_ADD X, C) has one use.
4834349cc55cSDimitry Andric MachineInstr *LHS = MRI.getVRegDef(PtrAdd.getBaseReg());
4835349cc55cSDimitry Andric MachineInstr *RHS = MRI.getVRegDef(PtrAdd.getOffsetReg());
4836349cc55cSDimitry Andric
4837349cc55cSDimitry Andric // Try to match example 2.
4838349cc55cSDimitry Andric if (matchReassocFoldConstantsInSubTree(PtrAdd, LHS, RHS, MatchInfo))
4839349cc55cSDimitry Andric return true;
4840349cc55cSDimitry Andric
4841349cc55cSDimitry Andric // Try to match example 3.
4842349cc55cSDimitry Andric if (matchReassocConstantInnerLHS(PtrAdd, LHS, RHS, MatchInfo))
4843349cc55cSDimitry Andric return true;
4844349cc55cSDimitry Andric
4845349cc55cSDimitry Andric // Try to match example 1.
4846349cc55cSDimitry Andric if (matchReassocConstantInnerRHS(PtrAdd, RHS, MatchInfo))
4847349cc55cSDimitry Andric return true;
4848349cc55cSDimitry Andric
4849349cc55cSDimitry Andric return false;
4850349cc55cSDimitry Andric }
tryReassocBinOp(unsigned Opc,Register DstReg,Register OpLHS,Register OpRHS,BuildFnTy & MatchInfo)485106c3fb27SDimitry Andric bool CombinerHelper::tryReassocBinOp(unsigned Opc, Register DstReg,
485206c3fb27SDimitry Andric Register OpLHS, Register OpRHS,
485306c3fb27SDimitry Andric BuildFnTy &MatchInfo) {
485406c3fb27SDimitry Andric LLT OpRHSTy = MRI.getType(OpRHS);
485506c3fb27SDimitry Andric MachineInstr *OpLHSDef = MRI.getVRegDef(OpLHS);
485606c3fb27SDimitry Andric
485706c3fb27SDimitry Andric if (OpLHSDef->getOpcode() != Opc)
485806c3fb27SDimitry Andric return false;
485906c3fb27SDimitry Andric
486006c3fb27SDimitry Andric MachineInstr *OpRHSDef = MRI.getVRegDef(OpRHS);
486106c3fb27SDimitry Andric Register OpLHSLHS = OpLHSDef->getOperand(1).getReg();
486206c3fb27SDimitry Andric Register OpLHSRHS = OpLHSDef->getOperand(2).getReg();
486306c3fb27SDimitry Andric
486406c3fb27SDimitry Andric // If the inner op is (X op C), pull the constant out so it can be folded with
486506c3fb27SDimitry Andric // other constants in the expression tree. Folding is not guaranteed so we
486606c3fb27SDimitry Andric // might have (C1 op C2). In that case do not pull a constant out because it
486706c3fb27SDimitry Andric // won't help and can lead to infinite loops.
486806c3fb27SDimitry Andric if (isConstantOrConstantSplatVector(*MRI.getVRegDef(OpLHSRHS), MRI) &&
486906c3fb27SDimitry Andric !isConstantOrConstantSplatVector(*MRI.getVRegDef(OpLHSLHS), MRI)) {
487006c3fb27SDimitry Andric if (isConstantOrConstantSplatVector(*OpRHSDef, MRI)) {
487106c3fb27SDimitry Andric // (Opc (Opc X, C1), C2) -> (Opc X, (Opc C1, C2))
487206c3fb27SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
487306c3fb27SDimitry Andric auto NewCst = B.buildInstr(Opc, {OpRHSTy}, {OpLHSRHS, OpRHS});
487406c3fb27SDimitry Andric B.buildInstr(Opc, {DstReg}, {OpLHSLHS, NewCst});
487506c3fb27SDimitry Andric };
487606c3fb27SDimitry Andric return true;
487706c3fb27SDimitry Andric }
487806c3fb27SDimitry Andric if (getTargetLowering().isReassocProfitable(MRI, OpLHS, OpRHS)) {
487906c3fb27SDimitry Andric // Reassociate: (op (op x, c1), y) -> (op (op x, y), c1)
488006c3fb27SDimitry Andric // iff (op x, c1) has one use
488106c3fb27SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
488206c3fb27SDimitry Andric auto NewLHSLHS = B.buildInstr(Opc, {OpRHSTy}, {OpLHSLHS, OpRHS});
488306c3fb27SDimitry Andric B.buildInstr(Opc, {DstReg}, {NewLHSLHS, OpLHSRHS});
488406c3fb27SDimitry Andric };
488506c3fb27SDimitry Andric return true;
488606c3fb27SDimitry Andric }
488706c3fb27SDimitry Andric }
488806c3fb27SDimitry Andric
488906c3fb27SDimitry Andric return false;
489006c3fb27SDimitry Andric }
489106c3fb27SDimitry Andric
matchReassocCommBinOp(MachineInstr & MI,BuildFnTy & MatchInfo)489206c3fb27SDimitry Andric bool CombinerHelper::matchReassocCommBinOp(MachineInstr &MI,
489306c3fb27SDimitry Andric BuildFnTy &MatchInfo) {
489406c3fb27SDimitry Andric // We don't check if the reassociation will break a legal addressing mode
489506c3fb27SDimitry Andric // here since pointer arithmetic is handled by G_PTR_ADD.
489606c3fb27SDimitry Andric unsigned Opc = MI.getOpcode();
489706c3fb27SDimitry Andric Register DstReg = MI.getOperand(0).getReg();
489806c3fb27SDimitry Andric Register LHSReg = MI.getOperand(1).getReg();
489906c3fb27SDimitry Andric Register RHSReg = MI.getOperand(2).getReg();
490006c3fb27SDimitry Andric
490106c3fb27SDimitry Andric if (tryReassocBinOp(Opc, DstReg, LHSReg, RHSReg, MatchInfo))
490206c3fb27SDimitry Andric return true;
490306c3fb27SDimitry Andric if (tryReassocBinOp(Opc, DstReg, RHSReg, LHSReg, MatchInfo))
490406c3fb27SDimitry Andric return true;
490506c3fb27SDimitry Andric return false;
490606c3fb27SDimitry Andric }
4907349cc55cSDimitry Andric
matchConstantFoldCastOp(MachineInstr & MI,APInt & MatchInfo)49085f757f3fSDimitry Andric bool CombinerHelper::matchConstantFoldCastOp(MachineInstr &MI, APInt &MatchInfo) {
49095f757f3fSDimitry Andric LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
49105f757f3fSDimitry Andric Register SrcOp = MI.getOperand(1).getReg();
49115f757f3fSDimitry Andric
49125f757f3fSDimitry Andric if (auto MaybeCst = ConstantFoldCastOp(MI.getOpcode(), DstTy, SrcOp, MRI)) {
49135f757f3fSDimitry Andric MatchInfo = *MaybeCst;
49145f757f3fSDimitry Andric return true;
49155f757f3fSDimitry Andric }
49165f757f3fSDimitry Andric
49175f757f3fSDimitry Andric return false;
49185f757f3fSDimitry Andric }
49195f757f3fSDimitry Andric
matchConstantFoldBinOp(MachineInstr & MI,APInt & MatchInfo)49205f757f3fSDimitry Andric bool CombinerHelper::matchConstantFoldBinOp(MachineInstr &MI, APInt &MatchInfo) {
4921fe6060f1SDimitry Andric Register Op1 = MI.getOperand(1).getReg();
4922fe6060f1SDimitry Andric Register Op2 = MI.getOperand(2).getReg();
4923fe6060f1SDimitry Andric auto MaybeCst = ConstantFoldBinOp(MI.getOpcode(), Op1, Op2, MRI);
4924fe6060f1SDimitry Andric if (!MaybeCst)
4925fe6060f1SDimitry Andric return false;
4926fe6060f1SDimitry Andric MatchInfo = *MaybeCst;
4927e8d8bef9SDimitry Andric return true;
4928e8d8bef9SDimitry Andric }
4929e8d8bef9SDimitry Andric
matchConstantFoldFPBinOp(MachineInstr & MI,ConstantFP * & MatchInfo)49305f757f3fSDimitry Andric bool CombinerHelper::matchConstantFoldFPBinOp(MachineInstr &MI, ConstantFP* &MatchInfo) {
49315f757f3fSDimitry Andric Register Op1 = MI.getOperand(1).getReg();
49325f757f3fSDimitry Andric Register Op2 = MI.getOperand(2).getReg();
49335f757f3fSDimitry Andric auto MaybeCst = ConstantFoldFPBinOp(MI.getOpcode(), Op1, Op2, MRI);
49345f757f3fSDimitry Andric if (!MaybeCst)
49355f757f3fSDimitry Andric return false;
49365f757f3fSDimitry Andric MatchInfo =
49375f757f3fSDimitry Andric ConstantFP::get(MI.getMF()->getFunction().getContext(), *MaybeCst);
49385f757f3fSDimitry Andric return true;
49395f757f3fSDimitry Andric }
49405f757f3fSDimitry Andric
matchConstantFoldFMA(MachineInstr & MI,ConstantFP * & MatchInfo)49415f757f3fSDimitry Andric bool CombinerHelper::matchConstantFoldFMA(MachineInstr &MI,
49425f757f3fSDimitry Andric ConstantFP *&MatchInfo) {
49435f757f3fSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_FMA ||
49445f757f3fSDimitry Andric MI.getOpcode() == TargetOpcode::G_FMAD);
49455f757f3fSDimitry Andric auto [_, Op1, Op2, Op3] = MI.getFirst4Regs();
49465f757f3fSDimitry Andric
49475f757f3fSDimitry Andric const ConstantFP *Op3Cst = getConstantFPVRegVal(Op3, MRI);
49485f757f3fSDimitry Andric if (!Op3Cst)
49495f757f3fSDimitry Andric return false;
49505f757f3fSDimitry Andric
49515f757f3fSDimitry Andric const ConstantFP *Op2Cst = getConstantFPVRegVal(Op2, MRI);
49525f757f3fSDimitry Andric if (!Op2Cst)
49535f757f3fSDimitry Andric return false;
49545f757f3fSDimitry Andric
49555f757f3fSDimitry Andric const ConstantFP *Op1Cst = getConstantFPVRegVal(Op1, MRI);
49565f757f3fSDimitry Andric if (!Op1Cst)
49575f757f3fSDimitry Andric return false;
49585f757f3fSDimitry Andric
49595f757f3fSDimitry Andric APFloat Op1F = Op1Cst->getValueAPF();
49605f757f3fSDimitry Andric Op1F.fusedMultiplyAdd(Op2Cst->getValueAPF(), Op3Cst->getValueAPF(),
49615f757f3fSDimitry Andric APFloat::rmNearestTiesToEven);
49625f757f3fSDimitry Andric MatchInfo = ConstantFP::get(MI.getMF()->getFunction().getContext(), Op1F);
49635f757f3fSDimitry Andric return true;
49645f757f3fSDimitry Andric }
49655f757f3fSDimitry Andric
matchNarrowBinopFeedingAnd(MachineInstr & MI,std::function<void (MachineIRBuilder &)> & MatchInfo)4966349cc55cSDimitry Andric bool CombinerHelper::matchNarrowBinopFeedingAnd(
4967349cc55cSDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
4968349cc55cSDimitry Andric // Look for a binop feeding into an AND with a mask:
4969349cc55cSDimitry Andric //
4970349cc55cSDimitry Andric // %add = G_ADD %lhs, %rhs
4971349cc55cSDimitry Andric // %and = G_AND %add, 000...11111111
4972349cc55cSDimitry Andric //
4973349cc55cSDimitry Andric // Check if it's possible to perform the binop at a narrower width and zext
4974349cc55cSDimitry Andric // back to the original width like so:
4975349cc55cSDimitry Andric //
4976349cc55cSDimitry Andric // %narrow_lhs = G_TRUNC %lhs
4977349cc55cSDimitry Andric // %narrow_rhs = G_TRUNC %rhs
4978349cc55cSDimitry Andric // %narrow_add = G_ADD %narrow_lhs, %narrow_rhs
4979349cc55cSDimitry Andric // %new_add = G_ZEXT %narrow_add
4980349cc55cSDimitry Andric // %and = G_AND %new_add, 000...11111111
4981349cc55cSDimitry Andric //
4982349cc55cSDimitry Andric // This can allow later combines to eliminate the G_AND if it turns out
4983349cc55cSDimitry Andric // that the mask is irrelevant.
4984349cc55cSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_AND);
4985349cc55cSDimitry Andric Register Dst = MI.getOperand(0).getReg();
4986349cc55cSDimitry Andric Register AndLHS = MI.getOperand(1).getReg();
4987349cc55cSDimitry Andric Register AndRHS = MI.getOperand(2).getReg();
4988349cc55cSDimitry Andric LLT WideTy = MRI.getType(Dst);
4989349cc55cSDimitry Andric
4990349cc55cSDimitry Andric // If the potential binop has more than one use, then it's possible that one
4991349cc55cSDimitry Andric // of those uses will need its full width.
4992349cc55cSDimitry Andric if (!WideTy.isScalar() || !MRI.hasOneNonDBGUse(AndLHS))
4993349cc55cSDimitry Andric return false;
4994349cc55cSDimitry Andric
4995349cc55cSDimitry Andric // Check if the LHS feeding the AND is impacted by the high bits that we're
4996349cc55cSDimitry Andric // masking out.
4997349cc55cSDimitry Andric //
4998349cc55cSDimitry Andric // e.g. for 64-bit x, y:
4999349cc55cSDimitry Andric //
5000349cc55cSDimitry Andric // add_64(x, y) & 65535 == zext(add_16(trunc(x), trunc(y))) & 65535
5001349cc55cSDimitry Andric MachineInstr *LHSInst = getDefIgnoringCopies(AndLHS, MRI);
5002349cc55cSDimitry Andric if (!LHSInst)
5003349cc55cSDimitry Andric return false;
5004349cc55cSDimitry Andric unsigned LHSOpc = LHSInst->getOpcode();
5005349cc55cSDimitry Andric switch (LHSOpc) {
5006349cc55cSDimitry Andric default:
5007349cc55cSDimitry Andric return false;
5008349cc55cSDimitry Andric case TargetOpcode::G_ADD:
5009349cc55cSDimitry Andric case TargetOpcode::G_SUB:
5010349cc55cSDimitry Andric case TargetOpcode::G_MUL:
5011349cc55cSDimitry Andric case TargetOpcode::G_AND:
5012349cc55cSDimitry Andric case TargetOpcode::G_OR:
5013349cc55cSDimitry Andric case TargetOpcode::G_XOR:
5014349cc55cSDimitry Andric break;
5015349cc55cSDimitry Andric }
5016349cc55cSDimitry Andric
5017349cc55cSDimitry Andric // Find the mask on the RHS.
5018349cc55cSDimitry Andric auto Cst = getIConstantVRegValWithLookThrough(AndRHS, MRI);
5019349cc55cSDimitry Andric if (!Cst)
5020349cc55cSDimitry Andric return false;
5021349cc55cSDimitry Andric auto Mask = Cst->Value;
5022349cc55cSDimitry Andric if (!Mask.isMask())
5023349cc55cSDimitry Andric return false;
5024349cc55cSDimitry Andric
5025349cc55cSDimitry Andric // No point in combining if there's nothing to truncate.
502606c3fb27SDimitry Andric unsigned NarrowWidth = Mask.countr_one();
5027349cc55cSDimitry Andric if (NarrowWidth == WideTy.getSizeInBits())
5028349cc55cSDimitry Andric return false;
5029349cc55cSDimitry Andric LLT NarrowTy = LLT::scalar(NarrowWidth);
5030349cc55cSDimitry Andric
5031349cc55cSDimitry Andric // Check if adding the zext + truncates could be harmful.
5032349cc55cSDimitry Andric auto &MF = *MI.getMF();
5033349cc55cSDimitry Andric const auto &TLI = getTargetLowering();
5034349cc55cSDimitry Andric LLVMContext &Ctx = MF.getFunction().getContext();
5035349cc55cSDimitry Andric auto &DL = MF.getDataLayout();
5036349cc55cSDimitry Andric if (!TLI.isTruncateFree(WideTy, NarrowTy, DL, Ctx) ||
5037349cc55cSDimitry Andric !TLI.isZExtFree(NarrowTy, WideTy, DL, Ctx))
5038349cc55cSDimitry Andric return false;
5039349cc55cSDimitry Andric if (!isLegalOrBeforeLegalizer({TargetOpcode::G_TRUNC, {NarrowTy, WideTy}}) ||
5040349cc55cSDimitry Andric !isLegalOrBeforeLegalizer({TargetOpcode::G_ZEXT, {WideTy, NarrowTy}}))
5041349cc55cSDimitry Andric return false;
5042349cc55cSDimitry Andric Register BinOpLHS = LHSInst->getOperand(1).getReg();
5043349cc55cSDimitry Andric Register BinOpRHS = LHSInst->getOperand(2).getReg();
5044349cc55cSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) {
5045349cc55cSDimitry Andric auto NarrowLHS = Builder.buildTrunc(NarrowTy, BinOpLHS);
5046349cc55cSDimitry Andric auto NarrowRHS = Builder.buildTrunc(NarrowTy, BinOpRHS);
5047349cc55cSDimitry Andric auto NarrowBinOp =
5048349cc55cSDimitry Andric Builder.buildInstr(LHSOpc, {NarrowTy}, {NarrowLHS, NarrowRHS});
5049349cc55cSDimitry Andric auto Ext = Builder.buildZExt(WideTy, NarrowBinOp);
5050349cc55cSDimitry Andric Observer.changingInstr(MI);
5051349cc55cSDimitry Andric MI.getOperand(1).setReg(Ext.getReg(0));
5052349cc55cSDimitry Andric Observer.changedInstr(MI);
5053349cc55cSDimitry Andric };
5054349cc55cSDimitry Andric return true;
5055349cc55cSDimitry Andric }
5056349cc55cSDimitry Andric
matchMulOBy2(MachineInstr & MI,BuildFnTy & MatchInfo)5057349cc55cSDimitry Andric bool CombinerHelper::matchMulOBy2(MachineInstr &MI, BuildFnTy &MatchInfo) {
5058349cc55cSDimitry Andric unsigned Opc = MI.getOpcode();
5059349cc55cSDimitry Andric assert(Opc == TargetOpcode::G_UMULO || Opc == TargetOpcode::G_SMULO);
50604824e7fdSDimitry Andric
50614824e7fdSDimitry Andric if (!mi_match(MI.getOperand(3).getReg(), MRI, m_SpecificICstOrSplat(2)))
5062349cc55cSDimitry Andric return false;
5063349cc55cSDimitry Andric
5064349cc55cSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) {
5065349cc55cSDimitry Andric Observer.changingInstr(MI);
5066349cc55cSDimitry Andric unsigned NewOpc = Opc == TargetOpcode::G_UMULO ? TargetOpcode::G_UADDO
5067349cc55cSDimitry Andric : TargetOpcode::G_SADDO;
5068349cc55cSDimitry Andric MI.setDesc(Builder.getTII().get(NewOpc));
5069349cc55cSDimitry Andric MI.getOperand(3).setReg(MI.getOperand(2).getReg());
5070349cc55cSDimitry Andric Observer.changedInstr(MI);
5071349cc55cSDimitry Andric };
5072349cc55cSDimitry Andric return true;
5073349cc55cSDimitry Andric }
5074349cc55cSDimitry Andric
matchMulOBy0(MachineInstr & MI,BuildFnTy & MatchInfo)507581ad6265SDimitry Andric bool CombinerHelper::matchMulOBy0(MachineInstr &MI, BuildFnTy &MatchInfo) {
507681ad6265SDimitry Andric // (G_*MULO x, 0) -> 0 + no carry out
507781ad6265SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_UMULO ||
507881ad6265SDimitry Andric MI.getOpcode() == TargetOpcode::G_SMULO);
507981ad6265SDimitry Andric if (!mi_match(MI.getOperand(3).getReg(), MRI, m_SpecificICstOrSplat(0)))
508081ad6265SDimitry Andric return false;
508181ad6265SDimitry Andric Register Dst = MI.getOperand(0).getReg();
508281ad6265SDimitry Andric Register Carry = MI.getOperand(1).getReg();
508381ad6265SDimitry Andric if (!isConstantLegalOrBeforeLegalizer(MRI.getType(Dst)) ||
508481ad6265SDimitry Andric !isConstantLegalOrBeforeLegalizer(MRI.getType(Carry)))
508581ad6265SDimitry Andric return false;
508681ad6265SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
508781ad6265SDimitry Andric B.buildConstant(Dst, 0);
508881ad6265SDimitry Andric B.buildConstant(Carry, 0);
508981ad6265SDimitry Andric };
509081ad6265SDimitry Andric return true;
509181ad6265SDimitry Andric }
509281ad6265SDimitry Andric
matchAddEToAddO(MachineInstr & MI,BuildFnTy & MatchInfo)5093bdd1243dSDimitry Andric bool CombinerHelper::matchAddEToAddO(MachineInstr &MI, BuildFnTy &MatchInfo) {
5094bdd1243dSDimitry Andric // (G_*ADDE x, y, 0) -> (G_*ADDO x, y)
5095bdd1243dSDimitry Andric // (G_*SUBE x, y, 0) -> (G_*SUBO x, y)
5096bdd1243dSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_UADDE ||
5097bdd1243dSDimitry Andric MI.getOpcode() == TargetOpcode::G_SADDE ||
5098bdd1243dSDimitry Andric MI.getOpcode() == TargetOpcode::G_USUBE ||
5099bdd1243dSDimitry Andric MI.getOpcode() == TargetOpcode::G_SSUBE);
5100bdd1243dSDimitry Andric if (!mi_match(MI.getOperand(4).getReg(), MRI, m_SpecificICstOrSplat(0)))
5101bdd1243dSDimitry Andric return false;
5102bdd1243dSDimitry Andric MatchInfo = [&](MachineIRBuilder &B) {
5103bdd1243dSDimitry Andric unsigned NewOpcode;
5104bdd1243dSDimitry Andric switch (MI.getOpcode()) {
5105bdd1243dSDimitry Andric case TargetOpcode::G_UADDE:
5106bdd1243dSDimitry Andric NewOpcode = TargetOpcode::G_UADDO;
5107bdd1243dSDimitry Andric break;
5108bdd1243dSDimitry Andric case TargetOpcode::G_SADDE:
5109bdd1243dSDimitry Andric NewOpcode = TargetOpcode::G_SADDO;
5110bdd1243dSDimitry Andric break;
5111bdd1243dSDimitry Andric case TargetOpcode::G_USUBE:
5112bdd1243dSDimitry Andric NewOpcode = TargetOpcode::G_USUBO;
5113bdd1243dSDimitry Andric break;
5114bdd1243dSDimitry Andric case TargetOpcode::G_SSUBE:
5115bdd1243dSDimitry Andric NewOpcode = TargetOpcode::G_SSUBO;
5116bdd1243dSDimitry Andric break;
5117bdd1243dSDimitry Andric }
5118bdd1243dSDimitry Andric Observer.changingInstr(MI);
5119bdd1243dSDimitry Andric MI.setDesc(B.getTII().get(NewOpcode));
5120bdd1243dSDimitry Andric MI.removeOperand(4);
5121bdd1243dSDimitry Andric Observer.changedInstr(MI);
5122bdd1243dSDimitry Andric };
5123bdd1243dSDimitry Andric return true;
5124bdd1243dSDimitry Andric }
5125bdd1243dSDimitry Andric
matchSubAddSameReg(MachineInstr & MI,BuildFnTy & MatchInfo)5126bdd1243dSDimitry Andric bool CombinerHelper::matchSubAddSameReg(MachineInstr &MI,
5127bdd1243dSDimitry Andric BuildFnTy &MatchInfo) {
5128bdd1243dSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_SUB);
5129bdd1243dSDimitry Andric Register Dst = MI.getOperand(0).getReg();
5130bdd1243dSDimitry Andric // (x + y) - z -> x (if y == z)
5131bdd1243dSDimitry Andric // (x + y) - z -> y (if x == z)
5132bdd1243dSDimitry Andric Register X, Y, Z;
5133bdd1243dSDimitry Andric if (mi_match(Dst, MRI, m_GSub(m_GAdd(m_Reg(X), m_Reg(Y)), m_Reg(Z)))) {
5134bdd1243dSDimitry Andric Register ReplaceReg;
5135bdd1243dSDimitry Andric int64_t CstX, CstY;
5136bdd1243dSDimitry Andric if (Y == Z || (mi_match(Y, MRI, m_ICstOrSplat(CstY)) &&
5137bdd1243dSDimitry Andric mi_match(Z, MRI, m_SpecificICstOrSplat(CstY))))
5138bdd1243dSDimitry Andric ReplaceReg = X;
5139bdd1243dSDimitry Andric else if (X == Z || (mi_match(X, MRI, m_ICstOrSplat(CstX)) &&
5140bdd1243dSDimitry Andric mi_match(Z, MRI, m_SpecificICstOrSplat(CstX))))
5141bdd1243dSDimitry Andric ReplaceReg = Y;
5142bdd1243dSDimitry Andric if (ReplaceReg) {
5143bdd1243dSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) { B.buildCopy(Dst, ReplaceReg); };
5144bdd1243dSDimitry Andric return true;
5145bdd1243dSDimitry Andric }
5146bdd1243dSDimitry Andric }
5147bdd1243dSDimitry Andric
5148bdd1243dSDimitry Andric // x - (y + z) -> 0 - y (if x == z)
5149bdd1243dSDimitry Andric // x - (y + z) -> 0 - z (if x == y)
5150bdd1243dSDimitry Andric if (mi_match(Dst, MRI, m_GSub(m_Reg(X), m_GAdd(m_Reg(Y), m_Reg(Z))))) {
5151bdd1243dSDimitry Andric Register ReplaceReg;
5152bdd1243dSDimitry Andric int64_t CstX;
5153bdd1243dSDimitry Andric if (X == Z || (mi_match(X, MRI, m_ICstOrSplat(CstX)) &&
5154bdd1243dSDimitry Andric mi_match(Z, MRI, m_SpecificICstOrSplat(CstX))))
5155bdd1243dSDimitry Andric ReplaceReg = Y;
5156bdd1243dSDimitry Andric else if (X == Y || (mi_match(X, MRI, m_ICstOrSplat(CstX)) &&
5157bdd1243dSDimitry Andric mi_match(Y, MRI, m_SpecificICstOrSplat(CstX))))
5158bdd1243dSDimitry Andric ReplaceReg = Z;
5159bdd1243dSDimitry Andric if (ReplaceReg) {
5160bdd1243dSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
5161bdd1243dSDimitry Andric auto Zero = B.buildConstant(MRI.getType(Dst), 0);
5162bdd1243dSDimitry Andric B.buildSub(Dst, Zero, ReplaceReg);
5163bdd1243dSDimitry Andric };
5164bdd1243dSDimitry Andric return true;
5165bdd1243dSDimitry Andric }
5166bdd1243dSDimitry Andric }
5167bdd1243dSDimitry Andric return false;
5168bdd1243dSDimitry Andric }
5169bdd1243dSDimitry Andric
buildUDivUsingMul(MachineInstr & MI)5170349cc55cSDimitry Andric MachineInstr *CombinerHelper::buildUDivUsingMul(MachineInstr &MI) {
5171349cc55cSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_UDIV);
5172349cc55cSDimitry Andric auto &UDiv = cast<GenericMachineInstr>(MI);
5173349cc55cSDimitry Andric Register Dst = UDiv.getReg(0);
5174349cc55cSDimitry Andric Register LHS = UDiv.getReg(1);
5175349cc55cSDimitry Andric Register RHS = UDiv.getReg(2);
5176349cc55cSDimitry Andric LLT Ty = MRI.getType(Dst);
5177349cc55cSDimitry Andric LLT ScalarTy = Ty.getScalarType();
5178349cc55cSDimitry Andric const unsigned EltBits = ScalarTy.getScalarSizeInBits();
5179349cc55cSDimitry Andric LLT ShiftAmtTy = getTargetLowering().getPreferredShiftAmountTy(Ty);
5180349cc55cSDimitry Andric LLT ScalarShiftAmtTy = ShiftAmtTy.getScalarType();
5181*0fca6ea1SDimitry Andric
5182349cc55cSDimitry Andric auto &MIB = Builder;
5183*0fca6ea1SDimitry Andric
5184*0fca6ea1SDimitry Andric bool UseSRL = false;
5185*0fca6ea1SDimitry Andric SmallVector<Register, 16> Shifts, Factors;
5186*0fca6ea1SDimitry Andric auto *RHSDefInstr = cast<GenericMachineInstr>(getDefIgnoringCopies(RHS, MRI));
5187*0fca6ea1SDimitry Andric bool IsSplat = getIConstantSplatVal(*RHSDefInstr, MRI).has_value();
5188*0fca6ea1SDimitry Andric
5189*0fca6ea1SDimitry Andric auto BuildExactUDIVPattern = [&](const Constant *C) {
5190*0fca6ea1SDimitry Andric // Don't recompute inverses for each splat element.
5191*0fca6ea1SDimitry Andric if (IsSplat && !Factors.empty()) {
5192*0fca6ea1SDimitry Andric Shifts.push_back(Shifts[0]);
5193*0fca6ea1SDimitry Andric Factors.push_back(Factors[0]);
5194*0fca6ea1SDimitry Andric return true;
5195*0fca6ea1SDimitry Andric }
5196*0fca6ea1SDimitry Andric
5197*0fca6ea1SDimitry Andric auto *CI = cast<ConstantInt>(C);
5198*0fca6ea1SDimitry Andric APInt Divisor = CI->getValue();
5199*0fca6ea1SDimitry Andric unsigned Shift = Divisor.countr_zero();
5200*0fca6ea1SDimitry Andric if (Shift) {
5201*0fca6ea1SDimitry Andric Divisor.lshrInPlace(Shift);
5202*0fca6ea1SDimitry Andric UseSRL = true;
5203*0fca6ea1SDimitry Andric }
5204*0fca6ea1SDimitry Andric
5205*0fca6ea1SDimitry Andric // Calculate the multiplicative inverse modulo BW.
5206*0fca6ea1SDimitry Andric APInt Factor = Divisor.multiplicativeInverse();
5207*0fca6ea1SDimitry Andric Shifts.push_back(MIB.buildConstant(ScalarShiftAmtTy, Shift).getReg(0));
5208*0fca6ea1SDimitry Andric Factors.push_back(MIB.buildConstant(ScalarTy, Factor).getReg(0));
5209*0fca6ea1SDimitry Andric return true;
5210*0fca6ea1SDimitry Andric };
5211*0fca6ea1SDimitry Andric
5212*0fca6ea1SDimitry Andric if (MI.getFlag(MachineInstr::MIFlag::IsExact)) {
5213*0fca6ea1SDimitry Andric // Collect all magic values from the build vector.
5214*0fca6ea1SDimitry Andric if (!matchUnaryPredicate(MRI, RHS, BuildExactUDIVPattern))
5215*0fca6ea1SDimitry Andric llvm_unreachable("Expected unary predicate match to succeed");
5216*0fca6ea1SDimitry Andric
5217*0fca6ea1SDimitry Andric Register Shift, Factor;
5218*0fca6ea1SDimitry Andric if (Ty.isVector()) {
5219*0fca6ea1SDimitry Andric Shift = MIB.buildBuildVector(ShiftAmtTy, Shifts).getReg(0);
5220*0fca6ea1SDimitry Andric Factor = MIB.buildBuildVector(Ty, Factors).getReg(0);
5221*0fca6ea1SDimitry Andric } else {
5222*0fca6ea1SDimitry Andric Shift = Shifts[0];
5223*0fca6ea1SDimitry Andric Factor = Factors[0];
5224*0fca6ea1SDimitry Andric }
5225*0fca6ea1SDimitry Andric
5226*0fca6ea1SDimitry Andric Register Res = LHS;
5227*0fca6ea1SDimitry Andric
5228*0fca6ea1SDimitry Andric if (UseSRL)
5229*0fca6ea1SDimitry Andric Res = MIB.buildLShr(Ty, Res, Shift, MachineInstr::IsExact).getReg(0);
5230*0fca6ea1SDimitry Andric
5231*0fca6ea1SDimitry Andric return MIB.buildMul(Ty, Res, Factor);
5232*0fca6ea1SDimitry Andric }
5233*0fca6ea1SDimitry Andric
5234*0fca6ea1SDimitry Andric unsigned KnownLeadingZeros =
5235*0fca6ea1SDimitry Andric KB ? KB->getKnownBits(LHS).countMinLeadingZeros() : 0;
5236349cc55cSDimitry Andric
5237349cc55cSDimitry Andric bool UseNPQ = false;
5238349cc55cSDimitry Andric SmallVector<Register, 16> PreShifts, PostShifts, MagicFactors, NPQFactors;
5239349cc55cSDimitry Andric auto BuildUDIVPattern = [&](const Constant *C) {
5240349cc55cSDimitry Andric auto *CI = cast<ConstantInt>(C);
5241349cc55cSDimitry Andric const APInt &Divisor = CI->getValue();
5242bdd1243dSDimitry Andric
5243bdd1243dSDimitry Andric bool SelNPQ = false;
5244bdd1243dSDimitry Andric APInt Magic(Divisor.getBitWidth(), 0);
5245349cc55cSDimitry Andric unsigned PreShift = 0, PostShift = 0;
5246349cc55cSDimitry Andric
5247bdd1243dSDimitry Andric // Magic algorithm doesn't work for division by 1. We need to emit a select
5248bdd1243dSDimitry Andric // at the end.
5249bdd1243dSDimitry Andric // TODO: Use undef values for divisor of 1.
525006c3fb27SDimitry Andric if (!Divisor.isOne()) {
5251*0fca6ea1SDimitry Andric
5252*0fca6ea1SDimitry Andric // UnsignedDivisionByConstantInfo doesn't work correctly if leading zeros
5253*0fca6ea1SDimitry Andric // in the dividend exceeds the leading zeros for the divisor.
5254bdd1243dSDimitry Andric UnsignedDivisionByConstantInfo magics =
5255*0fca6ea1SDimitry Andric UnsignedDivisionByConstantInfo::get(
5256*0fca6ea1SDimitry Andric Divisor, std::min(KnownLeadingZeros, Divisor.countl_zero()));
5257349cc55cSDimitry Andric
5258bdd1243dSDimitry Andric Magic = std::move(magics.Magic);
5259bdd1243dSDimitry Andric
5260bdd1243dSDimitry Andric assert(magics.PreShift < Divisor.getBitWidth() &&
5261349cc55cSDimitry Andric "We shouldn't generate an undefined shift!");
5262bdd1243dSDimitry Andric assert(magics.PostShift < Divisor.getBitWidth() &&
5263bdd1243dSDimitry Andric "We shouldn't generate an undefined shift!");
5264bdd1243dSDimitry Andric assert((!magics.IsAdd || magics.PreShift == 0) && "Unexpected pre-shift");
5265bdd1243dSDimitry Andric PreShift = magics.PreShift;
5266bdd1243dSDimitry Andric PostShift = magics.PostShift;
5267bdd1243dSDimitry Andric SelNPQ = magics.IsAdd;
5268349cc55cSDimitry Andric }
5269349cc55cSDimitry Andric
5270349cc55cSDimitry Andric PreShifts.push_back(
5271349cc55cSDimitry Andric MIB.buildConstant(ScalarShiftAmtTy, PreShift).getReg(0));
5272bdd1243dSDimitry Andric MagicFactors.push_back(MIB.buildConstant(ScalarTy, Magic).getReg(0));
5273349cc55cSDimitry Andric NPQFactors.push_back(
5274349cc55cSDimitry Andric MIB.buildConstant(ScalarTy,
5275349cc55cSDimitry Andric SelNPQ ? APInt::getOneBitSet(EltBits, EltBits - 1)
5276349cc55cSDimitry Andric : APInt::getZero(EltBits))
5277349cc55cSDimitry Andric .getReg(0));
5278349cc55cSDimitry Andric PostShifts.push_back(
5279349cc55cSDimitry Andric MIB.buildConstant(ScalarShiftAmtTy, PostShift).getReg(0));
5280349cc55cSDimitry Andric UseNPQ |= SelNPQ;
5281349cc55cSDimitry Andric return true;
5282349cc55cSDimitry Andric };
5283349cc55cSDimitry Andric
5284349cc55cSDimitry Andric // Collect the shifts/magic values from each element.
5285349cc55cSDimitry Andric bool Matched = matchUnaryPredicate(MRI, RHS, BuildUDIVPattern);
5286349cc55cSDimitry Andric (void)Matched;
5287349cc55cSDimitry Andric assert(Matched && "Expected unary predicate match to succeed");
5288349cc55cSDimitry Andric
5289349cc55cSDimitry Andric Register PreShift, PostShift, MagicFactor, NPQFactor;
5290349cc55cSDimitry Andric auto *RHSDef = getOpcodeDef<GBuildVector>(RHS, MRI);
5291349cc55cSDimitry Andric if (RHSDef) {
5292349cc55cSDimitry Andric PreShift = MIB.buildBuildVector(ShiftAmtTy, PreShifts).getReg(0);
5293349cc55cSDimitry Andric MagicFactor = MIB.buildBuildVector(Ty, MagicFactors).getReg(0);
5294349cc55cSDimitry Andric NPQFactor = MIB.buildBuildVector(Ty, NPQFactors).getReg(0);
5295349cc55cSDimitry Andric PostShift = MIB.buildBuildVector(ShiftAmtTy, PostShifts).getReg(0);
5296349cc55cSDimitry Andric } else {
5297349cc55cSDimitry Andric assert(MRI.getType(RHS).isScalar() &&
5298349cc55cSDimitry Andric "Non-build_vector operation should have been a scalar");
5299349cc55cSDimitry Andric PreShift = PreShifts[0];
5300349cc55cSDimitry Andric MagicFactor = MagicFactors[0];
5301349cc55cSDimitry Andric PostShift = PostShifts[0];
5302349cc55cSDimitry Andric }
5303349cc55cSDimitry Andric
5304349cc55cSDimitry Andric Register Q = LHS;
5305349cc55cSDimitry Andric Q = MIB.buildLShr(Ty, Q, PreShift).getReg(0);
5306349cc55cSDimitry Andric
5307349cc55cSDimitry Andric // Multiply the numerator (operand 0) by the magic value.
5308349cc55cSDimitry Andric Q = MIB.buildUMulH(Ty, Q, MagicFactor).getReg(0);
5309349cc55cSDimitry Andric
5310349cc55cSDimitry Andric if (UseNPQ) {
5311349cc55cSDimitry Andric Register NPQ = MIB.buildSub(Ty, LHS, Q).getReg(0);
5312349cc55cSDimitry Andric
5313349cc55cSDimitry Andric // For vectors we might have a mix of non-NPQ/NPQ paths, so use
5314349cc55cSDimitry Andric // G_UMULH to act as a SRL-by-1 for NPQ, else multiply by zero.
5315349cc55cSDimitry Andric if (Ty.isVector())
5316349cc55cSDimitry Andric NPQ = MIB.buildUMulH(Ty, NPQ, NPQFactor).getReg(0);
5317349cc55cSDimitry Andric else
5318349cc55cSDimitry Andric NPQ = MIB.buildLShr(Ty, NPQ, MIB.buildConstant(ShiftAmtTy, 1)).getReg(0);
5319349cc55cSDimitry Andric
5320349cc55cSDimitry Andric Q = MIB.buildAdd(Ty, NPQ, Q).getReg(0);
5321349cc55cSDimitry Andric }
5322349cc55cSDimitry Andric
5323349cc55cSDimitry Andric Q = MIB.buildLShr(Ty, Q, PostShift).getReg(0);
5324349cc55cSDimitry Andric auto One = MIB.buildConstant(Ty, 1);
5325349cc55cSDimitry Andric auto IsOne = MIB.buildICmp(
5326349cc55cSDimitry Andric CmpInst::Predicate::ICMP_EQ,
5327349cc55cSDimitry Andric Ty.isScalar() ? LLT::scalar(1) : Ty.changeElementSize(1), RHS, One);
5328349cc55cSDimitry Andric return MIB.buildSelect(Ty, IsOne, LHS, Q);
5329349cc55cSDimitry Andric }
5330349cc55cSDimitry Andric
matchUDivByConst(MachineInstr & MI)5331349cc55cSDimitry Andric bool CombinerHelper::matchUDivByConst(MachineInstr &MI) {
5332349cc55cSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_UDIV);
5333349cc55cSDimitry Andric Register Dst = MI.getOperand(0).getReg();
5334349cc55cSDimitry Andric Register RHS = MI.getOperand(2).getReg();
5335349cc55cSDimitry Andric LLT DstTy = MRI.getType(Dst);
5336349cc55cSDimitry Andric
5337349cc55cSDimitry Andric auto &MF = *MI.getMF();
5338349cc55cSDimitry Andric AttributeList Attr = MF.getFunction().getAttributes();
5339349cc55cSDimitry Andric const auto &TLI = getTargetLowering();
5340349cc55cSDimitry Andric LLVMContext &Ctx = MF.getFunction().getContext();
5341349cc55cSDimitry Andric auto &DL = MF.getDataLayout();
5342349cc55cSDimitry Andric if (TLI.isIntDivCheap(getApproximateEVTForLLT(DstTy, DL, Ctx), Attr))
5343349cc55cSDimitry Andric return false;
5344349cc55cSDimitry Andric
5345349cc55cSDimitry Andric // Don't do this for minsize because the instruction sequence is usually
5346349cc55cSDimitry Andric // larger.
5347349cc55cSDimitry Andric if (MF.getFunction().hasMinSize())
5348349cc55cSDimitry Andric return false;
5349349cc55cSDimitry Andric
5350*0fca6ea1SDimitry Andric if (MI.getFlag(MachineInstr::MIFlag::IsExact)) {
5351*0fca6ea1SDimitry Andric return matchUnaryPredicate(
5352*0fca6ea1SDimitry Andric MRI, RHS, [](const Constant *C) { return C && !C->isNullValue(); });
5353*0fca6ea1SDimitry Andric }
5354*0fca6ea1SDimitry Andric
5355*0fca6ea1SDimitry Andric auto *RHSDef = MRI.getVRegDef(RHS);
5356*0fca6ea1SDimitry Andric if (!isConstantOrConstantVector(*RHSDef, MRI))
5357*0fca6ea1SDimitry Andric return false;
5358*0fca6ea1SDimitry Andric
5359349cc55cSDimitry Andric // Don't do this if the types are not going to be legal.
5360349cc55cSDimitry Andric if (LI) {
5361349cc55cSDimitry Andric if (!isLegalOrBeforeLegalizer({TargetOpcode::G_MUL, {DstTy, DstTy}}))
5362349cc55cSDimitry Andric return false;
5363349cc55cSDimitry Andric if (!isLegalOrBeforeLegalizer({TargetOpcode::G_UMULH, {DstTy}}))
5364349cc55cSDimitry Andric return false;
5365349cc55cSDimitry Andric if (!isLegalOrBeforeLegalizer(
5366349cc55cSDimitry Andric {TargetOpcode::G_ICMP,
5367349cc55cSDimitry Andric {DstTy.isVector() ? DstTy.changeElementSize(1) : LLT::scalar(1),
5368349cc55cSDimitry Andric DstTy}}))
5369349cc55cSDimitry Andric return false;
5370349cc55cSDimitry Andric }
5371349cc55cSDimitry Andric
5372*0fca6ea1SDimitry Andric return matchUnaryPredicate(
5373*0fca6ea1SDimitry Andric MRI, RHS, [](const Constant *C) { return C && !C->isNullValue(); });
5374349cc55cSDimitry Andric }
5375349cc55cSDimitry Andric
applyUDivByConst(MachineInstr & MI)5376349cc55cSDimitry Andric void CombinerHelper::applyUDivByConst(MachineInstr &MI) {
5377349cc55cSDimitry Andric auto *NewMI = buildUDivUsingMul(MI);
5378349cc55cSDimitry Andric replaceSingleDefInstWithReg(MI, NewMI->getOperand(0).getReg());
5379349cc55cSDimitry Andric }
5380349cc55cSDimitry Andric
matchSDivByConst(MachineInstr & MI)5381bdd1243dSDimitry Andric bool CombinerHelper::matchSDivByConst(MachineInstr &MI) {
5382bdd1243dSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_SDIV && "Expected SDIV");
5383bdd1243dSDimitry Andric Register Dst = MI.getOperand(0).getReg();
5384bdd1243dSDimitry Andric Register RHS = MI.getOperand(2).getReg();
5385bdd1243dSDimitry Andric LLT DstTy = MRI.getType(Dst);
5386bdd1243dSDimitry Andric
5387bdd1243dSDimitry Andric auto &MF = *MI.getMF();
5388bdd1243dSDimitry Andric AttributeList Attr = MF.getFunction().getAttributes();
5389bdd1243dSDimitry Andric const auto &TLI = getTargetLowering();
5390bdd1243dSDimitry Andric LLVMContext &Ctx = MF.getFunction().getContext();
5391bdd1243dSDimitry Andric auto &DL = MF.getDataLayout();
5392bdd1243dSDimitry Andric if (TLI.isIntDivCheap(getApproximateEVTForLLT(DstTy, DL, Ctx), Attr))
5393bdd1243dSDimitry Andric return false;
5394bdd1243dSDimitry Andric
5395bdd1243dSDimitry Andric // Don't do this for minsize because the instruction sequence is usually
5396bdd1243dSDimitry Andric // larger.
5397bdd1243dSDimitry Andric if (MF.getFunction().hasMinSize())
5398bdd1243dSDimitry Andric return false;
5399bdd1243dSDimitry Andric
5400bdd1243dSDimitry Andric // If the sdiv has an 'exact' flag we can use a simpler lowering.
5401bdd1243dSDimitry Andric if (MI.getFlag(MachineInstr::MIFlag::IsExact)) {
5402bdd1243dSDimitry Andric return matchUnaryPredicate(
5403*0fca6ea1SDimitry Andric MRI, RHS, [](const Constant *C) { return C && !C->isNullValue(); });
5404bdd1243dSDimitry Andric }
5405bdd1243dSDimitry Andric
5406bdd1243dSDimitry Andric // Don't support the general case for now.
5407bdd1243dSDimitry Andric return false;
5408bdd1243dSDimitry Andric }
5409bdd1243dSDimitry Andric
applySDivByConst(MachineInstr & MI)5410bdd1243dSDimitry Andric void CombinerHelper::applySDivByConst(MachineInstr &MI) {
5411bdd1243dSDimitry Andric auto *NewMI = buildSDivUsingMul(MI);
5412bdd1243dSDimitry Andric replaceSingleDefInstWithReg(MI, NewMI->getOperand(0).getReg());
5413bdd1243dSDimitry Andric }
5414bdd1243dSDimitry Andric
buildSDivUsingMul(MachineInstr & MI)5415bdd1243dSDimitry Andric MachineInstr *CombinerHelper::buildSDivUsingMul(MachineInstr &MI) {
5416bdd1243dSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_SDIV && "Expected SDIV");
5417bdd1243dSDimitry Andric auto &SDiv = cast<GenericMachineInstr>(MI);
5418bdd1243dSDimitry Andric Register Dst = SDiv.getReg(0);
5419bdd1243dSDimitry Andric Register LHS = SDiv.getReg(1);
5420bdd1243dSDimitry Andric Register RHS = SDiv.getReg(2);
5421bdd1243dSDimitry Andric LLT Ty = MRI.getType(Dst);
5422bdd1243dSDimitry Andric LLT ScalarTy = Ty.getScalarType();
5423bdd1243dSDimitry Andric LLT ShiftAmtTy = getTargetLowering().getPreferredShiftAmountTy(Ty);
5424bdd1243dSDimitry Andric LLT ScalarShiftAmtTy = ShiftAmtTy.getScalarType();
5425bdd1243dSDimitry Andric auto &MIB = Builder;
5426bdd1243dSDimitry Andric
5427bdd1243dSDimitry Andric bool UseSRA = false;
5428bdd1243dSDimitry Andric SmallVector<Register, 16> Shifts, Factors;
5429bdd1243dSDimitry Andric
5430bdd1243dSDimitry Andric auto *RHSDef = cast<GenericMachineInstr>(getDefIgnoringCopies(RHS, MRI));
5431bdd1243dSDimitry Andric bool IsSplat = getIConstantSplatVal(*RHSDef, MRI).has_value();
5432bdd1243dSDimitry Andric
5433bdd1243dSDimitry Andric auto BuildSDIVPattern = [&](const Constant *C) {
5434bdd1243dSDimitry Andric // Don't recompute inverses for each splat element.
5435bdd1243dSDimitry Andric if (IsSplat && !Factors.empty()) {
5436bdd1243dSDimitry Andric Shifts.push_back(Shifts[0]);
5437bdd1243dSDimitry Andric Factors.push_back(Factors[0]);
5438bdd1243dSDimitry Andric return true;
5439bdd1243dSDimitry Andric }
5440bdd1243dSDimitry Andric
5441bdd1243dSDimitry Andric auto *CI = cast<ConstantInt>(C);
5442bdd1243dSDimitry Andric APInt Divisor = CI->getValue();
544306c3fb27SDimitry Andric unsigned Shift = Divisor.countr_zero();
5444bdd1243dSDimitry Andric if (Shift) {
5445bdd1243dSDimitry Andric Divisor.ashrInPlace(Shift);
5446bdd1243dSDimitry Andric UseSRA = true;
5447bdd1243dSDimitry Andric }
5448bdd1243dSDimitry Andric
5449bdd1243dSDimitry Andric // Calculate the multiplicative inverse modulo BW.
5450bdd1243dSDimitry Andric // 2^W requires W + 1 bits, so we have to extend and then truncate.
5451*0fca6ea1SDimitry Andric APInt Factor = Divisor.multiplicativeInverse();
5452bdd1243dSDimitry Andric Shifts.push_back(MIB.buildConstant(ScalarShiftAmtTy, Shift).getReg(0));
5453bdd1243dSDimitry Andric Factors.push_back(MIB.buildConstant(ScalarTy, Factor).getReg(0));
5454bdd1243dSDimitry Andric return true;
5455bdd1243dSDimitry Andric };
5456bdd1243dSDimitry Andric
5457bdd1243dSDimitry Andric // Collect all magic values from the build vector.
5458bdd1243dSDimitry Andric bool Matched = matchUnaryPredicate(MRI, RHS, BuildSDIVPattern);
5459bdd1243dSDimitry Andric (void)Matched;
5460bdd1243dSDimitry Andric assert(Matched && "Expected unary predicate match to succeed");
5461bdd1243dSDimitry Andric
5462bdd1243dSDimitry Andric Register Shift, Factor;
5463bdd1243dSDimitry Andric if (Ty.isVector()) {
5464bdd1243dSDimitry Andric Shift = MIB.buildBuildVector(ShiftAmtTy, Shifts).getReg(0);
5465bdd1243dSDimitry Andric Factor = MIB.buildBuildVector(Ty, Factors).getReg(0);
5466bdd1243dSDimitry Andric } else {
5467bdd1243dSDimitry Andric Shift = Shifts[0];
5468bdd1243dSDimitry Andric Factor = Factors[0];
5469bdd1243dSDimitry Andric }
5470bdd1243dSDimitry Andric
5471bdd1243dSDimitry Andric Register Res = LHS;
5472bdd1243dSDimitry Andric
5473bdd1243dSDimitry Andric if (UseSRA)
5474bdd1243dSDimitry Andric Res = MIB.buildAShr(Ty, Res, Shift, MachineInstr::IsExact).getReg(0);
5475bdd1243dSDimitry Andric
5476bdd1243dSDimitry Andric return MIB.buildMul(Ty, Res, Factor);
5477bdd1243dSDimitry Andric }
5478bdd1243dSDimitry Andric
matchDivByPow2(MachineInstr & MI,bool IsSigned)5479*0fca6ea1SDimitry Andric bool CombinerHelper::matchDivByPow2(MachineInstr &MI, bool IsSigned) {
5480*0fca6ea1SDimitry Andric assert((MI.getOpcode() == TargetOpcode::G_SDIV ||
5481*0fca6ea1SDimitry Andric MI.getOpcode() == TargetOpcode::G_UDIV) &&
5482*0fca6ea1SDimitry Andric "Expected SDIV or UDIV");
5483*0fca6ea1SDimitry Andric auto &Div = cast<GenericMachineInstr>(MI);
5484*0fca6ea1SDimitry Andric Register RHS = Div.getReg(2);
5485*0fca6ea1SDimitry Andric auto MatchPow2 = [&](const Constant *C) {
5486*0fca6ea1SDimitry Andric auto *CI = dyn_cast<ConstantInt>(C);
5487*0fca6ea1SDimitry Andric return CI && (CI->getValue().isPowerOf2() ||
5488*0fca6ea1SDimitry Andric (IsSigned && CI->getValue().isNegatedPowerOf2()));
5489*0fca6ea1SDimitry Andric };
5490*0fca6ea1SDimitry Andric return matchUnaryPredicate(MRI, RHS, MatchPow2, /*AllowUndefs=*/false);
5491*0fca6ea1SDimitry Andric }
5492*0fca6ea1SDimitry Andric
applySDivByPow2(MachineInstr & MI)5493*0fca6ea1SDimitry Andric void CombinerHelper::applySDivByPow2(MachineInstr &MI) {
5494*0fca6ea1SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_SDIV && "Expected SDIV");
5495*0fca6ea1SDimitry Andric auto &SDiv = cast<GenericMachineInstr>(MI);
5496*0fca6ea1SDimitry Andric Register Dst = SDiv.getReg(0);
5497*0fca6ea1SDimitry Andric Register LHS = SDiv.getReg(1);
5498*0fca6ea1SDimitry Andric Register RHS = SDiv.getReg(2);
5499*0fca6ea1SDimitry Andric LLT Ty = MRI.getType(Dst);
5500*0fca6ea1SDimitry Andric LLT ShiftAmtTy = getTargetLowering().getPreferredShiftAmountTy(Ty);
5501*0fca6ea1SDimitry Andric LLT CCVT =
5502*0fca6ea1SDimitry Andric Ty.isVector() ? LLT::vector(Ty.getElementCount(), 1) : LLT::scalar(1);
5503*0fca6ea1SDimitry Andric
5504*0fca6ea1SDimitry Andric // Effectively we want to lower G_SDIV %lhs, %rhs, where %rhs is a power of 2,
5505*0fca6ea1SDimitry Andric // to the following version:
5506*0fca6ea1SDimitry Andric //
5507*0fca6ea1SDimitry Andric // %c1 = G_CTTZ %rhs
5508*0fca6ea1SDimitry Andric // %inexact = G_SUB $bitwidth, %c1
5509*0fca6ea1SDimitry Andric // %sign = %G_ASHR %lhs, $(bitwidth - 1)
5510*0fca6ea1SDimitry Andric // %lshr = G_LSHR %sign, %inexact
5511*0fca6ea1SDimitry Andric // %add = G_ADD %lhs, %lshr
5512*0fca6ea1SDimitry Andric // %ashr = G_ASHR %add, %c1
5513*0fca6ea1SDimitry Andric // %ashr = G_SELECT, %isoneorallones, %lhs, %ashr
5514*0fca6ea1SDimitry Andric // %zero = G_CONSTANT $0
5515*0fca6ea1SDimitry Andric // %neg = G_NEG %ashr
5516*0fca6ea1SDimitry Andric // %isneg = G_ICMP SLT %rhs, %zero
5517*0fca6ea1SDimitry Andric // %res = G_SELECT %isneg, %neg, %ashr
5518*0fca6ea1SDimitry Andric
5519*0fca6ea1SDimitry Andric unsigned BitWidth = Ty.getScalarSizeInBits();
5520*0fca6ea1SDimitry Andric auto Zero = Builder.buildConstant(Ty, 0);
5521*0fca6ea1SDimitry Andric
5522*0fca6ea1SDimitry Andric auto Bits = Builder.buildConstant(ShiftAmtTy, BitWidth);
5523*0fca6ea1SDimitry Andric auto C1 = Builder.buildCTTZ(ShiftAmtTy, RHS);
5524*0fca6ea1SDimitry Andric auto Inexact = Builder.buildSub(ShiftAmtTy, Bits, C1);
5525*0fca6ea1SDimitry Andric // Splat the sign bit into the register
5526*0fca6ea1SDimitry Andric auto Sign = Builder.buildAShr(
5527*0fca6ea1SDimitry Andric Ty, LHS, Builder.buildConstant(ShiftAmtTy, BitWidth - 1));
5528*0fca6ea1SDimitry Andric
5529*0fca6ea1SDimitry Andric // Add (LHS < 0) ? abs2 - 1 : 0;
5530*0fca6ea1SDimitry Andric auto LSrl = Builder.buildLShr(Ty, Sign, Inexact);
5531*0fca6ea1SDimitry Andric auto Add = Builder.buildAdd(Ty, LHS, LSrl);
5532*0fca6ea1SDimitry Andric auto AShr = Builder.buildAShr(Ty, Add, C1);
5533*0fca6ea1SDimitry Andric
5534*0fca6ea1SDimitry Andric // Special case: (sdiv X, 1) -> X
5535*0fca6ea1SDimitry Andric // Special Case: (sdiv X, -1) -> 0-X
5536*0fca6ea1SDimitry Andric auto One = Builder.buildConstant(Ty, 1);
5537*0fca6ea1SDimitry Andric auto MinusOne = Builder.buildConstant(Ty, -1);
5538*0fca6ea1SDimitry Andric auto IsOne = Builder.buildICmp(CmpInst::Predicate::ICMP_EQ, CCVT, RHS, One);
5539*0fca6ea1SDimitry Andric auto IsMinusOne =
5540*0fca6ea1SDimitry Andric Builder.buildICmp(CmpInst::Predicate::ICMP_EQ, CCVT, RHS, MinusOne);
5541*0fca6ea1SDimitry Andric auto IsOneOrMinusOne = Builder.buildOr(CCVT, IsOne, IsMinusOne);
5542*0fca6ea1SDimitry Andric AShr = Builder.buildSelect(Ty, IsOneOrMinusOne, LHS, AShr);
5543*0fca6ea1SDimitry Andric
5544*0fca6ea1SDimitry Andric // If divided by a positive value, we're done. Otherwise, the result must be
5545*0fca6ea1SDimitry Andric // negated.
5546*0fca6ea1SDimitry Andric auto Neg = Builder.buildNeg(Ty, AShr);
5547*0fca6ea1SDimitry Andric auto IsNeg = Builder.buildICmp(CmpInst::Predicate::ICMP_SLT, CCVT, RHS, Zero);
5548*0fca6ea1SDimitry Andric Builder.buildSelect(MI.getOperand(0).getReg(), IsNeg, Neg, AShr);
5549*0fca6ea1SDimitry Andric MI.eraseFromParent();
5550*0fca6ea1SDimitry Andric }
5551*0fca6ea1SDimitry Andric
applyUDivByPow2(MachineInstr & MI)5552*0fca6ea1SDimitry Andric void CombinerHelper::applyUDivByPow2(MachineInstr &MI) {
5553*0fca6ea1SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_UDIV && "Expected UDIV");
5554*0fca6ea1SDimitry Andric auto &UDiv = cast<GenericMachineInstr>(MI);
5555*0fca6ea1SDimitry Andric Register Dst = UDiv.getReg(0);
5556*0fca6ea1SDimitry Andric Register LHS = UDiv.getReg(1);
5557*0fca6ea1SDimitry Andric Register RHS = UDiv.getReg(2);
5558*0fca6ea1SDimitry Andric LLT Ty = MRI.getType(Dst);
5559*0fca6ea1SDimitry Andric LLT ShiftAmtTy = getTargetLowering().getPreferredShiftAmountTy(Ty);
5560*0fca6ea1SDimitry Andric
5561*0fca6ea1SDimitry Andric auto C1 = Builder.buildCTTZ(ShiftAmtTy, RHS);
5562*0fca6ea1SDimitry Andric Builder.buildLShr(MI.getOperand(0).getReg(), LHS, C1);
5563*0fca6ea1SDimitry Andric MI.eraseFromParent();
5564*0fca6ea1SDimitry Andric }
5565*0fca6ea1SDimitry Andric
matchUMulHToLShr(MachineInstr & MI)5566349cc55cSDimitry Andric bool CombinerHelper::matchUMulHToLShr(MachineInstr &MI) {
5567349cc55cSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_UMULH);
5568349cc55cSDimitry Andric Register RHS = MI.getOperand(2).getReg();
5569349cc55cSDimitry Andric Register Dst = MI.getOperand(0).getReg();
5570349cc55cSDimitry Andric LLT Ty = MRI.getType(Dst);
5571349cc55cSDimitry Andric LLT ShiftAmtTy = getTargetLowering().getPreferredShiftAmountTy(Ty);
5572349cc55cSDimitry Andric auto MatchPow2ExceptOne = [&](const Constant *C) {
5573349cc55cSDimitry Andric if (auto *CI = dyn_cast<ConstantInt>(C))
5574349cc55cSDimitry Andric return CI->getValue().isPowerOf2() && !CI->getValue().isOne();
5575349cc55cSDimitry Andric return false;
5576349cc55cSDimitry Andric };
5577349cc55cSDimitry Andric if (!matchUnaryPredicate(MRI, RHS, MatchPow2ExceptOne, false))
5578349cc55cSDimitry Andric return false;
5579349cc55cSDimitry Andric return isLegalOrBeforeLegalizer({TargetOpcode::G_LSHR, {Ty, ShiftAmtTy}});
5580349cc55cSDimitry Andric }
5581349cc55cSDimitry Andric
applyUMulHToLShr(MachineInstr & MI)5582349cc55cSDimitry Andric void CombinerHelper::applyUMulHToLShr(MachineInstr &MI) {
5583349cc55cSDimitry Andric Register LHS = MI.getOperand(1).getReg();
5584349cc55cSDimitry Andric Register RHS = MI.getOperand(2).getReg();
5585349cc55cSDimitry Andric Register Dst = MI.getOperand(0).getReg();
5586349cc55cSDimitry Andric LLT Ty = MRI.getType(Dst);
5587349cc55cSDimitry Andric LLT ShiftAmtTy = getTargetLowering().getPreferredShiftAmountTy(Ty);
5588349cc55cSDimitry Andric unsigned NumEltBits = Ty.getScalarSizeInBits();
5589349cc55cSDimitry Andric
5590349cc55cSDimitry Andric auto LogBase2 = buildLogBase2(RHS, Builder);
5591349cc55cSDimitry Andric auto ShiftAmt =
5592349cc55cSDimitry Andric Builder.buildSub(Ty, Builder.buildConstant(Ty, NumEltBits), LogBase2);
5593349cc55cSDimitry Andric auto Trunc = Builder.buildZExtOrTrunc(ShiftAmtTy, ShiftAmt);
5594349cc55cSDimitry Andric Builder.buildLShr(Dst, LHS, Trunc);
5595349cc55cSDimitry Andric MI.eraseFromParent();
5596349cc55cSDimitry Andric }
5597349cc55cSDimitry Andric
matchRedundantNegOperands(MachineInstr & MI,BuildFnTy & MatchInfo)5598349cc55cSDimitry Andric bool CombinerHelper::matchRedundantNegOperands(MachineInstr &MI,
5599349cc55cSDimitry Andric BuildFnTy &MatchInfo) {
5600349cc55cSDimitry Andric unsigned Opc = MI.getOpcode();
5601349cc55cSDimitry Andric assert(Opc == TargetOpcode::G_FADD || Opc == TargetOpcode::G_FSUB ||
5602349cc55cSDimitry Andric Opc == TargetOpcode::G_FMUL || Opc == TargetOpcode::G_FDIV ||
5603349cc55cSDimitry Andric Opc == TargetOpcode::G_FMAD || Opc == TargetOpcode::G_FMA);
5604349cc55cSDimitry Andric
5605349cc55cSDimitry Andric Register Dst = MI.getOperand(0).getReg();
5606349cc55cSDimitry Andric Register X = MI.getOperand(1).getReg();
5607349cc55cSDimitry Andric Register Y = MI.getOperand(2).getReg();
5608349cc55cSDimitry Andric LLT Type = MRI.getType(Dst);
5609349cc55cSDimitry Andric
5610349cc55cSDimitry Andric // fold (fadd x, fneg(y)) -> (fsub x, y)
5611349cc55cSDimitry Andric // fold (fadd fneg(y), x) -> (fsub x, y)
5612349cc55cSDimitry Andric // G_ADD is commutative so both cases are checked by m_GFAdd
5613349cc55cSDimitry Andric if (mi_match(Dst, MRI, m_GFAdd(m_Reg(X), m_GFNeg(m_Reg(Y)))) &&
5614349cc55cSDimitry Andric isLegalOrBeforeLegalizer({TargetOpcode::G_FSUB, {Type}})) {
5615349cc55cSDimitry Andric Opc = TargetOpcode::G_FSUB;
5616349cc55cSDimitry Andric }
5617349cc55cSDimitry Andric /// fold (fsub x, fneg(y)) -> (fadd x, y)
5618349cc55cSDimitry Andric else if (mi_match(Dst, MRI, m_GFSub(m_Reg(X), m_GFNeg(m_Reg(Y)))) &&
5619349cc55cSDimitry Andric isLegalOrBeforeLegalizer({TargetOpcode::G_FADD, {Type}})) {
5620349cc55cSDimitry Andric Opc = TargetOpcode::G_FADD;
5621349cc55cSDimitry Andric }
5622349cc55cSDimitry Andric // fold (fmul fneg(x), fneg(y)) -> (fmul x, y)
5623349cc55cSDimitry Andric // fold (fdiv fneg(x), fneg(y)) -> (fdiv x, y)
5624349cc55cSDimitry Andric // fold (fmad fneg(x), fneg(y), z) -> (fmad x, y, z)
5625349cc55cSDimitry Andric // fold (fma fneg(x), fneg(y), z) -> (fma x, y, z)
5626349cc55cSDimitry Andric else if ((Opc == TargetOpcode::G_FMUL || Opc == TargetOpcode::G_FDIV ||
5627349cc55cSDimitry Andric Opc == TargetOpcode::G_FMAD || Opc == TargetOpcode::G_FMA) &&
5628349cc55cSDimitry Andric mi_match(X, MRI, m_GFNeg(m_Reg(X))) &&
5629349cc55cSDimitry Andric mi_match(Y, MRI, m_GFNeg(m_Reg(Y)))) {
5630349cc55cSDimitry Andric // no opcode change
5631349cc55cSDimitry Andric } else
5632349cc55cSDimitry Andric return false;
5633349cc55cSDimitry Andric
5634349cc55cSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) {
5635349cc55cSDimitry Andric Observer.changingInstr(MI);
5636349cc55cSDimitry Andric MI.setDesc(B.getTII().get(Opc));
5637349cc55cSDimitry Andric MI.getOperand(1).setReg(X);
5638349cc55cSDimitry Andric MI.getOperand(2).setReg(Y);
5639349cc55cSDimitry Andric Observer.changedInstr(MI);
5640349cc55cSDimitry Andric };
5641349cc55cSDimitry Andric return true;
5642349cc55cSDimitry Andric }
5643349cc55cSDimitry Andric
matchFsubToFneg(MachineInstr & MI,Register & MatchInfo)5644bdd1243dSDimitry Andric bool CombinerHelper::matchFsubToFneg(MachineInstr &MI, Register &MatchInfo) {
5645bdd1243dSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_FSUB);
5646bdd1243dSDimitry Andric
5647bdd1243dSDimitry Andric Register LHS = MI.getOperand(1).getReg();
5648bdd1243dSDimitry Andric MatchInfo = MI.getOperand(2).getReg();
5649bdd1243dSDimitry Andric LLT Ty = MRI.getType(MI.getOperand(0).getReg());
5650bdd1243dSDimitry Andric
5651bdd1243dSDimitry Andric const auto LHSCst = Ty.isVector()
5652bdd1243dSDimitry Andric ? getFConstantSplat(LHS, MRI, /* allowUndef */ true)
5653bdd1243dSDimitry Andric : getFConstantVRegValWithLookThrough(LHS, MRI);
5654bdd1243dSDimitry Andric if (!LHSCst)
5655bdd1243dSDimitry Andric return false;
5656bdd1243dSDimitry Andric
5657bdd1243dSDimitry Andric // -0.0 is always allowed
5658bdd1243dSDimitry Andric if (LHSCst->Value.isNegZero())
5659bdd1243dSDimitry Andric return true;
5660bdd1243dSDimitry Andric
5661bdd1243dSDimitry Andric // +0.0 is only allowed if nsz is set.
5662bdd1243dSDimitry Andric if (LHSCst->Value.isPosZero())
5663bdd1243dSDimitry Andric return MI.getFlag(MachineInstr::FmNsz);
5664bdd1243dSDimitry Andric
5665bdd1243dSDimitry Andric return false;
5666bdd1243dSDimitry Andric }
5667bdd1243dSDimitry Andric
applyFsubToFneg(MachineInstr & MI,Register & MatchInfo)5668bdd1243dSDimitry Andric void CombinerHelper::applyFsubToFneg(MachineInstr &MI, Register &MatchInfo) {
5669bdd1243dSDimitry Andric Register Dst = MI.getOperand(0).getReg();
5670bdd1243dSDimitry Andric Builder.buildFNeg(
5671bdd1243dSDimitry Andric Dst, Builder.buildFCanonicalize(MRI.getType(Dst), MatchInfo).getReg(0));
5672bdd1243dSDimitry Andric eraseInst(MI);
5673bdd1243dSDimitry Andric }
5674bdd1243dSDimitry Andric
56754824e7fdSDimitry Andric /// Checks if \p MI is TargetOpcode::G_FMUL and contractable either
56764824e7fdSDimitry Andric /// due to global flags or MachineInstr flags.
isContractableFMul(MachineInstr & MI,bool AllowFusionGlobally)56774824e7fdSDimitry Andric static bool isContractableFMul(MachineInstr &MI, bool AllowFusionGlobally) {
56784824e7fdSDimitry Andric if (MI.getOpcode() != TargetOpcode::G_FMUL)
56794824e7fdSDimitry Andric return false;
56804824e7fdSDimitry Andric return AllowFusionGlobally || MI.getFlag(MachineInstr::MIFlag::FmContract);
56814824e7fdSDimitry Andric }
56824824e7fdSDimitry Andric
hasMoreUses(const MachineInstr & MI0,const MachineInstr & MI1,const MachineRegisterInfo & MRI)56834824e7fdSDimitry Andric static bool hasMoreUses(const MachineInstr &MI0, const MachineInstr &MI1,
56844824e7fdSDimitry Andric const MachineRegisterInfo &MRI) {
56854824e7fdSDimitry Andric return std::distance(MRI.use_instr_nodbg_begin(MI0.getOperand(0).getReg()),
56864824e7fdSDimitry Andric MRI.use_instr_nodbg_end()) >
56874824e7fdSDimitry Andric std::distance(MRI.use_instr_nodbg_begin(MI1.getOperand(0).getReg()),
56884824e7fdSDimitry Andric MRI.use_instr_nodbg_end());
56894824e7fdSDimitry Andric }
56904824e7fdSDimitry Andric
canCombineFMadOrFMA(MachineInstr & MI,bool & AllowFusionGlobally,bool & HasFMAD,bool & Aggressive,bool CanReassociate)56914824e7fdSDimitry Andric bool CombinerHelper::canCombineFMadOrFMA(MachineInstr &MI,
56924824e7fdSDimitry Andric bool &AllowFusionGlobally,
56934824e7fdSDimitry Andric bool &HasFMAD, bool &Aggressive,
56944824e7fdSDimitry Andric bool CanReassociate) {
56954824e7fdSDimitry Andric
56964824e7fdSDimitry Andric auto *MF = MI.getMF();
56974824e7fdSDimitry Andric const auto &TLI = *MF->getSubtarget().getTargetLowering();
56984824e7fdSDimitry Andric const TargetOptions &Options = MF->getTarget().Options;
56994824e7fdSDimitry Andric LLT DstType = MRI.getType(MI.getOperand(0).getReg());
57004824e7fdSDimitry Andric
57014824e7fdSDimitry Andric if (CanReassociate &&
57024824e7fdSDimitry Andric !(Options.UnsafeFPMath || MI.getFlag(MachineInstr::MIFlag::FmReassoc)))
57034824e7fdSDimitry Andric return false;
57044824e7fdSDimitry Andric
57054824e7fdSDimitry Andric // Floating-point multiply-add with intermediate rounding.
5706bdd1243dSDimitry Andric HasFMAD = (!isPreLegalize() && TLI.isFMADLegal(MI, DstType));
57074824e7fdSDimitry Andric // Floating-point multiply-add without intermediate rounding.
57084824e7fdSDimitry Andric bool HasFMA = TLI.isFMAFasterThanFMulAndFAdd(*MF, DstType) &&
57094824e7fdSDimitry Andric isLegalOrBeforeLegalizer({TargetOpcode::G_FMA, {DstType}});
57104824e7fdSDimitry Andric // No valid opcode, do not combine.
57114824e7fdSDimitry Andric if (!HasFMAD && !HasFMA)
57124824e7fdSDimitry Andric return false;
57134824e7fdSDimitry Andric
57144824e7fdSDimitry Andric AllowFusionGlobally = Options.AllowFPOpFusion == FPOpFusion::Fast ||
57154824e7fdSDimitry Andric Options.UnsafeFPMath || HasFMAD;
57164824e7fdSDimitry Andric // If the addition is not contractable, do not combine.
57174824e7fdSDimitry Andric if (!AllowFusionGlobally && !MI.getFlag(MachineInstr::MIFlag::FmContract))
57184824e7fdSDimitry Andric return false;
57194824e7fdSDimitry Andric
57204824e7fdSDimitry Andric Aggressive = TLI.enableAggressiveFMAFusion(DstType);
57214824e7fdSDimitry Andric return true;
57224824e7fdSDimitry Andric }
57234824e7fdSDimitry Andric
matchCombineFAddFMulToFMadOrFMA(MachineInstr & MI,std::function<void (MachineIRBuilder &)> & MatchInfo)57244824e7fdSDimitry Andric bool CombinerHelper::matchCombineFAddFMulToFMadOrFMA(
57254824e7fdSDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
57264824e7fdSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_FADD);
57274824e7fdSDimitry Andric
57284824e7fdSDimitry Andric bool AllowFusionGlobally, HasFMAD, Aggressive;
57294824e7fdSDimitry Andric if (!canCombineFMadOrFMA(MI, AllowFusionGlobally, HasFMAD, Aggressive))
57304824e7fdSDimitry Andric return false;
57314824e7fdSDimitry Andric
573204eeddc0SDimitry Andric Register Op1 = MI.getOperand(1).getReg();
573304eeddc0SDimitry Andric Register Op2 = MI.getOperand(2).getReg();
573404eeddc0SDimitry Andric DefinitionAndSourceRegister LHS = {MRI.getVRegDef(Op1), Op1};
573504eeddc0SDimitry Andric DefinitionAndSourceRegister RHS = {MRI.getVRegDef(Op2), Op2};
57364824e7fdSDimitry Andric unsigned PreferredFusedOpcode =
57374824e7fdSDimitry Andric HasFMAD ? TargetOpcode::G_FMAD : TargetOpcode::G_FMA;
57384824e7fdSDimitry Andric
57394824e7fdSDimitry Andric // If we have two choices trying to fold (fadd (fmul u, v), (fmul x, y)),
57404824e7fdSDimitry Andric // prefer to fold the multiply with fewer uses.
574104eeddc0SDimitry Andric if (Aggressive && isContractableFMul(*LHS.MI, AllowFusionGlobally) &&
574204eeddc0SDimitry Andric isContractableFMul(*RHS.MI, AllowFusionGlobally)) {
574304eeddc0SDimitry Andric if (hasMoreUses(*LHS.MI, *RHS.MI, MRI))
57444824e7fdSDimitry Andric std::swap(LHS, RHS);
57454824e7fdSDimitry Andric }
57464824e7fdSDimitry Andric
57474824e7fdSDimitry Andric // fold (fadd (fmul x, y), z) -> (fma x, y, z)
574804eeddc0SDimitry Andric if (isContractableFMul(*LHS.MI, AllowFusionGlobally) &&
574904eeddc0SDimitry Andric (Aggressive || MRI.hasOneNonDBGUse(LHS.Reg))) {
57504824e7fdSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) {
57514824e7fdSDimitry Andric B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()},
575204eeddc0SDimitry Andric {LHS.MI->getOperand(1).getReg(),
575304eeddc0SDimitry Andric LHS.MI->getOperand(2).getReg(), RHS.Reg});
57544824e7fdSDimitry Andric };
57554824e7fdSDimitry Andric return true;
57564824e7fdSDimitry Andric }
57574824e7fdSDimitry Andric
57584824e7fdSDimitry Andric // fold (fadd x, (fmul y, z)) -> (fma y, z, x)
575904eeddc0SDimitry Andric if (isContractableFMul(*RHS.MI, AllowFusionGlobally) &&
576004eeddc0SDimitry Andric (Aggressive || MRI.hasOneNonDBGUse(RHS.Reg))) {
57614824e7fdSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) {
57624824e7fdSDimitry Andric B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()},
576304eeddc0SDimitry Andric {RHS.MI->getOperand(1).getReg(),
576404eeddc0SDimitry Andric RHS.MI->getOperand(2).getReg(), LHS.Reg});
57654824e7fdSDimitry Andric };
57664824e7fdSDimitry Andric return true;
57674824e7fdSDimitry Andric }
57684824e7fdSDimitry Andric
57694824e7fdSDimitry Andric return false;
57704824e7fdSDimitry Andric }
57714824e7fdSDimitry Andric
matchCombineFAddFpExtFMulToFMadOrFMA(MachineInstr & MI,std::function<void (MachineIRBuilder &)> & MatchInfo)57724824e7fdSDimitry Andric bool CombinerHelper::matchCombineFAddFpExtFMulToFMadOrFMA(
57734824e7fdSDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
57744824e7fdSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_FADD);
57754824e7fdSDimitry Andric
57764824e7fdSDimitry Andric bool AllowFusionGlobally, HasFMAD, Aggressive;
57774824e7fdSDimitry Andric if (!canCombineFMadOrFMA(MI, AllowFusionGlobally, HasFMAD, Aggressive))
57784824e7fdSDimitry Andric return false;
57794824e7fdSDimitry Andric
57804824e7fdSDimitry Andric const auto &TLI = *MI.getMF()->getSubtarget().getTargetLowering();
578104eeddc0SDimitry Andric Register Op1 = MI.getOperand(1).getReg();
578204eeddc0SDimitry Andric Register Op2 = MI.getOperand(2).getReg();
578304eeddc0SDimitry Andric DefinitionAndSourceRegister LHS = {MRI.getVRegDef(Op1), Op1};
578404eeddc0SDimitry Andric DefinitionAndSourceRegister RHS = {MRI.getVRegDef(Op2), Op2};
57854824e7fdSDimitry Andric LLT DstType = MRI.getType(MI.getOperand(0).getReg());
57864824e7fdSDimitry Andric
57874824e7fdSDimitry Andric unsigned PreferredFusedOpcode =
57884824e7fdSDimitry Andric HasFMAD ? TargetOpcode::G_FMAD : TargetOpcode::G_FMA;
57894824e7fdSDimitry Andric
57904824e7fdSDimitry Andric // If we have two choices trying to fold (fadd (fmul u, v), (fmul x, y)),
57914824e7fdSDimitry Andric // prefer to fold the multiply with fewer uses.
579204eeddc0SDimitry Andric if (Aggressive && isContractableFMul(*LHS.MI, AllowFusionGlobally) &&
579304eeddc0SDimitry Andric isContractableFMul(*RHS.MI, AllowFusionGlobally)) {
579404eeddc0SDimitry Andric if (hasMoreUses(*LHS.MI, *RHS.MI, MRI))
57954824e7fdSDimitry Andric std::swap(LHS, RHS);
57964824e7fdSDimitry Andric }
57974824e7fdSDimitry Andric
57984824e7fdSDimitry Andric // fold (fadd (fpext (fmul x, y)), z) -> (fma (fpext x), (fpext y), z)
57994824e7fdSDimitry Andric MachineInstr *FpExtSrc;
580004eeddc0SDimitry Andric if (mi_match(LHS.Reg, MRI, m_GFPExt(m_MInstr(FpExtSrc))) &&
58014824e7fdSDimitry Andric isContractableFMul(*FpExtSrc, AllowFusionGlobally) &&
58024824e7fdSDimitry Andric TLI.isFPExtFoldable(MI, PreferredFusedOpcode, DstType,
58034824e7fdSDimitry Andric MRI.getType(FpExtSrc->getOperand(1).getReg()))) {
58044824e7fdSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) {
58054824e7fdSDimitry Andric auto FpExtX = B.buildFPExt(DstType, FpExtSrc->getOperand(1).getReg());
58064824e7fdSDimitry Andric auto FpExtY = B.buildFPExt(DstType, FpExtSrc->getOperand(2).getReg());
580704eeddc0SDimitry Andric B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()},
580804eeddc0SDimitry Andric {FpExtX.getReg(0), FpExtY.getReg(0), RHS.Reg});
58094824e7fdSDimitry Andric };
58104824e7fdSDimitry Andric return true;
58114824e7fdSDimitry Andric }
58124824e7fdSDimitry Andric
58134824e7fdSDimitry Andric // fold (fadd z, (fpext (fmul x, y))) -> (fma (fpext x), (fpext y), z)
58144824e7fdSDimitry Andric // Note: Commutes FADD operands.
581504eeddc0SDimitry Andric if (mi_match(RHS.Reg, MRI, m_GFPExt(m_MInstr(FpExtSrc))) &&
58164824e7fdSDimitry Andric isContractableFMul(*FpExtSrc, AllowFusionGlobally) &&
58174824e7fdSDimitry Andric TLI.isFPExtFoldable(MI, PreferredFusedOpcode, DstType,
58184824e7fdSDimitry Andric MRI.getType(FpExtSrc->getOperand(1).getReg()))) {
58194824e7fdSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) {
58204824e7fdSDimitry Andric auto FpExtX = B.buildFPExt(DstType, FpExtSrc->getOperand(1).getReg());
58214824e7fdSDimitry Andric auto FpExtY = B.buildFPExt(DstType, FpExtSrc->getOperand(2).getReg());
582204eeddc0SDimitry Andric B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()},
582304eeddc0SDimitry Andric {FpExtX.getReg(0), FpExtY.getReg(0), LHS.Reg});
58244824e7fdSDimitry Andric };
58254824e7fdSDimitry Andric return true;
58264824e7fdSDimitry Andric }
58274824e7fdSDimitry Andric
58284824e7fdSDimitry Andric return false;
58294824e7fdSDimitry Andric }
58304824e7fdSDimitry Andric
matchCombineFAddFMAFMulToFMadOrFMA(MachineInstr & MI,std::function<void (MachineIRBuilder &)> & MatchInfo)58314824e7fdSDimitry Andric bool CombinerHelper::matchCombineFAddFMAFMulToFMadOrFMA(
58324824e7fdSDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
58334824e7fdSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_FADD);
58344824e7fdSDimitry Andric
58354824e7fdSDimitry Andric bool AllowFusionGlobally, HasFMAD, Aggressive;
58364824e7fdSDimitry Andric if (!canCombineFMadOrFMA(MI, AllowFusionGlobally, HasFMAD, Aggressive, true))
58374824e7fdSDimitry Andric return false;
58384824e7fdSDimitry Andric
583904eeddc0SDimitry Andric Register Op1 = MI.getOperand(1).getReg();
584004eeddc0SDimitry Andric Register Op2 = MI.getOperand(2).getReg();
584104eeddc0SDimitry Andric DefinitionAndSourceRegister LHS = {MRI.getVRegDef(Op1), Op1};
584204eeddc0SDimitry Andric DefinitionAndSourceRegister RHS = {MRI.getVRegDef(Op2), Op2};
58434824e7fdSDimitry Andric LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
58444824e7fdSDimitry Andric
58454824e7fdSDimitry Andric unsigned PreferredFusedOpcode =
58464824e7fdSDimitry Andric HasFMAD ? TargetOpcode::G_FMAD : TargetOpcode::G_FMA;
58474824e7fdSDimitry Andric
58484824e7fdSDimitry Andric // If we have two choices trying to fold (fadd (fmul u, v), (fmul x, y)),
58494824e7fdSDimitry Andric // prefer to fold the multiply with fewer uses.
585004eeddc0SDimitry Andric if (Aggressive && isContractableFMul(*LHS.MI, AllowFusionGlobally) &&
585104eeddc0SDimitry Andric isContractableFMul(*RHS.MI, AllowFusionGlobally)) {
585204eeddc0SDimitry Andric if (hasMoreUses(*LHS.MI, *RHS.MI, MRI))
58534824e7fdSDimitry Andric std::swap(LHS, RHS);
58544824e7fdSDimitry Andric }
58554824e7fdSDimitry Andric
58564824e7fdSDimitry Andric MachineInstr *FMA = nullptr;
58574824e7fdSDimitry Andric Register Z;
58584824e7fdSDimitry Andric // fold (fadd (fma x, y, (fmul u, v)), z) -> (fma x, y, (fma u, v, z))
585904eeddc0SDimitry Andric if (LHS.MI->getOpcode() == PreferredFusedOpcode &&
586004eeddc0SDimitry Andric (MRI.getVRegDef(LHS.MI->getOperand(3).getReg())->getOpcode() ==
58614824e7fdSDimitry Andric TargetOpcode::G_FMUL) &&
586204eeddc0SDimitry Andric MRI.hasOneNonDBGUse(LHS.MI->getOperand(0).getReg()) &&
586304eeddc0SDimitry Andric MRI.hasOneNonDBGUse(LHS.MI->getOperand(3).getReg())) {
586404eeddc0SDimitry Andric FMA = LHS.MI;
586504eeddc0SDimitry Andric Z = RHS.Reg;
58664824e7fdSDimitry Andric }
58674824e7fdSDimitry Andric // fold (fadd z, (fma x, y, (fmul u, v))) -> (fma x, y, (fma u, v, z))
586804eeddc0SDimitry Andric else if (RHS.MI->getOpcode() == PreferredFusedOpcode &&
586904eeddc0SDimitry Andric (MRI.getVRegDef(RHS.MI->getOperand(3).getReg())->getOpcode() ==
58704824e7fdSDimitry Andric TargetOpcode::G_FMUL) &&
587104eeddc0SDimitry Andric MRI.hasOneNonDBGUse(RHS.MI->getOperand(0).getReg()) &&
587204eeddc0SDimitry Andric MRI.hasOneNonDBGUse(RHS.MI->getOperand(3).getReg())) {
587304eeddc0SDimitry Andric Z = LHS.Reg;
587404eeddc0SDimitry Andric FMA = RHS.MI;
58754824e7fdSDimitry Andric }
58764824e7fdSDimitry Andric
58774824e7fdSDimitry Andric if (FMA) {
58784824e7fdSDimitry Andric MachineInstr *FMulMI = MRI.getVRegDef(FMA->getOperand(3).getReg());
58794824e7fdSDimitry Andric Register X = FMA->getOperand(1).getReg();
58804824e7fdSDimitry Andric Register Y = FMA->getOperand(2).getReg();
58814824e7fdSDimitry Andric Register U = FMulMI->getOperand(1).getReg();
58824824e7fdSDimitry Andric Register V = FMulMI->getOperand(2).getReg();
58834824e7fdSDimitry Andric
58844824e7fdSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) {
58854824e7fdSDimitry Andric Register InnerFMA = MRI.createGenericVirtualRegister(DstTy);
58864824e7fdSDimitry Andric B.buildInstr(PreferredFusedOpcode, {InnerFMA}, {U, V, Z});
58874824e7fdSDimitry Andric B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()},
58884824e7fdSDimitry Andric {X, Y, InnerFMA});
58894824e7fdSDimitry Andric };
58904824e7fdSDimitry Andric return true;
58914824e7fdSDimitry Andric }
58924824e7fdSDimitry Andric
58934824e7fdSDimitry Andric return false;
58944824e7fdSDimitry Andric }
58954824e7fdSDimitry Andric
matchCombineFAddFpExtFMulToFMadOrFMAAggressive(MachineInstr & MI,std::function<void (MachineIRBuilder &)> & MatchInfo)58964824e7fdSDimitry Andric bool CombinerHelper::matchCombineFAddFpExtFMulToFMadOrFMAAggressive(
58974824e7fdSDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
58984824e7fdSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_FADD);
58994824e7fdSDimitry Andric
59004824e7fdSDimitry Andric bool AllowFusionGlobally, HasFMAD, Aggressive;
59014824e7fdSDimitry Andric if (!canCombineFMadOrFMA(MI, AllowFusionGlobally, HasFMAD, Aggressive))
59024824e7fdSDimitry Andric return false;
59034824e7fdSDimitry Andric
59044824e7fdSDimitry Andric if (!Aggressive)
59054824e7fdSDimitry Andric return false;
59064824e7fdSDimitry Andric
59074824e7fdSDimitry Andric const auto &TLI = *MI.getMF()->getSubtarget().getTargetLowering();
59084824e7fdSDimitry Andric LLT DstType = MRI.getType(MI.getOperand(0).getReg());
590904eeddc0SDimitry Andric Register Op1 = MI.getOperand(1).getReg();
591004eeddc0SDimitry Andric Register Op2 = MI.getOperand(2).getReg();
591104eeddc0SDimitry Andric DefinitionAndSourceRegister LHS = {MRI.getVRegDef(Op1), Op1};
591204eeddc0SDimitry Andric DefinitionAndSourceRegister RHS = {MRI.getVRegDef(Op2), Op2};
59134824e7fdSDimitry Andric
59144824e7fdSDimitry Andric unsigned PreferredFusedOpcode =
59154824e7fdSDimitry Andric HasFMAD ? TargetOpcode::G_FMAD : TargetOpcode::G_FMA;
59164824e7fdSDimitry Andric
59174824e7fdSDimitry Andric // If we have two choices trying to fold (fadd (fmul u, v), (fmul x, y)),
59184824e7fdSDimitry Andric // prefer to fold the multiply with fewer uses.
591904eeddc0SDimitry Andric if (Aggressive && isContractableFMul(*LHS.MI, AllowFusionGlobally) &&
592004eeddc0SDimitry Andric isContractableFMul(*RHS.MI, AllowFusionGlobally)) {
592104eeddc0SDimitry Andric if (hasMoreUses(*LHS.MI, *RHS.MI, MRI))
59224824e7fdSDimitry Andric std::swap(LHS, RHS);
59234824e7fdSDimitry Andric }
59244824e7fdSDimitry Andric
59254824e7fdSDimitry Andric // Builds: (fma x, y, (fma (fpext u), (fpext v), z))
59264824e7fdSDimitry Andric auto buildMatchInfo = [=, &MI](Register U, Register V, Register Z, Register X,
59274824e7fdSDimitry Andric Register Y, MachineIRBuilder &B) {
59284824e7fdSDimitry Andric Register FpExtU = B.buildFPExt(DstType, U).getReg(0);
59294824e7fdSDimitry Andric Register FpExtV = B.buildFPExt(DstType, V).getReg(0);
59304824e7fdSDimitry Andric Register InnerFMA =
59314824e7fdSDimitry Andric B.buildInstr(PreferredFusedOpcode, {DstType}, {FpExtU, FpExtV, Z})
59324824e7fdSDimitry Andric .getReg(0);
59334824e7fdSDimitry Andric B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()},
59344824e7fdSDimitry Andric {X, Y, InnerFMA});
59354824e7fdSDimitry Andric };
59364824e7fdSDimitry Andric
59374824e7fdSDimitry Andric MachineInstr *FMulMI, *FMAMI;
59384824e7fdSDimitry Andric // fold (fadd (fma x, y, (fpext (fmul u, v))), z)
59394824e7fdSDimitry Andric // -> (fma x, y, (fma (fpext u), (fpext v), z))
594004eeddc0SDimitry Andric if (LHS.MI->getOpcode() == PreferredFusedOpcode &&
594104eeddc0SDimitry Andric mi_match(LHS.MI->getOperand(3).getReg(), MRI,
594204eeddc0SDimitry Andric m_GFPExt(m_MInstr(FMulMI))) &&
59434824e7fdSDimitry Andric isContractableFMul(*FMulMI, AllowFusionGlobally) &&
59444824e7fdSDimitry Andric TLI.isFPExtFoldable(MI, PreferredFusedOpcode, DstType,
59454824e7fdSDimitry Andric MRI.getType(FMulMI->getOperand(0).getReg()))) {
59464824e7fdSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
59474824e7fdSDimitry Andric buildMatchInfo(FMulMI->getOperand(1).getReg(),
594804eeddc0SDimitry Andric FMulMI->getOperand(2).getReg(), RHS.Reg,
594904eeddc0SDimitry Andric LHS.MI->getOperand(1).getReg(),
595004eeddc0SDimitry Andric LHS.MI->getOperand(2).getReg(), B);
59514824e7fdSDimitry Andric };
59524824e7fdSDimitry Andric return true;
59534824e7fdSDimitry Andric }
59544824e7fdSDimitry Andric
59554824e7fdSDimitry Andric // fold (fadd (fpext (fma x, y, (fmul u, v))), z)
59564824e7fdSDimitry Andric // -> (fma (fpext x), (fpext y), (fma (fpext u), (fpext v), z))
59574824e7fdSDimitry Andric // FIXME: This turns two single-precision and one double-precision
59584824e7fdSDimitry Andric // operation into two double-precision operations, which might not be
59594824e7fdSDimitry Andric // interesting for all targets, especially GPUs.
596004eeddc0SDimitry Andric if (mi_match(LHS.Reg, MRI, m_GFPExt(m_MInstr(FMAMI))) &&
59614824e7fdSDimitry Andric FMAMI->getOpcode() == PreferredFusedOpcode) {
59624824e7fdSDimitry Andric MachineInstr *FMulMI = MRI.getVRegDef(FMAMI->getOperand(3).getReg());
59634824e7fdSDimitry Andric if (isContractableFMul(*FMulMI, AllowFusionGlobally) &&
59644824e7fdSDimitry Andric TLI.isFPExtFoldable(MI, PreferredFusedOpcode, DstType,
59654824e7fdSDimitry Andric MRI.getType(FMAMI->getOperand(0).getReg()))) {
59664824e7fdSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
59674824e7fdSDimitry Andric Register X = FMAMI->getOperand(1).getReg();
59684824e7fdSDimitry Andric Register Y = FMAMI->getOperand(2).getReg();
59694824e7fdSDimitry Andric X = B.buildFPExt(DstType, X).getReg(0);
59704824e7fdSDimitry Andric Y = B.buildFPExt(DstType, Y).getReg(0);
59714824e7fdSDimitry Andric buildMatchInfo(FMulMI->getOperand(1).getReg(),
597204eeddc0SDimitry Andric FMulMI->getOperand(2).getReg(), RHS.Reg, X, Y, B);
59734824e7fdSDimitry Andric };
59744824e7fdSDimitry Andric
59754824e7fdSDimitry Andric return true;
59764824e7fdSDimitry Andric }
59774824e7fdSDimitry Andric }
59784824e7fdSDimitry Andric
59794824e7fdSDimitry Andric // fold (fadd z, (fma x, y, (fpext (fmul u, v)))
59804824e7fdSDimitry Andric // -> (fma x, y, (fma (fpext u), (fpext v), z))
598104eeddc0SDimitry Andric if (RHS.MI->getOpcode() == PreferredFusedOpcode &&
598204eeddc0SDimitry Andric mi_match(RHS.MI->getOperand(3).getReg(), MRI,
598304eeddc0SDimitry Andric m_GFPExt(m_MInstr(FMulMI))) &&
59844824e7fdSDimitry Andric isContractableFMul(*FMulMI, AllowFusionGlobally) &&
59854824e7fdSDimitry Andric TLI.isFPExtFoldable(MI, PreferredFusedOpcode, DstType,
59864824e7fdSDimitry Andric MRI.getType(FMulMI->getOperand(0).getReg()))) {
59874824e7fdSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
59884824e7fdSDimitry Andric buildMatchInfo(FMulMI->getOperand(1).getReg(),
598904eeddc0SDimitry Andric FMulMI->getOperand(2).getReg(), LHS.Reg,
599004eeddc0SDimitry Andric RHS.MI->getOperand(1).getReg(),
599104eeddc0SDimitry Andric RHS.MI->getOperand(2).getReg(), B);
59924824e7fdSDimitry Andric };
59934824e7fdSDimitry Andric return true;
59944824e7fdSDimitry Andric }
59954824e7fdSDimitry Andric
59964824e7fdSDimitry Andric // fold (fadd z, (fpext (fma x, y, (fmul u, v)))
59974824e7fdSDimitry Andric // -> (fma (fpext x), (fpext y), (fma (fpext u), (fpext v), z))
59984824e7fdSDimitry Andric // FIXME: This turns two single-precision and one double-precision
59994824e7fdSDimitry Andric // operation into two double-precision operations, which might not be
60004824e7fdSDimitry Andric // interesting for all targets, especially GPUs.
600104eeddc0SDimitry Andric if (mi_match(RHS.Reg, MRI, m_GFPExt(m_MInstr(FMAMI))) &&
60024824e7fdSDimitry Andric FMAMI->getOpcode() == PreferredFusedOpcode) {
60034824e7fdSDimitry Andric MachineInstr *FMulMI = MRI.getVRegDef(FMAMI->getOperand(3).getReg());
60044824e7fdSDimitry Andric if (isContractableFMul(*FMulMI, AllowFusionGlobally) &&
60054824e7fdSDimitry Andric TLI.isFPExtFoldable(MI, PreferredFusedOpcode, DstType,
60064824e7fdSDimitry Andric MRI.getType(FMAMI->getOperand(0).getReg()))) {
60074824e7fdSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
60084824e7fdSDimitry Andric Register X = FMAMI->getOperand(1).getReg();
60094824e7fdSDimitry Andric Register Y = FMAMI->getOperand(2).getReg();
60104824e7fdSDimitry Andric X = B.buildFPExt(DstType, X).getReg(0);
60114824e7fdSDimitry Andric Y = B.buildFPExt(DstType, Y).getReg(0);
60124824e7fdSDimitry Andric buildMatchInfo(FMulMI->getOperand(1).getReg(),
601304eeddc0SDimitry Andric FMulMI->getOperand(2).getReg(), LHS.Reg, X, Y, B);
60144824e7fdSDimitry Andric };
60154824e7fdSDimitry Andric return true;
60164824e7fdSDimitry Andric }
60174824e7fdSDimitry Andric }
60184824e7fdSDimitry Andric
60194824e7fdSDimitry Andric return false;
60204824e7fdSDimitry Andric }
60214824e7fdSDimitry Andric
matchCombineFSubFMulToFMadOrFMA(MachineInstr & MI,std::function<void (MachineIRBuilder &)> & MatchInfo)60224824e7fdSDimitry Andric bool CombinerHelper::matchCombineFSubFMulToFMadOrFMA(
60234824e7fdSDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
60244824e7fdSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_FSUB);
60254824e7fdSDimitry Andric
60264824e7fdSDimitry Andric bool AllowFusionGlobally, HasFMAD, Aggressive;
60274824e7fdSDimitry Andric if (!canCombineFMadOrFMA(MI, AllowFusionGlobally, HasFMAD, Aggressive))
60284824e7fdSDimitry Andric return false;
60294824e7fdSDimitry Andric
603004eeddc0SDimitry Andric Register Op1 = MI.getOperand(1).getReg();
603104eeddc0SDimitry Andric Register Op2 = MI.getOperand(2).getReg();
603204eeddc0SDimitry Andric DefinitionAndSourceRegister LHS = {MRI.getVRegDef(Op1), Op1};
603304eeddc0SDimitry Andric DefinitionAndSourceRegister RHS = {MRI.getVRegDef(Op2), Op2};
60344824e7fdSDimitry Andric LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
60354824e7fdSDimitry Andric
60364824e7fdSDimitry Andric // If we have two choices trying to fold (fadd (fmul u, v), (fmul x, y)),
60374824e7fdSDimitry Andric // prefer to fold the multiply with fewer uses.
60384824e7fdSDimitry Andric int FirstMulHasFewerUses = true;
603904eeddc0SDimitry Andric if (isContractableFMul(*LHS.MI, AllowFusionGlobally) &&
604004eeddc0SDimitry Andric isContractableFMul(*RHS.MI, AllowFusionGlobally) &&
604104eeddc0SDimitry Andric hasMoreUses(*LHS.MI, *RHS.MI, MRI))
60424824e7fdSDimitry Andric FirstMulHasFewerUses = false;
60434824e7fdSDimitry Andric
60444824e7fdSDimitry Andric unsigned PreferredFusedOpcode =
60454824e7fdSDimitry Andric HasFMAD ? TargetOpcode::G_FMAD : TargetOpcode::G_FMA;
60464824e7fdSDimitry Andric
60474824e7fdSDimitry Andric // fold (fsub (fmul x, y), z) -> (fma x, y, -z)
60484824e7fdSDimitry Andric if (FirstMulHasFewerUses &&
604904eeddc0SDimitry Andric (isContractableFMul(*LHS.MI, AllowFusionGlobally) &&
605004eeddc0SDimitry Andric (Aggressive || MRI.hasOneNonDBGUse(LHS.Reg)))) {
60514824e7fdSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) {
605204eeddc0SDimitry Andric Register NegZ = B.buildFNeg(DstTy, RHS.Reg).getReg(0);
605304eeddc0SDimitry Andric B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()},
605404eeddc0SDimitry Andric {LHS.MI->getOperand(1).getReg(),
605504eeddc0SDimitry Andric LHS.MI->getOperand(2).getReg(), NegZ});
60564824e7fdSDimitry Andric };
60574824e7fdSDimitry Andric return true;
60584824e7fdSDimitry Andric }
60594824e7fdSDimitry Andric // fold (fsub x, (fmul y, z)) -> (fma -y, z, x)
606004eeddc0SDimitry Andric else if ((isContractableFMul(*RHS.MI, AllowFusionGlobally) &&
606104eeddc0SDimitry Andric (Aggressive || MRI.hasOneNonDBGUse(RHS.Reg)))) {
60624824e7fdSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) {
606304eeddc0SDimitry Andric Register NegY =
606404eeddc0SDimitry Andric B.buildFNeg(DstTy, RHS.MI->getOperand(1).getReg()).getReg(0);
606504eeddc0SDimitry Andric B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()},
606604eeddc0SDimitry Andric {NegY, RHS.MI->getOperand(2).getReg(), LHS.Reg});
60674824e7fdSDimitry Andric };
60684824e7fdSDimitry Andric return true;
60694824e7fdSDimitry Andric }
60704824e7fdSDimitry Andric
60714824e7fdSDimitry Andric return false;
60724824e7fdSDimitry Andric }
60734824e7fdSDimitry Andric
matchCombineFSubFNegFMulToFMadOrFMA(MachineInstr & MI,std::function<void (MachineIRBuilder &)> & MatchInfo)60744824e7fdSDimitry Andric bool CombinerHelper::matchCombineFSubFNegFMulToFMadOrFMA(
60754824e7fdSDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
60764824e7fdSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_FSUB);
60774824e7fdSDimitry Andric
60784824e7fdSDimitry Andric bool AllowFusionGlobally, HasFMAD, Aggressive;
60794824e7fdSDimitry Andric if (!canCombineFMadOrFMA(MI, AllowFusionGlobally, HasFMAD, Aggressive))
60804824e7fdSDimitry Andric return false;
60814824e7fdSDimitry Andric
60824824e7fdSDimitry Andric Register LHSReg = MI.getOperand(1).getReg();
60834824e7fdSDimitry Andric Register RHSReg = MI.getOperand(2).getReg();
60844824e7fdSDimitry Andric LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
60854824e7fdSDimitry Andric
60864824e7fdSDimitry Andric unsigned PreferredFusedOpcode =
60874824e7fdSDimitry Andric HasFMAD ? TargetOpcode::G_FMAD : TargetOpcode::G_FMA;
60884824e7fdSDimitry Andric
60894824e7fdSDimitry Andric MachineInstr *FMulMI;
60904824e7fdSDimitry Andric // fold (fsub (fneg (fmul x, y)), z) -> (fma (fneg x), y, (fneg z))
60914824e7fdSDimitry Andric if (mi_match(LHSReg, MRI, m_GFNeg(m_MInstr(FMulMI))) &&
60924824e7fdSDimitry Andric (Aggressive || (MRI.hasOneNonDBGUse(LHSReg) &&
60934824e7fdSDimitry Andric MRI.hasOneNonDBGUse(FMulMI->getOperand(0).getReg()))) &&
60944824e7fdSDimitry Andric isContractableFMul(*FMulMI, AllowFusionGlobally)) {
60954824e7fdSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) {
60964824e7fdSDimitry Andric Register NegX =
60974824e7fdSDimitry Andric B.buildFNeg(DstTy, FMulMI->getOperand(1).getReg()).getReg(0);
60984824e7fdSDimitry Andric Register NegZ = B.buildFNeg(DstTy, RHSReg).getReg(0);
60994824e7fdSDimitry Andric B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()},
61004824e7fdSDimitry Andric {NegX, FMulMI->getOperand(2).getReg(), NegZ});
61014824e7fdSDimitry Andric };
61024824e7fdSDimitry Andric return true;
61034824e7fdSDimitry Andric }
61044824e7fdSDimitry Andric
61054824e7fdSDimitry Andric // fold (fsub x, (fneg (fmul, y, z))) -> (fma y, z, x)
61064824e7fdSDimitry Andric if (mi_match(RHSReg, MRI, m_GFNeg(m_MInstr(FMulMI))) &&
61074824e7fdSDimitry Andric (Aggressive || (MRI.hasOneNonDBGUse(RHSReg) &&
61084824e7fdSDimitry Andric MRI.hasOneNonDBGUse(FMulMI->getOperand(0).getReg()))) &&
61094824e7fdSDimitry Andric isContractableFMul(*FMulMI, AllowFusionGlobally)) {
61104824e7fdSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) {
61114824e7fdSDimitry Andric B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()},
61124824e7fdSDimitry Andric {FMulMI->getOperand(1).getReg(),
61134824e7fdSDimitry Andric FMulMI->getOperand(2).getReg(), LHSReg});
61144824e7fdSDimitry Andric };
61154824e7fdSDimitry Andric return true;
61164824e7fdSDimitry Andric }
61174824e7fdSDimitry Andric
61184824e7fdSDimitry Andric return false;
61194824e7fdSDimitry Andric }
61204824e7fdSDimitry Andric
matchCombineFSubFpExtFMulToFMadOrFMA(MachineInstr & MI,std::function<void (MachineIRBuilder &)> & MatchInfo)61214824e7fdSDimitry Andric bool CombinerHelper::matchCombineFSubFpExtFMulToFMadOrFMA(
61224824e7fdSDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
61234824e7fdSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_FSUB);
61244824e7fdSDimitry Andric
61254824e7fdSDimitry Andric bool AllowFusionGlobally, HasFMAD, Aggressive;
61264824e7fdSDimitry Andric if (!canCombineFMadOrFMA(MI, AllowFusionGlobally, HasFMAD, Aggressive))
61274824e7fdSDimitry Andric return false;
61284824e7fdSDimitry Andric
61294824e7fdSDimitry Andric Register LHSReg = MI.getOperand(1).getReg();
61304824e7fdSDimitry Andric Register RHSReg = MI.getOperand(2).getReg();
61314824e7fdSDimitry Andric LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
61324824e7fdSDimitry Andric
61334824e7fdSDimitry Andric unsigned PreferredFusedOpcode =
61344824e7fdSDimitry Andric HasFMAD ? TargetOpcode::G_FMAD : TargetOpcode::G_FMA;
61354824e7fdSDimitry Andric
61364824e7fdSDimitry Andric MachineInstr *FMulMI;
61374824e7fdSDimitry Andric // fold (fsub (fpext (fmul x, y)), z) -> (fma (fpext x), (fpext y), (fneg z))
61384824e7fdSDimitry Andric if (mi_match(LHSReg, MRI, m_GFPExt(m_MInstr(FMulMI))) &&
61394824e7fdSDimitry Andric isContractableFMul(*FMulMI, AllowFusionGlobally) &&
61404824e7fdSDimitry Andric (Aggressive || MRI.hasOneNonDBGUse(LHSReg))) {
61414824e7fdSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) {
61424824e7fdSDimitry Andric Register FpExtX =
61434824e7fdSDimitry Andric B.buildFPExt(DstTy, FMulMI->getOperand(1).getReg()).getReg(0);
61444824e7fdSDimitry Andric Register FpExtY =
61454824e7fdSDimitry Andric B.buildFPExt(DstTy, FMulMI->getOperand(2).getReg()).getReg(0);
61464824e7fdSDimitry Andric Register NegZ = B.buildFNeg(DstTy, RHSReg).getReg(0);
61474824e7fdSDimitry Andric B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()},
61484824e7fdSDimitry Andric {FpExtX, FpExtY, NegZ});
61494824e7fdSDimitry Andric };
61504824e7fdSDimitry Andric return true;
61514824e7fdSDimitry Andric }
61524824e7fdSDimitry Andric
61534824e7fdSDimitry Andric // fold (fsub x, (fpext (fmul y, z))) -> (fma (fneg (fpext y)), (fpext z), x)
61544824e7fdSDimitry Andric if (mi_match(RHSReg, MRI, m_GFPExt(m_MInstr(FMulMI))) &&
61554824e7fdSDimitry Andric isContractableFMul(*FMulMI, AllowFusionGlobally) &&
61564824e7fdSDimitry Andric (Aggressive || MRI.hasOneNonDBGUse(RHSReg))) {
61574824e7fdSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) {
61584824e7fdSDimitry Andric Register FpExtY =
61594824e7fdSDimitry Andric B.buildFPExt(DstTy, FMulMI->getOperand(1).getReg()).getReg(0);
61604824e7fdSDimitry Andric Register NegY = B.buildFNeg(DstTy, FpExtY).getReg(0);
61614824e7fdSDimitry Andric Register FpExtZ =
61624824e7fdSDimitry Andric B.buildFPExt(DstTy, FMulMI->getOperand(2).getReg()).getReg(0);
61634824e7fdSDimitry Andric B.buildInstr(PreferredFusedOpcode, {MI.getOperand(0).getReg()},
61644824e7fdSDimitry Andric {NegY, FpExtZ, LHSReg});
61654824e7fdSDimitry Andric };
61664824e7fdSDimitry Andric return true;
61674824e7fdSDimitry Andric }
61684824e7fdSDimitry Andric
61694824e7fdSDimitry Andric return false;
61704824e7fdSDimitry Andric }
61714824e7fdSDimitry Andric
matchCombineFSubFpExtFNegFMulToFMadOrFMA(MachineInstr & MI,std::function<void (MachineIRBuilder &)> & MatchInfo)61724824e7fdSDimitry Andric bool CombinerHelper::matchCombineFSubFpExtFNegFMulToFMadOrFMA(
61734824e7fdSDimitry Andric MachineInstr &MI, std::function<void(MachineIRBuilder &)> &MatchInfo) {
61744824e7fdSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_FSUB);
61754824e7fdSDimitry Andric
61764824e7fdSDimitry Andric bool AllowFusionGlobally, HasFMAD, Aggressive;
61774824e7fdSDimitry Andric if (!canCombineFMadOrFMA(MI, AllowFusionGlobally, HasFMAD, Aggressive))
61784824e7fdSDimitry Andric return false;
61794824e7fdSDimitry Andric
61804824e7fdSDimitry Andric const auto &TLI = *MI.getMF()->getSubtarget().getTargetLowering();
61814824e7fdSDimitry Andric LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
61824824e7fdSDimitry Andric Register LHSReg = MI.getOperand(1).getReg();
61834824e7fdSDimitry Andric Register RHSReg = MI.getOperand(2).getReg();
61844824e7fdSDimitry Andric
61854824e7fdSDimitry Andric unsigned PreferredFusedOpcode =
61864824e7fdSDimitry Andric HasFMAD ? TargetOpcode::G_FMAD : TargetOpcode::G_FMA;
61874824e7fdSDimitry Andric
61884824e7fdSDimitry Andric auto buildMatchInfo = [=](Register Dst, Register X, Register Y, Register Z,
61894824e7fdSDimitry Andric MachineIRBuilder &B) {
61904824e7fdSDimitry Andric Register FpExtX = B.buildFPExt(DstTy, X).getReg(0);
61914824e7fdSDimitry Andric Register FpExtY = B.buildFPExt(DstTy, Y).getReg(0);
61924824e7fdSDimitry Andric B.buildInstr(PreferredFusedOpcode, {Dst}, {FpExtX, FpExtY, Z});
61934824e7fdSDimitry Andric };
61944824e7fdSDimitry Andric
61954824e7fdSDimitry Andric MachineInstr *FMulMI;
61964824e7fdSDimitry Andric // fold (fsub (fpext (fneg (fmul x, y))), z) ->
61974824e7fdSDimitry Andric // (fneg (fma (fpext x), (fpext y), z))
61984824e7fdSDimitry Andric // fold (fsub (fneg (fpext (fmul x, y))), z) ->
61994824e7fdSDimitry Andric // (fneg (fma (fpext x), (fpext y), z))
62004824e7fdSDimitry Andric if ((mi_match(LHSReg, MRI, m_GFPExt(m_GFNeg(m_MInstr(FMulMI)))) ||
62014824e7fdSDimitry Andric mi_match(LHSReg, MRI, m_GFNeg(m_GFPExt(m_MInstr(FMulMI))))) &&
62024824e7fdSDimitry Andric isContractableFMul(*FMulMI, AllowFusionGlobally) &&
62034824e7fdSDimitry Andric TLI.isFPExtFoldable(MI, PreferredFusedOpcode, DstTy,
62044824e7fdSDimitry Andric MRI.getType(FMulMI->getOperand(0).getReg()))) {
62054824e7fdSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) {
62064824e7fdSDimitry Andric Register FMAReg = MRI.createGenericVirtualRegister(DstTy);
62074824e7fdSDimitry Andric buildMatchInfo(FMAReg, FMulMI->getOperand(1).getReg(),
62084824e7fdSDimitry Andric FMulMI->getOperand(2).getReg(), RHSReg, B);
62094824e7fdSDimitry Andric B.buildFNeg(MI.getOperand(0).getReg(), FMAReg);
62104824e7fdSDimitry Andric };
62114824e7fdSDimitry Andric return true;
62124824e7fdSDimitry Andric }
62134824e7fdSDimitry Andric
62144824e7fdSDimitry Andric // fold (fsub x, (fpext (fneg (fmul y, z)))) -> (fma (fpext y), (fpext z), x)
62154824e7fdSDimitry Andric // fold (fsub x, (fneg (fpext (fmul y, z)))) -> (fma (fpext y), (fpext z), x)
62164824e7fdSDimitry Andric if ((mi_match(RHSReg, MRI, m_GFPExt(m_GFNeg(m_MInstr(FMulMI)))) ||
62174824e7fdSDimitry Andric mi_match(RHSReg, MRI, m_GFNeg(m_GFPExt(m_MInstr(FMulMI))))) &&
62184824e7fdSDimitry Andric isContractableFMul(*FMulMI, AllowFusionGlobally) &&
62194824e7fdSDimitry Andric TLI.isFPExtFoldable(MI, PreferredFusedOpcode, DstTy,
62204824e7fdSDimitry Andric MRI.getType(FMulMI->getOperand(0).getReg()))) {
62214824e7fdSDimitry Andric MatchInfo = [=, &MI](MachineIRBuilder &B) {
62224824e7fdSDimitry Andric buildMatchInfo(MI.getOperand(0).getReg(), FMulMI->getOperand(1).getReg(),
62234824e7fdSDimitry Andric FMulMI->getOperand(2).getReg(), LHSReg, B);
62244824e7fdSDimitry Andric };
62254824e7fdSDimitry Andric return true;
62264824e7fdSDimitry Andric }
62274824e7fdSDimitry Andric
62284824e7fdSDimitry Andric return false;
62294824e7fdSDimitry Andric }
62304824e7fdSDimitry Andric
matchCombineFMinMaxNaN(MachineInstr & MI,unsigned & IdxToPropagate)623181ad6265SDimitry Andric bool CombinerHelper::matchCombineFMinMaxNaN(MachineInstr &MI,
623281ad6265SDimitry Andric unsigned &IdxToPropagate) {
623381ad6265SDimitry Andric bool PropagateNaN;
623481ad6265SDimitry Andric switch (MI.getOpcode()) {
623581ad6265SDimitry Andric default:
623681ad6265SDimitry Andric return false;
623781ad6265SDimitry Andric case TargetOpcode::G_FMINNUM:
623881ad6265SDimitry Andric case TargetOpcode::G_FMAXNUM:
623981ad6265SDimitry Andric PropagateNaN = false;
624081ad6265SDimitry Andric break;
624181ad6265SDimitry Andric case TargetOpcode::G_FMINIMUM:
624281ad6265SDimitry Andric case TargetOpcode::G_FMAXIMUM:
624381ad6265SDimitry Andric PropagateNaN = true;
624481ad6265SDimitry Andric break;
624581ad6265SDimitry Andric }
624681ad6265SDimitry Andric
624781ad6265SDimitry Andric auto MatchNaN = [&](unsigned Idx) {
624881ad6265SDimitry Andric Register MaybeNaNReg = MI.getOperand(Idx).getReg();
624981ad6265SDimitry Andric const ConstantFP *MaybeCst = getConstantFPVRegVal(MaybeNaNReg, MRI);
625081ad6265SDimitry Andric if (!MaybeCst || !MaybeCst->getValueAPF().isNaN())
625181ad6265SDimitry Andric return false;
625281ad6265SDimitry Andric IdxToPropagate = PropagateNaN ? Idx : (Idx == 1 ? 2 : 1);
625381ad6265SDimitry Andric return true;
625481ad6265SDimitry Andric };
625581ad6265SDimitry Andric
625681ad6265SDimitry Andric return MatchNaN(1) || MatchNaN(2);
625781ad6265SDimitry Andric }
625881ad6265SDimitry Andric
matchAddSubSameReg(MachineInstr & MI,Register & Src)625981ad6265SDimitry Andric bool CombinerHelper::matchAddSubSameReg(MachineInstr &MI, Register &Src) {
626081ad6265SDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_ADD && "Expected a G_ADD");
626181ad6265SDimitry Andric Register LHS = MI.getOperand(1).getReg();
626281ad6265SDimitry Andric Register RHS = MI.getOperand(2).getReg();
626381ad6265SDimitry Andric
626481ad6265SDimitry Andric // Helper lambda to check for opportunities for
626581ad6265SDimitry Andric // A + (B - A) -> B
626681ad6265SDimitry Andric // (B - A) + A -> B
626781ad6265SDimitry Andric auto CheckFold = [&](Register MaybeSub, Register MaybeSameReg) {
626881ad6265SDimitry Andric Register Reg;
626981ad6265SDimitry Andric return mi_match(MaybeSub, MRI, m_GSub(m_Reg(Src), m_Reg(Reg))) &&
627081ad6265SDimitry Andric Reg == MaybeSameReg;
627181ad6265SDimitry Andric };
627281ad6265SDimitry Andric return CheckFold(LHS, RHS) || CheckFold(RHS, LHS);
627381ad6265SDimitry Andric }
627481ad6265SDimitry Andric
matchBuildVectorIdentityFold(MachineInstr & MI,Register & MatchInfo)6275bdd1243dSDimitry Andric bool CombinerHelper::matchBuildVectorIdentityFold(MachineInstr &MI,
6276bdd1243dSDimitry Andric Register &MatchInfo) {
6277bdd1243dSDimitry Andric // This combine folds the following patterns:
6278bdd1243dSDimitry Andric //
6279bdd1243dSDimitry Andric // G_BUILD_VECTOR_TRUNC (G_BITCAST(x), G_LSHR(G_BITCAST(x), k))
6280bdd1243dSDimitry Andric // G_BUILD_VECTOR(G_TRUNC(G_BITCAST(x)), G_TRUNC(G_LSHR(G_BITCAST(x), k)))
6281bdd1243dSDimitry Andric // into
6282bdd1243dSDimitry Andric // x
6283bdd1243dSDimitry Andric // if
6284bdd1243dSDimitry Andric // k == sizeof(VecEltTy)/2
6285bdd1243dSDimitry Andric // type(x) == type(dst)
6286bdd1243dSDimitry Andric //
6287bdd1243dSDimitry Andric // G_BUILD_VECTOR(G_TRUNC(G_BITCAST(x)), undef)
6288bdd1243dSDimitry Andric // into
6289bdd1243dSDimitry Andric // x
6290bdd1243dSDimitry Andric // if
6291bdd1243dSDimitry Andric // type(x) == type(dst)
6292bdd1243dSDimitry Andric
6293bdd1243dSDimitry Andric LLT DstVecTy = MRI.getType(MI.getOperand(0).getReg());
6294bdd1243dSDimitry Andric LLT DstEltTy = DstVecTy.getElementType();
6295bdd1243dSDimitry Andric
6296bdd1243dSDimitry Andric Register Lo, Hi;
6297bdd1243dSDimitry Andric
6298bdd1243dSDimitry Andric if (mi_match(
6299bdd1243dSDimitry Andric MI, MRI,
6300bdd1243dSDimitry Andric m_GBuildVector(m_GTrunc(m_GBitcast(m_Reg(Lo))), m_GImplicitDef()))) {
6301bdd1243dSDimitry Andric MatchInfo = Lo;
6302bdd1243dSDimitry Andric return MRI.getType(MatchInfo) == DstVecTy;
6303bdd1243dSDimitry Andric }
6304bdd1243dSDimitry Andric
6305bdd1243dSDimitry Andric std::optional<ValueAndVReg> ShiftAmount;
6306bdd1243dSDimitry Andric const auto LoPattern = m_GBitcast(m_Reg(Lo));
6307bdd1243dSDimitry Andric const auto HiPattern = m_GLShr(m_GBitcast(m_Reg(Hi)), m_GCst(ShiftAmount));
6308bdd1243dSDimitry Andric if (mi_match(
6309bdd1243dSDimitry Andric MI, MRI,
6310bdd1243dSDimitry Andric m_any_of(m_GBuildVectorTrunc(LoPattern, HiPattern),
6311bdd1243dSDimitry Andric m_GBuildVector(m_GTrunc(LoPattern), m_GTrunc(HiPattern))))) {
6312bdd1243dSDimitry Andric if (Lo == Hi && ShiftAmount->Value == DstEltTy.getSizeInBits()) {
6313bdd1243dSDimitry Andric MatchInfo = Lo;
6314bdd1243dSDimitry Andric return MRI.getType(MatchInfo) == DstVecTy;
6315bdd1243dSDimitry Andric }
6316bdd1243dSDimitry Andric }
6317bdd1243dSDimitry Andric
6318bdd1243dSDimitry Andric return false;
6319bdd1243dSDimitry Andric }
6320bdd1243dSDimitry Andric
matchTruncBuildVectorFold(MachineInstr & MI,Register & MatchInfo)6321bdd1243dSDimitry Andric bool CombinerHelper::matchTruncBuildVectorFold(MachineInstr &MI,
6322bdd1243dSDimitry Andric Register &MatchInfo) {
6323bdd1243dSDimitry Andric // Replace (G_TRUNC (G_BITCAST (G_BUILD_VECTOR x, y)) with just x
6324bdd1243dSDimitry Andric // if type(x) == type(G_TRUNC)
6325bdd1243dSDimitry Andric if (!mi_match(MI.getOperand(1).getReg(), MRI,
6326bdd1243dSDimitry Andric m_GBitcast(m_GBuildVector(m_Reg(MatchInfo), m_Reg()))))
6327bdd1243dSDimitry Andric return false;
6328bdd1243dSDimitry Andric
6329bdd1243dSDimitry Andric return MRI.getType(MatchInfo) == MRI.getType(MI.getOperand(0).getReg());
6330bdd1243dSDimitry Andric }
6331bdd1243dSDimitry Andric
matchTruncLshrBuildVectorFold(MachineInstr & MI,Register & MatchInfo)6332bdd1243dSDimitry Andric bool CombinerHelper::matchTruncLshrBuildVectorFold(MachineInstr &MI,
6333bdd1243dSDimitry Andric Register &MatchInfo) {
6334bdd1243dSDimitry Andric // Replace (G_TRUNC (G_LSHR (G_BITCAST (G_BUILD_VECTOR x, y)), K)) with
6335bdd1243dSDimitry Andric // y if K == size of vector element type
6336bdd1243dSDimitry Andric std::optional<ValueAndVReg> ShiftAmt;
6337bdd1243dSDimitry Andric if (!mi_match(MI.getOperand(1).getReg(), MRI,
6338bdd1243dSDimitry Andric m_GLShr(m_GBitcast(m_GBuildVector(m_Reg(), m_Reg(MatchInfo))),
6339bdd1243dSDimitry Andric m_GCst(ShiftAmt))))
6340bdd1243dSDimitry Andric return false;
6341bdd1243dSDimitry Andric
6342bdd1243dSDimitry Andric LLT MatchTy = MRI.getType(MatchInfo);
6343bdd1243dSDimitry Andric return ShiftAmt->Value.getZExtValue() == MatchTy.getSizeInBits() &&
6344bdd1243dSDimitry Andric MatchTy == MRI.getType(MI.getOperand(0).getReg());
6345bdd1243dSDimitry Andric }
6346bdd1243dSDimitry Andric
getFPMinMaxOpcForSelect(CmpInst::Predicate Pred,LLT DstTy,SelectPatternNaNBehaviour VsNaNRetVal) const6347bdd1243dSDimitry Andric unsigned CombinerHelper::getFPMinMaxOpcForSelect(
6348bdd1243dSDimitry Andric CmpInst::Predicate Pred, LLT DstTy,
6349bdd1243dSDimitry Andric SelectPatternNaNBehaviour VsNaNRetVal) const {
6350bdd1243dSDimitry Andric assert(VsNaNRetVal != SelectPatternNaNBehaviour::NOT_APPLICABLE &&
6351bdd1243dSDimitry Andric "Expected a NaN behaviour?");
6352bdd1243dSDimitry Andric // Choose an opcode based off of legality or the behaviour when one of the
6353bdd1243dSDimitry Andric // LHS/RHS may be NaN.
6354bdd1243dSDimitry Andric switch (Pred) {
6355bdd1243dSDimitry Andric default:
6356bdd1243dSDimitry Andric return 0;
6357bdd1243dSDimitry Andric case CmpInst::FCMP_UGT:
6358bdd1243dSDimitry Andric case CmpInst::FCMP_UGE:
6359bdd1243dSDimitry Andric case CmpInst::FCMP_OGT:
6360bdd1243dSDimitry Andric case CmpInst::FCMP_OGE:
6361bdd1243dSDimitry Andric if (VsNaNRetVal == SelectPatternNaNBehaviour::RETURNS_OTHER)
6362bdd1243dSDimitry Andric return TargetOpcode::G_FMAXNUM;
6363bdd1243dSDimitry Andric if (VsNaNRetVal == SelectPatternNaNBehaviour::RETURNS_NAN)
6364bdd1243dSDimitry Andric return TargetOpcode::G_FMAXIMUM;
6365bdd1243dSDimitry Andric if (isLegal({TargetOpcode::G_FMAXNUM, {DstTy}}))
6366bdd1243dSDimitry Andric return TargetOpcode::G_FMAXNUM;
6367bdd1243dSDimitry Andric if (isLegal({TargetOpcode::G_FMAXIMUM, {DstTy}}))
6368bdd1243dSDimitry Andric return TargetOpcode::G_FMAXIMUM;
6369bdd1243dSDimitry Andric return 0;
6370bdd1243dSDimitry Andric case CmpInst::FCMP_ULT:
6371bdd1243dSDimitry Andric case CmpInst::FCMP_ULE:
6372bdd1243dSDimitry Andric case CmpInst::FCMP_OLT:
6373bdd1243dSDimitry Andric case CmpInst::FCMP_OLE:
6374bdd1243dSDimitry Andric if (VsNaNRetVal == SelectPatternNaNBehaviour::RETURNS_OTHER)
6375bdd1243dSDimitry Andric return TargetOpcode::G_FMINNUM;
6376bdd1243dSDimitry Andric if (VsNaNRetVal == SelectPatternNaNBehaviour::RETURNS_NAN)
6377bdd1243dSDimitry Andric return TargetOpcode::G_FMINIMUM;
6378bdd1243dSDimitry Andric if (isLegal({TargetOpcode::G_FMINNUM, {DstTy}}))
6379bdd1243dSDimitry Andric return TargetOpcode::G_FMINNUM;
6380bdd1243dSDimitry Andric if (!isLegal({TargetOpcode::G_FMINIMUM, {DstTy}}))
6381bdd1243dSDimitry Andric return 0;
6382bdd1243dSDimitry Andric return TargetOpcode::G_FMINIMUM;
6383bdd1243dSDimitry Andric }
6384bdd1243dSDimitry Andric }
6385bdd1243dSDimitry Andric
6386bdd1243dSDimitry Andric CombinerHelper::SelectPatternNaNBehaviour
computeRetValAgainstNaN(Register LHS,Register RHS,bool IsOrderedComparison) const6387bdd1243dSDimitry Andric CombinerHelper::computeRetValAgainstNaN(Register LHS, Register RHS,
6388bdd1243dSDimitry Andric bool IsOrderedComparison) const {
6389bdd1243dSDimitry Andric bool LHSSafe = isKnownNeverNaN(LHS, MRI);
6390bdd1243dSDimitry Andric bool RHSSafe = isKnownNeverNaN(RHS, MRI);
6391bdd1243dSDimitry Andric // Completely unsafe.
6392bdd1243dSDimitry Andric if (!LHSSafe && !RHSSafe)
6393bdd1243dSDimitry Andric return SelectPatternNaNBehaviour::NOT_APPLICABLE;
6394bdd1243dSDimitry Andric if (LHSSafe && RHSSafe)
6395bdd1243dSDimitry Andric return SelectPatternNaNBehaviour::RETURNS_ANY;
6396bdd1243dSDimitry Andric // An ordered comparison will return false when given a NaN, so it
6397bdd1243dSDimitry Andric // returns the RHS.
6398bdd1243dSDimitry Andric if (IsOrderedComparison)
6399bdd1243dSDimitry Andric return LHSSafe ? SelectPatternNaNBehaviour::RETURNS_NAN
6400bdd1243dSDimitry Andric : SelectPatternNaNBehaviour::RETURNS_OTHER;
6401bdd1243dSDimitry Andric // An unordered comparison will return true when given a NaN, so it
6402bdd1243dSDimitry Andric // returns the LHS.
6403bdd1243dSDimitry Andric return LHSSafe ? SelectPatternNaNBehaviour::RETURNS_OTHER
6404bdd1243dSDimitry Andric : SelectPatternNaNBehaviour::RETURNS_NAN;
6405bdd1243dSDimitry Andric }
6406bdd1243dSDimitry Andric
matchFPSelectToMinMax(Register Dst,Register Cond,Register TrueVal,Register FalseVal,BuildFnTy & MatchInfo)6407bdd1243dSDimitry Andric bool CombinerHelper::matchFPSelectToMinMax(Register Dst, Register Cond,
6408bdd1243dSDimitry Andric Register TrueVal, Register FalseVal,
6409bdd1243dSDimitry Andric BuildFnTy &MatchInfo) {
6410bdd1243dSDimitry Andric // Match: select (fcmp cond x, y) x, y
6411bdd1243dSDimitry Andric // select (fcmp cond x, y) y, x
6412bdd1243dSDimitry Andric // And turn it into fminnum/fmaxnum or fmin/fmax based off of the condition.
6413bdd1243dSDimitry Andric LLT DstTy = MRI.getType(Dst);
6414bdd1243dSDimitry Andric // Bail out early on pointers, since we'll never want to fold to a min/max.
6415bdd1243dSDimitry Andric if (DstTy.isPointer())
6416bdd1243dSDimitry Andric return false;
6417bdd1243dSDimitry Andric // Match a floating point compare with a less-than/greater-than predicate.
6418bdd1243dSDimitry Andric // TODO: Allow multiple users of the compare if they are all selects.
6419bdd1243dSDimitry Andric CmpInst::Predicate Pred;
6420bdd1243dSDimitry Andric Register CmpLHS, CmpRHS;
6421bdd1243dSDimitry Andric if (!mi_match(Cond, MRI,
6422bdd1243dSDimitry Andric m_OneNonDBGUse(
6423bdd1243dSDimitry Andric m_GFCmp(m_Pred(Pred), m_Reg(CmpLHS), m_Reg(CmpRHS)))) ||
6424bdd1243dSDimitry Andric CmpInst::isEquality(Pred))
6425bdd1243dSDimitry Andric return false;
6426bdd1243dSDimitry Andric SelectPatternNaNBehaviour ResWithKnownNaNInfo =
6427bdd1243dSDimitry Andric computeRetValAgainstNaN(CmpLHS, CmpRHS, CmpInst::isOrdered(Pred));
6428bdd1243dSDimitry Andric if (ResWithKnownNaNInfo == SelectPatternNaNBehaviour::NOT_APPLICABLE)
6429bdd1243dSDimitry Andric return false;
6430bdd1243dSDimitry Andric if (TrueVal == CmpRHS && FalseVal == CmpLHS) {
6431bdd1243dSDimitry Andric std::swap(CmpLHS, CmpRHS);
6432bdd1243dSDimitry Andric Pred = CmpInst::getSwappedPredicate(Pred);
6433bdd1243dSDimitry Andric if (ResWithKnownNaNInfo == SelectPatternNaNBehaviour::RETURNS_NAN)
6434bdd1243dSDimitry Andric ResWithKnownNaNInfo = SelectPatternNaNBehaviour::RETURNS_OTHER;
6435bdd1243dSDimitry Andric else if (ResWithKnownNaNInfo == SelectPatternNaNBehaviour::RETURNS_OTHER)
6436bdd1243dSDimitry Andric ResWithKnownNaNInfo = SelectPatternNaNBehaviour::RETURNS_NAN;
6437bdd1243dSDimitry Andric }
6438bdd1243dSDimitry Andric if (TrueVal != CmpLHS || FalseVal != CmpRHS)
6439bdd1243dSDimitry Andric return false;
6440bdd1243dSDimitry Andric // Decide what type of max/min this should be based off of the predicate.
6441bdd1243dSDimitry Andric unsigned Opc = getFPMinMaxOpcForSelect(Pred, DstTy, ResWithKnownNaNInfo);
6442bdd1243dSDimitry Andric if (!Opc || !isLegal({Opc, {DstTy}}))
6443bdd1243dSDimitry Andric return false;
6444bdd1243dSDimitry Andric // Comparisons between signed zero and zero may have different results...
6445bdd1243dSDimitry Andric // unless we have fmaximum/fminimum. In that case, we know -0 < 0.
6446bdd1243dSDimitry Andric if (Opc != TargetOpcode::G_FMAXIMUM && Opc != TargetOpcode::G_FMINIMUM) {
6447bdd1243dSDimitry Andric // We don't know if a comparison between two 0s will give us a consistent
6448bdd1243dSDimitry Andric // result. Be conservative and only proceed if at least one side is
6449bdd1243dSDimitry Andric // non-zero.
6450bdd1243dSDimitry Andric auto KnownNonZeroSide = getFConstantVRegValWithLookThrough(CmpLHS, MRI);
6451bdd1243dSDimitry Andric if (!KnownNonZeroSide || !KnownNonZeroSide->Value.isNonZero()) {
6452bdd1243dSDimitry Andric KnownNonZeroSide = getFConstantVRegValWithLookThrough(CmpRHS, MRI);
6453bdd1243dSDimitry Andric if (!KnownNonZeroSide || !KnownNonZeroSide->Value.isNonZero())
6454bdd1243dSDimitry Andric return false;
6455bdd1243dSDimitry Andric }
6456bdd1243dSDimitry Andric }
6457bdd1243dSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
6458bdd1243dSDimitry Andric B.buildInstr(Opc, {Dst}, {CmpLHS, CmpRHS});
6459bdd1243dSDimitry Andric };
6460bdd1243dSDimitry Andric return true;
6461bdd1243dSDimitry Andric }
6462bdd1243dSDimitry Andric
matchSimplifySelectToMinMax(MachineInstr & MI,BuildFnTy & MatchInfo)6463bdd1243dSDimitry Andric bool CombinerHelper::matchSimplifySelectToMinMax(MachineInstr &MI,
6464bdd1243dSDimitry Andric BuildFnTy &MatchInfo) {
6465bdd1243dSDimitry Andric // TODO: Handle integer cases.
6466bdd1243dSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_SELECT);
6467bdd1243dSDimitry Andric // Condition may be fed by a truncated compare.
6468bdd1243dSDimitry Andric Register Cond = MI.getOperand(1).getReg();
6469bdd1243dSDimitry Andric Register MaybeTrunc;
6470bdd1243dSDimitry Andric if (mi_match(Cond, MRI, m_OneNonDBGUse(m_GTrunc(m_Reg(MaybeTrunc)))))
6471bdd1243dSDimitry Andric Cond = MaybeTrunc;
6472bdd1243dSDimitry Andric Register Dst = MI.getOperand(0).getReg();
6473bdd1243dSDimitry Andric Register TrueVal = MI.getOperand(2).getReg();
6474bdd1243dSDimitry Andric Register FalseVal = MI.getOperand(3).getReg();
6475bdd1243dSDimitry Andric return matchFPSelectToMinMax(Dst, Cond, TrueVal, FalseVal, MatchInfo);
6476bdd1243dSDimitry Andric }
6477bdd1243dSDimitry Andric
matchRedundantBinOpInEquality(MachineInstr & MI,BuildFnTy & MatchInfo)6478bdd1243dSDimitry Andric bool CombinerHelper::matchRedundantBinOpInEquality(MachineInstr &MI,
6479bdd1243dSDimitry Andric BuildFnTy &MatchInfo) {
6480bdd1243dSDimitry Andric assert(MI.getOpcode() == TargetOpcode::G_ICMP);
6481bdd1243dSDimitry Andric // (X + Y) == X --> Y == 0
6482bdd1243dSDimitry Andric // (X + Y) != X --> Y != 0
6483bdd1243dSDimitry Andric // (X - Y) == X --> Y == 0
6484bdd1243dSDimitry Andric // (X - Y) != X --> Y != 0
6485bdd1243dSDimitry Andric // (X ^ Y) == X --> Y == 0
6486bdd1243dSDimitry Andric // (X ^ Y) != X --> Y != 0
6487bdd1243dSDimitry Andric Register Dst = MI.getOperand(0).getReg();
6488bdd1243dSDimitry Andric CmpInst::Predicate Pred;
6489bdd1243dSDimitry Andric Register X, Y, OpLHS, OpRHS;
6490bdd1243dSDimitry Andric bool MatchedSub = mi_match(
6491bdd1243dSDimitry Andric Dst, MRI,
6492bdd1243dSDimitry Andric m_c_GICmp(m_Pred(Pred), m_Reg(X), m_GSub(m_Reg(OpLHS), m_Reg(Y))));
6493bdd1243dSDimitry Andric if (MatchedSub && X != OpLHS)
6494bdd1243dSDimitry Andric return false;
6495bdd1243dSDimitry Andric if (!MatchedSub) {
6496bdd1243dSDimitry Andric if (!mi_match(Dst, MRI,
6497bdd1243dSDimitry Andric m_c_GICmp(m_Pred(Pred), m_Reg(X),
6498bdd1243dSDimitry Andric m_any_of(m_GAdd(m_Reg(OpLHS), m_Reg(OpRHS)),
6499bdd1243dSDimitry Andric m_GXor(m_Reg(OpLHS), m_Reg(OpRHS))))))
6500bdd1243dSDimitry Andric return false;
6501bdd1243dSDimitry Andric Y = X == OpLHS ? OpRHS : X == OpRHS ? OpLHS : Register();
6502bdd1243dSDimitry Andric }
6503bdd1243dSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
6504bdd1243dSDimitry Andric auto Zero = B.buildConstant(MRI.getType(Y), 0);
6505bdd1243dSDimitry Andric B.buildICmp(Pred, Dst, Y, Zero);
6506bdd1243dSDimitry Andric };
6507bdd1243dSDimitry Andric return CmpInst::isEquality(Pred) && Y.isValid();
6508bdd1243dSDimitry Andric }
6509bdd1243dSDimitry Andric
matchShiftsTooBig(MachineInstr & MI)651006c3fb27SDimitry Andric bool CombinerHelper::matchShiftsTooBig(MachineInstr &MI) {
651106c3fb27SDimitry Andric Register ShiftReg = MI.getOperand(2).getReg();
651206c3fb27SDimitry Andric LLT ResTy = MRI.getType(MI.getOperand(0).getReg());
651306c3fb27SDimitry Andric auto IsShiftTooBig = [&](const Constant *C) {
651406c3fb27SDimitry Andric auto *CI = dyn_cast<ConstantInt>(C);
651506c3fb27SDimitry Andric return CI && CI->uge(ResTy.getScalarSizeInBits());
651606c3fb27SDimitry Andric };
651706c3fb27SDimitry Andric return matchUnaryPredicate(MRI, ShiftReg, IsShiftTooBig);
651806c3fb27SDimitry Andric }
651906c3fb27SDimitry Andric
matchCommuteConstantToRHS(MachineInstr & MI)65205f757f3fSDimitry Andric bool CombinerHelper::matchCommuteConstantToRHS(MachineInstr &MI) {
6521*0fca6ea1SDimitry Andric unsigned LHSOpndIdx = 1;
6522*0fca6ea1SDimitry Andric unsigned RHSOpndIdx = 2;
6523*0fca6ea1SDimitry Andric switch (MI.getOpcode()) {
6524*0fca6ea1SDimitry Andric case TargetOpcode::G_UADDO:
6525*0fca6ea1SDimitry Andric case TargetOpcode::G_SADDO:
6526*0fca6ea1SDimitry Andric case TargetOpcode::G_UMULO:
6527*0fca6ea1SDimitry Andric case TargetOpcode::G_SMULO:
6528*0fca6ea1SDimitry Andric LHSOpndIdx = 2;
6529*0fca6ea1SDimitry Andric RHSOpndIdx = 3;
6530*0fca6ea1SDimitry Andric break;
6531*0fca6ea1SDimitry Andric default:
6532*0fca6ea1SDimitry Andric break;
6533*0fca6ea1SDimitry Andric }
6534*0fca6ea1SDimitry Andric Register LHS = MI.getOperand(LHSOpndIdx).getReg();
6535*0fca6ea1SDimitry Andric Register RHS = MI.getOperand(RHSOpndIdx).getReg();
6536*0fca6ea1SDimitry Andric if (!getIConstantVRegVal(LHS, MRI)) {
6537*0fca6ea1SDimitry Andric // Skip commuting if LHS is not a constant. But, LHS may be a
6538*0fca6ea1SDimitry Andric // G_CONSTANT_FOLD_BARRIER. If so we commute as long as we don't already
6539*0fca6ea1SDimitry Andric // have a constant on the RHS.
6540*0fca6ea1SDimitry Andric if (MRI.getVRegDef(LHS)->getOpcode() !=
6541*0fca6ea1SDimitry Andric TargetOpcode::G_CONSTANT_FOLD_BARRIER)
65428bcb0991SDimitry Andric return false;
6543*0fca6ea1SDimitry Andric }
6544*0fca6ea1SDimitry Andric // Commute as long as RHS is not a constant or G_CONSTANT_FOLD_BARRIER.
65455f757f3fSDimitry Andric return MRI.getVRegDef(RHS)->getOpcode() !=
65465f757f3fSDimitry Andric TargetOpcode::G_CONSTANT_FOLD_BARRIER &&
65475f757f3fSDimitry Andric !getIConstantVRegVal(RHS, MRI);
65485f757f3fSDimitry Andric }
65495f757f3fSDimitry Andric
matchCommuteFPConstantToRHS(MachineInstr & MI)65505f757f3fSDimitry Andric bool CombinerHelper::matchCommuteFPConstantToRHS(MachineInstr &MI) {
65515f757f3fSDimitry Andric Register LHS = MI.getOperand(1).getReg();
65525f757f3fSDimitry Andric Register RHS = MI.getOperand(2).getReg();
65535f757f3fSDimitry Andric std::optional<FPValueAndVReg> ValAndVReg;
65545f757f3fSDimitry Andric if (!mi_match(LHS, MRI, m_GFCstOrSplat(ValAndVReg)))
65555f757f3fSDimitry Andric return false;
65565f757f3fSDimitry Andric return !mi_match(RHS, MRI, m_GFCstOrSplat(ValAndVReg));
65575f757f3fSDimitry Andric }
65585f757f3fSDimitry Andric
applyCommuteBinOpOperands(MachineInstr & MI)65595f757f3fSDimitry Andric void CombinerHelper::applyCommuteBinOpOperands(MachineInstr &MI) {
65605f757f3fSDimitry Andric Observer.changingInstr(MI);
6561*0fca6ea1SDimitry Andric unsigned LHSOpndIdx = 1;
6562*0fca6ea1SDimitry Andric unsigned RHSOpndIdx = 2;
6563*0fca6ea1SDimitry Andric switch (MI.getOpcode()) {
6564*0fca6ea1SDimitry Andric case TargetOpcode::G_UADDO:
6565*0fca6ea1SDimitry Andric case TargetOpcode::G_SADDO:
6566*0fca6ea1SDimitry Andric case TargetOpcode::G_UMULO:
6567*0fca6ea1SDimitry Andric case TargetOpcode::G_SMULO:
6568*0fca6ea1SDimitry Andric LHSOpndIdx = 2;
6569*0fca6ea1SDimitry Andric RHSOpndIdx = 3;
6570*0fca6ea1SDimitry Andric break;
6571*0fca6ea1SDimitry Andric default:
6572*0fca6ea1SDimitry Andric break;
6573*0fca6ea1SDimitry Andric }
6574*0fca6ea1SDimitry Andric Register LHSReg = MI.getOperand(LHSOpndIdx).getReg();
6575*0fca6ea1SDimitry Andric Register RHSReg = MI.getOperand(RHSOpndIdx).getReg();
6576*0fca6ea1SDimitry Andric MI.getOperand(LHSOpndIdx).setReg(RHSReg);
6577*0fca6ea1SDimitry Andric MI.getOperand(RHSOpndIdx).setReg(LHSReg);
65785f757f3fSDimitry Andric Observer.changedInstr(MI);
65790b57cec5SDimitry Andric }
6580647cbc5dSDimitry Andric
isOneOrOneSplat(Register Src,bool AllowUndefs)6581647cbc5dSDimitry Andric bool CombinerHelper::isOneOrOneSplat(Register Src, bool AllowUndefs) {
6582647cbc5dSDimitry Andric LLT SrcTy = MRI.getType(Src);
6583647cbc5dSDimitry Andric if (SrcTy.isFixedVector())
6584647cbc5dSDimitry Andric return isConstantSplatVector(Src, 1, AllowUndefs);
6585647cbc5dSDimitry Andric if (SrcTy.isScalar()) {
6586647cbc5dSDimitry Andric if (AllowUndefs && getOpcodeDef<GImplicitDef>(Src, MRI) != nullptr)
6587647cbc5dSDimitry Andric return true;
6588647cbc5dSDimitry Andric auto IConstant = getIConstantVRegValWithLookThrough(Src, MRI);
6589647cbc5dSDimitry Andric return IConstant && IConstant->Value == 1;
6590647cbc5dSDimitry Andric }
6591647cbc5dSDimitry Andric return false; // scalable vector
6592647cbc5dSDimitry Andric }
6593647cbc5dSDimitry Andric
isZeroOrZeroSplat(Register Src,bool AllowUndefs)6594647cbc5dSDimitry Andric bool CombinerHelper::isZeroOrZeroSplat(Register Src, bool AllowUndefs) {
6595647cbc5dSDimitry Andric LLT SrcTy = MRI.getType(Src);
6596647cbc5dSDimitry Andric if (SrcTy.isFixedVector())
6597647cbc5dSDimitry Andric return isConstantSplatVector(Src, 0, AllowUndefs);
6598647cbc5dSDimitry Andric if (SrcTy.isScalar()) {
6599647cbc5dSDimitry Andric if (AllowUndefs && getOpcodeDef<GImplicitDef>(Src, MRI) != nullptr)
6600647cbc5dSDimitry Andric return true;
6601647cbc5dSDimitry Andric auto IConstant = getIConstantVRegValWithLookThrough(Src, MRI);
6602647cbc5dSDimitry Andric return IConstant && IConstant->Value == 0;
6603647cbc5dSDimitry Andric }
6604647cbc5dSDimitry Andric return false; // scalable vector
6605647cbc5dSDimitry Andric }
6606647cbc5dSDimitry Andric
6607647cbc5dSDimitry Andric // Ignores COPYs during conformance checks.
6608647cbc5dSDimitry Andric // FIXME scalable vectors.
isConstantSplatVector(Register Src,int64_t SplatValue,bool AllowUndefs)6609647cbc5dSDimitry Andric bool CombinerHelper::isConstantSplatVector(Register Src, int64_t SplatValue,
6610647cbc5dSDimitry Andric bool AllowUndefs) {
6611647cbc5dSDimitry Andric GBuildVector *BuildVector = getOpcodeDef<GBuildVector>(Src, MRI);
6612647cbc5dSDimitry Andric if (!BuildVector)
6613647cbc5dSDimitry Andric return false;
6614647cbc5dSDimitry Andric unsigned NumSources = BuildVector->getNumSources();
6615647cbc5dSDimitry Andric
6616647cbc5dSDimitry Andric for (unsigned I = 0; I < NumSources; ++I) {
6617647cbc5dSDimitry Andric GImplicitDef *ImplicitDef =
6618647cbc5dSDimitry Andric getOpcodeDef<GImplicitDef>(BuildVector->getSourceReg(I), MRI);
6619647cbc5dSDimitry Andric if (ImplicitDef && AllowUndefs)
6620647cbc5dSDimitry Andric continue;
6621647cbc5dSDimitry Andric if (ImplicitDef && !AllowUndefs)
6622647cbc5dSDimitry Andric return false;
6623647cbc5dSDimitry Andric std::optional<ValueAndVReg> IConstant =
6624647cbc5dSDimitry Andric getIConstantVRegValWithLookThrough(BuildVector->getSourceReg(I), MRI);
6625647cbc5dSDimitry Andric if (IConstant && IConstant->Value == SplatValue)
6626647cbc5dSDimitry Andric continue;
6627647cbc5dSDimitry Andric return false;
6628647cbc5dSDimitry Andric }
6629647cbc5dSDimitry Andric return true;
6630647cbc5dSDimitry Andric }
6631647cbc5dSDimitry Andric
6632647cbc5dSDimitry Andric // Ignores COPYs during lookups.
6633647cbc5dSDimitry Andric // FIXME scalable vectors
6634647cbc5dSDimitry Andric std::optional<APInt>
getConstantOrConstantSplatVector(Register Src)6635647cbc5dSDimitry Andric CombinerHelper::getConstantOrConstantSplatVector(Register Src) {
6636647cbc5dSDimitry Andric auto IConstant = getIConstantVRegValWithLookThrough(Src, MRI);
6637647cbc5dSDimitry Andric if (IConstant)
6638647cbc5dSDimitry Andric return IConstant->Value;
6639647cbc5dSDimitry Andric
6640647cbc5dSDimitry Andric GBuildVector *BuildVector = getOpcodeDef<GBuildVector>(Src, MRI);
6641647cbc5dSDimitry Andric if (!BuildVector)
6642647cbc5dSDimitry Andric return std::nullopt;
6643647cbc5dSDimitry Andric unsigned NumSources = BuildVector->getNumSources();
6644647cbc5dSDimitry Andric
6645647cbc5dSDimitry Andric std::optional<APInt> Value = std::nullopt;
6646647cbc5dSDimitry Andric for (unsigned I = 0; I < NumSources; ++I) {
6647647cbc5dSDimitry Andric std::optional<ValueAndVReg> IConstant =
6648647cbc5dSDimitry Andric getIConstantVRegValWithLookThrough(BuildVector->getSourceReg(I), MRI);
6649647cbc5dSDimitry Andric if (!IConstant)
6650647cbc5dSDimitry Andric return std::nullopt;
6651647cbc5dSDimitry Andric if (!Value)
6652647cbc5dSDimitry Andric Value = IConstant->Value;
6653647cbc5dSDimitry Andric else if (*Value != IConstant->Value)
6654647cbc5dSDimitry Andric return std::nullopt;
6655647cbc5dSDimitry Andric }
6656647cbc5dSDimitry Andric return Value;
6657647cbc5dSDimitry Andric }
6658647cbc5dSDimitry Andric
6659*0fca6ea1SDimitry Andric // FIXME G_SPLAT_VECTOR
isConstantOrConstantVectorI(Register Src) const6660*0fca6ea1SDimitry Andric bool CombinerHelper::isConstantOrConstantVectorI(Register Src) const {
6661*0fca6ea1SDimitry Andric auto IConstant = getIConstantVRegValWithLookThrough(Src, MRI);
6662*0fca6ea1SDimitry Andric if (IConstant)
6663*0fca6ea1SDimitry Andric return true;
6664*0fca6ea1SDimitry Andric
6665*0fca6ea1SDimitry Andric GBuildVector *BuildVector = getOpcodeDef<GBuildVector>(Src, MRI);
6666*0fca6ea1SDimitry Andric if (!BuildVector)
6667*0fca6ea1SDimitry Andric return false;
6668*0fca6ea1SDimitry Andric
6669*0fca6ea1SDimitry Andric unsigned NumSources = BuildVector->getNumSources();
6670*0fca6ea1SDimitry Andric for (unsigned I = 0; I < NumSources; ++I) {
6671*0fca6ea1SDimitry Andric std::optional<ValueAndVReg> IConstant =
6672*0fca6ea1SDimitry Andric getIConstantVRegValWithLookThrough(BuildVector->getSourceReg(I), MRI);
6673*0fca6ea1SDimitry Andric if (!IConstant)
6674*0fca6ea1SDimitry Andric return false;
6675*0fca6ea1SDimitry Andric }
6676*0fca6ea1SDimitry Andric return true;
6677*0fca6ea1SDimitry Andric }
6678*0fca6ea1SDimitry Andric
6679647cbc5dSDimitry Andric // TODO: use knownbits to determine zeros
tryFoldSelectOfConstants(GSelect * Select,BuildFnTy & MatchInfo)6680647cbc5dSDimitry Andric bool CombinerHelper::tryFoldSelectOfConstants(GSelect *Select,
6681647cbc5dSDimitry Andric BuildFnTy &MatchInfo) {
6682647cbc5dSDimitry Andric uint32_t Flags = Select->getFlags();
6683647cbc5dSDimitry Andric Register Dest = Select->getReg(0);
6684647cbc5dSDimitry Andric Register Cond = Select->getCondReg();
6685647cbc5dSDimitry Andric Register True = Select->getTrueReg();
6686647cbc5dSDimitry Andric Register False = Select->getFalseReg();
6687647cbc5dSDimitry Andric LLT CondTy = MRI.getType(Select->getCondReg());
6688647cbc5dSDimitry Andric LLT TrueTy = MRI.getType(Select->getTrueReg());
6689647cbc5dSDimitry Andric
6690647cbc5dSDimitry Andric // We only do this combine for scalar boolean conditions.
6691647cbc5dSDimitry Andric if (CondTy != LLT::scalar(1))
6692647cbc5dSDimitry Andric return false;
6693647cbc5dSDimitry Andric
6694*0fca6ea1SDimitry Andric if (TrueTy.isPointer())
6695*0fca6ea1SDimitry Andric return false;
6696*0fca6ea1SDimitry Andric
6697647cbc5dSDimitry Andric // Both are scalars.
6698647cbc5dSDimitry Andric std::optional<ValueAndVReg> TrueOpt =
6699647cbc5dSDimitry Andric getIConstantVRegValWithLookThrough(True, MRI);
6700647cbc5dSDimitry Andric std::optional<ValueAndVReg> FalseOpt =
6701647cbc5dSDimitry Andric getIConstantVRegValWithLookThrough(False, MRI);
6702647cbc5dSDimitry Andric
6703647cbc5dSDimitry Andric if (!TrueOpt || !FalseOpt)
6704647cbc5dSDimitry Andric return false;
6705647cbc5dSDimitry Andric
6706647cbc5dSDimitry Andric APInt TrueValue = TrueOpt->Value;
6707647cbc5dSDimitry Andric APInt FalseValue = FalseOpt->Value;
6708647cbc5dSDimitry Andric
6709647cbc5dSDimitry Andric // select Cond, 1, 0 --> zext (Cond)
6710647cbc5dSDimitry Andric if (TrueValue.isOne() && FalseValue.isZero()) {
6711647cbc5dSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
6712647cbc5dSDimitry Andric B.setInstrAndDebugLoc(*Select);
6713647cbc5dSDimitry Andric B.buildZExtOrTrunc(Dest, Cond);
6714647cbc5dSDimitry Andric };
6715647cbc5dSDimitry Andric return true;
6716647cbc5dSDimitry Andric }
6717647cbc5dSDimitry Andric
6718647cbc5dSDimitry Andric // select Cond, -1, 0 --> sext (Cond)
6719647cbc5dSDimitry Andric if (TrueValue.isAllOnes() && FalseValue.isZero()) {
6720647cbc5dSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
6721647cbc5dSDimitry Andric B.setInstrAndDebugLoc(*Select);
6722647cbc5dSDimitry Andric B.buildSExtOrTrunc(Dest, Cond);
6723647cbc5dSDimitry Andric };
6724647cbc5dSDimitry Andric return true;
6725647cbc5dSDimitry Andric }
6726647cbc5dSDimitry Andric
6727647cbc5dSDimitry Andric // select Cond, 0, 1 --> zext (!Cond)
6728647cbc5dSDimitry Andric if (TrueValue.isZero() && FalseValue.isOne()) {
6729647cbc5dSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
6730647cbc5dSDimitry Andric B.setInstrAndDebugLoc(*Select);
6731647cbc5dSDimitry Andric Register Inner = MRI.createGenericVirtualRegister(CondTy);
6732647cbc5dSDimitry Andric B.buildNot(Inner, Cond);
6733647cbc5dSDimitry Andric B.buildZExtOrTrunc(Dest, Inner);
6734647cbc5dSDimitry Andric };
6735647cbc5dSDimitry Andric return true;
6736647cbc5dSDimitry Andric }
6737647cbc5dSDimitry Andric
6738647cbc5dSDimitry Andric // select Cond, 0, -1 --> sext (!Cond)
6739647cbc5dSDimitry Andric if (TrueValue.isZero() && FalseValue.isAllOnes()) {
6740647cbc5dSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
6741647cbc5dSDimitry Andric B.setInstrAndDebugLoc(*Select);
6742647cbc5dSDimitry Andric Register Inner = MRI.createGenericVirtualRegister(CondTy);
6743647cbc5dSDimitry Andric B.buildNot(Inner, Cond);
6744647cbc5dSDimitry Andric B.buildSExtOrTrunc(Dest, Inner);
6745647cbc5dSDimitry Andric };
6746647cbc5dSDimitry Andric return true;
6747647cbc5dSDimitry Andric }
6748647cbc5dSDimitry Andric
6749647cbc5dSDimitry Andric // select Cond, C1, C1-1 --> add (zext Cond), C1-1
6750647cbc5dSDimitry Andric if (TrueValue - 1 == FalseValue) {
6751647cbc5dSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
6752647cbc5dSDimitry Andric B.setInstrAndDebugLoc(*Select);
6753647cbc5dSDimitry Andric Register Inner = MRI.createGenericVirtualRegister(TrueTy);
6754647cbc5dSDimitry Andric B.buildZExtOrTrunc(Inner, Cond);
6755647cbc5dSDimitry Andric B.buildAdd(Dest, Inner, False);
6756647cbc5dSDimitry Andric };
6757647cbc5dSDimitry Andric return true;
6758647cbc5dSDimitry Andric }
6759647cbc5dSDimitry Andric
6760647cbc5dSDimitry Andric // select Cond, C1, C1+1 --> add (sext Cond), C1+1
6761647cbc5dSDimitry Andric if (TrueValue + 1 == FalseValue) {
6762647cbc5dSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
6763647cbc5dSDimitry Andric B.setInstrAndDebugLoc(*Select);
6764647cbc5dSDimitry Andric Register Inner = MRI.createGenericVirtualRegister(TrueTy);
6765647cbc5dSDimitry Andric B.buildSExtOrTrunc(Inner, Cond);
6766647cbc5dSDimitry Andric B.buildAdd(Dest, Inner, False);
6767647cbc5dSDimitry Andric };
6768647cbc5dSDimitry Andric return true;
6769647cbc5dSDimitry Andric }
6770647cbc5dSDimitry Andric
6771647cbc5dSDimitry Andric // select Cond, Pow2, 0 --> (zext Cond) << log2(Pow2)
6772647cbc5dSDimitry Andric if (TrueValue.isPowerOf2() && FalseValue.isZero()) {
6773647cbc5dSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
6774647cbc5dSDimitry Andric B.setInstrAndDebugLoc(*Select);
6775647cbc5dSDimitry Andric Register Inner = MRI.createGenericVirtualRegister(TrueTy);
6776647cbc5dSDimitry Andric B.buildZExtOrTrunc(Inner, Cond);
6777647cbc5dSDimitry Andric // The shift amount must be scalar.
6778647cbc5dSDimitry Andric LLT ShiftTy = TrueTy.isVector() ? TrueTy.getElementType() : TrueTy;
6779647cbc5dSDimitry Andric auto ShAmtC = B.buildConstant(ShiftTy, TrueValue.exactLogBase2());
6780647cbc5dSDimitry Andric B.buildShl(Dest, Inner, ShAmtC, Flags);
6781647cbc5dSDimitry Andric };
6782647cbc5dSDimitry Andric return true;
6783647cbc5dSDimitry Andric }
6784647cbc5dSDimitry Andric // select Cond, -1, C --> or (sext Cond), C
6785647cbc5dSDimitry Andric if (TrueValue.isAllOnes()) {
6786647cbc5dSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
6787647cbc5dSDimitry Andric B.setInstrAndDebugLoc(*Select);
6788647cbc5dSDimitry Andric Register Inner = MRI.createGenericVirtualRegister(TrueTy);
6789647cbc5dSDimitry Andric B.buildSExtOrTrunc(Inner, Cond);
6790647cbc5dSDimitry Andric B.buildOr(Dest, Inner, False, Flags);
6791647cbc5dSDimitry Andric };
6792647cbc5dSDimitry Andric return true;
6793647cbc5dSDimitry Andric }
6794647cbc5dSDimitry Andric
6795647cbc5dSDimitry Andric // select Cond, C, -1 --> or (sext (not Cond)), C
6796647cbc5dSDimitry Andric if (FalseValue.isAllOnes()) {
6797647cbc5dSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
6798647cbc5dSDimitry Andric B.setInstrAndDebugLoc(*Select);
6799647cbc5dSDimitry Andric Register Not = MRI.createGenericVirtualRegister(CondTy);
6800647cbc5dSDimitry Andric B.buildNot(Not, Cond);
6801647cbc5dSDimitry Andric Register Inner = MRI.createGenericVirtualRegister(TrueTy);
6802647cbc5dSDimitry Andric B.buildSExtOrTrunc(Inner, Not);
6803647cbc5dSDimitry Andric B.buildOr(Dest, Inner, True, Flags);
6804647cbc5dSDimitry Andric };
6805647cbc5dSDimitry Andric return true;
6806647cbc5dSDimitry Andric }
6807647cbc5dSDimitry Andric
6808647cbc5dSDimitry Andric return false;
6809647cbc5dSDimitry Andric }
6810647cbc5dSDimitry Andric
6811647cbc5dSDimitry Andric // TODO: use knownbits to determine zeros
tryFoldBoolSelectToLogic(GSelect * Select,BuildFnTy & MatchInfo)6812647cbc5dSDimitry Andric bool CombinerHelper::tryFoldBoolSelectToLogic(GSelect *Select,
6813647cbc5dSDimitry Andric BuildFnTy &MatchInfo) {
6814647cbc5dSDimitry Andric uint32_t Flags = Select->getFlags();
6815647cbc5dSDimitry Andric Register DstReg = Select->getReg(0);
6816647cbc5dSDimitry Andric Register Cond = Select->getCondReg();
6817647cbc5dSDimitry Andric Register True = Select->getTrueReg();
6818647cbc5dSDimitry Andric Register False = Select->getFalseReg();
6819647cbc5dSDimitry Andric LLT CondTy = MRI.getType(Select->getCondReg());
6820647cbc5dSDimitry Andric LLT TrueTy = MRI.getType(Select->getTrueReg());
6821647cbc5dSDimitry Andric
6822647cbc5dSDimitry Andric // Boolean or fixed vector of booleans.
6823647cbc5dSDimitry Andric if (CondTy.isScalableVector() ||
6824647cbc5dSDimitry Andric (CondTy.isFixedVector() &&
6825647cbc5dSDimitry Andric CondTy.getElementType().getScalarSizeInBits() != 1) ||
6826647cbc5dSDimitry Andric CondTy.getScalarSizeInBits() != 1)
6827647cbc5dSDimitry Andric return false;
6828647cbc5dSDimitry Andric
6829647cbc5dSDimitry Andric if (CondTy != TrueTy)
6830647cbc5dSDimitry Andric return false;
6831647cbc5dSDimitry Andric
6832647cbc5dSDimitry Andric // select Cond, Cond, F --> or Cond, F
6833647cbc5dSDimitry Andric // select Cond, 1, F --> or Cond, F
6834647cbc5dSDimitry Andric if ((Cond == True) || isOneOrOneSplat(True, /* AllowUndefs */ true)) {
6835647cbc5dSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
6836647cbc5dSDimitry Andric B.setInstrAndDebugLoc(*Select);
6837647cbc5dSDimitry Andric Register Ext = MRI.createGenericVirtualRegister(TrueTy);
6838647cbc5dSDimitry Andric B.buildZExtOrTrunc(Ext, Cond);
6839*0fca6ea1SDimitry Andric auto FreezeFalse = B.buildFreeze(TrueTy, False);
6840*0fca6ea1SDimitry Andric B.buildOr(DstReg, Ext, FreezeFalse, Flags);
6841647cbc5dSDimitry Andric };
6842647cbc5dSDimitry Andric return true;
6843647cbc5dSDimitry Andric }
6844647cbc5dSDimitry Andric
6845647cbc5dSDimitry Andric // select Cond, T, Cond --> and Cond, T
6846647cbc5dSDimitry Andric // select Cond, T, 0 --> and Cond, T
6847647cbc5dSDimitry Andric if ((Cond == False) || isZeroOrZeroSplat(False, /* AllowUndefs */ true)) {
6848647cbc5dSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
6849647cbc5dSDimitry Andric B.setInstrAndDebugLoc(*Select);
6850647cbc5dSDimitry Andric Register Ext = MRI.createGenericVirtualRegister(TrueTy);
6851647cbc5dSDimitry Andric B.buildZExtOrTrunc(Ext, Cond);
6852*0fca6ea1SDimitry Andric auto FreezeTrue = B.buildFreeze(TrueTy, True);
6853*0fca6ea1SDimitry Andric B.buildAnd(DstReg, Ext, FreezeTrue);
6854647cbc5dSDimitry Andric };
6855647cbc5dSDimitry Andric return true;
6856647cbc5dSDimitry Andric }
6857647cbc5dSDimitry Andric
6858647cbc5dSDimitry Andric // select Cond, T, 1 --> or (not Cond), T
6859647cbc5dSDimitry Andric if (isOneOrOneSplat(False, /* AllowUndefs */ true)) {
6860647cbc5dSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
6861647cbc5dSDimitry Andric B.setInstrAndDebugLoc(*Select);
6862647cbc5dSDimitry Andric // First the not.
6863647cbc5dSDimitry Andric Register Inner = MRI.createGenericVirtualRegister(CondTy);
6864647cbc5dSDimitry Andric B.buildNot(Inner, Cond);
6865647cbc5dSDimitry Andric // Then an ext to match the destination register.
6866647cbc5dSDimitry Andric Register Ext = MRI.createGenericVirtualRegister(TrueTy);
6867647cbc5dSDimitry Andric B.buildZExtOrTrunc(Ext, Inner);
6868*0fca6ea1SDimitry Andric auto FreezeTrue = B.buildFreeze(TrueTy, True);
6869*0fca6ea1SDimitry Andric B.buildOr(DstReg, Ext, FreezeTrue, Flags);
6870647cbc5dSDimitry Andric };
6871647cbc5dSDimitry Andric return true;
6872647cbc5dSDimitry Andric }
6873647cbc5dSDimitry Andric
6874647cbc5dSDimitry Andric // select Cond, 0, F --> and (not Cond), F
6875647cbc5dSDimitry Andric if (isZeroOrZeroSplat(True, /* AllowUndefs */ true)) {
6876647cbc5dSDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
6877647cbc5dSDimitry Andric B.setInstrAndDebugLoc(*Select);
6878647cbc5dSDimitry Andric // First the not.
6879647cbc5dSDimitry Andric Register Inner = MRI.createGenericVirtualRegister(CondTy);
6880647cbc5dSDimitry Andric B.buildNot(Inner, Cond);
6881647cbc5dSDimitry Andric // Then an ext to match the destination register.
6882647cbc5dSDimitry Andric Register Ext = MRI.createGenericVirtualRegister(TrueTy);
6883647cbc5dSDimitry Andric B.buildZExtOrTrunc(Ext, Inner);
6884*0fca6ea1SDimitry Andric auto FreezeFalse = B.buildFreeze(TrueTy, False);
6885*0fca6ea1SDimitry Andric B.buildAnd(DstReg, Ext, FreezeFalse);
6886647cbc5dSDimitry Andric };
6887647cbc5dSDimitry Andric return true;
6888647cbc5dSDimitry Andric }
6889647cbc5dSDimitry Andric
6890647cbc5dSDimitry Andric return false;
6891647cbc5dSDimitry Andric }
6892647cbc5dSDimitry Andric
matchSelectIMinMax(const MachineOperand & MO,BuildFnTy & MatchInfo)6893*0fca6ea1SDimitry Andric bool CombinerHelper::matchSelectIMinMax(const MachineOperand &MO,
6894297eecfbSDimitry Andric BuildFnTy &MatchInfo) {
6895*0fca6ea1SDimitry Andric GSelect *Select = cast<GSelect>(MRI.getVRegDef(MO.getReg()));
6896*0fca6ea1SDimitry Andric GICmp *Cmp = cast<GICmp>(MRI.getVRegDef(Select->getCondReg()));
6897*0fca6ea1SDimitry Andric
6898297eecfbSDimitry Andric Register DstReg = Select->getReg(0);
6899297eecfbSDimitry Andric Register True = Select->getTrueReg();
6900297eecfbSDimitry Andric Register False = Select->getFalseReg();
6901297eecfbSDimitry Andric LLT DstTy = MRI.getType(DstReg);
6902297eecfbSDimitry Andric
69037a6dacacSDimitry Andric if (DstTy.isPointer())
69047a6dacacSDimitry Andric return false;
69057a6dacacSDimitry Andric
6906297eecfbSDimitry Andric // We want to fold the icmp and replace the select.
6907297eecfbSDimitry Andric if (!MRI.hasOneNonDBGUse(Cmp->getReg(0)))
6908297eecfbSDimitry Andric return false;
6909297eecfbSDimitry Andric
6910297eecfbSDimitry Andric CmpInst::Predicate Pred = Cmp->getCond();
6911297eecfbSDimitry Andric // We need a larger or smaller predicate for
6912297eecfbSDimitry Andric // canonicalization.
6913297eecfbSDimitry Andric if (CmpInst::isEquality(Pred))
6914297eecfbSDimitry Andric return false;
6915297eecfbSDimitry Andric
6916297eecfbSDimitry Andric Register CmpLHS = Cmp->getLHSReg();
6917297eecfbSDimitry Andric Register CmpRHS = Cmp->getRHSReg();
6918297eecfbSDimitry Andric
6919297eecfbSDimitry Andric // We can swap CmpLHS and CmpRHS for higher hitrate.
6920297eecfbSDimitry Andric if (True == CmpRHS && False == CmpLHS) {
6921297eecfbSDimitry Andric std::swap(CmpLHS, CmpRHS);
6922297eecfbSDimitry Andric Pred = CmpInst::getSwappedPredicate(Pred);
6923297eecfbSDimitry Andric }
6924297eecfbSDimitry Andric
6925297eecfbSDimitry Andric // (icmp X, Y) ? X : Y -> integer minmax.
6926297eecfbSDimitry Andric // see matchSelectPattern in ValueTracking.
6927297eecfbSDimitry Andric // Legality between G_SELECT and integer minmax can differ.
6928*0fca6ea1SDimitry Andric if (True != CmpLHS || False != CmpRHS)
6929*0fca6ea1SDimitry Andric return false;
6930*0fca6ea1SDimitry Andric
6931297eecfbSDimitry Andric switch (Pred) {
6932297eecfbSDimitry Andric case ICmpInst::ICMP_UGT:
6933297eecfbSDimitry Andric case ICmpInst::ICMP_UGE: {
6934297eecfbSDimitry Andric if (!isLegalOrBeforeLegalizer({TargetOpcode::G_UMAX, DstTy}))
6935297eecfbSDimitry Andric return false;
6936*0fca6ea1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) { B.buildUMax(DstReg, True, False); };
6937297eecfbSDimitry Andric return true;
6938297eecfbSDimitry Andric }
6939297eecfbSDimitry Andric case ICmpInst::ICMP_SGT:
6940297eecfbSDimitry Andric case ICmpInst::ICMP_SGE: {
6941297eecfbSDimitry Andric if (!isLegalOrBeforeLegalizer({TargetOpcode::G_SMAX, DstTy}))
6942297eecfbSDimitry Andric return false;
6943*0fca6ea1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) { B.buildSMax(DstReg, True, False); };
6944297eecfbSDimitry Andric return true;
6945297eecfbSDimitry Andric }
6946297eecfbSDimitry Andric case ICmpInst::ICMP_ULT:
6947297eecfbSDimitry Andric case ICmpInst::ICMP_ULE: {
6948297eecfbSDimitry Andric if (!isLegalOrBeforeLegalizer({TargetOpcode::G_UMIN, DstTy}))
6949297eecfbSDimitry Andric return false;
6950*0fca6ea1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) { B.buildUMin(DstReg, True, False); };
6951297eecfbSDimitry Andric return true;
6952297eecfbSDimitry Andric }
6953297eecfbSDimitry Andric case ICmpInst::ICMP_SLT:
6954297eecfbSDimitry Andric case ICmpInst::ICMP_SLE: {
6955297eecfbSDimitry Andric if (!isLegalOrBeforeLegalizer({TargetOpcode::G_SMIN, DstTy}))
6956297eecfbSDimitry Andric return false;
6957*0fca6ea1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) { B.buildSMin(DstReg, True, False); };
6958297eecfbSDimitry Andric return true;
6959297eecfbSDimitry Andric }
6960297eecfbSDimitry Andric default:
6961297eecfbSDimitry Andric return false;
6962297eecfbSDimitry Andric }
6963297eecfbSDimitry Andric }
6964297eecfbSDimitry Andric
matchSelect(MachineInstr & MI,BuildFnTy & MatchInfo)6965647cbc5dSDimitry Andric bool CombinerHelper::matchSelect(MachineInstr &MI, BuildFnTy &MatchInfo) {
6966647cbc5dSDimitry Andric GSelect *Select = cast<GSelect>(&MI);
6967647cbc5dSDimitry Andric
6968647cbc5dSDimitry Andric if (tryFoldSelectOfConstants(Select, MatchInfo))
6969647cbc5dSDimitry Andric return true;
6970647cbc5dSDimitry Andric
6971647cbc5dSDimitry Andric if (tryFoldBoolSelectToLogic(Select, MatchInfo))
6972647cbc5dSDimitry Andric return true;
6973647cbc5dSDimitry Andric
6974*0fca6ea1SDimitry Andric return false;
6975*0fca6ea1SDimitry Andric }
6976*0fca6ea1SDimitry Andric
6977*0fca6ea1SDimitry Andric /// Fold (icmp Pred1 V1, C1) && (icmp Pred2 V2, C2)
6978*0fca6ea1SDimitry Andric /// or (icmp Pred1 V1, C1) || (icmp Pred2 V2, C2)
6979*0fca6ea1SDimitry Andric /// into a single comparison using range-based reasoning.
6980*0fca6ea1SDimitry Andric /// see InstCombinerImpl::foldAndOrOfICmpsUsingRanges.
tryFoldAndOrOrICmpsUsingRanges(GLogicalBinOp * Logic,BuildFnTy & MatchInfo)6981*0fca6ea1SDimitry Andric bool CombinerHelper::tryFoldAndOrOrICmpsUsingRanges(GLogicalBinOp *Logic,
6982*0fca6ea1SDimitry Andric BuildFnTy &MatchInfo) {
6983*0fca6ea1SDimitry Andric assert(Logic->getOpcode() != TargetOpcode::G_XOR && "unexpected xor");
6984*0fca6ea1SDimitry Andric bool IsAnd = Logic->getOpcode() == TargetOpcode::G_AND;
6985*0fca6ea1SDimitry Andric Register DstReg = Logic->getReg(0);
6986*0fca6ea1SDimitry Andric Register LHS = Logic->getLHSReg();
6987*0fca6ea1SDimitry Andric Register RHS = Logic->getRHSReg();
6988*0fca6ea1SDimitry Andric unsigned Flags = Logic->getFlags();
6989*0fca6ea1SDimitry Andric
6990*0fca6ea1SDimitry Andric // We need an G_ICMP on the LHS register.
6991*0fca6ea1SDimitry Andric GICmp *Cmp1 = getOpcodeDef<GICmp>(LHS, MRI);
6992*0fca6ea1SDimitry Andric if (!Cmp1)
6993*0fca6ea1SDimitry Andric return false;
6994*0fca6ea1SDimitry Andric
6995*0fca6ea1SDimitry Andric // We need an G_ICMP on the RHS register.
6996*0fca6ea1SDimitry Andric GICmp *Cmp2 = getOpcodeDef<GICmp>(RHS, MRI);
6997*0fca6ea1SDimitry Andric if (!Cmp2)
6998*0fca6ea1SDimitry Andric return false;
6999*0fca6ea1SDimitry Andric
7000*0fca6ea1SDimitry Andric // We want to fold the icmps.
7001*0fca6ea1SDimitry Andric if (!MRI.hasOneNonDBGUse(Cmp1->getReg(0)) ||
7002*0fca6ea1SDimitry Andric !MRI.hasOneNonDBGUse(Cmp2->getReg(0)))
7003*0fca6ea1SDimitry Andric return false;
7004*0fca6ea1SDimitry Andric
7005*0fca6ea1SDimitry Andric APInt C1;
7006*0fca6ea1SDimitry Andric APInt C2;
7007*0fca6ea1SDimitry Andric std::optional<ValueAndVReg> MaybeC1 =
7008*0fca6ea1SDimitry Andric getIConstantVRegValWithLookThrough(Cmp1->getRHSReg(), MRI);
7009*0fca6ea1SDimitry Andric if (!MaybeC1)
7010*0fca6ea1SDimitry Andric return false;
7011*0fca6ea1SDimitry Andric C1 = MaybeC1->Value;
7012*0fca6ea1SDimitry Andric
7013*0fca6ea1SDimitry Andric std::optional<ValueAndVReg> MaybeC2 =
7014*0fca6ea1SDimitry Andric getIConstantVRegValWithLookThrough(Cmp2->getRHSReg(), MRI);
7015*0fca6ea1SDimitry Andric if (!MaybeC2)
7016*0fca6ea1SDimitry Andric return false;
7017*0fca6ea1SDimitry Andric C2 = MaybeC2->Value;
7018*0fca6ea1SDimitry Andric
7019*0fca6ea1SDimitry Andric Register R1 = Cmp1->getLHSReg();
7020*0fca6ea1SDimitry Andric Register R2 = Cmp2->getLHSReg();
7021*0fca6ea1SDimitry Andric CmpInst::Predicate Pred1 = Cmp1->getCond();
7022*0fca6ea1SDimitry Andric CmpInst::Predicate Pred2 = Cmp2->getCond();
7023*0fca6ea1SDimitry Andric LLT CmpTy = MRI.getType(Cmp1->getReg(0));
7024*0fca6ea1SDimitry Andric LLT CmpOperandTy = MRI.getType(R1);
7025*0fca6ea1SDimitry Andric
7026*0fca6ea1SDimitry Andric if (CmpOperandTy.isPointer())
7027*0fca6ea1SDimitry Andric return false;
7028*0fca6ea1SDimitry Andric
7029*0fca6ea1SDimitry Andric // We build ands, adds, and constants of type CmpOperandTy.
7030*0fca6ea1SDimitry Andric // They must be legal to build.
7031*0fca6ea1SDimitry Andric if (!isLegalOrBeforeLegalizer({TargetOpcode::G_AND, CmpOperandTy}) ||
7032*0fca6ea1SDimitry Andric !isLegalOrBeforeLegalizer({TargetOpcode::G_ADD, CmpOperandTy}) ||
7033*0fca6ea1SDimitry Andric !isConstantLegalOrBeforeLegalizer(CmpOperandTy))
7034*0fca6ea1SDimitry Andric return false;
7035*0fca6ea1SDimitry Andric
7036*0fca6ea1SDimitry Andric // Look through add of a constant offset on R1, R2, or both operands. This
7037*0fca6ea1SDimitry Andric // allows us to interpret the R + C' < C'' range idiom into a proper range.
7038*0fca6ea1SDimitry Andric std::optional<APInt> Offset1;
7039*0fca6ea1SDimitry Andric std::optional<APInt> Offset2;
7040*0fca6ea1SDimitry Andric if (R1 != R2) {
7041*0fca6ea1SDimitry Andric if (GAdd *Add = getOpcodeDef<GAdd>(R1, MRI)) {
7042*0fca6ea1SDimitry Andric std::optional<ValueAndVReg> MaybeOffset1 =
7043*0fca6ea1SDimitry Andric getIConstantVRegValWithLookThrough(Add->getRHSReg(), MRI);
7044*0fca6ea1SDimitry Andric if (MaybeOffset1) {
7045*0fca6ea1SDimitry Andric R1 = Add->getLHSReg();
7046*0fca6ea1SDimitry Andric Offset1 = MaybeOffset1->Value;
7047*0fca6ea1SDimitry Andric }
7048*0fca6ea1SDimitry Andric }
7049*0fca6ea1SDimitry Andric if (GAdd *Add = getOpcodeDef<GAdd>(R2, MRI)) {
7050*0fca6ea1SDimitry Andric std::optional<ValueAndVReg> MaybeOffset2 =
7051*0fca6ea1SDimitry Andric getIConstantVRegValWithLookThrough(Add->getRHSReg(), MRI);
7052*0fca6ea1SDimitry Andric if (MaybeOffset2) {
7053*0fca6ea1SDimitry Andric R2 = Add->getLHSReg();
7054*0fca6ea1SDimitry Andric Offset2 = MaybeOffset2->Value;
7055*0fca6ea1SDimitry Andric }
7056*0fca6ea1SDimitry Andric }
7057*0fca6ea1SDimitry Andric }
7058*0fca6ea1SDimitry Andric
7059*0fca6ea1SDimitry Andric if (R1 != R2)
7060*0fca6ea1SDimitry Andric return false;
7061*0fca6ea1SDimitry Andric
7062*0fca6ea1SDimitry Andric // We calculate the icmp ranges including maybe offsets.
7063*0fca6ea1SDimitry Andric ConstantRange CR1 = ConstantRange::makeExactICmpRegion(
7064*0fca6ea1SDimitry Andric IsAnd ? ICmpInst::getInversePredicate(Pred1) : Pred1, C1);
7065*0fca6ea1SDimitry Andric if (Offset1)
7066*0fca6ea1SDimitry Andric CR1 = CR1.subtract(*Offset1);
7067*0fca6ea1SDimitry Andric
7068*0fca6ea1SDimitry Andric ConstantRange CR2 = ConstantRange::makeExactICmpRegion(
7069*0fca6ea1SDimitry Andric IsAnd ? ICmpInst::getInversePredicate(Pred2) : Pred2, C2);
7070*0fca6ea1SDimitry Andric if (Offset2)
7071*0fca6ea1SDimitry Andric CR2 = CR2.subtract(*Offset2);
7072*0fca6ea1SDimitry Andric
7073*0fca6ea1SDimitry Andric bool CreateMask = false;
7074*0fca6ea1SDimitry Andric APInt LowerDiff;
7075*0fca6ea1SDimitry Andric std::optional<ConstantRange> CR = CR1.exactUnionWith(CR2);
7076*0fca6ea1SDimitry Andric if (!CR) {
7077*0fca6ea1SDimitry Andric // We need non-wrapping ranges.
7078*0fca6ea1SDimitry Andric if (CR1.isWrappedSet() || CR2.isWrappedSet())
7079*0fca6ea1SDimitry Andric return false;
7080*0fca6ea1SDimitry Andric
7081*0fca6ea1SDimitry Andric // Check whether we have equal-size ranges that only differ by one bit.
7082*0fca6ea1SDimitry Andric // In that case we can apply a mask to map one range onto the other.
7083*0fca6ea1SDimitry Andric LowerDiff = CR1.getLower() ^ CR2.getLower();
7084*0fca6ea1SDimitry Andric APInt UpperDiff = (CR1.getUpper() - 1) ^ (CR2.getUpper() - 1);
7085*0fca6ea1SDimitry Andric APInt CR1Size = CR1.getUpper() - CR1.getLower();
7086*0fca6ea1SDimitry Andric if (!LowerDiff.isPowerOf2() || LowerDiff != UpperDiff ||
7087*0fca6ea1SDimitry Andric CR1Size != CR2.getUpper() - CR2.getLower())
7088*0fca6ea1SDimitry Andric return false;
7089*0fca6ea1SDimitry Andric
7090*0fca6ea1SDimitry Andric CR = CR1.getLower().ult(CR2.getLower()) ? CR1 : CR2;
7091*0fca6ea1SDimitry Andric CreateMask = true;
7092*0fca6ea1SDimitry Andric }
7093*0fca6ea1SDimitry Andric
7094*0fca6ea1SDimitry Andric if (IsAnd)
7095*0fca6ea1SDimitry Andric CR = CR->inverse();
7096*0fca6ea1SDimitry Andric
7097*0fca6ea1SDimitry Andric CmpInst::Predicate NewPred;
7098*0fca6ea1SDimitry Andric APInt NewC, Offset;
7099*0fca6ea1SDimitry Andric CR->getEquivalentICmp(NewPred, NewC, Offset);
7100*0fca6ea1SDimitry Andric
7101*0fca6ea1SDimitry Andric // We take the result type of one of the original icmps, CmpTy, for
7102*0fca6ea1SDimitry Andric // the to be build icmp. The operand type, CmpOperandTy, is used for
7103*0fca6ea1SDimitry Andric // the other instructions and constants to be build. The types of
7104*0fca6ea1SDimitry Andric // the parameters and output are the same for add and and. CmpTy
7105*0fca6ea1SDimitry Andric // and the type of DstReg might differ. That is why we zext or trunc
7106*0fca6ea1SDimitry Andric // the icmp into the destination register.
7107*0fca6ea1SDimitry Andric
7108*0fca6ea1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
7109*0fca6ea1SDimitry Andric if (CreateMask && Offset != 0) {
7110*0fca6ea1SDimitry Andric auto TildeLowerDiff = B.buildConstant(CmpOperandTy, ~LowerDiff);
7111*0fca6ea1SDimitry Andric auto And = B.buildAnd(CmpOperandTy, R1, TildeLowerDiff); // the mask.
7112*0fca6ea1SDimitry Andric auto OffsetC = B.buildConstant(CmpOperandTy, Offset);
7113*0fca6ea1SDimitry Andric auto Add = B.buildAdd(CmpOperandTy, And, OffsetC, Flags);
7114*0fca6ea1SDimitry Andric auto NewCon = B.buildConstant(CmpOperandTy, NewC);
7115*0fca6ea1SDimitry Andric auto ICmp = B.buildICmp(NewPred, CmpTy, Add, NewCon);
7116*0fca6ea1SDimitry Andric B.buildZExtOrTrunc(DstReg, ICmp);
7117*0fca6ea1SDimitry Andric } else if (CreateMask && Offset == 0) {
7118*0fca6ea1SDimitry Andric auto TildeLowerDiff = B.buildConstant(CmpOperandTy, ~LowerDiff);
7119*0fca6ea1SDimitry Andric auto And = B.buildAnd(CmpOperandTy, R1, TildeLowerDiff); // the mask.
7120*0fca6ea1SDimitry Andric auto NewCon = B.buildConstant(CmpOperandTy, NewC);
7121*0fca6ea1SDimitry Andric auto ICmp = B.buildICmp(NewPred, CmpTy, And, NewCon);
7122*0fca6ea1SDimitry Andric B.buildZExtOrTrunc(DstReg, ICmp);
7123*0fca6ea1SDimitry Andric } else if (!CreateMask && Offset != 0) {
7124*0fca6ea1SDimitry Andric auto OffsetC = B.buildConstant(CmpOperandTy, Offset);
7125*0fca6ea1SDimitry Andric auto Add = B.buildAdd(CmpOperandTy, R1, OffsetC, Flags);
7126*0fca6ea1SDimitry Andric auto NewCon = B.buildConstant(CmpOperandTy, NewC);
7127*0fca6ea1SDimitry Andric auto ICmp = B.buildICmp(NewPred, CmpTy, Add, NewCon);
7128*0fca6ea1SDimitry Andric B.buildZExtOrTrunc(DstReg, ICmp);
7129*0fca6ea1SDimitry Andric } else if (!CreateMask && Offset == 0) {
7130*0fca6ea1SDimitry Andric auto NewCon = B.buildConstant(CmpOperandTy, NewC);
7131*0fca6ea1SDimitry Andric auto ICmp = B.buildICmp(NewPred, CmpTy, R1, NewCon);
7132*0fca6ea1SDimitry Andric B.buildZExtOrTrunc(DstReg, ICmp);
7133*0fca6ea1SDimitry Andric } else {
7134*0fca6ea1SDimitry Andric llvm_unreachable("unexpected configuration of CreateMask and Offset");
7135*0fca6ea1SDimitry Andric }
7136*0fca6ea1SDimitry Andric };
7137297eecfbSDimitry Andric return true;
7138*0fca6ea1SDimitry Andric }
7139*0fca6ea1SDimitry Andric
tryFoldLogicOfFCmps(GLogicalBinOp * Logic,BuildFnTy & MatchInfo)7140*0fca6ea1SDimitry Andric bool CombinerHelper::tryFoldLogicOfFCmps(GLogicalBinOp *Logic,
7141*0fca6ea1SDimitry Andric BuildFnTy &MatchInfo) {
7142*0fca6ea1SDimitry Andric assert(Logic->getOpcode() != TargetOpcode::G_XOR && "unexpecte xor");
7143*0fca6ea1SDimitry Andric Register DestReg = Logic->getReg(0);
7144*0fca6ea1SDimitry Andric Register LHS = Logic->getLHSReg();
7145*0fca6ea1SDimitry Andric Register RHS = Logic->getRHSReg();
7146*0fca6ea1SDimitry Andric bool IsAnd = Logic->getOpcode() == TargetOpcode::G_AND;
7147*0fca6ea1SDimitry Andric
7148*0fca6ea1SDimitry Andric // We need a compare on the LHS register.
7149*0fca6ea1SDimitry Andric GFCmp *Cmp1 = getOpcodeDef<GFCmp>(LHS, MRI);
7150*0fca6ea1SDimitry Andric if (!Cmp1)
7151*0fca6ea1SDimitry Andric return false;
7152*0fca6ea1SDimitry Andric
7153*0fca6ea1SDimitry Andric // We need a compare on the RHS register.
7154*0fca6ea1SDimitry Andric GFCmp *Cmp2 = getOpcodeDef<GFCmp>(RHS, MRI);
7155*0fca6ea1SDimitry Andric if (!Cmp2)
7156*0fca6ea1SDimitry Andric return false;
7157*0fca6ea1SDimitry Andric
7158*0fca6ea1SDimitry Andric LLT CmpTy = MRI.getType(Cmp1->getReg(0));
7159*0fca6ea1SDimitry Andric LLT CmpOperandTy = MRI.getType(Cmp1->getLHSReg());
7160*0fca6ea1SDimitry Andric
7161*0fca6ea1SDimitry Andric // We build one fcmp, want to fold the fcmps, replace the logic op,
7162*0fca6ea1SDimitry Andric // and the fcmps must have the same shape.
7163*0fca6ea1SDimitry Andric if (!isLegalOrBeforeLegalizer(
7164*0fca6ea1SDimitry Andric {TargetOpcode::G_FCMP, {CmpTy, CmpOperandTy}}) ||
7165*0fca6ea1SDimitry Andric !MRI.hasOneNonDBGUse(Logic->getReg(0)) ||
7166*0fca6ea1SDimitry Andric !MRI.hasOneNonDBGUse(Cmp1->getReg(0)) ||
7167*0fca6ea1SDimitry Andric !MRI.hasOneNonDBGUse(Cmp2->getReg(0)) ||
7168*0fca6ea1SDimitry Andric MRI.getType(Cmp1->getLHSReg()) != MRI.getType(Cmp2->getLHSReg()))
7169*0fca6ea1SDimitry Andric return false;
7170*0fca6ea1SDimitry Andric
7171*0fca6ea1SDimitry Andric CmpInst::Predicate PredL = Cmp1->getCond();
7172*0fca6ea1SDimitry Andric CmpInst::Predicate PredR = Cmp2->getCond();
7173*0fca6ea1SDimitry Andric Register LHS0 = Cmp1->getLHSReg();
7174*0fca6ea1SDimitry Andric Register LHS1 = Cmp1->getRHSReg();
7175*0fca6ea1SDimitry Andric Register RHS0 = Cmp2->getLHSReg();
7176*0fca6ea1SDimitry Andric Register RHS1 = Cmp2->getRHSReg();
7177*0fca6ea1SDimitry Andric
7178*0fca6ea1SDimitry Andric if (LHS0 == RHS1 && LHS1 == RHS0) {
7179*0fca6ea1SDimitry Andric // Swap RHS operands to match LHS.
7180*0fca6ea1SDimitry Andric PredR = CmpInst::getSwappedPredicate(PredR);
7181*0fca6ea1SDimitry Andric std::swap(RHS0, RHS1);
7182*0fca6ea1SDimitry Andric }
7183*0fca6ea1SDimitry Andric
7184*0fca6ea1SDimitry Andric if (LHS0 == RHS0 && LHS1 == RHS1) {
7185*0fca6ea1SDimitry Andric // We determine the new predicate.
7186*0fca6ea1SDimitry Andric unsigned CmpCodeL = getFCmpCode(PredL);
7187*0fca6ea1SDimitry Andric unsigned CmpCodeR = getFCmpCode(PredR);
7188*0fca6ea1SDimitry Andric unsigned NewPred = IsAnd ? CmpCodeL & CmpCodeR : CmpCodeL | CmpCodeR;
7189*0fca6ea1SDimitry Andric unsigned Flags = Cmp1->getFlags() | Cmp2->getFlags();
7190*0fca6ea1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
7191*0fca6ea1SDimitry Andric // The fcmp predicates fill the lower part of the enum.
7192*0fca6ea1SDimitry Andric FCmpInst::Predicate Pred = static_cast<FCmpInst::Predicate>(NewPred);
7193*0fca6ea1SDimitry Andric if (Pred == FCmpInst::FCMP_FALSE &&
7194*0fca6ea1SDimitry Andric isConstantLegalOrBeforeLegalizer(CmpTy)) {
7195*0fca6ea1SDimitry Andric auto False = B.buildConstant(CmpTy, 0);
7196*0fca6ea1SDimitry Andric B.buildZExtOrTrunc(DestReg, False);
7197*0fca6ea1SDimitry Andric } else if (Pred == FCmpInst::FCMP_TRUE &&
7198*0fca6ea1SDimitry Andric isConstantLegalOrBeforeLegalizer(CmpTy)) {
7199*0fca6ea1SDimitry Andric auto True =
7200*0fca6ea1SDimitry Andric B.buildConstant(CmpTy, getICmpTrueVal(getTargetLowering(),
7201*0fca6ea1SDimitry Andric CmpTy.isVector() /*isVector*/,
7202*0fca6ea1SDimitry Andric true /*isFP*/));
7203*0fca6ea1SDimitry Andric B.buildZExtOrTrunc(DestReg, True);
7204*0fca6ea1SDimitry Andric } else { // We take the predicate without predicate optimizations.
7205*0fca6ea1SDimitry Andric auto Cmp = B.buildFCmp(Pred, CmpTy, LHS0, LHS1, Flags);
7206*0fca6ea1SDimitry Andric B.buildZExtOrTrunc(DestReg, Cmp);
7207*0fca6ea1SDimitry Andric }
7208*0fca6ea1SDimitry Andric };
7209*0fca6ea1SDimitry Andric return true;
7210*0fca6ea1SDimitry Andric }
7211*0fca6ea1SDimitry Andric
7212*0fca6ea1SDimitry Andric return false;
7213*0fca6ea1SDimitry Andric }
7214*0fca6ea1SDimitry Andric
matchAnd(MachineInstr & MI,BuildFnTy & MatchInfo)7215*0fca6ea1SDimitry Andric bool CombinerHelper::matchAnd(MachineInstr &MI, BuildFnTy &MatchInfo) {
7216*0fca6ea1SDimitry Andric GAnd *And = cast<GAnd>(&MI);
7217*0fca6ea1SDimitry Andric
7218*0fca6ea1SDimitry Andric if (tryFoldAndOrOrICmpsUsingRanges(And, MatchInfo))
7219*0fca6ea1SDimitry Andric return true;
7220*0fca6ea1SDimitry Andric
7221*0fca6ea1SDimitry Andric if (tryFoldLogicOfFCmps(And, MatchInfo))
7222*0fca6ea1SDimitry Andric return true;
7223*0fca6ea1SDimitry Andric
7224*0fca6ea1SDimitry Andric return false;
7225*0fca6ea1SDimitry Andric }
7226*0fca6ea1SDimitry Andric
matchOr(MachineInstr & MI,BuildFnTy & MatchInfo)7227*0fca6ea1SDimitry Andric bool CombinerHelper::matchOr(MachineInstr &MI, BuildFnTy &MatchInfo) {
7228*0fca6ea1SDimitry Andric GOr *Or = cast<GOr>(&MI);
7229*0fca6ea1SDimitry Andric
7230*0fca6ea1SDimitry Andric if (tryFoldAndOrOrICmpsUsingRanges(Or, MatchInfo))
7231*0fca6ea1SDimitry Andric return true;
7232*0fca6ea1SDimitry Andric
7233*0fca6ea1SDimitry Andric if (tryFoldLogicOfFCmps(Or, MatchInfo))
7234*0fca6ea1SDimitry Andric return true;
7235*0fca6ea1SDimitry Andric
7236*0fca6ea1SDimitry Andric return false;
7237*0fca6ea1SDimitry Andric }
7238*0fca6ea1SDimitry Andric
matchAddOverflow(MachineInstr & MI,BuildFnTy & MatchInfo)7239*0fca6ea1SDimitry Andric bool CombinerHelper::matchAddOverflow(MachineInstr &MI, BuildFnTy &MatchInfo) {
7240*0fca6ea1SDimitry Andric GAddCarryOut *Add = cast<GAddCarryOut>(&MI);
7241*0fca6ea1SDimitry Andric
7242*0fca6ea1SDimitry Andric // Addo has no flags
7243*0fca6ea1SDimitry Andric Register Dst = Add->getReg(0);
7244*0fca6ea1SDimitry Andric Register Carry = Add->getReg(1);
7245*0fca6ea1SDimitry Andric Register LHS = Add->getLHSReg();
7246*0fca6ea1SDimitry Andric Register RHS = Add->getRHSReg();
7247*0fca6ea1SDimitry Andric bool IsSigned = Add->isSigned();
7248*0fca6ea1SDimitry Andric LLT DstTy = MRI.getType(Dst);
7249*0fca6ea1SDimitry Andric LLT CarryTy = MRI.getType(Carry);
7250*0fca6ea1SDimitry Andric
7251*0fca6ea1SDimitry Andric // Fold addo, if the carry is dead -> add, undef.
7252*0fca6ea1SDimitry Andric if (MRI.use_nodbg_empty(Carry) &&
7253*0fca6ea1SDimitry Andric isLegalOrBeforeLegalizer({TargetOpcode::G_ADD, {DstTy}})) {
7254*0fca6ea1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
7255*0fca6ea1SDimitry Andric B.buildAdd(Dst, LHS, RHS);
7256*0fca6ea1SDimitry Andric B.buildUndef(Carry);
7257*0fca6ea1SDimitry Andric };
7258*0fca6ea1SDimitry Andric return true;
7259*0fca6ea1SDimitry Andric }
7260*0fca6ea1SDimitry Andric
7261*0fca6ea1SDimitry Andric // Canonicalize constant to RHS.
7262*0fca6ea1SDimitry Andric if (isConstantOrConstantVectorI(LHS) && !isConstantOrConstantVectorI(RHS)) {
7263*0fca6ea1SDimitry Andric if (IsSigned) {
7264*0fca6ea1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
7265*0fca6ea1SDimitry Andric B.buildSAddo(Dst, Carry, RHS, LHS);
7266*0fca6ea1SDimitry Andric };
7267*0fca6ea1SDimitry Andric return true;
7268*0fca6ea1SDimitry Andric }
7269*0fca6ea1SDimitry Andric // !IsSigned
7270*0fca6ea1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
7271*0fca6ea1SDimitry Andric B.buildUAddo(Dst, Carry, RHS, LHS);
7272*0fca6ea1SDimitry Andric };
7273*0fca6ea1SDimitry Andric return true;
7274*0fca6ea1SDimitry Andric }
7275*0fca6ea1SDimitry Andric
7276*0fca6ea1SDimitry Andric std::optional<APInt> MaybeLHS = getConstantOrConstantSplatVector(LHS);
7277*0fca6ea1SDimitry Andric std::optional<APInt> MaybeRHS = getConstantOrConstantSplatVector(RHS);
7278*0fca6ea1SDimitry Andric
7279*0fca6ea1SDimitry Andric // Fold addo(c1, c2) -> c3, carry.
7280*0fca6ea1SDimitry Andric if (MaybeLHS && MaybeRHS && isConstantLegalOrBeforeLegalizer(DstTy) &&
7281*0fca6ea1SDimitry Andric isConstantLegalOrBeforeLegalizer(CarryTy)) {
7282*0fca6ea1SDimitry Andric bool Overflow;
7283*0fca6ea1SDimitry Andric APInt Result = IsSigned ? MaybeLHS->sadd_ov(*MaybeRHS, Overflow)
7284*0fca6ea1SDimitry Andric : MaybeLHS->uadd_ov(*MaybeRHS, Overflow);
7285*0fca6ea1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
7286*0fca6ea1SDimitry Andric B.buildConstant(Dst, Result);
7287*0fca6ea1SDimitry Andric B.buildConstant(Carry, Overflow);
7288*0fca6ea1SDimitry Andric };
7289*0fca6ea1SDimitry Andric return true;
7290*0fca6ea1SDimitry Andric }
7291*0fca6ea1SDimitry Andric
7292*0fca6ea1SDimitry Andric // Fold (addo x, 0) -> x, no carry
7293*0fca6ea1SDimitry Andric if (MaybeRHS && *MaybeRHS == 0 && isConstantLegalOrBeforeLegalizer(CarryTy)) {
7294*0fca6ea1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
7295*0fca6ea1SDimitry Andric B.buildCopy(Dst, LHS);
7296*0fca6ea1SDimitry Andric B.buildConstant(Carry, 0);
7297*0fca6ea1SDimitry Andric };
7298*0fca6ea1SDimitry Andric return true;
7299*0fca6ea1SDimitry Andric }
7300*0fca6ea1SDimitry Andric
7301*0fca6ea1SDimitry Andric // Given 2 constant operands whose sum does not overflow:
7302*0fca6ea1SDimitry Andric // uaddo (X +nuw C0), C1 -> uaddo X, C0 + C1
7303*0fca6ea1SDimitry Andric // saddo (X +nsw C0), C1 -> saddo X, C0 + C1
7304*0fca6ea1SDimitry Andric GAdd *AddLHS = getOpcodeDef<GAdd>(LHS, MRI);
7305*0fca6ea1SDimitry Andric if (MaybeRHS && AddLHS && MRI.hasOneNonDBGUse(Add->getReg(0)) &&
7306*0fca6ea1SDimitry Andric ((IsSigned && AddLHS->getFlag(MachineInstr::MIFlag::NoSWrap)) ||
7307*0fca6ea1SDimitry Andric (!IsSigned && AddLHS->getFlag(MachineInstr::MIFlag::NoUWrap)))) {
7308*0fca6ea1SDimitry Andric std::optional<APInt> MaybeAddRHS =
7309*0fca6ea1SDimitry Andric getConstantOrConstantSplatVector(AddLHS->getRHSReg());
7310*0fca6ea1SDimitry Andric if (MaybeAddRHS) {
7311*0fca6ea1SDimitry Andric bool Overflow;
7312*0fca6ea1SDimitry Andric APInt NewC = IsSigned ? MaybeAddRHS->sadd_ov(*MaybeRHS, Overflow)
7313*0fca6ea1SDimitry Andric : MaybeAddRHS->uadd_ov(*MaybeRHS, Overflow);
7314*0fca6ea1SDimitry Andric if (!Overflow && isConstantLegalOrBeforeLegalizer(DstTy)) {
7315*0fca6ea1SDimitry Andric if (IsSigned) {
7316*0fca6ea1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
7317*0fca6ea1SDimitry Andric auto ConstRHS = B.buildConstant(DstTy, NewC);
7318*0fca6ea1SDimitry Andric B.buildSAddo(Dst, Carry, AddLHS->getLHSReg(), ConstRHS);
7319*0fca6ea1SDimitry Andric };
7320*0fca6ea1SDimitry Andric return true;
7321*0fca6ea1SDimitry Andric }
7322*0fca6ea1SDimitry Andric // !IsSigned
7323*0fca6ea1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
7324*0fca6ea1SDimitry Andric auto ConstRHS = B.buildConstant(DstTy, NewC);
7325*0fca6ea1SDimitry Andric B.buildUAddo(Dst, Carry, AddLHS->getLHSReg(), ConstRHS);
7326*0fca6ea1SDimitry Andric };
7327*0fca6ea1SDimitry Andric return true;
7328*0fca6ea1SDimitry Andric }
7329*0fca6ea1SDimitry Andric }
7330*0fca6ea1SDimitry Andric };
7331*0fca6ea1SDimitry Andric
7332*0fca6ea1SDimitry Andric // We try to combine addo to non-overflowing add.
7333*0fca6ea1SDimitry Andric if (!isLegalOrBeforeLegalizer({TargetOpcode::G_ADD, {DstTy}}) ||
7334*0fca6ea1SDimitry Andric !isConstantLegalOrBeforeLegalizer(CarryTy))
7335*0fca6ea1SDimitry Andric return false;
7336*0fca6ea1SDimitry Andric
7337*0fca6ea1SDimitry Andric // We try to combine uaddo to non-overflowing add.
7338*0fca6ea1SDimitry Andric if (!IsSigned) {
7339*0fca6ea1SDimitry Andric ConstantRange CRLHS =
7340*0fca6ea1SDimitry Andric ConstantRange::fromKnownBits(KB->getKnownBits(LHS), /*IsSigned=*/false);
7341*0fca6ea1SDimitry Andric ConstantRange CRRHS =
7342*0fca6ea1SDimitry Andric ConstantRange::fromKnownBits(KB->getKnownBits(RHS), /*IsSigned=*/false);
7343*0fca6ea1SDimitry Andric
7344*0fca6ea1SDimitry Andric switch (CRLHS.unsignedAddMayOverflow(CRRHS)) {
7345*0fca6ea1SDimitry Andric case ConstantRange::OverflowResult::MayOverflow:
7346*0fca6ea1SDimitry Andric return false;
7347*0fca6ea1SDimitry Andric case ConstantRange::OverflowResult::NeverOverflows: {
7348*0fca6ea1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
7349*0fca6ea1SDimitry Andric B.buildAdd(Dst, LHS, RHS, MachineInstr::MIFlag::NoUWrap);
7350*0fca6ea1SDimitry Andric B.buildConstant(Carry, 0);
7351*0fca6ea1SDimitry Andric };
7352*0fca6ea1SDimitry Andric return true;
7353*0fca6ea1SDimitry Andric }
7354*0fca6ea1SDimitry Andric case ConstantRange::OverflowResult::AlwaysOverflowsLow:
7355*0fca6ea1SDimitry Andric case ConstantRange::OverflowResult::AlwaysOverflowsHigh: {
7356*0fca6ea1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
7357*0fca6ea1SDimitry Andric B.buildAdd(Dst, LHS, RHS);
7358*0fca6ea1SDimitry Andric B.buildConstant(Carry, 1);
7359*0fca6ea1SDimitry Andric };
7360*0fca6ea1SDimitry Andric return true;
7361*0fca6ea1SDimitry Andric }
7362*0fca6ea1SDimitry Andric }
7363*0fca6ea1SDimitry Andric return false;
7364*0fca6ea1SDimitry Andric }
7365*0fca6ea1SDimitry Andric
7366*0fca6ea1SDimitry Andric // We try to combine saddo to non-overflowing add.
7367*0fca6ea1SDimitry Andric
7368*0fca6ea1SDimitry Andric // If LHS and RHS each have at least two sign bits, then there is no signed
7369*0fca6ea1SDimitry Andric // overflow.
7370*0fca6ea1SDimitry Andric if (KB->computeNumSignBits(RHS) > 1 && KB->computeNumSignBits(LHS) > 1) {
7371*0fca6ea1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
7372*0fca6ea1SDimitry Andric B.buildAdd(Dst, LHS, RHS, MachineInstr::MIFlag::NoSWrap);
7373*0fca6ea1SDimitry Andric B.buildConstant(Carry, 0);
7374*0fca6ea1SDimitry Andric };
7375*0fca6ea1SDimitry Andric return true;
7376*0fca6ea1SDimitry Andric }
7377*0fca6ea1SDimitry Andric
7378*0fca6ea1SDimitry Andric ConstantRange CRLHS =
7379*0fca6ea1SDimitry Andric ConstantRange::fromKnownBits(KB->getKnownBits(LHS), /*IsSigned=*/true);
7380*0fca6ea1SDimitry Andric ConstantRange CRRHS =
7381*0fca6ea1SDimitry Andric ConstantRange::fromKnownBits(KB->getKnownBits(RHS), /*IsSigned=*/true);
7382*0fca6ea1SDimitry Andric
7383*0fca6ea1SDimitry Andric switch (CRLHS.signedAddMayOverflow(CRRHS)) {
7384*0fca6ea1SDimitry Andric case ConstantRange::OverflowResult::MayOverflow:
7385*0fca6ea1SDimitry Andric return false;
7386*0fca6ea1SDimitry Andric case ConstantRange::OverflowResult::NeverOverflows: {
7387*0fca6ea1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
7388*0fca6ea1SDimitry Andric B.buildAdd(Dst, LHS, RHS, MachineInstr::MIFlag::NoSWrap);
7389*0fca6ea1SDimitry Andric B.buildConstant(Carry, 0);
7390*0fca6ea1SDimitry Andric };
7391*0fca6ea1SDimitry Andric return true;
7392*0fca6ea1SDimitry Andric }
7393*0fca6ea1SDimitry Andric case ConstantRange::OverflowResult::AlwaysOverflowsLow:
7394*0fca6ea1SDimitry Andric case ConstantRange::OverflowResult::AlwaysOverflowsHigh: {
7395*0fca6ea1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
7396*0fca6ea1SDimitry Andric B.buildAdd(Dst, LHS, RHS);
7397*0fca6ea1SDimitry Andric B.buildConstant(Carry, 1);
7398*0fca6ea1SDimitry Andric };
7399*0fca6ea1SDimitry Andric return true;
7400*0fca6ea1SDimitry Andric }
7401*0fca6ea1SDimitry Andric }
7402*0fca6ea1SDimitry Andric
7403*0fca6ea1SDimitry Andric return false;
7404*0fca6ea1SDimitry Andric }
7405*0fca6ea1SDimitry Andric
applyBuildFnMO(const MachineOperand & MO,BuildFnTy & MatchInfo)7406*0fca6ea1SDimitry Andric void CombinerHelper::applyBuildFnMO(const MachineOperand &MO,
7407*0fca6ea1SDimitry Andric BuildFnTy &MatchInfo) {
7408*0fca6ea1SDimitry Andric MachineInstr *Root = getDefIgnoringCopies(MO.getReg(), MRI);
7409*0fca6ea1SDimitry Andric MatchInfo(Builder);
7410*0fca6ea1SDimitry Andric Root->eraseFromParent();
7411*0fca6ea1SDimitry Andric }
7412*0fca6ea1SDimitry Andric
matchFPowIExpansion(MachineInstr & MI,int64_t Exponent)7413*0fca6ea1SDimitry Andric bool CombinerHelper::matchFPowIExpansion(MachineInstr &MI, int64_t Exponent) {
7414*0fca6ea1SDimitry Andric bool OptForSize = MI.getMF()->getFunction().hasOptSize();
7415*0fca6ea1SDimitry Andric return getTargetLowering().isBeneficialToExpandPowI(Exponent, OptForSize);
7416*0fca6ea1SDimitry Andric }
7417*0fca6ea1SDimitry Andric
applyExpandFPowI(MachineInstr & MI,int64_t Exponent)7418*0fca6ea1SDimitry Andric void CombinerHelper::applyExpandFPowI(MachineInstr &MI, int64_t Exponent) {
7419*0fca6ea1SDimitry Andric auto [Dst, Base] = MI.getFirst2Regs();
7420*0fca6ea1SDimitry Andric LLT Ty = MRI.getType(Dst);
7421*0fca6ea1SDimitry Andric int64_t ExpVal = Exponent;
7422*0fca6ea1SDimitry Andric
7423*0fca6ea1SDimitry Andric if (ExpVal == 0) {
7424*0fca6ea1SDimitry Andric Builder.buildFConstant(Dst, 1.0);
7425*0fca6ea1SDimitry Andric MI.removeFromParent();
7426*0fca6ea1SDimitry Andric return;
7427*0fca6ea1SDimitry Andric }
7428*0fca6ea1SDimitry Andric
7429*0fca6ea1SDimitry Andric if (ExpVal < 0)
7430*0fca6ea1SDimitry Andric ExpVal = -ExpVal;
7431*0fca6ea1SDimitry Andric
7432*0fca6ea1SDimitry Andric // We use the simple binary decomposition method from SelectionDAG ExpandPowI
7433*0fca6ea1SDimitry Andric // to generate the multiply sequence. There are more optimal ways to do this
7434*0fca6ea1SDimitry Andric // (for example, powi(x,15) generates one more multiply than it should), but
7435*0fca6ea1SDimitry Andric // this has the benefit of being both really simple and much better than a
7436*0fca6ea1SDimitry Andric // libcall.
7437*0fca6ea1SDimitry Andric std::optional<SrcOp> Res;
7438*0fca6ea1SDimitry Andric SrcOp CurSquare = Base;
7439*0fca6ea1SDimitry Andric while (ExpVal > 0) {
7440*0fca6ea1SDimitry Andric if (ExpVal & 1) {
7441*0fca6ea1SDimitry Andric if (!Res)
7442*0fca6ea1SDimitry Andric Res = CurSquare;
7443*0fca6ea1SDimitry Andric else
7444*0fca6ea1SDimitry Andric Res = Builder.buildFMul(Ty, *Res, CurSquare);
7445*0fca6ea1SDimitry Andric }
7446*0fca6ea1SDimitry Andric
7447*0fca6ea1SDimitry Andric CurSquare = Builder.buildFMul(Ty, CurSquare, CurSquare);
7448*0fca6ea1SDimitry Andric ExpVal >>= 1;
7449*0fca6ea1SDimitry Andric }
7450*0fca6ea1SDimitry Andric
7451*0fca6ea1SDimitry Andric // If the original exponent was negative, invert the result, producing
7452*0fca6ea1SDimitry Andric // 1/(x*x*x).
7453*0fca6ea1SDimitry Andric if (Exponent < 0)
7454*0fca6ea1SDimitry Andric Res = Builder.buildFDiv(Ty, Builder.buildFConstant(Ty, 1.0), *Res,
7455*0fca6ea1SDimitry Andric MI.getFlags());
7456*0fca6ea1SDimitry Andric
7457*0fca6ea1SDimitry Andric Builder.buildCopy(Dst, *Res);
7458*0fca6ea1SDimitry Andric MI.eraseFromParent();
7459*0fca6ea1SDimitry Andric }
7460*0fca6ea1SDimitry Andric
matchSextOfTrunc(const MachineOperand & MO,BuildFnTy & MatchInfo)7461*0fca6ea1SDimitry Andric bool CombinerHelper::matchSextOfTrunc(const MachineOperand &MO,
7462*0fca6ea1SDimitry Andric BuildFnTy &MatchInfo) {
7463*0fca6ea1SDimitry Andric GSext *Sext = cast<GSext>(getDefIgnoringCopies(MO.getReg(), MRI));
7464*0fca6ea1SDimitry Andric GTrunc *Trunc = cast<GTrunc>(getDefIgnoringCopies(Sext->getSrcReg(), MRI));
7465*0fca6ea1SDimitry Andric
7466*0fca6ea1SDimitry Andric Register Dst = Sext->getReg(0);
7467*0fca6ea1SDimitry Andric Register Src = Trunc->getSrcReg();
7468*0fca6ea1SDimitry Andric
7469*0fca6ea1SDimitry Andric LLT DstTy = MRI.getType(Dst);
7470*0fca6ea1SDimitry Andric LLT SrcTy = MRI.getType(Src);
7471*0fca6ea1SDimitry Andric
7472*0fca6ea1SDimitry Andric if (DstTy == SrcTy) {
7473*0fca6ea1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) { B.buildCopy(Dst, Src); };
7474*0fca6ea1SDimitry Andric return true;
7475*0fca6ea1SDimitry Andric }
7476*0fca6ea1SDimitry Andric
7477*0fca6ea1SDimitry Andric if (DstTy.getScalarSizeInBits() < SrcTy.getScalarSizeInBits() &&
7478*0fca6ea1SDimitry Andric isLegalOrBeforeLegalizer({TargetOpcode::G_TRUNC, {DstTy, SrcTy}})) {
7479*0fca6ea1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
7480*0fca6ea1SDimitry Andric B.buildTrunc(Dst, Src, MachineInstr::MIFlag::NoSWrap);
7481*0fca6ea1SDimitry Andric };
7482*0fca6ea1SDimitry Andric return true;
7483*0fca6ea1SDimitry Andric }
7484*0fca6ea1SDimitry Andric
7485*0fca6ea1SDimitry Andric if (DstTy.getScalarSizeInBits() > SrcTy.getScalarSizeInBits() &&
7486*0fca6ea1SDimitry Andric isLegalOrBeforeLegalizer({TargetOpcode::G_SEXT, {DstTy, SrcTy}})) {
7487*0fca6ea1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) { B.buildSExt(Dst, Src); };
7488*0fca6ea1SDimitry Andric return true;
7489*0fca6ea1SDimitry Andric }
7490*0fca6ea1SDimitry Andric
7491*0fca6ea1SDimitry Andric return false;
7492*0fca6ea1SDimitry Andric }
7493*0fca6ea1SDimitry Andric
matchZextOfTrunc(const MachineOperand & MO,BuildFnTy & MatchInfo)7494*0fca6ea1SDimitry Andric bool CombinerHelper::matchZextOfTrunc(const MachineOperand &MO,
7495*0fca6ea1SDimitry Andric BuildFnTy &MatchInfo) {
7496*0fca6ea1SDimitry Andric GZext *Zext = cast<GZext>(getDefIgnoringCopies(MO.getReg(), MRI));
7497*0fca6ea1SDimitry Andric GTrunc *Trunc = cast<GTrunc>(getDefIgnoringCopies(Zext->getSrcReg(), MRI));
7498*0fca6ea1SDimitry Andric
7499*0fca6ea1SDimitry Andric Register Dst = Zext->getReg(0);
7500*0fca6ea1SDimitry Andric Register Src = Trunc->getSrcReg();
7501*0fca6ea1SDimitry Andric
7502*0fca6ea1SDimitry Andric LLT DstTy = MRI.getType(Dst);
7503*0fca6ea1SDimitry Andric LLT SrcTy = MRI.getType(Src);
7504*0fca6ea1SDimitry Andric
7505*0fca6ea1SDimitry Andric if (DstTy == SrcTy) {
7506*0fca6ea1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) { B.buildCopy(Dst, Src); };
7507*0fca6ea1SDimitry Andric return true;
7508*0fca6ea1SDimitry Andric }
7509*0fca6ea1SDimitry Andric
7510*0fca6ea1SDimitry Andric if (DstTy.getScalarSizeInBits() < SrcTy.getScalarSizeInBits() &&
7511*0fca6ea1SDimitry Andric isLegalOrBeforeLegalizer({TargetOpcode::G_TRUNC, {DstTy, SrcTy}})) {
7512*0fca6ea1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
7513*0fca6ea1SDimitry Andric B.buildTrunc(Dst, Src, MachineInstr::MIFlag::NoUWrap);
7514*0fca6ea1SDimitry Andric };
7515*0fca6ea1SDimitry Andric return true;
7516*0fca6ea1SDimitry Andric }
7517*0fca6ea1SDimitry Andric
7518*0fca6ea1SDimitry Andric if (DstTy.getScalarSizeInBits() > SrcTy.getScalarSizeInBits() &&
7519*0fca6ea1SDimitry Andric isLegalOrBeforeLegalizer({TargetOpcode::G_ZEXT, {DstTy, SrcTy}})) {
7520*0fca6ea1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) {
7521*0fca6ea1SDimitry Andric B.buildZExt(Dst, Src, MachineInstr::MIFlag::NonNeg);
7522*0fca6ea1SDimitry Andric };
7523*0fca6ea1SDimitry Andric return true;
7524*0fca6ea1SDimitry Andric }
7525*0fca6ea1SDimitry Andric
7526*0fca6ea1SDimitry Andric return false;
7527*0fca6ea1SDimitry Andric }
7528*0fca6ea1SDimitry Andric
matchNonNegZext(const MachineOperand & MO,BuildFnTy & MatchInfo)7529*0fca6ea1SDimitry Andric bool CombinerHelper::matchNonNegZext(const MachineOperand &MO,
7530*0fca6ea1SDimitry Andric BuildFnTy &MatchInfo) {
7531*0fca6ea1SDimitry Andric GZext *Zext = cast<GZext>(MRI.getVRegDef(MO.getReg()));
7532*0fca6ea1SDimitry Andric
7533*0fca6ea1SDimitry Andric Register Dst = Zext->getReg(0);
7534*0fca6ea1SDimitry Andric Register Src = Zext->getSrcReg();
7535*0fca6ea1SDimitry Andric
7536*0fca6ea1SDimitry Andric LLT DstTy = MRI.getType(Dst);
7537*0fca6ea1SDimitry Andric LLT SrcTy = MRI.getType(Src);
7538*0fca6ea1SDimitry Andric const auto &TLI = getTargetLowering();
7539*0fca6ea1SDimitry Andric
7540*0fca6ea1SDimitry Andric // Convert zext nneg to sext if sext is the preferred form for the target.
7541*0fca6ea1SDimitry Andric if (isLegalOrBeforeLegalizer({TargetOpcode::G_SEXT, {DstTy, SrcTy}}) &&
7542*0fca6ea1SDimitry Andric TLI.isSExtCheaperThanZExt(getMVTForLLT(SrcTy), getMVTForLLT(DstTy))) {
7543*0fca6ea1SDimitry Andric MatchInfo = [=](MachineIRBuilder &B) { B.buildSExt(Dst, Src); };
7544*0fca6ea1SDimitry Andric return true;
7545*0fca6ea1SDimitry Andric }
7546297eecfbSDimitry Andric
7547647cbc5dSDimitry Andric return false;
7548647cbc5dSDimitry Andric }
7549