10b57cec5SDimitry Andric //===-- clear_cache.c - Implement __clear_cache ---------------------------===// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric 90b57cec5SDimitry Andric #include "int_lib.h" 10fe6060f1SDimitry Andric #if defined(__linux__) 110b57cec5SDimitry Andric #include <assert.h> 12fe6060f1SDimitry Andric #endif 130b57cec5SDimitry Andric #include <stddef.h> 140b57cec5SDimitry Andric 150b57cec5SDimitry Andric #if __APPLE__ 160b57cec5SDimitry Andric #include <libkern/OSCacheControl.h> 170b57cec5SDimitry Andric #endif 180b57cec5SDimitry Andric 190b57cec5SDimitry Andric #if defined(_WIN32) 200b57cec5SDimitry Andric // Forward declare Win32 APIs since the GCC mode driver does not handle the 210b57cec5SDimitry Andric // newer SDKs as well as needed. 220b57cec5SDimitry Andric uint32_t FlushInstructionCache(uintptr_t hProcess, void *lpBaseAddress, 230b57cec5SDimitry Andric uintptr_t dwSize); 240b57cec5SDimitry Andric uintptr_t GetCurrentProcess(void); 250b57cec5SDimitry Andric #endif 260b57cec5SDimitry Andric 270b57cec5SDimitry Andric #if defined(__FreeBSD__) && defined(__arm__) 2868d75effSDimitry Andric // clang-format off 290b57cec5SDimitry Andric #include <sys/types.h> 3068d75effSDimitry Andric #include <machine/sysarch.h> 3168d75effSDimitry Andric // clang-format on 320b57cec5SDimitry Andric #endif 330b57cec5SDimitry Andric 340b57cec5SDimitry Andric #if defined(__NetBSD__) && defined(__arm__) 350b57cec5SDimitry Andric #include <machine/sysarch.h> 360b57cec5SDimitry Andric #endif 370b57cec5SDimitry Andric 388c6f6c0cSDimitry Andric #if defined(__OpenBSD__) && (defined(__arm__) || defined(__mips__) || defined(__riscv)) 3968d75effSDimitry Andric // clang-format off 400b57cec5SDimitry Andric #include <sys/types.h> 4168d75effSDimitry Andric #include <machine/sysarch.h> 4268d75effSDimitry Andric // clang-format on 430b57cec5SDimitry Andric #endif 440b57cec5SDimitry Andric 450b57cec5SDimitry Andric #if defined(__linux__) && defined(__mips__) 460b57cec5SDimitry Andric #include <sys/cachectl.h> 470b57cec5SDimitry Andric #include <sys/syscall.h> 480b57cec5SDimitry Andric #include <unistd.h> 490b57cec5SDimitry Andric #endif 500b57cec5SDimitry Andric 51e8d8bef9SDimitry Andric #if defined(__linux__) && defined(__riscv) 52e8d8bef9SDimitry Andric // to get platform-specific syscall definitions 53e8d8bef9SDimitry Andric #include <linux/unistd.h> 54e8d8bef9SDimitry Andric #endif 55e8d8bef9SDimitry Andric 560b57cec5SDimitry Andric // The compiler generates calls to __clear_cache() when creating 570b57cec5SDimitry Andric // trampoline functions on the stack for use with nested functions. 580b57cec5SDimitry Andric // It is expected to invalidate the instruction cache for the 590b57cec5SDimitry Andric // specified range. 600b57cec5SDimitry Andric 610b57cec5SDimitry Andric void __clear_cache(void *start, void *end) { 620b57cec5SDimitry Andric #if __i386__ || __x86_64__ || defined(_M_IX86) || defined(_M_X64) 630b57cec5SDimitry Andric // Intel processors have a unified instruction and data cache 640b57cec5SDimitry Andric // so there is nothing to do 650b57cec5SDimitry Andric #elif defined(_WIN32) && (defined(__arm__) || defined(__aarch64__)) 660b57cec5SDimitry Andric FlushInstructionCache(GetCurrentProcess(), start, end - start); 670b57cec5SDimitry Andric #elif defined(__arm__) && !defined(__APPLE__) 6816d6b3b3SDimitry Andric #if defined(__FreeBSD__) || defined(__NetBSD__) || defined(__OpenBSD__) 690b57cec5SDimitry Andric struct arm_sync_icache_args arg; 700b57cec5SDimitry Andric 710b57cec5SDimitry Andric arg.addr = (uintptr_t)start; 720b57cec5SDimitry Andric arg.len = (uintptr_t)end - (uintptr_t)start; 730b57cec5SDimitry Andric 740b57cec5SDimitry Andric sysarch(ARM_SYNC_ICACHE, &arg); 750b57cec5SDimitry Andric #elif defined(__linux__) 760b57cec5SDimitry Andric // We used to include asm/unistd.h for the __ARM_NR_cacheflush define, but 770b57cec5SDimitry Andric // it also brought many other unused defines, as well as a dependency on 780b57cec5SDimitry Andric // kernel headers to be installed. 790b57cec5SDimitry Andric // 800b57cec5SDimitry Andric // This value is stable at least since Linux 3.13 and should remain so for 810b57cec5SDimitry Andric // compatibility reasons, warranting it's re-definition here. 820b57cec5SDimitry Andric #define __ARM_NR_cacheflush 0x0f0002 830b57cec5SDimitry Andric register int start_reg __asm("r0") = (int)(intptr_t)start; 840b57cec5SDimitry Andric const register int end_reg __asm("r1") = (int)(intptr_t)end; 850b57cec5SDimitry Andric const register int flags __asm("r2") = 0; 860b57cec5SDimitry Andric const register int syscall_nr __asm("r7") = __ARM_NR_cacheflush; 870b57cec5SDimitry Andric __asm __volatile("svc 0x0" 880b57cec5SDimitry Andric : "=r"(start_reg) 890b57cec5SDimitry Andric : "r"(syscall_nr), "r"(start_reg), "r"(end_reg), "r"(flags)); 900b57cec5SDimitry Andric assert(start_reg == 0 && "Cache flush syscall failed."); 910b57cec5SDimitry Andric #else 920b57cec5SDimitry Andric compilerrt_abort(); 930b57cec5SDimitry Andric #endif 94bdd1243dSDimitry Andric #elif defined(__linux__) && defined(__loongarch__) 95bdd1243dSDimitry Andric __asm__ volatile("ibar 0"); 96bdd1243dSDimitry Andric #elif defined(__mips__) 970b57cec5SDimitry Andric const uintptr_t start_int = (uintptr_t)start; 980b57cec5SDimitry Andric const uintptr_t end_int = (uintptr_t)end; 99bdd1243dSDimitry Andric uintptr_t synci_step; 100bdd1243dSDimitry Andric __asm__ volatile("rdhwr %0, $1" : "=r"(synci_step)); 101bdd1243dSDimitry Andric if (synci_step != 0) { 102bdd1243dSDimitry Andric #if __mips_isa_rev >= 6 103bdd1243dSDimitry Andric for (uintptr_t p = start_int; p < end_int; p += synci_step) 104bdd1243dSDimitry Andric __asm__ volatile("synci 0(%0)" : : "r"(p)); 105bdd1243dSDimitry Andric 106bdd1243dSDimitry Andric // The last "move $at, $0" is the target of jr.hb instead of delay slot. 107bdd1243dSDimitry Andric __asm__ volatile(".set noat\n" 108bdd1243dSDimitry Andric "sync\n" 109bdd1243dSDimitry Andric "addiupc $at, 12\n" 110bdd1243dSDimitry Andric "jr.hb $at\n" 111bdd1243dSDimitry Andric "move $at, $0\n" 112bdd1243dSDimitry Andric ".set at"); 113*b8f1c9ddSDimitry Andric #elif defined(__linux__) || defined(__OpenBSD__) 114bdd1243dSDimitry Andric // Pre-R6 may not be globalized. And some implementations may give strange 115bdd1243dSDimitry Andric // synci_step. So, let's use libc call for it. 116bdd1243dSDimitry Andric cacheflush(start, end_int - start_int, BCACHE); 117*b8f1c9ddSDimitry Andric #else 118*b8f1c9ddSDimitry Andric (void)start_int; 119*b8f1c9ddSDimitry Andric (void)end_int; 120*b8f1c9ddSDimitry Andric compilerrt_abort(); 121bdd1243dSDimitry Andric #endif 122bdd1243dSDimitry Andric } 1230b57cec5SDimitry Andric #elif defined(__aarch64__) && !defined(__APPLE__) 1240b57cec5SDimitry Andric uint64_t xstart = (uint64_t)(uintptr_t)start; 1250b57cec5SDimitry Andric uint64_t xend = (uint64_t)(uintptr_t)end; 1260b57cec5SDimitry Andric 127480093f4SDimitry Andric // Get Cache Type Info. 128480093f4SDimitry Andric static uint64_t ctr_el0 = 0; 129480093f4SDimitry Andric if (ctr_el0 == 0) 1300b57cec5SDimitry Andric __asm __volatile("mrs %0, ctr_el0" : "=r"(ctr_el0)); 1310b57cec5SDimitry Andric 132480093f4SDimitry Andric // The DC and IC instructions must use 64-bit registers so we don't use 1330b57cec5SDimitry Andric // uintptr_t in case this runs in an IPL32 environment. 134480093f4SDimitry Andric uint64_t addr; 135480093f4SDimitry Andric 136480093f4SDimitry Andric // If CTR_EL0.IDC is set, data cache cleaning to the point of unification 137480093f4SDimitry Andric // is not required for instruction to data coherence. 138480093f4SDimitry Andric if (((ctr_el0 >> 28) & 0x1) == 0x0) { 1390b57cec5SDimitry Andric const size_t dcache_line_size = 4 << ((ctr_el0 >> 16) & 15); 1400b57cec5SDimitry Andric for (addr = xstart & ~(dcache_line_size - 1); addr < xend; 1410b57cec5SDimitry Andric addr += dcache_line_size) 1420b57cec5SDimitry Andric __asm __volatile("dc cvau, %0" ::"r"(addr)); 143480093f4SDimitry Andric } 1440b57cec5SDimitry Andric __asm __volatile("dsb ish"); 1450b57cec5SDimitry Andric 146480093f4SDimitry Andric // If CTR_EL0.DIC is set, instruction cache invalidation to the point of 147480093f4SDimitry Andric // unification is not required for instruction to data coherence. 148480093f4SDimitry Andric if (((ctr_el0 >> 29) & 0x1) == 0x0) { 1490b57cec5SDimitry Andric const size_t icache_line_size = 4 << ((ctr_el0 >> 0) & 15); 1500b57cec5SDimitry Andric for (addr = xstart & ~(icache_line_size - 1); addr < xend; 1510b57cec5SDimitry Andric addr += icache_line_size) 1520b57cec5SDimitry Andric __asm __volatile("ic ivau, %0" ::"r"(addr)); 153fe6060f1SDimitry Andric __asm __volatile("dsb ish"); 154480093f4SDimitry Andric } 1550b57cec5SDimitry Andric __asm __volatile("isb sy"); 15657b6ac48SPiotr Kubaj #elif defined(__powerpc__) 15757b6ac48SPiotr Kubaj // Newer CPUs have a bigger line size made of multiple blocks, so the 15857b6ac48SPiotr Kubaj // following value is a minimal common denominator for what used to be 15957b6ac48SPiotr Kubaj // a single block cache line and is therefore inneficient. 1600b57cec5SDimitry Andric const size_t line_size = 32; 1610b57cec5SDimitry Andric const size_t len = (uintptr_t)end - (uintptr_t)start; 1620b57cec5SDimitry Andric 1630b57cec5SDimitry Andric const uintptr_t mask = ~(line_size - 1); 1640b57cec5SDimitry Andric const uintptr_t start_line = ((uintptr_t)start) & mask; 1650b57cec5SDimitry Andric const uintptr_t end_line = ((uintptr_t)start + len + line_size - 1) & mask; 1660b57cec5SDimitry Andric 1670b57cec5SDimitry Andric for (uintptr_t line = start_line; line < end_line; line += line_size) 1680b57cec5SDimitry Andric __asm__ volatile("dcbf 0, %0" : : "r"(line)); 1690b57cec5SDimitry Andric __asm__ volatile("sync"); 1700b57cec5SDimitry Andric 1710b57cec5SDimitry Andric for (uintptr_t line = start_line; line < end_line; line += line_size) 1720b57cec5SDimitry Andric __asm__ volatile("icbi 0, %0" : : "r"(line)); 1730b57cec5SDimitry Andric __asm__ volatile("isync"); 17468d75effSDimitry Andric #elif defined(__sparc__) 17568d75effSDimitry Andric const size_t dword_size = 8; 17668d75effSDimitry Andric const size_t len = (uintptr_t)end - (uintptr_t)start; 17768d75effSDimitry Andric 17868d75effSDimitry Andric const uintptr_t mask = ~(dword_size - 1); 17968d75effSDimitry Andric const uintptr_t start_dword = ((uintptr_t)start) & mask; 18068d75effSDimitry Andric const uintptr_t end_dword = ((uintptr_t)start + len + dword_size - 1) & mask; 18168d75effSDimitry Andric 18268d75effSDimitry Andric for (uintptr_t dword = start_dword; dword < end_dword; dword += dword_size) 18368d75effSDimitry Andric __asm__ volatile("flush %0" : : "r"(dword)); 1845ffd83dbSDimitry Andric #elif defined(__riscv) && defined(__linux__) 185e8d8bef9SDimitry Andric // See: arch/riscv/include/asm/cacheflush.h, arch/riscv/kernel/sys_riscv.c 1865ffd83dbSDimitry Andric register void *start_reg __asm("a0") = start; 1875ffd83dbSDimitry Andric const register void *end_reg __asm("a1") = end; 188e8d8bef9SDimitry Andric // "0" means that we clear cache for all threads (SYS_RISCV_FLUSH_ICACHE_ALL) 1895ffd83dbSDimitry Andric const register long flags __asm("a2") = 0; 1905ffd83dbSDimitry Andric const register long syscall_nr __asm("a7") = __NR_riscv_flush_icache; 1915ffd83dbSDimitry Andric __asm __volatile("ecall" 1925ffd83dbSDimitry Andric : "=r"(start_reg) 1935ffd83dbSDimitry Andric : "r"(start_reg), "r"(end_reg), "r"(flags), "r"(syscall_nr)); 1945ffd83dbSDimitry Andric assert(start_reg == 0 && "Cache flush syscall failed."); 1958c6f6c0cSDimitry Andric #elif defined(__riscv) && defined(__OpenBSD__) 1968c6f6c0cSDimitry Andric struct riscv_sync_icache_args arg; 1978c6f6c0cSDimitry Andric 1988c6f6c0cSDimitry Andric arg.addr = (uintptr_t)start; 1998c6f6c0cSDimitry Andric arg.len = (uintptr_t)end - (uintptr_t)start; 2008c6f6c0cSDimitry Andric 2018c6f6c0cSDimitry Andric sysarch(RISCV_SYNC_ICACHE, &arg); 20281ad6265SDimitry Andric #elif defined(__ve__) 20381ad6265SDimitry Andric __asm__ volatile("fencec 2"); 2040b57cec5SDimitry Andric #else 2050b57cec5SDimitry Andric #if __APPLE__ 2060b57cec5SDimitry Andric // On Darwin, sys_icache_invalidate() provides this functionality 2070b57cec5SDimitry Andric sys_icache_invalidate(start, end - start); 2080b57cec5SDimitry Andric #else 2090b57cec5SDimitry Andric compilerrt_abort(); 2100b57cec5SDimitry Andric #endif 2110b57cec5SDimitry Andric #endif 2120b57cec5SDimitry Andric } 213