1*0b57cec5SDimitry Andric //===-- clear_cache.c - Implement __clear_cache ---------------------------===// 2*0b57cec5SDimitry Andric // 3*0b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4*0b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 5*0b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6*0b57cec5SDimitry Andric // 7*0b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 8*0b57cec5SDimitry Andric 9*0b57cec5SDimitry Andric #include "int_lib.h" 10*0b57cec5SDimitry Andric #include <assert.h> 11*0b57cec5SDimitry Andric #include <stddef.h> 12*0b57cec5SDimitry Andric 13*0b57cec5SDimitry Andric #if __APPLE__ 14*0b57cec5SDimitry Andric #include <libkern/OSCacheControl.h> 15*0b57cec5SDimitry Andric #endif 16*0b57cec5SDimitry Andric 17*0b57cec5SDimitry Andric #if defined(_WIN32) 18*0b57cec5SDimitry Andric // Forward declare Win32 APIs since the GCC mode driver does not handle the 19*0b57cec5SDimitry Andric // newer SDKs as well as needed. 20*0b57cec5SDimitry Andric uint32_t FlushInstructionCache(uintptr_t hProcess, void *lpBaseAddress, 21*0b57cec5SDimitry Andric uintptr_t dwSize); 22*0b57cec5SDimitry Andric uintptr_t GetCurrentProcess(void); 23*0b57cec5SDimitry Andric #endif 24*0b57cec5SDimitry Andric 25*0b57cec5SDimitry Andric #if defined(__FreeBSD__) && defined(__arm__) 26*0b57cec5SDimitry Andric #include <machine/sysarch.h> 27*0b57cec5SDimitry Andric #include <sys/types.h> 28*0b57cec5SDimitry Andric #endif 29*0b57cec5SDimitry Andric 30*0b57cec5SDimitry Andric #if defined(__NetBSD__) && defined(__arm__) 31*0b57cec5SDimitry Andric #include <machine/sysarch.h> 32*0b57cec5SDimitry Andric #endif 33*0b57cec5SDimitry Andric 34*0b57cec5SDimitry Andric #if defined(__OpenBSD__) && defined(__mips__) 35*0b57cec5SDimitry Andric #include <machine/sysarch.h> 36*0b57cec5SDimitry Andric #include <sys/types.h> 37*0b57cec5SDimitry Andric #endif 38*0b57cec5SDimitry Andric 39*0b57cec5SDimitry Andric #if defined(__linux__) && defined(__mips__) 40*0b57cec5SDimitry Andric #include <sys/cachectl.h> 41*0b57cec5SDimitry Andric #include <sys/syscall.h> 42*0b57cec5SDimitry Andric #include <unistd.h> 43*0b57cec5SDimitry Andric #if defined(__ANDROID__) && defined(__LP64__) 44*0b57cec5SDimitry Andric // clear_mips_cache - Invalidates instruction cache for Mips. 45*0b57cec5SDimitry Andric static void clear_mips_cache(const void *Addr, size_t Size) { 46*0b57cec5SDimitry Andric __asm__ volatile( 47*0b57cec5SDimitry Andric ".set push\n" 48*0b57cec5SDimitry Andric ".set noreorder\n" 49*0b57cec5SDimitry Andric ".set noat\n" 50*0b57cec5SDimitry Andric "beq %[Size], $zero, 20f\n" // If size == 0, branch around. 51*0b57cec5SDimitry Andric "nop\n" 52*0b57cec5SDimitry Andric "daddu %[Size], %[Addr], %[Size]\n" // Calculate end address + 1 53*0b57cec5SDimitry Andric "rdhwr $v0, $1\n" // Get step size for SYNCI. 54*0b57cec5SDimitry Andric // $1 is $HW_SYNCI_Step 55*0b57cec5SDimitry Andric "beq $v0, $zero, 20f\n" // If no caches require 56*0b57cec5SDimitry Andric // synchronization, branch 57*0b57cec5SDimitry Andric // around. 58*0b57cec5SDimitry Andric "nop\n" 59*0b57cec5SDimitry Andric "10:\n" 60*0b57cec5SDimitry Andric "synci 0(%[Addr])\n" // Synchronize all caches around 61*0b57cec5SDimitry Andric // address. 62*0b57cec5SDimitry Andric "daddu %[Addr], %[Addr], $v0\n" // Add step size. 63*0b57cec5SDimitry Andric "sltu $at, %[Addr], %[Size]\n" // Compare current with end 64*0b57cec5SDimitry Andric // address. 65*0b57cec5SDimitry Andric "bne $at, $zero, 10b\n" // Branch if more to do. 66*0b57cec5SDimitry Andric "nop\n" 67*0b57cec5SDimitry Andric "sync\n" // Clear memory hazards. 68*0b57cec5SDimitry Andric "20:\n" 69*0b57cec5SDimitry Andric "bal 30f\n" 70*0b57cec5SDimitry Andric "nop\n" 71*0b57cec5SDimitry Andric "30:\n" 72*0b57cec5SDimitry Andric "daddiu $ra, $ra, 12\n" // $ra has a value of $pc here. 73*0b57cec5SDimitry Andric // Add offset of 12 to point to the 74*0b57cec5SDimitry Andric // instruction after the last nop. 75*0b57cec5SDimitry Andric // 76*0b57cec5SDimitry Andric "jr.hb $ra\n" // Return, clearing instruction 77*0b57cec5SDimitry Andric // hazards. 78*0b57cec5SDimitry Andric "nop\n" 79*0b57cec5SDimitry Andric ".set pop\n" 80*0b57cec5SDimitry Andric : [ Addr ] "+r"(Addr), [ Size ] "+r"(Size)::"at", "ra", "v0", "memory"); 81*0b57cec5SDimitry Andric } 82*0b57cec5SDimitry Andric #endif 83*0b57cec5SDimitry Andric #endif 84*0b57cec5SDimitry Andric 85*0b57cec5SDimitry Andric // The compiler generates calls to __clear_cache() when creating 86*0b57cec5SDimitry Andric // trampoline functions on the stack for use with nested functions. 87*0b57cec5SDimitry Andric // It is expected to invalidate the instruction cache for the 88*0b57cec5SDimitry Andric // specified range. 89*0b57cec5SDimitry Andric 90*0b57cec5SDimitry Andric void __clear_cache(void *start, void *end) { 91*0b57cec5SDimitry Andric #if __i386__ || __x86_64__ || defined(_M_IX86) || defined(_M_X64) 92*0b57cec5SDimitry Andric // Intel processors have a unified instruction and data cache 93*0b57cec5SDimitry Andric // so there is nothing to do 94*0b57cec5SDimitry Andric #elif defined(_WIN32) && (defined(__arm__) || defined(__aarch64__)) 95*0b57cec5SDimitry Andric FlushInstructionCache(GetCurrentProcess(), start, end - start); 96*0b57cec5SDimitry Andric #elif defined(__arm__) && !defined(__APPLE__) 97*0b57cec5SDimitry Andric #if defined(__FreeBSD__) || defined(__NetBSD__) 98*0b57cec5SDimitry Andric struct arm_sync_icache_args arg; 99*0b57cec5SDimitry Andric 100*0b57cec5SDimitry Andric arg.addr = (uintptr_t)start; 101*0b57cec5SDimitry Andric arg.len = (uintptr_t)end - (uintptr_t)start; 102*0b57cec5SDimitry Andric 103*0b57cec5SDimitry Andric sysarch(ARM_SYNC_ICACHE, &arg); 104*0b57cec5SDimitry Andric #elif defined(__linux__) 105*0b57cec5SDimitry Andric // We used to include asm/unistd.h for the __ARM_NR_cacheflush define, but 106*0b57cec5SDimitry Andric // it also brought many other unused defines, as well as a dependency on 107*0b57cec5SDimitry Andric // kernel headers to be installed. 108*0b57cec5SDimitry Andric // 109*0b57cec5SDimitry Andric // This value is stable at least since Linux 3.13 and should remain so for 110*0b57cec5SDimitry Andric // compatibility reasons, warranting it's re-definition here. 111*0b57cec5SDimitry Andric #define __ARM_NR_cacheflush 0x0f0002 112*0b57cec5SDimitry Andric register int start_reg __asm("r0") = (int)(intptr_t)start; 113*0b57cec5SDimitry Andric const register int end_reg __asm("r1") = (int)(intptr_t)end; 114*0b57cec5SDimitry Andric const register int flags __asm("r2") = 0; 115*0b57cec5SDimitry Andric const register int syscall_nr __asm("r7") = __ARM_NR_cacheflush; 116*0b57cec5SDimitry Andric __asm __volatile("svc 0x0" 117*0b57cec5SDimitry Andric : "=r"(start_reg) 118*0b57cec5SDimitry Andric : "r"(syscall_nr), "r"(start_reg), "r"(end_reg), "r"(flags)); 119*0b57cec5SDimitry Andric assert(start_reg == 0 && "Cache flush syscall failed."); 120*0b57cec5SDimitry Andric #else 121*0b57cec5SDimitry Andric compilerrt_abort(); 122*0b57cec5SDimitry Andric #endif 123*0b57cec5SDimitry Andric #elif defined(__linux__) && defined(__mips__) 124*0b57cec5SDimitry Andric const uintptr_t start_int = (uintptr_t)start; 125*0b57cec5SDimitry Andric const uintptr_t end_int = (uintptr_t)end; 126*0b57cec5SDimitry Andric #if defined(__ANDROID__) && defined(__LP64__) 127*0b57cec5SDimitry Andric // Call synci implementation for short address range. 128*0b57cec5SDimitry Andric const uintptr_t address_range_limit = 256; 129*0b57cec5SDimitry Andric if ((end_int - start_int) <= address_range_limit) { 130*0b57cec5SDimitry Andric clear_mips_cache(start, (end_int - start_int)); 131*0b57cec5SDimitry Andric } else { 132*0b57cec5SDimitry Andric syscall(__NR_cacheflush, start, (end_int - start_int), BCACHE); 133*0b57cec5SDimitry Andric } 134*0b57cec5SDimitry Andric #else 135*0b57cec5SDimitry Andric syscall(__NR_cacheflush, start, (end_int - start_int), BCACHE); 136*0b57cec5SDimitry Andric #endif 137*0b57cec5SDimitry Andric #elif defined(__mips__) && defined(__OpenBSD__) 138*0b57cec5SDimitry Andric cacheflush(start, (uintptr_t)end - (uintptr_t)start, BCACHE); 139*0b57cec5SDimitry Andric #elif defined(__aarch64__) && !defined(__APPLE__) 140*0b57cec5SDimitry Andric uint64_t xstart = (uint64_t)(uintptr_t)start; 141*0b57cec5SDimitry Andric uint64_t xend = (uint64_t)(uintptr_t)end; 142*0b57cec5SDimitry Andric uint64_t addr; 143*0b57cec5SDimitry Andric 144*0b57cec5SDimitry Andric // Get Cache Type Info 145*0b57cec5SDimitry Andric uint64_t ctr_el0; 146*0b57cec5SDimitry Andric __asm __volatile("mrs %0, ctr_el0" : "=r"(ctr_el0)); 147*0b57cec5SDimitry Andric 148*0b57cec5SDimitry Andric // dc & ic instructions must use 64bit registers so we don't use 149*0b57cec5SDimitry Andric // uintptr_t in case this runs in an IPL32 environment. 150*0b57cec5SDimitry Andric const size_t dcache_line_size = 4 << ((ctr_el0 >> 16) & 15); 151*0b57cec5SDimitry Andric for (addr = xstart & ~(dcache_line_size - 1); addr < xend; 152*0b57cec5SDimitry Andric addr += dcache_line_size) 153*0b57cec5SDimitry Andric __asm __volatile("dc cvau, %0" ::"r"(addr)); 154*0b57cec5SDimitry Andric __asm __volatile("dsb ish"); 155*0b57cec5SDimitry Andric 156*0b57cec5SDimitry Andric const size_t icache_line_size = 4 << ((ctr_el0 >> 0) & 15); 157*0b57cec5SDimitry Andric for (addr = xstart & ~(icache_line_size - 1); addr < xend; 158*0b57cec5SDimitry Andric addr += icache_line_size) 159*0b57cec5SDimitry Andric __asm __volatile("ic ivau, %0" ::"r"(addr)); 160*0b57cec5SDimitry Andric __asm __volatile("isb sy"); 161*0b57cec5SDimitry Andric #elif defined(__powerpc64__) 162*0b57cec5SDimitry Andric const size_t line_size = 32; 163*0b57cec5SDimitry Andric const size_t len = (uintptr_t)end - (uintptr_t)start; 164*0b57cec5SDimitry Andric 165*0b57cec5SDimitry Andric const uintptr_t mask = ~(line_size - 1); 166*0b57cec5SDimitry Andric const uintptr_t start_line = ((uintptr_t)start) & mask; 167*0b57cec5SDimitry Andric const uintptr_t end_line = ((uintptr_t)start + len + line_size - 1) & mask; 168*0b57cec5SDimitry Andric 169*0b57cec5SDimitry Andric for (uintptr_t line = start_line; line < end_line; line += line_size) 170*0b57cec5SDimitry Andric __asm__ volatile("dcbf 0, %0" : : "r"(line)); 171*0b57cec5SDimitry Andric __asm__ volatile("sync"); 172*0b57cec5SDimitry Andric 173*0b57cec5SDimitry Andric for (uintptr_t line = start_line; line < end_line; line += line_size) 174*0b57cec5SDimitry Andric __asm__ volatile("icbi 0, %0" : : "r"(line)); 175*0b57cec5SDimitry Andric __asm__ volatile("isync"); 176*0b57cec5SDimitry Andric #else 177*0b57cec5SDimitry Andric #if __APPLE__ 178*0b57cec5SDimitry Andric // On Darwin, sys_icache_invalidate() provides this functionality 179*0b57cec5SDimitry Andric sys_icache_invalidate(start, end - start); 180*0b57cec5SDimitry Andric #else 181*0b57cec5SDimitry Andric compilerrt_abort(); 182*0b57cec5SDimitry Andric #endif 183*0b57cec5SDimitry Andric #endif 184*0b57cec5SDimitry Andric } 185