Searched refs:regUVD_RB_SIZE (Results 1 – 10 of 10) sorted by relevance
/linux/drivers/gpu/drm/amd/amdgpu/ |
H A D | vcn_v5_0_0.c | 64 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_RB_SIZE), 741 WREG32_SOC15(VCN, inst_idx, regUVD_RB_SIZE, ring->ring_size / 4); in vcn_v5_0_0_start_dpg_mode() 900 WREG32_SOC15(VCN, i, regUVD_RB_SIZE, ring->ring_size / 4); in vcn_v5_0_0_start()
|
H A D | vcn_v4_0_5.c | 79 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_RB_SIZE), 963 WREG32_SOC15(VCN, inst_idx, regUVD_RB_SIZE, ring->ring_size / 4); in vcn_v4_0_5_start_dpg_mode() 1152 WREG32_SOC15(VCN, i, regUVD_RB_SIZE, ring->ring_size / 4); in vcn_v4_0_5_start()
|
H A D | vcn_v5_0_1.c | 537 WREG32_SOC15(VCN, vcn_inst, regUVD_RB_SIZE, ring->ring_size / sizeof(uint32_t)); in vcn_v5_0_1_start_dpg_mode() 696 WREG32_SOC15(VCN, vcn_inst, regUVD_RB_SIZE, ring->ring_size / 4); in vcn_v5_0_1_start()
|
H A D | vcn_v4_0_3.c | 72 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_RB_SIZE), 898 WREG32_SOC15(VCN, vcn_inst, regUVD_RB_SIZE, in vcn_v4_0_3_start_dpg_mode() 1266 WREG32_SOC15(VCN, vcn_inst, regUVD_RB_SIZE, in vcn_v4_0_3_start()
|
H A D | vcn_v4_0.c | 79 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_RB_SIZE), 1060 WREG32_SOC15(VCN, inst_idx, regUVD_RB_SIZE, ring->ring_size / 4); in vcn_v4_0_start_dpg_mode() 1248 WREG32_SOC15(VCN, i, regUVD_RB_SIZE, ring->ring_size / 4); in vcn_v4_0_start()
|
/linux/drivers/gpu/drm/amd/include/asic_reg/vcn/ |
H A D | vcn_2_6_0_offset.h | 1316 #define regUVD_RB_SIZE … macro
|
H A D | vcn_5_0_0_offset.h | 188 #define regUVD_RB_SIZE … macro
|
H A D | vcn_4_0_5_offset.h | 197 #define regUVD_RB_SIZE … macro
|
H A D | vcn_4_0_0_offset.h | 210 #define regUVD_RB_SIZE … macro
|
H A D | vcn_4_0_3_offset.h | 210 #define regUVD_RB_SIZE … macro
|