Searched refs:rb_bufsz (Results 1 – 12 of 12) sorted by relevance
| /linux/drivers/gpu/drm/amd/amdgpu/ |
| H A D | si_ih.c | 66 int rb_bufsz; in si_ih_irq_init() local 78 rb_bufsz = order_base_2(adev->irq.ih.ring_size / 4); in si_ih_irq_init() 82 (rb_bufsz << 1) | in si_ih_irq_init()
|
| H A D | cik_ih.c | 109 int rb_bufsz; in cik_ih_irq_init() local 127 rb_bufsz = order_base_2(adev->irq.ih.ring_size / 4); in cik_ih_irq_init() 131 (rb_bufsz << 1)); in cik_ih_irq_init()
|
| H A D | iceland_ih.c | 109 int rb_bufsz; in iceland_ih_irq_init() local 129 rb_bufsz = order_base_2(adev->irq.ih.ring_size / 4); in iceland_ih_irq_init() 132 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_SIZE, rb_bufsz); in iceland_ih_irq_init()
|
| H A D | cz_ih.c | 110 int rb_bufsz; in cz_ih_irq_init() local 129 rb_bufsz = order_base_2(adev->irq.ih.ring_size / 4); in cz_ih_irq_init() 132 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_SIZE, rb_bufsz); in cz_ih_irq_init()
|
| H A D | tonga_ih.c | 106 int rb_bufsz; in tonga_ih_irq_init() local 125 rb_bufsz = order_base_2(adev->irq.ih.ring_size / 4); in tonga_ih_irq_init() 127 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_SIZE, rb_bufsz); in tonga_ih_irq_init()
|
| H A D | vpe_v6_1.c | 211 uint32_t rb_bufsz, rb_cntl; in vpe_v6_1_ring_start() local 217 rb_bufsz = order_base_2(ring->ring_size / 4); in vpe_v6_1_ring_start() 219 rb_cntl = REG_SET_FIELD(rb_cntl, VPEC_QUEUE0_RB_CNTL, RB_SIZE, rb_bufsz); in vpe_v6_1_ring_start()
|
| H A D | sdma_v7_1.c | 460 u32 rb_bufsz; in sdma_v7_1_gfx_resume_instance() local 470 rb_bufsz = order_base_2(ring->ring_size / 4); in sdma_v7_1_gfx_resume_instance() 472 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_SDMA_QUEUE0_RB_CNTL, RB_SIZE, rb_bufsz); in sdma_v7_1_gfx_resume_instance()
|
| /linux/drivers/gpu/drm/radeon/ |
| H A D | ni_dma.c | 190 u32 rb_bufsz; in cayman_dma_resume() local 209 rb_bufsz = order_base_2(ring->ring_size / 4); in cayman_dma_resume() 210 rb_cntl = rb_bufsz << 1; in cayman_dma_resume()
|
| H A D | r600_dma.c | 123 u32 rb_bufsz; in r600_dma_resume() local 130 rb_bufsz = order_base_2(ring->ring_size / 4); in r600_dma_resume() 131 rb_cntl = rb_bufsz << 1; in r600_dma_resume()
|
| H A D | cik_sdma.c | 368 u32 rb_bufsz; in cik_sdma_gfx_resume() local 387 rb_bufsz = order_base_2(ring->ring_size / 4); in cik_sdma_gfx_resume() 388 rb_cntl = rb_bufsz << 1; in cik_sdma_gfx_resume()
|
| H A D | r600.c | 2720 u32 rb_bufsz; in r600_cp_resume() local 2730 rb_bufsz = order_base_2(ring->ring_size / 8); in r600_cp_resume() 2731 tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz; in r600_cp_resume() 2782 u32 rb_bufsz; in r600_ring_init() local 2786 rb_bufsz = order_base_2(ring_size / 8); in r600_ring_init() 2787 ring_size = (1 << (rb_bufsz + 1)) * 4; in r600_ring_init() 3468 u32 rb_bufsz; in r600_ih_ring_init() local 3471 rb_bufsz = order_base_2(ring_size / 4); in r600_ih_ring_init() 3472 ring_size = (1 << rb_bufsz) * 4; in r600_ih_ring_init() 3674 int rb_bufsz; in r600_irq_init() local [all …]
|
| H A D | r100.c | 1144 unsigned rb_bufsz; in r100_cp_init() local 1164 rb_bufsz = order_base_2(ring_size / 8); in r100_cp_init() 1165 ring_size = (1 << (rb_bufsz + 1)) * 4; in r100_cp_init() 1198 tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) | in r100_cp_init()
|