Searched refs:WRITE_REG (Results 1 – 6 of 6) sorted by relevance
| /linux/drivers/net/ethernet/tehuti/ |
| H A D | tehuti.c | 132 do { WRITE_REG(priv, regIMR, IR_RUN); } while (0) 134 do { WRITE_REG(priv, regIMR, 0); } while (0) 174 WRITE_REG(priv, reg_CFG0, (u32) ((f->da & TX_RX_CFG0_BASE) | fsz_type)); in bdx_fifo_init() 175 WRITE_REG(priv, reg_CFG1, H32_64(f->da)); in bdx_fifo_init() 346 WRITE_REG(priv, regINIT_SEMAPHORE, 1); in bdx_fw_load() 374 WRITE_REG(priv, regUNC_MAC2_A, val); in bdx_restore_mac() 376 WRITE_REG(priv, regUNC_MAC1_A, val); in bdx_restore_mac() 378 WRITE_REG(priv, regUNC_MAC0_A, val); in bdx_restore_mac() 399 WRITE_REG(priv, regFRM_LENGTH, 0X3FE0); in bdx_hw_start() 400 WRITE_REG(priv, regPAUSE_QUANT, 0x96); in bdx_hw_start() [all …]
|
| H A D | tehuti.h | 98 #define WRITE_REG(pp, reg, val) writel(val, pp->pBdxRegs + reg) macro
|
| /linux/drivers/parisc/ |
| H A D | sba_iommu.c | 140 #define WRITE_REG(value, addr) WRITE_REG64(value, addr) macro 143 #define WRITE_REG(value, addr) WRITE_REG32(value, addr) macro 664 WRITE_REG( SBA_IOVA(ioc, iovp, 0, 0), ioc->ioc_hpa+IOC_PCOM); in sba_mark_invalid() 1322 WRITE_REG(virt_to_phys(ioc->pdir_base), ioc->ioc_hpa + IOC_PDIR_BASE); in sba_ioc_init_pluto() 1335 WRITE_REG(ioc->imask, ioc->ioc_hpa + IOC_IMASK); in sba_ioc_init_pluto() 1356 WRITE_REG(tcnfg, ioc->ioc_hpa + IOC_TCNFG); in sba_ioc_init_pluto() 1362 WRITE_REG(ioc->ibase | 1, ioc->ioc_hpa + IOC_IBASE); in sba_ioc_init_pluto() 1368 WRITE_REG(ioc->ibase | 31, ioc->ioc_hpa + IOC_PCOM); in sba_ioc_init_pluto() 1484 WRITE_REG(ioc->ibase | 1, ioc->ioc_hpa+IOC_IBASE); in sba_ioc_init() 1485 WRITE_REG(ioc->imask, ioc->ioc_hpa+IOC_IMASK); in sba_ioc_init() [all …]
|
| H A D | lba_pci.c | 932 WRITE_REG##size(val, astro_iop_base + addr); \ 990 WRITE_REG##size(val, where); \
|
| /linux/drivers/ata/ |
| H A D | pata_opti.c | 40 WRITE_REG = 1, /* index of Write cycle timing register */ enumerator 144 opti_write_reg(ap, data_rec_timing[clock][pio], WRITE_REG); in opti_set_piomode()
|
| H A D | pata_optidma.c | 39 WRITE_REG = 1, /* index of Write cycle timing register */ enumerator 170 iowrite8(data_rec_timing[pci_clock][pio], regio + WRITE_REG); in optidma_mode_setup() 173 iowrite8(dma_data_rec_timing[pci_clock][dma], regio + WRITE_REG); in optidma_mode_setup()
|