Home
last modified time | relevance | path

Searched refs:PLLCA55 (Results 1 – 7 of 7) sorted by relevance

/linux/drivers/clk/renesas/
H A Drzv2h-cpg.h39 #define PLLCA55 PLL_PACK(0x60, 1, 0) macro
H A Dr9a09g056-cpg.c161 DEF_PLL(".pllca55", CLK_PLLCA55, CLK_QEXTAL, PLLCA55),
H A Dr9a09g047-cpg.c128 DEF_PLL(".pllca55", CLK_PLLCA55, CLK_QEXTAL, PLLCA55),
H A Dr9a09g057-cpg.c165 DEF_PLL(".pllca55", CLK_PLLCA55, CLK_QEXTAL, PLLCA55),
/linux/arch/arm64/boot/dts/renesas/
H A Dr9a09g056.dtsi43 * The default cluster table is based on the assumption that the PLLCA55 clock
44 * frequency is set to 1.7GHz. The PLLCA55 clock frequency can be set to
47 * DTS based on the PLLCA55 clock frequency.
H A Dr9a09g047.dtsi25 * The default cluster table is based on the assumption that the PLLCA55 clock
26 * frequency is set to 1.7GHz. The PLLCA55 clock frequency can be set to
29 * DTS based on the PLLCA55 clock frequency.
H A Dr9a09g057.dtsi25 * The default cluster table is based on the assumption that the PLLCA55 clock
26 * frequency is set to 1.7GHz. The PLLCA55 clock frequency can be set to
29 * DTS based on the PLLCA55 clock frequency.