Searched refs:DPU_CLK_CTRL_WB2 (Results 1 – 11 of 11) sorted by relevance
/linux/drivers/gpu/drm/msm/disp/dpu1/catalog/ |
H A D | dpu_6_2_sc7180.h | 27 [DPU_CLK_CTRL_WB2] = { .reg_off = 0x2bc, .bit_off = 16 }, 162 .clk_ctrl = DPU_CLK_CTRL_WB2,
|
H A D | dpu_5_4_sm6125.h | 30 [DPU_CLK_CTRL_WB2] = { .reg_off = 0x2bc, .bit_off = 16 }, 150 .clk_ctrl = DPU_CLK_CTRL_WB2,
|
H A D | dpu_6_4_sm6350.h | 29 [DPU_CLK_CTRL_WB2] = { .reg_off = 0x2bc, .bit_off = 16 }, 156 .clk_ctrl = DPU_CLK_CTRL_WB2,
|
H A D | dpu_7_2_sc7280.h | 27 [DPU_CLK_CTRL_WB2] = { .reg_off = 0x2bc, .bit_off = 16 }, 174 .clk_ctrl = DPU_CLK_CTRL_WB2,
|
H A D | dpu_5_2_sm7150.h | 33 [DPU_CLK_CTRL_WB2] = { .reg_off = 0x2bc, .bit_off = 16 }, 266 .clk_ctrl = DPU_CLK_CTRL_WB2,
|
H A D | dpu_7_0_sm8350.h | 33 [DPU_CLK_CTRL_WB2] = { .reg_off = 0x2bc, .bit_off = 16 }, 308 .clk_ctrl = DPU_CLK_CTRL_WB2,
|
H A D | dpu_6_0_sm8250.h | 34 [DPU_CLK_CTRL_WB2] = { .reg_off = 0x2bc, .bit_off = 16 }, 341 .clk_ctrl = DPU_CLK_CTRL_WB2,
|
H A D | dpu_5_0_sm8150.h | 36 [DPU_CLK_CTRL_WB2] = { .reg_off = 0x2bc, .bit_off = 16 }, 301 .clk_ctrl = DPU_CLK_CTRL_WB2,
|
H A D | dpu_8_1_sm8450.h | 34 [DPU_CLK_CTRL_WB2] = { .reg_off = 0x2bc, .bit_off = 16 }, 326 .clk_ctrl = DPU_CLK_CTRL_WB2,
|
H A D | dpu_5_1_sc8180x.h | 36 [DPU_CLK_CTRL_WB2] = { .reg_off = 0x2bc, .bit_off = 16 }, 308 .clk_ctrl = DPU_CLK_CTRL_WB2,
|
/linux/drivers/gpu/drm/msm/disp/dpu1/ |
H A D | dpu_hw_catalog.h | 454 DPU_CLK_CTRL_WB2, enumerator
|