Searched refs:CLK_TOP_MSDC50_0 (Results 1 – 13 of 13) sorted by relevance
/linux/include/dt-bindings/clock/ |
H A D | mt6765-clk.h | 95 #define CLK_TOP_MSDC50_0 60 macro
|
H A D | mt6779-clk.h | 19 #define CLK_TOP_MSDC50_0 9 macro
|
H A D | mt8186-clk.h | 32 #define CLK_TOP_MSDC50_0 13 macro
|
H A D | mediatek,mt8188-clk.h | 38 #define CLK_TOP_MSDC50_0 27 macro
|
H A D | mt8195-clk.h | 42 #define CLK_TOP_MSDC50_0 30 macro
|
/linux/drivers/clk/mediatek/ |
H A D | clk-mt8186-topckgen.c | 536 MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MSDC50_0, "top_msdc50_0",
|
H A D | clk-mt8188-topckgen.c | 1019 MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MSDC50_0, "top_msdc50_0",
|
H A D | clk-mt8195-topckgen.c | 946 MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MSDC50_0, "top_msdc50_0",
|
H A D | clk-mt6765.c | 143 FACTOR(CLK_TOP_MSDC50_0, "msdc50_0_ck", "msdc50_0_sel", 1, 1),
|
H A D | clk-mt6779.c | 691 MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MSDC50_0, "msdc50_0_sel",
|
/linux/arch/arm64/boot/dts/mediatek/ |
H A D | mt8186.dtsi | 1597 clocks = <&topckgen CLK_TOP_MSDC50_0>, 1603 assigned-clocks = <&topckgen CLK_TOP_MSDC50_0>;
|
H A D | mt8188.dtsi | 1490 clocks = <&topckgen CLK_TOP_MSDC50_0>,
|
H A D | mt8195.dtsi | 1392 clocks = <&topckgen CLK_TOP_MSDC50_0>,
|