Searched refs:CLK_TOP_APLL12_CK_DIV1 (Results 1 – 10 of 10) sorted by relevance
/linux/include/dt-bindings/clock/ |
H A D | mt8516-clk.h | 197 #define CLK_TOP_APLL12_CK_DIV1 165 macro
|
H A D | mediatek,mt8365-clk.h | 123 #define CLK_TOP_APLL12_CK_DIV1 113 macro
|
H A D | mt8186-clk.h | 151 #define CLK_TOP_APLL12_CK_DIV1 132 macro
|
H A D | mediatek,mt8188-clk.h | 191 #define CLK_TOP_APLL12_CK_DIV1 180 macro
|
/linux/drivers/clk/mediatek/ |
H A D | clk-mt8186-topckgen.c | 674 DIV_GATE(CLK_TOP_APLL12_CK_DIV1, "apll12_div1", "apll_i2s1_mck_sel",
|
H A D | clk-mt8516.c | 481 DIV_ADJ(CLK_TOP_APLL12_CK_DIV1, "apll12_ck_div1", "aud_i2s1_m_sel",
|
H A D | clk-mt8167.c | 670 DIV_ADJ(CLK_TOP_APLL12_CK_DIV1, "apll12_ck_div1", "aud_i2s1_m_sel",
|
H A D | clk-mt8365.c | 555 DIV_ADJ_F(CLK_TOP_APLL12_CK_DIV1, "apll12_ck_div1", "apll_i2s1_sel",
|
H A D | clk-mt8188-topckgen.c | 1183 DIV_GATE(CLK_TOP_APLL12_CK_DIV1, "apll12_div1", "top_i2si2", 0x0320, 1, 0x0328, 8, 8),
|
/linux/arch/arm64/boot/dts/mediatek/ |
H A D | mt8186.dtsi | 1517 <&topckgen CLK_TOP_APLL12_CK_DIV1>,
|