Home
last modified time | relevance | path

Searched refs:Dst0 (Results 1 – 5 of 5) sorted by relevance

/freebsd/contrib/llvm-project/llvm/lib/Target/Mips/
H A DMipsDelaySlotFiller.cpp878 [&](const MachineBasicBlock *Dst0, const MachineBasicBlock *Dst1) { in selectSuccBB() argument
879 return Prob.getEdgeProbability(&B, Dst0) < in selectSuccBB()
/freebsd/contrib/llvm-project/llvm/lib/Target/AMDGPU/
H A DSIFoldOperands.cpp385 MachineOperand &Dst0 = MI->getOperand(0); in updateOperand() local
387 assert(Dst0.isDef() && Dst1.isDef()); in updateOperand()
391 const TargetRegisterClass *Dst0RC = MRI->getRegClass(Dst0.getReg()); in updateOperand()
408 Dst0.setReg(NewReg0); in updateOperand()
H A DAMDGPUInstructionSelector.cpp974 Register Dst0 = MI.getOperand(0).getReg(); in selectDivScale() local
977 LLT Ty = MRI->getType(Dst0); in selectDivScale()
997 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc), Dst0) in selectDivScale()
2044 Register Dst0 = MI.getOperand(0).getReg(); in selectDSBvhStackIntrinsic() local
2055 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::DS_BVH_STACK_RTN_B32), Dst0) in selectDSBvhStackIntrinsic()
H A DAMDGPURegisterBankInfo.cpp1561 Register Dst0 = MI.getOperand(0).getReg(); in applyMappingMAD_64_32() local
1690 B.buildMergeLikeInstr(Dst0, {DstLo, DstHi}); in applyMappingMAD_64_32()
/freebsd/contrib/llvm-project/llvm/lib/CodeGen/GlobalISel/
H A DLegalizerHelper.cpp7938 auto [Dst0, Dst0Ty, Dst1, Dst1Ty, LHS, LHSTy, RHS, RHSTy] = in lowerSADDO_SSUBO()
7945 Register NewDst0 = MRI.cloneVirtualRegister(Dst0); in lowerSADDO_SSUBO()
7969 MIRBuilder.buildCopy(Dst0, NewDst0); in lowerSADDO_SSUBO()