Home
last modified time | relevance | path

Searched hist:"180076 cb11a5f02de7d26f8cb82969b895a26f40" (Results 1 – 2 of 2) sorted by relevance

/linux/Documentation/devicetree/bindings/powerpc/fsl/
H A Dmpic-timer.txt180076cb11a5f02de7d26f8cb82969b895a26f40 Thu Mar 24 22:43:15 CET 2011 Scott Wood <scottwood@freescale.com> powerpc: Add fsl mpic timer binding

Update the existing example in the general mpic binding to have a
separate TCRx region. Currently the example doesn't describe TCRx at
all. The one upstream device tree with an mpic timer node (p1022ds)
uses one large reg region to describe both, even though there are other
unrelated registers in between. That device tree also contains a bogus
interrupt specifier, and there's no upstream software that uses this yet,
so changing this shouldn't be a problem.

Add a full binding for the MPIC timer node, not just an example of
4-cell interrupts in the MPIC binding.

Add fsl,available-ranges, similar to msi-available-ranges.

Signed-off-by: Scott Wood <scottwood@freescale.com>
Signed-off-by: Kumar Gala <galak@kernel.crashing.org>
H A Dmpic.txtdiff 180076cb11a5f02de7d26f8cb82969b895a26f40 Thu Mar 24 22:43:15 CET 2011 Scott Wood <scottwood@freescale.com> powerpc: Add fsl mpic timer binding

Update the existing example in the general mpic binding to have a
separate TCRx region. Currently the example doesn't describe TCRx at
all. The one upstream device tree with an mpic timer node (p1022ds)
uses one large reg region to describe both, even though there are other
unrelated registers in between. That device tree also contains a bogus
interrupt specifier, and there's no upstream software that uses this yet,
so changing this shouldn't be a problem.

Add a full binding for the MPIC timer node, not just an example of
4-cell interrupts in the MPIC binding.

Add fsl,available-ranges, similar to msi-available-ranges.

Signed-off-by: Scott Wood <scottwood@freescale.com>
Signed-off-by: Kumar Gala <galak@kernel.crashing.org>