Searched full:auxclk (Results 1 – 17 of 17) sorted by relevance
/linux/Documentation/devicetree/bindings/sound/ |
H A D | ti,j721e-cpb-ivi-audio.yaml | 25 44.1KHz). The same PLLs are used for McASP0's AUXCLK clock via different 31 PLL4 ---> PLL4_HSDIV0 ---> MCASP10_AUXCLK ---> McASP10.auxclk 32 | |-> MCASP0_AUXCLK ---> McASP0.auxclk 38 PLL15 ---> PLL15_HSDIV0 ---> MCASP10_AUXCLK ---> McASP10.auxclk 39 | |-> MCASP0_AUXCLK ---> McASP0.auxclk 75 - description: AUXCLK clock for McASP used by CPB audio 76 - description: Parent for CPB_McASP auxclk (for 48KHz) 77 - description: Parent for CPB_McASP auxclk (for 44.1KHz) 81 - description: AUXCLK clock for McASP used by IVI audio 82 - description: Parent for IVI_McASP auxclk (for 48KHz) [all …]
|
H A D | ti,j721e-cpb-audio.yaml | 20 PLL15 (for 44.1KHz). The same PLLs are used for McASP10's AUXCLK clock via 25 PLL4 ---> PLL4_HSDIV0 ---> MCASP10_AUXCLK ---> McASP10.auxclk 29 PLL15 ---> PLL15_HSDIV0 ---> MCASP10_AUXCLK ---> McASP10.auxclk 34 PLL4 ---> PLL4_HSDIV0 ---> MCASP0_AUXCLK ---> McASP0.auxclk 84 - description: AUXCLK clock for McASP used by CPB audio 85 - description: Parent for CPB_McASP auxclk (for 48KHz) 86 - description: Parent for CPB_McASP auxclk (for 44.1KHz) 93 - const: cpb-mcasp-auxclk 94 - const: cpb-mcasp-auxclk-48000 95 - const: cpb-mcasp-auxclk-44100 [all …]
|
H A D | davinci-mcasp-audio.yaml | 126 auxclk-fs-ratio:
|
/linux/Documentation/devicetree/bindings/clock/ti/davinci/ |
H A D | pll.txt | 40 auxclk 41 Describes the AUXCLK output of the PLL. The node name must be "auxclk". 71 pll0_auxclk: auxclk {
|
H A D | da8xx-cfgchip.txt | 16 - clock-names: shall be "fck", "usb_refclkin", "auxclk" 63 clock-names = "fck", "usb_refclkin", "auxclk";
|
/linux/drivers/pci/controller/dwc/ |
H A D | pcie-visconti.c | 34 struct clk *auxclk; member 269 pcie->auxclk = devm_clk_get(dev, "aux"); in visconti_get_resources() 270 if (IS_ERR(pcie->auxclk)) in visconti_get_resources() 271 return dev_err_probe(dev, PTR_ERR(pcie->auxclk), in visconti_get_resources()
|
/linux/arch/arm64/boot/dts/ti/ |
H A D | k3-am62x-sk-hdmi-audio.dtso | 35 auxclk-fs-ratio = <2177>;
|
H A D | k3-j721e-common-proc-board.dts | 123 clock-names = "cpb-mcasp-auxclk", 124 "cpb-mcasp-auxclk-48000", "cpb-mcasp-auxclk-44100", 825 auxclk-fs-ratio = <256>;
|
H A D | k3-j784s4-evm.dts | 327 clock-names = "cpb-mcasp-auxclk", "cpb-mcasp-auxclk-48000", 1524 auxclk-fs-ratio = <256>;
|
H A D | k3-am625-beagleplay.dts | 919 auxclk-fs-ratio = <2177>;
|
/linux/drivers/clk/davinci/ |
H A D | pll.c | 390 * and will be the parent clock to the AUXCLK, SYSCLKBP and in davinci_pll_clk_register() 537 * davinci_pll_auxclk_register - Register bypass clock (AUXCLK) 810 child = of_get_child_by_name(node, "auxclk"); in of_davinci_pll_init()
|
/linux/sound/soc/ti/ |
H A D | davinci-mcasp.h | 303 #define MCASP_CLKDIV_AUXCLK 0 /* HCLK divider from AUXCLK */
|
H A D | j721e-evm.c | 642 ret = j721e_get_clocks(priv->dev, &domain->mcasp, "cpb-mcasp-auxclk"); in j721e_soc_probe_cpb() 754 ret = j721e_get_clocks(priv->dev, &domain->mcasp, "ivi-mcasp-auxclk"); in j721e_soc_probe_ivi()
|
H A D | davinci-mcasp.c | 693 /* Select AUXCLK as HCLK */ in davinci_mcasp_set_sysclk() 700 * the same clock - coming via AUXCLK. in davinci_mcasp_set_sysclk() 1954 if (of_property_read_u32(np, "auxclk-fs-ratio", &val) == 0) in davinci_mcasp_get_config()
|
/linux/arch/arm/boot/dts/ti/davinci/ |
H A D | da850.dtsi | 147 pll0_auxclk: auxclk { 392 clock-names = "fck", "usb_refclkin", "auxclk";
|
/linux/drivers/gpu/drm/msm/dp/ |
H A D | dp_catalog.c | 306 pr_info("AUXCLK regs\n"); in dp_catalog_dump_regs()
|
/linux/drivers/tty/ |
H A D | synclink_gt.c | 3810 * 01 auxclk enable (0 = disable) in enable_loopback() 4093 * 01 0 = auxclk disabled in async_mode() 4281 * 01 auxclk enable in sync_mode()
|