/linux/drivers/pinctrl/mediatek/ |
H A D | pinctrl-mt8167.c | 18 /* 0E4E8SR 4/8/12/16 */ 20 /* 0E2E4SR 2/4/6/8 */ 23 MTK_DRV_GRP(2, 16, 0, 2, 2) 27 MTK_PIN_DRV_GRP(0, 0xd00, 0, 0), 28 MTK_PIN_DRV_GRP(1, 0xd00, 0, 0), 29 MTK_PIN_DRV_GRP(2, 0xd00, 0, 0), 30 MTK_PIN_DRV_GRP(3, 0xd00, 0, 0), 31 MTK_PIN_DRV_GRP(4, 0xd00, 0, 0), 33 MTK_PIN_DRV_GRP(5, 0xd00, 4, 0), 34 MTK_PIN_DRV_GRP(6, 0xd00, 4, 0), [all …]
|
H A D | pinctrl-mt8516.c | 18 /* 0E4E8SR 4/8/12/16 */ 20 /* 0E2E4SR 2/4/6/8 */ 23 MTK_DRV_GRP(2, 16, 0, 2, 2) 27 MTK_PIN_DRV_GRP(0, 0xd00, 0, 0), 28 MTK_PIN_DRV_GRP(1, 0xd00, 0, 0), 29 MTK_PIN_DRV_GRP(2, 0xd00, 0, 0), 30 MTK_PIN_DRV_GRP(3, 0xd00, 0, 0), 31 MTK_PIN_DRV_GRP(4, 0xd00, 0, 0), 33 MTK_PIN_DRV_GRP(5, 0xd00, 4, 0), 34 MTK_PIN_DRV_GRP(6, 0xd00, 4, 0), [all …]
|
H A D | pinctrl-mt8127.c | 19 /* 0E4E8SR 4/8/12/16 */ 21 /* 0E2E4SR 2/4/6/8 */ 24 MTK_DRV_GRP(2, 16, 0, 2, 2) 28 MTK_PIN_DRV_GRP(0, 0xb00, 0, 1), 29 MTK_PIN_DRV_GRP(1, 0xb00, 0, 1), 30 MTK_PIN_DRV_GRP(2, 0xb00, 0, 1), 31 MTK_PIN_DRV_GRP(3, 0xb00, 0, 1), 32 MTK_PIN_DRV_GRP(4, 0xb00, 0, 1), 33 MTK_PIN_DRV_GRP(5, 0xb00, 0, 1), 34 MTK_PIN_DRV_GRP(6, 0xb00, 0, 1), [all …]
|
H A D | pinctrl-mt2701.c | 38 /* 0E4E8SR 4/8/12/16 */ 40 /* 0E2E4SR 2/4/6/8 */ 43 MTK_DRV_GRP(2, 16, 0, 2, 2) 47 MTK_PIN_DRV_GRP(0, 0xf50, 0, 1), 48 MTK_PIN_DRV_GRP(1, 0xf50, 0, 1), 49 MTK_PIN_DRV_GRP(2, 0xf50, 0, 1), 50 MTK_PIN_DRV_GRP(3, 0xf50, 0, 1), 51 MTK_PIN_DRV_GRP(4, 0xf50, 0, 1), 52 MTK_PIN_DRV_GRP(5, 0xf50, 0, 1), 53 MTK_PIN_DRV_GRP(6, 0xf50, 0, 1), [all …]
|
H A D | pinctrl-mt7623.c | 13 #define PIN_BOND_REG0 0xb10 14 #define PIN_BOND_REG1 0xf20 15 #define PIN_BOND_REG2 0xef0 16 #define BOND_PCIE_CLR (0x77 << 3) 17 #define BOND_I2S_CLR 0x3 18 #define BOND_MSDC0E_CLR 0x1 21 PIN_FIELD_CALC(_s_pin, _e_pin, 0, _s_addr, _x_addrs, _s_bit, \ 25 PIN_FIELD_CALC(_s_pin, _e_pin, 0, _s_addr, _x_addrs, _s_bit, \ 26 _x_bits, 16, 0) 29 PIN_FIELD_CALC(_s_pin, _e_pin, 0, _s_addr, _x_addrs, _s_bit, \ [all …]
|
H A D | pinctrl-mt2712.c | 20 MTK_PIN_PUPD_SPEC_SR(18, 0xe50, 2, 1, 0), 21 MTK_PIN_PUPD_SPEC_SR(19, 0xe60, 12, 11, 10), 22 MTK_PIN_PUPD_SPEC_SR(20, 0xe50, 5, 4, 3), 23 MTK_PIN_PUPD_SPEC_SR(21, 0xe60, 15, 14, 13), 24 MTK_PIN_PUPD_SPEC_SR(22, 0xe50, 8, 7, 6), 25 MTK_PIN_PUPD_SPEC_SR(23, 0xe70, 2, 1, 0), 27 MTK_PIN_PUPD_SPEC_SR(30, 0xf30, 2, 1, 0), 28 MTK_PIN_PUPD_SPEC_SR(31, 0xf30, 6, 5, 4), 29 MTK_PIN_PUPD_SPEC_SR(32, 0xf30, 10, 9, 8), 30 MTK_PIN_PUPD_SPEC_SR(33, 0xf30, 14, 13, 12), [all …]
|
H A D | pinctrl-mt8173.c | 18 #define DRV_BASE 0xb00 21 MTK_PIN_PUPD_SPEC_SR(119, 0xe00, 2, 1, 0), /* KROW0 */ 22 MTK_PIN_PUPD_SPEC_SR(120, 0xe00, 6, 5, 4), /* KROW1 */ 23 MTK_PIN_PUPD_SPEC_SR(121, 0xe00, 10, 9, 8), /* KROW2 */ 24 MTK_PIN_PUPD_SPEC_SR(122, 0xe10, 2, 1, 0), /* KCOL0 */ 25 MTK_PIN_PUPD_SPEC_SR(123, 0xe10, 6, 5, 4), /* KCOL1 */ 26 MTK_PIN_PUPD_SPEC_SR(124, 0xe10, 10, 9, 8), /* KCOL2 */ 28 MTK_PIN_PUPD_SPEC_SR(67, 0xd10, 2, 1, 0), /* ms0 DS */ 29 MTK_PIN_PUPD_SPEC_SR(68, 0xd00, 2, 1, 0), /* ms0 RST */ 30 MTK_PIN_PUPD_SPEC_SR(66, 0xc10, 2, 1, 0), /* ms0 cmd */ [all …]
|
H A D | pinctrl-mt6795.c | 11 PIN_FIELD_CALC(_s_pin, _e_pin, 0, _s_addr, _x_addrs, _s_bit, \ 12 _x_bits, 15, 0) 15 PIN_FIELD_CALC(_s_pin, _e_pin, 0, _s_addr, _x_addrs, _s_bit, \ 16 _x_bits, 16, 0) 19 PIN_FIELD_CALC(_s_pin, _e_pin, 0, _s_addr, _x_addrs, _s_bit, \ 23 PIN_FIELD16(0, 196, 0x0, 0x10, 0, 1), 27 PIN_FIELD16(0, 196, 0x100, 0x10, 0, 1), 31 PIN_FIELD16(0, 196, 0x200, 0x10, 0, 1), 35 PIN_FIELD16(0, 196, 0x400, 0x10, 0, 1), 39 PIN_FIELD16(0, 196, 0x500, 0x10, 0, 1), [all …]
|
/linux/arch/sh/kernel/cpu/sh4a/ |
H A D | setup-sh7757.c | 33 DEFINE_RES_MEM(0xfe4b0000, 0x100), /* SCIF2 */ 34 DEFINE_RES_IRQ(evt2irq(0x700)), 39 .id = 0, 53 DEFINE_RES_MEM(0xfe4c0000, 0x100), /* SCIF3 */ 54 DEFINE_RES_IRQ(evt2irq(0xb80)), 73 DEFINE_RES_MEM(0xfe4d0000, 0x100), /* SCIF4 */ 74 DEFINE_RES_IRQ(evt2irq(0xf00)), 92 DEFINE_RES_MEM(0xfe430000, 0x20), 93 DEFINE_RES_IRQ(evt2irq(0x580)), 94 DEFINE_RES_IRQ(evt2irq(0x5a0)), [all …]
|
/linux/drivers/staging/rtl8723bs/include/ |
H A D | Hal8192CPhyReg.h | 41 /* BB-PHY register PMAC 0x100 PHY 0x800 - 0xEFF */ 43 /* 2. 0x800/0x900/0xA00/0xC00/0xD00/0xE00 */ 44 /* 3. RF register 0x00-2E */ 50 /* 3. Page8(0x800) */ 52 #define rFPGA0_RFMOD 0x800 /* RF mode & CCK TxSC RF BW Setting?? */ 54 #define rFPGA0_XA_HSSIParameter1 0x820 /* RF 3 wire register */ 55 #define rFPGA0_XA_HSSIParameter2 0x824 56 #define rFPGA0_XB_HSSIParameter1 0x828 57 #define rFPGA0_XB_HSSIParameter2 0x82c 58 #define rTxAGC_B_Rate18_06 0x830 [all …]
|
/linux/Documentation/devicetree/bindings/soc/qcom/ |
H A D | qcom,rpmh-rsc.yaml | 78 enum: [ 0, 1, 2, 3 ] 97 - const: drv-0 115 '^regulators(-[0-9])?$': 133 // For a TCS whose RSC base address is 0x179C0000 and is at a DRV id of 134 // 2, the register offsets for DRV2 start at 0D00, the register 136 // DRV0: 0x179C0000 137 // DRV2: 0x179C0000 + 0x10000 = 0x179D0000 138 // DRV2: 0x179C0000 + 0x10000 * 2 = 0x179E0000 139 // TCS-OFFSET: 0xD00 145 reg = <0x179c0000 0x10000>, [all …]
|
/linux/arch/arm64/boot/dts/exynos/ |
H A D | exynos7.dtsi | 44 #clock-cells = <0>; 49 #size-cells = <0>; 51 cpu_atlas0: cpu@0 { 54 reg = <0x0>; 56 i-cache-size = <0xc000>; 59 d-cache-size = <0x8000>; 68 reg = <0x1>; 70 i-cache-size = <0xc000>; 73 d-cache-size = <0x8000>; 82 reg = <0x2>; [all …]
|
/linux/tools/perf/arch/powerpc/util/ |
H A D | book3s_hv_exits.h | 10 {0x0, "RETURN_TO_HOST"}, \ 11 {0x100, "SYSTEM_RESET"}, \ 12 {0x200, "MACHINE_CHECK"}, \ 13 {0x300, "DATA_STORAGE"}, \ 14 {0x380, "DATA_SEGMENT"}, \ 15 {0x400, "INST_STORAGE"}, \ 16 {0x480, "INST_SEGMENT"}, \ 17 {0x500, "EXTERNAL"}, \ 18 {0x502, "EXTERNAL_HV"}, \ 19 {0x600, "ALIGNMENT"}, \ [all …]
|
/linux/arch/powerpc/kvm/ |
H A D | trace_book3s.h | 10 {0x100, "SYSTEM_RESET"}, \ 11 {0x200, "MACHINE_CHECK"}, \ 12 {0x300, "DATA_STORAGE"}, \ 13 {0x380, "DATA_SEGMENT"}, \ 14 {0x400, "INST_STORAGE"}, \ 15 {0x480, "INST_SEGMENT"}, \ 16 {0x500, "EXTERNAL"}, \ 17 {0x502, "EXTERNAL_HV"}, \ 18 {0x600, "ALIGNMENT"}, \ 19 {0x700, "PROGRAM"}, \ [all …]
|
/linux/Documentation/devicetree/bindings/timer/ |
H A D | ralink,cevt-systick.yaml | 33 reg = <0xd00 0x10>;
|
/linux/drivers/net/ethernet/ti/icssg/ |
H A D | icssg_queues.c | 11 #define ICSSG_QUEUE_OFFSET 0xd00 12 #define ICSSG_QUEUE_PEEK_OFFSET 0xe00 13 #define ICSSG_QUEUE_CNT_OFFSET 0xe40 14 #define ICSSG_QUEUE_RESET_OFFSET 0xf40 47 return 0; in icssg_queue_level()
|
/linux/drivers/bus/ |
H A D | omap_l3_noc.h | 16 #define CUSTOM_ERROR 0x2 17 #define STANDARD_ERROR 0x0 18 #define INBAND_ERROR 0x0 19 #define L3_APPLICATION_ERROR 0x0 20 #define L3_DEBUG_ERROR 0x1 23 #define L3_TARG_STDERRLOG_MAIN 0x48 24 #define L3_TARG_STDERRLOG_HDR 0x4c 25 #define L3_TARG_STDERRLOG_MSTADDR 0x50 26 #define L3_TARG_STDERRLOG_INFO 0x58 27 #define L3_TARG_STDERRLOG_SLVOFSLSB 0x5c [all …]
|
/linux/drivers/gpu/drm/nouveau/nvkm/engine/nvdec/ |
H A D | gm107.c | 30 .debug = 0xd00, 44 return 0; in gm107_nvdec_nofw() 57 return nvkm_nvdec_new_(gm107_nvdec_fwif, device, type, inst, 0, pnvdec); in gm107_nvdec_new()
|
/linux/drivers/net/wireless/realtek/rtlwifi/rtl8821ae/ |
H A D | phy.c | 23 } while (0) 53 rtl_set_bbreg(hw, RRFMOD, 0xC00, 0x3); in rtl8812ae_fixspur() 54 /* 0x8AC[11:10] = 2'b11*/ in rtl8812ae_fixspur() 56 rtl_set_bbreg(hw, RRFMOD, 0xC00, 0x2); in rtl8812ae_fixspur() 57 /* 0x8AC[11:10] = 2'b10*/ in rtl8812ae_fixspur() 64 rtl_set_bbreg(hw, RRFMOD, 0x300, 0x3); in rtl8812ae_fixspur() 65 /*0x8AC[9:8] = 2'b11*/ in rtl8812ae_fixspur() 67 /* 0x8C4[30] = 1*/ in rtl8812ae_fixspur() 71 /*0x8C4[30] = 1*/ in rtl8812ae_fixspur() 73 rtl_set_bbreg(hw, RRFMOD, 0x300, 0x2); in rtl8812ae_fixspur() [all …]
|
/linux/Documentation/devicetree/bindings/gpio/ |
H A D | 8xxx_gpio.txt | 48 reg = <0xc00 0x100>; 50 interrupts = <74 0x8>; 59 reg = <0xd00 0x100>; 61 interrupts = <75 0x8>; 67 funkyfpga@0 {
|
/linux/drivers/staging/rtl8723bs/hal/ |
H A D | odm_reg.h | 16 #define ODM_BB_RESET 0x002 17 #define ODM_DUMMY 0x4fe 18 #define RF_T_METER_OLD 0x24 19 #define RF_T_METER_NEW 0x42 21 #define ODM_EDCA_VO_PARAM 0x500 22 #define ODM_EDCA_VI_PARAM 0x504 23 #define ODM_EDCA_BE_PARAM 0x508 24 #define ODM_EDCA_BK_PARAM 0x50C 25 #define ODM_TXPAUSE 0x522 28 #define ODM_FPGA_PHY0_PAGE8 0x800 [all …]
|
/linux/arch/powerpc/include/asm/ |
H A D | interrupt.h | 6 #define INTERRUPT_CRITICAL_INPUT 0x100 9 #define INTERRUPT_DEBUG 0xd00 11 #define INTERRUPT_PERFMON 0x260 12 #define INTERRUPT_DOORBELL 0x280 16 #define INTERRUPT_MACHINE_CHECK 0x200 19 #define INTERRUPT_SYSTEM_RESET 0x100 22 #define INTERRUPT_DATA_SEGMENT 0x380 23 #define INTERRUPT_INST_SEGMENT 0x480 24 #define INTERRUPT_TRACE 0xd00 25 #define INTERRUPT_H_DATA_STORAGE 0xe00 [all …]
|
H A D | kvm_asm.h | 27 #define BOOKE_INTERRUPT_CRITICAL 0 69 #define BOOK3S_INTERRUPT_SYSTEM_RESET 0x100 70 #define BOOK3S_INTERRUPT_MACHINE_CHECK 0x200 71 #define BOOK3S_INTERRUPT_DATA_STORAGE 0x300 72 #define BOOK3S_INTERRUPT_DATA_SEGMENT 0x380 73 #define BOOK3S_INTERRUPT_INST_STORAGE 0x400 74 #define BOOK3S_INTERRUPT_INST_SEGMENT 0x480 75 #define BOOK3S_INTERRUPT_EXTERNAL 0x500 76 #define BOOK3S_INTERRUPT_EXTERNAL_HV 0x502 77 #define BOOK3S_INTERRUPT_ALIGNMENT 0x600 [all …]
|
/linux/sound/soc/tegra/ |
H A D | tegra210_admaif.h | 12 #define TEGRA_ADMAIF_CHANNEL_REG_STRIDE 0x40 14 #define TEGRA210_ADMAIF_LAST_REG 0x75f 16 #define TEGRA210_ADMAIF_RX_BASE 0x0 17 #define TEGRA210_ADMAIF_TX_BASE 0x300 18 #define TEGRA210_ADMAIF_GLOBAL_BASE 0x700 20 #define TEGRA186_ADMAIF_LAST_REG 0xd5f 22 #define TEGRA186_ADMAIF_RX_BASE 0x0 23 #define TEGRA186_ADMAIF_TX_BASE 0x500 24 #define TEGRA186_ADMAIF_GLOBAL_BASE 0xd00 26 #define TEGRA_ADMAIF_GLOBAL_ENABLE 0x0 [all …]
|
/linux/drivers/accel/habanalabs/goya/ |
H A D | goya_coresight.c | 18 #define SPMU_EVENT_TYPES_OFFSET 0x400 220 "Timeout while waiting for coresight, addr: 0x%llx, position: %d, up: %d\n", in goya_coresight_timeout() 225 return 0; in goya_coresight_timeout() 243 WREG32(base_reg + 0xFB0, CORESIGHT_UNLOCK); in goya_config_stm() 251 WREG32(base_reg + 0xE80, 0x80004); in goya_config_stm() 252 WREG32(base_reg + 0xD64, 7); in goya_config_stm() 253 WREG32(base_reg + 0xD60, 0); in goya_config_stm() 254 WREG32(base_reg + 0xD00, lower_32_bits(input->he_mask)); in goya_config_stm() 255 WREG32(base_reg + 0xD20, lower_32_bits(input->sp_mask)); in goya_config_stm() 256 WREG32(base_reg + 0xD60, 1); in goya_config_stm() [all …]
|