1 /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
2 /* Copyright(c) 2020 Realtek Corporation
3 */
4
5 #ifndef __RTW89_TXRX_H__
6 #define __RTW89_TXRX_H__
7
8 #include "debug.h"
9
10 #define DATA_RATE_MODE_CTRL_MASK GENMASK(8, 7)
11 #define DATA_RATE_MODE_CTRL_MASK_V1 GENMASK(10, 8)
12 #define DATA_RATE_NOT_HT_IDX_MASK GENMASK(3, 0)
13 #define DATA_RATE_MODE_NON_HT 0x0
14 #define DATA_RATE_HT_IDX_MASK GENMASK(4, 0)
15 #define DATA_RATE_HT_IDX_MASK_V1 GENMASK(4, 0)
16 #define DATA_RATE_MODE_HT 0x1
17 #define DATA_RATE_HT_NSS_MASK GENMASK(4, 3)
18 #define DATA_RATE_VHT_HE_NSS_MASK GENMASK(6, 4)
19 #define DATA_RATE_VHT_HE_IDX_MASK GENMASK(3, 0)
20 #define DATA_RATE_NSS_MASK_V1 GENMASK(7, 5)
21 #define DATA_RATE_MCS_MASK_V1 GENMASK(4, 0)
22 #define DATA_RATE_MODE_VHT 0x2
23 #define DATA_RATE_MODE_HE 0x3
24 #define DATA_RATE_MODE_EHT 0x4
25
rtw89_get_data_rate_mode(struct rtw89_dev * rtwdev,u16 hw_rate)26 static inline u8 rtw89_get_data_rate_mode(struct rtw89_dev *rtwdev, u16 hw_rate)
27 {
28 if (rtwdev->chip->chip_gen == RTW89_CHIP_BE)
29 return u16_get_bits(hw_rate, DATA_RATE_MODE_CTRL_MASK_V1);
30
31 return u16_get_bits(hw_rate, DATA_RATE_MODE_CTRL_MASK);
32 }
33
rtw89_get_data_not_ht_idx(struct rtw89_dev * rtwdev,u16 hw_rate)34 static inline u8 rtw89_get_data_not_ht_idx(struct rtw89_dev *rtwdev, u16 hw_rate)
35 {
36 return u16_get_bits(hw_rate, DATA_RATE_NOT_HT_IDX_MASK);
37 }
38
rtw89_get_data_ht_mcs(struct rtw89_dev * rtwdev,u16 hw_rate)39 static inline u8 rtw89_get_data_ht_mcs(struct rtw89_dev *rtwdev, u16 hw_rate)
40 {
41 if (rtwdev->chip->chip_gen == RTW89_CHIP_BE)
42 return u16_get_bits(hw_rate, DATA_RATE_HT_IDX_MASK_V1);
43
44 return u16_get_bits(hw_rate, DATA_RATE_HT_IDX_MASK);
45 }
46
rtw89_get_data_mcs(struct rtw89_dev * rtwdev,u16 hw_rate)47 static inline u8 rtw89_get_data_mcs(struct rtw89_dev *rtwdev, u16 hw_rate)
48 {
49 if (rtwdev->chip->chip_gen == RTW89_CHIP_BE)
50 return u16_get_bits(hw_rate, DATA_RATE_MCS_MASK_V1);
51
52 return u16_get_bits(hw_rate, DATA_RATE_VHT_HE_IDX_MASK);
53 }
54
rtw89_get_data_ht_nss(struct rtw89_dev * rtwdev,u16 hw_rate)55 static inline u8 rtw89_get_data_ht_nss(struct rtw89_dev *rtwdev, u16 hw_rate)
56 {
57 return u16_get_bits(hw_rate, DATA_RATE_HT_NSS_MASK);
58 }
59
rtw89_get_data_nss(struct rtw89_dev * rtwdev,u16 hw_rate)60 static inline u8 rtw89_get_data_nss(struct rtw89_dev *rtwdev, u16 hw_rate)
61 {
62 if (rtwdev->chip->chip_gen == RTW89_CHIP_BE)
63 return u16_get_bits(hw_rate, DATA_RATE_NSS_MASK_V1);
64
65 return u16_get_bits(hw_rate, DATA_RATE_VHT_HE_NSS_MASK);
66 }
67
68 /* TX WD BODY DWORD 0 */
69 #define RTW89_TXWD_BODY0_WP_OFFSET GENMASK(31, 24)
70 #define RTW89_TXWD_BODY0_WP_OFFSET_V1 GENMASK(28, 24)
71 #define RTW89_TXWD_BODY0_MORE_DATA BIT(23)
72 #define RTW89_TXWD_BODY0_WD_INFO_EN BIT(22)
73 #define RTW89_TXWD_BODY0_FW_DL BIT(20)
74 #define RTW89_TXWD_BODY0_CHANNEL_DMA GENMASK(19, 16)
75 #define RTW89_TXWD_BODY0_HDR_LLC_LEN GENMASK(15, 11)
76 #define RTW89_TXWD_BODY0_STF_MODE BIT(10)
77 #define RTW89_TXWD_BODY0_WD_PAGE BIT(7)
78 #define RTW89_TXWD_BODY0_HW_AMSDU BIT(5)
79 #define RTW89_TXWD_BODY0_HW_SSN_SEL GENMASK(3, 2)
80 #define RTW89_TXWD_BODY0_HW_SSN_MODE GENMASK(1, 0)
81
82 /* TX WD BODY DWORD 1 */
83 #define RTW89_TXWD_BODY1_ADDR_INFO_NUM GENMASK(31, 26)
84 #define RTW89_TXWD_BODY1_PAYLOAD_ID GENMASK(31, 16)
85 #define RTW89_TXWD_BODY1_SEC_KEYID GENMASK(5, 4)
86 #define RTW89_TXWD_BODY1_SEC_TYPE GENMASK(3, 0)
87
88 /* TX WD BODY DWORD 2 */
89 #define RTW89_TXWD_BODY2_MACID GENMASK(30, 24)
90 #define RTW89_TXWD_BODY2_TID_INDICATE BIT(23)
91 #define RTW89_TXWD_BODY2_QSEL GENMASK(22, 17)
92 #define RTW89_TXWD_BODY2_TXPKT_SIZE GENMASK(13, 0)
93
94 /* TX WD BODY DWORD 3 */
95 #define RTW89_TXWD_BODY3_BK BIT(13)
96 #define RTW89_TXWD_BODY3_AGG_EN BIT(12)
97 #define RTW89_TXWD_BODY3_SW_SEQ GENMASK(11, 0)
98
99 /* TX WD BODY DWORD 4 */
100 #define RTW89_TXWD_BODY4_SEC_IV_L1 GENMASK(31, 24)
101 #define RTW89_TXWD_BODY4_SEC_IV_L0 GENMASK(23, 16)
102
103 /* TX WD BODY DWORD 5 */
104 #define RTW89_TXWD_BODY5_SEC_IV_H5 GENMASK(31, 24)
105 #define RTW89_TXWD_BODY5_SEC_IV_H4 GENMASK(23, 16)
106 #define RTW89_TXWD_BODY5_SEC_IV_H3 GENMASK(15, 8)
107 #define RTW89_TXWD_BODY5_SEC_IV_H2 GENMASK(7, 0)
108
109 /* TX WD BODY DWORD 6 (V1) */
110
111 /* TX WD BODY DWORD 7 (V1) */
112 #define RTW89_TXWD_BODY7_USE_RATE_V1 BIT(31)
113 #define RTW89_TXWD_BODY7_DATA_BW GENMASK(29, 28)
114 #define RTW89_TXWD_BODY7_GI_LTF GENMASK(27, 25)
115 #define RTW89_TXWD_BODY7_DATA_RATE GENMASK(24, 16)
116
117 /* TX WD INFO DWORD 0 */
118 #define RTW89_TXWD_INFO0_USE_RATE BIT(30)
119 #define RTW89_TXWD_INFO0_DATA_BW GENMASK(29, 28)
120 #define RTW89_TXWD_INFO0_GI_LTF GENMASK(27, 25)
121 #define RTW89_TXWD_INFO0_DATA_RATE GENMASK(24, 16)
122 #define RTW89_TXWD_INFO0_DATA_ER BIT(15)
123 #define RTW89_TXWD_INFO0_DATA_STBC BIT(12)
124 #define RTW89_TXWD_INFO0_DATA_LDPC BIT(11)
125 #define RTW89_TXWD_INFO0_DISDATAFB BIT(10)
126 #define RTW89_TXWD_INFO0_DATA_BW_ER BIT(8)
127 #define RTW89_TXWD_INFO0_MULTIPORT_ID GENMASK(6, 4)
128
129 /* TX WD INFO DWORD 1 */
130 #define RTW89_TXWD_INFO1_DATA_RTY_LOWEST_RATE GENMASK(24, 16)
131 #define RTW89_TXWD_INFO1_A_CTRL_BSR BIT(14)
132 #define RTW89_TXWD_INFO1_MAX_AGGNUM GENMASK(7, 0)
133
134 /* TX WD INFO DWORD 2 */
135 #define RTW89_TXWD_INFO2_AMPDU_DENSITY GENMASK(20, 18)
136 #define RTW89_TXWD_INFO2_SEC_TYPE GENMASK(12, 9)
137 #define RTW89_TXWD_INFO2_SEC_HW_ENC BIT(8)
138 #define RTW89_TXWD_INFO2_FORCE_KEY_EN BIT(8)
139 #define RTW89_TXWD_INFO2_SEC_CAM_IDX GENMASK(7, 0)
140
141 /* TX WD INFO DWORD 3 */
142
143 /* TX WD INFO DWORD 4 */
144 #define RTW89_TXWD_INFO4_RTS_EN BIT(27)
145 #define RTW89_TXWD_INFO4_HW_RTS_EN BIT(31)
146
147 /* TX WD INFO DWORD 5 */
148
149 /* TX WD BODY DWORD 0 */
150 #define BE_TXD_BODY0_EN_HWSEQ_MODE GENMASK(1, 0)
151 #define BE_TXD_BODY0_HW_SSN_SEL GENMASK(4, 2)
152 #define BE_TXD_BODY0_HWAMSDU BIT(5)
153 #define BE_TXD_BODY0_HW_SEC_IV BIT(6)
154 #define BE_TXD_BODY0_WD_PAGE BIT(7)
155 #define BE_TXD_BODY0_CHK_EN BIT(8)
156 #define BE_TXD_BODY0_WP_INT BIT(9)
157 #define BE_TXD_BODY0_STF_MODE BIT(10)
158 #define BE_TXD_BODY0_HDR_LLC_LEN GENMASK(15, 11)
159 #define BE_TXD_BODY0_CH_DMA GENMASK(19, 16)
160 #define BE_TXD_BODY0_SMH_EN BIT(20)
161 #define BE_TXD_BODY0_PKT_OFFSET BIT(21)
162 #define BE_TXD_BODY0_WDINFO_EN BIT(22)
163 #define BE_TXD_BODY0_MOREDATA BIT(23)
164 #define BE_TXD_BODY0_WP_OFFSET_V1 GENMASK(27, 24)
165 #define BE_TXD_BODY0_AZ_FTM_SEC_V1 BIT(28)
166 #define BE_TXD_BODY0_WD_SOURCE GENMASK(30, 29)
167 #define BE_TXD_BODY0_HCI_SEQNUM_MODE BIT(31)
168
169 /* TX WD BODY DWORD 1 */
170 #define BE_TXD_BODY1_DMA_TXAGG_NUM GENMASK(6, 0)
171 #define BE_TXD_BODY1_REUSE_NUM GENMASK(11, 7)
172 #define BE_TXD_BODY1_SEC_TYPE GENMASK(15, 12)
173 #define BE_TXD_BODY1_SEC_KEYID GENMASK(17, 16)
174 #define BE_TXD_BODY1_SW_SEC_IV BIT(18)
175 #define BE_TXD_BODY1_REUSE_SIZE GENMASK(23, 20)
176 #define BE_TXD_BODY1_REUSE_START_OFFSET GENMASK(25, 24)
177 #define BE_TXD_BODY1_ADDR_INFO_NUM GENMASK(31, 26)
178
179 /* TX WD BODY DWORD 2 */
180 #define BE_TXD_BODY2_TXPKTSIZE GENMASK(13, 0)
181 #define BE_TXD_BODY2_AGG_EN BIT(14)
182 #define BE_TXD_BODY2_BK BIT(15)
183 #define BE_TXD_BODY2_MACID_EXTEND BIT(16)
184 #define BE_TXD_BODY2_QSEL GENMASK(22, 17)
185 #define BE_TXD_BODY2_TID_IND BIT(23)
186 #define BE_TXD_BODY2_MACID GENMASK(31, 24)
187
188 /* TX WD BODY DWORD 3 */
189 #define BE_TXD_BODY3_WIFI_SEQ GENMASK(11, 0)
190 #define BE_TXD_BODY3_MLO_FLAG BIT(12)
191 #define BE_TXD_BODY3_IS_MLD_SW_EN BIT(13)
192 #define BE_TXD_BODY3_TRY_RATE BIT(14)
193 #define BE_TXD_BODY3_RELINK_FLAG_V1 BIT(15)
194 #define BE_TXD_BODY3_BAND0_SU_TC_V1 GENMASK(21, 16)
195 #define BE_TXD_BODY3_TOTAL_TC GENMASK(27, 22)
196 #define BE_TXD_BODY3_RU_RTY BIT(28)
197 #define BE_TXD_BODY3_MU_PRI_RTY BIT(29)
198 #define BE_TXD_BODY3_MU_2ND_RTY BIT(30)
199 #define BE_TXD_BODY3_BAND1_SU_RTY_V1 BIT(31)
200
201 /* TX WD BODY DWORD 4 */
202 #define BE_TXD_BODY4_TXDESC_CHECKSUM GENMASK(15, 0)
203 #define BE_TXD_BODY4_SEC_IV_L0 GENMASK(23, 16)
204 #define BE_TXD_BODY4_SEC_IV_L1 GENMASK(31, 24)
205
206 /* TX WD BODY DWORD 5 */
207 #define BE_TXD_BODY5_SEC_IV_H2 GENMASK(7, 0)
208 #define BE_TXD_BODY5_SEC_IV_H3 GENMASK(15, 8)
209 #define BE_TXD_BODY5_SEC_IV_H4 GENMASK(23, 16)
210 #define BE_TXD_BODY5_SEC_IV_H5 GENMASK(31, 24)
211
212 /* TX WD BODY DWORD 6 */
213 #define BE_TXD_BODY6_MU_TC GENMASK(4, 0)
214 #define BE_TXD_BODY6_RU_TC GENMASK(9, 5)
215 #define BE_TXD_BODY6_PS160 BIT(10)
216 #define BE_TXD_BODY6_BMC BIT(11)
217 #define BE_TXD_BODY6_NO_ACK BIT(12)
218 #define BE_TXD_BODY6_UPD_WLAN_HDR BIT(13)
219 #define BE_TXD_BODY6_A4_HDR BIT(14)
220 #define BE_TXD_BODY6_EOSP_BIT BIT(15)
221 #define BE_TXD_BODY6_S_IDX GENMASK(23, 16)
222 #define BE_TXD_BODY6_RU_POS GENMASK(31, 24)
223
224 /* TX WD BODY DWORD 7 */
225 #define BE_TXD_BODY7_RTS_TC GENMASK(5, 0)
226 #define BE_TXD_BODY7_MSDU_NUM GENMASK(9, 6)
227 #define BE_TXD_BODY7_DATA_ER BIT(10)
228 #define BE_TXD_BODY7_DATA_BW_ER BIT(11)
229 #define BE_TXD_BODY7_DATA_DCM BIT(12)
230 #define BE_TXD_BODY7_GI_LTF GENMASK(15, 13)
231 #define BE_TXD_BODY7_DATARATE GENMASK(27, 16)
232 #define BE_TXD_BODY7_DATA_BW GENMASK(30, 28)
233 #define BE_TXD_BODY7_USERATE_SEL BIT(31)
234
235 /* TX WD INFO DWORD 0 */
236 #define BE_TXD_INFO0_MBSSID GENMASK(3, 0)
237 #define BE_TXD_INFO0_MULTIPORT_ID GENMASK(6, 4)
238 #define BE_TXD_INFO0_DISRTSFB BIT(9)
239 #define BE_TXD_INFO0_DISDATAFB BIT(10)
240 #define BE_TXD_INFO0_DATA_LDPC BIT(11)
241 #define BE_TXD_INFO0_DATA_STBC BIT(12)
242 #define BE_TXD_INFO0_DATA_TXCNT_LMT GENMASK(21, 16)
243 #define BE_TXD_INFO0_DATA_TXCNT_LMT_SEL BIT(22)
244 #define BE_TXD_INFO0_RESP_PHYSTS_CSI_EN_V1 BIT(23)
245 #define BE_TXD_INFO0_RLS_TO_CPUIO BIT(30)
246 #define BE_TXD_INFO0_ACK_CH_INFO BIT(31)
247
248 /* TX WD INFO DWORD 1 */
249 #define BE_TXD_INFO1_MAX_AGG_NUM GENMASK(7, 0)
250 #define BE_TXD_INFO1_BCN_SRCH_SEQ GENMASK(9, 8)
251 #define BE_TXD_INFO1_NAVUSEHDR BIT(10)
252 #define BE_TXD_INFO1_A_CTRL_BQR BIT(12)
253 #define BE_TXD_INFO1_A_CTRL_BSR BIT(14)
254 #define BE_TXD_INFO1_A_CTRL_CAS BIT(15)
255 #define BE_TXD_INFO1_DATA_RTY_LOWEST_RATE GENMASK(27, 16)
256 #define BE_TXD_INFO1_SW_DEFINE GENMASK(31, 28)
257
258 /* TX WD INFO DWORD 2 */
259 #define BE_TXD_INFO2_SEC_CAM_IDX GENMASK(7, 0)
260 #define BE_TXD_INFO2_FORCE_KEY_EN BIT(8)
261 #define BE_TXD_INFO2_LIFETIME_SEL GENMASK(15, 13)
262 #define BE_TXD_INFO2_FORCE_TXOP BIT(17)
263 #define BE_TXD_INFO2_AMPDU_DENSITY GENMASK(20, 18)
264 #define BE_TXD_INFO2_LSIG_TXOP_EN BIT(21)
265 #define BE_TXD_INFO2_OBW_CTS2SELF_DUP_TYPE GENMASK(29, 26)
266 #define BE_TXD_INFO2_SPE_RPT_V1 BIT(30)
267 #define BE_TXD_INFO2_SIFS_TX_V1 BIT(31)
268
269 /* TX WD INFO DWORD 3 */
270 #define BE_TXD_INFO3_SPE_PKT GENMASK(3, 0)
271 #define BE_TXD_INFO3_SPE_PKT_TYPE GENMASK(7, 4)
272 #define BE_TXD_INFO3_CQI_SND BIT(8)
273 #define BE_TXD_INFO3_RTT_EN BIT(9)
274 #define BE_TXD_INFO3_HT_DATA_SND_V1 BIT(10)
275 #define BE_TXD_INFO3_BT_NULL BIT(11)
276 #define BE_TXD_INFO3_TRI_FRAME BIT(12)
277 #define BE_TXD_INFO3_NULL_0 BIT(13)
278 #define BE_TXD_INFO3_NULL_1 BIT(14)
279 #define BE_TXD_INFO3_RAW BIT(15)
280 #define BE_TXD_INFO3_GROUP_BIT_IE_OFFSET GENMASK(23, 16)
281 #define BE_TXD_INFO3_SIGNALING_TA_PKT_EN BIT(25)
282 #define BE_TXD_INFO3_BCNPKT_TSF_CTRL BIT(26)
283 #define BE_TXD_INFO3_SIGNALING_TA_PKT_SC GENMASK(30, 27)
284 #define BE_TXD_INFO3_FORCE_BSS_CLR BIT(31)
285
286 /* TX WD INFO DWORD 4 */
287 #define BE_TXD_INFO4_PUNCTURE_PATTERN GENMASK(15, 0)
288 #define BE_TXD_INFO4_PUNC_MODE GENMASK(17, 16)
289 #define BE_TXD_INFO4_SW_TX_OK_0 BIT(18)
290 #define BE_TXD_INFO4_SW_TX_OK_1 BIT(19)
291 #define BE_TXD_INFO4_SW_TX_PWR_DBM GENMASK(26, 23)
292 #define BE_TXD_INFO4_RTS_EN BIT(27)
293 #define BE_TXD_INFO4_CTS2SELF BIT(28)
294 #define BE_TXD_INFO4_CCA_RTS GENMASK(30, 29)
295 #define BE_TXD_INFO4_HW_RTS_EN BIT(31)
296
297 /* TX WD INFO DWORD 5 */
298 #define BE_TXD_INFO5_SR_RATE_V1 GENMASK(4, 0)
299 #define BE_TXD_INFO5_SR_EN_V1 BIT(5)
300 #define BE_TXD_INFO5_NDPA_DURATION GENMASK(31, 16)
301
302 /* TX WD INFO DWORD 6 */
303 #define BE_TXD_INFO6_UL_APEP_LEN GENMASK(11, 0)
304 #define BE_TXD_INFO6_UL_GI_LTF GENMASK(14, 12)
305 #define BE_TXD_INFO6_UL_DOPPLER BIT(15)
306 #define BE_TXD_INFO6_UL_STBC BIT(16)
307 #define BE_TXD_INFO6_UL_LENGTH_REF GENMASK(21, 18)
308 #define BE_TXD_INFO6_UL_RF_GAIN_IDX GENMASK(31, 22)
309
310 /* TX WD INFO DWORD 7 */
311 #define BE_TXD_INFO7_UL_FIXED_GAIN_EN BIT(0)
312 #define BE_TXD_INFO7_UL_PRI_EXP_RSSI_DBM GENMASK(7, 1)
313 #define BE_TXD_INFO7_ELNA_IDX BIT(8)
314 #define BE_TXD_INFO7_UL_APEP_UNIT GENMASK(10, 9)
315 #define BE_TXD_INFO7_UL_TRI_PAD GENMASK(13, 11)
316 #define BE_TXD_INFO7_UL_T_PE GENMASK(15, 14)
317 #define BE_TXD_INFO7_UL_EHT_USR_PRES BIT(16)
318 #define BE_TXD_INFO7_UL_HELTF_SYMBOL_NUM GENMASK(19, 17)
319 #define BE_TXD_INFO7_ULBW GENMASK(21, 20)
320 #define BE_TXD_INFO7_ULBW_EXT GENMASK(23, 22)
321 #define BE_TXD_INFO7_USE_WD_UL GENMASK(25, 24)
322 #define BE_TXD_INFO7_EXTEND_MODE_SEL GENMASK(31, 28)
323
324 /* RX WD dword0 */
325 #define AX_RXD_RPKT_LEN_MASK GENMASK(13, 0)
326 #define AX_RXD_SHIFT_MASK GENMASK(15, 14)
327 #define AX_RXD_WL_HD_IV_LEN_MASK GENMASK(21, 16)
328 #define AX_RXD_BB_SEL BIT(22)
329 #define AX_RXD_MAC_INFO_VLD BIT(23)
330 #define AX_RXD_RPKT_TYPE_MASK GENMASK(27, 24)
331 #define AX_RXD_DRV_INFO_SIZE_MASK GENMASK(30, 28)
332 #define AX_RXD_LONG_RXD BIT(31)
333
334 /* RX WD dword1 */
335 #define AX_RXD_PPDU_TYPE_MASK GENMASK(3, 0)
336 #define AX_RXD_PPDU_CNT_MASK GENMASK(6, 4)
337 #define AX_RXD_SR_EN BIT(7)
338 #define AX_RXD_USER_ID_MASK GENMASK(15, 8)
339 #define AX_RXD_USER_ID_v1_MASK GENMASK(13, 8)
340 #define AX_RXD_RX_DATARATE_MASK GENMASK(24, 16)
341 #define AX_RXD_RX_GI_LTF_MASK GENMASK(27, 25)
342 #define AX_RXD_NON_SRG_PPDU BIT(28)
343 #define AX_RXD_INTER_PPDU BIT(29)
344 #define AX_RXD_NON_SRG_PPDU_v1 BIT(14)
345 #define AX_RXD_INTER_PPDU_v1 BIT(15)
346 #define AX_RXD_BW_MASK GENMASK(31, 30)
347 #define AX_RXD_BW_v1_MASK GENMASK(31, 29)
348
349 /* RX WD dword2 */
350 #define AX_RXD_FREERUN_CNT_MASK GENMASK(31, 0)
351
352 /* RX WD dword3 */
353 #define AX_RXD_A1_MATCH BIT(0)
354 #define AX_RXD_SW_DEC BIT(1)
355 #define AX_RXD_HW_DEC BIT(2)
356 #define AX_RXD_AMPDU BIT(3)
357 #define AX_RXD_AMPDU_END_PKT BIT(4)
358 #define AX_RXD_AMSDU BIT(5)
359 #define AX_RXD_AMSDU_CUT BIT(6)
360 #define AX_RXD_LAST_MSDU BIT(7)
361 #define AX_RXD_BYPASS BIT(8)
362 #define AX_RXD_CRC32_ERR BIT(9)
363 #define AX_RXD_ICV_ERR BIT(10)
364 #define AX_RXD_MAGIC_WAKE BIT(11)
365 #define AX_RXD_UNICAST_WAKE BIT(12)
366 #define AX_RXD_PATTERN_WAKE BIT(13)
367 #define AX_RXD_GET_CH_INFO_MASK GENMASK(15, 14)
368 #define AX_RXD_PATTERN_IDX_MASK GENMASK(20, 16)
369 #define AX_RXD_TARGET_IDC_MASK GENMASK(23, 21)
370 #define AX_RXD_CHKSUM_OFFLOAD_EN BIT(24)
371 #define AX_RXD_WITH_LLC BIT(25)
372 #define AX_RXD_RX_STATISTICS BIT(26)
373
374 /* RX WD dword4 */
375 #define AX_RXD_TYPE_MASK GENMASK(1, 0)
376 #define AX_RXD_MC BIT(2)
377 #define AX_RXD_BC BIT(3)
378 #define AX_RXD_MD BIT(4)
379 #define AX_RXD_MF BIT(5)
380 #define AX_RXD_PWR BIT(6)
381 #define AX_RXD_QOS BIT(7)
382 #define AX_RXD_TID_MASK GENMASK(11, 8)
383 #define AX_RXD_EOSP BIT(12)
384 #define AX_RXD_HTC BIT(13)
385 #define AX_RXD_QNULL BIT(14)
386 #define AX_RXD_SEQ_MASK GENMASK(27, 16)
387 #define AX_RXD_FRAG_MASK GENMASK(31, 28)
388
389 /* RX WD dword5 */
390 #define AX_RXD_SEC_CAM_IDX_MASK GENMASK(7, 0)
391 #define AX_RXD_ADDR_CAM_MASK GENMASK(15, 8)
392 #define AX_RXD_MAC_ID_MASK GENMASK(23, 16)
393 #define AX_RXD_RX_PL_ID_MASK GENMASK(27, 24)
394 #define AX_RXD_ADDR_CAM_VLD BIT(28)
395 #define AX_RXD_ADDR_FWD_EN BIT(29)
396 #define AX_RXD_RX_PL_MATCH BIT(30)
397
398 /* RX WD dword6 */
399 #define AX_RXD_MAC_ADDR_MASK GENMASK(31, 0)
400
401 /* RX WD dword7 */
402 #define AX_RXD_MAC_ADDR_H_MASK GENMASK(15, 0)
403 #define AX_RXD_SMART_ANT BIT(16)
404 #define AX_RXD_SEC_TYPE_MASK GENMASK(20, 17)
405 #define AX_RXD_HDR_CNV BIT(21)
406 #define AX_RXD_HDR_OFFSET_MASK GENMASK(26, 22)
407 #define AX_RXD_BIP_KEYID BIT(27)
408 #define AX_RXD_BIP_ENC BIT(28)
409
410 struct rtw89_rxinfo_user {
411 __le32 w0;
412 };
413
414 #define RTW89_RXINFO_USER_MAC_ID_VALID BIT(0)
415 #define RTW89_RXINFO_USER_DATA BIT(1)
416 #define RTW89_RXINFO_USER_CTRL BIT(2)
417 #define RTW89_RXINFO_USER_MGMT BIT(3)
418 #define RTW89_RXINFO_USER_BCN BIT(4)
419 #define RTW89_RXINFO_USER_MACID GENMASK(15, 8)
420
421 struct rtw89_rxinfo {
422 __le32 w0;
423 __le32 w1;
424 struct rtw89_rxinfo_user user[];
425 } __packed;
426
427 #define RTW89_RXINFO_W0_USR_NUM GENMASK(3, 0)
428 #define RTW89_RXINFO_W0_USR_NUM_V1 GENMASK(4, 0)
429 #define RTW89_RXINFO_W0_FW_DEFINE GENMASK(15, 8)
430 #define RTW89_RXINFO_W0_PLCP_LEN_V1 GENMASK(23, 16)
431 #define RTW89_RXINFO_W0_LSIG_LEN GENMASK(27, 16)
432 #define RTW89_RXINFO_W0_INVALID_V1 BIT(27)
433 #define RTW89_RXINFO_W0_IS_TO_SELF BIT(28)
434 #define RTW89_RXINFO_W0_RX_CNT_VLD BIT(29)
435 #define RTW89_RXINFO_W0_LONG_RXD GENMASK(31, 30)
436 #define RTW89_RXINFO_W1_SERVICE GENMASK(15, 0)
437 #define RTW89_RXINFO_W1_PLCP_LEN GENMASK(23, 16)
438
439 struct rtw89_phy_sts_hdr {
440 __le32 w0;
441 __le32 w1;
442 } __packed;
443
444 #define RTW89_PHY_STS_HDR_W0_IE_MAP GENMASK(4, 0)
445 #define RTW89_PHY_STS_HDR_W0_HDR_2_EN BIT(5)
446 #define RTW89_PHY_STS_HDR_W0_VALID BIT(7)
447 #define RTW89_PHY_STS_HDR_W0_LEN GENMASK(15, 8)
448 #define RTW89_PHY_STS_HDR_W0_RSSI_AVG GENMASK(31, 24)
449 #define RTW89_PHY_STS_HDR_W1_RSSI_A GENMASK(7, 0)
450 #define RTW89_PHY_STS_HDR_W1_RSSI_B GENMASK(15, 8)
451 #define RTW89_PHY_STS_HDR_W1_RSSI_C GENMASK(23, 16)
452 #define RTW89_PHY_STS_HDR_W1_RSSI_D GENMASK(31, 24)
453
454 struct rtw89_phy_sts_hdr_v2 {
455 __le32 w0;
456 __le32 w1;
457 } __packed;
458
459 #define RTW89_PHY_STS_HDR_V2_W0_PATH_EN GENMASK(20, 16)
460
461 struct rtw89_phy_sts_iehdr {
462 __le32 w0;
463 };
464
465 #define RTW89_PHY_STS_IEHDR_TYPE GENMASK(4, 0)
466 #define RTW89_PHY_STS_IEHDR_LEN GENMASK(11, 5)
467
468 /* BE RXD dword0 */
469 #define BE_RXD_RPKT_LEN_MASK GENMASK(13, 0)
470 #define BE_RXD_SHIFT_MASK GENMASK(15, 14)
471 #define BE_RXD_DRV_INFO_SZ_MASK GENMASK(19, 18)
472 #define BE_RXD_HDR_CNV_SZ_MASK GENMASK(21, 20)
473 #define BE_RXD_PHY_RPT_SZ_MASK GENMASK(23, 22)
474 #define BE_RXD_RPKT_TYPE_MASK GENMASK(29, 24)
475 #define BE_RXD_BB_SEL BIT(30)
476 #define BE_RXD_LONG_RXD BIT(31)
477
478 /* BE RXD dword1 */
479 #define BE_RXD_PKT_ID_MASK GENMASK(11, 0)
480 #define BE_RXD_FWD_TARGET_MASK GENMASK(23, 16)
481 #define BE_RXD_BCN_FW_INFO_MASK GENMASK(25, 24)
482 #define BE_RXD_FW_RLS BIT(26)
483
484 /* BE RXD dword2 */
485 #define BE_RXD_MAC_ID_MASK GENMASK(7, 0)
486 #define BE_RXD_TYPE_MASK GENMASK(11, 10)
487 #define BE_RXD_LAST_MSDU BIT(12)
488 #define BE_RXD_AMSDU_CUT BIT(13)
489 #define BE_RXD_ADDR_CAM_VLD BIT(14)
490 #define BE_RXD_REORDER BIT(15)
491 #define BE_RXD_SEQ_MASK GENMASK(27, 16)
492 #define BE_RXD_TID_MASK GENMASK(31, 28)
493
494 /* BE RXD dword3 */
495 #define BE_RXD_SEC_TYPE_MASK GENMASK(3, 0)
496 #define BE_RXD_BIP_KEYID BIT(4)
497 #define BE_RXD_BIP_ENC BIT(5)
498 #define BE_RXD_CRC32_ERR BIT(6)
499 #define BE_RXD_ICV_ERR BIT(7)
500 #define BE_RXD_HW_DEC BIT(8)
501 #define BE_RXD_SW_DEC BIT(9)
502 #define BE_RXD_A1_MATCH BIT(10)
503 #define BE_RXD_AMPDU BIT(11)
504 #define BE_RXD_AMPDU_EOF BIT(12)
505 #define BE_RXD_AMSDU BIT(13)
506 #define BE_RXD_MC BIT(14)
507 #define BE_RXD_BC BIT(15)
508 #define BE_RXD_MD BIT(16)
509 #define BE_RXD_MF BIT(17)
510 #define BE_RXD_PWR BIT(18)
511 #define BE_RXD_QOS BIT(19)
512 #define BE_RXD_EOSP BIT(20)
513 #define BE_RXD_HTC BIT(21)
514 #define BE_RXD_QNULL BIT(22)
515 #define BE_RXD_A4_FRAME BIT(23)
516 #define BE_RXD_FRAG_MASK GENMASK(27, 24)
517 #define BE_RXD_GET_CH_INFO_V1_MASK GENMASK(31, 30)
518
519 /* BE RXD dword4 */
520 #define BE_RXD_PPDU_TYPE_MASK GENMASK(7, 0)
521 #define BE_RXD_PPDU_CNT_MASK GENMASK(10, 8)
522 #define BE_RXD_BW_MASK GENMASK(14, 12)
523 #define BE_RXD_RX_GI_LTF_MASK GENMASK(18, 16)
524 #define BE_RXD_RX_REORDER_FIELD_EN BIT(19)
525 #define BE_RXD_RX_DATARATE_MASK GENMASK(31, 20)
526
527 /* BE RXD dword5 */
528 #define BE_RXD_FREERUN_CNT_MASK GENMASK(31, 0)
529
530 /* BE RXD dword6 */
531 #define BE_RXD_ADDR_CAM_MASK GENMASK(7, 0)
532 #define BE_RXD_SR_EN BIT(13)
533 #define BE_RXD_NON_SRG_PPDU BIT(14)
534 #define BE_RXD_INTER_PPDU BIT(15)
535 #define BE_RXD_USER_ID_MASK GENMASK(21, 16)
536 #define BE_RXD_RX_STATISTICS BIT(22)
537 #define BE_RXD_SMART_ANT BIT(23)
538 #define BE_RXD_SEC_CAM_IDX_MASK GENMASK(31, 24)
539
540 /* BE RXD dword7 */
541 #define BE_RXD_PATTERN_IDX_MASK GENMASK(4, 0)
542 #define BE_RXD_MAGIC_WAKE BIT(5)
543 #define BE_RXD_UNICAST_WAKE BIT(6)
544 #define BE_RXD_PATTERN_WAKE BIT(7)
545 #define BE_RXD_RX_PL_MATCH BIT(8)
546 #define BE_RXD_RX_PL_ID_MASK GENMASK(15, 12)
547 #define BE_RXD_HDR_CNV BIT(16)
548 #define BE_RXD_NAT25_HIT BIT(17)
549 #define BE_RXD_IS_DA BIT(18)
550 #define BE_RXD_CHKSUM_OFFLOAD_EN BIT(19)
551 #define BE_RXD_RXSC_ENTRY_MASK GENMASK(22, 20)
552 #define BE_RXD_RXSC_HIT BIT(23)
553 #define BE_RXD_WITH_LLC BIT(24)
554 #define BE_RXD_RX_AGG_FIELD_EN BIT(25)
555
556 /* BE RXD dword8 */
557 #define BE_RXD_MAC_ADDR_MASK GENMASK(31, 0)
558
559 /* BE RXD dword9 */
560 #define BE_RXD_MAC_ADDR_H_MASK GENMASK(15, 0)
561 #define BE_RXD_HDR_OFFSET_MASK GENMASK(20, 16)
562 #define BE_RXD_WL_HD_IV_LEN_MASK GENMASK(26, 21)
563
564 /* BE RXD - PHY RPT dword0 */
565 #define BE_RXD_PHY_RSSI GENMASK(11, 0)
566
567 struct rtw89_phy_sts_ie00 {
568 __le32 w0;
569 __le32 w1;
570 __le32 w2;
571 __le32 w3;
572 } __packed;
573
574 #define RTW89_PHY_STS_IE00_W0_RPL GENMASK(15, 7)
575
576 struct rtw89_phy_sts_ie00_v2 {
577 __le32 w0;
578 __le32 w1;
579 __le32 w2;
580 __le32 w3;
581 __le32 w4;
582 __le32 w5;
583 __le32 w6;
584 __le32 w7;
585 } __packed;
586
587 #define RTW89_PHY_STS_IE00_V2_W4_RPL_TD_A GENMASK(8, 0)
588 #define RTW89_PHY_STS_IE00_V2_W4_RPL_TD_B GENMASK(17, 9)
589 #define RTW89_PHY_STS_IE00_V2_W4_RPL_TD_C GENMASK(26, 18)
590 #define RTW89_PHY_STS_IE00_V2_W5_RPL_TD_D GENMASK(8, 0)
591
592 struct rtw89_phy_sts_ie01 {
593 __le32 w0;
594 __le32 w1;
595 __le32 w2;
596 __le32 w3;
597 __le32 w4;
598 __le32 w5;
599 } __packed;
600
601 #define RTW89_PHY_STS_IE01_W0_CH_IDX GENMASK(23, 16)
602 #define RTW89_PHY_STS_IE01_W0_RSSI_AVG_FD GENMASK(15, 8)
603 #define RTW89_PHY_STS_IE01_W0_RX_PATH_EN GENMASK(31, 28)
604 #define RTW89_PHY_STS_IE01_W1_FD_CFO GENMASK(19, 8)
605 #define RTW89_PHY_STS_IE01_W1_PREMB_CFO GENMASK(31, 20)
606 #define RTW89_PHY_STS_IE01_W2_AVG_SNR GENMASK(5, 0)
607 #define RTW89_PHY_STS_IE01_W2_EVM_MAX GENMASK(15, 8)
608 #define RTW89_PHY_STS_IE01_W2_EVM_MIN GENMASK(23, 16)
609 #define RTW89_PHY_STS_IE01_W2_LDPC BIT(28)
610 #define RTW89_PHY_STS_IE01_W2_STBC BIT(30)
611
612 struct rtw89_phy_sts_ie01_v2 {
613 __le32 w0;
614 __le32 w1;
615 __le32 w2;
616 __le32 w3;
617 __le32 w4;
618 __le32 w5;
619 __le32 w6;
620 __le32 w7;
621 __le32 w8;
622 __le32 w9;
623 } __packed;
624
625 #define RTW89_PHY_STS_IE01_V2_W5_BW_IDX GENMASK(31, 29)
626 #define RTW89_PHY_STS_IE01_V2_W8_RPL_FD_A GENMASK(11, 4)
627 #define RTW89_PHY_STS_IE01_V2_W8_RPL_FD_B GENMASK(23, 16)
628 #define RTW89_PHY_STS_IE01_V2_W9_RPL_FD_C GENMASK(11, 4)
629 #define RTW89_PHY_STS_IE01_V2_W9_RPL_FD_D GENMASK(23, 16)
630
631 enum rtw89_tx_channel {
632 RTW89_TXCH_ACH0 = 0,
633 RTW89_TXCH_ACH1 = 1,
634 RTW89_TXCH_ACH2 = 2,
635 RTW89_TXCH_ACH3 = 3,
636 RTW89_TXCH_ACH4 = 4,
637 RTW89_TXCH_ACH5 = 5,
638 RTW89_TXCH_ACH6 = 6,
639 RTW89_TXCH_ACH7 = 7,
640 RTW89_TXCH_CH8 = 8, /* MGMT Band 0 */
641 RTW89_TXCH_CH9 = 9, /* HI Band 0 */
642 RTW89_TXCH_CH10 = 10, /* MGMT Band 1 */
643 RTW89_TXCH_CH11 = 11, /* HI Band 1 */
644 RTW89_TXCH_CH12 = 12, /* FW CMD */
645
646 /* keep last */
647 RTW89_TXCH_NUM,
648 RTW89_TXCH_MAX = RTW89_TXCH_NUM - 1
649 };
650
651 enum rtw89_rx_channel {
652 RTW89_RXCH_RXQ = 0,
653 RTW89_RXCH_RPQ = 1,
654
655 /* keep last */
656 RTW89_RXCH_NUM,
657 RTW89_RXCH_MAX = RTW89_RXCH_NUM - 1
658 };
659
660 enum rtw89_tx_qsel {
661 RTW89_TX_QSEL_BE_0 = 0x00,
662 RTW89_TX_QSEL_BK_0 = 0x01,
663 RTW89_TX_QSEL_VI_0 = 0x02,
664 RTW89_TX_QSEL_VO_0 = 0x03,
665 RTW89_TX_QSEL_BE_1 = 0x04,
666 RTW89_TX_QSEL_BK_1 = 0x05,
667 RTW89_TX_QSEL_VI_1 = 0x06,
668 RTW89_TX_QSEL_VO_1 = 0x07,
669 RTW89_TX_QSEL_BE_2 = 0x08,
670 RTW89_TX_QSEL_BK_2 = 0x09,
671 RTW89_TX_QSEL_VI_2 = 0x0a,
672 RTW89_TX_QSEL_VO_2 = 0x0b,
673 RTW89_TX_QSEL_BE_3 = 0x0c,
674 RTW89_TX_QSEL_BK_3 = 0x0d,
675 RTW89_TX_QSEL_VI_3 = 0x0e,
676 RTW89_TX_QSEL_VO_3 = 0x0f,
677 RTW89_TX_QSEL_B0_BCN = 0x10,
678 RTW89_TX_QSEL_B0_HI = 0x11,
679 RTW89_TX_QSEL_B0_MGMT = 0x12,
680 RTW89_TX_QSEL_B0_NOPS = 0x13,
681 RTW89_TX_QSEL_B0_MGMT_FAST = 0x14,
682 /* reserved */
683 /* reserved */
684 /* reserved */
685 RTW89_TX_QSEL_B1_BCN = 0x18,
686 RTW89_TX_QSEL_B1_HI = 0x19,
687 RTW89_TX_QSEL_B1_MGMT = 0x1a,
688 RTW89_TX_QSEL_B1_NOPS = 0x1b,
689 RTW89_TX_QSEL_B1_MGMT_FAST = 0x1c,
690 /* reserved */
691 /* reserved */
692 /* reserved */
693 };
694
rtw89_core_get_qsel(struct rtw89_dev * rtwdev,u8 tid)695 static inline u8 rtw89_core_get_qsel(struct rtw89_dev *rtwdev, u8 tid)
696 {
697 switch (tid) {
698 default:
699 rtw89_warn(rtwdev, "Should use tag 1d: %d\n", tid);
700 fallthrough;
701 case 0:
702 case 3:
703 return RTW89_TX_QSEL_BE_0;
704 case 1:
705 case 2:
706 return RTW89_TX_QSEL_BK_0;
707 case 4:
708 case 5:
709 return RTW89_TX_QSEL_VI_0;
710 case 6:
711 case 7:
712 return RTW89_TX_QSEL_VO_0;
713 }
714 }
715
716 static inline u8
rtw89_core_get_qsel_mgmt(struct rtw89_dev * rtwdev,struct rtw89_core_tx_request * tx_req)717 rtw89_core_get_qsel_mgmt(struct rtw89_dev *rtwdev, struct rtw89_core_tx_request *tx_req)
718 {
719 struct rtw89_tx_desc_info *desc_info = &tx_req->desc_info;
720 struct rtw89_vif_link *rtwvif_link = tx_req->rtwvif_link;
721
722 if (desc_info->hiq) {
723 if (rtwvif_link->mac_idx == RTW89_MAC_1)
724 return RTW89_TX_QSEL_B1_HI;
725 else
726 return RTW89_TX_QSEL_B0_HI;
727 }
728
729 if (rtwvif_link->mac_idx == RTW89_MAC_1)
730 return RTW89_TX_QSEL_B1_MGMT;
731 else
732 return RTW89_TX_QSEL_B0_MGMT;
733 }
734
rtw89_core_get_ch_dma(struct rtw89_dev * rtwdev,u8 qsel)735 static inline u8 rtw89_core_get_ch_dma(struct rtw89_dev *rtwdev, u8 qsel)
736 {
737 switch (qsel) {
738 default:
739 rtw89_warn(rtwdev, "Cannot map qsel to dma: %d\n", qsel);
740 fallthrough;
741 case RTW89_TX_QSEL_BE_0:
742 case RTW89_TX_QSEL_BE_1:
743 case RTW89_TX_QSEL_BE_2:
744 case RTW89_TX_QSEL_BE_3:
745 return RTW89_TXCH_ACH0;
746 case RTW89_TX_QSEL_BK_0:
747 case RTW89_TX_QSEL_BK_1:
748 case RTW89_TX_QSEL_BK_2:
749 case RTW89_TX_QSEL_BK_3:
750 return RTW89_TXCH_ACH1;
751 case RTW89_TX_QSEL_VI_0:
752 case RTW89_TX_QSEL_VI_1:
753 case RTW89_TX_QSEL_VI_2:
754 case RTW89_TX_QSEL_VI_3:
755 return RTW89_TXCH_ACH2;
756 case RTW89_TX_QSEL_VO_0:
757 case RTW89_TX_QSEL_VO_1:
758 case RTW89_TX_QSEL_VO_2:
759 case RTW89_TX_QSEL_VO_3:
760 return RTW89_TXCH_ACH3;
761 case RTW89_TX_QSEL_B0_MGMT:
762 return RTW89_TXCH_CH8;
763 case RTW89_TX_QSEL_B0_HI:
764 return RTW89_TXCH_CH9;
765 case RTW89_TX_QSEL_B1_MGMT:
766 return RTW89_TXCH_CH10;
767 case RTW89_TX_QSEL_B1_HI:
768 return RTW89_TXCH_CH11;
769 }
770 }
771
rtw89_core_get_tid_indicate(struct rtw89_dev * rtwdev,u8 tid)772 static inline u8 rtw89_core_get_tid_indicate(struct rtw89_dev *rtwdev, u8 tid)
773 {
774 switch (tid) {
775 case 3:
776 case 2:
777 case 5:
778 case 7:
779 return 1;
780 default:
781 rtw89_warn(rtwdev, "Should use tag 1d: %d\n", tid);
782 fallthrough;
783 case 0:
784 case 1:
785 case 4:
786 case 6:
787 return 0;
788 }
789 }
790
791 #endif
792