xref: /linux/drivers/gpu/drm/amd/amdgpu/amdgpu_vm.c (revision 89748acdf226fd1a8775ff6fa2703f8412b286c8)
1 /*
2  * Copyright 2008 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  * Copyright 2009 Jerome Glisse.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22  * OTHER DEALINGS IN THE SOFTWARE.
23  *
24  * Authors: Dave Airlie
25  *          Alex Deucher
26  *          Jerome Glisse
27  */
28 
29 #include <linux/dma-fence-array.h>
30 #include <linux/interval_tree_generic.h>
31 #include <linux/idr.h>
32 #include <linux/dma-buf.h>
33 
34 #include <drm/amdgpu_drm.h>
35 #include <drm/drm_drv.h>
36 #include <drm/ttm/ttm_tt.h>
37 #include <drm/drm_exec.h>
38 #include "amdgpu.h"
39 #include "amdgpu_vm.h"
40 #include "amdgpu_trace.h"
41 #include "amdgpu_amdkfd.h"
42 #include "amdgpu_gmc.h"
43 #include "amdgpu_xgmi.h"
44 #include "amdgpu_dma_buf.h"
45 #include "amdgpu_res_cursor.h"
46 #include "kfd_svm.h"
47 
48 /**
49  * DOC: GPUVM
50  *
51  * GPUVM is the MMU functionality provided on the GPU.
52  * GPUVM is similar to the legacy GART on older asics, however
53  * rather than there being a single global GART table
54  * for the entire GPU, there can be multiple GPUVM page tables active
55  * at any given time.  The GPUVM page tables can contain a mix
56  * VRAM pages and system pages (both memory and MMIO) and system pages
57  * can be mapped as snooped (cached system pages) or unsnooped
58  * (uncached system pages).
59  *
60  * Each active GPUVM has an ID associated with it and there is a page table
61  * linked with each VMID.  When executing a command buffer,
62  * the kernel tells the engine what VMID to use for that command
63  * buffer.  VMIDs are allocated dynamically as commands are submitted.
64  * The userspace drivers maintain their own address space and the kernel
65  * sets up their pages tables accordingly when they submit their
66  * command buffers and a VMID is assigned.
67  * The hardware supports up to 16 active GPUVMs at any given time.
68  *
69  * Each GPUVM is represented by a 1-2 or 1-5 level page table, depending
70  * on the ASIC family.  GPUVM supports RWX attributes on each page as well
71  * as other features such as encryption and caching attributes.
72  *
73  * VMID 0 is special.  It is the GPUVM used for the kernel driver.  In
74  * addition to an aperture managed by a page table, VMID 0 also has
75  * several other apertures.  There is an aperture for direct access to VRAM
76  * and there is a legacy AGP aperture which just forwards accesses directly
77  * to the matching system physical addresses (or IOVAs when an IOMMU is
78  * present).  These apertures provide direct access to these memories without
79  * incurring the overhead of a page table.  VMID 0 is used by the kernel
80  * driver for tasks like memory management.
81  *
82  * GPU clients (i.e., engines on the GPU) use GPUVM VMIDs to access memory.
83  * For user applications, each application can have their own unique GPUVM
84  * address space.  The application manages the address space and the kernel
85  * driver manages the GPUVM page tables for each process.  If an GPU client
86  * accesses an invalid page, it will generate a GPU page fault, similar to
87  * accessing an invalid page on a CPU.
88  */
89 
90 #define START(node) ((node)->start)
91 #define LAST(node) ((node)->last)
92 
93 INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
94 		     START, LAST, static, amdgpu_vm_it)
95 
96 #undef START
97 #undef LAST
98 
99 /**
100  * struct amdgpu_prt_cb - Helper to disable partial resident texture feature from a fence callback
101  */
102 struct amdgpu_prt_cb {
103 
104 	/**
105 	 * @adev: amdgpu device
106 	 */
107 	struct amdgpu_device *adev;
108 
109 	/**
110 	 * @cb: callback
111 	 */
112 	struct dma_fence_cb cb;
113 };
114 
115 /**
116  * struct amdgpu_vm_tlb_seq_struct - Helper to increment the TLB flush sequence
117  */
118 struct amdgpu_vm_tlb_seq_struct {
119 	/**
120 	 * @vm: pointer to the amdgpu_vm structure to set the fence sequence on
121 	 */
122 	struct amdgpu_vm *vm;
123 
124 	/**
125 	 * @cb: callback
126 	 */
127 	struct dma_fence_cb cb;
128 };
129 
130 /**
131  * amdgpu_vm_set_pasid - manage pasid and vm ptr mapping
132  *
133  * @adev: amdgpu_device pointer
134  * @vm: amdgpu_vm pointer
135  * @pasid: the pasid the VM is using on this GPU
136  *
137  * Set the pasid this VM is using on this GPU, can also be used to remove the
138  * pasid by passing in zero.
139  *
140  */
amdgpu_vm_set_pasid(struct amdgpu_device * adev,struct amdgpu_vm * vm,u32 pasid)141 int amdgpu_vm_set_pasid(struct amdgpu_device *adev, struct amdgpu_vm *vm,
142 			u32 pasid)
143 {
144 	int r;
145 
146 	if (vm->pasid == pasid)
147 		return 0;
148 
149 	if (vm->pasid) {
150 		r = xa_err(xa_erase_irq(&adev->vm_manager.pasids, vm->pasid));
151 		if (r < 0)
152 			return r;
153 
154 		vm->pasid = 0;
155 	}
156 
157 	if (pasid) {
158 		r = xa_err(xa_store_irq(&adev->vm_manager.pasids, pasid, vm,
159 					GFP_KERNEL));
160 		if (r < 0)
161 			return r;
162 
163 		vm->pasid = pasid;
164 	}
165 
166 
167 	return 0;
168 }
169 
170 /**
171  * amdgpu_vm_bo_evicted - vm_bo is evicted
172  *
173  * @vm_bo: vm_bo which is evicted
174  *
175  * State for PDs/PTs and per VM BOs which are not at the location they should
176  * be.
177  */
amdgpu_vm_bo_evicted(struct amdgpu_vm_bo_base * vm_bo)178 static void amdgpu_vm_bo_evicted(struct amdgpu_vm_bo_base *vm_bo)
179 {
180 	struct amdgpu_vm *vm = vm_bo->vm;
181 	struct amdgpu_bo *bo = vm_bo->bo;
182 
183 	vm_bo->moved = true;
184 	spin_lock(&vm_bo->vm->status_lock);
185 	if (bo->tbo.type == ttm_bo_type_kernel)
186 		list_move(&vm_bo->vm_status, &vm->evicted);
187 	else
188 		list_move_tail(&vm_bo->vm_status, &vm->evicted);
189 	spin_unlock(&vm_bo->vm->status_lock);
190 }
191 /**
192  * amdgpu_vm_bo_moved - vm_bo is moved
193  *
194  * @vm_bo: vm_bo which is moved
195  *
196  * State for per VM BOs which are moved, but that change is not yet reflected
197  * in the page tables.
198  */
amdgpu_vm_bo_moved(struct amdgpu_vm_bo_base * vm_bo)199 static void amdgpu_vm_bo_moved(struct amdgpu_vm_bo_base *vm_bo)
200 {
201 	spin_lock(&vm_bo->vm->status_lock);
202 	list_move(&vm_bo->vm_status, &vm_bo->vm->moved);
203 	spin_unlock(&vm_bo->vm->status_lock);
204 }
205 
206 /**
207  * amdgpu_vm_bo_idle - vm_bo is idle
208  *
209  * @vm_bo: vm_bo which is now idle
210  *
211  * State for PDs/PTs and per VM BOs which have gone through the state machine
212  * and are now idle.
213  */
amdgpu_vm_bo_idle(struct amdgpu_vm_bo_base * vm_bo)214 static void amdgpu_vm_bo_idle(struct amdgpu_vm_bo_base *vm_bo)
215 {
216 	spin_lock(&vm_bo->vm->status_lock);
217 	list_move(&vm_bo->vm_status, &vm_bo->vm->idle);
218 	spin_unlock(&vm_bo->vm->status_lock);
219 	vm_bo->moved = false;
220 }
221 
222 /**
223  * amdgpu_vm_bo_invalidated - vm_bo is invalidated
224  *
225  * @vm_bo: vm_bo which is now invalidated
226  *
227  * State for normal BOs which are invalidated and that change not yet reflected
228  * in the PTs.
229  */
amdgpu_vm_bo_invalidated(struct amdgpu_vm_bo_base * vm_bo)230 static void amdgpu_vm_bo_invalidated(struct amdgpu_vm_bo_base *vm_bo)
231 {
232 	spin_lock(&vm_bo->vm->status_lock);
233 	list_move(&vm_bo->vm_status, &vm_bo->vm->invalidated);
234 	spin_unlock(&vm_bo->vm->status_lock);
235 }
236 
237 /**
238  * amdgpu_vm_bo_evicted_user - vm_bo is evicted
239  *
240  * @vm_bo: vm_bo which is evicted
241  *
242  * State for BOs used by user mode queues which are not at the location they
243  * should be.
244  */
amdgpu_vm_bo_evicted_user(struct amdgpu_vm_bo_base * vm_bo)245 static void amdgpu_vm_bo_evicted_user(struct amdgpu_vm_bo_base *vm_bo)
246 {
247 	vm_bo->moved = true;
248 	spin_lock(&vm_bo->vm->status_lock);
249 	list_move(&vm_bo->vm_status, &vm_bo->vm->evicted_user);
250 	spin_unlock(&vm_bo->vm->status_lock);
251 }
252 
253 /**
254  * amdgpu_vm_bo_relocated - vm_bo is reloacted
255  *
256  * @vm_bo: vm_bo which is relocated
257  *
258  * State for PDs/PTs which needs to update their parent PD.
259  * For the root PD, just move to idle state.
260  */
amdgpu_vm_bo_relocated(struct amdgpu_vm_bo_base * vm_bo)261 static void amdgpu_vm_bo_relocated(struct amdgpu_vm_bo_base *vm_bo)
262 {
263 	if (vm_bo->bo->parent) {
264 		spin_lock(&vm_bo->vm->status_lock);
265 		list_move(&vm_bo->vm_status, &vm_bo->vm->relocated);
266 		spin_unlock(&vm_bo->vm->status_lock);
267 	} else {
268 		amdgpu_vm_bo_idle(vm_bo);
269 	}
270 }
271 
272 /**
273  * amdgpu_vm_bo_done - vm_bo is done
274  *
275  * @vm_bo: vm_bo which is now done
276  *
277  * State for normal BOs which are invalidated and that change has been updated
278  * in the PTs.
279  */
amdgpu_vm_bo_done(struct amdgpu_vm_bo_base * vm_bo)280 static void amdgpu_vm_bo_done(struct amdgpu_vm_bo_base *vm_bo)
281 {
282 	spin_lock(&vm_bo->vm->status_lock);
283 	list_move(&vm_bo->vm_status, &vm_bo->vm->done);
284 	spin_unlock(&vm_bo->vm->status_lock);
285 }
286 
287 /**
288  * amdgpu_vm_bo_reset_state_machine - reset the vm_bo state machine
289  * @vm: the VM which state machine to reset
290  *
291  * Move all vm_bo object in the VM into a state where they will be updated
292  * again during validation.
293  */
amdgpu_vm_bo_reset_state_machine(struct amdgpu_vm * vm)294 static void amdgpu_vm_bo_reset_state_machine(struct amdgpu_vm *vm)
295 {
296 	struct amdgpu_vm_bo_base *vm_bo, *tmp;
297 
298 	spin_lock(&vm->status_lock);
299 	list_splice_init(&vm->done, &vm->invalidated);
300 	list_for_each_entry(vm_bo, &vm->invalidated, vm_status)
301 		vm_bo->moved = true;
302 	list_for_each_entry_safe(vm_bo, tmp, &vm->idle, vm_status) {
303 		struct amdgpu_bo *bo = vm_bo->bo;
304 
305 		vm_bo->moved = true;
306 		if (!bo || bo->tbo.type != ttm_bo_type_kernel)
307 			list_move(&vm_bo->vm_status, &vm_bo->vm->moved);
308 		else if (bo->parent)
309 			list_move(&vm_bo->vm_status, &vm_bo->vm->relocated);
310 	}
311 	spin_unlock(&vm->status_lock);
312 }
313 
314 /**
315  * amdgpu_vm_update_shared - helper to update shared memory stat
316  * @base: base structure for tracking BO usage in a VM
317  *
318  * Takes the vm status_lock and updates the shared memory stat. If the basic
319  * stat changed (e.g. buffer was moved) amdgpu_vm_update_stats need to be called
320  * as well.
321  */
amdgpu_vm_update_shared(struct amdgpu_vm_bo_base * base)322 static void amdgpu_vm_update_shared(struct amdgpu_vm_bo_base *base)
323 {
324 	struct amdgpu_vm *vm = base->vm;
325 	struct amdgpu_bo *bo = base->bo;
326 	uint64_t size = amdgpu_bo_size(bo);
327 	uint32_t bo_memtype = amdgpu_bo_mem_stats_placement(bo);
328 	bool shared;
329 
330 	spin_lock(&vm->status_lock);
331 	shared = drm_gem_object_is_shared_for_memory_stats(&bo->tbo.base);
332 	if (base->shared != shared) {
333 		base->shared = shared;
334 		if (shared) {
335 			vm->stats[bo_memtype].drm.shared += size;
336 			vm->stats[bo_memtype].drm.private -= size;
337 		} else {
338 			vm->stats[bo_memtype].drm.shared -= size;
339 			vm->stats[bo_memtype].drm.private += size;
340 		}
341 	}
342 	spin_unlock(&vm->status_lock);
343 }
344 
345 /**
346  * amdgpu_vm_bo_update_shared - callback when bo gets shared/unshared
347  * @bo: amdgpu buffer object
348  *
349  * Update the per VM stats for all the vm if needed from private to shared or
350  * vice versa.
351  */
amdgpu_vm_bo_update_shared(struct amdgpu_bo * bo)352 void amdgpu_vm_bo_update_shared(struct amdgpu_bo *bo)
353 {
354 	struct amdgpu_vm_bo_base *base;
355 
356 	for (base = bo->vm_bo; base; base = base->next)
357 		amdgpu_vm_update_shared(base);
358 }
359 
360 /**
361  * amdgpu_vm_update_stats_locked - helper to update normal memory stat
362  * @base: base structure for tracking BO usage in a VM
363  * @res:  the ttm_resource to use for the purpose of accounting, may or may not
364  *        be bo->tbo.resource
365  * @sign: if we should add (+1) or subtract (-1) from the stat
366  *
367  * Caller need to have the vm status_lock held. Useful for when multiple update
368  * need to happen at the same time.
369  */
amdgpu_vm_update_stats_locked(struct amdgpu_vm_bo_base * base,struct ttm_resource * res,int sign)370 static void amdgpu_vm_update_stats_locked(struct amdgpu_vm_bo_base *base,
371 			    struct ttm_resource *res, int sign)
372 {
373 	struct amdgpu_vm *vm = base->vm;
374 	struct amdgpu_bo *bo = base->bo;
375 	int64_t size = sign * amdgpu_bo_size(bo);
376 	uint32_t bo_memtype = amdgpu_bo_mem_stats_placement(bo);
377 
378 	/* For drm-total- and drm-shared-, BO are accounted by their preferred
379 	 * placement, see also amdgpu_bo_mem_stats_placement.
380 	 */
381 	if (base->shared)
382 		vm->stats[bo_memtype].drm.shared += size;
383 	else
384 		vm->stats[bo_memtype].drm.private += size;
385 
386 	if (res && res->mem_type < __AMDGPU_PL_NUM) {
387 		uint32_t res_memtype = res->mem_type;
388 
389 		vm->stats[res_memtype].drm.resident += size;
390 		/* BO only count as purgeable if it is resident,
391 		 * since otherwise there's nothing to purge.
392 		 */
393 		if (bo->flags & AMDGPU_GEM_CREATE_DISCARDABLE)
394 			vm->stats[res_memtype].drm.purgeable += size;
395 		if (!(bo->preferred_domains & amdgpu_mem_type_to_domain(res_memtype)))
396 			vm->stats[bo_memtype].evicted += size;
397 	}
398 }
399 
400 /**
401  * amdgpu_vm_update_stats - helper to update normal memory stat
402  * @base: base structure for tracking BO usage in a VM
403  * @res:  the ttm_resource to use for the purpose of accounting, may or may not
404  *        be bo->tbo.resource
405  * @sign: if we should add (+1) or subtract (-1) from the stat
406  *
407  * Updates the basic memory stat when bo is added/deleted/moved.
408  */
amdgpu_vm_update_stats(struct amdgpu_vm_bo_base * base,struct ttm_resource * res,int sign)409 void amdgpu_vm_update_stats(struct amdgpu_vm_bo_base *base,
410 			    struct ttm_resource *res, int sign)
411 {
412 	struct amdgpu_vm *vm = base->vm;
413 
414 	spin_lock(&vm->status_lock);
415 	amdgpu_vm_update_stats_locked(base, res, sign);
416 	spin_unlock(&vm->status_lock);
417 }
418 
419 /**
420  * amdgpu_vm_bo_base_init - Adds bo to the list of bos associated with the vm
421  *
422  * @base: base structure for tracking BO usage in a VM
423  * @vm: vm to which bo is to be added
424  * @bo: amdgpu buffer object
425  *
426  * Initialize a bo_va_base structure and add it to the appropriate lists
427  *
428  */
amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base * base,struct amdgpu_vm * vm,struct amdgpu_bo * bo)429 void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base,
430 			    struct amdgpu_vm *vm, struct amdgpu_bo *bo)
431 {
432 	base->vm = vm;
433 	base->bo = bo;
434 	base->next = NULL;
435 	INIT_LIST_HEAD(&base->vm_status);
436 
437 	if (!bo)
438 		return;
439 	base->next = bo->vm_bo;
440 	bo->vm_bo = base;
441 
442 	spin_lock(&vm->status_lock);
443 	base->shared = drm_gem_object_is_shared_for_memory_stats(&bo->tbo.base);
444 	amdgpu_vm_update_stats_locked(base, bo->tbo.resource, +1);
445 	spin_unlock(&vm->status_lock);
446 
447 	if (!amdgpu_vm_is_bo_always_valid(vm, bo))
448 		return;
449 
450 	dma_resv_assert_held(vm->root.bo->tbo.base.resv);
451 
452 	ttm_bo_set_bulk_move(&bo->tbo, &vm->lru_bulk_move);
453 	if (bo->tbo.type == ttm_bo_type_kernel && bo->parent)
454 		amdgpu_vm_bo_relocated(base);
455 	else
456 		amdgpu_vm_bo_idle(base);
457 
458 	if (bo->preferred_domains &
459 	    amdgpu_mem_type_to_domain(bo->tbo.resource->mem_type))
460 		return;
461 
462 	/*
463 	 * we checked all the prerequisites, but it looks like this per vm bo
464 	 * is currently evicted. add the bo to the evicted list to make sure it
465 	 * is validated on next vm use to avoid fault.
466 	 * */
467 	amdgpu_vm_bo_evicted(base);
468 }
469 
470 /**
471  * amdgpu_vm_lock_pd - lock PD in drm_exec
472  *
473  * @vm: vm providing the BOs
474  * @exec: drm execution context
475  * @num_fences: number of extra fences to reserve
476  *
477  * Lock the VM root PD in the DRM execution context.
478  */
amdgpu_vm_lock_pd(struct amdgpu_vm * vm,struct drm_exec * exec,unsigned int num_fences)479 int amdgpu_vm_lock_pd(struct amdgpu_vm *vm, struct drm_exec *exec,
480 		      unsigned int num_fences)
481 {
482 	/* We need at least two fences for the VM PD/PT updates */
483 	return drm_exec_prepare_obj(exec, &vm->root.bo->tbo.base,
484 				    2 + num_fences);
485 }
486 
487 /**
488  * amdgpu_vm_move_to_lru_tail - move all BOs to the end of LRU
489  *
490  * @adev: amdgpu device pointer
491  * @vm: vm providing the BOs
492  *
493  * Move all BOs to the end of LRU and remember their positions to put them
494  * together.
495  */
amdgpu_vm_move_to_lru_tail(struct amdgpu_device * adev,struct amdgpu_vm * vm)496 void amdgpu_vm_move_to_lru_tail(struct amdgpu_device *adev,
497 				struct amdgpu_vm *vm)
498 {
499 	spin_lock(&adev->mman.bdev.lru_lock);
500 	ttm_lru_bulk_move_tail(&vm->lru_bulk_move);
501 	spin_unlock(&adev->mman.bdev.lru_lock);
502 }
503 
504 /* Create scheduler entities for page table updates */
amdgpu_vm_init_entities(struct amdgpu_device * adev,struct amdgpu_vm * vm)505 static int amdgpu_vm_init_entities(struct amdgpu_device *adev,
506 				   struct amdgpu_vm *vm)
507 {
508 	int r;
509 
510 	r = drm_sched_entity_init(&vm->immediate, DRM_SCHED_PRIORITY_NORMAL,
511 				  adev->vm_manager.vm_pte_scheds,
512 				  adev->vm_manager.vm_pte_num_scheds, NULL);
513 	if (r)
514 		goto error;
515 
516 	return drm_sched_entity_init(&vm->delayed, DRM_SCHED_PRIORITY_NORMAL,
517 				     adev->vm_manager.vm_pte_scheds,
518 				     adev->vm_manager.vm_pte_num_scheds, NULL);
519 
520 error:
521 	drm_sched_entity_destroy(&vm->immediate);
522 	return r;
523 }
524 
525 /* Destroy the entities for page table updates again */
amdgpu_vm_fini_entities(struct amdgpu_vm * vm)526 static void amdgpu_vm_fini_entities(struct amdgpu_vm *vm)
527 {
528 	drm_sched_entity_destroy(&vm->immediate);
529 	drm_sched_entity_destroy(&vm->delayed);
530 }
531 
532 /**
533  * amdgpu_vm_generation - return the page table re-generation counter
534  * @adev: the amdgpu_device
535  * @vm: optional VM to check, might be NULL
536  *
537  * Returns a page table re-generation token to allow checking if submissions
538  * are still valid to use this VM. The VM parameter might be NULL in which case
539  * just the VRAM lost counter will be used.
540  */
amdgpu_vm_generation(struct amdgpu_device * adev,struct amdgpu_vm * vm)541 uint64_t amdgpu_vm_generation(struct amdgpu_device *adev, struct amdgpu_vm *vm)
542 {
543 	uint64_t result = (u64)atomic_read(&adev->vram_lost_counter) << 32;
544 
545 	if (!vm)
546 		return result;
547 
548 	result += lower_32_bits(vm->generation);
549 	/* Add one if the page tables will be re-generated on next CS */
550 	if (drm_sched_entity_error(&vm->delayed))
551 		++result;
552 
553 	return result;
554 }
555 
556 /**
557  * amdgpu_vm_validate - validate evicted BOs tracked in the VM
558  *
559  * @adev: amdgpu device pointer
560  * @vm: vm providing the BOs
561  * @ticket: optional reservation ticket used to reserve the VM
562  * @validate: callback to do the validation
563  * @param: parameter for the validation callback
564  *
565  * Validate the page table BOs and per-VM BOs on command submission if
566  * necessary. If a ticket is given, also try to validate evicted user queue
567  * BOs. They must already be reserved with the given ticket.
568  *
569  * Returns:
570  * Validation result.
571  */
amdgpu_vm_validate(struct amdgpu_device * adev,struct amdgpu_vm * vm,struct ww_acquire_ctx * ticket,int (* validate)(void * p,struct amdgpu_bo * bo),void * param)572 int amdgpu_vm_validate(struct amdgpu_device *adev, struct amdgpu_vm *vm,
573 		       struct ww_acquire_ctx *ticket,
574 		       int (*validate)(void *p, struct amdgpu_bo *bo),
575 		       void *param)
576 {
577 	uint64_t new_vm_generation = amdgpu_vm_generation(adev, vm);
578 	struct amdgpu_vm_bo_base *bo_base;
579 	struct amdgpu_bo *bo;
580 	int r;
581 
582 	if (vm->generation != new_vm_generation) {
583 		vm->generation = new_vm_generation;
584 		amdgpu_vm_bo_reset_state_machine(vm);
585 		amdgpu_vm_fini_entities(vm);
586 		r = amdgpu_vm_init_entities(adev, vm);
587 		if (r)
588 			return r;
589 	}
590 
591 	spin_lock(&vm->status_lock);
592 	while (!list_empty(&vm->evicted)) {
593 		bo_base = list_first_entry(&vm->evicted,
594 					   struct amdgpu_vm_bo_base,
595 					   vm_status);
596 		spin_unlock(&vm->status_lock);
597 
598 		bo = bo_base->bo;
599 
600 		r = validate(param, bo);
601 		if (r)
602 			return r;
603 
604 		if (bo->tbo.type != ttm_bo_type_kernel) {
605 			amdgpu_vm_bo_moved(bo_base);
606 		} else {
607 			vm->update_funcs->map_table(to_amdgpu_bo_vm(bo));
608 			amdgpu_vm_bo_relocated(bo_base);
609 		}
610 		spin_lock(&vm->status_lock);
611 	}
612 	while (ticket && !list_empty(&vm->evicted_user)) {
613 		bo_base = list_first_entry(&vm->evicted_user,
614 					   struct amdgpu_vm_bo_base,
615 					   vm_status);
616 		spin_unlock(&vm->status_lock);
617 
618 		bo = bo_base->bo;
619 
620 		if (dma_resv_locking_ctx(bo->tbo.base.resv) != ticket) {
621 			struct amdgpu_task_info *ti = amdgpu_vm_get_task_info_vm(vm);
622 
623 			pr_warn_ratelimited("Evicted user BO is not reserved\n");
624 			if (ti) {
625 				pr_warn_ratelimited("pid %d\n", ti->task.pid);
626 				amdgpu_vm_put_task_info(ti);
627 			}
628 
629 			return -EINVAL;
630 		}
631 
632 		r = validate(param, bo);
633 		if (r)
634 			return r;
635 
636 		amdgpu_vm_bo_invalidated(bo_base);
637 
638 		spin_lock(&vm->status_lock);
639 	}
640 	spin_unlock(&vm->status_lock);
641 
642 	amdgpu_vm_eviction_lock(vm);
643 	vm->evicting = false;
644 	amdgpu_vm_eviction_unlock(vm);
645 
646 	return 0;
647 }
648 
649 /**
650  * amdgpu_vm_ready - check VM is ready for updates
651  *
652  * @vm: VM to check
653  *
654  * Check if all VM PDs/PTs are ready for updates
655  *
656  * Returns:
657  * True if VM is not evicting.
658  */
amdgpu_vm_ready(struct amdgpu_vm * vm)659 bool amdgpu_vm_ready(struct amdgpu_vm *vm)
660 {
661 	bool empty;
662 	bool ret;
663 
664 	amdgpu_vm_eviction_lock(vm);
665 	ret = !vm->evicting;
666 	amdgpu_vm_eviction_unlock(vm);
667 
668 	spin_lock(&vm->status_lock);
669 	empty = list_empty(&vm->evicted);
670 	spin_unlock(&vm->status_lock);
671 
672 	return ret && empty;
673 }
674 
675 /**
676  * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
677  *
678  * @adev: amdgpu_device pointer
679  */
amdgpu_vm_check_compute_bug(struct amdgpu_device * adev)680 void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
681 {
682 	const struct amdgpu_ip_block *ip_block;
683 	bool has_compute_vm_bug;
684 	struct amdgpu_ring *ring;
685 	int i;
686 
687 	has_compute_vm_bug = false;
688 
689 	ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
690 	if (ip_block) {
691 		/* Compute has a VM bug for GFX version < 7.
692 		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
693 		if (ip_block->version->major <= 7)
694 			has_compute_vm_bug = true;
695 		else if (ip_block->version->major == 8)
696 			if (adev->gfx.mec_fw_version < 673)
697 				has_compute_vm_bug = true;
698 	}
699 
700 	for (i = 0; i < adev->num_rings; i++) {
701 		ring = adev->rings[i];
702 		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
703 			/* only compute rings */
704 			ring->has_compute_vm_bug = has_compute_vm_bug;
705 		else
706 			ring->has_compute_vm_bug = false;
707 	}
708 }
709 
710 /**
711  * amdgpu_vm_need_pipeline_sync - Check if pipe sync is needed for job.
712  *
713  * @ring: ring on which the job will be submitted
714  * @job: job to submit
715  *
716  * Returns:
717  * True if sync is needed.
718  */
amdgpu_vm_need_pipeline_sync(struct amdgpu_ring * ring,struct amdgpu_job * job)719 bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
720 				  struct amdgpu_job *job)
721 {
722 	struct amdgpu_device *adev = ring->adev;
723 	unsigned vmhub = ring->vm_hub;
724 	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
725 
726 	if (job->vmid == 0)
727 		return false;
728 
729 	if (job->vm_needs_flush || ring->has_compute_vm_bug)
730 		return true;
731 
732 	if (ring->funcs->emit_gds_switch && job->gds_switch_needed)
733 		return true;
734 
735 	if (amdgpu_vmid_had_gpu_reset(adev, &id_mgr->ids[job->vmid]))
736 		return true;
737 
738 	return false;
739 }
740 
741 /**
742  * amdgpu_vm_flush - hardware flush the vm
743  *
744  * @ring: ring to use for flush
745  * @job:  related job
746  * @need_pipe_sync: is pipe sync needed
747  *
748  * Emit a VM flush when it is necessary.
749  *
750  * Returns:
751  * 0 on success, errno otherwise.
752  */
amdgpu_vm_flush(struct amdgpu_ring * ring,struct amdgpu_job * job,bool need_pipe_sync)753 int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job,
754 		    bool need_pipe_sync)
755 {
756 	struct amdgpu_device *adev = ring->adev;
757 	struct amdgpu_isolation *isolation = &adev->isolation[ring->xcp_id];
758 	unsigned vmhub = ring->vm_hub;
759 	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
760 	struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
761 	bool spm_update_needed = job->spm_update_needed;
762 	bool gds_switch_needed = ring->funcs->emit_gds_switch &&
763 		job->gds_switch_needed;
764 	bool vm_flush_needed = job->vm_needs_flush;
765 	bool cleaner_shader_needed = false;
766 	bool pasid_mapping_needed = false;
767 	struct dma_fence *fence = NULL;
768 	struct amdgpu_fence *af;
769 	unsigned int patch;
770 	int r;
771 
772 	if (amdgpu_vmid_had_gpu_reset(adev, id)) {
773 		gds_switch_needed = true;
774 		vm_flush_needed = true;
775 		pasid_mapping_needed = true;
776 		spm_update_needed = true;
777 	}
778 
779 	mutex_lock(&id_mgr->lock);
780 	if (id->pasid != job->pasid || !id->pasid_mapping ||
781 	    !dma_fence_is_signaled(id->pasid_mapping))
782 		pasid_mapping_needed = true;
783 	mutex_unlock(&id_mgr->lock);
784 
785 	gds_switch_needed &= !!ring->funcs->emit_gds_switch;
786 	vm_flush_needed &= !!ring->funcs->emit_vm_flush  &&
787 			job->vm_pd_addr != AMDGPU_BO_INVALID_OFFSET;
788 	pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
789 		ring->funcs->emit_wreg;
790 
791 	cleaner_shader_needed = job->run_cleaner_shader &&
792 		adev->gfx.enable_cleaner_shader &&
793 		ring->funcs->emit_cleaner_shader && job->base.s_fence &&
794 		&job->base.s_fence->scheduled == isolation->spearhead;
795 
796 	if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync &&
797 	    !cleaner_shader_needed)
798 		return 0;
799 
800 	amdgpu_ring_ib_begin(ring);
801 	if (ring->funcs->init_cond_exec)
802 		patch = amdgpu_ring_init_cond_exec(ring,
803 						   ring->cond_exe_gpu_addr);
804 
805 	if (need_pipe_sync)
806 		amdgpu_ring_emit_pipeline_sync(ring);
807 
808 	if (cleaner_shader_needed)
809 		ring->funcs->emit_cleaner_shader(ring);
810 
811 	if (vm_flush_needed) {
812 		trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
813 		amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
814 	}
815 
816 	if (pasid_mapping_needed)
817 		amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
818 
819 	if (spm_update_needed && adev->gfx.rlc.funcs->update_spm_vmid)
820 		adev->gfx.rlc.funcs->update_spm_vmid(adev, ring, job->vmid);
821 
822 	if (ring->funcs->emit_gds_switch &&
823 	    gds_switch_needed) {
824 		amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
825 					    job->gds_size, job->gws_base,
826 					    job->gws_size, job->oa_base,
827 					    job->oa_size);
828 	}
829 
830 	if (vm_flush_needed || pasid_mapping_needed || cleaner_shader_needed) {
831 		r = amdgpu_fence_emit(ring, &fence, NULL, 0);
832 		if (r)
833 			return r;
834 		/* this is part of the job's context */
835 		af = container_of(fence, struct amdgpu_fence, base);
836 		af->context = job->base.s_fence ? job->base.s_fence->finished.context : 0;
837 	}
838 
839 	if (vm_flush_needed) {
840 		mutex_lock(&id_mgr->lock);
841 		dma_fence_put(id->last_flush);
842 		id->last_flush = dma_fence_get(fence);
843 		id->current_gpu_reset_count =
844 			atomic_read(&adev->gpu_reset_counter);
845 		mutex_unlock(&id_mgr->lock);
846 	}
847 
848 	if (pasid_mapping_needed) {
849 		mutex_lock(&id_mgr->lock);
850 		id->pasid = job->pasid;
851 		dma_fence_put(id->pasid_mapping);
852 		id->pasid_mapping = dma_fence_get(fence);
853 		mutex_unlock(&id_mgr->lock);
854 	}
855 
856 	/*
857 	 * Make sure that all other submissions wait for the cleaner shader to
858 	 * finish before we push them to the HW.
859 	 */
860 	if (cleaner_shader_needed) {
861 		trace_amdgpu_cleaner_shader(ring, fence);
862 		mutex_lock(&adev->enforce_isolation_mutex);
863 		dma_fence_put(isolation->spearhead);
864 		isolation->spearhead = dma_fence_get(fence);
865 		mutex_unlock(&adev->enforce_isolation_mutex);
866 	}
867 	dma_fence_put(fence);
868 
869 	amdgpu_ring_patch_cond_exec(ring, patch);
870 
871 	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
872 	if (ring->funcs->emit_switch_buffer) {
873 		amdgpu_ring_emit_switch_buffer(ring);
874 		amdgpu_ring_emit_switch_buffer(ring);
875 	}
876 
877 	amdgpu_ring_ib_end(ring);
878 	return 0;
879 }
880 
881 /**
882  * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
883  *
884  * @vm: requested vm
885  * @bo: requested buffer object
886  *
887  * Find @bo inside the requested vm.
888  * Search inside the @bos vm list for the requested vm
889  * Returns the found bo_va or NULL if none is found
890  *
891  * Object has to be reserved!
892  *
893  * Returns:
894  * Found bo_va or NULL.
895  */
amdgpu_vm_bo_find(struct amdgpu_vm * vm,struct amdgpu_bo * bo)896 struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
897 				       struct amdgpu_bo *bo)
898 {
899 	struct amdgpu_vm_bo_base *base;
900 
901 	for (base = bo->vm_bo; base; base = base->next) {
902 		if (base->vm != vm)
903 			continue;
904 
905 		return container_of(base, struct amdgpu_bo_va, base);
906 	}
907 	return NULL;
908 }
909 
910 /**
911  * amdgpu_vm_map_gart - Resolve gart mapping of addr
912  *
913  * @pages_addr: optional DMA address to use for lookup
914  * @addr: the unmapped addr
915  *
916  * Look up the physical address of the page that the pte resolves
917  * to.
918  *
919  * Returns:
920  * The pointer for the page table entry.
921  */
amdgpu_vm_map_gart(const dma_addr_t * pages_addr,uint64_t addr)922 uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
923 {
924 	uint64_t result;
925 
926 	/* page table offset */
927 	result = pages_addr[addr >> PAGE_SHIFT];
928 
929 	/* in case cpu page size != gpu page size*/
930 	result |= addr & (~PAGE_MASK);
931 
932 	result &= 0xFFFFFFFFFFFFF000ULL;
933 
934 	return result;
935 }
936 
937 /**
938  * amdgpu_vm_update_pdes - make sure that all directories are valid
939  *
940  * @adev: amdgpu_device pointer
941  * @vm: requested vm
942  * @immediate: submit immediately to the paging queue
943  *
944  * Makes sure all directories are up to date.
945  *
946  * Returns:
947  * 0 for success, error for failure.
948  */
amdgpu_vm_update_pdes(struct amdgpu_device * adev,struct amdgpu_vm * vm,bool immediate)949 int amdgpu_vm_update_pdes(struct amdgpu_device *adev,
950 			  struct amdgpu_vm *vm, bool immediate)
951 {
952 	struct amdgpu_vm_update_params params;
953 	struct amdgpu_vm_bo_base *entry;
954 	bool flush_tlb_needed = false;
955 	LIST_HEAD(relocated);
956 	int r, idx;
957 
958 	spin_lock(&vm->status_lock);
959 	list_splice_init(&vm->relocated, &relocated);
960 	spin_unlock(&vm->status_lock);
961 
962 	if (list_empty(&relocated))
963 		return 0;
964 
965 	if (!drm_dev_enter(adev_to_drm(adev), &idx))
966 		return -ENODEV;
967 
968 	memset(&params, 0, sizeof(params));
969 	params.adev = adev;
970 	params.vm = vm;
971 	params.immediate = immediate;
972 
973 	r = vm->update_funcs->prepare(&params, NULL);
974 	if (r)
975 		goto error;
976 
977 	list_for_each_entry(entry, &relocated, vm_status) {
978 		/* vm_flush_needed after updating moved PDEs */
979 		flush_tlb_needed |= entry->moved;
980 
981 		r = amdgpu_vm_pde_update(&params, entry);
982 		if (r)
983 			goto error;
984 	}
985 
986 	r = vm->update_funcs->commit(&params, &vm->last_update);
987 	if (r)
988 		goto error;
989 
990 	if (flush_tlb_needed)
991 		atomic64_inc(&vm->tlb_seq);
992 
993 	while (!list_empty(&relocated)) {
994 		entry = list_first_entry(&relocated, struct amdgpu_vm_bo_base,
995 					 vm_status);
996 		amdgpu_vm_bo_idle(entry);
997 	}
998 
999 error:
1000 	drm_dev_exit(idx);
1001 	return r;
1002 }
1003 
1004 /**
1005  * amdgpu_vm_tlb_seq_cb - make sure to increment tlb sequence
1006  * @fence: unused
1007  * @cb: the callback structure
1008  *
1009  * Increments the tlb sequence to make sure that future CS execute a VM flush.
1010  */
amdgpu_vm_tlb_seq_cb(struct dma_fence * fence,struct dma_fence_cb * cb)1011 static void amdgpu_vm_tlb_seq_cb(struct dma_fence *fence,
1012 				 struct dma_fence_cb *cb)
1013 {
1014 	struct amdgpu_vm_tlb_seq_struct *tlb_cb;
1015 
1016 	tlb_cb = container_of(cb, typeof(*tlb_cb), cb);
1017 	atomic64_inc(&tlb_cb->vm->tlb_seq);
1018 	kfree(tlb_cb);
1019 }
1020 
1021 /**
1022  * amdgpu_vm_tlb_flush - prepare TLB flush
1023  *
1024  * @params: parameters for update
1025  * @fence: input fence to sync TLB flush with
1026  * @tlb_cb: the callback structure
1027  *
1028  * Increments the tlb sequence to make sure that future CS execute a VM flush.
1029  */
1030 static void
amdgpu_vm_tlb_flush(struct amdgpu_vm_update_params * params,struct dma_fence ** fence,struct amdgpu_vm_tlb_seq_struct * tlb_cb)1031 amdgpu_vm_tlb_flush(struct amdgpu_vm_update_params *params,
1032 		    struct dma_fence **fence,
1033 		    struct amdgpu_vm_tlb_seq_struct *tlb_cb)
1034 {
1035 	struct amdgpu_vm *vm = params->vm;
1036 
1037 	tlb_cb->vm = vm;
1038 	if (!fence || !*fence) {
1039 		amdgpu_vm_tlb_seq_cb(NULL, &tlb_cb->cb);
1040 		return;
1041 	}
1042 
1043 	if (!dma_fence_add_callback(*fence, &tlb_cb->cb,
1044 				    amdgpu_vm_tlb_seq_cb)) {
1045 		dma_fence_put(vm->last_tlb_flush);
1046 		vm->last_tlb_flush = dma_fence_get(*fence);
1047 	} else {
1048 		amdgpu_vm_tlb_seq_cb(NULL, &tlb_cb->cb);
1049 	}
1050 
1051 	/* Prepare a TLB flush fence to be attached to PTs */
1052 	if (!params->unlocked && vm->is_compute_context) {
1053 		amdgpu_vm_tlb_fence_create(params->adev, vm, fence);
1054 
1055 		/* Makes sure no PD/PT is freed before the flush */
1056 		dma_resv_add_fence(vm->root.bo->tbo.base.resv, *fence,
1057 				   DMA_RESV_USAGE_BOOKKEEP);
1058 	}
1059 }
1060 
1061 /**
1062  * amdgpu_vm_update_range - update a range in the vm page table
1063  *
1064  * @adev: amdgpu_device pointer to use for commands
1065  * @vm: the VM to update the range
1066  * @immediate: immediate submission in a page fault
1067  * @unlocked: unlocked invalidation during MM callback
1068  * @flush_tlb: trigger tlb invalidation after update completed
1069  * @allow_override: change MTYPE for local NUMA nodes
1070  * @sync: fences we need to sync to
1071  * @start: start of mapped range
1072  * @last: last mapped entry
1073  * @flags: flags for the entries
1074  * @offset: offset into nodes and pages_addr
1075  * @vram_base: base for vram mappings
1076  * @res: ttm_resource to map
1077  * @pages_addr: DMA addresses to use for mapping
1078  * @fence: optional resulting fence
1079  *
1080  * Fill in the page table entries between @start and @last.
1081  *
1082  * Returns:
1083  * 0 for success, negative erro code for failure.
1084  */
amdgpu_vm_update_range(struct amdgpu_device * adev,struct amdgpu_vm * vm,bool immediate,bool unlocked,bool flush_tlb,bool allow_override,struct amdgpu_sync * sync,uint64_t start,uint64_t last,uint64_t flags,uint64_t offset,uint64_t vram_base,struct ttm_resource * res,dma_addr_t * pages_addr,struct dma_fence ** fence)1085 int amdgpu_vm_update_range(struct amdgpu_device *adev, struct amdgpu_vm *vm,
1086 			   bool immediate, bool unlocked, bool flush_tlb,
1087 			   bool allow_override, struct amdgpu_sync *sync,
1088 			   uint64_t start, uint64_t last, uint64_t flags,
1089 			   uint64_t offset, uint64_t vram_base,
1090 			   struct ttm_resource *res, dma_addr_t *pages_addr,
1091 			   struct dma_fence **fence)
1092 {
1093 	struct amdgpu_vm_tlb_seq_struct *tlb_cb;
1094 	struct amdgpu_vm_update_params params;
1095 	struct amdgpu_res_cursor cursor;
1096 	int r, idx;
1097 
1098 	if (!drm_dev_enter(adev_to_drm(adev), &idx))
1099 		return -ENODEV;
1100 
1101 	tlb_cb = kmalloc(sizeof(*tlb_cb), GFP_KERNEL);
1102 	if (!tlb_cb) {
1103 		drm_dev_exit(idx);
1104 		return -ENOMEM;
1105 	}
1106 
1107 	/* Vega20+XGMI where PTEs get inadvertently cached in L2 texture cache,
1108 	 * heavy-weight flush TLB unconditionally.
1109 	 */
1110 	flush_tlb |= adev->gmc.xgmi.num_physical_nodes &&
1111 		     amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 0);
1112 
1113 	/*
1114 	 * On GFX8 and older any 8 PTE block with a valid bit set enters the TLB
1115 	 */
1116 	flush_tlb |= amdgpu_ip_version(adev, GC_HWIP, 0) < IP_VERSION(9, 0, 0);
1117 
1118 	memset(&params, 0, sizeof(params));
1119 	params.adev = adev;
1120 	params.vm = vm;
1121 	params.immediate = immediate;
1122 	params.pages_addr = pages_addr;
1123 	params.unlocked = unlocked;
1124 	params.needs_flush = flush_tlb;
1125 	params.allow_override = allow_override;
1126 	INIT_LIST_HEAD(&params.tlb_flush_waitlist);
1127 
1128 	amdgpu_vm_eviction_lock(vm);
1129 	if (vm->evicting) {
1130 		r = -EBUSY;
1131 		goto error_free;
1132 	}
1133 
1134 	if (!unlocked && !dma_fence_is_signaled(vm->last_unlocked)) {
1135 		struct dma_fence *tmp = dma_fence_get_stub();
1136 
1137 		amdgpu_bo_fence(vm->root.bo, vm->last_unlocked, true);
1138 		swap(vm->last_unlocked, tmp);
1139 		dma_fence_put(tmp);
1140 	}
1141 
1142 	r = vm->update_funcs->prepare(&params, sync);
1143 	if (r)
1144 		goto error_free;
1145 
1146 	amdgpu_res_first(pages_addr ? NULL : res, offset,
1147 			 (last - start + 1) * AMDGPU_GPU_PAGE_SIZE, &cursor);
1148 	while (cursor.remaining) {
1149 		uint64_t tmp, num_entries, addr;
1150 
1151 		num_entries = cursor.size >> AMDGPU_GPU_PAGE_SHIFT;
1152 		if (pages_addr) {
1153 			bool contiguous = true;
1154 
1155 			if (num_entries > AMDGPU_GPU_PAGES_IN_CPU_PAGE) {
1156 				uint64_t pfn = cursor.start >> PAGE_SHIFT;
1157 				uint64_t count;
1158 
1159 				contiguous = pages_addr[pfn + 1] ==
1160 					pages_addr[pfn] + PAGE_SIZE;
1161 
1162 				tmp = num_entries /
1163 					AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1164 				for (count = 2; count < tmp; ++count) {
1165 					uint64_t idx = pfn + count;
1166 
1167 					if (contiguous != (pages_addr[idx] ==
1168 					    pages_addr[idx - 1] + PAGE_SIZE))
1169 						break;
1170 				}
1171 				if (!contiguous)
1172 					count--;
1173 				num_entries = count *
1174 					AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1175 			}
1176 
1177 			if (!contiguous) {
1178 				addr = cursor.start;
1179 				params.pages_addr = pages_addr;
1180 			} else {
1181 				addr = pages_addr[cursor.start >> PAGE_SHIFT];
1182 				params.pages_addr = NULL;
1183 			}
1184 
1185 		} else if (flags & (AMDGPU_PTE_VALID | AMDGPU_PTE_PRT_FLAG(adev))) {
1186 			addr = vram_base + cursor.start;
1187 		} else {
1188 			addr = 0;
1189 		}
1190 
1191 		tmp = start + num_entries;
1192 		r = amdgpu_vm_ptes_update(&params, start, tmp, addr, flags);
1193 		if (r)
1194 			goto error_free;
1195 
1196 		amdgpu_res_next(&cursor, num_entries * AMDGPU_GPU_PAGE_SIZE);
1197 		start = tmp;
1198 	}
1199 
1200 	r = vm->update_funcs->commit(&params, fence);
1201 	if (r)
1202 		goto error_free;
1203 
1204 	if (params.needs_flush) {
1205 		amdgpu_vm_tlb_flush(&params, fence, tlb_cb);
1206 		tlb_cb = NULL;
1207 	}
1208 
1209 	amdgpu_vm_pt_free_list(adev, &params);
1210 
1211 error_free:
1212 	kfree(tlb_cb);
1213 	amdgpu_vm_eviction_unlock(vm);
1214 	drm_dev_exit(idx);
1215 	return r;
1216 }
1217 
amdgpu_vm_get_memory(struct amdgpu_vm * vm,struct amdgpu_mem_stats stats[__AMDGPU_PL_NUM])1218 void amdgpu_vm_get_memory(struct amdgpu_vm *vm,
1219 			  struct amdgpu_mem_stats stats[__AMDGPU_PL_NUM])
1220 {
1221 	spin_lock(&vm->status_lock);
1222 	memcpy(stats, vm->stats, sizeof(*stats) * __AMDGPU_PL_NUM);
1223 	spin_unlock(&vm->status_lock);
1224 }
1225 
1226 /**
1227  * amdgpu_vm_bo_update - update all BO mappings in the vm page table
1228  *
1229  * @adev: amdgpu_device pointer
1230  * @bo_va: requested BO and VM object
1231  * @clear: if true clear the entries
1232  *
1233  * Fill in the page table entries for @bo_va.
1234  *
1235  * Returns:
1236  * 0 for success, -EINVAL for failure.
1237  */
amdgpu_vm_bo_update(struct amdgpu_device * adev,struct amdgpu_bo_va * bo_va,bool clear)1238 int amdgpu_vm_bo_update(struct amdgpu_device *adev, struct amdgpu_bo_va *bo_va,
1239 			bool clear)
1240 {
1241 	struct amdgpu_bo *bo = bo_va->base.bo;
1242 	struct amdgpu_vm *vm = bo_va->base.vm;
1243 	struct amdgpu_bo_va_mapping *mapping;
1244 	struct dma_fence **last_update;
1245 	dma_addr_t *pages_addr = NULL;
1246 	struct ttm_resource *mem;
1247 	struct amdgpu_sync sync;
1248 	bool flush_tlb = clear;
1249 	uint64_t vram_base;
1250 	uint64_t flags;
1251 	bool uncached;
1252 	int r;
1253 
1254 	amdgpu_sync_create(&sync);
1255 	if (clear) {
1256 		mem = NULL;
1257 
1258 		/* Implicitly sync to command submissions in the same VM before
1259 		 * unmapping.
1260 		 */
1261 		r = amdgpu_sync_resv(adev, &sync, vm->root.bo->tbo.base.resv,
1262 				     AMDGPU_SYNC_EQ_OWNER, vm);
1263 		if (r)
1264 			goto error_free;
1265 		if (bo) {
1266 			r = amdgpu_sync_kfd(&sync, bo->tbo.base.resv);
1267 			if (r)
1268 				goto error_free;
1269 		}
1270 	} else if (!bo) {
1271 		mem = NULL;
1272 
1273 		/* PRT map operations don't need to sync to anything. */
1274 
1275 	} else {
1276 		struct drm_gem_object *obj = &bo->tbo.base;
1277 
1278 		if (drm_gem_is_imported(obj) && bo_va->is_xgmi) {
1279 			struct dma_buf *dma_buf = obj->dma_buf;
1280 			struct drm_gem_object *gobj = dma_buf->priv;
1281 			struct amdgpu_bo *abo = gem_to_amdgpu_bo(gobj);
1282 
1283 			if (abo->tbo.resource &&
1284 			    abo->tbo.resource->mem_type == TTM_PL_VRAM)
1285 				bo = gem_to_amdgpu_bo(gobj);
1286 		}
1287 		mem = bo->tbo.resource;
1288 		if (mem && (mem->mem_type == TTM_PL_TT ||
1289 			    mem->mem_type == AMDGPU_PL_PREEMPT))
1290 			pages_addr = bo->tbo.ttm->dma_address;
1291 
1292 		/* Implicitly sync to moving fences before mapping anything */
1293 		r = amdgpu_sync_resv(adev, &sync, bo->tbo.base.resv,
1294 				     AMDGPU_SYNC_EXPLICIT, vm);
1295 		if (r)
1296 			goto error_free;
1297 	}
1298 
1299 	if (bo) {
1300 		struct amdgpu_device *bo_adev;
1301 
1302 		flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
1303 
1304 		if (amdgpu_bo_encrypted(bo))
1305 			flags |= AMDGPU_PTE_TMZ;
1306 
1307 		bo_adev = amdgpu_ttm_adev(bo->tbo.bdev);
1308 		vram_base = bo_adev->vm_manager.vram_base_offset;
1309 		uncached = (bo->flags & AMDGPU_GEM_CREATE_UNCACHED) != 0;
1310 	} else {
1311 		flags = 0x0;
1312 		vram_base = 0;
1313 		uncached = false;
1314 	}
1315 
1316 	if (clear || amdgpu_vm_is_bo_always_valid(vm, bo))
1317 		last_update = &vm->last_update;
1318 	else
1319 		last_update = &bo_va->last_pt_update;
1320 
1321 	if (!clear && bo_va->base.moved) {
1322 		flush_tlb = true;
1323 		list_splice_init(&bo_va->valids, &bo_va->invalids);
1324 
1325 	} else if (bo_va->cleared != clear) {
1326 		list_splice_init(&bo_va->valids, &bo_va->invalids);
1327 	}
1328 
1329 	list_for_each_entry(mapping, &bo_va->invalids, list) {
1330 		uint64_t update_flags = flags;
1331 
1332 		/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
1333 		 * but in case of something, we filter the flags in first place
1334 		 */
1335 		if (!(mapping->flags & AMDGPU_PTE_READABLE))
1336 			update_flags &= ~AMDGPU_PTE_READABLE;
1337 		if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
1338 			update_flags &= ~AMDGPU_PTE_WRITEABLE;
1339 
1340 		/* Apply ASIC specific mapping flags */
1341 		amdgpu_gmc_get_vm_pte(adev, mapping, &update_flags);
1342 
1343 		trace_amdgpu_vm_bo_update(mapping);
1344 
1345 		r = amdgpu_vm_update_range(adev, vm, false, false, flush_tlb,
1346 					   !uncached, &sync, mapping->start,
1347 					   mapping->last, update_flags,
1348 					   mapping->offset, vram_base, mem,
1349 					   pages_addr, last_update);
1350 		if (r)
1351 			goto error_free;
1352 	}
1353 
1354 	/* If the BO is not in its preferred location add it back to
1355 	 * the evicted list so that it gets validated again on the
1356 	 * next command submission.
1357 	 */
1358 	if (amdgpu_vm_is_bo_always_valid(vm, bo)) {
1359 		if (bo->tbo.resource &&
1360 		    !(bo->preferred_domains &
1361 		      amdgpu_mem_type_to_domain(bo->tbo.resource->mem_type)))
1362 			amdgpu_vm_bo_evicted(&bo_va->base);
1363 		else
1364 			amdgpu_vm_bo_idle(&bo_va->base);
1365 	} else {
1366 		amdgpu_vm_bo_done(&bo_va->base);
1367 	}
1368 
1369 	list_splice_init(&bo_va->invalids, &bo_va->valids);
1370 	bo_va->cleared = clear;
1371 	bo_va->base.moved = false;
1372 
1373 	if (trace_amdgpu_vm_bo_mapping_enabled()) {
1374 		list_for_each_entry(mapping, &bo_va->valids, list)
1375 			trace_amdgpu_vm_bo_mapping(mapping);
1376 	}
1377 
1378 error_free:
1379 	amdgpu_sync_free(&sync);
1380 	return r;
1381 }
1382 
1383 /**
1384  * amdgpu_vm_update_prt_state - update the global PRT state
1385  *
1386  * @adev: amdgpu_device pointer
1387  */
amdgpu_vm_update_prt_state(struct amdgpu_device * adev)1388 static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
1389 {
1390 	unsigned long flags;
1391 	bool enable;
1392 
1393 	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1394 	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1395 	adev->gmc.gmc_funcs->set_prt(adev, enable);
1396 	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
1397 }
1398 
1399 /**
1400  * amdgpu_vm_prt_get - add a PRT user
1401  *
1402  * @adev: amdgpu_device pointer
1403  */
amdgpu_vm_prt_get(struct amdgpu_device * adev)1404 static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
1405 {
1406 	if (!adev->gmc.gmc_funcs->set_prt)
1407 		return;
1408 
1409 	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
1410 		amdgpu_vm_update_prt_state(adev);
1411 }
1412 
1413 /**
1414  * amdgpu_vm_prt_put - drop a PRT user
1415  *
1416  * @adev: amdgpu_device pointer
1417  */
amdgpu_vm_prt_put(struct amdgpu_device * adev)1418 static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
1419 {
1420 	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1421 		amdgpu_vm_update_prt_state(adev);
1422 }
1423 
1424 /**
1425  * amdgpu_vm_prt_cb - callback for updating the PRT status
1426  *
1427  * @fence: fence for the callback
1428  * @_cb: the callback function
1429  */
amdgpu_vm_prt_cb(struct dma_fence * fence,struct dma_fence_cb * _cb)1430 static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
1431 {
1432 	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);
1433 
1434 	amdgpu_vm_prt_put(cb->adev);
1435 	kfree(cb);
1436 }
1437 
1438 /**
1439  * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
1440  *
1441  * @adev: amdgpu_device pointer
1442  * @fence: fence for the callback
1443  */
amdgpu_vm_add_prt_cb(struct amdgpu_device * adev,struct dma_fence * fence)1444 static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
1445 				 struct dma_fence *fence)
1446 {
1447 	struct amdgpu_prt_cb *cb;
1448 
1449 	if (!adev->gmc.gmc_funcs->set_prt)
1450 		return;
1451 
1452 	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1453 	if (!cb) {
1454 		/* Last resort when we are OOM */
1455 		if (fence)
1456 			dma_fence_wait(fence, false);
1457 
1458 		amdgpu_vm_prt_put(adev);
1459 	} else {
1460 		cb->adev = adev;
1461 		if (!fence || dma_fence_add_callback(fence, &cb->cb,
1462 						     amdgpu_vm_prt_cb))
1463 			amdgpu_vm_prt_cb(fence, &cb->cb);
1464 	}
1465 }
1466 
1467 /**
1468  * amdgpu_vm_free_mapping - free a mapping
1469  *
1470  * @adev: amdgpu_device pointer
1471  * @vm: requested vm
1472  * @mapping: mapping to be freed
1473  * @fence: fence of the unmap operation
1474  *
1475  * Free a mapping and make sure we decrease the PRT usage count if applicable.
1476  */
amdgpu_vm_free_mapping(struct amdgpu_device * adev,struct amdgpu_vm * vm,struct amdgpu_bo_va_mapping * mapping,struct dma_fence * fence)1477 static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
1478 				   struct amdgpu_vm *vm,
1479 				   struct amdgpu_bo_va_mapping *mapping,
1480 				   struct dma_fence *fence)
1481 {
1482 	if (mapping->flags & AMDGPU_PTE_PRT_FLAG(adev))
1483 		amdgpu_vm_add_prt_cb(adev, fence);
1484 	kfree(mapping);
1485 }
1486 
1487 /**
1488  * amdgpu_vm_prt_fini - finish all prt mappings
1489  *
1490  * @adev: amdgpu_device pointer
1491  * @vm: requested vm
1492  *
1493  * Register a cleanup callback to disable PRT support after VM dies.
1494  */
amdgpu_vm_prt_fini(struct amdgpu_device * adev,struct amdgpu_vm * vm)1495 static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
1496 {
1497 	struct dma_resv *resv = vm->root.bo->tbo.base.resv;
1498 	struct dma_resv_iter cursor;
1499 	struct dma_fence *fence;
1500 
1501 	dma_resv_for_each_fence(&cursor, resv, DMA_RESV_USAGE_BOOKKEEP, fence) {
1502 		/* Add a callback for each fence in the reservation object */
1503 		amdgpu_vm_prt_get(adev);
1504 		amdgpu_vm_add_prt_cb(adev, fence);
1505 	}
1506 }
1507 
1508 /**
1509  * amdgpu_vm_clear_freed - clear freed BOs in the PT
1510  *
1511  * @adev: amdgpu_device pointer
1512  * @vm: requested vm
1513  * @fence: optional resulting fence (unchanged if no work needed to be done
1514  * or if an error occurred)
1515  *
1516  * Make sure all freed BOs are cleared in the PT.
1517  * PTs have to be reserved and mutex must be locked!
1518  *
1519  * Returns:
1520  * 0 for success.
1521  *
1522  */
amdgpu_vm_clear_freed(struct amdgpu_device * adev,struct amdgpu_vm * vm,struct dma_fence ** fence)1523 int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1524 			  struct amdgpu_vm *vm,
1525 			  struct dma_fence **fence)
1526 {
1527 	struct amdgpu_bo_va_mapping *mapping;
1528 	struct dma_fence *f = NULL;
1529 	struct amdgpu_sync sync;
1530 	int r;
1531 
1532 
1533 	/*
1534 	 * Implicitly sync to command submissions in the same VM before
1535 	 * unmapping.
1536 	 */
1537 	amdgpu_sync_create(&sync);
1538 	r = amdgpu_sync_resv(adev, &sync, vm->root.bo->tbo.base.resv,
1539 			     AMDGPU_SYNC_EQ_OWNER, vm);
1540 	if (r)
1541 		goto error_free;
1542 
1543 	while (!list_empty(&vm->freed)) {
1544 		mapping = list_first_entry(&vm->freed,
1545 			struct amdgpu_bo_va_mapping, list);
1546 		list_del(&mapping->list);
1547 
1548 		r = amdgpu_vm_update_range(adev, vm, false, false, true, false,
1549 					   &sync, mapping->start, mapping->last,
1550 					   0, 0, 0, NULL, NULL, &f);
1551 		amdgpu_vm_free_mapping(adev, vm, mapping, f);
1552 		if (r) {
1553 			dma_fence_put(f);
1554 			goto error_free;
1555 		}
1556 	}
1557 
1558 	if (fence && f) {
1559 		dma_fence_put(*fence);
1560 		*fence = f;
1561 	} else {
1562 		dma_fence_put(f);
1563 	}
1564 
1565 error_free:
1566 	amdgpu_sync_free(&sync);
1567 	return r;
1568 
1569 }
1570 
1571 /**
1572  * amdgpu_vm_handle_moved - handle moved BOs in the PT
1573  *
1574  * @adev: amdgpu_device pointer
1575  * @vm: requested vm
1576  * @ticket: optional reservation ticket used to reserve the VM
1577  *
1578  * Make sure all BOs which are moved are updated in the PTs.
1579  *
1580  * Returns:
1581  * 0 for success.
1582  *
1583  * PTs have to be reserved!
1584  */
amdgpu_vm_handle_moved(struct amdgpu_device * adev,struct amdgpu_vm * vm,struct ww_acquire_ctx * ticket)1585 int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
1586 			   struct amdgpu_vm *vm,
1587 			   struct ww_acquire_ctx *ticket)
1588 {
1589 	struct amdgpu_bo_va *bo_va;
1590 	struct dma_resv *resv;
1591 	bool clear, unlock;
1592 	int r;
1593 
1594 	spin_lock(&vm->status_lock);
1595 	while (!list_empty(&vm->moved)) {
1596 		bo_va = list_first_entry(&vm->moved, struct amdgpu_bo_va,
1597 					 base.vm_status);
1598 		spin_unlock(&vm->status_lock);
1599 
1600 		/* Per VM BOs never need to bo cleared in the page tables */
1601 		r = amdgpu_vm_bo_update(adev, bo_va, false);
1602 		if (r)
1603 			return r;
1604 		spin_lock(&vm->status_lock);
1605 	}
1606 
1607 	while (!list_empty(&vm->invalidated)) {
1608 		bo_va = list_first_entry(&vm->invalidated, struct amdgpu_bo_va,
1609 					 base.vm_status);
1610 		resv = bo_va->base.bo->tbo.base.resv;
1611 		spin_unlock(&vm->status_lock);
1612 
1613 		/* Try to reserve the BO to avoid clearing its ptes */
1614 		if (!adev->debug_vm && dma_resv_trylock(resv)) {
1615 			clear = false;
1616 			unlock = true;
1617 		/* The caller is already holding the reservation lock */
1618 		} else if (ticket && dma_resv_locking_ctx(resv) == ticket) {
1619 			clear = false;
1620 			unlock = false;
1621 		/* Somebody else is using the BO right now */
1622 		} else {
1623 			clear = true;
1624 			unlock = false;
1625 		}
1626 
1627 		r = amdgpu_vm_bo_update(adev, bo_va, clear);
1628 
1629 		if (unlock)
1630 			dma_resv_unlock(resv);
1631 		if (r)
1632 			return r;
1633 
1634 		/* Remember evicted DMABuf imports in compute VMs for later
1635 		 * validation
1636 		 */
1637 		if (vm->is_compute_context &&
1638 		    drm_gem_is_imported(&bo_va->base.bo->tbo.base) &&
1639 		    (!bo_va->base.bo->tbo.resource ||
1640 		     bo_va->base.bo->tbo.resource->mem_type == TTM_PL_SYSTEM))
1641 			amdgpu_vm_bo_evicted_user(&bo_va->base);
1642 
1643 		spin_lock(&vm->status_lock);
1644 	}
1645 	spin_unlock(&vm->status_lock);
1646 
1647 	return 0;
1648 }
1649 
1650 /**
1651  * amdgpu_vm_flush_compute_tlb - Flush TLB on compute VM
1652  *
1653  * @adev: amdgpu_device pointer
1654  * @vm: requested vm
1655  * @flush_type: flush type
1656  * @xcc_mask: mask of XCCs that belong to the compute partition in need of a TLB flush.
1657  *
1658  * Flush TLB if needed for a compute VM.
1659  *
1660  * Returns:
1661  * 0 for success.
1662  */
amdgpu_vm_flush_compute_tlb(struct amdgpu_device * adev,struct amdgpu_vm * vm,uint32_t flush_type,uint32_t xcc_mask)1663 int amdgpu_vm_flush_compute_tlb(struct amdgpu_device *adev,
1664 				struct amdgpu_vm *vm,
1665 				uint32_t flush_type,
1666 				uint32_t xcc_mask)
1667 {
1668 	uint64_t tlb_seq = amdgpu_vm_tlb_seq(vm);
1669 	bool all_hub = false;
1670 	int xcc = 0, r = 0;
1671 
1672 	WARN_ON_ONCE(!vm->is_compute_context);
1673 
1674 	/*
1675 	 * It can be that we race and lose here, but that is extremely unlikely
1676 	 * and the worst thing which could happen is that we flush the changes
1677 	 * into the TLB once more which is harmless.
1678 	 */
1679 	if (atomic64_xchg(&vm->kfd_last_flushed_seq, tlb_seq) == tlb_seq)
1680 		return 0;
1681 
1682 	if (adev->family == AMDGPU_FAMILY_AI ||
1683 	    adev->family == AMDGPU_FAMILY_RV)
1684 		all_hub = true;
1685 
1686 	for_each_inst(xcc, xcc_mask) {
1687 		r = amdgpu_gmc_flush_gpu_tlb_pasid(adev, vm->pasid, flush_type,
1688 						   all_hub, xcc);
1689 		if (r)
1690 			break;
1691 	}
1692 	return r;
1693 }
1694 
1695 /**
1696  * amdgpu_vm_bo_add - add a bo to a specific vm
1697  *
1698  * @adev: amdgpu_device pointer
1699  * @vm: requested vm
1700  * @bo: amdgpu buffer object
1701  *
1702  * Add @bo into the requested vm.
1703  * Add @bo to the list of bos associated with the vm
1704  *
1705  * Returns:
1706  * Newly added bo_va or NULL for failure
1707  *
1708  * Object has to be reserved!
1709  */
amdgpu_vm_bo_add(struct amdgpu_device * adev,struct amdgpu_vm * vm,struct amdgpu_bo * bo)1710 struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
1711 				      struct amdgpu_vm *vm,
1712 				      struct amdgpu_bo *bo)
1713 {
1714 	struct amdgpu_bo_va *bo_va;
1715 
1716 	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
1717 	if (bo_va == NULL) {
1718 		return NULL;
1719 	}
1720 	amdgpu_vm_bo_base_init(&bo_va->base, vm, bo);
1721 
1722 	bo_va->ref_count = 1;
1723 	bo_va->last_pt_update = dma_fence_get_stub();
1724 	INIT_LIST_HEAD(&bo_va->valids);
1725 	INIT_LIST_HEAD(&bo_va->invalids);
1726 
1727 	if (!bo)
1728 		return bo_va;
1729 
1730 	dma_resv_assert_held(bo->tbo.base.resv);
1731 	if (amdgpu_dmabuf_is_xgmi_accessible(adev, bo)) {
1732 		bo_va->is_xgmi = true;
1733 		/* Power up XGMI if it can be potentially used */
1734 		amdgpu_xgmi_set_pstate(adev, AMDGPU_XGMI_PSTATE_MAX_VEGA20);
1735 	}
1736 
1737 	return bo_va;
1738 }
1739 
1740 
1741 /**
1742  * amdgpu_vm_bo_insert_map - insert a new mapping
1743  *
1744  * @adev: amdgpu_device pointer
1745  * @bo_va: bo_va to store the address
1746  * @mapping: the mapping to insert
1747  *
1748  * Insert a new mapping into all structures.
1749  */
amdgpu_vm_bo_insert_map(struct amdgpu_device * adev,struct amdgpu_bo_va * bo_va,struct amdgpu_bo_va_mapping * mapping)1750 static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
1751 				    struct amdgpu_bo_va *bo_va,
1752 				    struct amdgpu_bo_va_mapping *mapping)
1753 {
1754 	struct amdgpu_vm *vm = bo_va->base.vm;
1755 	struct amdgpu_bo *bo = bo_va->base.bo;
1756 
1757 	mapping->bo_va = bo_va;
1758 	list_add(&mapping->list, &bo_va->invalids);
1759 	amdgpu_vm_it_insert(mapping, &vm->va);
1760 
1761 	if (mapping->flags & AMDGPU_PTE_PRT_FLAG(adev))
1762 		amdgpu_vm_prt_get(adev);
1763 
1764 	if (amdgpu_vm_is_bo_always_valid(vm, bo) && !bo_va->base.moved)
1765 		amdgpu_vm_bo_moved(&bo_va->base);
1766 
1767 	trace_amdgpu_vm_bo_map(bo_va, mapping);
1768 }
1769 
1770 /* Validate operation parameters to prevent potential abuse */
amdgpu_vm_verify_parameters(struct amdgpu_device * adev,struct amdgpu_bo * bo,uint64_t saddr,uint64_t offset,uint64_t size)1771 static int amdgpu_vm_verify_parameters(struct amdgpu_device *adev,
1772 					  struct amdgpu_bo *bo,
1773 					  uint64_t saddr,
1774 					  uint64_t offset,
1775 					  uint64_t size)
1776 {
1777 	uint64_t tmp, lpfn;
1778 
1779 	if (saddr & AMDGPU_GPU_PAGE_MASK
1780 	    || offset & AMDGPU_GPU_PAGE_MASK
1781 	    || size & AMDGPU_GPU_PAGE_MASK)
1782 		return -EINVAL;
1783 
1784 	if (check_add_overflow(saddr, size, &tmp)
1785 	    || check_add_overflow(offset, size, &tmp)
1786 	    || size == 0 /* which also leads to end < begin */)
1787 		return -EINVAL;
1788 
1789 	/* make sure object fit at this offset */
1790 	if (bo && offset + size > amdgpu_bo_size(bo))
1791 		return -EINVAL;
1792 
1793 	/* Ensure last pfn not exceed max_pfn */
1794 	lpfn = (saddr + size - 1) >> AMDGPU_GPU_PAGE_SHIFT;
1795 	if (lpfn >= adev->vm_manager.max_pfn)
1796 		return -EINVAL;
1797 
1798 	return 0;
1799 }
1800 
1801 /**
1802  * amdgpu_vm_bo_map - map bo inside a vm
1803  *
1804  * @adev: amdgpu_device pointer
1805  * @bo_va: bo_va to store the address
1806  * @saddr: where to map the BO
1807  * @offset: requested offset in the BO
1808  * @size: BO size in bytes
1809  * @flags: attributes of pages (read/write/valid/etc.)
1810  *
1811  * Add a mapping of the BO at the specefied addr into the VM.
1812  *
1813  * Returns:
1814  * 0 for success, error for failure.
1815  *
1816  * Object has to be reserved and unreserved outside!
1817  */
amdgpu_vm_bo_map(struct amdgpu_device * adev,struct amdgpu_bo_va * bo_va,uint64_t saddr,uint64_t offset,uint64_t size,uint64_t flags)1818 int amdgpu_vm_bo_map(struct amdgpu_device *adev,
1819 		     struct amdgpu_bo_va *bo_va,
1820 		     uint64_t saddr, uint64_t offset,
1821 		     uint64_t size, uint64_t flags)
1822 {
1823 	struct amdgpu_bo_va_mapping *mapping, *tmp;
1824 	struct amdgpu_bo *bo = bo_va->base.bo;
1825 	struct amdgpu_vm *vm = bo_va->base.vm;
1826 	uint64_t eaddr;
1827 	int r;
1828 
1829 	r = amdgpu_vm_verify_parameters(adev, bo, saddr, offset, size);
1830 	if (r)
1831 		return r;
1832 
1833 	saddr /= AMDGPU_GPU_PAGE_SIZE;
1834 	eaddr = saddr + (size - 1) / AMDGPU_GPU_PAGE_SIZE;
1835 
1836 	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
1837 	if (tmp) {
1838 		/* bo and tmp overlap, invalid addr */
1839 		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
1840 			"0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
1841 			tmp->start, tmp->last + 1);
1842 		return -EINVAL;
1843 	}
1844 
1845 	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
1846 	if (!mapping)
1847 		return -ENOMEM;
1848 
1849 	mapping->start = saddr;
1850 	mapping->last = eaddr;
1851 	mapping->offset = offset;
1852 	mapping->flags = flags;
1853 
1854 	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
1855 
1856 	return 0;
1857 }
1858 
1859 /**
1860  * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
1861  *
1862  * @adev: amdgpu_device pointer
1863  * @bo_va: bo_va to store the address
1864  * @saddr: where to map the BO
1865  * @offset: requested offset in the BO
1866  * @size: BO size in bytes
1867  * @flags: attributes of pages (read/write/valid/etc.)
1868  *
1869  * Add a mapping of the BO at the specefied addr into the VM. Replace existing
1870  * mappings as we do so.
1871  *
1872  * Returns:
1873  * 0 for success, error for failure.
1874  *
1875  * Object has to be reserved and unreserved outside!
1876  */
amdgpu_vm_bo_replace_map(struct amdgpu_device * adev,struct amdgpu_bo_va * bo_va,uint64_t saddr,uint64_t offset,uint64_t size,uint64_t flags)1877 int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
1878 			     struct amdgpu_bo_va *bo_va,
1879 			     uint64_t saddr, uint64_t offset,
1880 			     uint64_t size, uint64_t flags)
1881 {
1882 	struct amdgpu_bo_va_mapping *mapping;
1883 	struct amdgpu_bo *bo = bo_va->base.bo;
1884 	uint64_t eaddr;
1885 	int r;
1886 
1887 	r = amdgpu_vm_verify_parameters(adev, bo, saddr, offset, size);
1888 	if (r)
1889 		return r;
1890 
1891 	/* Allocate all the needed memory */
1892 	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
1893 	if (!mapping)
1894 		return -ENOMEM;
1895 
1896 	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
1897 	if (r) {
1898 		kfree(mapping);
1899 		return r;
1900 	}
1901 
1902 	saddr /= AMDGPU_GPU_PAGE_SIZE;
1903 	eaddr = saddr + (size - 1) / AMDGPU_GPU_PAGE_SIZE;
1904 
1905 	mapping->start = saddr;
1906 	mapping->last = eaddr;
1907 	mapping->offset = offset;
1908 	mapping->flags = flags;
1909 
1910 	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
1911 
1912 	return 0;
1913 }
1914 
1915 /**
1916  * amdgpu_vm_bo_unmap - remove bo mapping from vm
1917  *
1918  * @adev: amdgpu_device pointer
1919  * @bo_va: bo_va to remove the address from
1920  * @saddr: where to the BO is mapped
1921  *
1922  * Remove a mapping of the BO at the specefied addr from the VM.
1923  *
1924  * Returns:
1925  * 0 for success, error for failure.
1926  *
1927  * Object has to be reserved and unreserved outside!
1928  */
amdgpu_vm_bo_unmap(struct amdgpu_device * adev,struct amdgpu_bo_va * bo_va,uint64_t saddr)1929 int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
1930 		       struct amdgpu_bo_va *bo_va,
1931 		       uint64_t saddr)
1932 {
1933 	struct amdgpu_bo_va_mapping *mapping;
1934 	struct amdgpu_vm *vm = bo_va->base.vm;
1935 	bool valid = true;
1936 
1937 	saddr /= AMDGPU_GPU_PAGE_SIZE;
1938 
1939 	list_for_each_entry(mapping, &bo_va->valids, list) {
1940 		if (mapping->start == saddr)
1941 			break;
1942 	}
1943 
1944 	if (&mapping->list == &bo_va->valids) {
1945 		valid = false;
1946 
1947 		list_for_each_entry(mapping, &bo_va->invalids, list) {
1948 			if (mapping->start == saddr)
1949 				break;
1950 		}
1951 
1952 		if (&mapping->list == &bo_va->invalids)
1953 			return -ENOENT;
1954 	}
1955 
1956 	list_del(&mapping->list);
1957 	amdgpu_vm_it_remove(mapping, &vm->va);
1958 	mapping->bo_va = NULL;
1959 	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
1960 
1961 	if (valid)
1962 		list_add(&mapping->list, &vm->freed);
1963 	else
1964 		amdgpu_vm_free_mapping(adev, vm, mapping,
1965 				       bo_va->last_pt_update);
1966 
1967 	return 0;
1968 }
1969 
1970 /**
1971  * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
1972  *
1973  * @adev: amdgpu_device pointer
1974  * @vm: VM structure to use
1975  * @saddr: start of the range
1976  * @size: size of the range
1977  *
1978  * Remove all mappings in a range, split them as appropriate.
1979  *
1980  * Returns:
1981  * 0 for success, error for failure.
1982  */
amdgpu_vm_bo_clear_mappings(struct amdgpu_device * adev,struct amdgpu_vm * vm,uint64_t saddr,uint64_t size)1983 int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
1984 				struct amdgpu_vm *vm,
1985 				uint64_t saddr, uint64_t size)
1986 {
1987 	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
1988 	LIST_HEAD(removed);
1989 	uint64_t eaddr;
1990 	int r;
1991 
1992 	r = amdgpu_vm_verify_parameters(adev, NULL, saddr, 0, size);
1993 	if (r)
1994 		return r;
1995 
1996 	saddr /= AMDGPU_GPU_PAGE_SIZE;
1997 	eaddr = saddr + (size - 1) / AMDGPU_GPU_PAGE_SIZE;
1998 
1999 	/* Allocate all the needed memory */
2000 	before = kzalloc(sizeof(*before), GFP_KERNEL);
2001 	if (!before)
2002 		return -ENOMEM;
2003 	INIT_LIST_HEAD(&before->list);
2004 
2005 	after = kzalloc(sizeof(*after), GFP_KERNEL);
2006 	if (!after) {
2007 		kfree(before);
2008 		return -ENOMEM;
2009 	}
2010 	INIT_LIST_HEAD(&after->list);
2011 
2012 	/* Now gather all removed mappings */
2013 	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
2014 	while (tmp) {
2015 		/* Remember mapping split at the start */
2016 		if (tmp->start < saddr) {
2017 			before->start = tmp->start;
2018 			before->last = saddr - 1;
2019 			before->offset = tmp->offset;
2020 			before->flags = tmp->flags;
2021 			before->bo_va = tmp->bo_va;
2022 			list_add(&before->list, &tmp->bo_va->invalids);
2023 		}
2024 
2025 		/* Remember mapping split at the end */
2026 		if (tmp->last > eaddr) {
2027 			after->start = eaddr + 1;
2028 			after->last = tmp->last;
2029 			after->offset = tmp->offset;
2030 			after->offset += (after->start - tmp->start) << PAGE_SHIFT;
2031 			after->flags = tmp->flags;
2032 			after->bo_va = tmp->bo_va;
2033 			list_add(&after->list, &tmp->bo_va->invalids);
2034 		}
2035 
2036 		list_del(&tmp->list);
2037 		list_add(&tmp->list, &removed);
2038 
2039 		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2040 	}
2041 
2042 	/* And free them up */
2043 	list_for_each_entry_safe(tmp, next, &removed, list) {
2044 		amdgpu_vm_it_remove(tmp, &vm->va);
2045 		list_del(&tmp->list);
2046 
2047 		if (tmp->start < saddr)
2048 		    tmp->start = saddr;
2049 		if (tmp->last > eaddr)
2050 		    tmp->last = eaddr;
2051 
2052 		tmp->bo_va = NULL;
2053 		list_add(&tmp->list, &vm->freed);
2054 		trace_amdgpu_vm_bo_unmap(NULL, tmp);
2055 	}
2056 
2057 	/* Insert partial mapping before the range */
2058 	if (!list_empty(&before->list)) {
2059 		struct amdgpu_bo *bo = before->bo_va->base.bo;
2060 
2061 		amdgpu_vm_it_insert(before, &vm->va);
2062 		if (before->flags & AMDGPU_PTE_PRT_FLAG(adev))
2063 			amdgpu_vm_prt_get(adev);
2064 
2065 		if (amdgpu_vm_is_bo_always_valid(vm, bo) &&
2066 		    !before->bo_va->base.moved)
2067 			amdgpu_vm_bo_moved(&before->bo_va->base);
2068 	} else {
2069 		kfree(before);
2070 	}
2071 
2072 	/* Insert partial mapping after the range */
2073 	if (!list_empty(&after->list)) {
2074 		struct amdgpu_bo *bo = after->bo_va->base.bo;
2075 
2076 		amdgpu_vm_it_insert(after, &vm->va);
2077 		if (after->flags & AMDGPU_PTE_PRT_FLAG(adev))
2078 			amdgpu_vm_prt_get(adev);
2079 
2080 		if (amdgpu_vm_is_bo_always_valid(vm, bo) &&
2081 		    !after->bo_va->base.moved)
2082 			amdgpu_vm_bo_moved(&after->bo_va->base);
2083 	} else {
2084 		kfree(after);
2085 	}
2086 
2087 	return 0;
2088 }
2089 
2090 /**
2091  * amdgpu_vm_bo_lookup_mapping - find mapping by address
2092  *
2093  * @vm: the requested VM
2094  * @addr: the address
2095  *
2096  * Find a mapping by it's address.
2097  *
2098  * Returns:
2099  * The amdgpu_bo_va_mapping matching for addr or NULL
2100  *
2101  */
amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm * vm,uint64_t addr)2102 struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
2103 							 uint64_t addr)
2104 {
2105 	return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
2106 }
2107 
2108 /**
2109  * amdgpu_vm_bo_trace_cs - trace all reserved mappings
2110  *
2111  * @vm: the requested vm
2112  * @ticket: CS ticket
2113  *
2114  * Trace all mappings of BOs reserved during a command submission.
2115  */
amdgpu_vm_bo_trace_cs(struct amdgpu_vm * vm,struct ww_acquire_ctx * ticket)2116 void amdgpu_vm_bo_trace_cs(struct amdgpu_vm *vm, struct ww_acquire_ctx *ticket)
2117 {
2118 	struct amdgpu_bo_va_mapping *mapping;
2119 
2120 	if (!trace_amdgpu_vm_bo_cs_enabled())
2121 		return;
2122 
2123 	for (mapping = amdgpu_vm_it_iter_first(&vm->va, 0, U64_MAX); mapping;
2124 	     mapping = amdgpu_vm_it_iter_next(mapping, 0, U64_MAX)) {
2125 		if (mapping->bo_va && mapping->bo_va->base.bo) {
2126 			struct amdgpu_bo *bo;
2127 
2128 			bo = mapping->bo_va->base.bo;
2129 			if (dma_resv_locking_ctx(bo->tbo.base.resv) !=
2130 			    ticket)
2131 				continue;
2132 		}
2133 
2134 		trace_amdgpu_vm_bo_cs(mapping);
2135 	}
2136 }
2137 
2138 /**
2139  * amdgpu_vm_bo_del - remove a bo from a specific vm
2140  *
2141  * @adev: amdgpu_device pointer
2142  * @bo_va: requested bo_va
2143  *
2144  * Remove @bo_va->bo from the requested vm.
2145  *
2146  * Object have to be reserved!
2147  */
amdgpu_vm_bo_del(struct amdgpu_device * adev,struct amdgpu_bo_va * bo_va)2148 void amdgpu_vm_bo_del(struct amdgpu_device *adev,
2149 		      struct amdgpu_bo_va *bo_va)
2150 {
2151 	struct amdgpu_bo_va_mapping *mapping, *next;
2152 	struct amdgpu_bo *bo = bo_va->base.bo;
2153 	struct amdgpu_vm *vm = bo_va->base.vm;
2154 	struct amdgpu_vm_bo_base **base;
2155 
2156 	dma_resv_assert_held(vm->root.bo->tbo.base.resv);
2157 
2158 	if (bo) {
2159 		dma_resv_assert_held(bo->tbo.base.resv);
2160 		if (amdgpu_vm_is_bo_always_valid(vm, bo))
2161 			ttm_bo_set_bulk_move(&bo->tbo, NULL);
2162 
2163 		for (base = &bo_va->base.bo->vm_bo; *base;
2164 		     base = &(*base)->next) {
2165 			if (*base != &bo_va->base)
2166 				continue;
2167 
2168 			amdgpu_vm_update_stats(*base, bo->tbo.resource, -1);
2169 			*base = bo_va->base.next;
2170 			break;
2171 		}
2172 	}
2173 
2174 	spin_lock(&vm->status_lock);
2175 	list_del(&bo_va->base.vm_status);
2176 	spin_unlock(&vm->status_lock);
2177 
2178 	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
2179 		list_del(&mapping->list);
2180 		amdgpu_vm_it_remove(mapping, &vm->va);
2181 		mapping->bo_va = NULL;
2182 		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2183 		list_add(&mapping->list, &vm->freed);
2184 	}
2185 	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
2186 		list_del(&mapping->list);
2187 		amdgpu_vm_it_remove(mapping, &vm->va);
2188 		amdgpu_vm_free_mapping(adev, vm, mapping,
2189 				       bo_va->last_pt_update);
2190 	}
2191 
2192 	dma_fence_put(bo_va->last_pt_update);
2193 
2194 	if (bo && bo_va->is_xgmi)
2195 		amdgpu_xgmi_set_pstate(adev, AMDGPU_XGMI_PSTATE_MIN);
2196 
2197 	kfree(bo_va);
2198 }
2199 
2200 /**
2201  * amdgpu_vm_evictable - check if we can evict a VM
2202  *
2203  * @bo: A page table of the VM.
2204  *
2205  * Check if it is possible to evict a VM.
2206  */
amdgpu_vm_evictable(struct amdgpu_bo * bo)2207 bool amdgpu_vm_evictable(struct amdgpu_bo *bo)
2208 {
2209 	struct amdgpu_vm_bo_base *bo_base = bo->vm_bo;
2210 
2211 	/* Page tables of a destroyed VM can go away immediately */
2212 	if (!bo_base || !bo_base->vm)
2213 		return true;
2214 
2215 	/* Don't evict VM page tables while they are busy */
2216 	if (!dma_resv_test_signaled(bo->tbo.base.resv, DMA_RESV_USAGE_BOOKKEEP))
2217 		return false;
2218 
2219 	/* Try to block ongoing updates */
2220 	if (!amdgpu_vm_eviction_trylock(bo_base->vm))
2221 		return false;
2222 
2223 	/* Don't evict VM page tables while they are updated */
2224 	if (!dma_fence_is_signaled(bo_base->vm->last_unlocked)) {
2225 		amdgpu_vm_eviction_unlock(bo_base->vm);
2226 		return false;
2227 	}
2228 
2229 	bo_base->vm->evicting = true;
2230 	amdgpu_vm_eviction_unlock(bo_base->vm);
2231 	return true;
2232 }
2233 
2234 /**
2235  * amdgpu_vm_bo_invalidate - mark the bo as invalid
2236  *
2237  * @bo: amdgpu buffer object
2238  * @evicted: is the BO evicted
2239  *
2240  * Mark @bo as invalid.
2241  */
amdgpu_vm_bo_invalidate(struct amdgpu_bo * bo,bool evicted)2242 void amdgpu_vm_bo_invalidate(struct amdgpu_bo *bo, bool evicted)
2243 {
2244 	struct amdgpu_vm_bo_base *bo_base;
2245 
2246 	for (bo_base = bo->vm_bo; bo_base; bo_base = bo_base->next) {
2247 		struct amdgpu_vm *vm = bo_base->vm;
2248 
2249 		if (evicted && amdgpu_vm_is_bo_always_valid(vm, bo)) {
2250 			amdgpu_vm_bo_evicted(bo_base);
2251 			continue;
2252 		}
2253 
2254 		if (bo_base->moved)
2255 			continue;
2256 		bo_base->moved = true;
2257 
2258 		if (bo->tbo.type == ttm_bo_type_kernel)
2259 			amdgpu_vm_bo_relocated(bo_base);
2260 		else if (amdgpu_vm_is_bo_always_valid(vm, bo))
2261 			amdgpu_vm_bo_moved(bo_base);
2262 		else
2263 			amdgpu_vm_bo_invalidated(bo_base);
2264 	}
2265 }
2266 
2267 /**
2268  * amdgpu_vm_bo_move - handle BO move
2269  *
2270  * @bo: amdgpu buffer object
2271  * @new_mem: the new placement of the BO move
2272  * @evicted: is the BO evicted
2273  *
2274  * Update the memory stats for the new placement and mark @bo as invalid.
2275  */
amdgpu_vm_bo_move(struct amdgpu_bo * bo,struct ttm_resource * new_mem,bool evicted)2276 void amdgpu_vm_bo_move(struct amdgpu_bo *bo, struct ttm_resource *new_mem,
2277 		       bool evicted)
2278 {
2279 	struct amdgpu_vm_bo_base *bo_base;
2280 
2281 	for (bo_base = bo->vm_bo; bo_base; bo_base = bo_base->next) {
2282 		struct amdgpu_vm *vm = bo_base->vm;
2283 
2284 		spin_lock(&vm->status_lock);
2285 		amdgpu_vm_update_stats_locked(bo_base, bo->tbo.resource, -1);
2286 		amdgpu_vm_update_stats_locked(bo_base, new_mem, +1);
2287 		spin_unlock(&vm->status_lock);
2288 	}
2289 
2290 	amdgpu_vm_bo_invalidate(bo, evicted);
2291 }
2292 
2293 /**
2294  * amdgpu_vm_get_block_size - calculate VM page table size as power of two
2295  *
2296  * @vm_size: VM size
2297  *
2298  * Returns:
2299  * VM page table as power of two
2300  */
amdgpu_vm_get_block_size(uint64_t vm_size)2301 static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
2302 {
2303 	/* Total bits covered by PD + PTs */
2304 	unsigned bits = ilog2(vm_size) + 18;
2305 
2306 	/* Make sure the PD is 4K in size up to 8GB address space.
2307 	   Above that split equal between PD and PTs */
2308 	if (vm_size <= 8)
2309 		return (bits - 9);
2310 	else
2311 		return ((bits + 3) / 2);
2312 }
2313 
2314 /**
2315  * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2316  *
2317  * @adev: amdgpu_device pointer
2318  * @min_vm_size: the minimum vm size in GB if it's set auto
2319  * @fragment_size_default: Default PTE fragment size
2320  * @max_level: max VMPT level
2321  * @max_bits: max address space size in bits
2322  *
2323  */
amdgpu_vm_adjust_size(struct amdgpu_device * adev,uint32_t min_vm_size,uint32_t fragment_size_default,unsigned max_level,unsigned max_bits)2324 void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t min_vm_size,
2325 			   uint32_t fragment_size_default, unsigned max_level,
2326 			   unsigned max_bits)
2327 {
2328 	unsigned int max_size = 1 << (max_bits - 30);
2329 	unsigned int vm_size;
2330 	uint64_t tmp;
2331 
2332 	/* adjust vm size first */
2333 	if (amdgpu_vm_size != -1) {
2334 		vm_size = amdgpu_vm_size;
2335 		if (vm_size > max_size) {
2336 			dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
2337 				 amdgpu_vm_size, max_size);
2338 			vm_size = max_size;
2339 		}
2340 	} else {
2341 		struct sysinfo si;
2342 		unsigned int phys_ram_gb;
2343 
2344 		/* Optimal VM size depends on the amount of physical
2345 		 * RAM available. Underlying requirements and
2346 		 * assumptions:
2347 		 *
2348 		 *  - Need to map system memory and VRAM from all GPUs
2349 		 *     - VRAM from other GPUs not known here
2350 		 *     - Assume VRAM <= system memory
2351 		 *  - On GFX8 and older, VM space can be segmented for
2352 		 *    different MTYPEs
2353 		 *  - Need to allow room for fragmentation, guard pages etc.
2354 		 *
2355 		 * This adds up to a rough guess of system memory x3.
2356 		 * Round up to power of two to maximize the available
2357 		 * VM size with the given page table size.
2358 		 */
2359 		si_meminfo(&si);
2360 		phys_ram_gb = ((uint64_t)si.totalram * si.mem_unit +
2361 			       (1 << 30) - 1) >> 30;
2362 		vm_size = roundup_pow_of_two(
2363 			clamp(phys_ram_gb * 3, min_vm_size, max_size));
2364 	}
2365 
2366 	adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
2367 
2368 	tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
2369 	if (amdgpu_vm_block_size != -1)
2370 		tmp >>= amdgpu_vm_block_size - 9;
2371 	tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
2372 	adev->vm_manager.num_level = min_t(unsigned int, max_level, tmp);
2373 	switch (adev->vm_manager.num_level) {
2374 	case 3:
2375 		adev->vm_manager.root_level = AMDGPU_VM_PDB2;
2376 		break;
2377 	case 2:
2378 		adev->vm_manager.root_level = AMDGPU_VM_PDB1;
2379 		break;
2380 	case 1:
2381 		adev->vm_manager.root_level = AMDGPU_VM_PDB0;
2382 		break;
2383 	default:
2384 		dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
2385 	}
2386 	/* block size depends on vm size and hw setup*/
2387 	if (amdgpu_vm_block_size != -1)
2388 		adev->vm_manager.block_size =
2389 			min((unsigned)amdgpu_vm_block_size, max_bits
2390 			    - AMDGPU_GPU_PAGE_SHIFT
2391 			    - 9 * adev->vm_manager.num_level);
2392 	else if (adev->vm_manager.num_level > 1)
2393 		adev->vm_manager.block_size = 9;
2394 	else
2395 		adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
2396 
2397 	if (amdgpu_vm_fragment_size == -1)
2398 		adev->vm_manager.fragment_size = fragment_size_default;
2399 	else
2400 		adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2401 
2402 	dev_info(
2403 		adev->dev,
2404 		"vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
2405 		vm_size, adev->vm_manager.num_level + 1,
2406 		adev->vm_manager.block_size, adev->vm_manager.fragment_size);
2407 }
2408 
2409 /**
2410  * amdgpu_vm_wait_idle - wait for the VM to become idle
2411  *
2412  * @vm: VM object to wait for
2413  * @timeout: timeout to wait for VM to become idle
2414  */
amdgpu_vm_wait_idle(struct amdgpu_vm * vm,long timeout)2415 long amdgpu_vm_wait_idle(struct amdgpu_vm *vm, long timeout)
2416 {
2417 	timeout = drm_sched_entity_flush(&vm->immediate, timeout);
2418 	if (timeout <= 0)
2419 		return timeout;
2420 
2421 	return drm_sched_entity_flush(&vm->delayed, timeout);
2422 }
2423 
amdgpu_vm_destroy_task_info(struct kref * kref)2424 static void amdgpu_vm_destroy_task_info(struct kref *kref)
2425 {
2426 	struct amdgpu_task_info *ti = container_of(kref, struct amdgpu_task_info, refcount);
2427 
2428 	kfree(ti);
2429 }
2430 
2431 static inline struct amdgpu_vm *
amdgpu_vm_get_vm_from_pasid(struct amdgpu_device * adev,u32 pasid)2432 amdgpu_vm_get_vm_from_pasid(struct amdgpu_device *adev, u32 pasid)
2433 {
2434 	struct amdgpu_vm *vm;
2435 	unsigned long flags;
2436 
2437 	xa_lock_irqsave(&adev->vm_manager.pasids, flags);
2438 	vm = xa_load(&adev->vm_manager.pasids, pasid);
2439 	xa_unlock_irqrestore(&adev->vm_manager.pasids, flags);
2440 
2441 	return vm;
2442 }
2443 
2444 /**
2445  * amdgpu_vm_put_task_info - reference down the vm task_info ptr
2446  *
2447  * @task_info: task_info struct under discussion.
2448  *
2449  * frees the vm task_info ptr at the last put
2450  */
amdgpu_vm_put_task_info(struct amdgpu_task_info * task_info)2451 void amdgpu_vm_put_task_info(struct amdgpu_task_info *task_info)
2452 {
2453 	if (task_info)
2454 		kref_put(&task_info->refcount, amdgpu_vm_destroy_task_info);
2455 }
2456 
2457 /**
2458  * amdgpu_vm_get_task_info_vm - Extracts task info for a vm.
2459  *
2460  * @vm: VM to get info from
2461  *
2462  * Returns the reference counted task_info structure, which must be
2463  * referenced down with amdgpu_vm_put_task_info.
2464  */
2465 struct amdgpu_task_info *
amdgpu_vm_get_task_info_vm(struct amdgpu_vm * vm)2466 amdgpu_vm_get_task_info_vm(struct amdgpu_vm *vm)
2467 {
2468 	struct amdgpu_task_info *ti = NULL;
2469 
2470 	if (vm) {
2471 		ti = vm->task_info;
2472 		kref_get(&vm->task_info->refcount);
2473 	}
2474 
2475 	return ti;
2476 }
2477 
2478 /**
2479  * amdgpu_vm_get_task_info_pasid - Extracts task info for a PASID.
2480  *
2481  * @adev: drm device pointer
2482  * @pasid: PASID identifier for VM
2483  *
2484  * Returns the reference counted task_info structure, which must be
2485  * referenced down with amdgpu_vm_put_task_info.
2486  */
2487 struct amdgpu_task_info *
amdgpu_vm_get_task_info_pasid(struct amdgpu_device * adev,u32 pasid)2488 amdgpu_vm_get_task_info_pasid(struct amdgpu_device *adev, u32 pasid)
2489 {
2490 	return amdgpu_vm_get_task_info_vm(
2491 			amdgpu_vm_get_vm_from_pasid(adev, pasid));
2492 }
2493 
amdgpu_vm_create_task_info(struct amdgpu_vm * vm)2494 static int amdgpu_vm_create_task_info(struct amdgpu_vm *vm)
2495 {
2496 	vm->task_info = kzalloc(sizeof(struct amdgpu_task_info), GFP_KERNEL);
2497 	if (!vm->task_info)
2498 		return -ENOMEM;
2499 
2500 	kref_init(&vm->task_info->refcount);
2501 	return 0;
2502 }
2503 
2504 /**
2505  * amdgpu_vm_set_task_info - Sets VMs task info.
2506  *
2507  * @vm: vm for which to set the info
2508  */
amdgpu_vm_set_task_info(struct amdgpu_vm * vm)2509 void amdgpu_vm_set_task_info(struct amdgpu_vm *vm)
2510 {
2511 	if (!vm->task_info)
2512 		return;
2513 
2514 	if (vm->task_info->task.pid == current->pid)
2515 		return;
2516 
2517 	vm->task_info->task.pid = current->pid;
2518 	get_task_comm(vm->task_info->task.comm, current);
2519 
2520 	if (current->group_leader->mm != current->mm)
2521 		return;
2522 
2523 	vm->task_info->tgid = current->group_leader->pid;
2524 	get_task_comm(vm->task_info->process_name, current->group_leader);
2525 }
2526 
2527 /**
2528  * amdgpu_vm_init - initialize a vm instance
2529  *
2530  * @adev: amdgpu_device pointer
2531  * @vm: requested vm
2532  * @xcp_id: GPU partition selection id
2533  *
2534  * Init @vm fields.
2535  *
2536  * Returns:
2537  * 0 for success, error for failure.
2538  */
amdgpu_vm_init(struct amdgpu_device * adev,struct amdgpu_vm * vm,int32_t xcp_id)2539 int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2540 		   int32_t xcp_id)
2541 {
2542 	struct amdgpu_bo *root_bo;
2543 	struct amdgpu_bo_vm *root;
2544 	int r, i;
2545 
2546 	vm->va = RB_ROOT_CACHED;
2547 	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
2548 		vm->reserved_vmid[i] = NULL;
2549 	INIT_LIST_HEAD(&vm->evicted);
2550 	INIT_LIST_HEAD(&vm->evicted_user);
2551 	INIT_LIST_HEAD(&vm->relocated);
2552 	INIT_LIST_HEAD(&vm->moved);
2553 	INIT_LIST_HEAD(&vm->idle);
2554 	INIT_LIST_HEAD(&vm->invalidated);
2555 	spin_lock_init(&vm->status_lock);
2556 	INIT_LIST_HEAD(&vm->freed);
2557 	INIT_LIST_HEAD(&vm->done);
2558 	INIT_KFIFO(vm->faults);
2559 
2560 	r = amdgpu_vm_init_entities(adev, vm);
2561 	if (r)
2562 		return r;
2563 
2564 	ttm_lru_bulk_move_init(&vm->lru_bulk_move);
2565 
2566 	vm->is_compute_context = false;
2567 
2568 	vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2569 				    AMDGPU_VM_USE_CPU_FOR_GFX);
2570 
2571 	dev_dbg(adev->dev, "VM update mode is %s\n",
2572 		vm->use_cpu_for_update ? "CPU" : "SDMA");
2573 	WARN_ONCE((vm->use_cpu_for_update &&
2574 		   !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2575 		  "CPU update of VM recommended only for large BAR system\n");
2576 
2577 	if (vm->use_cpu_for_update)
2578 		vm->update_funcs = &amdgpu_vm_cpu_funcs;
2579 	else
2580 		vm->update_funcs = &amdgpu_vm_sdma_funcs;
2581 
2582 	vm->last_update = dma_fence_get_stub();
2583 	vm->last_unlocked = dma_fence_get_stub();
2584 	vm->last_tlb_flush = dma_fence_get_stub();
2585 	vm->generation = amdgpu_vm_generation(adev, NULL);
2586 
2587 	mutex_init(&vm->eviction_lock);
2588 	vm->evicting = false;
2589 	vm->tlb_fence_context = dma_fence_context_alloc(1);
2590 
2591 	r = amdgpu_vm_pt_create(adev, vm, adev->vm_manager.root_level,
2592 				false, &root, xcp_id);
2593 	if (r)
2594 		goto error_free_delayed;
2595 
2596 	root_bo = amdgpu_bo_ref(&root->bo);
2597 	r = amdgpu_bo_reserve(root_bo, true);
2598 	if (r) {
2599 		amdgpu_bo_unref(&root_bo);
2600 		goto error_free_delayed;
2601 	}
2602 
2603 	amdgpu_vm_bo_base_init(&vm->root, vm, root_bo);
2604 	r = dma_resv_reserve_fences(root_bo->tbo.base.resv, 1);
2605 	if (r)
2606 		goto error_free_root;
2607 
2608 	r = amdgpu_vm_pt_clear(adev, vm, root, false);
2609 	if (r)
2610 		goto error_free_root;
2611 
2612 	r = amdgpu_vm_create_task_info(vm);
2613 	if (r)
2614 		dev_dbg(adev->dev, "Failed to create task info for VM\n");
2615 
2616 	amdgpu_bo_unreserve(vm->root.bo);
2617 	amdgpu_bo_unref(&root_bo);
2618 
2619 	return 0;
2620 
2621 error_free_root:
2622 	amdgpu_vm_pt_free_root(adev, vm);
2623 	amdgpu_bo_unreserve(vm->root.bo);
2624 	amdgpu_bo_unref(&root_bo);
2625 
2626 error_free_delayed:
2627 	dma_fence_put(vm->last_tlb_flush);
2628 	dma_fence_put(vm->last_unlocked);
2629 	ttm_lru_bulk_move_fini(&adev->mman.bdev, &vm->lru_bulk_move);
2630 	amdgpu_vm_fini_entities(vm);
2631 
2632 	return r;
2633 }
2634 
2635 /**
2636  * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
2637  *
2638  * @adev: amdgpu_device pointer
2639  * @vm: requested vm
2640  *
2641  * This only works on GFX VMs that don't have any BOs added and no
2642  * page tables allocated yet.
2643  *
2644  * Changes the following VM parameters:
2645  * - use_cpu_for_update
2646  * - pte_supports_ats
2647  *
2648  * Reinitializes the page directory to reflect the changed ATS
2649  * setting.
2650  *
2651  * Returns:
2652  * 0 for success, -errno for errors.
2653  */
amdgpu_vm_make_compute(struct amdgpu_device * adev,struct amdgpu_vm * vm)2654 int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
2655 {
2656 	int r;
2657 
2658 	r = amdgpu_bo_reserve(vm->root.bo, true);
2659 	if (r)
2660 		return r;
2661 
2662 	/* Update VM state */
2663 	vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2664 				    AMDGPU_VM_USE_CPU_FOR_COMPUTE);
2665 	dev_dbg(adev->dev, "VM update mode is %s\n",
2666 		vm->use_cpu_for_update ? "CPU" : "SDMA");
2667 	WARN_ONCE((vm->use_cpu_for_update &&
2668 		   !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2669 		  "CPU update of VM recommended only for large BAR system\n");
2670 
2671 	if (vm->use_cpu_for_update) {
2672 		/* Sync with last SDMA update/clear before switching to CPU */
2673 		r = amdgpu_bo_sync_wait(vm->root.bo,
2674 					AMDGPU_FENCE_OWNER_UNDEFINED, true);
2675 		if (r)
2676 			goto unreserve_bo;
2677 
2678 		vm->update_funcs = &amdgpu_vm_cpu_funcs;
2679 		r = amdgpu_vm_pt_map_tables(adev, vm);
2680 		if (r)
2681 			goto unreserve_bo;
2682 
2683 	} else {
2684 		vm->update_funcs = &amdgpu_vm_sdma_funcs;
2685 	}
2686 
2687 	dma_fence_put(vm->last_update);
2688 	vm->last_update = dma_fence_get_stub();
2689 	vm->is_compute_context = true;
2690 
2691 unreserve_bo:
2692 	amdgpu_bo_unreserve(vm->root.bo);
2693 	return r;
2694 }
2695 
amdgpu_vm_stats_is_zero(struct amdgpu_vm * vm)2696 static int amdgpu_vm_stats_is_zero(struct amdgpu_vm *vm)
2697 {
2698 	for (int i = 0; i < __AMDGPU_PL_NUM; ++i) {
2699 		if (!(drm_memory_stats_is_zero(&vm->stats[i].drm) &&
2700 		      vm->stats[i].evicted == 0))
2701 			return false;
2702 	}
2703 	return true;
2704 }
2705 
2706 /**
2707  * amdgpu_vm_fini - tear down a vm instance
2708  *
2709  * @adev: amdgpu_device pointer
2710  * @vm: requested vm
2711  *
2712  * Tear down @vm.
2713  * Unbind the VM and remove all bos from the vm bo list
2714  */
amdgpu_vm_fini(struct amdgpu_device * adev,struct amdgpu_vm * vm)2715 void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
2716 {
2717 	struct amdgpu_bo_va_mapping *mapping, *tmp;
2718 	bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
2719 	struct amdgpu_bo *root;
2720 	unsigned long flags;
2721 	int i;
2722 
2723 	amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);
2724 
2725 	root = amdgpu_bo_ref(vm->root.bo);
2726 	amdgpu_bo_reserve(root, true);
2727 	amdgpu_vm_set_pasid(adev, vm, 0);
2728 	dma_fence_wait(vm->last_unlocked, false);
2729 	dma_fence_put(vm->last_unlocked);
2730 	dma_fence_wait(vm->last_tlb_flush, false);
2731 	/* Make sure that all fence callbacks have completed */
2732 	spin_lock_irqsave(vm->last_tlb_flush->lock, flags);
2733 	spin_unlock_irqrestore(vm->last_tlb_flush->lock, flags);
2734 	dma_fence_put(vm->last_tlb_flush);
2735 
2736 	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2737 		if (mapping->flags & AMDGPU_PTE_PRT_FLAG(adev) && prt_fini_needed) {
2738 			amdgpu_vm_prt_fini(adev, vm);
2739 			prt_fini_needed = false;
2740 		}
2741 
2742 		list_del(&mapping->list);
2743 		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
2744 	}
2745 
2746 	amdgpu_vm_pt_free_root(adev, vm);
2747 	amdgpu_bo_unreserve(root);
2748 	amdgpu_bo_unref(&root);
2749 	WARN_ON(vm->root.bo);
2750 
2751 	amdgpu_vm_fini_entities(vm);
2752 
2753 	if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
2754 		dev_err(adev->dev, "still active bo inside vm\n");
2755 	}
2756 	rbtree_postorder_for_each_entry_safe(mapping, tmp,
2757 					     &vm->va.rb_root, rb) {
2758 		/* Don't remove the mapping here, we don't want to trigger a
2759 		 * rebalance and the tree is about to be destroyed anyway.
2760 		 */
2761 		list_del(&mapping->list);
2762 		kfree(mapping);
2763 	}
2764 
2765 	dma_fence_put(vm->last_update);
2766 
2767 	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++) {
2768 		if (vm->reserved_vmid[i]) {
2769 			amdgpu_vmid_free_reserved(adev, i);
2770 			vm->reserved_vmid[i] = false;
2771 		}
2772 	}
2773 
2774 	ttm_lru_bulk_move_fini(&adev->mman.bdev, &vm->lru_bulk_move);
2775 
2776 	if (!amdgpu_vm_stats_is_zero(vm)) {
2777 		struct amdgpu_task_info *ti = vm->task_info;
2778 
2779 		dev_warn(adev->dev,
2780 			 "VM memory stats for proc %s(%d) task %s(%d) is non-zero when fini\n",
2781 			 ti->process_name, ti->task.pid, ti->task.comm, ti->tgid);
2782 	}
2783 
2784 	amdgpu_vm_put_task_info(vm->task_info);
2785 }
2786 
2787 /**
2788  * amdgpu_vm_manager_init - init the VM manager
2789  *
2790  * @adev: amdgpu_device pointer
2791  *
2792  * Initialize the VM manager structures
2793  */
amdgpu_vm_manager_init(struct amdgpu_device * adev)2794 void amdgpu_vm_manager_init(struct amdgpu_device *adev)
2795 {
2796 	unsigned i;
2797 
2798 	/* Concurrent flushes are only possible starting with Vega10 and
2799 	 * are broken on Navi10 and Navi14.
2800 	 */
2801 	adev->vm_manager.concurrent_flush = !(adev->asic_type < CHIP_VEGA10 ||
2802 					      adev->asic_type == CHIP_NAVI10 ||
2803 					      adev->asic_type == CHIP_NAVI14);
2804 	amdgpu_vmid_mgr_init(adev);
2805 
2806 	adev->vm_manager.fence_context =
2807 		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2808 	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
2809 		adev->vm_manager.seqno[i] = 0;
2810 
2811 	spin_lock_init(&adev->vm_manager.prt_lock);
2812 	atomic_set(&adev->vm_manager.num_prt_users, 0);
2813 
2814 	/* If not overridden by the user, by default, only in large BAR systems
2815 	 * Compute VM tables will be updated by CPU
2816 	 */
2817 #ifdef CONFIG_X86_64
2818 	if (amdgpu_vm_update_mode == -1) {
2819 		/* For asic with VF MMIO access protection
2820 		 * avoid using CPU for VM table updates
2821 		 */
2822 		if (amdgpu_gmc_vram_full_visible(&adev->gmc) &&
2823 		    !amdgpu_sriov_vf_mmio_access_protection(adev))
2824 			adev->vm_manager.vm_update_mode =
2825 				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
2826 		else
2827 			adev->vm_manager.vm_update_mode = 0;
2828 	} else
2829 		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
2830 #else
2831 	adev->vm_manager.vm_update_mode = 0;
2832 #endif
2833 
2834 	xa_init_flags(&adev->vm_manager.pasids, XA_FLAGS_LOCK_IRQ);
2835 }
2836 
2837 /**
2838  * amdgpu_vm_manager_fini - cleanup VM manager
2839  *
2840  * @adev: amdgpu_device pointer
2841  *
2842  * Cleanup the VM manager and free resources.
2843  */
amdgpu_vm_manager_fini(struct amdgpu_device * adev)2844 void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
2845 {
2846 	WARN_ON(!xa_empty(&adev->vm_manager.pasids));
2847 	xa_destroy(&adev->vm_manager.pasids);
2848 
2849 	amdgpu_vmid_mgr_fini(adev);
2850 }
2851 
2852 /**
2853  * amdgpu_vm_ioctl - Manages VMID reservation for vm hubs.
2854  *
2855  * @dev: drm device pointer
2856  * @data: drm_amdgpu_vm
2857  * @filp: drm file pointer
2858  *
2859  * Returns:
2860  * 0 for success, -errno for errors.
2861  */
amdgpu_vm_ioctl(struct drm_device * dev,void * data,struct drm_file * filp)2862 int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
2863 {
2864 	union drm_amdgpu_vm *args = data;
2865 	struct amdgpu_device *adev = drm_to_adev(dev);
2866 	struct amdgpu_fpriv *fpriv = filp->driver_priv;
2867 
2868 	/* No valid flags defined yet */
2869 	if (args->in.flags)
2870 		return -EINVAL;
2871 
2872 	switch (args->in.op) {
2873 	case AMDGPU_VM_OP_RESERVE_VMID:
2874 		/* We only have requirement to reserve vmid from gfxhub */
2875 		if (!fpriv->vm.reserved_vmid[AMDGPU_GFXHUB(0)]) {
2876 			amdgpu_vmid_alloc_reserved(adev, AMDGPU_GFXHUB(0));
2877 			fpriv->vm.reserved_vmid[AMDGPU_GFXHUB(0)] = true;
2878 		}
2879 
2880 		break;
2881 	case AMDGPU_VM_OP_UNRESERVE_VMID:
2882 		if (fpriv->vm.reserved_vmid[AMDGPU_GFXHUB(0)]) {
2883 			amdgpu_vmid_free_reserved(adev, AMDGPU_GFXHUB(0));
2884 			fpriv->vm.reserved_vmid[AMDGPU_GFXHUB(0)] = false;
2885 		}
2886 		break;
2887 	default:
2888 		return -EINVAL;
2889 	}
2890 
2891 	return 0;
2892 }
2893 
2894 /**
2895  * amdgpu_vm_handle_fault - graceful handling of VM faults.
2896  * @adev: amdgpu device pointer
2897  * @pasid: PASID of the VM
2898  * @ts: Timestamp of the fault
2899  * @vmid: VMID, only used for GFX 9.4.3.
2900  * @node_id: Node_id received in IH cookie. Only applicable for
2901  *           GFX 9.4.3.
2902  * @addr: Address of the fault
2903  * @write_fault: true is write fault, false is read fault
2904  *
2905  * Try to gracefully handle a VM fault. Return true if the fault was handled and
2906  * shouldn't be reported any more.
2907  */
amdgpu_vm_handle_fault(struct amdgpu_device * adev,u32 pasid,u32 vmid,u32 node_id,uint64_t addr,uint64_t ts,bool write_fault)2908 bool amdgpu_vm_handle_fault(struct amdgpu_device *adev, u32 pasid,
2909 			    u32 vmid, u32 node_id, uint64_t addr, uint64_t ts,
2910 			    bool write_fault)
2911 {
2912 	bool is_compute_context = false;
2913 	struct amdgpu_bo *root;
2914 	unsigned long irqflags;
2915 	uint64_t value, flags;
2916 	struct amdgpu_vm *vm;
2917 	int r;
2918 
2919 	xa_lock_irqsave(&adev->vm_manager.pasids, irqflags);
2920 	vm = xa_load(&adev->vm_manager.pasids, pasid);
2921 	if (vm) {
2922 		root = amdgpu_bo_ref(vm->root.bo);
2923 		is_compute_context = vm->is_compute_context;
2924 	} else {
2925 		root = NULL;
2926 	}
2927 	xa_unlock_irqrestore(&adev->vm_manager.pasids, irqflags);
2928 
2929 	if (!root)
2930 		return false;
2931 
2932 	addr /= AMDGPU_GPU_PAGE_SIZE;
2933 
2934 	if (is_compute_context && !svm_range_restore_pages(adev, pasid, vmid,
2935 	    node_id, addr, ts, write_fault)) {
2936 		amdgpu_bo_unref(&root);
2937 		return true;
2938 	}
2939 
2940 	r = amdgpu_bo_reserve(root, true);
2941 	if (r)
2942 		goto error_unref;
2943 
2944 	/* Double check that the VM still exists */
2945 	xa_lock_irqsave(&adev->vm_manager.pasids, irqflags);
2946 	vm = xa_load(&adev->vm_manager.pasids, pasid);
2947 	if (vm && vm->root.bo != root)
2948 		vm = NULL;
2949 	xa_unlock_irqrestore(&adev->vm_manager.pasids, irqflags);
2950 	if (!vm)
2951 		goto error_unlock;
2952 
2953 	flags = AMDGPU_PTE_VALID | AMDGPU_PTE_SNOOPED |
2954 		AMDGPU_PTE_SYSTEM;
2955 
2956 	if (is_compute_context) {
2957 		/* Intentionally setting invalid PTE flag
2958 		 * combination to force a no-retry-fault
2959 		 */
2960 		flags = AMDGPU_VM_NORETRY_FLAGS;
2961 		value = 0;
2962 	} else if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_NEVER) {
2963 		/* Redirect the access to the dummy page */
2964 		value = adev->dummy_page_addr;
2965 		flags |= AMDGPU_PTE_EXECUTABLE | AMDGPU_PTE_READABLE |
2966 			AMDGPU_PTE_WRITEABLE;
2967 
2968 	} else {
2969 		/* Let the hw retry silently on the PTE */
2970 		value = 0;
2971 	}
2972 
2973 	r = dma_resv_reserve_fences(root->tbo.base.resv, 1);
2974 	if (r) {
2975 		pr_debug("failed %d to reserve fence slot\n", r);
2976 		goto error_unlock;
2977 	}
2978 
2979 	r = amdgpu_vm_update_range(adev, vm, true, false, false, false,
2980 				   NULL, addr, addr, flags, value, 0, NULL, NULL, NULL);
2981 	if (r)
2982 		goto error_unlock;
2983 
2984 	r = amdgpu_vm_update_pdes(adev, vm, true);
2985 
2986 error_unlock:
2987 	amdgpu_bo_unreserve(root);
2988 	if (r < 0)
2989 		dev_err(adev->dev, "Can't handle page fault (%d)\n", r);
2990 
2991 error_unref:
2992 	amdgpu_bo_unref(&root);
2993 
2994 	return false;
2995 }
2996 
2997 #if defined(CONFIG_DEBUG_FS)
2998 /**
2999  * amdgpu_debugfs_vm_bo_info  - print BO info for the VM
3000  *
3001  * @vm: Requested VM for printing BO info
3002  * @m: debugfs file
3003  *
3004  * Print BO information in debugfs file for the VM
3005  */
amdgpu_debugfs_vm_bo_info(struct amdgpu_vm * vm,struct seq_file * m)3006 void amdgpu_debugfs_vm_bo_info(struct amdgpu_vm *vm, struct seq_file *m)
3007 {
3008 	struct amdgpu_bo_va *bo_va, *tmp;
3009 	u64 total_idle = 0;
3010 	u64 total_evicted = 0;
3011 	u64 total_relocated = 0;
3012 	u64 total_moved = 0;
3013 	u64 total_invalidated = 0;
3014 	u64 total_done = 0;
3015 	unsigned int total_idle_objs = 0;
3016 	unsigned int total_evicted_objs = 0;
3017 	unsigned int total_relocated_objs = 0;
3018 	unsigned int total_moved_objs = 0;
3019 	unsigned int total_invalidated_objs = 0;
3020 	unsigned int total_done_objs = 0;
3021 	unsigned int id = 0;
3022 
3023 	spin_lock(&vm->status_lock);
3024 	seq_puts(m, "\tIdle BOs:\n");
3025 	list_for_each_entry_safe(bo_va, tmp, &vm->idle, base.vm_status) {
3026 		if (!bo_va->base.bo)
3027 			continue;
3028 		total_idle += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
3029 	}
3030 	total_idle_objs = id;
3031 	id = 0;
3032 
3033 	seq_puts(m, "\tEvicted BOs:\n");
3034 	list_for_each_entry_safe(bo_va, tmp, &vm->evicted, base.vm_status) {
3035 		if (!bo_va->base.bo)
3036 			continue;
3037 		total_evicted += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
3038 	}
3039 	total_evicted_objs = id;
3040 	id = 0;
3041 
3042 	seq_puts(m, "\tRelocated BOs:\n");
3043 	list_for_each_entry_safe(bo_va, tmp, &vm->relocated, base.vm_status) {
3044 		if (!bo_va->base.bo)
3045 			continue;
3046 		total_relocated += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
3047 	}
3048 	total_relocated_objs = id;
3049 	id = 0;
3050 
3051 	seq_puts(m, "\tMoved BOs:\n");
3052 	list_for_each_entry_safe(bo_va, tmp, &vm->moved, base.vm_status) {
3053 		if (!bo_va->base.bo)
3054 			continue;
3055 		total_moved += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
3056 	}
3057 	total_moved_objs = id;
3058 	id = 0;
3059 
3060 	seq_puts(m, "\tInvalidated BOs:\n");
3061 	list_for_each_entry_safe(bo_va, tmp, &vm->invalidated, base.vm_status) {
3062 		if (!bo_va->base.bo)
3063 			continue;
3064 		total_invalidated += amdgpu_bo_print_info(id++,	bo_va->base.bo, m);
3065 	}
3066 	total_invalidated_objs = id;
3067 	id = 0;
3068 
3069 	seq_puts(m, "\tDone BOs:\n");
3070 	list_for_each_entry_safe(bo_va, tmp, &vm->done, base.vm_status) {
3071 		if (!bo_va->base.bo)
3072 			continue;
3073 		total_done += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
3074 	}
3075 	spin_unlock(&vm->status_lock);
3076 	total_done_objs = id;
3077 
3078 	seq_printf(m, "\tTotal idle size:        %12lld\tobjs:\t%d\n", total_idle,
3079 		   total_idle_objs);
3080 	seq_printf(m, "\tTotal evicted size:     %12lld\tobjs:\t%d\n", total_evicted,
3081 		   total_evicted_objs);
3082 	seq_printf(m, "\tTotal relocated size:   %12lld\tobjs:\t%d\n", total_relocated,
3083 		   total_relocated_objs);
3084 	seq_printf(m, "\tTotal moved size:       %12lld\tobjs:\t%d\n", total_moved,
3085 		   total_moved_objs);
3086 	seq_printf(m, "\tTotal invalidated size: %12lld\tobjs:\t%d\n", total_invalidated,
3087 		   total_invalidated_objs);
3088 	seq_printf(m, "\tTotal done size:        %12lld\tobjs:\t%d\n", total_done,
3089 		   total_done_objs);
3090 }
3091 #endif
3092 
3093 /**
3094  * amdgpu_vm_update_fault_cache - update cached fault into.
3095  * @adev: amdgpu device pointer
3096  * @pasid: PASID of the VM
3097  * @addr: Address of the fault
3098  * @status: GPUVM fault status register
3099  * @vmhub: which vmhub got the fault
3100  *
3101  * Cache the fault info for later use by userspace in debugging.
3102  */
amdgpu_vm_update_fault_cache(struct amdgpu_device * adev,unsigned int pasid,uint64_t addr,uint32_t status,unsigned int vmhub)3103 void amdgpu_vm_update_fault_cache(struct amdgpu_device *adev,
3104 				  unsigned int pasid,
3105 				  uint64_t addr,
3106 				  uint32_t status,
3107 				  unsigned int vmhub)
3108 {
3109 	struct amdgpu_vm *vm;
3110 	unsigned long flags;
3111 
3112 	xa_lock_irqsave(&adev->vm_manager.pasids, flags);
3113 
3114 	vm = xa_load(&adev->vm_manager.pasids, pasid);
3115 	/* Don't update the fault cache if status is 0.  In the multiple
3116 	 * fault case, subsequent faults will return a 0 status which is
3117 	 * useless for userspace and replaces the useful fault status, so
3118 	 * only update if status is non-0.
3119 	 */
3120 	if (vm && status) {
3121 		vm->fault_info.addr = addr;
3122 		vm->fault_info.status = status;
3123 		/*
3124 		 * Update the fault information globally for later usage
3125 		 * when vm could be stale or freed.
3126 		 */
3127 		adev->vm_manager.fault_info.addr = addr;
3128 		adev->vm_manager.fault_info.vmhub = vmhub;
3129 		adev->vm_manager.fault_info.status = status;
3130 
3131 		if (AMDGPU_IS_GFXHUB(vmhub)) {
3132 			vm->fault_info.vmhub = AMDGPU_VMHUB_TYPE_GFX;
3133 			vm->fault_info.vmhub |=
3134 				(vmhub - AMDGPU_GFXHUB_START) << AMDGPU_VMHUB_IDX_SHIFT;
3135 		} else if (AMDGPU_IS_MMHUB0(vmhub)) {
3136 			vm->fault_info.vmhub = AMDGPU_VMHUB_TYPE_MM0;
3137 			vm->fault_info.vmhub |=
3138 				(vmhub - AMDGPU_MMHUB0_START) << AMDGPU_VMHUB_IDX_SHIFT;
3139 		} else if (AMDGPU_IS_MMHUB1(vmhub)) {
3140 			vm->fault_info.vmhub = AMDGPU_VMHUB_TYPE_MM1;
3141 			vm->fault_info.vmhub |=
3142 				(vmhub - AMDGPU_MMHUB1_START) << AMDGPU_VMHUB_IDX_SHIFT;
3143 		} else {
3144 			WARN_ONCE(1, "Invalid vmhub %u\n", vmhub);
3145 		}
3146 	}
3147 	xa_unlock_irqrestore(&adev->vm_manager.pasids, flags);
3148 }
3149 
3150 /**
3151  * amdgpu_vm_is_bo_always_valid - check if the BO is VM always valid
3152  *
3153  * @vm: VM to test against.
3154  * @bo: BO to be tested.
3155  *
3156  * Returns true if the BO shares the dma_resv object with the root PD and is
3157  * always guaranteed to be valid inside the VM.
3158  */
amdgpu_vm_is_bo_always_valid(struct amdgpu_vm * vm,struct amdgpu_bo * bo)3159 bool amdgpu_vm_is_bo_always_valid(struct amdgpu_vm *vm, struct amdgpu_bo *bo)
3160 {
3161 	return bo && bo->tbo.base.resv == vm->root.bo->tbo.base.resv;
3162 }
3163 
amdgpu_vm_print_task_info(struct amdgpu_device * adev,struct amdgpu_task_info * task_info)3164 void amdgpu_vm_print_task_info(struct amdgpu_device *adev,
3165 			       struct amdgpu_task_info *task_info)
3166 {
3167 	dev_err(adev->dev,
3168 		" Process %s pid %d thread %s pid %d\n",
3169 		task_info->process_name, task_info->tgid,
3170 		task_info->task.comm, task_info->task.pid);
3171 }
3172