xref: /linux/drivers/gpu/drm/msm/adreno/adreno_gpu.c (revision e9ef810dfee7a2227da9d423aecb0ced35faddbe)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * Copyright (C) 2013 Red Hat
4  * Author: Rob Clark <robdclark@gmail.com>
5  *
6  * Copyright (c) 2014 The Linux Foundation. All rights reserved.
7  */
8 
9 #include <linux/ascii85.h>
10 #include <linux/interconnect.h>
11 #include <linux/firmware/qcom/qcom_scm.h>
12 #include <linux/kernel.h>
13 #include <linux/of_address.h>
14 #include <linux/pm_opp.h>
15 #include <linux/slab.h>
16 #include <linux/soc/qcom/mdt_loader.h>
17 #include <linux/nvmem-consumer.h>
18 #include <soc/qcom/ocmem.h>
19 #include "adreno_gpu.h"
20 #include "a6xx_gpu.h"
21 #include "msm_gem.h"
22 #include "msm_mmu.h"
23 
24 static u64 address_space_size = 0;
25 MODULE_PARM_DESC(address_space_size, "Override for size of processes private GPU address space");
26 module_param(address_space_size, ullong, 0600);
27 
28 static bool zap_available = true;
29 
zap_shader_load_mdt(struct msm_gpu * gpu,const char * fwname,u32 pasid)30 static int zap_shader_load_mdt(struct msm_gpu *gpu, const char *fwname,
31 		u32 pasid)
32 {
33 	struct device *dev = &gpu->pdev->dev;
34 	const struct firmware *fw;
35 	const char *signed_fwname = NULL;
36 	struct device_node *np, *mem_np;
37 	struct resource r;
38 	phys_addr_t mem_phys;
39 	ssize_t mem_size;
40 	void *mem_region = NULL;
41 	int ret;
42 
43 	if (!IS_ENABLED(CONFIG_ARCH_QCOM)) {
44 		zap_available = false;
45 		return -EINVAL;
46 	}
47 
48 	np = of_get_child_by_name(dev->of_node, "zap-shader");
49 	if (!of_device_is_available(np)) {
50 		zap_available = false;
51 		return -ENODEV;
52 	}
53 
54 	mem_np = of_parse_phandle(np, "memory-region", 0);
55 	of_node_put(np);
56 	if (!mem_np) {
57 		zap_available = false;
58 		return -EINVAL;
59 	}
60 
61 	ret = of_address_to_resource(mem_np, 0, &r);
62 	of_node_put(mem_np);
63 	if (ret)
64 		return ret;
65 
66 	mem_phys = r.start;
67 
68 	/*
69 	 * Check for a firmware-name property.  This is the new scheme
70 	 * to handle firmware that may be signed with device specific
71 	 * keys, allowing us to have a different zap fw path for different
72 	 * devices.
73 	 *
74 	 * If the firmware-name property is found, we bypass the
75 	 * adreno_request_fw() mechanism, because we don't need to handle
76 	 * the /lib/firmware/qcom/... vs /lib/firmware/... case.
77 	 *
78 	 * If the firmware-name property is not found, for backwards
79 	 * compatibility we fall back to the fwname from the gpulist
80 	 * table.
81 	 */
82 	of_property_read_string_index(np, "firmware-name", 0, &signed_fwname);
83 	if (signed_fwname) {
84 		fwname = signed_fwname;
85 		ret = request_firmware_direct(&fw, fwname, gpu->dev->dev);
86 		if (ret)
87 			fw = ERR_PTR(ret);
88 	} else if (fwname) {
89 		/* Request the MDT file from the default location: */
90 		fw = adreno_request_fw(to_adreno_gpu(gpu), fwname);
91 	} else {
92 		/*
93 		 * For new targets, we require the firmware-name property,
94 		 * if a zap-shader is required, rather than falling back
95 		 * to a firmware name specified in gpulist.
96 		 *
97 		 * Because the firmware is signed with a (potentially)
98 		 * device specific key, having the name come from gpulist
99 		 * was a bad idea, and is only provided for backwards
100 		 * compatibility for older targets.
101 		 */
102 		return -ENOENT;
103 	}
104 
105 	if (IS_ERR(fw)) {
106 		DRM_DEV_ERROR(dev, "Unable to load %s\n", fwname);
107 		return PTR_ERR(fw);
108 	}
109 
110 	/* Figure out how much memory we need */
111 	mem_size = qcom_mdt_get_size(fw);
112 	if (mem_size < 0) {
113 		ret = mem_size;
114 		goto out;
115 	}
116 
117 	if (mem_size > resource_size(&r)) {
118 		DRM_DEV_ERROR(dev,
119 			"memory region is too small to load the MDT\n");
120 		ret = -E2BIG;
121 		goto out;
122 	}
123 
124 	/* Allocate memory for the firmware image */
125 	mem_region = memremap(mem_phys, mem_size,  MEMREMAP_WC);
126 	if (!mem_region) {
127 		ret = -ENOMEM;
128 		goto out;
129 	}
130 
131 	/*
132 	 * Load the rest of the MDT
133 	 *
134 	 * Note that we could be dealing with two different paths, since
135 	 * with upstream linux-firmware it would be in a qcom/ subdir..
136 	 * adreno_request_fw() handles this, but qcom_mdt_load() does
137 	 * not.  But since we've already gotten through adreno_request_fw()
138 	 * we know which of the two cases it is:
139 	 */
140 	if (signed_fwname || (to_adreno_gpu(gpu)->fwloc == FW_LOCATION_LEGACY)) {
141 		ret = qcom_mdt_load(dev, fw, fwname, pasid,
142 				mem_region, mem_phys, mem_size, NULL);
143 	} else {
144 		char *newname;
145 
146 		newname = kasprintf(GFP_KERNEL, "qcom/%s", fwname);
147 
148 		ret = qcom_mdt_load(dev, fw, newname, pasid,
149 				mem_region, mem_phys, mem_size, NULL);
150 		kfree(newname);
151 	}
152 	if (ret)
153 		goto out;
154 
155 	/* Send the image to the secure world */
156 	ret = qcom_scm_pas_auth_and_reset(pasid);
157 
158 	/*
159 	 * If the scm call returns -EOPNOTSUPP we assume that this target
160 	 * doesn't need/support the zap shader so quietly fail
161 	 */
162 	if (ret == -EOPNOTSUPP)
163 		zap_available = false;
164 	else if (ret)
165 		DRM_DEV_ERROR(dev, "Unable to authorize the image\n");
166 
167 out:
168 	if (mem_region)
169 		memunmap(mem_region);
170 
171 	release_firmware(fw);
172 
173 	return ret;
174 }
175 
adreno_zap_shader_load(struct msm_gpu * gpu,u32 pasid)176 int adreno_zap_shader_load(struct msm_gpu *gpu, u32 pasid)
177 {
178 	struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
179 	struct platform_device *pdev = gpu->pdev;
180 
181 	/* Short cut if we determine the zap shader isn't available/needed */
182 	if (!zap_available)
183 		return -ENODEV;
184 
185 	/* We need SCM to be able to load the firmware */
186 	if (!qcom_scm_is_available()) {
187 		DRM_DEV_ERROR(&pdev->dev, "SCM is not available\n");
188 		return -EPROBE_DEFER;
189 	}
190 
191 	return zap_shader_load_mdt(gpu, adreno_gpu->info->zapfw, pasid);
192 }
193 
194 struct drm_gpuvm *
adreno_create_vm(struct msm_gpu * gpu,struct platform_device * pdev)195 adreno_create_vm(struct msm_gpu *gpu,
196 		 struct platform_device *pdev)
197 {
198 	return adreno_iommu_create_vm(gpu, pdev, 0);
199 }
200 
201 struct drm_gpuvm *
adreno_iommu_create_vm(struct msm_gpu * gpu,struct platform_device * pdev,unsigned long quirks)202 adreno_iommu_create_vm(struct msm_gpu *gpu,
203 		       struct platform_device *pdev,
204 		       unsigned long quirks)
205 {
206 	struct iommu_domain_geometry *geometry;
207 	struct msm_mmu *mmu;
208 	struct drm_gpuvm *vm;
209 	u64 start, size;
210 
211 	mmu = msm_iommu_gpu_new(&pdev->dev, gpu, quirks);
212 	if (!mmu)
213 		return ERR_PTR(-ENODEV);
214 	else if (IS_ERR_OR_NULL(mmu))
215 		return ERR_CAST(mmu);
216 
217 	geometry = msm_iommu_get_geometry(mmu);
218 	if (IS_ERR(geometry))
219 		return ERR_CAST(geometry);
220 
221 	/*
222 	 * Use the aperture start or SZ_16M, whichever is greater. This will
223 	 * ensure that we align with the allocated pagetable range while still
224 	 * allowing room in the lower 32 bits for GMEM and whatnot
225 	 */
226 	start = max_t(u64, SZ_16M, geometry->aperture_start);
227 	size = geometry->aperture_end - start + 1;
228 
229 	vm = msm_gem_vm_create(gpu->dev, mmu, "gpu", start & GENMASK_ULL(48, 0),
230 			       size, true);
231 
232 	if (IS_ERR(vm) && !IS_ERR(mmu))
233 		mmu->funcs->destroy(mmu);
234 
235 	return vm;
236 }
237 
adreno_private_vm_size(struct msm_gpu * gpu)238 u64 adreno_private_vm_size(struct msm_gpu *gpu)
239 {
240 	struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
241 	struct adreno_smmu_priv *adreno_smmu = dev_get_drvdata(&gpu->pdev->dev);
242 	const struct io_pgtable_cfg *ttbr1_cfg;
243 
244 	if (address_space_size)
245 		return address_space_size;
246 
247 	if (adreno_gpu->info->quirks & ADRENO_QUIRK_4GB_VA)
248 		return SZ_4G;
249 
250 	if (!adreno_smmu || !adreno_smmu->get_ttbr1_cfg)
251 		return SZ_4G;
252 
253 	ttbr1_cfg = adreno_smmu->get_ttbr1_cfg(adreno_smmu->cookie);
254 
255 	/*
256 	 * Userspace VM is actually using TTBR0, but both are the same size,
257 	 * with b48 (sign bit) selecting which TTBRn to use.  So if IAS is
258 	 * 48, the total (kernel+user) address space size is effectively
259 	 * 49 bits.  But what userspace is control of is the lower 48.
260 	 */
261 	return BIT(ttbr1_cfg->ias) - ADRENO_VM_START;
262 }
263 
adreno_check_and_reenable_stall(struct adreno_gpu * adreno_gpu)264 void adreno_check_and_reenable_stall(struct adreno_gpu *adreno_gpu)
265 {
266 	struct msm_gpu *gpu = &adreno_gpu->base;
267 	struct msm_drm_private *priv = gpu->dev->dev_private;
268 	unsigned long flags;
269 
270 	/*
271 	 * Wait until the cooldown period has passed and we would actually
272 	 * collect a crashdump to re-enable stall-on-fault.
273 	 */
274 	spin_lock_irqsave(&priv->fault_stall_lock, flags);
275 	if (!priv->stall_enabled &&
276 			ktime_after(ktime_get(), priv->stall_reenable_time) &&
277 			!READ_ONCE(gpu->crashstate)) {
278 		struct msm_mmu *mmu = to_msm_vm(gpu->vm)->mmu;
279 
280 		priv->stall_enabled = true;
281 
282 		mmu->funcs->set_stall(mmu, true);
283 	}
284 	spin_unlock_irqrestore(&priv->fault_stall_lock, flags);
285 }
286 
287 #define ARM_SMMU_FSR_TF                 BIT(1)
288 #define ARM_SMMU_FSR_PF			BIT(3)
289 #define ARM_SMMU_FSR_EF			BIT(4)
290 #define ARM_SMMU_FSR_SS			BIT(30)
291 
adreno_fault_handler(struct msm_gpu * gpu,unsigned long iova,int flags,struct adreno_smmu_fault_info * info,const char * block,u32 scratch[4])292 int adreno_fault_handler(struct msm_gpu *gpu, unsigned long iova, int flags,
293 			 struct adreno_smmu_fault_info *info, const char *block,
294 			 u32 scratch[4])
295 {
296 	struct msm_drm_private *priv = gpu->dev->dev_private;
297 	struct msm_mmu *mmu = to_msm_vm(gpu->vm)->mmu;
298 	const char *type = "UNKNOWN";
299 	bool do_devcoredump = info && (info->fsr & ARM_SMMU_FSR_SS) &&
300 		!READ_ONCE(gpu->crashstate);
301 	unsigned long irq_flags;
302 
303 	/*
304 	 * In case there is a subsequent storm of pagefaults, disable
305 	 * stall-on-fault for at least half a second.
306 	 */
307 	spin_lock_irqsave(&priv->fault_stall_lock, irq_flags);
308 	if (priv->stall_enabled) {
309 		priv->stall_enabled = false;
310 
311 		mmu->funcs->set_stall(mmu, false);
312 	}
313 
314 	priv->stall_reenable_time = ktime_add_ms(ktime_get(), 500);
315 	spin_unlock_irqrestore(&priv->fault_stall_lock, irq_flags);
316 
317 	/*
318 	 * Print a default message if we couldn't get the data from the
319 	 * adreno-smmu-priv
320 	 */
321 	if (!info) {
322 		pr_warn_ratelimited("*** gpu fault: iova=%.16lx flags=%d (%u,%u,%u,%u)\n",
323 			iova, flags,
324 			scratch[0], scratch[1], scratch[2], scratch[3]);
325 
326 		return 0;
327 	}
328 
329 	if (info->fsr & ARM_SMMU_FSR_TF)
330 		type = "TRANSLATION";
331 	else if (info->fsr & ARM_SMMU_FSR_PF)
332 		type = "PERMISSION";
333 	else if (info->fsr & ARM_SMMU_FSR_EF)
334 		type = "EXTERNAL";
335 
336 	pr_warn_ratelimited("*** gpu fault: ttbr0=%.16llx iova=%.16lx dir=%s type=%s source=%s (%u,%u,%u,%u)\n",
337 			info->ttbr0, iova,
338 			flags & IOMMU_FAULT_WRITE ? "WRITE" : "READ",
339 			type, block,
340 			scratch[0], scratch[1], scratch[2], scratch[3]);
341 
342 	if (do_devcoredump) {
343 		struct msm_gpu_fault_info fault_info = {};
344 
345 		/* Turn off the hangcheck timer to keep it from bothering us */
346 		timer_delete(&gpu->hangcheck_timer);
347 
348 		fault_info.ttbr0 = info->ttbr0;
349 		fault_info.iova  = iova;
350 		fault_info.flags = flags;
351 		fault_info.type  = type;
352 		fault_info.block = block;
353 
354 		msm_gpu_fault_crashstate_capture(gpu, &fault_info);
355 	}
356 
357 	return 0;
358 }
359 
360 static bool
adreno_smmu_has_prr(struct msm_gpu * gpu)361 adreno_smmu_has_prr(struct msm_gpu *gpu)
362 {
363 	struct adreno_smmu_priv *adreno_smmu = dev_get_drvdata(&gpu->pdev->dev);
364 	return adreno_smmu && adreno_smmu->set_prr_addr;
365 }
366 
adreno_get_param(struct msm_gpu * gpu,struct msm_context * ctx,uint32_t param,uint64_t * value,uint32_t * len)367 int adreno_get_param(struct msm_gpu *gpu, struct msm_context *ctx,
368 		     uint32_t param, uint64_t *value, uint32_t *len)
369 {
370 	struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
371 	struct drm_device *drm = gpu->dev;
372 	/* Note ctx can be NULL when called from rd_open(): */
373 	struct drm_gpuvm *vm = ctx ? msm_context_vm(drm, ctx) : NULL;
374 
375 	/* No pointer params yet */
376 	if (*len != 0)
377 		return UERR(EINVAL, drm, "invalid len");
378 
379 	switch (param) {
380 	case MSM_PARAM_GPU_ID:
381 		*value = adreno_gpu->info->revn;
382 		return 0;
383 	case MSM_PARAM_GMEM_SIZE:
384 		*value = adreno_gpu->info->gmem;
385 		return 0;
386 	case MSM_PARAM_GMEM_BASE:
387 		if (adreno_is_a650_family(adreno_gpu) ||
388 		    adreno_is_a740_family(adreno_gpu))
389 			*value = 0;
390 		else
391 			*value = 0x100000;
392 		return 0;
393 	case MSM_PARAM_CHIP_ID:
394 		*value = adreno_gpu->chip_id;
395 		if (!adreno_gpu->info->revn)
396 			*value |= ((uint64_t) adreno_gpu->speedbin) << 32;
397 		return 0;
398 	case MSM_PARAM_MAX_FREQ:
399 		*value = adreno_gpu->base.fast_rate;
400 		return 0;
401 	case MSM_PARAM_TIMESTAMP:
402 		if (adreno_gpu->funcs->get_timestamp) {
403 			int ret;
404 
405 			pm_runtime_get_sync(&gpu->pdev->dev);
406 			ret = adreno_gpu->funcs->get_timestamp(gpu, value);
407 			pm_runtime_put_autosuspend(&gpu->pdev->dev);
408 
409 			return ret;
410 		}
411 		return -EINVAL;
412 	case MSM_PARAM_PRIORITIES:
413 		*value = gpu->nr_rings * NR_SCHED_PRIORITIES;
414 		return 0;
415 	case MSM_PARAM_PP_PGTABLE:
416 		*value = 0;
417 		return 0;
418 	case MSM_PARAM_FAULTS:
419 		if (vm)
420 			*value = gpu->global_faults + to_msm_vm(vm)->faults;
421 		else
422 			*value = gpu->global_faults;
423 		return 0;
424 	case MSM_PARAM_SUSPENDS:
425 		*value = gpu->suspend_count;
426 		return 0;
427 	case MSM_PARAM_VA_START:
428 		if (vm == gpu->vm)
429 			return UERR(EINVAL, drm, "requires per-process pgtables");
430 		*value = vm->mm_start;
431 		return 0;
432 	case MSM_PARAM_VA_SIZE:
433 		if (vm == gpu->vm)
434 			return UERR(EINVAL, drm, "requires per-process pgtables");
435 		*value = vm->mm_range;
436 		return 0;
437 	case MSM_PARAM_HIGHEST_BANK_BIT:
438 		*value = adreno_gpu->ubwc_config->highest_bank_bit;
439 		return 0;
440 	case MSM_PARAM_RAYTRACING:
441 		*value = adreno_gpu->has_ray_tracing;
442 		return 0;
443 	case MSM_PARAM_UBWC_SWIZZLE:
444 		*value = adreno_gpu->ubwc_config->ubwc_swizzle;
445 		return 0;
446 	case MSM_PARAM_MACROTILE_MODE:
447 		*value = adreno_gpu->ubwc_config->macrotile_mode;
448 		return 0;
449 	case MSM_PARAM_UCHE_TRAP_BASE:
450 		*value = adreno_gpu->uche_trap_base;
451 		return 0;
452 	case MSM_PARAM_HAS_PRR:
453 		*value = adreno_smmu_has_prr(gpu);
454 		return 0;
455 	default:
456 		return UERR(EINVAL, drm, "%s: invalid param: %u", gpu->name, param);
457 	}
458 }
459 
adreno_set_param(struct msm_gpu * gpu,struct msm_context * ctx,uint32_t param,uint64_t value,uint32_t len)460 int adreno_set_param(struct msm_gpu *gpu, struct msm_context *ctx,
461 		     uint32_t param, uint64_t value, uint32_t len)
462 {
463 	struct drm_device *drm = gpu->dev;
464 
465 	switch (param) {
466 	case MSM_PARAM_COMM:
467 	case MSM_PARAM_CMDLINE:
468 		/* kstrdup_quotable_cmdline() limits to PAGE_SIZE, so
469 		 * that should be a reasonable upper bound
470 		 */
471 		if (len > PAGE_SIZE)
472 			return UERR(EINVAL, drm, "invalid len");
473 		break;
474 	default:
475 		if (len != 0)
476 			return UERR(EINVAL, drm, "invalid len");
477 	}
478 
479 	switch (param) {
480 	case MSM_PARAM_COMM:
481 	case MSM_PARAM_CMDLINE: {
482 		char *str, **paramp;
483 
484 		str = memdup_user_nul(u64_to_user_ptr(value), len);
485 		if (IS_ERR(str))
486 			return PTR_ERR(str);
487 
488 		mutex_lock(&gpu->lock);
489 
490 		if (param == MSM_PARAM_COMM) {
491 			paramp = &ctx->comm;
492 		} else {
493 			paramp = &ctx->cmdline;
494 		}
495 
496 		kfree(*paramp);
497 		*paramp = str;
498 
499 		mutex_unlock(&gpu->lock);
500 
501 		return 0;
502 	}
503 	case MSM_PARAM_SYSPROF:
504 		if (!capable(CAP_SYS_ADMIN))
505 			return UERR(EPERM, drm, "invalid permissions");
506 		return msm_context_set_sysprof(ctx, gpu, value);
507 	case MSM_PARAM_EN_VM_BIND:
508 		/* We can only support VM_BIND with per-process pgtables: */
509 		if (ctx->vm == gpu->vm)
510 			return UERR(EINVAL, drm, "requires per-process pgtables");
511 
512 		/*
513 		 * We can only swtich to VM_BIND mode if the VM has not yet
514 		 * been created:
515 		 */
516 		if (ctx->vm)
517 			return UERR(EBUSY, drm, "VM already created");
518 
519 		ctx->userspace_managed_vm = value;
520 
521 		return 0;
522 	default:
523 		return UERR(EINVAL, drm, "%s: invalid param: %u", gpu->name, param);
524 	}
525 }
526 
527 const struct firmware *
adreno_request_fw(struct adreno_gpu * adreno_gpu,const char * fwname)528 adreno_request_fw(struct adreno_gpu *adreno_gpu, const char *fwname)
529 {
530 	struct drm_device *drm = adreno_gpu->base.dev;
531 	const struct firmware *fw = NULL;
532 	char *newname;
533 	int ret;
534 
535 	newname = kasprintf(GFP_KERNEL, "qcom/%s", fwname);
536 	if (!newname)
537 		return ERR_PTR(-ENOMEM);
538 
539 	/*
540 	 * Try first to load from qcom/$fwfile using a direct load (to avoid
541 	 * a potential timeout waiting for usermode helper)
542 	 */
543 	if ((adreno_gpu->fwloc == FW_LOCATION_UNKNOWN) ||
544 	    (adreno_gpu->fwloc == FW_LOCATION_NEW)) {
545 
546 		ret = request_firmware_direct(&fw, newname, drm->dev);
547 		if (!ret) {
548 			DRM_DEV_INFO(drm->dev, "loaded %s from new location\n",
549 				newname);
550 			adreno_gpu->fwloc = FW_LOCATION_NEW;
551 			goto out;
552 		} else if (adreno_gpu->fwloc != FW_LOCATION_UNKNOWN) {
553 			DRM_DEV_ERROR(drm->dev, "failed to load %s: %d\n",
554 				newname, ret);
555 			fw = ERR_PTR(ret);
556 			goto out;
557 		}
558 	}
559 
560 	/*
561 	 * Then try the legacy location without qcom/ prefix
562 	 */
563 	if ((adreno_gpu->fwloc == FW_LOCATION_UNKNOWN) ||
564 	    (adreno_gpu->fwloc == FW_LOCATION_LEGACY)) {
565 
566 		ret = request_firmware_direct(&fw, fwname, drm->dev);
567 		if (!ret) {
568 			DRM_DEV_INFO(drm->dev, "loaded %s from legacy location\n",
569 				fwname);
570 			adreno_gpu->fwloc = FW_LOCATION_LEGACY;
571 			goto out;
572 		} else if (adreno_gpu->fwloc != FW_LOCATION_UNKNOWN) {
573 			DRM_DEV_ERROR(drm->dev, "failed to load %s: %d\n",
574 				fwname, ret);
575 			fw = ERR_PTR(ret);
576 			goto out;
577 		}
578 	}
579 
580 	/*
581 	 * Finally fall back to request_firmware() for cases where the
582 	 * usermode helper is needed (I think mainly android)
583 	 */
584 	if ((adreno_gpu->fwloc == FW_LOCATION_UNKNOWN) ||
585 	    (adreno_gpu->fwloc == FW_LOCATION_HELPER)) {
586 
587 		ret = request_firmware(&fw, newname, drm->dev);
588 		if (!ret) {
589 			DRM_DEV_INFO(drm->dev, "loaded %s with helper\n",
590 				newname);
591 			adreno_gpu->fwloc = FW_LOCATION_HELPER;
592 			goto out;
593 		} else if (adreno_gpu->fwloc != FW_LOCATION_UNKNOWN) {
594 			DRM_DEV_ERROR(drm->dev, "failed to load %s: %d\n",
595 				newname, ret);
596 			fw = ERR_PTR(ret);
597 			goto out;
598 		}
599 	}
600 
601 	DRM_DEV_ERROR(drm->dev, "failed to load %s\n", fwname);
602 	fw = ERR_PTR(-ENOENT);
603 out:
604 	kfree(newname);
605 	return fw;
606 }
607 
adreno_load_fw(struct adreno_gpu * adreno_gpu)608 int adreno_load_fw(struct adreno_gpu *adreno_gpu)
609 {
610 	int i;
611 
612 	for (i = 0; i < ARRAY_SIZE(adreno_gpu->info->fw); i++) {
613 		const struct firmware *fw;
614 
615 		if (!adreno_gpu->info->fw[i])
616 			continue;
617 
618 		/* Skip loading GMU firmware with GMU Wrapper */
619 		if (adreno_has_gmu_wrapper(adreno_gpu) && i == ADRENO_FW_GMU)
620 			continue;
621 
622 		/* Skip if the firmware has already been loaded */
623 		if (adreno_gpu->fw[i])
624 			continue;
625 
626 		fw = adreno_request_fw(adreno_gpu, adreno_gpu->info->fw[i]);
627 		if (IS_ERR(fw))
628 			return PTR_ERR(fw);
629 
630 		adreno_gpu->fw[i] = fw;
631 	}
632 
633 	return 0;
634 }
635 
adreno_fw_create_bo(struct msm_gpu * gpu,const struct firmware * fw,u64 * iova)636 struct drm_gem_object *adreno_fw_create_bo(struct msm_gpu *gpu,
637 		const struct firmware *fw, u64 *iova)
638 {
639 	struct drm_gem_object *bo;
640 	void *ptr;
641 
642 	ptr = msm_gem_kernel_new(gpu->dev, fw->size - 4,
643 		MSM_BO_WC | MSM_BO_GPU_READONLY, gpu->vm, &bo, iova);
644 
645 	if (IS_ERR(ptr))
646 		return ERR_CAST(ptr);
647 
648 	memcpy(ptr, &fw->data[4], fw->size - 4);
649 
650 	msm_gem_put_vaddr(bo);
651 
652 	return bo;
653 }
654 
adreno_hw_init(struct msm_gpu * gpu)655 int adreno_hw_init(struct msm_gpu *gpu)
656 {
657 	struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
658 	int ret;
659 
660 	VERB("%s", gpu->name);
661 
662 	if (adreno_gpu->info->family >= ADRENO_6XX_GEN1 &&
663 	    qcom_scm_set_gpu_smmu_aperture_is_available()) {
664 		/* We currently always use context bank 0, so hard code this */
665 		ret = qcom_scm_set_gpu_smmu_aperture(0);
666 		if (ret)
667 			DRM_DEV_ERROR(gpu->dev->dev, "unable to set SMMU aperture: %d\n", ret);
668 	}
669 
670 	for (int i = 0; i < gpu->nr_rings; i++) {
671 		struct msm_ringbuffer *ring = gpu->rb[i];
672 
673 		if (!ring)
674 			continue;
675 
676 		ring->cur = ring->start;
677 		ring->next = ring->start;
678 		ring->memptrs->rptr = 0;
679 		ring->memptrs->bv_fence = ring->fctx->completed_fence;
680 
681 		/* Detect and clean up an impossible fence, ie. if GPU managed
682 		 * to scribble something invalid, we don't want that to confuse
683 		 * us into mistakingly believing that submits have completed.
684 		 */
685 		if (fence_before(ring->fctx->last_fence, ring->memptrs->fence)) {
686 			ring->memptrs->fence = ring->fctx->last_fence;
687 		}
688 	}
689 
690 	return 0;
691 }
692 
693 /* Use this helper to read rptr, since a430 doesn't update rptr in memory */
get_rptr(struct adreno_gpu * adreno_gpu,struct msm_ringbuffer * ring)694 static uint32_t get_rptr(struct adreno_gpu *adreno_gpu,
695 		struct msm_ringbuffer *ring)
696 {
697 	struct msm_gpu *gpu = &adreno_gpu->base;
698 
699 	return gpu->funcs->get_rptr(gpu, ring);
700 }
701 
adreno_active_ring(struct msm_gpu * gpu)702 struct msm_ringbuffer *adreno_active_ring(struct msm_gpu *gpu)
703 {
704 	return gpu->rb[0];
705 }
706 
adreno_recover(struct msm_gpu * gpu)707 void adreno_recover(struct msm_gpu *gpu)
708 {
709 	struct drm_device *dev = gpu->dev;
710 	int ret;
711 
712 	// XXX pm-runtime??  we *need* the device to be off after this
713 	// so maybe continuing to call ->pm_suspend/resume() is better?
714 
715 	gpu->funcs->pm_suspend(gpu);
716 	gpu->funcs->pm_resume(gpu);
717 
718 	ret = msm_gpu_hw_init(gpu);
719 	if (ret) {
720 		DRM_DEV_ERROR(dev->dev, "gpu hw init failed: %d\n", ret);
721 		/* hmm, oh well? */
722 	}
723 }
724 
adreno_flush(struct msm_gpu * gpu,struct msm_ringbuffer * ring,u32 reg)725 void adreno_flush(struct msm_gpu *gpu, struct msm_ringbuffer *ring, u32 reg)
726 {
727 	uint32_t wptr;
728 
729 	/* Copy the shadow to the actual register */
730 	ring->cur = ring->next;
731 
732 	/*
733 	 * Mask wptr value that we calculate to fit in the HW range. This is
734 	 * to account for the possibility that the last command fit exactly into
735 	 * the ringbuffer and rb->next hasn't wrapped to zero yet
736 	 */
737 	wptr = get_wptr(ring);
738 
739 	/* ensure writes to ringbuffer have hit system memory: */
740 	mb();
741 
742 	gpu_write(gpu, reg, wptr);
743 }
744 
adreno_idle(struct msm_gpu * gpu,struct msm_ringbuffer * ring)745 bool adreno_idle(struct msm_gpu *gpu, struct msm_ringbuffer *ring)
746 {
747 	struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
748 	uint32_t wptr = get_wptr(ring);
749 
750 	/* wait for CP to drain ringbuffer: */
751 	if (!spin_until(get_rptr(adreno_gpu, ring) == wptr))
752 		return true;
753 
754 	/* TODO maybe we need to reset GPU here to recover from hang? */
755 	DRM_ERROR("%s: timeout waiting to drain ringbuffer %d rptr/wptr = %X/%X\n",
756 		gpu->name, ring->id, get_rptr(adreno_gpu, ring), wptr);
757 
758 	return false;
759 }
760 
adreno_gpu_state_get(struct msm_gpu * gpu,struct msm_gpu_state * state)761 int adreno_gpu_state_get(struct msm_gpu *gpu, struct msm_gpu_state *state)
762 {
763 	struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
764 	int i, count = 0;
765 
766 	WARN_ON(!mutex_is_locked(&gpu->lock));
767 
768 	kref_init(&state->ref);
769 
770 	ktime_get_real_ts64(&state->time);
771 
772 	for (i = 0; i < gpu->nr_rings; i++) {
773 		int size = 0, j;
774 
775 		state->ring[i].fence = gpu->rb[i]->memptrs->fence;
776 		state->ring[i].iova = gpu->rb[i]->iova;
777 		state->ring[i].seqno = gpu->rb[i]->fctx->last_fence;
778 		state->ring[i].rptr = get_rptr(adreno_gpu, gpu->rb[i]);
779 		state->ring[i].wptr = get_wptr(gpu->rb[i]);
780 
781 		/* Copy at least 'wptr' dwords of the data */
782 		size = state->ring[i].wptr;
783 
784 		/* After wptr find the last non zero dword to save space */
785 		for (j = state->ring[i].wptr; j < MSM_GPU_RINGBUFFER_SZ >> 2; j++)
786 			if (gpu->rb[i]->start[j])
787 				size = j + 1;
788 
789 		if (size) {
790 			state->ring[i].data = kvmemdup(gpu->rb[i]->start, size << 2, GFP_KERNEL);
791 			if (state->ring[i].data)
792 				state->ring[i].data_size = size << 2;
793 		}
794 	}
795 
796 	/* Some targets prefer to collect their own registers */
797 	if (!adreno_gpu->registers)
798 		return 0;
799 
800 	/* Count the number of registers */
801 	for (i = 0; adreno_gpu->registers[i] != ~0; i += 2)
802 		count += adreno_gpu->registers[i + 1] -
803 			adreno_gpu->registers[i] + 1;
804 
805 	state->registers = kcalloc(count * 2, sizeof(u32), GFP_KERNEL);
806 	if (state->registers) {
807 		int pos = 0;
808 
809 		for (i = 0; adreno_gpu->registers[i] != ~0; i += 2) {
810 			u32 start = adreno_gpu->registers[i];
811 			u32 end   = adreno_gpu->registers[i + 1];
812 			u32 addr;
813 
814 			for (addr = start; addr <= end; addr++) {
815 				state->registers[pos++] = addr;
816 				state->registers[pos++] = gpu_read(gpu, addr);
817 			}
818 		}
819 
820 		state->nr_registers = count;
821 	}
822 
823 	return 0;
824 }
825 
adreno_gpu_state_destroy(struct msm_gpu_state * state)826 void adreno_gpu_state_destroy(struct msm_gpu_state *state)
827 {
828 	int i;
829 
830 	for (i = 0; i < ARRAY_SIZE(state->ring); i++)
831 		kvfree(state->ring[i].data);
832 
833 	for (i = 0; state->bos && i < state->nr_bos; i++)
834 		kvfree(state->bos[i].data);
835 
836 	kfree(state->vm_logs);
837 	kfree(state->bos);
838 	kfree(state->comm);
839 	kfree(state->cmd);
840 	kfree(state->registers);
841 }
842 
adreno_gpu_state_kref_destroy(struct kref * kref)843 static void adreno_gpu_state_kref_destroy(struct kref *kref)
844 {
845 	struct msm_gpu_state *state = container_of(kref,
846 		struct msm_gpu_state, ref);
847 
848 	adreno_gpu_state_destroy(state);
849 	kfree(state);
850 }
851 
adreno_gpu_state_put(struct msm_gpu_state * state)852 int adreno_gpu_state_put(struct msm_gpu_state *state)
853 {
854 	if (IS_ERR_OR_NULL(state))
855 		return 1;
856 
857 	return kref_put(&state->ref, adreno_gpu_state_kref_destroy);
858 }
859 
860 #if defined(CONFIG_DEBUG_FS) || defined(CONFIG_DEV_COREDUMP)
861 
adreno_gpu_ascii85_encode(u32 * src,size_t len)862 static char *adreno_gpu_ascii85_encode(u32 *src, size_t len)
863 {
864 	void *buf;
865 	size_t buf_itr = 0, buffer_size;
866 	char out[ASCII85_BUFSZ];
867 	long l;
868 	int i;
869 
870 	if (!src || !len)
871 		return NULL;
872 
873 	l = ascii85_encode_len(len);
874 
875 	/*
876 	 * Ascii85 outputs either a 5 byte string or a 1 byte string. So we
877 	 * account for the worst case of 5 bytes per dword plus the 1 for '\0'
878 	 */
879 	buffer_size = (l * 5) + 1;
880 
881 	buf = kvmalloc(buffer_size, GFP_KERNEL);
882 	if (!buf)
883 		return NULL;
884 
885 	for (i = 0; i < l; i++)
886 		buf_itr += scnprintf(buf + buf_itr, buffer_size - buf_itr, "%s",
887 				ascii85_encode(src[i], out));
888 
889 	return buf;
890 }
891 
892 /* len is expected to be in bytes
893  *
894  * WARNING: *ptr should be allocated with kvmalloc or friends.  It can be free'd
895  * with kvfree() and replaced with a newly kvmalloc'd buffer on the first call
896  * when the unencoded raw data is encoded
897  */
adreno_show_object(struct drm_printer * p,void ** ptr,int len,bool * encoded)898 void adreno_show_object(struct drm_printer *p, void **ptr, int len,
899 		bool *encoded)
900 {
901 	if (!*ptr || !len)
902 		return;
903 
904 	if (!*encoded) {
905 		long datalen, i;
906 		u32 *buf = *ptr;
907 
908 		/*
909 		 * Only dump the non-zero part of the buffer - rarely will
910 		 * any data completely fill the entire allocated size of
911 		 * the buffer.
912 		 */
913 		for (datalen = 0, i = 0; i < len >> 2; i++)
914 			if (buf[i])
915 				datalen = ((i + 1) << 2);
916 
917 		/*
918 		 * If we reach here, then the originally captured binary buffer
919 		 * will be replaced with the ascii85 encoded string
920 		 */
921 		*ptr = adreno_gpu_ascii85_encode(buf, datalen);
922 
923 		kvfree(buf);
924 
925 		*encoded = true;
926 	}
927 
928 	if (!*ptr)
929 		return;
930 
931 	drm_puts(p, "    data: !!ascii85 |\n");
932 	drm_puts(p, "     ");
933 
934 	drm_puts(p, *ptr);
935 
936 	drm_puts(p, "\n");
937 }
938 
adreno_show(struct msm_gpu * gpu,struct msm_gpu_state * state,struct drm_printer * p)939 void adreno_show(struct msm_gpu *gpu, struct msm_gpu_state *state,
940 		struct drm_printer *p)
941 {
942 	struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
943 	int i;
944 
945 	if (IS_ERR_OR_NULL(state))
946 		return;
947 
948 	drm_printf(p, "revision: %u (%"ADRENO_CHIPID_FMT")\n",
949 			adreno_gpu->info->revn,
950 			ADRENO_CHIPID_ARGS(adreno_gpu->chip_id));
951 	/*
952 	 * If this is state collected due to iova fault, so fault related info
953 	 *
954 	 * TTBR0 would not be zero, so this is a good way to distinguish
955 	 */
956 	if (state->fault_info.ttbr0) {
957 		const struct msm_gpu_fault_info *info = &state->fault_info;
958 
959 		drm_puts(p, "fault-info:\n");
960 		drm_printf(p, "  - ttbr0=%.16llx\n", info->ttbr0);
961 		drm_printf(p, "  - iova=%.16lx\n", info->iova);
962 		drm_printf(p, "  - dir=%s\n", info->flags & IOMMU_FAULT_WRITE ? "WRITE" : "READ");
963 		drm_printf(p, "  - type=%s\n", info->type);
964 		drm_printf(p, "  - source=%s\n", info->block);
965 
966 		/* Information extracted from what we think are the current
967 		 * pgtables.  Hopefully the TTBR0 matches what we've extracted
968 		 * from the SMMU registers in smmu_info!
969 		 */
970 		drm_puts(p, "pgtable-fault-info:\n");
971 		drm_printf(p, "  - ttbr0: %.16llx\n", (u64)info->pgtbl_ttbr0);
972 		drm_printf(p, "  - asid: %d\n", info->asid);
973 		drm_printf(p, "  - ptes: %.16llx %.16llx %.16llx %.16llx\n",
974 			   info->ptes[0], info->ptes[1], info->ptes[2], info->ptes[3]);
975 	}
976 
977 	if (state->vm_logs) {
978 		drm_puts(p, "vm-log:\n");
979 		for (i = 0; i < state->nr_vm_logs; i++) {
980 			struct msm_gem_vm_log_entry *e = &state->vm_logs[i];
981 			drm_printf(p, "  - %s:%d: 0x%016llx-0x%016llx\n",
982 				   e->op, e->queue_id, e->iova,
983 				   e->iova + e->range);
984 		}
985 	}
986 
987 	drm_printf(p, "rbbm-status: 0x%08x\n", state->rbbm_status);
988 
989 	drm_puts(p, "ringbuffer:\n");
990 
991 	for (i = 0; i < gpu->nr_rings; i++) {
992 		drm_printf(p, "  - id: %d\n", i);
993 		drm_printf(p, "    iova: 0x%016llx\n", state->ring[i].iova);
994 		drm_printf(p, "    last-fence: %u\n", state->ring[i].seqno);
995 		drm_printf(p, "    retired-fence: %u\n", state->ring[i].fence);
996 		drm_printf(p, "    rptr: %u\n", state->ring[i].rptr);
997 		drm_printf(p, "    wptr: %u\n", state->ring[i].wptr);
998 		drm_printf(p, "    size: %u\n", MSM_GPU_RINGBUFFER_SZ);
999 
1000 		adreno_show_object(p, &state->ring[i].data,
1001 			state->ring[i].data_size, &state->ring[i].encoded);
1002 	}
1003 
1004 	if (state->bos) {
1005 		drm_puts(p, "bos:\n");
1006 
1007 		for (i = 0; i < state->nr_bos; i++) {
1008 			drm_printf(p, "  - iova: 0x%016llx\n",
1009 				state->bos[i].iova);
1010 			drm_printf(p, "    size: %zd\n", state->bos[i].size);
1011 			drm_printf(p, "    flags: 0x%x\n", state->bos[i].flags);
1012 			drm_printf(p, "    name: %-32s\n", state->bos[i].name);
1013 
1014 			adreno_show_object(p, &state->bos[i].data,
1015 				state->bos[i].size, &state->bos[i].encoded);
1016 		}
1017 	}
1018 
1019 	if (state->nr_registers) {
1020 		drm_puts(p, "registers:\n");
1021 
1022 		for (i = 0; i < state->nr_registers; i++) {
1023 			drm_printf(p, "  - { offset: 0x%04x, value: 0x%08x }\n",
1024 				state->registers[i * 2] << 2,
1025 				state->registers[(i * 2) + 1]);
1026 		}
1027 	}
1028 }
1029 #endif
1030 
1031 /* Dump common gpu status and scratch registers on any hang, to make
1032  * the hangcheck logs more useful.  The scratch registers seem always
1033  * safe to read when GPU has hung (unlike some other regs, depending
1034  * on how the GPU hung), and they are useful to match up to cmdstream
1035  * dumps when debugging hangs:
1036  */
adreno_dump_info(struct msm_gpu * gpu)1037 void adreno_dump_info(struct msm_gpu *gpu)
1038 {
1039 	struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
1040 	int i;
1041 
1042 	printk("revision: %u (%"ADRENO_CHIPID_FMT")\n",
1043 			adreno_gpu->info->revn,
1044 			ADRENO_CHIPID_ARGS(adreno_gpu->chip_id));
1045 
1046 	for (i = 0; i < gpu->nr_rings; i++) {
1047 		struct msm_ringbuffer *ring = gpu->rb[i];
1048 
1049 		printk("rb %d: fence:    %d/%d\n", i,
1050 			ring->memptrs->fence,
1051 			ring->fctx->last_fence);
1052 
1053 		printk("rptr:     %d\n", get_rptr(adreno_gpu, ring));
1054 		printk("rb wptr:  %d\n", get_wptr(ring));
1055 	}
1056 }
1057 
1058 /* would be nice to not have to duplicate the _show() stuff with printk(): */
adreno_dump(struct msm_gpu * gpu)1059 void adreno_dump(struct msm_gpu *gpu)
1060 {
1061 	struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
1062 	int i;
1063 
1064 	if (!adreno_gpu->registers)
1065 		return;
1066 
1067 	/* dump these out in a form that can be parsed by demsm: */
1068 	printk("IO:region %s 00000000 00020000\n", gpu->name);
1069 	for (i = 0; adreno_gpu->registers[i] != ~0; i += 2) {
1070 		uint32_t start = adreno_gpu->registers[i];
1071 		uint32_t end   = adreno_gpu->registers[i+1];
1072 		uint32_t addr;
1073 
1074 		for (addr = start; addr <= end; addr++) {
1075 			uint32_t val = gpu_read(gpu, addr);
1076 			printk("IO:R %08x %08x\n", addr<<2, val);
1077 		}
1078 	}
1079 }
1080 
ring_freewords(struct msm_ringbuffer * ring)1081 static uint32_t ring_freewords(struct msm_ringbuffer *ring)
1082 {
1083 	struct adreno_gpu *adreno_gpu = to_adreno_gpu(ring->gpu);
1084 	uint32_t size = MSM_GPU_RINGBUFFER_SZ >> 2;
1085 	/* Use ring->next to calculate free size */
1086 	uint32_t wptr = ring->next - ring->start;
1087 	uint32_t rptr = get_rptr(adreno_gpu, ring);
1088 	return (rptr + (size - 1) - wptr) % size;
1089 }
1090 
adreno_wait_ring(struct msm_ringbuffer * ring,uint32_t ndwords)1091 void adreno_wait_ring(struct msm_ringbuffer *ring, uint32_t ndwords)
1092 {
1093 	if (spin_until(ring_freewords(ring) >= ndwords))
1094 		DRM_DEV_ERROR(ring->gpu->dev->dev,
1095 			"timeout waiting for space in ringbuffer %d\n",
1096 			ring->id);
1097 }
1098 
adreno_get_pwrlevels(struct device * dev,struct msm_gpu * gpu)1099 static int adreno_get_pwrlevels(struct device *dev,
1100 		struct msm_gpu *gpu)
1101 {
1102 	struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
1103 	unsigned long freq = ULONG_MAX;
1104 	struct dev_pm_opp *opp;
1105 	int ret;
1106 
1107 	gpu->fast_rate = 0;
1108 
1109 	/* devm_pm_opp_of_add_table may error out but will still create an OPP table */
1110 	ret = devm_pm_opp_of_add_table(dev);
1111 	if (ret == -ENODEV) {
1112 		/* Special cases for ancient hw with ancient DT bindings */
1113 		if (adreno_is_a2xx(adreno_gpu)) {
1114 			dev_warn(dev, "Unable to find the OPP table. Falling back to 200 MHz.\n");
1115 			dev_pm_opp_add(dev, 200000000, 0);
1116 		} else if (adreno_is_a320(adreno_gpu)) {
1117 			dev_warn(dev, "Unable to find the OPP table. Falling back to 450 MHz.\n");
1118 			dev_pm_opp_add(dev, 450000000, 0);
1119 		} else {
1120 			DRM_DEV_ERROR(dev, "Unable to find the OPP table\n");
1121 			return -ENODEV;
1122 		}
1123 	} else if (ret) {
1124 		DRM_DEV_ERROR(dev, "Unable to set the OPP table\n");
1125 		return ret;
1126 	}
1127 
1128 	/* Find the fastest defined rate */
1129 	opp = dev_pm_opp_find_freq_floor(dev, &freq);
1130 	if (IS_ERR(opp))
1131 		return PTR_ERR(opp);
1132 
1133 	gpu->fast_rate = freq;
1134 	dev_pm_opp_put(opp);
1135 
1136 	DBG("fast_rate=%u, slow_rate=27000000", gpu->fast_rate);
1137 
1138 	return 0;
1139 }
1140 
adreno_gpu_ocmem_init(struct device * dev,struct adreno_gpu * adreno_gpu,struct adreno_ocmem * adreno_ocmem)1141 int adreno_gpu_ocmem_init(struct device *dev, struct adreno_gpu *adreno_gpu,
1142 			  struct adreno_ocmem *adreno_ocmem)
1143 {
1144 	struct ocmem_buf *ocmem_hdl;
1145 	struct ocmem *ocmem;
1146 
1147 	ocmem = of_get_ocmem(dev);
1148 	if (IS_ERR(ocmem)) {
1149 		if (PTR_ERR(ocmem) == -ENODEV) {
1150 			/*
1151 			 * Return success since either the ocmem property was
1152 			 * not specified in device tree, or ocmem support is
1153 			 * not compiled into the kernel.
1154 			 */
1155 			return 0;
1156 		}
1157 
1158 		return PTR_ERR(ocmem);
1159 	}
1160 
1161 	ocmem_hdl = ocmem_allocate(ocmem, OCMEM_GRAPHICS, adreno_gpu->info->gmem);
1162 	if (IS_ERR(ocmem_hdl))
1163 		return PTR_ERR(ocmem_hdl);
1164 
1165 	adreno_ocmem->ocmem = ocmem;
1166 	adreno_ocmem->base = ocmem_hdl->addr;
1167 	adreno_ocmem->hdl = ocmem_hdl;
1168 
1169 	if (WARN_ON(ocmem_hdl->len != adreno_gpu->info->gmem))
1170 		return -ENOMEM;
1171 
1172 	return 0;
1173 }
1174 
adreno_gpu_ocmem_cleanup(struct adreno_ocmem * adreno_ocmem)1175 void adreno_gpu_ocmem_cleanup(struct adreno_ocmem *adreno_ocmem)
1176 {
1177 	if (adreno_ocmem && adreno_ocmem->base)
1178 		ocmem_free(adreno_ocmem->ocmem, OCMEM_GRAPHICS,
1179 			   adreno_ocmem->hdl);
1180 }
1181 
adreno_read_speedbin(struct device * dev,u32 * speedbin)1182 int adreno_read_speedbin(struct device *dev, u32 *speedbin)
1183 {
1184 	return nvmem_cell_read_variable_le_u32(dev, "speed_bin", speedbin);
1185 }
1186 
adreno_gpu_init(struct drm_device * drm,struct platform_device * pdev,struct adreno_gpu * adreno_gpu,const struct adreno_gpu_funcs * funcs,int nr_rings)1187 int adreno_gpu_init(struct drm_device *drm, struct platform_device *pdev,
1188 		struct adreno_gpu *adreno_gpu,
1189 		const struct adreno_gpu_funcs *funcs, int nr_rings)
1190 {
1191 	struct device *dev = &pdev->dev;
1192 	struct adreno_platform_config *config = dev->platform_data;
1193 	struct msm_gpu_config adreno_gpu_config  = { 0 };
1194 	struct msm_gpu *gpu = &adreno_gpu->base;
1195 	const char *gpu_name;
1196 	u32 speedbin;
1197 	int ret;
1198 
1199 	adreno_gpu->funcs = funcs;
1200 	adreno_gpu->info = config->info;
1201 	adreno_gpu->chip_id = config->chip_id;
1202 
1203 	gpu->allow_relocs = config->info->family < ADRENO_6XX_GEN1;
1204 	gpu->pdev = pdev;
1205 
1206 	/* Only handle the core clock when GMU is not in use (or is absent). */
1207 	if (adreno_has_gmu_wrapper(adreno_gpu) ||
1208 	    adreno_gpu->info->family < ADRENO_6XX_GEN1) {
1209 		/*
1210 		 * This can only be done before devm_pm_opp_of_add_table(), or
1211 		 * dev_pm_opp_set_config() will WARN_ON()
1212 		 */
1213 		if (IS_ERR(devm_clk_get(dev, "core"))) {
1214 			/*
1215 			 * If "core" is absent, go for the legacy clock name.
1216 			 * If we got this far in probing, it's a given one of
1217 			 * them exists.
1218 			 */
1219 			devm_pm_opp_set_clkname(dev, "core_clk");
1220 		} else
1221 			devm_pm_opp_set_clkname(dev, "core");
1222 	}
1223 
1224 	if (adreno_read_speedbin(dev, &speedbin) || !speedbin)
1225 		speedbin = 0xffff;
1226 	adreno_gpu->speedbin = (uint16_t) (0xffff & speedbin);
1227 
1228 	gpu_name = devm_kasprintf(dev, GFP_KERNEL, "%"ADRENO_CHIPID_FMT,
1229 			ADRENO_CHIPID_ARGS(config->chip_id));
1230 	if (!gpu_name)
1231 		return -ENOMEM;
1232 
1233 	adreno_gpu_config.ioname = "kgsl_3d0_reg_memory";
1234 
1235 	adreno_gpu_config.nr_rings = nr_rings;
1236 
1237 	ret = adreno_get_pwrlevels(dev, gpu);
1238 	if (ret)
1239 		return ret;
1240 
1241 	pm_runtime_set_autosuspend_delay(dev,
1242 		adreno_gpu->info->inactive_period);
1243 	pm_runtime_use_autosuspend(dev);
1244 
1245 	return msm_gpu_init(drm, pdev, &adreno_gpu->base, &funcs->base,
1246 			gpu_name, &adreno_gpu_config);
1247 }
1248 
adreno_gpu_cleanup(struct adreno_gpu * adreno_gpu)1249 void adreno_gpu_cleanup(struct adreno_gpu *adreno_gpu)
1250 {
1251 	struct msm_gpu *gpu = &adreno_gpu->base;
1252 	struct msm_drm_private *priv = gpu->dev ? gpu->dev->dev_private : NULL;
1253 	unsigned int i;
1254 
1255 	for (i = 0; i < ARRAY_SIZE(adreno_gpu->info->fw); i++)
1256 		release_firmware(adreno_gpu->fw[i]);
1257 
1258 	if (priv && pm_runtime_enabled(&priv->gpu_pdev->dev))
1259 		pm_runtime_disable(&priv->gpu_pdev->dev);
1260 
1261 	msm_gpu_cleanup(&adreno_gpu->base);
1262 }
1263